sni_ave.c 48 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930
  1. // SPDX-License-Identifier: GPL-2.0
  2. /**
  3. * sni_ave.c - Socionext UniPhier AVE ethernet driver
  4. * Copyright 2014 Panasonic Corporation
  5. * Copyright 2015-2017 Socionext Inc.
  6. */
  7. #include <linux/bitops.h>
  8. #include <linux/clk.h>
  9. #include <linux/etherdevice.h>
  10. #include <linux/interrupt.h>
  11. #include <linux/io.h>
  12. #include <linux/iopoll.h>
  13. #include <linux/mfd/syscon.h>
  14. #include <linux/mii.h>
  15. #include <linux/module.h>
  16. #include <linux/netdevice.h>
  17. #include <linux/of_net.h>
  18. #include <linux/of_mdio.h>
  19. #include <linux/of_platform.h>
  20. #include <linux/phy.h>
  21. #include <linux/regmap.h>
  22. #include <linux/reset.h>
  23. #include <linux/types.h>
  24. #include <linux/u64_stats_sync.h>
  25. /* General Register Group */
  26. #define AVE_IDR 0x000 /* ID */
  27. #define AVE_VR 0x004 /* Version */
  28. #define AVE_GRR 0x008 /* Global Reset */
  29. #define AVE_CFGR 0x00c /* Configuration */
  30. /* Interrupt Register Group */
  31. #define AVE_GIMR 0x100 /* Global Interrupt Mask */
  32. #define AVE_GISR 0x104 /* Global Interrupt Status */
  33. /* MAC Register Group */
  34. #define AVE_TXCR 0x200 /* TX Setup */
  35. #define AVE_RXCR 0x204 /* RX Setup */
  36. #define AVE_RXMAC1R 0x208 /* MAC address (lower) */
  37. #define AVE_RXMAC2R 0x20c /* MAC address (upper) */
  38. #define AVE_MDIOCTR 0x214 /* MDIO Control */
  39. #define AVE_MDIOAR 0x218 /* MDIO Address */
  40. #define AVE_MDIOWDR 0x21c /* MDIO Data */
  41. #define AVE_MDIOSR 0x220 /* MDIO Status */
  42. #define AVE_MDIORDR 0x224 /* MDIO Rd Data */
  43. /* Descriptor Control Register Group */
  44. #define AVE_DESCC 0x300 /* Descriptor Control */
  45. #define AVE_TXDC 0x304 /* TX Descriptor Configuration */
  46. #define AVE_RXDC0 0x308 /* RX Descriptor Ring0 Configuration */
  47. #define AVE_IIRQC 0x34c /* Interval IRQ Control */
  48. /* Packet Filter Register Group */
  49. #define AVE_PKTF_BASE 0x800 /* PF Base Address */
  50. #define AVE_PFMBYTE_BASE 0xd00 /* PF Mask Byte Base Address */
  51. #define AVE_PFMBIT_BASE 0xe00 /* PF Mask Bit Base Address */
  52. #define AVE_PFSEL_BASE 0xf00 /* PF Selector Base Address */
  53. #define AVE_PFEN 0xffc /* Packet Filter Enable */
  54. #define AVE_PKTF(ent) (AVE_PKTF_BASE + (ent) * 0x40)
  55. #define AVE_PFMBYTE(ent) (AVE_PFMBYTE_BASE + (ent) * 8)
  56. #define AVE_PFMBIT(ent) (AVE_PFMBIT_BASE + (ent) * 4)
  57. #define AVE_PFSEL(ent) (AVE_PFSEL_BASE + (ent) * 4)
  58. /* 64bit descriptor memory */
  59. #define AVE_DESC_SIZE_64 12 /* Descriptor Size */
  60. #define AVE_TXDM_64 0x1000 /* Tx Descriptor Memory */
  61. #define AVE_RXDM_64 0x1c00 /* Rx Descriptor Memory */
  62. #define AVE_TXDM_SIZE_64 0x0ba0 /* Tx Descriptor Memory Size 3KB */
  63. #define AVE_RXDM_SIZE_64 0x6000 /* Rx Descriptor Memory Size 24KB */
  64. /* 32bit descriptor memory */
  65. #define AVE_DESC_SIZE_32 8 /* Descriptor Size */
  66. #define AVE_TXDM_32 0x1000 /* Tx Descriptor Memory */
  67. #define AVE_RXDM_32 0x1800 /* Rx Descriptor Memory */
  68. #define AVE_TXDM_SIZE_32 0x07c0 /* Tx Descriptor Memory Size 2KB */
  69. #define AVE_RXDM_SIZE_32 0x4000 /* Rx Descriptor Memory Size 16KB */
  70. /* RMII Bridge Register Group */
  71. #define AVE_RSTCTRL 0x8028 /* Reset control */
  72. #define AVE_RSTCTRL_RMIIRST BIT(16)
  73. #define AVE_LINKSEL 0x8034 /* Link speed setting */
  74. #define AVE_LINKSEL_100M BIT(0)
  75. /* AVE_GRR */
  76. #define AVE_GRR_RXFFR BIT(5) /* Reset RxFIFO */
  77. #define AVE_GRR_PHYRST BIT(4) /* Reset external PHY */
  78. #define AVE_GRR_GRST BIT(0) /* Reset all MAC */
  79. /* AVE_CFGR */
  80. #define AVE_CFGR_FLE BIT(31) /* Filter Function */
  81. #define AVE_CFGR_CHE BIT(30) /* Checksum Function */
  82. #define AVE_CFGR_MII BIT(27) /* Func mode (1:MII/RMII, 0:RGMII) */
  83. #define AVE_CFGR_IPFCEN BIT(24) /* IP fragment sum Enable */
  84. /* AVE_GISR (common with GIMR) */
  85. #define AVE_GI_PHY BIT(24) /* PHY interrupt */
  86. #define AVE_GI_TX BIT(16) /* Tx complete */
  87. #define AVE_GI_RXERR BIT(8) /* Receive frame more than max size */
  88. #define AVE_GI_RXOVF BIT(7) /* Overflow at the RxFIFO */
  89. #define AVE_GI_RXDROP BIT(6) /* Drop packet */
  90. #define AVE_GI_RXIINT BIT(5) /* Interval interrupt */
  91. /* AVE_TXCR */
  92. #define AVE_TXCR_FLOCTR BIT(18) /* Flow control */
  93. #define AVE_TXCR_TXSPD_1G BIT(17)
  94. #define AVE_TXCR_TXSPD_100 BIT(16)
  95. /* AVE_RXCR */
  96. #define AVE_RXCR_RXEN BIT(30) /* Rx enable */
  97. #define AVE_RXCR_FDUPEN BIT(22) /* Interface mode */
  98. #define AVE_RXCR_FLOCTR BIT(21) /* Flow control */
  99. #define AVE_RXCR_AFEN BIT(19) /* MAC address filter */
  100. #define AVE_RXCR_DRPEN BIT(18) /* Drop pause frame */
  101. #define AVE_RXCR_MPSIZ_MASK GENMASK(10, 0)
  102. /* AVE_MDIOCTR */
  103. #define AVE_MDIOCTR_RREQ BIT(3) /* Read request */
  104. #define AVE_MDIOCTR_WREQ BIT(2) /* Write request */
  105. /* AVE_MDIOSR */
  106. #define AVE_MDIOSR_STS BIT(0) /* access status */
  107. /* AVE_DESCC */
  108. #define AVE_DESCC_STATUS_MASK GENMASK(31, 16)
  109. #define AVE_DESCC_RD0 BIT(8) /* Enable Rx descriptor Ring0 */
  110. #define AVE_DESCC_RDSTP BIT(4) /* Pause Rx descriptor */
  111. #define AVE_DESCC_TD BIT(0) /* Enable Tx descriptor */
  112. /* AVE_TXDC */
  113. #define AVE_TXDC_SIZE GENMASK(27, 16) /* Size of Tx descriptor */
  114. #define AVE_TXDC_ADDR GENMASK(11, 0) /* Start address */
  115. #define AVE_TXDC_ADDR_START 0
  116. /* AVE_RXDC0 */
  117. #define AVE_RXDC0_SIZE GENMASK(30, 16) /* Size of Rx descriptor */
  118. #define AVE_RXDC0_ADDR GENMASK(14, 0) /* Start address */
  119. #define AVE_RXDC0_ADDR_START 0
  120. /* AVE_IIRQC */
  121. #define AVE_IIRQC_EN0 BIT(27) /* Enable interval interrupt Ring0 */
  122. #define AVE_IIRQC_BSCK GENMASK(15, 0) /* Interval count unit */
  123. /* Command status for descriptor */
  124. #define AVE_STS_OWN BIT(31) /* Descriptor ownership */
  125. #define AVE_STS_INTR BIT(29) /* Request for interrupt */
  126. #define AVE_STS_OK BIT(27) /* Normal transmit */
  127. /* TX */
  128. #define AVE_STS_NOCSUM BIT(28) /* No use HW checksum */
  129. #define AVE_STS_1ST BIT(26) /* Head of buffer chain */
  130. #define AVE_STS_LAST BIT(25) /* Tail of buffer chain */
  131. #define AVE_STS_OWC BIT(21) /* Out of window,Late Collision */
  132. #define AVE_STS_EC BIT(20) /* Excess collision occurred */
  133. #define AVE_STS_PKTLEN_TX_MASK GENMASK(15, 0)
  134. /* RX */
  135. #define AVE_STS_CSSV BIT(21) /* Checksum check performed */
  136. #define AVE_STS_CSER BIT(20) /* Checksum error detected */
  137. #define AVE_STS_PKTLEN_RX_MASK GENMASK(10, 0)
  138. /* Packet filter */
  139. #define AVE_PFMBYTE_MASK0 (GENMASK(31, 8) | GENMASK(5, 0))
  140. #define AVE_PFMBYTE_MASK1 GENMASK(25, 0)
  141. #define AVE_PFMBIT_MASK GENMASK(15, 0)
  142. #define AVE_PF_SIZE 17 /* Number of all packet filter */
  143. #define AVE_PF_MULTICAST_SIZE 7 /* Number of multicast filter */
  144. #define AVE_PFNUM_FILTER 0 /* No.0 */
  145. #define AVE_PFNUM_UNICAST 1 /* No.1 */
  146. #define AVE_PFNUM_BROADCAST 2 /* No.2 */
  147. #define AVE_PFNUM_MULTICAST 11 /* No.11-17 */
  148. /* NETIF Message control */
  149. #define AVE_DEFAULT_MSG_ENABLE (NETIF_MSG_DRV | \
  150. NETIF_MSG_PROBE | \
  151. NETIF_MSG_LINK | \
  152. NETIF_MSG_TIMER | \
  153. NETIF_MSG_IFDOWN | \
  154. NETIF_MSG_IFUP | \
  155. NETIF_MSG_RX_ERR | \
  156. NETIF_MSG_TX_ERR)
  157. /* Parameter for descriptor */
  158. #define AVE_NR_TXDESC 32 /* Tx descriptor */
  159. #define AVE_NR_RXDESC 64 /* Rx descriptor */
  160. #define AVE_DESC_OFS_CMDSTS 0
  161. #define AVE_DESC_OFS_ADDRL 4
  162. #define AVE_DESC_OFS_ADDRU 8
  163. /* Parameter for ethernet frame */
  164. #define AVE_MAX_ETHFRAME 1518
  165. /* Parameter for interrupt */
  166. #define AVE_INTM_COUNT 20
  167. #define AVE_FORCE_TXINTCNT 1
  168. /* SG */
  169. #define SG_ETPINMODE 0x540
  170. #define SG_ETPINMODE_EXTPHY BIT(1) /* for LD11 */
  171. #define SG_ETPINMODE_RMII(ins) BIT(ins)
  172. #define IS_DESC_64BIT(p) ((p)->data->is_desc_64bit)
  173. #define AVE_MAX_CLKS 4
  174. #define AVE_MAX_RSTS 2
  175. enum desc_id {
  176. AVE_DESCID_RX,
  177. AVE_DESCID_TX,
  178. };
  179. enum desc_state {
  180. AVE_DESC_RX_PERMIT,
  181. AVE_DESC_RX_SUSPEND,
  182. AVE_DESC_START,
  183. AVE_DESC_STOP,
  184. };
  185. struct ave_desc {
  186. struct sk_buff *skbs;
  187. dma_addr_t skbs_dma;
  188. size_t skbs_dmalen;
  189. };
  190. struct ave_desc_info {
  191. u32 ndesc; /* number of descriptor */
  192. u32 daddr; /* start address of descriptor */
  193. u32 proc_idx; /* index of processing packet */
  194. u32 done_idx; /* index of processed packet */
  195. struct ave_desc *desc; /* skb info related descriptor */
  196. };
  197. struct ave_stats {
  198. struct u64_stats_sync syncp;
  199. u64 packets;
  200. u64 bytes;
  201. u64 errors;
  202. u64 dropped;
  203. u64 collisions;
  204. u64 fifo_errors;
  205. };
  206. struct ave_private {
  207. void __iomem *base;
  208. int irq;
  209. int phy_id;
  210. unsigned int desc_size;
  211. u32 msg_enable;
  212. int nclks;
  213. struct clk *clk[AVE_MAX_CLKS];
  214. int nrsts;
  215. struct reset_control *rst[AVE_MAX_RSTS];
  216. phy_interface_t phy_mode;
  217. struct phy_device *phydev;
  218. struct mii_bus *mdio;
  219. struct regmap *regmap;
  220. unsigned int pinmode_mask;
  221. unsigned int pinmode_val;
  222. /* stats */
  223. struct ave_stats stats_rx;
  224. struct ave_stats stats_tx;
  225. /* NAPI support */
  226. struct net_device *ndev;
  227. struct napi_struct napi_rx;
  228. struct napi_struct napi_tx;
  229. /* descriptor */
  230. struct ave_desc_info rx;
  231. struct ave_desc_info tx;
  232. /* flow control */
  233. int pause_auto;
  234. int pause_rx;
  235. int pause_tx;
  236. const struct ave_soc_data *data;
  237. };
  238. struct ave_soc_data {
  239. bool is_desc_64bit;
  240. const char *clock_names[AVE_MAX_CLKS];
  241. const char *reset_names[AVE_MAX_RSTS];
  242. int (*get_pinmode)(struct ave_private *priv,
  243. phy_interface_t phy_mode, u32 arg);
  244. };
  245. static u32 ave_desc_read(struct net_device *ndev, enum desc_id id, int entry,
  246. int offset)
  247. {
  248. struct ave_private *priv = netdev_priv(ndev);
  249. u32 addr;
  250. addr = ((id == AVE_DESCID_TX) ? priv->tx.daddr : priv->rx.daddr)
  251. + entry * priv->desc_size + offset;
  252. return readl(priv->base + addr);
  253. }
  254. static u32 ave_desc_read_cmdsts(struct net_device *ndev, enum desc_id id,
  255. int entry)
  256. {
  257. return ave_desc_read(ndev, id, entry, AVE_DESC_OFS_CMDSTS);
  258. }
  259. static void ave_desc_write(struct net_device *ndev, enum desc_id id,
  260. int entry, int offset, u32 val)
  261. {
  262. struct ave_private *priv = netdev_priv(ndev);
  263. u32 addr;
  264. addr = ((id == AVE_DESCID_TX) ? priv->tx.daddr : priv->rx.daddr)
  265. + entry * priv->desc_size + offset;
  266. writel(val, priv->base + addr);
  267. }
  268. static void ave_desc_write_cmdsts(struct net_device *ndev, enum desc_id id,
  269. int entry, u32 val)
  270. {
  271. ave_desc_write(ndev, id, entry, AVE_DESC_OFS_CMDSTS, val);
  272. }
  273. static void ave_desc_write_addr(struct net_device *ndev, enum desc_id id,
  274. int entry, dma_addr_t paddr)
  275. {
  276. struct ave_private *priv = netdev_priv(ndev);
  277. ave_desc_write(ndev, id, entry, AVE_DESC_OFS_ADDRL,
  278. lower_32_bits(paddr));
  279. if (IS_DESC_64BIT(priv))
  280. ave_desc_write(ndev, id,
  281. entry, AVE_DESC_OFS_ADDRU,
  282. upper_32_bits(paddr));
  283. }
  284. static u32 ave_irq_disable_all(struct net_device *ndev)
  285. {
  286. struct ave_private *priv = netdev_priv(ndev);
  287. u32 ret;
  288. ret = readl(priv->base + AVE_GIMR);
  289. writel(0, priv->base + AVE_GIMR);
  290. return ret;
  291. }
  292. static void ave_irq_restore(struct net_device *ndev, u32 val)
  293. {
  294. struct ave_private *priv = netdev_priv(ndev);
  295. writel(val, priv->base + AVE_GIMR);
  296. }
  297. static void ave_irq_enable(struct net_device *ndev, u32 bitflag)
  298. {
  299. struct ave_private *priv = netdev_priv(ndev);
  300. writel(readl(priv->base + AVE_GIMR) | bitflag, priv->base + AVE_GIMR);
  301. writel(bitflag, priv->base + AVE_GISR);
  302. }
  303. static void ave_hw_write_macaddr(struct net_device *ndev,
  304. const unsigned char *mac_addr,
  305. int reg1, int reg2)
  306. {
  307. struct ave_private *priv = netdev_priv(ndev);
  308. writel(mac_addr[0] | mac_addr[1] << 8 |
  309. mac_addr[2] << 16 | mac_addr[3] << 24, priv->base + reg1);
  310. writel(mac_addr[4] | mac_addr[5] << 8, priv->base + reg2);
  311. }
  312. static void ave_hw_read_version(struct net_device *ndev, char *buf, int len)
  313. {
  314. struct ave_private *priv = netdev_priv(ndev);
  315. u32 major, minor, vr;
  316. vr = readl(priv->base + AVE_VR);
  317. major = (vr & GENMASK(15, 8)) >> 8;
  318. minor = (vr & GENMASK(7, 0));
  319. snprintf(buf, len, "v%u.%u", major, minor);
  320. }
  321. static void ave_ethtool_get_drvinfo(struct net_device *ndev,
  322. struct ethtool_drvinfo *info)
  323. {
  324. struct device *dev = ndev->dev.parent;
  325. strlcpy(info->driver, dev->driver->name, sizeof(info->driver));
  326. strlcpy(info->bus_info, dev_name(dev), sizeof(info->bus_info));
  327. ave_hw_read_version(ndev, info->fw_version, sizeof(info->fw_version));
  328. }
  329. static u32 ave_ethtool_get_msglevel(struct net_device *ndev)
  330. {
  331. struct ave_private *priv = netdev_priv(ndev);
  332. return priv->msg_enable;
  333. }
  334. static void ave_ethtool_set_msglevel(struct net_device *ndev, u32 val)
  335. {
  336. struct ave_private *priv = netdev_priv(ndev);
  337. priv->msg_enable = val;
  338. }
  339. static void ave_ethtool_get_wol(struct net_device *ndev,
  340. struct ethtool_wolinfo *wol)
  341. {
  342. wol->supported = 0;
  343. wol->wolopts = 0;
  344. if (ndev->phydev)
  345. phy_ethtool_get_wol(ndev->phydev, wol);
  346. }
  347. static int ave_ethtool_set_wol(struct net_device *ndev,
  348. struct ethtool_wolinfo *wol)
  349. {
  350. int ret;
  351. if (!ndev->phydev ||
  352. (wol->wolopts & (WAKE_ARP | WAKE_MAGICSECURE)))
  353. return -EOPNOTSUPP;
  354. ret = phy_ethtool_set_wol(ndev->phydev, wol);
  355. if (!ret)
  356. device_set_wakeup_enable(&ndev->dev, !!wol->wolopts);
  357. return ret;
  358. }
  359. static void ave_ethtool_get_pauseparam(struct net_device *ndev,
  360. struct ethtool_pauseparam *pause)
  361. {
  362. struct ave_private *priv = netdev_priv(ndev);
  363. pause->autoneg = priv->pause_auto;
  364. pause->rx_pause = priv->pause_rx;
  365. pause->tx_pause = priv->pause_tx;
  366. }
  367. static int ave_ethtool_set_pauseparam(struct net_device *ndev,
  368. struct ethtool_pauseparam *pause)
  369. {
  370. struct ave_private *priv = netdev_priv(ndev);
  371. struct phy_device *phydev = ndev->phydev;
  372. if (!phydev)
  373. return -EINVAL;
  374. priv->pause_auto = pause->autoneg;
  375. priv->pause_rx = pause->rx_pause;
  376. priv->pause_tx = pause->tx_pause;
  377. phydev->advertising &= ~(ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  378. if (pause->rx_pause)
  379. phydev->advertising |= ADVERTISED_Pause | ADVERTISED_Asym_Pause;
  380. if (pause->tx_pause)
  381. phydev->advertising ^= ADVERTISED_Asym_Pause;
  382. if (pause->autoneg) {
  383. if (netif_running(ndev))
  384. phy_start_aneg(phydev);
  385. }
  386. return 0;
  387. }
  388. static const struct ethtool_ops ave_ethtool_ops = {
  389. .get_link_ksettings = phy_ethtool_get_link_ksettings,
  390. .set_link_ksettings = phy_ethtool_set_link_ksettings,
  391. .get_drvinfo = ave_ethtool_get_drvinfo,
  392. .nway_reset = phy_ethtool_nway_reset,
  393. .get_link = ethtool_op_get_link,
  394. .get_msglevel = ave_ethtool_get_msglevel,
  395. .set_msglevel = ave_ethtool_set_msglevel,
  396. .get_wol = ave_ethtool_get_wol,
  397. .set_wol = ave_ethtool_set_wol,
  398. .get_pauseparam = ave_ethtool_get_pauseparam,
  399. .set_pauseparam = ave_ethtool_set_pauseparam,
  400. };
  401. static int ave_mdiobus_read(struct mii_bus *bus, int phyid, int regnum)
  402. {
  403. struct net_device *ndev = bus->priv;
  404. struct ave_private *priv;
  405. u32 mdioctl, mdiosr;
  406. int ret;
  407. priv = netdev_priv(ndev);
  408. /* write address */
  409. writel((phyid << 8) | regnum, priv->base + AVE_MDIOAR);
  410. /* read request */
  411. mdioctl = readl(priv->base + AVE_MDIOCTR);
  412. writel((mdioctl | AVE_MDIOCTR_RREQ) & ~AVE_MDIOCTR_WREQ,
  413. priv->base + AVE_MDIOCTR);
  414. ret = readl_poll_timeout(priv->base + AVE_MDIOSR, mdiosr,
  415. !(mdiosr & AVE_MDIOSR_STS), 20, 2000);
  416. if (ret) {
  417. netdev_err(ndev, "failed to read (phy:%d reg:%x)\n",
  418. phyid, regnum);
  419. return ret;
  420. }
  421. return readl(priv->base + AVE_MDIORDR) & GENMASK(15, 0);
  422. }
  423. static int ave_mdiobus_write(struct mii_bus *bus, int phyid, int regnum,
  424. u16 val)
  425. {
  426. struct net_device *ndev = bus->priv;
  427. struct ave_private *priv;
  428. u32 mdioctl, mdiosr;
  429. int ret;
  430. priv = netdev_priv(ndev);
  431. /* write address */
  432. writel((phyid << 8) | regnum, priv->base + AVE_MDIOAR);
  433. /* write data */
  434. writel(val, priv->base + AVE_MDIOWDR);
  435. /* write request */
  436. mdioctl = readl(priv->base + AVE_MDIOCTR);
  437. writel((mdioctl | AVE_MDIOCTR_WREQ) & ~AVE_MDIOCTR_RREQ,
  438. priv->base + AVE_MDIOCTR);
  439. ret = readl_poll_timeout(priv->base + AVE_MDIOSR, mdiosr,
  440. !(mdiosr & AVE_MDIOSR_STS), 20, 2000);
  441. if (ret)
  442. netdev_err(ndev, "failed to write (phy:%d reg:%x)\n",
  443. phyid, regnum);
  444. return ret;
  445. }
  446. static int ave_dma_map(struct net_device *ndev, struct ave_desc *desc,
  447. void *ptr, size_t len, enum dma_data_direction dir,
  448. dma_addr_t *paddr)
  449. {
  450. dma_addr_t map_addr;
  451. map_addr = dma_map_single(ndev->dev.parent, ptr, len, dir);
  452. if (unlikely(dma_mapping_error(ndev->dev.parent, map_addr)))
  453. return -ENOMEM;
  454. desc->skbs_dma = map_addr;
  455. desc->skbs_dmalen = len;
  456. *paddr = map_addr;
  457. return 0;
  458. }
  459. static void ave_dma_unmap(struct net_device *ndev, struct ave_desc *desc,
  460. enum dma_data_direction dir)
  461. {
  462. if (!desc->skbs_dma)
  463. return;
  464. dma_unmap_single(ndev->dev.parent,
  465. desc->skbs_dma, desc->skbs_dmalen, dir);
  466. desc->skbs_dma = 0;
  467. }
  468. /* Prepare Rx descriptor and memory */
  469. static int ave_rxdesc_prepare(struct net_device *ndev, int entry)
  470. {
  471. struct ave_private *priv = netdev_priv(ndev);
  472. struct sk_buff *skb;
  473. dma_addr_t paddr;
  474. int ret;
  475. skb = priv->rx.desc[entry].skbs;
  476. if (!skb) {
  477. skb = netdev_alloc_skb_ip_align(ndev,
  478. AVE_MAX_ETHFRAME);
  479. if (!skb) {
  480. netdev_err(ndev, "can't allocate skb for Rx\n");
  481. return -ENOMEM;
  482. }
  483. }
  484. /* set disable to cmdsts */
  485. ave_desc_write_cmdsts(ndev, AVE_DESCID_RX, entry,
  486. AVE_STS_INTR | AVE_STS_OWN);
  487. /* map Rx buffer
  488. * Rx buffer set to the Rx descriptor has two restrictions:
  489. * - Rx buffer address is 4 byte aligned.
  490. * - Rx buffer begins with 2 byte headroom, and data will be put from
  491. * (buffer + 2).
  492. * To satisfy this, specify the address to put back the buffer
  493. * pointer advanced by NET_IP_ALIGN by netdev_alloc_skb_ip_align(),
  494. * and expand the map size by NET_IP_ALIGN.
  495. */
  496. ret = ave_dma_map(ndev, &priv->rx.desc[entry],
  497. skb->data - NET_IP_ALIGN,
  498. AVE_MAX_ETHFRAME + NET_IP_ALIGN,
  499. DMA_FROM_DEVICE, &paddr);
  500. if (ret) {
  501. netdev_err(ndev, "can't map skb for Rx\n");
  502. dev_kfree_skb_any(skb);
  503. return ret;
  504. }
  505. priv->rx.desc[entry].skbs = skb;
  506. /* set buffer pointer */
  507. ave_desc_write_addr(ndev, AVE_DESCID_RX, entry, paddr);
  508. /* set enable to cmdsts */
  509. ave_desc_write_cmdsts(ndev, AVE_DESCID_RX, entry,
  510. AVE_STS_INTR | AVE_MAX_ETHFRAME);
  511. return ret;
  512. }
  513. /* Switch state of descriptor */
  514. static int ave_desc_switch(struct net_device *ndev, enum desc_state state)
  515. {
  516. struct ave_private *priv = netdev_priv(ndev);
  517. int ret = 0;
  518. u32 val;
  519. switch (state) {
  520. case AVE_DESC_START:
  521. writel(AVE_DESCC_TD | AVE_DESCC_RD0, priv->base + AVE_DESCC);
  522. break;
  523. case AVE_DESC_STOP:
  524. writel(0, priv->base + AVE_DESCC);
  525. if (readl_poll_timeout(priv->base + AVE_DESCC, val, !val,
  526. 150, 15000)) {
  527. netdev_err(ndev, "can't stop descriptor\n");
  528. ret = -EBUSY;
  529. }
  530. break;
  531. case AVE_DESC_RX_SUSPEND:
  532. val = readl(priv->base + AVE_DESCC);
  533. val |= AVE_DESCC_RDSTP;
  534. val &= ~AVE_DESCC_STATUS_MASK;
  535. writel(val, priv->base + AVE_DESCC);
  536. if (readl_poll_timeout(priv->base + AVE_DESCC, val,
  537. val & (AVE_DESCC_RDSTP << 16),
  538. 150, 150000)) {
  539. netdev_err(ndev, "can't suspend descriptor\n");
  540. ret = -EBUSY;
  541. }
  542. break;
  543. case AVE_DESC_RX_PERMIT:
  544. val = readl(priv->base + AVE_DESCC);
  545. val &= ~AVE_DESCC_RDSTP;
  546. val &= ~AVE_DESCC_STATUS_MASK;
  547. writel(val, priv->base + AVE_DESCC);
  548. break;
  549. default:
  550. ret = -EINVAL;
  551. break;
  552. }
  553. return ret;
  554. }
  555. static int ave_tx_complete(struct net_device *ndev)
  556. {
  557. struct ave_private *priv = netdev_priv(ndev);
  558. u32 proc_idx, done_idx, ndesc, cmdsts;
  559. unsigned int nr_freebuf = 0;
  560. unsigned int tx_packets = 0;
  561. unsigned int tx_bytes = 0;
  562. proc_idx = priv->tx.proc_idx;
  563. done_idx = priv->tx.done_idx;
  564. ndesc = priv->tx.ndesc;
  565. /* free pre-stored skb from done_idx to proc_idx */
  566. while (proc_idx != done_idx) {
  567. cmdsts = ave_desc_read_cmdsts(ndev, AVE_DESCID_TX, done_idx);
  568. /* do nothing if owner is HW (==1 for Tx) */
  569. if (cmdsts & AVE_STS_OWN)
  570. break;
  571. /* check Tx status and updates statistics */
  572. if (cmdsts & AVE_STS_OK) {
  573. tx_bytes += cmdsts & AVE_STS_PKTLEN_TX_MASK;
  574. /* success */
  575. if (cmdsts & AVE_STS_LAST)
  576. tx_packets++;
  577. } else {
  578. /* error */
  579. if (cmdsts & AVE_STS_LAST) {
  580. priv->stats_tx.errors++;
  581. if (cmdsts & (AVE_STS_OWC | AVE_STS_EC))
  582. priv->stats_tx.collisions++;
  583. }
  584. }
  585. /* release skb */
  586. if (priv->tx.desc[done_idx].skbs) {
  587. ave_dma_unmap(ndev, &priv->tx.desc[done_idx],
  588. DMA_TO_DEVICE);
  589. dev_consume_skb_any(priv->tx.desc[done_idx].skbs);
  590. priv->tx.desc[done_idx].skbs = NULL;
  591. nr_freebuf++;
  592. }
  593. done_idx = (done_idx + 1) % ndesc;
  594. }
  595. priv->tx.done_idx = done_idx;
  596. /* update stats */
  597. u64_stats_update_begin(&priv->stats_tx.syncp);
  598. priv->stats_tx.packets += tx_packets;
  599. priv->stats_tx.bytes += tx_bytes;
  600. u64_stats_update_end(&priv->stats_tx.syncp);
  601. /* wake queue for freeing buffer */
  602. if (unlikely(netif_queue_stopped(ndev)) && nr_freebuf)
  603. netif_wake_queue(ndev);
  604. return nr_freebuf;
  605. }
  606. static int ave_rx_receive(struct net_device *ndev, int num)
  607. {
  608. struct ave_private *priv = netdev_priv(ndev);
  609. unsigned int rx_packets = 0;
  610. unsigned int rx_bytes = 0;
  611. u32 proc_idx, done_idx;
  612. struct sk_buff *skb;
  613. unsigned int pktlen;
  614. int restpkt, npkts;
  615. u32 ndesc, cmdsts;
  616. proc_idx = priv->rx.proc_idx;
  617. done_idx = priv->rx.done_idx;
  618. ndesc = priv->rx.ndesc;
  619. restpkt = ((proc_idx + ndesc - 1) - done_idx) % ndesc;
  620. for (npkts = 0; npkts < num; npkts++) {
  621. /* we can't receive more packet, so fill desc quickly */
  622. if (--restpkt < 0)
  623. break;
  624. cmdsts = ave_desc_read_cmdsts(ndev, AVE_DESCID_RX, proc_idx);
  625. /* do nothing if owner is HW (==0 for Rx) */
  626. if (!(cmdsts & AVE_STS_OWN))
  627. break;
  628. if (!(cmdsts & AVE_STS_OK)) {
  629. priv->stats_rx.errors++;
  630. proc_idx = (proc_idx + 1) % ndesc;
  631. continue;
  632. }
  633. pktlen = cmdsts & AVE_STS_PKTLEN_RX_MASK;
  634. /* get skbuff for rx */
  635. skb = priv->rx.desc[proc_idx].skbs;
  636. priv->rx.desc[proc_idx].skbs = NULL;
  637. ave_dma_unmap(ndev, &priv->rx.desc[proc_idx], DMA_FROM_DEVICE);
  638. skb->dev = ndev;
  639. skb_put(skb, pktlen);
  640. skb->protocol = eth_type_trans(skb, ndev);
  641. if ((cmdsts & AVE_STS_CSSV) && (!(cmdsts & AVE_STS_CSER)))
  642. skb->ip_summed = CHECKSUM_UNNECESSARY;
  643. rx_packets++;
  644. rx_bytes += pktlen;
  645. netif_receive_skb(skb);
  646. proc_idx = (proc_idx + 1) % ndesc;
  647. }
  648. priv->rx.proc_idx = proc_idx;
  649. /* update stats */
  650. u64_stats_update_begin(&priv->stats_rx.syncp);
  651. priv->stats_rx.packets += rx_packets;
  652. priv->stats_rx.bytes += rx_bytes;
  653. u64_stats_update_end(&priv->stats_rx.syncp);
  654. /* refill the Rx buffers */
  655. while (proc_idx != done_idx) {
  656. if (ave_rxdesc_prepare(ndev, done_idx))
  657. break;
  658. done_idx = (done_idx + 1) % ndesc;
  659. }
  660. priv->rx.done_idx = done_idx;
  661. return npkts;
  662. }
  663. static int ave_napi_poll_rx(struct napi_struct *napi, int budget)
  664. {
  665. struct ave_private *priv;
  666. struct net_device *ndev;
  667. int num;
  668. priv = container_of(napi, struct ave_private, napi_rx);
  669. ndev = priv->ndev;
  670. num = ave_rx_receive(ndev, budget);
  671. if (num < budget) {
  672. napi_complete_done(napi, num);
  673. /* enable Rx interrupt when NAPI finishes */
  674. ave_irq_enable(ndev, AVE_GI_RXIINT);
  675. }
  676. return num;
  677. }
  678. static int ave_napi_poll_tx(struct napi_struct *napi, int budget)
  679. {
  680. struct ave_private *priv;
  681. struct net_device *ndev;
  682. int num;
  683. priv = container_of(napi, struct ave_private, napi_tx);
  684. ndev = priv->ndev;
  685. num = ave_tx_complete(ndev);
  686. napi_complete(napi);
  687. /* enable Tx interrupt when NAPI finishes */
  688. ave_irq_enable(ndev, AVE_GI_TX);
  689. return num;
  690. }
  691. static void ave_global_reset(struct net_device *ndev)
  692. {
  693. struct ave_private *priv = netdev_priv(ndev);
  694. u32 val;
  695. /* set config register */
  696. val = AVE_CFGR_FLE | AVE_CFGR_IPFCEN | AVE_CFGR_CHE;
  697. if (!phy_interface_mode_is_rgmii(priv->phy_mode))
  698. val |= AVE_CFGR_MII;
  699. writel(val, priv->base + AVE_CFGR);
  700. /* reset RMII register */
  701. val = readl(priv->base + AVE_RSTCTRL);
  702. val &= ~AVE_RSTCTRL_RMIIRST;
  703. writel(val, priv->base + AVE_RSTCTRL);
  704. /* assert reset */
  705. writel(AVE_GRR_GRST | AVE_GRR_PHYRST, priv->base + AVE_GRR);
  706. msleep(20);
  707. /* 1st, negate PHY reset only */
  708. writel(AVE_GRR_GRST, priv->base + AVE_GRR);
  709. msleep(40);
  710. /* negate reset */
  711. writel(0, priv->base + AVE_GRR);
  712. msleep(40);
  713. /* negate RMII register */
  714. val = readl(priv->base + AVE_RSTCTRL);
  715. val |= AVE_RSTCTRL_RMIIRST;
  716. writel(val, priv->base + AVE_RSTCTRL);
  717. ave_irq_disable_all(ndev);
  718. }
  719. static void ave_rxfifo_reset(struct net_device *ndev)
  720. {
  721. struct ave_private *priv = netdev_priv(ndev);
  722. u32 rxcr_org;
  723. /* save and disable MAC receive op */
  724. rxcr_org = readl(priv->base + AVE_RXCR);
  725. writel(rxcr_org & (~AVE_RXCR_RXEN), priv->base + AVE_RXCR);
  726. /* suspend Rx descriptor */
  727. ave_desc_switch(ndev, AVE_DESC_RX_SUSPEND);
  728. /* receive all packets before descriptor starts */
  729. ave_rx_receive(ndev, priv->rx.ndesc);
  730. /* assert reset */
  731. writel(AVE_GRR_RXFFR, priv->base + AVE_GRR);
  732. usleep_range(40, 50);
  733. /* negate reset */
  734. writel(0, priv->base + AVE_GRR);
  735. usleep_range(10, 20);
  736. /* negate interrupt status */
  737. writel(AVE_GI_RXOVF, priv->base + AVE_GISR);
  738. /* permit descriptor */
  739. ave_desc_switch(ndev, AVE_DESC_RX_PERMIT);
  740. /* restore MAC reccieve op */
  741. writel(rxcr_org, priv->base + AVE_RXCR);
  742. }
  743. static irqreturn_t ave_irq_handler(int irq, void *netdev)
  744. {
  745. struct net_device *ndev = (struct net_device *)netdev;
  746. struct ave_private *priv = netdev_priv(ndev);
  747. u32 gimr_val, gisr_val;
  748. gimr_val = ave_irq_disable_all(ndev);
  749. /* get interrupt status */
  750. gisr_val = readl(priv->base + AVE_GISR);
  751. /* PHY */
  752. if (gisr_val & AVE_GI_PHY)
  753. writel(AVE_GI_PHY, priv->base + AVE_GISR);
  754. /* check exceeding packet */
  755. if (gisr_val & AVE_GI_RXERR) {
  756. writel(AVE_GI_RXERR, priv->base + AVE_GISR);
  757. netdev_err(ndev, "receive a packet exceeding frame buffer\n");
  758. }
  759. gisr_val &= gimr_val;
  760. if (!gisr_val)
  761. goto exit_isr;
  762. /* RxFIFO overflow */
  763. if (gisr_val & AVE_GI_RXOVF) {
  764. priv->stats_rx.fifo_errors++;
  765. ave_rxfifo_reset(ndev);
  766. goto exit_isr;
  767. }
  768. /* Rx drop */
  769. if (gisr_val & AVE_GI_RXDROP) {
  770. priv->stats_rx.dropped++;
  771. writel(AVE_GI_RXDROP, priv->base + AVE_GISR);
  772. }
  773. /* Rx interval */
  774. if (gisr_val & AVE_GI_RXIINT) {
  775. napi_schedule(&priv->napi_rx);
  776. /* still force to disable Rx interrupt until NAPI finishes */
  777. gimr_val &= ~AVE_GI_RXIINT;
  778. }
  779. /* Tx completed */
  780. if (gisr_val & AVE_GI_TX) {
  781. napi_schedule(&priv->napi_tx);
  782. /* still force to disable Tx interrupt until NAPI finishes */
  783. gimr_val &= ~AVE_GI_TX;
  784. }
  785. exit_isr:
  786. ave_irq_restore(ndev, gimr_val);
  787. return IRQ_HANDLED;
  788. }
  789. static int ave_pfsel_start(struct net_device *ndev, unsigned int entry)
  790. {
  791. struct ave_private *priv = netdev_priv(ndev);
  792. u32 val;
  793. if (WARN_ON(entry > AVE_PF_SIZE))
  794. return -EINVAL;
  795. val = readl(priv->base + AVE_PFEN);
  796. writel(val | BIT(entry), priv->base + AVE_PFEN);
  797. return 0;
  798. }
  799. static int ave_pfsel_stop(struct net_device *ndev, unsigned int entry)
  800. {
  801. struct ave_private *priv = netdev_priv(ndev);
  802. u32 val;
  803. if (WARN_ON(entry > AVE_PF_SIZE))
  804. return -EINVAL;
  805. val = readl(priv->base + AVE_PFEN);
  806. writel(val & ~BIT(entry), priv->base + AVE_PFEN);
  807. return 0;
  808. }
  809. static int ave_pfsel_set_macaddr(struct net_device *ndev,
  810. unsigned int entry,
  811. const unsigned char *mac_addr,
  812. unsigned int set_size)
  813. {
  814. struct ave_private *priv = netdev_priv(ndev);
  815. if (WARN_ON(entry > AVE_PF_SIZE))
  816. return -EINVAL;
  817. if (WARN_ON(set_size > 6))
  818. return -EINVAL;
  819. ave_pfsel_stop(ndev, entry);
  820. /* set MAC address for the filter */
  821. ave_hw_write_macaddr(ndev, mac_addr,
  822. AVE_PKTF(entry), AVE_PKTF(entry) + 4);
  823. /* set byte mask */
  824. writel(GENMASK(31, set_size) & AVE_PFMBYTE_MASK0,
  825. priv->base + AVE_PFMBYTE(entry));
  826. writel(AVE_PFMBYTE_MASK1, priv->base + AVE_PFMBYTE(entry) + 4);
  827. /* set bit mask filter */
  828. writel(AVE_PFMBIT_MASK, priv->base + AVE_PFMBIT(entry));
  829. /* set selector to ring 0 */
  830. writel(0, priv->base + AVE_PFSEL(entry));
  831. /* restart filter */
  832. ave_pfsel_start(ndev, entry);
  833. return 0;
  834. }
  835. static void ave_pfsel_set_promisc(struct net_device *ndev,
  836. unsigned int entry, u32 rxring)
  837. {
  838. struct ave_private *priv = netdev_priv(ndev);
  839. if (WARN_ON(entry > AVE_PF_SIZE))
  840. return;
  841. ave_pfsel_stop(ndev, entry);
  842. /* set byte mask */
  843. writel(AVE_PFMBYTE_MASK0, priv->base + AVE_PFMBYTE(entry));
  844. writel(AVE_PFMBYTE_MASK1, priv->base + AVE_PFMBYTE(entry) + 4);
  845. /* set bit mask filter */
  846. writel(AVE_PFMBIT_MASK, priv->base + AVE_PFMBIT(entry));
  847. /* set selector to rxring */
  848. writel(rxring, priv->base + AVE_PFSEL(entry));
  849. ave_pfsel_start(ndev, entry);
  850. }
  851. static void ave_pfsel_init(struct net_device *ndev)
  852. {
  853. unsigned char bcast_mac[ETH_ALEN];
  854. int i;
  855. eth_broadcast_addr(bcast_mac);
  856. for (i = 0; i < AVE_PF_SIZE; i++)
  857. ave_pfsel_stop(ndev, i);
  858. /* promiscious entry, select ring 0 */
  859. ave_pfsel_set_promisc(ndev, AVE_PFNUM_FILTER, 0);
  860. /* unicast entry */
  861. ave_pfsel_set_macaddr(ndev, AVE_PFNUM_UNICAST, ndev->dev_addr, 6);
  862. /* broadcast entry */
  863. ave_pfsel_set_macaddr(ndev, AVE_PFNUM_BROADCAST, bcast_mac, 6);
  864. }
  865. static void ave_phy_adjust_link(struct net_device *ndev)
  866. {
  867. struct ave_private *priv = netdev_priv(ndev);
  868. struct phy_device *phydev = ndev->phydev;
  869. u32 val, txcr, rxcr, rxcr_org;
  870. u16 rmt_adv = 0, lcl_adv = 0;
  871. u8 cap;
  872. /* set RGMII speed */
  873. val = readl(priv->base + AVE_TXCR);
  874. val &= ~(AVE_TXCR_TXSPD_100 | AVE_TXCR_TXSPD_1G);
  875. if (phy_interface_is_rgmii(phydev) && phydev->speed == SPEED_1000)
  876. val |= AVE_TXCR_TXSPD_1G;
  877. else if (phydev->speed == SPEED_100)
  878. val |= AVE_TXCR_TXSPD_100;
  879. writel(val, priv->base + AVE_TXCR);
  880. /* set RMII speed (100M/10M only) */
  881. if (!phy_interface_is_rgmii(phydev)) {
  882. val = readl(priv->base + AVE_LINKSEL);
  883. if (phydev->speed == SPEED_10)
  884. val &= ~AVE_LINKSEL_100M;
  885. else
  886. val |= AVE_LINKSEL_100M;
  887. writel(val, priv->base + AVE_LINKSEL);
  888. }
  889. /* check current RXCR/TXCR */
  890. rxcr = readl(priv->base + AVE_RXCR);
  891. txcr = readl(priv->base + AVE_TXCR);
  892. rxcr_org = rxcr;
  893. if (phydev->duplex) {
  894. rxcr |= AVE_RXCR_FDUPEN;
  895. if (phydev->pause)
  896. rmt_adv |= LPA_PAUSE_CAP;
  897. if (phydev->asym_pause)
  898. rmt_adv |= LPA_PAUSE_ASYM;
  899. if (phydev->advertising & ADVERTISED_Pause)
  900. lcl_adv |= ADVERTISE_PAUSE_CAP;
  901. if (phydev->advertising & ADVERTISED_Asym_Pause)
  902. lcl_adv |= ADVERTISE_PAUSE_ASYM;
  903. cap = mii_resolve_flowctrl_fdx(lcl_adv, rmt_adv);
  904. if (cap & FLOW_CTRL_TX)
  905. txcr |= AVE_TXCR_FLOCTR;
  906. else
  907. txcr &= ~AVE_TXCR_FLOCTR;
  908. if (cap & FLOW_CTRL_RX)
  909. rxcr |= AVE_RXCR_FLOCTR;
  910. else
  911. rxcr &= ~AVE_RXCR_FLOCTR;
  912. } else {
  913. rxcr &= ~AVE_RXCR_FDUPEN;
  914. rxcr &= ~AVE_RXCR_FLOCTR;
  915. txcr &= ~AVE_TXCR_FLOCTR;
  916. }
  917. if (rxcr_org != rxcr) {
  918. /* disable Rx mac */
  919. writel(rxcr & ~AVE_RXCR_RXEN, priv->base + AVE_RXCR);
  920. /* change and enable TX/Rx mac */
  921. writel(txcr, priv->base + AVE_TXCR);
  922. writel(rxcr, priv->base + AVE_RXCR);
  923. }
  924. phy_print_status(phydev);
  925. }
  926. static void ave_macaddr_init(struct net_device *ndev)
  927. {
  928. ave_hw_write_macaddr(ndev, ndev->dev_addr, AVE_RXMAC1R, AVE_RXMAC2R);
  929. /* pfsel unicast entry */
  930. ave_pfsel_set_macaddr(ndev, AVE_PFNUM_UNICAST, ndev->dev_addr, 6);
  931. }
  932. static int ave_init(struct net_device *ndev)
  933. {
  934. struct ethtool_wolinfo wol = { .cmd = ETHTOOL_GWOL };
  935. struct ave_private *priv = netdev_priv(ndev);
  936. struct device *dev = ndev->dev.parent;
  937. struct device_node *np = dev->of_node;
  938. struct device_node *mdio_np;
  939. struct phy_device *phydev;
  940. int nc, nr, ret;
  941. /* enable clk because of hw access until ndo_open */
  942. for (nc = 0; nc < priv->nclks; nc++) {
  943. ret = clk_prepare_enable(priv->clk[nc]);
  944. if (ret) {
  945. dev_err(dev, "can't enable clock\n");
  946. goto out_clk_disable;
  947. }
  948. }
  949. for (nr = 0; nr < priv->nrsts; nr++) {
  950. ret = reset_control_deassert(priv->rst[nr]);
  951. if (ret) {
  952. dev_err(dev, "can't deassert reset\n");
  953. goto out_reset_assert;
  954. }
  955. }
  956. ret = regmap_update_bits(priv->regmap, SG_ETPINMODE,
  957. priv->pinmode_mask, priv->pinmode_val);
  958. if (ret)
  959. return ret;
  960. ave_global_reset(ndev);
  961. mdio_np = of_get_child_by_name(np, "mdio");
  962. if (!mdio_np) {
  963. dev_err(dev, "mdio node not found\n");
  964. ret = -EINVAL;
  965. goto out_reset_assert;
  966. }
  967. ret = of_mdiobus_register(priv->mdio, mdio_np);
  968. of_node_put(mdio_np);
  969. if (ret) {
  970. dev_err(dev, "failed to register mdiobus\n");
  971. goto out_reset_assert;
  972. }
  973. phydev = of_phy_get_and_connect(ndev, np, ave_phy_adjust_link);
  974. if (!phydev) {
  975. dev_err(dev, "could not attach to PHY\n");
  976. ret = -ENODEV;
  977. goto out_mdio_unregister;
  978. }
  979. priv->phydev = phydev;
  980. phy_ethtool_get_wol(phydev, &wol);
  981. device_set_wakeup_capable(&ndev->dev, !!wol.supported);
  982. if (!phy_interface_is_rgmii(phydev)) {
  983. phydev->supported &= ~PHY_GBIT_FEATURES;
  984. phydev->supported |= PHY_BASIC_FEATURES;
  985. }
  986. phydev->supported |= SUPPORTED_Pause | SUPPORTED_Asym_Pause;
  987. phy_attached_info(phydev);
  988. return 0;
  989. out_mdio_unregister:
  990. mdiobus_unregister(priv->mdio);
  991. out_reset_assert:
  992. while (--nr >= 0)
  993. reset_control_assert(priv->rst[nr]);
  994. out_clk_disable:
  995. while (--nc >= 0)
  996. clk_disable_unprepare(priv->clk[nc]);
  997. return ret;
  998. }
  999. static void ave_uninit(struct net_device *ndev)
  1000. {
  1001. struct ave_private *priv = netdev_priv(ndev);
  1002. int i;
  1003. phy_disconnect(priv->phydev);
  1004. mdiobus_unregister(priv->mdio);
  1005. /* disable clk because of hw access after ndo_stop */
  1006. for (i = 0; i < priv->nrsts; i++)
  1007. reset_control_assert(priv->rst[i]);
  1008. for (i = 0; i < priv->nclks; i++)
  1009. clk_disable_unprepare(priv->clk[i]);
  1010. }
  1011. static int ave_open(struct net_device *ndev)
  1012. {
  1013. struct ave_private *priv = netdev_priv(ndev);
  1014. int entry;
  1015. int ret;
  1016. u32 val;
  1017. ret = request_irq(priv->irq, ave_irq_handler, IRQF_SHARED, ndev->name,
  1018. ndev);
  1019. if (ret)
  1020. return ret;
  1021. priv->tx.desc = kcalloc(priv->tx.ndesc, sizeof(*priv->tx.desc),
  1022. GFP_KERNEL);
  1023. if (!priv->tx.desc) {
  1024. ret = -ENOMEM;
  1025. goto out_free_irq;
  1026. }
  1027. priv->rx.desc = kcalloc(priv->rx.ndesc, sizeof(*priv->rx.desc),
  1028. GFP_KERNEL);
  1029. if (!priv->rx.desc) {
  1030. kfree(priv->tx.desc);
  1031. ret = -ENOMEM;
  1032. goto out_free_irq;
  1033. }
  1034. /* initialize Tx work and descriptor */
  1035. priv->tx.proc_idx = 0;
  1036. priv->tx.done_idx = 0;
  1037. for (entry = 0; entry < priv->tx.ndesc; entry++) {
  1038. ave_desc_write_cmdsts(ndev, AVE_DESCID_TX, entry, 0);
  1039. ave_desc_write_addr(ndev, AVE_DESCID_TX, entry, 0);
  1040. }
  1041. writel(AVE_TXDC_ADDR_START |
  1042. (((priv->tx.ndesc * priv->desc_size) << 16) & AVE_TXDC_SIZE),
  1043. priv->base + AVE_TXDC);
  1044. /* initialize Rx work and descriptor */
  1045. priv->rx.proc_idx = 0;
  1046. priv->rx.done_idx = 0;
  1047. for (entry = 0; entry < priv->rx.ndesc; entry++) {
  1048. if (ave_rxdesc_prepare(ndev, entry))
  1049. break;
  1050. }
  1051. writel(AVE_RXDC0_ADDR_START |
  1052. (((priv->rx.ndesc * priv->desc_size) << 16) & AVE_RXDC0_SIZE),
  1053. priv->base + AVE_RXDC0);
  1054. ave_desc_switch(ndev, AVE_DESC_START);
  1055. ave_pfsel_init(ndev);
  1056. ave_macaddr_init(ndev);
  1057. /* set Rx configuration */
  1058. /* full duplex, enable pause drop, enalbe flow control */
  1059. val = AVE_RXCR_RXEN | AVE_RXCR_FDUPEN | AVE_RXCR_DRPEN |
  1060. AVE_RXCR_FLOCTR | (AVE_MAX_ETHFRAME & AVE_RXCR_MPSIZ_MASK);
  1061. writel(val, priv->base + AVE_RXCR);
  1062. /* set Tx configuration */
  1063. /* enable flow control, disable loopback */
  1064. writel(AVE_TXCR_FLOCTR, priv->base + AVE_TXCR);
  1065. /* enable timer, clear EN,INTM, and mask interval unit(BSCK) */
  1066. val = readl(priv->base + AVE_IIRQC) & AVE_IIRQC_BSCK;
  1067. val |= AVE_IIRQC_EN0 | (AVE_INTM_COUNT << 16);
  1068. writel(val, priv->base + AVE_IIRQC);
  1069. val = AVE_GI_RXIINT | AVE_GI_RXOVF | AVE_GI_TX | AVE_GI_RXDROP;
  1070. ave_irq_restore(ndev, val);
  1071. napi_enable(&priv->napi_rx);
  1072. napi_enable(&priv->napi_tx);
  1073. phy_start(ndev->phydev);
  1074. phy_start_aneg(ndev->phydev);
  1075. netif_start_queue(ndev);
  1076. return 0;
  1077. out_free_irq:
  1078. disable_irq(priv->irq);
  1079. free_irq(priv->irq, ndev);
  1080. return ret;
  1081. }
  1082. static int ave_stop(struct net_device *ndev)
  1083. {
  1084. struct ave_private *priv = netdev_priv(ndev);
  1085. int entry;
  1086. ave_irq_disable_all(ndev);
  1087. disable_irq(priv->irq);
  1088. free_irq(priv->irq, ndev);
  1089. netif_tx_disable(ndev);
  1090. phy_stop(ndev->phydev);
  1091. napi_disable(&priv->napi_tx);
  1092. napi_disable(&priv->napi_rx);
  1093. ave_desc_switch(ndev, AVE_DESC_STOP);
  1094. /* free Tx buffer */
  1095. for (entry = 0; entry < priv->tx.ndesc; entry++) {
  1096. if (!priv->tx.desc[entry].skbs)
  1097. continue;
  1098. ave_dma_unmap(ndev, &priv->tx.desc[entry], DMA_TO_DEVICE);
  1099. dev_kfree_skb_any(priv->tx.desc[entry].skbs);
  1100. priv->tx.desc[entry].skbs = NULL;
  1101. }
  1102. priv->tx.proc_idx = 0;
  1103. priv->tx.done_idx = 0;
  1104. /* free Rx buffer */
  1105. for (entry = 0; entry < priv->rx.ndesc; entry++) {
  1106. if (!priv->rx.desc[entry].skbs)
  1107. continue;
  1108. ave_dma_unmap(ndev, &priv->rx.desc[entry], DMA_FROM_DEVICE);
  1109. dev_kfree_skb_any(priv->rx.desc[entry].skbs);
  1110. priv->rx.desc[entry].skbs = NULL;
  1111. }
  1112. priv->rx.proc_idx = 0;
  1113. priv->rx.done_idx = 0;
  1114. kfree(priv->tx.desc);
  1115. kfree(priv->rx.desc);
  1116. return 0;
  1117. }
  1118. static int ave_start_xmit(struct sk_buff *skb, struct net_device *ndev)
  1119. {
  1120. struct ave_private *priv = netdev_priv(ndev);
  1121. u32 proc_idx, done_idx, ndesc, cmdsts;
  1122. int ret, freepkt;
  1123. dma_addr_t paddr;
  1124. proc_idx = priv->tx.proc_idx;
  1125. done_idx = priv->tx.done_idx;
  1126. ndesc = priv->tx.ndesc;
  1127. freepkt = ((done_idx + ndesc - 1) - proc_idx) % ndesc;
  1128. /* stop queue when not enough entry */
  1129. if (unlikely(freepkt < 1)) {
  1130. netif_stop_queue(ndev);
  1131. return NETDEV_TX_BUSY;
  1132. }
  1133. /* add padding for short packet */
  1134. if (skb_put_padto(skb, ETH_ZLEN)) {
  1135. priv->stats_tx.dropped++;
  1136. return NETDEV_TX_OK;
  1137. }
  1138. /* map Tx buffer
  1139. * Tx buffer set to the Tx descriptor doesn't have any restriction.
  1140. */
  1141. ret = ave_dma_map(ndev, &priv->tx.desc[proc_idx],
  1142. skb->data, skb->len, DMA_TO_DEVICE, &paddr);
  1143. if (ret) {
  1144. dev_kfree_skb_any(skb);
  1145. priv->stats_tx.dropped++;
  1146. return NETDEV_TX_OK;
  1147. }
  1148. priv->tx.desc[proc_idx].skbs = skb;
  1149. ave_desc_write_addr(ndev, AVE_DESCID_TX, proc_idx, paddr);
  1150. cmdsts = AVE_STS_OWN | AVE_STS_1ST | AVE_STS_LAST |
  1151. (skb->len & AVE_STS_PKTLEN_TX_MASK);
  1152. /* set interrupt per AVE_FORCE_TXINTCNT or when queue is stopped */
  1153. if (!(proc_idx % AVE_FORCE_TXINTCNT) || netif_queue_stopped(ndev))
  1154. cmdsts |= AVE_STS_INTR;
  1155. /* disable checksum calculation when skb doesn't calurate checksum */
  1156. if (skb->ip_summed == CHECKSUM_NONE ||
  1157. skb->ip_summed == CHECKSUM_UNNECESSARY)
  1158. cmdsts |= AVE_STS_NOCSUM;
  1159. ave_desc_write_cmdsts(ndev, AVE_DESCID_TX, proc_idx, cmdsts);
  1160. priv->tx.proc_idx = (proc_idx + 1) % ndesc;
  1161. return NETDEV_TX_OK;
  1162. }
  1163. static int ave_ioctl(struct net_device *ndev, struct ifreq *ifr, int cmd)
  1164. {
  1165. return phy_mii_ioctl(ndev->phydev, ifr, cmd);
  1166. }
  1167. static const u8 v4multi_macadr[] = { 0x01, 0x00, 0x00, 0x00, 0x00, 0x00 };
  1168. static const u8 v6multi_macadr[] = { 0x33, 0x00, 0x00, 0x00, 0x00, 0x00 };
  1169. static void ave_set_rx_mode(struct net_device *ndev)
  1170. {
  1171. struct ave_private *priv = netdev_priv(ndev);
  1172. struct netdev_hw_addr *hw_adr;
  1173. int count, mc_cnt;
  1174. u32 val;
  1175. /* MAC addr filter enable for promiscious mode */
  1176. mc_cnt = netdev_mc_count(ndev);
  1177. val = readl(priv->base + AVE_RXCR);
  1178. if (ndev->flags & IFF_PROMISC || !mc_cnt)
  1179. val &= ~AVE_RXCR_AFEN;
  1180. else
  1181. val |= AVE_RXCR_AFEN;
  1182. writel(val, priv->base + AVE_RXCR);
  1183. /* set all multicast address */
  1184. if ((ndev->flags & IFF_ALLMULTI) || mc_cnt > AVE_PF_MULTICAST_SIZE) {
  1185. ave_pfsel_set_macaddr(ndev, AVE_PFNUM_MULTICAST,
  1186. v4multi_macadr, 1);
  1187. ave_pfsel_set_macaddr(ndev, AVE_PFNUM_MULTICAST + 1,
  1188. v6multi_macadr, 1);
  1189. } else {
  1190. /* stop all multicast filter */
  1191. for (count = 0; count < AVE_PF_MULTICAST_SIZE; count++)
  1192. ave_pfsel_stop(ndev, AVE_PFNUM_MULTICAST + count);
  1193. /* set multicast addresses */
  1194. count = 0;
  1195. netdev_for_each_mc_addr(hw_adr, ndev) {
  1196. if (count == mc_cnt)
  1197. break;
  1198. ave_pfsel_set_macaddr(ndev, AVE_PFNUM_MULTICAST + count,
  1199. hw_adr->addr, 6);
  1200. count++;
  1201. }
  1202. }
  1203. }
  1204. static void ave_get_stats64(struct net_device *ndev,
  1205. struct rtnl_link_stats64 *stats)
  1206. {
  1207. struct ave_private *priv = netdev_priv(ndev);
  1208. unsigned int start;
  1209. do {
  1210. start = u64_stats_fetch_begin_irq(&priv->stats_rx.syncp);
  1211. stats->rx_packets = priv->stats_rx.packets;
  1212. stats->rx_bytes = priv->stats_rx.bytes;
  1213. } while (u64_stats_fetch_retry_irq(&priv->stats_rx.syncp, start));
  1214. do {
  1215. start = u64_stats_fetch_begin_irq(&priv->stats_tx.syncp);
  1216. stats->tx_packets = priv->stats_tx.packets;
  1217. stats->tx_bytes = priv->stats_tx.bytes;
  1218. } while (u64_stats_fetch_retry_irq(&priv->stats_tx.syncp, start));
  1219. stats->rx_errors = priv->stats_rx.errors;
  1220. stats->tx_errors = priv->stats_tx.errors;
  1221. stats->rx_dropped = priv->stats_rx.dropped;
  1222. stats->tx_dropped = priv->stats_tx.dropped;
  1223. stats->rx_fifo_errors = priv->stats_rx.fifo_errors;
  1224. stats->collisions = priv->stats_tx.collisions;
  1225. }
  1226. static int ave_set_mac_address(struct net_device *ndev, void *p)
  1227. {
  1228. int ret = eth_mac_addr(ndev, p);
  1229. if (ret)
  1230. return ret;
  1231. ave_macaddr_init(ndev);
  1232. return 0;
  1233. }
  1234. static const struct net_device_ops ave_netdev_ops = {
  1235. .ndo_init = ave_init,
  1236. .ndo_uninit = ave_uninit,
  1237. .ndo_open = ave_open,
  1238. .ndo_stop = ave_stop,
  1239. .ndo_start_xmit = ave_start_xmit,
  1240. .ndo_do_ioctl = ave_ioctl,
  1241. .ndo_set_rx_mode = ave_set_rx_mode,
  1242. .ndo_get_stats64 = ave_get_stats64,
  1243. .ndo_set_mac_address = ave_set_mac_address,
  1244. };
  1245. static int ave_probe(struct platform_device *pdev)
  1246. {
  1247. const struct ave_soc_data *data;
  1248. struct device *dev = &pdev->dev;
  1249. char buf[ETHTOOL_FWVERS_LEN];
  1250. struct of_phandle_args args;
  1251. phy_interface_t phy_mode;
  1252. struct ave_private *priv;
  1253. struct net_device *ndev;
  1254. struct device_node *np;
  1255. struct resource *res;
  1256. const void *mac_addr;
  1257. void __iomem *base;
  1258. const char *name;
  1259. int i, irq, ret;
  1260. u64 dma_mask;
  1261. u32 ave_id;
  1262. data = of_device_get_match_data(dev);
  1263. if (WARN_ON(!data))
  1264. return -EINVAL;
  1265. np = dev->of_node;
  1266. phy_mode = of_get_phy_mode(np);
  1267. if (phy_mode < 0) {
  1268. dev_err(dev, "phy-mode not found\n");
  1269. return -EINVAL;
  1270. }
  1271. irq = platform_get_irq(pdev, 0);
  1272. if (irq < 0) {
  1273. dev_err(dev, "IRQ not found\n");
  1274. return irq;
  1275. }
  1276. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1277. base = devm_ioremap_resource(dev, res);
  1278. if (IS_ERR(base))
  1279. return PTR_ERR(base);
  1280. ndev = alloc_etherdev(sizeof(struct ave_private));
  1281. if (!ndev) {
  1282. dev_err(dev, "can't allocate ethernet device\n");
  1283. return -ENOMEM;
  1284. }
  1285. ndev->netdev_ops = &ave_netdev_ops;
  1286. ndev->ethtool_ops = &ave_ethtool_ops;
  1287. SET_NETDEV_DEV(ndev, dev);
  1288. ndev->features |= (NETIF_F_IP_CSUM | NETIF_F_RXCSUM);
  1289. ndev->hw_features |= (NETIF_F_IP_CSUM | NETIF_F_RXCSUM);
  1290. ndev->max_mtu = AVE_MAX_ETHFRAME - (ETH_HLEN + ETH_FCS_LEN);
  1291. mac_addr = of_get_mac_address(np);
  1292. if (mac_addr)
  1293. ether_addr_copy(ndev->dev_addr, mac_addr);
  1294. /* if the mac address is invalid, use random mac address */
  1295. if (!is_valid_ether_addr(ndev->dev_addr)) {
  1296. eth_hw_addr_random(ndev);
  1297. dev_warn(dev, "Using random MAC address: %pM\n",
  1298. ndev->dev_addr);
  1299. }
  1300. priv = netdev_priv(ndev);
  1301. priv->base = base;
  1302. priv->irq = irq;
  1303. priv->ndev = ndev;
  1304. priv->msg_enable = netif_msg_init(-1, AVE_DEFAULT_MSG_ENABLE);
  1305. priv->phy_mode = phy_mode;
  1306. priv->data = data;
  1307. if (IS_DESC_64BIT(priv)) {
  1308. priv->desc_size = AVE_DESC_SIZE_64;
  1309. priv->tx.daddr = AVE_TXDM_64;
  1310. priv->rx.daddr = AVE_RXDM_64;
  1311. dma_mask = DMA_BIT_MASK(64);
  1312. } else {
  1313. priv->desc_size = AVE_DESC_SIZE_32;
  1314. priv->tx.daddr = AVE_TXDM_32;
  1315. priv->rx.daddr = AVE_RXDM_32;
  1316. dma_mask = DMA_BIT_MASK(32);
  1317. }
  1318. ret = dma_set_mask(dev, dma_mask);
  1319. if (ret)
  1320. goto out_free_netdev;
  1321. priv->tx.ndesc = AVE_NR_TXDESC;
  1322. priv->rx.ndesc = AVE_NR_RXDESC;
  1323. u64_stats_init(&priv->stats_tx.syncp);
  1324. u64_stats_init(&priv->stats_rx.syncp);
  1325. for (i = 0; i < AVE_MAX_CLKS; i++) {
  1326. name = priv->data->clock_names[i];
  1327. if (!name)
  1328. break;
  1329. priv->clk[i] = devm_clk_get(dev, name);
  1330. if (IS_ERR(priv->clk[i])) {
  1331. ret = PTR_ERR(priv->clk[i]);
  1332. goto out_free_netdev;
  1333. }
  1334. priv->nclks++;
  1335. }
  1336. for (i = 0; i < AVE_MAX_RSTS; i++) {
  1337. name = priv->data->reset_names[i];
  1338. if (!name)
  1339. break;
  1340. priv->rst[i] = devm_reset_control_get_shared(dev, name);
  1341. if (IS_ERR(priv->rst[i])) {
  1342. ret = PTR_ERR(priv->rst[i]);
  1343. goto out_free_netdev;
  1344. }
  1345. priv->nrsts++;
  1346. }
  1347. ret = of_parse_phandle_with_fixed_args(np,
  1348. "socionext,syscon-phy-mode",
  1349. 1, 0, &args);
  1350. if (ret) {
  1351. netdev_err(ndev, "can't get syscon-phy-mode property\n");
  1352. goto out_free_netdev;
  1353. }
  1354. priv->regmap = syscon_node_to_regmap(args.np);
  1355. of_node_put(args.np);
  1356. if (IS_ERR(priv->regmap)) {
  1357. netdev_err(ndev, "can't map syscon-phy-mode\n");
  1358. ret = PTR_ERR(priv->regmap);
  1359. goto out_free_netdev;
  1360. }
  1361. ret = priv->data->get_pinmode(priv, phy_mode, args.args[0]);
  1362. if (ret) {
  1363. netdev_err(ndev, "invalid phy-mode setting\n");
  1364. goto out_free_netdev;
  1365. }
  1366. priv->mdio = devm_mdiobus_alloc(dev);
  1367. if (!priv->mdio) {
  1368. ret = -ENOMEM;
  1369. goto out_free_netdev;
  1370. }
  1371. priv->mdio->priv = ndev;
  1372. priv->mdio->parent = dev;
  1373. priv->mdio->read = ave_mdiobus_read;
  1374. priv->mdio->write = ave_mdiobus_write;
  1375. priv->mdio->name = "uniphier-mdio";
  1376. snprintf(priv->mdio->id, MII_BUS_ID_SIZE, "%s-%x",
  1377. pdev->name, pdev->id);
  1378. /* Register as a NAPI supported driver */
  1379. netif_napi_add(ndev, &priv->napi_rx, ave_napi_poll_rx, priv->rx.ndesc);
  1380. netif_tx_napi_add(ndev, &priv->napi_tx, ave_napi_poll_tx,
  1381. priv->tx.ndesc);
  1382. platform_set_drvdata(pdev, ndev);
  1383. ret = register_netdev(ndev);
  1384. if (ret) {
  1385. dev_err(dev, "failed to register netdevice\n");
  1386. goto out_del_napi;
  1387. }
  1388. /* get ID and version */
  1389. ave_id = readl(priv->base + AVE_IDR);
  1390. ave_hw_read_version(ndev, buf, sizeof(buf));
  1391. dev_info(dev, "Socionext %c%c%c%c Ethernet IP %s (irq=%d, phy=%s)\n",
  1392. (ave_id >> 24) & 0xff, (ave_id >> 16) & 0xff,
  1393. (ave_id >> 8) & 0xff, (ave_id >> 0) & 0xff,
  1394. buf, priv->irq, phy_modes(phy_mode));
  1395. return 0;
  1396. out_del_napi:
  1397. netif_napi_del(&priv->napi_rx);
  1398. netif_napi_del(&priv->napi_tx);
  1399. out_free_netdev:
  1400. free_netdev(ndev);
  1401. return ret;
  1402. }
  1403. static int ave_remove(struct platform_device *pdev)
  1404. {
  1405. struct net_device *ndev = platform_get_drvdata(pdev);
  1406. struct ave_private *priv = netdev_priv(ndev);
  1407. unregister_netdev(ndev);
  1408. netif_napi_del(&priv->napi_rx);
  1409. netif_napi_del(&priv->napi_tx);
  1410. free_netdev(ndev);
  1411. return 0;
  1412. }
  1413. static int ave_pro4_get_pinmode(struct ave_private *priv,
  1414. phy_interface_t phy_mode, u32 arg)
  1415. {
  1416. if (arg > 0)
  1417. return -EINVAL;
  1418. priv->pinmode_mask = SG_ETPINMODE_RMII(0);
  1419. switch (phy_mode) {
  1420. case PHY_INTERFACE_MODE_RMII:
  1421. priv->pinmode_val = SG_ETPINMODE_RMII(0);
  1422. break;
  1423. case PHY_INTERFACE_MODE_MII:
  1424. case PHY_INTERFACE_MODE_RGMII:
  1425. priv->pinmode_val = 0;
  1426. break;
  1427. default:
  1428. return -EINVAL;
  1429. }
  1430. return 0;
  1431. }
  1432. static int ave_ld11_get_pinmode(struct ave_private *priv,
  1433. phy_interface_t phy_mode, u32 arg)
  1434. {
  1435. if (arg > 0)
  1436. return -EINVAL;
  1437. priv->pinmode_mask = SG_ETPINMODE_EXTPHY | SG_ETPINMODE_RMII(0);
  1438. switch (phy_mode) {
  1439. case PHY_INTERFACE_MODE_INTERNAL:
  1440. priv->pinmode_val = 0;
  1441. break;
  1442. case PHY_INTERFACE_MODE_RMII:
  1443. priv->pinmode_val = SG_ETPINMODE_EXTPHY | SG_ETPINMODE_RMII(0);
  1444. break;
  1445. default:
  1446. return -EINVAL;
  1447. }
  1448. return 0;
  1449. }
  1450. static int ave_ld20_get_pinmode(struct ave_private *priv,
  1451. phy_interface_t phy_mode, u32 arg)
  1452. {
  1453. if (arg > 0)
  1454. return -EINVAL;
  1455. priv->pinmode_mask = SG_ETPINMODE_RMII(0);
  1456. switch (phy_mode) {
  1457. case PHY_INTERFACE_MODE_RMII:
  1458. priv->pinmode_val = SG_ETPINMODE_RMII(0);
  1459. break;
  1460. case PHY_INTERFACE_MODE_RGMII:
  1461. priv->pinmode_val = 0;
  1462. break;
  1463. default:
  1464. return -EINVAL;
  1465. }
  1466. return 0;
  1467. }
  1468. static int ave_pxs3_get_pinmode(struct ave_private *priv,
  1469. phy_interface_t phy_mode, u32 arg)
  1470. {
  1471. if (arg > 1)
  1472. return -EINVAL;
  1473. priv->pinmode_mask = SG_ETPINMODE_RMII(arg);
  1474. switch (phy_mode) {
  1475. case PHY_INTERFACE_MODE_RMII:
  1476. priv->pinmode_val = SG_ETPINMODE_RMII(arg);
  1477. break;
  1478. case PHY_INTERFACE_MODE_RGMII:
  1479. priv->pinmode_val = 0;
  1480. break;
  1481. default:
  1482. return -EINVAL;
  1483. }
  1484. return 0;
  1485. }
  1486. static const struct ave_soc_data ave_pro4_data = {
  1487. .is_desc_64bit = false,
  1488. .clock_names = {
  1489. "gio", "ether", "ether-gb", "ether-phy",
  1490. },
  1491. .reset_names = {
  1492. "gio", "ether",
  1493. },
  1494. .get_pinmode = ave_pro4_get_pinmode,
  1495. };
  1496. static const struct ave_soc_data ave_pxs2_data = {
  1497. .is_desc_64bit = false,
  1498. .clock_names = {
  1499. "ether",
  1500. },
  1501. .reset_names = {
  1502. "ether",
  1503. },
  1504. .get_pinmode = ave_pro4_get_pinmode,
  1505. };
  1506. static const struct ave_soc_data ave_ld11_data = {
  1507. .is_desc_64bit = false,
  1508. .clock_names = {
  1509. "ether",
  1510. },
  1511. .reset_names = {
  1512. "ether",
  1513. },
  1514. .get_pinmode = ave_ld11_get_pinmode,
  1515. };
  1516. static const struct ave_soc_data ave_ld20_data = {
  1517. .is_desc_64bit = true,
  1518. .clock_names = {
  1519. "ether",
  1520. },
  1521. .reset_names = {
  1522. "ether",
  1523. },
  1524. .get_pinmode = ave_ld20_get_pinmode,
  1525. };
  1526. static const struct ave_soc_data ave_pxs3_data = {
  1527. .is_desc_64bit = false,
  1528. .clock_names = {
  1529. "ether",
  1530. },
  1531. .reset_names = {
  1532. "ether",
  1533. },
  1534. .get_pinmode = ave_pxs3_get_pinmode,
  1535. };
  1536. static const struct of_device_id of_ave_match[] = {
  1537. {
  1538. .compatible = "socionext,uniphier-pro4-ave4",
  1539. .data = &ave_pro4_data,
  1540. },
  1541. {
  1542. .compatible = "socionext,uniphier-pxs2-ave4",
  1543. .data = &ave_pxs2_data,
  1544. },
  1545. {
  1546. .compatible = "socionext,uniphier-ld11-ave4",
  1547. .data = &ave_ld11_data,
  1548. },
  1549. {
  1550. .compatible = "socionext,uniphier-ld20-ave4",
  1551. .data = &ave_ld20_data,
  1552. },
  1553. {
  1554. .compatible = "socionext,uniphier-pxs3-ave4",
  1555. .data = &ave_pxs3_data,
  1556. },
  1557. { /* Sentinel */ }
  1558. };
  1559. MODULE_DEVICE_TABLE(of, of_ave_match);
  1560. static struct platform_driver ave_driver = {
  1561. .probe = ave_probe,
  1562. .remove = ave_remove,
  1563. .driver = {
  1564. .name = "ave",
  1565. .of_match_table = of_ave_match,
  1566. },
  1567. };
  1568. module_platform_driver(ave_driver);
  1569. MODULE_DESCRIPTION("Socionext UniPhier AVE ethernet driver");
  1570. MODULE_LICENSE("GPL v2");