qed_sp_commands.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591
  1. /* QLogic qed NIC Driver
  2. * Copyright (c) 2015-2017 QLogic Corporation
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and /or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/types.h>
  33. #include <asm/byteorder.h>
  34. #include <linux/bitops.h>
  35. #include <linux/errno.h>
  36. #include <linux/kernel.h>
  37. #include <linux/string.h>
  38. #include "qed.h"
  39. #include <linux/qed/qed_chain.h>
  40. #include "qed_cxt.h"
  41. #include "qed_dcbx.h"
  42. #include "qed_hsi.h"
  43. #include "qed_hw.h"
  44. #include "qed_int.h"
  45. #include "qed_reg_addr.h"
  46. #include "qed_sp.h"
  47. #include "qed_sriov.h"
  48. int qed_sp_init_request(struct qed_hwfn *p_hwfn,
  49. struct qed_spq_entry **pp_ent,
  50. u8 cmd, u8 protocol, struct qed_sp_init_data *p_data)
  51. {
  52. u32 opaque_cid = p_data->opaque_fid << 16 | p_data->cid;
  53. struct qed_spq_entry *p_ent = NULL;
  54. int rc;
  55. if (!pp_ent)
  56. return -ENOMEM;
  57. rc = qed_spq_get_entry(p_hwfn, pp_ent);
  58. if (rc)
  59. return rc;
  60. p_ent = *pp_ent;
  61. p_ent->elem.hdr.cid = cpu_to_le32(opaque_cid);
  62. p_ent->elem.hdr.cmd_id = cmd;
  63. p_ent->elem.hdr.protocol_id = protocol;
  64. p_ent->priority = QED_SPQ_PRIORITY_NORMAL;
  65. p_ent->comp_mode = p_data->comp_mode;
  66. p_ent->comp_done.done = 0;
  67. switch (p_ent->comp_mode) {
  68. case QED_SPQ_MODE_EBLOCK:
  69. p_ent->comp_cb.cookie = &p_ent->comp_done;
  70. break;
  71. case QED_SPQ_MODE_BLOCK:
  72. if (!p_data->p_comp_data)
  73. return -EINVAL;
  74. p_ent->comp_cb.cookie = p_data->p_comp_data->cookie;
  75. break;
  76. case QED_SPQ_MODE_CB:
  77. if (!p_data->p_comp_data)
  78. p_ent->comp_cb.function = NULL;
  79. else
  80. p_ent->comp_cb = *p_data->p_comp_data;
  81. break;
  82. default:
  83. DP_NOTICE(p_hwfn, "Unknown SPQE completion mode %d\n",
  84. p_ent->comp_mode);
  85. return -EINVAL;
  86. }
  87. DP_VERBOSE(p_hwfn, QED_MSG_SPQ,
  88. "Initialized: CID %08x cmd %02x protocol %02x data_addr %lu comp_mode [%s]\n",
  89. opaque_cid, cmd, protocol,
  90. (unsigned long)&p_ent->ramrod,
  91. D_TRINE(p_ent->comp_mode, QED_SPQ_MODE_EBLOCK,
  92. QED_SPQ_MODE_BLOCK, "MODE_EBLOCK", "MODE_BLOCK",
  93. "MODE_CB"));
  94. memset(&p_ent->ramrod, 0, sizeof(p_ent->ramrod));
  95. return 0;
  96. }
  97. static enum tunnel_clss qed_tunn_clss_to_fw_clss(u8 type)
  98. {
  99. switch (type) {
  100. case QED_TUNN_CLSS_MAC_VLAN:
  101. return TUNNEL_CLSS_MAC_VLAN;
  102. case QED_TUNN_CLSS_MAC_VNI:
  103. return TUNNEL_CLSS_MAC_VNI;
  104. case QED_TUNN_CLSS_INNER_MAC_VLAN:
  105. return TUNNEL_CLSS_INNER_MAC_VLAN;
  106. case QED_TUNN_CLSS_INNER_MAC_VNI:
  107. return TUNNEL_CLSS_INNER_MAC_VNI;
  108. case QED_TUNN_CLSS_MAC_VLAN_DUAL_STAGE:
  109. return TUNNEL_CLSS_MAC_VLAN_DUAL_STAGE;
  110. default:
  111. return TUNNEL_CLSS_MAC_VLAN;
  112. }
  113. }
  114. static void
  115. qed_set_pf_update_tunn_mode(struct qed_tunnel_info *p_tun,
  116. struct qed_tunnel_info *p_src, bool b_pf_start)
  117. {
  118. if (p_src->vxlan.b_update_mode || b_pf_start)
  119. p_tun->vxlan.b_mode_enabled = p_src->vxlan.b_mode_enabled;
  120. if (p_src->l2_gre.b_update_mode || b_pf_start)
  121. p_tun->l2_gre.b_mode_enabled = p_src->l2_gre.b_mode_enabled;
  122. if (p_src->ip_gre.b_update_mode || b_pf_start)
  123. p_tun->ip_gre.b_mode_enabled = p_src->ip_gre.b_mode_enabled;
  124. if (p_src->l2_geneve.b_update_mode || b_pf_start)
  125. p_tun->l2_geneve.b_mode_enabled =
  126. p_src->l2_geneve.b_mode_enabled;
  127. if (p_src->ip_geneve.b_update_mode || b_pf_start)
  128. p_tun->ip_geneve.b_mode_enabled =
  129. p_src->ip_geneve.b_mode_enabled;
  130. }
  131. static void qed_set_tunn_cls_info(struct qed_tunnel_info *p_tun,
  132. struct qed_tunnel_info *p_src)
  133. {
  134. enum tunnel_clss type;
  135. p_tun->b_update_rx_cls = p_src->b_update_rx_cls;
  136. p_tun->b_update_tx_cls = p_src->b_update_tx_cls;
  137. type = qed_tunn_clss_to_fw_clss(p_src->vxlan.tun_cls);
  138. p_tun->vxlan.tun_cls = type;
  139. type = qed_tunn_clss_to_fw_clss(p_src->l2_gre.tun_cls);
  140. p_tun->l2_gre.tun_cls = type;
  141. type = qed_tunn_clss_to_fw_clss(p_src->ip_gre.tun_cls);
  142. p_tun->ip_gre.tun_cls = type;
  143. type = qed_tunn_clss_to_fw_clss(p_src->l2_geneve.tun_cls);
  144. p_tun->l2_geneve.tun_cls = type;
  145. type = qed_tunn_clss_to_fw_clss(p_src->ip_geneve.tun_cls);
  146. p_tun->ip_geneve.tun_cls = type;
  147. }
  148. static void qed_set_tunn_ports(struct qed_tunnel_info *p_tun,
  149. struct qed_tunnel_info *p_src)
  150. {
  151. p_tun->geneve_port.b_update_port = p_src->geneve_port.b_update_port;
  152. p_tun->vxlan_port.b_update_port = p_src->vxlan_port.b_update_port;
  153. if (p_src->geneve_port.b_update_port)
  154. p_tun->geneve_port.port = p_src->geneve_port.port;
  155. if (p_src->vxlan_port.b_update_port)
  156. p_tun->vxlan_port.port = p_src->vxlan_port.port;
  157. }
  158. static void
  159. __qed_set_ramrod_tunnel_param(u8 *p_tunn_cls,
  160. struct qed_tunn_update_type *tun_type)
  161. {
  162. *p_tunn_cls = tun_type->tun_cls;
  163. }
  164. static void
  165. qed_set_ramrod_tunnel_param(u8 *p_tunn_cls,
  166. struct qed_tunn_update_type *tun_type,
  167. u8 *p_update_port,
  168. __le16 *p_port,
  169. struct qed_tunn_update_udp_port *p_udp_port)
  170. {
  171. __qed_set_ramrod_tunnel_param(p_tunn_cls, tun_type);
  172. if (p_udp_port->b_update_port) {
  173. *p_update_port = 1;
  174. *p_port = cpu_to_le16(p_udp_port->port);
  175. }
  176. }
  177. static void
  178. qed_tunn_set_pf_update_params(struct qed_hwfn *p_hwfn,
  179. struct qed_tunnel_info *p_src,
  180. struct pf_update_tunnel_config *p_tunn_cfg)
  181. {
  182. struct qed_tunnel_info *p_tun = &p_hwfn->cdev->tunnel;
  183. qed_set_pf_update_tunn_mode(p_tun, p_src, false);
  184. qed_set_tunn_cls_info(p_tun, p_src);
  185. qed_set_tunn_ports(p_tun, p_src);
  186. qed_set_ramrod_tunnel_param(&p_tunn_cfg->tunnel_clss_vxlan,
  187. &p_tun->vxlan,
  188. &p_tunn_cfg->set_vxlan_udp_port_flg,
  189. &p_tunn_cfg->vxlan_udp_port,
  190. &p_tun->vxlan_port);
  191. qed_set_ramrod_tunnel_param(&p_tunn_cfg->tunnel_clss_l2geneve,
  192. &p_tun->l2_geneve,
  193. &p_tunn_cfg->set_geneve_udp_port_flg,
  194. &p_tunn_cfg->geneve_udp_port,
  195. &p_tun->geneve_port);
  196. __qed_set_ramrod_tunnel_param(&p_tunn_cfg->tunnel_clss_ipgeneve,
  197. &p_tun->ip_geneve);
  198. __qed_set_ramrod_tunnel_param(&p_tunn_cfg->tunnel_clss_l2gre,
  199. &p_tun->l2_gre);
  200. __qed_set_ramrod_tunnel_param(&p_tunn_cfg->tunnel_clss_ipgre,
  201. &p_tun->ip_gre);
  202. p_tunn_cfg->update_rx_pf_clss = p_tun->b_update_rx_cls;
  203. }
  204. static void qed_set_hw_tunn_mode(struct qed_hwfn *p_hwfn,
  205. struct qed_ptt *p_ptt,
  206. struct qed_tunnel_info *p_tun)
  207. {
  208. qed_set_gre_enable(p_hwfn, p_ptt, p_tun->l2_gre.b_mode_enabled,
  209. p_tun->ip_gre.b_mode_enabled);
  210. qed_set_vxlan_enable(p_hwfn, p_ptt, p_tun->vxlan.b_mode_enabled);
  211. qed_set_geneve_enable(p_hwfn, p_ptt, p_tun->l2_geneve.b_mode_enabled,
  212. p_tun->ip_geneve.b_mode_enabled);
  213. }
  214. static void qed_set_hw_tunn_mode_port(struct qed_hwfn *p_hwfn,
  215. struct qed_ptt *p_ptt,
  216. struct qed_tunnel_info *p_tunn)
  217. {
  218. if (p_tunn->vxlan_port.b_update_port)
  219. qed_set_vxlan_dest_port(p_hwfn, p_ptt,
  220. p_tunn->vxlan_port.port);
  221. if (p_tunn->geneve_port.b_update_port)
  222. qed_set_geneve_dest_port(p_hwfn, p_ptt,
  223. p_tunn->geneve_port.port);
  224. qed_set_hw_tunn_mode(p_hwfn, p_ptt, p_tunn);
  225. }
  226. static void
  227. qed_tunn_set_pf_start_params(struct qed_hwfn *p_hwfn,
  228. struct qed_tunnel_info *p_src,
  229. struct pf_start_tunnel_config *p_tunn_cfg)
  230. {
  231. struct qed_tunnel_info *p_tun = &p_hwfn->cdev->tunnel;
  232. if (!p_src)
  233. return;
  234. qed_set_pf_update_tunn_mode(p_tun, p_src, true);
  235. qed_set_tunn_cls_info(p_tun, p_src);
  236. qed_set_tunn_ports(p_tun, p_src);
  237. qed_set_ramrod_tunnel_param(&p_tunn_cfg->tunnel_clss_vxlan,
  238. &p_tun->vxlan,
  239. &p_tunn_cfg->set_vxlan_udp_port_flg,
  240. &p_tunn_cfg->vxlan_udp_port,
  241. &p_tun->vxlan_port);
  242. qed_set_ramrod_tunnel_param(&p_tunn_cfg->tunnel_clss_l2geneve,
  243. &p_tun->l2_geneve,
  244. &p_tunn_cfg->set_geneve_udp_port_flg,
  245. &p_tunn_cfg->geneve_udp_port,
  246. &p_tun->geneve_port);
  247. __qed_set_ramrod_tunnel_param(&p_tunn_cfg->tunnel_clss_ipgeneve,
  248. &p_tun->ip_geneve);
  249. __qed_set_ramrod_tunnel_param(&p_tunn_cfg->tunnel_clss_l2gre,
  250. &p_tun->l2_gre);
  251. __qed_set_ramrod_tunnel_param(&p_tunn_cfg->tunnel_clss_ipgre,
  252. &p_tun->ip_gre);
  253. }
  254. int qed_sp_pf_start(struct qed_hwfn *p_hwfn,
  255. struct qed_ptt *p_ptt,
  256. struct qed_tunnel_info *p_tunn,
  257. bool allow_npar_tx_switch)
  258. {
  259. struct pf_start_ramrod_data *p_ramrod = NULL;
  260. u16 sb = qed_int_get_sp_sb_id(p_hwfn);
  261. u8 sb_index = p_hwfn->p_eq->eq_sb_index;
  262. struct qed_spq_entry *p_ent = NULL;
  263. struct qed_sp_init_data init_data;
  264. int rc = -EINVAL;
  265. u8 page_cnt, i;
  266. /* update initial eq producer */
  267. qed_eq_prod_update(p_hwfn,
  268. qed_chain_get_prod_idx(&p_hwfn->p_eq->chain));
  269. memset(&init_data, 0, sizeof(init_data));
  270. init_data.cid = qed_spq_get_cid(p_hwfn);
  271. init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
  272. init_data.comp_mode = QED_SPQ_MODE_EBLOCK;
  273. rc = qed_sp_init_request(p_hwfn, &p_ent,
  274. COMMON_RAMROD_PF_START,
  275. PROTOCOLID_COMMON, &init_data);
  276. if (rc)
  277. return rc;
  278. p_ramrod = &p_ent->ramrod.pf_start;
  279. p_ramrod->event_ring_sb_id = cpu_to_le16(sb);
  280. p_ramrod->event_ring_sb_index = sb_index;
  281. p_ramrod->path_id = QED_PATH_ID(p_hwfn);
  282. p_ramrod->dont_log_ramrods = 0;
  283. p_ramrod->log_type_mask = cpu_to_le16(0xf);
  284. if (test_bit(QED_MF_OVLAN_CLSS, &p_hwfn->cdev->mf_bits))
  285. p_ramrod->mf_mode = MF_OVLAN;
  286. else
  287. p_ramrod->mf_mode = MF_NPAR;
  288. p_ramrod->outer_tag_config.outer_tag.tci =
  289. cpu_to_le16(p_hwfn->hw_info.ovlan);
  290. if (test_bit(QED_MF_8021Q_TAGGING, &p_hwfn->cdev->mf_bits)) {
  291. p_ramrod->outer_tag_config.outer_tag.tpid = ETH_P_8021Q;
  292. } else if (test_bit(QED_MF_8021AD_TAGGING, &p_hwfn->cdev->mf_bits)) {
  293. p_ramrod->outer_tag_config.outer_tag.tpid = ETH_P_8021AD;
  294. p_ramrod->outer_tag_config.enable_stag_pri_change = 1;
  295. }
  296. p_ramrod->outer_tag_config.pri_map_valid = 1;
  297. for (i = 0; i < QED_MAX_PFC_PRIORITIES; i++)
  298. p_ramrod->outer_tag_config.inner_to_outer_pri_map[i] = i;
  299. /* enable_stag_pri_change should be set if port is in BD mode or,
  300. * UFP with Host Control mode.
  301. */
  302. if (test_bit(QED_MF_UFP_SPECIFIC, &p_hwfn->cdev->mf_bits)) {
  303. if (p_hwfn->ufp_info.pri_type == QED_UFP_PRI_OS)
  304. p_ramrod->outer_tag_config.enable_stag_pri_change = 1;
  305. else
  306. p_ramrod->outer_tag_config.enable_stag_pri_change = 0;
  307. p_ramrod->outer_tag_config.outer_tag.tci |=
  308. cpu_to_le16(((u16)p_hwfn->ufp_info.tc << 13));
  309. }
  310. /* Place EQ address in RAMROD */
  311. DMA_REGPAIR_LE(p_ramrod->event_ring_pbl_addr,
  312. p_hwfn->p_eq->chain.pbl_sp.p_phys_table);
  313. page_cnt = (u8)qed_chain_get_page_cnt(&p_hwfn->p_eq->chain);
  314. p_ramrod->event_ring_num_pages = page_cnt;
  315. DMA_REGPAIR_LE(p_ramrod->consolid_q_pbl_addr,
  316. p_hwfn->p_consq->chain.pbl_sp.p_phys_table);
  317. qed_tunn_set_pf_start_params(p_hwfn, p_tunn, &p_ramrod->tunnel_config);
  318. if (test_bit(QED_MF_INTER_PF_SWITCH, &p_hwfn->cdev->mf_bits))
  319. p_ramrod->allow_npar_tx_switching = allow_npar_tx_switch;
  320. switch (p_hwfn->hw_info.personality) {
  321. case QED_PCI_ETH:
  322. p_ramrod->personality = PERSONALITY_ETH;
  323. break;
  324. case QED_PCI_FCOE:
  325. p_ramrod->personality = PERSONALITY_FCOE;
  326. break;
  327. case QED_PCI_ISCSI:
  328. p_ramrod->personality = PERSONALITY_ISCSI;
  329. break;
  330. case QED_PCI_ETH_ROCE:
  331. case QED_PCI_ETH_IWARP:
  332. p_ramrod->personality = PERSONALITY_RDMA_AND_ETH;
  333. break;
  334. default:
  335. DP_NOTICE(p_hwfn, "Unknown personality %d\n",
  336. p_hwfn->hw_info.personality);
  337. p_ramrod->personality = PERSONALITY_ETH;
  338. }
  339. if (p_hwfn->cdev->p_iov_info) {
  340. struct qed_hw_sriov_info *p_iov = p_hwfn->cdev->p_iov_info;
  341. p_ramrod->base_vf_id = (u8) p_iov->first_vf_in_pf;
  342. p_ramrod->num_vfs = (u8) p_iov->total_vfs;
  343. }
  344. p_ramrod->hsi_fp_ver.major_ver_arr[ETH_VER_KEY] = ETH_HSI_VER_MAJOR;
  345. p_ramrod->hsi_fp_ver.minor_ver_arr[ETH_VER_KEY] = ETH_HSI_VER_MINOR;
  346. DP_VERBOSE(p_hwfn, QED_MSG_SPQ,
  347. "Setting event_ring_sb [id %04x index %02x], outer_tag.tci [%d]\n",
  348. sb, sb_index, p_ramrod->outer_tag_config.outer_tag.tci);
  349. rc = qed_spq_post(p_hwfn, p_ent, NULL);
  350. if (p_tunn)
  351. qed_set_hw_tunn_mode_port(p_hwfn, p_ptt,
  352. &p_hwfn->cdev->tunnel);
  353. return rc;
  354. }
  355. int qed_sp_pf_update(struct qed_hwfn *p_hwfn)
  356. {
  357. struct qed_spq_entry *p_ent = NULL;
  358. struct qed_sp_init_data init_data;
  359. int rc = -EINVAL;
  360. /* Get SPQ entry */
  361. memset(&init_data, 0, sizeof(init_data));
  362. init_data.cid = qed_spq_get_cid(p_hwfn);
  363. init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
  364. init_data.comp_mode = QED_SPQ_MODE_CB;
  365. rc = qed_sp_init_request(p_hwfn, &p_ent,
  366. COMMON_RAMROD_PF_UPDATE, PROTOCOLID_COMMON,
  367. &init_data);
  368. if (rc)
  369. return rc;
  370. qed_dcbx_set_pf_update_params(&p_hwfn->p_dcbx_info->results,
  371. &p_ent->ramrod.pf_update);
  372. return qed_spq_post(p_hwfn, p_ent, NULL);
  373. }
  374. int qed_sp_pf_update_ufp(struct qed_hwfn *p_hwfn)
  375. {
  376. struct qed_spq_entry *p_ent = NULL;
  377. struct qed_sp_init_data init_data;
  378. int rc = -EOPNOTSUPP;
  379. if (p_hwfn->ufp_info.pri_type == QED_UFP_PRI_UNKNOWN) {
  380. DP_INFO(p_hwfn, "Invalid priority type %d\n",
  381. p_hwfn->ufp_info.pri_type);
  382. return -EINVAL;
  383. }
  384. /* Get SPQ entry */
  385. memset(&init_data, 0, sizeof(init_data));
  386. init_data.cid = qed_spq_get_cid(p_hwfn);
  387. init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
  388. init_data.comp_mode = QED_SPQ_MODE_CB;
  389. rc = qed_sp_init_request(p_hwfn, &p_ent,
  390. COMMON_RAMROD_PF_UPDATE, PROTOCOLID_COMMON,
  391. &init_data);
  392. if (rc)
  393. return rc;
  394. p_ent->ramrod.pf_update.update_enable_stag_pri_change = true;
  395. if (p_hwfn->ufp_info.pri_type == QED_UFP_PRI_OS)
  396. p_ent->ramrod.pf_update.enable_stag_pri_change = 1;
  397. else
  398. p_ent->ramrod.pf_update.enable_stag_pri_change = 0;
  399. return qed_spq_post(p_hwfn, p_ent, NULL);
  400. }
  401. /* Set pf update ramrod command params */
  402. int qed_sp_pf_update_tunn_cfg(struct qed_hwfn *p_hwfn,
  403. struct qed_ptt *p_ptt,
  404. struct qed_tunnel_info *p_tunn,
  405. enum spq_mode comp_mode,
  406. struct qed_spq_comp_cb *p_comp_data)
  407. {
  408. struct qed_spq_entry *p_ent = NULL;
  409. struct qed_sp_init_data init_data;
  410. int rc = -EINVAL;
  411. if (IS_VF(p_hwfn->cdev))
  412. return qed_vf_pf_tunnel_param_update(p_hwfn, p_tunn);
  413. if (!p_tunn)
  414. return -EINVAL;
  415. /* Get SPQ entry */
  416. memset(&init_data, 0, sizeof(init_data));
  417. init_data.cid = qed_spq_get_cid(p_hwfn);
  418. init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
  419. init_data.comp_mode = comp_mode;
  420. init_data.p_comp_data = p_comp_data;
  421. rc = qed_sp_init_request(p_hwfn, &p_ent,
  422. COMMON_RAMROD_PF_UPDATE, PROTOCOLID_COMMON,
  423. &init_data);
  424. if (rc)
  425. return rc;
  426. qed_tunn_set_pf_update_params(p_hwfn, p_tunn,
  427. &p_ent->ramrod.pf_update.tunnel_config);
  428. rc = qed_spq_post(p_hwfn, p_ent, NULL);
  429. if (rc)
  430. return rc;
  431. qed_set_hw_tunn_mode_port(p_hwfn, p_ptt, &p_hwfn->cdev->tunnel);
  432. return rc;
  433. }
  434. int qed_sp_pf_stop(struct qed_hwfn *p_hwfn)
  435. {
  436. struct qed_spq_entry *p_ent = NULL;
  437. struct qed_sp_init_data init_data;
  438. int rc = -EINVAL;
  439. /* Get SPQ entry */
  440. memset(&init_data, 0, sizeof(init_data));
  441. init_data.cid = qed_spq_get_cid(p_hwfn);
  442. init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
  443. init_data.comp_mode = QED_SPQ_MODE_EBLOCK;
  444. rc = qed_sp_init_request(p_hwfn, &p_ent,
  445. COMMON_RAMROD_PF_STOP, PROTOCOLID_COMMON,
  446. &init_data);
  447. if (rc)
  448. return rc;
  449. return qed_spq_post(p_hwfn, p_ent, NULL);
  450. }
  451. int qed_sp_heartbeat_ramrod(struct qed_hwfn *p_hwfn)
  452. {
  453. struct qed_spq_entry *p_ent = NULL;
  454. struct qed_sp_init_data init_data;
  455. int rc;
  456. /* Get SPQ entry */
  457. memset(&init_data, 0, sizeof(init_data));
  458. init_data.cid = qed_spq_get_cid(p_hwfn);
  459. init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
  460. init_data.comp_mode = QED_SPQ_MODE_EBLOCK;
  461. rc = qed_sp_init_request(p_hwfn, &p_ent,
  462. COMMON_RAMROD_EMPTY, PROTOCOLID_COMMON,
  463. &init_data);
  464. if (rc)
  465. return rc;
  466. return qed_spq_post(p_hwfn, p_ent, NULL);
  467. }
  468. int qed_sp_pf_update_stag(struct qed_hwfn *p_hwfn)
  469. {
  470. struct qed_spq_entry *p_ent = NULL;
  471. struct qed_sp_init_data init_data;
  472. int rc = -EINVAL;
  473. /* Get SPQ entry */
  474. memset(&init_data, 0, sizeof(init_data));
  475. init_data.cid = qed_spq_get_cid(p_hwfn);
  476. init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
  477. init_data.comp_mode = QED_SPQ_MODE_CB;
  478. rc = qed_sp_init_request(p_hwfn, &p_ent,
  479. COMMON_RAMROD_PF_UPDATE, PROTOCOLID_COMMON,
  480. &init_data);
  481. if (rc)
  482. return rc;
  483. p_ent->ramrod.pf_update.update_mf_vlan_flag = true;
  484. p_ent->ramrod.pf_update.mf_vlan = cpu_to_le16(p_hwfn->hw_info.ovlan);
  485. return qed_spq_post(p_hwfn, p_ent, NULL);
  486. }