qed_reg_addr.h 40 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632
  1. /* QLogic qed NIC Driver
  2. * Copyright (c) 2015-2017 QLogic Corporation
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and /or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #ifndef REG_ADDR_H
  33. #define REG_ADDR_H
  34. #define CDU_REG_CID_ADDR_PARAMS_CONTEXT_SIZE_SHIFT \
  35. 0
  36. #define CDU_REG_CID_ADDR_PARAMS_CONTEXT_SIZE ( \
  37. 0xfff << 0)
  38. #define CDU_REG_CID_ADDR_PARAMS_BLOCK_WASTE_SHIFT \
  39. 12
  40. #define CDU_REG_CID_ADDR_PARAMS_BLOCK_WASTE ( \
  41. 0xfff << 12)
  42. #define CDU_REG_CID_ADDR_PARAMS_NCIB_SHIFT \
  43. 24
  44. #define CDU_REG_CID_ADDR_PARAMS_NCIB ( \
  45. 0xff << 24)
  46. #define CDU_REG_SEGMENT0_PARAMS \
  47. 0x580904UL
  48. #define CDU_REG_SEGMENT0_PARAMS_T0_NUM_TIDS_IN_BLOCK \
  49. (0xfff << 0)
  50. #define CDU_REG_SEGMENT0_PARAMS_T0_NUM_TIDS_IN_BLOCK_SHIFT \
  51. 0
  52. #define CDU_REG_SEGMENT0_PARAMS_T0_TID_BLOCK_WASTE \
  53. (0xff << 16)
  54. #define CDU_REG_SEGMENT0_PARAMS_T0_TID_BLOCK_WASTE_SHIFT \
  55. 16
  56. #define CDU_REG_SEGMENT0_PARAMS_T0_TID_SIZE \
  57. (0xff << 24)
  58. #define CDU_REG_SEGMENT0_PARAMS_T0_TID_SIZE_SHIFT \
  59. 24
  60. #define CDU_REG_SEGMENT1_PARAMS \
  61. 0x580908UL
  62. #define CDU_REG_SEGMENT1_PARAMS_T1_NUM_TIDS_IN_BLOCK \
  63. (0xfff << 0)
  64. #define CDU_REG_SEGMENT1_PARAMS_T1_NUM_TIDS_IN_BLOCK_SHIFT \
  65. 0
  66. #define CDU_REG_SEGMENT1_PARAMS_T1_TID_BLOCK_WASTE \
  67. (0xff << 16)
  68. #define CDU_REG_SEGMENT1_PARAMS_T1_TID_BLOCK_WASTE_SHIFT \
  69. 16
  70. #define CDU_REG_SEGMENT1_PARAMS_T1_TID_SIZE \
  71. (0xff << 24)
  72. #define CDU_REG_SEGMENT1_PARAMS_T1_TID_SIZE_SHIFT \
  73. 24
  74. #define XSDM_REG_OPERATION_GEN \
  75. 0xf80408UL
  76. #define NIG_REG_RX_BRB_OUT_EN \
  77. 0x500e18UL
  78. #define NIG_REG_STORM_OUT_EN \
  79. 0x500e08UL
  80. #define PSWRQ2_REG_L2P_VALIDATE_VFID \
  81. 0x240c50UL
  82. #define PGLUE_B_REG_USE_CLIENTID_IN_TAG \
  83. 0x2aae04UL
  84. #define PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER \
  85. 0x2aa16cUL
  86. #define PGLUE_B_REG_WAS_ERROR_VF_31_0_CLR \
  87. 0x2aa118UL
  88. #define PSWHST_REG_ZONE_PERMISSION_TABLE \
  89. 0x2a0800UL
  90. #define BAR0_MAP_REG_MSDM_RAM \
  91. 0x1d00000UL
  92. #define BAR0_MAP_REG_USDM_RAM \
  93. 0x1d80000UL
  94. #define BAR0_MAP_REG_PSDM_RAM \
  95. 0x1f00000UL
  96. #define BAR0_MAP_REG_TSDM_RAM \
  97. 0x1c80000UL
  98. #define BAR0_MAP_REG_XSDM_RAM \
  99. 0x1e00000UL
  100. #define BAR0_MAP_REG_YSDM_RAM \
  101. 0x1e80000UL
  102. #define NIG_REG_RX_LLH_BRB_GATE_DNTFWD_PERPF \
  103. 0x5011f4UL
  104. #define PRS_REG_SEARCH_RESP_INITIATOR_TYPE \
  105. 0x1f0164UL
  106. #define PRS_REG_SEARCH_TCP \
  107. 0x1f0400UL
  108. #define PRS_REG_SEARCH_UDP \
  109. 0x1f0404UL
  110. #define PRS_REG_SEARCH_FCOE \
  111. 0x1f0408UL
  112. #define PRS_REG_SEARCH_ROCE \
  113. 0x1f040cUL
  114. #define PRS_REG_SEARCH_OPENFLOW \
  115. 0x1f0434UL
  116. #define PRS_REG_SEARCH_TAG1 \
  117. 0x1f0444UL
  118. #define PRS_REG_SEARCH_TENANT_ID \
  119. 0x1f044cUL
  120. #define PRS_REG_PKT_LEN_STAT_TAGS_NOT_COUNTED_FIRST \
  121. 0x1f0a0cUL
  122. #define PRS_REG_SEARCH_TCP_FIRST_FRAG \
  123. 0x1f0410UL
  124. #define TM_REG_PF_ENABLE_CONN \
  125. 0x2c043cUL
  126. #define TM_REG_PF_ENABLE_TASK \
  127. 0x2c0444UL
  128. #define TM_REG_PF_SCAN_ACTIVE_CONN \
  129. 0x2c04fcUL
  130. #define TM_REG_PF_SCAN_ACTIVE_TASK \
  131. 0x2c0500UL
  132. #define IGU_REG_LEADING_EDGE_LATCH \
  133. 0x18082cUL
  134. #define IGU_REG_TRAILING_EDGE_LATCH \
  135. 0x180830UL
  136. #define QM_REG_USG_CNT_PF_TX \
  137. 0x2f2eacUL
  138. #define QM_REG_USG_CNT_PF_OTHER \
  139. 0x2f2eb0UL
  140. #define DORQ_REG_PF_DB_ENABLE \
  141. 0x100508UL
  142. #define DORQ_REG_VF_USAGE_CNT \
  143. 0x1009c4UL
  144. #define QM_REG_PF_EN \
  145. 0x2f2ea4UL
  146. #define TCFC_REG_WEAK_ENABLE_VF \
  147. 0x2d0704UL
  148. #define TCFC_REG_STRONG_ENABLE_PF \
  149. 0x2d0708UL
  150. #define TCFC_REG_STRONG_ENABLE_VF \
  151. 0x2d070cUL
  152. #define CCFC_REG_WEAK_ENABLE_VF \
  153. 0x2e0704UL
  154. #define CCFC_REG_STRONG_ENABLE_PF \
  155. 0x2e0708UL
  156. #define PGLUE_B_REG_PGL_ADDR_88_F0_BB \
  157. 0x2aa404UL
  158. #define PGLUE_B_REG_PGL_ADDR_8C_F0_BB \
  159. 0x2aa408UL
  160. #define PGLUE_B_REG_PGL_ADDR_90_F0_BB \
  161. 0x2aa40cUL
  162. #define PGLUE_B_REG_PGL_ADDR_94_F0_BB \
  163. 0x2aa410UL
  164. #define PGLUE_B_REG_WAS_ERROR_PF_31_0_CLR \
  165. 0x2aa138UL
  166. #define PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ \
  167. 0x2aa174UL
  168. #define MISC_REG_GEN_PURP_CR0 \
  169. 0x008c80UL
  170. #define MCP_REG_SCRATCH \
  171. 0xe20000UL
  172. #define CNIG_REG_NW_PORT_MODE_BB \
  173. 0x218200UL
  174. #define MISCS_REG_CHIP_NUM \
  175. 0x00976cUL
  176. #define MISCS_REG_CHIP_REV \
  177. 0x009770UL
  178. #define MISCS_REG_CMT_ENABLED_FOR_PAIR \
  179. 0x00971cUL
  180. #define MISCS_REG_CHIP_TEST_REG \
  181. 0x009778UL
  182. #define MISCS_REG_CHIP_METAL \
  183. 0x009774UL
  184. #define MISCS_REG_FUNCTION_HIDE \
  185. 0x0096f0UL
  186. #define BRB_REG_HEADER_SIZE \
  187. 0x340804UL
  188. #define BTB_REG_HEADER_SIZE \
  189. 0xdb0804UL
  190. #define CAU_REG_LONG_TIMEOUT_THRESHOLD \
  191. 0x1c0708UL
  192. #define CCFC_REG_ACTIVITY_COUNTER \
  193. 0x2e8800UL
  194. #define CCFC_REG_STRONG_ENABLE_VF \
  195. 0x2e070cUL
  196. #define CDU_REG_CCFC_CTX_VALID0 \
  197. 0x580400UL
  198. #define CDU_REG_CCFC_CTX_VALID1 \
  199. 0x580404UL
  200. #define CDU_REG_TCFC_CTX_VALID0 \
  201. 0x580408UL
  202. #define CDU_REG_CID_ADDR_PARAMS \
  203. 0x580900UL
  204. #define DBG_REG_CLIENT_ENABLE \
  205. 0x010004UL
  206. #define DMAE_REG_INIT \
  207. 0x00c000UL
  208. #define DORQ_REG_IFEN \
  209. 0x100040UL
  210. #define DORQ_REG_DB_DROP_REASON \
  211. 0x100a2cUL
  212. #define DORQ_REG_DB_DROP_DETAILS \
  213. 0x100a24UL
  214. #define DORQ_REG_DB_DROP_DETAILS_ADDRESS \
  215. 0x100a1cUL
  216. #define GRC_REG_TIMEOUT_EN \
  217. 0x050404UL
  218. #define GRC_REG_TIMEOUT_ATTN_ACCESS_VALID \
  219. 0x050054UL
  220. #define GRC_REG_TIMEOUT_ATTN_ACCESS_DATA_0 \
  221. 0x05004cUL
  222. #define GRC_REG_TIMEOUT_ATTN_ACCESS_DATA_1 \
  223. 0x050050UL
  224. #define IGU_REG_BLOCK_CONFIGURATION \
  225. 0x180040UL
  226. #define MCM_REG_INIT \
  227. 0x1200000UL
  228. #define MCP2_REG_DBG_DWORD_ENABLE \
  229. 0x052404UL
  230. #define MISC_REG_PORT_MODE \
  231. 0x008c00UL
  232. #define MISCS_REG_CLK_100G_MODE \
  233. 0x009070UL
  234. #define MSDM_REG_ENABLE_IN1 \
  235. 0xfc0004UL
  236. #define MSEM_REG_ENABLE_IN \
  237. 0x1800004UL
  238. #define NIG_REG_CM_HDR \
  239. 0x500840UL
  240. #define NIG_REG_LLH_TAGMAC_DEF_PF_VECTOR \
  241. 0x50196cUL
  242. #define NIG_REG_LLH_CLS_TYPE_DUALMODE \
  243. 0x501964UL
  244. #define NIG_REG_LLH_FUNC_TAG_EN 0x5019b0UL
  245. #define NIG_REG_LLH_FUNC_TAG_VALUE 0x5019d0UL
  246. #define NIG_REG_LLH_FUNC_FILTER_VALUE \
  247. 0x501a00UL
  248. #define NIG_REG_LLH_FUNC_FILTER_VALUE_SIZE \
  249. 32
  250. #define NIG_REG_LLH_FUNC_FILTER_EN \
  251. 0x501a80UL
  252. #define NIG_REG_LLH_FUNC_FILTER_EN_SIZE \
  253. 16
  254. #define NIG_REG_LLH_FUNC_FILTER_MODE \
  255. 0x501ac0UL
  256. #define NIG_REG_LLH_FUNC_FILTER_MODE_SIZE \
  257. 16
  258. #define NIG_REG_LLH_FUNC_FILTER_PROTOCOL_TYPE \
  259. 0x501b00UL
  260. #define NIG_REG_LLH_FUNC_FILTER_PROTOCOL_TYPE_SIZE \
  261. 16
  262. #define NIG_REG_LLH_FUNC_FILTER_HDR_SEL \
  263. 0x501b40UL
  264. #define NIG_REG_LLH_FUNC_FILTER_HDR_SEL_SIZE \
  265. 16
  266. #define NCSI_REG_CONFIG \
  267. 0x040200UL
  268. #define PBF_REG_INIT \
  269. 0xd80000UL
  270. #define PBF_REG_NUM_BLOCKS_ALLOCATED_PROD_VOQ0 \
  271. 0xd806c8UL
  272. #define PBF_REG_NUM_BLOCKS_ALLOCATED_CONS_VOQ0 \
  273. 0xd806ccUL
  274. #define PTU_REG_ATC_INIT_ARRAY \
  275. 0x560000UL
  276. #define PCM_REG_INIT \
  277. 0x1100000UL
  278. #define PGLUE_B_REG_ADMIN_PER_PF_REGION \
  279. 0x2a9000UL
  280. #define PGLUE_B_REG_TX_ERR_WR_DETAILS2 \
  281. 0x2aa150UL
  282. #define PGLUE_B_REG_TX_ERR_WR_ADD_31_0 \
  283. 0x2aa144UL
  284. #define PGLUE_B_REG_TX_ERR_WR_ADD_63_32 \
  285. 0x2aa148UL
  286. #define PGLUE_B_REG_TX_ERR_WR_DETAILS \
  287. 0x2aa14cUL
  288. #define PGLUE_B_REG_TX_ERR_RD_ADD_31_0 \
  289. 0x2aa154UL
  290. #define PGLUE_B_REG_TX_ERR_RD_ADD_63_32 \
  291. 0x2aa158UL
  292. #define PGLUE_B_REG_TX_ERR_RD_DETAILS \
  293. 0x2aa15cUL
  294. #define PGLUE_B_REG_TX_ERR_RD_DETAILS2 \
  295. 0x2aa160UL
  296. #define PGLUE_B_REG_TX_ERR_WR_DETAILS_ICPL \
  297. 0x2aa164UL
  298. #define PGLUE_B_REG_MASTER_ZLR_ERR_DETAILS \
  299. 0x2aa54cUL
  300. #define PGLUE_B_REG_MASTER_ZLR_ERR_ADD_31_0 \
  301. 0x2aa544UL
  302. #define PGLUE_B_REG_MASTER_ZLR_ERR_ADD_63_32 \
  303. 0x2aa548UL
  304. #define PGLUE_B_REG_VF_ILT_ERR_ADD_31_0 \
  305. 0x2aae74UL
  306. #define PGLUE_B_REG_VF_ILT_ERR_ADD_63_32 \
  307. 0x2aae78UL
  308. #define PGLUE_B_REG_VF_ILT_ERR_DETAILS \
  309. 0x2aae7cUL
  310. #define PGLUE_B_REG_VF_ILT_ERR_DETAILS2 \
  311. 0x2aae80UL
  312. #define PGLUE_B_REG_LATCHED_ERRORS_CLR \
  313. 0x2aa3bcUL
  314. #define PRM_REG_DISABLE_PRM \
  315. 0x230000UL
  316. #define PRS_REG_SOFT_RST \
  317. 0x1f0000UL
  318. #define PRS_REG_MSG_INFO \
  319. 0x1f0a1cUL
  320. #define PRS_REG_ROCE_DEST_QP_MAX_PF \
  321. 0x1f0430UL
  322. #define PRS_REG_USE_LIGHT_L2 \
  323. 0x1f096cUL
  324. #define PSDM_REG_ENABLE_IN1 \
  325. 0xfa0004UL
  326. #define PSEM_REG_ENABLE_IN \
  327. 0x1600004UL
  328. #define PSWRQ_REG_DBG_SELECT \
  329. 0x280020UL
  330. #define PSWRQ2_REG_CDUT_P_SIZE \
  331. 0x24000cUL
  332. #define PSWRQ2_REG_ILT_MEMORY \
  333. 0x260000UL
  334. #define PSWHST_REG_DISCARD_INTERNAL_WRITES \
  335. 0x2a0040UL
  336. #define PSWHST2_REG_DBGSYN_ALMOST_FULL_THR \
  337. 0x29e050UL
  338. #define PSWHST_REG_INCORRECT_ACCESS_VALID \
  339. 0x2a0070UL
  340. #define PSWHST_REG_INCORRECT_ACCESS_ADDRESS \
  341. 0x2a0074UL
  342. #define PSWHST_REG_INCORRECT_ACCESS_DATA \
  343. 0x2a0068UL
  344. #define PSWHST_REG_INCORRECT_ACCESS_LENGTH \
  345. 0x2a006cUL
  346. #define PSWRD_REG_DBG_SELECT \
  347. 0x29c040UL
  348. #define PSWRD2_REG_CONF11 \
  349. 0x29d064UL
  350. #define PSWWR_REG_USDM_FULL_TH \
  351. 0x29a040UL
  352. #define PSWWR2_REG_CDU_FULL_TH2 \
  353. 0x29b040UL
  354. #define QM_REG_MAXPQSIZE_0 \
  355. 0x2f0434UL
  356. #define RSS_REG_RSS_INIT_EN \
  357. 0x238804UL
  358. #define RDIF_REG_STOP_ON_ERROR \
  359. 0x300040UL
  360. #define RDIF_REG_DEBUG_ERROR_INFO \
  361. 0x300400UL
  362. #define RDIF_REG_DEBUG_ERROR_INFO_SIZE \
  363. 64
  364. #define SRC_REG_SOFT_RST \
  365. 0x23874cUL
  366. #define TCFC_REG_ACTIVITY_COUNTER \
  367. 0x2d8800UL
  368. #define TCM_REG_INIT \
  369. 0x1180000UL
  370. #define TM_REG_PXP_READ_DATA_FIFO_INIT \
  371. 0x2c0014UL
  372. #define TSDM_REG_ENABLE_IN1 \
  373. 0xfb0004UL
  374. #define TSEM_REG_ENABLE_IN \
  375. 0x1700004UL
  376. #define TDIF_REG_STOP_ON_ERROR \
  377. 0x310040UL
  378. #define TDIF_REG_DEBUG_ERROR_INFO \
  379. 0x310400UL
  380. #define TDIF_REG_DEBUG_ERROR_INFO_SIZE \
  381. 64
  382. #define UCM_REG_INIT \
  383. 0x1280000UL
  384. #define UMAC_REG_IPG_HD_BKP_CNTL_BB_B0 \
  385. 0x051004UL
  386. #define USDM_REG_ENABLE_IN1 \
  387. 0xfd0004UL
  388. #define USEM_REG_ENABLE_IN \
  389. 0x1900004UL
  390. #define XCM_REG_INIT \
  391. 0x1000000UL
  392. #define XSDM_REG_ENABLE_IN1 \
  393. 0xf80004UL
  394. #define XSEM_REG_ENABLE_IN \
  395. 0x1400004UL
  396. #define YCM_REG_INIT \
  397. 0x1080000UL
  398. #define YSDM_REG_ENABLE_IN1 \
  399. 0xf90004UL
  400. #define YSEM_REG_ENABLE_IN \
  401. 0x1500004UL
  402. #define XYLD_REG_SCBD_STRICT_PRIO \
  403. 0x4c0000UL
  404. #define TMLD_REG_SCBD_STRICT_PRIO \
  405. 0x4d0000UL
  406. #define MULD_REG_SCBD_STRICT_PRIO \
  407. 0x4e0000UL
  408. #define YULD_REG_SCBD_STRICT_PRIO \
  409. 0x4c8000UL
  410. #define MISC_REG_SHARED_MEM_ADDR \
  411. 0x008c20UL
  412. #define DMAE_REG_GO_C0 \
  413. 0x00c048UL
  414. #define DMAE_REG_GO_C1 \
  415. 0x00c04cUL
  416. #define DMAE_REG_GO_C2 \
  417. 0x00c050UL
  418. #define DMAE_REG_GO_C3 \
  419. 0x00c054UL
  420. #define DMAE_REG_GO_C4 \
  421. 0x00c058UL
  422. #define DMAE_REG_GO_C5 \
  423. 0x00c05cUL
  424. #define DMAE_REG_GO_C6 \
  425. 0x00c060UL
  426. #define DMAE_REG_GO_C7 \
  427. 0x00c064UL
  428. #define DMAE_REG_GO_C8 \
  429. 0x00c068UL
  430. #define DMAE_REG_GO_C9 \
  431. 0x00c06cUL
  432. #define DMAE_REG_GO_C10 \
  433. 0x00c070UL
  434. #define DMAE_REG_GO_C11 \
  435. 0x00c074UL
  436. #define DMAE_REG_GO_C12 \
  437. 0x00c078UL
  438. #define DMAE_REG_GO_C13 \
  439. 0x00c07cUL
  440. #define DMAE_REG_GO_C14 \
  441. 0x00c080UL
  442. #define DMAE_REG_GO_C15 \
  443. 0x00c084UL
  444. #define DMAE_REG_GO_C16 \
  445. 0x00c088UL
  446. #define DMAE_REG_GO_C17 \
  447. 0x00c08cUL
  448. #define DMAE_REG_GO_C18 \
  449. 0x00c090UL
  450. #define DMAE_REG_GO_C19 \
  451. 0x00c094UL
  452. #define DMAE_REG_GO_C20 \
  453. 0x00c098UL
  454. #define DMAE_REG_GO_C21 \
  455. 0x00c09cUL
  456. #define DMAE_REG_GO_C22 \
  457. 0x00c0a0UL
  458. #define DMAE_REG_GO_C23 \
  459. 0x00c0a4UL
  460. #define DMAE_REG_GO_C24 \
  461. 0x00c0a8UL
  462. #define DMAE_REG_GO_C25 \
  463. 0x00c0acUL
  464. #define DMAE_REG_GO_C26 \
  465. 0x00c0b0UL
  466. #define DMAE_REG_GO_C27 \
  467. 0x00c0b4UL
  468. #define DMAE_REG_GO_C28 \
  469. 0x00c0b8UL
  470. #define DMAE_REG_GO_C29 \
  471. 0x00c0bcUL
  472. #define DMAE_REG_GO_C30 \
  473. 0x00c0c0UL
  474. #define DMAE_REG_GO_C31 \
  475. 0x00c0c4UL
  476. #define DMAE_REG_CMD_MEM \
  477. 0x00c800UL
  478. #define QM_REG_MAXPQSIZETXSEL_0 \
  479. 0x2f0440UL
  480. #define QM_REG_SDMCMDREADY \
  481. 0x2f1e10UL
  482. #define QM_REG_SDMCMDADDR \
  483. 0x2f1e04UL
  484. #define QM_REG_SDMCMDDATALSB \
  485. 0x2f1e08UL
  486. #define QM_REG_SDMCMDDATAMSB \
  487. 0x2f1e0cUL
  488. #define QM_REG_SDMCMDGO \
  489. 0x2f1e14UL
  490. #define QM_REG_RLPFCRD \
  491. 0x2f4d80UL
  492. #define QM_REG_RLPFINCVAL \
  493. 0x2f4c80UL
  494. #define QM_REG_RLGLBLCRD \
  495. 0x2f4400UL
  496. #define QM_REG_RLGLBLINCVAL \
  497. 0x2f3400UL
  498. #define IGU_REG_ATTENTION_ENABLE \
  499. 0x18083cUL
  500. #define IGU_REG_ATTN_MSG_ADDR_L \
  501. 0x180820UL
  502. #define IGU_REG_ATTN_MSG_ADDR_H \
  503. 0x180824UL
  504. #define MISC_REG_AEU_GENERAL_ATTN_0 \
  505. 0x008400UL
  506. #define CAU_REG_SB_ADDR_MEMORY \
  507. 0x1c8000UL
  508. #define CAU_REG_SB_VAR_MEMORY \
  509. 0x1c6000UL
  510. #define CAU_REG_PI_MEMORY \
  511. 0x1d0000UL
  512. #define IGU_REG_PF_CONFIGURATION \
  513. 0x180800UL
  514. #define IGU_REG_VF_CONFIGURATION \
  515. 0x180804UL
  516. #define MISC_REG_AEU_ENABLE1_IGU_OUT_0 \
  517. 0x00849cUL
  518. #define MISC_REG_AEU_AFTER_INVERT_1_IGU \
  519. 0x0087b4UL
  520. #define MISC_REG_AEU_MASK_ATTN_IGU \
  521. 0x008494UL
  522. #define IGU_REG_CLEANUP_STATUS_0 \
  523. 0x180980UL
  524. #define IGU_REG_CLEANUP_STATUS_1 \
  525. 0x180a00UL
  526. #define IGU_REG_CLEANUP_STATUS_2 \
  527. 0x180a80UL
  528. #define IGU_REG_CLEANUP_STATUS_3 \
  529. 0x180b00UL
  530. #define IGU_REG_CLEANUP_STATUS_4 \
  531. 0x180b80UL
  532. #define IGU_REG_COMMAND_REG_32LSB_DATA \
  533. 0x180840UL
  534. #define IGU_REG_COMMAND_REG_CTRL \
  535. 0x180848UL
  536. #define IGU_REG_BLOCK_CONFIGURATION_VF_CLEANUP_EN ( \
  537. 0x1 << 1)
  538. #define IGU_REG_BLOCK_CONFIGURATION_PXP_TPH_INTERFACE_EN ( \
  539. 0x1 << 0)
  540. #define IGU_REG_MAPPING_MEMORY \
  541. 0x184000UL
  542. #define IGU_REG_STATISTIC_NUM_VF_MSG_SENT \
  543. 0x180408UL
  544. #define IGU_REG_WRITE_DONE_PENDING \
  545. 0x180900UL
  546. #define MISCS_REG_GENERIC_POR_0 \
  547. 0x0096d4UL
  548. #define MCP_REG_NVM_CFG4 \
  549. 0xe0642cUL
  550. #define MCP_REG_NVM_CFG4_FLASH_SIZE ( \
  551. 0x7 << 0)
  552. #define MCP_REG_NVM_CFG4_FLASH_SIZE_SHIFT \
  553. 0
  554. #define MCP_REG_CPU_STATE \
  555. 0xe05004UL
  556. #define MCP_REG_CPU_EVENT_MASK \
  557. 0xe05008UL
  558. #define PGLUE_B_REG_PF_BAR0_SIZE \
  559. 0x2aae60UL
  560. #define PGLUE_B_REG_PF_BAR1_SIZE \
  561. 0x2aae64UL
  562. #define PGLUE_B_REG_VF_BAR1_SIZE 0x2aae68UL
  563. #define PRS_REG_ENCAPSULATION_TYPE_EN 0x1f0730UL
  564. #define PRS_REG_GRE_PROTOCOL 0x1f0734UL
  565. #define PRS_REG_VXLAN_PORT 0x1f0738UL
  566. #define PRS_REG_OUTPUT_FORMAT_4_0_BB_K2 0x1f099cUL
  567. #define NIG_REG_ENC_TYPE_ENABLE 0x501058UL
  568. #define NIG_REG_ENC_TYPE_ENABLE_ETH_OVER_GRE_ENABLE (0x1 << 0)
  569. #define NIG_REG_ENC_TYPE_ENABLE_ETH_OVER_GRE_ENABLE_SHIFT 0
  570. #define NIG_REG_ENC_TYPE_ENABLE_IP_OVER_GRE_ENABLE (0x1 << 1)
  571. #define NIG_REG_ENC_TYPE_ENABLE_IP_OVER_GRE_ENABLE_SHIFT 1
  572. #define NIG_REG_ENC_TYPE_ENABLE_VXLAN_ENABLE (0x1 << 2)
  573. #define NIG_REG_ENC_TYPE_ENABLE_VXLAN_ENABLE_SHIFT 2
  574. #define NIG_REG_VXLAN_CTRL 0x50105cUL
  575. #define PBF_REG_VXLAN_PORT 0xd80518UL
  576. #define PBF_REG_NGE_PORT 0xd8051cUL
  577. #define PRS_REG_NGE_PORT 0x1f086cUL
  578. #define NIG_REG_NGE_PORT 0x508b38UL
  579. #define DORQ_REG_L2_EDPM_TUNNEL_GRE_ETH_EN 0x10090cUL
  580. #define DORQ_REG_L2_EDPM_TUNNEL_GRE_IP_EN 0x100910UL
  581. #define DORQ_REG_L2_EDPM_TUNNEL_VXLAN_EN 0x100914UL
  582. #define DORQ_REG_L2_EDPM_TUNNEL_NGE_IP_EN_K2_E5 0x10092cUL
  583. #define DORQ_REG_L2_EDPM_TUNNEL_NGE_ETH_EN_K2_E5 0x100930UL
  584. #define NIG_REG_NGE_IP_ENABLE 0x508b28UL
  585. #define NIG_REG_NGE_ETH_ENABLE 0x508b2cUL
  586. #define NIG_REG_NGE_COMP_VER 0x508b30UL
  587. #define PBF_REG_NGE_COMP_VER 0xd80524UL
  588. #define PRS_REG_NGE_COMP_VER 0x1f0878UL
  589. #define QM_REG_WFQPFWEIGHT 0x2f4e80UL
  590. #define QM_REG_WFQVPWEIGHT 0x2fa000UL
  591. #define PGLCS_REG_DBG_SELECT_K2_E5 \
  592. 0x001d14UL
  593. #define PGLCS_REG_DBG_DWORD_ENABLE_K2_E5 \
  594. 0x001d18UL
  595. #define PGLCS_REG_DBG_SHIFT_K2_E5 \
  596. 0x001d1cUL
  597. #define PGLCS_REG_DBG_FORCE_VALID_K2_E5 \
  598. 0x001d20UL
  599. #define PGLCS_REG_DBG_FORCE_FRAME_K2_E5 \
  600. 0x001d24UL
  601. #define MISC_REG_RESET_PL_PDA_VMAIN_1 \
  602. 0x008070UL
  603. #define MISC_REG_RESET_PL_PDA_VMAIN_2 \
  604. 0x008080UL
  605. #define MISC_REG_RESET_PL_PDA_VAUX \
  606. 0x008090UL
  607. #define MISCS_REG_RESET_PL_UA \
  608. 0x009050UL
  609. #define MISCS_REG_RESET_PL_HV \
  610. 0x009060UL
  611. #define MISCS_REG_RESET_PL_HV_2_K2_E5 \
  612. 0x009150UL
  613. #define DMAE_REG_DBG_SELECT \
  614. 0x00c510UL
  615. #define DMAE_REG_DBG_DWORD_ENABLE \
  616. 0x00c514UL
  617. #define DMAE_REG_DBG_SHIFT \
  618. 0x00c518UL
  619. #define DMAE_REG_DBG_FORCE_VALID \
  620. 0x00c51cUL
  621. #define DMAE_REG_DBG_FORCE_FRAME \
  622. 0x00c520UL
  623. #define NCSI_REG_DBG_SELECT \
  624. 0x040474UL
  625. #define NCSI_REG_DBG_DWORD_ENABLE \
  626. 0x040478UL
  627. #define NCSI_REG_DBG_SHIFT \
  628. 0x04047cUL
  629. #define NCSI_REG_DBG_FORCE_VALID \
  630. 0x040480UL
  631. #define NCSI_REG_DBG_FORCE_FRAME \
  632. 0x040484UL
  633. #define GRC_REG_DBG_SELECT \
  634. 0x0500a4UL
  635. #define GRC_REG_DBG_DWORD_ENABLE \
  636. 0x0500a8UL
  637. #define GRC_REG_DBG_SHIFT \
  638. 0x0500acUL
  639. #define GRC_REG_DBG_FORCE_VALID \
  640. 0x0500b0UL
  641. #define GRC_REG_DBG_FORCE_FRAME \
  642. 0x0500b4UL
  643. #define UMAC_REG_DBG_SELECT_K2_E5 \
  644. 0x051094UL
  645. #define UMAC_REG_DBG_DWORD_ENABLE_K2_E5 \
  646. 0x051098UL
  647. #define UMAC_REG_DBG_SHIFT_K2_E5 \
  648. 0x05109cUL
  649. #define UMAC_REG_DBG_FORCE_VALID_K2_E5 \
  650. 0x0510a0UL
  651. #define UMAC_REG_DBG_FORCE_FRAME_K2_E5 \
  652. 0x0510a4UL
  653. #define MCP2_REG_DBG_SELECT \
  654. 0x052400UL
  655. #define MCP2_REG_DBG_DWORD_ENABLE \
  656. 0x052404UL
  657. #define MCP2_REG_DBG_SHIFT \
  658. 0x052408UL
  659. #define MCP2_REG_DBG_FORCE_VALID \
  660. 0x052440UL
  661. #define MCP2_REG_DBG_FORCE_FRAME \
  662. 0x052444UL
  663. #define PCIE_REG_DBG_SELECT \
  664. 0x0547e8UL
  665. #define PCIE_REG_DBG_DWORD_ENABLE \
  666. 0x0547ecUL
  667. #define PCIE_REG_DBG_SHIFT \
  668. 0x0547f0UL
  669. #define PCIE_REG_DBG_FORCE_VALID \
  670. 0x0547f4UL
  671. #define PCIE_REG_DBG_FORCE_FRAME \
  672. 0x0547f8UL
  673. #define DORQ_REG_DBG_SELECT \
  674. 0x100ad0UL
  675. #define DORQ_REG_DBG_DWORD_ENABLE \
  676. 0x100ad4UL
  677. #define DORQ_REG_DBG_SHIFT \
  678. 0x100ad8UL
  679. #define DORQ_REG_DBG_FORCE_VALID \
  680. 0x100adcUL
  681. #define DORQ_REG_DBG_FORCE_FRAME \
  682. 0x100ae0UL
  683. #define IGU_REG_DBG_SELECT \
  684. 0x181578UL
  685. #define IGU_REG_DBG_DWORD_ENABLE \
  686. 0x18157cUL
  687. #define IGU_REG_DBG_SHIFT \
  688. 0x181580UL
  689. #define IGU_REG_DBG_FORCE_VALID \
  690. 0x181584UL
  691. #define IGU_REG_DBG_FORCE_FRAME \
  692. 0x181588UL
  693. #define CAU_REG_DBG_SELECT \
  694. 0x1c0ea8UL
  695. #define CAU_REG_DBG_DWORD_ENABLE \
  696. 0x1c0eacUL
  697. #define CAU_REG_DBG_SHIFT \
  698. 0x1c0eb0UL
  699. #define CAU_REG_DBG_FORCE_VALID \
  700. 0x1c0eb4UL
  701. #define CAU_REG_DBG_FORCE_FRAME \
  702. 0x1c0eb8UL
  703. #define PRS_REG_DBG_SELECT \
  704. 0x1f0b6cUL
  705. #define PRS_REG_DBG_DWORD_ENABLE \
  706. 0x1f0b70UL
  707. #define PRS_REG_DBG_SHIFT \
  708. 0x1f0b74UL
  709. #define PRS_REG_DBG_FORCE_VALID \
  710. 0x1f0ba0UL
  711. #define PRS_REG_DBG_FORCE_FRAME \
  712. 0x1f0ba4UL
  713. #define CNIG_REG_DBG_SELECT_K2_E5 \
  714. 0x218254UL
  715. #define CNIG_REG_DBG_DWORD_ENABLE_K2_E5 \
  716. 0x218258UL
  717. #define CNIG_REG_DBG_SHIFT_K2_E5 \
  718. 0x21825cUL
  719. #define CNIG_REG_DBG_FORCE_VALID_K2_E5 \
  720. 0x218260UL
  721. #define CNIG_REG_DBG_FORCE_FRAME_K2_E5 \
  722. 0x218264UL
  723. #define PRM_REG_DBG_SELECT \
  724. 0x2306a8UL
  725. #define PRM_REG_DBG_DWORD_ENABLE \
  726. 0x2306acUL
  727. #define PRM_REG_DBG_SHIFT \
  728. 0x2306b0UL
  729. #define PRM_REG_DBG_FORCE_VALID \
  730. 0x2306b4UL
  731. #define PRM_REG_DBG_FORCE_FRAME \
  732. 0x2306b8UL
  733. #define SRC_REG_DBG_SELECT \
  734. 0x238700UL
  735. #define SRC_REG_DBG_DWORD_ENABLE \
  736. 0x238704UL
  737. #define SRC_REG_DBG_SHIFT \
  738. 0x238708UL
  739. #define SRC_REG_DBG_FORCE_VALID \
  740. 0x23870cUL
  741. #define SRC_REG_DBG_FORCE_FRAME \
  742. 0x238710UL
  743. #define RSS_REG_DBG_SELECT \
  744. 0x238c4cUL
  745. #define RSS_REG_DBG_DWORD_ENABLE \
  746. 0x238c50UL
  747. #define RSS_REG_DBG_SHIFT \
  748. 0x238c54UL
  749. #define RSS_REG_DBG_FORCE_VALID \
  750. 0x238c58UL
  751. #define RSS_REG_DBG_FORCE_FRAME \
  752. 0x238c5cUL
  753. #define RPB_REG_DBG_SELECT \
  754. 0x23c728UL
  755. #define RPB_REG_DBG_DWORD_ENABLE \
  756. 0x23c72cUL
  757. #define RPB_REG_DBG_SHIFT \
  758. 0x23c730UL
  759. #define RPB_REG_DBG_FORCE_VALID \
  760. 0x23c734UL
  761. #define RPB_REG_DBG_FORCE_FRAME \
  762. 0x23c738UL
  763. #define PSWRQ2_REG_DBG_SELECT \
  764. 0x240100UL
  765. #define PSWRQ2_REG_DBG_DWORD_ENABLE \
  766. 0x240104UL
  767. #define PSWRQ2_REG_DBG_SHIFT \
  768. 0x240108UL
  769. #define PSWRQ2_REG_DBG_FORCE_VALID \
  770. 0x24010cUL
  771. #define PSWRQ2_REG_DBG_FORCE_FRAME \
  772. 0x240110UL
  773. #define PSWRQ_REG_DBG_SELECT \
  774. 0x280020UL
  775. #define PSWRQ_REG_DBG_DWORD_ENABLE \
  776. 0x280024UL
  777. #define PSWRQ_REG_DBG_SHIFT \
  778. 0x280028UL
  779. #define PSWRQ_REG_DBG_FORCE_VALID \
  780. 0x28002cUL
  781. #define PSWRQ_REG_DBG_FORCE_FRAME \
  782. 0x280030UL
  783. #define PSWWR_REG_DBG_SELECT \
  784. 0x29a084UL
  785. #define PSWWR_REG_DBG_DWORD_ENABLE \
  786. 0x29a088UL
  787. #define PSWWR_REG_DBG_SHIFT \
  788. 0x29a08cUL
  789. #define PSWWR_REG_DBG_FORCE_VALID \
  790. 0x29a090UL
  791. #define PSWWR_REG_DBG_FORCE_FRAME \
  792. 0x29a094UL
  793. #define PSWRD_REG_DBG_SELECT \
  794. 0x29c040UL
  795. #define PSWRD_REG_DBG_DWORD_ENABLE \
  796. 0x29c044UL
  797. #define PSWRD_REG_DBG_SHIFT \
  798. 0x29c048UL
  799. #define PSWRD_REG_DBG_FORCE_VALID \
  800. 0x29c04cUL
  801. #define PSWRD_REG_DBG_FORCE_FRAME \
  802. 0x29c050UL
  803. #define PSWRD2_REG_DBG_SELECT \
  804. 0x29d400UL
  805. #define PSWRD2_REG_DBG_DWORD_ENABLE \
  806. 0x29d404UL
  807. #define PSWRD2_REG_DBG_SHIFT \
  808. 0x29d408UL
  809. #define PSWRD2_REG_DBG_FORCE_VALID \
  810. 0x29d40cUL
  811. #define PSWRD2_REG_DBG_FORCE_FRAME \
  812. 0x29d410UL
  813. #define PSWHST2_REG_DBG_SELECT \
  814. 0x29e058UL
  815. #define PSWHST2_REG_DBG_DWORD_ENABLE \
  816. 0x29e05cUL
  817. #define PSWHST2_REG_DBG_SHIFT \
  818. 0x29e060UL
  819. #define PSWHST2_REG_DBG_FORCE_VALID \
  820. 0x29e064UL
  821. #define PSWHST2_REG_DBG_FORCE_FRAME \
  822. 0x29e068UL
  823. #define PSWHST_REG_DBG_SELECT \
  824. 0x2a0100UL
  825. #define PSWHST_REG_DBG_DWORD_ENABLE \
  826. 0x2a0104UL
  827. #define PSWHST_REG_DBG_SHIFT \
  828. 0x2a0108UL
  829. #define PSWHST_REG_DBG_FORCE_VALID \
  830. 0x2a010cUL
  831. #define PSWHST_REG_DBG_FORCE_FRAME \
  832. 0x2a0110UL
  833. #define PGLUE_B_REG_DBG_SELECT \
  834. 0x2a8400UL
  835. #define PGLUE_B_REG_DBG_DWORD_ENABLE \
  836. 0x2a8404UL
  837. #define PGLUE_B_REG_DBG_SHIFT \
  838. 0x2a8408UL
  839. #define PGLUE_B_REG_DBG_FORCE_VALID \
  840. 0x2a840cUL
  841. #define PGLUE_B_REG_DBG_FORCE_FRAME \
  842. 0x2a8410UL
  843. #define TM_REG_DBG_SELECT \
  844. 0x2c07a8UL
  845. #define TM_REG_DBG_DWORD_ENABLE \
  846. 0x2c07acUL
  847. #define TM_REG_DBG_SHIFT \
  848. 0x2c07b0UL
  849. #define TM_REG_DBG_FORCE_VALID \
  850. 0x2c07b4UL
  851. #define TM_REG_DBG_FORCE_FRAME \
  852. 0x2c07b8UL
  853. #define TCFC_REG_DBG_SELECT \
  854. 0x2d0500UL
  855. #define TCFC_REG_DBG_DWORD_ENABLE \
  856. 0x2d0504UL
  857. #define TCFC_REG_DBG_SHIFT \
  858. 0x2d0508UL
  859. #define TCFC_REG_DBG_FORCE_VALID \
  860. 0x2d050cUL
  861. #define TCFC_REG_DBG_FORCE_FRAME \
  862. 0x2d0510UL
  863. #define CCFC_REG_DBG_SELECT \
  864. 0x2e0500UL
  865. #define CCFC_REG_DBG_DWORD_ENABLE \
  866. 0x2e0504UL
  867. #define CCFC_REG_DBG_SHIFT \
  868. 0x2e0508UL
  869. #define CCFC_REG_DBG_FORCE_VALID \
  870. 0x2e050cUL
  871. #define CCFC_REG_DBG_FORCE_FRAME \
  872. 0x2e0510UL
  873. #define QM_REG_DBG_SELECT \
  874. 0x2f2e74UL
  875. #define QM_REG_DBG_DWORD_ENABLE \
  876. 0x2f2e78UL
  877. #define QM_REG_DBG_SHIFT \
  878. 0x2f2e7cUL
  879. #define QM_REG_DBG_FORCE_VALID \
  880. 0x2f2e80UL
  881. #define QM_REG_DBG_FORCE_FRAME \
  882. 0x2f2e84UL
  883. #define RDIF_REG_DBG_SELECT \
  884. 0x300500UL
  885. #define RDIF_REG_DBG_DWORD_ENABLE \
  886. 0x300504UL
  887. #define RDIF_REG_DBG_SHIFT \
  888. 0x300508UL
  889. #define RDIF_REG_DBG_FORCE_VALID \
  890. 0x30050cUL
  891. #define RDIF_REG_DBG_FORCE_FRAME \
  892. 0x300510UL
  893. #define TDIF_REG_DBG_SELECT \
  894. 0x310500UL
  895. #define TDIF_REG_DBG_DWORD_ENABLE \
  896. 0x310504UL
  897. #define TDIF_REG_DBG_SHIFT \
  898. 0x310508UL
  899. #define TDIF_REG_DBG_FORCE_VALID \
  900. 0x31050cUL
  901. #define TDIF_REG_DBG_FORCE_FRAME \
  902. 0x310510UL
  903. #define BRB_REG_DBG_SELECT \
  904. 0x340ed0UL
  905. #define BRB_REG_DBG_DWORD_ENABLE \
  906. 0x340ed4UL
  907. #define BRB_REG_DBG_SHIFT \
  908. 0x340ed8UL
  909. #define BRB_REG_DBG_FORCE_VALID \
  910. 0x340edcUL
  911. #define BRB_REG_DBG_FORCE_FRAME \
  912. 0x340ee0UL
  913. #define XYLD_REG_DBG_SELECT \
  914. 0x4c1600UL
  915. #define XYLD_REG_DBG_DWORD_ENABLE \
  916. 0x4c1604UL
  917. #define XYLD_REG_DBG_SHIFT \
  918. 0x4c1608UL
  919. #define XYLD_REG_DBG_FORCE_VALID \
  920. 0x4c160cUL
  921. #define XYLD_REG_DBG_FORCE_FRAME \
  922. 0x4c1610UL
  923. #define YULD_REG_DBG_SELECT_BB_K2 \
  924. 0x4c9600UL
  925. #define YULD_REG_DBG_DWORD_ENABLE_BB_K2 \
  926. 0x4c9604UL
  927. #define YULD_REG_DBG_SHIFT_BB_K2 \
  928. 0x4c9608UL
  929. #define YULD_REG_DBG_FORCE_VALID_BB_K2 \
  930. 0x4c960cUL
  931. #define YULD_REG_DBG_FORCE_FRAME_BB_K2 \
  932. 0x4c9610UL
  933. #define TMLD_REG_DBG_SELECT \
  934. 0x4d1600UL
  935. #define TMLD_REG_DBG_DWORD_ENABLE \
  936. 0x4d1604UL
  937. #define TMLD_REG_DBG_SHIFT \
  938. 0x4d1608UL
  939. #define TMLD_REG_DBG_FORCE_VALID \
  940. 0x4d160cUL
  941. #define TMLD_REG_DBG_FORCE_FRAME \
  942. 0x4d1610UL
  943. #define MULD_REG_DBG_SELECT \
  944. 0x4e1600UL
  945. #define MULD_REG_DBG_DWORD_ENABLE \
  946. 0x4e1604UL
  947. #define MULD_REG_DBG_SHIFT \
  948. 0x4e1608UL
  949. #define MULD_REG_DBG_FORCE_VALID \
  950. 0x4e160cUL
  951. #define MULD_REG_DBG_FORCE_FRAME \
  952. 0x4e1610UL
  953. #define NIG_REG_DBG_SELECT \
  954. 0x502140UL
  955. #define NIG_REG_DBG_DWORD_ENABLE \
  956. 0x502144UL
  957. #define NIG_REG_DBG_SHIFT \
  958. 0x502148UL
  959. #define NIG_REG_DBG_FORCE_VALID \
  960. 0x50214cUL
  961. #define NIG_REG_DBG_FORCE_FRAME \
  962. 0x502150UL
  963. #define BMB_REG_DBG_SELECT \
  964. 0x540a7cUL
  965. #define BMB_REG_DBG_DWORD_ENABLE \
  966. 0x540a80UL
  967. #define BMB_REG_DBG_SHIFT \
  968. 0x540a84UL
  969. #define BMB_REG_DBG_FORCE_VALID \
  970. 0x540a88UL
  971. #define BMB_REG_DBG_FORCE_FRAME \
  972. 0x540a8cUL
  973. #define PTU_REG_DBG_SELECT \
  974. 0x560100UL
  975. #define PTU_REG_DBG_DWORD_ENABLE \
  976. 0x560104UL
  977. #define PTU_REG_DBG_SHIFT \
  978. 0x560108UL
  979. #define PTU_REG_DBG_FORCE_VALID \
  980. 0x56010cUL
  981. #define PTU_REG_DBG_FORCE_FRAME \
  982. 0x560110UL
  983. #define CDU_REG_DBG_SELECT \
  984. 0x580704UL
  985. #define CDU_REG_DBG_DWORD_ENABLE \
  986. 0x580708UL
  987. #define CDU_REG_DBG_SHIFT \
  988. 0x58070cUL
  989. #define CDU_REG_DBG_FORCE_VALID \
  990. 0x580710UL
  991. #define CDU_REG_DBG_FORCE_FRAME \
  992. 0x580714UL
  993. #define WOL_REG_DBG_SELECT_K2_E5 \
  994. 0x600140UL
  995. #define WOL_REG_DBG_DWORD_ENABLE_K2_E5 \
  996. 0x600144UL
  997. #define WOL_REG_DBG_SHIFT_K2_E5 \
  998. 0x600148UL
  999. #define WOL_REG_DBG_FORCE_VALID_K2_E5 \
  1000. 0x60014cUL
  1001. #define WOL_REG_DBG_FORCE_FRAME_K2_E5 \
  1002. 0x600150UL
  1003. #define BMBN_REG_DBG_SELECT_K2_E5 \
  1004. 0x610140UL
  1005. #define BMBN_REG_DBG_DWORD_ENABLE_K2_E5 \
  1006. 0x610144UL
  1007. #define BMBN_REG_DBG_SHIFT_K2_E5 \
  1008. 0x610148UL
  1009. #define BMBN_REG_DBG_FORCE_VALID_K2_E5 \
  1010. 0x61014cUL
  1011. #define BMBN_REG_DBG_FORCE_FRAME_K2_E5 \
  1012. 0x610150UL
  1013. #define NWM_REG_DBG_SELECT_K2_E5 \
  1014. 0x8000ecUL
  1015. #define NWM_REG_DBG_DWORD_ENABLE_K2_E5 \
  1016. 0x8000f0UL
  1017. #define NWM_REG_DBG_SHIFT_K2_E5 \
  1018. 0x8000f4UL
  1019. #define NWM_REG_DBG_FORCE_VALID_K2_E5 \
  1020. 0x8000f8UL
  1021. #define NWM_REG_DBG_FORCE_FRAME_K2_E5 \
  1022. 0x8000fcUL
  1023. #define PBF_REG_DBG_SELECT \
  1024. 0xd80060UL
  1025. #define PBF_REG_DBG_DWORD_ENABLE \
  1026. 0xd80064UL
  1027. #define PBF_REG_DBG_SHIFT \
  1028. 0xd80068UL
  1029. #define PBF_REG_DBG_FORCE_VALID \
  1030. 0xd8006cUL
  1031. #define PBF_REG_DBG_FORCE_FRAME \
  1032. 0xd80070UL
  1033. #define PBF_PB1_REG_DBG_SELECT \
  1034. 0xda0728UL
  1035. #define PBF_PB1_REG_DBG_DWORD_ENABLE \
  1036. 0xda072cUL
  1037. #define PBF_PB1_REG_DBG_SHIFT \
  1038. 0xda0730UL
  1039. #define PBF_PB1_REG_DBG_FORCE_VALID \
  1040. 0xda0734UL
  1041. #define PBF_PB1_REG_DBG_FORCE_FRAME \
  1042. 0xda0738UL
  1043. #define PBF_PB2_REG_DBG_SELECT \
  1044. 0xda4728UL
  1045. #define PBF_PB2_REG_DBG_DWORD_ENABLE \
  1046. 0xda472cUL
  1047. #define PBF_PB2_REG_DBG_SHIFT \
  1048. 0xda4730UL
  1049. #define PBF_PB2_REG_DBG_FORCE_VALID \
  1050. 0xda4734UL
  1051. #define PBF_PB2_REG_DBG_FORCE_FRAME \
  1052. 0xda4738UL
  1053. #define BTB_REG_DBG_SELECT \
  1054. 0xdb08c8UL
  1055. #define BTB_REG_DBG_DWORD_ENABLE \
  1056. 0xdb08ccUL
  1057. #define BTB_REG_DBG_SHIFT \
  1058. 0xdb08d0UL
  1059. #define BTB_REG_DBG_FORCE_VALID \
  1060. 0xdb08d4UL
  1061. #define BTB_REG_DBG_FORCE_FRAME \
  1062. 0xdb08d8UL
  1063. #define XSDM_REG_DBG_SELECT \
  1064. 0xf80e28UL
  1065. #define XSDM_REG_DBG_DWORD_ENABLE \
  1066. 0xf80e2cUL
  1067. #define XSDM_REG_DBG_SHIFT \
  1068. 0xf80e30UL
  1069. #define XSDM_REG_DBG_FORCE_VALID \
  1070. 0xf80e34UL
  1071. #define XSDM_REG_DBG_FORCE_FRAME \
  1072. 0xf80e38UL
  1073. #define YSDM_REG_DBG_SELECT \
  1074. 0xf90e28UL
  1075. #define YSDM_REG_DBG_DWORD_ENABLE \
  1076. 0xf90e2cUL
  1077. #define YSDM_REG_DBG_SHIFT \
  1078. 0xf90e30UL
  1079. #define YSDM_REG_DBG_FORCE_VALID \
  1080. 0xf90e34UL
  1081. #define YSDM_REG_DBG_FORCE_FRAME \
  1082. 0xf90e38UL
  1083. #define PSDM_REG_DBG_SELECT \
  1084. 0xfa0e28UL
  1085. #define PSDM_REG_DBG_DWORD_ENABLE \
  1086. 0xfa0e2cUL
  1087. #define PSDM_REG_DBG_SHIFT \
  1088. 0xfa0e30UL
  1089. #define PSDM_REG_DBG_FORCE_VALID \
  1090. 0xfa0e34UL
  1091. #define PSDM_REG_DBG_FORCE_FRAME \
  1092. 0xfa0e38UL
  1093. #define TSDM_REG_DBG_SELECT \
  1094. 0xfb0e28UL
  1095. #define TSDM_REG_DBG_DWORD_ENABLE \
  1096. 0xfb0e2cUL
  1097. #define TSDM_REG_DBG_SHIFT \
  1098. 0xfb0e30UL
  1099. #define TSDM_REG_DBG_FORCE_VALID \
  1100. 0xfb0e34UL
  1101. #define TSDM_REG_DBG_FORCE_FRAME \
  1102. 0xfb0e38UL
  1103. #define MSDM_REG_DBG_SELECT \
  1104. 0xfc0e28UL
  1105. #define MSDM_REG_DBG_DWORD_ENABLE \
  1106. 0xfc0e2cUL
  1107. #define MSDM_REG_DBG_SHIFT \
  1108. 0xfc0e30UL
  1109. #define MSDM_REG_DBG_FORCE_VALID \
  1110. 0xfc0e34UL
  1111. #define MSDM_REG_DBG_FORCE_FRAME \
  1112. 0xfc0e38UL
  1113. #define USDM_REG_DBG_SELECT \
  1114. 0xfd0e28UL
  1115. #define USDM_REG_DBG_DWORD_ENABLE \
  1116. 0xfd0e2cUL
  1117. #define USDM_REG_DBG_SHIFT \
  1118. 0xfd0e30UL
  1119. #define USDM_REG_DBG_FORCE_VALID \
  1120. 0xfd0e34UL
  1121. #define USDM_REG_DBG_FORCE_FRAME \
  1122. 0xfd0e38UL
  1123. #define XCM_REG_DBG_SELECT \
  1124. 0x1000040UL
  1125. #define XCM_REG_DBG_DWORD_ENABLE \
  1126. 0x1000044UL
  1127. #define XCM_REG_DBG_SHIFT \
  1128. 0x1000048UL
  1129. #define XCM_REG_DBG_FORCE_VALID \
  1130. 0x100004cUL
  1131. #define XCM_REG_DBG_FORCE_FRAME \
  1132. 0x1000050UL
  1133. #define YCM_REG_DBG_SELECT \
  1134. 0x1080040UL
  1135. #define YCM_REG_DBG_DWORD_ENABLE \
  1136. 0x1080044UL
  1137. #define YCM_REG_DBG_SHIFT \
  1138. 0x1080048UL
  1139. #define YCM_REG_DBG_FORCE_VALID \
  1140. 0x108004cUL
  1141. #define YCM_REG_DBG_FORCE_FRAME \
  1142. 0x1080050UL
  1143. #define PCM_REG_DBG_SELECT \
  1144. 0x1100040UL
  1145. #define PCM_REG_DBG_DWORD_ENABLE \
  1146. 0x1100044UL
  1147. #define PCM_REG_DBG_SHIFT \
  1148. 0x1100048UL
  1149. #define PCM_REG_DBG_FORCE_VALID \
  1150. 0x110004cUL
  1151. #define PCM_REG_DBG_FORCE_FRAME \
  1152. 0x1100050UL
  1153. #define TCM_REG_DBG_SELECT \
  1154. 0x1180040UL
  1155. #define TCM_REG_DBG_DWORD_ENABLE \
  1156. 0x1180044UL
  1157. #define TCM_REG_DBG_SHIFT \
  1158. 0x1180048UL
  1159. #define TCM_REG_DBG_FORCE_VALID \
  1160. 0x118004cUL
  1161. #define TCM_REG_DBG_FORCE_FRAME \
  1162. 0x1180050UL
  1163. #define MCM_REG_DBG_SELECT \
  1164. 0x1200040UL
  1165. #define MCM_REG_DBG_DWORD_ENABLE \
  1166. 0x1200044UL
  1167. #define MCM_REG_DBG_SHIFT \
  1168. 0x1200048UL
  1169. #define MCM_REG_DBG_FORCE_VALID \
  1170. 0x120004cUL
  1171. #define MCM_REG_DBG_FORCE_FRAME \
  1172. 0x1200050UL
  1173. #define UCM_REG_DBG_SELECT \
  1174. 0x1280050UL
  1175. #define UCM_REG_DBG_DWORD_ENABLE \
  1176. 0x1280054UL
  1177. #define UCM_REG_DBG_SHIFT \
  1178. 0x1280058UL
  1179. #define UCM_REG_DBG_FORCE_VALID \
  1180. 0x128005cUL
  1181. #define UCM_REG_DBG_FORCE_FRAME \
  1182. 0x1280060UL
  1183. #define XSEM_REG_DBG_SELECT \
  1184. 0x1401528UL
  1185. #define XSEM_REG_DBG_DWORD_ENABLE \
  1186. 0x140152cUL
  1187. #define XSEM_REG_DBG_SHIFT \
  1188. 0x1401530UL
  1189. #define XSEM_REG_DBG_FORCE_VALID \
  1190. 0x1401534UL
  1191. #define XSEM_REG_DBG_FORCE_FRAME \
  1192. 0x1401538UL
  1193. #define YSEM_REG_DBG_SELECT \
  1194. 0x1501528UL
  1195. #define YSEM_REG_DBG_DWORD_ENABLE \
  1196. 0x150152cUL
  1197. #define YSEM_REG_DBG_SHIFT \
  1198. 0x1501530UL
  1199. #define YSEM_REG_DBG_FORCE_VALID \
  1200. 0x1501534UL
  1201. #define YSEM_REG_DBG_FORCE_FRAME \
  1202. 0x1501538UL
  1203. #define PSEM_REG_DBG_SELECT \
  1204. 0x1601528UL
  1205. #define PSEM_REG_DBG_DWORD_ENABLE \
  1206. 0x160152cUL
  1207. #define PSEM_REG_DBG_SHIFT \
  1208. 0x1601530UL
  1209. #define PSEM_REG_DBG_FORCE_VALID \
  1210. 0x1601534UL
  1211. #define PSEM_REG_DBG_FORCE_FRAME \
  1212. 0x1601538UL
  1213. #define TSEM_REG_DBG_SELECT \
  1214. 0x1701528UL
  1215. #define TSEM_REG_DBG_DWORD_ENABLE \
  1216. 0x170152cUL
  1217. #define TSEM_REG_DBG_SHIFT \
  1218. 0x1701530UL
  1219. #define TSEM_REG_DBG_FORCE_VALID \
  1220. 0x1701534UL
  1221. #define TSEM_REG_DBG_FORCE_FRAME \
  1222. 0x1701538UL
  1223. #define MSEM_REG_DBG_SELECT \
  1224. 0x1801528UL
  1225. #define MSEM_REG_DBG_DWORD_ENABLE \
  1226. 0x180152cUL
  1227. #define MSEM_REG_DBG_SHIFT \
  1228. 0x1801530UL
  1229. #define MSEM_REG_DBG_FORCE_VALID \
  1230. 0x1801534UL
  1231. #define MSEM_REG_DBG_FORCE_FRAME \
  1232. 0x1801538UL
  1233. #define USEM_REG_DBG_SELECT \
  1234. 0x1901528UL
  1235. #define USEM_REG_DBG_DWORD_ENABLE \
  1236. 0x190152cUL
  1237. #define USEM_REG_DBG_SHIFT \
  1238. 0x1901530UL
  1239. #define USEM_REG_DBG_FORCE_VALID \
  1240. 0x1901534UL
  1241. #define USEM_REG_DBG_FORCE_FRAME \
  1242. 0x1901538UL
  1243. #define NWS_REG_DBG_SELECT_K2_E5 \
  1244. 0x700128UL
  1245. #define NWS_REG_DBG_DWORD_ENABLE_K2_E5 \
  1246. 0x70012cUL
  1247. #define NWS_REG_DBG_SHIFT_K2_E5 \
  1248. 0x700130UL
  1249. #define NWS_REG_DBG_FORCE_VALID_K2_E5 \
  1250. 0x700134UL
  1251. #define NWS_REG_DBG_FORCE_FRAME_K2_E5 \
  1252. 0x700138UL
  1253. #define MS_REG_DBG_SELECT_K2_E5 \
  1254. 0x6a0228UL
  1255. #define MS_REG_DBG_DWORD_ENABLE_K2_E5 \
  1256. 0x6a022cUL
  1257. #define MS_REG_DBG_SHIFT_K2_E5 \
  1258. 0x6a0230UL
  1259. #define MS_REG_DBG_FORCE_VALID_K2_E5 \
  1260. 0x6a0234UL
  1261. #define MS_REG_DBG_FORCE_FRAME_K2_E5 \
  1262. 0x6a0238UL
  1263. #define PCIE_REG_DBG_COMMON_SELECT_K2_E5 \
  1264. 0x054398UL
  1265. #define PCIE_REG_DBG_COMMON_DWORD_ENABLE_K2_E5 \
  1266. 0x05439cUL
  1267. #define PCIE_REG_DBG_COMMON_SHIFT_K2_E5 \
  1268. 0x0543a0UL
  1269. #define PCIE_REG_DBG_COMMON_FORCE_VALID_K2_E5 \
  1270. 0x0543a4UL
  1271. #define PCIE_REG_DBG_COMMON_FORCE_FRAME_K2_E5 \
  1272. 0x0543a8UL
  1273. #define PTLD_REG_DBG_SELECT_E5 \
  1274. 0x5a1600UL
  1275. #define PTLD_REG_DBG_DWORD_ENABLE_E5 \
  1276. 0x5a1604UL
  1277. #define PTLD_REG_DBG_SHIFT_E5 \
  1278. 0x5a1608UL
  1279. #define PTLD_REG_DBG_FORCE_VALID_E5 \
  1280. 0x5a160cUL
  1281. #define PTLD_REG_DBG_FORCE_FRAME_E5 \
  1282. 0x5a1610UL
  1283. #define YPLD_REG_DBG_SELECT_E5 \
  1284. 0x5c1600UL
  1285. #define YPLD_REG_DBG_DWORD_ENABLE_E5 \
  1286. 0x5c1604UL
  1287. #define YPLD_REG_DBG_SHIFT_E5 \
  1288. 0x5c1608UL
  1289. #define YPLD_REG_DBG_FORCE_VALID_E5 \
  1290. 0x5c160cUL
  1291. #define YPLD_REG_DBG_FORCE_FRAME_E5 \
  1292. 0x5c1610UL
  1293. #define RGSRC_REG_DBG_SELECT_E5 \
  1294. 0x320040UL
  1295. #define RGSRC_REG_DBG_DWORD_ENABLE_E5 \
  1296. 0x320044UL
  1297. #define RGSRC_REG_DBG_SHIFT_E5 \
  1298. 0x320048UL
  1299. #define RGSRC_REG_DBG_FORCE_VALID_E5 \
  1300. 0x32004cUL
  1301. #define RGSRC_REG_DBG_FORCE_FRAME_E5 \
  1302. 0x320050UL
  1303. #define TGSRC_REG_DBG_SELECT_E5 \
  1304. 0x322040UL
  1305. #define TGSRC_REG_DBG_DWORD_ENABLE_E5 \
  1306. 0x322044UL
  1307. #define TGSRC_REG_DBG_SHIFT_E5 \
  1308. 0x322048UL
  1309. #define TGSRC_REG_DBG_FORCE_VALID_E5 \
  1310. 0x32204cUL
  1311. #define TGSRC_REG_DBG_FORCE_FRAME_E5 \
  1312. 0x322050UL
  1313. #define MISC_REG_RESET_PL_UA \
  1314. 0x008050UL
  1315. #define MISC_REG_RESET_PL_HV \
  1316. 0x008060UL
  1317. #define XCM_REG_CTX_RBC_ACCS \
  1318. 0x1001800UL
  1319. #define XCM_REG_AGG_CON_CTX \
  1320. 0x1001804UL
  1321. #define XCM_REG_SM_CON_CTX \
  1322. 0x1001808UL
  1323. #define YCM_REG_CTX_RBC_ACCS \
  1324. 0x1081800UL
  1325. #define YCM_REG_AGG_CON_CTX \
  1326. 0x1081804UL
  1327. #define YCM_REG_AGG_TASK_CTX \
  1328. 0x1081808UL
  1329. #define YCM_REG_SM_CON_CTX \
  1330. 0x108180cUL
  1331. #define YCM_REG_SM_TASK_CTX \
  1332. 0x1081810UL
  1333. #define PCM_REG_CTX_RBC_ACCS \
  1334. 0x1101440UL
  1335. #define PCM_REG_SM_CON_CTX \
  1336. 0x1101444UL
  1337. #define TCM_REG_CTX_RBC_ACCS \
  1338. 0x11814c0UL
  1339. #define TCM_REG_AGG_CON_CTX \
  1340. 0x11814c4UL
  1341. #define TCM_REG_AGG_TASK_CTX \
  1342. 0x11814c8UL
  1343. #define TCM_REG_SM_CON_CTX \
  1344. 0x11814ccUL
  1345. #define TCM_REG_SM_TASK_CTX \
  1346. 0x11814d0UL
  1347. #define MCM_REG_CTX_RBC_ACCS \
  1348. 0x1201800UL
  1349. #define MCM_REG_AGG_CON_CTX \
  1350. 0x1201804UL
  1351. #define MCM_REG_AGG_TASK_CTX \
  1352. 0x1201808UL
  1353. #define MCM_REG_SM_CON_CTX \
  1354. 0x120180cUL
  1355. #define MCM_REG_SM_TASK_CTX \
  1356. 0x1201810UL
  1357. #define UCM_REG_CTX_RBC_ACCS \
  1358. 0x1281700UL
  1359. #define UCM_REG_AGG_CON_CTX \
  1360. 0x1281704UL
  1361. #define UCM_REG_AGG_TASK_CTX \
  1362. 0x1281708UL
  1363. #define UCM_REG_SM_CON_CTX \
  1364. 0x128170cUL
  1365. #define UCM_REG_SM_TASK_CTX \
  1366. 0x1281710UL
  1367. #define XSEM_REG_SLOW_DBG_EMPTY_BB_K2 \
  1368. 0x1401140UL
  1369. #define XSEM_REG_SYNC_DBG_EMPTY \
  1370. 0x1401160UL
  1371. #define XSEM_REG_SLOW_DBG_ACTIVE_BB_K2 \
  1372. 0x1401400UL
  1373. #define XSEM_REG_SLOW_DBG_MODE_BB_K2 \
  1374. 0x1401404UL
  1375. #define XSEM_REG_DBG_FRAME_MODE_BB_K2 \
  1376. 0x1401408UL
  1377. #define XSEM_REG_DBG_MODE1_CFG_BB_K2 \
  1378. 0x1401420UL
  1379. #define XSEM_REG_FAST_MEMORY \
  1380. 0x1440000UL
  1381. #define YSEM_REG_SYNC_DBG_EMPTY \
  1382. 0x1501160UL
  1383. #define YSEM_REG_SLOW_DBG_ACTIVE_BB_K2 \
  1384. 0x1501400UL
  1385. #define YSEM_REG_SLOW_DBG_MODE_BB_K2 \
  1386. 0x1501404UL
  1387. #define YSEM_REG_DBG_FRAME_MODE_BB_K2 \
  1388. 0x1501408UL
  1389. #define YSEM_REG_DBG_MODE1_CFG_BB_K2 \
  1390. 0x1501420UL
  1391. #define YSEM_REG_FAST_MEMORY \
  1392. 0x1540000UL
  1393. #define PSEM_REG_SLOW_DBG_EMPTY_BB_K2 \
  1394. 0x1601140UL
  1395. #define PSEM_REG_SYNC_DBG_EMPTY \
  1396. 0x1601160UL
  1397. #define PSEM_REG_SLOW_DBG_ACTIVE_BB_K2 \
  1398. 0x1601400UL
  1399. #define PSEM_REG_SLOW_DBG_MODE_BB_K2 \
  1400. 0x1601404UL
  1401. #define PSEM_REG_DBG_FRAME_MODE_BB_K2 \
  1402. 0x1601408UL
  1403. #define PSEM_REG_DBG_MODE1_CFG_BB_K2 \
  1404. 0x1601420UL
  1405. #define PSEM_REG_FAST_MEMORY \
  1406. 0x1640000UL
  1407. #define TSEM_REG_SLOW_DBG_EMPTY_BB_K2 \
  1408. 0x1701140UL
  1409. #define TSEM_REG_SYNC_DBG_EMPTY \
  1410. 0x1701160UL
  1411. #define TSEM_REG_SLOW_DBG_ACTIVE_BB_K2 \
  1412. 0x1701400UL
  1413. #define TSEM_REG_SLOW_DBG_MODE_BB_K2 \
  1414. 0x1701404UL
  1415. #define TSEM_REG_DBG_FRAME_MODE_BB_K2 \
  1416. 0x1701408UL
  1417. #define TSEM_REG_DBG_MODE1_CFG_BB_K2 \
  1418. 0x1701420UL
  1419. #define TSEM_REG_FAST_MEMORY \
  1420. 0x1740000UL
  1421. #define MSEM_REG_SLOW_DBG_EMPTY_BB_K2 \
  1422. 0x1801140UL
  1423. #define MSEM_REG_SYNC_DBG_EMPTY \
  1424. 0x1801160UL
  1425. #define MSEM_REG_SLOW_DBG_ACTIVE_BB_K2 \
  1426. 0x1801400UL
  1427. #define MSEM_REG_SLOW_DBG_MODE_BB_K2 \
  1428. 0x1801404UL
  1429. #define MSEM_REG_DBG_FRAME_MODE_BB_K2 \
  1430. 0x1801408UL
  1431. #define MSEM_REG_DBG_MODE1_CFG_BB_K2 \
  1432. 0x1801420UL
  1433. #define MSEM_REG_FAST_MEMORY \
  1434. 0x1840000UL
  1435. #define USEM_REG_SLOW_DBG_EMPTY_BB_K2 \
  1436. 0x1901140UL
  1437. #define USEM_REG_SYNC_DBG_EMPTY \
  1438. 0x1901160UL
  1439. #define USEM_REG_SLOW_DBG_ACTIVE_BB_K2 \
  1440. 0x1901400UL
  1441. #define USEM_REG_SLOW_DBG_MODE_BB_K2 \
  1442. 0x1901404UL
  1443. #define USEM_REG_DBG_FRAME_MODE_BB_K2 \
  1444. 0x1901408UL
  1445. #define USEM_REG_DBG_MODE1_CFG_BB_K2 \
  1446. 0x1901420UL
  1447. #define USEM_REG_FAST_MEMORY \
  1448. 0x1940000UL
  1449. #define SEM_FAST_REG_INT_RAM \
  1450. 0x020000UL
  1451. #define SEM_FAST_REG_INT_RAM_SIZE_BB_K2 \
  1452. 20480
  1453. #define GRC_REG_TRACE_FIFO_VALID_DATA \
  1454. 0x050064UL
  1455. #define GRC_REG_NUMBER_VALID_OVERRIDE_WINDOW \
  1456. 0x05040cUL
  1457. #define GRC_REG_PROTECTION_OVERRIDE_WINDOW \
  1458. 0x050500UL
  1459. #define IGU_REG_ERROR_HANDLING_MEMORY \
  1460. 0x181520UL
  1461. #define MCP_REG_CPU_MODE \
  1462. 0xe05000UL
  1463. #define MCP_REG_CPU_MODE_SOFT_HALT \
  1464. (0x1 << 10)
  1465. #define BRB_REG_BIG_RAM_ADDRESS \
  1466. 0x340800UL
  1467. #define BRB_REG_BIG_RAM_DATA \
  1468. 0x341500UL
  1469. #define BRB_REG_BIG_RAM_DATA_SIZE \
  1470. 64
  1471. #define SEM_FAST_REG_STALL_0_BB_K2 \
  1472. 0x000488UL
  1473. #define SEM_FAST_REG_STALLED \
  1474. 0x000494UL
  1475. #define BTB_REG_BIG_RAM_ADDRESS \
  1476. 0xdb0800UL
  1477. #define BTB_REG_BIG_RAM_DATA \
  1478. 0xdb0c00UL
  1479. #define BMB_REG_BIG_RAM_ADDRESS \
  1480. 0x540800UL
  1481. #define BMB_REG_BIG_RAM_DATA \
  1482. 0x540f00UL
  1483. #define SEM_FAST_REG_STORM_REG_FILE \
  1484. 0x008000UL
  1485. #define RSS_REG_RSS_RAM_ADDR \
  1486. 0x238c30UL
  1487. #define MISCS_REG_BLOCK_256B_EN \
  1488. 0x009074UL
  1489. #define MCP_REG_SCRATCH_SIZE_BB_K2 \
  1490. 57344
  1491. #define MCP_REG_CPU_REG_FILE \
  1492. 0xe05200UL
  1493. #define MCP_REG_CPU_REG_FILE_SIZE \
  1494. 32
  1495. #define DBG_REG_DEBUG_TARGET \
  1496. 0x01005cUL
  1497. #define DBG_REG_FULL_MODE \
  1498. 0x010060UL
  1499. #define DBG_REG_CALENDAR_OUT_DATA \
  1500. 0x010480UL
  1501. #define GRC_REG_TRACE_FIFO \
  1502. 0x050068UL
  1503. #define IGU_REG_ERROR_HANDLING_DATA_VALID \
  1504. 0x181530UL
  1505. #define DBG_REG_DBG_BLOCK_ON \
  1506. 0x010454UL
  1507. #define DBG_REG_FRAMING_MODE \
  1508. 0x010058UL
  1509. #define SEM_FAST_REG_VFC_DATA_WR \
  1510. 0x000b40UL
  1511. #define SEM_FAST_REG_VFC_ADDR \
  1512. 0x000b44UL
  1513. #define SEM_FAST_REG_VFC_DATA_RD \
  1514. 0x000b48UL
  1515. #define RSS_REG_RSS_RAM_DATA \
  1516. 0x238c20UL
  1517. #define RSS_REG_RSS_RAM_DATA_SIZE \
  1518. 4
  1519. #define MISC_REG_BLOCK_256B_EN \
  1520. 0x008c14UL
  1521. #define NWS_REG_NWS_CMU_K2 \
  1522. 0x720000UL
  1523. #define PHY_NW_IP_REG_PHY0_TOP_TBUS_ADDR_7_0_K2_E5 \
  1524. 0x000680UL
  1525. #define PHY_NW_IP_REG_PHY0_TOP_TBUS_ADDR_15_8_K2_E5 \
  1526. 0x000684UL
  1527. #define PHY_NW_IP_REG_PHY0_TOP_TBUS_DATA_7_0_K2_E5 \
  1528. 0x0006c0UL
  1529. #define PHY_NW_IP_REG_PHY0_TOP_TBUS_DATA_11_8_K2_E5 \
  1530. 0x0006c4UL
  1531. #define MS_REG_MS_CMU_K2_E5 \
  1532. 0x6a4000UL
  1533. #define PHY_SGMII_IP_REG_AHB_CMU_CSR_0_X130_K2_E5 \
  1534. 0x000208UL
  1535. #define PHY_SGMII_IP_REG_AHB_CMU_CSR_0_X131_K2_E5 \
  1536. 0x00020cUL
  1537. #define PHY_SGMII_IP_REG_AHB_CMU_CSR_0_X132_K2_E5 \
  1538. 0x000210UL
  1539. #define PHY_SGMII_IP_REG_AHB_CMU_CSR_0_X133_K2_E5 \
  1540. 0x000214UL
  1541. #define PHY_PCIE_IP_REG_AHB_CMU_CSR_0_X130_K2_E5 \
  1542. 0x000208UL
  1543. #define PHY_PCIE_IP_REG_AHB_CMU_CSR_0_X131_K2_E5 \
  1544. 0x00020cUL
  1545. #define PHY_PCIE_IP_REG_AHB_CMU_CSR_0_X132_K2_E5 \
  1546. 0x000210UL
  1547. #define PHY_PCIE_IP_REG_AHB_CMU_CSR_0_X133_K2_E5 \
  1548. 0x000214UL
  1549. #define PHY_PCIE_REG_PHY0_K2_E5 \
  1550. 0x620000UL
  1551. #define PHY_PCIE_REG_PHY1_K2_E5 \
  1552. 0x624000UL
  1553. #define NIG_REG_ROCE_DUPLICATE_TO_HOST 0x5088f0UL
  1554. #define PRS_REG_LIGHT_L2_ETHERTYPE_EN 0x1f0968UL
  1555. #define NIG_REG_LLH_ENG_CLS_ENG_ID_TBL 0x501b90UL
  1556. #define DORQ_REG_PF_DPM_ENABLE 0x100510UL
  1557. #define DORQ_REG_PF_ICID_BIT_SHIFT_NORM 0x100448UL
  1558. #define DORQ_REG_PF_MIN_ADDR_REG1 0x100400UL
  1559. #define DORQ_REG_PF_DPI_BIT_SHIFT 0x100450UL
  1560. #define NIG_REG_RX_PTP_EN 0x501900UL
  1561. #define NIG_REG_TX_PTP_EN 0x501904UL
  1562. #define NIG_REG_LLH_PTP_TO_HOST 0x501908UL
  1563. #define NIG_REG_LLH_PTP_TO_MCP 0x50190cUL
  1564. #define NIG_REG_PTP_SW_TXTSEN 0x501910UL
  1565. #define NIG_REG_LLH_PTP_ETHERTYPE_1 0x501914UL
  1566. #define NIG_REG_LLH_PTP_MAC_DA_2_LSB 0x501918UL
  1567. #define NIG_REG_LLH_PTP_MAC_DA_2_MSB 0x50191cUL
  1568. #define NIG_REG_LLH_PTP_PARAM_MASK 0x501920UL
  1569. #define NIG_REG_LLH_PTP_RULE_MASK 0x501924UL
  1570. #define NIG_REG_TX_LLH_PTP_PARAM_MASK 0x501928UL
  1571. #define NIG_REG_TX_LLH_PTP_RULE_MASK 0x50192cUL
  1572. #define NIG_REG_LLH_PTP_HOST_BUF_SEQID 0x501930UL
  1573. #define NIG_REG_LLH_PTP_HOST_BUF_TS_LSB 0x501934UL
  1574. #define NIG_REG_LLH_PTP_HOST_BUF_TS_MSB 0x501938UL
  1575. #define NIG_REG_LLH_PTP_MCP_BUF_SEQID 0x50193cUL
  1576. #define NIG_REG_LLH_PTP_MCP_BUF_TS_LSB 0x501940UL
  1577. #define NIG_REG_LLH_PTP_MCP_BUF_TS_MSB 0x501944UL
  1578. #define NIG_REG_TX_LLH_PTP_BUF_SEQID 0x501948UL
  1579. #define NIG_REG_TX_LLH_PTP_BUF_TS_LSB 0x50194cUL
  1580. #define NIG_REG_TX_LLH_PTP_BUF_TS_MSB 0x501950UL
  1581. #define NIG_REG_RX_PTP_TS_MSB_ERR 0x501954UL
  1582. #define NIG_REG_TX_PTP_TS_MSB_ERR 0x501958UL
  1583. #define NIG_REG_TSGEN_SYNC_TIME_LSB 0x5088c0UL
  1584. #define NIG_REG_TSGEN_SYNC_TIME_MSB 0x5088c4UL
  1585. #define NIG_REG_TSGEN_RST_DRIFT_CNTR 0x5088d8UL
  1586. #define NIG_REG_TSGEN_DRIFT_CNTR_CONF 0x5088dcUL
  1587. #define NIG_REG_TS_OUTPUT_ENABLE_PDA 0x508870UL
  1588. #define NIG_REG_TIMESYNC_GEN_REG_BB 0x500d00UL
  1589. #define NIG_REG_TSGEN_FREE_CNT_VALUE_LSB 0x5088a8UL
  1590. #define NIG_REG_TSGEN_FREE_CNT_VALUE_MSB 0x5088acUL
  1591. #define NIG_REG_PTP_LATCH_OSTS_PKT_TIME 0x509040UL
  1592. #define PSWRQ2_REG_WR_MBS0 0x240400UL
  1593. #define PGLUE_B_REG_PGL_ADDR_E8_F0_K2 0x2aaf98UL
  1594. #define PGLUE_B_REG_PGL_ADDR_EC_F0_K2 0x2aaf9cUL
  1595. #define PGLUE_B_REG_PGL_ADDR_F0_F0_K2 0x2aafa0UL
  1596. #define PGLUE_B_REG_PGL_ADDR_F4_F0_K2 0x2aafa4UL
  1597. #define PGLUE_B_REG_MASTER_WRITE_PAD_ENABLE 0x2aae30UL
  1598. #define NIG_REG_TSGEN_FREECNT_UPDATE_K2 0x509008UL
  1599. #define CNIG_REG_NIG_PORT0_CONF_K2 0x218200UL
  1600. #define NIG_REG_TX_EDPM_CTRL 0x501f0cUL
  1601. #define NIG_REG_TX_EDPM_CTRL_TX_EDPM_EN (0x1 << 0)
  1602. #define NIG_REG_TX_EDPM_CTRL_TX_EDPM_EN_SHIFT 0
  1603. #define NIG_REG_TX_EDPM_CTRL_TX_EDPM_TC_EN (0xff << 1)
  1604. #define NIG_REG_TX_EDPM_CTRL_TX_EDPM_TC_EN_SHIFT 1
  1605. #define PRS_REG_SEARCH_GFT 0x1f11bcUL
  1606. #define PRS_REG_SEARCH_NON_IP_AS_GFT 0x1f11c0UL
  1607. #define PRS_REG_CM_HDR_GFT 0x1f11c8UL
  1608. #define PRS_REG_GFT_CAM 0x1f1100UL
  1609. #define PRS_REG_GFT_PROFILE_MASK_RAM 0x1f1000UL
  1610. #define PRS_REG_CM_HDR_GFT_EVENT_ID_SHIFT 0
  1611. #define PRS_REG_CM_HDR_GFT_CM_HDR_SHIFT 8
  1612. #define PRS_REG_LOAD_L2_FILTER 0x1f0198UL
  1613. #endif