qed_rdma.c 56 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969
  1. /* QLogic qed NIC Driver
  2. * Copyright (c) 2015-2017 QLogic Corporation
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and /or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/types.h>
  33. #include <asm/byteorder.h>
  34. #include <linux/bitops.h>
  35. #include <linux/delay.h>
  36. #include <linux/dma-mapping.h>
  37. #include <linux/errno.h>
  38. #include <linux/io.h>
  39. #include <linux/kernel.h>
  40. #include <linux/list.h>
  41. #include <linux/module.h>
  42. #include <linux/mutex.h>
  43. #include <linux/pci.h>
  44. #include <linux/slab.h>
  45. #include <linux/spinlock.h>
  46. #include <linux/string.h>
  47. #include "qed.h"
  48. #include "qed_cxt.h"
  49. #include "qed_hsi.h"
  50. #include "qed_hw.h"
  51. #include "qed_init_ops.h"
  52. #include "qed_int.h"
  53. #include "qed_ll2.h"
  54. #include "qed_mcp.h"
  55. #include "qed_reg_addr.h"
  56. #include <linux/qed/qed_rdma_if.h>
  57. #include "qed_rdma.h"
  58. #include "qed_roce.h"
  59. #include "qed_sp.h"
  60. int qed_rdma_bmap_alloc(struct qed_hwfn *p_hwfn,
  61. struct qed_bmap *bmap, u32 max_count, char *name)
  62. {
  63. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "max_count = %08x\n", max_count);
  64. bmap->max_count = max_count;
  65. bmap->bitmap = kcalloc(BITS_TO_LONGS(max_count), sizeof(long),
  66. GFP_KERNEL);
  67. if (!bmap->bitmap)
  68. return -ENOMEM;
  69. snprintf(bmap->name, QED_RDMA_MAX_BMAP_NAME, "%s", name);
  70. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "0\n");
  71. return 0;
  72. }
  73. int qed_rdma_bmap_alloc_id(struct qed_hwfn *p_hwfn,
  74. struct qed_bmap *bmap, u32 *id_num)
  75. {
  76. *id_num = find_first_zero_bit(bmap->bitmap, bmap->max_count);
  77. if (*id_num >= bmap->max_count)
  78. return -EINVAL;
  79. __set_bit(*id_num, bmap->bitmap);
  80. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "%s bitmap: allocated id %d\n",
  81. bmap->name, *id_num);
  82. return 0;
  83. }
  84. void qed_bmap_set_id(struct qed_hwfn *p_hwfn,
  85. struct qed_bmap *bmap, u32 id_num)
  86. {
  87. if (id_num >= bmap->max_count)
  88. return;
  89. __set_bit(id_num, bmap->bitmap);
  90. }
  91. void qed_bmap_release_id(struct qed_hwfn *p_hwfn,
  92. struct qed_bmap *bmap, u32 id_num)
  93. {
  94. bool b_acquired;
  95. if (id_num >= bmap->max_count)
  96. return;
  97. b_acquired = test_and_clear_bit(id_num, bmap->bitmap);
  98. if (!b_acquired) {
  99. DP_NOTICE(p_hwfn, "%s bitmap: id %d already released\n",
  100. bmap->name, id_num);
  101. return;
  102. }
  103. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "%s bitmap: released id %d\n",
  104. bmap->name, id_num);
  105. }
  106. int qed_bmap_test_id(struct qed_hwfn *p_hwfn,
  107. struct qed_bmap *bmap, u32 id_num)
  108. {
  109. if (id_num >= bmap->max_count)
  110. return -1;
  111. return test_bit(id_num, bmap->bitmap);
  112. }
  113. static bool qed_bmap_is_empty(struct qed_bmap *bmap)
  114. {
  115. return bmap->max_count == find_first_bit(bmap->bitmap, bmap->max_count);
  116. }
  117. u32 qed_rdma_get_sb_id(void *p_hwfn, u32 rel_sb_id)
  118. {
  119. /* First sb id for RoCE is after all the l2 sb */
  120. return FEAT_NUM((struct qed_hwfn *)p_hwfn, QED_PF_L2_QUE) + rel_sb_id;
  121. }
  122. static int qed_rdma_alloc(struct qed_hwfn *p_hwfn,
  123. struct qed_ptt *p_ptt,
  124. struct qed_rdma_start_in_params *params)
  125. {
  126. struct qed_rdma_info *p_rdma_info;
  127. u32 num_cons, num_tasks;
  128. int rc = -ENOMEM;
  129. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Allocating RDMA\n");
  130. /* Allocate a struct with current pf rdma info */
  131. p_rdma_info = kzalloc(sizeof(*p_rdma_info), GFP_KERNEL);
  132. if (!p_rdma_info)
  133. return rc;
  134. p_hwfn->p_rdma_info = p_rdma_info;
  135. if (QED_IS_IWARP_PERSONALITY(p_hwfn))
  136. p_rdma_info->proto = PROTOCOLID_IWARP;
  137. else
  138. p_rdma_info->proto = PROTOCOLID_ROCE;
  139. num_cons = qed_cxt_get_proto_cid_count(p_hwfn, p_rdma_info->proto,
  140. NULL);
  141. if (QED_IS_IWARP_PERSONALITY(p_hwfn))
  142. p_rdma_info->num_qps = num_cons;
  143. else
  144. p_rdma_info->num_qps = num_cons / 2; /* 2 cids per qp */
  145. num_tasks = qed_cxt_get_proto_tid_count(p_hwfn, PROTOCOLID_ROCE);
  146. /* Each MR uses a single task */
  147. p_rdma_info->num_mrs = num_tasks;
  148. /* Queue zone lines are shared between RoCE and L2 in such a way that
  149. * they can be used by each without obstructing the other.
  150. */
  151. p_rdma_info->queue_zone_base = (u16)RESC_START(p_hwfn, QED_L2_QUEUE);
  152. p_rdma_info->max_queue_zones = (u16)RESC_NUM(p_hwfn, QED_L2_QUEUE);
  153. /* Allocate a struct with device params and fill it */
  154. p_rdma_info->dev = kzalloc(sizeof(*p_rdma_info->dev), GFP_KERNEL);
  155. if (!p_rdma_info->dev)
  156. goto free_rdma_info;
  157. /* Allocate a struct with port params and fill it */
  158. p_rdma_info->port = kzalloc(sizeof(*p_rdma_info->port), GFP_KERNEL);
  159. if (!p_rdma_info->port)
  160. goto free_rdma_dev;
  161. /* Allocate bit map for pd's */
  162. rc = qed_rdma_bmap_alloc(p_hwfn, &p_rdma_info->pd_map, RDMA_MAX_PDS,
  163. "PD");
  164. if (rc) {
  165. DP_VERBOSE(p_hwfn, QED_MSG_RDMA,
  166. "Failed to allocate pd_map, rc = %d\n",
  167. rc);
  168. goto free_rdma_port;
  169. }
  170. /* Allocate DPI bitmap */
  171. rc = qed_rdma_bmap_alloc(p_hwfn, &p_rdma_info->dpi_map,
  172. p_hwfn->dpi_count, "DPI");
  173. if (rc) {
  174. DP_VERBOSE(p_hwfn, QED_MSG_RDMA,
  175. "Failed to allocate DPI bitmap, rc = %d\n", rc);
  176. goto free_pd_map;
  177. }
  178. /* Allocate bitmap for cq's. The maximum number of CQs is bound to
  179. * the number of connections we support. (num_qps in iWARP or
  180. * num_qps/2 in RoCE).
  181. */
  182. rc = qed_rdma_bmap_alloc(p_hwfn, &p_rdma_info->cq_map, num_cons, "CQ");
  183. if (rc) {
  184. DP_VERBOSE(p_hwfn, QED_MSG_RDMA,
  185. "Failed to allocate cq bitmap, rc = %d\n", rc);
  186. goto free_dpi_map;
  187. }
  188. /* Allocate bitmap for toggle bit for cq icids
  189. * We toggle the bit every time we create or resize cq for a given icid.
  190. * Size needs to equal the size of the cq bmap.
  191. */
  192. rc = qed_rdma_bmap_alloc(p_hwfn, &p_rdma_info->toggle_bits,
  193. num_cons, "Toggle");
  194. if (rc) {
  195. DP_VERBOSE(p_hwfn, QED_MSG_RDMA,
  196. "Failed to allocate toogle bits, rc = %d\n", rc);
  197. goto free_cq_map;
  198. }
  199. /* Allocate bitmap for itids */
  200. rc = qed_rdma_bmap_alloc(p_hwfn, &p_rdma_info->tid_map,
  201. p_rdma_info->num_mrs, "MR");
  202. if (rc) {
  203. DP_VERBOSE(p_hwfn, QED_MSG_RDMA,
  204. "Failed to allocate itids bitmaps, rc = %d\n", rc);
  205. goto free_toggle_map;
  206. }
  207. /* Allocate bitmap for cids used for qps. */
  208. rc = qed_rdma_bmap_alloc(p_hwfn, &p_rdma_info->cid_map, num_cons,
  209. "CID");
  210. if (rc) {
  211. DP_VERBOSE(p_hwfn, QED_MSG_RDMA,
  212. "Failed to allocate cid bitmap, rc = %d\n", rc);
  213. goto free_tid_map;
  214. }
  215. /* Allocate bitmap for cids used for responders/requesters. */
  216. rc = qed_rdma_bmap_alloc(p_hwfn, &p_rdma_info->real_cid_map, num_cons,
  217. "REAL_CID");
  218. if (rc) {
  219. DP_VERBOSE(p_hwfn, QED_MSG_RDMA,
  220. "Failed to allocate real cid bitmap, rc = %d\n", rc);
  221. goto free_cid_map;
  222. }
  223. /* Allocate bitmap for srqs */
  224. p_rdma_info->num_srqs = qed_cxt_get_srq_count(p_hwfn);
  225. rc = qed_rdma_bmap_alloc(p_hwfn, &p_rdma_info->srq_map,
  226. p_rdma_info->num_srqs, "SRQ");
  227. if (rc) {
  228. DP_VERBOSE(p_hwfn, QED_MSG_RDMA,
  229. "Failed to allocate srq bitmap, rc = %d\n", rc);
  230. goto free_real_cid_map;
  231. }
  232. if (QED_IS_IWARP_PERSONALITY(p_hwfn))
  233. rc = qed_iwarp_alloc(p_hwfn);
  234. if (rc)
  235. goto free_srq_map;
  236. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Allocation successful\n");
  237. return 0;
  238. free_srq_map:
  239. kfree(p_rdma_info->srq_map.bitmap);
  240. free_real_cid_map:
  241. kfree(p_rdma_info->real_cid_map.bitmap);
  242. free_cid_map:
  243. kfree(p_rdma_info->cid_map.bitmap);
  244. free_tid_map:
  245. kfree(p_rdma_info->tid_map.bitmap);
  246. free_toggle_map:
  247. kfree(p_rdma_info->toggle_bits.bitmap);
  248. free_cq_map:
  249. kfree(p_rdma_info->cq_map.bitmap);
  250. free_dpi_map:
  251. kfree(p_rdma_info->dpi_map.bitmap);
  252. free_pd_map:
  253. kfree(p_rdma_info->pd_map.bitmap);
  254. free_rdma_port:
  255. kfree(p_rdma_info->port);
  256. free_rdma_dev:
  257. kfree(p_rdma_info->dev);
  258. free_rdma_info:
  259. kfree(p_rdma_info);
  260. return rc;
  261. }
  262. void qed_rdma_bmap_free(struct qed_hwfn *p_hwfn,
  263. struct qed_bmap *bmap, bool check)
  264. {
  265. int weight = bitmap_weight(bmap->bitmap, bmap->max_count);
  266. int last_line = bmap->max_count / (64 * 8);
  267. int last_item = last_line * 8 +
  268. DIV_ROUND_UP(bmap->max_count % (64 * 8), 64);
  269. u64 *pmap = (u64 *)bmap->bitmap;
  270. int line, item, offset;
  271. u8 str_last_line[200] = { 0 };
  272. if (!weight || !check)
  273. goto end;
  274. DP_NOTICE(p_hwfn,
  275. "%s bitmap not free - size=%d, weight=%d, 512 bits per line\n",
  276. bmap->name, bmap->max_count, weight);
  277. /* print aligned non-zero lines, if any */
  278. for (item = 0, line = 0; line < last_line; line++, item += 8)
  279. if (bitmap_weight((unsigned long *)&pmap[item], 64 * 8))
  280. DP_NOTICE(p_hwfn,
  281. "line 0x%04x: 0x%016llx 0x%016llx 0x%016llx 0x%016llx 0x%016llx 0x%016llx 0x%016llx 0x%016llx\n",
  282. line,
  283. pmap[item],
  284. pmap[item + 1],
  285. pmap[item + 2],
  286. pmap[item + 3],
  287. pmap[item + 4],
  288. pmap[item + 5],
  289. pmap[item + 6], pmap[item + 7]);
  290. /* print last unaligned non-zero line, if any */
  291. if ((bmap->max_count % (64 * 8)) &&
  292. (bitmap_weight((unsigned long *)&pmap[item],
  293. bmap->max_count - item * 64))) {
  294. offset = sprintf(str_last_line, "line 0x%04x: ", line);
  295. for (; item < last_item; item++)
  296. offset += sprintf(str_last_line + offset,
  297. "0x%016llx ", pmap[item]);
  298. DP_NOTICE(p_hwfn, "%s\n", str_last_line);
  299. }
  300. end:
  301. kfree(bmap->bitmap);
  302. bmap->bitmap = NULL;
  303. }
  304. static void qed_rdma_resc_free(struct qed_hwfn *p_hwfn)
  305. {
  306. struct qed_rdma_info *p_rdma_info = p_hwfn->p_rdma_info;
  307. if (QED_IS_IWARP_PERSONALITY(p_hwfn))
  308. qed_iwarp_resc_free(p_hwfn);
  309. qed_rdma_bmap_free(p_hwfn, &p_hwfn->p_rdma_info->cid_map, 1);
  310. qed_rdma_bmap_free(p_hwfn, &p_hwfn->p_rdma_info->pd_map, 1);
  311. qed_rdma_bmap_free(p_hwfn, &p_hwfn->p_rdma_info->dpi_map, 1);
  312. qed_rdma_bmap_free(p_hwfn, &p_hwfn->p_rdma_info->cq_map, 1);
  313. qed_rdma_bmap_free(p_hwfn, &p_hwfn->p_rdma_info->toggle_bits, 0);
  314. qed_rdma_bmap_free(p_hwfn, &p_hwfn->p_rdma_info->tid_map, 1);
  315. qed_rdma_bmap_free(p_hwfn, &p_hwfn->p_rdma_info->srq_map, 1);
  316. qed_rdma_bmap_free(p_hwfn, &p_hwfn->p_rdma_info->real_cid_map, 1);
  317. kfree(p_rdma_info->port);
  318. kfree(p_rdma_info->dev);
  319. kfree(p_rdma_info);
  320. }
  321. static void qed_rdma_free_tid(void *rdma_cxt, u32 itid)
  322. {
  323. struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
  324. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "itid = %08x\n", itid);
  325. spin_lock_bh(&p_hwfn->p_rdma_info->lock);
  326. qed_bmap_release_id(p_hwfn, &p_hwfn->p_rdma_info->tid_map, itid);
  327. spin_unlock_bh(&p_hwfn->p_rdma_info->lock);
  328. }
  329. static void qed_rdma_free_reserved_lkey(struct qed_hwfn *p_hwfn)
  330. {
  331. qed_rdma_free_tid(p_hwfn, p_hwfn->p_rdma_info->dev->reserved_lkey);
  332. }
  333. static void qed_rdma_free(struct qed_hwfn *p_hwfn)
  334. {
  335. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Freeing RDMA\n");
  336. qed_rdma_free_reserved_lkey(p_hwfn);
  337. qed_cxt_free_proto_ilt(p_hwfn, p_hwfn->p_rdma_info->proto);
  338. qed_rdma_resc_free(p_hwfn);
  339. }
  340. static void qed_rdma_get_guid(struct qed_hwfn *p_hwfn, u8 *guid)
  341. {
  342. guid[0] = p_hwfn->hw_info.hw_mac_addr[0] ^ 2;
  343. guid[1] = p_hwfn->hw_info.hw_mac_addr[1];
  344. guid[2] = p_hwfn->hw_info.hw_mac_addr[2];
  345. guid[3] = 0xff;
  346. guid[4] = 0xfe;
  347. guid[5] = p_hwfn->hw_info.hw_mac_addr[3];
  348. guid[6] = p_hwfn->hw_info.hw_mac_addr[4];
  349. guid[7] = p_hwfn->hw_info.hw_mac_addr[5];
  350. }
  351. static void qed_rdma_init_events(struct qed_hwfn *p_hwfn,
  352. struct qed_rdma_start_in_params *params)
  353. {
  354. struct qed_rdma_events *events;
  355. events = &p_hwfn->p_rdma_info->events;
  356. events->unaffiliated_event = params->events->unaffiliated_event;
  357. events->affiliated_event = params->events->affiliated_event;
  358. events->context = params->events->context;
  359. }
  360. static void qed_rdma_init_devinfo(struct qed_hwfn *p_hwfn,
  361. struct qed_rdma_start_in_params *params)
  362. {
  363. struct qed_rdma_device *dev = p_hwfn->p_rdma_info->dev;
  364. struct qed_dev *cdev = p_hwfn->cdev;
  365. u32 pci_status_control;
  366. u32 num_qps;
  367. /* Vendor specific information */
  368. dev->vendor_id = cdev->vendor_id;
  369. dev->vendor_part_id = cdev->device_id;
  370. dev->hw_ver = 0;
  371. dev->fw_ver = (FW_MAJOR_VERSION << 24) | (FW_MINOR_VERSION << 16) |
  372. (FW_REVISION_VERSION << 8) | (FW_ENGINEERING_VERSION);
  373. qed_rdma_get_guid(p_hwfn, (u8 *)&dev->sys_image_guid);
  374. dev->node_guid = dev->sys_image_guid;
  375. dev->max_sge = min_t(u32, RDMA_MAX_SGE_PER_SQ_WQE,
  376. RDMA_MAX_SGE_PER_RQ_WQE);
  377. if (cdev->rdma_max_sge)
  378. dev->max_sge = min_t(u32, cdev->rdma_max_sge, dev->max_sge);
  379. dev->max_srq_sge = QED_RDMA_MAX_SGE_PER_SRQ_WQE;
  380. if (p_hwfn->cdev->rdma_max_srq_sge) {
  381. dev->max_srq_sge = min_t(u32,
  382. p_hwfn->cdev->rdma_max_srq_sge,
  383. dev->max_srq_sge);
  384. }
  385. dev->max_inline = ROCE_REQ_MAX_INLINE_DATA_SIZE;
  386. dev->max_inline = (cdev->rdma_max_inline) ?
  387. min_t(u32, cdev->rdma_max_inline, dev->max_inline) :
  388. dev->max_inline;
  389. dev->max_wqe = QED_RDMA_MAX_WQE;
  390. dev->max_cnq = (u8)FEAT_NUM(p_hwfn, QED_RDMA_CNQ);
  391. /* The number of QPs may be higher than QED_ROCE_MAX_QPS, because
  392. * it is up-aligned to 16 and then to ILT page size within qed cxt.
  393. * This is OK in terms of ILT but we don't want to configure the FW
  394. * above its abilities
  395. */
  396. num_qps = ROCE_MAX_QPS;
  397. num_qps = min_t(u64, num_qps, p_hwfn->p_rdma_info->num_qps);
  398. dev->max_qp = num_qps;
  399. /* CQs uses the same icids that QPs use hence they are limited by the
  400. * number of icids. There are two icids per QP.
  401. */
  402. dev->max_cq = num_qps * 2;
  403. /* The number of mrs is smaller by 1 since the first is reserved */
  404. dev->max_mr = p_hwfn->p_rdma_info->num_mrs - 1;
  405. dev->max_mr_size = QED_RDMA_MAX_MR_SIZE;
  406. /* The maximum CQE capacity per CQ supported.
  407. * max number of cqes will be in two layer pbl,
  408. * 8 is the pointer size in bytes
  409. * 32 is the size of cq element in bytes
  410. */
  411. if (params->cq_mode == QED_RDMA_CQ_MODE_32_BITS)
  412. dev->max_cqe = QED_RDMA_MAX_CQE_32_BIT;
  413. else
  414. dev->max_cqe = QED_RDMA_MAX_CQE_16_BIT;
  415. dev->max_mw = 0;
  416. dev->max_fmr = QED_RDMA_MAX_FMR;
  417. dev->max_mr_mw_fmr_pbl = (PAGE_SIZE / 8) * (PAGE_SIZE / 8);
  418. dev->max_mr_mw_fmr_size = dev->max_mr_mw_fmr_pbl * PAGE_SIZE;
  419. dev->max_pkey = QED_RDMA_MAX_P_KEY;
  420. dev->max_srq = p_hwfn->p_rdma_info->num_srqs;
  421. dev->max_srq_wr = QED_RDMA_MAX_SRQ_WQE_ELEM;
  422. dev->max_qp_resp_rd_atomic_resc = RDMA_RING_PAGE_SIZE /
  423. (RDMA_RESP_RD_ATOMIC_ELM_SIZE * 2);
  424. dev->max_qp_req_rd_atomic_resc = RDMA_RING_PAGE_SIZE /
  425. RDMA_REQ_RD_ATOMIC_ELM_SIZE;
  426. dev->max_dev_resp_rd_atomic_resc = dev->max_qp_resp_rd_atomic_resc *
  427. p_hwfn->p_rdma_info->num_qps;
  428. dev->page_size_caps = QED_RDMA_PAGE_SIZE_CAPS;
  429. dev->dev_ack_delay = QED_RDMA_ACK_DELAY;
  430. dev->max_pd = RDMA_MAX_PDS;
  431. dev->max_ah = p_hwfn->p_rdma_info->num_qps;
  432. dev->max_stats_queues = (u8)RESC_NUM(p_hwfn, QED_RDMA_STATS_QUEUE);
  433. /* Set capablities */
  434. dev->dev_caps = 0;
  435. SET_FIELD(dev->dev_caps, QED_RDMA_DEV_CAP_RNR_NAK, 1);
  436. SET_FIELD(dev->dev_caps, QED_RDMA_DEV_CAP_PORT_ACTIVE_EVENT, 1);
  437. SET_FIELD(dev->dev_caps, QED_RDMA_DEV_CAP_PORT_CHANGE_EVENT, 1);
  438. SET_FIELD(dev->dev_caps, QED_RDMA_DEV_CAP_RESIZE_CQ, 1);
  439. SET_FIELD(dev->dev_caps, QED_RDMA_DEV_CAP_BASE_MEMORY_EXT, 1);
  440. SET_FIELD(dev->dev_caps, QED_RDMA_DEV_CAP_BASE_QUEUE_EXT, 1);
  441. SET_FIELD(dev->dev_caps, QED_RDMA_DEV_CAP_ZBVA, 1);
  442. SET_FIELD(dev->dev_caps, QED_RDMA_DEV_CAP_LOCAL_INV_FENCE, 1);
  443. /* Check atomic operations support in PCI configuration space. */
  444. pci_read_config_dword(cdev->pdev,
  445. cdev->pdev->pcie_cap + PCI_EXP_DEVCTL2,
  446. &pci_status_control);
  447. if (pci_status_control & PCI_EXP_DEVCTL2_LTR_EN)
  448. SET_FIELD(dev->dev_caps, QED_RDMA_DEV_CAP_ATOMIC_OP, 1);
  449. if (QED_IS_IWARP_PERSONALITY(p_hwfn))
  450. qed_iwarp_init_devinfo(p_hwfn);
  451. }
  452. static void qed_rdma_init_port(struct qed_hwfn *p_hwfn)
  453. {
  454. struct qed_rdma_port *port = p_hwfn->p_rdma_info->port;
  455. struct qed_rdma_device *dev = p_hwfn->p_rdma_info->dev;
  456. port->port_state = p_hwfn->mcp_info->link_output.link_up ?
  457. QED_RDMA_PORT_UP : QED_RDMA_PORT_DOWN;
  458. port->max_msg_size = min_t(u64,
  459. (dev->max_mr_mw_fmr_size *
  460. p_hwfn->cdev->rdma_max_sge),
  461. BIT(31));
  462. port->pkey_bad_counter = 0;
  463. }
  464. static int qed_rdma_init_hw(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  465. {
  466. int rc = 0;
  467. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Initializing HW\n");
  468. p_hwfn->b_rdma_enabled_in_prs = false;
  469. if (QED_IS_IWARP_PERSONALITY(p_hwfn))
  470. qed_iwarp_init_hw(p_hwfn, p_ptt);
  471. else
  472. rc = qed_roce_init_hw(p_hwfn, p_ptt);
  473. return rc;
  474. }
  475. static int qed_rdma_start_fw(struct qed_hwfn *p_hwfn,
  476. struct qed_rdma_start_in_params *params,
  477. struct qed_ptt *p_ptt)
  478. {
  479. struct rdma_init_func_ramrod_data *p_ramrod;
  480. struct qed_rdma_cnq_params *p_cnq_pbl_list;
  481. struct rdma_init_func_hdr *p_params_header;
  482. struct rdma_cnq_params *p_cnq_params;
  483. struct qed_sp_init_data init_data;
  484. struct qed_spq_entry *p_ent;
  485. u32 cnq_id, sb_id;
  486. u16 igu_sb_id;
  487. int rc;
  488. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Starting FW\n");
  489. /* Save the number of cnqs for the function close ramrod */
  490. p_hwfn->p_rdma_info->num_cnqs = params->desired_cnq;
  491. /* Get SPQ entry */
  492. memset(&init_data, 0, sizeof(init_data));
  493. init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
  494. init_data.comp_mode = QED_SPQ_MODE_EBLOCK;
  495. rc = qed_sp_init_request(p_hwfn, &p_ent, RDMA_RAMROD_FUNC_INIT,
  496. p_hwfn->p_rdma_info->proto, &init_data);
  497. if (rc)
  498. return rc;
  499. if (QED_IS_IWARP_PERSONALITY(p_hwfn)) {
  500. qed_iwarp_init_fw_ramrod(p_hwfn,
  501. &p_ent->ramrod.iwarp_init_func);
  502. p_ramrod = &p_ent->ramrod.iwarp_init_func.rdma;
  503. } else {
  504. p_ramrod = &p_ent->ramrod.roce_init_func.rdma;
  505. }
  506. p_params_header = &p_ramrod->params_header;
  507. p_params_header->cnq_start_offset = (u8)RESC_START(p_hwfn,
  508. QED_RDMA_CNQ_RAM);
  509. p_params_header->num_cnqs = params->desired_cnq;
  510. if (params->cq_mode == QED_RDMA_CQ_MODE_16_BITS)
  511. p_params_header->cq_ring_mode = 1;
  512. else
  513. p_params_header->cq_ring_mode = 0;
  514. for (cnq_id = 0; cnq_id < params->desired_cnq; cnq_id++) {
  515. sb_id = qed_rdma_get_sb_id(p_hwfn, cnq_id);
  516. igu_sb_id = qed_get_igu_sb_id(p_hwfn, sb_id);
  517. p_ramrod->cnq_params[cnq_id].sb_num = cpu_to_le16(igu_sb_id);
  518. p_cnq_params = &p_ramrod->cnq_params[cnq_id];
  519. p_cnq_pbl_list = &params->cnq_pbl_list[cnq_id];
  520. p_cnq_params->sb_index = p_hwfn->pf_params.rdma_pf_params.gl_pi;
  521. p_cnq_params->num_pbl_pages = p_cnq_pbl_list->num_pbl_pages;
  522. DMA_REGPAIR_LE(p_cnq_params->pbl_base_addr,
  523. p_cnq_pbl_list->pbl_ptr);
  524. /* we assume here that cnq_id and qz_offset are the same */
  525. p_cnq_params->queue_zone_num =
  526. cpu_to_le16(p_hwfn->p_rdma_info->queue_zone_base +
  527. cnq_id);
  528. }
  529. return qed_spq_post(p_hwfn, p_ent, NULL);
  530. }
  531. static int qed_rdma_alloc_tid(void *rdma_cxt, u32 *itid)
  532. {
  533. struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
  534. int rc;
  535. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Allocate TID\n");
  536. spin_lock_bh(&p_hwfn->p_rdma_info->lock);
  537. rc = qed_rdma_bmap_alloc_id(p_hwfn,
  538. &p_hwfn->p_rdma_info->tid_map, itid);
  539. spin_unlock_bh(&p_hwfn->p_rdma_info->lock);
  540. if (rc)
  541. goto out;
  542. rc = qed_cxt_dynamic_ilt_alloc(p_hwfn, QED_ELEM_TASK, *itid);
  543. out:
  544. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Allocate TID - done, rc = %d\n", rc);
  545. return rc;
  546. }
  547. static int qed_rdma_reserve_lkey(struct qed_hwfn *p_hwfn)
  548. {
  549. struct qed_rdma_device *dev = p_hwfn->p_rdma_info->dev;
  550. /* Tid 0 will be used as the key for "reserved MR".
  551. * The driver should allocate memory for it so it can be loaded but no
  552. * ramrod should be passed on it.
  553. */
  554. qed_rdma_alloc_tid(p_hwfn, &dev->reserved_lkey);
  555. if (dev->reserved_lkey != RDMA_RESERVED_LKEY) {
  556. DP_NOTICE(p_hwfn,
  557. "Reserved lkey should be equal to RDMA_RESERVED_LKEY\n");
  558. return -EINVAL;
  559. }
  560. return 0;
  561. }
  562. static int qed_rdma_setup(struct qed_hwfn *p_hwfn,
  563. struct qed_ptt *p_ptt,
  564. struct qed_rdma_start_in_params *params)
  565. {
  566. int rc;
  567. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "RDMA setup\n");
  568. spin_lock_init(&p_hwfn->p_rdma_info->lock);
  569. qed_rdma_init_devinfo(p_hwfn, params);
  570. qed_rdma_init_port(p_hwfn);
  571. qed_rdma_init_events(p_hwfn, params);
  572. rc = qed_rdma_reserve_lkey(p_hwfn);
  573. if (rc)
  574. return rc;
  575. rc = qed_rdma_init_hw(p_hwfn, p_ptt);
  576. if (rc)
  577. return rc;
  578. if (QED_IS_IWARP_PERSONALITY(p_hwfn)) {
  579. rc = qed_iwarp_setup(p_hwfn, p_ptt, params);
  580. if (rc)
  581. return rc;
  582. } else {
  583. rc = qed_roce_setup(p_hwfn);
  584. if (rc)
  585. return rc;
  586. }
  587. return qed_rdma_start_fw(p_hwfn, params, p_ptt);
  588. }
  589. int qed_rdma_stop(void *rdma_cxt)
  590. {
  591. struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
  592. struct rdma_close_func_ramrod_data *p_ramrod;
  593. struct qed_sp_init_data init_data;
  594. struct qed_spq_entry *p_ent;
  595. struct qed_ptt *p_ptt;
  596. u32 ll2_ethertype_en;
  597. int rc = -EBUSY;
  598. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "RDMA stop\n");
  599. p_ptt = qed_ptt_acquire(p_hwfn);
  600. if (!p_ptt) {
  601. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Failed to acquire PTT\n");
  602. return rc;
  603. }
  604. /* Disable RoCE search */
  605. qed_wr(p_hwfn, p_ptt, p_hwfn->rdma_prs_search_reg, 0);
  606. p_hwfn->b_rdma_enabled_in_prs = false;
  607. qed_wr(p_hwfn, p_ptt, PRS_REG_ROCE_DEST_QP_MAX_PF, 0);
  608. ll2_ethertype_en = qed_rd(p_hwfn, p_ptt, PRS_REG_LIGHT_L2_ETHERTYPE_EN);
  609. qed_wr(p_hwfn, p_ptt, PRS_REG_LIGHT_L2_ETHERTYPE_EN,
  610. (ll2_ethertype_en & 0xFFFE));
  611. if (QED_IS_IWARP_PERSONALITY(p_hwfn)) {
  612. rc = qed_iwarp_stop(p_hwfn, p_ptt);
  613. if (rc) {
  614. qed_ptt_release(p_hwfn, p_ptt);
  615. return rc;
  616. }
  617. } else {
  618. qed_roce_stop(p_hwfn);
  619. }
  620. qed_ptt_release(p_hwfn, p_ptt);
  621. /* Get SPQ entry */
  622. memset(&init_data, 0, sizeof(init_data));
  623. init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
  624. init_data.comp_mode = QED_SPQ_MODE_EBLOCK;
  625. /* Stop RoCE */
  626. rc = qed_sp_init_request(p_hwfn, &p_ent, RDMA_RAMROD_FUNC_CLOSE,
  627. p_hwfn->p_rdma_info->proto, &init_data);
  628. if (rc)
  629. goto out;
  630. p_ramrod = &p_ent->ramrod.rdma_close_func;
  631. p_ramrod->num_cnqs = p_hwfn->p_rdma_info->num_cnqs;
  632. p_ramrod->cnq_start_offset = (u8)RESC_START(p_hwfn, QED_RDMA_CNQ_RAM);
  633. rc = qed_spq_post(p_hwfn, p_ent, NULL);
  634. out:
  635. qed_rdma_free(p_hwfn);
  636. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "RDMA stop done, rc = %d\n", rc);
  637. return rc;
  638. }
  639. static int qed_rdma_add_user(void *rdma_cxt,
  640. struct qed_rdma_add_user_out_params *out_params)
  641. {
  642. struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
  643. u32 dpi_start_offset;
  644. u32 returned_id = 0;
  645. int rc;
  646. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Adding User\n");
  647. /* Allocate DPI */
  648. spin_lock_bh(&p_hwfn->p_rdma_info->lock);
  649. rc = qed_rdma_bmap_alloc_id(p_hwfn, &p_hwfn->p_rdma_info->dpi_map,
  650. &returned_id);
  651. spin_unlock_bh(&p_hwfn->p_rdma_info->lock);
  652. out_params->dpi = (u16)returned_id;
  653. /* Calculate the corresponding DPI address */
  654. dpi_start_offset = p_hwfn->dpi_start_offset;
  655. out_params->dpi_addr = (u64)((u8 __iomem *)p_hwfn->doorbells +
  656. dpi_start_offset +
  657. ((out_params->dpi) * p_hwfn->dpi_size));
  658. out_params->dpi_phys_addr = p_hwfn->cdev->db_phys_addr +
  659. dpi_start_offset +
  660. ((out_params->dpi) * p_hwfn->dpi_size);
  661. out_params->dpi_size = p_hwfn->dpi_size;
  662. out_params->wid_count = p_hwfn->wid_count;
  663. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Adding user - done, rc = %d\n", rc);
  664. return rc;
  665. }
  666. static struct qed_rdma_port *qed_rdma_query_port(void *rdma_cxt)
  667. {
  668. struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
  669. struct qed_rdma_port *p_port = p_hwfn->p_rdma_info->port;
  670. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "RDMA Query port\n");
  671. /* Link may have changed */
  672. p_port->port_state = p_hwfn->mcp_info->link_output.link_up ?
  673. QED_RDMA_PORT_UP : QED_RDMA_PORT_DOWN;
  674. p_port->link_speed = p_hwfn->mcp_info->link_output.speed;
  675. p_port->max_msg_size = RDMA_MAX_DATA_SIZE_IN_WQE;
  676. return p_port;
  677. }
  678. static struct qed_rdma_device *qed_rdma_query_device(void *rdma_cxt)
  679. {
  680. struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
  681. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Query device\n");
  682. /* Return struct with device parameters */
  683. return p_hwfn->p_rdma_info->dev;
  684. }
  685. static void qed_rdma_cnq_prod_update(void *rdma_cxt, u8 qz_offset, u16 prod)
  686. {
  687. struct qed_hwfn *p_hwfn;
  688. u16 qz_num;
  689. u32 addr;
  690. p_hwfn = (struct qed_hwfn *)rdma_cxt;
  691. if (qz_offset > p_hwfn->p_rdma_info->max_queue_zones) {
  692. DP_NOTICE(p_hwfn,
  693. "queue zone offset %d is too large (max is %d)\n",
  694. qz_offset, p_hwfn->p_rdma_info->max_queue_zones);
  695. return;
  696. }
  697. qz_num = p_hwfn->p_rdma_info->queue_zone_base + qz_offset;
  698. addr = GTT_BAR0_MAP_REG_USDM_RAM +
  699. USTORM_COMMON_QUEUE_CONS_OFFSET(qz_num);
  700. REG_WR16(p_hwfn, addr, prod);
  701. /* keep prod updates ordered */
  702. wmb();
  703. }
  704. static int qed_fill_rdma_dev_info(struct qed_dev *cdev,
  705. struct qed_dev_rdma_info *info)
  706. {
  707. struct qed_hwfn *p_hwfn = QED_LEADING_HWFN(cdev);
  708. memset(info, 0, sizeof(*info));
  709. info->rdma_type = QED_IS_ROCE_PERSONALITY(p_hwfn) ?
  710. QED_RDMA_TYPE_ROCE : QED_RDMA_TYPE_IWARP;
  711. info->user_dpm_enabled = (p_hwfn->db_bar_no_edpm == 0);
  712. qed_fill_dev_info(cdev, &info->common);
  713. return 0;
  714. }
  715. static int qed_rdma_get_sb_start(struct qed_dev *cdev)
  716. {
  717. int feat_num;
  718. if (cdev->num_hwfns > 1)
  719. feat_num = FEAT_NUM(QED_LEADING_HWFN(cdev), QED_PF_L2_QUE);
  720. else
  721. feat_num = FEAT_NUM(QED_LEADING_HWFN(cdev), QED_PF_L2_QUE) *
  722. cdev->num_hwfns;
  723. return feat_num;
  724. }
  725. static int qed_rdma_get_min_cnq_msix(struct qed_dev *cdev)
  726. {
  727. int n_cnq = FEAT_NUM(QED_LEADING_HWFN(cdev), QED_RDMA_CNQ);
  728. int n_msix = cdev->int_params.rdma_msix_cnt;
  729. return min_t(int, n_cnq, n_msix);
  730. }
  731. static int qed_rdma_set_int(struct qed_dev *cdev, u16 cnt)
  732. {
  733. int limit = 0;
  734. /* Mark the fastpath as free/used */
  735. cdev->int_params.fp_initialized = cnt ? true : false;
  736. if (cdev->int_params.out.int_mode != QED_INT_MODE_MSIX) {
  737. DP_ERR(cdev,
  738. "qed roce supports only MSI-X interrupts (detected %d).\n",
  739. cdev->int_params.out.int_mode);
  740. return -EINVAL;
  741. } else if (cdev->int_params.fp_msix_cnt) {
  742. limit = cdev->int_params.rdma_msix_cnt;
  743. }
  744. if (!limit)
  745. return -ENOMEM;
  746. return min_t(int, cnt, limit);
  747. }
  748. static int qed_rdma_get_int(struct qed_dev *cdev, struct qed_int_info *info)
  749. {
  750. memset(info, 0, sizeof(*info));
  751. if (!cdev->int_params.fp_initialized) {
  752. DP_INFO(cdev,
  753. "Protocol driver requested interrupt information, but its support is not yet configured\n");
  754. return -EINVAL;
  755. }
  756. if (cdev->int_params.out.int_mode == QED_INT_MODE_MSIX) {
  757. int msix_base = cdev->int_params.rdma_msix_base;
  758. info->msix_cnt = cdev->int_params.rdma_msix_cnt;
  759. info->msix = &cdev->int_params.msix_table[msix_base];
  760. DP_VERBOSE(cdev, QED_MSG_RDMA, "msix_cnt = %d msix_base=%d\n",
  761. info->msix_cnt, msix_base);
  762. }
  763. return 0;
  764. }
  765. static int qed_rdma_alloc_pd(void *rdma_cxt, u16 *pd)
  766. {
  767. struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
  768. u32 returned_id;
  769. int rc;
  770. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Alloc PD\n");
  771. /* Allocates an unused protection domain */
  772. spin_lock_bh(&p_hwfn->p_rdma_info->lock);
  773. rc = qed_rdma_bmap_alloc_id(p_hwfn,
  774. &p_hwfn->p_rdma_info->pd_map, &returned_id);
  775. spin_unlock_bh(&p_hwfn->p_rdma_info->lock);
  776. *pd = (u16)returned_id;
  777. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Alloc PD - done, rc = %d\n", rc);
  778. return rc;
  779. }
  780. static void qed_rdma_free_pd(void *rdma_cxt, u16 pd)
  781. {
  782. struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
  783. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "pd = %08x\n", pd);
  784. /* Returns a previously allocated protection domain for reuse */
  785. spin_lock_bh(&p_hwfn->p_rdma_info->lock);
  786. qed_bmap_release_id(p_hwfn, &p_hwfn->p_rdma_info->pd_map, pd);
  787. spin_unlock_bh(&p_hwfn->p_rdma_info->lock);
  788. }
  789. static enum qed_rdma_toggle_bit
  790. qed_rdma_toggle_bit_create_resize_cq(struct qed_hwfn *p_hwfn, u16 icid)
  791. {
  792. struct qed_rdma_info *p_info = p_hwfn->p_rdma_info;
  793. enum qed_rdma_toggle_bit toggle_bit;
  794. u32 bmap_id;
  795. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "icid = %08x\n", icid);
  796. /* the function toggle the bit that is related to a given icid
  797. * and returns the new toggle bit's value
  798. */
  799. bmap_id = icid - qed_cxt_get_proto_cid_start(p_hwfn, p_info->proto);
  800. spin_lock_bh(&p_info->lock);
  801. toggle_bit = !test_and_change_bit(bmap_id,
  802. p_info->toggle_bits.bitmap);
  803. spin_unlock_bh(&p_info->lock);
  804. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "QED_RDMA_TOGGLE_BIT_= %d\n",
  805. toggle_bit);
  806. return toggle_bit;
  807. }
  808. static int qed_rdma_create_cq(void *rdma_cxt,
  809. struct qed_rdma_create_cq_in_params *params,
  810. u16 *icid)
  811. {
  812. struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
  813. struct qed_rdma_info *p_info = p_hwfn->p_rdma_info;
  814. struct rdma_create_cq_ramrod_data *p_ramrod;
  815. enum qed_rdma_toggle_bit toggle_bit;
  816. struct qed_sp_init_data init_data;
  817. struct qed_spq_entry *p_ent;
  818. u32 returned_id, start_cid;
  819. int rc;
  820. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "cq_handle = %08x%08x\n",
  821. params->cq_handle_hi, params->cq_handle_lo);
  822. /* Allocate icid */
  823. spin_lock_bh(&p_info->lock);
  824. rc = qed_rdma_bmap_alloc_id(p_hwfn, &p_info->cq_map, &returned_id);
  825. spin_unlock_bh(&p_info->lock);
  826. if (rc) {
  827. DP_NOTICE(p_hwfn, "Can't create CQ, rc = %d\n", rc);
  828. return rc;
  829. }
  830. start_cid = qed_cxt_get_proto_cid_start(p_hwfn,
  831. p_info->proto);
  832. *icid = returned_id + start_cid;
  833. /* Check if icid requires a page allocation */
  834. rc = qed_cxt_dynamic_ilt_alloc(p_hwfn, QED_ELEM_CXT, *icid);
  835. if (rc)
  836. goto err;
  837. /* Get SPQ entry */
  838. memset(&init_data, 0, sizeof(init_data));
  839. init_data.cid = *icid;
  840. init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
  841. init_data.comp_mode = QED_SPQ_MODE_EBLOCK;
  842. /* Send create CQ ramrod */
  843. rc = qed_sp_init_request(p_hwfn, &p_ent,
  844. RDMA_RAMROD_CREATE_CQ,
  845. p_info->proto, &init_data);
  846. if (rc)
  847. goto err;
  848. p_ramrod = &p_ent->ramrod.rdma_create_cq;
  849. p_ramrod->cq_handle.hi = cpu_to_le32(params->cq_handle_hi);
  850. p_ramrod->cq_handle.lo = cpu_to_le32(params->cq_handle_lo);
  851. p_ramrod->dpi = cpu_to_le16(params->dpi);
  852. p_ramrod->is_two_level_pbl = params->pbl_two_level;
  853. p_ramrod->max_cqes = cpu_to_le32(params->cq_size);
  854. DMA_REGPAIR_LE(p_ramrod->pbl_addr, params->pbl_ptr);
  855. p_ramrod->pbl_num_pages = cpu_to_le16(params->pbl_num_pages);
  856. p_ramrod->cnq_id = (u8)RESC_START(p_hwfn, QED_RDMA_CNQ_RAM) +
  857. params->cnq_id;
  858. p_ramrod->int_timeout = params->int_timeout;
  859. /* toggle the bit for every resize or create cq for a given icid */
  860. toggle_bit = qed_rdma_toggle_bit_create_resize_cq(p_hwfn, *icid);
  861. p_ramrod->toggle_bit = toggle_bit;
  862. rc = qed_spq_post(p_hwfn, p_ent, NULL);
  863. if (rc) {
  864. /* restore toggle bit */
  865. qed_rdma_toggle_bit_create_resize_cq(p_hwfn, *icid);
  866. goto err;
  867. }
  868. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Created CQ, rc = %d\n", rc);
  869. return rc;
  870. err:
  871. /* release allocated icid */
  872. spin_lock_bh(&p_info->lock);
  873. qed_bmap_release_id(p_hwfn, &p_info->cq_map, returned_id);
  874. spin_unlock_bh(&p_info->lock);
  875. DP_NOTICE(p_hwfn, "Create CQ failed, rc = %d\n", rc);
  876. return rc;
  877. }
  878. static int
  879. qed_rdma_destroy_cq(void *rdma_cxt,
  880. struct qed_rdma_destroy_cq_in_params *in_params,
  881. struct qed_rdma_destroy_cq_out_params *out_params)
  882. {
  883. struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
  884. struct rdma_destroy_cq_output_params *p_ramrod_res;
  885. struct rdma_destroy_cq_ramrod_data *p_ramrod;
  886. struct qed_sp_init_data init_data;
  887. struct qed_spq_entry *p_ent;
  888. dma_addr_t ramrod_res_phys;
  889. enum protocol_type proto;
  890. int rc = -ENOMEM;
  891. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "icid = %08x\n", in_params->icid);
  892. p_ramrod_res =
  893. (struct rdma_destroy_cq_output_params *)
  894. dma_alloc_coherent(&p_hwfn->cdev->pdev->dev,
  895. sizeof(struct rdma_destroy_cq_output_params),
  896. &ramrod_res_phys, GFP_KERNEL);
  897. if (!p_ramrod_res) {
  898. DP_NOTICE(p_hwfn,
  899. "qed destroy cq failed: cannot allocate memory (ramrod)\n");
  900. return rc;
  901. }
  902. /* Get SPQ entry */
  903. memset(&init_data, 0, sizeof(init_data));
  904. init_data.cid = in_params->icid;
  905. init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
  906. init_data.comp_mode = QED_SPQ_MODE_EBLOCK;
  907. proto = p_hwfn->p_rdma_info->proto;
  908. /* Send destroy CQ ramrod */
  909. rc = qed_sp_init_request(p_hwfn, &p_ent,
  910. RDMA_RAMROD_DESTROY_CQ,
  911. proto, &init_data);
  912. if (rc)
  913. goto err;
  914. p_ramrod = &p_ent->ramrod.rdma_destroy_cq;
  915. DMA_REGPAIR_LE(p_ramrod->output_params_addr, ramrod_res_phys);
  916. rc = qed_spq_post(p_hwfn, p_ent, NULL);
  917. if (rc)
  918. goto err;
  919. out_params->num_cq_notif = le16_to_cpu(p_ramrod_res->cnq_num);
  920. dma_free_coherent(&p_hwfn->cdev->pdev->dev,
  921. sizeof(struct rdma_destroy_cq_output_params),
  922. p_ramrod_res, ramrod_res_phys);
  923. /* Free icid */
  924. spin_lock_bh(&p_hwfn->p_rdma_info->lock);
  925. qed_bmap_release_id(p_hwfn,
  926. &p_hwfn->p_rdma_info->cq_map,
  927. (in_params->icid -
  928. qed_cxt_get_proto_cid_start(p_hwfn, proto)));
  929. spin_unlock_bh(&p_hwfn->p_rdma_info->lock);
  930. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Destroyed CQ, rc = %d\n", rc);
  931. return rc;
  932. err: dma_free_coherent(&p_hwfn->cdev->pdev->dev,
  933. sizeof(struct rdma_destroy_cq_output_params),
  934. p_ramrod_res, ramrod_res_phys);
  935. return rc;
  936. }
  937. void qed_rdma_set_fw_mac(u16 *p_fw_mac, u8 *p_qed_mac)
  938. {
  939. p_fw_mac[0] = cpu_to_le16((p_qed_mac[0] << 8) + p_qed_mac[1]);
  940. p_fw_mac[1] = cpu_to_le16((p_qed_mac[2] << 8) + p_qed_mac[3]);
  941. p_fw_mac[2] = cpu_to_le16((p_qed_mac[4] << 8) + p_qed_mac[5]);
  942. }
  943. static int qed_rdma_query_qp(void *rdma_cxt,
  944. struct qed_rdma_qp *qp,
  945. struct qed_rdma_query_qp_out_params *out_params)
  946. {
  947. struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
  948. int rc = 0;
  949. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "icid = %08x\n", qp->icid);
  950. /* The following fields are filled in from qp and not FW as they can't
  951. * be modified by FW
  952. */
  953. out_params->mtu = qp->mtu;
  954. out_params->dest_qp = qp->dest_qp;
  955. out_params->incoming_atomic_en = qp->incoming_atomic_en;
  956. out_params->e2e_flow_control_en = qp->e2e_flow_control_en;
  957. out_params->incoming_rdma_read_en = qp->incoming_rdma_read_en;
  958. out_params->incoming_rdma_write_en = qp->incoming_rdma_write_en;
  959. out_params->dgid = qp->dgid;
  960. out_params->flow_label = qp->flow_label;
  961. out_params->hop_limit_ttl = qp->hop_limit_ttl;
  962. out_params->traffic_class_tos = qp->traffic_class_tos;
  963. out_params->timeout = qp->ack_timeout;
  964. out_params->rnr_retry = qp->rnr_retry_cnt;
  965. out_params->retry_cnt = qp->retry_cnt;
  966. out_params->min_rnr_nak_timer = qp->min_rnr_nak_timer;
  967. out_params->pkey_index = 0;
  968. out_params->max_rd_atomic = qp->max_rd_atomic_req;
  969. out_params->max_dest_rd_atomic = qp->max_rd_atomic_resp;
  970. out_params->sqd_async = qp->sqd_async;
  971. if (QED_IS_IWARP_PERSONALITY(p_hwfn))
  972. qed_iwarp_query_qp(qp, out_params);
  973. else
  974. rc = qed_roce_query_qp(p_hwfn, qp, out_params);
  975. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Query QP, rc = %d\n", rc);
  976. return rc;
  977. }
  978. static int qed_rdma_destroy_qp(void *rdma_cxt, struct qed_rdma_qp *qp)
  979. {
  980. struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
  981. int rc = 0;
  982. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "icid = %08x\n", qp->icid);
  983. if (QED_IS_IWARP_PERSONALITY(p_hwfn))
  984. rc = qed_iwarp_destroy_qp(p_hwfn, qp);
  985. else
  986. rc = qed_roce_destroy_qp(p_hwfn, qp);
  987. /* free qp params struct */
  988. kfree(qp);
  989. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "QP destroyed\n");
  990. return rc;
  991. }
  992. static struct qed_rdma_qp *
  993. qed_rdma_create_qp(void *rdma_cxt,
  994. struct qed_rdma_create_qp_in_params *in_params,
  995. struct qed_rdma_create_qp_out_params *out_params)
  996. {
  997. struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
  998. struct qed_rdma_qp *qp;
  999. u8 max_stats_queues;
  1000. int rc;
  1001. if (!rdma_cxt || !in_params || !out_params || !p_hwfn->p_rdma_info) {
  1002. DP_ERR(p_hwfn->cdev,
  1003. "qed roce create qp failed due to NULL entry (rdma_cxt=%p, in=%p, out=%p, roce_info=?\n",
  1004. rdma_cxt, in_params, out_params);
  1005. return NULL;
  1006. }
  1007. DP_VERBOSE(p_hwfn, QED_MSG_RDMA,
  1008. "qed rdma create qp called with qp_handle = %08x%08x\n",
  1009. in_params->qp_handle_hi, in_params->qp_handle_lo);
  1010. /* Some sanity checks... */
  1011. max_stats_queues = p_hwfn->p_rdma_info->dev->max_stats_queues;
  1012. if (in_params->stats_queue >= max_stats_queues) {
  1013. DP_ERR(p_hwfn->cdev,
  1014. "qed rdma create qp failed due to invalid statistics queue %d. maximum is %d\n",
  1015. in_params->stats_queue, max_stats_queues);
  1016. return NULL;
  1017. }
  1018. if (QED_IS_IWARP_PERSONALITY(p_hwfn)) {
  1019. if (in_params->sq_num_pages * sizeof(struct regpair) >
  1020. IWARP_SHARED_QUEUE_PAGE_SQ_PBL_MAX_SIZE) {
  1021. DP_NOTICE(p_hwfn->cdev,
  1022. "Sq num pages: %d exceeds maximum\n",
  1023. in_params->sq_num_pages);
  1024. return NULL;
  1025. }
  1026. if (in_params->rq_num_pages * sizeof(struct regpair) >
  1027. IWARP_SHARED_QUEUE_PAGE_RQ_PBL_MAX_SIZE) {
  1028. DP_NOTICE(p_hwfn->cdev,
  1029. "Rq num pages: %d exceeds maximum\n",
  1030. in_params->rq_num_pages);
  1031. return NULL;
  1032. }
  1033. }
  1034. qp = kzalloc(sizeof(*qp), GFP_KERNEL);
  1035. if (!qp)
  1036. return NULL;
  1037. qp->cur_state = QED_ROCE_QP_STATE_RESET;
  1038. qp->qp_handle.hi = cpu_to_le32(in_params->qp_handle_hi);
  1039. qp->qp_handle.lo = cpu_to_le32(in_params->qp_handle_lo);
  1040. qp->qp_handle_async.hi = cpu_to_le32(in_params->qp_handle_async_hi);
  1041. qp->qp_handle_async.lo = cpu_to_le32(in_params->qp_handle_async_lo);
  1042. qp->use_srq = in_params->use_srq;
  1043. qp->signal_all = in_params->signal_all;
  1044. qp->fmr_and_reserved_lkey = in_params->fmr_and_reserved_lkey;
  1045. qp->pd = in_params->pd;
  1046. qp->dpi = in_params->dpi;
  1047. qp->sq_cq_id = in_params->sq_cq_id;
  1048. qp->sq_num_pages = in_params->sq_num_pages;
  1049. qp->sq_pbl_ptr = in_params->sq_pbl_ptr;
  1050. qp->rq_cq_id = in_params->rq_cq_id;
  1051. qp->rq_num_pages = in_params->rq_num_pages;
  1052. qp->rq_pbl_ptr = in_params->rq_pbl_ptr;
  1053. qp->srq_id = in_params->srq_id;
  1054. qp->req_offloaded = false;
  1055. qp->resp_offloaded = false;
  1056. qp->e2e_flow_control_en = qp->use_srq ? false : true;
  1057. qp->stats_queue = in_params->stats_queue;
  1058. if (QED_IS_IWARP_PERSONALITY(p_hwfn)) {
  1059. rc = qed_iwarp_create_qp(p_hwfn, qp, out_params);
  1060. qp->qpid = qp->icid;
  1061. } else {
  1062. rc = qed_roce_alloc_cid(p_hwfn, &qp->icid);
  1063. qp->qpid = ((0xFF << 16) | qp->icid);
  1064. }
  1065. if (rc) {
  1066. kfree(qp);
  1067. return NULL;
  1068. }
  1069. out_params->icid = qp->icid;
  1070. out_params->qp_id = qp->qpid;
  1071. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Create QP, rc = %d\n", rc);
  1072. return qp;
  1073. }
  1074. static int qed_rdma_modify_qp(void *rdma_cxt,
  1075. struct qed_rdma_qp *qp,
  1076. struct qed_rdma_modify_qp_in_params *params)
  1077. {
  1078. struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
  1079. enum qed_roce_qp_state prev_state;
  1080. int rc = 0;
  1081. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "icid = %08x params->new_state=%d\n",
  1082. qp->icid, params->new_state);
  1083. if (rc) {
  1084. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "rc = %d\n", rc);
  1085. return rc;
  1086. }
  1087. if (GET_FIELD(params->modify_flags,
  1088. QED_RDMA_MODIFY_QP_VALID_RDMA_OPS_EN)) {
  1089. qp->incoming_rdma_read_en = params->incoming_rdma_read_en;
  1090. qp->incoming_rdma_write_en = params->incoming_rdma_write_en;
  1091. qp->incoming_atomic_en = params->incoming_atomic_en;
  1092. }
  1093. /* Update QP structure with the updated values */
  1094. if (GET_FIELD(params->modify_flags, QED_ROCE_MODIFY_QP_VALID_ROCE_MODE))
  1095. qp->roce_mode = params->roce_mode;
  1096. if (GET_FIELD(params->modify_flags, QED_ROCE_MODIFY_QP_VALID_PKEY))
  1097. qp->pkey = params->pkey;
  1098. if (GET_FIELD(params->modify_flags,
  1099. QED_ROCE_MODIFY_QP_VALID_E2E_FLOW_CONTROL_EN))
  1100. qp->e2e_flow_control_en = params->e2e_flow_control_en;
  1101. if (GET_FIELD(params->modify_flags, QED_ROCE_MODIFY_QP_VALID_DEST_QP))
  1102. qp->dest_qp = params->dest_qp;
  1103. if (GET_FIELD(params->modify_flags,
  1104. QED_ROCE_MODIFY_QP_VALID_ADDRESS_VECTOR)) {
  1105. /* Indicates that the following parameters have changed:
  1106. * Traffic class, flow label, hop limit, source GID,
  1107. * destination GID, loopback indicator
  1108. */
  1109. qp->traffic_class_tos = params->traffic_class_tos;
  1110. qp->flow_label = params->flow_label;
  1111. qp->hop_limit_ttl = params->hop_limit_ttl;
  1112. qp->sgid = params->sgid;
  1113. qp->dgid = params->dgid;
  1114. qp->udp_src_port = 0;
  1115. qp->vlan_id = params->vlan_id;
  1116. qp->mtu = params->mtu;
  1117. qp->lb_indication = params->lb_indication;
  1118. memcpy((u8 *)&qp->remote_mac_addr[0],
  1119. (u8 *)&params->remote_mac_addr[0], ETH_ALEN);
  1120. if (params->use_local_mac) {
  1121. memcpy((u8 *)&qp->local_mac_addr[0],
  1122. (u8 *)&params->local_mac_addr[0], ETH_ALEN);
  1123. } else {
  1124. memcpy((u8 *)&qp->local_mac_addr[0],
  1125. (u8 *)&p_hwfn->hw_info.hw_mac_addr, ETH_ALEN);
  1126. }
  1127. }
  1128. if (GET_FIELD(params->modify_flags, QED_ROCE_MODIFY_QP_VALID_RQ_PSN))
  1129. qp->rq_psn = params->rq_psn;
  1130. if (GET_FIELD(params->modify_flags, QED_ROCE_MODIFY_QP_VALID_SQ_PSN))
  1131. qp->sq_psn = params->sq_psn;
  1132. if (GET_FIELD(params->modify_flags,
  1133. QED_RDMA_MODIFY_QP_VALID_MAX_RD_ATOMIC_REQ))
  1134. qp->max_rd_atomic_req = params->max_rd_atomic_req;
  1135. if (GET_FIELD(params->modify_flags,
  1136. QED_RDMA_MODIFY_QP_VALID_MAX_RD_ATOMIC_RESP))
  1137. qp->max_rd_atomic_resp = params->max_rd_atomic_resp;
  1138. if (GET_FIELD(params->modify_flags,
  1139. QED_ROCE_MODIFY_QP_VALID_ACK_TIMEOUT))
  1140. qp->ack_timeout = params->ack_timeout;
  1141. if (GET_FIELD(params->modify_flags, QED_ROCE_MODIFY_QP_VALID_RETRY_CNT))
  1142. qp->retry_cnt = params->retry_cnt;
  1143. if (GET_FIELD(params->modify_flags,
  1144. QED_ROCE_MODIFY_QP_VALID_RNR_RETRY_CNT))
  1145. qp->rnr_retry_cnt = params->rnr_retry_cnt;
  1146. if (GET_FIELD(params->modify_flags,
  1147. QED_ROCE_MODIFY_QP_VALID_MIN_RNR_NAK_TIMER))
  1148. qp->min_rnr_nak_timer = params->min_rnr_nak_timer;
  1149. qp->sqd_async = params->sqd_async;
  1150. prev_state = qp->cur_state;
  1151. if (GET_FIELD(params->modify_flags,
  1152. QED_RDMA_MODIFY_QP_VALID_NEW_STATE)) {
  1153. qp->cur_state = params->new_state;
  1154. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "qp->cur_state=%d\n",
  1155. qp->cur_state);
  1156. }
  1157. if (QED_IS_IWARP_PERSONALITY(p_hwfn)) {
  1158. enum qed_iwarp_qp_state new_state =
  1159. qed_roce2iwarp_state(qp->cur_state);
  1160. rc = qed_iwarp_modify_qp(p_hwfn, qp, new_state, 0);
  1161. } else {
  1162. rc = qed_roce_modify_qp(p_hwfn, qp, prev_state, params);
  1163. }
  1164. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Modify QP, rc = %d\n", rc);
  1165. return rc;
  1166. }
  1167. static int
  1168. qed_rdma_register_tid(void *rdma_cxt,
  1169. struct qed_rdma_register_tid_in_params *params)
  1170. {
  1171. struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
  1172. struct rdma_register_tid_ramrod_data *p_ramrod;
  1173. struct qed_sp_init_data init_data;
  1174. struct qed_spq_entry *p_ent;
  1175. enum rdma_tid_type tid_type;
  1176. u8 fw_return_code;
  1177. int rc;
  1178. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "itid = %08x\n", params->itid);
  1179. /* Get SPQ entry */
  1180. memset(&init_data, 0, sizeof(init_data));
  1181. init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
  1182. init_data.comp_mode = QED_SPQ_MODE_EBLOCK;
  1183. rc = qed_sp_init_request(p_hwfn, &p_ent, RDMA_RAMROD_REGISTER_MR,
  1184. p_hwfn->p_rdma_info->proto, &init_data);
  1185. if (rc) {
  1186. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "rc = %d\n", rc);
  1187. return rc;
  1188. }
  1189. if (p_hwfn->p_rdma_info->last_tid < params->itid)
  1190. p_hwfn->p_rdma_info->last_tid = params->itid;
  1191. p_ramrod = &p_ent->ramrod.rdma_register_tid;
  1192. p_ramrod->flags = 0;
  1193. SET_FIELD(p_ramrod->flags,
  1194. RDMA_REGISTER_TID_RAMROD_DATA_TWO_LEVEL_PBL,
  1195. params->pbl_two_level);
  1196. SET_FIELD(p_ramrod->flags,
  1197. RDMA_REGISTER_TID_RAMROD_DATA_ZERO_BASED, params->zbva);
  1198. SET_FIELD(p_ramrod->flags,
  1199. RDMA_REGISTER_TID_RAMROD_DATA_PHY_MR, params->phy_mr);
  1200. /* Don't initialize D/C field, as it may override other bits. */
  1201. if (!(params->tid_type == QED_RDMA_TID_FMR) && !(params->dma_mr))
  1202. SET_FIELD(p_ramrod->flags,
  1203. RDMA_REGISTER_TID_RAMROD_DATA_PAGE_SIZE_LOG,
  1204. params->page_size_log - 12);
  1205. SET_FIELD(p_ramrod->flags,
  1206. RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_READ,
  1207. params->remote_read);
  1208. SET_FIELD(p_ramrod->flags,
  1209. RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_WRITE,
  1210. params->remote_write);
  1211. SET_FIELD(p_ramrod->flags,
  1212. RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_ATOMIC,
  1213. params->remote_atomic);
  1214. SET_FIELD(p_ramrod->flags,
  1215. RDMA_REGISTER_TID_RAMROD_DATA_LOCAL_WRITE,
  1216. params->local_write);
  1217. SET_FIELD(p_ramrod->flags,
  1218. RDMA_REGISTER_TID_RAMROD_DATA_LOCAL_READ, params->local_read);
  1219. SET_FIELD(p_ramrod->flags,
  1220. RDMA_REGISTER_TID_RAMROD_DATA_ENABLE_MW_BIND,
  1221. params->mw_bind);
  1222. SET_FIELD(p_ramrod->flags1,
  1223. RDMA_REGISTER_TID_RAMROD_DATA_PBL_PAGE_SIZE_LOG,
  1224. params->pbl_page_size_log - 12);
  1225. SET_FIELD(p_ramrod->flags2,
  1226. RDMA_REGISTER_TID_RAMROD_DATA_DMA_MR, params->dma_mr);
  1227. switch (params->tid_type) {
  1228. case QED_RDMA_TID_REGISTERED_MR:
  1229. tid_type = RDMA_TID_REGISTERED_MR;
  1230. break;
  1231. case QED_RDMA_TID_FMR:
  1232. tid_type = RDMA_TID_FMR;
  1233. break;
  1234. case QED_RDMA_TID_MW:
  1235. tid_type = RDMA_TID_MW;
  1236. break;
  1237. default:
  1238. rc = -EINVAL;
  1239. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "rc = %d\n", rc);
  1240. return rc;
  1241. }
  1242. SET_FIELD(p_ramrod->flags1,
  1243. RDMA_REGISTER_TID_RAMROD_DATA_TID_TYPE, tid_type);
  1244. p_ramrod->itid = cpu_to_le32(params->itid);
  1245. p_ramrod->key = params->key;
  1246. p_ramrod->pd = cpu_to_le16(params->pd);
  1247. p_ramrod->length_hi = (u8)(params->length >> 32);
  1248. p_ramrod->length_lo = DMA_LO_LE(params->length);
  1249. if (params->zbva) {
  1250. /* Lower 32 bits of the registered MR address.
  1251. * In case of zero based MR, will hold FBO
  1252. */
  1253. p_ramrod->va.hi = 0;
  1254. p_ramrod->va.lo = cpu_to_le32(params->fbo);
  1255. } else {
  1256. DMA_REGPAIR_LE(p_ramrod->va, params->vaddr);
  1257. }
  1258. DMA_REGPAIR_LE(p_ramrod->pbl_base, params->pbl_ptr);
  1259. /* DIF */
  1260. if (params->dif_enabled) {
  1261. SET_FIELD(p_ramrod->flags2,
  1262. RDMA_REGISTER_TID_RAMROD_DATA_DIF_ON_HOST_FLG, 1);
  1263. DMA_REGPAIR_LE(p_ramrod->dif_error_addr,
  1264. params->dif_error_addr);
  1265. }
  1266. rc = qed_spq_post(p_hwfn, p_ent, &fw_return_code);
  1267. if (rc)
  1268. return rc;
  1269. if (fw_return_code != RDMA_RETURN_OK) {
  1270. DP_NOTICE(p_hwfn, "fw_return_code = %d\n", fw_return_code);
  1271. return -EINVAL;
  1272. }
  1273. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Register TID, rc = %d\n", rc);
  1274. return rc;
  1275. }
  1276. static int qed_rdma_deregister_tid(void *rdma_cxt, u32 itid)
  1277. {
  1278. struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
  1279. struct rdma_deregister_tid_ramrod_data *p_ramrod;
  1280. struct qed_sp_init_data init_data;
  1281. struct qed_spq_entry *p_ent;
  1282. struct qed_ptt *p_ptt;
  1283. u8 fw_return_code;
  1284. int rc;
  1285. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "itid = %08x\n", itid);
  1286. /* Get SPQ entry */
  1287. memset(&init_data, 0, sizeof(init_data));
  1288. init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
  1289. init_data.comp_mode = QED_SPQ_MODE_EBLOCK;
  1290. rc = qed_sp_init_request(p_hwfn, &p_ent, RDMA_RAMROD_DEREGISTER_MR,
  1291. p_hwfn->p_rdma_info->proto, &init_data);
  1292. if (rc) {
  1293. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "rc = %d\n", rc);
  1294. return rc;
  1295. }
  1296. p_ramrod = &p_ent->ramrod.rdma_deregister_tid;
  1297. p_ramrod->itid = cpu_to_le32(itid);
  1298. rc = qed_spq_post(p_hwfn, p_ent, &fw_return_code);
  1299. if (rc) {
  1300. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "rc = %d\n", rc);
  1301. return rc;
  1302. }
  1303. if (fw_return_code == RDMA_RETURN_DEREGISTER_MR_BAD_STATE_ERR) {
  1304. DP_NOTICE(p_hwfn, "fw_return_code = %d\n", fw_return_code);
  1305. return -EINVAL;
  1306. } else if (fw_return_code == RDMA_RETURN_NIG_DRAIN_REQ) {
  1307. /* Bit indicating that the TID is in use and a nig drain is
  1308. * required before sending the ramrod again
  1309. */
  1310. p_ptt = qed_ptt_acquire(p_hwfn);
  1311. if (!p_ptt) {
  1312. rc = -EBUSY;
  1313. DP_VERBOSE(p_hwfn, QED_MSG_RDMA,
  1314. "Failed to acquire PTT\n");
  1315. return rc;
  1316. }
  1317. rc = qed_mcp_drain(p_hwfn, p_ptt);
  1318. if (rc) {
  1319. qed_ptt_release(p_hwfn, p_ptt);
  1320. DP_VERBOSE(p_hwfn, QED_MSG_RDMA,
  1321. "Drain failed\n");
  1322. return rc;
  1323. }
  1324. qed_ptt_release(p_hwfn, p_ptt);
  1325. /* Resend the ramrod */
  1326. rc = qed_sp_init_request(p_hwfn, &p_ent,
  1327. RDMA_RAMROD_DEREGISTER_MR,
  1328. p_hwfn->p_rdma_info->proto,
  1329. &init_data);
  1330. if (rc) {
  1331. DP_VERBOSE(p_hwfn, QED_MSG_RDMA,
  1332. "Failed to init sp-element\n");
  1333. return rc;
  1334. }
  1335. rc = qed_spq_post(p_hwfn, p_ent, &fw_return_code);
  1336. if (rc) {
  1337. DP_VERBOSE(p_hwfn, QED_MSG_RDMA,
  1338. "Ramrod failed\n");
  1339. return rc;
  1340. }
  1341. if (fw_return_code != RDMA_RETURN_OK) {
  1342. DP_NOTICE(p_hwfn, "fw_return_code = %d\n",
  1343. fw_return_code);
  1344. return rc;
  1345. }
  1346. }
  1347. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "De-registered TID, rc = %d\n", rc);
  1348. return rc;
  1349. }
  1350. static void *qed_rdma_get_rdma_ctx(struct qed_dev *cdev)
  1351. {
  1352. return QED_LEADING_HWFN(cdev);
  1353. }
  1354. static int qed_rdma_modify_srq(void *rdma_cxt,
  1355. struct qed_rdma_modify_srq_in_params *in_params)
  1356. {
  1357. struct rdma_srq_modify_ramrod_data *p_ramrod;
  1358. struct qed_sp_init_data init_data = {};
  1359. struct qed_hwfn *p_hwfn = rdma_cxt;
  1360. struct qed_spq_entry *p_ent;
  1361. u16 opaque_fid;
  1362. int rc;
  1363. init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
  1364. init_data.comp_mode = QED_SPQ_MODE_EBLOCK;
  1365. rc = qed_sp_init_request(p_hwfn, &p_ent,
  1366. RDMA_RAMROD_MODIFY_SRQ,
  1367. p_hwfn->p_rdma_info->proto, &init_data);
  1368. if (rc)
  1369. return rc;
  1370. p_ramrod = &p_ent->ramrod.rdma_modify_srq;
  1371. p_ramrod->srq_id.srq_idx = cpu_to_le16(in_params->srq_id);
  1372. opaque_fid = p_hwfn->hw_info.opaque_fid;
  1373. p_ramrod->srq_id.opaque_fid = cpu_to_le16(opaque_fid);
  1374. p_ramrod->wqe_limit = cpu_to_le32(in_params->wqe_limit);
  1375. rc = qed_spq_post(p_hwfn, p_ent, NULL);
  1376. if (rc)
  1377. return rc;
  1378. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "modified SRQ id = %x",
  1379. in_params->srq_id);
  1380. return rc;
  1381. }
  1382. static int
  1383. qed_rdma_destroy_srq(void *rdma_cxt,
  1384. struct qed_rdma_destroy_srq_in_params *in_params)
  1385. {
  1386. struct rdma_srq_destroy_ramrod_data *p_ramrod;
  1387. struct qed_sp_init_data init_data = {};
  1388. struct qed_hwfn *p_hwfn = rdma_cxt;
  1389. struct qed_spq_entry *p_ent;
  1390. struct qed_bmap *bmap;
  1391. u16 opaque_fid;
  1392. int rc;
  1393. opaque_fid = p_hwfn->hw_info.opaque_fid;
  1394. init_data.opaque_fid = opaque_fid;
  1395. init_data.comp_mode = QED_SPQ_MODE_EBLOCK;
  1396. rc = qed_sp_init_request(p_hwfn, &p_ent,
  1397. RDMA_RAMROD_DESTROY_SRQ,
  1398. p_hwfn->p_rdma_info->proto, &init_data);
  1399. if (rc)
  1400. return rc;
  1401. p_ramrod = &p_ent->ramrod.rdma_destroy_srq;
  1402. p_ramrod->srq_id.srq_idx = cpu_to_le16(in_params->srq_id);
  1403. p_ramrod->srq_id.opaque_fid = cpu_to_le16(opaque_fid);
  1404. rc = qed_spq_post(p_hwfn, p_ent, NULL);
  1405. if (rc)
  1406. return rc;
  1407. bmap = &p_hwfn->p_rdma_info->srq_map;
  1408. spin_lock_bh(&p_hwfn->p_rdma_info->lock);
  1409. qed_bmap_release_id(p_hwfn, bmap, in_params->srq_id);
  1410. spin_unlock_bh(&p_hwfn->p_rdma_info->lock);
  1411. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "SRQ destroyed Id = %x",
  1412. in_params->srq_id);
  1413. return rc;
  1414. }
  1415. static int
  1416. qed_rdma_create_srq(void *rdma_cxt,
  1417. struct qed_rdma_create_srq_in_params *in_params,
  1418. struct qed_rdma_create_srq_out_params *out_params)
  1419. {
  1420. struct rdma_srq_create_ramrod_data *p_ramrod;
  1421. struct qed_sp_init_data init_data = {};
  1422. struct qed_hwfn *p_hwfn = rdma_cxt;
  1423. enum qed_cxt_elem_type elem_type;
  1424. struct qed_spq_entry *p_ent;
  1425. u16 opaque_fid, srq_id;
  1426. struct qed_bmap *bmap;
  1427. u32 returned_id;
  1428. int rc;
  1429. bmap = &p_hwfn->p_rdma_info->srq_map;
  1430. spin_lock_bh(&p_hwfn->p_rdma_info->lock);
  1431. rc = qed_rdma_bmap_alloc_id(p_hwfn, bmap, &returned_id);
  1432. spin_unlock_bh(&p_hwfn->p_rdma_info->lock);
  1433. if (rc) {
  1434. DP_NOTICE(p_hwfn, "failed to allocate srq id\n");
  1435. return rc;
  1436. }
  1437. elem_type = QED_ELEM_SRQ;
  1438. rc = qed_cxt_dynamic_ilt_alloc(p_hwfn, elem_type, returned_id);
  1439. if (rc)
  1440. goto err;
  1441. /* returned id is no greater than u16 */
  1442. srq_id = (u16)returned_id;
  1443. opaque_fid = p_hwfn->hw_info.opaque_fid;
  1444. opaque_fid = p_hwfn->hw_info.opaque_fid;
  1445. init_data.opaque_fid = opaque_fid;
  1446. init_data.comp_mode = QED_SPQ_MODE_EBLOCK;
  1447. rc = qed_sp_init_request(p_hwfn, &p_ent,
  1448. RDMA_RAMROD_CREATE_SRQ,
  1449. p_hwfn->p_rdma_info->proto, &init_data);
  1450. if (rc)
  1451. goto err;
  1452. p_ramrod = &p_ent->ramrod.rdma_create_srq;
  1453. DMA_REGPAIR_LE(p_ramrod->pbl_base_addr, in_params->pbl_base_addr);
  1454. p_ramrod->pages_in_srq_pbl = cpu_to_le16(in_params->num_pages);
  1455. p_ramrod->pd_id = cpu_to_le16(in_params->pd_id);
  1456. p_ramrod->srq_id.srq_idx = cpu_to_le16(srq_id);
  1457. p_ramrod->srq_id.opaque_fid = cpu_to_le16(opaque_fid);
  1458. p_ramrod->page_size = cpu_to_le16(in_params->page_size);
  1459. DMA_REGPAIR_LE(p_ramrod->producers_addr, in_params->prod_pair_addr);
  1460. rc = qed_spq_post(p_hwfn, p_ent, NULL);
  1461. if (rc)
  1462. goto err;
  1463. out_params->srq_id = srq_id;
  1464. DP_VERBOSE(p_hwfn, QED_MSG_RDMA,
  1465. "SRQ created Id = %x\n", out_params->srq_id);
  1466. return rc;
  1467. err:
  1468. spin_lock_bh(&p_hwfn->p_rdma_info->lock);
  1469. qed_bmap_release_id(p_hwfn, bmap, returned_id);
  1470. spin_unlock_bh(&p_hwfn->p_rdma_info->lock);
  1471. return rc;
  1472. }
  1473. bool qed_rdma_allocated_qps(struct qed_hwfn *p_hwfn)
  1474. {
  1475. bool result;
  1476. /* if rdma info has not been allocated, naturally there are no qps */
  1477. if (!p_hwfn->p_rdma_info)
  1478. return false;
  1479. spin_lock_bh(&p_hwfn->p_rdma_info->lock);
  1480. if (!p_hwfn->p_rdma_info->cid_map.bitmap)
  1481. result = false;
  1482. else
  1483. result = !qed_bmap_is_empty(&p_hwfn->p_rdma_info->cid_map);
  1484. spin_unlock_bh(&p_hwfn->p_rdma_info->lock);
  1485. return result;
  1486. }
  1487. void qed_rdma_dpm_conf(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  1488. {
  1489. u32 val;
  1490. val = (p_hwfn->dcbx_no_edpm || p_hwfn->db_bar_no_edpm) ? 0 : 1;
  1491. qed_wr(p_hwfn, p_ptt, DORQ_REG_PF_DPM_ENABLE, val);
  1492. DP_VERBOSE(p_hwfn, (QED_MSG_DCB | QED_MSG_RDMA),
  1493. "Changing DPM_EN state to %d (DCBX=%d, DB_BAR=%d)\n",
  1494. val, p_hwfn->dcbx_no_edpm, p_hwfn->db_bar_no_edpm);
  1495. }
  1496. void qed_rdma_dpm_bar(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  1497. {
  1498. p_hwfn->db_bar_no_edpm = true;
  1499. qed_rdma_dpm_conf(p_hwfn, p_ptt);
  1500. }
  1501. static int qed_rdma_start(void *rdma_cxt,
  1502. struct qed_rdma_start_in_params *params)
  1503. {
  1504. struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
  1505. struct qed_ptt *p_ptt;
  1506. int rc = -EBUSY;
  1507. DP_VERBOSE(p_hwfn, QED_MSG_RDMA,
  1508. "desired_cnq = %08x\n", params->desired_cnq);
  1509. p_ptt = qed_ptt_acquire(p_hwfn);
  1510. if (!p_ptt)
  1511. goto err;
  1512. rc = qed_rdma_alloc(p_hwfn, p_ptt, params);
  1513. if (rc)
  1514. goto err1;
  1515. rc = qed_rdma_setup(p_hwfn, p_ptt, params);
  1516. if (rc)
  1517. goto err2;
  1518. qed_ptt_release(p_hwfn, p_ptt);
  1519. return rc;
  1520. err2:
  1521. qed_rdma_free(p_hwfn);
  1522. err1:
  1523. qed_ptt_release(p_hwfn, p_ptt);
  1524. err:
  1525. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "RDMA start - error, rc = %d\n", rc);
  1526. return rc;
  1527. }
  1528. static int qed_rdma_init(struct qed_dev *cdev,
  1529. struct qed_rdma_start_in_params *params)
  1530. {
  1531. return qed_rdma_start(QED_LEADING_HWFN(cdev), params);
  1532. }
  1533. static void qed_rdma_remove_user(void *rdma_cxt, u16 dpi)
  1534. {
  1535. struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
  1536. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "dpi = %08x\n", dpi);
  1537. spin_lock_bh(&p_hwfn->p_rdma_info->lock);
  1538. qed_bmap_release_id(p_hwfn, &p_hwfn->p_rdma_info->dpi_map, dpi);
  1539. spin_unlock_bh(&p_hwfn->p_rdma_info->lock);
  1540. }
  1541. static int qed_roce_ll2_set_mac_filter(struct qed_dev *cdev,
  1542. u8 *old_mac_address,
  1543. u8 *new_mac_address)
  1544. {
  1545. struct qed_hwfn *p_hwfn = QED_LEADING_HWFN(cdev);
  1546. struct qed_ptt *p_ptt;
  1547. int rc = 0;
  1548. p_ptt = qed_ptt_acquire(p_hwfn);
  1549. if (!p_ptt) {
  1550. DP_ERR(cdev,
  1551. "qed roce ll2 mac filter set: failed to acquire PTT\n");
  1552. return -EINVAL;
  1553. }
  1554. if (old_mac_address)
  1555. qed_llh_remove_mac_filter(p_hwfn, p_ptt, old_mac_address);
  1556. if (new_mac_address)
  1557. rc = qed_llh_add_mac_filter(p_hwfn, p_ptt, new_mac_address);
  1558. qed_ptt_release(p_hwfn, p_ptt);
  1559. if (rc)
  1560. DP_ERR(cdev,
  1561. "qed roce ll2 mac filter set: failed to add MAC filter\n");
  1562. return rc;
  1563. }
  1564. static const struct qed_rdma_ops qed_rdma_ops_pass = {
  1565. .common = &qed_common_ops_pass,
  1566. .fill_dev_info = &qed_fill_rdma_dev_info,
  1567. .rdma_get_rdma_ctx = &qed_rdma_get_rdma_ctx,
  1568. .rdma_init = &qed_rdma_init,
  1569. .rdma_add_user = &qed_rdma_add_user,
  1570. .rdma_remove_user = &qed_rdma_remove_user,
  1571. .rdma_stop = &qed_rdma_stop,
  1572. .rdma_query_port = &qed_rdma_query_port,
  1573. .rdma_query_device = &qed_rdma_query_device,
  1574. .rdma_get_start_sb = &qed_rdma_get_sb_start,
  1575. .rdma_get_rdma_int = &qed_rdma_get_int,
  1576. .rdma_set_rdma_int = &qed_rdma_set_int,
  1577. .rdma_get_min_cnq_msix = &qed_rdma_get_min_cnq_msix,
  1578. .rdma_cnq_prod_update = &qed_rdma_cnq_prod_update,
  1579. .rdma_alloc_pd = &qed_rdma_alloc_pd,
  1580. .rdma_dealloc_pd = &qed_rdma_free_pd,
  1581. .rdma_create_cq = &qed_rdma_create_cq,
  1582. .rdma_destroy_cq = &qed_rdma_destroy_cq,
  1583. .rdma_create_qp = &qed_rdma_create_qp,
  1584. .rdma_modify_qp = &qed_rdma_modify_qp,
  1585. .rdma_query_qp = &qed_rdma_query_qp,
  1586. .rdma_destroy_qp = &qed_rdma_destroy_qp,
  1587. .rdma_alloc_tid = &qed_rdma_alloc_tid,
  1588. .rdma_free_tid = &qed_rdma_free_tid,
  1589. .rdma_register_tid = &qed_rdma_register_tid,
  1590. .rdma_deregister_tid = &qed_rdma_deregister_tid,
  1591. .rdma_create_srq = &qed_rdma_create_srq,
  1592. .rdma_modify_srq = &qed_rdma_modify_srq,
  1593. .rdma_destroy_srq = &qed_rdma_destroy_srq,
  1594. .ll2_acquire_connection = &qed_ll2_acquire_connection,
  1595. .ll2_establish_connection = &qed_ll2_establish_connection,
  1596. .ll2_terminate_connection = &qed_ll2_terminate_connection,
  1597. .ll2_release_connection = &qed_ll2_release_connection,
  1598. .ll2_post_rx_buffer = &qed_ll2_post_rx_buffer,
  1599. .ll2_prepare_tx_packet = &qed_ll2_prepare_tx_packet,
  1600. .ll2_set_fragment_of_tx_packet = &qed_ll2_set_fragment_of_tx_packet,
  1601. .ll2_set_mac_filter = &qed_roce_ll2_set_mac_filter,
  1602. .ll2_get_stats = &qed_ll2_get_stats,
  1603. .iwarp_connect = &qed_iwarp_connect,
  1604. .iwarp_create_listen = &qed_iwarp_create_listen,
  1605. .iwarp_destroy_listen = &qed_iwarp_destroy_listen,
  1606. .iwarp_accept = &qed_iwarp_accept,
  1607. .iwarp_reject = &qed_iwarp_reject,
  1608. .iwarp_send_rtr = &qed_iwarp_send_rtr,
  1609. };
  1610. const struct qed_rdma_ops *qed_get_rdma_ops(void)
  1611. {
  1612. return &qed_rdma_ops_pass;
  1613. }
  1614. EXPORT_SYMBOL(qed_get_rdma_ops);