qed_mcp.c 84 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140
  1. /* QLogic qed NIC Driver
  2. * Copyright (c) 2015-2017 QLogic Corporation
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and /or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/types.h>
  33. #include <asm/byteorder.h>
  34. #include <linux/delay.h>
  35. #include <linux/errno.h>
  36. #include <linux/kernel.h>
  37. #include <linux/slab.h>
  38. #include <linux/spinlock.h>
  39. #include <linux/string.h>
  40. #include <linux/etherdevice.h>
  41. #include "qed.h"
  42. #include "qed_cxt.h"
  43. #include "qed_dcbx.h"
  44. #include "qed_hsi.h"
  45. #include "qed_hw.h"
  46. #include "qed_mcp.h"
  47. #include "qed_reg_addr.h"
  48. #include "qed_sriov.h"
  49. #define CHIP_MCP_RESP_ITER_US 10
  50. #define QED_DRV_MB_MAX_RETRIES (500 * 1000) /* Account for 5 sec */
  51. #define QED_MCP_RESET_RETRIES (50 * 1000) /* Account for 500 msec */
  52. #define DRV_INNER_WR(_p_hwfn, _p_ptt, _ptr, _offset, _val) \
  53. qed_wr(_p_hwfn, _p_ptt, (_p_hwfn->mcp_info->_ptr + _offset), \
  54. _val)
  55. #define DRV_INNER_RD(_p_hwfn, _p_ptt, _ptr, _offset) \
  56. qed_rd(_p_hwfn, _p_ptt, (_p_hwfn->mcp_info->_ptr + _offset))
  57. #define DRV_MB_WR(_p_hwfn, _p_ptt, _field, _val) \
  58. DRV_INNER_WR(p_hwfn, _p_ptt, drv_mb_addr, \
  59. offsetof(struct public_drv_mb, _field), _val)
  60. #define DRV_MB_RD(_p_hwfn, _p_ptt, _field) \
  61. DRV_INNER_RD(_p_hwfn, _p_ptt, drv_mb_addr, \
  62. offsetof(struct public_drv_mb, _field))
  63. #define PDA_COMP (((FW_MAJOR_VERSION) + (FW_MINOR_VERSION << 8)) << \
  64. DRV_ID_PDA_COMP_VER_SHIFT)
  65. #define MCP_BYTES_PER_MBIT_SHIFT 17
  66. bool qed_mcp_is_init(struct qed_hwfn *p_hwfn)
  67. {
  68. if (!p_hwfn->mcp_info || !p_hwfn->mcp_info->public_base)
  69. return false;
  70. return true;
  71. }
  72. void qed_mcp_cmd_port_init(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  73. {
  74. u32 addr = SECTION_OFFSIZE_ADDR(p_hwfn->mcp_info->public_base,
  75. PUBLIC_PORT);
  76. u32 mfw_mb_offsize = qed_rd(p_hwfn, p_ptt, addr);
  77. p_hwfn->mcp_info->port_addr = SECTION_ADDR(mfw_mb_offsize,
  78. MFW_PORT(p_hwfn));
  79. DP_VERBOSE(p_hwfn, QED_MSG_SP,
  80. "port_addr = 0x%x, port_id 0x%02x\n",
  81. p_hwfn->mcp_info->port_addr, MFW_PORT(p_hwfn));
  82. }
  83. void qed_mcp_read_mb(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  84. {
  85. u32 length = MFW_DRV_MSG_MAX_DWORDS(p_hwfn->mcp_info->mfw_mb_length);
  86. u32 tmp, i;
  87. if (!p_hwfn->mcp_info->public_base)
  88. return;
  89. for (i = 0; i < length; i++) {
  90. tmp = qed_rd(p_hwfn, p_ptt,
  91. p_hwfn->mcp_info->mfw_mb_addr +
  92. (i << 2) + sizeof(u32));
  93. /* The MB data is actually BE; Need to force it to cpu */
  94. ((u32 *)p_hwfn->mcp_info->mfw_mb_cur)[i] =
  95. be32_to_cpu((__force __be32)tmp);
  96. }
  97. }
  98. struct qed_mcp_cmd_elem {
  99. struct list_head list;
  100. struct qed_mcp_mb_params *p_mb_params;
  101. u16 expected_seq_num;
  102. bool b_is_completed;
  103. };
  104. /* Must be called while cmd_lock is acquired */
  105. static struct qed_mcp_cmd_elem *
  106. qed_mcp_cmd_add_elem(struct qed_hwfn *p_hwfn,
  107. struct qed_mcp_mb_params *p_mb_params,
  108. u16 expected_seq_num)
  109. {
  110. struct qed_mcp_cmd_elem *p_cmd_elem = NULL;
  111. p_cmd_elem = kzalloc(sizeof(*p_cmd_elem), GFP_ATOMIC);
  112. if (!p_cmd_elem)
  113. goto out;
  114. p_cmd_elem->p_mb_params = p_mb_params;
  115. p_cmd_elem->expected_seq_num = expected_seq_num;
  116. list_add(&p_cmd_elem->list, &p_hwfn->mcp_info->cmd_list);
  117. out:
  118. return p_cmd_elem;
  119. }
  120. /* Must be called while cmd_lock is acquired */
  121. static void qed_mcp_cmd_del_elem(struct qed_hwfn *p_hwfn,
  122. struct qed_mcp_cmd_elem *p_cmd_elem)
  123. {
  124. list_del(&p_cmd_elem->list);
  125. kfree(p_cmd_elem);
  126. }
  127. /* Must be called while cmd_lock is acquired */
  128. static struct qed_mcp_cmd_elem *qed_mcp_cmd_get_elem(struct qed_hwfn *p_hwfn,
  129. u16 seq_num)
  130. {
  131. struct qed_mcp_cmd_elem *p_cmd_elem = NULL;
  132. list_for_each_entry(p_cmd_elem, &p_hwfn->mcp_info->cmd_list, list) {
  133. if (p_cmd_elem->expected_seq_num == seq_num)
  134. return p_cmd_elem;
  135. }
  136. return NULL;
  137. }
  138. int qed_mcp_free(struct qed_hwfn *p_hwfn)
  139. {
  140. if (p_hwfn->mcp_info) {
  141. struct qed_mcp_cmd_elem *p_cmd_elem, *p_tmp;
  142. kfree(p_hwfn->mcp_info->mfw_mb_cur);
  143. kfree(p_hwfn->mcp_info->mfw_mb_shadow);
  144. spin_lock_bh(&p_hwfn->mcp_info->cmd_lock);
  145. list_for_each_entry_safe(p_cmd_elem,
  146. p_tmp,
  147. &p_hwfn->mcp_info->cmd_list, list) {
  148. qed_mcp_cmd_del_elem(p_hwfn, p_cmd_elem);
  149. }
  150. spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
  151. }
  152. kfree(p_hwfn->mcp_info);
  153. p_hwfn->mcp_info = NULL;
  154. return 0;
  155. }
  156. static int qed_load_mcp_offsets(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  157. {
  158. struct qed_mcp_info *p_info = p_hwfn->mcp_info;
  159. u32 drv_mb_offsize, mfw_mb_offsize;
  160. u32 mcp_pf_id = MCP_PF_ID(p_hwfn);
  161. p_info->public_base = qed_rd(p_hwfn, p_ptt, MISC_REG_SHARED_MEM_ADDR);
  162. if (!p_info->public_base)
  163. return 0;
  164. p_info->public_base |= GRCBASE_MCP;
  165. /* Calculate the driver and MFW mailbox address */
  166. drv_mb_offsize = qed_rd(p_hwfn, p_ptt,
  167. SECTION_OFFSIZE_ADDR(p_info->public_base,
  168. PUBLIC_DRV_MB));
  169. p_info->drv_mb_addr = SECTION_ADDR(drv_mb_offsize, mcp_pf_id);
  170. DP_VERBOSE(p_hwfn, QED_MSG_SP,
  171. "drv_mb_offsiz = 0x%x, drv_mb_addr = 0x%x mcp_pf_id = 0x%x\n",
  172. drv_mb_offsize, p_info->drv_mb_addr, mcp_pf_id);
  173. /* Set the MFW MB address */
  174. mfw_mb_offsize = qed_rd(p_hwfn, p_ptt,
  175. SECTION_OFFSIZE_ADDR(p_info->public_base,
  176. PUBLIC_MFW_MB));
  177. p_info->mfw_mb_addr = SECTION_ADDR(mfw_mb_offsize, mcp_pf_id);
  178. p_info->mfw_mb_length = (u16)qed_rd(p_hwfn, p_ptt, p_info->mfw_mb_addr);
  179. /* Get the current driver mailbox sequence before sending
  180. * the first command
  181. */
  182. p_info->drv_mb_seq = DRV_MB_RD(p_hwfn, p_ptt, drv_mb_header) &
  183. DRV_MSG_SEQ_NUMBER_MASK;
  184. /* Get current FW pulse sequence */
  185. p_info->drv_pulse_seq = DRV_MB_RD(p_hwfn, p_ptt, drv_pulse_mb) &
  186. DRV_PULSE_SEQ_MASK;
  187. p_info->mcp_hist = qed_rd(p_hwfn, p_ptt, MISCS_REG_GENERIC_POR_0);
  188. return 0;
  189. }
  190. int qed_mcp_cmd_init(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  191. {
  192. struct qed_mcp_info *p_info;
  193. u32 size;
  194. /* Allocate mcp_info structure */
  195. p_hwfn->mcp_info = kzalloc(sizeof(*p_hwfn->mcp_info), GFP_KERNEL);
  196. if (!p_hwfn->mcp_info)
  197. goto err;
  198. p_info = p_hwfn->mcp_info;
  199. /* Initialize the MFW spinlock */
  200. spin_lock_init(&p_info->cmd_lock);
  201. spin_lock_init(&p_info->link_lock);
  202. INIT_LIST_HEAD(&p_info->cmd_list);
  203. if (qed_load_mcp_offsets(p_hwfn, p_ptt) != 0) {
  204. DP_NOTICE(p_hwfn, "MCP is not initialized\n");
  205. /* Do not free mcp_info here, since public_base indicate that
  206. * the MCP is not initialized
  207. */
  208. return 0;
  209. }
  210. size = MFW_DRV_MSG_MAX_DWORDS(p_info->mfw_mb_length) * sizeof(u32);
  211. p_info->mfw_mb_cur = kzalloc(size, GFP_KERNEL);
  212. p_info->mfw_mb_shadow = kzalloc(size, GFP_KERNEL);
  213. if (!p_info->mfw_mb_cur || !p_info->mfw_mb_shadow)
  214. goto err;
  215. return 0;
  216. err:
  217. qed_mcp_free(p_hwfn);
  218. return -ENOMEM;
  219. }
  220. static void qed_mcp_reread_offsets(struct qed_hwfn *p_hwfn,
  221. struct qed_ptt *p_ptt)
  222. {
  223. u32 generic_por_0 = qed_rd(p_hwfn, p_ptt, MISCS_REG_GENERIC_POR_0);
  224. /* Use MCP history register to check if MCP reset occurred between init
  225. * time and now.
  226. */
  227. if (p_hwfn->mcp_info->mcp_hist != generic_por_0) {
  228. DP_VERBOSE(p_hwfn,
  229. QED_MSG_SP,
  230. "Rereading MCP offsets [mcp_hist 0x%08x, generic_por_0 0x%08x]\n",
  231. p_hwfn->mcp_info->mcp_hist, generic_por_0);
  232. qed_load_mcp_offsets(p_hwfn, p_ptt);
  233. qed_mcp_cmd_port_init(p_hwfn, p_ptt);
  234. }
  235. }
  236. int qed_mcp_reset(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  237. {
  238. u32 org_mcp_reset_seq, seq, delay = CHIP_MCP_RESP_ITER_US, cnt = 0;
  239. int rc = 0;
  240. /* Ensure that only a single thread is accessing the mailbox */
  241. spin_lock_bh(&p_hwfn->mcp_info->cmd_lock);
  242. org_mcp_reset_seq = qed_rd(p_hwfn, p_ptt, MISCS_REG_GENERIC_POR_0);
  243. /* Set drv command along with the updated sequence */
  244. qed_mcp_reread_offsets(p_hwfn, p_ptt);
  245. seq = ++p_hwfn->mcp_info->drv_mb_seq;
  246. DRV_MB_WR(p_hwfn, p_ptt, drv_mb_header, (DRV_MSG_CODE_MCP_RESET | seq));
  247. do {
  248. /* Wait for MFW response */
  249. udelay(delay);
  250. /* Give the FW up to 500 second (50*1000*10usec) */
  251. } while ((org_mcp_reset_seq == qed_rd(p_hwfn, p_ptt,
  252. MISCS_REG_GENERIC_POR_0)) &&
  253. (cnt++ < QED_MCP_RESET_RETRIES));
  254. if (org_mcp_reset_seq !=
  255. qed_rd(p_hwfn, p_ptt, MISCS_REG_GENERIC_POR_0)) {
  256. DP_VERBOSE(p_hwfn, QED_MSG_SP,
  257. "MCP was reset after %d usec\n", cnt * delay);
  258. } else {
  259. DP_ERR(p_hwfn, "Failed to reset MCP\n");
  260. rc = -EAGAIN;
  261. }
  262. spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
  263. return rc;
  264. }
  265. /* Must be called while cmd_lock is acquired */
  266. static bool qed_mcp_has_pending_cmd(struct qed_hwfn *p_hwfn)
  267. {
  268. struct qed_mcp_cmd_elem *p_cmd_elem;
  269. /* There is at most one pending command at a certain time, and if it
  270. * exists - it is placed at the HEAD of the list.
  271. */
  272. if (!list_empty(&p_hwfn->mcp_info->cmd_list)) {
  273. p_cmd_elem = list_first_entry(&p_hwfn->mcp_info->cmd_list,
  274. struct qed_mcp_cmd_elem, list);
  275. return !p_cmd_elem->b_is_completed;
  276. }
  277. return false;
  278. }
  279. /* Must be called while cmd_lock is acquired */
  280. static int
  281. qed_mcp_update_pending_cmd(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  282. {
  283. struct qed_mcp_mb_params *p_mb_params;
  284. struct qed_mcp_cmd_elem *p_cmd_elem;
  285. u32 mcp_resp;
  286. u16 seq_num;
  287. mcp_resp = DRV_MB_RD(p_hwfn, p_ptt, fw_mb_header);
  288. seq_num = (u16)(mcp_resp & FW_MSG_SEQ_NUMBER_MASK);
  289. /* Return if no new non-handled response has been received */
  290. if (seq_num != p_hwfn->mcp_info->drv_mb_seq)
  291. return -EAGAIN;
  292. p_cmd_elem = qed_mcp_cmd_get_elem(p_hwfn, seq_num);
  293. if (!p_cmd_elem) {
  294. DP_ERR(p_hwfn,
  295. "Failed to find a pending mailbox cmd that expects sequence number %d\n",
  296. seq_num);
  297. return -EINVAL;
  298. }
  299. p_mb_params = p_cmd_elem->p_mb_params;
  300. /* Get the MFW response along with the sequence number */
  301. p_mb_params->mcp_resp = mcp_resp;
  302. /* Get the MFW param */
  303. p_mb_params->mcp_param = DRV_MB_RD(p_hwfn, p_ptt, fw_mb_param);
  304. /* Get the union data */
  305. if (p_mb_params->p_data_dst != NULL && p_mb_params->data_dst_size) {
  306. u32 union_data_addr = p_hwfn->mcp_info->drv_mb_addr +
  307. offsetof(struct public_drv_mb,
  308. union_data);
  309. qed_memcpy_from(p_hwfn, p_ptt, p_mb_params->p_data_dst,
  310. union_data_addr, p_mb_params->data_dst_size);
  311. }
  312. p_cmd_elem->b_is_completed = true;
  313. return 0;
  314. }
  315. /* Must be called while cmd_lock is acquired */
  316. static void __qed_mcp_cmd_and_union(struct qed_hwfn *p_hwfn,
  317. struct qed_ptt *p_ptt,
  318. struct qed_mcp_mb_params *p_mb_params,
  319. u16 seq_num)
  320. {
  321. union drv_union_data union_data;
  322. u32 union_data_addr;
  323. /* Set the union data */
  324. union_data_addr = p_hwfn->mcp_info->drv_mb_addr +
  325. offsetof(struct public_drv_mb, union_data);
  326. memset(&union_data, 0, sizeof(union_data));
  327. if (p_mb_params->p_data_src != NULL && p_mb_params->data_src_size)
  328. memcpy(&union_data, p_mb_params->p_data_src,
  329. p_mb_params->data_src_size);
  330. qed_memcpy_to(p_hwfn, p_ptt, union_data_addr, &union_data,
  331. sizeof(union_data));
  332. /* Set the drv param */
  333. DRV_MB_WR(p_hwfn, p_ptt, drv_mb_param, p_mb_params->param);
  334. /* Set the drv command along with the sequence number */
  335. DRV_MB_WR(p_hwfn, p_ptt, drv_mb_header, (p_mb_params->cmd | seq_num));
  336. DP_VERBOSE(p_hwfn, QED_MSG_SP,
  337. "MFW mailbox: command 0x%08x param 0x%08x\n",
  338. (p_mb_params->cmd | seq_num), p_mb_params->param);
  339. }
  340. static int
  341. _qed_mcp_cmd_and_union(struct qed_hwfn *p_hwfn,
  342. struct qed_ptt *p_ptt,
  343. struct qed_mcp_mb_params *p_mb_params,
  344. u32 max_retries, u32 delay)
  345. {
  346. struct qed_mcp_cmd_elem *p_cmd_elem;
  347. u32 cnt = 0;
  348. u16 seq_num;
  349. int rc = 0;
  350. /* Wait until the mailbox is non-occupied */
  351. do {
  352. /* Exit the loop if there is no pending command, or if the
  353. * pending command is completed during this iteration.
  354. * The spinlock stays locked until the command is sent.
  355. */
  356. spin_lock_bh(&p_hwfn->mcp_info->cmd_lock);
  357. if (!qed_mcp_has_pending_cmd(p_hwfn))
  358. break;
  359. rc = qed_mcp_update_pending_cmd(p_hwfn, p_ptt);
  360. if (!rc)
  361. break;
  362. else if (rc != -EAGAIN)
  363. goto err;
  364. spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
  365. udelay(delay);
  366. } while (++cnt < max_retries);
  367. if (cnt >= max_retries) {
  368. DP_NOTICE(p_hwfn,
  369. "The MFW mailbox is occupied by an uncompleted command. Failed to send command 0x%08x [param 0x%08x].\n",
  370. p_mb_params->cmd, p_mb_params->param);
  371. return -EAGAIN;
  372. }
  373. /* Send the mailbox command */
  374. qed_mcp_reread_offsets(p_hwfn, p_ptt);
  375. seq_num = ++p_hwfn->mcp_info->drv_mb_seq;
  376. p_cmd_elem = qed_mcp_cmd_add_elem(p_hwfn, p_mb_params, seq_num);
  377. if (!p_cmd_elem) {
  378. rc = -ENOMEM;
  379. goto err;
  380. }
  381. __qed_mcp_cmd_and_union(p_hwfn, p_ptt, p_mb_params, seq_num);
  382. spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
  383. /* Wait for the MFW response */
  384. do {
  385. /* Exit the loop if the command is already completed, or if the
  386. * command is completed during this iteration.
  387. * The spinlock stays locked until the list element is removed.
  388. */
  389. udelay(delay);
  390. spin_lock_bh(&p_hwfn->mcp_info->cmd_lock);
  391. if (p_cmd_elem->b_is_completed)
  392. break;
  393. rc = qed_mcp_update_pending_cmd(p_hwfn, p_ptt);
  394. if (!rc)
  395. break;
  396. else if (rc != -EAGAIN)
  397. goto err;
  398. spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
  399. } while (++cnt < max_retries);
  400. if (cnt >= max_retries) {
  401. DP_NOTICE(p_hwfn,
  402. "The MFW failed to respond to command 0x%08x [param 0x%08x].\n",
  403. p_mb_params->cmd, p_mb_params->param);
  404. spin_lock_bh(&p_hwfn->mcp_info->cmd_lock);
  405. qed_mcp_cmd_del_elem(p_hwfn, p_cmd_elem);
  406. spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
  407. return -EAGAIN;
  408. }
  409. qed_mcp_cmd_del_elem(p_hwfn, p_cmd_elem);
  410. spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
  411. DP_VERBOSE(p_hwfn,
  412. QED_MSG_SP,
  413. "MFW mailbox: response 0x%08x param 0x%08x [after %d.%03d ms]\n",
  414. p_mb_params->mcp_resp,
  415. p_mb_params->mcp_param,
  416. (cnt * delay) / 1000, (cnt * delay) % 1000);
  417. /* Clear the sequence number from the MFW response */
  418. p_mb_params->mcp_resp &= FW_MSG_CODE_MASK;
  419. return 0;
  420. err:
  421. spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
  422. return rc;
  423. }
  424. static int qed_mcp_cmd_and_union(struct qed_hwfn *p_hwfn,
  425. struct qed_ptt *p_ptt,
  426. struct qed_mcp_mb_params *p_mb_params)
  427. {
  428. size_t union_data_size = sizeof(union drv_union_data);
  429. u32 max_retries = QED_DRV_MB_MAX_RETRIES;
  430. u32 delay = CHIP_MCP_RESP_ITER_US;
  431. /* MCP not initialized */
  432. if (!qed_mcp_is_init(p_hwfn)) {
  433. DP_NOTICE(p_hwfn, "MFW is not initialized!\n");
  434. return -EBUSY;
  435. }
  436. if (p_mb_params->data_src_size > union_data_size ||
  437. p_mb_params->data_dst_size > union_data_size) {
  438. DP_ERR(p_hwfn,
  439. "The provided size is larger than the union data size [src_size %u, dst_size %u, union_data_size %zu]\n",
  440. p_mb_params->data_src_size,
  441. p_mb_params->data_dst_size, union_data_size);
  442. return -EINVAL;
  443. }
  444. return _qed_mcp_cmd_and_union(p_hwfn, p_ptt, p_mb_params, max_retries,
  445. delay);
  446. }
  447. int qed_mcp_cmd(struct qed_hwfn *p_hwfn,
  448. struct qed_ptt *p_ptt,
  449. u32 cmd,
  450. u32 param,
  451. u32 *o_mcp_resp,
  452. u32 *o_mcp_param)
  453. {
  454. struct qed_mcp_mb_params mb_params;
  455. int rc;
  456. memset(&mb_params, 0, sizeof(mb_params));
  457. mb_params.cmd = cmd;
  458. mb_params.param = param;
  459. rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
  460. if (rc)
  461. return rc;
  462. *o_mcp_resp = mb_params.mcp_resp;
  463. *o_mcp_param = mb_params.mcp_param;
  464. return 0;
  465. }
  466. int qed_mcp_nvm_wr_cmd(struct qed_hwfn *p_hwfn,
  467. struct qed_ptt *p_ptt,
  468. u32 cmd,
  469. u32 param,
  470. u32 *o_mcp_resp,
  471. u32 *o_mcp_param, u32 i_txn_size, u32 *i_buf)
  472. {
  473. struct qed_mcp_mb_params mb_params;
  474. int rc;
  475. memset(&mb_params, 0, sizeof(mb_params));
  476. mb_params.cmd = cmd;
  477. mb_params.param = param;
  478. mb_params.p_data_src = i_buf;
  479. mb_params.data_src_size = (u8)i_txn_size;
  480. rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
  481. if (rc)
  482. return rc;
  483. *o_mcp_resp = mb_params.mcp_resp;
  484. *o_mcp_param = mb_params.mcp_param;
  485. return 0;
  486. }
  487. int qed_mcp_nvm_rd_cmd(struct qed_hwfn *p_hwfn,
  488. struct qed_ptt *p_ptt,
  489. u32 cmd,
  490. u32 param,
  491. u32 *o_mcp_resp,
  492. u32 *o_mcp_param, u32 *o_txn_size, u32 *o_buf)
  493. {
  494. struct qed_mcp_mb_params mb_params;
  495. u8 raw_data[MCP_DRV_NVM_BUF_LEN];
  496. int rc;
  497. memset(&mb_params, 0, sizeof(mb_params));
  498. mb_params.cmd = cmd;
  499. mb_params.param = param;
  500. mb_params.p_data_dst = raw_data;
  501. /* Use the maximal value since the actual one is part of the response */
  502. mb_params.data_dst_size = MCP_DRV_NVM_BUF_LEN;
  503. rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
  504. if (rc)
  505. return rc;
  506. *o_mcp_resp = mb_params.mcp_resp;
  507. *o_mcp_param = mb_params.mcp_param;
  508. *o_txn_size = *o_mcp_param;
  509. memcpy(o_buf, raw_data, *o_txn_size);
  510. return 0;
  511. }
  512. static bool
  513. qed_mcp_can_force_load(u8 drv_role,
  514. u8 exist_drv_role,
  515. enum qed_override_force_load override_force_load)
  516. {
  517. bool can_force_load = false;
  518. switch (override_force_load) {
  519. case QED_OVERRIDE_FORCE_LOAD_ALWAYS:
  520. can_force_load = true;
  521. break;
  522. case QED_OVERRIDE_FORCE_LOAD_NEVER:
  523. can_force_load = false;
  524. break;
  525. default:
  526. can_force_load = (drv_role == DRV_ROLE_OS &&
  527. exist_drv_role == DRV_ROLE_PREBOOT) ||
  528. (drv_role == DRV_ROLE_KDUMP &&
  529. exist_drv_role == DRV_ROLE_OS);
  530. break;
  531. }
  532. return can_force_load;
  533. }
  534. static int qed_mcp_cancel_load_req(struct qed_hwfn *p_hwfn,
  535. struct qed_ptt *p_ptt)
  536. {
  537. u32 resp = 0, param = 0;
  538. int rc;
  539. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_CANCEL_LOAD_REQ, 0,
  540. &resp, &param);
  541. if (rc)
  542. DP_NOTICE(p_hwfn,
  543. "Failed to send cancel load request, rc = %d\n", rc);
  544. return rc;
  545. }
  546. #define CONFIG_QEDE_BITMAP_IDX BIT(0)
  547. #define CONFIG_QED_SRIOV_BITMAP_IDX BIT(1)
  548. #define CONFIG_QEDR_BITMAP_IDX BIT(2)
  549. #define CONFIG_QEDF_BITMAP_IDX BIT(4)
  550. #define CONFIG_QEDI_BITMAP_IDX BIT(5)
  551. #define CONFIG_QED_LL2_BITMAP_IDX BIT(6)
  552. static u32 qed_get_config_bitmap(void)
  553. {
  554. u32 config_bitmap = 0x0;
  555. if (IS_ENABLED(CONFIG_QEDE))
  556. config_bitmap |= CONFIG_QEDE_BITMAP_IDX;
  557. if (IS_ENABLED(CONFIG_QED_SRIOV))
  558. config_bitmap |= CONFIG_QED_SRIOV_BITMAP_IDX;
  559. if (IS_ENABLED(CONFIG_QED_RDMA))
  560. config_bitmap |= CONFIG_QEDR_BITMAP_IDX;
  561. if (IS_ENABLED(CONFIG_QED_FCOE))
  562. config_bitmap |= CONFIG_QEDF_BITMAP_IDX;
  563. if (IS_ENABLED(CONFIG_QED_ISCSI))
  564. config_bitmap |= CONFIG_QEDI_BITMAP_IDX;
  565. if (IS_ENABLED(CONFIG_QED_LL2))
  566. config_bitmap |= CONFIG_QED_LL2_BITMAP_IDX;
  567. return config_bitmap;
  568. }
  569. struct qed_load_req_in_params {
  570. u8 hsi_ver;
  571. #define QED_LOAD_REQ_HSI_VER_DEFAULT 0
  572. #define QED_LOAD_REQ_HSI_VER_1 1
  573. u32 drv_ver_0;
  574. u32 drv_ver_1;
  575. u32 fw_ver;
  576. u8 drv_role;
  577. u8 timeout_val;
  578. u8 force_cmd;
  579. bool avoid_eng_reset;
  580. };
  581. struct qed_load_req_out_params {
  582. u32 load_code;
  583. u32 exist_drv_ver_0;
  584. u32 exist_drv_ver_1;
  585. u32 exist_fw_ver;
  586. u8 exist_drv_role;
  587. u8 mfw_hsi_ver;
  588. bool drv_exists;
  589. };
  590. static int
  591. __qed_mcp_load_req(struct qed_hwfn *p_hwfn,
  592. struct qed_ptt *p_ptt,
  593. struct qed_load_req_in_params *p_in_params,
  594. struct qed_load_req_out_params *p_out_params)
  595. {
  596. struct qed_mcp_mb_params mb_params;
  597. struct load_req_stc load_req;
  598. struct load_rsp_stc load_rsp;
  599. u32 hsi_ver;
  600. int rc;
  601. memset(&load_req, 0, sizeof(load_req));
  602. load_req.drv_ver_0 = p_in_params->drv_ver_0;
  603. load_req.drv_ver_1 = p_in_params->drv_ver_1;
  604. load_req.fw_ver = p_in_params->fw_ver;
  605. QED_MFW_SET_FIELD(load_req.misc0, LOAD_REQ_ROLE, p_in_params->drv_role);
  606. QED_MFW_SET_FIELD(load_req.misc0, LOAD_REQ_LOCK_TO,
  607. p_in_params->timeout_val);
  608. QED_MFW_SET_FIELD(load_req.misc0, LOAD_REQ_FORCE,
  609. p_in_params->force_cmd);
  610. QED_MFW_SET_FIELD(load_req.misc0, LOAD_REQ_FLAGS0,
  611. p_in_params->avoid_eng_reset);
  612. hsi_ver = (p_in_params->hsi_ver == QED_LOAD_REQ_HSI_VER_DEFAULT) ?
  613. DRV_ID_MCP_HSI_VER_CURRENT :
  614. (p_in_params->hsi_ver << DRV_ID_MCP_HSI_VER_SHIFT);
  615. memset(&mb_params, 0, sizeof(mb_params));
  616. mb_params.cmd = DRV_MSG_CODE_LOAD_REQ;
  617. mb_params.param = PDA_COMP | hsi_ver | p_hwfn->cdev->drv_type;
  618. mb_params.p_data_src = &load_req;
  619. mb_params.data_src_size = sizeof(load_req);
  620. mb_params.p_data_dst = &load_rsp;
  621. mb_params.data_dst_size = sizeof(load_rsp);
  622. DP_VERBOSE(p_hwfn, QED_MSG_SP,
  623. "Load Request: param 0x%08x [init_hw %d, drv_type %d, hsi_ver %d, pda 0x%04x]\n",
  624. mb_params.param,
  625. QED_MFW_GET_FIELD(mb_params.param, DRV_ID_DRV_INIT_HW),
  626. QED_MFW_GET_FIELD(mb_params.param, DRV_ID_DRV_TYPE),
  627. QED_MFW_GET_FIELD(mb_params.param, DRV_ID_MCP_HSI_VER),
  628. QED_MFW_GET_FIELD(mb_params.param, DRV_ID_PDA_COMP_VER));
  629. if (p_in_params->hsi_ver != QED_LOAD_REQ_HSI_VER_1) {
  630. DP_VERBOSE(p_hwfn, QED_MSG_SP,
  631. "Load Request: drv_ver 0x%08x_0x%08x, fw_ver 0x%08x, misc0 0x%08x [role %d, timeout %d, force %d, flags0 0x%x]\n",
  632. load_req.drv_ver_0,
  633. load_req.drv_ver_1,
  634. load_req.fw_ver,
  635. load_req.misc0,
  636. QED_MFW_GET_FIELD(load_req.misc0, LOAD_REQ_ROLE),
  637. QED_MFW_GET_FIELD(load_req.misc0,
  638. LOAD_REQ_LOCK_TO),
  639. QED_MFW_GET_FIELD(load_req.misc0, LOAD_REQ_FORCE),
  640. QED_MFW_GET_FIELD(load_req.misc0, LOAD_REQ_FLAGS0));
  641. }
  642. rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
  643. if (rc) {
  644. DP_NOTICE(p_hwfn, "Failed to send load request, rc = %d\n", rc);
  645. return rc;
  646. }
  647. DP_VERBOSE(p_hwfn, QED_MSG_SP,
  648. "Load Response: resp 0x%08x\n", mb_params.mcp_resp);
  649. p_out_params->load_code = mb_params.mcp_resp;
  650. if (p_in_params->hsi_ver != QED_LOAD_REQ_HSI_VER_1 &&
  651. p_out_params->load_code != FW_MSG_CODE_DRV_LOAD_REFUSED_HSI_1) {
  652. DP_VERBOSE(p_hwfn,
  653. QED_MSG_SP,
  654. "Load Response: exist_drv_ver 0x%08x_0x%08x, exist_fw_ver 0x%08x, misc0 0x%08x [exist_role %d, mfw_hsi %d, flags0 0x%x]\n",
  655. load_rsp.drv_ver_0,
  656. load_rsp.drv_ver_1,
  657. load_rsp.fw_ver,
  658. load_rsp.misc0,
  659. QED_MFW_GET_FIELD(load_rsp.misc0, LOAD_RSP_ROLE),
  660. QED_MFW_GET_FIELD(load_rsp.misc0, LOAD_RSP_HSI),
  661. QED_MFW_GET_FIELD(load_rsp.misc0, LOAD_RSP_FLAGS0));
  662. p_out_params->exist_drv_ver_0 = load_rsp.drv_ver_0;
  663. p_out_params->exist_drv_ver_1 = load_rsp.drv_ver_1;
  664. p_out_params->exist_fw_ver = load_rsp.fw_ver;
  665. p_out_params->exist_drv_role =
  666. QED_MFW_GET_FIELD(load_rsp.misc0, LOAD_RSP_ROLE);
  667. p_out_params->mfw_hsi_ver =
  668. QED_MFW_GET_FIELD(load_rsp.misc0, LOAD_RSP_HSI);
  669. p_out_params->drv_exists =
  670. QED_MFW_GET_FIELD(load_rsp.misc0, LOAD_RSP_FLAGS0) &
  671. LOAD_RSP_FLAGS0_DRV_EXISTS;
  672. }
  673. return 0;
  674. }
  675. static int eocre_get_mfw_drv_role(struct qed_hwfn *p_hwfn,
  676. enum qed_drv_role drv_role,
  677. u8 *p_mfw_drv_role)
  678. {
  679. switch (drv_role) {
  680. case QED_DRV_ROLE_OS:
  681. *p_mfw_drv_role = DRV_ROLE_OS;
  682. break;
  683. case QED_DRV_ROLE_KDUMP:
  684. *p_mfw_drv_role = DRV_ROLE_KDUMP;
  685. break;
  686. default:
  687. DP_ERR(p_hwfn, "Unexpected driver role %d\n", drv_role);
  688. return -EINVAL;
  689. }
  690. return 0;
  691. }
  692. enum qed_load_req_force {
  693. QED_LOAD_REQ_FORCE_NONE,
  694. QED_LOAD_REQ_FORCE_PF,
  695. QED_LOAD_REQ_FORCE_ALL,
  696. };
  697. static void qed_get_mfw_force_cmd(struct qed_hwfn *p_hwfn,
  698. enum qed_load_req_force force_cmd,
  699. u8 *p_mfw_force_cmd)
  700. {
  701. switch (force_cmd) {
  702. case QED_LOAD_REQ_FORCE_NONE:
  703. *p_mfw_force_cmd = LOAD_REQ_FORCE_NONE;
  704. break;
  705. case QED_LOAD_REQ_FORCE_PF:
  706. *p_mfw_force_cmd = LOAD_REQ_FORCE_PF;
  707. break;
  708. case QED_LOAD_REQ_FORCE_ALL:
  709. *p_mfw_force_cmd = LOAD_REQ_FORCE_ALL;
  710. break;
  711. }
  712. }
  713. int qed_mcp_load_req(struct qed_hwfn *p_hwfn,
  714. struct qed_ptt *p_ptt,
  715. struct qed_load_req_params *p_params)
  716. {
  717. struct qed_load_req_out_params out_params;
  718. struct qed_load_req_in_params in_params;
  719. u8 mfw_drv_role, mfw_force_cmd;
  720. int rc;
  721. memset(&in_params, 0, sizeof(in_params));
  722. in_params.hsi_ver = QED_LOAD_REQ_HSI_VER_DEFAULT;
  723. in_params.drv_ver_0 = QED_VERSION;
  724. in_params.drv_ver_1 = qed_get_config_bitmap();
  725. in_params.fw_ver = STORM_FW_VERSION;
  726. rc = eocre_get_mfw_drv_role(p_hwfn, p_params->drv_role, &mfw_drv_role);
  727. if (rc)
  728. return rc;
  729. in_params.drv_role = mfw_drv_role;
  730. in_params.timeout_val = p_params->timeout_val;
  731. qed_get_mfw_force_cmd(p_hwfn,
  732. QED_LOAD_REQ_FORCE_NONE, &mfw_force_cmd);
  733. in_params.force_cmd = mfw_force_cmd;
  734. in_params.avoid_eng_reset = p_params->avoid_eng_reset;
  735. memset(&out_params, 0, sizeof(out_params));
  736. rc = __qed_mcp_load_req(p_hwfn, p_ptt, &in_params, &out_params);
  737. if (rc)
  738. return rc;
  739. /* First handle cases where another load request should/might be sent:
  740. * - MFW expects the old interface [HSI version = 1]
  741. * - MFW responds that a force load request is required
  742. */
  743. if (out_params.load_code == FW_MSG_CODE_DRV_LOAD_REFUSED_HSI_1) {
  744. DP_INFO(p_hwfn,
  745. "MFW refused a load request due to HSI > 1. Resending with HSI = 1\n");
  746. in_params.hsi_ver = QED_LOAD_REQ_HSI_VER_1;
  747. memset(&out_params, 0, sizeof(out_params));
  748. rc = __qed_mcp_load_req(p_hwfn, p_ptt, &in_params, &out_params);
  749. if (rc)
  750. return rc;
  751. } else if (out_params.load_code ==
  752. FW_MSG_CODE_DRV_LOAD_REFUSED_REQUIRES_FORCE) {
  753. if (qed_mcp_can_force_load(in_params.drv_role,
  754. out_params.exist_drv_role,
  755. p_params->override_force_load)) {
  756. DP_INFO(p_hwfn,
  757. "A force load is required [{role, fw_ver, drv_ver}: loading={%d, 0x%08x, x%08x_0x%08x}, existing={%d, 0x%08x, 0x%08x_0x%08x}]\n",
  758. in_params.drv_role, in_params.fw_ver,
  759. in_params.drv_ver_0, in_params.drv_ver_1,
  760. out_params.exist_drv_role,
  761. out_params.exist_fw_ver,
  762. out_params.exist_drv_ver_0,
  763. out_params.exist_drv_ver_1);
  764. qed_get_mfw_force_cmd(p_hwfn,
  765. QED_LOAD_REQ_FORCE_ALL,
  766. &mfw_force_cmd);
  767. in_params.force_cmd = mfw_force_cmd;
  768. memset(&out_params, 0, sizeof(out_params));
  769. rc = __qed_mcp_load_req(p_hwfn, p_ptt, &in_params,
  770. &out_params);
  771. if (rc)
  772. return rc;
  773. } else {
  774. DP_NOTICE(p_hwfn,
  775. "A force load is required [{role, fw_ver, drv_ver}: loading={%d, 0x%08x, x%08x_0x%08x}, existing={%d, 0x%08x, 0x%08x_0x%08x}] - Avoid\n",
  776. in_params.drv_role, in_params.fw_ver,
  777. in_params.drv_ver_0, in_params.drv_ver_1,
  778. out_params.exist_drv_role,
  779. out_params.exist_fw_ver,
  780. out_params.exist_drv_ver_0,
  781. out_params.exist_drv_ver_1);
  782. DP_NOTICE(p_hwfn,
  783. "Avoid sending a force load request to prevent disruption of active PFs\n");
  784. qed_mcp_cancel_load_req(p_hwfn, p_ptt);
  785. return -EBUSY;
  786. }
  787. }
  788. /* Now handle the other types of responses.
  789. * The "REFUSED_HSI_1" and "REFUSED_REQUIRES_FORCE" responses are not
  790. * expected here after the additional revised load requests were sent.
  791. */
  792. switch (out_params.load_code) {
  793. case FW_MSG_CODE_DRV_LOAD_ENGINE:
  794. case FW_MSG_CODE_DRV_LOAD_PORT:
  795. case FW_MSG_CODE_DRV_LOAD_FUNCTION:
  796. if (out_params.mfw_hsi_ver != QED_LOAD_REQ_HSI_VER_1 &&
  797. out_params.drv_exists) {
  798. /* The role and fw/driver version match, but the PF is
  799. * already loaded and has not been unloaded gracefully.
  800. */
  801. DP_NOTICE(p_hwfn,
  802. "PF is already loaded\n");
  803. return -EINVAL;
  804. }
  805. break;
  806. default:
  807. DP_NOTICE(p_hwfn,
  808. "Unexpected refusal to load request [resp 0x%08x]. Aborting.\n",
  809. out_params.load_code);
  810. return -EBUSY;
  811. }
  812. p_params->load_code = out_params.load_code;
  813. return 0;
  814. }
  815. int qed_mcp_unload_req(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  816. {
  817. u32 wol_param, mcp_resp, mcp_param;
  818. switch (p_hwfn->cdev->wol_config) {
  819. case QED_OV_WOL_DISABLED:
  820. wol_param = DRV_MB_PARAM_UNLOAD_WOL_DISABLED;
  821. break;
  822. case QED_OV_WOL_ENABLED:
  823. wol_param = DRV_MB_PARAM_UNLOAD_WOL_ENABLED;
  824. break;
  825. default:
  826. DP_NOTICE(p_hwfn,
  827. "Unknown WoL configuration %02x\n",
  828. p_hwfn->cdev->wol_config);
  829. /* Fallthrough */
  830. case QED_OV_WOL_DEFAULT:
  831. wol_param = DRV_MB_PARAM_UNLOAD_WOL_MCP;
  832. }
  833. return qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_UNLOAD_REQ, wol_param,
  834. &mcp_resp, &mcp_param);
  835. }
  836. int qed_mcp_unload_done(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  837. {
  838. struct qed_mcp_mb_params mb_params;
  839. struct mcp_mac wol_mac;
  840. memset(&mb_params, 0, sizeof(mb_params));
  841. mb_params.cmd = DRV_MSG_CODE_UNLOAD_DONE;
  842. /* Set the primary MAC if WoL is enabled */
  843. if (p_hwfn->cdev->wol_config == QED_OV_WOL_ENABLED) {
  844. u8 *p_mac = p_hwfn->cdev->wol_mac;
  845. memset(&wol_mac, 0, sizeof(wol_mac));
  846. wol_mac.mac_upper = p_mac[0] << 8 | p_mac[1];
  847. wol_mac.mac_lower = p_mac[2] << 24 | p_mac[3] << 16 |
  848. p_mac[4] << 8 | p_mac[5];
  849. DP_VERBOSE(p_hwfn,
  850. (QED_MSG_SP | NETIF_MSG_IFDOWN),
  851. "Setting WoL MAC: %pM --> [%08x,%08x]\n",
  852. p_mac, wol_mac.mac_upper, wol_mac.mac_lower);
  853. mb_params.p_data_src = &wol_mac;
  854. mb_params.data_src_size = sizeof(wol_mac);
  855. }
  856. return qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
  857. }
  858. static void qed_mcp_handle_vf_flr(struct qed_hwfn *p_hwfn,
  859. struct qed_ptt *p_ptt)
  860. {
  861. u32 addr = SECTION_OFFSIZE_ADDR(p_hwfn->mcp_info->public_base,
  862. PUBLIC_PATH);
  863. u32 mfw_path_offsize = qed_rd(p_hwfn, p_ptt, addr);
  864. u32 path_addr = SECTION_ADDR(mfw_path_offsize,
  865. QED_PATH_ID(p_hwfn));
  866. u32 disabled_vfs[VF_MAX_STATIC / 32];
  867. int i;
  868. DP_VERBOSE(p_hwfn,
  869. QED_MSG_SP,
  870. "Reading Disabled VF information from [offset %08x], path_addr %08x\n",
  871. mfw_path_offsize, path_addr);
  872. for (i = 0; i < (VF_MAX_STATIC / 32); i++) {
  873. disabled_vfs[i] = qed_rd(p_hwfn, p_ptt,
  874. path_addr +
  875. offsetof(struct public_path,
  876. mcp_vf_disabled) +
  877. sizeof(u32) * i);
  878. DP_VERBOSE(p_hwfn, (QED_MSG_SP | QED_MSG_IOV),
  879. "FLR-ed VFs [%08x,...,%08x] - %08x\n",
  880. i * 32, (i + 1) * 32 - 1, disabled_vfs[i]);
  881. }
  882. if (qed_iov_mark_vf_flr(p_hwfn, disabled_vfs))
  883. qed_schedule_iov(p_hwfn, QED_IOV_WQ_FLR_FLAG);
  884. }
  885. int qed_mcp_ack_vf_flr(struct qed_hwfn *p_hwfn,
  886. struct qed_ptt *p_ptt, u32 *vfs_to_ack)
  887. {
  888. u32 addr = SECTION_OFFSIZE_ADDR(p_hwfn->mcp_info->public_base,
  889. PUBLIC_FUNC);
  890. u32 mfw_func_offsize = qed_rd(p_hwfn, p_ptt, addr);
  891. u32 func_addr = SECTION_ADDR(mfw_func_offsize,
  892. MCP_PF_ID(p_hwfn));
  893. struct qed_mcp_mb_params mb_params;
  894. int rc;
  895. int i;
  896. for (i = 0; i < (VF_MAX_STATIC / 32); i++)
  897. DP_VERBOSE(p_hwfn, (QED_MSG_SP | QED_MSG_IOV),
  898. "Acking VFs [%08x,...,%08x] - %08x\n",
  899. i * 32, (i + 1) * 32 - 1, vfs_to_ack[i]);
  900. memset(&mb_params, 0, sizeof(mb_params));
  901. mb_params.cmd = DRV_MSG_CODE_VF_DISABLED_DONE;
  902. mb_params.p_data_src = vfs_to_ack;
  903. mb_params.data_src_size = VF_MAX_STATIC / 8;
  904. rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
  905. if (rc) {
  906. DP_NOTICE(p_hwfn, "Failed to pass ACK for VF flr to MFW\n");
  907. return -EBUSY;
  908. }
  909. /* Clear the ACK bits */
  910. for (i = 0; i < (VF_MAX_STATIC / 32); i++)
  911. qed_wr(p_hwfn, p_ptt,
  912. func_addr +
  913. offsetof(struct public_func, drv_ack_vf_disabled) +
  914. i * sizeof(u32), 0);
  915. return rc;
  916. }
  917. static void qed_mcp_handle_transceiver_change(struct qed_hwfn *p_hwfn,
  918. struct qed_ptt *p_ptt)
  919. {
  920. u32 transceiver_state;
  921. transceiver_state = qed_rd(p_hwfn, p_ptt,
  922. p_hwfn->mcp_info->port_addr +
  923. offsetof(struct public_port,
  924. transceiver_data));
  925. DP_VERBOSE(p_hwfn,
  926. (NETIF_MSG_HW | QED_MSG_SP),
  927. "Received transceiver state update [0x%08x] from mfw [Addr 0x%x]\n",
  928. transceiver_state,
  929. (u32)(p_hwfn->mcp_info->port_addr +
  930. offsetof(struct public_port, transceiver_data)));
  931. transceiver_state = GET_FIELD(transceiver_state,
  932. ETH_TRANSCEIVER_STATE);
  933. if (transceiver_state == ETH_TRANSCEIVER_STATE_PRESENT)
  934. DP_NOTICE(p_hwfn, "Transceiver is present.\n");
  935. else
  936. DP_NOTICE(p_hwfn, "Transceiver is unplugged.\n");
  937. }
  938. static void qed_mcp_read_eee_config(struct qed_hwfn *p_hwfn,
  939. struct qed_ptt *p_ptt,
  940. struct qed_mcp_link_state *p_link)
  941. {
  942. u32 eee_status, val;
  943. p_link->eee_adv_caps = 0;
  944. p_link->eee_lp_adv_caps = 0;
  945. eee_status = qed_rd(p_hwfn,
  946. p_ptt,
  947. p_hwfn->mcp_info->port_addr +
  948. offsetof(struct public_port, eee_status));
  949. p_link->eee_active = !!(eee_status & EEE_ACTIVE_BIT);
  950. val = (eee_status & EEE_LD_ADV_STATUS_MASK) >> EEE_LD_ADV_STATUS_OFFSET;
  951. if (val & EEE_1G_ADV)
  952. p_link->eee_adv_caps |= QED_EEE_1G_ADV;
  953. if (val & EEE_10G_ADV)
  954. p_link->eee_adv_caps |= QED_EEE_10G_ADV;
  955. val = (eee_status & EEE_LP_ADV_STATUS_MASK) >> EEE_LP_ADV_STATUS_OFFSET;
  956. if (val & EEE_1G_ADV)
  957. p_link->eee_lp_adv_caps |= QED_EEE_1G_ADV;
  958. if (val & EEE_10G_ADV)
  959. p_link->eee_lp_adv_caps |= QED_EEE_10G_ADV;
  960. }
  961. static void qed_mcp_handle_link_change(struct qed_hwfn *p_hwfn,
  962. struct qed_ptt *p_ptt, bool b_reset)
  963. {
  964. struct qed_mcp_link_state *p_link;
  965. u8 max_bw, min_bw;
  966. u32 status = 0;
  967. /* Prevent SW/attentions from doing this at the same time */
  968. spin_lock_bh(&p_hwfn->mcp_info->link_lock);
  969. p_link = &p_hwfn->mcp_info->link_output;
  970. memset(p_link, 0, sizeof(*p_link));
  971. if (!b_reset) {
  972. status = qed_rd(p_hwfn, p_ptt,
  973. p_hwfn->mcp_info->port_addr +
  974. offsetof(struct public_port, link_status));
  975. DP_VERBOSE(p_hwfn, (NETIF_MSG_LINK | QED_MSG_SP),
  976. "Received link update [0x%08x] from mfw [Addr 0x%x]\n",
  977. status,
  978. (u32)(p_hwfn->mcp_info->port_addr +
  979. offsetof(struct public_port, link_status)));
  980. } else {
  981. DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
  982. "Resetting link indications\n");
  983. goto out;
  984. }
  985. if (p_hwfn->b_drv_link_init)
  986. p_link->link_up = !!(status & LINK_STATUS_LINK_UP);
  987. else
  988. p_link->link_up = false;
  989. p_link->full_duplex = true;
  990. switch ((status & LINK_STATUS_SPEED_AND_DUPLEX_MASK)) {
  991. case LINK_STATUS_SPEED_AND_DUPLEX_100G:
  992. p_link->speed = 100000;
  993. break;
  994. case LINK_STATUS_SPEED_AND_DUPLEX_50G:
  995. p_link->speed = 50000;
  996. break;
  997. case LINK_STATUS_SPEED_AND_DUPLEX_40G:
  998. p_link->speed = 40000;
  999. break;
  1000. case LINK_STATUS_SPEED_AND_DUPLEX_25G:
  1001. p_link->speed = 25000;
  1002. break;
  1003. case LINK_STATUS_SPEED_AND_DUPLEX_20G:
  1004. p_link->speed = 20000;
  1005. break;
  1006. case LINK_STATUS_SPEED_AND_DUPLEX_10G:
  1007. p_link->speed = 10000;
  1008. break;
  1009. case LINK_STATUS_SPEED_AND_DUPLEX_1000THD:
  1010. p_link->full_duplex = false;
  1011. /* Fall-through */
  1012. case LINK_STATUS_SPEED_AND_DUPLEX_1000TFD:
  1013. p_link->speed = 1000;
  1014. break;
  1015. default:
  1016. p_link->speed = 0;
  1017. }
  1018. if (p_link->link_up && p_link->speed)
  1019. p_link->line_speed = p_link->speed;
  1020. else
  1021. p_link->line_speed = 0;
  1022. max_bw = p_hwfn->mcp_info->func_info.bandwidth_max;
  1023. min_bw = p_hwfn->mcp_info->func_info.bandwidth_min;
  1024. /* Max bandwidth configuration */
  1025. __qed_configure_pf_max_bandwidth(p_hwfn, p_ptt, p_link, max_bw);
  1026. /* Min bandwidth configuration */
  1027. __qed_configure_pf_min_bandwidth(p_hwfn, p_ptt, p_link, min_bw);
  1028. qed_configure_vp_wfq_on_link_change(p_hwfn->cdev, p_ptt,
  1029. p_link->min_pf_rate);
  1030. p_link->an = !!(status & LINK_STATUS_AUTO_NEGOTIATE_ENABLED);
  1031. p_link->an_complete = !!(status &
  1032. LINK_STATUS_AUTO_NEGOTIATE_COMPLETE);
  1033. p_link->parallel_detection = !!(status &
  1034. LINK_STATUS_PARALLEL_DETECTION_USED);
  1035. p_link->pfc_enabled = !!(status & LINK_STATUS_PFC_ENABLED);
  1036. p_link->partner_adv_speed |=
  1037. (status & LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE) ?
  1038. QED_LINK_PARTNER_SPEED_1G_FD : 0;
  1039. p_link->partner_adv_speed |=
  1040. (status & LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE) ?
  1041. QED_LINK_PARTNER_SPEED_1G_HD : 0;
  1042. p_link->partner_adv_speed |=
  1043. (status & LINK_STATUS_LINK_PARTNER_10G_CAPABLE) ?
  1044. QED_LINK_PARTNER_SPEED_10G : 0;
  1045. p_link->partner_adv_speed |=
  1046. (status & LINK_STATUS_LINK_PARTNER_20G_CAPABLE) ?
  1047. QED_LINK_PARTNER_SPEED_20G : 0;
  1048. p_link->partner_adv_speed |=
  1049. (status & LINK_STATUS_LINK_PARTNER_25G_CAPABLE) ?
  1050. QED_LINK_PARTNER_SPEED_25G : 0;
  1051. p_link->partner_adv_speed |=
  1052. (status & LINK_STATUS_LINK_PARTNER_40G_CAPABLE) ?
  1053. QED_LINK_PARTNER_SPEED_40G : 0;
  1054. p_link->partner_adv_speed |=
  1055. (status & LINK_STATUS_LINK_PARTNER_50G_CAPABLE) ?
  1056. QED_LINK_PARTNER_SPEED_50G : 0;
  1057. p_link->partner_adv_speed |=
  1058. (status & LINK_STATUS_LINK_PARTNER_100G_CAPABLE) ?
  1059. QED_LINK_PARTNER_SPEED_100G : 0;
  1060. p_link->partner_tx_flow_ctrl_en =
  1061. !!(status & LINK_STATUS_TX_FLOW_CONTROL_ENABLED);
  1062. p_link->partner_rx_flow_ctrl_en =
  1063. !!(status & LINK_STATUS_RX_FLOW_CONTROL_ENABLED);
  1064. switch (status & LINK_STATUS_LINK_PARTNER_FLOW_CONTROL_MASK) {
  1065. case LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE:
  1066. p_link->partner_adv_pause = QED_LINK_PARTNER_SYMMETRIC_PAUSE;
  1067. break;
  1068. case LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE:
  1069. p_link->partner_adv_pause = QED_LINK_PARTNER_ASYMMETRIC_PAUSE;
  1070. break;
  1071. case LINK_STATUS_LINK_PARTNER_BOTH_PAUSE:
  1072. p_link->partner_adv_pause = QED_LINK_PARTNER_BOTH_PAUSE;
  1073. break;
  1074. default:
  1075. p_link->partner_adv_pause = 0;
  1076. }
  1077. p_link->sfp_tx_fault = !!(status & LINK_STATUS_SFP_TX_FAULT);
  1078. if (p_hwfn->mcp_info->capabilities & FW_MB_PARAM_FEATURE_SUPPORT_EEE)
  1079. qed_mcp_read_eee_config(p_hwfn, p_ptt, p_link);
  1080. qed_link_update(p_hwfn);
  1081. out:
  1082. spin_unlock_bh(&p_hwfn->mcp_info->link_lock);
  1083. }
  1084. int qed_mcp_set_link(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt, bool b_up)
  1085. {
  1086. struct qed_mcp_link_params *params = &p_hwfn->mcp_info->link_input;
  1087. struct qed_mcp_mb_params mb_params;
  1088. struct eth_phy_cfg phy_cfg;
  1089. int rc = 0;
  1090. u32 cmd;
  1091. /* Set the shmem configuration according to params */
  1092. memset(&phy_cfg, 0, sizeof(phy_cfg));
  1093. cmd = b_up ? DRV_MSG_CODE_INIT_PHY : DRV_MSG_CODE_LINK_RESET;
  1094. if (!params->speed.autoneg)
  1095. phy_cfg.speed = params->speed.forced_speed;
  1096. phy_cfg.pause |= (params->pause.autoneg) ? ETH_PAUSE_AUTONEG : 0;
  1097. phy_cfg.pause |= (params->pause.forced_rx) ? ETH_PAUSE_RX : 0;
  1098. phy_cfg.pause |= (params->pause.forced_tx) ? ETH_PAUSE_TX : 0;
  1099. phy_cfg.adv_speed = params->speed.advertised_speeds;
  1100. phy_cfg.loopback_mode = params->loopback_mode;
  1101. if (p_hwfn->mcp_info->capabilities & FW_MB_PARAM_FEATURE_SUPPORT_EEE) {
  1102. if (params->eee.enable)
  1103. phy_cfg.eee_cfg |= EEE_CFG_EEE_ENABLED;
  1104. if (params->eee.tx_lpi_enable)
  1105. phy_cfg.eee_cfg |= EEE_CFG_TX_LPI;
  1106. if (params->eee.adv_caps & QED_EEE_1G_ADV)
  1107. phy_cfg.eee_cfg |= EEE_CFG_ADV_SPEED_1G;
  1108. if (params->eee.adv_caps & QED_EEE_10G_ADV)
  1109. phy_cfg.eee_cfg |= EEE_CFG_ADV_SPEED_10G;
  1110. phy_cfg.eee_cfg |= (params->eee.tx_lpi_timer <<
  1111. EEE_TX_TIMER_USEC_OFFSET) &
  1112. EEE_TX_TIMER_USEC_MASK;
  1113. }
  1114. p_hwfn->b_drv_link_init = b_up;
  1115. if (b_up) {
  1116. DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
  1117. "Configuring Link: Speed 0x%08x, Pause 0x%08x, adv_speed 0x%08x, loopback 0x%08x, features 0x%08x\n",
  1118. phy_cfg.speed,
  1119. phy_cfg.pause,
  1120. phy_cfg.adv_speed,
  1121. phy_cfg.loopback_mode,
  1122. phy_cfg.feature_config_flags);
  1123. } else {
  1124. DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
  1125. "Resetting link\n");
  1126. }
  1127. memset(&mb_params, 0, sizeof(mb_params));
  1128. mb_params.cmd = cmd;
  1129. mb_params.p_data_src = &phy_cfg;
  1130. mb_params.data_src_size = sizeof(phy_cfg);
  1131. rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
  1132. /* if mcp fails to respond we must abort */
  1133. if (rc) {
  1134. DP_ERR(p_hwfn, "MCP response failure, aborting\n");
  1135. return rc;
  1136. }
  1137. /* Mimic link-change attention, done for several reasons:
  1138. * - On reset, there's no guarantee MFW would trigger
  1139. * an attention.
  1140. * - On initialization, older MFWs might not indicate link change
  1141. * during LFA, so we'll never get an UP indication.
  1142. */
  1143. qed_mcp_handle_link_change(p_hwfn, p_ptt, !b_up);
  1144. return 0;
  1145. }
  1146. static void qed_mcp_send_protocol_stats(struct qed_hwfn *p_hwfn,
  1147. struct qed_ptt *p_ptt,
  1148. enum MFW_DRV_MSG_TYPE type)
  1149. {
  1150. enum qed_mcp_protocol_type stats_type;
  1151. union qed_mcp_protocol_stats stats;
  1152. struct qed_mcp_mb_params mb_params;
  1153. u32 hsi_param;
  1154. switch (type) {
  1155. case MFW_DRV_MSG_GET_LAN_STATS:
  1156. stats_type = QED_MCP_LAN_STATS;
  1157. hsi_param = DRV_MSG_CODE_STATS_TYPE_LAN;
  1158. break;
  1159. case MFW_DRV_MSG_GET_FCOE_STATS:
  1160. stats_type = QED_MCP_FCOE_STATS;
  1161. hsi_param = DRV_MSG_CODE_STATS_TYPE_FCOE;
  1162. break;
  1163. case MFW_DRV_MSG_GET_ISCSI_STATS:
  1164. stats_type = QED_MCP_ISCSI_STATS;
  1165. hsi_param = DRV_MSG_CODE_STATS_TYPE_ISCSI;
  1166. break;
  1167. case MFW_DRV_MSG_GET_RDMA_STATS:
  1168. stats_type = QED_MCP_RDMA_STATS;
  1169. hsi_param = DRV_MSG_CODE_STATS_TYPE_RDMA;
  1170. break;
  1171. default:
  1172. DP_NOTICE(p_hwfn, "Invalid protocol type %d\n", type);
  1173. return;
  1174. }
  1175. qed_get_protocol_stats(p_hwfn->cdev, stats_type, &stats);
  1176. memset(&mb_params, 0, sizeof(mb_params));
  1177. mb_params.cmd = DRV_MSG_CODE_GET_STATS;
  1178. mb_params.param = hsi_param;
  1179. mb_params.p_data_src = &stats;
  1180. mb_params.data_src_size = sizeof(stats);
  1181. qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
  1182. }
  1183. static void qed_read_pf_bandwidth(struct qed_hwfn *p_hwfn,
  1184. struct public_func *p_shmem_info)
  1185. {
  1186. struct qed_mcp_function_info *p_info;
  1187. p_info = &p_hwfn->mcp_info->func_info;
  1188. p_info->bandwidth_min = (p_shmem_info->config &
  1189. FUNC_MF_CFG_MIN_BW_MASK) >>
  1190. FUNC_MF_CFG_MIN_BW_SHIFT;
  1191. if (p_info->bandwidth_min < 1 || p_info->bandwidth_min > 100) {
  1192. DP_INFO(p_hwfn,
  1193. "bandwidth minimum out of bounds [%02x]. Set to 1\n",
  1194. p_info->bandwidth_min);
  1195. p_info->bandwidth_min = 1;
  1196. }
  1197. p_info->bandwidth_max = (p_shmem_info->config &
  1198. FUNC_MF_CFG_MAX_BW_MASK) >>
  1199. FUNC_MF_CFG_MAX_BW_SHIFT;
  1200. if (p_info->bandwidth_max < 1 || p_info->bandwidth_max > 100) {
  1201. DP_INFO(p_hwfn,
  1202. "bandwidth maximum out of bounds [%02x]. Set to 100\n",
  1203. p_info->bandwidth_max);
  1204. p_info->bandwidth_max = 100;
  1205. }
  1206. }
  1207. static u32 qed_mcp_get_shmem_func(struct qed_hwfn *p_hwfn,
  1208. struct qed_ptt *p_ptt,
  1209. struct public_func *p_data, int pfid)
  1210. {
  1211. u32 addr = SECTION_OFFSIZE_ADDR(p_hwfn->mcp_info->public_base,
  1212. PUBLIC_FUNC);
  1213. u32 mfw_path_offsize = qed_rd(p_hwfn, p_ptt, addr);
  1214. u32 func_addr = SECTION_ADDR(mfw_path_offsize, pfid);
  1215. u32 i, size;
  1216. memset(p_data, 0, sizeof(*p_data));
  1217. size = min_t(u32, sizeof(*p_data), QED_SECTION_SIZE(mfw_path_offsize));
  1218. for (i = 0; i < size / sizeof(u32); i++)
  1219. ((u32 *)p_data)[i] = qed_rd(p_hwfn, p_ptt,
  1220. func_addr + (i << 2));
  1221. return size;
  1222. }
  1223. static void qed_mcp_update_bw(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  1224. {
  1225. struct qed_mcp_function_info *p_info;
  1226. struct public_func shmem_info;
  1227. u32 resp = 0, param = 0;
  1228. qed_mcp_get_shmem_func(p_hwfn, p_ptt, &shmem_info, MCP_PF_ID(p_hwfn));
  1229. qed_read_pf_bandwidth(p_hwfn, &shmem_info);
  1230. p_info = &p_hwfn->mcp_info->func_info;
  1231. qed_configure_pf_min_bandwidth(p_hwfn->cdev, p_info->bandwidth_min);
  1232. qed_configure_pf_max_bandwidth(p_hwfn->cdev, p_info->bandwidth_max);
  1233. /* Acknowledge the MFW */
  1234. qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_BW_UPDATE_ACK, 0, &resp,
  1235. &param);
  1236. }
  1237. static void qed_mcp_update_stag(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  1238. {
  1239. struct public_func shmem_info;
  1240. u32 resp = 0, param = 0;
  1241. qed_mcp_get_shmem_func(p_hwfn, p_ptt, &shmem_info, MCP_PF_ID(p_hwfn));
  1242. p_hwfn->mcp_info->func_info.ovlan = (u16)shmem_info.ovlan_stag &
  1243. FUNC_MF_CFG_OV_STAG_MASK;
  1244. p_hwfn->hw_info.ovlan = p_hwfn->mcp_info->func_info.ovlan;
  1245. if ((p_hwfn->hw_info.hw_mode & BIT(MODE_MF_SD)) &&
  1246. (p_hwfn->hw_info.ovlan != QED_MCP_VLAN_UNSET)) {
  1247. qed_wr(p_hwfn, p_ptt,
  1248. NIG_REG_LLH_FUNC_TAG_VALUE, p_hwfn->hw_info.ovlan);
  1249. qed_sp_pf_update_stag(p_hwfn);
  1250. }
  1251. /* Acknowledge the MFW */
  1252. qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_S_TAG_UPDATE_ACK, 0,
  1253. &resp, &param);
  1254. }
  1255. void qed_mcp_read_ufp_config(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  1256. {
  1257. struct public_func shmem_info;
  1258. u32 port_cfg, val;
  1259. if (!test_bit(QED_MF_UFP_SPECIFIC, &p_hwfn->cdev->mf_bits))
  1260. return;
  1261. memset(&p_hwfn->ufp_info, 0, sizeof(p_hwfn->ufp_info));
  1262. port_cfg = qed_rd(p_hwfn, p_ptt, p_hwfn->mcp_info->port_addr +
  1263. offsetof(struct public_port, oem_cfg_port));
  1264. val = (port_cfg & OEM_CFG_CHANNEL_TYPE_MASK) >>
  1265. OEM_CFG_CHANNEL_TYPE_OFFSET;
  1266. if (val != OEM_CFG_CHANNEL_TYPE_STAGGED)
  1267. DP_NOTICE(p_hwfn, "Incorrect UFP Channel type %d\n", val);
  1268. val = (port_cfg & OEM_CFG_SCHED_TYPE_MASK) >> OEM_CFG_SCHED_TYPE_OFFSET;
  1269. if (val == OEM_CFG_SCHED_TYPE_ETS) {
  1270. p_hwfn->ufp_info.mode = QED_UFP_MODE_ETS;
  1271. } else if (val == OEM_CFG_SCHED_TYPE_VNIC_BW) {
  1272. p_hwfn->ufp_info.mode = QED_UFP_MODE_VNIC_BW;
  1273. } else {
  1274. p_hwfn->ufp_info.mode = QED_UFP_MODE_UNKNOWN;
  1275. DP_NOTICE(p_hwfn, "Unknown UFP scheduling mode %d\n", val);
  1276. }
  1277. qed_mcp_get_shmem_func(p_hwfn, p_ptt, &shmem_info, MCP_PF_ID(p_hwfn));
  1278. val = (shmem_info.oem_cfg_func & OEM_CFG_FUNC_TC_MASK) >>
  1279. OEM_CFG_FUNC_TC_OFFSET;
  1280. p_hwfn->ufp_info.tc = (u8)val;
  1281. val = (shmem_info.oem_cfg_func & OEM_CFG_FUNC_HOST_PRI_CTRL_MASK) >>
  1282. OEM_CFG_FUNC_HOST_PRI_CTRL_OFFSET;
  1283. if (val == OEM_CFG_FUNC_HOST_PRI_CTRL_VNIC) {
  1284. p_hwfn->ufp_info.pri_type = QED_UFP_PRI_VNIC;
  1285. } else if (val == OEM_CFG_FUNC_HOST_PRI_CTRL_OS) {
  1286. p_hwfn->ufp_info.pri_type = QED_UFP_PRI_OS;
  1287. } else {
  1288. p_hwfn->ufp_info.pri_type = QED_UFP_PRI_UNKNOWN;
  1289. DP_NOTICE(p_hwfn, "Unknown Host priority control %d\n", val);
  1290. }
  1291. DP_NOTICE(p_hwfn,
  1292. "UFP shmem config: mode = %d tc = %d pri_type = %d\n",
  1293. p_hwfn->ufp_info.mode,
  1294. p_hwfn->ufp_info.tc, p_hwfn->ufp_info.pri_type);
  1295. }
  1296. static int
  1297. qed_mcp_handle_ufp_event(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  1298. {
  1299. qed_mcp_read_ufp_config(p_hwfn, p_ptt);
  1300. if (p_hwfn->ufp_info.mode == QED_UFP_MODE_VNIC_BW) {
  1301. p_hwfn->qm_info.ooo_tc = p_hwfn->ufp_info.tc;
  1302. p_hwfn->hw_info.offload_tc = p_hwfn->ufp_info.tc;
  1303. qed_qm_reconf(p_hwfn, p_ptt);
  1304. } else if (p_hwfn->ufp_info.mode == QED_UFP_MODE_ETS) {
  1305. /* Merge UFP TC with the dcbx TC data */
  1306. qed_dcbx_mib_update_event(p_hwfn, p_ptt,
  1307. QED_DCBX_OPERATIONAL_MIB);
  1308. } else {
  1309. DP_ERR(p_hwfn, "Invalid sched type, discard the UFP config\n");
  1310. return -EINVAL;
  1311. }
  1312. /* update storm FW with negotiation results */
  1313. qed_sp_pf_update_ufp(p_hwfn);
  1314. /* update stag pcp value */
  1315. qed_sp_pf_update_stag(p_hwfn);
  1316. return 0;
  1317. }
  1318. int qed_mcp_handle_events(struct qed_hwfn *p_hwfn,
  1319. struct qed_ptt *p_ptt)
  1320. {
  1321. struct qed_mcp_info *info = p_hwfn->mcp_info;
  1322. int rc = 0;
  1323. bool found = false;
  1324. u16 i;
  1325. DP_VERBOSE(p_hwfn, QED_MSG_SP, "Received message from MFW\n");
  1326. /* Read Messages from MFW */
  1327. qed_mcp_read_mb(p_hwfn, p_ptt);
  1328. /* Compare current messages to old ones */
  1329. for (i = 0; i < info->mfw_mb_length; i++) {
  1330. if (info->mfw_mb_cur[i] == info->mfw_mb_shadow[i])
  1331. continue;
  1332. found = true;
  1333. DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
  1334. "Msg [%d] - old CMD 0x%02x, new CMD 0x%02x\n",
  1335. i, info->mfw_mb_shadow[i], info->mfw_mb_cur[i]);
  1336. switch (i) {
  1337. case MFW_DRV_MSG_LINK_CHANGE:
  1338. qed_mcp_handle_link_change(p_hwfn, p_ptt, false);
  1339. break;
  1340. case MFW_DRV_MSG_VF_DISABLED:
  1341. qed_mcp_handle_vf_flr(p_hwfn, p_ptt);
  1342. break;
  1343. case MFW_DRV_MSG_LLDP_DATA_UPDATED:
  1344. qed_dcbx_mib_update_event(p_hwfn, p_ptt,
  1345. QED_DCBX_REMOTE_LLDP_MIB);
  1346. break;
  1347. case MFW_DRV_MSG_DCBX_REMOTE_MIB_UPDATED:
  1348. qed_dcbx_mib_update_event(p_hwfn, p_ptt,
  1349. QED_DCBX_REMOTE_MIB);
  1350. break;
  1351. case MFW_DRV_MSG_DCBX_OPERATIONAL_MIB_UPDATED:
  1352. qed_dcbx_mib_update_event(p_hwfn, p_ptt,
  1353. QED_DCBX_OPERATIONAL_MIB);
  1354. break;
  1355. case MFW_DRV_MSG_OEM_CFG_UPDATE:
  1356. qed_mcp_handle_ufp_event(p_hwfn, p_ptt);
  1357. break;
  1358. case MFW_DRV_MSG_TRANSCEIVER_STATE_CHANGE:
  1359. qed_mcp_handle_transceiver_change(p_hwfn, p_ptt);
  1360. break;
  1361. case MFW_DRV_MSG_GET_LAN_STATS:
  1362. case MFW_DRV_MSG_GET_FCOE_STATS:
  1363. case MFW_DRV_MSG_GET_ISCSI_STATS:
  1364. case MFW_DRV_MSG_GET_RDMA_STATS:
  1365. qed_mcp_send_protocol_stats(p_hwfn, p_ptt, i);
  1366. break;
  1367. case MFW_DRV_MSG_BW_UPDATE:
  1368. qed_mcp_update_bw(p_hwfn, p_ptt);
  1369. break;
  1370. case MFW_DRV_MSG_S_TAG_UPDATE:
  1371. qed_mcp_update_stag(p_hwfn, p_ptt);
  1372. break;
  1373. case MFW_DRV_MSG_GET_TLV_REQ:
  1374. qed_mfw_tlv_req(p_hwfn);
  1375. break;
  1376. default:
  1377. DP_INFO(p_hwfn, "Unimplemented MFW message %d\n", i);
  1378. rc = -EINVAL;
  1379. }
  1380. }
  1381. /* ACK everything */
  1382. for (i = 0; i < MFW_DRV_MSG_MAX_DWORDS(info->mfw_mb_length); i++) {
  1383. __be32 val = cpu_to_be32(((u32 *)info->mfw_mb_cur)[i]);
  1384. /* MFW expect answer in BE, so we force write in that format */
  1385. qed_wr(p_hwfn, p_ptt,
  1386. info->mfw_mb_addr + sizeof(u32) +
  1387. MFW_DRV_MSG_MAX_DWORDS(info->mfw_mb_length) *
  1388. sizeof(u32) + i * sizeof(u32),
  1389. (__force u32)val);
  1390. }
  1391. if (!found) {
  1392. DP_NOTICE(p_hwfn,
  1393. "Received an MFW message indication but no new message!\n");
  1394. rc = -EINVAL;
  1395. }
  1396. /* Copy the new mfw messages into the shadow */
  1397. memcpy(info->mfw_mb_shadow, info->mfw_mb_cur, info->mfw_mb_length);
  1398. return rc;
  1399. }
  1400. int qed_mcp_get_mfw_ver(struct qed_hwfn *p_hwfn,
  1401. struct qed_ptt *p_ptt,
  1402. u32 *p_mfw_ver, u32 *p_running_bundle_id)
  1403. {
  1404. u32 global_offsize;
  1405. if (IS_VF(p_hwfn->cdev)) {
  1406. if (p_hwfn->vf_iov_info) {
  1407. struct pfvf_acquire_resp_tlv *p_resp;
  1408. p_resp = &p_hwfn->vf_iov_info->acquire_resp;
  1409. *p_mfw_ver = p_resp->pfdev_info.mfw_ver;
  1410. return 0;
  1411. } else {
  1412. DP_VERBOSE(p_hwfn,
  1413. QED_MSG_IOV,
  1414. "VF requested MFW version prior to ACQUIRE\n");
  1415. return -EINVAL;
  1416. }
  1417. }
  1418. global_offsize = qed_rd(p_hwfn, p_ptt,
  1419. SECTION_OFFSIZE_ADDR(p_hwfn->
  1420. mcp_info->public_base,
  1421. PUBLIC_GLOBAL));
  1422. *p_mfw_ver =
  1423. qed_rd(p_hwfn, p_ptt,
  1424. SECTION_ADDR(global_offsize,
  1425. 0) + offsetof(struct public_global, mfw_ver));
  1426. if (p_running_bundle_id != NULL) {
  1427. *p_running_bundle_id = qed_rd(p_hwfn, p_ptt,
  1428. SECTION_ADDR(global_offsize, 0) +
  1429. offsetof(struct public_global,
  1430. running_bundle_id));
  1431. }
  1432. return 0;
  1433. }
  1434. int qed_mcp_get_mbi_ver(struct qed_hwfn *p_hwfn,
  1435. struct qed_ptt *p_ptt, u32 *p_mbi_ver)
  1436. {
  1437. u32 nvm_cfg_addr, nvm_cfg1_offset, mbi_ver_addr;
  1438. if (IS_VF(p_hwfn->cdev))
  1439. return -EINVAL;
  1440. /* Read the address of the nvm_cfg */
  1441. nvm_cfg_addr = qed_rd(p_hwfn, p_ptt, MISC_REG_GEN_PURP_CR0);
  1442. if (!nvm_cfg_addr) {
  1443. DP_NOTICE(p_hwfn, "Shared memory not initialized\n");
  1444. return -EINVAL;
  1445. }
  1446. /* Read the offset of nvm_cfg1 */
  1447. nvm_cfg1_offset = qed_rd(p_hwfn, p_ptt, nvm_cfg_addr + 4);
  1448. mbi_ver_addr = MCP_REG_SCRATCH + nvm_cfg1_offset +
  1449. offsetof(struct nvm_cfg1, glob) +
  1450. offsetof(struct nvm_cfg1_glob, mbi_version);
  1451. *p_mbi_ver = qed_rd(p_hwfn, p_ptt,
  1452. mbi_ver_addr) &
  1453. (NVM_CFG1_GLOB_MBI_VERSION_0_MASK |
  1454. NVM_CFG1_GLOB_MBI_VERSION_1_MASK |
  1455. NVM_CFG1_GLOB_MBI_VERSION_2_MASK);
  1456. return 0;
  1457. }
  1458. int qed_mcp_get_media_type(struct qed_dev *cdev, u32 *p_media_type)
  1459. {
  1460. struct qed_hwfn *p_hwfn = &cdev->hwfns[0];
  1461. struct qed_ptt *p_ptt;
  1462. if (IS_VF(cdev))
  1463. return -EINVAL;
  1464. if (!qed_mcp_is_init(p_hwfn)) {
  1465. DP_NOTICE(p_hwfn, "MFW is not initialized!\n");
  1466. return -EBUSY;
  1467. }
  1468. *p_media_type = MEDIA_UNSPECIFIED;
  1469. p_ptt = qed_ptt_acquire(p_hwfn);
  1470. if (!p_ptt)
  1471. return -EBUSY;
  1472. *p_media_type = qed_rd(p_hwfn, p_ptt, p_hwfn->mcp_info->port_addr +
  1473. offsetof(struct public_port, media_type));
  1474. qed_ptt_release(p_hwfn, p_ptt);
  1475. return 0;
  1476. }
  1477. /* Old MFW has a global configuration for all PFs regarding RDMA support */
  1478. static void
  1479. qed_mcp_get_shmem_proto_legacy(struct qed_hwfn *p_hwfn,
  1480. enum qed_pci_personality *p_proto)
  1481. {
  1482. /* There wasn't ever a legacy MFW that published iwarp.
  1483. * So at this point, this is either plain l2 or RoCE.
  1484. */
  1485. if (test_bit(QED_DEV_CAP_ROCE, &p_hwfn->hw_info.device_capabilities))
  1486. *p_proto = QED_PCI_ETH_ROCE;
  1487. else
  1488. *p_proto = QED_PCI_ETH;
  1489. DP_VERBOSE(p_hwfn, NETIF_MSG_IFUP,
  1490. "According to Legacy capabilities, L2 personality is %08x\n",
  1491. (u32) *p_proto);
  1492. }
  1493. static int
  1494. qed_mcp_get_shmem_proto_mfw(struct qed_hwfn *p_hwfn,
  1495. struct qed_ptt *p_ptt,
  1496. enum qed_pci_personality *p_proto)
  1497. {
  1498. u32 resp = 0, param = 0;
  1499. int rc;
  1500. rc = qed_mcp_cmd(p_hwfn, p_ptt,
  1501. DRV_MSG_CODE_GET_PF_RDMA_PROTOCOL, 0, &resp, &param);
  1502. if (rc)
  1503. return rc;
  1504. if (resp != FW_MSG_CODE_OK) {
  1505. DP_VERBOSE(p_hwfn, NETIF_MSG_IFUP,
  1506. "MFW lacks support for command; Returns %08x\n",
  1507. resp);
  1508. return -EINVAL;
  1509. }
  1510. switch (param) {
  1511. case FW_MB_PARAM_GET_PF_RDMA_NONE:
  1512. *p_proto = QED_PCI_ETH;
  1513. break;
  1514. case FW_MB_PARAM_GET_PF_RDMA_ROCE:
  1515. *p_proto = QED_PCI_ETH_ROCE;
  1516. break;
  1517. case FW_MB_PARAM_GET_PF_RDMA_IWARP:
  1518. *p_proto = QED_PCI_ETH_IWARP;
  1519. break;
  1520. case FW_MB_PARAM_GET_PF_RDMA_BOTH:
  1521. *p_proto = QED_PCI_ETH_RDMA;
  1522. break;
  1523. default:
  1524. DP_NOTICE(p_hwfn,
  1525. "MFW answers GET_PF_RDMA_PROTOCOL but param is %08x\n",
  1526. param);
  1527. return -EINVAL;
  1528. }
  1529. DP_VERBOSE(p_hwfn,
  1530. NETIF_MSG_IFUP,
  1531. "According to capabilities, L2 personality is %08x [resp %08x param %08x]\n",
  1532. (u32) *p_proto, resp, param);
  1533. return 0;
  1534. }
  1535. static int
  1536. qed_mcp_get_shmem_proto(struct qed_hwfn *p_hwfn,
  1537. struct public_func *p_info,
  1538. struct qed_ptt *p_ptt,
  1539. enum qed_pci_personality *p_proto)
  1540. {
  1541. int rc = 0;
  1542. switch (p_info->config & FUNC_MF_CFG_PROTOCOL_MASK) {
  1543. case FUNC_MF_CFG_PROTOCOL_ETHERNET:
  1544. if (!IS_ENABLED(CONFIG_QED_RDMA))
  1545. *p_proto = QED_PCI_ETH;
  1546. else if (qed_mcp_get_shmem_proto_mfw(p_hwfn, p_ptt, p_proto))
  1547. qed_mcp_get_shmem_proto_legacy(p_hwfn, p_proto);
  1548. break;
  1549. case FUNC_MF_CFG_PROTOCOL_ISCSI:
  1550. *p_proto = QED_PCI_ISCSI;
  1551. break;
  1552. case FUNC_MF_CFG_PROTOCOL_FCOE:
  1553. *p_proto = QED_PCI_FCOE;
  1554. break;
  1555. case FUNC_MF_CFG_PROTOCOL_ROCE:
  1556. DP_NOTICE(p_hwfn, "RoCE personality is not a valid value!\n");
  1557. /* Fallthrough */
  1558. default:
  1559. rc = -EINVAL;
  1560. }
  1561. return rc;
  1562. }
  1563. int qed_mcp_fill_shmem_func_info(struct qed_hwfn *p_hwfn,
  1564. struct qed_ptt *p_ptt)
  1565. {
  1566. struct qed_mcp_function_info *info;
  1567. struct public_func shmem_info;
  1568. qed_mcp_get_shmem_func(p_hwfn, p_ptt, &shmem_info, MCP_PF_ID(p_hwfn));
  1569. info = &p_hwfn->mcp_info->func_info;
  1570. info->pause_on_host = (shmem_info.config &
  1571. FUNC_MF_CFG_PAUSE_ON_HOST_RING) ? 1 : 0;
  1572. if (qed_mcp_get_shmem_proto(p_hwfn, &shmem_info, p_ptt,
  1573. &info->protocol)) {
  1574. DP_ERR(p_hwfn, "Unknown personality %08x\n",
  1575. (u32)(shmem_info.config & FUNC_MF_CFG_PROTOCOL_MASK));
  1576. return -EINVAL;
  1577. }
  1578. qed_read_pf_bandwidth(p_hwfn, &shmem_info);
  1579. if (shmem_info.mac_upper || shmem_info.mac_lower) {
  1580. info->mac[0] = (u8)(shmem_info.mac_upper >> 8);
  1581. info->mac[1] = (u8)(shmem_info.mac_upper);
  1582. info->mac[2] = (u8)(shmem_info.mac_lower >> 24);
  1583. info->mac[3] = (u8)(shmem_info.mac_lower >> 16);
  1584. info->mac[4] = (u8)(shmem_info.mac_lower >> 8);
  1585. info->mac[5] = (u8)(shmem_info.mac_lower);
  1586. /* Store primary MAC for later possible WoL */
  1587. memcpy(&p_hwfn->cdev->wol_mac, info->mac, ETH_ALEN);
  1588. } else {
  1589. DP_NOTICE(p_hwfn, "MAC is 0 in shmem\n");
  1590. }
  1591. info->wwn_port = (u64)shmem_info.fcoe_wwn_port_name_lower |
  1592. (((u64)shmem_info.fcoe_wwn_port_name_upper) << 32);
  1593. info->wwn_node = (u64)shmem_info.fcoe_wwn_node_name_lower |
  1594. (((u64)shmem_info.fcoe_wwn_node_name_upper) << 32);
  1595. info->ovlan = (u16)(shmem_info.ovlan_stag & FUNC_MF_CFG_OV_STAG_MASK);
  1596. info->mtu = (u16)shmem_info.mtu_size;
  1597. p_hwfn->hw_info.b_wol_support = QED_WOL_SUPPORT_NONE;
  1598. p_hwfn->cdev->wol_config = (u8)QED_OV_WOL_DEFAULT;
  1599. if (qed_mcp_is_init(p_hwfn)) {
  1600. u32 resp = 0, param = 0;
  1601. int rc;
  1602. rc = qed_mcp_cmd(p_hwfn, p_ptt,
  1603. DRV_MSG_CODE_OS_WOL, 0, &resp, &param);
  1604. if (rc)
  1605. return rc;
  1606. if (resp == FW_MSG_CODE_OS_WOL_SUPPORTED)
  1607. p_hwfn->hw_info.b_wol_support = QED_WOL_SUPPORT_PME;
  1608. }
  1609. DP_VERBOSE(p_hwfn, (QED_MSG_SP | NETIF_MSG_IFUP),
  1610. "Read configuration from shmem: pause_on_host %02x protocol %02x BW [%02x - %02x] MAC %02x:%02x:%02x:%02x:%02x:%02x wwn port %llx node %llx ovlan %04x wol %02x\n",
  1611. info->pause_on_host, info->protocol,
  1612. info->bandwidth_min, info->bandwidth_max,
  1613. info->mac[0], info->mac[1], info->mac[2],
  1614. info->mac[3], info->mac[4], info->mac[5],
  1615. info->wwn_port, info->wwn_node,
  1616. info->ovlan, (u8)p_hwfn->hw_info.b_wol_support);
  1617. return 0;
  1618. }
  1619. struct qed_mcp_link_params
  1620. *qed_mcp_get_link_params(struct qed_hwfn *p_hwfn)
  1621. {
  1622. if (!p_hwfn || !p_hwfn->mcp_info)
  1623. return NULL;
  1624. return &p_hwfn->mcp_info->link_input;
  1625. }
  1626. struct qed_mcp_link_state
  1627. *qed_mcp_get_link_state(struct qed_hwfn *p_hwfn)
  1628. {
  1629. if (!p_hwfn || !p_hwfn->mcp_info)
  1630. return NULL;
  1631. return &p_hwfn->mcp_info->link_output;
  1632. }
  1633. struct qed_mcp_link_capabilities
  1634. *qed_mcp_get_link_capabilities(struct qed_hwfn *p_hwfn)
  1635. {
  1636. if (!p_hwfn || !p_hwfn->mcp_info)
  1637. return NULL;
  1638. return &p_hwfn->mcp_info->link_capabilities;
  1639. }
  1640. int qed_mcp_drain(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  1641. {
  1642. u32 resp = 0, param = 0;
  1643. int rc;
  1644. rc = qed_mcp_cmd(p_hwfn, p_ptt,
  1645. DRV_MSG_CODE_NIG_DRAIN, 1000, &resp, &param);
  1646. /* Wait for the drain to complete before returning */
  1647. msleep(1020);
  1648. return rc;
  1649. }
  1650. int qed_mcp_get_flash_size(struct qed_hwfn *p_hwfn,
  1651. struct qed_ptt *p_ptt, u32 *p_flash_size)
  1652. {
  1653. u32 flash_size;
  1654. if (IS_VF(p_hwfn->cdev))
  1655. return -EINVAL;
  1656. flash_size = qed_rd(p_hwfn, p_ptt, MCP_REG_NVM_CFG4);
  1657. flash_size = (flash_size & MCP_REG_NVM_CFG4_FLASH_SIZE) >>
  1658. MCP_REG_NVM_CFG4_FLASH_SIZE_SHIFT;
  1659. flash_size = (1 << (flash_size + MCP_BYTES_PER_MBIT_SHIFT));
  1660. *p_flash_size = flash_size;
  1661. return 0;
  1662. }
  1663. static int
  1664. qed_mcp_config_vf_msix_bb(struct qed_hwfn *p_hwfn,
  1665. struct qed_ptt *p_ptt, u8 vf_id, u8 num)
  1666. {
  1667. u32 resp = 0, param = 0, rc_param = 0;
  1668. int rc;
  1669. /* Only Leader can configure MSIX, and need to take CMT into account */
  1670. if (!IS_LEAD_HWFN(p_hwfn))
  1671. return 0;
  1672. num *= p_hwfn->cdev->num_hwfns;
  1673. param |= (vf_id << DRV_MB_PARAM_CFG_VF_MSIX_VF_ID_SHIFT) &
  1674. DRV_MB_PARAM_CFG_VF_MSIX_VF_ID_MASK;
  1675. param |= (num << DRV_MB_PARAM_CFG_VF_MSIX_SB_NUM_SHIFT) &
  1676. DRV_MB_PARAM_CFG_VF_MSIX_SB_NUM_MASK;
  1677. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_CFG_VF_MSIX, param,
  1678. &resp, &rc_param);
  1679. if (resp != FW_MSG_CODE_DRV_CFG_VF_MSIX_DONE) {
  1680. DP_NOTICE(p_hwfn, "VF[%d]: MFW failed to set MSI-X\n", vf_id);
  1681. rc = -EINVAL;
  1682. } else {
  1683. DP_VERBOSE(p_hwfn, QED_MSG_IOV,
  1684. "Requested 0x%02x MSI-x interrupts from VF 0x%02x\n",
  1685. num, vf_id);
  1686. }
  1687. return rc;
  1688. }
  1689. static int
  1690. qed_mcp_config_vf_msix_ah(struct qed_hwfn *p_hwfn,
  1691. struct qed_ptt *p_ptt, u8 num)
  1692. {
  1693. u32 resp = 0, param = num, rc_param = 0;
  1694. int rc;
  1695. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_CFG_PF_VFS_MSIX,
  1696. param, &resp, &rc_param);
  1697. if (resp != FW_MSG_CODE_DRV_CFG_PF_VFS_MSIX_DONE) {
  1698. DP_NOTICE(p_hwfn, "MFW failed to set MSI-X for VFs\n");
  1699. rc = -EINVAL;
  1700. } else {
  1701. DP_VERBOSE(p_hwfn, QED_MSG_IOV,
  1702. "Requested 0x%02x MSI-x interrupts for VFs\n", num);
  1703. }
  1704. return rc;
  1705. }
  1706. int qed_mcp_config_vf_msix(struct qed_hwfn *p_hwfn,
  1707. struct qed_ptt *p_ptt, u8 vf_id, u8 num)
  1708. {
  1709. if (QED_IS_BB(p_hwfn->cdev))
  1710. return qed_mcp_config_vf_msix_bb(p_hwfn, p_ptt, vf_id, num);
  1711. else
  1712. return qed_mcp_config_vf_msix_ah(p_hwfn, p_ptt, num);
  1713. }
  1714. int
  1715. qed_mcp_send_drv_version(struct qed_hwfn *p_hwfn,
  1716. struct qed_ptt *p_ptt,
  1717. struct qed_mcp_drv_version *p_ver)
  1718. {
  1719. struct qed_mcp_mb_params mb_params;
  1720. struct drv_version_stc drv_version;
  1721. __be32 val;
  1722. u32 i;
  1723. int rc;
  1724. memset(&drv_version, 0, sizeof(drv_version));
  1725. drv_version.version = p_ver->version;
  1726. for (i = 0; i < (MCP_DRV_VER_STR_SIZE - 4) / sizeof(u32); i++) {
  1727. val = cpu_to_be32(*((u32 *)&p_ver->name[i * sizeof(u32)]));
  1728. *(__be32 *)&drv_version.name[i * sizeof(u32)] = val;
  1729. }
  1730. memset(&mb_params, 0, sizeof(mb_params));
  1731. mb_params.cmd = DRV_MSG_CODE_SET_VERSION;
  1732. mb_params.p_data_src = &drv_version;
  1733. mb_params.data_src_size = sizeof(drv_version);
  1734. rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
  1735. if (rc)
  1736. DP_ERR(p_hwfn, "MCP response failure, aborting\n");
  1737. return rc;
  1738. }
  1739. int qed_mcp_halt(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  1740. {
  1741. u32 resp = 0, param = 0;
  1742. int rc;
  1743. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_MCP_HALT, 0, &resp,
  1744. &param);
  1745. if (rc)
  1746. DP_ERR(p_hwfn, "MCP response failure, aborting\n");
  1747. return rc;
  1748. }
  1749. int qed_mcp_resume(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  1750. {
  1751. u32 value, cpu_mode;
  1752. qed_wr(p_hwfn, p_ptt, MCP_REG_CPU_STATE, 0xffffffff);
  1753. value = qed_rd(p_hwfn, p_ptt, MCP_REG_CPU_MODE);
  1754. value &= ~MCP_REG_CPU_MODE_SOFT_HALT;
  1755. qed_wr(p_hwfn, p_ptt, MCP_REG_CPU_MODE, value);
  1756. cpu_mode = qed_rd(p_hwfn, p_ptt, MCP_REG_CPU_MODE);
  1757. return (cpu_mode & MCP_REG_CPU_MODE_SOFT_HALT) ? -EAGAIN : 0;
  1758. }
  1759. int qed_mcp_ov_update_current_config(struct qed_hwfn *p_hwfn,
  1760. struct qed_ptt *p_ptt,
  1761. enum qed_ov_client client)
  1762. {
  1763. u32 resp = 0, param = 0;
  1764. u32 drv_mb_param;
  1765. int rc;
  1766. switch (client) {
  1767. case QED_OV_CLIENT_DRV:
  1768. drv_mb_param = DRV_MB_PARAM_OV_CURR_CFG_OS;
  1769. break;
  1770. case QED_OV_CLIENT_USER:
  1771. drv_mb_param = DRV_MB_PARAM_OV_CURR_CFG_OTHER;
  1772. break;
  1773. case QED_OV_CLIENT_VENDOR_SPEC:
  1774. drv_mb_param = DRV_MB_PARAM_OV_CURR_CFG_VENDOR_SPEC;
  1775. break;
  1776. default:
  1777. DP_NOTICE(p_hwfn, "Invalid client type %d\n", client);
  1778. return -EINVAL;
  1779. }
  1780. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_OV_UPDATE_CURR_CFG,
  1781. drv_mb_param, &resp, &param);
  1782. if (rc)
  1783. DP_ERR(p_hwfn, "MCP response failure, aborting\n");
  1784. return rc;
  1785. }
  1786. int qed_mcp_ov_update_driver_state(struct qed_hwfn *p_hwfn,
  1787. struct qed_ptt *p_ptt,
  1788. enum qed_ov_driver_state drv_state)
  1789. {
  1790. u32 resp = 0, param = 0;
  1791. u32 drv_mb_param;
  1792. int rc;
  1793. switch (drv_state) {
  1794. case QED_OV_DRIVER_STATE_NOT_LOADED:
  1795. drv_mb_param = DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_NOT_LOADED;
  1796. break;
  1797. case QED_OV_DRIVER_STATE_DISABLED:
  1798. drv_mb_param = DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_DISABLED;
  1799. break;
  1800. case QED_OV_DRIVER_STATE_ACTIVE:
  1801. drv_mb_param = DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_ACTIVE;
  1802. break;
  1803. default:
  1804. DP_NOTICE(p_hwfn, "Invalid driver state %d\n", drv_state);
  1805. return -EINVAL;
  1806. }
  1807. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE,
  1808. drv_mb_param, &resp, &param);
  1809. if (rc)
  1810. DP_ERR(p_hwfn, "Failed to send driver state\n");
  1811. return rc;
  1812. }
  1813. int qed_mcp_ov_update_mtu(struct qed_hwfn *p_hwfn,
  1814. struct qed_ptt *p_ptt, u16 mtu)
  1815. {
  1816. u32 resp = 0, param = 0;
  1817. u32 drv_mb_param;
  1818. int rc;
  1819. drv_mb_param = (u32)mtu << DRV_MB_PARAM_OV_MTU_SIZE_SHIFT;
  1820. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_OV_UPDATE_MTU,
  1821. drv_mb_param, &resp, &param);
  1822. if (rc)
  1823. DP_ERR(p_hwfn, "Failed to send mtu value, rc = %d\n", rc);
  1824. return rc;
  1825. }
  1826. int qed_mcp_ov_update_mac(struct qed_hwfn *p_hwfn,
  1827. struct qed_ptt *p_ptt, u8 *mac)
  1828. {
  1829. struct qed_mcp_mb_params mb_params;
  1830. u32 mfw_mac[2];
  1831. int rc;
  1832. memset(&mb_params, 0, sizeof(mb_params));
  1833. mb_params.cmd = DRV_MSG_CODE_SET_VMAC;
  1834. mb_params.param = DRV_MSG_CODE_VMAC_TYPE_MAC <<
  1835. DRV_MSG_CODE_VMAC_TYPE_SHIFT;
  1836. mb_params.param |= MCP_PF_ID(p_hwfn);
  1837. /* MCP is BE, and on LE platforms PCI would swap access to SHMEM
  1838. * in 32-bit granularity.
  1839. * So the MAC has to be set in native order [and not byte order],
  1840. * otherwise it would be read incorrectly by MFW after swap.
  1841. */
  1842. mfw_mac[0] = mac[0] << 24 | mac[1] << 16 | mac[2] << 8 | mac[3];
  1843. mfw_mac[1] = mac[4] << 24 | mac[5] << 16;
  1844. mb_params.p_data_src = (u8 *)mfw_mac;
  1845. mb_params.data_src_size = 8;
  1846. rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
  1847. if (rc)
  1848. DP_ERR(p_hwfn, "Failed to send mac address, rc = %d\n", rc);
  1849. /* Store primary MAC for later possible WoL */
  1850. memcpy(p_hwfn->cdev->wol_mac, mac, ETH_ALEN);
  1851. return rc;
  1852. }
  1853. int qed_mcp_ov_update_wol(struct qed_hwfn *p_hwfn,
  1854. struct qed_ptt *p_ptt, enum qed_ov_wol wol)
  1855. {
  1856. u32 resp = 0, param = 0;
  1857. u32 drv_mb_param;
  1858. int rc;
  1859. if (p_hwfn->hw_info.b_wol_support == QED_WOL_SUPPORT_NONE) {
  1860. DP_VERBOSE(p_hwfn, QED_MSG_SP,
  1861. "Can't change WoL configuration when WoL isn't supported\n");
  1862. return -EINVAL;
  1863. }
  1864. switch (wol) {
  1865. case QED_OV_WOL_DEFAULT:
  1866. drv_mb_param = DRV_MB_PARAM_WOL_DEFAULT;
  1867. break;
  1868. case QED_OV_WOL_DISABLED:
  1869. drv_mb_param = DRV_MB_PARAM_WOL_DISABLED;
  1870. break;
  1871. case QED_OV_WOL_ENABLED:
  1872. drv_mb_param = DRV_MB_PARAM_WOL_ENABLED;
  1873. break;
  1874. default:
  1875. DP_ERR(p_hwfn, "Invalid wol state %d\n", wol);
  1876. return -EINVAL;
  1877. }
  1878. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_OV_UPDATE_WOL,
  1879. drv_mb_param, &resp, &param);
  1880. if (rc)
  1881. DP_ERR(p_hwfn, "Failed to send wol mode, rc = %d\n", rc);
  1882. /* Store the WoL update for a future unload */
  1883. p_hwfn->cdev->wol_config = (u8)wol;
  1884. return rc;
  1885. }
  1886. int qed_mcp_ov_update_eswitch(struct qed_hwfn *p_hwfn,
  1887. struct qed_ptt *p_ptt,
  1888. enum qed_ov_eswitch eswitch)
  1889. {
  1890. u32 resp = 0, param = 0;
  1891. u32 drv_mb_param;
  1892. int rc;
  1893. switch (eswitch) {
  1894. case QED_OV_ESWITCH_NONE:
  1895. drv_mb_param = DRV_MB_PARAM_ESWITCH_MODE_NONE;
  1896. break;
  1897. case QED_OV_ESWITCH_VEB:
  1898. drv_mb_param = DRV_MB_PARAM_ESWITCH_MODE_VEB;
  1899. break;
  1900. case QED_OV_ESWITCH_VEPA:
  1901. drv_mb_param = DRV_MB_PARAM_ESWITCH_MODE_VEPA;
  1902. break;
  1903. default:
  1904. DP_ERR(p_hwfn, "Invalid eswitch mode %d\n", eswitch);
  1905. return -EINVAL;
  1906. }
  1907. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_OV_UPDATE_ESWITCH_MODE,
  1908. drv_mb_param, &resp, &param);
  1909. if (rc)
  1910. DP_ERR(p_hwfn, "Failed to send eswitch mode, rc = %d\n", rc);
  1911. return rc;
  1912. }
  1913. int qed_mcp_set_led(struct qed_hwfn *p_hwfn,
  1914. struct qed_ptt *p_ptt, enum qed_led_mode mode)
  1915. {
  1916. u32 resp = 0, param = 0, drv_mb_param;
  1917. int rc;
  1918. switch (mode) {
  1919. case QED_LED_MODE_ON:
  1920. drv_mb_param = DRV_MB_PARAM_SET_LED_MODE_ON;
  1921. break;
  1922. case QED_LED_MODE_OFF:
  1923. drv_mb_param = DRV_MB_PARAM_SET_LED_MODE_OFF;
  1924. break;
  1925. case QED_LED_MODE_RESTORE:
  1926. drv_mb_param = DRV_MB_PARAM_SET_LED_MODE_OPER;
  1927. break;
  1928. default:
  1929. DP_NOTICE(p_hwfn, "Invalid LED mode %d\n", mode);
  1930. return -EINVAL;
  1931. }
  1932. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_SET_LED_MODE,
  1933. drv_mb_param, &resp, &param);
  1934. return rc;
  1935. }
  1936. int qed_mcp_mask_parities(struct qed_hwfn *p_hwfn,
  1937. struct qed_ptt *p_ptt, u32 mask_parities)
  1938. {
  1939. u32 resp = 0, param = 0;
  1940. int rc;
  1941. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_MASK_PARITIES,
  1942. mask_parities, &resp, &param);
  1943. if (rc) {
  1944. DP_ERR(p_hwfn,
  1945. "MCP response failure for mask parities, aborting\n");
  1946. } else if (resp != FW_MSG_CODE_OK) {
  1947. DP_ERR(p_hwfn,
  1948. "MCP did not acknowledge mask parity request. Old MFW?\n");
  1949. rc = -EINVAL;
  1950. }
  1951. return rc;
  1952. }
  1953. int qed_mcp_nvm_read(struct qed_dev *cdev, u32 addr, u8 *p_buf, u32 len)
  1954. {
  1955. u32 bytes_left = len, offset = 0, bytes_to_copy, read_len = 0;
  1956. struct qed_hwfn *p_hwfn = QED_LEADING_HWFN(cdev);
  1957. u32 resp = 0, resp_param = 0;
  1958. struct qed_ptt *p_ptt;
  1959. int rc = 0;
  1960. p_ptt = qed_ptt_acquire(p_hwfn);
  1961. if (!p_ptt)
  1962. return -EBUSY;
  1963. while (bytes_left > 0) {
  1964. bytes_to_copy = min_t(u32, bytes_left, MCP_DRV_NVM_BUF_LEN);
  1965. rc = qed_mcp_nvm_rd_cmd(p_hwfn, p_ptt,
  1966. DRV_MSG_CODE_NVM_READ_NVRAM,
  1967. addr + offset +
  1968. (bytes_to_copy <<
  1969. DRV_MB_PARAM_NVM_LEN_OFFSET),
  1970. &resp, &resp_param,
  1971. &read_len,
  1972. (u32 *)(p_buf + offset));
  1973. if (rc || (resp != FW_MSG_CODE_NVM_OK)) {
  1974. DP_NOTICE(cdev, "MCP command rc = %d\n", rc);
  1975. break;
  1976. }
  1977. /* This can be a lengthy process, and it's possible scheduler
  1978. * isn't preemptable. Sleep a bit to prevent CPU hogging.
  1979. */
  1980. if (bytes_left % 0x1000 <
  1981. (bytes_left - read_len) % 0x1000)
  1982. usleep_range(1000, 2000);
  1983. offset += read_len;
  1984. bytes_left -= read_len;
  1985. }
  1986. cdev->mcp_nvm_resp = resp;
  1987. qed_ptt_release(p_hwfn, p_ptt);
  1988. return rc;
  1989. }
  1990. int qed_mcp_nvm_resp(struct qed_dev *cdev, u8 *p_buf)
  1991. {
  1992. struct qed_hwfn *p_hwfn = QED_LEADING_HWFN(cdev);
  1993. struct qed_ptt *p_ptt;
  1994. p_ptt = qed_ptt_acquire(p_hwfn);
  1995. if (!p_ptt)
  1996. return -EBUSY;
  1997. memcpy(p_buf, &cdev->mcp_nvm_resp, sizeof(cdev->mcp_nvm_resp));
  1998. qed_ptt_release(p_hwfn, p_ptt);
  1999. return 0;
  2000. }
  2001. int qed_mcp_nvm_put_file_begin(struct qed_dev *cdev, u32 addr)
  2002. {
  2003. struct qed_hwfn *p_hwfn = QED_LEADING_HWFN(cdev);
  2004. struct qed_ptt *p_ptt;
  2005. u32 resp, param;
  2006. int rc;
  2007. p_ptt = qed_ptt_acquire(p_hwfn);
  2008. if (!p_ptt)
  2009. return -EBUSY;
  2010. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_NVM_PUT_FILE_BEGIN, addr,
  2011. &resp, &param);
  2012. cdev->mcp_nvm_resp = resp;
  2013. qed_ptt_release(p_hwfn, p_ptt);
  2014. return rc;
  2015. }
  2016. int qed_mcp_nvm_write(struct qed_dev *cdev,
  2017. u32 cmd, u32 addr, u8 *p_buf, u32 len)
  2018. {
  2019. u32 buf_idx = 0, buf_size, nvm_cmd, nvm_offset, resp = 0, param;
  2020. struct qed_hwfn *p_hwfn = QED_LEADING_HWFN(cdev);
  2021. struct qed_ptt *p_ptt;
  2022. int rc = -EINVAL;
  2023. p_ptt = qed_ptt_acquire(p_hwfn);
  2024. if (!p_ptt)
  2025. return -EBUSY;
  2026. switch (cmd) {
  2027. case QED_PUT_FILE_DATA:
  2028. nvm_cmd = DRV_MSG_CODE_NVM_PUT_FILE_DATA;
  2029. break;
  2030. case QED_NVM_WRITE_NVRAM:
  2031. nvm_cmd = DRV_MSG_CODE_NVM_WRITE_NVRAM;
  2032. break;
  2033. default:
  2034. DP_NOTICE(p_hwfn, "Invalid nvm write command 0x%x\n", cmd);
  2035. rc = -EINVAL;
  2036. goto out;
  2037. }
  2038. while (buf_idx < len) {
  2039. buf_size = min_t(u32, (len - buf_idx), MCP_DRV_NVM_BUF_LEN);
  2040. nvm_offset = ((buf_size << DRV_MB_PARAM_NVM_LEN_OFFSET) |
  2041. addr) + buf_idx;
  2042. rc = qed_mcp_nvm_wr_cmd(p_hwfn, p_ptt, nvm_cmd, nvm_offset,
  2043. &resp, &param, buf_size,
  2044. (u32 *)&p_buf[buf_idx]);
  2045. if (rc) {
  2046. DP_NOTICE(cdev, "nvm write failed, rc = %d\n", rc);
  2047. resp = FW_MSG_CODE_ERROR;
  2048. break;
  2049. }
  2050. if (resp != FW_MSG_CODE_OK &&
  2051. resp != FW_MSG_CODE_NVM_OK &&
  2052. resp != FW_MSG_CODE_NVM_PUT_FILE_FINISH_OK) {
  2053. DP_NOTICE(cdev,
  2054. "nvm write failed, resp = 0x%08x\n", resp);
  2055. rc = -EINVAL;
  2056. break;
  2057. }
  2058. /* This can be a lengthy process, and it's possible scheduler
  2059. * isn't pre-emptable. Sleep a bit to prevent CPU hogging.
  2060. */
  2061. if (buf_idx % 0x1000 > (buf_idx + buf_size) % 0x1000)
  2062. usleep_range(1000, 2000);
  2063. buf_idx += buf_size;
  2064. }
  2065. cdev->mcp_nvm_resp = resp;
  2066. out:
  2067. qed_ptt_release(p_hwfn, p_ptt);
  2068. return rc;
  2069. }
  2070. int qed_mcp_bist_register_test(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  2071. {
  2072. u32 drv_mb_param = 0, rsp, param;
  2073. int rc = 0;
  2074. drv_mb_param = (DRV_MB_PARAM_BIST_REGISTER_TEST <<
  2075. DRV_MB_PARAM_BIST_TEST_INDEX_SHIFT);
  2076. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_BIST_TEST,
  2077. drv_mb_param, &rsp, &param);
  2078. if (rc)
  2079. return rc;
  2080. if (((rsp & FW_MSG_CODE_MASK) != FW_MSG_CODE_OK) ||
  2081. (param != DRV_MB_PARAM_BIST_RC_PASSED))
  2082. rc = -EAGAIN;
  2083. return rc;
  2084. }
  2085. int qed_mcp_bist_clock_test(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  2086. {
  2087. u32 drv_mb_param, rsp, param;
  2088. int rc = 0;
  2089. drv_mb_param = (DRV_MB_PARAM_BIST_CLOCK_TEST <<
  2090. DRV_MB_PARAM_BIST_TEST_INDEX_SHIFT);
  2091. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_BIST_TEST,
  2092. drv_mb_param, &rsp, &param);
  2093. if (rc)
  2094. return rc;
  2095. if (((rsp & FW_MSG_CODE_MASK) != FW_MSG_CODE_OK) ||
  2096. (param != DRV_MB_PARAM_BIST_RC_PASSED))
  2097. rc = -EAGAIN;
  2098. return rc;
  2099. }
  2100. int qed_mcp_bist_nvm_get_num_images(struct qed_hwfn *p_hwfn,
  2101. struct qed_ptt *p_ptt,
  2102. u32 *num_images)
  2103. {
  2104. u32 drv_mb_param = 0, rsp;
  2105. int rc = 0;
  2106. drv_mb_param = (DRV_MB_PARAM_BIST_NVM_TEST_NUM_IMAGES <<
  2107. DRV_MB_PARAM_BIST_TEST_INDEX_SHIFT);
  2108. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_BIST_TEST,
  2109. drv_mb_param, &rsp, num_images);
  2110. if (rc)
  2111. return rc;
  2112. if (((rsp & FW_MSG_CODE_MASK) != FW_MSG_CODE_OK))
  2113. rc = -EINVAL;
  2114. return rc;
  2115. }
  2116. int qed_mcp_bist_nvm_get_image_att(struct qed_hwfn *p_hwfn,
  2117. struct qed_ptt *p_ptt,
  2118. struct bist_nvm_image_att *p_image_att,
  2119. u32 image_index)
  2120. {
  2121. u32 buf_size = 0, param, resp = 0, resp_param = 0;
  2122. int rc;
  2123. param = DRV_MB_PARAM_BIST_NVM_TEST_IMAGE_BY_INDEX <<
  2124. DRV_MB_PARAM_BIST_TEST_INDEX_SHIFT;
  2125. param |= image_index << DRV_MB_PARAM_BIST_TEST_IMAGE_INDEX_SHIFT;
  2126. rc = qed_mcp_nvm_rd_cmd(p_hwfn, p_ptt,
  2127. DRV_MSG_CODE_BIST_TEST, param,
  2128. &resp, &resp_param,
  2129. &buf_size,
  2130. (u32 *)p_image_att);
  2131. if (rc)
  2132. return rc;
  2133. if (((resp & FW_MSG_CODE_MASK) != FW_MSG_CODE_OK) ||
  2134. (p_image_att->return_code != 1))
  2135. rc = -EINVAL;
  2136. return rc;
  2137. }
  2138. int qed_mcp_nvm_info_populate(struct qed_hwfn *p_hwfn)
  2139. {
  2140. struct qed_nvm_image_info *nvm_info = &p_hwfn->nvm_info;
  2141. struct qed_ptt *p_ptt;
  2142. int rc;
  2143. u32 i;
  2144. p_ptt = qed_ptt_acquire(p_hwfn);
  2145. if (!p_ptt) {
  2146. DP_ERR(p_hwfn, "failed to acquire ptt\n");
  2147. return -EBUSY;
  2148. }
  2149. /* Acquire from MFW the amount of available images */
  2150. nvm_info->num_images = 0;
  2151. rc = qed_mcp_bist_nvm_get_num_images(p_hwfn,
  2152. p_ptt, &nvm_info->num_images);
  2153. if (rc == -EOPNOTSUPP) {
  2154. DP_INFO(p_hwfn, "DRV_MSG_CODE_BIST_TEST is not supported\n");
  2155. goto out;
  2156. } else if (rc || !nvm_info->num_images) {
  2157. DP_ERR(p_hwfn, "Failed getting number of images\n");
  2158. goto err0;
  2159. }
  2160. nvm_info->image_att = kmalloc_array(nvm_info->num_images,
  2161. sizeof(struct bist_nvm_image_att),
  2162. GFP_KERNEL);
  2163. if (!nvm_info->image_att) {
  2164. rc = -ENOMEM;
  2165. goto err0;
  2166. }
  2167. /* Iterate over images and get their attributes */
  2168. for (i = 0; i < nvm_info->num_images; i++) {
  2169. rc = qed_mcp_bist_nvm_get_image_att(p_hwfn, p_ptt,
  2170. &nvm_info->image_att[i], i);
  2171. if (rc) {
  2172. DP_ERR(p_hwfn,
  2173. "Failed getting image index %d attributes\n", i);
  2174. goto err1;
  2175. }
  2176. DP_VERBOSE(p_hwfn, QED_MSG_SP, "image index %d, size %x\n", i,
  2177. nvm_info->image_att[i].len);
  2178. }
  2179. out:
  2180. qed_ptt_release(p_hwfn, p_ptt);
  2181. return 0;
  2182. err1:
  2183. kfree(nvm_info->image_att);
  2184. err0:
  2185. qed_ptt_release(p_hwfn, p_ptt);
  2186. return rc;
  2187. }
  2188. int
  2189. qed_mcp_get_nvm_image_att(struct qed_hwfn *p_hwfn,
  2190. enum qed_nvm_images image_id,
  2191. struct qed_nvm_image_att *p_image_att)
  2192. {
  2193. enum nvm_image_type type;
  2194. u32 i;
  2195. /* Translate image_id into MFW definitions */
  2196. switch (image_id) {
  2197. case QED_NVM_IMAGE_ISCSI_CFG:
  2198. type = NVM_TYPE_ISCSI_CFG;
  2199. break;
  2200. case QED_NVM_IMAGE_FCOE_CFG:
  2201. type = NVM_TYPE_FCOE_CFG;
  2202. break;
  2203. case QED_NVM_IMAGE_NVM_CFG1:
  2204. type = NVM_TYPE_NVM_CFG1;
  2205. break;
  2206. case QED_NVM_IMAGE_DEFAULT_CFG:
  2207. type = NVM_TYPE_DEFAULT_CFG;
  2208. break;
  2209. case QED_NVM_IMAGE_NVM_META:
  2210. type = NVM_TYPE_META;
  2211. break;
  2212. default:
  2213. DP_NOTICE(p_hwfn, "Unknown request of image_id %08x\n",
  2214. image_id);
  2215. return -EINVAL;
  2216. }
  2217. for (i = 0; i < p_hwfn->nvm_info.num_images; i++)
  2218. if (type == p_hwfn->nvm_info.image_att[i].image_type)
  2219. break;
  2220. if (i == p_hwfn->nvm_info.num_images) {
  2221. DP_VERBOSE(p_hwfn, QED_MSG_STORAGE,
  2222. "Failed to find nvram image of type %08x\n",
  2223. image_id);
  2224. return -ENOENT;
  2225. }
  2226. p_image_att->start_addr = p_hwfn->nvm_info.image_att[i].nvm_start_addr;
  2227. p_image_att->length = p_hwfn->nvm_info.image_att[i].len;
  2228. return 0;
  2229. }
  2230. int qed_mcp_get_nvm_image(struct qed_hwfn *p_hwfn,
  2231. enum qed_nvm_images image_id,
  2232. u8 *p_buffer, u32 buffer_len)
  2233. {
  2234. struct qed_nvm_image_att image_att;
  2235. int rc;
  2236. memset(p_buffer, 0, buffer_len);
  2237. rc = qed_mcp_get_nvm_image_att(p_hwfn, image_id, &image_att);
  2238. if (rc)
  2239. return rc;
  2240. /* Validate sizes - both the image's and the supplied buffer's */
  2241. if (image_att.length <= 4) {
  2242. DP_VERBOSE(p_hwfn, QED_MSG_STORAGE,
  2243. "Image [%d] is too small - only %d bytes\n",
  2244. image_id, image_att.length);
  2245. return -EINVAL;
  2246. }
  2247. if (image_att.length > buffer_len) {
  2248. DP_VERBOSE(p_hwfn,
  2249. QED_MSG_STORAGE,
  2250. "Image [%d] is too big - %08x bytes where only %08x are available\n",
  2251. image_id, image_att.length, buffer_len);
  2252. return -ENOMEM;
  2253. }
  2254. return qed_mcp_nvm_read(p_hwfn->cdev, image_att.start_addr,
  2255. p_buffer, image_att.length);
  2256. }
  2257. static enum resource_id_enum qed_mcp_get_mfw_res_id(enum qed_resources res_id)
  2258. {
  2259. enum resource_id_enum mfw_res_id = RESOURCE_NUM_INVALID;
  2260. switch (res_id) {
  2261. case QED_SB:
  2262. mfw_res_id = RESOURCE_NUM_SB_E;
  2263. break;
  2264. case QED_L2_QUEUE:
  2265. mfw_res_id = RESOURCE_NUM_L2_QUEUE_E;
  2266. break;
  2267. case QED_VPORT:
  2268. mfw_res_id = RESOURCE_NUM_VPORT_E;
  2269. break;
  2270. case QED_RSS_ENG:
  2271. mfw_res_id = RESOURCE_NUM_RSS_ENGINES_E;
  2272. break;
  2273. case QED_PQ:
  2274. mfw_res_id = RESOURCE_NUM_PQ_E;
  2275. break;
  2276. case QED_RL:
  2277. mfw_res_id = RESOURCE_NUM_RL_E;
  2278. break;
  2279. case QED_MAC:
  2280. case QED_VLAN:
  2281. /* Each VFC resource can accommodate both a MAC and a VLAN */
  2282. mfw_res_id = RESOURCE_VFC_FILTER_E;
  2283. break;
  2284. case QED_ILT:
  2285. mfw_res_id = RESOURCE_ILT_E;
  2286. break;
  2287. case QED_LL2_QUEUE:
  2288. mfw_res_id = RESOURCE_LL2_QUEUE_E;
  2289. break;
  2290. case QED_RDMA_CNQ_RAM:
  2291. case QED_CMDQS_CQS:
  2292. /* CNQ/CMDQS are the same resource */
  2293. mfw_res_id = RESOURCE_CQS_E;
  2294. break;
  2295. case QED_RDMA_STATS_QUEUE:
  2296. mfw_res_id = RESOURCE_RDMA_STATS_QUEUE_E;
  2297. break;
  2298. case QED_BDQ:
  2299. mfw_res_id = RESOURCE_BDQ_E;
  2300. break;
  2301. default:
  2302. break;
  2303. }
  2304. return mfw_res_id;
  2305. }
  2306. #define QED_RESC_ALLOC_VERSION_MAJOR 2
  2307. #define QED_RESC_ALLOC_VERSION_MINOR 0
  2308. #define QED_RESC_ALLOC_VERSION \
  2309. ((QED_RESC_ALLOC_VERSION_MAJOR << \
  2310. DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MAJOR_SHIFT) | \
  2311. (QED_RESC_ALLOC_VERSION_MINOR << \
  2312. DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MINOR_SHIFT))
  2313. struct qed_resc_alloc_in_params {
  2314. u32 cmd;
  2315. enum qed_resources res_id;
  2316. u32 resc_max_val;
  2317. };
  2318. struct qed_resc_alloc_out_params {
  2319. u32 mcp_resp;
  2320. u32 mcp_param;
  2321. u32 resc_num;
  2322. u32 resc_start;
  2323. u32 vf_resc_num;
  2324. u32 vf_resc_start;
  2325. u32 flags;
  2326. };
  2327. static int
  2328. qed_mcp_resc_allocation_msg(struct qed_hwfn *p_hwfn,
  2329. struct qed_ptt *p_ptt,
  2330. struct qed_resc_alloc_in_params *p_in_params,
  2331. struct qed_resc_alloc_out_params *p_out_params)
  2332. {
  2333. struct qed_mcp_mb_params mb_params;
  2334. struct resource_info mfw_resc_info;
  2335. int rc;
  2336. memset(&mfw_resc_info, 0, sizeof(mfw_resc_info));
  2337. mfw_resc_info.res_id = qed_mcp_get_mfw_res_id(p_in_params->res_id);
  2338. if (mfw_resc_info.res_id == RESOURCE_NUM_INVALID) {
  2339. DP_ERR(p_hwfn,
  2340. "Failed to match resource %d [%s] with the MFW resources\n",
  2341. p_in_params->res_id,
  2342. qed_hw_get_resc_name(p_in_params->res_id));
  2343. return -EINVAL;
  2344. }
  2345. switch (p_in_params->cmd) {
  2346. case DRV_MSG_SET_RESOURCE_VALUE_MSG:
  2347. mfw_resc_info.size = p_in_params->resc_max_val;
  2348. /* Fallthrough */
  2349. case DRV_MSG_GET_RESOURCE_ALLOC_MSG:
  2350. break;
  2351. default:
  2352. DP_ERR(p_hwfn, "Unexpected resource alloc command [0x%08x]\n",
  2353. p_in_params->cmd);
  2354. return -EINVAL;
  2355. }
  2356. memset(&mb_params, 0, sizeof(mb_params));
  2357. mb_params.cmd = p_in_params->cmd;
  2358. mb_params.param = QED_RESC_ALLOC_VERSION;
  2359. mb_params.p_data_src = &mfw_resc_info;
  2360. mb_params.data_src_size = sizeof(mfw_resc_info);
  2361. mb_params.p_data_dst = mb_params.p_data_src;
  2362. mb_params.data_dst_size = mb_params.data_src_size;
  2363. DP_VERBOSE(p_hwfn,
  2364. QED_MSG_SP,
  2365. "Resource message request: cmd 0x%08x, res_id %d [%s], hsi_version %d.%d, val 0x%x\n",
  2366. p_in_params->cmd,
  2367. p_in_params->res_id,
  2368. qed_hw_get_resc_name(p_in_params->res_id),
  2369. QED_MFW_GET_FIELD(mb_params.param,
  2370. DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MAJOR),
  2371. QED_MFW_GET_FIELD(mb_params.param,
  2372. DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MINOR),
  2373. p_in_params->resc_max_val);
  2374. rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
  2375. if (rc)
  2376. return rc;
  2377. p_out_params->mcp_resp = mb_params.mcp_resp;
  2378. p_out_params->mcp_param = mb_params.mcp_param;
  2379. p_out_params->resc_num = mfw_resc_info.size;
  2380. p_out_params->resc_start = mfw_resc_info.offset;
  2381. p_out_params->vf_resc_num = mfw_resc_info.vf_size;
  2382. p_out_params->vf_resc_start = mfw_resc_info.vf_offset;
  2383. p_out_params->flags = mfw_resc_info.flags;
  2384. DP_VERBOSE(p_hwfn,
  2385. QED_MSG_SP,
  2386. "Resource message response: mfw_hsi_version %d.%d, num 0x%x, start 0x%x, vf_num 0x%x, vf_start 0x%x, flags 0x%08x\n",
  2387. QED_MFW_GET_FIELD(p_out_params->mcp_param,
  2388. FW_MB_PARAM_RESOURCE_ALLOC_VERSION_MAJOR),
  2389. QED_MFW_GET_FIELD(p_out_params->mcp_param,
  2390. FW_MB_PARAM_RESOURCE_ALLOC_VERSION_MINOR),
  2391. p_out_params->resc_num,
  2392. p_out_params->resc_start,
  2393. p_out_params->vf_resc_num,
  2394. p_out_params->vf_resc_start, p_out_params->flags);
  2395. return 0;
  2396. }
  2397. int
  2398. qed_mcp_set_resc_max_val(struct qed_hwfn *p_hwfn,
  2399. struct qed_ptt *p_ptt,
  2400. enum qed_resources res_id,
  2401. u32 resc_max_val, u32 *p_mcp_resp)
  2402. {
  2403. struct qed_resc_alloc_out_params out_params;
  2404. struct qed_resc_alloc_in_params in_params;
  2405. int rc;
  2406. memset(&in_params, 0, sizeof(in_params));
  2407. in_params.cmd = DRV_MSG_SET_RESOURCE_VALUE_MSG;
  2408. in_params.res_id = res_id;
  2409. in_params.resc_max_val = resc_max_val;
  2410. memset(&out_params, 0, sizeof(out_params));
  2411. rc = qed_mcp_resc_allocation_msg(p_hwfn, p_ptt, &in_params,
  2412. &out_params);
  2413. if (rc)
  2414. return rc;
  2415. *p_mcp_resp = out_params.mcp_resp;
  2416. return 0;
  2417. }
  2418. int
  2419. qed_mcp_get_resc_info(struct qed_hwfn *p_hwfn,
  2420. struct qed_ptt *p_ptt,
  2421. enum qed_resources res_id,
  2422. u32 *p_mcp_resp, u32 *p_resc_num, u32 *p_resc_start)
  2423. {
  2424. struct qed_resc_alloc_out_params out_params;
  2425. struct qed_resc_alloc_in_params in_params;
  2426. int rc;
  2427. memset(&in_params, 0, sizeof(in_params));
  2428. in_params.cmd = DRV_MSG_GET_RESOURCE_ALLOC_MSG;
  2429. in_params.res_id = res_id;
  2430. memset(&out_params, 0, sizeof(out_params));
  2431. rc = qed_mcp_resc_allocation_msg(p_hwfn, p_ptt, &in_params,
  2432. &out_params);
  2433. if (rc)
  2434. return rc;
  2435. *p_mcp_resp = out_params.mcp_resp;
  2436. if (*p_mcp_resp == FW_MSG_CODE_RESOURCE_ALLOC_OK) {
  2437. *p_resc_num = out_params.resc_num;
  2438. *p_resc_start = out_params.resc_start;
  2439. }
  2440. return 0;
  2441. }
  2442. int qed_mcp_initiate_pf_flr(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  2443. {
  2444. u32 mcp_resp, mcp_param;
  2445. return qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_INITIATE_PF_FLR, 0,
  2446. &mcp_resp, &mcp_param);
  2447. }
  2448. static int qed_mcp_resource_cmd(struct qed_hwfn *p_hwfn,
  2449. struct qed_ptt *p_ptt,
  2450. u32 param, u32 *p_mcp_resp, u32 *p_mcp_param)
  2451. {
  2452. int rc;
  2453. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_RESOURCE_CMD, param,
  2454. p_mcp_resp, p_mcp_param);
  2455. if (rc)
  2456. return rc;
  2457. if (*p_mcp_resp == FW_MSG_CODE_UNSUPPORTED) {
  2458. DP_INFO(p_hwfn,
  2459. "The resource command is unsupported by the MFW\n");
  2460. return -EINVAL;
  2461. }
  2462. if (*p_mcp_param == RESOURCE_OPCODE_UNKNOWN_CMD) {
  2463. u8 opcode = QED_MFW_GET_FIELD(param, RESOURCE_CMD_REQ_OPCODE);
  2464. DP_NOTICE(p_hwfn,
  2465. "The resource command is unknown to the MFW [param 0x%08x, opcode %d]\n",
  2466. param, opcode);
  2467. return -EINVAL;
  2468. }
  2469. return rc;
  2470. }
  2471. int
  2472. __qed_mcp_resc_lock(struct qed_hwfn *p_hwfn,
  2473. struct qed_ptt *p_ptt,
  2474. struct qed_resc_lock_params *p_params)
  2475. {
  2476. u32 param = 0, mcp_resp, mcp_param;
  2477. u8 opcode;
  2478. int rc;
  2479. switch (p_params->timeout) {
  2480. case QED_MCP_RESC_LOCK_TO_DEFAULT:
  2481. opcode = RESOURCE_OPCODE_REQ;
  2482. p_params->timeout = 0;
  2483. break;
  2484. case QED_MCP_RESC_LOCK_TO_NONE:
  2485. opcode = RESOURCE_OPCODE_REQ_WO_AGING;
  2486. p_params->timeout = 0;
  2487. break;
  2488. default:
  2489. opcode = RESOURCE_OPCODE_REQ_W_AGING;
  2490. break;
  2491. }
  2492. QED_MFW_SET_FIELD(param, RESOURCE_CMD_REQ_RESC, p_params->resource);
  2493. QED_MFW_SET_FIELD(param, RESOURCE_CMD_REQ_OPCODE, opcode);
  2494. QED_MFW_SET_FIELD(param, RESOURCE_CMD_REQ_AGE, p_params->timeout);
  2495. DP_VERBOSE(p_hwfn,
  2496. QED_MSG_SP,
  2497. "Resource lock request: param 0x%08x [age %d, opcode %d, resource %d]\n",
  2498. param, p_params->timeout, opcode, p_params->resource);
  2499. /* Attempt to acquire the resource */
  2500. rc = qed_mcp_resource_cmd(p_hwfn, p_ptt, param, &mcp_resp, &mcp_param);
  2501. if (rc)
  2502. return rc;
  2503. /* Analyze the response */
  2504. p_params->owner = QED_MFW_GET_FIELD(mcp_param, RESOURCE_CMD_RSP_OWNER);
  2505. opcode = QED_MFW_GET_FIELD(mcp_param, RESOURCE_CMD_RSP_OPCODE);
  2506. DP_VERBOSE(p_hwfn,
  2507. QED_MSG_SP,
  2508. "Resource lock response: mcp_param 0x%08x [opcode %d, owner %d]\n",
  2509. mcp_param, opcode, p_params->owner);
  2510. switch (opcode) {
  2511. case RESOURCE_OPCODE_GNT:
  2512. p_params->b_granted = true;
  2513. break;
  2514. case RESOURCE_OPCODE_BUSY:
  2515. p_params->b_granted = false;
  2516. break;
  2517. default:
  2518. DP_NOTICE(p_hwfn,
  2519. "Unexpected opcode in resource lock response [mcp_param 0x%08x, opcode %d]\n",
  2520. mcp_param, opcode);
  2521. return -EINVAL;
  2522. }
  2523. return 0;
  2524. }
  2525. int
  2526. qed_mcp_resc_lock(struct qed_hwfn *p_hwfn,
  2527. struct qed_ptt *p_ptt, struct qed_resc_lock_params *p_params)
  2528. {
  2529. u32 retry_cnt = 0;
  2530. int rc;
  2531. do {
  2532. /* No need for an interval before the first iteration */
  2533. if (retry_cnt) {
  2534. if (p_params->sleep_b4_retry) {
  2535. u16 retry_interval_in_ms =
  2536. DIV_ROUND_UP(p_params->retry_interval,
  2537. 1000);
  2538. msleep(retry_interval_in_ms);
  2539. } else {
  2540. udelay(p_params->retry_interval);
  2541. }
  2542. }
  2543. rc = __qed_mcp_resc_lock(p_hwfn, p_ptt, p_params);
  2544. if (rc)
  2545. return rc;
  2546. if (p_params->b_granted)
  2547. break;
  2548. } while (retry_cnt++ < p_params->retry_num);
  2549. return 0;
  2550. }
  2551. int
  2552. qed_mcp_resc_unlock(struct qed_hwfn *p_hwfn,
  2553. struct qed_ptt *p_ptt,
  2554. struct qed_resc_unlock_params *p_params)
  2555. {
  2556. u32 param = 0, mcp_resp, mcp_param;
  2557. u8 opcode;
  2558. int rc;
  2559. opcode = p_params->b_force ? RESOURCE_OPCODE_FORCE_RELEASE
  2560. : RESOURCE_OPCODE_RELEASE;
  2561. QED_MFW_SET_FIELD(param, RESOURCE_CMD_REQ_RESC, p_params->resource);
  2562. QED_MFW_SET_FIELD(param, RESOURCE_CMD_REQ_OPCODE, opcode);
  2563. DP_VERBOSE(p_hwfn, QED_MSG_SP,
  2564. "Resource unlock request: param 0x%08x [opcode %d, resource %d]\n",
  2565. param, opcode, p_params->resource);
  2566. /* Attempt to release the resource */
  2567. rc = qed_mcp_resource_cmd(p_hwfn, p_ptt, param, &mcp_resp, &mcp_param);
  2568. if (rc)
  2569. return rc;
  2570. /* Analyze the response */
  2571. opcode = QED_MFW_GET_FIELD(mcp_param, RESOURCE_CMD_RSP_OPCODE);
  2572. DP_VERBOSE(p_hwfn, QED_MSG_SP,
  2573. "Resource unlock response: mcp_param 0x%08x [opcode %d]\n",
  2574. mcp_param, opcode);
  2575. switch (opcode) {
  2576. case RESOURCE_OPCODE_RELEASED_PREVIOUS:
  2577. DP_INFO(p_hwfn,
  2578. "Resource unlock request for an already released resource [%d]\n",
  2579. p_params->resource);
  2580. /* Fallthrough */
  2581. case RESOURCE_OPCODE_RELEASED:
  2582. p_params->b_released = true;
  2583. break;
  2584. case RESOURCE_OPCODE_WRONG_OWNER:
  2585. p_params->b_released = false;
  2586. break;
  2587. default:
  2588. DP_NOTICE(p_hwfn,
  2589. "Unexpected opcode in resource unlock response [mcp_param 0x%08x, opcode %d]\n",
  2590. mcp_param, opcode);
  2591. return -EINVAL;
  2592. }
  2593. return 0;
  2594. }
  2595. void qed_mcp_resc_lock_default_init(struct qed_resc_lock_params *p_lock,
  2596. struct qed_resc_unlock_params *p_unlock,
  2597. enum qed_resc_lock
  2598. resource, bool b_is_permanent)
  2599. {
  2600. if (p_lock) {
  2601. memset(p_lock, 0, sizeof(*p_lock));
  2602. /* Permanent resources don't require aging, and there's no
  2603. * point in trying to acquire them more than once since it's
  2604. * unexpected another entity would release them.
  2605. */
  2606. if (b_is_permanent) {
  2607. p_lock->timeout = QED_MCP_RESC_LOCK_TO_NONE;
  2608. } else {
  2609. p_lock->retry_num = QED_MCP_RESC_LOCK_RETRY_CNT_DFLT;
  2610. p_lock->retry_interval =
  2611. QED_MCP_RESC_LOCK_RETRY_VAL_DFLT;
  2612. p_lock->sleep_b4_retry = true;
  2613. }
  2614. p_lock->resource = resource;
  2615. }
  2616. if (p_unlock) {
  2617. memset(p_unlock, 0, sizeof(*p_unlock));
  2618. p_unlock->resource = resource;
  2619. }
  2620. }
  2621. int qed_mcp_get_capabilities(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  2622. {
  2623. u32 mcp_resp;
  2624. int rc;
  2625. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_GET_MFW_FEATURE_SUPPORT,
  2626. 0, &mcp_resp, &p_hwfn->mcp_info->capabilities);
  2627. if (!rc)
  2628. DP_VERBOSE(p_hwfn, (QED_MSG_SP | NETIF_MSG_PROBE),
  2629. "MFW supported features: %08x\n",
  2630. p_hwfn->mcp_info->capabilities);
  2631. return rc;
  2632. }
  2633. int qed_mcp_set_capabilities(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  2634. {
  2635. u32 mcp_resp, mcp_param, features;
  2636. features = DRV_MB_PARAM_FEATURE_SUPPORT_PORT_EEE;
  2637. return qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_FEATURE_SUPPORT,
  2638. features, &mcp_resp, &mcp_param);
  2639. }