qed_hsi.h 465 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825108261082710828108291083010831108321083310834108351083610837108381083910840108411084210843108441084510846108471084810849108501085110852108531085410855108561085710858108591086010861108621086310864108651086610867108681086910870108711087210873108741087510876108771087810879108801088110882108831088410885108861088710888108891089010891108921089310894108951089610897108981089910900109011090210903109041090510906109071090810909109101091110912109131091410915109161091710918109191092010921109221092310924109251092610927109281092910930109311093210933109341093510936109371093810939109401094110942109431094410945109461094710948109491095010951109521095310954109551095610957109581095910960109611096210963109641096510966109671096810969109701097110972109731097410975109761097710978109791098010981109821098310984109851098610987109881098910990109911099210993109941099510996109971099810999110001100111002110031100411005110061100711008110091101011011110121101311014110151101611017110181101911020110211102211023110241102511026110271102811029110301103111032110331103411035110361103711038110391104011041110421104311044110451104611047110481104911050110511105211053110541105511056110571105811059110601106111062110631106411065110661106711068110691107011071110721107311074110751107611077110781107911080110811108211083110841108511086110871108811089110901109111092110931109411095110961109711098110991110011101111021110311104111051110611107111081110911110111111111211113111141111511116111171111811119111201112111122111231112411125111261112711128111291113011131111321113311134111351113611137111381113911140111411114211143111441114511146111471114811149111501115111152111531115411155111561115711158111591116011161111621116311164111651116611167111681116911170111711117211173111741117511176111771117811179111801118111182111831118411185111861118711188111891119011191111921119311194111951119611197111981119911200112011120211203112041120511206112071120811209112101121111212112131121411215112161121711218112191122011221112221122311224112251122611227112281122911230112311123211233112341123511236112371123811239112401124111242112431124411245112461124711248112491125011251112521125311254112551125611257112581125911260112611126211263112641126511266112671126811269112701127111272112731127411275112761127711278112791128011281112821128311284112851128611287112881128911290112911129211293112941129511296112971129811299113001130111302113031130411305113061130711308113091131011311113121131311314113151131611317113181131911320113211132211323113241132511326113271132811329113301133111332113331133411335113361133711338113391134011341113421134311344113451134611347113481134911350113511135211353113541135511356113571135811359113601136111362113631136411365113661136711368113691137011371113721137311374113751137611377113781137911380113811138211383113841138511386113871138811389113901139111392113931139411395113961139711398113991140011401114021140311404114051140611407114081140911410114111141211413114141141511416114171141811419114201142111422114231142411425114261142711428114291143011431114321143311434114351143611437114381143911440114411144211443114441144511446114471144811449114501145111452114531145411455114561145711458114591146011461114621146311464114651146611467114681146911470114711147211473114741147511476114771147811479114801148111482114831148411485114861148711488114891149011491114921149311494114951149611497114981149911500115011150211503115041150511506115071150811509115101151111512115131151411515115161151711518115191152011521115221152311524115251152611527115281152911530115311153211533115341153511536115371153811539115401154111542115431154411545115461154711548115491155011551115521155311554115551155611557115581155911560115611156211563115641156511566115671156811569115701157111572115731157411575115761157711578115791158011581115821158311584115851158611587115881158911590115911159211593115941159511596115971159811599116001160111602116031160411605116061160711608116091161011611116121161311614116151161611617116181161911620116211162211623116241162511626116271162811629116301163111632116331163411635116361163711638116391164011641116421164311644116451164611647116481164911650116511165211653116541165511656116571165811659116601166111662116631166411665116661166711668116691167011671116721167311674116751167611677116781167911680116811168211683116841168511686116871168811689116901169111692116931169411695116961169711698116991170011701117021170311704117051170611707117081170911710117111171211713117141171511716117171171811719117201172111722117231172411725117261172711728117291173011731117321173311734117351173611737117381173911740117411174211743117441174511746117471174811749117501175111752117531175411755117561175711758117591176011761117621176311764117651176611767117681176911770117711177211773117741177511776117771177811779117801178111782117831178411785117861178711788117891179011791117921179311794117951179611797117981179911800118011180211803118041180511806118071180811809118101181111812118131181411815118161181711818118191182011821118221182311824118251182611827118281182911830118311183211833118341183511836118371183811839118401184111842118431184411845118461184711848118491185011851118521185311854118551185611857118581185911860118611186211863118641186511866118671186811869118701187111872118731187411875118761187711878118791188011881118821188311884118851188611887118881188911890118911189211893118941189511896118971189811899119001190111902119031190411905119061190711908119091191011911119121191311914119151191611917119181191911920119211192211923119241192511926119271192811929119301193111932119331193411935119361193711938119391194011941119421194311944119451194611947119481194911950119511195211953119541195511956119571195811959119601196111962119631196411965119661196711968119691197011971119721197311974119751197611977119781197911980119811198211983119841198511986119871198811989119901199111992119931199411995119961199711998119991200012001120021200312004120051200612007120081200912010120111201212013120141201512016120171201812019120201202112022120231202412025120261202712028120291203012031120321203312034120351203612037120381203912040120411204212043120441204512046120471204812049120501205112052120531205412055120561205712058120591206012061120621206312064120651206612067120681206912070120711207212073120741207512076120771207812079120801208112082120831208412085120861208712088120891209012091120921209312094120951209612097120981209912100121011210212103121041210512106121071210812109121101211112112121131211412115121161211712118121191212012121121221212312124121251212612127121281212912130121311213212133121341213512136121371213812139121401214112142121431214412145121461214712148121491215012151121521215312154121551215612157121581215912160121611216212163121641216512166121671216812169121701217112172121731217412175121761217712178121791218012181121821218312184121851218612187121881218912190121911219212193121941219512196121971219812199122001220112202122031220412205122061220712208122091221012211122121221312214122151221612217122181221912220122211222212223122241222512226122271222812229122301223112232122331223412235122361223712238122391224012241122421224312244122451224612247122481224912250122511225212253122541225512256122571225812259122601226112262122631226412265122661226712268122691227012271122721227312274122751227612277122781227912280122811228212283122841228512286122871228812289122901229112292122931229412295122961229712298122991230012301123021230312304123051230612307123081230912310123111231212313123141231512316123171231812319123201232112322123231232412325123261232712328123291233012331123321233312334123351233612337123381233912340123411234212343123441234512346123471234812349123501235112352123531235412355123561235712358123591236012361123621236312364123651236612367123681236912370123711237212373123741237512376123771237812379123801238112382123831238412385123861238712388123891239012391123921239312394123951239612397123981239912400124011240212403124041240512406124071240812409124101241112412124131241412415124161241712418124191242012421124221242312424124251242612427124281242912430124311243212433124341243512436124371243812439124401244112442124431244412445124461244712448124491245012451124521245312454124551245612457124581245912460124611246212463124641246512466124671246812469124701247112472124731247412475124761247712478124791248012481124821248312484124851248612487124881248912490124911249212493124941249512496124971249812499125001250112502125031250412505125061250712508125091251012511125121251312514125151251612517125181251912520125211252212523125241252512526125271252812529125301253112532125331253412535125361253712538125391254012541125421254312544125451254612547125481254912550125511255212553125541255512556125571255812559125601256112562125631256412565125661256712568125691257012571125721257312574125751257612577125781257912580125811258212583125841258512586125871258812589125901259112592125931259412595125961259712598125991260012601126021260312604126051260612607126081260912610126111261212613126141261512616126171261812619126201262112622126231262412625126261262712628126291263012631126321263312634126351263612637126381263912640126411264212643126441264512646126471264812649126501265112652126531265412655126561265712658126591266012661126621266312664126651266612667126681266912670126711267212673126741267512676126771267812679126801268112682126831268412685126861268712688126891269012691126921269312694126951269612697126981269912700127011270212703127041270512706127071270812709127101271112712127131271412715127161271712718127191272012721127221272312724127251272612727127281272912730127311273212733127341273512736127371273812739127401274112742127431274412745127461274712748127491275012751127521275312754127551275612757127581275912760127611276212763127641276512766127671276812769127701277112772127731277412775127761277712778127791278012781127821278312784127851278612787127881278912790127911279212793127941279512796127971279812799128001280112802128031280412805128061280712808128091281012811128121281312814128151281612817128181281912820128211282212823128241282512826128271282812829128301283112832128331283412835128361283712838128391284012841128421284312844128451284612847128481284912850128511285212853128541285512856128571285812859128601286112862128631286412865128661286712868128691287012871128721287312874128751287612877128781287912880128811288212883128841288512886128871288812889128901289112892128931289412895128961289712898128991290012901129021290312904129051290612907129081290912910129111291212913129141291512916129171291812919129201292112922129231292412925129261292712928129291293012931129321293312934129351293612937129381293912940129411294212943129441294512946129471294812949129501295112952129531295412955129561295712958129591296012961129621296312964129651296612967129681296912970129711297212973129741297512976129771297812979129801298112982129831298412985129861298712988129891299012991129921299312994129951299612997129981299913000130011300213003130041300513006130071300813009130101301113012130131301413015130161301713018130191302013021130221302313024130251302613027130281302913030130311303213033130341303513036130371303813039130401304113042130431304413045130461304713048130491305013051130521305313054130551305613057130581305913060130611306213063130641306513066130671306813069130701307113072130731307413075130761307713078130791308013081130821308313084130851308613087130881308913090130911309213093130941309513096130971309813099131001310113102131031310413105131061310713108131091311013111131121311313114131151311613117131181311913120131211312213123131241312513126131271312813129131301313113132131331313413135131361313713138131391314013141131421314313144131451314613147131481314913150131511315213153131541315513156131571315813159131601316113162131631316413165131661316713168131691317013171131721317313174131751317613177131781317913180131811318213183131841318513186131871318813189131901319113192131931319413195131961319713198
  1. /* QLogic qed NIC Driver
  2. * Copyright (c) 2015-2017 QLogic Corporation
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and /or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #ifndef _QED_HSI_H
  33. #define _QED_HSI_H
  34. #include <linux/types.h>
  35. #include <linux/io.h>
  36. #include <linux/bitops.h>
  37. #include <linux/delay.h>
  38. #include <linux/kernel.h>
  39. #include <linux/list.h>
  40. #include <linux/slab.h>
  41. #include <linux/qed/common_hsi.h>
  42. #include <linux/qed/storage_common.h>
  43. #include <linux/qed/tcp_common.h>
  44. #include <linux/qed/fcoe_common.h>
  45. #include <linux/qed/eth_common.h>
  46. #include <linux/qed/iscsi_common.h>
  47. #include <linux/qed/iwarp_common.h>
  48. #include <linux/qed/rdma_common.h>
  49. #include <linux/qed/roce_common.h>
  50. #include <linux/qed/qed_fcoe_if.h>
  51. struct qed_hwfn;
  52. struct qed_ptt;
  53. /* Opcodes for the event ring */
  54. enum common_event_opcode {
  55. COMMON_EVENT_PF_START,
  56. COMMON_EVENT_PF_STOP,
  57. COMMON_EVENT_VF_START,
  58. COMMON_EVENT_VF_STOP,
  59. COMMON_EVENT_VF_PF_CHANNEL,
  60. COMMON_EVENT_VF_FLR,
  61. COMMON_EVENT_PF_UPDATE,
  62. COMMON_EVENT_MALICIOUS_VF,
  63. COMMON_EVENT_RL_UPDATE,
  64. COMMON_EVENT_EMPTY,
  65. MAX_COMMON_EVENT_OPCODE
  66. };
  67. /* Common Ramrod Command IDs */
  68. enum common_ramrod_cmd_id {
  69. COMMON_RAMROD_UNUSED,
  70. COMMON_RAMROD_PF_START,
  71. COMMON_RAMROD_PF_STOP,
  72. COMMON_RAMROD_VF_START,
  73. COMMON_RAMROD_VF_STOP,
  74. COMMON_RAMROD_PF_UPDATE,
  75. COMMON_RAMROD_RL_UPDATE,
  76. COMMON_RAMROD_EMPTY,
  77. MAX_COMMON_RAMROD_CMD_ID
  78. };
  79. /* How ll2 should deal with packet upon errors */
  80. enum core_error_handle {
  81. LL2_DROP_PACKET,
  82. LL2_DO_NOTHING,
  83. LL2_ASSERT,
  84. MAX_CORE_ERROR_HANDLE
  85. };
  86. /* Opcodes for the event ring */
  87. enum core_event_opcode {
  88. CORE_EVENT_TX_QUEUE_START,
  89. CORE_EVENT_TX_QUEUE_STOP,
  90. CORE_EVENT_RX_QUEUE_START,
  91. CORE_EVENT_RX_QUEUE_STOP,
  92. CORE_EVENT_RX_QUEUE_FLUSH,
  93. CORE_EVENT_TX_QUEUE_UPDATE,
  94. MAX_CORE_EVENT_OPCODE
  95. };
  96. /* The L4 pseudo checksum mode for Core */
  97. enum core_l4_pseudo_checksum_mode {
  98. CORE_L4_PSEUDO_CSUM_CORRECT_LENGTH,
  99. CORE_L4_PSEUDO_CSUM_ZERO_LENGTH,
  100. MAX_CORE_L4_PSEUDO_CHECKSUM_MODE
  101. };
  102. /* Light-L2 RX Producers in Tstorm RAM */
  103. struct core_ll2_port_stats {
  104. struct regpair gsi_invalid_hdr;
  105. struct regpair gsi_invalid_pkt_length;
  106. struct regpair gsi_unsupported_pkt_typ;
  107. struct regpair gsi_crcchksm_error;
  108. };
  109. /* Ethernet TX Per Queue Stats */
  110. struct core_ll2_pstorm_per_queue_stat {
  111. struct regpair sent_ucast_bytes;
  112. struct regpair sent_mcast_bytes;
  113. struct regpair sent_bcast_bytes;
  114. struct regpair sent_ucast_pkts;
  115. struct regpair sent_mcast_pkts;
  116. struct regpair sent_bcast_pkts;
  117. };
  118. /* Light-L2 RX Producers in Tstorm RAM */
  119. struct core_ll2_rx_prod {
  120. __le16 bd_prod;
  121. __le16 cqe_prod;
  122. __le32 reserved;
  123. };
  124. struct core_ll2_tstorm_per_queue_stat {
  125. struct regpair packet_too_big_discard;
  126. struct regpair no_buff_discard;
  127. };
  128. struct core_ll2_ustorm_per_queue_stat {
  129. struct regpair rcv_ucast_bytes;
  130. struct regpair rcv_mcast_bytes;
  131. struct regpair rcv_bcast_bytes;
  132. struct regpair rcv_ucast_pkts;
  133. struct regpair rcv_mcast_pkts;
  134. struct regpair rcv_bcast_pkts;
  135. };
  136. /* Core Ramrod Command IDs (light L2) */
  137. enum core_ramrod_cmd_id {
  138. CORE_RAMROD_UNUSED,
  139. CORE_RAMROD_RX_QUEUE_START,
  140. CORE_RAMROD_TX_QUEUE_START,
  141. CORE_RAMROD_RX_QUEUE_STOP,
  142. CORE_RAMROD_TX_QUEUE_STOP,
  143. CORE_RAMROD_RX_QUEUE_FLUSH,
  144. CORE_RAMROD_TX_QUEUE_UPDATE,
  145. MAX_CORE_RAMROD_CMD_ID
  146. };
  147. /* Core RX CQE Type for Light L2 */
  148. enum core_roce_flavor_type {
  149. CORE_ROCE,
  150. CORE_RROCE,
  151. MAX_CORE_ROCE_FLAVOR_TYPE
  152. };
  153. /* Specifies how ll2 should deal with packets errors: packet_too_big and
  154. * no_buff.
  155. */
  156. struct core_rx_action_on_error {
  157. u8 error_type;
  158. #define CORE_RX_ACTION_ON_ERROR_PACKET_TOO_BIG_MASK 0x3
  159. #define CORE_RX_ACTION_ON_ERROR_PACKET_TOO_BIG_SHIFT 0
  160. #define CORE_RX_ACTION_ON_ERROR_NO_BUFF_MASK 0x3
  161. #define CORE_RX_ACTION_ON_ERROR_NO_BUFF_SHIFT 2
  162. #define CORE_RX_ACTION_ON_ERROR_RESERVED_MASK 0xF
  163. #define CORE_RX_ACTION_ON_ERROR_RESERVED_SHIFT 4
  164. };
  165. /* Core RX BD for Light L2 */
  166. struct core_rx_bd {
  167. struct regpair addr;
  168. __le16 reserved[4];
  169. };
  170. /* Core RX CM offload BD for Light L2 */
  171. struct core_rx_bd_with_buff_len {
  172. struct regpair addr;
  173. __le16 buff_length;
  174. __le16 reserved[3];
  175. };
  176. /* Core RX CM offload BD for Light L2 */
  177. union core_rx_bd_union {
  178. struct core_rx_bd rx_bd;
  179. struct core_rx_bd_with_buff_len rx_bd_with_len;
  180. };
  181. /* Opaque Data for Light L2 RX CQE */
  182. struct core_rx_cqe_opaque_data {
  183. __le32 data[2];
  184. };
  185. /* Core RX CQE Type for Light L2 */
  186. enum core_rx_cqe_type {
  187. CORE_RX_CQE_ILLEGAL_TYPE,
  188. CORE_RX_CQE_TYPE_REGULAR,
  189. CORE_RX_CQE_TYPE_GSI_OFFLOAD,
  190. CORE_RX_CQE_TYPE_SLOW_PATH,
  191. MAX_CORE_RX_CQE_TYPE
  192. };
  193. /* Core RX CQE for Light L2 */
  194. struct core_rx_fast_path_cqe {
  195. u8 type;
  196. u8 placement_offset;
  197. struct parsing_and_err_flags parse_flags;
  198. __le16 packet_length;
  199. __le16 vlan;
  200. struct core_rx_cqe_opaque_data opaque_data;
  201. struct parsing_err_flags err_flags;
  202. __le16 reserved0;
  203. __le32 reserved1[3];
  204. };
  205. /* Core Rx CM offload CQE */
  206. struct core_rx_gsi_offload_cqe {
  207. u8 type;
  208. u8 data_length_error;
  209. struct parsing_and_err_flags parse_flags;
  210. __le16 data_length;
  211. __le16 vlan;
  212. __le32 src_mac_addrhi;
  213. __le16 src_mac_addrlo;
  214. __le16 qp_id;
  215. __le32 src_qp;
  216. __le32 reserved[3];
  217. };
  218. /* Core RX CQE for Light L2 */
  219. struct core_rx_slow_path_cqe {
  220. u8 type;
  221. u8 ramrod_cmd_id;
  222. __le16 echo;
  223. struct core_rx_cqe_opaque_data opaque_data;
  224. __le32 reserved1[5];
  225. };
  226. /* Core RX CM offload BD for Light L2 */
  227. union core_rx_cqe_union {
  228. struct core_rx_fast_path_cqe rx_cqe_fp;
  229. struct core_rx_gsi_offload_cqe rx_cqe_gsi;
  230. struct core_rx_slow_path_cqe rx_cqe_sp;
  231. };
  232. /* Ramrod data for rx queue start ramrod */
  233. struct core_rx_start_ramrod_data {
  234. struct regpair bd_base;
  235. struct regpair cqe_pbl_addr;
  236. __le16 mtu;
  237. __le16 sb_id;
  238. u8 sb_index;
  239. u8 complete_cqe_flg;
  240. u8 complete_event_flg;
  241. u8 drop_ttl0_flg;
  242. __le16 num_of_pbl_pages;
  243. u8 inner_vlan_stripping_en;
  244. u8 report_outer_vlan;
  245. u8 queue_id;
  246. u8 main_func_queue;
  247. u8 mf_si_bcast_accept_all;
  248. u8 mf_si_mcast_accept_all;
  249. struct core_rx_action_on_error action_on_error;
  250. u8 gsi_offload_flag;
  251. u8 reserved[6];
  252. };
  253. /* Ramrod data for rx queue stop ramrod */
  254. struct core_rx_stop_ramrod_data {
  255. u8 complete_cqe_flg;
  256. u8 complete_event_flg;
  257. u8 queue_id;
  258. u8 reserved1;
  259. __le16 reserved2[2];
  260. };
  261. /* Flags for Core TX BD */
  262. struct core_tx_bd_data {
  263. __le16 as_bitfield;
  264. #define CORE_TX_BD_DATA_FORCE_VLAN_MODE_MASK 0x1
  265. #define CORE_TX_BD_DATA_FORCE_VLAN_MODE_SHIFT 0
  266. #define CORE_TX_BD_DATA_VLAN_INSERTION_MASK 0x1
  267. #define CORE_TX_BD_DATA_VLAN_INSERTION_SHIFT 1
  268. #define CORE_TX_BD_DATA_START_BD_MASK 0x1
  269. #define CORE_TX_BD_DATA_START_BD_SHIFT 2
  270. #define CORE_TX_BD_DATA_IP_CSUM_MASK 0x1
  271. #define CORE_TX_BD_DATA_IP_CSUM_SHIFT 3
  272. #define CORE_TX_BD_DATA_L4_CSUM_MASK 0x1
  273. #define CORE_TX_BD_DATA_L4_CSUM_SHIFT 4
  274. #define CORE_TX_BD_DATA_IPV6_EXT_MASK 0x1
  275. #define CORE_TX_BD_DATA_IPV6_EXT_SHIFT 5
  276. #define CORE_TX_BD_DATA_L4_PROTOCOL_MASK 0x1
  277. #define CORE_TX_BD_DATA_L4_PROTOCOL_SHIFT 6
  278. #define CORE_TX_BD_DATA_L4_PSEUDO_CSUM_MODE_MASK 0x1
  279. #define CORE_TX_BD_DATA_L4_PSEUDO_CSUM_MODE_SHIFT 7
  280. #define CORE_TX_BD_DATA_NBDS_MASK 0xF
  281. #define CORE_TX_BD_DATA_NBDS_SHIFT 8
  282. #define CORE_TX_BD_DATA_ROCE_FLAV_MASK 0x1
  283. #define CORE_TX_BD_DATA_ROCE_FLAV_SHIFT 12
  284. #define CORE_TX_BD_DATA_IP_LEN_MASK 0x1
  285. #define CORE_TX_BD_DATA_IP_LEN_SHIFT 13
  286. #define CORE_TX_BD_DATA_DISABLE_STAG_INSERTION_MASK 0x1
  287. #define CORE_TX_BD_DATA_DISABLE_STAG_INSERTION_SHIFT 14
  288. #define CORE_TX_BD_DATA_RESERVED0_MASK 0x1
  289. #define CORE_TX_BD_DATA_RESERVED0_SHIFT 15
  290. };
  291. /* Core TX BD for Light L2 */
  292. struct core_tx_bd {
  293. struct regpair addr;
  294. __le16 nbytes;
  295. __le16 nw_vlan_or_lb_echo;
  296. struct core_tx_bd_data bd_data;
  297. __le16 bitfield1;
  298. #define CORE_TX_BD_L4_HDR_OFFSET_W_MASK 0x3FFF
  299. #define CORE_TX_BD_L4_HDR_OFFSET_W_SHIFT 0
  300. #define CORE_TX_BD_TX_DST_MASK 0x3
  301. #define CORE_TX_BD_TX_DST_SHIFT 14
  302. };
  303. /* Light L2 TX Destination */
  304. enum core_tx_dest {
  305. CORE_TX_DEST_NW,
  306. CORE_TX_DEST_LB,
  307. CORE_TX_DEST_RESERVED,
  308. CORE_TX_DEST_DROP,
  309. MAX_CORE_TX_DEST
  310. };
  311. /* Ramrod data for tx queue start ramrod */
  312. struct core_tx_start_ramrod_data {
  313. struct regpair pbl_base_addr;
  314. __le16 mtu;
  315. __le16 sb_id;
  316. u8 sb_index;
  317. u8 stats_en;
  318. u8 stats_id;
  319. u8 conn_type;
  320. __le16 pbl_size;
  321. __le16 qm_pq_id;
  322. u8 gsi_offload_flag;
  323. u8 resrved[3];
  324. };
  325. /* Ramrod data for tx queue stop ramrod */
  326. struct core_tx_stop_ramrod_data {
  327. __le32 reserved0[2];
  328. };
  329. /* Ramrod data for tx queue update ramrod */
  330. struct core_tx_update_ramrod_data {
  331. u8 update_qm_pq_id_flg;
  332. u8 reserved0;
  333. __le16 qm_pq_id;
  334. __le32 reserved1[1];
  335. };
  336. /* Enum flag for what type of dcb data to update */
  337. enum dcb_dscp_update_mode {
  338. DONT_UPDATE_DCB_DSCP,
  339. UPDATE_DCB,
  340. UPDATE_DSCP,
  341. UPDATE_DCB_DSCP,
  342. MAX_DCB_DSCP_UPDATE_MODE
  343. };
  344. /* The core storm context for the Ystorm */
  345. struct ystorm_core_conn_st_ctx {
  346. __le32 reserved[4];
  347. };
  348. /* The core storm context for the Pstorm */
  349. struct pstorm_core_conn_st_ctx {
  350. __le32 reserved[4];
  351. };
  352. /* Core Slowpath Connection storm context of Xstorm */
  353. struct xstorm_core_conn_st_ctx {
  354. __le32 spq_base_lo;
  355. __le32 spq_base_hi;
  356. struct regpair consolid_base_addr;
  357. __le16 spq_cons;
  358. __le16 consolid_cons;
  359. __le32 reserved0[55];
  360. };
  361. struct e4_xstorm_core_conn_ag_ctx {
  362. u8 reserved0;
  363. u8 state;
  364. u8 flags0;
  365. #define E4_XSTORM_CORE_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  366. #define E4_XSTORM_CORE_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  367. #define E4_XSTORM_CORE_CONN_AG_CTX_RESERVED1_MASK 0x1
  368. #define E4_XSTORM_CORE_CONN_AG_CTX_RESERVED1_SHIFT 1
  369. #define E4_XSTORM_CORE_CONN_AG_CTX_RESERVED2_MASK 0x1
  370. #define E4_XSTORM_CORE_CONN_AG_CTX_RESERVED2_SHIFT 2
  371. #define E4_XSTORM_CORE_CONN_AG_CTX_EXIST_IN_QM3_MASK 0x1
  372. #define E4_XSTORM_CORE_CONN_AG_CTX_EXIST_IN_QM3_SHIFT 3
  373. #define E4_XSTORM_CORE_CONN_AG_CTX_RESERVED3_MASK 0x1
  374. #define E4_XSTORM_CORE_CONN_AG_CTX_RESERVED3_SHIFT 4
  375. #define E4_XSTORM_CORE_CONN_AG_CTX_RESERVED4_MASK 0x1
  376. #define E4_XSTORM_CORE_CONN_AG_CTX_RESERVED4_SHIFT 5
  377. #define E4_XSTORM_CORE_CONN_AG_CTX_RESERVED5_MASK 0x1
  378. #define E4_XSTORM_CORE_CONN_AG_CTX_RESERVED5_SHIFT 6
  379. #define E4_XSTORM_CORE_CONN_AG_CTX_RESERVED6_MASK 0x1
  380. #define E4_XSTORM_CORE_CONN_AG_CTX_RESERVED6_SHIFT 7
  381. u8 flags1;
  382. #define E4_XSTORM_CORE_CONN_AG_CTX_RESERVED7_MASK 0x1
  383. #define E4_XSTORM_CORE_CONN_AG_CTX_RESERVED7_SHIFT 0
  384. #define E4_XSTORM_CORE_CONN_AG_CTX_RESERVED8_MASK 0x1
  385. #define E4_XSTORM_CORE_CONN_AG_CTX_RESERVED8_SHIFT 1
  386. #define E4_XSTORM_CORE_CONN_AG_CTX_RESERVED9_MASK 0x1
  387. #define E4_XSTORM_CORE_CONN_AG_CTX_RESERVED9_SHIFT 2
  388. #define E4_XSTORM_CORE_CONN_AG_CTX_BIT11_MASK 0x1
  389. #define E4_XSTORM_CORE_CONN_AG_CTX_BIT11_SHIFT 3
  390. #define E4_XSTORM_CORE_CONN_AG_CTX_BIT12_MASK 0x1
  391. #define E4_XSTORM_CORE_CONN_AG_CTX_BIT12_SHIFT 4
  392. #define E4_XSTORM_CORE_CONN_AG_CTX_BIT13_MASK 0x1
  393. #define E4_XSTORM_CORE_CONN_AG_CTX_BIT13_SHIFT 5
  394. #define E4_XSTORM_CORE_CONN_AG_CTX_TX_RULE_ACTIVE_MASK 0x1
  395. #define E4_XSTORM_CORE_CONN_AG_CTX_TX_RULE_ACTIVE_SHIFT 6
  396. #define E4_XSTORM_CORE_CONN_AG_CTX_DQ_CF_ACTIVE_MASK 0x1
  397. #define E4_XSTORM_CORE_CONN_AG_CTX_DQ_CF_ACTIVE_SHIFT 7
  398. u8 flags2;
  399. #define E4_XSTORM_CORE_CONN_AG_CTX_CF0_MASK 0x3
  400. #define E4_XSTORM_CORE_CONN_AG_CTX_CF0_SHIFT 0
  401. #define E4_XSTORM_CORE_CONN_AG_CTX_CF1_MASK 0x3
  402. #define E4_XSTORM_CORE_CONN_AG_CTX_CF1_SHIFT 2
  403. #define E4_XSTORM_CORE_CONN_AG_CTX_CF2_MASK 0x3
  404. #define E4_XSTORM_CORE_CONN_AG_CTX_CF2_SHIFT 4
  405. #define E4_XSTORM_CORE_CONN_AG_CTX_CF3_MASK 0x3
  406. #define E4_XSTORM_CORE_CONN_AG_CTX_CF3_SHIFT 6
  407. u8 flags3;
  408. #define E4_XSTORM_CORE_CONN_AG_CTX_CF4_MASK 0x3
  409. #define E4_XSTORM_CORE_CONN_AG_CTX_CF4_SHIFT 0
  410. #define E4_XSTORM_CORE_CONN_AG_CTX_CF5_MASK 0x3
  411. #define E4_XSTORM_CORE_CONN_AG_CTX_CF5_SHIFT 2
  412. #define E4_XSTORM_CORE_CONN_AG_CTX_CF6_MASK 0x3
  413. #define E4_XSTORM_CORE_CONN_AG_CTX_CF6_SHIFT 4
  414. #define E4_XSTORM_CORE_CONN_AG_CTX_CF7_MASK 0x3
  415. #define E4_XSTORM_CORE_CONN_AG_CTX_CF7_SHIFT 6
  416. u8 flags4;
  417. #define E4_XSTORM_CORE_CONN_AG_CTX_CF8_MASK 0x3
  418. #define E4_XSTORM_CORE_CONN_AG_CTX_CF8_SHIFT 0
  419. #define E4_XSTORM_CORE_CONN_AG_CTX_CF9_MASK 0x3
  420. #define E4_XSTORM_CORE_CONN_AG_CTX_CF9_SHIFT 2
  421. #define E4_XSTORM_CORE_CONN_AG_CTX_CF10_MASK 0x3
  422. #define E4_XSTORM_CORE_CONN_AG_CTX_CF10_SHIFT 4
  423. #define E4_XSTORM_CORE_CONN_AG_CTX_CF11_MASK 0x3
  424. #define E4_XSTORM_CORE_CONN_AG_CTX_CF11_SHIFT 6
  425. u8 flags5;
  426. #define E4_XSTORM_CORE_CONN_AG_CTX_CF12_MASK 0x3
  427. #define E4_XSTORM_CORE_CONN_AG_CTX_CF12_SHIFT 0
  428. #define E4_XSTORM_CORE_CONN_AG_CTX_CF13_MASK 0x3
  429. #define E4_XSTORM_CORE_CONN_AG_CTX_CF13_SHIFT 2
  430. #define E4_XSTORM_CORE_CONN_AG_CTX_CF14_MASK 0x3
  431. #define E4_XSTORM_CORE_CONN_AG_CTX_CF14_SHIFT 4
  432. #define E4_XSTORM_CORE_CONN_AG_CTX_CF15_MASK 0x3
  433. #define E4_XSTORM_CORE_CONN_AG_CTX_CF15_SHIFT 6
  434. u8 flags6;
  435. #define E4_XSTORM_CORE_CONN_AG_CTX_CONSOLID_PROD_CF_MASK 0x3
  436. #define E4_XSTORM_CORE_CONN_AG_CTX_CONSOLID_PROD_CF_SHIFT 0
  437. #define E4_XSTORM_CORE_CONN_AG_CTX_CF17_MASK 0x3
  438. #define E4_XSTORM_CORE_CONN_AG_CTX_CF17_SHIFT 2
  439. #define E4_XSTORM_CORE_CONN_AG_CTX_DQ_CF_MASK 0x3
  440. #define E4_XSTORM_CORE_CONN_AG_CTX_DQ_CF_SHIFT 4
  441. #define E4_XSTORM_CORE_CONN_AG_CTX_TERMINATE_CF_MASK 0x3
  442. #define E4_XSTORM_CORE_CONN_AG_CTX_TERMINATE_CF_SHIFT 6
  443. u8 flags7;
  444. #define E4_XSTORM_CORE_CONN_AG_CTX_FLUSH_Q0_MASK 0x3
  445. #define E4_XSTORM_CORE_CONN_AG_CTX_FLUSH_Q0_SHIFT 0
  446. #define E4_XSTORM_CORE_CONN_AG_CTX_RESERVED10_MASK 0x3
  447. #define E4_XSTORM_CORE_CONN_AG_CTX_RESERVED10_SHIFT 2
  448. #define E4_XSTORM_CORE_CONN_AG_CTX_SLOW_PATH_MASK 0x3
  449. #define E4_XSTORM_CORE_CONN_AG_CTX_SLOW_PATH_SHIFT 4
  450. #define E4_XSTORM_CORE_CONN_AG_CTX_CF0EN_MASK 0x1
  451. #define E4_XSTORM_CORE_CONN_AG_CTX_CF0EN_SHIFT 6
  452. #define E4_XSTORM_CORE_CONN_AG_CTX_CF1EN_MASK 0x1
  453. #define E4_XSTORM_CORE_CONN_AG_CTX_CF1EN_SHIFT 7
  454. u8 flags8;
  455. #define E4_XSTORM_CORE_CONN_AG_CTX_CF2EN_MASK 0x1
  456. #define E4_XSTORM_CORE_CONN_AG_CTX_CF2EN_SHIFT 0
  457. #define E4_XSTORM_CORE_CONN_AG_CTX_CF3EN_MASK 0x1
  458. #define E4_XSTORM_CORE_CONN_AG_CTX_CF3EN_SHIFT 1
  459. #define E4_XSTORM_CORE_CONN_AG_CTX_CF4EN_MASK 0x1
  460. #define E4_XSTORM_CORE_CONN_AG_CTX_CF4EN_SHIFT 2
  461. #define E4_XSTORM_CORE_CONN_AG_CTX_CF5EN_MASK 0x1
  462. #define E4_XSTORM_CORE_CONN_AG_CTX_CF5EN_SHIFT 3
  463. #define E4_XSTORM_CORE_CONN_AG_CTX_CF6EN_MASK 0x1
  464. #define E4_XSTORM_CORE_CONN_AG_CTX_CF6EN_SHIFT 4
  465. #define E4_XSTORM_CORE_CONN_AG_CTX_CF7EN_MASK 0x1
  466. #define E4_XSTORM_CORE_CONN_AG_CTX_CF7EN_SHIFT 5
  467. #define E4_XSTORM_CORE_CONN_AG_CTX_CF8EN_MASK 0x1
  468. #define E4_XSTORM_CORE_CONN_AG_CTX_CF8EN_SHIFT 6
  469. #define E4_XSTORM_CORE_CONN_AG_CTX_CF9EN_MASK 0x1
  470. #define E4_XSTORM_CORE_CONN_AG_CTX_CF9EN_SHIFT 7
  471. u8 flags9;
  472. #define E4_XSTORM_CORE_CONN_AG_CTX_CF10EN_MASK 0x1
  473. #define E4_XSTORM_CORE_CONN_AG_CTX_CF10EN_SHIFT 0
  474. #define E4_XSTORM_CORE_CONN_AG_CTX_CF11EN_MASK 0x1
  475. #define E4_XSTORM_CORE_CONN_AG_CTX_CF11EN_SHIFT 1
  476. #define E4_XSTORM_CORE_CONN_AG_CTX_CF12EN_MASK 0x1
  477. #define E4_XSTORM_CORE_CONN_AG_CTX_CF12EN_SHIFT 2
  478. #define E4_XSTORM_CORE_CONN_AG_CTX_CF13EN_MASK 0x1
  479. #define E4_XSTORM_CORE_CONN_AG_CTX_CF13EN_SHIFT 3
  480. #define E4_XSTORM_CORE_CONN_AG_CTX_CF14EN_MASK 0x1
  481. #define E4_XSTORM_CORE_CONN_AG_CTX_CF14EN_SHIFT 4
  482. #define E4_XSTORM_CORE_CONN_AG_CTX_CF15EN_MASK 0x1
  483. #define E4_XSTORM_CORE_CONN_AG_CTX_CF15EN_SHIFT 5
  484. #define E4_XSTORM_CORE_CONN_AG_CTX_CONSOLID_PROD_CF_EN_MASK 0x1
  485. #define E4_XSTORM_CORE_CONN_AG_CTX_CONSOLID_PROD_CF_EN_SHIFT 6
  486. #define E4_XSTORM_CORE_CONN_AG_CTX_CF17EN_MASK 0x1
  487. #define E4_XSTORM_CORE_CONN_AG_CTX_CF17EN_SHIFT 7
  488. u8 flags10;
  489. #define E4_XSTORM_CORE_CONN_AG_CTX_DQ_CF_EN_MASK 0x1
  490. #define E4_XSTORM_CORE_CONN_AG_CTX_DQ_CF_EN_SHIFT 0
  491. #define E4_XSTORM_CORE_CONN_AG_CTX_TERMINATE_CF_EN_MASK 0x1
  492. #define E4_XSTORM_CORE_CONN_AG_CTX_TERMINATE_CF_EN_SHIFT 1
  493. #define E4_XSTORM_CORE_CONN_AG_CTX_FLUSH_Q0_EN_MASK 0x1
  494. #define E4_XSTORM_CORE_CONN_AG_CTX_FLUSH_Q0_EN_SHIFT 2
  495. #define E4_XSTORM_CORE_CONN_AG_CTX_RESERVED11_MASK 0x1
  496. #define E4_XSTORM_CORE_CONN_AG_CTX_RESERVED11_SHIFT 3
  497. #define E4_XSTORM_CORE_CONN_AG_CTX_SLOW_PATH_EN_MASK 0x1
  498. #define E4_XSTORM_CORE_CONN_AG_CTX_SLOW_PATH_EN_SHIFT 4
  499. #define E4_XSTORM_CORE_CONN_AG_CTX_CF23EN_MASK 0x1
  500. #define E4_XSTORM_CORE_CONN_AG_CTX_CF23EN_SHIFT 5
  501. #define E4_XSTORM_CORE_CONN_AG_CTX_RESERVED12_MASK 0x1
  502. #define E4_XSTORM_CORE_CONN_AG_CTX_RESERVED12_SHIFT 6
  503. #define E4_XSTORM_CORE_CONN_AG_CTX_RESERVED13_MASK 0x1
  504. #define E4_XSTORM_CORE_CONN_AG_CTX_RESERVED13_SHIFT 7
  505. u8 flags11;
  506. #define E4_XSTORM_CORE_CONN_AG_CTX_RESERVED14_MASK 0x1
  507. #define E4_XSTORM_CORE_CONN_AG_CTX_RESERVED14_SHIFT 0
  508. #define E4_XSTORM_CORE_CONN_AG_CTX_RESERVED15_MASK 0x1
  509. #define E4_XSTORM_CORE_CONN_AG_CTX_RESERVED15_SHIFT 1
  510. #define E4_XSTORM_CORE_CONN_AG_CTX_TX_DEC_RULE_EN_MASK 0x1
  511. #define E4_XSTORM_CORE_CONN_AG_CTX_TX_DEC_RULE_EN_SHIFT 2
  512. #define E4_XSTORM_CORE_CONN_AG_CTX_RULE5EN_MASK 0x1
  513. #define E4_XSTORM_CORE_CONN_AG_CTX_RULE5EN_SHIFT 3
  514. #define E4_XSTORM_CORE_CONN_AG_CTX_RULE6EN_MASK 0x1
  515. #define E4_XSTORM_CORE_CONN_AG_CTX_RULE6EN_SHIFT 4
  516. #define E4_XSTORM_CORE_CONN_AG_CTX_RULE7EN_MASK 0x1
  517. #define E4_XSTORM_CORE_CONN_AG_CTX_RULE7EN_SHIFT 5
  518. #define E4_XSTORM_CORE_CONN_AG_CTX_A0_RESERVED1_MASK 0x1
  519. #define E4_XSTORM_CORE_CONN_AG_CTX_A0_RESERVED1_SHIFT 6
  520. #define E4_XSTORM_CORE_CONN_AG_CTX_RULE9EN_MASK 0x1
  521. #define E4_XSTORM_CORE_CONN_AG_CTX_RULE9EN_SHIFT 7
  522. u8 flags12;
  523. #define E4_XSTORM_CORE_CONN_AG_CTX_RULE10EN_MASK 0x1
  524. #define E4_XSTORM_CORE_CONN_AG_CTX_RULE10EN_SHIFT 0
  525. #define E4_XSTORM_CORE_CONN_AG_CTX_RULE11EN_MASK 0x1
  526. #define E4_XSTORM_CORE_CONN_AG_CTX_RULE11EN_SHIFT 1
  527. #define E4_XSTORM_CORE_CONN_AG_CTX_A0_RESERVED2_MASK 0x1
  528. #define E4_XSTORM_CORE_CONN_AG_CTX_A0_RESERVED2_SHIFT 2
  529. #define E4_XSTORM_CORE_CONN_AG_CTX_A0_RESERVED3_MASK 0x1
  530. #define E4_XSTORM_CORE_CONN_AG_CTX_A0_RESERVED3_SHIFT 3
  531. #define E4_XSTORM_CORE_CONN_AG_CTX_RULE14EN_MASK 0x1
  532. #define E4_XSTORM_CORE_CONN_AG_CTX_RULE14EN_SHIFT 4
  533. #define E4_XSTORM_CORE_CONN_AG_CTX_RULE15EN_MASK 0x1
  534. #define E4_XSTORM_CORE_CONN_AG_CTX_RULE15EN_SHIFT 5
  535. #define E4_XSTORM_CORE_CONN_AG_CTX_RULE16EN_MASK 0x1
  536. #define E4_XSTORM_CORE_CONN_AG_CTX_RULE16EN_SHIFT 6
  537. #define E4_XSTORM_CORE_CONN_AG_CTX_RULE17EN_MASK 0x1
  538. #define E4_XSTORM_CORE_CONN_AG_CTX_RULE17EN_SHIFT 7
  539. u8 flags13;
  540. #define E4_XSTORM_CORE_CONN_AG_CTX_RULE18EN_MASK 0x1
  541. #define E4_XSTORM_CORE_CONN_AG_CTX_RULE18EN_SHIFT 0
  542. #define E4_XSTORM_CORE_CONN_AG_CTX_RULE19EN_MASK 0x1
  543. #define E4_XSTORM_CORE_CONN_AG_CTX_RULE19EN_SHIFT 1
  544. #define E4_XSTORM_CORE_CONN_AG_CTX_A0_RESERVED4_MASK 0x1
  545. #define E4_XSTORM_CORE_CONN_AG_CTX_A0_RESERVED4_SHIFT 2
  546. #define E4_XSTORM_CORE_CONN_AG_CTX_A0_RESERVED5_MASK 0x1
  547. #define E4_XSTORM_CORE_CONN_AG_CTX_A0_RESERVED5_SHIFT 3
  548. #define E4_XSTORM_CORE_CONN_AG_CTX_A0_RESERVED6_MASK 0x1
  549. #define E4_XSTORM_CORE_CONN_AG_CTX_A0_RESERVED6_SHIFT 4
  550. #define E4_XSTORM_CORE_CONN_AG_CTX_A0_RESERVED7_MASK 0x1
  551. #define E4_XSTORM_CORE_CONN_AG_CTX_A0_RESERVED7_SHIFT 5
  552. #define E4_XSTORM_CORE_CONN_AG_CTX_A0_RESERVED8_MASK 0x1
  553. #define E4_XSTORM_CORE_CONN_AG_CTX_A0_RESERVED8_SHIFT 6
  554. #define E4_XSTORM_CORE_CONN_AG_CTX_A0_RESERVED9_MASK 0x1
  555. #define E4_XSTORM_CORE_CONN_AG_CTX_A0_RESERVED9_SHIFT 7
  556. u8 flags14;
  557. #define E4_XSTORM_CORE_CONN_AG_CTX_BIT16_MASK 0x1
  558. #define E4_XSTORM_CORE_CONN_AG_CTX_BIT16_SHIFT 0
  559. #define E4_XSTORM_CORE_CONN_AG_CTX_BIT17_MASK 0x1
  560. #define E4_XSTORM_CORE_CONN_AG_CTX_BIT17_SHIFT 1
  561. #define E4_XSTORM_CORE_CONN_AG_CTX_BIT18_MASK 0x1
  562. #define E4_XSTORM_CORE_CONN_AG_CTX_BIT18_SHIFT 2
  563. #define E4_XSTORM_CORE_CONN_AG_CTX_BIT19_MASK 0x1
  564. #define E4_XSTORM_CORE_CONN_AG_CTX_BIT19_SHIFT 3
  565. #define E4_XSTORM_CORE_CONN_AG_CTX_BIT20_MASK 0x1
  566. #define E4_XSTORM_CORE_CONN_AG_CTX_BIT20_SHIFT 4
  567. #define E4_XSTORM_CORE_CONN_AG_CTX_BIT21_MASK 0x1
  568. #define E4_XSTORM_CORE_CONN_AG_CTX_BIT21_SHIFT 5
  569. #define E4_XSTORM_CORE_CONN_AG_CTX_CF23_MASK 0x3
  570. #define E4_XSTORM_CORE_CONN_AG_CTX_CF23_SHIFT 6
  571. u8 byte2;
  572. __le16 physical_q0;
  573. __le16 consolid_prod;
  574. __le16 reserved16;
  575. __le16 tx_bd_cons;
  576. __le16 tx_bd_or_spq_prod;
  577. __le16 updated_qm_pq_id;
  578. __le16 conn_dpi;
  579. u8 byte3;
  580. u8 byte4;
  581. u8 byte5;
  582. u8 byte6;
  583. __le32 reg0;
  584. __le32 reg1;
  585. __le32 reg2;
  586. __le32 reg3;
  587. __le32 reg4;
  588. __le32 reg5;
  589. __le32 reg6;
  590. __le16 word7;
  591. __le16 word8;
  592. __le16 word9;
  593. __le16 word10;
  594. __le32 reg7;
  595. __le32 reg8;
  596. __le32 reg9;
  597. u8 byte7;
  598. u8 byte8;
  599. u8 byte9;
  600. u8 byte10;
  601. u8 byte11;
  602. u8 byte12;
  603. u8 byte13;
  604. u8 byte14;
  605. u8 byte15;
  606. u8 e5_reserved;
  607. __le16 word11;
  608. __le32 reg10;
  609. __le32 reg11;
  610. __le32 reg12;
  611. __le32 reg13;
  612. __le32 reg14;
  613. __le32 reg15;
  614. __le32 reg16;
  615. __le32 reg17;
  616. __le32 reg18;
  617. __le32 reg19;
  618. __le16 word12;
  619. __le16 word13;
  620. __le16 word14;
  621. __le16 word15;
  622. };
  623. struct e4_tstorm_core_conn_ag_ctx {
  624. u8 byte0;
  625. u8 byte1;
  626. u8 flags0;
  627. #define E4_TSTORM_CORE_CONN_AG_CTX_BIT0_MASK 0x1
  628. #define E4_TSTORM_CORE_CONN_AG_CTX_BIT0_SHIFT 0
  629. #define E4_TSTORM_CORE_CONN_AG_CTX_BIT1_MASK 0x1
  630. #define E4_TSTORM_CORE_CONN_AG_CTX_BIT1_SHIFT 1
  631. #define E4_TSTORM_CORE_CONN_AG_CTX_BIT2_MASK 0x1
  632. #define E4_TSTORM_CORE_CONN_AG_CTX_BIT2_SHIFT 2
  633. #define E4_TSTORM_CORE_CONN_AG_CTX_BIT3_MASK 0x1
  634. #define E4_TSTORM_CORE_CONN_AG_CTX_BIT3_SHIFT 3
  635. #define E4_TSTORM_CORE_CONN_AG_CTX_BIT4_MASK 0x1
  636. #define E4_TSTORM_CORE_CONN_AG_CTX_BIT4_SHIFT 4
  637. #define E4_TSTORM_CORE_CONN_AG_CTX_BIT5_MASK 0x1
  638. #define E4_TSTORM_CORE_CONN_AG_CTX_BIT5_SHIFT 5
  639. #define E4_TSTORM_CORE_CONN_AG_CTX_CF0_MASK 0x3
  640. #define E4_TSTORM_CORE_CONN_AG_CTX_CF0_SHIFT 6
  641. u8 flags1;
  642. #define E4_TSTORM_CORE_CONN_AG_CTX_CF1_MASK 0x3
  643. #define E4_TSTORM_CORE_CONN_AG_CTX_CF1_SHIFT 0
  644. #define E4_TSTORM_CORE_CONN_AG_CTX_CF2_MASK 0x3
  645. #define E4_TSTORM_CORE_CONN_AG_CTX_CF2_SHIFT 2
  646. #define E4_TSTORM_CORE_CONN_AG_CTX_CF3_MASK 0x3
  647. #define E4_TSTORM_CORE_CONN_AG_CTX_CF3_SHIFT 4
  648. #define E4_TSTORM_CORE_CONN_AG_CTX_CF4_MASK 0x3
  649. #define E4_TSTORM_CORE_CONN_AG_CTX_CF4_SHIFT 6
  650. u8 flags2;
  651. #define E4_TSTORM_CORE_CONN_AG_CTX_CF5_MASK 0x3
  652. #define E4_TSTORM_CORE_CONN_AG_CTX_CF5_SHIFT 0
  653. #define E4_TSTORM_CORE_CONN_AG_CTX_CF6_MASK 0x3
  654. #define E4_TSTORM_CORE_CONN_AG_CTX_CF6_SHIFT 2
  655. #define E4_TSTORM_CORE_CONN_AG_CTX_CF7_MASK 0x3
  656. #define E4_TSTORM_CORE_CONN_AG_CTX_CF7_SHIFT 4
  657. #define E4_TSTORM_CORE_CONN_AG_CTX_CF8_MASK 0x3
  658. #define E4_TSTORM_CORE_CONN_AG_CTX_CF8_SHIFT 6
  659. u8 flags3;
  660. #define E4_TSTORM_CORE_CONN_AG_CTX_CF9_MASK 0x3
  661. #define E4_TSTORM_CORE_CONN_AG_CTX_CF9_SHIFT 0
  662. #define E4_TSTORM_CORE_CONN_AG_CTX_CF10_MASK 0x3
  663. #define E4_TSTORM_CORE_CONN_AG_CTX_CF10_SHIFT 2
  664. #define E4_TSTORM_CORE_CONN_AG_CTX_CF0EN_MASK 0x1
  665. #define E4_TSTORM_CORE_CONN_AG_CTX_CF0EN_SHIFT 4
  666. #define E4_TSTORM_CORE_CONN_AG_CTX_CF1EN_MASK 0x1
  667. #define E4_TSTORM_CORE_CONN_AG_CTX_CF1EN_SHIFT 5
  668. #define E4_TSTORM_CORE_CONN_AG_CTX_CF2EN_MASK 0x1
  669. #define E4_TSTORM_CORE_CONN_AG_CTX_CF2EN_SHIFT 6
  670. #define E4_TSTORM_CORE_CONN_AG_CTX_CF3EN_MASK 0x1
  671. #define E4_TSTORM_CORE_CONN_AG_CTX_CF3EN_SHIFT 7
  672. u8 flags4;
  673. #define E4_TSTORM_CORE_CONN_AG_CTX_CF4EN_MASK 0x1
  674. #define E4_TSTORM_CORE_CONN_AG_CTX_CF4EN_SHIFT 0
  675. #define E4_TSTORM_CORE_CONN_AG_CTX_CF5EN_MASK 0x1
  676. #define E4_TSTORM_CORE_CONN_AG_CTX_CF5EN_SHIFT 1
  677. #define E4_TSTORM_CORE_CONN_AG_CTX_CF6EN_MASK 0x1
  678. #define E4_TSTORM_CORE_CONN_AG_CTX_CF6EN_SHIFT 2
  679. #define E4_TSTORM_CORE_CONN_AG_CTX_CF7EN_MASK 0x1
  680. #define E4_TSTORM_CORE_CONN_AG_CTX_CF7EN_SHIFT 3
  681. #define E4_TSTORM_CORE_CONN_AG_CTX_CF8EN_MASK 0x1
  682. #define E4_TSTORM_CORE_CONN_AG_CTX_CF8EN_SHIFT 4
  683. #define E4_TSTORM_CORE_CONN_AG_CTX_CF9EN_MASK 0x1
  684. #define E4_TSTORM_CORE_CONN_AG_CTX_CF9EN_SHIFT 5
  685. #define E4_TSTORM_CORE_CONN_AG_CTX_CF10EN_MASK 0x1
  686. #define E4_TSTORM_CORE_CONN_AG_CTX_CF10EN_SHIFT 6
  687. #define E4_TSTORM_CORE_CONN_AG_CTX_RULE0EN_MASK 0x1
  688. #define E4_TSTORM_CORE_CONN_AG_CTX_RULE0EN_SHIFT 7
  689. u8 flags5;
  690. #define E4_TSTORM_CORE_CONN_AG_CTX_RULE1EN_MASK 0x1
  691. #define E4_TSTORM_CORE_CONN_AG_CTX_RULE1EN_SHIFT 0
  692. #define E4_TSTORM_CORE_CONN_AG_CTX_RULE2EN_MASK 0x1
  693. #define E4_TSTORM_CORE_CONN_AG_CTX_RULE2EN_SHIFT 1
  694. #define E4_TSTORM_CORE_CONN_AG_CTX_RULE3EN_MASK 0x1
  695. #define E4_TSTORM_CORE_CONN_AG_CTX_RULE3EN_SHIFT 2
  696. #define E4_TSTORM_CORE_CONN_AG_CTX_RULE4EN_MASK 0x1
  697. #define E4_TSTORM_CORE_CONN_AG_CTX_RULE4EN_SHIFT 3
  698. #define E4_TSTORM_CORE_CONN_AG_CTX_RULE5EN_MASK 0x1
  699. #define E4_TSTORM_CORE_CONN_AG_CTX_RULE5EN_SHIFT 4
  700. #define E4_TSTORM_CORE_CONN_AG_CTX_RULE6EN_MASK 0x1
  701. #define E4_TSTORM_CORE_CONN_AG_CTX_RULE6EN_SHIFT 5
  702. #define E4_TSTORM_CORE_CONN_AG_CTX_RULE7EN_MASK 0x1
  703. #define E4_TSTORM_CORE_CONN_AG_CTX_RULE7EN_SHIFT 6
  704. #define E4_TSTORM_CORE_CONN_AG_CTX_RULE8EN_MASK 0x1
  705. #define E4_TSTORM_CORE_CONN_AG_CTX_RULE8EN_SHIFT 7
  706. __le32 reg0;
  707. __le32 reg1;
  708. __le32 reg2;
  709. __le32 reg3;
  710. __le32 reg4;
  711. __le32 reg5;
  712. __le32 reg6;
  713. __le32 reg7;
  714. __le32 reg8;
  715. u8 byte2;
  716. u8 byte3;
  717. __le16 word0;
  718. u8 byte4;
  719. u8 byte5;
  720. __le16 word1;
  721. __le16 word2;
  722. __le16 word3;
  723. __le32 reg9;
  724. __le32 reg10;
  725. };
  726. struct e4_ustorm_core_conn_ag_ctx {
  727. u8 reserved;
  728. u8 byte1;
  729. u8 flags0;
  730. #define E4_USTORM_CORE_CONN_AG_CTX_BIT0_MASK 0x1
  731. #define E4_USTORM_CORE_CONN_AG_CTX_BIT0_SHIFT 0
  732. #define E4_USTORM_CORE_CONN_AG_CTX_BIT1_MASK 0x1
  733. #define E4_USTORM_CORE_CONN_AG_CTX_BIT1_SHIFT 1
  734. #define E4_USTORM_CORE_CONN_AG_CTX_CF0_MASK 0x3
  735. #define E4_USTORM_CORE_CONN_AG_CTX_CF0_SHIFT 2
  736. #define E4_USTORM_CORE_CONN_AG_CTX_CF1_MASK 0x3
  737. #define E4_USTORM_CORE_CONN_AG_CTX_CF1_SHIFT 4
  738. #define E4_USTORM_CORE_CONN_AG_CTX_CF2_MASK 0x3
  739. #define E4_USTORM_CORE_CONN_AG_CTX_CF2_SHIFT 6
  740. u8 flags1;
  741. #define E4_USTORM_CORE_CONN_AG_CTX_CF3_MASK 0x3
  742. #define E4_USTORM_CORE_CONN_AG_CTX_CF3_SHIFT 0
  743. #define E4_USTORM_CORE_CONN_AG_CTX_CF4_MASK 0x3
  744. #define E4_USTORM_CORE_CONN_AG_CTX_CF4_SHIFT 2
  745. #define E4_USTORM_CORE_CONN_AG_CTX_CF5_MASK 0x3
  746. #define E4_USTORM_CORE_CONN_AG_CTX_CF5_SHIFT 4
  747. #define E4_USTORM_CORE_CONN_AG_CTX_CF6_MASK 0x3
  748. #define E4_USTORM_CORE_CONN_AG_CTX_CF6_SHIFT 6
  749. u8 flags2;
  750. #define E4_USTORM_CORE_CONN_AG_CTX_CF0EN_MASK 0x1
  751. #define E4_USTORM_CORE_CONN_AG_CTX_CF0EN_SHIFT 0
  752. #define E4_USTORM_CORE_CONN_AG_CTX_CF1EN_MASK 0x1
  753. #define E4_USTORM_CORE_CONN_AG_CTX_CF1EN_SHIFT 1
  754. #define E4_USTORM_CORE_CONN_AG_CTX_CF2EN_MASK 0x1
  755. #define E4_USTORM_CORE_CONN_AG_CTX_CF2EN_SHIFT 2
  756. #define E4_USTORM_CORE_CONN_AG_CTX_CF3EN_MASK 0x1
  757. #define E4_USTORM_CORE_CONN_AG_CTX_CF3EN_SHIFT 3
  758. #define E4_USTORM_CORE_CONN_AG_CTX_CF4EN_MASK 0x1
  759. #define E4_USTORM_CORE_CONN_AG_CTX_CF4EN_SHIFT 4
  760. #define E4_USTORM_CORE_CONN_AG_CTX_CF5EN_MASK 0x1
  761. #define E4_USTORM_CORE_CONN_AG_CTX_CF5EN_SHIFT 5
  762. #define E4_USTORM_CORE_CONN_AG_CTX_CF6EN_MASK 0x1
  763. #define E4_USTORM_CORE_CONN_AG_CTX_CF6EN_SHIFT 6
  764. #define E4_USTORM_CORE_CONN_AG_CTX_RULE0EN_MASK 0x1
  765. #define E4_USTORM_CORE_CONN_AG_CTX_RULE0EN_SHIFT 7
  766. u8 flags3;
  767. #define E4_USTORM_CORE_CONN_AG_CTX_RULE1EN_MASK 0x1
  768. #define E4_USTORM_CORE_CONN_AG_CTX_RULE1EN_SHIFT 0
  769. #define E4_USTORM_CORE_CONN_AG_CTX_RULE2EN_MASK 0x1
  770. #define E4_USTORM_CORE_CONN_AG_CTX_RULE2EN_SHIFT 1
  771. #define E4_USTORM_CORE_CONN_AG_CTX_RULE3EN_MASK 0x1
  772. #define E4_USTORM_CORE_CONN_AG_CTX_RULE3EN_SHIFT 2
  773. #define E4_USTORM_CORE_CONN_AG_CTX_RULE4EN_MASK 0x1
  774. #define E4_USTORM_CORE_CONN_AG_CTX_RULE4EN_SHIFT 3
  775. #define E4_USTORM_CORE_CONN_AG_CTX_RULE5EN_MASK 0x1
  776. #define E4_USTORM_CORE_CONN_AG_CTX_RULE5EN_SHIFT 4
  777. #define E4_USTORM_CORE_CONN_AG_CTX_RULE6EN_MASK 0x1
  778. #define E4_USTORM_CORE_CONN_AG_CTX_RULE6EN_SHIFT 5
  779. #define E4_USTORM_CORE_CONN_AG_CTX_RULE7EN_MASK 0x1
  780. #define E4_USTORM_CORE_CONN_AG_CTX_RULE7EN_SHIFT 6
  781. #define E4_USTORM_CORE_CONN_AG_CTX_RULE8EN_MASK 0x1
  782. #define E4_USTORM_CORE_CONN_AG_CTX_RULE8EN_SHIFT 7
  783. u8 byte2;
  784. u8 byte3;
  785. __le16 word0;
  786. __le16 word1;
  787. __le32 rx_producers;
  788. __le32 reg1;
  789. __le32 reg2;
  790. __le32 reg3;
  791. __le16 word2;
  792. __le16 word3;
  793. };
  794. /* The core storm context for the Mstorm */
  795. struct mstorm_core_conn_st_ctx {
  796. __le32 reserved[24];
  797. };
  798. /* The core storm context for the Ustorm */
  799. struct ustorm_core_conn_st_ctx {
  800. __le32 reserved[4];
  801. };
  802. /* core connection context */
  803. struct e4_core_conn_context {
  804. struct ystorm_core_conn_st_ctx ystorm_st_context;
  805. struct regpair ystorm_st_padding[2];
  806. struct pstorm_core_conn_st_ctx pstorm_st_context;
  807. struct regpair pstorm_st_padding[2];
  808. struct xstorm_core_conn_st_ctx xstorm_st_context;
  809. struct e4_xstorm_core_conn_ag_ctx xstorm_ag_context;
  810. struct e4_tstorm_core_conn_ag_ctx tstorm_ag_context;
  811. struct e4_ustorm_core_conn_ag_ctx ustorm_ag_context;
  812. struct mstorm_core_conn_st_ctx mstorm_st_context;
  813. struct ustorm_core_conn_st_ctx ustorm_st_context;
  814. struct regpair ustorm_st_padding[2];
  815. };
  816. struct eth_mstorm_per_pf_stat {
  817. struct regpair gre_discard_pkts;
  818. struct regpair vxlan_discard_pkts;
  819. struct regpair geneve_discard_pkts;
  820. struct regpair lb_discard_pkts;
  821. };
  822. struct eth_mstorm_per_queue_stat {
  823. struct regpair ttl0_discard;
  824. struct regpair packet_too_big_discard;
  825. struct regpair no_buff_discard;
  826. struct regpair not_active_discard;
  827. struct regpair tpa_coalesced_pkts;
  828. struct regpair tpa_coalesced_events;
  829. struct regpair tpa_aborts_num;
  830. struct regpair tpa_coalesced_bytes;
  831. };
  832. /* Ethernet TX Per PF */
  833. struct eth_pstorm_per_pf_stat {
  834. struct regpair sent_lb_ucast_bytes;
  835. struct regpair sent_lb_mcast_bytes;
  836. struct regpair sent_lb_bcast_bytes;
  837. struct regpair sent_lb_ucast_pkts;
  838. struct regpair sent_lb_mcast_pkts;
  839. struct regpair sent_lb_bcast_pkts;
  840. struct regpair sent_gre_bytes;
  841. struct regpair sent_vxlan_bytes;
  842. struct regpair sent_geneve_bytes;
  843. struct regpair sent_gre_pkts;
  844. struct regpair sent_vxlan_pkts;
  845. struct regpair sent_geneve_pkts;
  846. struct regpair gre_drop_pkts;
  847. struct regpair vxlan_drop_pkts;
  848. struct regpair geneve_drop_pkts;
  849. };
  850. /* Ethernet TX Per Queue Stats */
  851. struct eth_pstorm_per_queue_stat {
  852. struct regpair sent_ucast_bytes;
  853. struct regpair sent_mcast_bytes;
  854. struct regpair sent_bcast_bytes;
  855. struct regpair sent_ucast_pkts;
  856. struct regpair sent_mcast_pkts;
  857. struct regpair sent_bcast_pkts;
  858. struct regpair error_drop_pkts;
  859. };
  860. /* ETH Rx producers data */
  861. struct eth_rx_rate_limit {
  862. __le16 mult;
  863. __le16 cnst;
  864. u8 add_sub_cnst;
  865. u8 reserved0;
  866. __le16 reserved1;
  867. };
  868. struct eth_ustorm_per_pf_stat {
  869. struct regpair rcv_lb_ucast_bytes;
  870. struct regpair rcv_lb_mcast_bytes;
  871. struct regpair rcv_lb_bcast_bytes;
  872. struct regpair rcv_lb_ucast_pkts;
  873. struct regpair rcv_lb_mcast_pkts;
  874. struct regpair rcv_lb_bcast_pkts;
  875. struct regpair rcv_gre_bytes;
  876. struct regpair rcv_vxlan_bytes;
  877. struct regpair rcv_geneve_bytes;
  878. struct regpair rcv_gre_pkts;
  879. struct regpair rcv_vxlan_pkts;
  880. struct regpair rcv_geneve_pkts;
  881. };
  882. struct eth_ustorm_per_queue_stat {
  883. struct regpair rcv_ucast_bytes;
  884. struct regpair rcv_mcast_bytes;
  885. struct regpair rcv_bcast_bytes;
  886. struct regpair rcv_ucast_pkts;
  887. struct regpair rcv_mcast_pkts;
  888. struct regpair rcv_bcast_pkts;
  889. };
  890. /* Event Ring VF-PF Channel data */
  891. struct vf_pf_channel_eqe_data {
  892. struct regpair msg_addr;
  893. };
  894. /* Event Ring malicious VF data */
  895. struct malicious_vf_eqe_data {
  896. u8 vf_id;
  897. u8 err_id;
  898. __le16 reserved[3];
  899. };
  900. /* Event Ring initial cleanup data */
  901. struct initial_cleanup_eqe_data {
  902. u8 vf_id;
  903. u8 reserved[7];
  904. };
  905. /* Event Data Union */
  906. union event_ring_data {
  907. u8 bytes[8];
  908. struct vf_pf_channel_eqe_data vf_pf_channel;
  909. struct iscsi_eqe_data iscsi_info;
  910. struct iscsi_connect_done_results iscsi_conn_done_info;
  911. union rdma_eqe_data rdma_data;
  912. struct malicious_vf_eqe_data malicious_vf;
  913. struct initial_cleanup_eqe_data vf_init_cleanup;
  914. };
  915. /* Event Ring Entry */
  916. struct event_ring_entry {
  917. u8 protocol_id;
  918. u8 opcode;
  919. __le16 reserved0;
  920. __le16 echo;
  921. u8 fw_return_code;
  922. u8 flags;
  923. #define EVENT_RING_ENTRY_ASYNC_MASK 0x1
  924. #define EVENT_RING_ENTRY_ASYNC_SHIFT 0
  925. #define EVENT_RING_ENTRY_RESERVED1_MASK 0x7F
  926. #define EVENT_RING_ENTRY_RESERVED1_SHIFT 1
  927. union event_ring_data data;
  928. };
  929. /* Event Ring Next Page Address */
  930. struct event_ring_next_addr {
  931. struct regpair addr;
  932. __le32 reserved[2];
  933. };
  934. /* Event Ring Element */
  935. union event_ring_element {
  936. struct event_ring_entry entry;
  937. struct event_ring_next_addr next_addr;
  938. };
  939. /* Ports mode */
  940. enum fw_flow_ctrl_mode {
  941. flow_ctrl_pause,
  942. flow_ctrl_pfc,
  943. MAX_FW_FLOW_CTRL_MODE
  944. };
  945. /* GFT profile type */
  946. enum gft_profile_type {
  947. GFT_PROFILE_TYPE_4_TUPLE,
  948. GFT_PROFILE_TYPE_L4_DST_PORT,
  949. GFT_PROFILE_TYPE_IP_DST_ADDR,
  950. GFT_PROFILE_TYPE_IP_SRC_ADDR,
  951. GFT_PROFILE_TYPE_TUNNEL_TYPE,
  952. MAX_GFT_PROFILE_TYPE
  953. };
  954. /* Major and Minor hsi Versions */
  955. struct hsi_fp_ver_struct {
  956. u8 minor_ver_arr[2];
  957. u8 major_ver_arr[2];
  958. };
  959. enum iwarp_ll2_tx_queues {
  960. IWARP_LL2_IN_ORDER_TX_QUEUE = 1,
  961. IWARP_LL2_ALIGNED_TX_QUEUE,
  962. IWARP_LL2_ALIGNED_RIGHT_TRIMMED_TX_QUEUE,
  963. IWARP_LL2_ERROR,
  964. MAX_IWARP_LL2_TX_QUEUES
  965. };
  966. /* Malicious VF error ID */
  967. enum malicious_vf_error_id {
  968. MALICIOUS_VF_NO_ERROR,
  969. VF_PF_CHANNEL_NOT_READY,
  970. VF_ZONE_MSG_NOT_VALID,
  971. VF_ZONE_FUNC_NOT_ENABLED,
  972. ETH_PACKET_TOO_SMALL,
  973. ETH_ILLEGAL_VLAN_MODE,
  974. ETH_MTU_VIOLATION,
  975. ETH_ILLEGAL_INBAND_TAGS,
  976. ETH_VLAN_INSERT_AND_INBAND_VLAN,
  977. ETH_ILLEGAL_NBDS,
  978. ETH_FIRST_BD_WO_SOP,
  979. ETH_INSUFFICIENT_BDS,
  980. ETH_ILLEGAL_LSO_HDR_NBDS,
  981. ETH_ILLEGAL_LSO_MSS,
  982. ETH_ZERO_SIZE_BD,
  983. ETH_ILLEGAL_LSO_HDR_LEN,
  984. ETH_INSUFFICIENT_PAYLOAD,
  985. ETH_EDPM_OUT_OF_SYNC,
  986. ETH_TUNN_IPV6_EXT_NBD_ERR,
  987. ETH_CONTROL_PACKET_VIOLATION,
  988. ETH_ANTI_SPOOFING_ERR,
  989. ETH_PACKET_SIZE_TOO_LARGE,
  990. MAX_MALICIOUS_VF_ERROR_ID
  991. };
  992. /* Mstorm non-triggering VF zone */
  993. struct mstorm_non_trigger_vf_zone {
  994. struct eth_mstorm_per_queue_stat eth_queue_stat;
  995. struct eth_rx_prod_data eth_rx_queue_producers[ETH_MAX_NUM_RX_QUEUES_PER_VF_QUAD];
  996. };
  997. /* Mstorm VF zone */
  998. struct mstorm_vf_zone {
  999. struct mstorm_non_trigger_vf_zone non_trigger;
  1000. };
  1001. /* vlan header including TPID and TCI fields */
  1002. struct vlan_header {
  1003. __le16 tpid;
  1004. __le16 tci;
  1005. };
  1006. /* outer tag configurations */
  1007. struct outer_tag_config_struct {
  1008. u8 enable_stag_pri_change;
  1009. u8 pri_map_valid;
  1010. u8 reserved[2];
  1011. struct vlan_header outer_tag;
  1012. u8 inner_to_outer_pri_map[8];
  1013. };
  1014. /* personality per PF */
  1015. enum personality_type {
  1016. BAD_PERSONALITY_TYP,
  1017. PERSONALITY_ISCSI,
  1018. PERSONALITY_FCOE,
  1019. PERSONALITY_RDMA_AND_ETH,
  1020. PERSONALITY_RDMA,
  1021. PERSONALITY_CORE,
  1022. PERSONALITY_ETH,
  1023. PERSONALITY_RESERVED,
  1024. MAX_PERSONALITY_TYPE
  1025. };
  1026. /* tunnel configuration */
  1027. struct pf_start_tunnel_config {
  1028. u8 set_vxlan_udp_port_flg;
  1029. u8 set_geneve_udp_port_flg;
  1030. u8 set_no_inner_l2_vxlan_udp_port_flg;
  1031. u8 tunnel_clss_vxlan;
  1032. u8 tunnel_clss_l2geneve;
  1033. u8 tunnel_clss_ipgeneve;
  1034. u8 tunnel_clss_l2gre;
  1035. u8 tunnel_clss_ipgre;
  1036. __le16 vxlan_udp_port;
  1037. __le16 geneve_udp_port;
  1038. __le16 no_inner_l2_vxlan_udp_port;
  1039. __le16 reserved[3];
  1040. };
  1041. /* Ramrod data for PF start ramrod */
  1042. struct pf_start_ramrod_data {
  1043. struct regpair event_ring_pbl_addr;
  1044. struct regpair consolid_q_pbl_addr;
  1045. struct pf_start_tunnel_config tunnel_config;
  1046. __le16 event_ring_sb_id;
  1047. u8 base_vf_id;
  1048. u8 num_vfs;
  1049. u8 event_ring_num_pages;
  1050. u8 event_ring_sb_index;
  1051. u8 path_id;
  1052. u8 warning_as_error;
  1053. u8 dont_log_ramrods;
  1054. u8 personality;
  1055. __le16 log_type_mask;
  1056. u8 mf_mode;
  1057. u8 integ_phase;
  1058. u8 allow_npar_tx_switching;
  1059. u8 reserved0;
  1060. struct hsi_fp_ver_struct hsi_fp_ver;
  1061. struct outer_tag_config_struct outer_tag_config;
  1062. };
  1063. /* Data for port update ramrod */
  1064. struct protocol_dcb_data {
  1065. u8 dcb_enable_flag;
  1066. u8 dscp_enable_flag;
  1067. u8 dcb_priority;
  1068. u8 dcb_tc;
  1069. u8 dscp_val;
  1070. u8 dcb_dont_add_vlan0;
  1071. };
  1072. /* Update tunnel configuration */
  1073. struct pf_update_tunnel_config {
  1074. u8 update_rx_pf_clss;
  1075. u8 update_rx_def_ucast_clss;
  1076. u8 update_rx_def_non_ucast_clss;
  1077. u8 set_vxlan_udp_port_flg;
  1078. u8 set_geneve_udp_port_flg;
  1079. u8 set_no_inner_l2_vxlan_udp_port_flg;
  1080. u8 tunnel_clss_vxlan;
  1081. u8 tunnel_clss_l2geneve;
  1082. u8 tunnel_clss_ipgeneve;
  1083. u8 tunnel_clss_l2gre;
  1084. u8 tunnel_clss_ipgre;
  1085. u8 reserved;
  1086. __le16 vxlan_udp_port;
  1087. __le16 geneve_udp_port;
  1088. __le16 no_inner_l2_vxlan_udp_port;
  1089. __le16 reserved1[3];
  1090. };
  1091. /* Data for port update ramrod */
  1092. struct pf_update_ramrod_data {
  1093. u8 update_eth_dcb_data_mode;
  1094. u8 update_fcoe_dcb_data_mode;
  1095. u8 update_iscsi_dcb_data_mode;
  1096. u8 update_roce_dcb_data_mode;
  1097. u8 update_rroce_dcb_data_mode;
  1098. u8 update_iwarp_dcb_data_mode;
  1099. u8 update_mf_vlan_flag;
  1100. u8 update_enable_stag_pri_change;
  1101. struct protocol_dcb_data eth_dcb_data;
  1102. struct protocol_dcb_data fcoe_dcb_data;
  1103. struct protocol_dcb_data iscsi_dcb_data;
  1104. struct protocol_dcb_data roce_dcb_data;
  1105. struct protocol_dcb_data rroce_dcb_data;
  1106. struct protocol_dcb_data iwarp_dcb_data;
  1107. __le16 mf_vlan;
  1108. u8 enable_stag_pri_change;
  1109. u8 reserved;
  1110. struct pf_update_tunnel_config tunnel_config;
  1111. };
  1112. /* Ports mode */
  1113. enum ports_mode {
  1114. ENGX2_PORTX1,
  1115. ENGX2_PORTX2,
  1116. ENGX1_PORTX1,
  1117. ENGX1_PORTX2,
  1118. ENGX1_PORTX4,
  1119. MAX_PORTS_MODE
  1120. };
  1121. /* use to index in hsi_fp_[major|minor]_ver_arr per protocol */
  1122. enum protocol_version_array_key {
  1123. ETH_VER_KEY = 0,
  1124. ROCE_VER_KEY,
  1125. MAX_PROTOCOL_VERSION_ARRAY_KEY
  1126. };
  1127. /* RDMA TX Stats */
  1128. struct rdma_sent_stats {
  1129. struct regpair sent_bytes;
  1130. struct regpair sent_pkts;
  1131. };
  1132. /* Pstorm non-triggering VF zone */
  1133. struct pstorm_non_trigger_vf_zone {
  1134. struct eth_pstorm_per_queue_stat eth_queue_stat;
  1135. struct rdma_sent_stats rdma_stats;
  1136. };
  1137. /* Pstorm VF zone */
  1138. struct pstorm_vf_zone {
  1139. struct pstorm_non_trigger_vf_zone non_trigger;
  1140. struct regpair reserved[7];
  1141. };
  1142. /* Ramrod Header of SPQE */
  1143. struct ramrod_header {
  1144. __le32 cid;
  1145. u8 cmd_id;
  1146. u8 protocol_id;
  1147. __le16 echo;
  1148. };
  1149. /* RDMA RX Stats */
  1150. struct rdma_rcv_stats {
  1151. struct regpair rcv_bytes;
  1152. struct regpair rcv_pkts;
  1153. };
  1154. /* Data for update QCN/DCQCN RL ramrod */
  1155. struct rl_update_ramrod_data {
  1156. u8 qcn_update_param_flg;
  1157. u8 dcqcn_update_param_flg;
  1158. u8 rl_init_flg;
  1159. u8 rl_start_flg;
  1160. u8 rl_stop_flg;
  1161. u8 rl_id_first;
  1162. u8 rl_id_last;
  1163. u8 rl_dc_qcn_flg;
  1164. __le32 rl_bc_rate;
  1165. __le16 rl_max_rate;
  1166. __le16 rl_r_ai;
  1167. __le16 rl_r_hai;
  1168. __le16 dcqcn_g;
  1169. __le32 dcqcn_k_us;
  1170. __le32 dcqcn_timeuot_us;
  1171. __le32 qcn_timeuot_us;
  1172. __le32 reserved[2];
  1173. };
  1174. /* Slowpath Element (SPQE) */
  1175. struct slow_path_element {
  1176. struct ramrod_header hdr;
  1177. struct regpair data_ptr;
  1178. };
  1179. /* Tstorm non-triggering VF zone */
  1180. struct tstorm_non_trigger_vf_zone {
  1181. struct rdma_rcv_stats rdma_stats;
  1182. };
  1183. struct tstorm_per_port_stat {
  1184. struct regpair trunc_error_discard;
  1185. struct regpair mac_error_discard;
  1186. struct regpair mftag_filter_discard;
  1187. struct regpair eth_mac_filter_discard;
  1188. struct regpair ll2_mac_filter_discard;
  1189. struct regpair ll2_conn_disabled_discard;
  1190. struct regpair iscsi_irregular_pkt;
  1191. struct regpair fcoe_irregular_pkt;
  1192. struct regpair roce_irregular_pkt;
  1193. struct regpair iwarp_irregular_pkt;
  1194. struct regpair eth_irregular_pkt;
  1195. struct regpair toe_irregular_pkt;
  1196. struct regpair preroce_irregular_pkt;
  1197. struct regpair eth_gre_tunn_filter_discard;
  1198. struct regpair eth_vxlan_tunn_filter_discard;
  1199. struct regpair eth_geneve_tunn_filter_discard;
  1200. struct regpair eth_gft_drop_pkt;
  1201. };
  1202. /* Tstorm VF zone */
  1203. struct tstorm_vf_zone {
  1204. struct tstorm_non_trigger_vf_zone non_trigger;
  1205. };
  1206. /* Tunnel classification scheme */
  1207. enum tunnel_clss {
  1208. TUNNEL_CLSS_MAC_VLAN = 0,
  1209. TUNNEL_CLSS_MAC_VNI,
  1210. TUNNEL_CLSS_INNER_MAC_VLAN,
  1211. TUNNEL_CLSS_INNER_MAC_VNI,
  1212. TUNNEL_CLSS_MAC_VLAN_DUAL_STAGE,
  1213. MAX_TUNNEL_CLSS
  1214. };
  1215. /* Ustorm non-triggering VF zone */
  1216. struct ustorm_non_trigger_vf_zone {
  1217. struct eth_ustorm_per_queue_stat eth_queue_stat;
  1218. struct regpair vf_pf_msg_addr;
  1219. };
  1220. /* Ustorm triggering VF zone */
  1221. struct ustorm_trigger_vf_zone {
  1222. u8 vf_pf_msg_valid;
  1223. u8 reserved[7];
  1224. };
  1225. /* Ustorm VF zone */
  1226. struct ustorm_vf_zone {
  1227. struct ustorm_non_trigger_vf_zone non_trigger;
  1228. struct ustorm_trigger_vf_zone trigger;
  1229. };
  1230. /* VF-PF channel data */
  1231. struct vf_pf_channel_data {
  1232. __le32 ready;
  1233. u8 valid;
  1234. u8 reserved0;
  1235. __le16 reserved1;
  1236. };
  1237. /* Ramrod data for VF start ramrod */
  1238. struct vf_start_ramrod_data {
  1239. u8 vf_id;
  1240. u8 enable_flr_ack;
  1241. __le16 opaque_fid;
  1242. u8 personality;
  1243. u8 reserved[7];
  1244. struct hsi_fp_ver_struct hsi_fp_ver;
  1245. };
  1246. /* Ramrod data for VF start ramrod */
  1247. struct vf_stop_ramrod_data {
  1248. u8 vf_id;
  1249. u8 reserved0;
  1250. __le16 reserved1;
  1251. __le32 reserved2;
  1252. };
  1253. /* VF zone size mode */
  1254. enum vf_zone_size_mode {
  1255. VF_ZONE_SIZE_MODE_DEFAULT,
  1256. VF_ZONE_SIZE_MODE_DOUBLE,
  1257. VF_ZONE_SIZE_MODE_QUAD,
  1258. MAX_VF_ZONE_SIZE_MODE
  1259. };
  1260. /* Attentions status block */
  1261. struct atten_status_block {
  1262. __le32 atten_bits;
  1263. __le32 atten_ack;
  1264. __le16 reserved0;
  1265. __le16 sb_index;
  1266. __le32 reserved1;
  1267. };
  1268. /* DMAE command */
  1269. struct dmae_cmd {
  1270. __le32 opcode;
  1271. #define DMAE_CMD_SRC_MASK 0x1
  1272. #define DMAE_CMD_SRC_SHIFT 0
  1273. #define DMAE_CMD_DST_MASK 0x3
  1274. #define DMAE_CMD_DST_SHIFT 1
  1275. #define DMAE_CMD_C_DST_MASK 0x1
  1276. #define DMAE_CMD_C_DST_SHIFT 3
  1277. #define DMAE_CMD_CRC_RESET_MASK 0x1
  1278. #define DMAE_CMD_CRC_RESET_SHIFT 4
  1279. #define DMAE_CMD_SRC_ADDR_RESET_MASK 0x1
  1280. #define DMAE_CMD_SRC_ADDR_RESET_SHIFT 5
  1281. #define DMAE_CMD_DST_ADDR_RESET_MASK 0x1
  1282. #define DMAE_CMD_DST_ADDR_RESET_SHIFT 6
  1283. #define DMAE_CMD_COMP_FUNC_MASK 0x1
  1284. #define DMAE_CMD_COMP_FUNC_SHIFT 7
  1285. #define DMAE_CMD_COMP_WORD_EN_MASK 0x1
  1286. #define DMAE_CMD_COMP_WORD_EN_SHIFT 8
  1287. #define DMAE_CMD_COMP_CRC_EN_MASK 0x1
  1288. #define DMAE_CMD_COMP_CRC_EN_SHIFT 9
  1289. #define DMAE_CMD_COMP_CRC_OFFSET_MASK 0x7
  1290. #define DMAE_CMD_COMP_CRC_OFFSET_SHIFT 10
  1291. #define DMAE_CMD_RESERVED1_MASK 0x1
  1292. #define DMAE_CMD_RESERVED1_SHIFT 13
  1293. #define DMAE_CMD_ENDIANITY_MODE_MASK 0x3
  1294. #define DMAE_CMD_ENDIANITY_MODE_SHIFT 14
  1295. #define DMAE_CMD_ERR_HANDLING_MASK 0x3
  1296. #define DMAE_CMD_ERR_HANDLING_SHIFT 16
  1297. #define DMAE_CMD_PORT_ID_MASK 0x3
  1298. #define DMAE_CMD_PORT_ID_SHIFT 18
  1299. #define DMAE_CMD_SRC_PF_ID_MASK 0xF
  1300. #define DMAE_CMD_SRC_PF_ID_SHIFT 20
  1301. #define DMAE_CMD_DST_PF_ID_MASK 0xF
  1302. #define DMAE_CMD_DST_PF_ID_SHIFT 24
  1303. #define DMAE_CMD_SRC_VF_ID_VALID_MASK 0x1
  1304. #define DMAE_CMD_SRC_VF_ID_VALID_SHIFT 28
  1305. #define DMAE_CMD_DST_VF_ID_VALID_MASK 0x1
  1306. #define DMAE_CMD_DST_VF_ID_VALID_SHIFT 29
  1307. #define DMAE_CMD_RESERVED2_MASK 0x3
  1308. #define DMAE_CMD_RESERVED2_SHIFT 30
  1309. __le32 src_addr_lo;
  1310. __le32 src_addr_hi;
  1311. __le32 dst_addr_lo;
  1312. __le32 dst_addr_hi;
  1313. __le16 length_dw;
  1314. __le16 opcode_b;
  1315. #define DMAE_CMD_SRC_VF_ID_MASK 0xFF
  1316. #define DMAE_CMD_SRC_VF_ID_SHIFT 0
  1317. #define DMAE_CMD_DST_VF_ID_MASK 0xFF
  1318. #define DMAE_CMD_DST_VF_ID_SHIFT 8
  1319. __le32 comp_addr_lo;
  1320. __le32 comp_addr_hi;
  1321. __le32 comp_val;
  1322. __le32 crc32;
  1323. __le32 crc_32_c;
  1324. __le16 crc16;
  1325. __le16 crc16_c;
  1326. __le16 crc10;
  1327. __le16 reserved;
  1328. __le16 xsum16;
  1329. __le16 xsum8;
  1330. };
  1331. enum dmae_cmd_comp_crc_en_enum {
  1332. dmae_cmd_comp_crc_disabled,
  1333. dmae_cmd_comp_crc_enabled,
  1334. MAX_DMAE_CMD_COMP_CRC_EN_ENUM
  1335. };
  1336. enum dmae_cmd_comp_func_enum {
  1337. dmae_cmd_comp_func_to_src,
  1338. dmae_cmd_comp_func_to_dst,
  1339. MAX_DMAE_CMD_COMP_FUNC_ENUM
  1340. };
  1341. enum dmae_cmd_comp_word_en_enum {
  1342. dmae_cmd_comp_word_disabled,
  1343. dmae_cmd_comp_word_enabled,
  1344. MAX_DMAE_CMD_COMP_WORD_EN_ENUM
  1345. };
  1346. enum dmae_cmd_c_dst_enum {
  1347. dmae_cmd_c_dst_pcie,
  1348. dmae_cmd_c_dst_grc,
  1349. MAX_DMAE_CMD_C_DST_ENUM
  1350. };
  1351. enum dmae_cmd_dst_enum {
  1352. dmae_cmd_dst_none_0,
  1353. dmae_cmd_dst_pcie,
  1354. dmae_cmd_dst_grc,
  1355. dmae_cmd_dst_none_3,
  1356. MAX_DMAE_CMD_DST_ENUM
  1357. };
  1358. enum dmae_cmd_error_handling_enum {
  1359. dmae_cmd_error_handling_send_regular_comp,
  1360. dmae_cmd_error_handling_send_comp_with_err,
  1361. dmae_cmd_error_handling_dont_send_comp,
  1362. MAX_DMAE_CMD_ERROR_HANDLING_ENUM
  1363. };
  1364. enum dmae_cmd_src_enum {
  1365. dmae_cmd_src_pcie,
  1366. dmae_cmd_src_grc,
  1367. MAX_DMAE_CMD_SRC_ENUM
  1368. };
  1369. struct e4_mstorm_core_conn_ag_ctx {
  1370. u8 byte0;
  1371. u8 byte1;
  1372. u8 flags0;
  1373. #define E4_MSTORM_CORE_CONN_AG_CTX_BIT0_MASK 0x1
  1374. #define E4_MSTORM_CORE_CONN_AG_CTX_BIT0_SHIFT 0
  1375. #define E4_MSTORM_CORE_CONN_AG_CTX_BIT1_MASK 0x1
  1376. #define E4_MSTORM_CORE_CONN_AG_CTX_BIT1_SHIFT 1
  1377. #define E4_MSTORM_CORE_CONN_AG_CTX_CF0_MASK 0x3
  1378. #define E4_MSTORM_CORE_CONN_AG_CTX_CF0_SHIFT 2
  1379. #define E4_MSTORM_CORE_CONN_AG_CTX_CF1_MASK 0x3
  1380. #define E4_MSTORM_CORE_CONN_AG_CTX_CF1_SHIFT 4
  1381. #define E4_MSTORM_CORE_CONN_AG_CTX_CF2_MASK 0x3
  1382. #define E4_MSTORM_CORE_CONN_AG_CTX_CF2_SHIFT 6
  1383. u8 flags1;
  1384. #define E4_MSTORM_CORE_CONN_AG_CTX_CF0EN_MASK 0x1
  1385. #define E4_MSTORM_CORE_CONN_AG_CTX_CF0EN_SHIFT 0
  1386. #define E4_MSTORM_CORE_CONN_AG_CTX_CF1EN_MASK 0x1
  1387. #define E4_MSTORM_CORE_CONN_AG_CTX_CF1EN_SHIFT 1
  1388. #define E4_MSTORM_CORE_CONN_AG_CTX_CF2EN_MASK 0x1
  1389. #define E4_MSTORM_CORE_CONN_AG_CTX_CF2EN_SHIFT 2
  1390. #define E4_MSTORM_CORE_CONN_AG_CTX_RULE0EN_MASK 0x1
  1391. #define E4_MSTORM_CORE_CONN_AG_CTX_RULE0EN_SHIFT 3
  1392. #define E4_MSTORM_CORE_CONN_AG_CTX_RULE1EN_MASK 0x1
  1393. #define E4_MSTORM_CORE_CONN_AG_CTX_RULE1EN_SHIFT 4
  1394. #define E4_MSTORM_CORE_CONN_AG_CTX_RULE2EN_MASK 0x1
  1395. #define E4_MSTORM_CORE_CONN_AG_CTX_RULE2EN_SHIFT 5
  1396. #define E4_MSTORM_CORE_CONN_AG_CTX_RULE3EN_MASK 0x1
  1397. #define E4_MSTORM_CORE_CONN_AG_CTX_RULE3EN_SHIFT 6
  1398. #define E4_MSTORM_CORE_CONN_AG_CTX_RULE4EN_MASK 0x1
  1399. #define E4_MSTORM_CORE_CONN_AG_CTX_RULE4EN_SHIFT 7
  1400. __le16 word0;
  1401. __le16 word1;
  1402. __le32 reg0;
  1403. __le32 reg1;
  1404. };
  1405. struct e4_ystorm_core_conn_ag_ctx {
  1406. u8 byte0;
  1407. u8 byte1;
  1408. u8 flags0;
  1409. #define E4_YSTORM_CORE_CONN_AG_CTX_BIT0_MASK 0x1
  1410. #define E4_YSTORM_CORE_CONN_AG_CTX_BIT0_SHIFT 0
  1411. #define E4_YSTORM_CORE_CONN_AG_CTX_BIT1_MASK 0x1
  1412. #define E4_YSTORM_CORE_CONN_AG_CTX_BIT1_SHIFT 1
  1413. #define E4_YSTORM_CORE_CONN_AG_CTX_CF0_MASK 0x3
  1414. #define E4_YSTORM_CORE_CONN_AG_CTX_CF0_SHIFT 2
  1415. #define E4_YSTORM_CORE_CONN_AG_CTX_CF1_MASK 0x3
  1416. #define E4_YSTORM_CORE_CONN_AG_CTX_CF1_SHIFT 4
  1417. #define E4_YSTORM_CORE_CONN_AG_CTX_CF2_MASK 0x3
  1418. #define E4_YSTORM_CORE_CONN_AG_CTX_CF2_SHIFT 6
  1419. u8 flags1;
  1420. #define E4_YSTORM_CORE_CONN_AG_CTX_CF0EN_MASK 0x1
  1421. #define E4_YSTORM_CORE_CONN_AG_CTX_CF0EN_SHIFT 0
  1422. #define E4_YSTORM_CORE_CONN_AG_CTX_CF1EN_MASK 0x1
  1423. #define E4_YSTORM_CORE_CONN_AG_CTX_CF1EN_SHIFT 1
  1424. #define E4_YSTORM_CORE_CONN_AG_CTX_CF2EN_MASK 0x1
  1425. #define E4_YSTORM_CORE_CONN_AG_CTX_CF2EN_SHIFT 2
  1426. #define E4_YSTORM_CORE_CONN_AG_CTX_RULE0EN_MASK 0x1
  1427. #define E4_YSTORM_CORE_CONN_AG_CTX_RULE0EN_SHIFT 3
  1428. #define E4_YSTORM_CORE_CONN_AG_CTX_RULE1EN_MASK 0x1
  1429. #define E4_YSTORM_CORE_CONN_AG_CTX_RULE1EN_SHIFT 4
  1430. #define E4_YSTORM_CORE_CONN_AG_CTX_RULE2EN_MASK 0x1
  1431. #define E4_YSTORM_CORE_CONN_AG_CTX_RULE2EN_SHIFT 5
  1432. #define E4_YSTORM_CORE_CONN_AG_CTX_RULE3EN_MASK 0x1
  1433. #define E4_YSTORM_CORE_CONN_AG_CTX_RULE3EN_SHIFT 6
  1434. #define E4_YSTORM_CORE_CONN_AG_CTX_RULE4EN_MASK 0x1
  1435. #define E4_YSTORM_CORE_CONN_AG_CTX_RULE4EN_SHIFT 7
  1436. u8 byte2;
  1437. u8 byte3;
  1438. __le16 word0;
  1439. __le32 reg0;
  1440. __le32 reg1;
  1441. __le16 word1;
  1442. __le16 word2;
  1443. __le16 word3;
  1444. __le16 word4;
  1445. __le32 reg2;
  1446. __le32 reg3;
  1447. };
  1448. /* IGU cleanup command */
  1449. struct igu_cleanup {
  1450. __le32 sb_id_and_flags;
  1451. #define IGU_CLEANUP_RESERVED0_MASK 0x7FFFFFF
  1452. #define IGU_CLEANUP_RESERVED0_SHIFT 0
  1453. #define IGU_CLEANUP_CLEANUP_SET_MASK 0x1
  1454. #define IGU_CLEANUP_CLEANUP_SET_SHIFT 27
  1455. #define IGU_CLEANUP_CLEANUP_TYPE_MASK 0x7
  1456. #define IGU_CLEANUP_CLEANUP_TYPE_SHIFT 28
  1457. #define IGU_CLEANUP_COMMAND_TYPE_MASK 0x1
  1458. #define IGU_CLEANUP_COMMAND_TYPE_SHIFT 31
  1459. __le32 reserved1;
  1460. };
  1461. /* IGU firmware driver command */
  1462. union igu_command {
  1463. struct igu_prod_cons_update prod_cons_update;
  1464. struct igu_cleanup cleanup;
  1465. };
  1466. /* IGU firmware driver command */
  1467. struct igu_command_reg_ctrl {
  1468. __le16 opaque_fid;
  1469. __le16 igu_command_reg_ctrl_fields;
  1470. #define IGU_COMMAND_REG_CTRL_PXP_BAR_ADDR_MASK 0xFFF
  1471. #define IGU_COMMAND_REG_CTRL_PXP_BAR_ADDR_SHIFT 0
  1472. #define IGU_COMMAND_REG_CTRL_RESERVED_MASK 0x7
  1473. #define IGU_COMMAND_REG_CTRL_RESERVED_SHIFT 12
  1474. #define IGU_COMMAND_REG_CTRL_COMMAND_TYPE_MASK 0x1
  1475. #define IGU_COMMAND_REG_CTRL_COMMAND_TYPE_SHIFT 15
  1476. };
  1477. /* IGU mapping line structure */
  1478. struct igu_mapping_line {
  1479. __le32 igu_mapping_line_fields;
  1480. #define IGU_MAPPING_LINE_VALID_MASK 0x1
  1481. #define IGU_MAPPING_LINE_VALID_SHIFT 0
  1482. #define IGU_MAPPING_LINE_VECTOR_NUMBER_MASK 0xFF
  1483. #define IGU_MAPPING_LINE_VECTOR_NUMBER_SHIFT 1
  1484. #define IGU_MAPPING_LINE_FUNCTION_NUMBER_MASK 0xFF
  1485. #define IGU_MAPPING_LINE_FUNCTION_NUMBER_SHIFT 9
  1486. #define IGU_MAPPING_LINE_PF_VALID_MASK 0x1
  1487. #define IGU_MAPPING_LINE_PF_VALID_SHIFT 17
  1488. #define IGU_MAPPING_LINE_IPS_GROUP_MASK 0x3F
  1489. #define IGU_MAPPING_LINE_IPS_GROUP_SHIFT 18
  1490. #define IGU_MAPPING_LINE_RESERVED_MASK 0xFF
  1491. #define IGU_MAPPING_LINE_RESERVED_SHIFT 24
  1492. };
  1493. /* IGU MSIX line structure */
  1494. struct igu_msix_vector {
  1495. struct regpair address;
  1496. __le32 data;
  1497. __le32 msix_vector_fields;
  1498. #define IGU_MSIX_VECTOR_MASK_BIT_MASK 0x1
  1499. #define IGU_MSIX_VECTOR_MASK_BIT_SHIFT 0
  1500. #define IGU_MSIX_VECTOR_RESERVED0_MASK 0x7FFF
  1501. #define IGU_MSIX_VECTOR_RESERVED0_SHIFT 1
  1502. #define IGU_MSIX_VECTOR_STEERING_TAG_MASK 0xFF
  1503. #define IGU_MSIX_VECTOR_STEERING_TAG_SHIFT 16
  1504. #define IGU_MSIX_VECTOR_RESERVED1_MASK 0xFF
  1505. #define IGU_MSIX_VECTOR_RESERVED1_SHIFT 24
  1506. };
  1507. /* per encapsulation type enabling flags */
  1508. struct prs_reg_encapsulation_type_en {
  1509. u8 flags;
  1510. #define PRS_REG_ENCAPSULATION_TYPE_EN_ETH_OVER_GRE_ENABLE_MASK 0x1
  1511. #define PRS_REG_ENCAPSULATION_TYPE_EN_ETH_OVER_GRE_ENABLE_SHIFT 0
  1512. #define PRS_REG_ENCAPSULATION_TYPE_EN_IP_OVER_GRE_ENABLE_MASK 0x1
  1513. #define PRS_REG_ENCAPSULATION_TYPE_EN_IP_OVER_GRE_ENABLE_SHIFT 1
  1514. #define PRS_REG_ENCAPSULATION_TYPE_EN_VXLAN_ENABLE_MASK 0x1
  1515. #define PRS_REG_ENCAPSULATION_TYPE_EN_VXLAN_ENABLE_SHIFT 2
  1516. #define PRS_REG_ENCAPSULATION_TYPE_EN_T_TAG_ENABLE_MASK 0x1
  1517. #define PRS_REG_ENCAPSULATION_TYPE_EN_T_TAG_ENABLE_SHIFT 3
  1518. #define PRS_REG_ENCAPSULATION_TYPE_EN_ETH_OVER_GENEVE_ENABLE_MASK 0x1
  1519. #define PRS_REG_ENCAPSULATION_TYPE_EN_ETH_OVER_GENEVE_ENABLE_SHIFT 4
  1520. #define PRS_REG_ENCAPSULATION_TYPE_EN_IP_OVER_GENEVE_ENABLE_MASK 0x1
  1521. #define PRS_REG_ENCAPSULATION_TYPE_EN_IP_OVER_GENEVE_ENABLE_SHIFT 5
  1522. #define PRS_REG_ENCAPSULATION_TYPE_EN_RESERVED_MASK 0x3
  1523. #define PRS_REG_ENCAPSULATION_TYPE_EN_RESERVED_SHIFT 6
  1524. };
  1525. enum pxp_tph_st_hint {
  1526. TPH_ST_HINT_BIDIR,
  1527. TPH_ST_HINT_REQUESTER,
  1528. TPH_ST_HINT_TARGET,
  1529. TPH_ST_HINT_TARGET_PRIO,
  1530. MAX_PXP_TPH_ST_HINT
  1531. };
  1532. /* QM hardware structure of enable bypass credit mask */
  1533. struct qm_rf_bypass_mask {
  1534. u8 flags;
  1535. #define QM_RF_BYPASS_MASK_LINEVOQ_MASK 0x1
  1536. #define QM_RF_BYPASS_MASK_LINEVOQ_SHIFT 0
  1537. #define QM_RF_BYPASS_MASK_RESERVED0_MASK 0x1
  1538. #define QM_RF_BYPASS_MASK_RESERVED0_SHIFT 1
  1539. #define QM_RF_BYPASS_MASK_PFWFQ_MASK 0x1
  1540. #define QM_RF_BYPASS_MASK_PFWFQ_SHIFT 2
  1541. #define QM_RF_BYPASS_MASK_VPWFQ_MASK 0x1
  1542. #define QM_RF_BYPASS_MASK_VPWFQ_SHIFT 3
  1543. #define QM_RF_BYPASS_MASK_PFRL_MASK 0x1
  1544. #define QM_RF_BYPASS_MASK_PFRL_SHIFT 4
  1545. #define QM_RF_BYPASS_MASK_VPQCNRL_MASK 0x1
  1546. #define QM_RF_BYPASS_MASK_VPQCNRL_SHIFT 5
  1547. #define QM_RF_BYPASS_MASK_FWPAUSE_MASK 0x1
  1548. #define QM_RF_BYPASS_MASK_FWPAUSE_SHIFT 6
  1549. #define QM_RF_BYPASS_MASK_RESERVED1_MASK 0x1
  1550. #define QM_RF_BYPASS_MASK_RESERVED1_SHIFT 7
  1551. };
  1552. /* QM hardware structure of opportunistic credit mask */
  1553. struct qm_rf_opportunistic_mask {
  1554. __le16 flags;
  1555. #define QM_RF_OPPORTUNISTIC_MASK_LINEVOQ_MASK 0x1
  1556. #define QM_RF_OPPORTUNISTIC_MASK_LINEVOQ_SHIFT 0
  1557. #define QM_RF_OPPORTUNISTIC_MASK_BYTEVOQ_MASK 0x1
  1558. #define QM_RF_OPPORTUNISTIC_MASK_BYTEVOQ_SHIFT 1
  1559. #define QM_RF_OPPORTUNISTIC_MASK_PFWFQ_MASK 0x1
  1560. #define QM_RF_OPPORTUNISTIC_MASK_PFWFQ_SHIFT 2
  1561. #define QM_RF_OPPORTUNISTIC_MASK_VPWFQ_MASK 0x1
  1562. #define QM_RF_OPPORTUNISTIC_MASK_VPWFQ_SHIFT 3
  1563. #define QM_RF_OPPORTUNISTIC_MASK_PFRL_MASK 0x1
  1564. #define QM_RF_OPPORTUNISTIC_MASK_PFRL_SHIFT 4
  1565. #define QM_RF_OPPORTUNISTIC_MASK_VPQCNRL_MASK 0x1
  1566. #define QM_RF_OPPORTUNISTIC_MASK_VPQCNRL_SHIFT 5
  1567. #define QM_RF_OPPORTUNISTIC_MASK_FWPAUSE_MASK 0x1
  1568. #define QM_RF_OPPORTUNISTIC_MASK_FWPAUSE_SHIFT 6
  1569. #define QM_RF_OPPORTUNISTIC_MASK_RESERVED0_MASK 0x1
  1570. #define QM_RF_OPPORTUNISTIC_MASK_RESERVED0_SHIFT 7
  1571. #define QM_RF_OPPORTUNISTIC_MASK_QUEUEEMPTY_MASK 0x1
  1572. #define QM_RF_OPPORTUNISTIC_MASK_QUEUEEMPTY_SHIFT 8
  1573. #define QM_RF_OPPORTUNISTIC_MASK_RESERVED1_MASK 0x7F
  1574. #define QM_RF_OPPORTUNISTIC_MASK_RESERVED1_SHIFT 9
  1575. };
  1576. /* QM hardware structure of QM map memory */
  1577. struct qm_rf_pq_map_e4 {
  1578. __le32 reg;
  1579. #define QM_RF_PQ_MAP_E4_PQ_VALID_MASK 0x1
  1580. #define QM_RF_PQ_MAP_E4_PQ_VALID_SHIFT 0
  1581. #define QM_RF_PQ_MAP_E4_RL_ID_MASK 0xFF
  1582. #define QM_RF_PQ_MAP_E4_RL_ID_SHIFT 1
  1583. #define QM_RF_PQ_MAP_E4_VP_PQ_ID_MASK 0x1FF
  1584. #define QM_RF_PQ_MAP_E4_VP_PQ_ID_SHIFT 9
  1585. #define QM_RF_PQ_MAP_E4_VOQ_MASK 0x1F
  1586. #define QM_RF_PQ_MAP_E4_VOQ_SHIFT 18
  1587. #define QM_RF_PQ_MAP_E4_WRR_WEIGHT_GROUP_MASK 0x3
  1588. #define QM_RF_PQ_MAP_E4_WRR_WEIGHT_GROUP_SHIFT 23
  1589. #define QM_RF_PQ_MAP_E4_RL_VALID_MASK 0x1
  1590. #define QM_RF_PQ_MAP_E4_RL_VALID_SHIFT 25
  1591. #define QM_RF_PQ_MAP_E4_RESERVED_MASK 0x3F
  1592. #define QM_RF_PQ_MAP_E4_RESERVED_SHIFT 26
  1593. };
  1594. /* Completion params for aggregated interrupt completion */
  1595. struct sdm_agg_int_comp_params {
  1596. __le16 params;
  1597. #define SDM_AGG_INT_COMP_PARAMS_AGG_INT_INDEX_MASK 0x3F
  1598. #define SDM_AGG_INT_COMP_PARAMS_AGG_INT_INDEX_SHIFT 0
  1599. #define SDM_AGG_INT_COMP_PARAMS_AGG_VECTOR_ENABLE_MASK 0x1
  1600. #define SDM_AGG_INT_COMP_PARAMS_AGG_VECTOR_ENABLE_SHIFT 6
  1601. #define SDM_AGG_INT_COMP_PARAMS_AGG_VECTOR_BIT_MASK 0x1FF
  1602. #define SDM_AGG_INT_COMP_PARAMS_AGG_VECTOR_BIT_SHIFT 7
  1603. };
  1604. /* SDM operation gen command (generate aggregative interrupt) */
  1605. struct sdm_op_gen {
  1606. __le32 command;
  1607. #define SDM_OP_GEN_COMP_PARAM_MASK 0xFFFF
  1608. #define SDM_OP_GEN_COMP_PARAM_SHIFT 0
  1609. #define SDM_OP_GEN_COMP_TYPE_MASK 0xF
  1610. #define SDM_OP_GEN_COMP_TYPE_SHIFT 16
  1611. #define SDM_OP_GEN_RESERVED_MASK 0xFFF
  1612. #define SDM_OP_GEN_RESERVED_SHIFT 20
  1613. };
  1614. /****************************************/
  1615. /* Debug Tools HSI constants and macros */
  1616. /****************************************/
  1617. enum block_addr {
  1618. GRCBASE_GRC = 0x50000,
  1619. GRCBASE_MISCS = 0x9000,
  1620. GRCBASE_MISC = 0x8000,
  1621. GRCBASE_DBU = 0xa000,
  1622. GRCBASE_PGLUE_B = 0x2a8000,
  1623. GRCBASE_CNIG = 0x218000,
  1624. GRCBASE_CPMU = 0x30000,
  1625. GRCBASE_NCSI = 0x40000,
  1626. GRCBASE_OPTE = 0x53000,
  1627. GRCBASE_BMB = 0x540000,
  1628. GRCBASE_PCIE = 0x54000,
  1629. GRCBASE_MCP = 0xe00000,
  1630. GRCBASE_MCP2 = 0x52000,
  1631. GRCBASE_PSWHST = 0x2a0000,
  1632. GRCBASE_PSWHST2 = 0x29e000,
  1633. GRCBASE_PSWRD = 0x29c000,
  1634. GRCBASE_PSWRD2 = 0x29d000,
  1635. GRCBASE_PSWWR = 0x29a000,
  1636. GRCBASE_PSWWR2 = 0x29b000,
  1637. GRCBASE_PSWRQ = 0x280000,
  1638. GRCBASE_PSWRQ2 = 0x240000,
  1639. GRCBASE_PGLCS = 0x0,
  1640. GRCBASE_DMAE = 0xc000,
  1641. GRCBASE_PTU = 0x560000,
  1642. GRCBASE_TCM = 0x1180000,
  1643. GRCBASE_MCM = 0x1200000,
  1644. GRCBASE_UCM = 0x1280000,
  1645. GRCBASE_XCM = 0x1000000,
  1646. GRCBASE_YCM = 0x1080000,
  1647. GRCBASE_PCM = 0x1100000,
  1648. GRCBASE_QM = 0x2f0000,
  1649. GRCBASE_TM = 0x2c0000,
  1650. GRCBASE_DORQ = 0x100000,
  1651. GRCBASE_BRB = 0x340000,
  1652. GRCBASE_SRC = 0x238000,
  1653. GRCBASE_PRS = 0x1f0000,
  1654. GRCBASE_TSDM = 0xfb0000,
  1655. GRCBASE_MSDM = 0xfc0000,
  1656. GRCBASE_USDM = 0xfd0000,
  1657. GRCBASE_XSDM = 0xf80000,
  1658. GRCBASE_YSDM = 0xf90000,
  1659. GRCBASE_PSDM = 0xfa0000,
  1660. GRCBASE_TSEM = 0x1700000,
  1661. GRCBASE_MSEM = 0x1800000,
  1662. GRCBASE_USEM = 0x1900000,
  1663. GRCBASE_XSEM = 0x1400000,
  1664. GRCBASE_YSEM = 0x1500000,
  1665. GRCBASE_PSEM = 0x1600000,
  1666. GRCBASE_RSS = 0x238800,
  1667. GRCBASE_TMLD = 0x4d0000,
  1668. GRCBASE_MULD = 0x4e0000,
  1669. GRCBASE_YULD = 0x4c8000,
  1670. GRCBASE_XYLD = 0x4c0000,
  1671. GRCBASE_PTLD = 0x5a0000,
  1672. GRCBASE_YPLD = 0x5c0000,
  1673. GRCBASE_PRM = 0x230000,
  1674. GRCBASE_PBF_PB1 = 0xda0000,
  1675. GRCBASE_PBF_PB2 = 0xda4000,
  1676. GRCBASE_RPB = 0x23c000,
  1677. GRCBASE_BTB = 0xdb0000,
  1678. GRCBASE_PBF = 0xd80000,
  1679. GRCBASE_RDIF = 0x300000,
  1680. GRCBASE_TDIF = 0x310000,
  1681. GRCBASE_CDU = 0x580000,
  1682. GRCBASE_CCFC = 0x2e0000,
  1683. GRCBASE_TCFC = 0x2d0000,
  1684. GRCBASE_IGU = 0x180000,
  1685. GRCBASE_CAU = 0x1c0000,
  1686. GRCBASE_RGFS = 0xf00000,
  1687. GRCBASE_RGSRC = 0x320000,
  1688. GRCBASE_TGFS = 0xd00000,
  1689. GRCBASE_TGSRC = 0x322000,
  1690. GRCBASE_UMAC = 0x51000,
  1691. GRCBASE_XMAC = 0x210000,
  1692. GRCBASE_DBG = 0x10000,
  1693. GRCBASE_NIG = 0x500000,
  1694. GRCBASE_WOL = 0x600000,
  1695. GRCBASE_BMBN = 0x610000,
  1696. GRCBASE_IPC = 0x20000,
  1697. GRCBASE_NWM = 0x800000,
  1698. GRCBASE_NWS = 0x700000,
  1699. GRCBASE_MS = 0x6a0000,
  1700. GRCBASE_PHY_PCIE = 0x620000,
  1701. GRCBASE_LED = 0x6b8000,
  1702. GRCBASE_AVS_WRAP = 0x6b0000,
  1703. GRCBASE_PXPREQBUS = 0x56000,
  1704. GRCBASE_MISC_AEU = 0x8000,
  1705. GRCBASE_BAR0_MAP = 0x1c00000,
  1706. MAX_BLOCK_ADDR
  1707. };
  1708. enum block_id {
  1709. BLOCK_GRC,
  1710. BLOCK_MISCS,
  1711. BLOCK_MISC,
  1712. BLOCK_DBU,
  1713. BLOCK_PGLUE_B,
  1714. BLOCK_CNIG,
  1715. BLOCK_CPMU,
  1716. BLOCK_NCSI,
  1717. BLOCK_OPTE,
  1718. BLOCK_BMB,
  1719. BLOCK_PCIE,
  1720. BLOCK_MCP,
  1721. BLOCK_MCP2,
  1722. BLOCK_PSWHST,
  1723. BLOCK_PSWHST2,
  1724. BLOCK_PSWRD,
  1725. BLOCK_PSWRD2,
  1726. BLOCK_PSWWR,
  1727. BLOCK_PSWWR2,
  1728. BLOCK_PSWRQ,
  1729. BLOCK_PSWRQ2,
  1730. BLOCK_PGLCS,
  1731. BLOCK_DMAE,
  1732. BLOCK_PTU,
  1733. BLOCK_TCM,
  1734. BLOCK_MCM,
  1735. BLOCK_UCM,
  1736. BLOCK_XCM,
  1737. BLOCK_YCM,
  1738. BLOCK_PCM,
  1739. BLOCK_QM,
  1740. BLOCK_TM,
  1741. BLOCK_DORQ,
  1742. BLOCK_BRB,
  1743. BLOCK_SRC,
  1744. BLOCK_PRS,
  1745. BLOCK_TSDM,
  1746. BLOCK_MSDM,
  1747. BLOCK_USDM,
  1748. BLOCK_XSDM,
  1749. BLOCK_YSDM,
  1750. BLOCK_PSDM,
  1751. BLOCK_TSEM,
  1752. BLOCK_MSEM,
  1753. BLOCK_USEM,
  1754. BLOCK_XSEM,
  1755. BLOCK_YSEM,
  1756. BLOCK_PSEM,
  1757. BLOCK_RSS,
  1758. BLOCK_TMLD,
  1759. BLOCK_MULD,
  1760. BLOCK_YULD,
  1761. BLOCK_XYLD,
  1762. BLOCK_PTLD,
  1763. BLOCK_YPLD,
  1764. BLOCK_PRM,
  1765. BLOCK_PBF_PB1,
  1766. BLOCK_PBF_PB2,
  1767. BLOCK_RPB,
  1768. BLOCK_BTB,
  1769. BLOCK_PBF,
  1770. BLOCK_RDIF,
  1771. BLOCK_TDIF,
  1772. BLOCK_CDU,
  1773. BLOCK_CCFC,
  1774. BLOCK_TCFC,
  1775. BLOCK_IGU,
  1776. BLOCK_CAU,
  1777. BLOCK_RGFS,
  1778. BLOCK_RGSRC,
  1779. BLOCK_TGFS,
  1780. BLOCK_TGSRC,
  1781. BLOCK_UMAC,
  1782. BLOCK_XMAC,
  1783. BLOCK_DBG,
  1784. BLOCK_NIG,
  1785. BLOCK_WOL,
  1786. BLOCK_BMBN,
  1787. BLOCK_IPC,
  1788. BLOCK_NWM,
  1789. BLOCK_NWS,
  1790. BLOCK_MS,
  1791. BLOCK_PHY_PCIE,
  1792. BLOCK_LED,
  1793. BLOCK_AVS_WRAP,
  1794. BLOCK_PXPREQBUS,
  1795. BLOCK_MISC_AEU,
  1796. BLOCK_BAR0_MAP,
  1797. MAX_BLOCK_ID
  1798. };
  1799. /* binary debug buffer types */
  1800. enum bin_dbg_buffer_type {
  1801. BIN_BUF_DBG_MODE_TREE,
  1802. BIN_BUF_DBG_DUMP_REG,
  1803. BIN_BUF_DBG_DUMP_MEM,
  1804. BIN_BUF_DBG_IDLE_CHK_REGS,
  1805. BIN_BUF_DBG_IDLE_CHK_IMMS,
  1806. BIN_BUF_DBG_IDLE_CHK_RULES,
  1807. BIN_BUF_DBG_IDLE_CHK_PARSING_DATA,
  1808. BIN_BUF_DBG_ATTN_BLOCKS,
  1809. BIN_BUF_DBG_ATTN_REGS,
  1810. BIN_BUF_DBG_ATTN_INDEXES,
  1811. BIN_BUF_DBG_ATTN_NAME_OFFSETS,
  1812. BIN_BUF_DBG_BUS_BLOCKS,
  1813. BIN_BUF_DBG_BUS_LINES,
  1814. BIN_BUF_DBG_BUS_BLOCKS_USER_DATA,
  1815. BIN_BUF_DBG_BUS_LINE_NAME_OFFSETS,
  1816. BIN_BUF_DBG_PARSING_STRINGS,
  1817. MAX_BIN_DBG_BUFFER_TYPE
  1818. };
  1819. /* Attention bit mapping */
  1820. struct dbg_attn_bit_mapping {
  1821. u16 data;
  1822. #define DBG_ATTN_BIT_MAPPING_VAL_MASK 0x7FFF
  1823. #define DBG_ATTN_BIT_MAPPING_VAL_SHIFT 0
  1824. #define DBG_ATTN_BIT_MAPPING_IS_UNUSED_BIT_CNT_MASK 0x1
  1825. #define DBG_ATTN_BIT_MAPPING_IS_UNUSED_BIT_CNT_SHIFT 15
  1826. };
  1827. /* Attention block per-type data */
  1828. struct dbg_attn_block_type_data {
  1829. u16 names_offset;
  1830. u16 reserved1;
  1831. u8 num_regs;
  1832. u8 reserved2;
  1833. u16 regs_offset;
  1834. };
  1835. /* Block attentions */
  1836. struct dbg_attn_block {
  1837. struct dbg_attn_block_type_data per_type_data[2];
  1838. };
  1839. /* Attention register result */
  1840. struct dbg_attn_reg_result {
  1841. u32 data;
  1842. #define DBG_ATTN_REG_RESULT_STS_ADDRESS_MASK 0xFFFFFF
  1843. #define DBG_ATTN_REG_RESULT_STS_ADDRESS_SHIFT 0
  1844. #define DBG_ATTN_REG_RESULT_NUM_REG_ATTN_MASK 0xFF
  1845. #define DBG_ATTN_REG_RESULT_NUM_REG_ATTN_SHIFT 24
  1846. u16 block_attn_offset;
  1847. u16 reserved;
  1848. u32 sts_val;
  1849. u32 mask_val;
  1850. };
  1851. /* Attention block result */
  1852. struct dbg_attn_block_result {
  1853. u8 block_id;
  1854. u8 data;
  1855. #define DBG_ATTN_BLOCK_RESULT_ATTN_TYPE_MASK 0x3
  1856. #define DBG_ATTN_BLOCK_RESULT_ATTN_TYPE_SHIFT 0
  1857. #define DBG_ATTN_BLOCK_RESULT_NUM_REGS_MASK 0x3F
  1858. #define DBG_ATTN_BLOCK_RESULT_NUM_REGS_SHIFT 2
  1859. u16 names_offset;
  1860. struct dbg_attn_reg_result reg_results[15];
  1861. };
  1862. /* Mode header */
  1863. struct dbg_mode_hdr {
  1864. u16 data;
  1865. #define DBG_MODE_HDR_EVAL_MODE_MASK 0x1
  1866. #define DBG_MODE_HDR_EVAL_MODE_SHIFT 0
  1867. #define DBG_MODE_HDR_MODES_BUF_OFFSET_MASK 0x7FFF
  1868. #define DBG_MODE_HDR_MODES_BUF_OFFSET_SHIFT 1
  1869. };
  1870. /* Attention register */
  1871. struct dbg_attn_reg {
  1872. struct dbg_mode_hdr mode;
  1873. u16 block_attn_offset;
  1874. u32 data;
  1875. #define DBG_ATTN_REG_STS_ADDRESS_MASK 0xFFFFFF
  1876. #define DBG_ATTN_REG_STS_ADDRESS_SHIFT 0
  1877. #define DBG_ATTN_REG_NUM_REG_ATTN_MASK 0xFF
  1878. #define DBG_ATTN_REG_NUM_REG_ATTN_SHIFT 24
  1879. u32 sts_clr_address;
  1880. u32 mask_address;
  1881. };
  1882. /* Attention types */
  1883. enum dbg_attn_type {
  1884. ATTN_TYPE_INTERRUPT,
  1885. ATTN_TYPE_PARITY,
  1886. MAX_DBG_ATTN_TYPE
  1887. };
  1888. /* Debug Bus block data */
  1889. struct dbg_bus_block {
  1890. u8 num_of_lines;
  1891. u8 has_latency_events;
  1892. u16 lines_offset;
  1893. };
  1894. /* Debug Bus block user data */
  1895. struct dbg_bus_block_user_data {
  1896. u8 num_of_lines;
  1897. u8 has_latency_events;
  1898. u16 names_offset;
  1899. };
  1900. /* Block Debug line data */
  1901. struct dbg_bus_line {
  1902. u8 data;
  1903. #define DBG_BUS_LINE_NUM_OF_GROUPS_MASK 0xF
  1904. #define DBG_BUS_LINE_NUM_OF_GROUPS_SHIFT 0
  1905. #define DBG_BUS_LINE_IS_256B_MASK 0x1
  1906. #define DBG_BUS_LINE_IS_256B_SHIFT 4
  1907. #define DBG_BUS_LINE_RESERVED_MASK 0x7
  1908. #define DBG_BUS_LINE_RESERVED_SHIFT 5
  1909. u8 group_sizes;
  1910. };
  1911. /* Condition header for registers dump */
  1912. struct dbg_dump_cond_hdr {
  1913. struct dbg_mode_hdr mode; /* Mode header */
  1914. u8 block_id; /* block ID */
  1915. u8 data_size; /* size in dwords of the data following this header */
  1916. };
  1917. /* Memory data for registers dump */
  1918. struct dbg_dump_mem {
  1919. u32 dword0;
  1920. #define DBG_DUMP_MEM_ADDRESS_MASK 0xFFFFFF
  1921. #define DBG_DUMP_MEM_ADDRESS_SHIFT 0
  1922. #define DBG_DUMP_MEM_MEM_GROUP_ID_MASK 0xFF
  1923. #define DBG_DUMP_MEM_MEM_GROUP_ID_SHIFT 24
  1924. u32 dword1;
  1925. #define DBG_DUMP_MEM_LENGTH_MASK 0xFFFFFF
  1926. #define DBG_DUMP_MEM_LENGTH_SHIFT 0
  1927. #define DBG_DUMP_MEM_WIDE_BUS_MASK 0x1
  1928. #define DBG_DUMP_MEM_WIDE_BUS_SHIFT 24
  1929. #define DBG_DUMP_MEM_RESERVED_MASK 0x7F
  1930. #define DBG_DUMP_MEM_RESERVED_SHIFT 25
  1931. };
  1932. /* Register data for registers dump */
  1933. struct dbg_dump_reg {
  1934. u32 data;
  1935. #define DBG_DUMP_REG_ADDRESS_MASK 0x7FFFFF
  1936. #define DBG_DUMP_REG_ADDRESS_SHIFT 0
  1937. #define DBG_DUMP_REG_WIDE_BUS_MASK 0x1
  1938. #define DBG_DUMP_REG_WIDE_BUS_SHIFT 23
  1939. #define DBG_DUMP_REG_LENGTH_MASK 0xFF
  1940. #define DBG_DUMP_REG_LENGTH_SHIFT 24
  1941. };
  1942. /* Split header for registers dump */
  1943. struct dbg_dump_split_hdr {
  1944. u32 hdr;
  1945. #define DBG_DUMP_SPLIT_HDR_DATA_SIZE_MASK 0xFFFFFF
  1946. #define DBG_DUMP_SPLIT_HDR_DATA_SIZE_SHIFT 0
  1947. #define DBG_DUMP_SPLIT_HDR_SPLIT_TYPE_ID_MASK 0xFF
  1948. #define DBG_DUMP_SPLIT_HDR_SPLIT_TYPE_ID_SHIFT 24
  1949. };
  1950. /* Condition header for idle check */
  1951. struct dbg_idle_chk_cond_hdr {
  1952. struct dbg_mode_hdr mode; /* Mode header */
  1953. u16 data_size; /* size in dwords of the data following this header */
  1954. };
  1955. /* Idle Check condition register */
  1956. struct dbg_idle_chk_cond_reg {
  1957. u32 data;
  1958. #define DBG_IDLE_CHK_COND_REG_ADDRESS_MASK 0x7FFFFF
  1959. #define DBG_IDLE_CHK_COND_REG_ADDRESS_SHIFT 0
  1960. #define DBG_IDLE_CHK_COND_REG_WIDE_BUS_MASK 0x1
  1961. #define DBG_IDLE_CHK_COND_REG_WIDE_BUS_SHIFT 23
  1962. #define DBG_IDLE_CHK_COND_REG_BLOCK_ID_MASK 0xFF
  1963. #define DBG_IDLE_CHK_COND_REG_BLOCK_ID_SHIFT 24
  1964. u16 num_entries;
  1965. u8 entry_size;
  1966. u8 start_entry;
  1967. };
  1968. /* Idle Check info register */
  1969. struct dbg_idle_chk_info_reg {
  1970. u32 data;
  1971. #define DBG_IDLE_CHK_INFO_REG_ADDRESS_MASK 0x7FFFFF
  1972. #define DBG_IDLE_CHK_INFO_REG_ADDRESS_SHIFT 0
  1973. #define DBG_IDLE_CHK_INFO_REG_WIDE_BUS_MASK 0x1
  1974. #define DBG_IDLE_CHK_INFO_REG_WIDE_BUS_SHIFT 23
  1975. #define DBG_IDLE_CHK_INFO_REG_BLOCK_ID_MASK 0xFF
  1976. #define DBG_IDLE_CHK_INFO_REG_BLOCK_ID_SHIFT 24
  1977. u16 size; /* register size in dwords */
  1978. struct dbg_mode_hdr mode; /* Mode header */
  1979. };
  1980. /* Idle Check register */
  1981. union dbg_idle_chk_reg {
  1982. struct dbg_idle_chk_cond_reg cond_reg; /* condition register */
  1983. struct dbg_idle_chk_info_reg info_reg; /* info register */
  1984. };
  1985. /* Idle Check result header */
  1986. struct dbg_idle_chk_result_hdr {
  1987. u16 rule_id; /* Failing rule index */
  1988. u16 mem_entry_id; /* Failing memory entry index */
  1989. u8 num_dumped_cond_regs; /* number of dumped condition registers */
  1990. u8 num_dumped_info_regs; /* number of dumped condition registers */
  1991. u8 severity; /* from dbg_idle_chk_severity_types enum */
  1992. u8 reserved;
  1993. };
  1994. /* Idle Check result register header */
  1995. struct dbg_idle_chk_result_reg_hdr {
  1996. u8 data;
  1997. #define DBG_IDLE_CHK_RESULT_REG_HDR_IS_MEM_MASK 0x1
  1998. #define DBG_IDLE_CHK_RESULT_REG_HDR_IS_MEM_SHIFT 0
  1999. #define DBG_IDLE_CHK_RESULT_REG_HDR_REG_ID_MASK 0x7F
  2000. #define DBG_IDLE_CHK_RESULT_REG_HDR_REG_ID_SHIFT 1
  2001. u8 start_entry; /* index of the first checked entry */
  2002. u16 size; /* register size in dwords */
  2003. };
  2004. /* Idle Check rule */
  2005. struct dbg_idle_chk_rule {
  2006. u16 rule_id; /* Idle Check rule ID */
  2007. u8 severity; /* value from dbg_idle_chk_severity_types enum */
  2008. u8 cond_id; /* Condition ID */
  2009. u8 num_cond_regs; /* number of condition registers */
  2010. u8 num_info_regs; /* number of info registers */
  2011. u8 num_imms; /* number of immediates in the condition */
  2012. u8 reserved1;
  2013. u16 reg_offset; /* offset of this rules registers in the idle check
  2014. * register array (in dbg_idle_chk_reg units).
  2015. */
  2016. u16 imm_offset; /* offset of this rules immediate values in the
  2017. * immediate values array (in dwords).
  2018. */
  2019. };
  2020. /* Idle Check rule parsing data */
  2021. struct dbg_idle_chk_rule_parsing_data {
  2022. u32 data;
  2023. #define DBG_IDLE_CHK_RULE_PARSING_DATA_HAS_FW_MSG_MASK 0x1
  2024. #define DBG_IDLE_CHK_RULE_PARSING_DATA_HAS_FW_MSG_SHIFT 0
  2025. #define DBG_IDLE_CHK_RULE_PARSING_DATA_STR_OFFSET_MASK 0x7FFFFFFF
  2026. #define DBG_IDLE_CHK_RULE_PARSING_DATA_STR_OFFSET_SHIFT 1
  2027. };
  2028. /* Idle check severity types */
  2029. enum dbg_idle_chk_severity_types {
  2030. /* idle check failure should cause an error */
  2031. IDLE_CHK_SEVERITY_ERROR,
  2032. /* idle check failure should cause an error only if theres no traffic */
  2033. IDLE_CHK_SEVERITY_ERROR_NO_TRAFFIC,
  2034. /* idle check failure should cause a warning */
  2035. IDLE_CHK_SEVERITY_WARNING,
  2036. MAX_DBG_IDLE_CHK_SEVERITY_TYPES
  2037. };
  2038. /* Debug Bus block data */
  2039. struct dbg_bus_block_data {
  2040. u16 data;
  2041. #define DBG_BUS_BLOCK_DATA_ENABLE_MASK_MASK 0xF
  2042. #define DBG_BUS_BLOCK_DATA_ENABLE_MASK_SHIFT 0
  2043. #define DBG_BUS_BLOCK_DATA_RIGHT_SHIFT_MASK 0xF
  2044. #define DBG_BUS_BLOCK_DATA_RIGHT_SHIFT_SHIFT 4
  2045. #define DBG_BUS_BLOCK_DATA_FORCE_VALID_MASK_MASK 0xF
  2046. #define DBG_BUS_BLOCK_DATA_FORCE_VALID_MASK_SHIFT 8
  2047. #define DBG_BUS_BLOCK_DATA_FORCE_FRAME_MASK_MASK 0xF
  2048. #define DBG_BUS_BLOCK_DATA_FORCE_FRAME_MASK_SHIFT 12
  2049. u8 line_num;
  2050. u8 hw_id;
  2051. };
  2052. /* Debug Bus Clients */
  2053. enum dbg_bus_clients {
  2054. DBG_BUS_CLIENT_RBCN,
  2055. DBG_BUS_CLIENT_RBCP,
  2056. DBG_BUS_CLIENT_RBCR,
  2057. DBG_BUS_CLIENT_RBCT,
  2058. DBG_BUS_CLIENT_RBCU,
  2059. DBG_BUS_CLIENT_RBCF,
  2060. DBG_BUS_CLIENT_RBCX,
  2061. DBG_BUS_CLIENT_RBCS,
  2062. DBG_BUS_CLIENT_RBCH,
  2063. DBG_BUS_CLIENT_RBCZ,
  2064. DBG_BUS_CLIENT_OTHER_ENGINE,
  2065. DBG_BUS_CLIENT_TIMESTAMP,
  2066. DBG_BUS_CLIENT_CPU,
  2067. DBG_BUS_CLIENT_RBCY,
  2068. DBG_BUS_CLIENT_RBCQ,
  2069. DBG_BUS_CLIENT_RBCM,
  2070. DBG_BUS_CLIENT_RBCB,
  2071. DBG_BUS_CLIENT_RBCW,
  2072. DBG_BUS_CLIENT_RBCV,
  2073. MAX_DBG_BUS_CLIENTS
  2074. };
  2075. /* Debug Bus constraint operation types */
  2076. enum dbg_bus_constraint_ops {
  2077. DBG_BUS_CONSTRAINT_OP_EQ,
  2078. DBG_BUS_CONSTRAINT_OP_NE,
  2079. DBG_BUS_CONSTRAINT_OP_LT,
  2080. DBG_BUS_CONSTRAINT_OP_LTC,
  2081. DBG_BUS_CONSTRAINT_OP_LE,
  2082. DBG_BUS_CONSTRAINT_OP_LEC,
  2083. DBG_BUS_CONSTRAINT_OP_GT,
  2084. DBG_BUS_CONSTRAINT_OP_GTC,
  2085. DBG_BUS_CONSTRAINT_OP_GE,
  2086. DBG_BUS_CONSTRAINT_OP_GEC,
  2087. MAX_DBG_BUS_CONSTRAINT_OPS
  2088. };
  2089. /* Debug Bus trigger state data */
  2090. struct dbg_bus_trigger_state_data {
  2091. u8 data;
  2092. #define DBG_BUS_TRIGGER_STATE_DATA_BLOCK_SHIFTED_ENABLE_MASK_MASK 0xF
  2093. #define DBG_BUS_TRIGGER_STATE_DATA_BLOCK_SHIFTED_ENABLE_MASK_SHIFT 0
  2094. #define DBG_BUS_TRIGGER_STATE_DATA_CONSTRAINT_DWORD_MASK_MASK 0xF
  2095. #define DBG_BUS_TRIGGER_STATE_DATA_CONSTRAINT_DWORD_MASK_SHIFT 4
  2096. };
  2097. /* Debug Bus memory address */
  2098. struct dbg_bus_mem_addr {
  2099. u32 lo;
  2100. u32 hi;
  2101. };
  2102. /* Debug Bus PCI buffer data */
  2103. struct dbg_bus_pci_buf_data {
  2104. struct dbg_bus_mem_addr phys_addr; /* PCI buffer physical address */
  2105. struct dbg_bus_mem_addr virt_addr; /* PCI buffer virtual address */
  2106. u32 size; /* PCI buffer size in bytes */
  2107. };
  2108. /* Debug Bus Storm EID range filter params */
  2109. struct dbg_bus_storm_eid_range_params {
  2110. u8 min; /* Minimal event ID to filter on */
  2111. u8 max; /* Maximal event ID to filter on */
  2112. };
  2113. /* Debug Bus Storm EID mask filter params */
  2114. struct dbg_bus_storm_eid_mask_params {
  2115. u8 val; /* Event ID value */
  2116. u8 mask; /* Event ID mask. 1s in the mask = dont care bits. */
  2117. };
  2118. /* Debug Bus Storm EID filter params */
  2119. union dbg_bus_storm_eid_params {
  2120. struct dbg_bus_storm_eid_range_params range;
  2121. struct dbg_bus_storm_eid_mask_params mask;
  2122. };
  2123. /* Debug Bus Storm data */
  2124. struct dbg_bus_storm_data {
  2125. u8 enabled;
  2126. u8 mode;
  2127. u8 hw_id;
  2128. u8 eid_filter_en;
  2129. u8 eid_range_not_mask;
  2130. u8 cid_filter_en;
  2131. union dbg_bus_storm_eid_params eid_filter_params;
  2132. u32 cid;
  2133. };
  2134. /* Debug Bus data */
  2135. struct dbg_bus_data {
  2136. u32 app_version;
  2137. u8 state;
  2138. u8 hw_dwords;
  2139. u16 hw_id_mask;
  2140. u8 num_enabled_blocks;
  2141. u8 num_enabled_storms;
  2142. u8 target;
  2143. u8 one_shot_en;
  2144. u8 grc_input_en;
  2145. u8 timestamp_input_en;
  2146. u8 filter_en;
  2147. u8 adding_filter;
  2148. u8 filter_pre_trigger;
  2149. u8 filter_post_trigger;
  2150. u16 reserved;
  2151. u8 trigger_en;
  2152. struct dbg_bus_trigger_state_data trigger_states[3];
  2153. u8 next_trigger_state;
  2154. u8 next_constraint_id;
  2155. u8 unify_inputs;
  2156. u8 rcv_from_other_engine;
  2157. struct dbg_bus_pci_buf_data pci_buf;
  2158. struct dbg_bus_block_data blocks[88];
  2159. struct dbg_bus_storm_data storms[6];
  2160. };
  2161. /* Debug bus filter types */
  2162. enum dbg_bus_filter_types {
  2163. DBG_BUS_FILTER_TYPE_OFF,
  2164. DBG_BUS_FILTER_TYPE_PRE,
  2165. DBG_BUS_FILTER_TYPE_POST,
  2166. DBG_BUS_FILTER_TYPE_ON,
  2167. MAX_DBG_BUS_FILTER_TYPES
  2168. };
  2169. /* Debug bus frame modes */
  2170. enum dbg_bus_frame_modes {
  2171. DBG_BUS_FRAME_MODE_0HW_4ST = 0, /* 0 HW dwords, 4 Storm dwords */
  2172. DBG_BUS_FRAME_MODE_4HW_0ST = 3, /* 4 HW dwords, 0 Storm dwords */
  2173. DBG_BUS_FRAME_MODE_8HW_0ST = 4, /* 8 HW dwords, 0 Storm dwords */
  2174. MAX_DBG_BUS_FRAME_MODES
  2175. };
  2176. /* Debug bus other engine mode */
  2177. enum dbg_bus_other_engine_modes {
  2178. DBG_BUS_OTHER_ENGINE_MODE_NONE,
  2179. DBG_BUS_OTHER_ENGINE_MODE_DOUBLE_BW_TX,
  2180. DBG_BUS_OTHER_ENGINE_MODE_DOUBLE_BW_RX,
  2181. DBG_BUS_OTHER_ENGINE_MODE_CROSS_ENGINE_TX,
  2182. DBG_BUS_OTHER_ENGINE_MODE_CROSS_ENGINE_RX,
  2183. MAX_DBG_BUS_OTHER_ENGINE_MODES
  2184. };
  2185. /* Debug bus post-trigger recording types */
  2186. enum dbg_bus_post_trigger_types {
  2187. DBG_BUS_POST_TRIGGER_RECORD,
  2188. DBG_BUS_POST_TRIGGER_DROP,
  2189. MAX_DBG_BUS_POST_TRIGGER_TYPES
  2190. };
  2191. /* Debug bus pre-trigger recording types */
  2192. enum dbg_bus_pre_trigger_types {
  2193. DBG_BUS_PRE_TRIGGER_START_FROM_ZERO,
  2194. DBG_BUS_PRE_TRIGGER_NUM_CHUNKS,
  2195. DBG_BUS_PRE_TRIGGER_DROP,
  2196. MAX_DBG_BUS_PRE_TRIGGER_TYPES
  2197. };
  2198. /* Debug bus SEMI frame modes */
  2199. enum dbg_bus_semi_frame_modes {
  2200. DBG_BUS_SEMI_FRAME_MODE_0SLOW_4FAST = 0,
  2201. DBG_BUS_SEMI_FRAME_MODE_4SLOW_0FAST = 3,
  2202. MAX_DBG_BUS_SEMI_FRAME_MODES
  2203. };
  2204. /* Debug bus states */
  2205. enum dbg_bus_states {
  2206. DBG_BUS_STATE_IDLE,
  2207. DBG_BUS_STATE_READY,
  2208. DBG_BUS_STATE_RECORDING,
  2209. DBG_BUS_STATE_STOPPED,
  2210. MAX_DBG_BUS_STATES
  2211. };
  2212. /* Debug Bus Storm modes */
  2213. enum dbg_bus_storm_modes {
  2214. DBG_BUS_STORM_MODE_PRINTF,
  2215. DBG_BUS_STORM_MODE_PRAM_ADDR,
  2216. DBG_BUS_STORM_MODE_DRA_RW,
  2217. DBG_BUS_STORM_MODE_DRA_W,
  2218. DBG_BUS_STORM_MODE_LD_ST_ADDR,
  2219. DBG_BUS_STORM_MODE_DRA_FSM,
  2220. DBG_BUS_STORM_MODE_RH,
  2221. DBG_BUS_STORM_MODE_FOC,
  2222. DBG_BUS_STORM_MODE_EXT_STORE,
  2223. MAX_DBG_BUS_STORM_MODES
  2224. };
  2225. /* Debug bus target IDs */
  2226. enum dbg_bus_targets {
  2227. DBG_BUS_TARGET_ID_INT_BUF,
  2228. DBG_BUS_TARGET_ID_NIG,
  2229. DBG_BUS_TARGET_ID_PCI,
  2230. MAX_DBG_BUS_TARGETS
  2231. };
  2232. /* GRC Dump data */
  2233. struct dbg_grc_data {
  2234. u8 params_initialized;
  2235. u8 reserved1;
  2236. u16 reserved2;
  2237. u32 param_val[48];
  2238. };
  2239. /* Debug GRC params */
  2240. enum dbg_grc_params {
  2241. DBG_GRC_PARAM_DUMP_TSTORM,
  2242. DBG_GRC_PARAM_DUMP_MSTORM,
  2243. DBG_GRC_PARAM_DUMP_USTORM,
  2244. DBG_GRC_PARAM_DUMP_XSTORM,
  2245. DBG_GRC_PARAM_DUMP_YSTORM,
  2246. DBG_GRC_PARAM_DUMP_PSTORM,
  2247. DBG_GRC_PARAM_DUMP_REGS,
  2248. DBG_GRC_PARAM_DUMP_RAM,
  2249. DBG_GRC_PARAM_DUMP_PBUF,
  2250. DBG_GRC_PARAM_DUMP_IOR,
  2251. DBG_GRC_PARAM_DUMP_VFC,
  2252. DBG_GRC_PARAM_DUMP_CM_CTX,
  2253. DBG_GRC_PARAM_DUMP_PXP,
  2254. DBG_GRC_PARAM_DUMP_RSS,
  2255. DBG_GRC_PARAM_DUMP_CAU,
  2256. DBG_GRC_PARAM_DUMP_QM,
  2257. DBG_GRC_PARAM_DUMP_MCP,
  2258. DBG_GRC_PARAM_MCP_TRACE_META_SIZE,
  2259. DBG_GRC_PARAM_DUMP_CFC,
  2260. DBG_GRC_PARAM_DUMP_IGU,
  2261. DBG_GRC_PARAM_DUMP_BRB,
  2262. DBG_GRC_PARAM_DUMP_BTB,
  2263. DBG_GRC_PARAM_DUMP_BMB,
  2264. DBG_GRC_PARAM_DUMP_NIG,
  2265. DBG_GRC_PARAM_DUMP_MULD,
  2266. DBG_GRC_PARAM_DUMP_PRS,
  2267. DBG_GRC_PARAM_DUMP_DMAE,
  2268. DBG_GRC_PARAM_DUMP_TM,
  2269. DBG_GRC_PARAM_DUMP_SDM,
  2270. DBG_GRC_PARAM_DUMP_DIF,
  2271. DBG_GRC_PARAM_DUMP_STATIC,
  2272. DBG_GRC_PARAM_UNSTALL,
  2273. DBG_GRC_PARAM_NUM_LCIDS,
  2274. DBG_GRC_PARAM_NUM_LTIDS,
  2275. DBG_GRC_PARAM_EXCLUDE_ALL,
  2276. DBG_GRC_PARAM_CRASH,
  2277. DBG_GRC_PARAM_PARITY_SAFE,
  2278. DBG_GRC_PARAM_DUMP_CM,
  2279. DBG_GRC_PARAM_DUMP_PHY,
  2280. DBG_GRC_PARAM_NO_MCP,
  2281. DBG_GRC_PARAM_NO_FW_VER,
  2282. MAX_DBG_GRC_PARAMS
  2283. };
  2284. /* Debug reset registers */
  2285. enum dbg_reset_regs {
  2286. DBG_RESET_REG_MISCS_PL_UA,
  2287. DBG_RESET_REG_MISCS_PL_HV,
  2288. DBG_RESET_REG_MISCS_PL_HV_2,
  2289. DBG_RESET_REG_MISC_PL_UA,
  2290. DBG_RESET_REG_MISC_PL_HV,
  2291. DBG_RESET_REG_MISC_PL_PDA_VMAIN_1,
  2292. DBG_RESET_REG_MISC_PL_PDA_VMAIN_2,
  2293. DBG_RESET_REG_MISC_PL_PDA_VAUX,
  2294. MAX_DBG_RESET_REGS
  2295. };
  2296. /* Debug status codes */
  2297. enum dbg_status {
  2298. DBG_STATUS_OK,
  2299. DBG_STATUS_APP_VERSION_NOT_SET,
  2300. DBG_STATUS_UNSUPPORTED_APP_VERSION,
  2301. DBG_STATUS_DBG_BLOCK_NOT_RESET,
  2302. DBG_STATUS_INVALID_ARGS,
  2303. DBG_STATUS_OUTPUT_ALREADY_SET,
  2304. DBG_STATUS_INVALID_PCI_BUF_SIZE,
  2305. DBG_STATUS_PCI_BUF_ALLOC_FAILED,
  2306. DBG_STATUS_PCI_BUF_NOT_ALLOCATED,
  2307. DBG_STATUS_TOO_MANY_INPUTS,
  2308. DBG_STATUS_INPUT_OVERLAP,
  2309. DBG_STATUS_HW_ONLY_RECORDING,
  2310. DBG_STATUS_STORM_ALREADY_ENABLED,
  2311. DBG_STATUS_STORM_NOT_ENABLED,
  2312. DBG_STATUS_BLOCK_ALREADY_ENABLED,
  2313. DBG_STATUS_BLOCK_NOT_ENABLED,
  2314. DBG_STATUS_NO_INPUT_ENABLED,
  2315. DBG_STATUS_NO_FILTER_TRIGGER_64B,
  2316. DBG_STATUS_FILTER_ALREADY_ENABLED,
  2317. DBG_STATUS_TRIGGER_ALREADY_ENABLED,
  2318. DBG_STATUS_TRIGGER_NOT_ENABLED,
  2319. DBG_STATUS_CANT_ADD_CONSTRAINT,
  2320. DBG_STATUS_TOO_MANY_TRIGGER_STATES,
  2321. DBG_STATUS_TOO_MANY_CONSTRAINTS,
  2322. DBG_STATUS_RECORDING_NOT_STARTED,
  2323. DBG_STATUS_DATA_DIDNT_TRIGGER,
  2324. DBG_STATUS_NO_DATA_RECORDED,
  2325. DBG_STATUS_DUMP_BUF_TOO_SMALL,
  2326. DBG_STATUS_DUMP_NOT_CHUNK_ALIGNED,
  2327. DBG_STATUS_UNKNOWN_CHIP,
  2328. DBG_STATUS_VIRT_MEM_ALLOC_FAILED,
  2329. DBG_STATUS_BLOCK_IN_RESET,
  2330. DBG_STATUS_INVALID_TRACE_SIGNATURE,
  2331. DBG_STATUS_INVALID_NVRAM_BUNDLE,
  2332. DBG_STATUS_NVRAM_GET_IMAGE_FAILED,
  2333. DBG_STATUS_NON_ALIGNED_NVRAM_IMAGE,
  2334. DBG_STATUS_NVRAM_READ_FAILED,
  2335. DBG_STATUS_IDLE_CHK_PARSE_FAILED,
  2336. DBG_STATUS_MCP_TRACE_BAD_DATA,
  2337. DBG_STATUS_MCP_TRACE_NO_META,
  2338. DBG_STATUS_MCP_COULD_NOT_HALT,
  2339. DBG_STATUS_MCP_COULD_NOT_RESUME,
  2340. DBG_STATUS_RESERVED2,
  2341. DBG_STATUS_SEMI_FIFO_NOT_EMPTY,
  2342. DBG_STATUS_IGU_FIFO_BAD_DATA,
  2343. DBG_STATUS_MCP_COULD_NOT_MASK_PRTY,
  2344. DBG_STATUS_FW_ASSERTS_PARSE_FAILED,
  2345. DBG_STATUS_REG_FIFO_BAD_DATA,
  2346. DBG_STATUS_PROTECTION_OVERRIDE_BAD_DATA,
  2347. DBG_STATUS_DBG_ARRAY_NOT_SET,
  2348. DBG_STATUS_FILTER_BUG,
  2349. DBG_STATUS_NON_MATCHING_LINES,
  2350. DBG_STATUS_INVALID_TRIGGER_DWORD_OFFSET,
  2351. DBG_STATUS_DBG_BUS_IN_USE,
  2352. MAX_DBG_STATUS
  2353. };
  2354. /* Debug Storms IDs */
  2355. enum dbg_storms {
  2356. DBG_TSTORM_ID,
  2357. DBG_MSTORM_ID,
  2358. DBG_USTORM_ID,
  2359. DBG_XSTORM_ID,
  2360. DBG_YSTORM_ID,
  2361. DBG_PSTORM_ID,
  2362. MAX_DBG_STORMS
  2363. };
  2364. /* Idle Check data */
  2365. struct idle_chk_data {
  2366. u32 buf_size;
  2367. u8 buf_size_set;
  2368. u8 reserved1;
  2369. u16 reserved2;
  2370. };
  2371. struct pretend_params {
  2372. u8 split_type;
  2373. u8 reserved;
  2374. u16 split_id;
  2375. };
  2376. /* Debug Tools data (per HW function)
  2377. */
  2378. struct dbg_tools_data {
  2379. struct dbg_grc_data grc;
  2380. struct dbg_bus_data bus;
  2381. struct idle_chk_data idle_chk;
  2382. u8 mode_enable[40];
  2383. u8 block_in_reset[88];
  2384. u8 chip_id;
  2385. u8 platform_id;
  2386. u8 num_ports;
  2387. u8 num_pfs_per_port;
  2388. u8 num_vfs;
  2389. u8 initialized;
  2390. u8 use_dmae;
  2391. u8 reserved;
  2392. struct pretend_params pretend;
  2393. u32 num_regs_read;
  2394. };
  2395. /********************************/
  2396. /* HSI Init Functions constants */
  2397. /********************************/
  2398. /* Number of VLAN priorities */
  2399. #define NUM_OF_VLAN_PRIORITIES 8
  2400. /* BRB RAM init requirements */
  2401. struct init_brb_ram_req {
  2402. u32 guranteed_per_tc;
  2403. u32 headroom_per_tc;
  2404. u32 min_pkt_size;
  2405. u32 max_ports_per_engine;
  2406. u8 num_active_tcs[MAX_NUM_PORTS];
  2407. };
  2408. /* ETS per-TC init requirements */
  2409. struct init_ets_tc_req {
  2410. u8 use_sp;
  2411. u8 use_wfq;
  2412. u16 weight;
  2413. };
  2414. /* ETS init requirements */
  2415. struct init_ets_req {
  2416. u32 mtu;
  2417. struct init_ets_tc_req tc_req[NUM_OF_TCS];
  2418. };
  2419. /* NIG LB RL init requirements */
  2420. struct init_nig_lb_rl_req {
  2421. u16 lb_mac_rate;
  2422. u16 lb_rate;
  2423. u32 mtu;
  2424. u16 tc_rate[NUM_OF_PHYS_TCS];
  2425. };
  2426. /* NIG TC mapping for each priority */
  2427. struct init_nig_pri_tc_map_entry {
  2428. u8 tc_id;
  2429. u8 valid;
  2430. };
  2431. /* NIG priority to TC map init requirements */
  2432. struct init_nig_pri_tc_map_req {
  2433. struct init_nig_pri_tc_map_entry pri[NUM_OF_VLAN_PRIORITIES];
  2434. };
  2435. /* QM per-port init parameters */
  2436. struct init_qm_port_params {
  2437. u8 active;
  2438. u8 active_phys_tcs;
  2439. u16 num_pbf_cmd_lines;
  2440. u16 num_btb_blocks;
  2441. u16 reserved;
  2442. };
  2443. /* QM per-PQ init parameters */
  2444. struct init_qm_pq_params {
  2445. u8 vport_id;
  2446. u8 tc_id;
  2447. u8 wrr_group;
  2448. u8 rl_valid;
  2449. u8 port_id;
  2450. u8 reserved0;
  2451. u16 reserved1;
  2452. };
  2453. /* QM per-vport init parameters */
  2454. struct init_qm_vport_params {
  2455. u32 vport_rl;
  2456. u16 vport_wfq;
  2457. u16 first_tx_pq_id[NUM_OF_TCS];
  2458. };
  2459. /**************************************/
  2460. /* Init Tool HSI constants and macros */
  2461. /**************************************/
  2462. /* Width of GRC address in bits (addresses are specified in dwords) */
  2463. #define GRC_ADDR_BITS 23
  2464. #define MAX_GRC_ADDR (BIT(GRC_ADDR_BITS) - 1)
  2465. /* indicates an init that should be applied to any phase ID */
  2466. #define ANY_PHASE_ID 0xffff
  2467. /* Max size in dwords of a zipped array */
  2468. #define MAX_ZIPPED_SIZE 8192
  2469. enum chip_ids {
  2470. CHIP_BB,
  2471. CHIP_K2,
  2472. CHIP_RESERVED,
  2473. MAX_CHIP_IDS
  2474. };
  2475. struct fw_asserts_ram_section {
  2476. u16 section_ram_line_offset;
  2477. u16 section_ram_line_size;
  2478. u8 list_dword_offset;
  2479. u8 list_element_dword_size;
  2480. u8 list_num_elements;
  2481. u8 list_next_index_dword_offset;
  2482. };
  2483. struct fw_ver_num {
  2484. u8 major;
  2485. u8 minor;
  2486. u8 rev;
  2487. u8 eng;
  2488. };
  2489. struct fw_ver_info {
  2490. __le16 tools_ver;
  2491. u8 image_id;
  2492. u8 reserved1;
  2493. struct fw_ver_num num;
  2494. __le32 timestamp;
  2495. __le32 reserved2;
  2496. };
  2497. struct fw_info {
  2498. struct fw_ver_info ver;
  2499. struct fw_asserts_ram_section fw_asserts_section;
  2500. };
  2501. struct fw_info_location {
  2502. __le32 grc_addr;
  2503. __le32 size;
  2504. };
  2505. enum init_modes {
  2506. MODE_RESERVED,
  2507. MODE_BB,
  2508. MODE_K2,
  2509. MODE_ASIC,
  2510. MODE_RESERVED2,
  2511. MODE_RESERVED3,
  2512. MODE_RESERVED4,
  2513. MODE_RESERVED5,
  2514. MODE_SF,
  2515. MODE_MF_SD,
  2516. MODE_MF_SI,
  2517. MODE_PORTS_PER_ENG_1,
  2518. MODE_PORTS_PER_ENG_2,
  2519. MODE_PORTS_PER_ENG_4,
  2520. MODE_100G,
  2521. MODE_RESERVED6,
  2522. MAX_INIT_MODES
  2523. };
  2524. enum init_phases {
  2525. PHASE_ENGINE,
  2526. PHASE_PORT,
  2527. PHASE_PF,
  2528. PHASE_VF,
  2529. PHASE_QM_PF,
  2530. MAX_INIT_PHASES
  2531. };
  2532. enum init_split_types {
  2533. SPLIT_TYPE_NONE,
  2534. SPLIT_TYPE_PORT,
  2535. SPLIT_TYPE_PF,
  2536. SPLIT_TYPE_PORT_PF,
  2537. SPLIT_TYPE_VF,
  2538. MAX_INIT_SPLIT_TYPES
  2539. };
  2540. /* Binary buffer header */
  2541. struct bin_buffer_hdr {
  2542. u32 offset;
  2543. u32 length;
  2544. };
  2545. /* Binary init buffer types */
  2546. enum bin_init_buffer_type {
  2547. BIN_BUF_INIT_FW_VER_INFO,
  2548. BIN_BUF_INIT_CMD,
  2549. BIN_BUF_INIT_VAL,
  2550. BIN_BUF_INIT_MODE_TREE,
  2551. BIN_BUF_INIT_IRO,
  2552. MAX_BIN_INIT_BUFFER_TYPE
  2553. };
  2554. /* init array header: raw */
  2555. struct init_array_raw_hdr {
  2556. u32 data;
  2557. #define INIT_ARRAY_RAW_HDR_TYPE_MASK 0xF
  2558. #define INIT_ARRAY_RAW_HDR_TYPE_SHIFT 0
  2559. #define INIT_ARRAY_RAW_HDR_PARAMS_MASK 0xFFFFFFF
  2560. #define INIT_ARRAY_RAW_HDR_PARAMS_SHIFT 4
  2561. };
  2562. /* init array header: standard */
  2563. struct init_array_standard_hdr {
  2564. u32 data;
  2565. #define INIT_ARRAY_STANDARD_HDR_TYPE_MASK 0xF
  2566. #define INIT_ARRAY_STANDARD_HDR_TYPE_SHIFT 0
  2567. #define INIT_ARRAY_STANDARD_HDR_SIZE_MASK 0xFFFFFFF
  2568. #define INIT_ARRAY_STANDARD_HDR_SIZE_SHIFT 4
  2569. };
  2570. /* init array header: zipped */
  2571. struct init_array_zipped_hdr {
  2572. u32 data;
  2573. #define INIT_ARRAY_ZIPPED_HDR_TYPE_MASK 0xF
  2574. #define INIT_ARRAY_ZIPPED_HDR_TYPE_SHIFT 0
  2575. #define INIT_ARRAY_ZIPPED_HDR_ZIPPED_SIZE_MASK 0xFFFFFFF
  2576. #define INIT_ARRAY_ZIPPED_HDR_ZIPPED_SIZE_SHIFT 4
  2577. };
  2578. /* init array header: pattern */
  2579. struct init_array_pattern_hdr {
  2580. u32 data;
  2581. #define INIT_ARRAY_PATTERN_HDR_TYPE_MASK 0xF
  2582. #define INIT_ARRAY_PATTERN_HDR_TYPE_SHIFT 0
  2583. #define INIT_ARRAY_PATTERN_HDR_PATTERN_SIZE_MASK 0xF
  2584. #define INIT_ARRAY_PATTERN_HDR_PATTERN_SIZE_SHIFT 4
  2585. #define INIT_ARRAY_PATTERN_HDR_REPETITIONS_MASK 0xFFFFFF
  2586. #define INIT_ARRAY_PATTERN_HDR_REPETITIONS_SHIFT 8
  2587. };
  2588. /* init array header union */
  2589. union init_array_hdr {
  2590. struct init_array_raw_hdr raw;
  2591. struct init_array_standard_hdr standard;
  2592. struct init_array_zipped_hdr zipped;
  2593. struct init_array_pattern_hdr pattern;
  2594. };
  2595. /* init array types */
  2596. enum init_array_types {
  2597. INIT_ARR_STANDARD,
  2598. INIT_ARR_ZIPPED,
  2599. INIT_ARR_PATTERN,
  2600. MAX_INIT_ARRAY_TYPES
  2601. };
  2602. /* init operation: callback */
  2603. struct init_callback_op {
  2604. u32 op_data;
  2605. #define INIT_CALLBACK_OP_OP_MASK 0xF
  2606. #define INIT_CALLBACK_OP_OP_SHIFT 0
  2607. #define INIT_CALLBACK_OP_RESERVED_MASK 0xFFFFFFF
  2608. #define INIT_CALLBACK_OP_RESERVED_SHIFT 4
  2609. u16 callback_id;
  2610. u16 block_id;
  2611. };
  2612. /* init operation: delay */
  2613. struct init_delay_op {
  2614. u32 op_data;
  2615. #define INIT_DELAY_OP_OP_MASK 0xF
  2616. #define INIT_DELAY_OP_OP_SHIFT 0
  2617. #define INIT_DELAY_OP_RESERVED_MASK 0xFFFFFFF
  2618. #define INIT_DELAY_OP_RESERVED_SHIFT 4
  2619. u32 delay;
  2620. };
  2621. /* init operation: if_mode */
  2622. struct init_if_mode_op {
  2623. u32 op_data;
  2624. #define INIT_IF_MODE_OP_OP_MASK 0xF
  2625. #define INIT_IF_MODE_OP_OP_SHIFT 0
  2626. #define INIT_IF_MODE_OP_RESERVED1_MASK 0xFFF
  2627. #define INIT_IF_MODE_OP_RESERVED1_SHIFT 4
  2628. #define INIT_IF_MODE_OP_CMD_OFFSET_MASK 0xFFFF
  2629. #define INIT_IF_MODE_OP_CMD_OFFSET_SHIFT 16
  2630. u16 reserved2;
  2631. u16 modes_buf_offset;
  2632. };
  2633. /* init operation: if_phase */
  2634. struct init_if_phase_op {
  2635. u32 op_data;
  2636. #define INIT_IF_PHASE_OP_OP_MASK 0xF
  2637. #define INIT_IF_PHASE_OP_OP_SHIFT 0
  2638. #define INIT_IF_PHASE_OP_DMAE_ENABLE_MASK 0x1
  2639. #define INIT_IF_PHASE_OP_DMAE_ENABLE_SHIFT 4
  2640. #define INIT_IF_PHASE_OP_RESERVED1_MASK 0x7FF
  2641. #define INIT_IF_PHASE_OP_RESERVED1_SHIFT 5
  2642. #define INIT_IF_PHASE_OP_CMD_OFFSET_MASK 0xFFFF
  2643. #define INIT_IF_PHASE_OP_CMD_OFFSET_SHIFT 16
  2644. u32 phase_data;
  2645. #define INIT_IF_PHASE_OP_PHASE_MASK 0xFF
  2646. #define INIT_IF_PHASE_OP_PHASE_SHIFT 0
  2647. #define INIT_IF_PHASE_OP_RESERVED2_MASK 0xFF
  2648. #define INIT_IF_PHASE_OP_RESERVED2_SHIFT 8
  2649. #define INIT_IF_PHASE_OP_PHASE_ID_MASK 0xFFFF
  2650. #define INIT_IF_PHASE_OP_PHASE_ID_SHIFT 16
  2651. };
  2652. /* init mode operators */
  2653. enum init_mode_ops {
  2654. INIT_MODE_OP_NOT,
  2655. INIT_MODE_OP_OR,
  2656. INIT_MODE_OP_AND,
  2657. MAX_INIT_MODE_OPS
  2658. };
  2659. /* init operation: raw */
  2660. struct init_raw_op {
  2661. u32 op_data;
  2662. #define INIT_RAW_OP_OP_MASK 0xF
  2663. #define INIT_RAW_OP_OP_SHIFT 0
  2664. #define INIT_RAW_OP_PARAM1_MASK 0xFFFFFFF
  2665. #define INIT_RAW_OP_PARAM1_SHIFT 4
  2666. u32 param2;
  2667. };
  2668. /* init array params */
  2669. struct init_op_array_params {
  2670. u16 size;
  2671. u16 offset;
  2672. };
  2673. /* Write init operation arguments */
  2674. union init_write_args {
  2675. u32 inline_val;
  2676. u32 zeros_count;
  2677. u32 array_offset;
  2678. struct init_op_array_params runtime;
  2679. };
  2680. /* init operation: write */
  2681. struct init_write_op {
  2682. u32 data;
  2683. #define INIT_WRITE_OP_OP_MASK 0xF
  2684. #define INIT_WRITE_OP_OP_SHIFT 0
  2685. #define INIT_WRITE_OP_SOURCE_MASK 0x7
  2686. #define INIT_WRITE_OP_SOURCE_SHIFT 4
  2687. #define INIT_WRITE_OP_RESERVED_MASK 0x1
  2688. #define INIT_WRITE_OP_RESERVED_SHIFT 7
  2689. #define INIT_WRITE_OP_WIDE_BUS_MASK 0x1
  2690. #define INIT_WRITE_OP_WIDE_BUS_SHIFT 8
  2691. #define INIT_WRITE_OP_ADDRESS_MASK 0x7FFFFF
  2692. #define INIT_WRITE_OP_ADDRESS_SHIFT 9
  2693. union init_write_args args;
  2694. };
  2695. /* init operation: read */
  2696. struct init_read_op {
  2697. u32 op_data;
  2698. #define INIT_READ_OP_OP_MASK 0xF
  2699. #define INIT_READ_OP_OP_SHIFT 0
  2700. #define INIT_READ_OP_POLL_TYPE_MASK 0xF
  2701. #define INIT_READ_OP_POLL_TYPE_SHIFT 4
  2702. #define INIT_READ_OP_RESERVED_MASK 0x1
  2703. #define INIT_READ_OP_RESERVED_SHIFT 8
  2704. #define INIT_READ_OP_ADDRESS_MASK 0x7FFFFF
  2705. #define INIT_READ_OP_ADDRESS_SHIFT 9
  2706. u32 expected_val;
  2707. };
  2708. /* Init operations union */
  2709. union init_op {
  2710. struct init_raw_op raw;
  2711. struct init_write_op write;
  2712. struct init_read_op read;
  2713. struct init_if_mode_op if_mode;
  2714. struct init_if_phase_op if_phase;
  2715. struct init_callback_op callback;
  2716. struct init_delay_op delay;
  2717. };
  2718. /* Init command operation types */
  2719. enum init_op_types {
  2720. INIT_OP_READ,
  2721. INIT_OP_WRITE,
  2722. INIT_OP_IF_MODE,
  2723. INIT_OP_IF_PHASE,
  2724. INIT_OP_DELAY,
  2725. INIT_OP_CALLBACK,
  2726. MAX_INIT_OP_TYPES
  2727. };
  2728. /* init polling types */
  2729. enum init_poll_types {
  2730. INIT_POLL_NONE,
  2731. INIT_POLL_EQ,
  2732. INIT_POLL_OR,
  2733. INIT_POLL_AND,
  2734. MAX_INIT_POLL_TYPES
  2735. };
  2736. /* init source types */
  2737. enum init_source_types {
  2738. INIT_SRC_INLINE,
  2739. INIT_SRC_ZEROS,
  2740. INIT_SRC_ARRAY,
  2741. INIT_SRC_RUNTIME,
  2742. MAX_INIT_SOURCE_TYPES
  2743. };
  2744. /* Internal RAM Offsets macro data */
  2745. struct iro {
  2746. u32 base;
  2747. u16 m1;
  2748. u16 m2;
  2749. u16 m3;
  2750. u16 size;
  2751. };
  2752. /***************************** Public Functions *******************************/
  2753. /**
  2754. * @brief qed_dbg_set_bin_ptr - Sets a pointer to the binary data with debug
  2755. * arrays.
  2756. *
  2757. * @param bin_ptr - a pointer to the binary data with debug arrays.
  2758. */
  2759. enum dbg_status qed_dbg_set_bin_ptr(const u8 * const bin_ptr);
  2760. /**
  2761. * @brief qed_read_regs - Reads registers into a buffer (using GRC).
  2762. *
  2763. * @param p_hwfn - HW device data
  2764. * @param p_ptt - Ptt window used for writing the registers.
  2765. * @param buf - Destination buffer.
  2766. * @param addr - Source GRC address in dwords.
  2767. * @param len - Number of registers to read.
  2768. */
  2769. void qed_read_regs(struct qed_hwfn *p_hwfn,
  2770. struct qed_ptt *p_ptt, u32 *buf, u32 addr, u32 len);
  2771. /**
  2772. * @brief qed_read_fw_info - Reads FW info from the chip.
  2773. *
  2774. * The FW info contains FW-related information, such as the FW version,
  2775. * FW image (main/L2B/kuku), FW timestamp, etc.
  2776. * The FW info is read from the internal RAM of the first Storm that is not in
  2777. * reset.
  2778. *
  2779. * @param p_hwfn - HW device data
  2780. * @param p_ptt - Ptt window used for writing the registers.
  2781. * @param fw_info - Out: a pointer to write the FW info into.
  2782. *
  2783. * @return true if the FW info was read successfully from one of the Storms,
  2784. * or false if all Storms are in reset.
  2785. */
  2786. bool qed_read_fw_info(struct qed_hwfn *p_hwfn,
  2787. struct qed_ptt *p_ptt, struct fw_info *fw_info);
  2788. /**
  2789. * @brief qed_dbg_grc_set_params_default - Reverts all GRC parameters to their
  2790. * default value.
  2791. *
  2792. * @param p_hwfn - HW device data
  2793. */
  2794. void qed_dbg_grc_set_params_default(struct qed_hwfn *p_hwfn);
  2795. /**
  2796. * @brief qed_dbg_grc_get_dump_buf_size - Returns the required buffer size for
  2797. * GRC Dump.
  2798. *
  2799. * @param p_hwfn - HW device data
  2800. * @param p_ptt - Ptt window used for writing the registers.
  2801. * @param buf_size - OUT: required buffer size (in dwords) for the GRC Dump
  2802. * data.
  2803. *
  2804. * @return error if one of the following holds:
  2805. * - the version wasn't set
  2806. * Otherwise, returns ok.
  2807. */
  2808. enum dbg_status qed_dbg_grc_get_dump_buf_size(struct qed_hwfn *p_hwfn,
  2809. struct qed_ptt *p_ptt,
  2810. u32 *buf_size);
  2811. /**
  2812. * @brief qed_dbg_grc_dump - Dumps GRC data into the specified buffer.
  2813. *
  2814. * @param p_hwfn - HW device data
  2815. * @param p_ptt - Ptt window used for writing the registers.
  2816. * @param dump_buf - Pointer to write the collected GRC data into.
  2817. * @param buf_size_in_dwords - Size of the specified buffer in dwords.
  2818. * @param num_dumped_dwords - OUT: number of dumped dwords.
  2819. *
  2820. * @return error if one of the following holds:
  2821. * - the version wasn't set
  2822. * - the specified dump buffer is too small
  2823. * Otherwise, returns ok.
  2824. */
  2825. enum dbg_status qed_dbg_grc_dump(struct qed_hwfn *p_hwfn,
  2826. struct qed_ptt *p_ptt,
  2827. u32 *dump_buf,
  2828. u32 buf_size_in_dwords,
  2829. u32 *num_dumped_dwords);
  2830. /**
  2831. * @brief qed_dbg_idle_chk_get_dump_buf_size - Returns the required buffer size
  2832. * for idle check results.
  2833. *
  2834. * @param p_hwfn - HW device data
  2835. * @param p_ptt - Ptt window used for writing the registers.
  2836. * @param buf_size - OUT: required buffer size (in dwords) for the idle check
  2837. * data.
  2838. *
  2839. * @return error if one of the following holds:
  2840. * - the version wasn't set
  2841. * Otherwise, returns ok.
  2842. */
  2843. enum dbg_status qed_dbg_idle_chk_get_dump_buf_size(struct qed_hwfn *p_hwfn,
  2844. struct qed_ptt *p_ptt,
  2845. u32 *buf_size);
  2846. /**
  2847. * @brief qed_dbg_idle_chk_dump - Performs idle check and writes the results
  2848. * into the specified buffer.
  2849. *
  2850. * @param p_hwfn - HW device data
  2851. * @param p_ptt - Ptt window used for writing the registers.
  2852. * @param dump_buf - Pointer to write the idle check data into.
  2853. * @param buf_size_in_dwords - Size of the specified buffer in dwords.
  2854. * @param num_dumped_dwords - OUT: number of dumped dwords.
  2855. *
  2856. * @return error if one of the following holds:
  2857. * - the version wasn't set
  2858. * - the specified buffer is too small
  2859. * Otherwise, returns ok.
  2860. */
  2861. enum dbg_status qed_dbg_idle_chk_dump(struct qed_hwfn *p_hwfn,
  2862. struct qed_ptt *p_ptt,
  2863. u32 *dump_buf,
  2864. u32 buf_size_in_dwords,
  2865. u32 *num_dumped_dwords);
  2866. /**
  2867. * @brief qed_dbg_mcp_trace_get_dump_buf_size - Returns the required buffer size
  2868. * for mcp trace results.
  2869. *
  2870. * @param p_hwfn - HW device data
  2871. * @param p_ptt - Ptt window used for writing the registers.
  2872. * @param buf_size - OUT: required buffer size (in dwords) for mcp trace data.
  2873. *
  2874. * @return error if one of the following holds:
  2875. * - the version wasn't set
  2876. * - the trace data in MCP scratchpad contain an invalid signature
  2877. * - the bundle ID in NVRAM is invalid
  2878. * - the trace meta data cannot be found (in NVRAM or image file)
  2879. * Otherwise, returns ok.
  2880. */
  2881. enum dbg_status qed_dbg_mcp_trace_get_dump_buf_size(struct qed_hwfn *p_hwfn,
  2882. struct qed_ptt *p_ptt,
  2883. u32 *buf_size);
  2884. /**
  2885. * @brief qed_dbg_mcp_trace_dump - Performs mcp trace and writes the results
  2886. * into the specified buffer.
  2887. *
  2888. * @param p_hwfn - HW device data
  2889. * @param p_ptt - Ptt window used for writing the registers.
  2890. * @param dump_buf - Pointer to write the mcp trace data into.
  2891. * @param buf_size_in_dwords - Size of the specified buffer in dwords.
  2892. * @param num_dumped_dwords - OUT: number of dumped dwords.
  2893. *
  2894. * @return error if one of the following holds:
  2895. * - the version wasn't set
  2896. * - the specified buffer is too small
  2897. * - the trace data in MCP scratchpad contain an invalid signature
  2898. * - the bundle ID in NVRAM is invalid
  2899. * - the trace meta data cannot be found (in NVRAM or image file)
  2900. * - the trace meta data cannot be read (from NVRAM or image file)
  2901. * Otherwise, returns ok.
  2902. */
  2903. enum dbg_status qed_dbg_mcp_trace_dump(struct qed_hwfn *p_hwfn,
  2904. struct qed_ptt *p_ptt,
  2905. u32 *dump_buf,
  2906. u32 buf_size_in_dwords,
  2907. u32 *num_dumped_dwords);
  2908. /**
  2909. * @brief qed_dbg_reg_fifo_get_dump_buf_size - Returns the required buffer size
  2910. * for grc trace fifo results.
  2911. *
  2912. * @param p_hwfn - HW device data
  2913. * @param p_ptt - Ptt window used for writing the registers.
  2914. * @param buf_size - OUT: required buffer size (in dwords) for reg fifo data.
  2915. *
  2916. * @return error if one of the following holds:
  2917. * - the version wasn't set
  2918. * Otherwise, returns ok.
  2919. */
  2920. enum dbg_status qed_dbg_reg_fifo_get_dump_buf_size(struct qed_hwfn *p_hwfn,
  2921. struct qed_ptt *p_ptt,
  2922. u32 *buf_size);
  2923. /**
  2924. * @brief qed_dbg_reg_fifo_dump - Reads the reg fifo and writes the results into
  2925. * the specified buffer.
  2926. *
  2927. * @param p_hwfn - HW device data
  2928. * @param p_ptt - Ptt window used for writing the registers.
  2929. * @param dump_buf - Pointer to write the reg fifo data into.
  2930. * @param buf_size_in_dwords - Size of the specified buffer in dwords.
  2931. * @param num_dumped_dwords - OUT: number of dumped dwords.
  2932. *
  2933. * @return error if one of the following holds:
  2934. * - the version wasn't set
  2935. * - the specified buffer is too small
  2936. * - DMAE transaction failed
  2937. * Otherwise, returns ok.
  2938. */
  2939. enum dbg_status qed_dbg_reg_fifo_dump(struct qed_hwfn *p_hwfn,
  2940. struct qed_ptt *p_ptt,
  2941. u32 *dump_buf,
  2942. u32 buf_size_in_dwords,
  2943. u32 *num_dumped_dwords);
  2944. /**
  2945. * @brief qed_dbg_igu_fifo_get_dump_buf_size - Returns the required buffer size
  2946. * for the IGU fifo results.
  2947. *
  2948. * @param p_hwfn - HW device data
  2949. * @param p_ptt - Ptt window used for writing the registers.
  2950. * @param buf_size - OUT: required buffer size (in dwords) for the IGU fifo
  2951. * data.
  2952. *
  2953. * @return error if one of the following holds:
  2954. * - the version wasn't set
  2955. * Otherwise, returns ok.
  2956. */
  2957. enum dbg_status qed_dbg_igu_fifo_get_dump_buf_size(struct qed_hwfn *p_hwfn,
  2958. struct qed_ptt *p_ptt,
  2959. u32 *buf_size);
  2960. /**
  2961. * @brief qed_dbg_igu_fifo_dump - Reads the IGU fifo and writes the results into
  2962. * the specified buffer.
  2963. *
  2964. * @param p_hwfn - HW device data
  2965. * @param p_ptt - Ptt window used for writing the registers.
  2966. * @param dump_buf - Pointer to write the IGU fifo data into.
  2967. * @param buf_size_in_dwords - Size of the specified buffer in dwords.
  2968. * @param num_dumped_dwords - OUT: number of dumped dwords.
  2969. *
  2970. * @return error if one of the following holds:
  2971. * - the version wasn't set
  2972. * - the specified buffer is too small
  2973. * - DMAE transaction failed
  2974. * Otherwise, returns ok.
  2975. */
  2976. enum dbg_status qed_dbg_igu_fifo_dump(struct qed_hwfn *p_hwfn,
  2977. struct qed_ptt *p_ptt,
  2978. u32 *dump_buf,
  2979. u32 buf_size_in_dwords,
  2980. u32 *num_dumped_dwords);
  2981. /**
  2982. * @brief qed_dbg_protection_override_get_dump_buf_size - Returns the required
  2983. * buffer size for protection override window results.
  2984. *
  2985. * @param p_hwfn - HW device data
  2986. * @param p_ptt - Ptt window used for writing the registers.
  2987. * @param buf_size - OUT: required buffer size (in dwords) for protection
  2988. * override data.
  2989. *
  2990. * @return error if one of the following holds:
  2991. * - the version wasn't set
  2992. * Otherwise, returns ok.
  2993. */
  2994. enum dbg_status
  2995. qed_dbg_protection_override_get_dump_buf_size(struct qed_hwfn *p_hwfn,
  2996. struct qed_ptt *p_ptt,
  2997. u32 *buf_size);
  2998. /**
  2999. * @brief qed_dbg_protection_override_dump - Reads protection override window
  3000. * entries and writes the results into the specified buffer.
  3001. *
  3002. * @param p_hwfn - HW device data
  3003. * @param p_ptt - Ptt window used for writing the registers.
  3004. * @param dump_buf - Pointer to write the protection override data into.
  3005. * @param buf_size_in_dwords - Size of the specified buffer in dwords.
  3006. * @param num_dumped_dwords - OUT: number of dumped dwords.
  3007. *
  3008. * @return error if one of the following holds:
  3009. * - the version wasn't set
  3010. * - the specified buffer is too small
  3011. * - DMAE transaction failed
  3012. * Otherwise, returns ok.
  3013. */
  3014. enum dbg_status qed_dbg_protection_override_dump(struct qed_hwfn *p_hwfn,
  3015. struct qed_ptt *p_ptt,
  3016. u32 *dump_buf,
  3017. u32 buf_size_in_dwords,
  3018. u32 *num_dumped_dwords);
  3019. /**
  3020. * @brief qed_dbg_fw_asserts_get_dump_buf_size - Returns the required buffer
  3021. * size for FW Asserts results.
  3022. *
  3023. * @param p_hwfn - HW device data
  3024. * @param p_ptt - Ptt window used for writing the registers.
  3025. * @param buf_size - OUT: required buffer size (in dwords) for FW Asserts data.
  3026. *
  3027. * @return error if one of the following holds:
  3028. * - the version wasn't set
  3029. * Otherwise, returns ok.
  3030. */
  3031. enum dbg_status qed_dbg_fw_asserts_get_dump_buf_size(struct qed_hwfn *p_hwfn,
  3032. struct qed_ptt *p_ptt,
  3033. u32 *buf_size);
  3034. /**
  3035. * @brief qed_dbg_fw_asserts_dump - Reads the FW Asserts and writes the results
  3036. * into the specified buffer.
  3037. *
  3038. * @param p_hwfn - HW device data
  3039. * @param p_ptt - Ptt window used for writing the registers.
  3040. * @param dump_buf - Pointer to write the FW Asserts data into.
  3041. * @param buf_size_in_dwords - Size of the specified buffer in dwords.
  3042. * @param num_dumped_dwords - OUT: number of dumped dwords.
  3043. *
  3044. * @return error if one of the following holds:
  3045. * - the version wasn't set
  3046. * - the specified buffer is too small
  3047. * Otherwise, returns ok.
  3048. */
  3049. enum dbg_status qed_dbg_fw_asserts_dump(struct qed_hwfn *p_hwfn,
  3050. struct qed_ptt *p_ptt,
  3051. u32 *dump_buf,
  3052. u32 buf_size_in_dwords,
  3053. u32 *num_dumped_dwords);
  3054. /**
  3055. * @brief qed_dbg_read_attn - Reads the attention registers of the specified
  3056. * block and type, and writes the results into the specified buffer.
  3057. *
  3058. * @param p_hwfn - HW device data
  3059. * @param p_ptt - Ptt window used for writing the registers.
  3060. * @param block - Block ID.
  3061. * @param attn_type - Attention type.
  3062. * @param clear_status - Indicates if the attention status should be cleared.
  3063. * @param results - OUT: Pointer to write the read results into
  3064. *
  3065. * @return error if one of the following holds:
  3066. * - the version wasn't set
  3067. * Otherwise, returns ok.
  3068. */
  3069. enum dbg_status qed_dbg_read_attn(struct qed_hwfn *p_hwfn,
  3070. struct qed_ptt *p_ptt,
  3071. enum block_id block,
  3072. enum dbg_attn_type attn_type,
  3073. bool clear_status,
  3074. struct dbg_attn_block_result *results);
  3075. /**
  3076. * @brief qed_dbg_print_attn - Prints attention registers values in the
  3077. * specified results struct.
  3078. *
  3079. * @param p_hwfn
  3080. * @param results - Pointer to the attention read results
  3081. *
  3082. * @return error if one of the following holds:
  3083. * - the version wasn't set
  3084. * Otherwise, returns ok.
  3085. */
  3086. enum dbg_status qed_dbg_print_attn(struct qed_hwfn *p_hwfn,
  3087. struct dbg_attn_block_result *results);
  3088. /******************************** Constants **********************************/
  3089. #define MAX_NAME_LEN 16
  3090. /***************************** Public Functions *******************************/
  3091. /**
  3092. * @brief qed_dbg_user_set_bin_ptr - Sets a pointer to the binary data with
  3093. * debug arrays.
  3094. *
  3095. * @param bin_ptr - a pointer to the binary data with debug arrays.
  3096. */
  3097. enum dbg_status qed_dbg_user_set_bin_ptr(const u8 * const bin_ptr);
  3098. /**
  3099. * @brief qed_dbg_get_status_str - Returns a string for the specified status.
  3100. *
  3101. * @param status - a debug status code.
  3102. *
  3103. * @return a string for the specified status
  3104. */
  3105. const char *qed_dbg_get_status_str(enum dbg_status status);
  3106. /**
  3107. * @brief qed_get_idle_chk_results_buf_size - Returns the required buffer size
  3108. * for idle check results (in bytes).
  3109. *
  3110. * @param p_hwfn - HW device data
  3111. * @param dump_buf - idle check dump buffer.
  3112. * @param num_dumped_dwords - number of dwords that were dumped.
  3113. * @param results_buf_size - OUT: required buffer size (in bytes) for the parsed
  3114. * results.
  3115. *
  3116. * @return error if the parsing fails, ok otherwise.
  3117. */
  3118. enum dbg_status qed_get_idle_chk_results_buf_size(struct qed_hwfn *p_hwfn,
  3119. u32 *dump_buf,
  3120. u32 num_dumped_dwords,
  3121. u32 *results_buf_size);
  3122. /**
  3123. * @brief qed_print_idle_chk_results - Prints idle check results
  3124. *
  3125. * @param p_hwfn - HW device data
  3126. * @param dump_buf - idle check dump buffer.
  3127. * @param num_dumped_dwords - number of dwords that were dumped.
  3128. * @param results_buf - buffer for printing the idle check results.
  3129. * @param num_errors - OUT: number of errors found in idle check.
  3130. * @param num_warnings - OUT: number of warnings found in idle check.
  3131. *
  3132. * @return error if the parsing fails, ok otherwise.
  3133. */
  3134. enum dbg_status qed_print_idle_chk_results(struct qed_hwfn *p_hwfn,
  3135. u32 *dump_buf,
  3136. u32 num_dumped_dwords,
  3137. char *results_buf,
  3138. u32 *num_errors,
  3139. u32 *num_warnings);
  3140. /**
  3141. * @brief qed_dbg_mcp_trace_set_meta_data - Sets a pointer to the MCP Trace
  3142. * meta data.
  3143. *
  3144. * Needed in case the MCP Trace dump doesn't contain the meta data (e.g. due to
  3145. * no NVRAM access).
  3146. *
  3147. * @param data - pointer to MCP Trace meta data
  3148. * @param size - size of MCP Trace meta data in dwords
  3149. */
  3150. void qed_dbg_mcp_trace_set_meta_data(u32 *data, u32 size);
  3151. /**
  3152. * @brief qed_get_mcp_trace_results_buf_size - Returns the required buffer size
  3153. * for MCP Trace results (in bytes).
  3154. *
  3155. * @param p_hwfn - HW device data
  3156. * @param dump_buf - MCP Trace dump buffer.
  3157. * @param num_dumped_dwords - number of dwords that were dumped.
  3158. * @param results_buf_size - OUT: required buffer size (in bytes) for the parsed
  3159. * results.
  3160. *
  3161. * @return error if the parsing fails, ok otherwise.
  3162. */
  3163. enum dbg_status qed_get_mcp_trace_results_buf_size(struct qed_hwfn *p_hwfn,
  3164. u32 *dump_buf,
  3165. u32 num_dumped_dwords,
  3166. u32 *results_buf_size);
  3167. /**
  3168. * @brief qed_print_mcp_trace_results - Prints MCP Trace results
  3169. *
  3170. * @param p_hwfn - HW device data
  3171. * @param dump_buf - mcp trace dump buffer, starting from the header.
  3172. * @param num_dumped_dwords - number of dwords that were dumped.
  3173. * @param results_buf - buffer for printing the mcp trace results.
  3174. *
  3175. * @return error if the parsing fails, ok otherwise.
  3176. */
  3177. enum dbg_status qed_print_mcp_trace_results(struct qed_hwfn *p_hwfn,
  3178. u32 *dump_buf,
  3179. u32 num_dumped_dwords,
  3180. char *results_buf);
  3181. /**
  3182. * @brief print_mcp_trace_line - Prints MCP Trace results for a single line
  3183. *
  3184. * @param dump_buf - mcp trace dump buffer, starting from the header.
  3185. * @param num_dumped_bytes - number of bytes that were dumped.
  3186. * @param results_buf - buffer for printing the mcp trace results.
  3187. *
  3188. * @return error if the parsing fails, ok otherwise.
  3189. */
  3190. enum dbg_status qed_print_mcp_trace_line(u8 *dump_buf,
  3191. u32 num_dumped_bytes,
  3192. char *results_buf);
  3193. /**
  3194. * @brief qed_get_reg_fifo_results_buf_size - Returns the required buffer size
  3195. * for reg_fifo results (in bytes).
  3196. *
  3197. * @param p_hwfn - HW device data
  3198. * @param dump_buf - reg fifo dump buffer.
  3199. * @param num_dumped_dwords - number of dwords that were dumped.
  3200. * @param results_buf_size - OUT: required buffer size (in bytes) for the parsed
  3201. * results.
  3202. *
  3203. * @return error if the parsing fails, ok otherwise.
  3204. */
  3205. enum dbg_status qed_get_reg_fifo_results_buf_size(struct qed_hwfn *p_hwfn,
  3206. u32 *dump_buf,
  3207. u32 num_dumped_dwords,
  3208. u32 *results_buf_size);
  3209. /**
  3210. * @brief qed_print_reg_fifo_results - Prints reg fifo results
  3211. *
  3212. * @param p_hwfn - HW device data
  3213. * @param dump_buf - reg fifo dump buffer, starting from the header.
  3214. * @param num_dumped_dwords - number of dwords that were dumped.
  3215. * @param results_buf - buffer for printing the reg fifo results.
  3216. *
  3217. * @return error if the parsing fails, ok otherwise.
  3218. */
  3219. enum dbg_status qed_print_reg_fifo_results(struct qed_hwfn *p_hwfn,
  3220. u32 *dump_buf,
  3221. u32 num_dumped_dwords,
  3222. char *results_buf);
  3223. /**
  3224. * @brief qed_get_igu_fifo_results_buf_size - Returns the required buffer size
  3225. * for igu_fifo results (in bytes).
  3226. *
  3227. * @param p_hwfn - HW device data
  3228. * @param dump_buf - IGU fifo dump buffer.
  3229. * @param num_dumped_dwords - number of dwords that were dumped.
  3230. * @param results_buf_size - OUT: required buffer size (in bytes) for the parsed
  3231. * results.
  3232. *
  3233. * @return error if the parsing fails, ok otherwise.
  3234. */
  3235. enum dbg_status qed_get_igu_fifo_results_buf_size(struct qed_hwfn *p_hwfn,
  3236. u32 *dump_buf,
  3237. u32 num_dumped_dwords,
  3238. u32 *results_buf_size);
  3239. /**
  3240. * @brief qed_print_igu_fifo_results - Prints IGU fifo results
  3241. *
  3242. * @param p_hwfn - HW device data
  3243. * @param dump_buf - IGU fifo dump buffer, starting from the header.
  3244. * @param num_dumped_dwords - number of dwords that were dumped.
  3245. * @param results_buf - buffer for printing the IGU fifo results.
  3246. *
  3247. * @return error if the parsing fails, ok otherwise.
  3248. */
  3249. enum dbg_status qed_print_igu_fifo_results(struct qed_hwfn *p_hwfn,
  3250. u32 *dump_buf,
  3251. u32 num_dumped_dwords,
  3252. char *results_buf);
  3253. /**
  3254. * @brief qed_get_protection_override_results_buf_size - Returns the required
  3255. * buffer size for protection override results (in bytes).
  3256. *
  3257. * @param p_hwfn - HW device data
  3258. * @param dump_buf - protection override dump buffer.
  3259. * @param num_dumped_dwords - number of dwords that were dumped.
  3260. * @param results_buf_size - OUT: required buffer size (in bytes) for the parsed
  3261. * results.
  3262. *
  3263. * @return error if the parsing fails, ok otherwise.
  3264. */
  3265. enum dbg_status
  3266. qed_get_protection_override_results_buf_size(struct qed_hwfn *p_hwfn,
  3267. u32 *dump_buf,
  3268. u32 num_dumped_dwords,
  3269. u32 *results_buf_size);
  3270. /**
  3271. * @brief qed_print_protection_override_results - Prints protection override
  3272. * results.
  3273. *
  3274. * @param p_hwfn - HW device data
  3275. * @param dump_buf - protection override dump buffer, starting from the header.
  3276. * @param num_dumped_dwords - number of dwords that were dumped.
  3277. * @param results_buf - buffer for printing the reg fifo results.
  3278. *
  3279. * @return error if the parsing fails, ok otherwise.
  3280. */
  3281. enum dbg_status qed_print_protection_override_results(struct qed_hwfn *p_hwfn,
  3282. u32 *dump_buf,
  3283. u32 num_dumped_dwords,
  3284. char *results_buf);
  3285. /**
  3286. * @brief qed_get_fw_asserts_results_buf_size - Returns the required buffer size
  3287. * for FW Asserts results (in bytes).
  3288. *
  3289. * @param p_hwfn - HW device data
  3290. * @param dump_buf - FW Asserts dump buffer.
  3291. * @param num_dumped_dwords - number of dwords that were dumped.
  3292. * @param results_buf_size - OUT: required buffer size (in bytes) for the parsed
  3293. * results.
  3294. *
  3295. * @return error if the parsing fails, ok otherwise.
  3296. */
  3297. enum dbg_status qed_get_fw_asserts_results_buf_size(struct qed_hwfn *p_hwfn,
  3298. u32 *dump_buf,
  3299. u32 num_dumped_dwords,
  3300. u32 *results_buf_size);
  3301. /**
  3302. * @brief qed_print_fw_asserts_results - Prints FW Asserts results
  3303. *
  3304. * @param p_hwfn - HW device data
  3305. * @param dump_buf - FW Asserts dump buffer, starting from the header.
  3306. * @param num_dumped_dwords - number of dwords that were dumped.
  3307. * @param results_buf - buffer for printing the FW Asserts results.
  3308. *
  3309. * @return error if the parsing fails, ok otherwise.
  3310. */
  3311. enum dbg_status qed_print_fw_asserts_results(struct qed_hwfn *p_hwfn,
  3312. u32 *dump_buf,
  3313. u32 num_dumped_dwords,
  3314. char *results_buf);
  3315. /**
  3316. * @brief qed_dbg_parse_attn - Parses and prints attention registers values in
  3317. * the specified results struct.
  3318. *
  3319. * @param p_hwfn - HW device data
  3320. * @param results - Pointer to the attention read results
  3321. *
  3322. * @return error if one of the following holds:
  3323. * - the version wasn't set
  3324. * Otherwise, returns ok.
  3325. */
  3326. enum dbg_status qed_dbg_parse_attn(struct qed_hwfn *p_hwfn,
  3327. struct dbg_attn_block_result *results);
  3328. /* Debug Bus blocks */
  3329. static const u32 dbg_bus_blocks[] = {
  3330. 0x0000000f, /* grc, bb, 15 lines */
  3331. 0x0000000f, /* grc, k2, 15 lines */
  3332. 0x00000000,
  3333. 0x00000000, /* miscs, bb, 0 lines */
  3334. 0x00000000, /* miscs, k2, 0 lines */
  3335. 0x00000000,
  3336. 0x00000000, /* misc, bb, 0 lines */
  3337. 0x00000000, /* misc, k2, 0 lines */
  3338. 0x00000000,
  3339. 0x00000000, /* dbu, bb, 0 lines */
  3340. 0x00000000, /* dbu, k2, 0 lines */
  3341. 0x00000000,
  3342. 0x000f0127, /* pglue_b, bb, 39 lines */
  3343. 0x0036012a, /* pglue_b, k2, 42 lines */
  3344. 0x00000000,
  3345. 0x00000000, /* cnig, bb, 0 lines */
  3346. 0x00120102, /* cnig, k2, 2 lines */
  3347. 0x00000000,
  3348. 0x00000000, /* cpmu, bb, 0 lines */
  3349. 0x00000000, /* cpmu, k2, 0 lines */
  3350. 0x00000000,
  3351. 0x00000001, /* ncsi, bb, 1 lines */
  3352. 0x00000001, /* ncsi, k2, 1 lines */
  3353. 0x00000000,
  3354. 0x00000000, /* opte, bb, 0 lines */
  3355. 0x00000000, /* opte, k2, 0 lines */
  3356. 0x00000000,
  3357. 0x00600085, /* bmb, bb, 133 lines */
  3358. 0x00600085, /* bmb, k2, 133 lines */
  3359. 0x00000000,
  3360. 0x00000000, /* pcie, bb, 0 lines */
  3361. 0x00e50033, /* pcie, k2, 51 lines */
  3362. 0x00000000,
  3363. 0x00000000, /* mcp, bb, 0 lines */
  3364. 0x00000000, /* mcp, k2, 0 lines */
  3365. 0x00000000,
  3366. 0x01180009, /* mcp2, bb, 9 lines */
  3367. 0x01180009, /* mcp2, k2, 9 lines */
  3368. 0x00000000,
  3369. 0x01210104, /* pswhst, bb, 4 lines */
  3370. 0x01210104, /* pswhst, k2, 4 lines */
  3371. 0x00000000,
  3372. 0x01250103, /* pswhst2, bb, 3 lines */
  3373. 0x01250103, /* pswhst2, k2, 3 lines */
  3374. 0x00000000,
  3375. 0x00340101, /* pswrd, bb, 1 lines */
  3376. 0x00340101, /* pswrd, k2, 1 lines */
  3377. 0x00000000,
  3378. 0x01280119, /* pswrd2, bb, 25 lines */
  3379. 0x01280119, /* pswrd2, k2, 25 lines */
  3380. 0x00000000,
  3381. 0x01410109, /* pswwr, bb, 9 lines */
  3382. 0x01410109, /* pswwr, k2, 9 lines */
  3383. 0x00000000,
  3384. 0x00000000, /* pswwr2, bb, 0 lines */
  3385. 0x00000000, /* pswwr2, k2, 0 lines */
  3386. 0x00000000,
  3387. 0x001c0001, /* pswrq, bb, 1 lines */
  3388. 0x001c0001, /* pswrq, k2, 1 lines */
  3389. 0x00000000,
  3390. 0x014a0015, /* pswrq2, bb, 21 lines */
  3391. 0x014a0015, /* pswrq2, k2, 21 lines */
  3392. 0x00000000,
  3393. 0x00000000, /* pglcs, bb, 0 lines */
  3394. 0x00120006, /* pglcs, k2, 6 lines */
  3395. 0x00000000,
  3396. 0x00100001, /* dmae, bb, 1 lines */
  3397. 0x00100001, /* dmae, k2, 1 lines */
  3398. 0x00000000,
  3399. 0x015f0105, /* ptu, bb, 5 lines */
  3400. 0x015f0105, /* ptu, k2, 5 lines */
  3401. 0x00000000,
  3402. 0x01640120, /* tcm, bb, 32 lines */
  3403. 0x01640120, /* tcm, k2, 32 lines */
  3404. 0x00000000,
  3405. 0x01640120, /* mcm, bb, 32 lines */
  3406. 0x01640120, /* mcm, k2, 32 lines */
  3407. 0x00000000,
  3408. 0x01640120, /* ucm, bb, 32 lines */
  3409. 0x01640120, /* ucm, k2, 32 lines */
  3410. 0x00000000,
  3411. 0x01640120, /* xcm, bb, 32 lines */
  3412. 0x01640120, /* xcm, k2, 32 lines */
  3413. 0x00000000,
  3414. 0x01640120, /* ycm, bb, 32 lines */
  3415. 0x01640120, /* ycm, k2, 32 lines */
  3416. 0x00000000,
  3417. 0x01640120, /* pcm, bb, 32 lines */
  3418. 0x01640120, /* pcm, k2, 32 lines */
  3419. 0x00000000,
  3420. 0x01840062, /* qm, bb, 98 lines */
  3421. 0x01840062, /* qm, k2, 98 lines */
  3422. 0x00000000,
  3423. 0x01e60021, /* tm, bb, 33 lines */
  3424. 0x01e60021, /* tm, k2, 33 lines */
  3425. 0x00000000,
  3426. 0x02070107, /* dorq, bb, 7 lines */
  3427. 0x02070107, /* dorq, k2, 7 lines */
  3428. 0x00000000,
  3429. 0x00600185, /* brb, bb, 133 lines */
  3430. 0x00600185, /* brb, k2, 133 lines */
  3431. 0x00000000,
  3432. 0x020e0019, /* src, bb, 25 lines */
  3433. 0x020c001a, /* src, k2, 26 lines */
  3434. 0x00000000,
  3435. 0x02270104, /* prs, bb, 4 lines */
  3436. 0x02270104, /* prs, k2, 4 lines */
  3437. 0x00000000,
  3438. 0x022b0133, /* tsdm, bb, 51 lines */
  3439. 0x022b0133, /* tsdm, k2, 51 lines */
  3440. 0x00000000,
  3441. 0x022b0133, /* msdm, bb, 51 lines */
  3442. 0x022b0133, /* msdm, k2, 51 lines */
  3443. 0x00000000,
  3444. 0x022b0133, /* usdm, bb, 51 lines */
  3445. 0x022b0133, /* usdm, k2, 51 lines */
  3446. 0x00000000,
  3447. 0x022b0133, /* xsdm, bb, 51 lines */
  3448. 0x022b0133, /* xsdm, k2, 51 lines */
  3449. 0x00000000,
  3450. 0x022b0133, /* ysdm, bb, 51 lines */
  3451. 0x022b0133, /* ysdm, k2, 51 lines */
  3452. 0x00000000,
  3453. 0x022b0133, /* psdm, bb, 51 lines */
  3454. 0x022b0133, /* psdm, k2, 51 lines */
  3455. 0x00000000,
  3456. 0x025e010c, /* tsem, bb, 12 lines */
  3457. 0x025e010c, /* tsem, k2, 12 lines */
  3458. 0x00000000,
  3459. 0x025e010c, /* msem, bb, 12 lines */
  3460. 0x025e010c, /* msem, k2, 12 lines */
  3461. 0x00000000,
  3462. 0x025e010c, /* usem, bb, 12 lines */
  3463. 0x025e010c, /* usem, k2, 12 lines */
  3464. 0x00000000,
  3465. 0x025e010c, /* xsem, bb, 12 lines */
  3466. 0x025e010c, /* xsem, k2, 12 lines */
  3467. 0x00000000,
  3468. 0x025e010c, /* ysem, bb, 12 lines */
  3469. 0x025e010c, /* ysem, k2, 12 lines */
  3470. 0x00000000,
  3471. 0x025e010c, /* psem, bb, 12 lines */
  3472. 0x025e010c, /* psem, k2, 12 lines */
  3473. 0x00000000,
  3474. 0x026a000d, /* rss, bb, 13 lines */
  3475. 0x026a000d, /* rss, k2, 13 lines */
  3476. 0x00000000,
  3477. 0x02770106, /* tmld, bb, 6 lines */
  3478. 0x02770106, /* tmld, k2, 6 lines */
  3479. 0x00000000,
  3480. 0x027d0106, /* muld, bb, 6 lines */
  3481. 0x027d0106, /* muld, k2, 6 lines */
  3482. 0x00000000,
  3483. 0x02770005, /* yuld, bb, 5 lines */
  3484. 0x02770005, /* yuld, k2, 5 lines */
  3485. 0x00000000,
  3486. 0x02830107, /* xyld, bb, 7 lines */
  3487. 0x027d0107, /* xyld, k2, 7 lines */
  3488. 0x00000000,
  3489. 0x00000000, /* ptld, bb, 0 lines */
  3490. 0x00000000, /* ptld, k2, 0 lines */
  3491. 0x00000000,
  3492. 0x00000000, /* ypld, bb, 0 lines */
  3493. 0x00000000, /* ypld, k2, 0 lines */
  3494. 0x00000000,
  3495. 0x028a010e, /* prm, bb, 14 lines */
  3496. 0x02980110, /* prm, k2, 16 lines */
  3497. 0x00000000,
  3498. 0x02a8000d, /* pbf_pb1, bb, 13 lines */
  3499. 0x02a8000d, /* pbf_pb1, k2, 13 lines */
  3500. 0x00000000,
  3501. 0x02a8000d, /* pbf_pb2, bb, 13 lines */
  3502. 0x02a8000d, /* pbf_pb2, k2, 13 lines */
  3503. 0x00000000,
  3504. 0x02a8000d, /* rpb, bb, 13 lines */
  3505. 0x02a8000d, /* rpb, k2, 13 lines */
  3506. 0x00000000,
  3507. 0x00600185, /* btb, bb, 133 lines */
  3508. 0x00600185, /* btb, k2, 133 lines */
  3509. 0x00000000,
  3510. 0x02b50117, /* pbf, bb, 23 lines */
  3511. 0x02b50117, /* pbf, k2, 23 lines */
  3512. 0x00000000,
  3513. 0x02cc0006, /* rdif, bb, 6 lines */
  3514. 0x02cc0006, /* rdif, k2, 6 lines */
  3515. 0x00000000,
  3516. 0x02d20006, /* tdif, bb, 6 lines */
  3517. 0x02d20006, /* tdif, k2, 6 lines */
  3518. 0x00000000,
  3519. 0x02d80003, /* cdu, bb, 3 lines */
  3520. 0x02db000e, /* cdu, k2, 14 lines */
  3521. 0x00000000,
  3522. 0x02e9010d, /* ccfc, bb, 13 lines */
  3523. 0x02f60117, /* ccfc, k2, 23 lines */
  3524. 0x00000000,
  3525. 0x02e9010d, /* tcfc, bb, 13 lines */
  3526. 0x02f60117, /* tcfc, k2, 23 lines */
  3527. 0x00000000,
  3528. 0x030d0133, /* igu, bb, 51 lines */
  3529. 0x030d0133, /* igu, k2, 51 lines */
  3530. 0x00000000,
  3531. 0x03400106, /* cau, bb, 6 lines */
  3532. 0x03400106, /* cau, k2, 6 lines */
  3533. 0x00000000,
  3534. 0x00000000, /* rgfs, bb, 0 lines */
  3535. 0x00000000, /* rgfs, k2, 0 lines */
  3536. 0x00000000,
  3537. 0x00000000, /* rgsrc, bb, 0 lines */
  3538. 0x00000000, /* rgsrc, k2, 0 lines */
  3539. 0x00000000,
  3540. 0x00000000, /* tgfs, bb, 0 lines */
  3541. 0x00000000, /* tgfs, k2, 0 lines */
  3542. 0x00000000,
  3543. 0x00000000, /* tgsrc, bb, 0 lines */
  3544. 0x00000000, /* tgsrc, k2, 0 lines */
  3545. 0x00000000,
  3546. 0x00000000, /* umac, bb, 0 lines */
  3547. 0x00120006, /* umac, k2, 6 lines */
  3548. 0x00000000,
  3549. 0x00000000, /* xmac, bb, 0 lines */
  3550. 0x00000000, /* xmac, k2, 0 lines */
  3551. 0x00000000,
  3552. 0x00000000, /* dbg, bb, 0 lines */
  3553. 0x00000000, /* dbg, k2, 0 lines */
  3554. 0x00000000,
  3555. 0x0346012b, /* nig, bb, 43 lines */
  3556. 0x0346011d, /* nig, k2, 29 lines */
  3557. 0x00000000,
  3558. 0x00000000, /* wol, bb, 0 lines */
  3559. 0x001c0002, /* wol, k2, 2 lines */
  3560. 0x00000000,
  3561. 0x00000000, /* bmbn, bb, 0 lines */
  3562. 0x00210008, /* bmbn, k2, 8 lines */
  3563. 0x00000000,
  3564. 0x00000000, /* ipc, bb, 0 lines */
  3565. 0x00000000, /* ipc, k2, 0 lines */
  3566. 0x00000000,
  3567. 0x00000000, /* nwm, bb, 0 lines */
  3568. 0x0371000b, /* nwm, k2, 11 lines */
  3569. 0x00000000,
  3570. 0x00000000, /* nws, bb, 0 lines */
  3571. 0x037c0009, /* nws, k2, 9 lines */
  3572. 0x00000000,
  3573. 0x00000000, /* ms, bb, 0 lines */
  3574. 0x00120004, /* ms, k2, 4 lines */
  3575. 0x00000000,
  3576. 0x00000000, /* phy_pcie, bb, 0 lines */
  3577. 0x00e5001a, /* phy_pcie, k2, 26 lines */
  3578. 0x00000000,
  3579. 0x00000000, /* led, bb, 0 lines */
  3580. 0x00000000, /* led, k2, 0 lines */
  3581. 0x00000000,
  3582. 0x00000000, /* avs_wrap, bb, 0 lines */
  3583. 0x00000000, /* avs_wrap, k2, 0 lines */
  3584. 0x00000000,
  3585. 0x00000000, /* bar0_map, bb, 0 lines */
  3586. 0x00000000, /* bar0_map, k2, 0 lines */
  3587. 0x00000000,
  3588. 0x00000000, /* bar0_map, bb, 0 lines */
  3589. 0x00000000, /* bar0_map, k2, 0 lines */
  3590. 0x00000000,
  3591. };
  3592. /* Win 2 */
  3593. #define GTT_BAR0_MAP_REG_IGU_CMD 0x00f000UL
  3594. /* Win 3 */
  3595. #define GTT_BAR0_MAP_REG_TSDM_RAM 0x010000UL
  3596. /* Win 4 */
  3597. #define GTT_BAR0_MAP_REG_MSDM_RAM 0x011000UL
  3598. /* Win 5 */
  3599. #define GTT_BAR0_MAP_REG_MSDM_RAM_1024 0x012000UL
  3600. /* Win 6 */
  3601. #define GTT_BAR0_MAP_REG_USDM_RAM 0x013000UL
  3602. /* Win 7 */
  3603. #define GTT_BAR0_MAP_REG_USDM_RAM_1024 0x014000UL
  3604. /* Win 8 */
  3605. #define GTT_BAR0_MAP_REG_USDM_RAM_2048 0x015000UL
  3606. /* Win 9 */
  3607. #define GTT_BAR0_MAP_REG_XSDM_RAM 0x016000UL
  3608. /* Win 10 */
  3609. #define GTT_BAR0_MAP_REG_YSDM_RAM 0x017000UL
  3610. /* Win 11 */
  3611. #define GTT_BAR0_MAP_REG_PSDM_RAM 0x018000UL
  3612. /**
  3613. * @brief qed_qm_pf_mem_size - prepare QM ILT sizes
  3614. *
  3615. * Returns the required host memory size in 4KB units.
  3616. * Must be called before all QM init HSI functions.
  3617. *
  3618. * @param num_pf_cids - number of connections used by this PF
  3619. * @param num_vf_cids - number of connections used by VFs of this PF
  3620. * @param num_tids - number of tasks used by this PF
  3621. * @param num_pf_pqs - number of PQs used by this PF
  3622. * @param num_vf_pqs - number of PQs used by VFs of this PF
  3623. *
  3624. * @return The required host memory size in 4KB units.
  3625. */
  3626. u32 qed_qm_pf_mem_size(u32 num_pf_cids,
  3627. u32 num_vf_cids,
  3628. u32 num_tids, u16 num_pf_pqs, u16 num_vf_pqs);
  3629. struct qed_qm_common_rt_init_params {
  3630. u8 max_ports_per_engine;
  3631. u8 max_phys_tcs_per_port;
  3632. bool pf_rl_en;
  3633. bool pf_wfq_en;
  3634. bool vport_rl_en;
  3635. bool vport_wfq_en;
  3636. struct init_qm_port_params *port_params;
  3637. };
  3638. int qed_qm_common_rt_init(struct qed_hwfn *p_hwfn,
  3639. struct qed_qm_common_rt_init_params *p_params);
  3640. struct qed_qm_pf_rt_init_params {
  3641. u8 port_id;
  3642. u8 pf_id;
  3643. u8 max_phys_tcs_per_port;
  3644. bool is_pf_loading;
  3645. u32 num_pf_cids;
  3646. u32 num_vf_cids;
  3647. u32 num_tids;
  3648. u16 start_pq;
  3649. u16 num_pf_pqs;
  3650. u16 num_vf_pqs;
  3651. u8 start_vport;
  3652. u8 num_vports;
  3653. u16 pf_wfq;
  3654. u32 pf_rl;
  3655. u32 link_speed;
  3656. struct init_qm_pq_params *pq_params;
  3657. struct init_qm_vport_params *vport_params;
  3658. };
  3659. int qed_qm_pf_rt_init(struct qed_hwfn *p_hwfn,
  3660. struct qed_ptt *p_ptt,
  3661. struct qed_qm_pf_rt_init_params *p_params);
  3662. /**
  3663. * @brief qed_init_pf_wfq - Initializes the WFQ weight of the specified PF
  3664. *
  3665. * @param p_hwfn
  3666. * @param p_ptt - ptt window used for writing the registers
  3667. * @param pf_id - PF ID
  3668. * @param pf_wfq - WFQ weight. Must be non-zero.
  3669. *
  3670. * @return 0 on success, -1 on error.
  3671. */
  3672. int qed_init_pf_wfq(struct qed_hwfn *p_hwfn,
  3673. struct qed_ptt *p_ptt, u8 pf_id, u16 pf_wfq);
  3674. /**
  3675. * @brief qed_init_pf_rl - Initializes the rate limit of the specified PF
  3676. *
  3677. * @param p_hwfn
  3678. * @param p_ptt - ptt window used for writing the registers
  3679. * @param pf_id - PF ID
  3680. * @param pf_rl - rate limit in Mb/sec units
  3681. *
  3682. * @return 0 on success, -1 on error.
  3683. */
  3684. int qed_init_pf_rl(struct qed_hwfn *p_hwfn,
  3685. struct qed_ptt *p_ptt, u8 pf_id, u32 pf_rl);
  3686. /**
  3687. * @brief qed_init_vport_wfq Initializes the WFQ weight of the specified VPORT
  3688. *
  3689. * @param p_hwfn
  3690. * @param p_ptt - ptt window used for writing the registers
  3691. * @param first_tx_pq_id- An array containing the first Tx PQ ID associated
  3692. * with the VPORT for each TC. This array is filled by
  3693. * qed_qm_pf_rt_init
  3694. * @param vport_wfq - WFQ weight. Must be non-zero.
  3695. *
  3696. * @return 0 on success, -1 on error.
  3697. */
  3698. int qed_init_vport_wfq(struct qed_hwfn *p_hwfn,
  3699. struct qed_ptt *p_ptt,
  3700. u16 first_tx_pq_id[NUM_OF_TCS], u16 vport_wfq);
  3701. /**
  3702. * @brief qed_init_vport_rl - Initializes the rate limit of the specified VPORT
  3703. *
  3704. * @param p_hwfn
  3705. * @param p_ptt - ptt window used for writing the registers
  3706. * @param vport_id - VPORT ID
  3707. * @param vport_rl - rate limit in Mb/sec units
  3708. * @param link_speed - link speed in Mbps.
  3709. *
  3710. * @return 0 on success, -1 on error.
  3711. */
  3712. int qed_init_vport_rl(struct qed_hwfn *p_hwfn,
  3713. struct qed_ptt *p_ptt,
  3714. u8 vport_id, u32 vport_rl, u32 link_speed);
  3715. /**
  3716. * @brief qed_send_qm_stop_cmd Sends a stop command to the QM
  3717. *
  3718. * @param p_hwfn
  3719. * @param p_ptt
  3720. * @param is_release_cmd - true for release, false for stop.
  3721. * @param is_tx_pq - true for Tx PQs, false for Other PQs.
  3722. * @param start_pq - first PQ ID to stop
  3723. * @param num_pqs - Number of PQs to stop, starting from start_pq.
  3724. *
  3725. * @return bool, true if successful, false if timeout occurred while waiting for
  3726. * QM command done.
  3727. */
  3728. bool qed_send_qm_stop_cmd(struct qed_hwfn *p_hwfn,
  3729. struct qed_ptt *p_ptt,
  3730. bool is_release_cmd,
  3731. bool is_tx_pq, u16 start_pq, u16 num_pqs);
  3732. /**
  3733. * @brief qed_set_vxlan_dest_port - initializes vxlan tunnel destination udp port
  3734. *
  3735. * @param p_hwfn
  3736. * @param p_ptt - ptt window used for writing the registers.
  3737. * @param dest_port - vxlan destination udp port.
  3738. */
  3739. void qed_set_vxlan_dest_port(struct qed_hwfn *p_hwfn,
  3740. struct qed_ptt *p_ptt, u16 dest_port);
  3741. /**
  3742. * @brief qed_set_vxlan_enable - enable or disable VXLAN tunnel in HW
  3743. *
  3744. * @param p_hwfn
  3745. * @param p_ptt - ptt window used for writing the registers.
  3746. * @param vxlan_enable - vxlan enable flag.
  3747. */
  3748. void qed_set_vxlan_enable(struct qed_hwfn *p_hwfn,
  3749. struct qed_ptt *p_ptt, bool vxlan_enable);
  3750. /**
  3751. * @brief qed_set_gre_enable - enable or disable GRE tunnel in HW
  3752. *
  3753. * @param p_hwfn
  3754. * @param p_ptt - ptt window used for writing the registers.
  3755. * @param eth_gre_enable - eth GRE enable enable flag.
  3756. * @param ip_gre_enable - IP GRE enable enable flag.
  3757. */
  3758. void qed_set_gre_enable(struct qed_hwfn *p_hwfn,
  3759. struct qed_ptt *p_ptt,
  3760. bool eth_gre_enable, bool ip_gre_enable);
  3761. /**
  3762. * @brief qed_set_geneve_dest_port - initializes geneve tunnel destination udp port
  3763. *
  3764. * @param p_hwfn
  3765. * @param p_ptt - ptt window used for writing the registers.
  3766. * @param dest_port - geneve destination udp port.
  3767. */
  3768. void qed_set_geneve_dest_port(struct qed_hwfn *p_hwfn,
  3769. struct qed_ptt *p_ptt, u16 dest_port);
  3770. /**
  3771. * @brief qed_set_gre_enable - enable or disable GRE tunnel in HW
  3772. *
  3773. * @param p_ptt - ptt window used for writing the registers.
  3774. * @param eth_geneve_enable - eth GENEVE enable enable flag.
  3775. * @param ip_geneve_enable - IP GENEVE enable enable flag.
  3776. */
  3777. void qed_set_geneve_enable(struct qed_hwfn *p_hwfn,
  3778. struct qed_ptt *p_ptt,
  3779. bool eth_geneve_enable, bool ip_geneve_enable);
  3780. void qed_set_vxlan_no_l2_enable(struct qed_hwfn *p_hwfn,
  3781. struct qed_ptt *p_ptt, bool enable);
  3782. /**
  3783. * @brief qed_gft_disable - Disable GFT
  3784. *
  3785. * @param p_hwfn
  3786. * @param p_ptt - ptt window used for writing the registers.
  3787. * @param pf_id - pf on which to disable GFT.
  3788. */
  3789. void qed_gft_disable(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt, u16 pf_id);
  3790. /**
  3791. * @brief qed_gft_config - Enable and configure HW for GFT
  3792. *
  3793. * @param p_hwfn
  3794. * @param p_ptt - ptt window used for writing the registers.
  3795. * @param pf_id - pf on which to enable GFT.
  3796. * @param tcp - set profile tcp packets.
  3797. * @param udp - set profile udp packet.
  3798. * @param ipv4 - set profile ipv4 packet.
  3799. * @param ipv6 - set profile ipv6 packet.
  3800. * @param profile_type - define packet same fields. Use enum gft_profile_type.
  3801. */
  3802. void qed_gft_config(struct qed_hwfn *p_hwfn,
  3803. struct qed_ptt *p_ptt,
  3804. u16 pf_id,
  3805. bool tcp,
  3806. bool udp,
  3807. bool ipv4, bool ipv6, enum gft_profile_type profile_type);
  3808. /**
  3809. * @brief qed_enable_context_validation - Enable and configure context
  3810. * validation.
  3811. *
  3812. * @param p_hwfn
  3813. * @param p_ptt - ptt window used for writing the registers.
  3814. */
  3815. void qed_enable_context_validation(struct qed_hwfn *p_hwfn,
  3816. struct qed_ptt *p_ptt);
  3817. /**
  3818. * @brief qed_calc_session_ctx_validation - Calcualte validation byte for
  3819. * session context.
  3820. *
  3821. * @param p_ctx_mem - pointer to context memory.
  3822. * @param ctx_size - context size.
  3823. * @param ctx_type - context type.
  3824. * @param cid - context cid.
  3825. */
  3826. void qed_calc_session_ctx_validation(void *p_ctx_mem,
  3827. u16 ctx_size, u8 ctx_type, u32 cid);
  3828. /**
  3829. * @brief qed_calc_task_ctx_validation - Calcualte validation byte for task
  3830. * context.
  3831. *
  3832. * @param p_ctx_mem - pointer to context memory.
  3833. * @param ctx_size - context size.
  3834. * @param ctx_type - context type.
  3835. * @param tid - context tid.
  3836. */
  3837. void qed_calc_task_ctx_validation(void *p_ctx_mem,
  3838. u16 ctx_size, u8 ctx_type, u32 tid);
  3839. /**
  3840. * @brief qed_memset_session_ctx - Memset session context to 0 while
  3841. * preserving validation bytes.
  3842. *
  3843. * @param p_hwfn -
  3844. * @param p_ctx_mem - pointer to context memory.
  3845. * @param ctx_size - size to initialzie.
  3846. * @param ctx_type - context type.
  3847. */
  3848. void qed_memset_session_ctx(void *p_ctx_mem, u32 ctx_size, u8 ctx_type);
  3849. /**
  3850. * @brief qed_memset_task_ctx - Memset task context to 0 while preserving
  3851. * validation bytes.
  3852. *
  3853. * @param p_ctx_mem - pointer to context memory.
  3854. * @param ctx_size - size to initialzie.
  3855. * @param ctx_type - context type.
  3856. */
  3857. void qed_memset_task_ctx(void *p_ctx_mem, u32 ctx_size, u8 ctx_type);
  3858. #define NUM_STORMS 6
  3859. /**
  3860. * @brief qed_set_rdma_error_level - Sets the RDMA assert level.
  3861. * If the severity of the error will be
  3862. * above the level, the FW will assert.
  3863. * @param p_hwfn - HW device data
  3864. * @param p_ptt - ptt window used for writing the registers
  3865. * @param assert_level - An array of assert levels for each storm.
  3866. *
  3867. */
  3868. void qed_set_rdma_error_level(struct qed_hwfn *p_hwfn,
  3869. struct qed_ptt *p_ptt,
  3870. u8 assert_level[NUM_STORMS]);
  3871. /* Ystorm flow control mode. Use enum fw_flow_ctrl_mode */
  3872. #define YSTORM_FLOW_CONTROL_MODE_OFFSET (IRO[0].base)
  3873. #define YSTORM_FLOW_CONTROL_MODE_SIZE (IRO[0].size)
  3874. /* Tstorm port statistics */
  3875. #define TSTORM_PORT_STAT_OFFSET(port_id) \
  3876. (IRO[1].base + ((port_id) * IRO[1].m1))
  3877. #define TSTORM_PORT_STAT_SIZE (IRO[1].size)
  3878. /* Tstorm ll2 port statistics */
  3879. #define TSTORM_LL2_PORT_STAT_OFFSET(port_id) \
  3880. (IRO[2].base + ((port_id) * IRO[2].m1))
  3881. #define TSTORM_LL2_PORT_STAT_SIZE (IRO[2].size)
  3882. /* Ustorm VF-PF Channel ready flag */
  3883. #define USTORM_VF_PF_CHANNEL_READY_OFFSET(vf_id) \
  3884. (IRO[3].base + ((vf_id) * IRO[3].m1))
  3885. #define USTORM_VF_PF_CHANNEL_READY_SIZE (IRO[3].size)
  3886. /* Ustorm Final flr cleanup ack */
  3887. #define USTORM_FLR_FINAL_ACK_OFFSET(pf_id) \
  3888. (IRO[4].base + ((pf_id) * IRO[4].m1))
  3889. #define USTORM_FLR_FINAL_ACK_SIZE (IRO[4].size)
  3890. /* Ustorm Event ring consumer */
  3891. #define USTORM_EQE_CONS_OFFSET(pf_id) \
  3892. (IRO[5].base + ((pf_id) * IRO[5].m1))
  3893. #define USTORM_EQE_CONS_SIZE (IRO[5].size)
  3894. /* Ustorm eth queue zone */
  3895. #define USTORM_ETH_QUEUE_ZONE_OFFSET(queue_zone_id) \
  3896. (IRO[6].base + ((queue_zone_id) * IRO[6].m1))
  3897. #define USTORM_ETH_QUEUE_ZONE_SIZE (IRO[6].size)
  3898. /* Ustorm Common Queue ring consumer */
  3899. #define USTORM_COMMON_QUEUE_CONS_OFFSET(queue_zone_id) \
  3900. (IRO[7].base + ((queue_zone_id) * IRO[7].m1))
  3901. #define USTORM_COMMON_QUEUE_CONS_SIZE (IRO[7].size)
  3902. /* Xstorm Integration Test Data */
  3903. #define XSTORM_INTEG_TEST_DATA_OFFSET (IRO[8].base)
  3904. #define XSTORM_INTEG_TEST_DATA_SIZE (IRO[8].size)
  3905. /* Ystorm Integration Test Data */
  3906. #define YSTORM_INTEG_TEST_DATA_OFFSET (IRO[9].base)
  3907. #define YSTORM_INTEG_TEST_DATA_SIZE (IRO[9].size)
  3908. /* Pstorm Integration Test Data */
  3909. #define PSTORM_INTEG_TEST_DATA_OFFSET (IRO[10].base)
  3910. #define PSTORM_INTEG_TEST_DATA_SIZE (IRO[10].size)
  3911. /* Tstorm Integration Test Data */
  3912. #define TSTORM_INTEG_TEST_DATA_OFFSET (IRO[11].base)
  3913. #define TSTORM_INTEG_TEST_DATA_SIZE (IRO[11].size)
  3914. /* Mstorm Integration Test Data */
  3915. #define MSTORM_INTEG_TEST_DATA_OFFSET (IRO[12].base)
  3916. #define MSTORM_INTEG_TEST_DATA_SIZE (IRO[12].size)
  3917. /* Ustorm Integration Test Data */
  3918. #define USTORM_INTEG_TEST_DATA_OFFSET (IRO[13].base)
  3919. #define USTORM_INTEG_TEST_DATA_SIZE (IRO[13].size)
  3920. /* Tstorm producers */
  3921. #define TSTORM_LL2_RX_PRODS_OFFSET(core_rx_queue_id) \
  3922. (IRO[14].base + ((core_rx_queue_id) * IRO[14].m1))
  3923. #define TSTORM_LL2_RX_PRODS_SIZE (IRO[14].size)
  3924. /* Tstorm LightL2 queue statistics */
  3925. #define CORE_LL2_TSTORM_PER_QUEUE_STAT_OFFSET(core_rx_queue_id) \
  3926. (IRO[15].base + ((core_rx_queue_id) * IRO[15].m1))
  3927. #define CORE_LL2_TSTORM_PER_QUEUE_STAT_SIZE (IRO[15].size)
  3928. /* Ustorm LiteL2 queue statistics */
  3929. #define CORE_LL2_USTORM_PER_QUEUE_STAT_OFFSET(core_rx_queue_id) \
  3930. (IRO[16].base + ((core_rx_queue_id) * IRO[16].m1))
  3931. #define CORE_LL2_USTORM_PER_QUEUE_STAT_SIZE (IRO[16].size)
  3932. /* Pstorm LiteL2 queue statistics */
  3933. #define CORE_LL2_PSTORM_PER_QUEUE_STAT_OFFSET(core_tx_stats_id) \
  3934. (IRO[17].base + ((core_tx_stats_id) * IRO[17].m1))
  3935. #define CORE_LL2_PSTORM_PER_QUEUE_STAT_SIZE (IRO[17].size)
  3936. /* Mstorm queue statistics */
  3937. #define MSTORM_QUEUE_STAT_OFFSET(stat_counter_id) \
  3938. (IRO[18].base + ((stat_counter_id) * IRO[18].m1))
  3939. #define MSTORM_QUEUE_STAT_SIZE (IRO[18].size)
  3940. /* Mstorm ETH PF queues producers */
  3941. #define MSTORM_ETH_PF_PRODS_OFFSET(queue_id) \
  3942. (IRO[19].base + ((queue_id) * IRO[19].m1))
  3943. #define MSTORM_ETH_PF_PRODS_SIZE (IRO[19].size)
  3944. /* Mstorm ETH VF queues producers offset in RAM. Used in default VF zone size
  3945. * mode.
  3946. */
  3947. #define MSTORM_ETH_VF_PRODS_OFFSET(vf_id, vf_queue_id) \
  3948. (IRO[20].base + ((vf_id) * IRO[20].m1) + ((vf_queue_id) * IRO[20].m2))
  3949. #define MSTORM_ETH_VF_PRODS_SIZE (IRO[20].size)
  3950. /* TPA agregation timeout in us resolution (on ASIC) */
  3951. #define MSTORM_TPA_TIMEOUT_US_OFFSET (IRO[21].base)
  3952. #define MSTORM_TPA_TIMEOUT_US_SIZE (IRO[21].size)
  3953. /* Mstorm pf statistics */
  3954. #define MSTORM_ETH_PF_STAT_OFFSET(pf_id) \
  3955. (IRO[22].base + ((pf_id) * IRO[22].m1))
  3956. #define MSTORM_ETH_PF_STAT_SIZE (IRO[22].size)
  3957. /* Ustorm queue statistics */
  3958. #define USTORM_QUEUE_STAT_OFFSET(stat_counter_id) \
  3959. (IRO[23].base + ((stat_counter_id) * IRO[23].m1))
  3960. #define USTORM_QUEUE_STAT_SIZE (IRO[23].size)
  3961. /* Ustorm pf statistics */
  3962. #define USTORM_ETH_PF_STAT_OFFSET(pf_id)\
  3963. (IRO[24].base + ((pf_id) * IRO[24].m1))
  3964. #define USTORM_ETH_PF_STAT_SIZE (IRO[24].size)
  3965. /* Pstorm queue statistics */
  3966. #define PSTORM_QUEUE_STAT_OFFSET(stat_counter_id) \
  3967. (IRO[25].base + ((stat_counter_id) * IRO[25].m1))
  3968. #define PSTORM_QUEUE_STAT_SIZE (IRO[25].size)
  3969. /* Pstorm pf statistics */
  3970. #define PSTORM_ETH_PF_STAT_OFFSET(pf_id) \
  3971. (IRO[26].base + ((pf_id) * IRO[26].m1))
  3972. #define PSTORM_ETH_PF_STAT_SIZE (IRO[26].size)
  3973. /* Control frame's EthType configuration for TX control frame security */
  3974. #define PSTORM_CTL_FRAME_ETHTYPE_OFFSET(eth_type_id) \
  3975. (IRO[27].base + ((eth_type_id) * IRO[27].m1))
  3976. #define PSTORM_CTL_FRAME_ETHTYPE_SIZE (IRO[27].size)
  3977. /* Tstorm last parser message */
  3978. #define TSTORM_ETH_PRS_INPUT_OFFSET (IRO[28].base)
  3979. #define TSTORM_ETH_PRS_INPUT_SIZE (IRO[28].size)
  3980. /* Tstorm Eth limit Rx rate */
  3981. #define ETH_RX_RATE_LIMIT_OFFSET(pf_id) \
  3982. (IRO[29].base + ((pf_id) * IRO[29].m1))
  3983. #define ETH_RX_RATE_LIMIT_SIZE (IRO[29].size)
  3984. /* Xstorm queue zone */
  3985. #define XSTORM_ETH_QUEUE_ZONE_OFFSET(queue_id) \
  3986. (IRO[30].base + ((queue_id) * IRO[30].m1))
  3987. #define XSTORM_ETH_QUEUE_ZONE_SIZE (IRO[30].size)
  3988. /* Ystorm cqe producer */
  3989. #define YSTORM_TOE_CQ_PROD_OFFSET(rss_id) \
  3990. (IRO[31].base + ((rss_id) * IRO[31].m1))
  3991. #define YSTORM_TOE_CQ_PROD_SIZE (IRO[31].size)
  3992. /* Ustorm cqe producer */
  3993. #define USTORM_TOE_CQ_PROD_OFFSET(rss_id) \
  3994. (IRO[32].base + ((rss_id) * IRO[32].m1))
  3995. #define USTORM_TOE_CQ_PROD_SIZE (IRO[32].size)
  3996. /* Ustorm grq producer */
  3997. #define USTORM_TOE_GRQ_PROD_OFFSET(pf_id) \
  3998. (IRO[33].base + ((pf_id) * IRO[33].m1))
  3999. #define USTORM_TOE_GRQ_PROD_SIZE (IRO[33].size)
  4000. /* Tstorm cmdq-cons of given command queue-id */
  4001. #define TSTORM_SCSI_CMDQ_CONS_OFFSET(cmdq_queue_id) \
  4002. (IRO[34].base + ((cmdq_queue_id) * IRO[34].m1))
  4003. #define TSTORM_SCSI_CMDQ_CONS_SIZE (IRO[34].size)
  4004. /* Tstorm (reflects M-Storm) bdq-external-producer of given function ID,
  4005. * BDqueue-id.
  4006. */
  4007. #define TSTORM_SCSI_BDQ_EXT_PROD_OFFSET(func_id, bdq_id) \
  4008. (IRO[35].base + ((func_id) * IRO[35].m1) + ((bdq_id) * IRO[35].m2))
  4009. #define TSTORM_SCSI_BDQ_EXT_PROD_SIZE (IRO[35].size)
  4010. /* Mstorm bdq-external-producer of given BDQ resource ID, BDqueue-id */
  4011. #define MSTORM_SCSI_BDQ_EXT_PROD_OFFSET(func_id, bdq_id) \
  4012. (IRO[36].base + ((func_id) * IRO[36].m1) + ((bdq_id) * IRO[36].m2))
  4013. #define MSTORM_SCSI_BDQ_EXT_PROD_SIZE (IRO[36].size)
  4014. /* Tstorm iSCSI RX stats */
  4015. #define TSTORM_ISCSI_RX_STATS_OFFSET(pf_id) \
  4016. (IRO[37].base + ((pf_id) * IRO[37].m1))
  4017. #define TSTORM_ISCSI_RX_STATS_SIZE (IRO[37].size)
  4018. /* Mstorm iSCSI RX stats */
  4019. #define MSTORM_ISCSI_RX_STATS_OFFSET(pf_id) \
  4020. (IRO[38].base + ((pf_id) * IRO[38].m1))
  4021. #define MSTORM_ISCSI_RX_STATS_SIZE (IRO[38].size)
  4022. /* Ustorm iSCSI RX stats */
  4023. #define USTORM_ISCSI_RX_STATS_OFFSET(pf_id) \
  4024. (IRO[39].base + ((pf_id) * IRO[39].m1))
  4025. #define USTORM_ISCSI_RX_STATS_SIZE (IRO[39].size)
  4026. /* Xstorm iSCSI TX stats */
  4027. #define XSTORM_ISCSI_TX_STATS_OFFSET(pf_id) \
  4028. (IRO[40].base + ((pf_id) * IRO[40].m1))
  4029. #define XSTORM_ISCSI_TX_STATS_SIZE (IRO[40].size)
  4030. /* Ystorm iSCSI TX stats */
  4031. #define YSTORM_ISCSI_TX_STATS_OFFSET(pf_id) \
  4032. (IRO[41].base + ((pf_id) * IRO[41].m1))
  4033. #define YSTORM_ISCSI_TX_STATS_SIZE (IRO[41].size)
  4034. /* Pstorm iSCSI TX stats */
  4035. #define PSTORM_ISCSI_TX_STATS_OFFSET(pf_id) \
  4036. (IRO[42].base + ((pf_id) * IRO[42].m1))
  4037. #define PSTORM_ISCSI_TX_STATS_SIZE (IRO[42].size)
  4038. /* Tstorm FCoE RX stats */
  4039. #define TSTORM_FCOE_RX_STATS_OFFSET(pf_id) \
  4040. (IRO[43].base + ((pf_id) * IRO[43].m1))
  4041. #define TSTORM_FCOE_RX_STATS_SIZE (IRO[43].size)
  4042. /* Pstorm FCoE TX stats */
  4043. #define PSTORM_FCOE_TX_STATS_OFFSET(pf_id) \
  4044. (IRO[44].base + ((pf_id) * IRO[44].m1))
  4045. #define PSTORM_FCOE_TX_STATS_SIZE (IRO[44].size)
  4046. /* Pstorm RDMA queue statistics */
  4047. #define PSTORM_RDMA_QUEUE_STAT_OFFSET(rdma_stat_counter_id) \
  4048. (IRO[45].base + ((rdma_stat_counter_id) * IRO[45].m1))
  4049. #define PSTORM_RDMA_QUEUE_STAT_SIZE (IRO[45].size)
  4050. /* Tstorm RDMA queue statistics */
  4051. #define TSTORM_RDMA_QUEUE_STAT_OFFSET(rdma_stat_counter_id) \
  4052. (IRO[46].base + ((rdma_stat_counter_id) * IRO[46].m1))
  4053. #define TSTORM_RDMA_QUEUE_STAT_SIZE (IRO[46].size)
  4054. /* Xstorm error level for assert */
  4055. #define XSTORM_RDMA_ASSERT_LEVEL_OFFSET(pf_id) \
  4056. (IRO[47].base + ((pf_id) * IRO[47].m1))
  4057. #define XSTORM_RDMA_ASSERT_LEVEL_SIZE (IRO[47].size)
  4058. /* Ystorm error level for assert */
  4059. #define YSTORM_RDMA_ASSERT_LEVEL_OFFSET(pf_id) \
  4060. (IRO[48].base + ((pf_id) * IRO[48].m1))
  4061. #define YSTORM_RDMA_ASSERT_LEVEL_SIZE (IRO[48].size)
  4062. /* Pstorm error level for assert */
  4063. #define PSTORM_RDMA_ASSERT_LEVEL_OFFSET(pf_id) \
  4064. (IRO[49].base + ((pf_id) * IRO[49].m1))
  4065. #define PSTORM_RDMA_ASSERT_LEVEL_SIZE (IRO[49].size)
  4066. /* Tstorm error level for assert */
  4067. #define TSTORM_RDMA_ASSERT_LEVEL_OFFSET(pf_id) \
  4068. (IRO[50].base + ((pf_id) * IRO[50].m1))
  4069. #define TSTORM_RDMA_ASSERT_LEVEL_SIZE (IRO[50].size)
  4070. /* Mstorm error level for assert */
  4071. #define MSTORM_RDMA_ASSERT_LEVEL_OFFSET(pf_id) \
  4072. (IRO[51].base + ((pf_id) * IRO[51].m1))
  4073. #define MSTORM_RDMA_ASSERT_LEVEL_SIZE (IRO[51].size)
  4074. /* Ustorm error level for assert */
  4075. #define USTORM_RDMA_ASSERT_LEVEL_OFFSET(pf_id) \
  4076. (IRO[52].base + ((pf_id) * IRO[52].m1))
  4077. #define USTORM_RDMA_ASSERT_LEVEL_SIZE (IRO[52].size)
  4078. /* Xstorm iWARP rxmit stats */
  4079. #define XSTORM_IWARP_RXMIT_STATS_OFFSET(pf_id) \
  4080. (IRO[53].base + ((pf_id) * IRO[53].m1))
  4081. #define XSTORM_IWARP_RXMIT_STATS_SIZE (IRO[53].size)
  4082. /* Tstorm RoCE Event Statistics */
  4083. #define TSTORM_ROCE_EVENTS_STAT_OFFSET(roce_pf_id) \
  4084. (IRO[54].base + ((roce_pf_id) * IRO[54].m1))
  4085. #define TSTORM_ROCE_EVENTS_STAT_SIZE (IRO[54].size)
  4086. /* DCQCN Received Statistics */
  4087. #define YSTORM_ROCE_DCQCN_RECEIVED_STATS_OFFSET(roce_pf_id) \
  4088. (IRO[55].base + ((roce_pf_id) * IRO[55].m1))
  4089. #define YSTORM_ROCE_DCQCN_RECEIVED_STATS_SIZE (IRO[55].size)
  4090. /* RoCE Error Statistics */
  4091. #define YSTORM_ROCE_ERROR_STATS_OFFSET(roce_pf_id) \
  4092. (IRO[56].base + ((roce_pf_id) * IRO[56].m1))
  4093. #define YSTORM_ROCE_ERROR_STATS_SIZE (IRO[56].size)
  4094. /* DCQCN Sent Statistics */
  4095. #define PSTORM_ROCE_DCQCN_SENT_STATS_OFFSET(roce_pf_id) \
  4096. (IRO[57].base + ((roce_pf_id) * IRO[57].m1))
  4097. #define PSTORM_ROCE_DCQCN_SENT_STATS_SIZE (IRO[57].size)
  4098. /* RoCE CQEs Statistics */
  4099. #define USTORM_ROCE_CQE_STATS_OFFSET(roce_pf_id) \
  4100. (IRO[58].base + ((roce_pf_id) * IRO[58].m1))
  4101. #define USTORM_ROCE_CQE_STATS_SIZE (IRO[58].size)
  4102. static const struct iro iro_arr[59] = {
  4103. {0x0, 0x0, 0x0, 0x0, 0x8},
  4104. {0x4cb8, 0x88, 0x0, 0x0, 0x88},
  4105. {0x6530, 0x20, 0x0, 0x0, 0x20},
  4106. {0xb00, 0x8, 0x0, 0x0, 0x4},
  4107. {0xa80, 0x8, 0x0, 0x0, 0x4},
  4108. {0x0, 0x8, 0x0, 0x0, 0x2},
  4109. {0x80, 0x8, 0x0, 0x0, 0x4},
  4110. {0x84, 0x8, 0x0, 0x0, 0x2},
  4111. {0x4c48, 0x0, 0x0, 0x0, 0x78},
  4112. {0x3e38, 0x0, 0x0, 0x0, 0x78},
  4113. {0x2b78, 0x0, 0x0, 0x0, 0x78},
  4114. {0x4c40, 0x0, 0x0, 0x0, 0x78},
  4115. {0x4998, 0x0, 0x0, 0x0, 0x78},
  4116. {0x7f50, 0x0, 0x0, 0x0, 0x78},
  4117. {0xa28, 0x8, 0x0, 0x0, 0x8},
  4118. {0x6210, 0x10, 0x0, 0x0, 0x10},
  4119. {0xb820, 0x30, 0x0, 0x0, 0x30},
  4120. {0x96c0, 0x30, 0x0, 0x0, 0x30},
  4121. {0x4b68, 0x80, 0x0, 0x0, 0x40},
  4122. {0x1f8, 0x4, 0x0, 0x0, 0x4},
  4123. {0x53a8, 0x80, 0x4, 0x0, 0x4},
  4124. {0xc7d0, 0x0, 0x0, 0x0, 0x4},
  4125. {0x4ba8, 0x80, 0x0, 0x0, 0x20},
  4126. {0x8158, 0x40, 0x0, 0x0, 0x30},
  4127. {0xe770, 0x60, 0x0, 0x0, 0x60},
  4128. {0x2d10, 0x80, 0x0, 0x0, 0x38},
  4129. {0xf2b8, 0x78, 0x0, 0x0, 0x78},
  4130. {0x1f8, 0x4, 0x0, 0x0, 0x4},
  4131. {0xaf20, 0x0, 0x0, 0x0, 0xf0},
  4132. {0xb010, 0x8, 0x0, 0x0, 0x8},
  4133. {0x1f8, 0x8, 0x0, 0x0, 0x8},
  4134. {0xac0, 0x8, 0x0, 0x0, 0x8},
  4135. {0x2578, 0x8, 0x0, 0x0, 0x8},
  4136. {0x24f8, 0x8, 0x0, 0x0, 0x8},
  4137. {0x0, 0x8, 0x0, 0x0, 0x8},
  4138. {0x400, 0x18, 0x8, 0x0, 0x8},
  4139. {0xb78, 0x18, 0x8, 0x0, 0x2},
  4140. {0xd898, 0x50, 0x0, 0x0, 0x3c},
  4141. {0x12908, 0x18, 0x0, 0x0, 0x10},
  4142. {0x11aa8, 0x40, 0x0, 0x0, 0x18},
  4143. {0xa588, 0x50, 0x0, 0x0, 0x20},
  4144. {0x8700, 0x40, 0x0, 0x0, 0x28},
  4145. {0x10300, 0x18, 0x0, 0x0, 0x10},
  4146. {0xde48, 0x48, 0x0, 0x0, 0x38},
  4147. {0x10768, 0x20, 0x0, 0x0, 0x20},
  4148. {0x2d48, 0x80, 0x0, 0x0, 0x10},
  4149. {0x5048, 0x10, 0x0, 0x0, 0x10},
  4150. {0xc748, 0x8, 0x0, 0x0, 0x1},
  4151. {0xa128, 0x8, 0x0, 0x0, 0x1},
  4152. {0x10f00, 0x8, 0x0, 0x0, 0x1},
  4153. {0xf030, 0x8, 0x0, 0x0, 0x1},
  4154. {0x13028, 0x8, 0x0, 0x0, 0x1},
  4155. {0x12c58, 0x8, 0x0, 0x0, 0x1},
  4156. {0xc9b8, 0x30, 0x0, 0x0, 0x10},
  4157. {0xed90, 0x28, 0x0, 0x0, 0x28},
  4158. {0xa520, 0x18, 0x0, 0x0, 0x18},
  4159. {0xa6a0, 0x8, 0x0, 0x0, 0x8},
  4160. {0x13108, 0x8, 0x0, 0x0, 0x8},
  4161. {0x13c50, 0x18, 0x0, 0x0, 0x18},
  4162. };
  4163. /* Runtime array offsets */
  4164. #define DORQ_REG_PF_MAX_ICID_0_RT_OFFSET 0
  4165. #define DORQ_REG_PF_MAX_ICID_1_RT_OFFSET 1
  4166. #define DORQ_REG_PF_MAX_ICID_2_RT_OFFSET 2
  4167. #define DORQ_REG_PF_MAX_ICID_3_RT_OFFSET 3
  4168. #define DORQ_REG_PF_MAX_ICID_4_RT_OFFSET 4
  4169. #define DORQ_REG_PF_MAX_ICID_5_RT_OFFSET 5
  4170. #define DORQ_REG_PF_MAX_ICID_6_RT_OFFSET 6
  4171. #define DORQ_REG_PF_MAX_ICID_7_RT_OFFSET 7
  4172. #define DORQ_REG_VF_MAX_ICID_0_RT_OFFSET 8
  4173. #define DORQ_REG_VF_MAX_ICID_1_RT_OFFSET 9
  4174. #define DORQ_REG_VF_MAX_ICID_2_RT_OFFSET 10
  4175. #define DORQ_REG_VF_MAX_ICID_3_RT_OFFSET 11
  4176. #define DORQ_REG_VF_MAX_ICID_4_RT_OFFSET 12
  4177. #define DORQ_REG_VF_MAX_ICID_5_RT_OFFSET 13
  4178. #define DORQ_REG_VF_MAX_ICID_6_RT_OFFSET 14
  4179. #define DORQ_REG_VF_MAX_ICID_7_RT_OFFSET 15
  4180. #define DORQ_REG_PF_WAKE_ALL_RT_OFFSET 16
  4181. #define DORQ_REG_TAG1_ETHERTYPE_RT_OFFSET 17
  4182. #define DORQ_REG_GLB_MAX_ICID_0_RT_OFFSET 18
  4183. #define DORQ_REG_GLB_MAX_ICID_1_RT_OFFSET 19
  4184. #define DORQ_REG_GLB_RANGE2CONN_TYPE_0_RT_OFFSET 20
  4185. #define DORQ_REG_GLB_RANGE2CONN_TYPE_1_RT_OFFSET 21
  4186. #define DORQ_REG_PRV_PF_MAX_ICID_2_RT_OFFSET 22
  4187. #define DORQ_REG_PRV_PF_MAX_ICID_3_RT_OFFSET 23
  4188. #define DORQ_REG_PRV_PF_MAX_ICID_4_RT_OFFSET 24
  4189. #define DORQ_REG_PRV_PF_MAX_ICID_5_RT_OFFSET 25
  4190. #define DORQ_REG_PRV_VF_MAX_ICID_2_RT_OFFSET 26
  4191. #define DORQ_REG_PRV_VF_MAX_ICID_3_RT_OFFSET 27
  4192. #define DORQ_REG_PRV_VF_MAX_ICID_4_RT_OFFSET 28
  4193. #define DORQ_REG_PRV_VF_MAX_ICID_5_RT_OFFSET 29
  4194. #define DORQ_REG_PRV_PF_RANGE2CONN_TYPE_2_RT_OFFSET 30
  4195. #define DORQ_REG_PRV_PF_RANGE2CONN_TYPE_3_RT_OFFSET 31
  4196. #define DORQ_REG_PRV_PF_RANGE2CONN_TYPE_4_RT_OFFSET 32
  4197. #define DORQ_REG_PRV_PF_RANGE2CONN_TYPE_5_RT_OFFSET 33
  4198. #define DORQ_REG_PRV_VF_RANGE2CONN_TYPE_2_RT_OFFSET 34
  4199. #define DORQ_REG_PRV_VF_RANGE2CONN_TYPE_3_RT_OFFSET 35
  4200. #define DORQ_REG_PRV_VF_RANGE2CONN_TYPE_4_RT_OFFSET 36
  4201. #define DORQ_REG_PRV_VF_RANGE2CONN_TYPE_5_RT_OFFSET 37
  4202. #define IGU_REG_PF_CONFIGURATION_RT_OFFSET 38
  4203. #define IGU_REG_VF_CONFIGURATION_RT_OFFSET 39
  4204. #define IGU_REG_ATTN_MSG_ADDR_L_RT_OFFSET 40
  4205. #define IGU_REG_ATTN_MSG_ADDR_H_RT_OFFSET 41
  4206. #define IGU_REG_LEADING_EDGE_LATCH_RT_OFFSET 42
  4207. #define IGU_REG_TRAILING_EDGE_LATCH_RT_OFFSET 43
  4208. #define CAU_REG_CQE_AGG_UNIT_SIZE_RT_OFFSET 44
  4209. #define CAU_REG_SB_VAR_MEMORY_RT_OFFSET 45
  4210. #define CAU_REG_SB_VAR_MEMORY_RT_SIZE 1024
  4211. #define CAU_REG_SB_ADDR_MEMORY_RT_OFFSET 1069
  4212. #define CAU_REG_SB_ADDR_MEMORY_RT_SIZE 1024
  4213. #define CAU_REG_PI_MEMORY_RT_OFFSET 2093
  4214. #define CAU_REG_PI_MEMORY_RT_SIZE 4416
  4215. #define PRS_REG_SEARCH_RESP_INITIATOR_TYPE_RT_OFFSET 6509
  4216. #define PRS_REG_TASK_ID_MAX_INITIATOR_PF_RT_OFFSET 6510
  4217. #define PRS_REG_TASK_ID_MAX_INITIATOR_VF_RT_OFFSET 6511
  4218. #define PRS_REG_TASK_ID_MAX_TARGET_PF_RT_OFFSET 6512
  4219. #define PRS_REG_TASK_ID_MAX_TARGET_VF_RT_OFFSET 6513
  4220. #define PRS_REG_SEARCH_TCP_RT_OFFSET 6514
  4221. #define PRS_REG_SEARCH_FCOE_RT_OFFSET 6515
  4222. #define PRS_REG_SEARCH_ROCE_RT_OFFSET 6516
  4223. #define PRS_REG_ROCE_DEST_QP_MAX_VF_RT_OFFSET 6517
  4224. #define PRS_REG_ROCE_DEST_QP_MAX_PF_RT_OFFSET 6518
  4225. #define PRS_REG_SEARCH_OPENFLOW_RT_OFFSET 6519
  4226. #define PRS_REG_SEARCH_NON_IP_AS_OPENFLOW_RT_OFFSET 6520
  4227. #define PRS_REG_OPENFLOW_SUPPORT_ONLY_KNOWN_OVER_IP_RT_OFFSET 6521
  4228. #define PRS_REG_OPENFLOW_SEARCH_KEY_MASK_RT_OFFSET 6522
  4229. #define PRS_REG_TAG_ETHERTYPE_0_RT_OFFSET 6523
  4230. #define PRS_REG_LIGHT_L2_ETHERTYPE_EN_RT_OFFSET 6524
  4231. #define SRC_REG_FIRSTFREE_RT_OFFSET 6525
  4232. #define SRC_REG_FIRSTFREE_RT_SIZE 2
  4233. #define SRC_REG_LASTFREE_RT_OFFSET 6527
  4234. #define SRC_REG_LASTFREE_RT_SIZE 2
  4235. #define SRC_REG_COUNTFREE_RT_OFFSET 6529
  4236. #define SRC_REG_NUMBER_HASH_BITS_RT_OFFSET 6530
  4237. #define PSWRQ2_REG_CDUT_P_SIZE_RT_OFFSET 6531
  4238. #define PSWRQ2_REG_CDUC_P_SIZE_RT_OFFSET 6532
  4239. #define PSWRQ2_REG_TM_P_SIZE_RT_OFFSET 6533
  4240. #define PSWRQ2_REG_QM_P_SIZE_RT_OFFSET 6534
  4241. #define PSWRQ2_REG_SRC_P_SIZE_RT_OFFSET 6535
  4242. #define PSWRQ2_REG_TSDM_P_SIZE_RT_OFFSET 6536
  4243. #define PSWRQ2_REG_TM_FIRST_ILT_RT_OFFSET 6537
  4244. #define PSWRQ2_REG_TM_LAST_ILT_RT_OFFSET 6538
  4245. #define PSWRQ2_REG_QM_FIRST_ILT_RT_OFFSET 6539
  4246. #define PSWRQ2_REG_QM_LAST_ILT_RT_OFFSET 6540
  4247. #define PSWRQ2_REG_SRC_FIRST_ILT_RT_OFFSET 6541
  4248. #define PSWRQ2_REG_SRC_LAST_ILT_RT_OFFSET 6542
  4249. #define PSWRQ2_REG_CDUC_FIRST_ILT_RT_OFFSET 6543
  4250. #define PSWRQ2_REG_CDUC_LAST_ILT_RT_OFFSET 6544
  4251. #define PSWRQ2_REG_CDUT_FIRST_ILT_RT_OFFSET 6545
  4252. #define PSWRQ2_REG_CDUT_LAST_ILT_RT_OFFSET 6546
  4253. #define PSWRQ2_REG_TSDM_FIRST_ILT_RT_OFFSET 6547
  4254. #define PSWRQ2_REG_TSDM_LAST_ILT_RT_OFFSET 6548
  4255. #define PSWRQ2_REG_TM_NUMBER_OF_PF_BLOCKS_RT_OFFSET 6549
  4256. #define PSWRQ2_REG_CDUT_NUMBER_OF_PF_BLOCKS_RT_OFFSET 6550
  4257. #define PSWRQ2_REG_CDUC_NUMBER_OF_PF_BLOCKS_RT_OFFSET 6551
  4258. #define PSWRQ2_REG_TM_VF_BLOCKS_RT_OFFSET 6552
  4259. #define PSWRQ2_REG_CDUT_VF_BLOCKS_RT_OFFSET 6553
  4260. #define PSWRQ2_REG_CDUC_VF_BLOCKS_RT_OFFSET 6554
  4261. #define PSWRQ2_REG_TM_BLOCKS_FACTOR_RT_OFFSET 6555
  4262. #define PSWRQ2_REG_CDUT_BLOCKS_FACTOR_RT_OFFSET 6556
  4263. #define PSWRQ2_REG_CDUC_BLOCKS_FACTOR_RT_OFFSET 6557
  4264. #define PSWRQ2_REG_VF_BASE_RT_OFFSET 6558
  4265. #define PSWRQ2_REG_VF_LAST_ILT_RT_OFFSET 6559
  4266. #define PSWRQ2_REG_DRAM_ALIGN_WR_RT_OFFSET 6560
  4267. #define PSWRQ2_REG_DRAM_ALIGN_RD_RT_OFFSET 6561
  4268. #define PSWRQ2_REG_TGSRC_FIRST_ILT_RT_OFFSET 6562
  4269. #define PSWRQ2_REG_RGSRC_FIRST_ILT_RT_OFFSET 6563
  4270. #define PSWRQ2_REG_TGSRC_LAST_ILT_RT_OFFSET 6564
  4271. #define PSWRQ2_REG_RGSRC_LAST_ILT_RT_OFFSET 6565
  4272. #define PSWRQ2_REG_ILT_MEMORY_RT_OFFSET 6566
  4273. #define PSWRQ2_REG_ILT_MEMORY_RT_SIZE 26414
  4274. #define PGLUE_REG_B_VF_BASE_RT_OFFSET 32980
  4275. #define PGLUE_REG_B_MSDM_OFFSET_MASK_B_RT_OFFSET 32981
  4276. #define PGLUE_REG_B_MSDM_VF_SHIFT_B_RT_OFFSET 32982
  4277. #define PGLUE_REG_B_CACHE_LINE_SIZE_RT_OFFSET 32983
  4278. #define PGLUE_REG_B_PF_BAR0_SIZE_RT_OFFSET 32984
  4279. #define PGLUE_REG_B_PF_BAR1_SIZE_RT_OFFSET 32985
  4280. #define PGLUE_REG_B_VF_BAR1_SIZE_RT_OFFSET 32986
  4281. #define TM_REG_VF_ENABLE_CONN_RT_OFFSET 32987
  4282. #define TM_REG_PF_ENABLE_CONN_RT_OFFSET 32988
  4283. #define TM_REG_PF_ENABLE_TASK_RT_OFFSET 32989
  4284. #define TM_REG_GROUP_SIZE_RESOLUTION_CONN_RT_OFFSET 32990
  4285. #define TM_REG_GROUP_SIZE_RESOLUTION_TASK_RT_OFFSET 32991
  4286. #define TM_REG_CONFIG_CONN_MEM_RT_OFFSET 32992
  4287. #define TM_REG_CONFIG_CONN_MEM_RT_SIZE 416
  4288. #define TM_REG_CONFIG_TASK_MEM_RT_OFFSET 33408
  4289. #define TM_REG_CONFIG_TASK_MEM_RT_SIZE 608
  4290. #define QM_REG_MAXPQSIZE_0_RT_OFFSET 34016
  4291. #define QM_REG_MAXPQSIZE_1_RT_OFFSET 34017
  4292. #define QM_REG_MAXPQSIZE_2_RT_OFFSET 34018
  4293. #define QM_REG_MAXPQSIZETXSEL_0_RT_OFFSET 34019
  4294. #define QM_REG_MAXPQSIZETXSEL_1_RT_OFFSET 34020
  4295. #define QM_REG_MAXPQSIZETXSEL_2_RT_OFFSET 34021
  4296. #define QM_REG_MAXPQSIZETXSEL_3_RT_OFFSET 34022
  4297. #define QM_REG_MAXPQSIZETXSEL_4_RT_OFFSET 34023
  4298. #define QM_REG_MAXPQSIZETXSEL_5_RT_OFFSET 34024
  4299. #define QM_REG_MAXPQSIZETXSEL_6_RT_OFFSET 34025
  4300. #define QM_REG_MAXPQSIZETXSEL_7_RT_OFFSET 34026
  4301. #define QM_REG_MAXPQSIZETXSEL_8_RT_OFFSET 34027
  4302. #define QM_REG_MAXPQSIZETXSEL_9_RT_OFFSET 34028
  4303. #define QM_REG_MAXPQSIZETXSEL_10_RT_OFFSET 34029
  4304. #define QM_REG_MAXPQSIZETXSEL_11_RT_OFFSET 34030
  4305. #define QM_REG_MAXPQSIZETXSEL_12_RT_OFFSET 34031
  4306. #define QM_REG_MAXPQSIZETXSEL_13_RT_OFFSET 34032
  4307. #define QM_REG_MAXPQSIZETXSEL_14_RT_OFFSET 34033
  4308. #define QM_REG_MAXPQSIZETXSEL_15_RT_OFFSET 34034
  4309. #define QM_REG_MAXPQSIZETXSEL_16_RT_OFFSET 34035
  4310. #define QM_REG_MAXPQSIZETXSEL_17_RT_OFFSET 34036
  4311. #define QM_REG_MAXPQSIZETXSEL_18_RT_OFFSET 34037
  4312. #define QM_REG_MAXPQSIZETXSEL_19_RT_OFFSET 34038
  4313. #define QM_REG_MAXPQSIZETXSEL_20_RT_OFFSET 34039
  4314. #define QM_REG_MAXPQSIZETXSEL_21_RT_OFFSET 34040
  4315. #define QM_REG_MAXPQSIZETXSEL_22_RT_OFFSET 34041
  4316. #define QM_REG_MAXPQSIZETXSEL_23_RT_OFFSET 34042
  4317. #define QM_REG_MAXPQSIZETXSEL_24_RT_OFFSET 34043
  4318. #define QM_REG_MAXPQSIZETXSEL_25_RT_OFFSET 34044
  4319. #define QM_REG_MAXPQSIZETXSEL_26_RT_OFFSET 34045
  4320. #define QM_REG_MAXPQSIZETXSEL_27_RT_OFFSET 34046
  4321. #define QM_REG_MAXPQSIZETXSEL_28_RT_OFFSET 34047
  4322. #define QM_REG_MAXPQSIZETXSEL_29_RT_OFFSET 34048
  4323. #define QM_REG_MAXPQSIZETXSEL_30_RT_OFFSET 34049
  4324. #define QM_REG_MAXPQSIZETXSEL_31_RT_OFFSET 34050
  4325. #define QM_REG_MAXPQSIZETXSEL_32_RT_OFFSET 34051
  4326. #define QM_REG_MAXPQSIZETXSEL_33_RT_OFFSET 34052
  4327. #define QM_REG_MAXPQSIZETXSEL_34_RT_OFFSET 34053
  4328. #define QM_REG_MAXPQSIZETXSEL_35_RT_OFFSET 34054
  4329. #define QM_REG_MAXPQSIZETXSEL_36_RT_OFFSET 34055
  4330. #define QM_REG_MAXPQSIZETXSEL_37_RT_OFFSET 34056
  4331. #define QM_REG_MAXPQSIZETXSEL_38_RT_OFFSET 34057
  4332. #define QM_REG_MAXPQSIZETXSEL_39_RT_OFFSET 34058
  4333. #define QM_REG_MAXPQSIZETXSEL_40_RT_OFFSET 34059
  4334. #define QM_REG_MAXPQSIZETXSEL_41_RT_OFFSET 34060
  4335. #define QM_REG_MAXPQSIZETXSEL_42_RT_OFFSET 34061
  4336. #define QM_REG_MAXPQSIZETXSEL_43_RT_OFFSET 34062
  4337. #define QM_REG_MAXPQSIZETXSEL_44_RT_OFFSET 34063
  4338. #define QM_REG_MAXPQSIZETXSEL_45_RT_OFFSET 34064
  4339. #define QM_REG_MAXPQSIZETXSEL_46_RT_OFFSET 34065
  4340. #define QM_REG_MAXPQSIZETXSEL_47_RT_OFFSET 34066
  4341. #define QM_REG_MAXPQSIZETXSEL_48_RT_OFFSET 34067
  4342. #define QM_REG_MAXPQSIZETXSEL_49_RT_OFFSET 34068
  4343. #define QM_REG_MAXPQSIZETXSEL_50_RT_OFFSET 34069
  4344. #define QM_REG_MAXPQSIZETXSEL_51_RT_OFFSET 34070
  4345. #define QM_REG_MAXPQSIZETXSEL_52_RT_OFFSET 34071
  4346. #define QM_REG_MAXPQSIZETXSEL_53_RT_OFFSET 34072
  4347. #define QM_REG_MAXPQSIZETXSEL_54_RT_OFFSET 34073
  4348. #define QM_REG_MAXPQSIZETXSEL_55_RT_OFFSET 34074
  4349. #define QM_REG_MAXPQSIZETXSEL_56_RT_OFFSET 34075
  4350. #define QM_REG_MAXPQSIZETXSEL_57_RT_OFFSET 34076
  4351. #define QM_REG_MAXPQSIZETXSEL_58_RT_OFFSET 34077
  4352. #define QM_REG_MAXPQSIZETXSEL_59_RT_OFFSET 34078
  4353. #define QM_REG_MAXPQSIZETXSEL_60_RT_OFFSET 34079
  4354. #define QM_REG_MAXPQSIZETXSEL_61_RT_OFFSET 34080
  4355. #define QM_REG_MAXPQSIZETXSEL_62_RT_OFFSET 34081
  4356. #define QM_REG_MAXPQSIZETXSEL_63_RT_OFFSET 34082
  4357. #define QM_REG_BASEADDROTHERPQ_RT_OFFSET 34083
  4358. #define QM_REG_BASEADDROTHERPQ_RT_SIZE 128
  4359. #define QM_REG_PTRTBLOTHER_RT_OFFSET 34211
  4360. #define QM_REG_PTRTBLOTHER_RT_SIZE 256
  4361. #define QM_REG_AFULLQMBYPTHRPFWFQ_RT_OFFSET 34467
  4362. #define QM_REG_AFULLQMBYPTHRVPWFQ_RT_OFFSET 34468
  4363. #define QM_REG_AFULLQMBYPTHRPFRL_RT_OFFSET 34469
  4364. #define QM_REG_AFULLQMBYPTHRGLBLRL_RT_OFFSET 34470
  4365. #define QM_REG_AFULLOPRTNSTCCRDMASK_RT_OFFSET 34471
  4366. #define QM_REG_WRROTHERPQGRP_0_RT_OFFSET 34472
  4367. #define QM_REG_WRROTHERPQGRP_1_RT_OFFSET 34473
  4368. #define QM_REG_WRROTHERPQGRP_2_RT_OFFSET 34474
  4369. #define QM_REG_WRROTHERPQGRP_3_RT_OFFSET 34475
  4370. #define QM_REG_WRROTHERPQGRP_4_RT_OFFSET 34476
  4371. #define QM_REG_WRROTHERPQGRP_5_RT_OFFSET 34477
  4372. #define QM_REG_WRROTHERPQGRP_6_RT_OFFSET 34478
  4373. #define QM_REG_WRROTHERPQGRP_7_RT_OFFSET 34479
  4374. #define QM_REG_WRROTHERPQGRP_8_RT_OFFSET 34480
  4375. #define QM_REG_WRROTHERPQGRP_9_RT_OFFSET 34481
  4376. #define QM_REG_WRROTHERPQGRP_10_RT_OFFSET 34482
  4377. #define QM_REG_WRROTHERPQGRP_11_RT_OFFSET 34483
  4378. #define QM_REG_WRROTHERPQGRP_12_RT_OFFSET 34484
  4379. #define QM_REG_WRROTHERPQGRP_13_RT_OFFSET 34485
  4380. #define QM_REG_WRROTHERPQGRP_14_RT_OFFSET 34486
  4381. #define QM_REG_WRROTHERPQGRP_15_RT_OFFSET 34487
  4382. #define QM_REG_WRROTHERGRPWEIGHT_0_RT_OFFSET 34488
  4383. #define QM_REG_WRROTHERGRPWEIGHT_1_RT_OFFSET 34489
  4384. #define QM_REG_WRROTHERGRPWEIGHT_2_RT_OFFSET 34490
  4385. #define QM_REG_WRROTHERGRPWEIGHT_3_RT_OFFSET 34491
  4386. #define QM_REG_WRRTXGRPWEIGHT_0_RT_OFFSET 34492
  4387. #define QM_REG_WRRTXGRPWEIGHT_1_RT_OFFSET 34493
  4388. #define QM_REG_PQTX2PF_0_RT_OFFSET 34494
  4389. #define QM_REG_PQTX2PF_1_RT_OFFSET 34495
  4390. #define QM_REG_PQTX2PF_2_RT_OFFSET 34496
  4391. #define QM_REG_PQTX2PF_3_RT_OFFSET 34497
  4392. #define QM_REG_PQTX2PF_4_RT_OFFSET 34498
  4393. #define QM_REG_PQTX2PF_5_RT_OFFSET 34499
  4394. #define QM_REG_PQTX2PF_6_RT_OFFSET 34500
  4395. #define QM_REG_PQTX2PF_7_RT_OFFSET 34501
  4396. #define QM_REG_PQTX2PF_8_RT_OFFSET 34502
  4397. #define QM_REG_PQTX2PF_9_RT_OFFSET 34503
  4398. #define QM_REG_PQTX2PF_10_RT_OFFSET 34504
  4399. #define QM_REG_PQTX2PF_11_RT_OFFSET 34505
  4400. #define QM_REG_PQTX2PF_12_RT_OFFSET 34506
  4401. #define QM_REG_PQTX2PF_13_RT_OFFSET 34507
  4402. #define QM_REG_PQTX2PF_14_RT_OFFSET 34508
  4403. #define QM_REG_PQTX2PF_15_RT_OFFSET 34509
  4404. #define QM_REG_PQTX2PF_16_RT_OFFSET 34510
  4405. #define QM_REG_PQTX2PF_17_RT_OFFSET 34511
  4406. #define QM_REG_PQTX2PF_18_RT_OFFSET 34512
  4407. #define QM_REG_PQTX2PF_19_RT_OFFSET 34513
  4408. #define QM_REG_PQTX2PF_20_RT_OFFSET 34514
  4409. #define QM_REG_PQTX2PF_21_RT_OFFSET 34515
  4410. #define QM_REG_PQTX2PF_22_RT_OFFSET 34516
  4411. #define QM_REG_PQTX2PF_23_RT_OFFSET 34517
  4412. #define QM_REG_PQTX2PF_24_RT_OFFSET 34518
  4413. #define QM_REG_PQTX2PF_25_RT_OFFSET 34519
  4414. #define QM_REG_PQTX2PF_26_RT_OFFSET 34520
  4415. #define QM_REG_PQTX2PF_27_RT_OFFSET 34521
  4416. #define QM_REG_PQTX2PF_28_RT_OFFSET 34522
  4417. #define QM_REG_PQTX2PF_29_RT_OFFSET 34523
  4418. #define QM_REG_PQTX2PF_30_RT_OFFSET 34524
  4419. #define QM_REG_PQTX2PF_31_RT_OFFSET 34525
  4420. #define QM_REG_PQTX2PF_32_RT_OFFSET 34526
  4421. #define QM_REG_PQTX2PF_33_RT_OFFSET 34527
  4422. #define QM_REG_PQTX2PF_34_RT_OFFSET 34528
  4423. #define QM_REG_PQTX2PF_35_RT_OFFSET 34529
  4424. #define QM_REG_PQTX2PF_36_RT_OFFSET 34530
  4425. #define QM_REG_PQTX2PF_37_RT_OFFSET 34531
  4426. #define QM_REG_PQTX2PF_38_RT_OFFSET 34532
  4427. #define QM_REG_PQTX2PF_39_RT_OFFSET 34533
  4428. #define QM_REG_PQTX2PF_40_RT_OFFSET 34534
  4429. #define QM_REG_PQTX2PF_41_RT_OFFSET 34535
  4430. #define QM_REG_PQTX2PF_42_RT_OFFSET 34536
  4431. #define QM_REG_PQTX2PF_43_RT_OFFSET 34537
  4432. #define QM_REG_PQTX2PF_44_RT_OFFSET 34538
  4433. #define QM_REG_PQTX2PF_45_RT_OFFSET 34539
  4434. #define QM_REG_PQTX2PF_46_RT_OFFSET 34540
  4435. #define QM_REG_PQTX2PF_47_RT_OFFSET 34541
  4436. #define QM_REG_PQTX2PF_48_RT_OFFSET 34542
  4437. #define QM_REG_PQTX2PF_49_RT_OFFSET 34543
  4438. #define QM_REG_PQTX2PF_50_RT_OFFSET 34544
  4439. #define QM_REG_PQTX2PF_51_RT_OFFSET 34545
  4440. #define QM_REG_PQTX2PF_52_RT_OFFSET 34546
  4441. #define QM_REG_PQTX2PF_53_RT_OFFSET 34547
  4442. #define QM_REG_PQTX2PF_54_RT_OFFSET 34548
  4443. #define QM_REG_PQTX2PF_55_RT_OFFSET 34549
  4444. #define QM_REG_PQTX2PF_56_RT_OFFSET 34550
  4445. #define QM_REG_PQTX2PF_57_RT_OFFSET 34551
  4446. #define QM_REG_PQTX2PF_58_RT_OFFSET 34552
  4447. #define QM_REG_PQTX2PF_59_RT_OFFSET 34553
  4448. #define QM_REG_PQTX2PF_60_RT_OFFSET 34554
  4449. #define QM_REG_PQTX2PF_61_RT_OFFSET 34555
  4450. #define QM_REG_PQTX2PF_62_RT_OFFSET 34556
  4451. #define QM_REG_PQTX2PF_63_RT_OFFSET 34557
  4452. #define QM_REG_PQOTHER2PF_0_RT_OFFSET 34558
  4453. #define QM_REG_PQOTHER2PF_1_RT_OFFSET 34559
  4454. #define QM_REG_PQOTHER2PF_2_RT_OFFSET 34560
  4455. #define QM_REG_PQOTHER2PF_3_RT_OFFSET 34561
  4456. #define QM_REG_PQOTHER2PF_4_RT_OFFSET 34562
  4457. #define QM_REG_PQOTHER2PF_5_RT_OFFSET 34563
  4458. #define QM_REG_PQOTHER2PF_6_RT_OFFSET 34564
  4459. #define QM_REG_PQOTHER2PF_7_RT_OFFSET 34565
  4460. #define QM_REG_PQOTHER2PF_8_RT_OFFSET 34566
  4461. #define QM_REG_PQOTHER2PF_9_RT_OFFSET 34567
  4462. #define QM_REG_PQOTHER2PF_10_RT_OFFSET 34568
  4463. #define QM_REG_PQOTHER2PF_11_RT_OFFSET 34569
  4464. #define QM_REG_PQOTHER2PF_12_RT_OFFSET 34570
  4465. #define QM_REG_PQOTHER2PF_13_RT_OFFSET 34571
  4466. #define QM_REG_PQOTHER2PF_14_RT_OFFSET 34572
  4467. #define QM_REG_PQOTHER2PF_15_RT_OFFSET 34573
  4468. #define QM_REG_RLGLBLPERIOD_0_RT_OFFSET 34574
  4469. #define QM_REG_RLGLBLPERIOD_1_RT_OFFSET 34575
  4470. #define QM_REG_RLGLBLPERIODTIMER_0_RT_OFFSET 34576
  4471. #define QM_REG_RLGLBLPERIODTIMER_1_RT_OFFSET 34577
  4472. #define QM_REG_RLGLBLPERIODSEL_0_RT_OFFSET 34578
  4473. #define QM_REG_RLGLBLPERIODSEL_1_RT_OFFSET 34579
  4474. #define QM_REG_RLGLBLPERIODSEL_2_RT_OFFSET 34580
  4475. #define QM_REG_RLGLBLPERIODSEL_3_RT_OFFSET 34581
  4476. #define QM_REG_RLGLBLPERIODSEL_4_RT_OFFSET 34582
  4477. #define QM_REG_RLGLBLPERIODSEL_5_RT_OFFSET 34583
  4478. #define QM_REG_RLGLBLPERIODSEL_6_RT_OFFSET 34584
  4479. #define QM_REG_RLGLBLPERIODSEL_7_RT_OFFSET 34585
  4480. #define QM_REG_RLGLBLINCVAL_RT_OFFSET 34586
  4481. #define QM_REG_RLGLBLINCVAL_RT_SIZE 256
  4482. #define QM_REG_RLGLBLUPPERBOUND_RT_OFFSET 34842
  4483. #define QM_REG_RLGLBLUPPERBOUND_RT_SIZE 256
  4484. #define QM_REG_RLGLBLCRD_RT_OFFSET 35098
  4485. #define QM_REG_RLGLBLCRD_RT_SIZE 256
  4486. #define QM_REG_RLGLBLENABLE_RT_OFFSET 35354
  4487. #define QM_REG_RLPFPERIOD_RT_OFFSET 35355
  4488. #define QM_REG_RLPFPERIODTIMER_RT_OFFSET 35356
  4489. #define QM_REG_RLPFINCVAL_RT_OFFSET 35357
  4490. #define QM_REG_RLPFINCVAL_RT_SIZE 16
  4491. #define QM_REG_RLPFUPPERBOUND_RT_OFFSET 35373
  4492. #define QM_REG_RLPFUPPERBOUND_RT_SIZE 16
  4493. #define QM_REG_RLPFCRD_RT_OFFSET 35389
  4494. #define QM_REG_RLPFCRD_RT_SIZE 16
  4495. #define QM_REG_RLPFENABLE_RT_OFFSET 35405
  4496. #define QM_REG_RLPFVOQENABLE_RT_OFFSET 35406
  4497. #define QM_REG_WFQPFWEIGHT_RT_OFFSET 35407
  4498. #define QM_REG_WFQPFWEIGHT_RT_SIZE 16
  4499. #define QM_REG_WFQPFUPPERBOUND_RT_OFFSET 35423
  4500. #define QM_REG_WFQPFUPPERBOUND_RT_SIZE 16
  4501. #define QM_REG_WFQPFCRD_RT_OFFSET 35439
  4502. #define QM_REG_WFQPFCRD_RT_SIZE 256
  4503. #define QM_REG_WFQPFENABLE_RT_OFFSET 35695
  4504. #define QM_REG_WFQVPENABLE_RT_OFFSET 35696
  4505. #define QM_REG_BASEADDRTXPQ_RT_OFFSET 35697
  4506. #define QM_REG_BASEADDRTXPQ_RT_SIZE 512
  4507. #define QM_REG_TXPQMAP_RT_OFFSET 36209
  4508. #define QM_REG_TXPQMAP_RT_SIZE 512
  4509. #define QM_REG_WFQVPWEIGHT_RT_OFFSET 36721
  4510. #define QM_REG_WFQVPWEIGHT_RT_SIZE 512
  4511. #define QM_REG_WFQVPCRD_RT_OFFSET 37233
  4512. #define QM_REG_WFQVPCRD_RT_SIZE 512
  4513. #define QM_REG_WFQVPMAP_RT_OFFSET 37745
  4514. #define QM_REG_WFQVPMAP_RT_SIZE 512
  4515. #define QM_REG_PTRTBLTX_RT_OFFSET 38257
  4516. #define QM_REG_PTRTBLTX_RT_SIZE 1024
  4517. #define QM_REG_WFQPFCRD_MSB_RT_OFFSET 39281
  4518. #define QM_REG_WFQPFCRD_MSB_RT_SIZE 320
  4519. #define QM_REG_VOQCRDLINE_RT_OFFSET 39601
  4520. #define QM_REG_VOQCRDLINE_RT_SIZE 36
  4521. #define QM_REG_VOQINITCRDLINE_RT_OFFSET 39637
  4522. #define QM_REG_VOQINITCRDLINE_RT_SIZE 36
  4523. #define QM_REG_RLPFVOQENABLE_MSB_RT_OFFSET 39673
  4524. #define NIG_REG_TAG_ETHERTYPE_0_RT_OFFSET 39674
  4525. #define NIG_REG_BRB_GATE_DNTFWD_PORT_RT_OFFSET 39675
  4526. #define NIG_REG_OUTER_TAG_VALUE_LIST0_RT_OFFSET 39676
  4527. #define NIG_REG_OUTER_TAG_VALUE_LIST1_RT_OFFSET 39677
  4528. #define NIG_REG_OUTER_TAG_VALUE_LIST2_RT_OFFSET 39678
  4529. #define NIG_REG_OUTER_TAG_VALUE_LIST3_RT_OFFSET 39679
  4530. #define NIG_REG_LLH_FUNC_TAGMAC_CLS_TYPE_RT_OFFSET 39680
  4531. #define NIG_REG_LLH_FUNC_TAG_EN_RT_OFFSET 39681
  4532. #define NIG_REG_LLH_FUNC_TAG_EN_RT_SIZE 4
  4533. #define NIG_REG_LLH_FUNC_TAG_VALUE_RT_OFFSET 39685
  4534. #define NIG_REG_LLH_FUNC_TAG_VALUE_RT_SIZE 4
  4535. #define NIG_REG_LLH_FUNC_FILTER_VALUE_RT_OFFSET 39689
  4536. #define NIG_REG_LLH_FUNC_FILTER_VALUE_RT_SIZE 32
  4537. #define NIG_REG_LLH_FUNC_FILTER_EN_RT_OFFSET 39721
  4538. #define NIG_REG_LLH_FUNC_FILTER_EN_RT_SIZE 16
  4539. #define NIG_REG_LLH_FUNC_FILTER_MODE_RT_OFFSET 39737
  4540. #define NIG_REG_LLH_FUNC_FILTER_MODE_RT_SIZE 16
  4541. #define NIG_REG_LLH_FUNC_FILTER_PROTOCOL_TYPE_RT_OFFSET 39753
  4542. #define NIG_REG_LLH_FUNC_FILTER_PROTOCOL_TYPE_RT_SIZE 16
  4543. #define NIG_REG_LLH_FUNC_FILTER_HDR_SEL_RT_OFFSET 39769
  4544. #define NIG_REG_LLH_FUNC_FILTER_HDR_SEL_RT_SIZE 16
  4545. #define NIG_REG_TX_EDPM_CTRL_RT_OFFSET 39785
  4546. #define NIG_REG_PPF_TO_ENGINE_SEL_RT_OFFSET 39786
  4547. #define NIG_REG_PPF_TO_ENGINE_SEL_RT_SIZE 8
  4548. #define NIG_REG_LLH_PF_CLS_FUNC_FILTER_VALUE_RT_OFFSET 39794
  4549. #define NIG_REG_LLH_PF_CLS_FUNC_FILTER_VALUE_RT_SIZE 1024
  4550. #define NIG_REG_LLH_PF_CLS_FUNC_FILTER_EN_RT_OFFSET 40818
  4551. #define NIG_REG_LLH_PF_CLS_FUNC_FILTER_EN_RT_SIZE 512
  4552. #define NIG_REG_LLH_PF_CLS_FUNC_FILTER_MODE_RT_OFFSET 41330
  4553. #define NIG_REG_LLH_PF_CLS_FUNC_FILTER_MODE_RT_SIZE 512
  4554. #define NIG_REG_LLH_PF_CLS_FUNC_FILTER_PROTOCOL_TYPE_RT_OFFSET 41842
  4555. #define NIG_REG_LLH_PF_CLS_FUNC_FILTER_PROTOCOL_TYPE_RT_SIZE 512
  4556. #define NIG_REG_LLH_PF_CLS_FUNC_FILTER_HDR_SEL_RT_OFFSET 42354
  4557. #define NIG_REG_LLH_PF_CLS_FUNC_FILTER_HDR_SEL_RT_SIZE 512
  4558. #define NIG_REG_LLH_PF_CLS_FILTERS_MAP_RT_OFFSET 42866
  4559. #define NIG_REG_LLH_PF_CLS_FILTERS_MAP_RT_SIZE 32
  4560. #define CDU_REG_CID_ADDR_PARAMS_RT_OFFSET 42898
  4561. #define CDU_REG_SEGMENT0_PARAMS_RT_OFFSET 42899
  4562. #define CDU_REG_SEGMENT1_PARAMS_RT_OFFSET 42900
  4563. #define CDU_REG_PF_SEG0_TYPE_OFFSET_RT_OFFSET 42901
  4564. #define CDU_REG_PF_SEG1_TYPE_OFFSET_RT_OFFSET 42902
  4565. #define CDU_REG_PF_SEG2_TYPE_OFFSET_RT_OFFSET 42903
  4566. #define CDU_REG_PF_SEG3_TYPE_OFFSET_RT_OFFSET 42904
  4567. #define CDU_REG_PF_FL_SEG0_TYPE_OFFSET_RT_OFFSET 42905
  4568. #define CDU_REG_PF_FL_SEG1_TYPE_OFFSET_RT_OFFSET 42906
  4569. #define CDU_REG_PF_FL_SEG2_TYPE_OFFSET_RT_OFFSET 42907
  4570. #define CDU_REG_PF_FL_SEG3_TYPE_OFFSET_RT_OFFSET 42908
  4571. #define CDU_REG_VF_SEG_TYPE_OFFSET_RT_OFFSET 42909
  4572. #define CDU_REG_VF_FL_SEG_TYPE_OFFSET_RT_OFFSET 42910
  4573. #define PBF_REG_TAG_ETHERTYPE_0_RT_OFFSET 42911
  4574. #define PBF_REG_BTB_SHARED_AREA_SIZE_RT_OFFSET 42912
  4575. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ0_RT_OFFSET 42913
  4576. #define PBF_REG_BTB_GUARANTEED_VOQ0_RT_OFFSET 42914
  4577. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ0_RT_OFFSET 42915
  4578. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ1_RT_OFFSET 42916
  4579. #define PBF_REG_BTB_GUARANTEED_VOQ1_RT_OFFSET 42917
  4580. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ1_RT_OFFSET 42918
  4581. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ2_RT_OFFSET 42919
  4582. #define PBF_REG_BTB_GUARANTEED_VOQ2_RT_OFFSET 42920
  4583. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ2_RT_OFFSET 42921
  4584. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ3_RT_OFFSET 42922
  4585. #define PBF_REG_BTB_GUARANTEED_VOQ3_RT_OFFSET 42923
  4586. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ3_RT_OFFSET 42924
  4587. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ4_RT_OFFSET 42925
  4588. #define PBF_REG_BTB_GUARANTEED_VOQ4_RT_OFFSET 42926
  4589. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ4_RT_OFFSET 42927
  4590. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ5_RT_OFFSET 42928
  4591. #define PBF_REG_BTB_GUARANTEED_VOQ5_RT_OFFSET 42929
  4592. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ5_RT_OFFSET 42930
  4593. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ6_RT_OFFSET 42931
  4594. #define PBF_REG_BTB_GUARANTEED_VOQ6_RT_OFFSET 42932
  4595. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ6_RT_OFFSET 42933
  4596. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ7_RT_OFFSET 42934
  4597. #define PBF_REG_BTB_GUARANTEED_VOQ7_RT_OFFSET 42935
  4598. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ7_RT_OFFSET 42936
  4599. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ8_RT_OFFSET 42937
  4600. #define PBF_REG_BTB_GUARANTEED_VOQ8_RT_OFFSET 42938
  4601. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ8_RT_OFFSET 42939
  4602. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ9_RT_OFFSET 42940
  4603. #define PBF_REG_BTB_GUARANTEED_VOQ9_RT_OFFSET 42941
  4604. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ9_RT_OFFSET 42942
  4605. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ10_RT_OFFSET 42943
  4606. #define PBF_REG_BTB_GUARANTEED_VOQ10_RT_OFFSET 42944
  4607. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ10_RT_OFFSET 42945
  4608. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ11_RT_OFFSET 42946
  4609. #define PBF_REG_BTB_GUARANTEED_VOQ11_RT_OFFSET 42947
  4610. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ11_RT_OFFSET 42948
  4611. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ12_RT_OFFSET 42949
  4612. #define PBF_REG_BTB_GUARANTEED_VOQ12_RT_OFFSET 42950
  4613. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ12_RT_OFFSET 42951
  4614. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ13_RT_OFFSET 42952
  4615. #define PBF_REG_BTB_GUARANTEED_VOQ13_RT_OFFSET 42953
  4616. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ13_RT_OFFSET 42954
  4617. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ14_RT_OFFSET 42955
  4618. #define PBF_REG_BTB_GUARANTEED_VOQ14_RT_OFFSET 42956
  4619. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ14_RT_OFFSET 42957
  4620. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ15_RT_OFFSET 42958
  4621. #define PBF_REG_BTB_GUARANTEED_VOQ15_RT_OFFSET 42959
  4622. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ15_RT_OFFSET 42960
  4623. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ16_RT_OFFSET 42961
  4624. #define PBF_REG_BTB_GUARANTEED_VOQ16_RT_OFFSET 42962
  4625. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ16_RT_OFFSET 42963
  4626. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ17_RT_OFFSET 42964
  4627. #define PBF_REG_BTB_GUARANTEED_VOQ17_RT_OFFSET 42965
  4628. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ17_RT_OFFSET 42966
  4629. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ18_RT_OFFSET 42967
  4630. #define PBF_REG_BTB_GUARANTEED_VOQ18_RT_OFFSET 42968
  4631. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ18_RT_OFFSET 42969
  4632. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ19_RT_OFFSET 42970
  4633. #define PBF_REG_BTB_GUARANTEED_VOQ19_RT_OFFSET 42971
  4634. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ19_RT_OFFSET 42972
  4635. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ20_RT_OFFSET 42973
  4636. #define PBF_REG_BTB_GUARANTEED_VOQ20_RT_OFFSET 42974
  4637. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ20_RT_OFFSET 42975
  4638. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ21_RT_OFFSET 42976
  4639. #define PBF_REG_BTB_GUARANTEED_VOQ21_RT_OFFSET 42977
  4640. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ21_RT_OFFSET 42978
  4641. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ22_RT_OFFSET 42979
  4642. #define PBF_REG_BTB_GUARANTEED_VOQ22_RT_OFFSET 42980
  4643. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ22_RT_OFFSET 42981
  4644. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ23_RT_OFFSET 42982
  4645. #define PBF_REG_BTB_GUARANTEED_VOQ23_RT_OFFSET 42983
  4646. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ23_RT_OFFSET 42984
  4647. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ24_RT_OFFSET 42985
  4648. #define PBF_REG_BTB_GUARANTEED_VOQ24_RT_OFFSET 42986
  4649. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ24_RT_OFFSET 42987
  4650. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ25_RT_OFFSET 42988
  4651. #define PBF_REG_BTB_GUARANTEED_VOQ25_RT_OFFSET 42989
  4652. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ25_RT_OFFSET 42990
  4653. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ26_RT_OFFSET 42991
  4654. #define PBF_REG_BTB_GUARANTEED_VOQ26_RT_OFFSET 42992
  4655. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ26_RT_OFFSET 42993
  4656. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ27_RT_OFFSET 42994
  4657. #define PBF_REG_BTB_GUARANTEED_VOQ27_RT_OFFSET 42995
  4658. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ27_RT_OFFSET 42996
  4659. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ28_RT_OFFSET 42997
  4660. #define PBF_REG_BTB_GUARANTEED_VOQ28_RT_OFFSET 42998
  4661. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ28_RT_OFFSET 42999
  4662. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ29_RT_OFFSET 43000
  4663. #define PBF_REG_BTB_GUARANTEED_VOQ29_RT_OFFSET 43001
  4664. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ29_RT_OFFSET 43002
  4665. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ30_RT_OFFSET 43003
  4666. #define PBF_REG_BTB_GUARANTEED_VOQ30_RT_OFFSET 43004
  4667. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ30_RT_OFFSET 43005
  4668. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ31_RT_OFFSET 43006
  4669. #define PBF_REG_BTB_GUARANTEED_VOQ31_RT_OFFSET 43007
  4670. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ31_RT_OFFSET 43008
  4671. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ32_RT_OFFSET 43009
  4672. #define PBF_REG_BTB_GUARANTEED_VOQ32_RT_OFFSET 43010
  4673. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ32_RT_OFFSET 43011
  4674. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ33_RT_OFFSET 43012
  4675. #define PBF_REG_BTB_GUARANTEED_VOQ33_RT_OFFSET 43013
  4676. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ33_RT_OFFSET 43014
  4677. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ34_RT_OFFSET 43015
  4678. #define PBF_REG_BTB_GUARANTEED_VOQ34_RT_OFFSET 43016
  4679. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ34_RT_OFFSET 43017
  4680. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ35_RT_OFFSET 43018
  4681. #define PBF_REG_BTB_GUARANTEED_VOQ35_RT_OFFSET 43019
  4682. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ35_RT_OFFSET 43020
  4683. #define XCM_REG_CON_PHY_Q3_RT_OFFSET 43021
  4684. #define RUNTIME_ARRAY_SIZE 43022
  4685. /* Init Callbacks */
  4686. #define DMAE_READY_CB 0
  4687. /* The eth storm context for the Tstorm */
  4688. struct tstorm_eth_conn_st_ctx {
  4689. __le32 reserved[4];
  4690. };
  4691. /* The eth storm context for the Pstorm */
  4692. struct pstorm_eth_conn_st_ctx {
  4693. __le32 reserved[8];
  4694. };
  4695. /* The eth storm context for the Xstorm */
  4696. struct xstorm_eth_conn_st_ctx {
  4697. __le32 reserved[60];
  4698. };
  4699. struct e4_xstorm_eth_conn_ag_ctx {
  4700. u8 reserved0;
  4701. u8 state;
  4702. u8 flags0;
  4703. #define E4_XSTORM_ETH_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  4704. #define E4_XSTORM_ETH_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  4705. #define E4_XSTORM_ETH_CONN_AG_CTX_RESERVED1_MASK 0x1
  4706. #define E4_XSTORM_ETH_CONN_AG_CTX_RESERVED1_SHIFT 1
  4707. #define E4_XSTORM_ETH_CONN_AG_CTX_RESERVED2_MASK 0x1
  4708. #define E4_XSTORM_ETH_CONN_AG_CTX_RESERVED2_SHIFT 2
  4709. #define E4_XSTORM_ETH_CONN_AG_CTX_EXIST_IN_QM3_MASK 0x1
  4710. #define E4_XSTORM_ETH_CONN_AG_CTX_EXIST_IN_QM3_SHIFT 3
  4711. #define E4_XSTORM_ETH_CONN_AG_CTX_RESERVED3_MASK 0x1
  4712. #define E4_XSTORM_ETH_CONN_AG_CTX_RESERVED3_SHIFT 4
  4713. #define E4_XSTORM_ETH_CONN_AG_CTX_RESERVED4_MASK 0x1
  4714. #define E4_XSTORM_ETH_CONN_AG_CTX_RESERVED4_SHIFT 5
  4715. #define E4_XSTORM_ETH_CONN_AG_CTX_RESERVED5_MASK 0x1
  4716. #define E4_XSTORM_ETH_CONN_AG_CTX_RESERVED5_SHIFT 6
  4717. #define E4_XSTORM_ETH_CONN_AG_CTX_RESERVED6_MASK 0x1
  4718. #define E4_XSTORM_ETH_CONN_AG_CTX_RESERVED6_SHIFT 7
  4719. u8 flags1;
  4720. #define E4_XSTORM_ETH_CONN_AG_CTX_RESERVED7_MASK 0x1
  4721. #define E4_XSTORM_ETH_CONN_AG_CTX_RESERVED7_SHIFT 0
  4722. #define E4_XSTORM_ETH_CONN_AG_CTX_RESERVED8_MASK 0x1
  4723. #define E4_XSTORM_ETH_CONN_AG_CTX_RESERVED8_SHIFT 1
  4724. #define E4_XSTORM_ETH_CONN_AG_CTX_RESERVED9_MASK 0x1
  4725. #define E4_XSTORM_ETH_CONN_AG_CTX_RESERVED9_SHIFT 2
  4726. #define E4_XSTORM_ETH_CONN_AG_CTX_BIT11_MASK 0x1
  4727. #define E4_XSTORM_ETH_CONN_AG_CTX_BIT11_SHIFT 3
  4728. #define E4_XSTORM_ETH_CONN_AG_CTX_E5_RESERVED2_MASK 0x1
  4729. #define E4_XSTORM_ETH_CONN_AG_CTX_E5_RESERVED2_SHIFT 4
  4730. #define E4_XSTORM_ETH_CONN_AG_CTX_E5_RESERVED3_MASK 0x1
  4731. #define E4_XSTORM_ETH_CONN_AG_CTX_E5_RESERVED3_SHIFT 5
  4732. #define E4_XSTORM_ETH_CONN_AG_CTX_TX_RULE_ACTIVE_MASK 0x1
  4733. #define E4_XSTORM_ETH_CONN_AG_CTX_TX_RULE_ACTIVE_SHIFT 6
  4734. #define E4_XSTORM_ETH_CONN_AG_CTX_DQ_CF_ACTIVE_MASK 0x1
  4735. #define E4_XSTORM_ETH_CONN_AG_CTX_DQ_CF_ACTIVE_SHIFT 7
  4736. u8 flags2;
  4737. #define E4_XSTORM_ETH_CONN_AG_CTX_CF0_MASK 0x3
  4738. #define E4_XSTORM_ETH_CONN_AG_CTX_CF0_SHIFT 0
  4739. #define E4_XSTORM_ETH_CONN_AG_CTX_CF1_MASK 0x3
  4740. #define E4_XSTORM_ETH_CONN_AG_CTX_CF1_SHIFT 2
  4741. #define E4_XSTORM_ETH_CONN_AG_CTX_CF2_MASK 0x3
  4742. #define E4_XSTORM_ETH_CONN_AG_CTX_CF2_SHIFT 4
  4743. #define E4_XSTORM_ETH_CONN_AG_CTX_CF3_MASK 0x3
  4744. #define E4_XSTORM_ETH_CONN_AG_CTX_CF3_SHIFT 6
  4745. u8 flags3;
  4746. #define E4_XSTORM_ETH_CONN_AG_CTX_CF4_MASK 0x3
  4747. #define E4_XSTORM_ETH_CONN_AG_CTX_CF4_SHIFT 0
  4748. #define E4_XSTORM_ETH_CONN_AG_CTX_CF5_MASK 0x3
  4749. #define E4_XSTORM_ETH_CONN_AG_CTX_CF5_SHIFT 2
  4750. #define E4_XSTORM_ETH_CONN_AG_CTX_CF6_MASK 0x3
  4751. #define E4_XSTORM_ETH_CONN_AG_CTX_CF6_SHIFT 4
  4752. #define E4_XSTORM_ETH_CONN_AG_CTX_CF7_MASK 0x3
  4753. #define E4_XSTORM_ETH_CONN_AG_CTX_CF7_SHIFT 6
  4754. u8 flags4;
  4755. #define E4_XSTORM_ETH_CONN_AG_CTX_CF8_MASK 0x3
  4756. #define E4_XSTORM_ETH_CONN_AG_CTX_CF8_SHIFT 0
  4757. #define E4_XSTORM_ETH_CONN_AG_CTX_CF9_MASK 0x3
  4758. #define E4_XSTORM_ETH_CONN_AG_CTX_CF9_SHIFT 2
  4759. #define E4_XSTORM_ETH_CONN_AG_CTX_CF10_MASK 0x3
  4760. #define E4_XSTORM_ETH_CONN_AG_CTX_CF10_SHIFT 4
  4761. #define E4_XSTORM_ETH_CONN_AG_CTX_CF11_MASK 0x3
  4762. #define E4_XSTORM_ETH_CONN_AG_CTX_CF11_SHIFT 6
  4763. u8 flags5;
  4764. #define E4_XSTORM_ETH_CONN_AG_CTX_CF12_MASK 0x3
  4765. #define E4_XSTORM_ETH_CONN_AG_CTX_CF12_SHIFT 0
  4766. #define E4_XSTORM_ETH_CONN_AG_CTX_CF13_MASK 0x3
  4767. #define E4_XSTORM_ETH_CONN_AG_CTX_CF13_SHIFT 2
  4768. #define E4_XSTORM_ETH_CONN_AG_CTX_CF14_MASK 0x3
  4769. #define E4_XSTORM_ETH_CONN_AG_CTX_CF14_SHIFT 4
  4770. #define E4_XSTORM_ETH_CONN_AG_CTX_CF15_MASK 0x3
  4771. #define E4_XSTORM_ETH_CONN_AG_CTX_CF15_SHIFT 6
  4772. u8 flags6;
  4773. #define E4_XSTORM_ETH_CONN_AG_CTX_GO_TO_BD_CONS_CF_MASK 0x3
  4774. #define E4_XSTORM_ETH_CONN_AG_CTX_GO_TO_BD_CONS_CF_SHIFT 0
  4775. #define E4_XSTORM_ETH_CONN_AG_CTX_MULTI_UNICAST_CF_MASK 0x3
  4776. #define E4_XSTORM_ETH_CONN_AG_CTX_MULTI_UNICAST_CF_SHIFT 2
  4777. #define E4_XSTORM_ETH_CONN_AG_CTX_DQ_CF_MASK 0x3
  4778. #define E4_XSTORM_ETH_CONN_AG_CTX_DQ_CF_SHIFT 4
  4779. #define E4_XSTORM_ETH_CONN_AG_CTX_TERMINATE_CF_MASK 0x3
  4780. #define E4_XSTORM_ETH_CONN_AG_CTX_TERMINATE_CF_SHIFT 6
  4781. u8 flags7;
  4782. #define E4_XSTORM_ETH_CONN_AG_CTX_FLUSH_Q0_MASK 0x3
  4783. #define E4_XSTORM_ETH_CONN_AG_CTX_FLUSH_Q0_SHIFT 0
  4784. #define E4_XSTORM_ETH_CONN_AG_CTX_RESERVED10_MASK 0x3
  4785. #define E4_XSTORM_ETH_CONN_AG_CTX_RESERVED10_SHIFT 2
  4786. #define E4_XSTORM_ETH_CONN_AG_CTX_SLOW_PATH_MASK 0x3
  4787. #define E4_XSTORM_ETH_CONN_AG_CTX_SLOW_PATH_SHIFT 4
  4788. #define E4_XSTORM_ETH_CONN_AG_CTX_CF0EN_MASK 0x1
  4789. #define E4_XSTORM_ETH_CONN_AG_CTX_CF0EN_SHIFT 6
  4790. #define E4_XSTORM_ETH_CONN_AG_CTX_CF1EN_MASK 0x1
  4791. #define E4_XSTORM_ETH_CONN_AG_CTX_CF1EN_SHIFT 7
  4792. u8 flags8;
  4793. #define E4_XSTORM_ETH_CONN_AG_CTX_CF2EN_MASK 0x1
  4794. #define E4_XSTORM_ETH_CONN_AG_CTX_CF2EN_SHIFT 0
  4795. #define E4_XSTORM_ETH_CONN_AG_CTX_CF3EN_MASK 0x1
  4796. #define E4_XSTORM_ETH_CONN_AG_CTX_CF3EN_SHIFT 1
  4797. #define E4_XSTORM_ETH_CONN_AG_CTX_CF4EN_MASK 0x1
  4798. #define E4_XSTORM_ETH_CONN_AG_CTX_CF4EN_SHIFT 2
  4799. #define E4_XSTORM_ETH_CONN_AG_CTX_CF5EN_MASK 0x1
  4800. #define E4_XSTORM_ETH_CONN_AG_CTX_CF5EN_SHIFT 3
  4801. #define E4_XSTORM_ETH_CONN_AG_CTX_CF6EN_MASK 0x1
  4802. #define E4_XSTORM_ETH_CONN_AG_CTX_CF6EN_SHIFT 4
  4803. #define E4_XSTORM_ETH_CONN_AG_CTX_CF7EN_MASK 0x1
  4804. #define E4_XSTORM_ETH_CONN_AG_CTX_CF7EN_SHIFT 5
  4805. #define E4_XSTORM_ETH_CONN_AG_CTX_CF8EN_MASK 0x1
  4806. #define E4_XSTORM_ETH_CONN_AG_CTX_CF8EN_SHIFT 6
  4807. #define E4_XSTORM_ETH_CONN_AG_CTX_CF9EN_MASK 0x1
  4808. #define E4_XSTORM_ETH_CONN_AG_CTX_CF9EN_SHIFT 7
  4809. u8 flags9;
  4810. #define E4_XSTORM_ETH_CONN_AG_CTX_CF10EN_MASK 0x1
  4811. #define E4_XSTORM_ETH_CONN_AG_CTX_CF10EN_SHIFT 0
  4812. #define E4_XSTORM_ETH_CONN_AG_CTX_CF11EN_MASK 0x1
  4813. #define E4_XSTORM_ETH_CONN_AG_CTX_CF11EN_SHIFT 1
  4814. #define E4_XSTORM_ETH_CONN_AG_CTX_CF12EN_MASK 0x1
  4815. #define E4_XSTORM_ETH_CONN_AG_CTX_CF12EN_SHIFT 2
  4816. #define E4_XSTORM_ETH_CONN_AG_CTX_CF13EN_MASK 0x1
  4817. #define E4_XSTORM_ETH_CONN_AG_CTX_CF13EN_SHIFT 3
  4818. #define E4_XSTORM_ETH_CONN_AG_CTX_CF14EN_MASK 0x1
  4819. #define E4_XSTORM_ETH_CONN_AG_CTX_CF14EN_SHIFT 4
  4820. #define E4_XSTORM_ETH_CONN_AG_CTX_CF15EN_MASK 0x1
  4821. #define E4_XSTORM_ETH_CONN_AG_CTX_CF15EN_SHIFT 5
  4822. #define E4_XSTORM_ETH_CONN_AG_CTX_GO_TO_BD_CONS_CF_EN_MASK 0x1
  4823. #define E4_XSTORM_ETH_CONN_AG_CTX_GO_TO_BD_CONS_CF_EN_SHIFT 6
  4824. #define E4_XSTORM_ETH_CONN_AG_CTX_MULTI_UNICAST_CF_EN_MASK 0x1
  4825. #define E4_XSTORM_ETH_CONN_AG_CTX_MULTI_UNICAST_CF_EN_SHIFT 7
  4826. u8 flags10;
  4827. #define E4_XSTORM_ETH_CONN_AG_CTX_DQ_CF_EN_MASK 0x1
  4828. #define E4_XSTORM_ETH_CONN_AG_CTX_DQ_CF_EN_SHIFT 0
  4829. #define E4_XSTORM_ETH_CONN_AG_CTX_TERMINATE_CF_EN_MASK 0x1
  4830. #define E4_XSTORM_ETH_CONN_AG_CTX_TERMINATE_CF_EN_SHIFT 1
  4831. #define E4_XSTORM_ETH_CONN_AG_CTX_FLUSH_Q0_EN_MASK 0x1
  4832. #define E4_XSTORM_ETH_CONN_AG_CTX_FLUSH_Q0_EN_SHIFT 2
  4833. #define E4_XSTORM_ETH_CONN_AG_CTX_RESERVED11_MASK 0x1
  4834. #define E4_XSTORM_ETH_CONN_AG_CTX_RESERVED11_SHIFT 3
  4835. #define E4_XSTORM_ETH_CONN_AG_CTX_SLOW_PATH_EN_MASK 0x1
  4836. #define E4_XSTORM_ETH_CONN_AG_CTX_SLOW_PATH_EN_SHIFT 4
  4837. #define E4_XSTORM_ETH_CONN_AG_CTX_TPH_ENABLE_EN_RESERVED_MASK 0x1
  4838. #define E4_XSTORM_ETH_CONN_AG_CTX_TPH_ENABLE_EN_RESERVED_SHIFT 5
  4839. #define E4_XSTORM_ETH_CONN_AG_CTX_RESERVED12_MASK 0x1
  4840. #define E4_XSTORM_ETH_CONN_AG_CTX_RESERVED12_SHIFT 6
  4841. #define E4_XSTORM_ETH_CONN_AG_CTX_RESERVED13_MASK 0x1
  4842. #define E4_XSTORM_ETH_CONN_AG_CTX_RESERVED13_SHIFT 7
  4843. u8 flags11;
  4844. #define E4_XSTORM_ETH_CONN_AG_CTX_RESERVED14_MASK 0x1
  4845. #define E4_XSTORM_ETH_CONN_AG_CTX_RESERVED14_SHIFT 0
  4846. #define E4_XSTORM_ETH_CONN_AG_CTX_RESERVED15_MASK 0x1
  4847. #define E4_XSTORM_ETH_CONN_AG_CTX_RESERVED15_SHIFT 1
  4848. #define E4_XSTORM_ETH_CONN_AG_CTX_TX_DEC_RULE_EN_MASK 0x1
  4849. #define E4_XSTORM_ETH_CONN_AG_CTX_TX_DEC_RULE_EN_SHIFT 2
  4850. #define E4_XSTORM_ETH_CONN_AG_CTX_RULE5EN_MASK 0x1
  4851. #define E4_XSTORM_ETH_CONN_AG_CTX_RULE5EN_SHIFT 3
  4852. #define E4_XSTORM_ETH_CONN_AG_CTX_RULE6EN_MASK 0x1
  4853. #define E4_XSTORM_ETH_CONN_AG_CTX_RULE6EN_SHIFT 4
  4854. #define E4_XSTORM_ETH_CONN_AG_CTX_RULE7EN_MASK 0x1
  4855. #define E4_XSTORM_ETH_CONN_AG_CTX_RULE7EN_SHIFT 5
  4856. #define E4_XSTORM_ETH_CONN_AG_CTX_A0_RESERVED1_MASK 0x1
  4857. #define E4_XSTORM_ETH_CONN_AG_CTX_A0_RESERVED1_SHIFT 6
  4858. #define E4_XSTORM_ETH_CONN_AG_CTX_RULE9EN_MASK 0x1
  4859. #define E4_XSTORM_ETH_CONN_AG_CTX_RULE9EN_SHIFT 7
  4860. u8 flags12;
  4861. #define E4_XSTORM_ETH_CONN_AG_CTX_RULE10EN_MASK 0x1
  4862. #define E4_XSTORM_ETH_CONN_AG_CTX_RULE10EN_SHIFT 0
  4863. #define E4_XSTORM_ETH_CONN_AG_CTX_RULE11EN_MASK 0x1
  4864. #define E4_XSTORM_ETH_CONN_AG_CTX_RULE11EN_SHIFT 1
  4865. #define E4_XSTORM_ETH_CONN_AG_CTX_A0_RESERVED2_MASK 0x1
  4866. #define E4_XSTORM_ETH_CONN_AG_CTX_A0_RESERVED2_SHIFT 2
  4867. #define E4_XSTORM_ETH_CONN_AG_CTX_A0_RESERVED3_MASK 0x1
  4868. #define E4_XSTORM_ETH_CONN_AG_CTX_A0_RESERVED3_SHIFT 3
  4869. #define E4_XSTORM_ETH_CONN_AG_CTX_RULE14EN_MASK 0x1
  4870. #define E4_XSTORM_ETH_CONN_AG_CTX_RULE14EN_SHIFT 4
  4871. #define E4_XSTORM_ETH_CONN_AG_CTX_RULE15EN_MASK 0x1
  4872. #define E4_XSTORM_ETH_CONN_AG_CTX_RULE15EN_SHIFT 5
  4873. #define E4_XSTORM_ETH_CONN_AG_CTX_RULE16EN_MASK 0x1
  4874. #define E4_XSTORM_ETH_CONN_AG_CTX_RULE16EN_SHIFT 6
  4875. #define E4_XSTORM_ETH_CONN_AG_CTX_RULE17EN_MASK 0x1
  4876. #define E4_XSTORM_ETH_CONN_AG_CTX_RULE17EN_SHIFT 7
  4877. u8 flags13;
  4878. #define E4_XSTORM_ETH_CONN_AG_CTX_RULE18EN_MASK 0x1
  4879. #define E4_XSTORM_ETH_CONN_AG_CTX_RULE18EN_SHIFT 0
  4880. #define E4_XSTORM_ETH_CONN_AG_CTX_RULE19EN_MASK 0x1
  4881. #define E4_XSTORM_ETH_CONN_AG_CTX_RULE19EN_SHIFT 1
  4882. #define E4_XSTORM_ETH_CONN_AG_CTX_A0_RESERVED4_MASK 0x1
  4883. #define E4_XSTORM_ETH_CONN_AG_CTX_A0_RESERVED4_SHIFT 2
  4884. #define E4_XSTORM_ETH_CONN_AG_CTX_A0_RESERVED5_MASK 0x1
  4885. #define E4_XSTORM_ETH_CONN_AG_CTX_A0_RESERVED5_SHIFT 3
  4886. #define E4_XSTORM_ETH_CONN_AG_CTX_A0_RESERVED6_MASK 0x1
  4887. #define E4_XSTORM_ETH_CONN_AG_CTX_A0_RESERVED6_SHIFT 4
  4888. #define E4_XSTORM_ETH_CONN_AG_CTX_A0_RESERVED7_MASK 0x1
  4889. #define E4_XSTORM_ETH_CONN_AG_CTX_A0_RESERVED7_SHIFT 5
  4890. #define E4_XSTORM_ETH_CONN_AG_CTX_A0_RESERVED8_MASK 0x1
  4891. #define E4_XSTORM_ETH_CONN_AG_CTX_A0_RESERVED8_SHIFT 6
  4892. #define E4_XSTORM_ETH_CONN_AG_CTX_A0_RESERVED9_MASK 0x1
  4893. #define E4_XSTORM_ETH_CONN_AG_CTX_A0_RESERVED9_SHIFT 7
  4894. u8 flags14;
  4895. #define E4_XSTORM_ETH_CONN_AG_CTX_EDPM_USE_EXT_HDR_MASK 0x1
  4896. #define E4_XSTORM_ETH_CONN_AG_CTX_EDPM_USE_EXT_HDR_SHIFT 0
  4897. #define E4_XSTORM_ETH_CONN_AG_CTX_EDPM_SEND_RAW_L3L4_MASK 0x1
  4898. #define E4_XSTORM_ETH_CONN_AG_CTX_EDPM_SEND_RAW_L3L4_SHIFT 1
  4899. #define E4_XSTORM_ETH_CONN_AG_CTX_EDPM_INBAND_PROP_HDR_MASK 0x1
  4900. #define E4_XSTORM_ETH_CONN_AG_CTX_EDPM_INBAND_PROP_HDR_SHIFT 2
  4901. #define E4_XSTORM_ETH_CONN_AG_CTX_EDPM_SEND_EXT_TUNNEL_MASK 0x1
  4902. #define E4_XSTORM_ETH_CONN_AG_CTX_EDPM_SEND_EXT_TUNNEL_SHIFT 3
  4903. #define E4_XSTORM_ETH_CONN_AG_CTX_L2_EDPM_ENABLE_MASK 0x1
  4904. #define E4_XSTORM_ETH_CONN_AG_CTX_L2_EDPM_ENABLE_SHIFT 4
  4905. #define E4_XSTORM_ETH_CONN_AG_CTX_ROCE_EDPM_ENABLE_MASK 0x1
  4906. #define E4_XSTORM_ETH_CONN_AG_CTX_ROCE_EDPM_ENABLE_SHIFT 5
  4907. #define E4_XSTORM_ETH_CONN_AG_CTX_TPH_ENABLE_MASK 0x3
  4908. #define E4_XSTORM_ETH_CONN_AG_CTX_TPH_ENABLE_SHIFT 6
  4909. u8 edpm_event_id;
  4910. __le16 physical_q0;
  4911. __le16 e5_reserved1;
  4912. __le16 edpm_num_bds;
  4913. __le16 tx_bd_cons;
  4914. __le16 tx_bd_prod;
  4915. __le16 updated_qm_pq_id;
  4916. __le16 conn_dpi;
  4917. u8 byte3;
  4918. u8 byte4;
  4919. u8 byte5;
  4920. u8 byte6;
  4921. __le32 reg0;
  4922. __le32 reg1;
  4923. __le32 reg2;
  4924. __le32 reg3;
  4925. __le32 reg4;
  4926. __le32 reg5;
  4927. __le32 reg6;
  4928. __le16 word7;
  4929. __le16 word8;
  4930. __le16 word9;
  4931. __le16 word10;
  4932. __le32 reg7;
  4933. __le32 reg8;
  4934. __le32 reg9;
  4935. u8 byte7;
  4936. u8 byte8;
  4937. u8 byte9;
  4938. u8 byte10;
  4939. u8 byte11;
  4940. u8 byte12;
  4941. u8 byte13;
  4942. u8 byte14;
  4943. u8 byte15;
  4944. u8 e5_reserved;
  4945. __le16 word11;
  4946. __le32 reg10;
  4947. __le32 reg11;
  4948. __le32 reg12;
  4949. __le32 reg13;
  4950. __le32 reg14;
  4951. __le32 reg15;
  4952. __le32 reg16;
  4953. __le32 reg17;
  4954. __le32 reg18;
  4955. __le32 reg19;
  4956. __le16 word12;
  4957. __le16 word13;
  4958. __le16 word14;
  4959. __le16 word15;
  4960. };
  4961. /* The eth storm context for the Ystorm */
  4962. struct ystorm_eth_conn_st_ctx {
  4963. __le32 reserved[8];
  4964. };
  4965. struct e4_ystorm_eth_conn_ag_ctx {
  4966. u8 byte0;
  4967. u8 state;
  4968. u8 flags0;
  4969. #define E4_YSTORM_ETH_CONN_AG_CTX_BIT0_MASK 0x1
  4970. #define E4_YSTORM_ETH_CONN_AG_CTX_BIT0_SHIFT 0
  4971. #define E4_YSTORM_ETH_CONN_AG_CTX_BIT1_MASK 0x1
  4972. #define E4_YSTORM_ETH_CONN_AG_CTX_BIT1_SHIFT 1
  4973. #define E4_YSTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_MASK 0x3
  4974. #define E4_YSTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_SHIFT 2
  4975. #define E4_YSTORM_ETH_CONN_AG_CTX_PMD_TERMINATE_CF_MASK 0x3
  4976. #define E4_YSTORM_ETH_CONN_AG_CTX_PMD_TERMINATE_CF_SHIFT 4
  4977. #define E4_YSTORM_ETH_CONN_AG_CTX_CF2_MASK 0x3
  4978. #define E4_YSTORM_ETH_CONN_AG_CTX_CF2_SHIFT 6
  4979. u8 flags1;
  4980. #define E4_YSTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_EN_MASK 0x1
  4981. #define E4_YSTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_EN_SHIFT 0
  4982. #define E4_YSTORM_ETH_CONN_AG_CTX_PMD_TERMINATE_CF_EN_MASK 0x1
  4983. #define E4_YSTORM_ETH_CONN_AG_CTX_PMD_TERMINATE_CF_EN_SHIFT 1
  4984. #define E4_YSTORM_ETH_CONN_AG_CTX_CF2EN_MASK 0x1
  4985. #define E4_YSTORM_ETH_CONN_AG_CTX_CF2EN_SHIFT 2
  4986. #define E4_YSTORM_ETH_CONN_AG_CTX_RULE0EN_MASK 0x1
  4987. #define E4_YSTORM_ETH_CONN_AG_CTX_RULE0EN_SHIFT 3
  4988. #define E4_YSTORM_ETH_CONN_AG_CTX_RULE1EN_MASK 0x1
  4989. #define E4_YSTORM_ETH_CONN_AG_CTX_RULE1EN_SHIFT 4
  4990. #define E4_YSTORM_ETH_CONN_AG_CTX_RULE2EN_MASK 0x1
  4991. #define E4_YSTORM_ETH_CONN_AG_CTX_RULE2EN_SHIFT 5
  4992. #define E4_YSTORM_ETH_CONN_AG_CTX_RULE3EN_MASK 0x1
  4993. #define E4_YSTORM_ETH_CONN_AG_CTX_RULE3EN_SHIFT 6
  4994. #define E4_YSTORM_ETH_CONN_AG_CTX_RULE4EN_MASK 0x1
  4995. #define E4_YSTORM_ETH_CONN_AG_CTX_RULE4EN_SHIFT 7
  4996. u8 tx_q0_int_coallecing_timeset;
  4997. u8 byte3;
  4998. __le16 word0;
  4999. __le32 terminate_spqe;
  5000. __le32 reg1;
  5001. __le16 tx_bd_cons_upd;
  5002. __le16 word2;
  5003. __le16 word3;
  5004. __le16 word4;
  5005. __le32 reg2;
  5006. __le32 reg3;
  5007. };
  5008. struct e4_tstorm_eth_conn_ag_ctx {
  5009. u8 byte0;
  5010. u8 byte1;
  5011. u8 flags0;
  5012. #define E4_TSTORM_ETH_CONN_AG_CTX_BIT0_MASK 0x1
  5013. #define E4_TSTORM_ETH_CONN_AG_CTX_BIT0_SHIFT 0
  5014. #define E4_TSTORM_ETH_CONN_AG_CTX_BIT1_MASK 0x1
  5015. #define E4_TSTORM_ETH_CONN_AG_CTX_BIT1_SHIFT 1
  5016. #define E4_TSTORM_ETH_CONN_AG_CTX_BIT2_MASK 0x1
  5017. #define E4_TSTORM_ETH_CONN_AG_CTX_BIT2_SHIFT 2
  5018. #define E4_TSTORM_ETH_CONN_AG_CTX_BIT3_MASK 0x1
  5019. #define E4_TSTORM_ETH_CONN_AG_CTX_BIT3_SHIFT 3
  5020. #define E4_TSTORM_ETH_CONN_AG_CTX_BIT4_MASK 0x1
  5021. #define E4_TSTORM_ETH_CONN_AG_CTX_BIT4_SHIFT 4
  5022. #define E4_TSTORM_ETH_CONN_AG_CTX_BIT5_MASK 0x1
  5023. #define E4_TSTORM_ETH_CONN_AG_CTX_BIT5_SHIFT 5
  5024. #define E4_TSTORM_ETH_CONN_AG_CTX_CF0_MASK 0x3
  5025. #define E4_TSTORM_ETH_CONN_AG_CTX_CF0_SHIFT 6
  5026. u8 flags1;
  5027. #define E4_TSTORM_ETH_CONN_AG_CTX_CF1_MASK 0x3
  5028. #define E4_TSTORM_ETH_CONN_AG_CTX_CF1_SHIFT 0
  5029. #define E4_TSTORM_ETH_CONN_AG_CTX_CF2_MASK 0x3
  5030. #define E4_TSTORM_ETH_CONN_AG_CTX_CF2_SHIFT 2
  5031. #define E4_TSTORM_ETH_CONN_AG_CTX_CF3_MASK 0x3
  5032. #define E4_TSTORM_ETH_CONN_AG_CTX_CF3_SHIFT 4
  5033. #define E4_TSTORM_ETH_CONN_AG_CTX_CF4_MASK 0x3
  5034. #define E4_TSTORM_ETH_CONN_AG_CTX_CF4_SHIFT 6
  5035. u8 flags2;
  5036. #define E4_TSTORM_ETH_CONN_AG_CTX_CF5_MASK 0x3
  5037. #define E4_TSTORM_ETH_CONN_AG_CTX_CF5_SHIFT 0
  5038. #define E4_TSTORM_ETH_CONN_AG_CTX_CF6_MASK 0x3
  5039. #define E4_TSTORM_ETH_CONN_AG_CTX_CF6_SHIFT 2
  5040. #define E4_TSTORM_ETH_CONN_AG_CTX_CF7_MASK 0x3
  5041. #define E4_TSTORM_ETH_CONN_AG_CTX_CF7_SHIFT 4
  5042. #define E4_TSTORM_ETH_CONN_AG_CTX_CF8_MASK 0x3
  5043. #define E4_TSTORM_ETH_CONN_AG_CTX_CF8_SHIFT 6
  5044. u8 flags3;
  5045. #define E4_TSTORM_ETH_CONN_AG_CTX_CF9_MASK 0x3
  5046. #define E4_TSTORM_ETH_CONN_AG_CTX_CF9_SHIFT 0
  5047. #define E4_TSTORM_ETH_CONN_AG_CTX_CF10_MASK 0x3
  5048. #define E4_TSTORM_ETH_CONN_AG_CTX_CF10_SHIFT 2
  5049. #define E4_TSTORM_ETH_CONN_AG_CTX_CF0EN_MASK 0x1
  5050. #define E4_TSTORM_ETH_CONN_AG_CTX_CF0EN_SHIFT 4
  5051. #define E4_TSTORM_ETH_CONN_AG_CTX_CF1EN_MASK 0x1
  5052. #define E4_TSTORM_ETH_CONN_AG_CTX_CF1EN_SHIFT 5
  5053. #define E4_TSTORM_ETH_CONN_AG_CTX_CF2EN_MASK 0x1
  5054. #define E4_TSTORM_ETH_CONN_AG_CTX_CF2EN_SHIFT 6
  5055. #define E4_TSTORM_ETH_CONN_AG_CTX_CF3EN_MASK 0x1
  5056. #define E4_TSTORM_ETH_CONN_AG_CTX_CF3EN_SHIFT 7
  5057. u8 flags4;
  5058. #define E4_TSTORM_ETH_CONN_AG_CTX_CF4EN_MASK 0x1
  5059. #define E4_TSTORM_ETH_CONN_AG_CTX_CF4EN_SHIFT 0
  5060. #define E4_TSTORM_ETH_CONN_AG_CTX_CF5EN_MASK 0x1
  5061. #define E4_TSTORM_ETH_CONN_AG_CTX_CF5EN_SHIFT 1
  5062. #define E4_TSTORM_ETH_CONN_AG_CTX_CF6EN_MASK 0x1
  5063. #define E4_TSTORM_ETH_CONN_AG_CTX_CF6EN_SHIFT 2
  5064. #define E4_TSTORM_ETH_CONN_AG_CTX_CF7EN_MASK 0x1
  5065. #define E4_TSTORM_ETH_CONN_AG_CTX_CF7EN_SHIFT 3
  5066. #define E4_TSTORM_ETH_CONN_AG_CTX_CF8EN_MASK 0x1
  5067. #define E4_TSTORM_ETH_CONN_AG_CTX_CF8EN_SHIFT 4
  5068. #define E4_TSTORM_ETH_CONN_AG_CTX_CF9EN_MASK 0x1
  5069. #define E4_TSTORM_ETH_CONN_AG_CTX_CF9EN_SHIFT 5
  5070. #define E4_TSTORM_ETH_CONN_AG_CTX_CF10EN_MASK 0x1
  5071. #define E4_TSTORM_ETH_CONN_AG_CTX_CF10EN_SHIFT 6
  5072. #define E4_TSTORM_ETH_CONN_AG_CTX_RULE0EN_MASK 0x1
  5073. #define E4_TSTORM_ETH_CONN_AG_CTX_RULE0EN_SHIFT 7
  5074. u8 flags5;
  5075. #define E4_TSTORM_ETH_CONN_AG_CTX_RULE1EN_MASK 0x1
  5076. #define E4_TSTORM_ETH_CONN_AG_CTX_RULE1EN_SHIFT 0
  5077. #define E4_TSTORM_ETH_CONN_AG_CTX_RULE2EN_MASK 0x1
  5078. #define E4_TSTORM_ETH_CONN_AG_CTX_RULE2EN_SHIFT 1
  5079. #define E4_TSTORM_ETH_CONN_AG_CTX_RULE3EN_MASK 0x1
  5080. #define E4_TSTORM_ETH_CONN_AG_CTX_RULE3EN_SHIFT 2
  5081. #define E4_TSTORM_ETH_CONN_AG_CTX_RULE4EN_MASK 0x1
  5082. #define E4_TSTORM_ETH_CONN_AG_CTX_RULE4EN_SHIFT 3
  5083. #define E4_TSTORM_ETH_CONN_AG_CTX_RULE5EN_MASK 0x1
  5084. #define E4_TSTORM_ETH_CONN_AG_CTX_RULE5EN_SHIFT 4
  5085. #define E4_TSTORM_ETH_CONN_AG_CTX_RX_BD_EN_MASK 0x1
  5086. #define E4_TSTORM_ETH_CONN_AG_CTX_RX_BD_EN_SHIFT 5
  5087. #define E4_TSTORM_ETH_CONN_AG_CTX_RULE7EN_MASK 0x1
  5088. #define E4_TSTORM_ETH_CONN_AG_CTX_RULE7EN_SHIFT 6
  5089. #define E4_TSTORM_ETH_CONN_AG_CTX_RULE8EN_MASK 0x1
  5090. #define E4_TSTORM_ETH_CONN_AG_CTX_RULE8EN_SHIFT 7
  5091. __le32 reg0;
  5092. __le32 reg1;
  5093. __le32 reg2;
  5094. __le32 reg3;
  5095. __le32 reg4;
  5096. __le32 reg5;
  5097. __le32 reg6;
  5098. __le32 reg7;
  5099. __le32 reg8;
  5100. u8 byte2;
  5101. u8 byte3;
  5102. __le16 rx_bd_cons;
  5103. u8 byte4;
  5104. u8 byte5;
  5105. __le16 rx_bd_prod;
  5106. __le16 word2;
  5107. __le16 word3;
  5108. __le32 reg9;
  5109. __le32 reg10;
  5110. };
  5111. struct e4_ustorm_eth_conn_ag_ctx {
  5112. u8 byte0;
  5113. u8 byte1;
  5114. u8 flags0;
  5115. #define E4_USTORM_ETH_CONN_AG_CTX_BIT0_MASK 0x1
  5116. #define E4_USTORM_ETH_CONN_AG_CTX_BIT0_SHIFT 0
  5117. #define E4_USTORM_ETH_CONN_AG_CTX_BIT1_MASK 0x1
  5118. #define E4_USTORM_ETH_CONN_AG_CTX_BIT1_SHIFT 1
  5119. #define E4_USTORM_ETH_CONN_AG_CTX_TX_PMD_TERMINATE_CF_MASK 0x3
  5120. #define E4_USTORM_ETH_CONN_AG_CTX_TX_PMD_TERMINATE_CF_SHIFT 2
  5121. #define E4_USTORM_ETH_CONN_AG_CTX_RX_PMD_TERMINATE_CF_MASK 0x3
  5122. #define E4_USTORM_ETH_CONN_AG_CTX_RX_PMD_TERMINATE_CF_SHIFT 4
  5123. #define E4_USTORM_ETH_CONN_AG_CTX_CF2_MASK 0x3
  5124. #define E4_USTORM_ETH_CONN_AG_CTX_CF2_SHIFT 6
  5125. u8 flags1;
  5126. #define E4_USTORM_ETH_CONN_AG_CTX_CF3_MASK 0x3
  5127. #define E4_USTORM_ETH_CONN_AG_CTX_CF3_SHIFT 0
  5128. #define E4_USTORM_ETH_CONN_AG_CTX_TX_ARM_CF_MASK 0x3
  5129. #define E4_USTORM_ETH_CONN_AG_CTX_TX_ARM_CF_SHIFT 2
  5130. #define E4_USTORM_ETH_CONN_AG_CTX_RX_ARM_CF_MASK 0x3
  5131. #define E4_USTORM_ETH_CONN_AG_CTX_RX_ARM_CF_SHIFT 4
  5132. #define E4_USTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_MASK 0x3
  5133. #define E4_USTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_SHIFT 6
  5134. u8 flags2;
  5135. #define E4_USTORM_ETH_CONN_AG_CTX_TX_PMD_TERMINATE_CF_EN_MASK 0x1
  5136. #define E4_USTORM_ETH_CONN_AG_CTX_TX_PMD_TERMINATE_CF_EN_SHIFT 0
  5137. #define E4_USTORM_ETH_CONN_AG_CTX_RX_PMD_TERMINATE_CF_EN_MASK 0x1
  5138. #define E4_USTORM_ETH_CONN_AG_CTX_RX_PMD_TERMINATE_CF_EN_SHIFT 1
  5139. #define E4_USTORM_ETH_CONN_AG_CTX_CF2EN_MASK 0x1
  5140. #define E4_USTORM_ETH_CONN_AG_CTX_CF2EN_SHIFT 2
  5141. #define E4_USTORM_ETH_CONN_AG_CTX_CF3EN_MASK 0x1
  5142. #define E4_USTORM_ETH_CONN_AG_CTX_CF3EN_SHIFT 3
  5143. #define E4_USTORM_ETH_CONN_AG_CTX_TX_ARM_CF_EN_MASK 0x1
  5144. #define E4_USTORM_ETH_CONN_AG_CTX_TX_ARM_CF_EN_SHIFT 4
  5145. #define E4_USTORM_ETH_CONN_AG_CTX_RX_ARM_CF_EN_MASK 0x1
  5146. #define E4_USTORM_ETH_CONN_AG_CTX_RX_ARM_CF_EN_SHIFT 5
  5147. #define E4_USTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_EN_MASK 0x1
  5148. #define E4_USTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_EN_SHIFT 6
  5149. #define E4_USTORM_ETH_CONN_AG_CTX_RULE0EN_MASK 0x1
  5150. #define E4_USTORM_ETH_CONN_AG_CTX_RULE0EN_SHIFT 7
  5151. u8 flags3;
  5152. #define E4_USTORM_ETH_CONN_AG_CTX_RULE1EN_MASK 0x1
  5153. #define E4_USTORM_ETH_CONN_AG_CTX_RULE1EN_SHIFT 0
  5154. #define E4_USTORM_ETH_CONN_AG_CTX_RULE2EN_MASK 0x1
  5155. #define E4_USTORM_ETH_CONN_AG_CTX_RULE2EN_SHIFT 1
  5156. #define E4_USTORM_ETH_CONN_AG_CTX_RULE3EN_MASK 0x1
  5157. #define E4_USTORM_ETH_CONN_AG_CTX_RULE3EN_SHIFT 2
  5158. #define E4_USTORM_ETH_CONN_AG_CTX_RULE4EN_MASK 0x1
  5159. #define E4_USTORM_ETH_CONN_AG_CTX_RULE4EN_SHIFT 3
  5160. #define E4_USTORM_ETH_CONN_AG_CTX_RULE5EN_MASK 0x1
  5161. #define E4_USTORM_ETH_CONN_AG_CTX_RULE5EN_SHIFT 4
  5162. #define E4_USTORM_ETH_CONN_AG_CTX_RULE6EN_MASK 0x1
  5163. #define E4_USTORM_ETH_CONN_AG_CTX_RULE6EN_SHIFT 5
  5164. #define E4_USTORM_ETH_CONN_AG_CTX_RULE7EN_MASK 0x1
  5165. #define E4_USTORM_ETH_CONN_AG_CTX_RULE7EN_SHIFT 6
  5166. #define E4_USTORM_ETH_CONN_AG_CTX_RULE8EN_MASK 0x1
  5167. #define E4_USTORM_ETH_CONN_AG_CTX_RULE8EN_SHIFT 7
  5168. u8 byte2;
  5169. u8 byte3;
  5170. __le16 word0;
  5171. __le16 tx_bd_cons;
  5172. __le32 reg0;
  5173. __le32 reg1;
  5174. __le32 reg2;
  5175. __le32 tx_int_coallecing_timeset;
  5176. __le16 tx_drv_bd_cons;
  5177. __le16 rx_drv_cqe_cons;
  5178. };
  5179. /* The eth storm context for the Ustorm */
  5180. struct ustorm_eth_conn_st_ctx {
  5181. __le32 reserved[40];
  5182. };
  5183. /* The eth storm context for the Mstorm */
  5184. struct mstorm_eth_conn_st_ctx {
  5185. __le32 reserved[8];
  5186. };
  5187. /* eth connection context */
  5188. struct e4_eth_conn_context {
  5189. struct tstorm_eth_conn_st_ctx tstorm_st_context;
  5190. struct regpair tstorm_st_padding[2];
  5191. struct pstorm_eth_conn_st_ctx pstorm_st_context;
  5192. struct xstorm_eth_conn_st_ctx xstorm_st_context;
  5193. struct e4_xstorm_eth_conn_ag_ctx xstorm_ag_context;
  5194. struct ystorm_eth_conn_st_ctx ystorm_st_context;
  5195. struct e4_ystorm_eth_conn_ag_ctx ystorm_ag_context;
  5196. struct e4_tstorm_eth_conn_ag_ctx tstorm_ag_context;
  5197. struct e4_ustorm_eth_conn_ag_ctx ustorm_ag_context;
  5198. struct ustorm_eth_conn_st_ctx ustorm_st_context;
  5199. struct mstorm_eth_conn_st_ctx mstorm_st_context;
  5200. };
  5201. /* Ethernet filter types: mac/vlan/pair */
  5202. enum eth_error_code {
  5203. ETH_OK = 0x00,
  5204. ETH_FILTERS_MAC_ADD_FAIL_FULL,
  5205. ETH_FILTERS_MAC_ADD_FAIL_FULL_MTT2,
  5206. ETH_FILTERS_MAC_ADD_FAIL_DUP_MTT2,
  5207. ETH_FILTERS_MAC_ADD_FAIL_DUP_STT2,
  5208. ETH_FILTERS_MAC_DEL_FAIL_NOF,
  5209. ETH_FILTERS_MAC_DEL_FAIL_NOF_MTT2,
  5210. ETH_FILTERS_MAC_DEL_FAIL_NOF_STT2,
  5211. ETH_FILTERS_MAC_ADD_FAIL_ZERO_MAC,
  5212. ETH_FILTERS_VLAN_ADD_FAIL_FULL,
  5213. ETH_FILTERS_VLAN_ADD_FAIL_DUP,
  5214. ETH_FILTERS_VLAN_DEL_FAIL_NOF,
  5215. ETH_FILTERS_VLAN_DEL_FAIL_NOF_TT1,
  5216. ETH_FILTERS_PAIR_ADD_FAIL_DUP,
  5217. ETH_FILTERS_PAIR_ADD_FAIL_FULL,
  5218. ETH_FILTERS_PAIR_ADD_FAIL_FULL_MAC,
  5219. ETH_FILTERS_PAIR_DEL_FAIL_NOF,
  5220. ETH_FILTERS_PAIR_DEL_FAIL_NOF_TT1,
  5221. ETH_FILTERS_PAIR_ADD_FAIL_ZERO_MAC,
  5222. ETH_FILTERS_VNI_ADD_FAIL_FULL,
  5223. ETH_FILTERS_VNI_ADD_FAIL_DUP,
  5224. ETH_FILTERS_GFT_UPDATE_FAIL,
  5225. MAX_ETH_ERROR_CODE
  5226. };
  5227. /* Opcodes for the event ring */
  5228. enum eth_event_opcode {
  5229. ETH_EVENT_UNUSED,
  5230. ETH_EVENT_VPORT_START,
  5231. ETH_EVENT_VPORT_UPDATE,
  5232. ETH_EVENT_VPORT_STOP,
  5233. ETH_EVENT_TX_QUEUE_START,
  5234. ETH_EVENT_TX_QUEUE_STOP,
  5235. ETH_EVENT_RX_QUEUE_START,
  5236. ETH_EVENT_RX_QUEUE_UPDATE,
  5237. ETH_EVENT_RX_QUEUE_STOP,
  5238. ETH_EVENT_FILTERS_UPDATE,
  5239. ETH_EVENT_RX_ADD_OPENFLOW_FILTER,
  5240. ETH_EVENT_RX_DELETE_OPENFLOW_FILTER,
  5241. ETH_EVENT_RX_CREATE_OPENFLOW_ACTION,
  5242. ETH_EVENT_RX_ADD_UDP_FILTER,
  5243. ETH_EVENT_RX_DELETE_UDP_FILTER,
  5244. ETH_EVENT_RX_CREATE_GFT_ACTION,
  5245. ETH_EVENT_RX_GFT_UPDATE_FILTER,
  5246. ETH_EVENT_TX_QUEUE_UPDATE,
  5247. MAX_ETH_EVENT_OPCODE
  5248. };
  5249. /* Classify rule types in E2/E3 */
  5250. enum eth_filter_action {
  5251. ETH_FILTER_ACTION_UNUSED,
  5252. ETH_FILTER_ACTION_REMOVE,
  5253. ETH_FILTER_ACTION_ADD,
  5254. ETH_FILTER_ACTION_REMOVE_ALL,
  5255. MAX_ETH_FILTER_ACTION
  5256. };
  5257. /* Command for adding/removing a classification rule $$KEEP_ENDIANNESS$$ */
  5258. struct eth_filter_cmd {
  5259. u8 type;
  5260. u8 vport_id;
  5261. u8 action;
  5262. u8 reserved0;
  5263. __le32 vni;
  5264. __le16 mac_lsb;
  5265. __le16 mac_mid;
  5266. __le16 mac_msb;
  5267. __le16 vlan_id;
  5268. };
  5269. /* $$KEEP_ENDIANNESS$$ */
  5270. struct eth_filter_cmd_header {
  5271. u8 rx;
  5272. u8 tx;
  5273. u8 cmd_cnt;
  5274. u8 assert_on_error;
  5275. u8 reserved1[4];
  5276. };
  5277. /* Ethernet filter types: mac/vlan/pair */
  5278. enum eth_filter_type {
  5279. ETH_FILTER_TYPE_UNUSED,
  5280. ETH_FILTER_TYPE_MAC,
  5281. ETH_FILTER_TYPE_VLAN,
  5282. ETH_FILTER_TYPE_PAIR,
  5283. ETH_FILTER_TYPE_INNER_MAC,
  5284. ETH_FILTER_TYPE_INNER_VLAN,
  5285. ETH_FILTER_TYPE_INNER_PAIR,
  5286. ETH_FILTER_TYPE_INNER_MAC_VNI_PAIR,
  5287. ETH_FILTER_TYPE_MAC_VNI_PAIR,
  5288. ETH_FILTER_TYPE_VNI,
  5289. MAX_ETH_FILTER_TYPE
  5290. };
  5291. /* Eth IPv4 Fragment Type */
  5292. enum eth_ipv4_frag_type {
  5293. ETH_IPV4_NOT_FRAG,
  5294. ETH_IPV4_FIRST_FRAG,
  5295. ETH_IPV4_NON_FIRST_FRAG,
  5296. MAX_ETH_IPV4_FRAG_TYPE
  5297. };
  5298. /* eth IPv4 Fragment Type */
  5299. enum eth_ip_type {
  5300. ETH_IPV4,
  5301. ETH_IPV6,
  5302. MAX_ETH_IP_TYPE
  5303. };
  5304. /* Ethernet Ramrod Command IDs */
  5305. enum eth_ramrod_cmd_id {
  5306. ETH_RAMROD_UNUSED,
  5307. ETH_RAMROD_VPORT_START,
  5308. ETH_RAMROD_VPORT_UPDATE,
  5309. ETH_RAMROD_VPORT_STOP,
  5310. ETH_RAMROD_RX_QUEUE_START,
  5311. ETH_RAMROD_RX_QUEUE_STOP,
  5312. ETH_RAMROD_TX_QUEUE_START,
  5313. ETH_RAMROD_TX_QUEUE_STOP,
  5314. ETH_RAMROD_FILTERS_UPDATE,
  5315. ETH_RAMROD_RX_QUEUE_UPDATE,
  5316. ETH_RAMROD_RX_CREATE_OPENFLOW_ACTION,
  5317. ETH_RAMROD_RX_ADD_OPENFLOW_FILTER,
  5318. ETH_RAMROD_RX_DELETE_OPENFLOW_FILTER,
  5319. ETH_RAMROD_RX_ADD_UDP_FILTER,
  5320. ETH_RAMROD_RX_DELETE_UDP_FILTER,
  5321. ETH_RAMROD_RX_CREATE_GFT_ACTION,
  5322. ETH_RAMROD_GFT_UPDATE_FILTER,
  5323. ETH_RAMROD_TX_QUEUE_UPDATE,
  5324. MAX_ETH_RAMROD_CMD_ID
  5325. };
  5326. /* Return code from eth sp ramrods */
  5327. struct eth_return_code {
  5328. u8 value;
  5329. #define ETH_RETURN_CODE_ERR_CODE_MASK 0x1F
  5330. #define ETH_RETURN_CODE_ERR_CODE_SHIFT 0
  5331. #define ETH_RETURN_CODE_RESERVED_MASK 0x3
  5332. #define ETH_RETURN_CODE_RESERVED_SHIFT 5
  5333. #define ETH_RETURN_CODE_RX_TX_MASK 0x1
  5334. #define ETH_RETURN_CODE_RX_TX_SHIFT 7
  5335. };
  5336. /* What to do in case an error occurs */
  5337. enum eth_tx_err {
  5338. ETH_TX_ERR_DROP,
  5339. ETH_TX_ERR_ASSERT_MALICIOUS,
  5340. MAX_ETH_TX_ERR
  5341. };
  5342. /* Array of the different error type behaviors */
  5343. struct eth_tx_err_vals {
  5344. __le16 values;
  5345. #define ETH_TX_ERR_VALS_ILLEGAL_VLAN_MODE_MASK 0x1
  5346. #define ETH_TX_ERR_VALS_ILLEGAL_VLAN_MODE_SHIFT 0
  5347. #define ETH_TX_ERR_VALS_PACKET_TOO_SMALL_MASK 0x1
  5348. #define ETH_TX_ERR_VALS_PACKET_TOO_SMALL_SHIFT 1
  5349. #define ETH_TX_ERR_VALS_ANTI_SPOOFING_ERR_MASK 0x1
  5350. #define ETH_TX_ERR_VALS_ANTI_SPOOFING_ERR_SHIFT 2
  5351. #define ETH_TX_ERR_VALS_ILLEGAL_INBAND_TAGS_MASK 0x1
  5352. #define ETH_TX_ERR_VALS_ILLEGAL_INBAND_TAGS_SHIFT 3
  5353. #define ETH_TX_ERR_VALS_VLAN_INSERTION_W_INBAND_TAG_MASK 0x1
  5354. #define ETH_TX_ERR_VALS_VLAN_INSERTION_W_INBAND_TAG_SHIFT 4
  5355. #define ETH_TX_ERR_VALS_MTU_VIOLATION_MASK 0x1
  5356. #define ETH_TX_ERR_VALS_MTU_VIOLATION_SHIFT 5
  5357. #define ETH_TX_ERR_VALS_ILLEGAL_CONTROL_FRAME_MASK 0x1
  5358. #define ETH_TX_ERR_VALS_ILLEGAL_CONTROL_FRAME_SHIFT 6
  5359. #define ETH_TX_ERR_VALS_RESERVED_MASK 0x1FF
  5360. #define ETH_TX_ERR_VALS_RESERVED_SHIFT 7
  5361. };
  5362. /* vport rss configuration data */
  5363. struct eth_vport_rss_config {
  5364. __le16 capabilities;
  5365. #define ETH_VPORT_RSS_CONFIG_IPV4_CAPABILITY_MASK 0x1
  5366. #define ETH_VPORT_RSS_CONFIG_IPV4_CAPABILITY_SHIFT 0
  5367. #define ETH_VPORT_RSS_CONFIG_IPV6_CAPABILITY_MASK 0x1
  5368. #define ETH_VPORT_RSS_CONFIG_IPV6_CAPABILITY_SHIFT 1
  5369. #define ETH_VPORT_RSS_CONFIG_IPV4_TCP_CAPABILITY_MASK 0x1
  5370. #define ETH_VPORT_RSS_CONFIG_IPV4_TCP_CAPABILITY_SHIFT 2
  5371. #define ETH_VPORT_RSS_CONFIG_IPV6_TCP_CAPABILITY_MASK 0x1
  5372. #define ETH_VPORT_RSS_CONFIG_IPV6_TCP_CAPABILITY_SHIFT 3
  5373. #define ETH_VPORT_RSS_CONFIG_IPV4_UDP_CAPABILITY_MASK 0x1
  5374. #define ETH_VPORT_RSS_CONFIG_IPV4_UDP_CAPABILITY_SHIFT 4
  5375. #define ETH_VPORT_RSS_CONFIG_IPV6_UDP_CAPABILITY_MASK 0x1
  5376. #define ETH_VPORT_RSS_CONFIG_IPV6_UDP_CAPABILITY_SHIFT 5
  5377. #define ETH_VPORT_RSS_CONFIG_EN_5_TUPLE_CAPABILITY_MASK 0x1
  5378. #define ETH_VPORT_RSS_CONFIG_EN_5_TUPLE_CAPABILITY_SHIFT 6
  5379. #define ETH_VPORT_RSS_CONFIG_RESERVED0_MASK 0x1FF
  5380. #define ETH_VPORT_RSS_CONFIG_RESERVED0_SHIFT 7
  5381. u8 rss_id;
  5382. u8 rss_mode;
  5383. u8 update_rss_key;
  5384. u8 update_rss_ind_table;
  5385. u8 update_rss_capabilities;
  5386. u8 tbl_size;
  5387. __le32 reserved2[2];
  5388. __le16 indirection_table[ETH_RSS_IND_TABLE_ENTRIES_NUM];
  5389. __le32 rss_key[ETH_RSS_KEY_SIZE_REGS];
  5390. __le32 reserved3[2];
  5391. };
  5392. /* eth vport RSS mode */
  5393. enum eth_vport_rss_mode {
  5394. ETH_VPORT_RSS_MODE_DISABLED,
  5395. ETH_VPORT_RSS_MODE_REGULAR,
  5396. MAX_ETH_VPORT_RSS_MODE
  5397. };
  5398. /* Command for setting classification flags for a vport $$KEEP_ENDIANNESS$$ */
  5399. struct eth_vport_rx_mode {
  5400. __le16 state;
  5401. #define ETH_VPORT_RX_MODE_UCAST_DROP_ALL_MASK 0x1
  5402. #define ETH_VPORT_RX_MODE_UCAST_DROP_ALL_SHIFT 0
  5403. #define ETH_VPORT_RX_MODE_UCAST_ACCEPT_ALL_MASK 0x1
  5404. #define ETH_VPORT_RX_MODE_UCAST_ACCEPT_ALL_SHIFT 1
  5405. #define ETH_VPORT_RX_MODE_UCAST_ACCEPT_UNMATCHED_MASK 0x1
  5406. #define ETH_VPORT_RX_MODE_UCAST_ACCEPT_UNMATCHED_SHIFT 2
  5407. #define ETH_VPORT_RX_MODE_MCAST_DROP_ALL_MASK 0x1
  5408. #define ETH_VPORT_RX_MODE_MCAST_DROP_ALL_SHIFT 3
  5409. #define ETH_VPORT_RX_MODE_MCAST_ACCEPT_ALL_MASK 0x1
  5410. #define ETH_VPORT_RX_MODE_MCAST_ACCEPT_ALL_SHIFT 4
  5411. #define ETH_VPORT_RX_MODE_BCAST_ACCEPT_ALL_MASK 0x1
  5412. #define ETH_VPORT_RX_MODE_BCAST_ACCEPT_ALL_SHIFT 5
  5413. #define ETH_VPORT_RX_MODE_ACCEPT_ANY_VNI_MASK 0x1
  5414. #define ETH_VPORT_RX_MODE_ACCEPT_ANY_VNI_SHIFT 6
  5415. #define ETH_VPORT_RX_MODE_RESERVED1_MASK 0x1FF
  5416. #define ETH_VPORT_RX_MODE_RESERVED1_SHIFT 7
  5417. };
  5418. /* Command for setting tpa parameters */
  5419. struct eth_vport_tpa_param {
  5420. u8 tpa_ipv4_en_flg;
  5421. u8 tpa_ipv6_en_flg;
  5422. u8 tpa_ipv4_tunn_en_flg;
  5423. u8 tpa_ipv6_tunn_en_flg;
  5424. u8 tpa_pkt_split_flg;
  5425. u8 tpa_hdr_data_split_flg;
  5426. u8 tpa_gro_consistent_flg;
  5427. u8 tpa_max_aggs_num;
  5428. __le16 tpa_max_size;
  5429. __le16 tpa_min_size_to_start;
  5430. __le16 tpa_min_size_to_cont;
  5431. u8 max_buff_num;
  5432. u8 reserved;
  5433. };
  5434. /* Command for setting classification flags for a vport $$KEEP_ENDIANNESS$$ */
  5435. struct eth_vport_tx_mode {
  5436. __le16 state;
  5437. #define ETH_VPORT_TX_MODE_UCAST_DROP_ALL_MASK 0x1
  5438. #define ETH_VPORT_TX_MODE_UCAST_DROP_ALL_SHIFT 0
  5439. #define ETH_VPORT_TX_MODE_UCAST_ACCEPT_ALL_MASK 0x1
  5440. #define ETH_VPORT_TX_MODE_UCAST_ACCEPT_ALL_SHIFT 1
  5441. #define ETH_VPORT_TX_MODE_MCAST_DROP_ALL_MASK 0x1
  5442. #define ETH_VPORT_TX_MODE_MCAST_DROP_ALL_SHIFT 2
  5443. #define ETH_VPORT_TX_MODE_MCAST_ACCEPT_ALL_MASK 0x1
  5444. #define ETH_VPORT_TX_MODE_MCAST_ACCEPT_ALL_SHIFT 3
  5445. #define ETH_VPORT_TX_MODE_BCAST_ACCEPT_ALL_MASK 0x1
  5446. #define ETH_VPORT_TX_MODE_BCAST_ACCEPT_ALL_SHIFT 4
  5447. #define ETH_VPORT_TX_MODE_RESERVED1_MASK 0x7FF
  5448. #define ETH_VPORT_TX_MODE_RESERVED1_SHIFT 5
  5449. };
  5450. /* GFT filter update action type */
  5451. enum gft_filter_update_action {
  5452. GFT_ADD_FILTER,
  5453. GFT_DELETE_FILTER,
  5454. MAX_GFT_FILTER_UPDATE_ACTION
  5455. };
  5456. /* Ramrod data for rx add openflow filter */
  5457. struct rx_add_openflow_filter_data {
  5458. __le16 action_icid;
  5459. u8 priority;
  5460. u8 reserved0;
  5461. __le32 tenant_id;
  5462. __le16 dst_mac_hi;
  5463. __le16 dst_mac_mid;
  5464. __le16 dst_mac_lo;
  5465. __le16 src_mac_hi;
  5466. __le16 src_mac_mid;
  5467. __le16 src_mac_lo;
  5468. __le16 vlan_id;
  5469. __le16 l2_eth_type;
  5470. u8 ipv4_dscp;
  5471. u8 ipv4_frag_type;
  5472. u8 ipv4_over_ip;
  5473. u8 tenant_id_exists;
  5474. __le32 ipv4_dst_addr;
  5475. __le32 ipv4_src_addr;
  5476. __le16 l4_dst_port;
  5477. __le16 l4_src_port;
  5478. };
  5479. /* Ramrod data for rx create gft action */
  5480. struct rx_create_gft_action_data {
  5481. u8 vport_id;
  5482. u8 reserved[7];
  5483. };
  5484. /* Ramrod data for rx create openflow action */
  5485. struct rx_create_openflow_action_data {
  5486. u8 vport_id;
  5487. u8 reserved[7];
  5488. };
  5489. /* Ramrod data for rx queue start ramrod */
  5490. struct rx_queue_start_ramrod_data {
  5491. __le16 rx_queue_id;
  5492. __le16 num_of_pbl_pages;
  5493. __le16 bd_max_bytes;
  5494. __le16 sb_id;
  5495. u8 sb_index;
  5496. u8 vport_id;
  5497. u8 default_rss_queue_flg;
  5498. u8 complete_cqe_flg;
  5499. u8 complete_event_flg;
  5500. u8 stats_counter_id;
  5501. u8 pin_context;
  5502. u8 pxp_tph_valid_bd;
  5503. u8 pxp_tph_valid_pkt;
  5504. u8 pxp_st_hint;
  5505. __le16 pxp_st_index;
  5506. u8 pmd_mode;
  5507. u8 notify_en;
  5508. u8 toggle_val;
  5509. u8 vf_rx_prod_index;
  5510. u8 vf_rx_prod_use_zone_a;
  5511. u8 reserved[5];
  5512. __le16 reserved1;
  5513. struct regpair cqe_pbl_addr;
  5514. struct regpair bd_base;
  5515. struct regpair reserved2;
  5516. };
  5517. /* Ramrod data for rx queue stop ramrod */
  5518. struct rx_queue_stop_ramrod_data {
  5519. __le16 rx_queue_id;
  5520. u8 complete_cqe_flg;
  5521. u8 complete_event_flg;
  5522. u8 vport_id;
  5523. u8 reserved[3];
  5524. };
  5525. /* Ramrod data for rx queue update ramrod */
  5526. struct rx_queue_update_ramrod_data {
  5527. __le16 rx_queue_id;
  5528. u8 complete_cqe_flg;
  5529. u8 complete_event_flg;
  5530. u8 vport_id;
  5531. u8 set_default_rss_queue;
  5532. u8 reserved[3];
  5533. u8 reserved1;
  5534. u8 reserved2;
  5535. u8 reserved3;
  5536. __le16 reserved4;
  5537. __le16 reserved5;
  5538. struct regpair reserved6;
  5539. };
  5540. /* Ramrod data for rx Add UDP Filter */
  5541. struct rx_udp_filter_data {
  5542. __le16 action_icid;
  5543. __le16 vlan_id;
  5544. u8 ip_type;
  5545. u8 tenant_id_exists;
  5546. __le16 reserved1;
  5547. __le32 ip_dst_addr[4];
  5548. __le32 ip_src_addr[4];
  5549. __le16 udp_dst_port;
  5550. __le16 udp_src_port;
  5551. __le32 tenant_id;
  5552. };
  5553. /* Add or delete GFT filter - filter is packet header of type of packet wished
  5554. * to pass certain FW flow.
  5555. */
  5556. struct rx_update_gft_filter_data {
  5557. struct regpair pkt_hdr_addr;
  5558. __le16 pkt_hdr_length;
  5559. __le16 action_icid;
  5560. __le16 rx_qid;
  5561. __le16 flow_id;
  5562. __le16 vport_id;
  5563. u8 action_icid_valid;
  5564. u8 rx_qid_valid;
  5565. u8 flow_id_valid;
  5566. u8 filter_action;
  5567. u8 assert_on_error;
  5568. u8 inner_vlan_removal_en;
  5569. };
  5570. /* Ramrod data for rx queue start ramrod */
  5571. struct tx_queue_start_ramrod_data {
  5572. __le16 sb_id;
  5573. u8 sb_index;
  5574. u8 vport_id;
  5575. u8 reserved0;
  5576. u8 stats_counter_id;
  5577. __le16 qm_pq_id;
  5578. u8 flags;
  5579. #define TX_QUEUE_START_RAMROD_DATA_DISABLE_OPPORTUNISTIC_MASK 0x1
  5580. #define TX_QUEUE_START_RAMROD_DATA_DISABLE_OPPORTUNISTIC_SHIFT 0
  5581. #define TX_QUEUE_START_RAMROD_DATA_TEST_MODE_PKT_DUP_MASK 0x1
  5582. #define TX_QUEUE_START_RAMROD_DATA_TEST_MODE_PKT_DUP_SHIFT 1
  5583. #define TX_QUEUE_START_RAMROD_DATA_TEST_MODE_TX_DEST_MASK 0x1
  5584. #define TX_QUEUE_START_RAMROD_DATA_TEST_MODE_TX_DEST_SHIFT 2
  5585. #define TX_QUEUE_START_RAMROD_DATA_PMD_MODE_MASK 0x1
  5586. #define TX_QUEUE_START_RAMROD_DATA_PMD_MODE_SHIFT 3
  5587. #define TX_QUEUE_START_RAMROD_DATA_NOTIFY_EN_MASK 0x1
  5588. #define TX_QUEUE_START_RAMROD_DATA_NOTIFY_EN_SHIFT 4
  5589. #define TX_QUEUE_START_RAMROD_DATA_PIN_CONTEXT_MASK 0x1
  5590. #define TX_QUEUE_START_RAMROD_DATA_PIN_CONTEXT_SHIFT 5
  5591. #define TX_QUEUE_START_RAMROD_DATA_RESERVED1_MASK 0x3
  5592. #define TX_QUEUE_START_RAMROD_DATA_RESERVED1_SHIFT 6
  5593. u8 pxp_st_hint;
  5594. u8 pxp_tph_valid_bd;
  5595. u8 pxp_tph_valid_pkt;
  5596. __le16 pxp_st_index;
  5597. __le16 comp_agg_size;
  5598. __le16 queue_zone_id;
  5599. __le16 reserved2;
  5600. __le16 pbl_size;
  5601. __le16 tx_queue_id;
  5602. __le16 same_as_last_id;
  5603. __le16 reserved[3];
  5604. struct regpair pbl_base_addr;
  5605. struct regpair bd_cons_address;
  5606. };
  5607. /* Ramrod data for tx queue stop ramrod */
  5608. struct tx_queue_stop_ramrod_data {
  5609. __le16 reserved[4];
  5610. };
  5611. /* Ramrod data for tx queue update ramrod */
  5612. struct tx_queue_update_ramrod_data {
  5613. __le16 update_qm_pq_id_flg;
  5614. __le16 qm_pq_id;
  5615. __le32 reserved0;
  5616. struct regpair reserved1[5];
  5617. };
  5618. /* Ramrod data for vport update ramrod */
  5619. struct vport_filter_update_ramrod_data {
  5620. struct eth_filter_cmd_header filter_cmd_hdr;
  5621. struct eth_filter_cmd filter_cmds[ETH_FILTER_RULES_COUNT];
  5622. };
  5623. /* Ramrod data for vport start ramrod */
  5624. struct vport_start_ramrod_data {
  5625. u8 vport_id;
  5626. u8 sw_fid;
  5627. __le16 mtu;
  5628. u8 drop_ttl0_en;
  5629. u8 inner_vlan_removal_en;
  5630. struct eth_vport_rx_mode rx_mode;
  5631. struct eth_vport_tx_mode tx_mode;
  5632. struct eth_vport_tpa_param tpa_param;
  5633. __le16 default_vlan;
  5634. u8 tx_switching_en;
  5635. u8 anti_spoofing_en;
  5636. u8 default_vlan_en;
  5637. u8 handle_ptp_pkts;
  5638. u8 silent_vlan_removal_en;
  5639. u8 untagged;
  5640. struct eth_tx_err_vals tx_err_behav;
  5641. u8 zero_placement_offset;
  5642. u8 ctl_frame_mac_check_en;
  5643. u8 ctl_frame_ethtype_check_en;
  5644. u8 reserved[1];
  5645. };
  5646. /* Ramrod data for vport stop ramrod */
  5647. struct vport_stop_ramrod_data {
  5648. u8 vport_id;
  5649. u8 reserved[7];
  5650. };
  5651. /* Ramrod data for vport update ramrod */
  5652. struct vport_update_ramrod_data_cmn {
  5653. u8 vport_id;
  5654. u8 update_rx_active_flg;
  5655. u8 rx_active_flg;
  5656. u8 update_tx_active_flg;
  5657. u8 tx_active_flg;
  5658. u8 update_rx_mode_flg;
  5659. u8 update_tx_mode_flg;
  5660. u8 update_approx_mcast_flg;
  5661. u8 update_rss_flg;
  5662. u8 update_inner_vlan_removal_en_flg;
  5663. u8 inner_vlan_removal_en;
  5664. u8 update_tpa_param_flg;
  5665. u8 update_tpa_en_flg;
  5666. u8 update_tx_switching_en_flg;
  5667. u8 tx_switching_en;
  5668. u8 update_anti_spoofing_en_flg;
  5669. u8 anti_spoofing_en;
  5670. u8 update_handle_ptp_pkts;
  5671. u8 handle_ptp_pkts;
  5672. u8 update_default_vlan_en_flg;
  5673. u8 default_vlan_en;
  5674. u8 update_default_vlan_flg;
  5675. __le16 default_vlan;
  5676. u8 update_accept_any_vlan_flg;
  5677. u8 accept_any_vlan;
  5678. u8 silent_vlan_removal_en;
  5679. u8 update_mtu_flg;
  5680. __le16 mtu;
  5681. u8 update_ctl_frame_checks_en_flg;
  5682. u8 ctl_frame_mac_check_en;
  5683. u8 ctl_frame_ethtype_check_en;
  5684. u8 reserved[15];
  5685. };
  5686. struct vport_update_ramrod_mcast {
  5687. __le32 bins[ETH_MULTICAST_MAC_BINS_IN_REGS];
  5688. };
  5689. /* Ramrod data for vport update ramrod */
  5690. struct vport_update_ramrod_data {
  5691. struct vport_update_ramrod_data_cmn common;
  5692. struct eth_vport_rx_mode rx_mode;
  5693. struct eth_vport_tx_mode tx_mode;
  5694. __le32 reserved[3];
  5695. struct eth_vport_tpa_param tpa_param;
  5696. struct vport_update_ramrod_mcast approx_mcast;
  5697. struct eth_vport_rss_config rss_config;
  5698. };
  5699. struct e4_xstorm_eth_conn_ag_ctx_dq_ext_ldpart {
  5700. u8 reserved0;
  5701. u8 state;
  5702. u8 flags0;
  5703. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_EXIST_IN_QM0_MASK 0x1
  5704. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_EXIST_IN_QM0_SHIFT 0
  5705. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED1_MASK 0x1
  5706. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED1_SHIFT 1
  5707. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED2_MASK 0x1
  5708. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED2_SHIFT 2
  5709. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_EXIST_IN_QM3_MASK 0x1
  5710. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_EXIST_IN_QM3_SHIFT 3
  5711. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED3_MASK 0x1
  5712. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED3_SHIFT 4
  5713. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED4_MASK 0x1
  5714. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED4_SHIFT 5
  5715. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED5_MASK 0x1
  5716. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED5_SHIFT 6
  5717. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED6_MASK 0x1
  5718. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED6_SHIFT 7
  5719. u8 flags1;
  5720. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED7_MASK 0x1
  5721. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED7_SHIFT 0
  5722. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED8_MASK 0x1
  5723. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED8_SHIFT 1
  5724. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED9_MASK 0x1
  5725. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED9_SHIFT 2
  5726. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_BIT11_MASK 0x1
  5727. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_BIT11_SHIFT 3
  5728. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_E5_RESERVED2_MASK 0x1
  5729. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_E5_RESERVED2_SHIFT 4
  5730. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_E5_RESERVED3_MASK 0x1
  5731. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_E5_RESERVED3_SHIFT 5
  5732. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_TX_RULE_ACTIVE_MASK 0x1
  5733. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_TX_RULE_ACTIVE_SHIFT 6
  5734. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_DQ_CF_ACTIVE_MASK 0x1
  5735. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_DQ_CF_ACTIVE_SHIFT 7
  5736. u8 flags2;
  5737. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF0_MASK 0x3
  5738. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF0_SHIFT 0
  5739. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF1_MASK 0x3
  5740. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF1_SHIFT 2
  5741. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF2_MASK 0x3
  5742. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF2_SHIFT 4
  5743. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF3_MASK 0x3
  5744. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF3_SHIFT 6
  5745. u8 flags3;
  5746. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF4_MASK 0x3
  5747. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF4_SHIFT 0
  5748. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF5_MASK 0x3
  5749. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF5_SHIFT 2
  5750. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF6_MASK 0x3
  5751. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF6_SHIFT 4
  5752. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF7_MASK 0x3
  5753. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF7_SHIFT 6
  5754. u8 flags4;
  5755. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF8_MASK 0x3
  5756. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF8_SHIFT 0
  5757. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF9_MASK 0x3
  5758. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF9_SHIFT 2
  5759. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF10_MASK 0x3
  5760. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF10_SHIFT 4
  5761. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF11_MASK 0x3
  5762. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF11_SHIFT 6
  5763. u8 flags5;
  5764. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF12_MASK 0x3
  5765. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF12_SHIFT 0
  5766. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF13_MASK 0x3
  5767. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF13_SHIFT 2
  5768. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF14_MASK 0x3
  5769. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF14_SHIFT 4
  5770. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF15_MASK 0x3
  5771. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF15_SHIFT 6
  5772. u8 flags6;
  5773. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_GO_TO_BD_CONS_CF_MASK 0x3
  5774. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_GO_TO_BD_CONS_CF_SHIFT 0
  5775. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_MULTI_UNICAST_CF_MASK 0x3
  5776. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_MULTI_UNICAST_CF_SHIFT 2
  5777. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_DQ_CF_MASK 0x3
  5778. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_DQ_CF_SHIFT 4
  5779. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_TERMINATE_CF_MASK 0x3
  5780. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_TERMINATE_CF_SHIFT 6
  5781. u8 flags7;
  5782. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_FLUSH_Q0_MASK 0x3
  5783. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_FLUSH_Q0_SHIFT 0
  5784. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED10_MASK 0x3
  5785. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED10_SHIFT 2
  5786. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_SLOW_PATH_MASK 0x3
  5787. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_SLOW_PATH_SHIFT 4
  5788. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF0EN_MASK 0x1
  5789. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF0EN_SHIFT 6
  5790. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF1EN_MASK 0x1
  5791. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF1EN_SHIFT 7
  5792. u8 flags8;
  5793. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF2EN_MASK 0x1
  5794. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF2EN_SHIFT 0
  5795. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF3EN_MASK 0x1
  5796. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF3EN_SHIFT 1
  5797. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF4EN_MASK 0x1
  5798. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF4EN_SHIFT 2
  5799. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF5EN_MASK 0x1
  5800. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF5EN_SHIFT 3
  5801. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF6EN_MASK 0x1
  5802. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF6EN_SHIFT 4
  5803. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF7EN_MASK 0x1
  5804. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF7EN_SHIFT 5
  5805. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF8EN_MASK 0x1
  5806. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF8EN_SHIFT 6
  5807. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF9EN_MASK 0x1
  5808. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF9EN_SHIFT 7
  5809. u8 flags9;
  5810. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF10EN_MASK 0x1
  5811. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF10EN_SHIFT 0
  5812. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF11EN_MASK 0x1
  5813. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF11EN_SHIFT 1
  5814. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF12EN_MASK 0x1
  5815. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF12EN_SHIFT 2
  5816. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF13EN_MASK 0x1
  5817. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF13EN_SHIFT 3
  5818. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF14EN_MASK 0x1
  5819. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF14EN_SHIFT 4
  5820. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF15EN_MASK 0x1
  5821. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF15EN_SHIFT 5
  5822. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_GO_TO_BD_CONS_CF_EN_MASK 0x1
  5823. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_GO_TO_BD_CONS_CF_EN_SHIFT 6
  5824. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_MULTI_UNICAST_CF_EN_MASK 0x1
  5825. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_MULTI_UNICAST_CF_EN_SHIFT 7
  5826. u8 flags10;
  5827. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_DQ_CF_EN_MASK 0x1
  5828. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_DQ_CF_EN_SHIFT 0
  5829. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_TERMINATE_CF_EN_MASK 0x1
  5830. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_TERMINATE_CF_EN_SHIFT 1
  5831. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_FLUSH_Q0_EN_MASK 0x1
  5832. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_FLUSH_Q0_EN_SHIFT 2
  5833. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED11_MASK 0x1
  5834. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED11_SHIFT 3
  5835. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_SLOW_PATH_EN_MASK 0x1
  5836. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_SLOW_PATH_EN_SHIFT 4
  5837. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_TPH_ENABLE_EN_RESERVED_MASK 0x1
  5838. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_TPH_ENABLE_EN_RESERVED_SHIFT 5
  5839. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED12_MASK 0x1
  5840. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED12_SHIFT 6
  5841. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED13_MASK 0x1
  5842. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED13_SHIFT 7
  5843. u8 flags11;
  5844. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED14_MASK 0x1
  5845. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED14_SHIFT 0
  5846. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED15_MASK 0x1
  5847. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED15_SHIFT 1
  5848. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_TX_DEC_RULE_EN_MASK 0x1
  5849. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_TX_DEC_RULE_EN_SHIFT 2
  5850. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE5EN_MASK 0x1
  5851. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE5EN_SHIFT 3
  5852. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE6EN_MASK 0x1
  5853. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE6EN_SHIFT 4
  5854. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE7EN_MASK 0x1
  5855. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE7EN_SHIFT 5
  5856. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED1_MASK 0x1
  5857. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED1_SHIFT 6
  5858. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE9EN_MASK 0x1
  5859. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE9EN_SHIFT 7
  5860. u8 flags12;
  5861. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE10EN_MASK 0x1
  5862. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE10EN_SHIFT 0
  5863. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE11EN_MASK 0x1
  5864. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE11EN_SHIFT 1
  5865. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED2_MASK 0x1
  5866. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED2_SHIFT 2
  5867. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED3_MASK 0x1
  5868. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED3_SHIFT 3
  5869. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE14EN_MASK 0x1
  5870. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE14EN_SHIFT 4
  5871. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE15EN_MASK 0x1
  5872. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE15EN_SHIFT 5
  5873. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE16EN_MASK 0x1
  5874. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE16EN_SHIFT 6
  5875. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE17EN_MASK 0x1
  5876. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE17EN_SHIFT 7
  5877. u8 flags13;
  5878. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE18EN_MASK 0x1
  5879. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE18EN_SHIFT 0
  5880. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE19EN_MASK 0x1
  5881. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE19EN_SHIFT 1
  5882. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED4_MASK 0x1
  5883. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED4_SHIFT 2
  5884. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED5_MASK 0x1
  5885. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED5_SHIFT 3
  5886. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED6_MASK 0x1
  5887. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED6_SHIFT 4
  5888. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED7_MASK 0x1
  5889. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED7_SHIFT 5
  5890. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED8_MASK 0x1
  5891. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED8_SHIFT 6
  5892. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED9_MASK 0x1
  5893. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED9_SHIFT 7
  5894. u8 flags14;
  5895. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_EDPM_USE_EXT_HDR_MASK 0x1
  5896. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_EDPM_USE_EXT_HDR_SHIFT 0
  5897. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_EDPM_SEND_RAW_L3L4_MASK 0x1
  5898. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_EDPM_SEND_RAW_L3L4_SHIFT 1
  5899. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_EDPM_INBAND_PROP_HDR_MASK 0x1
  5900. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_EDPM_INBAND_PROP_HDR_SHIFT 2
  5901. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_EDPM_SEND_EXT_TUNNEL_MASK 0x1
  5902. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_EDPM_SEND_EXT_TUNNEL_SHIFT 3
  5903. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_L2_EDPM_ENABLE_MASK 0x1
  5904. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_L2_EDPM_ENABLE_SHIFT 4
  5905. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_ROCE_EDPM_ENABLE_MASK 0x1
  5906. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_ROCE_EDPM_ENABLE_SHIFT 5
  5907. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_TPH_ENABLE_MASK 0x3
  5908. #define E4XSTORMETHCONNAGCTXDQEXTLDPART_TPH_ENABLE_SHIFT 6
  5909. u8 edpm_event_id;
  5910. __le16 physical_q0;
  5911. __le16 e5_reserved1;
  5912. __le16 edpm_num_bds;
  5913. __le16 tx_bd_cons;
  5914. __le16 tx_bd_prod;
  5915. __le16 updated_qm_pq_id;
  5916. __le16 conn_dpi;
  5917. u8 byte3;
  5918. u8 byte4;
  5919. u8 byte5;
  5920. u8 byte6;
  5921. __le32 reg0;
  5922. __le32 reg1;
  5923. __le32 reg2;
  5924. __le32 reg3;
  5925. __le32 reg4;
  5926. };
  5927. struct e4_mstorm_eth_conn_ag_ctx {
  5928. u8 byte0;
  5929. u8 byte1;
  5930. u8 flags0;
  5931. #define E4_MSTORM_ETH_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  5932. #define E4_MSTORM_ETH_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  5933. #define E4_MSTORM_ETH_CONN_AG_CTX_BIT1_MASK 0x1
  5934. #define E4_MSTORM_ETH_CONN_AG_CTX_BIT1_SHIFT 1
  5935. #define E4_MSTORM_ETH_CONN_AG_CTX_CF0_MASK 0x3
  5936. #define E4_MSTORM_ETH_CONN_AG_CTX_CF0_SHIFT 2
  5937. #define E4_MSTORM_ETH_CONN_AG_CTX_CF1_MASK 0x3
  5938. #define E4_MSTORM_ETH_CONN_AG_CTX_CF1_SHIFT 4
  5939. #define E4_MSTORM_ETH_CONN_AG_CTX_CF2_MASK 0x3
  5940. #define E4_MSTORM_ETH_CONN_AG_CTX_CF2_SHIFT 6
  5941. u8 flags1;
  5942. #define E4_MSTORM_ETH_CONN_AG_CTX_CF0EN_MASK 0x1
  5943. #define E4_MSTORM_ETH_CONN_AG_CTX_CF0EN_SHIFT 0
  5944. #define E4_MSTORM_ETH_CONN_AG_CTX_CF1EN_MASK 0x1
  5945. #define E4_MSTORM_ETH_CONN_AG_CTX_CF1EN_SHIFT 1
  5946. #define E4_MSTORM_ETH_CONN_AG_CTX_CF2EN_MASK 0x1
  5947. #define E4_MSTORM_ETH_CONN_AG_CTX_CF2EN_SHIFT 2
  5948. #define E4_MSTORM_ETH_CONN_AG_CTX_RULE0EN_MASK 0x1
  5949. #define E4_MSTORM_ETH_CONN_AG_CTX_RULE0EN_SHIFT 3
  5950. #define E4_MSTORM_ETH_CONN_AG_CTX_RULE1EN_MASK 0x1
  5951. #define E4_MSTORM_ETH_CONN_AG_CTX_RULE1EN_SHIFT 4
  5952. #define E4_MSTORM_ETH_CONN_AG_CTX_RULE2EN_MASK 0x1
  5953. #define E4_MSTORM_ETH_CONN_AG_CTX_RULE2EN_SHIFT 5
  5954. #define E4_MSTORM_ETH_CONN_AG_CTX_RULE3EN_MASK 0x1
  5955. #define E4_MSTORM_ETH_CONN_AG_CTX_RULE3EN_SHIFT 6
  5956. #define E4_MSTORM_ETH_CONN_AG_CTX_RULE4EN_MASK 0x1
  5957. #define E4_MSTORM_ETH_CONN_AG_CTX_RULE4EN_SHIFT 7
  5958. __le16 word0;
  5959. __le16 word1;
  5960. __le32 reg0;
  5961. __le32 reg1;
  5962. };
  5963. struct e4_xstorm_eth_hw_conn_ag_ctx {
  5964. u8 reserved0;
  5965. u8 state;
  5966. u8 flags0;
  5967. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  5968. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  5969. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_RESERVED1_MASK 0x1
  5970. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_RESERVED1_SHIFT 1
  5971. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_RESERVED2_MASK 0x1
  5972. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_RESERVED2_SHIFT 2
  5973. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_EXIST_IN_QM3_MASK 0x1
  5974. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_EXIST_IN_QM3_SHIFT 3
  5975. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_RESERVED3_MASK 0x1
  5976. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_RESERVED3_SHIFT 4
  5977. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_RESERVED4_MASK 0x1
  5978. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_RESERVED4_SHIFT 5
  5979. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_RESERVED5_MASK 0x1
  5980. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_RESERVED5_SHIFT 6
  5981. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_RESERVED6_MASK 0x1
  5982. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_RESERVED6_SHIFT 7
  5983. u8 flags1;
  5984. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_RESERVED7_MASK 0x1
  5985. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_RESERVED7_SHIFT 0
  5986. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_RESERVED8_MASK 0x1
  5987. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_RESERVED8_SHIFT 1
  5988. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_RESERVED9_MASK 0x1
  5989. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_RESERVED9_SHIFT 2
  5990. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_BIT11_MASK 0x1
  5991. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_BIT11_SHIFT 3
  5992. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_E5_RESERVED2_MASK 0x1
  5993. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_E5_RESERVED2_SHIFT 4
  5994. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_E5_RESERVED3_MASK 0x1
  5995. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_E5_RESERVED3_SHIFT 5
  5996. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_TX_RULE_ACTIVE_MASK 0x1
  5997. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_TX_RULE_ACTIVE_SHIFT 6
  5998. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_DQ_CF_ACTIVE_MASK 0x1
  5999. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_DQ_CF_ACTIVE_SHIFT 7
  6000. u8 flags2;
  6001. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF0_MASK 0x3
  6002. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF0_SHIFT 0
  6003. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF1_MASK 0x3
  6004. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF1_SHIFT 2
  6005. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF2_MASK 0x3
  6006. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF2_SHIFT 4
  6007. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF3_MASK 0x3
  6008. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF3_SHIFT 6
  6009. u8 flags3;
  6010. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF4_MASK 0x3
  6011. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF4_SHIFT 0
  6012. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF5_MASK 0x3
  6013. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF5_SHIFT 2
  6014. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF6_MASK 0x3
  6015. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF6_SHIFT 4
  6016. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF7_MASK 0x3
  6017. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF7_SHIFT 6
  6018. u8 flags4;
  6019. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF8_MASK 0x3
  6020. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF8_SHIFT 0
  6021. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF9_MASK 0x3
  6022. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF9_SHIFT 2
  6023. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF10_MASK 0x3
  6024. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF10_SHIFT 4
  6025. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF11_MASK 0x3
  6026. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF11_SHIFT 6
  6027. u8 flags5;
  6028. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF12_MASK 0x3
  6029. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF12_SHIFT 0
  6030. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF13_MASK 0x3
  6031. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF13_SHIFT 2
  6032. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF14_MASK 0x3
  6033. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF14_SHIFT 4
  6034. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF15_MASK 0x3
  6035. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF15_SHIFT 6
  6036. u8 flags6;
  6037. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_GO_TO_BD_CONS_CF_MASK 0x3
  6038. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_GO_TO_BD_CONS_CF_SHIFT 0
  6039. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_MULTI_UNICAST_CF_MASK 0x3
  6040. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_MULTI_UNICAST_CF_SHIFT 2
  6041. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_DQ_CF_MASK 0x3
  6042. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_DQ_CF_SHIFT 4
  6043. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_TERMINATE_CF_MASK 0x3
  6044. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_TERMINATE_CF_SHIFT 6
  6045. u8 flags7;
  6046. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_FLUSH_Q0_MASK 0x3
  6047. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_FLUSH_Q0_SHIFT 0
  6048. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_RESERVED10_MASK 0x3
  6049. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_RESERVED10_SHIFT 2
  6050. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_SLOW_PATH_MASK 0x3
  6051. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_SLOW_PATH_SHIFT 4
  6052. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF0EN_MASK 0x1
  6053. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF0EN_SHIFT 6
  6054. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF1EN_MASK 0x1
  6055. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF1EN_SHIFT 7
  6056. u8 flags8;
  6057. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF2EN_MASK 0x1
  6058. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF2EN_SHIFT 0
  6059. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF3EN_MASK 0x1
  6060. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF3EN_SHIFT 1
  6061. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF4EN_MASK 0x1
  6062. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF4EN_SHIFT 2
  6063. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF5EN_MASK 0x1
  6064. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF5EN_SHIFT 3
  6065. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF6EN_MASK 0x1
  6066. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF6EN_SHIFT 4
  6067. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF7EN_MASK 0x1
  6068. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF7EN_SHIFT 5
  6069. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF8EN_MASK 0x1
  6070. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF8EN_SHIFT 6
  6071. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF9EN_MASK 0x1
  6072. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF9EN_SHIFT 7
  6073. u8 flags9;
  6074. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF10EN_MASK 0x1
  6075. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF10EN_SHIFT 0
  6076. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF11EN_MASK 0x1
  6077. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF11EN_SHIFT 1
  6078. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF12EN_MASK 0x1
  6079. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF12EN_SHIFT 2
  6080. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF13EN_MASK 0x1
  6081. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF13EN_SHIFT 3
  6082. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF14EN_MASK 0x1
  6083. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF14EN_SHIFT 4
  6084. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF15EN_MASK 0x1
  6085. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF15EN_SHIFT 5
  6086. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_GO_TO_BD_CONS_CF_EN_MASK 0x1
  6087. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_GO_TO_BD_CONS_CF_EN_SHIFT 6
  6088. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_MULTI_UNICAST_CF_EN_MASK 0x1
  6089. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_MULTI_UNICAST_CF_EN_SHIFT 7
  6090. u8 flags10;
  6091. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_DQ_CF_EN_MASK 0x1
  6092. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_DQ_CF_EN_SHIFT 0
  6093. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_TERMINATE_CF_EN_MASK 0x1
  6094. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_TERMINATE_CF_EN_SHIFT 1
  6095. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_FLUSH_Q0_EN_MASK 0x1
  6096. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_FLUSH_Q0_EN_SHIFT 2
  6097. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_RESERVED11_MASK 0x1
  6098. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_RESERVED11_SHIFT 3
  6099. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_SLOW_PATH_EN_MASK 0x1
  6100. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_SLOW_PATH_EN_SHIFT 4
  6101. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_TPH_ENABLE_EN_RESERVED_MASK 0x1
  6102. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_TPH_ENABLE_EN_RESERVED_SHIFT 5
  6103. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_RESERVED12_MASK 0x1
  6104. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_RESERVED12_SHIFT 6
  6105. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_RESERVED13_MASK 0x1
  6106. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_RESERVED13_SHIFT 7
  6107. u8 flags11;
  6108. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_RESERVED14_MASK 0x1
  6109. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_RESERVED14_SHIFT 0
  6110. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_RESERVED15_MASK 0x1
  6111. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_RESERVED15_SHIFT 1
  6112. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_TX_DEC_RULE_EN_MASK 0x1
  6113. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_TX_DEC_RULE_EN_SHIFT 2
  6114. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_RULE5EN_MASK 0x1
  6115. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_RULE5EN_SHIFT 3
  6116. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_RULE6EN_MASK 0x1
  6117. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_RULE6EN_SHIFT 4
  6118. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_RULE7EN_MASK 0x1
  6119. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_RULE7EN_SHIFT 5
  6120. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED1_MASK 0x1
  6121. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED1_SHIFT 6
  6122. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_RULE9EN_MASK 0x1
  6123. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_RULE9EN_SHIFT 7
  6124. u8 flags12;
  6125. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_RULE10EN_MASK 0x1
  6126. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_RULE10EN_SHIFT 0
  6127. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_RULE11EN_MASK 0x1
  6128. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_RULE11EN_SHIFT 1
  6129. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED2_MASK 0x1
  6130. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED2_SHIFT 2
  6131. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED3_MASK 0x1
  6132. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED3_SHIFT 3
  6133. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_RULE14EN_MASK 0x1
  6134. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_RULE14EN_SHIFT 4
  6135. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_RULE15EN_MASK 0x1
  6136. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_RULE15EN_SHIFT 5
  6137. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_RULE16EN_MASK 0x1
  6138. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_RULE16EN_SHIFT 6
  6139. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_RULE17EN_MASK 0x1
  6140. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_RULE17EN_SHIFT 7
  6141. u8 flags13;
  6142. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_RULE18EN_MASK 0x1
  6143. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_RULE18EN_SHIFT 0
  6144. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_RULE19EN_MASK 0x1
  6145. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_RULE19EN_SHIFT 1
  6146. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED4_MASK 0x1
  6147. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED4_SHIFT 2
  6148. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED5_MASK 0x1
  6149. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED5_SHIFT 3
  6150. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED6_MASK 0x1
  6151. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED6_SHIFT 4
  6152. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED7_MASK 0x1
  6153. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED7_SHIFT 5
  6154. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED8_MASK 0x1
  6155. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED8_SHIFT 6
  6156. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED9_MASK 0x1
  6157. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED9_SHIFT 7
  6158. u8 flags14;
  6159. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_EDPM_USE_EXT_HDR_MASK 0x1
  6160. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_EDPM_USE_EXT_HDR_SHIFT 0
  6161. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_EDPM_SEND_RAW_L3L4_MASK 0x1
  6162. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_EDPM_SEND_RAW_L3L4_SHIFT 1
  6163. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_EDPM_INBAND_PROP_HDR_MASK 0x1
  6164. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_EDPM_INBAND_PROP_HDR_SHIFT 2
  6165. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_EDPM_SEND_EXT_TUNNEL_MASK 0x1
  6166. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_EDPM_SEND_EXT_TUNNEL_SHIFT 3
  6167. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_L2_EDPM_ENABLE_MASK 0x1
  6168. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_L2_EDPM_ENABLE_SHIFT 4
  6169. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_ROCE_EDPM_ENABLE_MASK 0x1
  6170. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_ROCE_EDPM_ENABLE_SHIFT 5
  6171. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_TPH_ENABLE_MASK 0x3
  6172. #define E4_XSTORM_ETH_HW_CONN_AG_CTX_TPH_ENABLE_SHIFT 6
  6173. u8 edpm_event_id;
  6174. __le16 physical_q0;
  6175. __le16 e5_reserved1;
  6176. __le16 edpm_num_bds;
  6177. __le16 tx_bd_cons;
  6178. __le16 tx_bd_prod;
  6179. __le16 updated_qm_pq_id;
  6180. __le16 conn_dpi;
  6181. };
  6182. /* GFT CAM line struct */
  6183. struct gft_cam_line {
  6184. __le32 camline;
  6185. #define GFT_CAM_LINE_VALID_MASK 0x1
  6186. #define GFT_CAM_LINE_VALID_SHIFT 0
  6187. #define GFT_CAM_LINE_DATA_MASK 0x3FFF
  6188. #define GFT_CAM_LINE_DATA_SHIFT 1
  6189. #define GFT_CAM_LINE_MASK_BITS_MASK 0x3FFF
  6190. #define GFT_CAM_LINE_MASK_BITS_SHIFT 15
  6191. #define GFT_CAM_LINE_RESERVED1_MASK 0x7
  6192. #define GFT_CAM_LINE_RESERVED1_SHIFT 29
  6193. };
  6194. /* GFT CAM line struct with fields breakout */
  6195. struct gft_cam_line_mapped {
  6196. __le32 camline;
  6197. #define GFT_CAM_LINE_MAPPED_VALID_MASK 0x1
  6198. #define GFT_CAM_LINE_MAPPED_VALID_SHIFT 0
  6199. #define GFT_CAM_LINE_MAPPED_IP_VERSION_MASK 0x1
  6200. #define GFT_CAM_LINE_MAPPED_IP_VERSION_SHIFT 1
  6201. #define GFT_CAM_LINE_MAPPED_TUNNEL_IP_VERSION_MASK 0x1
  6202. #define GFT_CAM_LINE_MAPPED_TUNNEL_IP_VERSION_SHIFT 2
  6203. #define GFT_CAM_LINE_MAPPED_UPPER_PROTOCOL_TYPE_MASK 0xF
  6204. #define GFT_CAM_LINE_MAPPED_UPPER_PROTOCOL_TYPE_SHIFT 3
  6205. #define GFT_CAM_LINE_MAPPED_TUNNEL_TYPE_MASK 0xF
  6206. #define GFT_CAM_LINE_MAPPED_TUNNEL_TYPE_SHIFT 7
  6207. #define GFT_CAM_LINE_MAPPED_PF_ID_MASK 0xF
  6208. #define GFT_CAM_LINE_MAPPED_PF_ID_SHIFT 11
  6209. #define GFT_CAM_LINE_MAPPED_IP_VERSION_MASK_MASK 0x1
  6210. #define GFT_CAM_LINE_MAPPED_IP_VERSION_MASK_SHIFT 15
  6211. #define GFT_CAM_LINE_MAPPED_TUNNEL_IP_VERSION_MASK_MASK 0x1
  6212. #define GFT_CAM_LINE_MAPPED_TUNNEL_IP_VERSION_MASK_SHIFT 16
  6213. #define GFT_CAM_LINE_MAPPED_UPPER_PROTOCOL_TYPE_MASK_MASK 0xF
  6214. #define GFT_CAM_LINE_MAPPED_UPPER_PROTOCOL_TYPE_MASK_SHIFT 17
  6215. #define GFT_CAM_LINE_MAPPED_TUNNEL_TYPE_MASK_MASK 0xF
  6216. #define GFT_CAM_LINE_MAPPED_TUNNEL_TYPE_MASK_SHIFT 21
  6217. #define GFT_CAM_LINE_MAPPED_PF_ID_MASK_MASK 0xF
  6218. #define GFT_CAM_LINE_MAPPED_PF_ID_MASK_SHIFT 25
  6219. #define GFT_CAM_LINE_MAPPED_RESERVED1_MASK 0x7
  6220. #define GFT_CAM_LINE_MAPPED_RESERVED1_SHIFT 29
  6221. };
  6222. union gft_cam_line_union {
  6223. struct gft_cam_line cam_line;
  6224. struct gft_cam_line_mapped cam_line_mapped;
  6225. };
  6226. /* Used in gft_profile_key: Indication for ip version */
  6227. enum gft_profile_ip_version {
  6228. GFT_PROFILE_IPV4 = 0,
  6229. GFT_PROFILE_IPV6 = 1,
  6230. MAX_GFT_PROFILE_IP_VERSION
  6231. };
  6232. /* Profile key stucr fot GFT logic in Prs */
  6233. struct gft_profile_key {
  6234. __le16 profile_key;
  6235. #define GFT_PROFILE_KEY_IP_VERSION_MASK 0x1
  6236. #define GFT_PROFILE_KEY_IP_VERSION_SHIFT 0
  6237. #define GFT_PROFILE_KEY_TUNNEL_IP_VERSION_MASK 0x1
  6238. #define GFT_PROFILE_KEY_TUNNEL_IP_VERSION_SHIFT 1
  6239. #define GFT_PROFILE_KEY_UPPER_PROTOCOL_TYPE_MASK 0xF
  6240. #define GFT_PROFILE_KEY_UPPER_PROTOCOL_TYPE_SHIFT 2
  6241. #define GFT_PROFILE_KEY_TUNNEL_TYPE_MASK 0xF
  6242. #define GFT_PROFILE_KEY_TUNNEL_TYPE_SHIFT 6
  6243. #define GFT_PROFILE_KEY_PF_ID_MASK 0xF
  6244. #define GFT_PROFILE_KEY_PF_ID_SHIFT 10
  6245. #define GFT_PROFILE_KEY_RESERVED0_MASK 0x3
  6246. #define GFT_PROFILE_KEY_RESERVED0_SHIFT 14
  6247. };
  6248. /* Used in gft_profile_key: Indication for tunnel type */
  6249. enum gft_profile_tunnel_type {
  6250. GFT_PROFILE_NO_TUNNEL = 0,
  6251. GFT_PROFILE_VXLAN_TUNNEL = 1,
  6252. GFT_PROFILE_GRE_MAC_OR_NVGRE_TUNNEL = 2,
  6253. GFT_PROFILE_GRE_IP_TUNNEL = 3,
  6254. GFT_PROFILE_GENEVE_MAC_TUNNEL = 4,
  6255. GFT_PROFILE_GENEVE_IP_TUNNEL = 5,
  6256. MAX_GFT_PROFILE_TUNNEL_TYPE
  6257. };
  6258. /* Used in gft_profile_key: Indication for protocol type */
  6259. enum gft_profile_upper_protocol_type {
  6260. GFT_PROFILE_ROCE_PROTOCOL = 0,
  6261. GFT_PROFILE_RROCE_PROTOCOL = 1,
  6262. GFT_PROFILE_FCOE_PROTOCOL = 2,
  6263. GFT_PROFILE_ICMP_PROTOCOL = 3,
  6264. GFT_PROFILE_ARP_PROTOCOL = 4,
  6265. GFT_PROFILE_USER_TCP_SRC_PORT_1_INNER = 5,
  6266. GFT_PROFILE_USER_TCP_DST_PORT_1_INNER = 6,
  6267. GFT_PROFILE_TCP_PROTOCOL = 7,
  6268. GFT_PROFILE_USER_UDP_DST_PORT_1_INNER = 8,
  6269. GFT_PROFILE_USER_UDP_DST_PORT_2_OUTER = 9,
  6270. GFT_PROFILE_UDP_PROTOCOL = 10,
  6271. GFT_PROFILE_USER_IP_1_INNER = 11,
  6272. GFT_PROFILE_USER_IP_2_OUTER = 12,
  6273. GFT_PROFILE_USER_ETH_1_INNER = 13,
  6274. GFT_PROFILE_USER_ETH_2_OUTER = 14,
  6275. GFT_PROFILE_RAW = 15,
  6276. MAX_GFT_PROFILE_UPPER_PROTOCOL_TYPE
  6277. };
  6278. /* GFT RAM line struct */
  6279. struct gft_ram_line {
  6280. __le32 lo;
  6281. #define GFT_RAM_LINE_VLAN_SELECT_MASK 0x3
  6282. #define GFT_RAM_LINE_VLAN_SELECT_SHIFT 0
  6283. #define GFT_RAM_LINE_TUNNEL_ENTROPHY_MASK 0x1
  6284. #define GFT_RAM_LINE_TUNNEL_ENTROPHY_SHIFT 2
  6285. #define GFT_RAM_LINE_TUNNEL_TTL_EQUAL_ONE_MASK 0x1
  6286. #define GFT_RAM_LINE_TUNNEL_TTL_EQUAL_ONE_SHIFT 3
  6287. #define GFT_RAM_LINE_TUNNEL_TTL_MASK 0x1
  6288. #define GFT_RAM_LINE_TUNNEL_TTL_SHIFT 4
  6289. #define GFT_RAM_LINE_TUNNEL_ETHERTYPE_MASK 0x1
  6290. #define GFT_RAM_LINE_TUNNEL_ETHERTYPE_SHIFT 5
  6291. #define GFT_RAM_LINE_TUNNEL_DST_PORT_MASK 0x1
  6292. #define GFT_RAM_LINE_TUNNEL_DST_PORT_SHIFT 6
  6293. #define GFT_RAM_LINE_TUNNEL_SRC_PORT_MASK 0x1
  6294. #define GFT_RAM_LINE_TUNNEL_SRC_PORT_SHIFT 7
  6295. #define GFT_RAM_LINE_TUNNEL_DSCP_MASK 0x1
  6296. #define GFT_RAM_LINE_TUNNEL_DSCP_SHIFT 8
  6297. #define GFT_RAM_LINE_TUNNEL_OVER_IP_PROTOCOL_MASK 0x1
  6298. #define GFT_RAM_LINE_TUNNEL_OVER_IP_PROTOCOL_SHIFT 9
  6299. #define GFT_RAM_LINE_TUNNEL_DST_IP_MASK 0x1
  6300. #define GFT_RAM_LINE_TUNNEL_DST_IP_SHIFT 10
  6301. #define GFT_RAM_LINE_TUNNEL_SRC_IP_MASK 0x1
  6302. #define GFT_RAM_LINE_TUNNEL_SRC_IP_SHIFT 11
  6303. #define GFT_RAM_LINE_TUNNEL_PRIORITY_MASK 0x1
  6304. #define GFT_RAM_LINE_TUNNEL_PRIORITY_SHIFT 12
  6305. #define GFT_RAM_LINE_TUNNEL_PROVIDER_VLAN_MASK 0x1
  6306. #define GFT_RAM_LINE_TUNNEL_PROVIDER_VLAN_SHIFT 13
  6307. #define GFT_RAM_LINE_TUNNEL_VLAN_MASK 0x1
  6308. #define GFT_RAM_LINE_TUNNEL_VLAN_SHIFT 14
  6309. #define GFT_RAM_LINE_TUNNEL_DST_MAC_MASK 0x1
  6310. #define GFT_RAM_LINE_TUNNEL_DST_MAC_SHIFT 15
  6311. #define GFT_RAM_LINE_TUNNEL_SRC_MAC_MASK 0x1
  6312. #define GFT_RAM_LINE_TUNNEL_SRC_MAC_SHIFT 16
  6313. #define GFT_RAM_LINE_TTL_EQUAL_ONE_MASK 0x1
  6314. #define GFT_RAM_LINE_TTL_EQUAL_ONE_SHIFT 17
  6315. #define GFT_RAM_LINE_TTL_MASK 0x1
  6316. #define GFT_RAM_LINE_TTL_SHIFT 18
  6317. #define GFT_RAM_LINE_ETHERTYPE_MASK 0x1
  6318. #define GFT_RAM_LINE_ETHERTYPE_SHIFT 19
  6319. #define GFT_RAM_LINE_RESERVED0_MASK 0x1
  6320. #define GFT_RAM_LINE_RESERVED0_SHIFT 20
  6321. #define GFT_RAM_LINE_TCP_FLAG_FIN_MASK 0x1
  6322. #define GFT_RAM_LINE_TCP_FLAG_FIN_SHIFT 21
  6323. #define GFT_RAM_LINE_TCP_FLAG_SYN_MASK 0x1
  6324. #define GFT_RAM_LINE_TCP_FLAG_SYN_SHIFT 22
  6325. #define GFT_RAM_LINE_TCP_FLAG_RST_MASK 0x1
  6326. #define GFT_RAM_LINE_TCP_FLAG_RST_SHIFT 23
  6327. #define GFT_RAM_LINE_TCP_FLAG_PSH_MASK 0x1
  6328. #define GFT_RAM_LINE_TCP_FLAG_PSH_SHIFT 24
  6329. #define GFT_RAM_LINE_TCP_FLAG_ACK_MASK 0x1
  6330. #define GFT_RAM_LINE_TCP_FLAG_ACK_SHIFT 25
  6331. #define GFT_RAM_LINE_TCP_FLAG_URG_MASK 0x1
  6332. #define GFT_RAM_LINE_TCP_FLAG_URG_SHIFT 26
  6333. #define GFT_RAM_LINE_TCP_FLAG_ECE_MASK 0x1
  6334. #define GFT_RAM_LINE_TCP_FLAG_ECE_SHIFT 27
  6335. #define GFT_RAM_LINE_TCP_FLAG_CWR_MASK 0x1
  6336. #define GFT_RAM_LINE_TCP_FLAG_CWR_SHIFT 28
  6337. #define GFT_RAM_LINE_TCP_FLAG_NS_MASK 0x1
  6338. #define GFT_RAM_LINE_TCP_FLAG_NS_SHIFT 29
  6339. #define GFT_RAM_LINE_DST_PORT_MASK 0x1
  6340. #define GFT_RAM_LINE_DST_PORT_SHIFT 30
  6341. #define GFT_RAM_LINE_SRC_PORT_MASK 0x1
  6342. #define GFT_RAM_LINE_SRC_PORT_SHIFT 31
  6343. __le32 hi;
  6344. #define GFT_RAM_LINE_DSCP_MASK 0x1
  6345. #define GFT_RAM_LINE_DSCP_SHIFT 0
  6346. #define GFT_RAM_LINE_OVER_IP_PROTOCOL_MASK 0x1
  6347. #define GFT_RAM_LINE_OVER_IP_PROTOCOL_SHIFT 1
  6348. #define GFT_RAM_LINE_DST_IP_MASK 0x1
  6349. #define GFT_RAM_LINE_DST_IP_SHIFT 2
  6350. #define GFT_RAM_LINE_SRC_IP_MASK 0x1
  6351. #define GFT_RAM_LINE_SRC_IP_SHIFT 3
  6352. #define GFT_RAM_LINE_PRIORITY_MASK 0x1
  6353. #define GFT_RAM_LINE_PRIORITY_SHIFT 4
  6354. #define GFT_RAM_LINE_PROVIDER_VLAN_MASK 0x1
  6355. #define GFT_RAM_LINE_PROVIDER_VLAN_SHIFT 5
  6356. #define GFT_RAM_LINE_VLAN_MASK 0x1
  6357. #define GFT_RAM_LINE_VLAN_SHIFT 6
  6358. #define GFT_RAM_LINE_DST_MAC_MASK 0x1
  6359. #define GFT_RAM_LINE_DST_MAC_SHIFT 7
  6360. #define GFT_RAM_LINE_SRC_MAC_MASK 0x1
  6361. #define GFT_RAM_LINE_SRC_MAC_SHIFT 8
  6362. #define GFT_RAM_LINE_TENANT_ID_MASK 0x1
  6363. #define GFT_RAM_LINE_TENANT_ID_SHIFT 9
  6364. #define GFT_RAM_LINE_RESERVED1_MASK 0x3FFFFF
  6365. #define GFT_RAM_LINE_RESERVED1_SHIFT 10
  6366. };
  6367. /* Used in the first 2 bits for gft_ram_line: Indication for vlan mask */
  6368. enum gft_vlan_select {
  6369. INNER_PROVIDER_VLAN = 0,
  6370. INNER_VLAN = 1,
  6371. OUTER_PROVIDER_VLAN = 2,
  6372. OUTER_VLAN = 3,
  6373. MAX_GFT_VLAN_SELECT
  6374. };
  6375. /* The rdma task context of Mstorm */
  6376. struct ystorm_rdma_task_st_ctx {
  6377. struct regpair temp[4];
  6378. };
  6379. struct e4_ystorm_rdma_task_ag_ctx {
  6380. u8 reserved;
  6381. u8 byte1;
  6382. __le16 msem_ctx_upd_seq;
  6383. u8 flags0;
  6384. #define E4_YSTORM_RDMA_TASK_AG_CTX_CONNECTION_TYPE_MASK 0xF
  6385. #define E4_YSTORM_RDMA_TASK_AG_CTX_CONNECTION_TYPE_SHIFT 0
  6386. #define E4_YSTORM_RDMA_TASK_AG_CTX_EXIST_IN_QM0_MASK 0x1
  6387. #define E4_YSTORM_RDMA_TASK_AG_CTX_EXIST_IN_QM0_SHIFT 4
  6388. #define E4_YSTORM_RDMA_TASK_AG_CTX_BIT1_MASK 0x1
  6389. #define E4_YSTORM_RDMA_TASK_AG_CTX_BIT1_SHIFT 5
  6390. #define E4_YSTORM_RDMA_TASK_AG_CTX_VALID_MASK 0x1
  6391. #define E4_YSTORM_RDMA_TASK_AG_CTX_VALID_SHIFT 6
  6392. #define E4_YSTORM_RDMA_TASK_AG_CTX_DIF_FIRST_IO_MASK 0x1
  6393. #define E4_YSTORM_RDMA_TASK_AG_CTX_DIF_FIRST_IO_SHIFT 7
  6394. u8 flags1;
  6395. #define E4_YSTORM_RDMA_TASK_AG_CTX_CF0_MASK 0x3
  6396. #define E4_YSTORM_RDMA_TASK_AG_CTX_CF0_SHIFT 0
  6397. #define E4_YSTORM_RDMA_TASK_AG_CTX_CF1_MASK 0x3
  6398. #define E4_YSTORM_RDMA_TASK_AG_CTX_CF1_SHIFT 2
  6399. #define E4_YSTORM_RDMA_TASK_AG_CTX_CF2SPECIAL_MASK 0x3
  6400. #define E4_YSTORM_RDMA_TASK_AG_CTX_CF2SPECIAL_SHIFT 4
  6401. #define E4_YSTORM_RDMA_TASK_AG_CTX_CF0EN_MASK 0x1
  6402. #define E4_YSTORM_RDMA_TASK_AG_CTX_CF0EN_SHIFT 6
  6403. #define E4_YSTORM_RDMA_TASK_AG_CTX_CF1EN_MASK 0x1
  6404. #define E4_YSTORM_RDMA_TASK_AG_CTX_CF1EN_SHIFT 7
  6405. u8 flags2;
  6406. #define E4_YSTORM_RDMA_TASK_AG_CTX_BIT4_MASK 0x1
  6407. #define E4_YSTORM_RDMA_TASK_AG_CTX_BIT4_SHIFT 0
  6408. #define E4_YSTORM_RDMA_TASK_AG_CTX_RULE0EN_MASK 0x1
  6409. #define E4_YSTORM_RDMA_TASK_AG_CTX_RULE0EN_SHIFT 1
  6410. #define E4_YSTORM_RDMA_TASK_AG_CTX_RULE1EN_MASK 0x1
  6411. #define E4_YSTORM_RDMA_TASK_AG_CTX_RULE1EN_SHIFT 2
  6412. #define E4_YSTORM_RDMA_TASK_AG_CTX_RULE2EN_MASK 0x1
  6413. #define E4_YSTORM_RDMA_TASK_AG_CTX_RULE2EN_SHIFT 3
  6414. #define E4_YSTORM_RDMA_TASK_AG_CTX_RULE3EN_MASK 0x1
  6415. #define E4_YSTORM_RDMA_TASK_AG_CTX_RULE3EN_SHIFT 4
  6416. #define E4_YSTORM_RDMA_TASK_AG_CTX_RULE4EN_MASK 0x1
  6417. #define E4_YSTORM_RDMA_TASK_AG_CTX_RULE4EN_SHIFT 5
  6418. #define E4_YSTORM_RDMA_TASK_AG_CTX_RULE5EN_MASK 0x1
  6419. #define E4_YSTORM_RDMA_TASK_AG_CTX_RULE5EN_SHIFT 6
  6420. #define E4_YSTORM_RDMA_TASK_AG_CTX_RULE6EN_MASK 0x1
  6421. #define E4_YSTORM_RDMA_TASK_AG_CTX_RULE6EN_SHIFT 7
  6422. u8 key;
  6423. __le32 mw_cnt_or_qp_id;
  6424. u8 ref_cnt_seq;
  6425. u8 ctx_upd_seq;
  6426. __le16 dif_flags;
  6427. __le16 tx_ref_count;
  6428. __le16 last_used_ltid;
  6429. __le16 parent_mr_lo;
  6430. __le16 parent_mr_hi;
  6431. __le32 fbo_lo;
  6432. __le32 fbo_hi;
  6433. };
  6434. struct e4_mstorm_rdma_task_ag_ctx {
  6435. u8 reserved;
  6436. u8 byte1;
  6437. __le16 icid;
  6438. u8 flags0;
  6439. #define E4_MSTORM_RDMA_TASK_AG_CTX_CONNECTION_TYPE_MASK 0xF
  6440. #define E4_MSTORM_RDMA_TASK_AG_CTX_CONNECTION_TYPE_SHIFT 0
  6441. #define E4_MSTORM_RDMA_TASK_AG_CTX_EXIST_IN_QM0_MASK 0x1
  6442. #define E4_MSTORM_RDMA_TASK_AG_CTX_EXIST_IN_QM0_SHIFT 4
  6443. #define E4_MSTORM_RDMA_TASK_AG_CTX_BIT1_MASK 0x1
  6444. #define E4_MSTORM_RDMA_TASK_AG_CTX_BIT1_SHIFT 5
  6445. #define E4_MSTORM_RDMA_TASK_AG_CTX_BIT2_MASK 0x1
  6446. #define E4_MSTORM_RDMA_TASK_AG_CTX_BIT2_SHIFT 6
  6447. #define E4_MSTORM_RDMA_TASK_AG_CTX_DIF_FIRST_IO_MASK 0x1
  6448. #define E4_MSTORM_RDMA_TASK_AG_CTX_DIF_FIRST_IO_SHIFT 7
  6449. u8 flags1;
  6450. #define E4_MSTORM_RDMA_TASK_AG_CTX_CF0_MASK 0x3
  6451. #define E4_MSTORM_RDMA_TASK_AG_CTX_CF0_SHIFT 0
  6452. #define E4_MSTORM_RDMA_TASK_AG_CTX_CF1_MASK 0x3
  6453. #define E4_MSTORM_RDMA_TASK_AG_CTX_CF1_SHIFT 2
  6454. #define E4_MSTORM_RDMA_TASK_AG_CTX_CF2_MASK 0x3
  6455. #define E4_MSTORM_RDMA_TASK_AG_CTX_CF2_SHIFT 4
  6456. #define E4_MSTORM_RDMA_TASK_AG_CTX_CF0EN_MASK 0x1
  6457. #define E4_MSTORM_RDMA_TASK_AG_CTX_CF0EN_SHIFT 6
  6458. #define E4_MSTORM_RDMA_TASK_AG_CTX_CF1EN_MASK 0x1
  6459. #define E4_MSTORM_RDMA_TASK_AG_CTX_CF1EN_SHIFT 7
  6460. u8 flags2;
  6461. #define E4_MSTORM_RDMA_TASK_AG_CTX_CF2EN_MASK 0x1
  6462. #define E4_MSTORM_RDMA_TASK_AG_CTX_CF2EN_SHIFT 0
  6463. #define E4_MSTORM_RDMA_TASK_AG_CTX_RULE0EN_MASK 0x1
  6464. #define E4_MSTORM_RDMA_TASK_AG_CTX_RULE0EN_SHIFT 1
  6465. #define E4_MSTORM_RDMA_TASK_AG_CTX_RULE1EN_MASK 0x1
  6466. #define E4_MSTORM_RDMA_TASK_AG_CTX_RULE1EN_SHIFT 2
  6467. #define E4_MSTORM_RDMA_TASK_AG_CTX_RULE2EN_MASK 0x1
  6468. #define E4_MSTORM_RDMA_TASK_AG_CTX_RULE2EN_SHIFT 3
  6469. #define E4_MSTORM_RDMA_TASK_AG_CTX_RULE3EN_MASK 0x1
  6470. #define E4_MSTORM_RDMA_TASK_AG_CTX_RULE3EN_SHIFT 4
  6471. #define E4_MSTORM_RDMA_TASK_AG_CTX_RULE4EN_MASK 0x1
  6472. #define E4_MSTORM_RDMA_TASK_AG_CTX_RULE4EN_SHIFT 5
  6473. #define E4_MSTORM_RDMA_TASK_AG_CTX_RULE5EN_MASK 0x1
  6474. #define E4_MSTORM_RDMA_TASK_AG_CTX_RULE5EN_SHIFT 6
  6475. #define E4_MSTORM_RDMA_TASK_AG_CTX_RULE6EN_MASK 0x1
  6476. #define E4_MSTORM_RDMA_TASK_AG_CTX_RULE6EN_SHIFT 7
  6477. u8 key;
  6478. __le32 mw_cnt_or_qp_id;
  6479. u8 ref_cnt_seq;
  6480. u8 ctx_upd_seq;
  6481. __le16 dif_flags;
  6482. __le16 tx_ref_count;
  6483. __le16 last_used_ltid;
  6484. __le16 parent_mr_lo;
  6485. __le16 parent_mr_hi;
  6486. __le32 fbo_lo;
  6487. __le32 fbo_hi;
  6488. };
  6489. /* The roce task context of Mstorm */
  6490. struct mstorm_rdma_task_st_ctx {
  6491. struct regpair temp[4];
  6492. };
  6493. /* The roce task context of Ustorm */
  6494. struct ustorm_rdma_task_st_ctx {
  6495. struct regpair temp[2];
  6496. };
  6497. struct e4_ustorm_rdma_task_ag_ctx {
  6498. u8 reserved;
  6499. u8 state;
  6500. __le16 icid;
  6501. u8 flags0;
  6502. #define E4_USTORM_RDMA_TASK_AG_CTX_CONNECTION_TYPE_MASK 0xF
  6503. #define E4_USTORM_RDMA_TASK_AG_CTX_CONNECTION_TYPE_SHIFT 0
  6504. #define E4_USTORM_RDMA_TASK_AG_CTX_EXIST_IN_QM0_MASK 0x1
  6505. #define E4_USTORM_RDMA_TASK_AG_CTX_EXIST_IN_QM0_SHIFT 4
  6506. #define E4_USTORM_RDMA_TASK_AG_CTX_DIF_RUNT_VALID_MASK 0x1
  6507. #define E4_USTORM_RDMA_TASK_AG_CTX_DIF_RUNT_VALID_SHIFT 5
  6508. #define E4_USTORM_RDMA_TASK_AG_CTX_DIF_WRITE_RESULT_CF_MASK 0x3
  6509. #define E4_USTORM_RDMA_TASK_AG_CTX_DIF_WRITE_RESULT_CF_SHIFT 6
  6510. u8 flags1;
  6511. #define E4_USTORM_RDMA_TASK_AG_CTX_DIF_RESULT_TOGGLE_BIT_MASK 0x3
  6512. #define E4_USTORM_RDMA_TASK_AG_CTX_DIF_RESULT_TOGGLE_BIT_SHIFT 0
  6513. #define E4_USTORM_RDMA_TASK_AG_CTX_DIF_TX_IO_FLG_MASK 0x3
  6514. #define E4_USTORM_RDMA_TASK_AG_CTX_DIF_TX_IO_FLG_SHIFT 2
  6515. #define E4_USTORM_RDMA_TASK_AG_CTX_DIF_BLOCK_SIZE_MASK 0x3
  6516. #define E4_USTORM_RDMA_TASK_AG_CTX_DIF_BLOCK_SIZE_SHIFT 4
  6517. #define E4_USTORM_RDMA_TASK_AG_CTX_DIF_ERROR_CF_MASK 0x3
  6518. #define E4_USTORM_RDMA_TASK_AG_CTX_DIF_ERROR_CF_SHIFT 6
  6519. u8 flags2;
  6520. #define E4_USTORM_RDMA_TASK_AG_CTX_DIF_WRITE_RESULT_CF_EN_MASK 0x1
  6521. #define E4_USTORM_RDMA_TASK_AG_CTX_DIF_WRITE_RESULT_CF_EN_SHIFT 0
  6522. #define E4_USTORM_RDMA_TASK_AG_CTX_RESERVED2_MASK 0x1
  6523. #define E4_USTORM_RDMA_TASK_AG_CTX_RESERVED2_SHIFT 1
  6524. #define E4_USTORM_RDMA_TASK_AG_CTX_RESERVED3_MASK 0x1
  6525. #define E4_USTORM_RDMA_TASK_AG_CTX_RESERVED3_SHIFT 2
  6526. #define E4_USTORM_RDMA_TASK_AG_CTX_RESERVED4_MASK 0x1
  6527. #define E4_USTORM_RDMA_TASK_AG_CTX_RESERVED4_SHIFT 3
  6528. #define E4_USTORM_RDMA_TASK_AG_CTX_DIF_ERROR_CF_EN_MASK 0x1
  6529. #define E4_USTORM_RDMA_TASK_AG_CTX_DIF_ERROR_CF_EN_SHIFT 4
  6530. #define E4_USTORM_RDMA_TASK_AG_CTX_RULE0EN_MASK 0x1
  6531. #define E4_USTORM_RDMA_TASK_AG_CTX_RULE0EN_SHIFT 5
  6532. #define E4_USTORM_RDMA_TASK_AG_CTX_RULE1EN_MASK 0x1
  6533. #define E4_USTORM_RDMA_TASK_AG_CTX_RULE1EN_SHIFT 6
  6534. #define E4_USTORM_RDMA_TASK_AG_CTX_RULE2EN_MASK 0x1
  6535. #define E4_USTORM_RDMA_TASK_AG_CTX_RULE2EN_SHIFT 7
  6536. u8 flags3;
  6537. #define E4_USTORM_RDMA_TASK_AG_CTX_RULE3EN_MASK 0x1
  6538. #define E4_USTORM_RDMA_TASK_AG_CTX_RULE3EN_SHIFT 0
  6539. #define E4_USTORM_RDMA_TASK_AG_CTX_RULE4EN_MASK 0x1
  6540. #define E4_USTORM_RDMA_TASK_AG_CTX_RULE4EN_SHIFT 1
  6541. #define E4_USTORM_RDMA_TASK_AG_CTX_RULE5EN_MASK 0x1
  6542. #define E4_USTORM_RDMA_TASK_AG_CTX_RULE5EN_SHIFT 2
  6543. #define E4_USTORM_RDMA_TASK_AG_CTX_RULE6EN_MASK 0x1
  6544. #define E4_USTORM_RDMA_TASK_AG_CTX_RULE6EN_SHIFT 3
  6545. #define E4_USTORM_RDMA_TASK_AG_CTX_DIF_ERROR_TYPE_MASK 0xF
  6546. #define E4_USTORM_RDMA_TASK_AG_CTX_DIF_ERROR_TYPE_SHIFT 4
  6547. __le32 dif_err_intervals;
  6548. __le32 dif_error_1st_interval;
  6549. __le32 sq_cons;
  6550. __le32 dif_runt_value;
  6551. __le32 sge_index;
  6552. __le32 reg5;
  6553. u8 byte2;
  6554. u8 byte3;
  6555. __le16 word1;
  6556. __le16 word2;
  6557. __le16 word3;
  6558. __le32 reg6;
  6559. __le32 reg7;
  6560. };
  6561. /* RDMA task context */
  6562. struct e4_rdma_task_context {
  6563. struct ystorm_rdma_task_st_ctx ystorm_st_context;
  6564. struct e4_ystorm_rdma_task_ag_ctx ystorm_ag_context;
  6565. struct tdif_task_context tdif_context;
  6566. struct e4_mstorm_rdma_task_ag_ctx mstorm_ag_context;
  6567. struct mstorm_rdma_task_st_ctx mstorm_st_context;
  6568. struct rdif_task_context rdif_context;
  6569. struct ustorm_rdma_task_st_ctx ustorm_st_context;
  6570. struct regpair ustorm_st_padding[2];
  6571. struct e4_ustorm_rdma_task_ag_ctx ustorm_ag_context;
  6572. };
  6573. /* rdma function init ramrod data */
  6574. struct rdma_close_func_ramrod_data {
  6575. u8 cnq_start_offset;
  6576. u8 num_cnqs;
  6577. u8 vf_id;
  6578. u8 vf_valid;
  6579. u8 reserved[4];
  6580. };
  6581. /* rdma function init CNQ parameters */
  6582. struct rdma_cnq_params {
  6583. __le16 sb_num;
  6584. u8 sb_index;
  6585. u8 num_pbl_pages;
  6586. __le32 reserved;
  6587. struct regpair pbl_base_addr;
  6588. __le16 queue_zone_num;
  6589. u8 reserved1[6];
  6590. };
  6591. /* rdma create cq ramrod data */
  6592. struct rdma_create_cq_ramrod_data {
  6593. struct regpair cq_handle;
  6594. struct regpair pbl_addr;
  6595. __le32 max_cqes;
  6596. __le16 pbl_num_pages;
  6597. __le16 dpi;
  6598. u8 is_two_level_pbl;
  6599. u8 cnq_id;
  6600. u8 pbl_log_page_size;
  6601. u8 toggle_bit;
  6602. __le16 int_timeout;
  6603. __le16 reserved1;
  6604. };
  6605. /* rdma deregister tid ramrod data */
  6606. struct rdma_deregister_tid_ramrod_data {
  6607. __le32 itid;
  6608. __le32 reserved;
  6609. };
  6610. /* rdma destroy cq output params */
  6611. struct rdma_destroy_cq_output_params {
  6612. __le16 cnq_num;
  6613. __le16 reserved0;
  6614. __le32 reserved1;
  6615. };
  6616. /* rdma destroy cq ramrod data */
  6617. struct rdma_destroy_cq_ramrod_data {
  6618. struct regpair output_params_addr;
  6619. };
  6620. /* RDMA slow path EQ cmd IDs */
  6621. enum rdma_event_opcode {
  6622. RDMA_EVENT_UNUSED,
  6623. RDMA_EVENT_FUNC_INIT,
  6624. RDMA_EVENT_FUNC_CLOSE,
  6625. RDMA_EVENT_REGISTER_MR,
  6626. RDMA_EVENT_DEREGISTER_MR,
  6627. RDMA_EVENT_CREATE_CQ,
  6628. RDMA_EVENT_RESIZE_CQ,
  6629. RDMA_EVENT_DESTROY_CQ,
  6630. RDMA_EVENT_CREATE_SRQ,
  6631. RDMA_EVENT_MODIFY_SRQ,
  6632. RDMA_EVENT_DESTROY_SRQ,
  6633. MAX_RDMA_EVENT_OPCODE
  6634. };
  6635. /* RDMA FW return code for slow path ramrods */
  6636. enum rdma_fw_return_code {
  6637. RDMA_RETURN_OK = 0,
  6638. RDMA_RETURN_REGISTER_MR_BAD_STATE_ERR,
  6639. RDMA_RETURN_DEREGISTER_MR_BAD_STATE_ERR,
  6640. RDMA_RETURN_RESIZE_CQ_ERR,
  6641. RDMA_RETURN_NIG_DRAIN_REQ,
  6642. MAX_RDMA_FW_RETURN_CODE
  6643. };
  6644. /* rdma function init header */
  6645. struct rdma_init_func_hdr {
  6646. u8 cnq_start_offset;
  6647. u8 num_cnqs;
  6648. u8 cq_ring_mode;
  6649. u8 vf_id;
  6650. u8 vf_valid;
  6651. u8 relaxed_ordering;
  6652. __le16 first_reg_srq_id;
  6653. __le32 reg_srq_base_addr;
  6654. __le32 reserved;
  6655. };
  6656. /* rdma function init ramrod data */
  6657. struct rdma_init_func_ramrod_data {
  6658. struct rdma_init_func_hdr params_header;
  6659. struct rdma_cnq_params cnq_params[NUM_OF_GLOBAL_QUEUES];
  6660. };
  6661. /* RDMA ramrod command IDs */
  6662. enum rdma_ramrod_cmd_id {
  6663. RDMA_RAMROD_UNUSED,
  6664. RDMA_RAMROD_FUNC_INIT,
  6665. RDMA_RAMROD_FUNC_CLOSE,
  6666. RDMA_RAMROD_REGISTER_MR,
  6667. RDMA_RAMROD_DEREGISTER_MR,
  6668. RDMA_RAMROD_CREATE_CQ,
  6669. RDMA_RAMROD_RESIZE_CQ,
  6670. RDMA_RAMROD_DESTROY_CQ,
  6671. RDMA_RAMROD_CREATE_SRQ,
  6672. RDMA_RAMROD_MODIFY_SRQ,
  6673. RDMA_RAMROD_DESTROY_SRQ,
  6674. MAX_RDMA_RAMROD_CMD_ID
  6675. };
  6676. /* rdma register tid ramrod data */
  6677. struct rdma_register_tid_ramrod_data {
  6678. __le16 flags;
  6679. #define RDMA_REGISTER_TID_RAMROD_DATA_PAGE_SIZE_LOG_MASK 0x1F
  6680. #define RDMA_REGISTER_TID_RAMROD_DATA_PAGE_SIZE_LOG_SHIFT 0
  6681. #define RDMA_REGISTER_TID_RAMROD_DATA_TWO_LEVEL_PBL_MASK 0x1
  6682. #define RDMA_REGISTER_TID_RAMROD_DATA_TWO_LEVEL_PBL_SHIFT 5
  6683. #define RDMA_REGISTER_TID_RAMROD_DATA_ZERO_BASED_MASK 0x1
  6684. #define RDMA_REGISTER_TID_RAMROD_DATA_ZERO_BASED_SHIFT 6
  6685. #define RDMA_REGISTER_TID_RAMROD_DATA_PHY_MR_MASK 0x1
  6686. #define RDMA_REGISTER_TID_RAMROD_DATA_PHY_MR_SHIFT 7
  6687. #define RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_READ_MASK 0x1
  6688. #define RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_READ_SHIFT 8
  6689. #define RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_WRITE_MASK 0x1
  6690. #define RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_WRITE_SHIFT 9
  6691. #define RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_ATOMIC_MASK 0x1
  6692. #define RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_ATOMIC_SHIFT 10
  6693. #define RDMA_REGISTER_TID_RAMROD_DATA_LOCAL_WRITE_MASK 0x1
  6694. #define RDMA_REGISTER_TID_RAMROD_DATA_LOCAL_WRITE_SHIFT 11
  6695. #define RDMA_REGISTER_TID_RAMROD_DATA_LOCAL_READ_MASK 0x1
  6696. #define RDMA_REGISTER_TID_RAMROD_DATA_LOCAL_READ_SHIFT 12
  6697. #define RDMA_REGISTER_TID_RAMROD_DATA_ENABLE_MW_BIND_MASK 0x1
  6698. #define RDMA_REGISTER_TID_RAMROD_DATA_ENABLE_MW_BIND_SHIFT 13
  6699. #define RDMA_REGISTER_TID_RAMROD_DATA_RESERVED_MASK 0x3
  6700. #define RDMA_REGISTER_TID_RAMROD_DATA_RESERVED_SHIFT 14
  6701. u8 flags1;
  6702. #define RDMA_REGISTER_TID_RAMROD_DATA_PBL_PAGE_SIZE_LOG_MASK 0x1F
  6703. #define RDMA_REGISTER_TID_RAMROD_DATA_PBL_PAGE_SIZE_LOG_SHIFT 0
  6704. #define RDMA_REGISTER_TID_RAMROD_DATA_TID_TYPE_MASK 0x7
  6705. #define RDMA_REGISTER_TID_RAMROD_DATA_TID_TYPE_SHIFT 5
  6706. u8 flags2;
  6707. #define RDMA_REGISTER_TID_RAMROD_DATA_DMA_MR_MASK 0x1
  6708. #define RDMA_REGISTER_TID_RAMROD_DATA_DMA_MR_SHIFT 0
  6709. #define RDMA_REGISTER_TID_RAMROD_DATA_DIF_ON_HOST_FLG_MASK 0x1
  6710. #define RDMA_REGISTER_TID_RAMROD_DATA_DIF_ON_HOST_FLG_SHIFT 1
  6711. #define RDMA_REGISTER_TID_RAMROD_DATA_RESERVED1_MASK 0x3F
  6712. #define RDMA_REGISTER_TID_RAMROD_DATA_RESERVED1_SHIFT 2
  6713. u8 key;
  6714. u8 length_hi;
  6715. u8 vf_id;
  6716. u8 vf_valid;
  6717. __le16 pd;
  6718. __le16 reserved2;
  6719. __le32 length_lo;
  6720. __le32 itid;
  6721. __le32 reserved3;
  6722. struct regpair va;
  6723. struct regpair pbl_base;
  6724. struct regpair dif_error_addr;
  6725. __le32 reserved4[4];
  6726. };
  6727. /* rdma resize cq output params */
  6728. struct rdma_resize_cq_output_params {
  6729. __le32 old_cq_cons;
  6730. __le32 old_cq_prod;
  6731. };
  6732. /* rdma resize cq ramrod data */
  6733. struct rdma_resize_cq_ramrod_data {
  6734. u8 flags;
  6735. #define RDMA_RESIZE_CQ_RAMROD_DATA_TOGGLE_BIT_MASK 0x1
  6736. #define RDMA_RESIZE_CQ_RAMROD_DATA_TOGGLE_BIT_SHIFT 0
  6737. #define RDMA_RESIZE_CQ_RAMROD_DATA_IS_TWO_LEVEL_PBL_MASK 0x1
  6738. #define RDMA_RESIZE_CQ_RAMROD_DATA_IS_TWO_LEVEL_PBL_SHIFT 1
  6739. #define RDMA_RESIZE_CQ_RAMROD_DATA_RESERVED_MASK 0x3F
  6740. #define RDMA_RESIZE_CQ_RAMROD_DATA_RESERVED_SHIFT 2
  6741. u8 pbl_log_page_size;
  6742. __le16 pbl_num_pages;
  6743. __le32 max_cqes;
  6744. struct regpair pbl_addr;
  6745. struct regpair output_params_addr;
  6746. };
  6747. /* The rdma storm context of Mstorm */
  6748. struct rdma_srq_context {
  6749. struct regpair temp[8];
  6750. };
  6751. /* rdma create qp requester ramrod data */
  6752. struct rdma_srq_create_ramrod_data {
  6753. u8 flags;
  6754. #define RDMA_SRQ_CREATE_RAMROD_DATA_XRC_FLAG_MASK 0x1
  6755. #define RDMA_SRQ_CREATE_RAMROD_DATA_XRC_FLAG_SHIFT 0
  6756. #define RDMA_SRQ_CREATE_RAMROD_DATA_RESERVED_KEY_EN_MASK 0x1
  6757. #define RDMA_SRQ_CREATE_RAMROD_DATA_RESERVED_KEY_EN_SHIFT 1
  6758. #define RDMA_SRQ_CREATE_RAMROD_DATA_RESERVED1_MASK 0x3F
  6759. #define RDMA_SRQ_CREATE_RAMROD_DATA_RESERVED1_SHIFT 2
  6760. u8 reserved2;
  6761. __le16 xrc_domain;
  6762. __le32 xrc_srq_cq_cid;
  6763. struct regpair pbl_base_addr;
  6764. __le16 pages_in_srq_pbl;
  6765. __le16 pd_id;
  6766. struct rdma_srq_id srq_id;
  6767. __le16 page_size;
  6768. __le16 reserved3;
  6769. __le32 reserved4;
  6770. struct regpair producers_addr;
  6771. };
  6772. /* rdma create qp requester ramrod data */
  6773. struct rdma_srq_destroy_ramrod_data {
  6774. struct rdma_srq_id srq_id;
  6775. __le32 reserved;
  6776. };
  6777. /* rdma create qp requester ramrod data */
  6778. struct rdma_srq_modify_ramrod_data {
  6779. struct rdma_srq_id srq_id;
  6780. __le32 wqe_limit;
  6781. };
  6782. /* RDMA Tid type enumeration (for register_tid ramrod) */
  6783. enum rdma_tid_type {
  6784. RDMA_TID_REGISTERED_MR,
  6785. RDMA_TID_FMR,
  6786. RDMA_TID_MW,
  6787. MAX_RDMA_TID_TYPE
  6788. };
  6789. struct rdma_xrc_srq_context {
  6790. struct regpair temp[9];
  6791. };
  6792. struct e4_tstorm_rdma_task_ag_ctx {
  6793. u8 byte0;
  6794. u8 byte1;
  6795. __le16 word0;
  6796. u8 flags0;
  6797. #define E4_TSTORM_RDMA_TASK_AG_CTX_NIBBLE0_MASK 0xF
  6798. #define E4_TSTORM_RDMA_TASK_AG_CTX_NIBBLE0_SHIFT 0
  6799. #define E4_TSTORM_RDMA_TASK_AG_CTX_BIT0_MASK 0x1
  6800. #define E4_TSTORM_RDMA_TASK_AG_CTX_BIT0_SHIFT 4
  6801. #define E4_TSTORM_RDMA_TASK_AG_CTX_BIT1_MASK 0x1
  6802. #define E4_TSTORM_RDMA_TASK_AG_CTX_BIT1_SHIFT 5
  6803. #define E4_TSTORM_RDMA_TASK_AG_CTX_BIT2_MASK 0x1
  6804. #define E4_TSTORM_RDMA_TASK_AG_CTX_BIT2_SHIFT 6
  6805. #define E4_TSTORM_RDMA_TASK_AG_CTX_BIT3_MASK 0x1
  6806. #define E4_TSTORM_RDMA_TASK_AG_CTX_BIT3_SHIFT 7
  6807. u8 flags1;
  6808. #define E4_TSTORM_RDMA_TASK_AG_CTX_BIT4_MASK 0x1
  6809. #define E4_TSTORM_RDMA_TASK_AG_CTX_BIT4_SHIFT 0
  6810. #define E4_TSTORM_RDMA_TASK_AG_CTX_BIT5_MASK 0x1
  6811. #define E4_TSTORM_RDMA_TASK_AG_CTX_BIT5_SHIFT 1
  6812. #define E4_TSTORM_RDMA_TASK_AG_CTX_CF0_MASK 0x3
  6813. #define E4_TSTORM_RDMA_TASK_AG_CTX_CF0_SHIFT 2
  6814. #define E4_TSTORM_RDMA_TASK_AG_CTX_CF1_MASK 0x3
  6815. #define E4_TSTORM_RDMA_TASK_AG_CTX_CF1_SHIFT 4
  6816. #define E4_TSTORM_RDMA_TASK_AG_CTX_CF2_MASK 0x3
  6817. #define E4_TSTORM_RDMA_TASK_AG_CTX_CF2_SHIFT 6
  6818. u8 flags2;
  6819. #define E4_TSTORM_RDMA_TASK_AG_CTX_CF3_MASK 0x3
  6820. #define E4_TSTORM_RDMA_TASK_AG_CTX_CF3_SHIFT 0
  6821. #define E4_TSTORM_RDMA_TASK_AG_CTX_CF4_MASK 0x3
  6822. #define E4_TSTORM_RDMA_TASK_AG_CTX_CF4_SHIFT 2
  6823. #define E4_TSTORM_RDMA_TASK_AG_CTX_CF5_MASK 0x3
  6824. #define E4_TSTORM_RDMA_TASK_AG_CTX_CF5_SHIFT 4
  6825. #define E4_TSTORM_RDMA_TASK_AG_CTX_CF6_MASK 0x3
  6826. #define E4_TSTORM_RDMA_TASK_AG_CTX_CF6_SHIFT 6
  6827. u8 flags3;
  6828. #define E4_TSTORM_RDMA_TASK_AG_CTX_CF7_MASK 0x3
  6829. #define E4_TSTORM_RDMA_TASK_AG_CTX_CF7_SHIFT 0
  6830. #define E4_TSTORM_RDMA_TASK_AG_CTX_CF0EN_MASK 0x1
  6831. #define E4_TSTORM_RDMA_TASK_AG_CTX_CF0EN_SHIFT 2
  6832. #define E4_TSTORM_RDMA_TASK_AG_CTX_CF1EN_MASK 0x1
  6833. #define E4_TSTORM_RDMA_TASK_AG_CTX_CF1EN_SHIFT 3
  6834. #define E4_TSTORM_RDMA_TASK_AG_CTX_CF2EN_MASK 0x1
  6835. #define E4_TSTORM_RDMA_TASK_AG_CTX_CF2EN_SHIFT 4
  6836. #define E4_TSTORM_RDMA_TASK_AG_CTX_CF3EN_MASK 0x1
  6837. #define E4_TSTORM_RDMA_TASK_AG_CTX_CF3EN_SHIFT 5
  6838. #define E4_TSTORM_RDMA_TASK_AG_CTX_CF4EN_MASK 0x1
  6839. #define E4_TSTORM_RDMA_TASK_AG_CTX_CF4EN_SHIFT 6
  6840. #define E4_TSTORM_RDMA_TASK_AG_CTX_CF5EN_MASK 0x1
  6841. #define E4_TSTORM_RDMA_TASK_AG_CTX_CF5EN_SHIFT 7
  6842. u8 flags4;
  6843. #define E4_TSTORM_RDMA_TASK_AG_CTX_CF6EN_MASK 0x1
  6844. #define E4_TSTORM_RDMA_TASK_AG_CTX_CF6EN_SHIFT 0
  6845. #define E4_TSTORM_RDMA_TASK_AG_CTX_CF7EN_MASK 0x1
  6846. #define E4_TSTORM_RDMA_TASK_AG_CTX_CF7EN_SHIFT 1
  6847. #define E4_TSTORM_RDMA_TASK_AG_CTX_RULE0EN_MASK 0x1
  6848. #define E4_TSTORM_RDMA_TASK_AG_CTX_RULE0EN_SHIFT 2
  6849. #define E4_TSTORM_RDMA_TASK_AG_CTX_RULE1EN_MASK 0x1
  6850. #define E4_TSTORM_RDMA_TASK_AG_CTX_RULE1EN_SHIFT 3
  6851. #define E4_TSTORM_RDMA_TASK_AG_CTX_RULE2EN_MASK 0x1
  6852. #define E4_TSTORM_RDMA_TASK_AG_CTX_RULE2EN_SHIFT 4
  6853. #define E4_TSTORM_RDMA_TASK_AG_CTX_RULE3EN_MASK 0x1
  6854. #define E4_TSTORM_RDMA_TASK_AG_CTX_RULE3EN_SHIFT 5
  6855. #define E4_TSTORM_RDMA_TASK_AG_CTX_RULE4EN_MASK 0x1
  6856. #define E4_TSTORM_RDMA_TASK_AG_CTX_RULE4EN_SHIFT 6
  6857. #define E4_TSTORM_RDMA_TASK_AG_CTX_RULE5EN_MASK 0x1
  6858. #define E4_TSTORM_RDMA_TASK_AG_CTX_RULE5EN_SHIFT 7
  6859. u8 byte2;
  6860. __le16 word1;
  6861. __le32 reg0;
  6862. u8 byte3;
  6863. u8 byte4;
  6864. __le16 word2;
  6865. __le16 word3;
  6866. __le16 word4;
  6867. __le32 reg1;
  6868. __le32 reg2;
  6869. };
  6870. struct e4_ustorm_rdma_conn_ag_ctx {
  6871. u8 reserved;
  6872. u8 byte1;
  6873. u8 flags0;
  6874. #define E4_USTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  6875. #define E4_USTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  6876. #define E4_USTORM_RDMA_CONN_AG_CTX_DIF_ERROR_REPORTED_MASK 0x1
  6877. #define E4_USTORM_RDMA_CONN_AG_CTX_DIF_ERROR_REPORTED_SHIFT 1
  6878. #define E4_USTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_MASK 0x3
  6879. #define E4_USTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT 2
  6880. #define E4_USTORM_RDMA_CONN_AG_CTX_CF1_MASK 0x3
  6881. #define E4_USTORM_RDMA_CONN_AG_CTX_CF1_SHIFT 4
  6882. #define E4_USTORM_RDMA_CONN_AG_CTX_CF2_MASK 0x3
  6883. #define E4_USTORM_RDMA_CONN_AG_CTX_CF2_SHIFT 6
  6884. u8 flags1;
  6885. #define E4_USTORM_RDMA_CONN_AG_CTX_CF3_MASK 0x3
  6886. #define E4_USTORM_RDMA_CONN_AG_CTX_CF3_SHIFT 0
  6887. #define E4_USTORM_RDMA_CONN_AG_CTX_CQ_ARM_SE_CF_MASK 0x3
  6888. #define E4_USTORM_RDMA_CONN_AG_CTX_CQ_ARM_SE_CF_SHIFT 2
  6889. #define E4_USTORM_RDMA_CONN_AG_CTX_CQ_ARM_CF_MASK 0x3
  6890. #define E4_USTORM_RDMA_CONN_AG_CTX_CQ_ARM_CF_SHIFT 4
  6891. #define E4_USTORM_RDMA_CONN_AG_CTX_CF6_MASK 0x3
  6892. #define E4_USTORM_RDMA_CONN_AG_CTX_CF6_SHIFT 6
  6893. u8 flags2;
  6894. #define E4_USTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK 0x1
  6895. #define E4_USTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT 0
  6896. #define E4_USTORM_RDMA_CONN_AG_CTX_CF1EN_MASK 0x1
  6897. #define E4_USTORM_RDMA_CONN_AG_CTX_CF1EN_SHIFT 1
  6898. #define E4_USTORM_RDMA_CONN_AG_CTX_CF2EN_MASK 0x1
  6899. #define E4_USTORM_RDMA_CONN_AG_CTX_CF2EN_SHIFT 2
  6900. #define E4_USTORM_RDMA_CONN_AG_CTX_CF3EN_MASK 0x1
  6901. #define E4_USTORM_RDMA_CONN_AG_CTX_CF3EN_SHIFT 3
  6902. #define E4_USTORM_RDMA_CONN_AG_CTX_CQ_ARM_SE_CF_EN_MASK 0x1
  6903. #define E4_USTORM_RDMA_CONN_AG_CTX_CQ_ARM_SE_CF_EN_SHIFT 4
  6904. #define E4_USTORM_RDMA_CONN_AG_CTX_CQ_ARM_CF_EN_MASK 0x1
  6905. #define E4_USTORM_RDMA_CONN_AG_CTX_CQ_ARM_CF_EN_SHIFT 5
  6906. #define E4_USTORM_RDMA_CONN_AG_CTX_CF6EN_MASK 0x1
  6907. #define E4_USTORM_RDMA_CONN_AG_CTX_CF6EN_SHIFT 6
  6908. #define E4_USTORM_RDMA_CONN_AG_CTX_CQ_SE_EN_MASK 0x1
  6909. #define E4_USTORM_RDMA_CONN_AG_CTX_CQ_SE_EN_SHIFT 7
  6910. u8 flags3;
  6911. #define E4_USTORM_RDMA_CONN_AG_CTX_CQ_EN_MASK 0x1
  6912. #define E4_USTORM_RDMA_CONN_AG_CTX_CQ_EN_SHIFT 0
  6913. #define E4_USTORM_RDMA_CONN_AG_CTX_RULE2EN_MASK 0x1
  6914. #define E4_USTORM_RDMA_CONN_AG_CTX_RULE2EN_SHIFT 1
  6915. #define E4_USTORM_RDMA_CONN_AG_CTX_RULE3EN_MASK 0x1
  6916. #define E4_USTORM_RDMA_CONN_AG_CTX_RULE3EN_SHIFT 2
  6917. #define E4_USTORM_RDMA_CONN_AG_CTX_RULE4EN_MASK 0x1
  6918. #define E4_USTORM_RDMA_CONN_AG_CTX_RULE4EN_SHIFT 3
  6919. #define E4_USTORM_RDMA_CONN_AG_CTX_RULE5EN_MASK 0x1
  6920. #define E4_USTORM_RDMA_CONN_AG_CTX_RULE5EN_SHIFT 4
  6921. #define E4_USTORM_RDMA_CONN_AG_CTX_RULE6EN_MASK 0x1
  6922. #define E4_USTORM_RDMA_CONN_AG_CTX_RULE6EN_SHIFT 5
  6923. #define E4_USTORM_RDMA_CONN_AG_CTX_RULE7EN_MASK 0x1
  6924. #define E4_USTORM_RDMA_CONN_AG_CTX_RULE7EN_SHIFT 6
  6925. #define E4_USTORM_RDMA_CONN_AG_CTX_RULE8EN_MASK 0x1
  6926. #define E4_USTORM_RDMA_CONN_AG_CTX_RULE8EN_SHIFT 7
  6927. u8 byte2;
  6928. u8 byte3;
  6929. __le16 conn_dpi;
  6930. __le16 word1;
  6931. __le32 cq_cons;
  6932. __le32 cq_se_prod;
  6933. __le32 cq_prod;
  6934. __le32 reg3;
  6935. __le16 int_timeout;
  6936. __le16 word3;
  6937. };
  6938. struct e4_xstorm_roce_conn_ag_ctx {
  6939. u8 reserved0;
  6940. u8 state;
  6941. u8 flags0;
  6942. #define E4_XSTORM_ROCE_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  6943. #define E4_XSTORM_ROCE_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  6944. #define E4_XSTORM_ROCE_CONN_AG_CTX_BIT1_MASK 0x1
  6945. #define E4_XSTORM_ROCE_CONN_AG_CTX_BIT1_SHIFT 1
  6946. #define E4_XSTORM_ROCE_CONN_AG_CTX_BIT2_MASK 0x1
  6947. #define E4_XSTORM_ROCE_CONN_AG_CTX_BIT2_SHIFT 2
  6948. #define E4_XSTORM_ROCE_CONN_AG_CTX_EXIST_IN_QM3_MASK 0x1
  6949. #define E4_XSTORM_ROCE_CONN_AG_CTX_EXIST_IN_QM3_SHIFT 3
  6950. #define E4_XSTORM_ROCE_CONN_AG_CTX_BIT4_MASK 0x1
  6951. #define E4_XSTORM_ROCE_CONN_AG_CTX_BIT4_SHIFT 4
  6952. #define E4_XSTORM_ROCE_CONN_AG_CTX_BIT5_MASK 0x1
  6953. #define E4_XSTORM_ROCE_CONN_AG_CTX_BIT5_SHIFT 5
  6954. #define E4_XSTORM_ROCE_CONN_AG_CTX_BIT6_MASK 0x1
  6955. #define E4_XSTORM_ROCE_CONN_AG_CTX_BIT6_SHIFT 6
  6956. #define E4_XSTORM_ROCE_CONN_AG_CTX_BIT7_MASK 0x1
  6957. #define E4_XSTORM_ROCE_CONN_AG_CTX_BIT7_SHIFT 7
  6958. u8 flags1;
  6959. #define E4_XSTORM_ROCE_CONN_AG_CTX_BIT8_MASK 0x1
  6960. #define E4_XSTORM_ROCE_CONN_AG_CTX_BIT8_SHIFT 0
  6961. #define E4_XSTORM_ROCE_CONN_AG_CTX_BIT9_MASK 0x1
  6962. #define E4_XSTORM_ROCE_CONN_AG_CTX_BIT9_SHIFT 1
  6963. #define E4_XSTORM_ROCE_CONN_AG_CTX_BIT10_MASK 0x1
  6964. #define E4_XSTORM_ROCE_CONN_AG_CTX_BIT10_SHIFT 2
  6965. #define E4_XSTORM_ROCE_CONN_AG_CTX_BIT11_MASK 0x1
  6966. #define E4_XSTORM_ROCE_CONN_AG_CTX_BIT11_SHIFT 3
  6967. #define E4_XSTORM_ROCE_CONN_AG_CTX_BIT12_MASK 0x1
  6968. #define E4_XSTORM_ROCE_CONN_AG_CTX_BIT12_SHIFT 4
  6969. #define E4_XSTORM_ROCE_CONN_AG_CTX_MSEM_FLUSH_MASK 0x1
  6970. #define E4_XSTORM_ROCE_CONN_AG_CTX_MSEM_FLUSH_SHIFT 5
  6971. #define E4_XSTORM_ROCE_CONN_AG_CTX_MSDM_FLUSH_MASK 0x1
  6972. #define E4_XSTORM_ROCE_CONN_AG_CTX_MSDM_FLUSH_SHIFT 6
  6973. #define E4_XSTORM_ROCE_CONN_AG_CTX_YSTORM_FLUSH_MASK 0x1
  6974. #define E4_XSTORM_ROCE_CONN_AG_CTX_YSTORM_FLUSH_SHIFT 7
  6975. u8 flags2;
  6976. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF0_MASK 0x3
  6977. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF0_SHIFT 0
  6978. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF1_MASK 0x3
  6979. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF1_SHIFT 2
  6980. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF2_MASK 0x3
  6981. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF2_SHIFT 4
  6982. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF3_MASK 0x3
  6983. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF3_SHIFT 6
  6984. u8 flags3;
  6985. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF4_MASK 0x3
  6986. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF4_SHIFT 0
  6987. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF5_MASK 0x3
  6988. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF5_SHIFT 2
  6989. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF6_MASK 0x3
  6990. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF6_SHIFT 4
  6991. #define E4_XSTORM_ROCE_CONN_AG_CTX_FLUSH_Q0_CF_MASK 0x3
  6992. #define E4_XSTORM_ROCE_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT 6
  6993. u8 flags4;
  6994. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF8_MASK 0x3
  6995. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF8_SHIFT 0
  6996. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF9_MASK 0x3
  6997. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF9_SHIFT 2
  6998. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF10_MASK 0x3
  6999. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF10_SHIFT 4
  7000. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF11_MASK 0x3
  7001. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF11_SHIFT 6
  7002. u8 flags5;
  7003. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF12_MASK 0x3
  7004. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF12_SHIFT 0
  7005. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF13_MASK 0x3
  7006. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF13_SHIFT 2
  7007. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF14_MASK 0x3
  7008. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF14_SHIFT 4
  7009. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF15_MASK 0x3
  7010. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF15_SHIFT 6
  7011. u8 flags6;
  7012. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF16_MASK 0x3
  7013. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF16_SHIFT 0
  7014. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF17_MASK 0x3
  7015. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF17_SHIFT 2
  7016. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF18_MASK 0x3
  7017. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF18_SHIFT 4
  7018. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF19_MASK 0x3
  7019. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF19_SHIFT 6
  7020. u8 flags7;
  7021. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF20_MASK 0x3
  7022. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF20_SHIFT 0
  7023. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF21_MASK 0x3
  7024. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF21_SHIFT 2
  7025. #define E4_XSTORM_ROCE_CONN_AG_CTX_SLOW_PATH_MASK 0x3
  7026. #define E4_XSTORM_ROCE_CONN_AG_CTX_SLOW_PATH_SHIFT 4
  7027. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF0EN_MASK 0x1
  7028. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF0EN_SHIFT 6
  7029. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF1EN_MASK 0x1
  7030. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF1EN_SHIFT 7
  7031. u8 flags8;
  7032. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF2EN_MASK 0x1
  7033. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF2EN_SHIFT 0
  7034. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF3EN_MASK 0x1
  7035. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF3EN_SHIFT 1
  7036. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF4EN_MASK 0x1
  7037. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF4EN_SHIFT 2
  7038. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF5EN_MASK 0x1
  7039. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF5EN_SHIFT 3
  7040. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF6EN_MASK 0x1
  7041. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF6EN_SHIFT 4
  7042. #define E4_XSTORM_ROCE_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK 0x1
  7043. #define E4_XSTORM_ROCE_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT 5
  7044. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF8EN_MASK 0x1
  7045. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF8EN_SHIFT 6
  7046. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF9EN_MASK 0x1
  7047. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF9EN_SHIFT 7
  7048. u8 flags9;
  7049. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF10EN_MASK 0x1
  7050. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF10EN_SHIFT 0
  7051. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF11EN_MASK 0x1
  7052. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF11EN_SHIFT 1
  7053. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF12EN_MASK 0x1
  7054. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF12EN_SHIFT 2
  7055. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF13EN_MASK 0x1
  7056. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF13EN_SHIFT 3
  7057. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF14EN_MASK 0x1
  7058. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF14EN_SHIFT 4
  7059. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF15EN_MASK 0x1
  7060. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF15EN_SHIFT 5
  7061. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF16EN_MASK 0x1
  7062. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF16EN_SHIFT 6
  7063. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF17EN_MASK 0x1
  7064. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF17EN_SHIFT 7
  7065. u8 flags10;
  7066. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF18EN_MASK 0x1
  7067. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF18EN_SHIFT 0
  7068. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF19EN_MASK 0x1
  7069. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF19EN_SHIFT 1
  7070. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF20EN_MASK 0x1
  7071. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF20EN_SHIFT 2
  7072. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF21EN_MASK 0x1
  7073. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF21EN_SHIFT 3
  7074. #define E4_XSTORM_ROCE_CONN_AG_CTX_SLOW_PATH_EN_MASK 0x1
  7075. #define E4_XSTORM_ROCE_CONN_AG_CTX_SLOW_PATH_EN_SHIFT 4
  7076. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF23EN_MASK 0x1
  7077. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF23EN_SHIFT 5
  7078. #define E4_XSTORM_ROCE_CONN_AG_CTX_RULE0EN_MASK 0x1
  7079. #define E4_XSTORM_ROCE_CONN_AG_CTX_RULE0EN_SHIFT 6
  7080. #define E4_XSTORM_ROCE_CONN_AG_CTX_RULE1EN_MASK 0x1
  7081. #define E4_XSTORM_ROCE_CONN_AG_CTX_RULE1EN_SHIFT 7
  7082. u8 flags11;
  7083. #define E4_XSTORM_ROCE_CONN_AG_CTX_RULE2EN_MASK 0x1
  7084. #define E4_XSTORM_ROCE_CONN_AG_CTX_RULE2EN_SHIFT 0
  7085. #define E4_XSTORM_ROCE_CONN_AG_CTX_RULE3EN_MASK 0x1
  7086. #define E4_XSTORM_ROCE_CONN_AG_CTX_RULE3EN_SHIFT 1
  7087. #define E4_XSTORM_ROCE_CONN_AG_CTX_RULE4EN_MASK 0x1
  7088. #define E4_XSTORM_ROCE_CONN_AG_CTX_RULE4EN_SHIFT 2
  7089. #define E4_XSTORM_ROCE_CONN_AG_CTX_RULE5EN_MASK 0x1
  7090. #define E4_XSTORM_ROCE_CONN_AG_CTX_RULE5EN_SHIFT 3
  7091. #define E4_XSTORM_ROCE_CONN_AG_CTX_RULE6EN_MASK 0x1
  7092. #define E4_XSTORM_ROCE_CONN_AG_CTX_RULE6EN_SHIFT 4
  7093. #define E4_XSTORM_ROCE_CONN_AG_CTX_RULE7EN_MASK 0x1
  7094. #define E4_XSTORM_ROCE_CONN_AG_CTX_RULE7EN_SHIFT 5
  7095. #define E4_XSTORM_ROCE_CONN_AG_CTX_A0_RESERVED1_MASK 0x1
  7096. #define E4_XSTORM_ROCE_CONN_AG_CTX_A0_RESERVED1_SHIFT 6
  7097. #define E4_XSTORM_ROCE_CONN_AG_CTX_RULE9EN_MASK 0x1
  7098. #define E4_XSTORM_ROCE_CONN_AG_CTX_RULE9EN_SHIFT 7
  7099. u8 flags12;
  7100. #define E4_XSTORM_ROCE_CONN_AG_CTX_RULE10EN_MASK 0x1
  7101. #define E4_XSTORM_ROCE_CONN_AG_CTX_RULE10EN_SHIFT 0
  7102. #define E4_XSTORM_ROCE_CONN_AG_CTX_RULE11EN_MASK 0x1
  7103. #define E4_XSTORM_ROCE_CONN_AG_CTX_RULE11EN_SHIFT 1
  7104. #define E4_XSTORM_ROCE_CONN_AG_CTX_A0_RESERVED2_MASK 0x1
  7105. #define E4_XSTORM_ROCE_CONN_AG_CTX_A0_RESERVED2_SHIFT 2
  7106. #define E4_XSTORM_ROCE_CONN_AG_CTX_A0_RESERVED3_MASK 0x1
  7107. #define E4_XSTORM_ROCE_CONN_AG_CTX_A0_RESERVED3_SHIFT 3
  7108. #define E4_XSTORM_ROCE_CONN_AG_CTX_RULE14EN_MASK 0x1
  7109. #define E4_XSTORM_ROCE_CONN_AG_CTX_RULE14EN_SHIFT 4
  7110. #define E4_XSTORM_ROCE_CONN_AG_CTX_RULE15EN_MASK 0x1
  7111. #define E4_XSTORM_ROCE_CONN_AG_CTX_RULE15EN_SHIFT 5
  7112. #define E4_XSTORM_ROCE_CONN_AG_CTX_RULE16EN_MASK 0x1
  7113. #define E4_XSTORM_ROCE_CONN_AG_CTX_RULE16EN_SHIFT 6
  7114. #define E4_XSTORM_ROCE_CONN_AG_CTX_RULE17EN_MASK 0x1
  7115. #define E4_XSTORM_ROCE_CONN_AG_CTX_RULE17EN_SHIFT 7
  7116. u8 flags13;
  7117. #define E4_XSTORM_ROCE_CONN_AG_CTX_RULE18EN_MASK 0x1
  7118. #define E4_XSTORM_ROCE_CONN_AG_CTX_RULE18EN_SHIFT 0
  7119. #define E4_XSTORM_ROCE_CONN_AG_CTX_RULE19EN_MASK 0x1
  7120. #define E4_XSTORM_ROCE_CONN_AG_CTX_RULE19EN_SHIFT 1
  7121. #define E4_XSTORM_ROCE_CONN_AG_CTX_A0_RESERVED4_MASK 0x1
  7122. #define E4_XSTORM_ROCE_CONN_AG_CTX_A0_RESERVED4_SHIFT 2
  7123. #define E4_XSTORM_ROCE_CONN_AG_CTX_A0_RESERVED5_MASK 0x1
  7124. #define E4_XSTORM_ROCE_CONN_AG_CTX_A0_RESERVED5_SHIFT 3
  7125. #define E4_XSTORM_ROCE_CONN_AG_CTX_A0_RESERVED6_MASK 0x1
  7126. #define E4_XSTORM_ROCE_CONN_AG_CTX_A0_RESERVED6_SHIFT 4
  7127. #define E4_XSTORM_ROCE_CONN_AG_CTX_A0_RESERVED7_MASK 0x1
  7128. #define E4_XSTORM_ROCE_CONN_AG_CTX_A0_RESERVED7_SHIFT 5
  7129. #define E4_XSTORM_ROCE_CONN_AG_CTX_A0_RESERVED8_MASK 0x1
  7130. #define E4_XSTORM_ROCE_CONN_AG_CTX_A0_RESERVED8_SHIFT 6
  7131. #define E4_XSTORM_ROCE_CONN_AG_CTX_A0_RESERVED9_MASK 0x1
  7132. #define E4_XSTORM_ROCE_CONN_AG_CTX_A0_RESERVED9_SHIFT 7
  7133. u8 flags14;
  7134. #define E4_XSTORM_ROCE_CONN_AG_CTX_MIGRATION_MASK 0x1
  7135. #define E4_XSTORM_ROCE_CONN_AG_CTX_MIGRATION_SHIFT 0
  7136. #define E4_XSTORM_ROCE_CONN_AG_CTX_BIT17_MASK 0x1
  7137. #define E4_XSTORM_ROCE_CONN_AG_CTX_BIT17_SHIFT 1
  7138. #define E4_XSTORM_ROCE_CONN_AG_CTX_DPM_PORT_NUM_MASK 0x3
  7139. #define E4_XSTORM_ROCE_CONN_AG_CTX_DPM_PORT_NUM_SHIFT 2
  7140. #define E4_XSTORM_ROCE_CONN_AG_CTX_RESERVED_MASK 0x1
  7141. #define E4_XSTORM_ROCE_CONN_AG_CTX_RESERVED_SHIFT 4
  7142. #define E4_XSTORM_ROCE_CONN_AG_CTX_ROCE_EDPM_ENABLE_MASK 0x1
  7143. #define E4_XSTORM_ROCE_CONN_AG_CTX_ROCE_EDPM_ENABLE_SHIFT 5
  7144. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF23_MASK 0x3
  7145. #define E4_XSTORM_ROCE_CONN_AG_CTX_CF23_SHIFT 6
  7146. u8 byte2;
  7147. __le16 physical_q0;
  7148. __le16 word1;
  7149. __le16 word2;
  7150. __le16 word3;
  7151. __le16 word4;
  7152. __le16 word5;
  7153. __le16 conn_dpi;
  7154. u8 byte3;
  7155. u8 byte4;
  7156. u8 byte5;
  7157. u8 byte6;
  7158. __le32 reg0;
  7159. __le32 reg1;
  7160. __le32 reg2;
  7161. __le32 snd_nxt_psn;
  7162. __le32 reg4;
  7163. __le32 reg5;
  7164. __le32 reg6;
  7165. };
  7166. struct e4_tstorm_roce_conn_ag_ctx {
  7167. u8 reserved0;
  7168. u8 byte1;
  7169. u8 flags0;
  7170. #define E4_TSTORM_ROCE_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  7171. #define E4_TSTORM_ROCE_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  7172. #define E4_TSTORM_ROCE_CONN_AG_CTX_BIT1_MASK 0x1
  7173. #define E4_TSTORM_ROCE_CONN_AG_CTX_BIT1_SHIFT 1
  7174. #define E4_TSTORM_ROCE_CONN_AG_CTX_BIT2_MASK 0x1
  7175. #define E4_TSTORM_ROCE_CONN_AG_CTX_BIT2_SHIFT 2
  7176. #define E4_TSTORM_ROCE_CONN_AG_CTX_BIT3_MASK 0x1
  7177. #define E4_TSTORM_ROCE_CONN_AG_CTX_BIT3_SHIFT 3
  7178. #define E4_TSTORM_ROCE_CONN_AG_CTX_BIT4_MASK 0x1
  7179. #define E4_TSTORM_ROCE_CONN_AG_CTX_BIT4_SHIFT 4
  7180. #define E4_TSTORM_ROCE_CONN_AG_CTX_BIT5_MASK 0x1
  7181. #define E4_TSTORM_ROCE_CONN_AG_CTX_BIT5_SHIFT 5
  7182. #define E4_TSTORM_ROCE_CONN_AG_CTX_CF0_MASK 0x3
  7183. #define E4_TSTORM_ROCE_CONN_AG_CTX_CF0_SHIFT 6
  7184. u8 flags1;
  7185. #define E4_TSTORM_ROCE_CONN_AG_CTX_MSTORM_FLUSH_CF_MASK 0x3
  7186. #define E4_TSTORM_ROCE_CONN_AG_CTX_MSTORM_FLUSH_CF_SHIFT 0
  7187. #define E4_TSTORM_ROCE_CONN_AG_CTX_CF2_MASK 0x3
  7188. #define E4_TSTORM_ROCE_CONN_AG_CTX_CF2_SHIFT 2
  7189. #define E4_TSTORM_ROCE_CONN_AG_CTX_TIMER_STOP_ALL_CF_MASK 0x3
  7190. #define E4_TSTORM_ROCE_CONN_AG_CTX_TIMER_STOP_ALL_CF_SHIFT 4
  7191. #define E4_TSTORM_ROCE_CONN_AG_CTX_FLUSH_Q0_CF_MASK 0x3
  7192. #define E4_TSTORM_ROCE_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT 6
  7193. u8 flags2;
  7194. #define E4_TSTORM_ROCE_CONN_AG_CTX_CF5_MASK 0x3
  7195. #define E4_TSTORM_ROCE_CONN_AG_CTX_CF5_SHIFT 0
  7196. #define E4_TSTORM_ROCE_CONN_AG_CTX_CF6_MASK 0x3
  7197. #define E4_TSTORM_ROCE_CONN_AG_CTX_CF6_SHIFT 2
  7198. #define E4_TSTORM_ROCE_CONN_AG_CTX_CF7_MASK 0x3
  7199. #define E4_TSTORM_ROCE_CONN_AG_CTX_CF7_SHIFT 4
  7200. #define E4_TSTORM_ROCE_CONN_AG_CTX_CF8_MASK 0x3
  7201. #define E4_TSTORM_ROCE_CONN_AG_CTX_CF8_SHIFT 6
  7202. u8 flags3;
  7203. #define E4_TSTORM_ROCE_CONN_AG_CTX_CF9_MASK 0x3
  7204. #define E4_TSTORM_ROCE_CONN_AG_CTX_CF9_SHIFT 0
  7205. #define E4_TSTORM_ROCE_CONN_AG_CTX_CF10_MASK 0x3
  7206. #define E4_TSTORM_ROCE_CONN_AG_CTX_CF10_SHIFT 2
  7207. #define E4_TSTORM_ROCE_CONN_AG_CTX_CF0EN_MASK 0x1
  7208. #define E4_TSTORM_ROCE_CONN_AG_CTX_CF0EN_SHIFT 4
  7209. #define E4_TSTORM_ROCE_CONN_AG_CTX_MSTORM_FLUSH_CF_EN_MASK 0x1
  7210. #define E4_TSTORM_ROCE_CONN_AG_CTX_MSTORM_FLUSH_CF_EN_SHIFT 5
  7211. #define E4_TSTORM_ROCE_CONN_AG_CTX_CF2EN_MASK 0x1
  7212. #define E4_TSTORM_ROCE_CONN_AG_CTX_CF2EN_SHIFT 6
  7213. #define E4_TSTORM_ROCE_CONN_AG_CTX_TIMER_STOP_ALL_CF_EN_MASK 0x1
  7214. #define E4_TSTORM_ROCE_CONN_AG_CTX_TIMER_STOP_ALL_CF_EN_SHIFT 7
  7215. u8 flags4;
  7216. #define E4_TSTORM_ROCE_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK 0x1
  7217. #define E4_TSTORM_ROCE_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT 0
  7218. #define E4_TSTORM_ROCE_CONN_AG_CTX_CF5EN_MASK 0x1
  7219. #define E4_TSTORM_ROCE_CONN_AG_CTX_CF5EN_SHIFT 1
  7220. #define E4_TSTORM_ROCE_CONN_AG_CTX_CF6EN_MASK 0x1
  7221. #define E4_TSTORM_ROCE_CONN_AG_CTX_CF6EN_SHIFT 2
  7222. #define E4_TSTORM_ROCE_CONN_AG_CTX_CF7EN_MASK 0x1
  7223. #define E4_TSTORM_ROCE_CONN_AG_CTX_CF7EN_SHIFT 3
  7224. #define E4_TSTORM_ROCE_CONN_AG_CTX_CF8EN_MASK 0x1
  7225. #define E4_TSTORM_ROCE_CONN_AG_CTX_CF8EN_SHIFT 4
  7226. #define E4_TSTORM_ROCE_CONN_AG_CTX_CF9EN_MASK 0x1
  7227. #define E4_TSTORM_ROCE_CONN_AG_CTX_CF9EN_SHIFT 5
  7228. #define E4_TSTORM_ROCE_CONN_AG_CTX_CF10EN_MASK 0x1
  7229. #define E4_TSTORM_ROCE_CONN_AG_CTX_CF10EN_SHIFT 6
  7230. #define E4_TSTORM_ROCE_CONN_AG_CTX_RULE0EN_MASK 0x1
  7231. #define E4_TSTORM_ROCE_CONN_AG_CTX_RULE0EN_SHIFT 7
  7232. u8 flags5;
  7233. #define E4_TSTORM_ROCE_CONN_AG_CTX_RULE1EN_MASK 0x1
  7234. #define E4_TSTORM_ROCE_CONN_AG_CTX_RULE1EN_SHIFT 0
  7235. #define E4_TSTORM_ROCE_CONN_AG_CTX_RULE2EN_MASK 0x1
  7236. #define E4_TSTORM_ROCE_CONN_AG_CTX_RULE2EN_SHIFT 1
  7237. #define E4_TSTORM_ROCE_CONN_AG_CTX_RULE3EN_MASK 0x1
  7238. #define E4_TSTORM_ROCE_CONN_AG_CTX_RULE3EN_SHIFT 2
  7239. #define E4_TSTORM_ROCE_CONN_AG_CTX_RULE4EN_MASK 0x1
  7240. #define E4_TSTORM_ROCE_CONN_AG_CTX_RULE4EN_SHIFT 3
  7241. #define E4_TSTORM_ROCE_CONN_AG_CTX_RULE5EN_MASK 0x1
  7242. #define E4_TSTORM_ROCE_CONN_AG_CTX_RULE5EN_SHIFT 4
  7243. #define E4_TSTORM_ROCE_CONN_AG_CTX_RULE6EN_MASK 0x1
  7244. #define E4_TSTORM_ROCE_CONN_AG_CTX_RULE6EN_SHIFT 5
  7245. #define E4_TSTORM_ROCE_CONN_AG_CTX_RULE7EN_MASK 0x1
  7246. #define E4_TSTORM_ROCE_CONN_AG_CTX_RULE7EN_SHIFT 6
  7247. #define E4_TSTORM_ROCE_CONN_AG_CTX_RULE8EN_MASK 0x1
  7248. #define E4_TSTORM_ROCE_CONN_AG_CTX_RULE8EN_SHIFT 7
  7249. __le32 reg0;
  7250. __le32 reg1;
  7251. __le32 reg2;
  7252. __le32 reg3;
  7253. __le32 reg4;
  7254. __le32 reg5;
  7255. __le32 reg6;
  7256. __le32 reg7;
  7257. __le32 reg8;
  7258. u8 byte2;
  7259. u8 byte3;
  7260. __le16 word0;
  7261. u8 byte4;
  7262. u8 byte5;
  7263. __le16 word1;
  7264. __le16 word2;
  7265. __le16 word3;
  7266. __le32 reg9;
  7267. __le32 reg10;
  7268. };
  7269. /* The roce storm context of Ystorm */
  7270. struct ystorm_roce_conn_st_ctx {
  7271. struct regpair temp[2];
  7272. };
  7273. /* The roce storm context of Mstorm */
  7274. struct pstorm_roce_conn_st_ctx {
  7275. struct regpair temp[16];
  7276. };
  7277. /* The roce storm context of Xstorm */
  7278. struct xstorm_roce_conn_st_ctx {
  7279. struct regpair temp[24];
  7280. };
  7281. /* The roce storm context of Tstorm */
  7282. struct tstorm_roce_conn_st_ctx {
  7283. struct regpair temp[30];
  7284. };
  7285. /* The roce storm context of Mstorm */
  7286. struct mstorm_roce_conn_st_ctx {
  7287. struct regpair temp[6];
  7288. };
  7289. /* The roce storm context of Ystorm */
  7290. struct ustorm_roce_conn_st_ctx {
  7291. struct regpair temp[12];
  7292. };
  7293. /* roce connection context */
  7294. struct e4_roce_conn_context {
  7295. struct ystorm_roce_conn_st_ctx ystorm_st_context;
  7296. struct regpair ystorm_st_padding[2];
  7297. struct pstorm_roce_conn_st_ctx pstorm_st_context;
  7298. struct xstorm_roce_conn_st_ctx xstorm_st_context;
  7299. struct e4_xstorm_roce_conn_ag_ctx xstorm_ag_context;
  7300. struct e4_tstorm_roce_conn_ag_ctx tstorm_ag_context;
  7301. struct timers_context timer_context;
  7302. struct e4_ustorm_rdma_conn_ag_ctx ustorm_ag_context;
  7303. struct tstorm_roce_conn_st_ctx tstorm_st_context;
  7304. struct regpair tstorm_st_padding[2];
  7305. struct mstorm_roce_conn_st_ctx mstorm_st_context;
  7306. struct regpair mstorm_st_padding[2];
  7307. struct ustorm_roce_conn_st_ctx ustorm_st_context;
  7308. };
  7309. /* roce cqes statistics */
  7310. struct roce_cqe_stats {
  7311. __le32 req_cqe_error;
  7312. __le32 req_remote_access_errors;
  7313. __le32 req_remote_invalid_request;
  7314. __le32 resp_cqe_error;
  7315. __le32 resp_local_length_error;
  7316. __le32 reserved;
  7317. };
  7318. /* roce create qp requester ramrod data */
  7319. struct roce_create_qp_req_ramrod_data {
  7320. __le16 flags;
  7321. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_ROCE_FLAVOR_MASK 0x3
  7322. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_ROCE_FLAVOR_SHIFT 0
  7323. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_FMR_AND_RESERVED_EN_MASK 0x1
  7324. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_FMR_AND_RESERVED_EN_SHIFT 2
  7325. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_SIGNALED_COMP_MASK 0x1
  7326. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_SIGNALED_COMP_SHIFT 3
  7327. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_PRI_MASK 0x7
  7328. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_PRI_SHIFT 4
  7329. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_XRC_FLAG_MASK 0x1
  7330. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_XRC_FLAG_SHIFT 7
  7331. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT_MASK 0xF
  7332. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT_SHIFT 8
  7333. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_RNR_NAK_CNT_MASK 0xF
  7334. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_RNR_NAK_CNT_SHIFT 12
  7335. u8 max_ord;
  7336. u8 traffic_class;
  7337. u8 hop_limit;
  7338. u8 orq_num_pages;
  7339. __le16 p_key;
  7340. __le32 flow_label;
  7341. __le32 dst_qp_id;
  7342. __le32 ack_timeout_val;
  7343. __le32 initial_psn;
  7344. __le16 mtu;
  7345. __le16 pd;
  7346. __le16 sq_num_pages;
  7347. __le16 low_latency_phy_queue;
  7348. struct regpair sq_pbl_addr;
  7349. struct regpair orq_pbl_addr;
  7350. __le16 local_mac_addr[3];
  7351. __le16 remote_mac_addr[3];
  7352. __le16 vlan_id;
  7353. __le16 udp_src_port;
  7354. __le32 src_gid[4];
  7355. __le32 dst_gid[4];
  7356. __le32 cq_cid;
  7357. struct regpair qp_handle_for_cqe;
  7358. struct regpair qp_handle_for_async;
  7359. u8 stats_counter_id;
  7360. u8 reserved3[7];
  7361. __le16 regular_latency_phy_queue;
  7362. __le16 dpi;
  7363. };
  7364. /* roce create qp responder ramrod data */
  7365. struct roce_create_qp_resp_ramrod_data {
  7366. __le32 flags;
  7367. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_ROCE_FLAVOR_MASK 0x3
  7368. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_ROCE_FLAVOR_SHIFT 0
  7369. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_RDMA_RD_EN_MASK 0x1
  7370. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_RDMA_RD_EN_SHIFT 2
  7371. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_RDMA_WR_EN_MASK 0x1
  7372. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_RDMA_WR_EN_SHIFT 3
  7373. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_ATOMIC_EN_MASK 0x1
  7374. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_ATOMIC_EN_SHIFT 4
  7375. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_SRQ_FLG_MASK 0x1
  7376. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_SRQ_FLG_SHIFT 5
  7377. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_E2E_FLOW_CONTROL_EN_MASK 0x1
  7378. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_E2E_FLOW_CONTROL_EN_SHIFT 6
  7379. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_RESERVED_KEY_EN_MASK 0x1
  7380. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_RESERVED_KEY_EN_SHIFT 7
  7381. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_PRI_MASK 0x7
  7382. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_PRI_SHIFT 8
  7383. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER_MASK 0x1F
  7384. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER_SHIFT 11
  7385. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_XRC_FLAG_MASK 0x1
  7386. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_XRC_FLAG_SHIFT 16
  7387. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_RESERVED_MASK 0x7FFF
  7388. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_RESERVED_SHIFT 17
  7389. __le16 xrc_domain;
  7390. u8 max_ird;
  7391. u8 traffic_class;
  7392. u8 hop_limit;
  7393. u8 irq_num_pages;
  7394. __le16 p_key;
  7395. __le32 flow_label;
  7396. __le32 dst_qp_id;
  7397. u8 stats_counter_id;
  7398. u8 reserved1;
  7399. __le16 mtu;
  7400. __le32 initial_psn;
  7401. __le16 pd;
  7402. __le16 rq_num_pages;
  7403. struct rdma_srq_id srq_id;
  7404. struct regpair rq_pbl_addr;
  7405. struct regpair irq_pbl_addr;
  7406. __le16 local_mac_addr[3];
  7407. __le16 remote_mac_addr[3];
  7408. __le16 vlan_id;
  7409. __le16 udp_src_port;
  7410. __le32 src_gid[4];
  7411. __le32 dst_gid[4];
  7412. struct regpair qp_handle_for_cqe;
  7413. struct regpair qp_handle_for_async;
  7414. __le16 low_latency_phy_queue;
  7415. u8 reserved2[2];
  7416. __le32 cq_cid;
  7417. __le16 regular_latency_phy_queue;
  7418. __le16 dpi;
  7419. };
  7420. /* roce DCQCN received statistics */
  7421. struct roce_dcqcn_received_stats {
  7422. struct regpair ecn_pkt_rcv;
  7423. struct regpair cnp_pkt_rcv;
  7424. };
  7425. /* roce DCQCN sent statistics */
  7426. struct roce_dcqcn_sent_stats {
  7427. struct regpair cnp_pkt_sent;
  7428. };
  7429. /* RoCE destroy qp requester output params */
  7430. struct roce_destroy_qp_req_output_params {
  7431. __le32 cq_prod;
  7432. __le32 reserved;
  7433. };
  7434. /* RoCE destroy qp requester ramrod data */
  7435. struct roce_destroy_qp_req_ramrod_data {
  7436. struct regpair output_params_addr;
  7437. };
  7438. /* RoCE destroy qp responder output params */
  7439. struct roce_destroy_qp_resp_output_params {
  7440. __le32 cq_prod;
  7441. __le32 reserved;
  7442. };
  7443. /* RoCE destroy qp responder ramrod data */
  7444. struct roce_destroy_qp_resp_ramrod_data {
  7445. struct regpair output_params_addr;
  7446. };
  7447. /* roce error statistics */
  7448. struct roce_error_stats {
  7449. __le32 resp_remote_access_errors;
  7450. __le32 reserved;
  7451. };
  7452. /* roce special events statistics */
  7453. struct roce_events_stats {
  7454. __le32 silent_drops;
  7455. __le32 rnr_naks_sent;
  7456. __le32 retransmit_count;
  7457. __le32 icrc_error_count;
  7458. __le32 implied_nak_seq_err;
  7459. __le32 duplicate_request;
  7460. __le32 local_ack_timeout_err;
  7461. __le32 out_of_sequence;
  7462. __le32 packet_seq_err;
  7463. __le32 rnr_nak_retry_err;
  7464. };
  7465. /* roce slow path EQ cmd IDs */
  7466. enum roce_event_opcode {
  7467. ROCE_EVENT_CREATE_QP = 11,
  7468. ROCE_EVENT_MODIFY_QP,
  7469. ROCE_EVENT_QUERY_QP,
  7470. ROCE_EVENT_DESTROY_QP,
  7471. ROCE_EVENT_CREATE_UD_QP,
  7472. ROCE_EVENT_DESTROY_UD_QP,
  7473. MAX_ROCE_EVENT_OPCODE
  7474. };
  7475. /* roce func init ramrod data */
  7476. struct roce_init_func_params {
  7477. u8 ll2_queue_id;
  7478. u8 cnp_vlan_priority;
  7479. u8 cnp_dscp;
  7480. u8 reserved;
  7481. __le32 cnp_send_timeout;
  7482. __le16 rl_offset;
  7483. u8 rl_count_log;
  7484. u8 reserved1[5];
  7485. };
  7486. /* roce func init ramrod data */
  7487. struct roce_init_func_ramrod_data {
  7488. struct rdma_init_func_ramrod_data rdma;
  7489. struct roce_init_func_params roce;
  7490. };
  7491. /* roce modify qp requester ramrod data */
  7492. struct roce_modify_qp_req_ramrod_data {
  7493. __le16 flags;
  7494. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_MOVE_TO_ERR_FLG_MASK 0x1
  7495. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_MOVE_TO_ERR_FLG_SHIFT 0
  7496. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_MOVE_TO_SQD_FLG_MASK 0x1
  7497. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_MOVE_TO_SQD_FLG_SHIFT 1
  7498. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_EN_SQD_ASYNC_NOTIFY_MASK 0x1
  7499. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_EN_SQD_ASYNC_NOTIFY_SHIFT 2
  7500. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_P_KEY_FLG_MASK 0x1
  7501. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_P_KEY_FLG_SHIFT 3
  7502. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ADDRESS_VECTOR_FLG_MASK 0x1
  7503. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ADDRESS_VECTOR_FLG_SHIFT 4
  7504. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_MAX_ORD_FLG_MASK 0x1
  7505. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_MAX_ORD_FLG_SHIFT 5
  7506. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_RNR_NAK_CNT_FLG_MASK 0x1
  7507. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_RNR_NAK_CNT_FLG_SHIFT 6
  7508. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT_FLG_MASK 0x1
  7509. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT_FLG_SHIFT 7
  7510. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ACK_TIMEOUT_FLG_MASK 0x1
  7511. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ACK_TIMEOUT_FLG_SHIFT 8
  7512. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_PRI_FLG_MASK 0x1
  7513. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_PRI_FLG_SHIFT 9
  7514. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_PRI_MASK 0x7
  7515. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_PRI_SHIFT 10
  7516. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_PHYSICAL_QUEUES_FLG_MASK 0x1
  7517. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_PHYSICAL_QUEUES_FLG_SHIFT 13
  7518. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_RESERVED1_MASK 0x3
  7519. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_RESERVED1_SHIFT 14
  7520. u8 fields;
  7521. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT_MASK 0xF
  7522. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT_SHIFT 0
  7523. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_RNR_NAK_CNT_MASK 0xF
  7524. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_RNR_NAK_CNT_SHIFT 4
  7525. u8 max_ord;
  7526. u8 traffic_class;
  7527. u8 hop_limit;
  7528. __le16 p_key;
  7529. __le32 flow_label;
  7530. __le32 ack_timeout_val;
  7531. __le16 mtu;
  7532. __le16 reserved2;
  7533. __le32 reserved3[2];
  7534. __le16 low_latency_phy_queue;
  7535. __le16 regular_latency_phy_queue;
  7536. __le32 src_gid[4];
  7537. __le32 dst_gid[4];
  7538. };
  7539. /* roce modify qp responder ramrod data */
  7540. struct roce_modify_qp_resp_ramrod_data {
  7541. __le16 flags;
  7542. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MOVE_TO_ERR_FLG_MASK 0x1
  7543. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MOVE_TO_ERR_FLG_SHIFT 0
  7544. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_RD_EN_MASK 0x1
  7545. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_RD_EN_SHIFT 1
  7546. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_WR_EN_MASK 0x1
  7547. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_WR_EN_SHIFT 2
  7548. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_ATOMIC_EN_MASK 0x1
  7549. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_ATOMIC_EN_SHIFT 3
  7550. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_P_KEY_FLG_MASK 0x1
  7551. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_P_KEY_FLG_SHIFT 4
  7552. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_ADDRESS_VECTOR_FLG_MASK 0x1
  7553. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_ADDRESS_VECTOR_FLG_SHIFT 5
  7554. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MAX_IRD_FLG_MASK 0x1
  7555. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MAX_IRD_FLG_SHIFT 6
  7556. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_PRI_FLG_MASK 0x1
  7557. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_PRI_FLG_SHIFT 7
  7558. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER_FLG_MASK 0x1
  7559. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER_FLG_SHIFT 8
  7560. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_OPS_EN_FLG_MASK 0x1
  7561. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_OPS_EN_FLG_SHIFT 9
  7562. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_PHYSICAL_QUEUES_FLG_MASK 0x1
  7563. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_PHYSICAL_QUEUES_FLG_SHIFT 10
  7564. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RESERVED1_MASK 0x1F
  7565. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RESERVED1_SHIFT 11
  7566. u8 fields;
  7567. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_PRI_MASK 0x7
  7568. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_PRI_SHIFT 0
  7569. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER_MASK 0x1F
  7570. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER_SHIFT 3
  7571. u8 max_ird;
  7572. u8 traffic_class;
  7573. u8 hop_limit;
  7574. __le16 p_key;
  7575. __le32 flow_label;
  7576. __le16 mtu;
  7577. __le16 low_latency_phy_queue;
  7578. __le16 regular_latency_phy_queue;
  7579. u8 reserved2[6];
  7580. __le32 src_gid[4];
  7581. __le32 dst_gid[4];
  7582. };
  7583. /* RoCE query qp requester output params */
  7584. struct roce_query_qp_req_output_params {
  7585. __le32 psn;
  7586. __le32 flags;
  7587. #define ROCE_QUERY_QP_REQ_OUTPUT_PARAMS_ERR_FLG_MASK 0x1
  7588. #define ROCE_QUERY_QP_REQ_OUTPUT_PARAMS_ERR_FLG_SHIFT 0
  7589. #define ROCE_QUERY_QP_REQ_OUTPUT_PARAMS_SQ_DRAINING_FLG_MASK 0x1
  7590. #define ROCE_QUERY_QP_REQ_OUTPUT_PARAMS_SQ_DRAINING_FLG_SHIFT 1
  7591. #define ROCE_QUERY_QP_REQ_OUTPUT_PARAMS_RESERVED0_MASK 0x3FFFFFFF
  7592. #define ROCE_QUERY_QP_REQ_OUTPUT_PARAMS_RESERVED0_SHIFT 2
  7593. };
  7594. /* RoCE query qp requester ramrod data */
  7595. struct roce_query_qp_req_ramrod_data {
  7596. struct regpair output_params_addr;
  7597. };
  7598. /* RoCE query qp responder output params */
  7599. struct roce_query_qp_resp_output_params {
  7600. __le32 psn;
  7601. __le32 err_flag;
  7602. #define ROCE_QUERY_QP_RESP_OUTPUT_PARAMS_ERROR_FLG_MASK 0x1
  7603. #define ROCE_QUERY_QP_RESP_OUTPUT_PARAMS_ERROR_FLG_SHIFT 0
  7604. #define ROCE_QUERY_QP_RESP_OUTPUT_PARAMS_RESERVED0_MASK 0x7FFFFFFF
  7605. #define ROCE_QUERY_QP_RESP_OUTPUT_PARAMS_RESERVED0_SHIFT 1
  7606. };
  7607. /* RoCE query qp responder ramrod data */
  7608. struct roce_query_qp_resp_ramrod_data {
  7609. struct regpair output_params_addr;
  7610. };
  7611. /* ROCE ramrod command IDs */
  7612. enum roce_ramrod_cmd_id {
  7613. ROCE_RAMROD_CREATE_QP = 11,
  7614. ROCE_RAMROD_MODIFY_QP,
  7615. ROCE_RAMROD_QUERY_QP,
  7616. ROCE_RAMROD_DESTROY_QP,
  7617. ROCE_RAMROD_CREATE_UD_QP,
  7618. ROCE_RAMROD_DESTROY_UD_QP,
  7619. MAX_ROCE_RAMROD_CMD_ID
  7620. };
  7621. struct e4_xstorm_roce_conn_ag_ctx_dq_ext_ld_part {
  7622. u8 reserved0;
  7623. u8 state;
  7624. u8 flags0;
  7625. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_EXIST_IN_QM0_MASK 0x1
  7626. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_EXIST_IN_QM0_SHIFT 0
  7627. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT1_MASK 0x1
  7628. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT1_SHIFT 1
  7629. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT2_MASK 0x1
  7630. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT2_SHIFT 2
  7631. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_EXIST_IN_QM3_MASK 0x1
  7632. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_EXIST_IN_QM3_SHIFT 3
  7633. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT4_MASK 0x1
  7634. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT4_SHIFT 4
  7635. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT5_MASK 0x1
  7636. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT5_SHIFT 5
  7637. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT6_MASK 0x1
  7638. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT6_SHIFT 6
  7639. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT7_MASK 0x1
  7640. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT7_SHIFT 7
  7641. u8 flags1;
  7642. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT8_MASK 0x1
  7643. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT8_SHIFT 0
  7644. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT9_MASK 0x1
  7645. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT9_SHIFT 1
  7646. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT10_MASK 0x1
  7647. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT10_SHIFT 2
  7648. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT11_MASK 0x1
  7649. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT11_SHIFT 3
  7650. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT12_MASK 0x1
  7651. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT12_SHIFT 4
  7652. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_MSEM_FLUSH_MASK 0x1
  7653. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_MSEM_FLUSH_SHIFT 5
  7654. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_MSDM_FLUSH_MASK 0x1
  7655. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_MSDM_FLUSH_SHIFT 6
  7656. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_YSTORM_FLUSH_MASK 0x1
  7657. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_YSTORM_FLUSH_SHIFT 7
  7658. u8 flags2;
  7659. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF0_MASK 0x3
  7660. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF0_SHIFT 0
  7661. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF1_MASK 0x3
  7662. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF1_SHIFT 2
  7663. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF2_MASK 0x3
  7664. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF2_SHIFT 4
  7665. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF3_MASK 0x3
  7666. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF3_SHIFT 6
  7667. u8 flags3;
  7668. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF4_MASK 0x3
  7669. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF4_SHIFT 0
  7670. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF5_MASK 0x3
  7671. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF5_SHIFT 2
  7672. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF6_MASK 0x3
  7673. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF6_SHIFT 4
  7674. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_FLUSH_Q0_CF_MASK 0x3
  7675. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_FLUSH_Q0_CF_SHIFT 6
  7676. u8 flags4;
  7677. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF8_MASK 0x3
  7678. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF8_SHIFT 0
  7679. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF9_MASK 0x3
  7680. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF9_SHIFT 2
  7681. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF10_MASK 0x3
  7682. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF10_SHIFT 4
  7683. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF11_MASK 0x3
  7684. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF11_SHIFT 6
  7685. u8 flags5;
  7686. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF12_MASK 0x3
  7687. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF12_SHIFT 0
  7688. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF13_MASK 0x3
  7689. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF13_SHIFT 2
  7690. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF14_MASK 0x3
  7691. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF14_SHIFT 4
  7692. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF15_MASK 0x3
  7693. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF15_SHIFT 6
  7694. u8 flags6;
  7695. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF16_MASK 0x3
  7696. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF16_SHIFT 0
  7697. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF17_MASK 0x3
  7698. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF17_SHIFT 2
  7699. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF18_MASK 0x3
  7700. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF18_SHIFT 4
  7701. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF19_MASK 0x3
  7702. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF19_SHIFT 6
  7703. u8 flags7;
  7704. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF20_MASK 0x3
  7705. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF20_SHIFT 0
  7706. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF21_MASK 0x3
  7707. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF21_SHIFT 2
  7708. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_SLOW_PATH_MASK 0x3
  7709. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_SLOW_PATH_SHIFT 4
  7710. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF0EN_MASK 0x1
  7711. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF0EN_SHIFT 6
  7712. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF1EN_MASK 0x1
  7713. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF1EN_SHIFT 7
  7714. u8 flags8;
  7715. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF2EN_MASK 0x1
  7716. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF2EN_SHIFT 0
  7717. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF3EN_MASK 0x1
  7718. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF3EN_SHIFT 1
  7719. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF4EN_MASK 0x1
  7720. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF4EN_SHIFT 2
  7721. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF5EN_MASK 0x1
  7722. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF5EN_SHIFT 3
  7723. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF6EN_MASK 0x1
  7724. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF6EN_SHIFT 4
  7725. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_FLUSH_Q0_CF_EN_MASK 0x1
  7726. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_FLUSH_Q0_CF_EN_SHIFT 5
  7727. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF8EN_MASK 0x1
  7728. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF8EN_SHIFT 6
  7729. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF9EN_MASK 0x1
  7730. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF9EN_SHIFT 7
  7731. u8 flags9;
  7732. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF10EN_MASK 0x1
  7733. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF10EN_SHIFT 0
  7734. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF11EN_MASK 0x1
  7735. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF11EN_SHIFT 1
  7736. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF12EN_MASK 0x1
  7737. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF12EN_SHIFT 2
  7738. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF13EN_MASK 0x1
  7739. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF13EN_SHIFT 3
  7740. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF14EN_MASK 0x1
  7741. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF14EN_SHIFT 4
  7742. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF15EN_MASK 0x1
  7743. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF15EN_SHIFT 5
  7744. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF16EN_MASK 0x1
  7745. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF16EN_SHIFT 6
  7746. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF17EN_MASK 0x1
  7747. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF17EN_SHIFT 7
  7748. u8 flags10;
  7749. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF18EN_MASK 0x1
  7750. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF18EN_SHIFT 0
  7751. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF19EN_MASK 0x1
  7752. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF19EN_SHIFT 1
  7753. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF20EN_MASK 0x1
  7754. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF20EN_SHIFT 2
  7755. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF21EN_MASK 0x1
  7756. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF21EN_SHIFT 3
  7757. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_SLOW_PATH_EN_MASK 0x1
  7758. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_SLOW_PATH_EN_SHIFT 4
  7759. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF23EN_MASK 0x1
  7760. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF23EN_SHIFT 5
  7761. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE0EN_MASK 0x1
  7762. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE0EN_SHIFT 6
  7763. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE1EN_MASK 0x1
  7764. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE1EN_SHIFT 7
  7765. u8 flags11;
  7766. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE2EN_MASK 0x1
  7767. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE2EN_SHIFT 0
  7768. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE3EN_MASK 0x1
  7769. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE3EN_SHIFT 1
  7770. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE4EN_MASK 0x1
  7771. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE4EN_SHIFT 2
  7772. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE5EN_MASK 0x1
  7773. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE5EN_SHIFT 3
  7774. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE6EN_MASK 0x1
  7775. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE6EN_SHIFT 4
  7776. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE7EN_MASK 0x1
  7777. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE7EN_SHIFT 5
  7778. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED1_MASK 0x1
  7779. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED1_SHIFT 6
  7780. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE9EN_MASK 0x1
  7781. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE9EN_SHIFT 7
  7782. u8 flags12;
  7783. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE10EN_MASK 0x1
  7784. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE10EN_SHIFT 0
  7785. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE11EN_MASK 0x1
  7786. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE11EN_SHIFT 1
  7787. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED2_MASK 0x1
  7788. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED2_SHIFT 2
  7789. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED3_MASK 0x1
  7790. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED3_SHIFT 3
  7791. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE14EN_MASK 0x1
  7792. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE14EN_SHIFT 4
  7793. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE15EN_MASK 0x1
  7794. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE15EN_SHIFT 5
  7795. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE16EN_MASK 0x1
  7796. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE16EN_SHIFT 6
  7797. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE17EN_MASK 0x1
  7798. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE17EN_SHIFT 7
  7799. u8 flags13;
  7800. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE18EN_MASK 0x1
  7801. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE18EN_SHIFT 0
  7802. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE19EN_MASK 0x1
  7803. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE19EN_SHIFT 1
  7804. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED4_MASK 0x1
  7805. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED4_SHIFT 2
  7806. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED5_MASK 0x1
  7807. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED5_SHIFT 3
  7808. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED6_MASK 0x1
  7809. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED6_SHIFT 4
  7810. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED7_MASK 0x1
  7811. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED7_SHIFT 5
  7812. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED8_MASK 0x1
  7813. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED8_SHIFT 6
  7814. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED9_MASK 0x1
  7815. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED9_SHIFT 7
  7816. u8 flags14;
  7817. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_MIGRATION_MASK 0x1
  7818. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_MIGRATION_SHIFT 0
  7819. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT17_MASK 0x1
  7820. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT17_SHIFT 1
  7821. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_DPM_PORT_NUM_MASK 0x3
  7822. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_DPM_PORT_NUM_SHIFT 2
  7823. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RESERVED_MASK 0x1
  7824. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RESERVED_SHIFT 4
  7825. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_ROCE_EDPM_ENABLE_MASK 0x1
  7826. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_ROCE_EDPM_ENABLE_SHIFT 5
  7827. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF23_MASK 0x3
  7828. #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF23_SHIFT 6
  7829. u8 byte2;
  7830. __le16 physical_q0;
  7831. __le16 word1;
  7832. __le16 word2;
  7833. __le16 word3;
  7834. __le16 word4;
  7835. __le16 word5;
  7836. __le16 conn_dpi;
  7837. u8 byte3;
  7838. u8 byte4;
  7839. u8 byte5;
  7840. u8 byte6;
  7841. __le32 reg0;
  7842. __le32 reg1;
  7843. __le32 reg2;
  7844. __le32 snd_nxt_psn;
  7845. __le32 reg4;
  7846. };
  7847. struct e4_mstorm_roce_conn_ag_ctx {
  7848. u8 byte0;
  7849. u8 byte1;
  7850. u8 flags0;
  7851. #define E4_MSTORM_ROCE_CONN_AG_CTX_BIT0_MASK 0x1
  7852. #define E4_MSTORM_ROCE_CONN_AG_CTX_BIT0_SHIFT 0
  7853. #define E4_MSTORM_ROCE_CONN_AG_CTX_BIT1_MASK 0x1
  7854. #define E4_MSTORM_ROCE_CONN_AG_CTX_BIT1_SHIFT 1
  7855. #define E4_MSTORM_ROCE_CONN_AG_CTX_CF0_MASK 0x3
  7856. #define E4_MSTORM_ROCE_CONN_AG_CTX_CF0_SHIFT 2
  7857. #define E4_MSTORM_ROCE_CONN_AG_CTX_CF1_MASK 0x3
  7858. #define E4_MSTORM_ROCE_CONN_AG_CTX_CF1_SHIFT 4
  7859. #define E4_MSTORM_ROCE_CONN_AG_CTX_CF2_MASK 0x3
  7860. #define E4_MSTORM_ROCE_CONN_AG_CTX_CF2_SHIFT 6
  7861. u8 flags1;
  7862. #define E4_MSTORM_ROCE_CONN_AG_CTX_CF0EN_MASK 0x1
  7863. #define E4_MSTORM_ROCE_CONN_AG_CTX_CF0EN_SHIFT 0
  7864. #define E4_MSTORM_ROCE_CONN_AG_CTX_CF1EN_MASK 0x1
  7865. #define E4_MSTORM_ROCE_CONN_AG_CTX_CF1EN_SHIFT 1
  7866. #define E4_MSTORM_ROCE_CONN_AG_CTX_CF2EN_MASK 0x1
  7867. #define E4_MSTORM_ROCE_CONN_AG_CTX_CF2EN_SHIFT 2
  7868. #define E4_MSTORM_ROCE_CONN_AG_CTX_RULE0EN_MASK 0x1
  7869. #define E4_MSTORM_ROCE_CONN_AG_CTX_RULE0EN_SHIFT 3
  7870. #define E4_MSTORM_ROCE_CONN_AG_CTX_RULE1EN_MASK 0x1
  7871. #define E4_MSTORM_ROCE_CONN_AG_CTX_RULE1EN_SHIFT 4
  7872. #define E4_MSTORM_ROCE_CONN_AG_CTX_RULE2EN_MASK 0x1
  7873. #define E4_MSTORM_ROCE_CONN_AG_CTX_RULE2EN_SHIFT 5
  7874. #define E4_MSTORM_ROCE_CONN_AG_CTX_RULE3EN_MASK 0x1
  7875. #define E4_MSTORM_ROCE_CONN_AG_CTX_RULE3EN_SHIFT 6
  7876. #define E4_MSTORM_ROCE_CONN_AG_CTX_RULE4EN_MASK 0x1
  7877. #define E4_MSTORM_ROCE_CONN_AG_CTX_RULE4EN_SHIFT 7
  7878. __le16 word0;
  7879. __le16 word1;
  7880. __le32 reg0;
  7881. __le32 reg1;
  7882. };
  7883. struct e4_mstorm_roce_req_conn_ag_ctx {
  7884. u8 byte0;
  7885. u8 byte1;
  7886. u8 flags0;
  7887. #define E4_MSTORM_ROCE_REQ_CONN_AG_CTX_BIT0_MASK 0x1
  7888. #define E4_MSTORM_ROCE_REQ_CONN_AG_CTX_BIT0_SHIFT 0
  7889. #define E4_MSTORM_ROCE_REQ_CONN_AG_CTX_BIT1_MASK 0x1
  7890. #define E4_MSTORM_ROCE_REQ_CONN_AG_CTX_BIT1_SHIFT 1
  7891. #define E4_MSTORM_ROCE_REQ_CONN_AG_CTX_CF0_MASK 0x3
  7892. #define E4_MSTORM_ROCE_REQ_CONN_AG_CTX_CF0_SHIFT 2
  7893. #define E4_MSTORM_ROCE_REQ_CONN_AG_CTX_CF1_MASK 0x3
  7894. #define E4_MSTORM_ROCE_REQ_CONN_AG_CTX_CF1_SHIFT 4
  7895. #define E4_MSTORM_ROCE_REQ_CONN_AG_CTX_CF2_MASK 0x3
  7896. #define E4_MSTORM_ROCE_REQ_CONN_AG_CTX_CF2_SHIFT 6
  7897. u8 flags1;
  7898. #define E4_MSTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_MASK 0x1
  7899. #define E4_MSTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_SHIFT 0
  7900. #define E4_MSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_MASK 0x1
  7901. #define E4_MSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_SHIFT 1
  7902. #define E4_MSTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_MASK 0x1
  7903. #define E4_MSTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_SHIFT 2
  7904. #define E4_MSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_MASK 0x1
  7905. #define E4_MSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_SHIFT 3
  7906. #define E4_MSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_MASK 0x1
  7907. #define E4_MSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_SHIFT 4
  7908. #define E4_MSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_MASK 0x1
  7909. #define E4_MSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_SHIFT 5
  7910. #define E4_MSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_MASK 0x1
  7911. #define E4_MSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_SHIFT 6
  7912. #define E4_MSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_MASK 0x1
  7913. #define E4_MSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_SHIFT 7
  7914. __le16 word0;
  7915. __le16 word1;
  7916. __le32 reg0;
  7917. __le32 reg1;
  7918. };
  7919. struct e4_mstorm_roce_resp_conn_ag_ctx {
  7920. u8 byte0;
  7921. u8 byte1;
  7922. u8 flags0;
  7923. #define E4_MSTORM_ROCE_RESP_CONN_AG_CTX_BIT0_MASK 0x1
  7924. #define E4_MSTORM_ROCE_RESP_CONN_AG_CTX_BIT0_SHIFT 0
  7925. #define E4_MSTORM_ROCE_RESP_CONN_AG_CTX_BIT1_MASK 0x1
  7926. #define E4_MSTORM_ROCE_RESP_CONN_AG_CTX_BIT1_SHIFT 1
  7927. #define E4_MSTORM_ROCE_RESP_CONN_AG_CTX_CF0_MASK 0x3
  7928. #define E4_MSTORM_ROCE_RESP_CONN_AG_CTX_CF0_SHIFT 2
  7929. #define E4_MSTORM_ROCE_RESP_CONN_AG_CTX_CF1_MASK 0x3
  7930. #define E4_MSTORM_ROCE_RESP_CONN_AG_CTX_CF1_SHIFT 4
  7931. #define E4_MSTORM_ROCE_RESP_CONN_AG_CTX_CF2_MASK 0x3
  7932. #define E4_MSTORM_ROCE_RESP_CONN_AG_CTX_CF2_SHIFT 6
  7933. u8 flags1;
  7934. #define E4_MSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_MASK 0x1
  7935. #define E4_MSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_SHIFT 0
  7936. #define E4_MSTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_MASK 0x1
  7937. #define E4_MSTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_SHIFT 1
  7938. #define E4_MSTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_MASK 0x1
  7939. #define E4_MSTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_SHIFT 2
  7940. #define E4_MSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_MASK 0x1
  7941. #define E4_MSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_SHIFT 3
  7942. #define E4_MSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_MASK 0x1
  7943. #define E4_MSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_SHIFT 4
  7944. #define E4_MSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_MASK 0x1
  7945. #define E4_MSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_SHIFT 5
  7946. #define E4_MSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_MASK 0x1
  7947. #define E4_MSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_SHIFT 6
  7948. #define E4_MSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_MASK 0x1
  7949. #define E4_MSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_SHIFT 7
  7950. __le16 word0;
  7951. __le16 word1;
  7952. __le32 reg0;
  7953. __le32 reg1;
  7954. };
  7955. struct e4_tstorm_roce_req_conn_ag_ctx {
  7956. u8 reserved0;
  7957. u8 state;
  7958. u8 flags0;
  7959. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  7960. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  7961. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_RX_ERROR_OCCURRED_MASK 0x1
  7962. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_RX_ERROR_OCCURRED_SHIFT 1
  7963. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_TX_CQE_ERROR_OCCURRED_MASK 0x1
  7964. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_TX_CQE_ERROR_OCCURRED_SHIFT 2
  7965. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_BIT3_MASK 0x1
  7966. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_BIT3_SHIFT 3
  7967. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_MSTORM_FLUSH_MASK 0x1
  7968. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_MSTORM_FLUSH_SHIFT 4
  7969. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_CACHED_ORQ_MASK 0x1
  7970. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_CACHED_ORQ_SHIFT 5
  7971. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_CF_MASK 0x3
  7972. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_CF_SHIFT 6
  7973. u8 flags1;
  7974. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_MSTORM_FLUSH_CF_MASK 0x3
  7975. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_MSTORM_FLUSH_CF_SHIFT 0
  7976. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_SQ_CF_MASK 0x3
  7977. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_SQ_CF_SHIFT 2
  7978. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_STOP_ALL_CF_MASK 0x3
  7979. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_STOP_ALL_CF_SHIFT 4
  7980. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_MASK 0x3
  7981. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT 6
  7982. u8 flags2;
  7983. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_FORCE_COMP_CF_MASK 0x3
  7984. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_FORCE_COMP_CF_SHIFT 0
  7985. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_SET_TIMER_CF_MASK 0x3
  7986. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_SET_TIMER_CF_SHIFT 2
  7987. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_TX_ASYNC_ERROR_CF_MASK 0x3
  7988. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_TX_ASYNC_ERROR_CF_SHIFT 4
  7989. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_RXMIT_DONE_CF_MASK 0x3
  7990. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_RXMIT_DONE_CF_SHIFT 6
  7991. u8 flags3;
  7992. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_ERROR_SCAN_COMPLETED_CF_MASK 0x3
  7993. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_ERROR_SCAN_COMPLETED_CF_SHIFT 0
  7994. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_SQ_DRAIN_COMPLETED_CF_MASK 0x3
  7995. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_SQ_DRAIN_COMPLETED_CF_SHIFT 2
  7996. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_CF_EN_MASK 0x1
  7997. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_CF_EN_SHIFT 4
  7998. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_MSTORM_FLUSH_CF_EN_MASK 0x1
  7999. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_MSTORM_FLUSH_CF_EN_SHIFT 5
  8000. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_SQ_CF_EN_MASK 0x1
  8001. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_SQ_CF_EN_SHIFT 6
  8002. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_STOP_ALL_CF_EN_MASK 0x1
  8003. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_STOP_ALL_CF_EN_SHIFT 7
  8004. u8 flags4;
  8005. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK 0x1
  8006. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT 0
  8007. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_FORCE_COMP_CF_EN_MASK 0x1
  8008. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_FORCE_COMP_CF_EN_SHIFT 1
  8009. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_SET_TIMER_CF_EN_MASK 0x1
  8010. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_SET_TIMER_CF_EN_SHIFT 2
  8011. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_TX_ASYNC_ERROR_CF_EN_MASK 0x1
  8012. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_TX_ASYNC_ERROR_CF_EN_SHIFT 3
  8013. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_RXMIT_DONE_CF_EN_MASK 0x1
  8014. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_RXMIT_DONE_CF_EN_SHIFT 4
  8015. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_ERROR_SCAN_COMPLETED_CF_EN_MASK 0x1
  8016. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_ERROR_SCAN_COMPLETED_CF_EN_SHIFT 5
  8017. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_SQ_DRAIN_COMPLETED_CF_EN_MASK 0x1
  8018. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_SQ_DRAIN_COMPLETED_CF_EN_SHIFT 6
  8019. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_MASK 0x1
  8020. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_SHIFT 7
  8021. u8 flags5;
  8022. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_MASK 0x1
  8023. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_SHIFT 0
  8024. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_MASK 0x1
  8025. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_SHIFT 1
  8026. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_MASK 0x1
  8027. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_SHIFT 2
  8028. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_MASK 0x1
  8029. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_SHIFT 3
  8030. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_RULE5EN_MASK 0x1
  8031. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_RULE5EN_SHIFT 4
  8032. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_SND_SQ_CONS_EN_MASK 0x1
  8033. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_SND_SQ_CONS_EN_SHIFT 5
  8034. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_RULE7EN_MASK 0x1
  8035. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_RULE7EN_SHIFT 6
  8036. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_RULE8EN_MASK 0x1
  8037. #define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_RULE8EN_SHIFT 7
  8038. __le32 reg0;
  8039. __le32 snd_nxt_psn;
  8040. __le32 snd_max_psn;
  8041. __le32 orq_prod;
  8042. __le32 reg4;
  8043. __le32 reg5;
  8044. __le32 reg6;
  8045. __le32 reg7;
  8046. __le32 reg8;
  8047. u8 tx_cqe_error_type;
  8048. u8 orq_cache_idx;
  8049. __le16 snd_sq_cons_th;
  8050. u8 byte4;
  8051. u8 byte5;
  8052. __le16 snd_sq_cons;
  8053. __le16 conn_dpi;
  8054. __le16 force_comp_cons;
  8055. __le32 reg9;
  8056. __le32 reg10;
  8057. };
  8058. struct e4_tstorm_roce_resp_conn_ag_ctx {
  8059. u8 byte0;
  8060. u8 state;
  8061. u8 flags0;
  8062. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  8063. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  8064. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_NOTIFY_REQUESTER_MASK 0x1
  8065. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_NOTIFY_REQUESTER_SHIFT 1
  8066. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_BIT2_MASK 0x1
  8067. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_BIT2_SHIFT 2
  8068. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_BIT3_MASK 0x1
  8069. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_BIT3_SHIFT 3
  8070. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_MSTORM_FLUSH_MASK 0x1
  8071. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_MSTORM_FLUSH_SHIFT 4
  8072. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_BIT5_MASK 0x1
  8073. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_BIT5_SHIFT 5
  8074. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_CF0_MASK 0x3
  8075. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_CF0_SHIFT 6
  8076. u8 flags1;
  8077. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_MSTORM_FLUSH_CF_MASK 0x3
  8078. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_MSTORM_FLUSH_CF_SHIFT 0
  8079. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_TX_ERROR_CF_MASK 0x3
  8080. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_TX_ERROR_CF_SHIFT 2
  8081. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_CF3_MASK 0x3
  8082. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_CF3_SHIFT 4
  8083. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_MASK 0x3
  8084. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT 6
  8085. u8 flags2;
  8086. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_MASK 0x3
  8087. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_SHIFT 0
  8088. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_CF6_MASK 0x3
  8089. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_CF6_SHIFT 2
  8090. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_CF7_MASK 0x3
  8091. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_CF7_SHIFT 4
  8092. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_CF8_MASK 0x3
  8093. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_CF8_SHIFT 6
  8094. u8 flags3;
  8095. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_CF9_MASK 0x3
  8096. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_CF9_SHIFT 0
  8097. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_CF10_MASK 0x3
  8098. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_CF10_SHIFT 2
  8099. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_MASK 0x1
  8100. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_SHIFT 4
  8101. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_MSTORM_FLUSH_CF_EN_MASK 0x1
  8102. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_MSTORM_FLUSH_CF_EN_SHIFT 5
  8103. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_TX_ERROR_CF_EN_MASK 0x1
  8104. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_TX_ERROR_CF_EN_SHIFT 6
  8105. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_CF3EN_MASK 0x1
  8106. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_CF3EN_SHIFT 7
  8107. u8 flags4;
  8108. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK 0x1
  8109. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT 0
  8110. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_EN_MASK 0x1
  8111. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_EN_SHIFT 1
  8112. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_CF6EN_MASK 0x1
  8113. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_CF6EN_SHIFT 2
  8114. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_CF7EN_MASK 0x1
  8115. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_CF7EN_SHIFT 3
  8116. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_CF8EN_MASK 0x1
  8117. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_CF8EN_SHIFT 4
  8118. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_CF9EN_MASK 0x1
  8119. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_CF9EN_SHIFT 5
  8120. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_CF10EN_MASK 0x1
  8121. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_CF10EN_SHIFT 6
  8122. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_MASK 0x1
  8123. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_SHIFT 7
  8124. u8 flags5;
  8125. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_MASK 0x1
  8126. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_SHIFT 0
  8127. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_MASK 0x1
  8128. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_SHIFT 1
  8129. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_MASK 0x1
  8130. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_SHIFT 2
  8131. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_MASK 0x1
  8132. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_SHIFT 3
  8133. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_RULE5EN_MASK 0x1
  8134. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_RULE5EN_SHIFT 4
  8135. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_RQ_RULE_EN_MASK 0x1
  8136. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_RQ_RULE_EN_SHIFT 5
  8137. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_RULE7EN_MASK 0x1
  8138. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_RULE7EN_SHIFT 6
  8139. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_RULE8EN_MASK 0x1
  8140. #define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_RULE8EN_SHIFT 7
  8141. __le32 psn_and_rxmit_id_echo;
  8142. __le32 reg1;
  8143. __le32 reg2;
  8144. __le32 reg3;
  8145. __le32 reg4;
  8146. __le32 reg5;
  8147. __le32 reg6;
  8148. __le32 reg7;
  8149. __le32 reg8;
  8150. u8 tx_async_error_type;
  8151. u8 byte3;
  8152. __le16 rq_cons;
  8153. u8 byte4;
  8154. u8 byte5;
  8155. __le16 rq_prod;
  8156. __le16 conn_dpi;
  8157. __le16 irq_cons;
  8158. __le32 reg9;
  8159. __le32 reg10;
  8160. };
  8161. struct e4_ustorm_roce_req_conn_ag_ctx {
  8162. u8 byte0;
  8163. u8 byte1;
  8164. u8 flags0;
  8165. #define E4_USTORM_ROCE_REQ_CONN_AG_CTX_BIT0_MASK 0x1
  8166. #define E4_USTORM_ROCE_REQ_CONN_AG_CTX_BIT0_SHIFT 0
  8167. #define E4_USTORM_ROCE_REQ_CONN_AG_CTX_BIT1_MASK 0x1
  8168. #define E4_USTORM_ROCE_REQ_CONN_AG_CTX_BIT1_SHIFT 1
  8169. #define E4_USTORM_ROCE_REQ_CONN_AG_CTX_CF0_MASK 0x3
  8170. #define E4_USTORM_ROCE_REQ_CONN_AG_CTX_CF0_SHIFT 2
  8171. #define E4_USTORM_ROCE_REQ_CONN_AG_CTX_CF1_MASK 0x3
  8172. #define E4_USTORM_ROCE_REQ_CONN_AG_CTX_CF1_SHIFT 4
  8173. #define E4_USTORM_ROCE_REQ_CONN_AG_CTX_CF2_MASK 0x3
  8174. #define E4_USTORM_ROCE_REQ_CONN_AG_CTX_CF2_SHIFT 6
  8175. u8 flags1;
  8176. #define E4_USTORM_ROCE_REQ_CONN_AG_CTX_CF3_MASK 0x3
  8177. #define E4_USTORM_ROCE_REQ_CONN_AG_CTX_CF3_SHIFT 0
  8178. #define E4_USTORM_ROCE_REQ_CONN_AG_CTX_CF4_MASK 0x3
  8179. #define E4_USTORM_ROCE_REQ_CONN_AG_CTX_CF4_SHIFT 2
  8180. #define E4_USTORM_ROCE_REQ_CONN_AG_CTX_CF5_MASK 0x3
  8181. #define E4_USTORM_ROCE_REQ_CONN_AG_CTX_CF5_SHIFT 4
  8182. #define E4_USTORM_ROCE_REQ_CONN_AG_CTX_CF6_MASK 0x3
  8183. #define E4_USTORM_ROCE_REQ_CONN_AG_CTX_CF6_SHIFT 6
  8184. u8 flags2;
  8185. #define E4_USTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_MASK 0x1
  8186. #define E4_USTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_SHIFT 0
  8187. #define E4_USTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_MASK 0x1
  8188. #define E4_USTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_SHIFT 1
  8189. #define E4_USTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_MASK 0x1
  8190. #define E4_USTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_SHIFT 2
  8191. #define E4_USTORM_ROCE_REQ_CONN_AG_CTX_CF3EN_MASK 0x1
  8192. #define E4_USTORM_ROCE_REQ_CONN_AG_CTX_CF3EN_SHIFT 3
  8193. #define E4_USTORM_ROCE_REQ_CONN_AG_CTX_CF4EN_MASK 0x1
  8194. #define E4_USTORM_ROCE_REQ_CONN_AG_CTX_CF4EN_SHIFT 4
  8195. #define E4_USTORM_ROCE_REQ_CONN_AG_CTX_CF5EN_MASK 0x1
  8196. #define E4_USTORM_ROCE_REQ_CONN_AG_CTX_CF5EN_SHIFT 5
  8197. #define E4_USTORM_ROCE_REQ_CONN_AG_CTX_CF6EN_MASK 0x1
  8198. #define E4_USTORM_ROCE_REQ_CONN_AG_CTX_CF6EN_SHIFT 6
  8199. #define E4_USTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_MASK 0x1
  8200. #define E4_USTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_SHIFT 7
  8201. u8 flags3;
  8202. #define E4_USTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_MASK 0x1
  8203. #define E4_USTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_SHIFT 0
  8204. #define E4_USTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_MASK 0x1
  8205. #define E4_USTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_SHIFT 1
  8206. #define E4_USTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_MASK 0x1
  8207. #define E4_USTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_SHIFT 2
  8208. #define E4_USTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_MASK 0x1
  8209. #define E4_USTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_SHIFT 3
  8210. #define E4_USTORM_ROCE_REQ_CONN_AG_CTX_RULE5EN_MASK 0x1
  8211. #define E4_USTORM_ROCE_REQ_CONN_AG_CTX_RULE5EN_SHIFT 4
  8212. #define E4_USTORM_ROCE_REQ_CONN_AG_CTX_RULE6EN_MASK 0x1
  8213. #define E4_USTORM_ROCE_REQ_CONN_AG_CTX_RULE6EN_SHIFT 5
  8214. #define E4_USTORM_ROCE_REQ_CONN_AG_CTX_RULE7EN_MASK 0x1
  8215. #define E4_USTORM_ROCE_REQ_CONN_AG_CTX_RULE7EN_SHIFT 6
  8216. #define E4_USTORM_ROCE_REQ_CONN_AG_CTX_RULE8EN_MASK 0x1
  8217. #define E4_USTORM_ROCE_REQ_CONN_AG_CTX_RULE8EN_SHIFT 7
  8218. u8 byte2;
  8219. u8 byte3;
  8220. __le16 word0;
  8221. __le16 word1;
  8222. __le32 reg0;
  8223. __le32 reg1;
  8224. __le32 reg2;
  8225. __le32 reg3;
  8226. __le16 word2;
  8227. __le16 word3;
  8228. };
  8229. struct e4_ustorm_roce_resp_conn_ag_ctx {
  8230. u8 byte0;
  8231. u8 byte1;
  8232. u8 flags0;
  8233. #define E4_USTORM_ROCE_RESP_CONN_AG_CTX_BIT0_MASK 0x1
  8234. #define E4_USTORM_ROCE_RESP_CONN_AG_CTX_BIT0_SHIFT 0
  8235. #define E4_USTORM_ROCE_RESP_CONN_AG_CTX_BIT1_MASK 0x1
  8236. #define E4_USTORM_ROCE_RESP_CONN_AG_CTX_BIT1_SHIFT 1
  8237. #define E4_USTORM_ROCE_RESP_CONN_AG_CTX_CF0_MASK 0x3
  8238. #define E4_USTORM_ROCE_RESP_CONN_AG_CTX_CF0_SHIFT 2
  8239. #define E4_USTORM_ROCE_RESP_CONN_AG_CTX_CF1_MASK 0x3
  8240. #define E4_USTORM_ROCE_RESP_CONN_AG_CTX_CF1_SHIFT 4
  8241. #define E4_USTORM_ROCE_RESP_CONN_AG_CTX_CF2_MASK 0x3
  8242. #define E4_USTORM_ROCE_RESP_CONN_AG_CTX_CF2_SHIFT 6
  8243. u8 flags1;
  8244. #define E4_USTORM_ROCE_RESP_CONN_AG_CTX_CF3_MASK 0x3
  8245. #define E4_USTORM_ROCE_RESP_CONN_AG_CTX_CF3_SHIFT 0
  8246. #define E4_USTORM_ROCE_RESP_CONN_AG_CTX_CF4_MASK 0x3
  8247. #define E4_USTORM_ROCE_RESP_CONN_AG_CTX_CF4_SHIFT 2
  8248. #define E4_USTORM_ROCE_RESP_CONN_AG_CTX_CF5_MASK 0x3
  8249. #define E4_USTORM_ROCE_RESP_CONN_AG_CTX_CF5_SHIFT 4
  8250. #define E4_USTORM_ROCE_RESP_CONN_AG_CTX_CF6_MASK 0x3
  8251. #define E4_USTORM_ROCE_RESP_CONN_AG_CTX_CF6_SHIFT 6
  8252. u8 flags2;
  8253. #define E4_USTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_MASK 0x1
  8254. #define E4_USTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_SHIFT 0
  8255. #define E4_USTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_MASK 0x1
  8256. #define E4_USTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_SHIFT 1
  8257. #define E4_USTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_MASK 0x1
  8258. #define E4_USTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_SHIFT 2
  8259. #define E4_USTORM_ROCE_RESP_CONN_AG_CTX_CF3EN_MASK 0x1
  8260. #define E4_USTORM_ROCE_RESP_CONN_AG_CTX_CF3EN_SHIFT 3
  8261. #define E4_USTORM_ROCE_RESP_CONN_AG_CTX_CF4EN_MASK 0x1
  8262. #define E4_USTORM_ROCE_RESP_CONN_AG_CTX_CF4EN_SHIFT 4
  8263. #define E4_USTORM_ROCE_RESP_CONN_AG_CTX_CF5EN_MASK 0x1
  8264. #define E4_USTORM_ROCE_RESP_CONN_AG_CTX_CF5EN_SHIFT 5
  8265. #define E4_USTORM_ROCE_RESP_CONN_AG_CTX_CF6EN_MASK 0x1
  8266. #define E4_USTORM_ROCE_RESP_CONN_AG_CTX_CF6EN_SHIFT 6
  8267. #define E4_USTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_MASK 0x1
  8268. #define E4_USTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_SHIFT 7
  8269. u8 flags3;
  8270. #define E4_USTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_MASK 0x1
  8271. #define E4_USTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_SHIFT 0
  8272. #define E4_USTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_MASK 0x1
  8273. #define E4_USTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_SHIFT 1
  8274. #define E4_USTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_MASK 0x1
  8275. #define E4_USTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_SHIFT 2
  8276. #define E4_USTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_MASK 0x1
  8277. #define E4_USTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_SHIFT 3
  8278. #define E4_USTORM_ROCE_RESP_CONN_AG_CTX_RULE5EN_MASK 0x1
  8279. #define E4_USTORM_ROCE_RESP_CONN_AG_CTX_RULE5EN_SHIFT 4
  8280. #define E4_USTORM_ROCE_RESP_CONN_AG_CTX_RULE6EN_MASK 0x1
  8281. #define E4_USTORM_ROCE_RESP_CONN_AG_CTX_RULE6EN_SHIFT 5
  8282. #define E4_USTORM_ROCE_RESP_CONN_AG_CTX_RULE7EN_MASK 0x1
  8283. #define E4_USTORM_ROCE_RESP_CONN_AG_CTX_RULE7EN_SHIFT 6
  8284. #define E4_USTORM_ROCE_RESP_CONN_AG_CTX_RULE8EN_MASK 0x1
  8285. #define E4_USTORM_ROCE_RESP_CONN_AG_CTX_RULE8EN_SHIFT 7
  8286. u8 byte2;
  8287. u8 byte3;
  8288. __le16 word0;
  8289. __le16 word1;
  8290. __le32 reg0;
  8291. __le32 reg1;
  8292. __le32 reg2;
  8293. __le32 reg3;
  8294. __le16 word2;
  8295. __le16 word3;
  8296. };
  8297. struct e4_xstorm_roce_req_conn_ag_ctx {
  8298. u8 reserved0;
  8299. u8 state;
  8300. u8 flags0;
  8301. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  8302. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  8303. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED1_MASK 0x1
  8304. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED1_SHIFT 1
  8305. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED2_MASK 0x1
  8306. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED2_SHIFT 2
  8307. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_EXIST_IN_QM3_MASK 0x1
  8308. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_EXIST_IN_QM3_SHIFT 3
  8309. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED3_MASK 0x1
  8310. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED3_SHIFT 4
  8311. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED4_MASK 0x1
  8312. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED4_SHIFT 5
  8313. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED5_MASK 0x1
  8314. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED5_SHIFT 6
  8315. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED6_MASK 0x1
  8316. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED6_SHIFT 7
  8317. u8 flags1;
  8318. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED7_MASK 0x1
  8319. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED7_SHIFT 0
  8320. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED8_MASK 0x1
  8321. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED8_SHIFT 1
  8322. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_BIT10_MASK 0x1
  8323. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_BIT10_SHIFT 2
  8324. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_BIT11_MASK 0x1
  8325. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_BIT11_SHIFT 3
  8326. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_BIT12_MASK 0x1
  8327. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_BIT12_SHIFT 4
  8328. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_BIT13_MASK 0x1
  8329. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_BIT13_SHIFT 5
  8330. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_ERROR_STATE_MASK 0x1
  8331. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_ERROR_STATE_SHIFT 6
  8332. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_YSTORM_FLUSH_MASK 0x1
  8333. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_YSTORM_FLUSH_SHIFT 7
  8334. u8 flags2;
  8335. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF0_MASK 0x3
  8336. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF0_SHIFT 0
  8337. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF1_MASK 0x3
  8338. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF1_SHIFT 2
  8339. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF2_MASK 0x3
  8340. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF2_SHIFT 4
  8341. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF3_MASK 0x3
  8342. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF3_SHIFT 6
  8343. u8 flags3;
  8344. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_SQ_FLUSH_CF_MASK 0x3
  8345. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_SQ_FLUSH_CF_SHIFT 0
  8346. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RX_ERROR_CF_MASK 0x3
  8347. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RX_ERROR_CF_SHIFT 2
  8348. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_SND_RXMIT_CF_MASK 0x3
  8349. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_SND_RXMIT_CF_SHIFT 4
  8350. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_MASK 0x3
  8351. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT 6
  8352. u8 flags4;
  8353. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_DIF_ERROR_CF_MASK 0x3
  8354. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_DIF_ERROR_CF_SHIFT 0
  8355. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_SCAN_SQ_FOR_COMP_CF_MASK 0x3
  8356. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_SCAN_SQ_FOR_COMP_CF_SHIFT 2
  8357. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF10_MASK 0x3
  8358. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF10_SHIFT 4
  8359. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF11_MASK 0x3
  8360. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF11_SHIFT 6
  8361. u8 flags5;
  8362. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF12_MASK 0x3
  8363. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF12_SHIFT 0
  8364. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF13_MASK 0x3
  8365. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF13_SHIFT 2
  8366. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_FMR_ENDED_CF_MASK 0x3
  8367. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_FMR_ENDED_CF_SHIFT 4
  8368. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF15_MASK 0x3
  8369. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF15_SHIFT 6
  8370. u8 flags6;
  8371. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF16_MASK 0x3
  8372. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF16_SHIFT 0
  8373. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF17_MASK 0x3
  8374. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF17_SHIFT 2
  8375. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF18_MASK 0x3
  8376. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF18_SHIFT 4
  8377. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF19_MASK 0x3
  8378. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF19_SHIFT 6
  8379. u8 flags7;
  8380. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF20_MASK 0x3
  8381. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF20_SHIFT 0
  8382. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF21_MASK 0x3
  8383. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF21_SHIFT 2
  8384. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_SLOW_PATH_MASK 0x3
  8385. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_SLOW_PATH_SHIFT 4
  8386. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_MASK 0x1
  8387. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_SHIFT 6
  8388. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_MASK 0x1
  8389. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_SHIFT 7
  8390. u8 flags8;
  8391. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_MASK 0x1
  8392. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_SHIFT 0
  8393. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF3EN_MASK 0x1
  8394. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF3EN_SHIFT 1
  8395. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_SQ_FLUSH_CF_EN_MASK 0x1
  8396. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_SQ_FLUSH_CF_EN_SHIFT 2
  8397. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RX_ERROR_CF_EN_MASK 0x1
  8398. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RX_ERROR_CF_EN_SHIFT 3
  8399. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_SND_RXMIT_CF_EN_MASK 0x1
  8400. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_SND_RXMIT_CF_EN_SHIFT 4
  8401. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK 0x1
  8402. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT 5
  8403. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_DIF_ERROR_CF_EN_MASK 0x1
  8404. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_DIF_ERROR_CF_EN_SHIFT 6
  8405. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_SCAN_SQ_FOR_COMP_CF_EN_MASK 0x1
  8406. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_SCAN_SQ_FOR_COMP_CF_EN_SHIFT 7
  8407. u8 flags9;
  8408. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF10EN_MASK 0x1
  8409. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF10EN_SHIFT 0
  8410. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF11EN_MASK 0x1
  8411. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF11EN_SHIFT 1
  8412. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF12EN_MASK 0x1
  8413. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF12EN_SHIFT 2
  8414. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF13EN_MASK 0x1
  8415. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF13EN_SHIFT 3
  8416. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_FME_ENDED_CF_EN_MASK 0x1
  8417. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_FME_ENDED_CF_EN_SHIFT 4
  8418. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF15EN_MASK 0x1
  8419. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF15EN_SHIFT 5
  8420. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF16EN_MASK 0x1
  8421. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF16EN_SHIFT 6
  8422. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF17EN_MASK 0x1
  8423. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF17EN_SHIFT 7
  8424. u8 flags10;
  8425. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF18EN_MASK 0x1
  8426. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF18EN_SHIFT 0
  8427. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF19EN_MASK 0x1
  8428. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF19EN_SHIFT 1
  8429. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF20EN_MASK 0x1
  8430. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF20EN_SHIFT 2
  8431. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF21EN_MASK 0x1
  8432. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF21EN_SHIFT 3
  8433. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_SLOW_PATH_EN_MASK 0x1
  8434. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_SLOW_PATH_EN_SHIFT 4
  8435. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF23EN_MASK 0x1
  8436. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF23EN_SHIFT 5
  8437. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_MASK 0x1
  8438. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_SHIFT 6
  8439. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_MASK 0x1
  8440. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_SHIFT 7
  8441. u8 flags11;
  8442. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_MASK 0x1
  8443. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_SHIFT 0
  8444. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_MASK 0x1
  8445. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_SHIFT 1
  8446. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_MASK 0x1
  8447. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_SHIFT 2
  8448. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RULE5EN_MASK 0x1
  8449. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RULE5EN_SHIFT 3
  8450. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RULE6EN_MASK 0x1
  8451. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RULE6EN_SHIFT 4
  8452. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_E2E_CREDIT_RULE_EN_MASK 0x1
  8453. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_E2E_CREDIT_RULE_EN_SHIFT 5
  8454. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED1_MASK 0x1
  8455. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED1_SHIFT 6
  8456. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RULE9EN_MASK 0x1
  8457. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RULE9EN_SHIFT 7
  8458. u8 flags12;
  8459. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_SQ_PROD_EN_MASK 0x1
  8460. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_SQ_PROD_EN_SHIFT 0
  8461. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RULE11EN_MASK 0x1
  8462. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RULE11EN_SHIFT 1
  8463. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED2_MASK 0x1
  8464. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED2_SHIFT 2
  8465. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED3_MASK 0x1
  8466. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED3_SHIFT 3
  8467. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_INV_FENCE_RULE_EN_MASK 0x1
  8468. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_INV_FENCE_RULE_EN_SHIFT 4
  8469. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RULE15EN_MASK 0x1
  8470. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RULE15EN_SHIFT 5
  8471. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_ORQ_FENCE_RULE_EN_MASK 0x1
  8472. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_ORQ_FENCE_RULE_EN_SHIFT 6
  8473. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_MAX_ORD_RULE_EN_MASK 0x1
  8474. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_MAX_ORD_RULE_EN_SHIFT 7
  8475. u8 flags13;
  8476. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RULE18EN_MASK 0x1
  8477. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RULE18EN_SHIFT 0
  8478. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RULE19EN_MASK 0x1
  8479. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RULE19EN_SHIFT 1
  8480. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED4_MASK 0x1
  8481. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED4_SHIFT 2
  8482. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED5_MASK 0x1
  8483. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED5_SHIFT 3
  8484. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED6_MASK 0x1
  8485. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED6_SHIFT 4
  8486. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED7_MASK 0x1
  8487. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED7_SHIFT 5
  8488. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED8_MASK 0x1
  8489. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED8_SHIFT 6
  8490. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED9_MASK 0x1
  8491. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED9_SHIFT 7
  8492. u8 flags14;
  8493. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_MIGRATION_FLAG_MASK 0x1
  8494. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_MIGRATION_FLAG_SHIFT 0
  8495. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_BIT17_MASK 0x1
  8496. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_BIT17_SHIFT 1
  8497. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_DPM_PORT_NUM_MASK 0x3
  8498. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_DPM_PORT_NUM_SHIFT 2
  8499. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED_MASK 0x1
  8500. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED_SHIFT 4
  8501. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_ROCE_EDPM_ENABLE_MASK 0x1
  8502. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_ROCE_EDPM_ENABLE_SHIFT 5
  8503. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF23_MASK 0x3
  8504. #define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF23_SHIFT 6
  8505. u8 byte2;
  8506. __le16 physical_q0;
  8507. __le16 word1;
  8508. __le16 sq_cmp_cons;
  8509. __le16 sq_cons;
  8510. __le16 sq_prod;
  8511. __le16 dif_error_first_sq_cons;
  8512. __le16 conn_dpi;
  8513. u8 dif_error_sge_index;
  8514. u8 byte4;
  8515. u8 byte5;
  8516. u8 byte6;
  8517. __le32 lsn;
  8518. __le32 ssn;
  8519. __le32 snd_una_psn;
  8520. __le32 snd_nxt_psn;
  8521. __le32 dif_error_offset;
  8522. __le32 orq_cons_th;
  8523. __le32 orq_cons;
  8524. };
  8525. struct e4_xstorm_roce_resp_conn_ag_ctx {
  8526. u8 reserved0;
  8527. u8 state;
  8528. u8 flags0;
  8529. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  8530. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  8531. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED1_MASK 0x1
  8532. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED1_SHIFT 1
  8533. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED2_MASK 0x1
  8534. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED2_SHIFT 2
  8535. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_EXIST_IN_QM3_MASK 0x1
  8536. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_EXIST_IN_QM3_SHIFT 3
  8537. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED3_MASK 0x1
  8538. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED3_SHIFT 4
  8539. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED4_MASK 0x1
  8540. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED4_SHIFT 5
  8541. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED5_MASK 0x1
  8542. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED5_SHIFT 6
  8543. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED6_MASK 0x1
  8544. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED6_SHIFT 7
  8545. u8 flags1;
  8546. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED7_MASK 0x1
  8547. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED7_SHIFT 0
  8548. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED8_MASK 0x1
  8549. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED8_SHIFT 1
  8550. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_BIT10_MASK 0x1
  8551. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_BIT10_SHIFT 2
  8552. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_BIT11_MASK 0x1
  8553. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_BIT11_SHIFT 3
  8554. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_BIT12_MASK 0x1
  8555. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_BIT12_SHIFT 4
  8556. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_BIT13_MASK 0x1
  8557. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_BIT13_SHIFT 5
  8558. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_ERROR_STATE_MASK 0x1
  8559. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_ERROR_STATE_SHIFT 6
  8560. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_YSTORM_FLUSH_MASK 0x1
  8561. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_YSTORM_FLUSH_SHIFT 7
  8562. u8 flags2;
  8563. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF0_MASK 0x3
  8564. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF0_SHIFT 0
  8565. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF1_MASK 0x3
  8566. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF1_SHIFT 2
  8567. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF2_MASK 0x3
  8568. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF2_SHIFT 4
  8569. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF3_MASK 0x3
  8570. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF3_SHIFT 6
  8571. u8 flags3;
  8572. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RXMIT_CF_MASK 0x3
  8573. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RXMIT_CF_SHIFT 0
  8574. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_MASK 0x3
  8575. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_SHIFT 2
  8576. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_FORCE_ACK_CF_MASK 0x3
  8577. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_FORCE_ACK_CF_SHIFT 4
  8578. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_MASK 0x3
  8579. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT 6
  8580. u8 flags4;
  8581. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF8_MASK 0x3
  8582. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF8_SHIFT 0
  8583. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF9_MASK 0x3
  8584. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF9_SHIFT 2
  8585. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF10_MASK 0x3
  8586. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF10_SHIFT 4
  8587. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF11_MASK 0x3
  8588. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF11_SHIFT 6
  8589. u8 flags5;
  8590. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF12_MASK 0x3
  8591. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF12_SHIFT 0
  8592. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF13_MASK 0x3
  8593. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF13_SHIFT 2
  8594. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF14_MASK 0x3
  8595. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF14_SHIFT 4
  8596. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF15_MASK 0x3
  8597. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF15_SHIFT 6
  8598. u8 flags6;
  8599. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF16_MASK 0x3
  8600. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF16_SHIFT 0
  8601. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF17_MASK 0x3
  8602. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF17_SHIFT 2
  8603. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF18_MASK 0x3
  8604. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF18_SHIFT 4
  8605. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF19_MASK 0x3
  8606. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF19_SHIFT 6
  8607. u8 flags7;
  8608. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF20_MASK 0x3
  8609. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF20_SHIFT 0
  8610. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF21_MASK 0x3
  8611. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF21_SHIFT 2
  8612. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_SLOW_PATH_MASK 0x3
  8613. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_SLOW_PATH_SHIFT 4
  8614. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_MASK 0x1
  8615. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_SHIFT 6
  8616. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_MASK 0x1
  8617. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_SHIFT 7
  8618. u8 flags8;
  8619. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_MASK 0x1
  8620. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_SHIFT 0
  8621. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF3EN_MASK 0x1
  8622. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF3EN_SHIFT 1
  8623. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RXMIT_CF_EN_MASK 0x1
  8624. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RXMIT_CF_EN_SHIFT 2
  8625. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_EN_MASK 0x1
  8626. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_EN_SHIFT 3
  8627. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_FORCE_ACK_CF_EN_MASK 0x1
  8628. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_FORCE_ACK_CF_EN_SHIFT 4
  8629. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK 0x1
  8630. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT 5
  8631. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF8EN_MASK 0x1
  8632. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF8EN_SHIFT 6
  8633. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF9EN_MASK 0x1
  8634. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF9EN_SHIFT 7
  8635. u8 flags9;
  8636. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF10EN_MASK 0x1
  8637. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF10EN_SHIFT 0
  8638. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF11EN_MASK 0x1
  8639. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF11EN_SHIFT 1
  8640. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF12EN_MASK 0x1
  8641. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF12EN_SHIFT 2
  8642. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF13EN_MASK 0x1
  8643. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF13EN_SHIFT 3
  8644. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF14EN_MASK 0x1
  8645. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF14EN_SHIFT 4
  8646. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF15EN_MASK 0x1
  8647. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF15EN_SHIFT 5
  8648. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF16EN_MASK 0x1
  8649. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF16EN_SHIFT 6
  8650. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF17EN_MASK 0x1
  8651. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF17EN_SHIFT 7
  8652. u8 flags10;
  8653. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF18EN_MASK 0x1
  8654. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF18EN_SHIFT 0
  8655. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF19EN_MASK 0x1
  8656. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF19EN_SHIFT 1
  8657. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF20EN_MASK 0x1
  8658. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF20EN_SHIFT 2
  8659. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF21EN_MASK 0x1
  8660. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF21EN_SHIFT 3
  8661. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_SLOW_PATH_EN_MASK 0x1
  8662. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_SLOW_PATH_EN_SHIFT 4
  8663. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF23EN_MASK 0x1
  8664. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF23EN_SHIFT 5
  8665. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_MASK 0x1
  8666. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_SHIFT 6
  8667. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_MASK 0x1
  8668. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_SHIFT 7
  8669. u8 flags11;
  8670. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_MASK 0x1
  8671. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_SHIFT 0
  8672. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_MASK 0x1
  8673. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_SHIFT 1
  8674. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_MASK 0x1
  8675. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_SHIFT 2
  8676. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RULE5EN_MASK 0x1
  8677. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RULE5EN_SHIFT 3
  8678. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RULE6EN_MASK 0x1
  8679. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RULE6EN_SHIFT 4
  8680. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RULE7EN_MASK 0x1
  8681. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RULE7EN_SHIFT 5
  8682. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED1_MASK 0x1
  8683. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED1_SHIFT 6
  8684. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RULE9EN_MASK 0x1
  8685. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RULE9EN_SHIFT 7
  8686. u8 flags12;
  8687. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_IRQ_PROD_RULE_EN_MASK 0x1
  8688. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_IRQ_PROD_RULE_EN_SHIFT 0
  8689. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RULE11EN_MASK 0x1
  8690. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RULE11EN_SHIFT 1
  8691. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED2_MASK 0x1
  8692. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED2_SHIFT 2
  8693. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED3_MASK 0x1
  8694. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED3_SHIFT 3
  8695. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RULE14EN_MASK 0x1
  8696. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RULE14EN_SHIFT 4
  8697. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RULE15EN_MASK 0x1
  8698. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RULE15EN_SHIFT 5
  8699. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RULE16EN_MASK 0x1
  8700. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RULE16EN_SHIFT 6
  8701. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RULE17EN_MASK 0x1
  8702. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RULE17EN_SHIFT 7
  8703. u8 flags13;
  8704. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RULE18EN_MASK 0x1
  8705. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RULE18EN_SHIFT 0
  8706. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RULE19EN_MASK 0x1
  8707. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RULE19EN_SHIFT 1
  8708. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED4_MASK 0x1
  8709. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED4_SHIFT 2
  8710. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED5_MASK 0x1
  8711. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED5_SHIFT 3
  8712. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED6_MASK 0x1
  8713. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED6_SHIFT 4
  8714. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED7_MASK 0x1
  8715. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED7_SHIFT 5
  8716. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED8_MASK 0x1
  8717. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED8_SHIFT 6
  8718. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED9_MASK 0x1
  8719. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED9_SHIFT 7
  8720. u8 flags14;
  8721. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_BIT16_MASK 0x1
  8722. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_BIT16_SHIFT 0
  8723. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_BIT17_MASK 0x1
  8724. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_BIT17_SHIFT 1
  8725. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_BIT18_MASK 0x1
  8726. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_BIT18_SHIFT 2
  8727. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_BIT19_MASK 0x1
  8728. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_BIT19_SHIFT 3
  8729. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_BIT20_MASK 0x1
  8730. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_BIT20_SHIFT 4
  8731. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_BIT21_MASK 0x1
  8732. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_BIT21_SHIFT 5
  8733. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF23_MASK 0x3
  8734. #define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF23_SHIFT 6
  8735. u8 byte2;
  8736. __le16 physical_q0;
  8737. __le16 irq_prod_shadow;
  8738. __le16 word2;
  8739. __le16 irq_cons;
  8740. __le16 irq_prod;
  8741. __le16 e5_reserved1;
  8742. __le16 conn_dpi;
  8743. u8 rxmit_opcode;
  8744. u8 byte4;
  8745. u8 byte5;
  8746. u8 byte6;
  8747. __le32 rxmit_psn_and_id;
  8748. __le32 rxmit_bytes_length;
  8749. __le32 psn;
  8750. __le32 reg3;
  8751. __le32 reg4;
  8752. __le32 reg5;
  8753. __le32 msn_and_syndrome;
  8754. };
  8755. struct e4_ystorm_roce_conn_ag_ctx {
  8756. u8 byte0;
  8757. u8 byte1;
  8758. u8 flags0;
  8759. #define E4_YSTORM_ROCE_CONN_AG_CTX_BIT0_MASK 0x1
  8760. #define E4_YSTORM_ROCE_CONN_AG_CTX_BIT0_SHIFT 0
  8761. #define E4_YSTORM_ROCE_CONN_AG_CTX_BIT1_MASK 0x1
  8762. #define E4_YSTORM_ROCE_CONN_AG_CTX_BIT1_SHIFT 1
  8763. #define E4_YSTORM_ROCE_CONN_AG_CTX_CF0_MASK 0x3
  8764. #define E4_YSTORM_ROCE_CONN_AG_CTX_CF0_SHIFT 2
  8765. #define E4_YSTORM_ROCE_CONN_AG_CTX_CF1_MASK 0x3
  8766. #define E4_YSTORM_ROCE_CONN_AG_CTX_CF1_SHIFT 4
  8767. #define E4_YSTORM_ROCE_CONN_AG_CTX_CF2_MASK 0x3
  8768. #define E4_YSTORM_ROCE_CONN_AG_CTX_CF2_SHIFT 6
  8769. u8 flags1;
  8770. #define E4_YSTORM_ROCE_CONN_AG_CTX_CF0EN_MASK 0x1
  8771. #define E4_YSTORM_ROCE_CONN_AG_CTX_CF0EN_SHIFT 0
  8772. #define E4_YSTORM_ROCE_CONN_AG_CTX_CF1EN_MASK 0x1
  8773. #define E4_YSTORM_ROCE_CONN_AG_CTX_CF1EN_SHIFT 1
  8774. #define E4_YSTORM_ROCE_CONN_AG_CTX_CF2EN_MASK 0x1
  8775. #define E4_YSTORM_ROCE_CONN_AG_CTX_CF2EN_SHIFT 2
  8776. #define E4_YSTORM_ROCE_CONN_AG_CTX_RULE0EN_MASK 0x1
  8777. #define E4_YSTORM_ROCE_CONN_AG_CTX_RULE0EN_SHIFT 3
  8778. #define E4_YSTORM_ROCE_CONN_AG_CTX_RULE1EN_MASK 0x1
  8779. #define E4_YSTORM_ROCE_CONN_AG_CTX_RULE1EN_SHIFT 4
  8780. #define E4_YSTORM_ROCE_CONN_AG_CTX_RULE2EN_MASK 0x1
  8781. #define E4_YSTORM_ROCE_CONN_AG_CTX_RULE2EN_SHIFT 5
  8782. #define E4_YSTORM_ROCE_CONN_AG_CTX_RULE3EN_MASK 0x1
  8783. #define E4_YSTORM_ROCE_CONN_AG_CTX_RULE3EN_SHIFT 6
  8784. #define E4_YSTORM_ROCE_CONN_AG_CTX_RULE4EN_MASK 0x1
  8785. #define E4_YSTORM_ROCE_CONN_AG_CTX_RULE4EN_SHIFT 7
  8786. u8 byte2;
  8787. u8 byte3;
  8788. __le16 word0;
  8789. __le32 reg0;
  8790. __le32 reg1;
  8791. __le16 word1;
  8792. __le16 word2;
  8793. __le16 word3;
  8794. __le16 word4;
  8795. __le32 reg2;
  8796. __le32 reg3;
  8797. };
  8798. struct e4_ystorm_roce_req_conn_ag_ctx {
  8799. u8 byte0;
  8800. u8 byte1;
  8801. u8 flags0;
  8802. #define E4_YSTORM_ROCE_REQ_CONN_AG_CTX_BIT0_MASK 0x1
  8803. #define E4_YSTORM_ROCE_REQ_CONN_AG_CTX_BIT0_SHIFT 0
  8804. #define E4_YSTORM_ROCE_REQ_CONN_AG_CTX_BIT1_MASK 0x1
  8805. #define E4_YSTORM_ROCE_REQ_CONN_AG_CTX_BIT1_SHIFT 1
  8806. #define E4_YSTORM_ROCE_REQ_CONN_AG_CTX_CF0_MASK 0x3
  8807. #define E4_YSTORM_ROCE_REQ_CONN_AG_CTX_CF0_SHIFT 2
  8808. #define E4_YSTORM_ROCE_REQ_CONN_AG_CTX_CF1_MASK 0x3
  8809. #define E4_YSTORM_ROCE_REQ_CONN_AG_CTX_CF1_SHIFT 4
  8810. #define E4_YSTORM_ROCE_REQ_CONN_AG_CTX_CF2_MASK 0x3
  8811. #define E4_YSTORM_ROCE_REQ_CONN_AG_CTX_CF2_SHIFT 6
  8812. u8 flags1;
  8813. #define E4_YSTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_MASK 0x1
  8814. #define E4_YSTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_SHIFT 0
  8815. #define E4_YSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_MASK 0x1
  8816. #define E4_YSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_SHIFT 1
  8817. #define E4_YSTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_MASK 0x1
  8818. #define E4_YSTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_SHIFT 2
  8819. #define E4_YSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_MASK 0x1
  8820. #define E4_YSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_SHIFT 3
  8821. #define E4_YSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_MASK 0x1
  8822. #define E4_YSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_SHIFT 4
  8823. #define E4_YSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_MASK 0x1
  8824. #define E4_YSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_SHIFT 5
  8825. #define E4_YSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_MASK 0x1
  8826. #define E4_YSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_SHIFT 6
  8827. #define E4_YSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_MASK 0x1
  8828. #define E4_YSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_SHIFT 7
  8829. u8 byte2;
  8830. u8 byte3;
  8831. __le16 word0;
  8832. __le32 reg0;
  8833. __le32 reg1;
  8834. __le16 word1;
  8835. __le16 word2;
  8836. __le16 word3;
  8837. __le16 word4;
  8838. __le32 reg2;
  8839. __le32 reg3;
  8840. };
  8841. struct e4_ystorm_roce_resp_conn_ag_ctx {
  8842. u8 byte0;
  8843. u8 byte1;
  8844. u8 flags0;
  8845. #define E4_YSTORM_ROCE_RESP_CONN_AG_CTX_BIT0_MASK 0x1
  8846. #define E4_YSTORM_ROCE_RESP_CONN_AG_CTX_BIT0_SHIFT 0
  8847. #define E4_YSTORM_ROCE_RESP_CONN_AG_CTX_BIT1_MASK 0x1
  8848. #define E4_YSTORM_ROCE_RESP_CONN_AG_CTX_BIT1_SHIFT 1
  8849. #define E4_YSTORM_ROCE_RESP_CONN_AG_CTX_CF0_MASK 0x3
  8850. #define E4_YSTORM_ROCE_RESP_CONN_AG_CTX_CF0_SHIFT 2
  8851. #define E4_YSTORM_ROCE_RESP_CONN_AG_CTX_CF1_MASK 0x3
  8852. #define E4_YSTORM_ROCE_RESP_CONN_AG_CTX_CF1_SHIFT 4
  8853. #define E4_YSTORM_ROCE_RESP_CONN_AG_CTX_CF2_MASK 0x3
  8854. #define E4_YSTORM_ROCE_RESP_CONN_AG_CTX_CF2_SHIFT 6
  8855. u8 flags1;
  8856. #define E4_YSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_MASK 0x1
  8857. #define E4_YSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_SHIFT 0
  8858. #define E4_YSTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_MASK 0x1
  8859. #define E4_YSTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_SHIFT 1
  8860. #define E4_YSTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_MASK 0x1
  8861. #define E4_YSTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_SHIFT 2
  8862. #define E4_YSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_MASK 0x1
  8863. #define E4_YSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_SHIFT 3
  8864. #define E4_YSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_MASK 0x1
  8865. #define E4_YSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_SHIFT 4
  8866. #define E4_YSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_MASK 0x1
  8867. #define E4_YSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_SHIFT 5
  8868. #define E4_YSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_MASK 0x1
  8869. #define E4_YSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_SHIFT 6
  8870. #define E4_YSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_MASK 0x1
  8871. #define E4_YSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_SHIFT 7
  8872. u8 byte2;
  8873. u8 byte3;
  8874. __le16 word0;
  8875. __le32 reg0;
  8876. __le32 reg1;
  8877. __le16 word1;
  8878. __le16 word2;
  8879. __le16 word3;
  8880. __le16 word4;
  8881. __le32 reg2;
  8882. __le32 reg3;
  8883. };
  8884. /* Roce doorbell data */
  8885. enum roce_flavor {
  8886. PLAIN_ROCE,
  8887. RROCE_IPV4,
  8888. RROCE_IPV6,
  8889. MAX_ROCE_FLAVOR
  8890. };
  8891. /* The iwarp storm context of Ystorm */
  8892. struct ystorm_iwarp_conn_st_ctx {
  8893. __le32 reserved[4];
  8894. };
  8895. /* The iwarp storm context of Pstorm */
  8896. struct pstorm_iwarp_conn_st_ctx {
  8897. __le32 reserved[36];
  8898. };
  8899. /* The iwarp storm context of Xstorm */
  8900. struct xstorm_iwarp_conn_st_ctx {
  8901. __le32 reserved[48];
  8902. };
  8903. struct e4_xstorm_iwarp_conn_ag_ctx {
  8904. u8 reserved0;
  8905. u8 state;
  8906. u8 flags0;
  8907. #define E4_XSTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  8908. #define E4_XSTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  8909. #define E4_XSTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM1_MASK 0x1
  8910. #define E4_XSTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM1_SHIFT 1
  8911. #define E4_XSTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM2_MASK 0x1
  8912. #define E4_XSTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM2_SHIFT 2
  8913. #define E4_XSTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM3_MASK 0x1
  8914. #define E4_XSTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM3_SHIFT 3
  8915. #define E4_XSTORM_IWARP_CONN_AG_CTX_BIT4_MASK 0x1
  8916. #define E4_XSTORM_IWARP_CONN_AG_CTX_BIT4_SHIFT 4
  8917. #define E4_XSTORM_IWARP_CONN_AG_CTX_RESERVED2_MASK 0x1
  8918. #define E4_XSTORM_IWARP_CONN_AG_CTX_RESERVED2_SHIFT 5
  8919. #define E4_XSTORM_IWARP_CONN_AG_CTX_BIT6_MASK 0x1
  8920. #define E4_XSTORM_IWARP_CONN_AG_CTX_BIT6_SHIFT 6
  8921. #define E4_XSTORM_IWARP_CONN_AG_CTX_BIT7_MASK 0x1
  8922. #define E4_XSTORM_IWARP_CONN_AG_CTX_BIT7_SHIFT 7
  8923. u8 flags1;
  8924. #define E4_XSTORM_IWARP_CONN_AG_CTX_BIT8_MASK 0x1
  8925. #define E4_XSTORM_IWARP_CONN_AG_CTX_BIT8_SHIFT 0
  8926. #define E4_XSTORM_IWARP_CONN_AG_CTX_BIT9_MASK 0x1
  8927. #define E4_XSTORM_IWARP_CONN_AG_CTX_BIT9_SHIFT 1
  8928. #define E4_XSTORM_IWARP_CONN_AG_CTX_BIT10_MASK 0x1
  8929. #define E4_XSTORM_IWARP_CONN_AG_CTX_BIT10_SHIFT 2
  8930. #define E4_XSTORM_IWARP_CONN_AG_CTX_BIT11_MASK 0x1
  8931. #define E4_XSTORM_IWARP_CONN_AG_CTX_BIT11_SHIFT 3
  8932. #define E4_XSTORM_IWARP_CONN_AG_CTX_BIT12_MASK 0x1
  8933. #define E4_XSTORM_IWARP_CONN_AG_CTX_BIT12_SHIFT 4
  8934. #define E4_XSTORM_IWARP_CONN_AG_CTX_BIT13_MASK 0x1
  8935. #define E4_XSTORM_IWARP_CONN_AG_CTX_BIT13_SHIFT 5
  8936. #define E4_XSTORM_IWARP_CONN_AG_CTX_BIT14_MASK 0x1
  8937. #define E4_XSTORM_IWARP_CONN_AG_CTX_BIT14_SHIFT 6
  8938. #define E4_XSTORM_IWARP_CONN_AG_CTX_YSTORM_FLUSH_OR_REWIND_SND_MAX_MASK 0x1
  8939. #define E4_XSTORM_IWARP_CONN_AG_CTX_YSTORM_FLUSH_OR_REWIND_SND_MAX_SHIFT 7
  8940. u8 flags2;
  8941. #define E4_XSTORM_IWARP_CONN_AG_CTX_CF0_MASK 0x3
  8942. #define E4_XSTORM_IWARP_CONN_AG_CTX_CF0_SHIFT 0
  8943. #define E4_XSTORM_IWARP_CONN_AG_CTX_CF1_MASK 0x3
  8944. #define E4_XSTORM_IWARP_CONN_AG_CTX_CF1_SHIFT 2
  8945. #define E4_XSTORM_IWARP_CONN_AG_CTX_CF2_MASK 0x3
  8946. #define E4_XSTORM_IWARP_CONN_AG_CTX_CF2_SHIFT 4
  8947. #define E4_XSTORM_IWARP_CONN_AG_CTX_TIMER_STOP_ALL_MASK 0x3
  8948. #define E4_XSTORM_IWARP_CONN_AG_CTX_TIMER_STOP_ALL_SHIFT 6
  8949. u8 flags3;
  8950. #define E4_XSTORM_IWARP_CONN_AG_CTX_CF4_MASK 0x3
  8951. #define E4_XSTORM_IWARP_CONN_AG_CTX_CF4_SHIFT 0
  8952. #define E4_XSTORM_IWARP_CONN_AG_CTX_CF5_MASK 0x3
  8953. #define E4_XSTORM_IWARP_CONN_AG_CTX_CF5_SHIFT 2
  8954. #define E4_XSTORM_IWARP_CONN_AG_CTX_CF6_MASK 0x3
  8955. #define E4_XSTORM_IWARP_CONN_AG_CTX_CF6_SHIFT 4
  8956. #define E4_XSTORM_IWARP_CONN_AG_CTX_CF7_MASK 0x3
  8957. #define E4_XSTORM_IWARP_CONN_AG_CTX_CF7_SHIFT 6
  8958. u8 flags4;
  8959. #define E4_XSTORM_IWARP_CONN_AG_CTX_CF8_MASK 0x3
  8960. #define E4_XSTORM_IWARP_CONN_AG_CTX_CF8_SHIFT 0
  8961. #define E4_XSTORM_IWARP_CONN_AG_CTX_CF9_MASK 0x3
  8962. #define E4_XSTORM_IWARP_CONN_AG_CTX_CF9_SHIFT 2
  8963. #define E4_XSTORM_IWARP_CONN_AG_CTX_CF10_MASK 0x3
  8964. #define E4_XSTORM_IWARP_CONN_AG_CTX_CF10_SHIFT 4
  8965. #define E4_XSTORM_IWARP_CONN_AG_CTX_CF11_MASK 0x3
  8966. #define E4_XSTORM_IWARP_CONN_AG_CTX_CF11_SHIFT 6
  8967. u8 flags5;
  8968. #define E4_XSTORM_IWARP_CONN_AG_CTX_CF12_MASK 0x3
  8969. #define E4_XSTORM_IWARP_CONN_AG_CTX_CF12_SHIFT 0
  8970. #define E4_XSTORM_IWARP_CONN_AG_CTX_CF13_MASK 0x3
  8971. #define E4_XSTORM_IWARP_CONN_AG_CTX_CF13_SHIFT 2
  8972. #define E4_XSTORM_IWARP_CONN_AG_CTX_SQ_FLUSH_CF_MASK 0x3
  8973. #define E4_XSTORM_IWARP_CONN_AG_CTX_SQ_FLUSH_CF_SHIFT 4
  8974. #define E4_XSTORM_IWARP_CONN_AG_CTX_CF15_MASK 0x3
  8975. #define E4_XSTORM_IWARP_CONN_AG_CTX_CF15_SHIFT 6
  8976. u8 flags6;
  8977. #define E4_XSTORM_IWARP_CONN_AG_CTX_MPA_OR_ERROR_WAKEUP_TRIGGER_CF_MASK 0x3
  8978. #define E4_XSTORM_IWARP_CONN_AG_CTX_MPA_OR_ERROR_WAKEUP_TRIGGER_CF_SHIFT 0
  8979. #define E4_XSTORM_IWARP_CONN_AG_CTX_CF17_MASK 0x3
  8980. #define E4_XSTORM_IWARP_CONN_AG_CTX_CF17_SHIFT 2
  8981. #define E4_XSTORM_IWARP_CONN_AG_CTX_CF18_MASK 0x3
  8982. #define E4_XSTORM_IWARP_CONN_AG_CTX_CF18_SHIFT 4
  8983. #define E4_XSTORM_IWARP_CONN_AG_CTX_DQ_FLUSH_MASK 0x3
  8984. #define E4_XSTORM_IWARP_CONN_AG_CTX_DQ_FLUSH_SHIFT 6
  8985. u8 flags7;
  8986. #define E4_XSTORM_IWARP_CONN_AG_CTX_FLUSH_Q0_MASK 0x3
  8987. #define E4_XSTORM_IWARP_CONN_AG_CTX_FLUSH_Q0_SHIFT 0
  8988. #define E4_XSTORM_IWARP_CONN_AG_CTX_FLUSH_Q1_MASK 0x3
  8989. #define E4_XSTORM_IWARP_CONN_AG_CTX_FLUSH_Q1_SHIFT 2
  8990. #define E4_XSTORM_IWARP_CONN_AG_CTX_SLOW_PATH_MASK 0x3
  8991. #define E4_XSTORM_IWARP_CONN_AG_CTX_SLOW_PATH_SHIFT 4
  8992. #define E4_XSTORM_IWARP_CONN_AG_CTX_CF0EN_MASK 0x1
  8993. #define E4_XSTORM_IWARP_CONN_AG_CTX_CF0EN_SHIFT 6
  8994. #define E4_XSTORM_IWARP_CONN_AG_CTX_CF1EN_MASK 0x1
  8995. #define E4_XSTORM_IWARP_CONN_AG_CTX_CF1EN_SHIFT 7
  8996. u8 flags8;
  8997. #define E4_XSTORM_IWARP_CONN_AG_CTX_CF2EN_MASK 0x1
  8998. #define E4_XSTORM_IWARP_CONN_AG_CTX_CF2EN_SHIFT 0
  8999. #define E4_XSTORM_IWARP_CONN_AG_CTX_TIMER_STOP_ALL_EN_MASK 0x1
  9000. #define E4_XSTORM_IWARP_CONN_AG_CTX_TIMER_STOP_ALL_EN_SHIFT 1
  9001. #define E4_XSTORM_IWARP_CONN_AG_CTX_CF4EN_MASK 0x1
  9002. #define E4_XSTORM_IWARP_CONN_AG_CTX_CF4EN_SHIFT 2
  9003. #define E4_XSTORM_IWARP_CONN_AG_CTX_CF5EN_MASK 0x1
  9004. #define E4_XSTORM_IWARP_CONN_AG_CTX_CF5EN_SHIFT 3
  9005. #define E4_XSTORM_IWARP_CONN_AG_CTX_CF6EN_MASK 0x1
  9006. #define E4_XSTORM_IWARP_CONN_AG_CTX_CF6EN_SHIFT 4
  9007. #define E4_XSTORM_IWARP_CONN_AG_CTX_CF7EN_MASK 0x1
  9008. #define E4_XSTORM_IWARP_CONN_AG_CTX_CF7EN_SHIFT 5
  9009. #define E4_XSTORM_IWARP_CONN_AG_CTX_CF8EN_MASK 0x1
  9010. #define E4_XSTORM_IWARP_CONN_AG_CTX_CF8EN_SHIFT 6
  9011. #define E4_XSTORM_IWARP_CONN_AG_CTX_CF9EN_MASK 0x1
  9012. #define E4_XSTORM_IWARP_CONN_AG_CTX_CF9EN_SHIFT 7
  9013. u8 flags9;
  9014. #define E4_XSTORM_IWARP_CONN_AG_CTX_CF10EN_MASK 0x1
  9015. #define E4_XSTORM_IWARP_CONN_AG_CTX_CF10EN_SHIFT 0
  9016. #define E4_XSTORM_IWARP_CONN_AG_CTX_CF11EN_MASK 0x1
  9017. #define E4_XSTORM_IWARP_CONN_AG_CTX_CF11EN_SHIFT 1
  9018. #define E4_XSTORM_IWARP_CONN_AG_CTX_CF12EN_MASK 0x1
  9019. #define E4_XSTORM_IWARP_CONN_AG_CTX_CF12EN_SHIFT 2
  9020. #define E4_XSTORM_IWARP_CONN_AG_CTX_CF13EN_MASK 0x1
  9021. #define E4_XSTORM_IWARP_CONN_AG_CTX_CF13EN_SHIFT 3
  9022. #define E4_XSTORM_IWARP_CONN_AG_CTX_SQ_FLUSH_CF_EN_MASK 0x1
  9023. #define E4_XSTORM_IWARP_CONN_AG_CTX_SQ_FLUSH_CF_EN_SHIFT 4
  9024. #define E4_XSTORM_IWARP_CONN_AG_CTX_CF15EN_MASK 0x1
  9025. #define E4_XSTORM_IWARP_CONN_AG_CTX_CF15EN_SHIFT 5
  9026. #define E4_XSTORM_IWARP_CONN_AG_CTX_MPA_OR_ERROR_WAKEUP_TRIGGER_CF_EN_MASK 0x1
  9027. #define E4_XSTORM_IWARP_CONN_AG_CTX_MPA_OR_ERROR_WAKEUP_TRIGGER_CF_EN_SHIFT 6
  9028. #define E4_XSTORM_IWARP_CONN_AG_CTX_CF17EN_MASK 0x1
  9029. #define E4_XSTORM_IWARP_CONN_AG_CTX_CF17EN_SHIFT 7
  9030. u8 flags10;
  9031. #define E4_XSTORM_IWARP_CONN_AG_CTX_CF18EN_MASK 0x1
  9032. #define E4_XSTORM_IWARP_CONN_AG_CTX_CF18EN_SHIFT 0
  9033. #define E4_XSTORM_IWARP_CONN_AG_CTX_DQ_FLUSH_EN_MASK 0x1
  9034. #define E4_XSTORM_IWARP_CONN_AG_CTX_DQ_FLUSH_EN_SHIFT 1
  9035. #define E4_XSTORM_IWARP_CONN_AG_CTX_FLUSH_Q0_EN_MASK 0x1
  9036. #define E4_XSTORM_IWARP_CONN_AG_CTX_FLUSH_Q0_EN_SHIFT 2
  9037. #define E4_XSTORM_IWARP_CONN_AG_CTX_FLUSH_Q1_EN_MASK 0x1
  9038. #define E4_XSTORM_IWARP_CONN_AG_CTX_FLUSH_Q1_EN_SHIFT 3
  9039. #define E4_XSTORM_IWARP_CONN_AG_CTX_SLOW_PATH_EN_MASK 0x1
  9040. #define E4_XSTORM_IWARP_CONN_AG_CTX_SLOW_PATH_EN_SHIFT 4
  9041. #define E4_XSTORM_IWARP_CONN_AG_CTX_SEND_TERMINATE_CF_EN_MASK 0x1
  9042. #define E4_XSTORM_IWARP_CONN_AG_CTX_SEND_TERMINATE_CF_EN_SHIFT 5
  9043. #define E4_XSTORM_IWARP_CONN_AG_CTX_RULE0EN_MASK 0x1
  9044. #define E4_XSTORM_IWARP_CONN_AG_CTX_RULE0EN_SHIFT 6
  9045. #define E4_XSTORM_IWARP_CONN_AG_CTX_MORE_TO_SEND_RULE_EN_MASK 0x1
  9046. #define E4_XSTORM_IWARP_CONN_AG_CTX_MORE_TO_SEND_RULE_EN_SHIFT 7
  9047. u8 flags11;
  9048. #define E4_XSTORM_IWARP_CONN_AG_CTX_TX_BLOCKED_EN_MASK 0x1
  9049. #define E4_XSTORM_IWARP_CONN_AG_CTX_TX_BLOCKED_EN_SHIFT 0
  9050. #define E4_XSTORM_IWARP_CONN_AG_CTX_RULE3EN_MASK 0x1
  9051. #define E4_XSTORM_IWARP_CONN_AG_CTX_RULE3EN_SHIFT 1
  9052. #define E4_XSTORM_IWARP_CONN_AG_CTX_RESERVED3_MASK 0x1
  9053. #define E4_XSTORM_IWARP_CONN_AG_CTX_RESERVED3_SHIFT 2
  9054. #define E4_XSTORM_IWARP_CONN_AG_CTX_RULE5EN_MASK 0x1
  9055. #define E4_XSTORM_IWARP_CONN_AG_CTX_RULE5EN_SHIFT 3
  9056. #define E4_XSTORM_IWARP_CONN_AG_CTX_RULE6EN_MASK 0x1
  9057. #define E4_XSTORM_IWARP_CONN_AG_CTX_RULE6EN_SHIFT 4
  9058. #define E4_XSTORM_IWARP_CONN_AG_CTX_RULE7EN_MASK 0x1
  9059. #define E4_XSTORM_IWARP_CONN_AG_CTX_RULE7EN_SHIFT 5
  9060. #define E4_XSTORM_IWARP_CONN_AG_CTX_A0_RESERVED1_MASK 0x1
  9061. #define E4_XSTORM_IWARP_CONN_AG_CTX_A0_RESERVED1_SHIFT 6
  9062. #define E4_XSTORM_IWARP_CONN_AG_CTX_RULE9EN_MASK 0x1
  9063. #define E4_XSTORM_IWARP_CONN_AG_CTX_RULE9EN_SHIFT 7
  9064. u8 flags12;
  9065. #define E4_XSTORM_IWARP_CONN_AG_CTX_SQ_NOT_EMPTY_RULE_EN_MASK 0x1
  9066. #define E4_XSTORM_IWARP_CONN_AG_CTX_SQ_NOT_EMPTY_RULE_EN_SHIFT 0
  9067. #define E4_XSTORM_IWARP_CONN_AG_CTX_RULE11EN_MASK 0x1
  9068. #define E4_XSTORM_IWARP_CONN_AG_CTX_RULE11EN_SHIFT 1
  9069. #define E4_XSTORM_IWARP_CONN_AG_CTX_A0_RESERVED2_MASK 0x1
  9070. #define E4_XSTORM_IWARP_CONN_AG_CTX_A0_RESERVED2_SHIFT 2
  9071. #define E4_XSTORM_IWARP_CONN_AG_CTX_A0_RESERVED3_MASK 0x1
  9072. #define E4_XSTORM_IWARP_CONN_AG_CTX_A0_RESERVED3_SHIFT 3
  9073. #define E4_XSTORM_IWARP_CONN_AG_CTX_SQ_FENCE_RULE_EN_MASK 0x1
  9074. #define E4_XSTORM_IWARP_CONN_AG_CTX_SQ_FENCE_RULE_EN_SHIFT 4
  9075. #define E4_XSTORM_IWARP_CONN_AG_CTX_RULE15EN_MASK 0x1
  9076. #define E4_XSTORM_IWARP_CONN_AG_CTX_RULE15EN_SHIFT 5
  9077. #define E4_XSTORM_IWARP_CONN_AG_CTX_RULE16EN_MASK 0x1
  9078. #define E4_XSTORM_IWARP_CONN_AG_CTX_RULE16EN_SHIFT 6
  9079. #define E4_XSTORM_IWARP_CONN_AG_CTX_RULE17EN_MASK 0x1
  9080. #define E4_XSTORM_IWARP_CONN_AG_CTX_RULE17EN_SHIFT 7
  9081. u8 flags13;
  9082. #define E4_XSTORM_IWARP_CONN_AG_CTX_IRQ_NOT_EMPTY_RULE_EN_MASK 0x1
  9083. #define E4_XSTORM_IWARP_CONN_AG_CTX_IRQ_NOT_EMPTY_RULE_EN_SHIFT 0
  9084. #define E4_XSTORM_IWARP_CONN_AG_CTX_HQ_NOT_FULL_RULE_EN_MASK 0x1
  9085. #define E4_XSTORM_IWARP_CONN_AG_CTX_HQ_NOT_FULL_RULE_EN_SHIFT 1
  9086. #define E4_XSTORM_IWARP_CONN_AG_CTX_ORQ_RD_FENCE_RULE_EN_MASK 0x1
  9087. #define E4_XSTORM_IWARP_CONN_AG_CTX_ORQ_RD_FENCE_RULE_EN_SHIFT 2
  9088. #define E4_XSTORM_IWARP_CONN_AG_CTX_RULE21EN_MASK 0x1
  9089. #define E4_XSTORM_IWARP_CONN_AG_CTX_RULE21EN_SHIFT 3
  9090. #define E4_XSTORM_IWARP_CONN_AG_CTX_A0_RESERVED6_MASK 0x1
  9091. #define E4_XSTORM_IWARP_CONN_AG_CTX_A0_RESERVED6_SHIFT 4
  9092. #define E4_XSTORM_IWARP_CONN_AG_CTX_ORQ_NOT_FULL_RULE_EN_MASK 0x1
  9093. #define E4_XSTORM_IWARP_CONN_AG_CTX_ORQ_NOT_FULL_RULE_EN_SHIFT 5
  9094. #define E4_XSTORM_IWARP_CONN_AG_CTX_A0_RESERVED8_MASK 0x1
  9095. #define E4_XSTORM_IWARP_CONN_AG_CTX_A0_RESERVED8_SHIFT 6
  9096. #define E4_XSTORM_IWARP_CONN_AG_CTX_A0_RESERVED9_MASK 0x1
  9097. #define E4_XSTORM_IWARP_CONN_AG_CTX_A0_RESERVED9_SHIFT 7
  9098. u8 flags14;
  9099. #define E4_XSTORM_IWARP_CONN_AG_CTX_BIT16_MASK 0x1
  9100. #define E4_XSTORM_IWARP_CONN_AG_CTX_BIT16_SHIFT 0
  9101. #define E4_XSTORM_IWARP_CONN_AG_CTX_BIT17_MASK 0x1
  9102. #define E4_XSTORM_IWARP_CONN_AG_CTX_BIT17_SHIFT 1
  9103. #define E4_XSTORM_IWARP_CONN_AG_CTX_BIT18_MASK 0x1
  9104. #define E4_XSTORM_IWARP_CONN_AG_CTX_BIT18_SHIFT 2
  9105. #define E4_XSTORM_IWARP_CONN_AG_CTX_E5_RESERVED1_MASK 0x1
  9106. #define E4_XSTORM_IWARP_CONN_AG_CTX_E5_RESERVED1_SHIFT 3
  9107. #define E4_XSTORM_IWARP_CONN_AG_CTX_E5_RESERVED2_MASK 0x1
  9108. #define E4_XSTORM_IWARP_CONN_AG_CTX_E5_RESERVED2_SHIFT 4
  9109. #define E4_XSTORM_IWARP_CONN_AG_CTX_E5_RESERVED3_MASK 0x1
  9110. #define E4_XSTORM_IWARP_CONN_AG_CTX_E5_RESERVED3_SHIFT 5
  9111. #define E4_XSTORM_IWARP_CONN_AG_CTX_SEND_TERMINATE_CF_MASK 0x3
  9112. #define E4_XSTORM_IWARP_CONN_AG_CTX_SEND_TERMINATE_CF_SHIFT 6
  9113. u8 byte2;
  9114. __le16 physical_q0;
  9115. __le16 physical_q1;
  9116. __le16 sq_comp_cons;
  9117. __le16 sq_tx_cons;
  9118. __le16 sq_prod;
  9119. __le16 word5;
  9120. __le16 conn_dpi;
  9121. u8 byte3;
  9122. u8 byte4;
  9123. u8 byte5;
  9124. u8 byte6;
  9125. __le32 reg0;
  9126. __le32 reg1;
  9127. __le32 reg2;
  9128. __le32 more_to_send_seq;
  9129. __le32 reg4;
  9130. __le32 rewinded_snd_max_or_term_opcode;
  9131. __le32 rd_msn;
  9132. __le16 irq_prod_via_msdm;
  9133. __le16 irq_cons;
  9134. __le16 hq_cons_th_or_mpa_data;
  9135. __le16 hq_cons;
  9136. __le32 atom_msn;
  9137. __le32 orq_cons;
  9138. __le32 orq_cons_th;
  9139. u8 byte7;
  9140. u8 wqe_data_pad_bytes;
  9141. u8 max_ord;
  9142. u8 former_hq_prod;
  9143. u8 irq_prod_via_msem;
  9144. u8 byte12;
  9145. u8 max_pkt_pdu_size_lo;
  9146. u8 max_pkt_pdu_size_hi;
  9147. u8 byte15;
  9148. u8 e5_reserved;
  9149. __le16 e5_reserved4;
  9150. __le32 reg10;
  9151. __le32 reg11;
  9152. __le32 shared_queue_page_addr_lo;
  9153. __le32 shared_queue_page_addr_hi;
  9154. __le32 reg14;
  9155. __le32 reg15;
  9156. __le32 reg16;
  9157. __le32 reg17;
  9158. };
  9159. struct e4_tstorm_iwarp_conn_ag_ctx {
  9160. u8 reserved0;
  9161. u8 state;
  9162. u8 flags0;
  9163. #define E4_TSTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  9164. #define E4_TSTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  9165. #define E4_TSTORM_IWARP_CONN_AG_CTX_BIT1_MASK 0x1
  9166. #define E4_TSTORM_IWARP_CONN_AG_CTX_BIT1_SHIFT 1
  9167. #define E4_TSTORM_IWARP_CONN_AG_CTX_BIT2_MASK 0x1
  9168. #define E4_TSTORM_IWARP_CONN_AG_CTX_BIT2_SHIFT 2
  9169. #define E4_TSTORM_IWARP_CONN_AG_CTX_MSTORM_FLUSH_OR_TERMINATE_SENT_MASK 0x1
  9170. #define E4_TSTORM_IWARP_CONN_AG_CTX_MSTORM_FLUSH_OR_TERMINATE_SENT_SHIFT 3
  9171. #define E4_TSTORM_IWARP_CONN_AG_CTX_BIT4_MASK 0x1
  9172. #define E4_TSTORM_IWARP_CONN_AG_CTX_BIT4_SHIFT 4
  9173. #define E4_TSTORM_IWARP_CONN_AG_CTX_CACHED_ORQ_MASK 0x1
  9174. #define E4_TSTORM_IWARP_CONN_AG_CTX_CACHED_ORQ_SHIFT 5
  9175. #define E4_TSTORM_IWARP_CONN_AG_CTX_CF0_MASK 0x3
  9176. #define E4_TSTORM_IWARP_CONN_AG_CTX_CF0_SHIFT 6
  9177. u8 flags1;
  9178. #define E4_TSTORM_IWARP_CONN_AG_CTX_RQ_POST_CF_MASK 0x3
  9179. #define E4_TSTORM_IWARP_CONN_AG_CTX_RQ_POST_CF_SHIFT 0
  9180. #define E4_TSTORM_IWARP_CONN_AG_CTX_MPA_TIMEOUT_CF_MASK 0x3
  9181. #define E4_TSTORM_IWARP_CONN_AG_CTX_MPA_TIMEOUT_CF_SHIFT 2
  9182. #define E4_TSTORM_IWARP_CONN_AG_CTX_TIMER_STOP_ALL_MASK 0x3
  9183. #define E4_TSTORM_IWARP_CONN_AG_CTX_TIMER_STOP_ALL_SHIFT 4
  9184. #define E4_TSTORM_IWARP_CONN_AG_CTX_CF4_MASK 0x3
  9185. #define E4_TSTORM_IWARP_CONN_AG_CTX_CF4_SHIFT 6
  9186. u8 flags2;
  9187. #define E4_TSTORM_IWARP_CONN_AG_CTX_CF5_MASK 0x3
  9188. #define E4_TSTORM_IWARP_CONN_AG_CTX_CF5_SHIFT 0
  9189. #define E4_TSTORM_IWARP_CONN_AG_CTX_CF6_MASK 0x3
  9190. #define E4_TSTORM_IWARP_CONN_AG_CTX_CF6_SHIFT 2
  9191. #define E4_TSTORM_IWARP_CONN_AG_CTX_CF7_MASK 0x3
  9192. #define E4_TSTORM_IWARP_CONN_AG_CTX_CF7_SHIFT 4
  9193. #define E4_TSTORM_IWARP_CONN_AG_CTX_CF8_MASK 0x3
  9194. #define E4_TSTORM_IWARP_CONN_AG_CTX_CF8_SHIFT 6
  9195. u8 flags3;
  9196. #define E4_TSTORM_IWARP_CONN_AG_CTX_FLUSH_Q0_AND_TCP_HANDSHAKE_COMPLETE_MASK 0x3
  9197. #define E4_TSTORM_IWARP_CONN_AG_CTX_FLUSH_Q0_AND_TCP_HANDSHAKE_COMPLETE_SHIFT 0
  9198. #define E4_TSTORM_IWARP_CONN_AG_CTX_FLUSH_OR_ERROR_DETECTED_MASK 0x3
  9199. #define E4_TSTORM_IWARP_CONN_AG_CTX_FLUSH_OR_ERROR_DETECTED_SHIFT 2
  9200. #define E4_TSTORM_IWARP_CONN_AG_CTX_CF0EN_MASK 0x1
  9201. #define E4_TSTORM_IWARP_CONN_AG_CTX_CF0EN_SHIFT 4
  9202. #define E4_TSTORM_IWARP_CONN_AG_CTX_RQ_POST_CF_EN_MASK 0x1
  9203. #define E4_TSTORM_IWARP_CONN_AG_CTX_RQ_POST_CF_EN_SHIFT 5
  9204. #define E4_TSTORM_IWARP_CONN_AG_CTX_MPA_TIMEOUT_CF_EN_MASK 0x1
  9205. #define E4_TSTORM_IWARP_CONN_AG_CTX_MPA_TIMEOUT_CF_EN_SHIFT 6
  9206. #define E4_TSTORM_IWARP_CONN_AG_CTX_TIMER_STOP_ALL_EN_MASK 0x1
  9207. #define E4_TSTORM_IWARP_CONN_AG_CTX_TIMER_STOP_ALL_EN_SHIFT 7
  9208. u8 flags4;
  9209. #define E4_TSTORM_IWARP_CONN_AG_CTX_CF4EN_MASK 0x1
  9210. #define E4_TSTORM_IWARP_CONN_AG_CTX_CF4EN_SHIFT 0
  9211. #define E4_TSTORM_IWARP_CONN_AG_CTX_CF5EN_MASK 0x1
  9212. #define E4_TSTORM_IWARP_CONN_AG_CTX_CF5EN_SHIFT 1
  9213. #define E4_TSTORM_IWARP_CONN_AG_CTX_CF6EN_MASK 0x1
  9214. #define E4_TSTORM_IWARP_CONN_AG_CTX_CF6EN_SHIFT 2
  9215. #define E4_TSTORM_IWARP_CONN_AG_CTX_CF7EN_MASK 0x1
  9216. #define E4_TSTORM_IWARP_CONN_AG_CTX_CF7EN_SHIFT 3
  9217. #define E4_TSTORM_IWARP_CONN_AG_CTX_CF8EN_MASK 0x1
  9218. #define E4_TSTORM_IWARP_CONN_AG_CTX_CF8EN_SHIFT 4
  9219. #define E4_TSTORM_IWARP_CONN_AG_CTX_FLUSH_Q0_AND_TCP_HANDSHAKE_COMPL_EN_MASK 0x1
  9220. #define E4_TSTORM_IWARP_CONN_AG_CTX_FLUSH_Q0_AND_TCP_HANDSHAKE_COMPL_EN_SHIFT 5
  9221. #define E4_TSTORM_IWARP_CONN_AG_CTX_FLUSH_OR_ERROR_DETECTED_EN_MASK 0x1
  9222. #define E4_TSTORM_IWARP_CONN_AG_CTX_FLUSH_OR_ERROR_DETECTED_EN_SHIFT 6
  9223. #define E4_TSTORM_IWARP_CONN_AG_CTX_RULE0EN_MASK 0x1
  9224. #define E4_TSTORM_IWARP_CONN_AG_CTX_RULE0EN_SHIFT 7
  9225. u8 flags5;
  9226. #define E4_TSTORM_IWARP_CONN_AG_CTX_RULE1EN_MASK 0x1
  9227. #define E4_TSTORM_IWARP_CONN_AG_CTX_RULE1EN_SHIFT 0
  9228. #define E4_TSTORM_IWARP_CONN_AG_CTX_RULE2EN_MASK 0x1
  9229. #define E4_TSTORM_IWARP_CONN_AG_CTX_RULE2EN_SHIFT 1
  9230. #define E4_TSTORM_IWARP_CONN_AG_CTX_RULE3EN_MASK 0x1
  9231. #define E4_TSTORM_IWARP_CONN_AG_CTX_RULE3EN_SHIFT 2
  9232. #define E4_TSTORM_IWARP_CONN_AG_CTX_RULE4EN_MASK 0x1
  9233. #define E4_TSTORM_IWARP_CONN_AG_CTX_RULE4EN_SHIFT 3
  9234. #define E4_TSTORM_IWARP_CONN_AG_CTX_RULE5EN_MASK 0x1
  9235. #define E4_TSTORM_IWARP_CONN_AG_CTX_RULE5EN_SHIFT 4
  9236. #define E4_TSTORM_IWARP_CONN_AG_CTX_SND_SQ_CONS_RULE_MASK 0x1
  9237. #define E4_TSTORM_IWARP_CONN_AG_CTX_SND_SQ_CONS_RULE_SHIFT 5
  9238. #define E4_TSTORM_IWARP_CONN_AG_CTX_RULE7EN_MASK 0x1
  9239. #define E4_TSTORM_IWARP_CONN_AG_CTX_RULE7EN_SHIFT 6
  9240. #define E4_TSTORM_IWARP_CONN_AG_CTX_RULE8EN_MASK 0x1
  9241. #define E4_TSTORM_IWARP_CONN_AG_CTX_RULE8EN_SHIFT 7
  9242. __le32 reg0;
  9243. __le32 reg1;
  9244. __le32 unaligned_nxt_seq;
  9245. __le32 reg3;
  9246. __le32 reg4;
  9247. __le32 reg5;
  9248. __le32 reg6;
  9249. __le32 reg7;
  9250. __le32 reg8;
  9251. u8 orq_cache_idx;
  9252. u8 hq_prod;
  9253. __le16 sq_tx_cons_th;
  9254. u8 orq_prod;
  9255. u8 irq_cons;
  9256. __le16 sq_tx_cons;
  9257. __le16 conn_dpi;
  9258. __le16 rq_prod;
  9259. __le32 snd_seq;
  9260. __le32 last_hq_sequence;
  9261. };
  9262. /* The iwarp storm context of Tstorm */
  9263. struct tstorm_iwarp_conn_st_ctx {
  9264. __le32 reserved[60];
  9265. };
  9266. /* The iwarp storm context of Mstorm */
  9267. struct mstorm_iwarp_conn_st_ctx {
  9268. __le32 reserved[32];
  9269. };
  9270. /* The iwarp storm context of Ustorm */
  9271. struct ustorm_iwarp_conn_st_ctx {
  9272. __le32 reserved[24];
  9273. };
  9274. /* iwarp connection context */
  9275. struct e4_iwarp_conn_context {
  9276. struct ystorm_iwarp_conn_st_ctx ystorm_st_context;
  9277. struct regpair ystorm_st_padding[2];
  9278. struct pstorm_iwarp_conn_st_ctx pstorm_st_context;
  9279. struct regpair pstorm_st_padding[2];
  9280. struct xstorm_iwarp_conn_st_ctx xstorm_st_context;
  9281. struct e4_xstorm_iwarp_conn_ag_ctx xstorm_ag_context;
  9282. struct e4_tstorm_iwarp_conn_ag_ctx tstorm_ag_context;
  9283. struct timers_context timer_context;
  9284. struct e4_ustorm_rdma_conn_ag_ctx ustorm_ag_context;
  9285. struct tstorm_iwarp_conn_st_ctx tstorm_st_context;
  9286. struct regpair tstorm_st_padding[2];
  9287. struct mstorm_iwarp_conn_st_ctx mstorm_st_context;
  9288. struct ustorm_iwarp_conn_st_ctx ustorm_st_context;
  9289. };
  9290. /* iWARP create QP params passed by driver to FW in CreateQP Request Ramrod */
  9291. struct iwarp_create_qp_ramrod_data {
  9292. u8 flags;
  9293. #define IWARP_CREATE_QP_RAMROD_DATA_FMR_AND_RESERVED_EN_MASK 0x1
  9294. #define IWARP_CREATE_QP_RAMROD_DATA_FMR_AND_RESERVED_EN_SHIFT 0
  9295. #define IWARP_CREATE_QP_RAMROD_DATA_SIGNALED_COMP_MASK 0x1
  9296. #define IWARP_CREATE_QP_RAMROD_DATA_SIGNALED_COMP_SHIFT 1
  9297. #define IWARP_CREATE_QP_RAMROD_DATA_RDMA_RD_EN_MASK 0x1
  9298. #define IWARP_CREATE_QP_RAMROD_DATA_RDMA_RD_EN_SHIFT 2
  9299. #define IWARP_CREATE_QP_RAMROD_DATA_RDMA_WR_EN_MASK 0x1
  9300. #define IWARP_CREATE_QP_RAMROD_DATA_RDMA_WR_EN_SHIFT 3
  9301. #define IWARP_CREATE_QP_RAMROD_DATA_ATOMIC_EN_MASK 0x1
  9302. #define IWARP_CREATE_QP_RAMROD_DATA_ATOMIC_EN_SHIFT 4
  9303. #define IWARP_CREATE_QP_RAMROD_DATA_SRQ_FLG_MASK 0x1
  9304. #define IWARP_CREATE_QP_RAMROD_DATA_SRQ_FLG_SHIFT 5
  9305. #define IWARP_CREATE_QP_RAMROD_DATA_LOW_LATENCY_QUEUE_EN_MASK 0x1
  9306. #define IWARP_CREATE_QP_RAMROD_DATA_LOW_LATENCY_QUEUE_EN_SHIFT 6
  9307. #define IWARP_CREATE_QP_RAMROD_DATA_RESERVED0_MASK 0x1
  9308. #define IWARP_CREATE_QP_RAMROD_DATA_RESERVED0_SHIFT 7
  9309. u8 reserved1;
  9310. __le16 pd;
  9311. __le16 sq_num_pages;
  9312. __le16 rq_num_pages;
  9313. __le32 reserved3[2];
  9314. struct regpair qp_handle_for_cqe;
  9315. struct rdma_srq_id srq_id;
  9316. __le32 cq_cid_for_sq;
  9317. __le32 cq_cid_for_rq;
  9318. __le16 dpi;
  9319. __le16 physical_q0;
  9320. __le16 physical_q1;
  9321. u8 reserved2[6];
  9322. };
  9323. /* iWARP completion queue types */
  9324. enum iwarp_eqe_async_opcode {
  9325. IWARP_EVENT_TYPE_ASYNC_CONNECT_COMPLETE,
  9326. IWARP_EVENT_TYPE_ASYNC_ENHANCED_MPA_REPLY_ARRIVED,
  9327. IWARP_EVENT_TYPE_ASYNC_MPA_HANDSHAKE_COMPLETE,
  9328. IWARP_EVENT_TYPE_ASYNC_CID_CLEANED,
  9329. IWARP_EVENT_TYPE_ASYNC_EXCEPTION_DETECTED,
  9330. IWARP_EVENT_TYPE_ASYNC_QP_IN_ERROR_STATE,
  9331. IWARP_EVENT_TYPE_ASYNC_CQ_OVERFLOW,
  9332. IWARP_EVENT_TYPE_ASYNC_SRQ_EMPTY,
  9333. IWARP_EVENT_TYPE_ASYNC_SRQ_LIMIT,
  9334. MAX_IWARP_EQE_ASYNC_OPCODE
  9335. };
  9336. struct iwarp_eqe_data_mpa_async_completion {
  9337. __le16 ulp_data_len;
  9338. u8 reserved[6];
  9339. };
  9340. struct iwarp_eqe_data_tcp_async_completion {
  9341. __le16 ulp_data_len;
  9342. u8 mpa_handshake_mode;
  9343. u8 reserved[5];
  9344. };
  9345. /* iWARP completion queue types */
  9346. enum iwarp_eqe_sync_opcode {
  9347. IWARP_EVENT_TYPE_TCP_OFFLOAD =
  9348. 11,
  9349. IWARP_EVENT_TYPE_MPA_OFFLOAD,
  9350. IWARP_EVENT_TYPE_MPA_OFFLOAD_SEND_RTR,
  9351. IWARP_EVENT_TYPE_CREATE_QP,
  9352. IWARP_EVENT_TYPE_QUERY_QP,
  9353. IWARP_EVENT_TYPE_MODIFY_QP,
  9354. IWARP_EVENT_TYPE_DESTROY_QP,
  9355. IWARP_EVENT_TYPE_ABORT_TCP_OFFLOAD,
  9356. MAX_IWARP_EQE_SYNC_OPCODE
  9357. };
  9358. /* iWARP EQE completion status */
  9359. enum iwarp_fw_return_code {
  9360. IWARP_CONN_ERROR_TCP_CONNECT_INVALID_PACKET = 5,
  9361. IWARP_CONN_ERROR_TCP_CONNECTION_RST,
  9362. IWARP_CONN_ERROR_TCP_CONNECT_TIMEOUT,
  9363. IWARP_CONN_ERROR_MPA_ERROR_REJECT,
  9364. IWARP_CONN_ERROR_MPA_NOT_SUPPORTED_VER,
  9365. IWARP_CONN_ERROR_MPA_RST,
  9366. IWARP_CONN_ERROR_MPA_FIN,
  9367. IWARP_CONN_ERROR_MPA_RTR_MISMATCH,
  9368. IWARP_CONN_ERROR_MPA_INSUF_IRD,
  9369. IWARP_CONN_ERROR_MPA_INVALID_PACKET,
  9370. IWARP_CONN_ERROR_MPA_LOCAL_ERROR,
  9371. IWARP_CONN_ERROR_MPA_TIMEOUT,
  9372. IWARP_CONN_ERROR_MPA_TERMINATE,
  9373. IWARP_QP_IN_ERROR_GOOD_CLOSE,
  9374. IWARP_QP_IN_ERROR_BAD_CLOSE,
  9375. IWARP_EXCEPTION_DETECTED_LLP_CLOSED,
  9376. IWARP_EXCEPTION_DETECTED_LLP_RESET,
  9377. IWARP_EXCEPTION_DETECTED_IRQ_FULL,
  9378. IWARP_EXCEPTION_DETECTED_RQ_EMPTY,
  9379. IWARP_EXCEPTION_DETECTED_SRQ_EMPTY,
  9380. IWARP_EXCEPTION_DETECTED_SRQ_LIMIT,
  9381. IWARP_EXCEPTION_DETECTED_LLP_TIMEOUT,
  9382. IWARP_EXCEPTION_DETECTED_REMOTE_PROTECTION_ERROR,
  9383. IWARP_EXCEPTION_DETECTED_CQ_OVERFLOW,
  9384. IWARP_EXCEPTION_DETECTED_LOCAL_CATASTROPHIC,
  9385. IWARP_EXCEPTION_DETECTED_LOCAL_ACCESS_ERROR,
  9386. IWARP_EXCEPTION_DETECTED_REMOTE_OPERATION_ERROR,
  9387. IWARP_EXCEPTION_DETECTED_TERMINATE_RECEIVED,
  9388. MAX_IWARP_FW_RETURN_CODE
  9389. };
  9390. /* unaligned opaque data received from LL2 */
  9391. struct iwarp_init_func_params {
  9392. u8 ll2_ooo_q_index;
  9393. u8 reserved1[7];
  9394. };
  9395. /* iwarp func init ramrod data */
  9396. struct iwarp_init_func_ramrod_data {
  9397. struct rdma_init_func_ramrod_data rdma;
  9398. struct tcp_init_params tcp;
  9399. struct iwarp_init_func_params iwarp;
  9400. };
  9401. /* iWARP QP - possible states to transition to */
  9402. enum iwarp_modify_qp_new_state_type {
  9403. IWARP_MODIFY_QP_STATE_CLOSING = 1,
  9404. IWARP_MODIFY_QP_STATE_ERROR = 2,
  9405. MAX_IWARP_MODIFY_QP_NEW_STATE_TYPE
  9406. };
  9407. /* iwarp modify qp responder ramrod data */
  9408. struct iwarp_modify_qp_ramrod_data {
  9409. __le16 transition_to_state;
  9410. __le16 flags;
  9411. #define IWARP_MODIFY_QP_RAMROD_DATA_RDMA_RD_EN_MASK 0x1
  9412. #define IWARP_MODIFY_QP_RAMROD_DATA_RDMA_RD_EN_SHIFT 0
  9413. #define IWARP_MODIFY_QP_RAMROD_DATA_RDMA_WR_EN_MASK 0x1
  9414. #define IWARP_MODIFY_QP_RAMROD_DATA_RDMA_WR_EN_SHIFT 1
  9415. #define IWARP_MODIFY_QP_RAMROD_DATA_ATOMIC_EN_MASK 0x1
  9416. #define IWARP_MODIFY_QP_RAMROD_DATA_ATOMIC_EN_SHIFT 2
  9417. #define IWARP_MODIFY_QP_RAMROD_DATA_STATE_TRANS_EN_MASK 0x1
  9418. #define IWARP_MODIFY_QP_RAMROD_DATA_STATE_TRANS_EN_SHIFT 3
  9419. #define IWARP_MODIFY_QP_RAMROD_DATA_RDMA_OPS_EN_FLG_MASK 0x1
  9420. #define IWARP_MODIFY_QP_RAMROD_DATA_RDMA_OPS_EN_FLG_SHIFT 4
  9421. #define IWARP_MODIFY_QP_RAMROD_DATA_PHYSICAL_QUEUE_FLG_MASK 0x1
  9422. #define IWARP_MODIFY_QP_RAMROD_DATA_PHYSICAL_QUEUE_FLG_SHIFT 5
  9423. #define IWARP_MODIFY_QP_RAMROD_DATA_RESERVED_MASK 0x3FF
  9424. #define IWARP_MODIFY_QP_RAMROD_DATA_RESERVED_SHIFT 6
  9425. __le16 physical_q0;
  9426. __le16 physical_q1;
  9427. __le32 reserved1[10];
  9428. };
  9429. /* MPA params for Enhanced mode */
  9430. struct mpa_rq_params {
  9431. __le32 ird;
  9432. __le32 ord;
  9433. };
  9434. /* MPA host Address-Len for private data */
  9435. struct mpa_ulp_buffer {
  9436. struct regpair addr;
  9437. __le16 len;
  9438. __le16 reserved[3];
  9439. };
  9440. /* iWARP MPA offload params common to Basic and Enhanced modes */
  9441. struct mpa_outgoing_params {
  9442. u8 crc_needed;
  9443. u8 reject;
  9444. u8 reserved[6];
  9445. struct mpa_rq_params out_rq;
  9446. struct mpa_ulp_buffer outgoing_ulp_buffer;
  9447. };
  9448. /* iWARP MPA offload params passed by driver to FW in MPA Offload Request
  9449. * Ramrod.
  9450. */
  9451. struct iwarp_mpa_offload_ramrod_data {
  9452. struct mpa_outgoing_params common;
  9453. __le32 tcp_cid;
  9454. u8 mode;
  9455. u8 tcp_connect_side;
  9456. u8 rtr_pref;
  9457. #define IWARP_MPA_OFFLOAD_RAMROD_DATA_RTR_SUPPORTED_MASK 0x7
  9458. #define IWARP_MPA_OFFLOAD_RAMROD_DATA_RTR_SUPPORTED_SHIFT 0
  9459. #define IWARP_MPA_OFFLOAD_RAMROD_DATA_RESERVED1_MASK 0x1F
  9460. #define IWARP_MPA_OFFLOAD_RAMROD_DATA_RESERVED1_SHIFT 3
  9461. u8 reserved2;
  9462. struct mpa_ulp_buffer incoming_ulp_buffer;
  9463. struct regpair async_eqe_output_buf;
  9464. struct regpair handle_for_async;
  9465. struct regpair shared_queue_addr;
  9466. __le16 rcv_wnd;
  9467. u8 stats_counter_id;
  9468. u8 reserved3[13];
  9469. };
  9470. /* iWARP TCP connection offload params passed by driver to FW */
  9471. struct iwarp_offload_params {
  9472. struct mpa_ulp_buffer incoming_ulp_buffer;
  9473. struct regpair async_eqe_output_buf;
  9474. struct regpair handle_for_async;
  9475. __le16 physical_q0;
  9476. __le16 physical_q1;
  9477. u8 stats_counter_id;
  9478. u8 mpa_mode;
  9479. u8 reserved[10];
  9480. };
  9481. /* iWARP query QP output params */
  9482. struct iwarp_query_qp_output_params {
  9483. __le32 flags;
  9484. #define IWARP_QUERY_QP_OUTPUT_PARAMS_ERROR_FLG_MASK 0x1
  9485. #define IWARP_QUERY_QP_OUTPUT_PARAMS_ERROR_FLG_SHIFT 0
  9486. #define IWARP_QUERY_QP_OUTPUT_PARAMS_RESERVED0_MASK 0x7FFFFFFF
  9487. #define IWARP_QUERY_QP_OUTPUT_PARAMS_RESERVED0_SHIFT 1
  9488. u8 reserved1[4];
  9489. };
  9490. /* iWARP query QP ramrod data */
  9491. struct iwarp_query_qp_ramrod_data {
  9492. struct regpair output_params_addr;
  9493. };
  9494. /* iWARP Ramrod Command IDs */
  9495. enum iwarp_ramrod_cmd_id {
  9496. IWARP_RAMROD_CMD_ID_TCP_OFFLOAD = 11,
  9497. IWARP_RAMROD_CMD_ID_MPA_OFFLOAD,
  9498. IWARP_RAMROD_CMD_ID_MPA_OFFLOAD_SEND_RTR,
  9499. IWARP_RAMROD_CMD_ID_CREATE_QP,
  9500. IWARP_RAMROD_CMD_ID_QUERY_QP,
  9501. IWARP_RAMROD_CMD_ID_MODIFY_QP,
  9502. IWARP_RAMROD_CMD_ID_DESTROY_QP,
  9503. IWARP_RAMROD_CMD_ID_ABORT_TCP_OFFLOAD,
  9504. MAX_IWARP_RAMROD_CMD_ID
  9505. };
  9506. /* Per PF iWARP retransmit path statistics */
  9507. struct iwarp_rxmit_stats_drv {
  9508. struct regpair tx_go_to_slow_start_event_cnt;
  9509. struct regpair tx_fast_retransmit_event_cnt;
  9510. };
  9511. /* iWARP and TCP connection offload params passed by driver to FW in iWARP
  9512. * offload ramrod.
  9513. */
  9514. struct iwarp_tcp_offload_ramrod_data {
  9515. struct iwarp_offload_params iwarp;
  9516. struct tcp_offload_params_opt2 tcp;
  9517. };
  9518. /* iWARP MPA negotiation types */
  9519. enum mpa_negotiation_mode {
  9520. MPA_NEGOTIATION_TYPE_BASIC = 1,
  9521. MPA_NEGOTIATION_TYPE_ENHANCED = 2,
  9522. MAX_MPA_NEGOTIATION_MODE
  9523. };
  9524. /* iWARP MPA Enhanced mode RTR types */
  9525. enum mpa_rtr_type {
  9526. MPA_RTR_TYPE_NONE = 0,
  9527. MPA_RTR_TYPE_ZERO_SEND = 1,
  9528. MPA_RTR_TYPE_ZERO_WRITE = 2,
  9529. MPA_RTR_TYPE_ZERO_SEND_AND_WRITE = 3,
  9530. MPA_RTR_TYPE_ZERO_READ = 4,
  9531. MPA_RTR_TYPE_ZERO_SEND_AND_READ = 5,
  9532. MPA_RTR_TYPE_ZERO_WRITE_AND_READ = 6,
  9533. MPA_RTR_TYPE_ZERO_SEND_AND_WRITE_AND_READ = 7,
  9534. MAX_MPA_RTR_TYPE
  9535. };
  9536. /* unaligned opaque data received from LL2 */
  9537. struct unaligned_opaque_data {
  9538. __le16 first_mpa_offset;
  9539. u8 tcp_payload_offset;
  9540. u8 flags;
  9541. #define UNALIGNED_OPAQUE_DATA_PKT_REACHED_WIN_RIGHT_EDGE_MASK 0x1
  9542. #define UNALIGNED_OPAQUE_DATA_PKT_REACHED_WIN_RIGHT_EDGE_SHIFT 0
  9543. #define UNALIGNED_OPAQUE_DATA_CONNECTION_CLOSED_MASK 0x1
  9544. #define UNALIGNED_OPAQUE_DATA_CONNECTION_CLOSED_SHIFT 1
  9545. #define UNALIGNED_OPAQUE_DATA_RESERVED_MASK 0x3F
  9546. #define UNALIGNED_OPAQUE_DATA_RESERVED_SHIFT 2
  9547. __le32 cid;
  9548. };
  9549. struct e4_mstorm_iwarp_conn_ag_ctx {
  9550. u8 reserved;
  9551. u8 state;
  9552. u8 flags0;
  9553. #define E4_MSTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  9554. #define E4_MSTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  9555. #define E4_MSTORM_IWARP_CONN_AG_CTX_BIT1_MASK 0x1
  9556. #define E4_MSTORM_IWARP_CONN_AG_CTX_BIT1_SHIFT 1
  9557. #define E4_MSTORM_IWARP_CONN_AG_CTX_INV_STAG_DONE_CF_MASK 0x3
  9558. #define E4_MSTORM_IWARP_CONN_AG_CTX_INV_STAG_DONE_CF_SHIFT 2
  9559. #define E4_MSTORM_IWARP_CONN_AG_CTX_CF1_MASK 0x3
  9560. #define E4_MSTORM_IWARP_CONN_AG_CTX_CF1_SHIFT 4
  9561. #define E4_MSTORM_IWARP_CONN_AG_CTX_CF2_MASK 0x3
  9562. #define E4_MSTORM_IWARP_CONN_AG_CTX_CF2_SHIFT 6
  9563. u8 flags1;
  9564. #define E4_MSTORM_IWARP_CONN_AG_CTX_INV_STAG_DONE_CF_EN_MASK 0x1
  9565. #define E4_MSTORM_IWARP_CONN_AG_CTX_INV_STAG_DONE_CF_EN_SHIFT 0
  9566. #define E4_MSTORM_IWARP_CONN_AG_CTX_CF1EN_MASK 0x1
  9567. #define E4_MSTORM_IWARP_CONN_AG_CTX_CF1EN_SHIFT 1
  9568. #define E4_MSTORM_IWARP_CONN_AG_CTX_CF2EN_MASK 0x1
  9569. #define E4_MSTORM_IWARP_CONN_AG_CTX_CF2EN_SHIFT 2
  9570. #define E4_MSTORM_IWARP_CONN_AG_CTX_RULE0EN_MASK 0x1
  9571. #define E4_MSTORM_IWARP_CONN_AG_CTX_RULE0EN_SHIFT 3
  9572. #define E4_MSTORM_IWARP_CONN_AG_CTX_RULE1EN_MASK 0x1
  9573. #define E4_MSTORM_IWARP_CONN_AG_CTX_RULE1EN_SHIFT 4
  9574. #define E4_MSTORM_IWARP_CONN_AG_CTX_RULE2EN_MASK 0x1
  9575. #define E4_MSTORM_IWARP_CONN_AG_CTX_RULE2EN_SHIFT 5
  9576. #define E4_MSTORM_IWARP_CONN_AG_CTX_RCQ_CONS_EN_MASK 0x1
  9577. #define E4_MSTORM_IWARP_CONN_AG_CTX_RCQ_CONS_EN_SHIFT 6
  9578. #define E4_MSTORM_IWARP_CONN_AG_CTX_RULE4EN_MASK 0x1
  9579. #define E4_MSTORM_IWARP_CONN_AG_CTX_RULE4EN_SHIFT 7
  9580. __le16 rcq_cons;
  9581. __le16 rcq_cons_th;
  9582. __le32 reg0;
  9583. __le32 reg1;
  9584. };
  9585. struct e4_ustorm_iwarp_conn_ag_ctx {
  9586. u8 reserved;
  9587. u8 byte1;
  9588. u8 flags0;
  9589. #define E4_USTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  9590. #define E4_USTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  9591. #define E4_USTORM_IWARP_CONN_AG_CTX_BIT1_MASK 0x1
  9592. #define E4_USTORM_IWARP_CONN_AG_CTX_BIT1_SHIFT 1
  9593. #define E4_USTORM_IWARP_CONN_AG_CTX_CF0_MASK 0x3
  9594. #define E4_USTORM_IWARP_CONN_AG_CTX_CF0_SHIFT 2
  9595. #define E4_USTORM_IWARP_CONN_AG_CTX_CF1_MASK 0x3
  9596. #define E4_USTORM_IWARP_CONN_AG_CTX_CF1_SHIFT 4
  9597. #define E4_USTORM_IWARP_CONN_AG_CTX_CF2_MASK 0x3
  9598. #define E4_USTORM_IWARP_CONN_AG_CTX_CF2_SHIFT 6
  9599. u8 flags1;
  9600. #define E4_USTORM_IWARP_CONN_AG_CTX_CF3_MASK 0x3
  9601. #define E4_USTORM_IWARP_CONN_AG_CTX_CF3_SHIFT 0
  9602. #define E4_USTORM_IWARP_CONN_AG_CTX_CQ_ARM_SE_CF_MASK 0x3
  9603. #define E4_USTORM_IWARP_CONN_AG_CTX_CQ_ARM_SE_CF_SHIFT 2
  9604. #define E4_USTORM_IWARP_CONN_AG_CTX_CQ_ARM_CF_MASK 0x3
  9605. #define E4_USTORM_IWARP_CONN_AG_CTX_CQ_ARM_CF_SHIFT 4
  9606. #define E4_USTORM_IWARP_CONN_AG_CTX_CF6_MASK 0x3
  9607. #define E4_USTORM_IWARP_CONN_AG_CTX_CF6_SHIFT 6
  9608. u8 flags2;
  9609. #define E4_USTORM_IWARP_CONN_AG_CTX_CF0EN_MASK 0x1
  9610. #define E4_USTORM_IWARP_CONN_AG_CTX_CF0EN_SHIFT 0
  9611. #define E4_USTORM_IWARP_CONN_AG_CTX_CF1EN_MASK 0x1
  9612. #define E4_USTORM_IWARP_CONN_AG_CTX_CF1EN_SHIFT 1
  9613. #define E4_USTORM_IWARP_CONN_AG_CTX_CF2EN_MASK 0x1
  9614. #define E4_USTORM_IWARP_CONN_AG_CTX_CF2EN_SHIFT 2
  9615. #define E4_USTORM_IWARP_CONN_AG_CTX_CF3EN_MASK 0x1
  9616. #define E4_USTORM_IWARP_CONN_AG_CTX_CF3EN_SHIFT 3
  9617. #define E4_USTORM_IWARP_CONN_AG_CTX_CQ_ARM_SE_CF_EN_MASK 0x1
  9618. #define E4_USTORM_IWARP_CONN_AG_CTX_CQ_ARM_SE_CF_EN_SHIFT 4
  9619. #define E4_USTORM_IWARP_CONN_AG_CTX_CQ_ARM_CF_EN_MASK 0x1
  9620. #define E4_USTORM_IWARP_CONN_AG_CTX_CQ_ARM_CF_EN_SHIFT 5
  9621. #define E4_USTORM_IWARP_CONN_AG_CTX_CF6EN_MASK 0x1
  9622. #define E4_USTORM_IWARP_CONN_AG_CTX_CF6EN_SHIFT 6
  9623. #define E4_USTORM_IWARP_CONN_AG_CTX_CQ_SE_EN_MASK 0x1
  9624. #define E4_USTORM_IWARP_CONN_AG_CTX_CQ_SE_EN_SHIFT 7
  9625. u8 flags3;
  9626. #define E4_USTORM_IWARP_CONN_AG_CTX_CQ_EN_MASK 0x1
  9627. #define E4_USTORM_IWARP_CONN_AG_CTX_CQ_EN_SHIFT 0
  9628. #define E4_USTORM_IWARP_CONN_AG_CTX_RULE2EN_MASK 0x1
  9629. #define E4_USTORM_IWARP_CONN_AG_CTX_RULE2EN_SHIFT 1
  9630. #define E4_USTORM_IWARP_CONN_AG_CTX_RULE3EN_MASK 0x1
  9631. #define E4_USTORM_IWARP_CONN_AG_CTX_RULE3EN_SHIFT 2
  9632. #define E4_USTORM_IWARP_CONN_AG_CTX_RULE4EN_MASK 0x1
  9633. #define E4_USTORM_IWARP_CONN_AG_CTX_RULE4EN_SHIFT 3
  9634. #define E4_USTORM_IWARP_CONN_AG_CTX_RULE5EN_MASK 0x1
  9635. #define E4_USTORM_IWARP_CONN_AG_CTX_RULE5EN_SHIFT 4
  9636. #define E4_USTORM_IWARP_CONN_AG_CTX_RULE6EN_MASK 0x1
  9637. #define E4_USTORM_IWARP_CONN_AG_CTX_RULE6EN_SHIFT 5
  9638. #define E4_USTORM_IWARP_CONN_AG_CTX_RULE7EN_MASK 0x1
  9639. #define E4_USTORM_IWARP_CONN_AG_CTX_RULE7EN_SHIFT 6
  9640. #define E4_USTORM_IWARP_CONN_AG_CTX_RULE8EN_MASK 0x1
  9641. #define E4_USTORM_IWARP_CONN_AG_CTX_RULE8EN_SHIFT 7
  9642. u8 byte2;
  9643. u8 byte3;
  9644. __le16 word0;
  9645. __le16 word1;
  9646. __le32 cq_cons;
  9647. __le32 cq_se_prod;
  9648. __le32 cq_prod;
  9649. __le32 reg3;
  9650. __le16 word2;
  9651. __le16 word3;
  9652. };
  9653. struct e4_ystorm_iwarp_conn_ag_ctx {
  9654. u8 byte0;
  9655. u8 byte1;
  9656. u8 flags0;
  9657. #define E4_YSTORM_IWARP_CONN_AG_CTX_BIT0_MASK 0x1
  9658. #define E4_YSTORM_IWARP_CONN_AG_CTX_BIT0_SHIFT 0
  9659. #define E4_YSTORM_IWARP_CONN_AG_CTX_BIT1_MASK 0x1
  9660. #define E4_YSTORM_IWARP_CONN_AG_CTX_BIT1_SHIFT 1
  9661. #define E4_YSTORM_IWARP_CONN_AG_CTX_CF0_MASK 0x3
  9662. #define E4_YSTORM_IWARP_CONN_AG_CTX_CF0_SHIFT 2
  9663. #define E4_YSTORM_IWARP_CONN_AG_CTX_CF1_MASK 0x3
  9664. #define E4_YSTORM_IWARP_CONN_AG_CTX_CF1_SHIFT 4
  9665. #define E4_YSTORM_IWARP_CONN_AG_CTX_CF2_MASK 0x3
  9666. #define E4_YSTORM_IWARP_CONN_AG_CTX_CF2_SHIFT 6
  9667. u8 flags1;
  9668. #define E4_YSTORM_IWARP_CONN_AG_CTX_CF0EN_MASK 0x1
  9669. #define E4_YSTORM_IWARP_CONN_AG_CTX_CF0EN_SHIFT 0
  9670. #define E4_YSTORM_IWARP_CONN_AG_CTX_CF1EN_MASK 0x1
  9671. #define E4_YSTORM_IWARP_CONN_AG_CTX_CF1EN_SHIFT 1
  9672. #define E4_YSTORM_IWARP_CONN_AG_CTX_CF2EN_MASK 0x1
  9673. #define E4_YSTORM_IWARP_CONN_AG_CTX_CF2EN_SHIFT 2
  9674. #define E4_YSTORM_IWARP_CONN_AG_CTX_RULE0EN_MASK 0x1
  9675. #define E4_YSTORM_IWARP_CONN_AG_CTX_RULE0EN_SHIFT 3
  9676. #define E4_YSTORM_IWARP_CONN_AG_CTX_RULE1EN_MASK 0x1
  9677. #define E4_YSTORM_IWARP_CONN_AG_CTX_RULE1EN_SHIFT 4
  9678. #define E4_YSTORM_IWARP_CONN_AG_CTX_RULE2EN_MASK 0x1
  9679. #define E4_YSTORM_IWARP_CONN_AG_CTX_RULE2EN_SHIFT 5
  9680. #define E4_YSTORM_IWARP_CONN_AG_CTX_RULE3EN_MASK 0x1
  9681. #define E4_YSTORM_IWARP_CONN_AG_CTX_RULE3EN_SHIFT 6
  9682. #define E4_YSTORM_IWARP_CONN_AG_CTX_RULE4EN_MASK 0x1
  9683. #define E4_YSTORM_IWARP_CONN_AG_CTX_RULE4EN_SHIFT 7
  9684. u8 byte2;
  9685. u8 byte3;
  9686. __le16 word0;
  9687. __le32 reg0;
  9688. __le32 reg1;
  9689. __le16 word1;
  9690. __le16 word2;
  9691. __le16 word3;
  9692. __le16 word4;
  9693. __le32 reg2;
  9694. __le32 reg3;
  9695. };
  9696. /* The fcoe storm context of Ystorm */
  9697. struct ystorm_fcoe_conn_st_ctx {
  9698. u8 func_mode;
  9699. u8 cos;
  9700. u8 conf_version;
  9701. u8 eth_hdr_size;
  9702. __le16 stat_ram_addr;
  9703. __le16 mtu;
  9704. __le16 max_fc_payload_len;
  9705. __le16 tx_max_fc_pay_len;
  9706. u8 fcp_cmd_size;
  9707. u8 fcp_rsp_size;
  9708. __le16 mss;
  9709. struct regpair reserved;
  9710. __le16 min_frame_size;
  9711. u8 protection_info_flags;
  9712. #define YSTORM_FCOE_CONN_ST_CTX_SUPPORT_PROTECTION_MASK 0x1
  9713. #define YSTORM_FCOE_CONN_ST_CTX_SUPPORT_PROTECTION_SHIFT 0
  9714. #define YSTORM_FCOE_CONN_ST_CTX_VALID_MASK 0x1
  9715. #define YSTORM_FCOE_CONN_ST_CTX_VALID_SHIFT 1
  9716. #define YSTORM_FCOE_CONN_ST_CTX_RESERVED1_MASK 0x3F
  9717. #define YSTORM_FCOE_CONN_ST_CTX_RESERVED1_SHIFT 2
  9718. u8 dst_protection_per_mss;
  9719. u8 src_protection_per_mss;
  9720. u8 ptu_log_page_size;
  9721. u8 flags;
  9722. #define YSTORM_FCOE_CONN_ST_CTX_INNER_VLAN_FLAG_MASK 0x1
  9723. #define YSTORM_FCOE_CONN_ST_CTX_INNER_VLAN_FLAG_SHIFT 0
  9724. #define YSTORM_FCOE_CONN_ST_CTX_OUTER_VLAN_FLAG_MASK 0x1
  9725. #define YSTORM_FCOE_CONN_ST_CTX_OUTER_VLAN_FLAG_SHIFT 1
  9726. #define YSTORM_FCOE_CONN_ST_CTX_RSRV_MASK 0x3F
  9727. #define YSTORM_FCOE_CONN_ST_CTX_RSRV_SHIFT 2
  9728. u8 fcp_xfer_size;
  9729. };
  9730. /* FCoE 16-bits vlan structure */
  9731. struct fcoe_vlan_fields {
  9732. __le16 fields;
  9733. #define FCOE_VLAN_FIELDS_VID_MASK 0xFFF
  9734. #define FCOE_VLAN_FIELDS_VID_SHIFT 0
  9735. #define FCOE_VLAN_FIELDS_CLI_MASK 0x1
  9736. #define FCOE_VLAN_FIELDS_CLI_SHIFT 12
  9737. #define FCOE_VLAN_FIELDS_PRI_MASK 0x7
  9738. #define FCOE_VLAN_FIELDS_PRI_SHIFT 13
  9739. };
  9740. /* FCoE 16-bits vlan union */
  9741. union fcoe_vlan_field_union {
  9742. struct fcoe_vlan_fields fields;
  9743. __le16 val;
  9744. };
  9745. /* FCoE 16-bits vlan, vif union */
  9746. union fcoe_vlan_vif_field_union {
  9747. union fcoe_vlan_field_union vlan;
  9748. __le16 vif;
  9749. };
  9750. /* Ethernet context section */
  9751. struct pstorm_fcoe_eth_context_section {
  9752. u8 remote_addr_3;
  9753. u8 remote_addr_2;
  9754. u8 remote_addr_1;
  9755. u8 remote_addr_0;
  9756. u8 local_addr_1;
  9757. u8 local_addr_0;
  9758. u8 remote_addr_5;
  9759. u8 remote_addr_4;
  9760. u8 local_addr_5;
  9761. u8 local_addr_4;
  9762. u8 local_addr_3;
  9763. u8 local_addr_2;
  9764. union fcoe_vlan_vif_field_union vif_outer_vlan;
  9765. __le16 vif_outer_eth_type;
  9766. union fcoe_vlan_vif_field_union inner_vlan;
  9767. __le16 inner_eth_type;
  9768. };
  9769. /* The fcoe storm context of Pstorm */
  9770. struct pstorm_fcoe_conn_st_ctx {
  9771. u8 func_mode;
  9772. u8 cos;
  9773. u8 conf_version;
  9774. u8 rsrv;
  9775. __le16 stat_ram_addr;
  9776. __le16 mss;
  9777. struct regpair abts_cleanup_addr;
  9778. struct pstorm_fcoe_eth_context_section eth;
  9779. u8 sid_2;
  9780. u8 sid_1;
  9781. u8 sid_0;
  9782. u8 flags;
  9783. #define PSTORM_FCOE_CONN_ST_CTX_VNTAG_VLAN_MASK 0x1
  9784. #define PSTORM_FCOE_CONN_ST_CTX_VNTAG_VLAN_SHIFT 0
  9785. #define PSTORM_FCOE_CONN_ST_CTX_SUPPORT_REC_RR_TOV_MASK 0x1
  9786. #define PSTORM_FCOE_CONN_ST_CTX_SUPPORT_REC_RR_TOV_SHIFT 1
  9787. #define PSTORM_FCOE_CONN_ST_CTX_INNER_VLAN_FLAG_MASK 0x1
  9788. #define PSTORM_FCOE_CONN_ST_CTX_INNER_VLAN_FLAG_SHIFT 2
  9789. #define PSTORM_FCOE_CONN_ST_CTX_OUTER_VLAN_FLAG_MASK 0x1
  9790. #define PSTORM_FCOE_CONN_ST_CTX_OUTER_VLAN_FLAG_SHIFT 3
  9791. #define PSTORM_FCOE_CONN_ST_CTX_SINGLE_VLAN_FLAG_MASK 0x1
  9792. #define PSTORM_FCOE_CONN_ST_CTX_SINGLE_VLAN_FLAG_SHIFT 4
  9793. #define PSTORM_FCOE_CONN_ST_CTX_RESERVED_MASK 0x7
  9794. #define PSTORM_FCOE_CONN_ST_CTX_RESERVED_SHIFT 5
  9795. u8 did_2;
  9796. u8 did_1;
  9797. u8 did_0;
  9798. u8 src_mac_index;
  9799. __le16 rec_rr_tov_val;
  9800. u8 q_relative_offset;
  9801. u8 reserved1;
  9802. };
  9803. /* The fcoe storm context of Xstorm */
  9804. struct xstorm_fcoe_conn_st_ctx {
  9805. u8 func_mode;
  9806. u8 src_mac_index;
  9807. u8 conf_version;
  9808. u8 cached_wqes_avail;
  9809. __le16 stat_ram_addr;
  9810. u8 flags;
  9811. #define XSTORM_FCOE_CONN_ST_CTX_SQ_DEFERRED_MASK 0x1
  9812. #define XSTORM_FCOE_CONN_ST_CTX_SQ_DEFERRED_SHIFT 0
  9813. #define XSTORM_FCOE_CONN_ST_CTX_INNER_VLAN_FLAG_MASK 0x1
  9814. #define XSTORM_FCOE_CONN_ST_CTX_INNER_VLAN_FLAG_SHIFT 1
  9815. #define XSTORM_FCOE_CONN_ST_CTX_INNER_VLAN_FLAG_ORIG_MASK 0x1
  9816. #define XSTORM_FCOE_CONN_ST_CTX_INNER_VLAN_FLAG_ORIG_SHIFT 2
  9817. #define XSTORM_FCOE_CONN_ST_CTX_LAST_QUEUE_HANDLED_MASK 0x3
  9818. #define XSTORM_FCOE_CONN_ST_CTX_LAST_QUEUE_HANDLED_SHIFT 3
  9819. #define XSTORM_FCOE_CONN_ST_CTX_RSRV_MASK 0x7
  9820. #define XSTORM_FCOE_CONN_ST_CTX_RSRV_SHIFT 5
  9821. u8 cached_wqes_offset;
  9822. u8 reserved2;
  9823. u8 eth_hdr_size;
  9824. u8 seq_id;
  9825. u8 max_conc_seqs;
  9826. __le16 num_pages_in_pbl;
  9827. __le16 reserved;
  9828. struct regpair sq_pbl_addr;
  9829. struct regpair sq_curr_page_addr;
  9830. struct regpair sq_next_page_addr;
  9831. struct regpair xferq_pbl_addr;
  9832. struct regpair xferq_curr_page_addr;
  9833. struct regpair xferq_next_page_addr;
  9834. struct regpair respq_pbl_addr;
  9835. struct regpair respq_curr_page_addr;
  9836. struct regpair respq_next_page_addr;
  9837. __le16 mtu;
  9838. __le16 tx_max_fc_pay_len;
  9839. __le16 max_fc_payload_len;
  9840. __le16 min_frame_size;
  9841. __le16 sq_pbl_next_index;
  9842. __le16 respq_pbl_next_index;
  9843. u8 fcp_cmd_byte_credit;
  9844. u8 fcp_rsp_byte_credit;
  9845. __le16 protection_info;
  9846. #define XSTORM_FCOE_CONN_ST_CTX_PROTECTION_PERF_MASK 0x1
  9847. #define XSTORM_FCOE_CONN_ST_CTX_PROTECTION_PERF_SHIFT 0
  9848. #define XSTORM_FCOE_CONN_ST_CTX_SUPPORT_PROTECTION_MASK 0x1
  9849. #define XSTORM_FCOE_CONN_ST_CTX_SUPPORT_PROTECTION_SHIFT 1
  9850. #define XSTORM_FCOE_CONN_ST_CTX_VALID_MASK 0x1
  9851. #define XSTORM_FCOE_CONN_ST_CTX_VALID_SHIFT 2
  9852. #define XSTORM_FCOE_CONN_ST_CTX_FRAME_PROT_ALIGNED_MASK 0x1
  9853. #define XSTORM_FCOE_CONN_ST_CTX_FRAME_PROT_ALIGNED_SHIFT 3
  9854. #define XSTORM_FCOE_CONN_ST_CTX_RESERVED3_MASK 0xF
  9855. #define XSTORM_FCOE_CONN_ST_CTX_RESERVED3_SHIFT 4
  9856. #define XSTORM_FCOE_CONN_ST_CTX_DST_PROTECTION_PER_MSS_MASK 0xFF
  9857. #define XSTORM_FCOE_CONN_ST_CTX_DST_PROTECTION_PER_MSS_SHIFT 8
  9858. __le16 xferq_pbl_next_index;
  9859. __le16 page_size;
  9860. u8 mid_seq;
  9861. u8 fcp_xfer_byte_credit;
  9862. u8 reserved1[2];
  9863. struct fcoe_wqe cached_wqes[16];
  9864. };
  9865. struct e4_xstorm_fcoe_conn_ag_ctx {
  9866. u8 reserved0;
  9867. u8 state;
  9868. u8 flags0;
  9869. #define E4_XSTORM_FCOE_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  9870. #define E4_XSTORM_FCOE_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  9871. #define E4_XSTORM_FCOE_CONN_AG_CTX_RESERVED1_MASK 0x1
  9872. #define E4_XSTORM_FCOE_CONN_AG_CTX_RESERVED1_SHIFT 1
  9873. #define E4_XSTORM_FCOE_CONN_AG_CTX_RESERVED2_MASK 0x1
  9874. #define E4_XSTORM_FCOE_CONN_AG_CTX_RESERVED2_SHIFT 2
  9875. #define E4_XSTORM_FCOE_CONN_AG_CTX_EXIST_IN_QM3_MASK 0x1
  9876. #define E4_XSTORM_FCOE_CONN_AG_CTX_EXIST_IN_QM3_SHIFT 3
  9877. #define E4_XSTORM_FCOE_CONN_AG_CTX_RESERVED3_MASK 0x1
  9878. #define E4_XSTORM_FCOE_CONN_AG_CTX_RESERVED3_SHIFT 4
  9879. #define E4_XSTORM_FCOE_CONN_AG_CTX_RESERVED4_MASK 0x1
  9880. #define E4_XSTORM_FCOE_CONN_AG_CTX_RESERVED4_SHIFT 5
  9881. #define E4_XSTORM_FCOE_CONN_AG_CTX_RESERVED5_MASK 0x1
  9882. #define E4_XSTORM_FCOE_CONN_AG_CTX_RESERVED5_SHIFT 6
  9883. #define E4_XSTORM_FCOE_CONN_AG_CTX_RESERVED6_MASK 0x1
  9884. #define E4_XSTORM_FCOE_CONN_AG_CTX_RESERVED6_SHIFT 7
  9885. u8 flags1;
  9886. #define E4_XSTORM_FCOE_CONN_AG_CTX_RESERVED7_MASK 0x1
  9887. #define E4_XSTORM_FCOE_CONN_AG_CTX_RESERVED7_SHIFT 0
  9888. #define E4_XSTORM_FCOE_CONN_AG_CTX_RESERVED8_MASK 0x1
  9889. #define E4_XSTORM_FCOE_CONN_AG_CTX_RESERVED8_SHIFT 1
  9890. #define E4_XSTORM_FCOE_CONN_AG_CTX_RESERVED9_MASK 0x1
  9891. #define E4_XSTORM_FCOE_CONN_AG_CTX_RESERVED9_SHIFT 2
  9892. #define E4_XSTORM_FCOE_CONN_AG_CTX_BIT11_MASK 0x1
  9893. #define E4_XSTORM_FCOE_CONN_AG_CTX_BIT11_SHIFT 3
  9894. #define E4_XSTORM_FCOE_CONN_AG_CTX_BIT12_MASK 0x1
  9895. #define E4_XSTORM_FCOE_CONN_AG_CTX_BIT12_SHIFT 4
  9896. #define E4_XSTORM_FCOE_CONN_AG_CTX_BIT13_MASK 0x1
  9897. #define E4_XSTORM_FCOE_CONN_AG_CTX_BIT13_SHIFT 5
  9898. #define E4_XSTORM_FCOE_CONN_AG_CTX_BIT14_MASK 0x1
  9899. #define E4_XSTORM_FCOE_CONN_AG_CTX_BIT14_SHIFT 6
  9900. #define E4_XSTORM_FCOE_CONN_AG_CTX_BIT15_MASK 0x1
  9901. #define E4_XSTORM_FCOE_CONN_AG_CTX_BIT15_SHIFT 7
  9902. u8 flags2;
  9903. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF0_MASK 0x3
  9904. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF0_SHIFT 0
  9905. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF1_MASK 0x3
  9906. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF1_SHIFT 2
  9907. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF2_MASK 0x3
  9908. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF2_SHIFT 4
  9909. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF3_MASK 0x3
  9910. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF3_SHIFT 6
  9911. u8 flags3;
  9912. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF4_MASK 0x3
  9913. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF4_SHIFT 0
  9914. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF5_MASK 0x3
  9915. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF5_SHIFT 2
  9916. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF6_MASK 0x3
  9917. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF6_SHIFT 4
  9918. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF7_MASK 0x3
  9919. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF7_SHIFT 6
  9920. u8 flags4;
  9921. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF8_MASK 0x3
  9922. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF8_SHIFT 0
  9923. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF9_MASK 0x3
  9924. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF9_SHIFT 2
  9925. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF10_MASK 0x3
  9926. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF10_SHIFT 4
  9927. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF11_MASK 0x3
  9928. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF11_SHIFT 6
  9929. u8 flags5;
  9930. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF12_MASK 0x3
  9931. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF12_SHIFT 0
  9932. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF13_MASK 0x3
  9933. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF13_SHIFT 2
  9934. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF14_MASK 0x3
  9935. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF14_SHIFT 4
  9936. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF15_MASK 0x3
  9937. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF15_SHIFT 6
  9938. u8 flags6;
  9939. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF16_MASK 0x3
  9940. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF16_SHIFT 0
  9941. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF17_MASK 0x3
  9942. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF17_SHIFT 2
  9943. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF18_MASK 0x3
  9944. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF18_SHIFT 4
  9945. #define E4_XSTORM_FCOE_CONN_AG_CTX_DQ_CF_MASK 0x3
  9946. #define E4_XSTORM_FCOE_CONN_AG_CTX_DQ_CF_SHIFT 6
  9947. u8 flags7;
  9948. #define E4_XSTORM_FCOE_CONN_AG_CTX_FLUSH_Q0_MASK 0x3
  9949. #define E4_XSTORM_FCOE_CONN_AG_CTX_FLUSH_Q0_SHIFT 0
  9950. #define E4_XSTORM_FCOE_CONN_AG_CTX_RESERVED10_MASK 0x3
  9951. #define E4_XSTORM_FCOE_CONN_AG_CTX_RESERVED10_SHIFT 2
  9952. #define E4_XSTORM_FCOE_CONN_AG_CTX_SLOW_PATH_MASK 0x3
  9953. #define E4_XSTORM_FCOE_CONN_AG_CTX_SLOW_PATH_SHIFT 4
  9954. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF0EN_MASK 0x1
  9955. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF0EN_SHIFT 6
  9956. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF1EN_MASK 0x1
  9957. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF1EN_SHIFT 7
  9958. u8 flags8;
  9959. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF2EN_MASK 0x1
  9960. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF2EN_SHIFT 0
  9961. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF3EN_MASK 0x1
  9962. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF3EN_SHIFT 1
  9963. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF4EN_MASK 0x1
  9964. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF4EN_SHIFT 2
  9965. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF5EN_MASK 0x1
  9966. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF5EN_SHIFT 3
  9967. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF6EN_MASK 0x1
  9968. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF6EN_SHIFT 4
  9969. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF7EN_MASK 0x1
  9970. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF7EN_SHIFT 5
  9971. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF8EN_MASK 0x1
  9972. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF8EN_SHIFT 6
  9973. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF9EN_MASK 0x1
  9974. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF9EN_SHIFT 7
  9975. u8 flags9;
  9976. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF10EN_MASK 0x1
  9977. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF10EN_SHIFT 0
  9978. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF11EN_MASK 0x1
  9979. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF11EN_SHIFT 1
  9980. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF12EN_MASK 0x1
  9981. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF12EN_SHIFT 2
  9982. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF13EN_MASK 0x1
  9983. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF13EN_SHIFT 3
  9984. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF14EN_MASK 0x1
  9985. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF14EN_SHIFT 4
  9986. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF15EN_MASK 0x1
  9987. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF15EN_SHIFT 5
  9988. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF16EN_MASK 0x1
  9989. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF16EN_SHIFT 6
  9990. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF17EN_MASK 0x1
  9991. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF17EN_SHIFT 7
  9992. u8 flags10;
  9993. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF18EN_MASK 0x1
  9994. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF18EN_SHIFT 0
  9995. #define E4_XSTORM_FCOE_CONN_AG_CTX_DQ_CF_EN_MASK 0x1
  9996. #define E4_XSTORM_FCOE_CONN_AG_CTX_DQ_CF_EN_SHIFT 1
  9997. #define E4_XSTORM_FCOE_CONN_AG_CTX_FLUSH_Q0_EN_MASK 0x1
  9998. #define E4_XSTORM_FCOE_CONN_AG_CTX_FLUSH_Q0_EN_SHIFT 2
  9999. #define E4_XSTORM_FCOE_CONN_AG_CTX_RESERVED11_MASK 0x1
  10000. #define E4_XSTORM_FCOE_CONN_AG_CTX_RESERVED11_SHIFT 3
  10001. #define E4_XSTORM_FCOE_CONN_AG_CTX_SLOW_PATH_EN_MASK 0x1
  10002. #define E4_XSTORM_FCOE_CONN_AG_CTX_SLOW_PATH_EN_SHIFT 4
  10003. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF23EN_MASK 0x1
  10004. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF23EN_SHIFT 5
  10005. #define E4_XSTORM_FCOE_CONN_AG_CTX_RESERVED12_MASK 0x1
  10006. #define E4_XSTORM_FCOE_CONN_AG_CTX_RESERVED12_SHIFT 6
  10007. #define E4_XSTORM_FCOE_CONN_AG_CTX_RESERVED13_MASK 0x1
  10008. #define E4_XSTORM_FCOE_CONN_AG_CTX_RESERVED13_SHIFT 7
  10009. u8 flags11;
  10010. #define E4_XSTORM_FCOE_CONN_AG_CTX_RESERVED14_MASK 0x1
  10011. #define E4_XSTORM_FCOE_CONN_AG_CTX_RESERVED14_SHIFT 0
  10012. #define E4_XSTORM_FCOE_CONN_AG_CTX_RESERVED15_MASK 0x1
  10013. #define E4_XSTORM_FCOE_CONN_AG_CTX_RESERVED15_SHIFT 1
  10014. #define E4_XSTORM_FCOE_CONN_AG_CTX_RESERVED16_MASK 0x1
  10015. #define E4_XSTORM_FCOE_CONN_AG_CTX_RESERVED16_SHIFT 2
  10016. #define E4_XSTORM_FCOE_CONN_AG_CTX_RULE5EN_MASK 0x1
  10017. #define E4_XSTORM_FCOE_CONN_AG_CTX_RULE5EN_SHIFT 3
  10018. #define E4_XSTORM_FCOE_CONN_AG_CTX_RULE6EN_MASK 0x1
  10019. #define E4_XSTORM_FCOE_CONN_AG_CTX_RULE6EN_SHIFT 4
  10020. #define E4_XSTORM_FCOE_CONN_AG_CTX_RULE7EN_MASK 0x1
  10021. #define E4_XSTORM_FCOE_CONN_AG_CTX_RULE7EN_SHIFT 5
  10022. #define E4_XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED1_MASK 0x1
  10023. #define E4_XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED1_SHIFT 6
  10024. #define E4_XSTORM_FCOE_CONN_AG_CTX_XFERQ_DECISION_EN_MASK 0x1
  10025. #define E4_XSTORM_FCOE_CONN_AG_CTX_XFERQ_DECISION_EN_SHIFT 7
  10026. u8 flags12;
  10027. #define E4_XSTORM_FCOE_CONN_AG_CTX_SQ_DECISION_EN_MASK 0x1
  10028. #define E4_XSTORM_FCOE_CONN_AG_CTX_SQ_DECISION_EN_SHIFT 0
  10029. #define E4_XSTORM_FCOE_CONN_AG_CTX_RULE11EN_MASK 0x1
  10030. #define E4_XSTORM_FCOE_CONN_AG_CTX_RULE11EN_SHIFT 1
  10031. #define E4_XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED2_MASK 0x1
  10032. #define E4_XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED2_SHIFT 2
  10033. #define E4_XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED3_MASK 0x1
  10034. #define E4_XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED3_SHIFT 3
  10035. #define E4_XSTORM_FCOE_CONN_AG_CTX_RULE14EN_MASK 0x1
  10036. #define E4_XSTORM_FCOE_CONN_AG_CTX_RULE14EN_SHIFT 4
  10037. #define E4_XSTORM_FCOE_CONN_AG_CTX_RULE15EN_MASK 0x1
  10038. #define E4_XSTORM_FCOE_CONN_AG_CTX_RULE15EN_SHIFT 5
  10039. #define E4_XSTORM_FCOE_CONN_AG_CTX_RULE16EN_MASK 0x1
  10040. #define E4_XSTORM_FCOE_CONN_AG_CTX_RULE16EN_SHIFT 6
  10041. #define E4_XSTORM_FCOE_CONN_AG_CTX_RULE17EN_MASK 0x1
  10042. #define E4_XSTORM_FCOE_CONN_AG_CTX_RULE17EN_SHIFT 7
  10043. u8 flags13;
  10044. #define E4_XSTORM_FCOE_CONN_AG_CTX_RESPQ_DECISION_EN_MASK 0x1
  10045. #define E4_XSTORM_FCOE_CONN_AG_CTX_RESPQ_DECISION_EN_SHIFT 0
  10046. #define E4_XSTORM_FCOE_CONN_AG_CTX_RULE19EN_MASK 0x1
  10047. #define E4_XSTORM_FCOE_CONN_AG_CTX_RULE19EN_SHIFT 1
  10048. #define E4_XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED4_MASK 0x1
  10049. #define E4_XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED4_SHIFT 2
  10050. #define E4_XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED5_MASK 0x1
  10051. #define E4_XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED5_SHIFT 3
  10052. #define E4_XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED6_MASK 0x1
  10053. #define E4_XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED6_SHIFT 4
  10054. #define E4_XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED7_MASK 0x1
  10055. #define E4_XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED7_SHIFT 5
  10056. #define E4_XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED8_MASK 0x1
  10057. #define E4_XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED8_SHIFT 6
  10058. #define E4_XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED9_MASK 0x1
  10059. #define E4_XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED9_SHIFT 7
  10060. u8 flags14;
  10061. #define E4_XSTORM_FCOE_CONN_AG_CTX_BIT16_MASK 0x1
  10062. #define E4_XSTORM_FCOE_CONN_AG_CTX_BIT16_SHIFT 0
  10063. #define E4_XSTORM_FCOE_CONN_AG_CTX_BIT17_MASK 0x1
  10064. #define E4_XSTORM_FCOE_CONN_AG_CTX_BIT17_SHIFT 1
  10065. #define E4_XSTORM_FCOE_CONN_AG_CTX_BIT18_MASK 0x1
  10066. #define E4_XSTORM_FCOE_CONN_AG_CTX_BIT18_SHIFT 2
  10067. #define E4_XSTORM_FCOE_CONN_AG_CTX_BIT19_MASK 0x1
  10068. #define E4_XSTORM_FCOE_CONN_AG_CTX_BIT19_SHIFT 3
  10069. #define E4_XSTORM_FCOE_CONN_AG_CTX_BIT20_MASK 0x1
  10070. #define E4_XSTORM_FCOE_CONN_AG_CTX_BIT20_SHIFT 4
  10071. #define E4_XSTORM_FCOE_CONN_AG_CTX_BIT21_MASK 0x1
  10072. #define E4_XSTORM_FCOE_CONN_AG_CTX_BIT21_SHIFT 5
  10073. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF23_MASK 0x3
  10074. #define E4_XSTORM_FCOE_CONN_AG_CTX_CF23_SHIFT 6
  10075. u8 byte2;
  10076. __le16 physical_q0;
  10077. __le16 word1;
  10078. __le16 word2;
  10079. __le16 sq_cons;
  10080. __le16 sq_prod;
  10081. __le16 xferq_prod;
  10082. __le16 xferq_cons;
  10083. u8 byte3;
  10084. u8 byte4;
  10085. u8 byte5;
  10086. u8 byte6;
  10087. __le32 remain_io;
  10088. __le32 reg1;
  10089. __le32 reg2;
  10090. __le32 reg3;
  10091. __le32 reg4;
  10092. __le32 reg5;
  10093. __le32 reg6;
  10094. __le16 respq_prod;
  10095. __le16 respq_cons;
  10096. __le16 word9;
  10097. __le16 word10;
  10098. __le32 reg7;
  10099. __le32 reg8;
  10100. };
  10101. /* The fcoe storm context of Ustorm */
  10102. struct ustorm_fcoe_conn_st_ctx {
  10103. struct regpair respq_pbl_addr;
  10104. __le16 num_pages_in_pbl;
  10105. u8 ptu_log_page_size;
  10106. u8 log_page_size;
  10107. __le16 respq_prod;
  10108. u8 reserved[2];
  10109. };
  10110. struct e4_tstorm_fcoe_conn_ag_ctx {
  10111. u8 reserved0;
  10112. u8 state;
  10113. u8 flags0;
  10114. #define E4_TSTORM_FCOE_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  10115. #define E4_TSTORM_FCOE_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  10116. #define E4_TSTORM_FCOE_CONN_AG_CTX_BIT1_MASK 0x1
  10117. #define E4_TSTORM_FCOE_CONN_AG_CTX_BIT1_SHIFT 1
  10118. #define E4_TSTORM_FCOE_CONN_AG_CTX_BIT2_MASK 0x1
  10119. #define E4_TSTORM_FCOE_CONN_AG_CTX_BIT2_SHIFT 2
  10120. #define E4_TSTORM_FCOE_CONN_AG_CTX_BIT3_MASK 0x1
  10121. #define E4_TSTORM_FCOE_CONN_AG_CTX_BIT3_SHIFT 3
  10122. #define E4_TSTORM_FCOE_CONN_AG_CTX_BIT4_MASK 0x1
  10123. #define E4_TSTORM_FCOE_CONN_AG_CTX_BIT4_SHIFT 4
  10124. #define E4_TSTORM_FCOE_CONN_AG_CTX_BIT5_MASK 0x1
  10125. #define E4_TSTORM_FCOE_CONN_AG_CTX_BIT5_SHIFT 5
  10126. #define E4_TSTORM_FCOE_CONN_AG_CTX_DUMMY_TIMER_CF_MASK 0x3
  10127. #define E4_TSTORM_FCOE_CONN_AG_CTX_DUMMY_TIMER_CF_SHIFT 6
  10128. u8 flags1;
  10129. #define E4_TSTORM_FCOE_CONN_AG_CTX_FLUSH_Q0_CF_MASK 0x3
  10130. #define E4_TSTORM_FCOE_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT 0
  10131. #define E4_TSTORM_FCOE_CONN_AG_CTX_CF2_MASK 0x3
  10132. #define E4_TSTORM_FCOE_CONN_AG_CTX_CF2_SHIFT 2
  10133. #define E4_TSTORM_FCOE_CONN_AG_CTX_TIMER_STOP_ALL_CF_MASK 0x3
  10134. #define E4_TSTORM_FCOE_CONN_AG_CTX_TIMER_STOP_ALL_CF_SHIFT 4
  10135. #define E4_TSTORM_FCOE_CONN_AG_CTX_CF4_MASK 0x3
  10136. #define E4_TSTORM_FCOE_CONN_AG_CTX_CF4_SHIFT 6
  10137. u8 flags2;
  10138. #define E4_TSTORM_FCOE_CONN_AG_CTX_CF5_MASK 0x3
  10139. #define E4_TSTORM_FCOE_CONN_AG_CTX_CF5_SHIFT 0
  10140. #define E4_TSTORM_FCOE_CONN_AG_CTX_CF6_MASK 0x3
  10141. #define E4_TSTORM_FCOE_CONN_AG_CTX_CF6_SHIFT 2
  10142. #define E4_TSTORM_FCOE_CONN_AG_CTX_CF7_MASK 0x3
  10143. #define E4_TSTORM_FCOE_CONN_AG_CTX_CF7_SHIFT 4
  10144. #define E4_TSTORM_FCOE_CONN_AG_CTX_CF8_MASK 0x3
  10145. #define E4_TSTORM_FCOE_CONN_AG_CTX_CF8_SHIFT 6
  10146. u8 flags3;
  10147. #define E4_TSTORM_FCOE_CONN_AG_CTX_CF9_MASK 0x3
  10148. #define E4_TSTORM_FCOE_CONN_AG_CTX_CF9_SHIFT 0
  10149. #define E4_TSTORM_FCOE_CONN_AG_CTX_CF10_MASK 0x3
  10150. #define E4_TSTORM_FCOE_CONN_AG_CTX_CF10_SHIFT 2
  10151. #define E4_TSTORM_FCOE_CONN_AG_CTX_DUMMY_TIMER_CF_EN_MASK 0x1
  10152. #define E4_TSTORM_FCOE_CONN_AG_CTX_DUMMY_TIMER_CF_EN_SHIFT 4
  10153. #define E4_TSTORM_FCOE_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK 0x1
  10154. #define E4_TSTORM_FCOE_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT 5
  10155. #define E4_TSTORM_FCOE_CONN_AG_CTX_CF2EN_MASK 0x1
  10156. #define E4_TSTORM_FCOE_CONN_AG_CTX_CF2EN_SHIFT 6
  10157. #define E4_TSTORM_FCOE_CONN_AG_CTX_TIMER_STOP_ALL_CF_EN_MASK 0x1
  10158. #define E4_TSTORM_FCOE_CONN_AG_CTX_TIMER_STOP_ALL_CF_EN_SHIFT 7
  10159. u8 flags4;
  10160. #define E4_TSTORM_FCOE_CONN_AG_CTX_CF4EN_MASK 0x1
  10161. #define E4_TSTORM_FCOE_CONN_AG_CTX_CF4EN_SHIFT 0
  10162. #define E4_TSTORM_FCOE_CONN_AG_CTX_CF5EN_MASK 0x1
  10163. #define E4_TSTORM_FCOE_CONN_AG_CTX_CF5EN_SHIFT 1
  10164. #define E4_TSTORM_FCOE_CONN_AG_CTX_CF6EN_MASK 0x1
  10165. #define E4_TSTORM_FCOE_CONN_AG_CTX_CF6EN_SHIFT 2
  10166. #define E4_TSTORM_FCOE_CONN_AG_CTX_CF7EN_MASK 0x1
  10167. #define E4_TSTORM_FCOE_CONN_AG_CTX_CF7EN_SHIFT 3
  10168. #define E4_TSTORM_FCOE_CONN_AG_CTX_CF8EN_MASK 0x1
  10169. #define E4_TSTORM_FCOE_CONN_AG_CTX_CF8EN_SHIFT 4
  10170. #define E4_TSTORM_FCOE_CONN_AG_CTX_CF9EN_MASK 0x1
  10171. #define E4_TSTORM_FCOE_CONN_AG_CTX_CF9EN_SHIFT 5
  10172. #define E4_TSTORM_FCOE_CONN_AG_CTX_CF10EN_MASK 0x1
  10173. #define E4_TSTORM_FCOE_CONN_AG_CTX_CF10EN_SHIFT 6
  10174. #define E4_TSTORM_FCOE_CONN_AG_CTX_RULE0EN_MASK 0x1
  10175. #define E4_TSTORM_FCOE_CONN_AG_CTX_RULE0EN_SHIFT 7
  10176. u8 flags5;
  10177. #define E4_TSTORM_FCOE_CONN_AG_CTX_RULE1EN_MASK 0x1
  10178. #define E4_TSTORM_FCOE_CONN_AG_CTX_RULE1EN_SHIFT 0
  10179. #define E4_TSTORM_FCOE_CONN_AG_CTX_RULE2EN_MASK 0x1
  10180. #define E4_TSTORM_FCOE_CONN_AG_CTX_RULE2EN_SHIFT 1
  10181. #define E4_TSTORM_FCOE_CONN_AG_CTX_RULE3EN_MASK 0x1
  10182. #define E4_TSTORM_FCOE_CONN_AG_CTX_RULE3EN_SHIFT 2
  10183. #define E4_TSTORM_FCOE_CONN_AG_CTX_RULE4EN_MASK 0x1
  10184. #define E4_TSTORM_FCOE_CONN_AG_CTX_RULE4EN_SHIFT 3
  10185. #define E4_TSTORM_FCOE_CONN_AG_CTX_RULE5EN_MASK 0x1
  10186. #define E4_TSTORM_FCOE_CONN_AG_CTX_RULE5EN_SHIFT 4
  10187. #define E4_TSTORM_FCOE_CONN_AG_CTX_RULE6EN_MASK 0x1
  10188. #define E4_TSTORM_FCOE_CONN_AG_CTX_RULE6EN_SHIFT 5
  10189. #define E4_TSTORM_FCOE_CONN_AG_CTX_RULE7EN_MASK 0x1
  10190. #define E4_TSTORM_FCOE_CONN_AG_CTX_RULE7EN_SHIFT 6
  10191. #define E4_TSTORM_FCOE_CONN_AG_CTX_RULE8EN_MASK 0x1
  10192. #define E4_TSTORM_FCOE_CONN_AG_CTX_RULE8EN_SHIFT 7
  10193. __le32 reg0;
  10194. __le32 reg1;
  10195. };
  10196. struct e4_ustorm_fcoe_conn_ag_ctx {
  10197. u8 byte0;
  10198. u8 byte1;
  10199. u8 flags0;
  10200. #define E4_USTORM_FCOE_CONN_AG_CTX_BIT0_MASK 0x1
  10201. #define E4_USTORM_FCOE_CONN_AG_CTX_BIT0_SHIFT 0
  10202. #define E4_USTORM_FCOE_CONN_AG_CTX_BIT1_MASK 0x1
  10203. #define E4_USTORM_FCOE_CONN_AG_CTX_BIT1_SHIFT 1
  10204. #define E4_USTORM_FCOE_CONN_AG_CTX_CF0_MASK 0x3
  10205. #define E4_USTORM_FCOE_CONN_AG_CTX_CF0_SHIFT 2
  10206. #define E4_USTORM_FCOE_CONN_AG_CTX_CF1_MASK 0x3
  10207. #define E4_USTORM_FCOE_CONN_AG_CTX_CF1_SHIFT 4
  10208. #define E4_USTORM_FCOE_CONN_AG_CTX_CF2_MASK 0x3
  10209. #define E4_USTORM_FCOE_CONN_AG_CTX_CF2_SHIFT 6
  10210. u8 flags1;
  10211. #define E4_USTORM_FCOE_CONN_AG_CTX_CF3_MASK 0x3
  10212. #define E4_USTORM_FCOE_CONN_AG_CTX_CF3_SHIFT 0
  10213. #define E4_USTORM_FCOE_CONN_AG_CTX_CF4_MASK 0x3
  10214. #define E4_USTORM_FCOE_CONN_AG_CTX_CF4_SHIFT 2
  10215. #define E4_USTORM_FCOE_CONN_AG_CTX_CF5_MASK 0x3
  10216. #define E4_USTORM_FCOE_CONN_AG_CTX_CF5_SHIFT 4
  10217. #define E4_USTORM_FCOE_CONN_AG_CTX_CF6_MASK 0x3
  10218. #define E4_USTORM_FCOE_CONN_AG_CTX_CF6_SHIFT 6
  10219. u8 flags2;
  10220. #define E4_USTORM_FCOE_CONN_AG_CTX_CF0EN_MASK 0x1
  10221. #define E4_USTORM_FCOE_CONN_AG_CTX_CF0EN_SHIFT 0
  10222. #define E4_USTORM_FCOE_CONN_AG_CTX_CF1EN_MASK 0x1
  10223. #define E4_USTORM_FCOE_CONN_AG_CTX_CF1EN_SHIFT 1
  10224. #define E4_USTORM_FCOE_CONN_AG_CTX_CF2EN_MASK 0x1
  10225. #define E4_USTORM_FCOE_CONN_AG_CTX_CF2EN_SHIFT 2
  10226. #define E4_USTORM_FCOE_CONN_AG_CTX_CF3EN_MASK 0x1
  10227. #define E4_USTORM_FCOE_CONN_AG_CTX_CF3EN_SHIFT 3
  10228. #define E4_USTORM_FCOE_CONN_AG_CTX_CF4EN_MASK 0x1
  10229. #define E4_USTORM_FCOE_CONN_AG_CTX_CF4EN_SHIFT 4
  10230. #define E4_USTORM_FCOE_CONN_AG_CTX_CF5EN_MASK 0x1
  10231. #define E4_USTORM_FCOE_CONN_AG_CTX_CF5EN_SHIFT 5
  10232. #define E4_USTORM_FCOE_CONN_AG_CTX_CF6EN_MASK 0x1
  10233. #define E4_USTORM_FCOE_CONN_AG_CTX_CF6EN_SHIFT 6
  10234. #define E4_USTORM_FCOE_CONN_AG_CTX_RULE0EN_MASK 0x1
  10235. #define E4_USTORM_FCOE_CONN_AG_CTX_RULE0EN_SHIFT 7
  10236. u8 flags3;
  10237. #define E4_USTORM_FCOE_CONN_AG_CTX_RULE1EN_MASK 0x1
  10238. #define E4_USTORM_FCOE_CONN_AG_CTX_RULE1EN_SHIFT 0
  10239. #define E4_USTORM_FCOE_CONN_AG_CTX_RULE2EN_MASK 0x1
  10240. #define E4_USTORM_FCOE_CONN_AG_CTX_RULE2EN_SHIFT 1
  10241. #define E4_USTORM_FCOE_CONN_AG_CTX_RULE3EN_MASK 0x1
  10242. #define E4_USTORM_FCOE_CONN_AG_CTX_RULE3EN_SHIFT 2
  10243. #define E4_USTORM_FCOE_CONN_AG_CTX_RULE4EN_MASK 0x1
  10244. #define E4_USTORM_FCOE_CONN_AG_CTX_RULE4EN_SHIFT 3
  10245. #define E4_USTORM_FCOE_CONN_AG_CTX_RULE5EN_MASK 0x1
  10246. #define E4_USTORM_FCOE_CONN_AG_CTX_RULE5EN_SHIFT 4
  10247. #define E4_USTORM_FCOE_CONN_AG_CTX_RULE6EN_MASK 0x1
  10248. #define E4_USTORM_FCOE_CONN_AG_CTX_RULE6EN_SHIFT 5
  10249. #define E4_USTORM_FCOE_CONN_AG_CTX_RULE7EN_MASK 0x1
  10250. #define E4_USTORM_FCOE_CONN_AG_CTX_RULE7EN_SHIFT 6
  10251. #define E4_USTORM_FCOE_CONN_AG_CTX_RULE8EN_MASK 0x1
  10252. #define E4_USTORM_FCOE_CONN_AG_CTX_RULE8EN_SHIFT 7
  10253. u8 byte2;
  10254. u8 byte3;
  10255. __le16 word0;
  10256. __le16 word1;
  10257. __le32 reg0;
  10258. __le32 reg1;
  10259. __le32 reg2;
  10260. __le32 reg3;
  10261. __le16 word2;
  10262. __le16 word3;
  10263. };
  10264. /* The fcoe storm context of Tstorm */
  10265. struct tstorm_fcoe_conn_st_ctx {
  10266. __le16 stat_ram_addr;
  10267. __le16 rx_max_fc_payload_len;
  10268. __le16 e_d_tov_val;
  10269. u8 flags;
  10270. #define TSTORM_FCOE_CONN_ST_CTX_INC_SEQ_CNT_MASK 0x1
  10271. #define TSTORM_FCOE_CONN_ST_CTX_INC_SEQ_CNT_SHIFT 0
  10272. #define TSTORM_FCOE_CONN_ST_CTX_SUPPORT_CONF_MASK 0x1
  10273. #define TSTORM_FCOE_CONN_ST_CTX_SUPPORT_CONF_SHIFT 1
  10274. #define TSTORM_FCOE_CONN_ST_CTX_DEF_Q_IDX_MASK 0x3F
  10275. #define TSTORM_FCOE_CONN_ST_CTX_DEF_Q_IDX_SHIFT 2
  10276. u8 timers_cleanup_invocation_cnt;
  10277. __le32 reserved1[2];
  10278. __le32 dst_mac_address_bytes_0_to_3;
  10279. __le16 dst_mac_address_bytes_4_to_5;
  10280. __le16 ramrod_echo;
  10281. u8 flags1;
  10282. #define TSTORM_FCOE_CONN_ST_CTX_MODE_MASK 0x3
  10283. #define TSTORM_FCOE_CONN_ST_CTX_MODE_SHIFT 0
  10284. #define TSTORM_FCOE_CONN_ST_CTX_RESERVED_MASK 0x3F
  10285. #define TSTORM_FCOE_CONN_ST_CTX_RESERVED_SHIFT 2
  10286. u8 cq_relative_offset;
  10287. u8 cmdq_relative_offset;
  10288. u8 bdq_resource_id;
  10289. u8 reserved0[4];
  10290. };
  10291. struct e4_mstorm_fcoe_conn_ag_ctx {
  10292. u8 byte0;
  10293. u8 byte1;
  10294. u8 flags0;
  10295. #define E4_MSTORM_FCOE_CONN_AG_CTX_BIT0_MASK 0x1
  10296. #define E4_MSTORM_FCOE_CONN_AG_CTX_BIT0_SHIFT 0
  10297. #define E4_MSTORM_FCOE_CONN_AG_CTX_BIT1_MASK 0x1
  10298. #define E4_MSTORM_FCOE_CONN_AG_CTX_BIT1_SHIFT 1
  10299. #define E4_MSTORM_FCOE_CONN_AG_CTX_CF0_MASK 0x3
  10300. #define E4_MSTORM_FCOE_CONN_AG_CTX_CF0_SHIFT 2
  10301. #define E4_MSTORM_FCOE_CONN_AG_CTX_CF1_MASK 0x3
  10302. #define E4_MSTORM_FCOE_CONN_AG_CTX_CF1_SHIFT 4
  10303. #define E4_MSTORM_FCOE_CONN_AG_CTX_CF2_MASK 0x3
  10304. #define E4_MSTORM_FCOE_CONN_AG_CTX_CF2_SHIFT 6
  10305. u8 flags1;
  10306. #define E4_MSTORM_FCOE_CONN_AG_CTX_CF0EN_MASK 0x1
  10307. #define E4_MSTORM_FCOE_CONN_AG_CTX_CF0EN_SHIFT 0
  10308. #define E4_MSTORM_FCOE_CONN_AG_CTX_CF1EN_MASK 0x1
  10309. #define E4_MSTORM_FCOE_CONN_AG_CTX_CF1EN_SHIFT 1
  10310. #define E4_MSTORM_FCOE_CONN_AG_CTX_CF2EN_MASK 0x1
  10311. #define E4_MSTORM_FCOE_CONN_AG_CTX_CF2EN_SHIFT 2
  10312. #define E4_MSTORM_FCOE_CONN_AG_CTX_RULE0EN_MASK 0x1
  10313. #define E4_MSTORM_FCOE_CONN_AG_CTX_RULE0EN_SHIFT 3
  10314. #define E4_MSTORM_FCOE_CONN_AG_CTX_RULE1EN_MASK 0x1
  10315. #define E4_MSTORM_FCOE_CONN_AG_CTX_RULE1EN_SHIFT 4
  10316. #define E4_MSTORM_FCOE_CONN_AG_CTX_RULE2EN_MASK 0x1
  10317. #define E4_MSTORM_FCOE_CONN_AG_CTX_RULE2EN_SHIFT 5
  10318. #define E4_MSTORM_FCOE_CONN_AG_CTX_RULE3EN_MASK 0x1
  10319. #define E4_MSTORM_FCOE_CONN_AG_CTX_RULE3EN_SHIFT 6
  10320. #define E4_MSTORM_FCOE_CONN_AG_CTX_RULE4EN_MASK 0x1
  10321. #define E4_MSTORM_FCOE_CONN_AG_CTX_RULE4EN_SHIFT 7
  10322. __le16 word0;
  10323. __le16 word1;
  10324. __le32 reg0;
  10325. __le32 reg1;
  10326. };
  10327. /* Fast path part of the fcoe storm context of Mstorm */
  10328. struct fcoe_mstorm_fcoe_conn_st_ctx_fp {
  10329. __le16 xfer_prod;
  10330. u8 num_cqs;
  10331. u8 reserved1;
  10332. u8 protection_info;
  10333. #define FCOE_MSTORM_FCOE_CONN_ST_CTX_FP_SUPPORT_PROTECTION_MASK 0x1
  10334. #define FCOE_MSTORM_FCOE_CONN_ST_CTX_FP_SUPPORT_PROTECTION_SHIFT 0
  10335. #define FCOE_MSTORM_FCOE_CONN_ST_CTX_FP_VALID_MASK 0x1
  10336. #define FCOE_MSTORM_FCOE_CONN_ST_CTX_FP_VALID_SHIFT 1
  10337. #define FCOE_MSTORM_FCOE_CONN_ST_CTX_FP_RESERVED0_MASK 0x3F
  10338. #define FCOE_MSTORM_FCOE_CONN_ST_CTX_FP_RESERVED0_SHIFT 2
  10339. u8 q_relative_offset;
  10340. u8 reserved2[2];
  10341. };
  10342. /* Non fast path part of the fcoe storm context of Mstorm */
  10343. struct fcoe_mstorm_fcoe_conn_st_ctx_non_fp {
  10344. __le16 conn_id;
  10345. __le16 stat_ram_addr;
  10346. __le16 num_pages_in_pbl;
  10347. u8 ptu_log_page_size;
  10348. u8 log_page_size;
  10349. __le16 unsolicited_cq_count;
  10350. __le16 cmdq_count;
  10351. u8 bdq_resource_id;
  10352. u8 reserved0[3];
  10353. struct regpair xferq_pbl_addr;
  10354. struct regpair reserved1;
  10355. struct regpair reserved2[3];
  10356. };
  10357. /* The fcoe storm context of Mstorm */
  10358. struct mstorm_fcoe_conn_st_ctx {
  10359. struct fcoe_mstorm_fcoe_conn_st_ctx_fp fp;
  10360. struct fcoe_mstorm_fcoe_conn_st_ctx_non_fp non_fp;
  10361. };
  10362. /* fcoe connection context */
  10363. struct e4_fcoe_conn_context {
  10364. struct ystorm_fcoe_conn_st_ctx ystorm_st_context;
  10365. struct pstorm_fcoe_conn_st_ctx pstorm_st_context;
  10366. struct regpair pstorm_st_padding[2];
  10367. struct xstorm_fcoe_conn_st_ctx xstorm_st_context;
  10368. struct e4_xstorm_fcoe_conn_ag_ctx xstorm_ag_context;
  10369. struct regpair xstorm_ag_padding[6];
  10370. struct ustorm_fcoe_conn_st_ctx ustorm_st_context;
  10371. struct regpair ustorm_st_padding[2];
  10372. struct e4_tstorm_fcoe_conn_ag_ctx tstorm_ag_context;
  10373. struct regpair tstorm_ag_padding[2];
  10374. struct timers_context timer_context;
  10375. struct e4_ustorm_fcoe_conn_ag_ctx ustorm_ag_context;
  10376. struct tstorm_fcoe_conn_st_ctx tstorm_st_context;
  10377. struct e4_mstorm_fcoe_conn_ag_ctx mstorm_ag_context;
  10378. struct mstorm_fcoe_conn_st_ctx mstorm_st_context;
  10379. };
  10380. /* FCoE connection offload params passed by driver to FW in FCoE offload
  10381. * ramrod.
  10382. */
  10383. struct fcoe_conn_offload_ramrod_params {
  10384. struct fcoe_conn_offload_ramrod_data offload_ramrod_data;
  10385. };
  10386. /* FCoE connection terminate params passed by driver to FW in FCoE terminate
  10387. * conn ramrod.
  10388. */
  10389. struct fcoe_conn_terminate_ramrod_params {
  10390. struct fcoe_conn_terminate_ramrod_data terminate_ramrod_data;
  10391. };
  10392. /* FCoE event type */
  10393. enum fcoe_event_type {
  10394. FCOE_EVENT_INIT_FUNC,
  10395. FCOE_EVENT_DESTROY_FUNC,
  10396. FCOE_EVENT_STAT_FUNC,
  10397. FCOE_EVENT_OFFLOAD_CONN,
  10398. FCOE_EVENT_TERMINATE_CONN,
  10399. FCOE_EVENT_ERROR,
  10400. MAX_FCOE_EVENT_TYPE
  10401. };
  10402. /* FCoE init params passed by driver to FW in FCoE init ramrod */
  10403. struct fcoe_init_ramrod_params {
  10404. struct fcoe_init_func_ramrod_data init_ramrod_data;
  10405. };
  10406. /* FCoE ramrod Command IDs */
  10407. enum fcoe_ramrod_cmd_id {
  10408. FCOE_RAMROD_CMD_ID_INIT_FUNC,
  10409. FCOE_RAMROD_CMD_ID_DESTROY_FUNC,
  10410. FCOE_RAMROD_CMD_ID_STAT_FUNC,
  10411. FCOE_RAMROD_CMD_ID_OFFLOAD_CONN,
  10412. FCOE_RAMROD_CMD_ID_TERMINATE_CONN,
  10413. MAX_FCOE_RAMROD_CMD_ID
  10414. };
  10415. /* FCoE statistics params buffer passed by driver to FW in FCoE statistics
  10416. * ramrod.
  10417. */
  10418. struct fcoe_stat_ramrod_params {
  10419. struct fcoe_stat_ramrod_data stat_ramrod_data;
  10420. };
  10421. struct e4_ystorm_fcoe_conn_ag_ctx {
  10422. u8 byte0;
  10423. u8 byte1;
  10424. u8 flags0;
  10425. #define E4_YSTORM_FCOE_CONN_AG_CTX_BIT0_MASK 0x1
  10426. #define E4_YSTORM_FCOE_CONN_AG_CTX_BIT0_SHIFT 0
  10427. #define E4_YSTORM_FCOE_CONN_AG_CTX_BIT1_MASK 0x1
  10428. #define E4_YSTORM_FCOE_CONN_AG_CTX_BIT1_SHIFT 1
  10429. #define E4_YSTORM_FCOE_CONN_AG_CTX_CF0_MASK 0x3
  10430. #define E4_YSTORM_FCOE_CONN_AG_CTX_CF0_SHIFT 2
  10431. #define E4_YSTORM_FCOE_CONN_AG_CTX_CF1_MASK 0x3
  10432. #define E4_YSTORM_FCOE_CONN_AG_CTX_CF1_SHIFT 4
  10433. #define E4_YSTORM_FCOE_CONN_AG_CTX_CF2_MASK 0x3
  10434. #define E4_YSTORM_FCOE_CONN_AG_CTX_CF2_SHIFT 6
  10435. u8 flags1;
  10436. #define E4_YSTORM_FCOE_CONN_AG_CTX_CF0EN_MASK 0x1
  10437. #define E4_YSTORM_FCOE_CONN_AG_CTX_CF0EN_SHIFT 0
  10438. #define E4_YSTORM_FCOE_CONN_AG_CTX_CF1EN_MASK 0x1
  10439. #define E4_YSTORM_FCOE_CONN_AG_CTX_CF1EN_SHIFT 1
  10440. #define E4_YSTORM_FCOE_CONN_AG_CTX_CF2EN_MASK 0x1
  10441. #define E4_YSTORM_FCOE_CONN_AG_CTX_CF2EN_SHIFT 2
  10442. #define E4_YSTORM_FCOE_CONN_AG_CTX_RULE0EN_MASK 0x1
  10443. #define E4_YSTORM_FCOE_CONN_AG_CTX_RULE0EN_SHIFT 3
  10444. #define E4_YSTORM_FCOE_CONN_AG_CTX_RULE1EN_MASK 0x1
  10445. #define E4_YSTORM_FCOE_CONN_AG_CTX_RULE1EN_SHIFT 4
  10446. #define E4_YSTORM_FCOE_CONN_AG_CTX_RULE2EN_MASK 0x1
  10447. #define E4_YSTORM_FCOE_CONN_AG_CTX_RULE2EN_SHIFT 5
  10448. #define E4_YSTORM_FCOE_CONN_AG_CTX_RULE3EN_MASK 0x1
  10449. #define E4_YSTORM_FCOE_CONN_AG_CTX_RULE3EN_SHIFT 6
  10450. #define E4_YSTORM_FCOE_CONN_AG_CTX_RULE4EN_MASK 0x1
  10451. #define E4_YSTORM_FCOE_CONN_AG_CTX_RULE4EN_SHIFT 7
  10452. u8 byte2;
  10453. u8 byte3;
  10454. __le16 word0;
  10455. __le32 reg0;
  10456. __le32 reg1;
  10457. __le16 word1;
  10458. __le16 word2;
  10459. __le16 word3;
  10460. __le16 word4;
  10461. __le32 reg2;
  10462. __le32 reg3;
  10463. };
  10464. /* The iscsi storm connection context of Ystorm */
  10465. struct ystorm_iscsi_conn_st_ctx {
  10466. __le32 reserved[8];
  10467. };
  10468. /* Combined iSCSI and TCP storm connection of Pstorm */
  10469. struct pstorm_iscsi_tcp_conn_st_ctx {
  10470. __le32 tcp[32];
  10471. __le32 iscsi[4];
  10472. };
  10473. /* The combined tcp and iscsi storm context of Xstorm */
  10474. struct xstorm_iscsi_tcp_conn_st_ctx {
  10475. __le32 reserved_tcp[4];
  10476. __le32 reserved_iscsi[44];
  10477. };
  10478. struct e4_xstorm_iscsi_conn_ag_ctx {
  10479. u8 cdu_validation;
  10480. u8 state;
  10481. u8 flags0;
  10482. #define E4_XSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  10483. #define E4_XSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  10484. #define E4_XSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM1_MASK 0x1
  10485. #define E4_XSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM1_SHIFT 1
  10486. #define E4_XSTORM_ISCSI_CONN_AG_CTX_RESERVED1_MASK 0x1
  10487. #define E4_XSTORM_ISCSI_CONN_AG_CTX_RESERVED1_SHIFT 2
  10488. #define E4_XSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM3_MASK 0x1
  10489. #define E4_XSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM3_SHIFT 3
  10490. #define E4_XSTORM_ISCSI_CONN_AG_CTX_BIT4_MASK 0x1
  10491. #define E4_XSTORM_ISCSI_CONN_AG_CTX_BIT4_SHIFT 4
  10492. #define E4_XSTORM_ISCSI_CONN_AG_CTX_RESERVED2_MASK 0x1
  10493. #define E4_XSTORM_ISCSI_CONN_AG_CTX_RESERVED2_SHIFT 5
  10494. #define E4_XSTORM_ISCSI_CONN_AG_CTX_BIT6_MASK 0x1
  10495. #define E4_XSTORM_ISCSI_CONN_AG_CTX_BIT6_SHIFT 6
  10496. #define E4_XSTORM_ISCSI_CONN_AG_CTX_BIT7_MASK 0x1
  10497. #define E4_XSTORM_ISCSI_CONN_AG_CTX_BIT7_SHIFT 7
  10498. u8 flags1;
  10499. #define E4_XSTORM_ISCSI_CONN_AG_CTX_BIT8_MASK 0x1
  10500. #define E4_XSTORM_ISCSI_CONN_AG_CTX_BIT8_SHIFT 0
  10501. #define E4_XSTORM_ISCSI_CONN_AG_CTX_BIT9_MASK 0x1
  10502. #define E4_XSTORM_ISCSI_CONN_AG_CTX_BIT9_SHIFT 1
  10503. #define E4_XSTORM_ISCSI_CONN_AG_CTX_BIT10_MASK 0x1
  10504. #define E4_XSTORM_ISCSI_CONN_AG_CTX_BIT10_SHIFT 2
  10505. #define E4_XSTORM_ISCSI_CONN_AG_CTX_BIT11_MASK 0x1
  10506. #define E4_XSTORM_ISCSI_CONN_AG_CTX_BIT11_SHIFT 3
  10507. #define E4_XSTORM_ISCSI_CONN_AG_CTX_BIT12_MASK 0x1
  10508. #define E4_XSTORM_ISCSI_CONN_AG_CTX_BIT12_SHIFT 4
  10509. #define E4_XSTORM_ISCSI_CONN_AG_CTX_BIT13_MASK 0x1
  10510. #define E4_XSTORM_ISCSI_CONN_AG_CTX_BIT13_SHIFT 5
  10511. #define E4_XSTORM_ISCSI_CONN_AG_CTX_BIT14_MASK 0x1
  10512. #define E4_XSTORM_ISCSI_CONN_AG_CTX_BIT14_SHIFT 6
  10513. #define E4_XSTORM_ISCSI_CONN_AG_CTX_TX_TRUNCATE_MASK 0x1
  10514. #define E4_XSTORM_ISCSI_CONN_AG_CTX_TX_TRUNCATE_SHIFT 7
  10515. u8 flags2;
  10516. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF0_MASK 0x3
  10517. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF0_SHIFT 0
  10518. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF1_MASK 0x3
  10519. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF1_SHIFT 2
  10520. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF2_MASK 0x3
  10521. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF2_SHIFT 4
  10522. #define E4_XSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_MASK 0x3
  10523. #define E4_XSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_SHIFT 6
  10524. u8 flags3;
  10525. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF4_MASK 0x3
  10526. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF4_SHIFT 0
  10527. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF5_MASK 0x3
  10528. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF5_SHIFT 2
  10529. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF6_MASK 0x3
  10530. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF6_SHIFT 4
  10531. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF7_MASK 0x3
  10532. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF7_SHIFT 6
  10533. u8 flags4;
  10534. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF8_MASK 0x3
  10535. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF8_SHIFT 0
  10536. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF9_MASK 0x3
  10537. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF9_SHIFT 2
  10538. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF10_MASK 0x3
  10539. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF10_SHIFT 4
  10540. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF11_MASK 0x3
  10541. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF11_SHIFT 6
  10542. u8 flags5;
  10543. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF12_MASK 0x3
  10544. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF12_SHIFT 0
  10545. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF13_MASK 0x3
  10546. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF13_SHIFT 2
  10547. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF14_MASK 0x3
  10548. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF14_SHIFT 4
  10549. #define E4_XSTORM_ISCSI_CONN_AG_CTX_UPDATE_STATE_TO_BASE_CF_MASK 0x3
  10550. #define E4_XSTORM_ISCSI_CONN_AG_CTX_UPDATE_STATE_TO_BASE_CF_SHIFT 6
  10551. u8 flags6;
  10552. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF16_MASK 0x3
  10553. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF16_SHIFT 0
  10554. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF17_MASK 0x3
  10555. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF17_SHIFT 2
  10556. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF18_MASK 0x3
  10557. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF18_SHIFT 4
  10558. #define E4_XSTORM_ISCSI_CONN_AG_CTX_DQ_FLUSH_MASK 0x3
  10559. #define E4_XSTORM_ISCSI_CONN_AG_CTX_DQ_FLUSH_SHIFT 6
  10560. u8 flags7;
  10561. #define E4_XSTORM_ISCSI_CONN_AG_CTX_MST_XCM_Q0_FLUSH_CF_MASK 0x3
  10562. #define E4_XSTORM_ISCSI_CONN_AG_CTX_MST_XCM_Q0_FLUSH_CF_SHIFT 0
  10563. #define E4_XSTORM_ISCSI_CONN_AG_CTX_UST_XCM_Q1_FLUSH_CF_MASK 0x3
  10564. #define E4_XSTORM_ISCSI_CONN_AG_CTX_UST_XCM_Q1_FLUSH_CF_SHIFT 2
  10565. #define E4_XSTORM_ISCSI_CONN_AG_CTX_SLOW_PATH_MASK 0x3
  10566. #define E4_XSTORM_ISCSI_CONN_AG_CTX_SLOW_PATH_SHIFT 4
  10567. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF0EN_MASK 0x1
  10568. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF0EN_SHIFT 6
  10569. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF1EN_MASK 0x1
  10570. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF1EN_SHIFT 7
  10571. u8 flags8;
  10572. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF2EN_MASK 0x1
  10573. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF2EN_SHIFT 0
  10574. #define E4_XSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_EN_MASK 0x1
  10575. #define E4_XSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_EN_SHIFT 1
  10576. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF4EN_MASK 0x1
  10577. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF4EN_SHIFT 2
  10578. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF5EN_MASK 0x1
  10579. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF5EN_SHIFT 3
  10580. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF6EN_MASK 0x1
  10581. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF6EN_SHIFT 4
  10582. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF7EN_MASK 0x1
  10583. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF7EN_SHIFT 5
  10584. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF8EN_MASK 0x1
  10585. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF8EN_SHIFT 6
  10586. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF9EN_MASK 0x1
  10587. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF9EN_SHIFT 7
  10588. u8 flags9;
  10589. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF10EN_MASK 0x1
  10590. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF10EN_SHIFT 0
  10591. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF11EN_MASK 0x1
  10592. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF11EN_SHIFT 1
  10593. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF12EN_MASK 0x1
  10594. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF12EN_SHIFT 2
  10595. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF13EN_MASK 0x1
  10596. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF13EN_SHIFT 3
  10597. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF14EN_MASK 0x1
  10598. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF14EN_SHIFT 4
  10599. #define E4_XSTORM_ISCSI_CONN_AG_CTX_UPDATE_STATE_TO_BASE_CF_EN_MASK 0x1
  10600. #define E4_XSTORM_ISCSI_CONN_AG_CTX_UPDATE_STATE_TO_BASE_CF_EN_SHIFT 5
  10601. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF16EN_MASK 0x1
  10602. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF16EN_SHIFT 6
  10603. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF17EN_MASK 0x1
  10604. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF17EN_SHIFT 7
  10605. u8 flags10;
  10606. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF18EN_MASK 0x1
  10607. #define E4_XSTORM_ISCSI_CONN_AG_CTX_CF18EN_SHIFT 0
  10608. #define E4_XSTORM_ISCSI_CONN_AG_CTX_DQ_FLUSH_EN_MASK 0x1
  10609. #define E4_XSTORM_ISCSI_CONN_AG_CTX_DQ_FLUSH_EN_SHIFT 1
  10610. #define E4_XSTORM_ISCSI_CONN_AG_CTX_MST_XCM_Q0_FLUSH_CF_EN_MASK 0x1
  10611. #define E4_XSTORM_ISCSI_CONN_AG_CTX_MST_XCM_Q0_FLUSH_CF_EN_SHIFT 2
  10612. #define E4_XSTORM_ISCSI_CONN_AG_CTX_UST_XCM_Q1_FLUSH_CF_EN_MASK 0x1
  10613. #define E4_XSTORM_ISCSI_CONN_AG_CTX_UST_XCM_Q1_FLUSH_CF_EN_SHIFT 3
  10614. #define E4_XSTORM_ISCSI_CONN_AG_CTX_SLOW_PATH_EN_MASK 0x1
  10615. #define E4_XSTORM_ISCSI_CONN_AG_CTX_SLOW_PATH_EN_SHIFT 4
  10616. #define E4_XSTORM_ISCSI_CONN_AG_CTX_PROC_ONLY_CLEANUP_EN_MASK 0x1
  10617. #define E4_XSTORM_ISCSI_CONN_AG_CTX_PROC_ONLY_CLEANUP_EN_SHIFT 5
  10618. #define E4_XSTORM_ISCSI_CONN_AG_CTX_RULE0EN_MASK 0x1
  10619. #define E4_XSTORM_ISCSI_CONN_AG_CTX_RULE0EN_SHIFT 6
  10620. #define E4_XSTORM_ISCSI_CONN_AG_CTX_MORE_TO_SEND_DEC_RULE_EN_MASK 0x1
  10621. #define E4_XSTORM_ISCSI_CONN_AG_CTX_MORE_TO_SEND_DEC_RULE_EN_SHIFT 7
  10622. u8 flags11;
  10623. #define E4_XSTORM_ISCSI_CONN_AG_CTX_TX_BLOCKED_EN_MASK 0x1
  10624. #define E4_XSTORM_ISCSI_CONN_AG_CTX_TX_BLOCKED_EN_SHIFT 0
  10625. #define E4_XSTORM_ISCSI_CONN_AG_CTX_RULE3EN_MASK 0x1
  10626. #define E4_XSTORM_ISCSI_CONN_AG_CTX_RULE3EN_SHIFT 1
  10627. #define E4_XSTORM_ISCSI_CONN_AG_CTX_RESERVED3_MASK 0x1
  10628. #define E4_XSTORM_ISCSI_CONN_AG_CTX_RESERVED3_SHIFT 2
  10629. #define E4_XSTORM_ISCSI_CONN_AG_CTX_RULE5EN_MASK 0x1
  10630. #define E4_XSTORM_ISCSI_CONN_AG_CTX_RULE5EN_SHIFT 3
  10631. #define E4_XSTORM_ISCSI_CONN_AG_CTX_RULE6EN_MASK 0x1
  10632. #define E4_XSTORM_ISCSI_CONN_AG_CTX_RULE6EN_SHIFT 4
  10633. #define E4_XSTORM_ISCSI_CONN_AG_CTX_RULE7EN_MASK 0x1
  10634. #define E4_XSTORM_ISCSI_CONN_AG_CTX_RULE7EN_SHIFT 5
  10635. #define E4_XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED1_MASK 0x1
  10636. #define E4_XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED1_SHIFT 6
  10637. #define E4_XSTORM_ISCSI_CONN_AG_CTX_RULE9EN_MASK 0x1
  10638. #define E4_XSTORM_ISCSI_CONN_AG_CTX_RULE9EN_SHIFT 7
  10639. u8 flags12;
  10640. #define E4_XSTORM_ISCSI_CONN_AG_CTX_SQ_DEC_RULE_EN_MASK 0x1
  10641. #define E4_XSTORM_ISCSI_CONN_AG_CTX_SQ_DEC_RULE_EN_SHIFT 0
  10642. #define E4_XSTORM_ISCSI_CONN_AG_CTX_RULE11EN_MASK 0x1
  10643. #define E4_XSTORM_ISCSI_CONN_AG_CTX_RULE11EN_SHIFT 1
  10644. #define E4_XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED2_MASK 0x1
  10645. #define E4_XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED2_SHIFT 2
  10646. #define E4_XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED3_MASK 0x1
  10647. #define E4_XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED3_SHIFT 3
  10648. #define E4_XSTORM_ISCSI_CONN_AG_CTX_RULE14EN_MASK 0x1
  10649. #define E4_XSTORM_ISCSI_CONN_AG_CTX_RULE14EN_SHIFT 4
  10650. #define E4_XSTORM_ISCSI_CONN_AG_CTX_RULE15EN_MASK 0x1
  10651. #define E4_XSTORM_ISCSI_CONN_AG_CTX_RULE15EN_SHIFT 5
  10652. #define E4_XSTORM_ISCSI_CONN_AG_CTX_RULE16EN_MASK 0x1
  10653. #define E4_XSTORM_ISCSI_CONN_AG_CTX_RULE16EN_SHIFT 6
  10654. #define E4_XSTORM_ISCSI_CONN_AG_CTX_RULE17EN_MASK 0x1
  10655. #define E4_XSTORM_ISCSI_CONN_AG_CTX_RULE17EN_SHIFT 7
  10656. u8 flags13;
  10657. #define E4_XSTORM_ISCSI_CONN_AG_CTX_R2TQ_DEC_RULE_EN_MASK 0x1
  10658. #define E4_XSTORM_ISCSI_CONN_AG_CTX_R2TQ_DEC_RULE_EN_SHIFT 0
  10659. #define E4_XSTORM_ISCSI_CONN_AG_CTX_HQ_DEC_RULE_EN_MASK 0x1
  10660. #define E4_XSTORM_ISCSI_CONN_AG_CTX_HQ_DEC_RULE_EN_SHIFT 1
  10661. #define E4_XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED4_MASK 0x1
  10662. #define E4_XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED4_SHIFT 2
  10663. #define E4_XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED5_MASK 0x1
  10664. #define E4_XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED5_SHIFT 3
  10665. #define E4_XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED6_MASK 0x1
  10666. #define E4_XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED6_SHIFT 4
  10667. #define E4_XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED7_MASK 0x1
  10668. #define E4_XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED7_SHIFT 5
  10669. #define E4_XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED8_MASK 0x1
  10670. #define E4_XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED8_SHIFT 6
  10671. #define E4_XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED9_MASK 0x1
  10672. #define E4_XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED9_SHIFT 7
  10673. u8 flags14;
  10674. #define E4_XSTORM_ISCSI_CONN_AG_CTX_BIT16_MASK 0x1
  10675. #define E4_XSTORM_ISCSI_CONN_AG_CTX_BIT16_SHIFT 0
  10676. #define E4_XSTORM_ISCSI_CONN_AG_CTX_BIT17_MASK 0x1
  10677. #define E4_XSTORM_ISCSI_CONN_AG_CTX_BIT17_SHIFT 1
  10678. #define E4_XSTORM_ISCSI_CONN_AG_CTX_BIT18_MASK 0x1
  10679. #define E4_XSTORM_ISCSI_CONN_AG_CTX_BIT18_SHIFT 2
  10680. #define E4_XSTORM_ISCSI_CONN_AG_CTX_BIT19_MASK 0x1
  10681. #define E4_XSTORM_ISCSI_CONN_AG_CTX_BIT19_SHIFT 3
  10682. #define E4_XSTORM_ISCSI_CONN_AG_CTX_BIT20_MASK 0x1
  10683. #define E4_XSTORM_ISCSI_CONN_AG_CTX_BIT20_SHIFT 4
  10684. #define E4_XSTORM_ISCSI_CONN_AG_CTX_DUMMY_READ_DONE_MASK 0x1
  10685. #define E4_XSTORM_ISCSI_CONN_AG_CTX_DUMMY_READ_DONE_SHIFT 5
  10686. #define E4_XSTORM_ISCSI_CONN_AG_CTX_PROC_ONLY_CLEANUP_MASK 0x3
  10687. #define E4_XSTORM_ISCSI_CONN_AG_CTX_PROC_ONLY_CLEANUP_SHIFT 6
  10688. u8 byte2;
  10689. __le16 physical_q0;
  10690. __le16 physical_q1;
  10691. __le16 dummy_dorq_var;
  10692. __le16 sq_cons;
  10693. __le16 sq_prod;
  10694. __le16 word5;
  10695. __le16 slow_io_total_data_tx_update;
  10696. u8 byte3;
  10697. u8 byte4;
  10698. u8 byte5;
  10699. u8 byte6;
  10700. __le32 reg0;
  10701. __le32 reg1;
  10702. __le32 reg2;
  10703. __le32 more_to_send_seq;
  10704. __le32 reg4;
  10705. __le32 reg5;
  10706. __le32 hq_scan_next_relevant_ack;
  10707. __le16 r2tq_prod;
  10708. __le16 r2tq_cons;
  10709. __le16 hq_prod;
  10710. __le16 hq_cons;
  10711. __le32 remain_seq;
  10712. __le32 bytes_to_next_pdu;
  10713. __le32 hq_tcp_seq;
  10714. u8 byte7;
  10715. u8 byte8;
  10716. u8 byte9;
  10717. u8 byte10;
  10718. u8 byte11;
  10719. u8 byte12;
  10720. u8 byte13;
  10721. u8 byte14;
  10722. u8 byte15;
  10723. u8 e5_reserved;
  10724. __le16 word11;
  10725. __le32 reg10;
  10726. __le32 reg11;
  10727. __le32 exp_stat_sn;
  10728. __le32 ongoing_fast_rxmit_seq;
  10729. __le32 reg14;
  10730. __le32 reg15;
  10731. __le32 reg16;
  10732. __le32 reg17;
  10733. };
  10734. struct e4_tstorm_iscsi_conn_ag_ctx {
  10735. u8 reserved0;
  10736. u8 state;
  10737. u8 flags0;
  10738. #define E4_TSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  10739. #define E4_TSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  10740. #define E4_TSTORM_ISCSI_CONN_AG_CTX_BIT1_MASK 0x1
  10741. #define E4_TSTORM_ISCSI_CONN_AG_CTX_BIT1_SHIFT 1
  10742. #define E4_TSTORM_ISCSI_CONN_AG_CTX_BIT2_MASK 0x1
  10743. #define E4_TSTORM_ISCSI_CONN_AG_CTX_BIT2_SHIFT 2
  10744. #define E4_TSTORM_ISCSI_CONN_AG_CTX_BIT3_MASK 0x1
  10745. #define E4_TSTORM_ISCSI_CONN_AG_CTX_BIT3_SHIFT 3
  10746. #define E4_TSTORM_ISCSI_CONN_AG_CTX_BIT4_MASK 0x1
  10747. #define E4_TSTORM_ISCSI_CONN_AG_CTX_BIT4_SHIFT 4
  10748. #define E4_TSTORM_ISCSI_CONN_AG_CTX_BIT5_MASK 0x1
  10749. #define E4_TSTORM_ISCSI_CONN_AG_CTX_BIT5_SHIFT 5
  10750. #define E4_TSTORM_ISCSI_CONN_AG_CTX_CF0_MASK 0x3
  10751. #define E4_TSTORM_ISCSI_CONN_AG_CTX_CF0_SHIFT 6
  10752. u8 flags1;
  10753. #define E4_TSTORM_ISCSI_CONN_AG_CTX_P2T_FLUSH_CF_MASK 0x3
  10754. #define E4_TSTORM_ISCSI_CONN_AG_CTX_P2T_FLUSH_CF_SHIFT 0
  10755. #define E4_TSTORM_ISCSI_CONN_AG_CTX_M2T_FLUSH_CF_MASK 0x3
  10756. #define E4_TSTORM_ISCSI_CONN_AG_CTX_M2T_FLUSH_CF_SHIFT 2
  10757. #define E4_TSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_MASK 0x3
  10758. #define E4_TSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_SHIFT 4
  10759. #define E4_TSTORM_ISCSI_CONN_AG_CTX_CF4_MASK 0x3
  10760. #define E4_TSTORM_ISCSI_CONN_AG_CTX_CF4_SHIFT 6
  10761. u8 flags2;
  10762. #define E4_TSTORM_ISCSI_CONN_AG_CTX_CF5_MASK 0x3
  10763. #define E4_TSTORM_ISCSI_CONN_AG_CTX_CF5_SHIFT 0
  10764. #define E4_TSTORM_ISCSI_CONN_AG_CTX_CF6_MASK 0x3
  10765. #define E4_TSTORM_ISCSI_CONN_AG_CTX_CF6_SHIFT 2
  10766. #define E4_TSTORM_ISCSI_CONN_AG_CTX_CF7_MASK 0x3
  10767. #define E4_TSTORM_ISCSI_CONN_AG_CTX_CF7_SHIFT 4
  10768. #define E4_TSTORM_ISCSI_CONN_AG_CTX_CF8_MASK 0x3
  10769. #define E4_TSTORM_ISCSI_CONN_AG_CTX_CF8_SHIFT 6
  10770. u8 flags3;
  10771. #define E4_TSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q0_MASK 0x3
  10772. #define E4_TSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q0_SHIFT 0
  10773. #define E4_TSTORM_ISCSI_CONN_AG_CTX_CF10_MASK 0x3
  10774. #define E4_TSTORM_ISCSI_CONN_AG_CTX_CF10_SHIFT 2
  10775. #define E4_TSTORM_ISCSI_CONN_AG_CTX_CF0EN_MASK 0x1
  10776. #define E4_TSTORM_ISCSI_CONN_AG_CTX_CF0EN_SHIFT 4
  10777. #define E4_TSTORM_ISCSI_CONN_AG_CTX_P2T_FLUSH_CF_EN_MASK 0x1
  10778. #define E4_TSTORM_ISCSI_CONN_AG_CTX_P2T_FLUSH_CF_EN_SHIFT 5
  10779. #define E4_TSTORM_ISCSI_CONN_AG_CTX_M2T_FLUSH_CF_EN_MASK 0x1
  10780. #define E4_TSTORM_ISCSI_CONN_AG_CTX_M2T_FLUSH_CF_EN_SHIFT 6
  10781. #define E4_TSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_EN_MASK 0x1
  10782. #define E4_TSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_EN_SHIFT 7
  10783. u8 flags4;
  10784. #define E4_TSTORM_ISCSI_CONN_AG_CTX_CF4EN_MASK 0x1
  10785. #define E4_TSTORM_ISCSI_CONN_AG_CTX_CF4EN_SHIFT 0
  10786. #define E4_TSTORM_ISCSI_CONN_AG_CTX_CF5EN_MASK 0x1
  10787. #define E4_TSTORM_ISCSI_CONN_AG_CTX_CF5EN_SHIFT 1
  10788. #define E4_TSTORM_ISCSI_CONN_AG_CTX_CF6EN_MASK 0x1
  10789. #define E4_TSTORM_ISCSI_CONN_AG_CTX_CF6EN_SHIFT 2
  10790. #define E4_TSTORM_ISCSI_CONN_AG_CTX_CF7EN_MASK 0x1
  10791. #define E4_TSTORM_ISCSI_CONN_AG_CTX_CF7EN_SHIFT 3
  10792. #define E4_TSTORM_ISCSI_CONN_AG_CTX_CF8EN_MASK 0x1
  10793. #define E4_TSTORM_ISCSI_CONN_AG_CTX_CF8EN_SHIFT 4
  10794. #define E4_TSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q0_EN_MASK 0x1
  10795. #define E4_TSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q0_EN_SHIFT 5
  10796. #define E4_TSTORM_ISCSI_CONN_AG_CTX_CF10EN_MASK 0x1
  10797. #define E4_TSTORM_ISCSI_CONN_AG_CTX_CF10EN_SHIFT 6
  10798. #define E4_TSTORM_ISCSI_CONN_AG_CTX_RULE0EN_MASK 0x1
  10799. #define E4_TSTORM_ISCSI_CONN_AG_CTX_RULE0EN_SHIFT 7
  10800. u8 flags5;
  10801. #define E4_TSTORM_ISCSI_CONN_AG_CTX_RULE1EN_MASK 0x1
  10802. #define E4_TSTORM_ISCSI_CONN_AG_CTX_RULE1EN_SHIFT 0
  10803. #define E4_TSTORM_ISCSI_CONN_AG_CTX_RULE2EN_MASK 0x1
  10804. #define E4_TSTORM_ISCSI_CONN_AG_CTX_RULE2EN_SHIFT 1
  10805. #define E4_TSTORM_ISCSI_CONN_AG_CTX_RULE3EN_MASK 0x1
  10806. #define E4_TSTORM_ISCSI_CONN_AG_CTX_RULE3EN_SHIFT 2
  10807. #define E4_TSTORM_ISCSI_CONN_AG_CTX_RULE4EN_MASK 0x1
  10808. #define E4_TSTORM_ISCSI_CONN_AG_CTX_RULE4EN_SHIFT 3
  10809. #define E4_TSTORM_ISCSI_CONN_AG_CTX_RULE5EN_MASK 0x1
  10810. #define E4_TSTORM_ISCSI_CONN_AG_CTX_RULE5EN_SHIFT 4
  10811. #define E4_TSTORM_ISCSI_CONN_AG_CTX_RULE6EN_MASK 0x1
  10812. #define E4_TSTORM_ISCSI_CONN_AG_CTX_RULE6EN_SHIFT 5
  10813. #define E4_TSTORM_ISCSI_CONN_AG_CTX_RULE7EN_MASK 0x1
  10814. #define E4_TSTORM_ISCSI_CONN_AG_CTX_RULE7EN_SHIFT 6
  10815. #define E4_TSTORM_ISCSI_CONN_AG_CTX_RULE8EN_MASK 0x1
  10816. #define E4_TSTORM_ISCSI_CONN_AG_CTX_RULE8EN_SHIFT 7
  10817. __le32 reg0;
  10818. __le32 reg1;
  10819. __le32 rx_tcp_checksum_err_cnt;
  10820. __le32 reg3;
  10821. __le32 reg4;
  10822. __le32 reg5;
  10823. __le32 reg6;
  10824. __le32 reg7;
  10825. __le32 reg8;
  10826. u8 cid_offload_cnt;
  10827. u8 byte3;
  10828. __le16 word0;
  10829. };
  10830. struct e4_ustorm_iscsi_conn_ag_ctx {
  10831. u8 byte0;
  10832. u8 byte1;
  10833. u8 flags0;
  10834. #define E4_USTORM_ISCSI_CONN_AG_CTX_BIT0_MASK 0x1
  10835. #define E4_USTORM_ISCSI_CONN_AG_CTX_BIT0_SHIFT 0
  10836. #define E4_USTORM_ISCSI_CONN_AG_CTX_BIT1_MASK 0x1
  10837. #define E4_USTORM_ISCSI_CONN_AG_CTX_BIT1_SHIFT 1
  10838. #define E4_USTORM_ISCSI_CONN_AG_CTX_CF0_MASK 0x3
  10839. #define E4_USTORM_ISCSI_CONN_AG_CTX_CF0_SHIFT 2
  10840. #define E4_USTORM_ISCSI_CONN_AG_CTX_CF1_MASK 0x3
  10841. #define E4_USTORM_ISCSI_CONN_AG_CTX_CF1_SHIFT 4
  10842. #define E4_USTORM_ISCSI_CONN_AG_CTX_CF2_MASK 0x3
  10843. #define E4_USTORM_ISCSI_CONN_AG_CTX_CF2_SHIFT 6
  10844. u8 flags1;
  10845. #define E4_USTORM_ISCSI_CONN_AG_CTX_CF3_MASK 0x3
  10846. #define E4_USTORM_ISCSI_CONN_AG_CTX_CF3_SHIFT 0
  10847. #define E4_USTORM_ISCSI_CONN_AG_CTX_CF4_MASK 0x3
  10848. #define E4_USTORM_ISCSI_CONN_AG_CTX_CF4_SHIFT 2
  10849. #define E4_USTORM_ISCSI_CONN_AG_CTX_CF5_MASK 0x3
  10850. #define E4_USTORM_ISCSI_CONN_AG_CTX_CF5_SHIFT 4
  10851. #define E4_USTORM_ISCSI_CONN_AG_CTX_CF6_MASK 0x3
  10852. #define E4_USTORM_ISCSI_CONN_AG_CTX_CF6_SHIFT 6
  10853. u8 flags2;
  10854. #define E4_USTORM_ISCSI_CONN_AG_CTX_CF0EN_MASK 0x1
  10855. #define E4_USTORM_ISCSI_CONN_AG_CTX_CF0EN_SHIFT 0
  10856. #define E4_USTORM_ISCSI_CONN_AG_CTX_CF1EN_MASK 0x1
  10857. #define E4_USTORM_ISCSI_CONN_AG_CTX_CF1EN_SHIFT 1
  10858. #define E4_USTORM_ISCSI_CONN_AG_CTX_CF2EN_MASK 0x1
  10859. #define E4_USTORM_ISCSI_CONN_AG_CTX_CF2EN_SHIFT 2
  10860. #define E4_USTORM_ISCSI_CONN_AG_CTX_CF3EN_MASK 0x1
  10861. #define E4_USTORM_ISCSI_CONN_AG_CTX_CF3EN_SHIFT 3
  10862. #define E4_USTORM_ISCSI_CONN_AG_CTX_CF4EN_MASK 0x1
  10863. #define E4_USTORM_ISCSI_CONN_AG_CTX_CF4EN_SHIFT 4
  10864. #define E4_USTORM_ISCSI_CONN_AG_CTX_CF5EN_MASK 0x1
  10865. #define E4_USTORM_ISCSI_CONN_AG_CTX_CF5EN_SHIFT 5
  10866. #define E4_USTORM_ISCSI_CONN_AG_CTX_CF6EN_MASK 0x1
  10867. #define E4_USTORM_ISCSI_CONN_AG_CTX_CF6EN_SHIFT 6
  10868. #define E4_USTORM_ISCSI_CONN_AG_CTX_RULE0EN_MASK 0x1
  10869. #define E4_USTORM_ISCSI_CONN_AG_CTX_RULE0EN_SHIFT 7
  10870. u8 flags3;
  10871. #define E4_USTORM_ISCSI_CONN_AG_CTX_RULE1EN_MASK 0x1
  10872. #define E4_USTORM_ISCSI_CONN_AG_CTX_RULE1EN_SHIFT 0
  10873. #define E4_USTORM_ISCSI_CONN_AG_CTX_RULE2EN_MASK 0x1
  10874. #define E4_USTORM_ISCSI_CONN_AG_CTX_RULE2EN_SHIFT 1
  10875. #define E4_USTORM_ISCSI_CONN_AG_CTX_RULE3EN_MASK 0x1
  10876. #define E4_USTORM_ISCSI_CONN_AG_CTX_RULE3EN_SHIFT 2
  10877. #define E4_USTORM_ISCSI_CONN_AG_CTX_RULE4EN_MASK 0x1
  10878. #define E4_USTORM_ISCSI_CONN_AG_CTX_RULE4EN_SHIFT 3
  10879. #define E4_USTORM_ISCSI_CONN_AG_CTX_RULE5EN_MASK 0x1
  10880. #define E4_USTORM_ISCSI_CONN_AG_CTX_RULE5EN_SHIFT 4
  10881. #define E4_USTORM_ISCSI_CONN_AG_CTX_RULE6EN_MASK 0x1
  10882. #define E4_USTORM_ISCSI_CONN_AG_CTX_RULE6EN_SHIFT 5
  10883. #define E4_USTORM_ISCSI_CONN_AG_CTX_RULE7EN_MASK 0x1
  10884. #define E4_USTORM_ISCSI_CONN_AG_CTX_RULE7EN_SHIFT 6
  10885. #define E4_USTORM_ISCSI_CONN_AG_CTX_RULE8EN_MASK 0x1
  10886. #define E4_USTORM_ISCSI_CONN_AG_CTX_RULE8EN_SHIFT 7
  10887. u8 byte2;
  10888. u8 byte3;
  10889. __le16 word0;
  10890. __le16 word1;
  10891. __le32 reg0;
  10892. __le32 reg1;
  10893. __le32 reg2;
  10894. __le32 reg3;
  10895. __le16 word2;
  10896. __le16 word3;
  10897. };
  10898. /* The iscsi storm connection context of Tstorm */
  10899. struct tstorm_iscsi_conn_st_ctx {
  10900. __le32 reserved[44];
  10901. };
  10902. struct e4_mstorm_iscsi_conn_ag_ctx {
  10903. u8 reserved;
  10904. u8 state;
  10905. u8 flags0;
  10906. #define E4_MSTORM_ISCSI_CONN_AG_CTX_BIT0_MASK 0x1
  10907. #define E4_MSTORM_ISCSI_CONN_AG_CTX_BIT0_SHIFT 0
  10908. #define E4_MSTORM_ISCSI_CONN_AG_CTX_BIT1_MASK 0x1
  10909. #define E4_MSTORM_ISCSI_CONN_AG_CTX_BIT1_SHIFT 1
  10910. #define E4_MSTORM_ISCSI_CONN_AG_CTX_CF0_MASK 0x3
  10911. #define E4_MSTORM_ISCSI_CONN_AG_CTX_CF0_SHIFT 2
  10912. #define E4_MSTORM_ISCSI_CONN_AG_CTX_CF1_MASK 0x3
  10913. #define E4_MSTORM_ISCSI_CONN_AG_CTX_CF1_SHIFT 4
  10914. #define E4_MSTORM_ISCSI_CONN_AG_CTX_CF2_MASK 0x3
  10915. #define E4_MSTORM_ISCSI_CONN_AG_CTX_CF2_SHIFT 6
  10916. u8 flags1;
  10917. #define E4_MSTORM_ISCSI_CONN_AG_CTX_CF0EN_MASK 0x1
  10918. #define E4_MSTORM_ISCSI_CONN_AG_CTX_CF0EN_SHIFT 0
  10919. #define E4_MSTORM_ISCSI_CONN_AG_CTX_CF1EN_MASK 0x1
  10920. #define E4_MSTORM_ISCSI_CONN_AG_CTX_CF1EN_SHIFT 1
  10921. #define E4_MSTORM_ISCSI_CONN_AG_CTX_CF2EN_MASK 0x1
  10922. #define E4_MSTORM_ISCSI_CONN_AG_CTX_CF2EN_SHIFT 2
  10923. #define E4_MSTORM_ISCSI_CONN_AG_CTX_RULE0EN_MASK 0x1
  10924. #define E4_MSTORM_ISCSI_CONN_AG_CTX_RULE0EN_SHIFT 3
  10925. #define E4_MSTORM_ISCSI_CONN_AG_CTX_RULE1EN_MASK 0x1
  10926. #define E4_MSTORM_ISCSI_CONN_AG_CTX_RULE1EN_SHIFT 4
  10927. #define E4_MSTORM_ISCSI_CONN_AG_CTX_RULE2EN_MASK 0x1
  10928. #define E4_MSTORM_ISCSI_CONN_AG_CTX_RULE2EN_SHIFT 5
  10929. #define E4_MSTORM_ISCSI_CONN_AG_CTX_RULE3EN_MASK 0x1
  10930. #define E4_MSTORM_ISCSI_CONN_AG_CTX_RULE3EN_SHIFT 6
  10931. #define E4_MSTORM_ISCSI_CONN_AG_CTX_RULE4EN_MASK 0x1
  10932. #define E4_MSTORM_ISCSI_CONN_AG_CTX_RULE4EN_SHIFT 7
  10933. __le16 word0;
  10934. __le16 word1;
  10935. __le32 reg0;
  10936. __le32 reg1;
  10937. };
  10938. /* Combined iSCSI and TCP storm connection of Mstorm */
  10939. struct mstorm_iscsi_tcp_conn_st_ctx {
  10940. __le32 reserved_tcp[20];
  10941. __le32 reserved_iscsi[12];
  10942. };
  10943. /* The iscsi storm context of Ustorm */
  10944. struct ustorm_iscsi_conn_st_ctx {
  10945. __le32 reserved[52];
  10946. };
  10947. /* iscsi connection context */
  10948. struct e4_iscsi_conn_context {
  10949. struct ystorm_iscsi_conn_st_ctx ystorm_st_context;
  10950. struct pstorm_iscsi_tcp_conn_st_ctx pstorm_st_context;
  10951. struct regpair pstorm_st_padding[2];
  10952. struct pb_context xpb2_context;
  10953. struct xstorm_iscsi_tcp_conn_st_ctx xstorm_st_context;
  10954. struct regpair xstorm_st_padding[2];
  10955. struct e4_xstorm_iscsi_conn_ag_ctx xstorm_ag_context;
  10956. struct e4_tstorm_iscsi_conn_ag_ctx tstorm_ag_context;
  10957. struct regpair tstorm_ag_padding[2];
  10958. struct timers_context timer_context;
  10959. struct e4_ustorm_iscsi_conn_ag_ctx ustorm_ag_context;
  10960. struct pb_context upb_context;
  10961. struct tstorm_iscsi_conn_st_ctx tstorm_st_context;
  10962. struct regpair tstorm_st_padding[2];
  10963. struct e4_mstorm_iscsi_conn_ag_ctx mstorm_ag_context;
  10964. struct mstorm_iscsi_tcp_conn_st_ctx mstorm_st_context;
  10965. struct ustorm_iscsi_conn_st_ctx ustorm_st_context;
  10966. };
  10967. /* iSCSI init params passed by driver to FW in iSCSI init ramrod */
  10968. struct iscsi_init_ramrod_params {
  10969. struct iscsi_spe_func_init iscsi_init_spe;
  10970. struct tcp_init_params tcp_init;
  10971. };
  10972. struct e4_ystorm_iscsi_conn_ag_ctx {
  10973. u8 byte0;
  10974. u8 byte1;
  10975. u8 flags0;
  10976. #define E4_YSTORM_ISCSI_CONN_AG_CTX_BIT0_MASK 0x1
  10977. #define E4_YSTORM_ISCSI_CONN_AG_CTX_BIT0_SHIFT 0
  10978. #define E4_YSTORM_ISCSI_CONN_AG_CTX_BIT1_MASK 0x1
  10979. #define E4_YSTORM_ISCSI_CONN_AG_CTX_BIT1_SHIFT 1
  10980. #define E4_YSTORM_ISCSI_CONN_AG_CTX_CF0_MASK 0x3
  10981. #define E4_YSTORM_ISCSI_CONN_AG_CTX_CF0_SHIFT 2
  10982. #define E4_YSTORM_ISCSI_CONN_AG_CTX_CF1_MASK 0x3
  10983. #define E4_YSTORM_ISCSI_CONN_AG_CTX_CF1_SHIFT 4
  10984. #define E4_YSTORM_ISCSI_CONN_AG_CTX_CF2_MASK 0x3
  10985. #define E4_YSTORM_ISCSI_CONN_AG_CTX_CF2_SHIFT 6
  10986. u8 flags1;
  10987. #define E4_YSTORM_ISCSI_CONN_AG_CTX_CF0EN_MASK 0x1
  10988. #define E4_YSTORM_ISCSI_CONN_AG_CTX_CF0EN_SHIFT 0
  10989. #define E4_YSTORM_ISCSI_CONN_AG_CTX_CF1EN_MASK 0x1
  10990. #define E4_YSTORM_ISCSI_CONN_AG_CTX_CF1EN_SHIFT 1
  10991. #define E4_YSTORM_ISCSI_CONN_AG_CTX_CF2EN_MASK 0x1
  10992. #define E4_YSTORM_ISCSI_CONN_AG_CTX_CF2EN_SHIFT 2
  10993. #define E4_YSTORM_ISCSI_CONN_AG_CTX_RULE0EN_MASK 0x1
  10994. #define E4_YSTORM_ISCSI_CONN_AG_CTX_RULE0EN_SHIFT 3
  10995. #define E4_YSTORM_ISCSI_CONN_AG_CTX_RULE1EN_MASK 0x1
  10996. #define E4_YSTORM_ISCSI_CONN_AG_CTX_RULE1EN_SHIFT 4
  10997. #define E4_YSTORM_ISCSI_CONN_AG_CTX_RULE2EN_MASK 0x1
  10998. #define E4_YSTORM_ISCSI_CONN_AG_CTX_RULE2EN_SHIFT 5
  10999. #define E4_YSTORM_ISCSI_CONN_AG_CTX_RULE3EN_MASK 0x1
  11000. #define E4_YSTORM_ISCSI_CONN_AG_CTX_RULE3EN_SHIFT 6
  11001. #define E4_YSTORM_ISCSI_CONN_AG_CTX_RULE4EN_MASK 0x1
  11002. #define E4_YSTORM_ISCSI_CONN_AG_CTX_RULE4EN_SHIFT 7
  11003. u8 byte2;
  11004. u8 byte3;
  11005. __le16 word0;
  11006. __le32 reg0;
  11007. __le32 reg1;
  11008. __le16 word1;
  11009. __le16 word2;
  11010. __le16 word3;
  11011. __le16 word4;
  11012. __le32 reg2;
  11013. __le32 reg3;
  11014. };
  11015. #define MFW_TRACE_SIGNATURE 0x25071946
  11016. /* The trace in the buffer */
  11017. #define MFW_TRACE_EVENTID_MASK 0x00ffff
  11018. #define MFW_TRACE_PRM_SIZE_MASK 0x0f0000
  11019. #define MFW_TRACE_PRM_SIZE_SHIFT 16
  11020. #define MFW_TRACE_ENTRY_SIZE 3
  11021. struct mcp_trace {
  11022. u32 signature; /* Help to identify that the trace is valid */
  11023. u32 size; /* the size of the trace buffer in bytes */
  11024. u32 curr_level; /* 2 - all will be written to the buffer
  11025. * 1 - debug trace will not be written
  11026. * 0 - just errors will be written to the buffer
  11027. */
  11028. u32 modules_mask[2]; /* a bit per module, 1 means write it, 0 means
  11029. * mask it.
  11030. */
  11031. /* Warning: the following pointers are assumed to be 32bits as they are
  11032. * used only in the MFW.
  11033. */
  11034. u32 trace_prod; /* The next trace will be written to this offset */
  11035. u32 trace_oldest; /* The oldest valid trace starts at this offset
  11036. * (usually very close after the current producer).
  11037. */
  11038. };
  11039. #define VF_MAX_STATIC 192
  11040. #define MCP_GLOB_PATH_MAX 2
  11041. #define MCP_PORT_MAX 2
  11042. #define MCP_GLOB_PORT_MAX 4
  11043. #define MCP_GLOB_FUNC_MAX 16
  11044. typedef u32 offsize_t; /* In DWORDS !!! */
  11045. /* Offset from the beginning of the MCP scratchpad */
  11046. #define OFFSIZE_OFFSET_SHIFT 0
  11047. #define OFFSIZE_OFFSET_MASK 0x0000ffff
  11048. /* Size of specific element (not the whole array if any) */
  11049. #define OFFSIZE_SIZE_SHIFT 16
  11050. #define OFFSIZE_SIZE_MASK 0xffff0000
  11051. #define SECTION_OFFSET(_offsize) ((((_offsize & \
  11052. OFFSIZE_OFFSET_MASK) >> \
  11053. OFFSIZE_OFFSET_SHIFT) << 2))
  11054. #define QED_SECTION_SIZE(_offsize) (((_offsize & \
  11055. OFFSIZE_SIZE_MASK) >> \
  11056. OFFSIZE_SIZE_SHIFT) << 2)
  11057. #define SECTION_ADDR(_offsize, idx) (MCP_REG_SCRATCH + \
  11058. SECTION_OFFSET(_offsize) + \
  11059. (QED_SECTION_SIZE(_offsize) * idx))
  11060. #define SECTION_OFFSIZE_ADDR(_pub_base, _section) \
  11061. (_pub_base + offsetof(struct mcp_public_data, sections[_section]))
  11062. /* PHY configuration */
  11063. struct eth_phy_cfg {
  11064. u32 speed;
  11065. #define ETH_SPEED_AUTONEG 0
  11066. #define ETH_SPEED_SMARTLINQ 0x8
  11067. u32 pause;
  11068. #define ETH_PAUSE_NONE 0x0
  11069. #define ETH_PAUSE_AUTONEG 0x1
  11070. #define ETH_PAUSE_RX 0x2
  11071. #define ETH_PAUSE_TX 0x4
  11072. u32 adv_speed;
  11073. u32 loopback_mode;
  11074. #define ETH_LOOPBACK_NONE (0)
  11075. #define ETH_LOOPBACK_INT_PHY (1)
  11076. #define ETH_LOOPBACK_EXT_PHY (2)
  11077. #define ETH_LOOPBACK_EXT (3)
  11078. #define ETH_LOOPBACK_MAC (4)
  11079. u32 eee_cfg;
  11080. #define EEE_CFG_EEE_ENABLED BIT(0)
  11081. #define EEE_CFG_TX_LPI BIT(1)
  11082. #define EEE_CFG_ADV_SPEED_1G BIT(2)
  11083. #define EEE_CFG_ADV_SPEED_10G BIT(3)
  11084. #define EEE_TX_TIMER_USEC_MASK (0xfffffff0)
  11085. #define EEE_TX_TIMER_USEC_OFFSET 4
  11086. #define EEE_TX_TIMER_USEC_BALANCED_TIME (0xa00)
  11087. #define EEE_TX_TIMER_USEC_AGGRESSIVE_TIME (0x100)
  11088. #define EEE_TX_TIMER_USEC_LATENCY_TIME (0x6000)
  11089. u32 feature_config_flags;
  11090. #define ETH_EEE_MODE_ADV_LPI (1 << 0)
  11091. };
  11092. struct port_mf_cfg {
  11093. u32 dynamic_cfg;
  11094. #define PORT_MF_CFG_OV_TAG_MASK 0x0000ffff
  11095. #define PORT_MF_CFG_OV_TAG_SHIFT 0
  11096. #define PORT_MF_CFG_OV_TAG_DEFAULT PORT_MF_CFG_OV_TAG_MASK
  11097. u32 reserved[1];
  11098. };
  11099. struct eth_stats {
  11100. u64 r64;
  11101. u64 r127;
  11102. u64 r255;
  11103. u64 r511;
  11104. u64 r1023;
  11105. u64 r1518;
  11106. union {
  11107. struct {
  11108. u64 r1522;
  11109. u64 r2047;
  11110. u64 r4095;
  11111. u64 r9216;
  11112. u64 r16383;
  11113. } bb0;
  11114. struct {
  11115. u64 unused1;
  11116. u64 r1519_to_max;
  11117. u64 unused2;
  11118. u64 unused3;
  11119. u64 unused4;
  11120. } ah0;
  11121. } u0;
  11122. u64 rfcs;
  11123. u64 rxcf;
  11124. u64 rxpf;
  11125. u64 rxpp;
  11126. u64 raln;
  11127. u64 rfcr;
  11128. u64 rovr;
  11129. u64 rjbr;
  11130. u64 rund;
  11131. u64 rfrg;
  11132. u64 t64;
  11133. u64 t127;
  11134. u64 t255;
  11135. u64 t511;
  11136. u64 t1023;
  11137. u64 t1518;
  11138. union {
  11139. struct {
  11140. u64 t2047;
  11141. u64 t4095;
  11142. u64 t9216;
  11143. u64 t16383;
  11144. } bb1;
  11145. struct {
  11146. u64 t1519_to_max;
  11147. u64 unused6;
  11148. u64 unused7;
  11149. u64 unused8;
  11150. } ah1;
  11151. } u1;
  11152. u64 txpf;
  11153. u64 txpp;
  11154. union {
  11155. struct {
  11156. u64 tlpiec;
  11157. u64 tncl;
  11158. } bb2;
  11159. struct {
  11160. u64 unused9;
  11161. u64 unused10;
  11162. } ah2;
  11163. } u2;
  11164. u64 rbyte;
  11165. u64 rxuca;
  11166. u64 rxmca;
  11167. u64 rxbca;
  11168. u64 rxpok;
  11169. u64 tbyte;
  11170. u64 txuca;
  11171. u64 txmca;
  11172. u64 txbca;
  11173. u64 txcf;
  11174. };
  11175. struct brb_stats {
  11176. u64 brb_truncate[8];
  11177. u64 brb_discard[8];
  11178. };
  11179. struct port_stats {
  11180. struct brb_stats brb;
  11181. struct eth_stats eth;
  11182. };
  11183. struct couple_mode_teaming {
  11184. u8 port_cmt[MCP_GLOB_PORT_MAX];
  11185. #define PORT_CMT_IN_TEAM (1 << 0)
  11186. #define PORT_CMT_PORT_ROLE (1 << 1)
  11187. #define PORT_CMT_PORT_INACTIVE (0 << 1)
  11188. #define PORT_CMT_PORT_ACTIVE (1 << 1)
  11189. #define PORT_CMT_TEAM_MASK (1 << 2)
  11190. #define PORT_CMT_TEAM0 (0 << 2)
  11191. #define PORT_CMT_TEAM1 (1 << 2)
  11192. };
  11193. #define LLDP_CHASSIS_ID_STAT_LEN 4
  11194. #define LLDP_PORT_ID_STAT_LEN 4
  11195. #define DCBX_MAX_APP_PROTOCOL 32
  11196. #define MAX_SYSTEM_LLDP_TLV_DATA 32
  11197. enum _lldp_agent {
  11198. LLDP_NEAREST_BRIDGE = 0,
  11199. LLDP_NEAREST_NON_TPMR_BRIDGE,
  11200. LLDP_NEAREST_CUSTOMER_BRIDGE,
  11201. LLDP_MAX_LLDP_AGENTS
  11202. };
  11203. struct lldp_config_params_s {
  11204. u32 config;
  11205. #define LLDP_CONFIG_TX_INTERVAL_MASK 0x000000ff
  11206. #define LLDP_CONFIG_TX_INTERVAL_SHIFT 0
  11207. #define LLDP_CONFIG_HOLD_MASK 0x00000f00
  11208. #define LLDP_CONFIG_HOLD_SHIFT 8
  11209. #define LLDP_CONFIG_MAX_CREDIT_MASK 0x0000f000
  11210. #define LLDP_CONFIG_MAX_CREDIT_SHIFT 12
  11211. #define LLDP_CONFIG_ENABLE_RX_MASK 0x40000000
  11212. #define LLDP_CONFIG_ENABLE_RX_SHIFT 30
  11213. #define LLDP_CONFIG_ENABLE_TX_MASK 0x80000000
  11214. #define LLDP_CONFIG_ENABLE_TX_SHIFT 31
  11215. u32 local_chassis_id[LLDP_CHASSIS_ID_STAT_LEN];
  11216. u32 local_port_id[LLDP_PORT_ID_STAT_LEN];
  11217. };
  11218. struct lldp_status_params_s {
  11219. u32 prefix_seq_num;
  11220. u32 status;
  11221. u32 peer_chassis_id[LLDP_CHASSIS_ID_STAT_LEN];
  11222. u32 peer_port_id[LLDP_PORT_ID_STAT_LEN];
  11223. u32 suffix_seq_num;
  11224. };
  11225. struct dcbx_ets_feature {
  11226. u32 flags;
  11227. #define DCBX_ETS_ENABLED_MASK 0x00000001
  11228. #define DCBX_ETS_ENABLED_SHIFT 0
  11229. #define DCBX_ETS_WILLING_MASK 0x00000002
  11230. #define DCBX_ETS_WILLING_SHIFT 1
  11231. #define DCBX_ETS_ERROR_MASK 0x00000004
  11232. #define DCBX_ETS_ERROR_SHIFT 2
  11233. #define DCBX_ETS_CBS_MASK 0x00000008
  11234. #define DCBX_ETS_CBS_SHIFT 3
  11235. #define DCBX_ETS_MAX_TCS_MASK 0x000000f0
  11236. #define DCBX_ETS_MAX_TCS_SHIFT 4
  11237. #define DCBX_OOO_TC_MASK 0x00000f00
  11238. #define DCBX_OOO_TC_SHIFT 8
  11239. u32 pri_tc_tbl[1];
  11240. #define DCBX_TCP_OOO_TC (4)
  11241. #define NIG_ETS_ISCSI_OOO_CLIENT_OFFSET (DCBX_TCP_OOO_TC + 1)
  11242. #define DCBX_CEE_STRICT_PRIORITY 0xf
  11243. u32 tc_bw_tbl[2];
  11244. u32 tc_tsa_tbl[2];
  11245. #define DCBX_ETS_TSA_STRICT 0
  11246. #define DCBX_ETS_TSA_CBS 1
  11247. #define DCBX_ETS_TSA_ETS 2
  11248. };
  11249. #define DCBX_TCP_OOO_TC (4)
  11250. #define DCBX_TCP_OOO_K2_4PORT_TC (3)
  11251. struct dcbx_app_priority_entry {
  11252. u32 entry;
  11253. #define DCBX_APP_PRI_MAP_MASK 0x000000ff
  11254. #define DCBX_APP_PRI_MAP_SHIFT 0
  11255. #define DCBX_APP_PRI_0 0x01
  11256. #define DCBX_APP_PRI_1 0x02
  11257. #define DCBX_APP_PRI_2 0x04
  11258. #define DCBX_APP_PRI_3 0x08
  11259. #define DCBX_APP_PRI_4 0x10
  11260. #define DCBX_APP_PRI_5 0x20
  11261. #define DCBX_APP_PRI_6 0x40
  11262. #define DCBX_APP_PRI_7 0x80
  11263. #define DCBX_APP_SF_MASK 0x00000300
  11264. #define DCBX_APP_SF_SHIFT 8
  11265. #define DCBX_APP_SF_ETHTYPE 0
  11266. #define DCBX_APP_SF_PORT 1
  11267. #define DCBX_APP_SF_IEEE_MASK 0x0000f000
  11268. #define DCBX_APP_SF_IEEE_SHIFT 12
  11269. #define DCBX_APP_SF_IEEE_RESERVED 0
  11270. #define DCBX_APP_SF_IEEE_ETHTYPE 1
  11271. #define DCBX_APP_SF_IEEE_TCP_PORT 2
  11272. #define DCBX_APP_SF_IEEE_UDP_PORT 3
  11273. #define DCBX_APP_SF_IEEE_TCP_UDP_PORT 4
  11274. #define DCBX_APP_PROTOCOL_ID_MASK 0xffff0000
  11275. #define DCBX_APP_PROTOCOL_ID_SHIFT 16
  11276. };
  11277. struct dcbx_app_priority_feature {
  11278. u32 flags;
  11279. #define DCBX_APP_ENABLED_MASK 0x00000001
  11280. #define DCBX_APP_ENABLED_SHIFT 0
  11281. #define DCBX_APP_WILLING_MASK 0x00000002
  11282. #define DCBX_APP_WILLING_SHIFT 1
  11283. #define DCBX_APP_ERROR_MASK 0x00000004
  11284. #define DCBX_APP_ERROR_SHIFT 2
  11285. #define DCBX_APP_MAX_TCS_MASK 0x0000f000
  11286. #define DCBX_APP_MAX_TCS_SHIFT 12
  11287. #define DCBX_APP_NUM_ENTRIES_MASK 0x00ff0000
  11288. #define DCBX_APP_NUM_ENTRIES_SHIFT 16
  11289. struct dcbx_app_priority_entry app_pri_tbl[DCBX_MAX_APP_PROTOCOL];
  11290. };
  11291. struct dcbx_features {
  11292. struct dcbx_ets_feature ets;
  11293. u32 pfc;
  11294. #define DCBX_PFC_PRI_EN_BITMAP_MASK 0x000000ff
  11295. #define DCBX_PFC_PRI_EN_BITMAP_SHIFT 0
  11296. #define DCBX_PFC_PRI_EN_BITMAP_PRI_0 0x01
  11297. #define DCBX_PFC_PRI_EN_BITMAP_PRI_1 0x02
  11298. #define DCBX_PFC_PRI_EN_BITMAP_PRI_2 0x04
  11299. #define DCBX_PFC_PRI_EN_BITMAP_PRI_3 0x08
  11300. #define DCBX_PFC_PRI_EN_BITMAP_PRI_4 0x10
  11301. #define DCBX_PFC_PRI_EN_BITMAP_PRI_5 0x20
  11302. #define DCBX_PFC_PRI_EN_BITMAP_PRI_6 0x40
  11303. #define DCBX_PFC_PRI_EN_BITMAP_PRI_7 0x80
  11304. #define DCBX_PFC_FLAGS_MASK 0x0000ff00
  11305. #define DCBX_PFC_FLAGS_SHIFT 8
  11306. #define DCBX_PFC_CAPS_MASK 0x00000f00
  11307. #define DCBX_PFC_CAPS_SHIFT 8
  11308. #define DCBX_PFC_MBC_MASK 0x00004000
  11309. #define DCBX_PFC_MBC_SHIFT 14
  11310. #define DCBX_PFC_WILLING_MASK 0x00008000
  11311. #define DCBX_PFC_WILLING_SHIFT 15
  11312. #define DCBX_PFC_ENABLED_MASK 0x00010000
  11313. #define DCBX_PFC_ENABLED_SHIFT 16
  11314. #define DCBX_PFC_ERROR_MASK 0x00020000
  11315. #define DCBX_PFC_ERROR_SHIFT 17
  11316. struct dcbx_app_priority_feature app;
  11317. };
  11318. struct dcbx_local_params {
  11319. u32 config;
  11320. #define DCBX_CONFIG_VERSION_MASK 0x00000007
  11321. #define DCBX_CONFIG_VERSION_SHIFT 0
  11322. #define DCBX_CONFIG_VERSION_DISABLED 0
  11323. #define DCBX_CONFIG_VERSION_IEEE 1
  11324. #define DCBX_CONFIG_VERSION_CEE 2
  11325. #define DCBX_CONFIG_VERSION_STATIC 4
  11326. u32 flags;
  11327. struct dcbx_features features;
  11328. };
  11329. struct dcbx_mib {
  11330. u32 prefix_seq_num;
  11331. u32 flags;
  11332. struct dcbx_features features;
  11333. u32 suffix_seq_num;
  11334. };
  11335. struct lldp_system_tlvs_buffer_s {
  11336. u16 valid;
  11337. u16 length;
  11338. u32 data[MAX_SYSTEM_LLDP_TLV_DATA];
  11339. };
  11340. struct dcb_dscp_map {
  11341. u32 flags;
  11342. #define DCB_DSCP_ENABLE_MASK 0x1
  11343. #define DCB_DSCP_ENABLE_SHIFT 0
  11344. #define DCB_DSCP_ENABLE 1
  11345. u32 dscp_pri_map[8];
  11346. };
  11347. struct public_global {
  11348. u32 max_path;
  11349. u32 max_ports;
  11350. #define MODE_1P 1
  11351. #define MODE_2P 2
  11352. #define MODE_3P 3
  11353. #define MODE_4P 4
  11354. u32 debug_mb_offset;
  11355. u32 phymod_dbg_mb_offset;
  11356. struct couple_mode_teaming cmt;
  11357. s32 internal_temperature;
  11358. u32 mfw_ver;
  11359. u32 running_bundle_id;
  11360. s32 external_temperature;
  11361. u32 mdump_reason;
  11362. u32 data_ptr;
  11363. u32 data_size;
  11364. };
  11365. struct fw_flr_mb {
  11366. u32 aggint;
  11367. u32 opgen_addr;
  11368. u32 accum_ack;
  11369. };
  11370. struct public_path {
  11371. struct fw_flr_mb flr_mb;
  11372. u32 mcp_vf_disabled[VF_MAX_STATIC / 32];
  11373. u32 process_kill;
  11374. #define PROCESS_KILL_COUNTER_MASK 0x0000ffff
  11375. #define PROCESS_KILL_COUNTER_SHIFT 0
  11376. #define PROCESS_KILL_GLOB_AEU_BIT_MASK 0xffff0000
  11377. #define PROCESS_KILL_GLOB_AEU_BIT_SHIFT 16
  11378. #define GLOBAL_AEU_BIT(aeu_reg_id, aeu_bit) (aeu_reg_id * 32 + aeu_bit)
  11379. };
  11380. struct public_port {
  11381. u32 validity_map;
  11382. u32 link_status;
  11383. #define LINK_STATUS_LINK_UP 0x00000001
  11384. #define LINK_STATUS_SPEED_AND_DUPLEX_MASK 0x0000001e
  11385. #define LINK_STATUS_SPEED_AND_DUPLEX_1000THD (1 << 1)
  11386. #define LINK_STATUS_SPEED_AND_DUPLEX_1000TFD (2 << 1)
  11387. #define LINK_STATUS_SPEED_AND_DUPLEX_10G (3 << 1)
  11388. #define LINK_STATUS_SPEED_AND_DUPLEX_20G (4 << 1)
  11389. #define LINK_STATUS_SPEED_AND_DUPLEX_40G (5 << 1)
  11390. #define LINK_STATUS_SPEED_AND_DUPLEX_50G (6 << 1)
  11391. #define LINK_STATUS_SPEED_AND_DUPLEX_100G (7 << 1)
  11392. #define LINK_STATUS_SPEED_AND_DUPLEX_25G (8 << 1)
  11393. #define LINK_STATUS_AUTO_NEGOTIATE_ENABLED 0x00000020
  11394. #define LINK_STATUS_AUTO_NEGOTIATE_COMPLETE 0x00000040
  11395. #define LINK_STATUS_PARALLEL_DETECTION_USED 0x00000080
  11396. #define LINK_STATUS_PFC_ENABLED 0x00000100
  11397. #define LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE 0x00000200
  11398. #define LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE 0x00000400
  11399. #define LINK_STATUS_LINK_PARTNER_10G_CAPABLE 0x00000800
  11400. #define LINK_STATUS_LINK_PARTNER_20G_CAPABLE 0x00001000
  11401. #define LINK_STATUS_LINK_PARTNER_40G_CAPABLE 0x00002000
  11402. #define LINK_STATUS_LINK_PARTNER_50G_CAPABLE 0x00004000
  11403. #define LINK_STATUS_LINK_PARTNER_100G_CAPABLE 0x00008000
  11404. #define LINK_STATUS_LINK_PARTNER_25G_CAPABLE 0x00010000
  11405. #define LINK_STATUS_LINK_PARTNER_FLOW_CONTROL_MASK 0x000C0000
  11406. #define LINK_STATUS_LINK_PARTNER_NOT_PAUSE_CAPABLE (0 << 18)
  11407. #define LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE (1 << 18)
  11408. #define LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE (2 << 18)
  11409. #define LINK_STATUS_LINK_PARTNER_BOTH_PAUSE (3 << 18)
  11410. #define LINK_STATUS_SFP_TX_FAULT 0x00100000
  11411. #define LINK_STATUS_TX_FLOW_CONTROL_ENABLED 0x00200000
  11412. #define LINK_STATUS_RX_FLOW_CONTROL_ENABLED 0x00400000
  11413. #define LINK_STATUS_RX_SIGNAL_PRESENT 0x00800000
  11414. #define LINK_STATUS_MAC_LOCAL_FAULT 0x01000000
  11415. #define LINK_STATUS_MAC_REMOTE_FAULT 0x02000000
  11416. #define LINK_STATUS_UNSUPPORTED_SPD_REQ 0x04000000
  11417. u32 link_status1;
  11418. u32 ext_phy_fw_version;
  11419. u32 drv_phy_cfg_addr;
  11420. u32 port_stx;
  11421. u32 stat_nig_timer;
  11422. struct port_mf_cfg port_mf_config;
  11423. struct port_stats stats;
  11424. u32 media_type;
  11425. #define MEDIA_UNSPECIFIED 0x0
  11426. #define MEDIA_SFPP_10G_FIBER 0x1
  11427. #define MEDIA_XFP_FIBER 0x2
  11428. #define MEDIA_DA_TWINAX 0x3
  11429. #define MEDIA_BASE_T 0x4
  11430. #define MEDIA_SFP_1G_FIBER 0x5
  11431. #define MEDIA_MODULE_FIBER 0x6
  11432. #define MEDIA_KR 0xf0
  11433. #define MEDIA_NOT_PRESENT 0xff
  11434. u32 lfa_status;
  11435. u32 link_change_count;
  11436. struct lldp_config_params_s lldp_config_params[LLDP_MAX_LLDP_AGENTS];
  11437. struct lldp_status_params_s lldp_status_params[LLDP_MAX_LLDP_AGENTS];
  11438. struct lldp_system_tlvs_buffer_s system_lldp_tlvs_buf;
  11439. /* DCBX related MIB */
  11440. struct dcbx_local_params local_admin_dcbx_mib;
  11441. struct dcbx_mib remote_dcbx_mib;
  11442. struct dcbx_mib operational_dcbx_mib;
  11443. u32 reserved[2];
  11444. u32 transceiver_data;
  11445. #define ETH_TRANSCEIVER_STATE_MASK 0x000000FF
  11446. #define ETH_TRANSCEIVER_STATE_SHIFT 0x00000000
  11447. #define ETH_TRANSCEIVER_STATE_UNPLUGGED 0x00000000
  11448. #define ETH_TRANSCEIVER_STATE_PRESENT 0x00000001
  11449. #define ETH_TRANSCEIVER_STATE_VALID 0x00000003
  11450. #define ETH_TRANSCEIVER_STATE_UPDATING 0x00000008
  11451. u32 wol_info;
  11452. u32 wol_pkt_len;
  11453. u32 wol_pkt_details;
  11454. struct dcb_dscp_map dcb_dscp_map;
  11455. u32 eee_status;
  11456. #define EEE_ACTIVE_BIT BIT(0)
  11457. #define EEE_LD_ADV_STATUS_MASK 0x000000f0
  11458. #define EEE_LD_ADV_STATUS_OFFSET 4
  11459. #define EEE_1G_ADV BIT(1)
  11460. #define EEE_10G_ADV BIT(2)
  11461. #define EEE_LP_ADV_STATUS_MASK 0x00000f00
  11462. #define EEE_LP_ADV_STATUS_OFFSET 8
  11463. #define EEE_SUPPORTED_SPEED_MASK 0x0000f000
  11464. #define EEE_SUPPORTED_SPEED_OFFSET 12
  11465. #define EEE_1G_SUPPORTED BIT(1)
  11466. #define EEE_10G_SUPPORTED BIT(2)
  11467. u32 eee_remote;
  11468. #define EEE_REMOTE_TW_TX_MASK 0x0000ffff
  11469. #define EEE_REMOTE_TW_TX_OFFSET 0
  11470. #define EEE_REMOTE_TW_RX_MASK 0xffff0000
  11471. #define EEE_REMOTE_TW_RX_OFFSET 16
  11472. u32 reserved1;
  11473. u32 oem_cfg_port;
  11474. #define OEM_CFG_CHANNEL_TYPE_MASK 0x00000003
  11475. #define OEM_CFG_CHANNEL_TYPE_OFFSET 0
  11476. #define OEM_CFG_CHANNEL_TYPE_VLAN_PARTITION 0x1
  11477. #define OEM_CFG_CHANNEL_TYPE_STAGGED 0x2
  11478. #define OEM_CFG_SCHED_TYPE_MASK 0x0000000C
  11479. #define OEM_CFG_SCHED_TYPE_OFFSET 2
  11480. #define OEM_CFG_SCHED_TYPE_ETS 0x1
  11481. #define OEM_CFG_SCHED_TYPE_VNIC_BW 0x2
  11482. };
  11483. struct public_func {
  11484. u32 reserved0[2];
  11485. u32 mtu_size;
  11486. u32 reserved[7];
  11487. u32 config;
  11488. #define FUNC_MF_CFG_FUNC_HIDE 0x00000001
  11489. #define FUNC_MF_CFG_PAUSE_ON_HOST_RING 0x00000002
  11490. #define FUNC_MF_CFG_PAUSE_ON_HOST_RING_SHIFT 0x00000001
  11491. #define FUNC_MF_CFG_PROTOCOL_MASK 0x000000f0
  11492. #define FUNC_MF_CFG_PROTOCOL_SHIFT 4
  11493. #define FUNC_MF_CFG_PROTOCOL_ETHERNET 0x00000000
  11494. #define FUNC_MF_CFG_PROTOCOL_ISCSI 0x00000010
  11495. #define FUNC_MF_CFG_PROTOCOL_FCOE 0x00000020
  11496. #define FUNC_MF_CFG_PROTOCOL_ROCE 0x00000030
  11497. #define FUNC_MF_CFG_PROTOCOL_MAX 0x00000030
  11498. #define FUNC_MF_CFG_MIN_BW_MASK 0x0000ff00
  11499. #define FUNC_MF_CFG_MIN_BW_SHIFT 8
  11500. #define FUNC_MF_CFG_MIN_BW_DEFAULT 0x00000000
  11501. #define FUNC_MF_CFG_MAX_BW_MASK 0x00ff0000
  11502. #define FUNC_MF_CFG_MAX_BW_SHIFT 16
  11503. #define FUNC_MF_CFG_MAX_BW_DEFAULT 0x00640000
  11504. u32 status;
  11505. #define FUNC_STATUS_VLINK_DOWN 0x00000001
  11506. u32 mac_upper;
  11507. #define FUNC_MF_CFG_UPPERMAC_MASK 0x0000ffff
  11508. #define FUNC_MF_CFG_UPPERMAC_SHIFT 0
  11509. #define FUNC_MF_CFG_UPPERMAC_DEFAULT FUNC_MF_CFG_UPPERMAC_MASK
  11510. u32 mac_lower;
  11511. #define FUNC_MF_CFG_LOWERMAC_DEFAULT 0xffffffff
  11512. u32 fcoe_wwn_port_name_upper;
  11513. u32 fcoe_wwn_port_name_lower;
  11514. u32 fcoe_wwn_node_name_upper;
  11515. u32 fcoe_wwn_node_name_lower;
  11516. u32 ovlan_stag;
  11517. #define FUNC_MF_CFG_OV_STAG_MASK 0x0000ffff
  11518. #define FUNC_MF_CFG_OV_STAG_SHIFT 0
  11519. #define FUNC_MF_CFG_OV_STAG_DEFAULT FUNC_MF_CFG_OV_STAG_MASK
  11520. u32 pf_allocation;
  11521. u32 preserve_data;
  11522. u32 driver_last_activity_ts;
  11523. u32 drv_ack_vf_disabled[VF_MAX_STATIC / 32];
  11524. u32 drv_id;
  11525. #define DRV_ID_PDA_COMP_VER_MASK 0x0000ffff
  11526. #define DRV_ID_PDA_COMP_VER_SHIFT 0
  11527. #define LOAD_REQ_HSI_VERSION 2
  11528. #define DRV_ID_MCP_HSI_VER_MASK 0x00ff0000
  11529. #define DRV_ID_MCP_HSI_VER_SHIFT 16
  11530. #define DRV_ID_MCP_HSI_VER_CURRENT (LOAD_REQ_HSI_VERSION << \
  11531. DRV_ID_MCP_HSI_VER_SHIFT)
  11532. #define DRV_ID_DRV_TYPE_MASK 0x7f000000
  11533. #define DRV_ID_DRV_TYPE_SHIFT 24
  11534. #define DRV_ID_DRV_TYPE_UNKNOWN (0 << DRV_ID_DRV_TYPE_SHIFT)
  11535. #define DRV_ID_DRV_TYPE_LINUX (1 << DRV_ID_DRV_TYPE_SHIFT)
  11536. #define DRV_ID_DRV_INIT_HW_MASK 0x80000000
  11537. #define DRV_ID_DRV_INIT_HW_SHIFT 31
  11538. #define DRV_ID_DRV_INIT_HW_FLAG (1 << DRV_ID_DRV_INIT_HW_SHIFT)
  11539. u32 oem_cfg_func;
  11540. #define OEM_CFG_FUNC_TC_MASK 0x0000000F
  11541. #define OEM_CFG_FUNC_TC_OFFSET 0
  11542. #define OEM_CFG_FUNC_TC_0 0x0
  11543. #define OEM_CFG_FUNC_TC_1 0x1
  11544. #define OEM_CFG_FUNC_TC_2 0x2
  11545. #define OEM_CFG_FUNC_TC_3 0x3
  11546. #define OEM_CFG_FUNC_TC_4 0x4
  11547. #define OEM_CFG_FUNC_TC_5 0x5
  11548. #define OEM_CFG_FUNC_TC_6 0x6
  11549. #define OEM_CFG_FUNC_TC_7 0x7
  11550. #define OEM_CFG_FUNC_HOST_PRI_CTRL_MASK 0x00000030
  11551. #define OEM_CFG_FUNC_HOST_PRI_CTRL_OFFSET 4
  11552. #define OEM_CFG_FUNC_HOST_PRI_CTRL_VNIC 0x1
  11553. #define OEM_CFG_FUNC_HOST_PRI_CTRL_OS 0x2
  11554. };
  11555. struct mcp_mac {
  11556. u32 mac_upper;
  11557. u32 mac_lower;
  11558. };
  11559. struct mcp_val64 {
  11560. u32 lo;
  11561. u32 hi;
  11562. };
  11563. struct mcp_file_att {
  11564. u32 nvm_start_addr;
  11565. u32 len;
  11566. };
  11567. struct bist_nvm_image_att {
  11568. u32 return_code;
  11569. u32 image_type;
  11570. u32 nvm_start_addr;
  11571. u32 len;
  11572. };
  11573. #define MCP_DRV_VER_STR_SIZE 16
  11574. #define MCP_DRV_VER_STR_SIZE_DWORD (MCP_DRV_VER_STR_SIZE / sizeof(u32))
  11575. #define MCP_DRV_NVM_BUF_LEN 32
  11576. struct drv_version_stc {
  11577. u32 version;
  11578. u8 name[MCP_DRV_VER_STR_SIZE - 4];
  11579. };
  11580. struct lan_stats_stc {
  11581. u64 ucast_rx_pkts;
  11582. u64 ucast_tx_pkts;
  11583. u32 fcs_err;
  11584. u32 rserved;
  11585. };
  11586. struct fcoe_stats_stc {
  11587. u64 rx_pkts;
  11588. u64 tx_pkts;
  11589. u32 fcs_err;
  11590. u32 login_failure;
  11591. };
  11592. struct ocbb_data_stc {
  11593. u32 ocbb_host_addr;
  11594. u32 ocsd_host_addr;
  11595. u32 ocsd_req_update_interval;
  11596. };
  11597. #define MAX_NUM_OF_SENSORS 7
  11598. struct temperature_status_stc {
  11599. u32 num_of_sensors;
  11600. u32 sensor[MAX_NUM_OF_SENSORS];
  11601. };
  11602. /* crash dump configuration header */
  11603. struct mdump_config_stc {
  11604. u32 version;
  11605. u32 config;
  11606. u32 epoc;
  11607. u32 num_of_logs;
  11608. u32 valid_logs;
  11609. };
  11610. enum resource_id_enum {
  11611. RESOURCE_NUM_SB_E = 0,
  11612. RESOURCE_NUM_L2_QUEUE_E = 1,
  11613. RESOURCE_NUM_VPORT_E = 2,
  11614. RESOURCE_NUM_VMQ_E = 3,
  11615. RESOURCE_FACTOR_NUM_RSS_PF_E = 4,
  11616. RESOURCE_FACTOR_RSS_PER_VF_E = 5,
  11617. RESOURCE_NUM_RL_E = 6,
  11618. RESOURCE_NUM_PQ_E = 7,
  11619. RESOURCE_NUM_VF_E = 8,
  11620. RESOURCE_VFC_FILTER_E = 9,
  11621. RESOURCE_ILT_E = 10,
  11622. RESOURCE_CQS_E = 11,
  11623. RESOURCE_GFT_PROFILES_E = 12,
  11624. RESOURCE_NUM_TC_E = 13,
  11625. RESOURCE_NUM_RSS_ENGINES_E = 14,
  11626. RESOURCE_LL2_QUEUE_E = 15,
  11627. RESOURCE_RDMA_STATS_QUEUE_E = 16,
  11628. RESOURCE_BDQ_E = 17,
  11629. RESOURCE_MAX_NUM,
  11630. RESOURCE_NUM_INVALID = 0xFFFFFFFF
  11631. };
  11632. /* Resource ID is to be filled by the driver in the MB request
  11633. * Size, offset & flags to be filled by the MFW in the MB response
  11634. */
  11635. struct resource_info {
  11636. enum resource_id_enum res_id;
  11637. u32 size; /* number of allocated resources */
  11638. u32 offset; /* Offset of the 1st resource */
  11639. u32 vf_size;
  11640. u32 vf_offset;
  11641. u32 flags;
  11642. #define RESOURCE_ELEMENT_STRICT (1 << 0)
  11643. };
  11644. #define DRV_ROLE_NONE 0
  11645. #define DRV_ROLE_PREBOOT 1
  11646. #define DRV_ROLE_OS 2
  11647. #define DRV_ROLE_KDUMP 3
  11648. struct load_req_stc {
  11649. u32 drv_ver_0;
  11650. u32 drv_ver_1;
  11651. u32 fw_ver;
  11652. u32 misc0;
  11653. #define LOAD_REQ_ROLE_MASK 0x000000FF
  11654. #define LOAD_REQ_ROLE_SHIFT 0
  11655. #define LOAD_REQ_LOCK_TO_MASK 0x0000FF00
  11656. #define LOAD_REQ_LOCK_TO_SHIFT 8
  11657. #define LOAD_REQ_LOCK_TO_DEFAULT 0
  11658. #define LOAD_REQ_LOCK_TO_NONE 255
  11659. #define LOAD_REQ_FORCE_MASK 0x000F0000
  11660. #define LOAD_REQ_FORCE_SHIFT 16
  11661. #define LOAD_REQ_FORCE_NONE 0
  11662. #define LOAD_REQ_FORCE_PF 1
  11663. #define LOAD_REQ_FORCE_ALL 2
  11664. #define LOAD_REQ_FLAGS0_MASK 0x00F00000
  11665. #define LOAD_REQ_FLAGS0_SHIFT 20
  11666. #define LOAD_REQ_FLAGS0_AVOID_RESET (0x1 << 0)
  11667. };
  11668. struct load_rsp_stc {
  11669. u32 drv_ver_0;
  11670. u32 drv_ver_1;
  11671. u32 fw_ver;
  11672. u32 misc0;
  11673. #define LOAD_RSP_ROLE_MASK 0x000000FF
  11674. #define LOAD_RSP_ROLE_SHIFT 0
  11675. #define LOAD_RSP_HSI_MASK 0x0000FF00
  11676. #define LOAD_RSP_HSI_SHIFT 8
  11677. #define LOAD_RSP_FLAGS0_MASK 0x000F0000
  11678. #define LOAD_RSP_FLAGS0_SHIFT 16
  11679. #define LOAD_RSP_FLAGS0_DRV_EXISTS (0x1 << 0)
  11680. };
  11681. union drv_union_data {
  11682. u32 ver_str[MCP_DRV_VER_STR_SIZE_DWORD];
  11683. struct mcp_mac wol_mac;
  11684. struct eth_phy_cfg drv_phy_cfg;
  11685. struct mcp_val64 val64;
  11686. u8 raw_data[MCP_DRV_NVM_BUF_LEN];
  11687. struct mcp_file_att file_att;
  11688. u32 ack_vf_disabled[VF_MAX_STATIC / 32];
  11689. struct drv_version_stc drv_version;
  11690. struct lan_stats_stc lan_stats;
  11691. struct fcoe_stats_stc fcoe_stats;
  11692. struct ocbb_data_stc ocbb_info;
  11693. struct temperature_status_stc temp_info;
  11694. struct resource_info resource;
  11695. struct bist_nvm_image_att nvm_image_att;
  11696. struct mdump_config_stc mdump_config;
  11697. };
  11698. struct public_drv_mb {
  11699. u32 drv_mb_header;
  11700. #define DRV_MSG_CODE_MASK 0xffff0000
  11701. #define DRV_MSG_CODE_LOAD_REQ 0x10000000
  11702. #define DRV_MSG_CODE_LOAD_DONE 0x11000000
  11703. #define DRV_MSG_CODE_INIT_HW 0x12000000
  11704. #define DRV_MSG_CODE_CANCEL_LOAD_REQ 0x13000000
  11705. #define DRV_MSG_CODE_UNLOAD_REQ 0x20000000
  11706. #define DRV_MSG_CODE_UNLOAD_DONE 0x21000000
  11707. #define DRV_MSG_CODE_INIT_PHY 0x22000000
  11708. #define DRV_MSG_CODE_LINK_RESET 0x23000000
  11709. #define DRV_MSG_CODE_SET_DCBX 0x25000000
  11710. #define DRV_MSG_CODE_OV_UPDATE_CURR_CFG 0x26000000
  11711. #define DRV_MSG_CODE_OV_UPDATE_BUS_NUM 0x27000000
  11712. #define DRV_MSG_CODE_OV_UPDATE_BOOT_PROGRESS 0x28000000
  11713. #define DRV_MSG_CODE_OV_UPDATE_STORM_FW_VER 0x29000000
  11714. #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE 0x31000000
  11715. #define DRV_MSG_CODE_BW_UPDATE_ACK 0x32000000
  11716. #define DRV_MSG_CODE_OV_UPDATE_MTU 0x33000000
  11717. #define DRV_MSG_GET_RESOURCE_ALLOC_MSG 0x34000000
  11718. #define DRV_MSG_SET_RESOURCE_VALUE_MSG 0x35000000
  11719. #define DRV_MSG_CODE_OV_UPDATE_WOL 0x38000000
  11720. #define DRV_MSG_CODE_OV_UPDATE_ESWITCH_MODE 0x39000000
  11721. #define DRV_MSG_CODE_BW_UPDATE_ACK 0x32000000
  11722. #define DRV_MSG_CODE_NIG_DRAIN 0x30000000
  11723. #define DRV_MSG_CODE_S_TAG_UPDATE_ACK 0x3b000000
  11724. #define DRV_MSG_CODE_INITIATE_PF_FLR 0x02010000
  11725. #define DRV_MSG_CODE_VF_DISABLED_DONE 0xc0000000
  11726. #define DRV_MSG_CODE_CFG_VF_MSIX 0xc0010000
  11727. #define DRV_MSG_CODE_CFG_PF_VFS_MSIX 0xc0020000
  11728. #define DRV_MSG_CODE_NVM_PUT_FILE_BEGIN 0x00010000
  11729. #define DRV_MSG_CODE_NVM_PUT_FILE_DATA 0x00020000
  11730. #define DRV_MSG_CODE_NVM_GET_FILE_ATT 0x00030000
  11731. #define DRV_MSG_CODE_NVM_READ_NVRAM 0x00050000
  11732. #define DRV_MSG_CODE_NVM_WRITE_NVRAM 0x00060000
  11733. #define DRV_MSG_CODE_MCP_RESET 0x00090000
  11734. #define DRV_MSG_CODE_SET_VERSION 0x000f0000
  11735. #define DRV_MSG_CODE_MCP_HALT 0x00100000
  11736. #define DRV_MSG_CODE_SET_VMAC 0x00110000
  11737. #define DRV_MSG_CODE_GET_VMAC 0x00120000
  11738. #define DRV_MSG_CODE_VMAC_TYPE_SHIFT 4
  11739. #define DRV_MSG_CODE_VMAC_TYPE_MASK 0x30
  11740. #define DRV_MSG_CODE_VMAC_TYPE_MAC 1
  11741. #define DRV_MSG_CODE_VMAC_TYPE_WWNN 2
  11742. #define DRV_MSG_CODE_VMAC_TYPE_WWPN 3
  11743. #define DRV_MSG_CODE_GET_STATS 0x00130000
  11744. #define DRV_MSG_CODE_STATS_TYPE_LAN 1
  11745. #define DRV_MSG_CODE_STATS_TYPE_FCOE 2
  11746. #define DRV_MSG_CODE_STATS_TYPE_ISCSI 3
  11747. #define DRV_MSG_CODE_STATS_TYPE_RDMA 4
  11748. #define DRV_MSG_CODE_MASK_PARITIES 0x001a0000
  11749. #define DRV_MSG_CODE_BIST_TEST 0x001e0000
  11750. #define DRV_MSG_CODE_SET_LED_MODE 0x00200000
  11751. #define DRV_MSG_CODE_RESOURCE_CMD 0x00230000
  11752. #define DRV_MSG_CODE_GET_TLV_DONE 0x002f0000
  11753. #define RESOURCE_CMD_REQ_RESC_MASK 0x0000001F
  11754. #define RESOURCE_CMD_REQ_RESC_SHIFT 0
  11755. #define RESOURCE_CMD_REQ_OPCODE_MASK 0x000000E0
  11756. #define RESOURCE_CMD_REQ_OPCODE_SHIFT 5
  11757. #define RESOURCE_OPCODE_REQ 1
  11758. #define RESOURCE_OPCODE_REQ_WO_AGING 2
  11759. #define RESOURCE_OPCODE_REQ_W_AGING 3
  11760. #define RESOURCE_OPCODE_RELEASE 4
  11761. #define RESOURCE_OPCODE_FORCE_RELEASE 5
  11762. #define RESOURCE_CMD_REQ_AGE_MASK 0x0000FF00
  11763. #define RESOURCE_CMD_REQ_AGE_SHIFT 8
  11764. #define RESOURCE_CMD_RSP_OWNER_MASK 0x000000FF
  11765. #define RESOURCE_CMD_RSP_OWNER_SHIFT 0
  11766. #define RESOURCE_CMD_RSP_OPCODE_MASK 0x00000700
  11767. #define RESOURCE_CMD_RSP_OPCODE_SHIFT 8
  11768. #define RESOURCE_OPCODE_GNT 1
  11769. #define RESOURCE_OPCODE_BUSY 2
  11770. #define RESOURCE_OPCODE_RELEASED 3
  11771. #define RESOURCE_OPCODE_RELEASED_PREVIOUS 4
  11772. #define RESOURCE_OPCODE_WRONG_OWNER 5
  11773. #define RESOURCE_OPCODE_UNKNOWN_CMD 255
  11774. #define RESOURCE_DUMP 0
  11775. #define DRV_MSG_CODE_GET_PF_RDMA_PROTOCOL 0x002b0000
  11776. #define DRV_MSG_CODE_OS_WOL 0x002e0000
  11777. #define DRV_MSG_CODE_FEATURE_SUPPORT 0x00300000
  11778. #define DRV_MSG_CODE_GET_MFW_FEATURE_SUPPORT 0x00310000
  11779. #define DRV_MSG_SEQ_NUMBER_MASK 0x0000ffff
  11780. u32 drv_mb_param;
  11781. #define DRV_MB_PARAM_UNLOAD_WOL_UNKNOWN 0x00000000
  11782. #define DRV_MB_PARAM_UNLOAD_WOL_MCP 0x00000001
  11783. #define DRV_MB_PARAM_UNLOAD_WOL_DISABLED 0x00000002
  11784. #define DRV_MB_PARAM_UNLOAD_WOL_ENABLED 0x00000003
  11785. #define DRV_MB_PARAM_DCBX_NOTIFY_MASK 0x000000FF
  11786. #define DRV_MB_PARAM_DCBX_NOTIFY_SHIFT 3
  11787. #define DRV_MB_PARAM_NVM_LEN_OFFSET 24
  11788. #define DRV_MB_PARAM_CFG_VF_MSIX_VF_ID_SHIFT 0
  11789. #define DRV_MB_PARAM_CFG_VF_MSIX_VF_ID_MASK 0x000000FF
  11790. #define DRV_MB_PARAM_CFG_VF_MSIX_SB_NUM_SHIFT 8
  11791. #define DRV_MB_PARAM_CFG_VF_MSIX_SB_NUM_MASK 0x0000FF00
  11792. #define DRV_MB_PARAM_LLDP_SEND_MASK 0x00000001
  11793. #define DRV_MB_PARAM_LLDP_SEND_SHIFT 0
  11794. #define DRV_MB_PARAM_OV_CURR_CFG_SHIFT 0
  11795. #define DRV_MB_PARAM_OV_CURR_CFG_MASK 0x0000000F
  11796. #define DRV_MB_PARAM_OV_CURR_CFG_NONE 0
  11797. #define DRV_MB_PARAM_OV_CURR_CFG_OS 1
  11798. #define DRV_MB_PARAM_OV_CURR_CFG_VENDOR_SPEC 2
  11799. #define DRV_MB_PARAM_OV_CURR_CFG_OTHER 3
  11800. #define DRV_MB_PARAM_OV_STORM_FW_VER_SHIFT 0
  11801. #define DRV_MB_PARAM_OV_STORM_FW_VER_MASK 0xFFFFFFFF
  11802. #define DRV_MB_PARAM_OV_STORM_FW_VER_MAJOR_MASK 0xFF000000
  11803. #define DRV_MB_PARAM_OV_STORM_FW_VER_MINOR_MASK 0x00FF0000
  11804. #define DRV_MB_PARAM_OV_STORM_FW_VER_BUILD_MASK 0x0000FF00
  11805. #define DRV_MB_PARAM_OV_STORM_FW_VER_DROP_MASK 0x000000FF
  11806. #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_SHIFT 0
  11807. #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_MASK 0xF
  11808. #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_UNKNOWN 0x1
  11809. #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_NOT_LOADED 0x2
  11810. #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_LOADING 0x3
  11811. #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_DISABLED 0x4
  11812. #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_ACTIVE 0x5
  11813. #define DRV_MB_PARAM_OV_MTU_SIZE_SHIFT 0
  11814. #define DRV_MB_PARAM_OV_MTU_SIZE_MASK 0xFFFFFFFF
  11815. #define DRV_MB_PARAM_WOL_MASK (DRV_MB_PARAM_WOL_DEFAULT | \
  11816. DRV_MB_PARAM_WOL_DISABLED | \
  11817. DRV_MB_PARAM_WOL_ENABLED)
  11818. #define DRV_MB_PARAM_WOL_DEFAULT DRV_MB_PARAM_UNLOAD_WOL_MCP
  11819. #define DRV_MB_PARAM_WOL_DISABLED DRV_MB_PARAM_UNLOAD_WOL_DISABLED
  11820. #define DRV_MB_PARAM_WOL_ENABLED DRV_MB_PARAM_UNLOAD_WOL_ENABLED
  11821. #define DRV_MB_PARAM_ESWITCH_MODE_MASK (DRV_MB_PARAM_ESWITCH_MODE_NONE | \
  11822. DRV_MB_PARAM_ESWITCH_MODE_VEB | \
  11823. DRV_MB_PARAM_ESWITCH_MODE_VEPA)
  11824. #define DRV_MB_PARAM_ESWITCH_MODE_NONE 0x0
  11825. #define DRV_MB_PARAM_ESWITCH_MODE_VEB 0x1
  11826. #define DRV_MB_PARAM_ESWITCH_MODE_VEPA 0x2
  11827. #define DRV_MB_PARAM_SET_LED_MODE_OPER 0x0
  11828. #define DRV_MB_PARAM_SET_LED_MODE_ON 0x1
  11829. #define DRV_MB_PARAM_SET_LED_MODE_OFF 0x2
  11830. /* Resource Allocation params - Driver version support */
  11831. #define DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MAJOR_MASK 0xFFFF0000
  11832. #define DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MAJOR_SHIFT 16
  11833. #define DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MINOR_MASK 0x0000FFFF
  11834. #define DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MINOR_SHIFT 0
  11835. #define DRV_MB_PARAM_BIST_REGISTER_TEST 1
  11836. #define DRV_MB_PARAM_BIST_CLOCK_TEST 2
  11837. #define DRV_MB_PARAM_BIST_NVM_TEST_NUM_IMAGES 3
  11838. #define DRV_MB_PARAM_BIST_NVM_TEST_IMAGE_BY_INDEX 4
  11839. #define DRV_MB_PARAM_BIST_RC_UNKNOWN 0
  11840. #define DRV_MB_PARAM_BIST_RC_PASSED 1
  11841. #define DRV_MB_PARAM_BIST_RC_FAILED 2
  11842. #define DRV_MB_PARAM_BIST_RC_INVALID_PARAMETER 3
  11843. #define DRV_MB_PARAM_BIST_TEST_INDEX_SHIFT 0
  11844. #define DRV_MB_PARAM_BIST_TEST_INDEX_MASK 0x000000FF
  11845. #define DRV_MB_PARAM_BIST_TEST_IMAGE_INDEX_SHIFT 8
  11846. #define DRV_MB_PARAM_BIST_TEST_IMAGE_INDEX_MASK 0x0000FF00
  11847. #define DRV_MB_PARAM_FEATURE_SUPPORT_PORT_MASK 0x0000FFFF
  11848. #define DRV_MB_PARAM_FEATURE_SUPPORT_PORT_OFFSET 0
  11849. #define DRV_MB_PARAM_FEATURE_SUPPORT_PORT_EEE 0x00000002
  11850. u32 fw_mb_header;
  11851. #define FW_MSG_CODE_MASK 0xffff0000
  11852. #define FW_MSG_CODE_UNSUPPORTED 0x00000000
  11853. #define FW_MSG_CODE_DRV_LOAD_ENGINE 0x10100000
  11854. #define FW_MSG_CODE_DRV_LOAD_PORT 0x10110000
  11855. #define FW_MSG_CODE_DRV_LOAD_FUNCTION 0x10120000
  11856. #define FW_MSG_CODE_DRV_LOAD_REFUSED_PDA 0x10200000
  11857. #define FW_MSG_CODE_DRV_LOAD_REFUSED_HSI_1 0x10210000
  11858. #define FW_MSG_CODE_DRV_LOAD_REFUSED_DIAG 0x10220000
  11859. #define FW_MSG_CODE_DRV_LOAD_REFUSED_HSI 0x10230000
  11860. #define FW_MSG_CODE_DRV_LOAD_REFUSED_REQUIRES_FORCE 0x10300000
  11861. #define FW_MSG_CODE_DRV_LOAD_REFUSED_REJECT 0x10310000
  11862. #define FW_MSG_CODE_DRV_LOAD_DONE 0x11100000
  11863. #define FW_MSG_CODE_DRV_UNLOAD_ENGINE 0x20110000
  11864. #define FW_MSG_CODE_DRV_UNLOAD_PORT 0x20120000
  11865. #define FW_MSG_CODE_DRV_UNLOAD_FUNCTION 0x20130000
  11866. #define FW_MSG_CODE_DRV_UNLOAD_DONE 0x21100000
  11867. #define FW_MSG_CODE_RESOURCE_ALLOC_OK 0x34000000
  11868. #define FW_MSG_CODE_RESOURCE_ALLOC_UNKNOWN 0x35000000
  11869. #define FW_MSG_CODE_RESOURCE_ALLOC_DEPRECATED 0x36000000
  11870. #define FW_MSG_CODE_S_TAG_UPDATE_ACK_DONE 0x3b000000
  11871. #define FW_MSG_CODE_DRV_CFG_VF_MSIX_DONE 0xb0010000
  11872. #define FW_MSG_CODE_NVM_OK 0x00010000
  11873. #define FW_MSG_CODE_NVM_PUT_FILE_FINISH_OK 0x00400000
  11874. #define FW_MSG_CODE_PHY_OK 0x00110000
  11875. #define FW_MSG_CODE_OK 0x00160000
  11876. #define FW_MSG_CODE_ERROR 0x00170000
  11877. #define FW_MSG_CODE_OS_WOL_SUPPORTED 0x00800000
  11878. #define FW_MSG_CODE_OS_WOL_NOT_SUPPORTED 0x00810000
  11879. #define FW_MSG_CODE_DRV_CFG_PF_VFS_MSIX_DONE 0x00870000
  11880. #define FW_MSG_SEQ_NUMBER_MASK 0x0000ffff
  11881. u32 fw_mb_param;
  11882. #define FW_MB_PARAM_RESOURCE_ALLOC_VERSION_MAJOR_MASK 0xFFFF0000
  11883. #define FW_MB_PARAM_RESOURCE_ALLOC_VERSION_MAJOR_SHIFT 16
  11884. #define FW_MB_PARAM_RESOURCE_ALLOC_VERSION_MINOR_MASK 0x0000FFFF
  11885. #define FW_MB_PARAM_RESOURCE_ALLOC_VERSION_MINOR_SHIFT 0
  11886. /* get pf rdma protocol command responce */
  11887. #define FW_MB_PARAM_GET_PF_RDMA_NONE 0x0
  11888. #define FW_MB_PARAM_GET_PF_RDMA_ROCE 0x1
  11889. #define FW_MB_PARAM_GET_PF_RDMA_IWARP 0x2
  11890. #define FW_MB_PARAM_GET_PF_RDMA_BOTH 0x3
  11891. /* get MFW feature support response */
  11892. #define FW_MB_PARAM_FEATURE_SUPPORT_EEE 0x00000002
  11893. #define FW_MB_PARAM_LOAD_DONE_DID_EFUSE_ERROR (1 << 0)
  11894. u32 drv_pulse_mb;
  11895. #define DRV_PULSE_SEQ_MASK 0x00007fff
  11896. #define DRV_PULSE_SYSTEM_TIME_MASK 0xffff0000
  11897. #define DRV_PULSE_ALWAYS_ALIVE 0x00008000
  11898. u32 mcp_pulse_mb;
  11899. #define MCP_PULSE_SEQ_MASK 0x00007fff
  11900. #define MCP_PULSE_ALWAYS_ALIVE 0x00008000
  11901. #define MCP_EVENT_MASK 0xffff0000
  11902. #define MCP_EVENT_OTHER_DRIVER_RESET_REQ 0x00010000
  11903. union drv_union_data union_data;
  11904. };
  11905. enum MFW_DRV_MSG_TYPE {
  11906. MFW_DRV_MSG_LINK_CHANGE,
  11907. MFW_DRV_MSG_FLR_FW_ACK_FAILED,
  11908. MFW_DRV_MSG_VF_DISABLED,
  11909. MFW_DRV_MSG_LLDP_DATA_UPDATED,
  11910. MFW_DRV_MSG_DCBX_REMOTE_MIB_UPDATED,
  11911. MFW_DRV_MSG_DCBX_OPERATIONAL_MIB_UPDATED,
  11912. MFW_DRV_MSG_RESERVED4,
  11913. MFW_DRV_MSG_BW_UPDATE,
  11914. MFW_DRV_MSG_S_TAG_UPDATE,
  11915. MFW_DRV_MSG_GET_LAN_STATS,
  11916. MFW_DRV_MSG_GET_FCOE_STATS,
  11917. MFW_DRV_MSG_GET_ISCSI_STATS,
  11918. MFW_DRV_MSG_GET_RDMA_STATS,
  11919. MFW_DRV_MSG_BW_UPDATE10,
  11920. MFW_DRV_MSG_TRANSCEIVER_STATE_CHANGE,
  11921. MFW_DRV_MSG_BW_UPDATE11,
  11922. MFW_DRV_MSG_OEM_CFG_UPDATE,
  11923. MFW_DRV_MSG_GET_TLV_REQ,
  11924. MFW_DRV_MSG_MAX
  11925. };
  11926. #define MFW_DRV_MSG_MAX_DWORDS(msgs) (((msgs - 1) >> 2) + 1)
  11927. #define MFW_DRV_MSG_DWORD(msg_id) (msg_id >> 2)
  11928. #define MFW_DRV_MSG_OFFSET(msg_id) ((msg_id & 0x3) << 3)
  11929. #define MFW_DRV_MSG_MASK(msg_id) (0xff << MFW_DRV_MSG_OFFSET(msg_id))
  11930. struct public_mfw_mb {
  11931. u32 sup_msgs;
  11932. u32 msg[MFW_DRV_MSG_MAX_DWORDS(MFW_DRV_MSG_MAX)];
  11933. u32 ack[MFW_DRV_MSG_MAX_DWORDS(MFW_DRV_MSG_MAX)];
  11934. };
  11935. enum public_sections {
  11936. PUBLIC_DRV_MB,
  11937. PUBLIC_MFW_MB,
  11938. PUBLIC_GLOBAL,
  11939. PUBLIC_PATH,
  11940. PUBLIC_PORT,
  11941. PUBLIC_FUNC,
  11942. PUBLIC_MAX_SECTIONS
  11943. };
  11944. struct mcp_public_data {
  11945. u32 num_sections;
  11946. u32 sections[PUBLIC_MAX_SECTIONS];
  11947. struct public_drv_mb drv_mb[MCP_GLOB_FUNC_MAX];
  11948. struct public_mfw_mb mfw_mb[MCP_GLOB_FUNC_MAX];
  11949. struct public_global global;
  11950. struct public_path path[MCP_GLOB_PATH_MAX];
  11951. struct public_port port[MCP_GLOB_PORT_MAX];
  11952. struct public_func func[MCP_GLOB_FUNC_MAX];
  11953. };
  11954. /* OCBB definitions */
  11955. enum tlvs {
  11956. /* Category 1: Device Properties */
  11957. DRV_TLV_CLP_STR,
  11958. DRV_TLV_CLP_STR_CTD,
  11959. /* Category 6: Device Configuration */
  11960. DRV_TLV_SCSI_TO,
  11961. DRV_TLV_R_T_TOV,
  11962. DRV_TLV_R_A_TOV,
  11963. DRV_TLV_E_D_TOV,
  11964. DRV_TLV_CR_TOV,
  11965. DRV_TLV_BOOT_TYPE,
  11966. /* Category 8: Port Configuration */
  11967. DRV_TLV_NPIV_ENABLED,
  11968. /* Category 10: Function Configuration */
  11969. DRV_TLV_FEATURE_FLAGS,
  11970. DRV_TLV_LOCAL_ADMIN_ADDR,
  11971. DRV_TLV_ADDITIONAL_MAC_ADDR_1,
  11972. DRV_TLV_ADDITIONAL_MAC_ADDR_2,
  11973. DRV_TLV_LSO_MAX_OFFLOAD_SIZE,
  11974. DRV_TLV_LSO_MIN_SEGMENT_COUNT,
  11975. DRV_TLV_PROMISCUOUS_MODE,
  11976. DRV_TLV_TX_DESCRIPTORS_QUEUE_SIZE,
  11977. DRV_TLV_RX_DESCRIPTORS_QUEUE_SIZE,
  11978. DRV_TLV_NUM_OF_NET_QUEUE_VMQ_CFG,
  11979. DRV_TLV_FLEX_NIC_OUTER_VLAN_ID,
  11980. DRV_TLV_OS_DRIVER_STATES,
  11981. DRV_TLV_PXE_BOOT_PROGRESS,
  11982. /* Category 12: FC/FCoE Configuration */
  11983. DRV_TLV_NPIV_STATE,
  11984. DRV_TLV_NUM_OF_NPIV_IDS,
  11985. DRV_TLV_SWITCH_NAME,
  11986. DRV_TLV_SWITCH_PORT_NUM,
  11987. DRV_TLV_SWITCH_PORT_ID,
  11988. DRV_TLV_VENDOR_NAME,
  11989. DRV_TLV_SWITCH_MODEL,
  11990. DRV_TLV_SWITCH_FW_VER,
  11991. DRV_TLV_QOS_PRIORITY_PER_802_1P,
  11992. DRV_TLV_PORT_ALIAS,
  11993. DRV_TLV_PORT_STATE,
  11994. DRV_TLV_FIP_TX_DESCRIPTORS_QUEUE_SIZE,
  11995. DRV_TLV_FCOE_RX_DESCRIPTORS_QUEUE_SIZE,
  11996. DRV_TLV_LINK_FAILURE_COUNT,
  11997. DRV_TLV_FCOE_BOOT_PROGRESS,
  11998. /* Category 13: iSCSI Configuration */
  11999. DRV_TLV_TARGET_LLMNR_ENABLED,
  12000. DRV_TLV_HEADER_DIGEST_FLAG_ENABLED,
  12001. DRV_TLV_DATA_DIGEST_FLAG_ENABLED,
  12002. DRV_TLV_AUTHENTICATION_METHOD,
  12003. DRV_TLV_ISCSI_BOOT_TARGET_PORTAL,
  12004. DRV_TLV_MAX_FRAME_SIZE,
  12005. DRV_TLV_PDU_TX_DESCRIPTORS_QUEUE_SIZE,
  12006. DRV_TLV_PDU_RX_DESCRIPTORS_QUEUE_SIZE,
  12007. DRV_TLV_ISCSI_BOOT_PROGRESS,
  12008. /* Category 20: Device Data */
  12009. DRV_TLV_PCIE_BUS_RX_UTILIZATION,
  12010. DRV_TLV_PCIE_BUS_TX_UTILIZATION,
  12011. DRV_TLV_DEVICE_CPU_CORES_UTILIZATION,
  12012. DRV_TLV_LAST_VALID_DCC_TLV_RECEIVED,
  12013. DRV_TLV_NCSI_RX_BYTES_RECEIVED,
  12014. DRV_TLV_NCSI_TX_BYTES_SENT,
  12015. /* Category 22: Base Port Data */
  12016. DRV_TLV_RX_DISCARDS,
  12017. DRV_TLV_RX_ERRORS,
  12018. DRV_TLV_TX_ERRORS,
  12019. DRV_TLV_TX_DISCARDS,
  12020. DRV_TLV_RX_FRAMES_RECEIVED,
  12021. DRV_TLV_TX_FRAMES_SENT,
  12022. /* Category 23: FC/FCoE Port Data */
  12023. DRV_TLV_RX_BROADCAST_PACKETS,
  12024. DRV_TLV_TX_BROADCAST_PACKETS,
  12025. /* Category 28: Base Function Data */
  12026. DRV_TLV_NUM_OFFLOADED_CONNECTIONS_TCP_IPV4,
  12027. DRV_TLV_NUM_OFFLOADED_CONNECTIONS_TCP_IPV6,
  12028. DRV_TLV_TX_DESCRIPTOR_QUEUE_AVG_DEPTH,
  12029. DRV_TLV_RX_DESCRIPTORS_QUEUE_AVG_DEPTH,
  12030. DRV_TLV_PF_RX_FRAMES_RECEIVED,
  12031. DRV_TLV_RX_BYTES_RECEIVED,
  12032. DRV_TLV_PF_TX_FRAMES_SENT,
  12033. DRV_TLV_TX_BYTES_SENT,
  12034. DRV_TLV_IOV_OFFLOAD,
  12035. DRV_TLV_PCI_ERRORS_CAP_ID,
  12036. DRV_TLV_UNCORRECTABLE_ERROR_STATUS,
  12037. DRV_TLV_UNCORRECTABLE_ERROR_MASK,
  12038. DRV_TLV_CORRECTABLE_ERROR_STATUS,
  12039. DRV_TLV_CORRECTABLE_ERROR_MASK,
  12040. DRV_TLV_PCI_ERRORS_AECC_REGISTER,
  12041. DRV_TLV_TX_QUEUES_EMPTY,
  12042. DRV_TLV_RX_QUEUES_EMPTY,
  12043. DRV_TLV_TX_QUEUES_FULL,
  12044. DRV_TLV_RX_QUEUES_FULL,
  12045. /* Category 29: FC/FCoE Function Data */
  12046. DRV_TLV_FCOE_TX_DESCRIPTOR_QUEUE_AVG_DEPTH,
  12047. DRV_TLV_FCOE_RX_DESCRIPTORS_QUEUE_AVG_DEPTH,
  12048. DRV_TLV_FCOE_RX_FRAMES_RECEIVED,
  12049. DRV_TLV_FCOE_RX_BYTES_RECEIVED,
  12050. DRV_TLV_FCOE_TX_FRAMES_SENT,
  12051. DRV_TLV_FCOE_TX_BYTES_SENT,
  12052. DRV_TLV_CRC_ERROR_COUNT,
  12053. DRV_TLV_CRC_ERROR_1_RECEIVED_SOURCE_FC_ID,
  12054. DRV_TLV_CRC_ERROR_1_TIMESTAMP,
  12055. DRV_TLV_CRC_ERROR_2_RECEIVED_SOURCE_FC_ID,
  12056. DRV_TLV_CRC_ERROR_2_TIMESTAMP,
  12057. DRV_TLV_CRC_ERROR_3_RECEIVED_SOURCE_FC_ID,
  12058. DRV_TLV_CRC_ERROR_3_TIMESTAMP,
  12059. DRV_TLV_CRC_ERROR_4_RECEIVED_SOURCE_FC_ID,
  12060. DRV_TLV_CRC_ERROR_4_TIMESTAMP,
  12061. DRV_TLV_CRC_ERROR_5_RECEIVED_SOURCE_FC_ID,
  12062. DRV_TLV_CRC_ERROR_5_TIMESTAMP,
  12063. DRV_TLV_LOSS_OF_SYNC_ERROR_COUNT,
  12064. DRV_TLV_LOSS_OF_SIGNAL_ERRORS,
  12065. DRV_TLV_PRIMITIVE_SEQUENCE_PROTOCOL_ERROR_COUNT,
  12066. DRV_TLV_DISPARITY_ERROR_COUNT,
  12067. DRV_TLV_CODE_VIOLATION_ERROR_COUNT,
  12068. DRV_TLV_LAST_FLOGI_ISSUED_COMMON_PARAMETERS_WORD_1,
  12069. DRV_TLV_LAST_FLOGI_ISSUED_COMMON_PARAMETERS_WORD_2,
  12070. DRV_TLV_LAST_FLOGI_ISSUED_COMMON_PARAMETERS_WORD_3,
  12071. DRV_TLV_LAST_FLOGI_ISSUED_COMMON_PARAMETERS_WORD_4,
  12072. DRV_TLV_LAST_FLOGI_TIMESTAMP,
  12073. DRV_TLV_LAST_FLOGI_ACC_COMMON_PARAMETERS_WORD_1,
  12074. DRV_TLV_LAST_FLOGI_ACC_COMMON_PARAMETERS_WORD_2,
  12075. DRV_TLV_LAST_FLOGI_ACC_COMMON_PARAMETERS_WORD_3,
  12076. DRV_TLV_LAST_FLOGI_ACC_COMMON_PARAMETERS_WORD_4,
  12077. DRV_TLV_LAST_FLOGI_ACC_TIMESTAMP,
  12078. DRV_TLV_LAST_FLOGI_RJT,
  12079. DRV_TLV_LAST_FLOGI_RJT_TIMESTAMP,
  12080. DRV_TLV_FDISCS_SENT_COUNT,
  12081. DRV_TLV_FDISC_ACCS_RECEIVED,
  12082. DRV_TLV_FDISC_RJTS_RECEIVED,
  12083. DRV_TLV_PLOGI_SENT_COUNT,
  12084. DRV_TLV_PLOGI_ACCS_RECEIVED,
  12085. DRV_TLV_PLOGI_RJTS_RECEIVED,
  12086. DRV_TLV_PLOGI_1_SENT_DESTINATION_FC_ID,
  12087. DRV_TLV_PLOGI_1_TIMESTAMP,
  12088. DRV_TLV_PLOGI_2_SENT_DESTINATION_FC_ID,
  12089. DRV_TLV_PLOGI_2_TIMESTAMP,
  12090. DRV_TLV_PLOGI_3_SENT_DESTINATION_FC_ID,
  12091. DRV_TLV_PLOGI_3_TIMESTAMP,
  12092. DRV_TLV_PLOGI_4_SENT_DESTINATION_FC_ID,
  12093. DRV_TLV_PLOGI_4_TIMESTAMP,
  12094. DRV_TLV_PLOGI_5_SENT_DESTINATION_FC_ID,
  12095. DRV_TLV_PLOGI_5_TIMESTAMP,
  12096. DRV_TLV_PLOGI_1_ACC_RECEIVED_SOURCE_FC_ID,
  12097. DRV_TLV_PLOGI_1_ACC_TIMESTAMP,
  12098. DRV_TLV_PLOGI_2_ACC_RECEIVED_SOURCE_FC_ID,
  12099. DRV_TLV_PLOGI_2_ACC_TIMESTAMP,
  12100. DRV_TLV_PLOGI_3_ACC_RECEIVED_SOURCE_FC_ID,
  12101. DRV_TLV_PLOGI_3_ACC_TIMESTAMP,
  12102. DRV_TLV_PLOGI_4_ACC_RECEIVED_SOURCE_FC_ID,
  12103. DRV_TLV_PLOGI_4_ACC_TIMESTAMP,
  12104. DRV_TLV_PLOGI_5_ACC_RECEIVED_SOURCE_FC_ID,
  12105. DRV_TLV_PLOGI_5_ACC_TIMESTAMP,
  12106. DRV_TLV_LOGOS_ISSUED,
  12107. DRV_TLV_LOGO_ACCS_RECEIVED,
  12108. DRV_TLV_LOGO_RJTS_RECEIVED,
  12109. DRV_TLV_LOGO_1_RECEIVED_SOURCE_FC_ID,
  12110. DRV_TLV_LOGO_1_TIMESTAMP,
  12111. DRV_TLV_LOGO_2_RECEIVED_SOURCE_FC_ID,
  12112. DRV_TLV_LOGO_2_TIMESTAMP,
  12113. DRV_TLV_LOGO_3_RECEIVED_SOURCE_FC_ID,
  12114. DRV_TLV_LOGO_3_TIMESTAMP,
  12115. DRV_TLV_LOGO_4_RECEIVED_SOURCE_FC_ID,
  12116. DRV_TLV_LOGO_4_TIMESTAMP,
  12117. DRV_TLV_LOGO_5_RECEIVED_SOURCE_FC_ID,
  12118. DRV_TLV_LOGO_5_TIMESTAMP,
  12119. DRV_TLV_LOGOS_RECEIVED,
  12120. DRV_TLV_ACCS_ISSUED,
  12121. DRV_TLV_PRLIS_ISSUED,
  12122. DRV_TLV_ACCS_RECEIVED,
  12123. DRV_TLV_ABTS_SENT_COUNT,
  12124. DRV_TLV_ABTS_ACCS_RECEIVED,
  12125. DRV_TLV_ABTS_RJTS_RECEIVED,
  12126. DRV_TLV_ABTS_1_SENT_DESTINATION_FC_ID,
  12127. DRV_TLV_ABTS_1_TIMESTAMP,
  12128. DRV_TLV_ABTS_2_SENT_DESTINATION_FC_ID,
  12129. DRV_TLV_ABTS_2_TIMESTAMP,
  12130. DRV_TLV_ABTS_3_SENT_DESTINATION_FC_ID,
  12131. DRV_TLV_ABTS_3_TIMESTAMP,
  12132. DRV_TLV_ABTS_4_SENT_DESTINATION_FC_ID,
  12133. DRV_TLV_ABTS_4_TIMESTAMP,
  12134. DRV_TLV_ABTS_5_SENT_DESTINATION_FC_ID,
  12135. DRV_TLV_ABTS_5_TIMESTAMP,
  12136. DRV_TLV_RSCNS_RECEIVED,
  12137. DRV_TLV_LAST_RSCN_RECEIVED_N_PORT_1,
  12138. DRV_TLV_LAST_RSCN_RECEIVED_N_PORT_2,
  12139. DRV_TLV_LAST_RSCN_RECEIVED_N_PORT_3,
  12140. DRV_TLV_LAST_RSCN_RECEIVED_N_PORT_4,
  12141. DRV_TLV_LUN_RESETS_ISSUED,
  12142. DRV_TLV_ABORT_TASK_SETS_ISSUED,
  12143. DRV_TLV_TPRLOS_SENT,
  12144. DRV_TLV_NOS_SENT_COUNT,
  12145. DRV_TLV_NOS_RECEIVED_COUNT,
  12146. DRV_TLV_OLS_COUNT,
  12147. DRV_TLV_LR_COUNT,
  12148. DRV_TLV_LRR_COUNT,
  12149. DRV_TLV_LIP_SENT_COUNT,
  12150. DRV_TLV_LIP_RECEIVED_COUNT,
  12151. DRV_TLV_EOFA_COUNT,
  12152. DRV_TLV_EOFNI_COUNT,
  12153. DRV_TLV_SCSI_STATUS_CHECK_CONDITION_COUNT,
  12154. DRV_TLV_SCSI_STATUS_CONDITION_MET_COUNT,
  12155. DRV_TLV_SCSI_STATUS_BUSY_COUNT,
  12156. DRV_TLV_SCSI_STATUS_INTERMEDIATE_COUNT,
  12157. DRV_TLV_SCSI_STATUS_INTERMEDIATE_CONDITION_MET_COUNT,
  12158. DRV_TLV_SCSI_STATUS_RESERVATION_CONFLICT_COUNT,
  12159. DRV_TLV_SCSI_STATUS_TASK_SET_FULL_COUNT,
  12160. DRV_TLV_SCSI_STATUS_ACA_ACTIVE_COUNT,
  12161. DRV_TLV_SCSI_STATUS_TASK_ABORTED_COUNT,
  12162. DRV_TLV_SCSI_CHECK_CONDITION_1_RECEIVED_SK_ASC_ASCQ,
  12163. DRV_TLV_SCSI_CHECK_1_TIMESTAMP,
  12164. DRV_TLV_SCSI_CHECK_CONDITION_2_RECEIVED_SK_ASC_ASCQ,
  12165. DRV_TLV_SCSI_CHECK_2_TIMESTAMP,
  12166. DRV_TLV_SCSI_CHECK_CONDITION_3_RECEIVED_SK_ASC_ASCQ,
  12167. DRV_TLV_SCSI_CHECK_3_TIMESTAMP,
  12168. DRV_TLV_SCSI_CHECK_CONDITION_4_RECEIVED_SK_ASC_ASCQ,
  12169. DRV_TLV_SCSI_CHECK_4_TIMESTAMP,
  12170. DRV_TLV_SCSI_CHECK_CONDITION_5_RECEIVED_SK_ASC_ASCQ,
  12171. DRV_TLV_SCSI_CHECK_5_TIMESTAMP,
  12172. /* Category 30: iSCSI Function Data */
  12173. DRV_TLV_PDU_TX_DESCRIPTOR_QUEUE_AVG_DEPTH,
  12174. DRV_TLV_PDU_RX_DESCRIPTORS_QUEUE_AVG_DEPTH,
  12175. DRV_TLV_ISCSI_PDU_RX_FRAMES_RECEIVED,
  12176. DRV_TLV_ISCSI_PDU_RX_BYTES_RECEIVED,
  12177. DRV_TLV_ISCSI_PDU_TX_FRAMES_SENT,
  12178. DRV_TLV_ISCSI_PDU_TX_BYTES_SENT
  12179. };
  12180. struct nvm_cfg_mac_address {
  12181. u32 mac_addr_hi;
  12182. #define NVM_CFG_MAC_ADDRESS_HI_MASK 0x0000FFFF
  12183. #define NVM_CFG_MAC_ADDRESS_HI_OFFSET 0
  12184. u32 mac_addr_lo;
  12185. };
  12186. struct nvm_cfg1_glob {
  12187. u32 generic_cont0;
  12188. #define NVM_CFG1_GLOB_MF_MODE_MASK 0x00000FF0
  12189. #define NVM_CFG1_GLOB_MF_MODE_OFFSET 4
  12190. #define NVM_CFG1_GLOB_MF_MODE_MF_ALLOWED 0x0
  12191. #define NVM_CFG1_GLOB_MF_MODE_DEFAULT 0x1
  12192. #define NVM_CFG1_GLOB_MF_MODE_SPIO4 0x2
  12193. #define NVM_CFG1_GLOB_MF_MODE_NPAR1_0 0x3
  12194. #define NVM_CFG1_GLOB_MF_MODE_NPAR1_5 0x4
  12195. #define NVM_CFG1_GLOB_MF_MODE_NPAR2_0 0x5
  12196. #define NVM_CFG1_GLOB_MF_MODE_BD 0x6
  12197. #define NVM_CFG1_GLOB_MF_MODE_UFP 0x7
  12198. u32 engineering_change[3];
  12199. u32 manufacturing_id;
  12200. u32 serial_number[4];
  12201. u32 pcie_cfg;
  12202. u32 mgmt_traffic;
  12203. u32 core_cfg;
  12204. #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_MASK 0x000000FF
  12205. #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_OFFSET 0
  12206. #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_2X40G 0x0
  12207. #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_2X50G 0x1
  12208. #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_1X100G 0x2
  12209. #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_4X10G_F 0x3
  12210. #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_4X10G_E 0x4
  12211. #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_4X20G 0x5
  12212. #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_1X40G 0xB
  12213. #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_2X25G 0xC
  12214. #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_1X25G 0xD
  12215. #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_4X25G 0xE
  12216. #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_2X10G 0xF
  12217. u32 e_lane_cfg1;
  12218. u32 e_lane_cfg2;
  12219. u32 f_lane_cfg1;
  12220. u32 f_lane_cfg2;
  12221. u32 mps10_preemphasis;
  12222. u32 mps10_driver_current;
  12223. u32 mps25_preemphasis;
  12224. u32 mps25_driver_current;
  12225. u32 pci_id;
  12226. u32 pci_subsys_id;
  12227. u32 bar;
  12228. u32 mps10_txfir_main;
  12229. u32 mps10_txfir_post;
  12230. u32 mps25_txfir_main;
  12231. u32 mps25_txfir_post;
  12232. u32 manufacture_ver;
  12233. u32 manufacture_time;
  12234. u32 led_global_settings;
  12235. u32 generic_cont1;
  12236. u32 mbi_version;
  12237. #define NVM_CFG1_GLOB_MBI_VERSION_0_MASK 0x000000FF
  12238. #define NVM_CFG1_GLOB_MBI_VERSION_0_OFFSET 0
  12239. #define NVM_CFG1_GLOB_MBI_VERSION_1_MASK 0x0000FF00
  12240. #define NVM_CFG1_GLOB_MBI_VERSION_1_OFFSET 8
  12241. #define NVM_CFG1_GLOB_MBI_VERSION_2_MASK 0x00FF0000
  12242. #define NVM_CFG1_GLOB_MBI_VERSION_2_OFFSET 16
  12243. u32 mbi_date;
  12244. u32 misc_sig;
  12245. u32 device_capabilities;
  12246. #define NVM_CFG1_GLOB_DEVICE_CAPABILITIES_ETHERNET 0x1
  12247. #define NVM_CFG1_GLOB_DEVICE_CAPABILITIES_FCOE 0x2
  12248. #define NVM_CFG1_GLOB_DEVICE_CAPABILITIES_ISCSI 0x4
  12249. #define NVM_CFG1_GLOB_DEVICE_CAPABILITIES_ROCE 0x8
  12250. u32 power_dissipated;
  12251. u32 power_consumed;
  12252. u32 efi_version;
  12253. u32 multi_network_modes_capability;
  12254. u32 reserved[41];
  12255. };
  12256. struct nvm_cfg1_path {
  12257. u32 reserved[30];
  12258. };
  12259. struct nvm_cfg1_port {
  12260. u32 reserved__m_relocated_to_option_123;
  12261. u32 reserved__m_relocated_to_option_124;
  12262. u32 generic_cont0;
  12263. #define NVM_CFG1_PORT_DCBX_MODE_MASK 0x000F0000
  12264. #define NVM_CFG1_PORT_DCBX_MODE_OFFSET 16
  12265. #define NVM_CFG1_PORT_DCBX_MODE_DISABLED 0x0
  12266. #define NVM_CFG1_PORT_DCBX_MODE_IEEE 0x1
  12267. #define NVM_CFG1_PORT_DCBX_MODE_CEE 0x2
  12268. #define NVM_CFG1_PORT_DCBX_MODE_DYNAMIC 0x3
  12269. #define NVM_CFG1_PORT_DEFAULT_ENABLED_PROTOCOLS_MASK 0x00F00000
  12270. #define NVM_CFG1_PORT_DEFAULT_ENABLED_PROTOCOLS_OFFSET 20
  12271. #define NVM_CFG1_PORT_DEFAULT_ENABLED_PROTOCOLS_ETHERNET 0x1
  12272. #define NVM_CFG1_PORT_DEFAULT_ENABLED_PROTOCOLS_FCOE 0x2
  12273. #define NVM_CFG1_PORT_DEFAULT_ENABLED_PROTOCOLS_ISCSI 0x4
  12274. u32 pcie_cfg;
  12275. u32 features;
  12276. u32 speed_cap_mask;
  12277. #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_MASK 0x0000FFFF
  12278. #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_OFFSET 0
  12279. #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_1G 0x1
  12280. #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_10G 0x2
  12281. #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_25G 0x8
  12282. #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_40G 0x10
  12283. #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_50G 0x20
  12284. #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_BB_100G 0x40
  12285. u32 link_settings;
  12286. #define NVM_CFG1_PORT_DRV_LINK_SPEED_MASK 0x0000000F
  12287. #define NVM_CFG1_PORT_DRV_LINK_SPEED_OFFSET 0
  12288. #define NVM_CFG1_PORT_DRV_LINK_SPEED_AUTONEG 0x0
  12289. #define NVM_CFG1_PORT_DRV_LINK_SPEED_1G 0x1
  12290. #define NVM_CFG1_PORT_DRV_LINK_SPEED_10G 0x2
  12291. #define NVM_CFG1_PORT_DRV_LINK_SPEED_25G 0x4
  12292. #define NVM_CFG1_PORT_DRV_LINK_SPEED_40G 0x5
  12293. #define NVM_CFG1_PORT_DRV_LINK_SPEED_50G 0x6
  12294. #define NVM_CFG1_PORT_DRV_LINK_SPEED_BB_100G 0x7
  12295. #define NVM_CFG1_PORT_DRV_LINK_SPEED_SMARTLINQ 0x8
  12296. #define NVM_CFG1_PORT_DRV_FLOW_CONTROL_MASK 0x00000070
  12297. #define NVM_CFG1_PORT_DRV_FLOW_CONTROL_OFFSET 4
  12298. #define NVM_CFG1_PORT_DRV_FLOW_CONTROL_AUTONEG 0x1
  12299. #define NVM_CFG1_PORT_DRV_FLOW_CONTROL_RX 0x2
  12300. #define NVM_CFG1_PORT_DRV_FLOW_CONTROL_TX 0x4
  12301. u32 phy_cfg;
  12302. u32 mgmt_traffic;
  12303. u32 ext_phy;
  12304. /* EEE power saving mode */
  12305. #define NVM_CFG1_PORT_EEE_POWER_SAVING_MODE_MASK 0x00FF0000
  12306. #define NVM_CFG1_PORT_EEE_POWER_SAVING_MODE_OFFSET 16
  12307. #define NVM_CFG1_PORT_EEE_POWER_SAVING_MODE_DISABLED 0x0
  12308. #define NVM_CFG1_PORT_EEE_POWER_SAVING_MODE_BALANCED 0x1
  12309. #define NVM_CFG1_PORT_EEE_POWER_SAVING_MODE_AGGRESSIVE 0x2
  12310. #define NVM_CFG1_PORT_EEE_POWER_SAVING_MODE_LOW_LATENCY 0x3
  12311. u32 mba_cfg1;
  12312. u32 mba_cfg2;
  12313. u32 vf_cfg;
  12314. struct nvm_cfg_mac_address lldp_mac_address;
  12315. u32 led_port_settings;
  12316. u32 transceiver_00;
  12317. u32 device_ids;
  12318. u32 board_cfg;
  12319. u32 mnm_10g_cap;
  12320. u32 mnm_10g_ctrl;
  12321. u32 mnm_10g_misc;
  12322. u32 mnm_25g_cap;
  12323. u32 mnm_25g_ctrl;
  12324. u32 mnm_25g_misc;
  12325. u32 mnm_40g_cap;
  12326. u32 mnm_40g_ctrl;
  12327. u32 mnm_40g_misc;
  12328. u32 mnm_50g_cap;
  12329. u32 mnm_50g_ctrl;
  12330. u32 mnm_50g_misc;
  12331. u32 mnm_100g_cap;
  12332. u32 mnm_100g_ctrl;
  12333. u32 mnm_100g_misc;
  12334. u32 reserved[116];
  12335. };
  12336. struct nvm_cfg1_func {
  12337. struct nvm_cfg_mac_address mac_address;
  12338. u32 rsrv1;
  12339. u32 rsrv2;
  12340. u32 device_id;
  12341. u32 cmn_cfg;
  12342. u32 pci_cfg;
  12343. struct nvm_cfg_mac_address fcoe_node_wwn_mac_addr;
  12344. struct nvm_cfg_mac_address fcoe_port_wwn_mac_addr;
  12345. u32 preboot_generic_cfg;
  12346. u32 reserved[8];
  12347. };
  12348. struct nvm_cfg1 {
  12349. struct nvm_cfg1_glob glob;
  12350. struct nvm_cfg1_path path[MCP_GLOB_PATH_MAX];
  12351. struct nvm_cfg1_port port[MCP_GLOB_PORT_MAX];
  12352. struct nvm_cfg1_func func[MCP_GLOB_FUNC_MAX];
  12353. };
  12354. enum spad_sections {
  12355. SPAD_SECTION_TRACE,
  12356. SPAD_SECTION_NVM_CFG,
  12357. SPAD_SECTION_PUBLIC,
  12358. SPAD_SECTION_PRIVATE,
  12359. SPAD_SECTION_MAX
  12360. };
  12361. #define MCP_TRACE_SIZE 2048 /* 2kb */
  12362. /* This section is located at a fixed location in the beginning of the
  12363. * scratchpad, to ensure that the MCP trace is not run over during MFW upgrade.
  12364. * All the rest of data has a floating location which differs from version to
  12365. * version, and is pointed by the mcp_meta_data below.
  12366. * Moreover, the spad_layout section is part of the MFW firmware, and is loaded
  12367. * with it from nvram in order to clear this portion.
  12368. */
  12369. struct static_init {
  12370. u32 num_sections;
  12371. offsize_t sections[SPAD_SECTION_MAX];
  12372. #define SECTION(_sec_) (*((offsize_t *)(STRUCT_OFFSET(sections[_sec_]))))
  12373. struct mcp_trace trace;
  12374. #define MCP_TRACE_P ((struct mcp_trace *)(STRUCT_OFFSET(trace)))
  12375. u8 trace_buffer[MCP_TRACE_SIZE];
  12376. #define MCP_TRACE_BUF ((u8 *)(STRUCT_OFFSET(trace_buffer)))
  12377. /* running_mfw has the same definition as in nvm_map.h.
  12378. * This bit indicate both the running dir, and the running bundle.
  12379. * It is set once when the LIM is loaded.
  12380. */
  12381. u32 running_mfw;
  12382. #define RUNNING_MFW (*((u32 *)(STRUCT_OFFSET(running_mfw))))
  12383. u32 build_time;
  12384. #define MFW_BUILD_TIME (*((u32 *)(STRUCT_OFFSET(build_time))))
  12385. u32 reset_type;
  12386. #define RESET_TYPE (*((u32 *)(STRUCT_OFFSET(reset_type))))
  12387. u32 mfw_secure_mode;
  12388. #define MFW_SECURE_MODE (*((u32 *)(STRUCT_OFFSET(mfw_secure_mode))))
  12389. u16 pme_status_pf_bitmap;
  12390. #define PME_STATUS_PF_BITMAP (*((u16 *)(STRUCT_OFFSET(pme_status_pf_bitmap))))
  12391. u16 pme_enable_pf_bitmap;
  12392. #define PME_ENABLE_PF_BITMAP (*((u16 *)(STRUCT_OFFSET(pme_enable_pf_bitmap))))
  12393. u32 mim_nvm_addr;
  12394. u32 mim_start_addr;
  12395. u32 ah_pcie_link_params;
  12396. #define AH_PCIE_LINK_PARAMS_LINK_SPEED_MASK (0x000000ff)
  12397. #define AH_PCIE_LINK_PARAMS_LINK_SPEED_SHIFT (0)
  12398. #define AH_PCIE_LINK_PARAMS_LINK_WIDTH_MASK (0x0000ff00)
  12399. #define AH_PCIE_LINK_PARAMS_LINK_WIDTH_SHIFT (8)
  12400. #define AH_PCIE_LINK_PARAMS_ASPM_MODE_MASK (0x00ff0000)
  12401. #define AH_PCIE_LINK_PARAMS_ASPM_MODE_SHIFT (16)
  12402. #define AH_PCIE_LINK_PARAMS_ASPM_CAP_MASK (0xff000000)
  12403. #define AH_PCIE_LINK_PARAMS_ASPM_CAP_SHIFT (24)
  12404. #define AH_PCIE_LINK_PARAMS (*((u32 *)(STRUCT_OFFSET(ah_pcie_link_params))))
  12405. u32 rsrv_persist[5]; /* Persist reserved for MFW upgrades */
  12406. };
  12407. #define NVM_MAGIC_VALUE 0x669955aa
  12408. enum nvm_image_type {
  12409. NVM_TYPE_TIM1 = 0x01,
  12410. NVM_TYPE_TIM2 = 0x02,
  12411. NVM_TYPE_MIM1 = 0x03,
  12412. NVM_TYPE_MIM2 = 0x04,
  12413. NVM_TYPE_MBA = 0x05,
  12414. NVM_TYPE_MODULES_PN = 0x06,
  12415. NVM_TYPE_VPD = 0x07,
  12416. NVM_TYPE_MFW_TRACE1 = 0x08,
  12417. NVM_TYPE_MFW_TRACE2 = 0x09,
  12418. NVM_TYPE_NVM_CFG1 = 0x0a,
  12419. NVM_TYPE_L2B = 0x0b,
  12420. NVM_TYPE_DIR1 = 0x0c,
  12421. NVM_TYPE_EAGLE_FW1 = 0x0d,
  12422. NVM_TYPE_FALCON_FW1 = 0x0e,
  12423. NVM_TYPE_PCIE_FW1 = 0x0f,
  12424. NVM_TYPE_HW_SET = 0x10,
  12425. NVM_TYPE_LIM = 0x11,
  12426. NVM_TYPE_AVS_FW1 = 0x12,
  12427. NVM_TYPE_DIR2 = 0x13,
  12428. NVM_TYPE_CCM = 0x14,
  12429. NVM_TYPE_EAGLE_FW2 = 0x15,
  12430. NVM_TYPE_FALCON_FW2 = 0x16,
  12431. NVM_TYPE_PCIE_FW2 = 0x17,
  12432. NVM_TYPE_AVS_FW2 = 0x18,
  12433. NVM_TYPE_INIT_HW = 0x19,
  12434. NVM_TYPE_DEFAULT_CFG = 0x1a,
  12435. NVM_TYPE_MDUMP = 0x1b,
  12436. NVM_TYPE_META = 0x1c,
  12437. NVM_TYPE_ISCSI_CFG = 0x1d,
  12438. NVM_TYPE_FCOE_CFG = 0x1f,
  12439. NVM_TYPE_ETH_PHY_FW1 = 0x20,
  12440. NVM_TYPE_ETH_PHY_FW2 = 0x21,
  12441. NVM_TYPE_MAX,
  12442. };
  12443. #define DIR_ID_1 (0)
  12444. #endif