netxen_nic_hw.c 66 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570
  1. /*
  2. * Copyright (C) 2003 - 2009 NetXen, Inc.
  3. * Copyright (C) 2009 - QLogic Corporation.
  4. * All rights reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version 2
  9. * of the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful, but
  12. * WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, see <http://www.gnu.org/licenses/>.
  18. *
  19. * The full GNU General Public License is included in this distribution
  20. * in the file called "COPYING".
  21. *
  22. */
  23. #include <linux/io-64-nonatomic-lo-hi.h>
  24. #include <linux/slab.h>
  25. #include "netxen_nic.h"
  26. #include "netxen_nic_hw.h"
  27. #include <net/ip.h>
  28. #define MASK(n) ((1ULL<<(n))-1)
  29. #define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | ((addr >> 25) & 0x3ff))
  30. #define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | ((addr >> 25) & 0x3ff))
  31. #define MS_WIN(addr) (addr & 0x0ffc0000)
  32. #define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
  33. #define CRB_BLK(off) ((off >> 20) & 0x3f)
  34. #define CRB_SUBBLK(off) ((off >> 16) & 0xf)
  35. #define CRB_WINDOW_2M (0x130060)
  36. #define CRB_HI(off) ((crb_hub_agt[CRB_BLK(off)] << 20) | ((off) & 0xf0000))
  37. #define CRB_INDIRECT_2M (0x1e0000UL)
  38. static void netxen_nic_io_write_128M(struct netxen_adapter *adapter,
  39. void __iomem *addr, u32 data);
  40. static u32 netxen_nic_io_read_128M(struct netxen_adapter *adapter,
  41. void __iomem *addr);
  42. #define PCI_OFFSET_FIRST_RANGE(adapter, off) \
  43. ((adapter)->ahw.pci_base0 + (off))
  44. #define PCI_OFFSET_SECOND_RANGE(adapter, off) \
  45. ((adapter)->ahw.pci_base1 + (off) - SECOND_PAGE_GROUP_START)
  46. #define PCI_OFFSET_THIRD_RANGE(adapter, off) \
  47. ((adapter)->ahw.pci_base2 + (off) - THIRD_PAGE_GROUP_START)
  48. static void __iomem *pci_base_offset(struct netxen_adapter *adapter,
  49. unsigned long off)
  50. {
  51. if (ADDR_IN_RANGE(off, FIRST_PAGE_GROUP_START, FIRST_PAGE_GROUP_END))
  52. return PCI_OFFSET_FIRST_RANGE(adapter, off);
  53. if (ADDR_IN_RANGE(off, SECOND_PAGE_GROUP_START, SECOND_PAGE_GROUP_END))
  54. return PCI_OFFSET_SECOND_RANGE(adapter, off);
  55. if (ADDR_IN_RANGE(off, THIRD_PAGE_GROUP_START, THIRD_PAGE_GROUP_END))
  56. return PCI_OFFSET_THIRD_RANGE(adapter, off);
  57. return NULL;
  58. }
  59. static crb_128M_2M_block_map_t
  60. crb_128M_2M_map[64] __cacheline_aligned_in_smp = {
  61. {{{0, 0, 0, 0} } }, /* 0: PCI */
  62. {{{1, 0x0100000, 0x0102000, 0x120000}, /* 1: PCIE */
  63. {1, 0x0110000, 0x0120000, 0x130000},
  64. {1, 0x0120000, 0x0122000, 0x124000},
  65. {1, 0x0130000, 0x0132000, 0x126000},
  66. {1, 0x0140000, 0x0142000, 0x128000},
  67. {1, 0x0150000, 0x0152000, 0x12a000},
  68. {1, 0x0160000, 0x0170000, 0x110000},
  69. {1, 0x0170000, 0x0172000, 0x12e000},
  70. {0, 0x0000000, 0x0000000, 0x000000},
  71. {0, 0x0000000, 0x0000000, 0x000000},
  72. {0, 0x0000000, 0x0000000, 0x000000},
  73. {0, 0x0000000, 0x0000000, 0x000000},
  74. {0, 0x0000000, 0x0000000, 0x000000},
  75. {0, 0x0000000, 0x0000000, 0x000000},
  76. {1, 0x01e0000, 0x01e0800, 0x122000},
  77. {0, 0x0000000, 0x0000000, 0x000000} } },
  78. {{{1, 0x0200000, 0x0210000, 0x180000} } },/* 2: MN */
  79. {{{0, 0, 0, 0} } }, /* 3: */
  80. {{{1, 0x0400000, 0x0401000, 0x169000} } },/* 4: P2NR1 */
  81. {{{1, 0x0500000, 0x0510000, 0x140000} } },/* 5: SRE */
  82. {{{1, 0x0600000, 0x0610000, 0x1c0000} } },/* 6: NIU */
  83. {{{1, 0x0700000, 0x0704000, 0x1b8000} } },/* 7: QM */
  84. {{{1, 0x0800000, 0x0802000, 0x170000}, /* 8: SQM0 */
  85. {0, 0x0000000, 0x0000000, 0x000000},
  86. {0, 0x0000000, 0x0000000, 0x000000},
  87. {0, 0x0000000, 0x0000000, 0x000000},
  88. {0, 0x0000000, 0x0000000, 0x000000},
  89. {0, 0x0000000, 0x0000000, 0x000000},
  90. {0, 0x0000000, 0x0000000, 0x000000},
  91. {0, 0x0000000, 0x0000000, 0x000000},
  92. {0, 0x0000000, 0x0000000, 0x000000},
  93. {0, 0x0000000, 0x0000000, 0x000000},
  94. {0, 0x0000000, 0x0000000, 0x000000},
  95. {0, 0x0000000, 0x0000000, 0x000000},
  96. {0, 0x0000000, 0x0000000, 0x000000},
  97. {0, 0x0000000, 0x0000000, 0x000000},
  98. {0, 0x0000000, 0x0000000, 0x000000},
  99. {1, 0x08f0000, 0x08f2000, 0x172000} } },
  100. {{{1, 0x0900000, 0x0902000, 0x174000}, /* 9: SQM1*/
  101. {0, 0x0000000, 0x0000000, 0x000000},
  102. {0, 0x0000000, 0x0000000, 0x000000},
  103. {0, 0x0000000, 0x0000000, 0x000000},
  104. {0, 0x0000000, 0x0000000, 0x000000},
  105. {0, 0x0000000, 0x0000000, 0x000000},
  106. {0, 0x0000000, 0x0000000, 0x000000},
  107. {0, 0x0000000, 0x0000000, 0x000000},
  108. {0, 0x0000000, 0x0000000, 0x000000},
  109. {0, 0x0000000, 0x0000000, 0x000000},
  110. {0, 0x0000000, 0x0000000, 0x000000},
  111. {0, 0x0000000, 0x0000000, 0x000000},
  112. {0, 0x0000000, 0x0000000, 0x000000},
  113. {0, 0x0000000, 0x0000000, 0x000000},
  114. {0, 0x0000000, 0x0000000, 0x000000},
  115. {1, 0x09f0000, 0x09f2000, 0x176000} } },
  116. {{{0, 0x0a00000, 0x0a02000, 0x178000}, /* 10: SQM2*/
  117. {0, 0x0000000, 0x0000000, 0x000000},
  118. {0, 0x0000000, 0x0000000, 0x000000},
  119. {0, 0x0000000, 0x0000000, 0x000000},
  120. {0, 0x0000000, 0x0000000, 0x000000},
  121. {0, 0x0000000, 0x0000000, 0x000000},
  122. {0, 0x0000000, 0x0000000, 0x000000},
  123. {0, 0x0000000, 0x0000000, 0x000000},
  124. {0, 0x0000000, 0x0000000, 0x000000},
  125. {0, 0x0000000, 0x0000000, 0x000000},
  126. {0, 0x0000000, 0x0000000, 0x000000},
  127. {0, 0x0000000, 0x0000000, 0x000000},
  128. {0, 0x0000000, 0x0000000, 0x000000},
  129. {0, 0x0000000, 0x0000000, 0x000000},
  130. {0, 0x0000000, 0x0000000, 0x000000},
  131. {1, 0x0af0000, 0x0af2000, 0x17a000} } },
  132. {{{0, 0x0b00000, 0x0b02000, 0x17c000}, /* 11: SQM3*/
  133. {0, 0x0000000, 0x0000000, 0x000000},
  134. {0, 0x0000000, 0x0000000, 0x000000},
  135. {0, 0x0000000, 0x0000000, 0x000000},
  136. {0, 0x0000000, 0x0000000, 0x000000},
  137. {0, 0x0000000, 0x0000000, 0x000000},
  138. {0, 0x0000000, 0x0000000, 0x000000},
  139. {0, 0x0000000, 0x0000000, 0x000000},
  140. {0, 0x0000000, 0x0000000, 0x000000},
  141. {0, 0x0000000, 0x0000000, 0x000000},
  142. {0, 0x0000000, 0x0000000, 0x000000},
  143. {0, 0x0000000, 0x0000000, 0x000000},
  144. {0, 0x0000000, 0x0000000, 0x000000},
  145. {0, 0x0000000, 0x0000000, 0x000000},
  146. {0, 0x0000000, 0x0000000, 0x000000},
  147. {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
  148. {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },/* 12: I2Q */
  149. {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },/* 13: TMR */
  150. {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },/* 14: ROMUSB */
  151. {{{1, 0x0f00000, 0x0f01000, 0x164000} } },/* 15: PEG4 */
  152. {{{0, 0x1000000, 0x1004000, 0x1a8000} } },/* 16: XDMA */
  153. {{{1, 0x1100000, 0x1101000, 0x160000} } },/* 17: PEG0 */
  154. {{{1, 0x1200000, 0x1201000, 0x161000} } },/* 18: PEG1 */
  155. {{{1, 0x1300000, 0x1301000, 0x162000} } },/* 19: PEG2 */
  156. {{{1, 0x1400000, 0x1401000, 0x163000} } },/* 20: PEG3 */
  157. {{{1, 0x1500000, 0x1501000, 0x165000} } },/* 21: P2ND */
  158. {{{1, 0x1600000, 0x1601000, 0x166000} } },/* 22: P2NI */
  159. {{{0, 0, 0, 0} } }, /* 23: */
  160. {{{0, 0, 0, 0} } }, /* 24: */
  161. {{{0, 0, 0, 0} } }, /* 25: */
  162. {{{0, 0, 0, 0} } }, /* 26: */
  163. {{{0, 0, 0, 0} } }, /* 27: */
  164. {{{0, 0, 0, 0} } }, /* 28: */
  165. {{{1, 0x1d00000, 0x1d10000, 0x190000} } },/* 29: MS */
  166. {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },/* 30: P2NR2 */
  167. {{{1, 0x1f00000, 0x1f10000, 0x150000} } },/* 31: EPG */
  168. {{{0} } }, /* 32: PCI */
  169. {{{1, 0x2100000, 0x2102000, 0x120000}, /* 33: PCIE */
  170. {1, 0x2110000, 0x2120000, 0x130000},
  171. {1, 0x2120000, 0x2122000, 0x124000},
  172. {1, 0x2130000, 0x2132000, 0x126000},
  173. {1, 0x2140000, 0x2142000, 0x128000},
  174. {1, 0x2150000, 0x2152000, 0x12a000},
  175. {1, 0x2160000, 0x2170000, 0x110000},
  176. {1, 0x2170000, 0x2172000, 0x12e000},
  177. {0, 0x0000000, 0x0000000, 0x000000},
  178. {0, 0x0000000, 0x0000000, 0x000000},
  179. {0, 0x0000000, 0x0000000, 0x000000},
  180. {0, 0x0000000, 0x0000000, 0x000000},
  181. {0, 0x0000000, 0x0000000, 0x000000},
  182. {0, 0x0000000, 0x0000000, 0x000000},
  183. {0, 0x0000000, 0x0000000, 0x000000},
  184. {0, 0x0000000, 0x0000000, 0x000000} } },
  185. {{{1, 0x2200000, 0x2204000, 0x1b0000} } },/* 34: CAM */
  186. {{{0} } }, /* 35: */
  187. {{{0} } }, /* 36: */
  188. {{{0} } }, /* 37: */
  189. {{{0} } }, /* 38: */
  190. {{{0} } }, /* 39: */
  191. {{{1, 0x2800000, 0x2804000, 0x1a4000} } },/* 40: TMR */
  192. {{{1, 0x2900000, 0x2901000, 0x16b000} } },/* 41: P2NR3 */
  193. {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },/* 42: RPMX1 */
  194. {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },/* 43: RPMX2 */
  195. {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },/* 44: RPMX3 */
  196. {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },/* 45: RPMX4 */
  197. {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },/* 46: RPMX5 */
  198. {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },/* 47: RPMX6 */
  199. {{{1, 0x3000000, 0x3000400, 0x1adc00} } },/* 48: RPMX7 */
  200. {{{0, 0x3100000, 0x3104000, 0x1a8000} } },/* 49: XDMA */
  201. {{{1, 0x3200000, 0x3204000, 0x1d4000} } },/* 50: I2Q */
  202. {{{1, 0x3300000, 0x3304000, 0x1a0000} } },/* 51: ROMUSB */
  203. {{{0} } }, /* 52: */
  204. {{{1, 0x3500000, 0x3500400, 0x1ac000} } },/* 53: RPMX0 */
  205. {{{1, 0x3600000, 0x3600400, 0x1ae000} } },/* 54: RPMX8 */
  206. {{{1, 0x3700000, 0x3700400, 0x1ae400} } },/* 55: RPMX9 */
  207. {{{1, 0x3800000, 0x3804000, 0x1d0000} } },/* 56: OCM0 */
  208. {{{1, 0x3900000, 0x3904000, 0x1b4000} } },/* 57: CRYPTO */
  209. {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },/* 58: SMB */
  210. {{{0} } }, /* 59: I2C0 */
  211. {{{0} } }, /* 60: I2C1 */
  212. {{{1, 0x3d00000, 0x3d04000, 0x1d8000} } },/* 61: LPC */
  213. {{{1, 0x3e00000, 0x3e01000, 0x167000} } },/* 62: P2NC */
  214. {{{1, 0x3f00000, 0x3f01000, 0x168000} } } /* 63: P2NR0 */
  215. };
  216. /*
  217. * top 12 bits of crb internal address (hub, agent)
  218. */
  219. static unsigned crb_hub_agt[64] =
  220. {
  221. 0,
  222. NETXEN_HW_CRB_HUB_AGT_ADR_PS,
  223. NETXEN_HW_CRB_HUB_AGT_ADR_MN,
  224. NETXEN_HW_CRB_HUB_AGT_ADR_MS,
  225. 0,
  226. NETXEN_HW_CRB_HUB_AGT_ADR_SRE,
  227. NETXEN_HW_CRB_HUB_AGT_ADR_NIU,
  228. NETXEN_HW_CRB_HUB_AGT_ADR_QMN,
  229. NETXEN_HW_CRB_HUB_AGT_ADR_SQN0,
  230. NETXEN_HW_CRB_HUB_AGT_ADR_SQN1,
  231. NETXEN_HW_CRB_HUB_AGT_ADR_SQN2,
  232. NETXEN_HW_CRB_HUB_AGT_ADR_SQN3,
  233. NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
  234. NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
  235. NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
  236. NETXEN_HW_CRB_HUB_AGT_ADR_PGN4,
  237. NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
  238. NETXEN_HW_CRB_HUB_AGT_ADR_PGN0,
  239. NETXEN_HW_CRB_HUB_AGT_ADR_PGN1,
  240. NETXEN_HW_CRB_HUB_AGT_ADR_PGN2,
  241. NETXEN_HW_CRB_HUB_AGT_ADR_PGN3,
  242. NETXEN_HW_CRB_HUB_AGT_ADR_PGND,
  243. NETXEN_HW_CRB_HUB_AGT_ADR_PGNI,
  244. NETXEN_HW_CRB_HUB_AGT_ADR_PGS0,
  245. NETXEN_HW_CRB_HUB_AGT_ADR_PGS1,
  246. NETXEN_HW_CRB_HUB_AGT_ADR_PGS2,
  247. NETXEN_HW_CRB_HUB_AGT_ADR_PGS3,
  248. 0,
  249. NETXEN_HW_CRB_HUB_AGT_ADR_PGSI,
  250. NETXEN_HW_CRB_HUB_AGT_ADR_SN,
  251. 0,
  252. NETXEN_HW_CRB_HUB_AGT_ADR_EG,
  253. 0,
  254. NETXEN_HW_CRB_HUB_AGT_ADR_PS,
  255. NETXEN_HW_CRB_HUB_AGT_ADR_CAM,
  256. 0,
  257. 0,
  258. 0,
  259. 0,
  260. 0,
  261. NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
  262. 0,
  263. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX1,
  264. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX2,
  265. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX3,
  266. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX4,
  267. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX5,
  268. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX6,
  269. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX7,
  270. NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
  271. NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
  272. NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
  273. 0,
  274. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX0,
  275. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX8,
  276. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX9,
  277. NETXEN_HW_CRB_HUB_AGT_ADR_OCM0,
  278. 0,
  279. NETXEN_HW_CRB_HUB_AGT_ADR_SMB,
  280. NETXEN_HW_CRB_HUB_AGT_ADR_I2C0,
  281. NETXEN_HW_CRB_HUB_AGT_ADR_I2C1,
  282. 0,
  283. NETXEN_HW_CRB_HUB_AGT_ADR_PGNC,
  284. 0,
  285. };
  286. /* PCI Windowing for DDR regions. */
  287. #define NETXEN_WINDOW_ONE 0x2000000 /*CRB Window: bit 25 of CRB address */
  288. #define NETXEN_PCIE_SEM_TIMEOUT 10000
  289. static int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu);
  290. int
  291. netxen_pcie_sem_lock(struct netxen_adapter *adapter, int sem, u32 id_reg)
  292. {
  293. int done = 0, timeout = 0;
  294. while (!done) {
  295. done = NXRD32(adapter, NETXEN_PCIE_REG(PCIE_SEM_LOCK(sem)));
  296. if (done == 1)
  297. break;
  298. if (++timeout >= NETXEN_PCIE_SEM_TIMEOUT)
  299. return -EIO;
  300. msleep(1);
  301. }
  302. if (id_reg)
  303. NXWR32(adapter, id_reg, adapter->portnum);
  304. return 0;
  305. }
  306. void
  307. netxen_pcie_sem_unlock(struct netxen_adapter *adapter, int sem)
  308. {
  309. NXRD32(adapter, NETXEN_PCIE_REG(PCIE_SEM_UNLOCK(sem)));
  310. }
  311. static int netxen_niu_xg_init_port(struct netxen_adapter *adapter, int port)
  312. {
  313. if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  314. NXWR32(adapter, NETXEN_NIU_XGE_CONFIG_1+(0x10000*port), 0x1447);
  315. NXWR32(adapter, NETXEN_NIU_XGE_CONFIG_0+(0x10000*port), 0x5);
  316. }
  317. return 0;
  318. }
  319. /* Disable an XG interface */
  320. static int netxen_niu_disable_xg_port(struct netxen_adapter *adapter)
  321. {
  322. __u32 mac_cfg;
  323. u32 port = adapter->physical_port;
  324. if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
  325. return 0;
  326. if (port >= NETXEN_NIU_MAX_XG_PORTS)
  327. return -EINVAL;
  328. mac_cfg = 0;
  329. if (NXWR32(adapter,
  330. NETXEN_NIU_XGE_CONFIG_0 + (0x10000 * port), mac_cfg))
  331. return -EIO;
  332. return 0;
  333. }
  334. #define NETXEN_UNICAST_ADDR(port, index) \
  335. (NETXEN_UNICAST_ADDR_BASE+(port*32)+(index*8))
  336. #define NETXEN_MCAST_ADDR(port, index) \
  337. (NETXEN_MULTICAST_ADDR_BASE+(port*0x80)+(index*8))
  338. #define MAC_HI(addr) \
  339. ((addr[2] << 16) | (addr[1] << 8) | (addr[0]))
  340. #define MAC_LO(addr) \
  341. ((addr[5] << 16) | (addr[4] << 8) | (addr[3]))
  342. static int netxen_p2_nic_set_promisc(struct netxen_adapter *adapter, u32 mode)
  343. {
  344. u32 mac_cfg;
  345. u32 cnt = 0;
  346. __u32 reg = 0x0200;
  347. u32 port = adapter->physical_port;
  348. u16 board_type = adapter->ahw.board_type;
  349. if (port >= NETXEN_NIU_MAX_XG_PORTS)
  350. return -EINVAL;
  351. mac_cfg = NXRD32(adapter, NETXEN_NIU_XGE_CONFIG_0 + (0x10000 * port));
  352. mac_cfg &= ~0x4;
  353. NXWR32(adapter, NETXEN_NIU_XGE_CONFIG_0 + (0x10000 * port), mac_cfg);
  354. if ((board_type == NETXEN_BRDTYPE_P2_SB31_10G_IMEZ) ||
  355. (board_type == NETXEN_BRDTYPE_P2_SB31_10G_HMEZ))
  356. reg = (0x20 << port);
  357. NXWR32(adapter, NETXEN_NIU_FRAME_COUNT_SELECT, reg);
  358. mdelay(10);
  359. while (NXRD32(adapter, NETXEN_NIU_FRAME_COUNT) && ++cnt < 20)
  360. mdelay(10);
  361. if (cnt < 20) {
  362. reg = NXRD32(adapter,
  363. NETXEN_NIU_XGE_CONFIG_1 + (0x10000 * port));
  364. if (mode == NETXEN_NIU_PROMISC_MODE)
  365. reg = (reg | 0x2000UL);
  366. else
  367. reg = (reg & ~0x2000UL);
  368. if (mode == NETXEN_NIU_ALLMULTI_MODE)
  369. reg = (reg | 0x1000UL);
  370. else
  371. reg = (reg & ~0x1000UL);
  372. NXWR32(adapter,
  373. NETXEN_NIU_XGE_CONFIG_1 + (0x10000 * port), reg);
  374. }
  375. mac_cfg |= 0x4;
  376. NXWR32(adapter, NETXEN_NIU_XGE_CONFIG_0 + (0x10000 * port), mac_cfg);
  377. return 0;
  378. }
  379. static int netxen_p2_nic_set_mac_addr(struct netxen_adapter *adapter, u8 *addr)
  380. {
  381. u32 mac_hi, mac_lo;
  382. u32 reg_hi, reg_lo;
  383. u8 phy = adapter->physical_port;
  384. if (phy >= NETXEN_NIU_MAX_XG_PORTS)
  385. return -EINVAL;
  386. mac_lo = ((u32)addr[0] << 16) | ((u32)addr[1] << 24);
  387. mac_hi = addr[2] | ((u32)addr[3] << 8) |
  388. ((u32)addr[4] << 16) | ((u32)addr[5] << 24);
  389. reg_lo = NETXEN_NIU_XGE_STATION_ADDR_0_1 + (0x10000 * phy);
  390. reg_hi = NETXEN_NIU_XGE_STATION_ADDR_0_HI + (0x10000 * phy);
  391. /* write twice to flush */
  392. if (NXWR32(adapter, reg_lo, mac_lo) || NXWR32(adapter, reg_hi, mac_hi))
  393. return -EIO;
  394. if (NXWR32(adapter, reg_lo, mac_lo) || NXWR32(adapter, reg_hi, mac_hi))
  395. return -EIO;
  396. return 0;
  397. }
  398. static int
  399. netxen_nic_enable_mcast_filter(struct netxen_adapter *adapter)
  400. {
  401. u32 val = 0;
  402. u16 port = adapter->physical_port;
  403. u8 *addr = adapter->mac_addr;
  404. if (adapter->mc_enabled)
  405. return 0;
  406. val = NXRD32(adapter, NETXEN_MAC_ADDR_CNTL_REG);
  407. val |= (1UL << (28+port));
  408. NXWR32(adapter, NETXEN_MAC_ADDR_CNTL_REG, val);
  409. /* add broadcast addr to filter */
  410. val = 0xffffff;
  411. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
  412. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0)+4, val);
  413. /* add station addr to filter */
  414. val = MAC_HI(addr);
  415. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1), val);
  416. val = MAC_LO(addr);
  417. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1)+4, val);
  418. adapter->mc_enabled = 1;
  419. return 0;
  420. }
  421. static int
  422. netxen_nic_disable_mcast_filter(struct netxen_adapter *adapter)
  423. {
  424. u32 val = 0;
  425. u16 port = adapter->physical_port;
  426. u8 *addr = adapter->mac_addr;
  427. if (!adapter->mc_enabled)
  428. return 0;
  429. val = NXRD32(adapter, NETXEN_MAC_ADDR_CNTL_REG);
  430. val &= ~(1UL << (28+port));
  431. NXWR32(adapter, NETXEN_MAC_ADDR_CNTL_REG, val);
  432. val = MAC_HI(addr);
  433. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
  434. val = MAC_LO(addr);
  435. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0)+4, val);
  436. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1), 0);
  437. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1)+4, 0);
  438. adapter->mc_enabled = 0;
  439. return 0;
  440. }
  441. static int
  442. netxen_nic_set_mcast_addr(struct netxen_adapter *adapter,
  443. int index, u8 *addr)
  444. {
  445. u32 hi = 0, lo = 0;
  446. u16 port = adapter->physical_port;
  447. lo = MAC_LO(addr);
  448. hi = MAC_HI(addr);
  449. NXWR32(adapter, NETXEN_MCAST_ADDR(port, index), hi);
  450. NXWR32(adapter, NETXEN_MCAST_ADDR(port, index)+4, lo);
  451. return 0;
  452. }
  453. static void netxen_p2_nic_set_multi(struct net_device *netdev)
  454. {
  455. struct netxen_adapter *adapter = netdev_priv(netdev);
  456. struct netdev_hw_addr *ha;
  457. u8 null_addr[ETH_ALEN];
  458. int i;
  459. eth_zero_addr(null_addr);
  460. if (netdev->flags & IFF_PROMISC) {
  461. adapter->set_promisc(adapter,
  462. NETXEN_NIU_PROMISC_MODE);
  463. /* Full promiscuous mode */
  464. netxen_nic_disable_mcast_filter(adapter);
  465. return;
  466. }
  467. if (netdev_mc_empty(netdev)) {
  468. adapter->set_promisc(adapter,
  469. NETXEN_NIU_NON_PROMISC_MODE);
  470. netxen_nic_disable_mcast_filter(adapter);
  471. return;
  472. }
  473. adapter->set_promisc(adapter, NETXEN_NIU_ALLMULTI_MODE);
  474. if (netdev->flags & IFF_ALLMULTI ||
  475. netdev_mc_count(netdev) > adapter->max_mc_count) {
  476. netxen_nic_disable_mcast_filter(adapter);
  477. return;
  478. }
  479. netxen_nic_enable_mcast_filter(adapter);
  480. i = 0;
  481. netdev_for_each_mc_addr(ha, netdev)
  482. netxen_nic_set_mcast_addr(adapter, i++, ha->addr);
  483. /* Clear out remaining addresses */
  484. while (i < adapter->max_mc_count)
  485. netxen_nic_set_mcast_addr(adapter, i++, null_addr);
  486. }
  487. static int
  488. netxen_send_cmd_descs(struct netxen_adapter *adapter,
  489. struct cmd_desc_type0 *cmd_desc_arr, int nr_desc)
  490. {
  491. u32 i, producer, consumer;
  492. struct netxen_cmd_buffer *pbuf;
  493. struct cmd_desc_type0 *cmd_desc;
  494. struct nx_host_tx_ring *tx_ring;
  495. i = 0;
  496. if (adapter->is_up != NETXEN_ADAPTER_UP_MAGIC)
  497. return -EIO;
  498. tx_ring = adapter->tx_ring;
  499. __netif_tx_lock_bh(tx_ring->txq);
  500. producer = tx_ring->producer;
  501. consumer = tx_ring->sw_consumer;
  502. if (nr_desc >= netxen_tx_avail(tx_ring)) {
  503. netif_tx_stop_queue(tx_ring->txq);
  504. smp_mb();
  505. if (netxen_tx_avail(tx_ring) > nr_desc) {
  506. if (netxen_tx_avail(tx_ring) > TX_STOP_THRESH)
  507. netif_tx_wake_queue(tx_ring->txq);
  508. } else {
  509. __netif_tx_unlock_bh(tx_ring->txq);
  510. return -EBUSY;
  511. }
  512. }
  513. do {
  514. cmd_desc = &cmd_desc_arr[i];
  515. pbuf = &tx_ring->cmd_buf_arr[producer];
  516. pbuf->skb = NULL;
  517. pbuf->frag_count = 0;
  518. memcpy(&tx_ring->desc_head[producer],
  519. &cmd_desc_arr[i], sizeof(struct cmd_desc_type0));
  520. producer = get_next_index(producer, tx_ring->num_desc);
  521. i++;
  522. } while (i != nr_desc);
  523. tx_ring->producer = producer;
  524. netxen_nic_update_cmd_producer(adapter, tx_ring);
  525. __netif_tx_unlock_bh(tx_ring->txq);
  526. return 0;
  527. }
  528. static int
  529. nx_p3_sre_macaddr_change(struct netxen_adapter *adapter, u8 *addr, unsigned op)
  530. {
  531. nx_nic_req_t req;
  532. nx_mac_req_t *mac_req;
  533. u64 word;
  534. memset(&req, 0, sizeof(nx_nic_req_t));
  535. req.qhdr = cpu_to_le64(NX_NIC_REQUEST << 23);
  536. word = NX_MAC_EVENT | ((u64)adapter->portnum << 16);
  537. req.req_hdr = cpu_to_le64(word);
  538. mac_req = (nx_mac_req_t *)&req.words[0];
  539. mac_req->op = op;
  540. memcpy(mac_req->mac_addr, addr, ETH_ALEN);
  541. return netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  542. }
  543. static int nx_p3_nic_add_mac(struct netxen_adapter *adapter,
  544. const u8 *addr, struct list_head *del_list)
  545. {
  546. struct list_head *head;
  547. nx_mac_list_t *cur;
  548. /* look up if already exists */
  549. list_for_each(head, del_list) {
  550. cur = list_entry(head, nx_mac_list_t, list);
  551. if (ether_addr_equal(addr, cur->mac_addr)) {
  552. list_move_tail(head, &adapter->mac_list);
  553. return 0;
  554. }
  555. }
  556. cur = kzalloc(sizeof(nx_mac_list_t), GFP_ATOMIC);
  557. if (cur == NULL)
  558. return -ENOMEM;
  559. memcpy(cur->mac_addr, addr, ETH_ALEN);
  560. list_add_tail(&cur->list, &adapter->mac_list);
  561. return nx_p3_sre_macaddr_change(adapter,
  562. cur->mac_addr, NETXEN_MAC_ADD);
  563. }
  564. static void netxen_p3_nic_set_multi(struct net_device *netdev)
  565. {
  566. struct netxen_adapter *adapter = netdev_priv(netdev);
  567. struct netdev_hw_addr *ha;
  568. static const u8 bcast_addr[ETH_ALEN] = {
  569. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff
  570. };
  571. u32 mode = VPORT_MISS_MODE_DROP;
  572. LIST_HEAD(del_list);
  573. struct list_head *head;
  574. nx_mac_list_t *cur;
  575. if (adapter->is_up != NETXEN_ADAPTER_UP_MAGIC)
  576. return;
  577. list_splice_tail_init(&adapter->mac_list, &del_list);
  578. nx_p3_nic_add_mac(adapter, adapter->mac_addr, &del_list);
  579. nx_p3_nic_add_mac(adapter, bcast_addr, &del_list);
  580. if (netdev->flags & IFF_PROMISC) {
  581. mode = VPORT_MISS_MODE_ACCEPT_ALL;
  582. goto send_fw_cmd;
  583. }
  584. if ((netdev->flags & IFF_ALLMULTI) ||
  585. (netdev_mc_count(netdev) > adapter->max_mc_count)) {
  586. mode = VPORT_MISS_MODE_ACCEPT_MULTI;
  587. goto send_fw_cmd;
  588. }
  589. if (!netdev_mc_empty(netdev)) {
  590. netdev_for_each_mc_addr(ha, netdev)
  591. nx_p3_nic_add_mac(adapter, ha->addr, &del_list);
  592. }
  593. send_fw_cmd:
  594. adapter->set_promisc(adapter, mode);
  595. head = &del_list;
  596. while (!list_empty(head)) {
  597. cur = list_entry(head->next, nx_mac_list_t, list);
  598. nx_p3_sre_macaddr_change(adapter,
  599. cur->mac_addr, NETXEN_MAC_DEL);
  600. list_del(&cur->list);
  601. kfree(cur);
  602. }
  603. }
  604. static int netxen_p3_nic_set_promisc(struct netxen_adapter *adapter, u32 mode)
  605. {
  606. nx_nic_req_t req;
  607. u64 word;
  608. memset(&req, 0, sizeof(nx_nic_req_t));
  609. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  610. word = NX_NIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE |
  611. ((u64)adapter->portnum << 16);
  612. req.req_hdr = cpu_to_le64(word);
  613. req.words[0] = cpu_to_le64(mode);
  614. return netxen_send_cmd_descs(adapter,
  615. (struct cmd_desc_type0 *)&req, 1);
  616. }
  617. void netxen_p3_free_mac_list(struct netxen_adapter *adapter)
  618. {
  619. nx_mac_list_t *cur;
  620. struct list_head *head = &adapter->mac_list;
  621. while (!list_empty(head)) {
  622. cur = list_entry(head->next, nx_mac_list_t, list);
  623. nx_p3_sre_macaddr_change(adapter,
  624. cur->mac_addr, NETXEN_MAC_DEL);
  625. list_del(&cur->list);
  626. kfree(cur);
  627. }
  628. }
  629. static int netxen_p3_nic_set_mac_addr(struct netxen_adapter *adapter, u8 *addr)
  630. {
  631. /* assuming caller has already copied new addr to netdev */
  632. netxen_p3_nic_set_multi(adapter->netdev);
  633. return 0;
  634. }
  635. #define NETXEN_CONFIG_INTR_COALESCE 3
  636. /*
  637. * Send the interrupt coalescing parameter set by ethtool to the card.
  638. */
  639. int netxen_config_intr_coalesce(struct netxen_adapter *adapter)
  640. {
  641. nx_nic_req_t req;
  642. u64 word[6];
  643. int rv, i;
  644. memset(&req, 0, sizeof(nx_nic_req_t));
  645. memset(word, 0, sizeof(word));
  646. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  647. word[0] = NETXEN_CONFIG_INTR_COALESCE | ((u64)adapter->portnum << 16);
  648. req.req_hdr = cpu_to_le64(word[0]);
  649. memcpy(&word[0], &adapter->coal, sizeof(adapter->coal));
  650. for (i = 0; i < 6; i++)
  651. req.words[i] = cpu_to_le64(word[i]);
  652. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  653. if (rv != 0) {
  654. printk(KERN_ERR "ERROR. Could not send "
  655. "interrupt coalescing parameters\n");
  656. }
  657. return rv;
  658. }
  659. int netxen_config_hw_lro(struct netxen_adapter *adapter, int enable)
  660. {
  661. nx_nic_req_t req;
  662. u64 word;
  663. int rv = 0;
  664. if (!test_bit(__NX_FW_ATTACHED, &adapter->state))
  665. return 0;
  666. memset(&req, 0, sizeof(nx_nic_req_t));
  667. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  668. word = NX_NIC_H2C_OPCODE_CONFIG_HW_LRO | ((u64)adapter->portnum << 16);
  669. req.req_hdr = cpu_to_le64(word);
  670. req.words[0] = cpu_to_le64(enable);
  671. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  672. if (rv != 0) {
  673. printk(KERN_ERR "ERROR. Could not send "
  674. "configure hw lro request\n");
  675. }
  676. return rv;
  677. }
  678. int netxen_config_bridged_mode(struct netxen_adapter *adapter, int enable)
  679. {
  680. nx_nic_req_t req;
  681. u64 word;
  682. int rv = 0;
  683. if (!!(adapter->flags & NETXEN_NIC_BRIDGE_ENABLED) == enable)
  684. return rv;
  685. memset(&req, 0, sizeof(nx_nic_req_t));
  686. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  687. word = NX_NIC_H2C_OPCODE_CONFIG_BRIDGING |
  688. ((u64)adapter->portnum << 16);
  689. req.req_hdr = cpu_to_le64(word);
  690. req.words[0] = cpu_to_le64(enable);
  691. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  692. if (rv != 0) {
  693. printk(KERN_ERR "ERROR. Could not send "
  694. "configure bridge mode request\n");
  695. }
  696. adapter->flags ^= NETXEN_NIC_BRIDGE_ENABLED;
  697. return rv;
  698. }
  699. #define RSS_HASHTYPE_IP_TCP 0x3
  700. int netxen_config_rss(struct netxen_adapter *adapter, int enable)
  701. {
  702. nx_nic_req_t req;
  703. u64 word;
  704. int i, rv;
  705. static const u64 key[] = {
  706. 0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
  707. 0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
  708. 0x255b0ec26d5a56daULL
  709. };
  710. memset(&req, 0, sizeof(nx_nic_req_t));
  711. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  712. word = NX_NIC_H2C_OPCODE_CONFIG_RSS | ((u64)adapter->portnum << 16);
  713. req.req_hdr = cpu_to_le64(word);
  714. /*
  715. * RSS request:
  716. * bits 3-0: hash_method
  717. * 5-4: hash_type_ipv4
  718. * 7-6: hash_type_ipv6
  719. * 8: enable
  720. * 9: use indirection table
  721. * 47-10: reserved
  722. * 63-48: indirection table mask
  723. */
  724. word = ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
  725. ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
  726. ((u64)(enable & 0x1) << 8) |
  727. ((0x7ULL) << 48);
  728. req.words[0] = cpu_to_le64(word);
  729. for (i = 0; i < ARRAY_SIZE(key); i++)
  730. req.words[i+1] = cpu_to_le64(key[i]);
  731. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  732. if (rv != 0) {
  733. printk(KERN_ERR "%s: could not configure RSS\n",
  734. adapter->netdev->name);
  735. }
  736. return rv;
  737. }
  738. int netxen_config_ipaddr(struct netxen_adapter *adapter, __be32 ip, int cmd)
  739. {
  740. nx_nic_req_t req;
  741. u64 word;
  742. int rv;
  743. memset(&req, 0, sizeof(nx_nic_req_t));
  744. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  745. word = NX_NIC_H2C_OPCODE_CONFIG_IPADDR | ((u64)adapter->portnum << 16);
  746. req.req_hdr = cpu_to_le64(word);
  747. req.words[0] = cpu_to_le64(cmd);
  748. memcpy(&req.words[1], &ip, sizeof(u32));
  749. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  750. if (rv != 0) {
  751. printk(KERN_ERR "%s: could not notify %s IP 0x%x request\n",
  752. adapter->netdev->name,
  753. (cmd == NX_IP_UP) ? "Add" : "Remove", ip);
  754. }
  755. return rv;
  756. }
  757. int netxen_linkevent_request(struct netxen_adapter *adapter, int enable)
  758. {
  759. nx_nic_req_t req;
  760. u64 word;
  761. int rv;
  762. memset(&req, 0, sizeof(nx_nic_req_t));
  763. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  764. word = NX_NIC_H2C_OPCODE_GET_LINKEVENT | ((u64)adapter->portnum << 16);
  765. req.req_hdr = cpu_to_le64(word);
  766. req.words[0] = cpu_to_le64(enable | (enable << 8));
  767. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  768. if (rv != 0) {
  769. printk(KERN_ERR "%s: could not configure link notification\n",
  770. adapter->netdev->name);
  771. }
  772. return rv;
  773. }
  774. int netxen_send_lro_cleanup(struct netxen_adapter *adapter)
  775. {
  776. nx_nic_req_t req;
  777. u64 word;
  778. int rv;
  779. if (!test_bit(__NX_FW_ATTACHED, &adapter->state))
  780. return 0;
  781. memset(&req, 0, sizeof(nx_nic_req_t));
  782. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  783. word = NX_NIC_H2C_OPCODE_LRO_REQUEST |
  784. ((u64)adapter->portnum << 16) |
  785. ((u64)NX_NIC_LRO_REQUEST_CLEANUP << 56) ;
  786. req.req_hdr = cpu_to_le64(word);
  787. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  788. if (rv != 0) {
  789. printk(KERN_ERR "%s: could not cleanup lro flows\n",
  790. adapter->netdev->name);
  791. }
  792. return rv;
  793. }
  794. /*
  795. * netxen_nic_change_mtu - Change the Maximum Transfer Unit
  796. * @returns 0 on success, negative on failure
  797. */
  798. #define MTU_FUDGE_FACTOR 100
  799. int netxen_nic_change_mtu(struct net_device *netdev, int mtu)
  800. {
  801. struct netxen_adapter *adapter = netdev_priv(netdev);
  802. int rc = 0;
  803. if (adapter->set_mtu)
  804. rc = adapter->set_mtu(adapter, mtu);
  805. if (!rc)
  806. netdev->mtu = mtu;
  807. return rc;
  808. }
  809. static int netxen_get_flash_block(struct netxen_adapter *adapter, int base,
  810. int size, __le32 * buf)
  811. {
  812. int i, v, addr;
  813. __le32 *ptr32;
  814. int ret;
  815. addr = base;
  816. ptr32 = buf;
  817. for (i = 0; i < size / sizeof(u32); i++) {
  818. ret = netxen_rom_fast_read(adapter, addr, &v);
  819. if (ret)
  820. return ret;
  821. *ptr32 = cpu_to_le32(v);
  822. ptr32++;
  823. addr += sizeof(u32);
  824. }
  825. if ((char *)buf + size > (char *)ptr32) {
  826. __le32 local;
  827. ret = netxen_rom_fast_read(adapter, addr, &v);
  828. if (ret)
  829. return ret;
  830. local = cpu_to_le32(v);
  831. memcpy(ptr32, &local, (char *)buf + size - (char *)ptr32);
  832. }
  833. return 0;
  834. }
  835. int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, u64 *mac)
  836. {
  837. __le32 *pmac = (__le32 *) mac;
  838. u32 offset;
  839. offset = NX_FW_MAC_ADDR_OFFSET + (adapter->portnum * sizeof(u64));
  840. if (netxen_get_flash_block(adapter, offset, sizeof(u64), pmac) == -1)
  841. return -1;
  842. if (*mac == ~0ULL) {
  843. offset = NX_OLD_MAC_ADDR_OFFSET +
  844. (adapter->portnum * sizeof(u64));
  845. if (netxen_get_flash_block(adapter,
  846. offset, sizeof(u64), pmac) == -1)
  847. return -1;
  848. if (*mac == ~0ULL)
  849. return -1;
  850. }
  851. return 0;
  852. }
  853. int netxen_p3_get_mac_addr(struct netxen_adapter *adapter, u64 *mac)
  854. {
  855. uint32_t crbaddr, mac_hi, mac_lo;
  856. int pci_func = adapter->ahw.pci_func;
  857. crbaddr = CRB_MAC_BLOCK_START +
  858. (4 * ((pci_func/2) * 3)) + (4 * (pci_func & 1));
  859. mac_lo = NXRD32(adapter, crbaddr);
  860. mac_hi = NXRD32(adapter, crbaddr+4);
  861. if (pci_func & 1)
  862. *mac = le64_to_cpu((mac_lo >> 16) | ((u64)mac_hi << 16));
  863. else
  864. *mac = le64_to_cpu((u64)mac_lo | ((u64)mac_hi << 32));
  865. return 0;
  866. }
  867. /*
  868. * Changes the CRB window to the specified window.
  869. */
  870. static void
  871. netxen_nic_pci_set_crbwindow_128M(struct netxen_adapter *adapter,
  872. u32 window)
  873. {
  874. void __iomem *offset;
  875. int count = 10;
  876. u8 func = adapter->ahw.pci_func;
  877. if (adapter->ahw.crb_win == window)
  878. return;
  879. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  880. NETXEN_PCIX_PH_REG(PCIE_CRB_WINDOW_REG(func)));
  881. writel(window, offset);
  882. do {
  883. if (window == readl(offset))
  884. break;
  885. if (printk_ratelimit())
  886. dev_warn(&adapter->pdev->dev,
  887. "failed to set CRB window to %d\n",
  888. (window == NETXEN_WINDOW_ONE));
  889. udelay(1);
  890. } while (--count > 0);
  891. if (count > 0)
  892. adapter->ahw.crb_win = window;
  893. }
  894. /*
  895. * Returns < 0 if off is not valid,
  896. * 1 if window access is needed. 'off' is set to offset from
  897. * CRB space in 128M pci map
  898. * 0 if no window access is needed. 'off' is set to 2M addr
  899. * In: 'off' is offset from base in 128M pci map
  900. */
  901. static int
  902. netxen_nic_pci_get_crb_addr_2M(struct netxen_adapter *adapter,
  903. ulong off, void __iomem **addr)
  904. {
  905. crb_128M_2M_sub_block_map_t *m;
  906. if ((off >= NETXEN_CRB_MAX) || (off < NETXEN_PCI_CRBSPACE))
  907. return -EINVAL;
  908. off -= NETXEN_PCI_CRBSPACE;
  909. /*
  910. * Try direct map
  911. */
  912. m = &crb_128M_2M_map[CRB_BLK(off)].sub_block[CRB_SUBBLK(off)];
  913. if (m->valid && (m->start_128M <= off) && (m->end_128M > off)) {
  914. *addr = adapter->ahw.pci_base0 + m->start_2M +
  915. (off - m->start_128M);
  916. return 0;
  917. }
  918. /*
  919. * Not in direct map, use crb window
  920. */
  921. *addr = adapter->ahw.pci_base0 + CRB_INDIRECT_2M +
  922. (off & MASK(16));
  923. return 1;
  924. }
  925. /*
  926. * In: 'off' is offset from CRB space in 128M pci map
  927. * Out: 'off' is 2M pci map addr
  928. * side effect: lock crb window
  929. */
  930. static void
  931. netxen_nic_pci_set_crbwindow_2M(struct netxen_adapter *adapter, ulong off)
  932. {
  933. u32 window;
  934. void __iomem *addr = adapter->ahw.pci_base0 + CRB_WINDOW_2M;
  935. off -= NETXEN_PCI_CRBSPACE;
  936. window = CRB_HI(off);
  937. writel(window, addr);
  938. if (readl(addr) != window) {
  939. if (printk_ratelimit())
  940. dev_warn(&adapter->pdev->dev,
  941. "failed to set CRB window to %d off 0x%lx\n",
  942. window, off);
  943. }
  944. }
  945. static void __iomem *
  946. netxen_nic_map_indirect_address_128M(struct netxen_adapter *adapter,
  947. ulong win_off, void __iomem **mem_ptr)
  948. {
  949. ulong off = win_off;
  950. void __iomem *addr;
  951. resource_size_t mem_base;
  952. if (ADDR_IN_WINDOW1(win_off))
  953. off = NETXEN_CRB_NORMAL(win_off);
  954. addr = pci_base_offset(adapter, off);
  955. if (addr)
  956. return addr;
  957. if (adapter->ahw.pci_len0 == 0)
  958. off -= NETXEN_PCI_CRBSPACE;
  959. mem_base = pci_resource_start(adapter->pdev, 0);
  960. *mem_ptr = ioremap(mem_base + (off & PAGE_MASK), PAGE_SIZE);
  961. if (*mem_ptr)
  962. addr = *mem_ptr + (off & (PAGE_SIZE - 1));
  963. return addr;
  964. }
  965. static int
  966. netxen_nic_hw_write_wx_128M(struct netxen_adapter *adapter, ulong off, u32 data)
  967. {
  968. unsigned long flags;
  969. void __iomem *addr, *mem_ptr = NULL;
  970. addr = netxen_nic_map_indirect_address_128M(adapter, off, &mem_ptr);
  971. if (!addr)
  972. return -EIO;
  973. if (ADDR_IN_WINDOW1(off)) { /* Window 1 */
  974. netxen_nic_io_write_128M(adapter, addr, data);
  975. } else { /* Window 0 */
  976. write_lock_irqsave(&adapter->ahw.crb_lock, flags);
  977. netxen_nic_pci_set_crbwindow_128M(adapter, 0);
  978. writel(data, addr);
  979. netxen_nic_pci_set_crbwindow_128M(adapter,
  980. NETXEN_WINDOW_ONE);
  981. write_unlock_irqrestore(&adapter->ahw.crb_lock, flags);
  982. }
  983. if (mem_ptr)
  984. iounmap(mem_ptr);
  985. return 0;
  986. }
  987. static u32
  988. netxen_nic_hw_read_wx_128M(struct netxen_adapter *adapter, ulong off)
  989. {
  990. unsigned long flags;
  991. void __iomem *addr, *mem_ptr = NULL;
  992. u32 data;
  993. addr = netxen_nic_map_indirect_address_128M(adapter, off, &mem_ptr);
  994. if (!addr)
  995. return -EIO;
  996. if (ADDR_IN_WINDOW1(off)) { /* Window 1 */
  997. data = netxen_nic_io_read_128M(adapter, addr);
  998. } else { /* Window 0 */
  999. write_lock_irqsave(&adapter->ahw.crb_lock, flags);
  1000. netxen_nic_pci_set_crbwindow_128M(adapter, 0);
  1001. data = readl(addr);
  1002. netxen_nic_pci_set_crbwindow_128M(adapter,
  1003. NETXEN_WINDOW_ONE);
  1004. write_unlock_irqrestore(&adapter->ahw.crb_lock, flags);
  1005. }
  1006. if (mem_ptr)
  1007. iounmap(mem_ptr);
  1008. return data;
  1009. }
  1010. static int
  1011. netxen_nic_hw_write_wx_2M(struct netxen_adapter *adapter, ulong off, u32 data)
  1012. {
  1013. unsigned long flags;
  1014. int rv;
  1015. void __iomem *addr = NULL;
  1016. rv = netxen_nic_pci_get_crb_addr_2M(adapter, off, &addr);
  1017. if (rv == 0) {
  1018. writel(data, addr);
  1019. return 0;
  1020. }
  1021. if (rv > 0) {
  1022. /* indirect access */
  1023. write_lock_irqsave(&adapter->ahw.crb_lock, flags);
  1024. crb_win_lock(adapter);
  1025. netxen_nic_pci_set_crbwindow_2M(adapter, off);
  1026. writel(data, addr);
  1027. crb_win_unlock(adapter);
  1028. write_unlock_irqrestore(&adapter->ahw.crb_lock, flags);
  1029. return 0;
  1030. }
  1031. dev_err(&adapter->pdev->dev,
  1032. "%s: invalid offset: 0x%016lx\n", __func__, off);
  1033. dump_stack();
  1034. return -EIO;
  1035. }
  1036. static u32
  1037. netxen_nic_hw_read_wx_2M(struct netxen_adapter *adapter, ulong off)
  1038. {
  1039. unsigned long flags;
  1040. int rv;
  1041. u32 data;
  1042. void __iomem *addr = NULL;
  1043. rv = netxen_nic_pci_get_crb_addr_2M(adapter, off, &addr);
  1044. if (rv == 0)
  1045. return readl(addr);
  1046. if (rv > 0) {
  1047. /* indirect access */
  1048. write_lock_irqsave(&adapter->ahw.crb_lock, flags);
  1049. crb_win_lock(adapter);
  1050. netxen_nic_pci_set_crbwindow_2M(adapter, off);
  1051. data = readl(addr);
  1052. crb_win_unlock(adapter);
  1053. write_unlock_irqrestore(&adapter->ahw.crb_lock, flags);
  1054. return data;
  1055. }
  1056. dev_err(&adapter->pdev->dev,
  1057. "%s: invalid offset: 0x%016lx\n", __func__, off);
  1058. dump_stack();
  1059. return -1;
  1060. }
  1061. /* window 1 registers only */
  1062. static void netxen_nic_io_write_128M(struct netxen_adapter *adapter,
  1063. void __iomem *addr, u32 data)
  1064. {
  1065. read_lock(&adapter->ahw.crb_lock);
  1066. writel(data, addr);
  1067. read_unlock(&adapter->ahw.crb_lock);
  1068. }
  1069. static u32 netxen_nic_io_read_128M(struct netxen_adapter *adapter,
  1070. void __iomem *addr)
  1071. {
  1072. u32 val;
  1073. read_lock(&adapter->ahw.crb_lock);
  1074. val = readl(addr);
  1075. read_unlock(&adapter->ahw.crb_lock);
  1076. return val;
  1077. }
  1078. static void netxen_nic_io_write_2M(struct netxen_adapter *adapter,
  1079. void __iomem *addr, u32 data)
  1080. {
  1081. writel(data, addr);
  1082. }
  1083. static u32 netxen_nic_io_read_2M(struct netxen_adapter *adapter,
  1084. void __iomem *addr)
  1085. {
  1086. return readl(addr);
  1087. }
  1088. void __iomem *
  1089. netxen_get_ioaddr(struct netxen_adapter *adapter, u32 offset)
  1090. {
  1091. void __iomem *addr = NULL;
  1092. if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  1093. if ((offset < NETXEN_CRB_PCIX_HOST2) &&
  1094. (offset > NETXEN_CRB_PCIX_HOST))
  1095. addr = PCI_OFFSET_SECOND_RANGE(adapter, offset);
  1096. else
  1097. addr = NETXEN_CRB_NORMALIZE(adapter, offset);
  1098. } else {
  1099. WARN_ON(netxen_nic_pci_get_crb_addr_2M(adapter,
  1100. offset, &addr));
  1101. }
  1102. return addr;
  1103. }
  1104. static int
  1105. netxen_nic_pci_set_window_128M(struct netxen_adapter *adapter,
  1106. u64 addr, u32 *start)
  1107. {
  1108. if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  1109. *start = (addr - NETXEN_ADDR_OCM0 + NETXEN_PCI_OCM0);
  1110. return 0;
  1111. } else if (ADDR_IN_RANGE(addr,
  1112. NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
  1113. *start = (addr - NETXEN_ADDR_OCM1 + NETXEN_PCI_OCM1);
  1114. return 0;
  1115. }
  1116. return -EIO;
  1117. }
  1118. static int
  1119. netxen_nic_pci_set_window_2M(struct netxen_adapter *adapter,
  1120. u64 addr, u32 *start)
  1121. {
  1122. u32 window;
  1123. window = OCM_WIN(addr);
  1124. writel(window, adapter->ahw.ocm_win_crb);
  1125. /* read back to flush */
  1126. readl(adapter->ahw.ocm_win_crb);
  1127. adapter->ahw.ocm_win = window;
  1128. *start = NETXEN_PCI_OCM0_2M + GET_MEM_OFFS_2M(addr);
  1129. return 0;
  1130. }
  1131. static int
  1132. netxen_nic_pci_mem_access_direct(struct netxen_adapter *adapter, u64 off,
  1133. u64 *data, int op)
  1134. {
  1135. void __iomem *addr, *mem_ptr = NULL;
  1136. resource_size_t mem_base;
  1137. int ret;
  1138. u32 start;
  1139. spin_lock(&adapter->ahw.mem_lock);
  1140. ret = adapter->pci_set_window(adapter, off, &start);
  1141. if (ret != 0)
  1142. goto unlock;
  1143. if (NX_IS_REVISION_P3(adapter->ahw.revision_id)) {
  1144. addr = adapter->ahw.pci_base0 + start;
  1145. } else {
  1146. addr = pci_base_offset(adapter, start);
  1147. if (addr)
  1148. goto noremap;
  1149. mem_base = pci_resource_start(adapter->pdev, 0) +
  1150. (start & PAGE_MASK);
  1151. mem_ptr = ioremap(mem_base, PAGE_SIZE);
  1152. if (mem_ptr == NULL) {
  1153. ret = -EIO;
  1154. goto unlock;
  1155. }
  1156. addr = mem_ptr + (start & (PAGE_SIZE-1));
  1157. }
  1158. noremap:
  1159. if (op == 0) /* read */
  1160. *data = readq(addr);
  1161. else /* write */
  1162. writeq(*data, addr);
  1163. unlock:
  1164. spin_unlock(&adapter->ahw.mem_lock);
  1165. if (mem_ptr)
  1166. iounmap(mem_ptr);
  1167. return ret;
  1168. }
  1169. void
  1170. netxen_pci_camqm_read_2M(struct netxen_adapter *adapter, u64 off, u64 *data)
  1171. {
  1172. void __iomem *addr = adapter->ahw.pci_base0 +
  1173. NETXEN_PCI_CAMQM_2M_BASE + (off - NETXEN_PCI_CAMQM);
  1174. spin_lock(&adapter->ahw.mem_lock);
  1175. *data = readq(addr);
  1176. spin_unlock(&adapter->ahw.mem_lock);
  1177. }
  1178. void
  1179. netxen_pci_camqm_write_2M(struct netxen_adapter *adapter, u64 off, u64 data)
  1180. {
  1181. void __iomem *addr = adapter->ahw.pci_base0 +
  1182. NETXEN_PCI_CAMQM_2M_BASE + (off - NETXEN_PCI_CAMQM);
  1183. spin_lock(&adapter->ahw.mem_lock);
  1184. writeq(data, addr);
  1185. spin_unlock(&adapter->ahw.mem_lock);
  1186. }
  1187. #define MAX_CTL_CHECK 1000
  1188. static int
  1189. netxen_nic_pci_mem_write_128M(struct netxen_adapter *adapter,
  1190. u64 off, u64 data)
  1191. {
  1192. int j, ret;
  1193. u32 temp, off_lo, off_hi, addr_hi, data_hi, data_lo;
  1194. void __iomem *mem_crb;
  1195. /* Only 64-bit aligned access */
  1196. if (off & 7)
  1197. return -EIO;
  1198. /* P2 has different SIU and MIU test agent base addr */
  1199. if (ADDR_IN_RANGE(off, NETXEN_ADDR_QDR_NET,
  1200. NETXEN_ADDR_QDR_NET_MAX_P2)) {
  1201. mem_crb = pci_base_offset(adapter,
  1202. NETXEN_CRB_QDR_NET+SIU_TEST_AGT_BASE);
  1203. addr_hi = SIU_TEST_AGT_ADDR_HI;
  1204. data_lo = SIU_TEST_AGT_WRDATA_LO;
  1205. data_hi = SIU_TEST_AGT_WRDATA_HI;
  1206. off_lo = off & SIU_TEST_AGT_ADDR_MASK;
  1207. off_hi = SIU_TEST_AGT_UPPER_ADDR(off);
  1208. goto correct;
  1209. }
  1210. if (ADDR_IN_RANGE(off, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1211. mem_crb = pci_base_offset(adapter,
  1212. NETXEN_CRB_DDR_NET+MIU_TEST_AGT_BASE);
  1213. addr_hi = MIU_TEST_AGT_ADDR_HI;
  1214. data_lo = MIU_TEST_AGT_WRDATA_LO;
  1215. data_hi = MIU_TEST_AGT_WRDATA_HI;
  1216. off_lo = off & MIU_TEST_AGT_ADDR_MASK;
  1217. off_hi = 0;
  1218. goto correct;
  1219. }
  1220. if (ADDR_IN_RANGE(off, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX) ||
  1221. ADDR_IN_RANGE(off, NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
  1222. if (adapter->ahw.pci_len0 != 0) {
  1223. return netxen_nic_pci_mem_access_direct(adapter,
  1224. off, &data, 1);
  1225. }
  1226. }
  1227. return -EIO;
  1228. correct:
  1229. spin_lock(&adapter->ahw.mem_lock);
  1230. netxen_nic_pci_set_crbwindow_128M(adapter, 0);
  1231. writel(off_lo, (mem_crb + MIU_TEST_AGT_ADDR_LO));
  1232. writel(off_hi, (mem_crb + addr_hi));
  1233. writel(data & 0xffffffff, (mem_crb + data_lo));
  1234. writel((data >> 32) & 0xffffffff, (mem_crb + data_hi));
  1235. writel((TA_CTL_ENABLE | TA_CTL_WRITE), (mem_crb + TEST_AGT_CTRL));
  1236. writel((TA_CTL_START | TA_CTL_ENABLE | TA_CTL_WRITE),
  1237. (mem_crb + TEST_AGT_CTRL));
  1238. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1239. temp = readl((mem_crb + TEST_AGT_CTRL));
  1240. if ((temp & TA_CTL_BUSY) == 0)
  1241. break;
  1242. }
  1243. if (j >= MAX_CTL_CHECK) {
  1244. if (printk_ratelimit())
  1245. dev_err(&adapter->pdev->dev,
  1246. "failed to write through agent\n");
  1247. ret = -EIO;
  1248. } else
  1249. ret = 0;
  1250. netxen_nic_pci_set_crbwindow_128M(adapter, NETXEN_WINDOW_ONE);
  1251. spin_unlock(&adapter->ahw.mem_lock);
  1252. return ret;
  1253. }
  1254. static int
  1255. netxen_nic_pci_mem_read_128M(struct netxen_adapter *adapter,
  1256. u64 off, u64 *data)
  1257. {
  1258. int j, ret;
  1259. u32 temp, off_lo, off_hi, addr_hi, data_hi, data_lo;
  1260. u64 val;
  1261. void __iomem *mem_crb;
  1262. /* Only 64-bit aligned access */
  1263. if (off & 7)
  1264. return -EIO;
  1265. /* P2 has different SIU and MIU test agent base addr */
  1266. if (ADDR_IN_RANGE(off, NETXEN_ADDR_QDR_NET,
  1267. NETXEN_ADDR_QDR_NET_MAX_P2)) {
  1268. mem_crb = pci_base_offset(adapter,
  1269. NETXEN_CRB_QDR_NET+SIU_TEST_AGT_BASE);
  1270. addr_hi = SIU_TEST_AGT_ADDR_HI;
  1271. data_lo = SIU_TEST_AGT_RDDATA_LO;
  1272. data_hi = SIU_TEST_AGT_RDDATA_HI;
  1273. off_lo = off & SIU_TEST_AGT_ADDR_MASK;
  1274. off_hi = SIU_TEST_AGT_UPPER_ADDR(off);
  1275. goto correct;
  1276. }
  1277. if (ADDR_IN_RANGE(off, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1278. mem_crb = pci_base_offset(adapter,
  1279. NETXEN_CRB_DDR_NET+MIU_TEST_AGT_BASE);
  1280. addr_hi = MIU_TEST_AGT_ADDR_HI;
  1281. data_lo = MIU_TEST_AGT_RDDATA_LO;
  1282. data_hi = MIU_TEST_AGT_RDDATA_HI;
  1283. off_lo = off & MIU_TEST_AGT_ADDR_MASK;
  1284. off_hi = 0;
  1285. goto correct;
  1286. }
  1287. if (ADDR_IN_RANGE(off, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX) ||
  1288. ADDR_IN_RANGE(off, NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
  1289. if (adapter->ahw.pci_len0 != 0) {
  1290. return netxen_nic_pci_mem_access_direct(adapter,
  1291. off, data, 0);
  1292. }
  1293. }
  1294. return -EIO;
  1295. correct:
  1296. spin_lock(&adapter->ahw.mem_lock);
  1297. netxen_nic_pci_set_crbwindow_128M(adapter, 0);
  1298. writel(off_lo, (mem_crb + MIU_TEST_AGT_ADDR_LO));
  1299. writel(off_hi, (mem_crb + addr_hi));
  1300. writel(TA_CTL_ENABLE, (mem_crb + TEST_AGT_CTRL));
  1301. writel((TA_CTL_START|TA_CTL_ENABLE), (mem_crb + TEST_AGT_CTRL));
  1302. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1303. temp = readl(mem_crb + TEST_AGT_CTRL);
  1304. if ((temp & TA_CTL_BUSY) == 0)
  1305. break;
  1306. }
  1307. if (j >= MAX_CTL_CHECK) {
  1308. if (printk_ratelimit())
  1309. dev_err(&adapter->pdev->dev,
  1310. "failed to read through agent\n");
  1311. ret = -EIO;
  1312. } else {
  1313. temp = readl(mem_crb + data_hi);
  1314. val = ((u64)temp << 32);
  1315. val |= readl(mem_crb + data_lo);
  1316. *data = val;
  1317. ret = 0;
  1318. }
  1319. netxen_nic_pci_set_crbwindow_128M(adapter, NETXEN_WINDOW_ONE);
  1320. spin_unlock(&adapter->ahw.mem_lock);
  1321. return ret;
  1322. }
  1323. static int
  1324. netxen_nic_pci_mem_write_2M(struct netxen_adapter *adapter,
  1325. u64 off, u64 data)
  1326. {
  1327. int j, ret;
  1328. u32 temp, off8;
  1329. void __iomem *mem_crb;
  1330. /* Only 64-bit aligned access */
  1331. if (off & 7)
  1332. return -EIO;
  1333. /* P3 onward, test agent base for MIU and SIU is same */
  1334. if (ADDR_IN_RANGE(off, NETXEN_ADDR_QDR_NET,
  1335. NETXEN_ADDR_QDR_NET_MAX_P3)) {
  1336. mem_crb = netxen_get_ioaddr(adapter,
  1337. NETXEN_CRB_QDR_NET+MIU_TEST_AGT_BASE);
  1338. goto correct;
  1339. }
  1340. if (ADDR_IN_RANGE(off, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1341. mem_crb = netxen_get_ioaddr(adapter,
  1342. NETXEN_CRB_DDR_NET+MIU_TEST_AGT_BASE);
  1343. goto correct;
  1344. }
  1345. if (ADDR_IN_RANGE(off, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX))
  1346. return netxen_nic_pci_mem_access_direct(adapter, off, &data, 1);
  1347. return -EIO;
  1348. correct:
  1349. off8 = off & 0xfffffff8;
  1350. spin_lock(&adapter->ahw.mem_lock);
  1351. writel(off8, (mem_crb + MIU_TEST_AGT_ADDR_LO));
  1352. writel(0, (mem_crb + MIU_TEST_AGT_ADDR_HI));
  1353. writel(data & 0xffffffff,
  1354. mem_crb + MIU_TEST_AGT_WRDATA_LO);
  1355. writel((data >> 32) & 0xffffffff,
  1356. mem_crb + MIU_TEST_AGT_WRDATA_HI);
  1357. writel((TA_CTL_ENABLE | TA_CTL_WRITE), (mem_crb + TEST_AGT_CTRL));
  1358. writel((TA_CTL_START | TA_CTL_ENABLE | TA_CTL_WRITE),
  1359. (mem_crb + TEST_AGT_CTRL));
  1360. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1361. temp = readl(mem_crb + TEST_AGT_CTRL);
  1362. if ((temp & TA_CTL_BUSY) == 0)
  1363. break;
  1364. }
  1365. if (j >= MAX_CTL_CHECK) {
  1366. if (printk_ratelimit())
  1367. dev_err(&adapter->pdev->dev,
  1368. "failed to write through agent\n");
  1369. ret = -EIO;
  1370. } else
  1371. ret = 0;
  1372. spin_unlock(&adapter->ahw.mem_lock);
  1373. return ret;
  1374. }
  1375. static int
  1376. netxen_nic_pci_mem_read_2M(struct netxen_adapter *adapter,
  1377. u64 off, u64 *data)
  1378. {
  1379. int j, ret;
  1380. u32 temp, off8;
  1381. u64 val;
  1382. void __iomem *mem_crb;
  1383. /* Only 64-bit aligned access */
  1384. if (off & 7)
  1385. return -EIO;
  1386. /* P3 onward, test agent base for MIU and SIU is same */
  1387. if (ADDR_IN_RANGE(off, NETXEN_ADDR_QDR_NET,
  1388. NETXEN_ADDR_QDR_NET_MAX_P3)) {
  1389. mem_crb = netxen_get_ioaddr(adapter,
  1390. NETXEN_CRB_QDR_NET+MIU_TEST_AGT_BASE);
  1391. goto correct;
  1392. }
  1393. if (ADDR_IN_RANGE(off, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1394. mem_crb = netxen_get_ioaddr(adapter,
  1395. NETXEN_CRB_DDR_NET+MIU_TEST_AGT_BASE);
  1396. goto correct;
  1397. }
  1398. if (ADDR_IN_RANGE(off, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  1399. return netxen_nic_pci_mem_access_direct(adapter,
  1400. off, data, 0);
  1401. }
  1402. return -EIO;
  1403. correct:
  1404. off8 = off & 0xfffffff8;
  1405. spin_lock(&adapter->ahw.mem_lock);
  1406. writel(off8, (mem_crb + MIU_TEST_AGT_ADDR_LO));
  1407. writel(0, (mem_crb + MIU_TEST_AGT_ADDR_HI));
  1408. writel(TA_CTL_ENABLE, (mem_crb + TEST_AGT_CTRL));
  1409. writel((TA_CTL_START | TA_CTL_ENABLE), (mem_crb + TEST_AGT_CTRL));
  1410. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1411. temp = readl(mem_crb + TEST_AGT_CTRL);
  1412. if ((temp & TA_CTL_BUSY) == 0)
  1413. break;
  1414. }
  1415. if (j >= MAX_CTL_CHECK) {
  1416. if (printk_ratelimit())
  1417. dev_err(&adapter->pdev->dev,
  1418. "failed to read through agent\n");
  1419. ret = -EIO;
  1420. } else {
  1421. val = (u64)(readl(mem_crb + MIU_TEST_AGT_RDDATA_HI)) << 32;
  1422. val |= readl(mem_crb + MIU_TEST_AGT_RDDATA_LO);
  1423. *data = val;
  1424. ret = 0;
  1425. }
  1426. spin_unlock(&adapter->ahw.mem_lock);
  1427. return ret;
  1428. }
  1429. void
  1430. netxen_setup_hwops(struct netxen_adapter *adapter)
  1431. {
  1432. adapter->init_port = netxen_niu_xg_init_port;
  1433. adapter->stop_port = netxen_niu_disable_xg_port;
  1434. if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  1435. adapter->crb_read = netxen_nic_hw_read_wx_128M,
  1436. adapter->crb_write = netxen_nic_hw_write_wx_128M,
  1437. adapter->pci_set_window = netxen_nic_pci_set_window_128M,
  1438. adapter->pci_mem_read = netxen_nic_pci_mem_read_128M,
  1439. adapter->pci_mem_write = netxen_nic_pci_mem_write_128M,
  1440. adapter->io_read = netxen_nic_io_read_128M,
  1441. adapter->io_write = netxen_nic_io_write_128M,
  1442. adapter->macaddr_set = netxen_p2_nic_set_mac_addr;
  1443. adapter->set_multi = netxen_p2_nic_set_multi;
  1444. adapter->set_mtu = netxen_nic_set_mtu_xgb;
  1445. adapter->set_promisc = netxen_p2_nic_set_promisc;
  1446. } else {
  1447. adapter->crb_read = netxen_nic_hw_read_wx_2M,
  1448. adapter->crb_write = netxen_nic_hw_write_wx_2M,
  1449. adapter->pci_set_window = netxen_nic_pci_set_window_2M,
  1450. adapter->pci_mem_read = netxen_nic_pci_mem_read_2M,
  1451. adapter->pci_mem_write = netxen_nic_pci_mem_write_2M,
  1452. adapter->io_read = netxen_nic_io_read_2M,
  1453. adapter->io_write = netxen_nic_io_write_2M,
  1454. adapter->set_mtu = nx_fw_cmd_set_mtu;
  1455. adapter->set_promisc = netxen_p3_nic_set_promisc;
  1456. adapter->macaddr_set = netxen_p3_nic_set_mac_addr;
  1457. adapter->set_multi = netxen_p3_nic_set_multi;
  1458. adapter->phy_read = nx_fw_cmd_query_phy;
  1459. adapter->phy_write = nx_fw_cmd_set_phy;
  1460. }
  1461. }
  1462. int netxen_nic_get_board_info(struct netxen_adapter *adapter)
  1463. {
  1464. int offset, board_type, magic;
  1465. struct pci_dev *pdev = adapter->pdev;
  1466. offset = NX_FW_MAGIC_OFFSET;
  1467. if (netxen_rom_fast_read(adapter, offset, &magic))
  1468. return -EIO;
  1469. if (magic != NETXEN_BDINFO_MAGIC) {
  1470. dev_err(&pdev->dev, "invalid board config, magic=%08x\n",
  1471. magic);
  1472. return -EIO;
  1473. }
  1474. offset = NX_BRDTYPE_OFFSET;
  1475. if (netxen_rom_fast_read(adapter, offset, &board_type))
  1476. return -EIO;
  1477. if (board_type == NETXEN_BRDTYPE_P3_4_GB_MM) {
  1478. u32 gpio = NXRD32(adapter, NETXEN_ROMUSB_GLB_PAD_GPIO_I);
  1479. if ((gpio & 0x8000) == 0)
  1480. board_type = NETXEN_BRDTYPE_P3_10G_TP;
  1481. }
  1482. adapter->ahw.board_type = board_type;
  1483. switch (board_type) {
  1484. case NETXEN_BRDTYPE_P2_SB35_4G:
  1485. adapter->ahw.port_type = NETXEN_NIC_GBE;
  1486. break;
  1487. case NETXEN_BRDTYPE_P2_SB31_10G:
  1488. case NETXEN_BRDTYPE_P2_SB31_10G_IMEZ:
  1489. case NETXEN_BRDTYPE_P2_SB31_10G_HMEZ:
  1490. case NETXEN_BRDTYPE_P2_SB31_10G_CX4:
  1491. case NETXEN_BRDTYPE_P3_HMEZ:
  1492. case NETXEN_BRDTYPE_P3_XG_LOM:
  1493. case NETXEN_BRDTYPE_P3_10G_CX4:
  1494. case NETXEN_BRDTYPE_P3_10G_CX4_LP:
  1495. case NETXEN_BRDTYPE_P3_IMEZ:
  1496. case NETXEN_BRDTYPE_P3_10G_SFP_PLUS:
  1497. case NETXEN_BRDTYPE_P3_10G_SFP_CT:
  1498. case NETXEN_BRDTYPE_P3_10G_SFP_QT:
  1499. case NETXEN_BRDTYPE_P3_10G_XFP:
  1500. case NETXEN_BRDTYPE_P3_10000_BASE_T:
  1501. adapter->ahw.port_type = NETXEN_NIC_XGBE;
  1502. break;
  1503. case NETXEN_BRDTYPE_P1_BD:
  1504. case NETXEN_BRDTYPE_P1_SB:
  1505. case NETXEN_BRDTYPE_P1_SMAX:
  1506. case NETXEN_BRDTYPE_P1_SOCK:
  1507. case NETXEN_BRDTYPE_P3_REF_QG:
  1508. case NETXEN_BRDTYPE_P3_4_GB:
  1509. case NETXEN_BRDTYPE_P3_4_GB_MM:
  1510. adapter->ahw.port_type = NETXEN_NIC_GBE;
  1511. break;
  1512. case NETXEN_BRDTYPE_P3_10G_TP:
  1513. adapter->ahw.port_type = (adapter->portnum < 2) ?
  1514. NETXEN_NIC_XGBE : NETXEN_NIC_GBE;
  1515. break;
  1516. default:
  1517. dev_err(&pdev->dev, "unknown board type %x\n", board_type);
  1518. adapter->ahw.port_type = NETXEN_NIC_XGBE;
  1519. break;
  1520. }
  1521. return 0;
  1522. }
  1523. /* NIU access sections */
  1524. static int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu)
  1525. {
  1526. new_mtu += MTU_FUDGE_FACTOR;
  1527. if (adapter->physical_port == 0)
  1528. NXWR32(adapter, NETXEN_NIU_XGE_MAX_FRAME_SIZE, new_mtu);
  1529. else
  1530. NXWR32(adapter, NETXEN_NIU_XG1_MAX_FRAME_SIZE, new_mtu);
  1531. return 0;
  1532. }
  1533. void netxen_nic_set_link_parameters(struct netxen_adapter *adapter)
  1534. {
  1535. __u32 status;
  1536. __u32 autoneg;
  1537. __u32 port_mode;
  1538. if (!netif_carrier_ok(adapter->netdev)) {
  1539. adapter->link_speed = 0;
  1540. adapter->link_duplex = -1;
  1541. adapter->link_autoneg = AUTONEG_ENABLE;
  1542. return;
  1543. }
  1544. if (adapter->ahw.port_type == NETXEN_NIC_GBE) {
  1545. port_mode = NXRD32(adapter, NETXEN_PORT_MODE_ADDR);
  1546. if (port_mode == NETXEN_PORT_MODE_802_3_AP) {
  1547. adapter->link_speed = SPEED_1000;
  1548. adapter->link_duplex = DUPLEX_FULL;
  1549. adapter->link_autoneg = AUTONEG_DISABLE;
  1550. return;
  1551. }
  1552. if (adapter->phy_read &&
  1553. adapter->phy_read(adapter,
  1554. NETXEN_NIU_GB_MII_MGMT_ADDR_PHY_STATUS,
  1555. &status) == 0) {
  1556. if (netxen_get_phy_link(status)) {
  1557. switch (netxen_get_phy_speed(status)) {
  1558. case 0:
  1559. adapter->link_speed = SPEED_10;
  1560. break;
  1561. case 1:
  1562. adapter->link_speed = SPEED_100;
  1563. break;
  1564. case 2:
  1565. adapter->link_speed = SPEED_1000;
  1566. break;
  1567. default:
  1568. adapter->link_speed = 0;
  1569. break;
  1570. }
  1571. switch (netxen_get_phy_duplex(status)) {
  1572. case 0:
  1573. adapter->link_duplex = DUPLEX_HALF;
  1574. break;
  1575. case 1:
  1576. adapter->link_duplex = DUPLEX_FULL;
  1577. break;
  1578. default:
  1579. adapter->link_duplex = -1;
  1580. break;
  1581. }
  1582. if (adapter->phy_read &&
  1583. adapter->phy_read(adapter,
  1584. NETXEN_NIU_GB_MII_MGMT_ADDR_AUTONEG,
  1585. &autoneg) == 0)
  1586. adapter->link_autoneg = autoneg;
  1587. } else
  1588. goto link_down;
  1589. } else {
  1590. link_down:
  1591. adapter->link_speed = 0;
  1592. adapter->link_duplex = -1;
  1593. }
  1594. }
  1595. }
  1596. int
  1597. netxen_nic_wol_supported(struct netxen_adapter *adapter)
  1598. {
  1599. u32 wol_cfg;
  1600. if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
  1601. return 0;
  1602. wol_cfg = NXRD32(adapter, NETXEN_WOL_CONFIG_NV);
  1603. if (wol_cfg & (1UL << adapter->portnum)) {
  1604. wol_cfg = NXRD32(adapter, NETXEN_WOL_CONFIG);
  1605. if (wol_cfg & (1 << adapter->portnum))
  1606. return 1;
  1607. }
  1608. return 0;
  1609. }
  1610. static u32 netxen_md_cntrl(struct netxen_adapter *adapter,
  1611. struct netxen_minidump_template_hdr *template_hdr,
  1612. struct netxen_minidump_entry_crb *crtEntry)
  1613. {
  1614. int loop_cnt, i, rv = 0, timeout_flag;
  1615. u32 op_count, stride;
  1616. u32 opcode, read_value, addr;
  1617. unsigned long timeout, timeout_jiffies;
  1618. addr = crtEntry->addr;
  1619. op_count = crtEntry->op_count;
  1620. stride = crtEntry->addr_stride;
  1621. for (loop_cnt = 0; loop_cnt < op_count; loop_cnt++) {
  1622. for (i = 0; i < sizeof(crtEntry->opcode) * 8; i++) {
  1623. opcode = (crtEntry->opcode & (0x1 << i));
  1624. if (opcode) {
  1625. switch (opcode) {
  1626. case NX_DUMP_WCRB:
  1627. NX_WR_DUMP_REG(addr,
  1628. adapter->ahw.pci_base0,
  1629. crtEntry->value_1);
  1630. break;
  1631. case NX_DUMP_RWCRB:
  1632. NX_RD_DUMP_REG(addr,
  1633. adapter->ahw.pci_base0,
  1634. &read_value);
  1635. NX_WR_DUMP_REG(addr,
  1636. adapter->ahw.pci_base0,
  1637. read_value);
  1638. break;
  1639. case NX_DUMP_ANDCRB:
  1640. NX_RD_DUMP_REG(addr,
  1641. adapter->ahw.pci_base0,
  1642. &read_value);
  1643. read_value &= crtEntry->value_2;
  1644. NX_WR_DUMP_REG(addr,
  1645. adapter->ahw.pci_base0,
  1646. read_value);
  1647. break;
  1648. case NX_DUMP_ORCRB:
  1649. NX_RD_DUMP_REG(addr,
  1650. adapter->ahw.pci_base0,
  1651. &read_value);
  1652. read_value |= crtEntry->value_3;
  1653. NX_WR_DUMP_REG(addr,
  1654. adapter->ahw.pci_base0,
  1655. read_value);
  1656. break;
  1657. case NX_DUMP_POLLCRB:
  1658. timeout = crtEntry->poll_timeout;
  1659. NX_RD_DUMP_REG(addr,
  1660. adapter->ahw.pci_base0,
  1661. &read_value);
  1662. timeout_jiffies =
  1663. msecs_to_jiffies(timeout) + jiffies;
  1664. for (timeout_flag = 0;
  1665. !timeout_flag
  1666. && ((read_value & crtEntry->value_2)
  1667. != crtEntry->value_1);) {
  1668. if (time_after(jiffies,
  1669. timeout_jiffies))
  1670. timeout_flag = 1;
  1671. NX_RD_DUMP_REG(addr,
  1672. adapter->ahw.pci_base0,
  1673. &read_value);
  1674. }
  1675. if (timeout_flag) {
  1676. dev_err(&adapter->pdev->dev, "%s : "
  1677. "Timeout in poll_crb control operation.\n"
  1678. , __func__);
  1679. return -1;
  1680. }
  1681. break;
  1682. case NX_DUMP_RD_SAVE:
  1683. /* Decide which address to use */
  1684. if (crtEntry->state_index_a)
  1685. addr =
  1686. template_hdr->saved_state_array
  1687. [crtEntry->state_index_a];
  1688. NX_RD_DUMP_REG(addr,
  1689. adapter->ahw.pci_base0,
  1690. &read_value);
  1691. template_hdr->saved_state_array
  1692. [crtEntry->state_index_v]
  1693. = read_value;
  1694. break;
  1695. case NX_DUMP_WRT_SAVED:
  1696. /* Decide which value to use */
  1697. if (crtEntry->state_index_v)
  1698. read_value =
  1699. template_hdr->saved_state_array
  1700. [crtEntry->state_index_v];
  1701. else
  1702. read_value = crtEntry->value_1;
  1703. /* Decide which address to use */
  1704. if (crtEntry->state_index_a)
  1705. addr =
  1706. template_hdr->saved_state_array
  1707. [crtEntry->state_index_a];
  1708. NX_WR_DUMP_REG(addr,
  1709. adapter->ahw.pci_base0,
  1710. read_value);
  1711. break;
  1712. case NX_DUMP_MOD_SAVE_ST:
  1713. read_value =
  1714. template_hdr->saved_state_array
  1715. [crtEntry->state_index_v];
  1716. read_value <<= crtEntry->shl;
  1717. read_value >>= crtEntry->shr;
  1718. if (crtEntry->value_2)
  1719. read_value &=
  1720. crtEntry->value_2;
  1721. read_value |= crtEntry->value_3;
  1722. read_value += crtEntry->value_1;
  1723. /* Write value back to state area.*/
  1724. template_hdr->saved_state_array
  1725. [crtEntry->state_index_v]
  1726. = read_value;
  1727. break;
  1728. default:
  1729. rv = 1;
  1730. break;
  1731. }
  1732. }
  1733. }
  1734. addr = addr + stride;
  1735. }
  1736. return rv;
  1737. }
  1738. /* Read memory or MN */
  1739. static u32
  1740. netxen_md_rdmem(struct netxen_adapter *adapter,
  1741. struct netxen_minidump_entry_rdmem
  1742. *memEntry, u64 *data_buff)
  1743. {
  1744. u64 addr, value = 0;
  1745. int i = 0, loop_cnt;
  1746. addr = (u64)memEntry->read_addr;
  1747. loop_cnt = memEntry->read_data_size; /* This is size in bytes */
  1748. loop_cnt /= sizeof(value);
  1749. for (i = 0; i < loop_cnt; i++) {
  1750. if (netxen_nic_pci_mem_read_2M(adapter, addr, &value))
  1751. goto out;
  1752. *data_buff++ = value;
  1753. addr += sizeof(value);
  1754. }
  1755. out:
  1756. return i * sizeof(value);
  1757. }
  1758. /* Read CRB operation */
  1759. static u32 netxen_md_rd_crb(struct netxen_adapter *adapter,
  1760. struct netxen_minidump_entry_crb
  1761. *crbEntry, u32 *data_buff)
  1762. {
  1763. int loop_cnt;
  1764. u32 op_count, addr, stride, value;
  1765. addr = crbEntry->addr;
  1766. op_count = crbEntry->op_count;
  1767. stride = crbEntry->addr_stride;
  1768. for (loop_cnt = 0; loop_cnt < op_count; loop_cnt++) {
  1769. NX_RD_DUMP_REG(addr, adapter->ahw.pci_base0, &value);
  1770. *data_buff++ = addr;
  1771. *data_buff++ = value;
  1772. addr = addr + stride;
  1773. }
  1774. return loop_cnt * (2 * sizeof(u32));
  1775. }
  1776. /* Read ROM */
  1777. static u32
  1778. netxen_md_rdrom(struct netxen_adapter *adapter,
  1779. struct netxen_minidump_entry_rdrom
  1780. *romEntry, __le32 *data_buff)
  1781. {
  1782. int i, count = 0;
  1783. u32 size, lck_val;
  1784. u32 val;
  1785. u32 fl_addr, waddr, raddr;
  1786. fl_addr = romEntry->read_addr;
  1787. size = romEntry->read_data_size/4;
  1788. lock_try:
  1789. lck_val = readl((void __iomem *)(adapter->ahw.pci_base0 +
  1790. NX_FLASH_SEM2_LK));
  1791. if (!lck_val && count < MAX_CTL_CHECK) {
  1792. msleep(20);
  1793. count++;
  1794. goto lock_try;
  1795. }
  1796. writel(adapter->ahw.pci_func, (void __iomem *)(adapter->ahw.pci_base0 +
  1797. NX_FLASH_LOCK_ID));
  1798. for (i = 0; i < size; i++) {
  1799. waddr = fl_addr & 0xFFFF0000;
  1800. NX_WR_DUMP_REG(FLASH_ROM_WINDOW, adapter->ahw.pci_base0, waddr);
  1801. raddr = FLASH_ROM_DATA + (fl_addr & 0x0000FFFF);
  1802. NX_RD_DUMP_REG(raddr, adapter->ahw.pci_base0, &val);
  1803. *data_buff++ = cpu_to_le32(val);
  1804. fl_addr += sizeof(val);
  1805. }
  1806. readl((void __iomem *)(adapter->ahw.pci_base0 + NX_FLASH_SEM2_ULK));
  1807. return romEntry->read_data_size;
  1808. }
  1809. /* Handle L2 Cache */
  1810. static u32
  1811. netxen_md_L2Cache(struct netxen_adapter *adapter,
  1812. struct netxen_minidump_entry_cache
  1813. *cacheEntry, u32 *data_buff)
  1814. {
  1815. int loop_cnt, i, k, timeout_flag = 0;
  1816. u32 addr, read_addr, read_value, cntrl_addr, tag_reg_addr;
  1817. u32 tag_value, read_cnt;
  1818. u8 cntl_value_w, cntl_value_r;
  1819. unsigned long timeout, timeout_jiffies;
  1820. loop_cnt = cacheEntry->op_count;
  1821. read_addr = cacheEntry->read_addr;
  1822. cntrl_addr = cacheEntry->control_addr;
  1823. cntl_value_w = (u32) cacheEntry->write_value;
  1824. tag_reg_addr = cacheEntry->tag_reg_addr;
  1825. tag_value = cacheEntry->init_tag_value;
  1826. read_cnt = cacheEntry->read_addr_cnt;
  1827. for (i = 0; i < loop_cnt; i++) {
  1828. NX_WR_DUMP_REG(tag_reg_addr, adapter->ahw.pci_base0, tag_value);
  1829. if (cntl_value_w)
  1830. NX_WR_DUMP_REG(cntrl_addr, adapter->ahw.pci_base0,
  1831. (u32)cntl_value_w);
  1832. if (cacheEntry->poll_mask) {
  1833. timeout = cacheEntry->poll_wait;
  1834. NX_RD_DUMP_REG(cntrl_addr, adapter->ahw.pci_base0,
  1835. &cntl_value_r);
  1836. timeout_jiffies = msecs_to_jiffies(timeout) + jiffies;
  1837. for (timeout_flag = 0; !timeout_flag &&
  1838. ((cntl_value_r & cacheEntry->poll_mask) != 0);) {
  1839. if (time_after(jiffies, timeout_jiffies))
  1840. timeout_flag = 1;
  1841. NX_RD_DUMP_REG(cntrl_addr,
  1842. adapter->ahw.pci_base0,
  1843. &cntl_value_r);
  1844. }
  1845. if (timeout_flag) {
  1846. dev_err(&adapter->pdev->dev,
  1847. "Timeout in processing L2 Tag poll.\n");
  1848. return -1;
  1849. }
  1850. }
  1851. addr = read_addr;
  1852. for (k = 0; k < read_cnt; k++) {
  1853. NX_RD_DUMP_REG(addr, adapter->ahw.pci_base0,
  1854. &read_value);
  1855. *data_buff++ = read_value;
  1856. addr += cacheEntry->read_addr_stride;
  1857. }
  1858. tag_value += cacheEntry->tag_value_stride;
  1859. }
  1860. return read_cnt * loop_cnt * sizeof(read_value);
  1861. }
  1862. /* Handle L1 Cache */
  1863. static u32 netxen_md_L1Cache(struct netxen_adapter *adapter,
  1864. struct netxen_minidump_entry_cache
  1865. *cacheEntry, u32 *data_buff)
  1866. {
  1867. int i, k, loop_cnt;
  1868. u32 addr, read_addr, read_value, cntrl_addr, tag_reg_addr;
  1869. u32 tag_value, read_cnt;
  1870. u8 cntl_value_w;
  1871. loop_cnt = cacheEntry->op_count;
  1872. read_addr = cacheEntry->read_addr;
  1873. cntrl_addr = cacheEntry->control_addr;
  1874. cntl_value_w = (u32) cacheEntry->write_value;
  1875. tag_reg_addr = cacheEntry->tag_reg_addr;
  1876. tag_value = cacheEntry->init_tag_value;
  1877. read_cnt = cacheEntry->read_addr_cnt;
  1878. for (i = 0; i < loop_cnt; i++) {
  1879. NX_WR_DUMP_REG(tag_reg_addr, adapter->ahw.pci_base0, tag_value);
  1880. NX_WR_DUMP_REG(cntrl_addr, adapter->ahw.pci_base0,
  1881. (u32) cntl_value_w);
  1882. addr = read_addr;
  1883. for (k = 0; k < read_cnt; k++) {
  1884. NX_RD_DUMP_REG(addr,
  1885. adapter->ahw.pci_base0,
  1886. &read_value);
  1887. *data_buff++ = read_value;
  1888. addr += cacheEntry->read_addr_stride;
  1889. }
  1890. tag_value += cacheEntry->tag_value_stride;
  1891. }
  1892. return read_cnt * loop_cnt * sizeof(read_value);
  1893. }
  1894. /* Reading OCM memory */
  1895. static u32
  1896. netxen_md_rdocm(struct netxen_adapter *adapter,
  1897. struct netxen_minidump_entry_rdocm
  1898. *ocmEntry, u32 *data_buff)
  1899. {
  1900. int i, loop_cnt;
  1901. u32 value;
  1902. void __iomem *addr;
  1903. addr = (ocmEntry->read_addr + adapter->ahw.pci_base0);
  1904. loop_cnt = ocmEntry->op_count;
  1905. for (i = 0; i < loop_cnt; i++) {
  1906. value = readl(addr);
  1907. *data_buff++ = value;
  1908. addr += ocmEntry->read_addr_stride;
  1909. }
  1910. return i * sizeof(u32);
  1911. }
  1912. /* Read MUX data */
  1913. static u32
  1914. netxen_md_rdmux(struct netxen_adapter *adapter, struct netxen_minidump_entry_mux
  1915. *muxEntry, u32 *data_buff)
  1916. {
  1917. int loop_cnt = 0;
  1918. u32 read_addr, read_value, select_addr, sel_value;
  1919. read_addr = muxEntry->read_addr;
  1920. sel_value = muxEntry->select_value;
  1921. select_addr = muxEntry->select_addr;
  1922. for (loop_cnt = 0; loop_cnt < muxEntry->op_count; loop_cnt++) {
  1923. NX_WR_DUMP_REG(select_addr, adapter->ahw.pci_base0, sel_value);
  1924. NX_RD_DUMP_REG(read_addr, adapter->ahw.pci_base0, &read_value);
  1925. *data_buff++ = sel_value;
  1926. *data_buff++ = read_value;
  1927. sel_value += muxEntry->select_value_stride;
  1928. }
  1929. return loop_cnt * (2 * sizeof(u32));
  1930. }
  1931. /* Handling Queue State Reads */
  1932. static u32
  1933. netxen_md_rdqueue(struct netxen_adapter *adapter,
  1934. struct netxen_minidump_entry_queue
  1935. *queueEntry, u32 *data_buff)
  1936. {
  1937. int loop_cnt, k;
  1938. u32 queue_id, read_addr, read_value, read_stride, select_addr, read_cnt;
  1939. read_cnt = queueEntry->read_addr_cnt;
  1940. read_stride = queueEntry->read_addr_stride;
  1941. select_addr = queueEntry->select_addr;
  1942. for (loop_cnt = 0, queue_id = 0; loop_cnt < queueEntry->op_count;
  1943. loop_cnt++) {
  1944. NX_WR_DUMP_REG(select_addr, adapter->ahw.pci_base0, queue_id);
  1945. read_addr = queueEntry->read_addr;
  1946. for (k = 0; k < read_cnt; k++) {
  1947. NX_RD_DUMP_REG(read_addr, adapter->ahw.pci_base0,
  1948. &read_value);
  1949. *data_buff++ = read_value;
  1950. read_addr += read_stride;
  1951. }
  1952. queue_id += queueEntry->queue_id_stride;
  1953. }
  1954. return loop_cnt * (read_cnt * sizeof(read_value));
  1955. }
  1956. /*
  1957. * We catch an error where driver does not read
  1958. * as much data as we expect from the entry.
  1959. */
  1960. static int netxen_md_entry_err_chk(struct netxen_adapter *adapter,
  1961. struct netxen_minidump_entry *entry, int esize)
  1962. {
  1963. if (esize < 0) {
  1964. entry->hdr.driver_flags |= NX_DUMP_SKIP;
  1965. return esize;
  1966. }
  1967. if (esize != entry->hdr.entry_capture_size) {
  1968. entry->hdr.entry_capture_size = esize;
  1969. entry->hdr.driver_flags |= NX_DUMP_SIZE_ERR;
  1970. dev_info(&adapter->pdev->dev,
  1971. "Invalidate dump, Type:%d\tMask:%d\tSize:%dCap_size:%d\n",
  1972. entry->hdr.entry_type, entry->hdr.entry_capture_mask,
  1973. esize, entry->hdr.entry_capture_size);
  1974. dev_info(&adapter->pdev->dev, "Aborting further dump capture\n");
  1975. }
  1976. return 0;
  1977. }
  1978. static int netxen_parse_md_template(struct netxen_adapter *adapter)
  1979. {
  1980. int num_of_entries, buff_level, e_cnt, esize;
  1981. int end_cnt = 0, rv = 0, sane_start = 0, sane_end = 0;
  1982. char *dbuff;
  1983. void *template_buff = adapter->mdump.md_template;
  1984. char *dump_buff = adapter->mdump.md_capture_buff;
  1985. int capture_mask = adapter->mdump.md_capture_mask;
  1986. struct netxen_minidump_template_hdr *template_hdr;
  1987. struct netxen_minidump_entry *entry;
  1988. if ((capture_mask & 0x3) != 0x3) {
  1989. dev_err(&adapter->pdev->dev, "Capture mask %02x below minimum needed "
  1990. "for valid firmware dump\n", capture_mask);
  1991. return -EINVAL;
  1992. }
  1993. template_hdr = (struct netxen_minidump_template_hdr *) template_buff;
  1994. num_of_entries = template_hdr->num_of_entries;
  1995. entry = (struct netxen_minidump_entry *) ((char *) template_buff +
  1996. template_hdr->first_entry_offset);
  1997. memcpy(dump_buff, template_buff, adapter->mdump.md_template_size);
  1998. dump_buff = dump_buff + adapter->mdump.md_template_size;
  1999. if (template_hdr->entry_type == TLHDR)
  2000. sane_start = 1;
  2001. for (e_cnt = 0, buff_level = 0; e_cnt < num_of_entries; e_cnt++) {
  2002. if (!(entry->hdr.entry_capture_mask & capture_mask)) {
  2003. entry->hdr.driver_flags |= NX_DUMP_SKIP;
  2004. entry = (struct netxen_minidump_entry *)
  2005. ((char *) entry + entry->hdr.entry_size);
  2006. continue;
  2007. }
  2008. switch (entry->hdr.entry_type) {
  2009. case RDNOP:
  2010. entry->hdr.driver_flags |= NX_DUMP_SKIP;
  2011. break;
  2012. case RDEND:
  2013. entry->hdr.driver_flags |= NX_DUMP_SKIP;
  2014. if (!sane_end)
  2015. end_cnt = e_cnt;
  2016. sane_end += 1;
  2017. break;
  2018. case CNTRL:
  2019. rv = netxen_md_cntrl(adapter,
  2020. template_hdr, (void *)entry);
  2021. if (rv)
  2022. entry->hdr.driver_flags |= NX_DUMP_SKIP;
  2023. break;
  2024. case RDCRB:
  2025. dbuff = dump_buff + buff_level;
  2026. esize = netxen_md_rd_crb(adapter,
  2027. (void *) entry, (void *) dbuff);
  2028. rv = netxen_md_entry_err_chk
  2029. (adapter, entry, esize);
  2030. if (rv < 0)
  2031. break;
  2032. buff_level += esize;
  2033. break;
  2034. case RDMN:
  2035. case RDMEM:
  2036. dbuff = dump_buff + buff_level;
  2037. esize = netxen_md_rdmem(adapter,
  2038. (void *) entry, (void *) dbuff);
  2039. rv = netxen_md_entry_err_chk
  2040. (adapter, entry, esize);
  2041. if (rv < 0)
  2042. break;
  2043. buff_level += esize;
  2044. break;
  2045. case BOARD:
  2046. case RDROM:
  2047. dbuff = dump_buff + buff_level;
  2048. esize = netxen_md_rdrom(adapter,
  2049. (void *) entry, (void *) dbuff);
  2050. rv = netxen_md_entry_err_chk
  2051. (adapter, entry, esize);
  2052. if (rv < 0)
  2053. break;
  2054. buff_level += esize;
  2055. break;
  2056. case L2ITG:
  2057. case L2DTG:
  2058. case L2DAT:
  2059. case L2INS:
  2060. dbuff = dump_buff + buff_level;
  2061. esize = netxen_md_L2Cache(adapter,
  2062. (void *) entry, (void *) dbuff);
  2063. rv = netxen_md_entry_err_chk
  2064. (adapter, entry, esize);
  2065. if (rv < 0)
  2066. break;
  2067. buff_level += esize;
  2068. break;
  2069. case L1DAT:
  2070. case L1INS:
  2071. dbuff = dump_buff + buff_level;
  2072. esize = netxen_md_L1Cache(adapter,
  2073. (void *) entry, (void *) dbuff);
  2074. rv = netxen_md_entry_err_chk
  2075. (adapter, entry, esize);
  2076. if (rv < 0)
  2077. break;
  2078. buff_level += esize;
  2079. break;
  2080. case RDOCM:
  2081. dbuff = dump_buff + buff_level;
  2082. esize = netxen_md_rdocm(adapter,
  2083. (void *) entry, (void *) dbuff);
  2084. rv = netxen_md_entry_err_chk
  2085. (adapter, entry, esize);
  2086. if (rv < 0)
  2087. break;
  2088. buff_level += esize;
  2089. break;
  2090. case RDMUX:
  2091. dbuff = dump_buff + buff_level;
  2092. esize = netxen_md_rdmux(adapter,
  2093. (void *) entry, (void *) dbuff);
  2094. rv = netxen_md_entry_err_chk
  2095. (adapter, entry, esize);
  2096. if (rv < 0)
  2097. break;
  2098. buff_level += esize;
  2099. break;
  2100. case QUEUE:
  2101. dbuff = dump_buff + buff_level;
  2102. esize = netxen_md_rdqueue(adapter,
  2103. (void *) entry, (void *) dbuff);
  2104. rv = netxen_md_entry_err_chk
  2105. (adapter, entry, esize);
  2106. if (rv < 0)
  2107. break;
  2108. buff_level += esize;
  2109. break;
  2110. default:
  2111. entry->hdr.driver_flags |= NX_DUMP_SKIP;
  2112. break;
  2113. }
  2114. /* Next entry in the template */
  2115. entry = (struct netxen_minidump_entry *)
  2116. ((char *) entry + entry->hdr.entry_size);
  2117. }
  2118. if (!sane_start || sane_end > 1) {
  2119. dev_err(&adapter->pdev->dev,
  2120. "Firmware minidump template configuration error.\n");
  2121. }
  2122. return 0;
  2123. }
  2124. static int
  2125. netxen_collect_minidump(struct netxen_adapter *adapter)
  2126. {
  2127. int ret = 0;
  2128. struct netxen_minidump_template_hdr *hdr;
  2129. hdr = (struct netxen_minidump_template_hdr *)
  2130. adapter->mdump.md_template;
  2131. hdr->driver_capture_mask = adapter->mdump.md_capture_mask;
  2132. hdr->driver_timestamp = ktime_get_seconds();
  2133. hdr->driver_info_word2 = adapter->fw_version;
  2134. hdr->driver_info_word3 = NXRD32(adapter, CRB_DRIVER_VERSION);
  2135. ret = netxen_parse_md_template(adapter);
  2136. if (ret)
  2137. return ret;
  2138. return ret;
  2139. }
  2140. void
  2141. netxen_dump_fw(struct netxen_adapter *adapter)
  2142. {
  2143. struct netxen_minidump_template_hdr *hdr;
  2144. int i, k, data_size = 0;
  2145. u32 capture_mask;
  2146. hdr = (struct netxen_minidump_template_hdr *)
  2147. adapter->mdump.md_template;
  2148. capture_mask = adapter->mdump.md_capture_mask;
  2149. for (i = 0x2, k = 1; (i & NX_DUMP_MASK_MAX); i <<= 1, k++) {
  2150. if (i & capture_mask)
  2151. data_size += hdr->capture_size_array[k];
  2152. }
  2153. if (!data_size) {
  2154. dev_err(&adapter->pdev->dev,
  2155. "Invalid cap sizes for capture_mask=0x%x\n",
  2156. adapter->mdump.md_capture_mask);
  2157. return;
  2158. }
  2159. adapter->mdump.md_capture_size = data_size;
  2160. adapter->mdump.md_dump_size = adapter->mdump.md_template_size +
  2161. adapter->mdump.md_capture_size;
  2162. if (!adapter->mdump.md_capture_buff) {
  2163. adapter->mdump.md_capture_buff =
  2164. vzalloc(adapter->mdump.md_dump_size);
  2165. if (!adapter->mdump.md_capture_buff)
  2166. return;
  2167. if (netxen_collect_minidump(adapter)) {
  2168. adapter->mdump.has_valid_dump = 0;
  2169. adapter->mdump.md_dump_size = 0;
  2170. vfree(adapter->mdump.md_capture_buff);
  2171. adapter->mdump.md_capture_buff = NULL;
  2172. dev_err(&adapter->pdev->dev,
  2173. "Error in collecting firmware minidump.\n");
  2174. } else {
  2175. adapter->mdump.md_timestamp = jiffies;
  2176. adapter->mdump.has_valid_dump = 1;
  2177. adapter->fw_mdump_rdy = 1;
  2178. dev_info(&adapter->pdev->dev, "%s Successfully "
  2179. "collected fw dump.\n", adapter->netdev->name);
  2180. }
  2181. } else {
  2182. dev_info(&adapter->pdev->dev,
  2183. "Cannot overwrite previously collected "
  2184. "firmware minidump.\n");
  2185. adapter->fw_mdump_rdy = 1;
  2186. return;
  2187. }
  2188. }