lan743x_main.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /* Copyright (C) 2018 Microchip Technology Inc. */
  3. #ifndef _LAN743X_H
  4. #define _LAN743X_H
  5. #define DRIVER_AUTHOR "Bryan Whitehead <Bryan.Whitehead@microchip.com>"
  6. #define DRIVER_DESC "LAN743x PCIe Gigabit Ethernet Driver"
  7. #define DRIVER_NAME "lan743x"
  8. /* Register Definitions */
  9. #define ID_REV (0x00)
  10. #define ID_REV_IS_VALID_CHIP_ID_(id_rev) \
  11. (((id_rev) & 0xFFF00000) == 0x74300000)
  12. #define ID_REV_CHIP_REV_MASK_ (0x0000FFFF)
  13. #define ID_REV_CHIP_REV_A0_ (0x00000000)
  14. #define ID_REV_CHIP_REV_B0_ (0x00000010)
  15. #define FPGA_REV (0x04)
  16. #define FPGA_REV_GET_MINOR_(fpga_rev) (((fpga_rev) >> 8) & 0x000000FF)
  17. #define FPGA_REV_GET_MAJOR_(fpga_rev) ((fpga_rev) & 0x000000FF)
  18. #define HW_CFG (0x010)
  19. #define HW_CFG_LRST_ BIT(1)
  20. #define PMT_CTL (0x014)
  21. #define PMT_CTL_READY_ BIT(7)
  22. #define PMT_CTL_ETH_PHY_RST_ BIT(4)
  23. #define DP_SEL (0x024)
  24. #define DP_SEL_DPRDY_ BIT(31)
  25. #define DP_SEL_MASK_ (0x0000001F)
  26. #define DP_SEL_RFE_RAM (0x00000001)
  27. #define DP_SEL_VHF_HASH_LEN (16)
  28. #define DP_SEL_VHF_VLAN_LEN (128)
  29. #define DP_CMD (0x028)
  30. #define DP_CMD_WRITE_ (0x00000001)
  31. #define DP_ADDR (0x02C)
  32. #define DP_DATA_0 (0x030)
  33. #define FCT_RX_CTL (0xAC)
  34. #define FCT_RX_CTL_EN_(channel) BIT(28 + (channel))
  35. #define FCT_RX_CTL_DIS_(channel) BIT(24 + (channel))
  36. #define FCT_RX_CTL_RESET_(channel) BIT(20 + (channel))
  37. #define FCT_TX_CTL (0xC4)
  38. #define FCT_TX_CTL_EN_(channel) BIT(28 + (channel))
  39. #define FCT_TX_CTL_DIS_(channel) BIT(24 + (channel))
  40. #define FCT_TX_CTL_RESET_(channel) BIT(20 + (channel))
  41. #define FCT_FLOW(rx_channel) (0xE0 + ((rx_channel) << 2))
  42. #define FCT_FLOW_CTL_OFF_THRESHOLD_ (0x00007F00)
  43. #define FCT_FLOW_CTL_OFF_THRESHOLD_SET_(value) \
  44. ((value << 8) & FCT_FLOW_CTL_OFF_THRESHOLD_)
  45. #define FCT_FLOW_CTL_REQ_EN_ BIT(7)
  46. #define FCT_FLOW_CTL_ON_THRESHOLD_ (0x0000007F)
  47. #define FCT_FLOW_CTL_ON_THRESHOLD_SET_(value) \
  48. ((value << 0) & FCT_FLOW_CTL_ON_THRESHOLD_)
  49. #define MAC_CR (0x100)
  50. #define MAC_CR_ADD_ BIT(12)
  51. #define MAC_CR_ASD_ BIT(11)
  52. #define MAC_CR_CNTR_RST_ BIT(5)
  53. #define MAC_CR_RST_ BIT(0)
  54. #define MAC_RX (0x104)
  55. #define MAC_RX_MAX_SIZE_SHIFT_ (16)
  56. #define MAC_RX_MAX_SIZE_MASK_ (0x3FFF0000)
  57. #define MAC_RX_RXD_ BIT(1)
  58. #define MAC_RX_RXEN_ BIT(0)
  59. #define MAC_TX (0x108)
  60. #define MAC_TX_TXD_ BIT(1)
  61. #define MAC_TX_TXEN_ BIT(0)
  62. #define MAC_FLOW (0x10C)
  63. #define MAC_FLOW_CR_TX_FCEN_ BIT(30)
  64. #define MAC_FLOW_CR_RX_FCEN_ BIT(29)
  65. #define MAC_FLOW_CR_FCPT_MASK_ (0x0000FFFF)
  66. #define MAC_RX_ADDRH (0x118)
  67. #define MAC_RX_ADDRL (0x11C)
  68. #define MAC_MII_ACC (0x120)
  69. #define MAC_MII_ACC_PHY_ADDR_SHIFT_ (11)
  70. #define MAC_MII_ACC_PHY_ADDR_MASK_ (0x0000F800)
  71. #define MAC_MII_ACC_MIIRINDA_SHIFT_ (6)
  72. #define MAC_MII_ACC_MIIRINDA_MASK_ (0x000007C0)
  73. #define MAC_MII_ACC_MII_READ_ (0x00000000)
  74. #define MAC_MII_ACC_MII_WRITE_ (0x00000002)
  75. #define MAC_MII_ACC_MII_BUSY_ BIT(0)
  76. #define MAC_MII_DATA (0x124)
  77. /* offset 0x400 - 0x500, x may range from 0 to 32, for a total of 33 entries */
  78. #define RFE_ADDR_FILT_HI(x) (0x400 + (8 * (x)))
  79. #define RFE_ADDR_FILT_HI_VALID_ BIT(31)
  80. /* offset 0x404 - 0x504, x may range from 0 to 32, for a total of 33 entries */
  81. #define RFE_ADDR_FILT_LO(x) (0x404 + (8 * (x)))
  82. #define RFE_CTL (0x508)
  83. #define RFE_CTL_AB_ BIT(10)
  84. #define RFE_CTL_AM_ BIT(9)
  85. #define RFE_CTL_AU_ BIT(8)
  86. #define RFE_CTL_MCAST_HASH_ BIT(3)
  87. #define RFE_CTL_DA_PERFECT_ BIT(1)
  88. #define INT_STS (0x780)
  89. #define INT_BIT_DMA_RX_(channel) BIT(24 + (channel))
  90. #define INT_BIT_ALL_RX_ (0x0F000000)
  91. #define INT_BIT_DMA_TX_(channel) BIT(16 + (channel))
  92. #define INT_BIT_ALL_TX_ (0x000F0000)
  93. #define INT_BIT_SW_GP_ BIT(9)
  94. #define INT_BIT_ALL_OTHER_ (0x00000280)
  95. #define INT_BIT_MAS_ BIT(0)
  96. #define INT_SET (0x784)
  97. #define INT_EN_SET (0x788)
  98. #define INT_EN_CLR (0x78C)
  99. #define INT_STS_R2C (0x790)
  100. #define INT_VEC_EN_SET (0x794)
  101. #define INT_VEC_EN_CLR (0x798)
  102. #define INT_VEC_EN_AUTO_CLR (0x79C)
  103. #define INT_VEC_EN_(vector_index) BIT(0 + vector_index)
  104. #define INT_VEC_MAP0 (0x7A0)
  105. #define INT_VEC_MAP0_RX_VEC_(channel, vector) \
  106. (((u32)(vector)) << ((channel) << 2))
  107. #define INT_VEC_MAP1 (0x7A4)
  108. #define INT_VEC_MAP1_TX_VEC_(channel, vector) \
  109. (((u32)(vector)) << ((channel) << 2))
  110. #define INT_VEC_MAP2 (0x7A8)
  111. #define INT_MOD_MAP0 (0x7B0)
  112. #define INT_MOD_MAP1 (0x7B4)
  113. #define INT_MOD_MAP2 (0x7B8)
  114. #define INT_MOD_CFG0 (0x7C0)
  115. #define INT_MOD_CFG1 (0x7C4)
  116. #define INT_MOD_CFG2 (0x7C8)
  117. #define INT_MOD_CFG3 (0x7CC)
  118. #define INT_MOD_CFG4 (0x7D0)
  119. #define INT_MOD_CFG5 (0x7D4)
  120. #define INT_MOD_CFG6 (0x7D8)
  121. #define INT_MOD_CFG7 (0x7DC)
  122. #define DMAC_CFG (0xC00)
  123. #define DMAC_CFG_COAL_EN_ BIT(16)
  124. #define DMAC_CFG_CH_ARB_SEL_RX_HIGH_ (0x00000000)
  125. #define DMAC_CFG_MAX_READ_REQ_MASK_ (0x00000070)
  126. #define DMAC_CFG_MAX_READ_REQ_SET_(val) \
  127. ((((u32)(val)) << 4) & DMAC_CFG_MAX_READ_REQ_MASK_)
  128. #define DMAC_CFG_MAX_DSPACE_16_ (0x00000000)
  129. #define DMAC_CFG_MAX_DSPACE_32_ (0x00000001)
  130. #define DMAC_CFG_MAX_DSPACE_64_ BIT(1)
  131. #define DMAC_CFG_MAX_DSPACE_128_ (0x00000003)
  132. #define DMAC_COAL_CFG (0xC04)
  133. #define DMAC_COAL_CFG_TIMER_LIMIT_MASK_ (0xFFF00000)
  134. #define DMAC_COAL_CFG_TIMER_LIMIT_SET_(val) \
  135. ((((u32)(val)) << 20) & DMAC_COAL_CFG_TIMER_LIMIT_MASK_)
  136. #define DMAC_COAL_CFG_TIMER_TX_START_ BIT(19)
  137. #define DMAC_COAL_CFG_FLUSH_INTS_ BIT(18)
  138. #define DMAC_COAL_CFG_INT_EXIT_COAL_ BIT(17)
  139. #define DMAC_COAL_CFG_CSR_EXIT_COAL_ BIT(16)
  140. #define DMAC_COAL_CFG_TX_THRES_MASK_ (0x0000FF00)
  141. #define DMAC_COAL_CFG_TX_THRES_SET_(val) \
  142. ((((u32)(val)) << 8) & DMAC_COAL_CFG_TX_THRES_MASK_)
  143. #define DMAC_COAL_CFG_RX_THRES_MASK_ (0x000000FF)
  144. #define DMAC_COAL_CFG_RX_THRES_SET_(val) \
  145. (((u32)(val)) & DMAC_COAL_CFG_RX_THRES_MASK_)
  146. #define DMAC_OBFF_CFG (0xC08)
  147. #define DMAC_OBFF_TX_THRES_MASK_ (0x0000FF00)
  148. #define DMAC_OBFF_TX_THRES_SET_(val) \
  149. ((((u32)(val)) << 8) & DMAC_OBFF_TX_THRES_MASK_)
  150. #define DMAC_OBFF_RX_THRES_MASK_ (0x000000FF)
  151. #define DMAC_OBFF_RX_THRES_SET_(val) \
  152. (((u32)(val)) & DMAC_OBFF_RX_THRES_MASK_)
  153. #define DMAC_CMD (0xC0C)
  154. #define DMAC_CMD_SWR_ BIT(31)
  155. #define DMAC_CMD_TX_SWR_(channel) BIT(24 + (channel))
  156. #define DMAC_CMD_START_T_(channel) BIT(20 + (channel))
  157. #define DMAC_CMD_STOP_T_(channel) BIT(16 + (channel))
  158. #define DMAC_CMD_RX_SWR_(channel) BIT(8 + (channel))
  159. #define DMAC_CMD_START_R_(channel) BIT(4 + (channel))
  160. #define DMAC_CMD_STOP_R_(channel) BIT(0 + (channel))
  161. #define DMAC_INT_STS (0xC10)
  162. #define DMAC_INT_EN_SET (0xC14)
  163. #define DMAC_INT_EN_CLR (0xC18)
  164. #define DMAC_INT_BIT_RXFRM_(channel) BIT(16 + (channel))
  165. #define DMAC_INT_BIT_TX_IOC_(channel) BIT(0 + (channel))
  166. #define RX_CFG_A(channel) (0xC40 + ((channel) << 6))
  167. #define RX_CFG_A_RX_WB_ON_INT_TMR_ BIT(30)
  168. #define RX_CFG_A_RX_WB_THRES_MASK_ (0x1F000000)
  169. #define RX_CFG_A_RX_WB_THRES_SET_(val) \
  170. ((((u32)(val)) << 24) & RX_CFG_A_RX_WB_THRES_MASK_)
  171. #define RX_CFG_A_RX_PF_THRES_MASK_ (0x001F0000)
  172. #define RX_CFG_A_RX_PF_THRES_SET_(val) \
  173. ((((u32)(val)) << 16) & RX_CFG_A_RX_PF_THRES_MASK_)
  174. #define RX_CFG_A_RX_PF_PRI_THRES_MASK_ (0x00001F00)
  175. #define RX_CFG_A_RX_PF_PRI_THRES_SET_(val) \
  176. ((((u32)(val)) << 8) & RX_CFG_A_RX_PF_PRI_THRES_MASK_)
  177. #define RX_CFG_A_RX_HP_WB_EN_ BIT(5)
  178. #define RX_CFG_B(channel) (0xC44 + ((channel) << 6))
  179. #define RX_CFG_B_TS_ALL_RX_ BIT(29)
  180. #define RX_CFG_B_RX_PAD_MASK_ (0x03000000)
  181. #define RX_CFG_B_RX_PAD_0_ (0x00000000)
  182. #define RX_CFG_B_RX_PAD_2_ (0x02000000)
  183. #define RX_CFG_B_RDMABL_512_ (0x00040000)
  184. #define RX_CFG_B_RX_RING_LEN_MASK_ (0x0000FFFF)
  185. #define RX_BASE_ADDRH(channel) (0xC48 + ((channel) << 6))
  186. #define RX_BASE_ADDRL(channel) (0xC4C + ((channel) << 6))
  187. #define RX_HEAD_WRITEBACK_ADDRH(channel) (0xC50 + ((channel) << 6))
  188. #define RX_HEAD_WRITEBACK_ADDRL(channel) (0xC54 + ((channel) << 6))
  189. #define RX_HEAD(channel) (0xC58 + ((channel) << 6))
  190. #define RX_TAIL(channel) (0xC5C + ((channel) << 6))
  191. #define RX_TAIL_SET_TOP_INT_EN_ BIT(30)
  192. #define RX_TAIL_SET_TOP_INT_VEC_EN_ BIT(29)
  193. #define RX_CFG_C(channel) (0xC64 + ((channel) << 6))
  194. #define RX_CFG_C_RX_TOP_INT_EN_AUTO_CLR_ BIT(6)
  195. #define RX_CFG_C_RX_INT_EN_R2C_ BIT(4)
  196. #define RX_CFG_C_RX_DMA_INT_STS_AUTO_CLR_ BIT(3)
  197. #define RX_CFG_C_RX_INT_STS_R2C_MODE_MASK_ (0x00000007)
  198. #define TX_CFG_A(channel) (0xD40 + ((channel) << 6))
  199. #define TX_CFG_A_TX_HP_WB_ON_INT_TMR_ BIT(30)
  200. #define TX_CFG_A_TX_TMR_HPWB_SEL_IOC_ (0x10000000)
  201. #define TX_CFG_A_TX_PF_THRES_MASK_ (0x001F0000)
  202. #define TX_CFG_A_TX_PF_THRES_SET_(value) \
  203. ((((u32)(value)) << 16) & TX_CFG_A_TX_PF_THRES_MASK_)
  204. #define TX_CFG_A_TX_PF_PRI_THRES_MASK_ (0x00001F00)
  205. #define TX_CFG_A_TX_PF_PRI_THRES_SET_(value) \
  206. ((((u32)(value)) << 8) & TX_CFG_A_TX_PF_PRI_THRES_MASK_)
  207. #define TX_CFG_A_TX_HP_WB_EN_ BIT(5)
  208. #define TX_CFG_A_TX_HP_WB_THRES_MASK_ (0x0000000F)
  209. #define TX_CFG_A_TX_HP_WB_THRES_SET_(value) \
  210. (((u32)(value)) & TX_CFG_A_TX_HP_WB_THRES_MASK_)
  211. #define TX_CFG_B(channel) (0xD44 + ((channel) << 6))
  212. #define TX_CFG_B_TDMABL_512_ (0x00040000)
  213. #define TX_CFG_B_TX_RING_LEN_MASK_ (0x0000FFFF)
  214. #define TX_BASE_ADDRH(channel) (0xD48 + ((channel) << 6))
  215. #define TX_BASE_ADDRL(channel) (0xD4C + ((channel) << 6))
  216. #define TX_HEAD_WRITEBACK_ADDRH(channel) (0xD50 + ((channel) << 6))
  217. #define TX_HEAD_WRITEBACK_ADDRL(channel) (0xD54 + ((channel) << 6))
  218. #define TX_HEAD(channel) (0xD58 + ((channel) << 6))
  219. #define TX_TAIL(channel) (0xD5C + ((channel) << 6))
  220. #define TX_TAIL_SET_DMAC_INT_EN_ BIT(31)
  221. #define TX_TAIL_SET_TOP_INT_EN_ BIT(30)
  222. #define TX_TAIL_SET_TOP_INT_VEC_EN_ BIT(29)
  223. #define TX_CFG_C(channel) (0xD64 + ((channel) << 6))
  224. #define TX_CFG_C_TX_TOP_INT_EN_AUTO_CLR_ BIT(6)
  225. #define TX_CFG_C_TX_DMA_INT_EN_AUTO_CLR_ BIT(5)
  226. #define TX_CFG_C_TX_INT_EN_R2C_ BIT(4)
  227. #define TX_CFG_C_TX_DMA_INT_STS_AUTO_CLR_ BIT(3)
  228. #define TX_CFG_C_TX_INT_STS_R2C_MODE_MASK_ (0x00000007)
  229. /* MAC statistics registers */
  230. #define STAT_RX_FCS_ERRORS (0x1200)
  231. #define STAT_RX_ALIGNMENT_ERRORS (0x1204)
  232. #define STAT_RX_JABBER_ERRORS (0x120C)
  233. #define STAT_RX_UNDERSIZE_FRAME_ERRORS (0x1210)
  234. #define STAT_RX_OVERSIZE_FRAME_ERRORS (0x1214)
  235. #define STAT_RX_DROPPED_FRAMES (0x1218)
  236. #define STAT_RX_UNICAST_BYTE_COUNT (0x121C)
  237. #define STAT_RX_BROADCAST_BYTE_COUNT (0x1220)
  238. #define STAT_RX_MULTICAST_BYTE_COUNT (0x1224)
  239. #define STAT_RX_MULTICAST_FRAMES (0x1230)
  240. #define STAT_RX_TOTAL_FRAMES (0x1254)
  241. #define STAT_TX_FCS_ERRORS (0x1280)
  242. #define STAT_TX_EXCESS_DEFERRAL_ERRORS (0x1284)
  243. #define STAT_TX_CARRIER_ERRORS (0x1288)
  244. #define STAT_TX_SINGLE_COLLISIONS (0x1290)
  245. #define STAT_TX_MULTIPLE_COLLISIONS (0x1294)
  246. #define STAT_TX_EXCESSIVE_COLLISION (0x1298)
  247. #define STAT_TX_LATE_COLLISIONS (0x129C)
  248. #define STAT_TX_UNICAST_BYTE_COUNT (0x12A0)
  249. #define STAT_TX_BROADCAST_BYTE_COUNT (0x12A4)
  250. #define STAT_TX_MULTICAST_BYTE_COUNT (0x12A8)
  251. #define STAT_TX_MULTICAST_FRAMES (0x12B4)
  252. #define STAT_TX_TOTAL_FRAMES (0x12D8)
  253. /* End of Register definitions */
  254. #define LAN743X_MAX_RX_CHANNELS (4)
  255. #define LAN743X_MAX_TX_CHANNELS (1)
  256. struct lan743x_adapter;
  257. #define LAN743X_USED_RX_CHANNELS (4)
  258. #define LAN743X_USED_TX_CHANNELS (1)
  259. #define LAN743X_INT_MOD (400)
  260. #if (LAN743X_USED_RX_CHANNELS > LAN743X_MAX_RX_CHANNELS)
  261. #error Invalid LAN743X_USED_RX_CHANNELS
  262. #endif
  263. #if (LAN743X_USED_TX_CHANNELS > LAN743X_MAX_TX_CHANNELS)
  264. #error Invalid LAN743X_USED_TX_CHANNELS
  265. #endif
  266. /* PCI */
  267. /* SMSC acquired EFAR late 1990's, MCHP acquired SMSC 2012 */
  268. #define PCI_VENDOR_ID_SMSC PCI_VENDOR_ID_EFAR
  269. #define PCI_DEVICE_ID_SMSC_LAN7430 (0x7430)
  270. #define PCI_CONFIG_LENGTH (0x1000)
  271. /* CSR */
  272. #define CSR_LENGTH (0x2000)
  273. #define LAN743X_CSR_FLAG_IS_A0 BIT(0)
  274. #define LAN743X_CSR_FLAG_IS_B0 BIT(1)
  275. #define LAN743X_CSR_FLAG_SUPPORTS_INTR_AUTO_SET_CLR BIT(8)
  276. struct lan743x_csr {
  277. u32 flags;
  278. u8 __iomem *csr_address;
  279. u32 id_rev;
  280. u32 fpga_rev;
  281. };
  282. /* INTERRUPTS */
  283. typedef void(*lan743x_vector_handler)(void *context, u32 int_sts, u32 flags);
  284. #define LAN743X_VECTOR_FLAG_IRQ_SHARED BIT(0)
  285. #define LAN743X_VECTOR_FLAG_SOURCE_STATUS_READ BIT(1)
  286. #define LAN743X_VECTOR_FLAG_SOURCE_STATUS_R2C BIT(2)
  287. #define LAN743X_VECTOR_FLAG_SOURCE_STATUS_W2C BIT(3)
  288. #define LAN743X_VECTOR_FLAG_SOURCE_ENABLE_CHECK BIT(4)
  289. #define LAN743X_VECTOR_FLAG_SOURCE_ENABLE_CLEAR BIT(5)
  290. #define LAN743X_VECTOR_FLAG_SOURCE_ENABLE_R2C BIT(6)
  291. #define LAN743X_VECTOR_FLAG_MASTER_ENABLE_CLEAR BIT(7)
  292. #define LAN743X_VECTOR_FLAG_MASTER_ENABLE_SET BIT(8)
  293. #define LAN743X_VECTOR_FLAG_VECTOR_ENABLE_ISR_CLEAR BIT(9)
  294. #define LAN743X_VECTOR_FLAG_VECTOR_ENABLE_ISR_SET BIT(10)
  295. #define LAN743X_VECTOR_FLAG_VECTOR_ENABLE_AUTO_CLEAR BIT(11)
  296. #define LAN743X_VECTOR_FLAG_VECTOR_ENABLE_AUTO_SET BIT(12)
  297. #define LAN743X_VECTOR_FLAG_SOURCE_ENABLE_AUTO_CLEAR BIT(13)
  298. #define LAN743X_VECTOR_FLAG_SOURCE_ENABLE_AUTO_SET BIT(14)
  299. #define LAN743X_VECTOR_FLAG_SOURCE_STATUS_AUTO_CLEAR BIT(15)
  300. struct lan743x_vector {
  301. int irq;
  302. u32 flags;
  303. struct lan743x_adapter *adapter;
  304. int vector_index;
  305. u32 int_mask;
  306. lan743x_vector_handler handler;
  307. void *context;
  308. };
  309. #define LAN743X_MAX_VECTOR_COUNT (8)
  310. struct lan743x_intr {
  311. int flags;
  312. unsigned int irq;
  313. struct lan743x_vector vector_list[LAN743X_MAX_VECTOR_COUNT];
  314. int number_of_vectors;
  315. bool using_vectors;
  316. int software_isr_flag;
  317. };
  318. #define LAN743X_MAX_FRAME_SIZE (9 * 1024)
  319. /* PHY */
  320. struct lan743x_phy {
  321. bool fc_autoneg;
  322. u8 fc_request_control;
  323. };
  324. /* TX */
  325. struct lan743x_tx_descriptor;
  326. struct lan743x_tx_buffer_info;
  327. #define GPIO_QUEUE_STARTED (0)
  328. #define GPIO_TX_FUNCTION (1)
  329. #define GPIO_TX_COMPLETION (2)
  330. #define GPIO_TX_FRAGMENT (3)
  331. #define TX_FRAME_FLAG_IN_PROGRESS BIT(0)
  332. struct lan743x_tx {
  333. struct lan743x_adapter *adapter;
  334. u32 vector_flags;
  335. int channel_number;
  336. int ring_size;
  337. size_t ring_allocation_size;
  338. struct lan743x_tx_descriptor *ring_cpu_ptr;
  339. dma_addr_t ring_dma_ptr;
  340. /* ring_lock: used to prevent concurrent access to tx ring */
  341. spinlock_t ring_lock;
  342. u32 frame_flags;
  343. u32 frame_first;
  344. u32 frame_data0;
  345. u32 frame_tail;
  346. struct lan743x_tx_buffer_info *buffer_info;
  347. u32 *head_cpu_ptr;
  348. dma_addr_t head_dma_ptr;
  349. int last_head;
  350. int last_tail;
  351. struct napi_struct napi;
  352. struct sk_buff *overflow_skb;
  353. };
  354. /* RX */
  355. struct lan743x_rx_descriptor;
  356. struct lan743x_rx_buffer_info;
  357. struct lan743x_rx {
  358. struct lan743x_adapter *adapter;
  359. u32 vector_flags;
  360. int channel_number;
  361. int ring_size;
  362. size_t ring_allocation_size;
  363. struct lan743x_rx_descriptor *ring_cpu_ptr;
  364. dma_addr_t ring_dma_ptr;
  365. struct lan743x_rx_buffer_info *buffer_info;
  366. u32 *head_cpu_ptr;
  367. dma_addr_t head_dma_ptr;
  368. u32 last_head;
  369. u32 last_tail;
  370. struct napi_struct napi;
  371. u32 frame_count;
  372. };
  373. struct lan743x_adapter {
  374. struct net_device *netdev;
  375. struct mii_bus *mdiobus;
  376. int msg_enable;
  377. struct pci_dev *pdev;
  378. struct lan743x_csr csr;
  379. struct lan743x_intr intr;
  380. /* lock, used to prevent concurrent access to data port */
  381. struct mutex dp_lock;
  382. u8 mac_address[ETH_ALEN];
  383. struct lan743x_phy phy;
  384. struct lan743x_tx tx[LAN743X_MAX_TX_CHANNELS];
  385. struct lan743x_rx rx[LAN743X_MAX_RX_CHANNELS];
  386. };
  387. #define LAN743X_COMPONENT_FLAG_RX(channel) BIT(20 + (channel))
  388. #define INTR_FLAG_IRQ_REQUESTED(vector_index) BIT(0 + vector_index)
  389. #define INTR_FLAG_MSI_ENABLED BIT(8)
  390. #define INTR_FLAG_MSIX_ENABLED BIT(9)
  391. #define MAC_MII_READ 1
  392. #define MAC_MII_WRITE 0
  393. #define PHY_FLAG_OPENED BIT(0)
  394. #define PHY_FLAG_ATTACHED BIT(1)
  395. #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
  396. #define DMA_ADDR_HIGH32(dma_addr) ((u32)(((dma_addr) >> 32) & 0xFFFFFFFF))
  397. #else
  398. #define DMA_ADDR_HIGH32(dma_addr) ((u32)(0))
  399. #endif
  400. #define DMA_ADDR_LOW32(dma_addr) ((u32)((dma_addr) & 0xFFFFFFFF))
  401. #define DMA_DESCRIPTOR_SPACING_16 (16)
  402. #define DMA_DESCRIPTOR_SPACING_32 (32)
  403. #define DMA_DESCRIPTOR_SPACING_64 (64)
  404. #define DMA_DESCRIPTOR_SPACING_128 (128)
  405. #define DEFAULT_DMA_DESCRIPTOR_SPACING (L1_CACHE_BYTES)
  406. #define DMAC_CHANNEL_STATE_SET(start_bit, stop_bit) \
  407. (((start_bit) ? 2 : 0) | ((stop_bit) ? 1 : 0))
  408. #define DMAC_CHANNEL_STATE_INITIAL DMAC_CHANNEL_STATE_SET(0, 0)
  409. #define DMAC_CHANNEL_STATE_STARTED DMAC_CHANNEL_STATE_SET(1, 0)
  410. #define DMAC_CHANNEL_STATE_STOP_PENDING DMAC_CHANNEL_STATE_SET(1, 1)
  411. #define DMAC_CHANNEL_STATE_STOPPED DMAC_CHANNEL_STATE_SET(0, 1)
  412. /* TX Descriptor bits */
  413. #define TX_DESC_DATA0_DTYPE_MASK_ (0xC0000000)
  414. #define TX_DESC_DATA0_DTYPE_DATA_ (0x00000000)
  415. #define TX_DESC_DATA0_DTYPE_EXT_ (0x40000000)
  416. #define TX_DESC_DATA0_FS_ (0x20000000)
  417. #define TX_DESC_DATA0_LS_ (0x10000000)
  418. #define TX_DESC_DATA0_EXT_ (0x08000000)
  419. #define TX_DESC_DATA0_IOC_ (0x04000000)
  420. #define TX_DESC_DATA0_ICE_ (0x00400000)
  421. #define TX_DESC_DATA0_IPE_ (0x00200000)
  422. #define TX_DESC_DATA0_TPE_ (0x00100000)
  423. #define TX_DESC_DATA0_FCS_ (0x00020000)
  424. #define TX_DESC_DATA0_BUF_LENGTH_MASK_ (0x0000FFFF)
  425. #define TX_DESC_DATA0_EXT_LSO_ (0x00200000)
  426. #define TX_DESC_DATA0_EXT_PAY_LENGTH_MASK_ (0x000FFFFF)
  427. #define TX_DESC_DATA3_FRAME_LENGTH_MSS_MASK_ (0x3FFF0000)
  428. struct lan743x_tx_descriptor {
  429. u32 data0;
  430. u32 data1;
  431. u32 data2;
  432. u32 data3;
  433. } __aligned(DEFAULT_DMA_DESCRIPTOR_SPACING);
  434. #define TX_BUFFER_INFO_FLAG_ACTIVE BIT(0)
  435. #define TX_BUFFER_INFO_FLAG_IGNORE_SYNC BIT(2)
  436. #define TX_BUFFER_INFO_FLAG_SKB_FRAGMENT BIT(3)
  437. struct lan743x_tx_buffer_info {
  438. int flags;
  439. struct sk_buff *skb;
  440. dma_addr_t dma_ptr;
  441. unsigned int buffer_length;
  442. };
  443. #define LAN743X_TX_RING_SIZE (50)
  444. /* OWN bit is set. ie, Descs are owned by RX DMAC */
  445. #define RX_DESC_DATA0_OWN_ (0x00008000)
  446. /* OWN bit is clear. ie, Descs are owned by host */
  447. #define RX_DESC_DATA0_FS_ (0x80000000)
  448. #define RX_DESC_DATA0_LS_ (0x40000000)
  449. #define RX_DESC_DATA0_FRAME_LENGTH_MASK_ (0x3FFF0000)
  450. #define RX_DESC_DATA0_FRAME_LENGTH_GET_(data0) \
  451. (((data0) & RX_DESC_DATA0_FRAME_LENGTH_MASK_) >> 16)
  452. #define RX_DESC_DATA0_EXT_ (0x00004000)
  453. #define RX_DESC_DATA0_BUF_LENGTH_MASK_ (0x00003FFF)
  454. #define RX_DESC_DATA2_TS_NS_MASK_ (0x3FFFFFFF)
  455. #if ((NET_IP_ALIGN != 0) && (NET_IP_ALIGN != 2))
  456. #error NET_IP_ALIGN must be 0 or 2
  457. #endif
  458. #define RX_HEAD_PADDING NET_IP_ALIGN
  459. struct lan743x_rx_descriptor {
  460. u32 data0;
  461. u32 data1;
  462. u32 data2;
  463. u32 data3;
  464. } __aligned(DEFAULT_DMA_DESCRIPTOR_SPACING);
  465. #define RX_BUFFER_INFO_FLAG_ACTIVE BIT(0)
  466. struct lan743x_rx_buffer_info {
  467. int flags;
  468. struct sk_buff *skb;
  469. dma_addr_t dma_ptr;
  470. unsigned int buffer_length;
  471. };
  472. #define LAN743X_RX_RING_SIZE (65)
  473. #define RX_PROCESS_RESULT_NOTHING_TO_DO (0)
  474. #define RX_PROCESS_RESULT_PACKET_RECEIVED (1)
  475. #define RX_PROCESS_RESULT_PACKET_DROPPED (2)
  476. #endif /* _LAN743X_H */