mtk_eth_soc.c 64 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711
  1. /* This program is free software; you can redistribute it and/or modify
  2. * it under the terms of the GNU General Public License as published by
  3. * the Free Software Foundation; version 2 of the License
  4. *
  5. * This program is distributed in the hope that it will be useful,
  6. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  7. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  8. * GNU General Public License for more details.
  9. *
  10. * Copyright (C) 2009-2016 John Crispin <blogic@openwrt.org>
  11. * Copyright (C) 2009-2016 Felix Fietkau <nbd@openwrt.org>
  12. * Copyright (C) 2013-2016 Michael Lee <igvtee@gmail.com>
  13. */
  14. #include <linux/of_device.h>
  15. #include <linux/of_mdio.h>
  16. #include <linux/of_net.h>
  17. #include <linux/mfd/syscon.h>
  18. #include <linux/regmap.h>
  19. #include <linux/clk.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/if_vlan.h>
  22. #include <linux/reset.h>
  23. #include <linux/tcp.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/pinctrl/devinfo.h>
  26. #include "mtk_eth_soc.h"
  27. static int mtk_msg_level = -1;
  28. module_param_named(msg_level, mtk_msg_level, int, 0);
  29. MODULE_PARM_DESC(msg_level, "Message level (-1=defaults,0=none,...,16=all)");
  30. #define MTK_ETHTOOL_STAT(x) { #x, \
  31. offsetof(struct mtk_hw_stats, x) / sizeof(u64) }
  32. /* strings used by ethtool */
  33. static const struct mtk_ethtool_stats {
  34. char str[ETH_GSTRING_LEN];
  35. u32 offset;
  36. } mtk_ethtool_stats[] = {
  37. MTK_ETHTOOL_STAT(tx_bytes),
  38. MTK_ETHTOOL_STAT(tx_packets),
  39. MTK_ETHTOOL_STAT(tx_skip),
  40. MTK_ETHTOOL_STAT(tx_collisions),
  41. MTK_ETHTOOL_STAT(rx_bytes),
  42. MTK_ETHTOOL_STAT(rx_packets),
  43. MTK_ETHTOOL_STAT(rx_overflow),
  44. MTK_ETHTOOL_STAT(rx_fcs_errors),
  45. MTK_ETHTOOL_STAT(rx_short_errors),
  46. MTK_ETHTOOL_STAT(rx_long_errors),
  47. MTK_ETHTOOL_STAT(rx_checksum_errors),
  48. MTK_ETHTOOL_STAT(rx_flow_control_packets),
  49. };
  50. static const char * const mtk_clks_source_name[] = {
  51. "ethif", "esw", "gp0", "gp1", "gp2", "trgpll", "sgmii_tx250m",
  52. "sgmii_rx250m", "sgmii_cdr_ref", "sgmii_cdr_fb", "sgmii_ck", "eth2pll"
  53. };
  54. void mtk_w32(struct mtk_eth *eth, u32 val, unsigned reg)
  55. {
  56. __raw_writel(val, eth->base + reg);
  57. }
  58. u32 mtk_r32(struct mtk_eth *eth, unsigned reg)
  59. {
  60. return __raw_readl(eth->base + reg);
  61. }
  62. static int mtk_mdio_busy_wait(struct mtk_eth *eth)
  63. {
  64. unsigned long t_start = jiffies;
  65. while (1) {
  66. if (!(mtk_r32(eth, MTK_PHY_IAC) & PHY_IAC_ACCESS))
  67. return 0;
  68. if (time_after(jiffies, t_start + PHY_IAC_TIMEOUT))
  69. break;
  70. usleep_range(10, 20);
  71. }
  72. dev_err(eth->dev, "mdio: MDIO timeout\n");
  73. return -1;
  74. }
  75. static u32 _mtk_mdio_write(struct mtk_eth *eth, u32 phy_addr,
  76. u32 phy_register, u32 write_data)
  77. {
  78. if (mtk_mdio_busy_wait(eth))
  79. return -1;
  80. write_data &= 0xffff;
  81. mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START | PHY_IAC_WRITE |
  82. (phy_register << PHY_IAC_REG_SHIFT) |
  83. (phy_addr << PHY_IAC_ADDR_SHIFT) | write_data,
  84. MTK_PHY_IAC);
  85. if (mtk_mdio_busy_wait(eth))
  86. return -1;
  87. return 0;
  88. }
  89. static u32 _mtk_mdio_read(struct mtk_eth *eth, int phy_addr, int phy_reg)
  90. {
  91. u32 d;
  92. if (mtk_mdio_busy_wait(eth))
  93. return 0xffff;
  94. mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START | PHY_IAC_READ |
  95. (phy_reg << PHY_IAC_REG_SHIFT) |
  96. (phy_addr << PHY_IAC_ADDR_SHIFT),
  97. MTK_PHY_IAC);
  98. if (mtk_mdio_busy_wait(eth))
  99. return 0xffff;
  100. d = mtk_r32(eth, MTK_PHY_IAC) & 0xffff;
  101. return d;
  102. }
  103. static int mtk_mdio_write(struct mii_bus *bus, int phy_addr,
  104. int phy_reg, u16 val)
  105. {
  106. struct mtk_eth *eth = bus->priv;
  107. return _mtk_mdio_write(eth, phy_addr, phy_reg, val);
  108. }
  109. static int mtk_mdio_read(struct mii_bus *bus, int phy_addr, int phy_reg)
  110. {
  111. struct mtk_eth *eth = bus->priv;
  112. return _mtk_mdio_read(eth, phy_addr, phy_reg);
  113. }
  114. static void mtk_gmac0_rgmii_adjust(struct mtk_eth *eth, int speed)
  115. {
  116. u32 val;
  117. int ret;
  118. val = (speed == SPEED_1000) ?
  119. INTF_MODE_RGMII_1000 : INTF_MODE_RGMII_10_100;
  120. mtk_w32(eth, val, INTF_MODE);
  121. regmap_update_bits(eth->ethsys, ETHSYS_CLKCFG0,
  122. ETHSYS_TRGMII_CLK_SEL362_5,
  123. ETHSYS_TRGMII_CLK_SEL362_5);
  124. val = (speed == SPEED_1000) ? 250000000 : 500000000;
  125. ret = clk_set_rate(eth->clks[MTK_CLK_TRGPLL], val);
  126. if (ret)
  127. dev_err(eth->dev, "Failed to set trgmii pll: %d\n", ret);
  128. val = (speed == SPEED_1000) ?
  129. RCK_CTRL_RGMII_1000 : RCK_CTRL_RGMII_10_100;
  130. mtk_w32(eth, val, TRGMII_RCK_CTRL);
  131. val = (speed == SPEED_1000) ?
  132. TCK_CTRL_RGMII_1000 : TCK_CTRL_RGMII_10_100;
  133. mtk_w32(eth, val, TRGMII_TCK_CTRL);
  134. }
  135. static void mtk_gmac_sgmii_hw_setup(struct mtk_eth *eth, int mac_id)
  136. {
  137. u32 val;
  138. /* Setup the link timer and QPHY power up inside SGMIISYS */
  139. regmap_write(eth->sgmiisys, SGMSYS_PCS_LINK_TIMER,
  140. SGMII_LINK_TIMER_DEFAULT);
  141. regmap_read(eth->sgmiisys, SGMSYS_SGMII_MODE, &val);
  142. val |= SGMII_REMOTE_FAULT_DIS;
  143. regmap_write(eth->sgmiisys, SGMSYS_SGMII_MODE, val);
  144. regmap_read(eth->sgmiisys, SGMSYS_PCS_CONTROL_1, &val);
  145. val |= SGMII_AN_RESTART;
  146. regmap_write(eth->sgmiisys, SGMSYS_PCS_CONTROL_1, val);
  147. regmap_read(eth->sgmiisys, SGMSYS_QPHY_PWR_STATE_CTRL, &val);
  148. val &= ~SGMII_PHYA_PWD;
  149. regmap_write(eth->sgmiisys, SGMSYS_QPHY_PWR_STATE_CTRL, val);
  150. /* Determine MUX for which GMAC uses the SGMII interface */
  151. if (MTK_HAS_CAPS(eth->soc->caps, MTK_DUAL_GMAC_SHARED_SGMII)) {
  152. regmap_read(eth->ethsys, ETHSYS_SYSCFG0, &val);
  153. val &= ~SYSCFG0_SGMII_MASK;
  154. val |= !mac_id ? SYSCFG0_SGMII_GMAC1 : SYSCFG0_SGMII_GMAC2;
  155. regmap_write(eth->ethsys, ETHSYS_SYSCFG0, val);
  156. dev_info(eth->dev, "setup shared sgmii for gmac=%d\n",
  157. mac_id);
  158. }
  159. /* Setup the GMAC1 going through SGMII path when SoC also support
  160. * ESW on GMAC1
  161. */
  162. if (MTK_HAS_CAPS(eth->soc->caps, MTK_GMAC1_ESW | MTK_GMAC1_SGMII) &&
  163. !mac_id) {
  164. mtk_w32(eth, 0, MTK_MAC_MISC);
  165. dev_info(eth->dev, "setup gmac1 going through sgmii");
  166. }
  167. }
  168. static void mtk_phy_link_adjust(struct net_device *dev)
  169. {
  170. struct mtk_mac *mac = netdev_priv(dev);
  171. u16 lcl_adv = 0, rmt_adv = 0;
  172. u8 flowctrl;
  173. u32 mcr = MAC_MCR_MAX_RX_1536 | MAC_MCR_IPG_CFG |
  174. MAC_MCR_FORCE_MODE | MAC_MCR_TX_EN |
  175. MAC_MCR_RX_EN | MAC_MCR_BACKOFF_EN |
  176. MAC_MCR_BACKPR_EN;
  177. if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
  178. return;
  179. switch (dev->phydev->speed) {
  180. case SPEED_1000:
  181. mcr |= MAC_MCR_SPEED_1000;
  182. break;
  183. case SPEED_100:
  184. mcr |= MAC_MCR_SPEED_100;
  185. break;
  186. };
  187. if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_GMAC1_TRGMII) &&
  188. !mac->id && !mac->trgmii)
  189. mtk_gmac0_rgmii_adjust(mac->hw, dev->phydev->speed);
  190. if (dev->phydev->link)
  191. mcr |= MAC_MCR_FORCE_LINK;
  192. if (dev->phydev->duplex) {
  193. mcr |= MAC_MCR_FORCE_DPX;
  194. if (dev->phydev->pause)
  195. rmt_adv = LPA_PAUSE_CAP;
  196. if (dev->phydev->asym_pause)
  197. rmt_adv |= LPA_PAUSE_ASYM;
  198. if (dev->phydev->advertising & ADVERTISED_Pause)
  199. lcl_adv |= ADVERTISE_PAUSE_CAP;
  200. if (dev->phydev->advertising & ADVERTISED_Asym_Pause)
  201. lcl_adv |= ADVERTISE_PAUSE_ASYM;
  202. flowctrl = mii_resolve_flowctrl_fdx(lcl_adv, rmt_adv);
  203. if (flowctrl & FLOW_CTRL_TX)
  204. mcr |= MAC_MCR_FORCE_TX_FC;
  205. if (flowctrl & FLOW_CTRL_RX)
  206. mcr |= MAC_MCR_FORCE_RX_FC;
  207. netif_dbg(mac->hw, link, dev, "rx pause %s, tx pause %s\n",
  208. flowctrl & FLOW_CTRL_RX ? "enabled" : "disabled",
  209. flowctrl & FLOW_CTRL_TX ? "enabled" : "disabled");
  210. }
  211. mtk_w32(mac->hw, mcr, MTK_MAC_MCR(mac->id));
  212. if (dev->phydev->link)
  213. netif_carrier_on(dev);
  214. else
  215. netif_carrier_off(dev);
  216. if (!of_phy_is_fixed_link(mac->of_node))
  217. phy_print_status(dev->phydev);
  218. }
  219. static int mtk_phy_connect_node(struct mtk_eth *eth, struct mtk_mac *mac,
  220. struct device_node *phy_node)
  221. {
  222. struct phy_device *phydev;
  223. int phy_mode;
  224. phy_mode = of_get_phy_mode(phy_node);
  225. if (phy_mode < 0) {
  226. dev_err(eth->dev, "incorrect phy-mode %d\n", phy_mode);
  227. return -EINVAL;
  228. }
  229. phydev = of_phy_connect(eth->netdev[mac->id], phy_node,
  230. mtk_phy_link_adjust, 0, phy_mode);
  231. if (!phydev) {
  232. dev_err(eth->dev, "could not connect to PHY\n");
  233. return -ENODEV;
  234. }
  235. dev_info(eth->dev,
  236. "connected mac %d to PHY at %s [uid=%08x, driver=%s]\n",
  237. mac->id, phydev_name(phydev), phydev->phy_id,
  238. phydev->drv->name);
  239. return 0;
  240. }
  241. static int mtk_phy_connect(struct net_device *dev)
  242. {
  243. struct mtk_mac *mac = netdev_priv(dev);
  244. struct mtk_eth *eth;
  245. struct device_node *np;
  246. u32 val;
  247. eth = mac->hw;
  248. np = of_parse_phandle(mac->of_node, "phy-handle", 0);
  249. if (!np && of_phy_is_fixed_link(mac->of_node))
  250. if (!of_phy_register_fixed_link(mac->of_node))
  251. np = of_node_get(mac->of_node);
  252. if (!np)
  253. return -ENODEV;
  254. mac->ge_mode = 0;
  255. switch (of_get_phy_mode(np)) {
  256. case PHY_INTERFACE_MODE_TRGMII:
  257. mac->trgmii = true;
  258. case PHY_INTERFACE_MODE_RGMII_TXID:
  259. case PHY_INTERFACE_MODE_RGMII_RXID:
  260. case PHY_INTERFACE_MODE_RGMII_ID:
  261. case PHY_INTERFACE_MODE_RGMII:
  262. break;
  263. case PHY_INTERFACE_MODE_SGMII:
  264. if (MTK_HAS_CAPS(eth->soc->caps, MTK_SGMII))
  265. mtk_gmac_sgmii_hw_setup(eth, mac->id);
  266. break;
  267. case PHY_INTERFACE_MODE_MII:
  268. mac->ge_mode = 1;
  269. break;
  270. case PHY_INTERFACE_MODE_REVMII:
  271. mac->ge_mode = 2;
  272. break;
  273. case PHY_INTERFACE_MODE_RMII:
  274. if (!mac->id)
  275. goto err_phy;
  276. mac->ge_mode = 3;
  277. break;
  278. default:
  279. goto err_phy;
  280. }
  281. /* put the gmac into the right mode */
  282. regmap_read(eth->ethsys, ETHSYS_SYSCFG0, &val);
  283. val &= ~SYSCFG0_GE_MODE(SYSCFG0_GE_MASK, mac->id);
  284. val |= SYSCFG0_GE_MODE(mac->ge_mode, mac->id);
  285. regmap_write(eth->ethsys, ETHSYS_SYSCFG0, val);
  286. /* couple phydev to net_device */
  287. if (mtk_phy_connect_node(eth, mac, np))
  288. goto err_phy;
  289. dev->phydev->autoneg = AUTONEG_ENABLE;
  290. dev->phydev->speed = 0;
  291. dev->phydev->duplex = 0;
  292. if (of_phy_is_fixed_link(mac->of_node))
  293. dev->phydev->supported |=
  294. SUPPORTED_Pause | SUPPORTED_Asym_Pause;
  295. dev->phydev->supported &= PHY_GBIT_FEATURES | SUPPORTED_Pause |
  296. SUPPORTED_Asym_Pause;
  297. dev->phydev->advertising = dev->phydev->supported |
  298. ADVERTISED_Autoneg;
  299. phy_start_aneg(dev->phydev);
  300. of_node_put(np);
  301. return 0;
  302. err_phy:
  303. if (of_phy_is_fixed_link(mac->of_node))
  304. of_phy_deregister_fixed_link(mac->of_node);
  305. of_node_put(np);
  306. dev_err(eth->dev, "%s: invalid phy\n", __func__);
  307. return -EINVAL;
  308. }
  309. static int mtk_mdio_init(struct mtk_eth *eth)
  310. {
  311. struct device_node *mii_np;
  312. int ret;
  313. mii_np = of_get_child_by_name(eth->dev->of_node, "mdio-bus");
  314. if (!mii_np) {
  315. dev_err(eth->dev, "no %s child node found", "mdio-bus");
  316. return -ENODEV;
  317. }
  318. if (!of_device_is_available(mii_np)) {
  319. ret = -ENODEV;
  320. goto err_put_node;
  321. }
  322. eth->mii_bus = devm_mdiobus_alloc(eth->dev);
  323. if (!eth->mii_bus) {
  324. ret = -ENOMEM;
  325. goto err_put_node;
  326. }
  327. eth->mii_bus->name = "mdio";
  328. eth->mii_bus->read = mtk_mdio_read;
  329. eth->mii_bus->write = mtk_mdio_write;
  330. eth->mii_bus->priv = eth;
  331. eth->mii_bus->parent = eth->dev;
  332. snprintf(eth->mii_bus->id, MII_BUS_ID_SIZE, "%s", mii_np->name);
  333. ret = of_mdiobus_register(eth->mii_bus, mii_np);
  334. err_put_node:
  335. of_node_put(mii_np);
  336. return ret;
  337. }
  338. static void mtk_mdio_cleanup(struct mtk_eth *eth)
  339. {
  340. if (!eth->mii_bus)
  341. return;
  342. mdiobus_unregister(eth->mii_bus);
  343. }
  344. static inline void mtk_tx_irq_disable(struct mtk_eth *eth, u32 mask)
  345. {
  346. unsigned long flags;
  347. u32 val;
  348. spin_lock_irqsave(&eth->tx_irq_lock, flags);
  349. val = mtk_r32(eth, MTK_QDMA_INT_MASK);
  350. mtk_w32(eth, val & ~mask, MTK_QDMA_INT_MASK);
  351. spin_unlock_irqrestore(&eth->tx_irq_lock, flags);
  352. }
  353. static inline void mtk_tx_irq_enable(struct mtk_eth *eth, u32 mask)
  354. {
  355. unsigned long flags;
  356. u32 val;
  357. spin_lock_irqsave(&eth->tx_irq_lock, flags);
  358. val = mtk_r32(eth, MTK_QDMA_INT_MASK);
  359. mtk_w32(eth, val | mask, MTK_QDMA_INT_MASK);
  360. spin_unlock_irqrestore(&eth->tx_irq_lock, flags);
  361. }
  362. static inline void mtk_rx_irq_disable(struct mtk_eth *eth, u32 mask)
  363. {
  364. unsigned long flags;
  365. u32 val;
  366. spin_lock_irqsave(&eth->rx_irq_lock, flags);
  367. val = mtk_r32(eth, MTK_PDMA_INT_MASK);
  368. mtk_w32(eth, val & ~mask, MTK_PDMA_INT_MASK);
  369. spin_unlock_irqrestore(&eth->rx_irq_lock, flags);
  370. }
  371. static inline void mtk_rx_irq_enable(struct mtk_eth *eth, u32 mask)
  372. {
  373. unsigned long flags;
  374. u32 val;
  375. spin_lock_irqsave(&eth->rx_irq_lock, flags);
  376. val = mtk_r32(eth, MTK_PDMA_INT_MASK);
  377. mtk_w32(eth, val | mask, MTK_PDMA_INT_MASK);
  378. spin_unlock_irqrestore(&eth->rx_irq_lock, flags);
  379. }
  380. static int mtk_set_mac_address(struct net_device *dev, void *p)
  381. {
  382. int ret = eth_mac_addr(dev, p);
  383. struct mtk_mac *mac = netdev_priv(dev);
  384. const char *macaddr = dev->dev_addr;
  385. if (ret)
  386. return ret;
  387. if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
  388. return -EBUSY;
  389. spin_lock_bh(&mac->hw->page_lock);
  390. mtk_w32(mac->hw, (macaddr[0] << 8) | macaddr[1],
  391. MTK_GDMA_MAC_ADRH(mac->id));
  392. mtk_w32(mac->hw, (macaddr[2] << 24) | (macaddr[3] << 16) |
  393. (macaddr[4] << 8) | macaddr[5],
  394. MTK_GDMA_MAC_ADRL(mac->id));
  395. spin_unlock_bh(&mac->hw->page_lock);
  396. return 0;
  397. }
  398. void mtk_stats_update_mac(struct mtk_mac *mac)
  399. {
  400. struct mtk_hw_stats *hw_stats = mac->hw_stats;
  401. unsigned int base = MTK_GDM1_TX_GBCNT;
  402. u64 stats;
  403. base += hw_stats->reg_offset;
  404. u64_stats_update_begin(&hw_stats->syncp);
  405. hw_stats->rx_bytes += mtk_r32(mac->hw, base);
  406. stats = mtk_r32(mac->hw, base + 0x04);
  407. if (stats)
  408. hw_stats->rx_bytes += (stats << 32);
  409. hw_stats->rx_packets += mtk_r32(mac->hw, base + 0x08);
  410. hw_stats->rx_overflow += mtk_r32(mac->hw, base + 0x10);
  411. hw_stats->rx_fcs_errors += mtk_r32(mac->hw, base + 0x14);
  412. hw_stats->rx_short_errors += mtk_r32(mac->hw, base + 0x18);
  413. hw_stats->rx_long_errors += mtk_r32(mac->hw, base + 0x1c);
  414. hw_stats->rx_checksum_errors += mtk_r32(mac->hw, base + 0x20);
  415. hw_stats->rx_flow_control_packets +=
  416. mtk_r32(mac->hw, base + 0x24);
  417. hw_stats->tx_skip += mtk_r32(mac->hw, base + 0x28);
  418. hw_stats->tx_collisions += mtk_r32(mac->hw, base + 0x2c);
  419. hw_stats->tx_bytes += mtk_r32(mac->hw, base + 0x30);
  420. stats = mtk_r32(mac->hw, base + 0x34);
  421. if (stats)
  422. hw_stats->tx_bytes += (stats << 32);
  423. hw_stats->tx_packets += mtk_r32(mac->hw, base + 0x38);
  424. u64_stats_update_end(&hw_stats->syncp);
  425. }
  426. static void mtk_stats_update(struct mtk_eth *eth)
  427. {
  428. int i;
  429. for (i = 0; i < MTK_MAC_COUNT; i++) {
  430. if (!eth->mac[i] || !eth->mac[i]->hw_stats)
  431. continue;
  432. if (spin_trylock(&eth->mac[i]->hw_stats->stats_lock)) {
  433. mtk_stats_update_mac(eth->mac[i]);
  434. spin_unlock(&eth->mac[i]->hw_stats->stats_lock);
  435. }
  436. }
  437. }
  438. static void mtk_get_stats64(struct net_device *dev,
  439. struct rtnl_link_stats64 *storage)
  440. {
  441. struct mtk_mac *mac = netdev_priv(dev);
  442. struct mtk_hw_stats *hw_stats = mac->hw_stats;
  443. unsigned int start;
  444. if (netif_running(dev) && netif_device_present(dev)) {
  445. if (spin_trylock_bh(&hw_stats->stats_lock)) {
  446. mtk_stats_update_mac(mac);
  447. spin_unlock_bh(&hw_stats->stats_lock);
  448. }
  449. }
  450. do {
  451. start = u64_stats_fetch_begin_irq(&hw_stats->syncp);
  452. storage->rx_packets = hw_stats->rx_packets;
  453. storage->tx_packets = hw_stats->tx_packets;
  454. storage->rx_bytes = hw_stats->rx_bytes;
  455. storage->tx_bytes = hw_stats->tx_bytes;
  456. storage->collisions = hw_stats->tx_collisions;
  457. storage->rx_length_errors = hw_stats->rx_short_errors +
  458. hw_stats->rx_long_errors;
  459. storage->rx_over_errors = hw_stats->rx_overflow;
  460. storage->rx_crc_errors = hw_stats->rx_fcs_errors;
  461. storage->rx_errors = hw_stats->rx_checksum_errors;
  462. storage->tx_aborted_errors = hw_stats->tx_skip;
  463. } while (u64_stats_fetch_retry_irq(&hw_stats->syncp, start));
  464. storage->tx_errors = dev->stats.tx_errors;
  465. storage->rx_dropped = dev->stats.rx_dropped;
  466. storage->tx_dropped = dev->stats.tx_dropped;
  467. }
  468. static inline int mtk_max_frag_size(int mtu)
  469. {
  470. /* make sure buf_size will be at least MTK_MAX_RX_LENGTH */
  471. if (mtu + MTK_RX_ETH_HLEN < MTK_MAX_RX_LENGTH)
  472. mtu = MTK_MAX_RX_LENGTH - MTK_RX_ETH_HLEN;
  473. return SKB_DATA_ALIGN(MTK_RX_HLEN + mtu) +
  474. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  475. }
  476. static inline int mtk_max_buf_size(int frag_size)
  477. {
  478. int buf_size = frag_size - NET_SKB_PAD - NET_IP_ALIGN -
  479. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  480. WARN_ON(buf_size < MTK_MAX_RX_LENGTH);
  481. return buf_size;
  482. }
  483. static inline void mtk_rx_get_desc(struct mtk_rx_dma *rxd,
  484. struct mtk_rx_dma *dma_rxd)
  485. {
  486. rxd->rxd1 = READ_ONCE(dma_rxd->rxd1);
  487. rxd->rxd2 = READ_ONCE(dma_rxd->rxd2);
  488. rxd->rxd3 = READ_ONCE(dma_rxd->rxd3);
  489. rxd->rxd4 = READ_ONCE(dma_rxd->rxd4);
  490. }
  491. /* the qdma core needs scratch memory to be setup */
  492. static int mtk_init_fq_dma(struct mtk_eth *eth)
  493. {
  494. dma_addr_t phy_ring_tail;
  495. int cnt = MTK_DMA_SIZE;
  496. dma_addr_t dma_addr;
  497. int i;
  498. eth->scratch_ring = dma_alloc_coherent(eth->dev,
  499. cnt * sizeof(struct mtk_tx_dma),
  500. &eth->phy_scratch_ring,
  501. GFP_ATOMIC | __GFP_ZERO);
  502. if (unlikely(!eth->scratch_ring))
  503. return -ENOMEM;
  504. eth->scratch_head = kcalloc(cnt, MTK_QDMA_PAGE_SIZE,
  505. GFP_KERNEL);
  506. if (unlikely(!eth->scratch_head))
  507. return -ENOMEM;
  508. dma_addr = dma_map_single(eth->dev,
  509. eth->scratch_head, cnt * MTK_QDMA_PAGE_SIZE,
  510. DMA_FROM_DEVICE);
  511. if (unlikely(dma_mapping_error(eth->dev, dma_addr)))
  512. return -ENOMEM;
  513. memset(eth->scratch_ring, 0x0, sizeof(struct mtk_tx_dma) * cnt);
  514. phy_ring_tail = eth->phy_scratch_ring +
  515. (sizeof(struct mtk_tx_dma) * (cnt - 1));
  516. for (i = 0; i < cnt; i++) {
  517. eth->scratch_ring[i].txd1 =
  518. (dma_addr + (i * MTK_QDMA_PAGE_SIZE));
  519. if (i < cnt - 1)
  520. eth->scratch_ring[i].txd2 = (eth->phy_scratch_ring +
  521. ((i + 1) * sizeof(struct mtk_tx_dma)));
  522. eth->scratch_ring[i].txd3 = TX_DMA_SDL(MTK_QDMA_PAGE_SIZE);
  523. }
  524. mtk_w32(eth, eth->phy_scratch_ring, MTK_QDMA_FQ_HEAD);
  525. mtk_w32(eth, phy_ring_tail, MTK_QDMA_FQ_TAIL);
  526. mtk_w32(eth, (cnt << 16) | cnt, MTK_QDMA_FQ_CNT);
  527. mtk_w32(eth, MTK_QDMA_PAGE_SIZE << 16, MTK_QDMA_FQ_BLEN);
  528. return 0;
  529. }
  530. static inline void *mtk_qdma_phys_to_virt(struct mtk_tx_ring *ring, u32 desc)
  531. {
  532. void *ret = ring->dma;
  533. return ret + (desc - ring->phys);
  534. }
  535. static inline struct mtk_tx_buf *mtk_desc_to_tx_buf(struct mtk_tx_ring *ring,
  536. struct mtk_tx_dma *txd)
  537. {
  538. int idx = txd - ring->dma;
  539. return &ring->buf[idx];
  540. }
  541. static void mtk_tx_unmap(struct mtk_eth *eth, struct mtk_tx_buf *tx_buf)
  542. {
  543. if (tx_buf->flags & MTK_TX_FLAGS_SINGLE0) {
  544. dma_unmap_single(eth->dev,
  545. dma_unmap_addr(tx_buf, dma_addr0),
  546. dma_unmap_len(tx_buf, dma_len0),
  547. DMA_TO_DEVICE);
  548. } else if (tx_buf->flags & MTK_TX_FLAGS_PAGE0) {
  549. dma_unmap_page(eth->dev,
  550. dma_unmap_addr(tx_buf, dma_addr0),
  551. dma_unmap_len(tx_buf, dma_len0),
  552. DMA_TO_DEVICE);
  553. }
  554. tx_buf->flags = 0;
  555. if (tx_buf->skb &&
  556. (tx_buf->skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC))
  557. dev_kfree_skb_any(tx_buf->skb);
  558. tx_buf->skb = NULL;
  559. }
  560. static int mtk_tx_map(struct sk_buff *skb, struct net_device *dev,
  561. int tx_num, struct mtk_tx_ring *ring, bool gso)
  562. {
  563. struct mtk_mac *mac = netdev_priv(dev);
  564. struct mtk_eth *eth = mac->hw;
  565. struct mtk_tx_dma *itxd, *txd;
  566. struct mtk_tx_buf *itx_buf, *tx_buf;
  567. dma_addr_t mapped_addr;
  568. unsigned int nr_frags;
  569. int i, n_desc = 1;
  570. u32 txd4 = 0, fport;
  571. itxd = ring->next_free;
  572. if (itxd == ring->last_free)
  573. return -ENOMEM;
  574. /* set the forward port */
  575. fport = (mac->id + 1) << TX_DMA_FPORT_SHIFT;
  576. txd4 |= fport;
  577. itx_buf = mtk_desc_to_tx_buf(ring, itxd);
  578. memset(itx_buf, 0, sizeof(*itx_buf));
  579. if (gso)
  580. txd4 |= TX_DMA_TSO;
  581. /* TX Checksum offload */
  582. if (skb->ip_summed == CHECKSUM_PARTIAL)
  583. txd4 |= TX_DMA_CHKSUM;
  584. /* VLAN header offload */
  585. if (skb_vlan_tag_present(skb))
  586. txd4 |= TX_DMA_INS_VLAN | skb_vlan_tag_get(skb);
  587. mapped_addr = dma_map_single(eth->dev, skb->data,
  588. skb_headlen(skb), DMA_TO_DEVICE);
  589. if (unlikely(dma_mapping_error(eth->dev, mapped_addr)))
  590. return -ENOMEM;
  591. WRITE_ONCE(itxd->txd1, mapped_addr);
  592. itx_buf->flags |= MTK_TX_FLAGS_SINGLE0;
  593. itx_buf->flags |= (!mac->id) ? MTK_TX_FLAGS_FPORT0 :
  594. MTK_TX_FLAGS_FPORT1;
  595. dma_unmap_addr_set(itx_buf, dma_addr0, mapped_addr);
  596. dma_unmap_len_set(itx_buf, dma_len0, skb_headlen(skb));
  597. /* TX SG offload */
  598. txd = itxd;
  599. nr_frags = skb_shinfo(skb)->nr_frags;
  600. for (i = 0; i < nr_frags; i++) {
  601. struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[i];
  602. unsigned int offset = 0;
  603. int frag_size = skb_frag_size(frag);
  604. while (frag_size) {
  605. bool last_frag = false;
  606. unsigned int frag_map_size;
  607. txd = mtk_qdma_phys_to_virt(ring, txd->txd2);
  608. if (txd == ring->last_free)
  609. goto err_dma;
  610. n_desc++;
  611. frag_map_size = min(frag_size, MTK_TX_DMA_BUF_LEN);
  612. mapped_addr = skb_frag_dma_map(eth->dev, frag, offset,
  613. frag_map_size,
  614. DMA_TO_DEVICE);
  615. if (unlikely(dma_mapping_error(eth->dev, mapped_addr)))
  616. goto err_dma;
  617. if (i == nr_frags - 1 &&
  618. (frag_size - frag_map_size) == 0)
  619. last_frag = true;
  620. WRITE_ONCE(txd->txd1, mapped_addr);
  621. WRITE_ONCE(txd->txd3, (TX_DMA_SWC |
  622. TX_DMA_PLEN0(frag_map_size) |
  623. last_frag * TX_DMA_LS0));
  624. WRITE_ONCE(txd->txd4, fport);
  625. tx_buf = mtk_desc_to_tx_buf(ring, txd);
  626. memset(tx_buf, 0, sizeof(*tx_buf));
  627. tx_buf->skb = (struct sk_buff *)MTK_DMA_DUMMY_DESC;
  628. tx_buf->flags |= MTK_TX_FLAGS_PAGE0;
  629. tx_buf->flags |= (!mac->id) ? MTK_TX_FLAGS_FPORT0 :
  630. MTK_TX_FLAGS_FPORT1;
  631. dma_unmap_addr_set(tx_buf, dma_addr0, mapped_addr);
  632. dma_unmap_len_set(tx_buf, dma_len0, frag_map_size);
  633. frag_size -= frag_map_size;
  634. offset += frag_map_size;
  635. }
  636. }
  637. /* store skb to cleanup */
  638. itx_buf->skb = skb;
  639. WRITE_ONCE(itxd->txd4, txd4);
  640. WRITE_ONCE(itxd->txd3, (TX_DMA_SWC | TX_DMA_PLEN0(skb_headlen(skb)) |
  641. (!nr_frags * TX_DMA_LS0)));
  642. netdev_sent_queue(dev, skb->len);
  643. skb_tx_timestamp(skb);
  644. ring->next_free = mtk_qdma_phys_to_virt(ring, txd->txd2);
  645. atomic_sub(n_desc, &ring->free_count);
  646. /* make sure that all changes to the dma ring are flushed before we
  647. * continue
  648. */
  649. wmb();
  650. if (netif_xmit_stopped(netdev_get_tx_queue(dev, 0)) || !skb->xmit_more)
  651. mtk_w32(eth, txd->txd2, MTK_QTX_CTX_PTR);
  652. return 0;
  653. err_dma:
  654. do {
  655. tx_buf = mtk_desc_to_tx_buf(ring, itxd);
  656. /* unmap dma */
  657. mtk_tx_unmap(eth, tx_buf);
  658. itxd->txd3 = TX_DMA_LS0 | TX_DMA_OWNER_CPU;
  659. itxd = mtk_qdma_phys_to_virt(ring, itxd->txd2);
  660. } while (itxd != txd);
  661. return -ENOMEM;
  662. }
  663. static inline int mtk_cal_txd_req(struct sk_buff *skb)
  664. {
  665. int i, nfrags;
  666. struct skb_frag_struct *frag;
  667. nfrags = 1;
  668. if (skb_is_gso(skb)) {
  669. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  670. frag = &skb_shinfo(skb)->frags[i];
  671. nfrags += DIV_ROUND_UP(frag->size, MTK_TX_DMA_BUF_LEN);
  672. }
  673. } else {
  674. nfrags += skb_shinfo(skb)->nr_frags;
  675. }
  676. return nfrags;
  677. }
  678. static int mtk_queue_stopped(struct mtk_eth *eth)
  679. {
  680. int i;
  681. for (i = 0; i < MTK_MAC_COUNT; i++) {
  682. if (!eth->netdev[i])
  683. continue;
  684. if (netif_queue_stopped(eth->netdev[i]))
  685. return 1;
  686. }
  687. return 0;
  688. }
  689. static void mtk_wake_queue(struct mtk_eth *eth)
  690. {
  691. int i;
  692. for (i = 0; i < MTK_MAC_COUNT; i++) {
  693. if (!eth->netdev[i])
  694. continue;
  695. netif_wake_queue(eth->netdev[i]);
  696. }
  697. }
  698. static void mtk_stop_queue(struct mtk_eth *eth)
  699. {
  700. int i;
  701. for (i = 0; i < MTK_MAC_COUNT; i++) {
  702. if (!eth->netdev[i])
  703. continue;
  704. netif_stop_queue(eth->netdev[i]);
  705. }
  706. }
  707. static int mtk_start_xmit(struct sk_buff *skb, struct net_device *dev)
  708. {
  709. struct mtk_mac *mac = netdev_priv(dev);
  710. struct mtk_eth *eth = mac->hw;
  711. struct mtk_tx_ring *ring = &eth->tx_ring;
  712. struct net_device_stats *stats = &dev->stats;
  713. bool gso = false;
  714. int tx_num;
  715. /* normally we can rely on the stack not calling this more than once,
  716. * however we have 2 queues running on the same ring so we need to lock
  717. * the ring access
  718. */
  719. spin_lock(&eth->page_lock);
  720. if (unlikely(test_bit(MTK_RESETTING, &eth->state)))
  721. goto drop;
  722. tx_num = mtk_cal_txd_req(skb);
  723. if (unlikely(atomic_read(&ring->free_count) <= tx_num)) {
  724. mtk_stop_queue(eth);
  725. netif_err(eth, tx_queued, dev,
  726. "Tx Ring full when queue awake!\n");
  727. spin_unlock(&eth->page_lock);
  728. return NETDEV_TX_BUSY;
  729. }
  730. /* TSO: fill MSS info in tcp checksum field */
  731. if (skb_is_gso(skb)) {
  732. if (skb_cow_head(skb, 0)) {
  733. netif_warn(eth, tx_err, dev,
  734. "GSO expand head fail.\n");
  735. goto drop;
  736. }
  737. if (skb_shinfo(skb)->gso_type &
  738. (SKB_GSO_TCPV4 | SKB_GSO_TCPV6)) {
  739. gso = true;
  740. tcp_hdr(skb)->check = htons(skb_shinfo(skb)->gso_size);
  741. }
  742. }
  743. if (mtk_tx_map(skb, dev, tx_num, ring, gso) < 0)
  744. goto drop;
  745. if (unlikely(atomic_read(&ring->free_count) <= ring->thresh))
  746. mtk_stop_queue(eth);
  747. spin_unlock(&eth->page_lock);
  748. return NETDEV_TX_OK;
  749. drop:
  750. spin_unlock(&eth->page_lock);
  751. stats->tx_dropped++;
  752. dev_kfree_skb_any(skb);
  753. return NETDEV_TX_OK;
  754. }
  755. static struct mtk_rx_ring *mtk_get_rx_ring(struct mtk_eth *eth)
  756. {
  757. int i;
  758. struct mtk_rx_ring *ring;
  759. int idx;
  760. if (!eth->hwlro)
  761. return &eth->rx_ring[0];
  762. for (i = 0; i < MTK_MAX_RX_RING_NUM; i++) {
  763. ring = &eth->rx_ring[i];
  764. idx = NEXT_RX_DESP_IDX(ring->calc_idx, ring->dma_size);
  765. if (ring->dma[idx].rxd2 & RX_DMA_DONE) {
  766. ring->calc_idx_update = true;
  767. return ring;
  768. }
  769. }
  770. return NULL;
  771. }
  772. static void mtk_update_rx_cpu_idx(struct mtk_eth *eth)
  773. {
  774. struct mtk_rx_ring *ring;
  775. int i;
  776. if (!eth->hwlro) {
  777. ring = &eth->rx_ring[0];
  778. mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
  779. } else {
  780. for (i = 0; i < MTK_MAX_RX_RING_NUM; i++) {
  781. ring = &eth->rx_ring[i];
  782. if (ring->calc_idx_update) {
  783. ring->calc_idx_update = false;
  784. mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
  785. }
  786. }
  787. }
  788. }
  789. static int mtk_poll_rx(struct napi_struct *napi, int budget,
  790. struct mtk_eth *eth)
  791. {
  792. struct mtk_rx_ring *ring;
  793. int idx;
  794. struct sk_buff *skb;
  795. u8 *data, *new_data;
  796. struct mtk_rx_dma *rxd, trxd;
  797. int done = 0;
  798. while (done < budget) {
  799. struct net_device *netdev;
  800. unsigned int pktlen;
  801. dma_addr_t dma_addr;
  802. int mac = 0;
  803. ring = mtk_get_rx_ring(eth);
  804. if (unlikely(!ring))
  805. goto rx_done;
  806. idx = NEXT_RX_DESP_IDX(ring->calc_idx, ring->dma_size);
  807. rxd = &ring->dma[idx];
  808. data = ring->data[idx];
  809. mtk_rx_get_desc(&trxd, rxd);
  810. if (!(trxd.rxd2 & RX_DMA_DONE))
  811. break;
  812. /* find out which mac the packet come from. values start at 1 */
  813. mac = (trxd.rxd4 >> RX_DMA_FPORT_SHIFT) &
  814. RX_DMA_FPORT_MASK;
  815. mac--;
  816. if (unlikely(mac < 0 || mac >= MTK_MAC_COUNT ||
  817. !eth->netdev[mac]))
  818. goto release_desc;
  819. netdev = eth->netdev[mac];
  820. if (unlikely(test_bit(MTK_RESETTING, &eth->state)))
  821. goto release_desc;
  822. /* alloc new buffer */
  823. new_data = napi_alloc_frag(ring->frag_size);
  824. if (unlikely(!new_data)) {
  825. netdev->stats.rx_dropped++;
  826. goto release_desc;
  827. }
  828. dma_addr = dma_map_single(eth->dev,
  829. new_data + NET_SKB_PAD,
  830. ring->buf_size,
  831. DMA_FROM_DEVICE);
  832. if (unlikely(dma_mapping_error(eth->dev, dma_addr))) {
  833. skb_free_frag(new_data);
  834. netdev->stats.rx_dropped++;
  835. goto release_desc;
  836. }
  837. /* receive data */
  838. skb = build_skb(data, ring->frag_size);
  839. if (unlikely(!skb)) {
  840. skb_free_frag(new_data);
  841. netdev->stats.rx_dropped++;
  842. goto release_desc;
  843. }
  844. skb_reserve(skb, NET_SKB_PAD + NET_IP_ALIGN);
  845. dma_unmap_single(eth->dev, trxd.rxd1,
  846. ring->buf_size, DMA_FROM_DEVICE);
  847. pktlen = RX_DMA_GET_PLEN0(trxd.rxd2);
  848. skb->dev = netdev;
  849. skb_put(skb, pktlen);
  850. if (trxd.rxd4 & RX_DMA_L4_VALID)
  851. skb->ip_summed = CHECKSUM_UNNECESSARY;
  852. else
  853. skb_checksum_none_assert(skb);
  854. skb->protocol = eth_type_trans(skb, netdev);
  855. if (netdev->features & NETIF_F_HW_VLAN_CTAG_RX &&
  856. RX_DMA_VID(trxd.rxd3))
  857. __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
  858. RX_DMA_VID(trxd.rxd3));
  859. skb_record_rx_queue(skb, 0);
  860. napi_gro_receive(napi, skb);
  861. ring->data[idx] = new_data;
  862. rxd->rxd1 = (unsigned int)dma_addr;
  863. release_desc:
  864. rxd->rxd2 = RX_DMA_PLEN0(ring->buf_size);
  865. ring->calc_idx = idx;
  866. done++;
  867. }
  868. rx_done:
  869. if (done) {
  870. /* make sure that all changes to the dma ring are flushed before
  871. * we continue
  872. */
  873. wmb();
  874. mtk_update_rx_cpu_idx(eth);
  875. }
  876. return done;
  877. }
  878. static int mtk_poll_tx(struct mtk_eth *eth, int budget)
  879. {
  880. struct mtk_tx_ring *ring = &eth->tx_ring;
  881. struct mtk_tx_dma *desc;
  882. struct sk_buff *skb;
  883. struct mtk_tx_buf *tx_buf;
  884. unsigned int done[MTK_MAX_DEVS];
  885. unsigned int bytes[MTK_MAX_DEVS];
  886. u32 cpu, dma;
  887. int total = 0, i;
  888. memset(done, 0, sizeof(done));
  889. memset(bytes, 0, sizeof(bytes));
  890. cpu = mtk_r32(eth, MTK_QTX_CRX_PTR);
  891. dma = mtk_r32(eth, MTK_QTX_DRX_PTR);
  892. desc = mtk_qdma_phys_to_virt(ring, cpu);
  893. while ((cpu != dma) && budget) {
  894. u32 next_cpu = desc->txd2;
  895. int mac = 0;
  896. desc = mtk_qdma_phys_to_virt(ring, desc->txd2);
  897. if ((desc->txd3 & TX_DMA_OWNER_CPU) == 0)
  898. break;
  899. tx_buf = mtk_desc_to_tx_buf(ring, desc);
  900. if (tx_buf->flags & MTK_TX_FLAGS_FPORT1)
  901. mac = 1;
  902. skb = tx_buf->skb;
  903. if (!skb)
  904. break;
  905. if (skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC) {
  906. bytes[mac] += skb->len;
  907. done[mac]++;
  908. budget--;
  909. }
  910. mtk_tx_unmap(eth, tx_buf);
  911. ring->last_free = desc;
  912. atomic_inc(&ring->free_count);
  913. cpu = next_cpu;
  914. }
  915. mtk_w32(eth, cpu, MTK_QTX_CRX_PTR);
  916. for (i = 0; i < MTK_MAC_COUNT; i++) {
  917. if (!eth->netdev[i] || !done[i])
  918. continue;
  919. netdev_completed_queue(eth->netdev[i], done[i], bytes[i]);
  920. total += done[i];
  921. }
  922. if (mtk_queue_stopped(eth) &&
  923. (atomic_read(&ring->free_count) > ring->thresh))
  924. mtk_wake_queue(eth);
  925. return total;
  926. }
  927. static void mtk_handle_status_irq(struct mtk_eth *eth)
  928. {
  929. u32 status2 = mtk_r32(eth, MTK_INT_STATUS2);
  930. if (unlikely(status2 & (MTK_GDM1_AF | MTK_GDM2_AF))) {
  931. mtk_stats_update(eth);
  932. mtk_w32(eth, (MTK_GDM1_AF | MTK_GDM2_AF),
  933. MTK_INT_STATUS2);
  934. }
  935. }
  936. static int mtk_napi_tx(struct napi_struct *napi, int budget)
  937. {
  938. struct mtk_eth *eth = container_of(napi, struct mtk_eth, tx_napi);
  939. u32 status, mask;
  940. int tx_done = 0;
  941. mtk_handle_status_irq(eth);
  942. mtk_w32(eth, MTK_TX_DONE_INT, MTK_QMTK_INT_STATUS);
  943. tx_done = mtk_poll_tx(eth, budget);
  944. if (unlikely(netif_msg_intr(eth))) {
  945. status = mtk_r32(eth, MTK_QMTK_INT_STATUS);
  946. mask = mtk_r32(eth, MTK_QDMA_INT_MASK);
  947. dev_info(eth->dev,
  948. "done tx %d, intr 0x%08x/0x%x\n",
  949. tx_done, status, mask);
  950. }
  951. if (tx_done == budget)
  952. return budget;
  953. status = mtk_r32(eth, MTK_QMTK_INT_STATUS);
  954. if (status & MTK_TX_DONE_INT)
  955. return budget;
  956. napi_complete(napi);
  957. mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
  958. return tx_done;
  959. }
  960. static int mtk_napi_rx(struct napi_struct *napi, int budget)
  961. {
  962. struct mtk_eth *eth = container_of(napi, struct mtk_eth, rx_napi);
  963. u32 status, mask;
  964. int rx_done = 0;
  965. int remain_budget = budget;
  966. mtk_handle_status_irq(eth);
  967. poll_again:
  968. mtk_w32(eth, MTK_RX_DONE_INT, MTK_PDMA_INT_STATUS);
  969. rx_done = mtk_poll_rx(napi, remain_budget, eth);
  970. if (unlikely(netif_msg_intr(eth))) {
  971. status = mtk_r32(eth, MTK_PDMA_INT_STATUS);
  972. mask = mtk_r32(eth, MTK_PDMA_INT_MASK);
  973. dev_info(eth->dev,
  974. "done rx %d, intr 0x%08x/0x%x\n",
  975. rx_done, status, mask);
  976. }
  977. if (rx_done == remain_budget)
  978. return budget;
  979. status = mtk_r32(eth, MTK_PDMA_INT_STATUS);
  980. if (status & MTK_RX_DONE_INT) {
  981. remain_budget -= rx_done;
  982. goto poll_again;
  983. }
  984. napi_complete(napi);
  985. mtk_rx_irq_enable(eth, MTK_RX_DONE_INT);
  986. return rx_done + budget - remain_budget;
  987. }
  988. static int mtk_tx_alloc(struct mtk_eth *eth)
  989. {
  990. struct mtk_tx_ring *ring = &eth->tx_ring;
  991. int i, sz = sizeof(*ring->dma);
  992. ring->buf = kcalloc(MTK_DMA_SIZE, sizeof(*ring->buf),
  993. GFP_KERNEL);
  994. if (!ring->buf)
  995. goto no_tx_mem;
  996. ring->dma = dma_alloc_coherent(eth->dev,
  997. MTK_DMA_SIZE * sz,
  998. &ring->phys,
  999. GFP_ATOMIC | __GFP_ZERO);
  1000. if (!ring->dma)
  1001. goto no_tx_mem;
  1002. memset(ring->dma, 0, MTK_DMA_SIZE * sz);
  1003. for (i = 0; i < MTK_DMA_SIZE; i++) {
  1004. int next = (i + 1) % MTK_DMA_SIZE;
  1005. u32 next_ptr = ring->phys + next * sz;
  1006. ring->dma[i].txd2 = next_ptr;
  1007. ring->dma[i].txd3 = TX_DMA_LS0 | TX_DMA_OWNER_CPU;
  1008. }
  1009. atomic_set(&ring->free_count, MTK_DMA_SIZE - 2);
  1010. ring->next_free = &ring->dma[0];
  1011. ring->last_free = &ring->dma[MTK_DMA_SIZE - 1];
  1012. ring->thresh = MAX_SKB_FRAGS;
  1013. /* make sure that all changes to the dma ring are flushed before we
  1014. * continue
  1015. */
  1016. wmb();
  1017. mtk_w32(eth, ring->phys, MTK_QTX_CTX_PTR);
  1018. mtk_w32(eth, ring->phys, MTK_QTX_DTX_PTR);
  1019. mtk_w32(eth,
  1020. ring->phys + ((MTK_DMA_SIZE - 1) * sz),
  1021. MTK_QTX_CRX_PTR);
  1022. mtk_w32(eth,
  1023. ring->phys + ((MTK_DMA_SIZE - 1) * sz),
  1024. MTK_QTX_DRX_PTR);
  1025. mtk_w32(eth, (QDMA_RES_THRES << 8) | QDMA_RES_THRES, MTK_QTX_CFG(0));
  1026. return 0;
  1027. no_tx_mem:
  1028. return -ENOMEM;
  1029. }
  1030. static void mtk_tx_clean(struct mtk_eth *eth)
  1031. {
  1032. struct mtk_tx_ring *ring = &eth->tx_ring;
  1033. int i;
  1034. if (ring->buf) {
  1035. for (i = 0; i < MTK_DMA_SIZE; i++)
  1036. mtk_tx_unmap(eth, &ring->buf[i]);
  1037. kfree(ring->buf);
  1038. ring->buf = NULL;
  1039. }
  1040. if (ring->dma) {
  1041. dma_free_coherent(eth->dev,
  1042. MTK_DMA_SIZE * sizeof(*ring->dma),
  1043. ring->dma,
  1044. ring->phys);
  1045. ring->dma = NULL;
  1046. }
  1047. }
  1048. static int mtk_rx_alloc(struct mtk_eth *eth, int ring_no, int rx_flag)
  1049. {
  1050. struct mtk_rx_ring *ring;
  1051. int rx_data_len, rx_dma_size;
  1052. int i;
  1053. u32 offset = 0;
  1054. if (rx_flag == MTK_RX_FLAGS_QDMA) {
  1055. if (ring_no)
  1056. return -EINVAL;
  1057. ring = &eth->rx_ring_qdma;
  1058. offset = 0x1000;
  1059. } else {
  1060. ring = &eth->rx_ring[ring_no];
  1061. }
  1062. if (rx_flag == MTK_RX_FLAGS_HWLRO) {
  1063. rx_data_len = MTK_MAX_LRO_RX_LENGTH;
  1064. rx_dma_size = MTK_HW_LRO_DMA_SIZE;
  1065. } else {
  1066. rx_data_len = ETH_DATA_LEN;
  1067. rx_dma_size = MTK_DMA_SIZE;
  1068. }
  1069. ring->frag_size = mtk_max_frag_size(rx_data_len);
  1070. ring->buf_size = mtk_max_buf_size(ring->frag_size);
  1071. ring->data = kcalloc(rx_dma_size, sizeof(*ring->data),
  1072. GFP_KERNEL);
  1073. if (!ring->data)
  1074. return -ENOMEM;
  1075. for (i = 0; i < rx_dma_size; i++) {
  1076. ring->data[i] = netdev_alloc_frag(ring->frag_size);
  1077. if (!ring->data[i])
  1078. return -ENOMEM;
  1079. }
  1080. ring->dma = dma_alloc_coherent(eth->dev,
  1081. rx_dma_size * sizeof(*ring->dma),
  1082. &ring->phys,
  1083. GFP_ATOMIC | __GFP_ZERO);
  1084. if (!ring->dma)
  1085. return -ENOMEM;
  1086. for (i = 0; i < rx_dma_size; i++) {
  1087. dma_addr_t dma_addr = dma_map_single(eth->dev,
  1088. ring->data[i] + NET_SKB_PAD,
  1089. ring->buf_size,
  1090. DMA_FROM_DEVICE);
  1091. if (unlikely(dma_mapping_error(eth->dev, dma_addr)))
  1092. return -ENOMEM;
  1093. ring->dma[i].rxd1 = (unsigned int)dma_addr;
  1094. ring->dma[i].rxd2 = RX_DMA_PLEN0(ring->buf_size);
  1095. }
  1096. ring->dma_size = rx_dma_size;
  1097. ring->calc_idx_update = false;
  1098. ring->calc_idx = rx_dma_size - 1;
  1099. ring->crx_idx_reg = MTK_PRX_CRX_IDX_CFG(ring_no);
  1100. /* make sure that all changes to the dma ring are flushed before we
  1101. * continue
  1102. */
  1103. wmb();
  1104. mtk_w32(eth, ring->phys, MTK_PRX_BASE_PTR_CFG(ring_no) + offset);
  1105. mtk_w32(eth, rx_dma_size, MTK_PRX_MAX_CNT_CFG(ring_no) + offset);
  1106. mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg + offset);
  1107. mtk_w32(eth, MTK_PST_DRX_IDX_CFG(ring_no), MTK_PDMA_RST_IDX + offset);
  1108. return 0;
  1109. }
  1110. static void mtk_rx_clean(struct mtk_eth *eth, struct mtk_rx_ring *ring)
  1111. {
  1112. int i;
  1113. if (ring->data && ring->dma) {
  1114. for (i = 0; i < ring->dma_size; i++) {
  1115. if (!ring->data[i])
  1116. continue;
  1117. if (!ring->dma[i].rxd1)
  1118. continue;
  1119. dma_unmap_single(eth->dev,
  1120. ring->dma[i].rxd1,
  1121. ring->buf_size,
  1122. DMA_FROM_DEVICE);
  1123. skb_free_frag(ring->data[i]);
  1124. }
  1125. kfree(ring->data);
  1126. ring->data = NULL;
  1127. }
  1128. if (ring->dma) {
  1129. dma_free_coherent(eth->dev,
  1130. ring->dma_size * sizeof(*ring->dma),
  1131. ring->dma,
  1132. ring->phys);
  1133. ring->dma = NULL;
  1134. }
  1135. }
  1136. static int mtk_hwlro_rx_init(struct mtk_eth *eth)
  1137. {
  1138. int i;
  1139. u32 ring_ctrl_dw1 = 0, ring_ctrl_dw2 = 0, ring_ctrl_dw3 = 0;
  1140. u32 lro_ctrl_dw0 = 0, lro_ctrl_dw3 = 0;
  1141. /* set LRO rings to auto-learn modes */
  1142. ring_ctrl_dw2 |= MTK_RING_AUTO_LERAN_MODE;
  1143. /* validate LRO ring */
  1144. ring_ctrl_dw2 |= MTK_RING_VLD;
  1145. /* set AGE timer (unit: 20us) */
  1146. ring_ctrl_dw2 |= MTK_RING_AGE_TIME_H;
  1147. ring_ctrl_dw1 |= MTK_RING_AGE_TIME_L;
  1148. /* set max AGG timer (unit: 20us) */
  1149. ring_ctrl_dw2 |= MTK_RING_MAX_AGG_TIME;
  1150. /* set max LRO AGG count */
  1151. ring_ctrl_dw2 |= MTK_RING_MAX_AGG_CNT_L;
  1152. ring_ctrl_dw3 |= MTK_RING_MAX_AGG_CNT_H;
  1153. for (i = 1; i < MTK_MAX_RX_RING_NUM; i++) {
  1154. mtk_w32(eth, ring_ctrl_dw1, MTK_LRO_CTRL_DW1_CFG(i));
  1155. mtk_w32(eth, ring_ctrl_dw2, MTK_LRO_CTRL_DW2_CFG(i));
  1156. mtk_w32(eth, ring_ctrl_dw3, MTK_LRO_CTRL_DW3_CFG(i));
  1157. }
  1158. /* IPv4 checksum update enable */
  1159. lro_ctrl_dw0 |= MTK_L3_CKS_UPD_EN;
  1160. /* switch priority comparison to packet count mode */
  1161. lro_ctrl_dw0 |= MTK_LRO_ALT_PKT_CNT_MODE;
  1162. /* bandwidth threshold setting */
  1163. mtk_w32(eth, MTK_HW_LRO_BW_THRE, MTK_PDMA_LRO_CTRL_DW2);
  1164. /* auto-learn score delta setting */
  1165. mtk_w32(eth, MTK_HW_LRO_REPLACE_DELTA, MTK_PDMA_LRO_ALT_SCORE_DELTA);
  1166. /* set refresh timer for altering flows to 1 sec. (unit: 20us) */
  1167. mtk_w32(eth, (MTK_HW_LRO_TIMER_UNIT << 16) | MTK_HW_LRO_REFRESH_TIME,
  1168. MTK_PDMA_LRO_ALT_REFRESH_TIMER);
  1169. /* set HW LRO mode & the max aggregation count for rx packets */
  1170. lro_ctrl_dw3 |= MTK_ADMA_MODE | (MTK_HW_LRO_MAX_AGG_CNT & 0xff);
  1171. /* the minimal remaining room of SDL0 in RXD for lro aggregation */
  1172. lro_ctrl_dw3 |= MTK_LRO_MIN_RXD_SDL;
  1173. /* enable HW LRO */
  1174. lro_ctrl_dw0 |= MTK_LRO_EN;
  1175. mtk_w32(eth, lro_ctrl_dw3, MTK_PDMA_LRO_CTRL_DW3);
  1176. mtk_w32(eth, lro_ctrl_dw0, MTK_PDMA_LRO_CTRL_DW0);
  1177. return 0;
  1178. }
  1179. static void mtk_hwlro_rx_uninit(struct mtk_eth *eth)
  1180. {
  1181. int i;
  1182. u32 val;
  1183. /* relinquish lro rings, flush aggregated packets */
  1184. mtk_w32(eth, MTK_LRO_RING_RELINQUISH_REQ, MTK_PDMA_LRO_CTRL_DW0);
  1185. /* wait for relinquishments done */
  1186. for (i = 0; i < 10; i++) {
  1187. val = mtk_r32(eth, MTK_PDMA_LRO_CTRL_DW0);
  1188. if (val & MTK_LRO_RING_RELINQUISH_DONE) {
  1189. msleep(20);
  1190. continue;
  1191. }
  1192. break;
  1193. }
  1194. /* invalidate lro rings */
  1195. for (i = 1; i < MTK_MAX_RX_RING_NUM; i++)
  1196. mtk_w32(eth, 0, MTK_LRO_CTRL_DW2_CFG(i));
  1197. /* disable HW LRO */
  1198. mtk_w32(eth, 0, MTK_PDMA_LRO_CTRL_DW0);
  1199. }
  1200. static void mtk_hwlro_val_ipaddr(struct mtk_eth *eth, int idx, __be32 ip)
  1201. {
  1202. u32 reg_val;
  1203. reg_val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(idx));
  1204. /* invalidate the IP setting */
  1205. mtk_w32(eth, (reg_val & ~MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
  1206. mtk_w32(eth, ip, MTK_LRO_DIP_DW0_CFG(idx));
  1207. /* validate the IP setting */
  1208. mtk_w32(eth, (reg_val | MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
  1209. }
  1210. static void mtk_hwlro_inval_ipaddr(struct mtk_eth *eth, int idx)
  1211. {
  1212. u32 reg_val;
  1213. reg_val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(idx));
  1214. /* invalidate the IP setting */
  1215. mtk_w32(eth, (reg_val & ~MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
  1216. mtk_w32(eth, 0, MTK_LRO_DIP_DW0_CFG(idx));
  1217. }
  1218. static int mtk_hwlro_get_ip_cnt(struct mtk_mac *mac)
  1219. {
  1220. int cnt = 0;
  1221. int i;
  1222. for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
  1223. if (mac->hwlro_ip[i])
  1224. cnt++;
  1225. }
  1226. return cnt;
  1227. }
  1228. static int mtk_hwlro_add_ipaddr(struct net_device *dev,
  1229. struct ethtool_rxnfc *cmd)
  1230. {
  1231. struct ethtool_rx_flow_spec *fsp =
  1232. (struct ethtool_rx_flow_spec *)&cmd->fs;
  1233. struct mtk_mac *mac = netdev_priv(dev);
  1234. struct mtk_eth *eth = mac->hw;
  1235. int hwlro_idx;
  1236. if ((fsp->flow_type != TCP_V4_FLOW) ||
  1237. (!fsp->h_u.tcp_ip4_spec.ip4dst) ||
  1238. (fsp->location > 1))
  1239. return -EINVAL;
  1240. mac->hwlro_ip[fsp->location] = htonl(fsp->h_u.tcp_ip4_spec.ip4dst);
  1241. hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + fsp->location;
  1242. mac->hwlro_ip_cnt = mtk_hwlro_get_ip_cnt(mac);
  1243. mtk_hwlro_val_ipaddr(eth, hwlro_idx, mac->hwlro_ip[fsp->location]);
  1244. return 0;
  1245. }
  1246. static int mtk_hwlro_del_ipaddr(struct net_device *dev,
  1247. struct ethtool_rxnfc *cmd)
  1248. {
  1249. struct ethtool_rx_flow_spec *fsp =
  1250. (struct ethtool_rx_flow_spec *)&cmd->fs;
  1251. struct mtk_mac *mac = netdev_priv(dev);
  1252. struct mtk_eth *eth = mac->hw;
  1253. int hwlro_idx;
  1254. if (fsp->location > 1)
  1255. return -EINVAL;
  1256. mac->hwlro_ip[fsp->location] = 0;
  1257. hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + fsp->location;
  1258. mac->hwlro_ip_cnt = mtk_hwlro_get_ip_cnt(mac);
  1259. mtk_hwlro_inval_ipaddr(eth, hwlro_idx);
  1260. return 0;
  1261. }
  1262. static void mtk_hwlro_netdev_disable(struct net_device *dev)
  1263. {
  1264. struct mtk_mac *mac = netdev_priv(dev);
  1265. struct mtk_eth *eth = mac->hw;
  1266. int i, hwlro_idx;
  1267. for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
  1268. mac->hwlro_ip[i] = 0;
  1269. hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + i;
  1270. mtk_hwlro_inval_ipaddr(eth, hwlro_idx);
  1271. }
  1272. mac->hwlro_ip_cnt = 0;
  1273. }
  1274. static int mtk_hwlro_get_fdir_entry(struct net_device *dev,
  1275. struct ethtool_rxnfc *cmd)
  1276. {
  1277. struct mtk_mac *mac = netdev_priv(dev);
  1278. struct ethtool_rx_flow_spec *fsp =
  1279. (struct ethtool_rx_flow_spec *)&cmd->fs;
  1280. /* only tcp dst ipv4 is meaningful, others are meaningless */
  1281. fsp->flow_type = TCP_V4_FLOW;
  1282. fsp->h_u.tcp_ip4_spec.ip4dst = ntohl(mac->hwlro_ip[fsp->location]);
  1283. fsp->m_u.tcp_ip4_spec.ip4dst = 0;
  1284. fsp->h_u.tcp_ip4_spec.ip4src = 0;
  1285. fsp->m_u.tcp_ip4_spec.ip4src = 0xffffffff;
  1286. fsp->h_u.tcp_ip4_spec.psrc = 0;
  1287. fsp->m_u.tcp_ip4_spec.psrc = 0xffff;
  1288. fsp->h_u.tcp_ip4_spec.pdst = 0;
  1289. fsp->m_u.tcp_ip4_spec.pdst = 0xffff;
  1290. fsp->h_u.tcp_ip4_spec.tos = 0;
  1291. fsp->m_u.tcp_ip4_spec.tos = 0xff;
  1292. return 0;
  1293. }
  1294. static int mtk_hwlro_get_fdir_all(struct net_device *dev,
  1295. struct ethtool_rxnfc *cmd,
  1296. u32 *rule_locs)
  1297. {
  1298. struct mtk_mac *mac = netdev_priv(dev);
  1299. int cnt = 0;
  1300. int i;
  1301. for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
  1302. if (mac->hwlro_ip[i]) {
  1303. rule_locs[cnt] = i;
  1304. cnt++;
  1305. }
  1306. }
  1307. cmd->rule_cnt = cnt;
  1308. return 0;
  1309. }
  1310. static netdev_features_t mtk_fix_features(struct net_device *dev,
  1311. netdev_features_t features)
  1312. {
  1313. if (!(features & NETIF_F_LRO)) {
  1314. struct mtk_mac *mac = netdev_priv(dev);
  1315. int ip_cnt = mtk_hwlro_get_ip_cnt(mac);
  1316. if (ip_cnt) {
  1317. netdev_info(dev, "RX flow is programmed, LRO should keep on\n");
  1318. features |= NETIF_F_LRO;
  1319. }
  1320. }
  1321. return features;
  1322. }
  1323. static int mtk_set_features(struct net_device *dev, netdev_features_t features)
  1324. {
  1325. int err = 0;
  1326. if (!((dev->features ^ features) & NETIF_F_LRO))
  1327. return 0;
  1328. if (!(features & NETIF_F_LRO))
  1329. mtk_hwlro_netdev_disable(dev);
  1330. return err;
  1331. }
  1332. /* wait for DMA to finish whatever it is doing before we start using it again */
  1333. static int mtk_dma_busy_wait(struct mtk_eth *eth)
  1334. {
  1335. unsigned long t_start = jiffies;
  1336. while (1) {
  1337. if (!(mtk_r32(eth, MTK_QDMA_GLO_CFG) &
  1338. (MTK_RX_DMA_BUSY | MTK_TX_DMA_BUSY)))
  1339. return 0;
  1340. if (time_after(jiffies, t_start + MTK_DMA_BUSY_TIMEOUT))
  1341. break;
  1342. }
  1343. dev_err(eth->dev, "DMA init timeout\n");
  1344. return -1;
  1345. }
  1346. static int mtk_dma_init(struct mtk_eth *eth)
  1347. {
  1348. int err;
  1349. u32 i;
  1350. if (mtk_dma_busy_wait(eth))
  1351. return -EBUSY;
  1352. /* QDMA needs scratch memory for internal reordering of the
  1353. * descriptors
  1354. */
  1355. err = mtk_init_fq_dma(eth);
  1356. if (err)
  1357. return err;
  1358. err = mtk_tx_alloc(eth);
  1359. if (err)
  1360. return err;
  1361. err = mtk_rx_alloc(eth, 0, MTK_RX_FLAGS_QDMA);
  1362. if (err)
  1363. return err;
  1364. err = mtk_rx_alloc(eth, 0, MTK_RX_FLAGS_NORMAL);
  1365. if (err)
  1366. return err;
  1367. if (eth->hwlro) {
  1368. for (i = 1; i < MTK_MAX_RX_RING_NUM; i++) {
  1369. err = mtk_rx_alloc(eth, i, MTK_RX_FLAGS_HWLRO);
  1370. if (err)
  1371. return err;
  1372. }
  1373. err = mtk_hwlro_rx_init(eth);
  1374. if (err)
  1375. return err;
  1376. }
  1377. /* Enable random early drop and set drop threshold automatically */
  1378. mtk_w32(eth, FC_THRES_DROP_MODE | FC_THRES_DROP_EN | FC_THRES_MIN,
  1379. MTK_QDMA_FC_THRES);
  1380. mtk_w32(eth, 0x0, MTK_QDMA_HRED2);
  1381. return 0;
  1382. }
  1383. static void mtk_dma_free(struct mtk_eth *eth)
  1384. {
  1385. int i;
  1386. for (i = 0; i < MTK_MAC_COUNT; i++)
  1387. if (eth->netdev[i])
  1388. netdev_reset_queue(eth->netdev[i]);
  1389. if (eth->scratch_ring) {
  1390. dma_free_coherent(eth->dev,
  1391. MTK_DMA_SIZE * sizeof(struct mtk_tx_dma),
  1392. eth->scratch_ring,
  1393. eth->phy_scratch_ring);
  1394. eth->scratch_ring = NULL;
  1395. eth->phy_scratch_ring = 0;
  1396. }
  1397. mtk_tx_clean(eth);
  1398. mtk_rx_clean(eth, &eth->rx_ring[0]);
  1399. mtk_rx_clean(eth, &eth->rx_ring_qdma);
  1400. if (eth->hwlro) {
  1401. mtk_hwlro_rx_uninit(eth);
  1402. for (i = 1; i < MTK_MAX_RX_RING_NUM; i++)
  1403. mtk_rx_clean(eth, &eth->rx_ring[i]);
  1404. }
  1405. kfree(eth->scratch_head);
  1406. }
  1407. static void mtk_tx_timeout(struct net_device *dev)
  1408. {
  1409. struct mtk_mac *mac = netdev_priv(dev);
  1410. struct mtk_eth *eth = mac->hw;
  1411. eth->netdev[mac->id]->stats.tx_errors++;
  1412. netif_err(eth, tx_err, dev,
  1413. "transmit timed out\n");
  1414. schedule_work(&eth->pending_work);
  1415. }
  1416. static irqreturn_t mtk_handle_irq_rx(int irq, void *_eth)
  1417. {
  1418. struct mtk_eth *eth = _eth;
  1419. if (likely(napi_schedule_prep(&eth->rx_napi))) {
  1420. __napi_schedule(&eth->rx_napi);
  1421. mtk_rx_irq_disable(eth, MTK_RX_DONE_INT);
  1422. }
  1423. return IRQ_HANDLED;
  1424. }
  1425. static irqreturn_t mtk_handle_irq_tx(int irq, void *_eth)
  1426. {
  1427. struct mtk_eth *eth = _eth;
  1428. if (likely(napi_schedule_prep(&eth->tx_napi))) {
  1429. __napi_schedule(&eth->tx_napi);
  1430. mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
  1431. }
  1432. return IRQ_HANDLED;
  1433. }
  1434. #ifdef CONFIG_NET_POLL_CONTROLLER
  1435. static void mtk_poll_controller(struct net_device *dev)
  1436. {
  1437. struct mtk_mac *mac = netdev_priv(dev);
  1438. struct mtk_eth *eth = mac->hw;
  1439. mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
  1440. mtk_rx_irq_disable(eth, MTK_RX_DONE_INT);
  1441. mtk_handle_irq_rx(eth->irq[2], dev);
  1442. mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
  1443. mtk_rx_irq_enable(eth, MTK_RX_DONE_INT);
  1444. }
  1445. #endif
  1446. static int mtk_start_dma(struct mtk_eth *eth)
  1447. {
  1448. int err;
  1449. err = mtk_dma_init(eth);
  1450. if (err) {
  1451. mtk_dma_free(eth);
  1452. return err;
  1453. }
  1454. mtk_w32(eth,
  1455. MTK_TX_WB_DDONE | MTK_TX_DMA_EN |
  1456. MTK_DMA_SIZE_16DWORDS | MTK_NDP_CO_PRO |
  1457. MTK_RX_DMA_EN | MTK_RX_2B_OFFSET |
  1458. MTK_RX_BT_32DWORDS,
  1459. MTK_QDMA_GLO_CFG);
  1460. mtk_w32(eth,
  1461. MTK_RX_DMA_EN | MTK_RX_2B_OFFSET |
  1462. MTK_RX_BT_32DWORDS | MTK_MULTI_EN,
  1463. MTK_PDMA_GLO_CFG);
  1464. return 0;
  1465. }
  1466. static int mtk_open(struct net_device *dev)
  1467. {
  1468. struct mtk_mac *mac = netdev_priv(dev);
  1469. struct mtk_eth *eth = mac->hw;
  1470. /* we run 2 netdevs on the same dma ring so we only bring it up once */
  1471. if (!refcount_read(&eth->dma_refcnt)) {
  1472. int err = mtk_start_dma(eth);
  1473. if (err)
  1474. return err;
  1475. napi_enable(&eth->tx_napi);
  1476. napi_enable(&eth->rx_napi);
  1477. mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
  1478. mtk_rx_irq_enable(eth, MTK_RX_DONE_INT);
  1479. refcount_set(&eth->dma_refcnt, 1);
  1480. }
  1481. else
  1482. refcount_inc(&eth->dma_refcnt);
  1483. phy_start(dev->phydev);
  1484. netif_start_queue(dev);
  1485. return 0;
  1486. }
  1487. static void mtk_stop_dma(struct mtk_eth *eth, u32 glo_cfg)
  1488. {
  1489. u32 val;
  1490. int i;
  1491. /* stop the dma engine */
  1492. spin_lock_bh(&eth->page_lock);
  1493. val = mtk_r32(eth, glo_cfg);
  1494. mtk_w32(eth, val & ~(MTK_TX_WB_DDONE | MTK_RX_DMA_EN | MTK_TX_DMA_EN),
  1495. glo_cfg);
  1496. spin_unlock_bh(&eth->page_lock);
  1497. /* wait for dma stop */
  1498. for (i = 0; i < 10; i++) {
  1499. val = mtk_r32(eth, glo_cfg);
  1500. if (val & (MTK_TX_DMA_BUSY | MTK_RX_DMA_BUSY)) {
  1501. msleep(20);
  1502. continue;
  1503. }
  1504. break;
  1505. }
  1506. }
  1507. static int mtk_stop(struct net_device *dev)
  1508. {
  1509. struct mtk_mac *mac = netdev_priv(dev);
  1510. struct mtk_eth *eth = mac->hw;
  1511. netif_tx_disable(dev);
  1512. phy_stop(dev->phydev);
  1513. /* only shutdown DMA if this is the last user */
  1514. if (!refcount_dec_and_test(&eth->dma_refcnt))
  1515. return 0;
  1516. mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
  1517. mtk_rx_irq_disable(eth, MTK_RX_DONE_INT);
  1518. napi_disable(&eth->tx_napi);
  1519. napi_disable(&eth->rx_napi);
  1520. mtk_stop_dma(eth, MTK_QDMA_GLO_CFG);
  1521. mtk_stop_dma(eth, MTK_PDMA_GLO_CFG);
  1522. mtk_dma_free(eth);
  1523. return 0;
  1524. }
  1525. static void ethsys_reset(struct mtk_eth *eth, u32 reset_bits)
  1526. {
  1527. regmap_update_bits(eth->ethsys, ETHSYS_RSTCTRL,
  1528. reset_bits,
  1529. reset_bits);
  1530. usleep_range(1000, 1100);
  1531. regmap_update_bits(eth->ethsys, ETHSYS_RSTCTRL,
  1532. reset_bits,
  1533. ~reset_bits);
  1534. mdelay(10);
  1535. }
  1536. static void mtk_clk_disable(struct mtk_eth *eth)
  1537. {
  1538. int clk;
  1539. for (clk = MTK_CLK_MAX - 1; clk >= 0; clk--)
  1540. clk_disable_unprepare(eth->clks[clk]);
  1541. }
  1542. static int mtk_clk_enable(struct mtk_eth *eth)
  1543. {
  1544. int clk, ret;
  1545. for (clk = 0; clk < MTK_CLK_MAX ; clk++) {
  1546. ret = clk_prepare_enable(eth->clks[clk]);
  1547. if (ret)
  1548. goto err_disable_clks;
  1549. }
  1550. return 0;
  1551. err_disable_clks:
  1552. while (--clk >= 0)
  1553. clk_disable_unprepare(eth->clks[clk]);
  1554. return ret;
  1555. }
  1556. static int mtk_hw_init(struct mtk_eth *eth)
  1557. {
  1558. int i, val, ret;
  1559. if (test_and_set_bit(MTK_HW_INIT, &eth->state))
  1560. return 0;
  1561. pm_runtime_enable(eth->dev);
  1562. pm_runtime_get_sync(eth->dev);
  1563. ret = mtk_clk_enable(eth);
  1564. if (ret)
  1565. goto err_disable_pm;
  1566. ethsys_reset(eth, RSTCTRL_FE);
  1567. ethsys_reset(eth, RSTCTRL_PPE);
  1568. regmap_read(eth->ethsys, ETHSYS_SYSCFG0, &val);
  1569. for (i = 0; i < MTK_MAC_COUNT; i++) {
  1570. if (!eth->mac[i])
  1571. continue;
  1572. val &= ~SYSCFG0_GE_MODE(SYSCFG0_GE_MASK, eth->mac[i]->id);
  1573. val |= SYSCFG0_GE_MODE(eth->mac[i]->ge_mode, eth->mac[i]->id);
  1574. }
  1575. regmap_write(eth->ethsys, ETHSYS_SYSCFG0, val);
  1576. if (eth->pctl) {
  1577. /* Set GE2 driving and slew rate */
  1578. regmap_write(eth->pctl, GPIO_DRV_SEL10, 0xa00);
  1579. /* set GE2 TDSEL */
  1580. regmap_write(eth->pctl, GPIO_OD33_CTRL8, 0x5);
  1581. /* set GE2 TUNE */
  1582. regmap_write(eth->pctl, GPIO_BIAS_CTRL, 0x0);
  1583. }
  1584. /* Set linkdown as the default for each GMAC. Its own MCR would be set
  1585. * up with the more appropriate value when mtk_phy_link_adjust call is
  1586. * being invoked.
  1587. */
  1588. for (i = 0; i < MTK_MAC_COUNT; i++)
  1589. mtk_w32(eth, 0, MTK_MAC_MCR(i));
  1590. /* Indicates CDM to parse the MTK special tag from CPU
  1591. * which also is working out for untag packets.
  1592. */
  1593. val = mtk_r32(eth, MTK_CDMQ_IG_CTRL);
  1594. mtk_w32(eth, val | MTK_CDMQ_STAG_EN, MTK_CDMQ_IG_CTRL);
  1595. /* Enable RX VLan Offloading */
  1596. mtk_w32(eth, 1, MTK_CDMP_EG_CTRL);
  1597. /* enable interrupt delay for RX */
  1598. mtk_w32(eth, MTK_PDMA_DELAY_RX_DELAY, MTK_PDMA_DELAY_INT);
  1599. /* disable delay and normal interrupt */
  1600. mtk_w32(eth, 0, MTK_QDMA_DELAY_INT);
  1601. mtk_tx_irq_disable(eth, ~0);
  1602. mtk_rx_irq_disable(eth, ~0);
  1603. mtk_w32(eth, RST_GL_PSE, MTK_RST_GL);
  1604. mtk_w32(eth, 0, MTK_RST_GL);
  1605. /* FE int grouping */
  1606. mtk_w32(eth, MTK_TX_DONE_INT, MTK_PDMA_INT_GRP1);
  1607. mtk_w32(eth, MTK_RX_DONE_INT, MTK_PDMA_INT_GRP2);
  1608. mtk_w32(eth, MTK_TX_DONE_INT, MTK_QDMA_INT_GRP1);
  1609. mtk_w32(eth, MTK_RX_DONE_INT, MTK_QDMA_INT_GRP2);
  1610. mtk_w32(eth, 0x21021000, MTK_FE_INT_GRP);
  1611. for (i = 0; i < 2; i++) {
  1612. u32 val = mtk_r32(eth, MTK_GDMA_FWD_CFG(i));
  1613. /* setup the forward port to send frame to PDMA */
  1614. val &= ~0xffff;
  1615. /* Enable RX checksum */
  1616. val |= MTK_GDMA_ICS_EN | MTK_GDMA_TCS_EN | MTK_GDMA_UCS_EN;
  1617. /* setup the mac dma */
  1618. mtk_w32(eth, val, MTK_GDMA_FWD_CFG(i));
  1619. }
  1620. return 0;
  1621. err_disable_pm:
  1622. pm_runtime_put_sync(eth->dev);
  1623. pm_runtime_disable(eth->dev);
  1624. return ret;
  1625. }
  1626. static int mtk_hw_deinit(struct mtk_eth *eth)
  1627. {
  1628. if (!test_and_clear_bit(MTK_HW_INIT, &eth->state))
  1629. return 0;
  1630. mtk_clk_disable(eth);
  1631. pm_runtime_put_sync(eth->dev);
  1632. pm_runtime_disable(eth->dev);
  1633. return 0;
  1634. }
  1635. static int __init mtk_init(struct net_device *dev)
  1636. {
  1637. struct mtk_mac *mac = netdev_priv(dev);
  1638. struct mtk_eth *eth = mac->hw;
  1639. const char *mac_addr;
  1640. mac_addr = of_get_mac_address(mac->of_node);
  1641. if (mac_addr)
  1642. ether_addr_copy(dev->dev_addr, mac_addr);
  1643. /* If the mac address is invalid, use random mac address */
  1644. if (!is_valid_ether_addr(dev->dev_addr)) {
  1645. eth_hw_addr_random(dev);
  1646. dev_err(eth->dev, "generated random MAC address %pM\n",
  1647. dev->dev_addr);
  1648. }
  1649. return mtk_phy_connect(dev);
  1650. }
  1651. static void mtk_uninit(struct net_device *dev)
  1652. {
  1653. struct mtk_mac *mac = netdev_priv(dev);
  1654. struct mtk_eth *eth = mac->hw;
  1655. phy_disconnect(dev->phydev);
  1656. if (of_phy_is_fixed_link(mac->of_node))
  1657. of_phy_deregister_fixed_link(mac->of_node);
  1658. mtk_tx_irq_disable(eth, ~0);
  1659. mtk_rx_irq_disable(eth, ~0);
  1660. }
  1661. static int mtk_do_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1662. {
  1663. switch (cmd) {
  1664. case SIOCGMIIPHY:
  1665. case SIOCGMIIREG:
  1666. case SIOCSMIIREG:
  1667. return phy_mii_ioctl(dev->phydev, ifr, cmd);
  1668. default:
  1669. break;
  1670. }
  1671. return -EOPNOTSUPP;
  1672. }
  1673. static void mtk_pending_work(struct work_struct *work)
  1674. {
  1675. struct mtk_eth *eth = container_of(work, struct mtk_eth, pending_work);
  1676. int err, i;
  1677. unsigned long restart = 0;
  1678. rtnl_lock();
  1679. dev_dbg(eth->dev, "[%s][%d] reset\n", __func__, __LINE__);
  1680. while (test_and_set_bit_lock(MTK_RESETTING, &eth->state))
  1681. cpu_relax();
  1682. dev_dbg(eth->dev, "[%s][%d] mtk_stop starts\n", __func__, __LINE__);
  1683. /* stop all devices to make sure that dma is properly shut down */
  1684. for (i = 0; i < MTK_MAC_COUNT; i++) {
  1685. if (!eth->netdev[i])
  1686. continue;
  1687. mtk_stop(eth->netdev[i]);
  1688. __set_bit(i, &restart);
  1689. }
  1690. dev_dbg(eth->dev, "[%s][%d] mtk_stop ends\n", __func__, __LINE__);
  1691. /* restart underlying hardware such as power, clock, pin mux
  1692. * and the connected phy
  1693. */
  1694. mtk_hw_deinit(eth);
  1695. if (eth->dev->pins)
  1696. pinctrl_select_state(eth->dev->pins->p,
  1697. eth->dev->pins->default_state);
  1698. mtk_hw_init(eth);
  1699. for (i = 0; i < MTK_MAC_COUNT; i++) {
  1700. if (!eth->mac[i] ||
  1701. of_phy_is_fixed_link(eth->mac[i]->of_node))
  1702. continue;
  1703. err = phy_init_hw(eth->netdev[i]->phydev);
  1704. if (err)
  1705. dev_err(eth->dev, "%s: PHY init failed.\n",
  1706. eth->netdev[i]->name);
  1707. }
  1708. /* restart DMA and enable IRQs */
  1709. for (i = 0; i < MTK_MAC_COUNT; i++) {
  1710. if (!test_bit(i, &restart))
  1711. continue;
  1712. err = mtk_open(eth->netdev[i]);
  1713. if (err) {
  1714. netif_alert(eth, ifup, eth->netdev[i],
  1715. "Driver up/down cycle failed, closing device.\n");
  1716. dev_close(eth->netdev[i]);
  1717. }
  1718. }
  1719. dev_dbg(eth->dev, "[%s][%d] reset done\n", __func__, __LINE__);
  1720. clear_bit_unlock(MTK_RESETTING, &eth->state);
  1721. rtnl_unlock();
  1722. }
  1723. static int mtk_free_dev(struct mtk_eth *eth)
  1724. {
  1725. int i;
  1726. for (i = 0; i < MTK_MAC_COUNT; i++) {
  1727. if (!eth->netdev[i])
  1728. continue;
  1729. free_netdev(eth->netdev[i]);
  1730. }
  1731. return 0;
  1732. }
  1733. static int mtk_unreg_dev(struct mtk_eth *eth)
  1734. {
  1735. int i;
  1736. for (i = 0; i < MTK_MAC_COUNT; i++) {
  1737. if (!eth->netdev[i])
  1738. continue;
  1739. unregister_netdev(eth->netdev[i]);
  1740. }
  1741. return 0;
  1742. }
  1743. static int mtk_cleanup(struct mtk_eth *eth)
  1744. {
  1745. mtk_unreg_dev(eth);
  1746. mtk_free_dev(eth);
  1747. cancel_work_sync(&eth->pending_work);
  1748. return 0;
  1749. }
  1750. static int mtk_get_link_ksettings(struct net_device *ndev,
  1751. struct ethtool_link_ksettings *cmd)
  1752. {
  1753. struct mtk_mac *mac = netdev_priv(ndev);
  1754. if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
  1755. return -EBUSY;
  1756. phy_ethtool_ksettings_get(ndev->phydev, cmd);
  1757. return 0;
  1758. }
  1759. static int mtk_set_link_ksettings(struct net_device *ndev,
  1760. const struct ethtool_link_ksettings *cmd)
  1761. {
  1762. struct mtk_mac *mac = netdev_priv(ndev);
  1763. if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
  1764. return -EBUSY;
  1765. return phy_ethtool_ksettings_set(ndev->phydev, cmd);
  1766. }
  1767. static void mtk_get_drvinfo(struct net_device *dev,
  1768. struct ethtool_drvinfo *info)
  1769. {
  1770. struct mtk_mac *mac = netdev_priv(dev);
  1771. strlcpy(info->driver, mac->hw->dev->driver->name, sizeof(info->driver));
  1772. strlcpy(info->bus_info, dev_name(mac->hw->dev), sizeof(info->bus_info));
  1773. info->n_stats = ARRAY_SIZE(mtk_ethtool_stats);
  1774. }
  1775. static u32 mtk_get_msglevel(struct net_device *dev)
  1776. {
  1777. struct mtk_mac *mac = netdev_priv(dev);
  1778. return mac->hw->msg_enable;
  1779. }
  1780. static void mtk_set_msglevel(struct net_device *dev, u32 value)
  1781. {
  1782. struct mtk_mac *mac = netdev_priv(dev);
  1783. mac->hw->msg_enable = value;
  1784. }
  1785. static int mtk_nway_reset(struct net_device *dev)
  1786. {
  1787. struct mtk_mac *mac = netdev_priv(dev);
  1788. if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
  1789. return -EBUSY;
  1790. return genphy_restart_aneg(dev->phydev);
  1791. }
  1792. static u32 mtk_get_link(struct net_device *dev)
  1793. {
  1794. struct mtk_mac *mac = netdev_priv(dev);
  1795. int err;
  1796. if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
  1797. return -EBUSY;
  1798. err = genphy_update_link(dev->phydev);
  1799. if (err)
  1800. return ethtool_op_get_link(dev);
  1801. return dev->phydev->link;
  1802. }
  1803. static void mtk_get_strings(struct net_device *dev, u32 stringset, u8 *data)
  1804. {
  1805. int i;
  1806. switch (stringset) {
  1807. case ETH_SS_STATS:
  1808. for (i = 0; i < ARRAY_SIZE(mtk_ethtool_stats); i++) {
  1809. memcpy(data, mtk_ethtool_stats[i].str, ETH_GSTRING_LEN);
  1810. data += ETH_GSTRING_LEN;
  1811. }
  1812. break;
  1813. }
  1814. }
  1815. static int mtk_get_sset_count(struct net_device *dev, int sset)
  1816. {
  1817. switch (sset) {
  1818. case ETH_SS_STATS:
  1819. return ARRAY_SIZE(mtk_ethtool_stats);
  1820. default:
  1821. return -EOPNOTSUPP;
  1822. }
  1823. }
  1824. static void mtk_get_ethtool_stats(struct net_device *dev,
  1825. struct ethtool_stats *stats, u64 *data)
  1826. {
  1827. struct mtk_mac *mac = netdev_priv(dev);
  1828. struct mtk_hw_stats *hwstats = mac->hw_stats;
  1829. u64 *data_src, *data_dst;
  1830. unsigned int start;
  1831. int i;
  1832. if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
  1833. return;
  1834. if (netif_running(dev) && netif_device_present(dev)) {
  1835. if (spin_trylock_bh(&hwstats->stats_lock)) {
  1836. mtk_stats_update_mac(mac);
  1837. spin_unlock_bh(&hwstats->stats_lock);
  1838. }
  1839. }
  1840. data_src = (u64 *)hwstats;
  1841. do {
  1842. data_dst = data;
  1843. start = u64_stats_fetch_begin_irq(&hwstats->syncp);
  1844. for (i = 0; i < ARRAY_SIZE(mtk_ethtool_stats); i++)
  1845. *data_dst++ = *(data_src + mtk_ethtool_stats[i].offset);
  1846. } while (u64_stats_fetch_retry_irq(&hwstats->syncp, start));
  1847. }
  1848. static int mtk_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd,
  1849. u32 *rule_locs)
  1850. {
  1851. int ret = -EOPNOTSUPP;
  1852. switch (cmd->cmd) {
  1853. case ETHTOOL_GRXRINGS:
  1854. if (dev->features & NETIF_F_LRO) {
  1855. cmd->data = MTK_MAX_RX_RING_NUM;
  1856. ret = 0;
  1857. }
  1858. break;
  1859. case ETHTOOL_GRXCLSRLCNT:
  1860. if (dev->features & NETIF_F_LRO) {
  1861. struct mtk_mac *mac = netdev_priv(dev);
  1862. cmd->rule_cnt = mac->hwlro_ip_cnt;
  1863. ret = 0;
  1864. }
  1865. break;
  1866. case ETHTOOL_GRXCLSRULE:
  1867. if (dev->features & NETIF_F_LRO)
  1868. ret = mtk_hwlro_get_fdir_entry(dev, cmd);
  1869. break;
  1870. case ETHTOOL_GRXCLSRLALL:
  1871. if (dev->features & NETIF_F_LRO)
  1872. ret = mtk_hwlro_get_fdir_all(dev, cmd,
  1873. rule_locs);
  1874. break;
  1875. default:
  1876. break;
  1877. }
  1878. return ret;
  1879. }
  1880. static int mtk_set_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd)
  1881. {
  1882. int ret = -EOPNOTSUPP;
  1883. switch (cmd->cmd) {
  1884. case ETHTOOL_SRXCLSRLINS:
  1885. if (dev->features & NETIF_F_LRO)
  1886. ret = mtk_hwlro_add_ipaddr(dev, cmd);
  1887. break;
  1888. case ETHTOOL_SRXCLSRLDEL:
  1889. if (dev->features & NETIF_F_LRO)
  1890. ret = mtk_hwlro_del_ipaddr(dev, cmd);
  1891. break;
  1892. default:
  1893. break;
  1894. }
  1895. return ret;
  1896. }
  1897. static const struct ethtool_ops mtk_ethtool_ops = {
  1898. .get_link_ksettings = mtk_get_link_ksettings,
  1899. .set_link_ksettings = mtk_set_link_ksettings,
  1900. .get_drvinfo = mtk_get_drvinfo,
  1901. .get_msglevel = mtk_get_msglevel,
  1902. .set_msglevel = mtk_set_msglevel,
  1903. .nway_reset = mtk_nway_reset,
  1904. .get_link = mtk_get_link,
  1905. .get_strings = mtk_get_strings,
  1906. .get_sset_count = mtk_get_sset_count,
  1907. .get_ethtool_stats = mtk_get_ethtool_stats,
  1908. .get_rxnfc = mtk_get_rxnfc,
  1909. .set_rxnfc = mtk_set_rxnfc,
  1910. };
  1911. static const struct net_device_ops mtk_netdev_ops = {
  1912. .ndo_init = mtk_init,
  1913. .ndo_uninit = mtk_uninit,
  1914. .ndo_open = mtk_open,
  1915. .ndo_stop = mtk_stop,
  1916. .ndo_start_xmit = mtk_start_xmit,
  1917. .ndo_set_mac_address = mtk_set_mac_address,
  1918. .ndo_validate_addr = eth_validate_addr,
  1919. .ndo_do_ioctl = mtk_do_ioctl,
  1920. .ndo_tx_timeout = mtk_tx_timeout,
  1921. .ndo_get_stats64 = mtk_get_stats64,
  1922. .ndo_fix_features = mtk_fix_features,
  1923. .ndo_set_features = mtk_set_features,
  1924. #ifdef CONFIG_NET_POLL_CONTROLLER
  1925. .ndo_poll_controller = mtk_poll_controller,
  1926. #endif
  1927. };
  1928. static int mtk_add_mac(struct mtk_eth *eth, struct device_node *np)
  1929. {
  1930. struct mtk_mac *mac;
  1931. const __be32 *_id = of_get_property(np, "reg", NULL);
  1932. int id, err;
  1933. if (!_id) {
  1934. dev_err(eth->dev, "missing mac id\n");
  1935. return -EINVAL;
  1936. }
  1937. id = be32_to_cpup(_id);
  1938. if (id >= MTK_MAC_COUNT) {
  1939. dev_err(eth->dev, "%d is not a valid mac id\n", id);
  1940. return -EINVAL;
  1941. }
  1942. if (eth->netdev[id]) {
  1943. dev_err(eth->dev, "duplicate mac id found: %d\n", id);
  1944. return -EINVAL;
  1945. }
  1946. eth->netdev[id] = alloc_etherdev(sizeof(*mac));
  1947. if (!eth->netdev[id]) {
  1948. dev_err(eth->dev, "alloc_etherdev failed\n");
  1949. return -ENOMEM;
  1950. }
  1951. mac = netdev_priv(eth->netdev[id]);
  1952. eth->mac[id] = mac;
  1953. mac->id = id;
  1954. mac->hw = eth;
  1955. mac->of_node = np;
  1956. memset(mac->hwlro_ip, 0, sizeof(mac->hwlro_ip));
  1957. mac->hwlro_ip_cnt = 0;
  1958. mac->hw_stats = devm_kzalloc(eth->dev,
  1959. sizeof(*mac->hw_stats),
  1960. GFP_KERNEL);
  1961. if (!mac->hw_stats) {
  1962. dev_err(eth->dev, "failed to allocate counter memory\n");
  1963. err = -ENOMEM;
  1964. goto free_netdev;
  1965. }
  1966. spin_lock_init(&mac->hw_stats->stats_lock);
  1967. u64_stats_init(&mac->hw_stats->syncp);
  1968. mac->hw_stats->reg_offset = id * MTK_STAT_OFFSET;
  1969. SET_NETDEV_DEV(eth->netdev[id], eth->dev);
  1970. eth->netdev[id]->watchdog_timeo = 5 * HZ;
  1971. eth->netdev[id]->netdev_ops = &mtk_netdev_ops;
  1972. eth->netdev[id]->base_addr = (unsigned long)eth->base;
  1973. eth->netdev[id]->hw_features = MTK_HW_FEATURES;
  1974. if (eth->hwlro)
  1975. eth->netdev[id]->hw_features |= NETIF_F_LRO;
  1976. eth->netdev[id]->vlan_features = MTK_HW_FEATURES &
  1977. ~(NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX);
  1978. eth->netdev[id]->features |= MTK_HW_FEATURES;
  1979. eth->netdev[id]->ethtool_ops = &mtk_ethtool_ops;
  1980. eth->netdev[id]->irq = eth->irq[0];
  1981. eth->netdev[id]->dev.of_node = np;
  1982. return 0;
  1983. free_netdev:
  1984. free_netdev(eth->netdev[id]);
  1985. return err;
  1986. }
  1987. static int mtk_get_chip_id(struct mtk_eth *eth, u32 *chip_id)
  1988. {
  1989. u32 val[2], id[4];
  1990. regmap_read(eth->ethsys, ETHSYS_CHIPID0_3, &val[0]);
  1991. regmap_read(eth->ethsys, ETHSYS_CHIPID4_7, &val[1]);
  1992. id[3] = ((val[0] >> 16) & 0xff) - '0';
  1993. id[2] = ((val[0] >> 24) & 0xff) - '0';
  1994. id[1] = (val[1] & 0xff) - '0';
  1995. id[0] = ((val[1] >> 8) & 0xff) - '0';
  1996. *chip_id = (id[3] * 1000) + (id[2] * 100) +
  1997. (id[1] * 10) + id[0];
  1998. if (!(*chip_id)) {
  1999. dev_err(eth->dev, "failed to get chip id\n");
  2000. return -ENODEV;
  2001. }
  2002. dev_info(eth->dev, "chip id = %d\n", *chip_id);
  2003. return 0;
  2004. }
  2005. static bool mtk_is_hwlro_supported(struct mtk_eth *eth)
  2006. {
  2007. switch (eth->chip_id) {
  2008. case MT7622_ETH:
  2009. case MT7623_ETH:
  2010. return true;
  2011. }
  2012. return false;
  2013. }
  2014. static int mtk_probe(struct platform_device *pdev)
  2015. {
  2016. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2017. struct device_node *mac_np;
  2018. struct mtk_eth *eth;
  2019. int err;
  2020. int i;
  2021. eth = devm_kzalloc(&pdev->dev, sizeof(*eth), GFP_KERNEL);
  2022. if (!eth)
  2023. return -ENOMEM;
  2024. eth->soc = of_device_get_match_data(&pdev->dev);
  2025. eth->dev = &pdev->dev;
  2026. eth->base = devm_ioremap_resource(&pdev->dev, res);
  2027. if (IS_ERR(eth->base))
  2028. return PTR_ERR(eth->base);
  2029. spin_lock_init(&eth->page_lock);
  2030. spin_lock_init(&eth->tx_irq_lock);
  2031. spin_lock_init(&eth->rx_irq_lock);
  2032. eth->ethsys = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
  2033. "mediatek,ethsys");
  2034. if (IS_ERR(eth->ethsys)) {
  2035. dev_err(&pdev->dev, "no ethsys regmap found\n");
  2036. return PTR_ERR(eth->ethsys);
  2037. }
  2038. if (MTK_HAS_CAPS(eth->soc->caps, MTK_SGMII)) {
  2039. eth->sgmiisys =
  2040. syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
  2041. "mediatek,sgmiisys");
  2042. if (IS_ERR(eth->sgmiisys)) {
  2043. dev_err(&pdev->dev, "no sgmiisys regmap found\n");
  2044. return PTR_ERR(eth->sgmiisys);
  2045. }
  2046. }
  2047. if (eth->soc->required_pctl) {
  2048. eth->pctl = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
  2049. "mediatek,pctl");
  2050. if (IS_ERR(eth->pctl)) {
  2051. dev_err(&pdev->dev, "no pctl regmap found\n");
  2052. return PTR_ERR(eth->pctl);
  2053. }
  2054. }
  2055. for (i = 0; i < 3; i++) {
  2056. eth->irq[i] = platform_get_irq(pdev, i);
  2057. if (eth->irq[i] < 0) {
  2058. dev_err(&pdev->dev, "no IRQ%d resource found\n", i);
  2059. return -ENXIO;
  2060. }
  2061. }
  2062. for (i = 0; i < ARRAY_SIZE(eth->clks); i++) {
  2063. eth->clks[i] = devm_clk_get(eth->dev,
  2064. mtk_clks_source_name[i]);
  2065. if (IS_ERR(eth->clks[i])) {
  2066. if (PTR_ERR(eth->clks[i]) == -EPROBE_DEFER)
  2067. return -EPROBE_DEFER;
  2068. if (eth->soc->required_clks & BIT(i)) {
  2069. dev_err(&pdev->dev, "clock %s not found\n",
  2070. mtk_clks_source_name[i]);
  2071. return -EINVAL;
  2072. }
  2073. eth->clks[i] = NULL;
  2074. }
  2075. }
  2076. eth->msg_enable = netif_msg_init(mtk_msg_level, MTK_DEFAULT_MSG_ENABLE);
  2077. INIT_WORK(&eth->pending_work, mtk_pending_work);
  2078. err = mtk_hw_init(eth);
  2079. if (err)
  2080. return err;
  2081. err = mtk_get_chip_id(eth, &eth->chip_id);
  2082. if (err)
  2083. return err;
  2084. eth->hwlro = mtk_is_hwlro_supported(eth);
  2085. for_each_child_of_node(pdev->dev.of_node, mac_np) {
  2086. if (!of_device_is_compatible(mac_np,
  2087. "mediatek,eth-mac"))
  2088. continue;
  2089. if (!of_device_is_available(mac_np))
  2090. continue;
  2091. err = mtk_add_mac(eth, mac_np);
  2092. if (err)
  2093. goto err_deinit_hw;
  2094. }
  2095. err = devm_request_irq(eth->dev, eth->irq[1], mtk_handle_irq_tx, 0,
  2096. dev_name(eth->dev), eth);
  2097. if (err)
  2098. goto err_free_dev;
  2099. err = devm_request_irq(eth->dev, eth->irq[2], mtk_handle_irq_rx, 0,
  2100. dev_name(eth->dev), eth);
  2101. if (err)
  2102. goto err_free_dev;
  2103. err = mtk_mdio_init(eth);
  2104. if (err)
  2105. goto err_free_dev;
  2106. for (i = 0; i < MTK_MAX_DEVS; i++) {
  2107. if (!eth->netdev[i])
  2108. continue;
  2109. err = register_netdev(eth->netdev[i]);
  2110. if (err) {
  2111. dev_err(eth->dev, "error bringing up device\n");
  2112. goto err_deinit_mdio;
  2113. } else
  2114. netif_info(eth, probe, eth->netdev[i],
  2115. "mediatek frame engine at 0x%08lx, irq %d\n",
  2116. eth->netdev[i]->base_addr, eth->irq[0]);
  2117. }
  2118. /* we run 2 devices on the same DMA ring so we need a dummy device
  2119. * for NAPI to work
  2120. */
  2121. init_dummy_netdev(&eth->dummy_dev);
  2122. netif_napi_add(&eth->dummy_dev, &eth->tx_napi, mtk_napi_tx,
  2123. MTK_NAPI_WEIGHT);
  2124. netif_napi_add(&eth->dummy_dev, &eth->rx_napi, mtk_napi_rx,
  2125. MTK_NAPI_WEIGHT);
  2126. platform_set_drvdata(pdev, eth);
  2127. return 0;
  2128. err_deinit_mdio:
  2129. mtk_mdio_cleanup(eth);
  2130. err_free_dev:
  2131. mtk_free_dev(eth);
  2132. err_deinit_hw:
  2133. mtk_hw_deinit(eth);
  2134. return err;
  2135. }
  2136. static int mtk_remove(struct platform_device *pdev)
  2137. {
  2138. struct mtk_eth *eth = platform_get_drvdata(pdev);
  2139. int i;
  2140. /* stop all devices to make sure that dma is properly shut down */
  2141. for (i = 0; i < MTK_MAC_COUNT; i++) {
  2142. if (!eth->netdev[i])
  2143. continue;
  2144. mtk_stop(eth->netdev[i]);
  2145. }
  2146. mtk_hw_deinit(eth);
  2147. netif_napi_del(&eth->tx_napi);
  2148. netif_napi_del(&eth->rx_napi);
  2149. mtk_cleanup(eth);
  2150. mtk_mdio_cleanup(eth);
  2151. return 0;
  2152. }
  2153. static const struct mtk_soc_data mt2701_data = {
  2154. .caps = MTK_GMAC1_TRGMII,
  2155. .required_clks = MT7623_CLKS_BITMAP,
  2156. .required_pctl = true,
  2157. };
  2158. static const struct mtk_soc_data mt7622_data = {
  2159. .caps = MTK_DUAL_GMAC_SHARED_SGMII | MTK_GMAC1_ESW,
  2160. .required_clks = MT7622_CLKS_BITMAP,
  2161. .required_pctl = false,
  2162. };
  2163. static const struct mtk_soc_data mt7623_data = {
  2164. .caps = MTK_GMAC1_TRGMII,
  2165. .required_clks = MT7623_CLKS_BITMAP,
  2166. .required_pctl = true,
  2167. };
  2168. const struct of_device_id of_mtk_match[] = {
  2169. { .compatible = "mediatek,mt2701-eth", .data = &mt2701_data},
  2170. { .compatible = "mediatek,mt7622-eth", .data = &mt7622_data},
  2171. { .compatible = "mediatek,mt7623-eth", .data = &mt7623_data},
  2172. {},
  2173. };
  2174. MODULE_DEVICE_TABLE(of, of_mtk_match);
  2175. static struct platform_driver mtk_driver = {
  2176. .probe = mtk_probe,
  2177. .remove = mtk_remove,
  2178. .driver = {
  2179. .name = "mtk_soc_eth",
  2180. .of_match_table = of_mtk_match,
  2181. },
  2182. };
  2183. module_platform_driver(mtk_driver);
  2184. MODULE_LICENSE("GPL");
  2185. MODULE_AUTHOR("John Crispin <blogic@openwrt.org>");
  2186. MODULE_DESCRIPTION("Ethernet driver for MediaTek SoC");