mvpp2_main.c 141 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281
  1. /*
  2. * Driver for Marvell PPv2 network controller for Armada 375 SoC.
  3. *
  4. * Copyright (C) 2014 Marvell
  5. *
  6. * Marcin Wojtas <mw@semihalf.com>
  7. *
  8. * This file is licensed under the terms of the GNU General Public
  9. * License version 2. This program is licensed "as is" without any
  10. * warranty of any kind, whether express or implied.
  11. */
  12. #include <linux/acpi.h>
  13. #include <linux/kernel.h>
  14. #include <linux/netdevice.h>
  15. #include <linux/etherdevice.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/skbuff.h>
  18. #include <linux/inetdevice.h>
  19. #include <linux/mbus.h>
  20. #include <linux/module.h>
  21. #include <linux/mfd/syscon.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/cpumask.h>
  24. #include <linux/of.h>
  25. #include <linux/of_irq.h>
  26. #include <linux/of_mdio.h>
  27. #include <linux/of_net.h>
  28. #include <linux/of_address.h>
  29. #include <linux/of_device.h>
  30. #include <linux/phy.h>
  31. #include <linux/phylink.h>
  32. #include <linux/phy/phy.h>
  33. #include <linux/clk.h>
  34. #include <linux/hrtimer.h>
  35. #include <linux/ktime.h>
  36. #include <linux/regmap.h>
  37. #include <uapi/linux/ppp_defs.h>
  38. #include <net/ip.h>
  39. #include <net/ipv6.h>
  40. #include <net/tso.h>
  41. #include "mvpp2.h"
  42. #include "mvpp2_prs.h"
  43. #include "mvpp2_cls.h"
  44. enum mvpp2_bm_pool_log_num {
  45. MVPP2_BM_SHORT,
  46. MVPP2_BM_LONG,
  47. MVPP2_BM_JUMBO,
  48. MVPP2_BM_POOLS_NUM
  49. };
  50. static struct {
  51. int pkt_size;
  52. int buf_num;
  53. } mvpp2_pools[MVPP2_BM_POOLS_NUM];
  54. /* The prototype is added here to be used in start_dev when using ACPI. This
  55. * will be removed once phylink is used for all modes (dt+ACPI).
  56. */
  57. static void mvpp2_mac_config(struct net_device *dev, unsigned int mode,
  58. const struct phylink_link_state *state);
  59. /* Queue modes */
  60. #define MVPP2_QDIST_SINGLE_MODE 0
  61. #define MVPP2_QDIST_MULTI_MODE 1
  62. static int queue_mode = MVPP2_QDIST_SINGLE_MODE;
  63. module_param(queue_mode, int, 0444);
  64. MODULE_PARM_DESC(queue_mode, "Set queue_mode (single=0, multi=1)");
  65. /* Utility/helper methods */
  66. void mvpp2_write(struct mvpp2 *priv, u32 offset, u32 data)
  67. {
  68. writel(data, priv->swth_base[0] + offset);
  69. }
  70. u32 mvpp2_read(struct mvpp2 *priv, u32 offset)
  71. {
  72. return readl(priv->swth_base[0] + offset);
  73. }
  74. u32 mvpp2_read_relaxed(struct mvpp2 *priv, u32 offset)
  75. {
  76. return readl_relaxed(priv->swth_base[0] + offset);
  77. }
  78. /* These accessors should be used to access:
  79. *
  80. * - per-CPU registers, where each CPU has its own copy of the
  81. * register.
  82. *
  83. * MVPP2_BM_VIRT_ALLOC_REG
  84. * MVPP2_BM_ADDR_HIGH_ALLOC
  85. * MVPP22_BM_ADDR_HIGH_RLS_REG
  86. * MVPP2_BM_VIRT_RLS_REG
  87. * MVPP2_ISR_RX_TX_CAUSE_REG
  88. * MVPP2_ISR_RX_TX_MASK_REG
  89. * MVPP2_TXQ_NUM_REG
  90. * MVPP2_AGGR_TXQ_UPDATE_REG
  91. * MVPP2_TXQ_RSVD_REQ_REG
  92. * MVPP2_TXQ_RSVD_RSLT_REG
  93. * MVPP2_TXQ_SENT_REG
  94. * MVPP2_RXQ_NUM_REG
  95. *
  96. * - global registers that must be accessed through a specific CPU
  97. * window, because they are related to an access to a per-CPU
  98. * register
  99. *
  100. * MVPP2_BM_PHY_ALLOC_REG (related to MVPP2_BM_VIRT_ALLOC_REG)
  101. * MVPP2_BM_PHY_RLS_REG (related to MVPP2_BM_VIRT_RLS_REG)
  102. * MVPP2_RXQ_THRESH_REG (related to MVPP2_RXQ_NUM_REG)
  103. * MVPP2_RXQ_DESC_ADDR_REG (related to MVPP2_RXQ_NUM_REG)
  104. * MVPP2_RXQ_DESC_SIZE_REG (related to MVPP2_RXQ_NUM_REG)
  105. * MVPP2_RXQ_INDEX_REG (related to MVPP2_RXQ_NUM_REG)
  106. * MVPP2_TXQ_PENDING_REG (related to MVPP2_TXQ_NUM_REG)
  107. * MVPP2_TXQ_DESC_ADDR_REG (related to MVPP2_TXQ_NUM_REG)
  108. * MVPP2_TXQ_DESC_SIZE_REG (related to MVPP2_TXQ_NUM_REG)
  109. * MVPP2_TXQ_INDEX_REG (related to MVPP2_TXQ_NUM_REG)
  110. * MVPP2_TXQ_PENDING_REG (related to MVPP2_TXQ_NUM_REG)
  111. * MVPP2_TXQ_PREF_BUF_REG (related to MVPP2_TXQ_NUM_REG)
  112. * MVPP2_TXQ_PREF_BUF_REG (related to MVPP2_TXQ_NUM_REG)
  113. */
  114. void mvpp2_percpu_write(struct mvpp2 *priv, int cpu,
  115. u32 offset, u32 data)
  116. {
  117. writel(data, priv->swth_base[cpu] + offset);
  118. }
  119. u32 mvpp2_percpu_read(struct mvpp2 *priv, int cpu,
  120. u32 offset)
  121. {
  122. return readl(priv->swth_base[cpu] + offset);
  123. }
  124. void mvpp2_percpu_write_relaxed(struct mvpp2 *priv, int cpu,
  125. u32 offset, u32 data)
  126. {
  127. writel_relaxed(data, priv->swth_base[cpu] + offset);
  128. }
  129. static u32 mvpp2_percpu_read_relaxed(struct mvpp2 *priv, int cpu,
  130. u32 offset)
  131. {
  132. return readl_relaxed(priv->swth_base[cpu] + offset);
  133. }
  134. static dma_addr_t mvpp2_txdesc_dma_addr_get(struct mvpp2_port *port,
  135. struct mvpp2_tx_desc *tx_desc)
  136. {
  137. if (port->priv->hw_version == MVPP21)
  138. return tx_desc->pp21.buf_dma_addr;
  139. else
  140. return tx_desc->pp22.buf_dma_addr_ptp & MVPP2_DESC_DMA_MASK;
  141. }
  142. static void mvpp2_txdesc_dma_addr_set(struct mvpp2_port *port,
  143. struct mvpp2_tx_desc *tx_desc,
  144. dma_addr_t dma_addr)
  145. {
  146. dma_addr_t addr, offset;
  147. addr = dma_addr & ~MVPP2_TX_DESC_ALIGN;
  148. offset = dma_addr & MVPP2_TX_DESC_ALIGN;
  149. if (port->priv->hw_version == MVPP21) {
  150. tx_desc->pp21.buf_dma_addr = addr;
  151. tx_desc->pp21.packet_offset = offset;
  152. } else {
  153. u64 val = (u64)addr;
  154. tx_desc->pp22.buf_dma_addr_ptp &= ~MVPP2_DESC_DMA_MASK;
  155. tx_desc->pp22.buf_dma_addr_ptp |= val;
  156. tx_desc->pp22.packet_offset = offset;
  157. }
  158. }
  159. static size_t mvpp2_txdesc_size_get(struct mvpp2_port *port,
  160. struct mvpp2_tx_desc *tx_desc)
  161. {
  162. if (port->priv->hw_version == MVPP21)
  163. return tx_desc->pp21.data_size;
  164. else
  165. return tx_desc->pp22.data_size;
  166. }
  167. static void mvpp2_txdesc_size_set(struct mvpp2_port *port,
  168. struct mvpp2_tx_desc *tx_desc,
  169. size_t size)
  170. {
  171. if (port->priv->hw_version == MVPP21)
  172. tx_desc->pp21.data_size = size;
  173. else
  174. tx_desc->pp22.data_size = size;
  175. }
  176. static void mvpp2_txdesc_txq_set(struct mvpp2_port *port,
  177. struct mvpp2_tx_desc *tx_desc,
  178. unsigned int txq)
  179. {
  180. if (port->priv->hw_version == MVPP21)
  181. tx_desc->pp21.phys_txq = txq;
  182. else
  183. tx_desc->pp22.phys_txq = txq;
  184. }
  185. static void mvpp2_txdesc_cmd_set(struct mvpp2_port *port,
  186. struct mvpp2_tx_desc *tx_desc,
  187. unsigned int command)
  188. {
  189. if (port->priv->hw_version == MVPP21)
  190. tx_desc->pp21.command = command;
  191. else
  192. tx_desc->pp22.command = command;
  193. }
  194. static unsigned int mvpp2_txdesc_offset_get(struct mvpp2_port *port,
  195. struct mvpp2_tx_desc *tx_desc)
  196. {
  197. if (port->priv->hw_version == MVPP21)
  198. return tx_desc->pp21.packet_offset;
  199. else
  200. return tx_desc->pp22.packet_offset;
  201. }
  202. static dma_addr_t mvpp2_rxdesc_dma_addr_get(struct mvpp2_port *port,
  203. struct mvpp2_rx_desc *rx_desc)
  204. {
  205. if (port->priv->hw_version == MVPP21)
  206. return rx_desc->pp21.buf_dma_addr;
  207. else
  208. return rx_desc->pp22.buf_dma_addr_key_hash & MVPP2_DESC_DMA_MASK;
  209. }
  210. static unsigned long mvpp2_rxdesc_cookie_get(struct mvpp2_port *port,
  211. struct mvpp2_rx_desc *rx_desc)
  212. {
  213. if (port->priv->hw_version == MVPP21)
  214. return rx_desc->pp21.buf_cookie;
  215. else
  216. return rx_desc->pp22.buf_cookie_misc & MVPP2_DESC_DMA_MASK;
  217. }
  218. static size_t mvpp2_rxdesc_size_get(struct mvpp2_port *port,
  219. struct mvpp2_rx_desc *rx_desc)
  220. {
  221. if (port->priv->hw_version == MVPP21)
  222. return rx_desc->pp21.data_size;
  223. else
  224. return rx_desc->pp22.data_size;
  225. }
  226. static u32 mvpp2_rxdesc_status_get(struct mvpp2_port *port,
  227. struct mvpp2_rx_desc *rx_desc)
  228. {
  229. if (port->priv->hw_version == MVPP21)
  230. return rx_desc->pp21.status;
  231. else
  232. return rx_desc->pp22.status;
  233. }
  234. static void mvpp2_txq_inc_get(struct mvpp2_txq_pcpu *txq_pcpu)
  235. {
  236. txq_pcpu->txq_get_index++;
  237. if (txq_pcpu->txq_get_index == txq_pcpu->size)
  238. txq_pcpu->txq_get_index = 0;
  239. }
  240. static void mvpp2_txq_inc_put(struct mvpp2_port *port,
  241. struct mvpp2_txq_pcpu *txq_pcpu,
  242. struct sk_buff *skb,
  243. struct mvpp2_tx_desc *tx_desc)
  244. {
  245. struct mvpp2_txq_pcpu_buf *tx_buf =
  246. txq_pcpu->buffs + txq_pcpu->txq_put_index;
  247. tx_buf->skb = skb;
  248. tx_buf->size = mvpp2_txdesc_size_get(port, tx_desc);
  249. tx_buf->dma = mvpp2_txdesc_dma_addr_get(port, tx_desc) +
  250. mvpp2_txdesc_offset_get(port, tx_desc);
  251. txq_pcpu->txq_put_index++;
  252. if (txq_pcpu->txq_put_index == txq_pcpu->size)
  253. txq_pcpu->txq_put_index = 0;
  254. }
  255. /* Get number of physical egress port */
  256. static inline int mvpp2_egress_port(struct mvpp2_port *port)
  257. {
  258. return MVPP2_MAX_TCONT + port->id;
  259. }
  260. /* Get number of physical TXQ */
  261. static inline int mvpp2_txq_phys(int port, int txq)
  262. {
  263. return (MVPP2_MAX_TCONT + port) * MVPP2_MAX_TXQ + txq;
  264. }
  265. static void *mvpp2_frag_alloc(const struct mvpp2_bm_pool *pool)
  266. {
  267. if (likely(pool->frag_size <= PAGE_SIZE))
  268. return netdev_alloc_frag(pool->frag_size);
  269. else
  270. return kmalloc(pool->frag_size, GFP_ATOMIC);
  271. }
  272. static void mvpp2_frag_free(const struct mvpp2_bm_pool *pool, void *data)
  273. {
  274. if (likely(pool->frag_size <= PAGE_SIZE))
  275. skb_free_frag(data);
  276. else
  277. kfree(data);
  278. }
  279. /* Buffer Manager configuration routines */
  280. /* Create pool */
  281. static int mvpp2_bm_pool_create(struct platform_device *pdev,
  282. struct mvpp2 *priv,
  283. struct mvpp2_bm_pool *bm_pool, int size)
  284. {
  285. u32 val;
  286. /* Number of buffer pointers must be a multiple of 16, as per
  287. * hardware constraints
  288. */
  289. if (!IS_ALIGNED(size, 16))
  290. return -EINVAL;
  291. /* PPv2.1 needs 8 bytes per buffer pointer, PPv2.2 needs 16
  292. * bytes per buffer pointer
  293. */
  294. if (priv->hw_version == MVPP21)
  295. bm_pool->size_bytes = 2 * sizeof(u32) * size;
  296. else
  297. bm_pool->size_bytes = 2 * sizeof(u64) * size;
  298. bm_pool->virt_addr = dma_alloc_coherent(&pdev->dev, bm_pool->size_bytes,
  299. &bm_pool->dma_addr,
  300. GFP_KERNEL);
  301. if (!bm_pool->virt_addr)
  302. return -ENOMEM;
  303. if (!IS_ALIGNED((unsigned long)bm_pool->virt_addr,
  304. MVPP2_BM_POOL_PTR_ALIGN)) {
  305. dma_free_coherent(&pdev->dev, bm_pool->size_bytes,
  306. bm_pool->virt_addr, bm_pool->dma_addr);
  307. dev_err(&pdev->dev, "BM pool %d is not %d bytes aligned\n",
  308. bm_pool->id, MVPP2_BM_POOL_PTR_ALIGN);
  309. return -ENOMEM;
  310. }
  311. mvpp2_write(priv, MVPP2_BM_POOL_BASE_REG(bm_pool->id),
  312. lower_32_bits(bm_pool->dma_addr));
  313. mvpp2_write(priv, MVPP2_BM_POOL_SIZE_REG(bm_pool->id), size);
  314. val = mvpp2_read(priv, MVPP2_BM_POOL_CTRL_REG(bm_pool->id));
  315. val |= MVPP2_BM_START_MASK;
  316. mvpp2_write(priv, MVPP2_BM_POOL_CTRL_REG(bm_pool->id), val);
  317. bm_pool->size = size;
  318. bm_pool->pkt_size = 0;
  319. bm_pool->buf_num = 0;
  320. return 0;
  321. }
  322. /* Set pool buffer size */
  323. static void mvpp2_bm_pool_bufsize_set(struct mvpp2 *priv,
  324. struct mvpp2_bm_pool *bm_pool,
  325. int buf_size)
  326. {
  327. u32 val;
  328. bm_pool->buf_size = buf_size;
  329. val = ALIGN(buf_size, 1 << MVPP2_POOL_BUF_SIZE_OFFSET);
  330. mvpp2_write(priv, MVPP2_POOL_BUF_SIZE_REG(bm_pool->id), val);
  331. }
  332. static void mvpp2_bm_bufs_get_addrs(struct device *dev, struct mvpp2 *priv,
  333. struct mvpp2_bm_pool *bm_pool,
  334. dma_addr_t *dma_addr,
  335. phys_addr_t *phys_addr)
  336. {
  337. int cpu = get_cpu();
  338. *dma_addr = mvpp2_percpu_read(priv, cpu,
  339. MVPP2_BM_PHY_ALLOC_REG(bm_pool->id));
  340. *phys_addr = mvpp2_percpu_read(priv, cpu, MVPP2_BM_VIRT_ALLOC_REG);
  341. if (priv->hw_version == MVPP22) {
  342. u32 val;
  343. u32 dma_addr_highbits, phys_addr_highbits;
  344. val = mvpp2_percpu_read(priv, cpu, MVPP22_BM_ADDR_HIGH_ALLOC);
  345. dma_addr_highbits = (val & MVPP22_BM_ADDR_HIGH_PHYS_MASK);
  346. phys_addr_highbits = (val & MVPP22_BM_ADDR_HIGH_VIRT_MASK) >>
  347. MVPP22_BM_ADDR_HIGH_VIRT_SHIFT;
  348. if (sizeof(dma_addr_t) == 8)
  349. *dma_addr |= (u64)dma_addr_highbits << 32;
  350. if (sizeof(phys_addr_t) == 8)
  351. *phys_addr |= (u64)phys_addr_highbits << 32;
  352. }
  353. put_cpu();
  354. }
  355. /* Free all buffers from the pool */
  356. static void mvpp2_bm_bufs_free(struct device *dev, struct mvpp2 *priv,
  357. struct mvpp2_bm_pool *bm_pool, int buf_num)
  358. {
  359. int i;
  360. if (buf_num > bm_pool->buf_num) {
  361. WARN(1, "Pool does not have so many bufs pool(%d) bufs(%d)\n",
  362. bm_pool->id, buf_num);
  363. buf_num = bm_pool->buf_num;
  364. }
  365. for (i = 0; i < buf_num; i++) {
  366. dma_addr_t buf_dma_addr;
  367. phys_addr_t buf_phys_addr;
  368. void *data;
  369. mvpp2_bm_bufs_get_addrs(dev, priv, bm_pool,
  370. &buf_dma_addr, &buf_phys_addr);
  371. dma_unmap_single(dev, buf_dma_addr,
  372. bm_pool->buf_size, DMA_FROM_DEVICE);
  373. data = (void *)phys_to_virt(buf_phys_addr);
  374. if (!data)
  375. break;
  376. mvpp2_frag_free(bm_pool, data);
  377. }
  378. /* Update BM driver with number of buffers removed from pool */
  379. bm_pool->buf_num -= i;
  380. }
  381. /* Check number of buffers in BM pool */
  382. static int mvpp2_check_hw_buf_num(struct mvpp2 *priv, struct mvpp2_bm_pool *bm_pool)
  383. {
  384. int buf_num = 0;
  385. buf_num += mvpp2_read(priv, MVPP2_BM_POOL_PTRS_NUM_REG(bm_pool->id)) &
  386. MVPP22_BM_POOL_PTRS_NUM_MASK;
  387. buf_num += mvpp2_read(priv, MVPP2_BM_BPPI_PTRS_NUM_REG(bm_pool->id)) &
  388. MVPP2_BM_BPPI_PTR_NUM_MASK;
  389. /* HW has one buffer ready which is not reflected in the counters */
  390. if (buf_num)
  391. buf_num += 1;
  392. return buf_num;
  393. }
  394. /* Cleanup pool */
  395. static int mvpp2_bm_pool_destroy(struct platform_device *pdev,
  396. struct mvpp2 *priv,
  397. struct mvpp2_bm_pool *bm_pool)
  398. {
  399. int buf_num;
  400. u32 val;
  401. buf_num = mvpp2_check_hw_buf_num(priv, bm_pool);
  402. mvpp2_bm_bufs_free(&pdev->dev, priv, bm_pool, buf_num);
  403. /* Check buffer counters after free */
  404. buf_num = mvpp2_check_hw_buf_num(priv, bm_pool);
  405. if (buf_num) {
  406. WARN(1, "cannot free all buffers in pool %d, buf_num left %d\n",
  407. bm_pool->id, bm_pool->buf_num);
  408. return 0;
  409. }
  410. val = mvpp2_read(priv, MVPP2_BM_POOL_CTRL_REG(bm_pool->id));
  411. val |= MVPP2_BM_STOP_MASK;
  412. mvpp2_write(priv, MVPP2_BM_POOL_CTRL_REG(bm_pool->id), val);
  413. dma_free_coherent(&pdev->dev, bm_pool->size_bytes,
  414. bm_pool->virt_addr,
  415. bm_pool->dma_addr);
  416. return 0;
  417. }
  418. static int mvpp2_bm_pools_init(struct platform_device *pdev,
  419. struct mvpp2 *priv)
  420. {
  421. int i, err, size;
  422. struct mvpp2_bm_pool *bm_pool;
  423. /* Create all pools with maximum size */
  424. size = MVPP2_BM_POOL_SIZE_MAX;
  425. for (i = 0; i < MVPP2_BM_POOLS_NUM; i++) {
  426. bm_pool = &priv->bm_pools[i];
  427. bm_pool->id = i;
  428. err = mvpp2_bm_pool_create(pdev, priv, bm_pool, size);
  429. if (err)
  430. goto err_unroll_pools;
  431. mvpp2_bm_pool_bufsize_set(priv, bm_pool, 0);
  432. }
  433. return 0;
  434. err_unroll_pools:
  435. dev_err(&pdev->dev, "failed to create BM pool %d, size %d\n", i, size);
  436. for (i = i - 1; i >= 0; i--)
  437. mvpp2_bm_pool_destroy(pdev, priv, &priv->bm_pools[i]);
  438. return err;
  439. }
  440. static int mvpp2_bm_init(struct platform_device *pdev, struct mvpp2 *priv)
  441. {
  442. int i, err;
  443. for (i = 0; i < MVPP2_BM_POOLS_NUM; i++) {
  444. /* Mask BM all interrupts */
  445. mvpp2_write(priv, MVPP2_BM_INTR_MASK_REG(i), 0);
  446. /* Clear BM cause register */
  447. mvpp2_write(priv, MVPP2_BM_INTR_CAUSE_REG(i), 0);
  448. }
  449. /* Allocate and initialize BM pools */
  450. priv->bm_pools = devm_kcalloc(&pdev->dev, MVPP2_BM_POOLS_NUM,
  451. sizeof(*priv->bm_pools), GFP_KERNEL);
  452. if (!priv->bm_pools)
  453. return -ENOMEM;
  454. err = mvpp2_bm_pools_init(pdev, priv);
  455. if (err < 0)
  456. return err;
  457. return 0;
  458. }
  459. static void mvpp2_setup_bm_pool(void)
  460. {
  461. /* Short pool */
  462. mvpp2_pools[MVPP2_BM_SHORT].buf_num = MVPP2_BM_SHORT_BUF_NUM;
  463. mvpp2_pools[MVPP2_BM_SHORT].pkt_size = MVPP2_BM_SHORT_PKT_SIZE;
  464. /* Long pool */
  465. mvpp2_pools[MVPP2_BM_LONG].buf_num = MVPP2_BM_LONG_BUF_NUM;
  466. mvpp2_pools[MVPP2_BM_LONG].pkt_size = MVPP2_BM_LONG_PKT_SIZE;
  467. /* Jumbo pool */
  468. mvpp2_pools[MVPP2_BM_JUMBO].buf_num = MVPP2_BM_JUMBO_BUF_NUM;
  469. mvpp2_pools[MVPP2_BM_JUMBO].pkt_size = MVPP2_BM_JUMBO_PKT_SIZE;
  470. }
  471. /* Attach long pool to rxq */
  472. static void mvpp2_rxq_long_pool_set(struct mvpp2_port *port,
  473. int lrxq, int long_pool)
  474. {
  475. u32 val, mask;
  476. int prxq;
  477. /* Get queue physical ID */
  478. prxq = port->rxqs[lrxq]->id;
  479. if (port->priv->hw_version == MVPP21)
  480. mask = MVPP21_RXQ_POOL_LONG_MASK;
  481. else
  482. mask = MVPP22_RXQ_POOL_LONG_MASK;
  483. val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(prxq));
  484. val &= ~mask;
  485. val |= (long_pool << MVPP2_RXQ_POOL_LONG_OFFS) & mask;
  486. mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(prxq), val);
  487. }
  488. /* Attach short pool to rxq */
  489. static void mvpp2_rxq_short_pool_set(struct mvpp2_port *port,
  490. int lrxq, int short_pool)
  491. {
  492. u32 val, mask;
  493. int prxq;
  494. /* Get queue physical ID */
  495. prxq = port->rxqs[lrxq]->id;
  496. if (port->priv->hw_version == MVPP21)
  497. mask = MVPP21_RXQ_POOL_SHORT_MASK;
  498. else
  499. mask = MVPP22_RXQ_POOL_SHORT_MASK;
  500. val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(prxq));
  501. val &= ~mask;
  502. val |= (short_pool << MVPP2_RXQ_POOL_SHORT_OFFS) & mask;
  503. mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(prxq), val);
  504. }
  505. static void *mvpp2_buf_alloc(struct mvpp2_port *port,
  506. struct mvpp2_bm_pool *bm_pool,
  507. dma_addr_t *buf_dma_addr,
  508. phys_addr_t *buf_phys_addr,
  509. gfp_t gfp_mask)
  510. {
  511. dma_addr_t dma_addr;
  512. void *data;
  513. data = mvpp2_frag_alloc(bm_pool);
  514. if (!data)
  515. return NULL;
  516. dma_addr = dma_map_single(port->dev->dev.parent, data,
  517. MVPP2_RX_BUF_SIZE(bm_pool->pkt_size),
  518. DMA_FROM_DEVICE);
  519. if (unlikely(dma_mapping_error(port->dev->dev.parent, dma_addr))) {
  520. mvpp2_frag_free(bm_pool, data);
  521. return NULL;
  522. }
  523. *buf_dma_addr = dma_addr;
  524. *buf_phys_addr = virt_to_phys(data);
  525. return data;
  526. }
  527. /* Release buffer to BM */
  528. static inline void mvpp2_bm_pool_put(struct mvpp2_port *port, int pool,
  529. dma_addr_t buf_dma_addr,
  530. phys_addr_t buf_phys_addr)
  531. {
  532. int cpu = get_cpu();
  533. if (port->priv->hw_version == MVPP22) {
  534. u32 val = 0;
  535. if (sizeof(dma_addr_t) == 8)
  536. val |= upper_32_bits(buf_dma_addr) &
  537. MVPP22_BM_ADDR_HIGH_PHYS_RLS_MASK;
  538. if (sizeof(phys_addr_t) == 8)
  539. val |= (upper_32_bits(buf_phys_addr)
  540. << MVPP22_BM_ADDR_HIGH_VIRT_RLS_SHIFT) &
  541. MVPP22_BM_ADDR_HIGH_VIRT_RLS_MASK;
  542. mvpp2_percpu_write_relaxed(port->priv, cpu,
  543. MVPP22_BM_ADDR_HIGH_RLS_REG, val);
  544. }
  545. /* MVPP2_BM_VIRT_RLS_REG is not interpreted by HW, and simply
  546. * returned in the "cookie" field of the RX
  547. * descriptor. Instead of storing the virtual address, we
  548. * store the physical address
  549. */
  550. mvpp2_percpu_write_relaxed(port->priv, cpu,
  551. MVPP2_BM_VIRT_RLS_REG, buf_phys_addr);
  552. mvpp2_percpu_write_relaxed(port->priv, cpu,
  553. MVPP2_BM_PHY_RLS_REG(pool), buf_dma_addr);
  554. put_cpu();
  555. }
  556. /* Allocate buffers for the pool */
  557. static int mvpp2_bm_bufs_add(struct mvpp2_port *port,
  558. struct mvpp2_bm_pool *bm_pool, int buf_num)
  559. {
  560. int i, buf_size, total_size;
  561. dma_addr_t dma_addr;
  562. phys_addr_t phys_addr;
  563. void *buf;
  564. buf_size = MVPP2_RX_BUF_SIZE(bm_pool->pkt_size);
  565. total_size = MVPP2_RX_TOTAL_SIZE(buf_size);
  566. if (buf_num < 0 ||
  567. (buf_num + bm_pool->buf_num > bm_pool->size)) {
  568. netdev_err(port->dev,
  569. "cannot allocate %d buffers for pool %d\n",
  570. buf_num, bm_pool->id);
  571. return 0;
  572. }
  573. for (i = 0; i < buf_num; i++) {
  574. buf = mvpp2_buf_alloc(port, bm_pool, &dma_addr,
  575. &phys_addr, GFP_KERNEL);
  576. if (!buf)
  577. break;
  578. mvpp2_bm_pool_put(port, bm_pool->id, dma_addr,
  579. phys_addr);
  580. }
  581. /* Update BM driver with number of buffers added to pool */
  582. bm_pool->buf_num += i;
  583. netdev_dbg(port->dev,
  584. "pool %d: pkt_size=%4d, buf_size=%4d, total_size=%4d\n",
  585. bm_pool->id, bm_pool->pkt_size, buf_size, total_size);
  586. netdev_dbg(port->dev,
  587. "pool %d: %d of %d buffers added\n",
  588. bm_pool->id, i, buf_num);
  589. return i;
  590. }
  591. /* Notify the driver that BM pool is being used as specific type and return the
  592. * pool pointer on success
  593. */
  594. static struct mvpp2_bm_pool *
  595. mvpp2_bm_pool_use(struct mvpp2_port *port, unsigned pool, int pkt_size)
  596. {
  597. struct mvpp2_bm_pool *new_pool = &port->priv->bm_pools[pool];
  598. int num;
  599. if (pool >= MVPP2_BM_POOLS_NUM) {
  600. netdev_err(port->dev, "Invalid pool %d\n", pool);
  601. return NULL;
  602. }
  603. /* Allocate buffers in case BM pool is used as long pool, but packet
  604. * size doesn't match MTU or BM pool hasn't being used yet
  605. */
  606. if (new_pool->pkt_size == 0) {
  607. int pkts_num;
  608. /* Set default buffer number or free all the buffers in case
  609. * the pool is not empty
  610. */
  611. pkts_num = new_pool->buf_num;
  612. if (pkts_num == 0)
  613. pkts_num = mvpp2_pools[pool].buf_num;
  614. else
  615. mvpp2_bm_bufs_free(port->dev->dev.parent,
  616. port->priv, new_pool, pkts_num);
  617. new_pool->pkt_size = pkt_size;
  618. new_pool->frag_size =
  619. SKB_DATA_ALIGN(MVPP2_RX_BUF_SIZE(pkt_size)) +
  620. MVPP2_SKB_SHINFO_SIZE;
  621. /* Allocate buffers for this pool */
  622. num = mvpp2_bm_bufs_add(port, new_pool, pkts_num);
  623. if (num != pkts_num) {
  624. WARN(1, "pool %d: %d of %d allocated\n",
  625. new_pool->id, num, pkts_num);
  626. return NULL;
  627. }
  628. }
  629. mvpp2_bm_pool_bufsize_set(port->priv, new_pool,
  630. MVPP2_RX_BUF_SIZE(new_pool->pkt_size));
  631. return new_pool;
  632. }
  633. /* Initialize pools for swf */
  634. static int mvpp2_swf_bm_pool_init(struct mvpp2_port *port)
  635. {
  636. int rxq;
  637. enum mvpp2_bm_pool_log_num long_log_pool, short_log_pool;
  638. /* If port pkt_size is higher than 1518B:
  639. * HW Long pool - SW Jumbo pool, HW Short pool - SW Long pool
  640. * else: HW Long pool - SW Long pool, HW Short pool - SW Short pool
  641. */
  642. if (port->pkt_size > MVPP2_BM_LONG_PKT_SIZE) {
  643. long_log_pool = MVPP2_BM_JUMBO;
  644. short_log_pool = MVPP2_BM_LONG;
  645. } else {
  646. long_log_pool = MVPP2_BM_LONG;
  647. short_log_pool = MVPP2_BM_SHORT;
  648. }
  649. if (!port->pool_long) {
  650. port->pool_long =
  651. mvpp2_bm_pool_use(port, long_log_pool,
  652. mvpp2_pools[long_log_pool].pkt_size);
  653. if (!port->pool_long)
  654. return -ENOMEM;
  655. port->pool_long->port_map |= BIT(port->id);
  656. for (rxq = 0; rxq < port->nrxqs; rxq++)
  657. mvpp2_rxq_long_pool_set(port, rxq, port->pool_long->id);
  658. }
  659. if (!port->pool_short) {
  660. port->pool_short =
  661. mvpp2_bm_pool_use(port, short_log_pool,
  662. mvpp2_pools[short_log_pool].pkt_size);
  663. if (!port->pool_short)
  664. return -ENOMEM;
  665. port->pool_short->port_map |= BIT(port->id);
  666. for (rxq = 0; rxq < port->nrxqs; rxq++)
  667. mvpp2_rxq_short_pool_set(port, rxq,
  668. port->pool_short->id);
  669. }
  670. return 0;
  671. }
  672. static int mvpp2_bm_update_mtu(struct net_device *dev, int mtu)
  673. {
  674. struct mvpp2_port *port = netdev_priv(dev);
  675. enum mvpp2_bm_pool_log_num new_long_pool;
  676. int pkt_size = MVPP2_RX_PKT_SIZE(mtu);
  677. /* If port MTU is higher than 1518B:
  678. * HW Long pool - SW Jumbo pool, HW Short pool - SW Long pool
  679. * else: HW Long pool - SW Long pool, HW Short pool - SW Short pool
  680. */
  681. if (pkt_size > MVPP2_BM_LONG_PKT_SIZE)
  682. new_long_pool = MVPP2_BM_JUMBO;
  683. else
  684. new_long_pool = MVPP2_BM_LONG;
  685. if (new_long_pool != port->pool_long->id) {
  686. /* Remove port from old short & long pool */
  687. port->pool_long = mvpp2_bm_pool_use(port, port->pool_long->id,
  688. port->pool_long->pkt_size);
  689. port->pool_long->port_map &= ~BIT(port->id);
  690. port->pool_long = NULL;
  691. port->pool_short = mvpp2_bm_pool_use(port, port->pool_short->id,
  692. port->pool_short->pkt_size);
  693. port->pool_short->port_map &= ~BIT(port->id);
  694. port->pool_short = NULL;
  695. port->pkt_size = pkt_size;
  696. /* Add port to new short & long pool */
  697. mvpp2_swf_bm_pool_init(port);
  698. /* Update L4 checksum when jumbo enable/disable on port */
  699. if (new_long_pool == MVPP2_BM_JUMBO && port->id != 0) {
  700. dev->features &= ~(NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM);
  701. dev->hw_features &= ~(NETIF_F_IP_CSUM |
  702. NETIF_F_IPV6_CSUM);
  703. } else {
  704. dev->features |= NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
  705. dev->hw_features |= NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
  706. }
  707. }
  708. dev->mtu = mtu;
  709. dev->wanted_features = dev->features;
  710. netdev_update_features(dev);
  711. return 0;
  712. }
  713. static inline void mvpp2_interrupts_enable(struct mvpp2_port *port)
  714. {
  715. int i, sw_thread_mask = 0;
  716. for (i = 0; i < port->nqvecs; i++)
  717. sw_thread_mask |= port->qvecs[i].sw_thread_mask;
  718. mvpp2_write(port->priv, MVPP2_ISR_ENABLE_REG(port->id),
  719. MVPP2_ISR_ENABLE_INTERRUPT(sw_thread_mask));
  720. }
  721. static inline void mvpp2_interrupts_disable(struct mvpp2_port *port)
  722. {
  723. int i, sw_thread_mask = 0;
  724. for (i = 0; i < port->nqvecs; i++)
  725. sw_thread_mask |= port->qvecs[i].sw_thread_mask;
  726. mvpp2_write(port->priv, MVPP2_ISR_ENABLE_REG(port->id),
  727. MVPP2_ISR_DISABLE_INTERRUPT(sw_thread_mask));
  728. }
  729. static inline void mvpp2_qvec_interrupt_enable(struct mvpp2_queue_vector *qvec)
  730. {
  731. struct mvpp2_port *port = qvec->port;
  732. mvpp2_write(port->priv, MVPP2_ISR_ENABLE_REG(port->id),
  733. MVPP2_ISR_ENABLE_INTERRUPT(qvec->sw_thread_mask));
  734. }
  735. static inline void mvpp2_qvec_interrupt_disable(struct mvpp2_queue_vector *qvec)
  736. {
  737. struct mvpp2_port *port = qvec->port;
  738. mvpp2_write(port->priv, MVPP2_ISR_ENABLE_REG(port->id),
  739. MVPP2_ISR_DISABLE_INTERRUPT(qvec->sw_thread_mask));
  740. }
  741. /* Mask the current CPU's Rx/Tx interrupts
  742. * Called by on_each_cpu(), guaranteed to run with migration disabled,
  743. * using smp_processor_id() is OK.
  744. */
  745. static void mvpp2_interrupts_mask(void *arg)
  746. {
  747. struct mvpp2_port *port = arg;
  748. mvpp2_percpu_write(port->priv, smp_processor_id(),
  749. MVPP2_ISR_RX_TX_MASK_REG(port->id), 0);
  750. }
  751. /* Unmask the current CPU's Rx/Tx interrupts.
  752. * Called by on_each_cpu(), guaranteed to run with migration disabled,
  753. * using smp_processor_id() is OK.
  754. */
  755. static void mvpp2_interrupts_unmask(void *arg)
  756. {
  757. struct mvpp2_port *port = arg;
  758. u32 val;
  759. val = MVPP2_CAUSE_MISC_SUM_MASK |
  760. MVPP2_CAUSE_RXQ_OCCUP_DESC_ALL_MASK;
  761. if (port->has_tx_irqs)
  762. val |= MVPP2_CAUSE_TXQ_OCCUP_DESC_ALL_MASK;
  763. mvpp2_percpu_write(port->priv, smp_processor_id(),
  764. MVPP2_ISR_RX_TX_MASK_REG(port->id), val);
  765. }
  766. static void
  767. mvpp2_shared_interrupt_mask_unmask(struct mvpp2_port *port, bool mask)
  768. {
  769. u32 val;
  770. int i;
  771. if (port->priv->hw_version != MVPP22)
  772. return;
  773. if (mask)
  774. val = 0;
  775. else
  776. val = MVPP2_CAUSE_RXQ_OCCUP_DESC_ALL_MASK;
  777. for (i = 0; i < port->nqvecs; i++) {
  778. struct mvpp2_queue_vector *v = port->qvecs + i;
  779. if (v->type != MVPP2_QUEUE_VECTOR_SHARED)
  780. continue;
  781. mvpp2_percpu_write(port->priv, v->sw_thread_id,
  782. MVPP2_ISR_RX_TX_MASK_REG(port->id), val);
  783. }
  784. }
  785. /* Port configuration routines */
  786. static void mvpp22_gop_init_rgmii(struct mvpp2_port *port)
  787. {
  788. struct mvpp2 *priv = port->priv;
  789. u32 val;
  790. regmap_read(priv->sysctrl_base, GENCONF_PORT_CTRL0, &val);
  791. val |= GENCONF_PORT_CTRL0_BUS_WIDTH_SELECT;
  792. regmap_write(priv->sysctrl_base, GENCONF_PORT_CTRL0, val);
  793. regmap_read(priv->sysctrl_base, GENCONF_CTRL0, &val);
  794. if (port->gop_id == 2)
  795. val |= GENCONF_CTRL0_PORT0_RGMII | GENCONF_CTRL0_PORT1_RGMII;
  796. else if (port->gop_id == 3)
  797. val |= GENCONF_CTRL0_PORT1_RGMII_MII;
  798. regmap_write(priv->sysctrl_base, GENCONF_CTRL0, val);
  799. }
  800. static void mvpp22_gop_init_sgmii(struct mvpp2_port *port)
  801. {
  802. struct mvpp2 *priv = port->priv;
  803. u32 val;
  804. regmap_read(priv->sysctrl_base, GENCONF_PORT_CTRL0, &val);
  805. val |= GENCONF_PORT_CTRL0_BUS_WIDTH_SELECT |
  806. GENCONF_PORT_CTRL0_RX_DATA_SAMPLE;
  807. regmap_write(priv->sysctrl_base, GENCONF_PORT_CTRL0, val);
  808. if (port->gop_id > 1) {
  809. regmap_read(priv->sysctrl_base, GENCONF_CTRL0, &val);
  810. if (port->gop_id == 2)
  811. val &= ~GENCONF_CTRL0_PORT0_RGMII;
  812. else if (port->gop_id == 3)
  813. val &= ~GENCONF_CTRL0_PORT1_RGMII_MII;
  814. regmap_write(priv->sysctrl_base, GENCONF_CTRL0, val);
  815. }
  816. }
  817. static void mvpp22_gop_init_10gkr(struct mvpp2_port *port)
  818. {
  819. struct mvpp2 *priv = port->priv;
  820. void __iomem *mpcs = priv->iface_base + MVPP22_MPCS_BASE(port->gop_id);
  821. void __iomem *xpcs = priv->iface_base + MVPP22_XPCS_BASE(port->gop_id);
  822. u32 val;
  823. /* XPCS */
  824. val = readl(xpcs + MVPP22_XPCS_CFG0);
  825. val &= ~(MVPP22_XPCS_CFG0_PCS_MODE(0x3) |
  826. MVPP22_XPCS_CFG0_ACTIVE_LANE(0x3));
  827. val |= MVPP22_XPCS_CFG0_ACTIVE_LANE(2);
  828. writel(val, xpcs + MVPP22_XPCS_CFG0);
  829. /* MPCS */
  830. val = readl(mpcs + MVPP22_MPCS_CTRL);
  831. val &= ~MVPP22_MPCS_CTRL_FWD_ERR_CONN;
  832. writel(val, mpcs + MVPP22_MPCS_CTRL);
  833. val = readl(mpcs + MVPP22_MPCS_CLK_RESET);
  834. val &= ~(MVPP22_MPCS_CLK_RESET_DIV_RATIO(0x7) | MAC_CLK_RESET_MAC |
  835. MAC_CLK_RESET_SD_RX | MAC_CLK_RESET_SD_TX);
  836. val |= MVPP22_MPCS_CLK_RESET_DIV_RATIO(1);
  837. writel(val, mpcs + MVPP22_MPCS_CLK_RESET);
  838. val &= ~MVPP22_MPCS_CLK_RESET_DIV_SET;
  839. val |= MAC_CLK_RESET_MAC | MAC_CLK_RESET_SD_RX | MAC_CLK_RESET_SD_TX;
  840. writel(val, mpcs + MVPP22_MPCS_CLK_RESET);
  841. }
  842. static int mvpp22_gop_init(struct mvpp2_port *port)
  843. {
  844. struct mvpp2 *priv = port->priv;
  845. u32 val;
  846. if (!priv->sysctrl_base)
  847. return 0;
  848. switch (port->phy_interface) {
  849. case PHY_INTERFACE_MODE_RGMII:
  850. case PHY_INTERFACE_MODE_RGMII_ID:
  851. case PHY_INTERFACE_MODE_RGMII_RXID:
  852. case PHY_INTERFACE_MODE_RGMII_TXID:
  853. if (port->gop_id == 0)
  854. goto invalid_conf;
  855. mvpp22_gop_init_rgmii(port);
  856. break;
  857. case PHY_INTERFACE_MODE_SGMII:
  858. case PHY_INTERFACE_MODE_1000BASEX:
  859. case PHY_INTERFACE_MODE_2500BASEX:
  860. mvpp22_gop_init_sgmii(port);
  861. break;
  862. case PHY_INTERFACE_MODE_10GKR:
  863. if (port->gop_id != 0)
  864. goto invalid_conf;
  865. mvpp22_gop_init_10gkr(port);
  866. break;
  867. default:
  868. goto unsupported_conf;
  869. }
  870. regmap_read(priv->sysctrl_base, GENCONF_PORT_CTRL1, &val);
  871. val |= GENCONF_PORT_CTRL1_RESET(port->gop_id) |
  872. GENCONF_PORT_CTRL1_EN(port->gop_id);
  873. regmap_write(priv->sysctrl_base, GENCONF_PORT_CTRL1, val);
  874. regmap_read(priv->sysctrl_base, GENCONF_PORT_CTRL0, &val);
  875. val |= GENCONF_PORT_CTRL0_CLK_DIV_PHASE_CLR;
  876. regmap_write(priv->sysctrl_base, GENCONF_PORT_CTRL0, val);
  877. regmap_read(priv->sysctrl_base, GENCONF_SOFT_RESET1, &val);
  878. val |= GENCONF_SOFT_RESET1_GOP;
  879. regmap_write(priv->sysctrl_base, GENCONF_SOFT_RESET1, val);
  880. unsupported_conf:
  881. return 0;
  882. invalid_conf:
  883. netdev_err(port->dev, "Invalid port configuration\n");
  884. return -EINVAL;
  885. }
  886. static void mvpp22_gop_unmask_irq(struct mvpp2_port *port)
  887. {
  888. u32 val;
  889. if (phy_interface_mode_is_rgmii(port->phy_interface) ||
  890. port->phy_interface == PHY_INTERFACE_MODE_SGMII ||
  891. port->phy_interface == PHY_INTERFACE_MODE_1000BASEX ||
  892. port->phy_interface == PHY_INTERFACE_MODE_2500BASEX) {
  893. /* Enable the GMAC link status irq for this port */
  894. val = readl(port->base + MVPP22_GMAC_INT_SUM_MASK);
  895. val |= MVPP22_GMAC_INT_SUM_MASK_LINK_STAT;
  896. writel(val, port->base + MVPP22_GMAC_INT_SUM_MASK);
  897. }
  898. if (port->gop_id == 0) {
  899. /* Enable the XLG/GIG irqs for this port */
  900. val = readl(port->base + MVPP22_XLG_EXT_INT_MASK);
  901. if (port->phy_interface == PHY_INTERFACE_MODE_10GKR)
  902. val |= MVPP22_XLG_EXT_INT_MASK_XLG;
  903. else
  904. val |= MVPP22_XLG_EXT_INT_MASK_GIG;
  905. writel(val, port->base + MVPP22_XLG_EXT_INT_MASK);
  906. }
  907. }
  908. static void mvpp22_gop_mask_irq(struct mvpp2_port *port)
  909. {
  910. u32 val;
  911. if (port->gop_id == 0) {
  912. val = readl(port->base + MVPP22_XLG_EXT_INT_MASK);
  913. val &= ~(MVPP22_XLG_EXT_INT_MASK_XLG |
  914. MVPP22_XLG_EXT_INT_MASK_GIG);
  915. writel(val, port->base + MVPP22_XLG_EXT_INT_MASK);
  916. }
  917. if (phy_interface_mode_is_rgmii(port->phy_interface) ||
  918. port->phy_interface == PHY_INTERFACE_MODE_SGMII ||
  919. port->phy_interface == PHY_INTERFACE_MODE_1000BASEX ||
  920. port->phy_interface == PHY_INTERFACE_MODE_2500BASEX) {
  921. val = readl(port->base + MVPP22_GMAC_INT_SUM_MASK);
  922. val &= ~MVPP22_GMAC_INT_SUM_MASK_LINK_STAT;
  923. writel(val, port->base + MVPP22_GMAC_INT_SUM_MASK);
  924. }
  925. }
  926. static void mvpp22_gop_setup_irq(struct mvpp2_port *port)
  927. {
  928. u32 val;
  929. if (phy_interface_mode_is_rgmii(port->phy_interface) ||
  930. port->phy_interface == PHY_INTERFACE_MODE_SGMII ||
  931. port->phy_interface == PHY_INTERFACE_MODE_1000BASEX ||
  932. port->phy_interface == PHY_INTERFACE_MODE_2500BASEX) {
  933. val = readl(port->base + MVPP22_GMAC_INT_MASK);
  934. val |= MVPP22_GMAC_INT_MASK_LINK_STAT;
  935. writel(val, port->base + MVPP22_GMAC_INT_MASK);
  936. }
  937. if (port->gop_id == 0) {
  938. val = readl(port->base + MVPP22_XLG_INT_MASK);
  939. val |= MVPP22_XLG_INT_MASK_LINK;
  940. writel(val, port->base + MVPP22_XLG_INT_MASK);
  941. }
  942. mvpp22_gop_unmask_irq(port);
  943. }
  944. /* Sets the PHY mode of the COMPHY (which configures the serdes lanes).
  945. *
  946. * The PHY mode used by the PPv2 driver comes from the network subsystem, while
  947. * the one given to the COMPHY comes from the generic PHY subsystem. Hence they
  948. * differ.
  949. *
  950. * The COMPHY configures the serdes lanes regardless of the actual use of the
  951. * lanes by the physical layer. This is why configurations like
  952. * "PPv2 (2500BaseX) - COMPHY (2500SGMII)" are valid.
  953. */
  954. static int mvpp22_comphy_init(struct mvpp2_port *port)
  955. {
  956. enum phy_mode mode;
  957. int ret;
  958. if (!port->comphy)
  959. return 0;
  960. switch (port->phy_interface) {
  961. case PHY_INTERFACE_MODE_SGMII:
  962. case PHY_INTERFACE_MODE_1000BASEX:
  963. mode = PHY_MODE_SGMII;
  964. break;
  965. case PHY_INTERFACE_MODE_2500BASEX:
  966. mode = PHY_MODE_2500SGMII;
  967. break;
  968. case PHY_INTERFACE_MODE_10GKR:
  969. mode = PHY_MODE_10GKR;
  970. break;
  971. default:
  972. return -EINVAL;
  973. }
  974. ret = phy_set_mode(port->comphy, mode);
  975. if (ret)
  976. return ret;
  977. return phy_power_on(port->comphy);
  978. }
  979. static void mvpp2_port_enable(struct mvpp2_port *port)
  980. {
  981. u32 val;
  982. /* Only GOP port 0 has an XLG MAC */
  983. if (port->gop_id == 0 &&
  984. (port->phy_interface == PHY_INTERFACE_MODE_XAUI ||
  985. port->phy_interface == PHY_INTERFACE_MODE_10GKR)) {
  986. val = readl(port->base + MVPP22_XLG_CTRL0_REG);
  987. val |= MVPP22_XLG_CTRL0_PORT_EN |
  988. MVPP22_XLG_CTRL0_MAC_RESET_DIS;
  989. val &= ~MVPP22_XLG_CTRL0_MIB_CNT_DIS;
  990. writel(val, port->base + MVPP22_XLG_CTRL0_REG);
  991. } else {
  992. val = readl(port->base + MVPP2_GMAC_CTRL_0_REG);
  993. val |= MVPP2_GMAC_PORT_EN_MASK;
  994. val |= MVPP2_GMAC_MIB_CNTR_EN_MASK;
  995. writel(val, port->base + MVPP2_GMAC_CTRL_0_REG);
  996. }
  997. }
  998. static void mvpp2_port_disable(struct mvpp2_port *port)
  999. {
  1000. u32 val;
  1001. /* Only GOP port 0 has an XLG MAC */
  1002. if (port->gop_id == 0 &&
  1003. (port->phy_interface == PHY_INTERFACE_MODE_XAUI ||
  1004. port->phy_interface == PHY_INTERFACE_MODE_10GKR)) {
  1005. val = readl(port->base + MVPP22_XLG_CTRL0_REG);
  1006. val &= ~MVPP22_XLG_CTRL0_PORT_EN;
  1007. writel(val, port->base + MVPP22_XLG_CTRL0_REG);
  1008. /* Disable & reset should be done separately */
  1009. val &= ~MVPP22_XLG_CTRL0_MAC_RESET_DIS;
  1010. writel(val, port->base + MVPP22_XLG_CTRL0_REG);
  1011. } else {
  1012. val = readl(port->base + MVPP2_GMAC_CTRL_0_REG);
  1013. val &= ~(MVPP2_GMAC_PORT_EN_MASK);
  1014. writel(val, port->base + MVPP2_GMAC_CTRL_0_REG);
  1015. }
  1016. }
  1017. /* Set IEEE 802.3x Flow Control Xon Packet Transmission Mode */
  1018. static void mvpp2_port_periodic_xon_disable(struct mvpp2_port *port)
  1019. {
  1020. u32 val;
  1021. val = readl(port->base + MVPP2_GMAC_CTRL_1_REG) &
  1022. ~MVPP2_GMAC_PERIODIC_XON_EN_MASK;
  1023. writel(val, port->base + MVPP2_GMAC_CTRL_1_REG);
  1024. }
  1025. /* Configure loopback port */
  1026. static void mvpp2_port_loopback_set(struct mvpp2_port *port,
  1027. const struct phylink_link_state *state)
  1028. {
  1029. u32 val;
  1030. val = readl(port->base + MVPP2_GMAC_CTRL_1_REG);
  1031. if (state->speed == 1000)
  1032. val |= MVPP2_GMAC_GMII_LB_EN_MASK;
  1033. else
  1034. val &= ~MVPP2_GMAC_GMII_LB_EN_MASK;
  1035. if (port->phy_interface == PHY_INTERFACE_MODE_SGMII ||
  1036. port->phy_interface == PHY_INTERFACE_MODE_1000BASEX ||
  1037. port->phy_interface == PHY_INTERFACE_MODE_2500BASEX)
  1038. val |= MVPP2_GMAC_PCS_LB_EN_MASK;
  1039. else
  1040. val &= ~MVPP2_GMAC_PCS_LB_EN_MASK;
  1041. writel(val, port->base + MVPP2_GMAC_CTRL_1_REG);
  1042. }
  1043. struct mvpp2_ethtool_counter {
  1044. unsigned int offset;
  1045. const char string[ETH_GSTRING_LEN];
  1046. bool reg_is_64b;
  1047. };
  1048. static u64 mvpp2_read_count(struct mvpp2_port *port,
  1049. const struct mvpp2_ethtool_counter *counter)
  1050. {
  1051. u64 val;
  1052. val = readl(port->stats_base + counter->offset);
  1053. if (counter->reg_is_64b)
  1054. val += (u64)readl(port->stats_base + counter->offset + 4) << 32;
  1055. return val;
  1056. }
  1057. /* Due to the fact that software statistics and hardware statistics are, by
  1058. * design, incremented at different moments in the chain of packet processing,
  1059. * it is very likely that incoming packets could have been dropped after being
  1060. * counted by hardware but before reaching software statistics (most probably
  1061. * multicast packets), and in the oppposite way, during transmission, FCS bytes
  1062. * are added in between as well as TSO skb will be split and header bytes added.
  1063. * Hence, statistics gathered from userspace with ifconfig (software) and
  1064. * ethtool (hardware) cannot be compared.
  1065. */
  1066. static const struct mvpp2_ethtool_counter mvpp2_ethtool_regs[] = {
  1067. { MVPP2_MIB_GOOD_OCTETS_RCVD, "good_octets_received", true },
  1068. { MVPP2_MIB_BAD_OCTETS_RCVD, "bad_octets_received" },
  1069. { MVPP2_MIB_CRC_ERRORS_SENT, "crc_errors_sent" },
  1070. { MVPP2_MIB_UNICAST_FRAMES_RCVD, "unicast_frames_received" },
  1071. { MVPP2_MIB_BROADCAST_FRAMES_RCVD, "broadcast_frames_received" },
  1072. { MVPP2_MIB_MULTICAST_FRAMES_RCVD, "multicast_frames_received" },
  1073. { MVPP2_MIB_FRAMES_64_OCTETS, "frames_64_octets" },
  1074. { MVPP2_MIB_FRAMES_65_TO_127_OCTETS, "frames_65_to_127_octet" },
  1075. { MVPP2_MIB_FRAMES_128_TO_255_OCTETS, "frames_128_to_255_octet" },
  1076. { MVPP2_MIB_FRAMES_256_TO_511_OCTETS, "frames_256_to_511_octet" },
  1077. { MVPP2_MIB_FRAMES_512_TO_1023_OCTETS, "frames_512_to_1023_octet" },
  1078. { MVPP2_MIB_FRAMES_1024_TO_MAX_OCTETS, "frames_1024_to_max_octet" },
  1079. { MVPP2_MIB_GOOD_OCTETS_SENT, "good_octets_sent", true },
  1080. { MVPP2_MIB_UNICAST_FRAMES_SENT, "unicast_frames_sent" },
  1081. { MVPP2_MIB_MULTICAST_FRAMES_SENT, "multicast_frames_sent" },
  1082. { MVPP2_MIB_BROADCAST_FRAMES_SENT, "broadcast_frames_sent" },
  1083. { MVPP2_MIB_FC_SENT, "fc_sent" },
  1084. { MVPP2_MIB_FC_RCVD, "fc_received" },
  1085. { MVPP2_MIB_RX_FIFO_OVERRUN, "rx_fifo_overrun" },
  1086. { MVPP2_MIB_UNDERSIZE_RCVD, "undersize_received" },
  1087. { MVPP2_MIB_FRAGMENTS_RCVD, "fragments_received" },
  1088. { MVPP2_MIB_OVERSIZE_RCVD, "oversize_received" },
  1089. { MVPP2_MIB_JABBER_RCVD, "jabber_received" },
  1090. { MVPP2_MIB_MAC_RCV_ERROR, "mac_receive_error" },
  1091. { MVPP2_MIB_BAD_CRC_EVENT, "bad_crc_event" },
  1092. { MVPP2_MIB_COLLISION, "collision" },
  1093. { MVPP2_MIB_LATE_COLLISION, "late_collision" },
  1094. };
  1095. static void mvpp2_ethtool_get_strings(struct net_device *netdev, u32 sset,
  1096. u8 *data)
  1097. {
  1098. if (sset == ETH_SS_STATS) {
  1099. int i;
  1100. for (i = 0; i < ARRAY_SIZE(mvpp2_ethtool_regs); i++)
  1101. memcpy(data + i * ETH_GSTRING_LEN,
  1102. &mvpp2_ethtool_regs[i].string, ETH_GSTRING_LEN);
  1103. }
  1104. }
  1105. static void mvpp2_gather_hw_statistics(struct work_struct *work)
  1106. {
  1107. struct delayed_work *del_work = to_delayed_work(work);
  1108. struct mvpp2_port *port = container_of(del_work, struct mvpp2_port,
  1109. stats_work);
  1110. u64 *pstats;
  1111. int i;
  1112. mutex_lock(&port->gather_stats_lock);
  1113. pstats = port->ethtool_stats;
  1114. for (i = 0; i < ARRAY_SIZE(mvpp2_ethtool_regs); i++)
  1115. *pstats++ += mvpp2_read_count(port, &mvpp2_ethtool_regs[i]);
  1116. /* No need to read again the counters right after this function if it
  1117. * was called asynchronously by the user (ie. use of ethtool).
  1118. */
  1119. cancel_delayed_work(&port->stats_work);
  1120. queue_delayed_work(port->priv->stats_queue, &port->stats_work,
  1121. MVPP2_MIB_COUNTERS_STATS_DELAY);
  1122. mutex_unlock(&port->gather_stats_lock);
  1123. }
  1124. static void mvpp2_ethtool_get_stats(struct net_device *dev,
  1125. struct ethtool_stats *stats, u64 *data)
  1126. {
  1127. struct mvpp2_port *port = netdev_priv(dev);
  1128. /* Update statistics for the given port, then take the lock to avoid
  1129. * concurrent accesses on the ethtool_stats structure during its copy.
  1130. */
  1131. mvpp2_gather_hw_statistics(&port->stats_work.work);
  1132. mutex_lock(&port->gather_stats_lock);
  1133. memcpy(data, port->ethtool_stats,
  1134. sizeof(u64) * ARRAY_SIZE(mvpp2_ethtool_regs));
  1135. mutex_unlock(&port->gather_stats_lock);
  1136. }
  1137. static int mvpp2_ethtool_get_sset_count(struct net_device *dev, int sset)
  1138. {
  1139. if (sset == ETH_SS_STATS)
  1140. return ARRAY_SIZE(mvpp2_ethtool_regs);
  1141. return -EOPNOTSUPP;
  1142. }
  1143. static void mvpp2_port_reset(struct mvpp2_port *port)
  1144. {
  1145. u32 val;
  1146. unsigned int i;
  1147. /* Read the GOP statistics to reset the hardware counters */
  1148. for (i = 0; i < ARRAY_SIZE(mvpp2_ethtool_regs); i++)
  1149. mvpp2_read_count(port, &mvpp2_ethtool_regs[i]);
  1150. val = readl(port->base + MVPP2_GMAC_CTRL_2_REG) &
  1151. ~MVPP2_GMAC_PORT_RESET_MASK;
  1152. writel(val, port->base + MVPP2_GMAC_CTRL_2_REG);
  1153. while (readl(port->base + MVPP2_GMAC_CTRL_2_REG) &
  1154. MVPP2_GMAC_PORT_RESET_MASK)
  1155. continue;
  1156. }
  1157. /* Change maximum receive size of the port */
  1158. static inline void mvpp2_gmac_max_rx_size_set(struct mvpp2_port *port)
  1159. {
  1160. u32 val;
  1161. val = readl(port->base + MVPP2_GMAC_CTRL_0_REG);
  1162. val &= ~MVPP2_GMAC_MAX_RX_SIZE_MASK;
  1163. val |= (((port->pkt_size - MVPP2_MH_SIZE) / 2) <<
  1164. MVPP2_GMAC_MAX_RX_SIZE_OFFS);
  1165. writel(val, port->base + MVPP2_GMAC_CTRL_0_REG);
  1166. }
  1167. /* Change maximum receive size of the port */
  1168. static inline void mvpp2_xlg_max_rx_size_set(struct mvpp2_port *port)
  1169. {
  1170. u32 val;
  1171. val = readl(port->base + MVPP22_XLG_CTRL1_REG);
  1172. val &= ~MVPP22_XLG_CTRL1_FRAMESIZELIMIT_MASK;
  1173. val |= ((port->pkt_size - MVPP2_MH_SIZE) / 2) <<
  1174. MVPP22_XLG_CTRL1_FRAMESIZELIMIT_OFFS;
  1175. writel(val, port->base + MVPP22_XLG_CTRL1_REG);
  1176. }
  1177. /* Set defaults to the MVPP2 port */
  1178. static void mvpp2_defaults_set(struct mvpp2_port *port)
  1179. {
  1180. int tx_port_num, val, queue, ptxq, lrxq;
  1181. if (port->priv->hw_version == MVPP21) {
  1182. /* Update TX FIFO MIN Threshold */
  1183. val = readl(port->base + MVPP2_GMAC_PORT_FIFO_CFG_1_REG);
  1184. val &= ~MVPP2_GMAC_TX_FIFO_MIN_TH_ALL_MASK;
  1185. /* Min. TX threshold must be less than minimal packet length */
  1186. val |= MVPP2_GMAC_TX_FIFO_MIN_TH_MASK(64 - 4 - 2);
  1187. writel(val, port->base + MVPP2_GMAC_PORT_FIFO_CFG_1_REG);
  1188. }
  1189. /* Disable Legacy WRR, Disable EJP, Release from reset */
  1190. tx_port_num = mvpp2_egress_port(port);
  1191. mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG,
  1192. tx_port_num);
  1193. mvpp2_write(port->priv, MVPP2_TXP_SCHED_CMD_1_REG, 0);
  1194. /* Close bandwidth for all queues */
  1195. for (queue = 0; queue < MVPP2_MAX_TXQ; queue++) {
  1196. ptxq = mvpp2_txq_phys(port->id, queue);
  1197. mvpp2_write(port->priv,
  1198. MVPP2_TXQ_SCHED_TOKEN_CNTR_REG(ptxq), 0);
  1199. }
  1200. /* Set refill period to 1 usec, refill tokens
  1201. * and bucket size to maximum
  1202. */
  1203. mvpp2_write(port->priv, MVPP2_TXP_SCHED_PERIOD_REG,
  1204. port->priv->tclk / USEC_PER_SEC);
  1205. val = mvpp2_read(port->priv, MVPP2_TXP_SCHED_REFILL_REG);
  1206. val &= ~MVPP2_TXP_REFILL_PERIOD_ALL_MASK;
  1207. val |= MVPP2_TXP_REFILL_PERIOD_MASK(1);
  1208. val |= MVPP2_TXP_REFILL_TOKENS_ALL_MASK;
  1209. mvpp2_write(port->priv, MVPP2_TXP_SCHED_REFILL_REG, val);
  1210. val = MVPP2_TXP_TOKEN_SIZE_MAX;
  1211. mvpp2_write(port->priv, MVPP2_TXP_SCHED_TOKEN_SIZE_REG, val);
  1212. /* Set MaximumLowLatencyPacketSize value to 256 */
  1213. mvpp2_write(port->priv, MVPP2_RX_CTRL_REG(port->id),
  1214. MVPP2_RX_USE_PSEUDO_FOR_CSUM_MASK |
  1215. MVPP2_RX_LOW_LATENCY_PKT_SIZE(256));
  1216. /* Enable Rx cache snoop */
  1217. for (lrxq = 0; lrxq < port->nrxqs; lrxq++) {
  1218. queue = port->rxqs[lrxq]->id;
  1219. val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(queue));
  1220. val |= MVPP2_SNOOP_PKT_SIZE_MASK |
  1221. MVPP2_SNOOP_BUF_HDR_MASK;
  1222. mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(queue), val);
  1223. }
  1224. /* At default, mask all interrupts to all present cpus */
  1225. mvpp2_interrupts_disable(port);
  1226. }
  1227. /* Enable/disable receiving packets */
  1228. static void mvpp2_ingress_enable(struct mvpp2_port *port)
  1229. {
  1230. u32 val;
  1231. int lrxq, queue;
  1232. for (lrxq = 0; lrxq < port->nrxqs; lrxq++) {
  1233. queue = port->rxqs[lrxq]->id;
  1234. val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(queue));
  1235. val &= ~MVPP2_RXQ_DISABLE_MASK;
  1236. mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(queue), val);
  1237. }
  1238. }
  1239. static void mvpp2_ingress_disable(struct mvpp2_port *port)
  1240. {
  1241. u32 val;
  1242. int lrxq, queue;
  1243. for (lrxq = 0; lrxq < port->nrxqs; lrxq++) {
  1244. queue = port->rxqs[lrxq]->id;
  1245. val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(queue));
  1246. val |= MVPP2_RXQ_DISABLE_MASK;
  1247. mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(queue), val);
  1248. }
  1249. }
  1250. /* Enable transmit via physical egress queue
  1251. * - HW starts take descriptors from DRAM
  1252. */
  1253. static void mvpp2_egress_enable(struct mvpp2_port *port)
  1254. {
  1255. u32 qmap;
  1256. int queue;
  1257. int tx_port_num = mvpp2_egress_port(port);
  1258. /* Enable all initialized TXs. */
  1259. qmap = 0;
  1260. for (queue = 0; queue < port->ntxqs; queue++) {
  1261. struct mvpp2_tx_queue *txq = port->txqs[queue];
  1262. if (txq->descs)
  1263. qmap |= (1 << queue);
  1264. }
  1265. mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG, tx_port_num);
  1266. mvpp2_write(port->priv, MVPP2_TXP_SCHED_Q_CMD_REG, qmap);
  1267. }
  1268. /* Disable transmit via physical egress queue
  1269. * - HW doesn't take descriptors from DRAM
  1270. */
  1271. static void mvpp2_egress_disable(struct mvpp2_port *port)
  1272. {
  1273. u32 reg_data;
  1274. int delay;
  1275. int tx_port_num = mvpp2_egress_port(port);
  1276. /* Issue stop command for active channels only */
  1277. mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG, tx_port_num);
  1278. reg_data = (mvpp2_read(port->priv, MVPP2_TXP_SCHED_Q_CMD_REG)) &
  1279. MVPP2_TXP_SCHED_ENQ_MASK;
  1280. if (reg_data != 0)
  1281. mvpp2_write(port->priv, MVPP2_TXP_SCHED_Q_CMD_REG,
  1282. (reg_data << MVPP2_TXP_SCHED_DISQ_OFFSET));
  1283. /* Wait for all Tx activity to terminate. */
  1284. delay = 0;
  1285. do {
  1286. if (delay >= MVPP2_TX_DISABLE_TIMEOUT_MSEC) {
  1287. netdev_warn(port->dev,
  1288. "Tx stop timed out, status=0x%08x\n",
  1289. reg_data);
  1290. break;
  1291. }
  1292. mdelay(1);
  1293. delay++;
  1294. /* Check port TX Command register that all
  1295. * Tx queues are stopped
  1296. */
  1297. reg_data = mvpp2_read(port->priv, MVPP2_TXP_SCHED_Q_CMD_REG);
  1298. } while (reg_data & MVPP2_TXP_SCHED_ENQ_MASK);
  1299. }
  1300. /* Rx descriptors helper methods */
  1301. /* Get number of Rx descriptors occupied by received packets */
  1302. static inline int
  1303. mvpp2_rxq_received(struct mvpp2_port *port, int rxq_id)
  1304. {
  1305. u32 val = mvpp2_read(port->priv, MVPP2_RXQ_STATUS_REG(rxq_id));
  1306. return val & MVPP2_RXQ_OCCUPIED_MASK;
  1307. }
  1308. /* Update Rx queue status with the number of occupied and available
  1309. * Rx descriptor slots.
  1310. */
  1311. static inline void
  1312. mvpp2_rxq_status_update(struct mvpp2_port *port, int rxq_id,
  1313. int used_count, int free_count)
  1314. {
  1315. /* Decrement the number of used descriptors and increment count
  1316. * increment the number of free descriptors.
  1317. */
  1318. u32 val = used_count | (free_count << MVPP2_RXQ_NUM_NEW_OFFSET);
  1319. mvpp2_write(port->priv, MVPP2_RXQ_STATUS_UPDATE_REG(rxq_id), val);
  1320. }
  1321. /* Get pointer to next RX descriptor to be processed by SW */
  1322. static inline struct mvpp2_rx_desc *
  1323. mvpp2_rxq_next_desc_get(struct mvpp2_rx_queue *rxq)
  1324. {
  1325. int rx_desc = rxq->next_desc_to_proc;
  1326. rxq->next_desc_to_proc = MVPP2_QUEUE_NEXT_DESC(rxq, rx_desc);
  1327. prefetch(rxq->descs + rxq->next_desc_to_proc);
  1328. return rxq->descs + rx_desc;
  1329. }
  1330. /* Set rx queue offset */
  1331. static void mvpp2_rxq_offset_set(struct mvpp2_port *port,
  1332. int prxq, int offset)
  1333. {
  1334. u32 val;
  1335. /* Convert offset from bytes to units of 32 bytes */
  1336. offset = offset >> 5;
  1337. val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(prxq));
  1338. val &= ~MVPP2_RXQ_PACKET_OFFSET_MASK;
  1339. /* Offset is in */
  1340. val |= ((offset << MVPP2_RXQ_PACKET_OFFSET_OFFS) &
  1341. MVPP2_RXQ_PACKET_OFFSET_MASK);
  1342. mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(prxq), val);
  1343. }
  1344. /* Tx descriptors helper methods */
  1345. /* Get pointer to next Tx descriptor to be processed (send) by HW */
  1346. static struct mvpp2_tx_desc *
  1347. mvpp2_txq_next_desc_get(struct mvpp2_tx_queue *txq)
  1348. {
  1349. int tx_desc = txq->next_desc_to_proc;
  1350. txq->next_desc_to_proc = MVPP2_QUEUE_NEXT_DESC(txq, tx_desc);
  1351. return txq->descs + tx_desc;
  1352. }
  1353. /* Update HW with number of aggregated Tx descriptors to be sent
  1354. *
  1355. * Called only from mvpp2_tx(), so migration is disabled, using
  1356. * smp_processor_id() is OK.
  1357. */
  1358. static void mvpp2_aggr_txq_pend_desc_add(struct mvpp2_port *port, int pending)
  1359. {
  1360. /* aggregated access - relevant TXQ number is written in TX desc */
  1361. mvpp2_percpu_write(port->priv, smp_processor_id(),
  1362. MVPP2_AGGR_TXQ_UPDATE_REG, pending);
  1363. }
  1364. /* Check if there are enough free descriptors in aggregated txq.
  1365. * If not, update the number of occupied descriptors and repeat the check.
  1366. *
  1367. * Called only from mvpp2_tx(), so migration is disabled, using
  1368. * smp_processor_id() is OK.
  1369. */
  1370. static int mvpp2_aggr_desc_num_check(struct mvpp2 *priv,
  1371. struct mvpp2_tx_queue *aggr_txq, int num)
  1372. {
  1373. if ((aggr_txq->count + num) > MVPP2_AGGR_TXQ_SIZE) {
  1374. /* Update number of occupied aggregated Tx descriptors */
  1375. int cpu = smp_processor_id();
  1376. u32 val = mvpp2_read_relaxed(priv,
  1377. MVPP2_AGGR_TXQ_STATUS_REG(cpu));
  1378. aggr_txq->count = val & MVPP2_AGGR_TXQ_PENDING_MASK;
  1379. if ((aggr_txq->count + num) > MVPP2_AGGR_TXQ_SIZE)
  1380. return -ENOMEM;
  1381. }
  1382. return 0;
  1383. }
  1384. /* Reserved Tx descriptors allocation request
  1385. *
  1386. * Called only from mvpp2_txq_reserved_desc_num_proc(), itself called
  1387. * only by mvpp2_tx(), so migration is disabled, using
  1388. * smp_processor_id() is OK.
  1389. */
  1390. static int mvpp2_txq_alloc_reserved_desc(struct mvpp2 *priv,
  1391. struct mvpp2_tx_queue *txq, int num)
  1392. {
  1393. u32 val;
  1394. int cpu = smp_processor_id();
  1395. val = (txq->id << MVPP2_TXQ_RSVD_REQ_Q_OFFSET) | num;
  1396. mvpp2_percpu_write_relaxed(priv, cpu, MVPP2_TXQ_RSVD_REQ_REG, val);
  1397. val = mvpp2_percpu_read_relaxed(priv, cpu, MVPP2_TXQ_RSVD_RSLT_REG);
  1398. return val & MVPP2_TXQ_RSVD_RSLT_MASK;
  1399. }
  1400. /* Check if there are enough reserved descriptors for transmission.
  1401. * If not, request chunk of reserved descriptors and check again.
  1402. */
  1403. static int mvpp2_txq_reserved_desc_num_proc(struct mvpp2 *priv,
  1404. struct mvpp2_tx_queue *txq,
  1405. struct mvpp2_txq_pcpu *txq_pcpu,
  1406. int num)
  1407. {
  1408. int req, cpu, desc_count;
  1409. if (txq_pcpu->reserved_num >= num)
  1410. return 0;
  1411. /* Not enough descriptors reserved! Update the reserved descriptor
  1412. * count and check again.
  1413. */
  1414. desc_count = 0;
  1415. /* Compute total of used descriptors */
  1416. for_each_present_cpu(cpu) {
  1417. struct mvpp2_txq_pcpu *txq_pcpu_aux;
  1418. txq_pcpu_aux = per_cpu_ptr(txq->pcpu, cpu);
  1419. desc_count += txq_pcpu_aux->count;
  1420. desc_count += txq_pcpu_aux->reserved_num;
  1421. }
  1422. req = max(MVPP2_CPU_DESC_CHUNK, num - txq_pcpu->reserved_num);
  1423. desc_count += req;
  1424. if (desc_count >
  1425. (txq->size - (num_present_cpus() * MVPP2_CPU_DESC_CHUNK)))
  1426. return -ENOMEM;
  1427. txq_pcpu->reserved_num += mvpp2_txq_alloc_reserved_desc(priv, txq, req);
  1428. /* OK, the descriptor could have been updated: check again. */
  1429. if (txq_pcpu->reserved_num < num)
  1430. return -ENOMEM;
  1431. return 0;
  1432. }
  1433. /* Release the last allocated Tx descriptor. Useful to handle DMA
  1434. * mapping failures in the Tx path.
  1435. */
  1436. static void mvpp2_txq_desc_put(struct mvpp2_tx_queue *txq)
  1437. {
  1438. if (txq->next_desc_to_proc == 0)
  1439. txq->next_desc_to_proc = txq->last_desc - 1;
  1440. else
  1441. txq->next_desc_to_proc--;
  1442. }
  1443. /* Set Tx descriptors fields relevant for CSUM calculation */
  1444. static u32 mvpp2_txq_desc_csum(int l3_offs, int l3_proto,
  1445. int ip_hdr_len, int l4_proto)
  1446. {
  1447. u32 command;
  1448. /* fields: L3_offset, IP_hdrlen, L3_type, G_IPv4_chk,
  1449. * G_L4_chk, L4_type required only for checksum calculation
  1450. */
  1451. command = (l3_offs << MVPP2_TXD_L3_OFF_SHIFT);
  1452. command |= (ip_hdr_len << MVPP2_TXD_IP_HLEN_SHIFT);
  1453. command |= MVPP2_TXD_IP_CSUM_DISABLE;
  1454. if (l3_proto == swab16(ETH_P_IP)) {
  1455. command &= ~MVPP2_TXD_IP_CSUM_DISABLE; /* enable IPv4 csum */
  1456. command &= ~MVPP2_TXD_L3_IP6; /* enable IPv4 */
  1457. } else {
  1458. command |= MVPP2_TXD_L3_IP6; /* enable IPv6 */
  1459. }
  1460. if (l4_proto == IPPROTO_TCP) {
  1461. command &= ~MVPP2_TXD_L4_UDP; /* enable TCP */
  1462. command &= ~MVPP2_TXD_L4_CSUM_FRAG; /* generate L4 csum */
  1463. } else if (l4_proto == IPPROTO_UDP) {
  1464. command |= MVPP2_TXD_L4_UDP; /* enable UDP */
  1465. command &= ~MVPP2_TXD_L4_CSUM_FRAG; /* generate L4 csum */
  1466. } else {
  1467. command |= MVPP2_TXD_L4_CSUM_NOT;
  1468. }
  1469. return command;
  1470. }
  1471. /* Get number of sent descriptors and decrement counter.
  1472. * The number of sent descriptors is returned.
  1473. * Per-CPU access
  1474. *
  1475. * Called only from mvpp2_txq_done(), called from mvpp2_tx()
  1476. * (migration disabled) and from the TX completion tasklet (migration
  1477. * disabled) so using smp_processor_id() is OK.
  1478. */
  1479. static inline int mvpp2_txq_sent_desc_proc(struct mvpp2_port *port,
  1480. struct mvpp2_tx_queue *txq)
  1481. {
  1482. u32 val;
  1483. /* Reading status reg resets transmitted descriptor counter */
  1484. val = mvpp2_percpu_read_relaxed(port->priv, smp_processor_id(),
  1485. MVPP2_TXQ_SENT_REG(txq->id));
  1486. return (val & MVPP2_TRANSMITTED_COUNT_MASK) >>
  1487. MVPP2_TRANSMITTED_COUNT_OFFSET;
  1488. }
  1489. /* Called through on_each_cpu(), so runs on all CPUs, with migration
  1490. * disabled, therefore using smp_processor_id() is OK.
  1491. */
  1492. static void mvpp2_txq_sent_counter_clear(void *arg)
  1493. {
  1494. struct mvpp2_port *port = arg;
  1495. int queue;
  1496. for (queue = 0; queue < port->ntxqs; queue++) {
  1497. int id = port->txqs[queue]->id;
  1498. mvpp2_percpu_read(port->priv, smp_processor_id(),
  1499. MVPP2_TXQ_SENT_REG(id));
  1500. }
  1501. }
  1502. /* Set max sizes for Tx queues */
  1503. static void mvpp2_txp_max_tx_size_set(struct mvpp2_port *port)
  1504. {
  1505. u32 val, size, mtu;
  1506. int txq, tx_port_num;
  1507. mtu = port->pkt_size * 8;
  1508. if (mtu > MVPP2_TXP_MTU_MAX)
  1509. mtu = MVPP2_TXP_MTU_MAX;
  1510. /* WA for wrong Token bucket update: Set MTU value = 3*real MTU value */
  1511. mtu = 3 * mtu;
  1512. /* Indirect access to registers */
  1513. tx_port_num = mvpp2_egress_port(port);
  1514. mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG, tx_port_num);
  1515. /* Set MTU */
  1516. val = mvpp2_read(port->priv, MVPP2_TXP_SCHED_MTU_REG);
  1517. val &= ~MVPP2_TXP_MTU_MAX;
  1518. val |= mtu;
  1519. mvpp2_write(port->priv, MVPP2_TXP_SCHED_MTU_REG, val);
  1520. /* TXP token size and all TXQs token size must be larger that MTU */
  1521. val = mvpp2_read(port->priv, MVPP2_TXP_SCHED_TOKEN_SIZE_REG);
  1522. size = val & MVPP2_TXP_TOKEN_SIZE_MAX;
  1523. if (size < mtu) {
  1524. size = mtu;
  1525. val &= ~MVPP2_TXP_TOKEN_SIZE_MAX;
  1526. val |= size;
  1527. mvpp2_write(port->priv, MVPP2_TXP_SCHED_TOKEN_SIZE_REG, val);
  1528. }
  1529. for (txq = 0; txq < port->ntxqs; txq++) {
  1530. val = mvpp2_read(port->priv,
  1531. MVPP2_TXQ_SCHED_TOKEN_SIZE_REG(txq));
  1532. size = val & MVPP2_TXQ_TOKEN_SIZE_MAX;
  1533. if (size < mtu) {
  1534. size = mtu;
  1535. val &= ~MVPP2_TXQ_TOKEN_SIZE_MAX;
  1536. val |= size;
  1537. mvpp2_write(port->priv,
  1538. MVPP2_TXQ_SCHED_TOKEN_SIZE_REG(txq),
  1539. val);
  1540. }
  1541. }
  1542. }
  1543. /* Set the number of packets that will be received before Rx interrupt
  1544. * will be generated by HW.
  1545. */
  1546. static void mvpp2_rx_pkts_coal_set(struct mvpp2_port *port,
  1547. struct mvpp2_rx_queue *rxq)
  1548. {
  1549. int cpu = get_cpu();
  1550. if (rxq->pkts_coal > MVPP2_OCCUPIED_THRESH_MASK)
  1551. rxq->pkts_coal = MVPP2_OCCUPIED_THRESH_MASK;
  1552. mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_NUM_REG, rxq->id);
  1553. mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_THRESH_REG,
  1554. rxq->pkts_coal);
  1555. put_cpu();
  1556. }
  1557. /* For some reason in the LSP this is done on each CPU. Why ? */
  1558. static void mvpp2_tx_pkts_coal_set(struct mvpp2_port *port,
  1559. struct mvpp2_tx_queue *txq)
  1560. {
  1561. int cpu = get_cpu();
  1562. u32 val;
  1563. if (txq->done_pkts_coal > MVPP2_TXQ_THRESH_MASK)
  1564. txq->done_pkts_coal = MVPP2_TXQ_THRESH_MASK;
  1565. val = (txq->done_pkts_coal << MVPP2_TXQ_THRESH_OFFSET);
  1566. mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_NUM_REG, txq->id);
  1567. mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_THRESH_REG, val);
  1568. put_cpu();
  1569. }
  1570. static u32 mvpp2_usec_to_cycles(u32 usec, unsigned long clk_hz)
  1571. {
  1572. u64 tmp = (u64)clk_hz * usec;
  1573. do_div(tmp, USEC_PER_SEC);
  1574. return tmp > U32_MAX ? U32_MAX : tmp;
  1575. }
  1576. static u32 mvpp2_cycles_to_usec(u32 cycles, unsigned long clk_hz)
  1577. {
  1578. u64 tmp = (u64)cycles * USEC_PER_SEC;
  1579. do_div(tmp, clk_hz);
  1580. return tmp > U32_MAX ? U32_MAX : tmp;
  1581. }
  1582. /* Set the time delay in usec before Rx interrupt */
  1583. static void mvpp2_rx_time_coal_set(struct mvpp2_port *port,
  1584. struct mvpp2_rx_queue *rxq)
  1585. {
  1586. unsigned long freq = port->priv->tclk;
  1587. u32 val = mvpp2_usec_to_cycles(rxq->time_coal, freq);
  1588. if (val > MVPP2_MAX_ISR_RX_THRESHOLD) {
  1589. rxq->time_coal =
  1590. mvpp2_cycles_to_usec(MVPP2_MAX_ISR_RX_THRESHOLD, freq);
  1591. /* re-evaluate to get actual register value */
  1592. val = mvpp2_usec_to_cycles(rxq->time_coal, freq);
  1593. }
  1594. mvpp2_write(port->priv, MVPP2_ISR_RX_THRESHOLD_REG(rxq->id), val);
  1595. }
  1596. static void mvpp2_tx_time_coal_set(struct mvpp2_port *port)
  1597. {
  1598. unsigned long freq = port->priv->tclk;
  1599. u32 val = mvpp2_usec_to_cycles(port->tx_time_coal, freq);
  1600. if (val > MVPP2_MAX_ISR_TX_THRESHOLD) {
  1601. port->tx_time_coal =
  1602. mvpp2_cycles_to_usec(MVPP2_MAX_ISR_TX_THRESHOLD, freq);
  1603. /* re-evaluate to get actual register value */
  1604. val = mvpp2_usec_to_cycles(port->tx_time_coal, freq);
  1605. }
  1606. mvpp2_write(port->priv, MVPP2_ISR_TX_THRESHOLD_REG(port->id), val);
  1607. }
  1608. /* Free Tx queue skbuffs */
  1609. static void mvpp2_txq_bufs_free(struct mvpp2_port *port,
  1610. struct mvpp2_tx_queue *txq,
  1611. struct mvpp2_txq_pcpu *txq_pcpu, int num)
  1612. {
  1613. int i;
  1614. for (i = 0; i < num; i++) {
  1615. struct mvpp2_txq_pcpu_buf *tx_buf =
  1616. txq_pcpu->buffs + txq_pcpu->txq_get_index;
  1617. if (!IS_TSO_HEADER(txq_pcpu, tx_buf->dma))
  1618. dma_unmap_single(port->dev->dev.parent, tx_buf->dma,
  1619. tx_buf->size, DMA_TO_DEVICE);
  1620. if (tx_buf->skb)
  1621. dev_kfree_skb_any(tx_buf->skb);
  1622. mvpp2_txq_inc_get(txq_pcpu);
  1623. }
  1624. }
  1625. static inline struct mvpp2_rx_queue *mvpp2_get_rx_queue(struct mvpp2_port *port,
  1626. u32 cause)
  1627. {
  1628. int queue = fls(cause) - 1;
  1629. return port->rxqs[queue];
  1630. }
  1631. static inline struct mvpp2_tx_queue *mvpp2_get_tx_queue(struct mvpp2_port *port,
  1632. u32 cause)
  1633. {
  1634. int queue = fls(cause) - 1;
  1635. return port->txqs[queue];
  1636. }
  1637. /* Handle end of transmission */
  1638. static void mvpp2_txq_done(struct mvpp2_port *port, struct mvpp2_tx_queue *txq,
  1639. struct mvpp2_txq_pcpu *txq_pcpu)
  1640. {
  1641. struct netdev_queue *nq = netdev_get_tx_queue(port->dev, txq->log_id);
  1642. int tx_done;
  1643. if (txq_pcpu->cpu != smp_processor_id())
  1644. netdev_err(port->dev, "wrong cpu on the end of Tx processing\n");
  1645. tx_done = mvpp2_txq_sent_desc_proc(port, txq);
  1646. if (!tx_done)
  1647. return;
  1648. mvpp2_txq_bufs_free(port, txq, txq_pcpu, tx_done);
  1649. txq_pcpu->count -= tx_done;
  1650. if (netif_tx_queue_stopped(nq))
  1651. if (txq_pcpu->count <= txq_pcpu->wake_threshold)
  1652. netif_tx_wake_queue(nq);
  1653. }
  1654. static unsigned int mvpp2_tx_done(struct mvpp2_port *port, u32 cause,
  1655. int cpu)
  1656. {
  1657. struct mvpp2_tx_queue *txq;
  1658. struct mvpp2_txq_pcpu *txq_pcpu;
  1659. unsigned int tx_todo = 0;
  1660. while (cause) {
  1661. txq = mvpp2_get_tx_queue(port, cause);
  1662. if (!txq)
  1663. break;
  1664. txq_pcpu = per_cpu_ptr(txq->pcpu, cpu);
  1665. if (txq_pcpu->count) {
  1666. mvpp2_txq_done(port, txq, txq_pcpu);
  1667. tx_todo += txq_pcpu->count;
  1668. }
  1669. cause &= ~(1 << txq->log_id);
  1670. }
  1671. return tx_todo;
  1672. }
  1673. /* Rx/Tx queue initialization/cleanup methods */
  1674. /* Allocate and initialize descriptors for aggr TXQ */
  1675. static int mvpp2_aggr_txq_init(struct platform_device *pdev,
  1676. struct mvpp2_tx_queue *aggr_txq, int cpu,
  1677. struct mvpp2 *priv)
  1678. {
  1679. u32 txq_dma;
  1680. /* Allocate memory for TX descriptors */
  1681. aggr_txq->descs = dma_zalloc_coherent(&pdev->dev,
  1682. MVPP2_AGGR_TXQ_SIZE * MVPP2_DESC_ALIGNED_SIZE,
  1683. &aggr_txq->descs_dma, GFP_KERNEL);
  1684. if (!aggr_txq->descs)
  1685. return -ENOMEM;
  1686. aggr_txq->last_desc = MVPP2_AGGR_TXQ_SIZE - 1;
  1687. /* Aggr TXQ no reset WA */
  1688. aggr_txq->next_desc_to_proc = mvpp2_read(priv,
  1689. MVPP2_AGGR_TXQ_INDEX_REG(cpu));
  1690. /* Set Tx descriptors queue starting address indirect
  1691. * access
  1692. */
  1693. if (priv->hw_version == MVPP21)
  1694. txq_dma = aggr_txq->descs_dma;
  1695. else
  1696. txq_dma = aggr_txq->descs_dma >>
  1697. MVPP22_AGGR_TXQ_DESC_ADDR_OFFS;
  1698. mvpp2_write(priv, MVPP2_AGGR_TXQ_DESC_ADDR_REG(cpu), txq_dma);
  1699. mvpp2_write(priv, MVPP2_AGGR_TXQ_DESC_SIZE_REG(cpu),
  1700. MVPP2_AGGR_TXQ_SIZE);
  1701. return 0;
  1702. }
  1703. /* Create a specified Rx queue */
  1704. static int mvpp2_rxq_init(struct mvpp2_port *port,
  1705. struct mvpp2_rx_queue *rxq)
  1706. {
  1707. u32 rxq_dma;
  1708. int cpu;
  1709. rxq->size = port->rx_ring_size;
  1710. /* Allocate memory for RX descriptors */
  1711. rxq->descs = dma_alloc_coherent(port->dev->dev.parent,
  1712. rxq->size * MVPP2_DESC_ALIGNED_SIZE,
  1713. &rxq->descs_dma, GFP_KERNEL);
  1714. if (!rxq->descs)
  1715. return -ENOMEM;
  1716. rxq->last_desc = rxq->size - 1;
  1717. /* Zero occupied and non-occupied counters - direct access */
  1718. mvpp2_write(port->priv, MVPP2_RXQ_STATUS_REG(rxq->id), 0);
  1719. /* Set Rx descriptors queue starting address - indirect access */
  1720. cpu = get_cpu();
  1721. mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_NUM_REG, rxq->id);
  1722. if (port->priv->hw_version == MVPP21)
  1723. rxq_dma = rxq->descs_dma;
  1724. else
  1725. rxq_dma = rxq->descs_dma >> MVPP22_DESC_ADDR_OFFS;
  1726. mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_DESC_ADDR_REG, rxq_dma);
  1727. mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_DESC_SIZE_REG, rxq->size);
  1728. mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_INDEX_REG, 0);
  1729. put_cpu();
  1730. /* Set Offset */
  1731. mvpp2_rxq_offset_set(port, rxq->id, NET_SKB_PAD);
  1732. /* Set coalescing pkts and time */
  1733. mvpp2_rx_pkts_coal_set(port, rxq);
  1734. mvpp2_rx_time_coal_set(port, rxq);
  1735. /* Add number of descriptors ready for receiving packets */
  1736. mvpp2_rxq_status_update(port, rxq->id, 0, rxq->size);
  1737. return 0;
  1738. }
  1739. /* Push packets received by the RXQ to BM pool */
  1740. static void mvpp2_rxq_drop_pkts(struct mvpp2_port *port,
  1741. struct mvpp2_rx_queue *rxq)
  1742. {
  1743. int rx_received, i;
  1744. rx_received = mvpp2_rxq_received(port, rxq->id);
  1745. if (!rx_received)
  1746. return;
  1747. for (i = 0; i < rx_received; i++) {
  1748. struct mvpp2_rx_desc *rx_desc = mvpp2_rxq_next_desc_get(rxq);
  1749. u32 status = mvpp2_rxdesc_status_get(port, rx_desc);
  1750. int pool;
  1751. pool = (status & MVPP2_RXD_BM_POOL_ID_MASK) >>
  1752. MVPP2_RXD_BM_POOL_ID_OFFS;
  1753. mvpp2_bm_pool_put(port, pool,
  1754. mvpp2_rxdesc_dma_addr_get(port, rx_desc),
  1755. mvpp2_rxdesc_cookie_get(port, rx_desc));
  1756. }
  1757. mvpp2_rxq_status_update(port, rxq->id, rx_received, rx_received);
  1758. }
  1759. /* Cleanup Rx queue */
  1760. static void mvpp2_rxq_deinit(struct mvpp2_port *port,
  1761. struct mvpp2_rx_queue *rxq)
  1762. {
  1763. int cpu;
  1764. mvpp2_rxq_drop_pkts(port, rxq);
  1765. if (rxq->descs)
  1766. dma_free_coherent(port->dev->dev.parent,
  1767. rxq->size * MVPP2_DESC_ALIGNED_SIZE,
  1768. rxq->descs,
  1769. rxq->descs_dma);
  1770. rxq->descs = NULL;
  1771. rxq->last_desc = 0;
  1772. rxq->next_desc_to_proc = 0;
  1773. rxq->descs_dma = 0;
  1774. /* Clear Rx descriptors queue starting address and size;
  1775. * free descriptor number
  1776. */
  1777. mvpp2_write(port->priv, MVPP2_RXQ_STATUS_REG(rxq->id), 0);
  1778. cpu = get_cpu();
  1779. mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_NUM_REG, rxq->id);
  1780. mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_DESC_ADDR_REG, 0);
  1781. mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_DESC_SIZE_REG, 0);
  1782. put_cpu();
  1783. }
  1784. /* Create and initialize a Tx queue */
  1785. static int mvpp2_txq_init(struct mvpp2_port *port,
  1786. struct mvpp2_tx_queue *txq)
  1787. {
  1788. u32 val;
  1789. int cpu, desc, desc_per_txq, tx_port_num;
  1790. struct mvpp2_txq_pcpu *txq_pcpu;
  1791. txq->size = port->tx_ring_size;
  1792. /* Allocate memory for Tx descriptors */
  1793. txq->descs = dma_alloc_coherent(port->dev->dev.parent,
  1794. txq->size * MVPP2_DESC_ALIGNED_SIZE,
  1795. &txq->descs_dma, GFP_KERNEL);
  1796. if (!txq->descs)
  1797. return -ENOMEM;
  1798. txq->last_desc = txq->size - 1;
  1799. /* Set Tx descriptors queue starting address - indirect access */
  1800. cpu = get_cpu();
  1801. mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_NUM_REG, txq->id);
  1802. mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_DESC_ADDR_REG,
  1803. txq->descs_dma);
  1804. mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_DESC_SIZE_REG,
  1805. txq->size & MVPP2_TXQ_DESC_SIZE_MASK);
  1806. mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_INDEX_REG, 0);
  1807. mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_RSVD_CLR_REG,
  1808. txq->id << MVPP2_TXQ_RSVD_CLR_OFFSET);
  1809. val = mvpp2_percpu_read(port->priv, cpu, MVPP2_TXQ_PENDING_REG);
  1810. val &= ~MVPP2_TXQ_PENDING_MASK;
  1811. mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_PENDING_REG, val);
  1812. /* Calculate base address in prefetch buffer. We reserve 16 descriptors
  1813. * for each existing TXQ.
  1814. * TCONTS for PON port must be continuous from 0 to MVPP2_MAX_TCONT
  1815. * GBE ports assumed to be continuous from 0 to MVPP2_MAX_PORTS
  1816. */
  1817. desc_per_txq = 16;
  1818. desc = (port->id * MVPP2_MAX_TXQ * desc_per_txq) +
  1819. (txq->log_id * desc_per_txq);
  1820. mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_PREF_BUF_REG,
  1821. MVPP2_PREF_BUF_PTR(desc) | MVPP2_PREF_BUF_SIZE_16 |
  1822. MVPP2_PREF_BUF_THRESH(desc_per_txq / 2));
  1823. put_cpu();
  1824. /* WRR / EJP configuration - indirect access */
  1825. tx_port_num = mvpp2_egress_port(port);
  1826. mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG, tx_port_num);
  1827. val = mvpp2_read(port->priv, MVPP2_TXQ_SCHED_REFILL_REG(txq->log_id));
  1828. val &= ~MVPP2_TXQ_REFILL_PERIOD_ALL_MASK;
  1829. val |= MVPP2_TXQ_REFILL_PERIOD_MASK(1);
  1830. val |= MVPP2_TXQ_REFILL_TOKENS_ALL_MASK;
  1831. mvpp2_write(port->priv, MVPP2_TXQ_SCHED_REFILL_REG(txq->log_id), val);
  1832. val = MVPP2_TXQ_TOKEN_SIZE_MAX;
  1833. mvpp2_write(port->priv, MVPP2_TXQ_SCHED_TOKEN_SIZE_REG(txq->log_id),
  1834. val);
  1835. for_each_present_cpu(cpu) {
  1836. txq_pcpu = per_cpu_ptr(txq->pcpu, cpu);
  1837. txq_pcpu->size = txq->size;
  1838. txq_pcpu->buffs = kmalloc_array(txq_pcpu->size,
  1839. sizeof(*txq_pcpu->buffs),
  1840. GFP_KERNEL);
  1841. if (!txq_pcpu->buffs)
  1842. return -ENOMEM;
  1843. txq_pcpu->count = 0;
  1844. txq_pcpu->reserved_num = 0;
  1845. txq_pcpu->txq_put_index = 0;
  1846. txq_pcpu->txq_get_index = 0;
  1847. txq_pcpu->tso_headers = NULL;
  1848. txq_pcpu->stop_threshold = txq->size - MVPP2_MAX_SKB_DESCS;
  1849. txq_pcpu->wake_threshold = txq_pcpu->stop_threshold / 2;
  1850. txq_pcpu->tso_headers =
  1851. dma_alloc_coherent(port->dev->dev.parent,
  1852. txq_pcpu->size * TSO_HEADER_SIZE,
  1853. &txq_pcpu->tso_headers_dma,
  1854. GFP_KERNEL);
  1855. if (!txq_pcpu->tso_headers)
  1856. return -ENOMEM;
  1857. }
  1858. return 0;
  1859. }
  1860. /* Free allocated TXQ resources */
  1861. static void mvpp2_txq_deinit(struct mvpp2_port *port,
  1862. struct mvpp2_tx_queue *txq)
  1863. {
  1864. struct mvpp2_txq_pcpu *txq_pcpu;
  1865. int cpu;
  1866. for_each_present_cpu(cpu) {
  1867. txq_pcpu = per_cpu_ptr(txq->pcpu, cpu);
  1868. kfree(txq_pcpu->buffs);
  1869. if (txq_pcpu->tso_headers)
  1870. dma_free_coherent(port->dev->dev.parent,
  1871. txq_pcpu->size * TSO_HEADER_SIZE,
  1872. txq_pcpu->tso_headers,
  1873. txq_pcpu->tso_headers_dma);
  1874. txq_pcpu->tso_headers = NULL;
  1875. }
  1876. if (txq->descs)
  1877. dma_free_coherent(port->dev->dev.parent,
  1878. txq->size * MVPP2_DESC_ALIGNED_SIZE,
  1879. txq->descs, txq->descs_dma);
  1880. txq->descs = NULL;
  1881. txq->last_desc = 0;
  1882. txq->next_desc_to_proc = 0;
  1883. txq->descs_dma = 0;
  1884. /* Set minimum bandwidth for disabled TXQs */
  1885. mvpp2_write(port->priv, MVPP2_TXQ_SCHED_TOKEN_CNTR_REG(txq->id), 0);
  1886. /* Set Tx descriptors queue starting address and size */
  1887. cpu = get_cpu();
  1888. mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_NUM_REG, txq->id);
  1889. mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_DESC_ADDR_REG, 0);
  1890. mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_DESC_SIZE_REG, 0);
  1891. put_cpu();
  1892. }
  1893. /* Cleanup Tx ports */
  1894. static void mvpp2_txq_clean(struct mvpp2_port *port, struct mvpp2_tx_queue *txq)
  1895. {
  1896. struct mvpp2_txq_pcpu *txq_pcpu;
  1897. int delay, pending, cpu;
  1898. u32 val;
  1899. cpu = get_cpu();
  1900. mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_NUM_REG, txq->id);
  1901. val = mvpp2_percpu_read(port->priv, cpu, MVPP2_TXQ_PREF_BUF_REG);
  1902. val |= MVPP2_TXQ_DRAIN_EN_MASK;
  1903. mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_PREF_BUF_REG, val);
  1904. /* The napi queue has been stopped so wait for all packets
  1905. * to be transmitted.
  1906. */
  1907. delay = 0;
  1908. do {
  1909. if (delay >= MVPP2_TX_PENDING_TIMEOUT_MSEC) {
  1910. netdev_warn(port->dev,
  1911. "port %d: cleaning queue %d timed out\n",
  1912. port->id, txq->log_id);
  1913. break;
  1914. }
  1915. mdelay(1);
  1916. delay++;
  1917. pending = mvpp2_percpu_read(port->priv, cpu,
  1918. MVPP2_TXQ_PENDING_REG);
  1919. pending &= MVPP2_TXQ_PENDING_MASK;
  1920. } while (pending);
  1921. val &= ~MVPP2_TXQ_DRAIN_EN_MASK;
  1922. mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_PREF_BUF_REG, val);
  1923. put_cpu();
  1924. for_each_present_cpu(cpu) {
  1925. txq_pcpu = per_cpu_ptr(txq->pcpu, cpu);
  1926. /* Release all packets */
  1927. mvpp2_txq_bufs_free(port, txq, txq_pcpu, txq_pcpu->count);
  1928. /* Reset queue */
  1929. txq_pcpu->count = 0;
  1930. txq_pcpu->txq_put_index = 0;
  1931. txq_pcpu->txq_get_index = 0;
  1932. }
  1933. }
  1934. /* Cleanup all Tx queues */
  1935. static void mvpp2_cleanup_txqs(struct mvpp2_port *port)
  1936. {
  1937. struct mvpp2_tx_queue *txq;
  1938. int queue;
  1939. u32 val;
  1940. val = mvpp2_read(port->priv, MVPP2_TX_PORT_FLUSH_REG);
  1941. /* Reset Tx ports and delete Tx queues */
  1942. val |= MVPP2_TX_PORT_FLUSH_MASK(port->id);
  1943. mvpp2_write(port->priv, MVPP2_TX_PORT_FLUSH_REG, val);
  1944. for (queue = 0; queue < port->ntxqs; queue++) {
  1945. txq = port->txqs[queue];
  1946. mvpp2_txq_clean(port, txq);
  1947. mvpp2_txq_deinit(port, txq);
  1948. }
  1949. on_each_cpu(mvpp2_txq_sent_counter_clear, port, 1);
  1950. val &= ~MVPP2_TX_PORT_FLUSH_MASK(port->id);
  1951. mvpp2_write(port->priv, MVPP2_TX_PORT_FLUSH_REG, val);
  1952. }
  1953. /* Cleanup all Rx queues */
  1954. static void mvpp2_cleanup_rxqs(struct mvpp2_port *port)
  1955. {
  1956. int queue;
  1957. for (queue = 0; queue < port->nrxqs; queue++)
  1958. mvpp2_rxq_deinit(port, port->rxqs[queue]);
  1959. }
  1960. /* Init all Rx queues for port */
  1961. static int mvpp2_setup_rxqs(struct mvpp2_port *port)
  1962. {
  1963. int queue, err;
  1964. for (queue = 0; queue < port->nrxqs; queue++) {
  1965. err = mvpp2_rxq_init(port, port->rxqs[queue]);
  1966. if (err)
  1967. goto err_cleanup;
  1968. }
  1969. return 0;
  1970. err_cleanup:
  1971. mvpp2_cleanup_rxqs(port);
  1972. return err;
  1973. }
  1974. /* Init all tx queues for port */
  1975. static int mvpp2_setup_txqs(struct mvpp2_port *port)
  1976. {
  1977. struct mvpp2_tx_queue *txq;
  1978. int queue, err;
  1979. for (queue = 0; queue < port->ntxqs; queue++) {
  1980. txq = port->txqs[queue];
  1981. err = mvpp2_txq_init(port, txq);
  1982. if (err)
  1983. goto err_cleanup;
  1984. }
  1985. if (port->has_tx_irqs) {
  1986. mvpp2_tx_time_coal_set(port);
  1987. for (queue = 0; queue < port->ntxqs; queue++) {
  1988. txq = port->txqs[queue];
  1989. mvpp2_tx_pkts_coal_set(port, txq);
  1990. }
  1991. }
  1992. on_each_cpu(mvpp2_txq_sent_counter_clear, port, 1);
  1993. return 0;
  1994. err_cleanup:
  1995. mvpp2_cleanup_txqs(port);
  1996. return err;
  1997. }
  1998. /* The callback for per-port interrupt */
  1999. static irqreturn_t mvpp2_isr(int irq, void *dev_id)
  2000. {
  2001. struct mvpp2_queue_vector *qv = dev_id;
  2002. mvpp2_qvec_interrupt_disable(qv);
  2003. napi_schedule(&qv->napi);
  2004. return IRQ_HANDLED;
  2005. }
  2006. /* Per-port interrupt for link status changes */
  2007. static irqreturn_t mvpp2_link_status_isr(int irq, void *dev_id)
  2008. {
  2009. struct mvpp2_port *port = (struct mvpp2_port *)dev_id;
  2010. struct net_device *dev = port->dev;
  2011. bool event = false, link = false;
  2012. u32 val;
  2013. mvpp22_gop_mask_irq(port);
  2014. if (port->gop_id == 0 &&
  2015. port->phy_interface == PHY_INTERFACE_MODE_10GKR) {
  2016. val = readl(port->base + MVPP22_XLG_INT_STAT);
  2017. if (val & MVPP22_XLG_INT_STAT_LINK) {
  2018. event = true;
  2019. val = readl(port->base + MVPP22_XLG_STATUS);
  2020. if (val & MVPP22_XLG_STATUS_LINK_UP)
  2021. link = true;
  2022. }
  2023. } else if (phy_interface_mode_is_rgmii(port->phy_interface) ||
  2024. port->phy_interface == PHY_INTERFACE_MODE_SGMII ||
  2025. port->phy_interface == PHY_INTERFACE_MODE_1000BASEX ||
  2026. port->phy_interface == PHY_INTERFACE_MODE_2500BASEX) {
  2027. val = readl(port->base + MVPP22_GMAC_INT_STAT);
  2028. if (val & MVPP22_GMAC_INT_STAT_LINK) {
  2029. event = true;
  2030. val = readl(port->base + MVPP2_GMAC_STATUS0);
  2031. if (val & MVPP2_GMAC_STATUS0_LINK_UP)
  2032. link = true;
  2033. }
  2034. }
  2035. if (port->phylink) {
  2036. phylink_mac_change(port->phylink, link);
  2037. goto handled;
  2038. }
  2039. if (!netif_running(dev) || !event)
  2040. goto handled;
  2041. if (link) {
  2042. mvpp2_interrupts_enable(port);
  2043. mvpp2_egress_enable(port);
  2044. mvpp2_ingress_enable(port);
  2045. netif_carrier_on(dev);
  2046. netif_tx_wake_all_queues(dev);
  2047. } else {
  2048. netif_tx_stop_all_queues(dev);
  2049. netif_carrier_off(dev);
  2050. mvpp2_ingress_disable(port);
  2051. mvpp2_egress_disable(port);
  2052. mvpp2_interrupts_disable(port);
  2053. }
  2054. handled:
  2055. mvpp22_gop_unmask_irq(port);
  2056. return IRQ_HANDLED;
  2057. }
  2058. static void mvpp2_timer_set(struct mvpp2_port_pcpu *port_pcpu)
  2059. {
  2060. ktime_t interval;
  2061. if (!port_pcpu->timer_scheduled) {
  2062. port_pcpu->timer_scheduled = true;
  2063. interval = MVPP2_TXDONE_HRTIMER_PERIOD_NS;
  2064. hrtimer_start(&port_pcpu->tx_done_timer, interval,
  2065. HRTIMER_MODE_REL_PINNED);
  2066. }
  2067. }
  2068. static void mvpp2_tx_proc_cb(unsigned long data)
  2069. {
  2070. struct net_device *dev = (struct net_device *)data;
  2071. struct mvpp2_port *port = netdev_priv(dev);
  2072. struct mvpp2_port_pcpu *port_pcpu = this_cpu_ptr(port->pcpu);
  2073. unsigned int tx_todo, cause;
  2074. if (!netif_running(dev))
  2075. return;
  2076. port_pcpu->timer_scheduled = false;
  2077. /* Process all the Tx queues */
  2078. cause = (1 << port->ntxqs) - 1;
  2079. tx_todo = mvpp2_tx_done(port, cause, smp_processor_id());
  2080. /* Set the timer in case not all the packets were processed */
  2081. if (tx_todo)
  2082. mvpp2_timer_set(port_pcpu);
  2083. }
  2084. static enum hrtimer_restart mvpp2_hr_timer_cb(struct hrtimer *timer)
  2085. {
  2086. struct mvpp2_port_pcpu *port_pcpu = container_of(timer,
  2087. struct mvpp2_port_pcpu,
  2088. tx_done_timer);
  2089. tasklet_schedule(&port_pcpu->tx_done_tasklet);
  2090. return HRTIMER_NORESTART;
  2091. }
  2092. /* Main RX/TX processing routines */
  2093. /* Display more error info */
  2094. static void mvpp2_rx_error(struct mvpp2_port *port,
  2095. struct mvpp2_rx_desc *rx_desc)
  2096. {
  2097. u32 status = mvpp2_rxdesc_status_get(port, rx_desc);
  2098. size_t sz = mvpp2_rxdesc_size_get(port, rx_desc);
  2099. char *err_str = NULL;
  2100. switch (status & MVPP2_RXD_ERR_CODE_MASK) {
  2101. case MVPP2_RXD_ERR_CRC:
  2102. err_str = "crc";
  2103. break;
  2104. case MVPP2_RXD_ERR_OVERRUN:
  2105. err_str = "overrun";
  2106. break;
  2107. case MVPP2_RXD_ERR_RESOURCE:
  2108. err_str = "resource";
  2109. break;
  2110. }
  2111. if (err_str && net_ratelimit())
  2112. netdev_err(port->dev,
  2113. "bad rx status %08x (%s error), size=%zu\n",
  2114. status, err_str, sz);
  2115. }
  2116. /* Handle RX checksum offload */
  2117. static void mvpp2_rx_csum(struct mvpp2_port *port, u32 status,
  2118. struct sk_buff *skb)
  2119. {
  2120. if (((status & MVPP2_RXD_L3_IP4) &&
  2121. !(status & MVPP2_RXD_IP4_HEADER_ERR)) ||
  2122. (status & MVPP2_RXD_L3_IP6))
  2123. if (((status & MVPP2_RXD_L4_UDP) ||
  2124. (status & MVPP2_RXD_L4_TCP)) &&
  2125. (status & MVPP2_RXD_L4_CSUM_OK)) {
  2126. skb->csum = 0;
  2127. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2128. return;
  2129. }
  2130. skb->ip_summed = CHECKSUM_NONE;
  2131. }
  2132. /* Reuse skb if possible, or allocate a new skb and add it to BM pool */
  2133. static int mvpp2_rx_refill(struct mvpp2_port *port,
  2134. struct mvpp2_bm_pool *bm_pool, int pool)
  2135. {
  2136. dma_addr_t dma_addr;
  2137. phys_addr_t phys_addr;
  2138. void *buf;
  2139. /* No recycle or too many buffers are in use, so allocate a new skb */
  2140. buf = mvpp2_buf_alloc(port, bm_pool, &dma_addr, &phys_addr,
  2141. GFP_ATOMIC);
  2142. if (!buf)
  2143. return -ENOMEM;
  2144. mvpp2_bm_pool_put(port, pool, dma_addr, phys_addr);
  2145. return 0;
  2146. }
  2147. /* Handle tx checksum */
  2148. static u32 mvpp2_skb_tx_csum(struct mvpp2_port *port, struct sk_buff *skb)
  2149. {
  2150. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  2151. int ip_hdr_len = 0;
  2152. u8 l4_proto;
  2153. if (skb->protocol == htons(ETH_P_IP)) {
  2154. struct iphdr *ip4h = ip_hdr(skb);
  2155. /* Calculate IPv4 checksum and L4 checksum */
  2156. ip_hdr_len = ip4h->ihl;
  2157. l4_proto = ip4h->protocol;
  2158. } else if (skb->protocol == htons(ETH_P_IPV6)) {
  2159. struct ipv6hdr *ip6h = ipv6_hdr(skb);
  2160. /* Read l4_protocol from one of IPv6 extra headers */
  2161. if (skb_network_header_len(skb) > 0)
  2162. ip_hdr_len = (skb_network_header_len(skb) >> 2);
  2163. l4_proto = ip6h->nexthdr;
  2164. } else {
  2165. return MVPP2_TXD_L4_CSUM_NOT;
  2166. }
  2167. return mvpp2_txq_desc_csum(skb_network_offset(skb),
  2168. skb->protocol, ip_hdr_len, l4_proto);
  2169. }
  2170. return MVPP2_TXD_L4_CSUM_NOT | MVPP2_TXD_IP_CSUM_DISABLE;
  2171. }
  2172. /* Main rx processing */
  2173. static int mvpp2_rx(struct mvpp2_port *port, struct napi_struct *napi,
  2174. int rx_todo, struct mvpp2_rx_queue *rxq)
  2175. {
  2176. struct net_device *dev = port->dev;
  2177. int rx_received;
  2178. int rx_done = 0;
  2179. u32 rcvd_pkts = 0;
  2180. u32 rcvd_bytes = 0;
  2181. /* Get number of received packets and clamp the to-do */
  2182. rx_received = mvpp2_rxq_received(port, rxq->id);
  2183. if (rx_todo > rx_received)
  2184. rx_todo = rx_received;
  2185. while (rx_done < rx_todo) {
  2186. struct mvpp2_rx_desc *rx_desc = mvpp2_rxq_next_desc_get(rxq);
  2187. struct mvpp2_bm_pool *bm_pool;
  2188. struct sk_buff *skb;
  2189. unsigned int frag_size;
  2190. dma_addr_t dma_addr;
  2191. phys_addr_t phys_addr;
  2192. u32 rx_status;
  2193. int pool, rx_bytes, err;
  2194. void *data;
  2195. rx_done++;
  2196. rx_status = mvpp2_rxdesc_status_get(port, rx_desc);
  2197. rx_bytes = mvpp2_rxdesc_size_get(port, rx_desc);
  2198. rx_bytes -= MVPP2_MH_SIZE;
  2199. dma_addr = mvpp2_rxdesc_dma_addr_get(port, rx_desc);
  2200. phys_addr = mvpp2_rxdesc_cookie_get(port, rx_desc);
  2201. data = (void *)phys_to_virt(phys_addr);
  2202. pool = (rx_status & MVPP2_RXD_BM_POOL_ID_MASK) >>
  2203. MVPP2_RXD_BM_POOL_ID_OFFS;
  2204. bm_pool = &port->priv->bm_pools[pool];
  2205. /* In case of an error, release the requested buffer pointer
  2206. * to the Buffer Manager. This request process is controlled
  2207. * by the hardware, and the information about the buffer is
  2208. * comprised by the RX descriptor.
  2209. */
  2210. if (rx_status & MVPP2_RXD_ERR_SUMMARY) {
  2211. err_drop_frame:
  2212. dev->stats.rx_errors++;
  2213. mvpp2_rx_error(port, rx_desc);
  2214. /* Return the buffer to the pool */
  2215. mvpp2_bm_pool_put(port, pool, dma_addr, phys_addr);
  2216. continue;
  2217. }
  2218. if (bm_pool->frag_size > PAGE_SIZE)
  2219. frag_size = 0;
  2220. else
  2221. frag_size = bm_pool->frag_size;
  2222. skb = build_skb(data, frag_size);
  2223. if (!skb) {
  2224. netdev_warn(port->dev, "skb build failed\n");
  2225. goto err_drop_frame;
  2226. }
  2227. err = mvpp2_rx_refill(port, bm_pool, pool);
  2228. if (err) {
  2229. netdev_err(port->dev, "failed to refill BM pools\n");
  2230. goto err_drop_frame;
  2231. }
  2232. dma_unmap_single(dev->dev.parent, dma_addr,
  2233. bm_pool->buf_size, DMA_FROM_DEVICE);
  2234. rcvd_pkts++;
  2235. rcvd_bytes += rx_bytes;
  2236. skb_reserve(skb, MVPP2_MH_SIZE + NET_SKB_PAD);
  2237. skb_put(skb, rx_bytes);
  2238. skb->protocol = eth_type_trans(skb, dev);
  2239. mvpp2_rx_csum(port, rx_status, skb);
  2240. napi_gro_receive(napi, skb);
  2241. }
  2242. if (rcvd_pkts) {
  2243. struct mvpp2_pcpu_stats *stats = this_cpu_ptr(port->stats);
  2244. u64_stats_update_begin(&stats->syncp);
  2245. stats->rx_packets += rcvd_pkts;
  2246. stats->rx_bytes += rcvd_bytes;
  2247. u64_stats_update_end(&stats->syncp);
  2248. }
  2249. /* Update Rx queue management counters */
  2250. wmb();
  2251. mvpp2_rxq_status_update(port, rxq->id, rx_done, rx_done);
  2252. return rx_todo;
  2253. }
  2254. static inline void
  2255. tx_desc_unmap_put(struct mvpp2_port *port, struct mvpp2_tx_queue *txq,
  2256. struct mvpp2_tx_desc *desc)
  2257. {
  2258. struct mvpp2_txq_pcpu *txq_pcpu = this_cpu_ptr(txq->pcpu);
  2259. dma_addr_t buf_dma_addr =
  2260. mvpp2_txdesc_dma_addr_get(port, desc);
  2261. size_t buf_sz =
  2262. mvpp2_txdesc_size_get(port, desc);
  2263. if (!IS_TSO_HEADER(txq_pcpu, buf_dma_addr))
  2264. dma_unmap_single(port->dev->dev.parent, buf_dma_addr,
  2265. buf_sz, DMA_TO_DEVICE);
  2266. mvpp2_txq_desc_put(txq);
  2267. }
  2268. /* Handle tx fragmentation processing */
  2269. static int mvpp2_tx_frag_process(struct mvpp2_port *port, struct sk_buff *skb,
  2270. struct mvpp2_tx_queue *aggr_txq,
  2271. struct mvpp2_tx_queue *txq)
  2272. {
  2273. struct mvpp2_txq_pcpu *txq_pcpu = this_cpu_ptr(txq->pcpu);
  2274. struct mvpp2_tx_desc *tx_desc;
  2275. int i;
  2276. dma_addr_t buf_dma_addr;
  2277. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  2278. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  2279. void *addr = page_address(frag->page.p) + frag->page_offset;
  2280. tx_desc = mvpp2_txq_next_desc_get(aggr_txq);
  2281. mvpp2_txdesc_txq_set(port, tx_desc, txq->id);
  2282. mvpp2_txdesc_size_set(port, tx_desc, frag->size);
  2283. buf_dma_addr = dma_map_single(port->dev->dev.parent, addr,
  2284. frag->size, DMA_TO_DEVICE);
  2285. if (dma_mapping_error(port->dev->dev.parent, buf_dma_addr)) {
  2286. mvpp2_txq_desc_put(txq);
  2287. goto cleanup;
  2288. }
  2289. mvpp2_txdesc_dma_addr_set(port, tx_desc, buf_dma_addr);
  2290. if (i == (skb_shinfo(skb)->nr_frags - 1)) {
  2291. /* Last descriptor */
  2292. mvpp2_txdesc_cmd_set(port, tx_desc,
  2293. MVPP2_TXD_L_DESC);
  2294. mvpp2_txq_inc_put(port, txq_pcpu, skb, tx_desc);
  2295. } else {
  2296. /* Descriptor in the middle: Not First, Not Last */
  2297. mvpp2_txdesc_cmd_set(port, tx_desc, 0);
  2298. mvpp2_txq_inc_put(port, txq_pcpu, NULL, tx_desc);
  2299. }
  2300. }
  2301. return 0;
  2302. cleanup:
  2303. /* Release all descriptors that were used to map fragments of
  2304. * this packet, as well as the corresponding DMA mappings
  2305. */
  2306. for (i = i - 1; i >= 0; i--) {
  2307. tx_desc = txq->descs + i;
  2308. tx_desc_unmap_put(port, txq, tx_desc);
  2309. }
  2310. return -ENOMEM;
  2311. }
  2312. static inline void mvpp2_tso_put_hdr(struct sk_buff *skb,
  2313. struct net_device *dev,
  2314. struct mvpp2_tx_queue *txq,
  2315. struct mvpp2_tx_queue *aggr_txq,
  2316. struct mvpp2_txq_pcpu *txq_pcpu,
  2317. int hdr_sz)
  2318. {
  2319. struct mvpp2_port *port = netdev_priv(dev);
  2320. struct mvpp2_tx_desc *tx_desc = mvpp2_txq_next_desc_get(aggr_txq);
  2321. dma_addr_t addr;
  2322. mvpp2_txdesc_txq_set(port, tx_desc, txq->id);
  2323. mvpp2_txdesc_size_set(port, tx_desc, hdr_sz);
  2324. addr = txq_pcpu->tso_headers_dma +
  2325. txq_pcpu->txq_put_index * TSO_HEADER_SIZE;
  2326. mvpp2_txdesc_dma_addr_set(port, tx_desc, addr);
  2327. mvpp2_txdesc_cmd_set(port, tx_desc, mvpp2_skb_tx_csum(port, skb) |
  2328. MVPP2_TXD_F_DESC |
  2329. MVPP2_TXD_PADDING_DISABLE);
  2330. mvpp2_txq_inc_put(port, txq_pcpu, NULL, tx_desc);
  2331. }
  2332. static inline int mvpp2_tso_put_data(struct sk_buff *skb,
  2333. struct net_device *dev, struct tso_t *tso,
  2334. struct mvpp2_tx_queue *txq,
  2335. struct mvpp2_tx_queue *aggr_txq,
  2336. struct mvpp2_txq_pcpu *txq_pcpu,
  2337. int sz, bool left, bool last)
  2338. {
  2339. struct mvpp2_port *port = netdev_priv(dev);
  2340. struct mvpp2_tx_desc *tx_desc = mvpp2_txq_next_desc_get(aggr_txq);
  2341. dma_addr_t buf_dma_addr;
  2342. mvpp2_txdesc_txq_set(port, tx_desc, txq->id);
  2343. mvpp2_txdesc_size_set(port, tx_desc, sz);
  2344. buf_dma_addr = dma_map_single(dev->dev.parent, tso->data, sz,
  2345. DMA_TO_DEVICE);
  2346. if (unlikely(dma_mapping_error(dev->dev.parent, buf_dma_addr))) {
  2347. mvpp2_txq_desc_put(txq);
  2348. return -ENOMEM;
  2349. }
  2350. mvpp2_txdesc_dma_addr_set(port, tx_desc, buf_dma_addr);
  2351. if (!left) {
  2352. mvpp2_txdesc_cmd_set(port, tx_desc, MVPP2_TXD_L_DESC);
  2353. if (last) {
  2354. mvpp2_txq_inc_put(port, txq_pcpu, skb, tx_desc);
  2355. return 0;
  2356. }
  2357. } else {
  2358. mvpp2_txdesc_cmd_set(port, tx_desc, 0);
  2359. }
  2360. mvpp2_txq_inc_put(port, txq_pcpu, NULL, tx_desc);
  2361. return 0;
  2362. }
  2363. static int mvpp2_tx_tso(struct sk_buff *skb, struct net_device *dev,
  2364. struct mvpp2_tx_queue *txq,
  2365. struct mvpp2_tx_queue *aggr_txq,
  2366. struct mvpp2_txq_pcpu *txq_pcpu)
  2367. {
  2368. struct mvpp2_port *port = netdev_priv(dev);
  2369. struct tso_t tso;
  2370. int hdr_sz = skb_transport_offset(skb) + tcp_hdrlen(skb);
  2371. int i, len, descs = 0;
  2372. /* Check number of available descriptors */
  2373. if (mvpp2_aggr_desc_num_check(port->priv, aggr_txq,
  2374. tso_count_descs(skb)) ||
  2375. mvpp2_txq_reserved_desc_num_proc(port->priv, txq, txq_pcpu,
  2376. tso_count_descs(skb)))
  2377. return 0;
  2378. tso_start(skb, &tso);
  2379. len = skb->len - hdr_sz;
  2380. while (len > 0) {
  2381. int left = min_t(int, skb_shinfo(skb)->gso_size, len);
  2382. char *hdr = txq_pcpu->tso_headers +
  2383. txq_pcpu->txq_put_index * TSO_HEADER_SIZE;
  2384. len -= left;
  2385. descs++;
  2386. tso_build_hdr(skb, hdr, &tso, left, len == 0);
  2387. mvpp2_tso_put_hdr(skb, dev, txq, aggr_txq, txq_pcpu, hdr_sz);
  2388. while (left > 0) {
  2389. int sz = min_t(int, tso.size, left);
  2390. left -= sz;
  2391. descs++;
  2392. if (mvpp2_tso_put_data(skb, dev, &tso, txq, aggr_txq,
  2393. txq_pcpu, sz, left, len == 0))
  2394. goto release;
  2395. tso_build_data(skb, &tso, sz);
  2396. }
  2397. }
  2398. return descs;
  2399. release:
  2400. for (i = descs - 1; i >= 0; i--) {
  2401. struct mvpp2_tx_desc *tx_desc = txq->descs + i;
  2402. tx_desc_unmap_put(port, txq, tx_desc);
  2403. }
  2404. return 0;
  2405. }
  2406. /* Main tx processing */
  2407. static int mvpp2_tx(struct sk_buff *skb, struct net_device *dev)
  2408. {
  2409. struct mvpp2_port *port = netdev_priv(dev);
  2410. struct mvpp2_tx_queue *txq, *aggr_txq;
  2411. struct mvpp2_txq_pcpu *txq_pcpu;
  2412. struct mvpp2_tx_desc *tx_desc;
  2413. dma_addr_t buf_dma_addr;
  2414. int frags = 0;
  2415. u16 txq_id;
  2416. u32 tx_cmd;
  2417. txq_id = skb_get_queue_mapping(skb);
  2418. txq = port->txqs[txq_id];
  2419. txq_pcpu = this_cpu_ptr(txq->pcpu);
  2420. aggr_txq = &port->priv->aggr_txqs[smp_processor_id()];
  2421. if (skb_is_gso(skb)) {
  2422. frags = mvpp2_tx_tso(skb, dev, txq, aggr_txq, txq_pcpu);
  2423. goto out;
  2424. }
  2425. frags = skb_shinfo(skb)->nr_frags + 1;
  2426. /* Check number of available descriptors */
  2427. if (mvpp2_aggr_desc_num_check(port->priv, aggr_txq, frags) ||
  2428. mvpp2_txq_reserved_desc_num_proc(port->priv, txq,
  2429. txq_pcpu, frags)) {
  2430. frags = 0;
  2431. goto out;
  2432. }
  2433. /* Get a descriptor for the first part of the packet */
  2434. tx_desc = mvpp2_txq_next_desc_get(aggr_txq);
  2435. mvpp2_txdesc_txq_set(port, tx_desc, txq->id);
  2436. mvpp2_txdesc_size_set(port, tx_desc, skb_headlen(skb));
  2437. buf_dma_addr = dma_map_single(dev->dev.parent, skb->data,
  2438. skb_headlen(skb), DMA_TO_DEVICE);
  2439. if (unlikely(dma_mapping_error(dev->dev.parent, buf_dma_addr))) {
  2440. mvpp2_txq_desc_put(txq);
  2441. frags = 0;
  2442. goto out;
  2443. }
  2444. mvpp2_txdesc_dma_addr_set(port, tx_desc, buf_dma_addr);
  2445. tx_cmd = mvpp2_skb_tx_csum(port, skb);
  2446. if (frags == 1) {
  2447. /* First and Last descriptor */
  2448. tx_cmd |= MVPP2_TXD_F_DESC | MVPP2_TXD_L_DESC;
  2449. mvpp2_txdesc_cmd_set(port, tx_desc, tx_cmd);
  2450. mvpp2_txq_inc_put(port, txq_pcpu, skb, tx_desc);
  2451. } else {
  2452. /* First but not Last */
  2453. tx_cmd |= MVPP2_TXD_F_DESC | MVPP2_TXD_PADDING_DISABLE;
  2454. mvpp2_txdesc_cmd_set(port, tx_desc, tx_cmd);
  2455. mvpp2_txq_inc_put(port, txq_pcpu, NULL, tx_desc);
  2456. /* Continue with other skb fragments */
  2457. if (mvpp2_tx_frag_process(port, skb, aggr_txq, txq)) {
  2458. tx_desc_unmap_put(port, txq, tx_desc);
  2459. frags = 0;
  2460. }
  2461. }
  2462. out:
  2463. if (frags > 0) {
  2464. struct mvpp2_pcpu_stats *stats = this_cpu_ptr(port->stats);
  2465. struct netdev_queue *nq = netdev_get_tx_queue(dev, txq_id);
  2466. txq_pcpu->reserved_num -= frags;
  2467. txq_pcpu->count += frags;
  2468. aggr_txq->count += frags;
  2469. /* Enable transmit */
  2470. wmb();
  2471. mvpp2_aggr_txq_pend_desc_add(port, frags);
  2472. if (txq_pcpu->count >= txq_pcpu->stop_threshold)
  2473. netif_tx_stop_queue(nq);
  2474. u64_stats_update_begin(&stats->syncp);
  2475. stats->tx_packets++;
  2476. stats->tx_bytes += skb->len;
  2477. u64_stats_update_end(&stats->syncp);
  2478. } else {
  2479. dev->stats.tx_dropped++;
  2480. dev_kfree_skb_any(skb);
  2481. }
  2482. /* Finalize TX processing */
  2483. if (!port->has_tx_irqs && txq_pcpu->count >= txq->done_pkts_coal)
  2484. mvpp2_txq_done(port, txq, txq_pcpu);
  2485. /* Set the timer in case not all frags were processed */
  2486. if (!port->has_tx_irqs && txq_pcpu->count <= frags &&
  2487. txq_pcpu->count > 0) {
  2488. struct mvpp2_port_pcpu *port_pcpu = this_cpu_ptr(port->pcpu);
  2489. mvpp2_timer_set(port_pcpu);
  2490. }
  2491. return NETDEV_TX_OK;
  2492. }
  2493. static inline void mvpp2_cause_error(struct net_device *dev, int cause)
  2494. {
  2495. if (cause & MVPP2_CAUSE_FCS_ERR_MASK)
  2496. netdev_err(dev, "FCS error\n");
  2497. if (cause & MVPP2_CAUSE_RX_FIFO_OVERRUN_MASK)
  2498. netdev_err(dev, "rx fifo overrun error\n");
  2499. if (cause & MVPP2_CAUSE_TX_FIFO_UNDERRUN_MASK)
  2500. netdev_err(dev, "tx fifo underrun error\n");
  2501. }
  2502. static int mvpp2_poll(struct napi_struct *napi, int budget)
  2503. {
  2504. u32 cause_rx_tx, cause_rx, cause_tx, cause_misc;
  2505. int rx_done = 0;
  2506. struct mvpp2_port *port = netdev_priv(napi->dev);
  2507. struct mvpp2_queue_vector *qv;
  2508. int cpu = smp_processor_id();
  2509. qv = container_of(napi, struct mvpp2_queue_vector, napi);
  2510. /* Rx/Tx cause register
  2511. *
  2512. * Bits 0-15: each bit indicates received packets on the Rx queue
  2513. * (bit 0 is for Rx queue 0).
  2514. *
  2515. * Bits 16-23: each bit indicates transmitted packets on the Tx queue
  2516. * (bit 16 is for Tx queue 0).
  2517. *
  2518. * Each CPU has its own Rx/Tx cause register
  2519. */
  2520. cause_rx_tx = mvpp2_percpu_read_relaxed(port->priv, qv->sw_thread_id,
  2521. MVPP2_ISR_RX_TX_CAUSE_REG(port->id));
  2522. cause_misc = cause_rx_tx & MVPP2_CAUSE_MISC_SUM_MASK;
  2523. if (cause_misc) {
  2524. mvpp2_cause_error(port->dev, cause_misc);
  2525. /* Clear the cause register */
  2526. mvpp2_write(port->priv, MVPP2_ISR_MISC_CAUSE_REG, 0);
  2527. mvpp2_percpu_write(port->priv, cpu,
  2528. MVPP2_ISR_RX_TX_CAUSE_REG(port->id),
  2529. cause_rx_tx & ~MVPP2_CAUSE_MISC_SUM_MASK);
  2530. }
  2531. cause_tx = cause_rx_tx & MVPP2_CAUSE_TXQ_OCCUP_DESC_ALL_MASK;
  2532. if (cause_tx) {
  2533. cause_tx >>= MVPP2_CAUSE_TXQ_OCCUP_DESC_ALL_OFFSET;
  2534. mvpp2_tx_done(port, cause_tx, qv->sw_thread_id);
  2535. }
  2536. /* Process RX packets */
  2537. cause_rx = cause_rx_tx & MVPP2_CAUSE_RXQ_OCCUP_DESC_ALL_MASK;
  2538. cause_rx <<= qv->first_rxq;
  2539. cause_rx |= qv->pending_cause_rx;
  2540. while (cause_rx && budget > 0) {
  2541. int count;
  2542. struct mvpp2_rx_queue *rxq;
  2543. rxq = mvpp2_get_rx_queue(port, cause_rx);
  2544. if (!rxq)
  2545. break;
  2546. count = mvpp2_rx(port, napi, budget, rxq);
  2547. rx_done += count;
  2548. budget -= count;
  2549. if (budget > 0) {
  2550. /* Clear the bit associated to this Rx queue
  2551. * so that next iteration will continue from
  2552. * the next Rx queue.
  2553. */
  2554. cause_rx &= ~(1 << rxq->logic_rxq);
  2555. }
  2556. }
  2557. if (budget > 0) {
  2558. cause_rx = 0;
  2559. napi_complete_done(napi, rx_done);
  2560. mvpp2_qvec_interrupt_enable(qv);
  2561. }
  2562. qv->pending_cause_rx = cause_rx;
  2563. return rx_done;
  2564. }
  2565. static void mvpp22_mode_reconfigure(struct mvpp2_port *port)
  2566. {
  2567. u32 ctrl3;
  2568. /* comphy reconfiguration */
  2569. mvpp22_comphy_init(port);
  2570. /* gop reconfiguration */
  2571. mvpp22_gop_init(port);
  2572. /* Only GOP port 0 has an XLG MAC */
  2573. if (port->gop_id == 0) {
  2574. ctrl3 = readl(port->base + MVPP22_XLG_CTRL3_REG);
  2575. ctrl3 &= ~MVPP22_XLG_CTRL3_MACMODESELECT_MASK;
  2576. if (port->phy_interface == PHY_INTERFACE_MODE_XAUI ||
  2577. port->phy_interface == PHY_INTERFACE_MODE_10GKR)
  2578. ctrl3 |= MVPP22_XLG_CTRL3_MACMODESELECT_10G;
  2579. else
  2580. ctrl3 |= MVPP22_XLG_CTRL3_MACMODESELECT_GMAC;
  2581. writel(ctrl3, port->base + MVPP22_XLG_CTRL3_REG);
  2582. }
  2583. if (port->gop_id == 0 &&
  2584. (port->phy_interface == PHY_INTERFACE_MODE_XAUI ||
  2585. port->phy_interface == PHY_INTERFACE_MODE_10GKR))
  2586. mvpp2_xlg_max_rx_size_set(port);
  2587. else
  2588. mvpp2_gmac_max_rx_size_set(port);
  2589. }
  2590. /* Set hw internals when starting port */
  2591. static void mvpp2_start_dev(struct mvpp2_port *port)
  2592. {
  2593. int i;
  2594. mvpp2_txp_max_tx_size_set(port);
  2595. for (i = 0; i < port->nqvecs; i++)
  2596. napi_enable(&port->qvecs[i].napi);
  2597. /* Enable interrupts on all CPUs */
  2598. mvpp2_interrupts_enable(port);
  2599. if (port->priv->hw_version == MVPP22)
  2600. mvpp22_mode_reconfigure(port);
  2601. if (port->phylink) {
  2602. phylink_start(port->phylink);
  2603. } else {
  2604. /* Phylink isn't used as of now for ACPI, so the MAC has to be
  2605. * configured manually when the interface is started. This will
  2606. * be removed as soon as the phylink ACPI support lands in.
  2607. */
  2608. struct phylink_link_state state = {
  2609. .interface = port->phy_interface,
  2610. .link = 1,
  2611. };
  2612. mvpp2_mac_config(port->dev, MLO_AN_INBAND, &state);
  2613. }
  2614. netif_tx_start_all_queues(port->dev);
  2615. }
  2616. /* Set hw internals when stopping port */
  2617. static void mvpp2_stop_dev(struct mvpp2_port *port)
  2618. {
  2619. int i;
  2620. /* Disable interrupts on all CPUs */
  2621. mvpp2_interrupts_disable(port);
  2622. for (i = 0; i < port->nqvecs; i++)
  2623. napi_disable(&port->qvecs[i].napi);
  2624. if (port->phylink)
  2625. phylink_stop(port->phylink);
  2626. phy_power_off(port->comphy);
  2627. }
  2628. static int mvpp2_check_ringparam_valid(struct net_device *dev,
  2629. struct ethtool_ringparam *ring)
  2630. {
  2631. u16 new_rx_pending = ring->rx_pending;
  2632. u16 new_tx_pending = ring->tx_pending;
  2633. if (ring->rx_pending == 0 || ring->tx_pending == 0)
  2634. return -EINVAL;
  2635. if (ring->rx_pending > MVPP2_MAX_RXD_MAX)
  2636. new_rx_pending = MVPP2_MAX_RXD_MAX;
  2637. else if (!IS_ALIGNED(ring->rx_pending, 16))
  2638. new_rx_pending = ALIGN(ring->rx_pending, 16);
  2639. if (ring->tx_pending > MVPP2_MAX_TXD_MAX)
  2640. new_tx_pending = MVPP2_MAX_TXD_MAX;
  2641. else if (!IS_ALIGNED(ring->tx_pending, 32))
  2642. new_tx_pending = ALIGN(ring->tx_pending, 32);
  2643. /* The Tx ring size cannot be smaller than the minimum number of
  2644. * descriptors needed for TSO.
  2645. */
  2646. if (new_tx_pending < MVPP2_MAX_SKB_DESCS)
  2647. new_tx_pending = ALIGN(MVPP2_MAX_SKB_DESCS, 32);
  2648. if (ring->rx_pending != new_rx_pending) {
  2649. netdev_info(dev, "illegal Rx ring size value %d, round to %d\n",
  2650. ring->rx_pending, new_rx_pending);
  2651. ring->rx_pending = new_rx_pending;
  2652. }
  2653. if (ring->tx_pending != new_tx_pending) {
  2654. netdev_info(dev, "illegal Tx ring size value %d, round to %d\n",
  2655. ring->tx_pending, new_tx_pending);
  2656. ring->tx_pending = new_tx_pending;
  2657. }
  2658. return 0;
  2659. }
  2660. static void mvpp21_get_mac_address(struct mvpp2_port *port, unsigned char *addr)
  2661. {
  2662. u32 mac_addr_l, mac_addr_m, mac_addr_h;
  2663. mac_addr_l = readl(port->base + MVPP2_GMAC_CTRL_1_REG);
  2664. mac_addr_m = readl(port->priv->lms_base + MVPP2_SRC_ADDR_MIDDLE);
  2665. mac_addr_h = readl(port->priv->lms_base + MVPP2_SRC_ADDR_HIGH);
  2666. addr[0] = (mac_addr_h >> 24) & 0xFF;
  2667. addr[1] = (mac_addr_h >> 16) & 0xFF;
  2668. addr[2] = (mac_addr_h >> 8) & 0xFF;
  2669. addr[3] = mac_addr_h & 0xFF;
  2670. addr[4] = mac_addr_m & 0xFF;
  2671. addr[5] = (mac_addr_l >> MVPP2_GMAC_SA_LOW_OFFS) & 0xFF;
  2672. }
  2673. static int mvpp2_irqs_init(struct mvpp2_port *port)
  2674. {
  2675. int err, i;
  2676. for (i = 0; i < port->nqvecs; i++) {
  2677. struct mvpp2_queue_vector *qv = port->qvecs + i;
  2678. if (qv->type == MVPP2_QUEUE_VECTOR_PRIVATE)
  2679. irq_set_status_flags(qv->irq, IRQ_NO_BALANCING);
  2680. err = request_irq(qv->irq, mvpp2_isr, 0, port->dev->name, qv);
  2681. if (err)
  2682. goto err;
  2683. if (qv->type == MVPP2_QUEUE_VECTOR_PRIVATE)
  2684. irq_set_affinity_hint(qv->irq,
  2685. cpumask_of(qv->sw_thread_id));
  2686. }
  2687. return 0;
  2688. err:
  2689. for (i = 0; i < port->nqvecs; i++) {
  2690. struct mvpp2_queue_vector *qv = port->qvecs + i;
  2691. irq_set_affinity_hint(qv->irq, NULL);
  2692. free_irq(qv->irq, qv);
  2693. }
  2694. return err;
  2695. }
  2696. static void mvpp2_irqs_deinit(struct mvpp2_port *port)
  2697. {
  2698. int i;
  2699. for (i = 0; i < port->nqvecs; i++) {
  2700. struct mvpp2_queue_vector *qv = port->qvecs + i;
  2701. irq_set_affinity_hint(qv->irq, NULL);
  2702. irq_clear_status_flags(qv->irq, IRQ_NO_BALANCING);
  2703. free_irq(qv->irq, qv);
  2704. }
  2705. }
  2706. static int mvpp2_open(struct net_device *dev)
  2707. {
  2708. struct mvpp2_port *port = netdev_priv(dev);
  2709. struct mvpp2 *priv = port->priv;
  2710. unsigned char mac_bcast[ETH_ALEN] = {
  2711. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
  2712. bool valid = false;
  2713. int err;
  2714. err = mvpp2_prs_mac_da_accept(port, mac_bcast, true);
  2715. if (err) {
  2716. netdev_err(dev, "mvpp2_prs_mac_da_accept BC failed\n");
  2717. return err;
  2718. }
  2719. err = mvpp2_prs_mac_da_accept(port, dev->dev_addr, true);
  2720. if (err) {
  2721. netdev_err(dev, "mvpp2_prs_mac_da_accept own addr failed\n");
  2722. return err;
  2723. }
  2724. err = mvpp2_prs_tag_mode_set(port->priv, port->id, MVPP2_TAG_TYPE_MH);
  2725. if (err) {
  2726. netdev_err(dev, "mvpp2_prs_tag_mode_set failed\n");
  2727. return err;
  2728. }
  2729. err = mvpp2_prs_def_flow(port);
  2730. if (err) {
  2731. netdev_err(dev, "mvpp2_prs_def_flow failed\n");
  2732. return err;
  2733. }
  2734. /* Allocate the Rx/Tx queues */
  2735. err = mvpp2_setup_rxqs(port);
  2736. if (err) {
  2737. netdev_err(port->dev, "cannot allocate Rx queues\n");
  2738. return err;
  2739. }
  2740. err = mvpp2_setup_txqs(port);
  2741. if (err) {
  2742. netdev_err(port->dev, "cannot allocate Tx queues\n");
  2743. goto err_cleanup_rxqs;
  2744. }
  2745. err = mvpp2_irqs_init(port);
  2746. if (err) {
  2747. netdev_err(port->dev, "cannot init IRQs\n");
  2748. goto err_cleanup_txqs;
  2749. }
  2750. /* Phylink isn't supported yet in ACPI mode */
  2751. if (port->of_node) {
  2752. err = phylink_of_phy_connect(port->phylink, port->of_node, 0);
  2753. if (err) {
  2754. netdev_err(port->dev, "could not attach PHY (%d)\n",
  2755. err);
  2756. goto err_free_irq;
  2757. }
  2758. valid = true;
  2759. }
  2760. if (priv->hw_version == MVPP22 && port->link_irq && !port->phylink) {
  2761. err = request_irq(port->link_irq, mvpp2_link_status_isr, 0,
  2762. dev->name, port);
  2763. if (err) {
  2764. netdev_err(port->dev, "cannot request link IRQ %d\n",
  2765. port->link_irq);
  2766. goto err_free_irq;
  2767. }
  2768. mvpp22_gop_setup_irq(port);
  2769. /* In default link is down */
  2770. netif_carrier_off(port->dev);
  2771. valid = true;
  2772. } else {
  2773. port->link_irq = 0;
  2774. }
  2775. if (!valid) {
  2776. netdev_err(port->dev,
  2777. "invalid configuration: no dt or link IRQ");
  2778. goto err_free_irq;
  2779. }
  2780. /* Unmask interrupts on all CPUs */
  2781. on_each_cpu(mvpp2_interrupts_unmask, port, 1);
  2782. mvpp2_shared_interrupt_mask_unmask(port, false);
  2783. mvpp2_start_dev(port);
  2784. if (priv->hw_version == MVPP22)
  2785. mvpp22_init_rss(port);
  2786. /* Start hardware statistics gathering */
  2787. queue_delayed_work(priv->stats_queue, &port->stats_work,
  2788. MVPP2_MIB_COUNTERS_STATS_DELAY);
  2789. return 0;
  2790. err_free_irq:
  2791. mvpp2_irqs_deinit(port);
  2792. err_cleanup_txqs:
  2793. mvpp2_cleanup_txqs(port);
  2794. err_cleanup_rxqs:
  2795. mvpp2_cleanup_rxqs(port);
  2796. return err;
  2797. }
  2798. static int mvpp2_stop(struct net_device *dev)
  2799. {
  2800. struct mvpp2_port *port = netdev_priv(dev);
  2801. struct mvpp2_port_pcpu *port_pcpu;
  2802. int cpu;
  2803. mvpp2_stop_dev(port);
  2804. /* Mask interrupts on all CPUs */
  2805. on_each_cpu(mvpp2_interrupts_mask, port, 1);
  2806. mvpp2_shared_interrupt_mask_unmask(port, true);
  2807. if (port->phylink)
  2808. phylink_disconnect_phy(port->phylink);
  2809. if (port->link_irq)
  2810. free_irq(port->link_irq, port);
  2811. mvpp2_irqs_deinit(port);
  2812. if (!port->has_tx_irqs) {
  2813. for_each_present_cpu(cpu) {
  2814. port_pcpu = per_cpu_ptr(port->pcpu, cpu);
  2815. hrtimer_cancel(&port_pcpu->tx_done_timer);
  2816. port_pcpu->timer_scheduled = false;
  2817. tasklet_kill(&port_pcpu->tx_done_tasklet);
  2818. }
  2819. }
  2820. mvpp2_cleanup_rxqs(port);
  2821. mvpp2_cleanup_txqs(port);
  2822. cancel_delayed_work_sync(&port->stats_work);
  2823. return 0;
  2824. }
  2825. static int mvpp2_prs_mac_da_accept_list(struct mvpp2_port *port,
  2826. struct netdev_hw_addr_list *list)
  2827. {
  2828. struct netdev_hw_addr *ha;
  2829. int ret;
  2830. netdev_hw_addr_list_for_each(ha, list) {
  2831. ret = mvpp2_prs_mac_da_accept(port, ha->addr, true);
  2832. if (ret)
  2833. return ret;
  2834. }
  2835. return 0;
  2836. }
  2837. static void mvpp2_set_rx_promisc(struct mvpp2_port *port, bool enable)
  2838. {
  2839. if (!enable && (port->dev->features & NETIF_F_HW_VLAN_CTAG_FILTER))
  2840. mvpp2_prs_vid_enable_filtering(port);
  2841. else
  2842. mvpp2_prs_vid_disable_filtering(port);
  2843. mvpp2_prs_mac_promisc_set(port->priv, port->id,
  2844. MVPP2_PRS_L2_UNI_CAST, enable);
  2845. mvpp2_prs_mac_promisc_set(port->priv, port->id,
  2846. MVPP2_PRS_L2_MULTI_CAST, enable);
  2847. }
  2848. static void mvpp2_set_rx_mode(struct net_device *dev)
  2849. {
  2850. struct mvpp2_port *port = netdev_priv(dev);
  2851. /* Clear the whole UC and MC list */
  2852. mvpp2_prs_mac_del_all(port);
  2853. if (dev->flags & IFF_PROMISC) {
  2854. mvpp2_set_rx_promisc(port, true);
  2855. return;
  2856. }
  2857. mvpp2_set_rx_promisc(port, false);
  2858. if (netdev_uc_count(dev) > MVPP2_PRS_MAC_UC_FILT_MAX ||
  2859. mvpp2_prs_mac_da_accept_list(port, &dev->uc))
  2860. mvpp2_prs_mac_promisc_set(port->priv, port->id,
  2861. MVPP2_PRS_L2_UNI_CAST, true);
  2862. if (dev->flags & IFF_ALLMULTI) {
  2863. mvpp2_prs_mac_promisc_set(port->priv, port->id,
  2864. MVPP2_PRS_L2_MULTI_CAST, true);
  2865. return;
  2866. }
  2867. if (netdev_mc_count(dev) > MVPP2_PRS_MAC_MC_FILT_MAX ||
  2868. mvpp2_prs_mac_da_accept_list(port, &dev->mc))
  2869. mvpp2_prs_mac_promisc_set(port->priv, port->id,
  2870. MVPP2_PRS_L2_MULTI_CAST, true);
  2871. }
  2872. static int mvpp2_set_mac_address(struct net_device *dev, void *p)
  2873. {
  2874. const struct sockaddr *addr = p;
  2875. int err;
  2876. if (!is_valid_ether_addr(addr->sa_data))
  2877. return -EADDRNOTAVAIL;
  2878. err = mvpp2_prs_update_mac_da(dev, addr->sa_data);
  2879. if (err) {
  2880. /* Reconfigure parser accept the original MAC address */
  2881. mvpp2_prs_update_mac_da(dev, dev->dev_addr);
  2882. netdev_err(dev, "failed to change MAC address\n");
  2883. }
  2884. return err;
  2885. }
  2886. static int mvpp2_change_mtu(struct net_device *dev, int mtu)
  2887. {
  2888. struct mvpp2_port *port = netdev_priv(dev);
  2889. int err;
  2890. if (!IS_ALIGNED(MVPP2_RX_PKT_SIZE(mtu), 8)) {
  2891. netdev_info(dev, "illegal MTU value %d, round to %d\n", mtu,
  2892. ALIGN(MVPP2_RX_PKT_SIZE(mtu), 8));
  2893. mtu = ALIGN(MVPP2_RX_PKT_SIZE(mtu), 8);
  2894. }
  2895. if (!netif_running(dev)) {
  2896. err = mvpp2_bm_update_mtu(dev, mtu);
  2897. if (!err) {
  2898. port->pkt_size = MVPP2_RX_PKT_SIZE(mtu);
  2899. return 0;
  2900. }
  2901. /* Reconfigure BM to the original MTU */
  2902. err = mvpp2_bm_update_mtu(dev, dev->mtu);
  2903. if (err)
  2904. goto log_error;
  2905. }
  2906. mvpp2_stop_dev(port);
  2907. err = mvpp2_bm_update_mtu(dev, mtu);
  2908. if (!err) {
  2909. port->pkt_size = MVPP2_RX_PKT_SIZE(mtu);
  2910. goto out_start;
  2911. }
  2912. /* Reconfigure BM to the original MTU */
  2913. err = mvpp2_bm_update_mtu(dev, dev->mtu);
  2914. if (err)
  2915. goto log_error;
  2916. out_start:
  2917. mvpp2_start_dev(port);
  2918. mvpp2_egress_enable(port);
  2919. mvpp2_ingress_enable(port);
  2920. return 0;
  2921. log_error:
  2922. netdev_err(dev, "failed to change MTU\n");
  2923. return err;
  2924. }
  2925. static void
  2926. mvpp2_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
  2927. {
  2928. struct mvpp2_port *port = netdev_priv(dev);
  2929. unsigned int start;
  2930. int cpu;
  2931. for_each_possible_cpu(cpu) {
  2932. struct mvpp2_pcpu_stats *cpu_stats;
  2933. u64 rx_packets;
  2934. u64 rx_bytes;
  2935. u64 tx_packets;
  2936. u64 tx_bytes;
  2937. cpu_stats = per_cpu_ptr(port->stats, cpu);
  2938. do {
  2939. start = u64_stats_fetch_begin_irq(&cpu_stats->syncp);
  2940. rx_packets = cpu_stats->rx_packets;
  2941. rx_bytes = cpu_stats->rx_bytes;
  2942. tx_packets = cpu_stats->tx_packets;
  2943. tx_bytes = cpu_stats->tx_bytes;
  2944. } while (u64_stats_fetch_retry_irq(&cpu_stats->syncp, start));
  2945. stats->rx_packets += rx_packets;
  2946. stats->rx_bytes += rx_bytes;
  2947. stats->tx_packets += tx_packets;
  2948. stats->tx_bytes += tx_bytes;
  2949. }
  2950. stats->rx_errors = dev->stats.rx_errors;
  2951. stats->rx_dropped = dev->stats.rx_dropped;
  2952. stats->tx_dropped = dev->stats.tx_dropped;
  2953. }
  2954. static int mvpp2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  2955. {
  2956. struct mvpp2_port *port = netdev_priv(dev);
  2957. if (!port->phylink)
  2958. return -ENOTSUPP;
  2959. return phylink_mii_ioctl(port->phylink, ifr, cmd);
  2960. }
  2961. static int mvpp2_vlan_rx_add_vid(struct net_device *dev, __be16 proto, u16 vid)
  2962. {
  2963. struct mvpp2_port *port = netdev_priv(dev);
  2964. int ret;
  2965. ret = mvpp2_prs_vid_entry_add(port, vid);
  2966. if (ret)
  2967. netdev_err(dev, "rx-vlan-filter offloading cannot accept more than %d VIDs per port\n",
  2968. MVPP2_PRS_VLAN_FILT_MAX - 1);
  2969. return ret;
  2970. }
  2971. static int mvpp2_vlan_rx_kill_vid(struct net_device *dev, __be16 proto, u16 vid)
  2972. {
  2973. struct mvpp2_port *port = netdev_priv(dev);
  2974. mvpp2_prs_vid_entry_remove(port, vid);
  2975. return 0;
  2976. }
  2977. static int mvpp2_set_features(struct net_device *dev,
  2978. netdev_features_t features)
  2979. {
  2980. netdev_features_t changed = dev->features ^ features;
  2981. struct mvpp2_port *port = netdev_priv(dev);
  2982. if (changed & NETIF_F_HW_VLAN_CTAG_FILTER) {
  2983. if (features & NETIF_F_HW_VLAN_CTAG_FILTER) {
  2984. mvpp2_prs_vid_enable_filtering(port);
  2985. } else {
  2986. /* Invalidate all registered VID filters for this
  2987. * port
  2988. */
  2989. mvpp2_prs_vid_remove_all(port);
  2990. mvpp2_prs_vid_disable_filtering(port);
  2991. }
  2992. }
  2993. return 0;
  2994. }
  2995. /* Ethtool methods */
  2996. static int mvpp2_ethtool_nway_reset(struct net_device *dev)
  2997. {
  2998. struct mvpp2_port *port = netdev_priv(dev);
  2999. if (!port->phylink)
  3000. return -ENOTSUPP;
  3001. return phylink_ethtool_nway_reset(port->phylink);
  3002. }
  3003. /* Set interrupt coalescing for ethtools */
  3004. static int mvpp2_ethtool_set_coalesce(struct net_device *dev,
  3005. struct ethtool_coalesce *c)
  3006. {
  3007. struct mvpp2_port *port = netdev_priv(dev);
  3008. int queue;
  3009. for (queue = 0; queue < port->nrxqs; queue++) {
  3010. struct mvpp2_rx_queue *rxq = port->rxqs[queue];
  3011. rxq->time_coal = c->rx_coalesce_usecs;
  3012. rxq->pkts_coal = c->rx_max_coalesced_frames;
  3013. mvpp2_rx_pkts_coal_set(port, rxq);
  3014. mvpp2_rx_time_coal_set(port, rxq);
  3015. }
  3016. if (port->has_tx_irqs) {
  3017. port->tx_time_coal = c->tx_coalesce_usecs;
  3018. mvpp2_tx_time_coal_set(port);
  3019. }
  3020. for (queue = 0; queue < port->ntxqs; queue++) {
  3021. struct mvpp2_tx_queue *txq = port->txqs[queue];
  3022. txq->done_pkts_coal = c->tx_max_coalesced_frames;
  3023. if (port->has_tx_irqs)
  3024. mvpp2_tx_pkts_coal_set(port, txq);
  3025. }
  3026. return 0;
  3027. }
  3028. /* get coalescing for ethtools */
  3029. static int mvpp2_ethtool_get_coalesce(struct net_device *dev,
  3030. struct ethtool_coalesce *c)
  3031. {
  3032. struct mvpp2_port *port = netdev_priv(dev);
  3033. c->rx_coalesce_usecs = port->rxqs[0]->time_coal;
  3034. c->rx_max_coalesced_frames = port->rxqs[0]->pkts_coal;
  3035. c->tx_max_coalesced_frames = port->txqs[0]->done_pkts_coal;
  3036. c->tx_coalesce_usecs = port->tx_time_coal;
  3037. return 0;
  3038. }
  3039. static void mvpp2_ethtool_get_drvinfo(struct net_device *dev,
  3040. struct ethtool_drvinfo *drvinfo)
  3041. {
  3042. strlcpy(drvinfo->driver, MVPP2_DRIVER_NAME,
  3043. sizeof(drvinfo->driver));
  3044. strlcpy(drvinfo->version, MVPP2_DRIVER_VERSION,
  3045. sizeof(drvinfo->version));
  3046. strlcpy(drvinfo->bus_info, dev_name(&dev->dev),
  3047. sizeof(drvinfo->bus_info));
  3048. }
  3049. static void mvpp2_ethtool_get_ringparam(struct net_device *dev,
  3050. struct ethtool_ringparam *ring)
  3051. {
  3052. struct mvpp2_port *port = netdev_priv(dev);
  3053. ring->rx_max_pending = MVPP2_MAX_RXD_MAX;
  3054. ring->tx_max_pending = MVPP2_MAX_TXD_MAX;
  3055. ring->rx_pending = port->rx_ring_size;
  3056. ring->tx_pending = port->tx_ring_size;
  3057. }
  3058. static int mvpp2_ethtool_set_ringparam(struct net_device *dev,
  3059. struct ethtool_ringparam *ring)
  3060. {
  3061. struct mvpp2_port *port = netdev_priv(dev);
  3062. u16 prev_rx_ring_size = port->rx_ring_size;
  3063. u16 prev_tx_ring_size = port->tx_ring_size;
  3064. int err;
  3065. err = mvpp2_check_ringparam_valid(dev, ring);
  3066. if (err)
  3067. return err;
  3068. if (!netif_running(dev)) {
  3069. port->rx_ring_size = ring->rx_pending;
  3070. port->tx_ring_size = ring->tx_pending;
  3071. return 0;
  3072. }
  3073. /* The interface is running, so we have to force a
  3074. * reallocation of the queues
  3075. */
  3076. mvpp2_stop_dev(port);
  3077. mvpp2_cleanup_rxqs(port);
  3078. mvpp2_cleanup_txqs(port);
  3079. port->rx_ring_size = ring->rx_pending;
  3080. port->tx_ring_size = ring->tx_pending;
  3081. err = mvpp2_setup_rxqs(port);
  3082. if (err) {
  3083. /* Reallocate Rx queues with the original ring size */
  3084. port->rx_ring_size = prev_rx_ring_size;
  3085. ring->rx_pending = prev_rx_ring_size;
  3086. err = mvpp2_setup_rxqs(port);
  3087. if (err)
  3088. goto err_out;
  3089. }
  3090. err = mvpp2_setup_txqs(port);
  3091. if (err) {
  3092. /* Reallocate Tx queues with the original ring size */
  3093. port->tx_ring_size = prev_tx_ring_size;
  3094. ring->tx_pending = prev_tx_ring_size;
  3095. err = mvpp2_setup_txqs(port);
  3096. if (err)
  3097. goto err_clean_rxqs;
  3098. }
  3099. mvpp2_start_dev(port);
  3100. mvpp2_egress_enable(port);
  3101. mvpp2_ingress_enable(port);
  3102. return 0;
  3103. err_clean_rxqs:
  3104. mvpp2_cleanup_rxqs(port);
  3105. err_out:
  3106. netdev_err(dev, "failed to change ring parameters");
  3107. return err;
  3108. }
  3109. static void mvpp2_ethtool_get_pause_param(struct net_device *dev,
  3110. struct ethtool_pauseparam *pause)
  3111. {
  3112. struct mvpp2_port *port = netdev_priv(dev);
  3113. if (!port->phylink)
  3114. return;
  3115. phylink_ethtool_get_pauseparam(port->phylink, pause);
  3116. }
  3117. static int mvpp2_ethtool_set_pause_param(struct net_device *dev,
  3118. struct ethtool_pauseparam *pause)
  3119. {
  3120. struct mvpp2_port *port = netdev_priv(dev);
  3121. if (!port->phylink)
  3122. return -ENOTSUPP;
  3123. return phylink_ethtool_set_pauseparam(port->phylink, pause);
  3124. }
  3125. static int mvpp2_ethtool_get_link_ksettings(struct net_device *dev,
  3126. struct ethtool_link_ksettings *cmd)
  3127. {
  3128. struct mvpp2_port *port = netdev_priv(dev);
  3129. if (!port->phylink)
  3130. return -ENOTSUPP;
  3131. return phylink_ethtool_ksettings_get(port->phylink, cmd);
  3132. }
  3133. static int mvpp2_ethtool_set_link_ksettings(struct net_device *dev,
  3134. const struct ethtool_link_ksettings *cmd)
  3135. {
  3136. struct mvpp2_port *port = netdev_priv(dev);
  3137. if (!port->phylink)
  3138. return -ENOTSUPP;
  3139. return phylink_ethtool_ksettings_set(port->phylink, cmd);
  3140. }
  3141. /* Device ops */
  3142. static const struct net_device_ops mvpp2_netdev_ops = {
  3143. .ndo_open = mvpp2_open,
  3144. .ndo_stop = mvpp2_stop,
  3145. .ndo_start_xmit = mvpp2_tx,
  3146. .ndo_set_rx_mode = mvpp2_set_rx_mode,
  3147. .ndo_set_mac_address = mvpp2_set_mac_address,
  3148. .ndo_change_mtu = mvpp2_change_mtu,
  3149. .ndo_get_stats64 = mvpp2_get_stats64,
  3150. .ndo_do_ioctl = mvpp2_ioctl,
  3151. .ndo_vlan_rx_add_vid = mvpp2_vlan_rx_add_vid,
  3152. .ndo_vlan_rx_kill_vid = mvpp2_vlan_rx_kill_vid,
  3153. .ndo_set_features = mvpp2_set_features,
  3154. };
  3155. static const struct ethtool_ops mvpp2_eth_tool_ops = {
  3156. .nway_reset = mvpp2_ethtool_nway_reset,
  3157. .get_link = ethtool_op_get_link,
  3158. .set_coalesce = mvpp2_ethtool_set_coalesce,
  3159. .get_coalesce = mvpp2_ethtool_get_coalesce,
  3160. .get_drvinfo = mvpp2_ethtool_get_drvinfo,
  3161. .get_ringparam = mvpp2_ethtool_get_ringparam,
  3162. .set_ringparam = mvpp2_ethtool_set_ringparam,
  3163. .get_strings = mvpp2_ethtool_get_strings,
  3164. .get_ethtool_stats = mvpp2_ethtool_get_stats,
  3165. .get_sset_count = mvpp2_ethtool_get_sset_count,
  3166. .get_pauseparam = mvpp2_ethtool_get_pause_param,
  3167. .set_pauseparam = mvpp2_ethtool_set_pause_param,
  3168. .get_link_ksettings = mvpp2_ethtool_get_link_ksettings,
  3169. .set_link_ksettings = mvpp2_ethtool_set_link_ksettings,
  3170. };
  3171. /* Used for PPv2.1, or PPv2.2 with the old Device Tree binding that
  3172. * had a single IRQ defined per-port.
  3173. */
  3174. static int mvpp2_simple_queue_vectors_init(struct mvpp2_port *port,
  3175. struct device_node *port_node)
  3176. {
  3177. struct mvpp2_queue_vector *v = &port->qvecs[0];
  3178. v->first_rxq = 0;
  3179. v->nrxqs = port->nrxqs;
  3180. v->type = MVPP2_QUEUE_VECTOR_SHARED;
  3181. v->sw_thread_id = 0;
  3182. v->sw_thread_mask = *cpumask_bits(cpu_online_mask);
  3183. v->port = port;
  3184. v->irq = irq_of_parse_and_map(port_node, 0);
  3185. if (v->irq <= 0)
  3186. return -EINVAL;
  3187. netif_napi_add(port->dev, &v->napi, mvpp2_poll,
  3188. NAPI_POLL_WEIGHT);
  3189. port->nqvecs = 1;
  3190. return 0;
  3191. }
  3192. static int mvpp2_multi_queue_vectors_init(struct mvpp2_port *port,
  3193. struct device_node *port_node)
  3194. {
  3195. struct mvpp2_queue_vector *v;
  3196. int i, ret;
  3197. port->nqvecs = num_possible_cpus();
  3198. if (queue_mode == MVPP2_QDIST_SINGLE_MODE)
  3199. port->nqvecs += 1;
  3200. for (i = 0; i < port->nqvecs; i++) {
  3201. char irqname[16];
  3202. v = port->qvecs + i;
  3203. v->port = port;
  3204. v->type = MVPP2_QUEUE_VECTOR_PRIVATE;
  3205. v->sw_thread_id = i;
  3206. v->sw_thread_mask = BIT(i);
  3207. snprintf(irqname, sizeof(irqname), "tx-cpu%d", i);
  3208. if (queue_mode == MVPP2_QDIST_MULTI_MODE) {
  3209. v->first_rxq = i * MVPP2_DEFAULT_RXQ;
  3210. v->nrxqs = MVPP2_DEFAULT_RXQ;
  3211. } else if (queue_mode == MVPP2_QDIST_SINGLE_MODE &&
  3212. i == (port->nqvecs - 1)) {
  3213. v->first_rxq = 0;
  3214. v->nrxqs = port->nrxqs;
  3215. v->type = MVPP2_QUEUE_VECTOR_SHARED;
  3216. strncpy(irqname, "rx-shared", sizeof(irqname));
  3217. }
  3218. if (port_node)
  3219. v->irq = of_irq_get_byname(port_node, irqname);
  3220. else
  3221. v->irq = fwnode_irq_get(port->fwnode, i);
  3222. if (v->irq <= 0) {
  3223. ret = -EINVAL;
  3224. goto err;
  3225. }
  3226. netif_napi_add(port->dev, &v->napi, mvpp2_poll,
  3227. NAPI_POLL_WEIGHT);
  3228. }
  3229. return 0;
  3230. err:
  3231. for (i = 0; i < port->nqvecs; i++)
  3232. irq_dispose_mapping(port->qvecs[i].irq);
  3233. return ret;
  3234. }
  3235. static int mvpp2_queue_vectors_init(struct mvpp2_port *port,
  3236. struct device_node *port_node)
  3237. {
  3238. if (port->has_tx_irqs)
  3239. return mvpp2_multi_queue_vectors_init(port, port_node);
  3240. else
  3241. return mvpp2_simple_queue_vectors_init(port, port_node);
  3242. }
  3243. static void mvpp2_queue_vectors_deinit(struct mvpp2_port *port)
  3244. {
  3245. int i;
  3246. for (i = 0; i < port->nqvecs; i++)
  3247. irq_dispose_mapping(port->qvecs[i].irq);
  3248. }
  3249. /* Configure Rx queue group interrupt for this port */
  3250. static void mvpp2_rx_irqs_setup(struct mvpp2_port *port)
  3251. {
  3252. struct mvpp2 *priv = port->priv;
  3253. u32 val;
  3254. int i;
  3255. if (priv->hw_version == MVPP21) {
  3256. mvpp2_write(priv, MVPP21_ISR_RXQ_GROUP_REG(port->id),
  3257. port->nrxqs);
  3258. return;
  3259. }
  3260. /* Handle the more complicated PPv2.2 case */
  3261. for (i = 0; i < port->nqvecs; i++) {
  3262. struct mvpp2_queue_vector *qv = port->qvecs + i;
  3263. if (!qv->nrxqs)
  3264. continue;
  3265. val = qv->sw_thread_id;
  3266. val |= port->id << MVPP22_ISR_RXQ_GROUP_INDEX_GROUP_OFFSET;
  3267. mvpp2_write(priv, MVPP22_ISR_RXQ_GROUP_INDEX_REG, val);
  3268. val = qv->first_rxq;
  3269. val |= qv->nrxqs << MVPP22_ISR_RXQ_SUB_GROUP_SIZE_OFFSET;
  3270. mvpp2_write(priv, MVPP22_ISR_RXQ_SUB_GROUP_CONFIG_REG, val);
  3271. }
  3272. }
  3273. /* Initialize port HW */
  3274. static int mvpp2_port_init(struct mvpp2_port *port)
  3275. {
  3276. struct device *dev = port->dev->dev.parent;
  3277. struct mvpp2 *priv = port->priv;
  3278. struct mvpp2_txq_pcpu *txq_pcpu;
  3279. int queue, cpu, err;
  3280. /* Checks for hardware constraints */
  3281. if (port->first_rxq + port->nrxqs >
  3282. MVPP2_MAX_PORTS * priv->max_port_rxqs)
  3283. return -EINVAL;
  3284. if (port->nrxqs % 4 || (port->nrxqs > priv->max_port_rxqs) ||
  3285. (port->ntxqs > MVPP2_MAX_TXQ))
  3286. return -EINVAL;
  3287. /* Disable port */
  3288. mvpp2_egress_disable(port);
  3289. mvpp2_port_disable(port);
  3290. port->tx_time_coal = MVPP2_TXDONE_COAL_USEC;
  3291. port->txqs = devm_kcalloc(dev, port->ntxqs, sizeof(*port->txqs),
  3292. GFP_KERNEL);
  3293. if (!port->txqs)
  3294. return -ENOMEM;
  3295. /* Associate physical Tx queues to this port and initialize.
  3296. * The mapping is predefined.
  3297. */
  3298. for (queue = 0; queue < port->ntxqs; queue++) {
  3299. int queue_phy_id = mvpp2_txq_phys(port->id, queue);
  3300. struct mvpp2_tx_queue *txq;
  3301. txq = devm_kzalloc(dev, sizeof(*txq), GFP_KERNEL);
  3302. if (!txq) {
  3303. err = -ENOMEM;
  3304. goto err_free_percpu;
  3305. }
  3306. txq->pcpu = alloc_percpu(struct mvpp2_txq_pcpu);
  3307. if (!txq->pcpu) {
  3308. err = -ENOMEM;
  3309. goto err_free_percpu;
  3310. }
  3311. txq->id = queue_phy_id;
  3312. txq->log_id = queue;
  3313. txq->done_pkts_coal = MVPP2_TXDONE_COAL_PKTS_THRESH;
  3314. for_each_present_cpu(cpu) {
  3315. txq_pcpu = per_cpu_ptr(txq->pcpu, cpu);
  3316. txq_pcpu->cpu = cpu;
  3317. }
  3318. port->txqs[queue] = txq;
  3319. }
  3320. port->rxqs = devm_kcalloc(dev, port->nrxqs, sizeof(*port->rxqs),
  3321. GFP_KERNEL);
  3322. if (!port->rxqs) {
  3323. err = -ENOMEM;
  3324. goto err_free_percpu;
  3325. }
  3326. /* Allocate and initialize Rx queue for this port */
  3327. for (queue = 0; queue < port->nrxqs; queue++) {
  3328. struct mvpp2_rx_queue *rxq;
  3329. /* Map physical Rx queue to port's logical Rx queue */
  3330. rxq = devm_kzalloc(dev, sizeof(*rxq), GFP_KERNEL);
  3331. if (!rxq) {
  3332. err = -ENOMEM;
  3333. goto err_free_percpu;
  3334. }
  3335. /* Map this Rx queue to a physical queue */
  3336. rxq->id = port->first_rxq + queue;
  3337. rxq->port = port->id;
  3338. rxq->logic_rxq = queue;
  3339. port->rxqs[queue] = rxq;
  3340. }
  3341. mvpp2_rx_irqs_setup(port);
  3342. /* Create Rx descriptor rings */
  3343. for (queue = 0; queue < port->nrxqs; queue++) {
  3344. struct mvpp2_rx_queue *rxq = port->rxqs[queue];
  3345. rxq->size = port->rx_ring_size;
  3346. rxq->pkts_coal = MVPP2_RX_COAL_PKTS;
  3347. rxq->time_coal = MVPP2_RX_COAL_USEC;
  3348. }
  3349. mvpp2_ingress_disable(port);
  3350. /* Port default configuration */
  3351. mvpp2_defaults_set(port);
  3352. /* Port's classifier configuration */
  3353. mvpp2_cls_oversize_rxq_set(port);
  3354. mvpp2_cls_port_config(port);
  3355. /* Provide an initial Rx packet size */
  3356. port->pkt_size = MVPP2_RX_PKT_SIZE(port->dev->mtu);
  3357. /* Initialize pools for swf */
  3358. err = mvpp2_swf_bm_pool_init(port);
  3359. if (err)
  3360. goto err_free_percpu;
  3361. return 0;
  3362. err_free_percpu:
  3363. for (queue = 0; queue < port->ntxqs; queue++) {
  3364. if (!port->txqs[queue])
  3365. continue;
  3366. free_percpu(port->txqs[queue]->pcpu);
  3367. }
  3368. return err;
  3369. }
  3370. /* Checks if the port DT description has the TX interrupts
  3371. * described. On PPv2.1, there are no such interrupts. On PPv2.2,
  3372. * there are available, but we need to keep support for old DTs.
  3373. */
  3374. static bool mvpp2_port_has_tx_irqs(struct mvpp2 *priv,
  3375. struct device_node *port_node)
  3376. {
  3377. char *irqs[5] = { "rx-shared", "tx-cpu0", "tx-cpu1",
  3378. "tx-cpu2", "tx-cpu3" };
  3379. int ret, i;
  3380. if (priv->hw_version == MVPP21)
  3381. return false;
  3382. for (i = 0; i < 5; i++) {
  3383. ret = of_property_match_string(port_node, "interrupt-names",
  3384. irqs[i]);
  3385. if (ret < 0)
  3386. return false;
  3387. }
  3388. return true;
  3389. }
  3390. static void mvpp2_port_copy_mac_addr(struct net_device *dev, struct mvpp2 *priv,
  3391. struct fwnode_handle *fwnode,
  3392. char **mac_from)
  3393. {
  3394. struct mvpp2_port *port = netdev_priv(dev);
  3395. char hw_mac_addr[ETH_ALEN] = {0};
  3396. char fw_mac_addr[ETH_ALEN];
  3397. if (fwnode_get_mac_address(fwnode, fw_mac_addr, ETH_ALEN)) {
  3398. *mac_from = "firmware node";
  3399. ether_addr_copy(dev->dev_addr, fw_mac_addr);
  3400. return;
  3401. }
  3402. if (priv->hw_version == MVPP21) {
  3403. mvpp21_get_mac_address(port, hw_mac_addr);
  3404. if (is_valid_ether_addr(hw_mac_addr)) {
  3405. *mac_from = "hardware";
  3406. ether_addr_copy(dev->dev_addr, hw_mac_addr);
  3407. return;
  3408. }
  3409. }
  3410. *mac_from = "random";
  3411. eth_hw_addr_random(dev);
  3412. }
  3413. static void mvpp2_phylink_validate(struct net_device *dev,
  3414. unsigned long *supported,
  3415. struct phylink_link_state *state)
  3416. {
  3417. __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
  3418. phylink_set(mask, Autoneg);
  3419. phylink_set_port_modes(mask);
  3420. phylink_set(mask, Pause);
  3421. phylink_set(mask, Asym_Pause);
  3422. switch (state->interface) {
  3423. case PHY_INTERFACE_MODE_10GKR:
  3424. phylink_set(mask, 10000baseCR_Full);
  3425. phylink_set(mask, 10000baseSR_Full);
  3426. phylink_set(mask, 10000baseLR_Full);
  3427. phylink_set(mask, 10000baseLRM_Full);
  3428. phylink_set(mask, 10000baseER_Full);
  3429. phylink_set(mask, 10000baseKR_Full);
  3430. /* Fall-through */
  3431. default:
  3432. phylink_set(mask, 10baseT_Half);
  3433. phylink_set(mask, 10baseT_Full);
  3434. phylink_set(mask, 100baseT_Half);
  3435. phylink_set(mask, 100baseT_Full);
  3436. phylink_set(mask, 10000baseT_Full);
  3437. /* Fall-through */
  3438. case PHY_INTERFACE_MODE_1000BASEX:
  3439. case PHY_INTERFACE_MODE_2500BASEX:
  3440. phylink_set(mask, 1000baseT_Full);
  3441. phylink_set(mask, 1000baseX_Full);
  3442. phylink_set(mask, 2500baseX_Full);
  3443. }
  3444. bitmap_and(supported, supported, mask, __ETHTOOL_LINK_MODE_MASK_NBITS);
  3445. bitmap_and(state->advertising, state->advertising, mask,
  3446. __ETHTOOL_LINK_MODE_MASK_NBITS);
  3447. }
  3448. static void mvpp22_xlg_link_state(struct mvpp2_port *port,
  3449. struct phylink_link_state *state)
  3450. {
  3451. u32 val;
  3452. state->speed = SPEED_10000;
  3453. state->duplex = 1;
  3454. state->an_complete = 1;
  3455. val = readl(port->base + MVPP22_XLG_STATUS);
  3456. state->link = !!(val & MVPP22_XLG_STATUS_LINK_UP);
  3457. state->pause = 0;
  3458. val = readl(port->base + MVPP22_XLG_CTRL0_REG);
  3459. if (val & MVPP22_XLG_CTRL0_TX_FLOW_CTRL_EN)
  3460. state->pause |= MLO_PAUSE_TX;
  3461. if (val & MVPP22_XLG_CTRL0_RX_FLOW_CTRL_EN)
  3462. state->pause |= MLO_PAUSE_RX;
  3463. }
  3464. static void mvpp2_gmac_link_state(struct mvpp2_port *port,
  3465. struct phylink_link_state *state)
  3466. {
  3467. u32 val;
  3468. val = readl(port->base + MVPP2_GMAC_STATUS0);
  3469. state->an_complete = !!(val & MVPP2_GMAC_STATUS0_AN_COMPLETE);
  3470. state->link = !!(val & MVPP2_GMAC_STATUS0_LINK_UP);
  3471. state->duplex = !!(val & MVPP2_GMAC_STATUS0_FULL_DUPLEX);
  3472. switch (port->phy_interface) {
  3473. case PHY_INTERFACE_MODE_1000BASEX:
  3474. state->speed = SPEED_1000;
  3475. break;
  3476. case PHY_INTERFACE_MODE_2500BASEX:
  3477. state->speed = SPEED_2500;
  3478. break;
  3479. default:
  3480. if (val & MVPP2_GMAC_STATUS0_GMII_SPEED)
  3481. state->speed = SPEED_1000;
  3482. else if (val & MVPP2_GMAC_STATUS0_MII_SPEED)
  3483. state->speed = SPEED_100;
  3484. else
  3485. state->speed = SPEED_10;
  3486. }
  3487. state->pause = 0;
  3488. if (val & MVPP2_GMAC_STATUS0_RX_PAUSE)
  3489. state->pause |= MLO_PAUSE_RX;
  3490. if (val & MVPP2_GMAC_STATUS0_TX_PAUSE)
  3491. state->pause |= MLO_PAUSE_TX;
  3492. }
  3493. static int mvpp2_phylink_mac_link_state(struct net_device *dev,
  3494. struct phylink_link_state *state)
  3495. {
  3496. struct mvpp2_port *port = netdev_priv(dev);
  3497. if (port->priv->hw_version == MVPP22 && port->gop_id == 0) {
  3498. u32 mode = readl(port->base + MVPP22_XLG_CTRL3_REG);
  3499. mode &= MVPP22_XLG_CTRL3_MACMODESELECT_MASK;
  3500. if (mode == MVPP22_XLG_CTRL3_MACMODESELECT_10G) {
  3501. mvpp22_xlg_link_state(port, state);
  3502. return 1;
  3503. }
  3504. }
  3505. mvpp2_gmac_link_state(port, state);
  3506. return 1;
  3507. }
  3508. static void mvpp2_mac_an_restart(struct net_device *dev)
  3509. {
  3510. struct mvpp2_port *port = netdev_priv(dev);
  3511. u32 val;
  3512. if (port->phy_interface != PHY_INTERFACE_MODE_SGMII)
  3513. return;
  3514. val = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG);
  3515. /* The RESTART_AN bit is cleared by the h/w after restarting the AN
  3516. * process.
  3517. */
  3518. val |= MVPP2_GMAC_IN_BAND_RESTART_AN | MVPP2_GMAC_IN_BAND_AUTONEG;
  3519. writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
  3520. }
  3521. static void mvpp2_xlg_config(struct mvpp2_port *port, unsigned int mode,
  3522. const struct phylink_link_state *state)
  3523. {
  3524. u32 ctrl0, ctrl4;
  3525. ctrl0 = readl(port->base + MVPP22_XLG_CTRL0_REG);
  3526. ctrl4 = readl(port->base + MVPP22_XLG_CTRL4_REG);
  3527. if (state->pause & MLO_PAUSE_TX)
  3528. ctrl0 |= MVPP22_XLG_CTRL0_TX_FLOW_CTRL_EN;
  3529. if (state->pause & MLO_PAUSE_RX)
  3530. ctrl0 |= MVPP22_XLG_CTRL0_RX_FLOW_CTRL_EN;
  3531. ctrl4 &= ~MVPP22_XLG_CTRL4_MACMODSELECT_GMAC;
  3532. ctrl4 |= MVPP22_XLG_CTRL4_FWD_FC | MVPP22_XLG_CTRL4_FWD_PFC |
  3533. MVPP22_XLG_CTRL4_EN_IDLE_CHECK;
  3534. writel(ctrl0, port->base + MVPP22_XLG_CTRL0_REG);
  3535. writel(ctrl4, port->base + MVPP22_XLG_CTRL4_REG);
  3536. }
  3537. static void mvpp2_gmac_config(struct mvpp2_port *port, unsigned int mode,
  3538. const struct phylink_link_state *state)
  3539. {
  3540. u32 an, ctrl0, ctrl2, ctrl4;
  3541. an = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG);
  3542. ctrl0 = readl(port->base + MVPP2_GMAC_CTRL_0_REG);
  3543. ctrl2 = readl(port->base + MVPP2_GMAC_CTRL_2_REG);
  3544. ctrl4 = readl(port->base + MVPP22_GMAC_CTRL_4_REG);
  3545. /* Force link down */
  3546. an &= ~MVPP2_GMAC_FORCE_LINK_PASS;
  3547. an |= MVPP2_GMAC_FORCE_LINK_DOWN;
  3548. writel(an, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
  3549. /* Set the GMAC in a reset state */
  3550. ctrl2 |= MVPP2_GMAC_PORT_RESET_MASK;
  3551. writel(ctrl2, port->base + MVPP2_GMAC_CTRL_2_REG);
  3552. an &= ~(MVPP2_GMAC_CONFIG_MII_SPEED | MVPP2_GMAC_CONFIG_GMII_SPEED |
  3553. MVPP2_GMAC_AN_SPEED_EN | MVPP2_GMAC_FC_ADV_EN |
  3554. MVPP2_GMAC_FC_ADV_ASM_EN | MVPP2_GMAC_FLOW_CTRL_AUTONEG |
  3555. MVPP2_GMAC_CONFIG_FULL_DUPLEX | MVPP2_GMAC_AN_DUPLEX_EN |
  3556. MVPP2_GMAC_FORCE_LINK_DOWN);
  3557. ctrl0 &= ~MVPP2_GMAC_PORT_TYPE_MASK;
  3558. ctrl2 &= ~(MVPP2_GMAC_PORT_RESET_MASK | MVPP2_GMAC_PCS_ENABLE_MASK);
  3559. if (state->interface == PHY_INTERFACE_MODE_1000BASEX ||
  3560. state->interface == PHY_INTERFACE_MODE_2500BASEX) {
  3561. /* 1000BaseX and 2500BaseX ports cannot negotiate speed nor can
  3562. * they negotiate duplex: they are always operating with a fixed
  3563. * speed of 1000/2500Mbps in full duplex, so force 1000/2500
  3564. * speed and full duplex here.
  3565. */
  3566. ctrl0 |= MVPP2_GMAC_PORT_TYPE_MASK;
  3567. an |= MVPP2_GMAC_CONFIG_GMII_SPEED |
  3568. MVPP2_GMAC_CONFIG_FULL_DUPLEX;
  3569. } else if (!phy_interface_mode_is_rgmii(state->interface)) {
  3570. an |= MVPP2_GMAC_AN_SPEED_EN | MVPP2_GMAC_FLOW_CTRL_AUTONEG;
  3571. }
  3572. if (state->duplex)
  3573. an |= MVPP2_GMAC_CONFIG_FULL_DUPLEX;
  3574. if (phylink_test(state->advertising, Pause))
  3575. an |= MVPP2_GMAC_FC_ADV_EN;
  3576. if (phylink_test(state->advertising, Asym_Pause))
  3577. an |= MVPP2_GMAC_FC_ADV_ASM_EN;
  3578. if (state->interface == PHY_INTERFACE_MODE_SGMII ||
  3579. state->interface == PHY_INTERFACE_MODE_1000BASEX ||
  3580. state->interface == PHY_INTERFACE_MODE_2500BASEX) {
  3581. an |= MVPP2_GMAC_IN_BAND_AUTONEG;
  3582. ctrl2 |= MVPP2_GMAC_INBAND_AN_MASK | MVPP2_GMAC_PCS_ENABLE_MASK;
  3583. ctrl4 &= ~(MVPP22_CTRL4_EXT_PIN_GMII_SEL |
  3584. MVPP22_CTRL4_RX_FC_EN | MVPP22_CTRL4_TX_FC_EN);
  3585. ctrl4 |= MVPP22_CTRL4_SYNC_BYPASS_DIS |
  3586. MVPP22_CTRL4_DP_CLK_SEL |
  3587. MVPP22_CTRL4_QSGMII_BYPASS_ACTIVE;
  3588. if (state->pause & MLO_PAUSE_TX)
  3589. ctrl4 |= MVPP22_CTRL4_TX_FC_EN;
  3590. if (state->pause & MLO_PAUSE_RX)
  3591. ctrl4 |= MVPP22_CTRL4_RX_FC_EN;
  3592. } else if (phy_interface_mode_is_rgmii(state->interface)) {
  3593. an |= MVPP2_GMAC_IN_BAND_AUTONEG_BYPASS;
  3594. if (state->speed == SPEED_1000)
  3595. an |= MVPP2_GMAC_CONFIG_GMII_SPEED;
  3596. else if (state->speed == SPEED_100)
  3597. an |= MVPP2_GMAC_CONFIG_MII_SPEED;
  3598. ctrl4 &= ~MVPP22_CTRL4_DP_CLK_SEL;
  3599. ctrl4 |= MVPP22_CTRL4_EXT_PIN_GMII_SEL |
  3600. MVPP22_CTRL4_SYNC_BYPASS_DIS |
  3601. MVPP22_CTRL4_QSGMII_BYPASS_ACTIVE;
  3602. }
  3603. writel(ctrl0, port->base + MVPP2_GMAC_CTRL_0_REG);
  3604. writel(ctrl2, port->base + MVPP2_GMAC_CTRL_2_REG);
  3605. writel(ctrl4, port->base + MVPP22_GMAC_CTRL_4_REG);
  3606. writel(an, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
  3607. }
  3608. static void mvpp2_mac_config(struct net_device *dev, unsigned int mode,
  3609. const struct phylink_link_state *state)
  3610. {
  3611. struct mvpp2_port *port = netdev_priv(dev);
  3612. /* Check for invalid configuration */
  3613. if (state->interface == PHY_INTERFACE_MODE_10GKR && port->gop_id != 0) {
  3614. netdev_err(dev, "Invalid mode on %s\n", dev->name);
  3615. return;
  3616. }
  3617. netif_tx_stop_all_queues(port->dev);
  3618. if (!port->has_phy)
  3619. netif_carrier_off(port->dev);
  3620. /* Make sure the port is disabled when reconfiguring the mode */
  3621. mvpp2_port_disable(port);
  3622. if (port->priv->hw_version == MVPP22 &&
  3623. port->phy_interface != state->interface) {
  3624. port->phy_interface = state->interface;
  3625. /* Reconfigure the serdes lanes */
  3626. phy_power_off(port->comphy);
  3627. mvpp22_mode_reconfigure(port);
  3628. }
  3629. /* mac (re)configuration */
  3630. if (state->interface == PHY_INTERFACE_MODE_10GKR)
  3631. mvpp2_xlg_config(port, mode, state);
  3632. else if (phy_interface_mode_is_rgmii(state->interface) ||
  3633. state->interface == PHY_INTERFACE_MODE_SGMII ||
  3634. state->interface == PHY_INTERFACE_MODE_1000BASEX ||
  3635. state->interface == PHY_INTERFACE_MODE_2500BASEX)
  3636. mvpp2_gmac_config(port, mode, state);
  3637. if (port->priv->hw_version == MVPP21 && port->flags & MVPP2_F_LOOPBACK)
  3638. mvpp2_port_loopback_set(port, state);
  3639. /* If the port already was up, make sure it's still in the same state */
  3640. if (state->link || !port->has_phy) {
  3641. mvpp2_port_enable(port);
  3642. mvpp2_egress_enable(port);
  3643. mvpp2_ingress_enable(port);
  3644. if (!port->has_phy)
  3645. netif_carrier_on(dev);
  3646. netif_tx_wake_all_queues(dev);
  3647. }
  3648. }
  3649. static void mvpp2_mac_link_up(struct net_device *dev, unsigned int mode,
  3650. phy_interface_t interface, struct phy_device *phy)
  3651. {
  3652. struct mvpp2_port *port = netdev_priv(dev);
  3653. u32 val;
  3654. if (!phylink_autoneg_inband(mode) &&
  3655. interface != PHY_INTERFACE_MODE_10GKR) {
  3656. val = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG);
  3657. val &= ~MVPP2_GMAC_FORCE_LINK_DOWN;
  3658. if (phy_interface_mode_is_rgmii(interface))
  3659. val |= MVPP2_GMAC_FORCE_LINK_PASS;
  3660. writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
  3661. }
  3662. mvpp2_port_enable(port);
  3663. mvpp2_egress_enable(port);
  3664. mvpp2_ingress_enable(port);
  3665. netif_tx_wake_all_queues(dev);
  3666. }
  3667. static void mvpp2_mac_link_down(struct net_device *dev, unsigned int mode,
  3668. phy_interface_t interface)
  3669. {
  3670. struct mvpp2_port *port = netdev_priv(dev);
  3671. u32 val;
  3672. if (!phylink_autoneg_inband(mode) &&
  3673. interface != PHY_INTERFACE_MODE_10GKR) {
  3674. val = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG);
  3675. val &= ~MVPP2_GMAC_FORCE_LINK_PASS;
  3676. val |= MVPP2_GMAC_FORCE_LINK_DOWN;
  3677. writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
  3678. }
  3679. netif_tx_stop_all_queues(dev);
  3680. mvpp2_egress_disable(port);
  3681. mvpp2_ingress_disable(port);
  3682. /* When using link interrupts to notify phylink of a MAC state change,
  3683. * we do not want the port to be disabled (we want to receive further
  3684. * interrupts, to be notified when the port will have a link later).
  3685. */
  3686. if (!port->has_phy)
  3687. return;
  3688. mvpp2_port_disable(port);
  3689. }
  3690. static const struct phylink_mac_ops mvpp2_phylink_ops = {
  3691. .validate = mvpp2_phylink_validate,
  3692. .mac_link_state = mvpp2_phylink_mac_link_state,
  3693. .mac_an_restart = mvpp2_mac_an_restart,
  3694. .mac_config = mvpp2_mac_config,
  3695. .mac_link_up = mvpp2_mac_link_up,
  3696. .mac_link_down = mvpp2_mac_link_down,
  3697. };
  3698. /* Ports initialization */
  3699. static int mvpp2_port_probe(struct platform_device *pdev,
  3700. struct fwnode_handle *port_fwnode,
  3701. struct mvpp2 *priv)
  3702. {
  3703. struct phy *comphy = NULL;
  3704. struct mvpp2_port *port;
  3705. struct mvpp2_port_pcpu *port_pcpu;
  3706. struct device_node *port_node = to_of_node(port_fwnode);
  3707. struct net_device *dev;
  3708. struct resource *res;
  3709. struct phylink *phylink;
  3710. char *mac_from = "";
  3711. unsigned int ntxqs, nrxqs;
  3712. bool has_tx_irqs;
  3713. u32 id;
  3714. int features;
  3715. int phy_mode;
  3716. int err, i, cpu;
  3717. if (port_node) {
  3718. has_tx_irqs = mvpp2_port_has_tx_irqs(priv, port_node);
  3719. } else {
  3720. has_tx_irqs = true;
  3721. queue_mode = MVPP2_QDIST_MULTI_MODE;
  3722. }
  3723. if (!has_tx_irqs)
  3724. queue_mode = MVPP2_QDIST_SINGLE_MODE;
  3725. ntxqs = MVPP2_MAX_TXQ;
  3726. if (priv->hw_version == MVPP22 && queue_mode == MVPP2_QDIST_MULTI_MODE)
  3727. nrxqs = MVPP2_DEFAULT_RXQ * num_possible_cpus();
  3728. else
  3729. nrxqs = MVPP2_DEFAULT_RXQ;
  3730. dev = alloc_etherdev_mqs(sizeof(*port), ntxqs, nrxqs);
  3731. if (!dev)
  3732. return -ENOMEM;
  3733. phy_mode = fwnode_get_phy_mode(port_fwnode);
  3734. if (phy_mode < 0) {
  3735. dev_err(&pdev->dev, "incorrect phy mode\n");
  3736. err = phy_mode;
  3737. goto err_free_netdev;
  3738. }
  3739. if (port_node) {
  3740. comphy = devm_of_phy_get(&pdev->dev, port_node, NULL);
  3741. if (IS_ERR(comphy)) {
  3742. if (PTR_ERR(comphy) == -EPROBE_DEFER) {
  3743. err = -EPROBE_DEFER;
  3744. goto err_free_netdev;
  3745. }
  3746. comphy = NULL;
  3747. }
  3748. }
  3749. if (fwnode_property_read_u32(port_fwnode, "port-id", &id)) {
  3750. err = -EINVAL;
  3751. dev_err(&pdev->dev, "missing port-id value\n");
  3752. goto err_free_netdev;
  3753. }
  3754. dev->tx_queue_len = MVPP2_MAX_TXD_MAX;
  3755. dev->watchdog_timeo = 5 * HZ;
  3756. dev->netdev_ops = &mvpp2_netdev_ops;
  3757. dev->ethtool_ops = &mvpp2_eth_tool_ops;
  3758. port = netdev_priv(dev);
  3759. port->dev = dev;
  3760. port->fwnode = port_fwnode;
  3761. port->has_phy = !!of_find_property(port_node, "phy", NULL);
  3762. port->ntxqs = ntxqs;
  3763. port->nrxqs = nrxqs;
  3764. port->priv = priv;
  3765. port->has_tx_irqs = has_tx_irqs;
  3766. err = mvpp2_queue_vectors_init(port, port_node);
  3767. if (err)
  3768. goto err_free_netdev;
  3769. if (port_node)
  3770. port->link_irq = of_irq_get_byname(port_node, "link");
  3771. else
  3772. port->link_irq = fwnode_irq_get(port_fwnode, port->nqvecs + 1);
  3773. if (port->link_irq == -EPROBE_DEFER) {
  3774. err = -EPROBE_DEFER;
  3775. goto err_deinit_qvecs;
  3776. }
  3777. if (port->link_irq <= 0)
  3778. /* the link irq is optional */
  3779. port->link_irq = 0;
  3780. if (fwnode_property_read_bool(port_fwnode, "marvell,loopback"))
  3781. port->flags |= MVPP2_F_LOOPBACK;
  3782. port->id = id;
  3783. if (priv->hw_version == MVPP21)
  3784. port->first_rxq = port->id * port->nrxqs;
  3785. else
  3786. port->first_rxq = port->id * priv->max_port_rxqs;
  3787. port->of_node = port_node;
  3788. port->phy_interface = phy_mode;
  3789. port->comphy = comphy;
  3790. if (priv->hw_version == MVPP21) {
  3791. res = platform_get_resource(pdev, IORESOURCE_MEM, 2 + id);
  3792. port->base = devm_ioremap_resource(&pdev->dev, res);
  3793. if (IS_ERR(port->base)) {
  3794. err = PTR_ERR(port->base);
  3795. goto err_free_irq;
  3796. }
  3797. port->stats_base = port->priv->lms_base +
  3798. MVPP21_MIB_COUNTERS_OFFSET +
  3799. port->gop_id * MVPP21_MIB_COUNTERS_PORT_SZ;
  3800. } else {
  3801. if (fwnode_property_read_u32(port_fwnode, "gop-port-id",
  3802. &port->gop_id)) {
  3803. err = -EINVAL;
  3804. dev_err(&pdev->dev, "missing gop-port-id value\n");
  3805. goto err_deinit_qvecs;
  3806. }
  3807. port->base = priv->iface_base + MVPP22_GMAC_BASE(port->gop_id);
  3808. port->stats_base = port->priv->iface_base +
  3809. MVPP22_MIB_COUNTERS_OFFSET +
  3810. port->gop_id * MVPP22_MIB_COUNTERS_PORT_SZ;
  3811. }
  3812. /* Alloc per-cpu and ethtool stats */
  3813. port->stats = netdev_alloc_pcpu_stats(struct mvpp2_pcpu_stats);
  3814. if (!port->stats) {
  3815. err = -ENOMEM;
  3816. goto err_free_irq;
  3817. }
  3818. port->ethtool_stats = devm_kcalloc(&pdev->dev,
  3819. ARRAY_SIZE(mvpp2_ethtool_regs),
  3820. sizeof(u64), GFP_KERNEL);
  3821. if (!port->ethtool_stats) {
  3822. err = -ENOMEM;
  3823. goto err_free_stats;
  3824. }
  3825. mutex_init(&port->gather_stats_lock);
  3826. INIT_DELAYED_WORK(&port->stats_work, mvpp2_gather_hw_statistics);
  3827. mvpp2_port_copy_mac_addr(dev, priv, port_fwnode, &mac_from);
  3828. port->tx_ring_size = MVPP2_MAX_TXD_DFLT;
  3829. port->rx_ring_size = MVPP2_MAX_RXD_DFLT;
  3830. SET_NETDEV_DEV(dev, &pdev->dev);
  3831. err = mvpp2_port_init(port);
  3832. if (err < 0) {
  3833. dev_err(&pdev->dev, "failed to init port %d\n", id);
  3834. goto err_free_stats;
  3835. }
  3836. mvpp2_port_periodic_xon_disable(port);
  3837. mvpp2_port_reset(port);
  3838. port->pcpu = alloc_percpu(struct mvpp2_port_pcpu);
  3839. if (!port->pcpu) {
  3840. err = -ENOMEM;
  3841. goto err_free_txq_pcpu;
  3842. }
  3843. if (!port->has_tx_irqs) {
  3844. for_each_present_cpu(cpu) {
  3845. port_pcpu = per_cpu_ptr(port->pcpu, cpu);
  3846. hrtimer_init(&port_pcpu->tx_done_timer, CLOCK_MONOTONIC,
  3847. HRTIMER_MODE_REL_PINNED);
  3848. port_pcpu->tx_done_timer.function = mvpp2_hr_timer_cb;
  3849. port_pcpu->timer_scheduled = false;
  3850. tasklet_init(&port_pcpu->tx_done_tasklet,
  3851. mvpp2_tx_proc_cb,
  3852. (unsigned long)dev);
  3853. }
  3854. }
  3855. features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
  3856. NETIF_F_TSO;
  3857. dev->features = features | NETIF_F_RXCSUM;
  3858. dev->hw_features |= features | NETIF_F_RXCSUM | NETIF_F_GRO |
  3859. NETIF_F_HW_VLAN_CTAG_FILTER;
  3860. if (port->pool_long->id == MVPP2_BM_JUMBO && port->id != 0) {
  3861. dev->features &= ~(NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM);
  3862. dev->hw_features &= ~(NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM);
  3863. }
  3864. dev->vlan_features |= features;
  3865. dev->gso_max_segs = MVPP2_MAX_TSO_SEGS;
  3866. dev->priv_flags |= IFF_UNICAST_FLT;
  3867. /* MTU range: 68 - 9704 */
  3868. dev->min_mtu = ETH_MIN_MTU;
  3869. /* 9704 == 9728 - 20 and rounding to 8 */
  3870. dev->max_mtu = MVPP2_BM_JUMBO_PKT_SIZE;
  3871. /* Phylink isn't used w/ ACPI as of now */
  3872. if (port_node) {
  3873. phylink = phylink_create(dev, port_fwnode, phy_mode,
  3874. &mvpp2_phylink_ops);
  3875. if (IS_ERR(phylink)) {
  3876. err = PTR_ERR(phylink);
  3877. goto err_free_port_pcpu;
  3878. }
  3879. port->phylink = phylink;
  3880. } else {
  3881. port->phylink = NULL;
  3882. }
  3883. err = register_netdev(dev);
  3884. if (err < 0) {
  3885. dev_err(&pdev->dev, "failed to register netdev\n");
  3886. goto err_phylink;
  3887. }
  3888. netdev_info(dev, "Using %s mac address %pM\n", mac_from, dev->dev_addr);
  3889. priv->port_list[priv->port_count++] = port;
  3890. return 0;
  3891. err_phylink:
  3892. if (port->phylink)
  3893. phylink_destroy(port->phylink);
  3894. err_free_port_pcpu:
  3895. free_percpu(port->pcpu);
  3896. err_free_txq_pcpu:
  3897. for (i = 0; i < port->ntxqs; i++)
  3898. free_percpu(port->txqs[i]->pcpu);
  3899. err_free_stats:
  3900. free_percpu(port->stats);
  3901. err_free_irq:
  3902. if (port->link_irq)
  3903. irq_dispose_mapping(port->link_irq);
  3904. err_deinit_qvecs:
  3905. mvpp2_queue_vectors_deinit(port);
  3906. err_free_netdev:
  3907. free_netdev(dev);
  3908. return err;
  3909. }
  3910. /* Ports removal routine */
  3911. static void mvpp2_port_remove(struct mvpp2_port *port)
  3912. {
  3913. int i;
  3914. unregister_netdev(port->dev);
  3915. if (port->phylink)
  3916. phylink_destroy(port->phylink);
  3917. free_percpu(port->pcpu);
  3918. free_percpu(port->stats);
  3919. for (i = 0; i < port->ntxqs; i++)
  3920. free_percpu(port->txqs[i]->pcpu);
  3921. mvpp2_queue_vectors_deinit(port);
  3922. if (port->link_irq)
  3923. irq_dispose_mapping(port->link_irq);
  3924. free_netdev(port->dev);
  3925. }
  3926. /* Initialize decoding windows */
  3927. static void mvpp2_conf_mbus_windows(const struct mbus_dram_target_info *dram,
  3928. struct mvpp2 *priv)
  3929. {
  3930. u32 win_enable;
  3931. int i;
  3932. for (i = 0; i < 6; i++) {
  3933. mvpp2_write(priv, MVPP2_WIN_BASE(i), 0);
  3934. mvpp2_write(priv, MVPP2_WIN_SIZE(i), 0);
  3935. if (i < 4)
  3936. mvpp2_write(priv, MVPP2_WIN_REMAP(i), 0);
  3937. }
  3938. win_enable = 0;
  3939. for (i = 0; i < dram->num_cs; i++) {
  3940. const struct mbus_dram_window *cs = dram->cs + i;
  3941. mvpp2_write(priv, MVPP2_WIN_BASE(i),
  3942. (cs->base & 0xffff0000) | (cs->mbus_attr << 8) |
  3943. dram->mbus_dram_target_id);
  3944. mvpp2_write(priv, MVPP2_WIN_SIZE(i),
  3945. (cs->size - 1) & 0xffff0000);
  3946. win_enable |= (1 << i);
  3947. }
  3948. mvpp2_write(priv, MVPP2_BASE_ADDR_ENABLE, win_enable);
  3949. }
  3950. /* Initialize Rx FIFO's */
  3951. static void mvpp2_rx_fifo_init(struct mvpp2 *priv)
  3952. {
  3953. int port;
  3954. for (port = 0; port < MVPP2_MAX_PORTS; port++) {
  3955. mvpp2_write(priv, MVPP2_RX_DATA_FIFO_SIZE_REG(port),
  3956. MVPP2_RX_FIFO_PORT_DATA_SIZE_4KB);
  3957. mvpp2_write(priv, MVPP2_RX_ATTR_FIFO_SIZE_REG(port),
  3958. MVPP2_RX_FIFO_PORT_ATTR_SIZE_4KB);
  3959. }
  3960. mvpp2_write(priv, MVPP2_RX_MIN_PKT_SIZE_REG,
  3961. MVPP2_RX_FIFO_PORT_MIN_PKT);
  3962. mvpp2_write(priv, MVPP2_RX_FIFO_INIT_REG, 0x1);
  3963. }
  3964. static void mvpp22_rx_fifo_init(struct mvpp2 *priv)
  3965. {
  3966. int port;
  3967. /* The FIFO size parameters are set depending on the maximum speed a
  3968. * given port can handle:
  3969. * - Port 0: 10Gbps
  3970. * - Port 1: 2.5Gbps
  3971. * - Ports 2 and 3: 1Gbps
  3972. */
  3973. mvpp2_write(priv, MVPP2_RX_DATA_FIFO_SIZE_REG(0),
  3974. MVPP2_RX_FIFO_PORT_DATA_SIZE_32KB);
  3975. mvpp2_write(priv, MVPP2_RX_ATTR_FIFO_SIZE_REG(0),
  3976. MVPP2_RX_FIFO_PORT_ATTR_SIZE_32KB);
  3977. mvpp2_write(priv, MVPP2_RX_DATA_FIFO_SIZE_REG(1),
  3978. MVPP2_RX_FIFO_PORT_DATA_SIZE_8KB);
  3979. mvpp2_write(priv, MVPP2_RX_ATTR_FIFO_SIZE_REG(1),
  3980. MVPP2_RX_FIFO_PORT_ATTR_SIZE_8KB);
  3981. for (port = 2; port < MVPP2_MAX_PORTS; port++) {
  3982. mvpp2_write(priv, MVPP2_RX_DATA_FIFO_SIZE_REG(port),
  3983. MVPP2_RX_FIFO_PORT_DATA_SIZE_4KB);
  3984. mvpp2_write(priv, MVPP2_RX_ATTR_FIFO_SIZE_REG(port),
  3985. MVPP2_RX_FIFO_PORT_ATTR_SIZE_4KB);
  3986. }
  3987. mvpp2_write(priv, MVPP2_RX_MIN_PKT_SIZE_REG,
  3988. MVPP2_RX_FIFO_PORT_MIN_PKT);
  3989. mvpp2_write(priv, MVPP2_RX_FIFO_INIT_REG, 0x1);
  3990. }
  3991. /* Initialize Tx FIFO's: the total FIFO size is 19kB on PPv2.2 and 10G
  3992. * interfaces must have a Tx FIFO size of 10kB. As only port 0 can do 10G,
  3993. * configure its Tx FIFO size to 10kB and the others ports Tx FIFO size to 3kB.
  3994. */
  3995. static void mvpp22_tx_fifo_init(struct mvpp2 *priv)
  3996. {
  3997. int port, size, thrs;
  3998. for (port = 0; port < MVPP2_MAX_PORTS; port++) {
  3999. if (port == 0) {
  4000. size = MVPP22_TX_FIFO_DATA_SIZE_10KB;
  4001. thrs = MVPP2_TX_FIFO_THRESHOLD_10KB;
  4002. } else {
  4003. size = MVPP22_TX_FIFO_DATA_SIZE_3KB;
  4004. thrs = MVPP2_TX_FIFO_THRESHOLD_3KB;
  4005. }
  4006. mvpp2_write(priv, MVPP22_TX_FIFO_SIZE_REG(port), size);
  4007. mvpp2_write(priv, MVPP22_TX_FIFO_THRESH_REG(port), thrs);
  4008. }
  4009. }
  4010. static void mvpp2_axi_init(struct mvpp2 *priv)
  4011. {
  4012. u32 val, rdval, wrval;
  4013. mvpp2_write(priv, MVPP22_BM_ADDR_HIGH_RLS_REG, 0x0);
  4014. /* AXI Bridge Configuration */
  4015. rdval = MVPP22_AXI_CODE_CACHE_RD_CACHE
  4016. << MVPP22_AXI_ATTR_CACHE_OFFS;
  4017. rdval |= MVPP22_AXI_CODE_DOMAIN_OUTER_DOM
  4018. << MVPP22_AXI_ATTR_DOMAIN_OFFS;
  4019. wrval = MVPP22_AXI_CODE_CACHE_WR_CACHE
  4020. << MVPP22_AXI_ATTR_CACHE_OFFS;
  4021. wrval |= MVPP22_AXI_CODE_DOMAIN_OUTER_DOM
  4022. << MVPP22_AXI_ATTR_DOMAIN_OFFS;
  4023. /* BM */
  4024. mvpp2_write(priv, MVPP22_AXI_BM_WR_ATTR_REG, wrval);
  4025. mvpp2_write(priv, MVPP22_AXI_BM_RD_ATTR_REG, rdval);
  4026. /* Descriptors */
  4027. mvpp2_write(priv, MVPP22_AXI_AGGRQ_DESCR_RD_ATTR_REG, rdval);
  4028. mvpp2_write(priv, MVPP22_AXI_TXQ_DESCR_WR_ATTR_REG, wrval);
  4029. mvpp2_write(priv, MVPP22_AXI_TXQ_DESCR_RD_ATTR_REG, rdval);
  4030. mvpp2_write(priv, MVPP22_AXI_RXQ_DESCR_WR_ATTR_REG, wrval);
  4031. /* Buffer Data */
  4032. mvpp2_write(priv, MVPP22_AXI_TX_DATA_RD_ATTR_REG, rdval);
  4033. mvpp2_write(priv, MVPP22_AXI_RX_DATA_WR_ATTR_REG, wrval);
  4034. val = MVPP22_AXI_CODE_CACHE_NON_CACHE
  4035. << MVPP22_AXI_CODE_CACHE_OFFS;
  4036. val |= MVPP22_AXI_CODE_DOMAIN_SYSTEM
  4037. << MVPP22_AXI_CODE_DOMAIN_OFFS;
  4038. mvpp2_write(priv, MVPP22_AXI_RD_NORMAL_CODE_REG, val);
  4039. mvpp2_write(priv, MVPP22_AXI_WR_NORMAL_CODE_REG, val);
  4040. val = MVPP22_AXI_CODE_CACHE_RD_CACHE
  4041. << MVPP22_AXI_CODE_CACHE_OFFS;
  4042. val |= MVPP22_AXI_CODE_DOMAIN_OUTER_DOM
  4043. << MVPP22_AXI_CODE_DOMAIN_OFFS;
  4044. mvpp2_write(priv, MVPP22_AXI_RD_SNOOP_CODE_REG, val);
  4045. val = MVPP22_AXI_CODE_CACHE_WR_CACHE
  4046. << MVPP22_AXI_CODE_CACHE_OFFS;
  4047. val |= MVPP22_AXI_CODE_DOMAIN_OUTER_DOM
  4048. << MVPP22_AXI_CODE_DOMAIN_OFFS;
  4049. mvpp2_write(priv, MVPP22_AXI_WR_SNOOP_CODE_REG, val);
  4050. }
  4051. /* Initialize network controller common part HW */
  4052. static int mvpp2_init(struct platform_device *pdev, struct mvpp2 *priv)
  4053. {
  4054. const struct mbus_dram_target_info *dram_target_info;
  4055. int err, i;
  4056. u32 val;
  4057. /* MBUS windows configuration */
  4058. dram_target_info = mv_mbus_dram_info();
  4059. if (dram_target_info)
  4060. mvpp2_conf_mbus_windows(dram_target_info, priv);
  4061. if (priv->hw_version == MVPP22)
  4062. mvpp2_axi_init(priv);
  4063. /* Disable HW PHY polling */
  4064. if (priv->hw_version == MVPP21) {
  4065. val = readl(priv->lms_base + MVPP2_PHY_AN_CFG0_REG);
  4066. val |= MVPP2_PHY_AN_STOP_SMI0_MASK;
  4067. writel(val, priv->lms_base + MVPP2_PHY_AN_CFG0_REG);
  4068. } else {
  4069. val = readl(priv->iface_base + MVPP22_SMI_MISC_CFG_REG);
  4070. val &= ~MVPP22_SMI_POLLING_EN;
  4071. writel(val, priv->iface_base + MVPP22_SMI_MISC_CFG_REG);
  4072. }
  4073. /* Allocate and initialize aggregated TXQs */
  4074. priv->aggr_txqs = devm_kcalloc(&pdev->dev, num_present_cpus(),
  4075. sizeof(*priv->aggr_txqs),
  4076. GFP_KERNEL);
  4077. if (!priv->aggr_txqs)
  4078. return -ENOMEM;
  4079. for_each_present_cpu(i) {
  4080. priv->aggr_txqs[i].id = i;
  4081. priv->aggr_txqs[i].size = MVPP2_AGGR_TXQ_SIZE;
  4082. err = mvpp2_aggr_txq_init(pdev, &priv->aggr_txqs[i], i, priv);
  4083. if (err < 0)
  4084. return err;
  4085. }
  4086. /* Fifo Init */
  4087. if (priv->hw_version == MVPP21) {
  4088. mvpp2_rx_fifo_init(priv);
  4089. } else {
  4090. mvpp22_rx_fifo_init(priv);
  4091. mvpp22_tx_fifo_init(priv);
  4092. }
  4093. if (priv->hw_version == MVPP21)
  4094. writel(MVPP2_EXT_GLOBAL_CTRL_DEFAULT,
  4095. priv->lms_base + MVPP2_MNG_EXTENDED_GLOBAL_CTRL_REG);
  4096. /* Allow cache snoop when transmiting packets */
  4097. mvpp2_write(priv, MVPP2_TX_SNOOP_REG, 0x1);
  4098. /* Buffer Manager initialization */
  4099. err = mvpp2_bm_init(pdev, priv);
  4100. if (err < 0)
  4101. return err;
  4102. /* Parser default initialization */
  4103. err = mvpp2_prs_default_init(pdev, priv);
  4104. if (err < 0)
  4105. return err;
  4106. /* Classifier default initialization */
  4107. mvpp2_cls_init(priv);
  4108. return 0;
  4109. }
  4110. static int mvpp2_probe(struct platform_device *pdev)
  4111. {
  4112. const struct acpi_device_id *acpi_id;
  4113. struct fwnode_handle *fwnode = pdev->dev.fwnode;
  4114. struct fwnode_handle *port_fwnode;
  4115. struct mvpp2 *priv;
  4116. struct resource *res;
  4117. void __iomem *base;
  4118. int i;
  4119. int err;
  4120. priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
  4121. if (!priv)
  4122. return -ENOMEM;
  4123. if (has_acpi_companion(&pdev->dev)) {
  4124. acpi_id = acpi_match_device(pdev->dev.driver->acpi_match_table,
  4125. &pdev->dev);
  4126. priv->hw_version = (unsigned long)acpi_id->driver_data;
  4127. } else {
  4128. priv->hw_version =
  4129. (unsigned long)of_device_get_match_data(&pdev->dev);
  4130. }
  4131. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  4132. base = devm_ioremap_resource(&pdev->dev, res);
  4133. if (IS_ERR(base))
  4134. return PTR_ERR(base);
  4135. if (priv->hw_version == MVPP21) {
  4136. res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  4137. priv->lms_base = devm_ioremap_resource(&pdev->dev, res);
  4138. if (IS_ERR(priv->lms_base))
  4139. return PTR_ERR(priv->lms_base);
  4140. } else {
  4141. res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  4142. if (has_acpi_companion(&pdev->dev)) {
  4143. /* In case the MDIO memory region is declared in
  4144. * the ACPI, it can already appear as 'in-use'
  4145. * in the OS. Because it is overlapped by second
  4146. * region of the network controller, make
  4147. * sure it is released, before requesting it again.
  4148. * The care is taken by mvpp2 driver to avoid
  4149. * concurrent access to this memory region.
  4150. */
  4151. release_resource(res);
  4152. }
  4153. priv->iface_base = devm_ioremap_resource(&pdev->dev, res);
  4154. if (IS_ERR(priv->iface_base))
  4155. return PTR_ERR(priv->iface_base);
  4156. }
  4157. if (priv->hw_version == MVPP22 && dev_of_node(&pdev->dev)) {
  4158. priv->sysctrl_base =
  4159. syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
  4160. "marvell,system-controller");
  4161. if (IS_ERR(priv->sysctrl_base))
  4162. /* The system controller regmap is optional for dt
  4163. * compatibility reasons. When not provided, the
  4164. * configuration of the GoP relies on the
  4165. * firmware/bootloader.
  4166. */
  4167. priv->sysctrl_base = NULL;
  4168. }
  4169. mvpp2_setup_bm_pool();
  4170. for (i = 0; i < MVPP2_MAX_THREADS; i++) {
  4171. u32 addr_space_sz;
  4172. addr_space_sz = (priv->hw_version == MVPP21 ?
  4173. MVPP21_ADDR_SPACE_SZ : MVPP22_ADDR_SPACE_SZ);
  4174. priv->swth_base[i] = base + i * addr_space_sz;
  4175. }
  4176. if (priv->hw_version == MVPP21)
  4177. priv->max_port_rxqs = 8;
  4178. else
  4179. priv->max_port_rxqs = 32;
  4180. if (dev_of_node(&pdev->dev)) {
  4181. priv->pp_clk = devm_clk_get(&pdev->dev, "pp_clk");
  4182. if (IS_ERR(priv->pp_clk))
  4183. return PTR_ERR(priv->pp_clk);
  4184. err = clk_prepare_enable(priv->pp_clk);
  4185. if (err < 0)
  4186. return err;
  4187. priv->gop_clk = devm_clk_get(&pdev->dev, "gop_clk");
  4188. if (IS_ERR(priv->gop_clk)) {
  4189. err = PTR_ERR(priv->gop_clk);
  4190. goto err_pp_clk;
  4191. }
  4192. err = clk_prepare_enable(priv->gop_clk);
  4193. if (err < 0)
  4194. goto err_pp_clk;
  4195. if (priv->hw_version == MVPP22) {
  4196. priv->mg_clk = devm_clk_get(&pdev->dev, "mg_clk");
  4197. if (IS_ERR(priv->mg_clk)) {
  4198. err = PTR_ERR(priv->mg_clk);
  4199. goto err_gop_clk;
  4200. }
  4201. err = clk_prepare_enable(priv->mg_clk);
  4202. if (err < 0)
  4203. goto err_gop_clk;
  4204. priv->mg_core_clk = devm_clk_get(&pdev->dev, "mg_core_clk");
  4205. if (IS_ERR(priv->mg_core_clk)) {
  4206. priv->mg_core_clk = NULL;
  4207. } else {
  4208. err = clk_prepare_enable(priv->mg_core_clk);
  4209. if (err < 0)
  4210. goto err_mg_clk;
  4211. }
  4212. }
  4213. priv->axi_clk = devm_clk_get(&pdev->dev, "axi_clk");
  4214. if (IS_ERR(priv->axi_clk)) {
  4215. err = PTR_ERR(priv->axi_clk);
  4216. if (err == -EPROBE_DEFER)
  4217. goto err_mg_core_clk;
  4218. priv->axi_clk = NULL;
  4219. } else {
  4220. err = clk_prepare_enable(priv->axi_clk);
  4221. if (err < 0)
  4222. goto err_mg_core_clk;
  4223. }
  4224. /* Get system's tclk rate */
  4225. priv->tclk = clk_get_rate(priv->pp_clk);
  4226. } else if (device_property_read_u32(&pdev->dev, "clock-frequency",
  4227. &priv->tclk)) {
  4228. dev_err(&pdev->dev, "missing clock-frequency value\n");
  4229. return -EINVAL;
  4230. }
  4231. if (priv->hw_version == MVPP22) {
  4232. err = dma_set_mask(&pdev->dev, MVPP2_DESC_DMA_MASK);
  4233. if (err)
  4234. goto err_axi_clk;
  4235. /* Sadly, the BM pools all share the same register to
  4236. * store the high 32 bits of their address. So they
  4237. * must all have the same high 32 bits, which forces
  4238. * us to restrict coherent memory to DMA_BIT_MASK(32).
  4239. */
  4240. err = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
  4241. if (err)
  4242. goto err_axi_clk;
  4243. }
  4244. /* Initialize network controller */
  4245. err = mvpp2_init(pdev, priv);
  4246. if (err < 0) {
  4247. dev_err(&pdev->dev, "failed to initialize controller\n");
  4248. goto err_axi_clk;
  4249. }
  4250. /* Initialize ports */
  4251. fwnode_for_each_available_child_node(fwnode, port_fwnode) {
  4252. err = mvpp2_port_probe(pdev, port_fwnode, priv);
  4253. if (err < 0)
  4254. goto err_port_probe;
  4255. }
  4256. if (priv->port_count == 0) {
  4257. dev_err(&pdev->dev, "no ports enabled\n");
  4258. err = -ENODEV;
  4259. goto err_axi_clk;
  4260. }
  4261. /* Statistics must be gathered regularly because some of them (like
  4262. * packets counters) are 32-bit registers and could overflow quite
  4263. * quickly. For instance, a 10Gb link used at full bandwidth with the
  4264. * smallest packets (64B) will overflow a 32-bit counter in less than
  4265. * 30 seconds. Then, use a workqueue to fill 64-bit counters.
  4266. */
  4267. snprintf(priv->queue_name, sizeof(priv->queue_name),
  4268. "stats-wq-%s%s", netdev_name(priv->port_list[0]->dev),
  4269. priv->port_count > 1 ? "+" : "");
  4270. priv->stats_queue = create_singlethread_workqueue(priv->queue_name);
  4271. if (!priv->stats_queue) {
  4272. err = -ENOMEM;
  4273. goto err_port_probe;
  4274. }
  4275. platform_set_drvdata(pdev, priv);
  4276. return 0;
  4277. err_port_probe:
  4278. i = 0;
  4279. fwnode_for_each_available_child_node(fwnode, port_fwnode) {
  4280. if (priv->port_list[i])
  4281. mvpp2_port_remove(priv->port_list[i]);
  4282. i++;
  4283. }
  4284. err_axi_clk:
  4285. clk_disable_unprepare(priv->axi_clk);
  4286. err_mg_core_clk:
  4287. if (priv->hw_version == MVPP22)
  4288. clk_disable_unprepare(priv->mg_core_clk);
  4289. err_mg_clk:
  4290. if (priv->hw_version == MVPP22)
  4291. clk_disable_unprepare(priv->mg_clk);
  4292. err_gop_clk:
  4293. clk_disable_unprepare(priv->gop_clk);
  4294. err_pp_clk:
  4295. clk_disable_unprepare(priv->pp_clk);
  4296. return err;
  4297. }
  4298. static int mvpp2_remove(struct platform_device *pdev)
  4299. {
  4300. struct mvpp2 *priv = platform_get_drvdata(pdev);
  4301. struct fwnode_handle *fwnode = pdev->dev.fwnode;
  4302. struct fwnode_handle *port_fwnode;
  4303. int i = 0;
  4304. flush_workqueue(priv->stats_queue);
  4305. destroy_workqueue(priv->stats_queue);
  4306. fwnode_for_each_available_child_node(fwnode, port_fwnode) {
  4307. if (priv->port_list[i]) {
  4308. mutex_destroy(&priv->port_list[i]->gather_stats_lock);
  4309. mvpp2_port_remove(priv->port_list[i]);
  4310. }
  4311. i++;
  4312. }
  4313. for (i = 0; i < MVPP2_BM_POOLS_NUM; i++) {
  4314. struct mvpp2_bm_pool *bm_pool = &priv->bm_pools[i];
  4315. mvpp2_bm_pool_destroy(pdev, priv, bm_pool);
  4316. }
  4317. for_each_present_cpu(i) {
  4318. struct mvpp2_tx_queue *aggr_txq = &priv->aggr_txqs[i];
  4319. dma_free_coherent(&pdev->dev,
  4320. MVPP2_AGGR_TXQ_SIZE * MVPP2_DESC_ALIGNED_SIZE,
  4321. aggr_txq->descs,
  4322. aggr_txq->descs_dma);
  4323. }
  4324. if (is_acpi_node(port_fwnode))
  4325. return 0;
  4326. clk_disable_unprepare(priv->axi_clk);
  4327. clk_disable_unprepare(priv->mg_core_clk);
  4328. clk_disable_unprepare(priv->mg_clk);
  4329. clk_disable_unprepare(priv->pp_clk);
  4330. clk_disable_unprepare(priv->gop_clk);
  4331. return 0;
  4332. }
  4333. static const struct of_device_id mvpp2_match[] = {
  4334. {
  4335. .compatible = "marvell,armada-375-pp2",
  4336. .data = (void *)MVPP21,
  4337. },
  4338. {
  4339. .compatible = "marvell,armada-7k-pp22",
  4340. .data = (void *)MVPP22,
  4341. },
  4342. { }
  4343. };
  4344. MODULE_DEVICE_TABLE(of, mvpp2_match);
  4345. static const struct acpi_device_id mvpp2_acpi_match[] = {
  4346. { "MRVL0110", MVPP22 },
  4347. { },
  4348. };
  4349. MODULE_DEVICE_TABLE(acpi, mvpp2_acpi_match);
  4350. static struct platform_driver mvpp2_driver = {
  4351. .probe = mvpp2_probe,
  4352. .remove = mvpp2_remove,
  4353. .driver = {
  4354. .name = MVPP2_DRIVER_NAME,
  4355. .of_match_table = mvpp2_match,
  4356. .acpi_match_table = ACPI_PTR(mvpp2_acpi_match),
  4357. },
  4358. };
  4359. module_platform_driver(mvpp2_driver);
  4360. MODULE_DESCRIPTION("Marvell PPv2 Ethernet Driver - www.marvell.com");
  4361. MODULE_AUTHOR("Marcin Wojtas <mw@semihalf.com>");
  4362. MODULE_LICENSE("GPL v2");