ixgb_hw.h 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /* Copyright(c) 1999 - 2008 Intel Corporation. */
  3. #ifndef _IXGB_HW_H_
  4. #define _IXGB_HW_H_
  5. #include <linux/mdio.h>
  6. #include "ixgb_osdep.h"
  7. /* Enums */
  8. typedef enum {
  9. ixgb_mac_unknown = 0,
  10. ixgb_82597,
  11. ixgb_num_macs
  12. } ixgb_mac_type;
  13. /* Types of physical layer modules */
  14. typedef enum {
  15. ixgb_phy_type_unknown = 0,
  16. ixgb_phy_type_g6005, /* 850nm, MM fiber, XPAK transceiver */
  17. ixgb_phy_type_g6104, /* 1310nm, SM fiber, XPAK transceiver */
  18. ixgb_phy_type_txn17201, /* 850nm, MM fiber, XPAK transceiver */
  19. ixgb_phy_type_txn17401, /* 1310nm, SM fiber, XENPAK transceiver */
  20. ixgb_phy_type_bcm /* SUN specific board */
  21. } ixgb_phy_type;
  22. /* XPAK transceiver vendors, for the SR adapters */
  23. typedef enum {
  24. ixgb_xpak_vendor_intel,
  25. ixgb_xpak_vendor_infineon
  26. } ixgb_xpak_vendor;
  27. /* Media Types */
  28. typedef enum {
  29. ixgb_media_type_unknown = 0,
  30. ixgb_media_type_fiber = 1,
  31. ixgb_media_type_copper = 2,
  32. ixgb_num_media_types
  33. } ixgb_media_type;
  34. /* Flow Control Settings */
  35. typedef enum {
  36. ixgb_fc_none = 0,
  37. ixgb_fc_rx_pause = 1,
  38. ixgb_fc_tx_pause = 2,
  39. ixgb_fc_full = 3,
  40. ixgb_fc_default = 0xFF
  41. } ixgb_fc_type;
  42. /* PCI bus types */
  43. typedef enum {
  44. ixgb_bus_type_unknown = 0,
  45. ixgb_bus_type_pci,
  46. ixgb_bus_type_pcix
  47. } ixgb_bus_type;
  48. /* PCI bus speeds */
  49. typedef enum {
  50. ixgb_bus_speed_unknown = 0,
  51. ixgb_bus_speed_33,
  52. ixgb_bus_speed_66,
  53. ixgb_bus_speed_100,
  54. ixgb_bus_speed_133,
  55. ixgb_bus_speed_reserved
  56. } ixgb_bus_speed;
  57. /* PCI bus widths */
  58. typedef enum {
  59. ixgb_bus_width_unknown = 0,
  60. ixgb_bus_width_32,
  61. ixgb_bus_width_64
  62. } ixgb_bus_width;
  63. #define IXGB_EEPROM_SIZE 64 /* Size in words */
  64. #define SPEED_10000 10000
  65. #define FULL_DUPLEX 2
  66. #define MIN_NUMBER_OF_DESCRIPTORS 8
  67. #define MAX_NUMBER_OF_DESCRIPTORS 0xFFF8 /* 13 bits in RDLEN/TDLEN, 128B aligned */
  68. #define IXGB_DELAY_BEFORE_RESET 10 /* allow 10ms after idling rx/tx units */
  69. #define IXGB_DELAY_AFTER_RESET 1 /* allow 1ms after the reset */
  70. #define IXGB_DELAY_AFTER_EE_RESET 10 /* allow 10ms after the EEPROM reset */
  71. #define IXGB_DELAY_USECS_AFTER_LINK_RESET 13 /* allow 13 microseconds after the reset */
  72. /* NOTE: this is MICROSECONDS */
  73. #define MAX_RESET_ITERATIONS 8 /* number of iterations to get things right */
  74. /* General Registers */
  75. #define IXGB_CTRL0 0x00000 /* Device Control Register 0 - RW */
  76. #define IXGB_CTRL1 0x00008 /* Device Control Register 1 - RW */
  77. #define IXGB_STATUS 0x00010 /* Device Status Register - RO */
  78. #define IXGB_EECD 0x00018 /* EEPROM/Flash Control/Data Register - RW */
  79. #define IXGB_MFS 0x00020 /* Maximum Frame Size - RW */
  80. /* Interrupt */
  81. #define IXGB_ICR 0x00080 /* Interrupt Cause Read - R/clr */
  82. #define IXGB_ICS 0x00088 /* Interrupt Cause Set - RW */
  83. #define IXGB_IMS 0x00090 /* Interrupt Mask Set/Read - RW */
  84. #define IXGB_IMC 0x00098 /* Interrupt Mask Clear - WO */
  85. /* Receive */
  86. #define IXGB_RCTL 0x00100 /* RX Control - RW */
  87. #define IXGB_FCRTL 0x00108 /* Flow Control Receive Threshold Low - RW */
  88. #define IXGB_FCRTH 0x00110 /* Flow Control Receive Threshold High - RW */
  89. #define IXGB_RDBAL 0x00118 /* RX Descriptor Base Low - RW */
  90. #define IXGB_RDBAH 0x0011C /* RX Descriptor Base High - RW */
  91. #define IXGB_RDLEN 0x00120 /* RX Descriptor Length - RW */
  92. #define IXGB_RDH 0x00128 /* RX Descriptor Head - RW */
  93. #define IXGB_RDT 0x00130 /* RX Descriptor Tail - RW */
  94. #define IXGB_RDTR 0x00138 /* RX Delay Timer Ring - RW */
  95. #define IXGB_RXDCTL 0x00140 /* Receive Descriptor Control - RW */
  96. #define IXGB_RAIDC 0x00148 /* Receive Adaptive Interrupt Delay Control - RW */
  97. #define IXGB_RXCSUM 0x00158 /* Receive Checksum Control - RW */
  98. #define IXGB_RA 0x00180 /* Receive Address Array Base - RW */
  99. #define IXGB_RAL 0x00180 /* Receive Address Low [0:15] - RW */
  100. #define IXGB_RAH 0x00184 /* Receive Address High [0:15] - RW */
  101. #define IXGB_MTA 0x00200 /* Multicast Table Array [0:127] - RW */
  102. #define IXGB_VFTA 0x00400 /* VLAN Filter Table Array [0:127] - RW */
  103. #define IXGB_REQ_RX_DESCRIPTOR_MULTIPLE 8
  104. /* Transmit */
  105. #define IXGB_TCTL 0x00600 /* TX Control - RW */
  106. #define IXGB_TDBAL 0x00608 /* TX Descriptor Base Low - RW */
  107. #define IXGB_TDBAH 0x0060C /* TX Descriptor Base High - RW */
  108. #define IXGB_TDLEN 0x00610 /* TX Descriptor Length - RW */
  109. #define IXGB_TDH 0x00618 /* TX Descriptor Head - RW */
  110. #define IXGB_TDT 0x00620 /* TX Descriptor Tail - RW */
  111. #define IXGB_TIDV 0x00628 /* TX Interrupt Delay Value - RW */
  112. #define IXGB_TXDCTL 0x00630 /* Transmit Descriptor Control - RW */
  113. #define IXGB_TSPMT 0x00638 /* TCP Segmentation PAD & Min Threshold - RW */
  114. #define IXGB_PAP 0x00640 /* Pause and Pace - RW */
  115. #define IXGB_REQ_TX_DESCRIPTOR_MULTIPLE 8
  116. /* Physical */
  117. #define IXGB_PCSC1 0x00700 /* PCS Control 1 - RW */
  118. #define IXGB_PCSC2 0x00708 /* PCS Control 2 - RW */
  119. #define IXGB_PCSS1 0x00710 /* PCS Status 1 - RO */
  120. #define IXGB_PCSS2 0x00718 /* PCS Status 2 - RO */
  121. #define IXGB_XPCSS 0x00720 /* 10GBASE-X PCS Status (or XGXS Lane Status) - RO */
  122. #define IXGB_UCCR 0x00728 /* Unilink Circuit Control Register */
  123. #define IXGB_XPCSTC 0x00730 /* 10GBASE-X PCS Test Control */
  124. #define IXGB_MACA 0x00738 /* MDI Autoscan Command and Address - RW */
  125. #define IXGB_APAE 0x00740 /* Autoscan PHY Address Enable - RW */
  126. #define IXGB_ARD 0x00748 /* Autoscan Read Data - RO */
  127. #define IXGB_AIS 0x00750 /* Autoscan Interrupt Status - RO */
  128. #define IXGB_MSCA 0x00758 /* MDI Single Command and Address - RW */
  129. #define IXGB_MSRWD 0x00760 /* MDI Single Read and Write Data - RW, RO */
  130. /* Wake-up */
  131. #define IXGB_WUFC 0x00808 /* Wake Up Filter Control - RW */
  132. #define IXGB_WUS 0x00810 /* Wake Up Status - RO */
  133. #define IXGB_FFLT 0x01000 /* Flexible Filter Length Table - RW */
  134. #define IXGB_FFMT 0x01020 /* Flexible Filter Mask Table - RW */
  135. #define IXGB_FTVT 0x01420 /* Flexible Filter Value Table - RW */
  136. /* Statistics */
  137. #define IXGB_TPRL 0x02000 /* Total Packets Received (Low) */
  138. #define IXGB_TPRH 0x02004 /* Total Packets Received (High) */
  139. #define IXGB_GPRCL 0x02008 /* Good Packets Received Count (Low) */
  140. #define IXGB_GPRCH 0x0200C /* Good Packets Received Count (High) */
  141. #define IXGB_BPRCL 0x02010 /* Broadcast Packets Received Count (Low) */
  142. #define IXGB_BPRCH 0x02014 /* Broadcast Packets Received Count (High) */
  143. #define IXGB_MPRCL 0x02018 /* Multicast Packets Received Count (Low) */
  144. #define IXGB_MPRCH 0x0201C /* Multicast Packets Received Count (High) */
  145. #define IXGB_UPRCL 0x02020 /* Unicast Packets Received Count (Low) */
  146. #define IXGB_UPRCH 0x02024 /* Unicast Packets Received Count (High) */
  147. #define IXGB_VPRCL 0x02028 /* VLAN Packets Received Count (Low) */
  148. #define IXGB_VPRCH 0x0202C /* VLAN Packets Received Count (High) */
  149. #define IXGB_JPRCL 0x02030 /* Jumbo Packets Received Count (Low) */
  150. #define IXGB_JPRCH 0x02034 /* Jumbo Packets Received Count (High) */
  151. #define IXGB_GORCL 0x02038 /* Good Octets Received Count (Low) */
  152. #define IXGB_GORCH 0x0203C /* Good Octets Received Count (High) */
  153. #define IXGB_TORL 0x02040 /* Total Octets Received (Low) */
  154. #define IXGB_TORH 0x02044 /* Total Octets Received (High) */
  155. #define IXGB_RNBC 0x02048 /* Receive No Buffers Count */
  156. #define IXGB_RUC 0x02050 /* Receive Undersize Count */
  157. #define IXGB_ROC 0x02058 /* Receive Oversize Count */
  158. #define IXGB_RLEC 0x02060 /* Receive Length Error Count */
  159. #define IXGB_CRCERRS 0x02068 /* CRC Error Count */
  160. #define IXGB_ICBC 0x02070 /* Illegal control byte in mid-packet Count */
  161. #define IXGB_ECBC 0x02078 /* Error Control byte in mid-packet Count */
  162. #define IXGB_MPC 0x02080 /* Missed Packets Count */
  163. #define IXGB_TPTL 0x02100 /* Total Packets Transmitted (Low) */
  164. #define IXGB_TPTH 0x02104 /* Total Packets Transmitted (High) */
  165. #define IXGB_GPTCL 0x02108 /* Good Packets Transmitted Count (Low) */
  166. #define IXGB_GPTCH 0x0210C /* Good Packets Transmitted Count (High) */
  167. #define IXGB_BPTCL 0x02110 /* Broadcast Packets Transmitted Count (Low) */
  168. #define IXGB_BPTCH 0x02114 /* Broadcast Packets Transmitted Count (High) */
  169. #define IXGB_MPTCL 0x02118 /* Multicast Packets Transmitted Count (Low) */
  170. #define IXGB_MPTCH 0x0211C /* Multicast Packets Transmitted Count (High) */
  171. #define IXGB_UPTCL 0x02120 /* Unicast Packets Transmitted Count (Low) */
  172. #define IXGB_UPTCH 0x02124 /* Unicast Packets Transmitted Count (High) */
  173. #define IXGB_VPTCL 0x02128 /* VLAN Packets Transmitted Count (Low) */
  174. #define IXGB_VPTCH 0x0212C /* VLAN Packets Transmitted Count (High) */
  175. #define IXGB_JPTCL 0x02130 /* Jumbo Packets Transmitted Count (Low) */
  176. #define IXGB_JPTCH 0x02134 /* Jumbo Packets Transmitted Count (High) */
  177. #define IXGB_GOTCL 0x02138 /* Good Octets Transmitted Count (Low) */
  178. #define IXGB_GOTCH 0x0213C /* Good Octets Transmitted Count (High) */
  179. #define IXGB_TOTL 0x02140 /* Total Octets Transmitted Count (Low) */
  180. #define IXGB_TOTH 0x02144 /* Total Octets Transmitted Count (High) */
  181. #define IXGB_DC 0x02148 /* Defer Count */
  182. #define IXGB_PLT64C 0x02150 /* Packet Transmitted was less than 64 bytes Count */
  183. #define IXGB_TSCTC 0x02170 /* TCP Segmentation Context Transmitted Count */
  184. #define IXGB_TSCTFC 0x02178 /* TCP Segmentation Context Tx Fail Count */
  185. #define IXGB_IBIC 0x02180 /* Illegal byte during Idle stream count */
  186. #define IXGB_RFC 0x02188 /* Remote Fault Count */
  187. #define IXGB_LFC 0x02190 /* Local Fault Count */
  188. #define IXGB_PFRC 0x02198 /* Pause Frame Receive Count */
  189. #define IXGB_PFTC 0x021A0 /* Pause Frame Transmit Count */
  190. #define IXGB_MCFRC 0x021A8 /* MAC Control Frames (non-Pause) Received Count */
  191. #define IXGB_MCFTC 0x021B0 /* MAC Control Frames (non-Pause) Transmitted Count */
  192. #define IXGB_XONRXC 0x021B8 /* XON Received Count */
  193. #define IXGB_XONTXC 0x021C0 /* XON Transmitted Count */
  194. #define IXGB_XOFFRXC 0x021C8 /* XOFF Received Count */
  195. #define IXGB_XOFFTXC 0x021D0 /* XOFF Transmitted Count */
  196. #define IXGB_RJC 0x021D8 /* Receive Jabber Count */
  197. /* CTRL0 Bit Masks */
  198. #define IXGB_CTRL0_LRST 0x00000008
  199. #define IXGB_CTRL0_JFE 0x00000010
  200. #define IXGB_CTRL0_XLE 0x00000020
  201. #define IXGB_CTRL0_MDCS 0x00000040
  202. #define IXGB_CTRL0_CMDC 0x00000080
  203. #define IXGB_CTRL0_SDP0 0x00040000
  204. #define IXGB_CTRL0_SDP1 0x00080000
  205. #define IXGB_CTRL0_SDP2 0x00100000
  206. #define IXGB_CTRL0_SDP3 0x00200000
  207. #define IXGB_CTRL0_SDP0_DIR 0x00400000
  208. #define IXGB_CTRL0_SDP1_DIR 0x00800000
  209. #define IXGB_CTRL0_SDP2_DIR 0x01000000
  210. #define IXGB_CTRL0_SDP3_DIR 0x02000000
  211. #define IXGB_CTRL0_RST 0x04000000
  212. #define IXGB_CTRL0_RPE 0x08000000
  213. #define IXGB_CTRL0_TPE 0x10000000
  214. #define IXGB_CTRL0_VME 0x40000000
  215. /* CTRL1 Bit Masks */
  216. #define IXGB_CTRL1_GPI0_EN 0x00000001
  217. #define IXGB_CTRL1_GPI1_EN 0x00000002
  218. #define IXGB_CTRL1_GPI2_EN 0x00000004
  219. #define IXGB_CTRL1_GPI3_EN 0x00000008
  220. #define IXGB_CTRL1_SDP4 0x00000010
  221. #define IXGB_CTRL1_SDP5 0x00000020
  222. #define IXGB_CTRL1_SDP6 0x00000040
  223. #define IXGB_CTRL1_SDP7 0x00000080
  224. #define IXGB_CTRL1_SDP4_DIR 0x00000100
  225. #define IXGB_CTRL1_SDP5_DIR 0x00000200
  226. #define IXGB_CTRL1_SDP6_DIR 0x00000400
  227. #define IXGB_CTRL1_SDP7_DIR 0x00000800
  228. #define IXGB_CTRL1_EE_RST 0x00002000
  229. #define IXGB_CTRL1_RO_DIS 0x00020000
  230. #define IXGB_CTRL1_PCIXHM_MASK 0x00C00000
  231. #define IXGB_CTRL1_PCIXHM_1_2 0x00000000
  232. #define IXGB_CTRL1_PCIXHM_5_8 0x00400000
  233. #define IXGB_CTRL1_PCIXHM_3_4 0x00800000
  234. #define IXGB_CTRL1_PCIXHM_7_8 0x00C00000
  235. /* STATUS Bit Masks */
  236. #define IXGB_STATUS_LU 0x00000002
  237. #define IXGB_STATUS_AIP 0x00000004
  238. #define IXGB_STATUS_TXOFF 0x00000010
  239. #define IXGB_STATUS_XAUIME 0x00000020
  240. #define IXGB_STATUS_RES 0x00000040
  241. #define IXGB_STATUS_RIS 0x00000080
  242. #define IXGB_STATUS_RIE 0x00000100
  243. #define IXGB_STATUS_RLF 0x00000200
  244. #define IXGB_STATUS_RRF 0x00000400
  245. #define IXGB_STATUS_PCI_SPD 0x00000800
  246. #define IXGB_STATUS_BUS64 0x00001000
  247. #define IXGB_STATUS_PCIX_MODE 0x00002000
  248. #define IXGB_STATUS_PCIX_SPD_MASK 0x0000C000
  249. #define IXGB_STATUS_PCIX_SPD_66 0x00000000
  250. #define IXGB_STATUS_PCIX_SPD_100 0x00004000
  251. #define IXGB_STATUS_PCIX_SPD_133 0x00008000
  252. #define IXGB_STATUS_REV_ID_MASK 0x000F0000
  253. #define IXGB_STATUS_REV_ID_SHIFT 16
  254. /* EECD Bit Masks */
  255. #define IXGB_EECD_SK 0x00000001
  256. #define IXGB_EECD_CS 0x00000002
  257. #define IXGB_EECD_DI 0x00000004
  258. #define IXGB_EECD_DO 0x00000008
  259. #define IXGB_EECD_FWE_MASK 0x00000030
  260. #define IXGB_EECD_FWE_DIS 0x00000010
  261. #define IXGB_EECD_FWE_EN 0x00000020
  262. /* MFS */
  263. #define IXGB_MFS_SHIFT 16
  264. /* Interrupt Register Bit Masks (used for ICR, ICS, IMS, and IMC) */
  265. #define IXGB_INT_TXDW 0x00000001
  266. #define IXGB_INT_TXQE 0x00000002
  267. #define IXGB_INT_LSC 0x00000004
  268. #define IXGB_INT_RXSEQ 0x00000008
  269. #define IXGB_INT_RXDMT0 0x00000010
  270. #define IXGB_INT_RXO 0x00000040
  271. #define IXGB_INT_RXT0 0x00000080
  272. #define IXGB_INT_AUTOSCAN 0x00000200
  273. #define IXGB_INT_GPI0 0x00000800
  274. #define IXGB_INT_GPI1 0x00001000
  275. #define IXGB_INT_GPI2 0x00002000
  276. #define IXGB_INT_GPI3 0x00004000
  277. /* RCTL Bit Masks */
  278. #define IXGB_RCTL_RXEN 0x00000002
  279. #define IXGB_RCTL_SBP 0x00000004
  280. #define IXGB_RCTL_UPE 0x00000008
  281. #define IXGB_RCTL_MPE 0x00000010
  282. #define IXGB_RCTL_RDMTS_MASK 0x00000300
  283. #define IXGB_RCTL_RDMTS_1_2 0x00000000
  284. #define IXGB_RCTL_RDMTS_1_4 0x00000100
  285. #define IXGB_RCTL_RDMTS_1_8 0x00000200
  286. #define IXGB_RCTL_MO_MASK 0x00003000
  287. #define IXGB_RCTL_MO_47_36 0x00000000
  288. #define IXGB_RCTL_MO_46_35 0x00001000
  289. #define IXGB_RCTL_MO_45_34 0x00002000
  290. #define IXGB_RCTL_MO_43_32 0x00003000
  291. #define IXGB_RCTL_MO_SHIFT 12
  292. #define IXGB_RCTL_BAM 0x00008000
  293. #define IXGB_RCTL_BSIZE_MASK 0x00030000
  294. #define IXGB_RCTL_BSIZE_2048 0x00000000
  295. #define IXGB_RCTL_BSIZE_4096 0x00010000
  296. #define IXGB_RCTL_BSIZE_8192 0x00020000
  297. #define IXGB_RCTL_BSIZE_16384 0x00030000
  298. #define IXGB_RCTL_VFE 0x00040000
  299. #define IXGB_RCTL_CFIEN 0x00080000
  300. #define IXGB_RCTL_CFI 0x00100000
  301. #define IXGB_RCTL_RPDA_MASK 0x00600000
  302. #define IXGB_RCTL_RPDA_MC_MAC 0x00000000
  303. #define IXGB_RCTL_MC_ONLY 0x00400000
  304. #define IXGB_RCTL_CFF 0x00800000
  305. #define IXGB_RCTL_SECRC 0x04000000
  306. #define IXGB_RDT_FPDB 0x80000000
  307. #define IXGB_RCTL_IDLE_RX_UNIT 0
  308. /* FCRTL Bit Masks */
  309. #define IXGB_FCRTL_XONE 0x80000000
  310. /* RXDCTL Bit Masks */
  311. #define IXGB_RXDCTL_PTHRESH_MASK 0x000001FF
  312. #define IXGB_RXDCTL_PTHRESH_SHIFT 0
  313. #define IXGB_RXDCTL_HTHRESH_MASK 0x0003FE00
  314. #define IXGB_RXDCTL_HTHRESH_SHIFT 9
  315. #define IXGB_RXDCTL_WTHRESH_MASK 0x07FC0000
  316. #define IXGB_RXDCTL_WTHRESH_SHIFT 18
  317. /* RAIDC Bit Masks */
  318. #define IXGB_RAIDC_HIGHTHRS_MASK 0x0000003F
  319. #define IXGB_RAIDC_DELAY_MASK 0x000FF800
  320. #define IXGB_RAIDC_DELAY_SHIFT 11
  321. #define IXGB_RAIDC_POLL_MASK 0x1FF00000
  322. #define IXGB_RAIDC_POLL_SHIFT 20
  323. #define IXGB_RAIDC_RXT_GATE 0x40000000
  324. #define IXGB_RAIDC_EN 0x80000000
  325. #define IXGB_RAIDC_POLL_1000_INTERRUPTS_PER_SECOND 1220
  326. #define IXGB_RAIDC_POLL_5000_INTERRUPTS_PER_SECOND 244
  327. #define IXGB_RAIDC_POLL_10000_INTERRUPTS_PER_SECOND 122
  328. #define IXGB_RAIDC_POLL_20000_INTERRUPTS_PER_SECOND 61
  329. /* RXCSUM Bit Masks */
  330. #define IXGB_RXCSUM_IPOFL 0x00000100
  331. #define IXGB_RXCSUM_TUOFL 0x00000200
  332. /* RAH Bit Masks */
  333. #define IXGB_RAH_ASEL_MASK 0x00030000
  334. #define IXGB_RAH_ASEL_DEST 0x00000000
  335. #define IXGB_RAH_ASEL_SRC 0x00010000
  336. #define IXGB_RAH_AV 0x80000000
  337. /* TCTL Bit Masks */
  338. #define IXGB_TCTL_TCE 0x00000001
  339. #define IXGB_TCTL_TXEN 0x00000002
  340. #define IXGB_TCTL_TPDE 0x00000004
  341. #define IXGB_TCTL_IDLE_TX_UNIT 0
  342. /* TXDCTL Bit Masks */
  343. #define IXGB_TXDCTL_PTHRESH_MASK 0x0000007F
  344. #define IXGB_TXDCTL_HTHRESH_MASK 0x00007F00
  345. #define IXGB_TXDCTL_HTHRESH_SHIFT 8
  346. #define IXGB_TXDCTL_WTHRESH_MASK 0x007F0000
  347. #define IXGB_TXDCTL_WTHRESH_SHIFT 16
  348. /* TSPMT Bit Masks */
  349. #define IXGB_TSPMT_TSMT_MASK 0x0000FFFF
  350. #define IXGB_TSPMT_TSPBP_MASK 0xFFFF0000
  351. #define IXGB_TSPMT_TSPBP_SHIFT 16
  352. /* PAP Bit Masks */
  353. #define IXGB_PAP_TXPC_MASK 0x0000FFFF
  354. #define IXGB_PAP_TXPV_MASK 0x000F0000
  355. #define IXGB_PAP_TXPV_10G 0x00000000
  356. #define IXGB_PAP_TXPV_1G 0x00010000
  357. #define IXGB_PAP_TXPV_2G 0x00020000
  358. #define IXGB_PAP_TXPV_3G 0x00030000
  359. #define IXGB_PAP_TXPV_4G 0x00040000
  360. #define IXGB_PAP_TXPV_5G 0x00050000
  361. #define IXGB_PAP_TXPV_6G 0x00060000
  362. #define IXGB_PAP_TXPV_7G 0x00070000
  363. #define IXGB_PAP_TXPV_8G 0x00080000
  364. #define IXGB_PAP_TXPV_9G 0x00090000
  365. #define IXGB_PAP_TXPV_WAN 0x000F0000
  366. /* PCSC1 Bit Masks */
  367. #define IXGB_PCSC1_LOOPBACK 0x00004000
  368. /* PCSC2 Bit Masks */
  369. #define IXGB_PCSC2_PCS_TYPE_MASK 0x00000003
  370. #define IXGB_PCSC2_PCS_TYPE_10GBX 0x00000001
  371. /* PCSS1 Bit Masks */
  372. #define IXGB_PCSS1_LOCAL_FAULT 0x00000080
  373. #define IXGB_PCSS1_RX_LINK_STATUS 0x00000004
  374. /* PCSS2 Bit Masks */
  375. #define IXGB_PCSS2_DEV_PRES_MASK 0x0000C000
  376. #define IXGB_PCSS2_DEV_PRES 0x00004000
  377. #define IXGB_PCSS2_TX_LF 0x00000800
  378. #define IXGB_PCSS2_RX_LF 0x00000400
  379. #define IXGB_PCSS2_10GBW 0x00000004
  380. #define IXGB_PCSS2_10GBX 0x00000002
  381. #define IXGB_PCSS2_10GBR 0x00000001
  382. /* XPCSS Bit Masks */
  383. #define IXGB_XPCSS_ALIGN_STATUS 0x00001000
  384. #define IXGB_XPCSS_PATTERN_TEST 0x00000800
  385. #define IXGB_XPCSS_LANE_3_SYNC 0x00000008
  386. #define IXGB_XPCSS_LANE_2_SYNC 0x00000004
  387. #define IXGB_XPCSS_LANE_1_SYNC 0x00000002
  388. #define IXGB_XPCSS_LANE_0_SYNC 0x00000001
  389. /* XPCSTC Bit Masks */
  390. #define IXGB_XPCSTC_BERT_TRIG 0x00200000
  391. #define IXGB_XPCSTC_BERT_SST 0x00100000
  392. #define IXGB_XPCSTC_BERT_PSZ_MASK 0x000C0000
  393. #define IXGB_XPCSTC_BERT_PSZ_SHIFT 17
  394. #define IXGB_XPCSTC_BERT_PSZ_INF 0x00000003
  395. #define IXGB_XPCSTC_BERT_PSZ_68 0x00000001
  396. #define IXGB_XPCSTC_BERT_PSZ_1028 0x00000000
  397. /* MSCA bit Masks */
  398. /* New Protocol Address */
  399. #define IXGB_MSCA_NP_ADDR_MASK 0x0000FFFF
  400. #define IXGB_MSCA_NP_ADDR_SHIFT 0
  401. /* Either Device Type or Register Address,depending on ST_CODE */
  402. #define IXGB_MSCA_DEV_TYPE_MASK 0x001F0000
  403. #define IXGB_MSCA_DEV_TYPE_SHIFT 16
  404. #define IXGB_MSCA_PHY_ADDR_MASK 0x03E00000
  405. #define IXGB_MSCA_PHY_ADDR_SHIFT 21
  406. #define IXGB_MSCA_OP_CODE_MASK 0x0C000000
  407. /* OP_CODE == 00, Address cycle, New Protocol */
  408. /* OP_CODE == 01, Write operation */
  409. /* OP_CODE == 10, Read operation */
  410. /* OP_CODE == 11, Read, auto increment, New Protocol */
  411. #define IXGB_MSCA_ADDR_CYCLE 0x00000000
  412. #define IXGB_MSCA_WRITE 0x04000000
  413. #define IXGB_MSCA_READ 0x08000000
  414. #define IXGB_MSCA_READ_AUTOINC 0x0C000000
  415. #define IXGB_MSCA_OP_CODE_SHIFT 26
  416. #define IXGB_MSCA_ST_CODE_MASK 0x30000000
  417. /* ST_CODE == 00, New Protocol */
  418. /* ST_CODE == 01, Old Protocol */
  419. #define IXGB_MSCA_NEW_PROTOCOL 0x00000000
  420. #define IXGB_MSCA_OLD_PROTOCOL 0x10000000
  421. #define IXGB_MSCA_ST_CODE_SHIFT 28
  422. /* Initiate command, self-clearing when command completes */
  423. #define IXGB_MSCA_MDI_COMMAND 0x40000000
  424. /*MDI In Progress Enable. */
  425. #define IXGB_MSCA_MDI_IN_PROG_EN 0x80000000
  426. /* MSRWD bit masks */
  427. #define IXGB_MSRWD_WRITE_DATA_MASK 0x0000FFFF
  428. #define IXGB_MSRWD_WRITE_DATA_SHIFT 0
  429. #define IXGB_MSRWD_READ_DATA_MASK 0xFFFF0000
  430. #define IXGB_MSRWD_READ_DATA_SHIFT 16
  431. /* Definitions for the optics devices on the MDIO bus. */
  432. #define IXGB_PHY_ADDRESS 0x0 /* Single PHY, multiple "Devices" */
  433. #define MDIO_PMA_PMD_XPAK_VENDOR_NAME 0x803A /* XPAK/XENPAK devices only */
  434. /* Vendor-specific MDIO registers */
  435. #define G6XXX_PMA_PMD_VS1 0xC001 /* Vendor-specific register */
  436. #define G6XXX_XGXS_XAUI_VS2 0x18 /* Vendor-specific register */
  437. #define G6XXX_PMA_PMD_VS1_PLL_RESET 0x80
  438. #define G6XXX_PMA_PMD_VS1_REMOVE_PLL_RESET 0x00
  439. #define G6XXX_XGXS_XAUI_VS2_INPUT_MASK 0x0F /* XAUI lanes synchronized */
  440. /* Layout of a single receive descriptor. The controller assumes that this
  441. * structure is packed into 16 bytes, which is a safe assumption with most
  442. * compilers. However, some compilers may insert padding between the fields,
  443. * in which case the structure must be packed in some compiler-specific
  444. * manner. */
  445. struct ixgb_rx_desc {
  446. __le64 buff_addr;
  447. __le16 length;
  448. __le16 reserved;
  449. u8 status;
  450. u8 errors;
  451. __le16 special;
  452. };
  453. #define IXGB_RX_DESC_STATUS_DD 0x01
  454. #define IXGB_RX_DESC_STATUS_EOP 0x02
  455. #define IXGB_RX_DESC_STATUS_IXSM 0x04
  456. #define IXGB_RX_DESC_STATUS_VP 0x08
  457. #define IXGB_RX_DESC_STATUS_TCPCS 0x20
  458. #define IXGB_RX_DESC_STATUS_IPCS 0x40
  459. #define IXGB_RX_DESC_STATUS_PIF 0x80
  460. #define IXGB_RX_DESC_ERRORS_CE 0x01
  461. #define IXGB_RX_DESC_ERRORS_SE 0x02
  462. #define IXGB_RX_DESC_ERRORS_P 0x08
  463. #define IXGB_RX_DESC_ERRORS_TCPE 0x20
  464. #define IXGB_RX_DESC_ERRORS_IPE 0x40
  465. #define IXGB_RX_DESC_ERRORS_RXE 0x80
  466. #define IXGB_RX_DESC_SPECIAL_VLAN_MASK 0x0FFF /* VLAN ID is in lower 12 bits */
  467. #define IXGB_RX_DESC_SPECIAL_PRI_MASK 0xE000 /* Priority is in upper 3 bits */
  468. #define IXGB_RX_DESC_SPECIAL_PRI_SHIFT 0x000D /* Priority is in upper 3 of 16 */
  469. /* Layout of a single transmit descriptor. The controller assumes that this
  470. * structure is packed into 16 bytes, which is a safe assumption with most
  471. * compilers. However, some compilers may insert padding between the fields,
  472. * in which case the structure must be packed in some compiler-specific
  473. * manner. */
  474. struct ixgb_tx_desc {
  475. __le64 buff_addr;
  476. __le32 cmd_type_len;
  477. u8 status;
  478. u8 popts;
  479. __le16 vlan;
  480. };
  481. #define IXGB_TX_DESC_LENGTH_MASK 0x000FFFFF
  482. #define IXGB_TX_DESC_TYPE_MASK 0x00F00000
  483. #define IXGB_TX_DESC_TYPE_SHIFT 20
  484. #define IXGB_TX_DESC_CMD_MASK 0xFF000000
  485. #define IXGB_TX_DESC_CMD_SHIFT 24
  486. #define IXGB_TX_DESC_CMD_EOP 0x01000000
  487. #define IXGB_TX_DESC_CMD_TSE 0x04000000
  488. #define IXGB_TX_DESC_CMD_RS 0x08000000
  489. #define IXGB_TX_DESC_CMD_VLE 0x40000000
  490. #define IXGB_TX_DESC_CMD_IDE 0x80000000
  491. #define IXGB_TX_DESC_TYPE 0x00100000
  492. #define IXGB_TX_DESC_STATUS_DD 0x01
  493. #define IXGB_TX_DESC_POPTS_IXSM 0x01
  494. #define IXGB_TX_DESC_POPTS_TXSM 0x02
  495. #define IXGB_TX_DESC_SPECIAL_PRI_SHIFT IXGB_RX_DESC_SPECIAL_PRI_SHIFT /* Priority is in upper 3 of 16 */
  496. struct ixgb_context_desc {
  497. u8 ipcss;
  498. u8 ipcso;
  499. __le16 ipcse;
  500. u8 tucss;
  501. u8 tucso;
  502. __le16 tucse;
  503. __le32 cmd_type_len;
  504. u8 status;
  505. u8 hdr_len;
  506. __le16 mss;
  507. };
  508. #define IXGB_CONTEXT_DESC_CMD_TCP 0x01000000
  509. #define IXGB_CONTEXT_DESC_CMD_IP 0x02000000
  510. #define IXGB_CONTEXT_DESC_CMD_TSE 0x04000000
  511. #define IXGB_CONTEXT_DESC_CMD_RS 0x08000000
  512. #define IXGB_CONTEXT_DESC_CMD_IDE 0x80000000
  513. #define IXGB_CONTEXT_DESC_TYPE 0x00000000
  514. #define IXGB_CONTEXT_DESC_STATUS_DD 0x01
  515. /* Filters */
  516. #define IXGB_MC_TBL_SIZE 128 /* Multicast Filter Table (4096 bits) */
  517. #define IXGB_VLAN_FILTER_TBL_SIZE 128 /* VLAN Filter Table (4096 bits) */
  518. #define IXGB_RAR_ENTRIES 3 /* Number of entries in Rx Address array */
  519. #define IXGB_MEMORY_REGISTER_BASE_ADDRESS 0
  520. #define ENET_HEADER_SIZE 14
  521. #define ENET_FCS_LENGTH 4
  522. #define IXGB_MAX_NUM_MULTICAST_ADDRESSES 128
  523. #define IXGB_MIN_ENET_FRAME_SIZE_WITHOUT_FCS 60
  524. #define IXGB_MAX_ENET_FRAME_SIZE_WITHOUT_FCS 1514
  525. #define IXGB_MAX_JUMBO_FRAME_SIZE 0x3F00
  526. /* Phy Addresses */
  527. #define IXGB_OPTICAL_PHY_ADDR 0x0 /* Optical Module phy address */
  528. #define IXGB_XAUII_PHY_ADDR 0x1 /* Xauii transceiver phy address */
  529. #define IXGB_DIAG_PHY_ADDR 0x1F /* Diagnostic Device phy address */
  530. /* This structure takes a 64k flash and maps it for identification commands */
  531. struct ixgb_flash_buffer {
  532. u8 manufacturer_id;
  533. u8 device_id;
  534. u8 filler1[0x2AA8];
  535. u8 cmd2;
  536. u8 filler2[0x2AAA];
  537. u8 cmd1;
  538. u8 filler3[0xAAAA];
  539. };
  540. /* Flow control parameters */
  541. struct ixgb_fc {
  542. u32 high_water; /* Flow Control High-water */
  543. u32 low_water; /* Flow Control Low-water */
  544. u16 pause_time; /* Flow Control Pause timer */
  545. bool send_xon; /* Flow control send XON */
  546. ixgb_fc_type type; /* Type of flow control */
  547. };
  548. /* The historical defaults for the flow control values are given below. */
  549. #define FC_DEFAULT_HI_THRESH (0x8000) /* 32KB */
  550. #define FC_DEFAULT_LO_THRESH (0x4000) /* 16KB */
  551. #define FC_DEFAULT_TX_TIMER (0x100) /* ~130 us */
  552. /* Phy definitions */
  553. #define IXGB_MAX_PHY_REG_ADDRESS 0xFFFF
  554. #define IXGB_MAX_PHY_ADDRESS 31
  555. #define IXGB_MAX_PHY_DEV_TYPE 31
  556. /* Bus parameters */
  557. struct ixgb_bus {
  558. ixgb_bus_speed speed;
  559. ixgb_bus_width width;
  560. ixgb_bus_type type;
  561. };
  562. struct ixgb_hw {
  563. u8 __iomem *hw_addr;/* Base Address of the hardware */
  564. void *back; /* Pointer to OS-dependent struct */
  565. struct ixgb_fc fc; /* Flow control parameters */
  566. struct ixgb_bus bus; /* Bus parameters */
  567. u32 phy_id; /* Phy Identifier */
  568. u32 phy_addr; /* XGMII address of Phy */
  569. ixgb_mac_type mac_type; /* Identifier for MAC controller */
  570. ixgb_phy_type phy_type; /* Transceiver/phy identifier */
  571. u32 max_frame_size; /* Maximum frame size supported */
  572. u32 mc_filter_type; /* Multicast filter hash type */
  573. u32 num_mc_addrs; /* Number of current Multicast addrs */
  574. u8 curr_mac_addr[ETH_ALEN]; /* Individual address currently programmed in MAC */
  575. u32 num_tx_desc; /* Number of Transmit descriptors */
  576. u32 num_rx_desc; /* Number of Receive descriptors */
  577. u32 rx_buffer_size; /* Size of Receive buffer */
  578. bool link_up; /* true if link is valid */
  579. bool adapter_stopped; /* State of adapter */
  580. u16 device_id; /* device id from PCI configuration space */
  581. u16 vendor_id; /* vendor id from PCI configuration space */
  582. u8 revision_id; /* revision id from PCI configuration space */
  583. u16 subsystem_vendor_id; /* subsystem vendor id from PCI configuration space */
  584. u16 subsystem_id; /* subsystem id from PCI configuration space */
  585. u32 bar0; /* Base Address registers */
  586. u32 bar1;
  587. u32 bar2;
  588. u32 bar3;
  589. u16 pci_cmd_word; /* PCI command register id from PCI configuration space */
  590. __le16 eeprom[IXGB_EEPROM_SIZE]; /* EEPROM contents read at init time */
  591. unsigned long io_base; /* Our I/O mapped location */
  592. u32 lastLFC;
  593. u32 lastRFC;
  594. };
  595. /* Statistics reported by the hardware */
  596. struct ixgb_hw_stats {
  597. u64 tprl;
  598. u64 tprh;
  599. u64 gprcl;
  600. u64 gprch;
  601. u64 bprcl;
  602. u64 bprch;
  603. u64 mprcl;
  604. u64 mprch;
  605. u64 uprcl;
  606. u64 uprch;
  607. u64 vprcl;
  608. u64 vprch;
  609. u64 jprcl;
  610. u64 jprch;
  611. u64 gorcl;
  612. u64 gorch;
  613. u64 torl;
  614. u64 torh;
  615. u64 rnbc;
  616. u64 ruc;
  617. u64 roc;
  618. u64 rlec;
  619. u64 crcerrs;
  620. u64 icbc;
  621. u64 ecbc;
  622. u64 mpc;
  623. u64 tptl;
  624. u64 tpth;
  625. u64 gptcl;
  626. u64 gptch;
  627. u64 bptcl;
  628. u64 bptch;
  629. u64 mptcl;
  630. u64 mptch;
  631. u64 uptcl;
  632. u64 uptch;
  633. u64 vptcl;
  634. u64 vptch;
  635. u64 jptcl;
  636. u64 jptch;
  637. u64 gotcl;
  638. u64 gotch;
  639. u64 totl;
  640. u64 toth;
  641. u64 dc;
  642. u64 plt64c;
  643. u64 tsctc;
  644. u64 tsctfc;
  645. u64 ibic;
  646. u64 rfc;
  647. u64 lfc;
  648. u64 pfrc;
  649. u64 pftc;
  650. u64 mcfrc;
  651. u64 mcftc;
  652. u64 xonrxc;
  653. u64 xontxc;
  654. u64 xoffrxc;
  655. u64 xofftxc;
  656. u64 rjc;
  657. };
  658. /* Function Prototypes */
  659. bool ixgb_adapter_stop(struct ixgb_hw *hw);
  660. bool ixgb_init_hw(struct ixgb_hw *hw);
  661. bool ixgb_adapter_start(struct ixgb_hw *hw);
  662. void ixgb_check_for_link(struct ixgb_hw *hw);
  663. bool ixgb_check_for_bad_link(struct ixgb_hw *hw);
  664. void ixgb_rar_set(struct ixgb_hw *hw, u8 *addr, u32 index);
  665. /* Filters (multicast, vlan, receive) */
  666. void ixgb_mc_addr_list_update(struct ixgb_hw *hw, u8 *mc_addr_list,
  667. u32 mc_addr_count, u32 pad);
  668. /* Vfta functions */
  669. void ixgb_write_vfta(struct ixgb_hw *hw, u32 offset, u32 value);
  670. /* Access functions to eeprom data */
  671. void ixgb_get_ee_mac_addr(struct ixgb_hw *hw, u8 *mac_addr);
  672. u32 ixgb_get_ee_pba_number(struct ixgb_hw *hw);
  673. u16 ixgb_get_ee_device_id(struct ixgb_hw *hw);
  674. bool ixgb_get_eeprom_data(struct ixgb_hw *hw);
  675. __le16 ixgb_get_eeprom_word(struct ixgb_hw *hw, u16 index);
  676. /* Everything else */
  677. void ixgb_led_on(struct ixgb_hw *hw);
  678. void ixgb_led_off(struct ixgb_hw *hw);
  679. void ixgb_write_pci_cfg(struct ixgb_hw *hw,
  680. u32 reg,
  681. u16 * value);
  682. #endif /* _IXGB_HW_H_ */