e1000_defines.h 46 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /* Copyright(c) 2007 - 2018 Intel Corporation. */
  3. #ifndef _E1000_DEFINES_H_
  4. #define _E1000_DEFINES_H_
  5. /* Number of Transmit and Receive Descriptors must be a multiple of 8 */
  6. #define REQ_TX_DESCRIPTOR_MULTIPLE 8
  7. #define REQ_RX_DESCRIPTOR_MULTIPLE 8
  8. /* Definitions for power management and wakeup registers */
  9. /* Wake Up Control */
  10. #define E1000_WUC_PME_EN 0x00000002 /* PME Enable */
  11. /* Wake Up Filter Control */
  12. #define E1000_WUFC_LNKC 0x00000001 /* Link Status Change Wakeup Enable */
  13. #define E1000_WUFC_MAG 0x00000002 /* Magic Packet Wakeup Enable */
  14. #define E1000_WUFC_EX 0x00000004 /* Directed Exact Wakeup Enable */
  15. #define E1000_WUFC_MC 0x00000008 /* Directed Multicast Wakeup Enable */
  16. #define E1000_WUFC_BC 0x00000010 /* Broadcast Wakeup Enable */
  17. /* Wake Up Status */
  18. #define E1000_WUS_EX 0x00000004 /* Directed Exact */
  19. #define E1000_WUS_ARPD 0x00000020 /* Directed ARP Request */
  20. #define E1000_WUS_IPV4 0x00000040 /* Directed IPv4 */
  21. #define E1000_WUS_IPV6 0x00000080 /* Directed IPv6 */
  22. #define E1000_WUS_NSD 0x00000400 /* Directed IPv6 Neighbor Solicitation */
  23. /* Packet types that are enabled for wake packet delivery */
  24. #define WAKE_PKT_WUS ( \
  25. E1000_WUS_EX | \
  26. E1000_WUS_ARPD | \
  27. E1000_WUS_IPV4 | \
  28. E1000_WUS_IPV6 | \
  29. E1000_WUS_NSD)
  30. /* Wake Up Packet Length */
  31. #define E1000_WUPL_MASK 0x00000FFF
  32. /* Wake Up Packet Memory stores the first 128 bytes of the wake up packet */
  33. #define E1000_WUPM_BYTES 128
  34. /* Extended Device Control */
  35. #define E1000_CTRL_EXT_SDP2_DATA 0x00000040 /* Value of SW Defineable Pin 2 */
  36. #define E1000_CTRL_EXT_SDP3_DATA 0x00000080 /* Value of SW Defineable Pin 3 */
  37. #define E1000_CTRL_EXT_SDP2_DIR 0x00000400 /* SDP2 Data direction */
  38. #define E1000_CTRL_EXT_SDP3_DIR 0x00000800 /* SDP3 Data direction */
  39. /* Physical Func Reset Done Indication */
  40. #define E1000_CTRL_EXT_PFRSTD 0x00004000
  41. #define E1000_CTRL_EXT_SDLPE 0X00040000 /* SerDes Low Power Enable */
  42. #define E1000_CTRL_EXT_LINK_MODE_MASK 0x00C00000
  43. #define E1000_CTRL_EXT_LINK_MODE_PCIE_SERDES 0x00C00000
  44. #define E1000_CTRL_EXT_LINK_MODE_1000BASE_KX 0x00400000
  45. #define E1000_CTRL_EXT_LINK_MODE_SGMII 0x00800000
  46. #define E1000_CTRL_EXT_LINK_MODE_GMII 0x00000000
  47. #define E1000_CTRL_EXT_EIAME 0x01000000
  48. #define E1000_CTRL_EXT_IRCA 0x00000001
  49. /* Interrupt delay cancellation */
  50. /* Driver loaded bit for FW */
  51. #define E1000_CTRL_EXT_DRV_LOAD 0x10000000
  52. /* Interrupt acknowledge Auto-mask */
  53. /* Clear Interrupt timers after IMS clear */
  54. /* packet buffer parity error detection enabled */
  55. /* descriptor FIFO parity error detection enable */
  56. #define E1000_CTRL_EXT_PBA_CLR 0x80000000 /* PBA Clear */
  57. #define E1000_CTRL_EXT_PHYPDEN 0x00100000
  58. #define E1000_I2CCMD_REG_ADDR_SHIFT 16
  59. #define E1000_I2CCMD_PHY_ADDR_SHIFT 24
  60. #define E1000_I2CCMD_OPCODE_READ 0x08000000
  61. #define E1000_I2CCMD_OPCODE_WRITE 0x00000000
  62. #define E1000_I2CCMD_READY 0x20000000
  63. #define E1000_I2CCMD_ERROR 0x80000000
  64. #define E1000_I2CCMD_SFP_DATA_ADDR(a) (0x0000 + (a))
  65. #define E1000_I2CCMD_SFP_DIAG_ADDR(a) (0x0100 + (a))
  66. #define E1000_MAX_SGMII_PHY_REG_ADDR 255
  67. #define E1000_I2CCMD_PHY_TIMEOUT 200
  68. #define E1000_IVAR_VALID 0x80
  69. #define E1000_GPIE_NSICR 0x00000001
  70. #define E1000_GPIE_MSIX_MODE 0x00000010
  71. #define E1000_GPIE_EIAME 0x40000000
  72. #define E1000_GPIE_PBA 0x80000000
  73. /* Receive Descriptor bit definitions */
  74. #define E1000_RXD_STAT_DD 0x01 /* Descriptor Done */
  75. #define E1000_RXD_STAT_EOP 0x02 /* End of Packet */
  76. #define E1000_RXD_STAT_IXSM 0x04 /* Ignore checksum */
  77. #define E1000_RXD_STAT_VP 0x08 /* IEEE VLAN Packet */
  78. #define E1000_RXD_STAT_UDPCS 0x10 /* UDP xsum calculated */
  79. #define E1000_RXD_STAT_TCPCS 0x20 /* TCP xsum calculated */
  80. #define E1000_RXD_STAT_TS 0x10000 /* Pkt was time stamped */
  81. #define E1000_RXDEXT_STATERR_LB 0x00040000
  82. #define E1000_RXDEXT_STATERR_CE 0x01000000
  83. #define E1000_RXDEXT_STATERR_SE 0x02000000
  84. #define E1000_RXDEXT_STATERR_SEQ 0x04000000
  85. #define E1000_RXDEXT_STATERR_CXE 0x10000000
  86. #define E1000_RXDEXT_STATERR_TCPE 0x20000000
  87. #define E1000_RXDEXT_STATERR_IPE 0x40000000
  88. #define E1000_RXDEXT_STATERR_RXE 0x80000000
  89. /* Same mask, but for extended and packet split descriptors */
  90. #define E1000_RXDEXT_ERR_FRAME_ERR_MASK ( \
  91. E1000_RXDEXT_STATERR_CE | \
  92. E1000_RXDEXT_STATERR_SE | \
  93. E1000_RXDEXT_STATERR_SEQ | \
  94. E1000_RXDEXT_STATERR_CXE | \
  95. E1000_RXDEXT_STATERR_RXE)
  96. #define E1000_MRQC_RSS_FIELD_IPV4_TCP 0x00010000
  97. #define E1000_MRQC_RSS_FIELD_IPV4 0x00020000
  98. #define E1000_MRQC_RSS_FIELD_IPV6_TCP_EX 0x00040000
  99. #define E1000_MRQC_RSS_FIELD_IPV6 0x00100000
  100. #define E1000_MRQC_RSS_FIELD_IPV6_TCP 0x00200000
  101. /* Management Control */
  102. #define E1000_MANC_SMBUS_EN 0x00000001 /* SMBus Enabled - RO */
  103. #define E1000_MANC_ASF_EN 0x00000002 /* ASF Enabled - RO */
  104. #define E1000_MANC_EN_BMC2OS 0x10000000 /* OSBMC is Enabled or not */
  105. /* Enable Neighbor Discovery Filtering */
  106. #define E1000_MANC_RCV_TCO_EN 0x00020000 /* Receive TCO Packets Enabled */
  107. #define E1000_MANC_BLK_PHY_RST_ON_IDE 0x00040000 /* Block phy resets */
  108. /* Enable MAC address filtering */
  109. #define E1000_MANC_EN_MAC_ADDR_FILTER 0x00100000
  110. /* Receive Control */
  111. #define E1000_RCTL_EN 0x00000002 /* enable */
  112. #define E1000_RCTL_SBP 0x00000004 /* store bad packet */
  113. #define E1000_RCTL_UPE 0x00000008 /* unicast promiscuous enable */
  114. #define E1000_RCTL_MPE 0x00000010 /* multicast promiscuous enab */
  115. #define E1000_RCTL_LPE 0x00000020 /* long packet enable */
  116. #define E1000_RCTL_LBM_MAC 0x00000040 /* MAC loopback mode */
  117. #define E1000_RCTL_LBM_TCVR 0x000000C0 /* tcvr loopback mode */
  118. #define E1000_RCTL_RDMTS_HALF 0x00000000 /* rx desc min threshold size */
  119. #define E1000_RCTL_MO_SHIFT 12 /* multicast offset shift */
  120. #define E1000_RCTL_BAM 0x00008000 /* broadcast enable */
  121. #define E1000_RCTL_SZ_512 0x00020000 /* rx buffer size 512 */
  122. #define E1000_RCTL_SZ_256 0x00030000 /* rx buffer size 256 */
  123. #define E1000_RCTL_VFE 0x00040000 /* vlan filter enable */
  124. #define E1000_RCTL_CFIEN 0x00080000 /* canonical form enable */
  125. #define E1000_RCTL_DPF 0x00400000 /* Discard Pause Frames */
  126. #define E1000_RCTL_PMCF 0x00800000 /* pass MAC control frames */
  127. #define E1000_RCTL_SECRC 0x04000000 /* Strip Ethernet CRC */
  128. /* Use byte values for the following shift parameters
  129. * Usage:
  130. * psrctl |= (((ROUNDUP(value0, 128) >> E1000_PSRCTL_BSIZE0_SHIFT) &
  131. * E1000_PSRCTL_BSIZE0_MASK) |
  132. * ((ROUNDUP(value1, 1024) >> E1000_PSRCTL_BSIZE1_SHIFT) &
  133. * E1000_PSRCTL_BSIZE1_MASK) |
  134. * ((ROUNDUP(value2, 1024) << E1000_PSRCTL_BSIZE2_SHIFT) &
  135. * E1000_PSRCTL_BSIZE2_MASK) |
  136. * ((ROUNDUP(value3, 1024) << E1000_PSRCTL_BSIZE3_SHIFT) |;
  137. * E1000_PSRCTL_BSIZE3_MASK))
  138. * where value0 = [128..16256], default=256
  139. * value1 = [1024..64512], default=4096
  140. * value2 = [0..64512], default=4096
  141. * value3 = [0..64512], default=0
  142. */
  143. #define E1000_PSRCTL_BSIZE0_MASK 0x0000007F
  144. #define E1000_PSRCTL_BSIZE1_MASK 0x00003F00
  145. #define E1000_PSRCTL_BSIZE2_MASK 0x003F0000
  146. #define E1000_PSRCTL_BSIZE3_MASK 0x3F000000
  147. #define E1000_PSRCTL_BSIZE0_SHIFT 7 /* Shift _right_ 7 */
  148. #define E1000_PSRCTL_BSIZE1_SHIFT 2 /* Shift _right_ 2 */
  149. #define E1000_PSRCTL_BSIZE2_SHIFT 6 /* Shift _left_ 6 */
  150. #define E1000_PSRCTL_BSIZE3_SHIFT 14 /* Shift _left_ 14 */
  151. /* SWFW_SYNC Definitions */
  152. #define E1000_SWFW_EEP_SM 0x1
  153. #define E1000_SWFW_PHY0_SM 0x2
  154. #define E1000_SWFW_PHY1_SM 0x4
  155. #define E1000_SWFW_PHY2_SM 0x20
  156. #define E1000_SWFW_PHY3_SM 0x40
  157. /* FACTPS Definitions */
  158. /* Device Control */
  159. #define E1000_CTRL_FD 0x00000001 /* Full duplex.0=half; 1=full */
  160. #define E1000_CTRL_GIO_MASTER_DISABLE 0x00000004 /*Blocks new Master requests */
  161. #define E1000_CTRL_LRST 0x00000008 /* Link reset. 0=normal,1=reset */
  162. #define E1000_CTRL_ASDE 0x00000020 /* Auto-speed detect enable */
  163. #define E1000_CTRL_SLU 0x00000040 /* Set link up (Force Link) */
  164. #define E1000_CTRL_ILOS 0x00000080 /* Invert Loss-Of Signal */
  165. #define E1000_CTRL_SPD_SEL 0x00000300 /* Speed Select Mask */
  166. #define E1000_CTRL_SPD_100 0x00000100 /* Force 100Mb */
  167. #define E1000_CTRL_SPD_1000 0x00000200 /* Force 1Gb */
  168. #define E1000_CTRL_FRCSPD 0x00000800 /* Force Speed */
  169. #define E1000_CTRL_FRCDPX 0x00001000 /* Force Duplex */
  170. /* Defined polarity of Dock/Undock indication in SDP[0] */
  171. /* Reset both PHY ports, through PHYRST_N pin */
  172. /* enable link status from external LINK_0 and LINK_1 pins */
  173. #define E1000_CTRL_SWDPIN0 0x00040000 /* SWDPIN 0 value */
  174. #define E1000_CTRL_SWDPIN1 0x00080000 /* SWDPIN 1 value */
  175. #define E1000_CTRL_SDP0_DIR 0x00400000 /* SDP0 Data direction */
  176. #define E1000_CTRL_SDP1_DIR 0x00800000 /* SDP1 Data direction */
  177. #define E1000_CTRL_RST 0x04000000 /* Global reset */
  178. #define E1000_CTRL_RFCE 0x08000000 /* Receive Flow Control enable */
  179. #define E1000_CTRL_TFCE 0x10000000 /* Transmit flow control enable */
  180. #define E1000_CTRL_VME 0x40000000 /* IEEE VLAN mode enable */
  181. #define E1000_CTRL_PHY_RST 0x80000000 /* PHY Reset */
  182. /* Initiate an interrupt to manageability engine */
  183. #define E1000_CTRL_I2C_ENA 0x02000000 /* I2C enable */
  184. /* Bit definitions for the Management Data IO (MDIO) and Management Data
  185. * Clock (MDC) pins in the Device Control Register.
  186. */
  187. #define E1000_CONNSW_ENRGSRC 0x4
  188. #define E1000_CONNSW_PHYSD 0x400
  189. #define E1000_CONNSW_PHY_PDN 0x800
  190. #define E1000_CONNSW_SERDESD 0x200
  191. #define E1000_CONNSW_AUTOSENSE_CONF 0x2
  192. #define E1000_CONNSW_AUTOSENSE_EN 0x1
  193. #define E1000_PCS_CFG_PCS_EN 8
  194. #define E1000_PCS_LCTL_FLV_LINK_UP 1
  195. #define E1000_PCS_LCTL_FSV_100 2
  196. #define E1000_PCS_LCTL_FSV_1000 4
  197. #define E1000_PCS_LCTL_FDV_FULL 8
  198. #define E1000_PCS_LCTL_FSD 0x10
  199. #define E1000_PCS_LCTL_FORCE_LINK 0x20
  200. #define E1000_PCS_LCTL_FORCE_FCTRL 0x80
  201. #define E1000_PCS_LCTL_AN_ENABLE 0x10000
  202. #define E1000_PCS_LCTL_AN_RESTART 0x20000
  203. #define E1000_PCS_LCTL_AN_TIMEOUT 0x40000
  204. #define E1000_ENABLE_SERDES_LOOPBACK 0x0410
  205. #define E1000_PCS_LSTS_LINK_OK 1
  206. #define E1000_PCS_LSTS_SPEED_100 2
  207. #define E1000_PCS_LSTS_SPEED_1000 4
  208. #define E1000_PCS_LSTS_DUPLEX_FULL 8
  209. #define E1000_PCS_LSTS_SYNK_OK 0x10
  210. /* Device Status */
  211. #define E1000_STATUS_FD 0x00000001 /* Full duplex.0=half,1=full */
  212. #define E1000_STATUS_LU 0x00000002 /* Link up.0=no,1=link */
  213. #define E1000_STATUS_FUNC_MASK 0x0000000C /* PCI Function Mask */
  214. #define E1000_STATUS_FUNC_SHIFT 2
  215. #define E1000_STATUS_FUNC_1 0x00000004 /* Function 1 */
  216. #define E1000_STATUS_TXOFF 0x00000010 /* transmission paused */
  217. #define E1000_STATUS_SPEED_100 0x00000040 /* Speed 100Mb/s */
  218. #define E1000_STATUS_SPEED_1000 0x00000080 /* Speed 1000Mb/s */
  219. /* Change in Dock/Undock state. Clear on write '0'. */
  220. /* Status of Master requests. */
  221. #define E1000_STATUS_GIO_MASTER_ENABLE 0x00080000
  222. /* BMC external code execution disabled */
  223. #define E1000_STATUS_2P5_SKU 0x00001000 /* Val of 2.5GBE SKU strap */
  224. #define E1000_STATUS_2P5_SKU_OVER 0x00002000 /* Val of 2.5GBE SKU Over */
  225. /* Constants used to intrepret the masked PCI-X bus speed. */
  226. #define SPEED_10 10
  227. #define SPEED_100 100
  228. #define SPEED_1000 1000
  229. #define SPEED_2500 2500
  230. #define HALF_DUPLEX 1
  231. #define FULL_DUPLEX 2
  232. #define ADVERTISE_10_HALF 0x0001
  233. #define ADVERTISE_10_FULL 0x0002
  234. #define ADVERTISE_100_HALF 0x0004
  235. #define ADVERTISE_100_FULL 0x0008
  236. #define ADVERTISE_1000_HALF 0x0010 /* Not used, just FYI */
  237. #define ADVERTISE_1000_FULL 0x0020
  238. /* 1000/H is not supported, nor spec-compliant. */
  239. #define E1000_ALL_SPEED_DUPLEX (ADVERTISE_10_HALF | ADVERTISE_10_FULL | \
  240. ADVERTISE_100_HALF | ADVERTISE_100_FULL | \
  241. ADVERTISE_1000_FULL)
  242. #define E1000_ALL_NOT_GIG (ADVERTISE_10_HALF | ADVERTISE_10_FULL | \
  243. ADVERTISE_100_HALF | ADVERTISE_100_FULL)
  244. #define E1000_ALL_100_SPEED (ADVERTISE_100_HALF | ADVERTISE_100_FULL)
  245. #define E1000_ALL_10_SPEED (ADVERTISE_10_HALF | ADVERTISE_10_FULL)
  246. #define E1000_ALL_FULL_DUPLEX (ADVERTISE_10_FULL | ADVERTISE_100_FULL | \
  247. ADVERTISE_1000_FULL)
  248. #define E1000_ALL_HALF_DUPLEX (ADVERTISE_10_HALF | ADVERTISE_100_HALF)
  249. #define AUTONEG_ADVERTISE_SPEED_DEFAULT E1000_ALL_SPEED_DUPLEX
  250. /* LED Control */
  251. #define E1000_LEDCTL_LED0_MODE_SHIFT 0
  252. #define E1000_LEDCTL_LED0_BLINK 0x00000080
  253. #define E1000_LEDCTL_LED0_MODE_MASK 0x0000000F
  254. #define E1000_LEDCTL_LED0_IVRT 0x00000040
  255. #define E1000_LEDCTL_MODE_LED_ON 0xE
  256. #define E1000_LEDCTL_MODE_LED_OFF 0xF
  257. /* Transmit Descriptor bit definitions */
  258. #define E1000_TXD_POPTS_IXSM 0x01 /* Insert IP checksum */
  259. #define E1000_TXD_POPTS_TXSM 0x02 /* Insert TCP/UDP checksum */
  260. #define E1000_TXD_CMD_EOP 0x01000000 /* End of Packet */
  261. #define E1000_TXD_CMD_IFCS 0x02000000 /* Insert FCS (Ethernet CRC) */
  262. #define E1000_TXD_CMD_RS 0x08000000 /* Report Status */
  263. #define E1000_TXD_CMD_DEXT 0x20000000 /* Descriptor extension (0 = legacy) */
  264. #define E1000_TXD_STAT_DD 0x00000001 /* Descriptor Done */
  265. /* Extended desc bits for Linksec and timesync */
  266. /* Transmit Control */
  267. #define E1000_TCTL_EN 0x00000002 /* enable tx */
  268. #define E1000_TCTL_PSP 0x00000008 /* pad short packets */
  269. #define E1000_TCTL_CT 0x00000ff0 /* collision threshold */
  270. #define E1000_TCTL_COLD 0x003ff000 /* collision distance */
  271. #define E1000_TCTL_RTLC 0x01000000 /* Re-transmit on late collision */
  272. /* DMA Coalescing register fields */
  273. #define E1000_DMACR_DMACWT_MASK 0x00003FFF /* DMA Coal Watchdog Timer */
  274. #define E1000_DMACR_DMACTHR_MASK 0x00FF0000 /* DMA Coal Rx Threshold */
  275. #define E1000_DMACR_DMACTHR_SHIFT 16
  276. #define E1000_DMACR_DMAC_LX_MASK 0x30000000 /* Lx when no PCIe trans */
  277. #define E1000_DMACR_DMAC_LX_SHIFT 28
  278. #define E1000_DMACR_DMAC_EN 0x80000000 /* Enable DMA Coalescing */
  279. /* DMA Coalescing BMC-to-OS Watchdog Enable */
  280. #define E1000_DMACR_DC_BMC2OSW_EN 0x00008000
  281. #define E1000_DMCTXTH_DMCTTHR_MASK 0x00000FFF /* DMA Coal Tx Threshold */
  282. #define E1000_DMCTLX_TTLX_MASK 0x00000FFF /* Time to LX request */
  283. #define E1000_DMCRTRH_UTRESH_MASK 0x0007FFFF /* Rx Traffic Rate Thresh */
  284. #define E1000_DMCRTRH_LRPRCW 0x80000000 /* Rx pkt rate curr window */
  285. #define E1000_DMCCNT_CCOUNT_MASK 0x01FFFFFF /* DMA Coal Rx Current Cnt */
  286. #define E1000_FCRTC_RTH_COAL_MASK 0x0003FFF0 /* FC Rx Thresh High val */
  287. #define E1000_FCRTC_RTH_COAL_SHIFT 4
  288. #define E1000_PCIEMISC_LX_DECISION 0x00000080 /* Lx power decision */
  289. /* Timestamp in Rx buffer */
  290. #define E1000_RXPBS_CFG_TS_EN 0x80000000
  291. #define I210_RXPBSIZE_DEFAULT 0x000000A2 /* RXPBSIZE default */
  292. #define I210_RXPBSIZE_MASK 0x0000003F
  293. #define I210_RXPBSIZE_PB_32KB 0x00000020
  294. #define I210_TXPBSIZE_DEFAULT 0x04000014 /* TXPBSIZE default */
  295. #define I210_TXPBSIZE_MASK 0xC0FFFFFF
  296. #define I210_TXPBSIZE_PB0_8KB (8 << 0)
  297. #define I210_TXPBSIZE_PB1_8KB (8 << 6)
  298. #define I210_TXPBSIZE_PB2_4KB (4 << 12)
  299. #define I210_TXPBSIZE_PB3_4KB (4 << 18)
  300. #define I210_DTXMXPKTSZ_DEFAULT 0x00000098
  301. #define I210_SR_QUEUES_NUM 2
  302. /* SerDes Control */
  303. #define E1000_SCTL_DISABLE_SERDES_LOOPBACK 0x0400
  304. /* Receive Checksum Control */
  305. #define E1000_RXCSUM_IPOFL 0x00000100 /* IPv4 checksum offload */
  306. #define E1000_RXCSUM_TUOFL 0x00000200 /* TCP / UDP checksum offload */
  307. #define E1000_RXCSUM_CRCOFL 0x00000800 /* CRC32 offload enable */
  308. #define E1000_RXCSUM_PCSD 0x00002000 /* packet checksum disabled */
  309. /* Header split receive */
  310. #define E1000_RFCTL_IPV6_EX_DIS 0x00010000
  311. #define E1000_RFCTL_LEF 0x00040000
  312. /* Collision related configuration parameters */
  313. #define E1000_COLLISION_THRESHOLD 15
  314. #define E1000_CT_SHIFT 4
  315. #define E1000_COLLISION_DISTANCE 63
  316. #define E1000_COLD_SHIFT 12
  317. /* Ethertype field values */
  318. #define ETHERNET_IEEE_VLAN_TYPE 0x8100 /* 802.3ac packet */
  319. /* As per the EAS the maximum supported size is 9.5KB (9728 bytes) */
  320. #define MAX_JUMBO_FRAME_SIZE 0x2600
  321. #define MAX_STD_JUMBO_FRAME_SIZE 9216
  322. /* PBA constants */
  323. #define E1000_PBA_34K 0x0022
  324. #define E1000_PBA_64K 0x0040 /* 64KB */
  325. /* SW Semaphore Register */
  326. #define E1000_SWSM_SMBI 0x00000001 /* Driver Semaphore bit */
  327. #define E1000_SWSM_SWESMBI 0x00000002 /* FW Semaphore bit */
  328. /* Interrupt Cause Read */
  329. #define E1000_ICR_TXDW 0x00000001 /* Transmit desc written back */
  330. #define E1000_ICR_LSC 0x00000004 /* Link Status Change */
  331. #define E1000_ICR_RXSEQ 0x00000008 /* rx sequence error */
  332. #define E1000_ICR_RXDMT0 0x00000010 /* rx desc min. threshold (0) */
  333. #define E1000_ICR_RXT0 0x00000080 /* rx timer intr (ring 0) */
  334. #define E1000_ICR_VMMB 0x00000100 /* VM MB event */
  335. #define E1000_ICR_TS 0x00080000 /* Time Sync Interrupt */
  336. #define E1000_ICR_DRSTA 0x40000000 /* Device Reset Asserted */
  337. /* If this bit asserted, the driver should claim the interrupt */
  338. #define E1000_ICR_INT_ASSERTED 0x80000000
  339. /* LAN connected device generates an interrupt */
  340. #define E1000_ICR_DOUTSYNC 0x10000000 /* NIC DMA out of sync */
  341. /* Extended Interrupt Cause Read */
  342. #define E1000_EICR_RX_QUEUE0 0x00000001 /* Rx Queue 0 Interrupt */
  343. #define E1000_EICR_RX_QUEUE1 0x00000002 /* Rx Queue 1 Interrupt */
  344. #define E1000_EICR_RX_QUEUE2 0x00000004 /* Rx Queue 2 Interrupt */
  345. #define E1000_EICR_RX_QUEUE3 0x00000008 /* Rx Queue 3 Interrupt */
  346. #define E1000_EICR_TX_QUEUE0 0x00000100 /* Tx Queue 0 Interrupt */
  347. #define E1000_EICR_TX_QUEUE1 0x00000200 /* Tx Queue 1 Interrupt */
  348. #define E1000_EICR_TX_QUEUE2 0x00000400 /* Tx Queue 2 Interrupt */
  349. #define E1000_EICR_TX_QUEUE3 0x00000800 /* Tx Queue 3 Interrupt */
  350. #define E1000_EICR_OTHER 0x80000000 /* Interrupt Cause Active */
  351. /* TCP Timer */
  352. /* This defines the bits that are set in the Interrupt Mask
  353. * Set/Read Register. Each bit is documented below:
  354. * o RXT0 = Receiver Timer Interrupt (ring 0)
  355. * o TXDW = Transmit Descriptor Written Back
  356. * o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0)
  357. * o RXSEQ = Receive Sequence Error
  358. * o LSC = Link Status Change
  359. */
  360. #define IMS_ENABLE_MASK ( \
  361. E1000_IMS_RXT0 | \
  362. E1000_IMS_TXDW | \
  363. E1000_IMS_RXDMT0 | \
  364. E1000_IMS_RXSEQ | \
  365. E1000_IMS_LSC | \
  366. E1000_IMS_DOUTSYNC)
  367. /* Interrupt Mask Set */
  368. #define E1000_IMS_TXDW E1000_ICR_TXDW /* Transmit desc written back */
  369. #define E1000_IMS_LSC E1000_ICR_LSC /* Link Status Change */
  370. #define E1000_IMS_VMMB E1000_ICR_VMMB /* Mail box activity */
  371. #define E1000_IMS_TS E1000_ICR_TS /* Time Sync Interrupt */
  372. #define E1000_IMS_RXSEQ E1000_ICR_RXSEQ /* rx sequence error */
  373. #define E1000_IMS_RXDMT0 E1000_ICR_RXDMT0 /* rx desc min. threshold */
  374. #define E1000_IMS_RXT0 E1000_ICR_RXT0 /* rx timer intr */
  375. #define E1000_IMS_DRSTA E1000_ICR_DRSTA /* Device Reset Asserted */
  376. #define E1000_IMS_DOUTSYNC E1000_ICR_DOUTSYNC /* NIC DMA out of sync */
  377. /* Extended Interrupt Mask Set */
  378. #define E1000_EIMS_OTHER E1000_EICR_OTHER /* Interrupt Cause Active */
  379. /* Interrupt Cause Set */
  380. #define E1000_ICS_LSC E1000_ICR_LSC /* Link Status Change */
  381. #define E1000_ICS_RXDMT0 E1000_ICR_RXDMT0 /* rx desc min. threshold */
  382. #define E1000_ICS_DRSTA E1000_ICR_DRSTA /* Device Reset Aserted */
  383. /* Extended Interrupt Cause Set */
  384. /* E1000_EITR_CNT_IGNR is only for 82576 and newer */
  385. #define E1000_EITR_CNT_IGNR 0x80000000 /* Don't reset counters on write */
  386. /* Transmit Descriptor Control */
  387. /* Enable the counting of descriptors still to be processed. */
  388. /* Flow Control Constants */
  389. #define FLOW_CONTROL_ADDRESS_LOW 0x00C28001
  390. #define FLOW_CONTROL_ADDRESS_HIGH 0x00000100
  391. #define FLOW_CONTROL_TYPE 0x8808
  392. /* Transmit Config Word */
  393. #define E1000_TXCW_ASM_DIR 0x00000100 /* TXCW astm pause direction */
  394. #define E1000_TXCW_PAUSE 0x00000080 /* TXCW sym pause request */
  395. /* 802.1q VLAN Packet Size */
  396. #define VLAN_TAG_SIZE 4 /* 802.3ac tag (not DMA'd) */
  397. #define E1000_VLAN_FILTER_TBL_SIZE 128 /* VLAN Filter Table (4096 bits) */
  398. /* Receive Address */
  399. /* Number of high/low register pairs in the RAR. The RAR (Receive Address
  400. * Registers) holds the directed and multicast addresses that we monitor.
  401. * Technically, we have 16 spots. However, we reserve one of these spots
  402. * (RAR[15]) for our directed address used by controllers with
  403. * manageability enabled, allowing us room for 15 multicast addresses.
  404. */
  405. #define E1000_RAH_AV 0x80000000 /* Receive descriptor valid */
  406. #define E1000_RAH_ASEL_SRC_ADDR 0x00010000
  407. #define E1000_RAH_QSEL_ENABLE 0x10000000
  408. #define E1000_RAL_MAC_ADDR_LEN 4
  409. #define E1000_RAH_MAC_ADDR_LEN 2
  410. #define E1000_RAH_POOL_MASK 0x03FC0000
  411. #define E1000_RAH_POOL_1 0x00040000
  412. /* Error Codes */
  413. #define E1000_ERR_NVM 1
  414. #define E1000_ERR_PHY 2
  415. #define E1000_ERR_CONFIG 3
  416. #define E1000_ERR_PARAM 4
  417. #define E1000_ERR_MAC_INIT 5
  418. #define E1000_ERR_RESET 9
  419. #define E1000_ERR_MASTER_REQUESTS_PENDING 10
  420. #define E1000_BLK_PHY_RESET 12
  421. #define E1000_ERR_SWFW_SYNC 13
  422. #define E1000_NOT_IMPLEMENTED 14
  423. #define E1000_ERR_MBX 15
  424. #define E1000_ERR_INVALID_ARGUMENT 16
  425. #define E1000_ERR_NO_SPACE 17
  426. #define E1000_ERR_NVM_PBA_SECTION 18
  427. #define E1000_ERR_INVM_VALUE_NOT_FOUND 19
  428. #define E1000_ERR_I2C 20
  429. /* Loop limit on how long we wait for auto-negotiation to complete */
  430. #define COPPER_LINK_UP_LIMIT 10
  431. #define PHY_AUTO_NEG_LIMIT 45
  432. #define PHY_FORCE_LIMIT 20
  433. /* Number of 100 microseconds we wait for PCI Express master disable */
  434. #define MASTER_DISABLE_TIMEOUT 800
  435. /* Number of milliseconds we wait for PHY configuration done after MAC reset */
  436. #define PHY_CFG_TIMEOUT 100
  437. /* Number of 2 milliseconds we wait for acquiring MDIO ownership. */
  438. /* Number of milliseconds for NVM auto read done after MAC reset. */
  439. #define AUTO_READ_DONE_TIMEOUT 10
  440. /* Flow Control */
  441. #define E1000_FCRTL_XONE 0x80000000 /* Enable XON frame transmission */
  442. #define E1000_TSYNCTXCTL_VALID 0x00000001 /* tx timestamp valid */
  443. #define E1000_TSYNCTXCTL_ENABLED 0x00000010 /* enable tx timestampping */
  444. #define E1000_TSYNCRXCTL_VALID 0x00000001 /* rx timestamp valid */
  445. #define E1000_TSYNCRXCTL_TYPE_MASK 0x0000000E /* rx type mask */
  446. #define E1000_TSYNCRXCTL_TYPE_L2_V2 0x00
  447. #define E1000_TSYNCRXCTL_TYPE_L4_V1 0x02
  448. #define E1000_TSYNCRXCTL_TYPE_L2_L4_V2 0x04
  449. #define E1000_TSYNCRXCTL_TYPE_ALL 0x08
  450. #define E1000_TSYNCRXCTL_TYPE_EVENT_V2 0x0A
  451. #define E1000_TSYNCRXCTL_ENABLED 0x00000010 /* enable rx timestampping */
  452. #define E1000_TSYNCRXCFG_PTP_V1_CTRLT_MASK 0x000000FF
  453. #define E1000_TSYNCRXCFG_PTP_V1_SYNC_MESSAGE 0x00
  454. #define E1000_TSYNCRXCFG_PTP_V1_DELAY_REQ_MESSAGE 0x01
  455. #define E1000_TSYNCRXCFG_PTP_V1_FOLLOWUP_MESSAGE 0x02
  456. #define E1000_TSYNCRXCFG_PTP_V1_DELAY_RESP_MESSAGE 0x03
  457. #define E1000_TSYNCRXCFG_PTP_V1_MANAGEMENT_MESSAGE 0x04
  458. #define E1000_TSYNCRXCFG_PTP_V2_MSGID_MASK 0x00000F00
  459. #define E1000_TSYNCRXCFG_PTP_V2_SYNC_MESSAGE 0x0000
  460. #define E1000_TSYNCRXCFG_PTP_V2_DELAY_REQ_MESSAGE 0x0100
  461. #define E1000_TSYNCRXCFG_PTP_V2_PATH_DELAY_REQ_MESSAGE 0x0200
  462. #define E1000_TSYNCRXCFG_PTP_V2_PATH_DELAY_RESP_MESSAGE 0x0300
  463. #define E1000_TSYNCRXCFG_PTP_V2_FOLLOWUP_MESSAGE 0x0800
  464. #define E1000_TSYNCRXCFG_PTP_V2_DELAY_RESP_MESSAGE 0x0900
  465. #define E1000_TSYNCRXCFG_PTP_V2_PATH_DELAY_FOLLOWUP_MESSAGE 0x0A00
  466. #define E1000_TSYNCRXCFG_PTP_V2_ANNOUNCE_MESSAGE 0x0B00
  467. #define E1000_TSYNCRXCFG_PTP_V2_SIGNALLING_MESSAGE 0x0C00
  468. #define E1000_TSYNCRXCFG_PTP_V2_MANAGEMENT_MESSAGE 0x0D00
  469. #define E1000_TIMINCA_16NS_SHIFT 24
  470. /* Time Sync Interrupt Cause/Mask Register Bits */
  471. #define TSINTR_SYS_WRAP BIT(0) /* SYSTIM Wrap around. */
  472. #define TSINTR_TXTS BIT(1) /* Transmit Timestamp. */
  473. #define TSINTR_RXTS BIT(2) /* Receive Timestamp. */
  474. #define TSINTR_TT0 BIT(3) /* Target Time 0 Trigger. */
  475. #define TSINTR_TT1 BIT(4) /* Target Time 1 Trigger. */
  476. #define TSINTR_AUTT0 BIT(5) /* Auxiliary Timestamp 0 Taken. */
  477. #define TSINTR_AUTT1 BIT(6) /* Auxiliary Timestamp 1 Taken. */
  478. #define TSINTR_TADJ BIT(7) /* Time Adjust Done. */
  479. #define TSYNC_INTERRUPTS TSINTR_TXTS
  480. #define E1000_TSICR_TXTS TSINTR_TXTS
  481. /* TSAUXC Configuration Bits */
  482. #define TSAUXC_EN_TT0 BIT(0) /* Enable target time 0. */
  483. #define TSAUXC_EN_TT1 BIT(1) /* Enable target time 1. */
  484. #define TSAUXC_EN_CLK0 BIT(2) /* Enable Configurable Frequency Clock 0. */
  485. #define TSAUXC_SAMP_AUT0 BIT(3) /* Latch SYSTIML/H into AUXSTMPL/0. */
  486. #define TSAUXC_ST0 BIT(4) /* Start Clock 0 Toggle on Target Time 0. */
  487. #define TSAUXC_EN_CLK1 BIT(5) /* Enable Configurable Frequency Clock 1. */
  488. #define TSAUXC_SAMP_AUT1 BIT(6) /* Latch SYSTIML/H into AUXSTMPL/1. */
  489. #define TSAUXC_ST1 BIT(7) /* Start Clock 1 Toggle on Target Time 1. */
  490. #define TSAUXC_EN_TS0 BIT(8) /* Enable hardware timestamp 0. */
  491. #define TSAUXC_AUTT0 BIT(9) /* Auxiliary Timestamp Taken. */
  492. #define TSAUXC_EN_TS1 BIT(10) /* Enable hardware timestamp 0. */
  493. #define TSAUXC_AUTT1 BIT(11) /* Auxiliary Timestamp Taken. */
  494. #define TSAUXC_PLSG BIT(17) /* Generate a pulse. */
  495. #define TSAUXC_DISABLE BIT(31) /* Disable SYSTIM Count Operation. */
  496. /* SDP Configuration Bits */
  497. #define AUX0_SEL_SDP0 (0u << 0) /* Assign SDP0 to auxiliary time stamp 0. */
  498. #define AUX0_SEL_SDP1 (1u << 0) /* Assign SDP1 to auxiliary time stamp 0. */
  499. #define AUX0_SEL_SDP2 (2u << 0) /* Assign SDP2 to auxiliary time stamp 0. */
  500. #define AUX0_SEL_SDP3 (3u << 0) /* Assign SDP3 to auxiliary time stamp 0. */
  501. #define AUX0_TS_SDP_EN (1u << 2) /* Enable auxiliary time stamp trigger 0. */
  502. #define AUX1_SEL_SDP0 (0u << 3) /* Assign SDP0 to auxiliary time stamp 1. */
  503. #define AUX1_SEL_SDP1 (1u << 3) /* Assign SDP1 to auxiliary time stamp 1. */
  504. #define AUX1_SEL_SDP2 (2u << 3) /* Assign SDP2 to auxiliary time stamp 1. */
  505. #define AUX1_SEL_SDP3 (3u << 3) /* Assign SDP3 to auxiliary time stamp 1. */
  506. #define AUX1_TS_SDP_EN (1u << 5) /* Enable auxiliary time stamp trigger 1. */
  507. #define TS_SDP0_SEL_TT0 (0u << 6) /* Target time 0 is output on SDP0. */
  508. #define TS_SDP0_SEL_TT1 (1u << 6) /* Target time 1 is output on SDP0. */
  509. #define TS_SDP0_SEL_FC0 (2u << 6) /* Freq clock 0 is output on SDP0. */
  510. #define TS_SDP0_SEL_FC1 (3u << 6) /* Freq clock 1 is output on SDP0. */
  511. #define TS_SDP0_EN (1u << 8) /* SDP0 is assigned to Tsync. */
  512. #define TS_SDP1_SEL_TT0 (0u << 9) /* Target time 0 is output on SDP1. */
  513. #define TS_SDP1_SEL_TT1 (1u << 9) /* Target time 1 is output on SDP1. */
  514. #define TS_SDP1_SEL_FC0 (2u << 9) /* Freq clock 0 is output on SDP1. */
  515. #define TS_SDP1_SEL_FC1 (3u << 9) /* Freq clock 1 is output on SDP1. */
  516. #define TS_SDP1_EN (1u << 11) /* SDP1 is assigned to Tsync. */
  517. #define TS_SDP2_SEL_TT0 (0u << 12) /* Target time 0 is output on SDP2. */
  518. #define TS_SDP2_SEL_TT1 (1u << 12) /* Target time 1 is output on SDP2. */
  519. #define TS_SDP2_SEL_FC0 (2u << 12) /* Freq clock 0 is output on SDP2. */
  520. #define TS_SDP2_SEL_FC1 (3u << 12) /* Freq clock 1 is output on SDP2. */
  521. #define TS_SDP2_EN (1u << 14) /* SDP2 is assigned to Tsync. */
  522. #define TS_SDP3_SEL_TT0 (0u << 15) /* Target time 0 is output on SDP3. */
  523. #define TS_SDP3_SEL_TT1 (1u << 15) /* Target time 1 is output on SDP3. */
  524. #define TS_SDP3_SEL_FC0 (2u << 15) /* Freq clock 0 is output on SDP3. */
  525. #define TS_SDP3_SEL_FC1 (3u << 15) /* Freq clock 1 is output on SDP3. */
  526. #define TS_SDP3_EN (1u << 17) /* SDP3 is assigned to Tsync. */
  527. #define E1000_MDICNFG_EXT_MDIO 0x80000000 /* MDI ext/int destination */
  528. #define E1000_MDICNFG_COM_MDIO 0x40000000 /* MDI shared w/ lan 0 */
  529. #define E1000_MDICNFG_PHY_MASK 0x03E00000
  530. #define E1000_MDICNFG_PHY_SHIFT 21
  531. #define E1000_MEDIA_PORT_COPPER 1
  532. #define E1000_MEDIA_PORT_OTHER 2
  533. #define E1000_M88E1112_AUTO_COPPER_SGMII 0x2
  534. #define E1000_M88E1112_AUTO_COPPER_BASEX 0x3
  535. #define E1000_M88E1112_STATUS_LINK 0x0004 /* Interface Link Bit */
  536. #define E1000_M88E1112_MAC_CTRL_1 0x10
  537. #define E1000_M88E1112_MAC_CTRL_1_MODE_MASK 0x0380 /* Mode Select */
  538. #define E1000_M88E1112_MAC_CTRL_1_MODE_SHIFT 7
  539. #define E1000_M88E1112_PAGE_ADDR 0x16
  540. #define E1000_M88E1112_STATUS 0x01
  541. #define E1000_M88E1512_CFG_REG_1 0x0010
  542. #define E1000_M88E1512_CFG_REG_2 0x0011
  543. #define E1000_M88E1512_CFG_REG_3 0x0007
  544. #define E1000_M88E1512_MODE 0x0014
  545. /* PCI Express Control */
  546. #define E1000_GCR_CMPL_TMOUT_MASK 0x0000F000
  547. #define E1000_GCR_CMPL_TMOUT_10ms 0x00001000
  548. #define E1000_GCR_CMPL_TMOUT_RESEND 0x00010000
  549. #define E1000_GCR_CAP_VER2 0x00040000
  550. /* mPHY Address Control and Data Registers */
  551. #define E1000_MPHY_ADDR_CTL 0x0024 /* mPHY Address Control Register */
  552. #define E1000_MPHY_ADDR_CTL_OFFSET_MASK 0xFFFF0000
  553. #define E1000_MPHY_DATA 0x0E10 /* mPHY Data Register */
  554. /* mPHY PCS CLK Register */
  555. #define E1000_MPHY_PCS_CLK_REG_OFFSET 0x0004 /* mPHY PCS CLK AFE CSR Offset */
  556. /* mPHY Near End Digital Loopback Override Bit */
  557. #define E1000_MPHY_PCS_CLK_REG_DIGINELBEN 0x10
  558. #define E1000_PCS_LCTL_FORCE_FCTRL 0x80
  559. #define E1000_PCS_LSTS_AN_COMPLETE 0x10000
  560. /* PHY Control Register */
  561. #define MII_CR_FULL_DUPLEX 0x0100 /* FDX =1, half duplex =0 */
  562. #define MII_CR_RESTART_AUTO_NEG 0x0200 /* Restart auto negotiation */
  563. #define MII_CR_POWER_DOWN 0x0800 /* Power down */
  564. #define MII_CR_AUTO_NEG_EN 0x1000 /* Auto Neg Enable */
  565. #define MII_CR_LOOPBACK 0x4000 /* 0 = normal, 1 = loopback */
  566. #define MII_CR_RESET 0x8000 /* 0 = normal, 1 = PHY reset */
  567. #define MII_CR_SPEED_1000 0x0040
  568. #define MII_CR_SPEED_100 0x2000
  569. #define MII_CR_SPEED_10 0x0000
  570. /* PHY Status Register */
  571. #define MII_SR_LINK_STATUS 0x0004 /* Link Status 1 = link */
  572. #define MII_SR_AUTONEG_COMPLETE 0x0020 /* Auto Neg Complete */
  573. /* Autoneg Advertisement Register */
  574. #define NWAY_AR_10T_HD_CAPS 0x0020 /* 10T Half Duplex Capable */
  575. #define NWAY_AR_10T_FD_CAPS 0x0040 /* 10T Full Duplex Capable */
  576. #define NWAY_AR_100TX_HD_CAPS 0x0080 /* 100TX Half Duplex Capable */
  577. #define NWAY_AR_100TX_FD_CAPS 0x0100 /* 100TX Full Duplex Capable */
  578. #define NWAY_AR_PAUSE 0x0400 /* Pause operation desired */
  579. #define NWAY_AR_ASM_DIR 0x0800 /* Asymmetric Pause Direction bit */
  580. /* Link Partner Ability Register (Base Page) */
  581. #define NWAY_LPAR_PAUSE 0x0400 /* LP Pause operation desired */
  582. #define NWAY_LPAR_ASM_DIR 0x0800 /* LP Asymmetric Pause Direction bit */
  583. /* Autoneg Expansion Register */
  584. /* 1000BASE-T Control Register */
  585. #define CR_1000T_HD_CAPS 0x0100 /* Advertise 1000T HD capability */
  586. #define CR_1000T_FD_CAPS 0x0200 /* Advertise 1000T FD capability */
  587. #define CR_1000T_MS_VALUE 0x0800 /* 1=Configure PHY as Master */
  588. /* 0=Configure PHY as Slave */
  589. #define CR_1000T_MS_ENABLE 0x1000 /* 1=Master/Slave manual config value */
  590. /* 0=Automatic Master/Slave config */
  591. /* 1000BASE-T Status Register */
  592. #define SR_1000T_REMOTE_RX_STATUS 0x1000 /* Remote receiver OK */
  593. #define SR_1000T_LOCAL_RX_STATUS 0x2000 /* Local receiver OK */
  594. /* PHY 1000 MII Register/Bit Definitions */
  595. /* PHY Registers defined by IEEE */
  596. #define PHY_CONTROL 0x00 /* Control Register */
  597. #define PHY_STATUS 0x01 /* Status Register */
  598. #define PHY_ID1 0x02 /* Phy Id Reg (word 1) */
  599. #define PHY_ID2 0x03 /* Phy Id Reg (word 2) */
  600. #define PHY_AUTONEG_ADV 0x04 /* Autoneg Advertisement */
  601. #define PHY_LP_ABILITY 0x05 /* Link Partner Ability (Base Page) */
  602. #define PHY_1000T_CTRL 0x09 /* 1000Base-T Control Reg */
  603. #define PHY_1000T_STATUS 0x0A /* 1000Base-T Status Reg */
  604. /* NVM Control */
  605. #define E1000_EECD_SK 0x00000001 /* NVM Clock */
  606. #define E1000_EECD_CS 0x00000002 /* NVM Chip Select */
  607. #define E1000_EECD_DI 0x00000004 /* NVM Data In */
  608. #define E1000_EECD_DO 0x00000008 /* NVM Data Out */
  609. #define E1000_EECD_REQ 0x00000040 /* NVM Access Request */
  610. #define E1000_EECD_GNT 0x00000080 /* NVM Access Grant */
  611. #define E1000_EECD_PRES 0x00000100 /* NVM Present */
  612. /* NVM Addressing bits based on type 0=small, 1=large */
  613. #define E1000_EECD_ADDR_BITS 0x00000400
  614. #define E1000_NVM_GRANT_ATTEMPTS 1000 /* NVM # attempts to gain grant */
  615. #define E1000_EECD_AUTO_RD 0x00000200 /* NVM Auto Read done */
  616. #define E1000_EECD_SIZE_EX_MASK 0x00007800 /* NVM Size */
  617. #define E1000_EECD_SIZE_EX_SHIFT 11
  618. #define E1000_EECD_FLUPD_I210 0x00800000 /* Update FLASH */
  619. #define E1000_EECD_FLUDONE_I210 0x04000000 /* Update FLASH done*/
  620. #define E1000_EECD_FLASH_DETECTED_I210 0x00080000 /* FLASH detected */
  621. #define E1000_FLUDONE_ATTEMPTS 20000
  622. #define E1000_EERD_EEWR_MAX_COUNT 512 /* buffered EEPROM words rw */
  623. #define E1000_I210_FIFO_SEL_RX 0x00
  624. #define E1000_I210_FIFO_SEL_TX_QAV(_i) (0x02 + (_i))
  625. #define E1000_I210_FIFO_SEL_TX_LEGACY E1000_I210_FIFO_SEL_TX_QAV(0)
  626. #define E1000_I210_FIFO_SEL_BMC2OS_TX 0x06
  627. #define E1000_I210_FIFO_SEL_BMC2OS_RX 0x01
  628. #define E1000_I210_FLASH_SECTOR_SIZE 0x1000 /* 4KB FLASH sector unit size */
  629. /* Secure FLASH mode requires removing MSb */
  630. #define E1000_I210_FW_PTR_MASK 0x7FFF
  631. /* Firmware code revision field word offset*/
  632. #define E1000_I210_FW_VER_OFFSET 328
  633. #define E1000_EECD_FLUPD_I210 0x00800000 /* Update FLASH */
  634. #define E1000_EECD_FLUDONE_I210 0x04000000 /* Update FLASH done*/
  635. #define E1000_FLUDONE_ATTEMPTS 20000
  636. #define E1000_EERD_EEWR_MAX_COUNT 512 /* buffered EEPROM words rw */
  637. #define E1000_I210_FIFO_SEL_RX 0x00
  638. #define E1000_I210_FIFO_SEL_TX_QAV(_i) (0x02 + (_i))
  639. #define E1000_I210_FIFO_SEL_TX_LEGACY E1000_I210_FIFO_SEL_TX_QAV(0)
  640. #define E1000_I210_FIFO_SEL_BMC2OS_TX 0x06
  641. #define E1000_I210_FIFO_SEL_BMC2OS_RX 0x01
  642. /* Offset to data in NVM read/write registers */
  643. #define E1000_NVM_RW_REG_DATA 16
  644. #define E1000_NVM_RW_REG_DONE 2 /* Offset to READ/WRITE done bit */
  645. #define E1000_NVM_RW_REG_START 1 /* Start operation */
  646. #define E1000_NVM_RW_ADDR_SHIFT 2 /* Shift to the address bits */
  647. #define E1000_NVM_POLL_READ 0 /* Flag for polling for read complete */
  648. /* NVM Word Offsets */
  649. #define NVM_COMPAT 0x0003
  650. #define NVM_ID_LED_SETTINGS 0x0004 /* SERDES output amplitude */
  651. #define NVM_VERSION 0x0005
  652. #define NVM_INIT_CONTROL2_REG 0x000F
  653. #define NVM_INIT_CONTROL3_PORT_B 0x0014
  654. #define NVM_INIT_CONTROL3_PORT_A 0x0024
  655. #define NVM_ALT_MAC_ADDR_PTR 0x0037
  656. #define NVM_CHECKSUM_REG 0x003F
  657. #define NVM_COMPATIBILITY_REG_3 0x0003
  658. #define NVM_COMPATIBILITY_BIT_MASK 0x8000
  659. #define NVM_MAC_ADDR 0x0000
  660. #define NVM_SUB_DEV_ID 0x000B
  661. #define NVM_SUB_VEN_ID 0x000C
  662. #define NVM_DEV_ID 0x000D
  663. #define NVM_VEN_ID 0x000E
  664. #define NVM_INIT_CTRL_2 0x000F
  665. #define NVM_INIT_CTRL_4 0x0013
  666. #define NVM_LED_1_CFG 0x001C
  667. #define NVM_LED_0_2_CFG 0x001F
  668. #define NVM_ETRACK_WORD 0x0042
  669. #define NVM_ETRACK_HIWORD 0x0043
  670. #define NVM_COMB_VER_OFF 0x0083
  671. #define NVM_COMB_VER_PTR 0x003d
  672. /* NVM version defines */
  673. #define NVM_MAJOR_MASK 0xF000
  674. #define NVM_MINOR_MASK 0x0FF0
  675. #define NVM_IMAGE_ID_MASK 0x000F
  676. #define NVM_COMB_VER_MASK 0x00FF
  677. #define NVM_MAJOR_SHIFT 12
  678. #define NVM_MINOR_SHIFT 4
  679. #define NVM_COMB_VER_SHFT 8
  680. #define NVM_VER_INVALID 0xFFFF
  681. #define NVM_ETRACK_SHIFT 16
  682. #define NVM_ETRACK_VALID 0x8000
  683. #define NVM_NEW_DEC_MASK 0x0F00
  684. #define NVM_HEX_CONV 16
  685. #define NVM_HEX_TENS 10
  686. #define NVM_ETS_CFG 0x003E
  687. #define NVM_ETS_LTHRES_DELTA_MASK 0x07C0
  688. #define NVM_ETS_LTHRES_DELTA_SHIFT 6
  689. #define NVM_ETS_TYPE_MASK 0x0038
  690. #define NVM_ETS_TYPE_SHIFT 3
  691. #define NVM_ETS_TYPE_EMC 0x000
  692. #define NVM_ETS_NUM_SENSORS_MASK 0x0007
  693. #define NVM_ETS_DATA_LOC_MASK 0x3C00
  694. #define NVM_ETS_DATA_LOC_SHIFT 10
  695. #define NVM_ETS_DATA_INDEX_MASK 0x0300
  696. #define NVM_ETS_DATA_INDEX_SHIFT 8
  697. #define NVM_ETS_DATA_HTHRESH_MASK 0x00FF
  698. #define E1000_NVM_CFG_DONE_PORT_0 0x040000 /* MNG config cycle done */
  699. #define E1000_NVM_CFG_DONE_PORT_1 0x080000 /* ...for second port */
  700. #define E1000_NVM_CFG_DONE_PORT_2 0x100000 /* ...for third port */
  701. #define E1000_NVM_CFG_DONE_PORT_3 0x200000 /* ...for fourth port */
  702. #define NVM_82580_LAN_FUNC_OFFSET(a) (a ? (0x40 + (0x40 * a)) : 0)
  703. /* Mask bits for fields in Word 0x24 of the NVM */
  704. #define NVM_WORD24_COM_MDIO 0x0008 /* MDIO interface shared */
  705. #define NVM_WORD24_EXT_MDIO 0x0004 /* MDIO accesses routed external */
  706. /* Mask bits for fields in Word 0x0f of the NVM */
  707. #define NVM_WORD0F_PAUSE_MASK 0x3000
  708. #define NVM_WORD0F_ASM_DIR 0x2000
  709. /* Mask bits for fields in Word 0x1a of the NVM */
  710. /* length of string needed to store part num */
  711. #define E1000_PBANUM_LENGTH 11
  712. /* For checksumming, the sum of all words in the NVM should equal 0xBABA. */
  713. #define NVM_SUM 0xBABA
  714. #define NVM_PBA_OFFSET_0 8
  715. #define NVM_PBA_OFFSET_1 9
  716. #define NVM_RESERVED_WORD 0xFFFF
  717. #define NVM_PBA_PTR_GUARD 0xFAFA
  718. #define NVM_WORD_SIZE_BASE_SHIFT 6
  719. /* NVM Commands - Microwire */
  720. /* NVM Commands - SPI */
  721. #define NVM_MAX_RETRY_SPI 5000 /* Max wait of 5ms, for RDY signal */
  722. #define NVM_WRITE_OPCODE_SPI 0x02 /* NVM write opcode */
  723. #define NVM_READ_OPCODE_SPI 0x03 /* NVM read opcode */
  724. #define NVM_A8_OPCODE_SPI 0x08 /* opcode bit-3 = address bit-8 */
  725. #define NVM_WREN_OPCODE_SPI 0x06 /* NVM set Write Enable latch */
  726. #define NVM_RDSR_OPCODE_SPI 0x05 /* NVM read Status register */
  727. /* SPI NVM Status Register */
  728. #define NVM_STATUS_RDY_SPI 0x01
  729. /* Word definitions for ID LED Settings */
  730. #define ID_LED_RESERVED_0000 0x0000
  731. #define ID_LED_RESERVED_FFFF 0xFFFF
  732. #define ID_LED_DEFAULT ((ID_LED_OFF1_ON2 << 12) | \
  733. (ID_LED_OFF1_OFF2 << 8) | \
  734. (ID_LED_DEF1_DEF2 << 4) | \
  735. (ID_LED_DEF1_DEF2))
  736. #define ID_LED_DEF1_DEF2 0x1
  737. #define ID_LED_DEF1_ON2 0x2
  738. #define ID_LED_DEF1_OFF2 0x3
  739. #define ID_LED_ON1_DEF2 0x4
  740. #define ID_LED_ON1_ON2 0x5
  741. #define ID_LED_ON1_OFF2 0x6
  742. #define ID_LED_OFF1_DEF2 0x7
  743. #define ID_LED_OFF1_ON2 0x8
  744. #define ID_LED_OFF1_OFF2 0x9
  745. #define IGP_ACTIVITY_LED_MASK 0xFFFFF0FF
  746. #define IGP_ACTIVITY_LED_ENABLE 0x0300
  747. #define IGP_LED3_MODE 0x07000000
  748. /* PCI/PCI-X/PCI-EX Config space */
  749. #define PCIE_DEVICE_CONTROL2 0x28
  750. #define PCIE_DEVICE_CONTROL2_16ms 0x0005
  751. #define PHY_REVISION_MASK 0xFFFFFFF0
  752. #define MAX_PHY_REG_ADDRESS 0x1F /* 5 bit address bus (0-0x1F) */
  753. #define MAX_PHY_MULTI_PAGE_REG 0xF
  754. /* Bit definitions for valid PHY IDs. */
  755. /* I = Integrated
  756. * E = External
  757. */
  758. #define M88E1111_I_PHY_ID 0x01410CC0
  759. #define M88E1112_E_PHY_ID 0x01410C90
  760. #define I347AT4_E_PHY_ID 0x01410DC0
  761. #define IGP03E1000_E_PHY_ID 0x02A80390
  762. #define I82580_I_PHY_ID 0x015403A0
  763. #define I350_I_PHY_ID 0x015403B0
  764. #define M88_VENDOR 0x0141
  765. #define I210_I_PHY_ID 0x01410C00
  766. #define M88E1543_E_PHY_ID 0x01410EA0
  767. #define M88E1512_E_PHY_ID 0x01410DD0
  768. #define BCM54616_E_PHY_ID 0x03625D10
  769. /* M88E1000 Specific Registers */
  770. #define M88E1000_PHY_SPEC_CTRL 0x10 /* PHY Specific Control Register */
  771. #define M88E1000_PHY_SPEC_STATUS 0x11 /* PHY Specific Status Register */
  772. #define M88E1000_EXT_PHY_SPEC_CTRL 0x14 /* Extended PHY Specific Control */
  773. #define M88E1000_PHY_PAGE_SELECT 0x1D /* Reg 29 for page number setting */
  774. #define M88E1000_PHY_GEN_CONTROL 0x1E /* Its meaning depends on reg 29 */
  775. /* M88E1000 PHY Specific Control Register */
  776. #define M88E1000_PSCR_POLARITY_REVERSAL 0x0002 /* 1=Polarity Reversal enabled */
  777. /* 1=CLK125 low, 0=CLK125 toggling */
  778. #define M88E1000_PSCR_MDI_MANUAL_MODE 0x0000 /* MDI Crossover Mode bits 6:5 */
  779. /* Manual MDI configuration */
  780. #define M88E1000_PSCR_MDIX_MANUAL_MODE 0x0020 /* Manual MDIX configuration */
  781. /* 1000BASE-T: Auto crossover, 100BASE-TX/10BASE-T: MDI Mode */
  782. #define M88E1000_PSCR_AUTO_X_1000T 0x0040
  783. /* Auto crossover enabled all speeds */
  784. #define M88E1000_PSCR_AUTO_X_MODE 0x0060
  785. /* 1=Enable Extended 10BASE-T distance (Lower 10BASE-T Rx Threshold
  786. * 0=Normal 10BASE-T Rx Threshold
  787. */
  788. /* 1=5-bit interface in 100BASE-TX, 0=MII interface in 100BASE-TX */
  789. #define M88E1000_PSCR_ASSERT_CRS_ON_TX 0x0800 /* 1=Assert CRS on Transmit */
  790. /* M88E1000 PHY Specific Status Register */
  791. #define M88E1000_PSSR_REV_POLARITY 0x0002 /* 1=Polarity reversed */
  792. #define M88E1000_PSSR_DOWNSHIFT 0x0020 /* 1=Downshifted */
  793. #define M88E1000_PSSR_MDIX 0x0040 /* 1=MDIX; 0=MDI */
  794. /* 0 = <50M
  795. * 1 = 50-80M
  796. * 2 = 80-110M
  797. * 3 = 110-140M
  798. * 4 = >140M
  799. */
  800. #define M88E1000_PSSR_CABLE_LENGTH 0x0380
  801. #define M88E1000_PSSR_SPEED 0xC000 /* Speed, bits 14:15 */
  802. #define M88E1000_PSSR_1000MBS 0x8000 /* 10=1000Mbs */
  803. #define M88E1000_PSSR_CABLE_LENGTH_SHIFT 7
  804. /* M88E1000 Extended PHY Specific Control Register */
  805. /* 1 = Lost lock detect enabled.
  806. * Will assert lost lock and bring
  807. * link down if idle not seen
  808. * within 1ms in 1000BASE-T
  809. */
  810. /* Number of times we will attempt to autonegotiate before downshifting if we
  811. * are the master
  812. */
  813. #define M88E1000_EPSCR_MASTER_DOWNSHIFT_MASK 0x0C00
  814. #define M88E1000_EPSCR_MASTER_DOWNSHIFT_1X 0x0000
  815. /* Number of times we will attempt to autonegotiate before downshifting if we
  816. * are the slave
  817. */
  818. #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_MASK 0x0300
  819. #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_1X 0x0100
  820. #define M88E1000_EPSCR_TX_CLK_25 0x0070 /* 25 MHz TX_CLK */
  821. /* Intel i347-AT4 Registers */
  822. #define I347AT4_PCDL0 0x10 /* Pair 0 PHY Cable Diagnostics Length */
  823. #define I347AT4_PCDL1 0x11 /* Pair 1 PHY Cable Diagnostics Length */
  824. #define I347AT4_PCDL2 0x12 /* Pair 2 PHY Cable Diagnostics Length */
  825. #define I347AT4_PCDL3 0x13 /* Pair 3 PHY Cable Diagnostics Length */
  826. #define I347AT4_PCDC 0x15 /* PHY Cable Diagnostics Control */
  827. #define I347AT4_PAGE_SELECT 0x16
  828. /* i347-AT4 Extended PHY Specific Control Register */
  829. /* Number of times we will attempt to autonegotiate before downshifting if we
  830. * are the master
  831. */
  832. #define I347AT4_PSCR_DOWNSHIFT_ENABLE 0x0800
  833. #define I347AT4_PSCR_DOWNSHIFT_MASK 0x7000
  834. #define I347AT4_PSCR_DOWNSHIFT_1X 0x0000
  835. #define I347AT4_PSCR_DOWNSHIFT_2X 0x1000
  836. #define I347AT4_PSCR_DOWNSHIFT_3X 0x2000
  837. #define I347AT4_PSCR_DOWNSHIFT_4X 0x3000
  838. #define I347AT4_PSCR_DOWNSHIFT_5X 0x4000
  839. #define I347AT4_PSCR_DOWNSHIFT_6X 0x5000
  840. #define I347AT4_PSCR_DOWNSHIFT_7X 0x6000
  841. #define I347AT4_PSCR_DOWNSHIFT_8X 0x7000
  842. /* i347-AT4 PHY Cable Diagnostics Control */
  843. #define I347AT4_PCDC_CABLE_LENGTH_UNIT 0x0400 /* 0=cm 1=meters */
  844. /* Marvell 1112 only registers */
  845. #define M88E1112_VCT_DSP_DISTANCE 0x001A
  846. /* M88EC018 Rev 2 specific DownShift settings */
  847. #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_MASK 0x0E00
  848. #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_5X 0x0800
  849. /* MDI Control */
  850. #define E1000_MDIC_DATA_MASK 0x0000FFFF
  851. #define E1000_MDIC_REG_MASK 0x001F0000
  852. #define E1000_MDIC_REG_SHIFT 16
  853. #define E1000_MDIC_PHY_MASK 0x03E00000
  854. #define E1000_MDIC_PHY_SHIFT 21
  855. #define E1000_MDIC_OP_WRITE 0x04000000
  856. #define E1000_MDIC_OP_READ 0x08000000
  857. #define E1000_MDIC_READY 0x10000000
  858. #define E1000_MDIC_INT_EN 0x20000000
  859. #define E1000_MDIC_ERROR 0x40000000
  860. #define E1000_MDIC_DEST 0x80000000
  861. /* Thermal Sensor */
  862. #define E1000_THSTAT_PWR_DOWN 0x00000001 /* Power Down Event */
  863. #define E1000_THSTAT_LINK_THROTTLE 0x00000002 /* Link Speed Throttle Event */
  864. /* Energy Efficient Ethernet */
  865. #define E1000_IPCNFG_EEE_1G_AN 0x00000008 /* EEE Enable 1G AN */
  866. #define E1000_IPCNFG_EEE_100M_AN 0x00000004 /* EEE Enable 100M AN */
  867. #define E1000_EEER_TX_LPI_EN 0x00010000 /* EEE Tx LPI Enable */
  868. #define E1000_EEER_RX_LPI_EN 0x00020000 /* EEE Rx LPI Enable */
  869. #define E1000_EEER_FRC_AN 0x10000000 /* Enable EEE in loopback */
  870. #define E1000_EEER_LPI_FC 0x00040000 /* EEE Enable on FC */
  871. #define E1000_EEE_SU_LPI_CLK_STP 0X00800000 /* EEE LPI Clock Stop */
  872. #define E1000_EEER_EEE_NEG 0x20000000 /* EEE capability nego */
  873. #define E1000_EEE_LP_ADV_ADDR_I350 0x040F /* EEE LP Advertisement */
  874. #define E1000_EEE_LP_ADV_DEV_I210 7 /* EEE LP Adv Device */
  875. #define E1000_EEE_LP_ADV_ADDR_I210 61 /* EEE LP Adv Register */
  876. #define E1000_MMDAC_FUNC_DATA 0x4000 /* Data, no post increment */
  877. #define E1000_M88E1543_PAGE_ADDR 0x16 /* Page Offset Register */
  878. #define E1000_M88E1543_EEE_CTRL_1 0x0
  879. #define E1000_M88E1543_EEE_CTRL_1_MS 0x0001 /* EEE Master/Slave */
  880. #define E1000_M88E1543_FIBER_CTRL 0x0
  881. #define E1000_EEE_ADV_DEV_I354 7
  882. #define E1000_EEE_ADV_ADDR_I354 60
  883. #define E1000_EEE_ADV_100_SUPPORTED BIT(1) /* 100BaseTx EEE Supported */
  884. #define E1000_EEE_ADV_1000_SUPPORTED BIT(2) /* 1000BaseT EEE Supported */
  885. #define E1000_PCS_STATUS_DEV_I354 3
  886. #define E1000_PCS_STATUS_ADDR_I354 1
  887. #define E1000_PCS_STATUS_TX_LPI_IND 0x0200 /* Tx in LPI state */
  888. #define E1000_PCS_STATUS_RX_LPI_RCVD 0x0400
  889. #define E1000_PCS_STATUS_TX_LPI_RCVD 0x0800
  890. /* SerDes Control */
  891. #define E1000_GEN_CTL_READY 0x80000000
  892. #define E1000_GEN_CTL_ADDRESS_SHIFT 8
  893. #define E1000_GEN_POLL_TIMEOUT 640
  894. #define E1000_VFTA_ENTRY_SHIFT 5
  895. #define E1000_VFTA_ENTRY_MASK 0x7F
  896. #define E1000_VFTA_ENTRY_BIT_SHIFT_MASK 0x1F
  897. /* DMA Coalescing register fields */
  898. #define E1000_PCIEMISC_LX_DECISION 0x00000080 /* Lx power on DMA coal */
  899. /* Tx Rate-Scheduler Config fields */
  900. #define E1000_RTTBCNRC_RS_ENA 0x80000000
  901. #define E1000_RTTBCNRC_RF_DEC_MASK 0x00003FFF
  902. #define E1000_RTTBCNRC_RF_INT_SHIFT 14
  903. #define E1000_RTTBCNRC_RF_INT_MASK \
  904. (E1000_RTTBCNRC_RF_DEC_MASK << E1000_RTTBCNRC_RF_INT_SHIFT)
  905. #define E1000_VLAPQF_QUEUE_SEL(_n, q_idx) (q_idx << ((_n) * 4))
  906. #define E1000_VLAPQF_P_VALID(_n) (0x1 << (3 + (_n) * 4))
  907. #define E1000_VLAPQF_QUEUE_MASK 0x03
  908. /* TX Qav Control fields */
  909. #define E1000_TQAVCTRL_XMIT_MODE BIT(0)
  910. #define E1000_TQAVCTRL_DATAFETCHARB BIT(4)
  911. #define E1000_TQAVCTRL_DATATRANARB BIT(8)
  912. /* TX Qav Credit Control fields */
  913. #define E1000_TQAVCC_IDLESLOPE_MASK 0xFFFF
  914. #define E1000_TQAVCC_QUEUEMODE BIT(31)
  915. /* Transmit Descriptor Control fields */
  916. #define E1000_TXDCTL_PRIORITY BIT(27)
  917. #endif