e1000_hw.h 132 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /* Copyright(c) 1999 - 2006 Intel Corporation. */
  3. /* e1000_hw.h
  4. * Structures, enums, and macros for the MAC
  5. */
  6. #ifndef _E1000_HW_H_
  7. #define _E1000_HW_H_
  8. #include "e1000_osdep.h"
  9. /* Forward declarations of structures used by the shared code */
  10. struct e1000_hw;
  11. struct e1000_hw_stats;
  12. /* Enumerated types specific to the e1000 hardware */
  13. /* Media Access Controllers */
  14. typedef enum {
  15. e1000_undefined = 0,
  16. e1000_82542_rev2_0,
  17. e1000_82542_rev2_1,
  18. e1000_82543,
  19. e1000_82544,
  20. e1000_82540,
  21. e1000_82545,
  22. e1000_82545_rev_3,
  23. e1000_82546,
  24. e1000_ce4100,
  25. e1000_82546_rev_3,
  26. e1000_82541,
  27. e1000_82541_rev_2,
  28. e1000_82547,
  29. e1000_82547_rev_2,
  30. e1000_num_macs
  31. } e1000_mac_type;
  32. typedef enum {
  33. e1000_eeprom_uninitialized = 0,
  34. e1000_eeprom_spi,
  35. e1000_eeprom_microwire,
  36. e1000_eeprom_flash,
  37. e1000_eeprom_none, /* No NVM support */
  38. e1000_num_eeprom_types
  39. } e1000_eeprom_type;
  40. /* Media Types */
  41. typedef enum {
  42. e1000_media_type_copper = 0,
  43. e1000_media_type_fiber = 1,
  44. e1000_media_type_internal_serdes = 2,
  45. e1000_num_media_types
  46. } e1000_media_type;
  47. typedef enum {
  48. e1000_10_half = 0,
  49. e1000_10_full = 1,
  50. e1000_100_half = 2,
  51. e1000_100_full = 3
  52. } e1000_speed_duplex_type;
  53. /* Flow Control Settings */
  54. typedef enum {
  55. E1000_FC_NONE = 0,
  56. E1000_FC_RX_PAUSE = 1,
  57. E1000_FC_TX_PAUSE = 2,
  58. E1000_FC_FULL = 3,
  59. E1000_FC_DEFAULT = 0xFF
  60. } e1000_fc_type;
  61. struct e1000_shadow_ram {
  62. u16 eeprom_word;
  63. bool modified;
  64. };
  65. /* PCI bus types */
  66. typedef enum {
  67. e1000_bus_type_unknown = 0,
  68. e1000_bus_type_pci,
  69. e1000_bus_type_pcix,
  70. e1000_bus_type_reserved
  71. } e1000_bus_type;
  72. /* PCI bus speeds */
  73. typedef enum {
  74. e1000_bus_speed_unknown = 0,
  75. e1000_bus_speed_33,
  76. e1000_bus_speed_66,
  77. e1000_bus_speed_100,
  78. e1000_bus_speed_120,
  79. e1000_bus_speed_133,
  80. e1000_bus_speed_reserved
  81. } e1000_bus_speed;
  82. /* PCI bus widths */
  83. typedef enum {
  84. e1000_bus_width_unknown = 0,
  85. e1000_bus_width_32,
  86. e1000_bus_width_64,
  87. e1000_bus_width_reserved
  88. } e1000_bus_width;
  89. /* PHY status info structure and supporting enums */
  90. typedef enum {
  91. e1000_cable_length_50 = 0,
  92. e1000_cable_length_50_80,
  93. e1000_cable_length_80_110,
  94. e1000_cable_length_110_140,
  95. e1000_cable_length_140,
  96. e1000_cable_length_undefined = 0xFF
  97. } e1000_cable_length;
  98. typedef enum {
  99. e1000_gg_cable_length_60 = 0,
  100. e1000_gg_cable_length_60_115 = 1,
  101. e1000_gg_cable_length_115_150 = 2,
  102. e1000_gg_cable_length_150 = 4
  103. } e1000_gg_cable_length;
  104. typedef enum {
  105. e1000_igp_cable_length_10 = 10,
  106. e1000_igp_cable_length_20 = 20,
  107. e1000_igp_cable_length_30 = 30,
  108. e1000_igp_cable_length_40 = 40,
  109. e1000_igp_cable_length_50 = 50,
  110. e1000_igp_cable_length_60 = 60,
  111. e1000_igp_cable_length_70 = 70,
  112. e1000_igp_cable_length_80 = 80,
  113. e1000_igp_cable_length_90 = 90,
  114. e1000_igp_cable_length_100 = 100,
  115. e1000_igp_cable_length_110 = 110,
  116. e1000_igp_cable_length_115 = 115,
  117. e1000_igp_cable_length_120 = 120,
  118. e1000_igp_cable_length_130 = 130,
  119. e1000_igp_cable_length_140 = 140,
  120. e1000_igp_cable_length_150 = 150,
  121. e1000_igp_cable_length_160 = 160,
  122. e1000_igp_cable_length_170 = 170,
  123. e1000_igp_cable_length_180 = 180
  124. } e1000_igp_cable_length;
  125. typedef enum {
  126. e1000_10bt_ext_dist_enable_normal = 0,
  127. e1000_10bt_ext_dist_enable_lower,
  128. e1000_10bt_ext_dist_enable_undefined = 0xFF
  129. } e1000_10bt_ext_dist_enable;
  130. typedef enum {
  131. e1000_rev_polarity_normal = 0,
  132. e1000_rev_polarity_reversed,
  133. e1000_rev_polarity_undefined = 0xFF
  134. } e1000_rev_polarity;
  135. typedef enum {
  136. e1000_downshift_normal = 0,
  137. e1000_downshift_activated,
  138. e1000_downshift_undefined = 0xFF
  139. } e1000_downshift;
  140. typedef enum {
  141. e1000_smart_speed_default = 0,
  142. e1000_smart_speed_on,
  143. e1000_smart_speed_off
  144. } e1000_smart_speed;
  145. typedef enum {
  146. e1000_polarity_reversal_enabled = 0,
  147. e1000_polarity_reversal_disabled,
  148. e1000_polarity_reversal_undefined = 0xFF
  149. } e1000_polarity_reversal;
  150. typedef enum {
  151. e1000_auto_x_mode_manual_mdi = 0,
  152. e1000_auto_x_mode_manual_mdix,
  153. e1000_auto_x_mode_auto1,
  154. e1000_auto_x_mode_auto2,
  155. e1000_auto_x_mode_undefined = 0xFF
  156. } e1000_auto_x_mode;
  157. typedef enum {
  158. e1000_1000t_rx_status_not_ok = 0,
  159. e1000_1000t_rx_status_ok,
  160. e1000_1000t_rx_status_undefined = 0xFF
  161. } e1000_1000t_rx_status;
  162. typedef enum {
  163. e1000_phy_m88 = 0,
  164. e1000_phy_igp,
  165. e1000_phy_8211,
  166. e1000_phy_8201,
  167. e1000_phy_undefined = 0xFF
  168. } e1000_phy_type;
  169. typedef enum {
  170. e1000_ms_hw_default = 0,
  171. e1000_ms_force_master,
  172. e1000_ms_force_slave,
  173. e1000_ms_auto
  174. } e1000_ms_type;
  175. typedef enum {
  176. e1000_ffe_config_enabled = 0,
  177. e1000_ffe_config_active,
  178. e1000_ffe_config_blocked
  179. } e1000_ffe_config;
  180. typedef enum {
  181. e1000_dsp_config_disabled = 0,
  182. e1000_dsp_config_enabled,
  183. e1000_dsp_config_activated,
  184. e1000_dsp_config_undefined = 0xFF
  185. } e1000_dsp_config;
  186. struct e1000_phy_info {
  187. e1000_cable_length cable_length;
  188. e1000_10bt_ext_dist_enable extended_10bt_distance;
  189. e1000_rev_polarity cable_polarity;
  190. e1000_downshift downshift;
  191. e1000_polarity_reversal polarity_correction;
  192. e1000_auto_x_mode mdix_mode;
  193. e1000_1000t_rx_status local_rx;
  194. e1000_1000t_rx_status remote_rx;
  195. };
  196. struct e1000_phy_stats {
  197. u32 idle_errors;
  198. u32 receive_errors;
  199. };
  200. struct e1000_eeprom_info {
  201. e1000_eeprom_type type;
  202. u16 word_size;
  203. u16 opcode_bits;
  204. u16 address_bits;
  205. u16 delay_usec;
  206. u16 page_size;
  207. };
  208. /* Flex ASF Information */
  209. #define E1000_HOST_IF_MAX_SIZE 2048
  210. typedef enum {
  211. e1000_byte_align = 0,
  212. e1000_word_align = 1,
  213. e1000_dword_align = 2
  214. } e1000_align_type;
  215. /* Error Codes */
  216. #define E1000_SUCCESS 0
  217. #define E1000_ERR_EEPROM 1
  218. #define E1000_ERR_PHY 2
  219. #define E1000_ERR_CONFIG 3
  220. #define E1000_ERR_PARAM 4
  221. #define E1000_ERR_MAC_TYPE 5
  222. #define E1000_ERR_PHY_TYPE 6
  223. #define E1000_ERR_RESET 9
  224. #define E1000_ERR_MASTER_REQUESTS_PENDING 10
  225. #define E1000_ERR_HOST_INTERFACE_COMMAND 11
  226. #define E1000_BLK_PHY_RESET 12
  227. #define E1000_BYTE_SWAP_WORD(_value) ((((_value) & 0x00ff) << 8) | \
  228. (((_value) & 0xff00) >> 8))
  229. /* Function prototypes */
  230. /* Initialization */
  231. s32 e1000_reset_hw(struct e1000_hw *hw);
  232. s32 e1000_init_hw(struct e1000_hw *hw);
  233. s32 e1000_set_mac_type(struct e1000_hw *hw);
  234. void e1000_set_media_type(struct e1000_hw *hw);
  235. /* Link Configuration */
  236. s32 e1000_setup_link(struct e1000_hw *hw);
  237. s32 e1000_phy_setup_autoneg(struct e1000_hw *hw);
  238. void e1000_config_collision_dist(struct e1000_hw *hw);
  239. s32 e1000_check_for_link(struct e1000_hw *hw);
  240. s32 e1000_get_speed_and_duplex(struct e1000_hw *hw, u16 * speed, u16 * duplex);
  241. s32 e1000_force_mac_fc(struct e1000_hw *hw);
  242. /* PHY */
  243. s32 e1000_read_phy_reg(struct e1000_hw *hw, u32 reg_addr, u16 * phy_data);
  244. s32 e1000_write_phy_reg(struct e1000_hw *hw, u32 reg_addr, u16 data);
  245. s32 e1000_phy_hw_reset(struct e1000_hw *hw);
  246. s32 e1000_phy_reset(struct e1000_hw *hw);
  247. s32 e1000_phy_get_info(struct e1000_hw *hw, struct e1000_phy_info *phy_info);
  248. s32 e1000_validate_mdi_setting(struct e1000_hw *hw);
  249. /* EEPROM Functions */
  250. s32 e1000_init_eeprom_params(struct e1000_hw *hw);
  251. /* MNG HOST IF functions */
  252. u32 e1000_enable_mng_pass_thru(struct e1000_hw *hw);
  253. #define E1000_MNG_DHCP_TX_PAYLOAD_CMD 64
  254. #define E1000_HI_MAX_MNG_DATA_LENGTH 0x6F8 /* Host Interface data length */
  255. #define E1000_MNG_DHCP_COMMAND_TIMEOUT 10 /* Time in ms to process MNG command */
  256. #define E1000_MNG_DHCP_COOKIE_OFFSET 0x6F0 /* Cookie offset */
  257. #define E1000_MNG_DHCP_COOKIE_LENGTH 0x10 /* Cookie length */
  258. #define E1000_MNG_IAMT_MODE 0x3
  259. #define E1000_MNG_ICH_IAMT_MODE 0x2
  260. #define E1000_IAMT_SIGNATURE 0x544D4149 /* Intel(R) Active Management Technology signature */
  261. #define E1000_MNG_DHCP_COOKIE_STATUS_PARSING_SUPPORT 0x1 /* DHCP parsing enabled */
  262. #define E1000_MNG_DHCP_COOKIE_STATUS_VLAN_SUPPORT 0x2 /* DHCP parsing enabled */
  263. #define E1000_VFTA_ENTRY_SHIFT 0x5
  264. #define E1000_VFTA_ENTRY_MASK 0x7F
  265. #define E1000_VFTA_ENTRY_BIT_SHIFT_MASK 0x1F
  266. struct e1000_host_mng_command_header {
  267. u8 command_id;
  268. u8 checksum;
  269. u16 reserved1;
  270. u16 reserved2;
  271. u16 command_length;
  272. };
  273. struct e1000_host_mng_command_info {
  274. struct e1000_host_mng_command_header command_header; /* Command Head/Command Result Head has 4 bytes */
  275. u8 command_data[E1000_HI_MAX_MNG_DATA_LENGTH]; /* Command data can length 0..0x658 */
  276. };
  277. #ifdef __BIG_ENDIAN
  278. struct e1000_host_mng_dhcp_cookie {
  279. u32 signature;
  280. u16 vlan_id;
  281. u8 reserved0;
  282. u8 status;
  283. u32 reserved1;
  284. u8 checksum;
  285. u8 reserved3;
  286. u16 reserved2;
  287. };
  288. #else
  289. struct e1000_host_mng_dhcp_cookie {
  290. u32 signature;
  291. u8 status;
  292. u8 reserved0;
  293. u16 vlan_id;
  294. u32 reserved1;
  295. u16 reserved2;
  296. u8 reserved3;
  297. u8 checksum;
  298. };
  299. #endif
  300. bool e1000_check_mng_mode(struct e1000_hw *hw);
  301. s32 e1000_read_eeprom(struct e1000_hw *hw, u16 reg, u16 words, u16 * data);
  302. s32 e1000_validate_eeprom_checksum(struct e1000_hw *hw);
  303. s32 e1000_update_eeprom_checksum(struct e1000_hw *hw);
  304. s32 e1000_write_eeprom(struct e1000_hw *hw, u16 reg, u16 words, u16 * data);
  305. s32 e1000_read_mac_addr(struct e1000_hw *hw);
  306. /* Filters (multicast, vlan, receive) */
  307. u32 e1000_hash_mc_addr(struct e1000_hw *hw, u8 * mc_addr);
  308. void e1000_mta_set(struct e1000_hw *hw, u32 hash_value);
  309. void e1000_rar_set(struct e1000_hw *hw, u8 * mc_addr, u32 rar_index);
  310. void e1000_write_vfta(struct e1000_hw *hw, u32 offset, u32 value);
  311. /* LED functions */
  312. s32 e1000_setup_led(struct e1000_hw *hw);
  313. s32 e1000_cleanup_led(struct e1000_hw *hw);
  314. s32 e1000_led_on(struct e1000_hw *hw);
  315. s32 e1000_led_off(struct e1000_hw *hw);
  316. s32 e1000_blink_led_start(struct e1000_hw *hw);
  317. /* Adaptive IFS Functions */
  318. /* Everything else */
  319. void e1000_reset_adaptive(struct e1000_hw *hw);
  320. void e1000_update_adaptive(struct e1000_hw *hw);
  321. void e1000_get_bus_info(struct e1000_hw *hw);
  322. void e1000_pci_set_mwi(struct e1000_hw *hw);
  323. void e1000_pci_clear_mwi(struct e1000_hw *hw);
  324. void e1000_pcix_set_mmrbc(struct e1000_hw *hw, int mmrbc);
  325. int e1000_pcix_get_mmrbc(struct e1000_hw *hw);
  326. /* Port I/O is only supported on 82544 and newer */
  327. void e1000_io_write(struct e1000_hw *hw, unsigned long port, u32 value);
  328. #define E1000_READ_REG_IO(a, reg) \
  329. e1000_read_reg_io((a), E1000_##reg)
  330. #define E1000_WRITE_REG_IO(a, reg, val) \
  331. e1000_write_reg_io((a), E1000_##reg, val)
  332. /* PCI Device IDs */
  333. #define E1000_DEV_ID_82542 0x1000
  334. #define E1000_DEV_ID_82543GC_FIBER 0x1001
  335. #define E1000_DEV_ID_82543GC_COPPER 0x1004
  336. #define E1000_DEV_ID_82544EI_COPPER 0x1008
  337. #define E1000_DEV_ID_82544EI_FIBER 0x1009
  338. #define E1000_DEV_ID_82544GC_COPPER 0x100C
  339. #define E1000_DEV_ID_82544GC_LOM 0x100D
  340. #define E1000_DEV_ID_82540EM 0x100E
  341. #define E1000_DEV_ID_82540EM_LOM 0x1015
  342. #define E1000_DEV_ID_82540EP_LOM 0x1016
  343. #define E1000_DEV_ID_82540EP 0x1017
  344. #define E1000_DEV_ID_82540EP_LP 0x101E
  345. #define E1000_DEV_ID_82545EM_COPPER 0x100F
  346. #define E1000_DEV_ID_82545EM_FIBER 0x1011
  347. #define E1000_DEV_ID_82545GM_COPPER 0x1026
  348. #define E1000_DEV_ID_82545GM_FIBER 0x1027
  349. #define E1000_DEV_ID_82545GM_SERDES 0x1028
  350. #define E1000_DEV_ID_82546EB_COPPER 0x1010
  351. #define E1000_DEV_ID_82546EB_FIBER 0x1012
  352. #define E1000_DEV_ID_82546EB_QUAD_COPPER 0x101D
  353. #define E1000_DEV_ID_82541EI 0x1013
  354. #define E1000_DEV_ID_82541EI_MOBILE 0x1018
  355. #define E1000_DEV_ID_82541ER_LOM 0x1014
  356. #define E1000_DEV_ID_82541ER 0x1078
  357. #define E1000_DEV_ID_82547GI 0x1075
  358. #define E1000_DEV_ID_82541GI 0x1076
  359. #define E1000_DEV_ID_82541GI_MOBILE 0x1077
  360. #define E1000_DEV_ID_82541GI_LF 0x107C
  361. #define E1000_DEV_ID_82546GB_COPPER 0x1079
  362. #define E1000_DEV_ID_82546GB_FIBER 0x107A
  363. #define E1000_DEV_ID_82546GB_SERDES 0x107B
  364. #define E1000_DEV_ID_82546GB_PCIE 0x108A
  365. #define E1000_DEV_ID_82546GB_QUAD_COPPER 0x1099
  366. #define E1000_DEV_ID_82547EI 0x1019
  367. #define E1000_DEV_ID_82547EI_MOBILE 0x101A
  368. #define E1000_DEV_ID_82546GB_QUAD_COPPER_KSP3 0x10B5
  369. #define E1000_DEV_ID_INTEL_CE4100_GBE 0x2E6E
  370. #define NODE_ADDRESS_SIZE 6
  371. /* MAC decode size is 128K - This is the size of BAR0 */
  372. #define MAC_DECODE_SIZE (128 * 1024)
  373. #define E1000_82542_2_0_REV_ID 2
  374. #define E1000_82542_2_1_REV_ID 3
  375. #define E1000_REVISION_0 0
  376. #define E1000_REVISION_1 1
  377. #define E1000_REVISION_2 2
  378. #define E1000_REVISION_3 3
  379. #define SPEED_10 10
  380. #define SPEED_100 100
  381. #define SPEED_1000 1000
  382. #define HALF_DUPLEX 1
  383. #define FULL_DUPLEX 2
  384. /* The sizes (in bytes) of a ethernet packet */
  385. #define ENET_HEADER_SIZE 14
  386. #define MINIMUM_ETHERNET_FRAME_SIZE 64 /* With FCS */
  387. #define ETHERNET_FCS_SIZE 4
  388. #define MINIMUM_ETHERNET_PACKET_SIZE \
  389. (MINIMUM_ETHERNET_FRAME_SIZE - ETHERNET_FCS_SIZE)
  390. #define CRC_LENGTH ETHERNET_FCS_SIZE
  391. #define MAX_JUMBO_FRAME_SIZE 0x3F00
  392. /* 802.1q VLAN Packet Sizes */
  393. #define VLAN_TAG_SIZE 4 /* 802.3ac tag (not DMAed) */
  394. /* Ethertype field values */
  395. #define ETHERNET_IEEE_VLAN_TYPE 0x8100 /* 802.3ac packet */
  396. #define ETHERNET_IP_TYPE 0x0800 /* IP packets */
  397. #define ETHERNET_ARP_TYPE 0x0806 /* Address Resolution Protocol (ARP) */
  398. /* Packet Header defines */
  399. #define IP_PROTOCOL_TCP 6
  400. #define IP_PROTOCOL_UDP 0x11
  401. /* This defines the bits that are set in the Interrupt Mask
  402. * Set/Read Register. Each bit is documented below:
  403. * o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0)
  404. * o RXSEQ = Receive Sequence Error
  405. */
  406. #define POLL_IMS_ENABLE_MASK ( \
  407. E1000_IMS_RXDMT0 | \
  408. E1000_IMS_RXSEQ)
  409. /* This defines the bits that are set in the Interrupt Mask
  410. * Set/Read Register. Each bit is documented below:
  411. * o RXT0 = Receiver Timer Interrupt (ring 0)
  412. * o TXDW = Transmit Descriptor Written Back
  413. * o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0)
  414. * o RXSEQ = Receive Sequence Error
  415. * o LSC = Link Status Change
  416. */
  417. #define IMS_ENABLE_MASK ( \
  418. E1000_IMS_RXT0 | \
  419. E1000_IMS_TXDW | \
  420. E1000_IMS_RXDMT0 | \
  421. E1000_IMS_RXSEQ | \
  422. E1000_IMS_LSC)
  423. /* Number of high/low register pairs in the RAR. The RAR (Receive Address
  424. * Registers) holds the directed and multicast addresses that we monitor. We
  425. * reserve one of these spots for our directed address, allowing us room for
  426. * E1000_RAR_ENTRIES - 1 multicast addresses.
  427. */
  428. #define E1000_RAR_ENTRIES 15
  429. #define MIN_NUMBER_OF_DESCRIPTORS 8
  430. #define MAX_NUMBER_OF_DESCRIPTORS 0xFFF8
  431. /* Receive Descriptor */
  432. struct e1000_rx_desc {
  433. __le64 buffer_addr; /* Address of the descriptor's data buffer */
  434. __le16 length; /* Length of data DMAed into data buffer */
  435. __le16 csum; /* Packet checksum */
  436. u8 status; /* Descriptor status */
  437. u8 errors; /* Descriptor Errors */
  438. __le16 special;
  439. };
  440. /* Receive Descriptor - Extended */
  441. union e1000_rx_desc_extended {
  442. struct {
  443. __le64 buffer_addr;
  444. __le64 reserved;
  445. } read;
  446. struct {
  447. struct {
  448. __le32 mrq; /* Multiple Rx Queues */
  449. union {
  450. __le32 rss; /* RSS Hash */
  451. struct {
  452. __le16 ip_id; /* IP id */
  453. __le16 csum; /* Packet Checksum */
  454. } csum_ip;
  455. } hi_dword;
  456. } lower;
  457. struct {
  458. __le32 status_error; /* ext status/error */
  459. __le16 length;
  460. __le16 vlan; /* VLAN tag */
  461. } upper;
  462. } wb; /* writeback */
  463. };
  464. #define MAX_PS_BUFFERS 4
  465. /* Receive Descriptor - Packet Split */
  466. union e1000_rx_desc_packet_split {
  467. struct {
  468. /* one buffer for protocol header(s), three data buffers */
  469. __le64 buffer_addr[MAX_PS_BUFFERS];
  470. } read;
  471. struct {
  472. struct {
  473. __le32 mrq; /* Multiple Rx Queues */
  474. union {
  475. __le32 rss; /* RSS Hash */
  476. struct {
  477. __le16 ip_id; /* IP id */
  478. __le16 csum; /* Packet Checksum */
  479. } csum_ip;
  480. } hi_dword;
  481. } lower;
  482. struct {
  483. __le32 status_error; /* ext status/error */
  484. __le16 length0; /* length of buffer 0 */
  485. __le16 vlan; /* VLAN tag */
  486. } middle;
  487. struct {
  488. __le16 header_status;
  489. __le16 length[3]; /* length of buffers 1-3 */
  490. } upper;
  491. __le64 reserved;
  492. } wb; /* writeback */
  493. };
  494. /* Receive Descriptor bit definitions */
  495. #define E1000_RXD_STAT_DD 0x01 /* Descriptor Done */
  496. #define E1000_RXD_STAT_EOP 0x02 /* End of Packet */
  497. #define E1000_RXD_STAT_IXSM 0x04 /* Ignore checksum */
  498. #define E1000_RXD_STAT_VP 0x08 /* IEEE VLAN Packet */
  499. #define E1000_RXD_STAT_UDPCS 0x10 /* UDP xsum calculated */
  500. #define E1000_RXD_STAT_TCPCS 0x20 /* TCP xsum calculated */
  501. #define E1000_RXD_STAT_IPCS 0x40 /* IP xsum calculated */
  502. #define E1000_RXD_STAT_PIF 0x80 /* passed in-exact filter */
  503. #define E1000_RXD_STAT_IPIDV 0x200 /* IP identification valid */
  504. #define E1000_RXD_STAT_UDPV 0x400 /* Valid UDP checksum */
  505. #define E1000_RXD_STAT_ACK 0x8000 /* ACK Packet indication */
  506. #define E1000_RXD_ERR_CE 0x01 /* CRC Error */
  507. #define E1000_RXD_ERR_SE 0x02 /* Symbol Error */
  508. #define E1000_RXD_ERR_SEQ 0x04 /* Sequence Error */
  509. #define E1000_RXD_ERR_CXE 0x10 /* Carrier Extension Error */
  510. #define E1000_RXD_ERR_TCPE 0x20 /* TCP/UDP Checksum Error */
  511. #define E1000_RXD_ERR_IPE 0x40 /* IP Checksum Error */
  512. #define E1000_RXD_ERR_RXE 0x80 /* Rx Data Error */
  513. #define E1000_RXD_SPC_VLAN_MASK 0x0FFF /* VLAN ID is in lower 12 bits */
  514. #define E1000_RXD_SPC_PRI_MASK 0xE000 /* Priority is in upper 3 bits */
  515. #define E1000_RXD_SPC_PRI_SHIFT 13
  516. #define E1000_RXD_SPC_CFI_MASK 0x1000 /* CFI is bit 12 */
  517. #define E1000_RXD_SPC_CFI_SHIFT 12
  518. #define E1000_RXDEXT_STATERR_CE 0x01000000
  519. #define E1000_RXDEXT_STATERR_SE 0x02000000
  520. #define E1000_RXDEXT_STATERR_SEQ 0x04000000
  521. #define E1000_RXDEXT_STATERR_CXE 0x10000000
  522. #define E1000_RXDEXT_STATERR_TCPE 0x20000000
  523. #define E1000_RXDEXT_STATERR_IPE 0x40000000
  524. #define E1000_RXDEXT_STATERR_RXE 0x80000000
  525. #define E1000_RXDPS_HDRSTAT_HDRSP 0x00008000
  526. #define E1000_RXDPS_HDRSTAT_HDRLEN_MASK 0x000003FF
  527. /* mask to determine if packets should be dropped due to frame errors */
  528. #define E1000_RXD_ERR_FRAME_ERR_MASK ( \
  529. E1000_RXD_ERR_CE | \
  530. E1000_RXD_ERR_SE | \
  531. E1000_RXD_ERR_SEQ | \
  532. E1000_RXD_ERR_CXE | \
  533. E1000_RXD_ERR_RXE)
  534. /* Same mask, but for extended and packet split descriptors */
  535. #define E1000_RXDEXT_ERR_FRAME_ERR_MASK ( \
  536. E1000_RXDEXT_STATERR_CE | \
  537. E1000_RXDEXT_STATERR_SE | \
  538. E1000_RXDEXT_STATERR_SEQ | \
  539. E1000_RXDEXT_STATERR_CXE | \
  540. E1000_RXDEXT_STATERR_RXE)
  541. /* Transmit Descriptor */
  542. struct e1000_tx_desc {
  543. __le64 buffer_addr; /* Address of the descriptor's data buffer */
  544. union {
  545. __le32 data;
  546. struct {
  547. __le16 length; /* Data buffer length */
  548. u8 cso; /* Checksum offset */
  549. u8 cmd; /* Descriptor control */
  550. } flags;
  551. } lower;
  552. union {
  553. __le32 data;
  554. struct {
  555. u8 status; /* Descriptor status */
  556. u8 css; /* Checksum start */
  557. __le16 special;
  558. } fields;
  559. } upper;
  560. };
  561. /* Transmit Descriptor bit definitions */
  562. #define E1000_TXD_DTYP_D 0x00100000 /* Data Descriptor */
  563. #define E1000_TXD_DTYP_C 0x00000000 /* Context Descriptor */
  564. #define E1000_TXD_POPTS_IXSM 0x01 /* Insert IP checksum */
  565. #define E1000_TXD_POPTS_TXSM 0x02 /* Insert TCP/UDP checksum */
  566. #define E1000_TXD_CMD_EOP 0x01000000 /* End of Packet */
  567. #define E1000_TXD_CMD_IFCS 0x02000000 /* Insert FCS (Ethernet CRC) */
  568. #define E1000_TXD_CMD_IC 0x04000000 /* Insert Checksum */
  569. #define E1000_TXD_CMD_RS 0x08000000 /* Report Status */
  570. #define E1000_TXD_CMD_RPS 0x10000000 /* Report Packet Sent */
  571. #define E1000_TXD_CMD_DEXT 0x20000000 /* Descriptor extension (0 = legacy) */
  572. #define E1000_TXD_CMD_VLE 0x40000000 /* Add VLAN tag */
  573. #define E1000_TXD_CMD_IDE 0x80000000 /* Enable Tidv register */
  574. #define E1000_TXD_STAT_DD 0x00000001 /* Descriptor Done */
  575. #define E1000_TXD_STAT_EC 0x00000002 /* Excess Collisions */
  576. #define E1000_TXD_STAT_LC 0x00000004 /* Late Collisions */
  577. #define E1000_TXD_STAT_TU 0x00000008 /* Transmit underrun */
  578. #define E1000_TXD_CMD_TCP 0x01000000 /* TCP packet */
  579. #define E1000_TXD_CMD_IP 0x02000000 /* IP packet */
  580. #define E1000_TXD_CMD_TSE 0x04000000 /* TCP Seg enable */
  581. #define E1000_TXD_STAT_TC 0x00000004 /* Tx Underrun */
  582. /* Offload Context Descriptor */
  583. struct e1000_context_desc {
  584. union {
  585. __le32 ip_config;
  586. struct {
  587. u8 ipcss; /* IP checksum start */
  588. u8 ipcso; /* IP checksum offset */
  589. __le16 ipcse; /* IP checksum end */
  590. } ip_fields;
  591. } lower_setup;
  592. union {
  593. __le32 tcp_config;
  594. struct {
  595. u8 tucss; /* TCP checksum start */
  596. u8 tucso; /* TCP checksum offset */
  597. __le16 tucse; /* TCP checksum end */
  598. } tcp_fields;
  599. } upper_setup;
  600. __le32 cmd_and_length; /* */
  601. union {
  602. __le32 data;
  603. struct {
  604. u8 status; /* Descriptor status */
  605. u8 hdr_len; /* Header length */
  606. __le16 mss; /* Maximum segment size */
  607. } fields;
  608. } tcp_seg_setup;
  609. };
  610. /* Offload data descriptor */
  611. struct e1000_data_desc {
  612. __le64 buffer_addr; /* Address of the descriptor's buffer address */
  613. union {
  614. __le32 data;
  615. struct {
  616. __le16 length; /* Data buffer length */
  617. u8 typ_len_ext; /* */
  618. u8 cmd; /* */
  619. } flags;
  620. } lower;
  621. union {
  622. __le32 data;
  623. struct {
  624. u8 status; /* Descriptor status */
  625. u8 popts; /* Packet Options */
  626. __le16 special; /* */
  627. } fields;
  628. } upper;
  629. };
  630. /* Filters */
  631. #define E1000_NUM_UNICAST 16 /* Unicast filter entries */
  632. #define E1000_MC_TBL_SIZE 128 /* Multicast Filter Table (4096 bits) */
  633. #define E1000_VLAN_FILTER_TBL_SIZE 128 /* VLAN Filter Table (4096 bits) */
  634. /* Receive Address Register */
  635. struct e1000_rar {
  636. volatile __le32 low; /* receive address low */
  637. volatile __le32 high; /* receive address high */
  638. };
  639. /* Number of entries in the Multicast Table Array (MTA). */
  640. #define E1000_NUM_MTA_REGISTERS 128
  641. /* IPv4 Address Table Entry */
  642. struct e1000_ipv4_at_entry {
  643. volatile u32 ipv4_addr; /* IP Address (RW) */
  644. volatile u32 reserved;
  645. };
  646. /* Four wakeup IP addresses are supported */
  647. #define E1000_WAKEUP_IP_ADDRESS_COUNT_MAX 4
  648. #define E1000_IP4AT_SIZE E1000_WAKEUP_IP_ADDRESS_COUNT_MAX
  649. #define E1000_IP6AT_SIZE 1
  650. /* IPv6 Address Table Entry */
  651. struct e1000_ipv6_at_entry {
  652. volatile u8 ipv6_addr[16];
  653. };
  654. /* Flexible Filter Length Table Entry */
  655. struct e1000_fflt_entry {
  656. volatile u32 length; /* Flexible Filter Length (RW) */
  657. volatile u32 reserved;
  658. };
  659. /* Flexible Filter Mask Table Entry */
  660. struct e1000_ffmt_entry {
  661. volatile u32 mask; /* Flexible Filter Mask (RW) */
  662. volatile u32 reserved;
  663. };
  664. /* Flexible Filter Value Table Entry */
  665. struct e1000_ffvt_entry {
  666. volatile u32 value; /* Flexible Filter Value (RW) */
  667. volatile u32 reserved;
  668. };
  669. /* Four Flexible Filters are supported */
  670. #define E1000_FLEXIBLE_FILTER_COUNT_MAX 4
  671. /* Each Flexible Filter is at most 128 (0x80) bytes in length */
  672. #define E1000_FLEXIBLE_FILTER_SIZE_MAX 128
  673. #define E1000_FFLT_SIZE E1000_FLEXIBLE_FILTER_COUNT_MAX
  674. #define E1000_FFMT_SIZE E1000_FLEXIBLE_FILTER_SIZE_MAX
  675. #define E1000_FFVT_SIZE E1000_FLEXIBLE_FILTER_SIZE_MAX
  676. #define E1000_DISABLE_SERDES_LOOPBACK 0x0400
  677. /* Register Set. (82543, 82544)
  678. *
  679. * Registers are defined to be 32 bits and should be accessed as 32 bit values.
  680. * These registers are physically located on the NIC, but are mapped into the
  681. * host memory address space.
  682. *
  683. * RW - register is both readable and writable
  684. * RO - register is read only
  685. * WO - register is write only
  686. * R/clr - register is read only and is cleared when read
  687. * A - register array
  688. */
  689. #define E1000_CTRL 0x00000 /* Device Control - RW */
  690. #define E1000_CTRL_DUP 0x00004 /* Device Control Duplicate (Shadow) - RW */
  691. #define E1000_STATUS 0x00008 /* Device Status - RO */
  692. #define E1000_EECD 0x00010 /* EEPROM/Flash Control - RW */
  693. #define E1000_EERD 0x00014 /* EEPROM Read - RW */
  694. #define E1000_CTRL_EXT 0x00018 /* Extended Device Control - RW */
  695. #define E1000_FLA 0x0001C /* Flash Access - RW */
  696. #define E1000_MDIC 0x00020 /* MDI Control - RW */
  697. #define INTEL_CE_GBE_MDIO_RCOMP_BASE (hw->ce4100_gbe_mdio_base_virt)
  698. #define E1000_MDIO_STS (INTEL_CE_GBE_MDIO_RCOMP_BASE + 0)
  699. #define E1000_MDIO_CMD (INTEL_CE_GBE_MDIO_RCOMP_BASE + 4)
  700. #define E1000_MDIO_DRV (INTEL_CE_GBE_MDIO_RCOMP_BASE + 8)
  701. #define E1000_MDC_CMD (INTEL_CE_GBE_MDIO_RCOMP_BASE + 0xC)
  702. #define E1000_RCOMP_CTL (INTEL_CE_GBE_MDIO_RCOMP_BASE + 0x20)
  703. #define E1000_RCOMP_STS (INTEL_CE_GBE_MDIO_RCOMP_BASE + 0x24)
  704. #define E1000_SCTL 0x00024 /* SerDes Control - RW */
  705. #define E1000_FEXTNVM 0x00028 /* Future Extended NVM register */
  706. #define E1000_FCAL 0x00028 /* Flow Control Address Low - RW */
  707. #define E1000_FCAH 0x0002C /* Flow Control Address High -RW */
  708. #define E1000_FCT 0x00030 /* Flow Control Type - RW */
  709. #define E1000_VET 0x00038 /* VLAN Ether Type - RW */
  710. #define E1000_ICR 0x000C0 /* Interrupt Cause Read - R/clr */
  711. #define E1000_ITR 0x000C4 /* Interrupt Throttling Rate - RW */
  712. #define E1000_ICS 0x000C8 /* Interrupt Cause Set - WO */
  713. #define E1000_IMS 0x000D0 /* Interrupt Mask Set - RW */
  714. #define E1000_IMC 0x000D8 /* Interrupt Mask Clear - WO */
  715. #define E1000_IAM 0x000E0 /* Interrupt Acknowledge Auto Mask */
  716. /* Auxiliary Control Register. This register is CE4100 specific,
  717. * RMII/RGMII function is switched by this register - RW
  718. * Following are bits definitions of the Auxiliary Control Register
  719. */
  720. #define E1000_CTL_AUX 0x000E0
  721. #define E1000_CTL_AUX_END_SEL_SHIFT 10
  722. #define E1000_CTL_AUX_ENDIANESS_SHIFT 8
  723. #define E1000_CTL_AUX_RGMII_RMII_SHIFT 0
  724. /* descriptor and packet transfer use CTL_AUX.ENDIANESS */
  725. #define E1000_CTL_AUX_DES_PKT (0x0 << E1000_CTL_AUX_END_SEL_SHIFT)
  726. /* descriptor use CTL_AUX.ENDIANESS, packet use default */
  727. #define E1000_CTL_AUX_DES (0x1 << E1000_CTL_AUX_END_SEL_SHIFT)
  728. /* descriptor use default, packet use CTL_AUX.ENDIANESS */
  729. #define E1000_CTL_AUX_PKT (0x2 << E1000_CTL_AUX_END_SEL_SHIFT)
  730. /* all use CTL_AUX.ENDIANESS */
  731. #define E1000_CTL_AUX_ALL (0x3 << E1000_CTL_AUX_END_SEL_SHIFT)
  732. #define E1000_CTL_AUX_RGMII (0x0 << E1000_CTL_AUX_RGMII_RMII_SHIFT)
  733. #define E1000_CTL_AUX_RMII (0x1 << E1000_CTL_AUX_RGMII_RMII_SHIFT)
  734. /* LW little endian, Byte big endian */
  735. #define E1000_CTL_AUX_LWLE_BBE (0x0 << E1000_CTL_AUX_ENDIANESS_SHIFT)
  736. #define E1000_CTL_AUX_LWLE_BLE (0x1 << E1000_CTL_AUX_ENDIANESS_SHIFT)
  737. #define E1000_CTL_AUX_LWBE_BBE (0x2 << E1000_CTL_AUX_ENDIANESS_SHIFT)
  738. #define E1000_CTL_AUX_LWBE_BLE (0x3 << E1000_CTL_AUX_ENDIANESS_SHIFT)
  739. #define E1000_RCTL 0x00100 /* RX Control - RW */
  740. #define E1000_RDTR1 0x02820 /* RX Delay Timer (1) - RW */
  741. #define E1000_RDBAL1 0x02900 /* RX Descriptor Base Address Low (1) - RW */
  742. #define E1000_RDBAH1 0x02904 /* RX Descriptor Base Address High (1) - RW */
  743. #define E1000_RDLEN1 0x02908 /* RX Descriptor Length (1) - RW */
  744. #define E1000_RDH1 0x02910 /* RX Descriptor Head (1) - RW */
  745. #define E1000_RDT1 0x02918 /* RX Descriptor Tail (1) - RW */
  746. #define E1000_FCTTV 0x00170 /* Flow Control Transmit Timer Value - RW */
  747. #define E1000_TXCW 0x00178 /* TX Configuration Word - RW */
  748. #define E1000_RXCW 0x00180 /* RX Configuration Word - RO */
  749. #define E1000_TCTL 0x00400 /* TX Control - RW */
  750. #define E1000_TCTL_EXT 0x00404 /* Extended TX Control - RW */
  751. #define E1000_TIPG 0x00410 /* TX Inter-packet gap -RW */
  752. #define E1000_TBT 0x00448 /* TX Burst Timer - RW */
  753. #define E1000_AIT 0x00458 /* Adaptive Interframe Spacing Throttle - RW */
  754. #define E1000_LEDCTL 0x00E00 /* LED Control - RW */
  755. #define E1000_EXTCNF_CTRL 0x00F00 /* Extended Configuration Control */
  756. #define E1000_EXTCNF_SIZE 0x00F08 /* Extended Configuration Size */
  757. #define E1000_PHY_CTRL 0x00F10 /* PHY Control Register in CSR */
  758. #define FEXTNVM_SW_CONFIG 0x0001
  759. #define E1000_PBA 0x01000 /* Packet Buffer Allocation - RW */
  760. #define E1000_PBS 0x01008 /* Packet Buffer Size */
  761. #define E1000_EEMNGCTL 0x01010 /* MNG EEprom Control */
  762. #define E1000_FLASH_UPDATES 1000
  763. #define E1000_EEARBC 0x01024 /* EEPROM Auto Read Bus Control */
  764. #define E1000_FLASHT 0x01028 /* FLASH Timer Register */
  765. #define E1000_EEWR 0x0102C /* EEPROM Write Register - RW */
  766. #define E1000_FLSWCTL 0x01030 /* FLASH control register */
  767. #define E1000_FLSWDATA 0x01034 /* FLASH data register */
  768. #define E1000_FLSWCNT 0x01038 /* FLASH Access Counter */
  769. #define E1000_FLOP 0x0103C /* FLASH Opcode Register */
  770. #define E1000_ERT 0x02008 /* Early Rx Threshold - RW */
  771. #define E1000_FCRTL 0x02160 /* Flow Control Receive Threshold Low - RW */
  772. #define E1000_FCRTH 0x02168 /* Flow Control Receive Threshold High - RW */
  773. #define E1000_PSRCTL 0x02170 /* Packet Split Receive Control - RW */
  774. #define E1000_RDFH 0x02410 /* RX Data FIFO Head - RW */
  775. #define E1000_RDFT 0x02418 /* RX Data FIFO Tail - RW */
  776. #define E1000_RDFHS 0x02420 /* RX Data FIFO Head Saved - RW */
  777. #define E1000_RDFTS 0x02428 /* RX Data FIFO Tail Saved - RW */
  778. #define E1000_RDFPC 0x02430 /* RX Data FIFO Packet Count - RW */
  779. #define E1000_RDBAL 0x02800 /* RX Descriptor Base Address Low - RW */
  780. #define E1000_RDBAH 0x02804 /* RX Descriptor Base Address High - RW */
  781. #define E1000_RDLEN 0x02808 /* RX Descriptor Length - RW */
  782. #define E1000_RDH 0x02810 /* RX Descriptor Head - RW */
  783. #define E1000_RDT 0x02818 /* RX Descriptor Tail - RW */
  784. #define E1000_RDTR 0x02820 /* RX Delay Timer - RW */
  785. #define E1000_RDBAL0 E1000_RDBAL /* RX Desc Base Address Low (0) - RW */
  786. #define E1000_RDBAH0 E1000_RDBAH /* RX Desc Base Address High (0) - RW */
  787. #define E1000_RDLEN0 E1000_RDLEN /* RX Desc Length (0) - RW */
  788. #define E1000_RDH0 E1000_RDH /* RX Desc Head (0) - RW */
  789. #define E1000_RDT0 E1000_RDT /* RX Desc Tail (0) - RW */
  790. #define E1000_RDTR0 E1000_RDTR /* RX Delay Timer (0) - RW */
  791. #define E1000_RXDCTL 0x02828 /* RX Descriptor Control queue 0 - RW */
  792. #define E1000_RXDCTL1 0x02928 /* RX Descriptor Control queue 1 - RW */
  793. #define E1000_RADV 0x0282C /* RX Interrupt Absolute Delay Timer - RW */
  794. #define E1000_RSRPD 0x02C00 /* RX Small Packet Detect - RW */
  795. #define E1000_RAID 0x02C08 /* Receive Ack Interrupt Delay - RW */
  796. #define E1000_TXDMAC 0x03000 /* TX DMA Control - RW */
  797. #define E1000_KABGTXD 0x03004 /* AFE Band Gap Transmit Ref Data */
  798. #define E1000_TDFH 0x03410 /* TX Data FIFO Head - RW */
  799. #define E1000_TDFT 0x03418 /* TX Data FIFO Tail - RW */
  800. #define E1000_TDFHS 0x03420 /* TX Data FIFO Head Saved - RW */
  801. #define E1000_TDFTS 0x03428 /* TX Data FIFO Tail Saved - RW */
  802. #define E1000_TDFPC 0x03430 /* TX Data FIFO Packet Count - RW */
  803. #define E1000_TDBAL 0x03800 /* TX Descriptor Base Address Low - RW */
  804. #define E1000_TDBAH 0x03804 /* TX Descriptor Base Address High - RW */
  805. #define E1000_TDLEN 0x03808 /* TX Descriptor Length - RW */
  806. #define E1000_TDH 0x03810 /* TX Descriptor Head - RW */
  807. #define E1000_TDT 0x03818 /* TX Descripotr Tail - RW */
  808. #define E1000_TIDV 0x03820 /* TX Interrupt Delay Value - RW */
  809. #define E1000_TXDCTL 0x03828 /* TX Descriptor Control - RW */
  810. #define E1000_TADV 0x0382C /* TX Interrupt Absolute Delay Val - RW */
  811. #define E1000_TSPMT 0x03830 /* TCP Segmentation PAD & Min Threshold - RW */
  812. #define E1000_TARC0 0x03840 /* TX Arbitration Count (0) */
  813. #define E1000_TDBAL1 0x03900 /* TX Desc Base Address Low (1) - RW */
  814. #define E1000_TDBAH1 0x03904 /* TX Desc Base Address High (1) - RW */
  815. #define E1000_TDLEN1 0x03908 /* TX Desc Length (1) - RW */
  816. #define E1000_TDH1 0x03910 /* TX Desc Head (1) - RW */
  817. #define E1000_TDT1 0x03918 /* TX Desc Tail (1) - RW */
  818. #define E1000_TXDCTL1 0x03928 /* TX Descriptor Control (1) - RW */
  819. #define E1000_TARC1 0x03940 /* TX Arbitration Count (1) */
  820. #define E1000_CRCERRS 0x04000 /* CRC Error Count - R/clr */
  821. #define E1000_ALGNERRC 0x04004 /* Alignment Error Count - R/clr */
  822. #define E1000_SYMERRS 0x04008 /* Symbol Error Count - R/clr */
  823. #define E1000_RXERRC 0x0400C /* Receive Error Count - R/clr */
  824. #define E1000_MPC 0x04010 /* Missed Packet Count - R/clr */
  825. #define E1000_SCC 0x04014 /* Single Collision Count - R/clr */
  826. #define E1000_ECOL 0x04018 /* Excessive Collision Count - R/clr */
  827. #define E1000_MCC 0x0401C /* Multiple Collision Count - R/clr */
  828. #define E1000_LATECOL 0x04020 /* Late Collision Count - R/clr */
  829. #define E1000_COLC 0x04028 /* Collision Count - R/clr */
  830. #define E1000_DC 0x04030 /* Defer Count - R/clr */
  831. #define E1000_TNCRS 0x04034 /* TX-No CRS - R/clr */
  832. #define E1000_SEC 0x04038 /* Sequence Error Count - R/clr */
  833. #define E1000_CEXTERR 0x0403C /* Carrier Extension Error Count - R/clr */
  834. #define E1000_RLEC 0x04040 /* Receive Length Error Count - R/clr */
  835. #define E1000_XONRXC 0x04048 /* XON RX Count - R/clr */
  836. #define E1000_XONTXC 0x0404C /* XON TX Count - R/clr */
  837. #define E1000_XOFFRXC 0x04050 /* XOFF RX Count - R/clr */
  838. #define E1000_XOFFTXC 0x04054 /* XOFF TX Count - R/clr */
  839. #define E1000_FCRUC 0x04058 /* Flow Control RX Unsupported Count- R/clr */
  840. #define E1000_PRC64 0x0405C /* Packets RX (64 bytes) - R/clr */
  841. #define E1000_PRC127 0x04060 /* Packets RX (65-127 bytes) - R/clr */
  842. #define E1000_PRC255 0x04064 /* Packets RX (128-255 bytes) - R/clr */
  843. #define E1000_PRC511 0x04068 /* Packets RX (255-511 bytes) - R/clr */
  844. #define E1000_PRC1023 0x0406C /* Packets RX (512-1023 bytes) - R/clr */
  845. #define E1000_PRC1522 0x04070 /* Packets RX (1024-1522 bytes) - R/clr */
  846. #define E1000_GPRC 0x04074 /* Good Packets RX Count - R/clr */
  847. #define E1000_BPRC 0x04078 /* Broadcast Packets RX Count - R/clr */
  848. #define E1000_MPRC 0x0407C /* Multicast Packets RX Count - R/clr */
  849. #define E1000_GPTC 0x04080 /* Good Packets TX Count - R/clr */
  850. #define E1000_GORCL 0x04088 /* Good Octets RX Count Low - R/clr */
  851. #define E1000_GORCH 0x0408C /* Good Octets RX Count High - R/clr */
  852. #define E1000_GOTCL 0x04090 /* Good Octets TX Count Low - R/clr */
  853. #define E1000_GOTCH 0x04094 /* Good Octets TX Count High - R/clr */
  854. #define E1000_RNBC 0x040A0 /* RX No Buffers Count - R/clr */
  855. #define E1000_RUC 0x040A4 /* RX Undersize Count - R/clr */
  856. #define E1000_RFC 0x040A8 /* RX Fragment Count - R/clr */
  857. #define E1000_ROC 0x040AC /* RX Oversize Count - R/clr */
  858. #define E1000_RJC 0x040B0 /* RX Jabber Count - R/clr */
  859. #define E1000_MGTPRC 0x040B4 /* Management Packets RX Count - R/clr */
  860. #define E1000_MGTPDC 0x040B8 /* Management Packets Dropped Count - R/clr */
  861. #define E1000_MGTPTC 0x040BC /* Management Packets TX Count - R/clr */
  862. #define E1000_TORL 0x040C0 /* Total Octets RX Low - R/clr */
  863. #define E1000_TORH 0x040C4 /* Total Octets RX High - R/clr */
  864. #define E1000_TOTL 0x040C8 /* Total Octets TX Low - R/clr */
  865. #define E1000_TOTH 0x040CC /* Total Octets TX High - R/clr */
  866. #define E1000_TPR 0x040D0 /* Total Packets RX - R/clr */
  867. #define E1000_TPT 0x040D4 /* Total Packets TX - R/clr */
  868. #define E1000_PTC64 0x040D8 /* Packets TX (64 bytes) - R/clr */
  869. #define E1000_PTC127 0x040DC /* Packets TX (65-127 bytes) - R/clr */
  870. #define E1000_PTC255 0x040E0 /* Packets TX (128-255 bytes) - R/clr */
  871. #define E1000_PTC511 0x040E4 /* Packets TX (256-511 bytes) - R/clr */
  872. #define E1000_PTC1023 0x040E8 /* Packets TX (512-1023 bytes) - R/clr */
  873. #define E1000_PTC1522 0x040EC /* Packets TX (1024-1522 Bytes) - R/clr */
  874. #define E1000_MPTC 0x040F0 /* Multicast Packets TX Count - R/clr */
  875. #define E1000_BPTC 0x040F4 /* Broadcast Packets TX Count - R/clr */
  876. #define E1000_TSCTC 0x040F8 /* TCP Segmentation Context TX - R/clr */
  877. #define E1000_TSCTFC 0x040FC /* TCP Segmentation Context TX Fail - R/clr */
  878. #define E1000_IAC 0x04100 /* Interrupt Assertion Count */
  879. #define E1000_ICRXPTC 0x04104 /* Interrupt Cause Rx Packet Timer Expire Count */
  880. #define E1000_ICRXATC 0x04108 /* Interrupt Cause Rx Absolute Timer Expire Count */
  881. #define E1000_ICTXPTC 0x0410C /* Interrupt Cause Tx Packet Timer Expire Count */
  882. #define E1000_ICTXATC 0x04110 /* Interrupt Cause Tx Absolute Timer Expire Count */
  883. #define E1000_ICTXQEC 0x04118 /* Interrupt Cause Tx Queue Empty Count */
  884. #define E1000_ICTXQMTC 0x0411C /* Interrupt Cause Tx Queue Minimum Threshold Count */
  885. #define E1000_ICRXDMTC 0x04120 /* Interrupt Cause Rx Descriptor Minimum Threshold Count */
  886. #define E1000_ICRXOC 0x04124 /* Interrupt Cause Receiver Overrun Count */
  887. #define E1000_RXCSUM 0x05000 /* RX Checksum Control - RW */
  888. #define E1000_RFCTL 0x05008 /* Receive Filter Control */
  889. #define E1000_MTA 0x05200 /* Multicast Table Array - RW Array */
  890. #define E1000_RA 0x05400 /* Receive Address - RW Array */
  891. #define E1000_VFTA 0x05600 /* VLAN Filter Table Array - RW Array */
  892. #define E1000_WUC 0x05800 /* Wakeup Control - RW */
  893. #define E1000_WUFC 0x05808 /* Wakeup Filter Control - RW */
  894. #define E1000_WUS 0x05810 /* Wakeup Status - RO */
  895. #define E1000_MANC 0x05820 /* Management Control - RW */
  896. #define E1000_IPAV 0x05838 /* IP Address Valid - RW */
  897. #define E1000_IP4AT 0x05840 /* IPv4 Address Table - RW Array */
  898. #define E1000_IP6AT 0x05880 /* IPv6 Address Table - RW Array */
  899. #define E1000_WUPL 0x05900 /* Wakeup Packet Length - RW */
  900. #define E1000_WUPM 0x05A00 /* Wakeup Packet Memory - RO A */
  901. #define E1000_FFLT 0x05F00 /* Flexible Filter Length Table - RW Array */
  902. #define E1000_HOST_IF 0x08800 /* Host Interface */
  903. #define E1000_FFMT 0x09000 /* Flexible Filter Mask Table - RW Array */
  904. #define E1000_FFVT 0x09800 /* Flexible Filter Value Table - RW Array */
  905. #define E1000_KUMCTRLSTA 0x00034 /* MAC-PHY interface - RW */
  906. #define E1000_MDPHYA 0x0003C /* PHY address - RW */
  907. #define E1000_MANC2H 0x05860 /* Management Control To Host - RW */
  908. #define E1000_SW_FW_SYNC 0x05B5C /* Software-Firmware Synchronization - RW */
  909. #define E1000_GCR 0x05B00 /* PCI-Ex Control */
  910. #define E1000_GSCL_1 0x05B10 /* PCI-Ex Statistic Control #1 */
  911. #define E1000_GSCL_2 0x05B14 /* PCI-Ex Statistic Control #2 */
  912. #define E1000_GSCL_3 0x05B18 /* PCI-Ex Statistic Control #3 */
  913. #define E1000_GSCL_4 0x05B1C /* PCI-Ex Statistic Control #4 */
  914. #define E1000_FACTPS 0x05B30 /* Function Active and Power State to MNG */
  915. #define E1000_SWSM 0x05B50 /* SW Semaphore */
  916. #define E1000_FWSM 0x05B54 /* FW Semaphore */
  917. #define E1000_FFLT_DBG 0x05F04 /* Debug Register */
  918. #define E1000_HICR 0x08F00 /* Host Interface Control */
  919. /* RSS registers */
  920. #define E1000_CPUVEC 0x02C10 /* CPU Vector Register - RW */
  921. #define E1000_MRQC 0x05818 /* Multiple Receive Control - RW */
  922. #define E1000_RETA 0x05C00 /* Redirection Table - RW Array */
  923. #define E1000_RSSRK 0x05C80 /* RSS Random Key - RW Array */
  924. #define E1000_RSSIM 0x05864 /* RSS Interrupt Mask */
  925. #define E1000_RSSIR 0x05868 /* RSS Interrupt Request */
  926. /* Register Set (82542)
  927. *
  928. * Some of the 82542 registers are located at different offsets than they are
  929. * in more current versions of the 8254x. Despite the difference in location,
  930. * the registers function in the same manner.
  931. */
  932. #define E1000_82542_CTL_AUX E1000_CTL_AUX
  933. #define E1000_82542_CTRL E1000_CTRL
  934. #define E1000_82542_CTRL_DUP E1000_CTRL_DUP
  935. #define E1000_82542_STATUS E1000_STATUS
  936. #define E1000_82542_EECD E1000_EECD
  937. #define E1000_82542_EERD E1000_EERD
  938. #define E1000_82542_CTRL_EXT E1000_CTRL_EXT
  939. #define E1000_82542_FLA E1000_FLA
  940. #define E1000_82542_MDIC E1000_MDIC
  941. #define E1000_82542_SCTL E1000_SCTL
  942. #define E1000_82542_FEXTNVM E1000_FEXTNVM
  943. #define E1000_82542_FCAL E1000_FCAL
  944. #define E1000_82542_FCAH E1000_FCAH
  945. #define E1000_82542_FCT E1000_FCT
  946. #define E1000_82542_VET E1000_VET
  947. #define E1000_82542_RA 0x00040
  948. #define E1000_82542_ICR E1000_ICR
  949. #define E1000_82542_ITR E1000_ITR
  950. #define E1000_82542_ICS E1000_ICS
  951. #define E1000_82542_IMS E1000_IMS
  952. #define E1000_82542_IMC E1000_IMC
  953. #define E1000_82542_RCTL E1000_RCTL
  954. #define E1000_82542_RDTR 0x00108
  955. #define E1000_82542_RDFH E1000_RDFH
  956. #define E1000_82542_RDFT E1000_RDFT
  957. #define E1000_82542_RDFHS E1000_RDFHS
  958. #define E1000_82542_RDFTS E1000_RDFTS
  959. #define E1000_82542_RDFPC E1000_RDFPC
  960. #define E1000_82542_RDBAL 0x00110
  961. #define E1000_82542_RDBAH 0x00114
  962. #define E1000_82542_RDLEN 0x00118
  963. #define E1000_82542_RDH 0x00120
  964. #define E1000_82542_RDT 0x00128
  965. #define E1000_82542_RDTR0 E1000_82542_RDTR
  966. #define E1000_82542_RDBAL0 E1000_82542_RDBAL
  967. #define E1000_82542_RDBAH0 E1000_82542_RDBAH
  968. #define E1000_82542_RDLEN0 E1000_82542_RDLEN
  969. #define E1000_82542_RDH0 E1000_82542_RDH
  970. #define E1000_82542_RDT0 E1000_82542_RDT
  971. #define E1000_82542_SRRCTL(_n) (0x280C + ((_n) << 8)) /* Split and Replication
  972. * RX Control - RW */
  973. #define E1000_82542_DCA_RXCTRL(_n) (0x02814 + ((_n) << 8))
  974. #define E1000_82542_RDBAH3 0x02B04 /* RX Desc Base High Queue 3 - RW */
  975. #define E1000_82542_RDBAL3 0x02B00 /* RX Desc Low Queue 3 - RW */
  976. #define E1000_82542_RDLEN3 0x02B08 /* RX Desc Length Queue 3 - RW */
  977. #define E1000_82542_RDH3 0x02B10 /* RX Desc Head Queue 3 - RW */
  978. #define E1000_82542_RDT3 0x02B18 /* RX Desc Tail Queue 3 - RW */
  979. #define E1000_82542_RDBAL2 0x02A00 /* RX Desc Base Low Queue 2 - RW */
  980. #define E1000_82542_RDBAH2 0x02A04 /* RX Desc Base High Queue 2 - RW */
  981. #define E1000_82542_RDLEN2 0x02A08 /* RX Desc Length Queue 2 - RW */
  982. #define E1000_82542_RDH2 0x02A10 /* RX Desc Head Queue 2 - RW */
  983. #define E1000_82542_RDT2 0x02A18 /* RX Desc Tail Queue 2 - RW */
  984. #define E1000_82542_RDTR1 0x00130
  985. #define E1000_82542_RDBAL1 0x00138
  986. #define E1000_82542_RDBAH1 0x0013C
  987. #define E1000_82542_RDLEN1 0x00140
  988. #define E1000_82542_RDH1 0x00148
  989. #define E1000_82542_RDT1 0x00150
  990. #define E1000_82542_FCRTH 0x00160
  991. #define E1000_82542_FCRTL 0x00168
  992. #define E1000_82542_FCTTV E1000_FCTTV
  993. #define E1000_82542_TXCW E1000_TXCW
  994. #define E1000_82542_RXCW E1000_RXCW
  995. #define E1000_82542_MTA 0x00200
  996. #define E1000_82542_TCTL E1000_TCTL
  997. #define E1000_82542_TCTL_EXT E1000_TCTL_EXT
  998. #define E1000_82542_TIPG E1000_TIPG
  999. #define E1000_82542_TDBAL 0x00420
  1000. #define E1000_82542_TDBAH 0x00424
  1001. #define E1000_82542_TDLEN 0x00428
  1002. #define E1000_82542_TDH 0x00430
  1003. #define E1000_82542_TDT 0x00438
  1004. #define E1000_82542_TIDV 0x00440
  1005. #define E1000_82542_TBT E1000_TBT
  1006. #define E1000_82542_AIT E1000_AIT
  1007. #define E1000_82542_VFTA 0x00600
  1008. #define E1000_82542_LEDCTL E1000_LEDCTL
  1009. #define E1000_82542_PBA E1000_PBA
  1010. #define E1000_82542_PBS E1000_PBS
  1011. #define E1000_82542_EEMNGCTL E1000_EEMNGCTL
  1012. #define E1000_82542_EEARBC E1000_EEARBC
  1013. #define E1000_82542_FLASHT E1000_FLASHT
  1014. #define E1000_82542_EEWR E1000_EEWR
  1015. #define E1000_82542_FLSWCTL E1000_FLSWCTL
  1016. #define E1000_82542_FLSWDATA E1000_FLSWDATA
  1017. #define E1000_82542_FLSWCNT E1000_FLSWCNT
  1018. #define E1000_82542_FLOP E1000_FLOP
  1019. #define E1000_82542_EXTCNF_CTRL E1000_EXTCNF_CTRL
  1020. #define E1000_82542_EXTCNF_SIZE E1000_EXTCNF_SIZE
  1021. #define E1000_82542_PHY_CTRL E1000_PHY_CTRL
  1022. #define E1000_82542_ERT E1000_ERT
  1023. #define E1000_82542_RXDCTL E1000_RXDCTL
  1024. #define E1000_82542_RXDCTL1 E1000_RXDCTL1
  1025. #define E1000_82542_RADV E1000_RADV
  1026. #define E1000_82542_RSRPD E1000_RSRPD
  1027. #define E1000_82542_TXDMAC E1000_TXDMAC
  1028. #define E1000_82542_KABGTXD E1000_KABGTXD
  1029. #define E1000_82542_TDFHS E1000_TDFHS
  1030. #define E1000_82542_TDFTS E1000_TDFTS
  1031. #define E1000_82542_TDFPC E1000_TDFPC
  1032. #define E1000_82542_TXDCTL E1000_TXDCTL
  1033. #define E1000_82542_TADV E1000_TADV
  1034. #define E1000_82542_TSPMT E1000_TSPMT
  1035. #define E1000_82542_CRCERRS E1000_CRCERRS
  1036. #define E1000_82542_ALGNERRC E1000_ALGNERRC
  1037. #define E1000_82542_SYMERRS E1000_SYMERRS
  1038. #define E1000_82542_RXERRC E1000_RXERRC
  1039. #define E1000_82542_MPC E1000_MPC
  1040. #define E1000_82542_SCC E1000_SCC
  1041. #define E1000_82542_ECOL E1000_ECOL
  1042. #define E1000_82542_MCC E1000_MCC
  1043. #define E1000_82542_LATECOL E1000_LATECOL
  1044. #define E1000_82542_COLC E1000_COLC
  1045. #define E1000_82542_DC E1000_DC
  1046. #define E1000_82542_TNCRS E1000_TNCRS
  1047. #define E1000_82542_SEC E1000_SEC
  1048. #define E1000_82542_CEXTERR E1000_CEXTERR
  1049. #define E1000_82542_RLEC E1000_RLEC
  1050. #define E1000_82542_XONRXC E1000_XONRXC
  1051. #define E1000_82542_XONTXC E1000_XONTXC
  1052. #define E1000_82542_XOFFRXC E1000_XOFFRXC
  1053. #define E1000_82542_XOFFTXC E1000_XOFFTXC
  1054. #define E1000_82542_FCRUC E1000_FCRUC
  1055. #define E1000_82542_PRC64 E1000_PRC64
  1056. #define E1000_82542_PRC127 E1000_PRC127
  1057. #define E1000_82542_PRC255 E1000_PRC255
  1058. #define E1000_82542_PRC511 E1000_PRC511
  1059. #define E1000_82542_PRC1023 E1000_PRC1023
  1060. #define E1000_82542_PRC1522 E1000_PRC1522
  1061. #define E1000_82542_GPRC E1000_GPRC
  1062. #define E1000_82542_BPRC E1000_BPRC
  1063. #define E1000_82542_MPRC E1000_MPRC
  1064. #define E1000_82542_GPTC E1000_GPTC
  1065. #define E1000_82542_GORCL E1000_GORCL
  1066. #define E1000_82542_GORCH E1000_GORCH
  1067. #define E1000_82542_GOTCL E1000_GOTCL
  1068. #define E1000_82542_GOTCH E1000_GOTCH
  1069. #define E1000_82542_RNBC E1000_RNBC
  1070. #define E1000_82542_RUC E1000_RUC
  1071. #define E1000_82542_RFC E1000_RFC
  1072. #define E1000_82542_ROC E1000_ROC
  1073. #define E1000_82542_RJC E1000_RJC
  1074. #define E1000_82542_MGTPRC E1000_MGTPRC
  1075. #define E1000_82542_MGTPDC E1000_MGTPDC
  1076. #define E1000_82542_MGTPTC E1000_MGTPTC
  1077. #define E1000_82542_TORL E1000_TORL
  1078. #define E1000_82542_TORH E1000_TORH
  1079. #define E1000_82542_TOTL E1000_TOTL
  1080. #define E1000_82542_TOTH E1000_TOTH
  1081. #define E1000_82542_TPR E1000_TPR
  1082. #define E1000_82542_TPT E1000_TPT
  1083. #define E1000_82542_PTC64 E1000_PTC64
  1084. #define E1000_82542_PTC127 E1000_PTC127
  1085. #define E1000_82542_PTC255 E1000_PTC255
  1086. #define E1000_82542_PTC511 E1000_PTC511
  1087. #define E1000_82542_PTC1023 E1000_PTC1023
  1088. #define E1000_82542_PTC1522 E1000_PTC1522
  1089. #define E1000_82542_MPTC E1000_MPTC
  1090. #define E1000_82542_BPTC E1000_BPTC
  1091. #define E1000_82542_TSCTC E1000_TSCTC
  1092. #define E1000_82542_TSCTFC E1000_TSCTFC
  1093. #define E1000_82542_RXCSUM E1000_RXCSUM
  1094. #define E1000_82542_WUC E1000_WUC
  1095. #define E1000_82542_WUFC E1000_WUFC
  1096. #define E1000_82542_WUS E1000_WUS
  1097. #define E1000_82542_MANC E1000_MANC
  1098. #define E1000_82542_IPAV E1000_IPAV
  1099. #define E1000_82542_IP4AT E1000_IP4AT
  1100. #define E1000_82542_IP6AT E1000_IP6AT
  1101. #define E1000_82542_WUPL E1000_WUPL
  1102. #define E1000_82542_WUPM E1000_WUPM
  1103. #define E1000_82542_FFLT E1000_FFLT
  1104. #define E1000_82542_TDFH 0x08010
  1105. #define E1000_82542_TDFT 0x08018
  1106. #define E1000_82542_FFMT E1000_FFMT
  1107. #define E1000_82542_FFVT E1000_FFVT
  1108. #define E1000_82542_HOST_IF E1000_HOST_IF
  1109. #define E1000_82542_IAM E1000_IAM
  1110. #define E1000_82542_EEMNGCTL E1000_EEMNGCTL
  1111. #define E1000_82542_PSRCTL E1000_PSRCTL
  1112. #define E1000_82542_RAID E1000_RAID
  1113. #define E1000_82542_TARC0 E1000_TARC0
  1114. #define E1000_82542_TDBAL1 E1000_TDBAL1
  1115. #define E1000_82542_TDBAH1 E1000_TDBAH1
  1116. #define E1000_82542_TDLEN1 E1000_TDLEN1
  1117. #define E1000_82542_TDH1 E1000_TDH1
  1118. #define E1000_82542_TDT1 E1000_TDT1
  1119. #define E1000_82542_TXDCTL1 E1000_TXDCTL1
  1120. #define E1000_82542_TARC1 E1000_TARC1
  1121. #define E1000_82542_RFCTL E1000_RFCTL
  1122. #define E1000_82542_GCR E1000_GCR
  1123. #define E1000_82542_GSCL_1 E1000_GSCL_1
  1124. #define E1000_82542_GSCL_2 E1000_GSCL_2
  1125. #define E1000_82542_GSCL_3 E1000_GSCL_3
  1126. #define E1000_82542_GSCL_4 E1000_GSCL_4
  1127. #define E1000_82542_FACTPS E1000_FACTPS
  1128. #define E1000_82542_SWSM E1000_SWSM
  1129. #define E1000_82542_FWSM E1000_FWSM
  1130. #define E1000_82542_FFLT_DBG E1000_FFLT_DBG
  1131. #define E1000_82542_IAC E1000_IAC
  1132. #define E1000_82542_ICRXPTC E1000_ICRXPTC
  1133. #define E1000_82542_ICRXATC E1000_ICRXATC
  1134. #define E1000_82542_ICTXPTC E1000_ICTXPTC
  1135. #define E1000_82542_ICTXATC E1000_ICTXATC
  1136. #define E1000_82542_ICTXQEC E1000_ICTXQEC
  1137. #define E1000_82542_ICTXQMTC E1000_ICTXQMTC
  1138. #define E1000_82542_ICRXDMTC E1000_ICRXDMTC
  1139. #define E1000_82542_ICRXOC E1000_ICRXOC
  1140. #define E1000_82542_HICR E1000_HICR
  1141. #define E1000_82542_CPUVEC E1000_CPUVEC
  1142. #define E1000_82542_MRQC E1000_MRQC
  1143. #define E1000_82542_RETA E1000_RETA
  1144. #define E1000_82542_RSSRK E1000_RSSRK
  1145. #define E1000_82542_RSSIM E1000_RSSIM
  1146. #define E1000_82542_RSSIR E1000_RSSIR
  1147. #define E1000_82542_KUMCTRLSTA E1000_KUMCTRLSTA
  1148. #define E1000_82542_SW_FW_SYNC E1000_SW_FW_SYNC
  1149. /* Statistics counters collected by the MAC */
  1150. struct e1000_hw_stats {
  1151. u64 crcerrs;
  1152. u64 algnerrc;
  1153. u64 symerrs;
  1154. u64 rxerrc;
  1155. u64 txerrc;
  1156. u64 mpc;
  1157. u64 scc;
  1158. u64 ecol;
  1159. u64 mcc;
  1160. u64 latecol;
  1161. u64 colc;
  1162. u64 dc;
  1163. u64 tncrs;
  1164. u64 sec;
  1165. u64 cexterr;
  1166. u64 rlec;
  1167. u64 xonrxc;
  1168. u64 xontxc;
  1169. u64 xoffrxc;
  1170. u64 xofftxc;
  1171. u64 fcruc;
  1172. u64 prc64;
  1173. u64 prc127;
  1174. u64 prc255;
  1175. u64 prc511;
  1176. u64 prc1023;
  1177. u64 prc1522;
  1178. u64 gprc;
  1179. u64 bprc;
  1180. u64 mprc;
  1181. u64 gptc;
  1182. u64 gorcl;
  1183. u64 gorch;
  1184. u64 gotcl;
  1185. u64 gotch;
  1186. u64 rnbc;
  1187. u64 ruc;
  1188. u64 rfc;
  1189. u64 roc;
  1190. u64 rlerrc;
  1191. u64 rjc;
  1192. u64 mgprc;
  1193. u64 mgpdc;
  1194. u64 mgptc;
  1195. u64 torl;
  1196. u64 torh;
  1197. u64 totl;
  1198. u64 toth;
  1199. u64 tpr;
  1200. u64 tpt;
  1201. u64 ptc64;
  1202. u64 ptc127;
  1203. u64 ptc255;
  1204. u64 ptc511;
  1205. u64 ptc1023;
  1206. u64 ptc1522;
  1207. u64 mptc;
  1208. u64 bptc;
  1209. u64 tsctc;
  1210. u64 tsctfc;
  1211. u64 iac;
  1212. u64 icrxptc;
  1213. u64 icrxatc;
  1214. u64 ictxptc;
  1215. u64 ictxatc;
  1216. u64 ictxqec;
  1217. u64 ictxqmtc;
  1218. u64 icrxdmtc;
  1219. u64 icrxoc;
  1220. };
  1221. /* Structure containing variables used by the shared code (e1000_hw.c) */
  1222. struct e1000_hw {
  1223. u8 __iomem *hw_addr;
  1224. u8 __iomem *flash_address;
  1225. void __iomem *ce4100_gbe_mdio_base_virt;
  1226. e1000_mac_type mac_type;
  1227. e1000_phy_type phy_type;
  1228. u32 phy_init_script;
  1229. e1000_media_type media_type;
  1230. void *back;
  1231. struct e1000_shadow_ram *eeprom_shadow_ram;
  1232. u32 flash_bank_size;
  1233. u32 flash_base_addr;
  1234. e1000_fc_type fc;
  1235. e1000_bus_speed bus_speed;
  1236. e1000_bus_width bus_width;
  1237. e1000_bus_type bus_type;
  1238. struct e1000_eeprom_info eeprom;
  1239. e1000_ms_type master_slave;
  1240. e1000_ms_type original_master_slave;
  1241. e1000_ffe_config ffe_config_state;
  1242. u32 asf_firmware_present;
  1243. u32 eeprom_semaphore_present;
  1244. unsigned long io_base;
  1245. u32 phy_id;
  1246. u32 phy_revision;
  1247. u32 phy_addr;
  1248. u32 original_fc;
  1249. u32 txcw;
  1250. u32 autoneg_failed;
  1251. u32 max_frame_size;
  1252. u32 min_frame_size;
  1253. u32 mc_filter_type;
  1254. u32 num_mc_addrs;
  1255. u32 collision_delta;
  1256. u32 tx_packet_delta;
  1257. u32 ledctl_default;
  1258. u32 ledctl_mode1;
  1259. u32 ledctl_mode2;
  1260. bool tx_pkt_filtering;
  1261. struct e1000_host_mng_dhcp_cookie mng_cookie;
  1262. u16 phy_spd_default;
  1263. u16 autoneg_advertised;
  1264. u16 pci_cmd_word;
  1265. u16 fc_high_water;
  1266. u16 fc_low_water;
  1267. u16 fc_pause_time;
  1268. u16 current_ifs_val;
  1269. u16 ifs_min_val;
  1270. u16 ifs_max_val;
  1271. u16 ifs_step_size;
  1272. u16 ifs_ratio;
  1273. u16 device_id;
  1274. u16 vendor_id;
  1275. u16 subsystem_id;
  1276. u16 subsystem_vendor_id;
  1277. u8 revision_id;
  1278. u8 autoneg;
  1279. u8 mdix;
  1280. u8 forced_speed_duplex;
  1281. u8 wait_autoneg_complete;
  1282. u8 dma_fairness;
  1283. u8 mac_addr[NODE_ADDRESS_SIZE];
  1284. u8 perm_mac_addr[NODE_ADDRESS_SIZE];
  1285. bool disable_polarity_correction;
  1286. bool speed_downgraded;
  1287. e1000_smart_speed smart_speed;
  1288. e1000_dsp_config dsp_config_state;
  1289. bool get_link_status;
  1290. bool serdes_has_link;
  1291. bool tbi_compatibility_en;
  1292. bool tbi_compatibility_on;
  1293. bool laa_is_present;
  1294. bool phy_reset_disable;
  1295. bool initialize_hw_bits_disable;
  1296. bool fc_send_xon;
  1297. bool fc_strict_ieee;
  1298. bool report_tx_early;
  1299. bool adaptive_ifs;
  1300. bool ifs_params_forced;
  1301. bool in_ifs_mode;
  1302. bool mng_reg_access_disabled;
  1303. bool leave_av_bit_off;
  1304. bool bad_tx_carr_stats_fd;
  1305. bool has_smbus;
  1306. };
  1307. #define E1000_EEPROM_SWDPIN0 0x0001 /* SWDPIN 0 EEPROM Value */
  1308. #define E1000_EEPROM_LED_LOGIC 0x0020 /* Led Logic Word */
  1309. #define E1000_EEPROM_RW_REG_DATA 16 /* Offset to data in EEPROM read/write registers */
  1310. #define E1000_EEPROM_RW_REG_DONE 2 /* Offset to READ/WRITE done bit */
  1311. #define E1000_EEPROM_RW_REG_START 1 /* First bit for telling part to start operation */
  1312. #define E1000_EEPROM_RW_ADDR_SHIFT 2 /* Shift to the address bits */
  1313. #define E1000_EEPROM_POLL_WRITE 1 /* Flag for polling for write complete */
  1314. #define E1000_EEPROM_POLL_READ 0 /* Flag for polling for read complete */
  1315. /* Register Bit Masks */
  1316. /* Device Control */
  1317. #define E1000_CTRL_FD 0x00000001 /* Full duplex.0=half; 1=full */
  1318. #define E1000_CTRL_BEM 0x00000002 /* Endian Mode.0=little,1=big */
  1319. #define E1000_CTRL_PRIOR 0x00000004 /* Priority on PCI. 0=rx,1=fair */
  1320. #define E1000_CTRL_GIO_MASTER_DISABLE 0x00000004 /*Blocks new Master requests */
  1321. #define E1000_CTRL_LRST 0x00000008 /* Link reset. 0=normal,1=reset */
  1322. #define E1000_CTRL_TME 0x00000010 /* Test mode. 0=normal,1=test */
  1323. #define E1000_CTRL_SLE 0x00000020 /* Serial Link on 0=dis,1=en */
  1324. #define E1000_CTRL_ASDE 0x00000020 /* Auto-speed detect enable */
  1325. #define E1000_CTRL_SLU 0x00000040 /* Set link up (Force Link) */
  1326. #define E1000_CTRL_ILOS 0x00000080 /* Invert Loss-Of Signal */
  1327. #define E1000_CTRL_SPD_SEL 0x00000300 /* Speed Select Mask */
  1328. #define E1000_CTRL_SPD_10 0x00000000 /* Force 10Mb */
  1329. #define E1000_CTRL_SPD_100 0x00000100 /* Force 100Mb */
  1330. #define E1000_CTRL_SPD_1000 0x00000200 /* Force 1Gb */
  1331. #define E1000_CTRL_BEM32 0x00000400 /* Big Endian 32 mode */
  1332. #define E1000_CTRL_FRCSPD 0x00000800 /* Force Speed */
  1333. #define E1000_CTRL_FRCDPX 0x00001000 /* Force Duplex */
  1334. #define E1000_CTRL_D_UD_EN 0x00002000 /* Dock/Undock enable */
  1335. #define E1000_CTRL_D_UD_POLARITY 0x00004000 /* Defined polarity of Dock/Undock indication in SDP[0] */
  1336. #define E1000_CTRL_FORCE_PHY_RESET 0x00008000 /* Reset both PHY ports, through PHYRST_N pin */
  1337. #define E1000_CTRL_EXT_LINK_EN 0x00010000 /* enable link status from external LINK_0 and LINK_1 pins */
  1338. #define E1000_CTRL_SWDPIN0 0x00040000 /* SWDPIN 0 value */
  1339. #define E1000_CTRL_SWDPIN1 0x00080000 /* SWDPIN 1 value */
  1340. #define E1000_CTRL_SWDPIN2 0x00100000 /* SWDPIN 2 value */
  1341. #define E1000_CTRL_SWDPIN3 0x00200000 /* SWDPIN 3 value */
  1342. #define E1000_CTRL_SWDPIO0 0x00400000 /* SWDPIN 0 Input or output */
  1343. #define E1000_CTRL_SWDPIO1 0x00800000 /* SWDPIN 1 input or output */
  1344. #define E1000_CTRL_SWDPIO2 0x01000000 /* SWDPIN 2 input or output */
  1345. #define E1000_CTRL_SWDPIO3 0x02000000 /* SWDPIN 3 input or output */
  1346. #define E1000_CTRL_RST 0x04000000 /* Global reset */
  1347. #define E1000_CTRL_RFCE 0x08000000 /* Receive Flow Control enable */
  1348. #define E1000_CTRL_TFCE 0x10000000 /* Transmit flow control enable */
  1349. #define E1000_CTRL_RTE 0x20000000 /* Routing tag enable */
  1350. #define E1000_CTRL_VME 0x40000000 /* IEEE VLAN mode enable */
  1351. #define E1000_CTRL_PHY_RST 0x80000000 /* PHY Reset */
  1352. #define E1000_CTRL_SW2FW_INT 0x02000000 /* Initiate an interrupt to manageability engine */
  1353. /* Device Status */
  1354. #define E1000_STATUS_FD 0x00000001 /* Full duplex.0=half,1=full */
  1355. #define E1000_STATUS_LU 0x00000002 /* Link up.0=no,1=link */
  1356. #define E1000_STATUS_FUNC_MASK 0x0000000C /* PCI Function Mask */
  1357. #define E1000_STATUS_FUNC_SHIFT 2
  1358. #define E1000_STATUS_FUNC_0 0x00000000 /* Function 0 */
  1359. #define E1000_STATUS_FUNC_1 0x00000004 /* Function 1 */
  1360. #define E1000_STATUS_TXOFF 0x00000010 /* transmission paused */
  1361. #define E1000_STATUS_TBIMODE 0x00000020 /* TBI mode */
  1362. #define E1000_STATUS_SPEED_MASK 0x000000C0
  1363. #define E1000_STATUS_SPEED_10 0x00000000 /* Speed 10Mb/s */
  1364. #define E1000_STATUS_SPEED_100 0x00000040 /* Speed 100Mb/s */
  1365. #define E1000_STATUS_SPEED_1000 0x00000080 /* Speed 1000Mb/s */
  1366. #define E1000_STATUS_LAN_INIT_DONE 0x00000200 /* Lan Init Completion
  1367. by EEPROM/Flash */
  1368. #define E1000_STATUS_ASDV 0x00000300 /* Auto speed detect value */
  1369. #define E1000_STATUS_DOCK_CI 0x00000800 /* Change in Dock/Undock state. Clear on write '0'. */
  1370. #define E1000_STATUS_GIO_MASTER_ENABLE 0x00080000 /* Status of Master requests. */
  1371. #define E1000_STATUS_MTXCKOK 0x00000400 /* MTX clock running OK */
  1372. #define E1000_STATUS_PCI66 0x00000800 /* In 66Mhz slot */
  1373. #define E1000_STATUS_BUS64 0x00001000 /* In 64 bit slot */
  1374. #define E1000_STATUS_PCIX_MODE 0x00002000 /* PCI-X mode */
  1375. #define E1000_STATUS_PCIX_SPEED 0x0000C000 /* PCI-X bus speed */
  1376. #define E1000_STATUS_BMC_SKU_0 0x00100000 /* BMC USB redirect disabled */
  1377. #define E1000_STATUS_BMC_SKU_1 0x00200000 /* BMC SRAM disabled */
  1378. #define E1000_STATUS_BMC_SKU_2 0x00400000 /* BMC SDRAM disabled */
  1379. #define E1000_STATUS_BMC_CRYPTO 0x00800000 /* BMC crypto disabled */
  1380. #define E1000_STATUS_BMC_LITE 0x01000000 /* BMC external code execution disabled */
  1381. #define E1000_STATUS_RGMII_ENABLE 0x02000000 /* RGMII disabled */
  1382. #define E1000_STATUS_FUSE_8 0x04000000
  1383. #define E1000_STATUS_FUSE_9 0x08000000
  1384. #define E1000_STATUS_SERDES0_DIS 0x10000000 /* SERDES disabled on port 0 */
  1385. #define E1000_STATUS_SERDES1_DIS 0x20000000 /* SERDES disabled on port 1 */
  1386. /* Constants used to interpret the masked PCI-X bus speed. */
  1387. #define E1000_STATUS_PCIX_SPEED_66 0x00000000 /* PCI-X bus speed 50-66 MHz */
  1388. #define E1000_STATUS_PCIX_SPEED_100 0x00004000 /* PCI-X bus speed 66-100 MHz */
  1389. #define E1000_STATUS_PCIX_SPEED_133 0x00008000 /* PCI-X bus speed 100-133 MHz */
  1390. /* EEPROM/Flash Control */
  1391. #define E1000_EECD_SK 0x00000001 /* EEPROM Clock */
  1392. #define E1000_EECD_CS 0x00000002 /* EEPROM Chip Select */
  1393. #define E1000_EECD_DI 0x00000004 /* EEPROM Data In */
  1394. #define E1000_EECD_DO 0x00000008 /* EEPROM Data Out */
  1395. #define E1000_EECD_FWE_MASK 0x00000030
  1396. #define E1000_EECD_FWE_DIS 0x00000010 /* Disable FLASH writes */
  1397. #define E1000_EECD_FWE_EN 0x00000020 /* Enable FLASH writes */
  1398. #define E1000_EECD_FWE_SHIFT 4
  1399. #define E1000_EECD_REQ 0x00000040 /* EEPROM Access Request */
  1400. #define E1000_EECD_GNT 0x00000080 /* EEPROM Access Grant */
  1401. #define E1000_EECD_PRES 0x00000100 /* EEPROM Present */
  1402. #define E1000_EECD_SIZE 0x00000200 /* EEPROM Size (0=64 word 1=256 word) */
  1403. #define E1000_EECD_ADDR_BITS 0x00000400 /* EEPROM Addressing bits based on type
  1404. * (0-small, 1-large) */
  1405. #define E1000_EECD_TYPE 0x00002000 /* EEPROM Type (1-SPI, 0-Microwire) */
  1406. #ifndef E1000_EEPROM_GRANT_ATTEMPTS
  1407. #define E1000_EEPROM_GRANT_ATTEMPTS 1000 /* EEPROM # attempts to gain grant */
  1408. #endif
  1409. #define E1000_EECD_AUTO_RD 0x00000200 /* EEPROM Auto Read done */
  1410. #define E1000_EECD_SIZE_EX_MASK 0x00007800 /* EEprom Size */
  1411. #define E1000_EECD_SIZE_EX_SHIFT 11
  1412. #define E1000_EECD_NVADDS 0x00018000 /* NVM Address Size */
  1413. #define E1000_EECD_SELSHAD 0x00020000 /* Select Shadow RAM */
  1414. #define E1000_EECD_INITSRAM 0x00040000 /* Initialize Shadow RAM */
  1415. #define E1000_EECD_FLUPD 0x00080000 /* Update FLASH */
  1416. #define E1000_EECD_AUPDEN 0x00100000 /* Enable Autonomous FLASH update */
  1417. #define E1000_EECD_SHADV 0x00200000 /* Shadow RAM Data Valid */
  1418. #define E1000_EECD_SEC1VAL 0x00400000 /* Sector One Valid */
  1419. #define E1000_EECD_SECVAL_SHIFT 22
  1420. #define E1000_STM_OPCODE 0xDB00
  1421. #define E1000_HICR_FW_RESET 0xC0
  1422. #define E1000_SHADOW_RAM_WORDS 2048
  1423. #define E1000_ICH_NVM_SIG_WORD 0x13
  1424. #define E1000_ICH_NVM_SIG_MASK 0xC0
  1425. /* EEPROM Read */
  1426. #define E1000_EERD_START 0x00000001 /* Start Read */
  1427. #define E1000_EERD_DONE 0x00000010 /* Read Done */
  1428. #define E1000_EERD_ADDR_SHIFT 8
  1429. #define E1000_EERD_ADDR_MASK 0x0000FF00 /* Read Address */
  1430. #define E1000_EERD_DATA_SHIFT 16
  1431. #define E1000_EERD_DATA_MASK 0xFFFF0000 /* Read Data */
  1432. /* SPI EEPROM Status Register */
  1433. #define EEPROM_STATUS_RDY_SPI 0x01
  1434. #define EEPROM_STATUS_WEN_SPI 0x02
  1435. #define EEPROM_STATUS_BP0_SPI 0x04
  1436. #define EEPROM_STATUS_BP1_SPI 0x08
  1437. #define EEPROM_STATUS_WPEN_SPI 0x80
  1438. /* Extended Device Control */
  1439. #define E1000_CTRL_EXT_GPI0_EN 0x00000001 /* Maps SDP4 to GPI0 */
  1440. #define E1000_CTRL_EXT_GPI1_EN 0x00000002 /* Maps SDP5 to GPI1 */
  1441. #define E1000_CTRL_EXT_PHYINT_EN E1000_CTRL_EXT_GPI1_EN
  1442. #define E1000_CTRL_EXT_GPI2_EN 0x00000004 /* Maps SDP6 to GPI2 */
  1443. #define E1000_CTRL_EXT_GPI3_EN 0x00000008 /* Maps SDP7 to GPI3 */
  1444. #define E1000_CTRL_EXT_SDP4_DATA 0x00000010 /* Value of SW Defineable Pin 4 */
  1445. #define E1000_CTRL_EXT_SDP5_DATA 0x00000020 /* Value of SW Defineable Pin 5 */
  1446. #define E1000_CTRL_EXT_PHY_INT E1000_CTRL_EXT_SDP5_DATA
  1447. #define E1000_CTRL_EXT_SDP6_DATA 0x00000040 /* Value of SW Defineable Pin 6 */
  1448. #define E1000_CTRL_EXT_SDP7_DATA 0x00000080 /* Value of SW Defineable Pin 7 */
  1449. #define E1000_CTRL_EXT_SDP4_DIR 0x00000100 /* Direction of SDP4 0=in 1=out */
  1450. #define E1000_CTRL_EXT_SDP5_DIR 0x00000200 /* Direction of SDP5 0=in 1=out */
  1451. #define E1000_CTRL_EXT_SDP6_DIR 0x00000400 /* Direction of SDP6 0=in 1=out */
  1452. #define E1000_CTRL_EXT_SDP7_DIR 0x00000800 /* Direction of SDP7 0=in 1=out */
  1453. #define E1000_CTRL_EXT_ASDCHK 0x00001000 /* Initiate an ASD sequence */
  1454. #define E1000_CTRL_EXT_EE_RST 0x00002000 /* Reinitialize from EEPROM */
  1455. #define E1000_CTRL_EXT_IPS 0x00004000 /* Invert Power State */
  1456. #define E1000_CTRL_EXT_SPD_BYPS 0x00008000 /* Speed Select Bypass */
  1457. #define E1000_CTRL_EXT_RO_DIS 0x00020000 /* Relaxed Ordering disable */
  1458. #define E1000_CTRL_EXT_LINK_MODE_MASK 0x00C00000
  1459. #define E1000_CTRL_EXT_LINK_MODE_GMII 0x00000000
  1460. #define E1000_CTRL_EXT_LINK_MODE_TBI 0x00C00000
  1461. #define E1000_CTRL_EXT_LINK_MODE_KMRN 0x00000000
  1462. #define E1000_CTRL_EXT_LINK_MODE_SERDES 0x00C00000
  1463. #define E1000_CTRL_EXT_LINK_MODE_SGMII 0x00800000
  1464. #define E1000_CTRL_EXT_WR_WMARK_MASK 0x03000000
  1465. #define E1000_CTRL_EXT_WR_WMARK_256 0x00000000
  1466. #define E1000_CTRL_EXT_WR_WMARK_320 0x01000000
  1467. #define E1000_CTRL_EXT_WR_WMARK_384 0x02000000
  1468. #define E1000_CTRL_EXT_WR_WMARK_448 0x03000000
  1469. #define E1000_CTRL_EXT_DRV_LOAD 0x10000000 /* Driver loaded bit for FW */
  1470. #define E1000_CTRL_EXT_IAME 0x08000000 /* Interrupt acknowledge Auto-mask */
  1471. #define E1000_CTRL_EXT_INT_TIMER_CLR 0x20000000 /* Clear Interrupt timers after IMS clear */
  1472. #define E1000_CRTL_EXT_PB_PAREN 0x01000000 /* packet buffer parity error detection enabled */
  1473. #define E1000_CTRL_EXT_DF_PAREN 0x02000000 /* descriptor FIFO parity error detection enable */
  1474. #define E1000_CTRL_EXT_GHOST_PAREN 0x40000000
  1475. /* MDI Control */
  1476. #define E1000_MDIC_DATA_MASK 0x0000FFFF
  1477. #define E1000_MDIC_REG_MASK 0x001F0000
  1478. #define E1000_MDIC_REG_SHIFT 16
  1479. #define E1000_MDIC_PHY_MASK 0x03E00000
  1480. #define E1000_MDIC_PHY_SHIFT 21
  1481. #define E1000_MDIC_OP_WRITE 0x04000000
  1482. #define E1000_MDIC_OP_READ 0x08000000
  1483. #define E1000_MDIC_READY 0x10000000
  1484. #define E1000_MDIC_INT_EN 0x20000000
  1485. #define E1000_MDIC_ERROR 0x40000000
  1486. #define INTEL_CE_GBE_MDIC_OP_WRITE 0x04000000
  1487. #define INTEL_CE_GBE_MDIC_OP_READ 0x00000000
  1488. #define INTEL_CE_GBE_MDIC_GO 0x80000000
  1489. #define INTEL_CE_GBE_MDIC_READ_ERROR 0x80000000
  1490. #define E1000_KUMCTRLSTA_MASK 0x0000FFFF
  1491. #define E1000_KUMCTRLSTA_OFFSET 0x001F0000
  1492. #define E1000_KUMCTRLSTA_OFFSET_SHIFT 16
  1493. #define E1000_KUMCTRLSTA_REN 0x00200000
  1494. #define E1000_KUMCTRLSTA_OFFSET_FIFO_CTRL 0x00000000
  1495. #define E1000_KUMCTRLSTA_OFFSET_CTRL 0x00000001
  1496. #define E1000_KUMCTRLSTA_OFFSET_INB_CTRL 0x00000002
  1497. #define E1000_KUMCTRLSTA_OFFSET_DIAG 0x00000003
  1498. #define E1000_KUMCTRLSTA_OFFSET_TIMEOUTS 0x00000004
  1499. #define E1000_KUMCTRLSTA_OFFSET_INB_PARAM 0x00000009
  1500. #define E1000_KUMCTRLSTA_OFFSET_HD_CTRL 0x00000010
  1501. #define E1000_KUMCTRLSTA_OFFSET_M2P_SERDES 0x0000001E
  1502. #define E1000_KUMCTRLSTA_OFFSET_M2P_MODES 0x0000001F
  1503. /* FIFO Control */
  1504. #define E1000_KUMCTRLSTA_FIFO_CTRL_RX_BYPASS 0x00000008
  1505. #define E1000_KUMCTRLSTA_FIFO_CTRL_TX_BYPASS 0x00000800
  1506. /* In-Band Control */
  1507. #define E1000_KUMCTRLSTA_INB_CTRL_LINK_STATUS_TX_TIMEOUT_DEFAULT 0x00000500
  1508. #define E1000_KUMCTRLSTA_INB_CTRL_DIS_PADDING 0x00000010
  1509. /* Half-Duplex Control */
  1510. #define E1000_KUMCTRLSTA_HD_CTRL_10_100_DEFAULT 0x00000004
  1511. #define E1000_KUMCTRLSTA_HD_CTRL_1000_DEFAULT 0x00000000
  1512. #define E1000_KUMCTRLSTA_OFFSET_K0S_CTRL 0x0000001E
  1513. #define E1000_KUMCTRLSTA_DIAG_FELPBK 0x2000
  1514. #define E1000_KUMCTRLSTA_DIAG_NELPBK 0x1000
  1515. #define E1000_KUMCTRLSTA_K0S_100_EN 0x2000
  1516. #define E1000_KUMCTRLSTA_K0S_GBE_EN 0x1000
  1517. #define E1000_KUMCTRLSTA_K0S_ENTRY_LATENCY_MASK 0x0003
  1518. #define E1000_KABGTXD_BGSQLBIAS 0x00050000
  1519. #define E1000_PHY_CTRL_SPD_EN 0x00000001
  1520. #define E1000_PHY_CTRL_D0A_LPLU 0x00000002
  1521. #define E1000_PHY_CTRL_NOND0A_LPLU 0x00000004
  1522. #define E1000_PHY_CTRL_NOND0A_GBE_DISABLE 0x00000008
  1523. #define E1000_PHY_CTRL_GBE_DISABLE 0x00000040
  1524. #define E1000_PHY_CTRL_B2B_EN 0x00000080
  1525. /* LED Control */
  1526. #define E1000_LEDCTL_LED0_MODE_MASK 0x0000000F
  1527. #define E1000_LEDCTL_LED0_MODE_SHIFT 0
  1528. #define E1000_LEDCTL_LED0_BLINK_RATE 0x0000020
  1529. #define E1000_LEDCTL_LED0_IVRT 0x00000040
  1530. #define E1000_LEDCTL_LED0_BLINK 0x00000080
  1531. #define E1000_LEDCTL_LED1_MODE_MASK 0x00000F00
  1532. #define E1000_LEDCTL_LED1_MODE_SHIFT 8
  1533. #define E1000_LEDCTL_LED1_BLINK_RATE 0x0002000
  1534. #define E1000_LEDCTL_LED1_IVRT 0x00004000
  1535. #define E1000_LEDCTL_LED1_BLINK 0x00008000
  1536. #define E1000_LEDCTL_LED2_MODE_MASK 0x000F0000
  1537. #define E1000_LEDCTL_LED2_MODE_SHIFT 16
  1538. #define E1000_LEDCTL_LED2_BLINK_RATE 0x00200000
  1539. #define E1000_LEDCTL_LED2_IVRT 0x00400000
  1540. #define E1000_LEDCTL_LED2_BLINK 0x00800000
  1541. #define E1000_LEDCTL_LED3_MODE_MASK 0x0F000000
  1542. #define E1000_LEDCTL_LED3_MODE_SHIFT 24
  1543. #define E1000_LEDCTL_LED3_BLINK_RATE 0x20000000
  1544. #define E1000_LEDCTL_LED3_IVRT 0x40000000
  1545. #define E1000_LEDCTL_LED3_BLINK 0x80000000
  1546. #define E1000_LEDCTL_MODE_LINK_10_1000 0x0
  1547. #define E1000_LEDCTL_MODE_LINK_100_1000 0x1
  1548. #define E1000_LEDCTL_MODE_LINK_UP 0x2
  1549. #define E1000_LEDCTL_MODE_ACTIVITY 0x3
  1550. #define E1000_LEDCTL_MODE_LINK_ACTIVITY 0x4
  1551. #define E1000_LEDCTL_MODE_LINK_10 0x5
  1552. #define E1000_LEDCTL_MODE_LINK_100 0x6
  1553. #define E1000_LEDCTL_MODE_LINK_1000 0x7
  1554. #define E1000_LEDCTL_MODE_PCIX_MODE 0x8
  1555. #define E1000_LEDCTL_MODE_FULL_DUPLEX 0x9
  1556. #define E1000_LEDCTL_MODE_COLLISION 0xA
  1557. #define E1000_LEDCTL_MODE_BUS_SPEED 0xB
  1558. #define E1000_LEDCTL_MODE_BUS_SIZE 0xC
  1559. #define E1000_LEDCTL_MODE_PAUSED 0xD
  1560. #define E1000_LEDCTL_MODE_LED_ON 0xE
  1561. #define E1000_LEDCTL_MODE_LED_OFF 0xF
  1562. /* Receive Address */
  1563. #define E1000_RAH_AV 0x80000000 /* Receive descriptor valid */
  1564. /* Interrupt Cause Read */
  1565. #define E1000_ICR_TXDW 0x00000001 /* Transmit desc written back */
  1566. #define E1000_ICR_TXQE 0x00000002 /* Transmit Queue empty */
  1567. #define E1000_ICR_LSC 0x00000004 /* Link Status Change */
  1568. #define E1000_ICR_RXSEQ 0x00000008 /* rx sequence error */
  1569. #define E1000_ICR_RXDMT0 0x00000010 /* rx desc min. threshold (0) */
  1570. #define E1000_ICR_RXO 0x00000040 /* rx overrun */
  1571. #define E1000_ICR_RXT0 0x00000080 /* rx timer intr (ring 0) */
  1572. #define E1000_ICR_MDAC 0x00000200 /* MDIO access complete */
  1573. #define E1000_ICR_RXCFG 0x00000400 /* RX /c/ ordered set */
  1574. #define E1000_ICR_GPI_EN0 0x00000800 /* GP Int 0 */
  1575. #define E1000_ICR_GPI_EN1 0x00001000 /* GP Int 1 */
  1576. #define E1000_ICR_GPI_EN2 0x00002000 /* GP Int 2 */
  1577. #define E1000_ICR_GPI_EN3 0x00004000 /* GP Int 3 */
  1578. #define E1000_ICR_TXD_LOW 0x00008000
  1579. #define E1000_ICR_SRPD 0x00010000
  1580. #define E1000_ICR_ACK 0x00020000 /* Receive Ack frame */
  1581. #define E1000_ICR_MNG 0x00040000 /* Manageability event */
  1582. #define E1000_ICR_DOCK 0x00080000 /* Dock/Undock */
  1583. #define E1000_ICR_INT_ASSERTED 0x80000000 /* If this bit asserted, the driver should claim the interrupt */
  1584. #define E1000_ICR_RXD_FIFO_PAR0 0x00100000 /* queue 0 Rx descriptor FIFO parity error */
  1585. #define E1000_ICR_TXD_FIFO_PAR0 0x00200000 /* queue 0 Tx descriptor FIFO parity error */
  1586. #define E1000_ICR_HOST_ARB_PAR 0x00400000 /* host arb read buffer parity error */
  1587. #define E1000_ICR_PB_PAR 0x00800000 /* packet buffer parity error */
  1588. #define E1000_ICR_RXD_FIFO_PAR1 0x01000000 /* queue 1 Rx descriptor FIFO parity error */
  1589. #define E1000_ICR_TXD_FIFO_PAR1 0x02000000 /* queue 1 Tx descriptor FIFO parity error */
  1590. #define E1000_ICR_ALL_PARITY 0x03F00000 /* all parity error bits */
  1591. #define E1000_ICR_DSW 0x00000020 /* FW changed the status of DISSW bit in the FWSM */
  1592. #define E1000_ICR_PHYINT 0x00001000 /* LAN connected device generates an interrupt */
  1593. #define E1000_ICR_EPRST 0x00100000 /* ME hardware reset occurs */
  1594. /* Interrupt Cause Set */
  1595. #define E1000_ICS_TXDW E1000_ICR_TXDW /* Transmit desc written back */
  1596. #define E1000_ICS_TXQE E1000_ICR_TXQE /* Transmit Queue empty */
  1597. #define E1000_ICS_LSC E1000_ICR_LSC /* Link Status Change */
  1598. #define E1000_ICS_RXSEQ E1000_ICR_RXSEQ /* rx sequence error */
  1599. #define E1000_ICS_RXDMT0 E1000_ICR_RXDMT0 /* rx desc min. threshold */
  1600. #define E1000_ICS_RXO E1000_ICR_RXO /* rx overrun */
  1601. #define E1000_ICS_RXT0 E1000_ICR_RXT0 /* rx timer intr */
  1602. #define E1000_ICS_MDAC E1000_ICR_MDAC /* MDIO access complete */
  1603. #define E1000_ICS_RXCFG E1000_ICR_RXCFG /* RX /c/ ordered set */
  1604. #define E1000_ICS_GPI_EN0 E1000_ICR_GPI_EN0 /* GP Int 0 */
  1605. #define E1000_ICS_GPI_EN1 E1000_ICR_GPI_EN1 /* GP Int 1 */
  1606. #define E1000_ICS_GPI_EN2 E1000_ICR_GPI_EN2 /* GP Int 2 */
  1607. #define E1000_ICS_GPI_EN3 E1000_ICR_GPI_EN3 /* GP Int 3 */
  1608. #define E1000_ICS_TXD_LOW E1000_ICR_TXD_LOW
  1609. #define E1000_ICS_SRPD E1000_ICR_SRPD
  1610. #define E1000_ICS_ACK E1000_ICR_ACK /* Receive Ack frame */
  1611. #define E1000_ICS_MNG E1000_ICR_MNG /* Manageability event */
  1612. #define E1000_ICS_DOCK E1000_ICR_DOCK /* Dock/Undock */
  1613. #define E1000_ICS_RXD_FIFO_PAR0 E1000_ICR_RXD_FIFO_PAR0 /* queue 0 Rx descriptor FIFO parity error */
  1614. #define E1000_ICS_TXD_FIFO_PAR0 E1000_ICR_TXD_FIFO_PAR0 /* queue 0 Tx descriptor FIFO parity error */
  1615. #define E1000_ICS_HOST_ARB_PAR E1000_ICR_HOST_ARB_PAR /* host arb read buffer parity error */
  1616. #define E1000_ICS_PB_PAR E1000_ICR_PB_PAR /* packet buffer parity error */
  1617. #define E1000_ICS_RXD_FIFO_PAR1 E1000_ICR_RXD_FIFO_PAR1 /* queue 1 Rx descriptor FIFO parity error */
  1618. #define E1000_ICS_TXD_FIFO_PAR1 E1000_ICR_TXD_FIFO_PAR1 /* queue 1 Tx descriptor FIFO parity error */
  1619. #define E1000_ICS_DSW E1000_ICR_DSW
  1620. #define E1000_ICS_PHYINT E1000_ICR_PHYINT
  1621. #define E1000_ICS_EPRST E1000_ICR_EPRST
  1622. /* Interrupt Mask Set */
  1623. #define E1000_IMS_TXDW E1000_ICR_TXDW /* Transmit desc written back */
  1624. #define E1000_IMS_TXQE E1000_ICR_TXQE /* Transmit Queue empty */
  1625. #define E1000_IMS_LSC E1000_ICR_LSC /* Link Status Change */
  1626. #define E1000_IMS_RXSEQ E1000_ICR_RXSEQ /* rx sequence error */
  1627. #define E1000_IMS_RXDMT0 E1000_ICR_RXDMT0 /* rx desc min. threshold */
  1628. #define E1000_IMS_RXO E1000_ICR_RXO /* rx overrun */
  1629. #define E1000_IMS_RXT0 E1000_ICR_RXT0 /* rx timer intr */
  1630. #define E1000_IMS_MDAC E1000_ICR_MDAC /* MDIO access complete */
  1631. #define E1000_IMS_RXCFG E1000_ICR_RXCFG /* RX /c/ ordered set */
  1632. #define E1000_IMS_GPI_EN0 E1000_ICR_GPI_EN0 /* GP Int 0 */
  1633. #define E1000_IMS_GPI_EN1 E1000_ICR_GPI_EN1 /* GP Int 1 */
  1634. #define E1000_IMS_GPI_EN2 E1000_ICR_GPI_EN2 /* GP Int 2 */
  1635. #define E1000_IMS_GPI_EN3 E1000_ICR_GPI_EN3 /* GP Int 3 */
  1636. #define E1000_IMS_TXD_LOW E1000_ICR_TXD_LOW
  1637. #define E1000_IMS_SRPD E1000_ICR_SRPD
  1638. #define E1000_IMS_ACK E1000_ICR_ACK /* Receive Ack frame */
  1639. #define E1000_IMS_MNG E1000_ICR_MNG /* Manageability event */
  1640. #define E1000_IMS_DOCK E1000_ICR_DOCK /* Dock/Undock */
  1641. #define E1000_IMS_RXD_FIFO_PAR0 E1000_ICR_RXD_FIFO_PAR0 /* queue 0 Rx descriptor FIFO parity error */
  1642. #define E1000_IMS_TXD_FIFO_PAR0 E1000_ICR_TXD_FIFO_PAR0 /* queue 0 Tx descriptor FIFO parity error */
  1643. #define E1000_IMS_HOST_ARB_PAR E1000_ICR_HOST_ARB_PAR /* host arb read buffer parity error */
  1644. #define E1000_IMS_PB_PAR E1000_ICR_PB_PAR /* packet buffer parity error */
  1645. #define E1000_IMS_RXD_FIFO_PAR1 E1000_ICR_RXD_FIFO_PAR1 /* queue 1 Rx descriptor FIFO parity error */
  1646. #define E1000_IMS_TXD_FIFO_PAR1 E1000_ICR_TXD_FIFO_PAR1 /* queue 1 Tx descriptor FIFO parity error */
  1647. #define E1000_IMS_DSW E1000_ICR_DSW
  1648. #define E1000_IMS_PHYINT E1000_ICR_PHYINT
  1649. #define E1000_IMS_EPRST E1000_ICR_EPRST
  1650. /* Interrupt Mask Clear */
  1651. #define E1000_IMC_TXDW E1000_ICR_TXDW /* Transmit desc written back */
  1652. #define E1000_IMC_TXQE E1000_ICR_TXQE /* Transmit Queue empty */
  1653. #define E1000_IMC_LSC E1000_ICR_LSC /* Link Status Change */
  1654. #define E1000_IMC_RXSEQ E1000_ICR_RXSEQ /* rx sequence error */
  1655. #define E1000_IMC_RXDMT0 E1000_ICR_RXDMT0 /* rx desc min. threshold */
  1656. #define E1000_IMC_RXO E1000_ICR_RXO /* rx overrun */
  1657. #define E1000_IMC_RXT0 E1000_ICR_RXT0 /* rx timer intr */
  1658. #define E1000_IMC_MDAC E1000_ICR_MDAC /* MDIO access complete */
  1659. #define E1000_IMC_RXCFG E1000_ICR_RXCFG /* RX /c/ ordered set */
  1660. #define E1000_IMC_GPI_EN0 E1000_ICR_GPI_EN0 /* GP Int 0 */
  1661. #define E1000_IMC_GPI_EN1 E1000_ICR_GPI_EN1 /* GP Int 1 */
  1662. #define E1000_IMC_GPI_EN2 E1000_ICR_GPI_EN2 /* GP Int 2 */
  1663. #define E1000_IMC_GPI_EN3 E1000_ICR_GPI_EN3 /* GP Int 3 */
  1664. #define E1000_IMC_TXD_LOW E1000_ICR_TXD_LOW
  1665. #define E1000_IMC_SRPD E1000_ICR_SRPD
  1666. #define E1000_IMC_ACK E1000_ICR_ACK /* Receive Ack frame */
  1667. #define E1000_IMC_MNG E1000_ICR_MNG /* Manageability event */
  1668. #define E1000_IMC_DOCK E1000_ICR_DOCK /* Dock/Undock */
  1669. #define E1000_IMC_RXD_FIFO_PAR0 E1000_ICR_RXD_FIFO_PAR0 /* queue 0 Rx descriptor FIFO parity error */
  1670. #define E1000_IMC_TXD_FIFO_PAR0 E1000_ICR_TXD_FIFO_PAR0 /* queue 0 Tx descriptor FIFO parity error */
  1671. #define E1000_IMC_HOST_ARB_PAR E1000_ICR_HOST_ARB_PAR /* host arb read buffer parity error */
  1672. #define E1000_IMC_PB_PAR E1000_ICR_PB_PAR /* packet buffer parity error */
  1673. #define E1000_IMC_RXD_FIFO_PAR1 E1000_ICR_RXD_FIFO_PAR1 /* queue 1 Rx descriptor FIFO parity error */
  1674. #define E1000_IMC_TXD_FIFO_PAR1 E1000_ICR_TXD_FIFO_PAR1 /* queue 1 Tx descriptor FIFO parity error */
  1675. #define E1000_IMC_DSW E1000_ICR_DSW
  1676. #define E1000_IMC_PHYINT E1000_ICR_PHYINT
  1677. #define E1000_IMC_EPRST E1000_ICR_EPRST
  1678. /* Receive Control */
  1679. #define E1000_RCTL_RST 0x00000001 /* Software reset */
  1680. #define E1000_RCTL_EN 0x00000002 /* enable */
  1681. #define E1000_RCTL_SBP 0x00000004 /* store bad packet */
  1682. #define E1000_RCTL_UPE 0x00000008 /* unicast promiscuous enable */
  1683. #define E1000_RCTL_MPE 0x00000010 /* multicast promiscuous enab */
  1684. #define E1000_RCTL_LPE 0x00000020 /* long packet enable */
  1685. #define E1000_RCTL_LBM_NO 0x00000000 /* no loopback mode */
  1686. #define E1000_RCTL_LBM_MAC 0x00000040 /* MAC loopback mode */
  1687. #define E1000_RCTL_LBM_SLP 0x00000080 /* serial link loopback mode */
  1688. #define E1000_RCTL_LBM_TCVR 0x000000C0 /* tcvr loopback mode */
  1689. #define E1000_RCTL_DTYP_MASK 0x00000C00 /* Descriptor type mask */
  1690. #define E1000_RCTL_DTYP_PS 0x00000400 /* Packet Split descriptor */
  1691. #define E1000_RCTL_RDMTS_HALF 0x00000000 /* rx desc min threshold size */
  1692. #define E1000_RCTL_RDMTS_QUAT 0x00000100 /* rx desc min threshold size */
  1693. #define E1000_RCTL_RDMTS_EIGTH 0x00000200 /* rx desc min threshold size */
  1694. #define E1000_RCTL_MO_SHIFT 12 /* multicast offset shift */
  1695. #define E1000_RCTL_MO_0 0x00000000 /* multicast offset 11:0 */
  1696. #define E1000_RCTL_MO_1 0x00001000 /* multicast offset 12:1 */
  1697. #define E1000_RCTL_MO_2 0x00002000 /* multicast offset 13:2 */
  1698. #define E1000_RCTL_MO_3 0x00003000 /* multicast offset 15:4 */
  1699. #define E1000_RCTL_MDR 0x00004000 /* multicast desc ring 0 */
  1700. #define E1000_RCTL_BAM 0x00008000 /* broadcast enable */
  1701. /* these buffer sizes are valid if E1000_RCTL_BSEX is 0 */
  1702. #define E1000_RCTL_SZ_2048 0x00000000 /* rx buffer size 2048 */
  1703. #define E1000_RCTL_SZ_1024 0x00010000 /* rx buffer size 1024 */
  1704. #define E1000_RCTL_SZ_512 0x00020000 /* rx buffer size 512 */
  1705. #define E1000_RCTL_SZ_256 0x00030000 /* rx buffer size 256 */
  1706. /* these buffer sizes are valid if E1000_RCTL_BSEX is 1 */
  1707. #define E1000_RCTL_SZ_16384 0x00010000 /* rx buffer size 16384 */
  1708. #define E1000_RCTL_SZ_8192 0x00020000 /* rx buffer size 8192 */
  1709. #define E1000_RCTL_SZ_4096 0x00030000 /* rx buffer size 4096 */
  1710. #define E1000_RCTL_VFE 0x00040000 /* vlan filter enable */
  1711. #define E1000_RCTL_CFIEN 0x00080000 /* canonical form enable */
  1712. #define E1000_RCTL_CFI 0x00100000 /* canonical form indicator */
  1713. #define E1000_RCTL_DPF 0x00400000 /* discard pause frames */
  1714. #define E1000_RCTL_PMCF 0x00800000 /* pass MAC control frames */
  1715. #define E1000_RCTL_BSEX 0x02000000 /* Buffer size extension */
  1716. #define E1000_RCTL_SECRC 0x04000000 /* Strip Ethernet CRC */
  1717. #define E1000_RCTL_FLXBUF_MASK 0x78000000 /* Flexible buffer size */
  1718. #define E1000_RCTL_FLXBUF_SHIFT 27 /* Flexible buffer shift */
  1719. /* Use byte values for the following shift parameters
  1720. * Usage:
  1721. * psrctl |= (((ROUNDUP(value0, 128) >> E1000_PSRCTL_BSIZE0_SHIFT) &
  1722. * E1000_PSRCTL_BSIZE0_MASK) |
  1723. * ((ROUNDUP(value1, 1024) >> E1000_PSRCTL_BSIZE1_SHIFT) &
  1724. * E1000_PSRCTL_BSIZE1_MASK) |
  1725. * ((ROUNDUP(value2, 1024) << E1000_PSRCTL_BSIZE2_SHIFT) &
  1726. * E1000_PSRCTL_BSIZE2_MASK) |
  1727. * ((ROUNDUP(value3, 1024) << E1000_PSRCTL_BSIZE3_SHIFT) |;
  1728. * E1000_PSRCTL_BSIZE3_MASK))
  1729. * where value0 = [128..16256], default=256
  1730. * value1 = [1024..64512], default=4096
  1731. * value2 = [0..64512], default=4096
  1732. * value3 = [0..64512], default=0
  1733. */
  1734. #define E1000_PSRCTL_BSIZE0_MASK 0x0000007F
  1735. #define E1000_PSRCTL_BSIZE1_MASK 0x00003F00
  1736. #define E1000_PSRCTL_BSIZE2_MASK 0x003F0000
  1737. #define E1000_PSRCTL_BSIZE3_MASK 0x3F000000
  1738. #define E1000_PSRCTL_BSIZE0_SHIFT 7 /* Shift _right_ 7 */
  1739. #define E1000_PSRCTL_BSIZE1_SHIFT 2 /* Shift _right_ 2 */
  1740. #define E1000_PSRCTL_BSIZE2_SHIFT 6 /* Shift _left_ 6 */
  1741. #define E1000_PSRCTL_BSIZE3_SHIFT 14 /* Shift _left_ 14 */
  1742. /* SW_W_SYNC definitions */
  1743. #define E1000_SWFW_EEP_SM 0x0001
  1744. #define E1000_SWFW_PHY0_SM 0x0002
  1745. #define E1000_SWFW_PHY1_SM 0x0004
  1746. #define E1000_SWFW_MAC_CSR_SM 0x0008
  1747. /* Receive Descriptor */
  1748. #define E1000_RDT_DELAY 0x0000ffff /* Delay timer (1=1024us) */
  1749. #define E1000_RDT_FPDB 0x80000000 /* Flush descriptor block */
  1750. #define E1000_RDLEN_LEN 0x0007ff80 /* descriptor length */
  1751. #define E1000_RDH_RDH 0x0000ffff /* receive descriptor head */
  1752. #define E1000_RDT_RDT 0x0000ffff /* receive descriptor tail */
  1753. /* Flow Control */
  1754. #define E1000_FCRTH_RTH 0x0000FFF8 /* Mask Bits[15:3] for RTH */
  1755. #define E1000_FCRTH_XFCE 0x80000000 /* External Flow Control Enable */
  1756. #define E1000_FCRTL_RTL 0x0000FFF8 /* Mask Bits[15:3] for RTL */
  1757. #define E1000_FCRTL_XONE 0x80000000 /* Enable XON frame transmission */
  1758. /* Header split receive */
  1759. #define E1000_RFCTL_ISCSI_DIS 0x00000001
  1760. #define E1000_RFCTL_ISCSI_DWC_MASK 0x0000003E
  1761. #define E1000_RFCTL_ISCSI_DWC_SHIFT 1
  1762. #define E1000_RFCTL_NFSW_DIS 0x00000040
  1763. #define E1000_RFCTL_NFSR_DIS 0x00000080
  1764. #define E1000_RFCTL_NFS_VER_MASK 0x00000300
  1765. #define E1000_RFCTL_NFS_VER_SHIFT 8
  1766. #define E1000_RFCTL_IPV6_DIS 0x00000400
  1767. #define E1000_RFCTL_IPV6_XSUM_DIS 0x00000800
  1768. #define E1000_RFCTL_ACK_DIS 0x00001000
  1769. #define E1000_RFCTL_ACKD_DIS 0x00002000
  1770. #define E1000_RFCTL_IPFRSP_DIS 0x00004000
  1771. #define E1000_RFCTL_EXTEN 0x00008000
  1772. #define E1000_RFCTL_IPV6_EX_DIS 0x00010000
  1773. #define E1000_RFCTL_NEW_IPV6_EXT_DIS 0x00020000
  1774. /* Receive Descriptor Control */
  1775. #define E1000_RXDCTL_PTHRESH 0x0000003F /* RXDCTL Prefetch Threshold */
  1776. #define E1000_RXDCTL_HTHRESH 0x00003F00 /* RXDCTL Host Threshold */
  1777. #define E1000_RXDCTL_WTHRESH 0x003F0000 /* RXDCTL Writeback Threshold */
  1778. #define E1000_RXDCTL_GRAN 0x01000000 /* RXDCTL Granularity */
  1779. /* Transmit Descriptor Control */
  1780. #define E1000_TXDCTL_PTHRESH 0x0000003F /* TXDCTL Prefetch Threshold */
  1781. #define E1000_TXDCTL_HTHRESH 0x00003F00 /* TXDCTL Host Threshold */
  1782. #define E1000_TXDCTL_WTHRESH 0x003F0000 /* TXDCTL Writeback Threshold */
  1783. #define E1000_TXDCTL_GRAN 0x01000000 /* TXDCTL Granularity */
  1784. #define E1000_TXDCTL_LWTHRESH 0xFE000000 /* TXDCTL Low Threshold */
  1785. #define E1000_TXDCTL_FULL_TX_DESC_WB 0x01010000 /* GRAN=1, WTHRESH=1 */
  1786. #define E1000_TXDCTL_COUNT_DESC 0x00400000 /* Enable the counting of desc.
  1787. still to be processed. */
  1788. /* Transmit Configuration Word */
  1789. #define E1000_TXCW_FD 0x00000020 /* TXCW full duplex */
  1790. #define E1000_TXCW_HD 0x00000040 /* TXCW half duplex */
  1791. #define E1000_TXCW_PAUSE 0x00000080 /* TXCW sym pause request */
  1792. #define E1000_TXCW_ASM_DIR 0x00000100 /* TXCW astm pause direction */
  1793. #define E1000_TXCW_PAUSE_MASK 0x00000180 /* TXCW pause request mask */
  1794. #define E1000_TXCW_RF 0x00003000 /* TXCW remote fault */
  1795. #define E1000_TXCW_NP 0x00008000 /* TXCW next page */
  1796. #define E1000_TXCW_CW 0x0000ffff /* TxConfigWord mask */
  1797. #define E1000_TXCW_TXC 0x40000000 /* Transmit Config control */
  1798. #define E1000_TXCW_ANE 0x80000000 /* Auto-neg enable */
  1799. /* Receive Configuration Word */
  1800. #define E1000_RXCW_CW 0x0000ffff /* RxConfigWord mask */
  1801. #define E1000_RXCW_NC 0x04000000 /* Receive config no carrier */
  1802. #define E1000_RXCW_IV 0x08000000 /* Receive config invalid */
  1803. #define E1000_RXCW_CC 0x10000000 /* Receive config change */
  1804. #define E1000_RXCW_C 0x20000000 /* Receive config */
  1805. #define E1000_RXCW_SYNCH 0x40000000 /* Receive config synch */
  1806. #define E1000_RXCW_ANC 0x80000000 /* Auto-neg complete */
  1807. /* Transmit Control */
  1808. #define E1000_TCTL_RST 0x00000001 /* software reset */
  1809. #define E1000_TCTL_EN 0x00000002 /* enable tx */
  1810. #define E1000_TCTL_BCE 0x00000004 /* busy check enable */
  1811. #define E1000_TCTL_PSP 0x00000008 /* pad short packets */
  1812. #define E1000_TCTL_CT 0x00000ff0 /* collision threshold */
  1813. #define E1000_TCTL_COLD 0x003ff000 /* collision distance */
  1814. #define E1000_TCTL_SWXOFF 0x00400000 /* SW Xoff transmission */
  1815. #define E1000_TCTL_PBE 0x00800000 /* Packet Burst Enable */
  1816. #define E1000_TCTL_RTLC 0x01000000 /* Re-transmit on late collision */
  1817. #define E1000_TCTL_NRTU 0x02000000 /* No Re-transmit on underrun */
  1818. #define E1000_TCTL_MULR 0x10000000 /* Multiple request support */
  1819. /* Extended Transmit Control */
  1820. #define E1000_TCTL_EXT_BST_MASK 0x000003FF /* Backoff Slot Time */
  1821. #define E1000_TCTL_EXT_GCEX_MASK 0x000FFC00 /* Gigabit Carry Extend Padding */
  1822. /* Receive Checksum Control */
  1823. #define E1000_RXCSUM_PCSS_MASK 0x000000FF /* Packet Checksum Start */
  1824. #define E1000_RXCSUM_IPOFL 0x00000100 /* IPv4 checksum offload */
  1825. #define E1000_RXCSUM_TUOFL 0x00000200 /* TCP / UDP checksum offload */
  1826. #define E1000_RXCSUM_IPV6OFL 0x00000400 /* IPv6 checksum offload */
  1827. #define E1000_RXCSUM_IPPCSE 0x00001000 /* IP payload checksum enable */
  1828. #define E1000_RXCSUM_PCSD 0x00002000 /* packet checksum disabled */
  1829. /* Multiple Receive Queue Control */
  1830. #define E1000_MRQC_ENABLE_MASK 0x00000003
  1831. #define E1000_MRQC_ENABLE_RSS_2Q 0x00000001
  1832. #define E1000_MRQC_ENABLE_RSS_INT 0x00000004
  1833. #define E1000_MRQC_RSS_FIELD_MASK 0xFFFF0000
  1834. #define E1000_MRQC_RSS_FIELD_IPV4_TCP 0x00010000
  1835. #define E1000_MRQC_RSS_FIELD_IPV4 0x00020000
  1836. #define E1000_MRQC_RSS_FIELD_IPV6_TCP_EX 0x00040000
  1837. #define E1000_MRQC_RSS_FIELD_IPV6_EX 0x00080000
  1838. #define E1000_MRQC_RSS_FIELD_IPV6 0x00100000
  1839. #define E1000_MRQC_RSS_FIELD_IPV6_TCP 0x00200000
  1840. /* Definitions for power management and wakeup registers */
  1841. /* Wake Up Control */
  1842. #define E1000_WUC_APME 0x00000001 /* APM Enable */
  1843. #define E1000_WUC_PME_EN 0x00000002 /* PME Enable */
  1844. #define E1000_WUC_PME_STATUS 0x00000004 /* PME Status */
  1845. #define E1000_WUC_APMPME 0x00000008 /* Assert PME on APM Wakeup */
  1846. #define E1000_WUC_SPM 0x80000000 /* Enable SPM */
  1847. /* Wake Up Filter Control */
  1848. #define E1000_WUFC_LNKC 0x00000001 /* Link Status Change Wakeup Enable */
  1849. #define E1000_WUFC_MAG 0x00000002 /* Magic Packet Wakeup Enable */
  1850. #define E1000_WUFC_EX 0x00000004 /* Directed Exact Wakeup Enable */
  1851. #define E1000_WUFC_MC 0x00000008 /* Directed Multicast Wakeup Enable */
  1852. #define E1000_WUFC_BC 0x00000010 /* Broadcast Wakeup Enable */
  1853. #define E1000_WUFC_ARP 0x00000020 /* ARP Request Packet Wakeup Enable */
  1854. #define E1000_WUFC_IPV4 0x00000040 /* Directed IPv4 Packet Wakeup Enable */
  1855. #define E1000_WUFC_IPV6 0x00000080 /* Directed IPv6 Packet Wakeup Enable */
  1856. #define E1000_WUFC_IGNORE_TCO 0x00008000 /* Ignore WakeOn TCO packets */
  1857. #define E1000_WUFC_FLX0 0x00010000 /* Flexible Filter 0 Enable */
  1858. #define E1000_WUFC_FLX1 0x00020000 /* Flexible Filter 1 Enable */
  1859. #define E1000_WUFC_FLX2 0x00040000 /* Flexible Filter 2 Enable */
  1860. #define E1000_WUFC_FLX3 0x00080000 /* Flexible Filter 3 Enable */
  1861. #define E1000_WUFC_ALL_FILTERS 0x000F00FF /* Mask for all wakeup filters */
  1862. #define E1000_WUFC_FLX_OFFSET 16 /* Offset to the Flexible Filters bits */
  1863. #define E1000_WUFC_FLX_FILTERS 0x000F0000 /* Mask for the 4 flexible filters */
  1864. /* Wake Up Status */
  1865. #define E1000_WUS_LNKC 0x00000001 /* Link Status Changed */
  1866. #define E1000_WUS_MAG 0x00000002 /* Magic Packet Received */
  1867. #define E1000_WUS_EX 0x00000004 /* Directed Exact Received */
  1868. #define E1000_WUS_MC 0x00000008 /* Directed Multicast Received */
  1869. #define E1000_WUS_BC 0x00000010 /* Broadcast Received */
  1870. #define E1000_WUS_ARP 0x00000020 /* ARP Request Packet Received */
  1871. #define E1000_WUS_IPV4 0x00000040 /* Directed IPv4 Packet Wakeup Received */
  1872. #define E1000_WUS_IPV6 0x00000080 /* Directed IPv6 Packet Wakeup Received */
  1873. #define E1000_WUS_FLX0 0x00010000 /* Flexible Filter 0 Match */
  1874. #define E1000_WUS_FLX1 0x00020000 /* Flexible Filter 1 Match */
  1875. #define E1000_WUS_FLX2 0x00040000 /* Flexible Filter 2 Match */
  1876. #define E1000_WUS_FLX3 0x00080000 /* Flexible Filter 3 Match */
  1877. #define E1000_WUS_FLX_FILTERS 0x000F0000 /* Mask for the 4 flexible filters */
  1878. /* Management Control */
  1879. #define E1000_MANC_SMBUS_EN 0x00000001 /* SMBus Enabled - RO */
  1880. #define E1000_MANC_ASF_EN 0x00000002 /* ASF Enabled - RO */
  1881. #define E1000_MANC_R_ON_FORCE 0x00000004 /* Reset on Force TCO - RO */
  1882. #define E1000_MANC_RMCP_EN 0x00000100 /* Enable RCMP 026Fh Filtering */
  1883. #define E1000_MANC_0298_EN 0x00000200 /* Enable RCMP 0298h Filtering */
  1884. #define E1000_MANC_IPV4_EN 0x00000400 /* Enable IPv4 */
  1885. #define E1000_MANC_IPV6_EN 0x00000800 /* Enable IPv6 */
  1886. #define E1000_MANC_SNAP_EN 0x00001000 /* Accept LLC/SNAP */
  1887. #define E1000_MANC_ARP_EN 0x00002000 /* Enable ARP Request Filtering */
  1888. #define E1000_MANC_NEIGHBOR_EN 0x00004000 /* Enable Neighbor Discovery
  1889. * Filtering */
  1890. #define E1000_MANC_ARP_RES_EN 0x00008000 /* Enable ARP response Filtering */
  1891. #define E1000_MANC_TCO_RESET 0x00010000 /* TCO Reset Occurred */
  1892. #define E1000_MANC_RCV_TCO_EN 0x00020000 /* Receive TCO Packets Enabled */
  1893. #define E1000_MANC_REPORT_STATUS 0x00040000 /* Status Reporting Enabled */
  1894. #define E1000_MANC_RCV_ALL 0x00080000 /* Receive All Enabled */
  1895. #define E1000_MANC_BLK_PHY_RST_ON_IDE 0x00040000 /* Block phy resets */
  1896. #define E1000_MANC_EN_MAC_ADDR_FILTER 0x00100000 /* Enable MAC address
  1897. * filtering */
  1898. #define E1000_MANC_EN_MNG2HOST 0x00200000 /* Enable MNG packets to host
  1899. * memory */
  1900. #define E1000_MANC_EN_IP_ADDR_FILTER 0x00400000 /* Enable IP address
  1901. * filtering */
  1902. #define E1000_MANC_EN_XSUM_FILTER 0x00800000 /* Enable checksum filtering */
  1903. #define E1000_MANC_BR_EN 0x01000000 /* Enable broadcast filtering */
  1904. #define E1000_MANC_SMB_REQ 0x01000000 /* SMBus Request */
  1905. #define E1000_MANC_SMB_GNT 0x02000000 /* SMBus Grant */
  1906. #define E1000_MANC_SMB_CLK_IN 0x04000000 /* SMBus Clock In */
  1907. #define E1000_MANC_SMB_DATA_IN 0x08000000 /* SMBus Data In */
  1908. #define E1000_MANC_SMB_DATA_OUT 0x10000000 /* SMBus Data Out */
  1909. #define E1000_MANC_SMB_CLK_OUT 0x20000000 /* SMBus Clock Out */
  1910. #define E1000_MANC_SMB_DATA_OUT_SHIFT 28 /* SMBus Data Out Shift */
  1911. #define E1000_MANC_SMB_CLK_OUT_SHIFT 29 /* SMBus Clock Out Shift */
  1912. /* SW Semaphore Register */
  1913. #define E1000_SWSM_SMBI 0x00000001 /* Driver Semaphore bit */
  1914. #define E1000_SWSM_SWESMBI 0x00000002 /* FW Semaphore bit */
  1915. #define E1000_SWSM_WMNG 0x00000004 /* Wake MNG Clock */
  1916. #define E1000_SWSM_DRV_LOAD 0x00000008 /* Driver Loaded Bit */
  1917. /* FW Semaphore Register */
  1918. #define E1000_FWSM_MODE_MASK 0x0000000E /* FW mode */
  1919. #define E1000_FWSM_MODE_SHIFT 1
  1920. #define E1000_FWSM_FW_VALID 0x00008000 /* FW established a valid mode */
  1921. #define E1000_FWSM_RSPCIPHY 0x00000040 /* Reset PHY on PCI reset */
  1922. #define E1000_FWSM_DISSW 0x10000000 /* FW disable SW Write Access */
  1923. #define E1000_FWSM_SKUSEL_MASK 0x60000000 /* LAN SKU select */
  1924. #define E1000_FWSM_SKUEL_SHIFT 29
  1925. #define E1000_FWSM_SKUSEL_EMB 0x0 /* Embedded SKU */
  1926. #define E1000_FWSM_SKUSEL_CONS 0x1 /* Consumer SKU */
  1927. #define E1000_FWSM_SKUSEL_PERF_100 0x2 /* Perf & Corp 10/100 SKU */
  1928. #define E1000_FWSM_SKUSEL_PERF_GBE 0x3 /* Perf & Copr GbE SKU */
  1929. /* FFLT Debug Register */
  1930. #define E1000_FFLT_DBG_INVC 0x00100000 /* Invalid /C/ code handling */
  1931. typedef enum {
  1932. e1000_mng_mode_none = 0,
  1933. e1000_mng_mode_asf,
  1934. e1000_mng_mode_pt,
  1935. e1000_mng_mode_ipmi,
  1936. e1000_mng_mode_host_interface_only
  1937. } e1000_mng_mode;
  1938. /* Host Interface Control Register */
  1939. #define E1000_HICR_EN 0x00000001 /* Enable Bit - RO */
  1940. #define E1000_HICR_C 0x00000002 /* Driver sets this bit when done
  1941. * to put command in RAM */
  1942. #define E1000_HICR_SV 0x00000004 /* Status Validity */
  1943. #define E1000_HICR_FWR 0x00000080 /* FW reset. Set by the Host */
  1944. /* Host Interface Command Interface - Address range 0x8800-0x8EFF */
  1945. #define E1000_HI_MAX_DATA_LENGTH 252 /* Host Interface data length */
  1946. #define E1000_HI_MAX_BLOCK_BYTE_LENGTH 1792 /* Number of bytes in range */
  1947. #define E1000_HI_MAX_BLOCK_DWORD_LENGTH 448 /* Number of dwords in range */
  1948. #define E1000_HI_COMMAND_TIMEOUT 500 /* Time in ms to process HI command */
  1949. struct e1000_host_command_header {
  1950. u8 command_id;
  1951. u8 command_length;
  1952. u8 command_options; /* I/F bits for command, status for return */
  1953. u8 checksum;
  1954. };
  1955. struct e1000_host_command_info {
  1956. struct e1000_host_command_header command_header; /* Command Head/Command Result Head has 4 bytes */
  1957. u8 command_data[E1000_HI_MAX_DATA_LENGTH]; /* Command data can length 0..252 */
  1958. };
  1959. /* Host SMB register #0 */
  1960. #define E1000_HSMC0R_CLKIN 0x00000001 /* SMB Clock in */
  1961. #define E1000_HSMC0R_DATAIN 0x00000002 /* SMB Data in */
  1962. #define E1000_HSMC0R_DATAOUT 0x00000004 /* SMB Data out */
  1963. #define E1000_HSMC0R_CLKOUT 0x00000008 /* SMB Clock out */
  1964. /* Host SMB register #1 */
  1965. #define E1000_HSMC1R_CLKIN E1000_HSMC0R_CLKIN
  1966. #define E1000_HSMC1R_DATAIN E1000_HSMC0R_DATAIN
  1967. #define E1000_HSMC1R_DATAOUT E1000_HSMC0R_DATAOUT
  1968. #define E1000_HSMC1R_CLKOUT E1000_HSMC0R_CLKOUT
  1969. /* FW Status Register */
  1970. #define E1000_FWSTS_FWS_MASK 0x000000FF /* FW Status */
  1971. /* Wake Up Packet Length */
  1972. #define E1000_WUPL_LENGTH_MASK 0x0FFF /* Only the lower 12 bits are valid */
  1973. #define E1000_MDALIGN 4096
  1974. /* PCI-Ex registers*/
  1975. /* PCI-Ex Control Register */
  1976. #define E1000_GCR_RXD_NO_SNOOP 0x00000001
  1977. #define E1000_GCR_RXDSCW_NO_SNOOP 0x00000002
  1978. #define E1000_GCR_RXDSCR_NO_SNOOP 0x00000004
  1979. #define E1000_GCR_TXD_NO_SNOOP 0x00000008
  1980. #define E1000_GCR_TXDSCW_NO_SNOOP 0x00000010
  1981. #define E1000_GCR_TXDSCR_NO_SNOOP 0x00000020
  1982. #define PCI_EX_NO_SNOOP_ALL (E1000_GCR_RXD_NO_SNOOP | \
  1983. E1000_GCR_RXDSCW_NO_SNOOP | \
  1984. E1000_GCR_RXDSCR_NO_SNOOP | \
  1985. E1000_GCR_TXD_NO_SNOOP | \
  1986. E1000_GCR_TXDSCW_NO_SNOOP | \
  1987. E1000_GCR_TXDSCR_NO_SNOOP)
  1988. #define PCI_EX_82566_SNOOP_ALL PCI_EX_NO_SNOOP_ALL
  1989. #define E1000_GCR_L1_ACT_WITHOUT_L0S_RX 0x08000000
  1990. /* Function Active and Power State to MNG */
  1991. #define E1000_FACTPS_FUNC0_POWER_STATE_MASK 0x00000003
  1992. #define E1000_FACTPS_LAN0_VALID 0x00000004
  1993. #define E1000_FACTPS_FUNC0_AUX_EN 0x00000008
  1994. #define E1000_FACTPS_FUNC1_POWER_STATE_MASK 0x000000C0
  1995. #define E1000_FACTPS_FUNC1_POWER_STATE_SHIFT 6
  1996. #define E1000_FACTPS_LAN1_VALID 0x00000100
  1997. #define E1000_FACTPS_FUNC1_AUX_EN 0x00000200
  1998. #define E1000_FACTPS_FUNC2_POWER_STATE_MASK 0x00003000
  1999. #define E1000_FACTPS_FUNC2_POWER_STATE_SHIFT 12
  2000. #define E1000_FACTPS_IDE_ENABLE 0x00004000
  2001. #define E1000_FACTPS_FUNC2_AUX_EN 0x00008000
  2002. #define E1000_FACTPS_FUNC3_POWER_STATE_MASK 0x000C0000
  2003. #define E1000_FACTPS_FUNC3_POWER_STATE_SHIFT 18
  2004. #define E1000_FACTPS_SP_ENABLE 0x00100000
  2005. #define E1000_FACTPS_FUNC3_AUX_EN 0x00200000
  2006. #define E1000_FACTPS_FUNC4_POWER_STATE_MASK 0x03000000
  2007. #define E1000_FACTPS_FUNC4_POWER_STATE_SHIFT 24
  2008. #define E1000_FACTPS_IPMI_ENABLE 0x04000000
  2009. #define E1000_FACTPS_FUNC4_AUX_EN 0x08000000
  2010. #define E1000_FACTPS_MNGCG 0x20000000
  2011. #define E1000_FACTPS_LAN_FUNC_SEL 0x40000000
  2012. #define E1000_FACTPS_PM_STATE_CHANGED 0x80000000
  2013. /* PCI-Ex Config Space */
  2014. #define PCI_EX_LINK_STATUS 0x12
  2015. #define PCI_EX_LINK_WIDTH_MASK 0x3F0
  2016. #define PCI_EX_LINK_WIDTH_SHIFT 4
  2017. /* EEPROM Commands - Microwire */
  2018. #define EEPROM_READ_OPCODE_MICROWIRE 0x6 /* EEPROM read opcode */
  2019. #define EEPROM_WRITE_OPCODE_MICROWIRE 0x5 /* EEPROM write opcode */
  2020. #define EEPROM_ERASE_OPCODE_MICROWIRE 0x7 /* EEPROM erase opcode */
  2021. #define EEPROM_EWEN_OPCODE_MICROWIRE 0x13 /* EEPROM erase/write enable */
  2022. #define EEPROM_EWDS_OPCODE_MICROWIRE 0x10 /* EEPROM erase/write disable */
  2023. /* EEPROM Commands - SPI */
  2024. #define EEPROM_MAX_RETRY_SPI 5000 /* Max wait of 5ms, for RDY signal */
  2025. #define EEPROM_READ_OPCODE_SPI 0x03 /* EEPROM read opcode */
  2026. #define EEPROM_WRITE_OPCODE_SPI 0x02 /* EEPROM write opcode */
  2027. #define EEPROM_A8_OPCODE_SPI 0x08 /* opcode bit-3 = address bit-8 */
  2028. #define EEPROM_WREN_OPCODE_SPI 0x06 /* EEPROM set Write Enable latch */
  2029. #define EEPROM_WRDI_OPCODE_SPI 0x04 /* EEPROM reset Write Enable latch */
  2030. #define EEPROM_RDSR_OPCODE_SPI 0x05 /* EEPROM read Status register */
  2031. #define EEPROM_WRSR_OPCODE_SPI 0x01 /* EEPROM write Status register */
  2032. #define EEPROM_ERASE4K_OPCODE_SPI 0x20 /* EEPROM ERASE 4KB */
  2033. #define EEPROM_ERASE64K_OPCODE_SPI 0xD8 /* EEPROM ERASE 64KB */
  2034. #define EEPROM_ERASE256_OPCODE_SPI 0xDB /* EEPROM ERASE 256B */
  2035. /* EEPROM Size definitions */
  2036. #define EEPROM_WORD_SIZE_SHIFT 6
  2037. #define EEPROM_SIZE_SHIFT 10
  2038. #define EEPROM_SIZE_MASK 0x1C00
  2039. /* EEPROM Word Offsets */
  2040. #define EEPROM_COMPAT 0x0003
  2041. #define EEPROM_ID_LED_SETTINGS 0x0004
  2042. #define EEPROM_VERSION 0x0005
  2043. #define EEPROM_SERDES_AMPLITUDE 0x0006 /* For SERDES output amplitude adjustment. */
  2044. #define EEPROM_PHY_CLASS_WORD 0x0007
  2045. #define EEPROM_INIT_CONTROL1_REG 0x000A
  2046. #define EEPROM_INIT_CONTROL2_REG 0x000F
  2047. #define EEPROM_SWDEF_PINS_CTRL_PORT_1 0x0010
  2048. #define EEPROM_INIT_CONTROL3_PORT_B 0x0014
  2049. #define EEPROM_INIT_3GIO_3 0x001A
  2050. #define EEPROM_SWDEF_PINS_CTRL_PORT_0 0x0020
  2051. #define EEPROM_INIT_CONTROL3_PORT_A 0x0024
  2052. #define EEPROM_CFG 0x0012
  2053. #define EEPROM_FLASH_VERSION 0x0032
  2054. #define EEPROM_CHECKSUM_REG 0x003F
  2055. #define E1000_EEPROM_CFG_DONE 0x00040000 /* MNG config cycle done */
  2056. #define E1000_EEPROM_CFG_DONE_PORT_1 0x00080000 /* ...for second port */
  2057. /* Word definitions for ID LED Settings */
  2058. #define ID_LED_RESERVED_0000 0x0000
  2059. #define ID_LED_RESERVED_FFFF 0xFFFF
  2060. #define ID_LED_DEFAULT ((ID_LED_OFF1_ON2 << 12) | \
  2061. (ID_LED_OFF1_OFF2 << 8) | \
  2062. (ID_LED_DEF1_DEF2 << 4) | \
  2063. (ID_LED_DEF1_DEF2))
  2064. #define ID_LED_DEF1_DEF2 0x1
  2065. #define ID_LED_DEF1_ON2 0x2
  2066. #define ID_LED_DEF1_OFF2 0x3
  2067. #define ID_LED_ON1_DEF2 0x4
  2068. #define ID_LED_ON1_ON2 0x5
  2069. #define ID_LED_ON1_OFF2 0x6
  2070. #define ID_LED_OFF1_DEF2 0x7
  2071. #define ID_LED_OFF1_ON2 0x8
  2072. #define ID_LED_OFF1_OFF2 0x9
  2073. #define IGP_ACTIVITY_LED_MASK 0xFFFFF0FF
  2074. #define IGP_ACTIVITY_LED_ENABLE 0x0300
  2075. #define IGP_LED3_MODE 0x07000000
  2076. /* Mask bits for SERDES amplitude adjustment in Word 6 of the EEPROM */
  2077. #define EEPROM_SERDES_AMPLITUDE_MASK 0x000F
  2078. /* Mask bit for PHY class in Word 7 of the EEPROM */
  2079. #define EEPROM_PHY_CLASS_A 0x8000
  2080. /* Mask bits for fields in Word 0x0a of the EEPROM */
  2081. #define EEPROM_WORD0A_ILOS 0x0010
  2082. #define EEPROM_WORD0A_SWDPIO 0x01E0
  2083. #define EEPROM_WORD0A_LRST 0x0200
  2084. #define EEPROM_WORD0A_FD 0x0400
  2085. #define EEPROM_WORD0A_66MHZ 0x0800
  2086. /* Mask bits for fields in Word 0x0f of the EEPROM */
  2087. #define EEPROM_WORD0F_PAUSE_MASK 0x3000
  2088. #define EEPROM_WORD0F_PAUSE 0x1000
  2089. #define EEPROM_WORD0F_ASM_DIR 0x2000
  2090. #define EEPROM_WORD0F_ANE 0x0800
  2091. #define EEPROM_WORD0F_SWPDIO_EXT 0x00F0
  2092. #define EEPROM_WORD0F_LPLU 0x0001
  2093. /* Mask bits for fields in Word 0x10/0x20 of the EEPROM */
  2094. #define EEPROM_WORD1020_GIGA_DISABLE 0x0010
  2095. #define EEPROM_WORD1020_GIGA_DISABLE_NON_D0A 0x0008
  2096. /* Mask bits for fields in Word 0x1a of the EEPROM */
  2097. #define EEPROM_WORD1A_ASPM_MASK 0x000C
  2098. /* For checksumming, the sum of all words in the EEPROM should equal 0xBABA. */
  2099. #define EEPROM_SUM 0xBABA
  2100. /* EEPROM Map defines (WORD OFFSETS)*/
  2101. #define EEPROM_NODE_ADDRESS_BYTE_0 0
  2102. #define EEPROM_PBA_BYTE_1 8
  2103. #define EEPROM_RESERVED_WORD 0xFFFF
  2104. /* EEPROM Map Sizes (Byte Counts) */
  2105. #define PBA_SIZE 4
  2106. /* Collision related configuration parameters */
  2107. #define E1000_COLLISION_THRESHOLD 15
  2108. #define E1000_CT_SHIFT 4
  2109. /* Collision distance is a 0-based value that applies to
  2110. * half-duplex-capable hardware only. */
  2111. #define E1000_COLLISION_DISTANCE 63
  2112. #define E1000_COLLISION_DISTANCE_82542 64
  2113. #define E1000_FDX_COLLISION_DISTANCE E1000_COLLISION_DISTANCE
  2114. #define E1000_HDX_COLLISION_DISTANCE E1000_COLLISION_DISTANCE
  2115. #define E1000_COLD_SHIFT 12
  2116. /* Number of Transmit and Receive Descriptors must be a multiple of 8 */
  2117. #define REQ_TX_DESCRIPTOR_MULTIPLE 8
  2118. #define REQ_RX_DESCRIPTOR_MULTIPLE 8
  2119. /* Default values for the transmit IPG register */
  2120. #define DEFAULT_82542_TIPG_IPGT 10
  2121. #define DEFAULT_82543_TIPG_IPGT_FIBER 9
  2122. #define DEFAULT_82543_TIPG_IPGT_COPPER 8
  2123. #define E1000_TIPG_IPGT_MASK 0x000003FF
  2124. #define E1000_TIPG_IPGR1_MASK 0x000FFC00
  2125. #define E1000_TIPG_IPGR2_MASK 0x3FF00000
  2126. #define DEFAULT_82542_TIPG_IPGR1 2
  2127. #define DEFAULT_82543_TIPG_IPGR1 8
  2128. #define E1000_TIPG_IPGR1_SHIFT 10
  2129. #define DEFAULT_82542_TIPG_IPGR2 10
  2130. #define DEFAULT_82543_TIPG_IPGR2 6
  2131. #define E1000_TIPG_IPGR2_SHIFT 20
  2132. #define E1000_TXDMAC_DPP 0x00000001
  2133. /* Adaptive IFS defines */
  2134. #define TX_THRESHOLD_START 8
  2135. #define TX_THRESHOLD_INCREMENT 10
  2136. #define TX_THRESHOLD_DECREMENT 1
  2137. #define TX_THRESHOLD_STOP 190
  2138. #define TX_THRESHOLD_DISABLE 0
  2139. #define TX_THRESHOLD_TIMER_MS 10000
  2140. #define MIN_NUM_XMITS 1000
  2141. #define IFS_MAX 80
  2142. #define IFS_STEP 10
  2143. #define IFS_MIN 40
  2144. #define IFS_RATIO 4
  2145. /* Extended Configuration Control and Size */
  2146. #define E1000_EXTCNF_CTRL_PCIE_WRITE_ENABLE 0x00000001
  2147. #define E1000_EXTCNF_CTRL_PHY_WRITE_ENABLE 0x00000002
  2148. #define E1000_EXTCNF_CTRL_D_UD_ENABLE 0x00000004
  2149. #define E1000_EXTCNF_CTRL_D_UD_LATENCY 0x00000008
  2150. #define E1000_EXTCNF_CTRL_D_UD_OWNER 0x00000010
  2151. #define E1000_EXTCNF_CTRL_MDIO_SW_OWNERSHIP 0x00000020
  2152. #define E1000_EXTCNF_CTRL_MDIO_HW_OWNERSHIP 0x00000040
  2153. #define E1000_EXTCNF_CTRL_EXT_CNF_POINTER 0x0FFF0000
  2154. #define E1000_EXTCNF_SIZE_EXT_PHY_LENGTH 0x000000FF
  2155. #define E1000_EXTCNF_SIZE_EXT_DOCK_LENGTH 0x0000FF00
  2156. #define E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH 0x00FF0000
  2157. #define E1000_EXTCNF_CTRL_LCD_WRITE_ENABLE 0x00000001
  2158. #define E1000_EXTCNF_CTRL_SWFLAG 0x00000020
  2159. /* PBA constants */
  2160. #define E1000_PBA_8K 0x0008 /* 8KB, default Rx allocation */
  2161. #define E1000_PBA_12K 0x000C /* 12KB, default Rx allocation */
  2162. #define E1000_PBA_16K 0x0010 /* 16KB, default TX allocation */
  2163. #define E1000_PBA_20K 0x0014
  2164. #define E1000_PBA_22K 0x0016
  2165. #define E1000_PBA_24K 0x0018
  2166. #define E1000_PBA_30K 0x001E
  2167. #define E1000_PBA_32K 0x0020
  2168. #define E1000_PBA_34K 0x0022
  2169. #define E1000_PBA_38K 0x0026
  2170. #define E1000_PBA_40K 0x0028
  2171. #define E1000_PBA_48K 0x0030 /* 48KB, default RX allocation */
  2172. #define E1000_PBS_16K E1000_PBA_16K
  2173. /* Flow Control Constants */
  2174. #define FLOW_CONTROL_ADDRESS_LOW 0x00C28001
  2175. #define FLOW_CONTROL_ADDRESS_HIGH 0x00000100
  2176. #define FLOW_CONTROL_TYPE 0x8808
  2177. /* The historical defaults for the flow control values are given below. */
  2178. #define FC_DEFAULT_HI_THRESH (0x8000) /* 32KB */
  2179. #define FC_DEFAULT_LO_THRESH (0x4000) /* 16KB */
  2180. #define FC_DEFAULT_TX_TIMER (0x100) /* ~130 us */
  2181. /* PCIX Config space */
  2182. #define PCIX_COMMAND_REGISTER 0xE6
  2183. #define PCIX_STATUS_REGISTER_LO 0xE8
  2184. #define PCIX_STATUS_REGISTER_HI 0xEA
  2185. #define PCIX_COMMAND_MMRBC_MASK 0x000C
  2186. #define PCIX_COMMAND_MMRBC_SHIFT 0x2
  2187. #define PCIX_STATUS_HI_MMRBC_MASK 0x0060
  2188. #define PCIX_STATUS_HI_MMRBC_SHIFT 0x5
  2189. #define PCIX_STATUS_HI_MMRBC_4K 0x3
  2190. #define PCIX_STATUS_HI_MMRBC_2K 0x2
  2191. /* Number of bits required to shift right the "pause" bits from the
  2192. * EEPROM (bits 13:12) to the "pause" (bits 8:7) field in the TXCW register.
  2193. */
  2194. #define PAUSE_SHIFT 5
  2195. /* Number of bits required to shift left the "SWDPIO" bits from the
  2196. * EEPROM (bits 8:5) to the "SWDPIO" (bits 25:22) field in the CTRL register.
  2197. */
  2198. #define SWDPIO_SHIFT 17
  2199. /* Number of bits required to shift left the "SWDPIO_EXT" bits from the
  2200. * EEPROM word F (bits 7:4) to the bits 11:8 of The Extended CTRL register.
  2201. */
  2202. #define SWDPIO__EXT_SHIFT 4
  2203. /* Number of bits required to shift left the "ILOS" bit from the EEPROM
  2204. * (bit 4) to the "ILOS" (bit 7) field in the CTRL register.
  2205. */
  2206. #define ILOS_SHIFT 3
  2207. #define RECEIVE_BUFFER_ALIGN_SIZE (256)
  2208. /* Number of milliseconds we wait for auto-negotiation to complete */
  2209. #define LINK_UP_TIMEOUT 500
  2210. /* Number of milliseconds we wait for Eeprom auto read bit done after MAC reset */
  2211. #define AUTO_READ_DONE_TIMEOUT 10
  2212. /* Number of milliseconds we wait for PHY configuration done after MAC reset */
  2213. #define PHY_CFG_TIMEOUT 100
  2214. #define E1000_TX_BUFFER_SIZE ((u32)1514)
  2215. /* The carrier extension symbol, as received by the NIC. */
  2216. #define CARRIER_EXTENSION 0x0F
  2217. /* TBI_ACCEPT macro definition:
  2218. *
  2219. * This macro requires:
  2220. * adapter = a pointer to struct e1000_hw
  2221. * status = the 8 bit status field of the RX descriptor with EOP set
  2222. * error = the 8 bit error field of the RX descriptor with EOP set
  2223. * length = the sum of all the length fields of the RX descriptors that
  2224. * make up the current frame
  2225. * last_byte = the last byte of the frame DMAed by the hardware
  2226. * max_frame_length = the maximum frame length we want to accept.
  2227. * min_frame_length = the minimum frame length we want to accept.
  2228. *
  2229. * This macro is a conditional that should be used in the interrupt
  2230. * handler's Rx processing routine when RxErrors have been detected.
  2231. *
  2232. * Typical use:
  2233. * ...
  2234. * if (TBI_ACCEPT) {
  2235. * accept_frame = true;
  2236. * e1000_tbi_adjust_stats(adapter, MacAddress);
  2237. * frame_length--;
  2238. * } else {
  2239. * accept_frame = false;
  2240. * }
  2241. * ...
  2242. */
  2243. #define TBI_ACCEPT(adapter, status, errors, length, last_byte) \
  2244. ((adapter)->tbi_compatibility_on && \
  2245. (((errors) & E1000_RXD_ERR_FRAME_ERR_MASK) == E1000_RXD_ERR_CE) && \
  2246. ((last_byte) == CARRIER_EXTENSION) && \
  2247. (((status) & E1000_RXD_STAT_VP) ? \
  2248. (((length) > ((adapter)->min_frame_size - VLAN_TAG_SIZE)) && \
  2249. ((length) <= ((adapter)->max_frame_size + 1))) : \
  2250. (((length) > (adapter)->min_frame_size) && \
  2251. ((length) <= ((adapter)->max_frame_size + VLAN_TAG_SIZE + 1)))))
  2252. /* Structures, enums, and macros for the PHY */
  2253. /* Bit definitions for the Management Data IO (MDIO) and Management Data
  2254. * Clock (MDC) pins in the Device Control Register.
  2255. */
  2256. #define E1000_CTRL_PHY_RESET_DIR E1000_CTRL_SWDPIO0
  2257. #define E1000_CTRL_PHY_RESET E1000_CTRL_SWDPIN0
  2258. #define E1000_CTRL_MDIO_DIR E1000_CTRL_SWDPIO2
  2259. #define E1000_CTRL_MDIO E1000_CTRL_SWDPIN2
  2260. #define E1000_CTRL_MDC_DIR E1000_CTRL_SWDPIO3
  2261. #define E1000_CTRL_MDC E1000_CTRL_SWDPIN3
  2262. #define E1000_CTRL_PHY_RESET_DIR4 E1000_CTRL_EXT_SDP4_DIR
  2263. #define E1000_CTRL_PHY_RESET4 E1000_CTRL_EXT_SDP4_DATA
  2264. /* PHY 1000 MII Register/Bit Definitions */
  2265. /* PHY Registers defined by IEEE */
  2266. #define PHY_CTRL 0x00 /* Control Register */
  2267. #define PHY_STATUS 0x01 /* Status Register */
  2268. #define PHY_ID1 0x02 /* Phy Id Reg (word 1) */
  2269. #define PHY_ID2 0x03 /* Phy Id Reg (word 2) */
  2270. #define PHY_AUTONEG_ADV 0x04 /* Autoneg Advertisement */
  2271. #define PHY_LP_ABILITY 0x05 /* Link Partner Ability (Base Page) */
  2272. #define PHY_AUTONEG_EXP 0x06 /* Autoneg Expansion Reg */
  2273. #define PHY_NEXT_PAGE_TX 0x07 /* Next Page TX */
  2274. #define PHY_LP_NEXT_PAGE 0x08 /* Link Partner Next Page */
  2275. #define PHY_1000T_CTRL 0x09 /* 1000Base-T Control Reg */
  2276. #define PHY_1000T_STATUS 0x0A /* 1000Base-T Status Reg */
  2277. #define PHY_EXT_STATUS 0x0F /* Extended Status Reg */
  2278. #define MAX_PHY_REG_ADDRESS 0x1F /* 5 bit address bus (0-0x1F) */
  2279. #define MAX_PHY_MULTI_PAGE_REG 0xF /* Registers equal on all pages */
  2280. /* M88E1000 Specific Registers */
  2281. #define M88E1000_PHY_SPEC_CTRL 0x10 /* PHY Specific Control Register */
  2282. #define M88E1000_PHY_SPEC_STATUS 0x11 /* PHY Specific Status Register */
  2283. #define M88E1000_INT_ENABLE 0x12 /* Interrupt Enable Register */
  2284. #define M88E1000_INT_STATUS 0x13 /* Interrupt Status Register */
  2285. #define M88E1000_EXT_PHY_SPEC_CTRL 0x14 /* Extended PHY Specific Control */
  2286. #define M88E1000_RX_ERR_CNTR 0x15 /* Receive Error Counter */
  2287. #define M88E1000_PHY_EXT_CTRL 0x1A /* PHY extend control register */
  2288. #define M88E1000_PHY_PAGE_SELECT 0x1D /* Reg 29 for page number setting */
  2289. #define M88E1000_PHY_GEN_CONTROL 0x1E /* Its meaning depends on reg 29 */
  2290. #define M88E1000_PHY_VCO_REG_BIT8 0x100 /* Bits 8 & 11 are adjusted for */
  2291. #define M88E1000_PHY_VCO_REG_BIT11 0x800 /* improved BER performance */
  2292. #define IGP01E1000_IEEE_REGS_PAGE 0x0000
  2293. #define IGP01E1000_IEEE_RESTART_AUTONEG 0x3300
  2294. #define IGP01E1000_IEEE_FORCE_GIGA 0x0140
  2295. /* IGP01E1000 Specific Registers */
  2296. #define IGP01E1000_PHY_PORT_CONFIG 0x10 /* PHY Specific Port Config Register */
  2297. #define IGP01E1000_PHY_PORT_STATUS 0x11 /* PHY Specific Status Register */
  2298. #define IGP01E1000_PHY_PORT_CTRL 0x12 /* PHY Specific Control Register */
  2299. #define IGP01E1000_PHY_LINK_HEALTH 0x13 /* PHY Link Health Register */
  2300. #define IGP01E1000_GMII_FIFO 0x14 /* GMII FIFO Register */
  2301. #define IGP01E1000_PHY_CHANNEL_QUALITY 0x15 /* PHY Channel Quality Register */
  2302. #define IGP02E1000_PHY_POWER_MGMT 0x19
  2303. #define IGP01E1000_PHY_PAGE_SELECT 0x1F /* PHY Page Select Core Register */
  2304. /* IGP01E1000 AGC Registers - stores the cable length values*/
  2305. #define IGP01E1000_PHY_AGC_A 0x1172
  2306. #define IGP01E1000_PHY_AGC_B 0x1272
  2307. #define IGP01E1000_PHY_AGC_C 0x1472
  2308. #define IGP01E1000_PHY_AGC_D 0x1872
  2309. /* IGP02E1000 AGC Registers for cable length values */
  2310. #define IGP02E1000_PHY_AGC_A 0x11B1
  2311. #define IGP02E1000_PHY_AGC_B 0x12B1
  2312. #define IGP02E1000_PHY_AGC_C 0x14B1
  2313. #define IGP02E1000_PHY_AGC_D 0x18B1
  2314. /* IGP01E1000 DSP Reset Register */
  2315. #define IGP01E1000_PHY_DSP_RESET 0x1F33
  2316. #define IGP01E1000_PHY_DSP_SET 0x1F71
  2317. #define IGP01E1000_PHY_DSP_FFE 0x1F35
  2318. #define IGP01E1000_PHY_CHANNEL_NUM 4
  2319. #define IGP02E1000_PHY_CHANNEL_NUM 4
  2320. #define IGP01E1000_PHY_AGC_PARAM_A 0x1171
  2321. #define IGP01E1000_PHY_AGC_PARAM_B 0x1271
  2322. #define IGP01E1000_PHY_AGC_PARAM_C 0x1471
  2323. #define IGP01E1000_PHY_AGC_PARAM_D 0x1871
  2324. #define IGP01E1000_PHY_EDAC_MU_INDEX 0xC000
  2325. #define IGP01E1000_PHY_EDAC_SIGN_EXT_9_BITS 0x8000
  2326. #define IGP01E1000_PHY_ANALOG_TX_STATE 0x2890
  2327. #define IGP01E1000_PHY_ANALOG_CLASS_A 0x2000
  2328. #define IGP01E1000_PHY_FORCE_ANALOG_ENABLE 0x0004
  2329. #define IGP01E1000_PHY_DSP_FFE_CM_CP 0x0069
  2330. #define IGP01E1000_PHY_DSP_FFE_DEFAULT 0x002A
  2331. /* IGP01E1000 PCS Initialization register - stores the polarity status when
  2332. * speed = 1000 Mbps. */
  2333. #define IGP01E1000_PHY_PCS_INIT_REG 0x00B4
  2334. #define IGP01E1000_PHY_PCS_CTRL_REG 0x00B5
  2335. #define IGP01E1000_ANALOG_REGS_PAGE 0x20C0
  2336. /* PHY Control Register */
  2337. #define MII_CR_SPEED_SELECT_MSB 0x0040 /* bits 6,13: 10=1000, 01=100, 00=10 */
  2338. #define MII_CR_COLL_TEST_ENABLE 0x0080 /* Collision test enable */
  2339. #define MII_CR_FULL_DUPLEX 0x0100 /* FDX =1, half duplex =0 */
  2340. #define MII_CR_RESTART_AUTO_NEG 0x0200 /* Restart auto negotiation */
  2341. #define MII_CR_ISOLATE 0x0400 /* Isolate PHY from MII */
  2342. #define MII_CR_POWER_DOWN 0x0800 /* Power down */
  2343. #define MII_CR_AUTO_NEG_EN 0x1000 /* Auto Neg Enable */
  2344. #define MII_CR_SPEED_SELECT_LSB 0x2000 /* bits 6,13: 10=1000, 01=100, 00=10 */
  2345. #define MII_CR_LOOPBACK 0x4000 /* 0 = normal, 1 = loopback */
  2346. #define MII_CR_RESET 0x8000 /* 0 = normal, 1 = PHY reset */
  2347. /* PHY Status Register */
  2348. #define MII_SR_EXTENDED_CAPS 0x0001 /* Extended register capabilities */
  2349. #define MII_SR_JABBER_DETECT 0x0002 /* Jabber Detected */
  2350. #define MII_SR_LINK_STATUS 0x0004 /* Link Status 1 = link */
  2351. #define MII_SR_AUTONEG_CAPS 0x0008 /* Auto Neg Capable */
  2352. #define MII_SR_REMOTE_FAULT 0x0010 /* Remote Fault Detect */
  2353. #define MII_SR_AUTONEG_COMPLETE 0x0020 /* Auto Neg Complete */
  2354. #define MII_SR_PREAMBLE_SUPPRESS 0x0040 /* Preamble may be suppressed */
  2355. #define MII_SR_EXTENDED_STATUS 0x0100 /* Ext. status info in Reg 0x0F */
  2356. #define MII_SR_100T2_HD_CAPS 0x0200 /* 100T2 Half Duplex Capable */
  2357. #define MII_SR_100T2_FD_CAPS 0x0400 /* 100T2 Full Duplex Capable */
  2358. #define MII_SR_10T_HD_CAPS 0x0800 /* 10T Half Duplex Capable */
  2359. #define MII_SR_10T_FD_CAPS 0x1000 /* 10T Full Duplex Capable */
  2360. #define MII_SR_100X_HD_CAPS 0x2000 /* 100X Half Duplex Capable */
  2361. #define MII_SR_100X_FD_CAPS 0x4000 /* 100X Full Duplex Capable */
  2362. #define MII_SR_100T4_CAPS 0x8000 /* 100T4 Capable */
  2363. /* Autoneg Advertisement Register */
  2364. #define NWAY_AR_SELECTOR_FIELD 0x0001 /* indicates IEEE 802.3 CSMA/CD */
  2365. #define NWAY_AR_10T_HD_CAPS 0x0020 /* 10T Half Duplex Capable */
  2366. #define NWAY_AR_10T_FD_CAPS 0x0040 /* 10T Full Duplex Capable */
  2367. #define NWAY_AR_100TX_HD_CAPS 0x0080 /* 100TX Half Duplex Capable */
  2368. #define NWAY_AR_100TX_FD_CAPS 0x0100 /* 100TX Full Duplex Capable */
  2369. #define NWAY_AR_100T4_CAPS 0x0200 /* 100T4 Capable */
  2370. #define NWAY_AR_PAUSE 0x0400 /* Pause operation desired */
  2371. #define NWAY_AR_ASM_DIR 0x0800 /* Asymmetric Pause Direction bit */
  2372. #define NWAY_AR_REMOTE_FAULT 0x2000 /* Remote Fault detected */
  2373. #define NWAY_AR_NEXT_PAGE 0x8000 /* Next Page ability supported */
  2374. /* Link Partner Ability Register (Base Page) */
  2375. #define NWAY_LPAR_SELECTOR_FIELD 0x0000 /* LP protocol selector field */
  2376. #define NWAY_LPAR_10T_HD_CAPS 0x0020 /* LP is 10T Half Duplex Capable */
  2377. #define NWAY_LPAR_10T_FD_CAPS 0x0040 /* LP is 10T Full Duplex Capable */
  2378. #define NWAY_LPAR_100TX_HD_CAPS 0x0080 /* LP is 100TX Half Duplex Capable */
  2379. #define NWAY_LPAR_100TX_FD_CAPS 0x0100 /* LP is 100TX Full Duplex Capable */
  2380. #define NWAY_LPAR_100T4_CAPS 0x0200 /* LP is 100T4 Capable */
  2381. #define NWAY_LPAR_PAUSE 0x0400 /* LP Pause operation desired */
  2382. #define NWAY_LPAR_ASM_DIR 0x0800 /* LP Asymmetric Pause Direction bit */
  2383. #define NWAY_LPAR_REMOTE_FAULT 0x2000 /* LP has detected Remote Fault */
  2384. #define NWAY_LPAR_ACKNOWLEDGE 0x4000 /* LP has rx'd link code word */
  2385. #define NWAY_LPAR_NEXT_PAGE 0x8000 /* Next Page ability supported */
  2386. /* Autoneg Expansion Register */
  2387. #define NWAY_ER_LP_NWAY_CAPS 0x0001 /* LP has Auto Neg Capability */
  2388. #define NWAY_ER_PAGE_RXD 0x0002 /* LP is 10T Half Duplex Capable */
  2389. #define NWAY_ER_NEXT_PAGE_CAPS 0x0004 /* LP is 10T Full Duplex Capable */
  2390. #define NWAY_ER_LP_NEXT_PAGE_CAPS 0x0008 /* LP is 100TX Half Duplex Capable */
  2391. #define NWAY_ER_PAR_DETECT_FAULT 0x0010 /* LP is 100TX Full Duplex Capable */
  2392. /* Next Page TX Register */
  2393. #define NPTX_MSG_CODE_FIELD 0x0001 /* NP msg code or unformatted data */
  2394. #define NPTX_TOGGLE 0x0800 /* Toggles between exchanges
  2395. * of different NP
  2396. */
  2397. #define NPTX_ACKNOWLDGE2 0x1000 /* 1 = will comply with msg
  2398. * 0 = cannot comply with msg
  2399. */
  2400. #define NPTX_MSG_PAGE 0x2000 /* formatted(1)/unformatted(0) pg */
  2401. #define NPTX_NEXT_PAGE 0x8000 /* 1 = addition NP will follow
  2402. * 0 = sending last NP
  2403. */
  2404. /* Link Partner Next Page Register */
  2405. #define LP_RNPR_MSG_CODE_FIELD 0x0001 /* NP msg code or unformatted data */
  2406. #define LP_RNPR_TOGGLE 0x0800 /* Toggles between exchanges
  2407. * of different NP
  2408. */
  2409. #define LP_RNPR_ACKNOWLDGE2 0x1000 /* 1 = will comply with msg
  2410. * 0 = cannot comply with msg
  2411. */
  2412. #define LP_RNPR_MSG_PAGE 0x2000 /* formatted(1)/unformatted(0) pg */
  2413. #define LP_RNPR_ACKNOWLDGE 0x4000 /* 1 = ACK / 0 = NO ACK */
  2414. #define LP_RNPR_NEXT_PAGE 0x8000 /* 1 = addition NP will follow
  2415. * 0 = sending last NP
  2416. */
  2417. /* 1000BASE-T Control Register */
  2418. #define CR_1000T_ASYM_PAUSE 0x0080 /* Advertise asymmetric pause bit */
  2419. #define CR_1000T_HD_CAPS 0x0100 /* Advertise 1000T HD capability */
  2420. #define CR_1000T_FD_CAPS 0x0200 /* Advertise 1000T FD capability */
  2421. #define CR_1000T_REPEATER_DTE 0x0400 /* 1=Repeater/switch device port */
  2422. /* 0=DTE device */
  2423. #define CR_1000T_MS_VALUE 0x0800 /* 1=Configure PHY as Master */
  2424. /* 0=Configure PHY as Slave */
  2425. #define CR_1000T_MS_ENABLE 0x1000 /* 1=Master/Slave manual config value */
  2426. /* 0=Automatic Master/Slave config */
  2427. #define CR_1000T_TEST_MODE_NORMAL 0x0000 /* Normal Operation */
  2428. #define CR_1000T_TEST_MODE_1 0x2000 /* Transmit Waveform test */
  2429. #define CR_1000T_TEST_MODE_2 0x4000 /* Master Transmit Jitter test */
  2430. #define CR_1000T_TEST_MODE_3 0x6000 /* Slave Transmit Jitter test */
  2431. #define CR_1000T_TEST_MODE_4 0x8000 /* Transmitter Distortion test */
  2432. /* 1000BASE-T Status Register */
  2433. #define SR_1000T_IDLE_ERROR_CNT 0x00FF /* Num idle errors since last read */
  2434. #define SR_1000T_ASYM_PAUSE_DIR 0x0100 /* LP asymmetric pause direction bit */
  2435. #define SR_1000T_LP_HD_CAPS 0x0400 /* LP is 1000T HD capable */
  2436. #define SR_1000T_LP_FD_CAPS 0x0800 /* LP is 1000T FD capable */
  2437. #define SR_1000T_REMOTE_RX_STATUS 0x1000 /* Remote receiver OK */
  2438. #define SR_1000T_LOCAL_RX_STATUS 0x2000 /* Local receiver OK */
  2439. #define SR_1000T_MS_CONFIG_RES 0x4000 /* 1=Local TX is Master, 0=Slave */
  2440. #define SR_1000T_MS_CONFIG_FAULT 0x8000 /* Master/Slave config fault */
  2441. #define SR_1000T_REMOTE_RX_STATUS_SHIFT 12
  2442. #define SR_1000T_LOCAL_RX_STATUS_SHIFT 13
  2443. #define SR_1000T_PHY_EXCESSIVE_IDLE_ERR_COUNT 5
  2444. #define FFE_IDLE_ERR_COUNT_TIMEOUT_20 20
  2445. #define FFE_IDLE_ERR_COUNT_TIMEOUT_100 100
  2446. /* Extended Status Register */
  2447. #define IEEE_ESR_1000T_HD_CAPS 0x1000 /* 1000T HD capable */
  2448. #define IEEE_ESR_1000T_FD_CAPS 0x2000 /* 1000T FD capable */
  2449. #define IEEE_ESR_1000X_HD_CAPS 0x4000 /* 1000X HD capable */
  2450. #define IEEE_ESR_1000X_FD_CAPS 0x8000 /* 1000X FD capable */
  2451. #define PHY_TX_POLARITY_MASK 0x0100 /* register 10h bit 8 (polarity bit) */
  2452. #define PHY_TX_NORMAL_POLARITY 0 /* register 10h bit 8 (normal polarity) */
  2453. #define AUTO_POLARITY_DISABLE 0x0010 /* register 11h bit 4 */
  2454. /* (0=enable, 1=disable) */
  2455. /* M88E1000 PHY Specific Control Register */
  2456. #define M88E1000_PSCR_JABBER_DISABLE 0x0001 /* 1=Jabber Function disabled */
  2457. #define M88E1000_PSCR_POLARITY_REVERSAL 0x0002 /* 1=Polarity Reversal enabled */
  2458. #define M88E1000_PSCR_SQE_TEST 0x0004 /* 1=SQE Test enabled */
  2459. #define M88E1000_PSCR_CLK125_DISABLE 0x0010 /* 1=CLK125 low,
  2460. * 0=CLK125 toggling
  2461. */
  2462. #define M88E1000_PSCR_MDI_MANUAL_MODE 0x0000 /* MDI Crossover Mode bits 6:5 */
  2463. /* Manual MDI configuration */
  2464. #define M88E1000_PSCR_MDIX_MANUAL_MODE 0x0020 /* Manual MDIX configuration */
  2465. #define M88E1000_PSCR_AUTO_X_1000T 0x0040 /* 1000BASE-T: Auto crossover,
  2466. * 100BASE-TX/10BASE-T:
  2467. * MDI Mode
  2468. */
  2469. #define M88E1000_PSCR_AUTO_X_MODE 0x0060 /* Auto crossover enabled
  2470. * all speeds.
  2471. */
  2472. #define M88E1000_PSCR_10BT_EXT_DIST_ENABLE 0x0080
  2473. /* 1=Enable Extended 10BASE-T distance
  2474. * (Lower 10BASE-T RX Threshold)
  2475. * 0=Normal 10BASE-T RX Threshold */
  2476. #define M88E1000_PSCR_MII_5BIT_ENABLE 0x0100
  2477. /* 1=5-Bit interface in 100BASE-TX
  2478. * 0=MII interface in 100BASE-TX */
  2479. #define M88E1000_PSCR_SCRAMBLER_DISABLE 0x0200 /* 1=Scrambler disable */
  2480. #define M88E1000_PSCR_FORCE_LINK_GOOD 0x0400 /* 1=Force link good */
  2481. #define M88E1000_PSCR_ASSERT_CRS_ON_TX 0x0800 /* 1=Assert CRS on Transmit */
  2482. #define M88E1000_PSCR_POLARITY_REVERSAL_SHIFT 1
  2483. #define M88E1000_PSCR_AUTO_X_MODE_SHIFT 5
  2484. #define M88E1000_PSCR_10BT_EXT_DIST_ENABLE_SHIFT 7
  2485. /* M88E1000 PHY Specific Status Register */
  2486. #define M88E1000_PSSR_JABBER 0x0001 /* 1=Jabber */
  2487. #define M88E1000_PSSR_REV_POLARITY 0x0002 /* 1=Polarity reversed */
  2488. #define M88E1000_PSSR_DOWNSHIFT 0x0020 /* 1=Downshifted */
  2489. #define M88E1000_PSSR_MDIX 0x0040 /* 1=MDIX; 0=MDI */
  2490. #define M88E1000_PSSR_CABLE_LENGTH 0x0380 /* 0=<50M;1=50-80M;2=80-110M;
  2491. * 3=110-140M;4=>140M */
  2492. #define M88E1000_PSSR_LINK 0x0400 /* 1=Link up, 0=Link down */
  2493. #define M88E1000_PSSR_SPD_DPLX_RESOLVED 0x0800 /* 1=Speed & Duplex resolved */
  2494. #define M88E1000_PSSR_PAGE_RCVD 0x1000 /* 1=Page received */
  2495. #define M88E1000_PSSR_DPLX 0x2000 /* 1=Duplex 0=Half Duplex */
  2496. #define M88E1000_PSSR_SPEED 0xC000 /* Speed, bits 14:15 */
  2497. #define M88E1000_PSSR_10MBS 0x0000 /* 00=10Mbs */
  2498. #define M88E1000_PSSR_100MBS 0x4000 /* 01=100Mbs */
  2499. #define M88E1000_PSSR_1000MBS 0x8000 /* 10=1000Mbs */
  2500. #define M88E1000_PSSR_REV_POLARITY_SHIFT 1
  2501. #define M88E1000_PSSR_DOWNSHIFT_SHIFT 5
  2502. #define M88E1000_PSSR_MDIX_SHIFT 6
  2503. #define M88E1000_PSSR_CABLE_LENGTH_SHIFT 7
  2504. /* M88E1000 Extended PHY Specific Control Register */
  2505. #define M88E1000_EPSCR_FIBER_LOOPBACK 0x4000 /* 1=Fiber loopback */
  2506. #define M88E1000_EPSCR_DOWN_NO_IDLE 0x8000 /* 1=Lost lock detect enabled.
  2507. * Will assert lost lock and bring
  2508. * link down if idle not seen
  2509. * within 1ms in 1000BASE-T
  2510. */
  2511. /* Number of times we will attempt to autonegotiate before downshifting if we
  2512. * are the master */
  2513. #define M88E1000_EPSCR_MASTER_DOWNSHIFT_MASK 0x0C00
  2514. #define M88E1000_EPSCR_MASTER_DOWNSHIFT_1X 0x0000
  2515. #define M88E1000_EPSCR_MASTER_DOWNSHIFT_2X 0x0400
  2516. #define M88E1000_EPSCR_MASTER_DOWNSHIFT_3X 0x0800
  2517. #define M88E1000_EPSCR_MASTER_DOWNSHIFT_4X 0x0C00
  2518. /* Number of times we will attempt to autonegotiate before downshifting if we
  2519. * are the slave */
  2520. #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_MASK 0x0300
  2521. #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_DIS 0x0000
  2522. #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_1X 0x0100
  2523. #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_2X 0x0200
  2524. #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_3X 0x0300
  2525. #define M88E1000_EPSCR_TX_CLK_2_5 0x0060 /* 2.5 MHz TX_CLK */
  2526. #define M88E1000_EPSCR_TX_CLK_25 0x0070 /* 25 MHz TX_CLK */
  2527. #define M88E1000_EPSCR_TX_CLK_0 0x0000 /* NO TX_CLK */
  2528. /* M88EC018 Rev 2 specific DownShift settings */
  2529. #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_MASK 0x0E00
  2530. #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_1X 0x0000
  2531. #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_2X 0x0200
  2532. #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_3X 0x0400
  2533. #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_4X 0x0600
  2534. #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_5X 0x0800
  2535. #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_6X 0x0A00
  2536. #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_7X 0x0C00
  2537. #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_8X 0x0E00
  2538. /* IGP01E1000 Specific Port Config Register - R/W */
  2539. #define IGP01E1000_PSCFR_AUTO_MDIX_PAR_DETECT 0x0010
  2540. #define IGP01E1000_PSCFR_PRE_EN 0x0020
  2541. #define IGP01E1000_PSCFR_SMART_SPEED 0x0080
  2542. #define IGP01E1000_PSCFR_DISABLE_TPLOOPBACK 0x0100
  2543. #define IGP01E1000_PSCFR_DISABLE_JABBER 0x0400
  2544. #define IGP01E1000_PSCFR_DISABLE_TRANSMIT 0x2000
  2545. /* IGP01E1000 Specific Port Status Register - R/O */
  2546. #define IGP01E1000_PSSR_AUTONEG_FAILED 0x0001 /* RO LH SC */
  2547. #define IGP01E1000_PSSR_POLARITY_REVERSED 0x0002
  2548. #define IGP01E1000_PSSR_CABLE_LENGTH 0x007C
  2549. #define IGP01E1000_PSSR_FULL_DUPLEX 0x0200
  2550. #define IGP01E1000_PSSR_LINK_UP 0x0400
  2551. #define IGP01E1000_PSSR_MDIX 0x0800
  2552. #define IGP01E1000_PSSR_SPEED_MASK 0xC000 /* speed bits mask */
  2553. #define IGP01E1000_PSSR_SPEED_10MBPS 0x4000
  2554. #define IGP01E1000_PSSR_SPEED_100MBPS 0x8000
  2555. #define IGP01E1000_PSSR_SPEED_1000MBPS 0xC000
  2556. #define IGP01E1000_PSSR_CABLE_LENGTH_SHIFT 0x0002 /* shift right 2 */
  2557. #define IGP01E1000_PSSR_MDIX_SHIFT 0x000B /* shift right 11 */
  2558. /* IGP01E1000 Specific Port Control Register - R/W */
  2559. #define IGP01E1000_PSCR_TP_LOOPBACK 0x0010
  2560. #define IGP01E1000_PSCR_CORRECT_NC_SCMBLR 0x0200
  2561. #define IGP01E1000_PSCR_TEN_CRS_SELECT 0x0400
  2562. #define IGP01E1000_PSCR_FLIP_CHIP 0x0800
  2563. #define IGP01E1000_PSCR_AUTO_MDIX 0x1000
  2564. #define IGP01E1000_PSCR_FORCE_MDI_MDIX 0x2000 /* 0-MDI, 1-MDIX */
  2565. /* IGP01E1000 Specific Port Link Health Register */
  2566. #define IGP01E1000_PLHR_SS_DOWNGRADE 0x8000
  2567. #define IGP01E1000_PLHR_GIG_SCRAMBLER_ERROR 0x4000
  2568. #define IGP01E1000_PLHR_MASTER_FAULT 0x2000
  2569. #define IGP01E1000_PLHR_MASTER_RESOLUTION 0x1000
  2570. #define IGP01E1000_PLHR_GIG_REM_RCVR_NOK 0x0800 /* LH */
  2571. #define IGP01E1000_PLHR_IDLE_ERROR_CNT_OFLOW 0x0400 /* LH */
  2572. #define IGP01E1000_PLHR_DATA_ERR_1 0x0200 /* LH */
  2573. #define IGP01E1000_PLHR_DATA_ERR_0 0x0100
  2574. #define IGP01E1000_PLHR_AUTONEG_FAULT 0x0040
  2575. #define IGP01E1000_PLHR_AUTONEG_ACTIVE 0x0010
  2576. #define IGP01E1000_PLHR_VALID_CHANNEL_D 0x0008
  2577. #define IGP01E1000_PLHR_VALID_CHANNEL_C 0x0004
  2578. #define IGP01E1000_PLHR_VALID_CHANNEL_B 0x0002
  2579. #define IGP01E1000_PLHR_VALID_CHANNEL_A 0x0001
  2580. /* IGP01E1000 Channel Quality Register */
  2581. #define IGP01E1000_MSE_CHANNEL_D 0x000F
  2582. #define IGP01E1000_MSE_CHANNEL_C 0x00F0
  2583. #define IGP01E1000_MSE_CHANNEL_B 0x0F00
  2584. #define IGP01E1000_MSE_CHANNEL_A 0xF000
  2585. #define IGP02E1000_PM_SPD 0x0001 /* Smart Power Down */
  2586. #define IGP02E1000_PM_D3_LPLU 0x0004 /* Enable LPLU in non-D0a modes */
  2587. #define IGP02E1000_PM_D0_LPLU 0x0002 /* Enable LPLU in D0a mode */
  2588. /* IGP01E1000 DSP reset macros */
  2589. #define DSP_RESET_ENABLE 0x0
  2590. #define DSP_RESET_DISABLE 0x2
  2591. #define E1000_MAX_DSP_RESETS 10
  2592. /* IGP01E1000 & IGP02E1000 AGC Registers */
  2593. #define IGP01E1000_AGC_LENGTH_SHIFT 7 /* Coarse - 13:11, Fine - 10:7 */
  2594. #define IGP02E1000_AGC_LENGTH_SHIFT 9 /* Coarse - 15:13, Fine - 12:9 */
  2595. /* IGP02E1000 AGC Register Length 9-bit mask */
  2596. #define IGP02E1000_AGC_LENGTH_MASK 0x7F
  2597. /* 7 bits (3 Coarse + 4 Fine) --> 128 optional values */
  2598. #define IGP01E1000_AGC_LENGTH_TABLE_SIZE 128
  2599. #define IGP02E1000_AGC_LENGTH_TABLE_SIZE 113
  2600. /* The precision error of the cable length is +/- 10 meters */
  2601. #define IGP01E1000_AGC_RANGE 10
  2602. #define IGP02E1000_AGC_RANGE 15
  2603. /* IGP01E1000 PCS Initialization register */
  2604. /* bits 3:6 in the PCS registers stores the channels polarity */
  2605. #define IGP01E1000_PHY_POLARITY_MASK 0x0078
  2606. /* IGP01E1000 GMII FIFO Register */
  2607. #define IGP01E1000_GMII_FLEX_SPD 0x10 /* Enable flexible speed
  2608. * on Link-Up */
  2609. #define IGP01E1000_GMII_SPD 0x20 /* Enable SPD */
  2610. /* IGP01E1000 Analog Register */
  2611. #define IGP01E1000_ANALOG_SPARE_FUSE_STATUS 0x20D1
  2612. #define IGP01E1000_ANALOG_FUSE_STATUS 0x20D0
  2613. #define IGP01E1000_ANALOG_FUSE_CONTROL 0x20DC
  2614. #define IGP01E1000_ANALOG_FUSE_BYPASS 0x20DE
  2615. #define IGP01E1000_ANALOG_FUSE_POLY_MASK 0xF000
  2616. #define IGP01E1000_ANALOG_FUSE_FINE_MASK 0x0F80
  2617. #define IGP01E1000_ANALOG_FUSE_COARSE_MASK 0x0070
  2618. #define IGP01E1000_ANALOG_SPARE_FUSE_ENABLED 0x0100
  2619. #define IGP01E1000_ANALOG_FUSE_ENABLE_SW_CONTROL 0x0002
  2620. #define IGP01E1000_ANALOG_FUSE_COARSE_THRESH 0x0040
  2621. #define IGP01E1000_ANALOG_FUSE_COARSE_10 0x0010
  2622. #define IGP01E1000_ANALOG_FUSE_FINE_1 0x0080
  2623. #define IGP01E1000_ANALOG_FUSE_FINE_10 0x0500
  2624. /* Bit definitions for valid PHY IDs. */
  2625. /* I = Integrated
  2626. * E = External
  2627. */
  2628. #define M88_VENDOR 0x0141
  2629. #define M88E1000_E_PHY_ID 0x01410C50
  2630. #define M88E1000_I_PHY_ID 0x01410C30
  2631. #define M88E1011_I_PHY_ID 0x01410C20
  2632. #define IGP01E1000_I_PHY_ID 0x02A80380
  2633. #define M88E1000_12_PHY_ID M88E1000_E_PHY_ID
  2634. #define M88E1000_14_PHY_ID M88E1000_E_PHY_ID
  2635. #define M88E1011_I_REV_4 0x04
  2636. #define M88E1111_I_PHY_ID 0x01410CC0
  2637. #define M88E1118_E_PHY_ID 0x01410E40
  2638. #define L1LXT971A_PHY_ID 0x001378E0
  2639. #define RTL8211B_PHY_ID 0x001CC910
  2640. #define RTL8201N_PHY_ID 0x8200
  2641. #define RTL_PHY_CTRL_FD 0x0100 /* Full duplex.0=half; 1=full */
  2642. #define RTL_PHY_CTRL_SPD_100 0x200000 /* Force 100Mb */
  2643. /* Bits...
  2644. * 15-5: page
  2645. * 4-0: register offset
  2646. */
  2647. #define PHY_PAGE_SHIFT 5
  2648. #define PHY_REG(page, reg) \
  2649. (((page) << PHY_PAGE_SHIFT) | ((reg) & MAX_PHY_REG_ADDRESS))
  2650. #define IGP3_PHY_PORT_CTRL \
  2651. PHY_REG(769, 17) /* Port General Configuration */
  2652. #define IGP3_PHY_RATE_ADAPT_CTRL \
  2653. PHY_REG(769, 25) /* Rate Adapter Control Register */
  2654. #define IGP3_KMRN_FIFO_CTRL_STATS \
  2655. PHY_REG(770, 16) /* KMRN FIFO's control/status register */
  2656. #define IGP3_KMRN_POWER_MNG_CTRL \
  2657. PHY_REG(770, 17) /* KMRN Power Management Control Register */
  2658. #define IGP3_KMRN_INBAND_CTRL \
  2659. PHY_REG(770, 18) /* KMRN Inband Control Register */
  2660. #define IGP3_KMRN_DIAG \
  2661. PHY_REG(770, 19) /* KMRN Diagnostic register */
  2662. #define IGP3_KMRN_DIAG_PCS_LOCK_LOSS 0x0002 /* RX PCS is not synced */
  2663. #define IGP3_KMRN_ACK_TIMEOUT \
  2664. PHY_REG(770, 20) /* KMRN Acknowledge Timeouts register */
  2665. #define IGP3_VR_CTRL \
  2666. PHY_REG(776, 18) /* Voltage regulator control register */
  2667. #define IGP3_VR_CTRL_MODE_SHUT 0x0200 /* Enter powerdown, shutdown VRs */
  2668. #define IGP3_VR_CTRL_MODE_MASK 0x0300 /* Shutdown VR Mask */
  2669. #define IGP3_CAPABILITY \
  2670. PHY_REG(776, 19) /* IGP3 Capability Register */
  2671. /* Capabilities for SKU Control */
  2672. #define IGP3_CAP_INITIATE_TEAM 0x0001 /* Able to initiate a team */
  2673. #define IGP3_CAP_WFM 0x0002 /* Support WoL and PXE */
  2674. #define IGP3_CAP_ASF 0x0004 /* Support ASF */
  2675. #define IGP3_CAP_LPLU 0x0008 /* Support Low Power Link Up */
  2676. #define IGP3_CAP_DC_AUTO_SPEED 0x0010 /* Support AC/DC Auto Link Speed */
  2677. #define IGP3_CAP_SPD 0x0020 /* Support Smart Power Down */
  2678. #define IGP3_CAP_MULT_QUEUE 0x0040 /* Support 2 tx & 2 rx queues */
  2679. #define IGP3_CAP_RSS 0x0080 /* Support RSS */
  2680. #define IGP3_CAP_8021PQ 0x0100 /* Support 802.1Q & 802.1p */
  2681. #define IGP3_CAP_AMT_CB 0x0200 /* Support active manageability and circuit breaker */
  2682. #define IGP3_PPC_JORDAN_EN 0x0001
  2683. #define IGP3_PPC_JORDAN_GIGA_SPEED 0x0002
  2684. #define IGP3_KMRN_PMC_EE_IDLE_LINK_DIS 0x0001
  2685. #define IGP3_KMRN_PMC_K0S_ENTRY_LATENCY_MASK 0x001E
  2686. #define IGP3_KMRN_PMC_K0S_MODE1_EN_GIGA 0x0020
  2687. #define IGP3_KMRN_PMC_K0S_MODE1_EN_100 0x0040
  2688. #define IGP3E1000_PHY_MISC_CTRL 0x1B /* Misc. Ctrl register */
  2689. #define IGP3_PHY_MISC_DUPLEX_MANUAL_SET 0x1000 /* Duplex Manual Set */
  2690. #define IGP3_KMRN_EXT_CTRL PHY_REG(770, 18)
  2691. #define IGP3_KMRN_EC_DIS_INBAND 0x0080
  2692. #define IGP03E1000_E_PHY_ID 0x02A80390
  2693. #define IFE_E_PHY_ID 0x02A80330 /* 10/100 PHY */
  2694. #define IFE_PLUS_E_PHY_ID 0x02A80320
  2695. #define IFE_C_E_PHY_ID 0x02A80310
  2696. #define IFE_PHY_EXTENDED_STATUS_CONTROL 0x10 /* 100BaseTx Extended Status, Control and Address */
  2697. #define IFE_PHY_SPECIAL_CONTROL 0x11 /* 100BaseTx PHY special control register */
  2698. #define IFE_PHY_RCV_FALSE_CARRIER 0x13 /* 100BaseTx Receive False Carrier Counter */
  2699. #define IFE_PHY_RCV_DISCONNECT 0x14 /* 100BaseTx Receive Disconnect Counter */
  2700. #define IFE_PHY_RCV_ERROT_FRAME 0x15 /* 100BaseTx Receive Error Frame Counter */
  2701. #define IFE_PHY_RCV_SYMBOL_ERR 0x16 /* Receive Symbol Error Counter */
  2702. #define IFE_PHY_PREM_EOF_ERR 0x17 /* 100BaseTx Receive Premature End Of Frame Error Counter */
  2703. #define IFE_PHY_RCV_EOF_ERR 0x18 /* 10BaseT Receive End Of Frame Error Counter */
  2704. #define IFE_PHY_TX_JABBER_DETECT 0x19 /* 10BaseT Transmit Jabber Detect Counter */
  2705. #define IFE_PHY_EQUALIZER 0x1A /* PHY Equalizer Control and Status */
  2706. #define IFE_PHY_SPECIAL_CONTROL_LED 0x1B /* PHY special control and LED configuration */
  2707. #define IFE_PHY_MDIX_CONTROL 0x1C /* MDI/MDI-X Control register */
  2708. #define IFE_PHY_HWI_CONTROL 0x1D /* Hardware Integrity Control (HWI) */
  2709. #define IFE_PESC_REDUCED_POWER_DOWN_DISABLE 0x2000 /* Default 1 = Disable auto reduced power down */
  2710. #define IFE_PESC_100BTX_POWER_DOWN 0x0400 /* Indicates the power state of 100BASE-TX */
  2711. #define IFE_PESC_10BTX_POWER_DOWN 0x0200 /* Indicates the power state of 10BASE-T */
  2712. #define IFE_PESC_POLARITY_REVERSED 0x0100 /* Indicates 10BASE-T polarity */
  2713. #define IFE_PESC_PHY_ADDR_MASK 0x007C /* Bit 6:2 for sampled PHY address */
  2714. #define IFE_PESC_SPEED 0x0002 /* Auto-negotiation speed result 1=100Mbs, 0=10Mbs */
  2715. #define IFE_PESC_DUPLEX 0x0001 /* Auto-negotiation duplex result 1=Full, 0=Half */
  2716. #define IFE_PESC_POLARITY_REVERSED_SHIFT 8
  2717. #define IFE_PSC_DISABLE_DYNAMIC_POWER_DOWN 0x0100 /* 1 = Dynamic Power Down disabled */
  2718. #define IFE_PSC_FORCE_POLARITY 0x0020 /* 1=Reversed Polarity, 0=Normal */
  2719. #define IFE_PSC_AUTO_POLARITY_DISABLE 0x0010 /* 1=Auto Polarity Disabled, 0=Enabled */
  2720. #define IFE_PSC_JABBER_FUNC_DISABLE 0x0001 /* 1=Jabber Disabled, 0=Normal Jabber Operation */
  2721. #define IFE_PSC_FORCE_POLARITY_SHIFT 5
  2722. #define IFE_PSC_AUTO_POLARITY_DISABLE_SHIFT 4
  2723. #define IFE_PMC_AUTO_MDIX 0x0080 /* 1=enable MDI/MDI-X feature, default 0=disabled */
  2724. #define IFE_PMC_FORCE_MDIX 0x0040 /* 1=force MDIX-X, 0=force MDI */
  2725. #define IFE_PMC_MDIX_STATUS 0x0020 /* 1=MDI-X, 0=MDI */
  2726. #define IFE_PMC_AUTO_MDIX_COMPLETE 0x0010 /* Resolution algorithm is completed */
  2727. #define IFE_PMC_MDIX_MODE_SHIFT 6
  2728. #define IFE_PHC_MDIX_RESET_ALL_MASK 0x0000 /* Disable auto MDI-X */
  2729. #define IFE_PHC_HWI_ENABLE 0x8000 /* Enable the HWI feature */
  2730. #define IFE_PHC_ABILITY_CHECK 0x4000 /* 1= Test Passed, 0=failed */
  2731. #define IFE_PHC_TEST_EXEC 0x2000 /* PHY launch test pulses on the wire */
  2732. #define IFE_PHC_HIGHZ 0x0200 /* 1 = Open Circuit */
  2733. #define IFE_PHC_LOWZ 0x0400 /* 1 = Short Circuit */
  2734. #define IFE_PHC_LOW_HIGH_Z_MASK 0x0600 /* Mask for indication type of problem on the line */
  2735. #define IFE_PHC_DISTANCE_MASK 0x01FF /* Mask for distance to the cable problem, in 80cm granularity */
  2736. #define IFE_PHC_RESET_ALL_MASK 0x0000 /* Disable HWI */
  2737. #define IFE_PSCL_PROBE_MODE 0x0020 /* LED Probe mode */
  2738. #define IFE_PSCL_PROBE_LEDS_OFF 0x0006 /* Force LEDs 0 and 2 off */
  2739. #define IFE_PSCL_PROBE_LEDS_ON 0x0007 /* Force LEDs 0 and 2 on */
  2740. #define ICH_FLASH_COMMAND_TIMEOUT 5000 /* 5000 uSecs - adjusted */
  2741. #define ICH_FLASH_ERASE_TIMEOUT 3000000 /* Up to 3 seconds - worst case */
  2742. #define ICH_FLASH_CYCLE_REPEAT_COUNT 10 /* 10 cycles */
  2743. #define ICH_FLASH_SEG_SIZE_256 256
  2744. #define ICH_FLASH_SEG_SIZE_4K 4096
  2745. #define ICH_FLASH_SEG_SIZE_64K 65536
  2746. #define ICH_CYCLE_READ 0x0
  2747. #define ICH_CYCLE_RESERVED 0x1
  2748. #define ICH_CYCLE_WRITE 0x2
  2749. #define ICH_CYCLE_ERASE 0x3
  2750. #define ICH_FLASH_GFPREG 0x0000
  2751. #define ICH_FLASH_HSFSTS 0x0004
  2752. #define ICH_FLASH_HSFCTL 0x0006
  2753. #define ICH_FLASH_FADDR 0x0008
  2754. #define ICH_FLASH_FDATA0 0x0010
  2755. #define ICH_FLASH_FRACC 0x0050
  2756. #define ICH_FLASH_FREG0 0x0054
  2757. #define ICH_FLASH_FREG1 0x0058
  2758. #define ICH_FLASH_FREG2 0x005C
  2759. #define ICH_FLASH_FREG3 0x0060
  2760. #define ICH_FLASH_FPR0 0x0074
  2761. #define ICH_FLASH_FPR1 0x0078
  2762. #define ICH_FLASH_SSFSTS 0x0090
  2763. #define ICH_FLASH_SSFCTL 0x0092
  2764. #define ICH_FLASH_PREOP 0x0094
  2765. #define ICH_FLASH_OPTYPE 0x0096
  2766. #define ICH_FLASH_OPMENU 0x0098
  2767. #define ICH_FLASH_REG_MAPSIZE 0x00A0
  2768. #define ICH_FLASH_SECTOR_SIZE 4096
  2769. #define ICH_GFPREG_BASE_MASK 0x1FFF
  2770. #define ICH_FLASH_LINEAR_ADDR_MASK 0x00FFFFFF
  2771. /* Miscellaneous PHY bit definitions. */
  2772. #define PHY_PREAMBLE 0xFFFFFFFF
  2773. #define PHY_SOF 0x01
  2774. #define PHY_OP_READ 0x02
  2775. #define PHY_OP_WRITE 0x01
  2776. #define PHY_TURNAROUND 0x02
  2777. #define PHY_PREAMBLE_SIZE 32
  2778. #define MII_CR_SPEED_1000 0x0040
  2779. #define MII_CR_SPEED_100 0x2000
  2780. #define MII_CR_SPEED_10 0x0000
  2781. #define E1000_PHY_ADDRESS 0x01
  2782. #define PHY_AUTO_NEG_TIME 45 /* 4.5 Seconds */
  2783. #define PHY_FORCE_TIME 20 /* 2.0 Seconds */
  2784. #define PHY_REVISION_MASK 0xFFFFFFF0
  2785. #define DEVICE_SPEED_MASK 0x00000300 /* Device Ctrl Reg Speed Mask */
  2786. #define REG4_SPEED_MASK 0x01E0
  2787. #define REG9_SPEED_MASK 0x0300
  2788. #define ADVERTISE_10_HALF 0x0001
  2789. #define ADVERTISE_10_FULL 0x0002
  2790. #define ADVERTISE_100_HALF 0x0004
  2791. #define ADVERTISE_100_FULL 0x0008
  2792. #define ADVERTISE_1000_HALF 0x0010
  2793. #define ADVERTISE_1000_FULL 0x0020
  2794. #define AUTONEG_ADVERTISE_SPEED_DEFAULT 0x002F /* Everything but 1000-Half */
  2795. #define AUTONEG_ADVERTISE_10_100_ALL 0x000F /* All 10/100 speeds */
  2796. #define AUTONEG_ADVERTISE_10_ALL 0x0003 /* 10Mbps Full & Half speeds */
  2797. #endif /* _E1000_HW_H_ */