uli526x.c 47 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849
  1. /*
  2. This program is free software; you can redistribute it and/or
  3. modify it under the terms of the GNU General Public License
  4. as published by the Free Software Foundation; either version 2
  5. of the License, or (at your option) any later version.
  6. This program is distributed in the hope that it will be useful,
  7. but WITHOUT ANY WARRANTY; without even the implied warranty of
  8. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  9. GNU General Public License for more details.
  10. */
  11. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  12. #define DRV_NAME "uli526x"
  13. #define DRV_VERSION "0.9.3"
  14. #define DRV_RELDATE "2005-7-29"
  15. #include <linux/module.h>
  16. #include <linux/kernel.h>
  17. #include <linux/string.h>
  18. #include <linux/timer.h>
  19. #include <linux/errno.h>
  20. #include <linux/ioport.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/pci.h>
  23. #include <linux/init.h>
  24. #include <linux/netdevice.h>
  25. #include <linux/etherdevice.h>
  26. #include <linux/ethtool.h>
  27. #include <linux/skbuff.h>
  28. #include <linux/delay.h>
  29. #include <linux/spinlock.h>
  30. #include <linux/dma-mapping.h>
  31. #include <linux/bitops.h>
  32. #include <asm/processor.h>
  33. #include <asm/io.h>
  34. #include <asm/dma.h>
  35. #include <linux/uaccess.h>
  36. #define uw32(reg, val) iowrite32(val, ioaddr + (reg))
  37. #define ur32(reg) ioread32(ioaddr + (reg))
  38. /* Board/System/Debug information/definition ---------------- */
  39. #define PCI_ULI5261_ID 0x526110B9 /* ULi M5261 ID*/
  40. #define PCI_ULI5263_ID 0x526310B9 /* ULi M5263 ID*/
  41. #define ULI526X_IO_SIZE 0x100
  42. #define TX_DESC_CNT 0x20 /* Allocated Tx descriptors */
  43. #define RX_DESC_CNT 0x30 /* Allocated Rx descriptors */
  44. #define TX_FREE_DESC_CNT (TX_DESC_CNT - 2) /* Max TX packet count */
  45. #define TX_WAKE_DESC_CNT (TX_DESC_CNT - 3) /* TX wakeup count */
  46. #define DESC_ALL_CNT (TX_DESC_CNT + RX_DESC_CNT)
  47. #define TX_BUF_ALLOC 0x600
  48. #define RX_ALLOC_SIZE 0x620
  49. #define ULI526X_RESET 1
  50. #define CR0_DEFAULT 0
  51. #define CR6_DEFAULT 0x22200000
  52. #define CR7_DEFAULT 0x180c1
  53. #define CR15_DEFAULT 0x06 /* TxJabber RxWatchdog */
  54. #define TDES0_ERR_MASK 0x4302 /* TXJT, LC, EC, FUE */
  55. #define MAX_PACKET_SIZE 1514
  56. #define ULI5261_MAX_MULTICAST 14
  57. #define RX_COPY_SIZE 100
  58. #define MAX_CHECK_PACKET 0x8000
  59. #define ULI526X_10MHF 0
  60. #define ULI526X_100MHF 1
  61. #define ULI526X_10MFD 4
  62. #define ULI526X_100MFD 5
  63. #define ULI526X_AUTO 8
  64. #define ULI526X_TXTH_72 0x400000 /* TX TH 72 byte */
  65. #define ULI526X_TXTH_96 0x404000 /* TX TH 96 byte */
  66. #define ULI526X_TXTH_128 0x0000 /* TX TH 128 byte */
  67. #define ULI526X_TXTH_256 0x4000 /* TX TH 256 byte */
  68. #define ULI526X_TXTH_512 0x8000 /* TX TH 512 byte */
  69. #define ULI526X_TXTH_1K 0xC000 /* TX TH 1K byte */
  70. #define ULI526X_TIMER_WUT (jiffies + HZ * 1)/* timer wakeup time : 1 second */
  71. #define ULI526X_TX_TIMEOUT ((16*HZ)/2) /* tx packet time-out time 8 s" */
  72. #define ULI526X_TX_KICK (4*HZ/2) /* tx packet Kick-out time 2 s" */
  73. #define ULI526X_DBUG(dbug_now, msg, value) \
  74. do { \
  75. if (uli526x_debug || (dbug_now)) \
  76. pr_err("%s %lx\n", (msg), (long) (value)); \
  77. } while (0)
  78. #define SHOW_MEDIA_TYPE(mode) \
  79. pr_err("Change Speed to %sMhz %s duplex\n", \
  80. mode & 1 ? "100" : "10", \
  81. mode & 4 ? "full" : "half");
  82. /* CR9 definition: SROM/MII */
  83. #define CR9_SROM_READ 0x4800
  84. #define CR9_SRCS 0x1
  85. #define CR9_SRCLK 0x2
  86. #define CR9_CRDOUT 0x8
  87. #define SROM_DATA_0 0x0
  88. #define SROM_DATA_1 0x4
  89. #define PHY_DATA_1 0x20000
  90. #define PHY_DATA_0 0x00000
  91. #define MDCLKH 0x10000
  92. #define PHY_POWER_DOWN 0x800
  93. #define SROM_V41_CODE 0x14
  94. /* Structure/enum declaration ------------------------------- */
  95. struct tx_desc {
  96. __le32 tdes0, tdes1, tdes2, tdes3; /* Data for the card */
  97. char *tx_buf_ptr; /* Data for us */
  98. struct tx_desc *next_tx_desc;
  99. } __attribute__(( aligned(32) ));
  100. struct rx_desc {
  101. __le32 rdes0, rdes1, rdes2, rdes3; /* Data for the card */
  102. struct sk_buff *rx_skb_ptr; /* Data for us */
  103. struct rx_desc *next_rx_desc;
  104. } __attribute__(( aligned(32) ));
  105. struct uli526x_board_info {
  106. struct uli_phy_ops {
  107. void (*write)(struct uli526x_board_info *, u8, u8, u16);
  108. u16 (*read)(struct uli526x_board_info *, u8, u8);
  109. } phy;
  110. struct net_device *next_dev; /* next device */
  111. struct pci_dev *pdev; /* PCI device */
  112. spinlock_t lock;
  113. void __iomem *ioaddr; /* I/O base address */
  114. u32 cr0_data;
  115. u32 cr5_data;
  116. u32 cr6_data;
  117. u32 cr7_data;
  118. u32 cr15_data;
  119. /* pointer for memory physical address */
  120. dma_addr_t buf_pool_dma_ptr; /* Tx buffer pool memory */
  121. dma_addr_t buf_pool_dma_start; /* Tx buffer pool align dword */
  122. dma_addr_t desc_pool_dma_ptr; /* descriptor pool memory */
  123. dma_addr_t first_tx_desc_dma;
  124. dma_addr_t first_rx_desc_dma;
  125. /* descriptor pointer */
  126. unsigned char *buf_pool_ptr; /* Tx buffer pool memory */
  127. unsigned char *buf_pool_start; /* Tx buffer pool align dword */
  128. unsigned char *desc_pool_ptr; /* descriptor pool memory */
  129. struct tx_desc *first_tx_desc;
  130. struct tx_desc *tx_insert_ptr;
  131. struct tx_desc *tx_remove_ptr;
  132. struct rx_desc *first_rx_desc;
  133. struct rx_desc *rx_insert_ptr;
  134. struct rx_desc *rx_ready_ptr; /* packet come pointer */
  135. unsigned long tx_packet_cnt; /* transmitted packet count */
  136. unsigned long rx_avail_cnt; /* available rx descriptor count */
  137. unsigned long interval_rx_cnt; /* rx packet count a callback time */
  138. u16 dbug_cnt;
  139. u16 NIC_capability; /* NIC media capability */
  140. u16 PHY_reg4; /* Saved Phyxcer register 4 value */
  141. u8 media_mode; /* user specify media mode */
  142. u8 op_mode; /* real work media mode */
  143. u8 phy_addr;
  144. u8 link_failed; /* Ever link failed */
  145. u8 wait_reset; /* Hardware failed, need to reset */
  146. struct timer_list timer;
  147. /* Driver defined statistic counter */
  148. unsigned long tx_fifo_underrun;
  149. unsigned long tx_loss_carrier;
  150. unsigned long tx_no_carrier;
  151. unsigned long tx_late_collision;
  152. unsigned long tx_excessive_collision;
  153. unsigned long tx_jabber_timeout;
  154. unsigned long reset_count;
  155. unsigned long reset_cr8;
  156. unsigned long reset_fatal;
  157. unsigned long reset_TXtimeout;
  158. /* NIC SROM data */
  159. unsigned char srom[128];
  160. u8 init;
  161. };
  162. enum uli526x_offsets {
  163. DCR0 = 0x00, DCR1 = 0x08, DCR2 = 0x10, DCR3 = 0x18, DCR4 = 0x20,
  164. DCR5 = 0x28, DCR6 = 0x30, DCR7 = 0x38, DCR8 = 0x40, DCR9 = 0x48,
  165. DCR10 = 0x50, DCR11 = 0x58, DCR12 = 0x60, DCR13 = 0x68, DCR14 = 0x70,
  166. DCR15 = 0x78
  167. };
  168. enum uli526x_CR6_bits {
  169. CR6_RXSC = 0x2, CR6_PBF = 0x8, CR6_PM = 0x40, CR6_PAM = 0x80,
  170. CR6_FDM = 0x200, CR6_TXSC = 0x2000, CR6_STI = 0x100000,
  171. CR6_SFT = 0x200000, CR6_RXA = 0x40000000, CR6_NO_PURGE = 0x20000000
  172. };
  173. /* Global variable declaration ----------------------------- */
  174. static int printed_version;
  175. static const char version[] =
  176. "ULi M5261/M5263 net driver, version " DRV_VERSION " (" DRV_RELDATE ")";
  177. static int uli526x_debug;
  178. static unsigned char uli526x_media_mode = ULI526X_AUTO;
  179. static u32 uli526x_cr6_user_set;
  180. /* For module input parameter */
  181. static int debug;
  182. static u32 cr6set;
  183. static int mode = 8;
  184. /* function declaration ------------------------------------- */
  185. static int uli526x_open(struct net_device *);
  186. static netdev_tx_t uli526x_start_xmit(struct sk_buff *,
  187. struct net_device *);
  188. static int uli526x_stop(struct net_device *);
  189. static void uli526x_set_filter_mode(struct net_device *);
  190. static const struct ethtool_ops netdev_ethtool_ops;
  191. static u16 read_srom_word(struct uli526x_board_info *, int);
  192. static irqreturn_t uli526x_interrupt(int, void *);
  193. #ifdef CONFIG_NET_POLL_CONTROLLER
  194. static void uli526x_poll(struct net_device *dev);
  195. #endif
  196. static void uli526x_descriptor_init(struct net_device *, void __iomem *);
  197. static void allocate_rx_buffer(struct net_device *);
  198. static void update_cr6(u32, void __iomem *);
  199. static void send_filter_frame(struct net_device *, int);
  200. static u16 phy_readby_cr9(struct uli526x_board_info *, u8, u8);
  201. static u16 phy_readby_cr10(struct uli526x_board_info *, u8, u8);
  202. static void phy_writeby_cr9(struct uli526x_board_info *, u8, u8, u16);
  203. static void phy_writeby_cr10(struct uli526x_board_info *, u8, u8, u16);
  204. static void phy_write_1bit(struct uli526x_board_info *db, u32);
  205. static u16 phy_read_1bit(struct uli526x_board_info *db);
  206. static u8 uli526x_sense_speed(struct uli526x_board_info *);
  207. static void uli526x_process_mode(struct uli526x_board_info *);
  208. static void uli526x_timer(struct timer_list *t);
  209. static void uli526x_rx_packet(struct net_device *, struct uli526x_board_info *);
  210. static void uli526x_free_tx_pkt(struct net_device *, struct uli526x_board_info *);
  211. static void uli526x_reuse_skb(struct uli526x_board_info *, struct sk_buff *);
  212. static void uli526x_dynamic_reset(struct net_device *);
  213. static void uli526x_free_rxbuffer(struct uli526x_board_info *);
  214. static void uli526x_init(struct net_device *);
  215. static void uli526x_set_phyxcer(struct uli526x_board_info *);
  216. static void srom_clk_write(struct uli526x_board_info *db, u32 data)
  217. {
  218. void __iomem *ioaddr = db->ioaddr;
  219. uw32(DCR9, data | CR9_SROM_READ | CR9_SRCS);
  220. udelay(5);
  221. uw32(DCR9, data | CR9_SROM_READ | CR9_SRCS | CR9_SRCLK);
  222. udelay(5);
  223. uw32(DCR9, data | CR9_SROM_READ | CR9_SRCS);
  224. udelay(5);
  225. }
  226. /* ULI526X network board routine ---------------------------- */
  227. static const struct net_device_ops netdev_ops = {
  228. .ndo_open = uli526x_open,
  229. .ndo_stop = uli526x_stop,
  230. .ndo_start_xmit = uli526x_start_xmit,
  231. .ndo_set_rx_mode = uli526x_set_filter_mode,
  232. .ndo_set_mac_address = eth_mac_addr,
  233. .ndo_validate_addr = eth_validate_addr,
  234. #ifdef CONFIG_NET_POLL_CONTROLLER
  235. .ndo_poll_controller = uli526x_poll,
  236. #endif
  237. };
  238. /*
  239. * Search ULI526X board, allocate space and register it
  240. */
  241. static int uli526x_init_one(struct pci_dev *pdev,
  242. const struct pci_device_id *ent)
  243. {
  244. struct uli526x_board_info *db; /* board information structure */
  245. struct net_device *dev;
  246. void __iomem *ioaddr;
  247. int i, err;
  248. ULI526X_DBUG(0, "uli526x_init_one()", 0);
  249. if (!printed_version++)
  250. pr_info("%s\n", version);
  251. /* Init network device */
  252. dev = alloc_etherdev(sizeof(*db));
  253. if (dev == NULL)
  254. return -ENOMEM;
  255. SET_NETDEV_DEV(dev, &pdev->dev);
  256. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) {
  257. pr_warn("32-bit PCI DMA not available\n");
  258. err = -ENODEV;
  259. goto err_out_free;
  260. }
  261. /* Enable Master/IO access, Disable memory access */
  262. err = pci_enable_device(pdev);
  263. if (err)
  264. goto err_out_free;
  265. if (!pci_resource_start(pdev, 0)) {
  266. pr_err("I/O base is zero\n");
  267. err = -ENODEV;
  268. goto err_out_disable;
  269. }
  270. if (pci_resource_len(pdev, 0) < (ULI526X_IO_SIZE) ) {
  271. pr_err("Allocated I/O size too small\n");
  272. err = -ENODEV;
  273. goto err_out_disable;
  274. }
  275. err = pci_request_regions(pdev, DRV_NAME);
  276. if (err < 0) {
  277. pr_err("Failed to request PCI regions\n");
  278. goto err_out_disable;
  279. }
  280. /* Init system & device */
  281. db = netdev_priv(dev);
  282. /* Allocate Tx/Rx descriptor memory */
  283. err = -ENOMEM;
  284. db->desc_pool_ptr = pci_alloc_consistent(pdev, sizeof(struct tx_desc) * DESC_ALL_CNT + 0x20, &db->desc_pool_dma_ptr);
  285. if (!db->desc_pool_ptr)
  286. goto err_out_release;
  287. db->buf_pool_ptr = pci_alloc_consistent(pdev, TX_BUF_ALLOC * TX_DESC_CNT + 4, &db->buf_pool_dma_ptr);
  288. if (!db->buf_pool_ptr)
  289. goto err_out_free_tx_desc;
  290. db->first_tx_desc = (struct tx_desc *) db->desc_pool_ptr;
  291. db->first_tx_desc_dma = db->desc_pool_dma_ptr;
  292. db->buf_pool_start = db->buf_pool_ptr;
  293. db->buf_pool_dma_start = db->buf_pool_dma_ptr;
  294. switch (ent->driver_data) {
  295. case PCI_ULI5263_ID:
  296. db->phy.write = phy_writeby_cr10;
  297. db->phy.read = phy_readby_cr10;
  298. break;
  299. default:
  300. db->phy.write = phy_writeby_cr9;
  301. db->phy.read = phy_readby_cr9;
  302. break;
  303. }
  304. /* IO region. */
  305. ioaddr = pci_iomap(pdev, 0, 0);
  306. if (!ioaddr)
  307. goto err_out_free_tx_buf;
  308. db->ioaddr = ioaddr;
  309. db->pdev = pdev;
  310. db->init = 1;
  311. pci_set_drvdata(pdev, dev);
  312. /* Register some necessary functions */
  313. dev->netdev_ops = &netdev_ops;
  314. dev->ethtool_ops = &netdev_ethtool_ops;
  315. spin_lock_init(&db->lock);
  316. /* read 64 word srom data */
  317. for (i = 0; i < 64; i++)
  318. ((__le16 *) db->srom)[i] = cpu_to_le16(read_srom_word(db, i));
  319. /* Set Node address */
  320. if(((u16 *) db->srom)[0] == 0xffff || ((u16 *) db->srom)[0] == 0) /* SROM absent, so read MAC address from ID Table */
  321. {
  322. uw32(DCR0, 0x10000); //Diagnosis mode
  323. uw32(DCR13, 0x1c0); //Reset dianostic pointer port
  324. uw32(DCR14, 0); //Clear reset port
  325. uw32(DCR14, 0x10); //Reset ID Table pointer
  326. uw32(DCR14, 0); //Clear reset port
  327. uw32(DCR13, 0); //Clear CR13
  328. uw32(DCR13, 0x1b0); //Select ID Table access port
  329. //Read MAC address from CR14
  330. for (i = 0; i < 6; i++)
  331. dev->dev_addr[i] = ur32(DCR14);
  332. //Read end
  333. uw32(DCR13, 0); //Clear CR13
  334. uw32(DCR0, 0); //Clear CR0
  335. udelay(10);
  336. }
  337. else /*Exist SROM*/
  338. {
  339. for (i = 0; i < 6; i++)
  340. dev->dev_addr[i] = db->srom[20 + i];
  341. }
  342. err = register_netdev (dev);
  343. if (err)
  344. goto err_out_unmap;
  345. netdev_info(dev, "ULi M%04lx at pci%s, %pM, irq %d\n",
  346. ent->driver_data >> 16, pci_name(pdev),
  347. dev->dev_addr, pdev->irq);
  348. pci_set_master(pdev);
  349. return 0;
  350. err_out_unmap:
  351. pci_iounmap(pdev, db->ioaddr);
  352. err_out_free_tx_buf:
  353. pci_free_consistent(pdev, TX_BUF_ALLOC * TX_DESC_CNT + 4,
  354. db->buf_pool_ptr, db->buf_pool_dma_ptr);
  355. err_out_free_tx_desc:
  356. pci_free_consistent(pdev, sizeof(struct tx_desc) * DESC_ALL_CNT + 0x20,
  357. db->desc_pool_ptr, db->desc_pool_dma_ptr);
  358. err_out_release:
  359. pci_release_regions(pdev);
  360. err_out_disable:
  361. pci_disable_device(pdev);
  362. err_out_free:
  363. free_netdev(dev);
  364. return err;
  365. }
  366. static void uli526x_remove_one(struct pci_dev *pdev)
  367. {
  368. struct net_device *dev = pci_get_drvdata(pdev);
  369. struct uli526x_board_info *db = netdev_priv(dev);
  370. unregister_netdev(dev);
  371. pci_iounmap(pdev, db->ioaddr);
  372. pci_free_consistent(db->pdev, sizeof(struct tx_desc) *
  373. DESC_ALL_CNT + 0x20, db->desc_pool_ptr,
  374. db->desc_pool_dma_ptr);
  375. pci_free_consistent(db->pdev, TX_BUF_ALLOC * TX_DESC_CNT + 4,
  376. db->buf_pool_ptr, db->buf_pool_dma_ptr);
  377. pci_release_regions(pdev);
  378. pci_disable_device(pdev);
  379. free_netdev(dev);
  380. }
  381. /*
  382. * Open the interface.
  383. * The interface is opened whenever "ifconfig" activates it.
  384. */
  385. static int uli526x_open(struct net_device *dev)
  386. {
  387. int ret;
  388. struct uli526x_board_info *db = netdev_priv(dev);
  389. ULI526X_DBUG(0, "uli526x_open", 0);
  390. /* system variable init */
  391. db->cr6_data = CR6_DEFAULT | uli526x_cr6_user_set;
  392. db->tx_packet_cnt = 0;
  393. db->rx_avail_cnt = 0;
  394. db->link_failed = 1;
  395. netif_carrier_off(dev);
  396. db->wait_reset = 0;
  397. db->NIC_capability = 0xf; /* All capability*/
  398. db->PHY_reg4 = 0x1e0;
  399. /* CR6 operation mode decision */
  400. db->cr6_data |= ULI526X_TXTH_256;
  401. db->cr0_data = CR0_DEFAULT;
  402. /* Initialize ULI526X board */
  403. uli526x_init(dev);
  404. ret = request_irq(db->pdev->irq, uli526x_interrupt, IRQF_SHARED,
  405. dev->name, dev);
  406. if (ret)
  407. return ret;
  408. /* Active System Interface */
  409. netif_wake_queue(dev);
  410. /* set and active a timer process */
  411. timer_setup(&db->timer, uli526x_timer, 0);
  412. db->timer.expires = ULI526X_TIMER_WUT + HZ * 2;
  413. add_timer(&db->timer);
  414. return 0;
  415. }
  416. /* Initialize ULI526X board
  417. * Reset ULI526X board
  418. * Initialize TX/Rx descriptor chain structure
  419. * Send the set-up frame
  420. * Enable Tx/Rx machine
  421. */
  422. static void uli526x_init(struct net_device *dev)
  423. {
  424. struct uli526x_board_info *db = netdev_priv(dev);
  425. struct uli_phy_ops *phy = &db->phy;
  426. void __iomem *ioaddr = db->ioaddr;
  427. u8 phy_tmp;
  428. u8 timeout;
  429. u16 phy_reg_reset;
  430. ULI526X_DBUG(0, "uli526x_init()", 0);
  431. /* Reset M526x MAC controller */
  432. uw32(DCR0, ULI526X_RESET); /* RESET MAC */
  433. udelay(100);
  434. uw32(DCR0, db->cr0_data);
  435. udelay(5);
  436. /* Phy addr : In some boards,M5261/M5263 phy address != 1 */
  437. db->phy_addr = 1;
  438. for (phy_tmp = 0; phy_tmp < 32; phy_tmp++) {
  439. u16 phy_value;
  440. phy_value = phy->read(db, phy_tmp, 3); //peer add
  441. if (phy_value != 0xffff && phy_value != 0) {
  442. db->phy_addr = phy_tmp;
  443. break;
  444. }
  445. }
  446. if (phy_tmp == 32)
  447. pr_warn("Can not find the phy address!!!\n");
  448. /* Parser SROM and media mode */
  449. db->media_mode = uli526x_media_mode;
  450. /* phyxcer capability setting */
  451. phy_reg_reset = phy->read(db, db->phy_addr, 0);
  452. phy_reg_reset = (phy_reg_reset | 0x8000);
  453. phy->write(db, db->phy_addr, 0, phy_reg_reset);
  454. /* See IEEE 802.3-2002.pdf (Section 2, Chapter "22.2.4 Management
  455. * functions") or phy data sheet for details on phy reset
  456. */
  457. udelay(500);
  458. timeout = 10;
  459. while (timeout-- && phy->read(db, db->phy_addr, 0) & 0x8000)
  460. udelay(100);
  461. /* Process Phyxcer Media Mode */
  462. uli526x_set_phyxcer(db);
  463. /* Media Mode Process */
  464. if ( !(db->media_mode & ULI526X_AUTO) )
  465. db->op_mode = db->media_mode; /* Force Mode */
  466. /* Initialize Transmit/Receive descriptor and CR3/4 */
  467. uli526x_descriptor_init(dev, ioaddr);
  468. /* Init CR6 to program M526X operation */
  469. update_cr6(db->cr6_data, ioaddr);
  470. /* Send setup frame */
  471. send_filter_frame(dev, netdev_mc_count(dev)); /* M5261/M5263 */
  472. /* Init CR7, interrupt active bit */
  473. db->cr7_data = CR7_DEFAULT;
  474. uw32(DCR7, db->cr7_data);
  475. /* Init CR15, Tx jabber and Rx watchdog timer */
  476. uw32(DCR15, db->cr15_data);
  477. /* Enable ULI526X Tx/Rx function */
  478. db->cr6_data |= CR6_RXSC | CR6_TXSC;
  479. update_cr6(db->cr6_data, ioaddr);
  480. }
  481. /*
  482. * Hardware start transmission.
  483. * Send a packet to media from the upper layer.
  484. */
  485. static netdev_tx_t uli526x_start_xmit(struct sk_buff *skb,
  486. struct net_device *dev)
  487. {
  488. struct uli526x_board_info *db = netdev_priv(dev);
  489. void __iomem *ioaddr = db->ioaddr;
  490. struct tx_desc *txptr;
  491. unsigned long flags;
  492. ULI526X_DBUG(0, "uli526x_start_xmit", 0);
  493. /* Resource flag check */
  494. netif_stop_queue(dev);
  495. /* Too large packet check */
  496. if (skb->len > MAX_PACKET_SIZE) {
  497. netdev_err(dev, "big packet = %d\n", (u16)skb->len);
  498. dev_kfree_skb_any(skb);
  499. return NETDEV_TX_OK;
  500. }
  501. spin_lock_irqsave(&db->lock, flags);
  502. /* No Tx resource check, it never happen nromally */
  503. if (db->tx_packet_cnt >= TX_FREE_DESC_CNT) {
  504. spin_unlock_irqrestore(&db->lock, flags);
  505. netdev_err(dev, "No Tx resource %ld\n", db->tx_packet_cnt);
  506. return NETDEV_TX_BUSY;
  507. }
  508. /* Disable NIC interrupt */
  509. uw32(DCR7, 0);
  510. /* transmit this packet */
  511. txptr = db->tx_insert_ptr;
  512. skb_copy_from_linear_data(skb, txptr->tx_buf_ptr, skb->len);
  513. txptr->tdes1 = cpu_to_le32(0xe1000000 | skb->len);
  514. /* Point to next transmit free descriptor */
  515. db->tx_insert_ptr = txptr->next_tx_desc;
  516. /* Transmit Packet Process */
  517. if (db->tx_packet_cnt < TX_DESC_CNT) {
  518. txptr->tdes0 = cpu_to_le32(0x80000000); /* Set owner bit */
  519. db->tx_packet_cnt++; /* Ready to send */
  520. uw32(DCR1, 0x1); /* Issue Tx polling */
  521. netif_trans_update(dev); /* saved time stamp */
  522. }
  523. /* Tx resource check */
  524. if ( db->tx_packet_cnt < TX_FREE_DESC_CNT )
  525. netif_wake_queue(dev);
  526. /* Restore CR7 to enable interrupt */
  527. spin_unlock_irqrestore(&db->lock, flags);
  528. uw32(DCR7, db->cr7_data);
  529. /* free this SKB */
  530. dev_consume_skb_any(skb);
  531. return NETDEV_TX_OK;
  532. }
  533. /*
  534. * Stop the interface.
  535. * The interface is stopped when it is brought.
  536. */
  537. static int uli526x_stop(struct net_device *dev)
  538. {
  539. struct uli526x_board_info *db = netdev_priv(dev);
  540. void __iomem *ioaddr = db->ioaddr;
  541. /* disable system */
  542. netif_stop_queue(dev);
  543. /* deleted timer */
  544. del_timer_sync(&db->timer);
  545. /* Reset & stop ULI526X board */
  546. uw32(DCR0, ULI526X_RESET);
  547. udelay(5);
  548. db->phy.write(db, db->phy_addr, 0, 0x8000);
  549. /* free interrupt */
  550. free_irq(db->pdev->irq, dev);
  551. /* free allocated rx buffer */
  552. uli526x_free_rxbuffer(db);
  553. return 0;
  554. }
  555. /*
  556. * M5261/M5263 insterrupt handler
  557. * receive the packet to upper layer, free the transmitted packet
  558. */
  559. static irqreturn_t uli526x_interrupt(int irq, void *dev_id)
  560. {
  561. struct net_device *dev = dev_id;
  562. struct uli526x_board_info *db = netdev_priv(dev);
  563. void __iomem *ioaddr = db->ioaddr;
  564. unsigned long flags;
  565. spin_lock_irqsave(&db->lock, flags);
  566. uw32(DCR7, 0);
  567. /* Got ULI526X status */
  568. db->cr5_data = ur32(DCR5);
  569. uw32(DCR5, db->cr5_data);
  570. if ( !(db->cr5_data & 0x180c1) ) {
  571. /* Restore CR7 to enable interrupt mask */
  572. uw32(DCR7, db->cr7_data);
  573. spin_unlock_irqrestore(&db->lock, flags);
  574. return IRQ_HANDLED;
  575. }
  576. /* Check system status */
  577. if (db->cr5_data & 0x2000) {
  578. /* system bus error happen */
  579. ULI526X_DBUG(1, "System bus error happen. CR5=", db->cr5_data);
  580. db->reset_fatal++;
  581. db->wait_reset = 1; /* Need to RESET */
  582. spin_unlock_irqrestore(&db->lock, flags);
  583. return IRQ_HANDLED;
  584. }
  585. /* Received the coming packet */
  586. if ( (db->cr5_data & 0x40) && db->rx_avail_cnt )
  587. uli526x_rx_packet(dev, db);
  588. /* reallocate rx descriptor buffer */
  589. if (db->rx_avail_cnt<RX_DESC_CNT)
  590. allocate_rx_buffer(dev);
  591. /* Free the transmitted descriptor */
  592. if ( db->cr5_data & 0x01)
  593. uli526x_free_tx_pkt(dev, db);
  594. /* Restore CR7 to enable interrupt mask */
  595. uw32(DCR7, db->cr7_data);
  596. spin_unlock_irqrestore(&db->lock, flags);
  597. return IRQ_HANDLED;
  598. }
  599. #ifdef CONFIG_NET_POLL_CONTROLLER
  600. static void uli526x_poll(struct net_device *dev)
  601. {
  602. struct uli526x_board_info *db = netdev_priv(dev);
  603. /* ISR grabs the irqsave lock, so this should be safe */
  604. uli526x_interrupt(db->pdev->irq, dev);
  605. }
  606. #endif
  607. /*
  608. * Free TX resource after TX complete
  609. */
  610. static void uli526x_free_tx_pkt(struct net_device *dev,
  611. struct uli526x_board_info * db)
  612. {
  613. struct tx_desc *txptr;
  614. u32 tdes0;
  615. txptr = db->tx_remove_ptr;
  616. while(db->tx_packet_cnt) {
  617. tdes0 = le32_to_cpu(txptr->tdes0);
  618. if (tdes0 & 0x80000000)
  619. break;
  620. /* A packet sent completed */
  621. db->tx_packet_cnt--;
  622. dev->stats.tx_packets++;
  623. /* Transmit statistic counter */
  624. if ( tdes0 != 0x7fffffff ) {
  625. dev->stats.collisions += (tdes0 >> 3) & 0xf;
  626. dev->stats.tx_bytes += le32_to_cpu(txptr->tdes1) & 0x7ff;
  627. if (tdes0 & TDES0_ERR_MASK) {
  628. dev->stats.tx_errors++;
  629. if (tdes0 & 0x0002) { /* UnderRun */
  630. db->tx_fifo_underrun++;
  631. if ( !(db->cr6_data & CR6_SFT) ) {
  632. db->cr6_data = db->cr6_data | CR6_SFT;
  633. update_cr6(db->cr6_data, db->ioaddr);
  634. }
  635. }
  636. if (tdes0 & 0x0100)
  637. db->tx_excessive_collision++;
  638. if (tdes0 & 0x0200)
  639. db->tx_late_collision++;
  640. if (tdes0 & 0x0400)
  641. db->tx_no_carrier++;
  642. if (tdes0 & 0x0800)
  643. db->tx_loss_carrier++;
  644. if (tdes0 & 0x4000)
  645. db->tx_jabber_timeout++;
  646. }
  647. }
  648. txptr = txptr->next_tx_desc;
  649. }/* End of while */
  650. /* Update TX remove pointer to next */
  651. db->tx_remove_ptr = txptr;
  652. /* Resource available check */
  653. if ( db->tx_packet_cnt < TX_WAKE_DESC_CNT )
  654. netif_wake_queue(dev); /* Active upper layer, send again */
  655. }
  656. /*
  657. * Receive the come packet and pass to upper layer
  658. */
  659. static void uli526x_rx_packet(struct net_device *dev, struct uli526x_board_info * db)
  660. {
  661. struct rx_desc *rxptr;
  662. struct sk_buff *skb;
  663. int rxlen;
  664. u32 rdes0;
  665. rxptr = db->rx_ready_ptr;
  666. while(db->rx_avail_cnt) {
  667. rdes0 = le32_to_cpu(rxptr->rdes0);
  668. if (rdes0 & 0x80000000) /* packet owner check */
  669. {
  670. break;
  671. }
  672. db->rx_avail_cnt--;
  673. db->interval_rx_cnt++;
  674. pci_unmap_single(db->pdev, le32_to_cpu(rxptr->rdes2), RX_ALLOC_SIZE, PCI_DMA_FROMDEVICE);
  675. if ( (rdes0 & 0x300) != 0x300) {
  676. /* A packet without First/Last flag */
  677. /* reuse this SKB */
  678. ULI526X_DBUG(0, "Reuse SK buffer, rdes0", rdes0);
  679. uli526x_reuse_skb(db, rxptr->rx_skb_ptr);
  680. } else {
  681. /* A packet with First/Last flag */
  682. rxlen = ( (rdes0 >> 16) & 0x3fff) - 4;
  683. /* error summary bit check */
  684. if (rdes0 & 0x8000) {
  685. /* This is a error packet */
  686. dev->stats.rx_errors++;
  687. if (rdes0 & 1)
  688. dev->stats.rx_fifo_errors++;
  689. if (rdes0 & 2)
  690. dev->stats.rx_crc_errors++;
  691. if (rdes0 & 0x80)
  692. dev->stats.rx_length_errors++;
  693. }
  694. if ( !(rdes0 & 0x8000) ||
  695. ((db->cr6_data & CR6_PM) && (rxlen>6)) ) {
  696. struct sk_buff *new_skb = NULL;
  697. skb = rxptr->rx_skb_ptr;
  698. /* Good packet, send to upper layer */
  699. /* Shorst packet used new SKB */
  700. if ((rxlen < RX_COPY_SIZE) &&
  701. (((new_skb = netdev_alloc_skb(dev, rxlen + 2)) != NULL))) {
  702. skb = new_skb;
  703. /* size less than COPY_SIZE, allocate a rxlen SKB */
  704. skb_reserve(skb, 2); /* 16byte align */
  705. skb_put_data(skb,
  706. skb_tail_pointer(rxptr->rx_skb_ptr),
  707. rxlen);
  708. uli526x_reuse_skb(db, rxptr->rx_skb_ptr);
  709. } else
  710. skb_put(skb, rxlen);
  711. skb->protocol = eth_type_trans(skb, dev);
  712. netif_rx(skb);
  713. dev->stats.rx_packets++;
  714. dev->stats.rx_bytes += rxlen;
  715. } else {
  716. /* Reuse SKB buffer when the packet is error */
  717. ULI526X_DBUG(0, "Reuse SK buffer, rdes0", rdes0);
  718. uli526x_reuse_skb(db, rxptr->rx_skb_ptr);
  719. }
  720. }
  721. rxptr = rxptr->next_rx_desc;
  722. }
  723. db->rx_ready_ptr = rxptr;
  724. }
  725. /*
  726. * Set ULI526X multicast address
  727. */
  728. static void uli526x_set_filter_mode(struct net_device * dev)
  729. {
  730. struct uli526x_board_info *db = netdev_priv(dev);
  731. unsigned long flags;
  732. ULI526X_DBUG(0, "uli526x_set_filter_mode()", 0);
  733. spin_lock_irqsave(&db->lock, flags);
  734. if (dev->flags & IFF_PROMISC) {
  735. ULI526X_DBUG(0, "Enable PROM Mode", 0);
  736. db->cr6_data |= CR6_PM | CR6_PBF;
  737. update_cr6(db->cr6_data, db->ioaddr);
  738. spin_unlock_irqrestore(&db->lock, flags);
  739. return;
  740. }
  741. if (dev->flags & IFF_ALLMULTI ||
  742. netdev_mc_count(dev) > ULI5261_MAX_MULTICAST) {
  743. ULI526X_DBUG(0, "Pass all multicast address",
  744. netdev_mc_count(dev));
  745. db->cr6_data &= ~(CR6_PM | CR6_PBF);
  746. db->cr6_data |= CR6_PAM;
  747. spin_unlock_irqrestore(&db->lock, flags);
  748. return;
  749. }
  750. ULI526X_DBUG(0, "Set multicast address", netdev_mc_count(dev));
  751. send_filter_frame(dev, netdev_mc_count(dev)); /* M5261/M5263 */
  752. spin_unlock_irqrestore(&db->lock, flags);
  753. }
  754. static void
  755. ULi_ethtool_get_link_ksettings(struct uli526x_board_info *db,
  756. struct ethtool_link_ksettings *cmd)
  757. {
  758. u32 supported, advertising;
  759. supported = (SUPPORTED_10baseT_Half |
  760. SUPPORTED_10baseT_Full |
  761. SUPPORTED_100baseT_Half |
  762. SUPPORTED_100baseT_Full |
  763. SUPPORTED_Autoneg |
  764. SUPPORTED_MII);
  765. advertising = (ADVERTISED_10baseT_Half |
  766. ADVERTISED_10baseT_Full |
  767. ADVERTISED_100baseT_Half |
  768. ADVERTISED_100baseT_Full |
  769. ADVERTISED_Autoneg |
  770. ADVERTISED_MII);
  771. ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported,
  772. supported);
  773. ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.advertising,
  774. advertising);
  775. cmd->base.port = PORT_MII;
  776. cmd->base.phy_address = db->phy_addr;
  777. cmd->base.speed = SPEED_10;
  778. cmd->base.duplex = DUPLEX_HALF;
  779. if(db->op_mode==ULI526X_100MHF || db->op_mode==ULI526X_100MFD)
  780. {
  781. cmd->base.speed = SPEED_100;
  782. }
  783. if(db->op_mode==ULI526X_10MFD || db->op_mode==ULI526X_100MFD)
  784. {
  785. cmd->base.duplex = DUPLEX_FULL;
  786. }
  787. if(db->link_failed)
  788. {
  789. cmd->base.speed = SPEED_UNKNOWN;
  790. cmd->base.duplex = DUPLEX_UNKNOWN;
  791. }
  792. if (db->media_mode & ULI526X_AUTO)
  793. {
  794. cmd->base.autoneg = AUTONEG_ENABLE;
  795. }
  796. }
  797. static void netdev_get_drvinfo(struct net_device *dev,
  798. struct ethtool_drvinfo *info)
  799. {
  800. struct uli526x_board_info *np = netdev_priv(dev);
  801. strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
  802. strlcpy(info->version, DRV_VERSION, sizeof(info->version));
  803. strlcpy(info->bus_info, pci_name(np->pdev), sizeof(info->bus_info));
  804. }
  805. static int netdev_get_link_ksettings(struct net_device *dev,
  806. struct ethtool_link_ksettings *cmd)
  807. {
  808. struct uli526x_board_info *np = netdev_priv(dev);
  809. ULi_ethtool_get_link_ksettings(np, cmd);
  810. return 0;
  811. }
  812. static u32 netdev_get_link(struct net_device *dev) {
  813. struct uli526x_board_info *np = netdev_priv(dev);
  814. if(np->link_failed)
  815. return 0;
  816. else
  817. return 1;
  818. }
  819. static void uli526x_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  820. {
  821. wol->supported = WAKE_PHY | WAKE_MAGIC;
  822. wol->wolopts = 0;
  823. }
  824. static const struct ethtool_ops netdev_ethtool_ops = {
  825. .get_drvinfo = netdev_get_drvinfo,
  826. .get_link = netdev_get_link,
  827. .get_wol = uli526x_get_wol,
  828. .get_link_ksettings = netdev_get_link_ksettings,
  829. };
  830. /*
  831. * A periodic timer routine
  832. * Dynamic media sense, allocate Rx buffer...
  833. */
  834. static void uli526x_timer(struct timer_list *t)
  835. {
  836. struct uli526x_board_info *db = from_timer(db, t, timer);
  837. struct net_device *dev = pci_get_drvdata(db->pdev);
  838. struct uli_phy_ops *phy = &db->phy;
  839. void __iomem *ioaddr = db->ioaddr;
  840. unsigned long flags;
  841. u8 tmp_cr12 = 0;
  842. u32 tmp_cr8;
  843. //ULI526X_DBUG(0, "uli526x_timer()", 0);
  844. spin_lock_irqsave(&db->lock, flags);
  845. /* Dynamic reset ULI526X : system error or transmit time-out */
  846. tmp_cr8 = ur32(DCR8);
  847. if ( (db->interval_rx_cnt==0) && (tmp_cr8) ) {
  848. db->reset_cr8++;
  849. db->wait_reset = 1;
  850. }
  851. db->interval_rx_cnt = 0;
  852. /* TX polling kick monitor */
  853. if ( db->tx_packet_cnt &&
  854. time_after(jiffies, dev_trans_start(dev) + ULI526X_TX_KICK) ) {
  855. uw32(DCR1, 0x1); // Tx polling again
  856. // TX Timeout
  857. if ( time_after(jiffies, dev_trans_start(dev) + ULI526X_TX_TIMEOUT) ) {
  858. db->reset_TXtimeout++;
  859. db->wait_reset = 1;
  860. netdev_err(dev, " Tx timeout - resetting\n");
  861. }
  862. }
  863. if (db->wait_reset) {
  864. ULI526X_DBUG(0, "Dynamic Reset device", db->tx_packet_cnt);
  865. db->reset_count++;
  866. uli526x_dynamic_reset(dev);
  867. db->timer.expires = ULI526X_TIMER_WUT;
  868. add_timer(&db->timer);
  869. spin_unlock_irqrestore(&db->lock, flags);
  870. return;
  871. }
  872. /* Link status check, Dynamic media type change */
  873. if ((phy->read(db, db->phy_addr, 5) & 0x01e0)!=0)
  874. tmp_cr12 = 3;
  875. if ( !(tmp_cr12 & 0x3) && !db->link_failed ) {
  876. /* Link Failed */
  877. ULI526X_DBUG(0, "Link Failed", tmp_cr12);
  878. netif_carrier_off(dev);
  879. netdev_info(dev, "NIC Link is Down\n");
  880. db->link_failed = 1;
  881. /* For Force 10/100M Half/Full mode: Enable Auto-Nego mode */
  882. /* AUTO don't need */
  883. if ( !(db->media_mode & 0x8) )
  884. phy->write(db, db->phy_addr, 0, 0x1000);
  885. /* AUTO mode, if INT phyxcer link failed, select EXT device */
  886. if (db->media_mode & ULI526X_AUTO) {
  887. db->cr6_data&=~0x00000200; /* bit9=0, HD mode */
  888. update_cr6(db->cr6_data, db->ioaddr);
  889. }
  890. } else
  891. if ((tmp_cr12 & 0x3) && db->link_failed) {
  892. ULI526X_DBUG(0, "Link link OK", tmp_cr12);
  893. db->link_failed = 0;
  894. /* Auto Sense Speed */
  895. if ( (db->media_mode & ULI526X_AUTO) &&
  896. uli526x_sense_speed(db) )
  897. db->link_failed = 1;
  898. uli526x_process_mode(db);
  899. if(db->link_failed==0)
  900. {
  901. netdev_info(dev, "NIC Link is Up %d Mbps %s duplex\n",
  902. (db->op_mode == ULI526X_100MHF ||
  903. db->op_mode == ULI526X_100MFD)
  904. ? 100 : 10,
  905. (db->op_mode == ULI526X_10MFD ||
  906. db->op_mode == ULI526X_100MFD)
  907. ? "Full" : "Half");
  908. netif_carrier_on(dev);
  909. }
  910. /* SHOW_MEDIA_TYPE(db->op_mode); */
  911. }
  912. else if(!(tmp_cr12 & 0x3) && db->link_failed)
  913. {
  914. if(db->init==1)
  915. {
  916. netdev_info(dev, "NIC Link is Down\n");
  917. netif_carrier_off(dev);
  918. }
  919. }
  920. db->init = 0;
  921. /* Timer active again */
  922. db->timer.expires = ULI526X_TIMER_WUT;
  923. add_timer(&db->timer);
  924. spin_unlock_irqrestore(&db->lock, flags);
  925. }
  926. /*
  927. * Stop ULI526X board
  928. * Free Tx/Rx allocated memory
  929. * Init system variable
  930. */
  931. static void uli526x_reset_prepare(struct net_device *dev)
  932. {
  933. struct uli526x_board_info *db = netdev_priv(dev);
  934. void __iomem *ioaddr = db->ioaddr;
  935. /* Sopt MAC controller */
  936. db->cr6_data &= ~(CR6_RXSC | CR6_TXSC); /* Disable Tx/Rx */
  937. update_cr6(db->cr6_data, ioaddr);
  938. uw32(DCR7, 0); /* Disable Interrupt */
  939. uw32(DCR5, ur32(DCR5));
  940. /* Disable upper layer interface */
  941. netif_stop_queue(dev);
  942. /* Free Rx Allocate buffer */
  943. uli526x_free_rxbuffer(db);
  944. /* system variable init */
  945. db->tx_packet_cnt = 0;
  946. db->rx_avail_cnt = 0;
  947. db->link_failed = 1;
  948. db->init=1;
  949. db->wait_reset = 0;
  950. }
  951. /*
  952. * Dynamic reset the ULI526X board
  953. * Stop ULI526X board
  954. * Free Tx/Rx allocated memory
  955. * Reset ULI526X board
  956. * Re-initialize ULI526X board
  957. */
  958. static void uli526x_dynamic_reset(struct net_device *dev)
  959. {
  960. ULI526X_DBUG(0, "uli526x_dynamic_reset()", 0);
  961. uli526x_reset_prepare(dev);
  962. /* Re-initialize ULI526X board */
  963. uli526x_init(dev);
  964. /* Restart upper layer interface */
  965. netif_wake_queue(dev);
  966. }
  967. #ifdef CONFIG_PM
  968. /*
  969. * Suspend the interface.
  970. */
  971. static int uli526x_suspend(struct pci_dev *pdev, pm_message_t state)
  972. {
  973. struct net_device *dev = pci_get_drvdata(pdev);
  974. pci_power_t power_state;
  975. int err;
  976. ULI526X_DBUG(0, "uli526x_suspend", 0);
  977. pci_save_state(pdev);
  978. if (!netif_running(dev))
  979. return 0;
  980. netif_device_detach(dev);
  981. uli526x_reset_prepare(dev);
  982. power_state = pci_choose_state(pdev, state);
  983. pci_enable_wake(pdev, power_state, 0);
  984. err = pci_set_power_state(pdev, power_state);
  985. if (err) {
  986. netif_device_attach(dev);
  987. /* Re-initialize ULI526X board */
  988. uli526x_init(dev);
  989. /* Restart upper layer interface */
  990. netif_wake_queue(dev);
  991. }
  992. return err;
  993. }
  994. /*
  995. * Resume the interface.
  996. */
  997. static int uli526x_resume(struct pci_dev *pdev)
  998. {
  999. struct net_device *dev = pci_get_drvdata(pdev);
  1000. int err;
  1001. ULI526X_DBUG(0, "uli526x_resume", 0);
  1002. pci_restore_state(pdev);
  1003. if (!netif_running(dev))
  1004. return 0;
  1005. err = pci_set_power_state(pdev, PCI_D0);
  1006. if (err) {
  1007. netdev_warn(dev, "Could not put device into D0\n");
  1008. return err;
  1009. }
  1010. netif_device_attach(dev);
  1011. /* Re-initialize ULI526X board */
  1012. uli526x_init(dev);
  1013. /* Restart upper layer interface */
  1014. netif_wake_queue(dev);
  1015. return 0;
  1016. }
  1017. #else /* !CONFIG_PM */
  1018. #define uli526x_suspend NULL
  1019. #define uli526x_resume NULL
  1020. #endif /* !CONFIG_PM */
  1021. /*
  1022. * free all allocated rx buffer
  1023. */
  1024. static void uli526x_free_rxbuffer(struct uli526x_board_info * db)
  1025. {
  1026. ULI526X_DBUG(0, "uli526x_free_rxbuffer()", 0);
  1027. /* free allocated rx buffer */
  1028. while (db->rx_avail_cnt) {
  1029. dev_kfree_skb(db->rx_ready_ptr->rx_skb_ptr);
  1030. db->rx_ready_ptr = db->rx_ready_ptr->next_rx_desc;
  1031. db->rx_avail_cnt--;
  1032. }
  1033. }
  1034. /*
  1035. * Reuse the SK buffer
  1036. */
  1037. static void uli526x_reuse_skb(struct uli526x_board_info *db, struct sk_buff * skb)
  1038. {
  1039. struct rx_desc *rxptr = db->rx_insert_ptr;
  1040. if (!(rxptr->rdes0 & cpu_to_le32(0x80000000))) {
  1041. rxptr->rx_skb_ptr = skb;
  1042. rxptr->rdes2 = cpu_to_le32(pci_map_single(db->pdev,
  1043. skb_tail_pointer(skb),
  1044. RX_ALLOC_SIZE,
  1045. PCI_DMA_FROMDEVICE));
  1046. wmb();
  1047. rxptr->rdes0 = cpu_to_le32(0x80000000);
  1048. db->rx_avail_cnt++;
  1049. db->rx_insert_ptr = rxptr->next_rx_desc;
  1050. } else
  1051. ULI526X_DBUG(0, "SK Buffer reuse method error", db->rx_avail_cnt);
  1052. }
  1053. /*
  1054. * Initialize transmit/Receive descriptor
  1055. * Using Chain structure, and allocate Tx/Rx buffer
  1056. */
  1057. static void uli526x_descriptor_init(struct net_device *dev, void __iomem *ioaddr)
  1058. {
  1059. struct uli526x_board_info *db = netdev_priv(dev);
  1060. struct tx_desc *tmp_tx;
  1061. struct rx_desc *tmp_rx;
  1062. unsigned char *tmp_buf;
  1063. dma_addr_t tmp_tx_dma, tmp_rx_dma;
  1064. dma_addr_t tmp_buf_dma;
  1065. int i;
  1066. ULI526X_DBUG(0, "uli526x_descriptor_init()", 0);
  1067. /* tx descriptor start pointer */
  1068. db->tx_insert_ptr = db->first_tx_desc;
  1069. db->tx_remove_ptr = db->first_tx_desc;
  1070. uw32(DCR4, db->first_tx_desc_dma); /* TX DESC address */
  1071. /* rx descriptor start pointer */
  1072. db->first_rx_desc = (void *)db->first_tx_desc + sizeof(struct tx_desc) * TX_DESC_CNT;
  1073. db->first_rx_desc_dma = db->first_tx_desc_dma + sizeof(struct tx_desc) * TX_DESC_CNT;
  1074. db->rx_insert_ptr = db->first_rx_desc;
  1075. db->rx_ready_ptr = db->first_rx_desc;
  1076. uw32(DCR3, db->first_rx_desc_dma); /* RX DESC address */
  1077. /* Init Transmit chain */
  1078. tmp_buf = db->buf_pool_start;
  1079. tmp_buf_dma = db->buf_pool_dma_start;
  1080. tmp_tx_dma = db->first_tx_desc_dma;
  1081. for (tmp_tx = db->first_tx_desc, i = 0; i < TX_DESC_CNT; i++, tmp_tx++) {
  1082. tmp_tx->tx_buf_ptr = tmp_buf;
  1083. tmp_tx->tdes0 = cpu_to_le32(0);
  1084. tmp_tx->tdes1 = cpu_to_le32(0x81000000); /* IC, chain */
  1085. tmp_tx->tdes2 = cpu_to_le32(tmp_buf_dma);
  1086. tmp_tx_dma += sizeof(struct tx_desc);
  1087. tmp_tx->tdes3 = cpu_to_le32(tmp_tx_dma);
  1088. tmp_tx->next_tx_desc = tmp_tx + 1;
  1089. tmp_buf = tmp_buf + TX_BUF_ALLOC;
  1090. tmp_buf_dma = tmp_buf_dma + TX_BUF_ALLOC;
  1091. }
  1092. (--tmp_tx)->tdes3 = cpu_to_le32(db->first_tx_desc_dma);
  1093. tmp_tx->next_tx_desc = db->first_tx_desc;
  1094. /* Init Receive descriptor chain */
  1095. tmp_rx_dma=db->first_rx_desc_dma;
  1096. for (tmp_rx = db->first_rx_desc, i = 0; i < RX_DESC_CNT; i++, tmp_rx++) {
  1097. tmp_rx->rdes0 = cpu_to_le32(0);
  1098. tmp_rx->rdes1 = cpu_to_le32(0x01000600);
  1099. tmp_rx_dma += sizeof(struct rx_desc);
  1100. tmp_rx->rdes3 = cpu_to_le32(tmp_rx_dma);
  1101. tmp_rx->next_rx_desc = tmp_rx + 1;
  1102. }
  1103. (--tmp_rx)->rdes3 = cpu_to_le32(db->first_rx_desc_dma);
  1104. tmp_rx->next_rx_desc = db->first_rx_desc;
  1105. /* pre-allocate Rx buffer */
  1106. allocate_rx_buffer(dev);
  1107. }
  1108. /*
  1109. * Update CR6 value
  1110. * Firstly stop ULI526X, then written value and start
  1111. */
  1112. static void update_cr6(u32 cr6_data, void __iomem *ioaddr)
  1113. {
  1114. uw32(DCR6, cr6_data);
  1115. udelay(5);
  1116. }
  1117. /*
  1118. * Send a setup frame for M5261/M5263
  1119. * This setup frame initialize ULI526X address filter mode
  1120. */
  1121. #ifdef __BIG_ENDIAN
  1122. #define FLT_SHIFT 16
  1123. #else
  1124. #define FLT_SHIFT 0
  1125. #endif
  1126. static void send_filter_frame(struct net_device *dev, int mc_cnt)
  1127. {
  1128. struct uli526x_board_info *db = netdev_priv(dev);
  1129. void __iomem *ioaddr = db->ioaddr;
  1130. struct netdev_hw_addr *ha;
  1131. struct tx_desc *txptr;
  1132. u16 * addrptr;
  1133. u32 * suptr;
  1134. int i;
  1135. ULI526X_DBUG(0, "send_filter_frame()", 0);
  1136. txptr = db->tx_insert_ptr;
  1137. suptr = (u32 *) txptr->tx_buf_ptr;
  1138. /* Node address */
  1139. addrptr = (u16 *) dev->dev_addr;
  1140. *suptr++ = addrptr[0] << FLT_SHIFT;
  1141. *suptr++ = addrptr[1] << FLT_SHIFT;
  1142. *suptr++ = addrptr[2] << FLT_SHIFT;
  1143. /* broadcast address */
  1144. *suptr++ = 0xffff << FLT_SHIFT;
  1145. *suptr++ = 0xffff << FLT_SHIFT;
  1146. *suptr++ = 0xffff << FLT_SHIFT;
  1147. /* fit the multicast address */
  1148. netdev_for_each_mc_addr(ha, dev) {
  1149. addrptr = (u16 *) ha->addr;
  1150. *suptr++ = addrptr[0] << FLT_SHIFT;
  1151. *suptr++ = addrptr[1] << FLT_SHIFT;
  1152. *suptr++ = addrptr[2] << FLT_SHIFT;
  1153. }
  1154. for (i = netdev_mc_count(dev); i < 14; i++) {
  1155. *suptr++ = 0xffff << FLT_SHIFT;
  1156. *suptr++ = 0xffff << FLT_SHIFT;
  1157. *suptr++ = 0xffff << FLT_SHIFT;
  1158. }
  1159. /* prepare the setup frame */
  1160. db->tx_insert_ptr = txptr->next_tx_desc;
  1161. txptr->tdes1 = cpu_to_le32(0x890000c0);
  1162. /* Resource Check and Send the setup packet */
  1163. if (db->tx_packet_cnt < TX_DESC_CNT) {
  1164. /* Resource Empty */
  1165. db->tx_packet_cnt++;
  1166. txptr->tdes0 = cpu_to_le32(0x80000000);
  1167. update_cr6(db->cr6_data | 0x2000, ioaddr);
  1168. uw32(DCR1, 0x1); /* Issue Tx polling */
  1169. update_cr6(db->cr6_data, ioaddr);
  1170. netif_trans_update(dev);
  1171. } else
  1172. netdev_err(dev, "No Tx resource - Send_filter_frame!\n");
  1173. }
  1174. /*
  1175. * Allocate rx buffer,
  1176. * As possible as allocate maxiumn Rx buffer
  1177. */
  1178. static void allocate_rx_buffer(struct net_device *dev)
  1179. {
  1180. struct uli526x_board_info *db = netdev_priv(dev);
  1181. struct rx_desc *rxptr;
  1182. struct sk_buff *skb;
  1183. rxptr = db->rx_insert_ptr;
  1184. while(db->rx_avail_cnt < RX_DESC_CNT) {
  1185. skb = netdev_alloc_skb(dev, RX_ALLOC_SIZE);
  1186. if (skb == NULL)
  1187. break;
  1188. rxptr->rx_skb_ptr = skb; /* FIXME (?) */
  1189. rxptr->rdes2 = cpu_to_le32(pci_map_single(db->pdev,
  1190. skb_tail_pointer(skb),
  1191. RX_ALLOC_SIZE,
  1192. PCI_DMA_FROMDEVICE));
  1193. wmb();
  1194. rxptr->rdes0 = cpu_to_le32(0x80000000);
  1195. rxptr = rxptr->next_rx_desc;
  1196. db->rx_avail_cnt++;
  1197. }
  1198. db->rx_insert_ptr = rxptr;
  1199. }
  1200. /*
  1201. * Read one word data from the serial ROM
  1202. */
  1203. static u16 read_srom_word(struct uli526x_board_info *db, int offset)
  1204. {
  1205. void __iomem *ioaddr = db->ioaddr;
  1206. u16 srom_data = 0;
  1207. int i;
  1208. uw32(DCR9, CR9_SROM_READ);
  1209. uw32(DCR9, CR9_SROM_READ | CR9_SRCS);
  1210. /* Send the Read Command 110b */
  1211. srom_clk_write(db, SROM_DATA_1);
  1212. srom_clk_write(db, SROM_DATA_1);
  1213. srom_clk_write(db, SROM_DATA_0);
  1214. /* Send the offset */
  1215. for (i = 5; i >= 0; i--) {
  1216. srom_data = (offset & (1 << i)) ? SROM_DATA_1 : SROM_DATA_0;
  1217. srom_clk_write(db, srom_data);
  1218. }
  1219. uw32(DCR9, CR9_SROM_READ | CR9_SRCS);
  1220. for (i = 16; i > 0; i--) {
  1221. uw32(DCR9, CR9_SROM_READ | CR9_SRCS | CR9_SRCLK);
  1222. udelay(5);
  1223. srom_data = (srom_data << 1) |
  1224. ((ur32(DCR9) & CR9_CRDOUT) ? 1 : 0);
  1225. uw32(DCR9, CR9_SROM_READ | CR9_SRCS);
  1226. udelay(5);
  1227. }
  1228. uw32(DCR9, CR9_SROM_READ);
  1229. return srom_data;
  1230. }
  1231. /*
  1232. * Auto sense the media mode
  1233. */
  1234. static u8 uli526x_sense_speed(struct uli526x_board_info * db)
  1235. {
  1236. struct uli_phy_ops *phy = &db->phy;
  1237. u8 ErrFlag = 0;
  1238. u16 phy_mode;
  1239. phy_mode = phy->read(db, db->phy_addr, 1);
  1240. phy_mode = phy->read(db, db->phy_addr, 1);
  1241. if ( (phy_mode & 0x24) == 0x24 ) {
  1242. phy_mode = ((phy->read(db, db->phy_addr, 5) & 0x01e0)<<7);
  1243. if(phy_mode&0x8000)
  1244. phy_mode = 0x8000;
  1245. else if(phy_mode&0x4000)
  1246. phy_mode = 0x4000;
  1247. else if(phy_mode&0x2000)
  1248. phy_mode = 0x2000;
  1249. else
  1250. phy_mode = 0x1000;
  1251. switch (phy_mode) {
  1252. case 0x1000: db->op_mode = ULI526X_10MHF; break;
  1253. case 0x2000: db->op_mode = ULI526X_10MFD; break;
  1254. case 0x4000: db->op_mode = ULI526X_100MHF; break;
  1255. case 0x8000: db->op_mode = ULI526X_100MFD; break;
  1256. default: db->op_mode = ULI526X_10MHF; ErrFlag = 1; break;
  1257. }
  1258. } else {
  1259. db->op_mode = ULI526X_10MHF;
  1260. ULI526X_DBUG(0, "Link Failed :", phy_mode);
  1261. ErrFlag = 1;
  1262. }
  1263. return ErrFlag;
  1264. }
  1265. /*
  1266. * Set 10/100 phyxcer capability
  1267. * AUTO mode : phyxcer register4 is NIC capability
  1268. * Force mode: phyxcer register4 is the force media
  1269. */
  1270. static void uli526x_set_phyxcer(struct uli526x_board_info *db)
  1271. {
  1272. struct uli_phy_ops *phy = &db->phy;
  1273. u16 phy_reg;
  1274. /* Phyxcer capability setting */
  1275. phy_reg = phy->read(db, db->phy_addr, 4) & ~0x01e0;
  1276. if (db->media_mode & ULI526X_AUTO) {
  1277. /* AUTO Mode */
  1278. phy_reg |= db->PHY_reg4;
  1279. } else {
  1280. /* Force Mode */
  1281. switch(db->media_mode) {
  1282. case ULI526X_10MHF: phy_reg |= 0x20; break;
  1283. case ULI526X_10MFD: phy_reg |= 0x40; break;
  1284. case ULI526X_100MHF: phy_reg |= 0x80; break;
  1285. case ULI526X_100MFD: phy_reg |= 0x100; break;
  1286. }
  1287. }
  1288. /* Write new capability to Phyxcer Reg4 */
  1289. if ( !(phy_reg & 0x01e0)) {
  1290. phy_reg|=db->PHY_reg4;
  1291. db->media_mode|=ULI526X_AUTO;
  1292. }
  1293. phy->write(db, db->phy_addr, 4, phy_reg);
  1294. /* Restart Auto-Negotiation */
  1295. phy->write(db, db->phy_addr, 0, 0x1200);
  1296. udelay(50);
  1297. }
  1298. /*
  1299. * Process op-mode
  1300. AUTO mode : PHY controller in Auto-negotiation Mode
  1301. * Force mode: PHY controller in force mode with HUB
  1302. * N-way force capability with SWITCH
  1303. */
  1304. static void uli526x_process_mode(struct uli526x_board_info *db)
  1305. {
  1306. struct uli_phy_ops *phy = &db->phy;
  1307. u16 phy_reg;
  1308. /* Full Duplex Mode Check */
  1309. if (db->op_mode & 0x4)
  1310. db->cr6_data |= CR6_FDM; /* Set Full Duplex Bit */
  1311. else
  1312. db->cr6_data &= ~CR6_FDM; /* Clear Full Duplex Bit */
  1313. update_cr6(db->cr6_data, db->ioaddr);
  1314. /* 10/100M phyxcer force mode need */
  1315. if (!(db->media_mode & 0x8)) {
  1316. /* Forece Mode */
  1317. phy_reg = phy->read(db, db->phy_addr, 6);
  1318. if (!(phy_reg & 0x1)) {
  1319. /* parter without N-Way capability */
  1320. phy_reg = 0x0;
  1321. switch(db->op_mode) {
  1322. case ULI526X_10MHF: phy_reg = 0x0; break;
  1323. case ULI526X_10MFD: phy_reg = 0x100; break;
  1324. case ULI526X_100MHF: phy_reg = 0x2000; break;
  1325. case ULI526X_100MFD: phy_reg = 0x2100; break;
  1326. }
  1327. phy->write(db, db->phy_addr, 0, phy_reg);
  1328. }
  1329. }
  1330. }
  1331. /* M5261/M5263 Chip */
  1332. static void phy_writeby_cr9(struct uli526x_board_info *db, u8 phy_addr,
  1333. u8 offset, u16 phy_data)
  1334. {
  1335. u16 i;
  1336. /* Send 33 synchronization clock to Phy controller */
  1337. for (i = 0; i < 35; i++)
  1338. phy_write_1bit(db, PHY_DATA_1);
  1339. /* Send start command(01) to Phy */
  1340. phy_write_1bit(db, PHY_DATA_0);
  1341. phy_write_1bit(db, PHY_DATA_1);
  1342. /* Send write command(01) to Phy */
  1343. phy_write_1bit(db, PHY_DATA_0);
  1344. phy_write_1bit(db, PHY_DATA_1);
  1345. /* Send Phy address */
  1346. for (i = 0x10; i > 0; i = i >> 1)
  1347. phy_write_1bit(db, phy_addr & i ? PHY_DATA_1 : PHY_DATA_0);
  1348. /* Send register address */
  1349. for (i = 0x10; i > 0; i = i >> 1)
  1350. phy_write_1bit(db, offset & i ? PHY_DATA_1 : PHY_DATA_0);
  1351. /* written trasnition */
  1352. phy_write_1bit(db, PHY_DATA_1);
  1353. phy_write_1bit(db, PHY_DATA_0);
  1354. /* Write a word data to PHY controller */
  1355. for (i = 0x8000; i > 0; i >>= 1)
  1356. phy_write_1bit(db, phy_data & i ? PHY_DATA_1 : PHY_DATA_0);
  1357. }
  1358. static u16 phy_readby_cr9(struct uli526x_board_info *db, u8 phy_addr, u8 offset)
  1359. {
  1360. u16 phy_data;
  1361. int i;
  1362. /* Send 33 synchronization clock to Phy controller */
  1363. for (i = 0; i < 35; i++)
  1364. phy_write_1bit(db, PHY_DATA_1);
  1365. /* Send start command(01) to Phy */
  1366. phy_write_1bit(db, PHY_DATA_0);
  1367. phy_write_1bit(db, PHY_DATA_1);
  1368. /* Send read command(10) to Phy */
  1369. phy_write_1bit(db, PHY_DATA_1);
  1370. phy_write_1bit(db, PHY_DATA_0);
  1371. /* Send Phy address */
  1372. for (i = 0x10; i > 0; i = i >> 1)
  1373. phy_write_1bit(db, phy_addr & i ? PHY_DATA_1 : PHY_DATA_0);
  1374. /* Send register address */
  1375. for (i = 0x10; i > 0; i = i >> 1)
  1376. phy_write_1bit(db, offset & i ? PHY_DATA_1 : PHY_DATA_0);
  1377. /* Skip transition state */
  1378. phy_read_1bit(db);
  1379. /* read 16bit data */
  1380. for (phy_data = 0, i = 0; i < 16; i++) {
  1381. phy_data <<= 1;
  1382. phy_data |= phy_read_1bit(db);
  1383. }
  1384. return phy_data;
  1385. }
  1386. static u16 phy_readby_cr10(struct uli526x_board_info *db, u8 phy_addr,
  1387. u8 offset)
  1388. {
  1389. void __iomem *ioaddr = db->ioaddr;
  1390. u32 cr10_value = phy_addr;
  1391. cr10_value = (cr10_value << 5) + offset;
  1392. cr10_value = (cr10_value << 16) + 0x08000000;
  1393. uw32(DCR10, cr10_value);
  1394. udelay(1);
  1395. while (1) {
  1396. cr10_value = ur32(DCR10);
  1397. if (cr10_value & 0x10000000)
  1398. break;
  1399. }
  1400. return cr10_value & 0x0ffff;
  1401. }
  1402. static void phy_writeby_cr10(struct uli526x_board_info *db, u8 phy_addr,
  1403. u8 offset, u16 phy_data)
  1404. {
  1405. void __iomem *ioaddr = db->ioaddr;
  1406. u32 cr10_value = phy_addr;
  1407. cr10_value = (cr10_value << 5) + offset;
  1408. cr10_value = (cr10_value << 16) + 0x04000000 + phy_data;
  1409. uw32(DCR10, cr10_value);
  1410. udelay(1);
  1411. }
  1412. /*
  1413. * Write one bit data to Phy Controller
  1414. */
  1415. static void phy_write_1bit(struct uli526x_board_info *db, u32 data)
  1416. {
  1417. void __iomem *ioaddr = db->ioaddr;
  1418. uw32(DCR9, data); /* MII Clock Low */
  1419. udelay(1);
  1420. uw32(DCR9, data | MDCLKH); /* MII Clock High */
  1421. udelay(1);
  1422. uw32(DCR9, data); /* MII Clock Low */
  1423. udelay(1);
  1424. }
  1425. /*
  1426. * Read one bit phy data from PHY controller
  1427. */
  1428. static u16 phy_read_1bit(struct uli526x_board_info *db)
  1429. {
  1430. void __iomem *ioaddr = db->ioaddr;
  1431. u16 phy_data;
  1432. uw32(DCR9, 0x50000);
  1433. udelay(1);
  1434. phy_data = (ur32(DCR9) >> 19) & 0x1;
  1435. uw32(DCR9, 0x40000);
  1436. udelay(1);
  1437. return phy_data;
  1438. }
  1439. static const struct pci_device_id uli526x_pci_tbl[] = {
  1440. { 0x10B9, 0x5261, PCI_ANY_ID, PCI_ANY_ID, 0, 0, PCI_ULI5261_ID },
  1441. { 0x10B9, 0x5263, PCI_ANY_ID, PCI_ANY_ID, 0, 0, PCI_ULI5263_ID },
  1442. { 0, }
  1443. };
  1444. MODULE_DEVICE_TABLE(pci, uli526x_pci_tbl);
  1445. static struct pci_driver uli526x_driver = {
  1446. .name = "uli526x",
  1447. .id_table = uli526x_pci_tbl,
  1448. .probe = uli526x_init_one,
  1449. .remove = uli526x_remove_one,
  1450. .suspend = uli526x_suspend,
  1451. .resume = uli526x_resume,
  1452. };
  1453. MODULE_AUTHOR("Peer Chen, peer.chen@uli.com.tw");
  1454. MODULE_DESCRIPTION("ULi M5261/M5263 fast ethernet driver");
  1455. MODULE_LICENSE("GPL");
  1456. module_param(debug, int, 0644);
  1457. module_param(mode, int, 0);
  1458. module_param(cr6set, int, 0);
  1459. MODULE_PARM_DESC(debug, "ULi M5261/M5263 enable debugging (0-1)");
  1460. MODULE_PARM_DESC(mode, "ULi M5261/M5263: Bit 0: 10/100Mbps, bit 2: duplex, bit 8: HomePNA");
  1461. /* Description:
  1462. * when user used insmod to add module, system invoked init_module()
  1463. * to register the services.
  1464. */
  1465. static int __init uli526x_init_module(void)
  1466. {
  1467. pr_info("%s\n", version);
  1468. printed_version = 1;
  1469. ULI526X_DBUG(0, "init_module() ", debug);
  1470. if (debug)
  1471. uli526x_debug = debug; /* set debug flag */
  1472. if (cr6set)
  1473. uli526x_cr6_user_set = cr6set;
  1474. switch (mode) {
  1475. case ULI526X_10MHF:
  1476. case ULI526X_100MHF:
  1477. case ULI526X_10MFD:
  1478. case ULI526X_100MFD:
  1479. uli526x_media_mode = mode;
  1480. break;
  1481. default:
  1482. uli526x_media_mode = ULI526X_AUTO;
  1483. break;
  1484. }
  1485. return pci_register_driver(&uli526x_driver);
  1486. }
  1487. /*
  1488. * Description:
  1489. * when user used rmmod to delete module, system invoked clean_module()
  1490. * to un-register all registered services.
  1491. */
  1492. static void __exit uli526x_cleanup_module(void)
  1493. {
  1494. ULI526X_DBUG(0, "uli526x_cleanup_module() ", debug);
  1495. pci_unregister_driver(&uli526x_driver);
  1496. }
  1497. module_init(uli526x_init_module);
  1498. module_exit(uli526x_cleanup_module);