tg3.c 468 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186111871118811189111901119111192111931119411195111961119711198111991120011201112021120311204112051120611207112081120911210112111121211213112141121511216112171121811219112201122111222112231122411225112261122711228112291123011231112321123311234112351123611237112381123911240112411124211243112441124511246112471124811249112501125111252112531125411255112561125711258112591126011261112621126311264112651126611267112681126911270112711127211273112741127511276112771127811279112801128111282112831128411285112861128711288112891129011291112921129311294112951129611297112981129911300113011130211303113041130511306113071130811309113101131111312113131131411315113161131711318113191132011321113221132311324113251132611327113281132911330113311133211333113341133511336113371133811339113401134111342113431134411345113461134711348113491135011351113521135311354113551135611357113581135911360113611136211363113641136511366113671136811369113701137111372113731137411375113761137711378113791138011381113821138311384113851138611387113881138911390113911139211393113941139511396113971139811399114001140111402114031140411405114061140711408114091141011411114121141311414114151141611417114181141911420114211142211423114241142511426114271142811429114301143111432114331143411435114361143711438114391144011441114421144311444114451144611447114481144911450114511145211453114541145511456114571145811459114601146111462114631146411465114661146711468114691147011471114721147311474114751147611477114781147911480114811148211483114841148511486114871148811489114901149111492114931149411495114961149711498114991150011501115021150311504115051150611507115081150911510115111151211513115141151511516115171151811519115201152111522115231152411525115261152711528115291153011531115321153311534115351153611537115381153911540115411154211543115441154511546115471154811549115501155111552115531155411555115561155711558115591156011561115621156311564115651156611567115681156911570115711157211573115741157511576115771157811579115801158111582115831158411585115861158711588115891159011591115921159311594115951159611597115981159911600116011160211603116041160511606116071160811609116101161111612116131161411615116161161711618116191162011621116221162311624116251162611627116281162911630116311163211633116341163511636116371163811639116401164111642116431164411645116461164711648116491165011651116521165311654116551165611657116581165911660116611166211663116641166511666116671166811669116701167111672116731167411675116761167711678116791168011681116821168311684116851168611687116881168911690116911169211693116941169511696116971169811699117001170111702117031170411705117061170711708117091171011711117121171311714117151171611717117181171911720117211172211723117241172511726117271172811729117301173111732117331173411735117361173711738117391174011741117421174311744117451174611747117481174911750117511175211753117541175511756117571175811759117601176111762117631176411765117661176711768117691177011771117721177311774117751177611777117781177911780117811178211783117841178511786117871178811789117901179111792117931179411795117961179711798117991180011801118021180311804118051180611807118081180911810118111181211813118141181511816118171181811819118201182111822118231182411825118261182711828118291183011831118321183311834118351183611837118381183911840118411184211843118441184511846118471184811849118501185111852118531185411855118561185711858118591186011861118621186311864118651186611867118681186911870118711187211873118741187511876118771187811879118801188111882118831188411885118861188711888118891189011891118921189311894118951189611897118981189911900119011190211903119041190511906119071190811909119101191111912119131191411915119161191711918119191192011921119221192311924119251192611927119281192911930119311193211933119341193511936119371193811939119401194111942119431194411945119461194711948119491195011951119521195311954119551195611957119581195911960119611196211963119641196511966119671196811969119701197111972119731197411975119761197711978119791198011981119821198311984119851198611987119881198911990119911199211993119941199511996119971199811999120001200112002120031200412005120061200712008120091201012011120121201312014120151201612017120181201912020120211202212023120241202512026120271202812029120301203112032120331203412035120361203712038120391204012041120421204312044120451204612047120481204912050120511205212053120541205512056120571205812059120601206112062120631206412065120661206712068120691207012071120721207312074120751207612077120781207912080120811208212083120841208512086120871208812089120901209112092120931209412095120961209712098120991210012101121021210312104121051210612107121081210912110121111211212113121141211512116121171211812119121201212112122121231212412125121261212712128121291213012131121321213312134121351213612137121381213912140121411214212143121441214512146121471214812149121501215112152121531215412155121561215712158121591216012161121621216312164121651216612167121681216912170121711217212173121741217512176121771217812179121801218112182121831218412185121861218712188121891219012191121921219312194121951219612197121981219912200122011220212203122041220512206122071220812209122101221112212122131221412215122161221712218122191222012221122221222312224122251222612227122281222912230122311223212233122341223512236122371223812239122401224112242122431224412245122461224712248122491225012251122521225312254122551225612257122581225912260122611226212263122641226512266122671226812269122701227112272122731227412275122761227712278122791228012281122821228312284122851228612287122881228912290122911229212293122941229512296122971229812299123001230112302123031230412305123061230712308123091231012311123121231312314123151231612317123181231912320123211232212323123241232512326123271232812329123301233112332123331233412335123361233712338123391234012341123421234312344123451234612347123481234912350123511235212353123541235512356123571235812359123601236112362123631236412365123661236712368123691237012371123721237312374123751237612377123781237912380123811238212383123841238512386123871238812389123901239112392123931239412395123961239712398123991240012401124021240312404124051240612407124081240912410124111241212413124141241512416124171241812419124201242112422124231242412425124261242712428124291243012431124321243312434124351243612437124381243912440124411244212443124441244512446124471244812449124501245112452124531245412455124561245712458124591246012461124621246312464124651246612467124681246912470124711247212473124741247512476124771247812479124801248112482124831248412485124861248712488124891249012491124921249312494124951249612497124981249912500125011250212503125041250512506125071250812509125101251112512125131251412515125161251712518125191252012521125221252312524125251252612527125281252912530125311253212533125341253512536125371253812539125401254112542125431254412545125461254712548125491255012551125521255312554125551255612557125581255912560125611256212563125641256512566125671256812569125701257112572125731257412575125761257712578125791258012581125821258312584125851258612587125881258912590125911259212593125941259512596125971259812599126001260112602126031260412605126061260712608126091261012611126121261312614126151261612617126181261912620126211262212623126241262512626126271262812629126301263112632126331263412635126361263712638126391264012641126421264312644126451264612647126481264912650126511265212653126541265512656126571265812659126601266112662126631266412665126661266712668126691267012671126721267312674126751267612677126781267912680126811268212683126841268512686126871268812689126901269112692126931269412695126961269712698126991270012701127021270312704127051270612707127081270912710127111271212713127141271512716127171271812719127201272112722127231272412725127261272712728127291273012731127321273312734127351273612737127381273912740127411274212743127441274512746127471274812749127501275112752127531275412755127561275712758127591276012761127621276312764127651276612767127681276912770127711277212773127741277512776127771277812779127801278112782127831278412785127861278712788127891279012791127921279312794127951279612797127981279912800128011280212803128041280512806128071280812809128101281112812128131281412815128161281712818128191282012821128221282312824128251282612827128281282912830128311283212833128341283512836128371283812839128401284112842128431284412845128461284712848128491285012851128521285312854128551285612857128581285912860128611286212863128641286512866128671286812869128701287112872128731287412875128761287712878128791288012881128821288312884128851288612887128881288912890128911289212893128941289512896128971289812899129001290112902129031290412905129061290712908129091291012911129121291312914129151291612917129181291912920129211292212923129241292512926129271292812929129301293112932129331293412935129361293712938129391294012941129421294312944129451294612947129481294912950129511295212953129541295512956129571295812959129601296112962129631296412965129661296712968129691297012971129721297312974129751297612977129781297912980129811298212983129841298512986129871298812989129901299112992129931299412995129961299712998129991300013001130021300313004130051300613007130081300913010130111301213013130141301513016130171301813019130201302113022130231302413025130261302713028130291303013031130321303313034130351303613037130381303913040130411304213043130441304513046130471304813049130501305113052130531305413055130561305713058130591306013061130621306313064130651306613067130681306913070130711307213073130741307513076130771307813079130801308113082130831308413085130861308713088130891309013091130921309313094130951309613097130981309913100131011310213103131041310513106131071310813109131101311113112131131311413115131161311713118131191312013121131221312313124131251312613127131281312913130131311313213133131341313513136131371313813139131401314113142131431314413145131461314713148131491315013151131521315313154131551315613157131581315913160131611316213163131641316513166131671316813169131701317113172131731317413175131761317713178131791318013181131821318313184131851318613187131881318913190131911319213193131941319513196131971319813199132001320113202132031320413205132061320713208132091321013211132121321313214132151321613217132181321913220132211322213223132241322513226132271322813229132301323113232132331323413235132361323713238132391324013241132421324313244132451324613247132481324913250132511325213253132541325513256132571325813259132601326113262132631326413265132661326713268132691327013271132721327313274132751327613277132781327913280132811328213283132841328513286132871328813289132901329113292132931329413295132961329713298132991330013301133021330313304133051330613307133081330913310133111331213313133141331513316133171331813319133201332113322133231332413325133261332713328133291333013331133321333313334133351333613337133381333913340133411334213343133441334513346133471334813349133501335113352133531335413355133561335713358133591336013361133621336313364133651336613367133681336913370133711337213373133741337513376133771337813379133801338113382133831338413385133861338713388133891339013391133921339313394133951339613397133981339913400134011340213403134041340513406134071340813409134101341113412134131341413415134161341713418134191342013421134221342313424134251342613427134281342913430134311343213433134341343513436134371343813439134401344113442134431344413445134461344713448134491345013451134521345313454134551345613457134581345913460134611346213463134641346513466134671346813469134701347113472134731347413475134761347713478134791348013481134821348313484134851348613487134881348913490134911349213493134941349513496134971349813499135001350113502135031350413505135061350713508135091351013511135121351313514135151351613517135181351913520135211352213523135241352513526135271352813529135301353113532135331353413535135361353713538135391354013541135421354313544135451354613547135481354913550135511355213553135541355513556135571355813559135601356113562135631356413565135661356713568135691357013571135721357313574135751357613577135781357913580135811358213583135841358513586135871358813589135901359113592135931359413595135961359713598135991360013601136021360313604136051360613607136081360913610136111361213613136141361513616136171361813619136201362113622136231362413625136261362713628136291363013631136321363313634136351363613637136381363913640136411364213643136441364513646136471364813649136501365113652136531365413655136561365713658136591366013661136621366313664136651366613667136681366913670136711367213673136741367513676136771367813679136801368113682136831368413685136861368713688136891369013691136921369313694136951369613697136981369913700137011370213703137041370513706137071370813709137101371113712137131371413715137161371713718137191372013721137221372313724137251372613727137281372913730137311373213733137341373513736137371373813739137401374113742137431374413745137461374713748137491375013751137521375313754137551375613757137581375913760137611376213763137641376513766137671376813769137701377113772137731377413775137761377713778137791378013781137821378313784137851378613787137881378913790137911379213793137941379513796137971379813799138001380113802138031380413805138061380713808138091381013811138121381313814138151381613817138181381913820138211382213823138241382513826138271382813829138301383113832138331383413835138361383713838138391384013841138421384313844138451384613847138481384913850138511385213853138541385513856138571385813859138601386113862138631386413865138661386713868138691387013871138721387313874138751387613877138781387913880138811388213883138841388513886138871388813889138901389113892138931389413895138961389713898138991390013901139021390313904139051390613907139081390913910139111391213913139141391513916139171391813919139201392113922139231392413925139261392713928139291393013931139321393313934139351393613937139381393913940139411394213943139441394513946139471394813949139501395113952139531395413955139561395713958139591396013961139621396313964139651396613967139681396913970139711397213973139741397513976139771397813979139801398113982139831398413985139861398713988139891399013991139921399313994139951399613997139981399914000140011400214003140041400514006140071400814009140101401114012140131401414015140161401714018140191402014021140221402314024140251402614027140281402914030140311403214033140341403514036140371403814039140401404114042140431404414045140461404714048140491405014051140521405314054140551405614057140581405914060140611406214063140641406514066140671406814069140701407114072140731407414075140761407714078140791408014081140821408314084140851408614087140881408914090140911409214093140941409514096140971409814099141001410114102141031410414105141061410714108141091411014111141121411314114141151411614117141181411914120141211412214123141241412514126141271412814129141301413114132141331413414135141361413714138141391414014141141421414314144141451414614147141481414914150141511415214153141541415514156141571415814159141601416114162141631416414165141661416714168141691417014171141721417314174141751417614177141781417914180141811418214183141841418514186141871418814189141901419114192141931419414195141961419714198141991420014201142021420314204142051420614207142081420914210142111421214213142141421514216142171421814219142201422114222142231422414225142261422714228142291423014231142321423314234142351423614237142381423914240142411424214243142441424514246142471424814249142501425114252142531425414255142561425714258142591426014261142621426314264142651426614267142681426914270142711427214273142741427514276142771427814279142801428114282142831428414285142861428714288142891429014291142921429314294142951429614297142981429914300143011430214303143041430514306143071430814309143101431114312143131431414315143161431714318143191432014321143221432314324143251432614327143281432914330143311433214333143341433514336143371433814339143401434114342143431434414345143461434714348143491435014351143521435314354143551435614357143581435914360143611436214363143641436514366143671436814369143701437114372143731437414375143761437714378143791438014381143821438314384143851438614387143881438914390143911439214393143941439514396143971439814399144001440114402144031440414405144061440714408144091441014411144121441314414144151441614417144181441914420144211442214423144241442514426144271442814429144301443114432144331443414435144361443714438144391444014441144421444314444144451444614447144481444914450144511445214453144541445514456144571445814459144601446114462144631446414465144661446714468144691447014471144721447314474144751447614477144781447914480144811448214483144841448514486144871448814489144901449114492144931449414495144961449714498144991450014501145021450314504145051450614507145081450914510145111451214513145141451514516145171451814519145201452114522145231452414525145261452714528145291453014531145321453314534145351453614537145381453914540145411454214543145441454514546145471454814549145501455114552145531455414555145561455714558145591456014561145621456314564145651456614567145681456914570145711457214573145741457514576145771457814579145801458114582145831458414585145861458714588145891459014591145921459314594145951459614597145981459914600146011460214603146041460514606146071460814609146101461114612146131461414615146161461714618146191462014621146221462314624146251462614627146281462914630146311463214633146341463514636146371463814639146401464114642146431464414645146461464714648146491465014651146521465314654146551465614657146581465914660146611466214663146641466514666146671466814669146701467114672146731467414675146761467714678146791468014681146821468314684146851468614687146881468914690146911469214693146941469514696146971469814699147001470114702147031470414705147061470714708147091471014711147121471314714147151471614717147181471914720147211472214723147241472514726147271472814729147301473114732147331473414735147361473714738147391474014741147421474314744147451474614747147481474914750147511475214753147541475514756147571475814759147601476114762147631476414765147661476714768147691477014771147721477314774147751477614777147781477914780147811478214783147841478514786147871478814789147901479114792147931479414795147961479714798147991480014801148021480314804148051480614807148081480914810148111481214813148141481514816148171481814819148201482114822148231482414825148261482714828148291483014831148321483314834148351483614837148381483914840148411484214843148441484514846148471484814849148501485114852148531485414855148561485714858148591486014861148621486314864148651486614867148681486914870148711487214873148741487514876148771487814879148801488114882148831488414885148861488714888148891489014891148921489314894148951489614897148981489914900149011490214903149041490514906149071490814909149101491114912149131491414915149161491714918149191492014921149221492314924149251492614927149281492914930149311493214933149341493514936149371493814939149401494114942149431494414945149461494714948149491495014951149521495314954149551495614957149581495914960149611496214963149641496514966149671496814969149701497114972149731497414975149761497714978149791498014981149821498314984149851498614987149881498914990149911499214993149941499514996149971499814999150001500115002150031500415005150061500715008150091501015011150121501315014150151501615017150181501915020150211502215023150241502515026150271502815029150301503115032150331503415035150361503715038150391504015041150421504315044150451504615047150481504915050150511505215053150541505515056150571505815059150601506115062150631506415065150661506715068150691507015071150721507315074150751507615077150781507915080150811508215083150841508515086150871508815089150901509115092150931509415095150961509715098150991510015101151021510315104151051510615107151081510915110151111511215113151141511515116151171511815119151201512115122151231512415125151261512715128151291513015131151321513315134151351513615137151381513915140151411514215143151441514515146151471514815149151501515115152151531515415155151561515715158151591516015161151621516315164151651516615167151681516915170151711517215173151741517515176151771517815179151801518115182151831518415185151861518715188151891519015191151921519315194151951519615197151981519915200152011520215203152041520515206152071520815209152101521115212152131521415215152161521715218152191522015221152221522315224152251522615227152281522915230152311523215233152341523515236152371523815239152401524115242152431524415245152461524715248152491525015251152521525315254152551525615257152581525915260152611526215263152641526515266152671526815269152701527115272152731527415275152761527715278152791528015281152821528315284152851528615287152881528915290152911529215293152941529515296152971529815299153001530115302153031530415305153061530715308153091531015311153121531315314153151531615317153181531915320153211532215323153241532515326153271532815329153301533115332153331533415335153361533715338153391534015341153421534315344153451534615347153481534915350153511535215353153541535515356153571535815359153601536115362153631536415365153661536715368153691537015371153721537315374153751537615377153781537915380153811538215383153841538515386153871538815389153901539115392153931539415395153961539715398153991540015401154021540315404154051540615407154081540915410154111541215413154141541515416154171541815419154201542115422154231542415425154261542715428154291543015431154321543315434154351543615437154381543915440154411544215443154441544515446154471544815449154501545115452154531545415455154561545715458154591546015461154621546315464154651546615467154681546915470154711547215473154741547515476154771547815479154801548115482154831548415485154861548715488154891549015491154921549315494154951549615497154981549915500155011550215503155041550515506155071550815509155101551115512155131551415515155161551715518155191552015521155221552315524155251552615527155281552915530155311553215533155341553515536155371553815539155401554115542155431554415545155461554715548155491555015551155521555315554155551555615557155581555915560155611556215563155641556515566155671556815569155701557115572155731557415575155761557715578155791558015581155821558315584155851558615587155881558915590155911559215593155941559515596155971559815599156001560115602156031560415605156061560715608156091561015611156121561315614156151561615617156181561915620156211562215623156241562515626156271562815629156301563115632156331563415635156361563715638156391564015641156421564315644156451564615647156481564915650156511565215653156541565515656156571565815659156601566115662156631566415665156661566715668156691567015671156721567315674156751567615677156781567915680156811568215683156841568515686156871568815689156901569115692156931569415695156961569715698156991570015701157021570315704157051570615707157081570915710157111571215713157141571515716157171571815719157201572115722157231572415725157261572715728157291573015731157321573315734157351573615737157381573915740157411574215743157441574515746157471574815749157501575115752157531575415755157561575715758157591576015761157621576315764157651576615767157681576915770157711577215773157741577515776157771577815779157801578115782157831578415785157861578715788157891579015791157921579315794157951579615797157981579915800158011580215803158041580515806158071580815809158101581115812158131581415815158161581715818158191582015821158221582315824158251582615827158281582915830158311583215833158341583515836158371583815839158401584115842158431584415845158461584715848158491585015851158521585315854158551585615857158581585915860158611586215863158641586515866158671586815869158701587115872158731587415875158761587715878158791588015881158821588315884158851588615887158881588915890158911589215893158941589515896158971589815899159001590115902159031590415905159061590715908159091591015911159121591315914159151591615917159181591915920159211592215923159241592515926159271592815929159301593115932159331593415935159361593715938159391594015941159421594315944159451594615947159481594915950159511595215953159541595515956159571595815959159601596115962159631596415965159661596715968159691597015971159721597315974159751597615977159781597915980159811598215983159841598515986159871598815989159901599115992159931599415995159961599715998159991600016001160021600316004160051600616007160081600916010160111601216013160141601516016160171601816019160201602116022160231602416025160261602716028160291603016031160321603316034160351603616037160381603916040160411604216043160441604516046160471604816049160501605116052160531605416055160561605716058160591606016061160621606316064160651606616067160681606916070160711607216073160741607516076160771607816079160801608116082160831608416085160861608716088160891609016091160921609316094160951609616097160981609916100161011610216103161041610516106161071610816109161101611116112161131611416115161161611716118161191612016121161221612316124161251612616127161281612916130161311613216133161341613516136161371613816139161401614116142161431614416145161461614716148161491615016151161521615316154161551615616157161581615916160161611616216163161641616516166161671616816169161701617116172161731617416175161761617716178161791618016181161821618316184161851618616187161881618916190161911619216193161941619516196161971619816199162001620116202162031620416205162061620716208162091621016211162121621316214162151621616217162181621916220162211622216223162241622516226162271622816229162301623116232162331623416235162361623716238162391624016241162421624316244162451624616247162481624916250162511625216253162541625516256162571625816259162601626116262162631626416265162661626716268162691627016271162721627316274162751627616277162781627916280162811628216283162841628516286162871628816289162901629116292162931629416295162961629716298162991630016301163021630316304163051630616307163081630916310163111631216313163141631516316163171631816319163201632116322163231632416325163261632716328163291633016331163321633316334163351633616337163381633916340163411634216343163441634516346163471634816349163501635116352163531635416355163561635716358163591636016361163621636316364163651636616367163681636916370163711637216373163741637516376163771637816379163801638116382163831638416385163861638716388163891639016391163921639316394163951639616397163981639916400164011640216403164041640516406164071640816409164101641116412164131641416415164161641716418164191642016421164221642316424164251642616427164281642916430164311643216433164341643516436164371643816439164401644116442164431644416445164461644716448164491645016451164521645316454164551645616457164581645916460164611646216463164641646516466164671646816469164701647116472164731647416475164761647716478164791648016481164821648316484164851648616487164881648916490164911649216493164941649516496164971649816499165001650116502165031650416505165061650716508165091651016511165121651316514165151651616517165181651916520165211652216523165241652516526165271652816529165301653116532165331653416535165361653716538165391654016541165421654316544165451654616547165481654916550165511655216553165541655516556165571655816559165601656116562165631656416565165661656716568165691657016571165721657316574165751657616577165781657916580165811658216583165841658516586165871658816589165901659116592165931659416595165961659716598165991660016601166021660316604166051660616607166081660916610166111661216613166141661516616166171661816619166201662116622166231662416625166261662716628166291663016631166321663316634166351663616637166381663916640166411664216643166441664516646166471664816649166501665116652166531665416655166561665716658166591666016661166621666316664166651666616667166681666916670166711667216673166741667516676166771667816679166801668116682166831668416685166861668716688166891669016691166921669316694166951669616697166981669916700167011670216703167041670516706167071670816709167101671116712167131671416715167161671716718167191672016721167221672316724167251672616727167281672916730167311673216733167341673516736167371673816739167401674116742167431674416745167461674716748167491675016751167521675316754167551675616757167581675916760167611676216763167641676516766167671676816769167701677116772167731677416775167761677716778167791678016781167821678316784167851678616787167881678916790167911679216793167941679516796167971679816799168001680116802168031680416805168061680716808168091681016811168121681316814168151681616817168181681916820168211682216823168241682516826168271682816829168301683116832168331683416835168361683716838168391684016841168421684316844168451684616847168481684916850168511685216853168541685516856168571685816859168601686116862168631686416865168661686716868168691687016871168721687316874168751687616877168781687916880168811688216883168841688516886168871688816889168901689116892168931689416895168961689716898168991690016901169021690316904169051690616907169081690916910169111691216913169141691516916169171691816919169201692116922169231692416925169261692716928169291693016931169321693316934169351693616937169381693916940169411694216943169441694516946169471694816949169501695116952169531695416955169561695716958169591696016961169621696316964169651696616967169681696916970169711697216973169741697516976169771697816979169801698116982169831698416985169861698716988169891699016991169921699316994169951699616997169981699917000170011700217003170041700517006170071700817009170101701117012170131701417015170161701717018170191702017021170221702317024170251702617027170281702917030170311703217033170341703517036170371703817039170401704117042170431704417045170461704717048170491705017051170521705317054170551705617057170581705917060170611706217063170641706517066170671706817069170701707117072170731707417075170761707717078170791708017081170821708317084170851708617087170881708917090170911709217093170941709517096170971709817099171001710117102171031710417105171061710717108171091711017111171121711317114171151711617117171181711917120171211712217123171241712517126171271712817129171301713117132171331713417135171361713717138171391714017141171421714317144171451714617147171481714917150171511715217153171541715517156171571715817159171601716117162171631716417165171661716717168171691717017171171721717317174171751717617177171781717917180171811718217183171841718517186171871718817189171901719117192171931719417195171961719717198171991720017201172021720317204172051720617207172081720917210172111721217213172141721517216172171721817219172201722117222172231722417225172261722717228172291723017231172321723317234172351723617237172381723917240172411724217243172441724517246172471724817249172501725117252172531725417255172561725717258172591726017261172621726317264172651726617267172681726917270172711727217273172741727517276172771727817279172801728117282172831728417285172861728717288172891729017291172921729317294172951729617297172981729917300173011730217303173041730517306173071730817309173101731117312173131731417315173161731717318173191732017321173221732317324173251732617327173281732917330173311733217333173341733517336173371733817339173401734117342173431734417345173461734717348173491735017351173521735317354173551735617357173581735917360173611736217363173641736517366173671736817369173701737117372173731737417375173761737717378173791738017381173821738317384173851738617387173881738917390173911739217393173941739517396173971739817399174001740117402174031740417405174061740717408174091741017411174121741317414174151741617417174181741917420174211742217423174241742517426174271742817429174301743117432174331743417435174361743717438174391744017441174421744317444174451744617447174481744917450174511745217453174541745517456174571745817459174601746117462174631746417465174661746717468174691747017471174721747317474174751747617477174781747917480174811748217483174841748517486174871748817489174901749117492174931749417495174961749717498174991750017501175021750317504175051750617507175081750917510175111751217513175141751517516175171751817519175201752117522175231752417525175261752717528175291753017531175321753317534175351753617537175381753917540175411754217543175441754517546175471754817549175501755117552175531755417555175561755717558175591756017561175621756317564175651756617567175681756917570175711757217573175741757517576175771757817579175801758117582175831758417585175861758717588175891759017591175921759317594175951759617597175981759917600176011760217603176041760517606176071760817609176101761117612176131761417615176161761717618176191762017621176221762317624176251762617627176281762917630176311763217633176341763517636176371763817639176401764117642176431764417645176461764717648176491765017651176521765317654176551765617657176581765917660176611766217663176641766517666176671766817669176701767117672176731767417675176761767717678176791768017681176821768317684176851768617687176881768917690176911769217693176941769517696176971769817699177001770117702177031770417705177061770717708177091771017711177121771317714177151771617717177181771917720177211772217723177241772517726177271772817729177301773117732177331773417735177361773717738177391774017741177421774317744177451774617747177481774917750177511775217753177541775517756177571775817759177601776117762177631776417765177661776717768177691777017771177721777317774177751777617777177781777917780177811778217783177841778517786177871778817789177901779117792177931779417795177961779717798177991780017801178021780317804178051780617807178081780917810178111781217813178141781517816178171781817819178201782117822178231782417825178261782717828178291783017831178321783317834178351783617837178381783917840178411784217843178441784517846178471784817849178501785117852178531785417855178561785717858178591786017861178621786317864178651786617867178681786917870178711787217873178741787517876178771787817879178801788117882178831788417885178861788717888178891789017891178921789317894178951789617897178981789917900179011790217903179041790517906179071790817909179101791117912179131791417915179161791717918179191792017921179221792317924179251792617927179281792917930179311793217933179341793517936179371793817939179401794117942179431794417945179461794717948179491795017951179521795317954179551795617957179581795917960179611796217963179641796517966179671796817969179701797117972179731797417975179761797717978179791798017981179821798317984179851798617987179881798917990179911799217993179941799517996179971799817999180001800118002180031800418005180061800718008180091801018011180121801318014180151801618017180181801918020180211802218023180241802518026180271802818029180301803118032180331803418035180361803718038180391804018041180421804318044180451804618047180481804918050180511805218053180541805518056180571805818059180601806118062180631806418065180661806718068180691807018071180721807318074180751807618077180781807918080180811808218083180841808518086180871808818089180901809118092180931809418095180961809718098180991810018101181021810318104181051810618107181081810918110181111811218113181141811518116181171811818119181201812118122181231812418125181261812718128181291813018131181321813318134181351813618137181381813918140181411814218143181441814518146181471814818149181501815118152181531815418155181561815718158181591816018161181621816318164181651816618167181681816918170181711817218173181741817518176181771817818179181801818118182181831818418185181861818718188181891819018191181921819318194181951819618197181981819918200182011820218203182041820518206182071820818209182101821118212182131821418215182161821718218182191822018221182221822318224182251822618227182281822918230182311823218233182341823518236182371823818239182401824118242182431824418245182461824718248182491825018251182521825318254182551825618257182581825918260182611826218263182641826518266182671826818269182701827118272182731827418275182761827718278182791828018281182821828318284182851828618287182881828918290182911829218293182941829518296182971829818299183001830118302183031830418305183061830718308183091831018311183121831318314183151831618317183181831918320183211832218323183241832518326183271832818329183301833118332183331833418335183361833718338
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2016 Broadcom Corporation.
  8. * Copyright (C) 2016-2017 Broadcom Limited.
  9. *
  10. * Firmware is:
  11. * Derived from proprietary unpublished source code,
  12. * Copyright (C) 2000-2016 Broadcom Corporation.
  13. * Copyright (C) 2016-2017 Broadcom Ltd.
  14. *
  15. * Permission is hereby granted for the distribution of this firmware
  16. * data in hexadecimal or equivalent format, provided this copyright
  17. * notice is accompanying it.
  18. */
  19. #include <linux/module.h>
  20. #include <linux/moduleparam.h>
  21. #include <linux/stringify.h>
  22. #include <linux/kernel.h>
  23. #include <linux/sched/signal.h>
  24. #include <linux/types.h>
  25. #include <linux/compiler.h>
  26. #include <linux/slab.h>
  27. #include <linux/delay.h>
  28. #include <linux/in.h>
  29. #include <linux/interrupt.h>
  30. #include <linux/ioport.h>
  31. #include <linux/pci.h>
  32. #include <linux/netdevice.h>
  33. #include <linux/etherdevice.h>
  34. #include <linux/skbuff.h>
  35. #include <linux/ethtool.h>
  36. #include <linux/mdio.h>
  37. #include <linux/mii.h>
  38. #include <linux/phy.h>
  39. #include <linux/brcmphy.h>
  40. #include <linux/if.h>
  41. #include <linux/if_vlan.h>
  42. #include <linux/ip.h>
  43. #include <linux/tcp.h>
  44. #include <linux/workqueue.h>
  45. #include <linux/prefetch.h>
  46. #include <linux/dma-mapping.h>
  47. #include <linux/firmware.h>
  48. #include <linux/ssb/ssb_driver_gige.h>
  49. #include <linux/hwmon.h>
  50. #include <linux/hwmon-sysfs.h>
  51. #include <net/checksum.h>
  52. #include <net/ip.h>
  53. #include <linux/io.h>
  54. #include <asm/byteorder.h>
  55. #include <linux/uaccess.h>
  56. #include <uapi/linux/net_tstamp.h>
  57. #include <linux/ptp_clock_kernel.h>
  58. #ifdef CONFIG_SPARC
  59. #include <asm/idprom.h>
  60. #include <asm/prom.h>
  61. #endif
  62. #define BAR_0 0
  63. #define BAR_2 2
  64. #include "tg3.h"
  65. /* Functions & macros to verify TG3_FLAGS types */
  66. static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
  67. {
  68. return test_bit(flag, bits);
  69. }
  70. static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
  71. {
  72. set_bit(flag, bits);
  73. }
  74. static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
  75. {
  76. clear_bit(flag, bits);
  77. }
  78. #define tg3_flag(tp, flag) \
  79. _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
  80. #define tg3_flag_set(tp, flag) \
  81. _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
  82. #define tg3_flag_clear(tp, flag) \
  83. _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
  84. #define DRV_MODULE_NAME "tg3"
  85. #define TG3_MAJ_NUM 3
  86. #define TG3_MIN_NUM 137
  87. #define DRV_MODULE_VERSION \
  88. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  89. #define DRV_MODULE_RELDATE "May 11, 2014"
  90. #define RESET_KIND_SHUTDOWN 0
  91. #define RESET_KIND_INIT 1
  92. #define RESET_KIND_SUSPEND 2
  93. #define TG3_DEF_RX_MODE 0
  94. #define TG3_DEF_TX_MODE 0
  95. #define TG3_DEF_MSG_ENABLE \
  96. (NETIF_MSG_DRV | \
  97. NETIF_MSG_PROBE | \
  98. NETIF_MSG_LINK | \
  99. NETIF_MSG_TIMER | \
  100. NETIF_MSG_IFDOWN | \
  101. NETIF_MSG_IFUP | \
  102. NETIF_MSG_RX_ERR | \
  103. NETIF_MSG_TX_ERR)
  104. #define TG3_GRC_LCLCTL_PWRSW_DELAY 100
  105. /* length of time before we decide the hardware is borked,
  106. * and dev->tx_timeout() should be called to fix the problem
  107. */
  108. #define TG3_TX_TIMEOUT (5 * HZ)
  109. /* hardware minimum and maximum for a single frame's data payload */
  110. #define TG3_MIN_MTU ETH_ZLEN
  111. #define TG3_MAX_MTU(tp) \
  112. (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
  113. /* These numbers seem to be hard coded in the NIC firmware somehow.
  114. * You can't change the ring sizes, but you can change where you place
  115. * them in the NIC onboard memory.
  116. */
  117. #define TG3_RX_STD_RING_SIZE(tp) \
  118. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  119. TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
  120. #define TG3_DEF_RX_RING_PENDING 200
  121. #define TG3_RX_JMB_RING_SIZE(tp) \
  122. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  123. TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
  124. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  125. /* Do not place this n-ring entries value into the tp struct itself,
  126. * we really want to expose these constants to GCC so that modulo et
  127. * al. operations are done with shifts and masks instead of with
  128. * hw multiply/modulo instructions. Another solution would be to
  129. * replace things like '% foo' with '& (foo - 1)'.
  130. */
  131. #define TG3_TX_RING_SIZE 512
  132. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  133. #define TG3_RX_STD_RING_BYTES(tp) \
  134. (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
  135. #define TG3_RX_JMB_RING_BYTES(tp) \
  136. (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
  137. #define TG3_RX_RCB_RING_BYTES(tp) \
  138. (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
  139. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  140. TG3_TX_RING_SIZE)
  141. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  142. #define TG3_DMA_BYTE_ENAB 64
  143. #define TG3_RX_STD_DMA_SZ 1536
  144. #define TG3_RX_JMB_DMA_SZ 9046
  145. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  146. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  147. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  148. #define TG3_RX_STD_BUFF_RING_SIZE(tp) \
  149. (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
  150. #define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
  151. (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
  152. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  153. * that are at least dword aligned when used in PCIX mode. The driver
  154. * works around this bug by double copying the packet. This workaround
  155. * is built into the normal double copy length check for efficiency.
  156. *
  157. * However, the double copy is only necessary on those architectures
  158. * where unaligned memory accesses are inefficient. For those architectures
  159. * where unaligned memory accesses incur little penalty, we can reintegrate
  160. * the 5701 in the normal rx path. Doing so saves a device structure
  161. * dereference by hardcoding the double copy threshold in place.
  162. */
  163. #define TG3_RX_COPY_THRESHOLD 256
  164. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  165. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  166. #else
  167. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  168. #endif
  169. #if (NET_IP_ALIGN != 0)
  170. #define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
  171. #else
  172. #define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
  173. #endif
  174. /* minimum number of free TX descriptors required to wake up TX process */
  175. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  176. #define TG3_TX_BD_DMA_MAX_2K 2048
  177. #define TG3_TX_BD_DMA_MAX_4K 4096
  178. #define TG3_RAW_IP_ALIGN 2
  179. #define TG3_MAX_UCAST_ADDR(tp) (tg3_flag((tp), ENABLE_ASF) ? 2 : 3)
  180. #define TG3_UCAST_ADDR_IDX(tp) (tg3_flag((tp), ENABLE_ASF) ? 2 : 1)
  181. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  182. #define TG3_FW_UPDATE_FREQ_SEC (TG3_FW_UPDATE_TIMEOUT_SEC / 2)
  183. #define FIRMWARE_TG3 "tigon/tg3.bin"
  184. #define FIRMWARE_TG357766 "tigon/tg357766.bin"
  185. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  186. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  187. static char version[] =
  188. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  189. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  190. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  191. MODULE_LICENSE("GPL");
  192. MODULE_VERSION(DRV_MODULE_VERSION);
  193. MODULE_FIRMWARE(FIRMWARE_TG3);
  194. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  195. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  196. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  197. module_param(tg3_debug, int, 0);
  198. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  199. #define TG3_DRV_DATA_FLAG_10_100_ONLY 0x0001
  200. #define TG3_DRV_DATA_FLAG_5705_10_100 0x0002
  201. static const struct pci_device_id tg3_pci_tbl[] = {
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  219. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901),
  221. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  222. TG3_DRV_DATA_FLAG_5705_10_100},
  223. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2),
  224. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  225. TG3_DRV_DATA_FLAG_5705_10_100},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F),
  228. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  229. TG3_DRV_DATA_FLAG_5705_10_100},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  231. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  234. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F),
  236. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  237. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  238. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  240. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  241. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F),
  242. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  243. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  244. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  245. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  246. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  247. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  248. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  249. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  250. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5787M,
  251. PCI_VENDOR_ID_LENOVO,
  252. TG3PCI_SUBDEVICE_ID_LENOVO_5787M),
  253. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  254. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  255. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F),
  256. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  257. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  258. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  259. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  260. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  261. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  262. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  263. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  264. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  265. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  266. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  267. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  268. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  269. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  270. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  271. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  272. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  273. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  274. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  275. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
  276. PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_A),
  277. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  278. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
  279. PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_B),
  280. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  281. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  282. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  283. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790),
  284. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  285. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  286. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  287. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717_C)},
  288. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  289. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  290. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  291. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  292. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  293. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791),
  294. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  295. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795),
  296. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  297. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  298. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
  299. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57762)},
  300. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57766)},
  301. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5762)},
  302. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5725)},
  303. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5727)},
  304. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57764)},
  305. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57767)},
  306. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57787)},
  307. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57782)},
  308. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57786)},
  309. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  310. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  311. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  312. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  313. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  314. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  315. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  316. {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
  317. {}
  318. };
  319. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  320. static const struct {
  321. const char string[ETH_GSTRING_LEN];
  322. } ethtool_stats_keys[] = {
  323. { "rx_octets" },
  324. { "rx_fragments" },
  325. { "rx_ucast_packets" },
  326. { "rx_mcast_packets" },
  327. { "rx_bcast_packets" },
  328. { "rx_fcs_errors" },
  329. { "rx_align_errors" },
  330. { "rx_xon_pause_rcvd" },
  331. { "rx_xoff_pause_rcvd" },
  332. { "rx_mac_ctrl_rcvd" },
  333. { "rx_xoff_entered" },
  334. { "rx_frame_too_long_errors" },
  335. { "rx_jabbers" },
  336. { "rx_undersize_packets" },
  337. { "rx_in_length_errors" },
  338. { "rx_out_length_errors" },
  339. { "rx_64_or_less_octet_packets" },
  340. { "rx_65_to_127_octet_packets" },
  341. { "rx_128_to_255_octet_packets" },
  342. { "rx_256_to_511_octet_packets" },
  343. { "rx_512_to_1023_octet_packets" },
  344. { "rx_1024_to_1522_octet_packets" },
  345. { "rx_1523_to_2047_octet_packets" },
  346. { "rx_2048_to_4095_octet_packets" },
  347. { "rx_4096_to_8191_octet_packets" },
  348. { "rx_8192_to_9022_octet_packets" },
  349. { "tx_octets" },
  350. { "tx_collisions" },
  351. { "tx_xon_sent" },
  352. { "tx_xoff_sent" },
  353. { "tx_flow_control" },
  354. { "tx_mac_errors" },
  355. { "tx_single_collisions" },
  356. { "tx_mult_collisions" },
  357. { "tx_deferred" },
  358. { "tx_excessive_collisions" },
  359. { "tx_late_collisions" },
  360. { "tx_collide_2times" },
  361. { "tx_collide_3times" },
  362. { "tx_collide_4times" },
  363. { "tx_collide_5times" },
  364. { "tx_collide_6times" },
  365. { "tx_collide_7times" },
  366. { "tx_collide_8times" },
  367. { "tx_collide_9times" },
  368. { "tx_collide_10times" },
  369. { "tx_collide_11times" },
  370. { "tx_collide_12times" },
  371. { "tx_collide_13times" },
  372. { "tx_collide_14times" },
  373. { "tx_collide_15times" },
  374. { "tx_ucast_packets" },
  375. { "tx_mcast_packets" },
  376. { "tx_bcast_packets" },
  377. { "tx_carrier_sense_errors" },
  378. { "tx_discards" },
  379. { "tx_errors" },
  380. { "dma_writeq_full" },
  381. { "dma_write_prioq_full" },
  382. { "rxbds_empty" },
  383. { "rx_discards" },
  384. { "rx_errors" },
  385. { "rx_threshold_hit" },
  386. { "dma_readq_full" },
  387. { "dma_read_prioq_full" },
  388. { "tx_comp_queue_full" },
  389. { "ring_set_send_prod_index" },
  390. { "ring_status_update" },
  391. { "nic_irqs" },
  392. { "nic_avoided_irqs" },
  393. { "nic_tx_threshold_hit" },
  394. { "mbuf_lwm_thresh_hit" },
  395. };
  396. #define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
  397. #define TG3_NVRAM_TEST 0
  398. #define TG3_LINK_TEST 1
  399. #define TG3_REGISTER_TEST 2
  400. #define TG3_MEMORY_TEST 3
  401. #define TG3_MAC_LOOPB_TEST 4
  402. #define TG3_PHY_LOOPB_TEST 5
  403. #define TG3_EXT_LOOPB_TEST 6
  404. #define TG3_INTERRUPT_TEST 7
  405. static const struct {
  406. const char string[ETH_GSTRING_LEN];
  407. } ethtool_test_keys[] = {
  408. [TG3_NVRAM_TEST] = { "nvram test (online) " },
  409. [TG3_LINK_TEST] = { "link test (online) " },
  410. [TG3_REGISTER_TEST] = { "register test (offline)" },
  411. [TG3_MEMORY_TEST] = { "memory test (offline)" },
  412. [TG3_MAC_LOOPB_TEST] = { "mac loopback test (offline)" },
  413. [TG3_PHY_LOOPB_TEST] = { "phy loopback test (offline)" },
  414. [TG3_EXT_LOOPB_TEST] = { "ext loopback test (offline)" },
  415. [TG3_INTERRUPT_TEST] = { "interrupt test (offline)" },
  416. };
  417. #define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
  418. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  419. {
  420. writel(val, tp->regs + off);
  421. }
  422. static u32 tg3_read32(struct tg3 *tp, u32 off)
  423. {
  424. return readl(tp->regs + off);
  425. }
  426. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  427. {
  428. writel(val, tp->aperegs + off);
  429. }
  430. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  431. {
  432. return readl(tp->aperegs + off);
  433. }
  434. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  435. {
  436. unsigned long flags;
  437. spin_lock_irqsave(&tp->indirect_lock, flags);
  438. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  439. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  440. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  441. }
  442. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  443. {
  444. writel(val, tp->regs + off);
  445. readl(tp->regs + off);
  446. }
  447. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  448. {
  449. unsigned long flags;
  450. u32 val;
  451. spin_lock_irqsave(&tp->indirect_lock, flags);
  452. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  453. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  454. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  455. return val;
  456. }
  457. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  458. {
  459. unsigned long flags;
  460. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  461. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  462. TG3_64BIT_REG_LOW, val);
  463. return;
  464. }
  465. if (off == TG3_RX_STD_PROD_IDX_REG) {
  466. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  467. TG3_64BIT_REG_LOW, val);
  468. return;
  469. }
  470. spin_lock_irqsave(&tp->indirect_lock, flags);
  471. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  472. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  473. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  474. /* In indirect mode when disabling interrupts, we also need
  475. * to clear the interrupt bit in the GRC local ctrl register.
  476. */
  477. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  478. (val == 0x1)) {
  479. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  480. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  481. }
  482. }
  483. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  484. {
  485. unsigned long flags;
  486. u32 val;
  487. spin_lock_irqsave(&tp->indirect_lock, flags);
  488. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  489. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  490. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  491. return val;
  492. }
  493. /* usec_wait specifies the wait time in usec when writing to certain registers
  494. * where it is unsafe to read back the register without some delay.
  495. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  496. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  497. */
  498. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  499. {
  500. if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
  501. /* Non-posted methods */
  502. tp->write32(tp, off, val);
  503. else {
  504. /* Posted method */
  505. tg3_write32(tp, off, val);
  506. if (usec_wait)
  507. udelay(usec_wait);
  508. tp->read32(tp, off);
  509. }
  510. /* Wait again after the read for the posted method to guarantee that
  511. * the wait time is met.
  512. */
  513. if (usec_wait)
  514. udelay(usec_wait);
  515. }
  516. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  517. {
  518. tp->write32_mbox(tp, off, val);
  519. if (tg3_flag(tp, FLUSH_POSTED_WRITES) ||
  520. (!tg3_flag(tp, MBOX_WRITE_REORDER) &&
  521. !tg3_flag(tp, ICH_WORKAROUND)))
  522. tp->read32_mbox(tp, off);
  523. }
  524. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  525. {
  526. void __iomem *mbox = tp->regs + off;
  527. writel(val, mbox);
  528. if (tg3_flag(tp, TXD_MBOX_HWBUG))
  529. writel(val, mbox);
  530. if (tg3_flag(tp, MBOX_WRITE_REORDER) ||
  531. tg3_flag(tp, FLUSH_POSTED_WRITES))
  532. readl(mbox);
  533. }
  534. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  535. {
  536. return readl(tp->regs + off + GRCMBOX_BASE);
  537. }
  538. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  539. {
  540. writel(val, tp->regs + off + GRCMBOX_BASE);
  541. }
  542. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  543. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  544. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  545. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  546. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  547. #define tw32(reg, val) tp->write32(tp, reg, val)
  548. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  549. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  550. #define tr32(reg) tp->read32(tp, reg)
  551. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  552. {
  553. unsigned long flags;
  554. if (tg3_asic_rev(tp) == ASIC_REV_5906 &&
  555. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  556. return;
  557. spin_lock_irqsave(&tp->indirect_lock, flags);
  558. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  559. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  560. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  561. /* Always leave this as zero. */
  562. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  563. } else {
  564. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  565. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  566. /* Always leave this as zero. */
  567. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  568. }
  569. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  570. }
  571. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  572. {
  573. unsigned long flags;
  574. if (tg3_asic_rev(tp) == ASIC_REV_5906 &&
  575. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  576. *val = 0;
  577. return;
  578. }
  579. spin_lock_irqsave(&tp->indirect_lock, flags);
  580. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  581. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  582. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  583. /* Always leave this as zero. */
  584. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  585. } else {
  586. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  587. *val = tr32(TG3PCI_MEM_WIN_DATA);
  588. /* Always leave this as zero. */
  589. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  590. }
  591. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  592. }
  593. static void tg3_ape_lock_init(struct tg3 *tp)
  594. {
  595. int i;
  596. u32 regbase, bit;
  597. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  598. regbase = TG3_APE_LOCK_GRANT;
  599. else
  600. regbase = TG3_APE_PER_LOCK_GRANT;
  601. /* Make sure the driver hasn't any stale locks. */
  602. for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
  603. switch (i) {
  604. case TG3_APE_LOCK_PHY0:
  605. case TG3_APE_LOCK_PHY1:
  606. case TG3_APE_LOCK_PHY2:
  607. case TG3_APE_LOCK_PHY3:
  608. bit = APE_LOCK_GRANT_DRIVER;
  609. break;
  610. default:
  611. if (!tp->pci_fn)
  612. bit = APE_LOCK_GRANT_DRIVER;
  613. else
  614. bit = 1 << tp->pci_fn;
  615. }
  616. tg3_ape_write32(tp, regbase + 4 * i, bit);
  617. }
  618. }
  619. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  620. {
  621. int i, off;
  622. int ret = 0;
  623. u32 status, req, gnt, bit;
  624. if (!tg3_flag(tp, ENABLE_APE))
  625. return 0;
  626. switch (locknum) {
  627. case TG3_APE_LOCK_GPIO:
  628. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  629. return 0;
  630. case TG3_APE_LOCK_GRC:
  631. case TG3_APE_LOCK_MEM:
  632. if (!tp->pci_fn)
  633. bit = APE_LOCK_REQ_DRIVER;
  634. else
  635. bit = 1 << tp->pci_fn;
  636. break;
  637. case TG3_APE_LOCK_PHY0:
  638. case TG3_APE_LOCK_PHY1:
  639. case TG3_APE_LOCK_PHY2:
  640. case TG3_APE_LOCK_PHY3:
  641. bit = APE_LOCK_REQ_DRIVER;
  642. break;
  643. default:
  644. return -EINVAL;
  645. }
  646. if (tg3_asic_rev(tp) == ASIC_REV_5761) {
  647. req = TG3_APE_LOCK_REQ;
  648. gnt = TG3_APE_LOCK_GRANT;
  649. } else {
  650. req = TG3_APE_PER_LOCK_REQ;
  651. gnt = TG3_APE_PER_LOCK_GRANT;
  652. }
  653. off = 4 * locknum;
  654. tg3_ape_write32(tp, req + off, bit);
  655. /* Wait for up to 1 millisecond to acquire lock. */
  656. for (i = 0; i < 100; i++) {
  657. status = tg3_ape_read32(tp, gnt + off);
  658. if (status == bit)
  659. break;
  660. if (pci_channel_offline(tp->pdev))
  661. break;
  662. udelay(10);
  663. }
  664. if (status != bit) {
  665. /* Revoke the lock request. */
  666. tg3_ape_write32(tp, gnt + off, bit);
  667. ret = -EBUSY;
  668. }
  669. return ret;
  670. }
  671. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  672. {
  673. u32 gnt, bit;
  674. if (!tg3_flag(tp, ENABLE_APE))
  675. return;
  676. switch (locknum) {
  677. case TG3_APE_LOCK_GPIO:
  678. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  679. return;
  680. case TG3_APE_LOCK_GRC:
  681. case TG3_APE_LOCK_MEM:
  682. if (!tp->pci_fn)
  683. bit = APE_LOCK_GRANT_DRIVER;
  684. else
  685. bit = 1 << tp->pci_fn;
  686. break;
  687. case TG3_APE_LOCK_PHY0:
  688. case TG3_APE_LOCK_PHY1:
  689. case TG3_APE_LOCK_PHY2:
  690. case TG3_APE_LOCK_PHY3:
  691. bit = APE_LOCK_GRANT_DRIVER;
  692. break;
  693. default:
  694. return;
  695. }
  696. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  697. gnt = TG3_APE_LOCK_GRANT;
  698. else
  699. gnt = TG3_APE_PER_LOCK_GRANT;
  700. tg3_ape_write32(tp, gnt + 4 * locknum, bit);
  701. }
  702. static int tg3_ape_event_lock(struct tg3 *tp, u32 timeout_us)
  703. {
  704. u32 apedata;
  705. while (timeout_us) {
  706. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  707. return -EBUSY;
  708. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  709. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  710. break;
  711. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  712. udelay(10);
  713. timeout_us -= (timeout_us > 10) ? 10 : timeout_us;
  714. }
  715. return timeout_us ? 0 : -EBUSY;
  716. }
  717. #ifdef CONFIG_TIGON3_HWMON
  718. static int tg3_ape_wait_for_event(struct tg3 *tp, u32 timeout_us)
  719. {
  720. u32 i, apedata;
  721. for (i = 0; i < timeout_us / 10; i++) {
  722. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  723. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  724. break;
  725. udelay(10);
  726. }
  727. return i == timeout_us / 10;
  728. }
  729. static int tg3_ape_scratchpad_read(struct tg3 *tp, u32 *data, u32 base_off,
  730. u32 len)
  731. {
  732. int err;
  733. u32 i, bufoff, msgoff, maxlen, apedata;
  734. if (!tg3_flag(tp, APE_HAS_NCSI))
  735. return 0;
  736. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  737. if (apedata != APE_SEG_SIG_MAGIC)
  738. return -ENODEV;
  739. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  740. if (!(apedata & APE_FW_STATUS_READY))
  741. return -EAGAIN;
  742. bufoff = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_OFF) +
  743. TG3_APE_SHMEM_BASE;
  744. msgoff = bufoff + 2 * sizeof(u32);
  745. maxlen = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_LEN);
  746. while (len) {
  747. u32 length;
  748. /* Cap xfer sizes to scratchpad limits. */
  749. length = (len > maxlen) ? maxlen : len;
  750. len -= length;
  751. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  752. if (!(apedata & APE_FW_STATUS_READY))
  753. return -EAGAIN;
  754. /* Wait for up to 1 msec for APE to service previous event. */
  755. err = tg3_ape_event_lock(tp, 1000);
  756. if (err)
  757. return err;
  758. apedata = APE_EVENT_STATUS_DRIVER_EVNT |
  759. APE_EVENT_STATUS_SCRTCHPD_READ |
  760. APE_EVENT_STATUS_EVENT_PENDING;
  761. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS, apedata);
  762. tg3_ape_write32(tp, bufoff, base_off);
  763. tg3_ape_write32(tp, bufoff + sizeof(u32), length);
  764. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  765. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  766. base_off += length;
  767. if (tg3_ape_wait_for_event(tp, 30000))
  768. return -EAGAIN;
  769. for (i = 0; length; i += 4, length -= 4) {
  770. u32 val = tg3_ape_read32(tp, msgoff + i);
  771. memcpy(data, &val, sizeof(u32));
  772. data++;
  773. }
  774. }
  775. return 0;
  776. }
  777. #endif
  778. static int tg3_ape_send_event(struct tg3 *tp, u32 event)
  779. {
  780. int err;
  781. u32 apedata;
  782. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  783. if (apedata != APE_SEG_SIG_MAGIC)
  784. return -EAGAIN;
  785. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  786. if (!(apedata & APE_FW_STATUS_READY))
  787. return -EAGAIN;
  788. /* Wait for up to 20 millisecond for APE to service previous event. */
  789. err = tg3_ape_event_lock(tp, 20000);
  790. if (err)
  791. return err;
  792. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  793. event | APE_EVENT_STATUS_EVENT_PENDING);
  794. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  795. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  796. return 0;
  797. }
  798. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  799. {
  800. u32 event;
  801. u32 apedata;
  802. if (!tg3_flag(tp, ENABLE_APE))
  803. return;
  804. switch (kind) {
  805. case RESET_KIND_INIT:
  806. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_COUNT, tp->ape_hb++);
  807. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  808. APE_HOST_SEG_SIG_MAGIC);
  809. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  810. APE_HOST_SEG_LEN_MAGIC);
  811. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  812. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  813. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  814. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  815. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  816. APE_HOST_BEHAV_NO_PHYLOCK);
  817. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
  818. TG3_APE_HOST_DRVR_STATE_START);
  819. event = APE_EVENT_STATUS_STATE_START;
  820. break;
  821. case RESET_KIND_SHUTDOWN:
  822. if (device_may_wakeup(&tp->pdev->dev) &&
  823. tg3_flag(tp, WOL_ENABLE)) {
  824. tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
  825. TG3_APE_HOST_WOL_SPEED_AUTO);
  826. apedata = TG3_APE_HOST_DRVR_STATE_WOL;
  827. } else
  828. apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
  829. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
  830. event = APE_EVENT_STATUS_STATE_UNLOAD;
  831. break;
  832. default:
  833. return;
  834. }
  835. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  836. tg3_ape_send_event(tp, event);
  837. }
  838. static void tg3_send_ape_heartbeat(struct tg3 *tp,
  839. unsigned long interval)
  840. {
  841. /* Check if hb interval has exceeded */
  842. if (!tg3_flag(tp, ENABLE_APE) ||
  843. time_before(jiffies, tp->ape_hb_jiffies + interval))
  844. return;
  845. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_COUNT, tp->ape_hb++);
  846. tp->ape_hb_jiffies = jiffies;
  847. }
  848. static void tg3_disable_ints(struct tg3 *tp)
  849. {
  850. int i;
  851. tw32(TG3PCI_MISC_HOST_CTRL,
  852. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  853. for (i = 0; i < tp->irq_max; i++)
  854. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  855. }
  856. static void tg3_enable_ints(struct tg3 *tp)
  857. {
  858. int i;
  859. tp->irq_sync = 0;
  860. wmb();
  861. tw32(TG3PCI_MISC_HOST_CTRL,
  862. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  863. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  864. for (i = 0; i < tp->irq_cnt; i++) {
  865. struct tg3_napi *tnapi = &tp->napi[i];
  866. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  867. if (tg3_flag(tp, 1SHOT_MSI))
  868. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  869. tp->coal_now |= tnapi->coal_now;
  870. }
  871. /* Force an initial interrupt */
  872. if (!tg3_flag(tp, TAGGED_STATUS) &&
  873. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  874. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  875. else
  876. tw32(HOSTCC_MODE, tp->coal_now);
  877. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  878. }
  879. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  880. {
  881. struct tg3 *tp = tnapi->tp;
  882. struct tg3_hw_status *sblk = tnapi->hw_status;
  883. unsigned int work_exists = 0;
  884. /* check for phy events */
  885. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  886. if (sblk->status & SD_STATUS_LINK_CHG)
  887. work_exists = 1;
  888. }
  889. /* check for TX work to do */
  890. if (sblk->idx[0].tx_consumer != tnapi->tx_cons)
  891. work_exists = 1;
  892. /* check for RX work to do */
  893. if (tnapi->rx_rcb_prod_idx &&
  894. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  895. work_exists = 1;
  896. return work_exists;
  897. }
  898. /* tg3_int_reenable
  899. * similar to tg3_enable_ints, but it accurately determines whether there
  900. * is new work pending and can return without flushing the PIO write
  901. * which reenables interrupts
  902. */
  903. static void tg3_int_reenable(struct tg3_napi *tnapi)
  904. {
  905. struct tg3 *tp = tnapi->tp;
  906. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  907. mmiowb();
  908. /* When doing tagged status, this work check is unnecessary.
  909. * The last_tag we write above tells the chip which piece of
  910. * work we've completed.
  911. */
  912. if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
  913. tw32(HOSTCC_MODE, tp->coalesce_mode |
  914. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  915. }
  916. static void tg3_switch_clocks(struct tg3 *tp)
  917. {
  918. u32 clock_ctrl;
  919. u32 orig_clock_ctrl;
  920. if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
  921. return;
  922. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  923. orig_clock_ctrl = clock_ctrl;
  924. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  925. CLOCK_CTRL_CLKRUN_OENABLE |
  926. 0x1f);
  927. tp->pci_clock_ctrl = clock_ctrl;
  928. if (tg3_flag(tp, 5705_PLUS)) {
  929. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  930. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  931. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  932. }
  933. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  934. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  935. clock_ctrl |
  936. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  937. 40);
  938. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  939. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  940. 40);
  941. }
  942. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  943. }
  944. #define PHY_BUSY_LOOPS 5000
  945. static int __tg3_readphy(struct tg3 *tp, unsigned int phy_addr, int reg,
  946. u32 *val)
  947. {
  948. u32 frame_val;
  949. unsigned int loops;
  950. int ret;
  951. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  952. tw32_f(MAC_MI_MODE,
  953. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  954. udelay(80);
  955. }
  956. tg3_ape_lock(tp, tp->phy_ape_lock);
  957. *val = 0x0;
  958. frame_val = ((phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  959. MI_COM_PHY_ADDR_MASK);
  960. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  961. MI_COM_REG_ADDR_MASK);
  962. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  963. tw32_f(MAC_MI_COM, frame_val);
  964. loops = PHY_BUSY_LOOPS;
  965. while (loops != 0) {
  966. udelay(10);
  967. frame_val = tr32(MAC_MI_COM);
  968. if ((frame_val & MI_COM_BUSY) == 0) {
  969. udelay(5);
  970. frame_val = tr32(MAC_MI_COM);
  971. break;
  972. }
  973. loops -= 1;
  974. }
  975. ret = -EBUSY;
  976. if (loops != 0) {
  977. *val = frame_val & MI_COM_DATA_MASK;
  978. ret = 0;
  979. }
  980. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  981. tw32_f(MAC_MI_MODE, tp->mi_mode);
  982. udelay(80);
  983. }
  984. tg3_ape_unlock(tp, tp->phy_ape_lock);
  985. return ret;
  986. }
  987. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  988. {
  989. return __tg3_readphy(tp, tp->phy_addr, reg, val);
  990. }
  991. static int __tg3_writephy(struct tg3 *tp, unsigned int phy_addr, int reg,
  992. u32 val)
  993. {
  994. u32 frame_val;
  995. unsigned int loops;
  996. int ret;
  997. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  998. (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
  999. return 0;
  1000. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  1001. tw32_f(MAC_MI_MODE,
  1002. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  1003. udelay(80);
  1004. }
  1005. tg3_ape_lock(tp, tp->phy_ape_lock);
  1006. frame_val = ((phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  1007. MI_COM_PHY_ADDR_MASK);
  1008. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  1009. MI_COM_REG_ADDR_MASK);
  1010. frame_val |= (val & MI_COM_DATA_MASK);
  1011. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  1012. tw32_f(MAC_MI_COM, frame_val);
  1013. loops = PHY_BUSY_LOOPS;
  1014. while (loops != 0) {
  1015. udelay(10);
  1016. frame_val = tr32(MAC_MI_COM);
  1017. if ((frame_val & MI_COM_BUSY) == 0) {
  1018. udelay(5);
  1019. frame_val = tr32(MAC_MI_COM);
  1020. break;
  1021. }
  1022. loops -= 1;
  1023. }
  1024. ret = -EBUSY;
  1025. if (loops != 0)
  1026. ret = 0;
  1027. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  1028. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1029. udelay(80);
  1030. }
  1031. tg3_ape_unlock(tp, tp->phy_ape_lock);
  1032. return ret;
  1033. }
  1034. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  1035. {
  1036. return __tg3_writephy(tp, tp->phy_addr, reg, val);
  1037. }
  1038. static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
  1039. {
  1040. int err;
  1041. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  1042. if (err)
  1043. goto done;
  1044. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  1045. if (err)
  1046. goto done;
  1047. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  1048. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  1049. if (err)
  1050. goto done;
  1051. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
  1052. done:
  1053. return err;
  1054. }
  1055. static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
  1056. {
  1057. int err;
  1058. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  1059. if (err)
  1060. goto done;
  1061. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  1062. if (err)
  1063. goto done;
  1064. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  1065. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  1066. if (err)
  1067. goto done;
  1068. err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
  1069. done:
  1070. return err;
  1071. }
  1072. static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
  1073. {
  1074. int err;
  1075. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1076. if (!err)
  1077. err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
  1078. return err;
  1079. }
  1080. static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1081. {
  1082. int err;
  1083. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1084. if (!err)
  1085. err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1086. return err;
  1087. }
  1088. static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
  1089. {
  1090. int err;
  1091. err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1092. (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
  1093. MII_TG3_AUXCTL_SHDWSEL_MISC);
  1094. if (!err)
  1095. err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
  1096. return err;
  1097. }
  1098. static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
  1099. {
  1100. if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
  1101. set |= MII_TG3_AUXCTL_MISC_WREN;
  1102. return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
  1103. }
  1104. static int tg3_phy_toggle_auxctl_smdsp(struct tg3 *tp, bool enable)
  1105. {
  1106. u32 val;
  1107. int err;
  1108. err = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1109. if (err)
  1110. return err;
  1111. if (enable)
  1112. val |= MII_TG3_AUXCTL_ACTL_SMDSP_ENA;
  1113. else
  1114. val &= ~MII_TG3_AUXCTL_ACTL_SMDSP_ENA;
  1115. err = tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1116. val | MII_TG3_AUXCTL_ACTL_TX_6DB);
  1117. return err;
  1118. }
  1119. static int tg3_phy_shdw_write(struct tg3 *tp, int reg, u32 val)
  1120. {
  1121. return tg3_writephy(tp, MII_TG3_MISC_SHDW,
  1122. reg | val | MII_TG3_MISC_SHDW_WREN);
  1123. }
  1124. static int tg3_bmcr_reset(struct tg3 *tp)
  1125. {
  1126. u32 phy_control;
  1127. int limit, err;
  1128. /* OK, reset it, and poll the BMCR_RESET bit until it
  1129. * clears or we time out.
  1130. */
  1131. phy_control = BMCR_RESET;
  1132. err = tg3_writephy(tp, MII_BMCR, phy_control);
  1133. if (err != 0)
  1134. return -EBUSY;
  1135. limit = 5000;
  1136. while (limit--) {
  1137. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  1138. if (err != 0)
  1139. return -EBUSY;
  1140. if ((phy_control & BMCR_RESET) == 0) {
  1141. udelay(40);
  1142. break;
  1143. }
  1144. udelay(10);
  1145. }
  1146. if (limit < 0)
  1147. return -EBUSY;
  1148. return 0;
  1149. }
  1150. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  1151. {
  1152. struct tg3 *tp = bp->priv;
  1153. u32 val;
  1154. spin_lock_bh(&tp->lock);
  1155. if (__tg3_readphy(tp, mii_id, reg, &val))
  1156. val = -EIO;
  1157. spin_unlock_bh(&tp->lock);
  1158. return val;
  1159. }
  1160. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  1161. {
  1162. struct tg3 *tp = bp->priv;
  1163. u32 ret = 0;
  1164. spin_lock_bh(&tp->lock);
  1165. if (__tg3_writephy(tp, mii_id, reg, val))
  1166. ret = -EIO;
  1167. spin_unlock_bh(&tp->lock);
  1168. return ret;
  1169. }
  1170. static void tg3_mdio_config_5785(struct tg3 *tp)
  1171. {
  1172. u32 val;
  1173. struct phy_device *phydev;
  1174. phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
  1175. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1176. case PHY_ID_BCM50610:
  1177. case PHY_ID_BCM50610M:
  1178. val = MAC_PHYCFG2_50610_LED_MODES;
  1179. break;
  1180. case PHY_ID_BCMAC131:
  1181. val = MAC_PHYCFG2_AC131_LED_MODES;
  1182. break;
  1183. case PHY_ID_RTL8211C:
  1184. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  1185. break;
  1186. case PHY_ID_RTL8201E:
  1187. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  1188. break;
  1189. default:
  1190. return;
  1191. }
  1192. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  1193. tw32(MAC_PHYCFG2, val);
  1194. val = tr32(MAC_PHYCFG1);
  1195. val &= ~(MAC_PHYCFG1_RGMII_INT |
  1196. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  1197. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  1198. tw32(MAC_PHYCFG1, val);
  1199. return;
  1200. }
  1201. if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
  1202. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  1203. MAC_PHYCFG2_FMODE_MASK_MASK |
  1204. MAC_PHYCFG2_GMODE_MASK_MASK |
  1205. MAC_PHYCFG2_ACT_MASK_MASK |
  1206. MAC_PHYCFG2_QUAL_MASK_MASK |
  1207. MAC_PHYCFG2_INBAND_ENABLE;
  1208. tw32(MAC_PHYCFG2, val);
  1209. val = tr32(MAC_PHYCFG1);
  1210. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  1211. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  1212. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1213. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1214. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  1215. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1216. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  1217. }
  1218. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  1219. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  1220. tw32(MAC_PHYCFG1, val);
  1221. val = tr32(MAC_EXT_RGMII_MODE);
  1222. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  1223. MAC_RGMII_MODE_RX_QUALITY |
  1224. MAC_RGMII_MODE_RX_ACTIVITY |
  1225. MAC_RGMII_MODE_RX_ENG_DET |
  1226. MAC_RGMII_MODE_TX_ENABLE |
  1227. MAC_RGMII_MODE_TX_LOWPWR |
  1228. MAC_RGMII_MODE_TX_RESET);
  1229. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1230. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1231. val |= MAC_RGMII_MODE_RX_INT_B |
  1232. MAC_RGMII_MODE_RX_QUALITY |
  1233. MAC_RGMII_MODE_RX_ACTIVITY |
  1234. MAC_RGMII_MODE_RX_ENG_DET;
  1235. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1236. val |= MAC_RGMII_MODE_TX_ENABLE |
  1237. MAC_RGMII_MODE_TX_LOWPWR |
  1238. MAC_RGMII_MODE_TX_RESET;
  1239. }
  1240. tw32(MAC_EXT_RGMII_MODE, val);
  1241. }
  1242. static void tg3_mdio_start(struct tg3 *tp)
  1243. {
  1244. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  1245. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1246. udelay(80);
  1247. if (tg3_flag(tp, MDIOBUS_INITED) &&
  1248. tg3_asic_rev(tp) == ASIC_REV_5785)
  1249. tg3_mdio_config_5785(tp);
  1250. }
  1251. static int tg3_mdio_init(struct tg3 *tp)
  1252. {
  1253. int i;
  1254. u32 reg;
  1255. struct phy_device *phydev;
  1256. if (tg3_flag(tp, 5717_PLUS)) {
  1257. u32 is_serdes;
  1258. tp->phy_addr = tp->pci_fn + 1;
  1259. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5717_A0)
  1260. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  1261. else
  1262. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  1263. TG3_CPMU_PHY_STRAP_IS_SERDES;
  1264. if (is_serdes)
  1265. tp->phy_addr += 7;
  1266. } else if (tg3_flag(tp, IS_SSB_CORE) && tg3_flag(tp, ROBOSWITCH)) {
  1267. int addr;
  1268. addr = ssb_gige_get_phyaddr(tp->pdev);
  1269. if (addr < 0)
  1270. return addr;
  1271. tp->phy_addr = addr;
  1272. } else
  1273. tp->phy_addr = TG3_PHY_MII_ADDR;
  1274. tg3_mdio_start(tp);
  1275. if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
  1276. return 0;
  1277. tp->mdio_bus = mdiobus_alloc();
  1278. if (tp->mdio_bus == NULL)
  1279. return -ENOMEM;
  1280. tp->mdio_bus->name = "tg3 mdio bus";
  1281. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  1282. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  1283. tp->mdio_bus->priv = tp;
  1284. tp->mdio_bus->parent = &tp->pdev->dev;
  1285. tp->mdio_bus->read = &tg3_mdio_read;
  1286. tp->mdio_bus->write = &tg3_mdio_write;
  1287. tp->mdio_bus->phy_mask = ~(1 << tp->phy_addr);
  1288. /* The bus registration will look for all the PHYs on the mdio bus.
  1289. * Unfortunately, it does not ensure the PHY is powered up before
  1290. * accessing the PHY ID registers. A chip reset is the
  1291. * quickest way to bring the device back to an operational state..
  1292. */
  1293. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  1294. tg3_bmcr_reset(tp);
  1295. i = mdiobus_register(tp->mdio_bus);
  1296. if (i) {
  1297. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  1298. mdiobus_free(tp->mdio_bus);
  1299. return i;
  1300. }
  1301. phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
  1302. if (!phydev || !phydev->drv) {
  1303. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  1304. mdiobus_unregister(tp->mdio_bus);
  1305. mdiobus_free(tp->mdio_bus);
  1306. return -ENODEV;
  1307. }
  1308. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1309. case PHY_ID_BCM57780:
  1310. phydev->interface = PHY_INTERFACE_MODE_GMII;
  1311. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1312. break;
  1313. case PHY_ID_BCM50610:
  1314. case PHY_ID_BCM50610M:
  1315. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  1316. PHY_BRCM_RX_REFCLK_UNUSED |
  1317. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  1318. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1319. if (tg3_flag(tp, RGMII_INBAND_DISABLE))
  1320. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  1321. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1322. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  1323. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1324. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  1325. /* fallthru */
  1326. case PHY_ID_RTL8211C:
  1327. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  1328. break;
  1329. case PHY_ID_RTL8201E:
  1330. case PHY_ID_BCMAC131:
  1331. phydev->interface = PHY_INTERFACE_MODE_MII;
  1332. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1333. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  1334. break;
  1335. }
  1336. tg3_flag_set(tp, MDIOBUS_INITED);
  1337. if (tg3_asic_rev(tp) == ASIC_REV_5785)
  1338. tg3_mdio_config_5785(tp);
  1339. return 0;
  1340. }
  1341. static void tg3_mdio_fini(struct tg3 *tp)
  1342. {
  1343. if (tg3_flag(tp, MDIOBUS_INITED)) {
  1344. tg3_flag_clear(tp, MDIOBUS_INITED);
  1345. mdiobus_unregister(tp->mdio_bus);
  1346. mdiobus_free(tp->mdio_bus);
  1347. }
  1348. }
  1349. /* tp->lock is held. */
  1350. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1351. {
  1352. u32 val;
  1353. val = tr32(GRC_RX_CPU_EVENT);
  1354. val |= GRC_RX_CPU_DRIVER_EVENT;
  1355. tw32_f(GRC_RX_CPU_EVENT, val);
  1356. tp->last_event_jiffies = jiffies;
  1357. }
  1358. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1359. /* tp->lock is held. */
  1360. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1361. {
  1362. int i;
  1363. unsigned int delay_cnt;
  1364. long time_remain;
  1365. /* If enough time has passed, no wait is necessary. */
  1366. time_remain = (long)(tp->last_event_jiffies + 1 +
  1367. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1368. (long)jiffies;
  1369. if (time_remain < 0)
  1370. return;
  1371. /* Check if we can shorten the wait time. */
  1372. delay_cnt = jiffies_to_usecs(time_remain);
  1373. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1374. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1375. delay_cnt = (delay_cnt >> 3) + 1;
  1376. for (i = 0; i < delay_cnt; i++) {
  1377. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1378. break;
  1379. if (pci_channel_offline(tp->pdev))
  1380. break;
  1381. udelay(8);
  1382. }
  1383. }
  1384. /* tp->lock is held. */
  1385. static void tg3_phy_gather_ump_data(struct tg3 *tp, u32 *data)
  1386. {
  1387. u32 reg, val;
  1388. val = 0;
  1389. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1390. val = reg << 16;
  1391. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1392. val |= (reg & 0xffff);
  1393. *data++ = val;
  1394. val = 0;
  1395. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1396. val = reg << 16;
  1397. if (!tg3_readphy(tp, MII_LPA, &reg))
  1398. val |= (reg & 0xffff);
  1399. *data++ = val;
  1400. val = 0;
  1401. if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
  1402. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1403. val = reg << 16;
  1404. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1405. val |= (reg & 0xffff);
  1406. }
  1407. *data++ = val;
  1408. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1409. val = reg << 16;
  1410. else
  1411. val = 0;
  1412. *data++ = val;
  1413. }
  1414. /* tp->lock is held. */
  1415. static void tg3_ump_link_report(struct tg3 *tp)
  1416. {
  1417. u32 data[4];
  1418. if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
  1419. return;
  1420. tg3_phy_gather_ump_data(tp, data);
  1421. tg3_wait_for_event_ack(tp);
  1422. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1423. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1424. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x0, data[0]);
  1425. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x4, data[1]);
  1426. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x8, data[2]);
  1427. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0xc, data[3]);
  1428. tg3_generate_fw_event(tp);
  1429. }
  1430. /* tp->lock is held. */
  1431. static void tg3_stop_fw(struct tg3 *tp)
  1432. {
  1433. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  1434. /* Wait for RX cpu to ACK the previous event. */
  1435. tg3_wait_for_event_ack(tp);
  1436. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  1437. tg3_generate_fw_event(tp);
  1438. /* Wait for RX cpu to ACK this event. */
  1439. tg3_wait_for_event_ack(tp);
  1440. }
  1441. }
  1442. /* tp->lock is held. */
  1443. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  1444. {
  1445. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  1446. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  1447. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1448. switch (kind) {
  1449. case RESET_KIND_INIT:
  1450. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1451. DRV_STATE_START);
  1452. break;
  1453. case RESET_KIND_SHUTDOWN:
  1454. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1455. DRV_STATE_UNLOAD);
  1456. break;
  1457. case RESET_KIND_SUSPEND:
  1458. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1459. DRV_STATE_SUSPEND);
  1460. break;
  1461. default:
  1462. break;
  1463. }
  1464. }
  1465. }
  1466. /* tp->lock is held. */
  1467. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  1468. {
  1469. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1470. switch (kind) {
  1471. case RESET_KIND_INIT:
  1472. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1473. DRV_STATE_START_DONE);
  1474. break;
  1475. case RESET_KIND_SHUTDOWN:
  1476. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1477. DRV_STATE_UNLOAD_DONE);
  1478. break;
  1479. default:
  1480. break;
  1481. }
  1482. }
  1483. }
  1484. /* tp->lock is held. */
  1485. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  1486. {
  1487. if (tg3_flag(tp, ENABLE_ASF)) {
  1488. switch (kind) {
  1489. case RESET_KIND_INIT:
  1490. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1491. DRV_STATE_START);
  1492. break;
  1493. case RESET_KIND_SHUTDOWN:
  1494. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1495. DRV_STATE_UNLOAD);
  1496. break;
  1497. case RESET_KIND_SUSPEND:
  1498. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1499. DRV_STATE_SUSPEND);
  1500. break;
  1501. default:
  1502. break;
  1503. }
  1504. }
  1505. }
  1506. static int tg3_poll_fw(struct tg3 *tp)
  1507. {
  1508. int i;
  1509. u32 val;
  1510. if (tg3_flag(tp, NO_FWARE_REPORTED))
  1511. return 0;
  1512. if (tg3_flag(tp, IS_SSB_CORE)) {
  1513. /* We don't use firmware. */
  1514. return 0;
  1515. }
  1516. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  1517. /* Wait up to 20ms for init done. */
  1518. for (i = 0; i < 200; i++) {
  1519. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  1520. return 0;
  1521. if (pci_channel_offline(tp->pdev))
  1522. return -ENODEV;
  1523. udelay(100);
  1524. }
  1525. return -ENODEV;
  1526. }
  1527. /* Wait for firmware initialization to complete. */
  1528. for (i = 0; i < 100000; i++) {
  1529. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  1530. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1531. break;
  1532. if (pci_channel_offline(tp->pdev)) {
  1533. if (!tg3_flag(tp, NO_FWARE_REPORTED)) {
  1534. tg3_flag_set(tp, NO_FWARE_REPORTED);
  1535. netdev_info(tp->dev, "No firmware running\n");
  1536. }
  1537. break;
  1538. }
  1539. udelay(10);
  1540. }
  1541. /* Chip might not be fitted with firmware. Some Sun onboard
  1542. * parts are configured like that. So don't signal the timeout
  1543. * of the above loop as an error, but do report the lack of
  1544. * running firmware once.
  1545. */
  1546. if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
  1547. tg3_flag_set(tp, NO_FWARE_REPORTED);
  1548. netdev_info(tp->dev, "No firmware running\n");
  1549. }
  1550. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0) {
  1551. /* The 57765 A0 needs a little more
  1552. * time to do some important work.
  1553. */
  1554. mdelay(10);
  1555. }
  1556. return 0;
  1557. }
  1558. static void tg3_link_report(struct tg3 *tp)
  1559. {
  1560. if (!netif_carrier_ok(tp->dev)) {
  1561. netif_info(tp, link, tp->dev, "Link is down\n");
  1562. tg3_ump_link_report(tp);
  1563. } else if (netif_msg_link(tp)) {
  1564. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1565. (tp->link_config.active_speed == SPEED_1000 ?
  1566. 1000 :
  1567. (tp->link_config.active_speed == SPEED_100 ?
  1568. 100 : 10)),
  1569. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1570. "full" : "half"));
  1571. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1572. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1573. "on" : "off",
  1574. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1575. "on" : "off");
  1576. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
  1577. netdev_info(tp->dev, "EEE is %s\n",
  1578. tp->setlpicnt ? "enabled" : "disabled");
  1579. tg3_ump_link_report(tp);
  1580. }
  1581. tp->link_up = netif_carrier_ok(tp->dev);
  1582. }
  1583. static u32 tg3_decode_flowctrl_1000T(u32 adv)
  1584. {
  1585. u32 flowctrl = 0;
  1586. if (adv & ADVERTISE_PAUSE_CAP) {
  1587. flowctrl |= FLOW_CTRL_RX;
  1588. if (!(adv & ADVERTISE_PAUSE_ASYM))
  1589. flowctrl |= FLOW_CTRL_TX;
  1590. } else if (adv & ADVERTISE_PAUSE_ASYM)
  1591. flowctrl |= FLOW_CTRL_TX;
  1592. return flowctrl;
  1593. }
  1594. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1595. {
  1596. u16 miireg;
  1597. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1598. miireg = ADVERTISE_1000XPAUSE;
  1599. else if (flow_ctrl & FLOW_CTRL_TX)
  1600. miireg = ADVERTISE_1000XPSE_ASYM;
  1601. else if (flow_ctrl & FLOW_CTRL_RX)
  1602. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1603. else
  1604. miireg = 0;
  1605. return miireg;
  1606. }
  1607. static u32 tg3_decode_flowctrl_1000X(u32 adv)
  1608. {
  1609. u32 flowctrl = 0;
  1610. if (adv & ADVERTISE_1000XPAUSE) {
  1611. flowctrl |= FLOW_CTRL_RX;
  1612. if (!(adv & ADVERTISE_1000XPSE_ASYM))
  1613. flowctrl |= FLOW_CTRL_TX;
  1614. } else if (adv & ADVERTISE_1000XPSE_ASYM)
  1615. flowctrl |= FLOW_CTRL_TX;
  1616. return flowctrl;
  1617. }
  1618. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1619. {
  1620. u8 cap = 0;
  1621. if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
  1622. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1623. } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
  1624. if (lcladv & ADVERTISE_1000XPAUSE)
  1625. cap = FLOW_CTRL_RX;
  1626. if (rmtadv & ADVERTISE_1000XPAUSE)
  1627. cap = FLOW_CTRL_TX;
  1628. }
  1629. return cap;
  1630. }
  1631. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1632. {
  1633. u8 autoneg;
  1634. u8 flowctrl = 0;
  1635. u32 old_rx_mode = tp->rx_mode;
  1636. u32 old_tx_mode = tp->tx_mode;
  1637. if (tg3_flag(tp, USE_PHYLIB))
  1638. autoneg = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr)->autoneg;
  1639. else
  1640. autoneg = tp->link_config.autoneg;
  1641. if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
  1642. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  1643. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1644. else
  1645. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1646. } else
  1647. flowctrl = tp->link_config.flowctrl;
  1648. tp->link_config.active_flowctrl = flowctrl;
  1649. if (flowctrl & FLOW_CTRL_RX)
  1650. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1651. else
  1652. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1653. if (old_rx_mode != tp->rx_mode)
  1654. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1655. if (flowctrl & FLOW_CTRL_TX)
  1656. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1657. else
  1658. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1659. if (old_tx_mode != tp->tx_mode)
  1660. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1661. }
  1662. static void tg3_adjust_link(struct net_device *dev)
  1663. {
  1664. u8 oldflowctrl, linkmesg = 0;
  1665. u32 mac_mode, lcl_adv, rmt_adv;
  1666. struct tg3 *tp = netdev_priv(dev);
  1667. struct phy_device *phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
  1668. spin_lock_bh(&tp->lock);
  1669. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1670. MAC_MODE_HALF_DUPLEX);
  1671. oldflowctrl = tp->link_config.active_flowctrl;
  1672. if (phydev->link) {
  1673. lcl_adv = 0;
  1674. rmt_adv = 0;
  1675. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1676. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1677. else if (phydev->speed == SPEED_1000 ||
  1678. tg3_asic_rev(tp) != ASIC_REV_5785)
  1679. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1680. else
  1681. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1682. if (phydev->duplex == DUPLEX_HALF)
  1683. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1684. else {
  1685. lcl_adv = mii_advertise_flowctrl(
  1686. tp->link_config.flowctrl);
  1687. if (phydev->pause)
  1688. rmt_adv = LPA_PAUSE_CAP;
  1689. if (phydev->asym_pause)
  1690. rmt_adv |= LPA_PAUSE_ASYM;
  1691. }
  1692. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1693. } else
  1694. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1695. if (mac_mode != tp->mac_mode) {
  1696. tp->mac_mode = mac_mode;
  1697. tw32_f(MAC_MODE, tp->mac_mode);
  1698. udelay(40);
  1699. }
  1700. if (tg3_asic_rev(tp) == ASIC_REV_5785) {
  1701. if (phydev->speed == SPEED_10)
  1702. tw32(MAC_MI_STAT,
  1703. MAC_MI_STAT_10MBPS_MODE |
  1704. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1705. else
  1706. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1707. }
  1708. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1709. tw32(MAC_TX_LENGTHS,
  1710. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1711. (6 << TX_LENGTHS_IPG_SHIFT) |
  1712. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1713. else
  1714. tw32(MAC_TX_LENGTHS,
  1715. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1716. (6 << TX_LENGTHS_IPG_SHIFT) |
  1717. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1718. if (phydev->link != tp->old_link ||
  1719. phydev->speed != tp->link_config.active_speed ||
  1720. phydev->duplex != tp->link_config.active_duplex ||
  1721. oldflowctrl != tp->link_config.active_flowctrl)
  1722. linkmesg = 1;
  1723. tp->old_link = phydev->link;
  1724. tp->link_config.active_speed = phydev->speed;
  1725. tp->link_config.active_duplex = phydev->duplex;
  1726. spin_unlock_bh(&tp->lock);
  1727. if (linkmesg)
  1728. tg3_link_report(tp);
  1729. }
  1730. static int tg3_phy_init(struct tg3 *tp)
  1731. {
  1732. struct phy_device *phydev;
  1733. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
  1734. return 0;
  1735. /* Bring the PHY back to a known state. */
  1736. tg3_bmcr_reset(tp);
  1737. phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
  1738. /* Attach the MAC to the PHY. */
  1739. phydev = phy_connect(tp->dev, phydev_name(phydev),
  1740. tg3_adjust_link, phydev->interface);
  1741. if (IS_ERR(phydev)) {
  1742. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1743. return PTR_ERR(phydev);
  1744. }
  1745. /* Mask with MAC supported features. */
  1746. switch (phydev->interface) {
  1747. case PHY_INTERFACE_MODE_GMII:
  1748. case PHY_INTERFACE_MODE_RGMII:
  1749. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  1750. phydev->supported &= (PHY_GBIT_FEATURES |
  1751. SUPPORTED_Pause |
  1752. SUPPORTED_Asym_Pause);
  1753. break;
  1754. }
  1755. /* fallthru */
  1756. case PHY_INTERFACE_MODE_MII:
  1757. phydev->supported &= (PHY_BASIC_FEATURES |
  1758. SUPPORTED_Pause |
  1759. SUPPORTED_Asym_Pause);
  1760. break;
  1761. default:
  1762. phy_disconnect(mdiobus_get_phy(tp->mdio_bus, tp->phy_addr));
  1763. return -EINVAL;
  1764. }
  1765. tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
  1766. phydev->advertising = phydev->supported;
  1767. phy_attached_info(phydev);
  1768. return 0;
  1769. }
  1770. static void tg3_phy_start(struct tg3 *tp)
  1771. {
  1772. struct phy_device *phydev;
  1773. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1774. return;
  1775. phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
  1776. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  1777. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  1778. phydev->speed = tp->link_config.speed;
  1779. phydev->duplex = tp->link_config.duplex;
  1780. phydev->autoneg = tp->link_config.autoneg;
  1781. phydev->advertising = tp->link_config.advertising;
  1782. }
  1783. phy_start(phydev);
  1784. phy_start_aneg(phydev);
  1785. }
  1786. static void tg3_phy_stop(struct tg3 *tp)
  1787. {
  1788. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1789. return;
  1790. phy_stop(mdiobus_get_phy(tp->mdio_bus, tp->phy_addr));
  1791. }
  1792. static void tg3_phy_fini(struct tg3 *tp)
  1793. {
  1794. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  1795. phy_disconnect(mdiobus_get_phy(tp->mdio_bus, tp->phy_addr));
  1796. tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
  1797. }
  1798. }
  1799. static int tg3_phy_set_extloopbk(struct tg3 *tp)
  1800. {
  1801. int err;
  1802. u32 val;
  1803. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  1804. return 0;
  1805. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1806. /* Cannot do read-modify-write on 5401 */
  1807. err = tg3_phy_auxctl_write(tp,
  1808. MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1809. MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
  1810. 0x4c20);
  1811. goto done;
  1812. }
  1813. err = tg3_phy_auxctl_read(tp,
  1814. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1815. if (err)
  1816. return err;
  1817. val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
  1818. err = tg3_phy_auxctl_write(tp,
  1819. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
  1820. done:
  1821. return err;
  1822. }
  1823. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1824. {
  1825. u32 phytest;
  1826. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1827. u32 phy;
  1828. tg3_writephy(tp, MII_TG3_FET_TEST,
  1829. phytest | MII_TG3_FET_SHADOW_EN);
  1830. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1831. if (enable)
  1832. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1833. else
  1834. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1835. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1836. }
  1837. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1838. }
  1839. }
  1840. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1841. {
  1842. u32 reg;
  1843. if (!tg3_flag(tp, 5705_PLUS) ||
  1844. (tg3_flag(tp, 5717_PLUS) &&
  1845. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1846. return;
  1847. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1848. tg3_phy_fet_toggle_apd(tp, enable);
  1849. return;
  1850. }
  1851. reg = MII_TG3_MISC_SHDW_SCR5_LPED |
  1852. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1853. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1854. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1855. if (tg3_asic_rev(tp) != ASIC_REV_5784 || !enable)
  1856. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1857. tg3_phy_shdw_write(tp, MII_TG3_MISC_SHDW_SCR5_SEL, reg);
  1858. reg = MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1859. if (enable)
  1860. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1861. tg3_phy_shdw_write(tp, MII_TG3_MISC_SHDW_APD_SEL, reg);
  1862. }
  1863. static void tg3_phy_toggle_automdix(struct tg3 *tp, bool enable)
  1864. {
  1865. u32 phy;
  1866. if (!tg3_flag(tp, 5705_PLUS) ||
  1867. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  1868. return;
  1869. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1870. u32 ephy;
  1871. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1872. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1873. tg3_writephy(tp, MII_TG3_FET_TEST,
  1874. ephy | MII_TG3_FET_SHADOW_EN);
  1875. if (!tg3_readphy(tp, reg, &phy)) {
  1876. if (enable)
  1877. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1878. else
  1879. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1880. tg3_writephy(tp, reg, phy);
  1881. }
  1882. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1883. }
  1884. } else {
  1885. int ret;
  1886. ret = tg3_phy_auxctl_read(tp,
  1887. MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
  1888. if (!ret) {
  1889. if (enable)
  1890. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1891. else
  1892. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1893. tg3_phy_auxctl_write(tp,
  1894. MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
  1895. }
  1896. }
  1897. }
  1898. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1899. {
  1900. int ret;
  1901. u32 val;
  1902. if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
  1903. return;
  1904. ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
  1905. if (!ret)
  1906. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
  1907. val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
  1908. }
  1909. static void tg3_phy_apply_otp(struct tg3 *tp)
  1910. {
  1911. u32 otp, phy;
  1912. if (!tp->phy_otp)
  1913. return;
  1914. otp = tp->phy_otp;
  1915. if (tg3_phy_toggle_auxctl_smdsp(tp, true))
  1916. return;
  1917. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1918. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1919. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1920. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1921. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1922. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1923. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1924. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1925. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1926. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1927. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1928. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1929. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1930. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1931. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1932. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1933. tg3_phy_toggle_auxctl_smdsp(tp, false);
  1934. }
  1935. static void tg3_eee_pull_config(struct tg3 *tp, struct ethtool_eee *eee)
  1936. {
  1937. u32 val;
  1938. struct ethtool_eee *dest = &tp->eee;
  1939. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1940. return;
  1941. if (eee)
  1942. dest = eee;
  1943. if (tg3_phy_cl45_read(tp, MDIO_MMD_AN, TG3_CL45_D7_EEERES_STAT, &val))
  1944. return;
  1945. /* Pull eee_active */
  1946. if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
  1947. val == TG3_CL45_D7_EEERES_STAT_LP_100TX) {
  1948. dest->eee_active = 1;
  1949. } else
  1950. dest->eee_active = 0;
  1951. /* Pull lp advertised settings */
  1952. if (tg3_phy_cl45_read(tp, MDIO_MMD_AN, MDIO_AN_EEE_LPABLE, &val))
  1953. return;
  1954. dest->lp_advertised = mmd_eee_adv_to_ethtool_adv_t(val);
  1955. /* Pull advertised and eee_enabled settings */
  1956. if (tg3_phy_cl45_read(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, &val))
  1957. return;
  1958. dest->eee_enabled = !!val;
  1959. dest->advertised = mmd_eee_adv_to_ethtool_adv_t(val);
  1960. /* Pull tx_lpi_enabled */
  1961. val = tr32(TG3_CPMU_EEE_MODE);
  1962. dest->tx_lpi_enabled = !!(val & TG3_CPMU_EEEMD_LPI_IN_TX);
  1963. /* Pull lpi timer value */
  1964. dest->tx_lpi_timer = tr32(TG3_CPMU_EEE_DBTMR1) & 0xffff;
  1965. }
  1966. static void tg3_phy_eee_adjust(struct tg3 *tp, bool current_link_up)
  1967. {
  1968. u32 val;
  1969. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1970. return;
  1971. tp->setlpicnt = 0;
  1972. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  1973. current_link_up &&
  1974. tp->link_config.active_duplex == DUPLEX_FULL &&
  1975. (tp->link_config.active_speed == SPEED_100 ||
  1976. tp->link_config.active_speed == SPEED_1000)) {
  1977. u32 eeectl;
  1978. if (tp->link_config.active_speed == SPEED_1000)
  1979. eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
  1980. else
  1981. eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
  1982. tw32(TG3_CPMU_EEE_CTRL, eeectl);
  1983. tg3_eee_pull_config(tp, NULL);
  1984. if (tp->eee.eee_active)
  1985. tp->setlpicnt = 2;
  1986. }
  1987. if (!tp->setlpicnt) {
  1988. if (current_link_up &&
  1989. !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  1990. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
  1991. tg3_phy_toggle_auxctl_smdsp(tp, false);
  1992. }
  1993. val = tr32(TG3_CPMU_EEE_MODE);
  1994. tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  1995. }
  1996. }
  1997. static void tg3_phy_eee_enable(struct tg3 *tp)
  1998. {
  1999. u32 val;
  2000. if (tp->link_config.active_speed == SPEED_1000 &&
  2001. (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2002. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  2003. tg3_flag(tp, 57765_CLASS)) &&
  2004. !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  2005. val = MII_TG3_DSP_TAP26_ALNOKO |
  2006. MII_TG3_DSP_TAP26_RMRXSTO;
  2007. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  2008. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2009. }
  2010. val = tr32(TG3_CPMU_EEE_MODE);
  2011. tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
  2012. }
  2013. static int tg3_wait_macro_done(struct tg3 *tp)
  2014. {
  2015. int limit = 100;
  2016. while (limit--) {
  2017. u32 tmp32;
  2018. if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
  2019. if ((tmp32 & 0x1000) == 0)
  2020. break;
  2021. }
  2022. }
  2023. if (limit < 0)
  2024. return -EBUSY;
  2025. return 0;
  2026. }
  2027. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  2028. {
  2029. static const u32 test_pat[4][6] = {
  2030. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  2031. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  2032. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  2033. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  2034. };
  2035. int chan;
  2036. for (chan = 0; chan < 4; chan++) {
  2037. int i;
  2038. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  2039. (chan * 0x2000) | 0x0200);
  2040. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  2041. for (i = 0; i < 6; i++)
  2042. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  2043. test_pat[chan][i]);
  2044. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  2045. if (tg3_wait_macro_done(tp)) {
  2046. *resetp = 1;
  2047. return -EBUSY;
  2048. }
  2049. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  2050. (chan * 0x2000) | 0x0200);
  2051. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
  2052. if (tg3_wait_macro_done(tp)) {
  2053. *resetp = 1;
  2054. return -EBUSY;
  2055. }
  2056. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
  2057. if (tg3_wait_macro_done(tp)) {
  2058. *resetp = 1;
  2059. return -EBUSY;
  2060. }
  2061. for (i = 0; i < 6; i += 2) {
  2062. u32 low, high;
  2063. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  2064. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  2065. tg3_wait_macro_done(tp)) {
  2066. *resetp = 1;
  2067. return -EBUSY;
  2068. }
  2069. low &= 0x7fff;
  2070. high &= 0x000f;
  2071. if (low != test_pat[chan][i] ||
  2072. high != test_pat[chan][i+1]) {
  2073. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  2074. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  2075. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  2076. return -EBUSY;
  2077. }
  2078. }
  2079. }
  2080. return 0;
  2081. }
  2082. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  2083. {
  2084. int chan;
  2085. for (chan = 0; chan < 4; chan++) {
  2086. int i;
  2087. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  2088. (chan * 0x2000) | 0x0200);
  2089. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  2090. for (i = 0; i < 6; i++)
  2091. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  2092. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  2093. if (tg3_wait_macro_done(tp))
  2094. return -EBUSY;
  2095. }
  2096. return 0;
  2097. }
  2098. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  2099. {
  2100. u32 reg32, phy9_orig;
  2101. int retries, do_phy_reset, err;
  2102. retries = 10;
  2103. do_phy_reset = 1;
  2104. do {
  2105. if (do_phy_reset) {
  2106. err = tg3_bmcr_reset(tp);
  2107. if (err)
  2108. return err;
  2109. do_phy_reset = 0;
  2110. }
  2111. /* Disable transmitter and interrupt. */
  2112. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  2113. continue;
  2114. reg32 |= 0x3000;
  2115. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  2116. /* Set full-duplex, 1000 mbps. */
  2117. tg3_writephy(tp, MII_BMCR,
  2118. BMCR_FULLDPLX | BMCR_SPEED1000);
  2119. /* Set to master mode. */
  2120. if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
  2121. continue;
  2122. tg3_writephy(tp, MII_CTRL1000,
  2123. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  2124. err = tg3_phy_toggle_auxctl_smdsp(tp, true);
  2125. if (err)
  2126. return err;
  2127. /* Block the PHY control access. */
  2128. tg3_phydsp_write(tp, 0x8005, 0x0800);
  2129. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  2130. if (!err)
  2131. break;
  2132. } while (--retries);
  2133. err = tg3_phy_reset_chanpat(tp);
  2134. if (err)
  2135. return err;
  2136. tg3_phydsp_write(tp, 0x8005, 0x0000);
  2137. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  2138. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
  2139. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2140. tg3_writephy(tp, MII_CTRL1000, phy9_orig);
  2141. err = tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32);
  2142. if (err)
  2143. return err;
  2144. reg32 &= ~0x3000;
  2145. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  2146. return 0;
  2147. }
  2148. static void tg3_carrier_off(struct tg3 *tp)
  2149. {
  2150. netif_carrier_off(tp->dev);
  2151. tp->link_up = false;
  2152. }
  2153. static void tg3_warn_mgmt_link_flap(struct tg3 *tp)
  2154. {
  2155. if (tg3_flag(tp, ENABLE_ASF))
  2156. netdev_warn(tp->dev,
  2157. "Management side-band traffic will be interrupted during phy settings change\n");
  2158. }
  2159. /* This will reset the tigon3 PHY if there is no valid
  2160. * link unless the FORCE argument is non-zero.
  2161. */
  2162. static int tg3_phy_reset(struct tg3 *tp)
  2163. {
  2164. u32 val, cpmuctrl;
  2165. int err;
  2166. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2167. val = tr32(GRC_MISC_CFG);
  2168. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  2169. udelay(40);
  2170. }
  2171. err = tg3_readphy(tp, MII_BMSR, &val);
  2172. err |= tg3_readphy(tp, MII_BMSR, &val);
  2173. if (err != 0)
  2174. return -EBUSY;
  2175. if (netif_running(tp->dev) && tp->link_up) {
  2176. netif_carrier_off(tp->dev);
  2177. tg3_link_report(tp);
  2178. }
  2179. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  2180. tg3_asic_rev(tp) == ASIC_REV_5704 ||
  2181. tg3_asic_rev(tp) == ASIC_REV_5705) {
  2182. err = tg3_phy_reset_5703_4_5(tp);
  2183. if (err)
  2184. return err;
  2185. goto out;
  2186. }
  2187. cpmuctrl = 0;
  2188. if (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  2189. tg3_chip_rev(tp) != CHIPREV_5784_AX) {
  2190. cpmuctrl = tr32(TG3_CPMU_CTRL);
  2191. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  2192. tw32(TG3_CPMU_CTRL,
  2193. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  2194. }
  2195. err = tg3_bmcr_reset(tp);
  2196. if (err)
  2197. return err;
  2198. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  2199. val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  2200. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
  2201. tw32(TG3_CPMU_CTRL, cpmuctrl);
  2202. }
  2203. if (tg3_chip_rev(tp) == CHIPREV_5784_AX ||
  2204. tg3_chip_rev(tp) == CHIPREV_5761_AX) {
  2205. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2206. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  2207. CPMU_LSPD_1000MB_MACCLK_12_5) {
  2208. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2209. udelay(40);
  2210. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2211. }
  2212. }
  2213. if (tg3_flag(tp, 5717_PLUS) &&
  2214. (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
  2215. return 0;
  2216. tg3_phy_apply_otp(tp);
  2217. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  2218. tg3_phy_toggle_apd(tp, true);
  2219. else
  2220. tg3_phy_toggle_apd(tp, false);
  2221. out:
  2222. if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
  2223. !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  2224. tg3_phydsp_write(tp, 0x201f, 0x2aaa);
  2225. tg3_phydsp_write(tp, 0x000a, 0x0323);
  2226. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2227. }
  2228. if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
  2229. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2230. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2231. }
  2232. if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
  2233. if (!tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  2234. tg3_phydsp_write(tp, 0x000a, 0x310b);
  2235. tg3_phydsp_write(tp, 0x201f, 0x9506);
  2236. tg3_phydsp_write(tp, 0x401f, 0x14e2);
  2237. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2238. }
  2239. } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
  2240. if (!tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  2241. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  2242. if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
  2243. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  2244. tg3_writephy(tp, MII_TG3_TEST1,
  2245. MII_TG3_TEST1_TRIM_EN | 0x4);
  2246. } else
  2247. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  2248. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2249. }
  2250. }
  2251. /* Set Extended packet length bit (bit 14) on all chips that */
  2252. /* support jumbo frames */
  2253. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2254. /* Cannot do read-modify-write on 5401 */
  2255. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  2256. } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2257. /* Set bit 14 with read-modify-write to preserve other bits */
  2258. err = tg3_phy_auxctl_read(tp,
  2259. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  2260. if (!err)
  2261. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  2262. val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
  2263. }
  2264. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  2265. * jumbo frames transmission.
  2266. */
  2267. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2268. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
  2269. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2270. val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  2271. }
  2272. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2273. /* adjust output voltage */
  2274. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  2275. }
  2276. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5762_A0)
  2277. tg3_phydsp_write(tp, 0xffb, 0x4000);
  2278. tg3_phy_toggle_automdix(tp, true);
  2279. tg3_phy_set_wirespeed(tp);
  2280. return 0;
  2281. }
  2282. #define TG3_GPIO_MSG_DRVR_PRES 0x00000001
  2283. #define TG3_GPIO_MSG_NEED_VAUX 0x00000002
  2284. #define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
  2285. TG3_GPIO_MSG_NEED_VAUX)
  2286. #define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
  2287. ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
  2288. (TG3_GPIO_MSG_DRVR_PRES << 4) | \
  2289. (TG3_GPIO_MSG_DRVR_PRES << 8) | \
  2290. (TG3_GPIO_MSG_DRVR_PRES << 12))
  2291. #define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
  2292. ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
  2293. (TG3_GPIO_MSG_NEED_VAUX << 4) | \
  2294. (TG3_GPIO_MSG_NEED_VAUX << 8) | \
  2295. (TG3_GPIO_MSG_NEED_VAUX << 12))
  2296. static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
  2297. {
  2298. u32 status, shift;
  2299. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2300. tg3_asic_rev(tp) == ASIC_REV_5719)
  2301. status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
  2302. else
  2303. status = tr32(TG3_CPMU_DRV_STATUS);
  2304. shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
  2305. status &= ~(TG3_GPIO_MSG_MASK << shift);
  2306. status |= (newstat << shift);
  2307. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2308. tg3_asic_rev(tp) == ASIC_REV_5719)
  2309. tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
  2310. else
  2311. tw32(TG3_CPMU_DRV_STATUS, status);
  2312. return status >> TG3_APE_GPIO_MSG_SHIFT;
  2313. }
  2314. static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
  2315. {
  2316. if (!tg3_flag(tp, IS_NIC))
  2317. return 0;
  2318. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2319. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  2320. tg3_asic_rev(tp) == ASIC_REV_5720) {
  2321. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2322. return -EIO;
  2323. tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
  2324. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2325. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2326. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2327. } else {
  2328. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2329. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2330. }
  2331. return 0;
  2332. }
  2333. static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
  2334. {
  2335. u32 grc_local_ctrl;
  2336. if (!tg3_flag(tp, IS_NIC) ||
  2337. tg3_asic_rev(tp) == ASIC_REV_5700 ||
  2338. tg3_asic_rev(tp) == ASIC_REV_5701)
  2339. return;
  2340. grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
  2341. tw32_wait_f(GRC_LOCAL_CTRL,
  2342. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2343. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2344. tw32_wait_f(GRC_LOCAL_CTRL,
  2345. grc_local_ctrl,
  2346. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2347. tw32_wait_f(GRC_LOCAL_CTRL,
  2348. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2349. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2350. }
  2351. static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
  2352. {
  2353. if (!tg3_flag(tp, IS_NIC))
  2354. return;
  2355. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  2356. tg3_asic_rev(tp) == ASIC_REV_5701) {
  2357. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2358. (GRC_LCLCTRL_GPIO_OE0 |
  2359. GRC_LCLCTRL_GPIO_OE1 |
  2360. GRC_LCLCTRL_GPIO_OE2 |
  2361. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2362. GRC_LCLCTRL_GPIO_OUTPUT1),
  2363. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2364. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  2365. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  2366. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  2367. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  2368. GRC_LCLCTRL_GPIO_OE1 |
  2369. GRC_LCLCTRL_GPIO_OE2 |
  2370. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2371. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2372. tp->grc_local_ctrl;
  2373. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2374. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2375. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  2376. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2377. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2378. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  2379. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2380. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2381. } else {
  2382. u32 no_gpio2;
  2383. u32 grc_local_ctrl = 0;
  2384. /* Workaround to prevent overdrawing Amps. */
  2385. if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  2386. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  2387. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2388. grc_local_ctrl,
  2389. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2390. }
  2391. /* On 5753 and variants, GPIO2 cannot be used. */
  2392. no_gpio2 = tp->nic_sram_data_cfg &
  2393. NIC_SRAM_DATA_CFG_NO_GPIO2;
  2394. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  2395. GRC_LCLCTRL_GPIO_OE1 |
  2396. GRC_LCLCTRL_GPIO_OE2 |
  2397. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2398. GRC_LCLCTRL_GPIO_OUTPUT2;
  2399. if (no_gpio2) {
  2400. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  2401. GRC_LCLCTRL_GPIO_OUTPUT2);
  2402. }
  2403. tw32_wait_f(GRC_LOCAL_CTRL,
  2404. tp->grc_local_ctrl | grc_local_ctrl,
  2405. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2406. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  2407. tw32_wait_f(GRC_LOCAL_CTRL,
  2408. tp->grc_local_ctrl | grc_local_ctrl,
  2409. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2410. if (!no_gpio2) {
  2411. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  2412. tw32_wait_f(GRC_LOCAL_CTRL,
  2413. tp->grc_local_ctrl | grc_local_ctrl,
  2414. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2415. }
  2416. }
  2417. }
  2418. static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
  2419. {
  2420. u32 msg = 0;
  2421. /* Serialize power state transitions */
  2422. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2423. return;
  2424. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
  2425. msg = TG3_GPIO_MSG_NEED_VAUX;
  2426. msg = tg3_set_function_status(tp, msg);
  2427. if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
  2428. goto done;
  2429. if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
  2430. tg3_pwrsrc_switch_to_vaux(tp);
  2431. else
  2432. tg3_pwrsrc_die_with_vmain(tp);
  2433. done:
  2434. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2435. }
  2436. static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
  2437. {
  2438. bool need_vaux = false;
  2439. /* The GPIOs do something completely different on 57765. */
  2440. if (!tg3_flag(tp, IS_NIC) || tg3_flag(tp, 57765_CLASS))
  2441. return;
  2442. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2443. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  2444. tg3_asic_rev(tp) == ASIC_REV_5720) {
  2445. tg3_frob_aux_power_5717(tp, include_wol ?
  2446. tg3_flag(tp, WOL_ENABLE) != 0 : 0);
  2447. return;
  2448. }
  2449. if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
  2450. struct net_device *dev_peer;
  2451. dev_peer = pci_get_drvdata(tp->pdev_peer);
  2452. /* remove_one() may have been run on the peer. */
  2453. if (dev_peer) {
  2454. struct tg3 *tp_peer = netdev_priv(dev_peer);
  2455. if (tg3_flag(tp_peer, INIT_COMPLETE))
  2456. return;
  2457. if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
  2458. tg3_flag(tp_peer, ENABLE_ASF))
  2459. need_vaux = true;
  2460. }
  2461. }
  2462. if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
  2463. tg3_flag(tp, ENABLE_ASF))
  2464. need_vaux = true;
  2465. if (need_vaux)
  2466. tg3_pwrsrc_switch_to_vaux(tp);
  2467. else
  2468. tg3_pwrsrc_die_with_vmain(tp);
  2469. }
  2470. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  2471. {
  2472. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  2473. return 1;
  2474. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  2475. if (speed != SPEED_10)
  2476. return 1;
  2477. } else if (speed == SPEED_10)
  2478. return 1;
  2479. return 0;
  2480. }
  2481. static bool tg3_phy_power_bug(struct tg3 *tp)
  2482. {
  2483. switch (tg3_asic_rev(tp)) {
  2484. case ASIC_REV_5700:
  2485. case ASIC_REV_5704:
  2486. return true;
  2487. case ASIC_REV_5780:
  2488. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  2489. return true;
  2490. return false;
  2491. case ASIC_REV_5717:
  2492. if (!tp->pci_fn)
  2493. return true;
  2494. return false;
  2495. case ASIC_REV_5719:
  2496. case ASIC_REV_5720:
  2497. if ((tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  2498. !tp->pci_fn)
  2499. return true;
  2500. return false;
  2501. }
  2502. return false;
  2503. }
  2504. static bool tg3_phy_led_bug(struct tg3 *tp)
  2505. {
  2506. switch (tg3_asic_rev(tp)) {
  2507. case ASIC_REV_5719:
  2508. case ASIC_REV_5720:
  2509. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  2510. !tp->pci_fn)
  2511. return true;
  2512. return false;
  2513. }
  2514. return false;
  2515. }
  2516. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  2517. {
  2518. u32 val;
  2519. if (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)
  2520. return;
  2521. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  2522. if (tg3_asic_rev(tp) == ASIC_REV_5704) {
  2523. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2524. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  2525. sg_dig_ctrl |=
  2526. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  2527. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  2528. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  2529. }
  2530. return;
  2531. }
  2532. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2533. tg3_bmcr_reset(tp);
  2534. val = tr32(GRC_MISC_CFG);
  2535. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  2536. udelay(40);
  2537. return;
  2538. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2539. u32 phytest;
  2540. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  2541. u32 phy;
  2542. tg3_writephy(tp, MII_ADVERTISE, 0);
  2543. tg3_writephy(tp, MII_BMCR,
  2544. BMCR_ANENABLE | BMCR_ANRESTART);
  2545. tg3_writephy(tp, MII_TG3_FET_TEST,
  2546. phytest | MII_TG3_FET_SHADOW_EN);
  2547. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  2548. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  2549. tg3_writephy(tp,
  2550. MII_TG3_FET_SHDW_AUXMODE4,
  2551. phy);
  2552. }
  2553. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  2554. }
  2555. return;
  2556. } else if (do_low_power) {
  2557. if (!tg3_phy_led_bug(tp))
  2558. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2559. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  2560. val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2561. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  2562. MII_TG3_AUXCTL_PCTL_VREG_11V;
  2563. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
  2564. }
  2565. /* The PHY should not be powered down on some chips because
  2566. * of bugs.
  2567. */
  2568. if (tg3_phy_power_bug(tp))
  2569. return;
  2570. if (tg3_chip_rev(tp) == CHIPREV_5784_AX ||
  2571. tg3_chip_rev(tp) == CHIPREV_5761_AX) {
  2572. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2573. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2574. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  2575. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2576. }
  2577. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  2578. }
  2579. /* tp->lock is held. */
  2580. static int tg3_nvram_lock(struct tg3 *tp)
  2581. {
  2582. if (tg3_flag(tp, NVRAM)) {
  2583. int i;
  2584. if (tp->nvram_lock_cnt == 0) {
  2585. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  2586. for (i = 0; i < 8000; i++) {
  2587. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  2588. break;
  2589. udelay(20);
  2590. }
  2591. if (i == 8000) {
  2592. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  2593. return -ENODEV;
  2594. }
  2595. }
  2596. tp->nvram_lock_cnt++;
  2597. }
  2598. return 0;
  2599. }
  2600. /* tp->lock is held. */
  2601. static void tg3_nvram_unlock(struct tg3 *tp)
  2602. {
  2603. if (tg3_flag(tp, NVRAM)) {
  2604. if (tp->nvram_lock_cnt > 0)
  2605. tp->nvram_lock_cnt--;
  2606. if (tp->nvram_lock_cnt == 0)
  2607. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  2608. }
  2609. }
  2610. /* tp->lock is held. */
  2611. static void tg3_enable_nvram_access(struct tg3 *tp)
  2612. {
  2613. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2614. u32 nvaccess = tr32(NVRAM_ACCESS);
  2615. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  2616. }
  2617. }
  2618. /* tp->lock is held. */
  2619. static void tg3_disable_nvram_access(struct tg3 *tp)
  2620. {
  2621. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2622. u32 nvaccess = tr32(NVRAM_ACCESS);
  2623. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  2624. }
  2625. }
  2626. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  2627. u32 offset, u32 *val)
  2628. {
  2629. u32 tmp;
  2630. int i;
  2631. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  2632. return -EINVAL;
  2633. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  2634. EEPROM_ADDR_DEVID_MASK |
  2635. EEPROM_ADDR_READ);
  2636. tw32(GRC_EEPROM_ADDR,
  2637. tmp |
  2638. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2639. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  2640. EEPROM_ADDR_ADDR_MASK) |
  2641. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  2642. for (i = 0; i < 1000; i++) {
  2643. tmp = tr32(GRC_EEPROM_ADDR);
  2644. if (tmp & EEPROM_ADDR_COMPLETE)
  2645. break;
  2646. msleep(1);
  2647. }
  2648. if (!(tmp & EEPROM_ADDR_COMPLETE))
  2649. return -EBUSY;
  2650. tmp = tr32(GRC_EEPROM_DATA);
  2651. /*
  2652. * The data will always be opposite the native endian
  2653. * format. Perform a blind byteswap to compensate.
  2654. */
  2655. *val = swab32(tmp);
  2656. return 0;
  2657. }
  2658. #define NVRAM_CMD_TIMEOUT 10000
  2659. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  2660. {
  2661. int i;
  2662. tw32(NVRAM_CMD, nvram_cmd);
  2663. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  2664. usleep_range(10, 40);
  2665. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  2666. udelay(10);
  2667. break;
  2668. }
  2669. }
  2670. if (i == NVRAM_CMD_TIMEOUT)
  2671. return -EBUSY;
  2672. return 0;
  2673. }
  2674. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  2675. {
  2676. if (tg3_flag(tp, NVRAM) &&
  2677. tg3_flag(tp, NVRAM_BUFFERED) &&
  2678. tg3_flag(tp, FLASH) &&
  2679. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2680. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2681. addr = ((addr / tp->nvram_pagesize) <<
  2682. ATMEL_AT45DB0X1B_PAGE_POS) +
  2683. (addr % tp->nvram_pagesize);
  2684. return addr;
  2685. }
  2686. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2687. {
  2688. if (tg3_flag(tp, NVRAM) &&
  2689. tg3_flag(tp, NVRAM_BUFFERED) &&
  2690. tg3_flag(tp, FLASH) &&
  2691. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2692. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2693. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2694. tp->nvram_pagesize) +
  2695. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2696. return addr;
  2697. }
  2698. /* NOTE: Data read in from NVRAM is byteswapped according to
  2699. * the byteswapping settings for all other register accesses.
  2700. * tg3 devices are BE devices, so on a BE machine, the data
  2701. * returned will be exactly as it is seen in NVRAM. On a LE
  2702. * machine, the 32-bit value will be byteswapped.
  2703. */
  2704. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2705. {
  2706. int ret;
  2707. if (!tg3_flag(tp, NVRAM))
  2708. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2709. offset = tg3_nvram_phys_addr(tp, offset);
  2710. if (offset > NVRAM_ADDR_MSK)
  2711. return -EINVAL;
  2712. ret = tg3_nvram_lock(tp);
  2713. if (ret)
  2714. return ret;
  2715. tg3_enable_nvram_access(tp);
  2716. tw32(NVRAM_ADDR, offset);
  2717. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2718. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2719. if (ret == 0)
  2720. *val = tr32(NVRAM_RDDATA);
  2721. tg3_disable_nvram_access(tp);
  2722. tg3_nvram_unlock(tp);
  2723. return ret;
  2724. }
  2725. /* Ensures NVRAM data is in bytestream format. */
  2726. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2727. {
  2728. u32 v;
  2729. int res = tg3_nvram_read(tp, offset, &v);
  2730. if (!res)
  2731. *val = cpu_to_be32(v);
  2732. return res;
  2733. }
  2734. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  2735. u32 offset, u32 len, u8 *buf)
  2736. {
  2737. int i, j, rc = 0;
  2738. u32 val;
  2739. for (i = 0; i < len; i += 4) {
  2740. u32 addr;
  2741. __be32 data;
  2742. addr = offset + i;
  2743. memcpy(&data, buf + i, 4);
  2744. /*
  2745. * The SEEPROM interface expects the data to always be opposite
  2746. * the native endian format. We accomplish this by reversing
  2747. * all the operations that would have been performed on the
  2748. * data from a call to tg3_nvram_read_be32().
  2749. */
  2750. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  2751. val = tr32(GRC_EEPROM_ADDR);
  2752. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  2753. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  2754. EEPROM_ADDR_READ);
  2755. tw32(GRC_EEPROM_ADDR, val |
  2756. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2757. (addr & EEPROM_ADDR_ADDR_MASK) |
  2758. EEPROM_ADDR_START |
  2759. EEPROM_ADDR_WRITE);
  2760. for (j = 0; j < 1000; j++) {
  2761. val = tr32(GRC_EEPROM_ADDR);
  2762. if (val & EEPROM_ADDR_COMPLETE)
  2763. break;
  2764. msleep(1);
  2765. }
  2766. if (!(val & EEPROM_ADDR_COMPLETE)) {
  2767. rc = -EBUSY;
  2768. break;
  2769. }
  2770. }
  2771. return rc;
  2772. }
  2773. /* offset and length are dword aligned */
  2774. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  2775. u8 *buf)
  2776. {
  2777. int ret = 0;
  2778. u32 pagesize = tp->nvram_pagesize;
  2779. u32 pagemask = pagesize - 1;
  2780. u32 nvram_cmd;
  2781. u8 *tmp;
  2782. tmp = kmalloc(pagesize, GFP_KERNEL);
  2783. if (tmp == NULL)
  2784. return -ENOMEM;
  2785. while (len) {
  2786. int j;
  2787. u32 phy_addr, page_off, size;
  2788. phy_addr = offset & ~pagemask;
  2789. for (j = 0; j < pagesize; j += 4) {
  2790. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  2791. (__be32 *) (tmp + j));
  2792. if (ret)
  2793. break;
  2794. }
  2795. if (ret)
  2796. break;
  2797. page_off = offset & pagemask;
  2798. size = pagesize;
  2799. if (len < size)
  2800. size = len;
  2801. len -= size;
  2802. memcpy(tmp + page_off, buf, size);
  2803. offset = offset + (pagesize - page_off);
  2804. tg3_enable_nvram_access(tp);
  2805. /*
  2806. * Before we can erase the flash page, we need
  2807. * to issue a special "write enable" command.
  2808. */
  2809. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2810. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2811. break;
  2812. /* Erase the target page */
  2813. tw32(NVRAM_ADDR, phy_addr);
  2814. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  2815. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  2816. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2817. break;
  2818. /* Issue another write enable to start the write. */
  2819. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2820. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2821. break;
  2822. for (j = 0; j < pagesize; j += 4) {
  2823. __be32 data;
  2824. data = *((__be32 *) (tmp + j));
  2825. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2826. tw32(NVRAM_ADDR, phy_addr + j);
  2827. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  2828. NVRAM_CMD_WR;
  2829. if (j == 0)
  2830. nvram_cmd |= NVRAM_CMD_FIRST;
  2831. else if (j == (pagesize - 4))
  2832. nvram_cmd |= NVRAM_CMD_LAST;
  2833. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2834. if (ret)
  2835. break;
  2836. }
  2837. if (ret)
  2838. break;
  2839. }
  2840. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2841. tg3_nvram_exec_cmd(tp, nvram_cmd);
  2842. kfree(tmp);
  2843. return ret;
  2844. }
  2845. /* offset and length are dword aligned */
  2846. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  2847. u8 *buf)
  2848. {
  2849. int i, ret = 0;
  2850. for (i = 0; i < len; i += 4, offset += 4) {
  2851. u32 page_off, phy_addr, nvram_cmd;
  2852. __be32 data;
  2853. memcpy(&data, buf + i, 4);
  2854. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2855. page_off = offset % tp->nvram_pagesize;
  2856. phy_addr = tg3_nvram_phys_addr(tp, offset);
  2857. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  2858. if (page_off == 0 || i == 0)
  2859. nvram_cmd |= NVRAM_CMD_FIRST;
  2860. if (page_off == (tp->nvram_pagesize - 4))
  2861. nvram_cmd |= NVRAM_CMD_LAST;
  2862. if (i == (len - 4))
  2863. nvram_cmd |= NVRAM_CMD_LAST;
  2864. if ((nvram_cmd & NVRAM_CMD_FIRST) ||
  2865. !tg3_flag(tp, FLASH) ||
  2866. !tg3_flag(tp, 57765_PLUS))
  2867. tw32(NVRAM_ADDR, phy_addr);
  2868. if (tg3_asic_rev(tp) != ASIC_REV_5752 &&
  2869. !tg3_flag(tp, 5755_PLUS) &&
  2870. (tp->nvram_jedecnum == JEDEC_ST) &&
  2871. (nvram_cmd & NVRAM_CMD_FIRST)) {
  2872. u32 cmd;
  2873. cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2874. ret = tg3_nvram_exec_cmd(tp, cmd);
  2875. if (ret)
  2876. break;
  2877. }
  2878. if (!tg3_flag(tp, FLASH)) {
  2879. /* We always do complete word writes to eeprom. */
  2880. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  2881. }
  2882. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2883. if (ret)
  2884. break;
  2885. }
  2886. return ret;
  2887. }
  2888. /* offset and length are dword aligned */
  2889. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  2890. {
  2891. int ret;
  2892. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2893. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  2894. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  2895. udelay(40);
  2896. }
  2897. if (!tg3_flag(tp, NVRAM)) {
  2898. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  2899. } else {
  2900. u32 grc_mode;
  2901. ret = tg3_nvram_lock(tp);
  2902. if (ret)
  2903. return ret;
  2904. tg3_enable_nvram_access(tp);
  2905. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
  2906. tw32(NVRAM_WRITE1, 0x406);
  2907. grc_mode = tr32(GRC_MODE);
  2908. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  2909. if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
  2910. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  2911. buf);
  2912. } else {
  2913. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  2914. buf);
  2915. }
  2916. grc_mode = tr32(GRC_MODE);
  2917. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  2918. tg3_disable_nvram_access(tp);
  2919. tg3_nvram_unlock(tp);
  2920. }
  2921. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2922. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  2923. udelay(40);
  2924. }
  2925. return ret;
  2926. }
  2927. #define RX_CPU_SCRATCH_BASE 0x30000
  2928. #define RX_CPU_SCRATCH_SIZE 0x04000
  2929. #define TX_CPU_SCRATCH_BASE 0x34000
  2930. #define TX_CPU_SCRATCH_SIZE 0x04000
  2931. /* tp->lock is held. */
  2932. static int tg3_pause_cpu(struct tg3 *tp, u32 cpu_base)
  2933. {
  2934. int i;
  2935. const int iters = 10000;
  2936. for (i = 0; i < iters; i++) {
  2937. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2938. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  2939. if (tr32(cpu_base + CPU_MODE) & CPU_MODE_HALT)
  2940. break;
  2941. if (pci_channel_offline(tp->pdev))
  2942. return -EBUSY;
  2943. }
  2944. return (i == iters) ? -EBUSY : 0;
  2945. }
  2946. /* tp->lock is held. */
  2947. static int tg3_rxcpu_pause(struct tg3 *tp)
  2948. {
  2949. int rc = tg3_pause_cpu(tp, RX_CPU_BASE);
  2950. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2951. tw32_f(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  2952. udelay(10);
  2953. return rc;
  2954. }
  2955. /* tp->lock is held. */
  2956. static int tg3_txcpu_pause(struct tg3 *tp)
  2957. {
  2958. return tg3_pause_cpu(tp, TX_CPU_BASE);
  2959. }
  2960. /* tp->lock is held. */
  2961. static void tg3_resume_cpu(struct tg3 *tp, u32 cpu_base)
  2962. {
  2963. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2964. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  2965. }
  2966. /* tp->lock is held. */
  2967. static void tg3_rxcpu_resume(struct tg3 *tp)
  2968. {
  2969. tg3_resume_cpu(tp, RX_CPU_BASE);
  2970. }
  2971. /* tp->lock is held. */
  2972. static int tg3_halt_cpu(struct tg3 *tp, u32 cpu_base)
  2973. {
  2974. int rc;
  2975. BUG_ON(cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
  2976. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2977. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  2978. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  2979. return 0;
  2980. }
  2981. if (cpu_base == RX_CPU_BASE) {
  2982. rc = tg3_rxcpu_pause(tp);
  2983. } else {
  2984. /*
  2985. * There is only an Rx CPU for the 5750 derivative in the
  2986. * BCM4785.
  2987. */
  2988. if (tg3_flag(tp, IS_SSB_CORE))
  2989. return 0;
  2990. rc = tg3_txcpu_pause(tp);
  2991. }
  2992. if (rc) {
  2993. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  2994. __func__, cpu_base == RX_CPU_BASE ? "RX" : "TX");
  2995. return -ENODEV;
  2996. }
  2997. /* Clear firmware's nvram arbitration. */
  2998. if (tg3_flag(tp, NVRAM))
  2999. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  3000. return 0;
  3001. }
  3002. static int tg3_fw_data_len(struct tg3 *tp,
  3003. const struct tg3_firmware_hdr *fw_hdr)
  3004. {
  3005. int fw_len;
  3006. /* Non fragmented firmware have one firmware header followed by a
  3007. * contiguous chunk of data to be written. The length field in that
  3008. * header is not the length of data to be written but the complete
  3009. * length of the bss. The data length is determined based on
  3010. * tp->fw->size minus headers.
  3011. *
  3012. * Fragmented firmware have a main header followed by multiple
  3013. * fragments. Each fragment is identical to non fragmented firmware
  3014. * with a firmware header followed by a contiguous chunk of data. In
  3015. * the main header, the length field is unused and set to 0xffffffff.
  3016. * In each fragment header the length is the entire size of that
  3017. * fragment i.e. fragment data + header length. Data length is
  3018. * therefore length field in the header minus TG3_FW_HDR_LEN.
  3019. */
  3020. if (tp->fw_len == 0xffffffff)
  3021. fw_len = be32_to_cpu(fw_hdr->len);
  3022. else
  3023. fw_len = tp->fw->size;
  3024. return (fw_len - TG3_FW_HDR_LEN) / sizeof(u32);
  3025. }
  3026. /* tp->lock is held. */
  3027. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
  3028. u32 cpu_scratch_base, int cpu_scratch_size,
  3029. const struct tg3_firmware_hdr *fw_hdr)
  3030. {
  3031. int err, i;
  3032. void (*write_op)(struct tg3 *, u32, u32);
  3033. int total_len = tp->fw->size;
  3034. if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
  3035. netdev_err(tp->dev,
  3036. "%s: Trying to load TX cpu firmware which is 5705\n",
  3037. __func__);
  3038. return -EINVAL;
  3039. }
  3040. if (tg3_flag(tp, 5705_PLUS) && tg3_asic_rev(tp) != ASIC_REV_57766)
  3041. write_op = tg3_write_mem;
  3042. else
  3043. write_op = tg3_write_indirect_reg32;
  3044. if (tg3_asic_rev(tp) != ASIC_REV_57766) {
  3045. /* It is possible that bootcode is still loading at this point.
  3046. * Get the nvram lock first before halting the cpu.
  3047. */
  3048. int lock_err = tg3_nvram_lock(tp);
  3049. err = tg3_halt_cpu(tp, cpu_base);
  3050. if (!lock_err)
  3051. tg3_nvram_unlock(tp);
  3052. if (err)
  3053. goto out;
  3054. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  3055. write_op(tp, cpu_scratch_base + i, 0);
  3056. tw32(cpu_base + CPU_STATE, 0xffffffff);
  3057. tw32(cpu_base + CPU_MODE,
  3058. tr32(cpu_base + CPU_MODE) | CPU_MODE_HALT);
  3059. } else {
  3060. /* Subtract additional main header for fragmented firmware and
  3061. * advance to the first fragment
  3062. */
  3063. total_len -= TG3_FW_HDR_LEN;
  3064. fw_hdr++;
  3065. }
  3066. do {
  3067. u32 *fw_data = (u32 *)(fw_hdr + 1);
  3068. for (i = 0; i < tg3_fw_data_len(tp, fw_hdr); i++)
  3069. write_op(tp, cpu_scratch_base +
  3070. (be32_to_cpu(fw_hdr->base_addr) & 0xffff) +
  3071. (i * sizeof(u32)),
  3072. be32_to_cpu(fw_data[i]));
  3073. total_len -= be32_to_cpu(fw_hdr->len);
  3074. /* Advance to next fragment */
  3075. fw_hdr = (struct tg3_firmware_hdr *)
  3076. ((void *)fw_hdr + be32_to_cpu(fw_hdr->len));
  3077. } while (total_len > 0);
  3078. err = 0;
  3079. out:
  3080. return err;
  3081. }
  3082. /* tp->lock is held. */
  3083. static int tg3_pause_cpu_and_set_pc(struct tg3 *tp, u32 cpu_base, u32 pc)
  3084. {
  3085. int i;
  3086. const int iters = 5;
  3087. tw32(cpu_base + CPU_STATE, 0xffffffff);
  3088. tw32_f(cpu_base + CPU_PC, pc);
  3089. for (i = 0; i < iters; i++) {
  3090. if (tr32(cpu_base + CPU_PC) == pc)
  3091. break;
  3092. tw32(cpu_base + CPU_STATE, 0xffffffff);
  3093. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  3094. tw32_f(cpu_base + CPU_PC, pc);
  3095. udelay(1000);
  3096. }
  3097. return (i == iters) ? -EBUSY : 0;
  3098. }
  3099. /* tp->lock is held. */
  3100. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  3101. {
  3102. const struct tg3_firmware_hdr *fw_hdr;
  3103. int err;
  3104. fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
  3105. /* Firmware blob starts with version numbers, followed by
  3106. start address and length. We are setting complete length.
  3107. length = end_address_of_bss - start_address_of_text.
  3108. Remainder is the blob to be loaded contiguously
  3109. from start address. */
  3110. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  3111. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  3112. fw_hdr);
  3113. if (err)
  3114. return err;
  3115. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  3116. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  3117. fw_hdr);
  3118. if (err)
  3119. return err;
  3120. /* Now startup only the RX cpu. */
  3121. err = tg3_pause_cpu_and_set_pc(tp, RX_CPU_BASE,
  3122. be32_to_cpu(fw_hdr->base_addr));
  3123. if (err) {
  3124. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  3125. "should be %08x\n", __func__,
  3126. tr32(RX_CPU_BASE + CPU_PC),
  3127. be32_to_cpu(fw_hdr->base_addr));
  3128. return -ENODEV;
  3129. }
  3130. tg3_rxcpu_resume(tp);
  3131. return 0;
  3132. }
  3133. static int tg3_validate_rxcpu_state(struct tg3 *tp)
  3134. {
  3135. const int iters = 1000;
  3136. int i;
  3137. u32 val;
  3138. /* Wait for boot code to complete initialization and enter service
  3139. * loop. It is then safe to download service patches
  3140. */
  3141. for (i = 0; i < iters; i++) {
  3142. if (tr32(RX_CPU_HWBKPT) == TG3_SBROM_IN_SERVICE_LOOP)
  3143. break;
  3144. udelay(10);
  3145. }
  3146. if (i == iters) {
  3147. netdev_err(tp->dev, "Boot code not ready for service patches\n");
  3148. return -EBUSY;
  3149. }
  3150. val = tg3_read_indirect_reg32(tp, TG3_57766_FW_HANDSHAKE);
  3151. if (val & 0xff) {
  3152. netdev_warn(tp->dev,
  3153. "Other patches exist. Not downloading EEE patch\n");
  3154. return -EEXIST;
  3155. }
  3156. return 0;
  3157. }
  3158. /* tp->lock is held. */
  3159. static void tg3_load_57766_firmware(struct tg3 *tp)
  3160. {
  3161. struct tg3_firmware_hdr *fw_hdr;
  3162. if (!tg3_flag(tp, NO_NVRAM))
  3163. return;
  3164. if (tg3_validate_rxcpu_state(tp))
  3165. return;
  3166. if (!tp->fw)
  3167. return;
  3168. /* This firmware blob has a different format than older firmware
  3169. * releases as given below. The main difference is we have fragmented
  3170. * data to be written to non-contiguous locations.
  3171. *
  3172. * In the beginning we have a firmware header identical to other
  3173. * firmware which consists of version, base addr and length. The length
  3174. * here is unused and set to 0xffffffff.
  3175. *
  3176. * This is followed by a series of firmware fragments which are
  3177. * individually identical to previous firmware. i.e. they have the
  3178. * firmware header and followed by data for that fragment. The version
  3179. * field of the individual fragment header is unused.
  3180. */
  3181. fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
  3182. if (be32_to_cpu(fw_hdr->base_addr) != TG3_57766_FW_BASE_ADDR)
  3183. return;
  3184. if (tg3_rxcpu_pause(tp))
  3185. return;
  3186. /* tg3_load_firmware_cpu() will always succeed for the 57766 */
  3187. tg3_load_firmware_cpu(tp, 0, TG3_57766_FW_BASE_ADDR, 0, fw_hdr);
  3188. tg3_rxcpu_resume(tp);
  3189. }
  3190. /* tp->lock is held. */
  3191. static int tg3_load_tso_firmware(struct tg3 *tp)
  3192. {
  3193. const struct tg3_firmware_hdr *fw_hdr;
  3194. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  3195. int err;
  3196. if (!tg3_flag(tp, FW_TSO))
  3197. return 0;
  3198. fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
  3199. /* Firmware blob starts with version numbers, followed by
  3200. start address and length. We are setting complete length.
  3201. length = end_address_of_bss - start_address_of_text.
  3202. Remainder is the blob to be loaded contiguously
  3203. from start address. */
  3204. cpu_scratch_size = tp->fw_len;
  3205. if (tg3_asic_rev(tp) == ASIC_REV_5705) {
  3206. cpu_base = RX_CPU_BASE;
  3207. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  3208. } else {
  3209. cpu_base = TX_CPU_BASE;
  3210. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  3211. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  3212. }
  3213. err = tg3_load_firmware_cpu(tp, cpu_base,
  3214. cpu_scratch_base, cpu_scratch_size,
  3215. fw_hdr);
  3216. if (err)
  3217. return err;
  3218. /* Now startup the cpu. */
  3219. err = tg3_pause_cpu_and_set_pc(tp, cpu_base,
  3220. be32_to_cpu(fw_hdr->base_addr));
  3221. if (err) {
  3222. netdev_err(tp->dev,
  3223. "%s fails to set CPU PC, is %08x should be %08x\n",
  3224. __func__, tr32(cpu_base + CPU_PC),
  3225. be32_to_cpu(fw_hdr->base_addr));
  3226. return -ENODEV;
  3227. }
  3228. tg3_resume_cpu(tp, cpu_base);
  3229. return 0;
  3230. }
  3231. /* tp->lock is held. */
  3232. static void __tg3_set_one_mac_addr(struct tg3 *tp, u8 *mac_addr, int index)
  3233. {
  3234. u32 addr_high, addr_low;
  3235. addr_high = ((mac_addr[0] << 8) | mac_addr[1]);
  3236. addr_low = ((mac_addr[2] << 24) | (mac_addr[3] << 16) |
  3237. (mac_addr[4] << 8) | mac_addr[5]);
  3238. if (index < 4) {
  3239. tw32(MAC_ADDR_0_HIGH + (index * 8), addr_high);
  3240. tw32(MAC_ADDR_0_LOW + (index * 8), addr_low);
  3241. } else {
  3242. index -= 4;
  3243. tw32(MAC_EXTADDR_0_HIGH + (index * 8), addr_high);
  3244. tw32(MAC_EXTADDR_0_LOW + (index * 8), addr_low);
  3245. }
  3246. }
  3247. /* tp->lock is held. */
  3248. static void __tg3_set_mac_addr(struct tg3 *tp, bool skip_mac_1)
  3249. {
  3250. u32 addr_high;
  3251. int i;
  3252. for (i = 0; i < 4; i++) {
  3253. if (i == 1 && skip_mac_1)
  3254. continue;
  3255. __tg3_set_one_mac_addr(tp, tp->dev->dev_addr, i);
  3256. }
  3257. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  3258. tg3_asic_rev(tp) == ASIC_REV_5704) {
  3259. for (i = 4; i < 16; i++)
  3260. __tg3_set_one_mac_addr(tp, tp->dev->dev_addr, i);
  3261. }
  3262. addr_high = (tp->dev->dev_addr[0] +
  3263. tp->dev->dev_addr[1] +
  3264. tp->dev->dev_addr[2] +
  3265. tp->dev->dev_addr[3] +
  3266. tp->dev->dev_addr[4] +
  3267. tp->dev->dev_addr[5]) &
  3268. TX_BACKOFF_SEED_MASK;
  3269. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  3270. }
  3271. static void tg3_enable_register_access(struct tg3 *tp)
  3272. {
  3273. /*
  3274. * Make sure register accesses (indirect or otherwise) will function
  3275. * correctly.
  3276. */
  3277. pci_write_config_dword(tp->pdev,
  3278. TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
  3279. }
  3280. static int tg3_power_up(struct tg3 *tp)
  3281. {
  3282. int err;
  3283. tg3_enable_register_access(tp);
  3284. err = pci_set_power_state(tp->pdev, PCI_D0);
  3285. if (!err) {
  3286. /* Switch out of Vaux if it is a NIC */
  3287. tg3_pwrsrc_switch_to_vmain(tp);
  3288. } else {
  3289. netdev_err(tp->dev, "Transition to D0 failed\n");
  3290. }
  3291. return err;
  3292. }
  3293. static int tg3_setup_phy(struct tg3 *, bool);
  3294. static int tg3_power_down_prepare(struct tg3 *tp)
  3295. {
  3296. u32 misc_host_ctrl;
  3297. bool device_should_wake, do_low_power;
  3298. tg3_enable_register_access(tp);
  3299. /* Restore the CLKREQ setting. */
  3300. if (tg3_flag(tp, CLKREQ_BUG))
  3301. pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
  3302. PCI_EXP_LNKCTL_CLKREQ_EN);
  3303. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  3304. tw32(TG3PCI_MISC_HOST_CTRL,
  3305. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  3306. device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
  3307. tg3_flag(tp, WOL_ENABLE);
  3308. if (tg3_flag(tp, USE_PHYLIB)) {
  3309. do_low_power = false;
  3310. if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
  3311. !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3312. struct phy_device *phydev;
  3313. u32 phyid, advertising;
  3314. phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
  3315. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  3316. tp->link_config.speed = phydev->speed;
  3317. tp->link_config.duplex = phydev->duplex;
  3318. tp->link_config.autoneg = phydev->autoneg;
  3319. tp->link_config.advertising = phydev->advertising;
  3320. advertising = ADVERTISED_TP |
  3321. ADVERTISED_Pause |
  3322. ADVERTISED_Autoneg |
  3323. ADVERTISED_10baseT_Half;
  3324. if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
  3325. if (tg3_flag(tp, WOL_SPEED_100MB))
  3326. advertising |=
  3327. ADVERTISED_100baseT_Half |
  3328. ADVERTISED_100baseT_Full |
  3329. ADVERTISED_10baseT_Full;
  3330. else
  3331. advertising |= ADVERTISED_10baseT_Full;
  3332. }
  3333. phydev->advertising = advertising;
  3334. phy_start_aneg(phydev);
  3335. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  3336. if (phyid != PHY_ID_BCMAC131) {
  3337. phyid &= PHY_BCM_OUI_MASK;
  3338. if (phyid == PHY_BCM_OUI_1 ||
  3339. phyid == PHY_BCM_OUI_2 ||
  3340. phyid == PHY_BCM_OUI_3)
  3341. do_low_power = true;
  3342. }
  3343. }
  3344. } else {
  3345. do_low_power = true;
  3346. if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER))
  3347. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  3348. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  3349. tg3_setup_phy(tp, false);
  3350. }
  3351. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  3352. u32 val;
  3353. val = tr32(GRC_VCPU_EXT_CTRL);
  3354. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  3355. } else if (!tg3_flag(tp, ENABLE_ASF)) {
  3356. int i;
  3357. u32 val;
  3358. for (i = 0; i < 200; i++) {
  3359. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  3360. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  3361. break;
  3362. msleep(1);
  3363. }
  3364. }
  3365. if (tg3_flag(tp, WOL_CAP))
  3366. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  3367. WOL_DRV_STATE_SHUTDOWN |
  3368. WOL_DRV_WOL |
  3369. WOL_SET_MAGIC_PKT);
  3370. if (device_should_wake) {
  3371. u32 mac_mode;
  3372. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  3373. if (do_low_power &&
  3374. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  3375. tg3_phy_auxctl_write(tp,
  3376. MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
  3377. MII_TG3_AUXCTL_PCTL_WOL_EN |
  3378. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  3379. MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
  3380. udelay(40);
  3381. }
  3382. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3383. mac_mode = MAC_MODE_PORT_MODE_GMII;
  3384. else if (tp->phy_flags &
  3385. TG3_PHYFLG_KEEP_LINK_ON_PWRDN) {
  3386. if (tp->link_config.active_speed == SPEED_1000)
  3387. mac_mode = MAC_MODE_PORT_MODE_GMII;
  3388. else
  3389. mac_mode = MAC_MODE_PORT_MODE_MII;
  3390. } else
  3391. mac_mode = MAC_MODE_PORT_MODE_MII;
  3392. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  3393. if (tg3_asic_rev(tp) == ASIC_REV_5700) {
  3394. u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
  3395. SPEED_100 : SPEED_10;
  3396. if (tg3_5700_link_polarity(tp, speed))
  3397. mac_mode |= MAC_MODE_LINK_POLARITY;
  3398. else
  3399. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  3400. }
  3401. } else {
  3402. mac_mode = MAC_MODE_PORT_MODE_TBI;
  3403. }
  3404. if (!tg3_flag(tp, 5750_PLUS))
  3405. tw32(MAC_LED_CTRL, tp->led_ctrl);
  3406. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  3407. if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
  3408. (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
  3409. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  3410. if (tg3_flag(tp, ENABLE_APE))
  3411. mac_mode |= MAC_MODE_APE_TX_EN |
  3412. MAC_MODE_APE_RX_EN |
  3413. MAC_MODE_TDE_ENABLE;
  3414. tw32_f(MAC_MODE, mac_mode);
  3415. udelay(100);
  3416. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  3417. udelay(10);
  3418. }
  3419. if (!tg3_flag(tp, WOL_SPEED_100MB) &&
  3420. (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3421. tg3_asic_rev(tp) == ASIC_REV_5701)) {
  3422. u32 base_val;
  3423. base_val = tp->pci_clock_ctrl;
  3424. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  3425. CLOCK_CTRL_TXCLK_DISABLE);
  3426. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  3427. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  3428. } else if (tg3_flag(tp, 5780_CLASS) ||
  3429. tg3_flag(tp, CPMU_PRESENT) ||
  3430. tg3_asic_rev(tp) == ASIC_REV_5906) {
  3431. /* do nothing */
  3432. } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
  3433. u32 newbits1, newbits2;
  3434. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3435. tg3_asic_rev(tp) == ASIC_REV_5701) {
  3436. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  3437. CLOCK_CTRL_TXCLK_DISABLE |
  3438. CLOCK_CTRL_ALTCLK);
  3439. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3440. } else if (tg3_flag(tp, 5705_PLUS)) {
  3441. newbits1 = CLOCK_CTRL_625_CORE;
  3442. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  3443. } else {
  3444. newbits1 = CLOCK_CTRL_ALTCLK;
  3445. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3446. }
  3447. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  3448. 40);
  3449. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  3450. 40);
  3451. if (!tg3_flag(tp, 5705_PLUS)) {
  3452. u32 newbits3;
  3453. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3454. tg3_asic_rev(tp) == ASIC_REV_5701) {
  3455. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  3456. CLOCK_CTRL_TXCLK_DISABLE |
  3457. CLOCK_CTRL_44MHZ_CORE);
  3458. } else {
  3459. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  3460. }
  3461. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  3462. tp->pci_clock_ctrl | newbits3, 40);
  3463. }
  3464. }
  3465. if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
  3466. tg3_power_down_phy(tp, do_low_power);
  3467. tg3_frob_aux_power(tp, true);
  3468. /* Workaround for unstable PLL clock */
  3469. if ((!tg3_flag(tp, IS_SSB_CORE)) &&
  3470. ((tg3_chip_rev(tp) == CHIPREV_5750_AX) ||
  3471. (tg3_chip_rev(tp) == CHIPREV_5750_BX))) {
  3472. u32 val = tr32(0x7d00);
  3473. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  3474. tw32(0x7d00, val);
  3475. if (!tg3_flag(tp, ENABLE_ASF)) {
  3476. int err;
  3477. err = tg3_nvram_lock(tp);
  3478. tg3_halt_cpu(tp, RX_CPU_BASE);
  3479. if (!err)
  3480. tg3_nvram_unlock(tp);
  3481. }
  3482. }
  3483. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  3484. tg3_ape_driver_state_change(tp, RESET_KIND_SHUTDOWN);
  3485. return 0;
  3486. }
  3487. static void tg3_power_down(struct tg3 *tp)
  3488. {
  3489. pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
  3490. pci_set_power_state(tp->pdev, PCI_D3hot);
  3491. }
  3492. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  3493. {
  3494. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  3495. case MII_TG3_AUX_STAT_10HALF:
  3496. *speed = SPEED_10;
  3497. *duplex = DUPLEX_HALF;
  3498. break;
  3499. case MII_TG3_AUX_STAT_10FULL:
  3500. *speed = SPEED_10;
  3501. *duplex = DUPLEX_FULL;
  3502. break;
  3503. case MII_TG3_AUX_STAT_100HALF:
  3504. *speed = SPEED_100;
  3505. *duplex = DUPLEX_HALF;
  3506. break;
  3507. case MII_TG3_AUX_STAT_100FULL:
  3508. *speed = SPEED_100;
  3509. *duplex = DUPLEX_FULL;
  3510. break;
  3511. case MII_TG3_AUX_STAT_1000HALF:
  3512. *speed = SPEED_1000;
  3513. *duplex = DUPLEX_HALF;
  3514. break;
  3515. case MII_TG3_AUX_STAT_1000FULL:
  3516. *speed = SPEED_1000;
  3517. *duplex = DUPLEX_FULL;
  3518. break;
  3519. default:
  3520. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  3521. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  3522. SPEED_10;
  3523. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  3524. DUPLEX_HALF;
  3525. break;
  3526. }
  3527. *speed = SPEED_UNKNOWN;
  3528. *duplex = DUPLEX_UNKNOWN;
  3529. break;
  3530. }
  3531. }
  3532. static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
  3533. {
  3534. int err = 0;
  3535. u32 val, new_adv;
  3536. new_adv = ADVERTISE_CSMA;
  3537. new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
  3538. new_adv |= mii_advertise_flowctrl(flowctrl);
  3539. err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3540. if (err)
  3541. goto done;
  3542. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3543. new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
  3544. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  3545. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0)
  3546. new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3547. err = tg3_writephy(tp, MII_CTRL1000, new_adv);
  3548. if (err)
  3549. goto done;
  3550. }
  3551. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  3552. goto done;
  3553. tw32(TG3_CPMU_EEE_MODE,
  3554. tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  3555. err = tg3_phy_toggle_auxctl_smdsp(tp, true);
  3556. if (!err) {
  3557. u32 err2;
  3558. val = 0;
  3559. /* Advertise 100-BaseTX EEE ability */
  3560. if (advertise & ADVERTISED_100baseT_Full)
  3561. val |= MDIO_AN_EEE_ADV_100TX;
  3562. /* Advertise 1000-BaseT EEE ability */
  3563. if (advertise & ADVERTISED_1000baseT_Full)
  3564. val |= MDIO_AN_EEE_ADV_1000T;
  3565. if (!tp->eee.eee_enabled) {
  3566. val = 0;
  3567. tp->eee.advertised = 0;
  3568. } else {
  3569. tp->eee.advertised = advertise &
  3570. (ADVERTISED_100baseT_Full |
  3571. ADVERTISED_1000baseT_Full);
  3572. }
  3573. err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
  3574. if (err)
  3575. val = 0;
  3576. switch (tg3_asic_rev(tp)) {
  3577. case ASIC_REV_5717:
  3578. case ASIC_REV_57765:
  3579. case ASIC_REV_57766:
  3580. case ASIC_REV_5719:
  3581. /* If we advertised any eee advertisements above... */
  3582. if (val)
  3583. val = MII_TG3_DSP_TAP26_ALNOKO |
  3584. MII_TG3_DSP_TAP26_RMRXSTO |
  3585. MII_TG3_DSP_TAP26_OPCSINPT;
  3586. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  3587. /* Fall through */
  3588. case ASIC_REV_5720:
  3589. case ASIC_REV_5762:
  3590. if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
  3591. tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
  3592. MII_TG3_DSP_CH34TP2_HIBW01);
  3593. }
  3594. err2 = tg3_phy_toggle_auxctl_smdsp(tp, false);
  3595. if (!err)
  3596. err = err2;
  3597. }
  3598. done:
  3599. return err;
  3600. }
  3601. static void tg3_phy_copper_begin(struct tg3 *tp)
  3602. {
  3603. if (tp->link_config.autoneg == AUTONEG_ENABLE ||
  3604. (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3605. u32 adv, fc;
  3606. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
  3607. !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)) {
  3608. adv = ADVERTISED_10baseT_Half |
  3609. ADVERTISED_10baseT_Full;
  3610. if (tg3_flag(tp, WOL_SPEED_100MB))
  3611. adv |= ADVERTISED_100baseT_Half |
  3612. ADVERTISED_100baseT_Full;
  3613. if (tp->phy_flags & TG3_PHYFLG_1G_ON_VAUX_OK) {
  3614. if (!(tp->phy_flags &
  3615. TG3_PHYFLG_DISABLE_1G_HD_ADV))
  3616. adv |= ADVERTISED_1000baseT_Half;
  3617. adv |= ADVERTISED_1000baseT_Full;
  3618. }
  3619. fc = FLOW_CTRL_TX | FLOW_CTRL_RX;
  3620. } else {
  3621. adv = tp->link_config.advertising;
  3622. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  3623. adv &= ~(ADVERTISED_1000baseT_Half |
  3624. ADVERTISED_1000baseT_Full);
  3625. fc = tp->link_config.flowctrl;
  3626. }
  3627. tg3_phy_autoneg_cfg(tp, adv, fc);
  3628. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
  3629. (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)) {
  3630. /* Normally during power down we want to autonegotiate
  3631. * the lowest possible speed for WOL. However, to avoid
  3632. * link flap, we leave it untouched.
  3633. */
  3634. return;
  3635. }
  3636. tg3_writephy(tp, MII_BMCR,
  3637. BMCR_ANENABLE | BMCR_ANRESTART);
  3638. } else {
  3639. int i;
  3640. u32 bmcr, orig_bmcr;
  3641. tp->link_config.active_speed = tp->link_config.speed;
  3642. tp->link_config.active_duplex = tp->link_config.duplex;
  3643. if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  3644. /* With autoneg disabled, 5715 only links up when the
  3645. * advertisement register has the configured speed
  3646. * enabled.
  3647. */
  3648. tg3_writephy(tp, MII_ADVERTISE, ADVERTISE_ALL);
  3649. }
  3650. bmcr = 0;
  3651. switch (tp->link_config.speed) {
  3652. default:
  3653. case SPEED_10:
  3654. break;
  3655. case SPEED_100:
  3656. bmcr |= BMCR_SPEED100;
  3657. break;
  3658. case SPEED_1000:
  3659. bmcr |= BMCR_SPEED1000;
  3660. break;
  3661. }
  3662. if (tp->link_config.duplex == DUPLEX_FULL)
  3663. bmcr |= BMCR_FULLDPLX;
  3664. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  3665. (bmcr != orig_bmcr)) {
  3666. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  3667. for (i = 0; i < 1500; i++) {
  3668. u32 tmp;
  3669. udelay(10);
  3670. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  3671. tg3_readphy(tp, MII_BMSR, &tmp))
  3672. continue;
  3673. if (!(tmp & BMSR_LSTATUS)) {
  3674. udelay(40);
  3675. break;
  3676. }
  3677. }
  3678. tg3_writephy(tp, MII_BMCR, bmcr);
  3679. udelay(40);
  3680. }
  3681. }
  3682. }
  3683. static int tg3_phy_pull_config(struct tg3 *tp)
  3684. {
  3685. int err;
  3686. u32 val;
  3687. err = tg3_readphy(tp, MII_BMCR, &val);
  3688. if (err)
  3689. goto done;
  3690. if (!(val & BMCR_ANENABLE)) {
  3691. tp->link_config.autoneg = AUTONEG_DISABLE;
  3692. tp->link_config.advertising = 0;
  3693. tg3_flag_clear(tp, PAUSE_AUTONEG);
  3694. err = -EIO;
  3695. switch (val & (BMCR_SPEED1000 | BMCR_SPEED100)) {
  3696. case 0:
  3697. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  3698. goto done;
  3699. tp->link_config.speed = SPEED_10;
  3700. break;
  3701. case BMCR_SPEED100:
  3702. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  3703. goto done;
  3704. tp->link_config.speed = SPEED_100;
  3705. break;
  3706. case BMCR_SPEED1000:
  3707. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3708. tp->link_config.speed = SPEED_1000;
  3709. break;
  3710. }
  3711. /* Fall through */
  3712. default:
  3713. goto done;
  3714. }
  3715. if (val & BMCR_FULLDPLX)
  3716. tp->link_config.duplex = DUPLEX_FULL;
  3717. else
  3718. tp->link_config.duplex = DUPLEX_HALF;
  3719. tp->link_config.flowctrl = FLOW_CTRL_RX | FLOW_CTRL_TX;
  3720. err = 0;
  3721. goto done;
  3722. }
  3723. tp->link_config.autoneg = AUTONEG_ENABLE;
  3724. tp->link_config.advertising = ADVERTISED_Autoneg;
  3725. tg3_flag_set(tp, PAUSE_AUTONEG);
  3726. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  3727. u32 adv;
  3728. err = tg3_readphy(tp, MII_ADVERTISE, &val);
  3729. if (err)
  3730. goto done;
  3731. adv = mii_adv_to_ethtool_adv_t(val & ADVERTISE_ALL);
  3732. tp->link_config.advertising |= adv | ADVERTISED_TP;
  3733. tp->link_config.flowctrl = tg3_decode_flowctrl_1000T(val);
  3734. } else {
  3735. tp->link_config.advertising |= ADVERTISED_FIBRE;
  3736. }
  3737. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3738. u32 adv;
  3739. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  3740. err = tg3_readphy(tp, MII_CTRL1000, &val);
  3741. if (err)
  3742. goto done;
  3743. adv = mii_ctrl1000_to_ethtool_adv_t(val);
  3744. } else {
  3745. err = tg3_readphy(tp, MII_ADVERTISE, &val);
  3746. if (err)
  3747. goto done;
  3748. adv = tg3_decode_flowctrl_1000X(val);
  3749. tp->link_config.flowctrl = adv;
  3750. val &= (ADVERTISE_1000XHALF | ADVERTISE_1000XFULL);
  3751. adv = mii_adv_to_ethtool_adv_x(val);
  3752. }
  3753. tp->link_config.advertising |= adv;
  3754. }
  3755. done:
  3756. return err;
  3757. }
  3758. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  3759. {
  3760. int err;
  3761. /* Turn off tap power management. */
  3762. /* Set Extended packet length bit */
  3763. err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  3764. err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
  3765. err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
  3766. err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
  3767. err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
  3768. err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
  3769. udelay(40);
  3770. return err;
  3771. }
  3772. static bool tg3_phy_eee_config_ok(struct tg3 *tp)
  3773. {
  3774. struct ethtool_eee eee;
  3775. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  3776. return true;
  3777. tg3_eee_pull_config(tp, &eee);
  3778. if (tp->eee.eee_enabled) {
  3779. if (tp->eee.advertised != eee.advertised ||
  3780. tp->eee.tx_lpi_timer != eee.tx_lpi_timer ||
  3781. tp->eee.tx_lpi_enabled != eee.tx_lpi_enabled)
  3782. return false;
  3783. } else {
  3784. /* EEE is disabled but we're advertising */
  3785. if (eee.advertised)
  3786. return false;
  3787. }
  3788. return true;
  3789. }
  3790. static bool tg3_phy_copper_an_config_ok(struct tg3 *tp, u32 *lcladv)
  3791. {
  3792. u32 advmsk, tgtadv, advertising;
  3793. advertising = tp->link_config.advertising;
  3794. tgtadv = ethtool_adv_to_mii_adv_t(advertising) & ADVERTISE_ALL;
  3795. advmsk = ADVERTISE_ALL;
  3796. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  3797. tgtadv |= mii_advertise_flowctrl(tp->link_config.flowctrl);
  3798. advmsk |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  3799. }
  3800. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  3801. return false;
  3802. if ((*lcladv & advmsk) != tgtadv)
  3803. return false;
  3804. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3805. u32 tg3_ctrl;
  3806. tgtadv = ethtool_adv_to_mii_ctrl1000_t(advertising);
  3807. if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
  3808. return false;
  3809. if (tgtadv &&
  3810. (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  3811. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0)) {
  3812. tgtadv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3813. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL |
  3814. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  3815. } else {
  3816. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
  3817. }
  3818. if (tg3_ctrl != tgtadv)
  3819. return false;
  3820. }
  3821. return true;
  3822. }
  3823. static bool tg3_phy_copper_fetch_rmtadv(struct tg3 *tp, u32 *rmtadv)
  3824. {
  3825. u32 lpeth = 0;
  3826. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3827. u32 val;
  3828. if (tg3_readphy(tp, MII_STAT1000, &val))
  3829. return false;
  3830. lpeth = mii_stat1000_to_ethtool_lpa_t(val);
  3831. }
  3832. if (tg3_readphy(tp, MII_LPA, rmtadv))
  3833. return false;
  3834. lpeth |= mii_lpa_to_ethtool_lpa_t(*rmtadv);
  3835. tp->link_config.rmt_adv = lpeth;
  3836. return true;
  3837. }
  3838. static bool tg3_test_and_report_link_chg(struct tg3 *tp, bool curr_link_up)
  3839. {
  3840. if (curr_link_up != tp->link_up) {
  3841. if (curr_link_up) {
  3842. netif_carrier_on(tp->dev);
  3843. } else {
  3844. netif_carrier_off(tp->dev);
  3845. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3846. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3847. }
  3848. tg3_link_report(tp);
  3849. return true;
  3850. }
  3851. return false;
  3852. }
  3853. static void tg3_clear_mac_status(struct tg3 *tp)
  3854. {
  3855. tw32(MAC_EVENT, 0);
  3856. tw32_f(MAC_STATUS,
  3857. MAC_STATUS_SYNC_CHANGED |
  3858. MAC_STATUS_CFG_CHANGED |
  3859. MAC_STATUS_MI_COMPLETION |
  3860. MAC_STATUS_LNKSTATE_CHANGED);
  3861. udelay(40);
  3862. }
  3863. static void tg3_setup_eee(struct tg3 *tp)
  3864. {
  3865. u32 val;
  3866. val = TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
  3867. TG3_CPMU_EEE_LNKIDL_UART_IDL;
  3868. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0)
  3869. val |= TG3_CPMU_EEE_LNKIDL_APE_TX_MT;
  3870. tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL, val);
  3871. tw32_f(TG3_CPMU_EEE_CTRL,
  3872. TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
  3873. val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
  3874. (tp->eee.tx_lpi_enabled ? TG3_CPMU_EEEMD_LPI_IN_TX : 0) |
  3875. TG3_CPMU_EEEMD_LPI_IN_RX |
  3876. TG3_CPMU_EEEMD_EEE_ENABLE;
  3877. if (tg3_asic_rev(tp) != ASIC_REV_5717)
  3878. val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
  3879. if (tg3_flag(tp, ENABLE_APE))
  3880. val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
  3881. tw32_f(TG3_CPMU_EEE_MODE, tp->eee.eee_enabled ? val : 0);
  3882. tw32_f(TG3_CPMU_EEE_DBTMR1,
  3883. TG3_CPMU_DBTMR1_PCIEXIT_2047US |
  3884. (tp->eee.tx_lpi_timer & 0xffff));
  3885. tw32_f(TG3_CPMU_EEE_DBTMR2,
  3886. TG3_CPMU_DBTMR2_APE_TX_2047US |
  3887. TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
  3888. }
  3889. static int tg3_setup_copper_phy(struct tg3 *tp, bool force_reset)
  3890. {
  3891. bool current_link_up;
  3892. u32 bmsr, val;
  3893. u32 lcl_adv, rmt_adv;
  3894. u16 current_speed;
  3895. u8 current_duplex;
  3896. int i, err;
  3897. tg3_clear_mac_status(tp);
  3898. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  3899. tw32_f(MAC_MI_MODE,
  3900. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  3901. udelay(80);
  3902. }
  3903. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
  3904. /* Some third-party PHYs need to be reset on link going
  3905. * down.
  3906. */
  3907. if ((tg3_asic_rev(tp) == ASIC_REV_5703 ||
  3908. tg3_asic_rev(tp) == ASIC_REV_5704 ||
  3909. tg3_asic_rev(tp) == ASIC_REV_5705) &&
  3910. tp->link_up) {
  3911. tg3_readphy(tp, MII_BMSR, &bmsr);
  3912. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3913. !(bmsr & BMSR_LSTATUS))
  3914. force_reset = true;
  3915. }
  3916. if (force_reset)
  3917. tg3_phy_reset(tp);
  3918. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  3919. tg3_readphy(tp, MII_BMSR, &bmsr);
  3920. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  3921. !tg3_flag(tp, INIT_COMPLETE))
  3922. bmsr = 0;
  3923. if (!(bmsr & BMSR_LSTATUS)) {
  3924. err = tg3_init_5401phy_dsp(tp);
  3925. if (err)
  3926. return err;
  3927. tg3_readphy(tp, MII_BMSR, &bmsr);
  3928. for (i = 0; i < 1000; i++) {
  3929. udelay(10);
  3930. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3931. (bmsr & BMSR_LSTATUS)) {
  3932. udelay(40);
  3933. break;
  3934. }
  3935. }
  3936. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  3937. TG3_PHY_REV_BCM5401_B0 &&
  3938. !(bmsr & BMSR_LSTATUS) &&
  3939. tp->link_config.active_speed == SPEED_1000) {
  3940. err = tg3_phy_reset(tp);
  3941. if (!err)
  3942. err = tg3_init_5401phy_dsp(tp);
  3943. if (err)
  3944. return err;
  3945. }
  3946. }
  3947. } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  3948. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0) {
  3949. /* 5701 {A0,B0} CRC bug workaround */
  3950. tg3_writephy(tp, 0x15, 0x0a75);
  3951. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3952. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  3953. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3954. }
  3955. /* Clear pending interrupts... */
  3956. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3957. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3958. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
  3959. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  3960. else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
  3961. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  3962. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3963. tg3_asic_rev(tp) == ASIC_REV_5701) {
  3964. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  3965. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  3966. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  3967. else
  3968. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  3969. }
  3970. current_link_up = false;
  3971. current_speed = SPEED_UNKNOWN;
  3972. current_duplex = DUPLEX_UNKNOWN;
  3973. tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
  3974. tp->link_config.rmt_adv = 0;
  3975. if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
  3976. err = tg3_phy_auxctl_read(tp,
  3977. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3978. &val);
  3979. if (!err && !(val & (1 << 10))) {
  3980. tg3_phy_auxctl_write(tp,
  3981. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3982. val | (1 << 10));
  3983. goto relink;
  3984. }
  3985. }
  3986. bmsr = 0;
  3987. for (i = 0; i < 100; i++) {
  3988. tg3_readphy(tp, MII_BMSR, &bmsr);
  3989. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3990. (bmsr & BMSR_LSTATUS))
  3991. break;
  3992. udelay(40);
  3993. }
  3994. if (bmsr & BMSR_LSTATUS) {
  3995. u32 aux_stat, bmcr;
  3996. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  3997. for (i = 0; i < 2000; i++) {
  3998. udelay(10);
  3999. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  4000. aux_stat)
  4001. break;
  4002. }
  4003. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  4004. &current_speed,
  4005. &current_duplex);
  4006. bmcr = 0;
  4007. for (i = 0; i < 200; i++) {
  4008. tg3_readphy(tp, MII_BMCR, &bmcr);
  4009. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  4010. continue;
  4011. if (bmcr && bmcr != 0x7fff)
  4012. break;
  4013. udelay(10);
  4014. }
  4015. lcl_adv = 0;
  4016. rmt_adv = 0;
  4017. tp->link_config.active_speed = current_speed;
  4018. tp->link_config.active_duplex = current_duplex;
  4019. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4020. bool eee_config_ok = tg3_phy_eee_config_ok(tp);
  4021. if ((bmcr & BMCR_ANENABLE) &&
  4022. eee_config_ok &&
  4023. tg3_phy_copper_an_config_ok(tp, &lcl_adv) &&
  4024. tg3_phy_copper_fetch_rmtadv(tp, &rmt_adv))
  4025. current_link_up = true;
  4026. /* EEE settings changes take effect only after a phy
  4027. * reset. If we have skipped a reset due to Link Flap
  4028. * Avoidance being enabled, do it now.
  4029. */
  4030. if (!eee_config_ok &&
  4031. (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
  4032. !force_reset) {
  4033. tg3_setup_eee(tp);
  4034. tg3_phy_reset(tp);
  4035. }
  4036. } else {
  4037. if (!(bmcr & BMCR_ANENABLE) &&
  4038. tp->link_config.speed == current_speed &&
  4039. tp->link_config.duplex == current_duplex) {
  4040. current_link_up = true;
  4041. }
  4042. }
  4043. if (current_link_up &&
  4044. tp->link_config.active_duplex == DUPLEX_FULL) {
  4045. u32 reg, bit;
  4046. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  4047. reg = MII_TG3_FET_GEN_STAT;
  4048. bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
  4049. } else {
  4050. reg = MII_TG3_EXT_STAT;
  4051. bit = MII_TG3_EXT_STAT_MDIX;
  4052. }
  4053. if (!tg3_readphy(tp, reg, &val) && (val & bit))
  4054. tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
  4055. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  4056. }
  4057. }
  4058. relink:
  4059. if (!current_link_up || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  4060. tg3_phy_copper_begin(tp);
  4061. if (tg3_flag(tp, ROBOSWITCH)) {
  4062. current_link_up = true;
  4063. /* FIXME: when BCM5325 switch is used use 100 MBit/s */
  4064. current_speed = SPEED_1000;
  4065. current_duplex = DUPLEX_FULL;
  4066. tp->link_config.active_speed = current_speed;
  4067. tp->link_config.active_duplex = current_duplex;
  4068. }
  4069. tg3_readphy(tp, MII_BMSR, &bmsr);
  4070. if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
  4071. (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  4072. current_link_up = true;
  4073. }
  4074. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  4075. if (current_link_up) {
  4076. if (tp->link_config.active_speed == SPEED_100 ||
  4077. tp->link_config.active_speed == SPEED_10)
  4078. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  4079. else
  4080. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4081. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  4082. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  4083. else
  4084. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4085. /* In order for the 5750 core in BCM4785 chip to work properly
  4086. * in RGMII mode, the Led Control Register must be set up.
  4087. */
  4088. if (tg3_flag(tp, RGMII_MODE)) {
  4089. u32 led_ctrl = tr32(MAC_LED_CTRL);
  4090. led_ctrl &= ~(LED_CTRL_1000MBPS_ON | LED_CTRL_100MBPS_ON);
  4091. if (tp->link_config.active_speed == SPEED_10)
  4092. led_ctrl |= LED_CTRL_LNKLED_OVERRIDE;
  4093. else if (tp->link_config.active_speed == SPEED_100)
  4094. led_ctrl |= (LED_CTRL_LNKLED_OVERRIDE |
  4095. LED_CTRL_100MBPS_ON);
  4096. else if (tp->link_config.active_speed == SPEED_1000)
  4097. led_ctrl |= (LED_CTRL_LNKLED_OVERRIDE |
  4098. LED_CTRL_1000MBPS_ON);
  4099. tw32(MAC_LED_CTRL, led_ctrl);
  4100. udelay(40);
  4101. }
  4102. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  4103. if (tp->link_config.active_duplex == DUPLEX_HALF)
  4104. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  4105. if (tg3_asic_rev(tp) == ASIC_REV_5700) {
  4106. if (current_link_up &&
  4107. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  4108. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  4109. else
  4110. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  4111. }
  4112. /* ??? Without this setting Netgear GA302T PHY does not
  4113. * ??? send/receive packets...
  4114. */
  4115. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  4116. tg3_chip_rev_id(tp) == CHIPREV_ID_5700_ALTIMA) {
  4117. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  4118. tw32_f(MAC_MI_MODE, tp->mi_mode);
  4119. udelay(80);
  4120. }
  4121. tw32_f(MAC_MODE, tp->mac_mode);
  4122. udelay(40);
  4123. tg3_phy_eee_adjust(tp, current_link_up);
  4124. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  4125. /* Polled via timer. */
  4126. tw32_f(MAC_EVENT, 0);
  4127. } else {
  4128. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4129. }
  4130. udelay(40);
  4131. if (tg3_asic_rev(tp) == ASIC_REV_5700 &&
  4132. current_link_up &&
  4133. tp->link_config.active_speed == SPEED_1000 &&
  4134. (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
  4135. udelay(120);
  4136. tw32_f(MAC_STATUS,
  4137. (MAC_STATUS_SYNC_CHANGED |
  4138. MAC_STATUS_CFG_CHANGED));
  4139. udelay(40);
  4140. tg3_write_mem(tp,
  4141. NIC_SRAM_FIRMWARE_MBOX,
  4142. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  4143. }
  4144. /* Prevent send BD corruption. */
  4145. if (tg3_flag(tp, CLKREQ_BUG)) {
  4146. if (tp->link_config.active_speed == SPEED_100 ||
  4147. tp->link_config.active_speed == SPEED_10)
  4148. pcie_capability_clear_word(tp->pdev, PCI_EXP_LNKCTL,
  4149. PCI_EXP_LNKCTL_CLKREQ_EN);
  4150. else
  4151. pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
  4152. PCI_EXP_LNKCTL_CLKREQ_EN);
  4153. }
  4154. tg3_test_and_report_link_chg(tp, current_link_up);
  4155. return 0;
  4156. }
  4157. struct tg3_fiber_aneginfo {
  4158. int state;
  4159. #define ANEG_STATE_UNKNOWN 0
  4160. #define ANEG_STATE_AN_ENABLE 1
  4161. #define ANEG_STATE_RESTART_INIT 2
  4162. #define ANEG_STATE_RESTART 3
  4163. #define ANEG_STATE_DISABLE_LINK_OK 4
  4164. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  4165. #define ANEG_STATE_ABILITY_DETECT 6
  4166. #define ANEG_STATE_ACK_DETECT_INIT 7
  4167. #define ANEG_STATE_ACK_DETECT 8
  4168. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  4169. #define ANEG_STATE_COMPLETE_ACK 10
  4170. #define ANEG_STATE_IDLE_DETECT_INIT 11
  4171. #define ANEG_STATE_IDLE_DETECT 12
  4172. #define ANEG_STATE_LINK_OK 13
  4173. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  4174. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  4175. u32 flags;
  4176. #define MR_AN_ENABLE 0x00000001
  4177. #define MR_RESTART_AN 0x00000002
  4178. #define MR_AN_COMPLETE 0x00000004
  4179. #define MR_PAGE_RX 0x00000008
  4180. #define MR_NP_LOADED 0x00000010
  4181. #define MR_TOGGLE_TX 0x00000020
  4182. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  4183. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  4184. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  4185. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  4186. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  4187. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  4188. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  4189. #define MR_TOGGLE_RX 0x00002000
  4190. #define MR_NP_RX 0x00004000
  4191. #define MR_LINK_OK 0x80000000
  4192. unsigned long link_time, cur_time;
  4193. u32 ability_match_cfg;
  4194. int ability_match_count;
  4195. char ability_match, idle_match, ack_match;
  4196. u32 txconfig, rxconfig;
  4197. #define ANEG_CFG_NP 0x00000080
  4198. #define ANEG_CFG_ACK 0x00000040
  4199. #define ANEG_CFG_RF2 0x00000020
  4200. #define ANEG_CFG_RF1 0x00000010
  4201. #define ANEG_CFG_PS2 0x00000001
  4202. #define ANEG_CFG_PS1 0x00008000
  4203. #define ANEG_CFG_HD 0x00004000
  4204. #define ANEG_CFG_FD 0x00002000
  4205. #define ANEG_CFG_INVAL 0x00001f06
  4206. };
  4207. #define ANEG_OK 0
  4208. #define ANEG_DONE 1
  4209. #define ANEG_TIMER_ENAB 2
  4210. #define ANEG_FAILED -1
  4211. #define ANEG_STATE_SETTLE_TIME 10000
  4212. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  4213. struct tg3_fiber_aneginfo *ap)
  4214. {
  4215. u16 flowctrl;
  4216. unsigned long delta;
  4217. u32 rx_cfg_reg;
  4218. int ret;
  4219. if (ap->state == ANEG_STATE_UNKNOWN) {
  4220. ap->rxconfig = 0;
  4221. ap->link_time = 0;
  4222. ap->cur_time = 0;
  4223. ap->ability_match_cfg = 0;
  4224. ap->ability_match_count = 0;
  4225. ap->ability_match = 0;
  4226. ap->idle_match = 0;
  4227. ap->ack_match = 0;
  4228. }
  4229. ap->cur_time++;
  4230. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  4231. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  4232. if (rx_cfg_reg != ap->ability_match_cfg) {
  4233. ap->ability_match_cfg = rx_cfg_reg;
  4234. ap->ability_match = 0;
  4235. ap->ability_match_count = 0;
  4236. } else {
  4237. if (++ap->ability_match_count > 1) {
  4238. ap->ability_match = 1;
  4239. ap->ability_match_cfg = rx_cfg_reg;
  4240. }
  4241. }
  4242. if (rx_cfg_reg & ANEG_CFG_ACK)
  4243. ap->ack_match = 1;
  4244. else
  4245. ap->ack_match = 0;
  4246. ap->idle_match = 0;
  4247. } else {
  4248. ap->idle_match = 1;
  4249. ap->ability_match_cfg = 0;
  4250. ap->ability_match_count = 0;
  4251. ap->ability_match = 0;
  4252. ap->ack_match = 0;
  4253. rx_cfg_reg = 0;
  4254. }
  4255. ap->rxconfig = rx_cfg_reg;
  4256. ret = ANEG_OK;
  4257. switch (ap->state) {
  4258. case ANEG_STATE_UNKNOWN:
  4259. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  4260. ap->state = ANEG_STATE_AN_ENABLE;
  4261. /* fallthru */
  4262. case ANEG_STATE_AN_ENABLE:
  4263. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  4264. if (ap->flags & MR_AN_ENABLE) {
  4265. ap->link_time = 0;
  4266. ap->cur_time = 0;
  4267. ap->ability_match_cfg = 0;
  4268. ap->ability_match_count = 0;
  4269. ap->ability_match = 0;
  4270. ap->idle_match = 0;
  4271. ap->ack_match = 0;
  4272. ap->state = ANEG_STATE_RESTART_INIT;
  4273. } else {
  4274. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  4275. }
  4276. break;
  4277. case ANEG_STATE_RESTART_INIT:
  4278. ap->link_time = ap->cur_time;
  4279. ap->flags &= ~(MR_NP_LOADED);
  4280. ap->txconfig = 0;
  4281. tw32(MAC_TX_AUTO_NEG, 0);
  4282. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  4283. tw32_f(MAC_MODE, tp->mac_mode);
  4284. udelay(40);
  4285. ret = ANEG_TIMER_ENAB;
  4286. ap->state = ANEG_STATE_RESTART;
  4287. /* fallthru */
  4288. case ANEG_STATE_RESTART:
  4289. delta = ap->cur_time - ap->link_time;
  4290. if (delta > ANEG_STATE_SETTLE_TIME)
  4291. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  4292. else
  4293. ret = ANEG_TIMER_ENAB;
  4294. break;
  4295. case ANEG_STATE_DISABLE_LINK_OK:
  4296. ret = ANEG_DONE;
  4297. break;
  4298. case ANEG_STATE_ABILITY_DETECT_INIT:
  4299. ap->flags &= ~(MR_TOGGLE_TX);
  4300. ap->txconfig = ANEG_CFG_FD;
  4301. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4302. if (flowctrl & ADVERTISE_1000XPAUSE)
  4303. ap->txconfig |= ANEG_CFG_PS1;
  4304. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  4305. ap->txconfig |= ANEG_CFG_PS2;
  4306. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  4307. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  4308. tw32_f(MAC_MODE, tp->mac_mode);
  4309. udelay(40);
  4310. ap->state = ANEG_STATE_ABILITY_DETECT;
  4311. break;
  4312. case ANEG_STATE_ABILITY_DETECT:
  4313. if (ap->ability_match != 0 && ap->rxconfig != 0)
  4314. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  4315. break;
  4316. case ANEG_STATE_ACK_DETECT_INIT:
  4317. ap->txconfig |= ANEG_CFG_ACK;
  4318. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  4319. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  4320. tw32_f(MAC_MODE, tp->mac_mode);
  4321. udelay(40);
  4322. ap->state = ANEG_STATE_ACK_DETECT;
  4323. /* fallthru */
  4324. case ANEG_STATE_ACK_DETECT:
  4325. if (ap->ack_match != 0) {
  4326. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  4327. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  4328. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  4329. } else {
  4330. ap->state = ANEG_STATE_AN_ENABLE;
  4331. }
  4332. } else if (ap->ability_match != 0 &&
  4333. ap->rxconfig == 0) {
  4334. ap->state = ANEG_STATE_AN_ENABLE;
  4335. }
  4336. break;
  4337. case ANEG_STATE_COMPLETE_ACK_INIT:
  4338. if (ap->rxconfig & ANEG_CFG_INVAL) {
  4339. ret = ANEG_FAILED;
  4340. break;
  4341. }
  4342. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  4343. MR_LP_ADV_HALF_DUPLEX |
  4344. MR_LP_ADV_SYM_PAUSE |
  4345. MR_LP_ADV_ASYM_PAUSE |
  4346. MR_LP_ADV_REMOTE_FAULT1 |
  4347. MR_LP_ADV_REMOTE_FAULT2 |
  4348. MR_LP_ADV_NEXT_PAGE |
  4349. MR_TOGGLE_RX |
  4350. MR_NP_RX);
  4351. if (ap->rxconfig & ANEG_CFG_FD)
  4352. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  4353. if (ap->rxconfig & ANEG_CFG_HD)
  4354. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  4355. if (ap->rxconfig & ANEG_CFG_PS1)
  4356. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  4357. if (ap->rxconfig & ANEG_CFG_PS2)
  4358. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  4359. if (ap->rxconfig & ANEG_CFG_RF1)
  4360. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  4361. if (ap->rxconfig & ANEG_CFG_RF2)
  4362. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  4363. if (ap->rxconfig & ANEG_CFG_NP)
  4364. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  4365. ap->link_time = ap->cur_time;
  4366. ap->flags ^= (MR_TOGGLE_TX);
  4367. if (ap->rxconfig & 0x0008)
  4368. ap->flags |= MR_TOGGLE_RX;
  4369. if (ap->rxconfig & ANEG_CFG_NP)
  4370. ap->flags |= MR_NP_RX;
  4371. ap->flags |= MR_PAGE_RX;
  4372. ap->state = ANEG_STATE_COMPLETE_ACK;
  4373. ret = ANEG_TIMER_ENAB;
  4374. break;
  4375. case ANEG_STATE_COMPLETE_ACK:
  4376. if (ap->ability_match != 0 &&
  4377. ap->rxconfig == 0) {
  4378. ap->state = ANEG_STATE_AN_ENABLE;
  4379. break;
  4380. }
  4381. delta = ap->cur_time - ap->link_time;
  4382. if (delta > ANEG_STATE_SETTLE_TIME) {
  4383. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  4384. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  4385. } else {
  4386. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  4387. !(ap->flags & MR_NP_RX)) {
  4388. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  4389. } else {
  4390. ret = ANEG_FAILED;
  4391. }
  4392. }
  4393. }
  4394. break;
  4395. case ANEG_STATE_IDLE_DETECT_INIT:
  4396. ap->link_time = ap->cur_time;
  4397. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  4398. tw32_f(MAC_MODE, tp->mac_mode);
  4399. udelay(40);
  4400. ap->state = ANEG_STATE_IDLE_DETECT;
  4401. ret = ANEG_TIMER_ENAB;
  4402. break;
  4403. case ANEG_STATE_IDLE_DETECT:
  4404. if (ap->ability_match != 0 &&
  4405. ap->rxconfig == 0) {
  4406. ap->state = ANEG_STATE_AN_ENABLE;
  4407. break;
  4408. }
  4409. delta = ap->cur_time - ap->link_time;
  4410. if (delta > ANEG_STATE_SETTLE_TIME) {
  4411. /* XXX another gem from the Broadcom driver :( */
  4412. ap->state = ANEG_STATE_LINK_OK;
  4413. }
  4414. break;
  4415. case ANEG_STATE_LINK_OK:
  4416. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  4417. ret = ANEG_DONE;
  4418. break;
  4419. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  4420. /* ??? unimplemented */
  4421. break;
  4422. case ANEG_STATE_NEXT_PAGE_WAIT:
  4423. /* ??? unimplemented */
  4424. break;
  4425. default:
  4426. ret = ANEG_FAILED;
  4427. break;
  4428. }
  4429. return ret;
  4430. }
  4431. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  4432. {
  4433. int res = 0;
  4434. struct tg3_fiber_aneginfo aninfo;
  4435. int status = ANEG_FAILED;
  4436. unsigned int tick;
  4437. u32 tmp;
  4438. tw32_f(MAC_TX_AUTO_NEG, 0);
  4439. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  4440. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  4441. udelay(40);
  4442. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  4443. udelay(40);
  4444. memset(&aninfo, 0, sizeof(aninfo));
  4445. aninfo.flags |= MR_AN_ENABLE;
  4446. aninfo.state = ANEG_STATE_UNKNOWN;
  4447. aninfo.cur_time = 0;
  4448. tick = 0;
  4449. while (++tick < 195000) {
  4450. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  4451. if (status == ANEG_DONE || status == ANEG_FAILED)
  4452. break;
  4453. udelay(1);
  4454. }
  4455. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  4456. tw32_f(MAC_MODE, tp->mac_mode);
  4457. udelay(40);
  4458. *txflags = aninfo.txconfig;
  4459. *rxflags = aninfo.flags;
  4460. if (status == ANEG_DONE &&
  4461. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  4462. MR_LP_ADV_FULL_DUPLEX)))
  4463. res = 1;
  4464. return res;
  4465. }
  4466. static void tg3_init_bcm8002(struct tg3 *tp)
  4467. {
  4468. u32 mac_status = tr32(MAC_STATUS);
  4469. int i;
  4470. /* Reset when initting first time or we have a link. */
  4471. if (tg3_flag(tp, INIT_COMPLETE) &&
  4472. !(mac_status & MAC_STATUS_PCS_SYNCED))
  4473. return;
  4474. /* Set PLL lock range. */
  4475. tg3_writephy(tp, 0x16, 0x8007);
  4476. /* SW reset */
  4477. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  4478. /* Wait for reset to complete. */
  4479. /* XXX schedule_timeout() ... */
  4480. for (i = 0; i < 500; i++)
  4481. udelay(10);
  4482. /* Config mode; select PMA/Ch 1 regs. */
  4483. tg3_writephy(tp, 0x10, 0x8411);
  4484. /* Enable auto-lock and comdet, select txclk for tx. */
  4485. tg3_writephy(tp, 0x11, 0x0a10);
  4486. tg3_writephy(tp, 0x18, 0x00a0);
  4487. tg3_writephy(tp, 0x16, 0x41ff);
  4488. /* Assert and deassert POR. */
  4489. tg3_writephy(tp, 0x13, 0x0400);
  4490. udelay(40);
  4491. tg3_writephy(tp, 0x13, 0x0000);
  4492. tg3_writephy(tp, 0x11, 0x0a50);
  4493. udelay(40);
  4494. tg3_writephy(tp, 0x11, 0x0a10);
  4495. /* Wait for signal to stabilize */
  4496. /* XXX schedule_timeout() ... */
  4497. for (i = 0; i < 15000; i++)
  4498. udelay(10);
  4499. /* Deselect the channel register so we can read the PHYID
  4500. * later.
  4501. */
  4502. tg3_writephy(tp, 0x10, 0x8011);
  4503. }
  4504. static bool tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  4505. {
  4506. u16 flowctrl;
  4507. bool current_link_up;
  4508. u32 sg_dig_ctrl, sg_dig_status;
  4509. u32 serdes_cfg, expected_sg_dig_ctrl;
  4510. int workaround, port_a;
  4511. serdes_cfg = 0;
  4512. expected_sg_dig_ctrl = 0;
  4513. workaround = 0;
  4514. port_a = 1;
  4515. current_link_up = false;
  4516. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5704_A0 &&
  4517. tg3_chip_rev_id(tp) != CHIPREV_ID_5704_A1) {
  4518. workaround = 1;
  4519. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  4520. port_a = 0;
  4521. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  4522. /* preserve bits 20-23 for voltage regulator */
  4523. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  4524. }
  4525. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  4526. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  4527. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  4528. if (workaround) {
  4529. u32 val = serdes_cfg;
  4530. if (port_a)
  4531. val |= 0xc010000;
  4532. else
  4533. val |= 0x4010000;
  4534. tw32_f(MAC_SERDES_CFG, val);
  4535. }
  4536. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  4537. }
  4538. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  4539. tg3_setup_flow_control(tp, 0, 0);
  4540. current_link_up = true;
  4541. }
  4542. goto out;
  4543. }
  4544. /* Want auto-negotiation. */
  4545. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  4546. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4547. if (flowctrl & ADVERTISE_1000XPAUSE)
  4548. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  4549. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  4550. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  4551. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  4552. if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
  4553. tp->serdes_counter &&
  4554. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  4555. MAC_STATUS_RCVD_CFG)) ==
  4556. MAC_STATUS_PCS_SYNCED)) {
  4557. tp->serdes_counter--;
  4558. current_link_up = true;
  4559. goto out;
  4560. }
  4561. restart_autoneg:
  4562. if (workaround)
  4563. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  4564. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  4565. udelay(5);
  4566. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  4567. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  4568. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4569. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  4570. MAC_STATUS_SIGNAL_DET)) {
  4571. sg_dig_status = tr32(SG_DIG_STATUS);
  4572. mac_status = tr32(MAC_STATUS);
  4573. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  4574. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  4575. u32 local_adv = 0, remote_adv = 0;
  4576. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  4577. local_adv |= ADVERTISE_1000XPAUSE;
  4578. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  4579. local_adv |= ADVERTISE_1000XPSE_ASYM;
  4580. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  4581. remote_adv |= LPA_1000XPAUSE;
  4582. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  4583. remote_adv |= LPA_1000XPAUSE_ASYM;
  4584. tp->link_config.rmt_adv =
  4585. mii_adv_to_ethtool_adv_x(remote_adv);
  4586. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4587. current_link_up = true;
  4588. tp->serdes_counter = 0;
  4589. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4590. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  4591. if (tp->serdes_counter)
  4592. tp->serdes_counter--;
  4593. else {
  4594. if (workaround) {
  4595. u32 val = serdes_cfg;
  4596. if (port_a)
  4597. val |= 0xc010000;
  4598. else
  4599. val |= 0x4010000;
  4600. tw32_f(MAC_SERDES_CFG, val);
  4601. }
  4602. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  4603. udelay(40);
  4604. /* Link parallel detection - link is up */
  4605. /* only if we have PCS_SYNC and not */
  4606. /* receiving config code words */
  4607. mac_status = tr32(MAC_STATUS);
  4608. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  4609. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  4610. tg3_setup_flow_control(tp, 0, 0);
  4611. current_link_up = true;
  4612. tp->phy_flags |=
  4613. TG3_PHYFLG_PARALLEL_DETECT;
  4614. tp->serdes_counter =
  4615. SERDES_PARALLEL_DET_TIMEOUT;
  4616. } else
  4617. goto restart_autoneg;
  4618. }
  4619. }
  4620. } else {
  4621. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  4622. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4623. }
  4624. out:
  4625. return current_link_up;
  4626. }
  4627. static bool tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  4628. {
  4629. bool current_link_up = false;
  4630. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  4631. goto out;
  4632. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4633. u32 txflags, rxflags;
  4634. int i;
  4635. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  4636. u32 local_adv = 0, remote_adv = 0;
  4637. if (txflags & ANEG_CFG_PS1)
  4638. local_adv |= ADVERTISE_1000XPAUSE;
  4639. if (txflags & ANEG_CFG_PS2)
  4640. local_adv |= ADVERTISE_1000XPSE_ASYM;
  4641. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  4642. remote_adv |= LPA_1000XPAUSE;
  4643. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  4644. remote_adv |= LPA_1000XPAUSE_ASYM;
  4645. tp->link_config.rmt_adv =
  4646. mii_adv_to_ethtool_adv_x(remote_adv);
  4647. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4648. current_link_up = true;
  4649. }
  4650. for (i = 0; i < 30; i++) {
  4651. udelay(20);
  4652. tw32_f(MAC_STATUS,
  4653. (MAC_STATUS_SYNC_CHANGED |
  4654. MAC_STATUS_CFG_CHANGED));
  4655. udelay(40);
  4656. if ((tr32(MAC_STATUS) &
  4657. (MAC_STATUS_SYNC_CHANGED |
  4658. MAC_STATUS_CFG_CHANGED)) == 0)
  4659. break;
  4660. }
  4661. mac_status = tr32(MAC_STATUS);
  4662. if (!current_link_up &&
  4663. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  4664. !(mac_status & MAC_STATUS_RCVD_CFG))
  4665. current_link_up = true;
  4666. } else {
  4667. tg3_setup_flow_control(tp, 0, 0);
  4668. /* Forcing 1000FD link up. */
  4669. current_link_up = true;
  4670. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  4671. udelay(40);
  4672. tw32_f(MAC_MODE, tp->mac_mode);
  4673. udelay(40);
  4674. }
  4675. out:
  4676. return current_link_up;
  4677. }
  4678. static int tg3_setup_fiber_phy(struct tg3 *tp, bool force_reset)
  4679. {
  4680. u32 orig_pause_cfg;
  4681. u16 orig_active_speed;
  4682. u8 orig_active_duplex;
  4683. u32 mac_status;
  4684. bool current_link_up;
  4685. int i;
  4686. orig_pause_cfg = tp->link_config.active_flowctrl;
  4687. orig_active_speed = tp->link_config.active_speed;
  4688. orig_active_duplex = tp->link_config.active_duplex;
  4689. if (!tg3_flag(tp, HW_AUTONEG) &&
  4690. tp->link_up &&
  4691. tg3_flag(tp, INIT_COMPLETE)) {
  4692. mac_status = tr32(MAC_STATUS);
  4693. mac_status &= (MAC_STATUS_PCS_SYNCED |
  4694. MAC_STATUS_SIGNAL_DET |
  4695. MAC_STATUS_CFG_CHANGED |
  4696. MAC_STATUS_RCVD_CFG);
  4697. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  4698. MAC_STATUS_SIGNAL_DET)) {
  4699. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4700. MAC_STATUS_CFG_CHANGED));
  4701. return 0;
  4702. }
  4703. }
  4704. tw32_f(MAC_TX_AUTO_NEG, 0);
  4705. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  4706. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  4707. tw32_f(MAC_MODE, tp->mac_mode);
  4708. udelay(40);
  4709. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  4710. tg3_init_bcm8002(tp);
  4711. /* Enable link change event even when serdes polling. */
  4712. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4713. udelay(40);
  4714. current_link_up = false;
  4715. tp->link_config.rmt_adv = 0;
  4716. mac_status = tr32(MAC_STATUS);
  4717. if (tg3_flag(tp, HW_AUTONEG))
  4718. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  4719. else
  4720. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  4721. tp->napi[0].hw_status->status =
  4722. (SD_STATUS_UPDATED |
  4723. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  4724. for (i = 0; i < 100; i++) {
  4725. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4726. MAC_STATUS_CFG_CHANGED));
  4727. udelay(5);
  4728. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  4729. MAC_STATUS_CFG_CHANGED |
  4730. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  4731. break;
  4732. }
  4733. mac_status = tr32(MAC_STATUS);
  4734. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  4735. current_link_up = false;
  4736. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  4737. tp->serdes_counter == 0) {
  4738. tw32_f(MAC_MODE, (tp->mac_mode |
  4739. MAC_MODE_SEND_CONFIGS));
  4740. udelay(1);
  4741. tw32_f(MAC_MODE, tp->mac_mode);
  4742. }
  4743. }
  4744. if (current_link_up) {
  4745. tp->link_config.active_speed = SPEED_1000;
  4746. tp->link_config.active_duplex = DUPLEX_FULL;
  4747. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4748. LED_CTRL_LNKLED_OVERRIDE |
  4749. LED_CTRL_1000MBPS_ON));
  4750. } else {
  4751. tp->link_config.active_speed = SPEED_UNKNOWN;
  4752. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  4753. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4754. LED_CTRL_LNKLED_OVERRIDE |
  4755. LED_CTRL_TRAFFIC_OVERRIDE));
  4756. }
  4757. if (!tg3_test_and_report_link_chg(tp, current_link_up)) {
  4758. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  4759. if (orig_pause_cfg != now_pause_cfg ||
  4760. orig_active_speed != tp->link_config.active_speed ||
  4761. orig_active_duplex != tp->link_config.active_duplex)
  4762. tg3_link_report(tp);
  4763. }
  4764. return 0;
  4765. }
  4766. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, bool force_reset)
  4767. {
  4768. int err = 0;
  4769. u32 bmsr, bmcr;
  4770. u16 current_speed = SPEED_UNKNOWN;
  4771. u8 current_duplex = DUPLEX_UNKNOWN;
  4772. bool current_link_up = false;
  4773. u32 local_adv, remote_adv, sgsr;
  4774. if ((tg3_asic_rev(tp) == ASIC_REV_5719 ||
  4775. tg3_asic_rev(tp) == ASIC_REV_5720) &&
  4776. !tg3_readphy(tp, SERDES_TG3_1000X_STATUS, &sgsr) &&
  4777. (sgsr & SERDES_TG3_SGMII_MODE)) {
  4778. if (force_reset)
  4779. tg3_phy_reset(tp);
  4780. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  4781. if (!(sgsr & SERDES_TG3_LINK_UP)) {
  4782. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4783. } else {
  4784. current_link_up = true;
  4785. if (sgsr & SERDES_TG3_SPEED_1000) {
  4786. current_speed = SPEED_1000;
  4787. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4788. } else if (sgsr & SERDES_TG3_SPEED_100) {
  4789. current_speed = SPEED_100;
  4790. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  4791. } else {
  4792. current_speed = SPEED_10;
  4793. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  4794. }
  4795. if (sgsr & SERDES_TG3_FULL_DUPLEX)
  4796. current_duplex = DUPLEX_FULL;
  4797. else
  4798. current_duplex = DUPLEX_HALF;
  4799. }
  4800. tw32_f(MAC_MODE, tp->mac_mode);
  4801. udelay(40);
  4802. tg3_clear_mac_status(tp);
  4803. goto fiber_setup_done;
  4804. }
  4805. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4806. tw32_f(MAC_MODE, tp->mac_mode);
  4807. udelay(40);
  4808. tg3_clear_mac_status(tp);
  4809. if (force_reset)
  4810. tg3_phy_reset(tp);
  4811. tp->link_config.rmt_adv = 0;
  4812. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4813. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4814. if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  4815. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4816. bmsr |= BMSR_LSTATUS;
  4817. else
  4818. bmsr &= ~BMSR_LSTATUS;
  4819. }
  4820. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  4821. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  4822. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4823. /* do nothing, just check for link up at the end */
  4824. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4825. u32 adv, newadv;
  4826. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4827. newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  4828. ADVERTISE_1000XPAUSE |
  4829. ADVERTISE_1000XPSE_ASYM |
  4830. ADVERTISE_SLCT);
  4831. newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4832. newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
  4833. if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
  4834. tg3_writephy(tp, MII_ADVERTISE, newadv);
  4835. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  4836. tg3_writephy(tp, MII_BMCR, bmcr);
  4837. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4838. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  4839. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4840. return err;
  4841. }
  4842. } else {
  4843. u32 new_bmcr;
  4844. bmcr &= ~BMCR_SPEED1000;
  4845. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  4846. if (tp->link_config.duplex == DUPLEX_FULL)
  4847. new_bmcr |= BMCR_FULLDPLX;
  4848. if (new_bmcr != bmcr) {
  4849. /* BMCR_SPEED1000 is a reserved bit that needs
  4850. * to be set on write.
  4851. */
  4852. new_bmcr |= BMCR_SPEED1000;
  4853. /* Force a linkdown */
  4854. if (tp->link_up) {
  4855. u32 adv;
  4856. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4857. adv &= ~(ADVERTISE_1000XFULL |
  4858. ADVERTISE_1000XHALF |
  4859. ADVERTISE_SLCT);
  4860. tg3_writephy(tp, MII_ADVERTISE, adv);
  4861. tg3_writephy(tp, MII_BMCR, bmcr |
  4862. BMCR_ANRESTART |
  4863. BMCR_ANENABLE);
  4864. udelay(10);
  4865. tg3_carrier_off(tp);
  4866. }
  4867. tg3_writephy(tp, MII_BMCR, new_bmcr);
  4868. bmcr = new_bmcr;
  4869. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4870. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4871. if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  4872. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4873. bmsr |= BMSR_LSTATUS;
  4874. else
  4875. bmsr &= ~BMSR_LSTATUS;
  4876. }
  4877. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4878. }
  4879. }
  4880. if (bmsr & BMSR_LSTATUS) {
  4881. current_speed = SPEED_1000;
  4882. current_link_up = true;
  4883. if (bmcr & BMCR_FULLDPLX)
  4884. current_duplex = DUPLEX_FULL;
  4885. else
  4886. current_duplex = DUPLEX_HALF;
  4887. local_adv = 0;
  4888. remote_adv = 0;
  4889. if (bmcr & BMCR_ANENABLE) {
  4890. u32 common;
  4891. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  4892. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  4893. common = local_adv & remote_adv;
  4894. if (common & (ADVERTISE_1000XHALF |
  4895. ADVERTISE_1000XFULL)) {
  4896. if (common & ADVERTISE_1000XFULL)
  4897. current_duplex = DUPLEX_FULL;
  4898. else
  4899. current_duplex = DUPLEX_HALF;
  4900. tp->link_config.rmt_adv =
  4901. mii_adv_to_ethtool_adv_x(remote_adv);
  4902. } else if (!tg3_flag(tp, 5780_CLASS)) {
  4903. /* Link is up via parallel detect */
  4904. } else {
  4905. current_link_up = false;
  4906. }
  4907. }
  4908. }
  4909. fiber_setup_done:
  4910. if (current_link_up && current_duplex == DUPLEX_FULL)
  4911. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4912. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  4913. if (tp->link_config.active_duplex == DUPLEX_HALF)
  4914. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  4915. tw32_f(MAC_MODE, tp->mac_mode);
  4916. udelay(40);
  4917. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4918. tp->link_config.active_speed = current_speed;
  4919. tp->link_config.active_duplex = current_duplex;
  4920. tg3_test_and_report_link_chg(tp, current_link_up);
  4921. return err;
  4922. }
  4923. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  4924. {
  4925. if (tp->serdes_counter) {
  4926. /* Give autoneg time to complete. */
  4927. tp->serdes_counter--;
  4928. return;
  4929. }
  4930. if (!tp->link_up &&
  4931. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  4932. u32 bmcr;
  4933. tg3_readphy(tp, MII_BMCR, &bmcr);
  4934. if (bmcr & BMCR_ANENABLE) {
  4935. u32 phy1, phy2;
  4936. /* Select shadow register 0x1f */
  4937. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
  4938. tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
  4939. /* Select expansion interrupt status register */
  4940. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4941. MII_TG3_DSP_EXP1_INT_STAT);
  4942. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4943. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4944. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  4945. /* We have signal detect and not receiving
  4946. * config code words, link is up by parallel
  4947. * detection.
  4948. */
  4949. bmcr &= ~BMCR_ANENABLE;
  4950. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  4951. tg3_writephy(tp, MII_BMCR, bmcr);
  4952. tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
  4953. }
  4954. }
  4955. } else if (tp->link_up &&
  4956. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  4957. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4958. u32 phy2;
  4959. /* Select expansion interrupt status register */
  4960. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4961. MII_TG3_DSP_EXP1_INT_STAT);
  4962. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4963. if (phy2 & 0x20) {
  4964. u32 bmcr;
  4965. /* Config code words received, turn on autoneg. */
  4966. tg3_readphy(tp, MII_BMCR, &bmcr);
  4967. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  4968. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4969. }
  4970. }
  4971. }
  4972. static int tg3_setup_phy(struct tg3 *tp, bool force_reset)
  4973. {
  4974. u32 val;
  4975. int err;
  4976. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  4977. err = tg3_setup_fiber_phy(tp, force_reset);
  4978. else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  4979. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  4980. else
  4981. err = tg3_setup_copper_phy(tp, force_reset);
  4982. if (tg3_chip_rev(tp) == CHIPREV_5784_AX) {
  4983. u32 scale;
  4984. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  4985. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  4986. scale = 65;
  4987. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  4988. scale = 6;
  4989. else
  4990. scale = 12;
  4991. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  4992. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  4993. tw32(GRC_MISC_CFG, val);
  4994. }
  4995. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  4996. (6 << TX_LENGTHS_IPG_SHIFT);
  4997. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  4998. tg3_asic_rev(tp) == ASIC_REV_5762)
  4999. val |= tr32(MAC_TX_LENGTHS) &
  5000. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  5001. TX_LENGTHS_CNT_DWN_VAL_MSK);
  5002. if (tp->link_config.active_speed == SPEED_1000 &&
  5003. tp->link_config.active_duplex == DUPLEX_HALF)
  5004. tw32(MAC_TX_LENGTHS, val |
  5005. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
  5006. else
  5007. tw32(MAC_TX_LENGTHS, val |
  5008. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  5009. if (!tg3_flag(tp, 5705_PLUS)) {
  5010. if (tp->link_up) {
  5011. tw32(HOSTCC_STAT_COAL_TICKS,
  5012. tp->coal.stats_block_coalesce_usecs);
  5013. } else {
  5014. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  5015. }
  5016. }
  5017. if (tg3_flag(tp, ASPM_WORKAROUND)) {
  5018. val = tr32(PCIE_PWR_MGMT_THRESH);
  5019. if (!tp->link_up)
  5020. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  5021. tp->pwrmgmt_thresh;
  5022. else
  5023. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  5024. tw32(PCIE_PWR_MGMT_THRESH, val);
  5025. }
  5026. return err;
  5027. }
  5028. /* tp->lock must be held */
  5029. static u64 tg3_refclk_read(struct tg3 *tp)
  5030. {
  5031. u64 stamp = tr32(TG3_EAV_REF_CLCK_LSB);
  5032. return stamp | (u64)tr32(TG3_EAV_REF_CLCK_MSB) << 32;
  5033. }
  5034. /* tp->lock must be held */
  5035. static void tg3_refclk_write(struct tg3 *tp, u64 newval)
  5036. {
  5037. u32 clock_ctl = tr32(TG3_EAV_REF_CLCK_CTL);
  5038. tw32(TG3_EAV_REF_CLCK_CTL, clock_ctl | TG3_EAV_REF_CLCK_CTL_STOP);
  5039. tw32(TG3_EAV_REF_CLCK_LSB, newval & 0xffffffff);
  5040. tw32(TG3_EAV_REF_CLCK_MSB, newval >> 32);
  5041. tw32_f(TG3_EAV_REF_CLCK_CTL, clock_ctl | TG3_EAV_REF_CLCK_CTL_RESUME);
  5042. }
  5043. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync);
  5044. static inline void tg3_full_unlock(struct tg3 *tp);
  5045. static int tg3_get_ts_info(struct net_device *dev, struct ethtool_ts_info *info)
  5046. {
  5047. struct tg3 *tp = netdev_priv(dev);
  5048. info->so_timestamping = SOF_TIMESTAMPING_TX_SOFTWARE |
  5049. SOF_TIMESTAMPING_RX_SOFTWARE |
  5050. SOF_TIMESTAMPING_SOFTWARE;
  5051. if (tg3_flag(tp, PTP_CAPABLE)) {
  5052. info->so_timestamping |= SOF_TIMESTAMPING_TX_HARDWARE |
  5053. SOF_TIMESTAMPING_RX_HARDWARE |
  5054. SOF_TIMESTAMPING_RAW_HARDWARE;
  5055. }
  5056. if (tp->ptp_clock)
  5057. info->phc_index = ptp_clock_index(tp->ptp_clock);
  5058. else
  5059. info->phc_index = -1;
  5060. info->tx_types = (1 << HWTSTAMP_TX_OFF) | (1 << HWTSTAMP_TX_ON);
  5061. info->rx_filters = (1 << HWTSTAMP_FILTER_NONE) |
  5062. (1 << HWTSTAMP_FILTER_PTP_V1_L4_EVENT) |
  5063. (1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
  5064. (1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT);
  5065. return 0;
  5066. }
  5067. static int tg3_ptp_adjfreq(struct ptp_clock_info *ptp, s32 ppb)
  5068. {
  5069. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  5070. bool neg_adj = false;
  5071. u32 correction = 0;
  5072. if (ppb < 0) {
  5073. neg_adj = true;
  5074. ppb = -ppb;
  5075. }
  5076. /* Frequency adjustment is performed using hardware with a 24 bit
  5077. * accumulator and a programmable correction value. On each clk, the
  5078. * correction value gets added to the accumulator and when it
  5079. * overflows, the time counter is incremented/decremented.
  5080. *
  5081. * So conversion from ppb to correction value is
  5082. * ppb * (1 << 24) / 1000000000
  5083. */
  5084. correction = div_u64((u64)ppb * (1 << 24), 1000000000ULL) &
  5085. TG3_EAV_REF_CLK_CORRECT_MASK;
  5086. tg3_full_lock(tp, 0);
  5087. if (correction)
  5088. tw32(TG3_EAV_REF_CLK_CORRECT_CTL,
  5089. TG3_EAV_REF_CLK_CORRECT_EN |
  5090. (neg_adj ? TG3_EAV_REF_CLK_CORRECT_NEG : 0) | correction);
  5091. else
  5092. tw32(TG3_EAV_REF_CLK_CORRECT_CTL, 0);
  5093. tg3_full_unlock(tp);
  5094. return 0;
  5095. }
  5096. static int tg3_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta)
  5097. {
  5098. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  5099. tg3_full_lock(tp, 0);
  5100. tp->ptp_adjust += delta;
  5101. tg3_full_unlock(tp);
  5102. return 0;
  5103. }
  5104. static int tg3_ptp_gettime(struct ptp_clock_info *ptp, struct timespec64 *ts)
  5105. {
  5106. u64 ns;
  5107. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  5108. tg3_full_lock(tp, 0);
  5109. ns = tg3_refclk_read(tp);
  5110. ns += tp->ptp_adjust;
  5111. tg3_full_unlock(tp);
  5112. *ts = ns_to_timespec64(ns);
  5113. return 0;
  5114. }
  5115. static int tg3_ptp_settime(struct ptp_clock_info *ptp,
  5116. const struct timespec64 *ts)
  5117. {
  5118. u64 ns;
  5119. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  5120. ns = timespec64_to_ns(ts);
  5121. tg3_full_lock(tp, 0);
  5122. tg3_refclk_write(tp, ns);
  5123. tp->ptp_adjust = 0;
  5124. tg3_full_unlock(tp);
  5125. return 0;
  5126. }
  5127. static int tg3_ptp_enable(struct ptp_clock_info *ptp,
  5128. struct ptp_clock_request *rq, int on)
  5129. {
  5130. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  5131. u32 clock_ctl;
  5132. int rval = 0;
  5133. switch (rq->type) {
  5134. case PTP_CLK_REQ_PEROUT:
  5135. if (rq->perout.index != 0)
  5136. return -EINVAL;
  5137. tg3_full_lock(tp, 0);
  5138. clock_ctl = tr32(TG3_EAV_REF_CLCK_CTL);
  5139. clock_ctl &= ~TG3_EAV_CTL_TSYNC_GPIO_MASK;
  5140. if (on) {
  5141. u64 nsec;
  5142. nsec = rq->perout.start.sec * 1000000000ULL +
  5143. rq->perout.start.nsec;
  5144. if (rq->perout.period.sec || rq->perout.period.nsec) {
  5145. netdev_warn(tp->dev,
  5146. "Device supports only a one-shot timesync output, period must be 0\n");
  5147. rval = -EINVAL;
  5148. goto err_out;
  5149. }
  5150. if (nsec & (1ULL << 63)) {
  5151. netdev_warn(tp->dev,
  5152. "Start value (nsec) is over limit. Maximum size of start is only 63 bits\n");
  5153. rval = -EINVAL;
  5154. goto err_out;
  5155. }
  5156. tw32(TG3_EAV_WATCHDOG0_LSB, (nsec & 0xffffffff));
  5157. tw32(TG3_EAV_WATCHDOG0_MSB,
  5158. TG3_EAV_WATCHDOG0_EN |
  5159. ((nsec >> 32) & TG3_EAV_WATCHDOG_MSB_MASK));
  5160. tw32(TG3_EAV_REF_CLCK_CTL,
  5161. clock_ctl | TG3_EAV_CTL_TSYNC_WDOG0);
  5162. } else {
  5163. tw32(TG3_EAV_WATCHDOG0_MSB, 0);
  5164. tw32(TG3_EAV_REF_CLCK_CTL, clock_ctl);
  5165. }
  5166. err_out:
  5167. tg3_full_unlock(tp);
  5168. return rval;
  5169. default:
  5170. break;
  5171. }
  5172. return -EOPNOTSUPP;
  5173. }
  5174. static const struct ptp_clock_info tg3_ptp_caps = {
  5175. .owner = THIS_MODULE,
  5176. .name = "tg3 clock",
  5177. .max_adj = 250000000,
  5178. .n_alarm = 0,
  5179. .n_ext_ts = 0,
  5180. .n_per_out = 1,
  5181. .n_pins = 0,
  5182. .pps = 0,
  5183. .adjfreq = tg3_ptp_adjfreq,
  5184. .adjtime = tg3_ptp_adjtime,
  5185. .gettime64 = tg3_ptp_gettime,
  5186. .settime64 = tg3_ptp_settime,
  5187. .enable = tg3_ptp_enable,
  5188. };
  5189. static void tg3_hwclock_to_timestamp(struct tg3 *tp, u64 hwclock,
  5190. struct skb_shared_hwtstamps *timestamp)
  5191. {
  5192. memset(timestamp, 0, sizeof(struct skb_shared_hwtstamps));
  5193. timestamp->hwtstamp = ns_to_ktime((hwclock & TG3_TSTAMP_MASK) +
  5194. tp->ptp_adjust);
  5195. }
  5196. /* tp->lock must be held */
  5197. static void tg3_ptp_init(struct tg3 *tp)
  5198. {
  5199. if (!tg3_flag(tp, PTP_CAPABLE))
  5200. return;
  5201. /* Initialize the hardware clock to the system time. */
  5202. tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()));
  5203. tp->ptp_adjust = 0;
  5204. tp->ptp_info = tg3_ptp_caps;
  5205. }
  5206. /* tp->lock must be held */
  5207. static void tg3_ptp_resume(struct tg3 *tp)
  5208. {
  5209. if (!tg3_flag(tp, PTP_CAPABLE))
  5210. return;
  5211. tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()) + tp->ptp_adjust);
  5212. tp->ptp_adjust = 0;
  5213. }
  5214. static void tg3_ptp_fini(struct tg3 *tp)
  5215. {
  5216. if (!tg3_flag(tp, PTP_CAPABLE) || !tp->ptp_clock)
  5217. return;
  5218. ptp_clock_unregister(tp->ptp_clock);
  5219. tp->ptp_clock = NULL;
  5220. tp->ptp_adjust = 0;
  5221. }
  5222. static inline int tg3_irq_sync(struct tg3 *tp)
  5223. {
  5224. return tp->irq_sync;
  5225. }
  5226. static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
  5227. {
  5228. int i;
  5229. dst = (u32 *)((u8 *)dst + off);
  5230. for (i = 0; i < len; i += sizeof(u32))
  5231. *dst++ = tr32(off + i);
  5232. }
  5233. static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
  5234. {
  5235. tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
  5236. tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
  5237. tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
  5238. tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
  5239. tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
  5240. tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
  5241. tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
  5242. tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
  5243. tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
  5244. tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
  5245. tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
  5246. tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
  5247. tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
  5248. tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
  5249. tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
  5250. tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
  5251. tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
  5252. tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
  5253. tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
  5254. if (tg3_flag(tp, SUPPORT_MSIX))
  5255. tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
  5256. tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
  5257. tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
  5258. tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
  5259. tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
  5260. tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
  5261. tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
  5262. tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
  5263. tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
  5264. if (!tg3_flag(tp, 5705_PLUS)) {
  5265. tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
  5266. tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
  5267. tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
  5268. }
  5269. tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
  5270. tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
  5271. tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
  5272. tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
  5273. tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
  5274. if (tg3_flag(tp, NVRAM))
  5275. tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
  5276. }
  5277. static void tg3_dump_state(struct tg3 *tp)
  5278. {
  5279. int i;
  5280. u32 *regs;
  5281. regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
  5282. if (!regs)
  5283. return;
  5284. if (tg3_flag(tp, PCI_EXPRESS)) {
  5285. /* Read up to but not including private PCI registers */
  5286. for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
  5287. regs[i / sizeof(u32)] = tr32(i);
  5288. } else
  5289. tg3_dump_legacy_regs(tp, regs);
  5290. for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
  5291. if (!regs[i + 0] && !regs[i + 1] &&
  5292. !regs[i + 2] && !regs[i + 3])
  5293. continue;
  5294. netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
  5295. i * 4,
  5296. regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
  5297. }
  5298. kfree(regs);
  5299. for (i = 0; i < tp->irq_cnt; i++) {
  5300. struct tg3_napi *tnapi = &tp->napi[i];
  5301. /* SW status block */
  5302. netdev_err(tp->dev,
  5303. "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  5304. i,
  5305. tnapi->hw_status->status,
  5306. tnapi->hw_status->status_tag,
  5307. tnapi->hw_status->rx_jumbo_consumer,
  5308. tnapi->hw_status->rx_consumer,
  5309. tnapi->hw_status->rx_mini_consumer,
  5310. tnapi->hw_status->idx[0].rx_producer,
  5311. tnapi->hw_status->idx[0].tx_consumer);
  5312. netdev_err(tp->dev,
  5313. "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
  5314. i,
  5315. tnapi->last_tag, tnapi->last_irq_tag,
  5316. tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
  5317. tnapi->rx_rcb_ptr,
  5318. tnapi->prodring.rx_std_prod_idx,
  5319. tnapi->prodring.rx_std_cons_idx,
  5320. tnapi->prodring.rx_jmb_prod_idx,
  5321. tnapi->prodring.rx_jmb_cons_idx);
  5322. }
  5323. }
  5324. /* This is called whenever we suspect that the system chipset is re-
  5325. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  5326. * is bogus tx completions. We try to recover by setting the
  5327. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  5328. * in the workqueue.
  5329. */
  5330. static void tg3_tx_recover(struct tg3 *tp)
  5331. {
  5332. BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
  5333. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  5334. netdev_warn(tp->dev,
  5335. "The system may be re-ordering memory-mapped I/O "
  5336. "cycles to the network device, attempting to recover. "
  5337. "Please report the problem to the driver maintainer "
  5338. "and include system chipset information.\n");
  5339. tg3_flag_set(tp, TX_RECOVERY_PENDING);
  5340. }
  5341. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  5342. {
  5343. /* Tell compiler to fetch tx indices from memory. */
  5344. barrier();
  5345. return tnapi->tx_pending -
  5346. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  5347. }
  5348. /* Tigon3 never reports partial packet sends. So we do not
  5349. * need special logic to handle SKBs that have not had all
  5350. * of their frags sent yet, like SunGEM does.
  5351. */
  5352. static void tg3_tx(struct tg3_napi *tnapi)
  5353. {
  5354. struct tg3 *tp = tnapi->tp;
  5355. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  5356. u32 sw_idx = tnapi->tx_cons;
  5357. struct netdev_queue *txq;
  5358. int index = tnapi - tp->napi;
  5359. unsigned int pkts_compl = 0, bytes_compl = 0;
  5360. if (tg3_flag(tp, ENABLE_TSS))
  5361. index--;
  5362. txq = netdev_get_tx_queue(tp->dev, index);
  5363. while (sw_idx != hw_idx) {
  5364. struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
  5365. struct sk_buff *skb = ri->skb;
  5366. int i, tx_bug = 0;
  5367. if (unlikely(skb == NULL)) {
  5368. tg3_tx_recover(tp);
  5369. return;
  5370. }
  5371. if (tnapi->tx_ring[sw_idx].len_flags & TXD_FLAG_HWTSTAMP) {
  5372. struct skb_shared_hwtstamps timestamp;
  5373. u64 hwclock = tr32(TG3_TX_TSTAMP_LSB);
  5374. hwclock |= (u64)tr32(TG3_TX_TSTAMP_MSB) << 32;
  5375. tg3_hwclock_to_timestamp(tp, hwclock, &timestamp);
  5376. skb_tstamp_tx(skb, &timestamp);
  5377. }
  5378. pci_unmap_single(tp->pdev,
  5379. dma_unmap_addr(ri, mapping),
  5380. skb_headlen(skb),
  5381. PCI_DMA_TODEVICE);
  5382. ri->skb = NULL;
  5383. while (ri->fragmented) {
  5384. ri->fragmented = false;
  5385. sw_idx = NEXT_TX(sw_idx);
  5386. ri = &tnapi->tx_buffers[sw_idx];
  5387. }
  5388. sw_idx = NEXT_TX(sw_idx);
  5389. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  5390. ri = &tnapi->tx_buffers[sw_idx];
  5391. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  5392. tx_bug = 1;
  5393. pci_unmap_page(tp->pdev,
  5394. dma_unmap_addr(ri, mapping),
  5395. skb_frag_size(&skb_shinfo(skb)->frags[i]),
  5396. PCI_DMA_TODEVICE);
  5397. while (ri->fragmented) {
  5398. ri->fragmented = false;
  5399. sw_idx = NEXT_TX(sw_idx);
  5400. ri = &tnapi->tx_buffers[sw_idx];
  5401. }
  5402. sw_idx = NEXT_TX(sw_idx);
  5403. }
  5404. pkts_compl++;
  5405. bytes_compl += skb->len;
  5406. dev_consume_skb_any(skb);
  5407. if (unlikely(tx_bug)) {
  5408. tg3_tx_recover(tp);
  5409. return;
  5410. }
  5411. }
  5412. netdev_tx_completed_queue(txq, pkts_compl, bytes_compl);
  5413. tnapi->tx_cons = sw_idx;
  5414. /* Need to make the tx_cons update visible to tg3_start_xmit()
  5415. * before checking for netif_queue_stopped(). Without the
  5416. * memory barrier, there is a small possibility that tg3_start_xmit()
  5417. * will miss it and cause the queue to be stopped forever.
  5418. */
  5419. smp_mb();
  5420. if (unlikely(netif_tx_queue_stopped(txq) &&
  5421. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  5422. __netif_tx_lock(txq, smp_processor_id());
  5423. if (netif_tx_queue_stopped(txq) &&
  5424. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  5425. netif_tx_wake_queue(txq);
  5426. __netif_tx_unlock(txq);
  5427. }
  5428. }
  5429. static void tg3_frag_free(bool is_frag, void *data)
  5430. {
  5431. if (is_frag)
  5432. skb_free_frag(data);
  5433. else
  5434. kfree(data);
  5435. }
  5436. static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  5437. {
  5438. unsigned int skb_size = SKB_DATA_ALIGN(map_sz + TG3_RX_OFFSET(tp)) +
  5439. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  5440. if (!ri->data)
  5441. return;
  5442. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  5443. map_sz, PCI_DMA_FROMDEVICE);
  5444. tg3_frag_free(skb_size <= PAGE_SIZE, ri->data);
  5445. ri->data = NULL;
  5446. }
  5447. /* Returns size of skb allocated or < 0 on error.
  5448. *
  5449. * We only need to fill in the address because the other members
  5450. * of the RX descriptor are invariant, see tg3_init_rings.
  5451. *
  5452. * Note the purposeful assymetry of cpu vs. chip accesses. For
  5453. * posting buffers we only dirty the first cache line of the RX
  5454. * descriptor (containing the address). Whereas for the RX status
  5455. * buffers the cpu only reads the last cacheline of the RX descriptor
  5456. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  5457. */
  5458. static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  5459. u32 opaque_key, u32 dest_idx_unmasked,
  5460. unsigned int *frag_size)
  5461. {
  5462. struct tg3_rx_buffer_desc *desc;
  5463. struct ring_info *map;
  5464. u8 *data;
  5465. dma_addr_t mapping;
  5466. int skb_size, data_size, dest_idx;
  5467. switch (opaque_key) {
  5468. case RXD_OPAQUE_RING_STD:
  5469. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  5470. desc = &tpr->rx_std[dest_idx];
  5471. map = &tpr->rx_std_buffers[dest_idx];
  5472. data_size = tp->rx_pkt_map_sz;
  5473. break;
  5474. case RXD_OPAQUE_RING_JUMBO:
  5475. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  5476. desc = &tpr->rx_jmb[dest_idx].std;
  5477. map = &tpr->rx_jmb_buffers[dest_idx];
  5478. data_size = TG3_RX_JMB_MAP_SZ;
  5479. break;
  5480. default:
  5481. return -EINVAL;
  5482. }
  5483. /* Do not overwrite any of the map or rp information
  5484. * until we are sure we can commit to a new buffer.
  5485. *
  5486. * Callers depend upon this behavior and assume that
  5487. * we leave everything unchanged if we fail.
  5488. */
  5489. skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
  5490. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  5491. if (skb_size <= PAGE_SIZE) {
  5492. data = netdev_alloc_frag(skb_size);
  5493. *frag_size = skb_size;
  5494. } else {
  5495. data = kmalloc(skb_size, GFP_ATOMIC);
  5496. *frag_size = 0;
  5497. }
  5498. if (!data)
  5499. return -ENOMEM;
  5500. mapping = pci_map_single(tp->pdev,
  5501. data + TG3_RX_OFFSET(tp),
  5502. data_size,
  5503. PCI_DMA_FROMDEVICE);
  5504. if (unlikely(pci_dma_mapping_error(tp->pdev, mapping))) {
  5505. tg3_frag_free(skb_size <= PAGE_SIZE, data);
  5506. return -EIO;
  5507. }
  5508. map->data = data;
  5509. dma_unmap_addr_set(map, mapping, mapping);
  5510. desc->addr_hi = ((u64)mapping >> 32);
  5511. desc->addr_lo = ((u64)mapping & 0xffffffff);
  5512. return data_size;
  5513. }
  5514. /* We only need to move over in the address because the other
  5515. * members of the RX descriptor are invariant. See notes above
  5516. * tg3_alloc_rx_data for full details.
  5517. */
  5518. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  5519. struct tg3_rx_prodring_set *dpr,
  5520. u32 opaque_key, int src_idx,
  5521. u32 dest_idx_unmasked)
  5522. {
  5523. struct tg3 *tp = tnapi->tp;
  5524. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  5525. struct ring_info *src_map, *dest_map;
  5526. struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
  5527. int dest_idx;
  5528. switch (opaque_key) {
  5529. case RXD_OPAQUE_RING_STD:
  5530. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  5531. dest_desc = &dpr->rx_std[dest_idx];
  5532. dest_map = &dpr->rx_std_buffers[dest_idx];
  5533. src_desc = &spr->rx_std[src_idx];
  5534. src_map = &spr->rx_std_buffers[src_idx];
  5535. break;
  5536. case RXD_OPAQUE_RING_JUMBO:
  5537. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  5538. dest_desc = &dpr->rx_jmb[dest_idx].std;
  5539. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  5540. src_desc = &spr->rx_jmb[src_idx].std;
  5541. src_map = &spr->rx_jmb_buffers[src_idx];
  5542. break;
  5543. default:
  5544. return;
  5545. }
  5546. dest_map->data = src_map->data;
  5547. dma_unmap_addr_set(dest_map, mapping,
  5548. dma_unmap_addr(src_map, mapping));
  5549. dest_desc->addr_hi = src_desc->addr_hi;
  5550. dest_desc->addr_lo = src_desc->addr_lo;
  5551. /* Ensure that the update to the skb happens after the physical
  5552. * addresses have been transferred to the new BD location.
  5553. */
  5554. smp_wmb();
  5555. src_map->data = NULL;
  5556. }
  5557. /* The RX ring scheme is composed of multiple rings which post fresh
  5558. * buffers to the chip, and one special ring the chip uses to report
  5559. * status back to the host.
  5560. *
  5561. * The special ring reports the status of received packets to the
  5562. * host. The chip does not write into the original descriptor the
  5563. * RX buffer was obtained from. The chip simply takes the original
  5564. * descriptor as provided by the host, updates the status and length
  5565. * field, then writes this into the next status ring entry.
  5566. *
  5567. * Each ring the host uses to post buffers to the chip is described
  5568. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  5569. * it is first placed into the on-chip ram. When the packet's length
  5570. * is known, it walks down the TG3_BDINFO entries to select the ring.
  5571. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  5572. * which is within the range of the new packet's length is chosen.
  5573. *
  5574. * The "separate ring for rx status" scheme may sound queer, but it makes
  5575. * sense from a cache coherency perspective. If only the host writes
  5576. * to the buffer post rings, and only the chip writes to the rx status
  5577. * rings, then cache lines never move beyond shared-modified state.
  5578. * If both the host and chip were to write into the same ring, cache line
  5579. * eviction could occur since both entities want it in an exclusive state.
  5580. */
  5581. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  5582. {
  5583. struct tg3 *tp = tnapi->tp;
  5584. u32 work_mask, rx_std_posted = 0;
  5585. u32 std_prod_idx, jmb_prod_idx;
  5586. u32 sw_idx = tnapi->rx_rcb_ptr;
  5587. u16 hw_idx;
  5588. int received;
  5589. struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
  5590. hw_idx = *(tnapi->rx_rcb_prod_idx);
  5591. /*
  5592. * We need to order the read of hw_idx and the read of
  5593. * the opaque cookie.
  5594. */
  5595. rmb();
  5596. work_mask = 0;
  5597. received = 0;
  5598. std_prod_idx = tpr->rx_std_prod_idx;
  5599. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  5600. while (sw_idx != hw_idx && budget > 0) {
  5601. struct ring_info *ri;
  5602. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  5603. unsigned int len;
  5604. struct sk_buff *skb;
  5605. dma_addr_t dma_addr;
  5606. u32 opaque_key, desc_idx, *post_ptr;
  5607. u8 *data;
  5608. u64 tstamp = 0;
  5609. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  5610. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  5611. if (opaque_key == RXD_OPAQUE_RING_STD) {
  5612. ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
  5613. dma_addr = dma_unmap_addr(ri, mapping);
  5614. data = ri->data;
  5615. post_ptr = &std_prod_idx;
  5616. rx_std_posted++;
  5617. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  5618. ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
  5619. dma_addr = dma_unmap_addr(ri, mapping);
  5620. data = ri->data;
  5621. post_ptr = &jmb_prod_idx;
  5622. } else
  5623. goto next_pkt_nopost;
  5624. work_mask |= opaque_key;
  5625. if (desc->err_vlan & RXD_ERR_MASK) {
  5626. drop_it:
  5627. tg3_recycle_rx(tnapi, tpr, opaque_key,
  5628. desc_idx, *post_ptr);
  5629. drop_it_no_recycle:
  5630. /* Other statistics kept track of by card. */
  5631. tp->rx_dropped++;
  5632. goto next_pkt;
  5633. }
  5634. prefetch(data + TG3_RX_OFFSET(tp));
  5635. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  5636. ETH_FCS_LEN;
  5637. if ((desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
  5638. RXD_FLAG_PTPSTAT_PTPV1 ||
  5639. (desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
  5640. RXD_FLAG_PTPSTAT_PTPV2) {
  5641. tstamp = tr32(TG3_RX_TSTAMP_LSB);
  5642. tstamp |= (u64)tr32(TG3_RX_TSTAMP_MSB) << 32;
  5643. }
  5644. if (len > TG3_RX_COPY_THRESH(tp)) {
  5645. int skb_size;
  5646. unsigned int frag_size;
  5647. skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
  5648. *post_ptr, &frag_size);
  5649. if (skb_size < 0)
  5650. goto drop_it;
  5651. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  5652. PCI_DMA_FROMDEVICE);
  5653. /* Ensure that the update to the data happens
  5654. * after the usage of the old DMA mapping.
  5655. */
  5656. smp_wmb();
  5657. ri->data = NULL;
  5658. skb = build_skb(data, frag_size);
  5659. if (!skb) {
  5660. tg3_frag_free(frag_size != 0, data);
  5661. goto drop_it_no_recycle;
  5662. }
  5663. skb_reserve(skb, TG3_RX_OFFSET(tp));
  5664. } else {
  5665. tg3_recycle_rx(tnapi, tpr, opaque_key,
  5666. desc_idx, *post_ptr);
  5667. skb = netdev_alloc_skb(tp->dev,
  5668. len + TG3_RAW_IP_ALIGN);
  5669. if (skb == NULL)
  5670. goto drop_it_no_recycle;
  5671. skb_reserve(skb, TG3_RAW_IP_ALIGN);
  5672. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  5673. memcpy(skb->data,
  5674. data + TG3_RX_OFFSET(tp),
  5675. len);
  5676. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  5677. }
  5678. skb_put(skb, len);
  5679. if (tstamp)
  5680. tg3_hwclock_to_timestamp(tp, tstamp,
  5681. skb_hwtstamps(skb));
  5682. if ((tp->dev->features & NETIF_F_RXCSUM) &&
  5683. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  5684. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  5685. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  5686. skb->ip_summed = CHECKSUM_UNNECESSARY;
  5687. else
  5688. skb_checksum_none_assert(skb);
  5689. skb->protocol = eth_type_trans(skb, tp->dev);
  5690. if (len > (tp->dev->mtu + ETH_HLEN) &&
  5691. skb->protocol != htons(ETH_P_8021Q) &&
  5692. skb->protocol != htons(ETH_P_8021AD)) {
  5693. dev_kfree_skb_any(skb);
  5694. goto drop_it_no_recycle;
  5695. }
  5696. if (desc->type_flags & RXD_FLAG_VLAN &&
  5697. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
  5698. __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
  5699. desc->err_vlan & RXD_VLAN_MASK);
  5700. napi_gro_receive(&tnapi->napi, skb);
  5701. received++;
  5702. budget--;
  5703. next_pkt:
  5704. (*post_ptr)++;
  5705. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  5706. tpr->rx_std_prod_idx = std_prod_idx &
  5707. tp->rx_std_ring_mask;
  5708. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5709. tpr->rx_std_prod_idx);
  5710. work_mask &= ~RXD_OPAQUE_RING_STD;
  5711. rx_std_posted = 0;
  5712. }
  5713. next_pkt_nopost:
  5714. sw_idx++;
  5715. sw_idx &= tp->rx_ret_ring_mask;
  5716. /* Refresh hw_idx to see if there is new work */
  5717. if (sw_idx == hw_idx) {
  5718. hw_idx = *(tnapi->rx_rcb_prod_idx);
  5719. rmb();
  5720. }
  5721. }
  5722. /* ACK the status ring. */
  5723. tnapi->rx_rcb_ptr = sw_idx;
  5724. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  5725. /* Refill RX ring(s). */
  5726. if (!tg3_flag(tp, ENABLE_RSS)) {
  5727. /* Sync BD data before updating mailbox */
  5728. wmb();
  5729. if (work_mask & RXD_OPAQUE_RING_STD) {
  5730. tpr->rx_std_prod_idx = std_prod_idx &
  5731. tp->rx_std_ring_mask;
  5732. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5733. tpr->rx_std_prod_idx);
  5734. }
  5735. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  5736. tpr->rx_jmb_prod_idx = jmb_prod_idx &
  5737. tp->rx_jmb_ring_mask;
  5738. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  5739. tpr->rx_jmb_prod_idx);
  5740. }
  5741. mmiowb();
  5742. } else if (work_mask) {
  5743. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  5744. * updated before the producer indices can be updated.
  5745. */
  5746. smp_wmb();
  5747. tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
  5748. tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
  5749. if (tnapi != &tp->napi[1]) {
  5750. tp->rx_refill = true;
  5751. napi_schedule(&tp->napi[1].napi);
  5752. }
  5753. }
  5754. return received;
  5755. }
  5756. static void tg3_poll_link(struct tg3 *tp)
  5757. {
  5758. /* handle link change and other phy events */
  5759. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  5760. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  5761. if (sblk->status & SD_STATUS_LINK_CHG) {
  5762. sblk->status = SD_STATUS_UPDATED |
  5763. (sblk->status & ~SD_STATUS_LINK_CHG);
  5764. spin_lock(&tp->lock);
  5765. if (tg3_flag(tp, USE_PHYLIB)) {
  5766. tw32_f(MAC_STATUS,
  5767. (MAC_STATUS_SYNC_CHANGED |
  5768. MAC_STATUS_CFG_CHANGED |
  5769. MAC_STATUS_MI_COMPLETION |
  5770. MAC_STATUS_LNKSTATE_CHANGED));
  5771. udelay(40);
  5772. } else
  5773. tg3_setup_phy(tp, false);
  5774. spin_unlock(&tp->lock);
  5775. }
  5776. }
  5777. }
  5778. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  5779. struct tg3_rx_prodring_set *dpr,
  5780. struct tg3_rx_prodring_set *spr)
  5781. {
  5782. u32 si, di, cpycnt, src_prod_idx;
  5783. int i, err = 0;
  5784. while (1) {
  5785. src_prod_idx = spr->rx_std_prod_idx;
  5786. /* Make sure updates to the rx_std_buffers[] entries and the
  5787. * standard producer index are seen in the correct order.
  5788. */
  5789. smp_rmb();
  5790. if (spr->rx_std_cons_idx == src_prod_idx)
  5791. break;
  5792. if (spr->rx_std_cons_idx < src_prod_idx)
  5793. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  5794. else
  5795. cpycnt = tp->rx_std_ring_mask + 1 -
  5796. spr->rx_std_cons_idx;
  5797. cpycnt = min(cpycnt,
  5798. tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
  5799. si = spr->rx_std_cons_idx;
  5800. di = dpr->rx_std_prod_idx;
  5801. for (i = di; i < di + cpycnt; i++) {
  5802. if (dpr->rx_std_buffers[i].data) {
  5803. cpycnt = i - di;
  5804. err = -ENOSPC;
  5805. break;
  5806. }
  5807. }
  5808. if (!cpycnt)
  5809. break;
  5810. /* Ensure that updates to the rx_std_buffers ring and the
  5811. * shadowed hardware producer ring from tg3_recycle_skb() are
  5812. * ordered correctly WRT the skb check above.
  5813. */
  5814. smp_rmb();
  5815. memcpy(&dpr->rx_std_buffers[di],
  5816. &spr->rx_std_buffers[si],
  5817. cpycnt * sizeof(struct ring_info));
  5818. for (i = 0; i < cpycnt; i++, di++, si++) {
  5819. struct tg3_rx_buffer_desc *sbd, *dbd;
  5820. sbd = &spr->rx_std[si];
  5821. dbd = &dpr->rx_std[di];
  5822. dbd->addr_hi = sbd->addr_hi;
  5823. dbd->addr_lo = sbd->addr_lo;
  5824. }
  5825. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
  5826. tp->rx_std_ring_mask;
  5827. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
  5828. tp->rx_std_ring_mask;
  5829. }
  5830. while (1) {
  5831. src_prod_idx = spr->rx_jmb_prod_idx;
  5832. /* Make sure updates to the rx_jmb_buffers[] entries and
  5833. * the jumbo producer index are seen in the correct order.
  5834. */
  5835. smp_rmb();
  5836. if (spr->rx_jmb_cons_idx == src_prod_idx)
  5837. break;
  5838. if (spr->rx_jmb_cons_idx < src_prod_idx)
  5839. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  5840. else
  5841. cpycnt = tp->rx_jmb_ring_mask + 1 -
  5842. spr->rx_jmb_cons_idx;
  5843. cpycnt = min(cpycnt,
  5844. tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
  5845. si = spr->rx_jmb_cons_idx;
  5846. di = dpr->rx_jmb_prod_idx;
  5847. for (i = di; i < di + cpycnt; i++) {
  5848. if (dpr->rx_jmb_buffers[i].data) {
  5849. cpycnt = i - di;
  5850. err = -ENOSPC;
  5851. break;
  5852. }
  5853. }
  5854. if (!cpycnt)
  5855. break;
  5856. /* Ensure that updates to the rx_jmb_buffers ring and the
  5857. * shadowed hardware producer ring from tg3_recycle_skb() are
  5858. * ordered correctly WRT the skb check above.
  5859. */
  5860. smp_rmb();
  5861. memcpy(&dpr->rx_jmb_buffers[di],
  5862. &spr->rx_jmb_buffers[si],
  5863. cpycnt * sizeof(struct ring_info));
  5864. for (i = 0; i < cpycnt; i++, di++, si++) {
  5865. struct tg3_rx_buffer_desc *sbd, *dbd;
  5866. sbd = &spr->rx_jmb[si].std;
  5867. dbd = &dpr->rx_jmb[di].std;
  5868. dbd->addr_hi = sbd->addr_hi;
  5869. dbd->addr_lo = sbd->addr_lo;
  5870. }
  5871. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
  5872. tp->rx_jmb_ring_mask;
  5873. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
  5874. tp->rx_jmb_ring_mask;
  5875. }
  5876. return err;
  5877. }
  5878. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  5879. {
  5880. struct tg3 *tp = tnapi->tp;
  5881. /* run TX completion thread */
  5882. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  5883. tg3_tx(tnapi);
  5884. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5885. return work_done;
  5886. }
  5887. if (!tnapi->rx_rcb_prod_idx)
  5888. return work_done;
  5889. /* run RX thread, within the bounds set by NAPI.
  5890. * All RX "locking" is done by ensuring outside
  5891. * code synchronizes with tg3->napi.poll()
  5892. */
  5893. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  5894. work_done += tg3_rx(tnapi, budget - work_done);
  5895. if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
  5896. struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
  5897. int i, err = 0;
  5898. u32 std_prod_idx = dpr->rx_std_prod_idx;
  5899. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  5900. tp->rx_refill = false;
  5901. for (i = 1; i <= tp->rxq_cnt; i++)
  5902. err |= tg3_rx_prodring_xfer(tp, dpr,
  5903. &tp->napi[i].prodring);
  5904. wmb();
  5905. if (std_prod_idx != dpr->rx_std_prod_idx)
  5906. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5907. dpr->rx_std_prod_idx);
  5908. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  5909. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  5910. dpr->rx_jmb_prod_idx);
  5911. mmiowb();
  5912. if (err)
  5913. tw32_f(HOSTCC_MODE, tp->coal_now);
  5914. }
  5915. return work_done;
  5916. }
  5917. static inline void tg3_reset_task_schedule(struct tg3 *tp)
  5918. {
  5919. if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
  5920. schedule_work(&tp->reset_task);
  5921. }
  5922. static inline void tg3_reset_task_cancel(struct tg3 *tp)
  5923. {
  5924. cancel_work_sync(&tp->reset_task);
  5925. tg3_flag_clear(tp, RESET_TASK_PENDING);
  5926. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  5927. }
  5928. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  5929. {
  5930. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  5931. struct tg3 *tp = tnapi->tp;
  5932. int work_done = 0;
  5933. struct tg3_hw_status *sblk = tnapi->hw_status;
  5934. while (1) {
  5935. work_done = tg3_poll_work(tnapi, work_done, budget);
  5936. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5937. goto tx_recovery;
  5938. if (unlikely(work_done >= budget))
  5939. break;
  5940. /* tp->last_tag is used in tg3_int_reenable() below
  5941. * to tell the hw how much work has been processed,
  5942. * so we must read it before checking for more work.
  5943. */
  5944. tnapi->last_tag = sblk->status_tag;
  5945. tnapi->last_irq_tag = tnapi->last_tag;
  5946. rmb();
  5947. /* check for RX/TX work to do */
  5948. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  5949. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  5950. /* This test here is not race free, but will reduce
  5951. * the number of interrupts by looping again.
  5952. */
  5953. if (tnapi == &tp->napi[1] && tp->rx_refill)
  5954. continue;
  5955. napi_complete_done(napi, work_done);
  5956. /* Reenable interrupts. */
  5957. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  5958. /* This test here is synchronized by napi_schedule()
  5959. * and napi_complete() to close the race condition.
  5960. */
  5961. if (unlikely(tnapi == &tp->napi[1] && tp->rx_refill)) {
  5962. tw32(HOSTCC_MODE, tp->coalesce_mode |
  5963. HOSTCC_MODE_ENABLE |
  5964. tnapi->coal_now);
  5965. }
  5966. mmiowb();
  5967. break;
  5968. }
  5969. }
  5970. tg3_send_ape_heartbeat(tp, TG3_APE_HB_INTERVAL << 1);
  5971. return work_done;
  5972. tx_recovery:
  5973. /* work_done is guaranteed to be less than budget. */
  5974. napi_complete(napi);
  5975. tg3_reset_task_schedule(tp);
  5976. return work_done;
  5977. }
  5978. static void tg3_process_error(struct tg3 *tp)
  5979. {
  5980. u32 val;
  5981. bool real_error = false;
  5982. if (tg3_flag(tp, ERROR_PROCESSED))
  5983. return;
  5984. /* Check Flow Attention register */
  5985. val = tr32(HOSTCC_FLOW_ATTN);
  5986. if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
  5987. netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
  5988. real_error = true;
  5989. }
  5990. if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
  5991. netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
  5992. real_error = true;
  5993. }
  5994. if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
  5995. netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
  5996. real_error = true;
  5997. }
  5998. if (!real_error)
  5999. return;
  6000. tg3_dump_state(tp);
  6001. tg3_flag_set(tp, ERROR_PROCESSED);
  6002. tg3_reset_task_schedule(tp);
  6003. }
  6004. static int tg3_poll(struct napi_struct *napi, int budget)
  6005. {
  6006. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  6007. struct tg3 *tp = tnapi->tp;
  6008. int work_done = 0;
  6009. struct tg3_hw_status *sblk = tnapi->hw_status;
  6010. while (1) {
  6011. if (sblk->status & SD_STATUS_ERROR)
  6012. tg3_process_error(tp);
  6013. tg3_poll_link(tp);
  6014. work_done = tg3_poll_work(tnapi, work_done, budget);
  6015. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  6016. goto tx_recovery;
  6017. if (unlikely(work_done >= budget))
  6018. break;
  6019. if (tg3_flag(tp, TAGGED_STATUS)) {
  6020. /* tp->last_tag is used in tg3_int_reenable() below
  6021. * to tell the hw how much work has been processed,
  6022. * so we must read it before checking for more work.
  6023. */
  6024. tnapi->last_tag = sblk->status_tag;
  6025. tnapi->last_irq_tag = tnapi->last_tag;
  6026. rmb();
  6027. } else
  6028. sblk->status &= ~SD_STATUS_UPDATED;
  6029. if (likely(!tg3_has_work(tnapi))) {
  6030. napi_complete_done(napi, work_done);
  6031. tg3_int_reenable(tnapi);
  6032. break;
  6033. }
  6034. }
  6035. tg3_send_ape_heartbeat(tp, TG3_APE_HB_INTERVAL << 1);
  6036. return work_done;
  6037. tx_recovery:
  6038. /* work_done is guaranteed to be less than budget. */
  6039. napi_complete(napi);
  6040. tg3_reset_task_schedule(tp);
  6041. return work_done;
  6042. }
  6043. static void tg3_napi_disable(struct tg3 *tp)
  6044. {
  6045. int i;
  6046. for (i = tp->irq_cnt - 1; i >= 0; i--)
  6047. napi_disable(&tp->napi[i].napi);
  6048. }
  6049. static void tg3_napi_enable(struct tg3 *tp)
  6050. {
  6051. int i;
  6052. for (i = 0; i < tp->irq_cnt; i++)
  6053. napi_enable(&tp->napi[i].napi);
  6054. }
  6055. static void tg3_napi_init(struct tg3 *tp)
  6056. {
  6057. int i;
  6058. netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
  6059. for (i = 1; i < tp->irq_cnt; i++)
  6060. netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
  6061. }
  6062. static void tg3_napi_fini(struct tg3 *tp)
  6063. {
  6064. int i;
  6065. for (i = 0; i < tp->irq_cnt; i++)
  6066. netif_napi_del(&tp->napi[i].napi);
  6067. }
  6068. static inline void tg3_netif_stop(struct tg3 *tp)
  6069. {
  6070. netif_trans_update(tp->dev); /* prevent tx timeout */
  6071. tg3_napi_disable(tp);
  6072. netif_carrier_off(tp->dev);
  6073. netif_tx_disable(tp->dev);
  6074. }
  6075. /* tp->lock must be held */
  6076. static inline void tg3_netif_start(struct tg3 *tp)
  6077. {
  6078. tg3_ptp_resume(tp);
  6079. /* NOTE: unconditional netif_tx_wake_all_queues is only
  6080. * appropriate so long as all callers are assured to
  6081. * have free tx slots (such as after tg3_init_hw)
  6082. */
  6083. netif_tx_wake_all_queues(tp->dev);
  6084. if (tp->link_up)
  6085. netif_carrier_on(tp->dev);
  6086. tg3_napi_enable(tp);
  6087. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  6088. tg3_enable_ints(tp);
  6089. }
  6090. static void tg3_irq_quiesce(struct tg3 *tp)
  6091. __releases(tp->lock)
  6092. __acquires(tp->lock)
  6093. {
  6094. int i;
  6095. BUG_ON(tp->irq_sync);
  6096. tp->irq_sync = 1;
  6097. smp_mb();
  6098. spin_unlock_bh(&tp->lock);
  6099. for (i = 0; i < tp->irq_cnt; i++)
  6100. synchronize_irq(tp->napi[i].irq_vec);
  6101. spin_lock_bh(&tp->lock);
  6102. }
  6103. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  6104. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  6105. * with as well. Most of the time, this is not necessary except when
  6106. * shutting down the device.
  6107. */
  6108. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  6109. {
  6110. spin_lock_bh(&tp->lock);
  6111. if (irq_sync)
  6112. tg3_irq_quiesce(tp);
  6113. }
  6114. static inline void tg3_full_unlock(struct tg3 *tp)
  6115. {
  6116. spin_unlock_bh(&tp->lock);
  6117. }
  6118. /* One-shot MSI handler - Chip automatically disables interrupt
  6119. * after sending MSI so driver doesn't have to do it.
  6120. */
  6121. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  6122. {
  6123. struct tg3_napi *tnapi = dev_id;
  6124. struct tg3 *tp = tnapi->tp;
  6125. prefetch(tnapi->hw_status);
  6126. if (tnapi->rx_rcb)
  6127. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  6128. if (likely(!tg3_irq_sync(tp)))
  6129. napi_schedule(&tnapi->napi);
  6130. return IRQ_HANDLED;
  6131. }
  6132. /* MSI ISR - No need to check for interrupt sharing and no need to
  6133. * flush status block and interrupt mailbox. PCI ordering rules
  6134. * guarantee that MSI will arrive after the status block.
  6135. */
  6136. static irqreturn_t tg3_msi(int irq, void *dev_id)
  6137. {
  6138. struct tg3_napi *tnapi = dev_id;
  6139. struct tg3 *tp = tnapi->tp;
  6140. prefetch(tnapi->hw_status);
  6141. if (tnapi->rx_rcb)
  6142. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  6143. /*
  6144. * Writing any value to intr-mbox-0 clears PCI INTA# and
  6145. * chip-internal interrupt pending events.
  6146. * Writing non-zero to intr-mbox-0 additional tells the
  6147. * NIC to stop sending us irqs, engaging "in-intr-handler"
  6148. * event coalescing.
  6149. */
  6150. tw32_mailbox(tnapi->int_mbox, 0x00000001);
  6151. if (likely(!tg3_irq_sync(tp)))
  6152. napi_schedule(&tnapi->napi);
  6153. return IRQ_RETVAL(1);
  6154. }
  6155. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  6156. {
  6157. struct tg3_napi *tnapi = dev_id;
  6158. struct tg3 *tp = tnapi->tp;
  6159. struct tg3_hw_status *sblk = tnapi->hw_status;
  6160. unsigned int handled = 1;
  6161. /* In INTx mode, it is possible for the interrupt to arrive at
  6162. * the CPU before the status block posted prior to the interrupt.
  6163. * Reading the PCI State register will confirm whether the
  6164. * interrupt is ours and will flush the status block.
  6165. */
  6166. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  6167. if (tg3_flag(tp, CHIP_RESETTING) ||
  6168. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  6169. handled = 0;
  6170. goto out;
  6171. }
  6172. }
  6173. /*
  6174. * Writing any value to intr-mbox-0 clears PCI INTA# and
  6175. * chip-internal interrupt pending events.
  6176. * Writing non-zero to intr-mbox-0 additional tells the
  6177. * NIC to stop sending us irqs, engaging "in-intr-handler"
  6178. * event coalescing.
  6179. *
  6180. * Flush the mailbox to de-assert the IRQ immediately to prevent
  6181. * spurious interrupts. The flush impacts performance but
  6182. * excessive spurious interrupts can be worse in some cases.
  6183. */
  6184. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  6185. if (tg3_irq_sync(tp))
  6186. goto out;
  6187. sblk->status &= ~SD_STATUS_UPDATED;
  6188. if (likely(tg3_has_work(tnapi))) {
  6189. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  6190. napi_schedule(&tnapi->napi);
  6191. } else {
  6192. /* No work, shared interrupt perhaps? re-enable
  6193. * interrupts, and flush that PCI write
  6194. */
  6195. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  6196. 0x00000000);
  6197. }
  6198. out:
  6199. return IRQ_RETVAL(handled);
  6200. }
  6201. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  6202. {
  6203. struct tg3_napi *tnapi = dev_id;
  6204. struct tg3 *tp = tnapi->tp;
  6205. struct tg3_hw_status *sblk = tnapi->hw_status;
  6206. unsigned int handled = 1;
  6207. /* In INTx mode, it is possible for the interrupt to arrive at
  6208. * the CPU before the status block posted prior to the interrupt.
  6209. * Reading the PCI State register will confirm whether the
  6210. * interrupt is ours and will flush the status block.
  6211. */
  6212. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  6213. if (tg3_flag(tp, CHIP_RESETTING) ||
  6214. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  6215. handled = 0;
  6216. goto out;
  6217. }
  6218. }
  6219. /*
  6220. * writing any value to intr-mbox-0 clears PCI INTA# and
  6221. * chip-internal interrupt pending events.
  6222. * writing non-zero to intr-mbox-0 additional tells the
  6223. * NIC to stop sending us irqs, engaging "in-intr-handler"
  6224. * event coalescing.
  6225. *
  6226. * Flush the mailbox to de-assert the IRQ immediately to prevent
  6227. * spurious interrupts. The flush impacts performance but
  6228. * excessive spurious interrupts can be worse in some cases.
  6229. */
  6230. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  6231. /*
  6232. * In a shared interrupt configuration, sometimes other devices'
  6233. * interrupts will scream. We record the current status tag here
  6234. * so that the above check can report that the screaming interrupts
  6235. * are unhandled. Eventually they will be silenced.
  6236. */
  6237. tnapi->last_irq_tag = sblk->status_tag;
  6238. if (tg3_irq_sync(tp))
  6239. goto out;
  6240. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  6241. napi_schedule(&tnapi->napi);
  6242. out:
  6243. return IRQ_RETVAL(handled);
  6244. }
  6245. /* ISR for interrupt test */
  6246. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  6247. {
  6248. struct tg3_napi *tnapi = dev_id;
  6249. struct tg3 *tp = tnapi->tp;
  6250. struct tg3_hw_status *sblk = tnapi->hw_status;
  6251. if ((sblk->status & SD_STATUS_UPDATED) ||
  6252. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  6253. tg3_disable_ints(tp);
  6254. return IRQ_RETVAL(1);
  6255. }
  6256. return IRQ_RETVAL(0);
  6257. }
  6258. #ifdef CONFIG_NET_POLL_CONTROLLER
  6259. static void tg3_poll_controller(struct net_device *dev)
  6260. {
  6261. int i;
  6262. struct tg3 *tp = netdev_priv(dev);
  6263. if (tg3_irq_sync(tp))
  6264. return;
  6265. for (i = 0; i < tp->irq_cnt; i++)
  6266. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  6267. }
  6268. #endif
  6269. static void tg3_tx_timeout(struct net_device *dev)
  6270. {
  6271. struct tg3 *tp = netdev_priv(dev);
  6272. if (netif_msg_tx_err(tp)) {
  6273. netdev_err(dev, "transmit timed out, resetting\n");
  6274. tg3_dump_state(tp);
  6275. }
  6276. tg3_reset_task_schedule(tp);
  6277. }
  6278. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  6279. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  6280. {
  6281. u32 base = (u32) mapping & 0xffffffff;
  6282. return base + len + 8 < base;
  6283. }
  6284. /* Test for TSO DMA buffers that cross into regions which are within MSS bytes
  6285. * of any 4GB boundaries: 4G, 8G, etc
  6286. */
  6287. static inline int tg3_4g_tso_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  6288. u32 len, u32 mss)
  6289. {
  6290. if (tg3_asic_rev(tp) == ASIC_REV_5762 && mss) {
  6291. u32 base = (u32) mapping & 0xffffffff;
  6292. return ((base + len + (mss & 0x3fff)) < base);
  6293. }
  6294. return 0;
  6295. }
  6296. /* Test for DMA addresses > 40-bit */
  6297. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  6298. int len)
  6299. {
  6300. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  6301. if (tg3_flag(tp, 40BIT_DMA_BUG))
  6302. return ((u64) mapping + len) > DMA_BIT_MASK(40);
  6303. return 0;
  6304. #else
  6305. return 0;
  6306. #endif
  6307. }
  6308. static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
  6309. dma_addr_t mapping, u32 len, u32 flags,
  6310. u32 mss, u32 vlan)
  6311. {
  6312. txbd->addr_hi = ((u64) mapping >> 32);
  6313. txbd->addr_lo = ((u64) mapping & 0xffffffff);
  6314. txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
  6315. txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
  6316. }
  6317. static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
  6318. dma_addr_t map, u32 len, u32 flags,
  6319. u32 mss, u32 vlan)
  6320. {
  6321. struct tg3 *tp = tnapi->tp;
  6322. bool hwbug = false;
  6323. if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
  6324. hwbug = true;
  6325. if (tg3_4g_overflow_test(map, len))
  6326. hwbug = true;
  6327. if (tg3_4g_tso_overflow_test(tp, map, len, mss))
  6328. hwbug = true;
  6329. if (tg3_40bit_overflow_test(tp, map, len))
  6330. hwbug = true;
  6331. if (tp->dma_limit) {
  6332. u32 prvidx = *entry;
  6333. u32 tmp_flag = flags & ~TXD_FLAG_END;
  6334. while (len > tp->dma_limit && *budget) {
  6335. u32 frag_len = tp->dma_limit;
  6336. len -= tp->dma_limit;
  6337. /* Avoid the 8byte DMA problem */
  6338. if (len <= 8) {
  6339. len += tp->dma_limit / 2;
  6340. frag_len = tp->dma_limit / 2;
  6341. }
  6342. tnapi->tx_buffers[*entry].fragmented = true;
  6343. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  6344. frag_len, tmp_flag, mss, vlan);
  6345. *budget -= 1;
  6346. prvidx = *entry;
  6347. *entry = NEXT_TX(*entry);
  6348. map += frag_len;
  6349. }
  6350. if (len) {
  6351. if (*budget) {
  6352. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  6353. len, flags, mss, vlan);
  6354. *budget -= 1;
  6355. *entry = NEXT_TX(*entry);
  6356. } else {
  6357. hwbug = true;
  6358. tnapi->tx_buffers[prvidx].fragmented = false;
  6359. }
  6360. }
  6361. } else {
  6362. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  6363. len, flags, mss, vlan);
  6364. *entry = NEXT_TX(*entry);
  6365. }
  6366. return hwbug;
  6367. }
  6368. static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
  6369. {
  6370. int i;
  6371. struct sk_buff *skb;
  6372. struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
  6373. skb = txb->skb;
  6374. txb->skb = NULL;
  6375. pci_unmap_single(tnapi->tp->pdev,
  6376. dma_unmap_addr(txb, mapping),
  6377. skb_headlen(skb),
  6378. PCI_DMA_TODEVICE);
  6379. while (txb->fragmented) {
  6380. txb->fragmented = false;
  6381. entry = NEXT_TX(entry);
  6382. txb = &tnapi->tx_buffers[entry];
  6383. }
  6384. for (i = 0; i <= last; i++) {
  6385. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  6386. entry = NEXT_TX(entry);
  6387. txb = &tnapi->tx_buffers[entry];
  6388. pci_unmap_page(tnapi->tp->pdev,
  6389. dma_unmap_addr(txb, mapping),
  6390. skb_frag_size(frag), PCI_DMA_TODEVICE);
  6391. while (txb->fragmented) {
  6392. txb->fragmented = false;
  6393. entry = NEXT_TX(entry);
  6394. txb = &tnapi->tx_buffers[entry];
  6395. }
  6396. }
  6397. }
  6398. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  6399. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  6400. struct sk_buff **pskb,
  6401. u32 *entry, u32 *budget,
  6402. u32 base_flags, u32 mss, u32 vlan)
  6403. {
  6404. struct tg3 *tp = tnapi->tp;
  6405. struct sk_buff *new_skb, *skb = *pskb;
  6406. dma_addr_t new_addr = 0;
  6407. int ret = 0;
  6408. if (tg3_asic_rev(tp) != ASIC_REV_5701)
  6409. new_skb = skb_copy(skb, GFP_ATOMIC);
  6410. else {
  6411. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  6412. new_skb = skb_copy_expand(skb,
  6413. skb_headroom(skb) + more_headroom,
  6414. skb_tailroom(skb), GFP_ATOMIC);
  6415. }
  6416. if (!new_skb) {
  6417. ret = -1;
  6418. } else {
  6419. /* New SKB is guaranteed to be linear. */
  6420. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  6421. PCI_DMA_TODEVICE);
  6422. /* Make sure the mapping succeeded */
  6423. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  6424. dev_kfree_skb_any(new_skb);
  6425. ret = -1;
  6426. } else {
  6427. u32 save_entry = *entry;
  6428. base_flags |= TXD_FLAG_END;
  6429. tnapi->tx_buffers[*entry].skb = new_skb;
  6430. dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
  6431. mapping, new_addr);
  6432. if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
  6433. new_skb->len, base_flags,
  6434. mss, vlan)) {
  6435. tg3_tx_skb_unmap(tnapi, save_entry, -1);
  6436. dev_kfree_skb_any(new_skb);
  6437. ret = -1;
  6438. }
  6439. }
  6440. }
  6441. dev_consume_skb_any(skb);
  6442. *pskb = new_skb;
  6443. return ret;
  6444. }
  6445. static bool tg3_tso_bug_gso_check(struct tg3_napi *tnapi, struct sk_buff *skb)
  6446. {
  6447. /* Check if we will never have enough descriptors,
  6448. * as gso_segs can be more than current ring size
  6449. */
  6450. return skb_shinfo(skb)->gso_segs < tnapi->tx_pending / 3;
  6451. }
  6452. static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
  6453. /* Use GSO to workaround all TSO packets that meet HW bug conditions
  6454. * indicated in tg3_tx_frag_set()
  6455. */
  6456. static int tg3_tso_bug(struct tg3 *tp, struct tg3_napi *tnapi,
  6457. struct netdev_queue *txq, struct sk_buff *skb)
  6458. {
  6459. struct sk_buff *segs, *nskb;
  6460. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  6461. /* Estimate the number of fragments in the worst case */
  6462. if (unlikely(tg3_tx_avail(tnapi) <= frag_cnt_est)) {
  6463. netif_tx_stop_queue(txq);
  6464. /* netif_tx_stop_queue() must be done before checking
  6465. * checking tx index in tg3_tx_avail() below, because in
  6466. * tg3_tx(), we update tx index before checking for
  6467. * netif_tx_queue_stopped().
  6468. */
  6469. smp_mb();
  6470. if (tg3_tx_avail(tnapi) <= frag_cnt_est)
  6471. return NETDEV_TX_BUSY;
  6472. netif_tx_wake_queue(txq);
  6473. }
  6474. segs = skb_gso_segment(skb, tp->dev->features &
  6475. ~(NETIF_F_TSO | NETIF_F_TSO6));
  6476. if (IS_ERR(segs) || !segs)
  6477. goto tg3_tso_bug_end;
  6478. do {
  6479. nskb = segs;
  6480. segs = segs->next;
  6481. nskb->next = NULL;
  6482. tg3_start_xmit(nskb, tp->dev);
  6483. } while (segs);
  6484. tg3_tso_bug_end:
  6485. dev_consume_skb_any(skb);
  6486. return NETDEV_TX_OK;
  6487. }
  6488. /* hard_start_xmit for all devices */
  6489. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  6490. {
  6491. struct tg3 *tp = netdev_priv(dev);
  6492. u32 len, entry, base_flags, mss, vlan = 0;
  6493. u32 budget;
  6494. int i = -1, would_hit_hwbug;
  6495. dma_addr_t mapping;
  6496. struct tg3_napi *tnapi;
  6497. struct netdev_queue *txq;
  6498. unsigned int last;
  6499. struct iphdr *iph = NULL;
  6500. struct tcphdr *tcph = NULL;
  6501. __sum16 tcp_csum = 0, ip_csum = 0;
  6502. __be16 ip_tot_len = 0;
  6503. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  6504. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  6505. if (tg3_flag(tp, ENABLE_TSS))
  6506. tnapi++;
  6507. budget = tg3_tx_avail(tnapi);
  6508. /* We are running in BH disabled context with netif_tx_lock
  6509. * and TX reclaim runs via tp->napi.poll inside of a software
  6510. * interrupt. Furthermore, IRQ processing runs lockless so we have
  6511. * no IRQ context deadlocks to worry about either. Rejoice!
  6512. */
  6513. if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
  6514. if (!netif_tx_queue_stopped(txq)) {
  6515. netif_tx_stop_queue(txq);
  6516. /* This is a hard error, log it. */
  6517. netdev_err(dev,
  6518. "BUG! Tx Ring full when queue awake!\n");
  6519. }
  6520. return NETDEV_TX_BUSY;
  6521. }
  6522. entry = tnapi->tx_prod;
  6523. base_flags = 0;
  6524. mss = skb_shinfo(skb)->gso_size;
  6525. if (mss) {
  6526. u32 tcp_opt_len, hdr_len;
  6527. if (skb_cow_head(skb, 0))
  6528. goto drop;
  6529. iph = ip_hdr(skb);
  6530. tcp_opt_len = tcp_optlen(skb);
  6531. hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb) - ETH_HLEN;
  6532. /* HW/FW can not correctly segment packets that have been
  6533. * vlan encapsulated.
  6534. */
  6535. if (skb->protocol == htons(ETH_P_8021Q) ||
  6536. skb->protocol == htons(ETH_P_8021AD)) {
  6537. if (tg3_tso_bug_gso_check(tnapi, skb))
  6538. return tg3_tso_bug(tp, tnapi, txq, skb);
  6539. goto drop;
  6540. }
  6541. if (!skb_is_gso_v6(skb)) {
  6542. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  6543. tg3_flag(tp, TSO_BUG)) {
  6544. if (tg3_tso_bug_gso_check(tnapi, skb))
  6545. return tg3_tso_bug(tp, tnapi, txq, skb);
  6546. goto drop;
  6547. }
  6548. ip_csum = iph->check;
  6549. ip_tot_len = iph->tot_len;
  6550. iph->check = 0;
  6551. iph->tot_len = htons(mss + hdr_len);
  6552. }
  6553. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  6554. TXD_FLAG_CPU_POST_DMA);
  6555. tcph = tcp_hdr(skb);
  6556. tcp_csum = tcph->check;
  6557. if (tg3_flag(tp, HW_TSO_1) ||
  6558. tg3_flag(tp, HW_TSO_2) ||
  6559. tg3_flag(tp, HW_TSO_3)) {
  6560. tcph->check = 0;
  6561. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  6562. } else {
  6563. tcph->check = ~csum_tcpudp_magic(iph->saddr, iph->daddr,
  6564. 0, IPPROTO_TCP, 0);
  6565. }
  6566. if (tg3_flag(tp, HW_TSO_3)) {
  6567. mss |= (hdr_len & 0xc) << 12;
  6568. if (hdr_len & 0x10)
  6569. base_flags |= 0x00000010;
  6570. base_flags |= (hdr_len & 0x3e0) << 5;
  6571. } else if (tg3_flag(tp, HW_TSO_2))
  6572. mss |= hdr_len << 9;
  6573. else if (tg3_flag(tp, HW_TSO_1) ||
  6574. tg3_asic_rev(tp) == ASIC_REV_5705) {
  6575. if (tcp_opt_len || iph->ihl > 5) {
  6576. int tsflags;
  6577. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  6578. mss |= (tsflags << 11);
  6579. }
  6580. } else {
  6581. if (tcp_opt_len || iph->ihl > 5) {
  6582. int tsflags;
  6583. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  6584. base_flags |= tsflags << 12;
  6585. }
  6586. }
  6587. } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
  6588. /* HW/FW can not correctly checksum packets that have been
  6589. * vlan encapsulated.
  6590. */
  6591. if (skb->protocol == htons(ETH_P_8021Q) ||
  6592. skb->protocol == htons(ETH_P_8021AD)) {
  6593. if (skb_checksum_help(skb))
  6594. goto drop;
  6595. } else {
  6596. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  6597. }
  6598. }
  6599. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  6600. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  6601. base_flags |= TXD_FLAG_JMB_PKT;
  6602. if (skb_vlan_tag_present(skb)) {
  6603. base_flags |= TXD_FLAG_VLAN;
  6604. vlan = skb_vlan_tag_get(skb);
  6605. }
  6606. if ((unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) &&
  6607. tg3_flag(tp, TX_TSTAMP_EN)) {
  6608. skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
  6609. base_flags |= TXD_FLAG_HWTSTAMP;
  6610. }
  6611. len = skb_headlen(skb);
  6612. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  6613. if (pci_dma_mapping_error(tp->pdev, mapping))
  6614. goto drop;
  6615. tnapi->tx_buffers[entry].skb = skb;
  6616. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  6617. would_hit_hwbug = 0;
  6618. if (tg3_flag(tp, 5701_DMA_BUG))
  6619. would_hit_hwbug = 1;
  6620. if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
  6621. ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
  6622. mss, vlan)) {
  6623. would_hit_hwbug = 1;
  6624. } else if (skb_shinfo(skb)->nr_frags > 0) {
  6625. u32 tmp_mss = mss;
  6626. if (!tg3_flag(tp, HW_TSO_1) &&
  6627. !tg3_flag(tp, HW_TSO_2) &&
  6628. !tg3_flag(tp, HW_TSO_3))
  6629. tmp_mss = 0;
  6630. /* Now loop through additional data
  6631. * fragments, and queue them.
  6632. */
  6633. last = skb_shinfo(skb)->nr_frags - 1;
  6634. for (i = 0; i <= last; i++) {
  6635. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  6636. len = skb_frag_size(frag);
  6637. mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
  6638. len, DMA_TO_DEVICE);
  6639. tnapi->tx_buffers[entry].skb = NULL;
  6640. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  6641. mapping);
  6642. if (dma_mapping_error(&tp->pdev->dev, mapping))
  6643. goto dma_error;
  6644. if (!budget ||
  6645. tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
  6646. len, base_flags |
  6647. ((i == last) ? TXD_FLAG_END : 0),
  6648. tmp_mss, vlan)) {
  6649. would_hit_hwbug = 1;
  6650. break;
  6651. }
  6652. }
  6653. }
  6654. if (would_hit_hwbug) {
  6655. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
  6656. if (mss && tg3_tso_bug_gso_check(tnapi, skb)) {
  6657. /* If it's a TSO packet, do GSO instead of
  6658. * allocating and copying to a large linear SKB
  6659. */
  6660. if (ip_tot_len) {
  6661. iph->check = ip_csum;
  6662. iph->tot_len = ip_tot_len;
  6663. }
  6664. tcph->check = tcp_csum;
  6665. return tg3_tso_bug(tp, tnapi, txq, skb);
  6666. }
  6667. /* If the workaround fails due to memory/mapping
  6668. * failure, silently drop this packet.
  6669. */
  6670. entry = tnapi->tx_prod;
  6671. budget = tg3_tx_avail(tnapi);
  6672. if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
  6673. base_flags, mss, vlan))
  6674. goto drop_nofree;
  6675. }
  6676. skb_tx_timestamp(skb);
  6677. netdev_tx_sent_queue(txq, skb->len);
  6678. /* Sync BD data before updating mailbox */
  6679. wmb();
  6680. tnapi->tx_prod = entry;
  6681. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  6682. netif_tx_stop_queue(txq);
  6683. /* netif_tx_stop_queue() must be done before checking
  6684. * checking tx index in tg3_tx_avail() below, because in
  6685. * tg3_tx(), we update tx index before checking for
  6686. * netif_tx_queue_stopped().
  6687. */
  6688. smp_mb();
  6689. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  6690. netif_tx_wake_queue(txq);
  6691. }
  6692. if (!skb->xmit_more || netif_xmit_stopped(txq)) {
  6693. /* Packets are ready, update Tx producer idx on card. */
  6694. tw32_tx_mbox(tnapi->prodmbox, entry);
  6695. mmiowb();
  6696. }
  6697. return NETDEV_TX_OK;
  6698. dma_error:
  6699. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
  6700. tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
  6701. drop:
  6702. dev_kfree_skb_any(skb);
  6703. drop_nofree:
  6704. tp->tx_dropped++;
  6705. return NETDEV_TX_OK;
  6706. }
  6707. static void tg3_mac_loopback(struct tg3 *tp, bool enable)
  6708. {
  6709. if (enable) {
  6710. tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
  6711. MAC_MODE_PORT_MODE_MASK);
  6712. tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  6713. if (!tg3_flag(tp, 5705_PLUS))
  6714. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6715. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  6716. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  6717. else
  6718. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  6719. } else {
  6720. tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
  6721. if (tg3_flag(tp, 5705_PLUS) ||
  6722. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
  6723. tg3_asic_rev(tp) == ASIC_REV_5700)
  6724. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  6725. }
  6726. tw32(MAC_MODE, tp->mac_mode);
  6727. udelay(40);
  6728. }
  6729. static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
  6730. {
  6731. u32 val, bmcr, mac_mode, ptest = 0;
  6732. tg3_phy_toggle_apd(tp, false);
  6733. tg3_phy_toggle_automdix(tp, false);
  6734. if (extlpbk && tg3_phy_set_extloopbk(tp))
  6735. return -EIO;
  6736. bmcr = BMCR_FULLDPLX;
  6737. switch (speed) {
  6738. case SPEED_10:
  6739. break;
  6740. case SPEED_100:
  6741. bmcr |= BMCR_SPEED100;
  6742. break;
  6743. case SPEED_1000:
  6744. default:
  6745. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  6746. speed = SPEED_100;
  6747. bmcr |= BMCR_SPEED100;
  6748. } else {
  6749. speed = SPEED_1000;
  6750. bmcr |= BMCR_SPEED1000;
  6751. }
  6752. }
  6753. if (extlpbk) {
  6754. if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  6755. tg3_readphy(tp, MII_CTRL1000, &val);
  6756. val |= CTL1000_AS_MASTER |
  6757. CTL1000_ENABLE_MASTER;
  6758. tg3_writephy(tp, MII_CTRL1000, val);
  6759. } else {
  6760. ptest = MII_TG3_FET_PTEST_TRIM_SEL |
  6761. MII_TG3_FET_PTEST_TRIM_2;
  6762. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
  6763. }
  6764. } else
  6765. bmcr |= BMCR_LOOPBACK;
  6766. tg3_writephy(tp, MII_BMCR, bmcr);
  6767. /* The write needs to be flushed for the FETs */
  6768. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  6769. tg3_readphy(tp, MII_BMCR, &bmcr);
  6770. udelay(40);
  6771. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  6772. tg3_asic_rev(tp) == ASIC_REV_5785) {
  6773. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
  6774. MII_TG3_FET_PTEST_FRC_TX_LINK |
  6775. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  6776. /* The write needs to be flushed for the AC131 */
  6777. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  6778. }
  6779. /* Reset to prevent losing 1st rx packet intermittently */
  6780. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  6781. tg3_flag(tp, 5780_CLASS)) {
  6782. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6783. udelay(10);
  6784. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6785. }
  6786. mac_mode = tp->mac_mode &
  6787. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  6788. if (speed == SPEED_1000)
  6789. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  6790. else
  6791. mac_mode |= MAC_MODE_PORT_MODE_MII;
  6792. if (tg3_asic_rev(tp) == ASIC_REV_5700) {
  6793. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  6794. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  6795. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  6796. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  6797. mac_mode |= MAC_MODE_LINK_POLARITY;
  6798. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  6799. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  6800. }
  6801. tw32(MAC_MODE, mac_mode);
  6802. udelay(40);
  6803. return 0;
  6804. }
  6805. static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
  6806. {
  6807. struct tg3 *tp = netdev_priv(dev);
  6808. if (features & NETIF_F_LOOPBACK) {
  6809. if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
  6810. return;
  6811. spin_lock_bh(&tp->lock);
  6812. tg3_mac_loopback(tp, true);
  6813. netif_carrier_on(tp->dev);
  6814. spin_unlock_bh(&tp->lock);
  6815. netdev_info(dev, "Internal MAC loopback mode enabled.\n");
  6816. } else {
  6817. if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  6818. return;
  6819. spin_lock_bh(&tp->lock);
  6820. tg3_mac_loopback(tp, false);
  6821. /* Force link status check */
  6822. tg3_setup_phy(tp, true);
  6823. spin_unlock_bh(&tp->lock);
  6824. netdev_info(dev, "Internal MAC loopback mode disabled.\n");
  6825. }
  6826. }
  6827. static netdev_features_t tg3_fix_features(struct net_device *dev,
  6828. netdev_features_t features)
  6829. {
  6830. struct tg3 *tp = netdev_priv(dev);
  6831. if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
  6832. features &= ~NETIF_F_ALL_TSO;
  6833. return features;
  6834. }
  6835. static int tg3_set_features(struct net_device *dev, netdev_features_t features)
  6836. {
  6837. netdev_features_t changed = dev->features ^ features;
  6838. if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
  6839. tg3_set_loopback(dev, features);
  6840. return 0;
  6841. }
  6842. static void tg3_rx_prodring_free(struct tg3 *tp,
  6843. struct tg3_rx_prodring_set *tpr)
  6844. {
  6845. int i;
  6846. if (tpr != &tp->napi[0].prodring) {
  6847. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  6848. i = (i + 1) & tp->rx_std_ring_mask)
  6849. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  6850. tp->rx_pkt_map_sz);
  6851. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  6852. for (i = tpr->rx_jmb_cons_idx;
  6853. i != tpr->rx_jmb_prod_idx;
  6854. i = (i + 1) & tp->rx_jmb_ring_mask) {
  6855. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  6856. TG3_RX_JMB_MAP_SZ);
  6857. }
  6858. }
  6859. return;
  6860. }
  6861. for (i = 0; i <= tp->rx_std_ring_mask; i++)
  6862. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  6863. tp->rx_pkt_map_sz);
  6864. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  6865. for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
  6866. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  6867. TG3_RX_JMB_MAP_SZ);
  6868. }
  6869. }
  6870. /* Initialize rx rings for packet processing.
  6871. *
  6872. * The chip has been shut down and the driver detached from
  6873. * the networking, so no interrupts or new tx packets will
  6874. * end up in the driver. tp->{tx,}lock are held and thus
  6875. * we may not sleep.
  6876. */
  6877. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  6878. struct tg3_rx_prodring_set *tpr)
  6879. {
  6880. u32 i, rx_pkt_dma_sz;
  6881. tpr->rx_std_cons_idx = 0;
  6882. tpr->rx_std_prod_idx = 0;
  6883. tpr->rx_jmb_cons_idx = 0;
  6884. tpr->rx_jmb_prod_idx = 0;
  6885. if (tpr != &tp->napi[0].prodring) {
  6886. memset(&tpr->rx_std_buffers[0], 0,
  6887. TG3_RX_STD_BUFF_RING_SIZE(tp));
  6888. if (tpr->rx_jmb_buffers)
  6889. memset(&tpr->rx_jmb_buffers[0], 0,
  6890. TG3_RX_JMB_BUFF_RING_SIZE(tp));
  6891. goto done;
  6892. }
  6893. /* Zero out all descriptors. */
  6894. memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
  6895. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  6896. if (tg3_flag(tp, 5780_CLASS) &&
  6897. tp->dev->mtu > ETH_DATA_LEN)
  6898. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  6899. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  6900. /* Initialize invariants of the rings, we only set this
  6901. * stuff once. This works because the card does not
  6902. * write into the rx buffer posting rings.
  6903. */
  6904. for (i = 0; i <= tp->rx_std_ring_mask; i++) {
  6905. struct tg3_rx_buffer_desc *rxd;
  6906. rxd = &tpr->rx_std[i];
  6907. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  6908. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  6909. rxd->opaque = (RXD_OPAQUE_RING_STD |
  6910. (i << RXD_OPAQUE_INDEX_SHIFT));
  6911. }
  6912. /* Now allocate fresh SKBs for each rx ring. */
  6913. for (i = 0; i < tp->rx_pending; i++) {
  6914. unsigned int frag_size;
  6915. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i,
  6916. &frag_size) < 0) {
  6917. netdev_warn(tp->dev,
  6918. "Using a smaller RX standard ring. Only "
  6919. "%d out of %d buffers were allocated "
  6920. "successfully\n", i, tp->rx_pending);
  6921. if (i == 0)
  6922. goto initfail;
  6923. tp->rx_pending = i;
  6924. break;
  6925. }
  6926. }
  6927. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  6928. goto done;
  6929. memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
  6930. if (!tg3_flag(tp, JUMBO_RING_ENABLE))
  6931. goto done;
  6932. for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
  6933. struct tg3_rx_buffer_desc *rxd;
  6934. rxd = &tpr->rx_jmb[i].std;
  6935. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  6936. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  6937. RXD_FLAG_JUMBO;
  6938. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  6939. (i << RXD_OPAQUE_INDEX_SHIFT));
  6940. }
  6941. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  6942. unsigned int frag_size;
  6943. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i,
  6944. &frag_size) < 0) {
  6945. netdev_warn(tp->dev,
  6946. "Using a smaller RX jumbo ring. Only %d "
  6947. "out of %d buffers were allocated "
  6948. "successfully\n", i, tp->rx_jumbo_pending);
  6949. if (i == 0)
  6950. goto initfail;
  6951. tp->rx_jumbo_pending = i;
  6952. break;
  6953. }
  6954. }
  6955. done:
  6956. return 0;
  6957. initfail:
  6958. tg3_rx_prodring_free(tp, tpr);
  6959. return -ENOMEM;
  6960. }
  6961. static void tg3_rx_prodring_fini(struct tg3 *tp,
  6962. struct tg3_rx_prodring_set *tpr)
  6963. {
  6964. kfree(tpr->rx_std_buffers);
  6965. tpr->rx_std_buffers = NULL;
  6966. kfree(tpr->rx_jmb_buffers);
  6967. tpr->rx_jmb_buffers = NULL;
  6968. if (tpr->rx_std) {
  6969. dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
  6970. tpr->rx_std, tpr->rx_std_mapping);
  6971. tpr->rx_std = NULL;
  6972. }
  6973. if (tpr->rx_jmb) {
  6974. dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
  6975. tpr->rx_jmb, tpr->rx_jmb_mapping);
  6976. tpr->rx_jmb = NULL;
  6977. }
  6978. }
  6979. static int tg3_rx_prodring_init(struct tg3 *tp,
  6980. struct tg3_rx_prodring_set *tpr)
  6981. {
  6982. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
  6983. GFP_KERNEL);
  6984. if (!tpr->rx_std_buffers)
  6985. return -ENOMEM;
  6986. tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
  6987. TG3_RX_STD_RING_BYTES(tp),
  6988. &tpr->rx_std_mapping,
  6989. GFP_KERNEL);
  6990. if (!tpr->rx_std)
  6991. goto err_out;
  6992. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  6993. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
  6994. GFP_KERNEL);
  6995. if (!tpr->rx_jmb_buffers)
  6996. goto err_out;
  6997. tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
  6998. TG3_RX_JMB_RING_BYTES(tp),
  6999. &tpr->rx_jmb_mapping,
  7000. GFP_KERNEL);
  7001. if (!tpr->rx_jmb)
  7002. goto err_out;
  7003. }
  7004. return 0;
  7005. err_out:
  7006. tg3_rx_prodring_fini(tp, tpr);
  7007. return -ENOMEM;
  7008. }
  7009. /* Free up pending packets in all rx/tx rings.
  7010. *
  7011. * The chip has been shut down and the driver detached from
  7012. * the networking, so no interrupts or new tx packets will
  7013. * end up in the driver. tp->{tx,}lock is not held and we are not
  7014. * in an interrupt context and thus may sleep.
  7015. */
  7016. static void tg3_free_rings(struct tg3 *tp)
  7017. {
  7018. int i, j;
  7019. for (j = 0; j < tp->irq_cnt; j++) {
  7020. struct tg3_napi *tnapi = &tp->napi[j];
  7021. tg3_rx_prodring_free(tp, &tnapi->prodring);
  7022. if (!tnapi->tx_buffers)
  7023. continue;
  7024. for (i = 0; i < TG3_TX_RING_SIZE; i++) {
  7025. struct sk_buff *skb = tnapi->tx_buffers[i].skb;
  7026. if (!skb)
  7027. continue;
  7028. tg3_tx_skb_unmap(tnapi, i,
  7029. skb_shinfo(skb)->nr_frags - 1);
  7030. dev_consume_skb_any(skb);
  7031. }
  7032. netdev_tx_reset_queue(netdev_get_tx_queue(tp->dev, j));
  7033. }
  7034. }
  7035. /* Initialize tx/rx rings for packet processing.
  7036. *
  7037. * The chip has been shut down and the driver detached from
  7038. * the networking, so no interrupts or new tx packets will
  7039. * end up in the driver. tp->{tx,}lock are held and thus
  7040. * we may not sleep.
  7041. */
  7042. static int tg3_init_rings(struct tg3 *tp)
  7043. {
  7044. int i;
  7045. /* Free up all the SKBs. */
  7046. tg3_free_rings(tp);
  7047. for (i = 0; i < tp->irq_cnt; i++) {
  7048. struct tg3_napi *tnapi = &tp->napi[i];
  7049. tnapi->last_tag = 0;
  7050. tnapi->last_irq_tag = 0;
  7051. tnapi->hw_status->status = 0;
  7052. tnapi->hw_status->status_tag = 0;
  7053. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7054. tnapi->tx_prod = 0;
  7055. tnapi->tx_cons = 0;
  7056. if (tnapi->tx_ring)
  7057. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  7058. tnapi->rx_rcb_ptr = 0;
  7059. if (tnapi->rx_rcb)
  7060. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  7061. if (tnapi->prodring.rx_std &&
  7062. tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
  7063. tg3_free_rings(tp);
  7064. return -ENOMEM;
  7065. }
  7066. }
  7067. return 0;
  7068. }
  7069. static void tg3_mem_tx_release(struct tg3 *tp)
  7070. {
  7071. int i;
  7072. for (i = 0; i < tp->irq_max; i++) {
  7073. struct tg3_napi *tnapi = &tp->napi[i];
  7074. if (tnapi->tx_ring) {
  7075. dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
  7076. tnapi->tx_ring, tnapi->tx_desc_mapping);
  7077. tnapi->tx_ring = NULL;
  7078. }
  7079. kfree(tnapi->tx_buffers);
  7080. tnapi->tx_buffers = NULL;
  7081. }
  7082. }
  7083. static int tg3_mem_tx_acquire(struct tg3 *tp)
  7084. {
  7085. int i;
  7086. struct tg3_napi *tnapi = &tp->napi[0];
  7087. /* If multivector TSS is enabled, vector 0 does not handle
  7088. * tx interrupts. Don't allocate any resources for it.
  7089. */
  7090. if (tg3_flag(tp, ENABLE_TSS))
  7091. tnapi++;
  7092. for (i = 0; i < tp->txq_cnt; i++, tnapi++) {
  7093. tnapi->tx_buffers = kcalloc(TG3_TX_RING_SIZE,
  7094. sizeof(struct tg3_tx_ring_info),
  7095. GFP_KERNEL);
  7096. if (!tnapi->tx_buffers)
  7097. goto err_out;
  7098. tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
  7099. TG3_TX_RING_BYTES,
  7100. &tnapi->tx_desc_mapping,
  7101. GFP_KERNEL);
  7102. if (!tnapi->tx_ring)
  7103. goto err_out;
  7104. }
  7105. return 0;
  7106. err_out:
  7107. tg3_mem_tx_release(tp);
  7108. return -ENOMEM;
  7109. }
  7110. static void tg3_mem_rx_release(struct tg3 *tp)
  7111. {
  7112. int i;
  7113. for (i = 0; i < tp->irq_max; i++) {
  7114. struct tg3_napi *tnapi = &tp->napi[i];
  7115. tg3_rx_prodring_fini(tp, &tnapi->prodring);
  7116. if (!tnapi->rx_rcb)
  7117. continue;
  7118. dma_free_coherent(&tp->pdev->dev,
  7119. TG3_RX_RCB_RING_BYTES(tp),
  7120. tnapi->rx_rcb,
  7121. tnapi->rx_rcb_mapping);
  7122. tnapi->rx_rcb = NULL;
  7123. }
  7124. }
  7125. static int tg3_mem_rx_acquire(struct tg3 *tp)
  7126. {
  7127. unsigned int i, limit;
  7128. limit = tp->rxq_cnt;
  7129. /* If RSS is enabled, we need a (dummy) producer ring
  7130. * set on vector zero. This is the true hw prodring.
  7131. */
  7132. if (tg3_flag(tp, ENABLE_RSS))
  7133. limit++;
  7134. for (i = 0; i < limit; i++) {
  7135. struct tg3_napi *tnapi = &tp->napi[i];
  7136. if (tg3_rx_prodring_init(tp, &tnapi->prodring))
  7137. goto err_out;
  7138. /* If multivector RSS is enabled, vector 0
  7139. * does not handle rx or tx interrupts.
  7140. * Don't allocate any resources for it.
  7141. */
  7142. if (!i && tg3_flag(tp, ENABLE_RSS))
  7143. continue;
  7144. tnapi->rx_rcb = dma_zalloc_coherent(&tp->pdev->dev,
  7145. TG3_RX_RCB_RING_BYTES(tp),
  7146. &tnapi->rx_rcb_mapping,
  7147. GFP_KERNEL);
  7148. if (!tnapi->rx_rcb)
  7149. goto err_out;
  7150. }
  7151. return 0;
  7152. err_out:
  7153. tg3_mem_rx_release(tp);
  7154. return -ENOMEM;
  7155. }
  7156. /*
  7157. * Must not be invoked with interrupt sources disabled and
  7158. * the hardware shutdown down.
  7159. */
  7160. static void tg3_free_consistent(struct tg3 *tp)
  7161. {
  7162. int i;
  7163. for (i = 0; i < tp->irq_cnt; i++) {
  7164. struct tg3_napi *tnapi = &tp->napi[i];
  7165. if (tnapi->hw_status) {
  7166. dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
  7167. tnapi->hw_status,
  7168. tnapi->status_mapping);
  7169. tnapi->hw_status = NULL;
  7170. }
  7171. }
  7172. tg3_mem_rx_release(tp);
  7173. tg3_mem_tx_release(tp);
  7174. /* tp->hw_stats can be referenced safely:
  7175. * 1. under rtnl_lock
  7176. * 2. or under tp->lock if TG3_FLAG_INIT_COMPLETE is set.
  7177. */
  7178. if (tp->hw_stats) {
  7179. dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
  7180. tp->hw_stats, tp->stats_mapping);
  7181. tp->hw_stats = NULL;
  7182. }
  7183. }
  7184. /*
  7185. * Must not be invoked with interrupt sources disabled and
  7186. * the hardware shutdown down. Can sleep.
  7187. */
  7188. static int tg3_alloc_consistent(struct tg3 *tp)
  7189. {
  7190. int i;
  7191. tp->hw_stats = dma_zalloc_coherent(&tp->pdev->dev,
  7192. sizeof(struct tg3_hw_stats),
  7193. &tp->stats_mapping, GFP_KERNEL);
  7194. if (!tp->hw_stats)
  7195. goto err_out;
  7196. for (i = 0; i < tp->irq_cnt; i++) {
  7197. struct tg3_napi *tnapi = &tp->napi[i];
  7198. struct tg3_hw_status *sblk;
  7199. tnapi->hw_status = dma_zalloc_coherent(&tp->pdev->dev,
  7200. TG3_HW_STATUS_SIZE,
  7201. &tnapi->status_mapping,
  7202. GFP_KERNEL);
  7203. if (!tnapi->hw_status)
  7204. goto err_out;
  7205. sblk = tnapi->hw_status;
  7206. if (tg3_flag(tp, ENABLE_RSS)) {
  7207. u16 *prodptr = NULL;
  7208. /*
  7209. * When RSS is enabled, the status block format changes
  7210. * slightly. The "rx_jumbo_consumer", "reserved",
  7211. * and "rx_mini_consumer" members get mapped to the
  7212. * other three rx return ring producer indexes.
  7213. */
  7214. switch (i) {
  7215. case 1:
  7216. prodptr = &sblk->idx[0].rx_producer;
  7217. break;
  7218. case 2:
  7219. prodptr = &sblk->rx_jumbo_consumer;
  7220. break;
  7221. case 3:
  7222. prodptr = &sblk->reserved;
  7223. break;
  7224. case 4:
  7225. prodptr = &sblk->rx_mini_consumer;
  7226. break;
  7227. }
  7228. tnapi->rx_rcb_prod_idx = prodptr;
  7229. } else {
  7230. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  7231. }
  7232. }
  7233. if (tg3_mem_tx_acquire(tp) || tg3_mem_rx_acquire(tp))
  7234. goto err_out;
  7235. return 0;
  7236. err_out:
  7237. tg3_free_consistent(tp);
  7238. return -ENOMEM;
  7239. }
  7240. #define MAX_WAIT_CNT 1000
  7241. /* To stop a block, clear the enable bit and poll till it
  7242. * clears. tp->lock is held.
  7243. */
  7244. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, bool silent)
  7245. {
  7246. unsigned int i;
  7247. u32 val;
  7248. if (tg3_flag(tp, 5705_PLUS)) {
  7249. switch (ofs) {
  7250. case RCVLSC_MODE:
  7251. case DMAC_MODE:
  7252. case MBFREE_MODE:
  7253. case BUFMGR_MODE:
  7254. case MEMARB_MODE:
  7255. /* We can't enable/disable these bits of the
  7256. * 5705/5750, just say success.
  7257. */
  7258. return 0;
  7259. default:
  7260. break;
  7261. }
  7262. }
  7263. val = tr32(ofs);
  7264. val &= ~enable_bit;
  7265. tw32_f(ofs, val);
  7266. for (i = 0; i < MAX_WAIT_CNT; i++) {
  7267. if (pci_channel_offline(tp->pdev)) {
  7268. dev_err(&tp->pdev->dev,
  7269. "tg3_stop_block device offline, "
  7270. "ofs=%lx enable_bit=%x\n",
  7271. ofs, enable_bit);
  7272. return -ENODEV;
  7273. }
  7274. udelay(100);
  7275. val = tr32(ofs);
  7276. if ((val & enable_bit) == 0)
  7277. break;
  7278. }
  7279. if (i == MAX_WAIT_CNT && !silent) {
  7280. dev_err(&tp->pdev->dev,
  7281. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  7282. ofs, enable_bit);
  7283. return -ENODEV;
  7284. }
  7285. return 0;
  7286. }
  7287. /* tp->lock is held. */
  7288. static int tg3_abort_hw(struct tg3 *tp, bool silent)
  7289. {
  7290. int i, err;
  7291. tg3_disable_ints(tp);
  7292. if (pci_channel_offline(tp->pdev)) {
  7293. tp->rx_mode &= ~(RX_MODE_ENABLE | TX_MODE_ENABLE);
  7294. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  7295. err = -ENODEV;
  7296. goto err_no_dev;
  7297. }
  7298. tp->rx_mode &= ~RX_MODE_ENABLE;
  7299. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7300. udelay(10);
  7301. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  7302. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  7303. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  7304. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  7305. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  7306. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  7307. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  7308. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  7309. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  7310. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  7311. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  7312. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  7313. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  7314. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  7315. tw32_f(MAC_MODE, tp->mac_mode);
  7316. udelay(40);
  7317. tp->tx_mode &= ~TX_MODE_ENABLE;
  7318. tw32_f(MAC_TX_MODE, tp->tx_mode);
  7319. for (i = 0; i < MAX_WAIT_CNT; i++) {
  7320. udelay(100);
  7321. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  7322. break;
  7323. }
  7324. if (i >= MAX_WAIT_CNT) {
  7325. dev_err(&tp->pdev->dev,
  7326. "%s timed out, TX_MODE_ENABLE will not clear "
  7327. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  7328. err |= -ENODEV;
  7329. }
  7330. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  7331. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  7332. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  7333. tw32(FTQ_RESET, 0xffffffff);
  7334. tw32(FTQ_RESET, 0x00000000);
  7335. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  7336. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  7337. err_no_dev:
  7338. for (i = 0; i < tp->irq_cnt; i++) {
  7339. struct tg3_napi *tnapi = &tp->napi[i];
  7340. if (tnapi->hw_status)
  7341. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7342. }
  7343. return err;
  7344. }
  7345. /* Save PCI command register before chip reset */
  7346. static void tg3_save_pci_state(struct tg3 *tp)
  7347. {
  7348. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  7349. }
  7350. /* Restore PCI state after chip reset */
  7351. static void tg3_restore_pci_state(struct tg3 *tp)
  7352. {
  7353. u32 val;
  7354. /* Re-enable indirect register accesses. */
  7355. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  7356. tp->misc_host_ctrl);
  7357. /* Set MAX PCI retry to zero. */
  7358. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  7359. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0 &&
  7360. tg3_flag(tp, PCIX_MODE))
  7361. val |= PCISTATE_RETRY_SAME_DMA;
  7362. /* Allow reads and writes to the APE register and memory space. */
  7363. if (tg3_flag(tp, ENABLE_APE))
  7364. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  7365. PCISTATE_ALLOW_APE_SHMEM_WR |
  7366. PCISTATE_ALLOW_APE_PSPACE_WR;
  7367. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  7368. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  7369. if (!tg3_flag(tp, PCI_EXPRESS)) {
  7370. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  7371. tp->pci_cacheline_sz);
  7372. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  7373. tp->pci_lat_timer);
  7374. }
  7375. /* Make sure PCI-X relaxed ordering bit is clear. */
  7376. if (tg3_flag(tp, PCIX_MODE)) {
  7377. u16 pcix_cmd;
  7378. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7379. &pcix_cmd);
  7380. pcix_cmd &= ~PCI_X_CMD_ERO;
  7381. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7382. pcix_cmd);
  7383. }
  7384. if (tg3_flag(tp, 5780_CLASS)) {
  7385. /* Chip reset on 5780 will reset MSI enable bit,
  7386. * so need to restore it.
  7387. */
  7388. if (tg3_flag(tp, USING_MSI)) {
  7389. u16 ctrl;
  7390. pci_read_config_word(tp->pdev,
  7391. tp->msi_cap + PCI_MSI_FLAGS,
  7392. &ctrl);
  7393. pci_write_config_word(tp->pdev,
  7394. tp->msi_cap + PCI_MSI_FLAGS,
  7395. ctrl | PCI_MSI_FLAGS_ENABLE);
  7396. val = tr32(MSGINT_MODE);
  7397. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  7398. }
  7399. }
  7400. }
  7401. static void tg3_override_clk(struct tg3 *tp)
  7402. {
  7403. u32 val;
  7404. switch (tg3_asic_rev(tp)) {
  7405. case ASIC_REV_5717:
  7406. val = tr32(TG3_CPMU_CLCK_ORIDE_ENABLE);
  7407. tw32(TG3_CPMU_CLCK_ORIDE_ENABLE, val |
  7408. TG3_CPMU_MAC_ORIDE_ENABLE);
  7409. break;
  7410. case ASIC_REV_5719:
  7411. case ASIC_REV_5720:
  7412. tw32(TG3_CPMU_CLCK_ORIDE, CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
  7413. break;
  7414. default:
  7415. return;
  7416. }
  7417. }
  7418. static void tg3_restore_clk(struct tg3 *tp)
  7419. {
  7420. u32 val;
  7421. switch (tg3_asic_rev(tp)) {
  7422. case ASIC_REV_5717:
  7423. val = tr32(TG3_CPMU_CLCK_ORIDE_ENABLE);
  7424. tw32(TG3_CPMU_CLCK_ORIDE_ENABLE,
  7425. val & ~TG3_CPMU_MAC_ORIDE_ENABLE);
  7426. break;
  7427. case ASIC_REV_5719:
  7428. case ASIC_REV_5720:
  7429. val = tr32(TG3_CPMU_CLCK_ORIDE);
  7430. tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
  7431. break;
  7432. default:
  7433. return;
  7434. }
  7435. }
  7436. /* tp->lock is held. */
  7437. static int tg3_chip_reset(struct tg3 *tp)
  7438. __releases(tp->lock)
  7439. __acquires(tp->lock)
  7440. {
  7441. u32 val;
  7442. void (*write_op)(struct tg3 *, u32, u32);
  7443. int i, err;
  7444. if (!pci_device_is_present(tp->pdev))
  7445. return -ENODEV;
  7446. tg3_nvram_lock(tp);
  7447. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  7448. /* No matching tg3_nvram_unlock() after this because
  7449. * chip reset below will undo the nvram lock.
  7450. */
  7451. tp->nvram_lock_cnt = 0;
  7452. /* GRC_MISC_CFG core clock reset will clear the memory
  7453. * enable bit in PCI register 4 and the MSI enable bit
  7454. * on some chips, so we save relevant registers here.
  7455. */
  7456. tg3_save_pci_state(tp);
  7457. if (tg3_asic_rev(tp) == ASIC_REV_5752 ||
  7458. tg3_flag(tp, 5755_PLUS))
  7459. tw32(GRC_FASTBOOT_PC, 0);
  7460. /*
  7461. * We must avoid the readl() that normally takes place.
  7462. * It locks machines, causes machine checks, and other
  7463. * fun things. So, temporarily disable the 5701
  7464. * hardware workaround, while we do the reset.
  7465. */
  7466. write_op = tp->write32;
  7467. if (write_op == tg3_write_flush_reg32)
  7468. tp->write32 = tg3_write32;
  7469. /* Prevent the irq handler from reading or writing PCI registers
  7470. * during chip reset when the memory enable bit in the PCI command
  7471. * register may be cleared. The chip does not generate interrupt
  7472. * at this time, but the irq handler may still be called due to irq
  7473. * sharing or irqpoll.
  7474. */
  7475. tg3_flag_set(tp, CHIP_RESETTING);
  7476. for (i = 0; i < tp->irq_cnt; i++) {
  7477. struct tg3_napi *tnapi = &tp->napi[i];
  7478. if (tnapi->hw_status) {
  7479. tnapi->hw_status->status = 0;
  7480. tnapi->hw_status->status_tag = 0;
  7481. }
  7482. tnapi->last_tag = 0;
  7483. tnapi->last_irq_tag = 0;
  7484. }
  7485. smp_mb();
  7486. tg3_full_unlock(tp);
  7487. for (i = 0; i < tp->irq_cnt; i++)
  7488. synchronize_irq(tp->napi[i].irq_vec);
  7489. tg3_full_lock(tp, 0);
  7490. if (tg3_asic_rev(tp) == ASIC_REV_57780) {
  7491. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  7492. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  7493. }
  7494. /* do the reset */
  7495. val = GRC_MISC_CFG_CORECLK_RESET;
  7496. if (tg3_flag(tp, PCI_EXPRESS)) {
  7497. /* Force PCIe 1.0a mode */
  7498. if (tg3_asic_rev(tp) != ASIC_REV_5785 &&
  7499. !tg3_flag(tp, 57765_PLUS) &&
  7500. tr32(TG3_PCIE_PHY_TSTCTL) ==
  7501. (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
  7502. tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
  7503. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0) {
  7504. tw32(GRC_MISC_CFG, (1 << 29));
  7505. val |= (1 << 29);
  7506. }
  7507. }
  7508. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  7509. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  7510. tw32(GRC_VCPU_EXT_CTRL,
  7511. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  7512. }
  7513. /* Set the clock to the highest frequency to avoid timeouts. With link
  7514. * aware mode, the clock speed could be slow and bootcode does not
  7515. * complete within the expected time. Override the clock to allow the
  7516. * bootcode to finish sooner and then restore it.
  7517. */
  7518. tg3_override_clk(tp);
  7519. /* Manage gphy power for all CPMU absent PCIe devices. */
  7520. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
  7521. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  7522. tw32(GRC_MISC_CFG, val);
  7523. /* restore 5701 hardware bug workaround write method */
  7524. tp->write32 = write_op;
  7525. /* Unfortunately, we have to delay before the PCI read back.
  7526. * Some 575X chips even will not respond to a PCI cfg access
  7527. * when the reset command is given to the chip.
  7528. *
  7529. * How do these hardware designers expect things to work
  7530. * properly if the PCI write is posted for a long period
  7531. * of time? It is always necessary to have some method by
  7532. * which a register read back can occur to push the write
  7533. * out which does the reset.
  7534. *
  7535. * For most tg3 variants the trick below was working.
  7536. * Ho hum...
  7537. */
  7538. udelay(120);
  7539. /* Flush PCI posted writes. The normal MMIO registers
  7540. * are inaccessible at this time so this is the only
  7541. * way to make this reliably (actually, this is no longer
  7542. * the case, see above). I tried to use indirect
  7543. * register read/write but this upset some 5701 variants.
  7544. */
  7545. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  7546. udelay(120);
  7547. if (tg3_flag(tp, PCI_EXPRESS) && pci_is_pcie(tp->pdev)) {
  7548. u16 val16;
  7549. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A0) {
  7550. int j;
  7551. u32 cfg_val;
  7552. /* Wait for link training to complete. */
  7553. for (j = 0; j < 5000; j++)
  7554. udelay(100);
  7555. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  7556. pci_write_config_dword(tp->pdev, 0xc4,
  7557. cfg_val | (1 << 15));
  7558. }
  7559. /* Clear the "no snoop" and "relaxed ordering" bits. */
  7560. val16 = PCI_EXP_DEVCTL_RELAX_EN | PCI_EXP_DEVCTL_NOSNOOP_EN;
  7561. /*
  7562. * Older PCIe devices only support the 128 byte
  7563. * MPS setting. Enforce the restriction.
  7564. */
  7565. if (!tg3_flag(tp, CPMU_PRESENT))
  7566. val16 |= PCI_EXP_DEVCTL_PAYLOAD;
  7567. pcie_capability_clear_word(tp->pdev, PCI_EXP_DEVCTL, val16);
  7568. /* Clear error status */
  7569. pcie_capability_write_word(tp->pdev, PCI_EXP_DEVSTA,
  7570. PCI_EXP_DEVSTA_CED |
  7571. PCI_EXP_DEVSTA_NFED |
  7572. PCI_EXP_DEVSTA_FED |
  7573. PCI_EXP_DEVSTA_URD);
  7574. }
  7575. tg3_restore_pci_state(tp);
  7576. tg3_flag_clear(tp, CHIP_RESETTING);
  7577. tg3_flag_clear(tp, ERROR_PROCESSED);
  7578. val = 0;
  7579. if (tg3_flag(tp, 5780_CLASS))
  7580. val = tr32(MEMARB_MODE);
  7581. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  7582. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A3) {
  7583. tg3_stop_fw(tp);
  7584. tw32(0x5000, 0x400);
  7585. }
  7586. if (tg3_flag(tp, IS_SSB_CORE)) {
  7587. /*
  7588. * BCM4785: In order to avoid repercussions from using
  7589. * potentially defective internal ROM, stop the Rx RISC CPU,
  7590. * which is not required.
  7591. */
  7592. tg3_stop_fw(tp);
  7593. tg3_halt_cpu(tp, RX_CPU_BASE);
  7594. }
  7595. err = tg3_poll_fw(tp);
  7596. if (err)
  7597. return err;
  7598. tw32(GRC_MODE, tp->grc_mode);
  7599. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A0) {
  7600. val = tr32(0xc4);
  7601. tw32(0xc4, val | (1 << 15));
  7602. }
  7603. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  7604. tg3_asic_rev(tp) == ASIC_REV_5705) {
  7605. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  7606. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A0)
  7607. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  7608. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  7609. }
  7610. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7611. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  7612. val = tp->mac_mode;
  7613. } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  7614. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  7615. val = tp->mac_mode;
  7616. } else
  7617. val = 0;
  7618. tw32_f(MAC_MODE, val);
  7619. udelay(40);
  7620. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  7621. tg3_mdio_start(tp);
  7622. if (tg3_flag(tp, PCI_EXPRESS) &&
  7623. tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0 &&
  7624. tg3_asic_rev(tp) != ASIC_REV_5785 &&
  7625. !tg3_flag(tp, 57765_PLUS)) {
  7626. val = tr32(0x7c00);
  7627. tw32(0x7c00, val | (1 << 25));
  7628. }
  7629. tg3_restore_clk(tp);
  7630. /* Reprobe ASF enable state. */
  7631. tg3_flag_clear(tp, ENABLE_ASF);
  7632. tp->phy_flags &= ~(TG3_PHYFLG_1G_ON_VAUX_OK |
  7633. TG3_PHYFLG_KEEP_LINK_ON_PWRDN);
  7634. tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
  7635. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  7636. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  7637. u32 nic_cfg;
  7638. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  7639. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  7640. tg3_flag_set(tp, ENABLE_ASF);
  7641. tp->last_event_jiffies = jiffies;
  7642. if (tg3_flag(tp, 5750_PLUS))
  7643. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  7644. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &nic_cfg);
  7645. if (nic_cfg & NIC_SRAM_1G_ON_VAUX_OK)
  7646. tp->phy_flags |= TG3_PHYFLG_1G_ON_VAUX_OK;
  7647. if (nic_cfg & NIC_SRAM_LNK_FLAP_AVOID)
  7648. tp->phy_flags |= TG3_PHYFLG_KEEP_LINK_ON_PWRDN;
  7649. }
  7650. }
  7651. return 0;
  7652. }
  7653. static void tg3_get_nstats(struct tg3 *, struct rtnl_link_stats64 *);
  7654. static void tg3_get_estats(struct tg3 *, struct tg3_ethtool_stats *);
  7655. static void __tg3_set_rx_mode(struct net_device *);
  7656. /* tp->lock is held. */
  7657. static int tg3_halt(struct tg3 *tp, int kind, bool silent)
  7658. {
  7659. int err;
  7660. tg3_stop_fw(tp);
  7661. tg3_write_sig_pre_reset(tp, kind);
  7662. tg3_abort_hw(tp, silent);
  7663. err = tg3_chip_reset(tp);
  7664. __tg3_set_mac_addr(tp, false);
  7665. tg3_write_sig_legacy(tp, kind);
  7666. tg3_write_sig_post_reset(tp, kind);
  7667. if (tp->hw_stats) {
  7668. /* Save the stats across chip resets... */
  7669. tg3_get_nstats(tp, &tp->net_stats_prev);
  7670. tg3_get_estats(tp, &tp->estats_prev);
  7671. /* And make sure the next sample is new data */
  7672. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  7673. }
  7674. return err;
  7675. }
  7676. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  7677. {
  7678. struct tg3 *tp = netdev_priv(dev);
  7679. struct sockaddr *addr = p;
  7680. int err = 0;
  7681. bool skip_mac_1 = false;
  7682. if (!is_valid_ether_addr(addr->sa_data))
  7683. return -EADDRNOTAVAIL;
  7684. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  7685. if (!netif_running(dev))
  7686. return 0;
  7687. if (tg3_flag(tp, ENABLE_ASF)) {
  7688. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  7689. addr0_high = tr32(MAC_ADDR_0_HIGH);
  7690. addr0_low = tr32(MAC_ADDR_0_LOW);
  7691. addr1_high = tr32(MAC_ADDR_1_HIGH);
  7692. addr1_low = tr32(MAC_ADDR_1_LOW);
  7693. /* Skip MAC addr 1 if ASF is using it. */
  7694. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  7695. !(addr1_high == 0 && addr1_low == 0))
  7696. skip_mac_1 = true;
  7697. }
  7698. spin_lock_bh(&tp->lock);
  7699. __tg3_set_mac_addr(tp, skip_mac_1);
  7700. __tg3_set_rx_mode(dev);
  7701. spin_unlock_bh(&tp->lock);
  7702. return err;
  7703. }
  7704. /* tp->lock is held. */
  7705. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  7706. dma_addr_t mapping, u32 maxlen_flags,
  7707. u32 nic_addr)
  7708. {
  7709. tg3_write_mem(tp,
  7710. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7711. ((u64) mapping >> 32));
  7712. tg3_write_mem(tp,
  7713. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  7714. ((u64) mapping & 0xffffffff));
  7715. tg3_write_mem(tp,
  7716. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  7717. maxlen_flags);
  7718. if (!tg3_flag(tp, 5705_PLUS))
  7719. tg3_write_mem(tp,
  7720. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  7721. nic_addr);
  7722. }
  7723. static void tg3_coal_tx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
  7724. {
  7725. int i = 0;
  7726. if (!tg3_flag(tp, ENABLE_TSS)) {
  7727. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  7728. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  7729. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  7730. } else {
  7731. tw32(HOSTCC_TXCOL_TICKS, 0);
  7732. tw32(HOSTCC_TXMAX_FRAMES, 0);
  7733. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  7734. for (; i < tp->txq_cnt; i++) {
  7735. u32 reg;
  7736. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  7737. tw32(reg, ec->tx_coalesce_usecs);
  7738. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  7739. tw32(reg, ec->tx_max_coalesced_frames);
  7740. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  7741. tw32(reg, ec->tx_max_coalesced_frames_irq);
  7742. }
  7743. }
  7744. for (; i < tp->irq_max - 1; i++) {
  7745. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  7746. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  7747. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  7748. }
  7749. }
  7750. static void tg3_coal_rx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
  7751. {
  7752. int i = 0;
  7753. u32 limit = tp->rxq_cnt;
  7754. if (!tg3_flag(tp, ENABLE_RSS)) {
  7755. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  7756. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  7757. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  7758. limit--;
  7759. } else {
  7760. tw32(HOSTCC_RXCOL_TICKS, 0);
  7761. tw32(HOSTCC_RXMAX_FRAMES, 0);
  7762. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  7763. }
  7764. for (; i < limit; i++) {
  7765. u32 reg;
  7766. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  7767. tw32(reg, ec->rx_coalesce_usecs);
  7768. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  7769. tw32(reg, ec->rx_max_coalesced_frames);
  7770. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  7771. tw32(reg, ec->rx_max_coalesced_frames_irq);
  7772. }
  7773. for (; i < tp->irq_max - 1; i++) {
  7774. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  7775. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  7776. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  7777. }
  7778. }
  7779. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  7780. {
  7781. tg3_coal_tx_init(tp, ec);
  7782. tg3_coal_rx_init(tp, ec);
  7783. if (!tg3_flag(tp, 5705_PLUS)) {
  7784. u32 val = ec->stats_block_coalesce_usecs;
  7785. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  7786. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  7787. if (!tp->link_up)
  7788. val = 0;
  7789. tw32(HOSTCC_STAT_COAL_TICKS, val);
  7790. }
  7791. }
  7792. /* tp->lock is held. */
  7793. static void tg3_tx_rcbs_disable(struct tg3 *tp)
  7794. {
  7795. u32 txrcb, limit;
  7796. /* Disable all transmit rings but the first. */
  7797. if (!tg3_flag(tp, 5705_PLUS))
  7798. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  7799. else if (tg3_flag(tp, 5717_PLUS))
  7800. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
  7801. else if (tg3_flag(tp, 57765_CLASS) ||
  7802. tg3_asic_rev(tp) == ASIC_REV_5762)
  7803. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  7804. else
  7805. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  7806. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  7807. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  7808. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  7809. BDINFO_FLAGS_DISABLED);
  7810. }
  7811. /* tp->lock is held. */
  7812. static void tg3_tx_rcbs_init(struct tg3 *tp)
  7813. {
  7814. int i = 0;
  7815. u32 txrcb = NIC_SRAM_SEND_RCB;
  7816. if (tg3_flag(tp, ENABLE_TSS))
  7817. i++;
  7818. for (; i < tp->irq_max; i++, txrcb += TG3_BDINFO_SIZE) {
  7819. struct tg3_napi *tnapi = &tp->napi[i];
  7820. if (!tnapi->tx_ring)
  7821. continue;
  7822. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  7823. (TG3_TX_RING_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT),
  7824. NIC_SRAM_TX_BUFFER_DESC);
  7825. }
  7826. }
  7827. /* tp->lock is held. */
  7828. static void tg3_rx_ret_rcbs_disable(struct tg3 *tp)
  7829. {
  7830. u32 rxrcb, limit;
  7831. /* Disable all receive return rings but the first. */
  7832. if (tg3_flag(tp, 5717_PLUS))
  7833. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  7834. else if (!tg3_flag(tp, 5705_PLUS))
  7835. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  7836. else if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  7837. tg3_asic_rev(tp) == ASIC_REV_5762 ||
  7838. tg3_flag(tp, 57765_CLASS))
  7839. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  7840. else
  7841. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  7842. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  7843. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  7844. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  7845. BDINFO_FLAGS_DISABLED);
  7846. }
  7847. /* tp->lock is held. */
  7848. static void tg3_rx_ret_rcbs_init(struct tg3 *tp)
  7849. {
  7850. int i = 0;
  7851. u32 rxrcb = NIC_SRAM_RCV_RET_RCB;
  7852. if (tg3_flag(tp, ENABLE_RSS))
  7853. i++;
  7854. for (; i < tp->irq_max; i++, rxrcb += TG3_BDINFO_SIZE) {
  7855. struct tg3_napi *tnapi = &tp->napi[i];
  7856. if (!tnapi->rx_rcb)
  7857. continue;
  7858. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  7859. (tp->rx_ret_ring_mask + 1) <<
  7860. BDINFO_FLAGS_MAXLEN_SHIFT, 0);
  7861. }
  7862. }
  7863. /* tp->lock is held. */
  7864. static void tg3_rings_reset(struct tg3 *tp)
  7865. {
  7866. int i;
  7867. u32 stblk;
  7868. struct tg3_napi *tnapi = &tp->napi[0];
  7869. tg3_tx_rcbs_disable(tp);
  7870. tg3_rx_ret_rcbs_disable(tp);
  7871. /* Disable interrupts */
  7872. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  7873. tp->napi[0].chk_msi_cnt = 0;
  7874. tp->napi[0].last_rx_cons = 0;
  7875. tp->napi[0].last_tx_cons = 0;
  7876. /* Zero mailbox registers. */
  7877. if (tg3_flag(tp, SUPPORT_MSIX)) {
  7878. for (i = 1; i < tp->irq_max; i++) {
  7879. tp->napi[i].tx_prod = 0;
  7880. tp->napi[i].tx_cons = 0;
  7881. if (tg3_flag(tp, ENABLE_TSS))
  7882. tw32_mailbox(tp->napi[i].prodmbox, 0);
  7883. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  7884. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  7885. tp->napi[i].chk_msi_cnt = 0;
  7886. tp->napi[i].last_rx_cons = 0;
  7887. tp->napi[i].last_tx_cons = 0;
  7888. }
  7889. if (!tg3_flag(tp, ENABLE_TSS))
  7890. tw32_mailbox(tp->napi[0].prodmbox, 0);
  7891. } else {
  7892. tp->napi[0].tx_prod = 0;
  7893. tp->napi[0].tx_cons = 0;
  7894. tw32_mailbox(tp->napi[0].prodmbox, 0);
  7895. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  7896. }
  7897. /* Make sure the NIC-based send BD rings are disabled. */
  7898. if (!tg3_flag(tp, 5705_PLUS)) {
  7899. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  7900. for (i = 0; i < 16; i++)
  7901. tw32_tx_mbox(mbox + i * 8, 0);
  7902. }
  7903. /* Clear status block in ram. */
  7904. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7905. /* Set status block DMA address */
  7906. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7907. ((u64) tnapi->status_mapping >> 32));
  7908. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  7909. ((u64) tnapi->status_mapping & 0xffffffff));
  7910. stblk = HOSTCC_STATBLCK_RING1;
  7911. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  7912. u64 mapping = (u64)tnapi->status_mapping;
  7913. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  7914. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  7915. stblk += 8;
  7916. /* Clear status block in ram. */
  7917. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7918. }
  7919. tg3_tx_rcbs_init(tp);
  7920. tg3_rx_ret_rcbs_init(tp);
  7921. }
  7922. static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
  7923. {
  7924. u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
  7925. if (!tg3_flag(tp, 5750_PLUS) ||
  7926. tg3_flag(tp, 5780_CLASS) ||
  7927. tg3_asic_rev(tp) == ASIC_REV_5750 ||
  7928. tg3_asic_rev(tp) == ASIC_REV_5752 ||
  7929. tg3_flag(tp, 57765_PLUS))
  7930. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
  7931. else if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  7932. tg3_asic_rev(tp) == ASIC_REV_5787)
  7933. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
  7934. else
  7935. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
  7936. nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
  7937. host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
  7938. val = min(nic_rep_thresh, host_rep_thresh);
  7939. tw32(RCVBDI_STD_THRESH, val);
  7940. if (tg3_flag(tp, 57765_PLUS))
  7941. tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
  7942. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  7943. return;
  7944. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
  7945. host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
  7946. val = min(bdcache_maxcnt / 2, host_rep_thresh);
  7947. tw32(RCVBDI_JUMBO_THRESH, val);
  7948. if (tg3_flag(tp, 57765_PLUS))
  7949. tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
  7950. }
  7951. static inline u32 calc_crc(unsigned char *buf, int len)
  7952. {
  7953. u32 reg;
  7954. u32 tmp;
  7955. int j, k;
  7956. reg = 0xffffffff;
  7957. for (j = 0; j < len; j++) {
  7958. reg ^= buf[j];
  7959. for (k = 0; k < 8; k++) {
  7960. tmp = reg & 0x01;
  7961. reg >>= 1;
  7962. if (tmp)
  7963. reg ^= 0xedb88320;
  7964. }
  7965. }
  7966. return ~reg;
  7967. }
  7968. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7969. {
  7970. /* accept or reject all multicast frames */
  7971. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7972. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7973. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7974. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7975. }
  7976. static void __tg3_set_rx_mode(struct net_device *dev)
  7977. {
  7978. struct tg3 *tp = netdev_priv(dev);
  7979. u32 rx_mode;
  7980. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7981. RX_MODE_KEEP_VLAN_TAG);
  7982. #if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
  7983. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7984. * flag clear.
  7985. */
  7986. if (!tg3_flag(tp, ENABLE_ASF))
  7987. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7988. #endif
  7989. if (dev->flags & IFF_PROMISC) {
  7990. /* Promiscuous mode. */
  7991. rx_mode |= RX_MODE_PROMISC;
  7992. } else if (dev->flags & IFF_ALLMULTI) {
  7993. /* Accept all multicast. */
  7994. tg3_set_multi(tp, 1);
  7995. } else if (netdev_mc_empty(dev)) {
  7996. /* Reject all multicast. */
  7997. tg3_set_multi(tp, 0);
  7998. } else {
  7999. /* Accept one or more multicast(s). */
  8000. struct netdev_hw_addr *ha;
  8001. u32 mc_filter[4] = { 0, };
  8002. u32 regidx;
  8003. u32 bit;
  8004. u32 crc;
  8005. netdev_for_each_mc_addr(ha, dev) {
  8006. crc = calc_crc(ha->addr, ETH_ALEN);
  8007. bit = ~crc & 0x7f;
  8008. regidx = (bit & 0x60) >> 5;
  8009. bit &= 0x1f;
  8010. mc_filter[regidx] |= (1 << bit);
  8011. }
  8012. tw32(MAC_HASH_REG_0, mc_filter[0]);
  8013. tw32(MAC_HASH_REG_1, mc_filter[1]);
  8014. tw32(MAC_HASH_REG_2, mc_filter[2]);
  8015. tw32(MAC_HASH_REG_3, mc_filter[3]);
  8016. }
  8017. if (netdev_uc_count(dev) > TG3_MAX_UCAST_ADDR(tp)) {
  8018. rx_mode |= RX_MODE_PROMISC;
  8019. } else if (!(dev->flags & IFF_PROMISC)) {
  8020. /* Add all entries into to the mac addr filter list */
  8021. int i = 0;
  8022. struct netdev_hw_addr *ha;
  8023. netdev_for_each_uc_addr(ha, dev) {
  8024. __tg3_set_one_mac_addr(tp, ha->addr,
  8025. i + TG3_UCAST_ADDR_IDX(tp));
  8026. i++;
  8027. }
  8028. }
  8029. if (rx_mode != tp->rx_mode) {
  8030. tp->rx_mode = rx_mode;
  8031. tw32_f(MAC_RX_MODE, rx_mode);
  8032. udelay(10);
  8033. }
  8034. }
  8035. static void tg3_rss_init_dflt_indir_tbl(struct tg3 *tp, u32 qcnt)
  8036. {
  8037. int i;
  8038. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  8039. tp->rss_ind_tbl[i] = ethtool_rxfh_indir_default(i, qcnt);
  8040. }
  8041. static void tg3_rss_check_indir_tbl(struct tg3 *tp)
  8042. {
  8043. int i;
  8044. if (!tg3_flag(tp, SUPPORT_MSIX))
  8045. return;
  8046. if (tp->rxq_cnt == 1) {
  8047. memset(&tp->rss_ind_tbl[0], 0, sizeof(tp->rss_ind_tbl));
  8048. return;
  8049. }
  8050. /* Validate table against current IRQ count */
  8051. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  8052. if (tp->rss_ind_tbl[i] >= tp->rxq_cnt)
  8053. break;
  8054. }
  8055. if (i != TG3_RSS_INDIR_TBL_SIZE)
  8056. tg3_rss_init_dflt_indir_tbl(tp, tp->rxq_cnt);
  8057. }
  8058. static void tg3_rss_write_indir_tbl(struct tg3 *tp)
  8059. {
  8060. int i = 0;
  8061. u32 reg = MAC_RSS_INDIR_TBL_0;
  8062. while (i < TG3_RSS_INDIR_TBL_SIZE) {
  8063. u32 val = tp->rss_ind_tbl[i];
  8064. i++;
  8065. for (; i % 8; i++) {
  8066. val <<= 4;
  8067. val |= tp->rss_ind_tbl[i];
  8068. }
  8069. tw32(reg, val);
  8070. reg += 4;
  8071. }
  8072. }
  8073. static inline u32 tg3_lso_rd_dma_workaround_bit(struct tg3 *tp)
  8074. {
  8075. if (tg3_asic_rev(tp) == ASIC_REV_5719)
  8076. return TG3_LSO_RD_DMA_TX_LENGTH_WA_5719;
  8077. else
  8078. return TG3_LSO_RD_DMA_TX_LENGTH_WA_5720;
  8079. }
  8080. /* tp->lock is held. */
  8081. static int tg3_reset_hw(struct tg3 *tp, bool reset_phy)
  8082. {
  8083. u32 val, rdmac_mode;
  8084. int i, err, limit;
  8085. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  8086. tg3_disable_ints(tp);
  8087. tg3_stop_fw(tp);
  8088. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  8089. if (tg3_flag(tp, INIT_COMPLETE))
  8090. tg3_abort_hw(tp, 1);
  8091. if ((tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
  8092. !(tp->phy_flags & TG3_PHYFLG_USER_CONFIGURED)) {
  8093. tg3_phy_pull_config(tp);
  8094. tg3_eee_pull_config(tp, NULL);
  8095. tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
  8096. }
  8097. /* Enable MAC control of LPI */
  8098. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
  8099. tg3_setup_eee(tp);
  8100. if (reset_phy)
  8101. tg3_phy_reset(tp);
  8102. err = tg3_chip_reset(tp);
  8103. if (err)
  8104. return err;
  8105. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  8106. if (tg3_chip_rev(tp) == CHIPREV_5784_AX) {
  8107. val = tr32(TG3_CPMU_CTRL);
  8108. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  8109. tw32(TG3_CPMU_CTRL, val);
  8110. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  8111. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  8112. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  8113. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  8114. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  8115. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  8116. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  8117. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  8118. val = tr32(TG3_CPMU_HST_ACC);
  8119. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  8120. val |= CPMU_HST_ACC_MACCLK_6_25;
  8121. tw32(TG3_CPMU_HST_ACC, val);
  8122. }
  8123. if (tg3_asic_rev(tp) == ASIC_REV_57780) {
  8124. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  8125. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  8126. PCIE_PWR_MGMT_L1_THRESH_4MS;
  8127. tw32(PCIE_PWR_MGMT_THRESH, val);
  8128. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  8129. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  8130. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  8131. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  8132. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  8133. }
  8134. if (tg3_flag(tp, L1PLLPD_EN)) {
  8135. u32 grc_mode = tr32(GRC_MODE);
  8136. /* Access the lower 1K of PL PCIE block registers. */
  8137. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  8138. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  8139. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  8140. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  8141. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  8142. tw32(GRC_MODE, grc_mode);
  8143. }
  8144. if (tg3_flag(tp, 57765_CLASS)) {
  8145. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0) {
  8146. u32 grc_mode = tr32(GRC_MODE);
  8147. /* Access the lower 1K of PL PCIE block registers. */
  8148. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  8149. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  8150. val = tr32(TG3_PCIE_TLDLPL_PORT +
  8151. TG3_PCIE_PL_LO_PHYCTL5);
  8152. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  8153. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  8154. tw32(GRC_MODE, grc_mode);
  8155. }
  8156. if (tg3_chip_rev(tp) != CHIPREV_57765_AX) {
  8157. u32 grc_mode;
  8158. /* Fix transmit hangs */
  8159. val = tr32(TG3_CPMU_PADRNG_CTL);
  8160. val |= TG3_CPMU_PADRNG_CTL_RDIV2;
  8161. tw32(TG3_CPMU_PADRNG_CTL, val);
  8162. grc_mode = tr32(GRC_MODE);
  8163. /* Access the lower 1K of DL PCIE block registers. */
  8164. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  8165. tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
  8166. val = tr32(TG3_PCIE_TLDLPL_PORT +
  8167. TG3_PCIE_DL_LO_FTSMAX);
  8168. val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
  8169. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
  8170. val | TG3_PCIE_DL_LO_FTSMAX_VAL);
  8171. tw32(GRC_MODE, grc_mode);
  8172. }
  8173. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  8174. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  8175. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  8176. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  8177. }
  8178. /* This works around an issue with Athlon chipsets on
  8179. * B3 tigon3 silicon. This bit has no effect on any
  8180. * other revision. But do not set this on PCI Express
  8181. * chips and don't even touch the clocks if the CPMU is present.
  8182. */
  8183. if (!tg3_flag(tp, CPMU_PRESENT)) {
  8184. if (!tg3_flag(tp, PCI_EXPRESS))
  8185. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  8186. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  8187. }
  8188. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0 &&
  8189. tg3_flag(tp, PCIX_MODE)) {
  8190. val = tr32(TG3PCI_PCISTATE);
  8191. val |= PCISTATE_RETRY_SAME_DMA;
  8192. tw32(TG3PCI_PCISTATE, val);
  8193. }
  8194. if (tg3_flag(tp, ENABLE_APE)) {
  8195. /* Allow reads and writes to the
  8196. * APE register and memory space.
  8197. */
  8198. val = tr32(TG3PCI_PCISTATE);
  8199. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  8200. PCISTATE_ALLOW_APE_SHMEM_WR |
  8201. PCISTATE_ALLOW_APE_PSPACE_WR;
  8202. tw32(TG3PCI_PCISTATE, val);
  8203. }
  8204. if (tg3_chip_rev(tp) == CHIPREV_5704_BX) {
  8205. /* Enable some hw fixes. */
  8206. val = tr32(TG3PCI_MSI_DATA);
  8207. val |= (1 << 26) | (1 << 28) | (1 << 29);
  8208. tw32(TG3PCI_MSI_DATA, val);
  8209. }
  8210. /* Descriptor ring init may make accesses to the
  8211. * NIC SRAM area to setup the TX descriptors, so we
  8212. * can only do this after the hardware has been
  8213. * successfully reset.
  8214. */
  8215. err = tg3_init_rings(tp);
  8216. if (err)
  8217. return err;
  8218. if (tg3_flag(tp, 57765_PLUS)) {
  8219. val = tr32(TG3PCI_DMA_RW_CTRL) &
  8220. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  8221. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0)
  8222. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  8223. if (!tg3_flag(tp, 57765_CLASS) &&
  8224. tg3_asic_rev(tp) != ASIC_REV_5717 &&
  8225. tg3_asic_rev(tp) != ASIC_REV_5762)
  8226. val |= DMA_RWCTRL_TAGGED_STAT_WA;
  8227. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  8228. } else if (tg3_asic_rev(tp) != ASIC_REV_5784 &&
  8229. tg3_asic_rev(tp) != ASIC_REV_5761) {
  8230. /* This value is determined during the probe time DMA
  8231. * engine test, tg3_test_dma.
  8232. */
  8233. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  8234. }
  8235. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  8236. GRC_MODE_4X_NIC_SEND_RINGS |
  8237. GRC_MODE_NO_TX_PHDR_CSUM |
  8238. GRC_MODE_NO_RX_PHDR_CSUM);
  8239. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  8240. /* Pseudo-header checksum is done by hardware logic and not
  8241. * the offload processers, so make the chip do the pseudo-
  8242. * header checksums on receive. For transmit it is more
  8243. * convenient to do the pseudo-header checksum in software
  8244. * as Linux does that on transmit for us in all cases.
  8245. */
  8246. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  8247. val = GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP;
  8248. if (tp->rxptpctl)
  8249. tw32(TG3_RX_PTP_CTL,
  8250. tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
  8251. if (tg3_flag(tp, PTP_CAPABLE))
  8252. val |= GRC_MODE_TIME_SYNC_ENABLE;
  8253. tw32(GRC_MODE, tp->grc_mode | val);
  8254. /* On one of the AMD platform, MRRS is restricted to 4000 because of
  8255. * south bridge limitation. As a workaround, Driver is setting MRRS
  8256. * to 2048 instead of default 4096.
  8257. */
  8258. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  8259. tp->pdev->subsystem_device == TG3PCI_SUBDEVICE_ID_DELL_5762) {
  8260. val = tr32(TG3PCI_DEV_STATUS_CTRL) & ~MAX_READ_REQ_MASK;
  8261. tw32(TG3PCI_DEV_STATUS_CTRL, val | MAX_READ_REQ_SIZE_2048);
  8262. }
  8263. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  8264. val = tr32(GRC_MISC_CFG);
  8265. val &= ~0xff;
  8266. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  8267. tw32(GRC_MISC_CFG, val);
  8268. /* Initialize MBUF/DESC pool. */
  8269. if (tg3_flag(tp, 5750_PLUS)) {
  8270. /* Do nothing. */
  8271. } else if (tg3_asic_rev(tp) != ASIC_REV_5705) {
  8272. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  8273. if (tg3_asic_rev(tp) == ASIC_REV_5704)
  8274. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  8275. else
  8276. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  8277. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  8278. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  8279. } else if (tg3_flag(tp, TSO_CAPABLE)) {
  8280. int fw_len;
  8281. fw_len = tp->fw_len;
  8282. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  8283. tw32(BUFMGR_MB_POOL_ADDR,
  8284. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  8285. tw32(BUFMGR_MB_POOL_SIZE,
  8286. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  8287. }
  8288. if (tp->dev->mtu <= ETH_DATA_LEN) {
  8289. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  8290. tp->bufmgr_config.mbuf_read_dma_low_water);
  8291. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  8292. tp->bufmgr_config.mbuf_mac_rx_low_water);
  8293. tw32(BUFMGR_MB_HIGH_WATER,
  8294. tp->bufmgr_config.mbuf_high_water);
  8295. } else {
  8296. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  8297. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  8298. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  8299. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  8300. tw32(BUFMGR_MB_HIGH_WATER,
  8301. tp->bufmgr_config.mbuf_high_water_jumbo);
  8302. }
  8303. tw32(BUFMGR_DMA_LOW_WATER,
  8304. tp->bufmgr_config.dma_low_water);
  8305. tw32(BUFMGR_DMA_HIGH_WATER,
  8306. tp->bufmgr_config.dma_high_water);
  8307. val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
  8308. if (tg3_asic_rev(tp) == ASIC_REV_5719)
  8309. val |= BUFMGR_MODE_NO_TX_UNDERRUN;
  8310. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  8311. tg3_asic_rev(tp) == ASIC_REV_5762 ||
  8312. tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  8313. tg3_chip_rev_id(tp) == CHIPREV_ID_5720_A0)
  8314. val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
  8315. tw32(BUFMGR_MODE, val);
  8316. for (i = 0; i < 2000; i++) {
  8317. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  8318. break;
  8319. udelay(10);
  8320. }
  8321. if (i >= 2000) {
  8322. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  8323. return -ENODEV;
  8324. }
  8325. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5906_A1)
  8326. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  8327. tg3_setup_rxbd_thresholds(tp);
  8328. /* Initialize TG3_BDINFO's at:
  8329. * RCVDBDI_STD_BD: standard eth size rx ring
  8330. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  8331. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  8332. *
  8333. * like so:
  8334. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  8335. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  8336. * ring attribute flags
  8337. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  8338. *
  8339. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  8340. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  8341. *
  8342. * The size of each ring is fixed in the firmware, but the location is
  8343. * configurable.
  8344. */
  8345. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  8346. ((u64) tpr->rx_std_mapping >> 32));
  8347. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  8348. ((u64) tpr->rx_std_mapping & 0xffffffff));
  8349. if (!tg3_flag(tp, 5717_PLUS))
  8350. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  8351. NIC_SRAM_RX_BUFFER_DESC);
  8352. /* Disable the mini ring */
  8353. if (!tg3_flag(tp, 5705_PLUS))
  8354. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  8355. BDINFO_FLAGS_DISABLED);
  8356. /* Program the jumbo buffer descriptor ring control
  8357. * blocks on those devices that have them.
  8358. */
  8359. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  8360. (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
  8361. if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
  8362. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  8363. ((u64) tpr->rx_jmb_mapping >> 32));
  8364. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  8365. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  8366. val = TG3_RX_JMB_RING_SIZE(tp) <<
  8367. BDINFO_FLAGS_MAXLEN_SHIFT;
  8368. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  8369. val | BDINFO_FLAGS_USE_EXT_RECV);
  8370. if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
  8371. tg3_flag(tp, 57765_CLASS) ||
  8372. tg3_asic_rev(tp) == ASIC_REV_5762)
  8373. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  8374. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  8375. } else {
  8376. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  8377. BDINFO_FLAGS_DISABLED);
  8378. }
  8379. if (tg3_flag(tp, 57765_PLUS)) {
  8380. val = TG3_RX_STD_RING_SIZE(tp);
  8381. val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
  8382. val |= (TG3_RX_STD_DMA_SZ << 2);
  8383. } else
  8384. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  8385. } else
  8386. val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
  8387. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  8388. tpr->rx_std_prod_idx = tp->rx_pending;
  8389. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  8390. tpr->rx_jmb_prod_idx =
  8391. tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
  8392. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  8393. tg3_rings_reset(tp);
  8394. /* Initialize MAC address and backoff seed. */
  8395. __tg3_set_mac_addr(tp, false);
  8396. /* MTU + ethernet header + FCS + optional VLAN tag */
  8397. tw32(MAC_RX_MTU_SIZE,
  8398. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  8399. /* The slot time is changed by tg3_setup_phy if we
  8400. * run at gigabit with half duplex.
  8401. */
  8402. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  8403. (6 << TX_LENGTHS_IPG_SHIFT) |
  8404. (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
  8405. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  8406. tg3_asic_rev(tp) == ASIC_REV_5762)
  8407. val |= tr32(MAC_TX_LENGTHS) &
  8408. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  8409. TX_LENGTHS_CNT_DWN_VAL_MSK);
  8410. tw32(MAC_TX_LENGTHS, val);
  8411. /* Receive rules. */
  8412. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  8413. tw32(RCVLPC_CONFIG, 0x0181);
  8414. /* Calculate RDMAC_MODE setting early, we need it to determine
  8415. * the RCVLPC_STATE_ENABLE mask.
  8416. */
  8417. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  8418. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  8419. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  8420. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  8421. RDMAC_MODE_LNGREAD_ENAB);
  8422. if (tg3_asic_rev(tp) == ASIC_REV_5717)
  8423. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  8424. if (tg3_asic_rev(tp) == ASIC_REV_5784 ||
  8425. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  8426. tg3_asic_rev(tp) == ASIC_REV_57780)
  8427. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  8428. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  8429. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  8430. if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  8431. tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
  8432. if (tg3_flag(tp, TSO_CAPABLE) &&
  8433. tg3_asic_rev(tp) == ASIC_REV_5705) {
  8434. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  8435. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  8436. !tg3_flag(tp, IS_5788)) {
  8437. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  8438. }
  8439. }
  8440. if (tg3_flag(tp, PCI_EXPRESS))
  8441. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  8442. if (tg3_asic_rev(tp) == ASIC_REV_57766) {
  8443. tp->dma_limit = 0;
  8444. if (tp->dev->mtu <= ETH_DATA_LEN) {
  8445. rdmac_mode |= RDMAC_MODE_JMB_2K_MMRR;
  8446. tp->dma_limit = TG3_TX_BD_DMA_MAX_2K;
  8447. }
  8448. }
  8449. if (tg3_flag(tp, HW_TSO_1) ||
  8450. tg3_flag(tp, HW_TSO_2) ||
  8451. tg3_flag(tp, HW_TSO_3))
  8452. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  8453. if (tg3_flag(tp, 57765_PLUS) ||
  8454. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  8455. tg3_asic_rev(tp) == ASIC_REV_57780)
  8456. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  8457. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  8458. tg3_asic_rev(tp) == ASIC_REV_5762)
  8459. rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
  8460. if (tg3_asic_rev(tp) == ASIC_REV_5761 ||
  8461. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  8462. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  8463. tg3_asic_rev(tp) == ASIC_REV_57780 ||
  8464. tg3_flag(tp, 57765_PLUS)) {
  8465. u32 tgtreg;
  8466. if (tg3_asic_rev(tp) == ASIC_REV_5762)
  8467. tgtreg = TG3_RDMA_RSRVCTRL_REG2;
  8468. else
  8469. tgtreg = TG3_RDMA_RSRVCTRL_REG;
  8470. val = tr32(tgtreg);
  8471. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  8472. tg3_asic_rev(tp) == ASIC_REV_5762) {
  8473. val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
  8474. TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
  8475. TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
  8476. val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
  8477. TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
  8478. TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
  8479. }
  8480. tw32(tgtreg, val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
  8481. }
  8482. if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  8483. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  8484. tg3_asic_rev(tp) == ASIC_REV_5762) {
  8485. u32 tgtreg;
  8486. if (tg3_asic_rev(tp) == ASIC_REV_5762)
  8487. tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL2;
  8488. else
  8489. tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL;
  8490. val = tr32(tgtreg);
  8491. tw32(tgtreg, val |
  8492. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
  8493. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
  8494. }
  8495. /* Receive/send statistics. */
  8496. if (tg3_flag(tp, 5750_PLUS)) {
  8497. val = tr32(RCVLPC_STATS_ENABLE);
  8498. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  8499. tw32(RCVLPC_STATS_ENABLE, val);
  8500. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  8501. tg3_flag(tp, TSO_CAPABLE)) {
  8502. val = tr32(RCVLPC_STATS_ENABLE);
  8503. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  8504. tw32(RCVLPC_STATS_ENABLE, val);
  8505. } else {
  8506. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  8507. }
  8508. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  8509. tw32(SNDDATAI_STATSENAB, 0xffffff);
  8510. tw32(SNDDATAI_STATSCTRL,
  8511. (SNDDATAI_SCTRL_ENABLE |
  8512. SNDDATAI_SCTRL_FASTUPD));
  8513. /* Setup host coalescing engine. */
  8514. tw32(HOSTCC_MODE, 0);
  8515. for (i = 0; i < 2000; i++) {
  8516. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  8517. break;
  8518. udelay(10);
  8519. }
  8520. __tg3_set_coalesce(tp, &tp->coal);
  8521. if (!tg3_flag(tp, 5705_PLUS)) {
  8522. /* Status/statistics block address. See tg3_timer,
  8523. * the tg3_periodic_fetch_stats call there, and
  8524. * tg3_get_stats to see how this works for 5705/5750 chips.
  8525. */
  8526. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  8527. ((u64) tp->stats_mapping >> 32));
  8528. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  8529. ((u64) tp->stats_mapping & 0xffffffff));
  8530. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  8531. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  8532. /* Clear statistics and status block memory areas */
  8533. for (i = NIC_SRAM_STATS_BLK;
  8534. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  8535. i += sizeof(u32)) {
  8536. tg3_write_mem(tp, i, 0);
  8537. udelay(40);
  8538. }
  8539. }
  8540. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  8541. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  8542. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  8543. if (!tg3_flag(tp, 5705_PLUS))
  8544. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  8545. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  8546. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  8547. /* reset to prevent losing 1st rx packet intermittently */
  8548. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8549. udelay(10);
  8550. }
  8551. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  8552. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
  8553. MAC_MODE_FHDE_ENABLE;
  8554. if (tg3_flag(tp, ENABLE_APE))
  8555. tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  8556. if (!tg3_flag(tp, 5705_PLUS) &&
  8557. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  8558. tg3_asic_rev(tp) != ASIC_REV_5700)
  8559. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  8560. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  8561. udelay(40);
  8562. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  8563. * If TG3_FLAG_IS_NIC is zero, we should read the
  8564. * register to preserve the GPIO settings for LOMs. The GPIOs,
  8565. * whether used as inputs or outputs, are set by boot code after
  8566. * reset.
  8567. */
  8568. if (!tg3_flag(tp, IS_NIC)) {
  8569. u32 gpio_mask;
  8570. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  8571. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  8572. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  8573. if (tg3_asic_rev(tp) == ASIC_REV_5752)
  8574. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  8575. GRC_LCLCTRL_GPIO_OUTPUT3;
  8576. if (tg3_asic_rev(tp) == ASIC_REV_5755)
  8577. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  8578. tp->grc_local_ctrl &= ~gpio_mask;
  8579. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  8580. /* GPIO1 must be driven high for eeprom write protect */
  8581. if (tg3_flag(tp, EEPROM_WRITE_PROT))
  8582. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  8583. GRC_LCLCTRL_GPIO_OUTPUT1);
  8584. }
  8585. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  8586. udelay(100);
  8587. if (tg3_flag(tp, USING_MSIX)) {
  8588. val = tr32(MSGINT_MODE);
  8589. val |= MSGINT_MODE_ENABLE;
  8590. if (tp->irq_cnt > 1)
  8591. val |= MSGINT_MODE_MULTIVEC_EN;
  8592. if (!tg3_flag(tp, 1SHOT_MSI))
  8593. val |= MSGINT_MODE_ONE_SHOT_DISABLE;
  8594. tw32(MSGINT_MODE, val);
  8595. }
  8596. if (!tg3_flag(tp, 5705_PLUS)) {
  8597. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  8598. udelay(40);
  8599. }
  8600. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  8601. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  8602. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  8603. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  8604. WDMAC_MODE_LNGREAD_ENAB);
  8605. if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  8606. tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
  8607. if (tg3_flag(tp, TSO_CAPABLE) &&
  8608. (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A1 ||
  8609. tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A2)) {
  8610. /* nothing */
  8611. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  8612. !tg3_flag(tp, IS_5788)) {
  8613. val |= WDMAC_MODE_RX_ACCEL;
  8614. }
  8615. }
  8616. /* Enable host coalescing bug fix */
  8617. if (tg3_flag(tp, 5755_PLUS))
  8618. val |= WDMAC_MODE_STATUS_TAG_FIX;
  8619. if (tg3_asic_rev(tp) == ASIC_REV_5785)
  8620. val |= WDMAC_MODE_BURST_ALL_DATA;
  8621. tw32_f(WDMAC_MODE, val);
  8622. udelay(40);
  8623. if (tg3_flag(tp, PCIX_MODE)) {
  8624. u16 pcix_cmd;
  8625. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  8626. &pcix_cmd);
  8627. if (tg3_asic_rev(tp) == ASIC_REV_5703) {
  8628. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  8629. pcix_cmd |= PCI_X_CMD_READ_2K;
  8630. } else if (tg3_asic_rev(tp) == ASIC_REV_5704) {
  8631. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  8632. pcix_cmd |= PCI_X_CMD_READ_2K;
  8633. }
  8634. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  8635. pcix_cmd);
  8636. }
  8637. tw32_f(RDMAC_MODE, rdmac_mode);
  8638. udelay(40);
  8639. if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  8640. tg3_asic_rev(tp) == ASIC_REV_5720) {
  8641. for (i = 0; i < TG3_NUM_RDMA_CHANNELS; i++) {
  8642. if (tr32(TG3_RDMA_LENGTH + (i << 2)) > TG3_MAX_MTU(tp))
  8643. break;
  8644. }
  8645. if (i < TG3_NUM_RDMA_CHANNELS) {
  8646. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  8647. val |= tg3_lso_rd_dma_workaround_bit(tp);
  8648. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
  8649. tg3_flag_set(tp, 5719_5720_RDMA_BUG);
  8650. }
  8651. }
  8652. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  8653. if (!tg3_flag(tp, 5705_PLUS))
  8654. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  8655. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  8656. tw32(SNDDATAC_MODE,
  8657. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  8658. else
  8659. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  8660. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  8661. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  8662. val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
  8663. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  8664. val |= RCVDBDI_MODE_LRG_RING_SZ;
  8665. tw32(RCVDBDI_MODE, val);
  8666. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  8667. if (tg3_flag(tp, HW_TSO_1) ||
  8668. tg3_flag(tp, HW_TSO_2) ||
  8669. tg3_flag(tp, HW_TSO_3))
  8670. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  8671. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  8672. if (tg3_flag(tp, ENABLE_TSS))
  8673. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  8674. tw32(SNDBDI_MODE, val);
  8675. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  8676. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0) {
  8677. err = tg3_load_5701_a0_firmware_fix(tp);
  8678. if (err)
  8679. return err;
  8680. }
  8681. if (tg3_asic_rev(tp) == ASIC_REV_57766) {
  8682. /* Ignore any errors for the firmware download. If download
  8683. * fails, the device will operate with EEE disabled
  8684. */
  8685. tg3_load_57766_firmware(tp);
  8686. }
  8687. if (tg3_flag(tp, TSO_CAPABLE)) {
  8688. err = tg3_load_tso_firmware(tp);
  8689. if (err)
  8690. return err;
  8691. }
  8692. tp->tx_mode = TX_MODE_ENABLE;
  8693. if (tg3_flag(tp, 5755_PLUS) ||
  8694. tg3_asic_rev(tp) == ASIC_REV_5906)
  8695. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  8696. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  8697. tg3_asic_rev(tp) == ASIC_REV_5762) {
  8698. val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
  8699. tp->tx_mode &= ~val;
  8700. tp->tx_mode |= tr32(MAC_TX_MODE) & val;
  8701. }
  8702. tw32_f(MAC_TX_MODE, tp->tx_mode);
  8703. udelay(100);
  8704. if (tg3_flag(tp, ENABLE_RSS)) {
  8705. u32 rss_key[10];
  8706. tg3_rss_write_indir_tbl(tp);
  8707. netdev_rss_key_fill(rss_key, 10 * sizeof(u32));
  8708. for (i = 0; i < 10 ; i++)
  8709. tw32(MAC_RSS_HASH_KEY_0 + i*4, rss_key[i]);
  8710. }
  8711. tp->rx_mode = RX_MODE_ENABLE;
  8712. if (tg3_flag(tp, 5755_PLUS))
  8713. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  8714. if (tg3_asic_rev(tp) == ASIC_REV_5762)
  8715. tp->rx_mode |= RX_MODE_IPV4_FRAG_FIX;
  8716. if (tg3_flag(tp, ENABLE_RSS))
  8717. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  8718. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  8719. RX_MODE_RSS_IPV6_HASH_EN |
  8720. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  8721. RX_MODE_RSS_IPV4_HASH_EN |
  8722. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  8723. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8724. udelay(10);
  8725. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8726. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  8727. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  8728. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8729. udelay(10);
  8730. }
  8731. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8732. udelay(10);
  8733. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  8734. if ((tg3_asic_rev(tp) == ASIC_REV_5704) &&
  8735. !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
  8736. /* Set drive transmission level to 1.2V */
  8737. /* only if the signal pre-emphasis bit is not set */
  8738. val = tr32(MAC_SERDES_CFG);
  8739. val &= 0xfffff000;
  8740. val |= 0x880;
  8741. tw32(MAC_SERDES_CFG, val);
  8742. }
  8743. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A1)
  8744. tw32(MAC_SERDES_CFG, 0x616000);
  8745. }
  8746. /* Prevent chip from dropping frames when flow control
  8747. * is enabled.
  8748. */
  8749. if (tg3_flag(tp, 57765_CLASS))
  8750. val = 1;
  8751. else
  8752. val = 2;
  8753. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  8754. if (tg3_asic_rev(tp) == ASIC_REV_5704 &&
  8755. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  8756. /* Use hardware link auto-negotiation */
  8757. tg3_flag_set(tp, HW_AUTONEG);
  8758. }
  8759. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  8760. tg3_asic_rev(tp) == ASIC_REV_5714) {
  8761. u32 tmp;
  8762. tmp = tr32(SERDES_RX_CTRL);
  8763. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  8764. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  8765. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  8766. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  8767. }
  8768. if (!tg3_flag(tp, USE_PHYLIB)) {
  8769. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8770. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  8771. err = tg3_setup_phy(tp, false);
  8772. if (err)
  8773. return err;
  8774. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  8775. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  8776. u32 tmp;
  8777. /* Clear CRC stats. */
  8778. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  8779. tg3_writephy(tp, MII_TG3_TEST1,
  8780. tmp | MII_TG3_TEST1_CRC_EN);
  8781. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
  8782. }
  8783. }
  8784. }
  8785. __tg3_set_rx_mode(tp->dev);
  8786. /* Initialize receive rules. */
  8787. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  8788. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  8789. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  8790. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  8791. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
  8792. limit = 8;
  8793. else
  8794. limit = 16;
  8795. if (tg3_flag(tp, ENABLE_ASF))
  8796. limit -= 4;
  8797. switch (limit) {
  8798. case 16:
  8799. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  8800. case 15:
  8801. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  8802. case 14:
  8803. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  8804. case 13:
  8805. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  8806. case 12:
  8807. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  8808. case 11:
  8809. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  8810. case 10:
  8811. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  8812. case 9:
  8813. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  8814. case 8:
  8815. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  8816. case 7:
  8817. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  8818. case 6:
  8819. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  8820. case 5:
  8821. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  8822. case 4:
  8823. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  8824. case 3:
  8825. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  8826. case 2:
  8827. case 1:
  8828. default:
  8829. break;
  8830. }
  8831. if (tg3_flag(tp, ENABLE_APE))
  8832. /* Write our heartbeat update interval to APE. */
  8833. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  8834. APE_HOST_HEARTBEAT_INT_5SEC);
  8835. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  8836. return 0;
  8837. }
  8838. /* Called at device open time to get the chip ready for
  8839. * packet processing. Invoked with tp->lock held.
  8840. */
  8841. static int tg3_init_hw(struct tg3 *tp, bool reset_phy)
  8842. {
  8843. /* Chip may have been just powered on. If so, the boot code may still
  8844. * be running initialization. Wait for it to finish to avoid races in
  8845. * accessing the hardware.
  8846. */
  8847. tg3_enable_register_access(tp);
  8848. tg3_poll_fw(tp);
  8849. tg3_switch_clocks(tp);
  8850. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  8851. return tg3_reset_hw(tp, reset_phy);
  8852. }
  8853. #ifdef CONFIG_TIGON3_HWMON
  8854. static void tg3_sd_scan_scratchpad(struct tg3 *tp, struct tg3_ocir *ocir)
  8855. {
  8856. int i;
  8857. for (i = 0; i < TG3_SD_NUM_RECS; i++, ocir++) {
  8858. u32 off = i * TG3_OCIR_LEN, len = TG3_OCIR_LEN;
  8859. tg3_ape_scratchpad_read(tp, (u32 *) ocir, off, len);
  8860. off += len;
  8861. if (ocir->signature != TG3_OCIR_SIG_MAGIC ||
  8862. !(ocir->version_flags & TG3_OCIR_FLAG_ACTIVE))
  8863. memset(ocir, 0, TG3_OCIR_LEN);
  8864. }
  8865. }
  8866. /* sysfs attributes for hwmon */
  8867. static ssize_t tg3_show_temp(struct device *dev,
  8868. struct device_attribute *devattr, char *buf)
  8869. {
  8870. struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
  8871. struct tg3 *tp = dev_get_drvdata(dev);
  8872. u32 temperature;
  8873. spin_lock_bh(&tp->lock);
  8874. tg3_ape_scratchpad_read(tp, &temperature, attr->index,
  8875. sizeof(temperature));
  8876. spin_unlock_bh(&tp->lock);
  8877. return sprintf(buf, "%u\n", temperature * 1000);
  8878. }
  8879. static SENSOR_DEVICE_ATTR(temp1_input, 0444, tg3_show_temp, NULL,
  8880. TG3_TEMP_SENSOR_OFFSET);
  8881. static SENSOR_DEVICE_ATTR(temp1_crit, 0444, tg3_show_temp, NULL,
  8882. TG3_TEMP_CAUTION_OFFSET);
  8883. static SENSOR_DEVICE_ATTR(temp1_max, 0444, tg3_show_temp, NULL,
  8884. TG3_TEMP_MAX_OFFSET);
  8885. static struct attribute *tg3_attrs[] = {
  8886. &sensor_dev_attr_temp1_input.dev_attr.attr,
  8887. &sensor_dev_attr_temp1_crit.dev_attr.attr,
  8888. &sensor_dev_attr_temp1_max.dev_attr.attr,
  8889. NULL
  8890. };
  8891. ATTRIBUTE_GROUPS(tg3);
  8892. static void tg3_hwmon_close(struct tg3 *tp)
  8893. {
  8894. if (tp->hwmon_dev) {
  8895. hwmon_device_unregister(tp->hwmon_dev);
  8896. tp->hwmon_dev = NULL;
  8897. }
  8898. }
  8899. static void tg3_hwmon_open(struct tg3 *tp)
  8900. {
  8901. int i;
  8902. u32 size = 0;
  8903. struct pci_dev *pdev = tp->pdev;
  8904. struct tg3_ocir ocirs[TG3_SD_NUM_RECS];
  8905. tg3_sd_scan_scratchpad(tp, ocirs);
  8906. for (i = 0; i < TG3_SD_NUM_RECS; i++) {
  8907. if (!ocirs[i].src_data_length)
  8908. continue;
  8909. size += ocirs[i].src_hdr_length;
  8910. size += ocirs[i].src_data_length;
  8911. }
  8912. if (!size)
  8913. return;
  8914. tp->hwmon_dev = hwmon_device_register_with_groups(&pdev->dev, "tg3",
  8915. tp, tg3_groups);
  8916. if (IS_ERR(tp->hwmon_dev)) {
  8917. tp->hwmon_dev = NULL;
  8918. dev_err(&pdev->dev, "Cannot register hwmon device, aborting\n");
  8919. }
  8920. }
  8921. #else
  8922. static inline void tg3_hwmon_close(struct tg3 *tp) { }
  8923. static inline void tg3_hwmon_open(struct tg3 *tp) { }
  8924. #endif /* CONFIG_TIGON3_HWMON */
  8925. #define TG3_STAT_ADD32(PSTAT, REG) \
  8926. do { u32 __val = tr32(REG); \
  8927. (PSTAT)->low += __val; \
  8928. if ((PSTAT)->low < __val) \
  8929. (PSTAT)->high += 1; \
  8930. } while (0)
  8931. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  8932. {
  8933. struct tg3_hw_stats *sp = tp->hw_stats;
  8934. if (!tp->link_up)
  8935. return;
  8936. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  8937. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  8938. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  8939. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  8940. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  8941. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  8942. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  8943. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  8944. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  8945. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  8946. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  8947. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  8948. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  8949. if (unlikely(tg3_flag(tp, 5719_5720_RDMA_BUG) &&
  8950. (sp->tx_ucast_packets.low + sp->tx_mcast_packets.low +
  8951. sp->tx_bcast_packets.low) > TG3_NUM_RDMA_CHANNELS)) {
  8952. u32 val;
  8953. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  8954. val &= ~tg3_lso_rd_dma_workaround_bit(tp);
  8955. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
  8956. tg3_flag_clear(tp, 5719_5720_RDMA_BUG);
  8957. }
  8958. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  8959. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  8960. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  8961. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  8962. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  8963. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  8964. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  8965. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  8966. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  8967. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  8968. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  8969. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  8970. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  8971. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  8972. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  8973. if (tg3_asic_rev(tp) != ASIC_REV_5717 &&
  8974. tg3_asic_rev(tp) != ASIC_REV_5762 &&
  8975. tg3_chip_rev_id(tp) != CHIPREV_ID_5719_A0 &&
  8976. tg3_chip_rev_id(tp) != CHIPREV_ID_5720_A0) {
  8977. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  8978. } else {
  8979. u32 val = tr32(HOSTCC_FLOW_ATTN);
  8980. val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
  8981. if (val) {
  8982. tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
  8983. sp->rx_discards.low += val;
  8984. if (sp->rx_discards.low < val)
  8985. sp->rx_discards.high += 1;
  8986. }
  8987. sp->mbuf_lwm_thresh_hit = sp->rx_discards;
  8988. }
  8989. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  8990. }
  8991. static void tg3_chk_missed_msi(struct tg3 *tp)
  8992. {
  8993. u32 i;
  8994. for (i = 0; i < tp->irq_cnt; i++) {
  8995. struct tg3_napi *tnapi = &tp->napi[i];
  8996. if (tg3_has_work(tnapi)) {
  8997. if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
  8998. tnapi->last_tx_cons == tnapi->tx_cons) {
  8999. if (tnapi->chk_msi_cnt < 1) {
  9000. tnapi->chk_msi_cnt++;
  9001. return;
  9002. }
  9003. tg3_msi(0, tnapi);
  9004. }
  9005. }
  9006. tnapi->chk_msi_cnt = 0;
  9007. tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
  9008. tnapi->last_tx_cons = tnapi->tx_cons;
  9009. }
  9010. }
  9011. static void tg3_timer(struct timer_list *t)
  9012. {
  9013. struct tg3 *tp = from_timer(tp, t, timer);
  9014. spin_lock(&tp->lock);
  9015. if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING)) {
  9016. spin_unlock(&tp->lock);
  9017. goto restart_timer;
  9018. }
  9019. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  9020. tg3_flag(tp, 57765_CLASS))
  9021. tg3_chk_missed_msi(tp);
  9022. if (tg3_flag(tp, FLUSH_POSTED_WRITES)) {
  9023. /* BCM4785: Flush posted writes from GbE to host memory. */
  9024. tr32(HOSTCC_MODE);
  9025. }
  9026. if (!tg3_flag(tp, TAGGED_STATUS)) {
  9027. /* All of this garbage is because when using non-tagged
  9028. * IRQ status the mailbox/status_block protocol the chip
  9029. * uses with the cpu is race prone.
  9030. */
  9031. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  9032. tw32(GRC_LOCAL_CTRL,
  9033. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  9034. } else {
  9035. tw32(HOSTCC_MODE, tp->coalesce_mode |
  9036. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  9037. }
  9038. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  9039. spin_unlock(&tp->lock);
  9040. tg3_reset_task_schedule(tp);
  9041. goto restart_timer;
  9042. }
  9043. }
  9044. /* This part only runs once per second. */
  9045. if (!--tp->timer_counter) {
  9046. if (tg3_flag(tp, 5705_PLUS))
  9047. tg3_periodic_fetch_stats(tp);
  9048. if (tp->setlpicnt && !--tp->setlpicnt)
  9049. tg3_phy_eee_enable(tp);
  9050. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  9051. u32 mac_stat;
  9052. int phy_event;
  9053. mac_stat = tr32(MAC_STATUS);
  9054. phy_event = 0;
  9055. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
  9056. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  9057. phy_event = 1;
  9058. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  9059. phy_event = 1;
  9060. if (phy_event)
  9061. tg3_setup_phy(tp, false);
  9062. } else if (tg3_flag(tp, POLL_SERDES)) {
  9063. u32 mac_stat = tr32(MAC_STATUS);
  9064. int need_setup = 0;
  9065. if (tp->link_up &&
  9066. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  9067. need_setup = 1;
  9068. }
  9069. if (!tp->link_up &&
  9070. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  9071. MAC_STATUS_SIGNAL_DET))) {
  9072. need_setup = 1;
  9073. }
  9074. if (need_setup) {
  9075. if (!tp->serdes_counter) {
  9076. tw32_f(MAC_MODE,
  9077. (tp->mac_mode &
  9078. ~MAC_MODE_PORT_MODE_MASK));
  9079. udelay(40);
  9080. tw32_f(MAC_MODE, tp->mac_mode);
  9081. udelay(40);
  9082. }
  9083. tg3_setup_phy(tp, false);
  9084. }
  9085. } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  9086. tg3_flag(tp, 5780_CLASS)) {
  9087. tg3_serdes_parallel_detect(tp);
  9088. } else if (tg3_flag(tp, POLL_CPMU_LINK)) {
  9089. u32 cpmu = tr32(TG3_CPMU_STATUS);
  9090. bool link_up = !((cpmu & TG3_CPMU_STATUS_LINK_MASK) ==
  9091. TG3_CPMU_STATUS_LINK_MASK);
  9092. if (link_up != tp->link_up)
  9093. tg3_setup_phy(tp, false);
  9094. }
  9095. tp->timer_counter = tp->timer_multiplier;
  9096. }
  9097. /* Heartbeat is only sent once every 2 seconds.
  9098. *
  9099. * The heartbeat is to tell the ASF firmware that the host
  9100. * driver is still alive. In the event that the OS crashes,
  9101. * ASF needs to reset the hardware to free up the FIFO space
  9102. * that may be filled with rx packets destined for the host.
  9103. * If the FIFO is full, ASF will no longer function properly.
  9104. *
  9105. * Unintended resets have been reported on real time kernels
  9106. * where the timer doesn't run on time. Netpoll will also have
  9107. * same problem.
  9108. *
  9109. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  9110. * to check the ring condition when the heartbeat is expiring
  9111. * before doing the reset. This will prevent most unintended
  9112. * resets.
  9113. */
  9114. if (!--tp->asf_counter) {
  9115. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  9116. tg3_wait_for_event_ack(tp);
  9117. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  9118. FWCMD_NICDRV_ALIVE3);
  9119. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  9120. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  9121. TG3_FW_UPDATE_TIMEOUT_SEC);
  9122. tg3_generate_fw_event(tp);
  9123. }
  9124. tp->asf_counter = tp->asf_multiplier;
  9125. }
  9126. /* Update the APE heartbeat every 5 seconds.*/
  9127. tg3_send_ape_heartbeat(tp, TG3_APE_HB_INTERVAL);
  9128. spin_unlock(&tp->lock);
  9129. restart_timer:
  9130. tp->timer.expires = jiffies + tp->timer_offset;
  9131. add_timer(&tp->timer);
  9132. }
  9133. static void tg3_timer_init(struct tg3 *tp)
  9134. {
  9135. if (tg3_flag(tp, TAGGED_STATUS) &&
  9136. tg3_asic_rev(tp) != ASIC_REV_5717 &&
  9137. !tg3_flag(tp, 57765_CLASS))
  9138. tp->timer_offset = HZ;
  9139. else
  9140. tp->timer_offset = HZ / 10;
  9141. BUG_ON(tp->timer_offset > HZ);
  9142. tp->timer_multiplier = (HZ / tp->timer_offset);
  9143. tp->asf_multiplier = (HZ / tp->timer_offset) *
  9144. TG3_FW_UPDATE_FREQ_SEC;
  9145. timer_setup(&tp->timer, tg3_timer, 0);
  9146. }
  9147. static void tg3_timer_start(struct tg3 *tp)
  9148. {
  9149. tp->asf_counter = tp->asf_multiplier;
  9150. tp->timer_counter = tp->timer_multiplier;
  9151. tp->timer.expires = jiffies + tp->timer_offset;
  9152. add_timer(&tp->timer);
  9153. }
  9154. static void tg3_timer_stop(struct tg3 *tp)
  9155. {
  9156. del_timer_sync(&tp->timer);
  9157. }
  9158. /* Restart hardware after configuration changes, self-test, etc.
  9159. * Invoked with tp->lock held.
  9160. */
  9161. static int tg3_restart_hw(struct tg3 *tp, bool reset_phy)
  9162. __releases(tp->lock)
  9163. __acquires(tp->lock)
  9164. {
  9165. int err;
  9166. err = tg3_init_hw(tp, reset_phy);
  9167. if (err) {
  9168. netdev_err(tp->dev,
  9169. "Failed to re-initialize device, aborting\n");
  9170. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9171. tg3_full_unlock(tp);
  9172. tg3_timer_stop(tp);
  9173. tp->irq_sync = 0;
  9174. tg3_napi_enable(tp);
  9175. dev_close(tp->dev);
  9176. tg3_full_lock(tp, 0);
  9177. }
  9178. return err;
  9179. }
  9180. static void tg3_reset_task(struct work_struct *work)
  9181. {
  9182. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  9183. int err;
  9184. rtnl_lock();
  9185. tg3_full_lock(tp, 0);
  9186. if (!netif_running(tp->dev)) {
  9187. tg3_flag_clear(tp, RESET_TASK_PENDING);
  9188. tg3_full_unlock(tp);
  9189. rtnl_unlock();
  9190. return;
  9191. }
  9192. tg3_full_unlock(tp);
  9193. tg3_phy_stop(tp);
  9194. tg3_netif_stop(tp);
  9195. tg3_full_lock(tp, 1);
  9196. if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
  9197. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  9198. tp->write32_rx_mbox = tg3_write_flush_reg32;
  9199. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  9200. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  9201. }
  9202. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  9203. err = tg3_init_hw(tp, true);
  9204. if (err)
  9205. goto out;
  9206. tg3_netif_start(tp);
  9207. out:
  9208. tg3_full_unlock(tp);
  9209. if (!err)
  9210. tg3_phy_start(tp);
  9211. tg3_flag_clear(tp, RESET_TASK_PENDING);
  9212. rtnl_unlock();
  9213. }
  9214. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  9215. {
  9216. irq_handler_t fn;
  9217. unsigned long flags;
  9218. char *name;
  9219. struct tg3_napi *tnapi = &tp->napi[irq_num];
  9220. if (tp->irq_cnt == 1)
  9221. name = tp->dev->name;
  9222. else {
  9223. name = &tnapi->irq_lbl[0];
  9224. if (tnapi->tx_buffers && tnapi->rx_rcb)
  9225. snprintf(name, IFNAMSIZ,
  9226. "%s-txrx-%d", tp->dev->name, irq_num);
  9227. else if (tnapi->tx_buffers)
  9228. snprintf(name, IFNAMSIZ,
  9229. "%s-tx-%d", tp->dev->name, irq_num);
  9230. else if (tnapi->rx_rcb)
  9231. snprintf(name, IFNAMSIZ,
  9232. "%s-rx-%d", tp->dev->name, irq_num);
  9233. else
  9234. snprintf(name, IFNAMSIZ,
  9235. "%s-%d", tp->dev->name, irq_num);
  9236. name[IFNAMSIZ-1] = 0;
  9237. }
  9238. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  9239. fn = tg3_msi;
  9240. if (tg3_flag(tp, 1SHOT_MSI))
  9241. fn = tg3_msi_1shot;
  9242. flags = 0;
  9243. } else {
  9244. fn = tg3_interrupt;
  9245. if (tg3_flag(tp, TAGGED_STATUS))
  9246. fn = tg3_interrupt_tagged;
  9247. flags = IRQF_SHARED;
  9248. }
  9249. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  9250. }
  9251. static int tg3_test_interrupt(struct tg3 *tp)
  9252. {
  9253. struct tg3_napi *tnapi = &tp->napi[0];
  9254. struct net_device *dev = tp->dev;
  9255. int err, i, intr_ok = 0;
  9256. u32 val;
  9257. if (!netif_running(dev))
  9258. return -ENODEV;
  9259. tg3_disable_ints(tp);
  9260. free_irq(tnapi->irq_vec, tnapi);
  9261. /*
  9262. * Turn off MSI one shot mode. Otherwise this test has no
  9263. * observable way to know whether the interrupt was delivered.
  9264. */
  9265. if (tg3_flag(tp, 57765_PLUS)) {
  9266. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  9267. tw32(MSGINT_MODE, val);
  9268. }
  9269. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  9270. IRQF_SHARED, dev->name, tnapi);
  9271. if (err)
  9272. return err;
  9273. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  9274. tg3_enable_ints(tp);
  9275. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9276. tnapi->coal_now);
  9277. for (i = 0; i < 5; i++) {
  9278. u32 int_mbox, misc_host_ctrl;
  9279. int_mbox = tr32_mailbox(tnapi->int_mbox);
  9280. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  9281. if ((int_mbox != 0) ||
  9282. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  9283. intr_ok = 1;
  9284. break;
  9285. }
  9286. if (tg3_flag(tp, 57765_PLUS) &&
  9287. tnapi->hw_status->status_tag != tnapi->last_tag)
  9288. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  9289. msleep(10);
  9290. }
  9291. tg3_disable_ints(tp);
  9292. free_irq(tnapi->irq_vec, tnapi);
  9293. err = tg3_request_irq(tp, 0);
  9294. if (err)
  9295. return err;
  9296. if (intr_ok) {
  9297. /* Reenable MSI one shot mode. */
  9298. if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
  9299. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  9300. tw32(MSGINT_MODE, val);
  9301. }
  9302. return 0;
  9303. }
  9304. return -EIO;
  9305. }
  9306. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  9307. * successfully restored
  9308. */
  9309. static int tg3_test_msi(struct tg3 *tp)
  9310. {
  9311. int err;
  9312. u16 pci_cmd;
  9313. if (!tg3_flag(tp, USING_MSI))
  9314. return 0;
  9315. /* Turn off SERR reporting in case MSI terminates with Master
  9316. * Abort.
  9317. */
  9318. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  9319. pci_write_config_word(tp->pdev, PCI_COMMAND,
  9320. pci_cmd & ~PCI_COMMAND_SERR);
  9321. err = tg3_test_interrupt(tp);
  9322. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  9323. if (!err)
  9324. return 0;
  9325. /* other failures */
  9326. if (err != -EIO)
  9327. return err;
  9328. /* MSI test failed, go back to INTx mode */
  9329. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  9330. "to INTx mode. Please report this failure to the PCI "
  9331. "maintainer and include system chipset information\n");
  9332. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  9333. pci_disable_msi(tp->pdev);
  9334. tg3_flag_clear(tp, USING_MSI);
  9335. tp->napi[0].irq_vec = tp->pdev->irq;
  9336. err = tg3_request_irq(tp, 0);
  9337. if (err)
  9338. return err;
  9339. /* Need to reset the chip because the MSI cycle may have terminated
  9340. * with Master Abort.
  9341. */
  9342. tg3_full_lock(tp, 1);
  9343. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9344. err = tg3_init_hw(tp, true);
  9345. tg3_full_unlock(tp);
  9346. if (err)
  9347. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  9348. return err;
  9349. }
  9350. static int tg3_request_firmware(struct tg3 *tp)
  9351. {
  9352. const struct tg3_firmware_hdr *fw_hdr;
  9353. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  9354. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  9355. tp->fw_needed);
  9356. return -ENOENT;
  9357. }
  9358. fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
  9359. /* Firmware blob starts with version numbers, followed by
  9360. * start address and _full_ length including BSS sections
  9361. * (which must be longer than the actual data, of course
  9362. */
  9363. tp->fw_len = be32_to_cpu(fw_hdr->len); /* includes bss */
  9364. if (tp->fw_len < (tp->fw->size - TG3_FW_HDR_LEN)) {
  9365. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  9366. tp->fw_len, tp->fw_needed);
  9367. release_firmware(tp->fw);
  9368. tp->fw = NULL;
  9369. return -EINVAL;
  9370. }
  9371. /* We no longer need firmware; we have it. */
  9372. tp->fw_needed = NULL;
  9373. return 0;
  9374. }
  9375. static u32 tg3_irq_count(struct tg3 *tp)
  9376. {
  9377. u32 irq_cnt = max(tp->rxq_cnt, tp->txq_cnt);
  9378. if (irq_cnt > 1) {
  9379. /* We want as many rx rings enabled as there are cpus.
  9380. * In multiqueue MSI-X mode, the first MSI-X vector
  9381. * only deals with link interrupts, etc, so we add
  9382. * one to the number of vectors we are requesting.
  9383. */
  9384. irq_cnt = min_t(unsigned, irq_cnt + 1, tp->irq_max);
  9385. }
  9386. return irq_cnt;
  9387. }
  9388. static bool tg3_enable_msix(struct tg3 *tp)
  9389. {
  9390. int i, rc;
  9391. struct msix_entry msix_ent[TG3_IRQ_MAX_VECS];
  9392. tp->txq_cnt = tp->txq_req;
  9393. tp->rxq_cnt = tp->rxq_req;
  9394. if (!tp->rxq_cnt)
  9395. tp->rxq_cnt = netif_get_num_default_rss_queues();
  9396. if (tp->rxq_cnt > tp->rxq_max)
  9397. tp->rxq_cnt = tp->rxq_max;
  9398. /* Disable multiple TX rings by default. Simple round-robin hardware
  9399. * scheduling of the TX rings can cause starvation of rings with
  9400. * small packets when other rings have TSO or jumbo packets.
  9401. */
  9402. if (!tp->txq_req)
  9403. tp->txq_cnt = 1;
  9404. tp->irq_cnt = tg3_irq_count(tp);
  9405. for (i = 0; i < tp->irq_max; i++) {
  9406. msix_ent[i].entry = i;
  9407. msix_ent[i].vector = 0;
  9408. }
  9409. rc = pci_enable_msix_range(tp->pdev, msix_ent, 1, tp->irq_cnt);
  9410. if (rc < 0) {
  9411. return false;
  9412. } else if (rc < tp->irq_cnt) {
  9413. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  9414. tp->irq_cnt, rc);
  9415. tp->irq_cnt = rc;
  9416. tp->rxq_cnt = max(rc - 1, 1);
  9417. if (tp->txq_cnt)
  9418. tp->txq_cnt = min(tp->rxq_cnt, tp->txq_max);
  9419. }
  9420. for (i = 0; i < tp->irq_max; i++)
  9421. tp->napi[i].irq_vec = msix_ent[i].vector;
  9422. if (netif_set_real_num_rx_queues(tp->dev, tp->rxq_cnt)) {
  9423. pci_disable_msix(tp->pdev);
  9424. return false;
  9425. }
  9426. if (tp->irq_cnt == 1)
  9427. return true;
  9428. tg3_flag_set(tp, ENABLE_RSS);
  9429. if (tp->txq_cnt > 1)
  9430. tg3_flag_set(tp, ENABLE_TSS);
  9431. netif_set_real_num_tx_queues(tp->dev, tp->txq_cnt);
  9432. return true;
  9433. }
  9434. static void tg3_ints_init(struct tg3 *tp)
  9435. {
  9436. if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
  9437. !tg3_flag(tp, TAGGED_STATUS)) {
  9438. /* All MSI supporting chips should support tagged
  9439. * status. Assert that this is the case.
  9440. */
  9441. netdev_warn(tp->dev,
  9442. "MSI without TAGGED_STATUS? Not using MSI\n");
  9443. goto defcfg;
  9444. }
  9445. if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
  9446. tg3_flag_set(tp, USING_MSIX);
  9447. else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
  9448. tg3_flag_set(tp, USING_MSI);
  9449. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  9450. u32 msi_mode = tr32(MSGINT_MODE);
  9451. if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
  9452. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  9453. if (!tg3_flag(tp, 1SHOT_MSI))
  9454. msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
  9455. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  9456. }
  9457. defcfg:
  9458. if (!tg3_flag(tp, USING_MSIX)) {
  9459. tp->irq_cnt = 1;
  9460. tp->napi[0].irq_vec = tp->pdev->irq;
  9461. }
  9462. if (tp->irq_cnt == 1) {
  9463. tp->txq_cnt = 1;
  9464. tp->rxq_cnt = 1;
  9465. netif_set_real_num_tx_queues(tp->dev, 1);
  9466. netif_set_real_num_rx_queues(tp->dev, 1);
  9467. }
  9468. }
  9469. static void tg3_ints_fini(struct tg3 *tp)
  9470. {
  9471. if (tg3_flag(tp, USING_MSIX))
  9472. pci_disable_msix(tp->pdev);
  9473. else if (tg3_flag(tp, USING_MSI))
  9474. pci_disable_msi(tp->pdev);
  9475. tg3_flag_clear(tp, USING_MSI);
  9476. tg3_flag_clear(tp, USING_MSIX);
  9477. tg3_flag_clear(tp, ENABLE_RSS);
  9478. tg3_flag_clear(tp, ENABLE_TSS);
  9479. }
  9480. static int tg3_start(struct tg3 *tp, bool reset_phy, bool test_irq,
  9481. bool init)
  9482. {
  9483. struct net_device *dev = tp->dev;
  9484. int i, err;
  9485. /*
  9486. * Setup interrupts first so we know how
  9487. * many NAPI resources to allocate
  9488. */
  9489. tg3_ints_init(tp);
  9490. tg3_rss_check_indir_tbl(tp);
  9491. /* The placement of this call is tied
  9492. * to the setup and use of Host TX descriptors.
  9493. */
  9494. err = tg3_alloc_consistent(tp);
  9495. if (err)
  9496. goto out_ints_fini;
  9497. tg3_napi_init(tp);
  9498. tg3_napi_enable(tp);
  9499. for (i = 0; i < tp->irq_cnt; i++) {
  9500. err = tg3_request_irq(tp, i);
  9501. if (err) {
  9502. for (i--; i >= 0; i--) {
  9503. struct tg3_napi *tnapi = &tp->napi[i];
  9504. free_irq(tnapi->irq_vec, tnapi);
  9505. }
  9506. goto out_napi_fini;
  9507. }
  9508. }
  9509. tg3_full_lock(tp, 0);
  9510. if (init)
  9511. tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
  9512. err = tg3_init_hw(tp, reset_phy);
  9513. if (err) {
  9514. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9515. tg3_free_rings(tp);
  9516. }
  9517. tg3_full_unlock(tp);
  9518. if (err)
  9519. goto out_free_irq;
  9520. if (test_irq && tg3_flag(tp, USING_MSI)) {
  9521. err = tg3_test_msi(tp);
  9522. if (err) {
  9523. tg3_full_lock(tp, 0);
  9524. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9525. tg3_free_rings(tp);
  9526. tg3_full_unlock(tp);
  9527. goto out_napi_fini;
  9528. }
  9529. if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
  9530. u32 val = tr32(PCIE_TRANSACTION_CFG);
  9531. tw32(PCIE_TRANSACTION_CFG,
  9532. val | PCIE_TRANS_CFG_1SHOT_MSI);
  9533. }
  9534. }
  9535. tg3_phy_start(tp);
  9536. tg3_hwmon_open(tp);
  9537. tg3_full_lock(tp, 0);
  9538. tg3_timer_start(tp);
  9539. tg3_flag_set(tp, INIT_COMPLETE);
  9540. tg3_enable_ints(tp);
  9541. tg3_ptp_resume(tp);
  9542. tg3_full_unlock(tp);
  9543. netif_tx_start_all_queues(dev);
  9544. /*
  9545. * Reset loopback feature if it was turned on while the device was down
  9546. * make sure that it's installed properly now.
  9547. */
  9548. if (dev->features & NETIF_F_LOOPBACK)
  9549. tg3_set_loopback(dev, dev->features);
  9550. return 0;
  9551. out_free_irq:
  9552. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  9553. struct tg3_napi *tnapi = &tp->napi[i];
  9554. free_irq(tnapi->irq_vec, tnapi);
  9555. }
  9556. out_napi_fini:
  9557. tg3_napi_disable(tp);
  9558. tg3_napi_fini(tp);
  9559. tg3_free_consistent(tp);
  9560. out_ints_fini:
  9561. tg3_ints_fini(tp);
  9562. return err;
  9563. }
  9564. static void tg3_stop(struct tg3 *tp)
  9565. {
  9566. int i;
  9567. tg3_reset_task_cancel(tp);
  9568. tg3_netif_stop(tp);
  9569. tg3_timer_stop(tp);
  9570. tg3_hwmon_close(tp);
  9571. tg3_phy_stop(tp);
  9572. tg3_full_lock(tp, 1);
  9573. tg3_disable_ints(tp);
  9574. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9575. tg3_free_rings(tp);
  9576. tg3_flag_clear(tp, INIT_COMPLETE);
  9577. tg3_full_unlock(tp);
  9578. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  9579. struct tg3_napi *tnapi = &tp->napi[i];
  9580. free_irq(tnapi->irq_vec, tnapi);
  9581. }
  9582. tg3_ints_fini(tp);
  9583. tg3_napi_fini(tp);
  9584. tg3_free_consistent(tp);
  9585. }
  9586. static int tg3_open(struct net_device *dev)
  9587. {
  9588. struct tg3 *tp = netdev_priv(dev);
  9589. int err;
  9590. if (tp->pcierr_recovery) {
  9591. netdev_err(dev, "Failed to open device. PCI error recovery "
  9592. "in progress\n");
  9593. return -EAGAIN;
  9594. }
  9595. if (tp->fw_needed) {
  9596. err = tg3_request_firmware(tp);
  9597. if (tg3_asic_rev(tp) == ASIC_REV_57766) {
  9598. if (err) {
  9599. netdev_warn(tp->dev, "EEE capability disabled\n");
  9600. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  9601. } else if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP)) {
  9602. netdev_warn(tp->dev, "EEE capability restored\n");
  9603. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  9604. }
  9605. } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0) {
  9606. if (err)
  9607. return err;
  9608. } else if (err) {
  9609. netdev_warn(tp->dev, "TSO capability disabled\n");
  9610. tg3_flag_clear(tp, TSO_CAPABLE);
  9611. } else if (!tg3_flag(tp, TSO_CAPABLE)) {
  9612. netdev_notice(tp->dev, "TSO capability restored\n");
  9613. tg3_flag_set(tp, TSO_CAPABLE);
  9614. }
  9615. }
  9616. tg3_carrier_off(tp);
  9617. err = tg3_power_up(tp);
  9618. if (err)
  9619. return err;
  9620. tg3_full_lock(tp, 0);
  9621. tg3_disable_ints(tp);
  9622. tg3_flag_clear(tp, INIT_COMPLETE);
  9623. tg3_full_unlock(tp);
  9624. err = tg3_start(tp,
  9625. !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN),
  9626. true, true);
  9627. if (err) {
  9628. tg3_frob_aux_power(tp, false);
  9629. pci_set_power_state(tp->pdev, PCI_D3hot);
  9630. }
  9631. return err;
  9632. }
  9633. static int tg3_close(struct net_device *dev)
  9634. {
  9635. struct tg3 *tp = netdev_priv(dev);
  9636. if (tp->pcierr_recovery) {
  9637. netdev_err(dev, "Failed to close device. PCI error recovery "
  9638. "in progress\n");
  9639. return -EAGAIN;
  9640. }
  9641. tg3_stop(tp);
  9642. if (pci_device_is_present(tp->pdev)) {
  9643. tg3_power_down_prepare(tp);
  9644. tg3_carrier_off(tp);
  9645. }
  9646. return 0;
  9647. }
  9648. static inline u64 get_stat64(tg3_stat64_t *val)
  9649. {
  9650. return ((u64)val->high << 32) | ((u64)val->low);
  9651. }
  9652. static u64 tg3_calc_crc_errors(struct tg3 *tp)
  9653. {
  9654. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  9655. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  9656. (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  9657. tg3_asic_rev(tp) == ASIC_REV_5701)) {
  9658. u32 val;
  9659. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  9660. tg3_writephy(tp, MII_TG3_TEST1,
  9661. val | MII_TG3_TEST1_CRC_EN);
  9662. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
  9663. } else
  9664. val = 0;
  9665. tp->phy_crc_errors += val;
  9666. return tp->phy_crc_errors;
  9667. }
  9668. return get_stat64(&hw_stats->rx_fcs_errors);
  9669. }
  9670. #define ESTAT_ADD(member) \
  9671. estats->member = old_estats->member + \
  9672. get_stat64(&hw_stats->member)
  9673. static void tg3_get_estats(struct tg3 *tp, struct tg3_ethtool_stats *estats)
  9674. {
  9675. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  9676. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  9677. ESTAT_ADD(rx_octets);
  9678. ESTAT_ADD(rx_fragments);
  9679. ESTAT_ADD(rx_ucast_packets);
  9680. ESTAT_ADD(rx_mcast_packets);
  9681. ESTAT_ADD(rx_bcast_packets);
  9682. ESTAT_ADD(rx_fcs_errors);
  9683. ESTAT_ADD(rx_align_errors);
  9684. ESTAT_ADD(rx_xon_pause_rcvd);
  9685. ESTAT_ADD(rx_xoff_pause_rcvd);
  9686. ESTAT_ADD(rx_mac_ctrl_rcvd);
  9687. ESTAT_ADD(rx_xoff_entered);
  9688. ESTAT_ADD(rx_frame_too_long_errors);
  9689. ESTAT_ADD(rx_jabbers);
  9690. ESTAT_ADD(rx_undersize_packets);
  9691. ESTAT_ADD(rx_in_length_errors);
  9692. ESTAT_ADD(rx_out_length_errors);
  9693. ESTAT_ADD(rx_64_or_less_octet_packets);
  9694. ESTAT_ADD(rx_65_to_127_octet_packets);
  9695. ESTAT_ADD(rx_128_to_255_octet_packets);
  9696. ESTAT_ADD(rx_256_to_511_octet_packets);
  9697. ESTAT_ADD(rx_512_to_1023_octet_packets);
  9698. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  9699. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  9700. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  9701. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  9702. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  9703. ESTAT_ADD(tx_octets);
  9704. ESTAT_ADD(tx_collisions);
  9705. ESTAT_ADD(tx_xon_sent);
  9706. ESTAT_ADD(tx_xoff_sent);
  9707. ESTAT_ADD(tx_flow_control);
  9708. ESTAT_ADD(tx_mac_errors);
  9709. ESTAT_ADD(tx_single_collisions);
  9710. ESTAT_ADD(tx_mult_collisions);
  9711. ESTAT_ADD(tx_deferred);
  9712. ESTAT_ADD(tx_excessive_collisions);
  9713. ESTAT_ADD(tx_late_collisions);
  9714. ESTAT_ADD(tx_collide_2times);
  9715. ESTAT_ADD(tx_collide_3times);
  9716. ESTAT_ADD(tx_collide_4times);
  9717. ESTAT_ADD(tx_collide_5times);
  9718. ESTAT_ADD(tx_collide_6times);
  9719. ESTAT_ADD(tx_collide_7times);
  9720. ESTAT_ADD(tx_collide_8times);
  9721. ESTAT_ADD(tx_collide_9times);
  9722. ESTAT_ADD(tx_collide_10times);
  9723. ESTAT_ADD(tx_collide_11times);
  9724. ESTAT_ADD(tx_collide_12times);
  9725. ESTAT_ADD(tx_collide_13times);
  9726. ESTAT_ADD(tx_collide_14times);
  9727. ESTAT_ADD(tx_collide_15times);
  9728. ESTAT_ADD(tx_ucast_packets);
  9729. ESTAT_ADD(tx_mcast_packets);
  9730. ESTAT_ADD(tx_bcast_packets);
  9731. ESTAT_ADD(tx_carrier_sense_errors);
  9732. ESTAT_ADD(tx_discards);
  9733. ESTAT_ADD(tx_errors);
  9734. ESTAT_ADD(dma_writeq_full);
  9735. ESTAT_ADD(dma_write_prioq_full);
  9736. ESTAT_ADD(rxbds_empty);
  9737. ESTAT_ADD(rx_discards);
  9738. ESTAT_ADD(rx_errors);
  9739. ESTAT_ADD(rx_threshold_hit);
  9740. ESTAT_ADD(dma_readq_full);
  9741. ESTAT_ADD(dma_read_prioq_full);
  9742. ESTAT_ADD(tx_comp_queue_full);
  9743. ESTAT_ADD(ring_set_send_prod_index);
  9744. ESTAT_ADD(ring_status_update);
  9745. ESTAT_ADD(nic_irqs);
  9746. ESTAT_ADD(nic_avoided_irqs);
  9747. ESTAT_ADD(nic_tx_threshold_hit);
  9748. ESTAT_ADD(mbuf_lwm_thresh_hit);
  9749. }
  9750. static void tg3_get_nstats(struct tg3 *tp, struct rtnl_link_stats64 *stats)
  9751. {
  9752. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  9753. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  9754. stats->rx_packets = old_stats->rx_packets +
  9755. get_stat64(&hw_stats->rx_ucast_packets) +
  9756. get_stat64(&hw_stats->rx_mcast_packets) +
  9757. get_stat64(&hw_stats->rx_bcast_packets);
  9758. stats->tx_packets = old_stats->tx_packets +
  9759. get_stat64(&hw_stats->tx_ucast_packets) +
  9760. get_stat64(&hw_stats->tx_mcast_packets) +
  9761. get_stat64(&hw_stats->tx_bcast_packets);
  9762. stats->rx_bytes = old_stats->rx_bytes +
  9763. get_stat64(&hw_stats->rx_octets);
  9764. stats->tx_bytes = old_stats->tx_bytes +
  9765. get_stat64(&hw_stats->tx_octets);
  9766. stats->rx_errors = old_stats->rx_errors +
  9767. get_stat64(&hw_stats->rx_errors);
  9768. stats->tx_errors = old_stats->tx_errors +
  9769. get_stat64(&hw_stats->tx_errors) +
  9770. get_stat64(&hw_stats->tx_mac_errors) +
  9771. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  9772. get_stat64(&hw_stats->tx_discards);
  9773. stats->multicast = old_stats->multicast +
  9774. get_stat64(&hw_stats->rx_mcast_packets);
  9775. stats->collisions = old_stats->collisions +
  9776. get_stat64(&hw_stats->tx_collisions);
  9777. stats->rx_length_errors = old_stats->rx_length_errors +
  9778. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  9779. get_stat64(&hw_stats->rx_undersize_packets);
  9780. stats->rx_frame_errors = old_stats->rx_frame_errors +
  9781. get_stat64(&hw_stats->rx_align_errors);
  9782. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  9783. get_stat64(&hw_stats->tx_discards);
  9784. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  9785. get_stat64(&hw_stats->tx_carrier_sense_errors);
  9786. stats->rx_crc_errors = old_stats->rx_crc_errors +
  9787. tg3_calc_crc_errors(tp);
  9788. stats->rx_missed_errors = old_stats->rx_missed_errors +
  9789. get_stat64(&hw_stats->rx_discards);
  9790. stats->rx_dropped = tp->rx_dropped;
  9791. stats->tx_dropped = tp->tx_dropped;
  9792. }
  9793. static int tg3_get_regs_len(struct net_device *dev)
  9794. {
  9795. return TG3_REG_BLK_SIZE;
  9796. }
  9797. static void tg3_get_regs(struct net_device *dev,
  9798. struct ethtool_regs *regs, void *_p)
  9799. {
  9800. struct tg3 *tp = netdev_priv(dev);
  9801. regs->version = 0;
  9802. memset(_p, 0, TG3_REG_BLK_SIZE);
  9803. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9804. return;
  9805. tg3_full_lock(tp, 0);
  9806. tg3_dump_legacy_regs(tp, (u32 *)_p);
  9807. tg3_full_unlock(tp);
  9808. }
  9809. static int tg3_get_eeprom_len(struct net_device *dev)
  9810. {
  9811. struct tg3 *tp = netdev_priv(dev);
  9812. return tp->nvram_size;
  9813. }
  9814. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  9815. {
  9816. struct tg3 *tp = netdev_priv(dev);
  9817. int ret, cpmu_restore = 0;
  9818. u8 *pd;
  9819. u32 i, offset, len, b_offset, b_count, cpmu_val = 0;
  9820. __be32 val;
  9821. if (tg3_flag(tp, NO_NVRAM))
  9822. return -EINVAL;
  9823. offset = eeprom->offset;
  9824. len = eeprom->len;
  9825. eeprom->len = 0;
  9826. eeprom->magic = TG3_EEPROM_MAGIC;
  9827. /* Override clock, link aware and link idle modes */
  9828. if (tg3_flag(tp, CPMU_PRESENT)) {
  9829. cpmu_val = tr32(TG3_CPMU_CTRL);
  9830. if (cpmu_val & (CPMU_CTRL_LINK_AWARE_MODE |
  9831. CPMU_CTRL_LINK_IDLE_MODE)) {
  9832. tw32(TG3_CPMU_CTRL, cpmu_val &
  9833. ~(CPMU_CTRL_LINK_AWARE_MODE |
  9834. CPMU_CTRL_LINK_IDLE_MODE));
  9835. cpmu_restore = 1;
  9836. }
  9837. }
  9838. tg3_override_clk(tp);
  9839. if (offset & 3) {
  9840. /* adjustments to start on required 4 byte boundary */
  9841. b_offset = offset & 3;
  9842. b_count = 4 - b_offset;
  9843. if (b_count > len) {
  9844. /* i.e. offset=1 len=2 */
  9845. b_count = len;
  9846. }
  9847. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  9848. if (ret)
  9849. goto eeprom_done;
  9850. memcpy(data, ((char *)&val) + b_offset, b_count);
  9851. len -= b_count;
  9852. offset += b_count;
  9853. eeprom->len += b_count;
  9854. }
  9855. /* read bytes up to the last 4 byte boundary */
  9856. pd = &data[eeprom->len];
  9857. for (i = 0; i < (len - (len & 3)); i += 4) {
  9858. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  9859. if (ret) {
  9860. if (i)
  9861. i -= 4;
  9862. eeprom->len += i;
  9863. goto eeprom_done;
  9864. }
  9865. memcpy(pd + i, &val, 4);
  9866. if (need_resched()) {
  9867. if (signal_pending(current)) {
  9868. eeprom->len += i;
  9869. ret = -EINTR;
  9870. goto eeprom_done;
  9871. }
  9872. cond_resched();
  9873. }
  9874. }
  9875. eeprom->len += i;
  9876. if (len & 3) {
  9877. /* read last bytes not ending on 4 byte boundary */
  9878. pd = &data[eeprom->len];
  9879. b_count = len & 3;
  9880. b_offset = offset + len - b_count;
  9881. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  9882. if (ret)
  9883. goto eeprom_done;
  9884. memcpy(pd, &val, b_count);
  9885. eeprom->len += b_count;
  9886. }
  9887. ret = 0;
  9888. eeprom_done:
  9889. /* Restore clock, link aware and link idle modes */
  9890. tg3_restore_clk(tp);
  9891. if (cpmu_restore)
  9892. tw32(TG3_CPMU_CTRL, cpmu_val);
  9893. return ret;
  9894. }
  9895. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  9896. {
  9897. struct tg3 *tp = netdev_priv(dev);
  9898. int ret;
  9899. u32 offset, len, b_offset, odd_len;
  9900. u8 *buf;
  9901. __be32 start = 0, end;
  9902. if (tg3_flag(tp, NO_NVRAM) ||
  9903. eeprom->magic != TG3_EEPROM_MAGIC)
  9904. return -EINVAL;
  9905. offset = eeprom->offset;
  9906. len = eeprom->len;
  9907. if ((b_offset = (offset & 3))) {
  9908. /* adjustments to start on required 4 byte boundary */
  9909. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  9910. if (ret)
  9911. return ret;
  9912. len += b_offset;
  9913. offset &= ~3;
  9914. if (len < 4)
  9915. len = 4;
  9916. }
  9917. odd_len = 0;
  9918. if (len & 3) {
  9919. /* adjustments to end on required 4 byte boundary */
  9920. odd_len = 1;
  9921. len = (len + 3) & ~3;
  9922. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  9923. if (ret)
  9924. return ret;
  9925. }
  9926. buf = data;
  9927. if (b_offset || odd_len) {
  9928. buf = kmalloc(len, GFP_KERNEL);
  9929. if (!buf)
  9930. return -ENOMEM;
  9931. if (b_offset)
  9932. memcpy(buf, &start, 4);
  9933. if (odd_len)
  9934. memcpy(buf+len-4, &end, 4);
  9935. memcpy(buf + b_offset, data, eeprom->len);
  9936. }
  9937. ret = tg3_nvram_write_block(tp, offset, len, buf);
  9938. if (buf != data)
  9939. kfree(buf);
  9940. return ret;
  9941. }
  9942. static int tg3_get_link_ksettings(struct net_device *dev,
  9943. struct ethtool_link_ksettings *cmd)
  9944. {
  9945. struct tg3 *tp = netdev_priv(dev);
  9946. u32 supported, advertising;
  9947. if (tg3_flag(tp, USE_PHYLIB)) {
  9948. struct phy_device *phydev;
  9949. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9950. return -EAGAIN;
  9951. phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
  9952. phy_ethtool_ksettings_get(phydev, cmd);
  9953. return 0;
  9954. }
  9955. supported = (SUPPORTED_Autoneg);
  9956. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  9957. supported |= (SUPPORTED_1000baseT_Half |
  9958. SUPPORTED_1000baseT_Full);
  9959. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  9960. supported |= (SUPPORTED_100baseT_Half |
  9961. SUPPORTED_100baseT_Full |
  9962. SUPPORTED_10baseT_Half |
  9963. SUPPORTED_10baseT_Full |
  9964. SUPPORTED_TP);
  9965. cmd->base.port = PORT_TP;
  9966. } else {
  9967. supported |= SUPPORTED_FIBRE;
  9968. cmd->base.port = PORT_FIBRE;
  9969. }
  9970. ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported,
  9971. supported);
  9972. advertising = tp->link_config.advertising;
  9973. if (tg3_flag(tp, PAUSE_AUTONEG)) {
  9974. if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
  9975. if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  9976. advertising |= ADVERTISED_Pause;
  9977. } else {
  9978. advertising |= ADVERTISED_Pause |
  9979. ADVERTISED_Asym_Pause;
  9980. }
  9981. } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  9982. advertising |= ADVERTISED_Asym_Pause;
  9983. }
  9984. }
  9985. ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.advertising,
  9986. advertising);
  9987. if (netif_running(dev) && tp->link_up) {
  9988. cmd->base.speed = tp->link_config.active_speed;
  9989. cmd->base.duplex = tp->link_config.active_duplex;
  9990. ethtool_convert_legacy_u32_to_link_mode(
  9991. cmd->link_modes.lp_advertising,
  9992. tp->link_config.rmt_adv);
  9993. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  9994. if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
  9995. cmd->base.eth_tp_mdix = ETH_TP_MDI_X;
  9996. else
  9997. cmd->base.eth_tp_mdix = ETH_TP_MDI;
  9998. }
  9999. } else {
  10000. cmd->base.speed = SPEED_UNKNOWN;
  10001. cmd->base.duplex = DUPLEX_UNKNOWN;
  10002. cmd->base.eth_tp_mdix = ETH_TP_MDI_INVALID;
  10003. }
  10004. cmd->base.phy_address = tp->phy_addr;
  10005. cmd->base.autoneg = tp->link_config.autoneg;
  10006. return 0;
  10007. }
  10008. static int tg3_set_link_ksettings(struct net_device *dev,
  10009. const struct ethtool_link_ksettings *cmd)
  10010. {
  10011. struct tg3 *tp = netdev_priv(dev);
  10012. u32 speed = cmd->base.speed;
  10013. u32 advertising;
  10014. if (tg3_flag(tp, USE_PHYLIB)) {
  10015. struct phy_device *phydev;
  10016. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  10017. return -EAGAIN;
  10018. phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
  10019. return phy_ethtool_ksettings_set(phydev, cmd);
  10020. }
  10021. if (cmd->base.autoneg != AUTONEG_ENABLE &&
  10022. cmd->base.autoneg != AUTONEG_DISABLE)
  10023. return -EINVAL;
  10024. if (cmd->base.autoneg == AUTONEG_DISABLE &&
  10025. cmd->base.duplex != DUPLEX_FULL &&
  10026. cmd->base.duplex != DUPLEX_HALF)
  10027. return -EINVAL;
  10028. ethtool_convert_link_mode_to_legacy_u32(&advertising,
  10029. cmd->link_modes.advertising);
  10030. if (cmd->base.autoneg == AUTONEG_ENABLE) {
  10031. u32 mask = ADVERTISED_Autoneg |
  10032. ADVERTISED_Pause |
  10033. ADVERTISED_Asym_Pause;
  10034. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  10035. mask |= ADVERTISED_1000baseT_Half |
  10036. ADVERTISED_1000baseT_Full;
  10037. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  10038. mask |= ADVERTISED_100baseT_Half |
  10039. ADVERTISED_100baseT_Full |
  10040. ADVERTISED_10baseT_Half |
  10041. ADVERTISED_10baseT_Full |
  10042. ADVERTISED_TP;
  10043. else
  10044. mask |= ADVERTISED_FIBRE;
  10045. if (advertising & ~mask)
  10046. return -EINVAL;
  10047. mask &= (ADVERTISED_1000baseT_Half |
  10048. ADVERTISED_1000baseT_Full |
  10049. ADVERTISED_100baseT_Half |
  10050. ADVERTISED_100baseT_Full |
  10051. ADVERTISED_10baseT_Half |
  10052. ADVERTISED_10baseT_Full);
  10053. advertising &= mask;
  10054. } else {
  10055. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
  10056. if (speed != SPEED_1000)
  10057. return -EINVAL;
  10058. if (cmd->base.duplex != DUPLEX_FULL)
  10059. return -EINVAL;
  10060. } else {
  10061. if (speed != SPEED_100 &&
  10062. speed != SPEED_10)
  10063. return -EINVAL;
  10064. }
  10065. }
  10066. tg3_full_lock(tp, 0);
  10067. tp->link_config.autoneg = cmd->base.autoneg;
  10068. if (cmd->base.autoneg == AUTONEG_ENABLE) {
  10069. tp->link_config.advertising = (advertising |
  10070. ADVERTISED_Autoneg);
  10071. tp->link_config.speed = SPEED_UNKNOWN;
  10072. tp->link_config.duplex = DUPLEX_UNKNOWN;
  10073. } else {
  10074. tp->link_config.advertising = 0;
  10075. tp->link_config.speed = speed;
  10076. tp->link_config.duplex = cmd->base.duplex;
  10077. }
  10078. tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
  10079. tg3_warn_mgmt_link_flap(tp);
  10080. if (netif_running(dev))
  10081. tg3_setup_phy(tp, true);
  10082. tg3_full_unlock(tp);
  10083. return 0;
  10084. }
  10085. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  10086. {
  10087. struct tg3 *tp = netdev_priv(dev);
  10088. strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
  10089. strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
  10090. strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
  10091. strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
  10092. }
  10093. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  10094. {
  10095. struct tg3 *tp = netdev_priv(dev);
  10096. if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
  10097. wol->supported = WAKE_MAGIC;
  10098. else
  10099. wol->supported = 0;
  10100. wol->wolopts = 0;
  10101. if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
  10102. wol->wolopts = WAKE_MAGIC;
  10103. memset(&wol->sopass, 0, sizeof(wol->sopass));
  10104. }
  10105. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  10106. {
  10107. struct tg3 *tp = netdev_priv(dev);
  10108. struct device *dp = &tp->pdev->dev;
  10109. if (wol->wolopts & ~WAKE_MAGIC)
  10110. return -EINVAL;
  10111. if ((wol->wolopts & WAKE_MAGIC) &&
  10112. !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
  10113. return -EINVAL;
  10114. device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
  10115. if (device_may_wakeup(dp))
  10116. tg3_flag_set(tp, WOL_ENABLE);
  10117. else
  10118. tg3_flag_clear(tp, WOL_ENABLE);
  10119. return 0;
  10120. }
  10121. static u32 tg3_get_msglevel(struct net_device *dev)
  10122. {
  10123. struct tg3 *tp = netdev_priv(dev);
  10124. return tp->msg_enable;
  10125. }
  10126. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  10127. {
  10128. struct tg3 *tp = netdev_priv(dev);
  10129. tp->msg_enable = value;
  10130. }
  10131. static int tg3_nway_reset(struct net_device *dev)
  10132. {
  10133. struct tg3 *tp = netdev_priv(dev);
  10134. int r;
  10135. if (!netif_running(dev))
  10136. return -EAGAIN;
  10137. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  10138. return -EINVAL;
  10139. tg3_warn_mgmt_link_flap(tp);
  10140. if (tg3_flag(tp, USE_PHYLIB)) {
  10141. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  10142. return -EAGAIN;
  10143. r = phy_start_aneg(mdiobus_get_phy(tp->mdio_bus, tp->phy_addr));
  10144. } else {
  10145. u32 bmcr;
  10146. spin_lock_bh(&tp->lock);
  10147. r = -EINVAL;
  10148. tg3_readphy(tp, MII_BMCR, &bmcr);
  10149. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  10150. ((bmcr & BMCR_ANENABLE) ||
  10151. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
  10152. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  10153. BMCR_ANENABLE);
  10154. r = 0;
  10155. }
  10156. spin_unlock_bh(&tp->lock);
  10157. }
  10158. return r;
  10159. }
  10160. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  10161. {
  10162. struct tg3 *tp = netdev_priv(dev);
  10163. ering->rx_max_pending = tp->rx_std_ring_mask;
  10164. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  10165. ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
  10166. else
  10167. ering->rx_jumbo_max_pending = 0;
  10168. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  10169. ering->rx_pending = tp->rx_pending;
  10170. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  10171. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  10172. else
  10173. ering->rx_jumbo_pending = 0;
  10174. ering->tx_pending = tp->napi[0].tx_pending;
  10175. }
  10176. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  10177. {
  10178. struct tg3 *tp = netdev_priv(dev);
  10179. int i, irq_sync = 0, err = 0;
  10180. if ((ering->rx_pending > tp->rx_std_ring_mask) ||
  10181. (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
  10182. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  10183. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  10184. (tg3_flag(tp, TSO_BUG) &&
  10185. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  10186. return -EINVAL;
  10187. if (netif_running(dev)) {
  10188. tg3_phy_stop(tp);
  10189. tg3_netif_stop(tp);
  10190. irq_sync = 1;
  10191. }
  10192. tg3_full_lock(tp, irq_sync);
  10193. tp->rx_pending = ering->rx_pending;
  10194. if (tg3_flag(tp, MAX_RXPEND_64) &&
  10195. tp->rx_pending > 63)
  10196. tp->rx_pending = 63;
  10197. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  10198. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  10199. for (i = 0; i < tp->irq_max; i++)
  10200. tp->napi[i].tx_pending = ering->tx_pending;
  10201. if (netif_running(dev)) {
  10202. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10203. err = tg3_restart_hw(tp, false);
  10204. if (!err)
  10205. tg3_netif_start(tp);
  10206. }
  10207. tg3_full_unlock(tp);
  10208. if (irq_sync && !err)
  10209. tg3_phy_start(tp);
  10210. return err;
  10211. }
  10212. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  10213. {
  10214. struct tg3 *tp = netdev_priv(dev);
  10215. epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
  10216. if (tp->link_config.flowctrl & FLOW_CTRL_RX)
  10217. epause->rx_pause = 1;
  10218. else
  10219. epause->rx_pause = 0;
  10220. if (tp->link_config.flowctrl & FLOW_CTRL_TX)
  10221. epause->tx_pause = 1;
  10222. else
  10223. epause->tx_pause = 0;
  10224. }
  10225. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  10226. {
  10227. struct tg3 *tp = netdev_priv(dev);
  10228. int err = 0;
  10229. if (tp->link_config.autoneg == AUTONEG_ENABLE)
  10230. tg3_warn_mgmt_link_flap(tp);
  10231. if (tg3_flag(tp, USE_PHYLIB)) {
  10232. u32 newadv;
  10233. struct phy_device *phydev;
  10234. phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
  10235. if (!(phydev->supported & SUPPORTED_Pause) ||
  10236. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  10237. (epause->rx_pause != epause->tx_pause)))
  10238. return -EINVAL;
  10239. tp->link_config.flowctrl = 0;
  10240. if (epause->rx_pause) {
  10241. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  10242. if (epause->tx_pause) {
  10243. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  10244. newadv = ADVERTISED_Pause;
  10245. } else
  10246. newadv = ADVERTISED_Pause |
  10247. ADVERTISED_Asym_Pause;
  10248. } else if (epause->tx_pause) {
  10249. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  10250. newadv = ADVERTISED_Asym_Pause;
  10251. } else
  10252. newadv = 0;
  10253. if (epause->autoneg)
  10254. tg3_flag_set(tp, PAUSE_AUTONEG);
  10255. else
  10256. tg3_flag_clear(tp, PAUSE_AUTONEG);
  10257. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  10258. u32 oldadv = phydev->advertising &
  10259. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  10260. if (oldadv != newadv) {
  10261. phydev->advertising &=
  10262. ~(ADVERTISED_Pause |
  10263. ADVERTISED_Asym_Pause);
  10264. phydev->advertising |= newadv;
  10265. if (phydev->autoneg) {
  10266. /*
  10267. * Always renegotiate the link to
  10268. * inform our link partner of our
  10269. * flow control settings, even if the
  10270. * flow control is forced. Let
  10271. * tg3_adjust_link() do the final
  10272. * flow control setup.
  10273. */
  10274. return phy_start_aneg(phydev);
  10275. }
  10276. }
  10277. if (!epause->autoneg)
  10278. tg3_setup_flow_control(tp, 0, 0);
  10279. } else {
  10280. tp->link_config.advertising &=
  10281. ~(ADVERTISED_Pause |
  10282. ADVERTISED_Asym_Pause);
  10283. tp->link_config.advertising |= newadv;
  10284. }
  10285. } else {
  10286. int irq_sync = 0;
  10287. if (netif_running(dev)) {
  10288. tg3_netif_stop(tp);
  10289. irq_sync = 1;
  10290. }
  10291. tg3_full_lock(tp, irq_sync);
  10292. if (epause->autoneg)
  10293. tg3_flag_set(tp, PAUSE_AUTONEG);
  10294. else
  10295. tg3_flag_clear(tp, PAUSE_AUTONEG);
  10296. if (epause->rx_pause)
  10297. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  10298. else
  10299. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  10300. if (epause->tx_pause)
  10301. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  10302. else
  10303. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  10304. if (netif_running(dev)) {
  10305. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10306. err = tg3_restart_hw(tp, false);
  10307. if (!err)
  10308. tg3_netif_start(tp);
  10309. }
  10310. tg3_full_unlock(tp);
  10311. }
  10312. tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
  10313. return err;
  10314. }
  10315. static int tg3_get_sset_count(struct net_device *dev, int sset)
  10316. {
  10317. switch (sset) {
  10318. case ETH_SS_TEST:
  10319. return TG3_NUM_TEST;
  10320. case ETH_SS_STATS:
  10321. return TG3_NUM_STATS;
  10322. default:
  10323. return -EOPNOTSUPP;
  10324. }
  10325. }
  10326. static int tg3_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
  10327. u32 *rules __always_unused)
  10328. {
  10329. struct tg3 *tp = netdev_priv(dev);
  10330. if (!tg3_flag(tp, SUPPORT_MSIX))
  10331. return -EOPNOTSUPP;
  10332. switch (info->cmd) {
  10333. case ETHTOOL_GRXRINGS:
  10334. if (netif_running(tp->dev))
  10335. info->data = tp->rxq_cnt;
  10336. else {
  10337. info->data = num_online_cpus();
  10338. if (info->data > TG3_RSS_MAX_NUM_QS)
  10339. info->data = TG3_RSS_MAX_NUM_QS;
  10340. }
  10341. return 0;
  10342. default:
  10343. return -EOPNOTSUPP;
  10344. }
  10345. }
  10346. static u32 tg3_get_rxfh_indir_size(struct net_device *dev)
  10347. {
  10348. u32 size = 0;
  10349. struct tg3 *tp = netdev_priv(dev);
  10350. if (tg3_flag(tp, SUPPORT_MSIX))
  10351. size = TG3_RSS_INDIR_TBL_SIZE;
  10352. return size;
  10353. }
  10354. static int tg3_get_rxfh(struct net_device *dev, u32 *indir, u8 *key, u8 *hfunc)
  10355. {
  10356. struct tg3 *tp = netdev_priv(dev);
  10357. int i;
  10358. if (hfunc)
  10359. *hfunc = ETH_RSS_HASH_TOP;
  10360. if (!indir)
  10361. return 0;
  10362. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  10363. indir[i] = tp->rss_ind_tbl[i];
  10364. return 0;
  10365. }
  10366. static int tg3_set_rxfh(struct net_device *dev, const u32 *indir, const u8 *key,
  10367. const u8 hfunc)
  10368. {
  10369. struct tg3 *tp = netdev_priv(dev);
  10370. size_t i;
  10371. /* We require at least one supported parameter to be changed and no
  10372. * change in any of the unsupported parameters
  10373. */
  10374. if (key ||
  10375. (hfunc != ETH_RSS_HASH_NO_CHANGE && hfunc != ETH_RSS_HASH_TOP))
  10376. return -EOPNOTSUPP;
  10377. if (!indir)
  10378. return 0;
  10379. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  10380. tp->rss_ind_tbl[i] = indir[i];
  10381. if (!netif_running(dev) || !tg3_flag(tp, ENABLE_RSS))
  10382. return 0;
  10383. /* It is legal to write the indirection
  10384. * table while the device is running.
  10385. */
  10386. tg3_full_lock(tp, 0);
  10387. tg3_rss_write_indir_tbl(tp);
  10388. tg3_full_unlock(tp);
  10389. return 0;
  10390. }
  10391. static void tg3_get_channels(struct net_device *dev,
  10392. struct ethtool_channels *channel)
  10393. {
  10394. struct tg3 *tp = netdev_priv(dev);
  10395. u32 deflt_qs = netif_get_num_default_rss_queues();
  10396. channel->max_rx = tp->rxq_max;
  10397. channel->max_tx = tp->txq_max;
  10398. if (netif_running(dev)) {
  10399. channel->rx_count = tp->rxq_cnt;
  10400. channel->tx_count = tp->txq_cnt;
  10401. } else {
  10402. if (tp->rxq_req)
  10403. channel->rx_count = tp->rxq_req;
  10404. else
  10405. channel->rx_count = min(deflt_qs, tp->rxq_max);
  10406. if (tp->txq_req)
  10407. channel->tx_count = tp->txq_req;
  10408. else
  10409. channel->tx_count = min(deflt_qs, tp->txq_max);
  10410. }
  10411. }
  10412. static int tg3_set_channels(struct net_device *dev,
  10413. struct ethtool_channels *channel)
  10414. {
  10415. struct tg3 *tp = netdev_priv(dev);
  10416. if (!tg3_flag(tp, SUPPORT_MSIX))
  10417. return -EOPNOTSUPP;
  10418. if (channel->rx_count > tp->rxq_max ||
  10419. channel->tx_count > tp->txq_max)
  10420. return -EINVAL;
  10421. tp->rxq_req = channel->rx_count;
  10422. tp->txq_req = channel->tx_count;
  10423. if (!netif_running(dev))
  10424. return 0;
  10425. tg3_stop(tp);
  10426. tg3_carrier_off(tp);
  10427. tg3_start(tp, true, false, false);
  10428. return 0;
  10429. }
  10430. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  10431. {
  10432. switch (stringset) {
  10433. case ETH_SS_STATS:
  10434. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  10435. break;
  10436. case ETH_SS_TEST:
  10437. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  10438. break;
  10439. default:
  10440. WARN_ON(1); /* we need a WARN() */
  10441. break;
  10442. }
  10443. }
  10444. static int tg3_set_phys_id(struct net_device *dev,
  10445. enum ethtool_phys_id_state state)
  10446. {
  10447. struct tg3 *tp = netdev_priv(dev);
  10448. if (!netif_running(tp->dev))
  10449. return -EAGAIN;
  10450. switch (state) {
  10451. case ETHTOOL_ID_ACTIVE:
  10452. return 1; /* cycle on/off once per second */
  10453. case ETHTOOL_ID_ON:
  10454. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  10455. LED_CTRL_1000MBPS_ON |
  10456. LED_CTRL_100MBPS_ON |
  10457. LED_CTRL_10MBPS_ON |
  10458. LED_CTRL_TRAFFIC_OVERRIDE |
  10459. LED_CTRL_TRAFFIC_BLINK |
  10460. LED_CTRL_TRAFFIC_LED);
  10461. break;
  10462. case ETHTOOL_ID_OFF:
  10463. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  10464. LED_CTRL_TRAFFIC_OVERRIDE);
  10465. break;
  10466. case ETHTOOL_ID_INACTIVE:
  10467. tw32(MAC_LED_CTRL, tp->led_ctrl);
  10468. break;
  10469. }
  10470. return 0;
  10471. }
  10472. static void tg3_get_ethtool_stats(struct net_device *dev,
  10473. struct ethtool_stats *estats, u64 *tmp_stats)
  10474. {
  10475. struct tg3 *tp = netdev_priv(dev);
  10476. if (tp->hw_stats)
  10477. tg3_get_estats(tp, (struct tg3_ethtool_stats *)tmp_stats);
  10478. else
  10479. memset(tmp_stats, 0, sizeof(struct tg3_ethtool_stats));
  10480. }
  10481. static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
  10482. {
  10483. int i;
  10484. __be32 *buf;
  10485. u32 offset = 0, len = 0;
  10486. u32 magic, val;
  10487. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
  10488. return NULL;
  10489. if (magic == TG3_EEPROM_MAGIC) {
  10490. for (offset = TG3_NVM_DIR_START;
  10491. offset < TG3_NVM_DIR_END;
  10492. offset += TG3_NVM_DIRENT_SIZE) {
  10493. if (tg3_nvram_read(tp, offset, &val))
  10494. return NULL;
  10495. if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
  10496. TG3_NVM_DIRTYPE_EXTVPD)
  10497. break;
  10498. }
  10499. if (offset != TG3_NVM_DIR_END) {
  10500. len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
  10501. if (tg3_nvram_read(tp, offset + 4, &offset))
  10502. return NULL;
  10503. offset = tg3_nvram_logical_addr(tp, offset);
  10504. }
  10505. }
  10506. if (!offset || !len) {
  10507. offset = TG3_NVM_VPD_OFF;
  10508. len = TG3_NVM_VPD_LEN;
  10509. }
  10510. buf = kmalloc(len, GFP_KERNEL);
  10511. if (buf == NULL)
  10512. return NULL;
  10513. if (magic == TG3_EEPROM_MAGIC) {
  10514. for (i = 0; i < len; i += 4) {
  10515. /* The data is in little-endian format in NVRAM.
  10516. * Use the big-endian read routines to preserve
  10517. * the byte order as it exists in NVRAM.
  10518. */
  10519. if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
  10520. goto error;
  10521. }
  10522. } else {
  10523. u8 *ptr;
  10524. ssize_t cnt;
  10525. unsigned int pos = 0;
  10526. ptr = (u8 *)&buf[0];
  10527. for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
  10528. cnt = pci_read_vpd(tp->pdev, pos,
  10529. len - pos, ptr);
  10530. if (cnt == -ETIMEDOUT || cnt == -EINTR)
  10531. cnt = 0;
  10532. else if (cnt < 0)
  10533. goto error;
  10534. }
  10535. if (pos != len)
  10536. goto error;
  10537. }
  10538. *vpdlen = len;
  10539. return buf;
  10540. error:
  10541. kfree(buf);
  10542. return NULL;
  10543. }
  10544. #define NVRAM_TEST_SIZE 0x100
  10545. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  10546. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  10547. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  10548. #define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
  10549. #define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
  10550. #define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
  10551. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  10552. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  10553. static int tg3_test_nvram(struct tg3 *tp)
  10554. {
  10555. u32 csum, magic, len;
  10556. __be32 *buf;
  10557. int i, j, k, err = 0, size;
  10558. if (tg3_flag(tp, NO_NVRAM))
  10559. return 0;
  10560. if (tg3_nvram_read(tp, 0, &magic) != 0)
  10561. return -EIO;
  10562. if (magic == TG3_EEPROM_MAGIC)
  10563. size = NVRAM_TEST_SIZE;
  10564. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  10565. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  10566. TG3_EEPROM_SB_FORMAT_1) {
  10567. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  10568. case TG3_EEPROM_SB_REVISION_0:
  10569. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  10570. break;
  10571. case TG3_EEPROM_SB_REVISION_2:
  10572. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  10573. break;
  10574. case TG3_EEPROM_SB_REVISION_3:
  10575. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  10576. break;
  10577. case TG3_EEPROM_SB_REVISION_4:
  10578. size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
  10579. break;
  10580. case TG3_EEPROM_SB_REVISION_5:
  10581. size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
  10582. break;
  10583. case TG3_EEPROM_SB_REVISION_6:
  10584. size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
  10585. break;
  10586. default:
  10587. return -EIO;
  10588. }
  10589. } else
  10590. return 0;
  10591. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  10592. size = NVRAM_SELFBOOT_HW_SIZE;
  10593. else
  10594. return -EIO;
  10595. buf = kmalloc(size, GFP_KERNEL);
  10596. if (buf == NULL)
  10597. return -ENOMEM;
  10598. err = -EIO;
  10599. for (i = 0, j = 0; i < size; i += 4, j++) {
  10600. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  10601. if (err)
  10602. break;
  10603. }
  10604. if (i < size)
  10605. goto out;
  10606. /* Selfboot format */
  10607. magic = be32_to_cpu(buf[0]);
  10608. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  10609. TG3_EEPROM_MAGIC_FW) {
  10610. u8 *buf8 = (u8 *) buf, csum8 = 0;
  10611. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  10612. TG3_EEPROM_SB_REVISION_2) {
  10613. /* For rev 2, the csum doesn't include the MBA. */
  10614. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  10615. csum8 += buf8[i];
  10616. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  10617. csum8 += buf8[i];
  10618. } else {
  10619. for (i = 0; i < size; i++)
  10620. csum8 += buf8[i];
  10621. }
  10622. if (csum8 == 0) {
  10623. err = 0;
  10624. goto out;
  10625. }
  10626. err = -EIO;
  10627. goto out;
  10628. }
  10629. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  10630. TG3_EEPROM_MAGIC_HW) {
  10631. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  10632. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  10633. u8 *buf8 = (u8 *) buf;
  10634. /* Separate the parity bits and the data bytes. */
  10635. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  10636. if ((i == 0) || (i == 8)) {
  10637. int l;
  10638. u8 msk;
  10639. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  10640. parity[k++] = buf8[i] & msk;
  10641. i++;
  10642. } else if (i == 16) {
  10643. int l;
  10644. u8 msk;
  10645. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  10646. parity[k++] = buf8[i] & msk;
  10647. i++;
  10648. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  10649. parity[k++] = buf8[i] & msk;
  10650. i++;
  10651. }
  10652. data[j++] = buf8[i];
  10653. }
  10654. err = -EIO;
  10655. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  10656. u8 hw8 = hweight8(data[i]);
  10657. if ((hw8 & 0x1) && parity[i])
  10658. goto out;
  10659. else if (!(hw8 & 0x1) && !parity[i])
  10660. goto out;
  10661. }
  10662. err = 0;
  10663. goto out;
  10664. }
  10665. err = -EIO;
  10666. /* Bootstrap checksum at offset 0x10 */
  10667. csum = calc_crc((unsigned char *) buf, 0x10);
  10668. if (csum != le32_to_cpu(buf[0x10/4]))
  10669. goto out;
  10670. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  10671. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  10672. if (csum != le32_to_cpu(buf[0xfc/4]))
  10673. goto out;
  10674. kfree(buf);
  10675. buf = tg3_vpd_readblock(tp, &len);
  10676. if (!buf)
  10677. return -ENOMEM;
  10678. i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
  10679. if (i > 0) {
  10680. j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
  10681. if (j < 0)
  10682. goto out;
  10683. if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
  10684. goto out;
  10685. i += PCI_VPD_LRDT_TAG_SIZE;
  10686. j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
  10687. PCI_VPD_RO_KEYWORD_CHKSUM);
  10688. if (j > 0) {
  10689. u8 csum8 = 0;
  10690. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10691. for (i = 0; i <= j; i++)
  10692. csum8 += ((u8 *)buf)[i];
  10693. if (csum8)
  10694. goto out;
  10695. }
  10696. }
  10697. err = 0;
  10698. out:
  10699. kfree(buf);
  10700. return err;
  10701. }
  10702. #define TG3_SERDES_TIMEOUT_SEC 2
  10703. #define TG3_COPPER_TIMEOUT_SEC 6
  10704. static int tg3_test_link(struct tg3 *tp)
  10705. {
  10706. int i, max;
  10707. if (!netif_running(tp->dev))
  10708. return -ENODEV;
  10709. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  10710. max = TG3_SERDES_TIMEOUT_SEC;
  10711. else
  10712. max = TG3_COPPER_TIMEOUT_SEC;
  10713. for (i = 0; i < max; i++) {
  10714. if (tp->link_up)
  10715. return 0;
  10716. if (msleep_interruptible(1000))
  10717. break;
  10718. }
  10719. return -EIO;
  10720. }
  10721. /* Only test the commonly used registers */
  10722. static int tg3_test_registers(struct tg3 *tp)
  10723. {
  10724. int i, is_5705, is_5750;
  10725. u32 offset, read_mask, write_mask, val, save_val, read_val;
  10726. static struct {
  10727. u16 offset;
  10728. u16 flags;
  10729. #define TG3_FL_5705 0x1
  10730. #define TG3_FL_NOT_5705 0x2
  10731. #define TG3_FL_NOT_5788 0x4
  10732. #define TG3_FL_NOT_5750 0x8
  10733. u32 read_mask;
  10734. u32 write_mask;
  10735. } reg_tbl[] = {
  10736. /* MAC Control Registers */
  10737. { MAC_MODE, TG3_FL_NOT_5705,
  10738. 0x00000000, 0x00ef6f8c },
  10739. { MAC_MODE, TG3_FL_5705,
  10740. 0x00000000, 0x01ef6b8c },
  10741. { MAC_STATUS, TG3_FL_NOT_5705,
  10742. 0x03800107, 0x00000000 },
  10743. { MAC_STATUS, TG3_FL_5705,
  10744. 0x03800100, 0x00000000 },
  10745. { MAC_ADDR_0_HIGH, 0x0000,
  10746. 0x00000000, 0x0000ffff },
  10747. { MAC_ADDR_0_LOW, 0x0000,
  10748. 0x00000000, 0xffffffff },
  10749. { MAC_RX_MTU_SIZE, 0x0000,
  10750. 0x00000000, 0x0000ffff },
  10751. { MAC_TX_MODE, 0x0000,
  10752. 0x00000000, 0x00000070 },
  10753. { MAC_TX_LENGTHS, 0x0000,
  10754. 0x00000000, 0x00003fff },
  10755. { MAC_RX_MODE, TG3_FL_NOT_5705,
  10756. 0x00000000, 0x000007fc },
  10757. { MAC_RX_MODE, TG3_FL_5705,
  10758. 0x00000000, 0x000007dc },
  10759. { MAC_HASH_REG_0, 0x0000,
  10760. 0x00000000, 0xffffffff },
  10761. { MAC_HASH_REG_1, 0x0000,
  10762. 0x00000000, 0xffffffff },
  10763. { MAC_HASH_REG_2, 0x0000,
  10764. 0x00000000, 0xffffffff },
  10765. { MAC_HASH_REG_3, 0x0000,
  10766. 0x00000000, 0xffffffff },
  10767. /* Receive Data and Receive BD Initiator Control Registers. */
  10768. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  10769. 0x00000000, 0xffffffff },
  10770. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  10771. 0x00000000, 0xffffffff },
  10772. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  10773. 0x00000000, 0x00000003 },
  10774. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  10775. 0x00000000, 0xffffffff },
  10776. { RCVDBDI_STD_BD+0, 0x0000,
  10777. 0x00000000, 0xffffffff },
  10778. { RCVDBDI_STD_BD+4, 0x0000,
  10779. 0x00000000, 0xffffffff },
  10780. { RCVDBDI_STD_BD+8, 0x0000,
  10781. 0x00000000, 0xffff0002 },
  10782. { RCVDBDI_STD_BD+0xc, 0x0000,
  10783. 0x00000000, 0xffffffff },
  10784. /* Receive BD Initiator Control Registers. */
  10785. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  10786. 0x00000000, 0xffffffff },
  10787. { RCVBDI_STD_THRESH, TG3_FL_5705,
  10788. 0x00000000, 0x000003ff },
  10789. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  10790. 0x00000000, 0xffffffff },
  10791. /* Host Coalescing Control Registers. */
  10792. { HOSTCC_MODE, TG3_FL_NOT_5705,
  10793. 0x00000000, 0x00000004 },
  10794. { HOSTCC_MODE, TG3_FL_5705,
  10795. 0x00000000, 0x000000f6 },
  10796. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  10797. 0x00000000, 0xffffffff },
  10798. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  10799. 0x00000000, 0x000003ff },
  10800. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  10801. 0x00000000, 0xffffffff },
  10802. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  10803. 0x00000000, 0x000003ff },
  10804. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  10805. 0x00000000, 0xffffffff },
  10806. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  10807. 0x00000000, 0x000000ff },
  10808. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  10809. 0x00000000, 0xffffffff },
  10810. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  10811. 0x00000000, 0x000000ff },
  10812. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  10813. 0x00000000, 0xffffffff },
  10814. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  10815. 0x00000000, 0xffffffff },
  10816. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  10817. 0x00000000, 0xffffffff },
  10818. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  10819. 0x00000000, 0x000000ff },
  10820. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  10821. 0x00000000, 0xffffffff },
  10822. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  10823. 0x00000000, 0x000000ff },
  10824. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  10825. 0x00000000, 0xffffffff },
  10826. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  10827. 0x00000000, 0xffffffff },
  10828. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  10829. 0x00000000, 0xffffffff },
  10830. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  10831. 0x00000000, 0xffffffff },
  10832. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  10833. 0x00000000, 0xffffffff },
  10834. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  10835. 0xffffffff, 0x00000000 },
  10836. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  10837. 0xffffffff, 0x00000000 },
  10838. /* Buffer Manager Control Registers. */
  10839. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  10840. 0x00000000, 0x007fff80 },
  10841. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  10842. 0x00000000, 0x007fffff },
  10843. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  10844. 0x00000000, 0x0000003f },
  10845. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  10846. 0x00000000, 0x000001ff },
  10847. { BUFMGR_MB_HIGH_WATER, 0x0000,
  10848. 0x00000000, 0x000001ff },
  10849. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  10850. 0xffffffff, 0x00000000 },
  10851. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  10852. 0xffffffff, 0x00000000 },
  10853. /* Mailbox Registers */
  10854. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  10855. 0x00000000, 0x000001ff },
  10856. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  10857. 0x00000000, 0x000001ff },
  10858. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  10859. 0x00000000, 0x000007ff },
  10860. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  10861. 0x00000000, 0x000001ff },
  10862. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  10863. };
  10864. is_5705 = is_5750 = 0;
  10865. if (tg3_flag(tp, 5705_PLUS)) {
  10866. is_5705 = 1;
  10867. if (tg3_flag(tp, 5750_PLUS))
  10868. is_5750 = 1;
  10869. }
  10870. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  10871. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  10872. continue;
  10873. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  10874. continue;
  10875. if (tg3_flag(tp, IS_5788) &&
  10876. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  10877. continue;
  10878. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  10879. continue;
  10880. offset = (u32) reg_tbl[i].offset;
  10881. read_mask = reg_tbl[i].read_mask;
  10882. write_mask = reg_tbl[i].write_mask;
  10883. /* Save the original register content */
  10884. save_val = tr32(offset);
  10885. /* Determine the read-only value. */
  10886. read_val = save_val & read_mask;
  10887. /* Write zero to the register, then make sure the read-only bits
  10888. * are not changed and the read/write bits are all zeros.
  10889. */
  10890. tw32(offset, 0);
  10891. val = tr32(offset);
  10892. /* Test the read-only and read/write bits. */
  10893. if (((val & read_mask) != read_val) || (val & write_mask))
  10894. goto out;
  10895. /* Write ones to all the bits defined by RdMask and WrMask, then
  10896. * make sure the read-only bits are not changed and the
  10897. * read/write bits are all ones.
  10898. */
  10899. tw32(offset, read_mask | write_mask);
  10900. val = tr32(offset);
  10901. /* Test the read-only bits. */
  10902. if ((val & read_mask) != read_val)
  10903. goto out;
  10904. /* Test the read/write bits. */
  10905. if ((val & write_mask) != write_mask)
  10906. goto out;
  10907. tw32(offset, save_val);
  10908. }
  10909. return 0;
  10910. out:
  10911. if (netif_msg_hw(tp))
  10912. netdev_err(tp->dev,
  10913. "Register test failed at offset %x\n", offset);
  10914. tw32(offset, save_val);
  10915. return -EIO;
  10916. }
  10917. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  10918. {
  10919. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  10920. int i;
  10921. u32 j;
  10922. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  10923. for (j = 0; j < len; j += 4) {
  10924. u32 val;
  10925. tg3_write_mem(tp, offset + j, test_pattern[i]);
  10926. tg3_read_mem(tp, offset + j, &val);
  10927. if (val != test_pattern[i])
  10928. return -EIO;
  10929. }
  10930. }
  10931. return 0;
  10932. }
  10933. static int tg3_test_memory(struct tg3 *tp)
  10934. {
  10935. static struct mem_entry {
  10936. u32 offset;
  10937. u32 len;
  10938. } mem_tbl_570x[] = {
  10939. { 0x00000000, 0x00b50},
  10940. { 0x00002000, 0x1c000},
  10941. { 0xffffffff, 0x00000}
  10942. }, mem_tbl_5705[] = {
  10943. { 0x00000100, 0x0000c},
  10944. { 0x00000200, 0x00008},
  10945. { 0x00004000, 0x00800},
  10946. { 0x00006000, 0x01000},
  10947. { 0x00008000, 0x02000},
  10948. { 0x00010000, 0x0e000},
  10949. { 0xffffffff, 0x00000}
  10950. }, mem_tbl_5755[] = {
  10951. { 0x00000200, 0x00008},
  10952. { 0x00004000, 0x00800},
  10953. { 0x00006000, 0x00800},
  10954. { 0x00008000, 0x02000},
  10955. { 0x00010000, 0x0c000},
  10956. { 0xffffffff, 0x00000}
  10957. }, mem_tbl_5906[] = {
  10958. { 0x00000200, 0x00008},
  10959. { 0x00004000, 0x00400},
  10960. { 0x00006000, 0x00400},
  10961. { 0x00008000, 0x01000},
  10962. { 0x00010000, 0x01000},
  10963. { 0xffffffff, 0x00000}
  10964. }, mem_tbl_5717[] = {
  10965. { 0x00000200, 0x00008},
  10966. { 0x00010000, 0x0a000},
  10967. { 0x00020000, 0x13c00},
  10968. { 0xffffffff, 0x00000}
  10969. }, mem_tbl_57765[] = {
  10970. { 0x00000200, 0x00008},
  10971. { 0x00004000, 0x00800},
  10972. { 0x00006000, 0x09800},
  10973. { 0x00010000, 0x0a000},
  10974. { 0xffffffff, 0x00000}
  10975. };
  10976. struct mem_entry *mem_tbl;
  10977. int err = 0;
  10978. int i;
  10979. if (tg3_flag(tp, 5717_PLUS))
  10980. mem_tbl = mem_tbl_5717;
  10981. else if (tg3_flag(tp, 57765_CLASS) ||
  10982. tg3_asic_rev(tp) == ASIC_REV_5762)
  10983. mem_tbl = mem_tbl_57765;
  10984. else if (tg3_flag(tp, 5755_PLUS))
  10985. mem_tbl = mem_tbl_5755;
  10986. else if (tg3_asic_rev(tp) == ASIC_REV_5906)
  10987. mem_tbl = mem_tbl_5906;
  10988. else if (tg3_flag(tp, 5705_PLUS))
  10989. mem_tbl = mem_tbl_5705;
  10990. else
  10991. mem_tbl = mem_tbl_570x;
  10992. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  10993. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  10994. if (err)
  10995. break;
  10996. }
  10997. return err;
  10998. }
  10999. #define TG3_TSO_MSS 500
  11000. #define TG3_TSO_IP_HDR_LEN 20
  11001. #define TG3_TSO_TCP_HDR_LEN 20
  11002. #define TG3_TSO_TCP_OPT_LEN 12
  11003. static const u8 tg3_tso_header[] = {
  11004. 0x08, 0x00,
  11005. 0x45, 0x00, 0x00, 0x00,
  11006. 0x00, 0x00, 0x40, 0x00,
  11007. 0x40, 0x06, 0x00, 0x00,
  11008. 0x0a, 0x00, 0x00, 0x01,
  11009. 0x0a, 0x00, 0x00, 0x02,
  11010. 0x0d, 0x00, 0xe0, 0x00,
  11011. 0x00, 0x00, 0x01, 0x00,
  11012. 0x00, 0x00, 0x02, 0x00,
  11013. 0x80, 0x10, 0x10, 0x00,
  11014. 0x14, 0x09, 0x00, 0x00,
  11015. 0x01, 0x01, 0x08, 0x0a,
  11016. 0x11, 0x11, 0x11, 0x11,
  11017. 0x11, 0x11, 0x11, 0x11,
  11018. };
  11019. static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
  11020. {
  11021. u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
  11022. u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
  11023. u32 budget;
  11024. struct sk_buff *skb;
  11025. u8 *tx_data, *rx_data;
  11026. dma_addr_t map;
  11027. int num_pkts, tx_len, rx_len, i, err;
  11028. struct tg3_rx_buffer_desc *desc;
  11029. struct tg3_napi *tnapi, *rnapi;
  11030. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  11031. tnapi = &tp->napi[0];
  11032. rnapi = &tp->napi[0];
  11033. if (tp->irq_cnt > 1) {
  11034. if (tg3_flag(tp, ENABLE_RSS))
  11035. rnapi = &tp->napi[1];
  11036. if (tg3_flag(tp, ENABLE_TSS))
  11037. tnapi = &tp->napi[1];
  11038. }
  11039. coal_now = tnapi->coal_now | rnapi->coal_now;
  11040. err = -EIO;
  11041. tx_len = pktsz;
  11042. skb = netdev_alloc_skb(tp->dev, tx_len);
  11043. if (!skb)
  11044. return -ENOMEM;
  11045. tx_data = skb_put(skb, tx_len);
  11046. memcpy(tx_data, tp->dev->dev_addr, ETH_ALEN);
  11047. memset(tx_data + ETH_ALEN, 0x0, 8);
  11048. tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
  11049. if (tso_loopback) {
  11050. struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
  11051. u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
  11052. TG3_TSO_TCP_OPT_LEN;
  11053. memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
  11054. sizeof(tg3_tso_header));
  11055. mss = TG3_TSO_MSS;
  11056. val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
  11057. num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
  11058. /* Set the total length field in the IP header */
  11059. iph->tot_len = htons((u16)(mss + hdr_len));
  11060. base_flags = (TXD_FLAG_CPU_PRE_DMA |
  11061. TXD_FLAG_CPU_POST_DMA);
  11062. if (tg3_flag(tp, HW_TSO_1) ||
  11063. tg3_flag(tp, HW_TSO_2) ||
  11064. tg3_flag(tp, HW_TSO_3)) {
  11065. struct tcphdr *th;
  11066. val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
  11067. th = (struct tcphdr *)&tx_data[val];
  11068. th->check = 0;
  11069. } else
  11070. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  11071. if (tg3_flag(tp, HW_TSO_3)) {
  11072. mss |= (hdr_len & 0xc) << 12;
  11073. if (hdr_len & 0x10)
  11074. base_flags |= 0x00000010;
  11075. base_flags |= (hdr_len & 0x3e0) << 5;
  11076. } else if (tg3_flag(tp, HW_TSO_2))
  11077. mss |= hdr_len << 9;
  11078. else if (tg3_flag(tp, HW_TSO_1) ||
  11079. tg3_asic_rev(tp) == ASIC_REV_5705) {
  11080. mss |= (TG3_TSO_TCP_OPT_LEN << 9);
  11081. } else {
  11082. base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
  11083. }
  11084. data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
  11085. } else {
  11086. num_pkts = 1;
  11087. data_off = ETH_HLEN;
  11088. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  11089. tx_len > VLAN_ETH_FRAME_LEN)
  11090. base_flags |= TXD_FLAG_JMB_PKT;
  11091. }
  11092. for (i = data_off; i < tx_len; i++)
  11093. tx_data[i] = (u8) (i & 0xff);
  11094. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  11095. if (pci_dma_mapping_error(tp->pdev, map)) {
  11096. dev_kfree_skb(skb);
  11097. return -EIO;
  11098. }
  11099. val = tnapi->tx_prod;
  11100. tnapi->tx_buffers[val].skb = skb;
  11101. dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
  11102. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  11103. rnapi->coal_now);
  11104. udelay(10);
  11105. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  11106. budget = tg3_tx_avail(tnapi);
  11107. if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
  11108. base_flags | TXD_FLAG_END, mss, 0)) {
  11109. tnapi->tx_buffers[val].skb = NULL;
  11110. dev_kfree_skb(skb);
  11111. return -EIO;
  11112. }
  11113. tnapi->tx_prod++;
  11114. /* Sync BD data before updating mailbox */
  11115. wmb();
  11116. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  11117. tr32_mailbox(tnapi->prodmbox);
  11118. udelay(10);
  11119. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  11120. for (i = 0; i < 35; i++) {
  11121. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  11122. coal_now);
  11123. udelay(10);
  11124. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  11125. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  11126. if ((tx_idx == tnapi->tx_prod) &&
  11127. (rx_idx == (rx_start_idx + num_pkts)))
  11128. break;
  11129. }
  11130. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
  11131. dev_kfree_skb(skb);
  11132. if (tx_idx != tnapi->tx_prod)
  11133. goto out;
  11134. if (rx_idx != rx_start_idx + num_pkts)
  11135. goto out;
  11136. val = data_off;
  11137. while (rx_idx != rx_start_idx) {
  11138. desc = &rnapi->rx_rcb[rx_start_idx++];
  11139. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  11140. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  11141. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  11142. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  11143. goto out;
  11144. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
  11145. - ETH_FCS_LEN;
  11146. if (!tso_loopback) {
  11147. if (rx_len != tx_len)
  11148. goto out;
  11149. if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
  11150. if (opaque_key != RXD_OPAQUE_RING_STD)
  11151. goto out;
  11152. } else {
  11153. if (opaque_key != RXD_OPAQUE_RING_JUMBO)
  11154. goto out;
  11155. }
  11156. } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  11157. (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  11158. >> RXD_TCPCSUM_SHIFT != 0xffff) {
  11159. goto out;
  11160. }
  11161. if (opaque_key == RXD_OPAQUE_RING_STD) {
  11162. rx_data = tpr->rx_std_buffers[desc_idx].data;
  11163. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
  11164. mapping);
  11165. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  11166. rx_data = tpr->rx_jmb_buffers[desc_idx].data;
  11167. map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
  11168. mapping);
  11169. } else
  11170. goto out;
  11171. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
  11172. PCI_DMA_FROMDEVICE);
  11173. rx_data += TG3_RX_OFFSET(tp);
  11174. for (i = data_off; i < rx_len; i++, val++) {
  11175. if (*(rx_data + i) != (u8) (val & 0xff))
  11176. goto out;
  11177. }
  11178. }
  11179. err = 0;
  11180. /* tg3_free_rings will unmap and free the rx_data */
  11181. out:
  11182. return err;
  11183. }
  11184. #define TG3_STD_LOOPBACK_FAILED 1
  11185. #define TG3_JMB_LOOPBACK_FAILED 2
  11186. #define TG3_TSO_LOOPBACK_FAILED 4
  11187. #define TG3_LOOPBACK_FAILED \
  11188. (TG3_STD_LOOPBACK_FAILED | \
  11189. TG3_JMB_LOOPBACK_FAILED | \
  11190. TG3_TSO_LOOPBACK_FAILED)
  11191. static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
  11192. {
  11193. int err = -EIO;
  11194. u32 eee_cap;
  11195. u32 jmb_pkt_sz = 9000;
  11196. if (tp->dma_limit)
  11197. jmb_pkt_sz = tp->dma_limit - ETH_HLEN;
  11198. eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
  11199. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  11200. if (!netif_running(tp->dev)) {
  11201. data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  11202. data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  11203. if (do_extlpbk)
  11204. data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  11205. goto done;
  11206. }
  11207. err = tg3_reset_hw(tp, true);
  11208. if (err) {
  11209. data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  11210. data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  11211. if (do_extlpbk)
  11212. data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  11213. goto done;
  11214. }
  11215. if (tg3_flag(tp, ENABLE_RSS)) {
  11216. int i;
  11217. /* Reroute all rx packets to the 1st queue */
  11218. for (i = MAC_RSS_INDIR_TBL_0;
  11219. i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
  11220. tw32(i, 0x0);
  11221. }
  11222. /* HW errata - mac loopback fails in some cases on 5780.
  11223. * Normal traffic and PHY loopback are not affected by
  11224. * errata. Also, the MAC loopback test is deprecated for
  11225. * all newer ASIC revisions.
  11226. */
  11227. if (tg3_asic_rev(tp) != ASIC_REV_5780 &&
  11228. !tg3_flag(tp, CPMU_PRESENT)) {
  11229. tg3_mac_loopback(tp, true);
  11230. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  11231. data[TG3_MAC_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
  11232. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  11233. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  11234. data[TG3_MAC_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
  11235. tg3_mac_loopback(tp, false);
  11236. }
  11237. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  11238. !tg3_flag(tp, USE_PHYLIB)) {
  11239. int i;
  11240. tg3_phy_lpbk_set(tp, 0, false);
  11241. /* Wait for link */
  11242. for (i = 0; i < 100; i++) {
  11243. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  11244. break;
  11245. mdelay(1);
  11246. }
  11247. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  11248. data[TG3_PHY_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
  11249. if (tg3_flag(tp, TSO_CAPABLE) &&
  11250. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  11251. data[TG3_PHY_LOOPB_TEST] |= TG3_TSO_LOOPBACK_FAILED;
  11252. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  11253. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  11254. data[TG3_PHY_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
  11255. if (do_extlpbk) {
  11256. tg3_phy_lpbk_set(tp, 0, true);
  11257. /* All link indications report up, but the hardware
  11258. * isn't really ready for about 20 msec. Double it
  11259. * to be sure.
  11260. */
  11261. mdelay(40);
  11262. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  11263. data[TG3_EXT_LOOPB_TEST] |=
  11264. TG3_STD_LOOPBACK_FAILED;
  11265. if (tg3_flag(tp, TSO_CAPABLE) &&
  11266. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  11267. data[TG3_EXT_LOOPB_TEST] |=
  11268. TG3_TSO_LOOPBACK_FAILED;
  11269. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  11270. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  11271. data[TG3_EXT_LOOPB_TEST] |=
  11272. TG3_JMB_LOOPBACK_FAILED;
  11273. }
  11274. /* Re-enable gphy autopowerdown. */
  11275. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  11276. tg3_phy_toggle_apd(tp, true);
  11277. }
  11278. err = (data[TG3_MAC_LOOPB_TEST] | data[TG3_PHY_LOOPB_TEST] |
  11279. data[TG3_EXT_LOOPB_TEST]) ? -EIO : 0;
  11280. done:
  11281. tp->phy_flags |= eee_cap;
  11282. return err;
  11283. }
  11284. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  11285. u64 *data)
  11286. {
  11287. struct tg3 *tp = netdev_priv(dev);
  11288. bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
  11289. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  11290. if (tg3_power_up(tp)) {
  11291. etest->flags |= ETH_TEST_FL_FAILED;
  11292. memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
  11293. return;
  11294. }
  11295. tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
  11296. }
  11297. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  11298. if (tg3_test_nvram(tp) != 0) {
  11299. etest->flags |= ETH_TEST_FL_FAILED;
  11300. data[TG3_NVRAM_TEST] = 1;
  11301. }
  11302. if (!doextlpbk && tg3_test_link(tp)) {
  11303. etest->flags |= ETH_TEST_FL_FAILED;
  11304. data[TG3_LINK_TEST] = 1;
  11305. }
  11306. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  11307. int err, err2 = 0, irq_sync = 0;
  11308. if (netif_running(dev)) {
  11309. tg3_phy_stop(tp);
  11310. tg3_netif_stop(tp);
  11311. irq_sync = 1;
  11312. }
  11313. tg3_full_lock(tp, irq_sync);
  11314. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  11315. err = tg3_nvram_lock(tp);
  11316. tg3_halt_cpu(tp, RX_CPU_BASE);
  11317. if (!tg3_flag(tp, 5705_PLUS))
  11318. tg3_halt_cpu(tp, TX_CPU_BASE);
  11319. if (!err)
  11320. tg3_nvram_unlock(tp);
  11321. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  11322. tg3_phy_reset(tp);
  11323. if (tg3_test_registers(tp) != 0) {
  11324. etest->flags |= ETH_TEST_FL_FAILED;
  11325. data[TG3_REGISTER_TEST] = 1;
  11326. }
  11327. if (tg3_test_memory(tp) != 0) {
  11328. etest->flags |= ETH_TEST_FL_FAILED;
  11329. data[TG3_MEMORY_TEST] = 1;
  11330. }
  11331. if (doextlpbk)
  11332. etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
  11333. if (tg3_test_loopback(tp, data, doextlpbk))
  11334. etest->flags |= ETH_TEST_FL_FAILED;
  11335. tg3_full_unlock(tp);
  11336. if (tg3_test_interrupt(tp) != 0) {
  11337. etest->flags |= ETH_TEST_FL_FAILED;
  11338. data[TG3_INTERRUPT_TEST] = 1;
  11339. }
  11340. tg3_full_lock(tp, 0);
  11341. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11342. if (netif_running(dev)) {
  11343. tg3_flag_set(tp, INIT_COMPLETE);
  11344. err2 = tg3_restart_hw(tp, true);
  11345. if (!err2)
  11346. tg3_netif_start(tp);
  11347. }
  11348. tg3_full_unlock(tp);
  11349. if (irq_sync && !err2)
  11350. tg3_phy_start(tp);
  11351. }
  11352. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  11353. tg3_power_down_prepare(tp);
  11354. }
  11355. static int tg3_hwtstamp_set(struct net_device *dev, struct ifreq *ifr)
  11356. {
  11357. struct tg3 *tp = netdev_priv(dev);
  11358. struct hwtstamp_config stmpconf;
  11359. if (!tg3_flag(tp, PTP_CAPABLE))
  11360. return -EOPNOTSUPP;
  11361. if (copy_from_user(&stmpconf, ifr->ifr_data, sizeof(stmpconf)))
  11362. return -EFAULT;
  11363. if (stmpconf.flags)
  11364. return -EINVAL;
  11365. if (stmpconf.tx_type != HWTSTAMP_TX_ON &&
  11366. stmpconf.tx_type != HWTSTAMP_TX_OFF)
  11367. return -ERANGE;
  11368. switch (stmpconf.rx_filter) {
  11369. case HWTSTAMP_FILTER_NONE:
  11370. tp->rxptpctl = 0;
  11371. break;
  11372. case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
  11373. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  11374. TG3_RX_PTP_CTL_ALL_V1_EVENTS;
  11375. break;
  11376. case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
  11377. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  11378. TG3_RX_PTP_CTL_SYNC_EVNT;
  11379. break;
  11380. case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
  11381. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  11382. TG3_RX_PTP_CTL_DELAY_REQ;
  11383. break;
  11384. case HWTSTAMP_FILTER_PTP_V2_EVENT:
  11385. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  11386. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  11387. break;
  11388. case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
  11389. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  11390. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  11391. break;
  11392. case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
  11393. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  11394. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  11395. break;
  11396. case HWTSTAMP_FILTER_PTP_V2_SYNC:
  11397. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  11398. TG3_RX_PTP_CTL_SYNC_EVNT;
  11399. break;
  11400. case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
  11401. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  11402. TG3_RX_PTP_CTL_SYNC_EVNT;
  11403. break;
  11404. case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
  11405. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  11406. TG3_RX_PTP_CTL_SYNC_EVNT;
  11407. break;
  11408. case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
  11409. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  11410. TG3_RX_PTP_CTL_DELAY_REQ;
  11411. break;
  11412. case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
  11413. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  11414. TG3_RX_PTP_CTL_DELAY_REQ;
  11415. break;
  11416. case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
  11417. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  11418. TG3_RX_PTP_CTL_DELAY_REQ;
  11419. break;
  11420. default:
  11421. return -ERANGE;
  11422. }
  11423. if (netif_running(dev) && tp->rxptpctl)
  11424. tw32(TG3_RX_PTP_CTL,
  11425. tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
  11426. if (stmpconf.tx_type == HWTSTAMP_TX_ON)
  11427. tg3_flag_set(tp, TX_TSTAMP_EN);
  11428. else
  11429. tg3_flag_clear(tp, TX_TSTAMP_EN);
  11430. return copy_to_user(ifr->ifr_data, &stmpconf, sizeof(stmpconf)) ?
  11431. -EFAULT : 0;
  11432. }
  11433. static int tg3_hwtstamp_get(struct net_device *dev, struct ifreq *ifr)
  11434. {
  11435. struct tg3 *tp = netdev_priv(dev);
  11436. struct hwtstamp_config stmpconf;
  11437. if (!tg3_flag(tp, PTP_CAPABLE))
  11438. return -EOPNOTSUPP;
  11439. stmpconf.flags = 0;
  11440. stmpconf.tx_type = (tg3_flag(tp, TX_TSTAMP_EN) ?
  11441. HWTSTAMP_TX_ON : HWTSTAMP_TX_OFF);
  11442. switch (tp->rxptpctl) {
  11443. case 0:
  11444. stmpconf.rx_filter = HWTSTAMP_FILTER_NONE;
  11445. break;
  11446. case TG3_RX_PTP_CTL_RX_PTP_V1_EN | TG3_RX_PTP_CTL_ALL_V1_EVENTS:
  11447. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
  11448. break;
  11449. case TG3_RX_PTP_CTL_RX_PTP_V1_EN | TG3_RX_PTP_CTL_SYNC_EVNT:
  11450. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
  11451. break;
  11452. case TG3_RX_PTP_CTL_RX_PTP_V1_EN | TG3_RX_PTP_CTL_DELAY_REQ:
  11453. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
  11454. break;
  11455. case TG3_RX_PTP_CTL_RX_PTP_V2_EN | TG3_RX_PTP_CTL_ALL_V2_EVENTS:
  11456. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
  11457. break;
  11458. case TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN | TG3_RX_PTP_CTL_ALL_V2_EVENTS:
  11459. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L2_EVENT;
  11460. break;
  11461. case TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN | TG3_RX_PTP_CTL_ALL_V2_EVENTS:
  11462. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
  11463. break;
  11464. case TG3_RX_PTP_CTL_RX_PTP_V2_EN | TG3_RX_PTP_CTL_SYNC_EVNT:
  11465. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
  11466. break;
  11467. case TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN | TG3_RX_PTP_CTL_SYNC_EVNT:
  11468. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L2_SYNC;
  11469. break;
  11470. case TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN | TG3_RX_PTP_CTL_SYNC_EVNT:
  11471. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
  11472. break;
  11473. case TG3_RX_PTP_CTL_RX_PTP_V2_EN | TG3_RX_PTP_CTL_DELAY_REQ:
  11474. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
  11475. break;
  11476. case TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN | TG3_RX_PTP_CTL_DELAY_REQ:
  11477. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ;
  11478. break;
  11479. case TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN | TG3_RX_PTP_CTL_DELAY_REQ:
  11480. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
  11481. break;
  11482. default:
  11483. WARN_ON_ONCE(1);
  11484. return -ERANGE;
  11485. }
  11486. return copy_to_user(ifr->ifr_data, &stmpconf, sizeof(stmpconf)) ?
  11487. -EFAULT : 0;
  11488. }
  11489. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  11490. {
  11491. struct mii_ioctl_data *data = if_mii(ifr);
  11492. struct tg3 *tp = netdev_priv(dev);
  11493. int err;
  11494. if (tg3_flag(tp, USE_PHYLIB)) {
  11495. struct phy_device *phydev;
  11496. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  11497. return -EAGAIN;
  11498. phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
  11499. return phy_mii_ioctl(phydev, ifr, cmd);
  11500. }
  11501. switch (cmd) {
  11502. case SIOCGMIIPHY:
  11503. data->phy_id = tp->phy_addr;
  11504. /* fallthru */
  11505. case SIOCGMIIREG: {
  11506. u32 mii_regval;
  11507. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  11508. break; /* We have no PHY */
  11509. if (!netif_running(dev))
  11510. return -EAGAIN;
  11511. spin_lock_bh(&tp->lock);
  11512. err = __tg3_readphy(tp, data->phy_id & 0x1f,
  11513. data->reg_num & 0x1f, &mii_regval);
  11514. spin_unlock_bh(&tp->lock);
  11515. data->val_out = mii_regval;
  11516. return err;
  11517. }
  11518. case SIOCSMIIREG:
  11519. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  11520. break; /* We have no PHY */
  11521. if (!netif_running(dev))
  11522. return -EAGAIN;
  11523. spin_lock_bh(&tp->lock);
  11524. err = __tg3_writephy(tp, data->phy_id & 0x1f,
  11525. data->reg_num & 0x1f, data->val_in);
  11526. spin_unlock_bh(&tp->lock);
  11527. return err;
  11528. case SIOCSHWTSTAMP:
  11529. return tg3_hwtstamp_set(dev, ifr);
  11530. case SIOCGHWTSTAMP:
  11531. return tg3_hwtstamp_get(dev, ifr);
  11532. default:
  11533. /* do nothing */
  11534. break;
  11535. }
  11536. return -EOPNOTSUPP;
  11537. }
  11538. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  11539. {
  11540. struct tg3 *tp = netdev_priv(dev);
  11541. memcpy(ec, &tp->coal, sizeof(*ec));
  11542. return 0;
  11543. }
  11544. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  11545. {
  11546. struct tg3 *tp = netdev_priv(dev);
  11547. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  11548. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  11549. if (!tg3_flag(tp, 5705_PLUS)) {
  11550. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  11551. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  11552. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  11553. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  11554. }
  11555. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  11556. (!ec->rx_coalesce_usecs) ||
  11557. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  11558. (!ec->tx_coalesce_usecs) ||
  11559. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  11560. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  11561. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  11562. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  11563. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  11564. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  11565. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  11566. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  11567. return -EINVAL;
  11568. /* Only copy relevant parameters, ignore all others. */
  11569. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  11570. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  11571. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  11572. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  11573. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  11574. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  11575. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  11576. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  11577. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  11578. if (netif_running(dev)) {
  11579. tg3_full_lock(tp, 0);
  11580. __tg3_set_coalesce(tp, &tp->coal);
  11581. tg3_full_unlock(tp);
  11582. }
  11583. return 0;
  11584. }
  11585. static int tg3_set_eee(struct net_device *dev, struct ethtool_eee *edata)
  11586. {
  11587. struct tg3 *tp = netdev_priv(dev);
  11588. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP)) {
  11589. netdev_warn(tp->dev, "Board does not support EEE!\n");
  11590. return -EOPNOTSUPP;
  11591. }
  11592. if (edata->advertised != tp->eee.advertised) {
  11593. netdev_warn(tp->dev,
  11594. "Direct manipulation of EEE advertisement is not supported\n");
  11595. return -EINVAL;
  11596. }
  11597. if (edata->tx_lpi_timer > TG3_CPMU_DBTMR1_LNKIDLE_MAX) {
  11598. netdev_warn(tp->dev,
  11599. "Maximal Tx Lpi timer supported is %#x(u)\n",
  11600. TG3_CPMU_DBTMR1_LNKIDLE_MAX);
  11601. return -EINVAL;
  11602. }
  11603. tp->eee = *edata;
  11604. tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
  11605. tg3_warn_mgmt_link_flap(tp);
  11606. if (netif_running(tp->dev)) {
  11607. tg3_full_lock(tp, 0);
  11608. tg3_setup_eee(tp);
  11609. tg3_phy_reset(tp);
  11610. tg3_full_unlock(tp);
  11611. }
  11612. return 0;
  11613. }
  11614. static int tg3_get_eee(struct net_device *dev, struct ethtool_eee *edata)
  11615. {
  11616. struct tg3 *tp = netdev_priv(dev);
  11617. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP)) {
  11618. netdev_warn(tp->dev,
  11619. "Board does not support EEE!\n");
  11620. return -EOPNOTSUPP;
  11621. }
  11622. *edata = tp->eee;
  11623. return 0;
  11624. }
  11625. static const struct ethtool_ops tg3_ethtool_ops = {
  11626. .get_drvinfo = tg3_get_drvinfo,
  11627. .get_regs_len = tg3_get_regs_len,
  11628. .get_regs = tg3_get_regs,
  11629. .get_wol = tg3_get_wol,
  11630. .set_wol = tg3_set_wol,
  11631. .get_msglevel = tg3_get_msglevel,
  11632. .set_msglevel = tg3_set_msglevel,
  11633. .nway_reset = tg3_nway_reset,
  11634. .get_link = ethtool_op_get_link,
  11635. .get_eeprom_len = tg3_get_eeprom_len,
  11636. .get_eeprom = tg3_get_eeprom,
  11637. .set_eeprom = tg3_set_eeprom,
  11638. .get_ringparam = tg3_get_ringparam,
  11639. .set_ringparam = tg3_set_ringparam,
  11640. .get_pauseparam = tg3_get_pauseparam,
  11641. .set_pauseparam = tg3_set_pauseparam,
  11642. .self_test = tg3_self_test,
  11643. .get_strings = tg3_get_strings,
  11644. .set_phys_id = tg3_set_phys_id,
  11645. .get_ethtool_stats = tg3_get_ethtool_stats,
  11646. .get_coalesce = tg3_get_coalesce,
  11647. .set_coalesce = tg3_set_coalesce,
  11648. .get_sset_count = tg3_get_sset_count,
  11649. .get_rxnfc = tg3_get_rxnfc,
  11650. .get_rxfh_indir_size = tg3_get_rxfh_indir_size,
  11651. .get_rxfh = tg3_get_rxfh,
  11652. .set_rxfh = tg3_set_rxfh,
  11653. .get_channels = tg3_get_channels,
  11654. .set_channels = tg3_set_channels,
  11655. .get_ts_info = tg3_get_ts_info,
  11656. .get_eee = tg3_get_eee,
  11657. .set_eee = tg3_set_eee,
  11658. .get_link_ksettings = tg3_get_link_ksettings,
  11659. .set_link_ksettings = tg3_set_link_ksettings,
  11660. };
  11661. static void tg3_get_stats64(struct net_device *dev,
  11662. struct rtnl_link_stats64 *stats)
  11663. {
  11664. struct tg3 *tp = netdev_priv(dev);
  11665. spin_lock_bh(&tp->lock);
  11666. if (!tp->hw_stats || !tg3_flag(tp, INIT_COMPLETE)) {
  11667. *stats = tp->net_stats_prev;
  11668. spin_unlock_bh(&tp->lock);
  11669. return;
  11670. }
  11671. tg3_get_nstats(tp, stats);
  11672. spin_unlock_bh(&tp->lock);
  11673. }
  11674. static void tg3_set_rx_mode(struct net_device *dev)
  11675. {
  11676. struct tg3 *tp = netdev_priv(dev);
  11677. if (!netif_running(dev))
  11678. return;
  11679. tg3_full_lock(tp, 0);
  11680. __tg3_set_rx_mode(dev);
  11681. tg3_full_unlock(tp);
  11682. }
  11683. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  11684. int new_mtu)
  11685. {
  11686. dev->mtu = new_mtu;
  11687. if (new_mtu > ETH_DATA_LEN) {
  11688. if (tg3_flag(tp, 5780_CLASS)) {
  11689. netdev_update_features(dev);
  11690. tg3_flag_clear(tp, TSO_CAPABLE);
  11691. } else {
  11692. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  11693. }
  11694. } else {
  11695. if (tg3_flag(tp, 5780_CLASS)) {
  11696. tg3_flag_set(tp, TSO_CAPABLE);
  11697. netdev_update_features(dev);
  11698. }
  11699. tg3_flag_clear(tp, JUMBO_RING_ENABLE);
  11700. }
  11701. }
  11702. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  11703. {
  11704. struct tg3 *tp = netdev_priv(dev);
  11705. int err;
  11706. bool reset_phy = false;
  11707. if (!netif_running(dev)) {
  11708. /* We'll just catch it later when the
  11709. * device is up'd.
  11710. */
  11711. tg3_set_mtu(dev, tp, new_mtu);
  11712. return 0;
  11713. }
  11714. tg3_phy_stop(tp);
  11715. tg3_netif_stop(tp);
  11716. tg3_set_mtu(dev, tp, new_mtu);
  11717. tg3_full_lock(tp, 1);
  11718. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11719. /* Reset PHY, otherwise the read DMA engine will be in a mode that
  11720. * breaks all requests to 256 bytes.
  11721. */
  11722. if (tg3_asic_rev(tp) == ASIC_REV_57766 ||
  11723. tg3_asic_rev(tp) == ASIC_REV_5717 ||
  11724. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  11725. tg3_asic_rev(tp) == ASIC_REV_5720)
  11726. reset_phy = true;
  11727. err = tg3_restart_hw(tp, reset_phy);
  11728. if (!err)
  11729. tg3_netif_start(tp);
  11730. tg3_full_unlock(tp);
  11731. if (!err)
  11732. tg3_phy_start(tp);
  11733. return err;
  11734. }
  11735. static const struct net_device_ops tg3_netdev_ops = {
  11736. .ndo_open = tg3_open,
  11737. .ndo_stop = tg3_close,
  11738. .ndo_start_xmit = tg3_start_xmit,
  11739. .ndo_get_stats64 = tg3_get_stats64,
  11740. .ndo_validate_addr = eth_validate_addr,
  11741. .ndo_set_rx_mode = tg3_set_rx_mode,
  11742. .ndo_set_mac_address = tg3_set_mac_addr,
  11743. .ndo_do_ioctl = tg3_ioctl,
  11744. .ndo_tx_timeout = tg3_tx_timeout,
  11745. .ndo_change_mtu = tg3_change_mtu,
  11746. .ndo_fix_features = tg3_fix_features,
  11747. .ndo_set_features = tg3_set_features,
  11748. #ifdef CONFIG_NET_POLL_CONTROLLER
  11749. .ndo_poll_controller = tg3_poll_controller,
  11750. #endif
  11751. };
  11752. static void tg3_get_eeprom_size(struct tg3 *tp)
  11753. {
  11754. u32 cursize, val, magic;
  11755. tp->nvram_size = EEPROM_CHIP_SIZE;
  11756. if (tg3_nvram_read(tp, 0, &magic) != 0)
  11757. return;
  11758. if ((magic != TG3_EEPROM_MAGIC) &&
  11759. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  11760. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  11761. return;
  11762. /*
  11763. * Size the chip by reading offsets at increasing powers of two.
  11764. * When we encounter our validation signature, we know the addressing
  11765. * has wrapped around, and thus have our chip size.
  11766. */
  11767. cursize = 0x10;
  11768. while (cursize < tp->nvram_size) {
  11769. if (tg3_nvram_read(tp, cursize, &val) != 0)
  11770. return;
  11771. if (val == magic)
  11772. break;
  11773. cursize <<= 1;
  11774. }
  11775. tp->nvram_size = cursize;
  11776. }
  11777. static void tg3_get_nvram_size(struct tg3 *tp)
  11778. {
  11779. u32 val;
  11780. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
  11781. return;
  11782. /* Selfboot format */
  11783. if (val != TG3_EEPROM_MAGIC) {
  11784. tg3_get_eeprom_size(tp);
  11785. return;
  11786. }
  11787. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  11788. if (val != 0) {
  11789. /* This is confusing. We want to operate on the
  11790. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  11791. * call will read from NVRAM and byteswap the data
  11792. * according to the byteswapping settings for all
  11793. * other register accesses. This ensures the data we
  11794. * want will always reside in the lower 16-bits.
  11795. * However, the data in NVRAM is in LE format, which
  11796. * means the data from the NVRAM read will always be
  11797. * opposite the endianness of the CPU. The 16-bit
  11798. * byteswap then brings the data to CPU endianness.
  11799. */
  11800. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  11801. return;
  11802. }
  11803. }
  11804. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11805. }
  11806. static void tg3_get_nvram_info(struct tg3 *tp)
  11807. {
  11808. u32 nvcfg1;
  11809. nvcfg1 = tr32(NVRAM_CFG1);
  11810. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  11811. tg3_flag_set(tp, FLASH);
  11812. } else {
  11813. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11814. tw32(NVRAM_CFG1, nvcfg1);
  11815. }
  11816. if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
  11817. tg3_flag(tp, 5780_CLASS)) {
  11818. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  11819. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  11820. tp->nvram_jedecnum = JEDEC_ATMEL;
  11821. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  11822. tg3_flag_set(tp, NVRAM_BUFFERED);
  11823. break;
  11824. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  11825. tp->nvram_jedecnum = JEDEC_ATMEL;
  11826. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  11827. break;
  11828. case FLASH_VENDOR_ATMEL_EEPROM:
  11829. tp->nvram_jedecnum = JEDEC_ATMEL;
  11830. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11831. tg3_flag_set(tp, NVRAM_BUFFERED);
  11832. break;
  11833. case FLASH_VENDOR_ST:
  11834. tp->nvram_jedecnum = JEDEC_ST;
  11835. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  11836. tg3_flag_set(tp, NVRAM_BUFFERED);
  11837. break;
  11838. case FLASH_VENDOR_SAIFUN:
  11839. tp->nvram_jedecnum = JEDEC_SAIFUN;
  11840. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  11841. break;
  11842. case FLASH_VENDOR_SST_SMALL:
  11843. case FLASH_VENDOR_SST_LARGE:
  11844. tp->nvram_jedecnum = JEDEC_SST;
  11845. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  11846. break;
  11847. }
  11848. } else {
  11849. tp->nvram_jedecnum = JEDEC_ATMEL;
  11850. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  11851. tg3_flag_set(tp, NVRAM_BUFFERED);
  11852. }
  11853. }
  11854. static void tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  11855. {
  11856. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  11857. case FLASH_5752PAGE_SIZE_256:
  11858. tp->nvram_pagesize = 256;
  11859. break;
  11860. case FLASH_5752PAGE_SIZE_512:
  11861. tp->nvram_pagesize = 512;
  11862. break;
  11863. case FLASH_5752PAGE_SIZE_1K:
  11864. tp->nvram_pagesize = 1024;
  11865. break;
  11866. case FLASH_5752PAGE_SIZE_2K:
  11867. tp->nvram_pagesize = 2048;
  11868. break;
  11869. case FLASH_5752PAGE_SIZE_4K:
  11870. tp->nvram_pagesize = 4096;
  11871. break;
  11872. case FLASH_5752PAGE_SIZE_264:
  11873. tp->nvram_pagesize = 264;
  11874. break;
  11875. case FLASH_5752PAGE_SIZE_528:
  11876. tp->nvram_pagesize = 528;
  11877. break;
  11878. }
  11879. }
  11880. static void tg3_get_5752_nvram_info(struct tg3 *tp)
  11881. {
  11882. u32 nvcfg1;
  11883. nvcfg1 = tr32(NVRAM_CFG1);
  11884. /* NVRAM protection for TPM */
  11885. if (nvcfg1 & (1 << 27))
  11886. tg3_flag_set(tp, PROTECTED_NVRAM);
  11887. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11888. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  11889. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  11890. tp->nvram_jedecnum = JEDEC_ATMEL;
  11891. tg3_flag_set(tp, NVRAM_BUFFERED);
  11892. break;
  11893. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11894. tp->nvram_jedecnum = JEDEC_ATMEL;
  11895. tg3_flag_set(tp, NVRAM_BUFFERED);
  11896. tg3_flag_set(tp, FLASH);
  11897. break;
  11898. case FLASH_5752VENDOR_ST_M45PE10:
  11899. case FLASH_5752VENDOR_ST_M45PE20:
  11900. case FLASH_5752VENDOR_ST_M45PE40:
  11901. tp->nvram_jedecnum = JEDEC_ST;
  11902. tg3_flag_set(tp, NVRAM_BUFFERED);
  11903. tg3_flag_set(tp, FLASH);
  11904. break;
  11905. }
  11906. if (tg3_flag(tp, FLASH)) {
  11907. tg3_nvram_get_pagesize(tp, nvcfg1);
  11908. } else {
  11909. /* For eeprom, set pagesize to maximum eeprom size */
  11910. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11911. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11912. tw32(NVRAM_CFG1, nvcfg1);
  11913. }
  11914. }
  11915. static void tg3_get_5755_nvram_info(struct tg3 *tp)
  11916. {
  11917. u32 nvcfg1, protect = 0;
  11918. nvcfg1 = tr32(NVRAM_CFG1);
  11919. /* NVRAM protection for TPM */
  11920. if (nvcfg1 & (1 << 27)) {
  11921. tg3_flag_set(tp, PROTECTED_NVRAM);
  11922. protect = 1;
  11923. }
  11924. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  11925. switch (nvcfg1) {
  11926. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  11927. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  11928. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  11929. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  11930. tp->nvram_jedecnum = JEDEC_ATMEL;
  11931. tg3_flag_set(tp, NVRAM_BUFFERED);
  11932. tg3_flag_set(tp, FLASH);
  11933. tp->nvram_pagesize = 264;
  11934. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  11935. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  11936. tp->nvram_size = (protect ? 0x3e200 :
  11937. TG3_NVRAM_SIZE_512KB);
  11938. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  11939. tp->nvram_size = (protect ? 0x1f200 :
  11940. TG3_NVRAM_SIZE_256KB);
  11941. else
  11942. tp->nvram_size = (protect ? 0x1f200 :
  11943. TG3_NVRAM_SIZE_128KB);
  11944. break;
  11945. case FLASH_5752VENDOR_ST_M45PE10:
  11946. case FLASH_5752VENDOR_ST_M45PE20:
  11947. case FLASH_5752VENDOR_ST_M45PE40:
  11948. tp->nvram_jedecnum = JEDEC_ST;
  11949. tg3_flag_set(tp, NVRAM_BUFFERED);
  11950. tg3_flag_set(tp, FLASH);
  11951. tp->nvram_pagesize = 256;
  11952. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  11953. tp->nvram_size = (protect ?
  11954. TG3_NVRAM_SIZE_64KB :
  11955. TG3_NVRAM_SIZE_128KB);
  11956. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  11957. tp->nvram_size = (protect ?
  11958. TG3_NVRAM_SIZE_64KB :
  11959. TG3_NVRAM_SIZE_256KB);
  11960. else
  11961. tp->nvram_size = (protect ?
  11962. TG3_NVRAM_SIZE_128KB :
  11963. TG3_NVRAM_SIZE_512KB);
  11964. break;
  11965. }
  11966. }
  11967. static void tg3_get_5787_nvram_info(struct tg3 *tp)
  11968. {
  11969. u32 nvcfg1;
  11970. nvcfg1 = tr32(NVRAM_CFG1);
  11971. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11972. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  11973. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  11974. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  11975. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  11976. tp->nvram_jedecnum = JEDEC_ATMEL;
  11977. tg3_flag_set(tp, NVRAM_BUFFERED);
  11978. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11979. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11980. tw32(NVRAM_CFG1, nvcfg1);
  11981. break;
  11982. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11983. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  11984. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  11985. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  11986. tp->nvram_jedecnum = JEDEC_ATMEL;
  11987. tg3_flag_set(tp, NVRAM_BUFFERED);
  11988. tg3_flag_set(tp, FLASH);
  11989. tp->nvram_pagesize = 264;
  11990. break;
  11991. case FLASH_5752VENDOR_ST_M45PE10:
  11992. case FLASH_5752VENDOR_ST_M45PE20:
  11993. case FLASH_5752VENDOR_ST_M45PE40:
  11994. tp->nvram_jedecnum = JEDEC_ST;
  11995. tg3_flag_set(tp, NVRAM_BUFFERED);
  11996. tg3_flag_set(tp, FLASH);
  11997. tp->nvram_pagesize = 256;
  11998. break;
  11999. }
  12000. }
  12001. static void tg3_get_5761_nvram_info(struct tg3 *tp)
  12002. {
  12003. u32 nvcfg1, protect = 0;
  12004. nvcfg1 = tr32(NVRAM_CFG1);
  12005. /* NVRAM protection for TPM */
  12006. if (nvcfg1 & (1 << 27)) {
  12007. tg3_flag_set(tp, PROTECTED_NVRAM);
  12008. protect = 1;
  12009. }
  12010. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  12011. switch (nvcfg1) {
  12012. case FLASH_5761VENDOR_ATMEL_ADB021D:
  12013. case FLASH_5761VENDOR_ATMEL_ADB041D:
  12014. case FLASH_5761VENDOR_ATMEL_ADB081D:
  12015. case FLASH_5761VENDOR_ATMEL_ADB161D:
  12016. case FLASH_5761VENDOR_ATMEL_MDB021D:
  12017. case FLASH_5761VENDOR_ATMEL_MDB041D:
  12018. case FLASH_5761VENDOR_ATMEL_MDB081D:
  12019. case FLASH_5761VENDOR_ATMEL_MDB161D:
  12020. tp->nvram_jedecnum = JEDEC_ATMEL;
  12021. tg3_flag_set(tp, NVRAM_BUFFERED);
  12022. tg3_flag_set(tp, FLASH);
  12023. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  12024. tp->nvram_pagesize = 256;
  12025. break;
  12026. case FLASH_5761VENDOR_ST_A_M45PE20:
  12027. case FLASH_5761VENDOR_ST_A_M45PE40:
  12028. case FLASH_5761VENDOR_ST_A_M45PE80:
  12029. case FLASH_5761VENDOR_ST_A_M45PE16:
  12030. case FLASH_5761VENDOR_ST_M_M45PE20:
  12031. case FLASH_5761VENDOR_ST_M_M45PE40:
  12032. case FLASH_5761VENDOR_ST_M_M45PE80:
  12033. case FLASH_5761VENDOR_ST_M_M45PE16:
  12034. tp->nvram_jedecnum = JEDEC_ST;
  12035. tg3_flag_set(tp, NVRAM_BUFFERED);
  12036. tg3_flag_set(tp, FLASH);
  12037. tp->nvram_pagesize = 256;
  12038. break;
  12039. }
  12040. if (protect) {
  12041. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  12042. } else {
  12043. switch (nvcfg1) {
  12044. case FLASH_5761VENDOR_ATMEL_ADB161D:
  12045. case FLASH_5761VENDOR_ATMEL_MDB161D:
  12046. case FLASH_5761VENDOR_ST_A_M45PE16:
  12047. case FLASH_5761VENDOR_ST_M_M45PE16:
  12048. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  12049. break;
  12050. case FLASH_5761VENDOR_ATMEL_ADB081D:
  12051. case FLASH_5761VENDOR_ATMEL_MDB081D:
  12052. case FLASH_5761VENDOR_ST_A_M45PE80:
  12053. case FLASH_5761VENDOR_ST_M_M45PE80:
  12054. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  12055. break;
  12056. case FLASH_5761VENDOR_ATMEL_ADB041D:
  12057. case FLASH_5761VENDOR_ATMEL_MDB041D:
  12058. case FLASH_5761VENDOR_ST_A_M45PE40:
  12059. case FLASH_5761VENDOR_ST_M_M45PE40:
  12060. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  12061. break;
  12062. case FLASH_5761VENDOR_ATMEL_ADB021D:
  12063. case FLASH_5761VENDOR_ATMEL_MDB021D:
  12064. case FLASH_5761VENDOR_ST_A_M45PE20:
  12065. case FLASH_5761VENDOR_ST_M_M45PE20:
  12066. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  12067. break;
  12068. }
  12069. }
  12070. }
  12071. static void tg3_get_5906_nvram_info(struct tg3 *tp)
  12072. {
  12073. tp->nvram_jedecnum = JEDEC_ATMEL;
  12074. tg3_flag_set(tp, NVRAM_BUFFERED);
  12075. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  12076. }
  12077. static void tg3_get_57780_nvram_info(struct tg3 *tp)
  12078. {
  12079. u32 nvcfg1;
  12080. nvcfg1 = tr32(NVRAM_CFG1);
  12081. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  12082. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  12083. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  12084. tp->nvram_jedecnum = JEDEC_ATMEL;
  12085. tg3_flag_set(tp, NVRAM_BUFFERED);
  12086. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  12087. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  12088. tw32(NVRAM_CFG1, nvcfg1);
  12089. return;
  12090. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  12091. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  12092. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  12093. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  12094. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  12095. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  12096. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  12097. tp->nvram_jedecnum = JEDEC_ATMEL;
  12098. tg3_flag_set(tp, NVRAM_BUFFERED);
  12099. tg3_flag_set(tp, FLASH);
  12100. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  12101. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  12102. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  12103. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  12104. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  12105. break;
  12106. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  12107. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  12108. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  12109. break;
  12110. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  12111. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  12112. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  12113. break;
  12114. }
  12115. break;
  12116. case FLASH_5752VENDOR_ST_M45PE10:
  12117. case FLASH_5752VENDOR_ST_M45PE20:
  12118. case FLASH_5752VENDOR_ST_M45PE40:
  12119. tp->nvram_jedecnum = JEDEC_ST;
  12120. tg3_flag_set(tp, NVRAM_BUFFERED);
  12121. tg3_flag_set(tp, FLASH);
  12122. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  12123. case FLASH_5752VENDOR_ST_M45PE10:
  12124. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  12125. break;
  12126. case FLASH_5752VENDOR_ST_M45PE20:
  12127. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  12128. break;
  12129. case FLASH_5752VENDOR_ST_M45PE40:
  12130. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  12131. break;
  12132. }
  12133. break;
  12134. default:
  12135. tg3_flag_set(tp, NO_NVRAM);
  12136. return;
  12137. }
  12138. tg3_nvram_get_pagesize(tp, nvcfg1);
  12139. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  12140. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  12141. }
  12142. static void tg3_get_5717_nvram_info(struct tg3 *tp)
  12143. {
  12144. u32 nvcfg1;
  12145. nvcfg1 = tr32(NVRAM_CFG1);
  12146. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  12147. case FLASH_5717VENDOR_ATMEL_EEPROM:
  12148. case FLASH_5717VENDOR_MICRO_EEPROM:
  12149. tp->nvram_jedecnum = JEDEC_ATMEL;
  12150. tg3_flag_set(tp, NVRAM_BUFFERED);
  12151. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  12152. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  12153. tw32(NVRAM_CFG1, nvcfg1);
  12154. return;
  12155. case FLASH_5717VENDOR_ATMEL_MDB011D:
  12156. case FLASH_5717VENDOR_ATMEL_ADB011B:
  12157. case FLASH_5717VENDOR_ATMEL_ADB011D:
  12158. case FLASH_5717VENDOR_ATMEL_MDB021D:
  12159. case FLASH_5717VENDOR_ATMEL_ADB021B:
  12160. case FLASH_5717VENDOR_ATMEL_ADB021D:
  12161. case FLASH_5717VENDOR_ATMEL_45USPT:
  12162. tp->nvram_jedecnum = JEDEC_ATMEL;
  12163. tg3_flag_set(tp, NVRAM_BUFFERED);
  12164. tg3_flag_set(tp, FLASH);
  12165. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  12166. case FLASH_5717VENDOR_ATMEL_MDB021D:
  12167. /* Detect size with tg3_nvram_get_size() */
  12168. break;
  12169. case FLASH_5717VENDOR_ATMEL_ADB021B:
  12170. case FLASH_5717VENDOR_ATMEL_ADB021D:
  12171. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  12172. break;
  12173. default:
  12174. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  12175. break;
  12176. }
  12177. break;
  12178. case FLASH_5717VENDOR_ST_M_M25PE10:
  12179. case FLASH_5717VENDOR_ST_A_M25PE10:
  12180. case FLASH_5717VENDOR_ST_M_M45PE10:
  12181. case FLASH_5717VENDOR_ST_A_M45PE10:
  12182. case FLASH_5717VENDOR_ST_M_M25PE20:
  12183. case FLASH_5717VENDOR_ST_A_M25PE20:
  12184. case FLASH_5717VENDOR_ST_M_M45PE20:
  12185. case FLASH_5717VENDOR_ST_A_M45PE20:
  12186. case FLASH_5717VENDOR_ST_25USPT:
  12187. case FLASH_5717VENDOR_ST_45USPT:
  12188. tp->nvram_jedecnum = JEDEC_ST;
  12189. tg3_flag_set(tp, NVRAM_BUFFERED);
  12190. tg3_flag_set(tp, FLASH);
  12191. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  12192. case FLASH_5717VENDOR_ST_M_M25PE20:
  12193. case FLASH_5717VENDOR_ST_M_M45PE20:
  12194. /* Detect size with tg3_nvram_get_size() */
  12195. break;
  12196. case FLASH_5717VENDOR_ST_A_M25PE20:
  12197. case FLASH_5717VENDOR_ST_A_M45PE20:
  12198. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  12199. break;
  12200. default:
  12201. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  12202. break;
  12203. }
  12204. break;
  12205. default:
  12206. tg3_flag_set(tp, NO_NVRAM);
  12207. return;
  12208. }
  12209. tg3_nvram_get_pagesize(tp, nvcfg1);
  12210. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  12211. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  12212. }
  12213. static void tg3_get_5720_nvram_info(struct tg3 *tp)
  12214. {
  12215. u32 nvcfg1, nvmpinstrp, nv_status;
  12216. nvcfg1 = tr32(NVRAM_CFG1);
  12217. nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
  12218. if (tg3_asic_rev(tp) == ASIC_REV_5762) {
  12219. if (!(nvcfg1 & NVRAM_CFG1_5762VENDOR_MASK)) {
  12220. tg3_flag_set(tp, NO_NVRAM);
  12221. return;
  12222. }
  12223. switch (nvmpinstrp) {
  12224. case FLASH_5762_MX25L_100:
  12225. case FLASH_5762_MX25L_200:
  12226. case FLASH_5762_MX25L_400:
  12227. case FLASH_5762_MX25L_800:
  12228. case FLASH_5762_MX25L_160_320:
  12229. tp->nvram_pagesize = 4096;
  12230. tp->nvram_jedecnum = JEDEC_MACRONIX;
  12231. tg3_flag_set(tp, NVRAM_BUFFERED);
  12232. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  12233. tg3_flag_set(tp, FLASH);
  12234. nv_status = tr32(NVRAM_AUTOSENSE_STATUS);
  12235. tp->nvram_size =
  12236. (1 << (nv_status >> AUTOSENSE_DEVID &
  12237. AUTOSENSE_DEVID_MASK)
  12238. << AUTOSENSE_SIZE_IN_MB);
  12239. return;
  12240. case FLASH_5762_EEPROM_HD:
  12241. nvmpinstrp = FLASH_5720_EEPROM_HD;
  12242. break;
  12243. case FLASH_5762_EEPROM_LD:
  12244. nvmpinstrp = FLASH_5720_EEPROM_LD;
  12245. break;
  12246. case FLASH_5720VENDOR_M_ST_M45PE20:
  12247. /* This pinstrap supports multiple sizes, so force it
  12248. * to read the actual size from location 0xf0.
  12249. */
  12250. nvmpinstrp = FLASH_5720VENDOR_ST_45USPT;
  12251. break;
  12252. }
  12253. }
  12254. switch (nvmpinstrp) {
  12255. case FLASH_5720_EEPROM_HD:
  12256. case FLASH_5720_EEPROM_LD:
  12257. tp->nvram_jedecnum = JEDEC_ATMEL;
  12258. tg3_flag_set(tp, NVRAM_BUFFERED);
  12259. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  12260. tw32(NVRAM_CFG1, nvcfg1);
  12261. if (nvmpinstrp == FLASH_5720_EEPROM_HD)
  12262. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  12263. else
  12264. tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
  12265. return;
  12266. case FLASH_5720VENDOR_M_ATMEL_DB011D:
  12267. case FLASH_5720VENDOR_A_ATMEL_DB011B:
  12268. case FLASH_5720VENDOR_A_ATMEL_DB011D:
  12269. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  12270. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  12271. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  12272. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  12273. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  12274. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  12275. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  12276. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  12277. case FLASH_5720VENDOR_ATMEL_45USPT:
  12278. tp->nvram_jedecnum = JEDEC_ATMEL;
  12279. tg3_flag_set(tp, NVRAM_BUFFERED);
  12280. tg3_flag_set(tp, FLASH);
  12281. switch (nvmpinstrp) {
  12282. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  12283. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  12284. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  12285. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  12286. break;
  12287. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  12288. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  12289. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  12290. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  12291. break;
  12292. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  12293. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  12294. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  12295. break;
  12296. default:
  12297. if (tg3_asic_rev(tp) != ASIC_REV_5762)
  12298. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  12299. break;
  12300. }
  12301. break;
  12302. case FLASH_5720VENDOR_M_ST_M25PE10:
  12303. case FLASH_5720VENDOR_M_ST_M45PE10:
  12304. case FLASH_5720VENDOR_A_ST_M25PE10:
  12305. case FLASH_5720VENDOR_A_ST_M45PE10:
  12306. case FLASH_5720VENDOR_M_ST_M25PE20:
  12307. case FLASH_5720VENDOR_M_ST_M45PE20:
  12308. case FLASH_5720VENDOR_A_ST_M25PE20:
  12309. case FLASH_5720VENDOR_A_ST_M45PE20:
  12310. case FLASH_5720VENDOR_M_ST_M25PE40:
  12311. case FLASH_5720VENDOR_M_ST_M45PE40:
  12312. case FLASH_5720VENDOR_A_ST_M25PE40:
  12313. case FLASH_5720VENDOR_A_ST_M45PE40:
  12314. case FLASH_5720VENDOR_M_ST_M25PE80:
  12315. case FLASH_5720VENDOR_M_ST_M45PE80:
  12316. case FLASH_5720VENDOR_A_ST_M25PE80:
  12317. case FLASH_5720VENDOR_A_ST_M45PE80:
  12318. case FLASH_5720VENDOR_ST_25USPT:
  12319. case FLASH_5720VENDOR_ST_45USPT:
  12320. tp->nvram_jedecnum = JEDEC_ST;
  12321. tg3_flag_set(tp, NVRAM_BUFFERED);
  12322. tg3_flag_set(tp, FLASH);
  12323. switch (nvmpinstrp) {
  12324. case FLASH_5720VENDOR_M_ST_M25PE20:
  12325. case FLASH_5720VENDOR_M_ST_M45PE20:
  12326. case FLASH_5720VENDOR_A_ST_M25PE20:
  12327. case FLASH_5720VENDOR_A_ST_M45PE20:
  12328. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  12329. break;
  12330. case FLASH_5720VENDOR_M_ST_M25PE40:
  12331. case FLASH_5720VENDOR_M_ST_M45PE40:
  12332. case FLASH_5720VENDOR_A_ST_M25PE40:
  12333. case FLASH_5720VENDOR_A_ST_M45PE40:
  12334. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  12335. break;
  12336. case FLASH_5720VENDOR_M_ST_M25PE80:
  12337. case FLASH_5720VENDOR_M_ST_M45PE80:
  12338. case FLASH_5720VENDOR_A_ST_M25PE80:
  12339. case FLASH_5720VENDOR_A_ST_M45PE80:
  12340. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  12341. break;
  12342. default:
  12343. if (tg3_asic_rev(tp) != ASIC_REV_5762)
  12344. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  12345. break;
  12346. }
  12347. break;
  12348. default:
  12349. tg3_flag_set(tp, NO_NVRAM);
  12350. return;
  12351. }
  12352. tg3_nvram_get_pagesize(tp, nvcfg1);
  12353. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  12354. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  12355. if (tg3_asic_rev(tp) == ASIC_REV_5762) {
  12356. u32 val;
  12357. if (tg3_nvram_read(tp, 0, &val))
  12358. return;
  12359. if (val != TG3_EEPROM_MAGIC &&
  12360. (val & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW)
  12361. tg3_flag_set(tp, NO_NVRAM);
  12362. }
  12363. }
  12364. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  12365. static void tg3_nvram_init(struct tg3 *tp)
  12366. {
  12367. if (tg3_flag(tp, IS_SSB_CORE)) {
  12368. /* No NVRAM and EEPROM on the SSB Broadcom GigE core. */
  12369. tg3_flag_clear(tp, NVRAM);
  12370. tg3_flag_clear(tp, NVRAM_BUFFERED);
  12371. tg3_flag_set(tp, NO_NVRAM);
  12372. return;
  12373. }
  12374. tw32_f(GRC_EEPROM_ADDR,
  12375. (EEPROM_ADDR_FSM_RESET |
  12376. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  12377. EEPROM_ADDR_CLKPERD_SHIFT)));
  12378. msleep(1);
  12379. /* Enable seeprom accesses. */
  12380. tw32_f(GRC_LOCAL_CTRL,
  12381. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  12382. udelay(100);
  12383. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  12384. tg3_asic_rev(tp) != ASIC_REV_5701) {
  12385. tg3_flag_set(tp, NVRAM);
  12386. if (tg3_nvram_lock(tp)) {
  12387. netdev_warn(tp->dev,
  12388. "Cannot get nvram lock, %s failed\n",
  12389. __func__);
  12390. return;
  12391. }
  12392. tg3_enable_nvram_access(tp);
  12393. tp->nvram_size = 0;
  12394. if (tg3_asic_rev(tp) == ASIC_REV_5752)
  12395. tg3_get_5752_nvram_info(tp);
  12396. else if (tg3_asic_rev(tp) == ASIC_REV_5755)
  12397. tg3_get_5755_nvram_info(tp);
  12398. else if (tg3_asic_rev(tp) == ASIC_REV_5787 ||
  12399. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  12400. tg3_asic_rev(tp) == ASIC_REV_5785)
  12401. tg3_get_5787_nvram_info(tp);
  12402. else if (tg3_asic_rev(tp) == ASIC_REV_5761)
  12403. tg3_get_5761_nvram_info(tp);
  12404. else if (tg3_asic_rev(tp) == ASIC_REV_5906)
  12405. tg3_get_5906_nvram_info(tp);
  12406. else if (tg3_asic_rev(tp) == ASIC_REV_57780 ||
  12407. tg3_flag(tp, 57765_CLASS))
  12408. tg3_get_57780_nvram_info(tp);
  12409. else if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  12410. tg3_asic_rev(tp) == ASIC_REV_5719)
  12411. tg3_get_5717_nvram_info(tp);
  12412. else if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  12413. tg3_asic_rev(tp) == ASIC_REV_5762)
  12414. tg3_get_5720_nvram_info(tp);
  12415. else
  12416. tg3_get_nvram_info(tp);
  12417. if (tp->nvram_size == 0)
  12418. tg3_get_nvram_size(tp);
  12419. tg3_disable_nvram_access(tp);
  12420. tg3_nvram_unlock(tp);
  12421. } else {
  12422. tg3_flag_clear(tp, NVRAM);
  12423. tg3_flag_clear(tp, NVRAM_BUFFERED);
  12424. tg3_get_eeprom_size(tp);
  12425. }
  12426. }
  12427. struct subsys_tbl_ent {
  12428. u16 subsys_vendor, subsys_devid;
  12429. u32 phy_id;
  12430. };
  12431. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  12432. /* Broadcom boards. */
  12433. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12434. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  12435. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12436. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  12437. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12438. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  12439. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12440. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  12441. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12442. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  12443. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12444. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  12445. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12446. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  12447. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12448. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  12449. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12450. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  12451. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12452. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  12453. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12454. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  12455. /* 3com boards. */
  12456. { TG3PCI_SUBVENDOR_ID_3COM,
  12457. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  12458. { TG3PCI_SUBVENDOR_ID_3COM,
  12459. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  12460. { TG3PCI_SUBVENDOR_ID_3COM,
  12461. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  12462. { TG3PCI_SUBVENDOR_ID_3COM,
  12463. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  12464. { TG3PCI_SUBVENDOR_ID_3COM,
  12465. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  12466. /* DELL boards. */
  12467. { TG3PCI_SUBVENDOR_ID_DELL,
  12468. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  12469. { TG3PCI_SUBVENDOR_ID_DELL,
  12470. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  12471. { TG3PCI_SUBVENDOR_ID_DELL,
  12472. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  12473. { TG3PCI_SUBVENDOR_ID_DELL,
  12474. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  12475. /* Compaq boards. */
  12476. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  12477. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  12478. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  12479. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  12480. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  12481. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  12482. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  12483. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  12484. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  12485. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  12486. /* IBM boards. */
  12487. { TG3PCI_SUBVENDOR_ID_IBM,
  12488. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  12489. };
  12490. static struct subsys_tbl_ent *tg3_lookup_by_subsys(struct tg3 *tp)
  12491. {
  12492. int i;
  12493. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  12494. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  12495. tp->pdev->subsystem_vendor) &&
  12496. (subsys_id_to_phy_id[i].subsys_devid ==
  12497. tp->pdev->subsystem_device))
  12498. return &subsys_id_to_phy_id[i];
  12499. }
  12500. return NULL;
  12501. }
  12502. static void tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  12503. {
  12504. u32 val;
  12505. tp->phy_id = TG3_PHY_ID_INVALID;
  12506. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  12507. /* Assume an onboard device and WOL capable by default. */
  12508. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  12509. tg3_flag_set(tp, WOL_CAP);
  12510. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  12511. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  12512. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  12513. tg3_flag_set(tp, IS_NIC);
  12514. }
  12515. val = tr32(VCPU_CFGSHDW);
  12516. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  12517. tg3_flag_set(tp, ASPM_WORKAROUND);
  12518. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  12519. (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
  12520. tg3_flag_set(tp, WOL_ENABLE);
  12521. device_set_wakeup_enable(&tp->pdev->dev, true);
  12522. }
  12523. goto done;
  12524. }
  12525. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  12526. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  12527. u32 nic_cfg, led_cfg;
  12528. u32 cfg2 = 0, cfg4 = 0, cfg5 = 0;
  12529. u32 nic_phy_id, ver, eeprom_phy_id;
  12530. int eeprom_phy_serdes = 0;
  12531. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  12532. tp->nic_sram_data_cfg = nic_cfg;
  12533. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  12534. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  12535. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  12536. tg3_asic_rev(tp) != ASIC_REV_5701 &&
  12537. tg3_asic_rev(tp) != ASIC_REV_5703 &&
  12538. (ver > 0) && (ver < 0x100))
  12539. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  12540. if (tg3_asic_rev(tp) == ASIC_REV_5785)
  12541. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  12542. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  12543. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  12544. tg3_asic_rev(tp) == ASIC_REV_5720)
  12545. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_5, &cfg5);
  12546. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  12547. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  12548. eeprom_phy_serdes = 1;
  12549. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  12550. if (nic_phy_id != 0) {
  12551. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  12552. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  12553. eeprom_phy_id = (id1 >> 16) << 10;
  12554. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  12555. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  12556. } else
  12557. eeprom_phy_id = 0;
  12558. tp->phy_id = eeprom_phy_id;
  12559. if (eeprom_phy_serdes) {
  12560. if (!tg3_flag(tp, 5705_PLUS))
  12561. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  12562. else
  12563. tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
  12564. }
  12565. if (tg3_flag(tp, 5750_PLUS))
  12566. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  12567. SHASTA_EXT_LED_MODE_MASK);
  12568. else
  12569. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  12570. switch (led_cfg) {
  12571. default:
  12572. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  12573. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  12574. break;
  12575. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  12576. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  12577. break;
  12578. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  12579. tp->led_ctrl = LED_CTRL_MODE_MAC;
  12580. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  12581. * read on some older 5700/5701 bootcode.
  12582. */
  12583. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  12584. tg3_asic_rev(tp) == ASIC_REV_5701)
  12585. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  12586. break;
  12587. case SHASTA_EXT_LED_SHARED:
  12588. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  12589. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0 &&
  12590. tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A1)
  12591. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  12592. LED_CTRL_MODE_PHY_2);
  12593. if (tg3_flag(tp, 5717_PLUS) ||
  12594. tg3_asic_rev(tp) == ASIC_REV_5762)
  12595. tp->led_ctrl |= LED_CTRL_BLINK_RATE_OVERRIDE |
  12596. LED_CTRL_BLINK_RATE_MASK;
  12597. break;
  12598. case SHASTA_EXT_LED_MAC:
  12599. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  12600. break;
  12601. case SHASTA_EXT_LED_COMBO:
  12602. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  12603. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0)
  12604. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  12605. LED_CTRL_MODE_PHY_2);
  12606. break;
  12607. }
  12608. if ((tg3_asic_rev(tp) == ASIC_REV_5700 ||
  12609. tg3_asic_rev(tp) == ASIC_REV_5701) &&
  12610. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  12611. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  12612. if (tg3_chip_rev(tp) == CHIPREV_5784_AX)
  12613. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  12614. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  12615. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  12616. if ((tp->pdev->subsystem_vendor ==
  12617. PCI_VENDOR_ID_ARIMA) &&
  12618. (tp->pdev->subsystem_device == 0x205a ||
  12619. tp->pdev->subsystem_device == 0x2063))
  12620. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  12621. } else {
  12622. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  12623. tg3_flag_set(tp, IS_NIC);
  12624. }
  12625. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  12626. tg3_flag_set(tp, ENABLE_ASF);
  12627. if (tg3_flag(tp, 5750_PLUS))
  12628. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  12629. }
  12630. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  12631. tg3_flag(tp, 5750_PLUS))
  12632. tg3_flag_set(tp, ENABLE_APE);
  12633. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
  12634. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  12635. tg3_flag_clear(tp, WOL_CAP);
  12636. if (tg3_flag(tp, WOL_CAP) &&
  12637. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
  12638. tg3_flag_set(tp, WOL_ENABLE);
  12639. device_set_wakeup_enable(&tp->pdev->dev, true);
  12640. }
  12641. if (cfg2 & (1 << 17))
  12642. tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
  12643. /* serdes signal pre-emphasis in register 0x590 set by */
  12644. /* bootcode if bit 18 is set */
  12645. if (cfg2 & (1 << 18))
  12646. tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
  12647. if ((tg3_flag(tp, 57765_PLUS) ||
  12648. (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  12649. tg3_chip_rev(tp) != CHIPREV_5784_AX)) &&
  12650. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  12651. tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
  12652. if (tg3_flag(tp, PCI_EXPRESS)) {
  12653. u32 cfg3;
  12654. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  12655. if (tg3_asic_rev(tp) != ASIC_REV_5785 &&
  12656. !tg3_flag(tp, 57765_PLUS) &&
  12657. (cfg3 & NIC_SRAM_ASPM_DEBOUNCE))
  12658. tg3_flag_set(tp, ASPM_WORKAROUND);
  12659. if (cfg3 & NIC_SRAM_LNK_FLAP_AVOID)
  12660. tp->phy_flags |= TG3_PHYFLG_KEEP_LINK_ON_PWRDN;
  12661. if (cfg3 & NIC_SRAM_1G_ON_VAUX_OK)
  12662. tp->phy_flags |= TG3_PHYFLG_1G_ON_VAUX_OK;
  12663. }
  12664. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  12665. tg3_flag_set(tp, RGMII_INBAND_DISABLE);
  12666. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  12667. tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
  12668. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  12669. tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
  12670. if (cfg5 & NIC_SRAM_DISABLE_1G_HALF_ADV)
  12671. tp->phy_flags |= TG3_PHYFLG_DISABLE_1G_HD_ADV;
  12672. }
  12673. done:
  12674. if (tg3_flag(tp, WOL_CAP))
  12675. device_set_wakeup_enable(&tp->pdev->dev,
  12676. tg3_flag(tp, WOL_ENABLE));
  12677. else
  12678. device_set_wakeup_capable(&tp->pdev->dev, false);
  12679. }
  12680. static int tg3_ape_otp_read(struct tg3 *tp, u32 offset, u32 *val)
  12681. {
  12682. int i, err;
  12683. u32 val2, off = offset * 8;
  12684. err = tg3_nvram_lock(tp);
  12685. if (err)
  12686. return err;
  12687. tg3_ape_write32(tp, TG3_APE_OTP_ADDR, off | APE_OTP_ADDR_CPU_ENABLE);
  12688. tg3_ape_write32(tp, TG3_APE_OTP_CTRL, APE_OTP_CTRL_PROG_EN |
  12689. APE_OTP_CTRL_CMD_RD | APE_OTP_CTRL_START);
  12690. tg3_ape_read32(tp, TG3_APE_OTP_CTRL);
  12691. udelay(10);
  12692. for (i = 0; i < 100; i++) {
  12693. val2 = tg3_ape_read32(tp, TG3_APE_OTP_STATUS);
  12694. if (val2 & APE_OTP_STATUS_CMD_DONE) {
  12695. *val = tg3_ape_read32(tp, TG3_APE_OTP_RD_DATA);
  12696. break;
  12697. }
  12698. udelay(10);
  12699. }
  12700. tg3_ape_write32(tp, TG3_APE_OTP_CTRL, 0);
  12701. tg3_nvram_unlock(tp);
  12702. if (val2 & APE_OTP_STATUS_CMD_DONE)
  12703. return 0;
  12704. return -EBUSY;
  12705. }
  12706. static int tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  12707. {
  12708. int i;
  12709. u32 val;
  12710. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  12711. tw32(OTP_CTRL, cmd);
  12712. /* Wait for up to 1 ms for command to execute. */
  12713. for (i = 0; i < 100; i++) {
  12714. val = tr32(OTP_STATUS);
  12715. if (val & OTP_STATUS_CMD_DONE)
  12716. break;
  12717. udelay(10);
  12718. }
  12719. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  12720. }
  12721. /* Read the gphy configuration from the OTP region of the chip. The gphy
  12722. * configuration is a 32-bit value that straddles the alignment boundary.
  12723. * We do two 32-bit reads and then shift and merge the results.
  12724. */
  12725. static u32 tg3_read_otp_phycfg(struct tg3 *tp)
  12726. {
  12727. u32 bhalf_otp, thalf_otp;
  12728. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  12729. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  12730. return 0;
  12731. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  12732. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  12733. return 0;
  12734. thalf_otp = tr32(OTP_READ_DATA);
  12735. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  12736. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  12737. return 0;
  12738. bhalf_otp = tr32(OTP_READ_DATA);
  12739. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  12740. }
  12741. static void tg3_phy_init_link_config(struct tg3 *tp)
  12742. {
  12743. u32 adv = ADVERTISED_Autoneg;
  12744. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  12745. if (!(tp->phy_flags & TG3_PHYFLG_DISABLE_1G_HD_ADV))
  12746. adv |= ADVERTISED_1000baseT_Half;
  12747. adv |= ADVERTISED_1000baseT_Full;
  12748. }
  12749. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  12750. adv |= ADVERTISED_100baseT_Half |
  12751. ADVERTISED_100baseT_Full |
  12752. ADVERTISED_10baseT_Half |
  12753. ADVERTISED_10baseT_Full |
  12754. ADVERTISED_TP;
  12755. else
  12756. adv |= ADVERTISED_FIBRE;
  12757. tp->link_config.advertising = adv;
  12758. tp->link_config.speed = SPEED_UNKNOWN;
  12759. tp->link_config.duplex = DUPLEX_UNKNOWN;
  12760. tp->link_config.autoneg = AUTONEG_ENABLE;
  12761. tp->link_config.active_speed = SPEED_UNKNOWN;
  12762. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  12763. tp->old_link = -1;
  12764. }
  12765. static int tg3_phy_probe(struct tg3 *tp)
  12766. {
  12767. u32 hw_phy_id_1, hw_phy_id_2;
  12768. u32 hw_phy_id, hw_phy_id_masked;
  12769. int err;
  12770. /* flow control autonegotiation is default behavior */
  12771. tg3_flag_set(tp, PAUSE_AUTONEG);
  12772. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  12773. if (tg3_flag(tp, ENABLE_APE)) {
  12774. switch (tp->pci_fn) {
  12775. case 0:
  12776. tp->phy_ape_lock = TG3_APE_LOCK_PHY0;
  12777. break;
  12778. case 1:
  12779. tp->phy_ape_lock = TG3_APE_LOCK_PHY1;
  12780. break;
  12781. case 2:
  12782. tp->phy_ape_lock = TG3_APE_LOCK_PHY2;
  12783. break;
  12784. case 3:
  12785. tp->phy_ape_lock = TG3_APE_LOCK_PHY3;
  12786. break;
  12787. }
  12788. }
  12789. if (!tg3_flag(tp, ENABLE_ASF) &&
  12790. !(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  12791. !(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  12792. tp->phy_flags &= ~(TG3_PHYFLG_1G_ON_VAUX_OK |
  12793. TG3_PHYFLG_KEEP_LINK_ON_PWRDN);
  12794. if (tg3_flag(tp, USE_PHYLIB))
  12795. return tg3_phy_init(tp);
  12796. /* Reading the PHY ID register can conflict with ASF
  12797. * firmware access to the PHY hardware.
  12798. */
  12799. err = 0;
  12800. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
  12801. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  12802. } else {
  12803. /* Now read the physical PHY_ID from the chip and verify
  12804. * that it is sane. If it doesn't look good, we fall back
  12805. * to either the hard-coded table based PHY_ID and failing
  12806. * that the value found in the eeprom area.
  12807. */
  12808. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  12809. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  12810. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  12811. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  12812. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  12813. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  12814. }
  12815. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  12816. tp->phy_id = hw_phy_id;
  12817. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  12818. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  12819. else
  12820. tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
  12821. } else {
  12822. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  12823. /* Do nothing, phy ID already set up in
  12824. * tg3_get_eeprom_hw_cfg().
  12825. */
  12826. } else {
  12827. struct subsys_tbl_ent *p;
  12828. /* No eeprom signature? Try the hardcoded
  12829. * subsys device table.
  12830. */
  12831. p = tg3_lookup_by_subsys(tp);
  12832. if (p) {
  12833. tp->phy_id = p->phy_id;
  12834. } else if (!tg3_flag(tp, IS_SSB_CORE)) {
  12835. /* For now we saw the IDs 0xbc050cd0,
  12836. * 0xbc050f80 and 0xbc050c30 on devices
  12837. * connected to an BCM4785 and there are
  12838. * probably more. Just assume that the phy is
  12839. * supported when it is connected to a SSB core
  12840. * for now.
  12841. */
  12842. return -ENODEV;
  12843. }
  12844. if (!tp->phy_id ||
  12845. tp->phy_id == TG3_PHY_ID_BCM8002)
  12846. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  12847. }
  12848. }
  12849. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  12850. (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  12851. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  12852. tg3_asic_rev(tp) == ASIC_REV_57766 ||
  12853. tg3_asic_rev(tp) == ASIC_REV_5762 ||
  12854. (tg3_asic_rev(tp) == ASIC_REV_5717 &&
  12855. tg3_chip_rev_id(tp) != CHIPREV_ID_5717_A0) ||
  12856. (tg3_asic_rev(tp) == ASIC_REV_57765 &&
  12857. tg3_chip_rev_id(tp) != CHIPREV_ID_57765_A0))) {
  12858. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  12859. tp->eee.supported = SUPPORTED_100baseT_Full |
  12860. SUPPORTED_1000baseT_Full;
  12861. tp->eee.advertised = ADVERTISED_100baseT_Full |
  12862. ADVERTISED_1000baseT_Full;
  12863. tp->eee.eee_enabled = 1;
  12864. tp->eee.tx_lpi_enabled = 1;
  12865. tp->eee.tx_lpi_timer = TG3_CPMU_DBTMR1_LNKIDLE_2047US;
  12866. }
  12867. tg3_phy_init_link_config(tp);
  12868. if (!(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
  12869. !(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  12870. !tg3_flag(tp, ENABLE_APE) &&
  12871. !tg3_flag(tp, ENABLE_ASF)) {
  12872. u32 bmsr, dummy;
  12873. tg3_readphy(tp, MII_BMSR, &bmsr);
  12874. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  12875. (bmsr & BMSR_LSTATUS))
  12876. goto skip_phy_reset;
  12877. err = tg3_phy_reset(tp);
  12878. if (err)
  12879. return err;
  12880. tg3_phy_set_wirespeed(tp);
  12881. if (!tg3_phy_copper_an_config_ok(tp, &dummy)) {
  12882. tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
  12883. tp->link_config.flowctrl);
  12884. tg3_writephy(tp, MII_BMCR,
  12885. BMCR_ANENABLE | BMCR_ANRESTART);
  12886. }
  12887. }
  12888. skip_phy_reset:
  12889. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  12890. err = tg3_init_5401phy_dsp(tp);
  12891. if (err)
  12892. return err;
  12893. err = tg3_init_5401phy_dsp(tp);
  12894. }
  12895. return err;
  12896. }
  12897. static void tg3_read_vpd(struct tg3 *tp)
  12898. {
  12899. u8 *vpd_data;
  12900. unsigned int block_end, rosize, len;
  12901. u32 vpdlen;
  12902. int j, i = 0;
  12903. vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
  12904. if (!vpd_data)
  12905. goto out_no_vpd;
  12906. i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
  12907. if (i < 0)
  12908. goto out_not_found;
  12909. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  12910. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  12911. i += PCI_VPD_LRDT_TAG_SIZE;
  12912. if (block_end > vpdlen)
  12913. goto out_not_found;
  12914. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  12915. PCI_VPD_RO_KEYWORD_MFR_ID);
  12916. if (j > 0) {
  12917. len = pci_vpd_info_field_size(&vpd_data[j]);
  12918. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  12919. if (j + len > block_end || len != 4 ||
  12920. memcmp(&vpd_data[j], "1028", 4))
  12921. goto partno;
  12922. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  12923. PCI_VPD_RO_KEYWORD_VENDOR0);
  12924. if (j < 0)
  12925. goto partno;
  12926. len = pci_vpd_info_field_size(&vpd_data[j]);
  12927. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  12928. if (j + len > block_end)
  12929. goto partno;
  12930. if (len >= sizeof(tp->fw_ver))
  12931. len = sizeof(tp->fw_ver) - 1;
  12932. memset(tp->fw_ver, 0, sizeof(tp->fw_ver));
  12933. snprintf(tp->fw_ver, sizeof(tp->fw_ver), "%.*s bc ", len,
  12934. &vpd_data[j]);
  12935. }
  12936. partno:
  12937. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  12938. PCI_VPD_RO_KEYWORD_PARTNO);
  12939. if (i < 0)
  12940. goto out_not_found;
  12941. len = pci_vpd_info_field_size(&vpd_data[i]);
  12942. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  12943. if (len > TG3_BPN_SIZE ||
  12944. (len + i) > vpdlen)
  12945. goto out_not_found;
  12946. memcpy(tp->board_part_number, &vpd_data[i], len);
  12947. out_not_found:
  12948. kfree(vpd_data);
  12949. if (tp->board_part_number[0])
  12950. return;
  12951. out_no_vpd:
  12952. if (tg3_asic_rev(tp) == ASIC_REV_5717) {
  12953. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  12954. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C)
  12955. strcpy(tp->board_part_number, "BCM5717");
  12956. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
  12957. strcpy(tp->board_part_number, "BCM5718");
  12958. else
  12959. goto nomatch;
  12960. } else if (tg3_asic_rev(tp) == ASIC_REV_57780) {
  12961. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  12962. strcpy(tp->board_part_number, "BCM57780");
  12963. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  12964. strcpy(tp->board_part_number, "BCM57760");
  12965. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  12966. strcpy(tp->board_part_number, "BCM57790");
  12967. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  12968. strcpy(tp->board_part_number, "BCM57788");
  12969. else
  12970. goto nomatch;
  12971. } else if (tg3_asic_rev(tp) == ASIC_REV_57765) {
  12972. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  12973. strcpy(tp->board_part_number, "BCM57761");
  12974. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  12975. strcpy(tp->board_part_number, "BCM57765");
  12976. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  12977. strcpy(tp->board_part_number, "BCM57781");
  12978. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  12979. strcpy(tp->board_part_number, "BCM57785");
  12980. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  12981. strcpy(tp->board_part_number, "BCM57791");
  12982. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  12983. strcpy(tp->board_part_number, "BCM57795");
  12984. else
  12985. goto nomatch;
  12986. } else if (tg3_asic_rev(tp) == ASIC_REV_57766) {
  12987. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762)
  12988. strcpy(tp->board_part_number, "BCM57762");
  12989. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766)
  12990. strcpy(tp->board_part_number, "BCM57766");
  12991. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782)
  12992. strcpy(tp->board_part_number, "BCM57782");
  12993. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  12994. strcpy(tp->board_part_number, "BCM57786");
  12995. else
  12996. goto nomatch;
  12997. } else if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  12998. strcpy(tp->board_part_number, "BCM95906");
  12999. } else {
  13000. nomatch:
  13001. strcpy(tp->board_part_number, "none");
  13002. }
  13003. }
  13004. static int tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  13005. {
  13006. u32 val;
  13007. if (tg3_nvram_read(tp, offset, &val) ||
  13008. (val & 0xfc000000) != 0x0c000000 ||
  13009. tg3_nvram_read(tp, offset + 4, &val) ||
  13010. val != 0)
  13011. return 0;
  13012. return 1;
  13013. }
  13014. static void tg3_read_bc_ver(struct tg3 *tp)
  13015. {
  13016. u32 val, offset, start, ver_offset;
  13017. int i, dst_off;
  13018. bool newver = false;
  13019. if (tg3_nvram_read(tp, 0xc, &offset) ||
  13020. tg3_nvram_read(tp, 0x4, &start))
  13021. return;
  13022. offset = tg3_nvram_logical_addr(tp, offset);
  13023. if (tg3_nvram_read(tp, offset, &val))
  13024. return;
  13025. if ((val & 0xfc000000) == 0x0c000000) {
  13026. if (tg3_nvram_read(tp, offset + 4, &val))
  13027. return;
  13028. if (val == 0)
  13029. newver = true;
  13030. }
  13031. dst_off = strlen(tp->fw_ver);
  13032. if (newver) {
  13033. if (TG3_VER_SIZE - dst_off < 16 ||
  13034. tg3_nvram_read(tp, offset + 8, &ver_offset))
  13035. return;
  13036. offset = offset + ver_offset - start;
  13037. for (i = 0; i < 16; i += 4) {
  13038. __be32 v;
  13039. if (tg3_nvram_read_be32(tp, offset + i, &v))
  13040. return;
  13041. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  13042. }
  13043. } else {
  13044. u32 major, minor;
  13045. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  13046. return;
  13047. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  13048. TG3_NVM_BCVER_MAJSFT;
  13049. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  13050. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  13051. "v%d.%02d", major, minor);
  13052. }
  13053. }
  13054. static void tg3_read_hwsb_ver(struct tg3 *tp)
  13055. {
  13056. u32 val, major, minor;
  13057. /* Use native endian representation */
  13058. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  13059. return;
  13060. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  13061. TG3_NVM_HWSB_CFG1_MAJSFT;
  13062. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  13063. TG3_NVM_HWSB_CFG1_MINSFT;
  13064. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  13065. }
  13066. static void tg3_read_sb_ver(struct tg3 *tp, u32 val)
  13067. {
  13068. u32 offset, major, minor, build;
  13069. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  13070. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  13071. return;
  13072. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  13073. case TG3_EEPROM_SB_REVISION_0:
  13074. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  13075. break;
  13076. case TG3_EEPROM_SB_REVISION_2:
  13077. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  13078. break;
  13079. case TG3_EEPROM_SB_REVISION_3:
  13080. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  13081. break;
  13082. case TG3_EEPROM_SB_REVISION_4:
  13083. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  13084. break;
  13085. case TG3_EEPROM_SB_REVISION_5:
  13086. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  13087. break;
  13088. case TG3_EEPROM_SB_REVISION_6:
  13089. offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
  13090. break;
  13091. default:
  13092. return;
  13093. }
  13094. if (tg3_nvram_read(tp, offset, &val))
  13095. return;
  13096. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  13097. TG3_EEPROM_SB_EDH_BLD_SHFT;
  13098. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  13099. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  13100. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  13101. if (minor > 99 || build > 26)
  13102. return;
  13103. offset = strlen(tp->fw_ver);
  13104. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  13105. " v%d.%02d", major, minor);
  13106. if (build > 0) {
  13107. offset = strlen(tp->fw_ver);
  13108. if (offset < TG3_VER_SIZE - 1)
  13109. tp->fw_ver[offset] = 'a' + build - 1;
  13110. }
  13111. }
  13112. static void tg3_read_mgmtfw_ver(struct tg3 *tp)
  13113. {
  13114. u32 val, offset, start;
  13115. int i, vlen;
  13116. for (offset = TG3_NVM_DIR_START;
  13117. offset < TG3_NVM_DIR_END;
  13118. offset += TG3_NVM_DIRENT_SIZE) {
  13119. if (tg3_nvram_read(tp, offset, &val))
  13120. return;
  13121. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  13122. break;
  13123. }
  13124. if (offset == TG3_NVM_DIR_END)
  13125. return;
  13126. if (!tg3_flag(tp, 5705_PLUS))
  13127. start = 0x08000000;
  13128. else if (tg3_nvram_read(tp, offset - 4, &start))
  13129. return;
  13130. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  13131. !tg3_fw_img_is_valid(tp, offset) ||
  13132. tg3_nvram_read(tp, offset + 8, &val))
  13133. return;
  13134. offset += val - start;
  13135. vlen = strlen(tp->fw_ver);
  13136. tp->fw_ver[vlen++] = ',';
  13137. tp->fw_ver[vlen++] = ' ';
  13138. for (i = 0; i < 4; i++) {
  13139. __be32 v;
  13140. if (tg3_nvram_read_be32(tp, offset, &v))
  13141. return;
  13142. offset += sizeof(v);
  13143. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  13144. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  13145. break;
  13146. }
  13147. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  13148. vlen += sizeof(v);
  13149. }
  13150. }
  13151. static void tg3_probe_ncsi(struct tg3 *tp)
  13152. {
  13153. u32 apedata;
  13154. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  13155. if (apedata != APE_SEG_SIG_MAGIC)
  13156. return;
  13157. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  13158. if (!(apedata & APE_FW_STATUS_READY))
  13159. return;
  13160. if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI)
  13161. tg3_flag_set(tp, APE_HAS_NCSI);
  13162. }
  13163. static void tg3_read_dash_ver(struct tg3 *tp)
  13164. {
  13165. int vlen;
  13166. u32 apedata;
  13167. char *fwtype;
  13168. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  13169. if (tg3_flag(tp, APE_HAS_NCSI))
  13170. fwtype = "NCSI";
  13171. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725)
  13172. fwtype = "SMASH";
  13173. else
  13174. fwtype = "DASH";
  13175. vlen = strlen(tp->fw_ver);
  13176. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
  13177. fwtype,
  13178. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  13179. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  13180. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  13181. (apedata & APE_FW_VERSION_BLDMSK));
  13182. }
  13183. static void tg3_read_otp_ver(struct tg3 *tp)
  13184. {
  13185. u32 val, val2;
  13186. if (tg3_asic_rev(tp) != ASIC_REV_5762)
  13187. return;
  13188. if (!tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0, &val) &&
  13189. !tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0 + 4, &val2) &&
  13190. TG3_OTP_MAGIC0_VALID(val)) {
  13191. u64 val64 = (u64) val << 32 | val2;
  13192. u32 ver = 0;
  13193. int i, vlen;
  13194. for (i = 0; i < 7; i++) {
  13195. if ((val64 & 0xff) == 0)
  13196. break;
  13197. ver = val64 & 0xff;
  13198. val64 >>= 8;
  13199. }
  13200. vlen = strlen(tp->fw_ver);
  13201. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " .%02d", ver);
  13202. }
  13203. }
  13204. static void tg3_read_fw_ver(struct tg3 *tp)
  13205. {
  13206. u32 val;
  13207. bool vpd_vers = false;
  13208. if (tp->fw_ver[0] != 0)
  13209. vpd_vers = true;
  13210. if (tg3_flag(tp, NO_NVRAM)) {
  13211. strcat(tp->fw_ver, "sb");
  13212. tg3_read_otp_ver(tp);
  13213. return;
  13214. }
  13215. if (tg3_nvram_read(tp, 0, &val))
  13216. return;
  13217. if (val == TG3_EEPROM_MAGIC)
  13218. tg3_read_bc_ver(tp);
  13219. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  13220. tg3_read_sb_ver(tp, val);
  13221. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  13222. tg3_read_hwsb_ver(tp);
  13223. if (tg3_flag(tp, ENABLE_ASF)) {
  13224. if (tg3_flag(tp, ENABLE_APE)) {
  13225. tg3_probe_ncsi(tp);
  13226. if (!vpd_vers)
  13227. tg3_read_dash_ver(tp);
  13228. } else if (!vpd_vers) {
  13229. tg3_read_mgmtfw_ver(tp);
  13230. }
  13231. }
  13232. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  13233. }
  13234. static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
  13235. {
  13236. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  13237. return TG3_RX_RET_MAX_SIZE_5717;
  13238. else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
  13239. return TG3_RX_RET_MAX_SIZE_5700;
  13240. else
  13241. return TG3_RX_RET_MAX_SIZE_5705;
  13242. }
  13243. static const struct pci_device_id tg3_write_reorder_chipsets[] = {
  13244. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  13245. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  13246. { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
  13247. { },
  13248. };
  13249. static struct pci_dev *tg3_find_peer(struct tg3 *tp)
  13250. {
  13251. struct pci_dev *peer;
  13252. unsigned int func, devnr = tp->pdev->devfn & ~7;
  13253. for (func = 0; func < 8; func++) {
  13254. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  13255. if (peer && peer != tp->pdev)
  13256. break;
  13257. pci_dev_put(peer);
  13258. }
  13259. /* 5704 can be configured in single-port mode, set peer to
  13260. * tp->pdev in that case.
  13261. */
  13262. if (!peer) {
  13263. peer = tp->pdev;
  13264. return peer;
  13265. }
  13266. /*
  13267. * We don't need to keep the refcount elevated; there's no way
  13268. * to remove one half of this device without removing the other
  13269. */
  13270. pci_dev_put(peer);
  13271. return peer;
  13272. }
  13273. static void tg3_detect_asic_rev(struct tg3 *tp, u32 misc_ctrl_reg)
  13274. {
  13275. tp->pci_chip_rev_id = misc_ctrl_reg >> MISC_HOST_CTRL_CHIPREV_SHIFT;
  13276. if (tg3_asic_rev(tp) == ASIC_REV_USE_PROD_ID_REG) {
  13277. u32 reg;
  13278. /* All devices that use the alternate
  13279. * ASIC REV location have a CPMU.
  13280. */
  13281. tg3_flag_set(tp, CPMU_PRESENT);
  13282. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  13283. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
  13284. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  13285. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  13286. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
  13287. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57767 ||
  13288. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57764 ||
  13289. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
  13290. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
  13291. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727 ||
  13292. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57787)
  13293. reg = TG3PCI_GEN2_PRODID_ASICREV;
  13294. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  13295. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  13296. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  13297. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  13298. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  13299. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  13300. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762 ||
  13301. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766 ||
  13302. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782 ||
  13303. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  13304. reg = TG3PCI_GEN15_PRODID_ASICREV;
  13305. else
  13306. reg = TG3PCI_PRODID_ASICREV;
  13307. pci_read_config_dword(tp->pdev, reg, &tp->pci_chip_rev_id);
  13308. }
  13309. /* Wrong chip ID in 5752 A0. This code can be removed later
  13310. * as A0 is not in production.
  13311. */
  13312. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5752_A0_HW)
  13313. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  13314. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5717_C0)
  13315. tp->pci_chip_rev_id = CHIPREV_ID_5720_A0;
  13316. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  13317. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  13318. tg3_asic_rev(tp) == ASIC_REV_5720)
  13319. tg3_flag_set(tp, 5717_PLUS);
  13320. if (tg3_asic_rev(tp) == ASIC_REV_57765 ||
  13321. tg3_asic_rev(tp) == ASIC_REV_57766)
  13322. tg3_flag_set(tp, 57765_CLASS);
  13323. if (tg3_flag(tp, 57765_CLASS) || tg3_flag(tp, 5717_PLUS) ||
  13324. tg3_asic_rev(tp) == ASIC_REV_5762)
  13325. tg3_flag_set(tp, 57765_PLUS);
  13326. /* Intentionally exclude ASIC_REV_5906 */
  13327. if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  13328. tg3_asic_rev(tp) == ASIC_REV_5787 ||
  13329. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  13330. tg3_asic_rev(tp) == ASIC_REV_5761 ||
  13331. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  13332. tg3_asic_rev(tp) == ASIC_REV_57780 ||
  13333. tg3_flag(tp, 57765_PLUS))
  13334. tg3_flag_set(tp, 5755_PLUS);
  13335. if (tg3_asic_rev(tp) == ASIC_REV_5780 ||
  13336. tg3_asic_rev(tp) == ASIC_REV_5714)
  13337. tg3_flag_set(tp, 5780_CLASS);
  13338. if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
  13339. tg3_asic_rev(tp) == ASIC_REV_5752 ||
  13340. tg3_asic_rev(tp) == ASIC_REV_5906 ||
  13341. tg3_flag(tp, 5755_PLUS) ||
  13342. tg3_flag(tp, 5780_CLASS))
  13343. tg3_flag_set(tp, 5750_PLUS);
  13344. if (tg3_asic_rev(tp) == ASIC_REV_5705 ||
  13345. tg3_flag(tp, 5750_PLUS))
  13346. tg3_flag_set(tp, 5705_PLUS);
  13347. }
  13348. static bool tg3_10_100_only_device(struct tg3 *tp,
  13349. const struct pci_device_id *ent)
  13350. {
  13351. u32 grc_misc_cfg = tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK;
  13352. if ((tg3_asic_rev(tp) == ASIC_REV_5703 &&
  13353. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  13354. (tp->phy_flags & TG3_PHYFLG_IS_FET))
  13355. return true;
  13356. if (ent->driver_data & TG3_DRV_DATA_FLAG_10_100_ONLY) {
  13357. if (tg3_asic_rev(tp) == ASIC_REV_5705) {
  13358. if (ent->driver_data & TG3_DRV_DATA_FLAG_5705_10_100)
  13359. return true;
  13360. } else {
  13361. return true;
  13362. }
  13363. }
  13364. return false;
  13365. }
  13366. static int tg3_get_invariants(struct tg3 *tp, const struct pci_device_id *ent)
  13367. {
  13368. u32 misc_ctrl_reg;
  13369. u32 pci_state_reg, grc_misc_cfg;
  13370. u32 val;
  13371. u16 pci_cmd;
  13372. int err;
  13373. /* Force memory write invalidate off. If we leave it on,
  13374. * then on 5700_BX chips we have to enable a workaround.
  13375. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  13376. * to match the cacheline size. The Broadcom driver have this
  13377. * workaround but turns MWI off all the times so never uses
  13378. * it. This seems to suggest that the workaround is insufficient.
  13379. */
  13380. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  13381. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  13382. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  13383. /* Important! -- Make sure register accesses are byteswapped
  13384. * correctly. Also, for those chips that require it, make
  13385. * sure that indirect register accesses are enabled before
  13386. * the first operation.
  13387. */
  13388. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  13389. &misc_ctrl_reg);
  13390. tp->misc_host_ctrl |= (misc_ctrl_reg &
  13391. MISC_HOST_CTRL_CHIPREV);
  13392. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  13393. tp->misc_host_ctrl);
  13394. tg3_detect_asic_rev(tp, misc_ctrl_reg);
  13395. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  13396. * we need to disable memory and use config. cycles
  13397. * only to access all registers. The 5702/03 chips
  13398. * can mistakenly decode the special cycles from the
  13399. * ICH chipsets as memory write cycles, causing corruption
  13400. * of register and memory space. Only certain ICH bridges
  13401. * will drive special cycles with non-zero data during the
  13402. * address phase which can fall within the 5703's address
  13403. * range. This is not an ICH bug as the PCI spec allows
  13404. * non-zero address during special cycles. However, only
  13405. * these ICH bridges are known to drive non-zero addresses
  13406. * during special cycles.
  13407. *
  13408. * Since special cycles do not cross PCI bridges, we only
  13409. * enable this workaround if the 5703 is on the secondary
  13410. * bus of these ICH bridges.
  13411. */
  13412. if ((tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A1) ||
  13413. (tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A2)) {
  13414. static struct tg3_dev_id {
  13415. u32 vendor;
  13416. u32 device;
  13417. u32 rev;
  13418. } ich_chipsets[] = {
  13419. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  13420. PCI_ANY_ID },
  13421. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  13422. PCI_ANY_ID },
  13423. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  13424. 0xa },
  13425. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  13426. PCI_ANY_ID },
  13427. { },
  13428. };
  13429. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  13430. struct pci_dev *bridge = NULL;
  13431. while (pci_id->vendor != 0) {
  13432. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  13433. bridge);
  13434. if (!bridge) {
  13435. pci_id++;
  13436. continue;
  13437. }
  13438. if (pci_id->rev != PCI_ANY_ID) {
  13439. if (bridge->revision > pci_id->rev)
  13440. continue;
  13441. }
  13442. if (bridge->subordinate &&
  13443. (bridge->subordinate->number ==
  13444. tp->pdev->bus->number)) {
  13445. tg3_flag_set(tp, ICH_WORKAROUND);
  13446. pci_dev_put(bridge);
  13447. break;
  13448. }
  13449. }
  13450. }
  13451. if (tg3_asic_rev(tp) == ASIC_REV_5701) {
  13452. static struct tg3_dev_id {
  13453. u32 vendor;
  13454. u32 device;
  13455. } bridge_chipsets[] = {
  13456. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  13457. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  13458. { },
  13459. };
  13460. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  13461. struct pci_dev *bridge = NULL;
  13462. while (pci_id->vendor != 0) {
  13463. bridge = pci_get_device(pci_id->vendor,
  13464. pci_id->device,
  13465. bridge);
  13466. if (!bridge) {
  13467. pci_id++;
  13468. continue;
  13469. }
  13470. if (bridge->subordinate &&
  13471. (bridge->subordinate->number <=
  13472. tp->pdev->bus->number) &&
  13473. (bridge->subordinate->busn_res.end >=
  13474. tp->pdev->bus->number)) {
  13475. tg3_flag_set(tp, 5701_DMA_BUG);
  13476. pci_dev_put(bridge);
  13477. break;
  13478. }
  13479. }
  13480. }
  13481. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  13482. * DMA addresses > 40-bit. This bridge may have other additional
  13483. * 57xx devices behind it in some 4-port NIC designs for example.
  13484. * Any tg3 device found behind the bridge will also need the 40-bit
  13485. * DMA workaround.
  13486. */
  13487. if (tg3_flag(tp, 5780_CLASS)) {
  13488. tg3_flag_set(tp, 40BIT_DMA_BUG);
  13489. tp->msi_cap = tp->pdev->msi_cap;
  13490. } else {
  13491. struct pci_dev *bridge = NULL;
  13492. do {
  13493. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  13494. PCI_DEVICE_ID_SERVERWORKS_EPB,
  13495. bridge);
  13496. if (bridge && bridge->subordinate &&
  13497. (bridge->subordinate->number <=
  13498. tp->pdev->bus->number) &&
  13499. (bridge->subordinate->busn_res.end >=
  13500. tp->pdev->bus->number)) {
  13501. tg3_flag_set(tp, 40BIT_DMA_BUG);
  13502. pci_dev_put(bridge);
  13503. break;
  13504. }
  13505. } while (bridge);
  13506. }
  13507. if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
  13508. tg3_asic_rev(tp) == ASIC_REV_5714)
  13509. tp->pdev_peer = tg3_find_peer(tp);
  13510. /* Determine TSO capabilities */
  13511. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0)
  13512. ; /* Do nothing. HW bug. */
  13513. else if (tg3_flag(tp, 57765_PLUS))
  13514. tg3_flag_set(tp, HW_TSO_3);
  13515. else if (tg3_flag(tp, 5755_PLUS) ||
  13516. tg3_asic_rev(tp) == ASIC_REV_5906)
  13517. tg3_flag_set(tp, HW_TSO_2);
  13518. else if (tg3_flag(tp, 5750_PLUS)) {
  13519. tg3_flag_set(tp, HW_TSO_1);
  13520. tg3_flag_set(tp, TSO_BUG);
  13521. if (tg3_asic_rev(tp) == ASIC_REV_5750 &&
  13522. tg3_chip_rev_id(tp) >= CHIPREV_ID_5750_C2)
  13523. tg3_flag_clear(tp, TSO_BUG);
  13524. } else if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  13525. tg3_asic_rev(tp) != ASIC_REV_5701 &&
  13526. tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
  13527. tg3_flag_set(tp, FW_TSO);
  13528. tg3_flag_set(tp, TSO_BUG);
  13529. if (tg3_asic_rev(tp) == ASIC_REV_5705)
  13530. tp->fw_needed = FIRMWARE_TG3TSO5;
  13531. else
  13532. tp->fw_needed = FIRMWARE_TG3TSO;
  13533. }
  13534. /* Selectively allow TSO based on operating conditions */
  13535. if (tg3_flag(tp, HW_TSO_1) ||
  13536. tg3_flag(tp, HW_TSO_2) ||
  13537. tg3_flag(tp, HW_TSO_3) ||
  13538. tg3_flag(tp, FW_TSO)) {
  13539. /* For firmware TSO, assume ASF is disabled.
  13540. * We'll disable TSO later if we discover ASF
  13541. * is enabled in tg3_get_eeprom_hw_cfg().
  13542. */
  13543. tg3_flag_set(tp, TSO_CAPABLE);
  13544. } else {
  13545. tg3_flag_clear(tp, TSO_CAPABLE);
  13546. tg3_flag_clear(tp, TSO_BUG);
  13547. tp->fw_needed = NULL;
  13548. }
  13549. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0)
  13550. tp->fw_needed = FIRMWARE_TG3;
  13551. if (tg3_asic_rev(tp) == ASIC_REV_57766)
  13552. tp->fw_needed = FIRMWARE_TG357766;
  13553. tp->irq_max = 1;
  13554. if (tg3_flag(tp, 5750_PLUS)) {
  13555. tg3_flag_set(tp, SUPPORT_MSI);
  13556. if (tg3_chip_rev(tp) == CHIPREV_5750_AX ||
  13557. tg3_chip_rev(tp) == CHIPREV_5750_BX ||
  13558. (tg3_asic_rev(tp) == ASIC_REV_5714 &&
  13559. tg3_chip_rev_id(tp) <= CHIPREV_ID_5714_A2 &&
  13560. tp->pdev_peer == tp->pdev))
  13561. tg3_flag_clear(tp, SUPPORT_MSI);
  13562. if (tg3_flag(tp, 5755_PLUS) ||
  13563. tg3_asic_rev(tp) == ASIC_REV_5906) {
  13564. tg3_flag_set(tp, 1SHOT_MSI);
  13565. }
  13566. if (tg3_flag(tp, 57765_PLUS)) {
  13567. tg3_flag_set(tp, SUPPORT_MSIX);
  13568. tp->irq_max = TG3_IRQ_MAX_VECS;
  13569. }
  13570. }
  13571. tp->txq_max = 1;
  13572. tp->rxq_max = 1;
  13573. if (tp->irq_max > 1) {
  13574. tp->rxq_max = TG3_RSS_MAX_NUM_QS;
  13575. tg3_rss_init_dflt_indir_tbl(tp, TG3_RSS_MAX_NUM_QS);
  13576. if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  13577. tg3_asic_rev(tp) == ASIC_REV_5720)
  13578. tp->txq_max = tp->irq_max - 1;
  13579. }
  13580. if (tg3_flag(tp, 5755_PLUS) ||
  13581. tg3_asic_rev(tp) == ASIC_REV_5906)
  13582. tg3_flag_set(tp, SHORT_DMA_BUG);
  13583. if (tg3_asic_rev(tp) == ASIC_REV_5719)
  13584. tp->dma_limit = TG3_TX_BD_DMA_MAX_4K;
  13585. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  13586. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  13587. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  13588. tg3_asic_rev(tp) == ASIC_REV_5762)
  13589. tg3_flag_set(tp, LRG_PROD_RING_CAP);
  13590. if (tg3_flag(tp, 57765_PLUS) &&
  13591. tg3_chip_rev_id(tp) != CHIPREV_ID_5719_A0)
  13592. tg3_flag_set(tp, USE_JUMBO_BDFLAG);
  13593. if (!tg3_flag(tp, 5705_PLUS) ||
  13594. tg3_flag(tp, 5780_CLASS) ||
  13595. tg3_flag(tp, USE_JUMBO_BDFLAG))
  13596. tg3_flag_set(tp, JUMBO_CAPABLE);
  13597. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  13598. &pci_state_reg);
  13599. if (pci_is_pcie(tp->pdev)) {
  13600. u16 lnkctl;
  13601. tg3_flag_set(tp, PCI_EXPRESS);
  13602. pcie_capability_read_word(tp->pdev, PCI_EXP_LNKCTL, &lnkctl);
  13603. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  13604. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  13605. tg3_flag_clear(tp, HW_TSO_2);
  13606. tg3_flag_clear(tp, TSO_CAPABLE);
  13607. }
  13608. if (tg3_asic_rev(tp) == ASIC_REV_5784 ||
  13609. tg3_asic_rev(tp) == ASIC_REV_5761 ||
  13610. tg3_chip_rev_id(tp) == CHIPREV_ID_57780_A0 ||
  13611. tg3_chip_rev_id(tp) == CHIPREV_ID_57780_A1)
  13612. tg3_flag_set(tp, CLKREQ_BUG);
  13613. } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5717_A0) {
  13614. tg3_flag_set(tp, L1PLLPD_EN);
  13615. }
  13616. } else if (tg3_asic_rev(tp) == ASIC_REV_5785) {
  13617. /* BCM5785 devices are effectively PCIe devices, and should
  13618. * follow PCIe codepaths, but do not have a PCIe capabilities
  13619. * section.
  13620. */
  13621. tg3_flag_set(tp, PCI_EXPRESS);
  13622. } else if (!tg3_flag(tp, 5705_PLUS) ||
  13623. tg3_flag(tp, 5780_CLASS)) {
  13624. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  13625. if (!tp->pcix_cap) {
  13626. dev_err(&tp->pdev->dev,
  13627. "Cannot find PCI-X capability, aborting\n");
  13628. return -EIO;
  13629. }
  13630. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  13631. tg3_flag_set(tp, PCIX_MODE);
  13632. }
  13633. /* If we have an AMD 762 or VIA K8T800 chipset, write
  13634. * reordering to the mailbox registers done by the host
  13635. * controller can cause major troubles. We read back from
  13636. * every mailbox register write to force the writes to be
  13637. * posted to the chip in order.
  13638. */
  13639. if (pci_dev_present(tg3_write_reorder_chipsets) &&
  13640. !tg3_flag(tp, PCI_EXPRESS))
  13641. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  13642. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  13643. &tp->pci_cacheline_sz);
  13644. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  13645. &tp->pci_lat_timer);
  13646. if (tg3_asic_rev(tp) == ASIC_REV_5703 &&
  13647. tp->pci_lat_timer < 64) {
  13648. tp->pci_lat_timer = 64;
  13649. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  13650. tp->pci_lat_timer);
  13651. }
  13652. /* Important! -- It is critical that the PCI-X hw workaround
  13653. * situation is decided before the first MMIO register access.
  13654. */
  13655. if (tg3_chip_rev(tp) == CHIPREV_5700_BX) {
  13656. /* 5700 BX chips need to have their TX producer index
  13657. * mailboxes written twice to workaround a bug.
  13658. */
  13659. tg3_flag_set(tp, TXD_MBOX_HWBUG);
  13660. /* If we are in PCI-X mode, enable register write workaround.
  13661. *
  13662. * The workaround is to use indirect register accesses
  13663. * for all chip writes not to mailbox registers.
  13664. */
  13665. if (tg3_flag(tp, PCIX_MODE)) {
  13666. u32 pm_reg;
  13667. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  13668. /* The chip can have it's power management PCI config
  13669. * space registers clobbered due to this bug.
  13670. * So explicitly force the chip into D0 here.
  13671. */
  13672. pci_read_config_dword(tp->pdev,
  13673. tp->pdev->pm_cap + PCI_PM_CTRL,
  13674. &pm_reg);
  13675. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  13676. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  13677. pci_write_config_dword(tp->pdev,
  13678. tp->pdev->pm_cap + PCI_PM_CTRL,
  13679. pm_reg);
  13680. /* Also, force SERR#/PERR# in PCI command. */
  13681. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  13682. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  13683. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  13684. }
  13685. }
  13686. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  13687. tg3_flag_set(tp, PCI_HIGH_SPEED);
  13688. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  13689. tg3_flag_set(tp, PCI_32BIT);
  13690. /* Chip-specific fixup from Broadcom driver */
  13691. if ((tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0) &&
  13692. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  13693. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  13694. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  13695. }
  13696. /* Default fast path register access methods */
  13697. tp->read32 = tg3_read32;
  13698. tp->write32 = tg3_write32;
  13699. tp->read32_mbox = tg3_read32;
  13700. tp->write32_mbox = tg3_write32;
  13701. tp->write32_tx_mbox = tg3_write32;
  13702. tp->write32_rx_mbox = tg3_write32;
  13703. /* Various workaround register access methods */
  13704. if (tg3_flag(tp, PCIX_TARGET_HWBUG))
  13705. tp->write32 = tg3_write_indirect_reg32;
  13706. else if (tg3_asic_rev(tp) == ASIC_REV_5701 ||
  13707. (tg3_flag(tp, PCI_EXPRESS) &&
  13708. tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A0)) {
  13709. /*
  13710. * Back to back register writes can cause problems on these
  13711. * chips, the workaround is to read back all reg writes
  13712. * except those to mailbox regs.
  13713. *
  13714. * See tg3_write_indirect_reg32().
  13715. */
  13716. tp->write32 = tg3_write_flush_reg32;
  13717. }
  13718. if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
  13719. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  13720. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  13721. tp->write32_rx_mbox = tg3_write_flush_reg32;
  13722. }
  13723. if (tg3_flag(tp, ICH_WORKAROUND)) {
  13724. tp->read32 = tg3_read_indirect_reg32;
  13725. tp->write32 = tg3_write_indirect_reg32;
  13726. tp->read32_mbox = tg3_read_indirect_mbox;
  13727. tp->write32_mbox = tg3_write_indirect_mbox;
  13728. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  13729. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  13730. iounmap(tp->regs);
  13731. tp->regs = NULL;
  13732. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  13733. pci_cmd &= ~PCI_COMMAND_MEMORY;
  13734. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  13735. }
  13736. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  13737. tp->read32_mbox = tg3_read32_mbox_5906;
  13738. tp->write32_mbox = tg3_write32_mbox_5906;
  13739. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  13740. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  13741. }
  13742. if (tp->write32 == tg3_write_indirect_reg32 ||
  13743. (tg3_flag(tp, PCIX_MODE) &&
  13744. (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  13745. tg3_asic_rev(tp) == ASIC_REV_5701)))
  13746. tg3_flag_set(tp, SRAM_USE_CONFIG);
  13747. /* The memory arbiter has to be enabled in order for SRAM accesses
  13748. * to succeed. Normally on powerup the tg3 chip firmware will make
  13749. * sure it is enabled, but other entities such as system netboot
  13750. * code might disable it.
  13751. */
  13752. val = tr32(MEMARB_MODE);
  13753. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  13754. tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
  13755. if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
  13756. tg3_flag(tp, 5780_CLASS)) {
  13757. if (tg3_flag(tp, PCIX_MODE)) {
  13758. pci_read_config_dword(tp->pdev,
  13759. tp->pcix_cap + PCI_X_STATUS,
  13760. &val);
  13761. tp->pci_fn = val & 0x7;
  13762. }
  13763. } else if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  13764. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  13765. tg3_asic_rev(tp) == ASIC_REV_5720) {
  13766. tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
  13767. if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) != NIC_SRAM_CPMUSTAT_SIG)
  13768. val = tr32(TG3_CPMU_STATUS);
  13769. if (tg3_asic_rev(tp) == ASIC_REV_5717)
  13770. tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5717) ? 1 : 0;
  13771. else
  13772. tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
  13773. TG3_CPMU_STATUS_FSHFT_5719;
  13774. }
  13775. if (tg3_flag(tp, FLUSH_POSTED_WRITES)) {
  13776. tp->write32_tx_mbox = tg3_write_flush_reg32;
  13777. tp->write32_rx_mbox = tg3_write_flush_reg32;
  13778. }
  13779. /* Get eeprom hw config before calling tg3_set_power_state().
  13780. * In particular, the TG3_FLAG_IS_NIC flag must be
  13781. * determined before calling tg3_set_power_state() so that
  13782. * we know whether or not to switch out of Vaux power.
  13783. * When the flag is set, it means that GPIO1 is used for eeprom
  13784. * write protect and also implies that it is a LOM where GPIOs
  13785. * are not used to switch power.
  13786. */
  13787. tg3_get_eeprom_hw_cfg(tp);
  13788. if (tg3_flag(tp, FW_TSO) && tg3_flag(tp, ENABLE_ASF)) {
  13789. tg3_flag_clear(tp, TSO_CAPABLE);
  13790. tg3_flag_clear(tp, TSO_BUG);
  13791. tp->fw_needed = NULL;
  13792. }
  13793. if (tg3_flag(tp, ENABLE_APE)) {
  13794. /* Allow reads and writes to the
  13795. * APE register and memory space.
  13796. */
  13797. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  13798. PCISTATE_ALLOW_APE_SHMEM_WR |
  13799. PCISTATE_ALLOW_APE_PSPACE_WR;
  13800. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  13801. pci_state_reg);
  13802. tg3_ape_lock_init(tp);
  13803. tp->ape_hb_interval =
  13804. msecs_to_jiffies(APE_HOST_HEARTBEAT_INT_5SEC);
  13805. }
  13806. /* Set up tp->grc_local_ctrl before calling
  13807. * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
  13808. * will bring 5700's external PHY out of reset.
  13809. * It is also used as eeprom write protect on LOMs.
  13810. */
  13811. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  13812. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  13813. tg3_flag(tp, EEPROM_WRITE_PROT))
  13814. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  13815. GRC_LCLCTRL_GPIO_OUTPUT1);
  13816. /* Unused GPIO3 must be driven as output on 5752 because there
  13817. * are no pull-up resistors on unused GPIO pins.
  13818. */
  13819. else if (tg3_asic_rev(tp) == ASIC_REV_5752)
  13820. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  13821. if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  13822. tg3_asic_rev(tp) == ASIC_REV_57780 ||
  13823. tg3_flag(tp, 57765_CLASS))
  13824. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  13825. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  13826. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  13827. /* Turn off the debug UART. */
  13828. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  13829. if (tg3_flag(tp, IS_NIC))
  13830. /* Keep VMain power. */
  13831. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  13832. GRC_LCLCTRL_GPIO_OUTPUT0;
  13833. }
  13834. if (tg3_asic_rev(tp) == ASIC_REV_5762)
  13835. tp->grc_local_ctrl |=
  13836. tr32(GRC_LOCAL_CTRL) & GRC_LCLCTRL_GPIO_UART_SEL;
  13837. /* Switch out of Vaux if it is a NIC */
  13838. tg3_pwrsrc_switch_to_vmain(tp);
  13839. /* Derive initial jumbo mode from MTU assigned in
  13840. * ether_setup() via the alloc_etherdev() call
  13841. */
  13842. if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
  13843. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  13844. /* Determine WakeOnLan speed to use. */
  13845. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  13846. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  13847. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0 ||
  13848. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B2) {
  13849. tg3_flag_clear(tp, WOL_SPEED_100MB);
  13850. } else {
  13851. tg3_flag_set(tp, WOL_SPEED_100MB);
  13852. }
  13853. if (tg3_asic_rev(tp) == ASIC_REV_5906)
  13854. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  13855. /* A few boards don't want Ethernet@WireSpeed phy feature */
  13856. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  13857. (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  13858. (tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) &&
  13859. (tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A1)) ||
  13860. (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
  13861. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  13862. tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
  13863. if (tg3_chip_rev(tp) == CHIPREV_5703_AX ||
  13864. tg3_chip_rev(tp) == CHIPREV_5704_AX)
  13865. tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
  13866. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0)
  13867. tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
  13868. if (tg3_flag(tp, 5705_PLUS) &&
  13869. !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  13870. tg3_asic_rev(tp) != ASIC_REV_5785 &&
  13871. tg3_asic_rev(tp) != ASIC_REV_57780 &&
  13872. !tg3_flag(tp, 57765_PLUS)) {
  13873. if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  13874. tg3_asic_rev(tp) == ASIC_REV_5787 ||
  13875. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  13876. tg3_asic_rev(tp) == ASIC_REV_5761) {
  13877. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  13878. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  13879. tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
  13880. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  13881. tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
  13882. } else
  13883. tp->phy_flags |= TG3_PHYFLG_BER_BUG;
  13884. }
  13885. if (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  13886. tg3_chip_rev(tp) != CHIPREV_5784_AX) {
  13887. tp->phy_otp = tg3_read_otp_phycfg(tp);
  13888. if (tp->phy_otp == 0)
  13889. tp->phy_otp = TG3_OTP_DEFAULT;
  13890. }
  13891. if (tg3_flag(tp, CPMU_PRESENT))
  13892. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  13893. else
  13894. tp->mi_mode = MAC_MI_MODE_BASE;
  13895. tp->coalesce_mode = 0;
  13896. if (tg3_chip_rev(tp) != CHIPREV_5700_AX &&
  13897. tg3_chip_rev(tp) != CHIPREV_5700_BX)
  13898. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  13899. /* Set these bits to enable statistics workaround. */
  13900. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  13901. tg3_asic_rev(tp) == ASIC_REV_5762 ||
  13902. tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  13903. tg3_chip_rev_id(tp) == CHIPREV_ID_5720_A0) {
  13904. tp->coalesce_mode |= HOSTCC_MODE_ATTN;
  13905. tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
  13906. }
  13907. if (tg3_asic_rev(tp) == ASIC_REV_5785 ||
  13908. tg3_asic_rev(tp) == ASIC_REV_57780)
  13909. tg3_flag_set(tp, USE_PHYLIB);
  13910. err = tg3_mdio_init(tp);
  13911. if (err)
  13912. return err;
  13913. /* Initialize data/descriptor byte/word swapping. */
  13914. val = tr32(GRC_MODE);
  13915. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  13916. tg3_asic_rev(tp) == ASIC_REV_5762)
  13917. val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
  13918. GRC_MODE_WORD_SWAP_B2HRX_DATA |
  13919. GRC_MODE_B2HRX_ENABLE |
  13920. GRC_MODE_HTX2B_ENABLE |
  13921. GRC_MODE_HOST_STACKUP);
  13922. else
  13923. val &= GRC_MODE_HOST_STACKUP;
  13924. tw32(GRC_MODE, val | tp->grc_mode);
  13925. tg3_switch_clocks(tp);
  13926. /* Clear this out for sanity. */
  13927. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  13928. /* Clear TG3PCI_REG_BASE_ADDR to prevent hangs. */
  13929. tw32(TG3PCI_REG_BASE_ADDR, 0);
  13930. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  13931. &pci_state_reg);
  13932. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  13933. !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
  13934. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  13935. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0 ||
  13936. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B2 ||
  13937. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B5) {
  13938. void __iomem *sram_base;
  13939. /* Write some dummy words into the SRAM status block
  13940. * area, see if it reads back correctly. If the return
  13941. * value is bad, force enable the PCIX workaround.
  13942. */
  13943. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  13944. writel(0x00000000, sram_base);
  13945. writel(0x00000000, sram_base + 4);
  13946. writel(0xffffffff, sram_base + 4);
  13947. if (readl(sram_base) != 0x00000000)
  13948. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  13949. }
  13950. }
  13951. udelay(50);
  13952. tg3_nvram_init(tp);
  13953. /* If the device has an NVRAM, no need to load patch firmware */
  13954. if (tg3_asic_rev(tp) == ASIC_REV_57766 &&
  13955. !tg3_flag(tp, NO_NVRAM))
  13956. tp->fw_needed = NULL;
  13957. grc_misc_cfg = tr32(GRC_MISC_CFG);
  13958. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  13959. if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  13960. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  13961. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  13962. tg3_flag_set(tp, IS_5788);
  13963. if (!tg3_flag(tp, IS_5788) &&
  13964. tg3_asic_rev(tp) != ASIC_REV_5700)
  13965. tg3_flag_set(tp, TAGGED_STATUS);
  13966. if (tg3_flag(tp, TAGGED_STATUS)) {
  13967. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  13968. HOSTCC_MODE_CLRTICK_TXBD);
  13969. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  13970. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  13971. tp->misc_host_ctrl);
  13972. }
  13973. /* Preserve the APE MAC_MODE bits */
  13974. if (tg3_flag(tp, ENABLE_APE))
  13975. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  13976. else
  13977. tp->mac_mode = 0;
  13978. if (tg3_10_100_only_device(tp, ent))
  13979. tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
  13980. err = tg3_phy_probe(tp);
  13981. if (err) {
  13982. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  13983. /* ... but do not return immediately ... */
  13984. tg3_mdio_fini(tp);
  13985. }
  13986. tg3_read_vpd(tp);
  13987. tg3_read_fw_ver(tp);
  13988. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  13989. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  13990. } else {
  13991. if (tg3_asic_rev(tp) == ASIC_REV_5700)
  13992. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  13993. else
  13994. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  13995. }
  13996. /* 5700 {AX,BX} chips have a broken status block link
  13997. * change bit implementation, so we must use the
  13998. * status register in those cases.
  13999. */
  14000. if (tg3_asic_rev(tp) == ASIC_REV_5700)
  14001. tg3_flag_set(tp, USE_LINKCHG_REG);
  14002. else
  14003. tg3_flag_clear(tp, USE_LINKCHG_REG);
  14004. /* The led_ctrl is set during tg3_phy_probe, here we might
  14005. * have to force the link status polling mechanism based
  14006. * upon subsystem IDs.
  14007. */
  14008. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  14009. tg3_asic_rev(tp) == ASIC_REV_5701 &&
  14010. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  14011. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  14012. tg3_flag_set(tp, USE_LINKCHG_REG);
  14013. }
  14014. /* For all SERDES we poll the MAC status register. */
  14015. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  14016. tg3_flag_set(tp, POLL_SERDES);
  14017. else
  14018. tg3_flag_clear(tp, POLL_SERDES);
  14019. if (tg3_flag(tp, ENABLE_APE) && tg3_flag(tp, ENABLE_ASF))
  14020. tg3_flag_set(tp, POLL_CPMU_LINK);
  14021. tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
  14022. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  14023. if (tg3_asic_rev(tp) == ASIC_REV_5701 &&
  14024. tg3_flag(tp, PCIX_MODE)) {
  14025. tp->rx_offset = NET_SKB_PAD;
  14026. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  14027. tp->rx_copy_thresh = ~(u16)0;
  14028. #endif
  14029. }
  14030. tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
  14031. tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
  14032. tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
  14033. tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
  14034. /* Increment the rx prod index on the rx std ring by at most
  14035. * 8 for these chips to workaround hw errata.
  14036. */
  14037. if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
  14038. tg3_asic_rev(tp) == ASIC_REV_5752 ||
  14039. tg3_asic_rev(tp) == ASIC_REV_5755)
  14040. tp->rx_std_max_post = 8;
  14041. if (tg3_flag(tp, ASPM_WORKAROUND))
  14042. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  14043. PCIE_PWR_MGMT_L1_THRESH_MSK;
  14044. return err;
  14045. }
  14046. #ifdef CONFIG_SPARC
  14047. static int tg3_get_macaddr_sparc(struct tg3 *tp)
  14048. {
  14049. struct net_device *dev = tp->dev;
  14050. struct pci_dev *pdev = tp->pdev;
  14051. struct device_node *dp = pci_device_to_OF_node(pdev);
  14052. const unsigned char *addr;
  14053. int len;
  14054. addr = of_get_property(dp, "local-mac-address", &len);
  14055. if (addr && len == ETH_ALEN) {
  14056. memcpy(dev->dev_addr, addr, ETH_ALEN);
  14057. return 0;
  14058. }
  14059. return -ENODEV;
  14060. }
  14061. static int tg3_get_default_macaddr_sparc(struct tg3 *tp)
  14062. {
  14063. struct net_device *dev = tp->dev;
  14064. memcpy(dev->dev_addr, idprom->id_ethaddr, ETH_ALEN);
  14065. return 0;
  14066. }
  14067. #endif
  14068. static int tg3_get_device_address(struct tg3 *tp)
  14069. {
  14070. struct net_device *dev = tp->dev;
  14071. u32 hi, lo, mac_offset;
  14072. int addr_ok = 0;
  14073. int err;
  14074. #ifdef CONFIG_SPARC
  14075. if (!tg3_get_macaddr_sparc(tp))
  14076. return 0;
  14077. #endif
  14078. if (tg3_flag(tp, IS_SSB_CORE)) {
  14079. err = ssb_gige_get_macaddr(tp->pdev, &dev->dev_addr[0]);
  14080. if (!err && is_valid_ether_addr(&dev->dev_addr[0]))
  14081. return 0;
  14082. }
  14083. mac_offset = 0x7c;
  14084. if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
  14085. tg3_flag(tp, 5780_CLASS)) {
  14086. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  14087. mac_offset = 0xcc;
  14088. if (tg3_nvram_lock(tp))
  14089. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  14090. else
  14091. tg3_nvram_unlock(tp);
  14092. } else if (tg3_flag(tp, 5717_PLUS)) {
  14093. if (tp->pci_fn & 1)
  14094. mac_offset = 0xcc;
  14095. if (tp->pci_fn > 1)
  14096. mac_offset += 0x18c;
  14097. } else if (tg3_asic_rev(tp) == ASIC_REV_5906)
  14098. mac_offset = 0x10;
  14099. /* First try to get it from MAC address mailbox. */
  14100. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  14101. if ((hi >> 16) == 0x484b) {
  14102. dev->dev_addr[0] = (hi >> 8) & 0xff;
  14103. dev->dev_addr[1] = (hi >> 0) & 0xff;
  14104. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  14105. dev->dev_addr[2] = (lo >> 24) & 0xff;
  14106. dev->dev_addr[3] = (lo >> 16) & 0xff;
  14107. dev->dev_addr[4] = (lo >> 8) & 0xff;
  14108. dev->dev_addr[5] = (lo >> 0) & 0xff;
  14109. /* Some old bootcode may report a 0 MAC address in SRAM */
  14110. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  14111. }
  14112. if (!addr_ok) {
  14113. /* Next, try NVRAM. */
  14114. if (!tg3_flag(tp, NO_NVRAM) &&
  14115. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  14116. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  14117. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  14118. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  14119. }
  14120. /* Finally just fetch it out of the MAC control regs. */
  14121. else {
  14122. hi = tr32(MAC_ADDR_0_HIGH);
  14123. lo = tr32(MAC_ADDR_0_LOW);
  14124. dev->dev_addr[5] = lo & 0xff;
  14125. dev->dev_addr[4] = (lo >> 8) & 0xff;
  14126. dev->dev_addr[3] = (lo >> 16) & 0xff;
  14127. dev->dev_addr[2] = (lo >> 24) & 0xff;
  14128. dev->dev_addr[1] = hi & 0xff;
  14129. dev->dev_addr[0] = (hi >> 8) & 0xff;
  14130. }
  14131. }
  14132. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  14133. #ifdef CONFIG_SPARC
  14134. if (!tg3_get_default_macaddr_sparc(tp))
  14135. return 0;
  14136. #endif
  14137. return -EINVAL;
  14138. }
  14139. return 0;
  14140. }
  14141. #define BOUNDARY_SINGLE_CACHELINE 1
  14142. #define BOUNDARY_MULTI_CACHELINE 2
  14143. static u32 tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  14144. {
  14145. int cacheline_size;
  14146. u8 byte;
  14147. int goal;
  14148. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  14149. if (byte == 0)
  14150. cacheline_size = 1024;
  14151. else
  14152. cacheline_size = (int) byte * 4;
  14153. /* On 5703 and later chips, the boundary bits have no
  14154. * effect.
  14155. */
  14156. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  14157. tg3_asic_rev(tp) != ASIC_REV_5701 &&
  14158. !tg3_flag(tp, PCI_EXPRESS))
  14159. goto out;
  14160. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  14161. goal = BOUNDARY_MULTI_CACHELINE;
  14162. #else
  14163. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  14164. goal = BOUNDARY_SINGLE_CACHELINE;
  14165. #else
  14166. goal = 0;
  14167. #endif
  14168. #endif
  14169. if (tg3_flag(tp, 57765_PLUS)) {
  14170. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  14171. goto out;
  14172. }
  14173. if (!goal)
  14174. goto out;
  14175. /* PCI controllers on most RISC systems tend to disconnect
  14176. * when a device tries to burst across a cache-line boundary.
  14177. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  14178. *
  14179. * Unfortunately, for PCI-E there are only limited
  14180. * write-side controls for this, and thus for reads
  14181. * we will still get the disconnects. We'll also waste
  14182. * these PCI cycles for both read and write for chips
  14183. * other than 5700 and 5701 which do not implement the
  14184. * boundary bits.
  14185. */
  14186. if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
  14187. switch (cacheline_size) {
  14188. case 16:
  14189. case 32:
  14190. case 64:
  14191. case 128:
  14192. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  14193. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  14194. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  14195. } else {
  14196. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  14197. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  14198. }
  14199. break;
  14200. case 256:
  14201. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  14202. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  14203. break;
  14204. default:
  14205. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  14206. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  14207. break;
  14208. }
  14209. } else if (tg3_flag(tp, PCI_EXPRESS)) {
  14210. switch (cacheline_size) {
  14211. case 16:
  14212. case 32:
  14213. case 64:
  14214. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  14215. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  14216. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  14217. break;
  14218. }
  14219. /* fallthrough */
  14220. case 128:
  14221. default:
  14222. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  14223. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  14224. break;
  14225. }
  14226. } else {
  14227. switch (cacheline_size) {
  14228. case 16:
  14229. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  14230. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  14231. DMA_RWCTRL_WRITE_BNDRY_16);
  14232. break;
  14233. }
  14234. /* fallthrough */
  14235. case 32:
  14236. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  14237. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  14238. DMA_RWCTRL_WRITE_BNDRY_32);
  14239. break;
  14240. }
  14241. /* fallthrough */
  14242. case 64:
  14243. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  14244. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  14245. DMA_RWCTRL_WRITE_BNDRY_64);
  14246. break;
  14247. }
  14248. /* fallthrough */
  14249. case 128:
  14250. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  14251. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  14252. DMA_RWCTRL_WRITE_BNDRY_128);
  14253. break;
  14254. }
  14255. /* fallthrough */
  14256. case 256:
  14257. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  14258. DMA_RWCTRL_WRITE_BNDRY_256);
  14259. break;
  14260. case 512:
  14261. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  14262. DMA_RWCTRL_WRITE_BNDRY_512);
  14263. break;
  14264. case 1024:
  14265. default:
  14266. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  14267. DMA_RWCTRL_WRITE_BNDRY_1024);
  14268. break;
  14269. }
  14270. }
  14271. out:
  14272. return val;
  14273. }
  14274. static int tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma,
  14275. int size, bool to_device)
  14276. {
  14277. struct tg3_internal_buffer_desc test_desc;
  14278. u32 sram_dma_descs;
  14279. int i, ret;
  14280. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  14281. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  14282. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  14283. tw32(RDMAC_STATUS, 0);
  14284. tw32(WDMAC_STATUS, 0);
  14285. tw32(BUFMGR_MODE, 0);
  14286. tw32(FTQ_RESET, 0);
  14287. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  14288. test_desc.addr_lo = buf_dma & 0xffffffff;
  14289. test_desc.nic_mbuf = 0x00002100;
  14290. test_desc.len = size;
  14291. /*
  14292. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  14293. * the *second* time the tg3 driver was getting loaded after an
  14294. * initial scan.
  14295. *
  14296. * Broadcom tells me:
  14297. * ...the DMA engine is connected to the GRC block and a DMA
  14298. * reset may affect the GRC block in some unpredictable way...
  14299. * The behavior of resets to individual blocks has not been tested.
  14300. *
  14301. * Broadcom noted the GRC reset will also reset all sub-components.
  14302. */
  14303. if (to_device) {
  14304. test_desc.cqid_sqid = (13 << 8) | 2;
  14305. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  14306. udelay(40);
  14307. } else {
  14308. test_desc.cqid_sqid = (16 << 8) | 7;
  14309. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  14310. udelay(40);
  14311. }
  14312. test_desc.flags = 0x00000005;
  14313. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  14314. u32 val;
  14315. val = *(((u32 *)&test_desc) + i);
  14316. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  14317. sram_dma_descs + (i * sizeof(u32)));
  14318. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  14319. }
  14320. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  14321. if (to_device)
  14322. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  14323. else
  14324. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  14325. ret = -ENODEV;
  14326. for (i = 0; i < 40; i++) {
  14327. u32 val;
  14328. if (to_device)
  14329. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  14330. else
  14331. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  14332. if ((val & 0xffff) == sram_dma_descs) {
  14333. ret = 0;
  14334. break;
  14335. }
  14336. udelay(100);
  14337. }
  14338. return ret;
  14339. }
  14340. #define TEST_BUFFER_SIZE 0x2000
  14341. static const struct pci_device_id tg3_dma_wait_state_chipsets[] = {
  14342. { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  14343. { },
  14344. };
  14345. static int tg3_test_dma(struct tg3 *tp)
  14346. {
  14347. dma_addr_t buf_dma;
  14348. u32 *buf, saved_dma_rwctrl;
  14349. int ret = 0;
  14350. buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
  14351. &buf_dma, GFP_KERNEL);
  14352. if (!buf) {
  14353. ret = -ENOMEM;
  14354. goto out_nofree;
  14355. }
  14356. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  14357. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  14358. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  14359. if (tg3_flag(tp, 57765_PLUS))
  14360. goto out;
  14361. if (tg3_flag(tp, PCI_EXPRESS)) {
  14362. /* DMA read watermark not used on PCIE */
  14363. tp->dma_rwctrl |= 0x00180000;
  14364. } else if (!tg3_flag(tp, PCIX_MODE)) {
  14365. if (tg3_asic_rev(tp) == ASIC_REV_5705 ||
  14366. tg3_asic_rev(tp) == ASIC_REV_5750)
  14367. tp->dma_rwctrl |= 0x003f0000;
  14368. else
  14369. tp->dma_rwctrl |= 0x003f000f;
  14370. } else {
  14371. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  14372. tg3_asic_rev(tp) == ASIC_REV_5704) {
  14373. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  14374. u32 read_water = 0x7;
  14375. /* If the 5704 is behind the EPB bridge, we can
  14376. * do the less restrictive ONE_DMA workaround for
  14377. * better performance.
  14378. */
  14379. if (tg3_flag(tp, 40BIT_DMA_BUG) &&
  14380. tg3_asic_rev(tp) == ASIC_REV_5704)
  14381. tp->dma_rwctrl |= 0x8000;
  14382. else if (ccval == 0x6 || ccval == 0x7)
  14383. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  14384. if (tg3_asic_rev(tp) == ASIC_REV_5703)
  14385. read_water = 4;
  14386. /* Set bit 23 to enable PCIX hw bug fix */
  14387. tp->dma_rwctrl |=
  14388. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  14389. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  14390. (1 << 23);
  14391. } else if (tg3_asic_rev(tp) == ASIC_REV_5780) {
  14392. /* 5780 always in PCIX mode */
  14393. tp->dma_rwctrl |= 0x00144000;
  14394. } else if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  14395. /* 5714 always in PCIX mode */
  14396. tp->dma_rwctrl |= 0x00148000;
  14397. } else {
  14398. tp->dma_rwctrl |= 0x001b000f;
  14399. }
  14400. }
  14401. if (tg3_flag(tp, ONE_DMA_AT_ONCE))
  14402. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  14403. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  14404. tg3_asic_rev(tp) == ASIC_REV_5704)
  14405. tp->dma_rwctrl &= 0xfffffff0;
  14406. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  14407. tg3_asic_rev(tp) == ASIC_REV_5701) {
  14408. /* Remove this if it causes problems for some boards. */
  14409. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  14410. /* On 5700/5701 chips, we need to set this bit.
  14411. * Otherwise the chip will issue cacheline transactions
  14412. * to streamable DMA memory with not all the byte
  14413. * enables turned on. This is an error on several
  14414. * RISC PCI controllers, in particular sparc64.
  14415. *
  14416. * On 5703/5704 chips, this bit has been reassigned
  14417. * a different meaning. In particular, it is used
  14418. * on those chips to enable a PCI-X workaround.
  14419. */
  14420. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  14421. }
  14422. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  14423. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  14424. tg3_asic_rev(tp) != ASIC_REV_5701)
  14425. goto out;
  14426. /* It is best to perform DMA test with maximum write burst size
  14427. * to expose the 5700/5701 write DMA bug.
  14428. */
  14429. saved_dma_rwctrl = tp->dma_rwctrl;
  14430. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  14431. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  14432. while (1) {
  14433. u32 *p = buf, i;
  14434. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  14435. p[i] = i;
  14436. /* Send the buffer to the chip. */
  14437. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, true);
  14438. if (ret) {
  14439. dev_err(&tp->pdev->dev,
  14440. "%s: Buffer write failed. err = %d\n",
  14441. __func__, ret);
  14442. break;
  14443. }
  14444. /* Now read it back. */
  14445. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, false);
  14446. if (ret) {
  14447. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  14448. "err = %d\n", __func__, ret);
  14449. break;
  14450. }
  14451. /* Verify it. */
  14452. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  14453. if (p[i] == i)
  14454. continue;
  14455. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  14456. DMA_RWCTRL_WRITE_BNDRY_16) {
  14457. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  14458. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  14459. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  14460. break;
  14461. } else {
  14462. dev_err(&tp->pdev->dev,
  14463. "%s: Buffer corrupted on read back! "
  14464. "(%d != %d)\n", __func__, p[i], i);
  14465. ret = -ENODEV;
  14466. goto out;
  14467. }
  14468. }
  14469. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  14470. /* Success. */
  14471. ret = 0;
  14472. break;
  14473. }
  14474. }
  14475. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  14476. DMA_RWCTRL_WRITE_BNDRY_16) {
  14477. /* DMA test passed without adjusting DMA boundary,
  14478. * now look for chipsets that are known to expose the
  14479. * DMA bug without failing the test.
  14480. */
  14481. if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
  14482. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  14483. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  14484. } else {
  14485. /* Safe to use the calculated DMA boundary. */
  14486. tp->dma_rwctrl = saved_dma_rwctrl;
  14487. }
  14488. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  14489. }
  14490. out:
  14491. dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
  14492. out_nofree:
  14493. return ret;
  14494. }
  14495. static void tg3_init_bufmgr_config(struct tg3 *tp)
  14496. {
  14497. if (tg3_flag(tp, 57765_PLUS)) {
  14498. tp->bufmgr_config.mbuf_read_dma_low_water =
  14499. DEFAULT_MB_RDMA_LOW_WATER_5705;
  14500. tp->bufmgr_config.mbuf_mac_rx_low_water =
  14501. DEFAULT_MB_MACRX_LOW_WATER_57765;
  14502. tp->bufmgr_config.mbuf_high_water =
  14503. DEFAULT_MB_HIGH_WATER_57765;
  14504. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  14505. DEFAULT_MB_RDMA_LOW_WATER_5705;
  14506. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  14507. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  14508. tp->bufmgr_config.mbuf_high_water_jumbo =
  14509. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  14510. } else if (tg3_flag(tp, 5705_PLUS)) {
  14511. tp->bufmgr_config.mbuf_read_dma_low_water =
  14512. DEFAULT_MB_RDMA_LOW_WATER_5705;
  14513. tp->bufmgr_config.mbuf_mac_rx_low_water =
  14514. DEFAULT_MB_MACRX_LOW_WATER_5705;
  14515. tp->bufmgr_config.mbuf_high_water =
  14516. DEFAULT_MB_HIGH_WATER_5705;
  14517. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  14518. tp->bufmgr_config.mbuf_mac_rx_low_water =
  14519. DEFAULT_MB_MACRX_LOW_WATER_5906;
  14520. tp->bufmgr_config.mbuf_high_water =
  14521. DEFAULT_MB_HIGH_WATER_5906;
  14522. }
  14523. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  14524. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  14525. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  14526. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  14527. tp->bufmgr_config.mbuf_high_water_jumbo =
  14528. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  14529. } else {
  14530. tp->bufmgr_config.mbuf_read_dma_low_water =
  14531. DEFAULT_MB_RDMA_LOW_WATER;
  14532. tp->bufmgr_config.mbuf_mac_rx_low_water =
  14533. DEFAULT_MB_MACRX_LOW_WATER;
  14534. tp->bufmgr_config.mbuf_high_water =
  14535. DEFAULT_MB_HIGH_WATER;
  14536. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  14537. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  14538. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  14539. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  14540. tp->bufmgr_config.mbuf_high_water_jumbo =
  14541. DEFAULT_MB_HIGH_WATER_JUMBO;
  14542. }
  14543. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  14544. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  14545. }
  14546. static char *tg3_phy_string(struct tg3 *tp)
  14547. {
  14548. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  14549. case TG3_PHY_ID_BCM5400: return "5400";
  14550. case TG3_PHY_ID_BCM5401: return "5401";
  14551. case TG3_PHY_ID_BCM5411: return "5411";
  14552. case TG3_PHY_ID_BCM5701: return "5701";
  14553. case TG3_PHY_ID_BCM5703: return "5703";
  14554. case TG3_PHY_ID_BCM5704: return "5704";
  14555. case TG3_PHY_ID_BCM5705: return "5705";
  14556. case TG3_PHY_ID_BCM5750: return "5750";
  14557. case TG3_PHY_ID_BCM5752: return "5752";
  14558. case TG3_PHY_ID_BCM5714: return "5714";
  14559. case TG3_PHY_ID_BCM5780: return "5780";
  14560. case TG3_PHY_ID_BCM5755: return "5755";
  14561. case TG3_PHY_ID_BCM5787: return "5787";
  14562. case TG3_PHY_ID_BCM5784: return "5784";
  14563. case TG3_PHY_ID_BCM5756: return "5722/5756";
  14564. case TG3_PHY_ID_BCM5906: return "5906";
  14565. case TG3_PHY_ID_BCM5761: return "5761";
  14566. case TG3_PHY_ID_BCM5718C: return "5718C";
  14567. case TG3_PHY_ID_BCM5718S: return "5718S";
  14568. case TG3_PHY_ID_BCM57765: return "57765";
  14569. case TG3_PHY_ID_BCM5719C: return "5719C";
  14570. case TG3_PHY_ID_BCM5720C: return "5720C";
  14571. case TG3_PHY_ID_BCM5762: return "5762C";
  14572. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  14573. case 0: return "serdes";
  14574. default: return "unknown";
  14575. }
  14576. }
  14577. static char *tg3_bus_string(struct tg3 *tp, char *str)
  14578. {
  14579. if (tg3_flag(tp, PCI_EXPRESS)) {
  14580. strcpy(str, "PCI Express");
  14581. return str;
  14582. } else if (tg3_flag(tp, PCIX_MODE)) {
  14583. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  14584. strcpy(str, "PCIX:");
  14585. if ((clock_ctrl == 7) ||
  14586. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  14587. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  14588. strcat(str, "133MHz");
  14589. else if (clock_ctrl == 0)
  14590. strcat(str, "33MHz");
  14591. else if (clock_ctrl == 2)
  14592. strcat(str, "50MHz");
  14593. else if (clock_ctrl == 4)
  14594. strcat(str, "66MHz");
  14595. else if (clock_ctrl == 6)
  14596. strcat(str, "100MHz");
  14597. } else {
  14598. strcpy(str, "PCI:");
  14599. if (tg3_flag(tp, PCI_HIGH_SPEED))
  14600. strcat(str, "66MHz");
  14601. else
  14602. strcat(str, "33MHz");
  14603. }
  14604. if (tg3_flag(tp, PCI_32BIT))
  14605. strcat(str, ":32-bit");
  14606. else
  14607. strcat(str, ":64-bit");
  14608. return str;
  14609. }
  14610. static void tg3_init_coal(struct tg3 *tp)
  14611. {
  14612. struct ethtool_coalesce *ec = &tp->coal;
  14613. memset(ec, 0, sizeof(*ec));
  14614. ec->cmd = ETHTOOL_GCOALESCE;
  14615. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  14616. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  14617. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  14618. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  14619. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  14620. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  14621. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  14622. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  14623. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  14624. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  14625. HOSTCC_MODE_CLRTICK_TXBD)) {
  14626. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  14627. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  14628. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  14629. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  14630. }
  14631. if (tg3_flag(tp, 5705_PLUS)) {
  14632. ec->rx_coalesce_usecs_irq = 0;
  14633. ec->tx_coalesce_usecs_irq = 0;
  14634. ec->stats_block_coalesce_usecs = 0;
  14635. }
  14636. }
  14637. static int tg3_init_one(struct pci_dev *pdev,
  14638. const struct pci_device_id *ent)
  14639. {
  14640. struct net_device *dev;
  14641. struct tg3 *tp;
  14642. int i, err;
  14643. u32 sndmbx, rcvmbx, intmbx;
  14644. char str[40];
  14645. u64 dma_mask, persist_dma_mask;
  14646. netdev_features_t features = 0;
  14647. printk_once(KERN_INFO "%s\n", version);
  14648. err = pci_enable_device(pdev);
  14649. if (err) {
  14650. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  14651. return err;
  14652. }
  14653. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  14654. if (err) {
  14655. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  14656. goto err_out_disable_pdev;
  14657. }
  14658. pci_set_master(pdev);
  14659. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  14660. if (!dev) {
  14661. err = -ENOMEM;
  14662. goto err_out_free_res;
  14663. }
  14664. SET_NETDEV_DEV(dev, &pdev->dev);
  14665. tp = netdev_priv(dev);
  14666. tp->pdev = pdev;
  14667. tp->dev = dev;
  14668. tp->rx_mode = TG3_DEF_RX_MODE;
  14669. tp->tx_mode = TG3_DEF_TX_MODE;
  14670. tp->irq_sync = 1;
  14671. tp->pcierr_recovery = false;
  14672. if (tg3_debug > 0)
  14673. tp->msg_enable = tg3_debug;
  14674. else
  14675. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  14676. if (pdev_is_ssb_gige_core(pdev)) {
  14677. tg3_flag_set(tp, IS_SSB_CORE);
  14678. if (ssb_gige_must_flush_posted_writes(pdev))
  14679. tg3_flag_set(tp, FLUSH_POSTED_WRITES);
  14680. if (ssb_gige_one_dma_at_once(pdev))
  14681. tg3_flag_set(tp, ONE_DMA_AT_ONCE);
  14682. if (ssb_gige_have_roboswitch(pdev)) {
  14683. tg3_flag_set(tp, USE_PHYLIB);
  14684. tg3_flag_set(tp, ROBOSWITCH);
  14685. }
  14686. if (ssb_gige_is_rgmii(pdev))
  14687. tg3_flag_set(tp, RGMII_MODE);
  14688. }
  14689. /* The word/byte swap controls here control register access byte
  14690. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  14691. * setting below.
  14692. */
  14693. tp->misc_host_ctrl =
  14694. MISC_HOST_CTRL_MASK_PCI_INT |
  14695. MISC_HOST_CTRL_WORD_SWAP |
  14696. MISC_HOST_CTRL_INDIR_ACCESS |
  14697. MISC_HOST_CTRL_PCISTATE_RW;
  14698. /* The NONFRM (non-frame) byte/word swap controls take effect
  14699. * on descriptor entries, anything which isn't packet data.
  14700. *
  14701. * The StrongARM chips on the board (one for tx, one for rx)
  14702. * are running in big-endian mode.
  14703. */
  14704. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  14705. GRC_MODE_WSWAP_NONFRM_DATA);
  14706. #ifdef __BIG_ENDIAN
  14707. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  14708. #endif
  14709. spin_lock_init(&tp->lock);
  14710. spin_lock_init(&tp->indirect_lock);
  14711. INIT_WORK(&tp->reset_task, tg3_reset_task);
  14712. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  14713. if (!tp->regs) {
  14714. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  14715. err = -ENOMEM;
  14716. goto err_out_free_dev;
  14717. }
  14718. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  14719. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
  14720. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
  14721. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
  14722. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  14723. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
  14724. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  14725. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  14726. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
  14727. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57767 ||
  14728. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57764 ||
  14729. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
  14730. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
  14731. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727 ||
  14732. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57787) {
  14733. tg3_flag_set(tp, ENABLE_APE);
  14734. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  14735. if (!tp->aperegs) {
  14736. dev_err(&pdev->dev,
  14737. "Cannot map APE registers, aborting\n");
  14738. err = -ENOMEM;
  14739. goto err_out_iounmap;
  14740. }
  14741. }
  14742. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  14743. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  14744. dev->ethtool_ops = &tg3_ethtool_ops;
  14745. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  14746. dev->netdev_ops = &tg3_netdev_ops;
  14747. dev->irq = pdev->irq;
  14748. err = tg3_get_invariants(tp, ent);
  14749. if (err) {
  14750. dev_err(&pdev->dev,
  14751. "Problem fetching invariants of chip, aborting\n");
  14752. goto err_out_apeunmap;
  14753. }
  14754. /* The EPB bridge inside 5714, 5715, and 5780 and any
  14755. * device behind the EPB cannot support DMA addresses > 40-bit.
  14756. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  14757. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  14758. * do DMA address check in tg3_start_xmit().
  14759. */
  14760. if (tg3_flag(tp, IS_5788))
  14761. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  14762. else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
  14763. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  14764. #ifdef CONFIG_HIGHMEM
  14765. dma_mask = DMA_BIT_MASK(64);
  14766. #endif
  14767. } else
  14768. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  14769. /* Configure DMA attributes. */
  14770. if (dma_mask > DMA_BIT_MASK(32)) {
  14771. err = pci_set_dma_mask(pdev, dma_mask);
  14772. if (!err) {
  14773. features |= NETIF_F_HIGHDMA;
  14774. err = pci_set_consistent_dma_mask(pdev,
  14775. persist_dma_mask);
  14776. if (err < 0) {
  14777. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  14778. "DMA for consistent allocations\n");
  14779. goto err_out_apeunmap;
  14780. }
  14781. }
  14782. }
  14783. if (err || dma_mask == DMA_BIT_MASK(32)) {
  14784. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  14785. if (err) {
  14786. dev_err(&pdev->dev,
  14787. "No usable DMA configuration, aborting\n");
  14788. goto err_out_apeunmap;
  14789. }
  14790. }
  14791. tg3_init_bufmgr_config(tp);
  14792. /* 5700 B0 chips do not support checksumming correctly due
  14793. * to hardware bugs.
  14794. */
  14795. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5700_B0) {
  14796. features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
  14797. if (tg3_flag(tp, 5755_PLUS))
  14798. features |= NETIF_F_IPV6_CSUM;
  14799. }
  14800. /* TSO is on by default on chips that support hardware TSO.
  14801. * Firmware TSO on older chips gives lower performance, so it
  14802. * is off by default, but can be enabled using ethtool.
  14803. */
  14804. if ((tg3_flag(tp, HW_TSO_1) ||
  14805. tg3_flag(tp, HW_TSO_2) ||
  14806. tg3_flag(tp, HW_TSO_3)) &&
  14807. (features & NETIF_F_IP_CSUM))
  14808. features |= NETIF_F_TSO;
  14809. if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
  14810. if (features & NETIF_F_IPV6_CSUM)
  14811. features |= NETIF_F_TSO6;
  14812. if (tg3_flag(tp, HW_TSO_3) ||
  14813. tg3_asic_rev(tp) == ASIC_REV_5761 ||
  14814. (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  14815. tg3_chip_rev(tp) != CHIPREV_5784_AX) ||
  14816. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  14817. tg3_asic_rev(tp) == ASIC_REV_57780)
  14818. features |= NETIF_F_TSO_ECN;
  14819. }
  14820. dev->features |= features | NETIF_F_HW_VLAN_CTAG_TX |
  14821. NETIF_F_HW_VLAN_CTAG_RX;
  14822. dev->vlan_features |= features;
  14823. /*
  14824. * Add loopback capability only for a subset of devices that support
  14825. * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
  14826. * loopback for the remaining devices.
  14827. */
  14828. if (tg3_asic_rev(tp) != ASIC_REV_5780 &&
  14829. !tg3_flag(tp, CPMU_PRESENT))
  14830. /* Add the loopback capability */
  14831. features |= NETIF_F_LOOPBACK;
  14832. dev->hw_features |= features;
  14833. dev->priv_flags |= IFF_UNICAST_FLT;
  14834. /* MTU range: 60 - 9000 or 1500, depending on hardware */
  14835. dev->min_mtu = TG3_MIN_MTU;
  14836. dev->max_mtu = TG3_MAX_MTU(tp);
  14837. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A1 &&
  14838. !tg3_flag(tp, TSO_CAPABLE) &&
  14839. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  14840. tg3_flag_set(tp, MAX_RXPEND_64);
  14841. tp->rx_pending = 63;
  14842. }
  14843. err = tg3_get_device_address(tp);
  14844. if (err) {
  14845. dev_err(&pdev->dev,
  14846. "Could not obtain valid ethernet address, aborting\n");
  14847. goto err_out_apeunmap;
  14848. }
  14849. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  14850. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  14851. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  14852. for (i = 0; i < tp->irq_max; i++) {
  14853. struct tg3_napi *tnapi = &tp->napi[i];
  14854. tnapi->tp = tp;
  14855. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  14856. tnapi->int_mbox = intmbx;
  14857. if (i <= 4)
  14858. intmbx += 0x8;
  14859. else
  14860. intmbx += 0x4;
  14861. tnapi->consmbox = rcvmbx;
  14862. tnapi->prodmbox = sndmbx;
  14863. if (i)
  14864. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  14865. else
  14866. tnapi->coal_now = HOSTCC_MODE_NOW;
  14867. if (!tg3_flag(tp, SUPPORT_MSIX))
  14868. break;
  14869. /*
  14870. * If we support MSIX, we'll be using RSS. If we're using
  14871. * RSS, the first vector only handles link interrupts and the
  14872. * remaining vectors handle rx and tx interrupts. Reuse the
  14873. * mailbox values for the next iteration. The values we setup
  14874. * above are still useful for the single vectored mode.
  14875. */
  14876. if (!i)
  14877. continue;
  14878. rcvmbx += 0x8;
  14879. if (sndmbx & 0x4)
  14880. sndmbx -= 0x4;
  14881. else
  14882. sndmbx += 0xc;
  14883. }
  14884. /*
  14885. * Reset chip in case UNDI or EFI driver did not shutdown
  14886. * DMA self test will enable WDMAC and we'll see (spurious)
  14887. * pending DMA on the PCI bus at that point.
  14888. */
  14889. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  14890. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  14891. tg3_full_lock(tp, 0);
  14892. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  14893. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  14894. tg3_full_unlock(tp);
  14895. }
  14896. err = tg3_test_dma(tp);
  14897. if (err) {
  14898. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  14899. goto err_out_apeunmap;
  14900. }
  14901. tg3_init_coal(tp);
  14902. pci_set_drvdata(pdev, dev);
  14903. if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  14904. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  14905. tg3_asic_rev(tp) == ASIC_REV_5762)
  14906. tg3_flag_set(tp, PTP_CAPABLE);
  14907. tg3_timer_init(tp);
  14908. tg3_carrier_off(tp);
  14909. err = register_netdev(dev);
  14910. if (err) {
  14911. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  14912. goto err_out_apeunmap;
  14913. }
  14914. if (tg3_flag(tp, PTP_CAPABLE)) {
  14915. tg3_ptp_init(tp);
  14916. tp->ptp_clock = ptp_clock_register(&tp->ptp_info,
  14917. &tp->pdev->dev);
  14918. if (IS_ERR(tp->ptp_clock))
  14919. tp->ptp_clock = NULL;
  14920. }
  14921. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  14922. tp->board_part_number,
  14923. tg3_chip_rev_id(tp),
  14924. tg3_bus_string(tp, str),
  14925. dev->dev_addr);
  14926. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)) {
  14927. char *ethtype;
  14928. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  14929. ethtype = "10/100Base-TX";
  14930. else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  14931. ethtype = "1000Base-SX";
  14932. else
  14933. ethtype = "10/100/1000Base-T";
  14934. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  14935. "(WireSpeed[%d], EEE[%d])\n",
  14936. tg3_phy_string(tp), ethtype,
  14937. (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
  14938. (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
  14939. }
  14940. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  14941. (dev->features & NETIF_F_RXCSUM) != 0,
  14942. tg3_flag(tp, USE_LINKCHG_REG) != 0,
  14943. (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
  14944. tg3_flag(tp, ENABLE_ASF) != 0,
  14945. tg3_flag(tp, TSO_CAPABLE) != 0);
  14946. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  14947. tp->dma_rwctrl,
  14948. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  14949. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  14950. pci_save_state(pdev);
  14951. return 0;
  14952. err_out_apeunmap:
  14953. if (tp->aperegs) {
  14954. iounmap(tp->aperegs);
  14955. tp->aperegs = NULL;
  14956. }
  14957. err_out_iounmap:
  14958. if (tp->regs) {
  14959. iounmap(tp->regs);
  14960. tp->regs = NULL;
  14961. }
  14962. err_out_free_dev:
  14963. free_netdev(dev);
  14964. err_out_free_res:
  14965. pci_release_regions(pdev);
  14966. err_out_disable_pdev:
  14967. if (pci_is_enabled(pdev))
  14968. pci_disable_device(pdev);
  14969. return err;
  14970. }
  14971. static void tg3_remove_one(struct pci_dev *pdev)
  14972. {
  14973. struct net_device *dev = pci_get_drvdata(pdev);
  14974. if (dev) {
  14975. struct tg3 *tp = netdev_priv(dev);
  14976. tg3_ptp_fini(tp);
  14977. release_firmware(tp->fw);
  14978. tg3_reset_task_cancel(tp);
  14979. if (tg3_flag(tp, USE_PHYLIB)) {
  14980. tg3_phy_fini(tp);
  14981. tg3_mdio_fini(tp);
  14982. }
  14983. unregister_netdev(dev);
  14984. if (tp->aperegs) {
  14985. iounmap(tp->aperegs);
  14986. tp->aperegs = NULL;
  14987. }
  14988. if (tp->regs) {
  14989. iounmap(tp->regs);
  14990. tp->regs = NULL;
  14991. }
  14992. free_netdev(dev);
  14993. pci_release_regions(pdev);
  14994. pci_disable_device(pdev);
  14995. }
  14996. }
  14997. #ifdef CONFIG_PM_SLEEP
  14998. static int tg3_suspend(struct device *device)
  14999. {
  15000. struct pci_dev *pdev = to_pci_dev(device);
  15001. struct net_device *dev = pci_get_drvdata(pdev);
  15002. struct tg3 *tp = netdev_priv(dev);
  15003. int err = 0;
  15004. rtnl_lock();
  15005. if (!netif_running(dev))
  15006. goto unlock;
  15007. tg3_reset_task_cancel(tp);
  15008. tg3_phy_stop(tp);
  15009. tg3_netif_stop(tp);
  15010. tg3_timer_stop(tp);
  15011. tg3_full_lock(tp, 1);
  15012. tg3_disable_ints(tp);
  15013. tg3_full_unlock(tp);
  15014. netif_device_detach(dev);
  15015. tg3_full_lock(tp, 0);
  15016. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  15017. tg3_flag_clear(tp, INIT_COMPLETE);
  15018. tg3_full_unlock(tp);
  15019. err = tg3_power_down_prepare(tp);
  15020. if (err) {
  15021. int err2;
  15022. tg3_full_lock(tp, 0);
  15023. tg3_flag_set(tp, INIT_COMPLETE);
  15024. err2 = tg3_restart_hw(tp, true);
  15025. if (err2)
  15026. goto out;
  15027. tg3_timer_start(tp);
  15028. netif_device_attach(dev);
  15029. tg3_netif_start(tp);
  15030. out:
  15031. tg3_full_unlock(tp);
  15032. if (!err2)
  15033. tg3_phy_start(tp);
  15034. }
  15035. unlock:
  15036. rtnl_unlock();
  15037. return err;
  15038. }
  15039. static int tg3_resume(struct device *device)
  15040. {
  15041. struct pci_dev *pdev = to_pci_dev(device);
  15042. struct net_device *dev = pci_get_drvdata(pdev);
  15043. struct tg3 *tp = netdev_priv(dev);
  15044. int err = 0;
  15045. rtnl_lock();
  15046. if (!netif_running(dev))
  15047. goto unlock;
  15048. netif_device_attach(dev);
  15049. tg3_full_lock(tp, 0);
  15050. tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
  15051. tg3_flag_set(tp, INIT_COMPLETE);
  15052. err = tg3_restart_hw(tp,
  15053. !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN));
  15054. if (err)
  15055. goto out;
  15056. tg3_timer_start(tp);
  15057. tg3_netif_start(tp);
  15058. out:
  15059. tg3_full_unlock(tp);
  15060. if (!err)
  15061. tg3_phy_start(tp);
  15062. unlock:
  15063. rtnl_unlock();
  15064. return err;
  15065. }
  15066. #endif /* CONFIG_PM_SLEEP */
  15067. static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
  15068. static void tg3_shutdown(struct pci_dev *pdev)
  15069. {
  15070. struct net_device *dev = pci_get_drvdata(pdev);
  15071. struct tg3 *tp = netdev_priv(dev);
  15072. rtnl_lock();
  15073. netif_device_detach(dev);
  15074. if (netif_running(dev))
  15075. dev_close(dev);
  15076. if (system_state == SYSTEM_POWER_OFF)
  15077. tg3_power_down(tp);
  15078. rtnl_unlock();
  15079. }
  15080. /**
  15081. * tg3_io_error_detected - called when PCI error is detected
  15082. * @pdev: Pointer to PCI device
  15083. * @state: The current pci connection state
  15084. *
  15085. * This function is called after a PCI bus error affecting
  15086. * this device has been detected.
  15087. */
  15088. static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
  15089. pci_channel_state_t state)
  15090. {
  15091. struct net_device *netdev = pci_get_drvdata(pdev);
  15092. struct tg3 *tp = netdev_priv(netdev);
  15093. pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
  15094. netdev_info(netdev, "PCI I/O error detected\n");
  15095. rtnl_lock();
  15096. /* We probably don't have netdev yet */
  15097. if (!netdev || !netif_running(netdev))
  15098. goto done;
  15099. /* We needn't recover from permanent error */
  15100. if (state == pci_channel_io_frozen)
  15101. tp->pcierr_recovery = true;
  15102. tg3_phy_stop(tp);
  15103. tg3_netif_stop(tp);
  15104. tg3_timer_stop(tp);
  15105. /* Want to make sure that the reset task doesn't run */
  15106. tg3_reset_task_cancel(tp);
  15107. netif_device_detach(netdev);
  15108. /* Clean up software state, even if MMIO is blocked */
  15109. tg3_full_lock(tp, 0);
  15110. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  15111. tg3_full_unlock(tp);
  15112. done:
  15113. if (state == pci_channel_io_perm_failure) {
  15114. if (netdev) {
  15115. tg3_napi_enable(tp);
  15116. dev_close(netdev);
  15117. }
  15118. err = PCI_ERS_RESULT_DISCONNECT;
  15119. } else {
  15120. pci_disable_device(pdev);
  15121. }
  15122. rtnl_unlock();
  15123. return err;
  15124. }
  15125. /**
  15126. * tg3_io_slot_reset - called after the pci bus has been reset.
  15127. * @pdev: Pointer to PCI device
  15128. *
  15129. * Restart the card from scratch, as if from a cold-boot.
  15130. * At this point, the card has exprienced a hard reset,
  15131. * followed by fixups by BIOS, and has its config space
  15132. * set up identically to what it was at cold boot.
  15133. */
  15134. static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
  15135. {
  15136. struct net_device *netdev = pci_get_drvdata(pdev);
  15137. struct tg3 *tp = netdev_priv(netdev);
  15138. pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
  15139. int err;
  15140. rtnl_lock();
  15141. if (pci_enable_device(pdev)) {
  15142. dev_err(&pdev->dev,
  15143. "Cannot re-enable PCI device after reset.\n");
  15144. goto done;
  15145. }
  15146. pci_set_master(pdev);
  15147. pci_restore_state(pdev);
  15148. pci_save_state(pdev);
  15149. if (!netdev || !netif_running(netdev)) {
  15150. rc = PCI_ERS_RESULT_RECOVERED;
  15151. goto done;
  15152. }
  15153. err = tg3_power_up(tp);
  15154. if (err)
  15155. goto done;
  15156. rc = PCI_ERS_RESULT_RECOVERED;
  15157. done:
  15158. if (rc != PCI_ERS_RESULT_RECOVERED && netdev && netif_running(netdev)) {
  15159. tg3_napi_enable(tp);
  15160. dev_close(netdev);
  15161. }
  15162. rtnl_unlock();
  15163. return rc;
  15164. }
  15165. /**
  15166. * tg3_io_resume - called when traffic can start flowing again.
  15167. * @pdev: Pointer to PCI device
  15168. *
  15169. * This callback is called when the error recovery driver tells
  15170. * us that its OK to resume normal operation.
  15171. */
  15172. static void tg3_io_resume(struct pci_dev *pdev)
  15173. {
  15174. struct net_device *netdev = pci_get_drvdata(pdev);
  15175. struct tg3 *tp = netdev_priv(netdev);
  15176. int err;
  15177. rtnl_lock();
  15178. if (!netdev || !netif_running(netdev))
  15179. goto done;
  15180. tg3_full_lock(tp, 0);
  15181. tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
  15182. tg3_flag_set(tp, INIT_COMPLETE);
  15183. err = tg3_restart_hw(tp, true);
  15184. if (err) {
  15185. tg3_full_unlock(tp);
  15186. netdev_err(netdev, "Cannot restart hardware after reset.\n");
  15187. goto done;
  15188. }
  15189. netif_device_attach(netdev);
  15190. tg3_timer_start(tp);
  15191. tg3_netif_start(tp);
  15192. tg3_full_unlock(tp);
  15193. tg3_phy_start(tp);
  15194. done:
  15195. tp->pcierr_recovery = false;
  15196. rtnl_unlock();
  15197. }
  15198. static const struct pci_error_handlers tg3_err_handler = {
  15199. .error_detected = tg3_io_error_detected,
  15200. .slot_reset = tg3_io_slot_reset,
  15201. .resume = tg3_io_resume
  15202. };
  15203. static struct pci_driver tg3_driver = {
  15204. .name = DRV_MODULE_NAME,
  15205. .id_table = tg3_pci_tbl,
  15206. .probe = tg3_init_one,
  15207. .remove = tg3_remove_one,
  15208. .err_handler = &tg3_err_handler,
  15209. .driver.pm = &tg3_pm_ops,
  15210. .shutdown = tg3_shutdown,
  15211. };
  15212. module_pci_driver(tg3_driver);