bnxt_hsi.h 245 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406
  1. /* Broadcom NetXtreme-C/E network driver.
  2. *
  3. * Copyright (c) 2014-2016 Broadcom Corporation
  4. * Copyright (c) 2016-2018 Broadcom Limited
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation.
  9. *
  10. * DO NOT MODIFY!!! This file is automatically generated.
  11. */
  12. #ifndef _BNXT_HSI_H_
  13. #define _BNXT_HSI_H_
  14. /* hwrm_cmd_hdr (size:128b/16B) */
  15. struct hwrm_cmd_hdr {
  16. __le16 req_type;
  17. __le16 cmpl_ring;
  18. __le16 seq_id;
  19. __le16 target_id;
  20. __le64 resp_addr;
  21. };
  22. /* hwrm_resp_hdr (size:64b/8B) */
  23. struct hwrm_resp_hdr {
  24. __le16 error_code;
  25. __le16 req_type;
  26. __le16 seq_id;
  27. __le16 resp_len;
  28. };
  29. #define CMD_DISCR_TLV_ENCAP 0x8000UL
  30. #define CMD_DISCR_LAST CMD_DISCR_TLV_ENCAP
  31. #define TLV_TYPE_HWRM_REQUEST 0x1UL
  32. #define TLV_TYPE_HWRM_RESPONSE 0x2UL
  33. #define TLV_TYPE_ROCE_SP_COMMAND 0x3UL
  34. #define TLV_TYPE_ENGINE_CKV_DEVICE_SERIAL_NUMBER 0x8001UL
  35. #define TLV_TYPE_ENGINE_CKV_NONCE 0x8002UL
  36. #define TLV_TYPE_ENGINE_CKV_IV 0x8003UL
  37. #define TLV_TYPE_ENGINE_CKV_AUTH_TAG 0x8004UL
  38. #define TLV_TYPE_ENGINE_CKV_CIPHERTEXT 0x8005UL
  39. #define TLV_TYPE_ENGINE_CKV_ALGORITHMS 0x8006UL
  40. #define TLV_TYPE_ENGINE_CKV_ECC_PUBLIC_KEY 0x8007UL
  41. #define TLV_TYPE_ENGINE_CKV_ECDSA_SIGNATURE 0x8008UL
  42. #define TLV_TYPE_LAST TLV_TYPE_ENGINE_CKV_ECDSA_SIGNATURE
  43. /* tlv (size:64b/8B) */
  44. struct tlv {
  45. __le16 cmd_discr;
  46. u8 reserved_8b;
  47. u8 flags;
  48. #define TLV_FLAGS_MORE 0x1UL
  49. #define TLV_FLAGS_MORE_LAST 0x0UL
  50. #define TLV_FLAGS_MORE_NOT_LAST 0x1UL
  51. #define TLV_FLAGS_REQUIRED 0x2UL
  52. #define TLV_FLAGS_REQUIRED_NO (0x0UL << 1)
  53. #define TLV_FLAGS_REQUIRED_YES (0x1UL << 1)
  54. #define TLV_FLAGS_REQUIRED_LAST TLV_FLAGS_REQUIRED_YES
  55. __le16 tlv_type;
  56. __le16 length;
  57. };
  58. /* input (size:128b/16B) */
  59. struct input {
  60. __le16 req_type;
  61. __le16 cmpl_ring;
  62. __le16 seq_id;
  63. __le16 target_id;
  64. __le64 resp_addr;
  65. };
  66. /* output (size:64b/8B) */
  67. struct output {
  68. __le16 error_code;
  69. __le16 req_type;
  70. __le16 seq_id;
  71. __le16 resp_len;
  72. };
  73. /* hwrm_short_input (size:128b/16B) */
  74. struct hwrm_short_input {
  75. __le16 req_type;
  76. __le16 signature;
  77. #define SHORT_REQ_SIGNATURE_SHORT_CMD 0x4321UL
  78. #define SHORT_REQ_SIGNATURE_LAST SHORT_REQ_SIGNATURE_SHORT_CMD
  79. __le16 unused_0;
  80. __le16 size;
  81. __le64 req_addr;
  82. };
  83. /* cmd_nums (size:64b/8B) */
  84. struct cmd_nums {
  85. __le16 req_type;
  86. #define HWRM_VER_GET 0x0UL
  87. #define HWRM_FUNC_BUF_UNRGTR 0xeUL
  88. #define HWRM_FUNC_VF_CFG 0xfUL
  89. #define HWRM_RESERVED1 0x10UL
  90. #define HWRM_FUNC_RESET 0x11UL
  91. #define HWRM_FUNC_GETFID 0x12UL
  92. #define HWRM_FUNC_VF_ALLOC 0x13UL
  93. #define HWRM_FUNC_VF_FREE 0x14UL
  94. #define HWRM_FUNC_QCAPS 0x15UL
  95. #define HWRM_FUNC_QCFG 0x16UL
  96. #define HWRM_FUNC_CFG 0x17UL
  97. #define HWRM_FUNC_QSTATS 0x18UL
  98. #define HWRM_FUNC_CLR_STATS 0x19UL
  99. #define HWRM_FUNC_DRV_UNRGTR 0x1aUL
  100. #define HWRM_FUNC_VF_RESC_FREE 0x1bUL
  101. #define HWRM_FUNC_VF_VNIC_IDS_QUERY 0x1cUL
  102. #define HWRM_FUNC_DRV_RGTR 0x1dUL
  103. #define HWRM_FUNC_DRV_QVER 0x1eUL
  104. #define HWRM_FUNC_BUF_RGTR 0x1fUL
  105. #define HWRM_PORT_PHY_CFG 0x20UL
  106. #define HWRM_PORT_MAC_CFG 0x21UL
  107. #define HWRM_PORT_TS_QUERY 0x22UL
  108. #define HWRM_PORT_QSTATS 0x23UL
  109. #define HWRM_PORT_LPBK_QSTATS 0x24UL
  110. #define HWRM_PORT_CLR_STATS 0x25UL
  111. #define HWRM_PORT_LPBK_CLR_STATS 0x26UL
  112. #define HWRM_PORT_PHY_QCFG 0x27UL
  113. #define HWRM_PORT_MAC_QCFG 0x28UL
  114. #define HWRM_PORT_MAC_PTP_QCFG 0x29UL
  115. #define HWRM_PORT_PHY_QCAPS 0x2aUL
  116. #define HWRM_PORT_PHY_I2C_WRITE 0x2bUL
  117. #define HWRM_PORT_PHY_I2C_READ 0x2cUL
  118. #define HWRM_PORT_LED_CFG 0x2dUL
  119. #define HWRM_PORT_LED_QCFG 0x2eUL
  120. #define HWRM_PORT_LED_QCAPS 0x2fUL
  121. #define HWRM_QUEUE_QPORTCFG 0x30UL
  122. #define HWRM_QUEUE_QCFG 0x31UL
  123. #define HWRM_QUEUE_CFG 0x32UL
  124. #define HWRM_FUNC_VLAN_CFG 0x33UL
  125. #define HWRM_FUNC_VLAN_QCFG 0x34UL
  126. #define HWRM_QUEUE_PFCENABLE_QCFG 0x35UL
  127. #define HWRM_QUEUE_PFCENABLE_CFG 0x36UL
  128. #define HWRM_QUEUE_PRI2COS_QCFG 0x37UL
  129. #define HWRM_QUEUE_PRI2COS_CFG 0x38UL
  130. #define HWRM_QUEUE_COS2BW_QCFG 0x39UL
  131. #define HWRM_QUEUE_COS2BW_CFG 0x3aUL
  132. #define HWRM_QUEUE_DSCP_QCAPS 0x3bUL
  133. #define HWRM_QUEUE_DSCP2PRI_QCFG 0x3cUL
  134. #define HWRM_QUEUE_DSCP2PRI_CFG 0x3dUL
  135. #define HWRM_VNIC_ALLOC 0x40UL
  136. #define HWRM_VNIC_FREE 0x41UL
  137. #define HWRM_VNIC_CFG 0x42UL
  138. #define HWRM_VNIC_QCFG 0x43UL
  139. #define HWRM_VNIC_TPA_CFG 0x44UL
  140. #define HWRM_VNIC_TPA_QCFG 0x45UL
  141. #define HWRM_VNIC_RSS_CFG 0x46UL
  142. #define HWRM_VNIC_RSS_QCFG 0x47UL
  143. #define HWRM_VNIC_PLCMODES_CFG 0x48UL
  144. #define HWRM_VNIC_PLCMODES_QCFG 0x49UL
  145. #define HWRM_VNIC_QCAPS 0x4aUL
  146. #define HWRM_RING_ALLOC 0x50UL
  147. #define HWRM_RING_FREE 0x51UL
  148. #define HWRM_RING_CMPL_RING_QAGGINT_PARAMS 0x52UL
  149. #define HWRM_RING_CMPL_RING_CFG_AGGINT_PARAMS 0x53UL
  150. #define HWRM_RING_RESET 0x5eUL
  151. #define HWRM_RING_GRP_ALLOC 0x60UL
  152. #define HWRM_RING_GRP_FREE 0x61UL
  153. #define HWRM_RESERVED5 0x64UL
  154. #define HWRM_RESERVED6 0x65UL
  155. #define HWRM_VNIC_RSS_COS_LB_CTX_ALLOC 0x70UL
  156. #define HWRM_VNIC_RSS_COS_LB_CTX_FREE 0x71UL
  157. #define HWRM_CFA_L2_FILTER_ALLOC 0x90UL
  158. #define HWRM_CFA_L2_FILTER_FREE 0x91UL
  159. #define HWRM_CFA_L2_FILTER_CFG 0x92UL
  160. #define HWRM_CFA_L2_SET_RX_MASK 0x93UL
  161. #define HWRM_CFA_VLAN_ANTISPOOF_CFG 0x94UL
  162. #define HWRM_CFA_TUNNEL_FILTER_ALLOC 0x95UL
  163. #define HWRM_CFA_TUNNEL_FILTER_FREE 0x96UL
  164. #define HWRM_CFA_ENCAP_RECORD_ALLOC 0x97UL
  165. #define HWRM_CFA_ENCAP_RECORD_FREE 0x98UL
  166. #define HWRM_CFA_NTUPLE_FILTER_ALLOC 0x99UL
  167. #define HWRM_CFA_NTUPLE_FILTER_FREE 0x9aUL
  168. #define HWRM_CFA_NTUPLE_FILTER_CFG 0x9bUL
  169. #define HWRM_CFA_EM_FLOW_ALLOC 0x9cUL
  170. #define HWRM_CFA_EM_FLOW_FREE 0x9dUL
  171. #define HWRM_CFA_EM_FLOW_CFG 0x9eUL
  172. #define HWRM_TUNNEL_DST_PORT_QUERY 0xa0UL
  173. #define HWRM_TUNNEL_DST_PORT_ALLOC 0xa1UL
  174. #define HWRM_TUNNEL_DST_PORT_FREE 0xa2UL
  175. #define HWRM_STAT_CTX_ALLOC 0xb0UL
  176. #define HWRM_STAT_CTX_FREE 0xb1UL
  177. #define HWRM_STAT_CTX_QUERY 0xb2UL
  178. #define HWRM_STAT_CTX_CLR_STATS 0xb3UL
  179. #define HWRM_PORT_QSTATS_EXT 0xb4UL
  180. #define HWRM_FW_RESET 0xc0UL
  181. #define HWRM_FW_QSTATUS 0xc1UL
  182. #define HWRM_FW_SET_TIME 0xc8UL
  183. #define HWRM_FW_GET_TIME 0xc9UL
  184. #define HWRM_FW_SET_STRUCTURED_DATA 0xcaUL
  185. #define HWRM_FW_GET_STRUCTURED_DATA 0xcbUL
  186. #define HWRM_FW_IPC_MAILBOX 0xccUL
  187. #define HWRM_EXEC_FWD_RESP 0xd0UL
  188. #define HWRM_REJECT_FWD_RESP 0xd1UL
  189. #define HWRM_FWD_RESP 0xd2UL
  190. #define HWRM_FWD_ASYNC_EVENT_CMPL 0xd3UL
  191. #define HWRM_OEM_CMD 0xd4UL
  192. #define HWRM_TEMP_MONITOR_QUERY 0xe0UL
  193. #define HWRM_WOL_FILTER_ALLOC 0xf0UL
  194. #define HWRM_WOL_FILTER_FREE 0xf1UL
  195. #define HWRM_WOL_FILTER_QCFG 0xf2UL
  196. #define HWRM_WOL_REASON_QCFG 0xf3UL
  197. #define HWRM_CFA_METER_PROFILE_ALLOC 0xf5UL
  198. #define HWRM_CFA_METER_PROFILE_FREE 0xf6UL
  199. #define HWRM_CFA_METER_PROFILE_CFG 0xf7UL
  200. #define HWRM_CFA_METER_INSTANCE_ALLOC 0xf8UL
  201. #define HWRM_CFA_METER_INSTANCE_FREE 0xf9UL
  202. #define HWRM_CFA_VFR_ALLOC 0xfdUL
  203. #define HWRM_CFA_VFR_FREE 0xfeUL
  204. #define HWRM_CFA_VF_PAIR_ALLOC 0x100UL
  205. #define HWRM_CFA_VF_PAIR_FREE 0x101UL
  206. #define HWRM_CFA_VF_PAIR_INFO 0x102UL
  207. #define HWRM_CFA_FLOW_ALLOC 0x103UL
  208. #define HWRM_CFA_FLOW_FREE 0x104UL
  209. #define HWRM_CFA_FLOW_FLUSH 0x105UL
  210. #define HWRM_CFA_FLOW_STATS 0x106UL
  211. #define HWRM_CFA_FLOW_INFO 0x107UL
  212. #define HWRM_CFA_DECAP_FILTER_ALLOC 0x108UL
  213. #define HWRM_CFA_DECAP_FILTER_FREE 0x109UL
  214. #define HWRM_CFA_VLAN_ANTISPOOF_QCFG 0x10aUL
  215. #define HWRM_CFA_REDIRECT_TUNNEL_TYPE_ALLOC 0x10bUL
  216. #define HWRM_CFA_REDIRECT_TUNNEL_TYPE_FREE 0x10cUL
  217. #define HWRM_CFA_PAIR_ALLOC 0x10dUL
  218. #define HWRM_CFA_PAIR_FREE 0x10eUL
  219. #define HWRM_CFA_PAIR_INFO 0x10fUL
  220. #define HWRM_FW_IPC_MSG 0x110UL
  221. #define HWRM_CFA_REDIRECT_TUNNEL_TYPE_INFO 0x111UL
  222. #define HWRM_ENGINE_CKV_HELLO 0x12dUL
  223. #define HWRM_ENGINE_CKV_STATUS 0x12eUL
  224. #define HWRM_ENGINE_CKV_CKEK_ADD 0x12fUL
  225. #define HWRM_ENGINE_CKV_CKEK_DELETE 0x130UL
  226. #define HWRM_ENGINE_CKV_KEY_ADD 0x131UL
  227. #define HWRM_ENGINE_CKV_KEY_DELETE 0x132UL
  228. #define HWRM_ENGINE_CKV_FLUSH 0x133UL
  229. #define HWRM_ENGINE_CKV_RNG_GET 0x134UL
  230. #define HWRM_ENGINE_CKV_KEY_GEN 0x135UL
  231. #define HWRM_ENGINE_QG_CONFIG_QUERY 0x13cUL
  232. #define HWRM_ENGINE_QG_QUERY 0x13dUL
  233. #define HWRM_ENGINE_QG_METER_PROFILE_CONFIG_QUERY 0x13eUL
  234. #define HWRM_ENGINE_QG_METER_PROFILE_QUERY 0x13fUL
  235. #define HWRM_ENGINE_QG_METER_PROFILE_ALLOC 0x140UL
  236. #define HWRM_ENGINE_QG_METER_PROFILE_FREE 0x141UL
  237. #define HWRM_ENGINE_QG_METER_QUERY 0x142UL
  238. #define HWRM_ENGINE_QG_METER_BIND 0x143UL
  239. #define HWRM_ENGINE_QG_METER_UNBIND 0x144UL
  240. #define HWRM_ENGINE_QG_FUNC_BIND 0x145UL
  241. #define HWRM_ENGINE_SG_CONFIG_QUERY 0x146UL
  242. #define HWRM_ENGINE_SG_QUERY 0x147UL
  243. #define HWRM_ENGINE_SG_METER_QUERY 0x148UL
  244. #define HWRM_ENGINE_SG_METER_CONFIG 0x149UL
  245. #define HWRM_ENGINE_SG_QG_BIND 0x14aUL
  246. #define HWRM_ENGINE_QG_SG_UNBIND 0x14bUL
  247. #define HWRM_ENGINE_CONFIG_QUERY 0x154UL
  248. #define HWRM_ENGINE_STATS_CONFIG 0x155UL
  249. #define HWRM_ENGINE_STATS_CLEAR 0x156UL
  250. #define HWRM_ENGINE_STATS_QUERY 0x157UL
  251. #define HWRM_ENGINE_RQ_ALLOC 0x15eUL
  252. #define HWRM_ENGINE_RQ_FREE 0x15fUL
  253. #define HWRM_ENGINE_CQ_ALLOC 0x160UL
  254. #define HWRM_ENGINE_CQ_FREE 0x161UL
  255. #define HWRM_ENGINE_NQ_ALLOC 0x162UL
  256. #define HWRM_ENGINE_NQ_FREE 0x163UL
  257. #define HWRM_ENGINE_ON_DIE_RQE_CREDITS 0x164UL
  258. #define HWRM_FUNC_RESOURCE_QCAPS 0x190UL
  259. #define HWRM_FUNC_VF_RESOURCE_CFG 0x191UL
  260. #define HWRM_SELFTEST_QLIST 0x200UL
  261. #define HWRM_SELFTEST_EXEC 0x201UL
  262. #define HWRM_SELFTEST_IRQ 0x202UL
  263. #define HWRM_SELFTEST_RETRIEVE_SERDES_DATA 0x203UL
  264. #define HWRM_PCIE_QSTATS 0x204UL
  265. #define HWRM_DBG_READ_DIRECT 0xff10UL
  266. #define HWRM_DBG_READ_INDIRECT 0xff11UL
  267. #define HWRM_DBG_WRITE_DIRECT 0xff12UL
  268. #define HWRM_DBG_WRITE_INDIRECT 0xff13UL
  269. #define HWRM_DBG_DUMP 0xff14UL
  270. #define HWRM_DBG_ERASE_NVM 0xff15UL
  271. #define HWRM_DBG_CFG 0xff16UL
  272. #define HWRM_DBG_COREDUMP_LIST 0xff17UL
  273. #define HWRM_DBG_COREDUMP_INITIATE 0xff18UL
  274. #define HWRM_DBG_COREDUMP_RETRIEVE 0xff19UL
  275. #define HWRM_NVM_FACTORY_DEFAULTS 0xffeeUL
  276. #define HWRM_NVM_VALIDATE_OPTION 0xffefUL
  277. #define HWRM_NVM_FLUSH 0xfff0UL
  278. #define HWRM_NVM_GET_VARIABLE 0xfff1UL
  279. #define HWRM_NVM_SET_VARIABLE 0xfff2UL
  280. #define HWRM_NVM_INSTALL_UPDATE 0xfff3UL
  281. #define HWRM_NVM_MODIFY 0xfff4UL
  282. #define HWRM_NVM_VERIFY_UPDATE 0xfff5UL
  283. #define HWRM_NVM_GET_DEV_INFO 0xfff6UL
  284. #define HWRM_NVM_ERASE_DIR_ENTRY 0xfff7UL
  285. #define HWRM_NVM_MOD_DIR_ENTRY 0xfff8UL
  286. #define HWRM_NVM_FIND_DIR_ENTRY 0xfff9UL
  287. #define HWRM_NVM_GET_DIR_ENTRIES 0xfffaUL
  288. #define HWRM_NVM_GET_DIR_INFO 0xfffbUL
  289. #define HWRM_NVM_RAW_DUMP 0xfffcUL
  290. #define HWRM_NVM_READ 0xfffdUL
  291. #define HWRM_NVM_WRITE 0xfffeUL
  292. #define HWRM_NVM_RAW_WRITE_BLK 0xffffUL
  293. #define HWRM_LAST HWRM_NVM_RAW_WRITE_BLK
  294. __le16 unused_0[3];
  295. };
  296. /* ret_codes (size:64b/8B) */
  297. struct ret_codes {
  298. __le16 error_code;
  299. #define HWRM_ERR_CODE_SUCCESS 0x0UL
  300. #define HWRM_ERR_CODE_FAIL 0x1UL
  301. #define HWRM_ERR_CODE_INVALID_PARAMS 0x2UL
  302. #define HWRM_ERR_CODE_RESOURCE_ACCESS_DENIED 0x3UL
  303. #define HWRM_ERR_CODE_RESOURCE_ALLOC_ERROR 0x4UL
  304. #define HWRM_ERR_CODE_INVALID_FLAGS 0x5UL
  305. #define HWRM_ERR_CODE_INVALID_ENABLES 0x6UL
  306. #define HWRM_ERR_CODE_UNSUPPORTED_TLV 0x7UL
  307. #define HWRM_ERR_CODE_NO_BUFFER 0x8UL
  308. #define HWRM_ERR_CODE_HWRM_ERROR 0xfUL
  309. #define HWRM_ERR_CODE_UNKNOWN_ERR 0xfffeUL
  310. #define HWRM_ERR_CODE_CMD_NOT_SUPPORTED 0xffffUL
  311. #define HWRM_ERR_CODE_LAST HWRM_ERR_CODE_CMD_NOT_SUPPORTED
  312. __le16 unused_0[3];
  313. };
  314. /* hwrm_err_output (size:128b/16B) */
  315. struct hwrm_err_output {
  316. __le16 error_code;
  317. __le16 req_type;
  318. __le16 seq_id;
  319. __le16 resp_len;
  320. __le32 opaque_0;
  321. __le16 opaque_1;
  322. u8 cmd_err;
  323. u8 valid;
  324. };
  325. #define HWRM_NA_SIGNATURE ((__le32)(-1))
  326. #define HWRM_MAX_REQ_LEN 128
  327. #define HWRM_MAX_RESP_LEN 280
  328. #define HW_HASH_INDEX_SIZE 0x80
  329. #define HW_HASH_KEY_SIZE 40
  330. #define HWRM_RESP_VALID_KEY 1
  331. #define HWRM_VERSION_MAJOR 1
  332. #define HWRM_VERSION_MINOR 9
  333. #define HWRM_VERSION_UPDATE 1
  334. #define HWRM_VERSION_RSVD 15
  335. #define HWRM_VERSION_STR "1.9.1.15"
  336. /* hwrm_ver_get_input (size:192b/24B) */
  337. struct hwrm_ver_get_input {
  338. __le16 req_type;
  339. __le16 cmpl_ring;
  340. __le16 seq_id;
  341. __le16 target_id;
  342. __le64 resp_addr;
  343. u8 hwrm_intf_maj;
  344. u8 hwrm_intf_min;
  345. u8 hwrm_intf_upd;
  346. u8 unused_0[5];
  347. };
  348. /* hwrm_ver_get_output (size:1408b/176B) */
  349. struct hwrm_ver_get_output {
  350. __le16 error_code;
  351. __le16 req_type;
  352. __le16 seq_id;
  353. __le16 resp_len;
  354. u8 hwrm_intf_maj_8b;
  355. u8 hwrm_intf_min_8b;
  356. u8 hwrm_intf_upd_8b;
  357. u8 hwrm_intf_rsvd_8b;
  358. u8 hwrm_fw_maj_8b;
  359. u8 hwrm_fw_min_8b;
  360. u8 hwrm_fw_bld_8b;
  361. u8 hwrm_fw_rsvd_8b;
  362. u8 mgmt_fw_maj_8b;
  363. u8 mgmt_fw_min_8b;
  364. u8 mgmt_fw_bld_8b;
  365. u8 mgmt_fw_rsvd_8b;
  366. u8 netctrl_fw_maj_8b;
  367. u8 netctrl_fw_min_8b;
  368. u8 netctrl_fw_bld_8b;
  369. u8 netctrl_fw_rsvd_8b;
  370. __le32 dev_caps_cfg;
  371. #define VER_GET_RESP_DEV_CAPS_CFG_SECURE_FW_UPD_SUPPORTED 0x1UL
  372. #define VER_GET_RESP_DEV_CAPS_CFG_FW_DCBX_AGENT_SUPPORTED 0x2UL
  373. #define VER_GET_RESP_DEV_CAPS_CFG_SHORT_CMD_SUPPORTED 0x4UL
  374. #define VER_GET_RESP_DEV_CAPS_CFG_SHORT_CMD_REQUIRED 0x8UL
  375. u8 roce_fw_maj_8b;
  376. u8 roce_fw_min_8b;
  377. u8 roce_fw_bld_8b;
  378. u8 roce_fw_rsvd_8b;
  379. char hwrm_fw_name[16];
  380. char mgmt_fw_name[16];
  381. char netctrl_fw_name[16];
  382. u8 reserved2[16];
  383. char roce_fw_name[16];
  384. __le16 chip_num;
  385. u8 chip_rev;
  386. u8 chip_metal;
  387. u8 chip_bond_id;
  388. u8 chip_platform_type;
  389. #define VER_GET_RESP_CHIP_PLATFORM_TYPE_ASIC 0x0UL
  390. #define VER_GET_RESP_CHIP_PLATFORM_TYPE_FPGA 0x1UL
  391. #define VER_GET_RESP_CHIP_PLATFORM_TYPE_PALLADIUM 0x2UL
  392. #define VER_GET_RESP_CHIP_PLATFORM_TYPE_LAST VER_GET_RESP_CHIP_PLATFORM_TYPE_PALLADIUM
  393. __le16 max_req_win_len;
  394. __le16 max_resp_len;
  395. __le16 def_req_timeout;
  396. u8 flags;
  397. #define VER_GET_RESP_FLAGS_DEV_NOT_RDY 0x1UL
  398. #define VER_GET_RESP_FLAGS_EXT_VER_AVAIL 0x2UL
  399. u8 unused_0[2];
  400. u8 always_1;
  401. __le16 hwrm_intf_major;
  402. __le16 hwrm_intf_minor;
  403. __le16 hwrm_intf_build;
  404. __le16 hwrm_intf_patch;
  405. __le16 hwrm_fw_major;
  406. __le16 hwrm_fw_minor;
  407. __le16 hwrm_fw_build;
  408. __le16 hwrm_fw_patch;
  409. __le16 mgmt_fw_major;
  410. __le16 mgmt_fw_minor;
  411. __le16 mgmt_fw_build;
  412. __le16 mgmt_fw_patch;
  413. __le16 netctrl_fw_major;
  414. __le16 netctrl_fw_minor;
  415. __le16 netctrl_fw_build;
  416. __le16 netctrl_fw_patch;
  417. __le16 roce_fw_major;
  418. __le16 roce_fw_minor;
  419. __le16 roce_fw_build;
  420. __le16 roce_fw_patch;
  421. __le16 max_ext_req_len;
  422. u8 unused_1[5];
  423. u8 valid;
  424. };
  425. /* eject_cmpl (size:128b/16B) */
  426. struct eject_cmpl {
  427. __le16 type;
  428. #define EJECT_CMPL_TYPE_MASK 0x3fUL
  429. #define EJECT_CMPL_TYPE_SFT 0
  430. #define EJECT_CMPL_TYPE_STAT_EJECT 0x1aUL
  431. #define EJECT_CMPL_TYPE_LAST EJECT_CMPL_TYPE_STAT_EJECT
  432. __le16 len;
  433. __le32 opaque;
  434. __le32 v;
  435. #define EJECT_CMPL_V 0x1UL
  436. __le32 unused_2;
  437. };
  438. /* hwrm_cmpl (size:128b/16B) */
  439. struct hwrm_cmpl {
  440. __le16 type;
  441. #define CMPL_TYPE_MASK 0x3fUL
  442. #define CMPL_TYPE_SFT 0
  443. #define CMPL_TYPE_HWRM_DONE 0x20UL
  444. #define CMPL_TYPE_LAST CMPL_TYPE_HWRM_DONE
  445. __le16 sequence_id;
  446. __le32 unused_1;
  447. __le32 v;
  448. #define CMPL_V 0x1UL
  449. __le32 unused_3;
  450. };
  451. /* hwrm_fwd_req_cmpl (size:128b/16B) */
  452. struct hwrm_fwd_req_cmpl {
  453. __le16 req_len_type;
  454. #define FWD_REQ_CMPL_TYPE_MASK 0x3fUL
  455. #define FWD_REQ_CMPL_TYPE_SFT 0
  456. #define FWD_REQ_CMPL_TYPE_HWRM_FWD_REQ 0x22UL
  457. #define FWD_REQ_CMPL_TYPE_LAST FWD_REQ_CMPL_TYPE_HWRM_FWD_REQ
  458. #define FWD_REQ_CMPL_REQ_LEN_MASK 0xffc0UL
  459. #define FWD_REQ_CMPL_REQ_LEN_SFT 6
  460. __le16 source_id;
  461. __le32 unused0;
  462. __le32 req_buf_addr_v[2];
  463. #define FWD_REQ_CMPL_V 0x1UL
  464. #define FWD_REQ_CMPL_REQ_BUF_ADDR_MASK 0xfffffffeUL
  465. #define FWD_REQ_CMPL_REQ_BUF_ADDR_SFT 1
  466. };
  467. /* hwrm_fwd_resp_cmpl (size:128b/16B) */
  468. struct hwrm_fwd_resp_cmpl {
  469. __le16 type;
  470. #define FWD_RESP_CMPL_TYPE_MASK 0x3fUL
  471. #define FWD_RESP_CMPL_TYPE_SFT 0
  472. #define FWD_RESP_CMPL_TYPE_HWRM_FWD_RESP 0x24UL
  473. #define FWD_RESP_CMPL_TYPE_LAST FWD_RESP_CMPL_TYPE_HWRM_FWD_RESP
  474. __le16 source_id;
  475. __le16 resp_len;
  476. __le16 unused_1;
  477. __le32 resp_buf_addr_v[2];
  478. #define FWD_RESP_CMPL_V 0x1UL
  479. #define FWD_RESP_CMPL_RESP_BUF_ADDR_MASK 0xfffffffeUL
  480. #define FWD_RESP_CMPL_RESP_BUF_ADDR_SFT 1
  481. };
  482. /* hwrm_async_event_cmpl (size:128b/16B) */
  483. struct hwrm_async_event_cmpl {
  484. __le16 type;
  485. #define ASYNC_EVENT_CMPL_TYPE_MASK 0x3fUL
  486. #define ASYNC_EVENT_CMPL_TYPE_SFT 0
  487. #define ASYNC_EVENT_CMPL_TYPE_HWRM_ASYNC_EVENT 0x2eUL
  488. #define ASYNC_EVENT_CMPL_TYPE_LAST ASYNC_EVENT_CMPL_TYPE_HWRM_ASYNC_EVENT
  489. __le16 event_id;
  490. #define ASYNC_EVENT_CMPL_EVENT_ID_LINK_STATUS_CHANGE 0x0UL
  491. #define ASYNC_EVENT_CMPL_EVENT_ID_LINK_MTU_CHANGE 0x1UL
  492. #define ASYNC_EVENT_CMPL_EVENT_ID_LINK_SPEED_CHANGE 0x2UL
  493. #define ASYNC_EVENT_CMPL_EVENT_ID_DCB_CONFIG_CHANGE 0x3UL
  494. #define ASYNC_EVENT_CMPL_EVENT_ID_PORT_CONN_NOT_ALLOWED 0x4UL
  495. #define ASYNC_EVENT_CMPL_EVENT_ID_LINK_SPEED_CFG_NOT_ALLOWED 0x5UL
  496. #define ASYNC_EVENT_CMPL_EVENT_ID_LINK_SPEED_CFG_CHANGE 0x6UL
  497. #define ASYNC_EVENT_CMPL_EVENT_ID_PORT_PHY_CFG_CHANGE 0x7UL
  498. #define ASYNC_EVENT_CMPL_EVENT_ID_FUNC_DRVR_UNLOAD 0x10UL
  499. #define ASYNC_EVENT_CMPL_EVENT_ID_FUNC_DRVR_LOAD 0x11UL
  500. #define ASYNC_EVENT_CMPL_EVENT_ID_FUNC_FLR_PROC_CMPLT 0x12UL
  501. #define ASYNC_EVENT_CMPL_EVENT_ID_PF_DRVR_UNLOAD 0x20UL
  502. #define ASYNC_EVENT_CMPL_EVENT_ID_PF_DRVR_LOAD 0x21UL
  503. #define ASYNC_EVENT_CMPL_EVENT_ID_VF_FLR 0x30UL
  504. #define ASYNC_EVENT_CMPL_EVENT_ID_VF_MAC_ADDR_CHANGE 0x31UL
  505. #define ASYNC_EVENT_CMPL_EVENT_ID_PF_VF_COMM_STATUS_CHANGE 0x32UL
  506. #define ASYNC_EVENT_CMPL_EVENT_ID_VF_CFG_CHANGE 0x33UL
  507. #define ASYNC_EVENT_CMPL_EVENT_ID_LLFC_PFC_CHANGE 0x34UL
  508. #define ASYNC_EVENT_CMPL_EVENT_ID_HWRM_ERROR 0xffUL
  509. #define ASYNC_EVENT_CMPL_EVENT_ID_LAST ASYNC_EVENT_CMPL_EVENT_ID_HWRM_ERROR
  510. __le32 event_data2;
  511. u8 opaque_v;
  512. #define ASYNC_EVENT_CMPL_V 0x1UL
  513. #define ASYNC_EVENT_CMPL_OPAQUE_MASK 0xfeUL
  514. #define ASYNC_EVENT_CMPL_OPAQUE_SFT 1
  515. u8 timestamp_lo;
  516. __le16 timestamp_hi;
  517. __le32 event_data1;
  518. };
  519. /* hwrm_async_event_cmpl_link_status_change (size:128b/16B) */
  520. struct hwrm_async_event_cmpl_link_status_change {
  521. __le16 type;
  522. #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_TYPE_MASK 0x3fUL
  523. #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_TYPE_SFT 0
  524. #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_TYPE_HWRM_ASYNC_EVENT 0x2eUL
  525. #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_TYPE_LAST ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_TYPE_HWRM_ASYNC_EVENT
  526. __le16 event_id;
  527. #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_EVENT_ID_LINK_STATUS_CHANGE 0x0UL
  528. #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_EVENT_ID_LAST ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_EVENT_ID_LINK_STATUS_CHANGE
  529. __le32 event_data2;
  530. u8 opaque_v;
  531. #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_V 0x1UL
  532. #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_OPAQUE_MASK 0xfeUL
  533. #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_OPAQUE_SFT 1
  534. u8 timestamp_lo;
  535. __le16 timestamp_hi;
  536. __le32 event_data1;
  537. #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_EVENT_DATA1_LINK_CHANGE 0x1UL
  538. #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_EVENT_DATA1_LINK_CHANGE_DOWN 0x0UL
  539. #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_EVENT_DATA1_LINK_CHANGE_UP 0x1UL
  540. #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_EVENT_DATA1_LINK_CHANGE_LAST ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_EVENT_DATA1_LINK_CHANGE_UP
  541. #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_EVENT_DATA1_PORT_MASK 0xeUL
  542. #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_EVENT_DATA1_PORT_SFT 1
  543. #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_EVENT_DATA1_PORT_ID_MASK 0xffff0UL
  544. #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_EVENT_DATA1_PORT_ID_SFT 4
  545. };
  546. /* hwrm_async_event_cmpl_port_conn_not_allowed (size:128b/16B) */
  547. struct hwrm_async_event_cmpl_port_conn_not_allowed {
  548. __le16 type;
  549. #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_TYPE_MASK 0x3fUL
  550. #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_TYPE_SFT 0
  551. #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_TYPE_HWRM_ASYNC_EVENT 0x2eUL
  552. #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_TYPE_LAST ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_TYPE_HWRM_ASYNC_EVENT
  553. __le16 event_id;
  554. #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_ID_PORT_CONN_NOT_ALLOWED 0x4UL
  555. #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_ID_LAST ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_ID_PORT_CONN_NOT_ALLOWED
  556. __le32 event_data2;
  557. u8 opaque_v;
  558. #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_V 0x1UL
  559. #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_OPAQUE_MASK 0xfeUL
  560. #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_OPAQUE_SFT 1
  561. u8 timestamp_lo;
  562. __le16 timestamp_hi;
  563. __le32 event_data1;
  564. #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_PORT_ID_MASK 0xffffUL
  565. #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_PORT_ID_SFT 0
  566. #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_ENFORCEMENT_POLICY_MASK 0xff0000UL
  567. #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_ENFORCEMENT_POLICY_SFT 16
  568. #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_ENFORCEMENT_POLICY_NONE (0x0UL << 16)
  569. #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_ENFORCEMENT_POLICY_DISABLETX (0x1UL << 16)
  570. #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_ENFORCEMENT_POLICY_WARNINGMSG (0x2UL << 16)
  571. #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_ENFORCEMENT_POLICY_PWRDOWN (0x3UL << 16)
  572. #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_ENFORCEMENT_POLICY_LAST ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_ENFORCEMENT_POLICY_PWRDOWN
  573. };
  574. /* hwrm_async_event_cmpl_link_speed_cfg_change (size:128b/16B) */
  575. struct hwrm_async_event_cmpl_link_speed_cfg_change {
  576. __le16 type;
  577. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_CHANGE_TYPE_MASK 0x3fUL
  578. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_CHANGE_TYPE_SFT 0
  579. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_CHANGE_TYPE_HWRM_ASYNC_EVENT 0x2eUL
  580. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_CHANGE_TYPE_LAST ASYNC_EVENT_CMPL_LINK_SPEED_CFG_CHANGE_TYPE_HWRM_ASYNC_EVENT
  581. __le16 event_id;
  582. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_CHANGE_EVENT_ID_LINK_SPEED_CFG_CHANGE 0x6UL
  583. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_CHANGE_EVENT_ID_LAST ASYNC_EVENT_CMPL_LINK_SPEED_CFG_CHANGE_EVENT_ID_LINK_SPEED_CFG_CHANGE
  584. __le32 event_data2;
  585. u8 opaque_v;
  586. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_CHANGE_V 0x1UL
  587. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_CHANGE_OPAQUE_MASK 0xfeUL
  588. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_CHANGE_OPAQUE_SFT 1
  589. u8 timestamp_lo;
  590. __le16 timestamp_hi;
  591. __le32 event_data1;
  592. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_CHANGE_EVENT_DATA1_PORT_ID_MASK 0xffffUL
  593. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_CHANGE_EVENT_DATA1_PORT_ID_SFT 0
  594. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_CHANGE_EVENT_DATA1_SUPPORTED_LINK_SPEEDS_CHANGE 0x10000UL
  595. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_CHANGE_EVENT_DATA1_ILLEGAL_LINK_SPEED_CFG 0x20000UL
  596. };
  597. /* hwrm_async_event_cmpl_vf_cfg_change (size:128b/16B) */
  598. struct hwrm_async_event_cmpl_vf_cfg_change {
  599. __le16 type;
  600. #define ASYNC_EVENT_CMPL_VF_CFG_CHANGE_TYPE_MASK 0x3fUL
  601. #define ASYNC_EVENT_CMPL_VF_CFG_CHANGE_TYPE_SFT 0
  602. #define ASYNC_EVENT_CMPL_VF_CFG_CHANGE_TYPE_HWRM_ASYNC_EVENT 0x2eUL
  603. #define ASYNC_EVENT_CMPL_VF_CFG_CHANGE_TYPE_LAST ASYNC_EVENT_CMPL_VF_CFG_CHANGE_TYPE_HWRM_ASYNC_EVENT
  604. __le16 event_id;
  605. #define ASYNC_EVENT_CMPL_VF_CFG_CHANGE_EVENT_ID_VF_CFG_CHANGE 0x33UL
  606. #define ASYNC_EVENT_CMPL_VF_CFG_CHANGE_EVENT_ID_LAST ASYNC_EVENT_CMPL_VF_CFG_CHANGE_EVENT_ID_VF_CFG_CHANGE
  607. __le32 event_data2;
  608. u8 opaque_v;
  609. #define ASYNC_EVENT_CMPL_VF_CFG_CHANGE_V 0x1UL
  610. #define ASYNC_EVENT_CMPL_VF_CFG_CHANGE_OPAQUE_MASK 0xfeUL
  611. #define ASYNC_EVENT_CMPL_VF_CFG_CHANGE_OPAQUE_SFT 1
  612. u8 timestamp_lo;
  613. __le16 timestamp_hi;
  614. __le32 event_data1;
  615. #define ASYNC_EVENT_CMPL_VF_CFG_CHANGE_EVENT_DATA1_MTU_CHANGE 0x1UL
  616. #define ASYNC_EVENT_CMPL_VF_CFG_CHANGE_EVENT_DATA1_MRU_CHANGE 0x2UL
  617. #define ASYNC_EVENT_CMPL_VF_CFG_CHANGE_EVENT_DATA1_DFLT_MAC_ADDR_CHANGE 0x4UL
  618. #define ASYNC_EVENT_CMPL_VF_CFG_CHANGE_EVENT_DATA1_DFLT_VLAN_CHANGE 0x8UL
  619. };
  620. /* hwrm_func_reset_input (size:192b/24B) */
  621. struct hwrm_func_reset_input {
  622. __le16 req_type;
  623. __le16 cmpl_ring;
  624. __le16 seq_id;
  625. __le16 target_id;
  626. __le64 resp_addr;
  627. __le32 enables;
  628. #define FUNC_RESET_REQ_ENABLES_VF_ID_VALID 0x1UL
  629. __le16 vf_id;
  630. u8 func_reset_level;
  631. #define FUNC_RESET_REQ_FUNC_RESET_LEVEL_RESETALL 0x0UL
  632. #define FUNC_RESET_REQ_FUNC_RESET_LEVEL_RESETME 0x1UL
  633. #define FUNC_RESET_REQ_FUNC_RESET_LEVEL_RESETCHILDREN 0x2UL
  634. #define FUNC_RESET_REQ_FUNC_RESET_LEVEL_RESETVF 0x3UL
  635. #define FUNC_RESET_REQ_FUNC_RESET_LEVEL_LAST FUNC_RESET_REQ_FUNC_RESET_LEVEL_RESETVF
  636. u8 unused_0;
  637. };
  638. /* hwrm_func_reset_output (size:128b/16B) */
  639. struct hwrm_func_reset_output {
  640. __le16 error_code;
  641. __le16 req_type;
  642. __le16 seq_id;
  643. __le16 resp_len;
  644. u8 unused_0[7];
  645. u8 valid;
  646. };
  647. /* hwrm_func_getfid_input (size:192b/24B) */
  648. struct hwrm_func_getfid_input {
  649. __le16 req_type;
  650. __le16 cmpl_ring;
  651. __le16 seq_id;
  652. __le16 target_id;
  653. __le64 resp_addr;
  654. __le32 enables;
  655. #define FUNC_GETFID_REQ_ENABLES_PCI_ID 0x1UL
  656. __le16 pci_id;
  657. u8 unused_0[2];
  658. };
  659. /* hwrm_func_getfid_output (size:128b/16B) */
  660. struct hwrm_func_getfid_output {
  661. __le16 error_code;
  662. __le16 req_type;
  663. __le16 seq_id;
  664. __le16 resp_len;
  665. __le16 fid;
  666. u8 unused_0[5];
  667. u8 valid;
  668. };
  669. /* hwrm_func_vf_alloc_input (size:192b/24B) */
  670. struct hwrm_func_vf_alloc_input {
  671. __le16 req_type;
  672. __le16 cmpl_ring;
  673. __le16 seq_id;
  674. __le16 target_id;
  675. __le64 resp_addr;
  676. __le32 enables;
  677. #define FUNC_VF_ALLOC_REQ_ENABLES_FIRST_VF_ID 0x1UL
  678. __le16 first_vf_id;
  679. __le16 num_vfs;
  680. };
  681. /* hwrm_func_vf_alloc_output (size:128b/16B) */
  682. struct hwrm_func_vf_alloc_output {
  683. __le16 error_code;
  684. __le16 req_type;
  685. __le16 seq_id;
  686. __le16 resp_len;
  687. __le16 first_vf_id;
  688. u8 unused_0[5];
  689. u8 valid;
  690. };
  691. /* hwrm_func_vf_free_input (size:192b/24B) */
  692. struct hwrm_func_vf_free_input {
  693. __le16 req_type;
  694. __le16 cmpl_ring;
  695. __le16 seq_id;
  696. __le16 target_id;
  697. __le64 resp_addr;
  698. __le32 enables;
  699. #define FUNC_VF_FREE_REQ_ENABLES_FIRST_VF_ID 0x1UL
  700. __le16 first_vf_id;
  701. __le16 num_vfs;
  702. };
  703. /* hwrm_func_vf_free_output (size:128b/16B) */
  704. struct hwrm_func_vf_free_output {
  705. __le16 error_code;
  706. __le16 req_type;
  707. __le16 seq_id;
  708. __le16 resp_len;
  709. u8 unused_0[7];
  710. u8 valid;
  711. };
  712. /* hwrm_func_vf_cfg_input (size:448b/56B) */
  713. struct hwrm_func_vf_cfg_input {
  714. __le16 req_type;
  715. __le16 cmpl_ring;
  716. __le16 seq_id;
  717. __le16 target_id;
  718. __le64 resp_addr;
  719. __le32 enables;
  720. #define FUNC_VF_CFG_REQ_ENABLES_MTU 0x1UL
  721. #define FUNC_VF_CFG_REQ_ENABLES_GUEST_VLAN 0x2UL
  722. #define FUNC_VF_CFG_REQ_ENABLES_ASYNC_EVENT_CR 0x4UL
  723. #define FUNC_VF_CFG_REQ_ENABLES_DFLT_MAC_ADDR 0x8UL
  724. #define FUNC_VF_CFG_REQ_ENABLES_NUM_RSSCOS_CTXS 0x10UL
  725. #define FUNC_VF_CFG_REQ_ENABLES_NUM_CMPL_RINGS 0x20UL
  726. #define FUNC_VF_CFG_REQ_ENABLES_NUM_TX_RINGS 0x40UL
  727. #define FUNC_VF_CFG_REQ_ENABLES_NUM_RX_RINGS 0x80UL
  728. #define FUNC_VF_CFG_REQ_ENABLES_NUM_L2_CTXS 0x100UL
  729. #define FUNC_VF_CFG_REQ_ENABLES_NUM_VNICS 0x200UL
  730. #define FUNC_VF_CFG_REQ_ENABLES_NUM_STAT_CTXS 0x400UL
  731. #define FUNC_VF_CFG_REQ_ENABLES_NUM_HW_RING_GRPS 0x800UL
  732. __le16 mtu;
  733. __le16 guest_vlan;
  734. __le16 async_event_cr;
  735. u8 dflt_mac_addr[6];
  736. __le32 flags;
  737. #define FUNC_VF_CFG_REQ_FLAGS_TX_ASSETS_TEST 0x1UL
  738. #define FUNC_VF_CFG_REQ_FLAGS_RX_ASSETS_TEST 0x2UL
  739. #define FUNC_VF_CFG_REQ_FLAGS_CMPL_ASSETS_TEST 0x4UL
  740. #define FUNC_VF_CFG_REQ_FLAGS_RSSCOS_CTX_ASSETS_TEST 0x8UL
  741. #define FUNC_VF_CFG_REQ_FLAGS_RING_GRP_ASSETS_TEST 0x10UL
  742. #define FUNC_VF_CFG_REQ_FLAGS_STAT_CTX_ASSETS_TEST 0x20UL
  743. #define FUNC_VF_CFG_REQ_FLAGS_VNIC_ASSETS_TEST 0x40UL
  744. #define FUNC_VF_CFG_REQ_FLAGS_L2_CTX_ASSETS_TEST 0x80UL
  745. __le16 num_rsscos_ctxs;
  746. __le16 num_cmpl_rings;
  747. __le16 num_tx_rings;
  748. __le16 num_rx_rings;
  749. __le16 num_l2_ctxs;
  750. __le16 num_vnics;
  751. __le16 num_stat_ctxs;
  752. __le16 num_hw_ring_grps;
  753. u8 unused_0[4];
  754. };
  755. /* hwrm_func_vf_cfg_output (size:128b/16B) */
  756. struct hwrm_func_vf_cfg_output {
  757. __le16 error_code;
  758. __le16 req_type;
  759. __le16 seq_id;
  760. __le16 resp_len;
  761. u8 unused_0[7];
  762. u8 valid;
  763. };
  764. /* hwrm_func_qcaps_input (size:192b/24B) */
  765. struct hwrm_func_qcaps_input {
  766. __le16 req_type;
  767. __le16 cmpl_ring;
  768. __le16 seq_id;
  769. __le16 target_id;
  770. __le64 resp_addr;
  771. __le16 fid;
  772. u8 unused_0[6];
  773. };
  774. /* hwrm_func_qcaps_output (size:640b/80B) */
  775. struct hwrm_func_qcaps_output {
  776. __le16 error_code;
  777. __le16 req_type;
  778. __le16 seq_id;
  779. __le16 resp_len;
  780. __le16 fid;
  781. __le16 port_id;
  782. __le32 flags;
  783. #define FUNC_QCAPS_RESP_FLAGS_PUSH_MODE_SUPPORTED 0x1UL
  784. #define FUNC_QCAPS_RESP_FLAGS_GLOBAL_MSIX_AUTOMASKING 0x2UL
  785. #define FUNC_QCAPS_RESP_FLAGS_PTP_SUPPORTED 0x4UL
  786. #define FUNC_QCAPS_RESP_FLAGS_ROCE_V1_SUPPORTED 0x8UL
  787. #define FUNC_QCAPS_RESP_FLAGS_ROCE_V2_SUPPORTED 0x10UL
  788. #define FUNC_QCAPS_RESP_FLAGS_WOL_MAGICPKT_SUPPORTED 0x20UL
  789. #define FUNC_QCAPS_RESP_FLAGS_WOL_BMP_SUPPORTED 0x40UL
  790. #define FUNC_QCAPS_RESP_FLAGS_TX_RING_RL_SUPPORTED 0x80UL
  791. #define FUNC_QCAPS_RESP_FLAGS_TX_BW_CFG_SUPPORTED 0x100UL
  792. #define FUNC_QCAPS_RESP_FLAGS_VF_TX_RING_RL_SUPPORTED 0x200UL
  793. #define FUNC_QCAPS_RESP_FLAGS_VF_BW_CFG_SUPPORTED 0x400UL
  794. #define FUNC_QCAPS_RESP_FLAGS_STD_TX_RING_MODE_SUPPORTED 0x800UL
  795. #define FUNC_QCAPS_RESP_FLAGS_GENEVE_TUN_FLAGS_SUPPORTED 0x1000UL
  796. #define FUNC_QCAPS_RESP_FLAGS_NVGRE_TUN_FLAGS_SUPPORTED 0x2000UL
  797. #define FUNC_QCAPS_RESP_FLAGS_GRE_TUN_FLAGS_SUPPORTED 0x4000UL
  798. #define FUNC_QCAPS_RESP_FLAGS_MPLS_TUN_FLAGS_SUPPORTED 0x8000UL
  799. #define FUNC_QCAPS_RESP_FLAGS_PCIE_STATS_SUPPORTED 0x10000UL
  800. u8 mac_address[6];
  801. __le16 max_rsscos_ctx;
  802. __le16 max_cmpl_rings;
  803. __le16 max_tx_rings;
  804. __le16 max_rx_rings;
  805. __le16 max_l2_ctxs;
  806. __le16 max_vnics;
  807. __le16 first_vf_id;
  808. __le16 max_vfs;
  809. __le16 max_stat_ctx;
  810. __le32 max_encap_records;
  811. __le32 max_decap_records;
  812. __le32 max_tx_em_flows;
  813. __le32 max_tx_wm_flows;
  814. __le32 max_rx_em_flows;
  815. __le32 max_rx_wm_flows;
  816. __le32 max_mcast_filters;
  817. __le32 max_flow_id;
  818. __le32 max_hw_ring_grps;
  819. __le16 max_sp_tx_rings;
  820. u8 unused_0;
  821. u8 valid;
  822. };
  823. /* hwrm_func_qcfg_input (size:192b/24B) */
  824. struct hwrm_func_qcfg_input {
  825. __le16 req_type;
  826. __le16 cmpl_ring;
  827. __le16 seq_id;
  828. __le16 target_id;
  829. __le64 resp_addr;
  830. __le16 fid;
  831. u8 unused_0[6];
  832. };
  833. /* hwrm_func_qcfg_output (size:640b/80B) */
  834. struct hwrm_func_qcfg_output {
  835. __le16 error_code;
  836. __le16 req_type;
  837. __le16 seq_id;
  838. __le16 resp_len;
  839. __le16 fid;
  840. __le16 port_id;
  841. __le16 vlan;
  842. __le16 flags;
  843. #define FUNC_QCFG_RESP_FLAGS_OOB_WOL_MAGICPKT_ENABLED 0x1UL
  844. #define FUNC_QCFG_RESP_FLAGS_OOB_WOL_BMP_ENABLED 0x2UL
  845. #define FUNC_QCFG_RESP_FLAGS_FW_DCBX_AGENT_ENABLED 0x4UL
  846. #define FUNC_QCFG_RESP_FLAGS_STD_TX_RING_MODE_ENABLED 0x8UL
  847. #define FUNC_QCFG_RESP_FLAGS_FW_LLDP_AGENT_ENABLED 0x10UL
  848. #define FUNC_QCFG_RESP_FLAGS_MULTI_HOST 0x20UL
  849. u8 mac_address[6];
  850. __le16 pci_id;
  851. __le16 alloc_rsscos_ctx;
  852. __le16 alloc_cmpl_rings;
  853. __le16 alloc_tx_rings;
  854. __le16 alloc_rx_rings;
  855. __le16 alloc_l2_ctx;
  856. __le16 alloc_vnics;
  857. __le16 mtu;
  858. __le16 mru;
  859. __le16 stat_ctx_id;
  860. u8 port_partition_type;
  861. #define FUNC_QCFG_RESP_PORT_PARTITION_TYPE_SPF 0x0UL
  862. #define FUNC_QCFG_RESP_PORT_PARTITION_TYPE_MPFS 0x1UL
  863. #define FUNC_QCFG_RESP_PORT_PARTITION_TYPE_NPAR1_0 0x2UL
  864. #define FUNC_QCFG_RESP_PORT_PARTITION_TYPE_NPAR1_5 0x3UL
  865. #define FUNC_QCFG_RESP_PORT_PARTITION_TYPE_NPAR2_0 0x4UL
  866. #define FUNC_QCFG_RESP_PORT_PARTITION_TYPE_UNKNOWN 0xffUL
  867. #define FUNC_QCFG_RESP_PORT_PARTITION_TYPE_LAST FUNC_QCFG_RESP_PORT_PARTITION_TYPE_UNKNOWN
  868. u8 port_pf_cnt;
  869. #define FUNC_QCFG_RESP_PORT_PF_CNT_UNAVAIL 0x0UL
  870. #define FUNC_QCFG_RESP_PORT_PF_CNT_LAST FUNC_QCFG_RESP_PORT_PF_CNT_UNAVAIL
  871. __le16 dflt_vnic_id;
  872. __le16 max_mtu_configured;
  873. __le32 min_bw;
  874. #define FUNC_QCFG_RESP_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  875. #define FUNC_QCFG_RESP_MIN_BW_BW_VALUE_SFT 0
  876. #define FUNC_QCFG_RESP_MIN_BW_SCALE 0x10000000UL
  877. #define FUNC_QCFG_RESP_MIN_BW_SCALE_BITS (0x0UL << 28)
  878. #define FUNC_QCFG_RESP_MIN_BW_SCALE_BYTES (0x1UL << 28)
  879. #define FUNC_QCFG_RESP_MIN_BW_SCALE_LAST FUNC_QCFG_RESP_MIN_BW_SCALE_BYTES
  880. #define FUNC_QCFG_RESP_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  881. #define FUNC_QCFG_RESP_MIN_BW_BW_VALUE_UNIT_SFT 29
  882. #define FUNC_QCFG_RESP_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  883. #define FUNC_QCFG_RESP_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  884. #define FUNC_QCFG_RESP_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  885. #define FUNC_QCFG_RESP_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  886. #define FUNC_QCFG_RESP_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  887. #define FUNC_QCFG_RESP_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  888. #define FUNC_QCFG_RESP_MIN_BW_BW_VALUE_UNIT_LAST FUNC_QCFG_RESP_MIN_BW_BW_VALUE_UNIT_INVALID
  889. __le32 max_bw;
  890. #define FUNC_QCFG_RESP_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  891. #define FUNC_QCFG_RESP_MAX_BW_BW_VALUE_SFT 0
  892. #define FUNC_QCFG_RESP_MAX_BW_SCALE 0x10000000UL
  893. #define FUNC_QCFG_RESP_MAX_BW_SCALE_BITS (0x0UL << 28)
  894. #define FUNC_QCFG_RESP_MAX_BW_SCALE_BYTES (0x1UL << 28)
  895. #define FUNC_QCFG_RESP_MAX_BW_SCALE_LAST FUNC_QCFG_RESP_MAX_BW_SCALE_BYTES
  896. #define FUNC_QCFG_RESP_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  897. #define FUNC_QCFG_RESP_MAX_BW_BW_VALUE_UNIT_SFT 29
  898. #define FUNC_QCFG_RESP_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  899. #define FUNC_QCFG_RESP_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  900. #define FUNC_QCFG_RESP_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  901. #define FUNC_QCFG_RESP_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  902. #define FUNC_QCFG_RESP_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  903. #define FUNC_QCFG_RESP_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  904. #define FUNC_QCFG_RESP_MAX_BW_BW_VALUE_UNIT_LAST FUNC_QCFG_RESP_MAX_BW_BW_VALUE_UNIT_INVALID
  905. u8 evb_mode;
  906. #define FUNC_QCFG_RESP_EVB_MODE_NO_EVB 0x0UL
  907. #define FUNC_QCFG_RESP_EVB_MODE_VEB 0x1UL
  908. #define FUNC_QCFG_RESP_EVB_MODE_VEPA 0x2UL
  909. #define FUNC_QCFG_RESP_EVB_MODE_LAST FUNC_QCFG_RESP_EVB_MODE_VEPA
  910. u8 options;
  911. #define FUNC_QCFG_RESP_OPTIONS_CACHE_LINESIZE_MASK 0x3UL
  912. #define FUNC_QCFG_RESP_OPTIONS_CACHE_LINESIZE_SFT 0
  913. #define FUNC_QCFG_RESP_OPTIONS_CACHE_LINESIZE_SIZE_64 0x0UL
  914. #define FUNC_QCFG_RESP_OPTIONS_CACHE_LINESIZE_SIZE_128 0x1UL
  915. #define FUNC_QCFG_RESP_OPTIONS_CACHE_LINESIZE_LAST FUNC_QCFG_RESP_OPTIONS_CACHE_LINESIZE_SIZE_128
  916. #define FUNC_QCFG_RESP_OPTIONS_RSVD_MASK 0xfcUL
  917. #define FUNC_QCFG_RESP_OPTIONS_RSVD_SFT 2
  918. __le16 alloc_vfs;
  919. __le32 alloc_mcast_filters;
  920. __le32 alloc_hw_ring_grps;
  921. __le16 alloc_sp_tx_rings;
  922. __le16 alloc_stat_ctx;
  923. u8 unused_2[7];
  924. u8 valid;
  925. };
  926. /* hwrm_func_vlan_cfg_input (size:384b/48B) */
  927. struct hwrm_func_vlan_cfg_input {
  928. __le16 req_type;
  929. __le16 cmpl_ring;
  930. __le16 seq_id;
  931. __le16 target_id;
  932. __le64 resp_addr;
  933. __le16 fid;
  934. u8 unused_0[2];
  935. __le32 enables;
  936. #define FUNC_VLAN_CFG_REQ_ENABLES_STAG_VID 0x1UL
  937. #define FUNC_VLAN_CFG_REQ_ENABLES_CTAG_VID 0x2UL
  938. #define FUNC_VLAN_CFG_REQ_ENABLES_STAG_PCP 0x4UL
  939. #define FUNC_VLAN_CFG_REQ_ENABLES_CTAG_PCP 0x8UL
  940. #define FUNC_VLAN_CFG_REQ_ENABLES_STAG_TPID 0x10UL
  941. #define FUNC_VLAN_CFG_REQ_ENABLES_CTAG_TPID 0x20UL
  942. __le16 stag_vid;
  943. u8 stag_pcp;
  944. u8 unused_1;
  945. __be16 stag_tpid;
  946. __le16 ctag_vid;
  947. u8 ctag_pcp;
  948. u8 unused_2;
  949. __be16 ctag_tpid;
  950. __le32 rsvd1;
  951. __le32 rsvd2;
  952. u8 unused_3[4];
  953. };
  954. /* hwrm_func_vlan_cfg_output (size:128b/16B) */
  955. struct hwrm_func_vlan_cfg_output {
  956. __le16 error_code;
  957. __le16 req_type;
  958. __le16 seq_id;
  959. __le16 resp_len;
  960. u8 unused_0[7];
  961. u8 valid;
  962. };
  963. /* hwrm_func_cfg_input (size:704b/88B) */
  964. struct hwrm_func_cfg_input {
  965. __le16 req_type;
  966. __le16 cmpl_ring;
  967. __le16 seq_id;
  968. __le16 target_id;
  969. __le64 resp_addr;
  970. __le16 fid;
  971. u8 unused_0[2];
  972. __le32 flags;
  973. #define FUNC_CFG_REQ_FLAGS_SRC_MAC_ADDR_CHECK_DISABLE 0x1UL
  974. #define FUNC_CFG_REQ_FLAGS_SRC_MAC_ADDR_CHECK_ENABLE 0x2UL
  975. #define FUNC_CFG_REQ_FLAGS_RSVD_MASK 0x1fcUL
  976. #define FUNC_CFG_REQ_FLAGS_RSVD_SFT 2
  977. #define FUNC_CFG_REQ_FLAGS_STD_TX_RING_MODE_ENABLE 0x200UL
  978. #define FUNC_CFG_REQ_FLAGS_STD_TX_RING_MODE_DISABLE 0x400UL
  979. #define FUNC_CFG_REQ_FLAGS_VIRT_MAC_PERSIST 0x800UL
  980. #define FUNC_CFG_REQ_FLAGS_NO_AUTOCLEAR_STATISTIC 0x1000UL
  981. #define FUNC_CFG_REQ_FLAGS_TX_ASSETS_TEST 0x2000UL
  982. #define FUNC_CFG_REQ_FLAGS_RX_ASSETS_TEST 0x4000UL
  983. #define FUNC_CFG_REQ_FLAGS_CMPL_ASSETS_TEST 0x8000UL
  984. #define FUNC_CFG_REQ_FLAGS_RSSCOS_CTX_ASSETS_TEST 0x10000UL
  985. #define FUNC_CFG_REQ_FLAGS_RING_GRP_ASSETS_TEST 0x20000UL
  986. #define FUNC_CFG_REQ_FLAGS_STAT_CTX_ASSETS_TEST 0x40000UL
  987. #define FUNC_CFG_REQ_FLAGS_VNIC_ASSETS_TEST 0x80000UL
  988. #define FUNC_CFG_REQ_FLAGS_L2_CTX_ASSETS_TEST 0x100000UL
  989. __le32 enables;
  990. #define FUNC_CFG_REQ_ENABLES_MTU 0x1UL
  991. #define FUNC_CFG_REQ_ENABLES_MRU 0x2UL
  992. #define FUNC_CFG_REQ_ENABLES_NUM_RSSCOS_CTXS 0x4UL
  993. #define FUNC_CFG_REQ_ENABLES_NUM_CMPL_RINGS 0x8UL
  994. #define FUNC_CFG_REQ_ENABLES_NUM_TX_RINGS 0x10UL
  995. #define FUNC_CFG_REQ_ENABLES_NUM_RX_RINGS 0x20UL
  996. #define FUNC_CFG_REQ_ENABLES_NUM_L2_CTXS 0x40UL
  997. #define FUNC_CFG_REQ_ENABLES_NUM_VNICS 0x80UL
  998. #define FUNC_CFG_REQ_ENABLES_NUM_STAT_CTXS 0x100UL
  999. #define FUNC_CFG_REQ_ENABLES_DFLT_MAC_ADDR 0x200UL
  1000. #define FUNC_CFG_REQ_ENABLES_DFLT_VLAN 0x400UL
  1001. #define FUNC_CFG_REQ_ENABLES_DFLT_IP_ADDR 0x800UL
  1002. #define FUNC_CFG_REQ_ENABLES_MIN_BW 0x1000UL
  1003. #define FUNC_CFG_REQ_ENABLES_MAX_BW 0x2000UL
  1004. #define FUNC_CFG_REQ_ENABLES_ASYNC_EVENT_CR 0x4000UL
  1005. #define FUNC_CFG_REQ_ENABLES_VLAN_ANTISPOOF_MODE 0x8000UL
  1006. #define FUNC_CFG_REQ_ENABLES_ALLOWED_VLAN_PRIS 0x10000UL
  1007. #define FUNC_CFG_REQ_ENABLES_EVB_MODE 0x20000UL
  1008. #define FUNC_CFG_REQ_ENABLES_NUM_MCAST_FILTERS 0x40000UL
  1009. #define FUNC_CFG_REQ_ENABLES_NUM_HW_RING_GRPS 0x80000UL
  1010. #define FUNC_CFG_REQ_ENABLES_CACHE_LINESIZE 0x100000UL
  1011. __le16 mtu;
  1012. __le16 mru;
  1013. __le16 num_rsscos_ctxs;
  1014. __le16 num_cmpl_rings;
  1015. __le16 num_tx_rings;
  1016. __le16 num_rx_rings;
  1017. __le16 num_l2_ctxs;
  1018. __le16 num_vnics;
  1019. __le16 num_stat_ctxs;
  1020. __le16 num_hw_ring_grps;
  1021. u8 dflt_mac_addr[6];
  1022. __le16 dflt_vlan;
  1023. __be32 dflt_ip_addr[4];
  1024. __le32 min_bw;
  1025. #define FUNC_CFG_REQ_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  1026. #define FUNC_CFG_REQ_MIN_BW_BW_VALUE_SFT 0
  1027. #define FUNC_CFG_REQ_MIN_BW_SCALE 0x10000000UL
  1028. #define FUNC_CFG_REQ_MIN_BW_SCALE_BITS (0x0UL << 28)
  1029. #define FUNC_CFG_REQ_MIN_BW_SCALE_BYTES (0x1UL << 28)
  1030. #define FUNC_CFG_REQ_MIN_BW_SCALE_LAST FUNC_CFG_REQ_MIN_BW_SCALE_BYTES
  1031. #define FUNC_CFG_REQ_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  1032. #define FUNC_CFG_REQ_MIN_BW_BW_VALUE_UNIT_SFT 29
  1033. #define FUNC_CFG_REQ_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  1034. #define FUNC_CFG_REQ_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  1035. #define FUNC_CFG_REQ_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  1036. #define FUNC_CFG_REQ_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  1037. #define FUNC_CFG_REQ_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  1038. #define FUNC_CFG_REQ_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  1039. #define FUNC_CFG_REQ_MIN_BW_BW_VALUE_UNIT_LAST FUNC_CFG_REQ_MIN_BW_BW_VALUE_UNIT_INVALID
  1040. __le32 max_bw;
  1041. #define FUNC_CFG_REQ_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  1042. #define FUNC_CFG_REQ_MAX_BW_BW_VALUE_SFT 0
  1043. #define FUNC_CFG_REQ_MAX_BW_SCALE 0x10000000UL
  1044. #define FUNC_CFG_REQ_MAX_BW_SCALE_BITS (0x0UL << 28)
  1045. #define FUNC_CFG_REQ_MAX_BW_SCALE_BYTES (0x1UL << 28)
  1046. #define FUNC_CFG_REQ_MAX_BW_SCALE_LAST FUNC_CFG_REQ_MAX_BW_SCALE_BYTES
  1047. #define FUNC_CFG_REQ_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  1048. #define FUNC_CFG_REQ_MAX_BW_BW_VALUE_UNIT_SFT 29
  1049. #define FUNC_CFG_REQ_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  1050. #define FUNC_CFG_REQ_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  1051. #define FUNC_CFG_REQ_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  1052. #define FUNC_CFG_REQ_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  1053. #define FUNC_CFG_REQ_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  1054. #define FUNC_CFG_REQ_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  1055. #define FUNC_CFG_REQ_MAX_BW_BW_VALUE_UNIT_LAST FUNC_CFG_REQ_MAX_BW_BW_VALUE_UNIT_INVALID
  1056. __le16 async_event_cr;
  1057. u8 vlan_antispoof_mode;
  1058. #define FUNC_CFG_REQ_VLAN_ANTISPOOF_MODE_NOCHECK 0x0UL
  1059. #define FUNC_CFG_REQ_VLAN_ANTISPOOF_MODE_VALIDATE_VLAN 0x1UL
  1060. #define FUNC_CFG_REQ_VLAN_ANTISPOOF_MODE_INSERT_IF_VLANDNE 0x2UL
  1061. #define FUNC_CFG_REQ_VLAN_ANTISPOOF_MODE_INSERT_OR_OVERRIDE_VLAN 0x3UL
  1062. #define FUNC_CFG_REQ_VLAN_ANTISPOOF_MODE_LAST FUNC_CFG_REQ_VLAN_ANTISPOOF_MODE_INSERT_OR_OVERRIDE_VLAN
  1063. u8 allowed_vlan_pris;
  1064. u8 evb_mode;
  1065. #define FUNC_CFG_REQ_EVB_MODE_NO_EVB 0x0UL
  1066. #define FUNC_CFG_REQ_EVB_MODE_VEB 0x1UL
  1067. #define FUNC_CFG_REQ_EVB_MODE_VEPA 0x2UL
  1068. #define FUNC_CFG_REQ_EVB_MODE_LAST FUNC_CFG_REQ_EVB_MODE_VEPA
  1069. u8 options;
  1070. #define FUNC_CFG_REQ_OPTIONS_CACHE_LINESIZE_MASK 0x3UL
  1071. #define FUNC_CFG_REQ_OPTIONS_CACHE_LINESIZE_SFT 0
  1072. #define FUNC_CFG_REQ_OPTIONS_CACHE_LINESIZE_SIZE_64 0x0UL
  1073. #define FUNC_CFG_REQ_OPTIONS_CACHE_LINESIZE_SIZE_128 0x1UL
  1074. #define FUNC_CFG_REQ_OPTIONS_CACHE_LINESIZE_LAST FUNC_CFG_REQ_OPTIONS_CACHE_LINESIZE_SIZE_128
  1075. #define FUNC_CFG_REQ_OPTIONS_RSVD_MASK 0xfcUL
  1076. #define FUNC_CFG_REQ_OPTIONS_RSVD_SFT 2
  1077. __le16 num_mcast_filters;
  1078. };
  1079. /* hwrm_func_cfg_output (size:128b/16B) */
  1080. struct hwrm_func_cfg_output {
  1081. __le16 error_code;
  1082. __le16 req_type;
  1083. __le16 seq_id;
  1084. __le16 resp_len;
  1085. u8 unused_0[7];
  1086. u8 valid;
  1087. };
  1088. /* hwrm_func_qstats_input (size:192b/24B) */
  1089. struct hwrm_func_qstats_input {
  1090. __le16 req_type;
  1091. __le16 cmpl_ring;
  1092. __le16 seq_id;
  1093. __le16 target_id;
  1094. __le64 resp_addr;
  1095. __le16 fid;
  1096. u8 unused_0[6];
  1097. };
  1098. /* hwrm_func_qstats_output (size:1408b/176B) */
  1099. struct hwrm_func_qstats_output {
  1100. __le16 error_code;
  1101. __le16 req_type;
  1102. __le16 seq_id;
  1103. __le16 resp_len;
  1104. __le64 tx_ucast_pkts;
  1105. __le64 tx_mcast_pkts;
  1106. __le64 tx_bcast_pkts;
  1107. __le64 tx_discard_pkts;
  1108. __le64 tx_drop_pkts;
  1109. __le64 tx_ucast_bytes;
  1110. __le64 tx_mcast_bytes;
  1111. __le64 tx_bcast_bytes;
  1112. __le64 rx_ucast_pkts;
  1113. __le64 rx_mcast_pkts;
  1114. __le64 rx_bcast_pkts;
  1115. __le64 rx_discard_pkts;
  1116. __le64 rx_drop_pkts;
  1117. __le64 rx_ucast_bytes;
  1118. __le64 rx_mcast_bytes;
  1119. __le64 rx_bcast_bytes;
  1120. __le64 rx_agg_pkts;
  1121. __le64 rx_agg_bytes;
  1122. __le64 rx_agg_events;
  1123. __le64 rx_agg_aborts;
  1124. u8 unused_0[7];
  1125. u8 valid;
  1126. };
  1127. /* hwrm_func_clr_stats_input (size:192b/24B) */
  1128. struct hwrm_func_clr_stats_input {
  1129. __le16 req_type;
  1130. __le16 cmpl_ring;
  1131. __le16 seq_id;
  1132. __le16 target_id;
  1133. __le64 resp_addr;
  1134. __le16 fid;
  1135. u8 unused_0[6];
  1136. };
  1137. /* hwrm_func_clr_stats_output (size:128b/16B) */
  1138. struct hwrm_func_clr_stats_output {
  1139. __le16 error_code;
  1140. __le16 req_type;
  1141. __le16 seq_id;
  1142. __le16 resp_len;
  1143. u8 unused_0[7];
  1144. u8 valid;
  1145. };
  1146. /* hwrm_func_vf_resc_free_input (size:192b/24B) */
  1147. struct hwrm_func_vf_resc_free_input {
  1148. __le16 req_type;
  1149. __le16 cmpl_ring;
  1150. __le16 seq_id;
  1151. __le16 target_id;
  1152. __le64 resp_addr;
  1153. __le16 vf_id;
  1154. u8 unused_0[6];
  1155. };
  1156. /* hwrm_func_vf_resc_free_output (size:128b/16B) */
  1157. struct hwrm_func_vf_resc_free_output {
  1158. __le16 error_code;
  1159. __le16 req_type;
  1160. __le16 seq_id;
  1161. __le16 resp_len;
  1162. u8 unused_0[7];
  1163. u8 valid;
  1164. };
  1165. /* hwrm_func_vf_vnic_ids_query_input (size:256b/32B) */
  1166. struct hwrm_func_vf_vnic_ids_query_input {
  1167. __le16 req_type;
  1168. __le16 cmpl_ring;
  1169. __le16 seq_id;
  1170. __le16 target_id;
  1171. __le64 resp_addr;
  1172. __le16 vf_id;
  1173. u8 unused_0[2];
  1174. __le32 max_vnic_id_cnt;
  1175. __le64 vnic_id_tbl_addr;
  1176. };
  1177. /* hwrm_func_vf_vnic_ids_query_output (size:128b/16B) */
  1178. struct hwrm_func_vf_vnic_ids_query_output {
  1179. __le16 error_code;
  1180. __le16 req_type;
  1181. __le16 seq_id;
  1182. __le16 resp_len;
  1183. __le32 vnic_id_cnt;
  1184. u8 unused_0[3];
  1185. u8 valid;
  1186. };
  1187. /* hwrm_func_drv_rgtr_input (size:896b/112B) */
  1188. struct hwrm_func_drv_rgtr_input {
  1189. __le16 req_type;
  1190. __le16 cmpl_ring;
  1191. __le16 seq_id;
  1192. __le16 target_id;
  1193. __le64 resp_addr;
  1194. __le32 flags;
  1195. #define FUNC_DRV_RGTR_REQ_FLAGS_FWD_ALL_MODE 0x1UL
  1196. #define FUNC_DRV_RGTR_REQ_FLAGS_FWD_NONE_MODE 0x2UL
  1197. #define FUNC_DRV_RGTR_REQ_FLAGS_16BIT_VER_MODE 0x4UL
  1198. __le32 enables;
  1199. #define FUNC_DRV_RGTR_REQ_ENABLES_OS_TYPE 0x1UL
  1200. #define FUNC_DRV_RGTR_REQ_ENABLES_VER 0x2UL
  1201. #define FUNC_DRV_RGTR_REQ_ENABLES_TIMESTAMP 0x4UL
  1202. #define FUNC_DRV_RGTR_REQ_ENABLES_VF_REQ_FWD 0x8UL
  1203. #define FUNC_DRV_RGTR_REQ_ENABLES_ASYNC_EVENT_FWD 0x10UL
  1204. __le16 os_type;
  1205. #define FUNC_DRV_RGTR_REQ_OS_TYPE_UNKNOWN 0x0UL
  1206. #define FUNC_DRV_RGTR_REQ_OS_TYPE_OTHER 0x1UL
  1207. #define FUNC_DRV_RGTR_REQ_OS_TYPE_MSDOS 0xeUL
  1208. #define FUNC_DRV_RGTR_REQ_OS_TYPE_WINDOWS 0x12UL
  1209. #define FUNC_DRV_RGTR_REQ_OS_TYPE_SOLARIS 0x1dUL
  1210. #define FUNC_DRV_RGTR_REQ_OS_TYPE_LINUX 0x24UL
  1211. #define FUNC_DRV_RGTR_REQ_OS_TYPE_FREEBSD 0x2aUL
  1212. #define FUNC_DRV_RGTR_REQ_OS_TYPE_ESXI 0x68UL
  1213. #define FUNC_DRV_RGTR_REQ_OS_TYPE_WIN864 0x73UL
  1214. #define FUNC_DRV_RGTR_REQ_OS_TYPE_WIN2012R2 0x74UL
  1215. #define FUNC_DRV_RGTR_REQ_OS_TYPE_UEFI 0x8000UL
  1216. #define FUNC_DRV_RGTR_REQ_OS_TYPE_LAST FUNC_DRV_RGTR_REQ_OS_TYPE_UEFI
  1217. u8 ver_maj_8b;
  1218. u8 ver_min_8b;
  1219. u8 ver_upd_8b;
  1220. u8 unused_0[3];
  1221. __le32 timestamp;
  1222. u8 unused_1[4];
  1223. __le32 vf_req_fwd[8];
  1224. __le32 async_event_fwd[8];
  1225. __le16 ver_maj;
  1226. __le16 ver_min;
  1227. __le16 ver_upd;
  1228. __le16 ver_patch;
  1229. };
  1230. /* hwrm_func_drv_rgtr_output (size:128b/16B) */
  1231. struct hwrm_func_drv_rgtr_output {
  1232. __le16 error_code;
  1233. __le16 req_type;
  1234. __le16 seq_id;
  1235. __le16 resp_len;
  1236. u8 unused_0[7];
  1237. u8 valid;
  1238. };
  1239. /* hwrm_func_drv_unrgtr_input (size:192b/24B) */
  1240. struct hwrm_func_drv_unrgtr_input {
  1241. __le16 req_type;
  1242. __le16 cmpl_ring;
  1243. __le16 seq_id;
  1244. __le16 target_id;
  1245. __le64 resp_addr;
  1246. __le32 flags;
  1247. #define FUNC_DRV_UNRGTR_REQ_FLAGS_PREPARE_FOR_SHUTDOWN 0x1UL
  1248. u8 unused_0[4];
  1249. };
  1250. /* hwrm_func_drv_unrgtr_output (size:128b/16B) */
  1251. struct hwrm_func_drv_unrgtr_output {
  1252. __le16 error_code;
  1253. __le16 req_type;
  1254. __le16 seq_id;
  1255. __le16 resp_len;
  1256. u8 unused_0[7];
  1257. u8 valid;
  1258. };
  1259. /* hwrm_func_buf_rgtr_input (size:1024b/128B) */
  1260. struct hwrm_func_buf_rgtr_input {
  1261. __le16 req_type;
  1262. __le16 cmpl_ring;
  1263. __le16 seq_id;
  1264. __le16 target_id;
  1265. __le64 resp_addr;
  1266. __le32 enables;
  1267. #define FUNC_BUF_RGTR_REQ_ENABLES_VF_ID 0x1UL
  1268. #define FUNC_BUF_RGTR_REQ_ENABLES_ERR_BUF_ADDR 0x2UL
  1269. __le16 vf_id;
  1270. __le16 req_buf_num_pages;
  1271. __le16 req_buf_page_size;
  1272. #define FUNC_BUF_RGTR_REQ_REQ_BUF_PAGE_SIZE_16B 0x4UL
  1273. #define FUNC_BUF_RGTR_REQ_REQ_BUF_PAGE_SIZE_4K 0xcUL
  1274. #define FUNC_BUF_RGTR_REQ_REQ_BUF_PAGE_SIZE_8K 0xdUL
  1275. #define FUNC_BUF_RGTR_REQ_REQ_BUF_PAGE_SIZE_64K 0x10UL
  1276. #define FUNC_BUF_RGTR_REQ_REQ_BUF_PAGE_SIZE_2M 0x15UL
  1277. #define FUNC_BUF_RGTR_REQ_REQ_BUF_PAGE_SIZE_4M 0x16UL
  1278. #define FUNC_BUF_RGTR_REQ_REQ_BUF_PAGE_SIZE_1G 0x1eUL
  1279. #define FUNC_BUF_RGTR_REQ_REQ_BUF_PAGE_SIZE_LAST FUNC_BUF_RGTR_REQ_REQ_BUF_PAGE_SIZE_1G
  1280. __le16 req_buf_len;
  1281. __le16 resp_buf_len;
  1282. u8 unused_0[2];
  1283. __le64 req_buf_page_addr0;
  1284. __le64 req_buf_page_addr1;
  1285. __le64 req_buf_page_addr2;
  1286. __le64 req_buf_page_addr3;
  1287. __le64 req_buf_page_addr4;
  1288. __le64 req_buf_page_addr5;
  1289. __le64 req_buf_page_addr6;
  1290. __le64 req_buf_page_addr7;
  1291. __le64 req_buf_page_addr8;
  1292. __le64 req_buf_page_addr9;
  1293. __le64 error_buf_addr;
  1294. __le64 resp_buf_addr;
  1295. };
  1296. /* hwrm_func_buf_rgtr_output (size:128b/16B) */
  1297. struct hwrm_func_buf_rgtr_output {
  1298. __le16 error_code;
  1299. __le16 req_type;
  1300. __le16 seq_id;
  1301. __le16 resp_len;
  1302. u8 unused_0[7];
  1303. u8 valid;
  1304. };
  1305. /* hwrm_func_drv_qver_input (size:192b/24B) */
  1306. struct hwrm_func_drv_qver_input {
  1307. __le16 req_type;
  1308. __le16 cmpl_ring;
  1309. __le16 seq_id;
  1310. __le16 target_id;
  1311. __le64 resp_addr;
  1312. __le32 reserved;
  1313. __le16 fid;
  1314. u8 unused_0[2];
  1315. };
  1316. /* hwrm_func_drv_qver_output (size:192b/24B) */
  1317. struct hwrm_func_drv_qver_output {
  1318. __le16 error_code;
  1319. __le16 req_type;
  1320. __le16 seq_id;
  1321. __le16 resp_len;
  1322. __le16 os_type;
  1323. #define FUNC_DRV_QVER_RESP_OS_TYPE_UNKNOWN 0x0UL
  1324. #define FUNC_DRV_QVER_RESP_OS_TYPE_OTHER 0x1UL
  1325. #define FUNC_DRV_QVER_RESP_OS_TYPE_MSDOS 0xeUL
  1326. #define FUNC_DRV_QVER_RESP_OS_TYPE_WINDOWS 0x12UL
  1327. #define FUNC_DRV_QVER_RESP_OS_TYPE_SOLARIS 0x1dUL
  1328. #define FUNC_DRV_QVER_RESP_OS_TYPE_LINUX 0x24UL
  1329. #define FUNC_DRV_QVER_RESP_OS_TYPE_FREEBSD 0x2aUL
  1330. #define FUNC_DRV_QVER_RESP_OS_TYPE_ESXI 0x68UL
  1331. #define FUNC_DRV_QVER_RESP_OS_TYPE_WIN864 0x73UL
  1332. #define FUNC_DRV_QVER_RESP_OS_TYPE_WIN2012R2 0x74UL
  1333. #define FUNC_DRV_QVER_RESP_OS_TYPE_UEFI 0x8000UL
  1334. #define FUNC_DRV_QVER_RESP_OS_TYPE_LAST FUNC_DRV_QVER_RESP_OS_TYPE_UEFI
  1335. u8 ver_maj_8b;
  1336. u8 ver_min_8b;
  1337. u8 ver_upd_8b;
  1338. u8 unused_0[2];
  1339. u8 valid;
  1340. __le16 ver_maj;
  1341. __le16 ver_min;
  1342. __le16 ver_upd;
  1343. __le16 ver_patch;
  1344. };
  1345. /* hwrm_func_resource_qcaps_input (size:192b/24B) */
  1346. struct hwrm_func_resource_qcaps_input {
  1347. __le16 req_type;
  1348. __le16 cmpl_ring;
  1349. __le16 seq_id;
  1350. __le16 target_id;
  1351. __le64 resp_addr;
  1352. __le16 fid;
  1353. u8 unused_0[6];
  1354. };
  1355. /* hwrm_func_resource_qcaps_output (size:448b/56B) */
  1356. struct hwrm_func_resource_qcaps_output {
  1357. __le16 error_code;
  1358. __le16 req_type;
  1359. __le16 seq_id;
  1360. __le16 resp_len;
  1361. __le16 max_vfs;
  1362. __le16 max_msix;
  1363. __le16 vf_reservation_strategy;
  1364. #define FUNC_RESOURCE_QCAPS_RESP_VF_RESERVATION_STRATEGY_MAXIMAL 0x0UL
  1365. #define FUNC_RESOURCE_QCAPS_RESP_VF_RESERVATION_STRATEGY_MINIMAL 0x1UL
  1366. #define FUNC_RESOURCE_QCAPS_RESP_VF_RESERVATION_STRATEGY_MINIMAL_STATIC 0x2UL
  1367. #define FUNC_RESOURCE_QCAPS_RESP_VF_RESERVATION_STRATEGY_LAST FUNC_RESOURCE_QCAPS_RESP_VF_RESERVATION_STRATEGY_MINIMAL_STATIC
  1368. __le16 min_rsscos_ctx;
  1369. __le16 max_rsscos_ctx;
  1370. __le16 min_cmpl_rings;
  1371. __le16 max_cmpl_rings;
  1372. __le16 min_tx_rings;
  1373. __le16 max_tx_rings;
  1374. __le16 min_rx_rings;
  1375. __le16 max_rx_rings;
  1376. __le16 min_l2_ctxs;
  1377. __le16 max_l2_ctxs;
  1378. __le16 min_vnics;
  1379. __le16 max_vnics;
  1380. __le16 min_stat_ctx;
  1381. __le16 max_stat_ctx;
  1382. __le16 min_hw_ring_grps;
  1383. __le16 max_hw_ring_grps;
  1384. __le16 max_tx_scheduler_inputs;
  1385. u8 unused_0[7];
  1386. u8 valid;
  1387. };
  1388. /* hwrm_func_vf_resource_cfg_input (size:448b/56B) */
  1389. struct hwrm_func_vf_resource_cfg_input {
  1390. __le16 req_type;
  1391. __le16 cmpl_ring;
  1392. __le16 seq_id;
  1393. __le16 target_id;
  1394. __le64 resp_addr;
  1395. __le16 vf_id;
  1396. __le16 max_msix;
  1397. __le16 min_rsscos_ctx;
  1398. __le16 max_rsscos_ctx;
  1399. __le16 min_cmpl_rings;
  1400. __le16 max_cmpl_rings;
  1401. __le16 min_tx_rings;
  1402. __le16 max_tx_rings;
  1403. __le16 min_rx_rings;
  1404. __le16 max_rx_rings;
  1405. __le16 min_l2_ctxs;
  1406. __le16 max_l2_ctxs;
  1407. __le16 min_vnics;
  1408. __le16 max_vnics;
  1409. __le16 min_stat_ctx;
  1410. __le16 max_stat_ctx;
  1411. __le16 min_hw_ring_grps;
  1412. __le16 max_hw_ring_grps;
  1413. u8 unused_0[4];
  1414. };
  1415. /* hwrm_func_vf_resource_cfg_output (size:256b/32B) */
  1416. struct hwrm_func_vf_resource_cfg_output {
  1417. __le16 error_code;
  1418. __le16 req_type;
  1419. __le16 seq_id;
  1420. __le16 resp_len;
  1421. __le16 reserved_rsscos_ctx;
  1422. __le16 reserved_cmpl_rings;
  1423. __le16 reserved_tx_rings;
  1424. __le16 reserved_rx_rings;
  1425. __le16 reserved_l2_ctxs;
  1426. __le16 reserved_vnics;
  1427. __le16 reserved_stat_ctx;
  1428. __le16 reserved_hw_ring_grps;
  1429. u8 unused_0[7];
  1430. u8 valid;
  1431. };
  1432. /* hwrm_port_phy_cfg_input (size:448b/56B) */
  1433. struct hwrm_port_phy_cfg_input {
  1434. __le16 req_type;
  1435. __le16 cmpl_ring;
  1436. __le16 seq_id;
  1437. __le16 target_id;
  1438. __le64 resp_addr;
  1439. __le32 flags;
  1440. #define PORT_PHY_CFG_REQ_FLAGS_RESET_PHY 0x1UL
  1441. #define PORT_PHY_CFG_REQ_FLAGS_DEPRECATED 0x2UL
  1442. #define PORT_PHY_CFG_REQ_FLAGS_FORCE 0x4UL
  1443. #define PORT_PHY_CFG_REQ_FLAGS_RESTART_AUTONEG 0x8UL
  1444. #define PORT_PHY_CFG_REQ_FLAGS_EEE_ENABLE 0x10UL
  1445. #define PORT_PHY_CFG_REQ_FLAGS_EEE_DISABLE 0x20UL
  1446. #define PORT_PHY_CFG_REQ_FLAGS_EEE_TX_LPI_ENABLE 0x40UL
  1447. #define PORT_PHY_CFG_REQ_FLAGS_EEE_TX_LPI_DISABLE 0x80UL
  1448. #define PORT_PHY_CFG_REQ_FLAGS_FEC_AUTONEG_ENABLE 0x100UL
  1449. #define PORT_PHY_CFG_REQ_FLAGS_FEC_AUTONEG_DISABLE 0x200UL
  1450. #define PORT_PHY_CFG_REQ_FLAGS_FEC_CLAUSE74_ENABLE 0x400UL
  1451. #define PORT_PHY_CFG_REQ_FLAGS_FEC_CLAUSE74_DISABLE 0x800UL
  1452. #define PORT_PHY_CFG_REQ_FLAGS_FEC_CLAUSE91_ENABLE 0x1000UL
  1453. #define PORT_PHY_CFG_REQ_FLAGS_FEC_CLAUSE91_DISABLE 0x2000UL
  1454. #define PORT_PHY_CFG_REQ_FLAGS_FORCE_LINK_DWN 0x4000UL
  1455. __le32 enables;
  1456. #define PORT_PHY_CFG_REQ_ENABLES_AUTO_MODE 0x1UL
  1457. #define PORT_PHY_CFG_REQ_ENABLES_AUTO_DUPLEX 0x2UL
  1458. #define PORT_PHY_CFG_REQ_ENABLES_AUTO_PAUSE 0x4UL
  1459. #define PORT_PHY_CFG_REQ_ENABLES_AUTO_LINK_SPEED 0x8UL
  1460. #define PORT_PHY_CFG_REQ_ENABLES_AUTO_LINK_SPEED_MASK 0x10UL
  1461. #define PORT_PHY_CFG_REQ_ENABLES_WIRESPEED 0x20UL
  1462. #define PORT_PHY_CFG_REQ_ENABLES_LPBK 0x40UL
  1463. #define PORT_PHY_CFG_REQ_ENABLES_PREEMPHASIS 0x80UL
  1464. #define PORT_PHY_CFG_REQ_ENABLES_FORCE_PAUSE 0x100UL
  1465. #define PORT_PHY_CFG_REQ_ENABLES_EEE_LINK_SPEED_MASK 0x200UL
  1466. #define PORT_PHY_CFG_REQ_ENABLES_TX_LPI_TIMER 0x400UL
  1467. __le16 port_id;
  1468. __le16 force_link_speed;
  1469. #define PORT_PHY_CFG_REQ_FORCE_LINK_SPEED_100MB 0x1UL
  1470. #define PORT_PHY_CFG_REQ_FORCE_LINK_SPEED_1GB 0xaUL
  1471. #define PORT_PHY_CFG_REQ_FORCE_LINK_SPEED_2GB 0x14UL
  1472. #define PORT_PHY_CFG_REQ_FORCE_LINK_SPEED_2_5GB 0x19UL
  1473. #define PORT_PHY_CFG_REQ_FORCE_LINK_SPEED_10GB 0x64UL
  1474. #define PORT_PHY_CFG_REQ_FORCE_LINK_SPEED_20GB 0xc8UL
  1475. #define PORT_PHY_CFG_REQ_FORCE_LINK_SPEED_25GB 0xfaUL
  1476. #define PORT_PHY_CFG_REQ_FORCE_LINK_SPEED_40GB 0x190UL
  1477. #define PORT_PHY_CFG_REQ_FORCE_LINK_SPEED_50GB 0x1f4UL
  1478. #define PORT_PHY_CFG_REQ_FORCE_LINK_SPEED_100GB 0x3e8UL
  1479. #define PORT_PHY_CFG_REQ_FORCE_LINK_SPEED_10MB 0xffffUL
  1480. #define PORT_PHY_CFG_REQ_FORCE_LINK_SPEED_LAST PORT_PHY_CFG_REQ_FORCE_LINK_SPEED_10MB
  1481. u8 auto_mode;
  1482. #define PORT_PHY_CFG_REQ_AUTO_MODE_NONE 0x0UL
  1483. #define PORT_PHY_CFG_REQ_AUTO_MODE_ALL_SPEEDS 0x1UL
  1484. #define PORT_PHY_CFG_REQ_AUTO_MODE_ONE_SPEED 0x2UL
  1485. #define PORT_PHY_CFG_REQ_AUTO_MODE_ONE_OR_BELOW 0x3UL
  1486. #define PORT_PHY_CFG_REQ_AUTO_MODE_SPEED_MASK 0x4UL
  1487. #define PORT_PHY_CFG_REQ_AUTO_MODE_LAST PORT_PHY_CFG_REQ_AUTO_MODE_SPEED_MASK
  1488. u8 auto_duplex;
  1489. #define PORT_PHY_CFG_REQ_AUTO_DUPLEX_HALF 0x0UL
  1490. #define PORT_PHY_CFG_REQ_AUTO_DUPLEX_FULL 0x1UL
  1491. #define PORT_PHY_CFG_REQ_AUTO_DUPLEX_BOTH 0x2UL
  1492. #define PORT_PHY_CFG_REQ_AUTO_DUPLEX_LAST PORT_PHY_CFG_REQ_AUTO_DUPLEX_BOTH
  1493. u8 auto_pause;
  1494. #define PORT_PHY_CFG_REQ_AUTO_PAUSE_TX 0x1UL
  1495. #define PORT_PHY_CFG_REQ_AUTO_PAUSE_RX 0x2UL
  1496. #define PORT_PHY_CFG_REQ_AUTO_PAUSE_AUTONEG_PAUSE 0x4UL
  1497. u8 unused_0;
  1498. __le16 auto_link_speed;
  1499. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_100MB 0x1UL
  1500. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_1GB 0xaUL
  1501. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_2GB 0x14UL
  1502. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_2_5GB 0x19UL
  1503. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_10GB 0x64UL
  1504. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_20GB 0xc8UL
  1505. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_25GB 0xfaUL
  1506. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_40GB 0x190UL
  1507. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_50GB 0x1f4UL
  1508. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_100GB 0x3e8UL
  1509. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_10MB 0xffffUL
  1510. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_LAST PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_10MB
  1511. __le16 auto_link_speed_mask;
  1512. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_100MBHD 0x1UL
  1513. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_100MB 0x2UL
  1514. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_1GBHD 0x4UL
  1515. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_1GB 0x8UL
  1516. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_2GB 0x10UL
  1517. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_2_5GB 0x20UL
  1518. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_10GB 0x40UL
  1519. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_20GB 0x80UL
  1520. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_25GB 0x100UL
  1521. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_40GB 0x200UL
  1522. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_50GB 0x400UL
  1523. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_100GB 0x800UL
  1524. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_10MBHD 0x1000UL
  1525. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_10MB 0x2000UL
  1526. u8 wirespeed;
  1527. #define PORT_PHY_CFG_REQ_WIRESPEED_OFF 0x0UL
  1528. #define PORT_PHY_CFG_REQ_WIRESPEED_ON 0x1UL
  1529. #define PORT_PHY_CFG_REQ_WIRESPEED_LAST PORT_PHY_CFG_REQ_WIRESPEED_ON
  1530. u8 lpbk;
  1531. #define PORT_PHY_CFG_REQ_LPBK_NONE 0x0UL
  1532. #define PORT_PHY_CFG_REQ_LPBK_LOCAL 0x1UL
  1533. #define PORT_PHY_CFG_REQ_LPBK_REMOTE 0x2UL
  1534. #define PORT_PHY_CFG_REQ_LPBK_LAST PORT_PHY_CFG_REQ_LPBK_REMOTE
  1535. u8 force_pause;
  1536. #define PORT_PHY_CFG_REQ_FORCE_PAUSE_TX 0x1UL
  1537. #define PORT_PHY_CFG_REQ_FORCE_PAUSE_RX 0x2UL
  1538. u8 unused_1;
  1539. __le32 preemphasis;
  1540. __le16 eee_link_speed_mask;
  1541. #define PORT_PHY_CFG_REQ_EEE_LINK_SPEED_MASK_RSVD1 0x1UL
  1542. #define PORT_PHY_CFG_REQ_EEE_LINK_SPEED_MASK_100MB 0x2UL
  1543. #define PORT_PHY_CFG_REQ_EEE_LINK_SPEED_MASK_RSVD2 0x4UL
  1544. #define PORT_PHY_CFG_REQ_EEE_LINK_SPEED_MASK_1GB 0x8UL
  1545. #define PORT_PHY_CFG_REQ_EEE_LINK_SPEED_MASK_RSVD3 0x10UL
  1546. #define PORT_PHY_CFG_REQ_EEE_LINK_SPEED_MASK_RSVD4 0x20UL
  1547. #define PORT_PHY_CFG_REQ_EEE_LINK_SPEED_MASK_10GB 0x40UL
  1548. u8 unused_2[2];
  1549. __le32 tx_lpi_timer;
  1550. #define PORT_PHY_CFG_REQ_TX_LPI_TIMER_MASK 0xffffffUL
  1551. #define PORT_PHY_CFG_REQ_TX_LPI_TIMER_SFT 0
  1552. __le32 unused_3;
  1553. };
  1554. /* hwrm_port_phy_cfg_output (size:128b/16B) */
  1555. struct hwrm_port_phy_cfg_output {
  1556. __le16 error_code;
  1557. __le16 req_type;
  1558. __le16 seq_id;
  1559. __le16 resp_len;
  1560. u8 unused_0[7];
  1561. u8 valid;
  1562. };
  1563. /* hwrm_port_phy_cfg_cmd_err (size:64b/8B) */
  1564. struct hwrm_port_phy_cfg_cmd_err {
  1565. u8 code;
  1566. #define PORT_PHY_CFG_CMD_ERR_CODE_UNKNOWN 0x0UL
  1567. #define PORT_PHY_CFG_CMD_ERR_CODE_ILLEGAL_SPEED 0x1UL
  1568. #define PORT_PHY_CFG_CMD_ERR_CODE_RETRY 0x2UL
  1569. #define PORT_PHY_CFG_CMD_ERR_CODE_LAST PORT_PHY_CFG_CMD_ERR_CODE_RETRY
  1570. u8 unused_0[7];
  1571. };
  1572. /* hwrm_port_phy_qcfg_input (size:192b/24B) */
  1573. struct hwrm_port_phy_qcfg_input {
  1574. __le16 req_type;
  1575. __le16 cmpl_ring;
  1576. __le16 seq_id;
  1577. __le16 target_id;
  1578. __le64 resp_addr;
  1579. __le16 port_id;
  1580. u8 unused_0[6];
  1581. };
  1582. /* hwrm_port_phy_qcfg_output (size:768b/96B) */
  1583. struct hwrm_port_phy_qcfg_output {
  1584. __le16 error_code;
  1585. __le16 req_type;
  1586. __le16 seq_id;
  1587. __le16 resp_len;
  1588. u8 link;
  1589. #define PORT_PHY_QCFG_RESP_LINK_NO_LINK 0x0UL
  1590. #define PORT_PHY_QCFG_RESP_LINK_SIGNAL 0x1UL
  1591. #define PORT_PHY_QCFG_RESP_LINK_LINK 0x2UL
  1592. #define PORT_PHY_QCFG_RESP_LINK_LAST PORT_PHY_QCFG_RESP_LINK_LINK
  1593. u8 unused_0;
  1594. __le16 link_speed;
  1595. #define PORT_PHY_QCFG_RESP_LINK_SPEED_100MB 0x1UL
  1596. #define PORT_PHY_QCFG_RESP_LINK_SPEED_1GB 0xaUL
  1597. #define PORT_PHY_QCFG_RESP_LINK_SPEED_2GB 0x14UL
  1598. #define PORT_PHY_QCFG_RESP_LINK_SPEED_2_5GB 0x19UL
  1599. #define PORT_PHY_QCFG_RESP_LINK_SPEED_10GB 0x64UL
  1600. #define PORT_PHY_QCFG_RESP_LINK_SPEED_20GB 0xc8UL
  1601. #define PORT_PHY_QCFG_RESP_LINK_SPEED_25GB 0xfaUL
  1602. #define PORT_PHY_QCFG_RESP_LINK_SPEED_40GB 0x190UL
  1603. #define PORT_PHY_QCFG_RESP_LINK_SPEED_50GB 0x1f4UL
  1604. #define PORT_PHY_QCFG_RESP_LINK_SPEED_100GB 0x3e8UL
  1605. #define PORT_PHY_QCFG_RESP_LINK_SPEED_10MB 0xffffUL
  1606. #define PORT_PHY_QCFG_RESP_LINK_SPEED_LAST PORT_PHY_QCFG_RESP_LINK_SPEED_10MB
  1607. u8 duplex_cfg;
  1608. #define PORT_PHY_QCFG_RESP_DUPLEX_CFG_HALF 0x0UL
  1609. #define PORT_PHY_QCFG_RESP_DUPLEX_CFG_FULL 0x1UL
  1610. #define PORT_PHY_QCFG_RESP_DUPLEX_CFG_LAST PORT_PHY_QCFG_RESP_DUPLEX_CFG_FULL
  1611. u8 pause;
  1612. #define PORT_PHY_QCFG_RESP_PAUSE_TX 0x1UL
  1613. #define PORT_PHY_QCFG_RESP_PAUSE_RX 0x2UL
  1614. __le16 support_speeds;
  1615. #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_100MBHD 0x1UL
  1616. #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_100MB 0x2UL
  1617. #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_1GBHD 0x4UL
  1618. #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_1GB 0x8UL
  1619. #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_2GB 0x10UL
  1620. #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_2_5GB 0x20UL
  1621. #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_10GB 0x40UL
  1622. #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_20GB 0x80UL
  1623. #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_25GB 0x100UL
  1624. #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_40GB 0x200UL
  1625. #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_50GB 0x400UL
  1626. #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_100GB 0x800UL
  1627. #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_10MBHD 0x1000UL
  1628. #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_10MB 0x2000UL
  1629. __le16 force_link_speed;
  1630. #define PORT_PHY_QCFG_RESP_FORCE_LINK_SPEED_100MB 0x1UL
  1631. #define PORT_PHY_QCFG_RESP_FORCE_LINK_SPEED_1GB 0xaUL
  1632. #define PORT_PHY_QCFG_RESP_FORCE_LINK_SPEED_2GB 0x14UL
  1633. #define PORT_PHY_QCFG_RESP_FORCE_LINK_SPEED_2_5GB 0x19UL
  1634. #define PORT_PHY_QCFG_RESP_FORCE_LINK_SPEED_10GB 0x64UL
  1635. #define PORT_PHY_QCFG_RESP_FORCE_LINK_SPEED_20GB 0xc8UL
  1636. #define PORT_PHY_QCFG_RESP_FORCE_LINK_SPEED_25GB 0xfaUL
  1637. #define PORT_PHY_QCFG_RESP_FORCE_LINK_SPEED_40GB 0x190UL
  1638. #define PORT_PHY_QCFG_RESP_FORCE_LINK_SPEED_50GB 0x1f4UL
  1639. #define PORT_PHY_QCFG_RESP_FORCE_LINK_SPEED_100GB 0x3e8UL
  1640. #define PORT_PHY_QCFG_RESP_FORCE_LINK_SPEED_10MB 0xffffUL
  1641. #define PORT_PHY_QCFG_RESP_FORCE_LINK_SPEED_LAST PORT_PHY_QCFG_RESP_FORCE_LINK_SPEED_10MB
  1642. u8 auto_mode;
  1643. #define PORT_PHY_QCFG_RESP_AUTO_MODE_NONE 0x0UL
  1644. #define PORT_PHY_QCFG_RESP_AUTO_MODE_ALL_SPEEDS 0x1UL
  1645. #define PORT_PHY_QCFG_RESP_AUTO_MODE_ONE_SPEED 0x2UL
  1646. #define PORT_PHY_QCFG_RESP_AUTO_MODE_ONE_OR_BELOW 0x3UL
  1647. #define PORT_PHY_QCFG_RESP_AUTO_MODE_SPEED_MASK 0x4UL
  1648. #define PORT_PHY_QCFG_RESP_AUTO_MODE_LAST PORT_PHY_QCFG_RESP_AUTO_MODE_SPEED_MASK
  1649. u8 auto_pause;
  1650. #define PORT_PHY_QCFG_RESP_AUTO_PAUSE_TX 0x1UL
  1651. #define PORT_PHY_QCFG_RESP_AUTO_PAUSE_RX 0x2UL
  1652. #define PORT_PHY_QCFG_RESP_AUTO_PAUSE_AUTONEG_PAUSE 0x4UL
  1653. __le16 auto_link_speed;
  1654. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_100MB 0x1UL
  1655. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_1GB 0xaUL
  1656. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_2GB 0x14UL
  1657. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_2_5GB 0x19UL
  1658. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_10GB 0x64UL
  1659. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_20GB 0xc8UL
  1660. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_25GB 0xfaUL
  1661. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_40GB 0x190UL
  1662. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_50GB 0x1f4UL
  1663. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_100GB 0x3e8UL
  1664. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_10MB 0xffffUL
  1665. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_LAST PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_10MB
  1666. __le16 auto_link_speed_mask;
  1667. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_100MBHD 0x1UL
  1668. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_100MB 0x2UL
  1669. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_1GBHD 0x4UL
  1670. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_1GB 0x8UL
  1671. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_2GB 0x10UL
  1672. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_2_5GB 0x20UL
  1673. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_10GB 0x40UL
  1674. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_20GB 0x80UL
  1675. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_25GB 0x100UL
  1676. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_40GB 0x200UL
  1677. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_50GB 0x400UL
  1678. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_100GB 0x800UL
  1679. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_10MBHD 0x1000UL
  1680. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_10MB 0x2000UL
  1681. u8 wirespeed;
  1682. #define PORT_PHY_QCFG_RESP_WIRESPEED_OFF 0x0UL
  1683. #define PORT_PHY_QCFG_RESP_WIRESPEED_ON 0x1UL
  1684. #define PORT_PHY_QCFG_RESP_WIRESPEED_LAST PORT_PHY_QCFG_RESP_WIRESPEED_ON
  1685. u8 lpbk;
  1686. #define PORT_PHY_QCFG_RESP_LPBK_NONE 0x0UL
  1687. #define PORT_PHY_QCFG_RESP_LPBK_LOCAL 0x1UL
  1688. #define PORT_PHY_QCFG_RESP_LPBK_REMOTE 0x2UL
  1689. #define PORT_PHY_QCFG_RESP_LPBK_LAST PORT_PHY_QCFG_RESP_LPBK_REMOTE
  1690. u8 force_pause;
  1691. #define PORT_PHY_QCFG_RESP_FORCE_PAUSE_TX 0x1UL
  1692. #define PORT_PHY_QCFG_RESP_FORCE_PAUSE_RX 0x2UL
  1693. u8 module_status;
  1694. #define PORT_PHY_QCFG_RESP_MODULE_STATUS_NONE 0x0UL
  1695. #define PORT_PHY_QCFG_RESP_MODULE_STATUS_DISABLETX 0x1UL
  1696. #define PORT_PHY_QCFG_RESP_MODULE_STATUS_WARNINGMSG 0x2UL
  1697. #define PORT_PHY_QCFG_RESP_MODULE_STATUS_PWRDOWN 0x3UL
  1698. #define PORT_PHY_QCFG_RESP_MODULE_STATUS_NOTINSERTED 0x4UL
  1699. #define PORT_PHY_QCFG_RESP_MODULE_STATUS_NOTAPPLICABLE 0xffUL
  1700. #define PORT_PHY_QCFG_RESP_MODULE_STATUS_LAST PORT_PHY_QCFG_RESP_MODULE_STATUS_NOTAPPLICABLE
  1701. __le32 preemphasis;
  1702. u8 phy_maj;
  1703. u8 phy_min;
  1704. u8 phy_bld;
  1705. u8 phy_type;
  1706. #define PORT_PHY_QCFG_RESP_PHY_TYPE_UNKNOWN 0x0UL
  1707. #define PORT_PHY_QCFG_RESP_PHY_TYPE_BASECR 0x1UL
  1708. #define PORT_PHY_QCFG_RESP_PHY_TYPE_BASEKR4 0x2UL
  1709. #define PORT_PHY_QCFG_RESP_PHY_TYPE_BASELR 0x3UL
  1710. #define PORT_PHY_QCFG_RESP_PHY_TYPE_BASESR 0x4UL
  1711. #define PORT_PHY_QCFG_RESP_PHY_TYPE_BASEKR2 0x5UL
  1712. #define PORT_PHY_QCFG_RESP_PHY_TYPE_BASEKX 0x6UL
  1713. #define PORT_PHY_QCFG_RESP_PHY_TYPE_BASEKR 0x7UL
  1714. #define PORT_PHY_QCFG_RESP_PHY_TYPE_BASET 0x8UL
  1715. #define PORT_PHY_QCFG_RESP_PHY_TYPE_BASETE 0x9UL
  1716. #define PORT_PHY_QCFG_RESP_PHY_TYPE_SGMIIEXTPHY 0xaUL
  1717. #define PORT_PHY_QCFG_RESP_PHY_TYPE_25G_BASECR_CA_L 0xbUL
  1718. #define PORT_PHY_QCFG_RESP_PHY_TYPE_25G_BASECR_CA_S 0xcUL
  1719. #define PORT_PHY_QCFG_RESP_PHY_TYPE_25G_BASECR_CA_N 0xdUL
  1720. #define PORT_PHY_QCFG_RESP_PHY_TYPE_25G_BASESR 0xeUL
  1721. #define PORT_PHY_QCFG_RESP_PHY_TYPE_100G_BASECR4 0xfUL
  1722. #define PORT_PHY_QCFG_RESP_PHY_TYPE_100G_BASESR4 0x10UL
  1723. #define PORT_PHY_QCFG_RESP_PHY_TYPE_100G_BASELR4 0x11UL
  1724. #define PORT_PHY_QCFG_RESP_PHY_TYPE_100G_BASEER4 0x12UL
  1725. #define PORT_PHY_QCFG_RESP_PHY_TYPE_100G_BASESR10 0x13UL
  1726. #define PORT_PHY_QCFG_RESP_PHY_TYPE_40G_BASECR4 0x14UL
  1727. #define PORT_PHY_QCFG_RESP_PHY_TYPE_40G_BASESR4 0x15UL
  1728. #define PORT_PHY_QCFG_RESP_PHY_TYPE_40G_BASELR4 0x16UL
  1729. #define PORT_PHY_QCFG_RESP_PHY_TYPE_40G_BASEER4 0x17UL
  1730. #define PORT_PHY_QCFG_RESP_PHY_TYPE_40G_ACTIVE_CABLE 0x18UL
  1731. #define PORT_PHY_QCFG_RESP_PHY_TYPE_1G_BASET 0x19UL
  1732. #define PORT_PHY_QCFG_RESP_PHY_TYPE_1G_BASESX 0x1aUL
  1733. #define PORT_PHY_QCFG_RESP_PHY_TYPE_1G_BASECX 0x1bUL
  1734. #define PORT_PHY_QCFG_RESP_PHY_TYPE_LAST PORT_PHY_QCFG_RESP_PHY_TYPE_1G_BASECX
  1735. u8 media_type;
  1736. #define PORT_PHY_QCFG_RESP_MEDIA_TYPE_UNKNOWN 0x0UL
  1737. #define PORT_PHY_QCFG_RESP_MEDIA_TYPE_TP 0x1UL
  1738. #define PORT_PHY_QCFG_RESP_MEDIA_TYPE_DAC 0x2UL
  1739. #define PORT_PHY_QCFG_RESP_MEDIA_TYPE_FIBRE 0x3UL
  1740. #define PORT_PHY_QCFG_RESP_MEDIA_TYPE_LAST PORT_PHY_QCFG_RESP_MEDIA_TYPE_FIBRE
  1741. u8 xcvr_pkg_type;
  1742. #define PORT_PHY_QCFG_RESP_XCVR_PKG_TYPE_XCVR_INTERNAL 0x1UL
  1743. #define PORT_PHY_QCFG_RESP_XCVR_PKG_TYPE_XCVR_EXTERNAL 0x2UL
  1744. #define PORT_PHY_QCFG_RESP_XCVR_PKG_TYPE_LAST PORT_PHY_QCFG_RESP_XCVR_PKG_TYPE_XCVR_EXTERNAL
  1745. u8 eee_config_phy_addr;
  1746. #define PORT_PHY_QCFG_RESP_PHY_ADDR_MASK 0x1fUL
  1747. #define PORT_PHY_QCFG_RESP_PHY_ADDR_SFT 0
  1748. #define PORT_PHY_QCFG_RESP_EEE_CONFIG_MASK 0xe0UL
  1749. #define PORT_PHY_QCFG_RESP_EEE_CONFIG_SFT 5
  1750. #define PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_ENABLED 0x20UL
  1751. #define PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_ACTIVE 0x40UL
  1752. #define PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_TX_LPI 0x80UL
  1753. u8 parallel_detect;
  1754. #define PORT_PHY_QCFG_RESP_PARALLEL_DETECT 0x1UL
  1755. __le16 link_partner_adv_speeds;
  1756. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_100MBHD 0x1UL
  1757. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_100MB 0x2UL
  1758. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_1GBHD 0x4UL
  1759. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_1GB 0x8UL
  1760. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_2GB 0x10UL
  1761. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_2_5GB 0x20UL
  1762. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_10GB 0x40UL
  1763. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_20GB 0x80UL
  1764. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_25GB 0x100UL
  1765. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_40GB 0x200UL
  1766. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_50GB 0x400UL
  1767. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_100GB 0x800UL
  1768. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_10MBHD 0x1000UL
  1769. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_10MB 0x2000UL
  1770. u8 link_partner_adv_auto_mode;
  1771. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_AUTO_MODE_NONE 0x0UL
  1772. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_AUTO_MODE_ALL_SPEEDS 0x1UL
  1773. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_AUTO_MODE_ONE_SPEED 0x2UL
  1774. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_AUTO_MODE_ONE_OR_BELOW 0x3UL
  1775. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_AUTO_MODE_SPEED_MASK 0x4UL
  1776. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_AUTO_MODE_LAST PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_AUTO_MODE_SPEED_MASK
  1777. u8 link_partner_adv_pause;
  1778. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_PAUSE_TX 0x1UL
  1779. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_PAUSE_RX 0x2UL
  1780. __le16 adv_eee_link_speed_mask;
  1781. #define PORT_PHY_QCFG_RESP_ADV_EEE_LINK_SPEED_MASK_RSVD1 0x1UL
  1782. #define PORT_PHY_QCFG_RESP_ADV_EEE_LINK_SPEED_MASK_100MB 0x2UL
  1783. #define PORT_PHY_QCFG_RESP_ADV_EEE_LINK_SPEED_MASK_RSVD2 0x4UL
  1784. #define PORT_PHY_QCFG_RESP_ADV_EEE_LINK_SPEED_MASK_1GB 0x8UL
  1785. #define PORT_PHY_QCFG_RESP_ADV_EEE_LINK_SPEED_MASK_RSVD3 0x10UL
  1786. #define PORT_PHY_QCFG_RESP_ADV_EEE_LINK_SPEED_MASK_RSVD4 0x20UL
  1787. #define PORT_PHY_QCFG_RESP_ADV_EEE_LINK_SPEED_MASK_10GB 0x40UL
  1788. __le16 link_partner_adv_eee_link_speed_mask;
  1789. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_EEE_LINK_SPEED_MASK_RSVD1 0x1UL
  1790. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_EEE_LINK_SPEED_MASK_100MB 0x2UL
  1791. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_EEE_LINK_SPEED_MASK_RSVD2 0x4UL
  1792. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_EEE_LINK_SPEED_MASK_1GB 0x8UL
  1793. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_EEE_LINK_SPEED_MASK_RSVD3 0x10UL
  1794. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_EEE_LINK_SPEED_MASK_RSVD4 0x20UL
  1795. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_EEE_LINK_SPEED_MASK_10GB 0x40UL
  1796. __le32 xcvr_identifier_type_tx_lpi_timer;
  1797. #define PORT_PHY_QCFG_RESP_TX_LPI_TIMER_MASK 0xffffffUL
  1798. #define PORT_PHY_QCFG_RESP_TX_LPI_TIMER_SFT 0
  1799. #define PORT_PHY_QCFG_RESP_XCVR_IDENTIFIER_TYPE_MASK 0xff000000UL
  1800. #define PORT_PHY_QCFG_RESP_XCVR_IDENTIFIER_TYPE_SFT 24
  1801. #define PORT_PHY_QCFG_RESP_XCVR_IDENTIFIER_TYPE_UNKNOWN (0x0UL << 24)
  1802. #define PORT_PHY_QCFG_RESP_XCVR_IDENTIFIER_TYPE_SFP (0x3UL << 24)
  1803. #define PORT_PHY_QCFG_RESP_XCVR_IDENTIFIER_TYPE_QSFP (0xcUL << 24)
  1804. #define PORT_PHY_QCFG_RESP_XCVR_IDENTIFIER_TYPE_QSFPPLUS (0xdUL << 24)
  1805. #define PORT_PHY_QCFG_RESP_XCVR_IDENTIFIER_TYPE_QSFP28 (0x11UL << 24)
  1806. #define PORT_PHY_QCFG_RESP_XCVR_IDENTIFIER_TYPE_LAST PORT_PHY_QCFG_RESP_XCVR_IDENTIFIER_TYPE_QSFP28
  1807. __le16 fec_cfg;
  1808. #define PORT_PHY_QCFG_RESP_FEC_CFG_FEC_NONE_SUPPORTED 0x1UL
  1809. #define PORT_PHY_QCFG_RESP_FEC_CFG_FEC_AUTONEG_SUPPORTED 0x2UL
  1810. #define PORT_PHY_QCFG_RESP_FEC_CFG_FEC_AUTONEG_ENABLED 0x4UL
  1811. #define PORT_PHY_QCFG_RESP_FEC_CFG_FEC_CLAUSE74_SUPPORTED 0x8UL
  1812. #define PORT_PHY_QCFG_RESP_FEC_CFG_FEC_CLAUSE74_ENABLED 0x10UL
  1813. #define PORT_PHY_QCFG_RESP_FEC_CFG_FEC_CLAUSE91_SUPPORTED 0x20UL
  1814. #define PORT_PHY_QCFG_RESP_FEC_CFG_FEC_CLAUSE91_ENABLED 0x40UL
  1815. u8 duplex_state;
  1816. #define PORT_PHY_QCFG_RESP_DUPLEX_STATE_HALF 0x0UL
  1817. #define PORT_PHY_QCFG_RESP_DUPLEX_STATE_FULL 0x1UL
  1818. #define PORT_PHY_QCFG_RESP_DUPLEX_STATE_LAST PORT_PHY_QCFG_RESP_DUPLEX_STATE_FULL
  1819. u8 option_flags;
  1820. #define PORT_PHY_QCFG_RESP_OPTION_FLAGS_MEDIA_AUTO_DETECT 0x1UL
  1821. char phy_vendor_name[16];
  1822. char phy_vendor_partnumber[16];
  1823. u8 unused_2[7];
  1824. u8 valid;
  1825. };
  1826. /* hwrm_port_mac_cfg_input (size:320b/40B) */
  1827. struct hwrm_port_mac_cfg_input {
  1828. __le16 req_type;
  1829. __le16 cmpl_ring;
  1830. __le16 seq_id;
  1831. __le16 target_id;
  1832. __le64 resp_addr;
  1833. __le32 flags;
  1834. #define PORT_MAC_CFG_REQ_FLAGS_MATCH_LINK 0x1UL
  1835. #define PORT_MAC_CFG_REQ_FLAGS_VLAN_PRI2COS_ENABLE 0x2UL
  1836. #define PORT_MAC_CFG_REQ_FLAGS_TUNNEL_PRI2COS_ENABLE 0x4UL
  1837. #define PORT_MAC_CFG_REQ_FLAGS_IP_DSCP2COS_ENABLE 0x8UL
  1838. #define PORT_MAC_CFG_REQ_FLAGS_PTP_RX_TS_CAPTURE_ENABLE 0x10UL
  1839. #define PORT_MAC_CFG_REQ_FLAGS_PTP_RX_TS_CAPTURE_DISABLE 0x20UL
  1840. #define PORT_MAC_CFG_REQ_FLAGS_PTP_TX_TS_CAPTURE_ENABLE 0x40UL
  1841. #define PORT_MAC_CFG_REQ_FLAGS_PTP_TX_TS_CAPTURE_DISABLE 0x80UL
  1842. #define PORT_MAC_CFG_REQ_FLAGS_OOB_WOL_ENABLE 0x100UL
  1843. #define PORT_MAC_CFG_REQ_FLAGS_OOB_WOL_DISABLE 0x200UL
  1844. #define PORT_MAC_CFG_REQ_FLAGS_VLAN_PRI2COS_DISABLE 0x400UL
  1845. #define PORT_MAC_CFG_REQ_FLAGS_TUNNEL_PRI2COS_DISABLE 0x800UL
  1846. #define PORT_MAC_CFG_REQ_FLAGS_IP_DSCP2COS_DISABLE 0x1000UL
  1847. __le32 enables;
  1848. #define PORT_MAC_CFG_REQ_ENABLES_IPG 0x1UL
  1849. #define PORT_MAC_CFG_REQ_ENABLES_LPBK 0x2UL
  1850. #define PORT_MAC_CFG_REQ_ENABLES_VLAN_PRI2COS_MAP_PRI 0x4UL
  1851. #define PORT_MAC_CFG_REQ_ENABLES_TUNNEL_PRI2COS_MAP_PRI 0x10UL
  1852. #define PORT_MAC_CFG_REQ_ENABLES_DSCP2COS_MAP_PRI 0x20UL
  1853. #define PORT_MAC_CFG_REQ_ENABLES_RX_TS_CAPTURE_PTP_MSG_TYPE 0x40UL
  1854. #define PORT_MAC_CFG_REQ_ENABLES_TX_TS_CAPTURE_PTP_MSG_TYPE 0x80UL
  1855. #define PORT_MAC_CFG_REQ_ENABLES_COS_FIELD_CFG 0x100UL
  1856. __le16 port_id;
  1857. u8 ipg;
  1858. u8 lpbk;
  1859. #define PORT_MAC_CFG_REQ_LPBK_NONE 0x0UL
  1860. #define PORT_MAC_CFG_REQ_LPBK_LOCAL 0x1UL
  1861. #define PORT_MAC_CFG_REQ_LPBK_REMOTE 0x2UL
  1862. #define PORT_MAC_CFG_REQ_LPBK_LAST PORT_MAC_CFG_REQ_LPBK_REMOTE
  1863. u8 vlan_pri2cos_map_pri;
  1864. u8 reserved1;
  1865. u8 tunnel_pri2cos_map_pri;
  1866. u8 dscp2pri_map_pri;
  1867. __le16 rx_ts_capture_ptp_msg_type;
  1868. __le16 tx_ts_capture_ptp_msg_type;
  1869. u8 cos_field_cfg;
  1870. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_RSVD1 0x1UL
  1871. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_VLAN_PRI_SEL_MASK 0x6UL
  1872. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_VLAN_PRI_SEL_SFT 1
  1873. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_VLAN_PRI_SEL_INNERMOST (0x0UL << 1)
  1874. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_VLAN_PRI_SEL_OUTER (0x1UL << 1)
  1875. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_VLAN_PRI_SEL_OUTERMOST (0x2UL << 1)
  1876. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_VLAN_PRI_SEL_UNSPECIFIED (0x3UL << 1)
  1877. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_VLAN_PRI_SEL_LAST PORT_MAC_CFG_REQ_COS_FIELD_CFG_VLAN_PRI_SEL_UNSPECIFIED
  1878. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_T_VLAN_PRI_SEL_MASK 0x18UL
  1879. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_T_VLAN_PRI_SEL_SFT 3
  1880. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_T_VLAN_PRI_SEL_INNERMOST (0x0UL << 3)
  1881. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_T_VLAN_PRI_SEL_OUTER (0x1UL << 3)
  1882. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_T_VLAN_PRI_SEL_OUTERMOST (0x2UL << 3)
  1883. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_T_VLAN_PRI_SEL_UNSPECIFIED (0x3UL << 3)
  1884. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_T_VLAN_PRI_SEL_LAST PORT_MAC_CFG_REQ_COS_FIELD_CFG_T_VLAN_PRI_SEL_UNSPECIFIED
  1885. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_DEFAULT_COS_MASK 0xe0UL
  1886. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_DEFAULT_COS_SFT 5
  1887. u8 unused_0[3];
  1888. };
  1889. /* hwrm_port_mac_cfg_output (size:128b/16B) */
  1890. struct hwrm_port_mac_cfg_output {
  1891. __le16 error_code;
  1892. __le16 req_type;
  1893. __le16 seq_id;
  1894. __le16 resp_len;
  1895. __le16 mru;
  1896. __le16 mtu;
  1897. u8 ipg;
  1898. u8 lpbk;
  1899. #define PORT_MAC_CFG_RESP_LPBK_NONE 0x0UL
  1900. #define PORT_MAC_CFG_RESP_LPBK_LOCAL 0x1UL
  1901. #define PORT_MAC_CFG_RESP_LPBK_REMOTE 0x2UL
  1902. #define PORT_MAC_CFG_RESP_LPBK_LAST PORT_MAC_CFG_RESP_LPBK_REMOTE
  1903. u8 unused_0;
  1904. u8 valid;
  1905. };
  1906. /* hwrm_port_mac_ptp_qcfg_input (size:192b/24B) */
  1907. struct hwrm_port_mac_ptp_qcfg_input {
  1908. __le16 req_type;
  1909. __le16 cmpl_ring;
  1910. __le16 seq_id;
  1911. __le16 target_id;
  1912. __le64 resp_addr;
  1913. __le16 port_id;
  1914. u8 unused_0[6];
  1915. };
  1916. /* hwrm_port_mac_ptp_qcfg_output (size:640b/80B) */
  1917. struct hwrm_port_mac_ptp_qcfg_output {
  1918. __le16 error_code;
  1919. __le16 req_type;
  1920. __le16 seq_id;
  1921. __le16 resp_len;
  1922. u8 flags;
  1923. #define PORT_MAC_PTP_QCFG_RESP_FLAGS_DIRECT_ACCESS 0x1UL
  1924. #define PORT_MAC_PTP_QCFG_RESP_FLAGS_HWRM_ACCESS 0x2UL
  1925. u8 unused_0[3];
  1926. __le32 rx_ts_reg_off_lower;
  1927. __le32 rx_ts_reg_off_upper;
  1928. __le32 rx_ts_reg_off_seq_id;
  1929. __le32 rx_ts_reg_off_src_id_0;
  1930. __le32 rx_ts_reg_off_src_id_1;
  1931. __le32 rx_ts_reg_off_src_id_2;
  1932. __le32 rx_ts_reg_off_domain_id;
  1933. __le32 rx_ts_reg_off_fifo;
  1934. __le32 rx_ts_reg_off_fifo_adv;
  1935. __le32 rx_ts_reg_off_granularity;
  1936. __le32 tx_ts_reg_off_lower;
  1937. __le32 tx_ts_reg_off_upper;
  1938. __le32 tx_ts_reg_off_seq_id;
  1939. __le32 tx_ts_reg_off_fifo;
  1940. __le32 tx_ts_reg_off_granularity;
  1941. u8 unused_1[7];
  1942. u8 valid;
  1943. };
  1944. /* hwrm_port_qstats_input (size:320b/40B) */
  1945. struct hwrm_port_qstats_input {
  1946. __le16 req_type;
  1947. __le16 cmpl_ring;
  1948. __le16 seq_id;
  1949. __le16 target_id;
  1950. __le64 resp_addr;
  1951. __le16 port_id;
  1952. u8 unused_0[6];
  1953. __le64 tx_stat_host_addr;
  1954. __le64 rx_stat_host_addr;
  1955. };
  1956. /* hwrm_port_qstats_output (size:128b/16B) */
  1957. struct hwrm_port_qstats_output {
  1958. __le16 error_code;
  1959. __le16 req_type;
  1960. __le16 seq_id;
  1961. __le16 resp_len;
  1962. __le16 tx_stat_size;
  1963. __le16 rx_stat_size;
  1964. u8 unused_0[3];
  1965. u8 valid;
  1966. };
  1967. /* hwrm_port_qstats_ext_input (size:320b/40B) */
  1968. struct hwrm_port_qstats_ext_input {
  1969. __le16 req_type;
  1970. __le16 cmpl_ring;
  1971. __le16 seq_id;
  1972. __le16 target_id;
  1973. __le64 resp_addr;
  1974. __le16 port_id;
  1975. __le16 tx_stat_size;
  1976. __le16 rx_stat_size;
  1977. u8 unused_0[2];
  1978. __le64 tx_stat_host_addr;
  1979. __le64 rx_stat_host_addr;
  1980. };
  1981. /* hwrm_port_qstats_ext_output (size:128b/16B) */
  1982. struct hwrm_port_qstats_ext_output {
  1983. __le16 error_code;
  1984. __le16 req_type;
  1985. __le16 seq_id;
  1986. __le16 resp_len;
  1987. __le16 tx_stat_size;
  1988. __le16 rx_stat_size;
  1989. u8 unused_0[3];
  1990. u8 valid;
  1991. };
  1992. /* hwrm_port_lpbk_qstats_input (size:128b/16B) */
  1993. struct hwrm_port_lpbk_qstats_input {
  1994. __le16 req_type;
  1995. __le16 cmpl_ring;
  1996. __le16 seq_id;
  1997. __le16 target_id;
  1998. __le64 resp_addr;
  1999. };
  2000. /* hwrm_port_lpbk_qstats_output (size:768b/96B) */
  2001. struct hwrm_port_lpbk_qstats_output {
  2002. __le16 error_code;
  2003. __le16 req_type;
  2004. __le16 seq_id;
  2005. __le16 resp_len;
  2006. __le64 lpbk_ucast_frames;
  2007. __le64 lpbk_mcast_frames;
  2008. __le64 lpbk_bcast_frames;
  2009. __le64 lpbk_ucast_bytes;
  2010. __le64 lpbk_mcast_bytes;
  2011. __le64 lpbk_bcast_bytes;
  2012. __le64 tx_stat_discard;
  2013. __le64 tx_stat_error;
  2014. __le64 rx_stat_discard;
  2015. __le64 rx_stat_error;
  2016. u8 unused_0[7];
  2017. u8 valid;
  2018. };
  2019. /* hwrm_port_clr_stats_input (size:192b/24B) */
  2020. struct hwrm_port_clr_stats_input {
  2021. __le16 req_type;
  2022. __le16 cmpl_ring;
  2023. __le16 seq_id;
  2024. __le16 target_id;
  2025. __le64 resp_addr;
  2026. __le16 port_id;
  2027. u8 unused_0[6];
  2028. };
  2029. /* hwrm_port_clr_stats_output (size:128b/16B) */
  2030. struct hwrm_port_clr_stats_output {
  2031. __le16 error_code;
  2032. __le16 req_type;
  2033. __le16 seq_id;
  2034. __le16 resp_len;
  2035. u8 unused_0[7];
  2036. u8 valid;
  2037. };
  2038. /* hwrm_port_lpbk_clr_stats_input (size:128b/16B) */
  2039. struct hwrm_port_lpbk_clr_stats_input {
  2040. __le16 req_type;
  2041. __le16 cmpl_ring;
  2042. __le16 seq_id;
  2043. __le16 target_id;
  2044. __le64 resp_addr;
  2045. };
  2046. /* hwrm_port_lpbk_clr_stats_output (size:128b/16B) */
  2047. struct hwrm_port_lpbk_clr_stats_output {
  2048. __le16 error_code;
  2049. __le16 req_type;
  2050. __le16 seq_id;
  2051. __le16 resp_len;
  2052. u8 unused_0[7];
  2053. u8 valid;
  2054. };
  2055. /* hwrm_port_phy_qcaps_input (size:192b/24B) */
  2056. struct hwrm_port_phy_qcaps_input {
  2057. __le16 req_type;
  2058. __le16 cmpl_ring;
  2059. __le16 seq_id;
  2060. __le16 target_id;
  2061. __le64 resp_addr;
  2062. __le16 port_id;
  2063. u8 unused_0[6];
  2064. };
  2065. /* hwrm_port_phy_qcaps_output (size:192b/24B) */
  2066. struct hwrm_port_phy_qcaps_output {
  2067. __le16 error_code;
  2068. __le16 req_type;
  2069. __le16 seq_id;
  2070. __le16 resp_len;
  2071. u8 flags;
  2072. #define PORT_PHY_QCAPS_RESP_FLAGS_EEE_SUPPORTED 0x1UL
  2073. #define PORT_PHY_QCAPS_RESP_FLAGS_RSVD1_MASK 0xfeUL
  2074. #define PORT_PHY_QCAPS_RESP_FLAGS_RSVD1_SFT 1
  2075. u8 port_cnt;
  2076. #define PORT_PHY_QCAPS_RESP_PORT_CNT_UNKNOWN 0x0UL
  2077. #define PORT_PHY_QCAPS_RESP_PORT_CNT_1 0x1UL
  2078. #define PORT_PHY_QCAPS_RESP_PORT_CNT_2 0x2UL
  2079. #define PORT_PHY_QCAPS_RESP_PORT_CNT_3 0x3UL
  2080. #define PORT_PHY_QCAPS_RESP_PORT_CNT_4 0x4UL
  2081. #define PORT_PHY_QCAPS_RESP_PORT_CNT_LAST PORT_PHY_QCAPS_RESP_PORT_CNT_4
  2082. __le16 supported_speeds_force_mode;
  2083. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_100MBHD 0x1UL
  2084. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_100MB 0x2UL
  2085. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_1GBHD 0x4UL
  2086. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_1GB 0x8UL
  2087. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_2GB 0x10UL
  2088. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_2_5GB 0x20UL
  2089. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_10GB 0x40UL
  2090. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_20GB 0x80UL
  2091. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_25GB 0x100UL
  2092. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_40GB 0x200UL
  2093. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_50GB 0x400UL
  2094. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_100GB 0x800UL
  2095. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_10MBHD 0x1000UL
  2096. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_10MB 0x2000UL
  2097. __le16 supported_speeds_auto_mode;
  2098. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_100MBHD 0x1UL
  2099. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_100MB 0x2UL
  2100. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_1GBHD 0x4UL
  2101. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_1GB 0x8UL
  2102. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_2GB 0x10UL
  2103. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_2_5GB 0x20UL
  2104. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_10GB 0x40UL
  2105. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_20GB 0x80UL
  2106. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_25GB 0x100UL
  2107. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_40GB 0x200UL
  2108. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_50GB 0x400UL
  2109. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_100GB 0x800UL
  2110. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_10MBHD 0x1000UL
  2111. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_10MB 0x2000UL
  2112. __le16 supported_speeds_eee_mode;
  2113. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_EEE_MODE_RSVD1 0x1UL
  2114. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_EEE_MODE_100MB 0x2UL
  2115. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_EEE_MODE_RSVD2 0x4UL
  2116. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_EEE_MODE_1GB 0x8UL
  2117. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_EEE_MODE_RSVD3 0x10UL
  2118. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_EEE_MODE_RSVD4 0x20UL
  2119. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_EEE_MODE_10GB 0x40UL
  2120. __le32 tx_lpi_timer_low;
  2121. #define PORT_PHY_QCAPS_RESP_TX_LPI_TIMER_LOW_MASK 0xffffffUL
  2122. #define PORT_PHY_QCAPS_RESP_TX_LPI_TIMER_LOW_SFT 0
  2123. #define PORT_PHY_QCAPS_RESP_RSVD2_MASK 0xff000000UL
  2124. #define PORT_PHY_QCAPS_RESP_RSVD2_SFT 24
  2125. __le32 valid_tx_lpi_timer_high;
  2126. #define PORT_PHY_QCAPS_RESP_TX_LPI_TIMER_HIGH_MASK 0xffffffUL
  2127. #define PORT_PHY_QCAPS_RESP_TX_LPI_TIMER_HIGH_SFT 0
  2128. #define PORT_PHY_QCAPS_RESP_VALID_MASK 0xff000000UL
  2129. #define PORT_PHY_QCAPS_RESP_VALID_SFT 24
  2130. };
  2131. /* hwrm_port_phy_i2c_read_input (size:320b/40B) */
  2132. struct hwrm_port_phy_i2c_read_input {
  2133. __le16 req_type;
  2134. __le16 cmpl_ring;
  2135. __le16 seq_id;
  2136. __le16 target_id;
  2137. __le64 resp_addr;
  2138. __le32 flags;
  2139. __le32 enables;
  2140. #define PORT_PHY_I2C_READ_REQ_ENABLES_PAGE_OFFSET 0x1UL
  2141. __le16 port_id;
  2142. u8 i2c_slave_addr;
  2143. u8 unused_0;
  2144. __le16 page_number;
  2145. __le16 page_offset;
  2146. u8 data_length;
  2147. u8 unused_1[7];
  2148. };
  2149. /* hwrm_port_phy_i2c_read_output (size:640b/80B) */
  2150. struct hwrm_port_phy_i2c_read_output {
  2151. __le16 error_code;
  2152. __le16 req_type;
  2153. __le16 seq_id;
  2154. __le16 resp_len;
  2155. __le32 data[16];
  2156. u8 unused_0[7];
  2157. u8 valid;
  2158. };
  2159. /* hwrm_port_led_cfg_input (size:512b/64B) */
  2160. struct hwrm_port_led_cfg_input {
  2161. __le16 req_type;
  2162. __le16 cmpl_ring;
  2163. __le16 seq_id;
  2164. __le16 target_id;
  2165. __le64 resp_addr;
  2166. __le32 enables;
  2167. #define PORT_LED_CFG_REQ_ENABLES_LED0_ID 0x1UL
  2168. #define PORT_LED_CFG_REQ_ENABLES_LED0_STATE 0x2UL
  2169. #define PORT_LED_CFG_REQ_ENABLES_LED0_COLOR 0x4UL
  2170. #define PORT_LED_CFG_REQ_ENABLES_LED0_BLINK_ON 0x8UL
  2171. #define PORT_LED_CFG_REQ_ENABLES_LED0_BLINK_OFF 0x10UL
  2172. #define PORT_LED_CFG_REQ_ENABLES_LED0_GROUP_ID 0x20UL
  2173. #define PORT_LED_CFG_REQ_ENABLES_LED1_ID 0x40UL
  2174. #define PORT_LED_CFG_REQ_ENABLES_LED1_STATE 0x80UL
  2175. #define PORT_LED_CFG_REQ_ENABLES_LED1_COLOR 0x100UL
  2176. #define PORT_LED_CFG_REQ_ENABLES_LED1_BLINK_ON 0x200UL
  2177. #define PORT_LED_CFG_REQ_ENABLES_LED1_BLINK_OFF 0x400UL
  2178. #define PORT_LED_CFG_REQ_ENABLES_LED1_GROUP_ID 0x800UL
  2179. #define PORT_LED_CFG_REQ_ENABLES_LED2_ID 0x1000UL
  2180. #define PORT_LED_CFG_REQ_ENABLES_LED2_STATE 0x2000UL
  2181. #define PORT_LED_CFG_REQ_ENABLES_LED2_COLOR 0x4000UL
  2182. #define PORT_LED_CFG_REQ_ENABLES_LED2_BLINK_ON 0x8000UL
  2183. #define PORT_LED_CFG_REQ_ENABLES_LED2_BLINK_OFF 0x10000UL
  2184. #define PORT_LED_CFG_REQ_ENABLES_LED2_GROUP_ID 0x20000UL
  2185. #define PORT_LED_CFG_REQ_ENABLES_LED3_ID 0x40000UL
  2186. #define PORT_LED_CFG_REQ_ENABLES_LED3_STATE 0x80000UL
  2187. #define PORT_LED_CFG_REQ_ENABLES_LED3_COLOR 0x100000UL
  2188. #define PORT_LED_CFG_REQ_ENABLES_LED3_BLINK_ON 0x200000UL
  2189. #define PORT_LED_CFG_REQ_ENABLES_LED3_BLINK_OFF 0x400000UL
  2190. #define PORT_LED_CFG_REQ_ENABLES_LED3_GROUP_ID 0x800000UL
  2191. __le16 port_id;
  2192. u8 num_leds;
  2193. u8 rsvd;
  2194. u8 led0_id;
  2195. u8 led0_state;
  2196. #define PORT_LED_CFG_REQ_LED0_STATE_DEFAULT 0x0UL
  2197. #define PORT_LED_CFG_REQ_LED0_STATE_OFF 0x1UL
  2198. #define PORT_LED_CFG_REQ_LED0_STATE_ON 0x2UL
  2199. #define PORT_LED_CFG_REQ_LED0_STATE_BLINK 0x3UL
  2200. #define PORT_LED_CFG_REQ_LED0_STATE_BLINKALT 0x4UL
  2201. #define PORT_LED_CFG_REQ_LED0_STATE_LAST PORT_LED_CFG_REQ_LED0_STATE_BLINKALT
  2202. u8 led0_color;
  2203. #define PORT_LED_CFG_REQ_LED0_COLOR_DEFAULT 0x0UL
  2204. #define PORT_LED_CFG_REQ_LED0_COLOR_AMBER 0x1UL
  2205. #define PORT_LED_CFG_REQ_LED0_COLOR_GREEN 0x2UL
  2206. #define PORT_LED_CFG_REQ_LED0_COLOR_GREENAMBER 0x3UL
  2207. #define PORT_LED_CFG_REQ_LED0_COLOR_LAST PORT_LED_CFG_REQ_LED0_COLOR_GREENAMBER
  2208. u8 unused_0;
  2209. __le16 led0_blink_on;
  2210. __le16 led0_blink_off;
  2211. u8 led0_group_id;
  2212. u8 rsvd0;
  2213. u8 led1_id;
  2214. u8 led1_state;
  2215. #define PORT_LED_CFG_REQ_LED1_STATE_DEFAULT 0x0UL
  2216. #define PORT_LED_CFG_REQ_LED1_STATE_OFF 0x1UL
  2217. #define PORT_LED_CFG_REQ_LED1_STATE_ON 0x2UL
  2218. #define PORT_LED_CFG_REQ_LED1_STATE_BLINK 0x3UL
  2219. #define PORT_LED_CFG_REQ_LED1_STATE_BLINKALT 0x4UL
  2220. #define PORT_LED_CFG_REQ_LED1_STATE_LAST PORT_LED_CFG_REQ_LED1_STATE_BLINKALT
  2221. u8 led1_color;
  2222. #define PORT_LED_CFG_REQ_LED1_COLOR_DEFAULT 0x0UL
  2223. #define PORT_LED_CFG_REQ_LED1_COLOR_AMBER 0x1UL
  2224. #define PORT_LED_CFG_REQ_LED1_COLOR_GREEN 0x2UL
  2225. #define PORT_LED_CFG_REQ_LED1_COLOR_GREENAMBER 0x3UL
  2226. #define PORT_LED_CFG_REQ_LED1_COLOR_LAST PORT_LED_CFG_REQ_LED1_COLOR_GREENAMBER
  2227. u8 unused_1;
  2228. __le16 led1_blink_on;
  2229. __le16 led1_blink_off;
  2230. u8 led1_group_id;
  2231. u8 rsvd1;
  2232. u8 led2_id;
  2233. u8 led2_state;
  2234. #define PORT_LED_CFG_REQ_LED2_STATE_DEFAULT 0x0UL
  2235. #define PORT_LED_CFG_REQ_LED2_STATE_OFF 0x1UL
  2236. #define PORT_LED_CFG_REQ_LED2_STATE_ON 0x2UL
  2237. #define PORT_LED_CFG_REQ_LED2_STATE_BLINK 0x3UL
  2238. #define PORT_LED_CFG_REQ_LED2_STATE_BLINKALT 0x4UL
  2239. #define PORT_LED_CFG_REQ_LED2_STATE_LAST PORT_LED_CFG_REQ_LED2_STATE_BLINKALT
  2240. u8 led2_color;
  2241. #define PORT_LED_CFG_REQ_LED2_COLOR_DEFAULT 0x0UL
  2242. #define PORT_LED_CFG_REQ_LED2_COLOR_AMBER 0x1UL
  2243. #define PORT_LED_CFG_REQ_LED2_COLOR_GREEN 0x2UL
  2244. #define PORT_LED_CFG_REQ_LED2_COLOR_GREENAMBER 0x3UL
  2245. #define PORT_LED_CFG_REQ_LED2_COLOR_LAST PORT_LED_CFG_REQ_LED2_COLOR_GREENAMBER
  2246. u8 unused_2;
  2247. __le16 led2_blink_on;
  2248. __le16 led2_blink_off;
  2249. u8 led2_group_id;
  2250. u8 rsvd2;
  2251. u8 led3_id;
  2252. u8 led3_state;
  2253. #define PORT_LED_CFG_REQ_LED3_STATE_DEFAULT 0x0UL
  2254. #define PORT_LED_CFG_REQ_LED3_STATE_OFF 0x1UL
  2255. #define PORT_LED_CFG_REQ_LED3_STATE_ON 0x2UL
  2256. #define PORT_LED_CFG_REQ_LED3_STATE_BLINK 0x3UL
  2257. #define PORT_LED_CFG_REQ_LED3_STATE_BLINKALT 0x4UL
  2258. #define PORT_LED_CFG_REQ_LED3_STATE_LAST PORT_LED_CFG_REQ_LED3_STATE_BLINKALT
  2259. u8 led3_color;
  2260. #define PORT_LED_CFG_REQ_LED3_COLOR_DEFAULT 0x0UL
  2261. #define PORT_LED_CFG_REQ_LED3_COLOR_AMBER 0x1UL
  2262. #define PORT_LED_CFG_REQ_LED3_COLOR_GREEN 0x2UL
  2263. #define PORT_LED_CFG_REQ_LED3_COLOR_GREENAMBER 0x3UL
  2264. #define PORT_LED_CFG_REQ_LED3_COLOR_LAST PORT_LED_CFG_REQ_LED3_COLOR_GREENAMBER
  2265. u8 unused_3;
  2266. __le16 led3_blink_on;
  2267. __le16 led3_blink_off;
  2268. u8 led3_group_id;
  2269. u8 rsvd3;
  2270. };
  2271. /* hwrm_port_led_cfg_output (size:128b/16B) */
  2272. struct hwrm_port_led_cfg_output {
  2273. __le16 error_code;
  2274. __le16 req_type;
  2275. __le16 seq_id;
  2276. __le16 resp_len;
  2277. u8 unused_0[7];
  2278. u8 valid;
  2279. };
  2280. /* hwrm_port_led_qcfg_input (size:192b/24B) */
  2281. struct hwrm_port_led_qcfg_input {
  2282. __le16 req_type;
  2283. __le16 cmpl_ring;
  2284. __le16 seq_id;
  2285. __le16 target_id;
  2286. __le64 resp_addr;
  2287. __le16 port_id;
  2288. u8 unused_0[6];
  2289. };
  2290. /* hwrm_port_led_qcfg_output (size:448b/56B) */
  2291. struct hwrm_port_led_qcfg_output {
  2292. __le16 error_code;
  2293. __le16 req_type;
  2294. __le16 seq_id;
  2295. __le16 resp_len;
  2296. u8 num_leds;
  2297. u8 led0_id;
  2298. u8 led0_type;
  2299. #define PORT_LED_QCFG_RESP_LED0_TYPE_SPEED 0x0UL
  2300. #define PORT_LED_QCFG_RESP_LED0_TYPE_ACTIVITY 0x1UL
  2301. #define PORT_LED_QCFG_RESP_LED0_TYPE_INVALID 0xffUL
  2302. #define PORT_LED_QCFG_RESP_LED0_TYPE_LAST PORT_LED_QCFG_RESP_LED0_TYPE_INVALID
  2303. u8 led0_state;
  2304. #define PORT_LED_QCFG_RESP_LED0_STATE_DEFAULT 0x0UL
  2305. #define PORT_LED_QCFG_RESP_LED0_STATE_OFF 0x1UL
  2306. #define PORT_LED_QCFG_RESP_LED0_STATE_ON 0x2UL
  2307. #define PORT_LED_QCFG_RESP_LED0_STATE_BLINK 0x3UL
  2308. #define PORT_LED_QCFG_RESP_LED0_STATE_BLINKALT 0x4UL
  2309. #define PORT_LED_QCFG_RESP_LED0_STATE_LAST PORT_LED_QCFG_RESP_LED0_STATE_BLINKALT
  2310. u8 led0_color;
  2311. #define PORT_LED_QCFG_RESP_LED0_COLOR_DEFAULT 0x0UL
  2312. #define PORT_LED_QCFG_RESP_LED0_COLOR_AMBER 0x1UL
  2313. #define PORT_LED_QCFG_RESP_LED0_COLOR_GREEN 0x2UL
  2314. #define PORT_LED_QCFG_RESP_LED0_COLOR_GREENAMBER 0x3UL
  2315. #define PORT_LED_QCFG_RESP_LED0_COLOR_LAST PORT_LED_QCFG_RESP_LED0_COLOR_GREENAMBER
  2316. u8 unused_0;
  2317. __le16 led0_blink_on;
  2318. __le16 led0_blink_off;
  2319. u8 led0_group_id;
  2320. u8 led1_id;
  2321. u8 led1_type;
  2322. #define PORT_LED_QCFG_RESP_LED1_TYPE_SPEED 0x0UL
  2323. #define PORT_LED_QCFG_RESP_LED1_TYPE_ACTIVITY 0x1UL
  2324. #define PORT_LED_QCFG_RESP_LED1_TYPE_INVALID 0xffUL
  2325. #define PORT_LED_QCFG_RESP_LED1_TYPE_LAST PORT_LED_QCFG_RESP_LED1_TYPE_INVALID
  2326. u8 led1_state;
  2327. #define PORT_LED_QCFG_RESP_LED1_STATE_DEFAULT 0x0UL
  2328. #define PORT_LED_QCFG_RESP_LED1_STATE_OFF 0x1UL
  2329. #define PORT_LED_QCFG_RESP_LED1_STATE_ON 0x2UL
  2330. #define PORT_LED_QCFG_RESP_LED1_STATE_BLINK 0x3UL
  2331. #define PORT_LED_QCFG_RESP_LED1_STATE_BLINKALT 0x4UL
  2332. #define PORT_LED_QCFG_RESP_LED1_STATE_LAST PORT_LED_QCFG_RESP_LED1_STATE_BLINKALT
  2333. u8 led1_color;
  2334. #define PORT_LED_QCFG_RESP_LED1_COLOR_DEFAULT 0x0UL
  2335. #define PORT_LED_QCFG_RESP_LED1_COLOR_AMBER 0x1UL
  2336. #define PORT_LED_QCFG_RESP_LED1_COLOR_GREEN 0x2UL
  2337. #define PORT_LED_QCFG_RESP_LED1_COLOR_GREENAMBER 0x3UL
  2338. #define PORT_LED_QCFG_RESP_LED1_COLOR_LAST PORT_LED_QCFG_RESP_LED1_COLOR_GREENAMBER
  2339. u8 unused_1;
  2340. __le16 led1_blink_on;
  2341. __le16 led1_blink_off;
  2342. u8 led1_group_id;
  2343. u8 led2_id;
  2344. u8 led2_type;
  2345. #define PORT_LED_QCFG_RESP_LED2_TYPE_SPEED 0x0UL
  2346. #define PORT_LED_QCFG_RESP_LED2_TYPE_ACTIVITY 0x1UL
  2347. #define PORT_LED_QCFG_RESP_LED2_TYPE_INVALID 0xffUL
  2348. #define PORT_LED_QCFG_RESP_LED2_TYPE_LAST PORT_LED_QCFG_RESP_LED2_TYPE_INVALID
  2349. u8 led2_state;
  2350. #define PORT_LED_QCFG_RESP_LED2_STATE_DEFAULT 0x0UL
  2351. #define PORT_LED_QCFG_RESP_LED2_STATE_OFF 0x1UL
  2352. #define PORT_LED_QCFG_RESP_LED2_STATE_ON 0x2UL
  2353. #define PORT_LED_QCFG_RESP_LED2_STATE_BLINK 0x3UL
  2354. #define PORT_LED_QCFG_RESP_LED2_STATE_BLINKALT 0x4UL
  2355. #define PORT_LED_QCFG_RESP_LED2_STATE_LAST PORT_LED_QCFG_RESP_LED2_STATE_BLINKALT
  2356. u8 led2_color;
  2357. #define PORT_LED_QCFG_RESP_LED2_COLOR_DEFAULT 0x0UL
  2358. #define PORT_LED_QCFG_RESP_LED2_COLOR_AMBER 0x1UL
  2359. #define PORT_LED_QCFG_RESP_LED2_COLOR_GREEN 0x2UL
  2360. #define PORT_LED_QCFG_RESP_LED2_COLOR_GREENAMBER 0x3UL
  2361. #define PORT_LED_QCFG_RESP_LED2_COLOR_LAST PORT_LED_QCFG_RESP_LED2_COLOR_GREENAMBER
  2362. u8 unused_2;
  2363. __le16 led2_blink_on;
  2364. __le16 led2_blink_off;
  2365. u8 led2_group_id;
  2366. u8 led3_id;
  2367. u8 led3_type;
  2368. #define PORT_LED_QCFG_RESP_LED3_TYPE_SPEED 0x0UL
  2369. #define PORT_LED_QCFG_RESP_LED3_TYPE_ACTIVITY 0x1UL
  2370. #define PORT_LED_QCFG_RESP_LED3_TYPE_INVALID 0xffUL
  2371. #define PORT_LED_QCFG_RESP_LED3_TYPE_LAST PORT_LED_QCFG_RESP_LED3_TYPE_INVALID
  2372. u8 led3_state;
  2373. #define PORT_LED_QCFG_RESP_LED3_STATE_DEFAULT 0x0UL
  2374. #define PORT_LED_QCFG_RESP_LED3_STATE_OFF 0x1UL
  2375. #define PORT_LED_QCFG_RESP_LED3_STATE_ON 0x2UL
  2376. #define PORT_LED_QCFG_RESP_LED3_STATE_BLINK 0x3UL
  2377. #define PORT_LED_QCFG_RESP_LED3_STATE_BLINKALT 0x4UL
  2378. #define PORT_LED_QCFG_RESP_LED3_STATE_LAST PORT_LED_QCFG_RESP_LED3_STATE_BLINKALT
  2379. u8 led3_color;
  2380. #define PORT_LED_QCFG_RESP_LED3_COLOR_DEFAULT 0x0UL
  2381. #define PORT_LED_QCFG_RESP_LED3_COLOR_AMBER 0x1UL
  2382. #define PORT_LED_QCFG_RESP_LED3_COLOR_GREEN 0x2UL
  2383. #define PORT_LED_QCFG_RESP_LED3_COLOR_GREENAMBER 0x3UL
  2384. #define PORT_LED_QCFG_RESP_LED3_COLOR_LAST PORT_LED_QCFG_RESP_LED3_COLOR_GREENAMBER
  2385. u8 unused_3;
  2386. __le16 led3_blink_on;
  2387. __le16 led3_blink_off;
  2388. u8 led3_group_id;
  2389. u8 unused_4[6];
  2390. u8 valid;
  2391. };
  2392. /* hwrm_port_led_qcaps_input (size:192b/24B) */
  2393. struct hwrm_port_led_qcaps_input {
  2394. __le16 req_type;
  2395. __le16 cmpl_ring;
  2396. __le16 seq_id;
  2397. __le16 target_id;
  2398. __le64 resp_addr;
  2399. __le16 port_id;
  2400. u8 unused_0[6];
  2401. };
  2402. /* hwrm_port_led_qcaps_output (size:384b/48B) */
  2403. struct hwrm_port_led_qcaps_output {
  2404. __le16 error_code;
  2405. __le16 req_type;
  2406. __le16 seq_id;
  2407. __le16 resp_len;
  2408. u8 num_leds;
  2409. u8 unused[3];
  2410. u8 led0_id;
  2411. u8 led0_type;
  2412. #define PORT_LED_QCAPS_RESP_LED0_TYPE_SPEED 0x0UL
  2413. #define PORT_LED_QCAPS_RESP_LED0_TYPE_ACTIVITY 0x1UL
  2414. #define PORT_LED_QCAPS_RESP_LED0_TYPE_INVALID 0xffUL
  2415. #define PORT_LED_QCAPS_RESP_LED0_TYPE_LAST PORT_LED_QCAPS_RESP_LED0_TYPE_INVALID
  2416. u8 led0_group_id;
  2417. u8 unused_0;
  2418. __le16 led0_state_caps;
  2419. #define PORT_LED_QCAPS_RESP_LED0_STATE_CAPS_ENABLED 0x1UL
  2420. #define PORT_LED_QCAPS_RESP_LED0_STATE_CAPS_OFF_SUPPORTED 0x2UL
  2421. #define PORT_LED_QCAPS_RESP_LED0_STATE_CAPS_ON_SUPPORTED 0x4UL
  2422. #define PORT_LED_QCAPS_RESP_LED0_STATE_CAPS_BLINK_SUPPORTED 0x8UL
  2423. #define PORT_LED_QCAPS_RESP_LED0_STATE_CAPS_BLINK_ALT_SUPPORTED 0x10UL
  2424. __le16 led0_color_caps;
  2425. #define PORT_LED_QCAPS_RESP_LED0_COLOR_CAPS_RSVD 0x1UL
  2426. #define PORT_LED_QCAPS_RESP_LED0_COLOR_CAPS_AMBER_SUPPORTED 0x2UL
  2427. #define PORT_LED_QCAPS_RESP_LED0_COLOR_CAPS_GREEN_SUPPORTED 0x4UL
  2428. u8 led1_id;
  2429. u8 led1_type;
  2430. #define PORT_LED_QCAPS_RESP_LED1_TYPE_SPEED 0x0UL
  2431. #define PORT_LED_QCAPS_RESP_LED1_TYPE_ACTIVITY 0x1UL
  2432. #define PORT_LED_QCAPS_RESP_LED1_TYPE_INVALID 0xffUL
  2433. #define PORT_LED_QCAPS_RESP_LED1_TYPE_LAST PORT_LED_QCAPS_RESP_LED1_TYPE_INVALID
  2434. u8 led1_group_id;
  2435. u8 unused_1;
  2436. __le16 led1_state_caps;
  2437. #define PORT_LED_QCAPS_RESP_LED1_STATE_CAPS_ENABLED 0x1UL
  2438. #define PORT_LED_QCAPS_RESP_LED1_STATE_CAPS_OFF_SUPPORTED 0x2UL
  2439. #define PORT_LED_QCAPS_RESP_LED1_STATE_CAPS_ON_SUPPORTED 0x4UL
  2440. #define PORT_LED_QCAPS_RESP_LED1_STATE_CAPS_BLINK_SUPPORTED 0x8UL
  2441. #define PORT_LED_QCAPS_RESP_LED1_STATE_CAPS_BLINK_ALT_SUPPORTED 0x10UL
  2442. __le16 led1_color_caps;
  2443. #define PORT_LED_QCAPS_RESP_LED1_COLOR_CAPS_RSVD 0x1UL
  2444. #define PORT_LED_QCAPS_RESP_LED1_COLOR_CAPS_AMBER_SUPPORTED 0x2UL
  2445. #define PORT_LED_QCAPS_RESP_LED1_COLOR_CAPS_GREEN_SUPPORTED 0x4UL
  2446. u8 led2_id;
  2447. u8 led2_type;
  2448. #define PORT_LED_QCAPS_RESP_LED2_TYPE_SPEED 0x0UL
  2449. #define PORT_LED_QCAPS_RESP_LED2_TYPE_ACTIVITY 0x1UL
  2450. #define PORT_LED_QCAPS_RESP_LED2_TYPE_INVALID 0xffUL
  2451. #define PORT_LED_QCAPS_RESP_LED2_TYPE_LAST PORT_LED_QCAPS_RESP_LED2_TYPE_INVALID
  2452. u8 led2_group_id;
  2453. u8 unused_2;
  2454. __le16 led2_state_caps;
  2455. #define PORT_LED_QCAPS_RESP_LED2_STATE_CAPS_ENABLED 0x1UL
  2456. #define PORT_LED_QCAPS_RESP_LED2_STATE_CAPS_OFF_SUPPORTED 0x2UL
  2457. #define PORT_LED_QCAPS_RESP_LED2_STATE_CAPS_ON_SUPPORTED 0x4UL
  2458. #define PORT_LED_QCAPS_RESP_LED2_STATE_CAPS_BLINK_SUPPORTED 0x8UL
  2459. #define PORT_LED_QCAPS_RESP_LED2_STATE_CAPS_BLINK_ALT_SUPPORTED 0x10UL
  2460. __le16 led2_color_caps;
  2461. #define PORT_LED_QCAPS_RESP_LED2_COLOR_CAPS_RSVD 0x1UL
  2462. #define PORT_LED_QCAPS_RESP_LED2_COLOR_CAPS_AMBER_SUPPORTED 0x2UL
  2463. #define PORT_LED_QCAPS_RESP_LED2_COLOR_CAPS_GREEN_SUPPORTED 0x4UL
  2464. u8 led3_id;
  2465. u8 led3_type;
  2466. #define PORT_LED_QCAPS_RESP_LED3_TYPE_SPEED 0x0UL
  2467. #define PORT_LED_QCAPS_RESP_LED3_TYPE_ACTIVITY 0x1UL
  2468. #define PORT_LED_QCAPS_RESP_LED3_TYPE_INVALID 0xffUL
  2469. #define PORT_LED_QCAPS_RESP_LED3_TYPE_LAST PORT_LED_QCAPS_RESP_LED3_TYPE_INVALID
  2470. u8 led3_group_id;
  2471. u8 unused_3;
  2472. __le16 led3_state_caps;
  2473. #define PORT_LED_QCAPS_RESP_LED3_STATE_CAPS_ENABLED 0x1UL
  2474. #define PORT_LED_QCAPS_RESP_LED3_STATE_CAPS_OFF_SUPPORTED 0x2UL
  2475. #define PORT_LED_QCAPS_RESP_LED3_STATE_CAPS_ON_SUPPORTED 0x4UL
  2476. #define PORT_LED_QCAPS_RESP_LED3_STATE_CAPS_BLINK_SUPPORTED 0x8UL
  2477. #define PORT_LED_QCAPS_RESP_LED3_STATE_CAPS_BLINK_ALT_SUPPORTED 0x10UL
  2478. __le16 led3_color_caps;
  2479. #define PORT_LED_QCAPS_RESP_LED3_COLOR_CAPS_RSVD 0x1UL
  2480. #define PORT_LED_QCAPS_RESP_LED3_COLOR_CAPS_AMBER_SUPPORTED 0x2UL
  2481. #define PORT_LED_QCAPS_RESP_LED3_COLOR_CAPS_GREEN_SUPPORTED 0x4UL
  2482. u8 unused_4[3];
  2483. u8 valid;
  2484. };
  2485. /* hwrm_queue_qportcfg_input (size:192b/24B) */
  2486. struct hwrm_queue_qportcfg_input {
  2487. __le16 req_type;
  2488. __le16 cmpl_ring;
  2489. __le16 seq_id;
  2490. __le16 target_id;
  2491. __le64 resp_addr;
  2492. __le32 flags;
  2493. #define QUEUE_QPORTCFG_REQ_FLAGS_PATH 0x1UL
  2494. #define QUEUE_QPORTCFG_REQ_FLAGS_PATH_TX 0x0UL
  2495. #define QUEUE_QPORTCFG_REQ_FLAGS_PATH_RX 0x1UL
  2496. #define QUEUE_QPORTCFG_REQ_FLAGS_PATH_LAST QUEUE_QPORTCFG_REQ_FLAGS_PATH_RX
  2497. __le16 port_id;
  2498. u8 drv_qmap_cap;
  2499. #define QUEUE_QPORTCFG_REQ_DRV_QMAP_CAP_DISABLED 0x0UL
  2500. #define QUEUE_QPORTCFG_REQ_DRV_QMAP_CAP_ENABLED 0x1UL
  2501. #define QUEUE_QPORTCFG_REQ_DRV_QMAP_CAP_LAST QUEUE_QPORTCFG_REQ_DRV_QMAP_CAP_ENABLED
  2502. u8 unused_0;
  2503. };
  2504. /* hwrm_queue_qportcfg_output (size:256b/32B) */
  2505. struct hwrm_queue_qportcfg_output {
  2506. __le16 error_code;
  2507. __le16 req_type;
  2508. __le16 seq_id;
  2509. __le16 resp_len;
  2510. u8 max_configurable_queues;
  2511. u8 max_configurable_lossless_queues;
  2512. u8 queue_cfg_allowed;
  2513. u8 queue_cfg_info;
  2514. #define QUEUE_QPORTCFG_RESP_QUEUE_CFG_INFO_ASYM_CFG 0x1UL
  2515. u8 queue_pfcenable_cfg_allowed;
  2516. u8 queue_pri2cos_cfg_allowed;
  2517. u8 queue_cos2bw_cfg_allowed;
  2518. u8 queue_id0;
  2519. u8 queue_id0_service_profile;
  2520. #define QUEUE_QPORTCFG_RESP_QUEUE_ID0_SERVICE_PROFILE_LOSSY 0x0UL
  2521. #define QUEUE_QPORTCFG_RESP_QUEUE_ID0_SERVICE_PROFILE_LOSSLESS_ROCE 0x1UL
  2522. #define QUEUE_QPORTCFG_RESP_QUEUE_ID0_SERVICE_PROFILE_LOSSY_ROCE_CNP 0x2UL
  2523. #define QUEUE_QPORTCFG_RESP_QUEUE_ID0_SERVICE_PROFILE_LOSSLESS_NIC 0x3UL
  2524. #define QUEUE_QPORTCFG_RESP_QUEUE_ID0_SERVICE_PROFILE_UNKNOWN 0xffUL
  2525. #define QUEUE_QPORTCFG_RESP_QUEUE_ID0_SERVICE_PROFILE_LAST QUEUE_QPORTCFG_RESP_QUEUE_ID0_SERVICE_PROFILE_UNKNOWN
  2526. u8 queue_id1;
  2527. u8 queue_id1_service_profile;
  2528. #define QUEUE_QPORTCFG_RESP_QUEUE_ID1_SERVICE_PROFILE_LOSSY 0x0UL
  2529. #define QUEUE_QPORTCFG_RESP_QUEUE_ID1_SERVICE_PROFILE_LOSSLESS_ROCE 0x1UL
  2530. #define QUEUE_QPORTCFG_RESP_QUEUE_ID1_SERVICE_PROFILE_LOSSY_ROCE_CNP 0x2UL
  2531. #define QUEUE_QPORTCFG_RESP_QUEUE_ID1_SERVICE_PROFILE_LOSSLESS_NIC 0x3UL
  2532. #define QUEUE_QPORTCFG_RESP_QUEUE_ID1_SERVICE_PROFILE_UNKNOWN 0xffUL
  2533. #define QUEUE_QPORTCFG_RESP_QUEUE_ID1_SERVICE_PROFILE_LAST QUEUE_QPORTCFG_RESP_QUEUE_ID1_SERVICE_PROFILE_UNKNOWN
  2534. u8 queue_id2;
  2535. u8 queue_id2_service_profile;
  2536. #define QUEUE_QPORTCFG_RESP_QUEUE_ID2_SERVICE_PROFILE_LOSSY 0x0UL
  2537. #define QUEUE_QPORTCFG_RESP_QUEUE_ID2_SERVICE_PROFILE_LOSSLESS_ROCE 0x1UL
  2538. #define QUEUE_QPORTCFG_RESP_QUEUE_ID2_SERVICE_PROFILE_LOSSY_ROCE_CNP 0x2UL
  2539. #define QUEUE_QPORTCFG_RESP_QUEUE_ID2_SERVICE_PROFILE_LOSSLESS_NIC 0x3UL
  2540. #define QUEUE_QPORTCFG_RESP_QUEUE_ID2_SERVICE_PROFILE_UNKNOWN 0xffUL
  2541. #define QUEUE_QPORTCFG_RESP_QUEUE_ID2_SERVICE_PROFILE_LAST QUEUE_QPORTCFG_RESP_QUEUE_ID2_SERVICE_PROFILE_UNKNOWN
  2542. u8 queue_id3;
  2543. u8 queue_id3_service_profile;
  2544. #define QUEUE_QPORTCFG_RESP_QUEUE_ID3_SERVICE_PROFILE_LOSSY 0x0UL
  2545. #define QUEUE_QPORTCFG_RESP_QUEUE_ID3_SERVICE_PROFILE_LOSSLESS_ROCE 0x1UL
  2546. #define QUEUE_QPORTCFG_RESP_QUEUE_ID3_SERVICE_PROFILE_LOSSY_ROCE_CNP 0x2UL
  2547. #define QUEUE_QPORTCFG_RESP_QUEUE_ID3_SERVICE_PROFILE_LOSSLESS_NIC 0x3UL
  2548. #define QUEUE_QPORTCFG_RESP_QUEUE_ID3_SERVICE_PROFILE_UNKNOWN 0xffUL
  2549. #define QUEUE_QPORTCFG_RESP_QUEUE_ID3_SERVICE_PROFILE_LAST QUEUE_QPORTCFG_RESP_QUEUE_ID3_SERVICE_PROFILE_UNKNOWN
  2550. u8 queue_id4;
  2551. u8 queue_id4_service_profile;
  2552. #define QUEUE_QPORTCFG_RESP_QUEUE_ID4_SERVICE_PROFILE_LOSSY 0x0UL
  2553. #define QUEUE_QPORTCFG_RESP_QUEUE_ID4_SERVICE_PROFILE_LOSSLESS_ROCE 0x1UL
  2554. #define QUEUE_QPORTCFG_RESP_QUEUE_ID4_SERVICE_PROFILE_LOSSY_ROCE_CNP 0x2UL
  2555. #define QUEUE_QPORTCFG_RESP_QUEUE_ID4_SERVICE_PROFILE_LOSSLESS_NIC 0x3UL
  2556. #define QUEUE_QPORTCFG_RESP_QUEUE_ID4_SERVICE_PROFILE_UNKNOWN 0xffUL
  2557. #define QUEUE_QPORTCFG_RESP_QUEUE_ID4_SERVICE_PROFILE_LAST QUEUE_QPORTCFG_RESP_QUEUE_ID4_SERVICE_PROFILE_UNKNOWN
  2558. u8 queue_id5;
  2559. u8 queue_id5_service_profile;
  2560. #define QUEUE_QPORTCFG_RESP_QUEUE_ID5_SERVICE_PROFILE_LOSSY 0x0UL
  2561. #define QUEUE_QPORTCFG_RESP_QUEUE_ID5_SERVICE_PROFILE_LOSSLESS_ROCE 0x1UL
  2562. #define QUEUE_QPORTCFG_RESP_QUEUE_ID5_SERVICE_PROFILE_LOSSY_ROCE_CNP 0x2UL
  2563. #define QUEUE_QPORTCFG_RESP_QUEUE_ID5_SERVICE_PROFILE_LOSSLESS_NIC 0x3UL
  2564. #define QUEUE_QPORTCFG_RESP_QUEUE_ID5_SERVICE_PROFILE_UNKNOWN 0xffUL
  2565. #define QUEUE_QPORTCFG_RESP_QUEUE_ID5_SERVICE_PROFILE_LAST QUEUE_QPORTCFG_RESP_QUEUE_ID5_SERVICE_PROFILE_UNKNOWN
  2566. u8 queue_id6;
  2567. u8 queue_id6_service_profile;
  2568. #define QUEUE_QPORTCFG_RESP_QUEUE_ID6_SERVICE_PROFILE_LOSSY 0x0UL
  2569. #define QUEUE_QPORTCFG_RESP_QUEUE_ID6_SERVICE_PROFILE_LOSSLESS_ROCE 0x1UL
  2570. #define QUEUE_QPORTCFG_RESP_QUEUE_ID6_SERVICE_PROFILE_LOSSY_ROCE_CNP 0x2UL
  2571. #define QUEUE_QPORTCFG_RESP_QUEUE_ID6_SERVICE_PROFILE_LOSSLESS_NIC 0x3UL
  2572. #define QUEUE_QPORTCFG_RESP_QUEUE_ID6_SERVICE_PROFILE_UNKNOWN 0xffUL
  2573. #define QUEUE_QPORTCFG_RESP_QUEUE_ID6_SERVICE_PROFILE_LAST QUEUE_QPORTCFG_RESP_QUEUE_ID6_SERVICE_PROFILE_UNKNOWN
  2574. u8 queue_id7;
  2575. u8 queue_id7_service_profile;
  2576. #define QUEUE_QPORTCFG_RESP_QUEUE_ID7_SERVICE_PROFILE_LOSSY 0x0UL
  2577. #define QUEUE_QPORTCFG_RESP_QUEUE_ID7_SERVICE_PROFILE_LOSSLESS_ROCE 0x1UL
  2578. #define QUEUE_QPORTCFG_RESP_QUEUE_ID7_SERVICE_PROFILE_LOSSY_ROCE_CNP 0x2UL
  2579. #define QUEUE_QPORTCFG_RESP_QUEUE_ID7_SERVICE_PROFILE_LOSSLESS_NIC 0x3UL
  2580. #define QUEUE_QPORTCFG_RESP_QUEUE_ID7_SERVICE_PROFILE_UNKNOWN 0xffUL
  2581. #define QUEUE_QPORTCFG_RESP_QUEUE_ID7_SERVICE_PROFILE_LAST QUEUE_QPORTCFG_RESP_QUEUE_ID7_SERVICE_PROFILE_UNKNOWN
  2582. u8 valid;
  2583. };
  2584. /* hwrm_queue_cfg_input (size:320b/40B) */
  2585. struct hwrm_queue_cfg_input {
  2586. __le16 req_type;
  2587. __le16 cmpl_ring;
  2588. __le16 seq_id;
  2589. __le16 target_id;
  2590. __le64 resp_addr;
  2591. __le32 flags;
  2592. #define QUEUE_CFG_REQ_FLAGS_PATH_MASK 0x3UL
  2593. #define QUEUE_CFG_REQ_FLAGS_PATH_SFT 0
  2594. #define QUEUE_CFG_REQ_FLAGS_PATH_TX 0x0UL
  2595. #define QUEUE_CFG_REQ_FLAGS_PATH_RX 0x1UL
  2596. #define QUEUE_CFG_REQ_FLAGS_PATH_BIDIR 0x2UL
  2597. #define QUEUE_CFG_REQ_FLAGS_PATH_LAST QUEUE_CFG_REQ_FLAGS_PATH_BIDIR
  2598. __le32 enables;
  2599. #define QUEUE_CFG_REQ_ENABLES_DFLT_LEN 0x1UL
  2600. #define QUEUE_CFG_REQ_ENABLES_SERVICE_PROFILE 0x2UL
  2601. __le32 queue_id;
  2602. __le32 dflt_len;
  2603. u8 service_profile;
  2604. #define QUEUE_CFG_REQ_SERVICE_PROFILE_LOSSY 0x0UL
  2605. #define QUEUE_CFG_REQ_SERVICE_PROFILE_LOSSLESS 0x1UL
  2606. #define QUEUE_CFG_REQ_SERVICE_PROFILE_UNKNOWN 0xffUL
  2607. #define QUEUE_CFG_REQ_SERVICE_PROFILE_LAST QUEUE_CFG_REQ_SERVICE_PROFILE_UNKNOWN
  2608. u8 unused_0[7];
  2609. };
  2610. /* hwrm_queue_cfg_output (size:128b/16B) */
  2611. struct hwrm_queue_cfg_output {
  2612. __le16 error_code;
  2613. __le16 req_type;
  2614. __le16 seq_id;
  2615. __le16 resp_len;
  2616. u8 unused_0[7];
  2617. u8 valid;
  2618. };
  2619. /* hwrm_queue_pfcenable_qcfg_input (size:192b/24B) */
  2620. struct hwrm_queue_pfcenable_qcfg_input {
  2621. __le16 req_type;
  2622. __le16 cmpl_ring;
  2623. __le16 seq_id;
  2624. __le16 target_id;
  2625. __le64 resp_addr;
  2626. __le16 port_id;
  2627. u8 unused_0[6];
  2628. };
  2629. /* hwrm_queue_pfcenable_qcfg_output (size:128b/16B) */
  2630. struct hwrm_queue_pfcenable_qcfg_output {
  2631. __le16 error_code;
  2632. __le16 req_type;
  2633. __le16 seq_id;
  2634. __le16 resp_len;
  2635. __le32 flags;
  2636. #define QUEUE_PFCENABLE_QCFG_RESP_FLAGS_PRI0_PFC_ENABLED 0x1UL
  2637. #define QUEUE_PFCENABLE_QCFG_RESP_FLAGS_PRI1_PFC_ENABLED 0x2UL
  2638. #define QUEUE_PFCENABLE_QCFG_RESP_FLAGS_PRI2_PFC_ENABLED 0x4UL
  2639. #define QUEUE_PFCENABLE_QCFG_RESP_FLAGS_PRI3_PFC_ENABLED 0x8UL
  2640. #define QUEUE_PFCENABLE_QCFG_RESP_FLAGS_PRI4_PFC_ENABLED 0x10UL
  2641. #define QUEUE_PFCENABLE_QCFG_RESP_FLAGS_PRI5_PFC_ENABLED 0x20UL
  2642. #define QUEUE_PFCENABLE_QCFG_RESP_FLAGS_PRI6_PFC_ENABLED 0x40UL
  2643. #define QUEUE_PFCENABLE_QCFG_RESP_FLAGS_PRI7_PFC_ENABLED 0x80UL
  2644. u8 unused_0[3];
  2645. u8 valid;
  2646. };
  2647. /* hwrm_queue_pfcenable_cfg_input (size:192b/24B) */
  2648. struct hwrm_queue_pfcenable_cfg_input {
  2649. __le16 req_type;
  2650. __le16 cmpl_ring;
  2651. __le16 seq_id;
  2652. __le16 target_id;
  2653. __le64 resp_addr;
  2654. __le32 flags;
  2655. #define QUEUE_PFCENABLE_CFG_REQ_FLAGS_PRI0_PFC_ENABLED 0x1UL
  2656. #define QUEUE_PFCENABLE_CFG_REQ_FLAGS_PRI1_PFC_ENABLED 0x2UL
  2657. #define QUEUE_PFCENABLE_CFG_REQ_FLAGS_PRI2_PFC_ENABLED 0x4UL
  2658. #define QUEUE_PFCENABLE_CFG_REQ_FLAGS_PRI3_PFC_ENABLED 0x8UL
  2659. #define QUEUE_PFCENABLE_CFG_REQ_FLAGS_PRI4_PFC_ENABLED 0x10UL
  2660. #define QUEUE_PFCENABLE_CFG_REQ_FLAGS_PRI5_PFC_ENABLED 0x20UL
  2661. #define QUEUE_PFCENABLE_CFG_REQ_FLAGS_PRI6_PFC_ENABLED 0x40UL
  2662. #define QUEUE_PFCENABLE_CFG_REQ_FLAGS_PRI7_PFC_ENABLED 0x80UL
  2663. __le16 port_id;
  2664. u8 unused_0[2];
  2665. };
  2666. /* hwrm_queue_pfcenable_cfg_output (size:128b/16B) */
  2667. struct hwrm_queue_pfcenable_cfg_output {
  2668. __le16 error_code;
  2669. __le16 req_type;
  2670. __le16 seq_id;
  2671. __le16 resp_len;
  2672. u8 unused_0[7];
  2673. u8 valid;
  2674. };
  2675. /* hwrm_queue_pri2cos_qcfg_input (size:192b/24B) */
  2676. struct hwrm_queue_pri2cos_qcfg_input {
  2677. __le16 req_type;
  2678. __le16 cmpl_ring;
  2679. __le16 seq_id;
  2680. __le16 target_id;
  2681. __le64 resp_addr;
  2682. __le32 flags;
  2683. #define QUEUE_PRI2COS_QCFG_REQ_FLAGS_PATH 0x1UL
  2684. #define QUEUE_PRI2COS_QCFG_REQ_FLAGS_PATH_TX 0x0UL
  2685. #define QUEUE_PRI2COS_QCFG_REQ_FLAGS_PATH_RX 0x1UL
  2686. #define QUEUE_PRI2COS_QCFG_REQ_FLAGS_PATH_LAST QUEUE_PRI2COS_QCFG_REQ_FLAGS_PATH_RX
  2687. #define QUEUE_PRI2COS_QCFG_REQ_FLAGS_IVLAN 0x2UL
  2688. u8 port_id;
  2689. u8 unused_0[3];
  2690. };
  2691. /* hwrm_queue_pri2cos_qcfg_output (size:192b/24B) */
  2692. struct hwrm_queue_pri2cos_qcfg_output {
  2693. __le16 error_code;
  2694. __le16 req_type;
  2695. __le16 seq_id;
  2696. __le16 resp_len;
  2697. u8 pri0_cos_queue_id;
  2698. u8 pri1_cos_queue_id;
  2699. u8 pri2_cos_queue_id;
  2700. u8 pri3_cos_queue_id;
  2701. u8 pri4_cos_queue_id;
  2702. u8 pri5_cos_queue_id;
  2703. u8 pri6_cos_queue_id;
  2704. u8 pri7_cos_queue_id;
  2705. u8 queue_cfg_info;
  2706. #define QUEUE_PRI2COS_QCFG_RESP_QUEUE_CFG_INFO_ASYM_CFG 0x1UL
  2707. u8 unused_0[6];
  2708. u8 valid;
  2709. };
  2710. /* hwrm_queue_pri2cos_cfg_input (size:320b/40B) */
  2711. struct hwrm_queue_pri2cos_cfg_input {
  2712. __le16 req_type;
  2713. __le16 cmpl_ring;
  2714. __le16 seq_id;
  2715. __le16 target_id;
  2716. __le64 resp_addr;
  2717. __le32 flags;
  2718. #define QUEUE_PRI2COS_CFG_REQ_FLAGS_PATH_MASK 0x3UL
  2719. #define QUEUE_PRI2COS_CFG_REQ_FLAGS_PATH_SFT 0
  2720. #define QUEUE_PRI2COS_CFG_REQ_FLAGS_PATH_TX 0x0UL
  2721. #define QUEUE_PRI2COS_CFG_REQ_FLAGS_PATH_RX 0x1UL
  2722. #define QUEUE_PRI2COS_CFG_REQ_FLAGS_PATH_BIDIR 0x2UL
  2723. #define QUEUE_PRI2COS_CFG_REQ_FLAGS_PATH_LAST QUEUE_PRI2COS_CFG_REQ_FLAGS_PATH_BIDIR
  2724. #define QUEUE_PRI2COS_CFG_REQ_FLAGS_IVLAN 0x4UL
  2725. __le32 enables;
  2726. #define QUEUE_PRI2COS_CFG_REQ_ENABLES_PRI0_COS_QUEUE_ID 0x1UL
  2727. #define QUEUE_PRI2COS_CFG_REQ_ENABLES_PRI1_COS_QUEUE_ID 0x2UL
  2728. #define QUEUE_PRI2COS_CFG_REQ_ENABLES_PRI2_COS_QUEUE_ID 0x4UL
  2729. #define QUEUE_PRI2COS_CFG_REQ_ENABLES_PRI3_COS_QUEUE_ID 0x8UL
  2730. #define QUEUE_PRI2COS_CFG_REQ_ENABLES_PRI4_COS_QUEUE_ID 0x10UL
  2731. #define QUEUE_PRI2COS_CFG_REQ_ENABLES_PRI5_COS_QUEUE_ID 0x20UL
  2732. #define QUEUE_PRI2COS_CFG_REQ_ENABLES_PRI6_COS_QUEUE_ID 0x40UL
  2733. #define QUEUE_PRI2COS_CFG_REQ_ENABLES_PRI7_COS_QUEUE_ID 0x80UL
  2734. u8 port_id;
  2735. u8 pri0_cos_queue_id;
  2736. u8 pri1_cos_queue_id;
  2737. u8 pri2_cos_queue_id;
  2738. u8 pri3_cos_queue_id;
  2739. u8 pri4_cos_queue_id;
  2740. u8 pri5_cos_queue_id;
  2741. u8 pri6_cos_queue_id;
  2742. u8 pri7_cos_queue_id;
  2743. u8 unused_0[7];
  2744. };
  2745. /* hwrm_queue_pri2cos_cfg_output (size:128b/16B) */
  2746. struct hwrm_queue_pri2cos_cfg_output {
  2747. __le16 error_code;
  2748. __le16 req_type;
  2749. __le16 seq_id;
  2750. __le16 resp_len;
  2751. u8 unused_0[7];
  2752. u8 valid;
  2753. };
  2754. /* hwrm_queue_cos2bw_qcfg_input (size:192b/24B) */
  2755. struct hwrm_queue_cos2bw_qcfg_input {
  2756. __le16 req_type;
  2757. __le16 cmpl_ring;
  2758. __le16 seq_id;
  2759. __le16 target_id;
  2760. __le64 resp_addr;
  2761. __le16 port_id;
  2762. u8 unused_0[6];
  2763. };
  2764. /* hwrm_queue_cos2bw_qcfg_output (size:896b/112B) */
  2765. struct hwrm_queue_cos2bw_qcfg_output {
  2766. __le16 error_code;
  2767. __le16 req_type;
  2768. __le16 seq_id;
  2769. __le16 resp_len;
  2770. u8 queue_id0;
  2771. u8 unused_0;
  2772. __le16 unused_1;
  2773. __le32 queue_id0_min_bw;
  2774. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  2775. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_BW_VALUE_SFT 0
  2776. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_SCALE 0x10000000UL
  2777. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_SCALE_BITS (0x0UL << 28)
  2778. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_SCALE_BYTES (0x1UL << 28)
  2779. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_SCALE_BYTES
  2780. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2781. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_SFT 29
  2782. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2783. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2784. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2785. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2786. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2787. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2788. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_INVALID
  2789. __le32 queue_id0_max_bw;
  2790. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  2791. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_BW_VALUE_SFT 0
  2792. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_SCALE 0x10000000UL
  2793. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_SCALE_BITS (0x0UL << 28)
  2794. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_SCALE_BYTES (0x1UL << 28)
  2795. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_SCALE_BYTES
  2796. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2797. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_SFT 29
  2798. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2799. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2800. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2801. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2802. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2803. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2804. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_INVALID
  2805. u8 queue_id0_tsa_assign;
  2806. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_TSA_ASSIGN_SP 0x0UL
  2807. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_TSA_ASSIGN_ETS 0x1UL
  2808. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_TSA_ASSIGN_RESERVED_FIRST 0x2UL
  2809. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_TSA_ASSIGN_RESERVED_LAST 0xffUL
  2810. u8 queue_id0_pri_lvl;
  2811. u8 queue_id0_bw_weight;
  2812. u8 queue_id1;
  2813. __le32 queue_id1_min_bw;
  2814. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  2815. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_BW_VALUE_SFT 0
  2816. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_SCALE 0x10000000UL
  2817. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_SCALE_BITS (0x0UL << 28)
  2818. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_SCALE_BYTES (0x1UL << 28)
  2819. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_SCALE_BYTES
  2820. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2821. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_SFT 29
  2822. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2823. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2824. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2825. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2826. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2827. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2828. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_INVALID
  2829. __le32 queue_id1_max_bw;
  2830. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  2831. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_BW_VALUE_SFT 0
  2832. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_SCALE 0x10000000UL
  2833. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_SCALE_BITS (0x0UL << 28)
  2834. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_SCALE_BYTES (0x1UL << 28)
  2835. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_SCALE_BYTES
  2836. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2837. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_SFT 29
  2838. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2839. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2840. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2841. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2842. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2843. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2844. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_INVALID
  2845. u8 queue_id1_tsa_assign;
  2846. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_TSA_ASSIGN_SP 0x0UL
  2847. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_TSA_ASSIGN_ETS 0x1UL
  2848. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_TSA_ASSIGN_RESERVED_FIRST 0x2UL
  2849. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_TSA_ASSIGN_RESERVED_LAST 0xffUL
  2850. u8 queue_id1_pri_lvl;
  2851. u8 queue_id1_bw_weight;
  2852. u8 queue_id2;
  2853. __le32 queue_id2_min_bw;
  2854. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  2855. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_BW_VALUE_SFT 0
  2856. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_SCALE 0x10000000UL
  2857. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_SCALE_BITS (0x0UL << 28)
  2858. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_SCALE_BYTES (0x1UL << 28)
  2859. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_SCALE_BYTES
  2860. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2861. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_SFT 29
  2862. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2863. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2864. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2865. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2866. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2867. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2868. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_INVALID
  2869. __le32 queue_id2_max_bw;
  2870. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  2871. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_BW_VALUE_SFT 0
  2872. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_SCALE 0x10000000UL
  2873. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_SCALE_BITS (0x0UL << 28)
  2874. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_SCALE_BYTES (0x1UL << 28)
  2875. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_SCALE_BYTES
  2876. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2877. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_SFT 29
  2878. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2879. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2880. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2881. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2882. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2883. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2884. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_INVALID
  2885. u8 queue_id2_tsa_assign;
  2886. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_TSA_ASSIGN_SP 0x0UL
  2887. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_TSA_ASSIGN_ETS 0x1UL
  2888. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_TSA_ASSIGN_RESERVED_FIRST 0x2UL
  2889. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_TSA_ASSIGN_RESERVED_LAST 0xffUL
  2890. u8 queue_id2_pri_lvl;
  2891. u8 queue_id2_bw_weight;
  2892. u8 queue_id3;
  2893. __le32 queue_id3_min_bw;
  2894. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  2895. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_BW_VALUE_SFT 0
  2896. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_SCALE 0x10000000UL
  2897. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_SCALE_BITS (0x0UL << 28)
  2898. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_SCALE_BYTES (0x1UL << 28)
  2899. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_SCALE_BYTES
  2900. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2901. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_SFT 29
  2902. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2903. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2904. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2905. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2906. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2907. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2908. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_INVALID
  2909. __le32 queue_id3_max_bw;
  2910. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  2911. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_BW_VALUE_SFT 0
  2912. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_SCALE 0x10000000UL
  2913. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_SCALE_BITS (0x0UL << 28)
  2914. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_SCALE_BYTES (0x1UL << 28)
  2915. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_SCALE_BYTES
  2916. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2917. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_SFT 29
  2918. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2919. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2920. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2921. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2922. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2923. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2924. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_INVALID
  2925. u8 queue_id3_tsa_assign;
  2926. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_TSA_ASSIGN_SP 0x0UL
  2927. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_TSA_ASSIGN_ETS 0x1UL
  2928. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_TSA_ASSIGN_RESERVED_FIRST 0x2UL
  2929. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_TSA_ASSIGN_RESERVED_LAST 0xffUL
  2930. u8 queue_id3_pri_lvl;
  2931. u8 queue_id3_bw_weight;
  2932. u8 queue_id4;
  2933. __le32 queue_id4_min_bw;
  2934. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  2935. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_BW_VALUE_SFT 0
  2936. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_SCALE 0x10000000UL
  2937. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_SCALE_BITS (0x0UL << 28)
  2938. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_SCALE_BYTES (0x1UL << 28)
  2939. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_SCALE_BYTES
  2940. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2941. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_SFT 29
  2942. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2943. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2944. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2945. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2946. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2947. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2948. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_INVALID
  2949. __le32 queue_id4_max_bw;
  2950. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  2951. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_BW_VALUE_SFT 0
  2952. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_SCALE 0x10000000UL
  2953. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_SCALE_BITS (0x0UL << 28)
  2954. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_SCALE_BYTES (0x1UL << 28)
  2955. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_SCALE_BYTES
  2956. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2957. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_SFT 29
  2958. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2959. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2960. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2961. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2962. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2963. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2964. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_INVALID
  2965. u8 queue_id4_tsa_assign;
  2966. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_TSA_ASSIGN_SP 0x0UL
  2967. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_TSA_ASSIGN_ETS 0x1UL
  2968. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_TSA_ASSIGN_RESERVED_FIRST 0x2UL
  2969. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_TSA_ASSIGN_RESERVED_LAST 0xffUL
  2970. u8 queue_id4_pri_lvl;
  2971. u8 queue_id4_bw_weight;
  2972. u8 queue_id5;
  2973. __le32 queue_id5_min_bw;
  2974. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  2975. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_BW_VALUE_SFT 0
  2976. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_SCALE 0x10000000UL
  2977. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_SCALE_BITS (0x0UL << 28)
  2978. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_SCALE_BYTES (0x1UL << 28)
  2979. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_SCALE_BYTES
  2980. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2981. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_SFT 29
  2982. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2983. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2984. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2985. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2986. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2987. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2988. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_INVALID
  2989. __le32 queue_id5_max_bw;
  2990. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  2991. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_BW_VALUE_SFT 0
  2992. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_SCALE 0x10000000UL
  2993. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_SCALE_BITS (0x0UL << 28)
  2994. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_SCALE_BYTES (0x1UL << 28)
  2995. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_SCALE_BYTES
  2996. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2997. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_SFT 29
  2998. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2999. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  3000. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  3001. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  3002. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  3003. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  3004. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_INVALID
  3005. u8 queue_id5_tsa_assign;
  3006. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_TSA_ASSIGN_SP 0x0UL
  3007. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_TSA_ASSIGN_ETS 0x1UL
  3008. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_TSA_ASSIGN_RESERVED_FIRST 0x2UL
  3009. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_TSA_ASSIGN_RESERVED_LAST 0xffUL
  3010. u8 queue_id5_pri_lvl;
  3011. u8 queue_id5_bw_weight;
  3012. u8 queue_id6;
  3013. __le32 queue_id6_min_bw;
  3014. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  3015. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_BW_VALUE_SFT 0
  3016. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_SCALE 0x10000000UL
  3017. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_SCALE_BITS (0x0UL << 28)
  3018. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_SCALE_BYTES (0x1UL << 28)
  3019. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_SCALE_BYTES
  3020. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  3021. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_SFT 29
  3022. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  3023. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  3024. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  3025. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  3026. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  3027. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  3028. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_INVALID
  3029. __le32 queue_id6_max_bw;
  3030. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  3031. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_BW_VALUE_SFT 0
  3032. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_SCALE 0x10000000UL
  3033. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_SCALE_BITS (0x0UL << 28)
  3034. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_SCALE_BYTES (0x1UL << 28)
  3035. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_SCALE_BYTES
  3036. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  3037. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_SFT 29
  3038. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  3039. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  3040. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  3041. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  3042. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  3043. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  3044. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_INVALID
  3045. u8 queue_id6_tsa_assign;
  3046. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_TSA_ASSIGN_SP 0x0UL
  3047. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_TSA_ASSIGN_ETS 0x1UL
  3048. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_TSA_ASSIGN_RESERVED_FIRST 0x2UL
  3049. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_TSA_ASSIGN_RESERVED_LAST 0xffUL
  3050. u8 queue_id6_pri_lvl;
  3051. u8 queue_id6_bw_weight;
  3052. u8 queue_id7;
  3053. __le32 queue_id7_min_bw;
  3054. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  3055. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_BW_VALUE_SFT 0
  3056. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_SCALE 0x10000000UL
  3057. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_SCALE_BITS (0x0UL << 28)
  3058. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_SCALE_BYTES (0x1UL << 28)
  3059. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_SCALE_BYTES
  3060. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  3061. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_SFT 29
  3062. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  3063. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  3064. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  3065. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  3066. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  3067. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  3068. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_INVALID
  3069. __le32 queue_id7_max_bw;
  3070. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  3071. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_BW_VALUE_SFT 0
  3072. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_SCALE 0x10000000UL
  3073. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_SCALE_BITS (0x0UL << 28)
  3074. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_SCALE_BYTES (0x1UL << 28)
  3075. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_SCALE_BYTES
  3076. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  3077. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_SFT 29
  3078. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  3079. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  3080. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  3081. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  3082. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  3083. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  3084. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_INVALID
  3085. u8 queue_id7_tsa_assign;
  3086. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_TSA_ASSIGN_SP 0x0UL
  3087. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_TSA_ASSIGN_ETS 0x1UL
  3088. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_TSA_ASSIGN_RESERVED_FIRST 0x2UL
  3089. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_TSA_ASSIGN_RESERVED_LAST 0xffUL
  3090. u8 queue_id7_pri_lvl;
  3091. u8 queue_id7_bw_weight;
  3092. u8 unused_2[4];
  3093. u8 valid;
  3094. };
  3095. /* hwrm_queue_cos2bw_cfg_input (size:1024b/128B) */
  3096. struct hwrm_queue_cos2bw_cfg_input {
  3097. __le16 req_type;
  3098. __le16 cmpl_ring;
  3099. __le16 seq_id;
  3100. __le16 target_id;
  3101. __le64 resp_addr;
  3102. __le32 flags;
  3103. __le32 enables;
  3104. #define QUEUE_COS2BW_CFG_REQ_ENABLES_COS_QUEUE_ID0_VALID 0x1UL
  3105. #define QUEUE_COS2BW_CFG_REQ_ENABLES_COS_QUEUE_ID1_VALID 0x2UL
  3106. #define QUEUE_COS2BW_CFG_REQ_ENABLES_COS_QUEUE_ID2_VALID 0x4UL
  3107. #define QUEUE_COS2BW_CFG_REQ_ENABLES_COS_QUEUE_ID3_VALID 0x8UL
  3108. #define QUEUE_COS2BW_CFG_REQ_ENABLES_COS_QUEUE_ID4_VALID 0x10UL
  3109. #define QUEUE_COS2BW_CFG_REQ_ENABLES_COS_QUEUE_ID5_VALID 0x20UL
  3110. #define QUEUE_COS2BW_CFG_REQ_ENABLES_COS_QUEUE_ID6_VALID 0x40UL
  3111. #define QUEUE_COS2BW_CFG_REQ_ENABLES_COS_QUEUE_ID7_VALID 0x80UL
  3112. __le16 port_id;
  3113. u8 queue_id0;
  3114. u8 unused_0;
  3115. __le32 queue_id0_min_bw;
  3116. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  3117. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_BW_VALUE_SFT 0
  3118. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_SCALE 0x10000000UL
  3119. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_SCALE_BITS (0x0UL << 28)
  3120. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_SCALE_BYTES (0x1UL << 28)
  3121. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_SCALE_BYTES
  3122. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  3123. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_SFT 29
  3124. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  3125. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  3126. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  3127. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  3128. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  3129. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  3130. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_INVALID
  3131. __le32 queue_id0_max_bw;
  3132. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  3133. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_BW_VALUE_SFT 0
  3134. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_SCALE 0x10000000UL
  3135. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_SCALE_BITS (0x0UL << 28)
  3136. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_SCALE_BYTES (0x1UL << 28)
  3137. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_SCALE_BYTES
  3138. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  3139. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_SFT 29
  3140. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  3141. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  3142. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  3143. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  3144. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  3145. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  3146. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_INVALID
  3147. u8 queue_id0_tsa_assign;
  3148. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_TSA_ASSIGN_SP 0x0UL
  3149. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_TSA_ASSIGN_ETS 0x1UL
  3150. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_TSA_ASSIGN_RESERVED_FIRST 0x2UL
  3151. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_TSA_ASSIGN_RESERVED_LAST 0xffUL
  3152. u8 queue_id0_pri_lvl;
  3153. u8 queue_id0_bw_weight;
  3154. u8 queue_id1;
  3155. __le32 queue_id1_min_bw;
  3156. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  3157. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_BW_VALUE_SFT 0
  3158. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_SCALE 0x10000000UL
  3159. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_SCALE_BITS (0x0UL << 28)
  3160. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_SCALE_BYTES (0x1UL << 28)
  3161. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_SCALE_BYTES
  3162. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  3163. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_SFT 29
  3164. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  3165. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  3166. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  3167. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  3168. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  3169. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  3170. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_INVALID
  3171. __le32 queue_id1_max_bw;
  3172. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  3173. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_BW_VALUE_SFT 0
  3174. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_SCALE 0x10000000UL
  3175. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_SCALE_BITS (0x0UL << 28)
  3176. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_SCALE_BYTES (0x1UL << 28)
  3177. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_SCALE_BYTES
  3178. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  3179. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_SFT 29
  3180. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  3181. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  3182. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  3183. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  3184. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  3185. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  3186. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_INVALID
  3187. u8 queue_id1_tsa_assign;
  3188. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_TSA_ASSIGN_SP 0x0UL
  3189. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_TSA_ASSIGN_ETS 0x1UL
  3190. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_TSA_ASSIGN_RESERVED_FIRST 0x2UL
  3191. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_TSA_ASSIGN_RESERVED_LAST 0xffUL
  3192. u8 queue_id1_pri_lvl;
  3193. u8 queue_id1_bw_weight;
  3194. u8 queue_id2;
  3195. __le32 queue_id2_min_bw;
  3196. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  3197. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_BW_VALUE_SFT 0
  3198. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_SCALE 0x10000000UL
  3199. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_SCALE_BITS (0x0UL << 28)
  3200. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_SCALE_BYTES (0x1UL << 28)
  3201. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_SCALE_BYTES
  3202. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  3203. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_SFT 29
  3204. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  3205. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  3206. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  3207. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  3208. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  3209. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  3210. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_INVALID
  3211. __le32 queue_id2_max_bw;
  3212. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  3213. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_BW_VALUE_SFT 0
  3214. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_SCALE 0x10000000UL
  3215. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_SCALE_BITS (0x0UL << 28)
  3216. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_SCALE_BYTES (0x1UL << 28)
  3217. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_SCALE_BYTES
  3218. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  3219. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_SFT 29
  3220. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  3221. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  3222. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  3223. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  3224. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  3225. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  3226. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_INVALID
  3227. u8 queue_id2_tsa_assign;
  3228. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_TSA_ASSIGN_SP 0x0UL
  3229. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_TSA_ASSIGN_ETS 0x1UL
  3230. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_TSA_ASSIGN_RESERVED_FIRST 0x2UL
  3231. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_TSA_ASSIGN_RESERVED_LAST 0xffUL
  3232. u8 queue_id2_pri_lvl;
  3233. u8 queue_id2_bw_weight;
  3234. u8 queue_id3;
  3235. __le32 queue_id3_min_bw;
  3236. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  3237. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_BW_VALUE_SFT 0
  3238. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_SCALE 0x10000000UL
  3239. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_SCALE_BITS (0x0UL << 28)
  3240. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_SCALE_BYTES (0x1UL << 28)
  3241. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_SCALE_BYTES
  3242. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  3243. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_SFT 29
  3244. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  3245. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  3246. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  3247. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  3248. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  3249. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  3250. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_INVALID
  3251. __le32 queue_id3_max_bw;
  3252. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  3253. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_BW_VALUE_SFT 0
  3254. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_SCALE 0x10000000UL
  3255. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_SCALE_BITS (0x0UL << 28)
  3256. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_SCALE_BYTES (0x1UL << 28)
  3257. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_SCALE_BYTES
  3258. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  3259. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_SFT 29
  3260. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  3261. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  3262. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  3263. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  3264. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  3265. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  3266. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_INVALID
  3267. u8 queue_id3_tsa_assign;
  3268. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_TSA_ASSIGN_SP 0x0UL
  3269. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_TSA_ASSIGN_ETS 0x1UL
  3270. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_TSA_ASSIGN_RESERVED_FIRST 0x2UL
  3271. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_TSA_ASSIGN_RESERVED_LAST 0xffUL
  3272. u8 queue_id3_pri_lvl;
  3273. u8 queue_id3_bw_weight;
  3274. u8 queue_id4;
  3275. __le32 queue_id4_min_bw;
  3276. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  3277. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_BW_VALUE_SFT 0
  3278. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_SCALE 0x10000000UL
  3279. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_SCALE_BITS (0x0UL << 28)
  3280. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_SCALE_BYTES (0x1UL << 28)
  3281. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_SCALE_BYTES
  3282. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  3283. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_SFT 29
  3284. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  3285. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  3286. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  3287. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  3288. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  3289. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  3290. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_INVALID
  3291. __le32 queue_id4_max_bw;
  3292. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  3293. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_BW_VALUE_SFT 0
  3294. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_SCALE 0x10000000UL
  3295. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_SCALE_BITS (0x0UL << 28)
  3296. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_SCALE_BYTES (0x1UL << 28)
  3297. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_SCALE_BYTES
  3298. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  3299. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_SFT 29
  3300. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  3301. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  3302. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  3303. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  3304. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  3305. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  3306. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_INVALID
  3307. u8 queue_id4_tsa_assign;
  3308. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_TSA_ASSIGN_SP 0x0UL
  3309. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_TSA_ASSIGN_ETS 0x1UL
  3310. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_TSA_ASSIGN_RESERVED_FIRST 0x2UL
  3311. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_TSA_ASSIGN_RESERVED_LAST 0xffUL
  3312. u8 queue_id4_pri_lvl;
  3313. u8 queue_id4_bw_weight;
  3314. u8 queue_id5;
  3315. __le32 queue_id5_min_bw;
  3316. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  3317. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_BW_VALUE_SFT 0
  3318. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_SCALE 0x10000000UL
  3319. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_SCALE_BITS (0x0UL << 28)
  3320. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_SCALE_BYTES (0x1UL << 28)
  3321. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_SCALE_BYTES
  3322. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  3323. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_SFT 29
  3324. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  3325. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  3326. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  3327. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  3328. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  3329. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  3330. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_INVALID
  3331. __le32 queue_id5_max_bw;
  3332. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  3333. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_BW_VALUE_SFT 0
  3334. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_SCALE 0x10000000UL
  3335. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_SCALE_BITS (0x0UL << 28)
  3336. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_SCALE_BYTES (0x1UL << 28)
  3337. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_SCALE_BYTES
  3338. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  3339. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_SFT 29
  3340. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  3341. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  3342. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  3343. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  3344. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  3345. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  3346. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_INVALID
  3347. u8 queue_id5_tsa_assign;
  3348. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_TSA_ASSIGN_SP 0x0UL
  3349. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_TSA_ASSIGN_ETS 0x1UL
  3350. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_TSA_ASSIGN_RESERVED_FIRST 0x2UL
  3351. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_TSA_ASSIGN_RESERVED_LAST 0xffUL
  3352. u8 queue_id5_pri_lvl;
  3353. u8 queue_id5_bw_weight;
  3354. u8 queue_id6;
  3355. __le32 queue_id6_min_bw;
  3356. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  3357. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_BW_VALUE_SFT 0
  3358. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_SCALE 0x10000000UL
  3359. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_SCALE_BITS (0x0UL << 28)
  3360. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_SCALE_BYTES (0x1UL << 28)
  3361. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_SCALE_BYTES
  3362. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  3363. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_SFT 29
  3364. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  3365. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  3366. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  3367. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  3368. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  3369. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  3370. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_INVALID
  3371. __le32 queue_id6_max_bw;
  3372. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  3373. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_BW_VALUE_SFT 0
  3374. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_SCALE 0x10000000UL
  3375. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_SCALE_BITS (0x0UL << 28)
  3376. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_SCALE_BYTES (0x1UL << 28)
  3377. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_SCALE_BYTES
  3378. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  3379. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_SFT 29
  3380. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  3381. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  3382. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  3383. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  3384. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  3385. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  3386. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_INVALID
  3387. u8 queue_id6_tsa_assign;
  3388. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_TSA_ASSIGN_SP 0x0UL
  3389. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_TSA_ASSIGN_ETS 0x1UL
  3390. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_TSA_ASSIGN_RESERVED_FIRST 0x2UL
  3391. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_TSA_ASSIGN_RESERVED_LAST 0xffUL
  3392. u8 queue_id6_pri_lvl;
  3393. u8 queue_id6_bw_weight;
  3394. u8 queue_id7;
  3395. __le32 queue_id7_min_bw;
  3396. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  3397. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_BW_VALUE_SFT 0
  3398. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_SCALE 0x10000000UL
  3399. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_SCALE_BITS (0x0UL << 28)
  3400. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_SCALE_BYTES (0x1UL << 28)
  3401. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_SCALE_BYTES
  3402. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  3403. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_SFT 29
  3404. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  3405. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  3406. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  3407. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  3408. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  3409. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  3410. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_INVALID
  3411. __le32 queue_id7_max_bw;
  3412. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  3413. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_BW_VALUE_SFT 0
  3414. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_SCALE 0x10000000UL
  3415. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_SCALE_BITS (0x0UL << 28)
  3416. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_SCALE_BYTES (0x1UL << 28)
  3417. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_SCALE_BYTES
  3418. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  3419. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_SFT 29
  3420. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  3421. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  3422. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  3423. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  3424. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  3425. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  3426. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_INVALID
  3427. u8 queue_id7_tsa_assign;
  3428. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_TSA_ASSIGN_SP 0x0UL
  3429. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_TSA_ASSIGN_ETS 0x1UL
  3430. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_TSA_ASSIGN_RESERVED_FIRST 0x2UL
  3431. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_TSA_ASSIGN_RESERVED_LAST 0xffUL
  3432. u8 queue_id7_pri_lvl;
  3433. u8 queue_id7_bw_weight;
  3434. u8 unused_1[5];
  3435. };
  3436. /* hwrm_queue_cos2bw_cfg_output (size:128b/16B) */
  3437. struct hwrm_queue_cos2bw_cfg_output {
  3438. __le16 error_code;
  3439. __le16 req_type;
  3440. __le16 seq_id;
  3441. __le16 resp_len;
  3442. u8 unused_0[7];
  3443. u8 valid;
  3444. };
  3445. /* hwrm_queue_dscp_qcaps_input (size:192b/24B) */
  3446. struct hwrm_queue_dscp_qcaps_input {
  3447. __le16 req_type;
  3448. __le16 cmpl_ring;
  3449. __le16 seq_id;
  3450. __le16 target_id;
  3451. __le64 resp_addr;
  3452. u8 port_id;
  3453. u8 unused_0[7];
  3454. };
  3455. /* hwrm_queue_dscp_qcaps_output (size:128b/16B) */
  3456. struct hwrm_queue_dscp_qcaps_output {
  3457. __le16 error_code;
  3458. __le16 req_type;
  3459. __le16 seq_id;
  3460. __le16 resp_len;
  3461. u8 num_dscp_bits;
  3462. u8 unused_0;
  3463. __le16 max_entries;
  3464. u8 unused_1[3];
  3465. u8 valid;
  3466. };
  3467. /* hwrm_queue_dscp2pri_qcfg_input (size:256b/32B) */
  3468. struct hwrm_queue_dscp2pri_qcfg_input {
  3469. __le16 req_type;
  3470. __le16 cmpl_ring;
  3471. __le16 seq_id;
  3472. __le16 target_id;
  3473. __le64 resp_addr;
  3474. __le64 dest_data_addr;
  3475. u8 port_id;
  3476. u8 unused_0;
  3477. __le16 dest_data_buffer_size;
  3478. u8 unused_1[4];
  3479. };
  3480. /* hwrm_queue_dscp2pri_qcfg_output (size:128b/16B) */
  3481. struct hwrm_queue_dscp2pri_qcfg_output {
  3482. __le16 error_code;
  3483. __le16 req_type;
  3484. __le16 seq_id;
  3485. __le16 resp_len;
  3486. __le16 entry_cnt;
  3487. u8 default_pri;
  3488. u8 unused_0[4];
  3489. u8 valid;
  3490. };
  3491. /* hwrm_queue_dscp2pri_cfg_input (size:320b/40B) */
  3492. struct hwrm_queue_dscp2pri_cfg_input {
  3493. __le16 req_type;
  3494. __le16 cmpl_ring;
  3495. __le16 seq_id;
  3496. __le16 target_id;
  3497. __le64 resp_addr;
  3498. __le64 src_data_addr;
  3499. __le32 flags;
  3500. #define QUEUE_DSCP2PRI_CFG_REQ_FLAGS_USE_HW_DEFAULT_PRI 0x1UL
  3501. __le32 enables;
  3502. #define QUEUE_DSCP2PRI_CFG_REQ_ENABLES_DEFAULT_PRI 0x1UL
  3503. u8 port_id;
  3504. u8 default_pri;
  3505. __le16 entry_cnt;
  3506. u8 unused_0[4];
  3507. };
  3508. /* hwrm_queue_dscp2pri_cfg_output (size:128b/16B) */
  3509. struct hwrm_queue_dscp2pri_cfg_output {
  3510. __le16 error_code;
  3511. __le16 req_type;
  3512. __le16 seq_id;
  3513. __le16 resp_len;
  3514. u8 unused_0[7];
  3515. u8 valid;
  3516. };
  3517. /* hwrm_vnic_alloc_input (size:192b/24B) */
  3518. struct hwrm_vnic_alloc_input {
  3519. __le16 req_type;
  3520. __le16 cmpl_ring;
  3521. __le16 seq_id;
  3522. __le16 target_id;
  3523. __le64 resp_addr;
  3524. __le32 flags;
  3525. #define VNIC_ALLOC_REQ_FLAGS_DEFAULT 0x1UL
  3526. u8 unused_0[4];
  3527. };
  3528. /* hwrm_vnic_alloc_output (size:128b/16B) */
  3529. struct hwrm_vnic_alloc_output {
  3530. __le16 error_code;
  3531. __le16 req_type;
  3532. __le16 seq_id;
  3533. __le16 resp_len;
  3534. __le32 vnic_id;
  3535. u8 unused_0[3];
  3536. u8 valid;
  3537. };
  3538. /* hwrm_vnic_free_input (size:192b/24B) */
  3539. struct hwrm_vnic_free_input {
  3540. __le16 req_type;
  3541. __le16 cmpl_ring;
  3542. __le16 seq_id;
  3543. __le16 target_id;
  3544. __le64 resp_addr;
  3545. __le32 vnic_id;
  3546. u8 unused_0[4];
  3547. };
  3548. /* hwrm_vnic_free_output (size:128b/16B) */
  3549. struct hwrm_vnic_free_output {
  3550. __le16 error_code;
  3551. __le16 req_type;
  3552. __le16 seq_id;
  3553. __le16 resp_len;
  3554. u8 unused_0[7];
  3555. u8 valid;
  3556. };
  3557. /* hwrm_vnic_cfg_input (size:320b/40B) */
  3558. struct hwrm_vnic_cfg_input {
  3559. __le16 req_type;
  3560. __le16 cmpl_ring;
  3561. __le16 seq_id;
  3562. __le16 target_id;
  3563. __le64 resp_addr;
  3564. __le32 flags;
  3565. #define VNIC_CFG_REQ_FLAGS_DEFAULT 0x1UL
  3566. #define VNIC_CFG_REQ_FLAGS_VLAN_STRIP_MODE 0x2UL
  3567. #define VNIC_CFG_REQ_FLAGS_BD_STALL_MODE 0x4UL
  3568. #define VNIC_CFG_REQ_FLAGS_ROCE_DUAL_VNIC_MODE 0x8UL
  3569. #define VNIC_CFG_REQ_FLAGS_ROCE_ONLY_VNIC_MODE 0x10UL
  3570. #define VNIC_CFG_REQ_FLAGS_RSS_DFLT_CR_MODE 0x20UL
  3571. #define VNIC_CFG_REQ_FLAGS_ROCE_MIRRORING_CAPABLE_VNIC_MODE 0x40UL
  3572. __le32 enables;
  3573. #define VNIC_CFG_REQ_ENABLES_DFLT_RING_GRP 0x1UL
  3574. #define VNIC_CFG_REQ_ENABLES_RSS_RULE 0x2UL
  3575. #define VNIC_CFG_REQ_ENABLES_COS_RULE 0x4UL
  3576. #define VNIC_CFG_REQ_ENABLES_LB_RULE 0x8UL
  3577. #define VNIC_CFG_REQ_ENABLES_MRU 0x10UL
  3578. __le16 vnic_id;
  3579. __le16 dflt_ring_grp;
  3580. __le16 rss_rule;
  3581. __le16 cos_rule;
  3582. __le16 lb_rule;
  3583. __le16 mru;
  3584. u8 unused_0[4];
  3585. };
  3586. /* hwrm_vnic_cfg_output (size:128b/16B) */
  3587. struct hwrm_vnic_cfg_output {
  3588. __le16 error_code;
  3589. __le16 req_type;
  3590. __le16 seq_id;
  3591. __le16 resp_len;
  3592. u8 unused_0[7];
  3593. u8 valid;
  3594. };
  3595. /* hwrm_vnic_qcaps_input (size:192b/24B) */
  3596. struct hwrm_vnic_qcaps_input {
  3597. __le16 req_type;
  3598. __le16 cmpl_ring;
  3599. __le16 seq_id;
  3600. __le16 target_id;
  3601. __le64 resp_addr;
  3602. __le32 enables;
  3603. u8 unused_0[4];
  3604. };
  3605. /* hwrm_vnic_qcaps_output (size:192b/24B) */
  3606. struct hwrm_vnic_qcaps_output {
  3607. __le16 error_code;
  3608. __le16 req_type;
  3609. __le16 seq_id;
  3610. __le16 resp_len;
  3611. __le16 mru;
  3612. u8 unused_0[2];
  3613. __le32 flags;
  3614. #define VNIC_QCAPS_RESP_FLAGS_UNUSED 0x1UL
  3615. #define VNIC_QCAPS_RESP_FLAGS_VLAN_STRIP_CAP 0x2UL
  3616. #define VNIC_QCAPS_RESP_FLAGS_BD_STALL_CAP 0x4UL
  3617. #define VNIC_QCAPS_RESP_FLAGS_ROCE_DUAL_VNIC_CAP 0x8UL
  3618. #define VNIC_QCAPS_RESP_FLAGS_ROCE_ONLY_VNIC_CAP 0x10UL
  3619. #define VNIC_QCAPS_RESP_FLAGS_RSS_DFLT_CR_CAP 0x20UL
  3620. #define VNIC_QCAPS_RESP_FLAGS_ROCE_MIRRORING_CAPABLE_VNIC_CAP 0x40UL
  3621. u8 unused_1[7];
  3622. u8 valid;
  3623. };
  3624. /* hwrm_vnic_tpa_cfg_input (size:320b/40B) */
  3625. struct hwrm_vnic_tpa_cfg_input {
  3626. __le16 req_type;
  3627. __le16 cmpl_ring;
  3628. __le16 seq_id;
  3629. __le16 target_id;
  3630. __le64 resp_addr;
  3631. __le32 flags;
  3632. #define VNIC_TPA_CFG_REQ_FLAGS_TPA 0x1UL
  3633. #define VNIC_TPA_CFG_REQ_FLAGS_ENCAP_TPA 0x2UL
  3634. #define VNIC_TPA_CFG_REQ_FLAGS_RSC_WND_UPDATE 0x4UL
  3635. #define VNIC_TPA_CFG_REQ_FLAGS_GRO 0x8UL
  3636. #define VNIC_TPA_CFG_REQ_FLAGS_AGG_WITH_ECN 0x10UL
  3637. #define VNIC_TPA_CFG_REQ_FLAGS_AGG_WITH_SAME_GRE_SEQ 0x20UL
  3638. #define VNIC_TPA_CFG_REQ_FLAGS_GRO_IPID_CHECK 0x40UL
  3639. #define VNIC_TPA_CFG_REQ_FLAGS_GRO_TTL_CHECK 0x80UL
  3640. __le32 enables;
  3641. #define VNIC_TPA_CFG_REQ_ENABLES_MAX_AGG_SEGS 0x1UL
  3642. #define VNIC_TPA_CFG_REQ_ENABLES_MAX_AGGS 0x2UL
  3643. #define VNIC_TPA_CFG_REQ_ENABLES_MAX_AGG_TIMER 0x4UL
  3644. #define VNIC_TPA_CFG_REQ_ENABLES_MIN_AGG_LEN 0x8UL
  3645. __le16 vnic_id;
  3646. __le16 max_agg_segs;
  3647. #define VNIC_TPA_CFG_REQ_MAX_AGG_SEGS_1 0x0UL
  3648. #define VNIC_TPA_CFG_REQ_MAX_AGG_SEGS_2 0x1UL
  3649. #define VNIC_TPA_CFG_REQ_MAX_AGG_SEGS_4 0x2UL
  3650. #define VNIC_TPA_CFG_REQ_MAX_AGG_SEGS_8 0x3UL
  3651. #define VNIC_TPA_CFG_REQ_MAX_AGG_SEGS_MAX 0x1fUL
  3652. #define VNIC_TPA_CFG_REQ_MAX_AGG_SEGS_LAST VNIC_TPA_CFG_REQ_MAX_AGG_SEGS_MAX
  3653. __le16 max_aggs;
  3654. #define VNIC_TPA_CFG_REQ_MAX_AGGS_1 0x0UL
  3655. #define VNIC_TPA_CFG_REQ_MAX_AGGS_2 0x1UL
  3656. #define VNIC_TPA_CFG_REQ_MAX_AGGS_4 0x2UL
  3657. #define VNIC_TPA_CFG_REQ_MAX_AGGS_8 0x3UL
  3658. #define VNIC_TPA_CFG_REQ_MAX_AGGS_16 0x4UL
  3659. #define VNIC_TPA_CFG_REQ_MAX_AGGS_MAX 0x7UL
  3660. #define VNIC_TPA_CFG_REQ_MAX_AGGS_LAST VNIC_TPA_CFG_REQ_MAX_AGGS_MAX
  3661. u8 unused_0[2];
  3662. __le32 max_agg_timer;
  3663. __le32 min_agg_len;
  3664. };
  3665. /* hwrm_vnic_tpa_cfg_output (size:128b/16B) */
  3666. struct hwrm_vnic_tpa_cfg_output {
  3667. __le16 error_code;
  3668. __le16 req_type;
  3669. __le16 seq_id;
  3670. __le16 resp_len;
  3671. u8 unused_0[7];
  3672. u8 valid;
  3673. };
  3674. /* hwrm_vnic_tpa_qcfg_input (size:192b/24B) */
  3675. struct hwrm_vnic_tpa_qcfg_input {
  3676. __le16 req_type;
  3677. __le16 cmpl_ring;
  3678. __le16 seq_id;
  3679. __le16 target_id;
  3680. __le64 resp_addr;
  3681. __le16 vnic_id;
  3682. u8 unused_0[6];
  3683. };
  3684. /* hwrm_vnic_tpa_qcfg_output (size:256b/32B) */
  3685. struct hwrm_vnic_tpa_qcfg_output {
  3686. __le16 error_code;
  3687. __le16 req_type;
  3688. __le16 seq_id;
  3689. __le16 resp_len;
  3690. __le32 flags;
  3691. #define VNIC_TPA_QCFG_RESP_FLAGS_TPA 0x1UL
  3692. #define VNIC_TPA_QCFG_RESP_FLAGS_ENCAP_TPA 0x2UL
  3693. #define VNIC_TPA_QCFG_RESP_FLAGS_RSC_WND_UPDATE 0x4UL
  3694. #define VNIC_TPA_QCFG_RESP_FLAGS_GRO 0x8UL
  3695. #define VNIC_TPA_QCFG_RESP_FLAGS_AGG_WITH_ECN 0x10UL
  3696. #define VNIC_TPA_QCFG_RESP_FLAGS_AGG_WITH_SAME_GRE_SEQ 0x20UL
  3697. #define VNIC_TPA_QCFG_RESP_FLAGS_GRO_IPID_CHECK 0x40UL
  3698. #define VNIC_TPA_QCFG_RESP_FLAGS_GRO_TTL_CHECK 0x80UL
  3699. __le16 max_agg_segs;
  3700. #define VNIC_TPA_QCFG_RESP_MAX_AGG_SEGS_1 0x0UL
  3701. #define VNIC_TPA_QCFG_RESP_MAX_AGG_SEGS_2 0x1UL
  3702. #define VNIC_TPA_QCFG_RESP_MAX_AGG_SEGS_4 0x2UL
  3703. #define VNIC_TPA_QCFG_RESP_MAX_AGG_SEGS_8 0x3UL
  3704. #define VNIC_TPA_QCFG_RESP_MAX_AGG_SEGS_MAX 0x1fUL
  3705. #define VNIC_TPA_QCFG_RESP_MAX_AGG_SEGS_LAST VNIC_TPA_QCFG_RESP_MAX_AGG_SEGS_MAX
  3706. __le16 max_aggs;
  3707. #define VNIC_TPA_QCFG_RESP_MAX_AGGS_1 0x0UL
  3708. #define VNIC_TPA_QCFG_RESP_MAX_AGGS_2 0x1UL
  3709. #define VNIC_TPA_QCFG_RESP_MAX_AGGS_4 0x2UL
  3710. #define VNIC_TPA_QCFG_RESP_MAX_AGGS_8 0x3UL
  3711. #define VNIC_TPA_QCFG_RESP_MAX_AGGS_16 0x4UL
  3712. #define VNIC_TPA_QCFG_RESP_MAX_AGGS_MAX 0x7UL
  3713. #define VNIC_TPA_QCFG_RESP_MAX_AGGS_LAST VNIC_TPA_QCFG_RESP_MAX_AGGS_MAX
  3714. __le32 max_agg_timer;
  3715. __le32 min_agg_len;
  3716. u8 unused_0[7];
  3717. u8 valid;
  3718. };
  3719. /* hwrm_vnic_rss_cfg_input (size:384b/48B) */
  3720. struct hwrm_vnic_rss_cfg_input {
  3721. __le16 req_type;
  3722. __le16 cmpl_ring;
  3723. __le16 seq_id;
  3724. __le16 target_id;
  3725. __le64 resp_addr;
  3726. __le32 hash_type;
  3727. #define VNIC_RSS_CFG_REQ_HASH_TYPE_IPV4 0x1UL
  3728. #define VNIC_RSS_CFG_REQ_HASH_TYPE_TCP_IPV4 0x2UL
  3729. #define VNIC_RSS_CFG_REQ_HASH_TYPE_UDP_IPV4 0x4UL
  3730. #define VNIC_RSS_CFG_REQ_HASH_TYPE_IPV6 0x8UL
  3731. #define VNIC_RSS_CFG_REQ_HASH_TYPE_TCP_IPV6 0x10UL
  3732. #define VNIC_RSS_CFG_REQ_HASH_TYPE_UDP_IPV6 0x20UL
  3733. u8 unused_0[4];
  3734. __le64 ring_grp_tbl_addr;
  3735. __le64 hash_key_tbl_addr;
  3736. __le16 rss_ctx_idx;
  3737. u8 unused_1[6];
  3738. };
  3739. /* hwrm_vnic_rss_cfg_output (size:128b/16B) */
  3740. struct hwrm_vnic_rss_cfg_output {
  3741. __le16 error_code;
  3742. __le16 req_type;
  3743. __le16 seq_id;
  3744. __le16 resp_len;
  3745. u8 unused_0[7];
  3746. u8 valid;
  3747. };
  3748. /* hwrm_vnic_plcmodes_cfg_input (size:320b/40B) */
  3749. struct hwrm_vnic_plcmodes_cfg_input {
  3750. __le16 req_type;
  3751. __le16 cmpl_ring;
  3752. __le16 seq_id;
  3753. __le16 target_id;
  3754. __le64 resp_addr;
  3755. __le32 flags;
  3756. #define VNIC_PLCMODES_CFG_REQ_FLAGS_REGULAR_PLACEMENT 0x1UL
  3757. #define VNIC_PLCMODES_CFG_REQ_FLAGS_JUMBO_PLACEMENT 0x2UL
  3758. #define VNIC_PLCMODES_CFG_REQ_FLAGS_HDS_IPV4 0x4UL
  3759. #define VNIC_PLCMODES_CFG_REQ_FLAGS_HDS_IPV6 0x8UL
  3760. #define VNIC_PLCMODES_CFG_REQ_FLAGS_HDS_FCOE 0x10UL
  3761. #define VNIC_PLCMODES_CFG_REQ_FLAGS_HDS_ROCE 0x20UL
  3762. __le32 enables;
  3763. #define VNIC_PLCMODES_CFG_REQ_ENABLES_JUMBO_THRESH_VALID 0x1UL
  3764. #define VNIC_PLCMODES_CFG_REQ_ENABLES_HDS_OFFSET_VALID 0x2UL
  3765. #define VNIC_PLCMODES_CFG_REQ_ENABLES_HDS_THRESHOLD_VALID 0x4UL
  3766. __le32 vnic_id;
  3767. __le16 jumbo_thresh;
  3768. __le16 hds_offset;
  3769. __le16 hds_threshold;
  3770. u8 unused_0[6];
  3771. };
  3772. /* hwrm_vnic_plcmodes_cfg_output (size:128b/16B) */
  3773. struct hwrm_vnic_plcmodes_cfg_output {
  3774. __le16 error_code;
  3775. __le16 req_type;
  3776. __le16 seq_id;
  3777. __le16 resp_len;
  3778. u8 unused_0[7];
  3779. u8 valid;
  3780. };
  3781. /* hwrm_vnic_rss_cos_lb_ctx_alloc_input (size:128b/16B) */
  3782. struct hwrm_vnic_rss_cos_lb_ctx_alloc_input {
  3783. __le16 req_type;
  3784. __le16 cmpl_ring;
  3785. __le16 seq_id;
  3786. __le16 target_id;
  3787. __le64 resp_addr;
  3788. };
  3789. /* hwrm_vnic_rss_cos_lb_ctx_alloc_output (size:128b/16B) */
  3790. struct hwrm_vnic_rss_cos_lb_ctx_alloc_output {
  3791. __le16 error_code;
  3792. __le16 req_type;
  3793. __le16 seq_id;
  3794. __le16 resp_len;
  3795. __le16 rss_cos_lb_ctx_id;
  3796. u8 unused_0[5];
  3797. u8 valid;
  3798. };
  3799. /* hwrm_vnic_rss_cos_lb_ctx_free_input (size:192b/24B) */
  3800. struct hwrm_vnic_rss_cos_lb_ctx_free_input {
  3801. __le16 req_type;
  3802. __le16 cmpl_ring;
  3803. __le16 seq_id;
  3804. __le16 target_id;
  3805. __le64 resp_addr;
  3806. __le16 rss_cos_lb_ctx_id;
  3807. u8 unused_0[6];
  3808. };
  3809. /* hwrm_vnic_rss_cos_lb_ctx_free_output (size:128b/16B) */
  3810. struct hwrm_vnic_rss_cos_lb_ctx_free_output {
  3811. __le16 error_code;
  3812. __le16 req_type;
  3813. __le16 seq_id;
  3814. __le16 resp_len;
  3815. u8 unused_0[7];
  3816. u8 valid;
  3817. };
  3818. /* hwrm_ring_alloc_input (size:640b/80B) */
  3819. struct hwrm_ring_alloc_input {
  3820. __le16 req_type;
  3821. __le16 cmpl_ring;
  3822. __le16 seq_id;
  3823. __le16 target_id;
  3824. __le64 resp_addr;
  3825. __le32 enables;
  3826. #define RING_ALLOC_REQ_ENABLES_RING_ARB_CFG 0x2UL
  3827. #define RING_ALLOC_REQ_ENABLES_STAT_CTX_ID_VALID 0x8UL
  3828. #define RING_ALLOC_REQ_ENABLES_MAX_BW_VALID 0x20UL
  3829. u8 ring_type;
  3830. #define RING_ALLOC_REQ_RING_TYPE_L2_CMPL 0x0UL
  3831. #define RING_ALLOC_REQ_RING_TYPE_TX 0x1UL
  3832. #define RING_ALLOC_REQ_RING_TYPE_RX 0x2UL
  3833. #define RING_ALLOC_REQ_RING_TYPE_ROCE_CMPL 0x3UL
  3834. #define RING_ALLOC_REQ_RING_TYPE_LAST RING_ALLOC_REQ_RING_TYPE_ROCE_CMPL
  3835. u8 unused_0[3];
  3836. __le64 page_tbl_addr;
  3837. __le32 fbo;
  3838. u8 page_size;
  3839. u8 page_tbl_depth;
  3840. u8 unused_1[2];
  3841. __le32 length;
  3842. __le16 logical_id;
  3843. __le16 cmpl_ring_id;
  3844. __le16 queue_id;
  3845. u8 unused_2[2];
  3846. __le32 reserved1;
  3847. __le16 ring_arb_cfg;
  3848. #define RING_ALLOC_REQ_RING_ARB_CFG_ARB_POLICY_MASK 0xfUL
  3849. #define RING_ALLOC_REQ_RING_ARB_CFG_ARB_POLICY_SFT 0
  3850. #define RING_ALLOC_REQ_RING_ARB_CFG_ARB_POLICY_SP 0x1UL
  3851. #define RING_ALLOC_REQ_RING_ARB_CFG_ARB_POLICY_WFQ 0x2UL
  3852. #define RING_ALLOC_REQ_RING_ARB_CFG_ARB_POLICY_LAST RING_ALLOC_REQ_RING_ARB_CFG_ARB_POLICY_WFQ
  3853. #define RING_ALLOC_REQ_RING_ARB_CFG_RSVD_MASK 0xf0UL
  3854. #define RING_ALLOC_REQ_RING_ARB_CFG_RSVD_SFT 4
  3855. #define RING_ALLOC_REQ_RING_ARB_CFG_ARB_POLICY_PARAM_MASK 0xff00UL
  3856. #define RING_ALLOC_REQ_RING_ARB_CFG_ARB_POLICY_PARAM_SFT 8
  3857. __le16 unused_3;
  3858. __le32 reserved3;
  3859. __le32 stat_ctx_id;
  3860. __le32 reserved4;
  3861. __le32 max_bw;
  3862. #define RING_ALLOC_REQ_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  3863. #define RING_ALLOC_REQ_MAX_BW_BW_VALUE_SFT 0
  3864. #define RING_ALLOC_REQ_MAX_BW_SCALE 0x10000000UL
  3865. #define RING_ALLOC_REQ_MAX_BW_SCALE_BITS (0x0UL << 28)
  3866. #define RING_ALLOC_REQ_MAX_BW_SCALE_BYTES (0x1UL << 28)
  3867. #define RING_ALLOC_REQ_MAX_BW_SCALE_LAST RING_ALLOC_REQ_MAX_BW_SCALE_BYTES
  3868. #define RING_ALLOC_REQ_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  3869. #define RING_ALLOC_REQ_MAX_BW_BW_VALUE_UNIT_SFT 29
  3870. #define RING_ALLOC_REQ_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  3871. #define RING_ALLOC_REQ_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  3872. #define RING_ALLOC_REQ_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  3873. #define RING_ALLOC_REQ_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  3874. #define RING_ALLOC_REQ_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  3875. #define RING_ALLOC_REQ_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  3876. #define RING_ALLOC_REQ_MAX_BW_BW_VALUE_UNIT_LAST RING_ALLOC_REQ_MAX_BW_BW_VALUE_UNIT_INVALID
  3877. u8 int_mode;
  3878. #define RING_ALLOC_REQ_INT_MODE_LEGACY 0x0UL
  3879. #define RING_ALLOC_REQ_INT_MODE_RSVD 0x1UL
  3880. #define RING_ALLOC_REQ_INT_MODE_MSIX 0x2UL
  3881. #define RING_ALLOC_REQ_INT_MODE_POLL 0x3UL
  3882. #define RING_ALLOC_REQ_INT_MODE_LAST RING_ALLOC_REQ_INT_MODE_POLL
  3883. u8 unused_4[3];
  3884. };
  3885. /* hwrm_ring_alloc_output (size:128b/16B) */
  3886. struct hwrm_ring_alloc_output {
  3887. __le16 error_code;
  3888. __le16 req_type;
  3889. __le16 seq_id;
  3890. __le16 resp_len;
  3891. __le16 ring_id;
  3892. __le16 logical_ring_id;
  3893. u8 unused_0[3];
  3894. u8 valid;
  3895. };
  3896. /* hwrm_ring_free_input (size:192b/24B) */
  3897. struct hwrm_ring_free_input {
  3898. __le16 req_type;
  3899. __le16 cmpl_ring;
  3900. __le16 seq_id;
  3901. __le16 target_id;
  3902. __le64 resp_addr;
  3903. u8 ring_type;
  3904. #define RING_FREE_REQ_RING_TYPE_L2_CMPL 0x0UL
  3905. #define RING_FREE_REQ_RING_TYPE_TX 0x1UL
  3906. #define RING_FREE_REQ_RING_TYPE_RX 0x2UL
  3907. #define RING_FREE_REQ_RING_TYPE_ROCE_CMPL 0x3UL
  3908. #define RING_FREE_REQ_RING_TYPE_LAST RING_FREE_REQ_RING_TYPE_ROCE_CMPL
  3909. u8 unused_0;
  3910. __le16 ring_id;
  3911. u8 unused_1[4];
  3912. };
  3913. /* hwrm_ring_free_output (size:128b/16B) */
  3914. struct hwrm_ring_free_output {
  3915. __le16 error_code;
  3916. __le16 req_type;
  3917. __le16 seq_id;
  3918. __le16 resp_len;
  3919. u8 unused_0[7];
  3920. u8 valid;
  3921. };
  3922. /* hwrm_ring_cmpl_ring_qaggint_params_input (size:192b/24B) */
  3923. struct hwrm_ring_cmpl_ring_qaggint_params_input {
  3924. __le16 req_type;
  3925. __le16 cmpl_ring;
  3926. __le16 seq_id;
  3927. __le16 target_id;
  3928. __le64 resp_addr;
  3929. __le16 ring_id;
  3930. u8 unused_0[6];
  3931. };
  3932. /* hwrm_ring_cmpl_ring_qaggint_params_output (size:256b/32B) */
  3933. struct hwrm_ring_cmpl_ring_qaggint_params_output {
  3934. __le16 error_code;
  3935. __le16 req_type;
  3936. __le16 seq_id;
  3937. __le16 resp_len;
  3938. __le16 flags;
  3939. #define RING_CMPL_RING_QAGGINT_PARAMS_RESP_FLAGS_TIMER_RESET 0x1UL
  3940. #define RING_CMPL_RING_QAGGINT_PARAMS_RESP_FLAGS_RING_IDLE 0x2UL
  3941. __le16 num_cmpl_dma_aggr;
  3942. __le16 num_cmpl_dma_aggr_during_int;
  3943. __le16 cmpl_aggr_dma_tmr;
  3944. __le16 cmpl_aggr_dma_tmr_during_int;
  3945. __le16 int_lat_tmr_min;
  3946. __le16 int_lat_tmr_max;
  3947. __le16 num_cmpl_aggr_int;
  3948. u8 unused_0[7];
  3949. u8 valid;
  3950. };
  3951. /* hwrm_ring_cmpl_ring_cfg_aggint_params_input (size:320b/40B) */
  3952. struct hwrm_ring_cmpl_ring_cfg_aggint_params_input {
  3953. __le16 req_type;
  3954. __le16 cmpl_ring;
  3955. __le16 seq_id;
  3956. __le16 target_id;
  3957. __le64 resp_addr;
  3958. __le16 ring_id;
  3959. __le16 flags;
  3960. #define RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_TIMER_RESET 0x1UL
  3961. #define RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_RING_IDLE 0x2UL
  3962. __le16 num_cmpl_dma_aggr;
  3963. __le16 num_cmpl_dma_aggr_during_int;
  3964. __le16 cmpl_aggr_dma_tmr;
  3965. __le16 cmpl_aggr_dma_tmr_during_int;
  3966. __le16 int_lat_tmr_min;
  3967. __le16 int_lat_tmr_max;
  3968. __le16 num_cmpl_aggr_int;
  3969. u8 unused_0[6];
  3970. };
  3971. /* hwrm_ring_cmpl_ring_cfg_aggint_params_output (size:128b/16B) */
  3972. struct hwrm_ring_cmpl_ring_cfg_aggint_params_output {
  3973. __le16 error_code;
  3974. __le16 req_type;
  3975. __le16 seq_id;
  3976. __le16 resp_len;
  3977. u8 unused_0[7];
  3978. u8 valid;
  3979. };
  3980. /* hwrm_ring_reset_input (size:192b/24B) */
  3981. struct hwrm_ring_reset_input {
  3982. __le16 req_type;
  3983. __le16 cmpl_ring;
  3984. __le16 seq_id;
  3985. __le16 target_id;
  3986. __le64 resp_addr;
  3987. u8 ring_type;
  3988. #define RING_RESET_REQ_RING_TYPE_L2_CMPL 0x0UL
  3989. #define RING_RESET_REQ_RING_TYPE_TX 0x1UL
  3990. #define RING_RESET_REQ_RING_TYPE_RX 0x2UL
  3991. #define RING_RESET_REQ_RING_TYPE_ROCE_CMPL 0x3UL
  3992. #define RING_RESET_REQ_RING_TYPE_LAST RING_RESET_REQ_RING_TYPE_ROCE_CMPL
  3993. u8 unused_0;
  3994. __le16 ring_id;
  3995. u8 unused_1[4];
  3996. };
  3997. /* hwrm_ring_reset_output (size:128b/16B) */
  3998. struct hwrm_ring_reset_output {
  3999. __le16 error_code;
  4000. __le16 req_type;
  4001. __le16 seq_id;
  4002. __le16 resp_len;
  4003. u8 unused_0[7];
  4004. u8 valid;
  4005. };
  4006. /* hwrm_ring_grp_alloc_input (size:192b/24B) */
  4007. struct hwrm_ring_grp_alloc_input {
  4008. __le16 req_type;
  4009. __le16 cmpl_ring;
  4010. __le16 seq_id;
  4011. __le16 target_id;
  4012. __le64 resp_addr;
  4013. __le16 cr;
  4014. __le16 rr;
  4015. __le16 ar;
  4016. __le16 sc;
  4017. };
  4018. /* hwrm_ring_grp_alloc_output (size:128b/16B) */
  4019. struct hwrm_ring_grp_alloc_output {
  4020. __le16 error_code;
  4021. __le16 req_type;
  4022. __le16 seq_id;
  4023. __le16 resp_len;
  4024. __le32 ring_group_id;
  4025. u8 unused_0[3];
  4026. u8 valid;
  4027. };
  4028. /* hwrm_ring_grp_free_input (size:192b/24B) */
  4029. struct hwrm_ring_grp_free_input {
  4030. __le16 req_type;
  4031. __le16 cmpl_ring;
  4032. __le16 seq_id;
  4033. __le16 target_id;
  4034. __le64 resp_addr;
  4035. __le32 ring_group_id;
  4036. u8 unused_0[4];
  4037. };
  4038. /* hwrm_ring_grp_free_output (size:128b/16B) */
  4039. struct hwrm_ring_grp_free_output {
  4040. __le16 error_code;
  4041. __le16 req_type;
  4042. __le16 seq_id;
  4043. __le16 resp_len;
  4044. u8 unused_0[7];
  4045. u8 valid;
  4046. };
  4047. /* hwrm_cfa_l2_filter_alloc_input (size:768b/96B) */
  4048. struct hwrm_cfa_l2_filter_alloc_input {
  4049. __le16 req_type;
  4050. __le16 cmpl_ring;
  4051. __le16 seq_id;
  4052. __le16 target_id;
  4053. __le64 resp_addr;
  4054. __le32 flags;
  4055. #define CFA_L2_FILTER_ALLOC_REQ_FLAGS_PATH 0x1UL
  4056. #define CFA_L2_FILTER_ALLOC_REQ_FLAGS_PATH_TX 0x0UL
  4057. #define CFA_L2_FILTER_ALLOC_REQ_FLAGS_PATH_RX 0x1UL
  4058. #define CFA_L2_FILTER_ALLOC_REQ_FLAGS_PATH_LAST CFA_L2_FILTER_ALLOC_REQ_FLAGS_PATH_RX
  4059. #define CFA_L2_FILTER_ALLOC_REQ_FLAGS_LOOPBACK 0x2UL
  4060. #define CFA_L2_FILTER_ALLOC_REQ_FLAGS_DROP 0x4UL
  4061. #define CFA_L2_FILTER_ALLOC_REQ_FLAGS_OUTERMOST 0x8UL
  4062. __le32 enables;
  4063. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_ADDR 0x1UL
  4064. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_ADDR_MASK 0x2UL
  4065. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_OVLAN 0x4UL
  4066. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_OVLAN_MASK 0x8UL
  4067. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_IVLAN 0x10UL
  4068. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_IVLAN_MASK 0x20UL
  4069. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_T_L2_ADDR 0x40UL
  4070. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_T_L2_ADDR_MASK 0x80UL
  4071. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_T_L2_OVLAN 0x100UL
  4072. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_T_L2_OVLAN_MASK 0x200UL
  4073. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_T_L2_IVLAN 0x400UL
  4074. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_T_L2_IVLAN_MASK 0x800UL
  4075. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_SRC_TYPE 0x1000UL
  4076. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_SRC_ID 0x2000UL
  4077. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_TUNNEL_TYPE 0x4000UL
  4078. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_DST_ID 0x8000UL
  4079. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_MIRROR_VNIC_ID 0x10000UL
  4080. u8 l2_addr[6];
  4081. u8 unused_0[2];
  4082. u8 l2_addr_mask[6];
  4083. __le16 l2_ovlan;
  4084. __le16 l2_ovlan_mask;
  4085. __le16 l2_ivlan;
  4086. __le16 l2_ivlan_mask;
  4087. u8 unused_1[2];
  4088. u8 t_l2_addr[6];
  4089. u8 unused_2[2];
  4090. u8 t_l2_addr_mask[6];
  4091. __le16 t_l2_ovlan;
  4092. __le16 t_l2_ovlan_mask;
  4093. __le16 t_l2_ivlan;
  4094. __le16 t_l2_ivlan_mask;
  4095. u8 src_type;
  4096. #define CFA_L2_FILTER_ALLOC_REQ_SRC_TYPE_NPORT 0x0UL
  4097. #define CFA_L2_FILTER_ALLOC_REQ_SRC_TYPE_PF 0x1UL
  4098. #define CFA_L2_FILTER_ALLOC_REQ_SRC_TYPE_VF 0x2UL
  4099. #define CFA_L2_FILTER_ALLOC_REQ_SRC_TYPE_VNIC 0x3UL
  4100. #define CFA_L2_FILTER_ALLOC_REQ_SRC_TYPE_KONG 0x4UL
  4101. #define CFA_L2_FILTER_ALLOC_REQ_SRC_TYPE_APE 0x5UL
  4102. #define CFA_L2_FILTER_ALLOC_REQ_SRC_TYPE_BONO 0x6UL
  4103. #define CFA_L2_FILTER_ALLOC_REQ_SRC_TYPE_TANG 0x7UL
  4104. #define CFA_L2_FILTER_ALLOC_REQ_SRC_TYPE_LAST CFA_L2_FILTER_ALLOC_REQ_SRC_TYPE_TANG
  4105. u8 unused_3;
  4106. __le32 src_id;
  4107. u8 tunnel_type;
  4108. #define CFA_L2_FILTER_ALLOC_REQ_TUNNEL_TYPE_NONTUNNEL 0x0UL
  4109. #define CFA_L2_FILTER_ALLOC_REQ_TUNNEL_TYPE_VXLAN 0x1UL
  4110. #define CFA_L2_FILTER_ALLOC_REQ_TUNNEL_TYPE_NVGRE 0x2UL
  4111. #define CFA_L2_FILTER_ALLOC_REQ_TUNNEL_TYPE_L2GRE 0x3UL
  4112. #define CFA_L2_FILTER_ALLOC_REQ_TUNNEL_TYPE_IPIP 0x4UL
  4113. #define CFA_L2_FILTER_ALLOC_REQ_TUNNEL_TYPE_GENEVE 0x5UL
  4114. #define CFA_L2_FILTER_ALLOC_REQ_TUNNEL_TYPE_MPLS 0x6UL
  4115. #define CFA_L2_FILTER_ALLOC_REQ_TUNNEL_TYPE_STT 0x7UL
  4116. #define CFA_L2_FILTER_ALLOC_REQ_TUNNEL_TYPE_IPGRE 0x8UL
  4117. #define CFA_L2_FILTER_ALLOC_REQ_TUNNEL_TYPE_VXLAN_V4 0x9UL
  4118. #define CFA_L2_FILTER_ALLOC_REQ_TUNNEL_TYPE_ANYTUNNEL 0xffUL
  4119. #define CFA_L2_FILTER_ALLOC_REQ_TUNNEL_TYPE_LAST CFA_L2_FILTER_ALLOC_REQ_TUNNEL_TYPE_ANYTUNNEL
  4120. u8 unused_4;
  4121. __le16 dst_id;
  4122. __le16 mirror_vnic_id;
  4123. u8 pri_hint;
  4124. #define CFA_L2_FILTER_ALLOC_REQ_PRI_HINT_NO_PREFER 0x0UL
  4125. #define CFA_L2_FILTER_ALLOC_REQ_PRI_HINT_ABOVE_FILTER 0x1UL
  4126. #define CFA_L2_FILTER_ALLOC_REQ_PRI_HINT_BELOW_FILTER 0x2UL
  4127. #define CFA_L2_FILTER_ALLOC_REQ_PRI_HINT_MAX 0x3UL
  4128. #define CFA_L2_FILTER_ALLOC_REQ_PRI_HINT_MIN 0x4UL
  4129. #define CFA_L2_FILTER_ALLOC_REQ_PRI_HINT_LAST CFA_L2_FILTER_ALLOC_REQ_PRI_HINT_MIN
  4130. u8 unused_5;
  4131. __le32 unused_6;
  4132. __le64 l2_filter_id_hint;
  4133. };
  4134. /* hwrm_cfa_l2_filter_alloc_output (size:192b/24B) */
  4135. struct hwrm_cfa_l2_filter_alloc_output {
  4136. __le16 error_code;
  4137. __le16 req_type;
  4138. __le16 seq_id;
  4139. __le16 resp_len;
  4140. __le64 l2_filter_id;
  4141. __le32 flow_id;
  4142. u8 unused_0[3];
  4143. u8 valid;
  4144. };
  4145. /* hwrm_cfa_l2_filter_free_input (size:192b/24B) */
  4146. struct hwrm_cfa_l2_filter_free_input {
  4147. __le16 req_type;
  4148. __le16 cmpl_ring;
  4149. __le16 seq_id;
  4150. __le16 target_id;
  4151. __le64 resp_addr;
  4152. __le64 l2_filter_id;
  4153. };
  4154. /* hwrm_cfa_l2_filter_free_output (size:128b/16B) */
  4155. struct hwrm_cfa_l2_filter_free_output {
  4156. __le16 error_code;
  4157. __le16 req_type;
  4158. __le16 seq_id;
  4159. __le16 resp_len;
  4160. u8 unused_0[7];
  4161. u8 valid;
  4162. };
  4163. /* hwrm_cfa_l2_filter_cfg_input (size:320b/40B) */
  4164. struct hwrm_cfa_l2_filter_cfg_input {
  4165. __le16 req_type;
  4166. __le16 cmpl_ring;
  4167. __le16 seq_id;
  4168. __le16 target_id;
  4169. __le64 resp_addr;
  4170. __le32 flags;
  4171. #define CFA_L2_FILTER_CFG_REQ_FLAGS_PATH 0x1UL
  4172. #define CFA_L2_FILTER_CFG_REQ_FLAGS_PATH_TX 0x0UL
  4173. #define CFA_L2_FILTER_CFG_REQ_FLAGS_PATH_RX 0x1UL
  4174. #define CFA_L2_FILTER_CFG_REQ_FLAGS_PATH_LAST CFA_L2_FILTER_CFG_REQ_FLAGS_PATH_RX
  4175. #define CFA_L2_FILTER_CFG_REQ_FLAGS_DROP 0x2UL
  4176. __le32 enables;
  4177. #define CFA_L2_FILTER_CFG_REQ_ENABLES_DST_ID 0x1UL
  4178. #define CFA_L2_FILTER_CFG_REQ_ENABLES_NEW_MIRROR_VNIC_ID 0x2UL
  4179. __le64 l2_filter_id;
  4180. __le32 dst_id;
  4181. __le32 new_mirror_vnic_id;
  4182. };
  4183. /* hwrm_cfa_l2_filter_cfg_output (size:128b/16B) */
  4184. struct hwrm_cfa_l2_filter_cfg_output {
  4185. __le16 error_code;
  4186. __le16 req_type;
  4187. __le16 seq_id;
  4188. __le16 resp_len;
  4189. u8 unused_0[7];
  4190. u8 valid;
  4191. };
  4192. /* hwrm_cfa_l2_set_rx_mask_input (size:448b/56B) */
  4193. struct hwrm_cfa_l2_set_rx_mask_input {
  4194. __le16 req_type;
  4195. __le16 cmpl_ring;
  4196. __le16 seq_id;
  4197. __le16 target_id;
  4198. __le64 resp_addr;
  4199. __le32 vnic_id;
  4200. __le32 mask;
  4201. #define CFA_L2_SET_RX_MASK_REQ_MASK_MCAST 0x2UL
  4202. #define CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST 0x4UL
  4203. #define CFA_L2_SET_RX_MASK_REQ_MASK_BCAST 0x8UL
  4204. #define CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS 0x10UL
  4205. #define CFA_L2_SET_RX_MASK_REQ_MASK_OUTERMOST 0x20UL
  4206. #define CFA_L2_SET_RX_MASK_REQ_MASK_VLANONLY 0x40UL
  4207. #define CFA_L2_SET_RX_MASK_REQ_MASK_VLAN_NONVLAN 0x80UL
  4208. #define CFA_L2_SET_RX_MASK_REQ_MASK_ANYVLAN_NONVLAN 0x100UL
  4209. __le64 mc_tbl_addr;
  4210. __le32 num_mc_entries;
  4211. u8 unused_0[4];
  4212. __le64 vlan_tag_tbl_addr;
  4213. __le32 num_vlan_tags;
  4214. u8 unused_1[4];
  4215. };
  4216. /* hwrm_cfa_l2_set_rx_mask_output (size:128b/16B) */
  4217. struct hwrm_cfa_l2_set_rx_mask_output {
  4218. __le16 error_code;
  4219. __le16 req_type;
  4220. __le16 seq_id;
  4221. __le16 resp_len;
  4222. u8 unused_0[7];
  4223. u8 valid;
  4224. };
  4225. /* hwrm_cfa_l2_set_rx_mask_cmd_err (size:64b/8B) */
  4226. struct hwrm_cfa_l2_set_rx_mask_cmd_err {
  4227. u8 code;
  4228. #define CFA_L2_SET_RX_MASK_CMD_ERR_CODE_UNKNOWN 0x0UL
  4229. #define CFA_L2_SET_RX_MASK_CMD_ERR_CODE_NTUPLE_FILTER_CONFLICT_ERR 0x1UL
  4230. #define CFA_L2_SET_RX_MASK_CMD_ERR_CODE_LAST CFA_L2_SET_RX_MASK_CMD_ERR_CODE_NTUPLE_FILTER_CONFLICT_ERR
  4231. u8 unused_0[7];
  4232. };
  4233. /* hwrm_cfa_tunnel_filter_alloc_input (size:704b/88B) */
  4234. struct hwrm_cfa_tunnel_filter_alloc_input {
  4235. __le16 req_type;
  4236. __le16 cmpl_ring;
  4237. __le16 seq_id;
  4238. __le16 target_id;
  4239. __le64 resp_addr;
  4240. __le32 flags;
  4241. #define CFA_TUNNEL_FILTER_ALLOC_REQ_FLAGS_LOOPBACK 0x1UL
  4242. __le32 enables;
  4243. #define CFA_TUNNEL_FILTER_ALLOC_REQ_ENABLES_L2_FILTER_ID 0x1UL
  4244. #define CFA_TUNNEL_FILTER_ALLOC_REQ_ENABLES_L2_ADDR 0x2UL
  4245. #define CFA_TUNNEL_FILTER_ALLOC_REQ_ENABLES_L2_IVLAN 0x4UL
  4246. #define CFA_TUNNEL_FILTER_ALLOC_REQ_ENABLES_L3_ADDR 0x8UL
  4247. #define CFA_TUNNEL_FILTER_ALLOC_REQ_ENABLES_L3_ADDR_TYPE 0x10UL
  4248. #define CFA_TUNNEL_FILTER_ALLOC_REQ_ENABLES_T_L3_ADDR_TYPE 0x20UL
  4249. #define CFA_TUNNEL_FILTER_ALLOC_REQ_ENABLES_T_L3_ADDR 0x40UL
  4250. #define CFA_TUNNEL_FILTER_ALLOC_REQ_ENABLES_TUNNEL_TYPE 0x80UL
  4251. #define CFA_TUNNEL_FILTER_ALLOC_REQ_ENABLES_VNI 0x100UL
  4252. #define CFA_TUNNEL_FILTER_ALLOC_REQ_ENABLES_DST_VNIC_ID 0x200UL
  4253. #define CFA_TUNNEL_FILTER_ALLOC_REQ_ENABLES_MIRROR_VNIC_ID 0x400UL
  4254. __le64 l2_filter_id;
  4255. u8 l2_addr[6];
  4256. __le16 l2_ivlan;
  4257. __le32 l3_addr[4];
  4258. __le32 t_l3_addr[4];
  4259. u8 l3_addr_type;
  4260. u8 t_l3_addr_type;
  4261. u8 tunnel_type;
  4262. #define CFA_TUNNEL_FILTER_ALLOC_REQ_TUNNEL_TYPE_NONTUNNEL 0x0UL
  4263. #define CFA_TUNNEL_FILTER_ALLOC_REQ_TUNNEL_TYPE_VXLAN 0x1UL
  4264. #define CFA_TUNNEL_FILTER_ALLOC_REQ_TUNNEL_TYPE_NVGRE 0x2UL
  4265. #define CFA_TUNNEL_FILTER_ALLOC_REQ_TUNNEL_TYPE_L2GRE 0x3UL
  4266. #define CFA_TUNNEL_FILTER_ALLOC_REQ_TUNNEL_TYPE_IPIP 0x4UL
  4267. #define CFA_TUNNEL_FILTER_ALLOC_REQ_TUNNEL_TYPE_GENEVE 0x5UL
  4268. #define CFA_TUNNEL_FILTER_ALLOC_REQ_TUNNEL_TYPE_MPLS 0x6UL
  4269. #define CFA_TUNNEL_FILTER_ALLOC_REQ_TUNNEL_TYPE_STT 0x7UL
  4270. #define CFA_TUNNEL_FILTER_ALLOC_REQ_TUNNEL_TYPE_IPGRE 0x8UL
  4271. #define CFA_TUNNEL_FILTER_ALLOC_REQ_TUNNEL_TYPE_VXLAN_V4 0x9UL
  4272. #define CFA_TUNNEL_FILTER_ALLOC_REQ_TUNNEL_TYPE_ANYTUNNEL 0xffUL
  4273. #define CFA_TUNNEL_FILTER_ALLOC_REQ_TUNNEL_TYPE_LAST CFA_TUNNEL_FILTER_ALLOC_REQ_TUNNEL_TYPE_ANYTUNNEL
  4274. u8 tunnel_flags;
  4275. #define CFA_TUNNEL_FILTER_ALLOC_REQ_TUNNEL_FLAGS_TUN_FLAGS_OAM_CHECKSUM_EXPLHDR 0x1UL
  4276. #define CFA_TUNNEL_FILTER_ALLOC_REQ_TUNNEL_FLAGS_TUN_FLAGS_CRITICAL_OPT_S1 0x2UL
  4277. #define CFA_TUNNEL_FILTER_ALLOC_REQ_TUNNEL_FLAGS_TUN_FLAGS_EXTHDR_SEQNUM_S0 0x4UL
  4278. __le32 vni;
  4279. __le32 dst_vnic_id;
  4280. __le32 mirror_vnic_id;
  4281. };
  4282. /* hwrm_cfa_tunnel_filter_alloc_output (size:192b/24B) */
  4283. struct hwrm_cfa_tunnel_filter_alloc_output {
  4284. __le16 error_code;
  4285. __le16 req_type;
  4286. __le16 seq_id;
  4287. __le16 resp_len;
  4288. __le64 tunnel_filter_id;
  4289. __le32 flow_id;
  4290. u8 unused_0[3];
  4291. u8 valid;
  4292. };
  4293. /* hwrm_cfa_tunnel_filter_free_input (size:192b/24B) */
  4294. struct hwrm_cfa_tunnel_filter_free_input {
  4295. __le16 req_type;
  4296. __le16 cmpl_ring;
  4297. __le16 seq_id;
  4298. __le16 target_id;
  4299. __le64 resp_addr;
  4300. __le64 tunnel_filter_id;
  4301. };
  4302. /* hwrm_cfa_tunnel_filter_free_output (size:128b/16B) */
  4303. struct hwrm_cfa_tunnel_filter_free_output {
  4304. __le16 error_code;
  4305. __le16 req_type;
  4306. __le16 seq_id;
  4307. __le16 resp_len;
  4308. u8 unused_0[7];
  4309. u8 valid;
  4310. };
  4311. /* hwrm_vxlan_ipv4_hdr (size:128b/16B) */
  4312. struct hwrm_vxlan_ipv4_hdr {
  4313. u8 ver_hlen;
  4314. #define VXLAN_IPV4_HDR_VER_HLEN_HEADER_LENGTH_MASK 0xfUL
  4315. #define VXLAN_IPV4_HDR_VER_HLEN_HEADER_LENGTH_SFT 0
  4316. #define VXLAN_IPV4_HDR_VER_HLEN_VERSION_MASK 0xf0UL
  4317. #define VXLAN_IPV4_HDR_VER_HLEN_VERSION_SFT 4
  4318. u8 tos;
  4319. __be16 ip_id;
  4320. __be16 flags_frag_offset;
  4321. u8 ttl;
  4322. u8 protocol;
  4323. __be32 src_ip_addr;
  4324. __be32 dest_ip_addr;
  4325. };
  4326. /* hwrm_vxlan_ipv6_hdr (size:320b/40B) */
  4327. struct hwrm_vxlan_ipv6_hdr {
  4328. __be32 ver_tc_flow_label;
  4329. #define VXLAN_IPV6_HDR_VER_TC_FLOW_LABEL_VER_SFT 0x1cUL
  4330. #define VXLAN_IPV6_HDR_VER_TC_FLOW_LABEL_VER_MASK 0xf0000000UL
  4331. #define VXLAN_IPV6_HDR_VER_TC_FLOW_LABEL_TC_SFT 0x14UL
  4332. #define VXLAN_IPV6_HDR_VER_TC_FLOW_LABEL_TC_MASK 0xff00000UL
  4333. #define VXLAN_IPV6_HDR_VER_TC_FLOW_LABEL_FLOW_LABEL_SFT 0x0UL
  4334. #define VXLAN_IPV6_HDR_VER_TC_FLOW_LABEL_FLOW_LABEL_MASK 0xfffffUL
  4335. #define VXLAN_IPV6_HDR_VER_TC_FLOW_LABEL_LAST VXLAN_IPV6_HDR_VER_TC_FLOW_LABEL_FLOW_LABEL_MASK
  4336. __be16 payload_len;
  4337. u8 next_hdr;
  4338. u8 ttl;
  4339. __be32 src_ip_addr[4];
  4340. __be32 dest_ip_addr[4];
  4341. };
  4342. /* hwrm_cfa_encap_data_vxlan (size:576b/72B) */
  4343. struct hwrm_cfa_encap_data_vxlan {
  4344. u8 src_mac_addr[6];
  4345. __le16 unused_0;
  4346. u8 dst_mac_addr[6];
  4347. u8 num_vlan_tags;
  4348. u8 unused_1;
  4349. __be16 ovlan_tpid;
  4350. __be16 ovlan_tci;
  4351. __be16 ivlan_tpid;
  4352. __be16 ivlan_tci;
  4353. __le32 l3[10];
  4354. #define CFA_ENCAP_DATA_VXLAN_L3_VER_MASK 0xfUL
  4355. #define CFA_ENCAP_DATA_VXLAN_L3_VER_IPV4 0x4UL
  4356. #define CFA_ENCAP_DATA_VXLAN_L3_VER_IPV6 0x6UL
  4357. #define CFA_ENCAP_DATA_VXLAN_L3_LAST CFA_ENCAP_DATA_VXLAN_L3_VER_IPV6
  4358. __be16 src_port;
  4359. __be16 dst_port;
  4360. __be32 vni;
  4361. };
  4362. /* hwrm_cfa_encap_record_alloc_input (size:832b/104B) */
  4363. struct hwrm_cfa_encap_record_alloc_input {
  4364. __le16 req_type;
  4365. __le16 cmpl_ring;
  4366. __le16 seq_id;
  4367. __le16 target_id;
  4368. __le64 resp_addr;
  4369. __le32 flags;
  4370. #define CFA_ENCAP_RECORD_ALLOC_REQ_FLAGS_LOOPBACK 0x1UL
  4371. u8 encap_type;
  4372. #define CFA_ENCAP_RECORD_ALLOC_REQ_ENCAP_TYPE_VXLAN 0x1UL
  4373. #define CFA_ENCAP_RECORD_ALLOC_REQ_ENCAP_TYPE_NVGRE 0x2UL
  4374. #define CFA_ENCAP_RECORD_ALLOC_REQ_ENCAP_TYPE_L2GRE 0x3UL
  4375. #define CFA_ENCAP_RECORD_ALLOC_REQ_ENCAP_TYPE_IPIP 0x4UL
  4376. #define CFA_ENCAP_RECORD_ALLOC_REQ_ENCAP_TYPE_GENEVE 0x5UL
  4377. #define CFA_ENCAP_RECORD_ALLOC_REQ_ENCAP_TYPE_MPLS 0x6UL
  4378. #define CFA_ENCAP_RECORD_ALLOC_REQ_ENCAP_TYPE_VLAN 0x7UL
  4379. #define CFA_ENCAP_RECORD_ALLOC_REQ_ENCAP_TYPE_IPGRE 0x8UL
  4380. #define CFA_ENCAP_RECORD_ALLOC_REQ_ENCAP_TYPE_LAST CFA_ENCAP_RECORD_ALLOC_REQ_ENCAP_TYPE_IPGRE
  4381. u8 unused_0[3];
  4382. __le32 encap_data[20];
  4383. };
  4384. /* hwrm_cfa_encap_record_alloc_output (size:128b/16B) */
  4385. struct hwrm_cfa_encap_record_alloc_output {
  4386. __le16 error_code;
  4387. __le16 req_type;
  4388. __le16 seq_id;
  4389. __le16 resp_len;
  4390. __le32 encap_record_id;
  4391. u8 unused_0[3];
  4392. u8 valid;
  4393. };
  4394. /* hwrm_cfa_encap_record_free_input (size:192b/24B) */
  4395. struct hwrm_cfa_encap_record_free_input {
  4396. __le16 req_type;
  4397. __le16 cmpl_ring;
  4398. __le16 seq_id;
  4399. __le16 target_id;
  4400. __le64 resp_addr;
  4401. __le32 encap_record_id;
  4402. u8 unused_0[4];
  4403. };
  4404. /* hwrm_cfa_encap_record_free_output (size:128b/16B) */
  4405. struct hwrm_cfa_encap_record_free_output {
  4406. __le16 error_code;
  4407. __le16 req_type;
  4408. __le16 seq_id;
  4409. __le16 resp_len;
  4410. u8 unused_0[7];
  4411. u8 valid;
  4412. };
  4413. /* hwrm_cfa_ntuple_filter_alloc_input (size:1024b/128B) */
  4414. struct hwrm_cfa_ntuple_filter_alloc_input {
  4415. __le16 req_type;
  4416. __le16 cmpl_ring;
  4417. __le16 seq_id;
  4418. __le16 target_id;
  4419. __le64 resp_addr;
  4420. __le32 flags;
  4421. #define CFA_NTUPLE_FILTER_ALLOC_REQ_FLAGS_LOOPBACK 0x1UL
  4422. #define CFA_NTUPLE_FILTER_ALLOC_REQ_FLAGS_DROP 0x2UL
  4423. #define CFA_NTUPLE_FILTER_ALLOC_REQ_FLAGS_METER 0x4UL
  4424. __le32 enables;
  4425. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_L2_FILTER_ID 0x1UL
  4426. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_ETHERTYPE 0x2UL
  4427. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_TUNNEL_TYPE 0x4UL
  4428. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_MACADDR 0x8UL
  4429. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_IPADDR_TYPE 0x10UL
  4430. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_IPADDR 0x20UL
  4431. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_IPADDR_MASK 0x40UL
  4432. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_IPADDR 0x80UL
  4433. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_IPADDR_MASK 0x100UL
  4434. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_IP_PROTOCOL 0x200UL
  4435. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_PORT 0x400UL
  4436. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_PORT_MASK 0x800UL
  4437. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_PORT 0x1000UL
  4438. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_PORT_MASK 0x2000UL
  4439. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_PRI_HINT 0x4000UL
  4440. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_NTUPLE_FILTER_ID 0x8000UL
  4441. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_ID 0x10000UL
  4442. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_MIRROR_VNIC_ID 0x20000UL
  4443. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_MACADDR 0x40000UL
  4444. __le64 l2_filter_id;
  4445. u8 src_macaddr[6];
  4446. __be16 ethertype;
  4447. u8 ip_addr_type;
  4448. #define CFA_NTUPLE_FILTER_ALLOC_REQ_IP_ADDR_TYPE_UNKNOWN 0x0UL
  4449. #define CFA_NTUPLE_FILTER_ALLOC_REQ_IP_ADDR_TYPE_IPV4 0x4UL
  4450. #define CFA_NTUPLE_FILTER_ALLOC_REQ_IP_ADDR_TYPE_IPV6 0x6UL
  4451. #define CFA_NTUPLE_FILTER_ALLOC_REQ_IP_ADDR_TYPE_LAST CFA_NTUPLE_FILTER_ALLOC_REQ_IP_ADDR_TYPE_IPV6
  4452. u8 ip_protocol;
  4453. #define CFA_NTUPLE_FILTER_ALLOC_REQ_IP_PROTOCOL_UNKNOWN 0x0UL
  4454. #define CFA_NTUPLE_FILTER_ALLOC_REQ_IP_PROTOCOL_TCP 0x6UL
  4455. #define CFA_NTUPLE_FILTER_ALLOC_REQ_IP_PROTOCOL_UDP 0x11UL
  4456. #define CFA_NTUPLE_FILTER_ALLOC_REQ_IP_PROTOCOL_LAST CFA_NTUPLE_FILTER_ALLOC_REQ_IP_PROTOCOL_UDP
  4457. __le16 dst_id;
  4458. __le16 mirror_vnic_id;
  4459. u8 tunnel_type;
  4460. #define CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_NONTUNNEL 0x0UL
  4461. #define CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_VXLAN 0x1UL
  4462. #define CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_NVGRE 0x2UL
  4463. #define CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_L2GRE 0x3UL
  4464. #define CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_IPIP 0x4UL
  4465. #define CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_GENEVE 0x5UL
  4466. #define CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_MPLS 0x6UL
  4467. #define CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_STT 0x7UL
  4468. #define CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_IPGRE 0x8UL
  4469. #define CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_VXLAN_V4 0x9UL
  4470. #define CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_ANYTUNNEL 0xffUL
  4471. #define CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_LAST CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_ANYTUNNEL
  4472. u8 pri_hint;
  4473. #define CFA_NTUPLE_FILTER_ALLOC_REQ_PRI_HINT_NO_PREFER 0x0UL
  4474. #define CFA_NTUPLE_FILTER_ALLOC_REQ_PRI_HINT_ABOVE 0x1UL
  4475. #define CFA_NTUPLE_FILTER_ALLOC_REQ_PRI_HINT_BELOW 0x2UL
  4476. #define CFA_NTUPLE_FILTER_ALLOC_REQ_PRI_HINT_HIGHEST 0x3UL
  4477. #define CFA_NTUPLE_FILTER_ALLOC_REQ_PRI_HINT_LOWEST 0x4UL
  4478. #define CFA_NTUPLE_FILTER_ALLOC_REQ_PRI_HINT_LAST CFA_NTUPLE_FILTER_ALLOC_REQ_PRI_HINT_LOWEST
  4479. __be32 src_ipaddr[4];
  4480. __be32 src_ipaddr_mask[4];
  4481. __be32 dst_ipaddr[4];
  4482. __be32 dst_ipaddr_mask[4];
  4483. __be16 src_port;
  4484. __be16 src_port_mask;
  4485. __be16 dst_port;
  4486. __be16 dst_port_mask;
  4487. __le64 ntuple_filter_id_hint;
  4488. };
  4489. /* hwrm_cfa_ntuple_filter_alloc_output (size:192b/24B) */
  4490. struct hwrm_cfa_ntuple_filter_alloc_output {
  4491. __le16 error_code;
  4492. __le16 req_type;
  4493. __le16 seq_id;
  4494. __le16 resp_len;
  4495. __le64 ntuple_filter_id;
  4496. __le32 flow_id;
  4497. u8 unused_0[3];
  4498. u8 valid;
  4499. };
  4500. /* hwrm_cfa_ntuple_filter_alloc_cmd_err (size:64b/8B) */
  4501. struct hwrm_cfa_ntuple_filter_alloc_cmd_err {
  4502. u8 code;
  4503. #define CFA_NTUPLE_FILTER_ALLOC_CMD_ERR_CODE_UNKNOWN 0x0UL
  4504. #define CFA_NTUPLE_FILTER_ALLOC_CMD_ERR_CODE_RX_MASK_VLAN_CONFLICT_ERR 0x1UL
  4505. #define CFA_NTUPLE_FILTER_ALLOC_CMD_ERR_CODE_LAST CFA_NTUPLE_FILTER_ALLOC_CMD_ERR_CODE_RX_MASK_VLAN_CONFLICT_ERR
  4506. u8 unused_0[7];
  4507. };
  4508. /* hwrm_cfa_ntuple_filter_free_input (size:192b/24B) */
  4509. struct hwrm_cfa_ntuple_filter_free_input {
  4510. __le16 req_type;
  4511. __le16 cmpl_ring;
  4512. __le16 seq_id;
  4513. __le16 target_id;
  4514. __le64 resp_addr;
  4515. __le64 ntuple_filter_id;
  4516. };
  4517. /* hwrm_cfa_ntuple_filter_free_output (size:128b/16B) */
  4518. struct hwrm_cfa_ntuple_filter_free_output {
  4519. __le16 error_code;
  4520. __le16 req_type;
  4521. __le16 seq_id;
  4522. __le16 resp_len;
  4523. u8 unused_0[7];
  4524. u8 valid;
  4525. };
  4526. /* hwrm_cfa_ntuple_filter_cfg_input (size:384b/48B) */
  4527. struct hwrm_cfa_ntuple_filter_cfg_input {
  4528. __le16 req_type;
  4529. __le16 cmpl_ring;
  4530. __le16 seq_id;
  4531. __le16 target_id;
  4532. __le64 resp_addr;
  4533. __le32 enables;
  4534. #define CFA_NTUPLE_FILTER_CFG_REQ_ENABLES_NEW_DST_ID 0x1UL
  4535. #define CFA_NTUPLE_FILTER_CFG_REQ_ENABLES_NEW_MIRROR_VNIC_ID 0x2UL
  4536. #define CFA_NTUPLE_FILTER_CFG_REQ_ENABLES_NEW_METER_INSTANCE_ID 0x4UL
  4537. u8 unused_0[4];
  4538. __le64 ntuple_filter_id;
  4539. __le32 new_dst_id;
  4540. __le32 new_mirror_vnic_id;
  4541. __le16 new_meter_instance_id;
  4542. #define CFA_NTUPLE_FILTER_CFG_REQ_NEW_METER_INSTANCE_ID_INVALID 0xffffUL
  4543. #define CFA_NTUPLE_FILTER_CFG_REQ_NEW_METER_INSTANCE_ID_LAST CFA_NTUPLE_FILTER_CFG_REQ_NEW_METER_INSTANCE_ID_INVALID
  4544. u8 unused_1[6];
  4545. };
  4546. /* hwrm_cfa_ntuple_filter_cfg_output (size:128b/16B) */
  4547. struct hwrm_cfa_ntuple_filter_cfg_output {
  4548. __le16 error_code;
  4549. __le16 req_type;
  4550. __le16 seq_id;
  4551. __le16 resp_len;
  4552. u8 unused_0[7];
  4553. u8 valid;
  4554. };
  4555. /* hwrm_cfa_decap_filter_alloc_input (size:832b/104B) */
  4556. struct hwrm_cfa_decap_filter_alloc_input {
  4557. __le16 req_type;
  4558. __le16 cmpl_ring;
  4559. __le16 seq_id;
  4560. __le16 target_id;
  4561. __le64 resp_addr;
  4562. __le32 flags;
  4563. #define CFA_DECAP_FILTER_ALLOC_REQ_FLAGS_OVS_TUNNEL 0x1UL
  4564. __le32 enables;
  4565. #define CFA_DECAP_FILTER_ALLOC_REQ_ENABLES_TUNNEL_TYPE 0x1UL
  4566. #define CFA_DECAP_FILTER_ALLOC_REQ_ENABLES_TUNNEL_ID 0x2UL
  4567. #define CFA_DECAP_FILTER_ALLOC_REQ_ENABLES_SRC_MACADDR 0x4UL
  4568. #define CFA_DECAP_FILTER_ALLOC_REQ_ENABLES_DST_MACADDR 0x8UL
  4569. #define CFA_DECAP_FILTER_ALLOC_REQ_ENABLES_OVLAN_VID 0x10UL
  4570. #define CFA_DECAP_FILTER_ALLOC_REQ_ENABLES_IVLAN_VID 0x20UL
  4571. #define CFA_DECAP_FILTER_ALLOC_REQ_ENABLES_T_OVLAN_VID 0x40UL
  4572. #define CFA_DECAP_FILTER_ALLOC_REQ_ENABLES_T_IVLAN_VID 0x80UL
  4573. #define CFA_DECAP_FILTER_ALLOC_REQ_ENABLES_ETHERTYPE 0x100UL
  4574. #define CFA_DECAP_FILTER_ALLOC_REQ_ENABLES_SRC_IPADDR 0x200UL
  4575. #define CFA_DECAP_FILTER_ALLOC_REQ_ENABLES_DST_IPADDR 0x400UL
  4576. #define CFA_DECAP_FILTER_ALLOC_REQ_ENABLES_IPADDR_TYPE 0x800UL
  4577. #define CFA_DECAP_FILTER_ALLOC_REQ_ENABLES_IP_PROTOCOL 0x1000UL
  4578. #define CFA_DECAP_FILTER_ALLOC_REQ_ENABLES_SRC_PORT 0x2000UL
  4579. #define CFA_DECAP_FILTER_ALLOC_REQ_ENABLES_DST_PORT 0x4000UL
  4580. #define CFA_DECAP_FILTER_ALLOC_REQ_ENABLES_DST_ID 0x8000UL
  4581. #define CFA_DECAP_FILTER_ALLOC_REQ_ENABLES_MIRROR_VNIC_ID 0x10000UL
  4582. __be32 tunnel_id;
  4583. u8 tunnel_type;
  4584. #define CFA_DECAP_FILTER_ALLOC_REQ_TUNNEL_TYPE_NONTUNNEL 0x0UL
  4585. #define CFA_DECAP_FILTER_ALLOC_REQ_TUNNEL_TYPE_VXLAN 0x1UL
  4586. #define CFA_DECAP_FILTER_ALLOC_REQ_TUNNEL_TYPE_NVGRE 0x2UL
  4587. #define CFA_DECAP_FILTER_ALLOC_REQ_TUNNEL_TYPE_L2GRE 0x3UL
  4588. #define CFA_DECAP_FILTER_ALLOC_REQ_TUNNEL_TYPE_IPIP 0x4UL
  4589. #define CFA_DECAP_FILTER_ALLOC_REQ_TUNNEL_TYPE_GENEVE 0x5UL
  4590. #define CFA_DECAP_FILTER_ALLOC_REQ_TUNNEL_TYPE_MPLS 0x6UL
  4591. #define CFA_DECAP_FILTER_ALLOC_REQ_TUNNEL_TYPE_STT 0x7UL
  4592. #define CFA_DECAP_FILTER_ALLOC_REQ_TUNNEL_TYPE_IPGRE 0x8UL
  4593. #define CFA_DECAP_FILTER_ALLOC_REQ_TUNNEL_TYPE_VXLAN_V4 0x9UL
  4594. #define CFA_DECAP_FILTER_ALLOC_REQ_TUNNEL_TYPE_ANYTUNNEL 0xffUL
  4595. #define CFA_DECAP_FILTER_ALLOC_REQ_TUNNEL_TYPE_LAST CFA_DECAP_FILTER_ALLOC_REQ_TUNNEL_TYPE_ANYTUNNEL
  4596. u8 unused_0;
  4597. __le16 unused_1;
  4598. u8 src_macaddr[6];
  4599. u8 unused_2[2];
  4600. u8 dst_macaddr[6];
  4601. __be16 ovlan_vid;
  4602. __be16 ivlan_vid;
  4603. __be16 t_ovlan_vid;
  4604. __be16 t_ivlan_vid;
  4605. __be16 ethertype;
  4606. u8 ip_addr_type;
  4607. #define CFA_DECAP_FILTER_ALLOC_REQ_IP_ADDR_TYPE_UNKNOWN 0x0UL
  4608. #define CFA_DECAP_FILTER_ALLOC_REQ_IP_ADDR_TYPE_IPV4 0x4UL
  4609. #define CFA_DECAP_FILTER_ALLOC_REQ_IP_ADDR_TYPE_IPV6 0x6UL
  4610. #define CFA_DECAP_FILTER_ALLOC_REQ_IP_ADDR_TYPE_LAST CFA_DECAP_FILTER_ALLOC_REQ_IP_ADDR_TYPE_IPV6
  4611. u8 ip_protocol;
  4612. #define CFA_DECAP_FILTER_ALLOC_REQ_IP_PROTOCOL_UNKNOWN 0x0UL
  4613. #define CFA_DECAP_FILTER_ALLOC_REQ_IP_PROTOCOL_TCP 0x6UL
  4614. #define CFA_DECAP_FILTER_ALLOC_REQ_IP_PROTOCOL_UDP 0x11UL
  4615. #define CFA_DECAP_FILTER_ALLOC_REQ_IP_PROTOCOL_LAST CFA_DECAP_FILTER_ALLOC_REQ_IP_PROTOCOL_UDP
  4616. __le16 unused_3;
  4617. __le32 unused_4;
  4618. __be32 src_ipaddr[4];
  4619. __be32 dst_ipaddr[4];
  4620. __be16 src_port;
  4621. __be16 dst_port;
  4622. __le16 dst_id;
  4623. __le16 l2_ctxt_ref_id;
  4624. };
  4625. /* hwrm_cfa_decap_filter_alloc_output (size:128b/16B) */
  4626. struct hwrm_cfa_decap_filter_alloc_output {
  4627. __le16 error_code;
  4628. __le16 req_type;
  4629. __le16 seq_id;
  4630. __le16 resp_len;
  4631. __le32 decap_filter_id;
  4632. u8 unused_0[3];
  4633. u8 valid;
  4634. };
  4635. /* hwrm_cfa_decap_filter_free_input (size:192b/24B) */
  4636. struct hwrm_cfa_decap_filter_free_input {
  4637. __le16 req_type;
  4638. __le16 cmpl_ring;
  4639. __le16 seq_id;
  4640. __le16 target_id;
  4641. __le64 resp_addr;
  4642. __le32 decap_filter_id;
  4643. u8 unused_0[4];
  4644. };
  4645. /* hwrm_cfa_decap_filter_free_output (size:128b/16B) */
  4646. struct hwrm_cfa_decap_filter_free_output {
  4647. __le16 error_code;
  4648. __le16 req_type;
  4649. __le16 seq_id;
  4650. __le16 resp_len;
  4651. u8 unused_0[7];
  4652. u8 valid;
  4653. };
  4654. /* hwrm_cfa_flow_alloc_input (size:1024b/128B) */
  4655. struct hwrm_cfa_flow_alloc_input {
  4656. __le16 req_type;
  4657. __le16 cmpl_ring;
  4658. __le16 seq_id;
  4659. __le16 target_id;
  4660. __le64 resp_addr;
  4661. __le16 flags;
  4662. #define CFA_FLOW_ALLOC_REQ_FLAGS_TUNNEL 0x1UL
  4663. #define CFA_FLOW_ALLOC_REQ_FLAGS_NUM_VLAN_MASK 0x6UL
  4664. #define CFA_FLOW_ALLOC_REQ_FLAGS_NUM_VLAN_SFT 1
  4665. #define CFA_FLOW_ALLOC_REQ_FLAGS_NUM_VLAN_NONE (0x0UL << 1)
  4666. #define CFA_FLOW_ALLOC_REQ_FLAGS_NUM_VLAN_ONE (0x1UL << 1)
  4667. #define CFA_FLOW_ALLOC_REQ_FLAGS_NUM_VLAN_TWO (0x2UL << 1)
  4668. #define CFA_FLOW_ALLOC_REQ_FLAGS_NUM_VLAN_LAST CFA_FLOW_ALLOC_REQ_FLAGS_NUM_VLAN_TWO
  4669. #define CFA_FLOW_ALLOC_REQ_FLAGS_FLOWTYPE_MASK 0x38UL
  4670. #define CFA_FLOW_ALLOC_REQ_FLAGS_FLOWTYPE_SFT 3
  4671. #define CFA_FLOW_ALLOC_REQ_FLAGS_FLOWTYPE_L2 (0x0UL << 3)
  4672. #define CFA_FLOW_ALLOC_REQ_FLAGS_FLOWTYPE_IPV4 (0x1UL << 3)
  4673. #define CFA_FLOW_ALLOC_REQ_FLAGS_FLOWTYPE_IPV6 (0x2UL << 3)
  4674. #define CFA_FLOW_ALLOC_REQ_FLAGS_FLOWTYPE_LAST CFA_FLOW_ALLOC_REQ_FLAGS_FLOWTYPE_IPV6
  4675. __le16 src_fid;
  4676. __le32 tunnel_handle;
  4677. __le16 action_flags;
  4678. #define CFA_FLOW_ALLOC_REQ_ACTION_FLAGS_FWD 0x1UL
  4679. #define CFA_FLOW_ALLOC_REQ_ACTION_FLAGS_RECYCLE 0x2UL
  4680. #define CFA_FLOW_ALLOC_REQ_ACTION_FLAGS_DROP 0x4UL
  4681. #define CFA_FLOW_ALLOC_REQ_ACTION_FLAGS_METER 0x8UL
  4682. #define CFA_FLOW_ALLOC_REQ_ACTION_FLAGS_TUNNEL 0x10UL
  4683. #define CFA_FLOW_ALLOC_REQ_ACTION_FLAGS_NAT_SRC 0x20UL
  4684. #define CFA_FLOW_ALLOC_REQ_ACTION_FLAGS_NAT_DEST 0x40UL
  4685. #define CFA_FLOW_ALLOC_REQ_ACTION_FLAGS_NAT_IPV4_ADDRESS 0x80UL
  4686. #define CFA_FLOW_ALLOC_REQ_ACTION_FLAGS_L2_HEADER_REWRITE 0x100UL
  4687. #define CFA_FLOW_ALLOC_REQ_ACTION_FLAGS_TTL_DECREMENT 0x200UL
  4688. __le16 dst_fid;
  4689. __be16 l2_rewrite_vlan_tpid;
  4690. __be16 l2_rewrite_vlan_tci;
  4691. __le16 act_meter_id;
  4692. __le16 ref_flow_handle;
  4693. __be16 ethertype;
  4694. __be16 outer_vlan_tci;
  4695. __be16 dmac[3];
  4696. __be16 inner_vlan_tci;
  4697. __be16 smac[3];
  4698. u8 ip_dst_mask_len;
  4699. u8 ip_src_mask_len;
  4700. __be32 ip_dst[4];
  4701. __be32 ip_src[4];
  4702. __be16 l4_src_port;
  4703. __be16 l4_src_port_mask;
  4704. __be16 l4_dst_port;
  4705. __be16 l4_dst_port_mask;
  4706. __be32 nat_ip_address[4];
  4707. __be16 l2_rewrite_dmac[3];
  4708. __be16 nat_port;
  4709. __be16 l2_rewrite_smac[3];
  4710. u8 ip_proto;
  4711. u8 unused_0;
  4712. };
  4713. /* hwrm_cfa_flow_alloc_output (size:128b/16B) */
  4714. struct hwrm_cfa_flow_alloc_output {
  4715. __le16 error_code;
  4716. __le16 req_type;
  4717. __le16 seq_id;
  4718. __le16 resp_len;
  4719. __le16 flow_handle;
  4720. u8 unused_0[5];
  4721. u8 valid;
  4722. };
  4723. /* hwrm_cfa_flow_free_input (size:192b/24B) */
  4724. struct hwrm_cfa_flow_free_input {
  4725. __le16 req_type;
  4726. __le16 cmpl_ring;
  4727. __le16 seq_id;
  4728. __le16 target_id;
  4729. __le64 resp_addr;
  4730. __le16 flow_handle;
  4731. u8 unused_0[6];
  4732. };
  4733. /* hwrm_cfa_flow_free_output (size:256b/32B) */
  4734. struct hwrm_cfa_flow_free_output {
  4735. __le16 error_code;
  4736. __le16 req_type;
  4737. __le16 seq_id;
  4738. __le16 resp_len;
  4739. __le64 packet;
  4740. __le64 byte;
  4741. u8 unused_0[7];
  4742. u8 valid;
  4743. };
  4744. /* hwrm_cfa_flow_stats_input (size:320b/40B) */
  4745. struct hwrm_cfa_flow_stats_input {
  4746. __le16 req_type;
  4747. __le16 cmpl_ring;
  4748. __le16 seq_id;
  4749. __le16 target_id;
  4750. __le64 resp_addr;
  4751. __le16 num_flows;
  4752. __le16 flow_handle_0;
  4753. __le16 flow_handle_1;
  4754. __le16 flow_handle_2;
  4755. __le16 flow_handle_3;
  4756. __le16 flow_handle_4;
  4757. __le16 flow_handle_5;
  4758. __le16 flow_handle_6;
  4759. __le16 flow_handle_7;
  4760. __le16 flow_handle_8;
  4761. __le16 flow_handle_9;
  4762. u8 unused_0[2];
  4763. };
  4764. /* hwrm_cfa_flow_stats_output (size:1408b/176B) */
  4765. struct hwrm_cfa_flow_stats_output {
  4766. __le16 error_code;
  4767. __le16 req_type;
  4768. __le16 seq_id;
  4769. __le16 resp_len;
  4770. __le64 packet_0;
  4771. __le64 packet_1;
  4772. __le64 packet_2;
  4773. __le64 packet_3;
  4774. __le64 packet_4;
  4775. __le64 packet_5;
  4776. __le64 packet_6;
  4777. __le64 packet_7;
  4778. __le64 packet_8;
  4779. __le64 packet_9;
  4780. __le64 byte_0;
  4781. __le64 byte_1;
  4782. __le64 byte_2;
  4783. __le64 byte_3;
  4784. __le64 byte_4;
  4785. __le64 byte_5;
  4786. __le64 byte_6;
  4787. __le64 byte_7;
  4788. __le64 byte_8;
  4789. __le64 byte_9;
  4790. u8 unused_0[7];
  4791. u8 valid;
  4792. };
  4793. /* hwrm_cfa_vfr_alloc_input (size:448b/56B) */
  4794. struct hwrm_cfa_vfr_alloc_input {
  4795. __le16 req_type;
  4796. __le16 cmpl_ring;
  4797. __le16 seq_id;
  4798. __le16 target_id;
  4799. __le64 resp_addr;
  4800. __le16 vf_id;
  4801. __le16 reserved;
  4802. u8 unused_0[4];
  4803. char vfr_name[32];
  4804. };
  4805. /* hwrm_cfa_vfr_alloc_output (size:128b/16B) */
  4806. struct hwrm_cfa_vfr_alloc_output {
  4807. __le16 error_code;
  4808. __le16 req_type;
  4809. __le16 seq_id;
  4810. __le16 resp_len;
  4811. __le16 rx_cfa_code;
  4812. __le16 tx_cfa_action;
  4813. u8 unused_0[3];
  4814. u8 valid;
  4815. };
  4816. /* hwrm_cfa_vfr_free_input (size:384b/48B) */
  4817. struct hwrm_cfa_vfr_free_input {
  4818. __le16 req_type;
  4819. __le16 cmpl_ring;
  4820. __le16 seq_id;
  4821. __le16 target_id;
  4822. __le64 resp_addr;
  4823. char vfr_name[32];
  4824. };
  4825. /* hwrm_cfa_vfr_free_output (size:128b/16B) */
  4826. struct hwrm_cfa_vfr_free_output {
  4827. __le16 error_code;
  4828. __le16 req_type;
  4829. __le16 seq_id;
  4830. __le16 resp_len;
  4831. u8 unused_0[7];
  4832. u8 valid;
  4833. };
  4834. /* hwrm_tunnel_dst_port_query_input (size:192b/24B) */
  4835. struct hwrm_tunnel_dst_port_query_input {
  4836. __le16 req_type;
  4837. __le16 cmpl_ring;
  4838. __le16 seq_id;
  4839. __le16 target_id;
  4840. __le64 resp_addr;
  4841. u8 tunnel_type;
  4842. #define TUNNEL_DST_PORT_QUERY_REQ_TUNNEL_TYPE_VXLAN 0x1UL
  4843. #define TUNNEL_DST_PORT_QUERY_REQ_TUNNEL_TYPE_GENEVE 0x5UL
  4844. #define TUNNEL_DST_PORT_QUERY_REQ_TUNNEL_TYPE_VXLAN_V4 0x9UL
  4845. #define TUNNEL_DST_PORT_QUERY_REQ_TUNNEL_TYPE_LAST TUNNEL_DST_PORT_QUERY_REQ_TUNNEL_TYPE_VXLAN_V4
  4846. u8 unused_0[7];
  4847. };
  4848. /* hwrm_tunnel_dst_port_query_output (size:128b/16B) */
  4849. struct hwrm_tunnel_dst_port_query_output {
  4850. __le16 error_code;
  4851. __le16 req_type;
  4852. __le16 seq_id;
  4853. __le16 resp_len;
  4854. __le16 tunnel_dst_port_id;
  4855. __be16 tunnel_dst_port_val;
  4856. u8 unused_0[3];
  4857. u8 valid;
  4858. };
  4859. /* hwrm_tunnel_dst_port_alloc_input (size:192b/24B) */
  4860. struct hwrm_tunnel_dst_port_alloc_input {
  4861. __le16 req_type;
  4862. __le16 cmpl_ring;
  4863. __le16 seq_id;
  4864. __le16 target_id;
  4865. __le64 resp_addr;
  4866. u8 tunnel_type;
  4867. #define TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_VXLAN 0x1UL
  4868. #define TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_GENEVE 0x5UL
  4869. #define TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_VXLAN_V4 0x9UL
  4870. #define TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_LAST TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_VXLAN_V4
  4871. u8 unused_0;
  4872. __be16 tunnel_dst_port_val;
  4873. u8 unused_1[4];
  4874. };
  4875. /* hwrm_tunnel_dst_port_alloc_output (size:128b/16B) */
  4876. struct hwrm_tunnel_dst_port_alloc_output {
  4877. __le16 error_code;
  4878. __le16 req_type;
  4879. __le16 seq_id;
  4880. __le16 resp_len;
  4881. __le16 tunnel_dst_port_id;
  4882. u8 unused_0[5];
  4883. u8 valid;
  4884. };
  4885. /* hwrm_tunnel_dst_port_free_input (size:192b/24B) */
  4886. struct hwrm_tunnel_dst_port_free_input {
  4887. __le16 req_type;
  4888. __le16 cmpl_ring;
  4889. __le16 seq_id;
  4890. __le16 target_id;
  4891. __le64 resp_addr;
  4892. u8 tunnel_type;
  4893. #define TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN 0x1UL
  4894. #define TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE 0x5UL
  4895. #define TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN_V4 0x9UL
  4896. #define TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_LAST TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN_V4
  4897. u8 unused_0;
  4898. __le16 tunnel_dst_port_id;
  4899. u8 unused_1[4];
  4900. };
  4901. /* hwrm_tunnel_dst_port_free_output (size:128b/16B) */
  4902. struct hwrm_tunnel_dst_port_free_output {
  4903. __le16 error_code;
  4904. __le16 req_type;
  4905. __le16 seq_id;
  4906. __le16 resp_len;
  4907. u8 unused_1[7];
  4908. u8 valid;
  4909. };
  4910. /* ctx_hw_stats (size:1280b/160B) */
  4911. struct ctx_hw_stats {
  4912. __le64 rx_ucast_pkts;
  4913. __le64 rx_mcast_pkts;
  4914. __le64 rx_bcast_pkts;
  4915. __le64 rx_discard_pkts;
  4916. __le64 rx_drop_pkts;
  4917. __le64 rx_ucast_bytes;
  4918. __le64 rx_mcast_bytes;
  4919. __le64 rx_bcast_bytes;
  4920. __le64 tx_ucast_pkts;
  4921. __le64 tx_mcast_pkts;
  4922. __le64 tx_bcast_pkts;
  4923. __le64 tx_discard_pkts;
  4924. __le64 tx_drop_pkts;
  4925. __le64 tx_ucast_bytes;
  4926. __le64 tx_mcast_bytes;
  4927. __le64 tx_bcast_bytes;
  4928. __le64 tpa_pkts;
  4929. __le64 tpa_bytes;
  4930. __le64 tpa_events;
  4931. __le64 tpa_aborts;
  4932. };
  4933. /* hwrm_stat_ctx_alloc_input (size:256b/32B) */
  4934. struct hwrm_stat_ctx_alloc_input {
  4935. __le16 req_type;
  4936. __le16 cmpl_ring;
  4937. __le16 seq_id;
  4938. __le16 target_id;
  4939. __le64 resp_addr;
  4940. __le64 stats_dma_addr;
  4941. __le32 update_period_ms;
  4942. u8 stat_ctx_flags;
  4943. #define STAT_CTX_ALLOC_REQ_STAT_CTX_FLAGS_ROCE 0x1UL
  4944. u8 unused_0[3];
  4945. };
  4946. /* hwrm_stat_ctx_alloc_output (size:128b/16B) */
  4947. struct hwrm_stat_ctx_alloc_output {
  4948. __le16 error_code;
  4949. __le16 req_type;
  4950. __le16 seq_id;
  4951. __le16 resp_len;
  4952. __le32 stat_ctx_id;
  4953. u8 unused_0[3];
  4954. u8 valid;
  4955. };
  4956. /* hwrm_stat_ctx_free_input (size:192b/24B) */
  4957. struct hwrm_stat_ctx_free_input {
  4958. __le16 req_type;
  4959. __le16 cmpl_ring;
  4960. __le16 seq_id;
  4961. __le16 target_id;
  4962. __le64 resp_addr;
  4963. __le32 stat_ctx_id;
  4964. u8 unused_0[4];
  4965. };
  4966. /* hwrm_stat_ctx_free_output (size:128b/16B) */
  4967. struct hwrm_stat_ctx_free_output {
  4968. __le16 error_code;
  4969. __le16 req_type;
  4970. __le16 seq_id;
  4971. __le16 resp_len;
  4972. __le32 stat_ctx_id;
  4973. u8 unused_0[3];
  4974. u8 valid;
  4975. };
  4976. /* hwrm_stat_ctx_query_input (size:192b/24B) */
  4977. struct hwrm_stat_ctx_query_input {
  4978. __le16 req_type;
  4979. __le16 cmpl_ring;
  4980. __le16 seq_id;
  4981. __le16 target_id;
  4982. __le64 resp_addr;
  4983. __le32 stat_ctx_id;
  4984. u8 unused_0[4];
  4985. };
  4986. /* hwrm_stat_ctx_query_output (size:1408b/176B) */
  4987. struct hwrm_stat_ctx_query_output {
  4988. __le16 error_code;
  4989. __le16 req_type;
  4990. __le16 seq_id;
  4991. __le16 resp_len;
  4992. __le64 tx_ucast_pkts;
  4993. __le64 tx_mcast_pkts;
  4994. __le64 tx_bcast_pkts;
  4995. __le64 tx_err_pkts;
  4996. __le64 tx_drop_pkts;
  4997. __le64 tx_ucast_bytes;
  4998. __le64 tx_mcast_bytes;
  4999. __le64 tx_bcast_bytes;
  5000. __le64 rx_ucast_pkts;
  5001. __le64 rx_mcast_pkts;
  5002. __le64 rx_bcast_pkts;
  5003. __le64 rx_err_pkts;
  5004. __le64 rx_drop_pkts;
  5005. __le64 rx_ucast_bytes;
  5006. __le64 rx_mcast_bytes;
  5007. __le64 rx_bcast_bytes;
  5008. __le64 rx_agg_pkts;
  5009. __le64 rx_agg_bytes;
  5010. __le64 rx_agg_events;
  5011. __le64 rx_agg_aborts;
  5012. u8 unused_0[7];
  5013. u8 valid;
  5014. };
  5015. /* hwrm_stat_ctx_clr_stats_input (size:192b/24B) */
  5016. struct hwrm_stat_ctx_clr_stats_input {
  5017. __le16 req_type;
  5018. __le16 cmpl_ring;
  5019. __le16 seq_id;
  5020. __le16 target_id;
  5021. __le64 resp_addr;
  5022. __le32 stat_ctx_id;
  5023. u8 unused_0[4];
  5024. };
  5025. /* hwrm_stat_ctx_clr_stats_output (size:128b/16B) */
  5026. struct hwrm_stat_ctx_clr_stats_output {
  5027. __le16 error_code;
  5028. __le16 req_type;
  5029. __le16 seq_id;
  5030. __le16 resp_len;
  5031. u8 unused_0[7];
  5032. u8 valid;
  5033. };
  5034. /* hwrm_pcie_qstats_input (size:256b/32B) */
  5035. struct hwrm_pcie_qstats_input {
  5036. __le16 req_type;
  5037. __le16 cmpl_ring;
  5038. __le16 seq_id;
  5039. __le16 target_id;
  5040. __le64 resp_addr;
  5041. __le16 pcie_stat_size;
  5042. u8 unused_0[6];
  5043. __le64 pcie_stat_host_addr;
  5044. };
  5045. /* hwrm_pcie_qstats_output (size:128b/16B) */
  5046. struct hwrm_pcie_qstats_output {
  5047. __le16 error_code;
  5048. __le16 req_type;
  5049. __le16 seq_id;
  5050. __le16 resp_len;
  5051. __le16 pcie_stat_size;
  5052. u8 unused_0[5];
  5053. u8 valid;
  5054. };
  5055. /* tx_port_stats (size:3264b/408B) */
  5056. struct tx_port_stats {
  5057. __le64 tx_64b_frames;
  5058. __le64 tx_65b_127b_frames;
  5059. __le64 tx_128b_255b_frames;
  5060. __le64 tx_256b_511b_frames;
  5061. __le64 tx_512b_1023b_frames;
  5062. __le64 tx_1024b_1518_frames;
  5063. __le64 tx_good_vlan_frames;
  5064. __le64 tx_1519b_2047_frames;
  5065. __le64 tx_2048b_4095b_frames;
  5066. __le64 tx_4096b_9216b_frames;
  5067. __le64 tx_9217b_16383b_frames;
  5068. __le64 tx_good_frames;
  5069. __le64 tx_total_frames;
  5070. __le64 tx_ucast_frames;
  5071. __le64 tx_mcast_frames;
  5072. __le64 tx_bcast_frames;
  5073. __le64 tx_pause_frames;
  5074. __le64 tx_pfc_frames;
  5075. __le64 tx_jabber_frames;
  5076. __le64 tx_fcs_err_frames;
  5077. __le64 tx_control_frames;
  5078. __le64 tx_oversz_frames;
  5079. __le64 tx_single_dfrl_frames;
  5080. __le64 tx_multi_dfrl_frames;
  5081. __le64 tx_single_coll_frames;
  5082. __le64 tx_multi_coll_frames;
  5083. __le64 tx_late_coll_frames;
  5084. __le64 tx_excessive_coll_frames;
  5085. __le64 tx_frag_frames;
  5086. __le64 tx_err;
  5087. __le64 tx_tagged_frames;
  5088. __le64 tx_dbl_tagged_frames;
  5089. __le64 tx_runt_frames;
  5090. __le64 tx_fifo_underruns;
  5091. __le64 tx_pfc_ena_frames_pri0;
  5092. __le64 tx_pfc_ena_frames_pri1;
  5093. __le64 tx_pfc_ena_frames_pri2;
  5094. __le64 tx_pfc_ena_frames_pri3;
  5095. __le64 tx_pfc_ena_frames_pri4;
  5096. __le64 tx_pfc_ena_frames_pri5;
  5097. __le64 tx_pfc_ena_frames_pri6;
  5098. __le64 tx_pfc_ena_frames_pri7;
  5099. __le64 tx_eee_lpi_events;
  5100. __le64 tx_eee_lpi_duration;
  5101. __le64 tx_llfc_logical_msgs;
  5102. __le64 tx_hcfc_msgs;
  5103. __le64 tx_total_collisions;
  5104. __le64 tx_bytes;
  5105. __le64 tx_xthol_frames;
  5106. __le64 tx_stat_discard;
  5107. __le64 tx_stat_error;
  5108. };
  5109. /* rx_port_stats (size:4224b/528B) */
  5110. struct rx_port_stats {
  5111. __le64 rx_64b_frames;
  5112. __le64 rx_65b_127b_frames;
  5113. __le64 rx_128b_255b_frames;
  5114. __le64 rx_256b_511b_frames;
  5115. __le64 rx_512b_1023b_frames;
  5116. __le64 rx_1024b_1518_frames;
  5117. __le64 rx_good_vlan_frames;
  5118. __le64 rx_1519b_2047b_frames;
  5119. __le64 rx_2048b_4095b_frames;
  5120. __le64 rx_4096b_9216b_frames;
  5121. __le64 rx_9217b_16383b_frames;
  5122. __le64 rx_total_frames;
  5123. __le64 rx_ucast_frames;
  5124. __le64 rx_mcast_frames;
  5125. __le64 rx_bcast_frames;
  5126. __le64 rx_fcs_err_frames;
  5127. __le64 rx_ctrl_frames;
  5128. __le64 rx_pause_frames;
  5129. __le64 rx_pfc_frames;
  5130. __le64 rx_unsupported_opcode_frames;
  5131. __le64 rx_unsupported_da_pausepfc_frames;
  5132. __le64 rx_wrong_sa_frames;
  5133. __le64 rx_align_err_frames;
  5134. __le64 rx_oor_len_frames;
  5135. __le64 rx_code_err_frames;
  5136. __le64 rx_false_carrier_frames;
  5137. __le64 rx_ovrsz_frames;
  5138. __le64 rx_jbr_frames;
  5139. __le64 rx_mtu_err_frames;
  5140. __le64 rx_match_crc_frames;
  5141. __le64 rx_promiscuous_frames;
  5142. __le64 rx_tagged_frames;
  5143. __le64 rx_double_tagged_frames;
  5144. __le64 rx_trunc_frames;
  5145. __le64 rx_good_frames;
  5146. __le64 rx_pfc_xon2xoff_frames_pri0;
  5147. __le64 rx_pfc_xon2xoff_frames_pri1;
  5148. __le64 rx_pfc_xon2xoff_frames_pri2;
  5149. __le64 rx_pfc_xon2xoff_frames_pri3;
  5150. __le64 rx_pfc_xon2xoff_frames_pri4;
  5151. __le64 rx_pfc_xon2xoff_frames_pri5;
  5152. __le64 rx_pfc_xon2xoff_frames_pri6;
  5153. __le64 rx_pfc_xon2xoff_frames_pri7;
  5154. __le64 rx_pfc_ena_frames_pri0;
  5155. __le64 rx_pfc_ena_frames_pri1;
  5156. __le64 rx_pfc_ena_frames_pri2;
  5157. __le64 rx_pfc_ena_frames_pri3;
  5158. __le64 rx_pfc_ena_frames_pri4;
  5159. __le64 rx_pfc_ena_frames_pri5;
  5160. __le64 rx_pfc_ena_frames_pri6;
  5161. __le64 rx_pfc_ena_frames_pri7;
  5162. __le64 rx_sch_crc_err_frames;
  5163. __le64 rx_undrsz_frames;
  5164. __le64 rx_frag_frames;
  5165. __le64 rx_eee_lpi_events;
  5166. __le64 rx_eee_lpi_duration;
  5167. __le64 rx_llfc_physical_msgs;
  5168. __le64 rx_llfc_logical_msgs;
  5169. __le64 rx_llfc_msgs_with_crc_err;
  5170. __le64 rx_hcfc_msgs;
  5171. __le64 rx_hcfc_msgs_with_crc_err;
  5172. __le64 rx_bytes;
  5173. __le64 rx_runt_bytes;
  5174. __le64 rx_runt_frames;
  5175. __le64 rx_stat_discard;
  5176. __le64 rx_stat_err;
  5177. };
  5178. /* rx_port_stats_ext (size:320b/40B) */
  5179. struct rx_port_stats_ext {
  5180. __le64 link_down_events;
  5181. __le64 continuous_pause_events;
  5182. __le64 resume_pause_events;
  5183. __le64 continuous_roce_pause_events;
  5184. __le64 resume_roce_pause_events;
  5185. };
  5186. /* pcie_ctx_hw_stats (size:768b/96B) */
  5187. struct pcie_ctx_hw_stats {
  5188. __le64 pcie_pl_signal_integrity;
  5189. __le64 pcie_dl_signal_integrity;
  5190. __le64 pcie_tl_signal_integrity;
  5191. __le64 pcie_link_integrity;
  5192. __le64 pcie_tx_traffic_rate;
  5193. __le64 pcie_rx_traffic_rate;
  5194. __le64 pcie_tx_dllp_statistics;
  5195. __le64 pcie_rx_dllp_statistics;
  5196. __le64 pcie_equalization_time;
  5197. __le32 pcie_ltssm_histogram[4];
  5198. __le64 pcie_recovery_histogram;
  5199. };
  5200. /* hwrm_fw_reset_input (size:192b/24B) */
  5201. struct hwrm_fw_reset_input {
  5202. __le16 req_type;
  5203. __le16 cmpl_ring;
  5204. __le16 seq_id;
  5205. __le16 target_id;
  5206. __le64 resp_addr;
  5207. u8 embedded_proc_type;
  5208. #define FW_RESET_REQ_EMBEDDED_PROC_TYPE_BOOT 0x0UL
  5209. #define FW_RESET_REQ_EMBEDDED_PROC_TYPE_MGMT 0x1UL
  5210. #define FW_RESET_REQ_EMBEDDED_PROC_TYPE_NETCTRL 0x2UL
  5211. #define FW_RESET_REQ_EMBEDDED_PROC_TYPE_ROCE 0x3UL
  5212. #define FW_RESET_REQ_EMBEDDED_PROC_TYPE_HOST 0x4UL
  5213. #define FW_RESET_REQ_EMBEDDED_PROC_TYPE_AP 0x5UL
  5214. #define FW_RESET_REQ_EMBEDDED_PROC_TYPE_CHIP 0x6UL
  5215. #define FW_RESET_REQ_EMBEDDED_PROC_TYPE_HOST_RESOURCE_REINIT 0x7UL
  5216. #define FW_RESET_REQ_EMBEDDED_PROC_TYPE_LAST FW_RESET_REQ_EMBEDDED_PROC_TYPE_HOST_RESOURCE_REINIT
  5217. u8 selfrst_status;
  5218. #define FW_RESET_REQ_SELFRST_STATUS_SELFRSTNONE 0x0UL
  5219. #define FW_RESET_REQ_SELFRST_STATUS_SELFRSTASAP 0x1UL
  5220. #define FW_RESET_REQ_SELFRST_STATUS_SELFRSTPCIERST 0x2UL
  5221. #define FW_RESET_REQ_SELFRST_STATUS_LAST FW_RESET_REQ_SELFRST_STATUS_SELFRSTPCIERST
  5222. u8 host_idx;
  5223. u8 unused_0[5];
  5224. };
  5225. /* hwrm_fw_reset_output (size:128b/16B) */
  5226. struct hwrm_fw_reset_output {
  5227. __le16 error_code;
  5228. __le16 req_type;
  5229. __le16 seq_id;
  5230. __le16 resp_len;
  5231. u8 selfrst_status;
  5232. #define FW_RESET_RESP_SELFRST_STATUS_SELFRSTNONE 0x0UL
  5233. #define FW_RESET_RESP_SELFRST_STATUS_SELFRSTASAP 0x1UL
  5234. #define FW_RESET_RESP_SELFRST_STATUS_SELFRSTPCIERST 0x2UL
  5235. #define FW_RESET_RESP_SELFRST_STATUS_LAST FW_RESET_RESP_SELFRST_STATUS_SELFRSTPCIERST
  5236. u8 unused_0[6];
  5237. u8 valid;
  5238. };
  5239. /* hwrm_fw_qstatus_input (size:192b/24B) */
  5240. struct hwrm_fw_qstatus_input {
  5241. __le16 req_type;
  5242. __le16 cmpl_ring;
  5243. __le16 seq_id;
  5244. __le16 target_id;
  5245. __le64 resp_addr;
  5246. u8 embedded_proc_type;
  5247. #define FW_QSTATUS_REQ_EMBEDDED_PROC_TYPE_BOOT 0x0UL
  5248. #define FW_QSTATUS_REQ_EMBEDDED_PROC_TYPE_MGMT 0x1UL
  5249. #define FW_QSTATUS_REQ_EMBEDDED_PROC_TYPE_NETCTRL 0x2UL
  5250. #define FW_QSTATUS_REQ_EMBEDDED_PROC_TYPE_ROCE 0x3UL
  5251. #define FW_QSTATUS_REQ_EMBEDDED_PROC_TYPE_HOST 0x4UL
  5252. #define FW_QSTATUS_REQ_EMBEDDED_PROC_TYPE_AP 0x5UL
  5253. #define FW_QSTATUS_REQ_EMBEDDED_PROC_TYPE_CHIP 0x6UL
  5254. #define FW_QSTATUS_REQ_EMBEDDED_PROC_TYPE_LAST FW_QSTATUS_REQ_EMBEDDED_PROC_TYPE_CHIP
  5255. u8 unused_0[7];
  5256. };
  5257. /* hwrm_fw_qstatus_output (size:128b/16B) */
  5258. struct hwrm_fw_qstatus_output {
  5259. __le16 error_code;
  5260. __le16 req_type;
  5261. __le16 seq_id;
  5262. __le16 resp_len;
  5263. u8 selfrst_status;
  5264. #define FW_QSTATUS_RESP_SELFRST_STATUS_SELFRSTNONE 0x0UL
  5265. #define FW_QSTATUS_RESP_SELFRST_STATUS_SELFRSTASAP 0x1UL
  5266. #define FW_QSTATUS_RESP_SELFRST_STATUS_SELFRSTPCIERST 0x2UL
  5267. #define FW_QSTATUS_RESP_SELFRST_STATUS_LAST FW_QSTATUS_RESP_SELFRST_STATUS_SELFRSTPCIERST
  5268. u8 unused_0[6];
  5269. u8 valid;
  5270. };
  5271. /* hwrm_fw_set_time_input (size:256b/32B) */
  5272. struct hwrm_fw_set_time_input {
  5273. __le16 req_type;
  5274. __le16 cmpl_ring;
  5275. __le16 seq_id;
  5276. __le16 target_id;
  5277. __le64 resp_addr;
  5278. __le16 year;
  5279. #define FW_SET_TIME_REQ_YEAR_UNKNOWN 0x0UL
  5280. #define FW_SET_TIME_REQ_YEAR_LAST FW_SET_TIME_REQ_YEAR_UNKNOWN
  5281. u8 month;
  5282. u8 day;
  5283. u8 hour;
  5284. u8 minute;
  5285. u8 second;
  5286. u8 unused_0;
  5287. __le16 millisecond;
  5288. __le16 zone;
  5289. #define FW_SET_TIME_REQ_ZONE_UTC 0x0UL
  5290. #define FW_SET_TIME_REQ_ZONE_UNKNOWN 0xffffUL
  5291. #define FW_SET_TIME_REQ_ZONE_LAST FW_SET_TIME_REQ_ZONE_UNKNOWN
  5292. u8 unused_1[4];
  5293. };
  5294. /* hwrm_fw_set_time_output (size:128b/16B) */
  5295. struct hwrm_fw_set_time_output {
  5296. __le16 error_code;
  5297. __le16 req_type;
  5298. __le16 seq_id;
  5299. __le16 resp_len;
  5300. u8 unused_0[7];
  5301. u8 valid;
  5302. };
  5303. /* hwrm_struct_hdr (size:128b/16B) */
  5304. struct hwrm_struct_hdr {
  5305. __le16 struct_id;
  5306. #define STRUCT_HDR_STRUCT_ID_LLDP_CFG 0x41bUL
  5307. #define STRUCT_HDR_STRUCT_ID_DCBX_ETS 0x41dUL
  5308. #define STRUCT_HDR_STRUCT_ID_DCBX_PFC 0x41fUL
  5309. #define STRUCT_HDR_STRUCT_ID_DCBX_APP 0x421UL
  5310. #define STRUCT_HDR_STRUCT_ID_DCBX_FEATURE_STATE 0x422UL
  5311. #define STRUCT_HDR_STRUCT_ID_LLDP_GENERIC 0x424UL
  5312. #define STRUCT_HDR_STRUCT_ID_LLDP_DEVICE 0x426UL
  5313. #define STRUCT_HDR_STRUCT_ID_AFM_OPAQUE 0x1UL
  5314. #define STRUCT_HDR_STRUCT_ID_PORT_DESCRIPTION 0xaUL
  5315. #define STRUCT_HDR_STRUCT_ID_RSS_V2 0x64UL
  5316. #define STRUCT_HDR_STRUCT_ID_LAST STRUCT_HDR_STRUCT_ID_RSS_V2
  5317. __le16 len;
  5318. u8 version;
  5319. u8 count;
  5320. __le16 subtype;
  5321. __le16 next_offset;
  5322. #define STRUCT_HDR_NEXT_OFFSET_LAST 0x0UL
  5323. u8 unused_0[6];
  5324. };
  5325. /* hwrm_struct_data_dcbx_app (size:64b/8B) */
  5326. struct hwrm_struct_data_dcbx_app {
  5327. __be16 protocol_id;
  5328. u8 protocol_selector;
  5329. #define STRUCT_DATA_DCBX_APP_PROTOCOL_SELECTOR_ETHER_TYPE 0x1UL
  5330. #define STRUCT_DATA_DCBX_APP_PROTOCOL_SELECTOR_TCP_PORT 0x2UL
  5331. #define STRUCT_DATA_DCBX_APP_PROTOCOL_SELECTOR_UDP_PORT 0x3UL
  5332. #define STRUCT_DATA_DCBX_APP_PROTOCOL_SELECTOR_TCP_UDP_PORT 0x4UL
  5333. #define STRUCT_DATA_DCBX_APP_PROTOCOL_SELECTOR_LAST STRUCT_DATA_DCBX_APP_PROTOCOL_SELECTOR_TCP_UDP_PORT
  5334. u8 priority;
  5335. u8 valid;
  5336. u8 unused_0[3];
  5337. };
  5338. /* hwrm_fw_set_structured_data_input (size:256b/32B) */
  5339. struct hwrm_fw_set_structured_data_input {
  5340. __le16 req_type;
  5341. __le16 cmpl_ring;
  5342. __le16 seq_id;
  5343. __le16 target_id;
  5344. __le64 resp_addr;
  5345. __le64 src_data_addr;
  5346. __le16 data_len;
  5347. u8 hdr_cnt;
  5348. u8 unused_0[5];
  5349. };
  5350. /* hwrm_fw_set_structured_data_output (size:128b/16B) */
  5351. struct hwrm_fw_set_structured_data_output {
  5352. __le16 error_code;
  5353. __le16 req_type;
  5354. __le16 seq_id;
  5355. __le16 resp_len;
  5356. u8 unused_0[7];
  5357. u8 valid;
  5358. };
  5359. /* hwrm_fw_set_structured_data_cmd_err (size:64b/8B) */
  5360. struct hwrm_fw_set_structured_data_cmd_err {
  5361. u8 code;
  5362. #define FW_SET_STRUCTURED_DATA_CMD_ERR_CODE_UNKNOWN 0x0UL
  5363. #define FW_SET_STRUCTURED_DATA_CMD_ERR_CODE_BAD_HDR_CNT 0x1UL
  5364. #define FW_SET_STRUCTURED_DATA_CMD_ERR_CODE_BAD_FMT 0x2UL
  5365. #define FW_SET_STRUCTURED_DATA_CMD_ERR_CODE_BAD_ID 0x3UL
  5366. #define FW_SET_STRUCTURED_DATA_CMD_ERR_CODE_LAST FW_SET_STRUCTURED_DATA_CMD_ERR_CODE_BAD_ID
  5367. u8 unused_0[7];
  5368. };
  5369. /* hwrm_fw_get_structured_data_input (size:256b/32B) */
  5370. struct hwrm_fw_get_structured_data_input {
  5371. __le16 req_type;
  5372. __le16 cmpl_ring;
  5373. __le16 seq_id;
  5374. __le16 target_id;
  5375. __le64 resp_addr;
  5376. __le64 dest_data_addr;
  5377. __le16 data_len;
  5378. __le16 structure_id;
  5379. __le16 subtype;
  5380. #define FW_GET_STRUCTURED_DATA_REQ_SUBTYPE_UNUSED 0x0UL
  5381. #define FW_GET_STRUCTURED_DATA_REQ_SUBTYPE_ALL 0xffffUL
  5382. #define FW_GET_STRUCTURED_DATA_REQ_SUBTYPE_NEAR_BRIDGE_ADMIN 0x100UL
  5383. #define FW_GET_STRUCTURED_DATA_REQ_SUBTYPE_NEAR_BRIDGE_PEER 0x101UL
  5384. #define FW_GET_STRUCTURED_DATA_REQ_SUBTYPE_NEAR_BRIDGE_OPERATIONAL 0x102UL
  5385. #define FW_GET_STRUCTURED_DATA_REQ_SUBTYPE_NON_TPMR_ADMIN 0x200UL
  5386. #define FW_GET_STRUCTURED_DATA_REQ_SUBTYPE_NON_TPMR_PEER 0x201UL
  5387. #define FW_GET_STRUCTURED_DATA_REQ_SUBTYPE_NON_TPMR_OPERATIONAL 0x202UL
  5388. #define FW_GET_STRUCTURED_DATA_REQ_SUBTYPE_HOST_OPERATIONAL 0x300UL
  5389. #define FW_GET_STRUCTURED_DATA_REQ_SUBTYPE_LAST FW_GET_STRUCTURED_DATA_REQ_SUBTYPE_HOST_OPERATIONAL
  5390. u8 count;
  5391. u8 unused_0;
  5392. };
  5393. /* hwrm_fw_get_structured_data_output (size:128b/16B) */
  5394. struct hwrm_fw_get_structured_data_output {
  5395. __le16 error_code;
  5396. __le16 req_type;
  5397. __le16 seq_id;
  5398. __le16 resp_len;
  5399. u8 hdr_cnt;
  5400. u8 unused_0[6];
  5401. u8 valid;
  5402. };
  5403. /* hwrm_fw_get_structured_data_cmd_err (size:64b/8B) */
  5404. struct hwrm_fw_get_structured_data_cmd_err {
  5405. u8 code;
  5406. #define FW_GET_STRUCTURED_DATA_CMD_ERR_CODE_UNKNOWN 0x0UL
  5407. #define FW_GET_STRUCTURED_DATA_CMD_ERR_CODE_BAD_ID 0x3UL
  5408. #define FW_GET_STRUCTURED_DATA_CMD_ERR_CODE_LAST FW_GET_STRUCTURED_DATA_CMD_ERR_CODE_BAD_ID
  5409. u8 unused_0[7];
  5410. };
  5411. /* hwrm_exec_fwd_resp_input (size:1024b/128B) */
  5412. struct hwrm_exec_fwd_resp_input {
  5413. __le16 req_type;
  5414. __le16 cmpl_ring;
  5415. __le16 seq_id;
  5416. __le16 target_id;
  5417. __le64 resp_addr;
  5418. __le32 encap_request[26];
  5419. __le16 encap_resp_target_id;
  5420. u8 unused_0[6];
  5421. };
  5422. /* hwrm_exec_fwd_resp_output (size:128b/16B) */
  5423. struct hwrm_exec_fwd_resp_output {
  5424. __le16 error_code;
  5425. __le16 req_type;
  5426. __le16 seq_id;
  5427. __le16 resp_len;
  5428. u8 unused_0[7];
  5429. u8 valid;
  5430. };
  5431. /* hwrm_reject_fwd_resp_input (size:1024b/128B) */
  5432. struct hwrm_reject_fwd_resp_input {
  5433. __le16 req_type;
  5434. __le16 cmpl_ring;
  5435. __le16 seq_id;
  5436. __le16 target_id;
  5437. __le64 resp_addr;
  5438. __le32 encap_request[26];
  5439. __le16 encap_resp_target_id;
  5440. u8 unused_0[6];
  5441. };
  5442. /* hwrm_reject_fwd_resp_output (size:128b/16B) */
  5443. struct hwrm_reject_fwd_resp_output {
  5444. __le16 error_code;
  5445. __le16 req_type;
  5446. __le16 seq_id;
  5447. __le16 resp_len;
  5448. u8 unused_0[7];
  5449. u8 valid;
  5450. };
  5451. /* hwrm_fwd_resp_input (size:1024b/128B) */
  5452. struct hwrm_fwd_resp_input {
  5453. __le16 req_type;
  5454. __le16 cmpl_ring;
  5455. __le16 seq_id;
  5456. __le16 target_id;
  5457. __le64 resp_addr;
  5458. __le16 encap_resp_target_id;
  5459. __le16 encap_resp_cmpl_ring;
  5460. __le16 encap_resp_len;
  5461. u8 unused_0;
  5462. u8 unused_1;
  5463. __le64 encap_resp_addr;
  5464. __le32 encap_resp[24];
  5465. };
  5466. /* hwrm_fwd_resp_output (size:128b/16B) */
  5467. struct hwrm_fwd_resp_output {
  5468. __le16 error_code;
  5469. __le16 req_type;
  5470. __le16 seq_id;
  5471. __le16 resp_len;
  5472. u8 unused_0[7];
  5473. u8 valid;
  5474. };
  5475. /* hwrm_fwd_async_event_cmpl_input (size:320b/40B) */
  5476. struct hwrm_fwd_async_event_cmpl_input {
  5477. __le16 req_type;
  5478. __le16 cmpl_ring;
  5479. __le16 seq_id;
  5480. __le16 target_id;
  5481. __le64 resp_addr;
  5482. __le16 encap_async_event_target_id;
  5483. u8 unused_0[6];
  5484. __le32 encap_async_event_cmpl[4];
  5485. };
  5486. /* hwrm_fwd_async_event_cmpl_output (size:128b/16B) */
  5487. struct hwrm_fwd_async_event_cmpl_output {
  5488. __le16 error_code;
  5489. __le16 req_type;
  5490. __le16 seq_id;
  5491. __le16 resp_len;
  5492. u8 unused_0[7];
  5493. u8 valid;
  5494. };
  5495. /* hwrm_temp_monitor_query_input (size:128b/16B) */
  5496. struct hwrm_temp_monitor_query_input {
  5497. __le16 req_type;
  5498. __le16 cmpl_ring;
  5499. __le16 seq_id;
  5500. __le16 target_id;
  5501. __le64 resp_addr;
  5502. };
  5503. /* hwrm_temp_monitor_query_output (size:128b/16B) */
  5504. struct hwrm_temp_monitor_query_output {
  5505. __le16 error_code;
  5506. __le16 req_type;
  5507. __le16 seq_id;
  5508. __le16 resp_len;
  5509. u8 temp;
  5510. u8 unused_0[6];
  5511. u8 valid;
  5512. };
  5513. /* hwrm_wol_filter_alloc_input (size:512b/64B) */
  5514. struct hwrm_wol_filter_alloc_input {
  5515. __le16 req_type;
  5516. __le16 cmpl_ring;
  5517. __le16 seq_id;
  5518. __le16 target_id;
  5519. __le64 resp_addr;
  5520. __le32 flags;
  5521. __le32 enables;
  5522. #define WOL_FILTER_ALLOC_REQ_ENABLES_MAC_ADDRESS 0x1UL
  5523. #define WOL_FILTER_ALLOC_REQ_ENABLES_PATTERN_OFFSET 0x2UL
  5524. #define WOL_FILTER_ALLOC_REQ_ENABLES_PATTERN_BUF_SIZE 0x4UL
  5525. #define WOL_FILTER_ALLOC_REQ_ENABLES_PATTERN_BUF_ADDR 0x8UL
  5526. #define WOL_FILTER_ALLOC_REQ_ENABLES_PATTERN_MASK_ADDR 0x10UL
  5527. #define WOL_FILTER_ALLOC_REQ_ENABLES_PATTERN_MASK_SIZE 0x20UL
  5528. __le16 port_id;
  5529. u8 wol_type;
  5530. #define WOL_FILTER_ALLOC_REQ_WOL_TYPE_MAGICPKT 0x0UL
  5531. #define WOL_FILTER_ALLOC_REQ_WOL_TYPE_BMP 0x1UL
  5532. #define WOL_FILTER_ALLOC_REQ_WOL_TYPE_INVALID 0xffUL
  5533. #define WOL_FILTER_ALLOC_REQ_WOL_TYPE_LAST WOL_FILTER_ALLOC_REQ_WOL_TYPE_INVALID
  5534. u8 unused_0[5];
  5535. u8 mac_address[6];
  5536. __le16 pattern_offset;
  5537. __le16 pattern_buf_size;
  5538. __le16 pattern_mask_size;
  5539. u8 unused_1[4];
  5540. __le64 pattern_buf_addr;
  5541. __le64 pattern_mask_addr;
  5542. };
  5543. /* hwrm_wol_filter_alloc_output (size:128b/16B) */
  5544. struct hwrm_wol_filter_alloc_output {
  5545. __le16 error_code;
  5546. __le16 req_type;
  5547. __le16 seq_id;
  5548. __le16 resp_len;
  5549. u8 wol_filter_id;
  5550. u8 unused_0[6];
  5551. u8 valid;
  5552. };
  5553. /* hwrm_wol_filter_free_input (size:256b/32B) */
  5554. struct hwrm_wol_filter_free_input {
  5555. __le16 req_type;
  5556. __le16 cmpl_ring;
  5557. __le16 seq_id;
  5558. __le16 target_id;
  5559. __le64 resp_addr;
  5560. __le32 flags;
  5561. #define WOL_FILTER_FREE_REQ_FLAGS_FREE_ALL_WOL_FILTERS 0x1UL
  5562. __le32 enables;
  5563. #define WOL_FILTER_FREE_REQ_ENABLES_WOL_FILTER_ID 0x1UL
  5564. __le16 port_id;
  5565. u8 wol_filter_id;
  5566. u8 unused_0[5];
  5567. };
  5568. /* hwrm_wol_filter_free_output (size:128b/16B) */
  5569. struct hwrm_wol_filter_free_output {
  5570. __le16 error_code;
  5571. __le16 req_type;
  5572. __le16 seq_id;
  5573. __le16 resp_len;
  5574. u8 unused_0[7];
  5575. u8 valid;
  5576. };
  5577. /* hwrm_wol_filter_qcfg_input (size:448b/56B) */
  5578. struct hwrm_wol_filter_qcfg_input {
  5579. __le16 req_type;
  5580. __le16 cmpl_ring;
  5581. __le16 seq_id;
  5582. __le16 target_id;
  5583. __le64 resp_addr;
  5584. __le16 port_id;
  5585. __le16 handle;
  5586. u8 unused_0[4];
  5587. __le64 pattern_buf_addr;
  5588. __le16 pattern_buf_size;
  5589. u8 unused_1[6];
  5590. __le64 pattern_mask_addr;
  5591. __le16 pattern_mask_size;
  5592. u8 unused_2[6];
  5593. };
  5594. /* hwrm_wol_filter_qcfg_output (size:256b/32B) */
  5595. struct hwrm_wol_filter_qcfg_output {
  5596. __le16 error_code;
  5597. __le16 req_type;
  5598. __le16 seq_id;
  5599. __le16 resp_len;
  5600. __le16 next_handle;
  5601. u8 wol_filter_id;
  5602. u8 wol_type;
  5603. #define WOL_FILTER_QCFG_RESP_WOL_TYPE_MAGICPKT 0x0UL
  5604. #define WOL_FILTER_QCFG_RESP_WOL_TYPE_BMP 0x1UL
  5605. #define WOL_FILTER_QCFG_RESP_WOL_TYPE_INVALID 0xffUL
  5606. #define WOL_FILTER_QCFG_RESP_WOL_TYPE_LAST WOL_FILTER_QCFG_RESP_WOL_TYPE_INVALID
  5607. __le32 unused_0;
  5608. u8 mac_address[6];
  5609. __le16 pattern_offset;
  5610. __le16 pattern_size;
  5611. __le16 pattern_mask_size;
  5612. u8 unused_1[3];
  5613. u8 valid;
  5614. };
  5615. /* hwrm_wol_reason_qcfg_input (size:320b/40B) */
  5616. struct hwrm_wol_reason_qcfg_input {
  5617. __le16 req_type;
  5618. __le16 cmpl_ring;
  5619. __le16 seq_id;
  5620. __le16 target_id;
  5621. __le64 resp_addr;
  5622. __le16 port_id;
  5623. u8 unused_0[6];
  5624. __le64 wol_pkt_buf_addr;
  5625. __le16 wol_pkt_buf_size;
  5626. u8 unused_1[6];
  5627. };
  5628. /* hwrm_wol_reason_qcfg_output (size:128b/16B) */
  5629. struct hwrm_wol_reason_qcfg_output {
  5630. __le16 error_code;
  5631. __le16 req_type;
  5632. __le16 seq_id;
  5633. __le16 resp_len;
  5634. u8 wol_filter_id;
  5635. u8 wol_reason;
  5636. #define WOL_REASON_QCFG_RESP_WOL_REASON_MAGICPKT 0x0UL
  5637. #define WOL_REASON_QCFG_RESP_WOL_REASON_BMP 0x1UL
  5638. #define WOL_REASON_QCFG_RESP_WOL_REASON_INVALID 0xffUL
  5639. #define WOL_REASON_QCFG_RESP_WOL_REASON_LAST WOL_REASON_QCFG_RESP_WOL_REASON_INVALID
  5640. u8 wol_pkt_len;
  5641. u8 unused_0[4];
  5642. u8 valid;
  5643. };
  5644. /* hwrm_nvm_read_input (size:320b/40B) */
  5645. struct hwrm_nvm_read_input {
  5646. __le16 req_type;
  5647. __le16 cmpl_ring;
  5648. __le16 seq_id;
  5649. __le16 target_id;
  5650. __le64 resp_addr;
  5651. __le64 host_dest_addr;
  5652. __le16 dir_idx;
  5653. u8 unused_0[2];
  5654. __le32 offset;
  5655. __le32 len;
  5656. u8 unused_1[4];
  5657. };
  5658. /* hwrm_nvm_read_output (size:128b/16B) */
  5659. struct hwrm_nvm_read_output {
  5660. __le16 error_code;
  5661. __le16 req_type;
  5662. __le16 seq_id;
  5663. __le16 resp_len;
  5664. u8 unused_0[7];
  5665. u8 valid;
  5666. };
  5667. /* hwrm_nvm_get_dir_entries_input (size:192b/24B) */
  5668. struct hwrm_nvm_get_dir_entries_input {
  5669. __le16 req_type;
  5670. __le16 cmpl_ring;
  5671. __le16 seq_id;
  5672. __le16 target_id;
  5673. __le64 resp_addr;
  5674. __le64 host_dest_addr;
  5675. };
  5676. /* hwrm_nvm_get_dir_entries_output (size:128b/16B) */
  5677. struct hwrm_nvm_get_dir_entries_output {
  5678. __le16 error_code;
  5679. __le16 req_type;
  5680. __le16 seq_id;
  5681. __le16 resp_len;
  5682. u8 unused_0[7];
  5683. u8 valid;
  5684. };
  5685. /* hwrm_nvm_get_dir_info_input (size:128b/16B) */
  5686. struct hwrm_nvm_get_dir_info_input {
  5687. __le16 req_type;
  5688. __le16 cmpl_ring;
  5689. __le16 seq_id;
  5690. __le16 target_id;
  5691. __le64 resp_addr;
  5692. };
  5693. /* hwrm_nvm_get_dir_info_output (size:192b/24B) */
  5694. struct hwrm_nvm_get_dir_info_output {
  5695. __le16 error_code;
  5696. __le16 req_type;
  5697. __le16 seq_id;
  5698. __le16 resp_len;
  5699. __le32 entries;
  5700. __le32 entry_length;
  5701. u8 unused_0[7];
  5702. u8 valid;
  5703. };
  5704. /* hwrm_nvm_write_input (size:384b/48B) */
  5705. struct hwrm_nvm_write_input {
  5706. __le16 req_type;
  5707. __le16 cmpl_ring;
  5708. __le16 seq_id;
  5709. __le16 target_id;
  5710. __le64 resp_addr;
  5711. __le64 host_src_addr;
  5712. __le16 dir_type;
  5713. __le16 dir_ordinal;
  5714. __le16 dir_ext;
  5715. __le16 dir_attr;
  5716. __le32 dir_data_length;
  5717. __le16 option;
  5718. __le16 flags;
  5719. #define NVM_WRITE_REQ_FLAGS_KEEP_ORIG_ACTIVE_IMG 0x1UL
  5720. __le32 dir_item_length;
  5721. __le32 unused_0;
  5722. };
  5723. /* hwrm_nvm_write_output (size:128b/16B) */
  5724. struct hwrm_nvm_write_output {
  5725. __le16 error_code;
  5726. __le16 req_type;
  5727. __le16 seq_id;
  5728. __le16 resp_len;
  5729. __le32 dir_item_length;
  5730. __le16 dir_idx;
  5731. u8 unused_0;
  5732. u8 valid;
  5733. };
  5734. /* hwrm_nvm_write_cmd_err (size:64b/8B) */
  5735. struct hwrm_nvm_write_cmd_err {
  5736. u8 code;
  5737. #define NVM_WRITE_CMD_ERR_CODE_UNKNOWN 0x0UL
  5738. #define NVM_WRITE_CMD_ERR_CODE_FRAG_ERR 0x1UL
  5739. #define NVM_WRITE_CMD_ERR_CODE_NO_SPACE 0x2UL
  5740. #define NVM_WRITE_CMD_ERR_CODE_LAST NVM_WRITE_CMD_ERR_CODE_NO_SPACE
  5741. u8 unused_0[7];
  5742. };
  5743. /* hwrm_nvm_modify_input (size:320b/40B) */
  5744. struct hwrm_nvm_modify_input {
  5745. __le16 req_type;
  5746. __le16 cmpl_ring;
  5747. __le16 seq_id;
  5748. __le16 target_id;
  5749. __le64 resp_addr;
  5750. __le64 host_src_addr;
  5751. __le16 dir_idx;
  5752. u8 unused_0[2];
  5753. __le32 offset;
  5754. __le32 len;
  5755. u8 unused_1[4];
  5756. };
  5757. /* hwrm_nvm_modify_output (size:128b/16B) */
  5758. struct hwrm_nvm_modify_output {
  5759. __le16 error_code;
  5760. __le16 req_type;
  5761. __le16 seq_id;
  5762. __le16 resp_len;
  5763. u8 unused_0[7];
  5764. u8 valid;
  5765. };
  5766. /* hwrm_nvm_find_dir_entry_input (size:256b/32B) */
  5767. struct hwrm_nvm_find_dir_entry_input {
  5768. __le16 req_type;
  5769. __le16 cmpl_ring;
  5770. __le16 seq_id;
  5771. __le16 target_id;
  5772. __le64 resp_addr;
  5773. __le32 enables;
  5774. #define NVM_FIND_DIR_ENTRY_REQ_ENABLES_DIR_IDX_VALID 0x1UL
  5775. __le16 dir_idx;
  5776. __le16 dir_type;
  5777. __le16 dir_ordinal;
  5778. __le16 dir_ext;
  5779. u8 opt_ordinal;
  5780. #define NVM_FIND_DIR_ENTRY_REQ_OPT_ORDINAL_MASK 0x3UL
  5781. #define NVM_FIND_DIR_ENTRY_REQ_OPT_ORDINAL_SFT 0
  5782. #define NVM_FIND_DIR_ENTRY_REQ_OPT_ORDINAL_EQ 0x0UL
  5783. #define NVM_FIND_DIR_ENTRY_REQ_OPT_ORDINAL_GE 0x1UL
  5784. #define NVM_FIND_DIR_ENTRY_REQ_OPT_ORDINAL_GT 0x2UL
  5785. #define NVM_FIND_DIR_ENTRY_REQ_OPT_ORDINAL_LAST NVM_FIND_DIR_ENTRY_REQ_OPT_ORDINAL_GT
  5786. u8 unused_0[3];
  5787. };
  5788. /* hwrm_nvm_find_dir_entry_output (size:256b/32B) */
  5789. struct hwrm_nvm_find_dir_entry_output {
  5790. __le16 error_code;
  5791. __le16 req_type;
  5792. __le16 seq_id;
  5793. __le16 resp_len;
  5794. __le32 dir_item_length;
  5795. __le32 dir_data_length;
  5796. __le32 fw_ver;
  5797. __le16 dir_ordinal;
  5798. __le16 dir_idx;
  5799. u8 unused_0[7];
  5800. u8 valid;
  5801. };
  5802. /* hwrm_nvm_erase_dir_entry_input (size:192b/24B) */
  5803. struct hwrm_nvm_erase_dir_entry_input {
  5804. __le16 req_type;
  5805. __le16 cmpl_ring;
  5806. __le16 seq_id;
  5807. __le16 target_id;
  5808. __le64 resp_addr;
  5809. __le16 dir_idx;
  5810. u8 unused_0[6];
  5811. };
  5812. /* hwrm_nvm_erase_dir_entry_output (size:128b/16B) */
  5813. struct hwrm_nvm_erase_dir_entry_output {
  5814. __le16 error_code;
  5815. __le16 req_type;
  5816. __le16 seq_id;
  5817. __le16 resp_len;
  5818. u8 unused_0[7];
  5819. u8 valid;
  5820. };
  5821. /* hwrm_nvm_get_dev_info_input (size:128b/16B) */
  5822. struct hwrm_nvm_get_dev_info_input {
  5823. __le16 req_type;
  5824. __le16 cmpl_ring;
  5825. __le16 seq_id;
  5826. __le16 target_id;
  5827. __le64 resp_addr;
  5828. };
  5829. /* hwrm_nvm_get_dev_info_output (size:256b/32B) */
  5830. struct hwrm_nvm_get_dev_info_output {
  5831. __le16 error_code;
  5832. __le16 req_type;
  5833. __le16 seq_id;
  5834. __le16 resp_len;
  5835. __le16 manufacturer_id;
  5836. __le16 device_id;
  5837. __le32 sector_size;
  5838. __le32 nvram_size;
  5839. __le32 reserved_size;
  5840. __le32 available_size;
  5841. u8 unused_0[3];
  5842. u8 valid;
  5843. };
  5844. /* hwrm_nvm_mod_dir_entry_input (size:256b/32B) */
  5845. struct hwrm_nvm_mod_dir_entry_input {
  5846. __le16 req_type;
  5847. __le16 cmpl_ring;
  5848. __le16 seq_id;
  5849. __le16 target_id;
  5850. __le64 resp_addr;
  5851. __le32 enables;
  5852. #define NVM_MOD_DIR_ENTRY_REQ_ENABLES_CHECKSUM 0x1UL
  5853. __le16 dir_idx;
  5854. __le16 dir_ordinal;
  5855. __le16 dir_ext;
  5856. __le16 dir_attr;
  5857. __le32 checksum;
  5858. };
  5859. /* hwrm_nvm_mod_dir_entry_output (size:128b/16B) */
  5860. struct hwrm_nvm_mod_dir_entry_output {
  5861. __le16 error_code;
  5862. __le16 req_type;
  5863. __le16 seq_id;
  5864. __le16 resp_len;
  5865. u8 unused_0[7];
  5866. u8 valid;
  5867. };
  5868. /* hwrm_nvm_verify_update_input (size:192b/24B) */
  5869. struct hwrm_nvm_verify_update_input {
  5870. __le16 req_type;
  5871. __le16 cmpl_ring;
  5872. __le16 seq_id;
  5873. __le16 target_id;
  5874. __le64 resp_addr;
  5875. __le16 dir_type;
  5876. __le16 dir_ordinal;
  5877. __le16 dir_ext;
  5878. u8 unused_0[2];
  5879. };
  5880. /* hwrm_nvm_verify_update_output (size:128b/16B) */
  5881. struct hwrm_nvm_verify_update_output {
  5882. __le16 error_code;
  5883. __le16 req_type;
  5884. __le16 seq_id;
  5885. __le16 resp_len;
  5886. u8 unused_0[7];
  5887. u8 valid;
  5888. };
  5889. /* hwrm_nvm_install_update_input (size:192b/24B) */
  5890. struct hwrm_nvm_install_update_input {
  5891. __le16 req_type;
  5892. __le16 cmpl_ring;
  5893. __le16 seq_id;
  5894. __le16 target_id;
  5895. __le64 resp_addr;
  5896. __le32 install_type;
  5897. #define NVM_INSTALL_UPDATE_REQ_INSTALL_TYPE_NORMAL 0x0UL
  5898. #define NVM_INSTALL_UPDATE_REQ_INSTALL_TYPE_ALL 0xffffffffUL
  5899. #define NVM_INSTALL_UPDATE_REQ_INSTALL_TYPE_LAST NVM_INSTALL_UPDATE_REQ_INSTALL_TYPE_ALL
  5900. __le16 flags;
  5901. #define NVM_INSTALL_UPDATE_REQ_FLAGS_ERASE_UNUSED_SPACE 0x1UL
  5902. #define NVM_INSTALL_UPDATE_REQ_FLAGS_REMOVE_UNUSED_PKG 0x2UL
  5903. #define NVM_INSTALL_UPDATE_REQ_FLAGS_ALLOWED_TO_DEFRAG 0x4UL
  5904. u8 unused_0[2];
  5905. };
  5906. /* hwrm_nvm_install_update_output (size:192b/24B) */
  5907. struct hwrm_nvm_install_update_output {
  5908. __le16 error_code;
  5909. __le16 req_type;
  5910. __le16 seq_id;
  5911. __le16 resp_len;
  5912. __le64 installed_items;
  5913. u8 result;
  5914. #define NVM_INSTALL_UPDATE_RESP_RESULT_SUCCESS 0x0UL
  5915. #define NVM_INSTALL_UPDATE_RESP_RESULT_LAST NVM_INSTALL_UPDATE_RESP_RESULT_SUCCESS
  5916. u8 problem_item;
  5917. #define NVM_INSTALL_UPDATE_RESP_PROBLEM_ITEM_NONE 0x0UL
  5918. #define NVM_INSTALL_UPDATE_RESP_PROBLEM_ITEM_PACKAGE 0xffUL
  5919. #define NVM_INSTALL_UPDATE_RESP_PROBLEM_ITEM_LAST NVM_INSTALL_UPDATE_RESP_PROBLEM_ITEM_PACKAGE
  5920. u8 reset_required;
  5921. #define NVM_INSTALL_UPDATE_RESP_RESET_REQUIRED_NONE 0x0UL
  5922. #define NVM_INSTALL_UPDATE_RESP_RESET_REQUIRED_PCI 0x1UL
  5923. #define NVM_INSTALL_UPDATE_RESP_RESET_REQUIRED_POWER 0x2UL
  5924. #define NVM_INSTALL_UPDATE_RESP_RESET_REQUIRED_LAST NVM_INSTALL_UPDATE_RESP_RESET_REQUIRED_POWER
  5925. u8 unused_0[4];
  5926. u8 valid;
  5927. };
  5928. /* hwrm_nvm_install_update_cmd_err (size:64b/8B) */
  5929. struct hwrm_nvm_install_update_cmd_err {
  5930. u8 code;
  5931. #define NVM_INSTALL_UPDATE_CMD_ERR_CODE_UNKNOWN 0x0UL
  5932. #define NVM_INSTALL_UPDATE_CMD_ERR_CODE_FRAG_ERR 0x1UL
  5933. #define NVM_INSTALL_UPDATE_CMD_ERR_CODE_NO_SPACE 0x2UL
  5934. #define NVM_INSTALL_UPDATE_CMD_ERR_CODE_LAST NVM_INSTALL_UPDATE_CMD_ERR_CODE_NO_SPACE
  5935. u8 unused_0[7];
  5936. };
  5937. /* hwrm_nvm_get_variable_input (size:320b/40B) */
  5938. struct hwrm_nvm_get_variable_input {
  5939. __le16 req_type;
  5940. __le16 cmpl_ring;
  5941. __le16 seq_id;
  5942. __le16 target_id;
  5943. __le64 resp_addr;
  5944. __le64 dest_data_addr;
  5945. __le16 data_len;
  5946. __le16 option_num;
  5947. #define NVM_GET_VARIABLE_REQ_OPTION_NUM_RSVD_0 0x0UL
  5948. #define NVM_GET_VARIABLE_REQ_OPTION_NUM_RSVD_FFFF 0xffffUL
  5949. #define NVM_GET_VARIABLE_REQ_OPTION_NUM_LAST NVM_GET_VARIABLE_REQ_OPTION_NUM_RSVD_FFFF
  5950. __le16 dimensions;
  5951. __le16 index_0;
  5952. __le16 index_1;
  5953. __le16 index_2;
  5954. __le16 index_3;
  5955. u8 flags;
  5956. #define NVM_GET_VARIABLE_REQ_FLAGS_FACTORY_DFLT 0x1UL
  5957. u8 unused_0;
  5958. };
  5959. /* hwrm_nvm_get_variable_output (size:128b/16B) */
  5960. struct hwrm_nvm_get_variable_output {
  5961. __le16 error_code;
  5962. __le16 req_type;
  5963. __le16 seq_id;
  5964. __le16 resp_len;
  5965. __le16 data_len;
  5966. __le16 option_num;
  5967. #define NVM_GET_VARIABLE_RESP_OPTION_NUM_RSVD_0 0x0UL
  5968. #define NVM_GET_VARIABLE_RESP_OPTION_NUM_RSVD_FFFF 0xffffUL
  5969. #define NVM_GET_VARIABLE_RESP_OPTION_NUM_LAST NVM_GET_VARIABLE_RESP_OPTION_NUM_RSVD_FFFF
  5970. u8 unused_0[3];
  5971. u8 valid;
  5972. };
  5973. /* hwrm_nvm_get_variable_cmd_err (size:64b/8B) */
  5974. struct hwrm_nvm_get_variable_cmd_err {
  5975. u8 code;
  5976. #define NVM_GET_VARIABLE_CMD_ERR_CODE_UNKNOWN 0x0UL
  5977. #define NVM_GET_VARIABLE_CMD_ERR_CODE_VAR_NOT_EXIST 0x1UL
  5978. #define NVM_GET_VARIABLE_CMD_ERR_CODE_CORRUPT_VAR 0x2UL
  5979. #define NVM_GET_VARIABLE_CMD_ERR_CODE_LEN_TOO_SHORT 0x3UL
  5980. #define NVM_GET_VARIABLE_CMD_ERR_CODE_LAST NVM_GET_VARIABLE_CMD_ERR_CODE_LEN_TOO_SHORT
  5981. u8 unused_0[7];
  5982. };
  5983. /* hwrm_nvm_set_variable_input (size:320b/40B) */
  5984. struct hwrm_nvm_set_variable_input {
  5985. __le16 req_type;
  5986. __le16 cmpl_ring;
  5987. __le16 seq_id;
  5988. __le16 target_id;
  5989. __le64 resp_addr;
  5990. __le64 src_data_addr;
  5991. __le16 data_len;
  5992. __le16 option_num;
  5993. #define NVM_SET_VARIABLE_REQ_OPTION_NUM_RSVD_0 0x0UL
  5994. #define NVM_SET_VARIABLE_REQ_OPTION_NUM_RSVD_FFFF 0xffffUL
  5995. #define NVM_SET_VARIABLE_REQ_OPTION_NUM_LAST NVM_SET_VARIABLE_REQ_OPTION_NUM_RSVD_FFFF
  5996. __le16 dimensions;
  5997. __le16 index_0;
  5998. __le16 index_1;
  5999. __le16 index_2;
  6000. __le16 index_3;
  6001. u8 flags;
  6002. #define NVM_SET_VARIABLE_REQ_FLAGS_FORCE_FLUSH 0x1UL
  6003. #define NVM_SET_VARIABLE_REQ_FLAGS_ENCRYPT_MODE_MASK 0xeUL
  6004. #define NVM_SET_VARIABLE_REQ_FLAGS_ENCRYPT_MODE_SFT 1
  6005. #define NVM_SET_VARIABLE_REQ_FLAGS_ENCRYPT_MODE_NONE (0x0UL << 1)
  6006. #define NVM_SET_VARIABLE_REQ_FLAGS_ENCRYPT_MODE_HMAC_SHA1 (0x1UL << 1)
  6007. #define NVM_SET_VARIABLE_REQ_FLAGS_ENCRYPT_MODE_LAST NVM_SET_VARIABLE_REQ_FLAGS_ENCRYPT_MODE_HMAC_SHA1
  6008. u8 unused_0;
  6009. };
  6010. /* hwrm_nvm_set_variable_output (size:128b/16B) */
  6011. struct hwrm_nvm_set_variable_output {
  6012. __le16 error_code;
  6013. __le16 req_type;
  6014. __le16 seq_id;
  6015. __le16 resp_len;
  6016. u8 unused_0[7];
  6017. u8 valid;
  6018. };
  6019. /* hwrm_nvm_set_variable_cmd_err (size:64b/8B) */
  6020. struct hwrm_nvm_set_variable_cmd_err {
  6021. u8 code;
  6022. #define NVM_SET_VARIABLE_CMD_ERR_CODE_UNKNOWN 0x0UL
  6023. #define NVM_SET_VARIABLE_CMD_ERR_CODE_VAR_NOT_EXIST 0x1UL
  6024. #define NVM_SET_VARIABLE_CMD_ERR_CODE_CORRUPT_VAR 0x2UL
  6025. #define NVM_SET_VARIABLE_CMD_ERR_CODE_LAST NVM_SET_VARIABLE_CMD_ERR_CODE_CORRUPT_VAR
  6026. u8 unused_0[7];
  6027. };
  6028. /* hwrm_selftest_qlist_input (size:128b/16B) */
  6029. struct hwrm_selftest_qlist_input {
  6030. __le16 req_type;
  6031. __le16 cmpl_ring;
  6032. __le16 seq_id;
  6033. __le16 target_id;
  6034. __le64 resp_addr;
  6035. };
  6036. /* hwrm_selftest_qlist_output (size:2240b/280B) */
  6037. struct hwrm_selftest_qlist_output {
  6038. __le16 error_code;
  6039. __le16 req_type;
  6040. __le16 seq_id;
  6041. __le16 resp_len;
  6042. u8 num_tests;
  6043. u8 available_tests;
  6044. #define SELFTEST_QLIST_RESP_AVAILABLE_TESTS_NVM_TEST 0x1UL
  6045. #define SELFTEST_QLIST_RESP_AVAILABLE_TESTS_LINK_TEST 0x2UL
  6046. #define SELFTEST_QLIST_RESP_AVAILABLE_TESTS_REGISTER_TEST 0x4UL
  6047. #define SELFTEST_QLIST_RESP_AVAILABLE_TESTS_MEMORY_TEST 0x8UL
  6048. #define SELFTEST_QLIST_RESP_AVAILABLE_TESTS_PCIE_SERDES_TEST 0x10UL
  6049. #define SELFTEST_QLIST_RESP_AVAILABLE_TESTS_ETHERNET_SERDES_TEST 0x20UL
  6050. u8 offline_tests;
  6051. #define SELFTEST_QLIST_RESP_OFFLINE_TESTS_NVM_TEST 0x1UL
  6052. #define SELFTEST_QLIST_RESP_OFFLINE_TESTS_LINK_TEST 0x2UL
  6053. #define SELFTEST_QLIST_RESP_OFFLINE_TESTS_REGISTER_TEST 0x4UL
  6054. #define SELFTEST_QLIST_RESP_OFFLINE_TESTS_MEMORY_TEST 0x8UL
  6055. #define SELFTEST_QLIST_RESP_OFFLINE_TESTS_PCIE_SERDES_TEST 0x10UL
  6056. #define SELFTEST_QLIST_RESP_OFFLINE_TESTS_ETHERNET_SERDES_TEST 0x20UL
  6057. u8 unused_0;
  6058. __le16 test_timeout;
  6059. u8 unused_1[2];
  6060. char test0_name[32];
  6061. char test1_name[32];
  6062. char test2_name[32];
  6063. char test3_name[32];
  6064. char test4_name[32];
  6065. char test5_name[32];
  6066. char test6_name[32];
  6067. char test7_name[32];
  6068. u8 unused_2[7];
  6069. u8 valid;
  6070. };
  6071. /* hwrm_selftest_exec_input (size:192b/24B) */
  6072. struct hwrm_selftest_exec_input {
  6073. __le16 req_type;
  6074. __le16 cmpl_ring;
  6075. __le16 seq_id;
  6076. __le16 target_id;
  6077. __le64 resp_addr;
  6078. u8 flags;
  6079. #define SELFTEST_EXEC_REQ_FLAGS_NVM_TEST 0x1UL
  6080. #define SELFTEST_EXEC_REQ_FLAGS_LINK_TEST 0x2UL
  6081. #define SELFTEST_EXEC_REQ_FLAGS_REGISTER_TEST 0x4UL
  6082. #define SELFTEST_EXEC_REQ_FLAGS_MEMORY_TEST 0x8UL
  6083. #define SELFTEST_EXEC_REQ_FLAGS_PCIE_SERDES_TEST 0x10UL
  6084. #define SELFTEST_EXEC_REQ_FLAGS_ETHERNET_SERDES_TEST 0x20UL
  6085. u8 unused_0[7];
  6086. };
  6087. /* hwrm_selftest_exec_output (size:128b/16B) */
  6088. struct hwrm_selftest_exec_output {
  6089. __le16 error_code;
  6090. __le16 req_type;
  6091. __le16 seq_id;
  6092. __le16 resp_len;
  6093. u8 requested_tests;
  6094. #define SELFTEST_EXEC_RESP_REQUESTED_TESTS_NVM_TEST 0x1UL
  6095. #define SELFTEST_EXEC_RESP_REQUESTED_TESTS_LINK_TEST 0x2UL
  6096. #define SELFTEST_EXEC_RESP_REQUESTED_TESTS_REGISTER_TEST 0x4UL
  6097. #define SELFTEST_EXEC_RESP_REQUESTED_TESTS_MEMORY_TEST 0x8UL
  6098. #define SELFTEST_EXEC_RESP_REQUESTED_TESTS_PCIE_SERDES_TEST 0x10UL
  6099. #define SELFTEST_EXEC_RESP_REQUESTED_TESTS_ETHERNET_SERDES_TEST 0x20UL
  6100. u8 test_success;
  6101. #define SELFTEST_EXEC_RESP_TEST_SUCCESS_NVM_TEST 0x1UL
  6102. #define SELFTEST_EXEC_RESP_TEST_SUCCESS_LINK_TEST 0x2UL
  6103. #define SELFTEST_EXEC_RESP_TEST_SUCCESS_REGISTER_TEST 0x4UL
  6104. #define SELFTEST_EXEC_RESP_TEST_SUCCESS_MEMORY_TEST 0x8UL
  6105. #define SELFTEST_EXEC_RESP_TEST_SUCCESS_PCIE_SERDES_TEST 0x10UL
  6106. #define SELFTEST_EXEC_RESP_TEST_SUCCESS_ETHERNET_SERDES_TEST 0x20UL
  6107. u8 unused_0[5];
  6108. u8 valid;
  6109. };
  6110. /* hwrm_selftest_irq_input (size:128b/16B) */
  6111. struct hwrm_selftest_irq_input {
  6112. __le16 req_type;
  6113. __le16 cmpl_ring;
  6114. __le16 seq_id;
  6115. __le16 target_id;
  6116. __le64 resp_addr;
  6117. };
  6118. /* hwrm_selftest_irq_output (size:128b/16B) */
  6119. struct hwrm_selftest_irq_output {
  6120. __le16 error_code;
  6121. __le16 req_type;
  6122. __le16 seq_id;
  6123. __le16 resp_len;
  6124. u8 unused_0[7];
  6125. u8 valid;
  6126. };
  6127. #endif /* _BNXT_HSI_H_ */