bnx2.c 216 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864
  1. /* bnx2.c: QLogic bnx2 network driver.
  2. *
  3. * Copyright (c) 2004-2014 Broadcom Corporation
  4. * Copyright (c) 2014-2015 QLogic Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation.
  9. *
  10. * Written by: Michael Chan (mchan@broadcom.com)
  11. */
  12. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/stringify.h>
  16. #include <linux/kernel.h>
  17. #include <linux/timer.h>
  18. #include <linux/errno.h>
  19. #include <linux/ioport.h>
  20. #include <linux/slab.h>
  21. #include <linux/vmalloc.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/pci.h>
  24. #include <linux/netdevice.h>
  25. #include <linux/etherdevice.h>
  26. #include <linux/skbuff.h>
  27. #include <linux/dma-mapping.h>
  28. #include <linux/bitops.h>
  29. #include <asm/io.h>
  30. #include <asm/irq.h>
  31. #include <linux/delay.h>
  32. #include <asm/byteorder.h>
  33. #include <asm/page.h>
  34. #include <linux/time.h>
  35. #include <linux/ethtool.h>
  36. #include <linux/mii.h>
  37. #include <linux/if.h>
  38. #include <linux/if_vlan.h>
  39. #include <net/ip.h>
  40. #include <net/tcp.h>
  41. #include <net/checksum.h>
  42. #include <linux/workqueue.h>
  43. #include <linux/crc32.h>
  44. #include <linux/prefetch.h>
  45. #include <linux/cache.h>
  46. #include <linux/firmware.h>
  47. #include <linux/log2.h>
  48. #include <linux/aer.h>
  49. #include <linux/crash_dump.h>
  50. #if IS_ENABLED(CONFIG_CNIC)
  51. #define BCM_CNIC 1
  52. #include "cnic_if.h"
  53. #endif
  54. #include "bnx2.h"
  55. #include "bnx2_fw.h"
  56. #define DRV_MODULE_NAME "bnx2"
  57. #define DRV_MODULE_VERSION "2.2.6"
  58. #define DRV_MODULE_RELDATE "January 29, 2014"
  59. #define FW_MIPS_FILE_06 "bnx2/bnx2-mips-06-6.2.3.fw"
  60. #define FW_RV2P_FILE_06 "bnx2/bnx2-rv2p-06-6.0.15.fw"
  61. #define FW_MIPS_FILE_09 "bnx2/bnx2-mips-09-6.2.1b.fw"
  62. #define FW_RV2P_FILE_09_Ax "bnx2/bnx2-rv2p-09ax-6.0.17.fw"
  63. #define FW_RV2P_FILE_09 "bnx2/bnx2-rv2p-09-6.0.17.fw"
  64. #define RUN_AT(x) (jiffies + (x))
  65. /* Time in jiffies before concluding the transmitter is hung. */
  66. #define TX_TIMEOUT (5*HZ)
  67. static char version[] =
  68. "QLogic " DRV_MODULE_NAME " Gigabit Ethernet Driver v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  69. MODULE_AUTHOR("Michael Chan <mchan@broadcom.com>");
  70. MODULE_DESCRIPTION("QLogic BCM5706/5708/5709/5716 Driver");
  71. MODULE_LICENSE("GPL");
  72. MODULE_VERSION(DRV_MODULE_VERSION);
  73. MODULE_FIRMWARE(FW_MIPS_FILE_06);
  74. MODULE_FIRMWARE(FW_RV2P_FILE_06);
  75. MODULE_FIRMWARE(FW_MIPS_FILE_09);
  76. MODULE_FIRMWARE(FW_RV2P_FILE_09);
  77. MODULE_FIRMWARE(FW_RV2P_FILE_09_Ax);
  78. static int disable_msi = 0;
  79. module_param(disable_msi, int, 0444);
  80. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  81. typedef enum {
  82. BCM5706 = 0,
  83. NC370T,
  84. NC370I,
  85. BCM5706S,
  86. NC370F,
  87. BCM5708,
  88. BCM5708S,
  89. BCM5709,
  90. BCM5709S,
  91. BCM5716,
  92. BCM5716S,
  93. } board_t;
  94. /* indexed by board_t, above */
  95. static struct {
  96. char *name;
  97. } board_info[] = {
  98. { "Broadcom NetXtreme II BCM5706 1000Base-T" },
  99. { "HP NC370T Multifunction Gigabit Server Adapter" },
  100. { "HP NC370i Multifunction Gigabit Server Adapter" },
  101. { "Broadcom NetXtreme II BCM5706 1000Base-SX" },
  102. { "HP NC370F Multifunction Gigabit Server Adapter" },
  103. { "Broadcom NetXtreme II BCM5708 1000Base-T" },
  104. { "Broadcom NetXtreme II BCM5708 1000Base-SX" },
  105. { "Broadcom NetXtreme II BCM5709 1000Base-T" },
  106. { "Broadcom NetXtreme II BCM5709 1000Base-SX" },
  107. { "Broadcom NetXtreme II BCM5716 1000Base-T" },
  108. { "Broadcom NetXtreme II BCM5716 1000Base-SX" },
  109. };
  110. static const struct pci_device_id bnx2_pci_tbl[] = {
  111. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
  112. PCI_VENDOR_ID_HP, 0x3101, 0, 0, NC370T },
  113. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
  114. PCI_VENDOR_ID_HP, 0x3106, 0, 0, NC370I },
  115. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
  116. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706 },
  117. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708,
  118. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708 },
  119. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
  120. PCI_VENDOR_ID_HP, 0x3102, 0, 0, NC370F },
  121. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
  122. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706S },
  123. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708S,
  124. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708S },
  125. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709,
  126. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709 },
  127. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709S,
  128. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709S },
  129. { PCI_VENDOR_ID_BROADCOM, 0x163b,
  130. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5716 },
  131. { PCI_VENDOR_ID_BROADCOM, 0x163c,
  132. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5716S },
  133. { 0, }
  134. };
  135. static const struct flash_spec flash_table[] =
  136. {
  137. #define BUFFERED_FLAGS (BNX2_NV_BUFFERED | BNX2_NV_TRANSLATE)
  138. #define NONBUFFERED_FLAGS (BNX2_NV_WREN)
  139. /* Slow EEPROM */
  140. {0x00000000, 0x40830380, 0x009f0081, 0xa184a053, 0xaf000400,
  141. BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
  142. SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
  143. "EEPROM - slow"},
  144. /* Expansion entry 0001 */
  145. {0x08000002, 0x4b808201, 0x00050081, 0x03840253, 0xaf020406,
  146. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  147. SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
  148. "Entry 0001"},
  149. /* Saifun SA25F010 (non-buffered flash) */
  150. /* strap, cfg1, & write1 need updates */
  151. {0x04000001, 0x47808201, 0x00050081, 0x03840253, 0xaf020406,
  152. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  153. SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*2,
  154. "Non-buffered flash (128kB)"},
  155. /* Saifun SA25F020 (non-buffered flash) */
  156. /* strap, cfg1, & write1 need updates */
  157. {0x0c000003, 0x4f808201, 0x00050081, 0x03840253, 0xaf020406,
  158. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  159. SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*4,
  160. "Non-buffered flash (256kB)"},
  161. /* Expansion entry 0100 */
  162. {0x11000000, 0x53808201, 0x00050081, 0x03840253, 0xaf020406,
  163. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  164. SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
  165. "Entry 0100"},
  166. /* Entry 0101: ST M45PE10 (non-buffered flash, TetonII B0) */
  167. {0x19000002, 0x5b808201, 0x000500db, 0x03840253, 0xaf020406,
  168. NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
  169. ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*2,
  170. "Entry 0101: ST M45PE10 (128kB non-bufferred)"},
  171. /* Entry 0110: ST M45PE20 (non-buffered flash)*/
  172. {0x15000001, 0x57808201, 0x000500db, 0x03840253, 0xaf020406,
  173. NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
  174. ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*4,
  175. "Entry 0110: ST M45PE20 (256kB non-bufferred)"},
  176. /* Saifun SA25F005 (non-buffered flash) */
  177. /* strap, cfg1, & write1 need updates */
  178. {0x1d000003, 0x5f808201, 0x00050081, 0x03840253, 0xaf020406,
  179. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  180. SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE,
  181. "Non-buffered flash (64kB)"},
  182. /* Fast EEPROM */
  183. {0x22000000, 0x62808380, 0x009f0081, 0xa184a053, 0xaf000400,
  184. BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
  185. SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
  186. "EEPROM - fast"},
  187. /* Expansion entry 1001 */
  188. {0x2a000002, 0x6b808201, 0x00050081, 0x03840253, 0xaf020406,
  189. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  190. SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
  191. "Entry 1001"},
  192. /* Expansion entry 1010 */
  193. {0x26000001, 0x67808201, 0x00050081, 0x03840253, 0xaf020406,
  194. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  195. SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
  196. "Entry 1010"},
  197. /* ATMEL AT45DB011B (buffered flash) */
  198. {0x2e000003, 0x6e808273, 0x00570081, 0x68848353, 0xaf000400,
  199. BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
  200. BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE,
  201. "Buffered flash (128kB)"},
  202. /* Expansion entry 1100 */
  203. {0x33000000, 0x73808201, 0x00050081, 0x03840253, 0xaf020406,
  204. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  205. SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
  206. "Entry 1100"},
  207. /* Expansion entry 1101 */
  208. {0x3b000002, 0x7b808201, 0x00050081, 0x03840253, 0xaf020406,
  209. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  210. SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
  211. "Entry 1101"},
  212. /* Ateml Expansion entry 1110 */
  213. {0x37000001, 0x76808273, 0x00570081, 0x68848353, 0xaf000400,
  214. BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
  215. BUFFERED_FLASH_BYTE_ADDR_MASK, 0,
  216. "Entry 1110 (Atmel)"},
  217. /* ATMEL AT45DB021B (buffered flash) */
  218. {0x3f000003, 0x7e808273, 0x00570081, 0x68848353, 0xaf000400,
  219. BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
  220. BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE*2,
  221. "Buffered flash (256kB)"},
  222. };
  223. static const struct flash_spec flash_5709 = {
  224. .flags = BNX2_NV_BUFFERED,
  225. .page_bits = BCM5709_FLASH_PAGE_BITS,
  226. .page_size = BCM5709_FLASH_PAGE_SIZE,
  227. .addr_mask = BCM5709_FLASH_BYTE_ADDR_MASK,
  228. .total_size = BUFFERED_FLASH_TOTAL_SIZE*2,
  229. .name = "5709 Buffered flash (256kB)",
  230. };
  231. MODULE_DEVICE_TABLE(pci, bnx2_pci_tbl);
  232. static void bnx2_init_napi(struct bnx2 *bp);
  233. static void bnx2_del_napi(struct bnx2 *bp);
  234. static inline u32 bnx2_tx_avail(struct bnx2 *bp, struct bnx2_tx_ring_info *txr)
  235. {
  236. u32 diff;
  237. /* The ring uses 256 indices for 255 entries, one of them
  238. * needs to be skipped.
  239. */
  240. diff = READ_ONCE(txr->tx_prod) - READ_ONCE(txr->tx_cons);
  241. if (unlikely(diff >= BNX2_TX_DESC_CNT)) {
  242. diff &= 0xffff;
  243. if (diff == BNX2_TX_DESC_CNT)
  244. diff = BNX2_MAX_TX_DESC_CNT;
  245. }
  246. return bp->tx_ring_size - diff;
  247. }
  248. static u32
  249. bnx2_reg_rd_ind(struct bnx2 *bp, u32 offset)
  250. {
  251. unsigned long flags;
  252. u32 val;
  253. spin_lock_irqsave(&bp->indirect_lock, flags);
  254. BNX2_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
  255. val = BNX2_RD(bp, BNX2_PCICFG_REG_WINDOW);
  256. spin_unlock_irqrestore(&bp->indirect_lock, flags);
  257. return val;
  258. }
  259. static void
  260. bnx2_reg_wr_ind(struct bnx2 *bp, u32 offset, u32 val)
  261. {
  262. unsigned long flags;
  263. spin_lock_irqsave(&bp->indirect_lock, flags);
  264. BNX2_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
  265. BNX2_WR(bp, BNX2_PCICFG_REG_WINDOW, val);
  266. spin_unlock_irqrestore(&bp->indirect_lock, flags);
  267. }
  268. static void
  269. bnx2_shmem_wr(struct bnx2 *bp, u32 offset, u32 val)
  270. {
  271. bnx2_reg_wr_ind(bp, bp->shmem_base + offset, val);
  272. }
  273. static u32
  274. bnx2_shmem_rd(struct bnx2 *bp, u32 offset)
  275. {
  276. return bnx2_reg_rd_ind(bp, bp->shmem_base + offset);
  277. }
  278. static void
  279. bnx2_ctx_wr(struct bnx2 *bp, u32 cid_addr, u32 offset, u32 val)
  280. {
  281. unsigned long flags;
  282. offset += cid_addr;
  283. spin_lock_irqsave(&bp->indirect_lock, flags);
  284. if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
  285. int i;
  286. BNX2_WR(bp, BNX2_CTX_CTX_DATA, val);
  287. BNX2_WR(bp, BNX2_CTX_CTX_CTRL,
  288. offset | BNX2_CTX_CTX_CTRL_WRITE_REQ);
  289. for (i = 0; i < 5; i++) {
  290. val = BNX2_RD(bp, BNX2_CTX_CTX_CTRL);
  291. if ((val & BNX2_CTX_CTX_CTRL_WRITE_REQ) == 0)
  292. break;
  293. udelay(5);
  294. }
  295. } else {
  296. BNX2_WR(bp, BNX2_CTX_DATA_ADR, offset);
  297. BNX2_WR(bp, BNX2_CTX_DATA, val);
  298. }
  299. spin_unlock_irqrestore(&bp->indirect_lock, flags);
  300. }
  301. #ifdef BCM_CNIC
  302. static int
  303. bnx2_drv_ctl(struct net_device *dev, struct drv_ctl_info *info)
  304. {
  305. struct bnx2 *bp = netdev_priv(dev);
  306. struct drv_ctl_io *io = &info->data.io;
  307. switch (info->cmd) {
  308. case DRV_CTL_IO_WR_CMD:
  309. bnx2_reg_wr_ind(bp, io->offset, io->data);
  310. break;
  311. case DRV_CTL_IO_RD_CMD:
  312. io->data = bnx2_reg_rd_ind(bp, io->offset);
  313. break;
  314. case DRV_CTL_CTX_WR_CMD:
  315. bnx2_ctx_wr(bp, io->cid_addr, io->offset, io->data);
  316. break;
  317. default:
  318. return -EINVAL;
  319. }
  320. return 0;
  321. }
  322. static void bnx2_setup_cnic_irq_info(struct bnx2 *bp)
  323. {
  324. struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
  325. struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
  326. int sb_id;
  327. if (bp->flags & BNX2_FLAG_USING_MSIX) {
  328. cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
  329. bnapi->cnic_present = 0;
  330. sb_id = bp->irq_nvecs;
  331. cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
  332. } else {
  333. cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
  334. bnapi->cnic_tag = bnapi->last_status_idx;
  335. bnapi->cnic_present = 1;
  336. sb_id = 0;
  337. cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
  338. }
  339. cp->irq_arr[0].vector = bp->irq_tbl[sb_id].vector;
  340. cp->irq_arr[0].status_blk = (void *)
  341. ((unsigned long) bnapi->status_blk.msi +
  342. (BNX2_SBLK_MSIX_ALIGN_SIZE * sb_id));
  343. cp->irq_arr[0].status_blk_num = sb_id;
  344. cp->num_irq = 1;
  345. }
  346. static int bnx2_register_cnic(struct net_device *dev, struct cnic_ops *ops,
  347. void *data)
  348. {
  349. struct bnx2 *bp = netdev_priv(dev);
  350. struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
  351. if (!ops)
  352. return -EINVAL;
  353. if (cp->drv_state & CNIC_DRV_STATE_REGD)
  354. return -EBUSY;
  355. if (!bnx2_reg_rd_ind(bp, BNX2_FW_MAX_ISCSI_CONN))
  356. return -ENODEV;
  357. bp->cnic_data = data;
  358. rcu_assign_pointer(bp->cnic_ops, ops);
  359. cp->num_irq = 0;
  360. cp->drv_state = CNIC_DRV_STATE_REGD;
  361. bnx2_setup_cnic_irq_info(bp);
  362. return 0;
  363. }
  364. static int bnx2_unregister_cnic(struct net_device *dev)
  365. {
  366. struct bnx2 *bp = netdev_priv(dev);
  367. struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
  368. struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
  369. mutex_lock(&bp->cnic_lock);
  370. cp->drv_state = 0;
  371. bnapi->cnic_present = 0;
  372. RCU_INIT_POINTER(bp->cnic_ops, NULL);
  373. mutex_unlock(&bp->cnic_lock);
  374. synchronize_rcu();
  375. return 0;
  376. }
  377. static struct cnic_eth_dev *bnx2_cnic_probe(struct net_device *dev)
  378. {
  379. struct bnx2 *bp = netdev_priv(dev);
  380. struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
  381. if (!cp->max_iscsi_conn)
  382. return NULL;
  383. cp->drv_owner = THIS_MODULE;
  384. cp->chip_id = bp->chip_id;
  385. cp->pdev = bp->pdev;
  386. cp->io_base = bp->regview;
  387. cp->drv_ctl = bnx2_drv_ctl;
  388. cp->drv_register_cnic = bnx2_register_cnic;
  389. cp->drv_unregister_cnic = bnx2_unregister_cnic;
  390. return cp;
  391. }
  392. static void
  393. bnx2_cnic_stop(struct bnx2 *bp)
  394. {
  395. struct cnic_ops *c_ops;
  396. struct cnic_ctl_info info;
  397. mutex_lock(&bp->cnic_lock);
  398. c_ops = rcu_dereference_protected(bp->cnic_ops,
  399. lockdep_is_held(&bp->cnic_lock));
  400. if (c_ops) {
  401. info.cmd = CNIC_CTL_STOP_CMD;
  402. c_ops->cnic_ctl(bp->cnic_data, &info);
  403. }
  404. mutex_unlock(&bp->cnic_lock);
  405. }
  406. static void
  407. bnx2_cnic_start(struct bnx2 *bp)
  408. {
  409. struct cnic_ops *c_ops;
  410. struct cnic_ctl_info info;
  411. mutex_lock(&bp->cnic_lock);
  412. c_ops = rcu_dereference_protected(bp->cnic_ops,
  413. lockdep_is_held(&bp->cnic_lock));
  414. if (c_ops) {
  415. if (!(bp->flags & BNX2_FLAG_USING_MSIX)) {
  416. struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
  417. bnapi->cnic_tag = bnapi->last_status_idx;
  418. }
  419. info.cmd = CNIC_CTL_START_CMD;
  420. c_ops->cnic_ctl(bp->cnic_data, &info);
  421. }
  422. mutex_unlock(&bp->cnic_lock);
  423. }
  424. #else
  425. static void
  426. bnx2_cnic_stop(struct bnx2 *bp)
  427. {
  428. }
  429. static void
  430. bnx2_cnic_start(struct bnx2 *bp)
  431. {
  432. }
  433. #endif
  434. static int
  435. bnx2_read_phy(struct bnx2 *bp, u32 reg, u32 *val)
  436. {
  437. u32 val1;
  438. int i, ret;
  439. if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
  440. val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
  441. val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
  442. BNX2_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
  443. BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
  444. udelay(40);
  445. }
  446. val1 = (bp->phy_addr << 21) | (reg << 16) |
  447. BNX2_EMAC_MDIO_COMM_COMMAND_READ | BNX2_EMAC_MDIO_COMM_DISEXT |
  448. BNX2_EMAC_MDIO_COMM_START_BUSY;
  449. BNX2_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
  450. for (i = 0; i < 50; i++) {
  451. udelay(10);
  452. val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_COMM);
  453. if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
  454. udelay(5);
  455. val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_COMM);
  456. val1 &= BNX2_EMAC_MDIO_COMM_DATA;
  457. break;
  458. }
  459. }
  460. if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY) {
  461. *val = 0x0;
  462. ret = -EBUSY;
  463. }
  464. else {
  465. *val = val1;
  466. ret = 0;
  467. }
  468. if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
  469. val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
  470. val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
  471. BNX2_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
  472. BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
  473. udelay(40);
  474. }
  475. return ret;
  476. }
  477. static int
  478. bnx2_write_phy(struct bnx2 *bp, u32 reg, u32 val)
  479. {
  480. u32 val1;
  481. int i, ret;
  482. if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
  483. val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
  484. val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
  485. BNX2_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
  486. BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
  487. udelay(40);
  488. }
  489. val1 = (bp->phy_addr << 21) | (reg << 16) | val |
  490. BNX2_EMAC_MDIO_COMM_COMMAND_WRITE |
  491. BNX2_EMAC_MDIO_COMM_START_BUSY | BNX2_EMAC_MDIO_COMM_DISEXT;
  492. BNX2_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
  493. for (i = 0; i < 50; i++) {
  494. udelay(10);
  495. val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_COMM);
  496. if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
  497. udelay(5);
  498. break;
  499. }
  500. }
  501. if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)
  502. ret = -EBUSY;
  503. else
  504. ret = 0;
  505. if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
  506. val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
  507. val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
  508. BNX2_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
  509. BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
  510. udelay(40);
  511. }
  512. return ret;
  513. }
  514. static void
  515. bnx2_disable_int(struct bnx2 *bp)
  516. {
  517. int i;
  518. struct bnx2_napi *bnapi;
  519. for (i = 0; i < bp->irq_nvecs; i++) {
  520. bnapi = &bp->bnx2_napi[i];
  521. BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
  522. BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
  523. }
  524. BNX2_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
  525. }
  526. static void
  527. bnx2_enable_int(struct bnx2 *bp)
  528. {
  529. int i;
  530. struct bnx2_napi *bnapi;
  531. for (i = 0; i < bp->irq_nvecs; i++) {
  532. bnapi = &bp->bnx2_napi[i];
  533. BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
  534. BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
  535. BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
  536. bnapi->last_status_idx);
  537. BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
  538. BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
  539. bnapi->last_status_idx);
  540. }
  541. BNX2_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
  542. }
  543. static void
  544. bnx2_disable_int_sync(struct bnx2 *bp)
  545. {
  546. int i;
  547. atomic_inc(&bp->intr_sem);
  548. if (!netif_running(bp->dev))
  549. return;
  550. bnx2_disable_int(bp);
  551. for (i = 0; i < bp->irq_nvecs; i++)
  552. synchronize_irq(bp->irq_tbl[i].vector);
  553. }
  554. static void
  555. bnx2_napi_disable(struct bnx2 *bp)
  556. {
  557. int i;
  558. for (i = 0; i < bp->irq_nvecs; i++)
  559. napi_disable(&bp->bnx2_napi[i].napi);
  560. }
  561. static void
  562. bnx2_napi_enable(struct bnx2 *bp)
  563. {
  564. int i;
  565. for (i = 0; i < bp->irq_nvecs; i++)
  566. napi_enable(&bp->bnx2_napi[i].napi);
  567. }
  568. static void
  569. bnx2_netif_stop(struct bnx2 *bp, bool stop_cnic)
  570. {
  571. if (stop_cnic)
  572. bnx2_cnic_stop(bp);
  573. if (netif_running(bp->dev)) {
  574. bnx2_napi_disable(bp);
  575. netif_tx_disable(bp->dev);
  576. }
  577. bnx2_disable_int_sync(bp);
  578. netif_carrier_off(bp->dev); /* prevent tx timeout */
  579. }
  580. static void
  581. bnx2_netif_start(struct bnx2 *bp, bool start_cnic)
  582. {
  583. if (atomic_dec_and_test(&bp->intr_sem)) {
  584. if (netif_running(bp->dev)) {
  585. netif_tx_wake_all_queues(bp->dev);
  586. spin_lock_bh(&bp->phy_lock);
  587. if (bp->link_up)
  588. netif_carrier_on(bp->dev);
  589. spin_unlock_bh(&bp->phy_lock);
  590. bnx2_napi_enable(bp);
  591. bnx2_enable_int(bp);
  592. if (start_cnic)
  593. bnx2_cnic_start(bp);
  594. }
  595. }
  596. }
  597. static void
  598. bnx2_free_tx_mem(struct bnx2 *bp)
  599. {
  600. int i;
  601. for (i = 0; i < bp->num_tx_rings; i++) {
  602. struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
  603. struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
  604. if (txr->tx_desc_ring) {
  605. dma_free_coherent(&bp->pdev->dev, TXBD_RING_SIZE,
  606. txr->tx_desc_ring,
  607. txr->tx_desc_mapping);
  608. txr->tx_desc_ring = NULL;
  609. }
  610. kfree(txr->tx_buf_ring);
  611. txr->tx_buf_ring = NULL;
  612. }
  613. }
  614. static void
  615. bnx2_free_rx_mem(struct bnx2 *bp)
  616. {
  617. int i;
  618. for (i = 0; i < bp->num_rx_rings; i++) {
  619. struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
  620. struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
  621. int j;
  622. for (j = 0; j < bp->rx_max_ring; j++) {
  623. if (rxr->rx_desc_ring[j])
  624. dma_free_coherent(&bp->pdev->dev, RXBD_RING_SIZE,
  625. rxr->rx_desc_ring[j],
  626. rxr->rx_desc_mapping[j]);
  627. rxr->rx_desc_ring[j] = NULL;
  628. }
  629. vfree(rxr->rx_buf_ring);
  630. rxr->rx_buf_ring = NULL;
  631. for (j = 0; j < bp->rx_max_pg_ring; j++) {
  632. if (rxr->rx_pg_desc_ring[j])
  633. dma_free_coherent(&bp->pdev->dev, RXBD_RING_SIZE,
  634. rxr->rx_pg_desc_ring[j],
  635. rxr->rx_pg_desc_mapping[j]);
  636. rxr->rx_pg_desc_ring[j] = NULL;
  637. }
  638. vfree(rxr->rx_pg_ring);
  639. rxr->rx_pg_ring = NULL;
  640. }
  641. }
  642. static int
  643. bnx2_alloc_tx_mem(struct bnx2 *bp)
  644. {
  645. int i;
  646. for (i = 0; i < bp->num_tx_rings; i++) {
  647. struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
  648. struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
  649. txr->tx_buf_ring = kzalloc(SW_TXBD_RING_SIZE, GFP_KERNEL);
  650. if (!txr->tx_buf_ring)
  651. return -ENOMEM;
  652. txr->tx_desc_ring =
  653. dma_alloc_coherent(&bp->pdev->dev, TXBD_RING_SIZE,
  654. &txr->tx_desc_mapping, GFP_KERNEL);
  655. if (!txr->tx_desc_ring)
  656. return -ENOMEM;
  657. }
  658. return 0;
  659. }
  660. static int
  661. bnx2_alloc_rx_mem(struct bnx2 *bp)
  662. {
  663. int i;
  664. for (i = 0; i < bp->num_rx_rings; i++) {
  665. struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
  666. struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
  667. int j;
  668. rxr->rx_buf_ring =
  669. vzalloc(array_size(SW_RXBD_RING_SIZE, bp->rx_max_ring));
  670. if (!rxr->rx_buf_ring)
  671. return -ENOMEM;
  672. for (j = 0; j < bp->rx_max_ring; j++) {
  673. rxr->rx_desc_ring[j] =
  674. dma_alloc_coherent(&bp->pdev->dev,
  675. RXBD_RING_SIZE,
  676. &rxr->rx_desc_mapping[j],
  677. GFP_KERNEL);
  678. if (!rxr->rx_desc_ring[j])
  679. return -ENOMEM;
  680. }
  681. if (bp->rx_pg_ring_size) {
  682. rxr->rx_pg_ring =
  683. vzalloc(array_size(SW_RXPG_RING_SIZE,
  684. bp->rx_max_pg_ring));
  685. if (!rxr->rx_pg_ring)
  686. return -ENOMEM;
  687. }
  688. for (j = 0; j < bp->rx_max_pg_ring; j++) {
  689. rxr->rx_pg_desc_ring[j] =
  690. dma_alloc_coherent(&bp->pdev->dev,
  691. RXBD_RING_SIZE,
  692. &rxr->rx_pg_desc_mapping[j],
  693. GFP_KERNEL);
  694. if (!rxr->rx_pg_desc_ring[j])
  695. return -ENOMEM;
  696. }
  697. }
  698. return 0;
  699. }
  700. static void
  701. bnx2_free_stats_blk(struct net_device *dev)
  702. {
  703. struct bnx2 *bp = netdev_priv(dev);
  704. if (bp->status_blk) {
  705. dma_free_coherent(&bp->pdev->dev, bp->status_stats_size,
  706. bp->status_blk,
  707. bp->status_blk_mapping);
  708. bp->status_blk = NULL;
  709. bp->stats_blk = NULL;
  710. }
  711. }
  712. static int
  713. bnx2_alloc_stats_blk(struct net_device *dev)
  714. {
  715. int status_blk_size;
  716. void *status_blk;
  717. struct bnx2 *bp = netdev_priv(dev);
  718. /* Combine status and statistics blocks into one allocation. */
  719. status_blk_size = L1_CACHE_ALIGN(sizeof(struct status_block));
  720. if (bp->flags & BNX2_FLAG_MSIX_CAP)
  721. status_blk_size = L1_CACHE_ALIGN(BNX2_MAX_MSIX_HW_VEC *
  722. BNX2_SBLK_MSIX_ALIGN_SIZE);
  723. bp->status_stats_size = status_blk_size +
  724. sizeof(struct statistics_block);
  725. status_blk = dma_zalloc_coherent(&bp->pdev->dev, bp->status_stats_size,
  726. &bp->status_blk_mapping, GFP_KERNEL);
  727. if (!status_blk)
  728. return -ENOMEM;
  729. bp->status_blk = status_blk;
  730. bp->stats_blk = status_blk + status_blk_size;
  731. bp->stats_blk_mapping = bp->status_blk_mapping + status_blk_size;
  732. return 0;
  733. }
  734. static void
  735. bnx2_free_mem(struct bnx2 *bp)
  736. {
  737. int i;
  738. struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
  739. bnx2_free_tx_mem(bp);
  740. bnx2_free_rx_mem(bp);
  741. for (i = 0; i < bp->ctx_pages; i++) {
  742. if (bp->ctx_blk[i]) {
  743. dma_free_coherent(&bp->pdev->dev, BNX2_PAGE_SIZE,
  744. bp->ctx_blk[i],
  745. bp->ctx_blk_mapping[i]);
  746. bp->ctx_blk[i] = NULL;
  747. }
  748. }
  749. if (bnapi->status_blk.msi)
  750. bnapi->status_blk.msi = NULL;
  751. }
  752. static int
  753. bnx2_alloc_mem(struct bnx2 *bp)
  754. {
  755. int i, err;
  756. struct bnx2_napi *bnapi;
  757. bnapi = &bp->bnx2_napi[0];
  758. bnapi->status_blk.msi = bp->status_blk;
  759. bnapi->hw_tx_cons_ptr =
  760. &bnapi->status_blk.msi->status_tx_quick_consumer_index0;
  761. bnapi->hw_rx_cons_ptr =
  762. &bnapi->status_blk.msi->status_rx_quick_consumer_index0;
  763. if (bp->flags & BNX2_FLAG_MSIX_CAP) {
  764. for (i = 1; i < bp->irq_nvecs; i++) {
  765. struct status_block_msix *sblk;
  766. bnapi = &bp->bnx2_napi[i];
  767. sblk = (bp->status_blk + BNX2_SBLK_MSIX_ALIGN_SIZE * i);
  768. bnapi->status_blk.msix = sblk;
  769. bnapi->hw_tx_cons_ptr =
  770. &sblk->status_tx_quick_consumer_index;
  771. bnapi->hw_rx_cons_ptr =
  772. &sblk->status_rx_quick_consumer_index;
  773. bnapi->int_num = i << 24;
  774. }
  775. }
  776. if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
  777. bp->ctx_pages = 0x2000 / BNX2_PAGE_SIZE;
  778. if (bp->ctx_pages == 0)
  779. bp->ctx_pages = 1;
  780. for (i = 0; i < bp->ctx_pages; i++) {
  781. bp->ctx_blk[i] = dma_alloc_coherent(&bp->pdev->dev,
  782. BNX2_PAGE_SIZE,
  783. &bp->ctx_blk_mapping[i],
  784. GFP_KERNEL);
  785. if (!bp->ctx_blk[i])
  786. goto alloc_mem_err;
  787. }
  788. }
  789. err = bnx2_alloc_rx_mem(bp);
  790. if (err)
  791. goto alloc_mem_err;
  792. err = bnx2_alloc_tx_mem(bp);
  793. if (err)
  794. goto alloc_mem_err;
  795. return 0;
  796. alloc_mem_err:
  797. bnx2_free_mem(bp);
  798. return -ENOMEM;
  799. }
  800. static void
  801. bnx2_report_fw_link(struct bnx2 *bp)
  802. {
  803. u32 fw_link_status = 0;
  804. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  805. return;
  806. if (bp->link_up) {
  807. u32 bmsr;
  808. switch (bp->line_speed) {
  809. case SPEED_10:
  810. if (bp->duplex == DUPLEX_HALF)
  811. fw_link_status = BNX2_LINK_STATUS_10HALF;
  812. else
  813. fw_link_status = BNX2_LINK_STATUS_10FULL;
  814. break;
  815. case SPEED_100:
  816. if (bp->duplex == DUPLEX_HALF)
  817. fw_link_status = BNX2_LINK_STATUS_100HALF;
  818. else
  819. fw_link_status = BNX2_LINK_STATUS_100FULL;
  820. break;
  821. case SPEED_1000:
  822. if (bp->duplex == DUPLEX_HALF)
  823. fw_link_status = BNX2_LINK_STATUS_1000HALF;
  824. else
  825. fw_link_status = BNX2_LINK_STATUS_1000FULL;
  826. break;
  827. case SPEED_2500:
  828. if (bp->duplex == DUPLEX_HALF)
  829. fw_link_status = BNX2_LINK_STATUS_2500HALF;
  830. else
  831. fw_link_status = BNX2_LINK_STATUS_2500FULL;
  832. break;
  833. }
  834. fw_link_status |= BNX2_LINK_STATUS_LINK_UP;
  835. if (bp->autoneg) {
  836. fw_link_status |= BNX2_LINK_STATUS_AN_ENABLED;
  837. bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
  838. bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
  839. if (!(bmsr & BMSR_ANEGCOMPLETE) ||
  840. bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)
  841. fw_link_status |= BNX2_LINK_STATUS_PARALLEL_DET;
  842. else
  843. fw_link_status |= BNX2_LINK_STATUS_AN_COMPLETE;
  844. }
  845. }
  846. else
  847. fw_link_status = BNX2_LINK_STATUS_LINK_DOWN;
  848. bnx2_shmem_wr(bp, BNX2_LINK_STATUS, fw_link_status);
  849. }
  850. static char *
  851. bnx2_xceiver_str(struct bnx2 *bp)
  852. {
  853. return (bp->phy_port == PORT_FIBRE) ? "SerDes" :
  854. ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) ? "Remote Copper" :
  855. "Copper");
  856. }
  857. static void
  858. bnx2_report_link(struct bnx2 *bp)
  859. {
  860. if (bp->link_up) {
  861. netif_carrier_on(bp->dev);
  862. netdev_info(bp->dev, "NIC %s Link is Up, %d Mbps %s duplex",
  863. bnx2_xceiver_str(bp),
  864. bp->line_speed,
  865. bp->duplex == DUPLEX_FULL ? "full" : "half");
  866. if (bp->flow_ctrl) {
  867. if (bp->flow_ctrl & FLOW_CTRL_RX) {
  868. pr_cont(", receive ");
  869. if (bp->flow_ctrl & FLOW_CTRL_TX)
  870. pr_cont("& transmit ");
  871. }
  872. else {
  873. pr_cont(", transmit ");
  874. }
  875. pr_cont("flow control ON");
  876. }
  877. pr_cont("\n");
  878. } else {
  879. netif_carrier_off(bp->dev);
  880. netdev_err(bp->dev, "NIC %s Link is Down\n",
  881. bnx2_xceiver_str(bp));
  882. }
  883. bnx2_report_fw_link(bp);
  884. }
  885. static void
  886. bnx2_resolve_flow_ctrl(struct bnx2 *bp)
  887. {
  888. u32 local_adv, remote_adv;
  889. bp->flow_ctrl = 0;
  890. if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
  891. (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
  892. if (bp->duplex == DUPLEX_FULL) {
  893. bp->flow_ctrl = bp->req_flow_ctrl;
  894. }
  895. return;
  896. }
  897. if (bp->duplex != DUPLEX_FULL) {
  898. return;
  899. }
  900. if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
  901. (BNX2_CHIP(bp) == BNX2_CHIP_5708)) {
  902. u32 val;
  903. bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
  904. if (val & BCM5708S_1000X_STAT1_TX_PAUSE)
  905. bp->flow_ctrl |= FLOW_CTRL_TX;
  906. if (val & BCM5708S_1000X_STAT1_RX_PAUSE)
  907. bp->flow_ctrl |= FLOW_CTRL_RX;
  908. return;
  909. }
  910. bnx2_read_phy(bp, bp->mii_adv, &local_adv);
  911. bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
  912. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  913. u32 new_local_adv = 0;
  914. u32 new_remote_adv = 0;
  915. if (local_adv & ADVERTISE_1000XPAUSE)
  916. new_local_adv |= ADVERTISE_PAUSE_CAP;
  917. if (local_adv & ADVERTISE_1000XPSE_ASYM)
  918. new_local_adv |= ADVERTISE_PAUSE_ASYM;
  919. if (remote_adv & ADVERTISE_1000XPAUSE)
  920. new_remote_adv |= ADVERTISE_PAUSE_CAP;
  921. if (remote_adv & ADVERTISE_1000XPSE_ASYM)
  922. new_remote_adv |= ADVERTISE_PAUSE_ASYM;
  923. local_adv = new_local_adv;
  924. remote_adv = new_remote_adv;
  925. }
  926. /* See Table 28B-3 of 802.3ab-1999 spec. */
  927. if (local_adv & ADVERTISE_PAUSE_CAP) {
  928. if(local_adv & ADVERTISE_PAUSE_ASYM) {
  929. if (remote_adv & ADVERTISE_PAUSE_CAP) {
  930. bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  931. }
  932. else if (remote_adv & ADVERTISE_PAUSE_ASYM) {
  933. bp->flow_ctrl = FLOW_CTRL_RX;
  934. }
  935. }
  936. else {
  937. if (remote_adv & ADVERTISE_PAUSE_CAP) {
  938. bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  939. }
  940. }
  941. }
  942. else if (local_adv & ADVERTISE_PAUSE_ASYM) {
  943. if ((remote_adv & ADVERTISE_PAUSE_CAP) &&
  944. (remote_adv & ADVERTISE_PAUSE_ASYM)) {
  945. bp->flow_ctrl = FLOW_CTRL_TX;
  946. }
  947. }
  948. }
  949. static int
  950. bnx2_5709s_linkup(struct bnx2 *bp)
  951. {
  952. u32 val, speed;
  953. bp->link_up = 1;
  954. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_GP_STATUS);
  955. bnx2_read_phy(bp, MII_BNX2_GP_TOP_AN_STATUS1, &val);
  956. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
  957. if ((bp->autoneg & AUTONEG_SPEED) == 0) {
  958. bp->line_speed = bp->req_line_speed;
  959. bp->duplex = bp->req_duplex;
  960. return 0;
  961. }
  962. speed = val & MII_BNX2_GP_TOP_AN_SPEED_MSK;
  963. switch (speed) {
  964. case MII_BNX2_GP_TOP_AN_SPEED_10:
  965. bp->line_speed = SPEED_10;
  966. break;
  967. case MII_BNX2_GP_TOP_AN_SPEED_100:
  968. bp->line_speed = SPEED_100;
  969. break;
  970. case MII_BNX2_GP_TOP_AN_SPEED_1G:
  971. case MII_BNX2_GP_TOP_AN_SPEED_1GKV:
  972. bp->line_speed = SPEED_1000;
  973. break;
  974. case MII_BNX2_GP_TOP_AN_SPEED_2_5G:
  975. bp->line_speed = SPEED_2500;
  976. break;
  977. }
  978. if (val & MII_BNX2_GP_TOP_AN_FD)
  979. bp->duplex = DUPLEX_FULL;
  980. else
  981. bp->duplex = DUPLEX_HALF;
  982. return 0;
  983. }
  984. static int
  985. bnx2_5708s_linkup(struct bnx2 *bp)
  986. {
  987. u32 val;
  988. bp->link_up = 1;
  989. bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
  990. switch (val & BCM5708S_1000X_STAT1_SPEED_MASK) {
  991. case BCM5708S_1000X_STAT1_SPEED_10:
  992. bp->line_speed = SPEED_10;
  993. break;
  994. case BCM5708S_1000X_STAT1_SPEED_100:
  995. bp->line_speed = SPEED_100;
  996. break;
  997. case BCM5708S_1000X_STAT1_SPEED_1G:
  998. bp->line_speed = SPEED_1000;
  999. break;
  1000. case BCM5708S_1000X_STAT1_SPEED_2G5:
  1001. bp->line_speed = SPEED_2500;
  1002. break;
  1003. }
  1004. if (val & BCM5708S_1000X_STAT1_FD)
  1005. bp->duplex = DUPLEX_FULL;
  1006. else
  1007. bp->duplex = DUPLEX_HALF;
  1008. return 0;
  1009. }
  1010. static int
  1011. bnx2_5706s_linkup(struct bnx2 *bp)
  1012. {
  1013. u32 bmcr, local_adv, remote_adv, common;
  1014. bp->link_up = 1;
  1015. bp->line_speed = SPEED_1000;
  1016. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1017. if (bmcr & BMCR_FULLDPLX) {
  1018. bp->duplex = DUPLEX_FULL;
  1019. }
  1020. else {
  1021. bp->duplex = DUPLEX_HALF;
  1022. }
  1023. if (!(bmcr & BMCR_ANENABLE)) {
  1024. return 0;
  1025. }
  1026. bnx2_read_phy(bp, bp->mii_adv, &local_adv);
  1027. bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
  1028. common = local_adv & remote_adv;
  1029. if (common & (ADVERTISE_1000XHALF | ADVERTISE_1000XFULL)) {
  1030. if (common & ADVERTISE_1000XFULL) {
  1031. bp->duplex = DUPLEX_FULL;
  1032. }
  1033. else {
  1034. bp->duplex = DUPLEX_HALF;
  1035. }
  1036. }
  1037. return 0;
  1038. }
  1039. static int
  1040. bnx2_copper_linkup(struct bnx2 *bp)
  1041. {
  1042. u32 bmcr;
  1043. bp->phy_flags &= ~BNX2_PHY_FLAG_MDIX;
  1044. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1045. if (bmcr & BMCR_ANENABLE) {
  1046. u32 local_adv, remote_adv, common;
  1047. bnx2_read_phy(bp, MII_CTRL1000, &local_adv);
  1048. bnx2_read_phy(bp, MII_STAT1000, &remote_adv);
  1049. common = local_adv & (remote_adv >> 2);
  1050. if (common & ADVERTISE_1000FULL) {
  1051. bp->line_speed = SPEED_1000;
  1052. bp->duplex = DUPLEX_FULL;
  1053. }
  1054. else if (common & ADVERTISE_1000HALF) {
  1055. bp->line_speed = SPEED_1000;
  1056. bp->duplex = DUPLEX_HALF;
  1057. }
  1058. else {
  1059. bnx2_read_phy(bp, bp->mii_adv, &local_adv);
  1060. bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
  1061. common = local_adv & remote_adv;
  1062. if (common & ADVERTISE_100FULL) {
  1063. bp->line_speed = SPEED_100;
  1064. bp->duplex = DUPLEX_FULL;
  1065. }
  1066. else if (common & ADVERTISE_100HALF) {
  1067. bp->line_speed = SPEED_100;
  1068. bp->duplex = DUPLEX_HALF;
  1069. }
  1070. else if (common & ADVERTISE_10FULL) {
  1071. bp->line_speed = SPEED_10;
  1072. bp->duplex = DUPLEX_FULL;
  1073. }
  1074. else if (common & ADVERTISE_10HALF) {
  1075. bp->line_speed = SPEED_10;
  1076. bp->duplex = DUPLEX_HALF;
  1077. }
  1078. else {
  1079. bp->line_speed = 0;
  1080. bp->link_up = 0;
  1081. }
  1082. }
  1083. }
  1084. else {
  1085. if (bmcr & BMCR_SPEED100) {
  1086. bp->line_speed = SPEED_100;
  1087. }
  1088. else {
  1089. bp->line_speed = SPEED_10;
  1090. }
  1091. if (bmcr & BMCR_FULLDPLX) {
  1092. bp->duplex = DUPLEX_FULL;
  1093. }
  1094. else {
  1095. bp->duplex = DUPLEX_HALF;
  1096. }
  1097. }
  1098. if (bp->link_up) {
  1099. u32 ext_status;
  1100. bnx2_read_phy(bp, MII_BNX2_EXT_STATUS, &ext_status);
  1101. if (ext_status & EXT_STATUS_MDIX)
  1102. bp->phy_flags |= BNX2_PHY_FLAG_MDIX;
  1103. }
  1104. return 0;
  1105. }
  1106. static void
  1107. bnx2_init_rx_context(struct bnx2 *bp, u32 cid)
  1108. {
  1109. u32 val, rx_cid_addr = GET_CID_ADDR(cid);
  1110. val = BNX2_L2CTX_CTX_TYPE_CTX_BD_CHN_TYPE_VALUE;
  1111. val |= BNX2_L2CTX_CTX_TYPE_SIZE_L2;
  1112. val |= 0x02 << 8;
  1113. if (bp->flow_ctrl & FLOW_CTRL_TX)
  1114. val |= BNX2_L2CTX_FLOW_CTRL_ENABLE;
  1115. bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_CTX_TYPE, val);
  1116. }
  1117. static void
  1118. bnx2_init_all_rx_contexts(struct bnx2 *bp)
  1119. {
  1120. int i;
  1121. u32 cid;
  1122. for (i = 0, cid = RX_CID; i < bp->num_rx_rings; i++, cid++) {
  1123. if (i == 1)
  1124. cid = RX_RSS_CID;
  1125. bnx2_init_rx_context(bp, cid);
  1126. }
  1127. }
  1128. static void
  1129. bnx2_set_mac_link(struct bnx2 *bp)
  1130. {
  1131. u32 val;
  1132. BNX2_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x2620);
  1133. if (bp->link_up && (bp->line_speed == SPEED_1000) &&
  1134. (bp->duplex == DUPLEX_HALF)) {
  1135. BNX2_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x26ff);
  1136. }
  1137. /* Configure the EMAC mode register. */
  1138. val = BNX2_RD(bp, BNX2_EMAC_MODE);
  1139. val &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
  1140. BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
  1141. BNX2_EMAC_MODE_25G_MODE);
  1142. if (bp->link_up) {
  1143. switch (bp->line_speed) {
  1144. case SPEED_10:
  1145. if (BNX2_CHIP(bp) != BNX2_CHIP_5706) {
  1146. val |= BNX2_EMAC_MODE_PORT_MII_10M;
  1147. break;
  1148. }
  1149. /* fall through */
  1150. case SPEED_100:
  1151. val |= BNX2_EMAC_MODE_PORT_MII;
  1152. break;
  1153. case SPEED_2500:
  1154. val |= BNX2_EMAC_MODE_25G_MODE;
  1155. /* fall through */
  1156. case SPEED_1000:
  1157. val |= BNX2_EMAC_MODE_PORT_GMII;
  1158. break;
  1159. }
  1160. }
  1161. else {
  1162. val |= BNX2_EMAC_MODE_PORT_GMII;
  1163. }
  1164. /* Set the MAC to operate in the appropriate duplex mode. */
  1165. if (bp->duplex == DUPLEX_HALF)
  1166. val |= BNX2_EMAC_MODE_HALF_DUPLEX;
  1167. BNX2_WR(bp, BNX2_EMAC_MODE, val);
  1168. /* Enable/disable rx PAUSE. */
  1169. bp->rx_mode &= ~BNX2_EMAC_RX_MODE_FLOW_EN;
  1170. if (bp->flow_ctrl & FLOW_CTRL_RX)
  1171. bp->rx_mode |= BNX2_EMAC_RX_MODE_FLOW_EN;
  1172. BNX2_WR(bp, BNX2_EMAC_RX_MODE, bp->rx_mode);
  1173. /* Enable/disable tx PAUSE. */
  1174. val = BNX2_RD(bp, BNX2_EMAC_TX_MODE);
  1175. val &= ~BNX2_EMAC_TX_MODE_FLOW_EN;
  1176. if (bp->flow_ctrl & FLOW_CTRL_TX)
  1177. val |= BNX2_EMAC_TX_MODE_FLOW_EN;
  1178. BNX2_WR(bp, BNX2_EMAC_TX_MODE, val);
  1179. /* Acknowledge the interrupt. */
  1180. BNX2_WR(bp, BNX2_EMAC_STATUS, BNX2_EMAC_STATUS_LINK_CHANGE);
  1181. bnx2_init_all_rx_contexts(bp);
  1182. }
  1183. static void
  1184. bnx2_enable_bmsr1(struct bnx2 *bp)
  1185. {
  1186. if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
  1187. (BNX2_CHIP(bp) == BNX2_CHIP_5709))
  1188. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
  1189. MII_BNX2_BLK_ADDR_GP_STATUS);
  1190. }
  1191. static void
  1192. bnx2_disable_bmsr1(struct bnx2 *bp)
  1193. {
  1194. if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
  1195. (BNX2_CHIP(bp) == BNX2_CHIP_5709))
  1196. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
  1197. MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
  1198. }
  1199. static int
  1200. bnx2_test_and_enable_2g5(struct bnx2 *bp)
  1201. {
  1202. u32 up1;
  1203. int ret = 1;
  1204. if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
  1205. return 0;
  1206. if (bp->autoneg & AUTONEG_SPEED)
  1207. bp->advertising |= ADVERTISED_2500baseX_Full;
  1208. if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
  1209. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
  1210. bnx2_read_phy(bp, bp->mii_up1, &up1);
  1211. if (!(up1 & BCM5708S_UP1_2G5)) {
  1212. up1 |= BCM5708S_UP1_2G5;
  1213. bnx2_write_phy(bp, bp->mii_up1, up1);
  1214. ret = 0;
  1215. }
  1216. if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
  1217. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
  1218. MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
  1219. return ret;
  1220. }
  1221. static int
  1222. bnx2_test_and_disable_2g5(struct bnx2 *bp)
  1223. {
  1224. u32 up1;
  1225. int ret = 0;
  1226. if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
  1227. return 0;
  1228. if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
  1229. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
  1230. bnx2_read_phy(bp, bp->mii_up1, &up1);
  1231. if (up1 & BCM5708S_UP1_2G5) {
  1232. up1 &= ~BCM5708S_UP1_2G5;
  1233. bnx2_write_phy(bp, bp->mii_up1, up1);
  1234. ret = 1;
  1235. }
  1236. if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
  1237. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
  1238. MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
  1239. return ret;
  1240. }
  1241. static void
  1242. bnx2_enable_forced_2g5(struct bnx2 *bp)
  1243. {
  1244. u32 uninitialized_var(bmcr);
  1245. int err;
  1246. if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
  1247. return;
  1248. if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
  1249. u32 val;
  1250. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
  1251. MII_BNX2_BLK_ADDR_SERDES_DIG);
  1252. if (!bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val)) {
  1253. val &= ~MII_BNX2_SD_MISC1_FORCE_MSK;
  1254. val |= MII_BNX2_SD_MISC1_FORCE |
  1255. MII_BNX2_SD_MISC1_FORCE_2_5G;
  1256. bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
  1257. }
  1258. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
  1259. MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
  1260. err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1261. } else if (BNX2_CHIP(bp) == BNX2_CHIP_5708) {
  1262. err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1263. if (!err)
  1264. bmcr |= BCM5708S_BMCR_FORCE_2500;
  1265. } else {
  1266. return;
  1267. }
  1268. if (err)
  1269. return;
  1270. if (bp->autoneg & AUTONEG_SPEED) {
  1271. bmcr &= ~BMCR_ANENABLE;
  1272. if (bp->req_duplex == DUPLEX_FULL)
  1273. bmcr |= BMCR_FULLDPLX;
  1274. }
  1275. bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
  1276. }
  1277. static void
  1278. bnx2_disable_forced_2g5(struct bnx2 *bp)
  1279. {
  1280. u32 uninitialized_var(bmcr);
  1281. int err;
  1282. if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
  1283. return;
  1284. if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
  1285. u32 val;
  1286. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
  1287. MII_BNX2_BLK_ADDR_SERDES_DIG);
  1288. if (!bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val)) {
  1289. val &= ~MII_BNX2_SD_MISC1_FORCE;
  1290. bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
  1291. }
  1292. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
  1293. MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
  1294. err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1295. } else if (BNX2_CHIP(bp) == BNX2_CHIP_5708) {
  1296. err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1297. if (!err)
  1298. bmcr &= ~BCM5708S_BMCR_FORCE_2500;
  1299. } else {
  1300. return;
  1301. }
  1302. if (err)
  1303. return;
  1304. if (bp->autoneg & AUTONEG_SPEED)
  1305. bmcr |= BMCR_SPEED1000 | BMCR_ANENABLE | BMCR_ANRESTART;
  1306. bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
  1307. }
  1308. static void
  1309. bnx2_5706s_force_link_dn(struct bnx2 *bp, int start)
  1310. {
  1311. u32 val;
  1312. bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_SERDES_CTL);
  1313. bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
  1314. if (start)
  1315. bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val & 0xff0f);
  1316. else
  1317. bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val | 0xc0);
  1318. }
  1319. static int
  1320. bnx2_set_link(struct bnx2 *bp)
  1321. {
  1322. u32 bmsr;
  1323. u8 link_up;
  1324. if (bp->loopback == MAC_LOOPBACK || bp->loopback == PHY_LOOPBACK) {
  1325. bp->link_up = 1;
  1326. return 0;
  1327. }
  1328. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  1329. return 0;
  1330. link_up = bp->link_up;
  1331. bnx2_enable_bmsr1(bp);
  1332. bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
  1333. bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
  1334. bnx2_disable_bmsr1(bp);
  1335. if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
  1336. (BNX2_CHIP(bp) == BNX2_CHIP_5706)) {
  1337. u32 val, an_dbg;
  1338. if (bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN) {
  1339. bnx2_5706s_force_link_dn(bp, 0);
  1340. bp->phy_flags &= ~BNX2_PHY_FLAG_FORCED_DOWN;
  1341. }
  1342. val = BNX2_RD(bp, BNX2_EMAC_STATUS);
  1343. bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
  1344. bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
  1345. bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
  1346. if ((val & BNX2_EMAC_STATUS_LINK) &&
  1347. !(an_dbg & MISC_SHDW_AN_DBG_NOSYNC))
  1348. bmsr |= BMSR_LSTATUS;
  1349. else
  1350. bmsr &= ~BMSR_LSTATUS;
  1351. }
  1352. if (bmsr & BMSR_LSTATUS) {
  1353. bp->link_up = 1;
  1354. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  1355. if (BNX2_CHIP(bp) == BNX2_CHIP_5706)
  1356. bnx2_5706s_linkup(bp);
  1357. else if (BNX2_CHIP(bp) == BNX2_CHIP_5708)
  1358. bnx2_5708s_linkup(bp);
  1359. else if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
  1360. bnx2_5709s_linkup(bp);
  1361. }
  1362. else {
  1363. bnx2_copper_linkup(bp);
  1364. }
  1365. bnx2_resolve_flow_ctrl(bp);
  1366. }
  1367. else {
  1368. if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
  1369. (bp->autoneg & AUTONEG_SPEED))
  1370. bnx2_disable_forced_2g5(bp);
  1371. if (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT) {
  1372. u32 bmcr;
  1373. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1374. bmcr |= BMCR_ANENABLE;
  1375. bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
  1376. bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
  1377. }
  1378. bp->link_up = 0;
  1379. }
  1380. if (bp->link_up != link_up) {
  1381. bnx2_report_link(bp);
  1382. }
  1383. bnx2_set_mac_link(bp);
  1384. return 0;
  1385. }
  1386. static int
  1387. bnx2_reset_phy(struct bnx2 *bp)
  1388. {
  1389. int i;
  1390. u32 reg;
  1391. bnx2_write_phy(bp, bp->mii_bmcr, BMCR_RESET);
  1392. #define PHY_RESET_MAX_WAIT 100
  1393. for (i = 0; i < PHY_RESET_MAX_WAIT; i++) {
  1394. udelay(10);
  1395. bnx2_read_phy(bp, bp->mii_bmcr, &reg);
  1396. if (!(reg & BMCR_RESET)) {
  1397. udelay(20);
  1398. break;
  1399. }
  1400. }
  1401. if (i == PHY_RESET_MAX_WAIT) {
  1402. return -EBUSY;
  1403. }
  1404. return 0;
  1405. }
  1406. static u32
  1407. bnx2_phy_get_pause_adv(struct bnx2 *bp)
  1408. {
  1409. u32 adv = 0;
  1410. if ((bp->req_flow_ctrl & (FLOW_CTRL_RX | FLOW_CTRL_TX)) ==
  1411. (FLOW_CTRL_RX | FLOW_CTRL_TX)) {
  1412. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  1413. adv = ADVERTISE_1000XPAUSE;
  1414. }
  1415. else {
  1416. adv = ADVERTISE_PAUSE_CAP;
  1417. }
  1418. }
  1419. else if (bp->req_flow_ctrl & FLOW_CTRL_TX) {
  1420. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  1421. adv = ADVERTISE_1000XPSE_ASYM;
  1422. }
  1423. else {
  1424. adv = ADVERTISE_PAUSE_ASYM;
  1425. }
  1426. }
  1427. else if (bp->req_flow_ctrl & FLOW_CTRL_RX) {
  1428. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  1429. adv = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1430. }
  1431. else {
  1432. adv = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1433. }
  1434. }
  1435. return adv;
  1436. }
  1437. static int bnx2_fw_sync(struct bnx2 *, u32, int, int);
  1438. static int
  1439. bnx2_setup_remote_phy(struct bnx2 *bp, u8 port)
  1440. __releases(&bp->phy_lock)
  1441. __acquires(&bp->phy_lock)
  1442. {
  1443. u32 speed_arg = 0, pause_adv;
  1444. pause_adv = bnx2_phy_get_pause_adv(bp);
  1445. if (bp->autoneg & AUTONEG_SPEED) {
  1446. speed_arg |= BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG;
  1447. if (bp->advertising & ADVERTISED_10baseT_Half)
  1448. speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10HALF;
  1449. if (bp->advertising & ADVERTISED_10baseT_Full)
  1450. speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10FULL;
  1451. if (bp->advertising & ADVERTISED_100baseT_Half)
  1452. speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100HALF;
  1453. if (bp->advertising & ADVERTISED_100baseT_Full)
  1454. speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100FULL;
  1455. if (bp->advertising & ADVERTISED_1000baseT_Full)
  1456. speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
  1457. if (bp->advertising & ADVERTISED_2500baseX_Full)
  1458. speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
  1459. } else {
  1460. if (bp->req_line_speed == SPEED_2500)
  1461. speed_arg = BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
  1462. else if (bp->req_line_speed == SPEED_1000)
  1463. speed_arg = BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
  1464. else if (bp->req_line_speed == SPEED_100) {
  1465. if (bp->req_duplex == DUPLEX_FULL)
  1466. speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100FULL;
  1467. else
  1468. speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100HALF;
  1469. } else if (bp->req_line_speed == SPEED_10) {
  1470. if (bp->req_duplex == DUPLEX_FULL)
  1471. speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10FULL;
  1472. else
  1473. speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10HALF;
  1474. }
  1475. }
  1476. if (pause_adv & (ADVERTISE_1000XPAUSE | ADVERTISE_PAUSE_CAP))
  1477. speed_arg |= BNX2_NETLINK_SET_LINK_FC_SYM_PAUSE;
  1478. if (pause_adv & (ADVERTISE_1000XPSE_ASYM | ADVERTISE_PAUSE_ASYM))
  1479. speed_arg |= BNX2_NETLINK_SET_LINK_FC_ASYM_PAUSE;
  1480. if (port == PORT_TP)
  1481. speed_arg |= BNX2_NETLINK_SET_LINK_PHY_APP_REMOTE |
  1482. BNX2_NETLINK_SET_LINK_ETH_AT_WIRESPEED;
  1483. bnx2_shmem_wr(bp, BNX2_DRV_MB_ARG0, speed_arg);
  1484. spin_unlock_bh(&bp->phy_lock);
  1485. bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_CMD_SET_LINK, 1, 0);
  1486. spin_lock_bh(&bp->phy_lock);
  1487. return 0;
  1488. }
  1489. static int
  1490. bnx2_setup_serdes_phy(struct bnx2 *bp, u8 port)
  1491. __releases(&bp->phy_lock)
  1492. __acquires(&bp->phy_lock)
  1493. {
  1494. u32 adv, bmcr;
  1495. u32 new_adv = 0;
  1496. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  1497. return bnx2_setup_remote_phy(bp, port);
  1498. if (!(bp->autoneg & AUTONEG_SPEED)) {
  1499. u32 new_bmcr;
  1500. int force_link_down = 0;
  1501. if (bp->req_line_speed == SPEED_2500) {
  1502. if (!bnx2_test_and_enable_2g5(bp))
  1503. force_link_down = 1;
  1504. } else if (bp->req_line_speed == SPEED_1000) {
  1505. if (bnx2_test_and_disable_2g5(bp))
  1506. force_link_down = 1;
  1507. }
  1508. bnx2_read_phy(bp, bp->mii_adv, &adv);
  1509. adv &= ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF);
  1510. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1511. new_bmcr = bmcr & ~BMCR_ANENABLE;
  1512. new_bmcr |= BMCR_SPEED1000;
  1513. if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
  1514. if (bp->req_line_speed == SPEED_2500)
  1515. bnx2_enable_forced_2g5(bp);
  1516. else if (bp->req_line_speed == SPEED_1000) {
  1517. bnx2_disable_forced_2g5(bp);
  1518. new_bmcr &= ~0x2000;
  1519. }
  1520. } else if (BNX2_CHIP(bp) == BNX2_CHIP_5708) {
  1521. if (bp->req_line_speed == SPEED_2500)
  1522. new_bmcr |= BCM5708S_BMCR_FORCE_2500;
  1523. else
  1524. new_bmcr = bmcr & ~BCM5708S_BMCR_FORCE_2500;
  1525. }
  1526. if (bp->req_duplex == DUPLEX_FULL) {
  1527. adv |= ADVERTISE_1000XFULL;
  1528. new_bmcr |= BMCR_FULLDPLX;
  1529. }
  1530. else {
  1531. adv |= ADVERTISE_1000XHALF;
  1532. new_bmcr &= ~BMCR_FULLDPLX;
  1533. }
  1534. if ((new_bmcr != bmcr) || (force_link_down)) {
  1535. /* Force a link down visible on the other side */
  1536. if (bp->link_up) {
  1537. bnx2_write_phy(bp, bp->mii_adv, adv &
  1538. ~(ADVERTISE_1000XFULL |
  1539. ADVERTISE_1000XHALF));
  1540. bnx2_write_phy(bp, bp->mii_bmcr, bmcr |
  1541. BMCR_ANRESTART | BMCR_ANENABLE);
  1542. bp->link_up = 0;
  1543. netif_carrier_off(bp->dev);
  1544. bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
  1545. bnx2_report_link(bp);
  1546. }
  1547. bnx2_write_phy(bp, bp->mii_adv, adv);
  1548. bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
  1549. } else {
  1550. bnx2_resolve_flow_ctrl(bp);
  1551. bnx2_set_mac_link(bp);
  1552. }
  1553. return 0;
  1554. }
  1555. bnx2_test_and_enable_2g5(bp);
  1556. if (bp->advertising & ADVERTISED_1000baseT_Full)
  1557. new_adv |= ADVERTISE_1000XFULL;
  1558. new_adv |= bnx2_phy_get_pause_adv(bp);
  1559. bnx2_read_phy(bp, bp->mii_adv, &adv);
  1560. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1561. bp->serdes_an_pending = 0;
  1562. if ((adv != new_adv) || ((bmcr & BMCR_ANENABLE) == 0)) {
  1563. /* Force a link down visible on the other side */
  1564. if (bp->link_up) {
  1565. bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
  1566. spin_unlock_bh(&bp->phy_lock);
  1567. msleep(20);
  1568. spin_lock_bh(&bp->phy_lock);
  1569. }
  1570. bnx2_write_phy(bp, bp->mii_adv, new_adv);
  1571. bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART |
  1572. BMCR_ANENABLE);
  1573. /* Speed up link-up time when the link partner
  1574. * does not autonegotiate which is very common
  1575. * in blade servers. Some blade servers use
  1576. * IPMI for kerboard input and it's important
  1577. * to minimize link disruptions. Autoneg. involves
  1578. * exchanging base pages plus 3 next pages and
  1579. * normally completes in about 120 msec.
  1580. */
  1581. bp->current_interval = BNX2_SERDES_AN_TIMEOUT;
  1582. bp->serdes_an_pending = 1;
  1583. mod_timer(&bp->timer, jiffies + bp->current_interval);
  1584. } else {
  1585. bnx2_resolve_flow_ctrl(bp);
  1586. bnx2_set_mac_link(bp);
  1587. }
  1588. return 0;
  1589. }
  1590. #define ETHTOOL_ALL_FIBRE_SPEED \
  1591. (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) ? \
  1592. (ADVERTISED_2500baseX_Full | ADVERTISED_1000baseT_Full) :\
  1593. (ADVERTISED_1000baseT_Full)
  1594. #define ETHTOOL_ALL_COPPER_SPEED \
  1595. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full | \
  1596. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full | \
  1597. ADVERTISED_1000baseT_Full)
  1598. #define PHY_ALL_10_100_SPEED (ADVERTISE_10HALF | ADVERTISE_10FULL | \
  1599. ADVERTISE_100HALF | ADVERTISE_100FULL | ADVERTISE_CSMA)
  1600. #define PHY_ALL_1000_SPEED (ADVERTISE_1000HALF | ADVERTISE_1000FULL)
  1601. static void
  1602. bnx2_set_default_remote_link(struct bnx2 *bp)
  1603. {
  1604. u32 link;
  1605. if (bp->phy_port == PORT_TP)
  1606. link = bnx2_shmem_rd(bp, BNX2_RPHY_COPPER_LINK);
  1607. else
  1608. link = bnx2_shmem_rd(bp, BNX2_RPHY_SERDES_LINK);
  1609. if (link & BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG) {
  1610. bp->req_line_speed = 0;
  1611. bp->autoneg |= AUTONEG_SPEED;
  1612. bp->advertising = ADVERTISED_Autoneg;
  1613. if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
  1614. bp->advertising |= ADVERTISED_10baseT_Half;
  1615. if (link & BNX2_NETLINK_SET_LINK_SPEED_10FULL)
  1616. bp->advertising |= ADVERTISED_10baseT_Full;
  1617. if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
  1618. bp->advertising |= ADVERTISED_100baseT_Half;
  1619. if (link & BNX2_NETLINK_SET_LINK_SPEED_100FULL)
  1620. bp->advertising |= ADVERTISED_100baseT_Full;
  1621. if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
  1622. bp->advertising |= ADVERTISED_1000baseT_Full;
  1623. if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
  1624. bp->advertising |= ADVERTISED_2500baseX_Full;
  1625. } else {
  1626. bp->autoneg = 0;
  1627. bp->advertising = 0;
  1628. bp->req_duplex = DUPLEX_FULL;
  1629. if (link & BNX2_NETLINK_SET_LINK_SPEED_10) {
  1630. bp->req_line_speed = SPEED_10;
  1631. if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
  1632. bp->req_duplex = DUPLEX_HALF;
  1633. }
  1634. if (link & BNX2_NETLINK_SET_LINK_SPEED_100) {
  1635. bp->req_line_speed = SPEED_100;
  1636. if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
  1637. bp->req_duplex = DUPLEX_HALF;
  1638. }
  1639. if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
  1640. bp->req_line_speed = SPEED_1000;
  1641. if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
  1642. bp->req_line_speed = SPEED_2500;
  1643. }
  1644. }
  1645. static void
  1646. bnx2_set_default_link(struct bnx2 *bp)
  1647. {
  1648. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
  1649. bnx2_set_default_remote_link(bp);
  1650. return;
  1651. }
  1652. bp->autoneg = AUTONEG_SPEED | AUTONEG_FLOW_CTRL;
  1653. bp->req_line_speed = 0;
  1654. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  1655. u32 reg;
  1656. bp->advertising = ETHTOOL_ALL_FIBRE_SPEED | ADVERTISED_Autoneg;
  1657. reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG);
  1658. reg &= BNX2_PORT_HW_CFG_CFG_DFLT_LINK_MASK;
  1659. if (reg == BNX2_PORT_HW_CFG_CFG_DFLT_LINK_1G) {
  1660. bp->autoneg = 0;
  1661. bp->req_line_speed = bp->line_speed = SPEED_1000;
  1662. bp->req_duplex = DUPLEX_FULL;
  1663. }
  1664. } else
  1665. bp->advertising = ETHTOOL_ALL_COPPER_SPEED | ADVERTISED_Autoneg;
  1666. }
  1667. static void
  1668. bnx2_send_heart_beat(struct bnx2 *bp)
  1669. {
  1670. u32 msg;
  1671. u32 addr;
  1672. spin_lock(&bp->indirect_lock);
  1673. msg = (u32) (++bp->fw_drv_pulse_wr_seq & BNX2_DRV_PULSE_SEQ_MASK);
  1674. addr = bp->shmem_base + BNX2_DRV_PULSE_MB;
  1675. BNX2_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, addr);
  1676. BNX2_WR(bp, BNX2_PCICFG_REG_WINDOW, msg);
  1677. spin_unlock(&bp->indirect_lock);
  1678. }
  1679. static void
  1680. bnx2_remote_phy_event(struct bnx2 *bp)
  1681. {
  1682. u32 msg;
  1683. u8 link_up = bp->link_up;
  1684. u8 old_port;
  1685. msg = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
  1686. if (msg & BNX2_LINK_STATUS_HEART_BEAT_EXPIRED)
  1687. bnx2_send_heart_beat(bp);
  1688. msg &= ~BNX2_LINK_STATUS_HEART_BEAT_EXPIRED;
  1689. if ((msg & BNX2_LINK_STATUS_LINK_UP) == BNX2_LINK_STATUS_LINK_DOWN)
  1690. bp->link_up = 0;
  1691. else {
  1692. u32 speed;
  1693. bp->link_up = 1;
  1694. speed = msg & BNX2_LINK_STATUS_SPEED_MASK;
  1695. bp->duplex = DUPLEX_FULL;
  1696. switch (speed) {
  1697. case BNX2_LINK_STATUS_10HALF:
  1698. bp->duplex = DUPLEX_HALF;
  1699. /* fall through */
  1700. case BNX2_LINK_STATUS_10FULL:
  1701. bp->line_speed = SPEED_10;
  1702. break;
  1703. case BNX2_LINK_STATUS_100HALF:
  1704. bp->duplex = DUPLEX_HALF;
  1705. /* fall through */
  1706. case BNX2_LINK_STATUS_100BASE_T4:
  1707. case BNX2_LINK_STATUS_100FULL:
  1708. bp->line_speed = SPEED_100;
  1709. break;
  1710. case BNX2_LINK_STATUS_1000HALF:
  1711. bp->duplex = DUPLEX_HALF;
  1712. /* fall through */
  1713. case BNX2_LINK_STATUS_1000FULL:
  1714. bp->line_speed = SPEED_1000;
  1715. break;
  1716. case BNX2_LINK_STATUS_2500HALF:
  1717. bp->duplex = DUPLEX_HALF;
  1718. /* fall through */
  1719. case BNX2_LINK_STATUS_2500FULL:
  1720. bp->line_speed = SPEED_2500;
  1721. break;
  1722. default:
  1723. bp->line_speed = 0;
  1724. break;
  1725. }
  1726. bp->flow_ctrl = 0;
  1727. if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
  1728. (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
  1729. if (bp->duplex == DUPLEX_FULL)
  1730. bp->flow_ctrl = bp->req_flow_ctrl;
  1731. } else {
  1732. if (msg & BNX2_LINK_STATUS_TX_FC_ENABLED)
  1733. bp->flow_ctrl |= FLOW_CTRL_TX;
  1734. if (msg & BNX2_LINK_STATUS_RX_FC_ENABLED)
  1735. bp->flow_ctrl |= FLOW_CTRL_RX;
  1736. }
  1737. old_port = bp->phy_port;
  1738. if (msg & BNX2_LINK_STATUS_SERDES_LINK)
  1739. bp->phy_port = PORT_FIBRE;
  1740. else
  1741. bp->phy_port = PORT_TP;
  1742. if (old_port != bp->phy_port)
  1743. bnx2_set_default_link(bp);
  1744. }
  1745. if (bp->link_up != link_up)
  1746. bnx2_report_link(bp);
  1747. bnx2_set_mac_link(bp);
  1748. }
  1749. static int
  1750. bnx2_set_remote_link(struct bnx2 *bp)
  1751. {
  1752. u32 evt_code;
  1753. evt_code = bnx2_shmem_rd(bp, BNX2_FW_EVT_CODE_MB);
  1754. switch (evt_code) {
  1755. case BNX2_FW_EVT_CODE_LINK_EVENT:
  1756. bnx2_remote_phy_event(bp);
  1757. break;
  1758. case BNX2_FW_EVT_CODE_SW_TIMER_EXPIRATION_EVENT:
  1759. default:
  1760. bnx2_send_heart_beat(bp);
  1761. break;
  1762. }
  1763. return 0;
  1764. }
  1765. static int
  1766. bnx2_setup_copper_phy(struct bnx2 *bp)
  1767. __releases(&bp->phy_lock)
  1768. __acquires(&bp->phy_lock)
  1769. {
  1770. u32 bmcr, adv_reg, new_adv = 0;
  1771. u32 new_bmcr;
  1772. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1773. bnx2_read_phy(bp, bp->mii_adv, &adv_reg);
  1774. adv_reg &= (PHY_ALL_10_100_SPEED | ADVERTISE_PAUSE_CAP |
  1775. ADVERTISE_PAUSE_ASYM);
  1776. new_adv = ADVERTISE_CSMA | ethtool_adv_to_mii_adv_t(bp->advertising);
  1777. if (bp->autoneg & AUTONEG_SPEED) {
  1778. u32 adv1000_reg;
  1779. u32 new_adv1000 = 0;
  1780. new_adv |= bnx2_phy_get_pause_adv(bp);
  1781. bnx2_read_phy(bp, MII_CTRL1000, &adv1000_reg);
  1782. adv1000_reg &= PHY_ALL_1000_SPEED;
  1783. new_adv1000 |= ethtool_adv_to_mii_ctrl1000_t(bp->advertising);
  1784. if ((adv1000_reg != new_adv1000) ||
  1785. (adv_reg != new_adv) ||
  1786. ((bmcr & BMCR_ANENABLE) == 0)) {
  1787. bnx2_write_phy(bp, bp->mii_adv, new_adv);
  1788. bnx2_write_phy(bp, MII_CTRL1000, new_adv1000);
  1789. bnx2_write_phy(bp, bp->mii_bmcr, BMCR_ANRESTART |
  1790. BMCR_ANENABLE);
  1791. }
  1792. else if (bp->link_up) {
  1793. /* Flow ctrl may have changed from auto to forced */
  1794. /* or vice-versa. */
  1795. bnx2_resolve_flow_ctrl(bp);
  1796. bnx2_set_mac_link(bp);
  1797. }
  1798. return 0;
  1799. }
  1800. /* advertise nothing when forcing speed */
  1801. if (adv_reg != new_adv)
  1802. bnx2_write_phy(bp, bp->mii_adv, new_adv);
  1803. new_bmcr = 0;
  1804. if (bp->req_line_speed == SPEED_100) {
  1805. new_bmcr |= BMCR_SPEED100;
  1806. }
  1807. if (bp->req_duplex == DUPLEX_FULL) {
  1808. new_bmcr |= BMCR_FULLDPLX;
  1809. }
  1810. if (new_bmcr != bmcr) {
  1811. u32 bmsr;
  1812. bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
  1813. bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
  1814. if (bmsr & BMSR_LSTATUS) {
  1815. /* Force link down */
  1816. bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
  1817. spin_unlock_bh(&bp->phy_lock);
  1818. msleep(50);
  1819. spin_lock_bh(&bp->phy_lock);
  1820. bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
  1821. bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
  1822. }
  1823. bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
  1824. /* Normally, the new speed is setup after the link has
  1825. * gone down and up again. In some cases, link will not go
  1826. * down so we need to set up the new speed here.
  1827. */
  1828. if (bmsr & BMSR_LSTATUS) {
  1829. bp->line_speed = bp->req_line_speed;
  1830. bp->duplex = bp->req_duplex;
  1831. bnx2_resolve_flow_ctrl(bp);
  1832. bnx2_set_mac_link(bp);
  1833. }
  1834. } else {
  1835. bnx2_resolve_flow_ctrl(bp);
  1836. bnx2_set_mac_link(bp);
  1837. }
  1838. return 0;
  1839. }
  1840. static int
  1841. bnx2_setup_phy(struct bnx2 *bp, u8 port)
  1842. __releases(&bp->phy_lock)
  1843. __acquires(&bp->phy_lock)
  1844. {
  1845. if (bp->loopback == MAC_LOOPBACK)
  1846. return 0;
  1847. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  1848. return bnx2_setup_serdes_phy(bp, port);
  1849. }
  1850. else {
  1851. return bnx2_setup_copper_phy(bp);
  1852. }
  1853. }
  1854. static int
  1855. bnx2_init_5709s_phy(struct bnx2 *bp, int reset_phy)
  1856. {
  1857. u32 val;
  1858. bp->mii_bmcr = MII_BMCR + 0x10;
  1859. bp->mii_bmsr = MII_BMSR + 0x10;
  1860. bp->mii_bmsr1 = MII_BNX2_GP_TOP_AN_STATUS1;
  1861. bp->mii_adv = MII_ADVERTISE + 0x10;
  1862. bp->mii_lpa = MII_LPA + 0x10;
  1863. bp->mii_up1 = MII_BNX2_OVER1G_UP1;
  1864. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_AER);
  1865. bnx2_write_phy(bp, MII_BNX2_AER_AER, MII_BNX2_AER_AER_AN_MMD);
  1866. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
  1867. if (reset_phy)
  1868. bnx2_reset_phy(bp);
  1869. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_SERDES_DIG);
  1870. bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, &val);
  1871. val &= ~MII_BNX2_SD_1000XCTL1_AUTODET;
  1872. val |= MII_BNX2_SD_1000XCTL1_FIBER;
  1873. bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, val);
  1874. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
  1875. bnx2_read_phy(bp, MII_BNX2_OVER1G_UP1, &val);
  1876. if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
  1877. val |= BCM5708S_UP1_2G5;
  1878. else
  1879. val &= ~BCM5708S_UP1_2G5;
  1880. bnx2_write_phy(bp, MII_BNX2_OVER1G_UP1, val);
  1881. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_BAM_NXTPG);
  1882. bnx2_read_phy(bp, MII_BNX2_BAM_NXTPG_CTL, &val);
  1883. val |= MII_BNX2_NXTPG_CTL_T2 | MII_BNX2_NXTPG_CTL_BAM;
  1884. bnx2_write_phy(bp, MII_BNX2_BAM_NXTPG_CTL, val);
  1885. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_CL73_USERB0);
  1886. val = MII_BNX2_CL73_BAM_EN | MII_BNX2_CL73_BAM_STA_MGR_EN |
  1887. MII_BNX2_CL73_BAM_NP_AFT_BP_EN;
  1888. bnx2_write_phy(bp, MII_BNX2_CL73_BAM_CTL1, val);
  1889. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
  1890. return 0;
  1891. }
  1892. static int
  1893. bnx2_init_5708s_phy(struct bnx2 *bp, int reset_phy)
  1894. {
  1895. u32 val;
  1896. if (reset_phy)
  1897. bnx2_reset_phy(bp);
  1898. bp->mii_up1 = BCM5708S_UP1;
  1899. bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG3);
  1900. bnx2_write_phy(bp, BCM5708S_DIG_3_0, BCM5708S_DIG_3_0_USE_IEEE);
  1901. bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
  1902. bnx2_read_phy(bp, BCM5708S_1000X_CTL1, &val);
  1903. val |= BCM5708S_1000X_CTL1_FIBER_MODE | BCM5708S_1000X_CTL1_AUTODET_EN;
  1904. bnx2_write_phy(bp, BCM5708S_1000X_CTL1, val);
  1905. bnx2_read_phy(bp, BCM5708S_1000X_CTL2, &val);
  1906. val |= BCM5708S_1000X_CTL2_PLLEL_DET_EN;
  1907. bnx2_write_phy(bp, BCM5708S_1000X_CTL2, val);
  1908. if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) {
  1909. bnx2_read_phy(bp, BCM5708S_UP1, &val);
  1910. val |= BCM5708S_UP1_2G5;
  1911. bnx2_write_phy(bp, BCM5708S_UP1, val);
  1912. }
  1913. if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_A0) ||
  1914. (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_B0) ||
  1915. (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_B1)) {
  1916. /* increase tx signal amplitude */
  1917. bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
  1918. BCM5708S_BLK_ADDR_TX_MISC);
  1919. bnx2_read_phy(bp, BCM5708S_TX_ACTL1, &val);
  1920. val &= ~BCM5708S_TX_ACTL1_DRIVER_VCM;
  1921. bnx2_write_phy(bp, BCM5708S_TX_ACTL1, val);
  1922. bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
  1923. }
  1924. val = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG) &
  1925. BNX2_PORT_HW_CFG_CFG_TXCTL3_MASK;
  1926. if (val) {
  1927. u32 is_backplane;
  1928. is_backplane = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
  1929. if (is_backplane & BNX2_SHARED_HW_CFG_PHY_BACKPLANE) {
  1930. bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
  1931. BCM5708S_BLK_ADDR_TX_MISC);
  1932. bnx2_write_phy(bp, BCM5708S_TX_ACTL3, val);
  1933. bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
  1934. BCM5708S_BLK_ADDR_DIG);
  1935. }
  1936. }
  1937. return 0;
  1938. }
  1939. static int
  1940. bnx2_init_5706s_phy(struct bnx2 *bp, int reset_phy)
  1941. {
  1942. if (reset_phy)
  1943. bnx2_reset_phy(bp);
  1944. bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
  1945. if (BNX2_CHIP(bp) == BNX2_CHIP_5706)
  1946. BNX2_WR(bp, BNX2_MISC_GP_HW_CTL0, 0x300);
  1947. if (bp->dev->mtu > ETH_DATA_LEN) {
  1948. u32 val;
  1949. /* Set extended packet length bit */
  1950. bnx2_write_phy(bp, 0x18, 0x7);
  1951. bnx2_read_phy(bp, 0x18, &val);
  1952. bnx2_write_phy(bp, 0x18, (val & 0xfff8) | 0x4000);
  1953. bnx2_write_phy(bp, 0x1c, 0x6c00);
  1954. bnx2_read_phy(bp, 0x1c, &val);
  1955. bnx2_write_phy(bp, 0x1c, (val & 0x3ff) | 0xec02);
  1956. }
  1957. else {
  1958. u32 val;
  1959. bnx2_write_phy(bp, 0x18, 0x7);
  1960. bnx2_read_phy(bp, 0x18, &val);
  1961. bnx2_write_phy(bp, 0x18, val & ~0x4007);
  1962. bnx2_write_phy(bp, 0x1c, 0x6c00);
  1963. bnx2_read_phy(bp, 0x1c, &val);
  1964. bnx2_write_phy(bp, 0x1c, (val & 0x3fd) | 0xec00);
  1965. }
  1966. return 0;
  1967. }
  1968. static int
  1969. bnx2_init_copper_phy(struct bnx2 *bp, int reset_phy)
  1970. {
  1971. u32 val;
  1972. if (reset_phy)
  1973. bnx2_reset_phy(bp);
  1974. if (bp->phy_flags & BNX2_PHY_FLAG_CRC_FIX) {
  1975. bnx2_write_phy(bp, 0x18, 0x0c00);
  1976. bnx2_write_phy(bp, 0x17, 0x000a);
  1977. bnx2_write_phy(bp, 0x15, 0x310b);
  1978. bnx2_write_phy(bp, 0x17, 0x201f);
  1979. bnx2_write_phy(bp, 0x15, 0x9506);
  1980. bnx2_write_phy(bp, 0x17, 0x401f);
  1981. bnx2_write_phy(bp, 0x15, 0x14e2);
  1982. bnx2_write_phy(bp, 0x18, 0x0400);
  1983. }
  1984. if (bp->phy_flags & BNX2_PHY_FLAG_DIS_EARLY_DAC) {
  1985. bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS,
  1986. MII_BNX2_DSP_EXPAND_REG | 0x8);
  1987. bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
  1988. val &= ~(1 << 8);
  1989. bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val);
  1990. }
  1991. if (bp->dev->mtu > ETH_DATA_LEN) {
  1992. /* Set extended packet length bit */
  1993. bnx2_write_phy(bp, 0x18, 0x7);
  1994. bnx2_read_phy(bp, 0x18, &val);
  1995. bnx2_write_phy(bp, 0x18, val | 0x4000);
  1996. bnx2_read_phy(bp, 0x10, &val);
  1997. bnx2_write_phy(bp, 0x10, val | 0x1);
  1998. }
  1999. else {
  2000. bnx2_write_phy(bp, 0x18, 0x7);
  2001. bnx2_read_phy(bp, 0x18, &val);
  2002. bnx2_write_phy(bp, 0x18, val & ~0x4007);
  2003. bnx2_read_phy(bp, 0x10, &val);
  2004. bnx2_write_phy(bp, 0x10, val & ~0x1);
  2005. }
  2006. /* ethernet@wirespeed */
  2007. bnx2_write_phy(bp, MII_BNX2_AUX_CTL, AUX_CTL_MISC_CTL);
  2008. bnx2_read_phy(bp, MII_BNX2_AUX_CTL, &val);
  2009. val |= AUX_CTL_MISC_CTL_WR | AUX_CTL_MISC_CTL_WIRESPEED;
  2010. /* auto-mdix */
  2011. if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
  2012. val |= AUX_CTL_MISC_CTL_AUTOMDIX;
  2013. bnx2_write_phy(bp, MII_BNX2_AUX_CTL, val);
  2014. return 0;
  2015. }
  2016. static int
  2017. bnx2_init_phy(struct bnx2 *bp, int reset_phy)
  2018. __releases(&bp->phy_lock)
  2019. __acquires(&bp->phy_lock)
  2020. {
  2021. u32 val;
  2022. int rc = 0;
  2023. bp->phy_flags &= ~BNX2_PHY_FLAG_INT_MODE_MASK;
  2024. bp->phy_flags |= BNX2_PHY_FLAG_INT_MODE_LINK_READY;
  2025. bp->mii_bmcr = MII_BMCR;
  2026. bp->mii_bmsr = MII_BMSR;
  2027. bp->mii_bmsr1 = MII_BMSR;
  2028. bp->mii_adv = MII_ADVERTISE;
  2029. bp->mii_lpa = MII_LPA;
  2030. BNX2_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
  2031. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  2032. goto setup_phy;
  2033. bnx2_read_phy(bp, MII_PHYSID1, &val);
  2034. bp->phy_id = val << 16;
  2035. bnx2_read_phy(bp, MII_PHYSID2, &val);
  2036. bp->phy_id |= val & 0xffff;
  2037. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  2038. if (BNX2_CHIP(bp) == BNX2_CHIP_5706)
  2039. rc = bnx2_init_5706s_phy(bp, reset_phy);
  2040. else if (BNX2_CHIP(bp) == BNX2_CHIP_5708)
  2041. rc = bnx2_init_5708s_phy(bp, reset_phy);
  2042. else if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
  2043. rc = bnx2_init_5709s_phy(bp, reset_phy);
  2044. }
  2045. else {
  2046. rc = bnx2_init_copper_phy(bp, reset_phy);
  2047. }
  2048. setup_phy:
  2049. if (!rc)
  2050. rc = bnx2_setup_phy(bp, bp->phy_port);
  2051. return rc;
  2052. }
  2053. static int
  2054. bnx2_set_mac_loopback(struct bnx2 *bp)
  2055. {
  2056. u32 mac_mode;
  2057. mac_mode = BNX2_RD(bp, BNX2_EMAC_MODE);
  2058. mac_mode &= ~BNX2_EMAC_MODE_PORT;
  2059. mac_mode |= BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK;
  2060. BNX2_WR(bp, BNX2_EMAC_MODE, mac_mode);
  2061. bp->link_up = 1;
  2062. return 0;
  2063. }
  2064. static int bnx2_test_link(struct bnx2 *);
  2065. static int
  2066. bnx2_set_phy_loopback(struct bnx2 *bp)
  2067. {
  2068. u32 mac_mode;
  2069. int rc, i;
  2070. spin_lock_bh(&bp->phy_lock);
  2071. rc = bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK | BMCR_FULLDPLX |
  2072. BMCR_SPEED1000);
  2073. spin_unlock_bh(&bp->phy_lock);
  2074. if (rc)
  2075. return rc;
  2076. for (i = 0; i < 10; i++) {
  2077. if (bnx2_test_link(bp) == 0)
  2078. break;
  2079. msleep(100);
  2080. }
  2081. mac_mode = BNX2_RD(bp, BNX2_EMAC_MODE);
  2082. mac_mode &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
  2083. BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
  2084. BNX2_EMAC_MODE_25G_MODE);
  2085. mac_mode |= BNX2_EMAC_MODE_PORT_GMII;
  2086. BNX2_WR(bp, BNX2_EMAC_MODE, mac_mode);
  2087. bp->link_up = 1;
  2088. return 0;
  2089. }
  2090. static void
  2091. bnx2_dump_mcp_state(struct bnx2 *bp)
  2092. {
  2093. struct net_device *dev = bp->dev;
  2094. u32 mcp_p0, mcp_p1;
  2095. netdev_err(dev, "<--- start MCP states dump --->\n");
  2096. if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
  2097. mcp_p0 = BNX2_MCP_STATE_P0;
  2098. mcp_p1 = BNX2_MCP_STATE_P1;
  2099. } else {
  2100. mcp_p0 = BNX2_MCP_STATE_P0_5708;
  2101. mcp_p1 = BNX2_MCP_STATE_P1_5708;
  2102. }
  2103. netdev_err(dev, "DEBUG: MCP_STATE_P0[%08x] MCP_STATE_P1[%08x]\n",
  2104. bnx2_reg_rd_ind(bp, mcp_p0), bnx2_reg_rd_ind(bp, mcp_p1));
  2105. netdev_err(dev, "DEBUG: MCP mode[%08x] state[%08x] evt_mask[%08x]\n",
  2106. bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_MODE),
  2107. bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_STATE),
  2108. bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_EVENT_MASK));
  2109. netdev_err(dev, "DEBUG: pc[%08x] pc[%08x] instr[%08x]\n",
  2110. bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_PROGRAM_COUNTER),
  2111. bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_PROGRAM_COUNTER),
  2112. bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_INSTRUCTION));
  2113. netdev_err(dev, "DEBUG: shmem states:\n");
  2114. netdev_err(dev, "DEBUG: drv_mb[%08x] fw_mb[%08x] link_status[%08x]",
  2115. bnx2_shmem_rd(bp, BNX2_DRV_MB),
  2116. bnx2_shmem_rd(bp, BNX2_FW_MB),
  2117. bnx2_shmem_rd(bp, BNX2_LINK_STATUS));
  2118. pr_cont(" drv_pulse_mb[%08x]\n", bnx2_shmem_rd(bp, BNX2_DRV_PULSE_MB));
  2119. netdev_err(dev, "DEBUG: dev_info_signature[%08x] reset_type[%08x]",
  2120. bnx2_shmem_rd(bp, BNX2_DEV_INFO_SIGNATURE),
  2121. bnx2_shmem_rd(bp, BNX2_BC_STATE_RESET_TYPE));
  2122. pr_cont(" condition[%08x]\n",
  2123. bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION));
  2124. DP_SHMEM_LINE(bp, BNX2_BC_RESET_TYPE);
  2125. DP_SHMEM_LINE(bp, 0x3cc);
  2126. DP_SHMEM_LINE(bp, 0x3dc);
  2127. DP_SHMEM_LINE(bp, 0x3ec);
  2128. netdev_err(dev, "DEBUG: 0x3fc[%08x]\n", bnx2_shmem_rd(bp, 0x3fc));
  2129. netdev_err(dev, "<--- end MCP states dump --->\n");
  2130. }
  2131. static int
  2132. bnx2_fw_sync(struct bnx2 *bp, u32 msg_data, int ack, int silent)
  2133. {
  2134. int i;
  2135. u32 val;
  2136. bp->fw_wr_seq++;
  2137. msg_data |= bp->fw_wr_seq;
  2138. bp->fw_last_msg = msg_data;
  2139. bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
  2140. if (!ack)
  2141. return 0;
  2142. /* wait for an acknowledgement. */
  2143. for (i = 0; i < (BNX2_FW_ACK_TIME_OUT_MS / 10); i++) {
  2144. msleep(10);
  2145. val = bnx2_shmem_rd(bp, BNX2_FW_MB);
  2146. if ((val & BNX2_FW_MSG_ACK) == (msg_data & BNX2_DRV_MSG_SEQ))
  2147. break;
  2148. }
  2149. if ((msg_data & BNX2_DRV_MSG_DATA) == BNX2_DRV_MSG_DATA_WAIT0)
  2150. return 0;
  2151. /* If we timed out, inform the firmware that this is the case. */
  2152. if ((val & BNX2_FW_MSG_ACK) != (msg_data & BNX2_DRV_MSG_SEQ)) {
  2153. msg_data &= ~BNX2_DRV_MSG_CODE;
  2154. msg_data |= BNX2_DRV_MSG_CODE_FW_TIMEOUT;
  2155. bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
  2156. if (!silent) {
  2157. pr_err("fw sync timeout, reset code = %x\n", msg_data);
  2158. bnx2_dump_mcp_state(bp);
  2159. }
  2160. return -EBUSY;
  2161. }
  2162. if ((val & BNX2_FW_MSG_STATUS_MASK) != BNX2_FW_MSG_STATUS_OK)
  2163. return -EIO;
  2164. return 0;
  2165. }
  2166. static int
  2167. bnx2_init_5709_context(struct bnx2 *bp)
  2168. {
  2169. int i, ret = 0;
  2170. u32 val;
  2171. val = BNX2_CTX_COMMAND_ENABLED | BNX2_CTX_COMMAND_MEM_INIT | (1 << 12);
  2172. val |= (BNX2_PAGE_BITS - 8) << 16;
  2173. BNX2_WR(bp, BNX2_CTX_COMMAND, val);
  2174. for (i = 0; i < 10; i++) {
  2175. val = BNX2_RD(bp, BNX2_CTX_COMMAND);
  2176. if (!(val & BNX2_CTX_COMMAND_MEM_INIT))
  2177. break;
  2178. udelay(2);
  2179. }
  2180. if (val & BNX2_CTX_COMMAND_MEM_INIT)
  2181. return -EBUSY;
  2182. for (i = 0; i < bp->ctx_pages; i++) {
  2183. int j;
  2184. if (bp->ctx_blk[i])
  2185. memset(bp->ctx_blk[i], 0, BNX2_PAGE_SIZE);
  2186. else
  2187. return -ENOMEM;
  2188. BNX2_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA0,
  2189. (bp->ctx_blk_mapping[i] & 0xffffffff) |
  2190. BNX2_CTX_HOST_PAGE_TBL_DATA0_VALID);
  2191. BNX2_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA1,
  2192. (u64) bp->ctx_blk_mapping[i] >> 32);
  2193. BNX2_WR(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL, i |
  2194. BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ);
  2195. for (j = 0; j < 10; j++) {
  2196. val = BNX2_RD(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL);
  2197. if (!(val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ))
  2198. break;
  2199. udelay(5);
  2200. }
  2201. if (val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ) {
  2202. ret = -EBUSY;
  2203. break;
  2204. }
  2205. }
  2206. return ret;
  2207. }
  2208. static void
  2209. bnx2_init_context(struct bnx2 *bp)
  2210. {
  2211. u32 vcid;
  2212. vcid = 96;
  2213. while (vcid) {
  2214. u32 vcid_addr, pcid_addr, offset;
  2215. int i;
  2216. vcid--;
  2217. if (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) {
  2218. u32 new_vcid;
  2219. vcid_addr = GET_PCID_ADDR(vcid);
  2220. if (vcid & 0x8) {
  2221. new_vcid = 0x60 + (vcid & 0xf0) + (vcid & 0x7);
  2222. }
  2223. else {
  2224. new_vcid = vcid;
  2225. }
  2226. pcid_addr = GET_PCID_ADDR(new_vcid);
  2227. }
  2228. else {
  2229. vcid_addr = GET_CID_ADDR(vcid);
  2230. pcid_addr = vcid_addr;
  2231. }
  2232. for (i = 0; i < (CTX_SIZE / PHY_CTX_SIZE); i++) {
  2233. vcid_addr += (i << PHY_CTX_SHIFT);
  2234. pcid_addr += (i << PHY_CTX_SHIFT);
  2235. BNX2_WR(bp, BNX2_CTX_VIRT_ADDR, vcid_addr);
  2236. BNX2_WR(bp, BNX2_CTX_PAGE_TBL, pcid_addr);
  2237. /* Zero out the context. */
  2238. for (offset = 0; offset < PHY_CTX_SIZE; offset += 4)
  2239. bnx2_ctx_wr(bp, vcid_addr, offset, 0);
  2240. }
  2241. }
  2242. }
  2243. static int
  2244. bnx2_alloc_bad_rbuf(struct bnx2 *bp)
  2245. {
  2246. u16 *good_mbuf;
  2247. u32 good_mbuf_cnt;
  2248. u32 val;
  2249. good_mbuf = kmalloc_array(512, sizeof(u16), GFP_KERNEL);
  2250. if (!good_mbuf)
  2251. return -ENOMEM;
  2252. BNX2_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
  2253. BNX2_MISC_ENABLE_SET_BITS_RX_MBUF_ENABLE);
  2254. good_mbuf_cnt = 0;
  2255. /* Allocate a bunch of mbufs and save the good ones in an array. */
  2256. val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
  2257. while (val & BNX2_RBUF_STATUS1_FREE_COUNT) {
  2258. bnx2_reg_wr_ind(bp, BNX2_RBUF_COMMAND,
  2259. BNX2_RBUF_COMMAND_ALLOC_REQ);
  2260. val = bnx2_reg_rd_ind(bp, BNX2_RBUF_FW_BUF_ALLOC);
  2261. val &= BNX2_RBUF_FW_BUF_ALLOC_VALUE;
  2262. /* The addresses with Bit 9 set are bad memory blocks. */
  2263. if (!(val & (1 << 9))) {
  2264. good_mbuf[good_mbuf_cnt] = (u16) val;
  2265. good_mbuf_cnt++;
  2266. }
  2267. val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
  2268. }
  2269. /* Free the good ones back to the mbuf pool thus discarding
  2270. * all the bad ones. */
  2271. while (good_mbuf_cnt) {
  2272. good_mbuf_cnt--;
  2273. val = good_mbuf[good_mbuf_cnt];
  2274. val = (val << 9) | val | 1;
  2275. bnx2_reg_wr_ind(bp, BNX2_RBUF_FW_BUF_FREE, val);
  2276. }
  2277. kfree(good_mbuf);
  2278. return 0;
  2279. }
  2280. static void
  2281. bnx2_set_mac_addr(struct bnx2 *bp, u8 *mac_addr, u32 pos)
  2282. {
  2283. u32 val;
  2284. val = (mac_addr[0] << 8) | mac_addr[1];
  2285. BNX2_WR(bp, BNX2_EMAC_MAC_MATCH0 + (pos * 8), val);
  2286. val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
  2287. (mac_addr[4] << 8) | mac_addr[5];
  2288. BNX2_WR(bp, BNX2_EMAC_MAC_MATCH1 + (pos * 8), val);
  2289. }
  2290. static inline int
  2291. bnx2_alloc_rx_page(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index, gfp_t gfp)
  2292. {
  2293. dma_addr_t mapping;
  2294. struct bnx2_sw_pg *rx_pg = &rxr->rx_pg_ring[index];
  2295. struct bnx2_rx_bd *rxbd =
  2296. &rxr->rx_pg_desc_ring[BNX2_RX_RING(index)][BNX2_RX_IDX(index)];
  2297. struct page *page = alloc_page(gfp);
  2298. if (!page)
  2299. return -ENOMEM;
  2300. mapping = dma_map_page(&bp->pdev->dev, page, 0, PAGE_SIZE,
  2301. PCI_DMA_FROMDEVICE);
  2302. if (dma_mapping_error(&bp->pdev->dev, mapping)) {
  2303. __free_page(page);
  2304. return -EIO;
  2305. }
  2306. rx_pg->page = page;
  2307. dma_unmap_addr_set(rx_pg, mapping, mapping);
  2308. rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
  2309. rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
  2310. return 0;
  2311. }
  2312. static void
  2313. bnx2_free_rx_page(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index)
  2314. {
  2315. struct bnx2_sw_pg *rx_pg = &rxr->rx_pg_ring[index];
  2316. struct page *page = rx_pg->page;
  2317. if (!page)
  2318. return;
  2319. dma_unmap_page(&bp->pdev->dev, dma_unmap_addr(rx_pg, mapping),
  2320. PAGE_SIZE, PCI_DMA_FROMDEVICE);
  2321. __free_page(page);
  2322. rx_pg->page = NULL;
  2323. }
  2324. static inline int
  2325. bnx2_alloc_rx_data(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index, gfp_t gfp)
  2326. {
  2327. u8 *data;
  2328. struct bnx2_sw_bd *rx_buf = &rxr->rx_buf_ring[index];
  2329. dma_addr_t mapping;
  2330. struct bnx2_rx_bd *rxbd =
  2331. &rxr->rx_desc_ring[BNX2_RX_RING(index)][BNX2_RX_IDX(index)];
  2332. data = kmalloc(bp->rx_buf_size, gfp);
  2333. if (!data)
  2334. return -ENOMEM;
  2335. mapping = dma_map_single(&bp->pdev->dev,
  2336. get_l2_fhdr(data),
  2337. bp->rx_buf_use_size,
  2338. PCI_DMA_FROMDEVICE);
  2339. if (dma_mapping_error(&bp->pdev->dev, mapping)) {
  2340. kfree(data);
  2341. return -EIO;
  2342. }
  2343. rx_buf->data = data;
  2344. dma_unmap_addr_set(rx_buf, mapping, mapping);
  2345. rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
  2346. rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
  2347. rxr->rx_prod_bseq += bp->rx_buf_use_size;
  2348. return 0;
  2349. }
  2350. static int
  2351. bnx2_phy_event_is_set(struct bnx2 *bp, struct bnx2_napi *bnapi, u32 event)
  2352. {
  2353. struct status_block *sblk = bnapi->status_blk.msi;
  2354. u32 new_link_state, old_link_state;
  2355. int is_set = 1;
  2356. new_link_state = sblk->status_attn_bits & event;
  2357. old_link_state = sblk->status_attn_bits_ack & event;
  2358. if (new_link_state != old_link_state) {
  2359. if (new_link_state)
  2360. BNX2_WR(bp, BNX2_PCICFG_STATUS_BIT_SET_CMD, event);
  2361. else
  2362. BNX2_WR(bp, BNX2_PCICFG_STATUS_BIT_CLEAR_CMD, event);
  2363. } else
  2364. is_set = 0;
  2365. return is_set;
  2366. }
  2367. static void
  2368. bnx2_phy_int(struct bnx2 *bp, struct bnx2_napi *bnapi)
  2369. {
  2370. spin_lock(&bp->phy_lock);
  2371. if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_LINK_STATE))
  2372. bnx2_set_link(bp);
  2373. if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_TIMER_ABORT))
  2374. bnx2_set_remote_link(bp);
  2375. spin_unlock(&bp->phy_lock);
  2376. }
  2377. static inline u16
  2378. bnx2_get_hw_tx_cons(struct bnx2_napi *bnapi)
  2379. {
  2380. u16 cons;
  2381. cons = READ_ONCE(*bnapi->hw_tx_cons_ptr);
  2382. if (unlikely((cons & BNX2_MAX_TX_DESC_CNT) == BNX2_MAX_TX_DESC_CNT))
  2383. cons++;
  2384. return cons;
  2385. }
  2386. static int
  2387. bnx2_tx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
  2388. {
  2389. struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
  2390. u16 hw_cons, sw_cons, sw_ring_cons;
  2391. int tx_pkt = 0, index;
  2392. unsigned int tx_bytes = 0;
  2393. struct netdev_queue *txq;
  2394. index = (bnapi - bp->bnx2_napi);
  2395. txq = netdev_get_tx_queue(bp->dev, index);
  2396. hw_cons = bnx2_get_hw_tx_cons(bnapi);
  2397. sw_cons = txr->tx_cons;
  2398. while (sw_cons != hw_cons) {
  2399. struct bnx2_sw_tx_bd *tx_buf;
  2400. struct sk_buff *skb;
  2401. int i, last;
  2402. sw_ring_cons = BNX2_TX_RING_IDX(sw_cons);
  2403. tx_buf = &txr->tx_buf_ring[sw_ring_cons];
  2404. skb = tx_buf->skb;
  2405. /* prefetch skb_end_pointer() to speedup skb_shinfo(skb) */
  2406. prefetch(&skb->end);
  2407. /* partial BD completions possible with TSO packets */
  2408. if (tx_buf->is_gso) {
  2409. u16 last_idx, last_ring_idx;
  2410. last_idx = sw_cons + tx_buf->nr_frags + 1;
  2411. last_ring_idx = sw_ring_cons + tx_buf->nr_frags + 1;
  2412. if (unlikely(last_ring_idx >= BNX2_MAX_TX_DESC_CNT)) {
  2413. last_idx++;
  2414. }
  2415. if (((s16) ((s16) last_idx - (s16) hw_cons)) > 0) {
  2416. break;
  2417. }
  2418. }
  2419. dma_unmap_single(&bp->pdev->dev, dma_unmap_addr(tx_buf, mapping),
  2420. skb_headlen(skb), PCI_DMA_TODEVICE);
  2421. tx_buf->skb = NULL;
  2422. last = tx_buf->nr_frags;
  2423. for (i = 0; i < last; i++) {
  2424. struct bnx2_sw_tx_bd *tx_buf;
  2425. sw_cons = BNX2_NEXT_TX_BD(sw_cons);
  2426. tx_buf = &txr->tx_buf_ring[BNX2_TX_RING_IDX(sw_cons)];
  2427. dma_unmap_page(&bp->pdev->dev,
  2428. dma_unmap_addr(tx_buf, mapping),
  2429. skb_frag_size(&skb_shinfo(skb)->frags[i]),
  2430. PCI_DMA_TODEVICE);
  2431. }
  2432. sw_cons = BNX2_NEXT_TX_BD(sw_cons);
  2433. tx_bytes += skb->len;
  2434. dev_kfree_skb_any(skb);
  2435. tx_pkt++;
  2436. if (tx_pkt == budget)
  2437. break;
  2438. if (hw_cons == sw_cons)
  2439. hw_cons = bnx2_get_hw_tx_cons(bnapi);
  2440. }
  2441. netdev_tx_completed_queue(txq, tx_pkt, tx_bytes);
  2442. txr->hw_tx_cons = hw_cons;
  2443. txr->tx_cons = sw_cons;
  2444. /* Need to make the tx_cons update visible to bnx2_start_xmit()
  2445. * before checking for netif_tx_queue_stopped(). Without the
  2446. * memory barrier, there is a small possibility that bnx2_start_xmit()
  2447. * will miss it and cause the queue to be stopped forever.
  2448. */
  2449. smp_mb();
  2450. if (unlikely(netif_tx_queue_stopped(txq)) &&
  2451. (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh)) {
  2452. __netif_tx_lock(txq, smp_processor_id());
  2453. if ((netif_tx_queue_stopped(txq)) &&
  2454. (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh))
  2455. netif_tx_wake_queue(txq);
  2456. __netif_tx_unlock(txq);
  2457. }
  2458. return tx_pkt;
  2459. }
  2460. static void
  2461. bnx2_reuse_rx_skb_pages(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr,
  2462. struct sk_buff *skb, int count)
  2463. {
  2464. struct bnx2_sw_pg *cons_rx_pg, *prod_rx_pg;
  2465. struct bnx2_rx_bd *cons_bd, *prod_bd;
  2466. int i;
  2467. u16 hw_prod, prod;
  2468. u16 cons = rxr->rx_pg_cons;
  2469. cons_rx_pg = &rxr->rx_pg_ring[cons];
  2470. /* The caller was unable to allocate a new page to replace the
  2471. * last one in the frags array, so we need to recycle that page
  2472. * and then free the skb.
  2473. */
  2474. if (skb) {
  2475. struct page *page;
  2476. struct skb_shared_info *shinfo;
  2477. shinfo = skb_shinfo(skb);
  2478. shinfo->nr_frags--;
  2479. page = skb_frag_page(&shinfo->frags[shinfo->nr_frags]);
  2480. __skb_frag_set_page(&shinfo->frags[shinfo->nr_frags], NULL);
  2481. cons_rx_pg->page = page;
  2482. dev_kfree_skb(skb);
  2483. }
  2484. hw_prod = rxr->rx_pg_prod;
  2485. for (i = 0; i < count; i++) {
  2486. prod = BNX2_RX_PG_RING_IDX(hw_prod);
  2487. prod_rx_pg = &rxr->rx_pg_ring[prod];
  2488. cons_rx_pg = &rxr->rx_pg_ring[cons];
  2489. cons_bd = &rxr->rx_pg_desc_ring[BNX2_RX_RING(cons)]
  2490. [BNX2_RX_IDX(cons)];
  2491. prod_bd = &rxr->rx_pg_desc_ring[BNX2_RX_RING(prod)]
  2492. [BNX2_RX_IDX(prod)];
  2493. if (prod != cons) {
  2494. prod_rx_pg->page = cons_rx_pg->page;
  2495. cons_rx_pg->page = NULL;
  2496. dma_unmap_addr_set(prod_rx_pg, mapping,
  2497. dma_unmap_addr(cons_rx_pg, mapping));
  2498. prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
  2499. prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
  2500. }
  2501. cons = BNX2_RX_PG_RING_IDX(BNX2_NEXT_RX_BD(cons));
  2502. hw_prod = BNX2_NEXT_RX_BD(hw_prod);
  2503. }
  2504. rxr->rx_pg_prod = hw_prod;
  2505. rxr->rx_pg_cons = cons;
  2506. }
  2507. static inline void
  2508. bnx2_reuse_rx_data(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr,
  2509. u8 *data, u16 cons, u16 prod)
  2510. {
  2511. struct bnx2_sw_bd *cons_rx_buf, *prod_rx_buf;
  2512. struct bnx2_rx_bd *cons_bd, *prod_bd;
  2513. cons_rx_buf = &rxr->rx_buf_ring[cons];
  2514. prod_rx_buf = &rxr->rx_buf_ring[prod];
  2515. dma_sync_single_for_device(&bp->pdev->dev,
  2516. dma_unmap_addr(cons_rx_buf, mapping),
  2517. BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH, PCI_DMA_FROMDEVICE);
  2518. rxr->rx_prod_bseq += bp->rx_buf_use_size;
  2519. prod_rx_buf->data = data;
  2520. if (cons == prod)
  2521. return;
  2522. dma_unmap_addr_set(prod_rx_buf, mapping,
  2523. dma_unmap_addr(cons_rx_buf, mapping));
  2524. cons_bd = &rxr->rx_desc_ring[BNX2_RX_RING(cons)][BNX2_RX_IDX(cons)];
  2525. prod_bd = &rxr->rx_desc_ring[BNX2_RX_RING(prod)][BNX2_RX_IDX(prod)];
  2526. prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
  2527. prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
  2528. }
  2529. static struct sk_buff *
  2530. bnx2_rx_skb(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u8 *data,
  2531. unsigned int len, unsigned int hdr_len, dma_addr_t dma_addr,
  2532. u32 ring_idx)
  2533. {
  2534. int err;
  2535. u16 prod = ring_idx & 0xffff;
  2536. struct sk_buff *skb;
  2537. err = bnx2_alloc_rx_data(bp, rxr, prod, GFP_ATOMIC);
  2538. if (unlikely(err)) {
  2539. bnx2_reuse_rx_data(bp, rxr, data, (u16) (ring_idx >> 16), prod);
  2540. error:
  2541. if (hdr_len) {
  2542. unsigned int raw_len = len + 4;
  2543. int pages = PAGE_ALIGN(raw_len - hdr_len) >> PAGE_SHIFT;
  2544. bnx2_reuse_rx_skb_pages(bp, rxr, NULL, pages);
  2545. }
  2546. return NULL;
  2547. }
  2548. dma_unmap_single(&bp->pdev->dev, dma_addr, bp->rx_buf_use_size,
  2549. PCI_DMA_FROMDEVICE);
  2550. skb = build_skb(data, 0);
  2551. if (!skb) {
  2552. kfree(data);
  2553. goto error;
  2554. }
  2555. skb_reserve(skb, ((u8 *)get_l2_fhdr(data) - data) + BNX2_RX_OFFSET);
  2556. if (hdr_len == 0) {
  2557. skb_put(skb, len);
  2558. return skb;
  2559. } else {
  2560. unsigned int i, frag_len, frag_size, pages;
  2561. struct bnx2_sw_pg *rx_pg;
  2562. u16 pg_cons = rxr->rx_pg_cons;
  2563. u16 pg_prod = rxr->rx_pg_prod;
  2564. frag_size = len + 4 - hdr_len;
  2565. pages = PAGE_ALIGN(frag_size) >> PAGE_SHIFT;
  2566. skb_put(skb, hdr_len);
  2567. for (i = 0; i < pages; i++) {
  2568. dma_addr_t mapping_old;
  2569. frag_len = min(frag_size, (unsigned int) PAGE_SIZE);
  2570. if (unlikely(frag_len <= 4)) {
  2571. unsigned int tail = 4 - frag_len;
  2572. rxr->rx_pg_cons = pg_cons;
  2573. rxr->rx_pg_prod = pg_prod;
  2574. bnx2_reuse_rx_skb_pages(bp, rxr, NULL,
  2575. pages - i);
  2576. skb->len -= tail;
  2577. if (i == 0) {
  2578. skb->tail -= tail;
  2579. } else {
  2580. skb_frag_t *frag =
  2581. &skb_shinfo(skb)->frags[i - 1];
  2582. skb_frag_size_sub(frag, tail);
  2583. skb->data_len -= tail;
  2584. }
  2585. return skb;
  2586. }
  2587. rx_pg = &rxr->rx_pg_ring[pg_cons];
  2588. /* Don't unmap yet. If we're unable to allocate a new
  2589. * page, we need to recycle the page and the DMA addr.
  2590. */
  2591. mapping_old = dma_unmap_addr(rx_pg, mapping);
  2592. if (i == pages - 1)
  2593. frag_len -= 4;
  2594. skb_fill_page_desc(skb, i, rx_pg->page, 0, frag_len);
  2595. rx_pg->page = NULL;
  2596. err = bnx2_alloc_rx_page(bp, rxr,
  2597. BNX2_RX_PG_RING_IDX(pg_prod),
  2598. GFP_ATOMIC);
  2599. if (unlikely(err)) {
  2600. rxr->rx_pg_cons = pg_cons;
  2601. rxr->rx_pg_prod = pg_prod;
  2602. bnx2_reuse_rx_skb_pages(bp, rxr, skb,
  2603. pages - i);
  2604. return NULL;
  2605. }
  2606. dma_unmap_page(&bp->pdev->dev, mapping_old,
  2607. PAGE_SIZE, PCI_DMA_FROMDEVICE);
  2608. frag_size -= frag_len;
  2609. skb->data_len += frag_len;
  2610. skb->truesize += PAGE_SIZE;
  2611. skb->len += frag_len;
  2612. pg_prod = BNX2_NEXT_RX_BD(pg_prod);
  2613. pg_cons = BNX2_RX_PG_RING_IDX(BNX2_NEXT_RX_BD(pg_cons));
  2614. }
  2615. rxr->rx_pg_prod = pg_prod;
  2616. rxr->rx_pg_cons = pg_cons;
  2617. }
  2618. return skb;
  2619. }
  2620. static inline u16
  2621. bnx2_get_hw_rx_cons(struct bnx2_napi *bnapi)
  2622. {
  2623. u16 cons;
  2624. cons = READ_ONCE(*bnapi->hw_rx_cons_ptr);
  2625. if (unlikely((cons & BNX2_MAX_RX_DESC_CNT) == BNX2_MAX_RX_DESC_CNT))
  2626. cons++;
  2627. return cons;
  2628. }
  2629. static int
  2630. bnx2_rx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
  2631. {
  2632. struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
  2633. u16 hw_cons, sw_cons, sw_ring_cons, sw_prod, sw_ring_prod;
  2634. struct l2_fhdr *rx_hdr;
  2635. int rx_pkt = 0, pg_ring_used = 0;
  2636. if (budget <= 0)
  2637. return rx_pkt;
  2638. hw_cons = bnx2_get_hw_rx_cons(bnapi);
  2639. sw_cons = rxr->rx_cons;
  2640. sw_prod = rxr->rx_prod;
  2641. /* Memory barrier necessary as speculative reads of the rx
  2642. * buffer can be ahead of the index in the status block
  2643. */
  2644. rmb();
  2645. while (sw_cons != hw_cons) {
  2646. unsigned int len, hdr_len;
  2647. u32 status;
  2648. struct bnx2_sw_bd *rx_buf, *next_rx_buf;
  2649. struct sk_buff *skb;
  2650. dma_addr_t dma_addr;
  2651. u8 *data;
  2652. u16 next_ring_idx;
  2653. sw_ring_cons = BNX2_RX_RING_IDX(sw_cons);
  2654. sw_ring_prod = BNX2_RX_RING_IDX(sw_prod);
  2655. rx_buf = &rxr->rx_buf_ring[sw_ring_cons];
  2656. data = rx_buf->data;
  2657. rx_buf->data = NULL;
  2658. rx_hdr = get_l2_fhdr(data);
  2659. prefetch(rx_hdr);
  2660. dma_addr = dma_unmap_addr(rx_buf, mapping);
  2661. dma_sync_single_for_cpu(&bp->pdev->dev, dma_addr,
  2662. BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH,
  2663. PCI_DMA_FROMDEVICE);
  2664. next_ring_idx = BNX2_RX_RING_IDX(BNX2_NEXT_RX_BD(sw_cons));
  2665. next_rx_buf = &rxr->rx_buf_ring[next_ring_idx];
  2666. prefetch(get_l2_fhdr(next_rx_buf->data));
  2667. len = rx_hdr->l2_fhdr_pkt_len;
  2668. status = rx_hdr->l2_fhdr_status;
  2669. hdr_len = 0;
  2670. if (status & L2_FHDR_STATUS_SPLIT) {
  2671. hdr_len = rx_hdr->l2_fhdr_ip_xsum;
  2672. pg_ring_used = 1;
  2673. } else if (len > bp->rx_jumbo_thresh) {
  2674. hdr_len = bp->rx_jumbo_thresh;
  2675. pg_ring_used = 1;
  2676. }
  2677. if (unlikely(status & (L2_FHDR_ERRORS_BAD_CRC |
  2678. L2_FHDR_ERRORS_PHY_DECODE |
  2679. L2_FHDR_ERRORS_ALIGNMENT |
  2680. L2_FHDR_ERRORS_TOO_SHORT |
  2681. L2_FHDR_ERRORS_GIANT_FRAME))) {
  2682. bnx2_reuse_rx_data(bp, rxr, data, sw_ring_cons,
  2683. sw_ring_prod);
  2684. if (pg_ring_used) {
  2685. int pages;
  2686. pages = PAGE_ALIGN(len - hdr_len) >> PAGE_SHIFT;
  2687. bnx2_reuse_rx_skb_pages(bp, rxr, NULL, pages);
  2688. }
  2689. goto next_rx;
  2690. }
  2691. len -= 4;
  2692. if (len <= bp->rx_copy_thresh) {
  2693. skb = netdev_alloc_skb(bp->dev, len + 6);
  2694. if (!skb) {
  2695. bnx2_reuse_rx_data(bp, rxr, data, sw_ring_cons,
  2696. sw_ring_prod);
  2697. goto next_rx;
  2698. }
  2699. /* aligned copy */
  2700. memcpy(skb->data,
  2701. (u8 *)rx_hdr + BNX2_RX_OFFSET - 6,
  2702. len + 6);
  2703. skb_reserve(skb, 6);
  2704. skb_put(skb, len);
  2705. bnx2_reuse_rx_data(bp, rxr, data,
  2706. sw_ring_cons, sw_ring_prod);
  2707. } else {
  2708. skb = bnx2_rx_skb(bp, rxr, data, len, hdr_len, dma_addr,
  2709. (sw_ring_cons << 16) | sw_ring_prod);
  2710. if (!skb)
  2711. goto next_rx;
  2712. }
  2713. if ((status & L2_FHDR_STATUS_L2_VLAN_TAG) &&
  2714. !(bp->rx_mode & BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG))
  2715. __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), rx_hdr->l2_fhdr_vlan_tag);
  2716. skb->protocol = eth_type_trans(skb, bp->dev);
  2717. if (len > (bp->dev->mtu + ETH_HLEN) &&
  2718. skb->protocol != htons(0x8100) &&
  2719. skb->protocol != htons(ETH_P_8021AD)) {
  2720. dev_kfree_skb(skb);
  2721. goto next_rx;
  2722. }
  2723. skb_checksum_none_assert(skb);
  2724. if ((bp->dev->features & NETIF_F_RXCSUM) &&
  2725. (status & (L2_FHDR_STATUS_TCP_SEGMENT |
  2726. L2_FHDR_STATUS_UDP_DATAGRAM))) {
  2727. if (likely((status & (L2_FHDR_ERRORS_TCP_XSUM |
  2728. L2_FHDR_ERRORS_UDP_XSUM)) == 0))
  2729. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2730. }
  2731. if ((bp->dev->features & NETIF_F_RXHASH) &&
  2732. ((status & L2_FHDR_STATUS_USE_RXHASH) ==
  2733. L2_FHDR_STATUS_USE_RXHASH))
  2734. skb_set_hash(skb, rx_hdr->l2_fhdr_hash,
  2735. PKT_HASH_TYPE_L3);
  2736. skb_record_rx_queue(skb, bnapi - &bp->bnx2_napi[0]);
  2737. napi_gro_receive(&bnapi->napi, skb);
  2738. rx_pkt++;
  2739. next_rx:
  2740. sw_cons = BNX2_NEXT_RX_BD(sw_cons);
  2741. sw_prod = BNX2_NEXT_RX_BD(sw_prod);
  2742. if (rx_pkt == budget)
  2743. break;
  2744. /* Refresh hw_cons to see if there is new work */
  2745. if (sw_cons == hw_cons) {
  2746. hw_cons = bnx2_get_hw_rx_cons(bnapi);
  2747. rmb();
  2748. }
  2749. }
  2750. rxr->rx_cons = sw_cons;
  2751. rxr->rx_prod = sw_prod;
  2752. if (pg_ring_used)
  2753. BNX2_WR16(bp, rxr->rx_pg_bidx_addr, rxr->rx_pg_prod);
  2754. BNX2_WR16(bp, rxr->rx_bidx_addr, sw_prod);
  2755. BNX2_WR(bp, rxr->rx_bseq_addr, rxr->rx_prod_bseq);
  2756. mmiowb();
  2757. return rx_pkt;
  2758. }
  2759. /* MSI ISR - The only difference between this and the INTx ISR
  2760. * is that the MSI interrupt is always serviced.
  2761. */
  2762. static irqreturn_t
  2763. bnx2_msi(int irq, void *dev_instance)
  2764. {
  2765. struct bnx2_napi *bnapi = dev_instance;
  2766. struct bnx2 *bp = bnapi->bp;
  2767. prefetch(bnapi->status_blk.msi);
  2768. BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
  2769. BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
  2770. BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
  2771. /* Return here if interrupt is disabled. */
  2772. if (unlikely(atomic_read(&bp->intr_sem) != 0))
  2773. return IRQ_HANDLED;
  2774. napi_schedule(&bnapi->napi);
  2775. return IRQ_HANDLED;
  2776. }
  2777. static irqreturn_t
  2778. bnx2_msi_1shot(int irq, void *dev_instance)
  2779. {
  2780. struct bnx2_napi *bnapi = dev_instance;
  2781. struct bnx2 *bp = bnapi->bp;
  2782. prefetch(bnapi->status_blk.msi);
  2783. /* Return here if interrupt is disabled. */
  2784. if (unlikely(atomic_read(&bp->intr_sem) != 0))
  2785. return IRQ_HANDLED;
  2786. napi_schedule(&bnapi->napi);
  2787. return IRQ_HANDLED;
  2788. }
  2789. static irqreturn_t
  2790. bnx2_interrupt(int irq, void *dev_instance)
  2791. {
  2792. struct bnx2_napi *bnapi = dev_instance;
  2793. struct bnx2 *bp = bnapi->bp;
  2794. struct status_block *sblk = bnapi->status_blk.msi;
  2795. /* When using INTx, it is possible for the interrupt to arrive
  2796. * at the CPU before the status block posted prior to the
  2797. * interrupt. Reading a register will flush the status block.
  2798. * When using MSI, the MSI message will always complete after
  2799. * the status block write.
  2800. */
  2801. if ((sblk->status_idx == bnapi->last_status_idx) &&
  2802. (BNX2_RD(bp, BNX2_PCICFG_MISC_STATUS) &
  2803. BNX2_PCICFG_MISC_STATUS_INTA_VALUE))
  2804. return IRQ_NONE;
  2805. BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
  2806. BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
  2807. BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
  2808. /* Read back to deassert IRQ immediately to avoid too many
  2809. * spurious interrupts.
  2810. */
  2811. BNX2_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
  2812. /* Return here if interrupt is shared and is disabled. */
  2813. if (unlikely(atomic_read(&bp->intr_sem) != 0))
  2814. return IRQ_HANDLED;
  2815. if (napi_schedule_prep(&bnapi->napi)) {
  2816. bnapi->last_status_idx = sblk->status_idx;
  2817. __napi_schedule(&bnapi->napi);
  2818. }
  2819. return IRQ_HANDLED;
  2820. }
  2821. static inline int
  2822. bnx2_has_fast_work(struct bnx2_napi *bnapi)
  2823. {
  2824. struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
  2825. struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
  2826. if ((bnx2_get_hw_rx_cons(bnapi) != rxr->rx_cons) ||
  2827. (bnx2_get_hw_tx_cons(bnapi) != txr->hw_tx_cons))
  2828. return 1;
  2829. return 0;
  2830. }
  2831. #define STATUS_ATTN_EVENTS (STATUS_ATTN_BITS_LINK_STATE | \
  2832. STATUS_ATTN_BITS_TIMER_ABORT)
  2833. static inline int
  2834. bnx2_has_work(struct bnx2_napi *bnapi)
  2835. {
  2836. struct status_block *sblk = bnapi->status_blk.msi;
  2837. if (bnx2_has_fast_work(bnapi))
  2838. return 1;
  2839. #ifdef BCM_CNIC
  2840. if (bnapi->cnic_present && (bnapi->cnic_tag != sblk->status_idx))
  2841. return 1;
  2842. #endif
  2843. if ((sblk->status_attn_bits & STATUS_ATTN_EVENTS) !=
  2844. (sblk->status_attn_bits_ack & STATUS_ATTN_EVENTS))
  2845. return 1;
  2846. return 0;
  2847. }
  2848. static void
  2849. bnx2_chk_missed_msi(struct bnx2 *bp)
  2850. {
  2851. struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
  2852. u32 msi_ctrl;
  2853. if (bnx2_has_work(bnapi)) {
  2854. msi_ctrl = BNX2_RD(bp, BNX2_PCICFG_MSI_CONTROL);
  2855. if (!(msi_ctrl & BNX2_PCICFG_MSI_CONTROL_ENABLE))
  2856. return;
  2857. if (bnapi->last_status_idx == bp->idle_chk_status_idx) {
  2858. BNX2_WR(bp, BNX2_PCICFG_MSI_CONTROL, msi_ctrl &
  2859. ~BNX2_PCICFG_MSI_CONTROL_ENABLE);
  2860. BNX2_WR(bp, BNX2_PCICFG_MSI_CONTROL, msi_ctrl);
  2861. bnx2_msi(bp->irq_tbl[0].vector, bnapi);
  2862. }
  2863. }
  2864. bp->idle_chk_status_idx = bnapi->last_status_idx;
  2865. }
  2866. #ifdef BCM_CNIC
  2867. static void bnx2_poll_cnic(struct bnx2 *bp, struct bnx2_napi *bnapi)
  2868. {
  2869. struct cnic_ops *c_ops;
  2870. if (!bnapi->cnic_present)
  2871. return;
  2872. rcu_read_lock();
  2873. c_ops = rcu_dereference(bp->cnic_ops);
  2874. if (c_ops)
  2875. bnapi->cnic_tag = c_ops->cnic_handler(bp->cnic_data,
  2876. bnapi->status_blk.msi);
  2877. rcu_read_unlock();
  2878. }
  2879. #endif
  2880. static void bnx2_poll_link(struct bnx2 *bp, struct bnx2_napi *bnapi)
  2881. {
  2882. struct status_block *sblk = bnapi->status_blk.msi;
  2883. u32 status_attn_bits = sblk->status_attn_bits;
  2884. u32 status_attn_bits_ack = sblk->status_attn_bits_ack;
  2885. if ((status_attn_bits & STATUS_ATTN_EVENTS) !=
  2886. (status_attn_bits_ack & STATUS_ATTN_EVENTS)) {
  2887. bnx2_phy_int(bp, bnapi);
  2888. /* This is needed to take care of transient status
  2889. * during link changes.
  2890. */
  2891. BNX2_WR(bp, BNX2_HC_COMMAND,
  2892. bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
  2893. BNX2_RD(bp, BNX2_HC_COMMAND);
  2894. }
  2895. }
  2896. static int bnx2_poll_work(struct bnx2 *bp, struct bnx2_napi *bnapi,
  2897. int work_done, int budget)
  2898. {
  2899. struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
  2900. struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
  2901. if (bnx2_get_hw_tx_cons(bnapi) != txr->hw_tx_cons)
  2902. bnx2_tx_int(bp, bnapi, 0);
  2903. if (bnx2_get_hw_rx_cons(bnapi) != rxr->rx_cons)
  2904. work_done += bnx2_rx_int(bp, bnapi, budget - work_done);
  2905. return work_done;
  2906. }
  2907. static int bnx2_poll_msix(struct napi_struct *napi, int budget)
  2908. {
  2909. struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
  2910. struct bnx2 *bp = bnapi->bp;
  2911. int work_done = 0;
  2912. struct status_block_msix *sblk = bnapi->status_blk.msix;
  2913. while (1) {
  2914. work_done = bnx2_poll_work(bp, bnapi, work_done, budget);
  2915. if (unlikely(work_done >= budget))
  2916. break;
  2917. bnapi->last_status_idx = sblk->status_idx;
  2918. /* status idx must be read before checking for more work. */
  2919. rmb();
  2920. if (likely(!bnx2_has_fast_work(bnapi))) {
  2921. napi_complete_done(napi, work_done);
  2922. BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
  2923. BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
  2924. bnapi->last_status_idx);
  2925. break;
  2926. }
  2927. }
  2928. return work_done;
  2929. }
  2930. static int bnx2_poll(struct napi_struct *napi, int budget)
  2931. {
  2932. struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
  2933. struct bnx2 *bp = bnapi->bp;
  2934. int work_done = 0;
  2935. struct status_block *sblk = bnapi->status_blk.msi;
  2936. while (1) {
  2937. bnx2_poll_link(bp, bnapi);
  2938. work_done = bnx2_poll_work(bp, bnapi, work_done, budget);
  2939. #ifdef BCM_CNIC
  2940. bnx2_poll_cnic(bp, bnapi);
  2941. #endif
  2942. /* bnapi->last_status_idx is used below to tell the hw how
  2943. * much work has been processed, so we must read it before
  2944. * checking for more work.
  2945. */
  2946. bnapi->last_status_idx = sblk->status_idx;
  2947. if (unlikely(work_done >= budget))
  2948. break;
  2949. rmb();
  2950. if (likely(!bnx2_has_work(bnapi))) {
  2951. napi_complete_done(napi, work_done);
  2952. if (likely(bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)) {
  2953. BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
  2954. BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
  2955. bnapi->last_status_idx);
  2956. break;
  2957. }
  2958. BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
  2959. BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
  2960. BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
  2961. bnapi->last_status_idx);
  2962. BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
  2963. BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
  2964. bnapi->last_status_idx);
  2965. break;
  2966. }
  2967. }
  2968. return work_done;
  2969. }
  2970. /* Called with rtnl_lock from vlan functions and also netif_tx_lock
  2971. * from set_multicast.
  2972. */
  2973. static void
  2974. bnx2_set_rx_mode(struct net_device *dev)
  2975. {
  2976. struct bnx2 *bp = netdev_priv(dev);
  2977. u32 rx_mode, sort_mode;
  2978. struct netdev_hw_addr *ha;
  2979. int i;
  2980. if (!netif_running(dev))
  2981. return;
  2982. spin_lock_bh(&bp->phy_lock);
  2983. rx_mode = bp->rx_mode & ~(BNX2_EMAC_RX_MODE_PROMISCUOUS |
  2984. BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG);
  2985. sort_mode = 1 | BNX2_RPM_SORT_USER0_BC_EN;
  2986. if (!(dev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
  2987. (bp->flags & BNX2_FLAG_CAN_KEEP_VLAN))
  2988. rx_mode |= BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG;
  2989. if (dev->flags & IFF_PROMISC) {
  2990. /* Promiscuous mode. */
  2991. rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
  2992. sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
  2993. BNX2_RPM_SORT_USER0_PROM_VLAN;
  2994. }
  2995. else if (dev->flags & IFF_ALLMULTI) {
  2996. for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
  2997. BNX2_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
  2998. 0xffffffff);
  2999. }
  3000. sort_mode |= BNX2_RPM_SORT_USER0_MC_EN;
  3001. }
  3002. else {
  3003. /* Accept one or more multicast(s). */
  3004. u32 mc_filter[NUM_MC_HASH_REGISTERS];
  3005. u32 regidx;
  3006. u32 bit;
  3007. u32 crc;
  3008. memset(mc_filter, 0, 4 * NUM_MC_HASH_REGISTERS);
  3009. netdev_for_each_mc_addr(ha, dev) {
  3010. crc = ether_crc_le(ETH_ALEN, ha->addr);
  3011. bit = crc & 0xff;
  3012. regidx = (bit & 0xe0) >> 5;
  3013. bit &= 0x1f;
  3014. mc_filter[regidx] |= (1 << bit);
  3015. }
  3016. for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
  3017. BNX2_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
  3018. mc_filter[i]);
  3019. }
  3020. sort_mode |= BNX2_RPM_SORT_USER0_MC_HSH_EN;
  3021. }
  3022. if (netdev_uc_count(dev) > BNX2_MAX_UNICAST_ADDRESSES) {
  3023. rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
  3024. sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
  3025. BNX2_RPM_SORT_USER0_PROM_VLAN;
  3026. } else if (!(dev->flags & IFF_PROMISC)) {
  3027. /* Add all entries into to the match filter list */
  3028. i = 0;
  3029. netdev_for_each_uc_addr(ha, dev) {
  3030. bnx2_set_mac_addr(bp, ha->addr,
  3031. i + BNX2_START_UNICAST_ADDRESS_INDEX);
  3032. sort_mode |= (1 <<
  3033. (i + BNX2_START_UNICAST_ADDRESS_INDEX));
  3034. i++;
  3035. }
  3036. }
  3037. if (rx_mode != bp->rx_mode) {
  3038. bp->rx_mode = rx_mode;
  3039. BNX2_WR(bp, BNX2_EMAC_RX_MODE, rx_mode);
  3040. }
  3041. BNX2_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
  3042. BNX2_WR(bp, BNX2_RPM_SORT_USER0, sort_mode);
  3043. BNX2_WR(bp, BNX2_RPM_SORT_USER0, sort_mode | BNX2_RPM_SORT_USER0_ENA);
  3044. spin_unlock_bh(&bp->phy_lock);
  3045. }
  3046. static int
  3047. check_fw_section(const struct firmware *fw,
  3048. const struct bnx2_fw_file_section *section,
  3049. u32 alignment, bool non_empty)
  3050. {
  3051. u32 offset = be32_to_cpu(section->offset);
  3052. u32 len = be32_to_cpu(section->len);
  3053. if ((offset == 0 && len != 0) || offset >= fw->size || offset & 3)
  3054. return -EINVAL;
  3055. if ((non_empty && len == 0) || len > fw->size - offset ||
  3056. len & (alignment - 1))
  3057. return -EINVAL;
  3058. return 0;
  3059. }
  3060. static int
  3061. check_mips_fw_entry(const struct firmware *fw,
  3062. const struct bnx2_mips_fw_file_entry *entry)
  3063. {
  3064. if (check_fw_section(fw, &entry->text, 4, true) ||
  3065. check_fw_section(fw, &entry->data, 4, false) ||
  3066. check_fw_section(fw, &entry->rodata, 4, false))
  3067. return -EINVAL;
  3068. return 0;
  3069. }
  3070. static void bnx2_release_firmware(struct bnx2 *bp)
  3071. {
  3072. if (bp->rv2p_firmware) {
  3073. release_firmware(bp->mips_firmware);
  3074. release_firmware(bp->rv2p_firmware);
  3075. bp->rv2p_firmware = NULL;
  3076. }
  3077. }
  3078. static int bnx2_request_uncached_firmware(struct bnx2 *bp)
  3079. {
  3080. const char *mips_fw_file, *rv2p_fw_file;
  3081. const struct bnx2_mips_fw_file *mips_fw;
  3082. const struct bnx2_rv2p_fw_file *rv2p_fw;
  3083. int rc;
  3084. if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
  3085. mips_fw_file = FW_MIPS_FILE_09;
  3086. if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5709_A0) ||
  3087. (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5709_A1))
  3088. rv2p_fw_file = FW_RV2P_FILE_09_Ax;
  3089. else
  3090. rv2p_fw_file = FW_RV2P_FILE_09;
  3091. } else {
  3092. mips_fw_file = FW_MIPS_FILE_06;
  3093. rv2p_fw_file = FW_RV2P_FILE_06;
  3094. }
  3095. rc = request_firmware(&bp->mips_firmware, mips_fw_file, &bp->pdev->dev);
  3096. if (rc) {
  3097. pr_err("Can't load firmware file \"%s\"\n", mips_fw_file);
  3098. goto out;
  3099. }
  3100. rc = request_firmware(&bp->rv2p_firmware, rv2p_fw_file, &bp->pdev->dev);
  3101. if (rc) {
  3102. pr_err("Can't load firmware file \"%s\"\n", rv2p_fw_file);
  3103. goto err_release_mips_firmware;
  3104. }
  3105. mips_fw = (const struct bnx2_mips_fw_file *) bp->mips_firmware->data;
  3106. rv2p_fw = (const struct bnx2_rv2p_fw_file *) bp->rv2p_firmware->data;
  3107. if (bp->mips_firmware->size < sizeof(*mips_fw) ||
  3108. check_mips_fw_entry(bp->mips_firmware, &mips_fw->com) ||
  3109. check_mips_fw_entry(bp->mips_firmware, &mips_fw->cp) ||
  3110. check_mips_fw_entry(bp->mips_firmware, &mips_fw->rxp) ||
  3111. check_mips_fw_entry(bp->mips_firmware, &mips_fw->tpat) ||
  3112. check_mips_fw_entry(bp->mips_firmware, &mips_fw->txp)) {
  3113. pr_err("Firmware file \"%s\" is invalid\n", mips_fw_file);
  3114. rc = -EINVAL;
  3115. goto err_release_firmware;
  3116. }
  3117. if (bp->rv2p_firmware->size < sizeof(*rv2p_fw) ||
  3118. check_fw_section(bp->rv2p_firmware, &rv2p_fw->proc1.rv2p, 8, true) ||
  3119. check_fw_section(bp->rv2p_firmware, &rv2p_fw->proc2.rv2p, 8, true)) {
  3120. pr_err("Firmware file \"%s\" is invalid\n", rv2p_fw_file);
  3121. rc = -EINVAL;
  3122. goto err_release_firmware;
  3123. }
  3124. out:
  3125. return rc;
  3126. err_release_firmware:
  3127. release_firmware(bp->rv2p_firmware);
  3128. bp->rv2p_firmware = NULL;
  3129. err_release_mips_firmware:
  3130. release_firmware(bp->mips_firmware);
  3131. goto out;
  3132. }
  3133. static int bnx2_request_firmware(struct bnx2 *bp)
  3134. {
  3135. return bp->rv2p_firmware ? 0 : bnx2_request_uncached_firmware(bp);
  3136. }
  3137. static u32
  3138. rv2p_fw_fixup(u32 rv2p_proc, int idx, u32 loc, u32 rv2p_code)
  3139. {
  3140. switch (idx) {
  3141. case RV2P_P1_FIXUP_PAGE_SIZE_IDX:
  3142. rv2p_code &= ~RV2P_BD_PAGE_SIZE_MSK;
  3143. rv2p_code |= RV2P_BD_PAGE_SIZE;
  3144. break;
  3145. }
  3146. return rv2p_code;
  3147. }
  3148. static int
  3149. load_rv2p_fw(struct bnx2 *bp, u32 rv2p_proc,
  3150. const struct bnx2_rv2p_fw_file_entry *fw_entry)
  3151. {
  3152. u32 rv2p_code_len, file_offset;
  3153. __be32 *rv2p_code;
  3154. int i;
  3155. u32 val, cmd, addr;
  3156. rv2p_code_len = be32_to_cpu(fw_entry->rv2p.len);
  3157. file_offset = be32_to_cpu(fw_entry->rv2p.offset);
  3158. rv2p_code = (__be32 *)(bp->rv2p_firmware->data + file_offset);
  3159. if (rv2p_proc == RV2P_PROC1) {
  3160. cmd = BNX2_RV2P_PROC1_ADDR_CMD_RDWR;
  3161. addr = BNX2_RV2P_PROC1_ADDR_CMD;
  3162. } else {
  3163. cmd = BNX2_RV2P_PROC2_ADDR_CMD_RDWR;
  3164. addr = BNX2_RV2P_PROC2_ADDR_CMD;
  3165. }
  3166. for (i = 0; i < rv2p_code_len; i += 8) {
  3167. BNX2_WR(bp, BNX2_RV2P_INSTR_HIGH, be32_to_cpu(*rv2p_code));
  3168. rv2p_code++;
  3169. BNX2_WR(bp, BNX2_RV2P_INSTR_LOW, be32_to_cpu(*rv2p_code));
  3170. rv2p_code++;
  3171. val = (i / 8) | cmd;
  3172. BNX2_WR(bp, addr, val);
  3173. }
  3174. rv2p_code = (__be32 *)(bp->rv2p_firmware->data + file_offset);
  3175. for (i = 0; i < 8; i++) {
  3176. u32 loc, code;
  3177. loc = be32_to_cpu(fw_entry->fixup[i]);
  3178. if (loc && ((loc * 4) < rv2p_code_len)) {
  3179. code = be32_to_cpu(*(rv2p_code + loc - 1));
  3180. BNX2_WR(bp, BNX2_RV2P_INSTR_HIGH, code);
  3181. code = be32_to_cpu(*(rv2p_code + loc));
  3182. code = rv2p_fw_fixup(rv2p_proc, i, loc, code);
  3183. BNX2_WR(bp, BNX2_RV2P_INSTR_LOW, code);
  3184. val = (loc / 2) | cmd;
  3185. BNX2_WR(bp, addr, val);
  3186. }
  3187. }
  3188. /* Reset the processor, un-stall is done later. */
  3189. if (rv2p_proc == RV2P_PROC1) {
  3190. BNX2_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC1_RESET);
  3191. }
  3192. else {
  3193. BNX2_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC2_RESET);
  3194. }
  3195. return 0;
  3196. }
  3197. static int
  3198. load_cpu_fw(struct bnx2 *bp, const struct cpu_reg *cpu_reg,
  3199. const struct bnx2_mips_fw_file_entry *fw_entry)
  3200. {
  3201. u32 addr, len, file_offset;
  3202. __be32 *data;
  3203. u32 offset;
  3204. u32 val;
  3205. /* Halt the CPU. */
  3206. val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
  3207. val |= cpu_reg->mode_value_halt;
  3208. bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
  3209. bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
  3210. /* Load the Text area. */
  3211. addr = be32_to_cpu(fw_entry->text.addr);
  3212. len = be32_to_cpu(fw_entry->text.len);
  3213. file_offset = be32_to_cpu(fw_entry->text.offset);
  3214. data = (__be32 *)(bp->mips_firmware->data + file_offset);
  3215. offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
  3216. if (len) {
  3217. int j;
  3218. for (j = 0; j < (len / 4); j++, offset += 4)
  3219. bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
  3220. }
  3221. /* Load the Data area. */
  3222. addr = be32_to_cpu(fw_entry->data.addr);
  3223. len = be32_to_cpu(fw_entry->data.len);
  3224. file_offset = be32_to_cpu(fw_entry->data.offset);
  3225. data = (__be32 *)(bp->mips_firmware->data + file_offset);
  3226. offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
  3227. if (len) {
  3228. int j;
  3229. for (j = 0; j < (len / 4); j++, offset += 4)
  3230. bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
  3231. }
  3232. /* Load the Read-Only area. */
  3233. addr = be32_to_cpu(fw_entry->rodata.addr);
  3234. len = be32_to_cpu(fw_entry->rodata.len);
  3235. file_offset = be32_to_cpu(fw_entry->rodata.offset);
  3236. data = (__be32 *)(bp->mips_firmware->data + file_offset);
  3237. offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
  3238. if (len) {
  3239. int j;
  3240. for (j = 0; j < (len / 4); j++, offset += 4)
  3241. bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
  3242. }
  3243. /* Clear the pre-fetch instruction. */
  3244. bnx2_reg_wr_ind(bp, cpu_reg->inst, 0);
  3245. val = be32_to_cpu(fw_entry->start_addr);
  3246. bnx2_reg_wr_ind(bp, cpu_reg->pc, val);
  3247. /* Start the CPU. */
  3248. val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
  3249. val &= ~cpu_reg->mode_value_halt;
  3250. bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
  3251. bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
  3252. return 0;
  3253. }
  3254. static int
  3255. bnx2_init_cpus(struct bnx2 *bp)
  3256. {
  3257. const struct bnx2_mips_fw_file *mips_fw =
  3258. (const struct bnx2_mips_fw_file *) bp->mips_firmware->data;
  3259. const struct bnx2_rv2p_fw_file *rv2p_fw =
  3260. (const struct bnx2_rv2p_fw_file *) bp->rv2p_firmware->data;
  3261. int rc;
  3262. /* Initialize the RV2P processor. */
  3263. load_rv2p_fw(bp, RV2P_PROC1, &rv2p_fw->proc1);
  3264. load_rv2p_fw(bp, RV2P_PROC2, &rv2p_fw->proc2);
  3265. /* Initialize the RX Processor. */
  3266. rc = load_cpu_fw(bp, &cpu_reg_rxp, &mips_fw->rxp);
  3267. if (rc)
  3268. goto init_cpu_err;
  3269. /* Initialize the TX Processor. */
  3270. rc = load_cpu_fw(bp, &cpu_reg_txp, &mips_fw->txp);
  3271. if (rc)
  3272. goto init_cpu_err;
  3273. /* Initialize the TX Patch-up Processor. */
  3274. rc = load_cpu_fw(bp, &cpu_reg_tpat, &mips_fw->tpat);
  3275. if (rc)
  3276. goto init_cpu_err;
  3277. /* Initialize the Completion Processor. */
  3278. rc = load_cpu_fw(bp, &cpu_reg_com, &mips_fw->com);
  3279. if (rc)
  3280. goto init_cpu_err;
  3281. /* Initialize the Command Processor. */
  3282. rc = load_cpu_fw(bp, &cpu_reg_cp, &mips_fw->cp);
  3283. init_cpu_err:
  3284. return rc;
  3285. }
  3286. static void
  3287. bnx2_setup_wol(struct bnx2 *bp)
  3288. {
  3289. int i;
  3290. u32 val, wol_msg;
  3291. if (bp->wol) {
  3292. u32 advertising;
  3293. u8 autoneg;
  3294. autoneg = bp->autoneg;
  3295. advertising = bp->advertising;
  3296. if (bp->phy_port == PORT_TP) {
  3297. bp->autoneg = AUTONEG_SPEED;
  3298. bp->advertising = ADVERTISED_10baseT_Half |
  3299. ADVERTISED_10baseT_Full |
  3300. ADVERTISED_100baseT_Half |
  3301. ADVERTISED_100baseT_Full |
  3302. ADVERTISED_Autoneg;
  3303. }
  3304. spin_lock_bh(&bp->phy_lock);
  3305. bnx2_setup_phy(bp, bp->phy_port);
  3306. spin_unlock_bh(&bp->phy_lock);
  3307. bp->autoneg = autoneg;
  3308. bp->advertising = advertising;
  3309. bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
  3310. val = BNX2_RD(bp, BNX2_EMAC_MODE);
  3311. /* Enable port mode. */
  3312. val &= ~BNX2_EMAC_MODE_PORT;
  3313. val |= BNX2_EMAC_MODE_MPKT_RCVD |
  3314. BNX2_EMAC_MODE_ACPI_RCVD |
  3315. BNX2_EMAC_MODE_MPKT;
  3316. if (bp->phy_port == PORT_TP) {
  3317. val |= BNX2_EMAC_MODE_PORT_MII;
  3318. } else {
  3319. val |= BNX2_EMAC_MODE_PORT_GMII;
  3320. if (bp->line_speed == SPEED_2500)
  3321. val |= BNX2_EMAC_MODE_25G_MODE;
  3322. }
  3323. BNX2_WR(bp, BNX2_EMAC_MODE, val);
  3324. /* receive all multicast */
  3325. for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
  3326. BNX2_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
  3327. 0xffffffff);
  3328. }
  3329. BNX2_WR(bp, BNX2_EMAC_RX_MODE, BNX2_EMAC_RX_MODE_SORT_MODE);
  3330. val = 1 | BNX2_RPM_SORT_USER0_BC_EN | BNX2_RPM_SORT_USER0_MC_EN;
  3331. BNX2_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
  3332. BNX2_WR(bp, BNX2_RPM_SORT_USER0, val);
  3333. BNX2_WR(bp, BNX2_RPM_SORT_USER0, val | BNX2_RPM_SORT_USER0_ENA);
  3334. /* Need to enable EMAC and RPM for WOL. */
  3335. BNX2_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
  3336. BNX2_MISC_ENABLE_SET_BITS_RX_PARSER_MAC_ENABLE |
  3337. BNX2_MISC_ENABLE_SET_BITS_TX_HEADER_Q_ENABLE |
  3338. BNX2_MISC_ENABLE_SET_BITS_EMAC_ENABLE);
  3339. val = BNX2_RD(bp, BNX2_RPM_CONFIG);
  3340. val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
  3341. BNX2_WR(bp, BNX2_RPM_CONFIG, val);
  3342. wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
  3343. } else {
  3344. wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
  3345. }
  3346. if (!(bp->flags & BNX2_FLAG_NO_WOL)) {
  3347. u32 val;
  3348. wol_msg |= BNX2_DRV_MSG_DATA_WAIT3;
  3349. if (bp->fw_last_msg || BNX2_CHIP(bp) != BNX2_CHIP_5709) {
  3350. bnx2_fw_sync(bp, wol_msg, 1, 0);
  3351. return;
  3352. }
  3353. /* Tell firmware not to power down the PHY yet, otherwise
  3354. * the chip will take a long time to respond to MMIO reads.
  3355. */
  3356. val = bnx2_shmem_rd(bp, BNX2_PORT_FEATURE);
  3357. bnx2_shmem_wr(bp, BNX2_PORT_FEATURE,
  3358. val | BNX2_PORT_FEATURE_ASF_ENABLED);
  3359. bnx2_fw_sync(bp, wol_msg, 1, 0);
  3360. bnx2_shmem_wr(bp, BNX2_PORT_FEATURE, val);
  3361. }
  3362. }
  3363. static int
  3364. bnx2_set_power_state(struct bnx2 *bp, pci_power_t state)
  3365. {
  3366. switch (state) {
  3367. case PCI_D0: {
  3368. u32 val;
  3369. pci_enable_wake(bp->pdev, PCI_D0, false);
  3370. pci_set_power_state(bp->pdev, PCI_D0);
  3371. val = BNX2_RD(bp, BNX2_EMAC_MODE);
  3372. val |= BNX2_EMAC_MODE_MPKT_RCVD | BNX2_EMAC_MODE_ACPI_RCVD;
  3373. val &= ~BNX2_EMAC_MODE_MPKT;
  3374. BNX2_WR(bp, BNX2_EMAC_MODE, val);
  3375. val = BNX2_RD(bp, BNX2_RPM_CONFIG);
  3376. val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
  3377. BNX2_WR(bp, BNX2_RPM_CONFIG, val);
  3378. break;
  3379. }
  3380. case PCI_D3hot: {
  3381. bnx2_setup_wol(bp);
  3382. pci_wake_from_d3(bp->pdev, bp->wol);
  3383. if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) ||
  3384. (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A1)) {
  3385. if (bp->wol)
  3386. pci_set_power_state(bp->pdev, PCI_D3hot);
  3387. break;
  3388. }
  3389. if (!bp->fw_last_msg && BNX2_CHIP(bp) == BNX2_CHIP_5709) {
  3390. u32 val;
  3391. /* Tell firmware not to power down the PHY yet,
  3392. * otherwise the other port may not respond to
  3393. * MMIO reads.
  3394. */
  3395. val = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
  3396. val &= ~BNX2_CONDITION_PM_STATE_MASK;
  3397. val |= BNX2_CONDITION_PM_STATE_UNPREP;
  3398. bnx2_shmem_wr(bp, BNX2_BC_STATE_CONDITION, val);
  3399. }
  3400. pci_set_power_state(bp->pdev, PCI_D3hot);
  3401. /* No more memory access after this point until
  3402. * device is brought back to D0.
  3403. */
  3404. break;
  3405. }
  3406. default:
  3407. return -EINVAL;
  3408. }
  3409. return 0;
  3410. }
  3411. static int
  3412. bnx2_acquire_nvram_lock(struct bnx2 *bp)
  3413. {
  3414. u32 val;
  3415. int j;
  3416. /* Request access to the flash interface. */
  3417. BNX2_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_SET2);
  3418. for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
  3419. val = BNX2_RD(bp, BNX2_NVM_SW_ARB);
  3420. if (val & BNX2_NVM_SW_ARB_ARB_ARB2)
  3421. break;
  3422. udelay(5);
  3423. }
  3424. if (j >= NVRAM_TIMEOUT_COUNT)
  3425. return -EBUSY;
  3426. return 0;
  3427. }
  3428. static int
  3429. bnx2_release_nvram_lock(struct bnx2 *bp)
  3430. {
  3431. int j;
  3432. u32 val;
  3433. /* Relinquish nvram interface. */
  3434. BNX2_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_CLR2);
  3435. for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
  3436. val = BNX2_RD(bp, BNX2_NVM_SW_ARB);
  3437. if (!(val & BNX2_NVM_SW_ARB_ARB_ARB2))
  3438. break;
  3439. udelay(5);
  3440. }
  3441. if (j >= NVRAM_TIMEOUT_COUNT)
  3442. return -EBUSY;
  3443. return 0;
  3444. }
  3445. static int
  3446. bnx2_enable_nvram_write(struct bnx2 *bp)
  3447. {
  3448. u32 val;
  3449. val = BNX2_RD(bp, BNX2_MISC_CFG);
  3450. BNX2_WR(bp, BNX2_MISC_CFG, val | BNX2_MISC_CFG_NVM_WR_EN_PCI);
  3451. if (bp->flash_info->flags & BNX2_NV_WREN) {
  3452. int j;
  3453. BNX2_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
  3454. BNX2_WR(bp, BNX2_NVM_COMMAND,
  3455. BNX2_NVM_COMMAND_WREN | BNX2_NVM_COMMAND_DOIT);
  3456. for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
  3457. udelay(5);
  3458. val = BNX2_RD(bp, BNX2_NVM_COMMAND);
  3459. if (val & BNX2_NVM_COMMAND_DONE)
  3460. break;
  3461. }
  3462. if (j >= NVRAM_TIMEOUT_COUNT)
  3463. return -EBUSY;
  3464. }
  3465. return 0;
  3466. }
  3467. static void
  3468. bnx2_disable_nvram_write(struct bnx2 *bp)
  3469. {
  3470. u32 val;
  3471. val = BNX2_RD(bp, BNX2_MISC_CFG);
  3472. BNX2_WR(bp, BNX2_MISC_CFG, val & ~BNX2_MISC_CFG_NVM_WR_EN);
  3473. }
  3474. static void
  3475. bnx2_enable_nvram_access(struct bnx2 *bp)
  3476. {
  3477. u32 val;
  3478. val = BNX2_RD(bp, BNX2_NVM_ACCESS_ENABLE);
  3479. /* Enable both bits, even on read. */
  3480. BNX2_WR(bp, BNX2_NVM_ACCESS_ENABLE,
  3481. val | BNX2_NVM_ACCESS_ENABLE_EN | BNX2_NVM_ACCESS_ENABLE_WR_EN);
  3482. }
  3483. static void
  3484. bnx2_disable_nvram_access(struct bnx2 *bp)
  3485. {
  3486. u32 val;
  3487. val = BNX2_RD(bp, BNX2_NVM_ACCESS_ENABLE);
  3488. /* Disable both bits, even after read. */
  3489. BNX2_WR(bp, BNX2_NVM_ACCESS_ENABLE,
  3490. val & ~(BNX2_NVM_ACCESS_ENABLE_EN |
  3491. BNX2_NVM_ACCESS_ENABLE_WR_EN));
  3492. }
  3493. static int
  3494. bnx2_nvram_erase_page(struct bnx2 *bp, u32 offset)
  3495. {
  3496. u32 cmd;
  3497. int j;
  3498. if (bp->flash_info->flags & BNX2_NV_BUFFERED)
  3499. /* Buffered flash, no erase needed */
  3500. return 0;
  3501. /* Build an erase command */
  3502. cmd = BNX2_NVM_COMMAND_ERASE | BNX2_NVM_COMMAND_WR |
  3503. BNX2_NVM_COMMAND_DOIT;
  3504. /* Need to clear DONE bit separately. */
  3505. BNX2_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
  3506. /* Address of the NVRAM to read from. */
  3507. BNX2_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
  3508. /* Issue an erase command. */
  3509. BNX2_WR(bp, BNX2_NVM_COMMAND, cmd);
  3510. /* Wait for completion. */
  3511. for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
  3512. u32 val;
  3513. udelay(5);
  3514. val = BNX2_RD(bp, BNX2_NVM_COMMAND);
  3515. if (val & BNX2_NVM_COMMAND_DONE)
  3516. break;
  3517. }
  3518. if (j >= NVRAM_TIMEOUT_COUNT)
  3519. return -EBUSY;
  3520. return 0;
  3521. }
  3522. static int
  3523. bnx2_nvram_read_dword(struct bnx2 *bp, u32 offset, u8 *ret_val, u32 cmd_flags)
  3524. {
  3525. u32 cmd;
  3526. int j;
  3527. /* Build the command word. */
  3528. cmd = BNX2_NVM_COMMAND_DOIT | cmd_flags;
  3529. /* Calculate an offset of a buffered flash, not needed for 5709. */
  3530. if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
  3531. offset = ((offset / bp->flash_info->page_size) <<
  3532. bp->flash_info->page_bits) +
  3533. (offset % bp->flash_info->page_size);
  3534. }
  3535. /* Need to clear DONE bit separately. */
  3536. BNX2_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
  3537. /* Address of the NVRAM to read from. */
  3538. BNX2_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
  3539. /* Issue a read command. */
  3540. BNX2_WR(bp, BNX2_NVM_COMMAND, cmd);
  3541. /* Wait for completion. */
  3542. for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
  3543. u32 val;
  3544. udelay(5);
  3545. val = BNX2_RD(bp, BNX2_NVM_COMMAND);
  3546. if (val & BNX2_NVM_COMMAND_DONE) {
  3547. __be32 v = cpu_to_be32(BNX2_RD(bp, BNX2_NVM_READ));
  3548. memcpy(ret_val, &v, 4);
  3549. break;
  3550. }
  3551. }
  3552. if (j >= NVRAM_TIMEOUT_COUNT)
  3553. return -EBUSY;
  3554. return 0;
  3555. }
  3556. static int
  3557. bnx2_nvram_write_dword(struct bnx2 *bp, u32 offset, u8 *val, u32 cmd_flags)
  3558. {
  3559. u32 cmd;
  3560. __be32 val32;
  3561. int j;
  3562. /* Build the command word. */
  3563. cmd = BNX2_NVM_COMMAND_DOIT | BNX2_NVM_COMMAND_WR | cmd_flags;
  3564. /* Calculate an offset of a buffered flash, not needed for 5709. */
  3565. if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
  3566. offset = ((offset / bp->flash_info->page_size) <<
  3567. bp->flash_info->page_bits) +
  3568. (offset % bp->flash_info->page_size);
  3569. }
  3570. /* Need to clear DONE bit separately. */
  3571. BNX2_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
  3572. memcpy(&val32, val, 4);
  3573. /* Write the data. */
  3574. BNX2_WR(bp, BNX2_NVM_WRITE, be32_to_cpu(val32));
  3575. /* Address of the NVRAM to write to. */
  3576. BNX2_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
  3577. /* Issue the write command. */
  3578. BNX2_WR(bp, BNX2_NVM_COMMAND, cmd);
  3579. /* Wait for completion. */
  3580. for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
  3581. udelay(5);
  3582. if (BNX2_RD(bp, BNX2_NVM_COMMAND) & BNX2_NVM_COMMAND_DONE)
  3583. break;
  3584. }
  3585. if (j >= NVRAM_TIMEOUT_COUNT)
  3586. return -EBUSY;
  3587. return 0;
  3588. }
  3589. static int
  3590. bnx2_init_nvram(struct bnx2 *bp)
  3591. {
  3592. u32 val;
  3593. int j, entry_count, rc = 0;
  3594. const struct flash_spec *flash;
  3595. if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
  3596. bp->flash_info = &flash_5709;
  3597. goto get_flash_size;
  3598. }
  3599. /* Determine the selected interface. */
  3600. val = BNX2_RD(bp, BNX2_NVM_CFG1);
  3601. entry_count = ARRAY_SIZE(flash_table);
  3602. if (val & 0x40000000) {
  3603. /* Flash interface has been reconfigured */
  3604. for (j = 0, flash = &flash_table[0]; j < entry_count;
  3605. j++, flash++) {
  3606. if ((val & FLASH_BACKUP_STRAP_MASK) ==
  3607. (flash->config1 & FLASH_BACKUP_STRAP_MASK)) {
  3608. bp->flash_info = flash;
  3609. break;
  3610. }
  3611. }
  3612. }
  3613. else {
  3614. u32 mask;
  3615. /* Not yet been reconfigured */
  3616. if (val & (1 << 23))
  3617. mask = FLASH_BACKUP_STRAP_MASK;
  3618. else
  3619. mask = FLASH_STRAP_MASK;
  3620. for (j = 0, flash = &flash_table[0]; j < entry_count;
  3621. j++, flash++) {
  3622. if ((val & mask) == (flash->strapping & mask)) {
  3623. bp->flash_info = flash;
  3624. /* Request access to the flash interface. */
  3625. if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
  3626. return rc;
  3627. /* Enable access to flash interface */
  3628. bnx2_enable_nvram_access(bp);
  3629. /* Reconfigure the flash interface */
  3630. BNX2_WR(bp, BNX2_NVM_CFG1, flash->config1);
  3631. BNX2_WR(bp, BNX2_NVM_CFG2, flash->config2);
  3632. BNX2_WR(bp, BNX2_NVM_CFG3, flash->config3);
  3633. BNX2_WR(bp, BNX2_NVM_WRITE1, flash->write1);
  3634. /* Disable access to flash interface */
  3635. bnx2_disable_nvram_access(bp);
  3636. bnx2_release_nvram_lock(bp);
  3637. break;
  3638. }
  3639. }
  3640. } /* if (val & 0x40000000) */
  3641. if (j == entry_count) {
  3642. bp->flash_info = NULL;
  3643. pr_alert("Unknown flash/EEPROM type\n");
  3644. return -ENODEV;
  3645. }
  3646. get_flash_size:
  3647. val = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG2);
  3648. val &= BNX2_SHARED_HW_CFG2_NVM_SIZE_MASK;
  3649. if (val)
  3650. bp->flash_size = val;
  3651. else
  3652. bp->flash_size = bp->flash_info->total_size;
  3653. return rc;
  3654. }
  3655. static int
  3656. bnx2_nvram_read(struct bnx2 *bp, u32 offset, u8 *ret_buf,
  3657. int buf_size)
  3658. {
  3659. int rc = 0;
  3660. u32 cmd_flags, offset32, len32, extra;
  3661. if (buf_size == 0)
  3662. return 0;
  3663. /* Request access to the flash interface. */
  3664. if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
  3665. return rc;
  3666. /* Enable access to flash interface */
  3667. bnx2_enable_nvram_access(bp);
  3668. len32 = buf_size;
  3669. offset32 = offset;
  3670. extra = 0;
  3671. cmd_flags = 0;
  3672. if (offset32 & 3) {
  3673. u8 buf[4];
  3674. u32 pre_len;
  3675. offset32 &= ~3;
  3676. pre_len = 4 - (offset & 3);
  3677. if (pre_len >= len32) {
  3678. pre_len = len32;
  3679. cmd_flags = BNX2_NVM_COMMAND_FIRST |
  3680. BNX2_NVM_COMMAND_LAST;
  3681. }
  3682. else {
  3683. cmd_flags = BNX2_NVM_COMMAND_FIRST;
  3684. }
  3685. rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
  3686. if (rc)
  3687. return rc;
  3688. memcpy(ret_buf, buf + (offset & 3), pre_len);
  3689. offset32 += 4;
  3690. ret_buf += pre_len;
  3691. len32 -= pre_len;
  3692. }
  3693. if (len32 & 3) {
  3694. extra = 4 - (len32 & 3);
  3695. len32 = (len32 + 4) & ~3;
  3696. }
  3697. if (len32 == 4) {
  3698. u8 buf[4];
  3699. if (cmd_flags)
  3700. cmd_flags = BNX2_NVM_COMMAND_LAST;
  3701. else
  3702. cmd_flags = BNX2_NVM_COMMAND_FIRST |
  3703. BNX2_NVM_COMMAND_LAST;
  3704. rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
  3705. memcpy(ret_buf, buf, 4 - extra);
  3706. }
  3707. else if (len32 > 0) {
  3708. u8 buf[4];
  3709. /* Read the first word. */
  3710. if (cmd_flags)
  3711. cmd_flags = 0;
  3712. else
  3713. cmd_flags = BNX2_NVM_COMMAND_FIRST;
  3714. rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, cmd_flags);
  3715. /* Advance to the next dword. */
  3716. offset32 += 4;
  3717. ret_buf += 4;
  3718. len32 -= 4;
  3719. while (len32 > 4 && rc == 0) {
  3720. rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, 0);
  3721. /* Advance to the next dword. */
  3722. offset32 += 4;
  3723. ret_buf += 4;
  3724. len32 -= 4;
  3725. }
  3726. if (rc)
  3727. return rc;
  3728. cmd_flags = BNX2_NVM_COMMAND_LAST;
  3729. rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
  3730. memcpy(ret_buf, buf, 4 - extra);
  3731. }
  3732. /* Disable access to flash interface */
  3733. bnx2_disable_nvram_access(bp);
  3734. bnx2_release_nvram_lock(bp);
  3735. return rc;
  3736. }
  3737. static int
  3738. bnx2_nvram_write(struct bnx2 *bp, u32 offset, u8 *data_buf,
  3739. int buf_size)
  3740. {
  3741. u32 written, offset32, len32;
  3742. u8 *buf, start[4], end[4], *align_buf = NULL, *flash_buffer = NULL;
  3743. int rc = 0;
  3744. int align_start, align_end;
  3745. buf = data_buf;
  3746. offset32 = offset;
  3747. len32 = buf_size;
  3748. align_start = align_end = 0;
  3749. if ((align_start = (offset32 & 3))) {
  3750. offset32 &= ~3;
  3751. len32 += align_start;
  3752. if (len32 < 4)
  3753. len32 = 4;
  3754. if ((rc = bnx2_nvram_read(bp, offset32, start, 4)))
  3755. return rc;
  3756. }
  3757. if (len32 & 3) {
  3758. align_end = 4 - (len32 & 3);
  3759. len32 += align_end;
  3760. if ((rc = bnx2_nvram_read(bp, offset32 + len32 - 4, end, 4)))
  3761. return rc;
  3762. }
  3763. if (align_start || align_end) {
  3764. align_buf = kmalloc(len32, GFP_KERNEL);
  3765. if (!align_buf)
  3766. return -ENOMEM;
  3767. if (align_start) {
  3768. memcpy(align_buf, start, 4);
  3769. }
  3770. if (align_end) {
  3771. memcpy(align_buf + len32 - 4, end, 4);
  3772. }
  3773. memcpy(align_buf + align_start, data_buf, buf_size);
  3774. buf = align_buf;
  3775. }
  3776. if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
  3777. flash_buffer = kmalloc(264, GFP_KERNEL);
  3778. if (!flash_buffer) {
  3779. rc = -ENOMEM;
  3780. goto nvram_write_end;
  3781. }
  3782. }
  3783. written = 0;
  3784. while ((written < len32) && (rc == 0)) {
  3785. u32 page_start, page_end, data_start, data_end;
  3786. u32 addr, cmd_flags;
  3787. int i;
  3788. /* Find the page_start addr */
  3789. page_start = offset32 + written;
  3790. page_start -= (page_start % bp->flash_info->page_size);
  3791. /* Find the page_end addr */
  3792. page_end = page_start + bp->flash_info->page_size;
  3793. /* Find the data_start addr */
  3794. data_start = (written == 0) ? offset32 : page_start;
  3795. /* Find the data_end addr */
  3796. data_end = (page_end > offset32 + len32) ?
  3797. (offset32 + len32) : page_end;
  3798. /* Request access to the flash interface. */
  3799. if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
  3800. goto nvram_write_end;
  3801. /* Enable access to flash interface */
  3802. bnx2_enable_nvram_access(bp);
  3803. cmd_flags = BNX2_NVM_COMMAND_FIRST;
  3804. if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
  3805. int j;
  3806. /* Read the whole page into the buffer
  3807. * (non-buffer flash only) */
  3808. for (j = 0; j < bp->flash_info->page_size; j += 4) {
  3809. if (j == (bp->flash_info->page_size - 4)) {
  3810. cmd_flags |= BNX2_NVM_COMMAND_LAST;
  3811. }
  3812. rc = bnx2_nvram_read_dword(bp,
  3813. page_start + j,
  3814. &flash_buffer[j],
  3815. cmd_flags);
  3816. if (rc)
  3817. goto nvram_write_end;
  3818. cmd_flags = 0;
  3819. }
  3820. }
  3821. /* Enable writes to flash interface (unlock write-protect) */
  3822. if ((rc = bnx2_enable_nvram_write(bp)) != 0)
  3823. goto nvram_write_end;
  3824. /* Loop to write back the buffer data from page_start to
  3825. * data_start */
  3826. i = 0;
  3827. if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
  3828. /* Erase the page */
  3829. if ((rc = bnx2_nvram_erase_page(bp, page_start)) != 0)
  3830. goto nvram_write_end;
  3831. /* Re-enable the write again for the actual write */
  3832. bnx2_enable_nvram_write(bp);
  3833. for (addr = page_start; addr < data_start;
  3834. addr += 4, i += 4) {
  3835. rc = bnx2_nvram_write_dword(bp, addr,
  3836. &flash_buffer[i], cmd_flags);
  3837. if (rc != 0)
  3838. goto nvram_write_end;
  3839. cmd_flags = 0;
  3840. }
  3841. }
  3842. /* Loop to write the new data from data_start to data_end */
  3843. for (addr = data_start; addr < data_end; addr += 4, i += 4) {
  3844. if ((addr == page_end - 4) ||
  3845. ((bp->flash_info->flags & BNX2_NV_BUFFERED) &&
  3846. (addr == data_end - 4))) {
  3847. cmd_flags |= BNX2_NVM_COMMAND_LAST;
  3848. }
  3849. rc = bnx2_nvram_write_dword(bp, addr, buf,
  3850. cmd_flags);
  3851. if (rc != 0)
  3852. goto nvram_write_end;
  3853. cmd_flags = 0;
  3854. buf += 4;
  3855. }
  3856. /* Loop to write back the buffer data from data_end
  3857. * to page_end */
  3858. if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
  3859. for (addr = data_end; addr < page_end;
  3860. addr += 4, i += 4) {
  3861. if (addr == page_end-4) {
  3862. cmd_flags = BNX2_NVM_COMMAND_LAST;
  3863. }
  3864. rc = bnx2_nvram_write_dword(bp, addr,
  3865. &flash_buffer[i], cmd_flags);
  3866. if (rc != 0)
  3867. goto nvram_write_end;
  3868. cmd_flags = 0;
  3869. }
  3870. }
  3871. /* Disable writes to flash interface (lock write-protect) */
  3872. bnx2_disable_nvram_write(bp);
  3873. /* Disable access to flash interface */
  3874. bnx2_disable_nvram_access(bp);
  3875. bnx2_release_nvram_lock(bp);
  3876. /* Increment written */
  3877. written += data_end - data_start;
  3878. }
  3879. nvram_write_end:
  3880. kfree(flash_buffer);
  3881. kfree(align_buf);
  3882. return rc;
  3883. }
  3884. static void
  3885. bnx2_init_fw_cap(struct bnx2 *bp)
  3886. {
  3887. u32 val, sig = 0;
  3888. bp->phy_flags &= ~BNX2_PHY_FLAG_REMOTE_PHY_CAP;
  3889. bp->flags &= ~BNX2_FLAG_CAN_KEEP_VLAN;
  3890. if (!(bp->flags & BNX2_FLAG_ASF_ENABLE))
  3891. bp->flags |= BNX2_FLAG_CAN_KEEP_VLAN;
  3892. val = bnx2_shmem_rd(bp, BNX2_FW_CAP_MB);
  3893. if ((val & BNX2_FW_CAP_SIGNATURE_MASK) != BNX2_FW_CAP_SIGNATURE)
  3894. return;
  3895. if ((val & BNX2_FW_CAP_CAN_KEEP_VLAN) == BNX2_FW_CAP_CAN_KEEP_VLAN) {
  3896. bp->flags |= BNX2_FLAG_CAN_KEEP_VLAN;
  3897. sig |= BNX2_DRV_ACK_CAP_SIGNATURE | BNX2_FW_CAP_CAN_KEEP_VLAN;
  3898. }
  3899. if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
  3900. (val & BNX2_FW_CAP_REMOTE_PHY_CAPABLE)) {
  3901. u32 link;
  3902. bp->phy_flags |= BNX2_PHY_FLAG_REMOTE_PHY_CAP;
  3903. link = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
  3904. if (link & BNX2_LINK_STATUS_SERDES_LINK)
  3905. bp->phy_port = PORT_FIBRE;
  3906. else
  3907. bp->phy_port = PORT_TP;
  3908. sig |= BNX2_DRV_ACK_CAP_SIGNATURE |
  3909. BNX2_FW_CAP_REMOTE_PHY_CAPABLE;
  3910. }
  3911. if (netif_running(bp->dev) && sig)
  3912. bnx2_shmem_wr(bp, BNX2_DRV_ACK_CAP_MB, sig);
  3913. }
  3914. static void
  3915. bnx2_setup_msix_tbl(struct bnx2 *bp)
  3916. {
  3917. BNX2_WR(bp, BNX2_PCI_GRC_WINDOW_ADDR, BNX2_PCI_GRC_WINDOW_ADDR_SEP_WIN);
  3918. BNX2_WR(bp, BNX2_PCI_GRC_WINDOW2_ADDR, BNX2_MSIX_TABLE_ADDR);
  3919. BNX2_WR(bp, BNX2_PCI_GRC_WINDOW3_ADDR, BNX2_MSIX_PBA_ADDR);
  3920. }
  3921. static void
  3922. bnx2_wait_dma_complete(struct bnx2 *bp)
  3923. {
  3924. u32 val;
  3925. int i;
  3926. /*
  3927. * Wait for the current PCI transaction to complete before
  3928. * issuing a reset.
  3929. */
  3930. if ((BNX2_CHIP(bp) == BNX2_CHIP_5706) ||
  3931. (BNX2_CHIP(bp) == BNX2_CHIP_5708)) {
  3932. BNX2_WR(bp, BNX2_MISC_ENABLE_CLR_BITS,
  3933. BNX2_MISC_ENABLE_CLR_BITS_TX_DMA_ENABLE |
  3934. BNX2_MISC_ENABLE_CLR_BITS_DMA_ENGINE_ENABLE |
  3935. BNX2_MISC_ENABLE_CLR_BITS_RX_DMA_ENABLE |
  3936. BNX2_MISC_ENABLE_CLR_BITS_HOST_COALESCE_ENABLE);
  3937. val = BNX2_RD(bp, BNX2_MISC_ENABLE_CLR_BITS);
  3938. udelay(5);
  3939. } else { /* 5709 */
  3940. val = BNX2_RD(bp, BNX2_MISC_NEW_CORE_CTL);
  3941. val &= ~BNX2_MISC_NEW_CORE_CTL_DMA_ENABLE;
  3942. BNX2_WR(bp, BNX2_MISC_NEW_CORE_CTL, val);
  3943. val = BNX2_RD(bp, BNX2_MISC_NEW_CORE_CTL);
  3944. for (i = 0; i < 100; i++) {
  3945. msleep(1);
  3946. val = BNX2_RD(bp, BNX2_PCICFG_DEVICE_CONTROL);
  3947. if (!(val & BNX2_PCICFG_DEVICE_STATUS_NO_PEND))
  3948. break;
  3949. }
  3950. }
  3951. return;
  3952. }
  3953. static int
  3954. bnx2_reset_chip(struct bnx2 *bp, u32 reset_code)
  3955. {
  3956. u32 val;
  3957. int i, rc = 0;
  3958. u8 old_port;
  3959. /* Wait for the current PCI transaction to complete before
  3960. * issuing a reset. */
  3961. bnx2_wait_dma_complete(bp);
  3962. /* Wait for the firmware to tell us it is ok to issue a reset. */
  3963. bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT0 | reset_code, 1, 1);
  3964. /* Deposit a driver reset signature so the firmware knows that
  3965. * this is a soft reset. */
  3966. bnx2_shmem_wr(bp, BNX2_DRV_RESET_SIGNATURE,
  3967. BNX2_DRV_RESET_SIGNATURE_MAGIC);
  3968. /* Do a dummy read to force the chip to complete all current transaction
  3969. * before we issue a reset. */
  3970. val = BNX2_RD(bp, BNX2_MISC_ID);
  3971. if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
  3972. BNX2_WR(bp, BNX2_MISC_COMMAND, BNX2_MISC_COMMAND_SW_RESET);
  3973. BNX2_RD(bp, BNX2_MISC_COMMAND);
  3974. udelay(5);
  3975. val = BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
  3976. BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
  3977. BNX2_WR(bp, BNX2_PCICFG_MISC_CONFIG, val);
  3978. } else {
  3979. val = BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
  3980. BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
  3981. BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
  3982. /* Chip reset. */
  3983. BNX2_WR(bp, BNX2_PCICFG_MISC_CONFIG, val);
  3984. /* Reading back any register after chip reset will hang the
  3985. * bus on 5706 A0 and A1. The msleep below provides plenty
  3986. * of margin for write posting.
  3987. */
  3988. if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) ||
  3989. (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A1))
  3990. msleep(20);
  3991. /* Reset takes approximate 30 usec */
  3992. for (i = 0; i < 10; i++) {
  3993. val = BNX2_RD(bp, BNX2_PCICFG_MISC_CONFIG);
  3994. if ((val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
  3995. BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) == 0)
  3996. break;
  3997. udelay(10);
  3998. }
  3999. if (val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
  4000. BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) {
  4001. pr_err("Chip reset did not complete\n");
  4002. return -EBUSY;
  4003. }
  4004. }
  4005. /* Make sure byte swapping is properly configured. */
  4006. val = BNX2_RD(bp, BNX2_PCI_SWAP_DIAG0);
  4007. if (val != 0x01020304) {
  4008. pr_err("Chip not in correct endian mode\n");
  4009. return -ENODEV;
  4010. }
  4011. /* Wait for the firmware to finish its initialization. */
  4012. rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT1 | reset_code, 1, 0);
  4013. if (rc)
  4014. return rc;
  4015. spin_lock_bh(&bp->phy_lock);
  4016. old_port = bp->phy_port;
  4017. bnx2_init_fw_cap(bp);
  4018. if ((bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) &&
  4019. old_port != bp->phy_port)
  4020. bnx2_set_default_remote_link(bp);
  4021. spin_unlock_bh(&bp->phy_lock);
  4022. if (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) {
  4023. /* Adjust the voltage regular to two steps lower. The default
  4024. * of this register is 0x0000000e. */
  4025. BNX2_WR(bp, BNX2_MISC_VREG_CONTROL, 0x000000fa);
  4026. /* Remove bad rbuf memory from the free pool. */
  4027. rc = bnx2_alloc_bad_rbuf(bp);
  4028. }
  4029. if (bp->flags & BNX2_FLAG_USING_MSIX) {
  4030. bnx2_setup_msix_tbl(bp);
  4031. /* Prevent MSIX table reads and write from timing out */
  4032. BNX2_WR(bp, BNX2_MISC_ECO_HW_CTL,
  4033. BNX2_MISC_ECO_HW_CTL_LARGE_GRC_TMOUT_EN);
  4034. }
  4035. return rc;
  4036. }
  4037. static int
  4038. bnx2_init_chip(struct bnx2 *bp)
  4039. {
  4040. u32 val, mtu;
  4041. int rc, i;
  4042. /* Make sure the interrupt is not active. */
  4043. BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD, BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
  4044. val = BNX2_DMA_CONFIG_DATA_BYTE_SWAP |
  4045. BNX2_DMA_CONFIG_DATA_WORD_SWAP |
  4046. #ifdef __BIG_ENDIAN
  4047. BNX2_DMA_CONFIG_CNTL_BYTE_SWAP |
  4048. #endif
  4049. BNX2_DMA_CONFIG_CNTL_WORD_SWAP |
  4050. DMA_READ_CHANS << 12 |
  4051. DMA_WRITE_CHANS << 16;
  4052. val |= (0x2 << 20) | (1 << 11);
  4053. if ((bp->flags & BNX2_FLAG_PCIX) && (bp->bus_speed_mhz == 133))
  4054. val |= (1 << 23);
  4055. if ((BNX2_CHIP(bp) == BNX2_CHIP_5706) &&
  4056. (BNX2_CHIP_ID(bp) != BNX2_CHIP_ID_5706_A0) &&
  4057. !(bp->flags & BNX2_FLAG_PCIX))
  4058. val |= BNX2_DMA_CONFIG_CNTL_PING_PONG_DMA;
  4059. BNX2_WR(bp, BNX2_DMA_CONFIG, val);
  4060. if (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) {
  4061. val = BNX2_RD(bp, BNX2_TDMA_CONFIG);
  4062. val |= BNX2_TDMA_CONFIG_ONE_DMA;
  4063. BNX2_WR(bp, BNX2_TDMA_CONFIG, val);
  4064. }
  4065. if (bp->flags & BNX2_FLAG_PCIX) {
  4066. u16 val16;
  4067. pci_read_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
  4068. &val16);
  4069. pci_write_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
  4070. val16 & ~PCI_X_CMD_ERO);
  4071. }
  4072. BNX2_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
  4073. BNX2_MISC_ENABLE_SET_BITS_HOST_COALESCE_ENABLE |
  4074. BNX2_MISC_ENABLE_STATUS_BITS_RX_V2P_ENABLE |
  4075. BNX2_MISC_ENABLE_STATUS_BITS_CONTEXT_ENABLE);
  4076. /* Initialize context mapping and zero out the quick contexts. The
  4077. * context block must have already been enabled. */
  4078. if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
  4079. rc = bnx2_init_5709_context(bp);
  4080. if (rc)
  4081. return rc;
  4082. } else
  4083. bnx2_init_context(bp);
  4084. if ((rc = bnx2_init_cpus(bp)) != 0)
  4085. return rc;
  4086. bnx2_init_nvram(bp);
  4087. bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
  4088. val = BNX2_RD(bp, BNX2_MQ_CONFIG);
  4089. val &= ~BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE;
  4090. val |= BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE_256;
  4091. if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
  4092. val |= BNX2_MQ_CONFIG_BIN_MQ_MODE;
  4093. if (BNX2_CHIP_REV(bp) == BNX2_CHIP_REV_Ax)
  4094. val |= BNX2_MQ_CONFIG_HALT_DIS;
  4095. }
  4096. BNX2_WR(bp, BNX2_MQ_CONFIG, val);
  4097. val = 0x10000 + (MAX_CID_CNT * MB_KERNEL_CTX_SIZE);
  4098. BNX2_WR(bp, BNX2_MQ_KNL_BYP_WIND_START, val);
  4099. BNX2_WR(bp, BNX2_MQ_KNL_WIND_END, val);
  4100. val = (BNX2_PAGE_BITS - 8) << 24;
  4101. BNX2_WR(bp, BNX2_RV2P_CONFIG, val);
  4102. /* Configure page size. */
  4103. val = BNX2_RD(bp, BNX2_TBDR_CONFIG);
  4104. val &= ~BNX2_TBDR_CONFIG_PAGE_SIZE;
  4105. val |= (BNX2_PAGE_BITS - 8) << 24 | 0x40;
  4106. BNX2_WR(bp, BNX2_TBDR_CONFIG, val);
  4107. val = bp->mac_addr[0] +
  4108. (bp->mac_addr[1] << 8) +
  4109. (bp->mac_addr[2] << 16) +
  4110. bp->mac_addr[3] +
  4111. (bp->mac_addr[4] << 8) +
  4112. (bp->mac_addr[5] << 16);
  4113. BNX2_WR(bp, BNX2_EMAC_BACKOFF_SEED, val);
  4114. /* Program the MTU. Also include 4 bytes for CRC32. */
  4115. mtu = bp->dev->mtu;
  4116. val = mtu + ETH_HLEN + ETH_FCS_LEN;
  4117. if (val > (MAX_ETHERNET_PACKET_SIZE + ETH_HLEN + 4))
  4118. val |= BNX2_EMAC_RX_MTU_SIZE_JUMBO_ENA;
  4119. BNX2_WR(bp, BNX2_EMAC_RX_MTU_SIZE, val);
  4120. if (mtu < ETH_DATA_LEN)
  4121. mtu = ETH_DATA_LEN;
  4122. bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG, BNX2_RBUF_CONFIG_VAL(mtu));
  4123. bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG2, BNX2_RBUF_CONFIG2_VAL(mtu));
  4124. bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG3, BNX2_RBUF_CONFIG3_VAL(mtu));
  4125. memset(bp->bnx2_napi[0].status_blk.msi, 0, bp->status_stats_size);
  4126. for (i = 0; i < BNX2_MAX_MSIX_VEC; i++)
  4127. bp->bnx2_napi[i].last_status_idx = 0;
  4128. bp->idle_chk_status_idx = 0xffff;
  4129. /* Set up how to generate a link change interrupt. */
  4130. BNX2_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
  4131. BNX2_WR(bp, BNX2_HC_STATUS_ADDR_L,
  4132. (u64) bp->status_blk_mapping & 0xffffffff);
  4133. BNX2_WR(bp, BNX2_HC_STATUS_ADDR_H, (u64) bp->status_blk_mapping >> 32);
  4134. BNX2_WR(bp, BNX2_HC_STATISTICS_ADDR_L,
  4135. (u64) bp->stats_blk_mapping & 0xffffffff);
  4136. BNX2_WR(bp, BNX2_HC_STATISTICS_ADDR_H,
  4137. (u64) bp->stats_blk_mapping >> 32);
  4138. BNX2_WR(bp, BNX2_HC_TX_QUICK_CONS_TRIP,
  4139. (bp->tx_quick_cons_trip_int << 16) | bp->tx_quick_cons_trip);
  4140. BNX2_WR(bp, BNX2_HC_RX_QUICK_CONS_TRIP,
  4141. (bp->rx_quick_cons_trip_int << 16) | bp->rx_quick_cons_trip);
  4142. BNX2_WR(bp, BNX2_HC_COMP_PROD_TRIP,
  4143. (bp->comp_prod_trip_int << 16) | bp->comp_prod_trip);
  4144. BNX2_WR(bp, BNX2_HC_TX_TICKS, (bp->tx_ticks_int << 16) | bp->tx_ticks);
  4145. BNX2_WR(bp, BNX2_HC_RX_TICKS, (bp->rx_ticks_int << 16) | bp->rx_ticks);
  4146. BNX2_WR(bp, BNX2_HC_COM_TICKS,
  4147. (bp->com_ticks_int << 16) | bp->com_ticks);
  4148. BNX2_WR(bp, BNX2_HC_CMD_TICKS,
  4149. (bp->cmd_ticks_int << 16) | bp->cmd_ticks);
  4150. if (bp->flags & BNX2_FLAG_BROKEN_STATS)
  4151. BNX2_WR(bp, BNX2_HC_STATS_TICKS, 0);
  4152. else
  4153. BNX2_WR(bp, BNX2_HC_STATS_TICKS, bp->stats_ticks);
  4154. BNX2_WR(bp, BNX2_HC_STAT_COLLECT_TICKS, 0xbb8); /* 3ms */
  4155. if (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A1)
  4156. val = BNX2_HC_CONFIG_COLLECT_STATS;
  4157. else {
  4158. val = BNX2_HC_CONFIG_RX_TMR_MODE | BNX2_HC_CONFIG_TX_TMR_MODE |
  4159. BNX2_HC_CONFIG_COLLECT_STATS;
  4160. }
  4161. if (bp->flags & BNX2_FLAG_USING_MSIX) {
  4162. BNX2_WR(bp, BNX2_HC_MSIX_BIT_VECTOR,
  4163. BNX2_HC_MSIX_BIT_VECTOR_VAL);
  4164. val |= BNX2_HC_CONFIG_SB_ADDR_INC_128B;
  4165. }
  4166. if (bp->flags & BNX2_FLAG_ONE_SHOT_MSI)
  4167. val |= BNX2_HC_CONFIG_ONE_SHOT | BNX2_HC_CONFIG_USE_INT_PARAM;
  4168. BNX2_WR(bp, BNX2_HC_CONFIG, val);
  4169. if (bp->rx_ticks < 25)
  4170. bnx2_reg_wr_ind(bp, BNX2_FW_RX_LOW_LATENCY, 1);
  4171. else
  4172. bnx2_reg_wr_ind(bp, BNX2_FW_RX_LOW_LATENCY, 0);
  4173. for (i = 1; i < bp->irq_nvecs; i++) {
  4174. u32 base = ((i - 1) * BNX2_HC_SB_CONFIG_SIZE) +
  4175. BNX2_HC_SB_CONFIG_1;
  4176. BNX2_WR(bp, base,
  4177. BNX2_HC_SB_CONFIG_1_TX_TMR_MODE |
  4178. BNX2_HC_SB_CONFIG_1_RX_TMR_MODE |
  4179. BNX2_HC_SB_CONFIG_1_ONE_SHOT);
  4180. BNX2_WR(bp, base + BNX2_HC_TX_QUICK_CONS_TRIP_OFF,
  4181. (bp->tx_quick_cons_trip_int << 16) |
  4182. bp->tx_quick_cons_trip);
  4183. BNX2_WR(bp, base + BNX2_HC_TX_TICKS_OFF,
  4184. (bp->tx_ticks_int << 16) | bp->tx_ticks);
  4185. BNX2_WR(bp, base + BNX2_HC_RX_QUICK_CONS_TRIP_OFF,
  4186. (bp->rx_quick_cons_trip_int << 16) |
  4187. bp->rx_quick_cons_trip);
  4188. BNX2_WR(bp, base + BNX2_HC_RX_TICKS_OFF,
  4189. (bp->rx_ticks_int << 16) | bp->rx_ticks);
  4190. }
  4191. /* Clear internal stats counters. */
  4192. BNX2_WR(bp, BNX2_HC_COMMAND, BNX2_HC_COMMAND_CLR_STAT_NOW);
  4193. BNX2_WR(bp, BNX2_HC_ATTN_BITS_ENABLE, STATUS_ATTN_EVENTS);
  4194. /* Initialize the receive filter. */
  4195. bnx2_set_rx_mode(bp->dev);
  4196. if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
  4197. val = BNX2_RD(bp, BNX2_MISC_NEW_CORE_CTL);
  4198. val |= BNX2_MISC_NEW_CORE_CTL_DMA_ENABLE;
  4199. BNX2_WR(bp, BNX2_MISC_NEW_CORE_CTL, val);
  4200. }
  4201. rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT2 | BNX2_DRV_MSG_CODE_RESET,
  4202. 1, 0);
  4203. BNX2_WR(bp, BNX2_MISC_ENABLE_SET_BITS, BNX2_MISC_ENABLE_DEFAULT);
  4204. BNX2_RD(bp, BNX2_MISC_ENABLE_SET_BITS);
  4205. udelay(20);
  4206. bp->hc_cmd = BNX2_RD(bp, BNX2_HC_COMMAND);
  4207. return rc;
  4208. }
  4209. static void
  4210. bnx2_clear_ring_states(struct bnx2 *bp)
  4211. {
  4212. struct bnx2_napi *bnapi;
  4213. struct bnx2_tx_ring_info *txr;
  4214. struct bnx2_rx_ring_info *rxr;
  4215. int i;
  4216. for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
  4217. bnapi = &bp->bnx2_napi[i];
  4218. txr = &bnapi->tx_ring;
  4219. rxr = &bnapi->rx_ring;
  4220. txr->tx_cons = 0;
  4221. txr->hw_tx_cons = 0;
  4222. rxr->rx_prod_bseq = 0;
  4223. rxr->rx_prod = 0;
  4224. rxr->rx_cons = 0;
  4225. rxr->rx_pg_prod = 0;
  4226. rxr->rx_pg_cons = 0;
  4227. }
  4228. }
  4229. static void
  4230. bnx2_init_tx_context(struct bnx2 *bp, u32 cid, struct bnx2_tx_ring_info *txr)
  4231. {
  4232. u32 val, offset0, offset1, offset2, offset3;
  4233. u32 cid_addr = GET_CID_ADDR(cid);
  4234. if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
  4235. offset0 = BNX2_L2CTX_TYPE_XI;
  4236. offset1 = BNX2_L2CTX_CMD_TYPE_XI;
  4237. offset2 = BNX2_L2CTX_TBDR_BHADDR_HI_XI;
  4238. offset3 = BNX2_L2CTX_TBDR_BHADDR_LO_XI;
  4239. } else {
  4240. offset0 = BNX2_L2CTX_TYPE;
  4241. offset1 = BNX2_L2CTX_CMD_TYPE;
  4242. offset2 = BNX2_L2CTX_TBDR_BHADDR_HI;
  4243. offset3 = BNX2_L2CTX_TBDR_BHADDR_LO;
  4244. }
  4245. val = BNX2_L2CTX_TYPE_TYPE_L2 | BNX2_L2CTX_TYPE_SIZE_L2;
  4246. bnx2_ctx_wr(bp, cid_addr, offset0, val);
  4247. val = BNX2_L2CTX_CMD_TYPE_TYPE_L2 | (8 << 16);
  4248. bnx2_ctx_wr(bp, cid_addr, offset1, val);
  4249. val = (u64) txr->tx_desc_mapping >> 32;
  4250. bnx2_ctx_wr(bp, cid_addr, offset2, val);
  4251. val = (u64) txr->tx_desc_mapping & 0xffffffff;
  4252. bnx2_ctx_wr(bp, cid_addr, offset3, val);
  4253. }
  4254. static void
  4255. bnx2_init_tx_ring(struct bnx2 *bp, int ring_num)
  4256. {
  4257. struct bnx2_tx_bd *txbd;
  4258. u32 cid = TX_CID;
  4259. struct bnx2_napi *bnapi;
  4260. struct bnx2_tx_ring_info *txr;
  4261. bnapi = &bp->bnx2_napi[ring_num];
  4262. txr = &bnapi->tx_ring;
  4263. if (ring_num == 0)
  4264. cid = TX_CID;
  4265. else
  4266. cid = TX_TSS_CID + ring_num - 1;
  4267. bp->tx_wake_thresh = bp->tx_ring_size / 2;
  4268. txbd = &txr->tx_desc_ring[BNX2_MAX_TX_DESC_CNT];
  4269. txbd->tx_bd_haddr_hi = (u64) txr->tx_desc_mapping >> 32;
  4270. txbd->tx_bd_haddr_lo = (u64) txr->tx_desc_mapping & 0xffffffff;
  4271. txr->tx_prod = 0;
  4272. txr->tx_prod_bseq = 0;
  4273. txr->tx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BIDX;
  4274. txr->tx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BSEQ;
  4275. bnx2_init_tx_context(bp, cid, txr);
  4276. }
  4277. static void
  4278. bnx2_init_rxbd_rings(struct bnx2_rx_bd *rx_ring[], dma_addr_t dma[],
  4279. u32 buf_size, int num_rings)
  4280. {
  4281. int i;
  4282. struct bnx2_rx_bd *rxbd;
  4283. for (i = 0; i < num_rings; i++) {
  4284. int j;
  4285. rxbd = &rx_ring[i][0];
  4286. for (j = 0; j < BNX2_MAX_RX_DESC_CNT; j++, rxbd++) {
  4287. rxbd->rx_bd_len = buf_size;
  4288. rxbd->rx_bd_flags = RX_BD_FLAGS_START | RX_BD_FLAGS_END;
  4289. }
  4290. if (i == (num_rings - 1))
  4291. j = 0;
  4292. else
  4293. j = i + 1;
  4294. rxbd->rx_bd_haddr_hi = (u64) dma[j] >> 32;
  4295. rxbd->rx_bd_haddr_lo = (u64) dma[j] & 0xffffffff;
  4296. }
  4297. }
  4298. static void
  4299. bnx2_init_rx_ring(struct bnx2 *bp, int ring_num)
  4300. {
  4301. int i;
  4302. u16 prod, ring_prod;
  4303. u32 cid, rx_cid_addr, val;
  4304. struct bnx2_napi *bnapi = &bp->bnx2_napi[ring_num];
  4305. struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
  4306. if (ring_num == 0)
  4307. cid = RX_CID;
  4308. else
  4309. cid = RX_RSS_CID + ring_num - 1;
  4310. rx_cid_addr = GET_CID_ADDR(cid);
  4311. bnx2_init_rxbd_rings(rxr->rx_desc_ring, rxr->rx_desc_mapping,
  4312. bp->rx_buf_use_size, bp->rx_max_ring);
  4313. bnx2_init_rx_context(bp, cid);
  4314. if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
  4315. val = BNX2_RD(bp, BNX2_MQ_MAP_L2_5);
  4316. BNX2_WR(bp, BNX2_MQ_MAP_L2_5, val | BNX2_MQ_MAP_L2_5_ARM);
  4317. }
  4318. bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, 0);
  4319. if (bp->rx_pg_ring_size) {
  4320. bnx2_init_rxbd_rings(rxr->rx_pg_desc_ring,
  4321. rxr->rx_pg_desc_mapping,
  4322. PAGE_SIZE, bp->rx_max_pg_ring);
  4323. val = (bp->rx_buf_use_size << 16) | PAGE_SIZE;
  4324. bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, val);
  4325. bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_RBDC_KEY,
  4326. BNX2_L2CTX_RBDC_JUMBO_KEY - ring_num);
  4327. val = (u64) rxr->rx_pg_desc_mapping[0] >> 32;
  4328. bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_HI, val);
  4329. val = (u64) rxr->rx_pg_desc_mapping[0] & 0xffffffff;
  4330. bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_LO, val);
  4331. if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
  4332. BNX2_WR(bp, BNX2_MQ_MAP_L2_3, BNX2_MQ_MAP_L2_3_DEFAULT);
  4333. }
  4334. val = (u64) rxr->rx_desc_mapping[0] >> 32;
  4335. bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_HI, val);
  4336. val = (u64) rxr->rx_desc_mapping[0] & 0xffffffff;
  4337. bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_LO, val);
  4338. ring_prod = prod = rxr->rx_pg_prod;
  4339. for (i = 0; i < bp->rx_pg_ring_size; i++) {
  4340. if (bnx2_alloc_rx_page(bp, rxr, ring_prod, GFP_KERNEL) < 0) {
  4341. netdev_warn(bp->dev, "init'ed rx page ring %d with %d/%d pages only\n",
  4342. ring_num, i, bp->rx_pg_ring_size);
  4343. break;
  4344. }
  4345. prod = BNX2_NEXT_RX_BD(prod);
  4346. ring_prod = BNX2_RX_PG_RING_IDX(prod);
  4347. }
  4348. rxr->rx_pg_prod = prod;
  4349. ring_prod = prod = rxr->rx_prod;
  4350. for (i = 0; i < bp->rx_ring_size; i++) {
  4351. if (bnx2_alloc_rx_data(bp, rxr, ring_prod, GFP_KERNEL) < 0) {
  4352. netdev_warn(bp->dev, "init'ed rx ring %d with %d/%d skbs only\n",
  4353. ring_num, i, bp->rx_ring_size);
  4354. break;
  4355. }
  4356. prod = BNX2_NEXT_RX_BD(prod);
  4357. ring_prod = BNX2_RX_RING_IDX(prod);
  4358. }
  4359. rxr->rx_prod = prod;
  4360. rxr->rx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_BDIDX;
  4361. rxr->rx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_BSEQ;
  4362. rxr->rx_pg_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_PG_BDIDX;
  4363. BNX2_WR16(bp, rxr->rx_pg_bidx_addr, rxr->rx_pg_prod);
  4364. BNX2_WR16(bp, rxr->rx_bidx_addr, prod);
  4365. BNX2_WR(bp, rxr->rx_bseq_addr, rxr->rx_prod_bseq);
  4366. }
  4367. static void
  4368. bnx2_init_all_rings(struct bnx2 *bp)
  4369. {
  4370. int i;
  4371. u32 val;
  4372. bnx2_clear_ring_states(bp);
  4373. BNX2_WR(bp, BNX2_TSCH_TSS_CFG, 0);
  4374. for (i = 0; i < bp->num_tx_rings; i++)
  4375. bnx2_init_tx_ring(bp, i);
  4376. if (bp->num_tx_rings > 1)
  4377. BNX2_WR(bp, BNX2_TSCH_TSS_CFG, ((bp->num_tx_rings - 1) << 24) |
  4378. (TX_TSS_CID << 7));
  4379. BNX2_WR(bp, BNX2_RLUP_RSS_CONFIG, 0);
  4380. bnx2_reg_wr_ind(bp, BNX2_RXP_SCRATCH_RSS_TBL_SZ, 0);
  4381. for (i = 0; i < bp->num_rx_rings; i++)
  4382. bnx2_init_rx_ring(bp, i);
  4383. if (bp->num_rx_rings > 1) {
  4384. u32 tbl_32 = 0;
  4385. for (i = 0; i < BNX2_RXP_SCRATCH_RSS_TBL_MAX_ENTRIES; i++) {
  4386. int shift = (i % 8) << 2;
  4387. tbl_32 |= (i % (bp->num_rx_rings - 1)) << shift;
  4388. if ((i % 8) == 7) {
  4389. BNX2_WR(bp, BNX2_RLUP_RSS_DATA, tbl_32);
  4390. BNX2_WR(bp, BNX2_RLUP_RSS_COMMAND, (i >> 3) |
  4391. BNX2_RLUP_RSS_COMMAND_RSS_WRITE_MASK |
  4392. BNX2_RLUP_RSS_COMMAND_WRITE |
  4393. BNX2_RLUP_RSS_COMMAND_HASH_MASK);
  4394. tbl_32 = 0;
  4395. }
  4396. }
  4397. val = BNX2_RLUP_RSS_CONFIG_IPV4_RSS_TYPE_ALL_XI |
  4398. BNX2_RLUP_RSS_CONFIG_IPV6_RSS_TYPE_ALL_XI;
  4399. BNX2_WR(bp, BNX2_RLUP_RSS_CONFIG, val);
  4400. }
  4401. }
  4402. static u32 bnx2_find_max_ring(u32 ring_size, u32 max_size)
  4403. {
  4404. u32 max, num_rings = 1;
  4405. while (ring_size > BNX2_MAX_RX_DESC_CNT) {
  4406. ring_size -= BNX2_MAX_RX_DESC_CNT;
  4407. num_rings++;
  4408. }
  4409. /* round to next power of 2 */
  4410. max = max_size;
  4411. while ((max & num_rings) == 0)
  4412. max >>= 1;
  4413. if (num_rings != max)
  4414. max <<= 1;
  4415. return max;
  4416. }
  4417. static void
  4418. bnx2_set_rx_ring_size(struct bnx2 *bp, u32 size)
  4419. {
  4420. u32 rx_size, rx_space, jumbo_size;
  4421. /* 8 for CRC and VLAN */
  4422. rx_size = bp->dev->mtu + ETH_HLEN + BNX2_RX_OFFSET + 8;
  4423. rx_space = SKB_DATA_ALIGN(rx_size + BNX2_RX_ALIGN) + NET_SKB_PAD +
  4424. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  4425. bp->rx_copy_thresh = BNX2_RX_COPY_THRESH;
  4426. bp->rx_pg_ring_size = 0;
  4427. bp->rx_max_pg_ring = 0;
  4428. bp->rx_max_pg_ring_idx = 0;
  4429. if ((rx_space > PAGE_SIZE) && !(bp->flags & BNX2_FLAG_JUMBO_BROKEN)) {
  4430. int pages = PAGE_ALIGN(bp->dev->mtu - 40) >> PAGE_SHIFT;
  4431. jumbo_size = size * pages;
  4432. if (jumbo_size > BNX2_MAX_TOTAL_RX_PG_DESC_CNT)
  4433. jumbo_size = BNX2_MAX_TOTAL_RX_PG_DESC_CNT;
  4434. bp->rx_pg_ring_size = jumbo_size;
  4435. bp->rx_max_pg_ring = bnx2_find_max_ring(jumbo_size,
  4436. BNX2_MAX_RX_PG_RINGS);
  4437. bp->rx_max_pg_ring_idx =
  4438. (bp->rx_max_pg_ring * BNX2_RX_DESC_CNT) - 1;
  4439. rx_size = BNX2_RX_COPY_THRESH + BNX2_RX_OFFSET;
  4440. bp->rx_copy_thresh = 0;
  4441. }
  4442. bp->rx_buf_use_size = rx_size;
  4443. /* hw alignment + build_skb() overhead*/
  4444. bp->rx_buf_size = SKB_DATA_ALIGN(bp->rx_buf_use_size + BNX2_RX_ALIGN) +
  4445. NET_SKB_PAD + SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  4446. bp->rx_jumbo_thresh = rx_size - BNX2_RX_OFFSET;
  4447. bp->rx_ring_size = size;
  4448. bp->rx_max_ring = bnx2_find_max_ring(size, BNX2_MAX_RX_RINGS);
  4449. bp->rx_max_ring_idx = (bp->rx_max_ring * BNX2_RX_DESC_CNT) - 1;
  4450. }
  4451. static void
  4452. bnx2_free_tx_skbs(struct bnx2 *bp)
  4453. {
  4454. int i;
  4455. for (i = 0; i < bp->num_tx_rings; i++) {
  4456. struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
  4457. struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
  4458. int j;
  4459. if (!txr->tx_buf_ring)
  4460. continue;
  4461. for (j = 0; j < BNX2_TX_DESC_CNT; ) {
  4462. struct bnx2_sw_tx_bd *tx_buf = &txr->tx_buf_ring[j];
  4463. struct sk_buff *skb = tx_buf->skb;
  4464. int k, last;
  4465. if (!skb) {
  4466. j = BNX2_NEXT_TX_BD(j);
  4467. continue;
  4468. }
  4469. dma_unmap_single(&bp->pdev->dev,
  4470. dma_unmap_addr(tx_buf, mapping),
  4471. skb_headlen(skb),
  4472. PCI_DMA_TODEVICE);
  4473. tx_buf->skb = NULL;
  4474. last = tx_buf->nr_frags;
  4475. j = BNX2_NEXT_TX_BD(j);
  4476. for (k = 0; k < last; k++, j = BNX2_NEXT_TX_BD(j)) {
  4477. tx_buf = &txr->tx_buf_ring[BNX2_TX_RING_IDX(j)];
  4478. dma_unmap_page(&bp->pdev->dev,
  4479. dma_unmap_addr(tx_buf, mapping),
  4480. skb_frag_size(&skb_shinfo(skb)->frags[k]),
  4481. PCI_DMA_TODEVICE);
  4482. }
  4483. dev_kfree_skb(skb);
  4484. }
  4485. netdev_tx_reset_queue(netdev_get_tx_queue(bp->dev, i));
  4486. }
  4487. }
  4488. static void
  4489. bnx2_free_rx_skbs(struct bnx2 *bp)
  4490. {
  4491. int i;
  4492. for (i = 0; i < bp->num_rx_rings; i++) {
  4493. struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
  4494. struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
  4495. int j;
  4496. if (!rxr->rx_buf_ring)
  4497. return;
  4498. for (j = 0; j < bp->rx_max_ring_idx; j++) {
  4499. struct bnx2_sw_bd *rx_buf = &rxr->rx_buf_ring[j];
  4500. u8 *data = rx_buf->data;
  4501. if (!data)
  4502. continue;
  4503. dma_unmap_single(&bp->pdev->dev,
  4504. dma_unmap_addr(rx_buf, mapping),
  4505. bp->rx_buf_use_size,
  4506. PCI_DMA_FROMDEVICE);
  4507. rx_buf->data = NULL;
  4508. kfree(data);
  4509. }
  4510. for (j = 0; j < bp->rx_max_pg_ring_idx; j++)
  4511. bnx2_free_rx_page(bp, rxr, j);
  4512. }
  4513. }
  4514. static void
  4515. bnx2_free_skbs(struct bnx2 *bp)
  4516. {
  4517. bnx2_free_tx_skbs(bp);
  4518. bnx2_free_rx_skbs(bp);
  4519. }
  4520. static int
  4521. bnx2_reset_nic(struct bnx2 *bp, u32 reset_code)
  4522. {
  4523. int rc;
  4524. rc = bnx2_reset_chip(bp, reset_code);
  4525. bnx2_free_skbs(bp);
  4526. if (rc)
  4527. return rc;
  4528. if ((rc = bnx2_init_chip(bp)) != 0)
  4529. return rc;
  4530. bnx2_init_all_rings(bp);
  4531. return 0;
  4532. }
  4533. static int
  4534. bnx2_init_nic(struct bnx2 *bp, int reset_phy)
  4535. {
  4536. int rc;
  4537. if ((rc = bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET)) != 0)
  4538. return rc;
  4539. spin_lock_bh(&bp->phy_lock);
  4540. bnx2_init_phy(bp, reset_phy);
  4541. bnx2_set_link(bp);
  4542. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  4543. bnx2_remote_phy_event(bp);
  4544. spin_unlock_bh(&bp->phy_lock);
  4545. return 0;
  4546. }
  4547. static int
  4548. bnx2_shutdown_chip(struct bnx2 *bp)
  4549. {
  4550. u32 reset_code;
  4551. if (bp->flags & BNX2_FLAG_NO_WOL)
  4552. reset_code = BNX2_DRV_MSG_CODE_UNLOAD_LNK_DN;
  4553. else if (bp->wol)
  4554. reset_code = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
  4555. else
  4556. reset_code = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
  4557. return bnx2_reset_chip(bp, reset_code);
  4558. }
  4559. static int
  4560. bnx2_test_registers(struct bnx2 *bp)
  4561. {
  4562. int ret;
  4563. int i, is_5709;
  4564. static const struct {
  4565. u16 offset;
  4566. u16 flags;
  4567. #define BNX2_FL_NOT_5709 1
  4568. u32 rw_mask;
  4569. u32 ro_mask;
  4570. } reg_tbl[] = {
  4571. { 0x006c, 0, 0x00000000, 0x0000003f },
  4572. { 0x0090, 0, 0xffffffff, 0x00000000 },
  4573. { 0x0094, 0, 0x00000000, 0x00000000 },
  4574. { 0x0404, BNX2_FL_NOT_5709, 0x00003f00, 0x00000000 },
  4575. { 0x0418, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
  4576. { 0x041c, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
  4577. { 0x0420, BNX2_FL_NOT_5709, 0x00000000, 0x80ffffff },
  4578. { 0x0424, BNX2_FL_NOT_5709, 0x00000000, 0x00000000 },
  4579. { 0x0428, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
  4580. { 0x0450, BNX2_FL_NOT_5709, 0x00000000, 0x0000ffff },
  4581. { 0x0454, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
  4582. { 0x0458, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
  4583. { 0x0808, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
  4584. { 0x0854, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
  4585. { 0x0868, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
  4586. { 0x086c, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
  4587. { 0x0870, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
  4588. { 0x0874, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
  4589. { 0x0c00, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
  4590. { 0x0c04, BNX2_FL_NOT_5709, 0x00000000, 0x03ff0001 },
  4591. { 0x0c08, BNX2_FL_NOT_5709, 0x0f0ff073, 0x00000000 },
  4592. { 0x1000, 0, 0x00000000, 0x00000001 },
  4593. { 0x1004, BNX2_FL_NOT_5709, 0x00000000, 0x000f0001 },
  4594. { 0x1408, 0, 0x01c00800, 0x00000000 },
  4595. { 0x149c, 0, 0x8000ffff, 0x00000000 },
  4596. { 0x14a8, 0, 0x00000000, 0x000001ff },
  4597. { 0x14ac, 0, 0x0fffffff, 0x10000000 },
  4598. { 0x14b0, 0, 0x00000002, 0x00000001 },
  4599. { 0x14b8, 0, 0x00000000, 0x00000000 },
  4600. { 0x14c0, 0, 0x00000000, 0x00000009 },
  4601. { 0x14c4, 0, 0x00003fff, 0x00000000 },
  4602. { 0x14cc, 0, 0x00000000, 0x00000001 },
  4603. { 0x14d0, 0, 0xffffffff, 0x00000000 },
  4604. { 0x1800, 0, 0x00000000, 0x00000001 },
  4605. { 0x1804, 0, 0x00000000, 0x00000003 },
  4606. { 0x2800, 0, 0x00000000, 0x00000001 },
  4607. { 0x2804, 0, 0x00000000, 0x00003f01 },
  4608. { 0x2808, 0, 0x0f3f3f03, 0x00000000 },
  4609. { 0x2810, 0, 0xffff0000, 0x00000000 },
  4610. { 0x2814, 0, 0xffff0000, 0x00000000 },
  4611. { 0x2818, 0, 0xffff0000, 0x00000000 },
  4612. { 0x281c, 0, 0xffff0000, 0x00000000 },
  4613. { 0x2834, 0, 0xffffffff, 0x00000000 },
  4614. { 0x2840, 0, 0x00000000, 0xffffffff },
  4615. { 0x2844, 0, 0x00000000, 0xffffffff },
  4616. { 0x2848, 0, 0xffffffff, 0x00000000 },
  4617. { 0x284c, 0, 0xf800f800, 0x07ff07ff },
  4618. { 0x2c00, 0, 0x00000000, 0x00000011 },
  4619. { 0x2c04, 0, 0x00000000, 0x00030007 },
  4620. { 0x3c00, 0, 0x00000000, 0x00000001 },
  4621. { 0x3c04, 0, 0x00000000, 0x00070000 },
  4622. { 0x3c08, 0, 0x00007f71, 0x07f00000 },
  4623. { 0x3c0c, 0, 0x1f3ffffc, 0x00000000 },
  4624. { 0x3c10, 0, 0xffffffff, 0x00000000 },
  4625. { 0x3c14, 0, 0x00000000, 0xffffffff },
  4626. { 0x3c18, 0, 0x00000000, 0xffffffff },
  4627. { 0x3c1c, 0, 0xfffff000, 0x00000000 },
  4628. { 0x3c20, 0, 0xffffff00, 0x00000000 },
  4629. { 0x5004, 0, 0x00000000, 0x0000007f },
  4630. { 0x5008, 0, 0x0f0007ff, 0x00000000 },
  4631. { 0x5c00, 0, 0x00000000, 0x00000001 },
  4632. { 0x5c04, 0, 0x00000000, 0x0003000f },
  4633. { 0x5c08, 0, 0x00000003, 0x00000000 },
  4634. { 0x5c0c, 0, 0x0000fff8, 0x00000000 },
  4635. { 0x5c10, 0, 0x00000000, 0xffffffff },
  4636. { 0x5c80, 0, 0x00000000, 0x0f7113f1 },
  4637. { 0x5c84, 0, 0x00000000, 0x0000f333 },
  4638. { 0x5c88, 0, 0x00000000, 0x00077373 },
  4639. { 0x5c8c, 0, 0x00000000, 0x0007f737 },
  4640. { 0x6808, 0, 0x0000ff7f, 0x00000000 },
  4641. { 0x680c, 0, 0xffffffff, 0x00000000 },
  4642. { 0x6810, 0, 0xffffffff, 0x00000000 },
  4643. { 0x6814, 0, 0xffffffff, 0x00000000 },
  4644. { 0x6818, 0, 0xffffffff, 0x00000000 },
  4645. { 0x681c, 0, 0xffffffff, 0x00000000 },
  4646. { 0x6820, 0, 0x00ff00ff, 0x00000000 },
  4647. { 0x6824, 0, 0x00ff00ff, 0x00000000 },
  4648. { 0x6828, 0, 0x00ff00ff, 0x00000000 },
  4649. { 0x682c, 0, 0x03ff03ff, 0x00000000 },
  4650. { 0x6830, 0, 0x03ff03ff, 0x00000000 },
  4651. { 0x6834, 0, 0x03ff03ff, 0x00000000 },
  4652. { 0x6838, 0, 0x03ff03ff, 0x00000000 },
  4653. { 0x683c, 0, 0x0000ffff, 0x00000000 },
  4654. { 0x6840, 0, 0x00000ff0, 0x00000000 },
  4655. { 0x6844, 0, 0x00ffff00, 0x00000000 },
  4656. { 0x684c, 0, 0xffffffff, 0x00000000 },
  4657. { 0x6850, 0, 0x7f7f7f7f, 0x00000000 },
  4658. { 0x6854, 0, 0x7f7f7f7f, 0x00000000 },
  4659. { 0x6858, 0, 0x7f7f7f7f, 0x00000000 },
  4660. { 0x685c, 0, 0x7f7f7f7f, 0x00000000 },
  4661. { 0x6908, 0, 0x00000000, 0x0001ff0f },
  4662. { 0x690c, 0, 0x00000000, 0x0ffe00f0 },
  4663. { 0xffff, 0, 0x00000000, 0x00000000 },
  4664. };
  4665. ret = 0;
  4666. is_5709 = 0;
  4667. if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
  4668. is_5709 = 1;
  4669. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  4670. u32 offset, rw_mask, ro_mask, save_val, val;
  4671. u16 flags = reg_tbl[i].flags;
  4672. if (is_5709 && (flags & BNX2_FL_NOT_5709))
  4673. continue;
  4674. offset = (u32) reg_tbl[i].offset;
  4675. rw_mask = reg_tbl[i].rw_mask;
  4676. ro_mask = reg_tbl[i].ro_mask;
  4677. save_val = readl(bp->regview + offset);
  4678. writel(0, bp->regview + offset);
  4679. val = readl(bp->regview + offset);
  4680. if ((val & rw_mask) != 0) {
  4681. goto reg_test_err;
  4682. }
  4683. if ((val & ro_mask) != (save_val & ro_mask)) {
  4684. goto reg_test_err;
  4685. }
  4686. writel(0xffffffff, bp->regview + offset);
  4687. val = readl(bp->regview + offset);
  4688. if ((val & rw_mask) != rw_mask) {
  4689. goto reg_test_err;
  4690. }
  4691. if ((val & ro_mask) != (save_val & ro_mask)) {
  4692. goto reg_test_err;
  4693. }
  4694. writel(save_val, bp->regview + offset);
  4695. continue;
  4696. reg_test_err:
  4697. writel(save_val, bp->regview + offset);
  4698. ret = -ENODEV;
  4699. break;
  4700. }
  4701. return ret;
  4702. }
  4703. static int
  4704. bnx2_do_mem_test(struct bnx2 *bp, u32 start, u32 size)
  4705. {
  4706. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0x55555555,
  4707. 0xaaaaaaaa , 0xaa55aa55, 0x55aa55aa };
  4708. int i;
  4709. for (i = 0; i < sizeof(test_pattern) / 4; i++) {
  4710. u32 offset;
  4711. for (offset = 0; offset < size; offset += 4) {
  4712. bnx2_reg_wr_ind(bp, start + offset, test_pattern[i]);
  4713. if (bnx2_reg_rd_ind(bp, start + offset) !=
  4714. test_pattern[i]) {
  4715. return -ENODEV;
  4716. }
  4717. }
  4718. }
  4719. return 0;
  4720. }
  4721. static int
  4722. bnx2_test_memory(struct bnx2 *bp)
  4723. {
  4724. int ret = 0;
  4725. int i;
  4726. static struct mem_entry {
  4727. u32 offset;
  4728. u32 len;
  4729. } mem_tbl_5706[] = {
  4730. { 0x60000, 0x4000 },
  4731. { 0xa0000, 0x3000 },
  4732. { 0xe0000, 0x4000 },
  4733. { 0x120000, 0x4000 },
  4734. { 0x1a0000, 0x4000 },
  4735. { 0x160000, 0x4000 },
  4736. { 0xffffffff, 0 },
  4737. },
  4738. mem_tbl_5709[] = {
  4739. { 0x60000, 0x4000 },
  4740. { 0xa0000, 0x3000 },
  4741. { 0xe0000, 0x4000 },
  4742. { 0x120000, 0x4000 },
  4743. { 0x1a0000, 0x4000 },
  4744. { 0xffffffff, 0 },
  4745. };
  4746. struct mem_entry *mem_tbl;
  4747. if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
  4748. mem_tbl = mem_tbl_5709;
  4749. else
  4750. mem_tbl = mem_tbl_5706;
  4751. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  4752. if ((ret = bnx2_do_mem_test(bp, mem_tbl[i].offset,
  4753. mem_tbl[i].len)) != 0) {
  4754. return ret;
  4755. }
  4756. }
  4757. return ret;
  4758. }
  4759. #define BNX2_MAC_LOOPBACK 0
  4760. #define BNX2_PHY_LOOPBACK 1
  4761. static int
  4762. bnx2_run_loopback(struct bnx2 *bp, int loopback_mode)
  4763. {
  4764. unsigned int pkt_size, num_pkts, i;
  4765. struct sk_buff *skb;
  4766. u8 *data;
  4767. unsigned char *packet;
  4768. u16 rx_start_idx, rx_idx;
  4769. dma_addr_t map;
  4770. struct bnx2_tx_bd *txbd;
  4771. struct bnx2_sw_bd *rx_buf;
  4772. struct l2_fhdr *rx_hdr;
  4773. int ret = -ENODEV;
  4774. struct bnx2_napi *bnapi = &bp->bnx2_napi[0], *tx_napi;
  4775. struct bnx2_tx_ring_info *txr;
  4776. struct bnx2_rx_ring_info *rxr;
  4777. tx_napi = bnapi;
  4778. txr = &tx_napi->tx_ring;
  4779. rxr = &bnapi->rx_ring;
  4780. if (loopback_mode == BNX2_MAC_LOOPBACK) {
  4781. bp->loopback = MAC_LOOPBACK;
  4782. bnx2_set_mac_loopback(bp);
  4783. }
  4784. else if (loopback_mode == BNX2_PHY_LOOPBACK) {
  4785. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  4786. return 0;
  4787. bp->loopback = PHY_LOOPBACK;
  4788. bnx2_set_phy_loopback(bp);
  4789. }
  4790. else
  4791. return -EINVAL;
  4792. pkt_size = min(bp->dev->mtu + ETH_HLEN, bp->rx_jumbo_thresh - 4);
  4793. skb = netdev_alloc_skb(bp->dev, pkt_size);
  4794. if (!skb)
  4795. return -ENOMEM;
  4796. packet = skb_put(skb, pkt_size);
  4797. memcpy(packet, bp->dev->dev_addr, ETH_ALEN);
  4798. memset(packet + ETH_ALEN, 0x0, 8);
  4799. for (i = 14; i < pkt_size; i++)
  4800. packet[i] = (unsigned char) (i & 0xff);
  4801. map = dma_map_single(&bp->pdev->dev, skb->data, pkt_size,
  4802. PCI_DMA_TODEVICE);
  4803. if (dma_mapping_error(&bp->pdev->dev, map)) {
  4804. dev_kfree_skb(skb);
  4805. return -EIO;
  4806. }
  4807. BNX2_WR(bp, BNX2_HC_COMMAND,
  4808. bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
  4809. BNX2_RD(bp, BNX2_HC_COMMAND);
  4810. udelay(5);
  4811. rx_start_idx = bnx2_get_hw_rx_cons(bnapi);
  4812. num_pkts = 0;
  4813. txbd = &txr->tx_desc_ring[BNX2_TX_RING_IDX(txr->tx_prod)];
  4814. txbd->tx_bd_haddr_hi = (u64) map >> 32;
  4815. txbd->tx_bd_haddr_lo = (u64) map & 0xffffffff;
  4816. txbd->tx_bd_mss_nbytes = pkt_size;
  4817. txbd->tx_bd_vlan_tag_flags = TX_BD_FLAGS_START | TX_BD_FLAGS_END;
  4818. num_pkts++;
  4819. txr->tx_prod = BNX2_NEXT_TX_BD(txr->tx_prod);
  4820. txr->tx_prod_bseq += pkt_size;
  4821. BNX2_WR16(bp, txr->tx_bidx_addr, txr->tx_prod);
  4822. BNX2_WR(bp, txr->tx_bseq_addr, txr->tx_prod_bseq);
  4823. udelay(100);
  4824. BNX2_WR(bp, BNX2_HC_COMMAND,
  4825. bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
  4826. BNX2_RD(bp, BNX2_HC_COMMAND);
  4827. udelay(5);
  4828. dma_unmap_single(&bp->pdev->dev, map, pkt_size, PCI_DMA_TODEVICE);
  4829. dev_kfree_skb(skb);
  4830. if (bnx2_get_hw_tx_cons(tx_napi) != txr->tx_prod)
  4831. goto loopback_test_done;
  4832. rx_idx = bnx2_get_hw_rx_cons(bnapi);
  4833. if (rx_idx != rx_start_idx + num_pkts) {
  4834. goto loopback_test_done;
  4835. }
  4836. rx_buf = &rxr->rx_buf_ring[rx_start_idx];
  4837. data = rx_buf->data;
  4838. rx_hdr = get_l2_fhdr(data);
  4839. data = (u8 *)rx_hdr + BNX2_RX_OFFSET;
  4840. dma_sync_single_for_cpu(&bp->pdev->dev,
  4841. dma_unmap_addr(rx_buf, mapping),
  4842. bp->rx_buf_use_size, PCI_DMA_FROMDEVICE);
  4843. if (rx_hdr->l2_fhdr_status &
  4844. (L2_FHDR_ERRORS_BAD_CRC |
  4845. L2_FHDR_ERRORS_PHY_DECODE |
  4846. L2_FHDR_ERRORS_ALIGNMENT |
  4847. L2_FHDR_ERRORS_TOO_SHORT |
  4848. L2_FHDR_ERRORS_GIANT_FRAME)) {
  4849. goto loopback_test_done;
  4850. }
  4851. if ((rx_hdr->l2_fhdr_pkt_len - 4) != pkt_size) {
  4852. goto loopback_test_done;
  4853. }
  4854. for (i = 14; i < pkt_size; i++) {
  4855. if (*(data + i) != (unsigned char) (i & 0xff)) {
  4856. goto loopback_test_done;
  4857. }
  4858. }
  4859. ret = 0;
  4860. loopback_test_done:
  4861. bp->loopback = 0;
  4862. return ret;
  4863. }
  4864. #define BNX2_MAC_LOOPBACK_FAILED 1
  4865. #define BNX2_PHY_LOOPBACK_FAILED 2
  4866. #define BNX2_LOOPBACK_FAILED (BNX2_MAC_LOOPBACK_FAILED | \
  4867. BNX2_PHY_LOOPBACK_FAILED)
  4868. static int
  4869. bnx2_test_loopback(struct bnx2 *bp)
  4870. {
  4871. int rc = 0;
  4872. if (!netif_running(bp->dev))
  4873. return BNX2_LOOPBACK_FAILED;
  4874. bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
  4875. spin_lock_bh(&bp->phy_lock);
  4876. bnx2_init_phy(bp, 1);
  4877. spin_unlock_bh(&bp->phy_lock);
  4878. if (bnx2_run_loopback(bp, BNX2_MAC_LOOPBACK))
  4879. rc |= BNX2_MAC_LOOPBACK_FAILED;
  4880. if (bnx2_run_loopback(bp, BNX2_PHY_LOOPBACK))
  4881. rc |= BNX2_PHY_LOOPBACK_FAILED;
  4882. return rc;
  4883. }
  4884. #define NVRAM_SIZE 0x200
  4885. #define CRC32_RESIDUAL 0xdebb20e3
  4886. static int
  4887. bnx2_test_nvram(struct bnx2 *bp)
  4888. {
  4889. __be32 buf[NVRAM_SIZE / 4];
  4890. u8 *data = (u8 *) buf;
  4891. int rc = 0;
  4892. u32 magic, csum;
  4893. if ((rc = bnx2_nvram_read(bp, 0, data, 4)) != 0)
  4894. goto test_nvram_done;
  4895. magic = be32_to_cpu(buf[0]);
  4896. if (magic != 0x669955aa) {
  4897. rc = -ENODEV;
  4898. goto test_nvram_done;
  4899. }
  4900. if ((rc = bnx2_nvram_read(bp, 0x100, data, NVRAM_SIZE)) != 0)
  4901. goto test_nvram_done;
  4902. csum = ether_crc_le(0x100, data);
  4903. if (csum != CRC32_RESIDUAL) {
  4904. rc = -ENODEV;
  4905. goto test_nvram_done;
  4906. }
  4907. csum = ether_crc_le(0x100, data + 0x100);
  4908. if (csum != CRC32_RESIDUAL) {
  4909. rc = -ENODEV;
  4910. }
  4911. test_nvram_done:
  4912. return rc;
  4913. }
  4914. static int
  4915. bnx2_test_link(struct bnx2 *bp)
  4916. {
  4917. u32 bmsr;
  4918. if (!netif_running(bp->dev))
  4919. return -ENODEV;
  4920. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
  4921. if (bp->link_up)
  4922. return 0;
  4923. return -ENODEV;
  4924. }
  4925. spin_lock_bh(&bp->phy_lock);
  4926. bnx2_enable_bmsr1(bp);
  4927. bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
  4928. bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
  4929. bnx2_disable_bmsr1(bp);
  4930. spin_unlock_bh(&bp->phy_lock);
  4931. if (bmsr & BMSR_LSTATUS) {
  4932. return 0;
  4933. }
  4934. return -ENODEV;
  4935. }
  4936. static int
  4937. bnx2_test_intr(struct bnx2 *bp)
  4938. {
  4939. int i;
  4940. u16 status_idx;
  4941. if (!netif_running(bp->dev))
  4942. return -ENODEV;
  4943. status_idx = BNX2_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff;
  4944. /* This register is not touched during run-time. */
  4945. BNX2_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
  4946. BNX2_RD(bp, BNX2_HC_COMMAND);
  4947. for (i = 0; i < 10; i++) {
  4948. if ((BNX2_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff) !=
  4949. status_idx) {
  4950. break;
  4951. }
  4952. msleep_interruptible(10);
  4953. }
  4954. if (i < 10)
  4955. return 0;
  4956. return -ENODEV;
  4957. }
  4958. /* Determining link for parallel detection. */
  4959. static int
  4960. bnx2_5706_serdes_has_link(struct bnx2 *bp)
  4961. {
  4962. u32 mode_ctl, an_dbg, exp;
  4963. if (bp->phy_flags & BNX2_PHY_FLAG_NO_PARALLEL)
  4964. return 0;
  4965. bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_MODE_CTL);
  4966. bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &mode_ctl);
  4967. if (!(mode_ctl & MISC_SHDW_MODE_CTL_SIG_DET))
  4968. return 0;
  4969. bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
  4970. bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
  4971. bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
  4972. if (an_dbg & (MISC_SHDW_AN_DBG_NOSYNC | MISC_SHDW_AN_DBG_RUDI_INVALID))
  4973. return 0;
  4974. bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_REG1);
  4975. bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
  4976. bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
  4977. if (exp & MII_EXPAND_REG1_RUDI_C) /* receiving CONFIG */
  4978. return 0;
  4979. return 1;
  4980. }
  4981. static void
  4982. bnx2_5706_serdes_timer(struct bnx2 *bp)
  4983. {
  4984. int check_link = 1;
  4985. spin_lock(&bp->phy_lock);
  4986. if (bp->serdes_an_pending) {
  4987. bp->serdes_an_pending--;
  4988. check_link = 0;
  4989. } else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
  4990. u32 bmcr;
  4991. bp->current_interval = BNX2_TIMER_INTERVAL;
  4992. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  4993. if (bmcr & BMCR_ANENABLE) {
  4994. if (bnx2_5706_serdes_has_link(bp)) {
  4995. bmcr &= ~BMCR_ANENABLE;
  4996. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  4997. bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
  4998. bp->phy_flags |= BNX2_PHY_FLAG_PARALLEL_DETECT;
  4999. }
  5000. }
  5001. }
  5002. else if ((bp->link_up) && (bp->autoneg & AUTONEG_SPEED) &&
  5003. (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)) {
  5004. u32 phy2;
  5005. bnx2_write_phy(bp, 0x17, 0x0f01);
  5006. bnx2_read_phy(bp, 0x15, &phy2);
  5007. if (phy2 & 0x20) {
  5008. u32 bmcr;
  5009. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  5010. bmcr |= BMCR_ANENABLE;
  5011. bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
  5012. bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
  5013. }
  5014. } else
  5015. bp->current_interval = BNX2_TIMER_INTERVAL;
  5016. if (check_link) {
  5017. u32 val;
  5018. bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
  5019. bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
  5020. bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
  5021. if (bp->link_up && (val & MISC_SHDW_AN_DBG_NOSYNC)) {
  5022. if (!(bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN)) {
  5023. bnx2_5706s_force_link_dn(bp, 1);
  5024. bp->phy_flags |= BNX2_PHY_FLAG_FORCED_DOWN;
  5025. } else
  5026. bnx2_set_link(bp);
  5027. } else if (!bp->link_up && !(val & MISC_SHDW_AN_DBG_NOSYNC))
  5028. bnx2_set_link(bp);
  5029. }
  5030. spin_unlock(&bp->phy_lock);
  5031. }
  5032. static void
  5033. bnx2_5708_serdes_timer(struct bnx2 *bp)
  5034. {
  5035. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  5036. return;
  5037. if ((bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) == 0) {
  5038. bp->serdes_an_pending = 0;
  5039. return;
  5040. }
  5041. spin_lock(&bp->phy_lock);
  5042. if (bp->serdes_an_pending)
  5043. bp->serdes_an_pending--;
  5044. else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
  5045. u32 bmcr;
  5046. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  5047. if (bmcr & BMCR_ANENABLE) {
  5048. bnx2_enable_forced_2g5(bp);
  5049. bp->current_interval = BNX2_SERDES_FORCED_TIMEOUT;
  5050. } else {
  5051. bnx2_disable_forced_2g5(bp);
  5052. bp->serdes_an_pending = 2;
  5053. bp->current_interval = BNX2_TIMER_INTERVAL;
  5054. }
  5055. } else
  5056. bp->current_interval = BNX2_TIMER_INTERVAL;
  5057. spin_unlock(&bp->phy_lock);
  5058. }
  5059. static void
  5060. bnx2_timer(struct timer_list *t)
  5061. {
  5062. struct bnx2 *bp = from_timer(bp, t, timer);
  5063. if (!netif_running(bp->dev))
  5064. return;
  5065. if (atomic_read(&bp->intr_sem) != 0)
  5066. goto bnx2_restart_timer;
  5067. if ((bp->flags & (BNX2_FLAG_USING_MSI | BNX2_FLAG_ONE_SHOT_MSI)) ==
  5068. BNX2_FLAG_USING_MSI)
  5069. bnx2_chk_missed_msi(bp);
  5070. bnx2_send_heart_beat(bp);
  5071. bp->stats_blk->stat_FwRxDrop =
  5072. bnx2_reg_rd_ind(bp, BNX2_FW_RX_DROP_COUNT);
  5073. /* workaround occasional corrupted counters */
  5074. if ((bp->flags & BNX2_FLAG_BROKEN_STATS) && bp->stats_ticks)
  5075. BNX2_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd |
  5076. BNX2_HC_COMMAND_STATS_NOW);
  5077. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  5078. if (BNX2_CHIP(bp) == BNX2_CHIP_5706)
  5079. bnx2_5706_serdes_timer(bp);
  5080. else
  5081. bnx2_5708_serdes_timer(bp);
  5082. }
  5083. bnx2_restart_timer:
  5084. mod_timer(&bp->timer, jiffies + bp->current_interval);
  5085. }
  5086. static int
  5087. bnx2_request_irq(struct bnx2 *bp)
  5088. {
  5089. unsigned long flags;
  5090. struct bnx2_irq *irq;
  5091. int rc = 0, i;
  5092. if (bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)
  5093. flags = 0;
  5094. else
  5095. flags = IRQF_SHARED;
  5096. for (i = 0; i < bp->irq_nvecs; i++) {
  5097. irq = &bp->irq_tbl[i];
  5098. rc = request_irq(irq->vector, irq->handler, flags, irq->name,
  5099. &bp->bnx2_napi[i]);
  5100. if (rc)
  5101. break;
  5102. irq->requested = 1;
  5103. }
  5104. return rc;
  5105. }
  5106. static void
  5107. __bnx2_free_irq(struct bnx2 *bp)
  5108. {
  5109. struct bnx2_irq *irq;
  5110. int i;
  5111. for (i = 0; i < bp->irq_nvecs; i++) {
  5112. irq = &bp->irq_tbl[i];
  5113. if (irq->requested)
  5114. free_irq(irq->vector, &bp->bnx2_napi[i]);
  5115. irq->requested = 0;
  5116. }
  5117. }
  5118. static void
  5119. bnx2_free_irq(struct bnx2 *bp)
  5120. {
  5121. __bnx2_free_irq(bp);
  5122. if (bp->flags & BNX2_FLAG_USING_MSI)
  5123. pci_disable_msi(bp->pdev);
  5124. else if (bp->flags & BNX2_FLAG_USING_MSIX)
  5125. pci_disable_msix(bp->pdev);
  5126. bp->flags &= ~(BNX2_FLAG_USING_MSI_OR_MSIX | BNX2_FLAG_ONE_SHOT_MSI);
  5127. }
  5128. static void
  5129. bnx2_enable_msix(struct bnx2 *bp, int msix_vecs)
  5130. {
  5131. int i, total_vecs;
  5132. struct msix_entry msix_ent[BNX2_MAX_MSIX_VEC];
  5133. struct net_device *dev = bp->dev;
  5134. const int len = sizeof(bp->irq_tbl[0].name);
  5135. bnx2_setup_msix_tbl(bp);
  5136. BNX2_WR(bp, BNX2_PCI_MSIX_CONTROL, BNX2_MAX_MSIX_HW_VEC - 1);
  5137. BNX2_WR(bp, BNX2_PCI_MSIX_TBL_OFF_BIR, BNX2_PCI_GRC_WINDOW2_BASE);
  5138. BNX2_WR(bp, BNX2_PCI_MSIX_PBA_OFF_BIT, BNX2_PCI_GRC_WINDOW3_BASE);
  5139. /* Need to flush the previous three writes to ensure MSI-X
  5140. * is setup properly */
  5141. BNX2_RD(bp, BNX2_PCI_MSIX_CONTROL);
  5142. for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
  5143. msix_ent[i].entry = i;
  5144. msix_ent[i].vector = 0;
  5145. }
  5146. total_vecs = msix_vecs;
  5147. #ifdef BCM_CNIC
  5148. total_vecs++;
  5149. #endif
  5150. total_vecs = pci_enable_msix_range(bp->pdev, msix_ent,
  5151. BNX2_MIN_MSIX_VEC, total_vecs);
  5152. if (total_vecs < 0)
  5153. return;
  5154. msix_vecs = total_vecs;
  5155. #ifdef BCM_CNIC
  5156. msix_vecs--;
  5157. #endif
  5158. bp->irq_nvecs = msix_vecs;
  5159. bp->flags |= BNX2_FLAG_USING_MSIX | BNX2_FLAG_ONE_SHOT_MSI;
  5160. for (i = 0; i < total_vecs; i++) {
  5161. bp->irq_tbl[i].vector = msix_ent[i].vector;
  5162. snprintf(bp->irq_tbl[i].name, len, "%s-%d", dev->name, i);
  5163. bp->irq_tbl[i].handler = bnx2_msi_1shot;
  5164. }
  5165. }
  5166. static int
  5167. bnx2_setup_int_mode(struct bnx2 *bp, int dis_msi)
  5168. {
  5169. int cpus = netif_get_num_default_rss_queues();
  5170. int msix_vecs;
  5171. if (!bp->num_req_rx_rings)
  5172. msix_vecs = max(cpus + 1, bp->num_req_tx_rings);
  5173. else if (!bp->num_req_tx_rings)
  5174. msix_vecs = max(cpus, bp->num_req_rx_rings);
  5175. else
  5176. msix_vecs = max(bp->num_req_rx_rings, bp->num_req_tx_rings);
  5177. msix_vecs = min(msix_vecs, RX_MAX_RINGS);
  5178. bp->irq_tbl[0].handler = bnx2_interrupt;
  5179. strcpy(bp->irq_tbl[0].name, bp->dev->name);
  5180. bp->irq_nvecs = 1;
  5181. bp->irq_tbl[0].vector = bp->pdev->irq;
  5182. if ((bp->flags & BNX2_FLAG_MSIX_CAP) && !dis_msi)
  5183. bnx2_enable_msix(bp, msix_vecs);
  5184. if ((bp->flags & BNX2_FLAG_MSI_CAP) && !dis_msi &&
  5185. !(bp->flags & BNX2_FLAG_USING_MSIX)) {
  5186. if (pci_enable_msi(bp->pdev) == 0) {
  5187. bp->flags |= BNX2_FLAG_USING_MSI;
  5188. if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
  5189. bp->flags |= BNX2_FLAG_ONE_SHOT_MSI;
  5190. bp->irq_tbl[0].handler = bnx2_msi_1shot;
  5191. } else
  5192. bp->irq_tbl[0].handler = bnx2_msi;
  5193. bp->irq_tbl[0].vector = bp->pdev->irq;
  5194. }
  5195. }
  5196. if (!bp->num_req_tx_rings)
  5197. bp->num_tx_rings = rounddown_pow_of_two(bp->irq_nvecs);
  5198. else
  5199. bp->num_tx_rings = min(bp->irq_nvecs, bp->num_req_tx_rings);
  5200. if (!bp->num_req_rx_rings)
  5201. bp->num_rx_rings = bp->irq_nvecs;
  5202. else
  5203. bp->num_rx_rings = min(bp->irq_nvecs, bp->num_req_rx_rings);
  5204. netif_set_real_num_tx_queues(bp->dev, bp->num_tx_rings);
  5205. return netif_set_real_num_rx_queues(bp->dev, bp->num_rx_rings);
  5206. }
  5207. /* Called with rtnl_lock */
  5208. static int
  5209. bnx2_open(struct net_device *dev)
  5210. {
  5211. struct bnx2 *bp = netdev_priv(dev);
  5212. int rc;
  5213. rc = bnx2_request_firmware(bp);
  5214. if (rc < 0)
  5215. goto out;
  5216. netif_carrier_off(dev);
  5217. bnx2_disable_int(bp);
  5218. rc = bnx2_setup_int_mode(bp, disable_msi);
  5219. if (rc)
  5220. goto open_err;
  5221. bnx2_init_napi(bp);
  5222. bnx2_napi_enable(bp);
  5223. rc = bnx2_alloc_mem(bp);
  5224. if (rc)
  5225. goto open_err;
  5226. rc = bnx2_request_irq(bp);
  5227. if (rc)
  5228. goto open_err;
  5229. rc = bnx2_init_nic(bp, 1);
  5230. if (rc)
  5231. goto open_err;
  5232. mod_timer(&bp->timer, jiffies + bp->current_interval);
  5233. atomic_set(&bp->intr_sem, 0);
  5234. memset(bp->temp_stats_blk, 0, sizeof(struct statistics_block));
  5235. bnx2_enable_int(bp);
  5236. if (bp->flags & BNX2_FLAG_USING_MSI) {
  5237. /* Test MSI to make sure it is working
  5238. * If MSI test fails, go back to INTx mode
  5239. */
  5240. if (bnx2_test_intr(bp) != 0) {
  5241. netdev_warn(bp->dev, "No interrupt was generated using MSI, switching to INTx mode. Please report this failure to the PCI maintainer and include system chipset information.\n");
  5242. bnx2_disable_int(bp);
  5243. bnx2_free_irq(bp);
  5244. bnx2_setup_int_mode(bp, 1);
  5245. rc = bnx2_init_nic(bp, 0);
  5246. if (!rc)
  5247. rc = bnx2_request_irq(bp);
  5248. if (rc) {
  5249. del_timer_sync(&bp->timer);
  5250. goto open_err;
  5251. }
  5252. bnx2_enable_int(bp);
  5253. }
  5254. }
  5255. if (bp->flags & BNX2_FLAG_USING_MSI)
  5256. netdev_info(dev, "using MSI\n");
  5257. else if (bp->flags & BNX2_FLAG_USING_MSIX)
  5258. netdev_info(dev, "using MSIX\n");
  5259. netif_tx_start_all_queues(dev);
  5260. out:
  5261. return rc;
  5262. open_err:
  5263. bnx2_napi_disable(bp);
  5264. bnx2_free_skbs(bp);
  5265. bnx2_free_irq(bp);
  5266. bnx2_free_mem(bp);
  5267. bnx2_del_napi(bp);
  5268. bnx2_release_firmware(bp);
  5269. goto out;
  5270. }
  5271. static void
  5272. bnx2_reset_task(struct work_struct *work)
  5273. {
  5274. struct bnx2 *bp = container_of(work, struct bnx2, reset_task);
  5275. int rc;
  5276. u16 pcicmd;
  5277. rtnl_lock();
  5278. if (!netif_running(bp->dev)) {
  5279. rtnl_unlock();
  5280. return;
  5281. }
  5282. bnx2_netif_stop(bp, true);
  5283. pci_read_config_word(bp->pdev, PCI_COMMAND, &pcicmd);
  5284. if (!(pcicmd & PCI_COMMAND_MEMORY)) {
  5285. /* in case PCI block has reset */
  5286. pci_restore_state(bp->pdev);
  5287. pci_save_state(bp->pdev);
  5288. }
  5289. rc = bnx2_init_nic(bp, 1);
  5290. if (rc) {
  5291. netdev_err(bp->dev, "failed to reset NIC, closing\n");
  5292. bnx2_napi_enable(bp);
  5293. dev_close(bp->dev);
  5294. rtnl_unlock();
  5295. return;
  5296. }
  5297. atomic_set(&bp->intr_sem, 1);
  5298. bnx2_netif_start(bp, true);
  5299. rtnl_unlock();
  5300. }
  5301. #define BNX2_FTQ_ENTRY(ftq) { __stringify(ftq##FTQ_CTL), BNX2_##ftq##FTQ_CTL }
  5302. static void
  5303. bnx2_dump_ftq(struct bnx2 *bp)
  5304. {
  5305. int i;
  5306. u32 reg, bdidx, cid, valid;
  5307. struct net_device *dev = bp->dev;
  5308. static const struct ftq_reg {
  5309. char *name;
  5310. u32 off;
  5311. } ftq_arr[] = {
  5312. BNX2_FTQ_ENTRY(RV2P_P),
  5313. BNX2_FTQ_ENTRY(RV2P_T),
  5314. BNX2_FTQ_ENTRY(RV2P_M),
  5315. BNX2_FTQ_ENTRY(TBDR_),
  5316. BNX2_FTQ_ENTRY(TDMA_),
  5317. BNX2_FTQ_ENTRY(TXP_),
  5318. BNX2_FTQ_ENTRY(TXP_),
  5319. BNX2_FTQ_ENTRY(TPAT_),
  5320. BNX2_FTQ_ENTRY(RXP_C),
  5321. BNX2_FTQ_ENTRY(RXP_),
  5322. BNX2_FTQ_ENTRY(COM_COMXQ_),
  5323. BNX2_FTQ_ENTRY(COM_COMTQ_),
  5324. BNX2_FTQ_ENTRY(COM_COMQ_),
  5325. BNX2_FTQ_ENTRY(CP_CPQ_),
  5326. };
  5327. netdev_err(dev, "<--- start FTQ dump --->\n");
  5328. for (i = 0; i < ARRAY_SIZE(ftq_arr); i++)
  5329. netdev_err(dev, "%s %08x\n", ftq_arr[i].name,
  5330. bnx2_reg_rd_ind(bp, ftq_arr[i].off));
  5331. netdev_err(dev, "CPU states:\n");
  5332. for (reg = BNX2_TXP_CPU_MODE; reg <= BNX2_CP_CPU_MODE; reg += 0x40000)
  5333. netdev_err(dev, "%06x mode %x state %x evt_mask %x pc %x pc %x instr %x\n",
  5334. reg, bnx2_reg_rd_ind(bp, reg),
  5335. bnx2_reg_rd_ind(bp, reg + 4),
  5336. bnx2_reg_rd_ind(bp, reg + 8),
  5337. bnx2_reg_rd_ind(bp, reg + 0x1c),
  5338. bnx2_reg_rd_ind(bp, reg + 0x1c),
  5339. bnx2_reg_rd_ind(bp, reg + 0x20));
  5340. netdev_err(dev, "<--- end FTQ dump --->\n");
  5341. netdev_err(dev, "<--- start TBDC dump --->\n");
  5342. netdev_err(dev, "TBDC free cnt: %ld\n",
  5343. BNX2_RD(bp, BNX2_TBDC_STATUS) & BNX2_TBDC_STATUS_FREE_CNT);
  5344. netdev_err(dev, "LINE CID BIDX CMD VALIDS\n");
  5345. for (i = 0; i < 0x20; i++) {
  5346. int j = 0;
  5347. BNX2_WR(bp, BNX2_TBDC_BD_ADDR, i);
  5348. BNX2_WR(bp, BNX2_TBDC_CAM_OPCODE,
  5349. BNX2_TBDC_CAM_OPCODE_OPCODE_CAM_READ);
  5350. BNX2_WR(bp, BNX2_TBDC_COMMAND, BNX2_TBDC_COMMAND_CMD_REG_ARB);
  5351. while ((BNX2_RD(bp, BNX2_TBDC_COMMAND) &
  5352. BNX2_TBDC_COMMAND_CMD_REG_ARB) && j < 100)
  5353. j++;
  5354. cid = BNX2_RD(bp, BNX2_TBDC_CID);
  5355. bdidx = BNX2_RD(bp, BNX2_TBDC_BIDX);
  5356. valid = BNX2_RD(bp, BNX2_TBDC_CAM_OPCODE);
  5357. netdev_err(dev, "%02x %06x %04lx %02x [%x]\n",
  5358. i, cid, bdidx & BNX2_TBDC_BDIDX_BDIDX,
  5359. bdidx >> 24, (valid >> 8) & 0x0ff);
  5360. }
  5361. netdev_err(dev, "<--- end TBDC dump --->\n");
  5362. }
  5363. static void
  5364. bnx2_dump_state(struct bnx2 *bp)
  5365. {
  5366. struct net_device *dev = bp->dev;
  5367. u32 val1, val2;
  5368. pci_read_config_dword(bp->pdev, PCI_COMMAND, &val1);
  5369. netdev_err(dev, "DEBUG: intr_sem[%x] PCI_CMD[%08x]\n",
  5370. atomic_read(&bp->intr_sem), val1);
  5371. pci_read_config_dword(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &val1);
  5372. pci_read_config_dword(bp->pdev, BNX2_PCICFG_MISC_CONFIG, &val2);
  5373. netdev_err(dev, "DEBUG: PCI_PM[%08x] PCI_MISC_CFG[%08x]\n", val1, val2);
  5374. netdev_err(dev, "DEBUG: EMAC_TX_STATUS[%08x] EMAC_RX_STATUS[%08x]\n",
  5375. BNX2_RD(bp, BNX2_EMAC_TX_STATUS),
  5376. BNX2_RD(bp, BNX2_EMAC_RX_STATUS));
  5377. netdev_err(dev, "DEBUG: RPM_MGMT_PKT_CTRL[%08x]\n",
  5378. BNX2_RD(bp, BNX2_RPM_MGMT_PKT_CTRL));
  5379. netdev_err(dev, "DEBUG: HC_STATS_INTERRUPT_STATUS[%08x]\n",
  5380. BNX2_RD(bp, BNX2_HC_STATS_INTERRUPT_STATUS));
  5381. if (bp->flags & BNX2_FLAG_USING_MSIX)
  5382. netdev_err(dev, "DEBUG: PBA[%08x]\n",
  5383. BNX2_RD(bp, BNX2_PCI_GRC_WINDOW3_BASE));
  5384. }
  5385. static void
  5386. bnx2_tx_timeout(struct net_device *dev)
  5387. {
  5388. struct bnx2 *bp = netdev_priv(dev);
  5389. bnx2_dump_ftq(bp);
  5390. bnx2_dump_state(bp);
  5391. bnx2_dump_mcp_state(bp);
  5392. /* This allows the netif to be shutdown gracefully before resetting */
  5393. schedule_work(&bp->reset_task);
  5394. }
  5395. /* Called with netif_tx_lock.
  5396. * bnx2_tx_int() runs without netif_tx_lock unless it needs to call
  5397. * netif_wake_queue().
  5398. */
  5399. static netdev_tx_t
  5400. bnx2_start_xmit(struct sk_buff *skb, struct net_device *dev)
  5401. {
  5402. struct bnx2 *bp = netdev_priv(dev);
  5403. dma_addr_t mapping;
  5404. struct bnx2_tx_bd *txbd;
  5405. struct bnx2_sw_tx_bd *tx_buf;
  5406. u32 len, vlan_tag_flags, last_frag, mss;
  5407. u16 prod, ring_prod;
  5408. int i;
  5409. struct bnx2_napi *bnapi;
  5410. struct bnx2_tx_ring_info *txr;
  5411. struct netdev_queue *txq;
  5412. /* Determine which tx ring we will be placed on */
  5413. i = skb_get_queue_mapping(skb);
  5414. bnapi = &bp->bnx2_napi[i];
  5415. txr = &bnapi->tx_ring;
  5416. txq = netdev_get_tx_queue(dev, i);
  5417. if (unlikely(bnx2_tx_avail(bp, txr) <
  5418. (skb_shinfo(skb)->nr_frags + 1))) {
  5419. netif_tx_stop_queue(txq);
  5420. netdev_err(dev, "BUG! Tx ring full when queue awake!\n");
  5421. return NETDEV_TX_BUSY;
  5422. }
  5423. len = skb_headlen(skb);
  5424. prod = txr->tx_prod;
  5425. ring_prod = BNX2_TX_RING_IDX(prod);
  5426. vlan_tag_flags = 0;
  5427. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  5428. vlan_tag_flags |= TX_BD_FLAGS_TCP_UDP_CKSUM;
  5429. }
  5430. if (skb_vlan_tag_present(skb)) {
  5431. vlan_tag_flags |=
  5432. (TX_BD_FLAGS_VLAN_TAG | (skb_vlan_tag_get(skb) << 16));
  5433. }
  5434. if ((mss = skb_shinfo(skb)->gso_size)) {
  5435. u32 tcp_opt_len;
  5436. struct iphdr *iph;
  5437. vlan_tag_flags |= TX_BD_FLAGS_SW_LSO;
  5438. tcp_opt_len = tcp_optlen(skb);
  5439. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6) {
  5440. u32 tcp_off = skb_transport_offset(skb) -
  5441. sizeof(struct ipv6hdr) - ETH_HLEN;
  5442. vlan_tag_flags |= ((tcp_opt_len >> 2) << 8) |
  5443. TX_BD_FLAGS_SW_FLAGS;
  5444. if (likely(tcp_off == 0))
  5445. vlan_tag_flags &= ~TX_BD_FLAGS_TCP6_OFF0_MSK;
  5446. else {
  5447. tcp_off >>= 3;
  5448. vlan_tag_flags |= ((tcp_off & 0x3) <<
  5449. TX_BD_FLAGS_TCP6_OFF0_SHL) |
  5450. ((tcp_off & 0x10) <<
  5451. TX_BD_FLAGS_TCP6_OFF4_SHL);
  5452. mss |= (tcp_off & 0xc) << TX_BD_TCP6_OFF2_SHL;
  5453. }
  5454. } else {
  5455. iph = ip_hdr(skb);
  5456. if (tcp_opt_len || (iph->ihl > 5)) {
  5457. vlan_tag_flags |= ((iph->ihl - 5) +
  5458. (tcp_opt_len >> 2)) << 8;
  5459. }
  5460. }
  5461. } else
  5462. mss = 0;
  5463. mapping = dma_map_single(&bp->pdev->dev, skb->data, len, PCI_DMA_TODEVICE);
  5464. if (dma_mapping_error(&bp->pdev->dev, mapping)) {
  5465. dev_kfree_skb_any(skb);
  5466. return NETDEV_TX_OK;
  5467. }
  5468. tx_buf = &txr->tx_buf_ring[ring_prod];
  5469. tx_buf->skb = skb;
  5470. dma_unmap_addr_set(tx_buf, mapping, mapping);
  5471. txbd = &txr->tx_desc_ring[ring_prod];
  5472. txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
  5473. txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
  5474. txbd->tx_bd_mss_nbytes = len | (mss << 16);
  5475. txbd->tx_bd_vlan_tag_flags = vlan_tag_flags | TX_BD_FLAGS_START;
  5476. last_frag = skb_shinfo(skb)->nr_frags;
  5477. tx_buf->nr_frags = last_frag;
  5478. tx_buf->is_gso = skb_is_gso(skb);
  5479. for (i = 0; i < last_frag; i++) {
  5480. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5481. prod = BNX2_NEXT_TX_BD(prod);
  5482. ring_prod = BNX2_TX_RING_IDX(prod);
  5483. txbd = &txr->tx_desc_ring[ring_prod];
  5484. len = skb_frag_size(frag);
  5485. mapping = skb_frag_dma_map(&bp->pdev->dev, frag, 0, len,
  5486. DMA_TO_DEVICE);
  5487. if (dma_mapping_error(&bp->pdev->dev, mapping))
  5488. goto dma_error;
  5489. dma_unmap_addr_set(&txr->tx_buf_ring[ring_prod], mapping,
  5490. mapping);
  5491. txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
  5492. txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
  5493. txbd->tx_bd_mss_nbytes = len | (mss << 16);
  5494. txbd->tx_bd_vlan_tag_flags = vlan_tag_flags;
  5495. }
  5496. txbd->tx_bd_vlan_tag_flags |= TX_BD_FLAGS_END;
  5497. /* Sync BD data before updating TX mailbox */
  5498. wmb();
  5499. netdev_tx_sent_queue(txq, skb->len);
  5500. prod = BNX2_NEXT_TX_BD(prod);
  5501. txr->tx_prod_bseq += skb->len;
  5502. BNX2_WR16(bp, txr->tx_bidx_addr, prod);
  5503. BNX2_WR(bp, txr->tx_bseq_addr, txr->tx_prod_bseq);
  5504. mmiowb();
  5505. txr->tx_prod = prod;
  5506. if (unlikely(bnx2_tx_avail(bp, txr) <= MAX_SKB_FRAGS)) {
  5507. netif_tx_stop_queue(txq);
  5508. /* netif_tx_stop_queue() must be done before checking
  5509. * tx index in bnx2_tx_avail() below, because in
  5510. * bnx2_tx_int(), we update tx index before checking for
  5511. * netif_tx_queue_stopped().
  5512. */
  5513. smp_mb();
  5514. if (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh)
  5515. netif_tx_wake_queue(txq);
  5516. }
  5517. return NETDEV_TX_OK;
  5518. dma_error:
  5519. /* save value of frag that failed */
  5520. last_frag = i;
  5521. /* start back at beginning and unmap skb */
  5522. prod = txr->tx_prod;
  5523. ring_prod = BNX2_TX_RING_IDX(prod);
  5524. tx_buf = &txr->tx_buf_ring[ring_prod];
  5525. tx_buf->skb = NULL;
  5526. dma_unmap_single(&bp->pdev->dev, dma_unmap_addr(tx_buf, mapping),
  5527. skb_headlen(skb), PCI_DMA_TODEVICE);
  5528. /* unmap remaining mapped pages */
  5529. for (i = 0; i < last_frag; i++) {
  5530. prod = BNX2_NEXT_TX_BD(prod);
  5531. ring_prod = BNX2_TX_RING_IDX(prod);
  5532. tx_buf = &txr->tx_buf_ring[ring_prod];
  5533. dma_unmap_page(&bp->pdev->dev, dma_unmap_addr(tx_buf, mapping),
  5534. skb_frag_size(&skb_shinfo(skb)->frags[i]),
  5535. PCI_DMA_TODEVICE);
  5536. }
  5537. dev_kfree_skb_any(skb);
  5538. return NETDEV_TX_OK;
  5539. }
  5540. /* Called with rtnl_lock */
  5541. static int
  5542. bnx2_close(struct net_device *dev)
  5543. {
  5544. struct bnx2 *bp = netdev_priv(dev);
  5545. bnx2_disable_int_sync(bp);
  5546. bnx2_napi_disable(bp);
  5547. netif_tx_disable(dev);
  5548. del_timer_sync(&bp->timer);
  5549. bnx2_shutdown_chip(bp);
  5550. bnx2_free_irq(bp);
  5551. bnx2_free_skbs(bp);
  5552. bnx2_free_mem(bp);
  5553. bnx2_del_napi(bp);
  5554. bp->link_up = 0;
  5555. netif_carrier_off(bp->dev);
  5556. return 0;
  5557. }
  5558. static void
  5559. bnx2_save_stats(struct bnx2 *bp)
  5560. {
  5561. u32 *hw_stats = (u32 *) bp->stats_blk;
  5562. u32 *temp_stats = (u32 *) bp->temp_stats_blk;
  5563. int i;
  5564. /* The 1st 10 counters are 64-bit counters */
  5565. for (i = 0; i < 20; i += 2) {
  5566. u32 hi;
  5567. u64 lo;
  5568. hi = temp_stats[i] + hw_stats[i];
  5569. lo = (u64) temp_stats[i + 1] + (u64) hw_stats[i + 1];
  5570. if (lo > 0xffffffff)
  5571. hi++;
  5572. temp_stats[i] = hi;
  5573. temp_stats[i + 1] = lo & 0xffffffff;
  5574. }
  5575. for ( ; i < sizeof(struct statistics_block) / 4; i++)
  5576. temp_stats[i] += hw_stats[i];
  5577. }
  5578. #define GET_64BIT_NET_STATS64(ctr) \
  5579. (((u64) (ctr##_hi) << 32) + (u64) (ctr##_lo))
  5580. #define GET_64BIT_NET_STATS(ctr) \
  5581. GET_64BIT_NET_STATS64(bp->stats_blk->ctr) + \
  5582. GET_64BIT_NET_STATS64(bp->temp_stats_blk->ctr)
  5583. #define GET_32BIT_NET_STATS(ctr) \
  5584. (unsigned long) (bp->stats_blk->ctr + \
  5585. bp->temp_stats_blk->ctr)
  5586. static void
  5587. bnx2_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *net_stats)
  5588. {
  5589. struct bnx2 *bp = netdev_priv(dev);
  5590. if (!bp->stats_blk)
  5591. return;
  5592. net_stats->rx_packets =
  5593. GET_64BIT_NET_STATS(stat_IfHCInUcastPkts) +
  5594. GET_64BIT_NET_STATS(stat_IfHCInMulticastPkts) +
  5595. GET_64BIT_NET_STATS(stat_IfHCInBroadcastPkts);
  5596. net_stats->tx_packets =
  5597. GET_64BIT_NET_STATS(stat_IfHCOutUcastPkts) +
  5598. GET_64BIT_NET_STATS(stat_IfHCOutMulticastPkts) +
  5599. GET_64BIT_NET_STATS(stat_IfHCOutBroadcastPkts);
  5600. net_stats->rx_bytes =
  5601. GET_64BIT_NET_STATS(stat_IfHCInOctets);
  5602. net_stats->tx_bytes =
  5603. GET_64BIT_NET_STATS(stat_IfHCOutOctets);
  5604. net_stats->multicast =
  5605. GET_64BIT_NET_STATS(stat_IfHCInMulticastPkts);
  5606. net_stats->collisions =
  5607. GET_32BIT_NET_STATS(stat_EtherStatsCollisions);
  5608. net_stats->rx_length_errors =
  5609. GET_32BIT_NET_STATS(stat_EtherStatsUndersizePkts) +
  5610. GET_32BIT_NET_STATS(stat_EtherStatsOverrsizePkts);
  5611. net_stats->rx_over_errors =
  5612. GET_32BIT_NET_STATS(stat_IfInFTQDiscards) +
  5613. GET_32BIT_NET_STATS(stat_IfInMBUFDiscards);
  5614. net_stats->rx_frame_errors =
  5615. GET_32BIT_NET_STATS(stat_Dot3StatsAlignmentErrors);
  5616. net_stats->rx_crc_errors =
  5617. GET_32BIT_NET_STATS(stat_Dot3StatsFCSErrors);
  5618. net_stats->rx_errors = net_stats->rx_length_errors +
  5619. net_stats->rx_over_errors + net_stats->rx_frame_errors +
  5620. net_stats->rx_crc_errors;
  5621. net_stats->tx_aborted_errors =
  5622. GET_32BIT_NET_STATS(stat_Dot3StatsExcessiveCollisions) +
  5623. GET_32BIT_NET_STATS(stat_Dot3StatsLateCollisions);
  5624. if ((BNX2_CHIP(bp) == BNX2_CHIP_5706) ||
  5625. (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_A0))
  5626. net_stats->tx_carrier_errors = 0;
  5627. else {
  5628. net_stats->tx_carrier_errors =
  5629. GET_32BIT_NET_STATS(stat_Dot3StatsCarrierSenseErrors);
  5630. }
  5631. net_stats->tx_errors =
  5632. GET_32BIT_NET_STATS(stat_emac_tx_stat_dot3statsinternalmactransmiterrors) +
  5633. net_stats->tx_aborted_errors +
  5634. net_stats->tx_carrier_errors;
  5635. net_stats->rx_missed_errors =
  5636. GET_32BIT_NET_STATS(stat_IfInFTQDiscards) +
  5637. GET_32BIT_NET_STATS(stat_IfInMBUFDiscards) +
  5638. GET_32BIT_NET_STATS(stat_FwRxDrop);
  5639. }
  5640. /* All ethtool functions called with rtnl_lock */
  5641. static int
  5642. bnx2_get_link_ksettings(struct net_device *dev,
  5643. struct ethtool_link_ksettings *cmd)
  5644. {
  5645. struct bnx2 *bp = netdev_priv(dev);
  5646. int support_serdes = 0, support_copper = 0;
  5647. u32 supported, advertising;
  5648. supported = SUPPORTED_Autoneg;
  5649. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
  5650. support_serdes = 1;
  5651. support_copper = 1;
  5652. } else if (bp->phy_port == PORT_FIBRE)
  5653. support_serdes = 1;
  5654. else
  5655. support_copper = 1;
  5656. if (support_serdes) {
  5657. supported |= SUPPORTED_1000baseT_Full |
  5658. SUPPORTED_FIBRE;
  5659. if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
  5660. supported |= SUPPORTED_2500baseX_Full;
  5661. }
  5662. if (support_copper) {
  5663. supported |= SUPPORTED_10baseT_Half |
  5664. SUPPORTED_10baseT_Full |
  5665. SUPPORTED_100baseT_Half |
  5666. SUPPORTED_100baseT_Full |
  5667. SUPPORTED_1000baseT_Full |
  5668. SUPPORTED_TP;
  5669. }
  5670. spin_lock_bh(&bp->phy_lock);
  5671. cmd->base.port = bp->phy_port;
  5672. advertising = bp->advertising;
  5673. if (bp->autoneg & AUTONEG_SPEED) {
  5674. cmd->base.autoneg = AUTONEG_ENABLE;
  5675. } else {
  5676. cmd->base.autoneg = AUTONEG_DISABLE;
  5677. }
  5678. if (netif_carrier_ok(dev)) {
  5679. cmd->base.speed = bp->line_speed;
  5680. cmd->base.duplex = bp->duplex;
  5681. if (!(bp->phy_flags & BNX2_PHY_FLAG_SERDES)) {
  5682. if (bp->phy_flags & BNX2_PHY_FLAG_MDIX)
  5683. cmd->base.eth_tp_mdix = ETH_TP_MDI_X;
  5684. else
  5685. cmd->base.eth_tp_mdix = ETH_TP_MDI;
  5686. }
  5687. }
  5688. else {
  5689. cmd->base.speed = SPEED_UNKNOWN;
  5690. cmd->base.duplex = DUPLEX_UNKNOWN;
  5691. }
  5692. spin_unlock_bh(&bp->phy_lock);
  5693. cmd->base.phy_address = bp->phy_addr;
  5694. ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported,
  5695. supported);
  5696. ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.advertising,
  5697. advertising);
  5698. return 0;
  5699. }
  5700. static int
  5701. bnx2_set_link_ksettings(struct net_device *dev,
  5702. const struct ethtool_link_ksettings *cmd)
  5703. {
  5704. struct bnx2 *bp = netdev_priv(dev);
  5705. u8 autoneg = bp->autoneg;
  5706. u8 req_duplex = bp->req_duplex;
  5707. u16 req_line_speed = bp->req_line_speed;
  5708. u32 advertising = bp->advertising;
  5709. int err = -EINVAL;
  5710. spin_lock_bh(&bp->phy_lock);
  5711. if (cmd->base.port != PORT_TP && cmd->base.port != PORT_FIBRE)
  5712. goto err_out_unlock;
  5713. if (cmd->base.port != bp->phy_port &&
  5714. !(bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP))
  5715. goto err_out_unlock;
  5716. /* If device is down, we can store the settings only if the user
  5717. * is setting the currently active port.
  5718. */
  5719. if (!netif_running(dev) && cmd->base.port != bp->phy_port)
  5720. goto err_out_unlock;
  5721. if (cmd->base.autoneg == AUTONEG_ENABLE) {
  5722. autoneg |= AUTONEG_SPEED;
  5723. ethtool_convert_link_mode_to_legacy_u32(
  5724. &advertising, cmd->link_modes.advertising);
  5725. if (cmd->base.port == PORT_TP) {
  5726. advertising &= ETHTOOL_ALL_COPPER_SPEED;
  5727. if (!advertising)
  5728. advertising = ETHTOOL_ALL_COPPER_SPEED;
  5729. } else {
  5730. advertising &= ETHTOOL_ALL_FIBRE_SPEED;
  5731. if (!advertising)
  5732. advertising = ETHTOOL_ALL_FIBRE_SPEED;
  5733. }
  5734. advertising |= ADVERTISED_Autoneg;
  5735. }
  5736. else {
  5737. u32 speed = cmd->base.speed;
  5738. if (cmd->base.port == PORT_FIBRE) {
  5739. if ((speed != SPEED_1000 &&
  5740. speed != SPEED_2500) ||
  5741. (cmd->base.duplex != DUPLEX_FULL))
  5742. goto err_out_unlock;
  5743. if (speed == SPEED_2500 &&
  5744. !(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
  5745. goto err_out_unlock;
  5746. } else if (speed == SPEED_1000 || speed == SPEED_2500)
  5747. goto err_out_unlock;
  5748. autoneg &= ~AUTONEG_SPEED;
  5749. req_line_speed = speed;
  5750. req_duplex = cmd->base.duplex;
  5751. advertising = 0;
  5752. }
  5753. bp->autoneg = autoneg;
  5754. bp->advertising = advertising;
  5755. bp->req_line_speed = req_line_speed;
  5756. bp->req_duplex = req_duplex;
  5757. err = 0;
  5758. /* If device is down, the new settings will be picked up when it is
  5759. * brought up.
  5760. */
  5761. if (netif_running(dev))
  5762. err = bnx2_setup_phy(bp, cmd->base.port);
  5763. err_out_unlock:
  5764. spin_unlock_bh(&bp->phy_lock);
  5765. return err;
  5766. }
  5767. static void
  5768. bnx2_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  5769. {
  5770. struct bnx2 *bp = netdev_priv(dev);
  5771. strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
  5772. strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
  5773. strlcpy(info->bus_info, pci_name(bp->pdev), sizeof(info->bus_info));
  5774. strlcpy(info->fw_version, bp->fw_version, sizeof(info->fw_version));
  5775. }
  5776. #define BNX2_REGDUMP_LEN (32 * 1024)
  5777. static int
  5778. bnx2_get_regs_len(struct net_device *dev)
  5779. {
  5780. return BNX2_REGDUMP_LEN;
  5781. }
  5782. static void
  5783. bnx2_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *_p)
  5784. {
  5785. u32 *p = _p, i, offset;
  5786. u8 *orig_p = _p;
  5787. struct bnx2 *bp = netdev_priv(dev);
  5788. static const u32 reg_boundaries[] = {
  5789. 0x0000, 0x0098, 0x0400, 0x045c,
  5790. 0x0800, 0x0880, 0x0c00, 0x0c10,
  5791. 0x0c30, 0x0d08, 0x1000, 0x101c,
  5792. 0x1040, 0x1048, 0x1080, 0x10a4,
  5793. 0x1400, 0x1490, 0x1498, 0x14f0,
  5794. 0x1500, 0x155c, 0x1580, 0x15dc,
  5795. 0x1600, 0x1658, 0x1680, 0x16d8,
  5796. 0x1800, 0x1820, 0x1840, 0x1854,
  5797. 0x1880, 0x1894, 0x1900, 0x1984,
  5798. 0x1c00, 0x1c0c, 0x1c40, 0x1c54,
  5799. 0x1c80, 0x1c94, 0x1d00, 0x1d84,
  5800. 0x2000, 0x2030, 0x23c0, 0x2400,
  5801. 0x2800, 0x2820, 0x2830, 0x2850,
  5802. 0x2b40, 0x2c10, 0x2fc0, 0x3058,
  5803. 0x3c00, 0x3c94, 0x4000, 0x4010,
  5804. 0x4080, 0x4090, 0x43c0, 0x4458,
  5805. 0x4c00, 0x4c18, 0x4c40, 0x4c54,
  5806. 0x4fc0, 0x5010, 0x53c0, 0x5444,
  5807. 0x5c00, 0x5c18, 0x5c80, 0x5c90,
  5808. 0x5fc0, 0x6000, 0x6400, 0x6428,
  5809. 0x6800, 0x6848, 0x684c, 0x6860,
  5810. 0x6888, 0x6910, 0x8000
  5811. };
  5812. regs->version = 0;
  5813. memset(p, 0, BNX2_REGDUMP_LEN);
  5814. if (!netif_running(bp->dev))
  5815. return;
  5816. i = 0;
  5817. offset = reg_boundaries[0];
  5818. p += offset;
  5819. while (offset < BNX2_REGDUMP_LEN) {
  5820. *p++ = BNX2_RD(bp, offset);
  5821. offset += 4;
  5822. if (offset == reg_boundaries[i + 1]) {
  5823. offset = reg_boundaries[i + 2];
  5824. p = (u32 *) (orig_p + offset);
  5825. i += 2;
  5826. }
  5827. }
  5828. }
  5829. static void
  5830. bnx2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  5831. {
  5832. struct bnx2 *bp = netdev_priv(dev);
  5833. if (bp->flags & BNX2_FLAG_NO_WOL) {
  5834. wol->supported = 0;
  5835. wol->wolopts = 0;
  5836. }
  5837. else {
  5838. wol->supported = WAKE_MAGIC;
  5839. if (bp->wol)
  5840. wol->wolopts = WAKE_MAGIC;
  5841. else
  5842. wol->wolopts = 0;
  5843. }
  5844. memset(&wol->sopass, 0, sizeof(wol->sopass));
  5845. }
  5846. static int
  5847. bnx2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  5848. {
  5849. struct bnx2 *bp = netdev_priv(dev);
  5850. if (wol->wolopts & ~WAKE_MAGIC)
  5851. return -EINVAL;
  5852. if (wol->wolopts & WAKE_MAGIC) {
  5853. if (bp->flags & BNX2_FLAG_NO_WOL)
  5854. return -EINVAL;
  5855. bp->wol = 1;
  5856. }
  5857. else {
  5858. bp->wol = 0;
  5859. }
  5860. device_set_wakeup_enable(&bp->pdev->dev, bp->wol);
  5861. return 0;
  5862. }
  5863. static int
  5864. bnx2_nway_reset(struct net_device *dev)
  5865. {
  5866. struct bnx2 *bp = netdev_priv(dev);
  5867. u32 bmcr;
  5868. if (!netif_running(dev))
  5869. return -EAGAIN;
  5870. if (!(bp->autoneg & AUTONEG_SPEED)) {
  5871. return -EINVAL;
  5872. }
  5873. spin_lock_bh(&bp->phy_lock);
  5874. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
  5875. int rc;
  5876. rc = bnx2_setup_remote_phy(bp, bp->phy_port);
  5877. spin_unlock_bh(&bp->phy_lock);
  5878. return rc;
  5879. }
  5880. /* Force a link down visible on the other side */
  5881. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  5882. bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
  5883. spin_unlock_bh(&bp->phy_lock);
  5884. msleep(20);
  5885. spin_lock_bh(&bp->phy_lock);
  5886. bp->current_interval = BNX2_SERDES_AN_TIMEOUT;
  5887. bp->serdes_an_pending = 1;
  5888. mod_timer(&bp->timer, jiffies + bp->current_interval);
  5889. }
  5890. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  5891. bmcr &= ~BMCR_LOOPBACK;
  5892. bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART | BMCR_ANENABLE);
  5893. spin_unlock_bh(&bp->phy_lock);
  5894. return 0;
  5895. }
  5896. static u32
  5897. bnx2_get_link(struct net_device *dev)
  5898. {
  5899. struct bnx2 *bp = netdev_priv(dev);
  5900. return bp->link_up;
  5901. }
  5902. static int
  5903. bnx2_get_eeprom_len(struct net_device *dev)
  5904. {
  5905. struct bnx2 *bp = netdev_priv(dev);
  5906. if (!bp->flash_info)
  5907. return 0;
  5908. return (int) bp->flash_size;
  5909. }
  5910. static int
  5911. bnx2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  5912. u8 *eebuf)
  5913. {
  5914. struct bnx2 *bp = netdev_priv(dev);
  5915. int rc;
  5916. /* parameters already validated in ethtool_get_eeprom */
  5917. rc = bnx2_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
  5918. return rc;
  5919. }
  5920. static int
  5921. bnx2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  5922. u8 *eebuf)
  5923. {
  5924. struct bnx2 *bp = netdev_priv(dev);
  5925. int rc;
  5926. /* parameters already validated in ethtool_set_eeprom */
  5927. rc = bnx2_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
  5928. return rc;
  5929. }
  5930. static int
  5931. bnx2_get_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
  5932. {
  5933. struct bnx2 *bp = netdev_priv(dev);
  5934. memset(coal, 0, sizeof(struct ethtool_coalesce));
  5935. coal->rx_coalesce_usecs = bp->rx_ticks;
  5936. coal->rx_max_coalesced_frames = bp->rx_quick_cons_trip;
  5937. coal->rx_coalesce_usecs_irq = bp->rx_ticks_int;
  5938. coal->rx_max_coalesced_frames_irq = bp->rx_quick_cons_trip_int;
  5939. coal->tx_coalesce_usecs = bp->tx_ticks;
  5940. coal->tx_max_coalesced_frames = bp->tx_quick_cons_trip;
  5941. coal->tx_coalesce_usecs_irq = bp->tx_ticks_int;
  5942. coal->tx_max_coalesced_frames_irq = bp->tx_quick_cons_trip_int;
  5943. coal->stats_block_coalesce_usecs = bp->stats_ticks;
  5944. return 0;
  5945. }
  5946. static int
  5947. bnx2_set_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
  5948. {
  5949. struct bnx2 *bp = netdev_priv(dev);
  5950. bp->rx_ticks = (u16) coal->rx_coalesce_usecs;
  5951. if (bp->rx_ticks > 0x3ff) bp->rx_ticks = 0x3ff;
  5952. bp->rx_quick_cons_trip = (u16) coal->rx_max_coalesced_frames;
  5953. if (bp->rx_quick_cons_trip > 0xff) bp->rx_quick_cons_trip = 0xff;
  5954. bp->rx_ticks_int = (u16) coal->rx_coalesce_usecs_irq;
  5955. if (bp->rx_ticks_int > 0x3ff) bp->rx_ticks_int = 0x3ff;
  5956. bp->rx_quick_cons_trip_int = (u16) coal->rx_max_coalesced_frames_irq;
  5957. if (bp->rx_quick_cons_trip_int > 0xff)
  5958. bp->rx_quick_cons_trip_int = 0xff;
  5959. bp->tx_ticks = (u16) coal->tx_coalesce_usecs;
  5960. if (bp->tx_ticks > 0x3ff) bp->tx_ticks = 0x3ff;
  5961. bp->tx_quick_cons_trip = (u16) coal->tx_max_coalesced_frames;
  5962. if (bp->tx_quick_cons_trip > 0xff) bp->tx_quick_cons_trip = 0xff;
  5963. bp->tx_ticks_int = (u16) coal->tx_coalesce_usecs_irq;
  5964. if (bp->tx_ticks_int > 0x3ff) bp->tx_ticks_int = 0x3ff;
  5965. bp->tx_quick_cons_trip_int = (u16) coal->tx_max_coalesced_frames_irq;
  5966. if (bp->tx_quick_cons_trip_int > 0xff) bp->tx_quick_cons_trip_int =
  5967. 0xff;
  5968. bp->stats_ticks = coal->stats_block_coalesce_usecs;
  5969. if (bp->flags & BNX2_FLAG_BROKEN_STATS) {
  5970. if (bp->stats_ticks != 0 && bp->stats_ticks != USEC_PER_SEC)
  5971. bp->stats_ticks = USEC_PER_SEC;
  5972. }
  5973. if (bp->stats_ticks > BNX2_HC_STATS_TICKS_HC_STAT_TICKS)
  5974. bp->stats_ticks = BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
  5975. bp->stats_ticks &= BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
  5976. if (netif_running(bp->dev)) {
  5977. bnx2_netif_stop(bp, true);
  5978. bnx2_init_nic(bp, 0);
  5979. bnx2_netif_start(bp, true);
  5980. }
  5981. return 0;
  5982. }
  5983. static void
  5984. bnx2_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  5985. {
  5986. struct bnx2 *bp = netdev_priv(dev);
  5987. ering->rx_max_pending = BNX2_MAX_TOTAL_RX_DESC_CNT;
  5988. ering->rx_jumbo_max_pending = BNX2_MAX_TOTAL_RX_PG_DESC_CNT;
  5989. ering->rx_pending = bp->rx_ring_size;
  5990. ering->rx_jumbo_pending = bp->rx_pg_ring_size;
  5991. ering->tx_max_pending = BNX2_MAX_TX_DESC_CNT;
  5992. ering->tx_pending = bp->tx_ring_size;
  5993. }
  5994. static int
  5995. bnx2_change_ring_size(struct bnx2 *bp, u32 rx, u32 tx, bool reset_irq)
  5996. {
  5997. if (netif_running(bp->dev)) {
  5998. /* Reset will erase chipset stats; save them */
  5999. bnx2_save_stats(bp);
  6000. bnx2_netif_stop(bp, true);
  6001. bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_RESET);
  6002. if (reset_irq) {
  6003. bnx2_free_irq(bp);
  6004. bnx2_del_napi(bp);
  6005. } else {
  6006. __bnx2_free_irq(bp);
  6007. }
  6008. bnx2_free_skbs(bp);
  6009. bnx2_free_mem(bp);
  6010. }
  6011. bnx2_set_rx_ring_size(bp, rx);
  6012. bp->tx_ring_size = tx;
  6013. if (netif_running(bp->dev)) {
  6014. int rc = 0;
  6015. if (reset_irq) {
  6016. rc = bnx2_setup_int_mode(bp, disable_msi);
  6017. bnx2_init_napi(bp);
  6018. }
  6019. if (!rc)
  6020. rc = bnx2_alloc_mem(bp);
  6021. if (!rc)
  6022. rc = bnx2_request_irq(bp);
  6023. if (!rc)
  6024. rc = bnx2_init_nic(bp, 0);
  6025. if (rc) {
  6026. bnx2_napi_enable(bp);
  6027. dev_close(bp->dev);
  6028. return rc;
  6029. }
  6030. #ifdef BCM_CNIC
  6031. mutex_lock(&bp->cnic_lock);
  6032. /* Let cnic know about the new status block. */
  6033. if (bp->cnic_eth_dev.drv_state & CNIC_DRV_STATE_REGD)
  6034. bnx2_setup_cnic_irq_info(bp);
  6035. mutex_unlock(&bp->cnic_lock);
  6036. #endif
  6037. bnx2_netif_start(bp, true);
  6038. }
  6039. return 0;
  6040. }
  6041. static int
  6042. bnx2_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  6043. {
  6044. struct bnx2 *bp = netdev_priv(dev);
  6045. int rc;
  6046. if ((ering->rx_pending > BNX2_MAX_TOTAL_RX_DESC_CNT) ||
  6047. (ering->tx_pending > BNX2_MAX_TX_DESC_CNT) ||
  6048. (ering->tx_pending <= MAX_SKB_FRAGS)) {
  6049. return -EINVAL;
  6050. }
  6051. rc = bnx2_change_ring_size(bp, ering->rx_pending, ering->tx_pending,
  6052. false);
  6053. return rc;
  6054. }
  6055. static void
  6056. bnx2_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  6057. {
  6058. struct bnx2 *bp = netdev_priv(dev);
  6059. epause->autoneg = ((bp->autoneg & AUTONEG_FLOW_CTRL) != 0);
  6060. epause->rx_pause = ((bp->flow_ctrl & FLOW_CTRL_RX) != 0);
  6061. epause->tx_pause = ((bp->flow_ctrl & FLOW_CTRL_TX) != 0);
  6062. }
  6063. static int
  6064. bnx2_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  6065. {
  6066. struct bnx2 *bp = netdev_priv(dev);
  6067. bp->req_flow_ctrl = 0;
  6068. if (epause->rx_pause)
  6069. bp->req_flow_ctrl |= FLOW_CTRL_RX;
  6070. if (epause->tx_pause)
  6071. bp->req_flow_ctrl |= FLOW_CTRL_TX;
  6072. if (epause->autoneg) {
  6073. bp->autoneg |= AUTONEG_FLOW_CTRL;
  6074. }
  6075. else {
  6076. bp->autoneg &= ~AUTONEG_FLOW_CTRL;
  6077. }
  6078. if (netif_running(dev)) {
  6079. spin_lock_bh(&bp->phy_lock);
  6080. bnx2_setup_phy(bp, bp->phy_port);
  6081. spin_unlock_bh(&bp->phy_lock);
  6082. }
  6083. return 0;
  6084. }
  6085. static struct {
  6086. char string[ETH_GSTRING_LEN];
  6087. } bnx2_stats_str_arr[] = {
  6088. { "rx_bytes" },
  6089. { "rx_error_bytes" },
  6090. { "tx_bytes" },
  6091. { "tx_error_bytes" },
  6092. { "rx_ucast_packets" },
  6093. { "rx_mcast_packets" },
  6094. { "rx_bcast_packets" },
  6095. { "tx_ucast_packets" },
  6096. { "tx_mcast_packets" },
  6097. { "tx_bcast_packets" },
  6098. { "tx_mac_errors" },
  6099. { "tx_carrier_errors" },
  6100. { "rx_crc_errors" },
  6101. { "rx_align_errors" },
  6102. { "tx_single_collisions" },
  6103. { "tx_multi_collisions" },
  6104. { "tx_deferred" },
  6105. { "tx_excess_collisions" },
  6106. { "tx_late_collisions" },
  6107. { "tx_total_collisions" },
  6108. { "rx_fragments" },
  6109. { "rx_jabbers" },
  6110. { "rx_undersize_packets" },
  6111. { "rx_oversize_packets" },
  6112. { "rx_64_byte_packets" },
  6113. { "rx_65_to_127_byte_packets" },
  6114. { "rx_128_to_255_byte_packets" },
  6115. { "rx_256_to_511_byte_packets" },
  6116. { "rx_512_to_1023_byte_packets" },
  6117. { "rx_1024_to_1522_byte_packets" },
  6118. { "rx_1523_to_9022_byte_packets" },
  6119. { "tx_64_byte_packets" },
  6120. { "tx_65_to_127_byte_packets" },
  6121. { "tx_128_to_255_byte_packets" },
  6122. { "tx_256_to_511_byte_packets" },
  6123. { "tx_512_to_1023_byte_packets" },
  6124. { "tx_1024_to_1522_byte_packets" },
  6125. { "tx_1523_to_9022_byte_packets" },
  6126. { "rx_xon_frames" },
  6127. { "rx_xoff_frames" },
  6128. { "tx_xon_frames" },
  6129. { "tx_xoff_frames" },
  6130. { "rx_mac_ctrl_frames" },
  6131. { "rx_filtered_packets" },
  6132. { "rx_ftq_discards" },
  6133. { "rx_discards" },
  6134. { "rx_fw_discards" },
  6135. };
  6136. #define BNX2_NUM_STATS ARRAY_SIZE(bnx2_stats_str_arr)
  6137. #define STATS_OFFSET32(offset_name) (offsetof(struct statistics_block, offset_name) / 4)
  6138. static const unsigned long bnx2_stats_offset_arr[BNX2_NUM_STATS] = {
  6139. STATS_OFFSET32(stat_IfHCInOctets_hi),
  6140. STATS_OFFSET32(stat_IfHCInBadOctets_hi),
  6141. STATS_OFFSET32(stat_IfHCOutOctets_hi),
  6142. STATS_OFFSET32(stat_IfHCOutBadOctets_hi),
  6143. STATS_OFFSET32(stat_IfHCInUcastPkts_hi),
  6144. STATS_OFFSET32(stat_IfHCInMulticastPkts_hi),
  6145. STATS_OFFSET32(stat_IfHCInBroadcastPkts_hi),
  6146. STATS_OFFSET32(stat_IfHCOutUcastPkts_hi),
  6147. STATS_OFFSET32(stat_IfHCOutMulticastPkts_hi),
  6148. STATS_OFFSET32(stat_IfHCOutBroadcastPkts_hi),
  6149. STATS_OFFSET32(stat_emac_tx_stat_dot3statsinternalmactransmiterrors),
  6150. STATS_OFFSET32(stat_Dot3StatsCarrierSenseErrors),
  6151. STATS_OFFSET32(stat_Dot3StatsFCSErrors),
  6152. STATS_OFFSET32(stat_Dot3StatsAlignmentErrors),
  6153. STATS_OFFSET32(stat_Dot3StatsSingleCollisionFrames),
  6154. STATS_OFFSET32(stat_Dot3StatsMultipleCollisionFrames),
  6155. STATS_OFFSET32(stat_Dot3StatsDeferredTransmissions),
  6156. STATS_OFFSET32(stat_Dot3StatsExcessiveCollisions),
  6157. STATS_OFFSET32(stat_Dot3StatsLateCollisions),
  6158. STATS_OFFSET32(stat_EtherStatsCollisions),
  6159. STATS_OFFSET32(stat_EtherStatsFragments),
  6160. STATS_OFFSET32(stat_EtherStatsJabbers),
  6161. STATS_OFFSET32(stat_EtherStatsUndersizePkts),
  6162. STATS_OFFSET32(stat_EtherStatsOverrsizePkts),
  6163. STATS_OFFSET32(stat_EtherStatsPktsRx64Octets),
  6164. STATS_OFFSET32(stat_EtherStatsPktsRx65Octetsto127Octets),
  6165. STATS_OFFSET32(stat_EtherStatsPktsRx128Octetsto255Octets),
  6166. STATS_OFFSET32(stat_EtherStatsPktsRx256Octetsto511Octets),
  6167. STATS_OFFSET32(stat_EtherStatsPktsRx512Octetsto1023Octets),
  6168. STATS_OFFSET32(stat_EtherStatsPktsRx1024Octetsto1522Octets),
  6169. STATS_OFFSET32(stat_EtherStatsPktsRx1523Octetsto9022Octets),
  6170. STATS_OFFSET32(stat_EtherStatsPktsTx64Octets),
  6171. STATS_OFFSET32(stat_EtherStatsPktsTx65Octetsto127Octets),
  6172. STATS_OFFSET32(stat_EtherStatsPktsTx128Octetsto255Octets),
  6173. STATS_OFFSET32(stat_EtherStatsPktsTx256Octetsto511Octets),
  6174. STATS_OFFSET32(stat_EtherStatsPktsTx512Octetsto1023Octets),
  6175. STATS_OFFSET32(stat_EtherStatsPktsTx1024Octetsto1522Octets),
  6176. STATS_OFFSET32(stat_EtherStatsPktsTx1523Octetsto9022Octets),
  6177. STATS_OFFSET32(stat_XonPauseFramesReceived),
  6178. STATS_OFFSET32(stat_XoffPauseFramesReceived),
  6179. STATS_OFFSET32(stat_OutXonSent),
  6180. STATS_OFFSET32(stat_OutXoffSent),
  6181. STATS_OFFSET32(stat_MacControlFramesReceived),
  6182. STATS_OFFSET32(stat_IfInFramesL2FilterDiscards),
  6183. STATS_OFFSET32(stat_IfInFTQDiscards),
  6184. STATS_OFFSET32(stat_IfInMBUFDiscards),
  6185. STATS_OFFSET32(stat_FwRxDrop),
  6186. };
  6187. /* stat_IfHCInBadOctets and stat_Dot3StatsCarrierSenseErrors are
  6188. * skipped because of errata.
  6189. */
  6190. static u8 bnx2_5706_stats_len_arr[BNX2_NUM_STATS] = {
  6191. 8,0,8,8,8,8,8,8,8,8,
  6192. 4,0,4,4,4,4,4,4,4,4,
  6193. 4,4,4,4,4,4,4,4,4,4,
  6194. 4,4,4,4,4,4,4,4,4,4,
  6195. 4,4,4,4,4,4,4,
  6196. };
  6197. static u8 bnx2_5708_stats_len_arr[BNX2_NUM_STATS] = {
  6198. 8,0,8,8,8,8,8,8,8,8,
  6199. 4,4,4,4,4,4,4,4,4,4,
  6200. 4,4,4,4,4,4,4,4,4,4,
  6201. 4,4,4,4,4,4,4,4,4,4,
  6202. 4,4,4,4,4,4,4,
  6203. };
  6204. #define BNX2_NUM_TESTS 6
  6205. static struct {
  6206. char string[ETH_GSTRING_LEN];
  6207. } bnx2_tests_str_arr[BNX2_NUM_TESTS] = {
  6208. { "register_test (offline)" },
  6209. { "memory_test (offline)" },
  6210. { "loopback_test (offline)" },
  6211. { "nvram_test (online)" },
  6212. { "interrupt_test (online)" },
  6213. { "link_test (online)" },
  6214. };
  6215. static int
  6216. bnx2_get_sset_count(struct net_device *dev, int sset)
  6217. {
  6218. switch (sset) {
  6219. case ETH_SS_TEST:
  6220. return BNX2_NUM_TESTS;
  6221. case ETH_SS_STATS:
  6222. return BNX2_NUM_STATS;
  6223. default:
  6224. return -EOPNOTSUPP;
  6225. }
  6226. }
  6227. static void
  6228. bnx2_self_test(struct net_device *dev, struct ethtool_test *etest, u64 *buf)
  6229. {
  6230. struct bnx2 *bp = netdev_priv(dev);
  6231. memset(buf, 0, sizeof(u64) * BNX2_NUM_TESTS);
  6232. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  6233. int i;
  6234. bnx2_netif_stop(bp, true);
  6235. bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_DIAG);
  6236. bnx2_free_skbs(bp);
  6237. if (bnx2_test_registers(bp) != 0) {
  6238. buf[0] = 1;
  6239. etest->flags |= ETH_TEST_FL_FAILED;
  6240. }
  6241. if (bnx2_test_memory(bp) != 0) {
  6242. buf[1] = 1;
  6243. etest->flags |= ETH_TEST_FL_FAILED;
  6244. }
  6245. if ((buf[2] = bnx2_test_loopback(bp)) != 0)
  6246. etest->flags |= ETH_TEST_FL_FAILED;
  6247. if (!netif_running(bp->dev))
  6248. bnx2_shutdown_chip(bp);
  6249. else {
  6250. bnx2_init_nic(bp, 1);
  6251. bnx2_netif_start(bp, true);
  6252. }
  6253. /* wait for link up */
  6254. for (i = 0; i < 7; i++) {
  6255. if (bp->link_up)
  6256. break;
  6257. msleep_interruptible(1000);
  6258. }
  6259. }
  6260. if (bnx2_test_nvram(bp) != 0) {
  6261. buf[3] = 1;
  6262. etest->flags |= ETH_TEST_FL_FAILED;
  6263. }
  6264. if (bnx2_test_intr(bp) != 0) {
  6265. buf[4] = 1;
  6266. etest->flags |= ETH_TEST_FL_FAILED;
  6267. }
  6268. if (bnx2_test_link(bp) != 0) {
  6269. buf[5] = 1;
  6270. etest->flags |= ETH_TEST_FL_FAILED;
  6271. }
  6272. }
  6273. static void
  6274. bnx2_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  6275. {
  6276. switch (stringset) {
  6277. case ETH_SS_STATS:
  6278. memcpy(buf, bnx2_stats_str_arr,
  6279. sizeof(bnx2_stats_str_arr));
  6280. break;
  6281. case ETH_SS_TEST:
  6282. memcpy(buf, bnx2_tests_str_arr,
  6283. sizeof(bnx2_tests_str_arr));
  6284. break;
  6285. }
  6286. }
  6287. static void
  6288. bnx2_get_ethtool_stats(struct net_device *dev,
  6289. struct ethtool_stats *stats, u64 *buf)
  6290. {
  6291. struct bnx2 *bp = netdev_priv(dev);
  6292. int i;
  6293. u32 *hw_stats = (u32 *) bp->stats_blk;
  6294. u32 *temp_stats = (u32 *) bp->temp_stats_blk;
  6295. u8 *stats_len_arr = NULL;
  6296. if (!hw_stats) {
  6297. memset(buf, 0, sizeof(u64) * BNX2_NUM_STATS);
  6298. return;
  6299. }
  6300. if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) ||
  6301. (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A1) ||
  6302. (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A2) ||
  6303. (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_A0))
  6304. stats_len_arr = bnx2_5706_stats_len_arr;
  6305. else
  6306. stats_len_arr = bnx2_5708_stats_len_arr;
  6307. for (i = 0; i < BNX2_NUM_STATS; i++) {
  6308. unsigned long offset;
  6309. if (stats_len_arr[i] == 0) {
  6310. /* skip this counter */
  6311. buf[i] = 0;
  6312. continue;
  6313. }
  6314. offset = bnx2_stats_offset_arr[i];
  6315. if (stats_len_arr[i] == 4) {
  6316. /* 4-byte counter */
  6317. buf[i] = (u64) *(hw_stats + offset) +
  6318. *(temp_stats + offset);
  6319. continue;
  6320. }
  6321. /* 8-byte counter */
  6322. buf[i] = (((u64) *(hw_stats + offset)) << 32) +
  6323. *(hw_stats + offset + 1) +
  6324. (((u64) *(temp_stats + offset)) << 32) +
  6325. *(temp_stats + offset + 1);
  6326. }
  6327. }
  6328. static int
  6329. bnx2_set_phys_id(struct net_device *dev, enum ethtool_phys_id_state state)
  6330. {
  6331. struct bnx2 *bp = netdev_priv(dev);
  6332. switch (state) {
  6333. case ETHTOOL_ID_ACTIVE:
  6334. bp->leds_save = BNX2_RD(bp, BNX2_MISC_CFG);
  6335. BNX2_WR(bp, BNX2_MISC_CFG, BNX2_MISC_CFG_LEDMODE_MAC);
  6336. return 1; /* cycle on/off once per second */
  6337. case ETHTOOL_ID_ON:
  6338. BNX2_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE |
  6339. BNX2_EMAC_LED_1000MB_OVERRIDE |
  6340. BNX2_EMAC_LED_100MB_OVERRIDE |
  6341. BNX2_EMAC_LED_10MB_OVERRIDE |
  6342. BNX2_EMAC_LED_TRAFFIC_OVERRIDE |
  6343. BNX2_EMAC_LED_TRAFFIC);
  6344. break;
  6345. case ETHTOOL_ID_OFF:
  6346. BNX2_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE);
  6347. break;
  6348. case ETHTOOL_ID_INACTIVE:
  6349. BNX2_WR(bp, BNX2_EMAC_LED, 0);
  6350. BNX2_WR(bp, BNX2_MISC_CFG, bp->leds_save);
  6351. break;
  6352. }
  6353. return 0;
  6354. }
  6355. static int
  6356. bnx2_set_features(struct net_device *dev, netdev_features_t features)
  6357. {
  6358. struct bnx2 *bp = netdev_priv(dev);
  6359. /* TSO with VLAN tag won't work with current firmware */
  6360. if (features & NETIF_F_HW_VLAN_CTAG_TX)
  6361. dev->vlan_features |= (dev->hw_features & NETIF_F_ALL_TSO);
  6362. else
  6363. dev->vlan_features &= ~NETIF_F_ALL_TSO;
  6364. if ((!!(features & NETIF_F_HW_VLAN_CTAG_RX) !=
  6365. !!(bp->rx_mode & BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG)) &&
  6366. netif_running(dev)) {
  6367. bnx2_netif_stop(bp, false);
  6368. dev->features = features;
  6369. bnx2_set_rx_mode(dev);
  6370. bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_KEEP_VLAN_UPDATE, 0, 1);
  6371. bnx2_netif_start(bp, false);
  6372. return 1;
  6373. }
  6374. return 0;
  6375. }
  6376. static void bnx2_get_channels(struct net_device *dev,
  6377. struct ethtool_channels *channels)
  6378. {
  6379. struct bnx2 *bp = netdev_priv(dev);
  6380. u32 max_rx_rings = 1;
  6381. u32 max_tx_rings = 1;
  6382. if ((bp->flags & BNX2_FLAG_MSIX_CAP) && !disable_msi) {
  6383. max_rx_rings = RX_MAX_RINGS;
  6384. max_tx_rings = TX_MAX_RINGS;
  6385. }
  6386. channels->max_rx = max_rx_rings;
  6387. channels->max_tx = max_tx_rings;
  6388. channels->max_other = 0;
  6389. channels->max_combined = 0;
  6390. channels->rx_count = bp->num_rx_rings;
  6391. channels->tx_count = bp->num_tx_rings;
  6392. channels->other_count = 0;
  6393. channels->combined_count = 0;
  6394. }
  6395. static int bnx2_set_channels(struct net_device *dev,
  6396. struct ethtool_channels *channels)
  6397. {
  6398. struct bnx2 *bp = netdev_priv(dev);
  6399. u32 max_rx_rings = 1;
  6400. u32 max_tx_rings = 1;
  6401. int rc = 0;
  6402. if ((bp->flags & BNX2_FLAG_MSIX_CAP) && !disable_msi) {
  6403. max_rx_rings = RX_MAX_RINGS;
  6404. max_tx_rings = TX_MAX_RINGS;
  6405. }
  6406. if (channels->rx_count > max_rx_rings ||
  6407. channels->tx_count > max_tx_rings)
  6408. return -EINVAL;
  6409. bp->num_req_rx_rings = channels->rx_count;
  6410. bp->num_req_tx_rings = channels->tx_count;
  6411. if (netif_running(dev))
  6412. rc = bnx2_change_ring_size(bp, bp->rx_ring_size,
  6413. bp->tx_ring_size, true);
  6414. return rc;
  6415. }
  6416. static const struct ethtool_ops bnx2_ethtool_ops = {
  6417. .get_drvinfo = bnx2_get_drvinfo,
  6418. .get_regs_len = bnx2_get_regs_len,
  6419. .get_regs = bnx2_get_regs,
  6420. .get_wol = bnx2_get_wol,
  6421. .set_wol = bnx2_set_wol,
  6422. .nway_reset = bnx2_nway_reset,
  6423. .get_link = bnx2_get_link,
  6424. .get_eeprom_len = bnx2_get_eeprom_len,
  6425. .get_eeprom = bnx2_get_eeprom,
  6426. .set_eeprom = bnx2_set_eeprom,
  6427. .get_coalesce = bnx2_get_coalesce,
  6428. .set_coalesce = bnx2_set_coalesce,
  6429. .get_ringparam = bnx2_get_ringparam,
  6430. .set_ringparam = bnx2_set_ringparam,
  6431. .get_pauseparam = bnx2_get_pauseparam,
  6432. .set_pauseparam = bnx2_set_pauseparam,
  6433. .self_test = bnx2_self_test,
  6434. .get_strings = bnx2_get_strings,
  6435. .set_phys_id = bnx2_set_phys_id,
  6436. .get_ethtool_stats = bnx2_get_ethtool_stats,
  6437. .get_sset_count = bnx2_get_sset_count,
  6438. .get_channels = bnx2_get_channels,
  6439. .set_channels = bnx2_set_channels,
  6440. .get_link_ksettings = bnx2_get_link_ksettings,
  6441. .set_link_ksettings = bnx2_set_link_ksettings,
  6442. };
  6443. /* Called with rtnl_lock */
  6444. static int
  6445. bnx2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  6446. {
  6447. struct mii_ioctl_data *data = if_mii(ifr);
  6448. struct bnx2 *bp = netdev_priv(dev);
  6449. int err;
  6450. switch(cmd) {
  6451. case SIOCGMIIPHY:
  6452. data->phy_id = bp->phy_addr;
  6453. /* fallthru */
  6454. case SIOCGMIIREG: {
  6455. u32 mii_regval;
  6456. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  6457. return -EOPNOTSUPP;
  6458. if (!netif_running(dev))
  6459. return -EAGAIN;
  6460. spin_lock_bh(&bp->phy_lock);
  6461. err = bnx2_read_phy(bp, data->reg_num & 0x1f, &mii_regval);
  6462. spin_unlock_bh(&bp->phy_lock);
  6463. data->val_out = mii_regval;
  6464. return err;
  6465. }
  6466. case SIOCSMIIREG:
  6467. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  6468. return -EOPNOTSUPP;
  6469. if (!netif_running(dev))
  6470. return -EAGAIN;
  6471. spin_lock_bh(&bp->phy_lock);
  6472. err = bnx2_write_phy(bp, data->reg_num & 0x1f, data->val_in);
  6473. spin_unlock_bh(&bp->phy_lock);
  6474. return err;
  6475. default:
  6476. /* do nothing */
  6477. break;
  6478. }
  6479. return -EOPNOTSUPP;
  6480. }
  6481. /* Called with rtnl_lock */
  6482. static int
  6483. bnx2_change_mac_addr(struct net_device *dev, void *p)
  6484. {
  6485. struct sockaddr *addr = p;
  6486. struct bnx2 *bp = netdev_priv(dev);
  6487. if (!is_valid_ether_addr(addr->sa_data))
  6488. return -EADDRNOTAVAIL;
  6489. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6490. if (netif_running(dev))
  6491. bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
  6492. return 0;
  6493. }
  6494. /* Called with rtnl_lock */
  6495. static int
  6496. bnx2_change_mtu(struct net_device *dev, int new_mtu)
  6497. {
  6498. struct bnx2 *bp = netdev_priv(dev);
  6499. dev->mtu = new_mtu;
  6500. return bnx2_change_ring_size(bp, bp->rx_ring_size, bp->tx_ring_size,
  6501. false);
  6502. }
  6503. #ifdef CONFIG_NET_POLL_CONTROLLER
  6504. static void
  6505. poll_bnx2(struct net_device *dev)
  6506. {
  6507. struct bnx2 *bp = netdev_priv(dev);
  6508. int i;
  6509. for (i = 0; i < bp->irq_nvecs; i++) {
  6510. struct bnx2_irq *irq = &bp->irq_tbl[i];
  6511. disable_irq(irq->vector);
  6512. irq->handler(irq->vector, &bp->bnx2_napi[i]);
  6513. enable_irq(irq->vector);
  6514. }
  6515. }
  6516. #endif
  6517. static void
  6518. bnx2_get_5709_media(struct bnx2 *bp)
  6519. {
  6520. u32 val = BNX2_RD(bp, BNX2_MISC_DUAL_MEDIA_CTRL);
  6521. u32 bond_id = val & BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID;
  6522. u32 strap;
  6523. if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_C)
  6524. return;
  6525. else if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_S) {
  6526. bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
  6527. return;
  6528. }
  6529. if (val & BNX2_MISC_DUAL_MEDIA_CTRL_STRAP_OVERRIDE)
  6530. strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL) >> 21;
  6531. else
  6532. strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL_STRAP) >> 8;
  6533. if (bp->func == 0) {
  6534. switch (strap) {
  6535. case 0x4:
  6536. case 0x5:
  6537. case 0x6:
  6538. bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
  6539. return;
  6540. }
  6541. } else {
  6542. switch (strap) {
  6543. case 0x1:
  6544. case 0x2:
  6545. case 0x4:
  6546. bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
  6547. return;
  6548. }
  6549. }
  6550. }
  6551. static void
  6552. bnx2_get_pci_speed(struct bnx2 *bp)
  6553. {
  6554. u32 reg;
  6555. reg = BNX2_RD(bp, BNX2_PCICFG_MISC_STATUS);
  6556. if (reg & BNX2_PCICFG_MISC_STATUS_PCIX_DET) {
  6557. u32 clkreg;
  6558. bp->flags |= BNX2_FLAG_PCIX;
  6559. clkreg = BNX2_RD(bp, BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS);
  6560. clkreg &= BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET;
  6561. switch (clkreg) {
  6562. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_133MHZ:
  6563. bp->bus_speed_mhz = 133;
  6564. break;
  6565. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_95MHZ:
  6566. bp->bus_speed_mhz = 100;
  6567. break;
  6568. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_66MHZ:
  6569. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_80MHZ:
  6570. bp->bus_speed_mhz = 66;
  6571. break;
  6572. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_48MHZ:
  6573. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_55MHZ:
  6574. bp->bus_speed_mhz = 50;
  6575. break;
  6576. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_LOW:
  6577. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_32MHZ:
  6578. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_38MHZ:
  6579. bp->bus_speed_mhz = 33;
  6580. break;
  6581. }
  6582. }
  6583. else {
  6584. if (reg & BNX2_PCICFG_MISC_STATUS_M66EN)
  6585. bp->bus_speed_mhz = 66;
  6586. else
  6587. bp->bus_speed_mhz = 33;
  6588. }
  6589. if (reg & BNX2_PCICFG_MISC_STATUS_32BIT_DET)
  6590. bp->flags |= BNX2_FLAG_PCI_32BIT;
  6591. }
  6592. static void
  6593. bnx2_read_vpd_fw_ver(struct bnx2 *bp)
  6594. {
  6595. int rc, i, j;
  6596. u8 *data;
  6597. unsigned int block_end, rosize, len;
  6598. #define BNX2_VPD_NVRAM_OFFSET 0x300
  6599. #define BNX2_VPD_LEN 128
  6600. #define BNX2_MAX_VER_SLEN 30
  6601. data = kmalloc(256, GFP_KERNEL);
  6602. if (!data)
  6603. return;
  6604. rc = bnx2_nvram_read(bp, BNX2_VPD_NVRAM_OFFSET, data + BNX2_VPD_LEN,
  6605. BNX2_VPD_LEN);
  6606. if (rc)
  6607. goto vpd_done;
  6608. for (i = 0; i < BNX2_VPD_LEN; i += 4) {
  6609. data[i] = data[i + BNX2_VPD_LEN + 3];
  6610. data[i + 1] = data[i + BNX2_VPD_LEN + 2];
  6611. data[i + 2] = data[i + BNX2_VPD_LEN + 1];
  6612. data[i + 3] = data[i + BNX2_VPD_LEN];
  6613. }
  6614. i = pci_vpd_find_tag(data, 0, BNX2_VPD_LEN, PCI_VPD_LRDT_RO_DATA);
  6615. if (i < 0)
  6616. goto vpd_done;
  6617. rosize = pci_vpd_lrdt_size(&data[i]);
  6618. i += PCI_VPD_LRDT_TAG_SIZE;
  6619. block_end = i + rosize;
  6620. if (block_end > BNX2_VPD_LEN)
  6621. goto vpd_done;
  6622. j = pci_vpd_find_info_keyword(data, i, rosize,
  6623. PCI_VPD_RO_KEYWORD_MFR_ID);
  6624. if (j < 0)
  6625. goto vpd_done;
  6626. len = pci_vpd_info_field_size(&data[j]);
  6627. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  6628. if (j + len > block_end || len != 4 ||
  6629. memcmp(&data[j], "1028", 4))
  6630. goto vpd_done;
  6631. j = pci_vpd_find_info_keyword(data, i, rosize,
  6632. PCI_VPD_RO_KEYWORD_VENDOR0);
  6633. if (j < 0)
  6634. goto vpd_done;
  6635. len = pci_vpd_info_field_size(&data[j]);
  6636. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  6637. if (j + len > block_end || len > BNX2_MAX_VER_SLEN)
  6638. goto vpd_done;
  6639. memcpy(bp->fw_version, &data[j], len);
  6640. bp->fw_version[len] = ' ';
  6641. vpd_done:
  6642. kfree(data);
  6643. }
  6644. static int
  6645. bnx2_init_board(struct pci_dev *pdev, struct net_device *dev)
  6646. {
  6647. struct bnx2 *bp;
  6648. int rc, i, j;
  6649. u32 reg;
  6650. u64 dma_mask, persist_dma_mask;
  6651. int err;
  6652. SET_NETDEV_DEV(dev, &pdev->dev);
  6653. bp = netdev_priv(dev);
  6654. bp->flags = 0;
  6655. bp->phy_flags = 0;
  6656. bp->temp_stats_blk =
  6657. kzalloc(sizeof(struct statistics_block), GFP_KERNEL);
  6658. if (!bp->temp_stats_blk) {
  6659. rc = -ENOMEM;
  6660. goto err_out;
  6661. }
  6662. /* enable device (incl. PCI PM wakeup), and bus-mastering */
  6663. rc = pci_enable_device(pdev);
  6664. if (rc) {
  6665. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  6666. goto err_out;
  6667. }
  6668. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  6669. dev_err(&pdev->dev,
  6670. "Cannot find PCI device base address, aborting\n");
  6671. rc = -ENODEV;
  6672. goto err_out_disable;
  6673. }
  6674. rc = pci_request_regions(pdev, DRV_MODULE_NAME);
  6675. if (rc) {
  6676. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  6677. goto err_out_disable;
  6678. }
  6679. pci_set_master(pdev);
  6680. bp->pm_cap = pdev->pm_cap;
  6681. if (bp->pm_cap == 0) {
  6682. dev_err(&pdev->dev,
  6683. "Cannot find power management capability, aborting\n");
  6684. rc = -EIO;
  6685. goto err_out_release;
  6686. }
  6687. bp->dev = dev;
  6688. bp->pdev = pdev;
  6689. spin_lock_init(&bp->phy_lock);
  6690. spin_lock_init(&bp->indirect_lock);
  6691. #ifdef BCM_CNIC
  6692. mutex_init(&bp->cnic_lock);
  6693. #endif
  6694. INIT_WORK(&bp->reset_task, bnx2_reset_task);
  6695. bp->regview = pci_iomap(pdev, 0, MB_GET_CID_ADDR(TX_TSS_CID +
  6696. TX_MAX_TSS_RINGS + 1));
  6697. if (!bp->regview) {
  6698. dev_err(&pdev->dev, "Cannot map register space, aborting\n");
  6699. rc = -ENOMEM;
  6700. goto err_out_release;
  6701. }
  6702. /* Configure byte swap and enable write to the reg_window registers.
  6703. * Rely on CPU to do target byte swapping on big endian systems
  6704. * The chip's target access swapping will not swap all accesses
  6705. */
  6706. BNX2_WR(bp, BNX2_PCICFG_MISC_CONFIG,
  6707. BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
  6708. BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP);
  6709. bp->chip_id = BNX2_RD(bp, BNX2_MISC_ID);
  6710. if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
  6711. if (!pci_is_pcie(pdev)) {
  6712. dev_err(&pdev->dev, "Not PCIE, aborting\n");
  6713. rc = -EIO;
  6714. goto err_out_unmap;
  6715. }
  6716. bp->flags |= BNX2_FLAG_PCIE;
  6717. if (BNX2_CHIP_REV(bp) == BNX2_CHIP_REV_Ax)
  6718. bp->flags |= BNX2_FLAG_JUMBO_BROKEN;
  6719. /* AER (Advanced Error Reporting) hooks */
  6720. err = pci_enable_pcie_error_reporting(pdev);
  6721. if (!err)
  6722. bp->flags |= BNX2_FLAG_AER_ENABLED;
  6723. } else {
  6724. bp->pcix_cap = pci_find_capability(pdev, PCI_CAP_ID_PCIX);
  6725. if (bp->pcix_cap == 0) {
  6726. dev_err(&pdev->dev,
  6727. "Cannot find PCIX capability, aborting\n");
  6728. rc = -EIO;
  6729. goto err_out_unmap;
  6730. }
  6731. bp->flags |= BNX2_FLAG_BROKEN_STATS;
  6732. }
  6733. if (BNX2_CHIP(bp) == BNX2_CHIP_5709 &&
  6734. BNX2_CHIP_REV(bp) != BNX2_CHIP_REV_Ax) {
  6735. if (pdev->msix_cap)
  6736. bp->flags |= BNX2_FLAG_MSIX_CAP;
  6737. }
  6738. if (BNX2_CHIP_ID(bp) != BNX2_CHIP_ID_5706_A0 &&
  6739. BNX2_CHIP_ID(bp) != BNX2_CHIP_ID_5706_A1) {
  6740. if (pdev->msi_cap)
  6741. bp->flags |= BNX2_FLAG_MSI_CAP;
  6742. }
  6743. /* 5708 cannot support DMA addresses > 40-bit. */
  6744. if (BNX2_CHIP(bp) == BNX2_CHIP_5708)
  6745. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  6746. else
  6747. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  6748. /* Configure DMA attributes. */
  6749. if (pci_set_dma_mask(pdev, dma_mask) == 0) {
  6750. dev->features |= NETIF_F_HIGHDMA;
  6751. rc = pci_set_consistent_dma_mask(pdev, persist_dma_mask);
  6752. if (rc) {
  6753. dev_err(&pdev->dev,
  6754. "pci_set_consistent_dma_mask failed, aborting\n");
  6755. goto err_out_unmap;
  6756. }
  6757. } else if ((rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) != 0) {
  6758. dev_err(&pdev->dev, "System does not support DMA, aborting\n");
  6759. goto err_out_unmap;
  6760. }
  6761. if (!(bp->flags & BNX2_FLAG_PCIE))
  6762. bnx2_get_pci_speed(bp);
  6763. /* 5706A0 may falsely detect SERR and PERR. */
  6764. if (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) {
  6765. reg = BNX2_RD(bp, PCI_COMMAND);
  6766. reg &= ~(PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
  6767. BNX2_WR(bp, PCI_COMMAND, reg);
  6768. } else if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A1) &&
  6769. !(bp->flags & BNX2_FLAG_PCIX)) {
  6770. dev_err(&pdev->dev,
  6771. "5706 A1 can only be used in a PCIX bus, aborting\n");
  6772. goto err_out_unmap;
  6773. }
  6774. bnx2_init_nvram(bp);
  6775. reg = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_SIGNATURE);
  6776. if (bnx2_reg_rd_ind(bp, BNX2_MCP_TOE_ID) & BNX2_MCP_TOE_ID_FUNCTION_ID)
  6777. bp->func = 1;
  6778. if ((reg & BNX2_SHM_HDR_SIGNATURE_SIG_MASK) ==
  6779. BNX2_SHM_HDR_SIGNATURE_SIG) {
  6780. u32 off = bp->func << 2;
  6781. bp->shmem_base = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_ADDR_0 + off);
  6782. } else
  6783. bp->shmem_base = HOST_VIEW_SHMEM_BASE;
  6784. /* Get the permanent MAC address. First we need to make sure the
  6785. * firmware is actually running.
  6786. */
  6787. reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_SIGNATURE);
  6788. if ((reg & BNX2_DEV_INFO_SIGNATURE_MAGIC_MASK) !=
  6789. BNX2_DEV_INFO_SIGNATURE_MAGIC) {
  6790. dev_err(&pdev->dev, "Firmware not running, aborting\n");
  6791. rc = -ENODEV;
  6792. goto err_out_unmap;
  6793. }
  6794. bnx2_read_vpd_fw_ver(bp);
  6795. j = strlen(bp->fw_version);
  6796. reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_BC_REV);
  6797. for (i = 0; i < 3 && j < 24; i++) {
  6798. u8 num, k, skip0;
  6799. if (i == 0) {
  6800. bp->fw_version[j++] = 'b';
  6801. bp->fw_version[j++] = 'c';
  6802. bp->fw_version[j++] = ' ';
  6803. }
  6804. num = (u8) (reg >> (24 - (i * 8)));
  6805. for (k = 100, skip0 = 1; k >= 1; num %= k, k /= 10) {
  6806. if (num >= k || !skip0 || k == 1) {
  6807. bp->fw_version[j++] = (num / k) + '0';
  6808. skip0 = 0;
  6809. }
  6810. }
  6811. if (i != 2)
  6812. bp->fw_version[j++] = '.';
  6813. }
  6814. reg = bnx2_shmem_rd(bp, BNX2_PORT_FEATURE);
  6815. if (reg & BNX2_PORT_FEATURE_WOL_ENABLED)
  6816. bp->wol = 1;
  6817. if (reg & BNX2_PORT_FEATURE_ASF_ENABLED) {
  6818. bp->flags |= BNX2_FLAG_ASF_ENABLE;
  6819. for (i = 0; i < 30; i++) {
  6820. reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
  6821. if (reg & BNX2_CONDITION_MFW_RUN_MASK)
  6822. break;
  6823. msleep(10);
  6824. }
  6825. }
  6826. reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
  6827. reg &= BNX2_CONDITION_MFW_RUN_MASK;
  6828. if (reg != BNX2_CONDITION_MFW_RUN_UNKNOWN &&
  6829. reg != BNX2_CONDITION_MFW_RUN_NONE) {
  6830. u32 addr = bnx2_shmem_rd(bp, BNX2_MFW_VER_PTR);
  6831. if (j < 32)
  6832. bp->fw_version[j++] = ' ';
  6833. for (i = 0; i < 3 && j < 28; i++) {
  6834. reg = bnx2_reg_rd_ind(bp, addr + i * 4);
  6835. reg = be32_to_cpu(reg);
  6836. memcpy(&bp->fw_version[j], &reg, 4);
  6837. j += 4;
  6838. }
  6839. }
  6840. reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_UPPER);
  6841. bp->mac_addr[0] = (u8) (reg >> 8);
  6842. bp->mac_addr[1] = (u8) reg;
  6843. reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_LOWER);
  6844. bp->mac_addr[2] = (u8) (reg >> 24);
  6845. bp->mac_addr[3] = (u8) (reg >> 16);
  6846. bp->mac_addr[4] = (u8) (reg >> 8);
  6847. bp->mac_addr[5] = (u8) reg;
  6848. bp->tx_ring_size = BNX2_MAX_TX_DESC_CNT;
  6849. bnx2_set_rx_ring_size(bp, 255);
  6850. bp->tx_quick_cons_trip_int = 2;
  6851. bp->tx_quick_cons_trip = 20;
  6852. bp->tx_ticks_int = 18;
  6853. bp->tx_ticks = 80;
  6854. bp->rx_quick_cons_trip_int = 2;
  6855. bp->rx_quick_cons_trip = 12;
  6856. bp->rx_ticks_int = 18;
  6857. bp->rx_ticks = 18;
  6858. bp->stats_ticks = USEC_PER_SEC & BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
  6859. bp->current_interval = BNX2_TIMER_INTERVAL;
  6860. bp->phy_addr = 1;
  6861. /* allocate stats_blk */
  6862. rc = bnx2_alloc_stats_blk(dev);
  6863. if (rc)
  6864. goto err_out_unmap;
  6865. /* Disable WOL support if we are running on a SERDES chip. */
  6866. if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
  6867. bnx2_get_5709_media(bp);
  6868. else if (BNX2_CHIP_BOND(bp) & BNX2_CHIP_BOND_SERDES_BIT)
  6869. bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
  6870. bp->phy_port = PORT_TP;
  6871. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  6872. bp->phy_port = PORT_FIBRE;
  6873. reg = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
  6874. if (!(reg & BNX2_SHARED_HW_CFG_GIG_LINK_ON_VAUX)) {
  6875. bp->flags |= BNX2_FLAG_NO_WOL;
  6876. bp->wol = 0;
  6877. }
  6878. if (BNX2_CHIP(bp) == BNX2_CHIP_5706) {
  6879. /* Don't do parallel detect on this board because of
  6880. * some board problems. The link will not go down
  6881. * if we do parallel detect.
  6882. */
  6883. if (pdev->subsystem_vendor == PCI_VENDOR_ID_HP &&
  6884. pdev->subsystem_device == 0x310c)
  6885. bp->phy_flags |= BNX2_PHY_FLAG_NO_PARALLEL;
  6886. } else {
  6887. bp->phy_addr = 2;
  6888. if (reg & BNX2_SHARED_HW_CFG_PHY_2_5G)
  6889. bp->phy_flags |= BNX2_PHY_FLAG_2_5G_CAPABLE;
  6890. }
  6891. } else if (BNX2_CHIP(bp) == BNX2_CHIP_5706 ||
  6892. BNX2_CHIP(bp) == BNX2_CHIP_5708)
  6893. bp->phy_flags |= BNX2_PHY_FLAG_CRC_FIX;
  6894. else if (BNX2_CHIP(bp) == BNX2_CHIP_5709 &&
  6895. (BNX2_CHIP_REV(bp) == BNX2_CHIP_REV_Ax ||
  6896. BNX2_CHIP_REV(bp) == BNX2_CHIP_REV_Bx))
  6897. bp->phy_flags |= BNX2_PHY_FLAG_DIS_EARLY_DAC;
  6898. bnx2_init_fw_cap(bp);
  6899. if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_A0) ||
  6900. (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_B0) ||
  6901. (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_B1) ||
  6902. !(BNX2_RD(bp, BNX2_PCI_CONFIG_3) & BNX2_PCI_CONFIG_3_VAUX_PRESET)) {
  6903. bp->flags |= BNX2_FLAG_NO_WOL;
  6904. bp->wol = 0;
  6905. }
  6906. if (bp->flags & BNX2_FLAG_NO_WOL)
  6907. device_set_wakeup_capable(&bp->pdev->dev, false);
  6908. else
  6909. device_set_wakeup_enable(&bp->pdev->dev, bp->wol);
  6910. if (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) {
  6911. bp->tx_quick_cons_trip_int =
  6912. bp->tx_quick_cons_trip;
  6913. bp->tx_ticks_int = bp->tx_ticks;
  6914. bp->rx_quick_cons_trip_int =
  6915. bp->rx_quick_cons_trip;
  6916. bp->rx_ticks_int = bp->rx_ticks;
  6917. bp->comp_prod_trip_int = bp->comp_prod_trip;
  6918. bp->com_ticks_int = bp->com_ticks;
  6919. bp->cmd_ticks_int = bp->cmd_ticks;
  6920. }
  6921. /* Disable MSI on 5706 if AMD 8132 bridge is found.
  6922. *
  6923. * MSI is defined to be 32-bit write. The 5706 does 64-bit MSI writes
  6924. * with byte enables disabled on the unused 32-bit word. This is legal
  6925. * but causes problems on the AMD 8132 which will eventually stop
  6926. * responding after a while.
  6927. *
  6928. * AMD believes this incompatibility is unique to the 5706, and
  6929. * prefers to locally disable MSI rather than globally disabling it.
  6930. */
  6931. if (BNX2_CHIP(bp) == BNX2_CHIP_5706 && disable_msi == 0) {
  6932. struct pci_dev *amd_8132 = NULL;
  6933. while ((amd_8132 = pci_get_device(PCI_VENDOR_ID_AMD,
  6934. PCI_DEVICE_ID_AMD_8132_BRIDGE,
  6935. amd_8132))) {
  6936. if (amd_8132->revision >= 0x10 &&
  6937. amd_8132->revision <= 0x13) {
  6938. disable_msi = 1;
  6939. pci_dev_put(amd_8132);
  6940. break;
  6941. }
  6942. }
  6943. }
  6944. bnx2_set_default_link(bp);
  6945. bp->req_flow_ctrl = FLOW_CTRL_RX | FLOW_CTRL_TX;
  6946. timer_setup(&bp->timer, bnx2_timer, 0);
  6947. bp->timer.expires = RUN_AT(BNX2_TIMER_INTERVAL);
  6948. #ifdef BCM_CNIC
  6949. if (bnx2_shmem_rd(bp, BNX2_ISCSI_INITIATOR) & BNX2_ISCSI_INITIATOR_EN)
  6950. bp->cnic_eth_dev.max_iscsi_conn =
  6951. (bnx2_shmem_rd(bp, BNX2_ISCSI_MAX_CONN) &
  6952. BNX2_ISCSI_MAX_CONN_MASK) >> BNX2_ISCSI_MAX_CONN_SHIFT;
  6953. bp->cnic_probe = bnx2_cnic_probe;
  6954. #endif
  6955. pci_save_state(pdev);
  6956. return 0;
  6957. err_out_unmap:
  6958. if (bp->flags & BNX2_FLAG_AER_ENABLED) {
  6959. pci_disable_pcie_error_reporting(pdev);
  6960. bp->flags &= ~BNX2_FLAG_AER_ENABLED;
  6961. }
  6962. pci_iounmap(pdev, bp->regview);
  6963. bp->regview = NULL;
  6964. err_out_release:
  6965. pci_release_regions(pdev);
  6966. err_out_disable:
  6967. pci_disable_device(pdev);
  6968. err_out:
  6969. kfree(bp->temp_stats_blk);
  6970. return rc;
  6971. }
  6972. static char *
  6973. bnx2_bus_string(struct bnx2 *bp, char *str)
  6974. {
  6975. char *s = str;
  6976. if (bp->flags & BNX2_FLAG_PCIE) {
  6977. s += sprintf(s, "PCI Express");
  6978. } else {
  6979. s += sprintf(s, "PCI");
  6980. if (bp->flags & BNX2_FLAG_PCIX)
  6981. s += sprintf(s, "-X");
  6982. if (bp->flags & BNX2_FLAG_PCI_32BIT)
  6983. s += sprintf(s, " 32-bit");
  6984. else
  6985. s += sprintf(s, " 64-bit");
  6986. s += sprintf(s, " %dMHz", bp->bus_speed_mhz);
  6987. }
  6988. return str;
  6989. }
  6990. static void
  6991. bnx2_del_napi(struct bnx2 *bp)
  6992. {
  6993. int i;
  6994. for (i = 0; i < bp->irq_nvecs; i++)
  6995. netif_napi_del(&bp->bnx2_napi[i].napi);
  6996. }
  6997. static void
  6998. bnx2_init_napi(struct bnx2 *bp)
  6999. {
  7000. int i;
  7001. for (i = 0; i < bp->irq_nvecs; i++) {
  7002. struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
  7003. int (*poll)(struct napi_struct *, int);
  7004. if (i == 0)
  7005. poll = bnx2_poll;
  7006. else
  7007. poll = bnx2_poll_msix;
  7008. netif_napi_add(bp->dev, &bp->bnx2_napi[i].napi, poll, 64);
  7009. bnapi->bp = bp;
  7010. }
  7011. }
  7012. static const struct net_device_ops bnx2_netdev_ops = {
  7013. .ndo_open = bnx2_open,
  7014. .ndo_start_xmit = bnx2_start_xmit,
  7015. .ndo_stop = bnx2_close,
  7016. .ndo_get_stats64 = bnx2_get_stats64,
  7017. .ndo_set_rx_mode = bnx2_set_rx_mode,
  7018. .ndo_do_ioctl = bnx2_ioctl,
  7019. .ndo_validate_addr = eth_validate_addr,
  7020. .ndo_set_mac_address = bnx2_change_mac_addr,
  7021. .ndo_change_mtu = bnx2_change_mtu,
  7022. .ndo_set_features = bnx2_set_features,
  7023. .ndo_tx_timeout = bnx2_tx_timeout,
  7024. #ifdef CONFIG_NET_POLL_CONTROLLER
  7025. .ndo_poll_controller = poll_bnx2,
  7026. #endif
  7027. };
  7028. static int
  7029. bnx2_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  7030. {
  7031. static int version_printed = 0;
  7032. struct net_device *dev;
  7033. struct bnx2 *bp;
  7034. int rc;
  7035. char str[40];
  7036. if (version_printed++ == 0)
  7037. pr_info("%s", version);
  7038. /* dev zeroed in init_etherdev */
  7039. dev = alloc_etherdev_mq(sizeof(*bp), TX_MAX_RINGS);
  7040. if (!dev)
  7041. return -ENOMEM;
  7042. rc = bnx2_init_board(pdev, dev);
  7043. if (rc < 0)
  7044. goto err_free;
  7045. dev->netdev_ops = &bnx2_netdev_ops;
  7046. dev->watchdog_timeo = TX_TIMEOUT;
  7047. dev->ethtool_ops = &bnx2_ethtool_ops;
  7048. bp = netdev_priv(dev);
  7049. pci_set_drvdata(pdev, dev);
  7050. /*
  7051. * In-flight DMA from 1st kernel could continue going in kdump kernel.
  7052. * New io-page table has been created before bnx2 does reset at open stage.
  7053. * We have to wait for the in-flight DMA to complete to avoid it look up
  7054. * into the newly created io-page table.
  7055. */
  7056. if (is_kdump_kernel())
  7057. bnx2_wait_dma_complete(bp);
  7058. memcpy(dev->dev_addr, bp->mac_addr, ETH_ALEN);
  7059. dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_SG |
  7060. NETIF_F_TSO | NETIF_F_TSO_ECN |
  7061. NETIF_F_RXHASH | NETIF_F_RXCSUM;
  7062. if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
  7063. dev->hw_features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
  7064. dev->vlan_features = dev->hw_features;
  7065. dev->hw_features |= NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
  7066. dev->features |= dev->hw_features;
  7067. dev->priv_flags |= IFF_UNICAST_FLT;
  7068. dev->min_mtu = MIN_ETHERNET_PACKET_SIZE;
  7069. dev->max_mtu = MAX_ETHERNET_JUMBO_PACKET_SIZE;
  7070. if (!(bp->flags & BNX2_FLAG_CAN_KEEP_VLAN))
  7071. dev->hw_features &= ~NETIF_F_HW_VLAN_CTAG_RX;
  7072. if ((rc = register_netdev(dev))) {
  7073. dev_err(&pdev->dev, "Cannot register net device\n");
  7074. goto error;
  7075. }
  7076. netdev_info(dev, "%s (%c%d) %s found at mem %lx, IRQ %d, "
  7077. "node addr %pM\n", board_info[ent->driver_data].name,
  7078. ((BNX2_CHIP_ID(bp) & 0xf000) >> 12) + 'A',
  7079. ((BNX2_CHIP_ID(bp) & 0x0ff0) >> 4),
  7080. bnx2_bus_string(bp, str), (long)pci_resource_start(pdev, 0),
  7081. pdev->irq, dev->dev_addr);
  7082. return 0;
  7083. error:
  7084. pci_iounmap(pdev, bp->regview);
  7085. pci_release_regions(pdev);
  7086. pci_disable_device(pdev);
  7087. err_free:
  7088. bnx2_free_stats_blk(dev);
  7089. free_netdev(dev);
  7090. return rc;
  7091. }
  7092. static void
  7093. bnx2_remove_one(struct pci_dev *pdev)
  7094. {
  7095. struct net_device *dev = pci_get_drvdata(pdev);
  7096. struct bnx2 *bp = netdev_priv(dev);
  7097. unregister_netdev(dev);
  7098. del_timer_sync(&bp->timer);
  7099. cancel_work_sync(&bp->reset_task);
  7100. pci_iounmap(bp->pdev, bp->regview);
  7101. bnx2_free_stats_blk(dev);
  7102. kfree(bp->temp_stats_blk);
  7103. if (bp->flags & BNX2_FLAG_AER_ENABLED) {
  7104. pci_disable_pcie_error_reporting(pdev);
  7105. bp->flags &= ~BNX2_FLAG_AER_ENABLED;
  7106. }
  7107. bnx2_release_firmware(bp);
  7108. free_netdev(dev);
  7109. pci_release_regions(pdev);
  7110. pci_disable_device(pdev);
  7111. }
  7112. #ifdef CONFIG_PM_SLEEP
  7113. static int
  7114. bnx2_suspend(struct device *device)
  7115. {
  7116. struct pci_dev *pdev = to_pci_dev(device);
  7117. struct net_device *dev = pci_get_drvdata(pdev);
  7118. struct bnx2 *bp = netdev_priv(dev);
  7119. if (netif_running(dev)) {
  7120. cancel_work_sync(&bp->reset_task);
  7121. bnx2_netif_stop(bp, true);
  7122. netif_device_detach(dev);
  7123. del_timer_sync(&bp->timer);
  7124. bnx2_shutdown_chip(bp);
  7125. __bnx2_free_irq(bp);
  7126. bnx2_free_skbs(bp);
  7127. }
  7128. bnx2_setup_wol(bp);
  7129. return 0;
  7130. }
  7131. static int
  7132. bnx2_resume(struct device *device)
  7133. {
  7134. struct pci_dev *pdev = to_pci_dev(device);
  7135. struct net_device *dev = pci_get_drvdata(pdev);
  7136. struct bnx2 *bp = netdev_priv(dev);
  7137. if (!netif_running(dev))
  7138. return 0;
  7139. bnx2_set_power_state(bp, PCI_D0);
  7140. netif_device_attach(dev);
  7141. bnx2_request_irq(bp);
  7142. bnx2_init_nic(bp, 1);
  7143. bnx2_netif_start(bp, true);
  7144. return 0;
  7145. }
  7146. static SIMPLE_DEV_PM_OPS(bnx2_pm_ops, bnx2_suspend, bnx2_resume);
  7147. #define BNX2_PM_OPS (&bnx2_pm_ops)
  7148. #else
  7149. #define BNX2_PM_OPS NULL
  7150. #endif /* CONFIG_PM_SLEEP */
  7151. /**
  7152. * bnx2_io_error_detected - called when PCI error is detected
  7153. * @pdev: Pointer to PCI device
  7154. * @state: The current pci connection state
  7155. *
  7156. * This function is called after a PCI bus error affecting
  7157. * this device has been detected.
  7158. */
  7159. static pci_ers_result_t bnx2_io_error_detected(struct pci_dev *pdev,
  7160. pci_channel_state_t state)
  7161. {
  7162. struct net_device *dev = pci_get_drvdata(pdev);
  7163. struct bnx2 *bp = netdev_priv(dev);
  7164. rtnl_lock();
  7165. netif_device_detach(dev);
  7166. if (state == pci_channel_io_perm_failure) {
  7167. rtnl_unlock();
  7168. return PCI_ERS_RESULT_DISCONNECT;
  7169. }
  7170. if (netif_running(dev)) {
  7171. bnx2_netif_stop(bp, true);
  7172. del_timer_sync(&bp->timer);
  7173. bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
  7174. }
  7175. pci_disable_device(pdev);
  7176. rtnl_unlock();
  7177. /* Request a slot slot reset. */
  7178. return PCI_ERS_RESULT_NEED_RESET;
  7179. }
  7180. /**
  7181. * bnx2_io_slot_reset - called after the pci bus has been reset.
  7182. * @pdev: Pointer to PCI device
  7183. *
  7184. * Restart the card from scratch, as if from a cold-boot.
  7185. */
  7186. static pci_ers_result_t bnx2_io_slot_reset(struct pci_dev *pdev)
  7187. {
  7188. struct net_device *dev = pci_get_drvdata(pdev);
  7189. struct bnx2 *bp = netdev_priv(dev);
  7190. pci_ers_result_t result = PCI_ERS_RESULT_DISCONNECT;
  7191. int err = 0;
  7192. rtnl_lock();
  7193. if (pci_enable_device(pdev)) {
  7194. dev_err(&pdev->dev,
  7195. "Cannot re-enable PCI device after reset\n");
  7196. } else {
  7197. pci_set_master(pdev);
  7198. pci_restore_state(pdev);
  7199. pci_save_state(pdev);
  7200. if (netif_running(dev))
  7201. err = bnx2_init_nic(bp, 1);
  7202. if (!err)
  7203. result = PCI_ERS_RESULT_RECOVERED;
  7204. }
  7205. if (result != PCI_ERS_RESULT_RECOVERED && netif_running(dev)) {
  7206. bnx2_napi_enable(bp);
  7207. dev_close(dev);
  7208. }
  7209. rtnl_unlock();
  7210. if (!(bp->flags & BNX2_FLAG_AER_ENABLED))
  7211. return result;
  7212. err = pci_cleanup_aer_uncorrect_error_status(pdev);
  7213. if (err) {
  7214. dev_err(&pdev->dev,
  7215. "pci_cleanup_aer_uncorrect_error_status failed 0x%0x\n",
  7216. err); /* non-fatal, continue */
  7217. }
  7218. return result;
  7219. }
  7220. /**
  7221. * bnx2_io_resume - called when traffic can start flowing again.
  7222. * @pdev: Pointer to PCI device
  7223. *
  7224. * This callback is called when the error recovery driver tells us that
  7225. * its OK to resume normal operation.
  7226. */
  7227. static void bnx2_io_resume(struct pci_dev *pdev)
  7228. {
  7229. struct net_device *dev = pci_get_drvdata(pdev);
  7230. struct bnx2 *bp = netdev_priv(dev);
  7231. rtnl_lock();
  7232. if (netif_running(dev))
  7233. bnx2_netif_start(bp, true);
  7234. netif_device_attach(dev);
  7235. rtnl_unlock();
  7236. }
  7237. static void bnx2_shutdown(struct pci_dev *pdev)
  7238. {
  7239. struct net_device *dev = pci_get_drvdata(pdev);
  7240. struct bnx2 *bp;
  7241. if (!dev)
  7242. return;
  7243. bp = netdev_priv(dev);
  7244. if (!bp)
  7245. return;
  7246. rtnl_lock();
  7247. if (netif_running(dev))
  7248. dev_close(bp->dev);
  7249. if (system_state == SYSTEM_POWER_OFF)
  7250. bnx2_set_power_state(bp, PCI_D3hot);
  7251. rtnl_unlock();
  7252. }
  7253. static const struct pci_error_handlers bnx2_err_handler = {
  7254. .error_detected = bnx2_io_error_detected,
  7255. .slot_reset = bnx2_io_slot_reset,
  7256. .resume = bnx2_io_resume,
  7257. };
  7258. static struct pci_driver bnx2_pci_driver = {
  7259. .name = DRV_MODULE_NAME,
  7260. .id_table = bnx2_pci_tbl,
  7261. .probe = bnx2_init_one,
  7262. .remove = bnx2_remove_one,
  7263. .driver.pm = BNX2_PM_OPS,
  7264. .err_handler = &bnx2_err_handler,
  7265. .shutdown = bnx2_shutdown,
  7266. };
  7267. module_pci_driver(bnx2_pci_driver);