xgbe-phy-v2.c 88 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387
  1. /*
  2. * AMD 10Gb Ethernet driver
  3. *
  4. * This file is available to you under your choice of the following two
  5. * licenses:
  6. *
  7. * License 1: GPLv2
  8. *
  9. * Copyright (c) 2016 Advanced Micro Devices, Inc.
  10. *
  11. * This file is free software; you may copy, redistribute and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation, either version 2 of the License, or (at
  14. * your option) any later version.
  15. *
  16. * This file is distributed in the hope that it will be useful, but
  17. * WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  19. * General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  23. *
  24. * This file incorporates work covered by the following copyright and
  25. * permission notice:
  26. * The Synopsys DWC ETHER XGMAC Software Driver and documentation
  27. * (hereinafter "Software") is an unsupported proprietary work of Synopsys,
  28. * Inc. unless otherwise expressly agreed to in writing between Synopsys
  29. * and you.
  30. *
  31. * The Software IS NOT an item of Licensed Software or Licensed Product
  32. * under any End User Software License Agreement or Agreement for Licensed
  33. * Product with Synopsys or any supplement thereto. Permission is hereby
  34. * granted, free of charge, to any person obtaining a copy of this software
  35. * annotated with this license and the Software, to deal in the Software
  36. * without restriction, including without limitation the rights to use,
  37. * copy, modify, merge, publish, distribute, sublicense, and/or sell copies
  38. * of the Software, and to permit persons to whom the Software is furnished
  39. * to do so, subject to the following conditions:
  40. *
  41. * The above copyright notice and this permission notice shall be included
  42. * in all copies or substantial portions of the Software.
  43. *
  44. * THIS SOFTWARE IS BEING DISTRIBUTED BY SYNOPSYS SOLELY ON AN "AS IS"
  45. * BASIS AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
  46. * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
  47. * PARTICULAR PURPOSE ARE HEREBY DISCLAIMED. IN NO EVENT SHALL SYNOPSYS
  48. * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
  49. * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  50. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  51. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
  52. * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  53. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
  54. * THE POSSIBILITY OF SUCH DAMAGE.
  55. *
  56. *
  57. * License 2: Modified BSD
  58. *
  59. * Copyright (c) 2016 Advanced Micro Devices, Inc.
  60. * All rights reserved.
  61. *
  62. * Redistribution and use in source and binary forms, with or without
  63. * modification, are permitted provided that the following conditions are met:
  64. * * Redistributions of source code must retain the above copyright
  65. * notice, this list of conditions and the following disclaimer.
  66. * * Redistributions in binary form must reproduce the above copyright
  67. * notice, this list of conditions and the following disclaimer in the
  68. * documentation and/or other materials provided with the distribution.
  69. * * Neither the name of Advanced Micro Devices, Inc. nor the
  70. * names of its contributors may be used to endorse or promote products
  71. * derived from this software without specific prior written permission.
  72. *
  73. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  74. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  75. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
  76. * ARE DISCLAIMED. IN NO EVENT SHALL <COPYRIGHT HOLDER> BE LIABLE FOR ANY
  77. * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  78. * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
  79. * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
  80. * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  81. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  82. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  83. *
  84. * This file incorporates work covered by the following copyright and
  85. * permission notice:
  86. * The Synopsys DWC ETHER XGMAC Software Driver and documentation
  87. * (hereinafter "Software") is an unsupported proprietary work of Synopsys,
  88. * Inc. unless otherwise expressly agreed to in writing between Synopsys
  89. * and you.
  90. *
  91. * The Software IS NOT an item of Licensed Software or Licensed Product
  92. * under any End User Software License Agreement or Agreement for Licensed
  93. * Product with Synopsys or any supplement thereto. Permission is hereby
  94. * granted, free of charge, to any person obtaining a copy of this software
  95. * annotated with this license and the Software, to deal in the Software
  96. * without restriction, including without limitation the rights to use,
  97. * copy, modify, merge, publish, distribute, sublicense, and/or sell copies
  98. * of the Software, and to permit persons to whom the Software is furnished
  99. * to do so, subject to the following conditions:
  100. *
  101. * The above copyright notice and this permission notice shall be included
  102. * in all copies or substantial portions of the Software.
  103. *
  104. * THIS SOFTWARE IS BEING DISTRIBUTED BY SYNOPSYS SOLELY ON AN "AS IS"
  105. * BASIS AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
  106. * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
  107. * PARTICULAR PURPOSE ARE HEREBY DISCLAIMED. IN NO EVENT SHALL SYNOPSYS
  108. * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
  109. * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  110. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  111. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
  112. * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  113. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
  114. * THE POSSIBILITY OF SUCH DAMAGE.
  115. */
  116. #include <linux/module.h>
  117. #include <linux/device.h>
  118. #include <linux/kmod.h>
  119. #include <linux/mdio.h>
  120. #include <linux/phy.h>
  121. #include <linux/ethtool.h>
  122. #include "xgbe.h"
  123. #include "xgbe-common.h"
  124. #define XGBE_PHY_PORT_SPEED_100 BIT(0)
  125. #define XGBE_PHY_PORT_SPEED_1000 BIT(1)
  126. #define XGBE_PHY_PORT_SPEED_2500 BIT(2)
  127. #define XGBE_PHY_PORT_SPEED_10000 BIT(3)
  128. #define XGBE_MUTEX_RELEASE 0x80000000
  129. #define XGBE_SFP_DIRECT 7
  130. /* I2C target addresses */
  131. #define XGBE_SFP_SERIAL_ID_ADDRESS 0x50
  132. #define XGBE_SFP_DIAG_INFO_ADDRESS 0x51
  133. #define XGBE_SFP_PHY_ADDRESS 0x56
  134. #define XGBE_GPIO_ADDRESS_PCA9555 0x20
  135. /* SFP sideband signal indicators */
  136. #define XGBE_GPIO_NO_TX_FAULT BIT(0)
  137. #define XGBE_GPIO_NO_RATE_SELECT BIT(1)
  138. #define XGBE_GPIO_NO_MOD_ABSENT BIT(2)
  139. #define XGBE_GPIO_NO_RX_LOS BIT(3)
  140. /* Rate-change complete wait/retry count */
  141. #define XGBE_RATECHANGE_COUNT 500
  142. /* CDR delay values for KR support (in usec) */
  143. #define XGBE_CDR_DELAY_INIT 10000
  144. #define XGBE_CDR_DELAY_INC 10000
  145. #define XGBE_CDR_DELAY_MAX 100000
  146. /* RRC frequency during link status check */
  147. #define XGBE_RRC_FREQUENCY 10
  148. enum xgbe_port_mode {
  149. XGBE_PORT_MODE_RSVD = 0,
  150. XGBE_PORT_MODE_BACKPLANE,
  151. XGBE_PORT_MODE_BACKPLANE_2500,
  152. XGBE_PORT_MODE_1000BASE_T,
  153. XGBE_PORT_MODE_1000BASE_X,
  154. XGBE_PORT_MODE_NBASE_T,
  155. XGBE_PORT_MODE_10GBASE_T,
  156. XGBE_PORT_MODE_10GBASE_R,
  157. XGBE_PORT_MODE_SFP,
  158. XGBE_PORT_MODE_MAX,
  159. };
  160. enum xgbe_conn_type {
  161. XGBE_CONN_TYPE_NONE = 0,
  162. XGBE_CONN_TYPE_SFP,
  163. XGBE_CONN_TYPE_MDIO,
  164. XGBE_CONN_TYPE_RSVD1,
  165. XGBE_CONN_TYPE_BACKPLANE,
  166. XGBE_CONN_TYPE_MAX,
  167. };
  168. /* SFP/SFP+ related definitions */
  169. enum xgbe_sfp_comm {
  170. XGBE_SFP_COMM_DIRECT = 0,
  171. XGBE_SFP_COMM_PCA9545,
  172. };
  173. enum xgbe_sfp_cable {
  174. XGBE_SFP_CABLE_UNKNOWN = 0,
  175. XGBE_SFP_CABLE_ACTIVE,
  176. XGBE_SFP_CABLE_PASSIVE,
  177. };
  178. enum xgbe_sfp_base {
  179. XGBE_SFP_BASE_UNKNOWN = 0,
  180. XGBE_SFP_BASE_1000_T,
  181. XGBE_SFP_BASE_1000_SX,
  182. XGBE_SFP_BASE_1000_LX,
  183. XGBE_SFP_BASE_1000_CX,
  184. XGBE_SFP_BASE_10000_SR,
  185. XGBE_SFP_BASE_10000_LR,
  186. XGBE_SFP_BASE_10000_LRM,
  187. XGBE_SFP_BASE_10000_ER,
  188. XGBE_SFP_BASE_10000_CR,
  189. };
  190. enum xgbe_sfp_speed {
  191. XGBE_SFP_SPEED_UNKNOWN = 0,
  192. XGBE_SFP_SPEED_100_1000,
  193. XGBE_SFP_SPEED_1000,
  194. XGBE_SFP_SPEED_10000,
  195. };
  196. /* SFP Serial ID Base ID values relative to an offset of 0 */
  197. #define XGBE_SFP_BASE_ID 0
  198. #define XGBE_SFP_ID_SFP 0x03
  199. #define XGBE_SFP_BASE_EXT_ID 1
  200. #define XGBE_SFP_EXT_ID_SFP 0x04
  201. #define XGBE_SFP_BASE_10GBE_CC 3
  202. #define XGBE_SFP_BASE_10GBE_CC_SR BIT(4)
  203. #define XGBE_SFP_BASE_10GBE_CC_LR BIT(5)
  204. #define XGBE_SFP_BASE_10GBE_CC_LRM BIT(6)
  205. #define XGBE_SFP_BASE_10GBE_CC_ER BIT(7)
  206. #define XGBE_SFP_BASE_1GBE_CC 6
  207. #define XGBE_SFP_BASE_1GBE_CC_SX BIT(0)
  208. #define XGBE_SFP_BASE_1GBE_CC_LX BIT(1)
  209. #define XGBE_SFP_BASE_1GBE_CC_CX BIT(2)
  210. #define XGBE_SFP_BASE_1GBE_CC_T BIT(3)
  211. #define XGBE_SFP_BASE_CABLE 8
  212. #define XGBE_SFP_BASE_CABLE_PASSIVE BIT(2)
  213. #define XGBE_SFP_BASE_CABLE_ACTIVE BIT(3)
  214. #define XGBE_SFP_BASE_BR 12
  215. #define XGBE_SFP_BASE_BR_1GBE_MIN 0x0a
  216. #define XGBE_SFP_BASE_BR_1GBE_MAX 0x0d
  217. #define XGBE_SFP_BASE_BR_10GBE_MIN 0x64
  218. #define XGBE_SFP_BASE_BR_10GBE_MAX 0x68
  219. #define XGBE_SFP_BASE_CU_CABLE_LEN 18
  220. #define XGBE_SFP_BASE_VENDOR_NAME 20
  221. #define XGBE_SFP_BASE_VENDOR_NAME_LEN 16
  222. #define XGBE_SFP_BASE_VENDOR_PN 40
  223. #define XGBE_SFP_BASE_VENDOR_PN_LEN 16
  224. #define XGBE_SFP_BASE_VENDOR_REV 56
  225. #define XGBE_SFP_BASE_VENDOR_REV_LEN 4
  226. #define XGBE_SFP_BASE_CC 63
  227. /* SFP Serial ID Extended ID values relative to an offset of 64 */
  228. #define XGBE_SFP_BASE_VENDOR_SN 4
  229. #define XGBE_SFP_BASE_VENDOR_SN_LEN 16
  230. #define XGBE_SFP_EXTD_OPT1 1
  231. #define XGBE_SFP_EXTD_OPT1_RX_LOS BIT(1)
  232. #define XGBE_SFP_EXTD_OPT1_TX_FAULT BIT(3)
  233. #define XGBE_SFP_EXTD_DIAG 28
  234. #define XGBE_SFP_EXTD_DIAG_ADDR_CHANGE BIT(2)
  235. #define XGBE_SFP_EXTD_SFF_8472 30
  236. #define XGBE_SFP_EXTD_CC 31
  237. struct xgbe_sfp_eeprom {
  238. u8 base[64];
  239. u8 extd[32];
  240. u8 vendor[32];
  241. };
  242. #define XGBE_SFP_DIAGS_SUPPORTED(_x) \
  243. ((_x)->extd[XGBE_SFP_EXTD_SFF_8472] && \
  244. !((_x)->extd[XGBE_SFP_EXTD_DIAG] & XGBE_SFP_EXTD_DIAG_ADDR_CHANGE))
  245. #define XGBE_SFP_EEPROM_BASE_LEN 256
  246. #define XGBE_SFP_EEPROM_DIAG_LEN 256
  247. #define XGBE_SFP_EEPROM_MAX (XGBE_SFP_EEPROM_BASE_LEN + \
  248. XGBE_SFP_EEPROM_DIAG_LEN)
  249. #define XGBE_BEL_FUSE_VENDOR "BEL-FUSE "
  250. #define XGBE_BEL_FUSE_PARTNO "1GBT-SFP06 "
  251. struct xgbe_sfp_ascii {
  252. union {
  253. char vendor[XGBE_SFP_BASE_VENDOR_NAME_LEN + 1];
  254. char partno[XGBE_SFP_BASE_VENDOR_PN_LEN + 1];
  255. char rev[XGBE_SFP_BASE_VENDOR_REV_LEN + 1];
  256. char serno[XGBE_SFP_BASE_VENDOR_SN_LEN + 1];
  257. } u;
  258. };
  259. /* MDIO PHY reset types */
  260. enum xgbe_mdio_reset {
  261. XGBE_MDIO_RESET_NONE = 0,
  262. XGBE_MDIO_RESET_I2C_GPIO,
  263. XGBE_MDIO_RESET_INT_GPIO,
  264. XGBE_MDIO_RESET_MAX,
  265. };
  266. /* Re-driver related definitions */
  267. enum xgbe_phy_redrv_if {
  268. XGBE_PHY_REDRV_IF_MDIO = 0,
  269. XGBE_PHY_REDRV_IF_I2C,
  270. XGBE_PHY_REDRV_IF_MAX,
  271. };
  272. enum xgbe_phy_redrv_model {
  273. XGBE_PHY_REDRV_MODEL_4223 = 0,
  274. XGBE_PHY_REDRV_MODEL_4227,
  275. XGBE_PHY_REDRV_MODEL_MAX,
  276. };
  277. enum xgbe_phy_redrv_mode {
  278. XGBE_PHY_REDRV_MODE_CX = 5,
  279. XGBE_PHY_REDRV_MODE_SR = 9,
  280. };
  281. #define XGBE_PHY_REDRV_MODE_REG 0x12b0
  282. /* PHY related configuration information */
  283. struct xgbe_phy_data {
  284. enum xgbe_port_mode port_mode;
  285. unsigned int port_id;
  286. unsigned int port_speeds;
  287. enum xgbe_conn_type conn_type;
  288. enum xgbe_mode cur_mode;
  289. enum xgbe_mode start_mode;
  290. unsigned int rrc_count;
  291. unsigned int mdio_addr;
  292. /* SFP Support */
  293. enum xgbe_sfp_comm sfp_comm;
  294. unsigned int sfp_mux_address;
  295. unsigned int sfp_mux_channel;
  296. unsigned int sfp_gpio_address;
  297. unsigned int sfp_gpio_mask;
  298. unsigned int sfp_gpio_inputs;
  299. unsigned int sfp_gpio_rx_los;
  300. unsigned int sfp_gpio_tx_fault;
  301. unsigned int sfp_gpio_mod_absent;
  302. unsigned int sfp_gpio_rate_select;
  303. unsigned int sfp_rx_los;
  304. unsigned int sfp_tx_fault;
  305. unsigned int sfp_mod_absent;
  306. unsigned int sfp_changed;
  307. unsigned int sfp_phy_avail;
  308. unsigned int sfp_cable_len;
  309. enum xgbe_sfp_base sfp_base;
  310. enum xgbe_sfp_cable sfp_cable;
  311. enum xgbe_sfp_speed sfp_speed;
  312. struct xgbe_sfp_eeprom sfp_eeprom;
  313. /* External PHY support */
  314. enum xgbe_mdio_mode phydev_mode;
  315. struct mii_bus *mii;
  316. struct phy_device *phydev;
  317. enum xgbe_mdio_reset mdio_reset;
  318. unsigned int mdio_reset_addr;
  319. unsigned int mdio_reset_gpio;
  320. /* Re-driver support */
  321. unsigned int redrv;
  322. unsigned int redrv_if;
  323. unsigned int redrv_addr;
  324. unsigned int redrv_lane;
  325. unsigned int redrv_model;
  326. /* KR AN support */
  327. unsigned int phy_cdr_notrack;
  328. unsigned int phy_cdr_delay;
  329. };
  330. /* I2C, MDIO and GPIO lines are muxed, so only one device at a time */
  331. static DEFINE_MUTEX(xgbe_phy_comm_lock);
  332. static enum xgbe_an_mode xgbe_phy_an_mode(struct xgbe_prv_data *pdata);
  333. static int xgbe_phy_i2c_xfer(struct xgbe_prv_data *pdata,
  334. struct xgbe_i2c_op *i2c_op)
  335. {
  336. return pdata->i2c_if.i2c_xfer(pdata, i2c_op);
  337. }
  338. static int xgbe_phy_redrv_write(struct xgbe_prv_data *pdata, unsigned int reg,
  339. unsigned int val)
  340. {
  341. struct xgbe_phy_data *phy_data = pdata->phy_data;
  342. struct xgbe_i2c_op i2c_op;
  343. __be16 *redrv_val;
  344. u8 redrv_data[5], csum;
  345. unsigned int i, retry;
  346. int ret;
  347. /* High byte of register contains read/write indicator */
  348. redrv_data[0] = ((reg >> 8) & 0xff) << 1;
  349. redrv_data[1] = reg & 0xff;
  350. redrv_val = (__be16 *)&redrv_data[2];
  351. *redrv_val = cpu_to_be16(val);
  352. /* Calculate 1 byte checksum */
  353. csum = 0;
  354. for (i = 0; i < 4; i++) {
  355. csum += redrv_data[i];
  356. if (redrv_data[i] > csum)
  357. csum++;
  358. }
  359. redrv_data[4] = ~csum;
  360. retry = 1;
  361. again1:
  362. i2c_op.cmd = XGBE_I2C_CMD_WRITE;
  363. i2c_op.target = phy_data->redrv_addr;
  364. i2c_op.len = sizeof(redrv_data);
  365. i2c_op.buf = redrv_data;
  366. ret = xgbe_phy_i2c_xfer(pdata, &i2c_op);
  367. if (ret) {
  368. if ((ret == -EAGAIN) && retry--)
  369. goto again1;
  370. return ret;
  371. }
  372. retry = 1;
  373. again2:
  374. i2c_op.cmd = XGBE_I2C_CMD_READ;
  375. i2c_op.target = phy_data->redrv_addr;
  376. i2c_op.len = 1;
  377. i2c_op.buf = redrv_data;
  378. ret = xgbe_phy_i2c_xfer(pdata, &i2c_op);
  379. if (ret) {
  380. if ((ret == -EAGAIN) && retry--)
  381. goto again2;
  382. return ret;
  383. }
  384. if (redrv_data[0] != 0xff) {
  385. netif_dbg(pdata, drv, pdata->netdev,
  386. "Redriver write checksum error\n");
  387. ret = -EIO;
  388. }
  389. return ret;
  390. }
  391. static int xgbe_phy_i2c_write(struct xgbe_prv_data *pdata, unsigned int target,
  392. void *val, unsigned int val_len)
  393. {
  394. struct xgbe_i2c_op i2c_op;
  395. int retry, ret;
  396. retry = 1;
  397. again:
  398. /* Write the specfied register */
  399. i2c_op.cmd = XGBE_I2C_CMD_WRITE;
  400. i2c_op.target = target;
  401. i2c_op.len = val_len;
  402. i2c_op.buf = val;
  403. ret = xgbe_phy_i2c_xfer(pdata, &i2c_op);
  404. if ((ret == -EAGAIN) && retry--)
  405. goto again;
  406. return ret;
  407. }
  408. static int xgbe_phy_i2c_read(struct xgbe_prv_data *pdata, unsigned int target,
  409. void *reg, unsigned int reg_len,
  410. void *val, unsigned int val_len)
  411. {
  412. struct xgbe_i2c_op i2c_op;
  413. int retry, ret;
  414. retry = 1;
  415. again1:
  416. /* Set the specified register to read */
  417. i2c_op.cmd = XGBE_I2C_CMD_WRITE;
  418. i2c_op.target = target;
  419. i2c_op.len = reg_len;
  420. i2c_op.buf = reg;
  421. ret = xgbe_phy_i2c_xfer(pdata, &i2c_op);
  422. if (ret) {
  423. if ((ret == -EAGAIN) && retry--)
  424. goto again1;
  425. return ret;
  426. }
  427. retry = 1;
  428. again2:
  429. /* Read the specfied register */
  430. i2c_op.cmd = XGBE_I2C_CMD_READ;
  431. i2c_op.target = target;
  432. i2c_op.len = val_len;
  433. i2c_op.buf = val;
  434. ret = xgbe_phy_i2c_xfer(pdata, &i2c_op);
  435. if ((ret == -EAGAIN) && retry--)
  436. goto again2;
  437. return ret;
  438. }
  439. static int xgbe_phy_sfp_put_mux(struct xgbe_prv_data *pdata)
  440. {
  441. struct xgbe_phy_data *phy_data = pdata->phy_data;
  442. struct xgbe_i2c_op i2c_op;
  443. u8 mux_channel;
  444. if (phy_data->sfp_comm == XGBE_SFP_COMM_DIRECT)
  445. return 0;
  446. /* Select no mux channels */
  447. mux_channel = 0;
  448. i2c_op.cmd = XGBE_I2C_CMD_WRITE;
  449. i2c_op.target = phy_data->sfp_mux_address;
  450. i2c_op.len = sizeof(mux_channel);
  451. i2c_op.buf = &mux_channel;
  452. return xgbe_phy_i2c_xfer(pdata, &i2c_op);
  453. }
  454. static int xgbe_phy_sfp_get_mux(struct xgbe_prv_data *pdata)
  455. {
  456. struct xgbe_phy_data *phy_data = pdata->phy_data;
  457. struct xgbe_i2c_op i2c_op;
  458. u8 mux_channel;
  459. if (phy_data->sfp_comm == XGBE_SFP_COMM_DIRECT)
  460. return 0;
  461. /* Select desired mux channel */
  462. mux_channel = 1 << phy_data->sfp_mux_channel;
  463. i2c_op.cmd = XGBE_I2C_CMD_WRITE;
  464. i2c_op.target = phy_data->sfp_mux_address;
  465. i2c_op.len = sizeof(mux_channel);
  466. i2c_op.buf = &mux_channel;
  467. return xgbe_phy_i2c_xfer(pdata, &i2c_op);
  468. }
  469. static void xgbe_phy_put_comm_ownership(struct xgbe_prv_data *pdata)
  470. {
  471. mutex_unlock(&xgbe_phy_comm_lock);
  472. }
  473. static int xgbe_phy_get_comm_ownership(struct xgbe_prv_data *pdata)
  474. {
  475. struct xgbe_phy_data *phy_data = pdata->phy_data;
  476. unsigned long timeout;
  477. unsigned int mutex_id;
  478. /* The I2C and MDIO/GPIO bus is multiplexed between multiple devices,
  479. * the driver needs to take the software mutex and then the hardware
  480. * mutexes before being able to use the busses.
  481. */
  482. mutex_lock(&xgbe_phy_comm_lock);
  483. /* Clear the mutexes */
  484. XP_IOWRITE(pdata, XP_I2C_MUTEX, XGBE_MUTEX_RELEASE);
  485. XP_IOWRITE(pdata, XP_MDIO_MUTEX, XGBE_MUTEX_RELEASE);
  486. /* Mutex formats are the same for I2C and MDIO/GPIO */
  487. mutex_id = 0;
  488. XP_SET_BITS(mutex_id, XP_I2C_MUTEX, ID, phy_data->port_id);
  489. XP_SET_BITS(mutex_id, XP_I2C_MUTEX, ACTIVE, 1);
  490. timeout = jiffies + (5 * HZ);
  491. while (time_before(jiffies, timeout)) {
  492. /* Must be all zeroes in order to obtain the mutex */
  493. if (XP_IOREAD(pdata, XP_I2C_MUTEX) ||
  494. XP_IOREAD(pdata, XP_MDIO_MUTEX)) {
  495. usleep_range(100, 200);
  496. continue;
  497. }
  498. /* Obtain the mutex */
  499. XP_IOWRITE(pdata, XP_I2C_MUTEX, mutex_id);
  500. XP_IOWRITE(pdata, XP_MDIO_MUTEX, mutex_id);
  501. return 0;
  502. }
  503. mutex_unlock(&xgbe_phy_comm_lock);
  504. netdev_err(pdata->netdev, "unable to obtain hardware mutexes\n");
  505. return -ETIMEDOUT;
  506. }
  507. static int xgbe_phy_mdio_mii_write(struct xgbe_prv_data *pdata, int addr,
  508. int reg, u16 val)
  509. {
  510. struct xgbe_phy_data *phy_data = pdata->phy_data;
  511. if (reg & MII_ADDR_C45) {
  512. if (phy_data->phydev_mode != XGBE_MDIO_MODE_CL45)
  513. return -ENOTSUPP;
  514. } else {
  515. if (phy_data->phydev_mode != XGBE_MDIO_MODE_CL22)
  516. return -ENOTSUPP;
  517. }
  518. return pdata->hw_if.write_ext_mii_regs(pdata, addr, reg, val);
  519. }
  520. static int xgbe_phy_i2c_mii_write(struct xgbe_prv_data *pdata, int reg, u16 val)
  521. {
  522. __be16 *mii_val;
  523. u8 mii_data[3];
  524. int ret;
  525. ret = xgbe_phy_sfp_get_mux(pdata);
  526. if (ret)
  527. return ret;
  528. mii_data[0] = reg & 0xff;
  529. mii_val = (__be16 *)&mii_data[1];
  530. *mii_val = cpu_to_be16(val);
  531. ret = xgbe_phy_i2c_write(pdata, XGBE_SFP_PHY_ADDRESS,
  532. mii_data, sizeof(mii_data));
  533. xgbe_phy_sfp_put_mux(pdata);
  534. return ret;
  535. }
  536. static int xgbe_phy_mii_write(struct mii_bus *mii, int addr, int reg, u16 val)
  537. {
  538. struct xgbe_prv_data *pdata = mii->priv;
  539. struct xgbe_phy_data *phy_data = pdata->phy_data;
  540. int ret;
  541. ret = xgbe_phy_get_comm_ownership(pdata);
  542. if (ret)
  543. return ret;
  544. if (phy_data->conn_type == XGBE_CONN_TYPE_SFP)
  545. ret = xgbe_phy_i2c_mii_write(pdata, reg, val);
  546. else if (phy_data->conn_type & XGBE_CONN_TYPE_MDIO)
  547. ret = xgbe_phy_mdio_mii_write(pdata, addr, reg, val);
  548. else
  549. ret = -ENOTSUPP;
  550. xgbe_phy_put_comm_ownership(pdata);
  551. return ret;
  552. }
  553. static int xgbe_phy_mdio_mii_read(struct xgbe_prv_data *pdata, int addr,
  554. int reg)
  555. {
  556. struct xgbe_phy_data *phy_data = pdata->phy_data;
  557. if (reg & MII_ADDR_C45) {
  558. if (phy_data->phydev_mode != XGBE_MDIO_MODE_CL45)
  559. return -ENOTSUPP;
  560. } else {
  561. if (phy_data->phydev_mode != XGBE_MDIO_MODE_CL22)
  562. return -ENOTSUPP;
  563. }
  564. return pdata->hw_if.read_ext_mii_regs(pdata, addr, reg);
  565. }
  566. static int xgbe_phy_i2c_mii_read(struct xgbe_prv_data *pdata, int reg)
  567. {
  568. __be16 mii_val;
  569. u8 mii_reg;
  570. int ret;
  571. ret = xgbe_phy_sfp_get_mux(pdata);
  572. if (ret)
  573. return ret;
  574. mii_reg = reg;
  575. ret = xgbe_phy_i2c_read(pdata, XGBE_SFP_PHY_ADDRESS,
  576. &mii_reg, sizeof(mii_reg),
  577. &mii_val, sizeof(mii_val));
  578. if (!ret)
  579. ret = be16_to_cpu(mii_val);
  580. xgbe_phy_sfp_put_mux(pdata);
  581. return ret;
  582. }
  583. static int xgbe_phy_mii_read(struct mii_bus *mii, int addr, int reg)
  584. {
  585. struct xgbe_prv_data *pdata = mii->priv;
  586. struct xgbe_phy_data *phy_data = pdata->phy_data;
  587. int ret;
  588. ret = xgbe_phy_get_comm_ownership(pdata);
  589. if (ret)
  590. return ret;
  591. if (phy_data->conn_type == XGBE_CONN_TYPE_SFP)
  592. ret = xgbe_phy_i2c_mii_read(pdata, reg);
  593. else if (phy_data->conn_type & XGBE_CONN_TYPE_MDIO)
  594. ret = xgbe_phy_mdio_mii_read(pdata, addr, reg);
  595. else
  596. ret = -ENOTSUPP;
  597. xgbe_phy_put_comm_ownership(pdata);
  598. return ret;
  599. }
  600. static void xgbe_phy_sfp_phy_settings(struct xgbe_prv_data *pdata)
  601. {
  602. struct ethtool_link_ksettings *lks = &pdata->phy.lks;
  603. struct xgbe_phy_data *phy_data = pdata->phy_data;
  604. if (!phy_data->sfp_mod_absent && !phy_data->sfp_changed)
  605. return;
  606. XGBE_ZERO_SUP(lks);
  607. if (phy_data->sfp_mod_absent) {
  608. pdata->phy.speed = SPEED_UNKNOWN;
  609. pdata->phy.duplex = DUPLEX_UNKNOWN;
  610. pdata->phy.autoneg = AUTONEG_ENABLE;
  611. pdata->phy.pause_autoneg = AUTONEG_ENABLE;
  612. XGBE_SET_SUP(lks, Autoneg);
  613. XGBE_SET_SUP(lks, Pause);
  614. XGBE_SET_SUP(lks, Asym_Pause);
  615. XGBE_SET_SUP(lks, TP);
  616. XGBE_SET_SUP(lks, FIBRE);
  617. XGBE_LM_COPY(lks, advertising, lks, supported);
  618. return;
  619. }
  620. switch (phy_data->sfp_base) {
  621. case XGBE_SFP_BASE_1000_T:
  622. case XGBE_SFP_BASE_1000_SX:
  623. case XGBE_SFP_BASE_1000_LX:
  624. case XGBE_SFP_BASE_1000_CX:
  625. pdata->phy.speed = SPEED_UNKNOWN;
  626. pdata->phy.duplex = DUPLEX_UNKNOWN;
  627. pdata->phy.autoneg = AUTONEG_ENABLE;
  628. pdata->phy.pause_autoneg = AUTONEG_ENABLE;
  629. XGBE_SET_SUP(lks, Autoneg);
  630. XGBE_SET_SUP(lks, Pause);
  631. XGBE_SET_SUP(lks, Asym_Pause);
  632. if (phy_data->sfp_base == XGBE_SFP_BASE_1000_T) {
  633. if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_100)
  634. XGBE_SET_SUP(lks, 100baseT_Full);
  635. if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000)
  636. XGBE_SET_SUP(lks, 1000baseT_Full);
  637. } else {
  638. if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000)
  639. XGBE_SET_SUP(lks, 1000baseX_Full);
  640. }
  641. break;
  642. case XGBE_SFP_BASE_10000_SR:
  643. case XGBE_SFP_BASE_10000_LR:
  644. case XGBE_SFP_BASE_10000_LRM:
  645. case XGBE_SFP_BASE_10000_ER:
  646. case XGBE_SFP_BASE_10000_CR:
  647. pdata->phy.speed = SPEED_10000;
  648. pdata->phy.duplex = DUPLEX_FULL;
  649. pdata->phy.autoneg = AUTONEG_DISABLE;
  650. pdata->phy.pause_autoneg = AUTONEG_DISABLE;
  651. if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_10000) {
  652. switch (phy_data->sfp_base) {
  653. case XGBE_SFP_BASE_10000_SR:
  654. XGBE_SET_SUP(lks, 10000baseSR_Full);
  655. break;
  656. case XGBE_SFP_BASE_10000_LR:
  657. XGBE_SET_SUP(lks, 10000baseLR_Full);
  658. break;
  659. case XGBE_SFP_BASE_10000_LRM:
  660. XGBE_SET_SUP(lks, 10000baseLRM_Full);
  661. break;
  662. case XGBE_SFP_BASE_10000_ER:
  663. XGBE_SET_SUP(lks, 10000baseER_Full);
  664. break;
  665. case XGBE_SFP_BASE_10000_CR:
  666. XGBE_SET_SUP(lks, 10000baseCR_Full);
  667. break;
  668. default:
  669. break;
  670. }
  671. }
  672. break;
  673. default:
  674. pdata->phy.speed = SPEED_UNKNOWN;
  675. pdata->phy.duplex = DUPLEX_UNKNOWN;
  676. pdata->phy.autoneg = AUTONEG_DISABLE;
  677. pdata->phy.pause_autoneg = AUTONEG_DISABLE;
  678. break;
  679. }
  680. switch (phy_data->sfp_base) {
  681. case XGBE_SFP_BASE_1000_T:
  682. case XGBE_SFP_BASE_1000_CX:
  683. case XGBE_SFP_BASE_10000_CR:
  684. XGBE_SET_SUP(lks, TP);
  685. break;
  686. default:
  687. XGBE_SET_SUP(lks, FIBRE);
  688. break;
  689. }
  690. XGBE_LM_COPY(lks, advertising, lks, supported);
  691. }
  692. static bool xgbe_phy_sfp_bit_rate(struct xgbe_sfp_eeprom *sfp_eeprom,
  693. enum xgbe_sfp_speed sfp_speed)
  694. {
  695. u8 *sfp_base, min, max;
  696. sfp_base = sfp_eeprom->base;
  697. switch (sfp_speed) {
  698. case XGBE_SFP_SPEED_1000:
  699. min = XGBE_SFP_BASE_BR_1GBE_MIN;
  700. max = XGBE_SFP_BASE_BR_1GBE_MAX;
  701. break;
  702. case XGBE_SFP_SPEED_10000:
  703. min = XGBE_SFP_BASE_BR_10GBE_MIN;
  704. max = XGBE_SFP_BASE_BR_10GBE_MAX;
  705. break;
  706. default:
  707. return false;
  708. }
  709. return ((sfp_base[XGBE_SFP_BASE_BR] >= min) &&
  710. (sfp_base[XGBE_SFP_BASE_BR] <= max));
  711. }
  712. static void xgbe_phy_free_phy_device(struct xgbe_prv_data *pdata)
  713. {
  714. struct xgbe_phy_data *phy_data = pdata->phy_data;
  715. if (phy_data->phydev) {
  716. phy_detach(phy_data->phydev);
  717. phy_device_remove(phy_data->phydev);
  718. phy_device_free(phy_data->phydev);
  719. phy_data->phydev = NULL;
  720. }
  721. }
  722. static bool xgbe_phy_finisar_phy_quirks(struct xgbe_prv_data *pdata)
  723. {
  724. struct xgbe_phy_data *phy_data = pdata->phy_data;
  725. unsigned int phy_id = phy_data->phydev->phy_id;
  726. if (phy_data->port_mode != XGBE_PORT_MODE_SFP)
  727. return false;
  728. if ((phy_id & 0xfffffff0) != 0x01ff0cc0)
  729. return false;
  730. /* Enable Base-T AN */
  731. phy_write(phy_data->phydev, 0x16, 0x0001);
  732. phy_write(phy_data->phydev, 0x00, 0x9140);
  733. phy_write(phy_data->phydev, 0x16, 0x0000);
  734. /* Enable SGMII at 100Base-T/1000Base-T Full Duplex */
  735. phy_write(phy_data->phydev, 0x1b, 0x9084);
  736. phy_write(phy_data->phydev, 0x09, 0x0e00);
  737. phy_write(phy_data->phydev, 0x00, 0x8140);
  738. phy_write(phy_data->phydev, 0x04, 0x0d01);
  739. phy_write(phy_data->phydev, 0x00, 0x9140);
  740. phy_data->phydev->supported = PHY_GBIT_FEATURES;
  741. phy_data->phydev->supported |= SUPPORTED_Pause | SUPPORTED_Asym_Pause;
  742. phy_data->phydev->advertising = phy_data->phydev->supported;
  743. netif_dbg(pdata, drv, pdata->netdev,
  744. "Finisar PHY quirk in place\n");
  745. return true;
  746. }
  747. static bool xgbe_phy_belfuse_phy_quirks(struct xgbe_prv_data *pdata)
  748. {
  749. struct xgbe_phy_data *phy_data = pdata->phy_data;
  750. struct xgbe_sfp_eeprom *sfp_eeprom = &phy_data->sfp_eeprom;
  751. unsigned int phy_id = phy_data->phydev->phy_id;
  752. int reg;
  753. if (phy_data->port_mode != XGBE_PORT_MODE_SFP)
  754. return false;
  755. if (memcmp(&sfp_eeprom->base[XGBE_SFP_BASE_VENDOR_NAME],
  756. XGBE_BEL_FUSE_VENDOR, XGBE_SFP_BASE_VENDOR_NAME_LEN))
  757. return false;
  758. /* For Bel-Fuse, use the extra AN flag */
  759. pdata->an_again = 1;
  760. if (memcmp(&sfp_eeprom->base[XGBE_SFP_BASE_VENDOR_PN],
  761. XGBE_BEL_FUSE_PARTNO, XGBE_SFP_BASE_VENDOR_PN_LEN))
  762. return false;
  763. if ((phy_id & 0xfffffff0) != 0x03625d10)
  764. return false;
  765. /* Disable RGMII mode */
  766. phy_write(phy_data->phydev, 0x18, 0x7007);
  767. reg = phy_read(phy_data->phydev, 0x18);
  768. phy_write(phy_data->phydev, 0x18, reg & ~0x0080);
  769. /* Enable fiber register bank */
  770. phy_write(phy_data->phydev, 0x1c, 0x7c00);
  771. reg = phy_read(phy_data->phydev, 0x1c);
  772. reg &= 0x03ff;
  773. reg &= ~0x0001;
  774. phy_write(phy_data->phydev, 0x1c, 0x8000 | 0x7c00 | reg | 0x0001);
  775. /* Power down SerDes */
  776. reg = phy_read(phy_data->phydev, 0x00);
  777. phy_write(phy_data->phydev, 0x00, reg | 0x00800);
  778. /* Configure SGMII-to-Copper mode */
  779. phy_write(phy_data->phydev, 0x1c, 0x7c00);
  780. reg = phy_read(phy_data->phydev, 0x1c);
  781. reg &= 0x03ff;
  782. reg &= ~0x0006;
  783. phy_write(phy_data->phydev, 0x1c, 0x8000 | 0x7c00 | reg | 0x0004);
  784. /* Power up SerDes */
  785. reg = phy_read(phy_data->phydev, 0x00);
  786. phy_write(phy_data->phydev, 0x00, reg & ~0x00800);
  787. /* Enable copper register bank */
  788. phy_write(phy_data->phydev, 0x1c, 0x7c00);
  789. reg = phy_read(phy_data->phydev, 0x1c);
  790. reg &= 0x03ff;
  791. reg &= ~0x0001;
  792. phy_write(phy_data->phydev, 0x1c, 0x8000 | 0x7c00 | reg);
  793. /* Power up SerDes */
  794. reg = phy_read(phy_data->phydev, 0x00);
  795. phy_write(phy_data->phydev, 0x00, reg & ~0x00800);
  796. phy_data->phydev->supported = PHY_GBIT_FEATURES;
  797. phy_data->phydev->supported |= SUPPORTED_Pause | SUPPORTED_Asym_Pause;
  798. phy_data->phydev->advertising = phy_data->phydev->supported;
  799. netif_dbg(pdata, drv, pdata->netdev,
  800. "BelFuse PHY quirk in place\n");
  801. return true;
  802. }
  803. static void xgbe_phy_external_phy_quirks(struct xgbe_prv_data *pdata)
  804. {
  805. if (xgbe_phy_belfuse_phy_quirks(pdata))
  806. return;
  807. if (xgbe_phy_finisar_phy_quirks(pdata))
  808. return;
  809. }
  810. static int xgbe_phy_find_phy_device(struct xgbe_prv_data *pdata)
  811. {
  812. struct ethtool_link_ksettings *lks = &pdata->phy.lks;
  813. struct xgbe_phy_data *phy_data = pdata->phy_data;
  814. struct phy_device *phydev;
  815. u32 advertising;
  816. int ret;
  817. /* If we already have a PHY, just return */
  818. if (phy_data->phydev)
  819. return 0;
  820. /* Clear the extra AN flag */
  821. pdata->an_again = 0;
  822. /* Check for the use of an external PHY */
  823. if (phy_data->phydev_mode == XGBE_MDIO_MODE_NONE)
  824. return 0;
  825. /* For SFP, only use an external PHY if available */
  826. if ((phy_data->port_mode == XGBE_PORT_MODE_SFP) &&
  827. !phy_data->sfp_phy_avail)
  828. return 0;
  829. /* Set the proper MDIO mode for the PHY */
  830. ret = pdata->hw_if.set_ext_mii_mode(pdata, phy_data->mdio_addr,
  831. phy_data->phydev_mode);
  832. if (ret) {
  833. netdev_err(pdata->netdev,
  834. "mdio port/clause not compatible (%u/%u)\n",
  835. phy_data->mdio_addr, phy_data->phydev_mode);
  836. return ret;
  837. }
  838. /* Create and connect to the PHY device */
  839. phydev = get_phy_device(phy_data->mii, phy_data->mdio_addr,
  840. (phy_data->phydev_mode == XGBE_MDIO_MODE_CL45));
  841. if (IS_ERR(phydev)) {
  842. netdev_err(pdata->netdev, "get_phy_device failed\n");
  843. return -ENODEV;
  844. }
  845. netif_dbg(pdata, drv, pdata->netdev, "external PHY id is %#010x\n",
  846. phydev->phy_id);
  847. /*TODO: If c45, add request_module based on one of the MMD ids? */
  848. ret = phy_device_register(phydev);
  849. if (ret) {
  850. netdev_err(pdata->netdev, "phy_device_register failed\n");
  851. phy_device_free(phydev);
  852. return ret;
  853. }
  854. ret = phy_attach_direct(pdata->netdev, phydev, phydev->dev_flags,
  855. PHY_INTERFACE_MODE_SGMII);
  856. if (ret) {
  857. netdev_err(pdata->netdev, "phy_attach_direct failed\n");
  858. phy_device_remove(phydev);
  859. phy_device_free(phydev);
  860. return ret;
  861. }
  862. phy_data->phydev = phydev;
  863. xgbe_phy_external_phy_quirks(pdata);
  864. ethtool_convert_link_mode_to_legacy_u32(&advertising,
  865. lks->link_modes.advertising);
  866. phydev->advertising &= advertising;
  867. phy_start_aneg(phy_data->phydev);
  868. return 0;
  869. }
  870. static void xgbe_phy_sfp_external_phy(struct xgbe_prv_data *pdata)
  871. {
  872. struct xgbe_phy_data *phy_data = pdata->phy_data;
  873. int ret;
  874. if (!phy_data->sfp_changed)
  875. return;
  876. phy_data->sfp_phy_avail = 0;
  877. if (phy_data->sfp_base != XGBE_SFP_BASE_1000_T)
  878. return;
  879. /* Check access to the PHY by reading CTRL1 */
  880. ret = xgbe_phy_i2c_mii_read(pdata, MII_BMCR);
  881. if (ret < 0)
  882. return;
  883. /* Successfully accessed the PHY */
  884. phy_data->sfp_phy_avail = 1;
  885. }
  886. static bool xgbe_phy_check_sfp_rx_los(struct xgbe_phy_data *phy_data)
  887. {
  888. u8 *sfp_extd = phy_data->sfp_eeprom.extd;
  889. if (!(sfp_extd[XGBE_SFP_EXTD_OPT1] & XGBE_SFP_EXTD_OPT1_RX_LOS))
  890. return false;
  891. if (phy_data->sfp_gpio_mask & XGBE_GPIO_NO_RX_LOS)
  892. return false;
  893. if (phy_data->sfp_gpio_inputs & (1 << phy_data->sfp_gpio_rx_los))
  894. return true;
  895. return false;
  896. }
  897. static bool xgbe_phy_check_sfp_tx_fault(struct xgbe_phy_data *phy_data)
  898. {
  899. u8 *sfp_extd = phy_data->sfp_eeprom.extd;
  900. if (!(sfp_extd[XGBE_SFP_EXTD_OPT1] & XGBE_SFP_EXTD_OPT1_TX_FAULT))
  901. return false;
  902. if (phy_data->sfp_gpio_mask & XGBE_GPIO_NO_TX_FAULT)
  903. return false;
  904. if (phy_data->sfp_gpio_inputs & (1 << phy_data->sfp_gpio_tx_fault))
  905. return true;
  906. return false;
  907. }
  908. static bool xgbe_phy_check_sfp_mod_absent(struct xgbe_phy_data *phy_data)
  909. {
  910. if (phy_data->sfp_gpio_mask & XGBE_GPIO_NO_MOD_ABSENT)
  911. return false;
  912. if (phy_data->sfp_gpio_inputs & (1 << phy_data->sfp_gpio_mod_absent))
  913. return true;
  914. return false;
  915. }
  916. static void xgbe_phy_sfp_parse_eeprom(struct xgbe_prv_data *pdata)
  917. {
  918. struct xgbe_phy_data *phy_data = pdata->phy_data;
  919. struct xgbe_sfp_eeprom *sfp_eeprom = &phy_data->sfp_eeprom;
  920. u8 *sfp_base;
  921. sfp_base = sfp_eeprom->base;
  922. if (sfp_base[XGBE_SFP_BASE_ID] != XGBE_SFP_ID_SFP)
  923. return;
  924. if (sfp_base[XGBE_SFP_BASE_EXT_ID] != XGBE_SFP_EXT_ID_SFP)
  925. return;
  926. /* Update transceiver signals (eeprom extd/options) */
  927. phy_data->sfp_tx_fault = xgbe_phy_check_sfp_tx_fault(phy_data);
  928. phy_data->sfp_rx_los = xgbe_phy_check_sfp_rx_los(phy_data);
  929. /* Assume ACTIVE cable unless told it is PASSIVE */
  930. if (sfp_base[XGBE_SFP_BASE_CABLE] & XGBE_SFP_BASE_CABLE_PASSIVE) {
  931. phy_data->sfp_cable = XGBE_SFP_CABLE_PASSIVE;
  932. phy_data->sfp_cable_len = sfp_base[XGBE_SFP_BASE_CU_CABLE_LEN];
  933. } else {
  934. phy_data->sfp_cable = XGBE_SFP_CABLE_ACTIVE;
  935. }
  936. /* Determine the type of SFP */
  937. if (sfp_base[XGBE_SFP_BASE_10GBE_CC] & XGBE_SFP_BASE_10GBE_CC_SR)
  938. phy_data->sfp_base = XGBE_SFP_BASE_10000_SR;
  939. else if (sfp_base[XGBE_SFP_BASE_10GBE_CC] & XGBE_SFP_BASE_10GBE_CC_LR)
  940. phy_data->sfp_base = XGBE_SFP_BASE_10000_LR;
  941. else if (sfp_base[XGBE_SFP_BASE_10GBE_CC] & XGBE_SFP_BASE_10GBE_CC_LRM)
  942. phy_data->sfp_base = XGBE_SFP_BASE_10000_LRM;
  943. else if (sfp_base[XGBE_SFP_BASE_10GBE_CC] & XGBE_SFP_BASE_10GBE_CC_ER)
  944. phy_data->sfp_base = XGBE_SFP_BASE_10000_ER;
  945. else if (sfp_base[XGBE_SFP_BASE_1GBE_CC] & XGBE_SFP_BASE_1GBE_CC_SX)
  946. phy_data->sfp_base = XGBE_SFP_BASE_1000_SX;
  947. else if (sfp_base[XGBE_SFP_BASE_1GBE_CC] & XGBE_SFP_BASE_1GBE_CC_LX)
  948. phy_data->sfp_base = XGBE_SFP_BASE_1000_LX;
  949. else if (sfp_base[XGBE_SFP_BASE_1GBE_CC] & XGBE_SFP_BASE_1GBE_CC_CX)
  950. phy_data->sfp_base = XGBE_SFP_BASE_1000_CX;
  951. else if (sfp_base[XGBE_SFP_BASE_1GBE_CC] & XGBE_SFP_BASE_1GBE_CC_T)
  952. phy_data->sfp_base = XGBE_SFP_BASE_1000_T;
  953. else if ((phy_data->sfp_cable == XGBE_SFP_CABLE_PASSIVE) &&
  954. xgbe_phy_sfp_bit_rate(sfp_eeprom, XGBE_SFP_SPEED_10000))
  955. phy_data->sfp_base = XGBE_SFP_BASE_10000_CR;
  956. switch (phy_data->sfp_base) {
  957. case XGBE_SFP_BASE_1000_T:
  958. phy_data->sfp_speed = XGBE_SFP_SPEED_100_1000;
  959. break;
  960. case XGBE_SFP_BASE_1000_SX:
  961. case XGBE_SFP_BASE_1000_LX:
  962. case XGBE_SFP_BASE_1000_CX:
  963. phy_data->sfp_speed = XGBE_SFP_SPEED_1000;
  964. break;
  965. case XGBE_SFP_BASE_10000_SR:
  966. case XGBE_SFP_BASE_10000_LR:
  967. case XGBE_SFP_BASE_10000_LRM:
  968. case XGBE_SFP_BASE_10000_ER:
  969. case XGBE_SFP_BASE_10000_CR:
  970. phy_data->sfp_speed = XGBE_SFP_SPEED_10000;
  971. break;
  972. default:
  973. break;
  974. }
  975. }
  976. static void xgbe_phy_sfp_eeprom_info(struct xgbe_prv_data *pdata,
  977. struct xgbe_sfp_eeprom *sfp_eeprom)
  978. {
  979. struct xgbe_sfp_ascii sfp_ascii;
  980. char *sfp_data = (char *)&sfp_ascii;
  981. netif_dbg(pdata, drv, pdata->netdev, "SFP detected:\n");
  982. memcpy(sfp_data, &sfp_eeprom->base[XGBE_SFP_BASE_VENDOR_NAME],
  983. XGBE_SFP_BASE_VENDOR_NAME_LEN);
  984. sfp_data[XGBE_SFP_BASE_VENDOR_NAME_LEN] = '\0';
  985. netif_dbg(pdata, drv, pdata->netdev, " vendor: %s\n",
  986. sfp_data);
  987. memcpy(sfp_data, &sfp_eeprom->base[XGBE_SFP_BASE_VENDOR_PN],
  988. XGBE_SFP_BASE_VENDOR_PN_LEN);
  989. sfp_data[XGBE_SFP_BASE_VENDOR_PN_LEN] = '\0';
  990. netif_dbg(pdata, drv, pdata->netdev, " part number: %s\n",
  991. sfp_data);
  992. memcpy(sfp_data, &sfp_eeprom->base[XGBE_SFP_BASE_VENDOR_REV],
  993. XGBE_SFP_BASE_VENDOR_REV_LEN);
  994. sfp_data[XGBE_SFP_BASE_VENDOR_REV_LEN] = '\0';
  995. netif_dbg(pdata, drv, pdata->netdev, " revision level: %s\n",
  996. sfp_data);
  997. memcpy(sfp_data, &sfp_eeprom->extd[XGBE_SFP_BASE_VENDOR_SN],
  998. XGBE_SFP_BASE_VENDOR_SN_LEN);
  999. sfp_data[XGBE_SFP_BASE_VENDOR_SN_LEN] = '\0';
  1000. netif_dbg(pdata, drv, pdata->netdev, " serial number: %s\n",
  1001. sfp_data);
  1002. }
  1003. static bool xgbe_phy_sfp_verify_eeprom(u8 cc_in, u8 *buf, unsigned int len)
  1004. {
  1005. u8 cc;
  1006. for (cc = 0; len; buf++, len--)
  1007. cc += *buf;
  1008. return (cc == cc_in) ? true : false;
  1009. }
  1010. static int xgbe_phy_sfp_read_eeprom(struct xgbe_prv_data *pdata)
  1011. {
  1012. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1013. struct xgbe_sfp_eeprom sfp_eeprom;
  1014. u8 eeprom_addr;
  1015. int ret;
  1016. ret = xgbe_phy_sfp_get_mux(pdata);
  1017. if (ret) {
  1018. dev_err_once(pdata->dev, "%s: I2C error setting SFP MUX\n",
  1019. netdev_name(pdata->netdev));
  1020. return ret;
  1021. }
  1022. /* Read the SFP serial ID eeprom */
  1023. eeprom_addr = 0;
  1024. ret = xgbe_phy_i2c_read(pdata, XGBE_SFP_SERIAL_ID_ADDRESS,
  1025. &eeprom_addr, sizeof(eeprom_addr),
  1026. &sfp_eeprom, sizeof(sfp_eeprom));
  1027. if (ret) {
  1028. dev_err_once(pdata->dev, "%s: I2C error reading SFP EEPROM\n",
  1029. netdev_name(pdata->netdev));
  1030. goto put;
  1031. }
  1032. /* Validate the contents read */
  1033. if (!xgbe_phy_sfp_verify_eeprom(sfp_eeprom.base[XGBE_SFP_BASE_CC],
  1034. sfp_eeprom.base,
  1035. sizeof(sfp_eeprom.base) - 1)) {
  1036. ret = -EINVAL;
  1037. goto put;
  1038. }
  1039. if (!xgbe_phy_sfp_verify_eeprom(sfp_eeprom.extd[XGBE_SFP_EXTD_CC],
  1040. sfp_eeprom.extd,
  1041. sizeof(sfp_eeprom.extd) - 1)) {
  1042. ret = -EINVAL;
  1043. goto put;
  1044. }
  1045. /* Check for an added or changed SFP */
  1046. if (memcmp(&phy_data->sfp_eeprom, &sfp_eeprom, sizeof(sfp_eeprom))) {
  1047. phy_data->sfp_changed = 1;
  1048. if (netif_msg_drv(pdata))
  1049. xgbe_phy_sfp_eeprom_info(pdata, &sfp_eeprom);
  1050. memcpy(&phy_data->sfp_eeprom, &sfp_eeprom, sizeof(sfp_eeprom));
  1051. xgbe_phy_free_phy_device(pdata);
  1052. } else {
  1053. phy_data->sfp_changed = 0;
  1054. }
  1055. put:
  1056. xgbe_phy_sfp_put_mux(pdata);
  1057. return ret;
  1058. }
  1059. static void xgbe_phy_sfp_signals(struct xgbe_prv_data *pdata)
  1060. {
  1061. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1062. u8 gpio_reg, gpio_ports[2];
  1063. int ret;
  1064. /* Read the input port registers */
  1065. gpio_reg = 0;
  1066. ret = xgbe_phy_i2c_read(pdata, phy_data->sfp_gpio_address,
  1067. &gpio_reg, sizeof(gpio_reg),
  1068. gpio_ports, sizeof(gpio_ports));
  1069. if (ret) {
  1070. dev_err_once(pdata->dev, "%s: I2C error reading SFP GPIOs\n",
  1071. netdev_name(pdata->netdev));
  1072. return;
  1073. }
  1074. phy_data->sfp_gpio_inputs = (gpio_ports[1] << 8) | gpio_ports[0];
  1075. phy_data->sfp_mod_absent = xgbe_phy_check_sfp_mod_absent(phy_data);
  1076. }
  1077. static void xgbe_phy_sfp_mod_absent(struct xgbe_prv_data *pdata)
  1078. {
  1079. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1080. xgbe_phy_free_phy_device(pdata);
  1081. phy_data->sfp_mod_absent = 1;
  1082. phy_data->sfp_phy_avail = 0;
  1083. memset(&phy_data->sfp_eeprom, 0, sizeof(phy_data->sfp_eeprom));
  1084. }
  1085. static void xgbe_phy_sfp_reset(struct xgbe_phy_data *phy_data)
  1086. {
  1087. phy_data->sfp_rx_los = 0;
  1088. phy_data->sfp_tx_fault = 0;
  1089. phy_data->sfp_mod_absent = 1;
  1090. phy_data->sfp_base = XGBE_SFP_BASE_UNKNOWN;
  1091. phy_data->sfp_cable = XGBE_SFP_CABLE_UNKNOWN;
  1092. phy_data->sfp_speed = XGBE_SFP_SPEED_UNKNOWN;
  1093. }
  1094. static void xgbe_phy_sfp_detect(struct xgbe_prv_data *pdata)
  1095. {
  1096. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1097. int ret;
  1098. /* Reset the SFP signals and info */
  1099. xgbe_phy_sfp_reset(phy_data);
  1100. ret = xgbe_phy_get_comm_ownership(pdata);
  1101. if (ret)
  1102. return;
  1103. /* Read the SFP signals and check for module presence */
  1104. xgbe_phy_sfp_signals(pdata);
  1105. if (phy_data->sfp_mod_absent) {
  1106. xgbe_phy_sfp_mod_absent(pdata);
  1107. goto put;
  1108. }
  1109. ret = xgbe_phy_sfp_read_eeprom(pdata);
  1110. if (ret) {
  1111. /* Treat any error as if there isn't an SFP plugged in */
  1112. xgbe_phy_sfp_reset(phy_data);
  1113. xgbe_phy_sfp_mod_absent(pdata);
  1114. goto put;
  1115. }
  1116. xgbe_phy_sfp_parse_eeprom(pdata);
  1117. xgbe_phy_sfp_external_phy(pdata);
  1118. put:
  1119. xgbe_phy_sfp_phy_settings(pdata);
  1120. xgbe_phy_put_comm_ownership(pdata);
  1121. }
  1122. static int xgbe_phy_module_eeprom(struct xgbe_prv_data *pdata,
  1123. struct ethtool_eeprom *eeprom, u8 *data)
  1124. {
  1125. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1126. u8 eeprom_addr, eeprom_data[XGBE_SFP_EEPROM_MAX];
  1127. struct xgbe_sfp_eeprom *sfp_eeprom;
  1128. unsigned int i, j, rem;
  1129. int ret;
  1130. rem = eeprom->len;
  1131. if (!eeprom->len) {
  1132. ret = -EINVAL;
  1133. goto done;
  1134. }
  1135. if ((eeprom->offset + eeprom->len) > XGBE_SFP_EEPROM_MAX) {
  1136. ret = -EINVAL;
  1137. goto done;
  1138. }
  1139. if (phy_data->port_mode != XGBE_PORT_MODE_SFP) {
  1140. ret = -ENXIO;
  1141. goto done;
  1142. }
  1143. if (!netif_running(pdata->netdev)) {
  1144. ret = -EIO;
  1145. goto done;
  1146. }
  1147. if (phy_data->sfp_mod_absent) {
  1148. ret = -EIO;
  1149. goto done;
  1150. }
  1151. ret = xgbe_phy_get_comm_ownership(pdata);
  1152. if (ret) {
  1153. ret = -EIO;
  1154. goto done;
  1155. }
  1156. ret = xgbe_phy_sfp_get_mux(pdata);
  1157. if (ret) {
  1158. netdev_err(pdata->netdev, "I2C error setting SFP MUX\n");
  1159. ret = -EIO;
  1160. goto put_own;
  1161. }
  1162. /* Read the SFP serial ID eeprom */
  1163. eeprom_addr = 0;
  1164. ret = xgbe_phy_i2c_read(pdata, XGBE_SFP_SERIAL_ID_ADDRESS,
  1165. &eeprom_addr, sizeof(eeprom_addr),
  1166. eeprom_data, XGBE_SFP_EEPROM_BASE_LEN);
  1167. if (ret) {
  1168. netdev_err(pdata->netdev,
  1169. "I2C error reading SFP EEPROM\n");
  1170. ret = -EIO;
  1171. goto put_mux;
  1172. }
  1173. sfp_eeprom = (struct xgbe_sfp_eeprom *)eeprom_data;
  1174. if (XGBE_SFP_DIAGS_SUPPORTED(sfp_eeprom)) {
  1175. /* Read the SFP diagnostic eeprom */
  1176. eeprom_addr = 0;
  1177. ret = xgbe_phy_i2c_read(pdata, XGBE_SFP_DIAG_INFO_ADDRESS,
  1178. &eeprom_addr, sizeof(eeprom_addr),
  1179. eeprom_data + XGBE_SFP_EEPROM_BASE_LEN,
  1180. XGBE_SFP_EEPROM_DIAG_LEN);
  1181. if (ret) {
  1182. netdev_err(pdata->netdev,
  1183. "I2C error reading SFP DIAGS\n");
  1184. ret = -EIO;
  1185. goto put_mux;
  1186. }
  1187. }
  1188. for (i = 0, j = eeprom->offset; i < eeprom->len; i++, j++) {
  1189. if ((j >= XGBE_SFP_EEPROM_BASE_LEN) &&
  1190. !XGBE_SFP_DIAGS_SUPPORTED(sfp_eeprom))
  1191. break;
  1192. data[i] = eeprom_data[j];
  1193. rem--;
  1194. }
  1195. put_mux:
  1196. xgbe_phy_sfp_put_mux(pdata);
  1197. put_own:
  1198. xgbe_phy_put_comm_ownership(pdata);
  1199. done:
  1200. eeprom->len -= rem;
  1201. return ret;
  1202. }
  1203. static int xgbe_phy_module_info(struct xgbe_prv_data *pdata,
  1204. struct ethtool_modinfo *modinfo)
  1205. {
  1206. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1207. if (phy_data->port_mode != XGBE_PORT_MODE_SFP)
  1208. return -ENXIO;
  1209. if (!netif_running(pdata->netdev))
  1210. return -EIO;
  1211. if (phy_data->sfp_mod_absent)
  1212. return -EIO;
  1213. if (XGBE_SFP_DIAGS_SUPPORTED(&phy_data->sfp_eeprom)) {
  1214. modinfo->type = ETH_MODULE_SFF_8472;
  1215. modinfo->eeprom_len = ETH_MODULE_SFF_8472_LEN;
  1216. } else {
  1217. modinfo->type = ETH_MODULE_SFF_8079;
  1218. modinfo->eeprom_len = ETH_MODULE_SFF_8079_LEN;
  1219. }
  1220. return 0;
  1221. }
  1222. static void xgbe_phy_phydev_flowctrl(struct xgbe_prv_data *pdata)
  1223. {
  1224. struct ethtool_link_ksettings *lks = &pdata->phy.lks;
  1225. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1226. u16 lcl_adv = 0, rmt_adv = 0;
  1227. u8 fc;
  1228. pdata->phy.tx_pause = 0;
  1229. pdata->phy.rx_pause = 0;
  1230. if (!phy_data->phydev)
  1231. return;
  1232. if (phy_data->phydev->advertising & ADVERTISED_Pause)
  1233. lcl_adv |= ADVERTISE_PAUSE_CAP;
  1234. if (phy_data->phydev->advertising & ADVERTISED_Asym_Pause)
  1235. lcl_adv |= ADVERTISE_PAUSE_ASYM;
  1236. if (phy_data->phydev->pause) {
  1237. XGBE_SET_LP_ADV(lks, Pause);
  1238. rmt_adv |= LPA_PAUSE_CAP;
  1239. }
  1240. if (phy_data->phydev->asym_pause) {
  1241. XGBE_SET_LP_ADV(lks, Asym_Pause);
  1242. rmt_adv |= LPA_PAUSE_ASYM;
  1243. }
  1244. fc = mii_resolve_flowctrl_fdx(lcl_adv, rmt_adv);
  1245. if (fc & FLOW_CTRL_TX)
  1246. pdata->phy.tx_pause = 1;
  1247. if (fc & FLOW_CTRL_RX)
  1248. pdata->phy.rx_pause = 1;
  1249. }
  1250. static enum xgbe_mode xgbe_phy_an37_sgmii_outcome(struct xgbe_prv_data *pdata)
  1251. {
  1252. struct ethtool_link_ksettings *lks = &pdata->phy.lks;
  1253. enum xgbe_mode mode;
  1254. XGBE_SET_LP_ADV(lks, Autoneg);
  1255. XGBE_SET_LP_ADV(lks, TP);
  1256. /* Use external PHY to determine flow control */
  1257. if (pdata->phy.pause_autoneg)
  1258. xgbe_phy_phydev_flowctrl(pdata);
  1259. switch (pdata->an_status & XGBE_SGMII_AN_LINK_SPEED) {
  1260. case XGBE_SGMII_AN_LINK_SPEED_100:
  1261. if (pdata->an_status & XGBE_SGMII_AN_LINK_DUPLEX) {
  1262. XGBE_SET_LP_ADV(lks, 100baseT_Full);
  1263. mode = XGBE_MODE_SGMII_100;
  1264. } else {
  1265. /* Half-duplex not supported */
  1266. XGBE_SET_LP_ADV(lks, 100baseT_Half);
  1267. mode = XGBE_MODE_UNKNOWN;
  1268. }
  1269. break;
  1270. case XGBE_SGMII_AN_LINK_SPEED_1000:
  1271. if (pdata->an_status & XGBE_SGMII_AN_LINK_DUPLEX) {
  1272. XGBE_SET_LP_ADV(lks, 1000baseT_Full);
  1273. mode = XGBE_MODE_SGMII_1000;
  1274. } else {
  1275. /* Half-duplex not supported */
  1276. XGBE_SET_LP_ADV(lks, 1000baseT_Half);
  1277. mode = XGBE_MODE_UNKNOWN;
  1278. }
  1279. break;
  1280. default:
  1281. mode = XGBE_MODE_UNKNOWN;
  1282. }
  1283. return mode;
  1284. }
  1285. static enum xgbe_mode xgbe_phy_an37_outcome(struct xgbe_prv_data *pdata)
  1286. {
  1287. struct ethtool_link_ksettings *lks = &pdata->phy.lks;
  1288. enum xgbe_mode mode;
  1289. unsigned int ad_reg, lp_reg;
  1290. XGBE_SET_LP_ADV(lks, Autoneg);
  1291. XGBE_SET_LP_ADV(lks, FIBRE);
  1292. /* Compare Advertisement and Link Partner register */
  1293. ad_reg = XMDIO_READ(pdata, MDIO_MMD_VEND2, MDIO_VEND2_AN_ADVERTISE);
  1294. lp_reg = XMDIO_READ(pdata, MDIO_MMD_VEND2, MDIO_VEND2_AN_LP_ABILITY);
  1295. if (lp_reg & 0x100)
  1296. XGBE_SET_LP_ADV(lks, Pause);
  1297. if (lp_reg & 0x80)
  1298. XGBE_SET_LP_ADV(lks, Asym_Pause);
  1299. if (pdata->phy.pause_autoneg) {
  1300. /* Set flow control based on auto-negotiation result */
  1301. pdata->phy.tx_pause = 0;
  1302. pdata->phy.rx_pause = 0;
  1303. if (ad_reg & lp_reg & 0x100) {
  1304. pdata->phy.tx_pause = 1;
  1305. pdata->phy.rx_pause = 1;
  1306. } else if (ad_reg & lp_reg & 0x80) {
  1307. if (ad_reg & 0x100)
  1308. pdata->phy.rx_pause = 1;
  1309. else if (lp_reg & 0x100)
  1310. pdata->phy.tx_pause = 1;
  1311. }
  1312. }
  1313. if (lp_reg & 0x20)
  1314. XGBE_SET_LP_ADV(lks, 1000baseX_Full);
  1315. /* Half duplex is not supported */
  1316. ad_reg &= lp_reg;
  1317. mode = (ad_reg & 0x20) ? XGBE_MODE_X : XGBE_MODE_UNKNOWN;
  1318. return mode;
  1319. }
  1320. static enum xgbe_mode xgbe_phy_an73_redrv_outcome(struct xgbe_prv_data *pdata)
  1321. {
  1322. struct ethtool_link_ksettings *lks = &pdata->phy.lks;
  1323. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1324. enum xgbe_mode mode;
  1325. unsigned int ad_reg, lp_reg;
  1326. XGBE_SET_LP_ADV(lks, Autoneg);
  1327. XGBE_SET_LP_ADV(lks, Backplane);
  1328. /* Use external PHY to determine flow control */
  1329. if (pdata->phy.pause_autoneg)
  1330. xgbe_phy_phydev_flowctrl(pdata);
  1331. /* Compare Advertisement and Link Partner register 2 */
  1332. ad_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 1);
  1333. lp_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_LPA + 1);
  1334. if (lp_reg & 0x80)
  1335. XGBE_SET_LP_ADV(lks, 10000baseKR_Full);
  1336. if (lp_reg & 0x20)
  1337. XGBE_SET_LP_ADV(lks, 1000baseKX_Full);
  1338. ad_reg &= lp_reg;
  1339. if (ad_reg & 0x80) {
  1340. switch (phy_data->port_mode) {
  1341. case XGBE_PORT_MODE_BACKPLANE:
  1342. mode = XGBE_MODE_KR;
  1343. break;
  1344. default:
  1345. mode = XGBE_MODE_SFI;
  1346. break;
  1347. }
  1348. } else if (ad_reg & 0x20) {
  1349. switch (phy_data->port_mode) {
  1350. case XGBE_PORT_MODE_BACKPLANE:
  1351. mode = XGBE_MODE_KX_1000;
  1352. break;
  1353. case XGBE_PORT_MODE_1000BASE_X:
  1354. mode = XGBE_MODE_X;
  1355. break;
  1356. case XGBE_PORT_MODE_SFP:
  1357. switch (phy_data->sfp_base) {
  1358. case XGBE_SFP_BASE_1000_T:
  1359. if (phy_data->phydev &&
  1360. (phy_data->phydev->speed == SPEED_100))
  1361. mode = XGBE_MODE_SGMII_100;
  1362. else
  1363. mode = XGBE_MODE_SGMII_1000;
  1364. break;
  1365. case XGBE_SFP_BASE_1000_SX:
  1366. case XGBE_SFP_BASE_1000_LX:
  1367. case XGBE_SFP_BASE_1000_CX:
  1368. default:
  1369. mode = XGBE_MODE_X;
  1370. break;
  1371. }
  1372. break;
  1373. default:
  1374. if (phy_data->phydev &&
  1375. (phy_data->phydev->speed == SPEED_100))
  1376. mode = XGBE_MODE_SGMII_100;
  1377. else
  1378. mode = XGBE_MODE_SGMII_1000;
  1379. break;
  1380. }
  1381. } else {
  1382. mode = XGBE_MODE_UNKNOWN;
  1383. }
  1384. /* Compare Advertisement and Link Partner register 3 */
  1385. ad_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 2);
  1386. lp_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_LPA + 2);
  1387. if (lp_reg & 0xc000)
  1388. XGBE_SET_LP_ADV(lks, 10000baseR_FEC);
  1389. return mode;
  1390. }
  1391. static enum xgbe_mode xgbe_phy_an73_outcome(struct xgbe_prv_data *pdata)
  1392. {
  1393. struct ethtool_link_ksettings *lks = &pdata->phy.lks;
  1394. enum xgbe_mode mode;
  1395. unsigned int ad_reg, lp_reg;
  1396. XGBE_SET_LP_ADV(lks, Autoneg);
  1397. XGBE_SET_LP_ADV(lks, Backplane);
  1398. /* Compare Advertisement and Link Partner register 1 */
  1399. ad_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE);
  1400. lp_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_LPA);
  1401. if (lp_reg & 0x400)
  1402. XGBE_SET_LP_ADV(lks, Pause);
  1403. if (lp_reg & 0x800)
  1404. XGBE_SET_LP_ADV(lks, Asym_Pause);
  1405. if (pdata->phy.pause_autoneg) {
  1406. /* Set flow control based on auto-negotiation result */
  1407. pdata->phy.tx_pause = 0;
  1408. pdata->phy.rx_pause = 0;
  1409. if (ad_reg & lp_reg & 0x400) {
  1410. pdata->phy.tx_pause = 1;
  1411. pdata->phy.rx_pause = 1;
  1412. } else if (ad_reg & lp_reg & 0x800) {
  1413. if (ad_reg & 0x400)
  1414. pdata->phy.rx_pause = 1;
  1415. else if (lp_reg & 0x400)
  1416. pdata->phy.tx_pause = 1;
  1417. }
  1418. }
  1419. /* Compare Advertisement and Link Partner register 2 */
  1420. ad_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 1);
  1421. lp_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_LPA + 1);
  1422. if (lp_reg & 0x80)
  1423. XGBE_SET_LP_ADV(lks, 10000baseKR_Full);
  1424. if (lp_reg & 0x20)
  1425. XGBE_SET_LP_ADV(lks, 1000baseKX_Full);
  1426. ad_reg &= lp_reg;
  1427. if (ad_reg & 0x80)
  1428. mode = XGBE_MODE_KR;
  1429. else if (ad_reg & 0x20)
  1430. mode = XGBE_MODE_KX_1000;
  1431. else
  1432. mode = XGBE_MODE_UNKNOWN;
  1433. /* Compare Advertisement and Link Partner register 3 */
  1434. ad_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 2);
  1435. lp_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_LPA + 2);
  1436. if (lp_reg & 0xc000)
  1437. XGBE_SET_LP_ADV(lks, 10000baseR_FEC);
  1438. return mode;
  1439. }
  1440. static enum xgbe_mode xgbe_phy_an_outcome(struct xgbe_prv_data *pdata)
  1441. {
  1442. switch (pdata->an_mode) {
  1443. case XGBE_AN_MODE_CL73:
  1444. return xgbe_phy_an73_outcome(pdata);
  1445. case XGBE_AN_MODE_CL73_REDRV:
  1446. return xgbe_phy_an73_redrv_outcome(pdata);
  1447. case XGBE_AN_MODE_CL37:
  1448. return xgbe_phy_an37_outcome(pdata);
  1449. case XGBE_AN_MODE_CL37_SGMII:
  1450. return xgbe_phy_an37_sgmii_outcome(pdata);
  1451. default:
  1452. return XGBE_MODE_UNKNOWN;
  1453. }
  1454. }
  1455. static void xgbe_phy_an_advertising(struct xgbe_prv_data *pdata,
  1456. struct ethtool_link_ksettings *dlks)
  1457. {
  1458. struct ethtool_link_ksettings *slks = &pdata->phy.lks;
  1459. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1460. XGBE_LM_COPY(dlks, advertising, slks, advertising);
  1461. /* Without a re-driver, just return current advertising */
  1462. if (!phy_data->redrv)
  1463. return;
  1464. /* With the KR re-driver we need to advertise a single speed */
  1465. XGBE_CLR_ADV(dlks, 1000baseKX_Full);
  1466. XGBE_CLR_ADV(dlks, 10000baseKR_Full);
  1467. /* Advertise FEC support is present */
  1468. if (pdata->fec_ability & MDIO_PMA_10GBR_FECABLE_ABLE)
  1469. XGBE_SET_ADV(dlks, 10000baseR_FEC);
  1470. switch (phy_data->port_mode) {
  1471. case XGBE_PORT_MODE_BACKPLANE:
  1472. XGBE_SET_ADV(dlks, 10000baseKR_Full);
  1473. break;
  1474. case XGBE_PORT_MODE_BACKPLANE_2500:
  1475. XGBE_SET_ADV(dlks, 1000baseKX_Full);
  1476. break;
  1477. case XGBE_PORT_MODE_1000BASE_T:
  1478. case XGBE_PORT_MODE_1000BASE_X:
  1479. case XGBE_PORT_MODE_NBASE_T:
  1480. XGBE_SET_ADV(dlks, 1000baseKX_Full);
  1481. break;
  1482. case XGBE_PORT_MODE_10GBASE_T:
  1483. if (phy_data->phydev &&
  1484. (phy_data->phydev->speed == SPEED_10000))
  1485. XGBE_SET_ADV(dlks, 10000baseKR_Full);
  1486. else
  1487. XGBE_SET_ADV(dlks, 1000baseKX_Full);
  1488. break;
  1489. case XGBE_PORT_MODE_10GBASE_R:
  1490. XGBE_SET_ADV(dlks, 10000baseKR_Full);
  1491. break;
  1492. case XGBE_PORT_MODE_SFP:
  1493. switch (phy_data->sfp_base) {
  1494. case XGBE_SFP_BASE_1000_T:
  1495. case XGBE_SFP_BASE_1000_SX:
  1496. case XGBE_SFP_BASE_1000_LX:
  1497. case XGBE_SFP_BASE_1000_CX:
  1498. XGBE_SET_ADV(dlks, 1000baseKX_Full);
  1499. break;
  1500. default:
  1501. XGBE_SET_ADV(dlks, 10000baseKR_Full);
  1502. break;
  1503. }
  1504. break;
  1505. default:
  1506. XGBE_SET_ADV(dlks, 10000baseKR_Full);
  1507. break;
  1508. }
  1509. }
  1510. static int xgbe_phy_an_config(struct xgbe_prv_data *pdata)
  1511. {
  1512. struct ethtool_link_ksettings *lks = &pdata->phy.lks;
  1513. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1514. u32 advertising;
  1515. int ret;
  1516. ret = xgbe_phy_find_phy_device(pdata);
  1517. if (ret)
  1518. return ret;
  1519. if (!phy_data->phydev)
  1520. return 0;
  1521. ethtool_convert_link_mode_to_legacy_u32(&advertising,
  1522. lks->link_modes.advertising);
  1523. phy_data->phydev->autoneg = pdata->phy.autoneg;
  1524. phy_data->phydev->advertising = phy_data->phydev->supported &
  1525. advertising;
  1526. if (pdata->phy.autoneg != AUTONEG_ENABLE) {
  1527. phy_data->phydev->speed = pdata->phy.speed;
  1528. phy_data->phydev->duplex = pdata->phy.duplex;
  1529. }
  1530. ret = phy_start_aneg(phy_data->phydev);
  1531. return ret;
  1532. }
  1533. static enum xgbe_an_mode xgbe_phy_an_sfp_mode(struct xgbe_phy_data *phy_data)
  1534. {
  1535. switch (phy_data->sfp_base) {
  1536. case XGBE_SFP_BASE_1000_T:
  1537. return XGBE_AN_MODE_CL37_SGMII;
  1538. case XGBE_SFP_BASE_1000_SX:
  1539. case XGBE_SFP_BASE_1000_LX:
  1540. case XGBE_SFP_BASE_1000_CX:
  1541. return XGBE_AN_MODE_CL37;
  1542. default:
  1543. return XGBE_AN_MODE_NONE;
  1544. }
  1545. }
  1546. static enum xgbe_an_mode xgbe_phy_an_mode(struct xgbe_prv_data *pdata)
  1547. {
  1548. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1549. /* A KR re-driver will always require CL73 AN */
  1550. if (phy_data->redrv)
  1551. return XGBE_AN_MODE_CL73_REDRV;
  1552. switch (phy_data->port_mode) {
  1553. case XGBE_PORT_MODE_BACKPLANE:
  1554. return XGBE_AN_MODE_CL73;
  1555. case XGBE_PORT_MODE_BACKPLANE_2500:
  1556. return XGBE_AN_MODE_NONE;
  1557. case XGBE_PORT_MODE_1000BASE_T:
  1558. return XGBE_AN_MODE_CL37_SGMII;
  1559. case XGBE_PORT_MODE_1000BASE_X:
  1560. return XGBE_AN_MODE_CL37;
  1561. case XGBE_PORT_MODE_NBASE_T:
  1562. return XGBE_AN_MODE_CL37_SGMII;
  1563. case XGBE_PORT_MODE_10GBASE_T:
  1564. return XGBE_AN_MODE_CL73;
  1565. case XGBE_PORT_MODE_10GBASE_R:
  1566. return XGBE_AN_MODE_NONE;
  1567. case XGBE_PORT_MODE_SFP:
  1568. return xgbe_phy_an_sfp_mode(phy_data);
  1569. default:
  1570. return XGBE_AN_MODE_NONE;
  1571. }
  1572. }
  1573. static int xgbe_phy_set_redrv_mode_mdio(struct xgbe_prv_data *pdata,
  1574. enum xgbe_phy_redrv_mode mode)
  1575. {
  1576. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1577. u16 redrv_reg, redrv_val;
  1578. redrv_reg = XGBE_PHY_REDRV_MODE_REG + (phy_data->redrv_lane * 0x1000);
  1579. redrv_val = (u16)mode;
  1580. return pdata->hw_if.write_ext_mii_regs(pdata, phy_data->redrv_addr,
  1581. redrv_reg, redrv_val);
  1582. }
  1583. static int xgbe_phy_set_redrv_mode_i2c(struct xgbe_prv_data *pdata,
  1584. enum xgbe_phy_redrv_mode mode)
  1585. {
  1586. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1587. unsigned int redrv_reg;
  1588. int ret;
  1589. /* Calculate the register to write */
  1590. redrv_reg = XGBE_PHY_REDRV_MODE_REG + (phy_data->redrv_lane * 0x1000);
  1591. ret = xgbe_phy_redrv_write(pdata, redrv_reg, mode);
  1592. return ret;
  1593. }
  1594. static void xgbe_phy_set_redrv_mode(struct xgbe_prv_data *pdata)
  1595. {
  1596. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1597. enum xgbe_phy_redrv_mode mode;
  1598. int ret;
  1599. if (!phy_data->redrv)
  1600. return;
  1601. mode = XGBE_PHY_REDRV_MODE_CX;
  1602. if ((phy_data->port_mode == XGBE_PORT_MODE_SFP) &&
  1603. (phy_data->sfp_base != XGBE_SFP_BASE_1000_CX) &&
  1604. (phy_data->sfp_base != XGBE_SFP_BASE_10000_CR))
  1605. mode = XGBE_PHY_REDRV_MODE_SR;
  1606. ret = xgbe_phy_get_comm_ownership(pdata);
  1607. if (ret)
  1608. return;
  1609. if (phy_data->redrv_if)
  1610. xgbe_phy_set_redrv_mode_i2c(pdata, mode);
  1611. else
  1612. xgbe_phy_set_redrv_mode_mdio(pdata, mode);
  1613. xgbe_phy_put_comm_ownership(pdata);
  1614. }
  1615. static void xgbe_phy_perform_ratechange(struct xgbe_prv_data *pdata,
  1616. unsigned int cmd, unsigned int sub_cmd)
  1617. {
  1618. unsigned int s0 = 0;
  1619. unsigned int wait;
  1620. /* Log if a previous command did not complete */
  1621. if (XP_IOREAD_BITS(pdata, XP_DRIVER_INT_RO, STATUS))
  1622. netif_dbg(pdata, link, pdata->netdev,
  1623. "firmware mailbox not ready for command\n");
  1624. /* Construct the command */
  1625. XP_SET_BITS(s0, XP_DRIVER_SCRATCH_0, COMMAND, cmd);
  1626. XP_SET_BITS(s0, XP_DRIVER_SCRATCH_0, SUB_COMMAND, sub_cmd);
  1627. /* Issue the command */
  1628. XP_IOWRITE(pdata, XP_DRIVER_SCRATCH_0, s0);
  1629. XP_IOWRITE(pdata, XP_DRIVER_SCRATCH_1, 0);
  1630. XP_IOWRITE_BITS(pdata, XP_DRIVER_INT_REQ, REQUEST, 1);
  1631. /* Wait for command to complete */
  1632. wait = XGBE_RATECHANGE_COUNT;
  1633. while (wait--) {
  1634. if (!XP_IOREAD_BITS(pdata, XP_DRIVER_INT_RO, STATUS))
  1635. return;
  1636. usleep_range(1000, 2000);
  1637. }
  1638. netif_dbg(pdata, link, pdata->netdev,
  1639. "firmware mailbox command did not complete\n");
  1640. }
  1641. static void xgbe_phy_rrc(struct xgbe_prv_data *pdata)
  1642. {
  1643. /* Receiver Reset Cycle */
  1644. xgbe_phy_perform_ratechange(pdata, 5, 0);
  1645. netif_dbg(pdata, link, pdata->netdev, "receiver reset complete\n");
  1646. }
  1647. static void xgbe_phy_power_off(struct xgbe_prv_data *pdata)
  1648. {
  1649. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1650. /* Power off */
  1651. xgbe_phy_perform_ratechange(pdata, 0, 0);
  1652. phy_data->cur_mode = XGBE_MODE_UNKNOWN;
  1653. netif_dbg(pdata, link, pdata->netdev, "phy powered off\n");
  1654. }
  1655. static void xgbe_phy_sfi_mode(struct xgbe_prv_data *pdata)
  1656. {
  1657. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1658. xgbe_phy_set_redrv_mode(pdata);
  1659. /* 10G/SFI */
  1660. if (phy_data->sfp_cable != XGBE_SFP_CABLE_PASSIVE) {
  1661. xgbe_phy_perform_ratechange(pdata, 3, 0);
  1662. } else {
  1663. if (phy_data->sfp_cable_len <= 1)
  1664. xgbe_phy_perform_ratechange(pdata, 3, 1);
  1665. else if (phy_data->sfp_cable_len <= 3)
  1666. xgbe_phy_perform_ratechange(pdata, 3, 2);
  1667. else
  1668. xgbe_phy_perform_ratechange(pdata, 3, 3);
  1669. }
  1670. phy_data->cur_mode = XGBE_MODE_SFI;
  1671. netif_dbg(pdata, link, pdata->netdev, "10GbE SFI mode set\n");
  1672. }
  1673. static void xgbe_phy_x_mode(struct xgbe_prv_data *pdata)
  1674. {
  1675. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1676. xgbe_phy_set_redrv_mode(pdata);
  1677. /* 1G/X */
  1678. xgbe_phy_perform_ratechange(pdata, 1, 3);
  1679. phy_data->cur_mode = XGBE_MODE_X;
  1680. netif_dbg(pdata, link, pdata->netdev, "1GbE X mode set\n");
  1681. }
  1682. static void xgbe_phy_sgmii_1000_mode(struct xgbe_prv_data *pdata)
  1683. {
  1684. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1685. xgbe_phy_set_redrv_mode(pdata);
  1686. /* 1G/SGMII */
  1687. xgbe_phy_perform_ratechange(pdata, 1, 2);
  1688. phy_data->cur_mode = XGBE_MODE_SGMII_1000;
  1689. netif_dbg(pdata, link, pdata->netdev, "1GbE SGMII mode set\n");
  1690. }
  1691. static void xgbe_phy_sgmii_100_mode(struct xgbe_prv_data *pdata)
  1692. {
  1693. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1694. xgbe_phy_set_redrv_mode(pdata);
  1695. /* 100M/SGMII */
  1696. xgbe_phy_perform_ratechange(pdata, 1, 1);
  1697. phy_data->cur_mode = XGBE_MODE_SGMII_100;
  1698. netif_dbg(pdata, link, pdata->netdev, "100MbE SGMII mode set\n");
  1699. }
  1700. static void xgbe_phy_kr_mode(struct xgbe_prv_data *pdata)
  1701. {
  1702. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1703. xgbe_phy_set_redrv_mode(pdata);
  1704. /* 10G/KR */
  1705. xgbe_phy_perform_ratechange(pdata, 4, 0);
  1706. phy_data->cur_mode = XGBE_MODE_KR;
  1707. netif_dbg(pdata, link, pdata->netdev, "10GbE KR mode set\n");
  1708. }
  1709. static void xgbe_phy_kx_2500_mode(struct xgbe_prv_data *pdata)
  1710. {
  1711. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1712. xgbe_phy_set_redrv_mode(pdata);
  1713. /* 2.5G/KX */
  1714. xgbe_phy_perform_ratechange(pdata, 2, 0);
  1715. phy_data->cur_mode = XGBE_MODE_KX_2500;
  1716. netif_dbg(pdata, link, pdata->netdev, "2.5GbE KX mode set\n");
  1717. }
  1718. static void xgbe_phy_kx_1000_mode(struct xgbe_prv_data *pdata)
  1719. {
  1720. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1721. xgbe_phy_set_redrv_mode(pdata);
  1722. /* 1G/KX */
  1723. xgbe_phy_perform_ratechange(pdata, 1, 3);
  1724. phy_data->cur_mode = XGBE_MODE_KX_1000;
  1725. netif_dbg(pdata, link, pdata->netdev, "1GbE KX mode set\n");
  1726. }
  1727. static enum xgbe_mode xgbe_phy_cur_mode(struct xgbe_prv_data *pdata)
  1728. {
  1729. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1730. return phy_data->cur_mode;
  1731. }
  1732. static enum xgbe_mode xgbe_phy_switch_baset_mode(struct xgbe_prv_data *pdata)
  1733. {
  1734. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1735. /* No switching if not 10GBase-T */
  1736. if (phy_data->port_mode != XGBE_PORT_MODE_10GBASE_T)
  1737. return xgbe_phy_cur_mode(pdata);
  1738. switch (xgbe_phy_cur_mode(pdata)) {
  1739. case XGBE_MODE_SGMII_100:
  1740. case XGBE_MODE_SGMII_1000:
  1741. return XGBE_MODE_KR;
  1742. case XGBE_MODE_KR:
  1743. default:
  1744. return XGBE_MODE_SGMII_1000;
  1745. }
  1746. }
  1747. static enum xgbe_mode xgbe_phy_switch_bp_2500_mode(struct xgbe_prv_data *pdata)
  1748. {
  1749. return XGBE_MODE_KX_2500;
  1750. }
  1751. static enum xgbe_mode xgbe_phy_switch_bp_mode(struct xgbe_prv_data *pdata)
  1752. {
  1753. /* If we are in KR switch to KX, and vice-versa */
  1754. switch (xgbe_phy_cur_mode(pdata)) {
  1755. case XGBE_MODE_KX_1000:
  1756. return XGBE_MODE_KR;
  1757. case XGBE_MODE_KR:
  1758. default:
  1759. return XGBE_MODE_KX_1000;
  1760. }
  1761. }
  1762. static enum xgbe_mode xgbe_phy_switch_mode(struct xgbe_prv_data *pdata)
  1763. {
  1764. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1765. switch (phy_data->port_mode) {
  1766. case XGBE_PORT_MODE_BACKPLANE:
  1767. return xgbe_phy_switch_bp_mode(pdata);
  1768. case XGBE_PORT_MODE_BACKPLANE_2500:
  1769. return xgbe_phy_switch_bp_2500_mode(pdata);
  1770. case XGBE_PORT_MODE_1000BASE_T:
  1771. case XGBE_PORT_MODE_NBASE_T:
  1772. case XGBE_PORT_MODE_10GBASE_T:
  1773. return xgbe_phy_switch_baset_mode(pdata);
  1774. case XGBE_PORT_MODE_1000BASE_X:
  1775. case XGBE_PORT_MODE_10GBASE_R:
  1776. case XGBE_PORT_MODE_SFP:
  1777. /* No switching, so just return current mode */
  1778. return xgbe_phy_cur_mode(pdata);
  1779. default:
  1780. return XGBE_MODE_UNKNOWN;
  1781. }
  1782. }
  1783. static enum xgbe_mode xgbe_phy_get_basex_mode(struct xgbe_phy_data *phy_data,
  1784. int speed)
  1785. {
  1786. switch (speed) {
  1787. case SPEED_1000:
  1788. return XGBE_MODE_X;
  1789. case SPEED_10000:
  1790. return XGBE_MODE_KR;
  1791. default:
  1792. return XGBE_MODE_UNKNOWN;
  1793. }
  1794. }
  1795. static enum xgbe_mode xgbe_phy_get_baset_mode(struct xgbe_phy_data *phy_data,
  1796. int speed)
  1797. {
  1798. switch (speed) {
  1799. case SPEED_100:
  1800. return XGBE_MODE_SGMII_100;
  1801. case SPEED_1000:
  1802. return XGBE_MODE_SGMII_1000;
  1803. case SPEED_2500:
  1804. return XGBE_MODE_KX_2500;
  1805. case SPEED_10000:
  1806. return XGBE_MODE_KR;
  1807. default:
  1808. return XGBE_MODE_UNKNOWN;
  1809. }
  1810. }
  1811. static enum xgbe_mode xgbe_phy_get_sfp_mode(struct xgbe_phy_data *phy_data,
  1812. int speed)
  1813. {
  1814. switch (speed) {
  1815. case SPEED_100:
  1816. return XGBE_MODE_SGMII_100;
  1817. case SPEED_1000:
  1818. if (phy_data->sfp_base == XGBE_SFP_BASE_1000_T)
  1819. return XGBE_MODE_SGMII_1000;
  1820. else
  1821. return XGBE_MODE_X;
  1822. case SPEED_10000:
  1823. case SPEED_UNKNOWN:
  1824. return XGBE_MODE_SFI;
  1825. default:
  1826. return XGBE_MODE_UNKNOWN;
  1827. }
  1828. }
  1829. static enum xgbe_mode xgbe_phy_get_bp_2500_mode(int speed)
  1830. {
  1831. switch (speed) {
  1832. case SPEED_2500:
  1833. return XGBE_MODE_KX_2500;
  1834. default:
  1835. return XGBE_MODE_UNKNOWN;
  1836. }
  1837. }
  1838. static enum xgbe_mode xgbe_phy_get_bp_mode(int speed)
  1839. {
  1840. switch (speed) {
  1841. case SPEED_1000:
  1842. return XGBE_MODE_KX_1000;
  1843. case SPEED_10000:
  1844. return XGBE_MODE_KR;
  1845. default:
  1846. return XGBE_MODE_UNKNOWN;
  1847. }
  1848. }
  1849. static enum xgbe_mode xgbe_phy_get_mode(struct xgbe_prv_data *pdata,
  1850. int speed)
  1851. {
  1852. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1853. switch (phy_data->port_mode) {
  1854. case XGBE_PORT_MODE_BACKPLANE:
  1855. return xgbe_phy_get_bp_mode(speed);
  1856. case XGBE_PORT_MODE_BACKPLANE_2500:
  1857. return xgbe_phy_get_bp_2500_mode(speed);
  1858. case XGBE_PORT_MODE_1000BASE_T:
  1859. case XGBE_PORT_MODE_NBASE_T:
  1860. case XGBE_PORT_MODE_10GBASE_T:
  1861. return xgbe_phy_get_baset_mode(phy_data, speed);
  1862. case XGBE_PORT_MODE_1000BASE_X:
  1863. case XGBE_PORT_MODE_10GBASE_R:
  1864. return xgbe_phy_get_basex_mode(phy_data, speed);
  1865. case XGBE_PORT_MODE_SFP:
  1866. return xgbe_phy_get_sfp_mode(phy_data, speed);
  1867. default:
  1868. return XGBE_MODE_UNKNOWN;
  1869. }
  1870. }
  1871. static void xgbe_phy_set_mode(struct xgbe_prv_data *pdata, enum xgbe_mode mode)
  1872. {
  1873. switch (mode) {
  1874. case XGBE_MODE_KX_1000:
  1875. xgbe_phy_kx_1000_mode(pdata);
  1876. break;
  1877. case XGBE_MODE_KX_2500:
  1878. xgbe_phy_kx_2500_mode(pdata);
  1879. break;
  1880. case XGBE_MODE_KR:
  1881. xgbe_phy_kr_mode(pdata);
  1882. break;
  1883. case XGBE_MODE_SGMII_100:
  1884. xgbe_phy_sgmii_100_mode(pdata);
  1885. break;
  1886. case XGBE_MODE_SGMII_1000:
  1887. xgbe_phy_sgmii_1000_mode(pdata);
  1888. break;
  1889. case XGBE_MODE_X:
  1890. xgbe_phy_x_mode(pdata);
  1891. break;
  1892. case XGBE_MODE_SFI:
  1893. xgbe_phy_sfi_mode(pdata);
  1894. break;
  1895. default:
  1896. break;
  1897. }
  1898. }
  1899. static bool xgbe_phy_check_mode(struct xgbe_prv_data *pdata,
  1900. enum xgbe_mode mode, bool advert)
  1901. {
  1902. if (pdata->phy.autoneg == AUTONEG_ENABLE) {
  1903. return advert;
  1904. } else {
  1905. enum xgbe_mode cur_mode;
  1906. cur_mode = xgbe_phy_get_mode(pdata, pdata->phy.speed);
  1907. if (cur_mode == mode)
  1908. return true;
  1909. }
  1910. return false;
  1911. }
  1912. static bool xgbe_phy_use_basex_mode(struct xgbe_prv_data *pdata,
  1913. enum xgbe_mode mode)
  1914. {
  1915. struct ethtool_link_ksettings *lks = &pdata->phy.lks;
  1916. switch (mode) {
  1917. case XGBE_MODE_X:
  1918. return xgbe_phy_check_mode(pdata, mode,
  1919. XGBE_ADV(lks, 1000baseX_Full));
  1920. case XGBE_MODE_KR:
  1921. return xgbe_phy_check_mode(pdata, mode,
  1922. XGBE_ADV(lks, 10000baseKR_Full));
  1923. default:
  1924. return false;
  1925. }
  1926. }
  1927. static bool xgbe_phy_use_baset_mode(struct xgbe_prv_data *pdata,
  1928. enum xgbe_mode mode)
  1929. {
  1930. struct ethtool_link_ksettings *lks = &pdata->phy.lks;
  1931. switch (mode) {
  1932. case XGBE_MODE_SGMII_100:
  1933. return xgbe_phy_check_mode(pdata, mode,
  1934. XGBE_ADV(lks, 100baseT_Full));
  1935. case XGBE_MODE_SGMII_1000:
  1936. return xgbe_phy_check_mode(pdata, mode,
  1937. XGBE_ADV(lks, 1000baseT_Full));
  1938. case XGBE_MODE_KX_2500:
  1939. return xgbe_phy_check_mode(pdata, mode,
  1940. XGBE_ADV(lks, 2500baseT_Full));
  1941. case XGBE_MODE_KR:
  1942. return xgbe_phy_check_mode(pdata, mode,
  1943. XGBE_ADV(lks, 10000baseT_Full));
  1944. default:
  1945. return false;
  1946. }
  1947. }
  1948. static bool xgbe_phy_use_sfp_mode(struct xgbe_prv_data *pdata,
  1949. enum xgbe_mode mode)
  1950. {
  1951. struct ethtool_link_ksettings *lks = &pdata->phy.lks;
  1952. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1953. switch (mode) {
  1954. case XGBE_MODE_X:
  1955. if (phy_data->sfp_base == XGBE_SFP_BASE_1000_T)
  1956. return false;
  1957. return xgbe_phy_check_mode(pdata, mode,
  1958. XGBE_ADV(lks, 1000baseX_Full));
  1959. case XGBE_MODE_SGMII_100:
  1960. if (phy_data->sfp_base != XGBE_SFP_BASE_1000_T)
  1961. return false;
  1962. return xgbe_phy_check_mode(pdata, mode,
  1963. XGBE_ADV(lks, 100baseT_Full));
  1964. case XGBE_MODE_SGMII_1000:
  1965. if (phy_data->sfp_base != XGBE_SFP_BASE_1000_T)
  1966. return false;
  1967. return xgbe_phy_check_mode(pdata, mode,
  1968. XGBE_ADV(lks, 1000baseT_Full));
  1969. case XGBE_MODE_SFI:
  1970. if (phy_data->sfp_mod_absent)
  1971. return true;
  1972. return xgbe_phy_check_mode(pdata, mode,
  1973. XGBE_ADV(lks, 10000baseSR_Full) ||
  1974. XGBE_ADV(lks, 10000baseLR_Full) ||
  1975. XGBE_ADV(lks, 10000baseLRM_Full) ||
  1976. XGBE_ADV(lks, 10000baseER_Full) ||
  1977. XGBE_ADV(lks, 10000baseCR_Full));
  1978. default:
  1979. return false;
  1980. }
  1981. }
  1982. static bool xgbe_phy_use_bp_2500_mode(struct xgbe_prv_data *pdata,
  1983. enum xgbe_mode mode)
  1984. {
  1985. struct ethtool_link_ksettings *lks = &pdata->phy.lks;
  1986. switch (mode) {
  1987. case XGBE_MODE_KX_2500:
  1988. return xgbe_phy_check_mode(pdata, mode,
  1989. XGBE_ADV(lks, 2500baseX_Full));
  1990. default:
  1991. return false;
  1992. }
  1993. }
  1994. static bool xgbe_phy_use_bp_mode(struct xgbe_prv_data *pdata,
  1995. enum xgbe_mode mode)
  1996. {
  1997. struct ethtool_link_ksettings *lks = &pdata->phy.lks;
  1998. switch (mode) {
  1999. case XGBE_MODE_KX_1000:
  2000. return xgbe_phy_check_mode(pdata, mode,
  2001. XGBE_ADV(lks, 1000baseKX_Full));
  2002. case XGBE_MODE_KR:
  2003. return xgbe_phy_check_mode(pdata, mode,
  2004. XGBE_ADV(lks, 10000baseKR_Full));
  2005. default:
  2006. return false;
  2007. }
  2008. }
  2009. static bool xgbe_phy_use_mode(struct xgbe_prv_data *pdata, enum xgbe_mode mode)
  2010. {
  2011. struct xgbe_phy_data *phy_data = pdata->phy_data;
  2012. switch (phy_data->port_mode) {
  2013. case XGBE_PORT_MODE_BACKPLANE:
  2014. return xgbe_phy_use_bp_mode(pdata, mode);
  2015. case XGBE_PORT_MODE_BACKPLANE_2500:
  2016. return xgbe_phy_use_bp_2500_mode(pdata, mode);
  2017. case XGBE_PORT_MODE_1000BASE_T:
  2018. case XGBE_PORT_MODE_NBASE_T:
  2019. case XGBE_PORT_MODE_10GBASE_T:
  2020. return xgbe_phy_use_baset_mode(pdata, mode);
  2021. case XGBE_PORT_MODE_1000BASE_X:
  2022. case XGBE_PORT_MODE_10GBASE_R:
  2023. return xgbe_phy_use_basex_mode(pdata, mode);
  2024. case XGBE_PORT_MODE_SFP:
  2025. return xgbe_phy_use_sfp_mode(pdata, mode);
  2026. default:
  2027. return false;
  2028. }
  2029. }
  2030. static bool xgbe_phy_valid_speed_basex_mode(struct xgbe_phy_data *phy_data,
  2031. int speed)
  2032. {
  2033. switch (speed) {
  2034. case SPEED_1000:
  2035. return (phy_data->port_mode == XGBE_PORT_MODE_1000BASE_X);
  2036. case SPEED_10000:
  2037. return (phy_data->port_mode == XGBE_PORT_MODE_10GBASE_R);
  2038. default:
  2039. return false;
  2040. }
  2041. }
  2042. static bool xgbe_phy_valid_speed_baset_mode(struct xgbe_phy_data *phy_data,
  2043. int speed)
  2044. {
  2045. switch (speed) {
  2046. case SPEED_100:
  2047. case SPEED_1000:
  2048. return true;
  2049. case SPEED_2500:
  2050. return (phy_data->port_mode == XGBE_PORT_MODE_NBASE_T);
  2051. case SPEED_10000:
  2052. return (phy_data->port_mode == XGBE_PORT_MODE_10GBASE_T);
  2053. default:
  2054. return false;
  2055. }
  2056. }
  2057. static bool xgbe_phy_valid_speed_sfp_mode(struct xgbe_phy_data *phy_data,
  2058. int speed)
  2059. {
  2060. switch (speed) {
  2061. case SPEED_100:
  2062. return (phy_data->sfp_speed == XGBE_SFP_SPEED_100_1000);
  2063. case SPEED_1000:
  2064. return ((phy_data->sfp_speed == XGBE_SFP_SPEED_100_1000) ||
  2065. (phy_data->sfp_speed == XGBE_SFP_SPEED_1000));
  2066. case SPEED_10000:
  2067. return (phy_data->sfp_speed == XGBE_SFP_SPEED_10000);
  2068. default:
  2069. return false;
  2070. }
  2071. }
  2072. static bool xgbe_phy_valid_speed_bp_2500_mode(int speed)
  2073. {
  2074. switch (speed) {
  2075. case SPEED_2500:
  2076. return true;
  2077. default:
  2078. return false;
  2079. }
  2080. }
  2081. static bool xgbe_phy_valid_speed_bp_mode(int speed)
  2082. {
  2083. switch (speed) {
  2084. case SPEED_1000:
  2085. case SPEED_10000:
  2086. return true;
  2087. default:
  2088. return false;
  2089. }
  2090. }
  2091. static bool xgbe_phy_valid_speed(struct xgbe_prv_data *pdata, int speed)
  2092. {
  2093. struct xgbe_phy_data *phy_data = pdata->phy_data;
  2094. switch (phy_data->port_mode) {
  2095. case XGBE_PORT_MODE_BACKPLANE:
  2096. return xgbe_phy_valid_speed_bp_mode(speed);
  2097. case XGBE_PORT_MODE_BACKPLANE_2500:
  2098. return xgbe_phy_valid_speed_bp_2500_mode(speed);
  2099. case XGBE_PORT_MODE_1000BASE_T:
  2100. case XGBE_PORT_MODE_NBASE_T:
  2101. case XGBE_PORT_MODE_10GBASE_T:
  2102. return xgbe_phy_valid_speed_baset_mode(phy_data, speed);
  2103. case XGBE_PORT_MODE_1000BASE_X:
  2104. case XGBE_PORT_MODE_10GBASE_R:
  2105. return xgbe_phy_valid_speed_basex_mode(phy_data, speed);
  2106. case XGBE_PORT_MODE_SFP:
  2107. return xgbe_phy_valid_speed_sfp_mode(phy_data, speed);
  2108. default:
  2109. return false;
  2110. }
  2111. }
  2112. static int xgbe_phy_link_status(struct xgbe_prv_data *pdata, int *an_restart)
  2113. {
  2114. struct xgbe_phy_data *phy_data = pdata->phy_data;
  2115. unsigned int reg;
  2116. int ret;
  2117. *an_restart = 0;
  2118. if (phy_data->port_mode == XGBE_PORT_MODE_SFP) {
  2119. /* Check SFP signals */
  2120. xgbe_phy_sfp_detect(pdata);
  2121. if (phy_data->sfp_changed) {
  2122. *an_restart = 1;
  2123. return 0;
  2124. }
  2125. if (phy_data->sfp_mod_absent || phy_data->sfp_rx_los)
  2126. return 0;
  2127. }
  2128. if (phy_data->phydev) {
  2129. /* Check external PHY */
  2130. ret = phy_read_status(phy_data->phydev);
  2131. if (ret < 0)
  2132. return 0;
  2133. if ((pdata->phy.autoneg == AUTONEG_ENABLE) &&
  2134. !phy_aneg_done(phy_data->phydev))
  2135. return 0;
  2136. if (!phy_data->phydev->link)
  2137. return 0;
  2138. }
  2139. /* Link status is latched low, so read once to clear
  2140. * and then read again to get current state
  2141. */
  2142. reg = XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_STAT1);
  2143. reg = XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_STAT1);
  2144. if (reg & MDIO_STAT1_LSTATUS)
  2145. return 1;
  2146. /* No link, attempt a receiver reset cycle */
  2147. if (phy_data->rrc_count++ > XGBE_RRC_FREQUENCY) {
  2148. phy_data->rrc_count = 0;
  2149. xgbe_phy_rrc(pdata);
  2150. }
  2151. return 0;
  2152. }
  2153. static void xgbe_phy_sfp_gpio_setup(struct xgbe_prv_data *pdata)
  2154. {
  2155. struct xgbe_phy_data *phy_data = pdata->phy_data;
  2156. phy_data->sfp_gpio_address = XGBE_GPIO_ADDRESS_PCA9555 +
  2157. XP_GET_BITS(pdata->pp3, XP_PROP_3,
  2158. GPIO_ADDR);
  2159. phy_data->sfp_gpio_mask = XP_GET_BITS(pdata->pp3, XP_PROP_3,
  2160. GPIO_MASK);
  2161. phy_data->sfp_gpio_rx_los = XP_GET_BITS(pdata->pp3, XP_PROP_3,
  2162. GPIO_RX_LOS);
  2163. phy_data->sfp_gpio_tx_fault = XP_GET_BITS(pdata->pp3, XP_PROP_3,
  2164. GPIO_TX_FAULT);
  2165. phy_data->sfp_gpio_mod_absent = XP_GET_BITS(pdata->pp3, XP_PROP_3,
  2166. GPIO_MOD_ABS);
  2167. phy_data->sfp_gpio_rate_select = XP_GET_BITS(pdata->pp3, XP_PROP_3,
  2168. GPIO_RATE_SELECT);
  2169. if (netif_msg_probe(pdata)) {
  2170. dev_dbg(pdata->dev, "SFP: gpio_address=%#x\n",
  2171. phy_data->sfp_gpio_address);
  2172. dev_dbg(pdata->dev, "SFP: gpio_mask=%#x\n",
  2173. phy_data->sfp_gpio_mask);
  2174. dev_dbg(pdata->dev, "SFP: gpio_rx_los=%u\n",
  2175. phy_data->sfp_gpio_rx_los);
  2176. dev_dbg(pdata->dev, "SFP: gpio_tx_fault=%u\n",
  2177. phy_data->sfp_gpio_tx_fault);
  2178. dev_dbg(pdata->dev, "SFP: gpio_mod_absent=%u\n",
  2179. phy_data->sfp_gpio_mod_absent);
  2180. dev_dbg(pdata->dev, "SFP: gpio_rate_select=%u\n",
  2181. phy_data->sfp_gpio_rate_select);
  2182. }
  2183. }
  2184. static void xgbe_phy_sfp_comm_setup(struct xgbe_prv_data *pdata)
  2185. {
  2186. struct xgbe_phy_data *phy_data = pdata->phy_data;
  2187. unsigned int mux_addr_hi, mux_addr_lo;
  2188. mux_addr_hi = XP_GET_BITS(pdata->pp4, XP_PROP_4, MUX_ADDR_HI);
  2189. mux_addr_lo = XP_GET_BITS(pdata->pp4, XP_PROP_4, MUX_ADDR_LO);
  2190. if (mux_addr_lo == XGBE_SFP_DIRECT)
  2191. return;
  2192. phy_data->sfp_comm = XGBE_SFP_COMM_PCA9545;
  2193. phy_data->sfp_mux_address = (mux_addr_hi << 2) + mux_addr_lo;
  2194. phy_data->sfp_mux_channel = XP_GET_BITS(pdata->pp4, XP_PROP_4,
  2195. MUX_CHAN);
  2196. if (netif_msg_probe(pdata)) {
  2197. dev_dbg(pdata->dev, "SFP: mux_address=%#x\n",
  2198. phy_data->sfp_mux_address);
  2199. dev_dbg(pdata->dev, "SFP: mux_channel=%u\n",
  2200. phy_data->sfp_mux_channel);
  2201. }
  2202. }
  2203. static void xgbe_phy_sfp_setup(struct xgbe_prv_data *pdata)
  2204. {
  2205. xgbe_phy_sfp_comm_setup(pdata);
  2206. xgbe_phy_sfp_gpio_setup(pdata);
  2207. }
  2208. static int xgbe_phy_int_mdio_reset(struct xgbe_prv_data *pdata)
  2209. {
  2210. struct xgbe_phy_data *phy_data = pdata->phy_data;
  2211. unsigned int ret;
  2212. ret = pdata->hw_if.set_gpio(pdata, phy_data->mdio_reset_gpio);
  2213. if (ret)
  2214. return ret;
  2215. ret = pdata->hw_if.clr_gpio(pdata, phy_data->mdio_reset_gpio);
  2216. return ret;
  2217. }
  2218. static int xgbe_phy_i2c_mdio_reset(struct xgbe_prv_data *pdata)
  2219. {
  2220. struct xgbe_phy_data *phy_data = pdata->phy_data;
  2221. u8 gpio_reg, gpio_ports[2], gpio_data[3];
  2222. int ret;
  2223. /* Read the output port registers */
  2224. gpio_reg = 2;
  2225. ret = xgbe_phy_i2c_read(pdata, phy_data->mdio_reset_addr,
  2226. &gpio_reg, sizeof(gpio_reg),
  2227. gpio_ports, sizeof(gpio_ports));
  2228. if (ret)
  2229. return ret;
  2230. /* Prepare to write the GPIO data */
  2231. gpio_data[0] = 2;
  2232. gpio_data[1] = gpio_ports[0];
  2233. gpio_data[2] = gpio_ports[1];
  2234. /* Set the GPIO pin */
  2235. if (phy_data->mdio_reset_gpio < 8)
  2236. gpio_data[1] |= (1 << (phy_data->mdio_reset_gpio % 8));
  2237. else
  2238. gpio_data[2] |= (1 << (phy_data->mdio_reset_gpio % 8));
  2239. /* Write the output port registers */
  2240. ret = xgbe_phy_i2c_write(pdata, phy_data->mdio_reset_addr,
  2241. gpio_data, sizeof(gpio_data));
  2242. if (ret)
  2243. return ret;
  2244. /* Clear the GPIO pin */
  2245. if (phy_data->mdio_reset_gpio < 8)
  2246. gpio_data[1] &= ~(1 << (phy_data->mdio_reset_gpio % 8));
  2247. else
  2248. gpio_data[2] &= ~(1 << (phy_data->mdio_reset_gpio % 8));
  2249. /* Write the output port registers */
  2250. ret = xgbe_phy_i2c_write(pdata, phy_data->mdio_reset_addr,
  2251. gpio_data, sizeof(gpio_data));
  2252. return ret;
  2253. }
  2254. static int xgbe_phy_mdio_reset(struct xgbe_prv_data *pdata)
  2255. {
  2256. struct xgbe_phy_data *phy_data = pdata->phy_data;
  2257. int ret;
  2258. if (phy_data->conn_type != XGBE_CONN_TYPE_MDIO)
  2259. return 0;
  2260. ret = xgbe_phy_get_comm_ownership(pdata);
  2261. if (ret)
  2262. return ret;
  2263. if (phy_data->mdio_reset == XGBE_MDIO_RESET_I2C_GPIO)
  2264. ret = xgbe_phy_i2c_mdio_reset(pdata);
  2265. else if (phy_data->mdio_reset == XGBE_MDIO_RESET_INT_GPIO)
  2266. ret = xgbe_phy_int_mdio_reset(pdata);
  2267. xgbe_phy_put_comm_ownership(pdata);
  2268. return ret;
  2269. }
  2270. static bool xgbe_phy_redrv_error(struct xgbe_phy_data *phy_data)
  2271. {
  2272. if (!phy_data->redrv)
  2273. return false;
  2274. if (phy_data->redrv_if >= XGBE_PHY_REDRV_IF_MAX)
  2275. return true;
  2276. switch (phy_data->redrv_model) {
  2277. case XGBE_PHY_REDRV_MODEL_4223:
  2278. if (phy_data->redrv_lane > 3)
  2279. return true;
  2280. break;
  2281. case XGBE_PHY_REDRV_MODEL_4227:
  2282. if (phy_data->redrv_lane > 1)
  2283. return true;
  2284. break;
  2285. default:
  2286. return true;
  2287. }
  2288. return false;
  2289. }
  2290. static int xgbe_phy_mdio_reset_setup(struct xgbe_prv_data *pdata)
  2291. {
  2292. struct xgbe_phy_data *phy_data = pdata->phy_data;
  2293. if (phy_data->conn_type != XGBE_CONN_TYPE_MDIO)
  2294. return 0;
  2295. phy_data->mdio_reset = XP_GET_BITS(pdata->pp3, XP_PROP_3, MDIO_RESET);
  2296. switch (phy_data->mdio_reset) {
  2297. case XGBE_MDIO_RESET_NONE:
  2298. case XGBE_MDIO_RESET_I2C_GPIO:
  2299. case XGBE_MDIO_RESET_INT_GPIO:
  2300. break;
  2301. default:
  2302. dev_err(pdata->dev, "unsupported MDIO reset (%#x)\n",
  2303. phy_data->mdio_reset);
  2304. return -EINVAL;
  2305. }
  2306. if (phy_data->mdio_reset == XGBE_MDIO_RESET_I2C_GPIO) {
  2307. phy_data->mdio_reset_addr = XGBE_GPIO_ADDRESS_PCA9555 +
  2308. XP_GET_BITS(pdata->pp3, XP_PROP_3,
  2309. MDIO_RESET_I2C_ADDR);
  2310. phy_data->mdio_reset_gpio = XP_GET_BITS(pdata->pp3, XP_PROP_3,
  2311. MDIO_RESET_I2C_GPIO);
  2312. } else if (phy_data->mdio_reset == XGBE_MDIO_RESET_INT_GPIO) {
  2313. phy_data->mdio_reset_gpio = XP_GET_BITS(pdata->pp3, XP_PROP_3,
  2314. MDIO_RESET_INT_GPIO);
  2315. }
  2316. return 0;
  2317. }
  2318. static bool xgbe_phy_port_mode_mismatch(struct xgbe_prv_data *pdata)
  2319. {
  2320. struct xgbe_phy_data *phy_data = pdata->phy_data;
  2321. switch (phy_data->port_mode) {
  2322. case XGBE_PORT_MODE_BACKPLANE:
  2323. if ((phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000) ||
  2324. (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_10000))
  2325. return false;
  2326. break;
  2327. case XGBE_PORT_MODE_BACKPLANE_2500:
  2328. if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_2500)
  2329. return false;
  2330. break;
  2331. case XGBE_PORT_MODE_1000BASE_T:
  2332. if ((phy_data->port_speeds & XGBE_PHY_PORT_SPEED_100) ||
  2333. (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000))
  2334. return false;
  2335. break;
  2336. case XGBE_PORT_MODE_1000BASE_X:
  2337. if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000)
  2338. return false;
  2339. break;
  2340. case XGBE_PORT_MODE_NBASE_T:
  2341. if ((phy_data->port_speeds & XGBE_PHY_PORT_SPEED_100) ||
  2342. (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000) ||
  2343. (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_2500))
  2344. return false;
  2345. break;
  2346. case XGBE_PORT_MODE_10GBASE_T:
  2347. if ((phy_data->port_speeds & XGBE_PHY_PORT_SPEED_100) ||
  2348. (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000) ||
  2349. (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_10000))
  2350. return false;
  2351. break;
  2352. case XGBE_PORT_MODE_10GBASE_R:
  2353. if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_10000)
  2354. return false;
  2355. break;
  2356. case XGBE_PORT_MODE_SFP:
  2357. if ((phy_data->port_speeds & XGBE_PHY_PORT_SPEED_100) ||
  2358. (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000) ||
  2359. (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_10000))
  2360. return false;
  2361. break;
  2362. default:
  2363. break;
  2364. }
  2365. return true;
  2366. }
  2367. static bool xgbe_phy_conn_type_mismatch(struct xgbe_prv_data *pdata)
  2368. {
  2369. struct xgbe_phy_data *phy_data = pdata->phy_data;
  2370. switch (phy_data->port_mode) {
  2371. case XGBE_PORT_MODE_BACKPLANE:
  2372. case XGBE_PORT_MODE_BACKPLANE_2500:
  2373. if (phy_data->conn_type == XGBE_CONN_TYPE_BACKPLANE)
  2374. return false;
  2375. break;
  2376. case XGBE_PORT_MODE_1000BASE_T:
  2377. case XGBE_PORT_MODE_1000BASE_X:
  2378. case XGBE_PORT_MODE_NBASE_T:
  2379. case XGBE_PORT_MODE_10GBASE_T:
  2380. case XGBE_PORT_MODE_10GBASE_R:
  2381. if (phy_data->conn_type == XGBE_CONN_TYPE_MDIO)
  2382. return false;
  2383. break;
  2384. case XGBE_PORT_MODE_SFP:
  2385. if (phy_data->conn_type == XGBE_CONN_TYPE_SFP)
  2386. return false;
  2387. break;
  2388. default:
  2389. break;
  2390. }
  2391. return true;
  2392. }
  2393. static bool xgbe_phy_port_enabled(struct xgbe_prv_data *pdata)
  2394. {
  2395. if (!XP_GET_BITS(pdata->pp0, XP_PROP_0, PORT_SPEEDS))
  2396. return false;
  2397. if (!XP_GET_BITS(pdata->pp0, XP_PROP_0, CONN_TYPE))
  2398. return false;
  2399. return true;
  2400. }
  2401. static void xgbe_phy_cdr_track(struct xgbe_prv_data *pdata)
  2402. {
  2403. struct xgbe_phy_data *phy_data = pdata->phy_data;
  2404. if (!pdata->debugfs_an_cdr_workaround)
  2405. return;
  2406. if (!phy_data->phy_cdr_notrack)
  2407. return;
  2408. usleep_range(phy_data->phy_cdr_delay,
  2409. phy_data->phy_cdr_delay + 500);
  2410. XMDIO_WRITE_BITS(pdata, MDIO_MMD_PMAPMD, MDIO_VEND2_PMA_CDR_CONTROL,
  2411. XGBE_PMA_CDR_TRACK_EN_MASK,
  2412. XGBE_PMA_CDR_TRACK_EN_ON);
  2413. phy_data->phy_cdr_notrack = 0;
  2414. }
  2415. static void xgbe_phy_cdr_notrack(struct xgbe_prv_data *pdata)
  2416. {
  2417. struct xgbe_phy_data *phy_data = pdata->phy_data;
  2418. if (!pdata->debugfs_an_cdr_workaround)
  2419. return;
  2420. if (phy_data->phy_cdr_notrack)
  2421. return;
  2422. XMDIO_WRITE_BITS(pdata, MDIO_MMD_PMAPMD, MDIO_VEND2_PMA_CDR_CONTROL,
  2423. XGBE_PMA_CDR_TRACK_EN_MASK,
  2424. XGBE_PMA_CDR_TRACK_EN_OFF);
  2425. xgbe_phy_rrc(pdata);
  2426. phy_data->phy_cdr_notrack = 1;
  2427. }
  2428. static void xgbe_phy_kr_training_post(struct xgbe_prv_data *pdata)
  2429. {
  2430. if (!pdata->debugfs_an_cdr_track_early)
  2431. xgbe_phy_cdr_track(pdata);
  2432. }
  2433. static void xgbe_phy_kr_training_pre(struct xgbe_prv_data *pdata)
  2434. {
  2435. if (pdata->debugfs_an_cdr_track_early)
  2436. xgbe_phy_cdr_track(pdata);
  2437. }
  2438. static void xgbe_phy_an_post(struct xgbe_prv_data *pdata)
  2439. {
  2440. struct xgbe_phy_data *phy_data = pdata->phy_data;
  2441. switch (pdata->an_mode) {
  2442. case XGBE_AN_MODE_CL73:
  2443. case XGBE_AN_MODE_CL73_REDRV:
  2444. if (phy_data->cur_mode != XGBE_MODE_KR)
  2445. break;
  2446. xgbe_phy_cdr_track(pdata);
  2447. switch (pdata->an_result) {
  2448. case XGBE_AN_READY:
  2449. case XGBE_AN_COMPLETE:
  2450. break;
  2451. default:
  2452. if (phy_data->phy_cdr_delay < XGBE_CDR_DELAY_MAX)
  2453. phy_data->phy_cdr_delay += XGBE_CDR_DELAY_INC;
  2454. else
  2455. phy_data->phy_cdr_delay = XGBE_CDR_DELAY_INIT;
  2456. break;
  2457. }
  2458. break;
  2459. default:
  2460. break;
  2461. }
  2462. }
  2463. static void xgbe_phy_an_pre(struct xgbe_prv_data *pdata)
  2464. {
  2465. struct xgbe_phy_data *phy_data = pdata->phy_data;
  2466. switch (pdata->an_mode) {
  2467. case XGBE_AN_MODE_CL73:
  2468. case XGBE_AN_MODE_CL73_REDRV:
  2469. if (phy_data->cur_mode != XGBE_MODE_KR)
  2470. break;
  2471. xgbe_phy_cdr_notrack(pdata);
  2472. break;
  2473. default:
  2474. break;
  2475. }
  2476. }
  2477. static void xgbe_phy_stop(struct xgbe_prv_data *pdata)
  2478. {
  2479. struct xgbe_phy_data *phy_data = pdata->phy_data;
  2480. /* If we have an external PHY, free it */
  2481. xgbe_phy_free_phy_device(pdata);
  2482. /* Reset SFP data */
  2483. xgbe_phy_sfp_reset(phy_data);
  2484. xgbe_phy_sfp_mod_absent(pdata);
  2485. /* Reset CDR support */
  2486. xgbe_phy_cdr_track(pdata);
  2487. /* Power off the PHY */
  2488. xgbe_phy_power_off(pdata);
  2489. /* Stop the I2C controller */
  2490. pdata->i2c_if.i2c_stop(pdata);
  2491. }
  2492. static int xgbe_phy_start(struct xgbe_prv_data *pdata)
  2493. {
  2494. struct xgbe_phy_data *phy_data = pdata->phy_data;
  2495. int ret;
  2496. /* Start the I2C controller */
  2497. ret = pdata->i2c_if.i2c_start(pdata);
  2498. if (ret)
  2499. return ret;
  2500. /* Set the proper MDIO mode for the re-driver */
  2501. if (phy_data->redrv && !phy_data->redrv_if) {
  2502. ret = pdata->hw_if.set_ext_mii_mode(pdata, phy_data->redrv_addr,
  2503. XGBE_MDIO_MODE_CL22);
  2504. if (ret) {
  2505. netdev_err(pdata->netdev,
  2506. "redriver mdio port not compatible (%u)\n",
  2507. phy_data->redrv_addr);
  2508. return ret;
  2509. }
  2510. }
  2511. /* Start in highest supported mode */
  2512. xgbe_phy_set_mode(pdata, phy_data->start_mode);
  2513. /* Reset CDR support */
  2514. xgbe_phy_cdr_track(pdata);
  2515. /* After starting the I2C controller, we can check for an SFP */
  2516. switch (phy_data->port_mode) {
  2517. case XGBE_PORT_MODE_SFP:
  2518. xgbe_phy_sfp_detect(pdata);
  2519. break;
  2520. default:
  2521. break;
  2522. }
  2523. /* If we have an external PHY, start it */
  2524. ret = xgbe_phy_find_phy_device(pdata);
  2525. if (ret)
  2526. goto err_i2c;
  2527. return 0;
  2528. err_i2c:
  2529. pdata->i2c_if.i2c_stop(pdata);
  2530. return ret;
  2531. }
  2532. static int xgbe_phy_reset(struct xgbe_prv_data *pdata)
  2533. {
  2534. struct xgbe_phy_data *phy_data = pdata->phy_data;
  2535. enum xgbe_mode cur_mode;
  2536. int ret;
  2537. /* Reset by power cycling the PHY */
  2538. cur_mode = phy_data->cur_mode;
  2539. xgbe_phy_power_off(pdata);
  2540. xgbe_phy_set_mode(pdata, cur_mode);
  2541. if (!phy_data->phydev)
  2542. return 0;
  2543. /* Reset the external PHY */
  2544. ret = xgbe_phy_mdio_reset(pdata);
  2545. if (ret)
  2546. return ret;
  2547. return phy_init_hw(phy_data->phydev);
  2548. }
  2549. static void xgbe_phy_exit(struct xgbe_prv_data *pdata)
  2550. {
  2551. struct xgbe_phy_data *phy_data = pdata->phy_data;
  2552. /* Unregister for driving external PHYs */
  2553. mdiobus_unregister(phy_data->mii);
  2554. }
  2555. static int xgbe_phy_init(struct xgbe_prv_data *pdata)
  2556. {
  2557. struct ethtool_link_ksettings *lks = &pdata->phy.lks;
  2558. struct xgbe_phy_data *phy_data;
  2559. struct mii_bus *mii;
  2560. int ret;
  2561. /* Check if enabled */
  2562. if (!xgbe_phy_port_enabled(pdata)) {
  2563. dev_info(pdata->dev, "device is not enabled\n");
  2564. return -ENODEV;
  2565. }
  2566. /* Initialize the I2C controller */
  2567. ret = pdata->i2c_if.i2c_init(pdata);
  2568. if (ret)
  2569. return ret;
  2570. phy_data = devm_kzalloc(pdata->dev, sizeof(*phy_data), GFP_KERNEL);
  2571. if (!phy_data)
  2572. return -ENOMEM;
  2573. pdata->phy_data = phy_data;
  2574. phy_data->port_mode = XP_GET_BITS(pdata->pp0, XP_PROP_0, PORT_MODE);
  2575. phy_data->port_id = XP_GET_BITS(pdata->pp0, XP_PROP_0, PORT_ID);
  2576. phy_data->port_speeds = XP_GET_BITS(pdata->pp0, XP_PROP_0, PORT_SPEEDS);
  2577. phy_data->conn_type = XP_GET_BITS(pdata->pp0, XP_PROP_0, CONN_TYPE);
  2578. phy_data->mdio_addr = XP_GET_BITS(pdata->pp0, XP_PROP_0, MDIO_ADDR);
  2579. if (netif_msg_probe(pdata)) {
  2580. dev_dbg(pdata->dev, "port mode=%u\n", phy_data->port_mode);
  2581. dev_dbg(pdata->dev, "port id=%u\n", phy_data->port_id);
  2582. dev_dbg(pdata->dev, "port speeds=%#x\n", phy_data->port_speeds);
  2583. dev_dbg(pdata->dev, "conn type=%u\n", phy_data->conn_type);
  2584. dev_dbg(pdata->dev, "mdio addr=%u\n", phy_data->mdio_addr);
  2585. }
  2586. phy_data->redrv = XP_GET_BITS(pdata->pp4, XP_PROP_4, REDRV_PRESENT);
  2587. phy_data->redrv_if = XP_GET_BITS(pdata->pp4, XP_PROP_4, REDRV_IF);
  2588. phy_data->redrv_addr = XP_GET_BITS(pdata->pp4, XP_PROP_4, REDRV_ADDR);
  2589. phy_data->redrv_lane = XP_GET_BITS(pdata->pp4, XP_PROP_4, REDRV_LANE);
  2590. phy_data->redrv_model = XP_GET_BITS(pdata->pp4, XP_PROP_4, REDRV_MODEL);
  2591. if (phy_data->redrv && netif_msg_probe(pdata)) {
  2592. dev_dbg(pdata->dev, "redrv present\n");
  2593. dev_dbg(pdata->dev, "redrv i/f=%u\n", phy_data->redrv_if);
  2594. dev_dbg(pdata->dev, "redrv addr=%#x\n", phy_data->redrv_addr);
  2595. dev_dbg(pdata->dev, "redrv lane=%u\n", phy_data->redrv_lane);
  2596. dev_dbg(pdata->dev, "redrv model=%u\n", phy_data->redrv_model);
  2597. }
  2598. /* Validate the connection requested */
  2599. if (xgbe_phy_conn_type_mismatch(pdata)) {
  2600. dev_err(pdata->dev, "phy mode/connection mismatch (%#x/%#x)\n",
  2601. phy_data->port_mode, phy_data->conn_type);
  2602. return -EINVAL;
  2603. }
  2604. /* Validate the mode requested */
  2605. if (xgbe_phy_port_mode_mismatch(pdata)) {
  2606. dev_err(pdata->dev, "phy mode/speed mismatch (%#x/%#x)\n",
  2607. phy_data->port_mode, phy_data->port_speeds);
  2608. return -EINVAL;
  2609. }
  2610. /* Check for and validate MDIO reset support */
  2611. ret = xgbe_phy_mdio_reset_setup(pdata);
  2612. if (ret)
  2613. return ret;
  2614. /* Validate the re-driver information */
  2615. if (xgbe_phy_redrv_error(phy_data)) {
  2616. dev_err(pdata->dev, "phy re-driver settings error\n");
  2617. return -EINVAL;
  2618. }
  2619. pdata->kr_redrv = phy_data->redrv;
  2620. /* Indicate current mode is unknown */
  2621. phy_data->cur_mode = XGBE_MODE_UNKNOWN;
  2622. /* Initialize supported features */
  2623. XGBE_ZERO_SUP(lks);
  2624. switch (phy_data->port_mode) {
  2625. /* Backplane support */
  2626. case XGBE_PORT_MODE_BACKPLANE:
  2627. XGBE_SET_SUP(lks, Autoneg);
  2628. XGBE_SET_SUP(lks, Pause);
  2629. XGBE_SET_SUP(lks, Asym_Pause);
  2630. XGBE_SET_SUP(lks, Backplane);
  2631. if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000) {
  2632. XGBE_SET_SUP(lks, 1000baseKX_Full);
  2633. phy_data->start_mode = XGBE_MODE_KX_1000;
  2634. }
  2635. if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_10000) {
  2636. XGBE_SET_SUP(lks, 10000baseKR_Full);
  2637. if (pdata->fec_ability & MDIO_PMA_10GBR_FECABLE_ABLE)
  2638. XGBE_SET_SUP(lks, 10000baseR_FEC);
  2639. phy_data->start_mode = XGBE_MODE_KR;
  2640. }
  2641. phy_data->phydev_mode = XGBE_MDIO_MODE_NONE;
  2642. break;
  2643. case XGBE_PORT_MODE_BACKPLANE_2500:
  2644. XGBE_SET_SUP(lks, Pause);
  2645. XGBE_SET_SUP(lks, Asym_Pause);
  2646. XGBE_SET_SUP(lks, Backplane);
  2647. XGBE_SET_SUP(lks, 2500baseX_Full);
  2648. phy_data->start_mode = XGBE_MODE_KX_2500;
  2649. phy_data->phydev_mode = XGBE_MDIO_MODE_NONE;
  2650. break;
  2651. /* MDIO 1GBase-T support */
  2652. case XGBE_PORT_MODE_1000BASE_T:
  2653. XGBE_SET_SUP(lks, Autoneg);
  2654. XGBE_SET_SUP(lks, Pause);
  2655. XGBE_SET_SUP(lks, Asym_Pause);
  2656. XGBE_SET_SUP(lks, TP);
  2657. if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_100) {
  2658. XGBE_SET_SUP(lks, 100baseT_Full);
  2659. phy_data->start_mode = XGBE_MODE_SGMII_100;
  2660. }
  2661. if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000) {
  2662. XGBE_SET_SUP(lks, 1000baseT_Full);
  2663. phy_data->start_mode = XGBE_MODE_SGMII_1000;
  2664. }
  2665. phy_data->phydev_mode = XGBE_MDIO_MODE_CL22;
  2666. break;
  2667. /* MDIO Base-X support */
  2668. case XGBE_PORT_MODE_1000BASE_X:
  2669. XGBE_SET_SUP(lks, Autoneg);
  2670. XGBE_SET_SUP(lks, Pause);
  2671. XGBE_SET_SUP(lks, Asym_Pause);
  2672. XGBE_SET_SUP(lks, FIBRE);
  2673. XGBE_SET_SUP(lks, 1000baseX_Full);
  2674. phy_data->start_mode = XGBE_MODE_X;
  2675. phy_data->phydev_mode = XGBE_MDIO_MODE_CL22;
  2676. break;
  2677. /* MDIO NBase-T support */
  2678. case XGBE_PORT_MODE_NBASE_T:
  2679. XGBE_SET_SUP(lks, Autoneg);
  2680. XGBE_SET_SUP(lks, Pause);
  2681. XGBE_SET_SUP(lks, Asym_Pause);
  2682. XGBE_SET_SUP(lks, TP);
  2683. if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_100) {
  2684. XGBE_SET_SUP(lks, 100baseT_Full);
  2685. phy_data->start_mode = XGBE_MODE_SGMII_100;
  2686. }
  2687. if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000) {
  2688. XGBE_SET_SUP(lks, 1000baseT_Full);
  2689. phy_data->start_mode = XGBE_MODE_SGMII_1000;
  2690. }
  2691. if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_2500) {
  2692. XGBE_SET_SUP(lks, 2500baseT_Full);
  2693. phy_data->start_mode = XGBE_MODE_KX_2500;
  2694. }
  2695. phy_data->phydev_mode = XGBE_MDIO_MODE_CL45;
  2696. break;
  2697. /* 10GBase-T support */
  2698. case XGBE_PORT_MODE_10GBASE_T:
  2699. XGBE_SET_SUP(lks, Autoneg);
  2700. XGBE_SET_SUP(lks, Pause);
  2701. XGBE_SET_SUP(lks, Asym_Pause);
  2702. XGBE_SET_SUP(lks, TP);
  2703. if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_100) {
  2704. XGBE_SET_SUP(lks, 100baseT_Full);
  2705. phy_data->start_mode = XGBE_MODE_SGMII_100;
  2706. }
  2707. if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000) {
  2708. XGBE_SET_SUP(lks, 1000baseT_Full);
  2709. phy_data->start_mode = XGBE_MODE_SGMII_1000;
  2710. }
  2711. if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_10000) {
  2712. XGBE_SET_SUP(lks, 10000baseT_Full);
  2713. phy_data->start_mode = XGBE_MODE_KR;
  2714. }
  2715. phy_data->phydev_mode = XGBE_MDIO_MODE_CL45;
  2716. break;
  2717. /* 10GBase-R support */
  2718. case XGBE_PORT_MODE_10GBASE_R:
  2719. XGBE_SET_SUP(lks, Autoneg);
  2720. XGBE_SET_SUP(lks, Pause);
  2721. XGBE_SET_SUP(lks, Asym_Pause);
  2722. XGBE_SET_SUP(lks, FIBRE);
  2723. XGBE_SET_SUP(lks, 10000baseSR_Full);
  2724. XGBE_SET_SUP(lks, 10000baseLR_Full);
  2725. XGBE_SET_SUP(lks, 10000baseLRM_Full);
  2726. XGBE_SET_SUP(lks, 10000baseER_Full);
  2727. if (pdata->fec_ability & MDIO_PMA_10GBR_FECABLE_ABLE)
  2728. XGBE_SET_SUP(lks, 10000baseR_FEC);
  2729. phy_data->start_mode = XGBE_MODE_SFI;
  2730. phy_data->phydev_mode = XGBE_MDIO_MODE_NONE;
  2731. break;
  2732. /* SFP support */
  2733. case XGBE_PORT_MODE_SFP:
  2734. XGBE_SET_SUP(lks, Autoneg);
  2735. XGBE_SET_SUP(lks, Pause);
  2736. XGBE_SET_SUP(lks, Asym_Pause);
  2737. XGBE_SET_SUP(lks, TP);
  2738. XGBE_SET_SUP(lks, FIBRE);
  2739. if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_100)
  2740. phy_data->start_mode = XGBE_MODE_SGMII_100;
  2741. if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000)
  2742. phy_data->start_mode = XGBE_MODE_SGMII_1000;
  2743. if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_10000)
  2744. phy_data->start_mode = XGBE_MODE_SFI;
  2745. phy_data->phydev_mode = XGBE_MDIO_MODE_CL22;
  2746. xgbe_phy_sfp_setup(pdata);
  2747. break;
  2748. default:
  2749. return -EINVAL;
  2750. }
  2751. if (netif_msg_probe(pdata))
  2752. dev_dbg(pdata->dev, "phy supported=0x%*pb\n",
  2753. __ETHTOOL_LINK_MODE_MASK_NBITS,
  2754. lks->link_modes.supported);
  2755. if ((phy_data->conn_type & XGBE_CONN_TYPE_MDIO) &&
  2756. (phy_data->phydev_mode != XGBE_MDIO_MODE_NONE)) {
  2757. ret = pdata->hw_if.set_ext_mii_mode(pdata, phy_data->mdio_addr,
  2758. phy_data->phydev_mode);
  2759. if (ret) {
  2760. dev_err(pdata->dev,
  2761. "mdio port/clause not compatible (%d/%u)\n",
  2762. phy_data->mdio_addr, phy_data->phydev_mode);
  2763. return -EINVAL;
  2764. }
  2765. }
  2766. if (phy_data->redrv && !phy_data->redrv_if) {
  2767. ret = pdata->hw_if.set_ext_mii_mode(pdata, phy_data->redrv_addr,
  2768. XGBE_MDIO_MODE_CL22);
  2769. if (ret) {
  2770. dev_err(pdata->dev,
  2771. "redriver mdio port not compatible (%u)\n",
  2772. phy_data->redrv_addr);
  2773. return -EINVAL;
  2774. }
  2775. }
  2776. phy_data->phy_cdr_delay = XGBE_CDR_DELAY_INIT;
  2777. /* Register for driving external PHYs */
  2778. mii = devm_mdiobus_alloc(pdata->dev);
  2779. if (!mii) {
  2780. dev_err(pdata->dev, "mdiobus_alloc failed\n");
  2781. return -ENOMEM;
  2782. }
  2783. mii->priv = pdata;
  2784. mii->name = "amd-xgbe-mii";
  2785. mii->read = xgbe_phy_mii_read;
  2786. mii->write = xgbe_phy_mii_write;
  2787. mii->parent = pdata->dev;
  2788. mii->phy_mask = ~0;
  2789. snprintf(mii->id, sizeof(mii->id), "%s", dev_name(pdata->dev));
  2790. ret = mdiobus_register(mii);
  2791. if (ret) {
  2792. dev_err(pdata->dev, "mdiobus_register failed\n");
  2793. return ret;
  2794. }
  2795. phy_data->mii = mii;
  2796. return 0;
  2797. }
  2798. void xgbe_init_function_ptrs_phy_v2(struct xgbe_phy_if *phy_if)
  2799. {
  2800. struct xgbe_phy_impl_if *phy_impl = &phy_if->phy_impl;
  2801. phy_impl->init = xgbe_phy_init;
  2802. phy_impl->exit = xgbe_phy_exit;
  2803. phy_impl->reset = xgbe_phy_reset;
  2804. phy_impl->start = xgbe_phy_start;
  2805. phy_impl->stop = xgbe_phy_stop;
  2806. phy_impl->link_status = xgbe_phy_link_status;
  2807. phy_impl->valid_speed = xgbe_phy_valid_speed;
  2808. phy_impl->use_mode = xgbe_phy_use_mode;
  2809. phy_impl->set_mode = xgbe_phy_set_mode;
  2810. phy_impl->get_mode = xgbe_phy_get_mode;
  2811. phy_impl->switch_mode = xgbe_phy_switch_mode;
  2812. phy_impl->cur_mode = xgbe_phy_cur_mode;
  2813. phy_impl->an_mode = xgbe_phy_an_mode;
  2814. phy_impl->an_config = xgbe_phy_an_config;
  2815. phy_impl->an_advertising = xgbe_phy_an_advertising;
  2816. phy_impl->an_outcome = xgbe_phy_an_outcome;
  2817. phy_impl->an_pre = xgbe_phy_an_pre;
  2818. phy_impl->an_post = xgbe_phy_an_post;
  2819. phy_impl->kr_training_pre = xgbe_phy_kr_training_pre;
  2820. phy_impl->kr_training_post = xgbe_phy_kr_training_post;
  2821. phy_impl->module_info = xgbe_phy_module_info;
  2822. phy_impl->module_eeprom = xgbe_phy_module_eeprom;
  2823. }