mtk-sd.c 62 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120
  1. /*
  2. * Copyright (c) 2014-2015 MediaTek Inc.
  3. * Author: Chaotian.Jing <chaotian.jing@mediatek.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/clk.h>
  16. #include <linux/delay.h>
  17. #include <linux/dma-mapping.h>
  18. #include <linux/ioport.h>
  19. #include <linux/irq.h>
  20. #include <linux/of_address.h>
  21. #include <linux/of_device.h>
  22. #include <linux/of_irq.h>
  23. #include <linux/of_gpio.h>
  24. #include <linux/pinctrl/consumer.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/pm.h>
  27. #include <linux/pm_runtime.h>
  28. #include <linux/regulator/consumer.h>
  29. #include <linux/slab.h>
  30. #include <linux/spinlock.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/mmc/card.h>
  33. #include <linux/mmc/core.h>
  34. #include <linux/mmc/host.h>
  35. #include <linux/mmc/mmc.h>
  36. #include <linux/mmc/sd.h>
  37. #include <linux/mmc/sdio.h>
  38. #include <linux/mmc/slot-gpio.h>
  39. #define MAX_BD_NUM 1024
  40. /*--------------------------------------------------------------------------*/
  41. /* Common Definition */
  42. /*--------------------------------------------------------------------------*/
  43. #define MSDC_BUS_1BITS 0x0
  44. #define MSDC_BUS_4BITS 0x1
  45. #define MSDC_BUS_8BITS 0x2
  46. #define MSDC_BURST_64B 0x6
  47. /*--------------------------------------------------------------------------*/
  48. /* Register Offset */
  49. /*--------------------------------------------------------------------------*/
  50. #define MSDC_CFG 0x0
  51. #define MSDC_IOCON 0x04
  52. #define MSDC_PS 0x08
  53. #define MSDC_INT 0x0c
  54. #define MSDC_INTEN 0x10
  55. #define MSDC_FIFOCS 0x14
  56. #define SDC_CFG 0x30
  57. #define SDC_CMD 0x34
  58. #define SDC_ARG 0x38
  59. #define SDC_STS 0x3c
  60. #define SDC_RESP0 0x40
  61. #define SDC_RESP1 0x44
  62. #define SDC_RESP2 0x48
  63. #define SDC_RESP3 0x4c
  64. #define SDC_BLK_NUM 0x50
  65. #define SDC_ADV_CFG0 0x64
  66. #define EMMC_IOCON 0x7c
  67. #define SDC_ACMD_RESP 0x80
  68. #define DMA_SA_H4BIT 0x8c
  69. #define MSDC_DMA_SA 0x90
  70. #define MSDC_DMA_CTRL 0x98
  71. #define MSDC_DMA_CFG 0x9c
  72. #define MSDC_PATCH_BIT 0xb0
  73. #define MSDC_PATCH_BIT1 0xb4
  74. #define MSDC_PATCH_BIT2 0xb8
  75. #define MSDC_PAD_TUNE 0xec
  76. #define MSDC_PAD_TUNE0 0xf0
  77. #define PAD_DS_TUNE 0x188
  78. #define PAD_CMD_TUNE 0x18c
  79. #define EMMC50_CFG0 0x208
  80. #define EMMC50_CFG3 0x220
  81. #define SDC_FIFO_CFG 0x228
  82. /*--------------------------------------------------------------------------*/
  83. /* Register Mask */
  84. /*--------------------------------------------------------------------------*/
  85. /* MSDC_CFG mask */
  86. #define MSDC_CFG_MODE (0x1 << 0) /* RW */
  87. #define MSDC_CFG_CKPDN (0x1 << 1) /* RW */
  88. #define MSDC_CFG_RST (0x1 << 2) /* RW */
  89. #define MSDC_CFG_PIO (0x1 << 3) /* RW */
  90. #define MSDC_CFG_CKDRVEN (0x1 << 4) /* RW */
  91. #define MSDC_CFG_BV18SDT (0x1 << 5) /* RW */
  92. #define MSDC_CFG_BV18PSS (0x1 << 6) /* R */
  93. #define MSDC_CFG_CKSTB (0x1 << 7) /* R */
  94. #define MSDC_CFG_CKDIV (0xff << 8) /* RW */
  95. #define MSDC_CFG_CKMOD (0x3 << 16) /* RW */
  96. #define MSDC_CFG_HS400_CK_MODE (0x1 << 18) /* RW */
  97. #define MSDC_CFG_HS400_CK_MODE_EXTRA (0x1 << 22) /* RW */
  98. #define MSDC_CFG_CKDIV_EXTRA (0xfff << 8) /* RW */
  99. #define MSDC_CFG_CKMOD_EXTRA (0x3 << 20) /* RW */
  100. /* MSDC_IOCON mask */
  101. #define MSDC_IOCON_SDR104CKS (0x1 << 0) /* RW */
  102. #define MSDC_IOCON_RSPL (0x1 << 1) /* RW */
  103. #define MSDC_IOCON_DSPL (0x1 << 2) /* RW */
  104. #define MSDC_IOCON_DDLSEL (0x1 << 3) /* RW */
  105. #define MSDC_IOCON_DDR50CKD (0x1 << 4) /* RW */
  106. #define MSDC_IOCON_DSPLSEL (0x1 << 5) /* RW */
  107. #define MSDC_IOCON_W_DSPL (0x1 << 8) /* RW */
  108. #define MSDC_IOCON_D0SPL (0x1 << 16) /* RW */
  109. #define MSDC_IOCON_D1SPL (0x1 << 17) /* RW */
  110. #define MSDC_IOCON_D2SPL (0x1 << 18) /* RW */
  111. #define MSDC_IOCON_D3SPL (0x1 << 19) /* RW */
  112. #define MSDC_IOCON_D4SPL (0x1 << 20) /* RW */
  113. #define MSDC_IOCON_D5SPL (0x1 << 21) /* RW */
  114. #define MSDC_IOCON_D6SPL (0x1 << 22) /* RW */
  115. #define MSDC_IOCON_D7SPL (0x1 << 23) /* RW */
  116. #define MSDC_IOCON_RISCSZ (0x3 << 24) /* RW */
  117. /* MSDC_PS mask */
  118. #define MSDC_PS_CDEN (0x1 << 0) /* RW */
  119. #define MSDC_PS_CDSTS (0x1 << 1) /* R */
  120. #define MSDC_PS_CDDEBOUNCE (0xf << 12) /* RW */
  121. #define MSDC_PS_DAT (0xff << 16) /* R */
  122. #define MSDC_PS_CMD (0x1 << 24) /* R */
  123. #define MSDC_PS_WP (0x1 << 31) /* R */
  124. /* MSDC_INT mask */
  125. #define MSDC_INT_MMCIRQ (0x1 << 0) /* W1C */
  126. #define MSDC_INT_CDSC (0x1 << 1) /* W1C */
  127. #define MSDC_INT_ACMDRDY (0x1 << 3) /* W1C */
  128. #define MSDC_INT_ACMDTMO (0x1 << 4) /* W1C */
  129. #define MSDC_INT_ACMDCRCERR (0x1 << 5) /* W1C */
  130. #define MSDC_INT_DMAQ_EMPTY (0x1 << 6) /* W1C */
  131. #define MSDC_INT_SDIOIRQ (0x1 << 7) /* W1C */
  132. #define MSDC_INT_CMDRDY (0x1 << 8) /* W1C */
  133. #define MSDC_INT_CMDTMO (0x1 << 9) /* W1C */
  134. #define MSDC_INT_RSPCRCERR (0x1 << 10) /* W1C */
  135. #define MSDC_INT_CSTA (0x1 << 11) /* R */
  136. #define MSDC_INT_XFER_COMPL (0x1 << 12) /* W1C */
  137. #define MSDC_INT_DXFER_DONE (0x1 << 13) /* W1C */
  138. #define MSDC_INT_DATTMO (0x1 << 14) /* W1C */
  139. #define MSDC_INT_DATCRCERR (0x1 << 15) /* W1C */
  140. #define MSDC_INT_ACMD19_DONE (0x1 << 16) /* W1C */
  141. #define MSDC_INT_DMA_BDCSERR (0x1 << 17) /* W1C */
  142. #define MSDC_INT_DMA_GPDCSERR (0x1 << 18) /* W1C */
  143. #define MSDC_INT_DMA_PROTECT (0x1 << 19) /* W1C */
  144. /* MSDC_INTEN mask */
  145. #define MSDC_INTEN_MMCIRQ (0x1 << 0) /* RW */
  146. #define MSDC_INTEN_CDSC (0x1 << 1) /* RW */
  147. #define MSDC_INTEN_ACMDRDY (0x1 << 3) /* RW */
  148. #define MSDC_INTEN_ACMDTMO (0x1 << 4) /* RW */
  149. #define MSDC_INTEN_ACMDCRCERR (0x1 << 5) /* RW */
  150. #define MSDC_INTEN_DMAQ_EMPTY (0x1 << 6) /* RW */
  151. #define MSDC_INTEN_SDIOIRQ (0x1 << 7) /* RW */
  152. #define MSDC_INTEN_CMDRDY (0x1 << 8) /* RW */
  153. #define MSDC_INTEN_CMDTMO (0x1 << 9) /* RW */
  154. #define MSDC_INTEN_RSPCRCERR (0x1 << 10) /* RW */
  155. #define MSDC_INTEN_CSTA (0x1 << 11) /* RW */
  156. #define MSDC_INTEN_XFER_COMPL (0x1 << 12) /* RW */
  157. #define MSDC_INTEN_DXFER_DONE (0x1 << 13) /* RW */
  158. #define MSDC_INTEN_DATTMO (0x1 << 14) /* RW */
  159. #define MSDC_INTEN_DATCRCERR (0x1 << 15) /* RW */
  160. #define MSDC_INTEN_ACMD19_DONE (0x1 << 16) /* RW */
  161. #define MSDC_INTEN_DMA_BDCSERR (0x1 << 17) /* RW */
  162. #define MSDC_INTEN_DMA_GPDCSERR (0x1 << 18) /* RW */
  163. #define MSDC_INTEN_DMA_PROTECT (0x1 << 19) /* RW */
  164. /* MSDC_FIFOCS mask */
  165. #define MSDC_FIFOCS_RXCNT (0xff << 0) /* R */
  166. #define MSDC_FIFOCS_TXCNT (0xff << 16) /* R */
  167. #define MSDC_FIFOCS_CLR (0x1 << 31) /* RW */
  168. /* SDC_CFG mask */
  169. #define SDC_CFG_SDIOINTWKUP (0x1 << 0) /* RW */
  170. #define SDC_CFG_INSWKUP (0x1 << 1) /* RW */
  171. #define SDC_CFG_BUSWIDTH (0x3 << 16) /* RW */
  172. #define SDC_CFG_SDIO (0x1 << 19) /* RW */
  173. #define SDC_CFG_SDIOIDE (0x1 << 20) /* RW */
  174. #define SDC_CFG_INTATGAP (0x1 << 21) /* RW */
  175. #define SDC_CFG_DTOC (0xff << 24) /* RW */
  176. /* SDC_STS mask */
  177. #define SDC_STS_SDCBUSY (0x1 << 0) /* RW */
  178. #define SDC_STS_CMDBUSY (0x1 << 1) /* RW */
  179. #define SDC_STS_SWR_COMPL (0x1 << 31) /* RW */
  180. /* SDC_ADV_CFG0 mask */
  181. #define SDC_RX_ENHANCE_EN (0x1 << 20) /* RW */
  182. /* DMA_SA_H4BIT mask */
  183. #define DMA_ADDR_HIGH_4BIT (0xf << 0) /* RW */
  184. /* MSDC_DMA_CTRL mask */
  185. #define MSDC_DMA_CTRL_START (0x1 << 0) /* W */
  186. #define MSDC_DMA_CTRL_STOP (0x1 << 1) /* W */
  187. #define MSDC_DMA_CTRL_RESUME (0x1 << 2) /* W */
  188. #define MSDC_DMA_CTRL_MODE (0x1 << 8) /* RW */
  189. #define MSDC_DMA_CTRL_LASTBUF (0x1 << 10) /* RW */
  190. #define MSDC_DMA_CTRL_BRUSTSZ (0x7 << 12) /* RW */
  191. /* MSDC_DMA_CFG mask */
  192. #define MSDC_DMA_CFG_STS (0x1 << 0) /* R */
  193. #define MSDC_DMA_CFG_DECSEN (0x1 << 1) /* RW */
  194. #define MSDC_DMA_CFG_AHBHPROT2 (0x2 << 8) /* RW */
  195. #define MSDC_DMA_CFG_ACTIVEEN (0x2 << 12) /* RW */
  196. #define MSDC_DMA_CFG_CS12B16B (0x1 << 16) /* RW */
  197. /* MSDC_PATCH_BIT mask */
  198. #define MSDC_PATCH_BIT_ODDSUPP (0x1 << 1) /* RW */
  199. #define MSDC_INT_DAT_LATCH_CK_SEL (0x7 << 7)
  200. #define MSDC_CKGEN_MSDC_DLY_SEL (0x1f << 10)
  201. #define MSDC_PATCH_BIT_IODSSEL (0x1 << 16) /* RW */
  202. #define MSDC_PATCH_BIT_IOINTSEL (0x1 << 17) /* RW */
  203. #define MSDC_PATCH_BIT_BUSYDLY (0xf << 18) /* RW */
  204. #define MSDC_PATCH_BIT_WDOD (0xf << 22) /* RW */
  205. #define MSDC_PATCH_BIT_IDRTSEL (0x1 << 26) /* RW */
  206. #define MSDC_PATCH_BIT_CMDFSEL (0x1 << 27) /* RW */
  207. #define MSDC_PATCH_BIT_INTDLSEL (0x1 << 28) /* RW */
  208. #define MSDC_PATCH_BIT_SPCPUSH (0x1 << 29) /* RW */
  209. #define MSDC_PATCH_BIT_DECRCTMO (0x1 << 30) /* RW */
  210. #define MSDC_PATCH_BIT1_STOP_DLY (0xf << 8) /* RW */
  211. #define MSDC_PATCH_BIT2_CFGRESP (0x1 << 15) /* RW */
  212. #define MSDC_PATCH_BIT2_CFGCRCSTS (0x1 << 28) /* RW */
  213. #define MSDC_PB2_SUPPORT_64G (0x1 << 1) /* RW */
  214. #define MSDC_PB2_RESPWAIT (0x3 << 2) /* RW */
  215. #define MSDC_PB2_RESPSTSENSEL (0x7 << 16) /* RW */
  216. #define MSDC_PB2_CRCSTSENSEL (0x7 << 29) /* RW */
  217. #define MSDC_PAD_TUNE_DATWRDLY (0x1f << 0) /* RW */
  218. #define MSDC_PAD_TUNE_DATRRDLY (0x1f << 8) /* RW */
  219. #define MSDC_PAD_TUNE_CMDRDLY (0x1f << 16) /* RW */
  220. #define MSDC_PAD_TUNE_CMDRRDLY (0x1f << 22) /* RW */
  221. #define MSDC_PAD_TUNE_CLKTDLY (0x1f << 27) /* RW */
  222. #define MSDC_PAD_TUNE_RXDLYSEL (0x1 << 15) /* RW */
  223. #define MSDC_PAD_TUNE_RD_SEL (0x1 << 13) /* RW */
  224. #define MSDC_PAD_TUNE_CMD_SEL (0x1 << 21) /* RW */
  225. #define PAD_DS_TUNE_DLY1 (0x1f << 2) /* RW */
  226. #define PAD_DS_TUNE_DLY2 (0x1f << 7) /* RW */
  227. #define PAD_DS_TUNE_DLY3 (0x1f << 12) /* RW */
  228. #define PAD_CMD_TUNE_RX_DLY3 (0x1f << 1) /* RW */
  229. #define EMMC50_CFG_PADCMD_LATCHCK (0x1 << 0) /* RW */
  230. #define EMMC50_CFG_CRCSTS_EDGE (0x1 << 3) /* RW */
  231. #define EMMC50_CFG_CFCSTS_SEL (0x1 << 4) /* RW */
  232. #define EMMC50_CFG3_OUTS_WR (0x1f << 0) /* RW */
  233. #define SDC_FIFO_CFG_WRVALIDSEL (0x1 << 24) /* RW */
  234. #define SDC_FIFO_CFG_RDVALIDSEL (0x1 << 25) /* RW */
  235. #define REQ_CMD_EIO (0x1 << 0)
  236. #define REQ_CMD_TMO (0x1 << 1)
  237. #define REQ_DAT_ERR (0x1 << 2)
  238. #define REQ_STOP_EIO (0x1 << 3)
  239. #define REQ_STOP_TMO (0x1 << 4)
  240. #define REQ_CMD_BUSY (0x1 << 5)
  241. #define MSDC_PREPARE_FLAG (0x1 << 0)
  242. #define MSDC_ASYNC_FLAG (0x1 << 1)
  243. #define MSDC_MMAP_FLAG (0x1 << 2)
  244. #define MTK_MMC_AUTOSUSPEND_DELAY 50
  245. #define CMD_TIMEOUT (HZ/10 * 5) /* 100ms x5 */
  246. #define DAT_TIMEOUT (HZ * 5) /* 1000ms x5 */
  247. #define PAD_DELAY_MAX 32 /* PAD delay cells */
  248. /*--------------------------------------------------------------------------*/
  249. /* Descriptor Structure */
  250. /*--------------------------------------------------------------------------*/
  251. struct mt_gpdma_desc {
  252. u32 gpd_info;
  253. #define GPDMA_DESC_HWO (0x1 << 0)
  254. #define GPDMA_DESC_BDP (0x1 << 1)
  255. #define GPDMA_DESC_CHECKSUM (0xff << 8) /* bit8 ~ bit15 */
  256. #define GPDMA_DESC_INT (0x1 << 16)
  257. #define GPDMA_DESC_NEXT_H4 (0xf << 24)
  258. #define GPDMA_DESC_PTR_H4 (0xf << 28)
  259. u32 next;
  260. u32 ptr;
  261. u32 gpd_data_len;
  262. #define GPDMA_DESC_BUFLEN (0xffff) /* bit0 ~ bit15 */
  263. #define GPDMA_DESC_EXTLEN (0xff << 16) /* bit16 ~ bit23 */
  264. u32 arg;
  265. u32 blknum;
  266. u32 cmd;
  267. };
  268. struct mt_bdma_desc {
  269. u32 bd_info;
  270. #define BDMA_DESC_EOL (0x1 << 0)
  271. #define BDMA_DESC_CHECKSUM (0xff << 8) /* bit8 ~ bit15 */
  272. #define BDMA_DESC_BLKPAD (0x1 << 17)
  273. #define BDMA_DESC_DWPAD (0x1 << 18)
  274. #define BDMA_DESC_NEXT_H4 (0xf << 24)
  275. #define BDMA_DESC_PTR_H4 (0xf << 28)
  276. u32 next;
  277. u32 ptr;
  278. u32 bd_data_len;
  279. #define BDMA_DESC_BUFLEN (0xffff) /* bit0 ~ bit15 */
  280. };
  281. struct msdc_dma {
  282. struct scatterlist *sg; /* I/O scatter list */
  283. struct mt_gpdma_desc *gpd; /* pointer to gpd array */
  284. struct mt_bdma_desc *bd; /* pointer to bd array */
  285. dma_addr_t gpd_addr; /* the physical address of gpd array */
  286. dma_addr_t bd_addr; /* the physical address of bd array */
  287. };
  288. struct msdc_save_para {
  289. u32 msdc_cfg;
  290. u32 iocon;
  291. u32 sdc_cfg;
  292. u32 pad_tune;
  293. u32 patch_bit0;
  294. u32 patch_bit1;
  295. u32 patch_bit2;
  296. u32 pad_ds_tune;
  297. u32 pad_cmd_tune;
  298. u32 emmc50_cfg0;
  299. u32 emmc50_cfg3;
  300. u32 sdc_fifo_cfg;
  301. };
  302. struct mtk_mmc_compatible {
  303. u8 clk_div_bits;
  304. bool hs400_tune; /* only used for MT8173 */
  305. u32 pad_tune_reg;
  306. bool async_fifo;
  307. bool data_tune;
  308. bool busy_check;
  309. bool stop_clk_fix;
  310. bool enhance_rx;
  311. bool support_64g;
  312. };
  313. struct msdc_tune_para {
  314. u32 iocon;
  315. u32 pad_tune;
  316. u32 pad_cmd_tune;
  317. };
  318. struct msdc_delay_phase {
  319. u8 maxlen;
  320. u8 start;
  321. u8 final_phase;
  322. };
  323. struct msdc_host {
  324. struct device *dev;
  325. const struct mtk_mmc_compatible *dev_comp;
  326. struct mmc_host *mmc; /* mmc structure */
  327. int cmd_rsp;
  328. spinlock_t lock;
  329. struct mmc_request *mrq;
  330. struct mmc_command *cmd;
  331. struct mmc_data *data;
  332. int error;
  333. void __iomem *base; /* host base address */
  334. struct msdc_dma dma; /* dma channel */
  335. u64 dma_mask;
  336. u32 timeout_ns; /* data timeout ns */
  337. u32 timeout_clks; /* data timeout clks */
  338. struct pinctrl *pinctrl;
  339. struct pinctrl_state *pins_default;
  340. struct pinctrl_state *pins_uhs;
  341. struct delayed_work req_timeout;
  342. int irq; /* host interrupt */
  343. struct clk *src_clk; /* msdc source clock */
  344. struct clk *h_clk; /* msdc h_clk */
  345. struct clk *src_clk_cg; /* msdc source clock control gate */
  346. u32 mclk; /* mmc subsystem clock frequency */
  347. u32 src_clk_freq; /* source clock frequency */
  348. u32 sclk; /* SD/MS bus clock frequency */
  349. unsigned char timing;
  350. bool vqmmc_enabled;
  351. u32 latch_ck;
  352. u32 hs400_ds_delay;
  353. u32 hs200_cmd_int_delay; /* cmd internal delay for HS200/SDR104 */
  354. u32 hs400_cmd_int_delay; /* cmd internal delay for HS400 */
  355. bool hs400_cmd_resp_sel_rising;
  356. /* cmd response sample selection for HS400 */
  357. bool hs400_mode; /* current eMMC will run at hs400 mode */
  358. struct msdc_save_para save_para; /* used when gate HCLK */
  359. struct msdc_tune_para def_tune_para; /* default tune setting */
  360. struct msdc_tune_para saved_tune_para; /* tune result of CMD21/CMD19 */
  361. };
  362. static const struct mtk_mmc_compatible mt8135_compat = {
  363. .clk_div_bits = 8,
  364. .hs400_tune = false,
  365. .pad_tune_reg = MSDC_PAD_TUNE,
  366. .async_fifo = false,
  367. .data_tune = false,
  368. .busy_check = false,
  369. .stop_clk_fix = false,
  370. .enhance_rx = false,
  371. .support_64g = false,
  372. };
  373. static const struct mtk_mmc_compatible mt8173_compat = {
  374. .clk_div_bits = 8,
  375. .hs400_tune = true,
  376. .pad_tune_reg = MSDC_PAD_TUNE,
  377. .async_fifo = false,
  378. .data_tune = false,
  379. .busy_check = false,
  380. .stop_clk_fix = false,
  381. .enhance_rx = false,
  382. .support_64g = false,
  383. };
  384. static const struct mtk_mmc_compatible mt2701_compat = {
  385. .clk_div_bits = 12,
  386. .hs400_tune = false,
  387. .pad_tune_reg = MSDC_PAD_TUNE0,
  388. .async_fifo = true,
  389. .data_tune = true,
  390. .busy_check = false,
  391. .stop_clk_fix = false,
  392. .enhance_rx = false,
  393. .support_64g = false,
  394. };
  395. static const struct mtk_mmc_compatible mt2712_compat = {
  396. .clk_div_bits = 12,
  397. .hs400_tune = false,
  398. .pad_tune_reg = MSDC_PAD_TUNE0,
  399. .async_fifo = true,
  400. .data_tune = true,
  401. .busy_check = true,
  402. .stop_clk_fix = true,
  403. .enhance_rx = true,
  404. .support_64g = true,
  405. };
  406. static const struct mtk_mmc_compatible mt7622_compat = {
  407. .clk_div_bits = 12,
  408. .hs400_tune = false,
  409. .pad_tune_reg = MSDC_PAD_TUNE0,
  410. .async_fifo = true,
  411. .data_tune = true,
  412. .busy_check = true,
  413. .stop_clk_fix = true,
  414. .enhance_rx = true,
  415. .support_64g = false,
  416. };
  417. static const struct of_device_id msdc_of_ids[] = {
  418. { .compatible = "mediatek,mt8135-mmc", .data = &mt8135_compat},
  419. { .compatible = "mediatek,mt8173-mmc", .data = &mt8173_compat},
  420. { .compatible = "mediatek,mt2701-mmc", .data = &mt2701_compat},
  421. { .compatible = "mediatek,mt2712-mmc", .data = &mt2712_compat},
  422. { .compatible = "mediatek,mt7622-mmc", .data = &mt7622_compat},
  423. {}
  424. };
  425. MODULE_DEVICE_TABLE(of, msdc_of_ids);
  426. static void sdr_set_bits(void __iomem *reg, u32 bs)
  427. {
  428. u32 val = readl(reg);
  429. val |= bs;
  430. writel(val, reg);
  431. }
  432. static void sdr_clr_bits(void __iomem *reg, u32 bs)
  433. {
  434. u32 val = readl(reg);
  435. val &= ~bs;
  436. writel(val, reg);
  437. }
  438. static void sdr_set_field(void __iomem *reg, u32 field, u32 val)
  439. {
  440. unsigned int tv = readl(reg);
  441. tv &= ~field;
  442. tv |= ((val) << (ffs((unsigned int)field) - 1));
  443. writel(tv, reg);
  444. }
  445. static void sdr_get_field(void __iomem *reg, u32 field, u32 *val)
  446. {
  447. unsigned int tv = readl(reg);
  448. *val = ((tv & field) >> (ffs((unsigned int)field) - 1));
  449. }
  450. static void msdc_reset_hw(struct msdc_host *host)
  451. {
  452. u32 val;
  453. sdr_set_bits(host->base + MSDC_CFG, MSDC_CFG_RST);
  454. while (readl(host->base + MSDC_CFG) & MSDC_CFG_RST)
  455. cpu_relax();
  456. sdr_set_bits(host->base + MSDC_FIFOCS, MSDC_FIFOCS_CLR);
  457. while (readl(host->base + MSDC_FIFOCS) & MSDC_FIFOCS_CLR)
  458. cpu_relax();
  459. val = readl(host->base + MSDC_INT);
  460. writel(val, host->base + MSDC_INT);
  461. }
  462. static void msdc_cmd_next(struct msdc_host *host,
  463. struct mmc_request *mrq, struct mmc_command *cmd);
  464. static const u32 cmd_ints_mask = MSDC_INTEN_CMDRDY | MSDC_INTEN_RSPCRCERR |
  465. MSDC_INTEN_CMDTMO | MSDC_INTEN_ACMDRDY |
  466. MSDC_INTEN_ACMDCRCERR | MSDC_INTEN_ACMDTMO;
  467. static const u32 data_ints_mask = MSDC_INTEN_XFER_COMPL | MSDC_INTEN_DATTMO |
  468. MSDC_INTEN_DATCRCERR | MSDC_INTEN_DMA_BDCSERR |
  469. MSDC_INTEN_DMA_GPDCSERR | MSDC_INTEN_DMA_PROTECT;
  470. static u8 msdc_dma_calcs(u8 *buf, u32 len)
  471. {
  472. u32 i, sum = 0;
  473. for (i = 0; i < len; i++)
  474. sum += buf[i];
  475. return 0xff - (u8) sum;
  476. }
  477. static inline void msdc_dma_setup(struct msdc_host *host, struct msdc_dma *dma,
  478. struct mmc_data *data)
  479. {
  480. unsigned int j, dma_len;
  481. dma_addr_t dma_address;
  482. u32 dma_ctrl;
  483. struct scatterlist *sg;
  484. struct mt_gpdma_desc *gpd;
  485. struct mt_bdma_desc *bd;
  486. sg = data->sg;
  487. gpd = dma->gpd;
  488. bd = dma->bd;
  489. /* modify gpd */
  490. gpd->gpd_info |= GPDMA_DESC_HWO;
  491. gpd->gpd_info |= GPDMA_DESC_BDP;
  492. /* need to clear first. use these bits to calc checksum */
  493. gpd->gpd_info &= ~GPDMA_DESC_CHECKSUM;
  494. gpd->gpd_info |= msdc_dma_calcs((u8 *) gpd, 16) << 8;
  495. /* modify bd */
  496. for_each_sg(data->sg, sg, data->sg_count, j) {
  497. dma_address = sg_dma_address(sg);
  498. dma_len = sg_dma_len(sg);
  499. /* init bd */
  500. bd[j].bd_info &= ~BDMA_DESC_BLKPAD;
  501. bd[j].bd_info &= ~BDMA_DESC_DWPAD;
  502. bd[j].ptr = lower_32_bits(dma_address);
  503. if (host->dev_comp->support_64g) {
  504. bd[j].bd_info &= ~BDMA_DESC_PTR_H4;
  505. bd[j].bd_info |= (upper_32_bits(dma_address) & 0xf)
  506. << 28;
  507. }
  508. bd[j].bd_data_len &= ~BDMA_DESC_BUFLEN;
  509. bd[j].bd_data_len |= (dma_len & BDMA_DESC_BUFLEN);
  510. if (j == data->sg_count - 1) /* the last bd */
  511. bd[j].bd_info |= BDMA_DESC_EOL;
  512. else
  513. bd[j].bd_info &= ~BDMA_DESC_EOL;
  514. /* checksume need to clear first */
  515. bd[j].bd_info &= ~BDMA_DESC_CHECKSUM;
  516. bd[j].bd_info |= msdc_dma_calcs((u8 *)(&bd[j]), 16) << 8;
  517. }
  518. sdr_set_field(host->base + MSDC_DMA_CFG, MSDC_DMA_CFG_DECSEN, 1);
  519. dma_ctrl = readl_relaxed(host->base + MSDC_DMA_CTRL);
  520. dma_ctrl &= ~(MSDC_DMA_CTRL_BRUSTSZ | MSDC_DMA_CTRL_MODE);
  521. dma_ctrl |= (MSDC_BURST_64B << 12 | 1 << 8);
  522. writel_relaxed(dma_ctrl, host->base + MSDC_DMA_CTRL);
  523. if (host->dev_comp->support_64g)
  524. sdr_set_field(host->base + DMA_SA_H4BIT, DMA_ADDR_HIGH_4BIT,
  525. upper_32_bits(dma->gpd_addr) & 0xf);
  526. writel(lower_32_bits(dma->gpd_addr), host->base + MSDC_DMA_SA);
  527. }
  528. static void msdc_prepare_data(struct msdc_host *host, struct mmc_request *mrq)
  529. {
  530. struct mmc_data *data = mrq->data;
  531. if (!(data->host_cookie & MSDC_PREPARE_FLAG)) {
  532. data->host_cookie |= MSDC_PREPARE_FLAG;
  533. data->sg_count = dma_map_sg(host->dev, data->sg, data->sg_len,
  534. mmc_get_dma_dir(data));
  535. }
  536. }
  537. static void msdc_unprepare_data(struct msdc_host *host, struct mmc_request *mrq)
  538. {
  539. struct mmc_data *data = mrq->data;
  540. if (data->host_cookie & MSDC_ASYNC_FLAG)
  541. return;
  542. if (data->host_cookie & MSDC_PREPARE_FLAG) {
  543. dma_unmap_sg(host->dev, data->sg, data->sg_len,
  544. mmc_get_dma_dir(data));
  545. data->host_cookie &= ~MSDC_PREPARE_FLAG;
  546. }
  547. }
  548. /* clock control primitives */
  549. static void msdc_set_timeout(struct msdc_host *host, u32 ns, u32 clks)
  550. {
  551. u32 timeout, clk_ns;
  552. u32 mode = 0;
  553. host->timeout_ns = ns;
  554. host->timeout_clks = clks;
  555. if (host->sclk == 0) {
  556. timeout = 0;
  557. } else {
  558. clk_ns = 1000000000UL / host->sclk;
  559. timeout = (ns + clk_ns - 1) / clk_ns + clks;
  560. /* in 1048576 sclk cycle unit */
  561. timeout = (timeout + (0x1 << 20) - 1) >> 20;
  562. if (host->dev_comp->clk_div_bits == 8)
  563. sdr_get_field(host->base + MSDC_CFG,
  564. MSDC_CFG_CKMOD, &mode);
  565. else
  566. sdr_get_field(host->base + MSDC_CFG,
  567. MSDC_CFG_CKMOD_EXTRA, &mode);
  568. /*DDR mode will double the clk cycles for data timeout */
  569. timeout = mode >= 2 ? timeout * 2 : timeout;
  570. timeout = timeout > 1 ? timeout - 1 : 0;
  571. timeout = timeout > 255 ? 255 : timeout;
  572. }
  573. sdr_set_field(host->base + SDC_CFG, SDC_CFG_DTOC, timeout);
  574. }
  575. static void msdc_gate_clock(struct msdc_host *host)
  576. {
  577. clk_disable_unprepare(host->src_clk_cg);
  578. clk_disable_unprepare(host->src_clk);
  579. clk_disable_unprepare(host->h_clk);
  580. }
  581. static void msdc_ungate_clock(struct msdc_host *host)
  582. {
  583. clk_prepare_enable(host->h_clk);
  584. clk_prepare_enable(host->src_clk);
  585. clk_prepare_enable(host->src_clk_cg);
  586. while (!(readl(host->base + MSDC_CFG) & MSDC_CFG_CKSTB))
  587. cpu_relax();
  588. }
  589. static void msdc_set_mclk(struct msdc_host *host, unsigned char timing, u32 hz)
  590. {
  591. u32 mode;
  592. u32 flags;
  593. u32 div;
  594. u32 sclk;
  595. u32 tune_reg = host->dev_comp->pad_tune_reg;
  596. if (!hz) {
  597. dev_dbg(host->dev, "set mclk to 0\n");
  598. host->mclk = 0;
  599. sdr_clr_bits(host->base + MSDC_CFG, MSDC_CFG_CKPDN);
  600. return;
  601. }
  602. flags = readl(host->base + MSDC_INTEN);
  603. sdr_clr_bits(host->base + MSDC_INTEN, flags);
  604. if (host->dev_comp->clk_div_bits == 8)
  605. sdr_clr_bits(host->base + MSDC_CFG, MSDC_CFG_HS400_CK_MODE);
  606. else
  607. sdr_clr_bits(host->base + MSDC_CFG,
  608. MSDC_CFG_HS400_CK_MODE_EXTRA);
  609. if (timing == MMC_TIMING_UHS_DDR50 ||
  610. timing == MMC_TIMING_MMC_DDR52 ||
  611. timing == MMC_TIMING_MMC_HS400) {
  612. if (timing == MMC_TIMING_MMC_HS400)
  613. mode = 0x3;
  614. else
  615. mode = 0x2; /* ddr mode and use divisor */
  616. if (hz >= (host->src_clk_freq >> 2)) {
  617. div = 0; /* mean div = 1/4 */
  618. sclk = host->src_clk_freq >> 2; /* sclk = clk / 4 */
  619. } else {
  620. div = (host->src_clk_freq + ((hz << 2) - 1)) / (hz << 2);
  621. sclk = (host->src_clk_freq >> 2) / div;
  622. div = (div >> 1);
  623. }
  624. if (timing == MMC_TIMING_MMC_HS400 &&
  625. hz >= (host->src_clk_freq >> 1)) {
  626. if (host->dev_comp->clk_div_bits == 8)
  627. sdr_set_bits(host->base + MSDC_CFG,
  628. MSDC_CFG_HS400_CK_MODE);
  629. else
  630. sdr_set_bits(host->base + MSDC_CFG,
  631. MSDC_CFG_HS400_CK_MODE_EXTRA);
  632. sclk = host->src_clk_freq >> 1;
  633. div = 0; /* div is ignore when bit18 is set */
  634. }
  635. } else if (hz >= host->src_clk_freq) {
  636. mode = 0x1; /* no divisor */
  637. div = 0;
  638. sclk = host->src_clk_freq;
  639. } else {
  640. mode = 0x0; /* use divisor */
  641. if (hz >= (host->src_clk_freq >> 1)) {
  642. div = 0; /* mean div = 1/2 */
  643. sclk = host->src_clk_freq >> 1; /* sclk = clk / 2 */
  644. } else {
  645. div = (host->src_clk_freq + ((hz << 2) - 1)) / (hz << 2);
  646. sclk = (host->src_clk_freq >> 2) / div;
  647. }
  648. }
  649. sdr_clr_bits(host->base + MSDC_CFG, MSDC_CFG_CKPDN);
  650. /*
  651. * As src_clk/HCLK use the same bit to gate/ungate,
  652. * So if want to only gate src_clk, need gate its parent(mux).
  653. */
  654. if (host->src_clk_cg)
  655. clk_disable_unprepare(host->src_clk_cg);
  656. else
  657. clk_disable_unprepare(clk_get_parent(host->src_clk));
  658. if (host->dev_comp->clk_div_bits == 8)
  659. sdr_set_field(host->base + MSDC_CFG,
  660. MSDC_CFG_CKMOD | MSDC_CFG_CKDIV,
  661. (mode << 8) | div);
  662. else
  663. sdr_set_field(host->base + MSDC_CFG,
  664. MSDC_CFG_CKMOD_EXTRA | MSDC_CFG_CKDIV_EXTRA,
  665. (mode << 12) | div);
  666. if (host->src_clk_cg)
  667. clk_prepare_enable(host->src_clk_cg);
  668. else
  669. clk_prepare_enable(clk_get_parent(host->src_clk));
  670. while (!(readl(host->base + MSDC_CFG) & MSDC_CFG_CKSTB))
  671. cpu_relax();
  672. sdr_set_bits(host->base + MSDC_CFG, MSDC_CFG_CKPDN);
  673. host->sclk = sclk;
  674. host->mclk = hz;
  675. host->timing = timing;
  676. /* need because clk changed. */
  677. msdc_set_timeout(host, host->timeout_ns, host->timeout_clks);
  678. sdr_set_bits(host->base + MSDC_INTEN, flags);
  679. /*
  680. * mmc_select_hs400() will drop to 50Mhz and High speed mode,
  681. * tune result of hs200/200Mhz is not suitable for 50Mhz
  682. */
  683. if (host->sclk <= 52000000) {
  684. writel(host->def_tune_para.iocon, host->base + MSDC_IOCON);
  685. writel(host->def_tune_para.pad_tune, host->base + tune_reg);
  686. } else {
  687. writel(host->saved_tune_para.iocon, host->base + MSDC_IOCON);
  688. writel(host->saved_tune_para.pad_tune, host->base + tune_reg);
  689. writel(host->saved_tune_para.pad_cmd_tune,
  690. host->base + PAD_CMD_TUNE);
  691. }
  692. if (timing == MMC_TIMING_MMC_HS400 &&
  693. host->dev_comp->hs400_tune)
  694. sdr_set_field(host->base + PAD_CMD_TUNE,
  695. MSDC_PAD_TUNE_CMDRRDLY,
  696. host->hs400_cmd_int_delay);
  697. dev_dbg(host->dev, "sclk: %d, timing: %d\n", host->sclk, timing);
  698. }
  699. static inline u32 msdc_cmd_find_resp(struct msdc_host *host,
  700. struct mmc_request *mrq, struct mmc_command *cmd)
  701. {
  702. u32 resp;
  703. switch (mmc_resp_type(cmd)) {
  704. /* Actually, R1, R5, R6, R7 are the same */
  705. case MMC_RSP_R1:
  706. resp = 0x1;
  707. break;
  708. case MMC_RSP_R1B:
  709. resp = 0x7;
  710. break;
  711. case MMC_RSP_R2:
  712. resp = 0x2;
  713. break;
  714. case MMC_RSP_R3:
  715. resp = 0x3;
  716. break;
  717. case MMC_RSP_NONE:
  718. default:
  719. resp = 0x0;
  720. break;
  721. }
  722. return resp;
  723. }
  724. static inline u32 msdc_cmd_prepare_raw_cmd(struct msdc_host *host,
  725. struct mmc_request *mrq, struct mmc_command *cmd)
  726. {
  727. /* rawcmd :
  728. * vol_swt << 30 | auto_cmd << 28 | blklen << 16 | go_irq << 15 |
  729. * stop << 14 | rw << 13 | dtype << 11 | rsptyp << 7 | brk << 6 | opcode
  730. */
  731. u32 opcode = cmd->opcode;
  732. u32 resp = msdc_cmd_find_resp(host, mrq, cmd);
  733. u32 rawcmd = (opcode & 0x3f) | ((resp & 0x7) << 7);
  734. host->cmd_rsp = resp;
  735. if ((opcode == SD_IO_RW_DIRECT && cmd->flags == (unsigned int) -1) ||
  736. opcode == MMC_STOP_TRANSMISSION)
  737. rawcmd |= (0x1 << 14);
  738. else if (opcode == SD_SWITCH_VOLTAGE)
  739. rawcmd |= (0x1 << 30);
  740. else if (opcode == SD_APP_SEND_SCR ||
  741. opcode == SD_APP_SEND_NUM_WR_BLKS ||
  742. (opcode == SD_SWITCH && mmc_cmd_type(cmd) == MMC_CMD_ADTC) ||
  743. (opcode == SD_APP_SD_STATUS && mmc_cmd_type(cmd) == MMC_CMD_ADTC) ||
  744. (opcode == MMC_SEND_EXT_CSD && mmc_cmd_type(cmd) == MMC_CMD_ADTC))
  745. rawcmd |= (0x1 << 11);
  746. if (cmd->data) {
  747. struct mmc_data *data = cmd->data;
  748. if (mmc_op_multi(opcode)) {
  749. if (mmc_card_mmc(host->mmc->card) && mrq->sbc &&
  750. !(mrq->sbc->arg & 0xFFFF0000))
  751. rawcmd |= 0x2 << 28; /* AutoCMD23 */
  752. }
  753. rawcmd |= ((data->blksz & 0xFFF) << 16);
  754. if (data->flags & MMC_DATA_WRITE)
  755. rawcmd |= (0x1 << 13);
  756. if (data->blocks > 1)
  757. rawcmd |= (0x2 << 11);
  758. else
  759. rawcmd |= (0x1 << 11);
  760. /* Always use dma mode */
  761. sdr_clr_bits(host->base + MSDC_CFG, MSDC_CFG_PIO);
  762. if (host->timeout_ns != data->timeout_ns ||
  763. host->timeout_clks != data->timeout_clks)
  764. msdc_set_timeout(host, data->timeout_ns,
  765. data->timeout_clks);
  766. writel(data->blocks, host->base + SDC_BLK_NUM);
  767. }
  768. return rawcmd;
  769. }
  770. static void msdc_start_data(struct msdc_host *host, struct mmc_request *mrq,
  771. struct mmc_command *cmd, struct mmc_data *data)
  772. {
  773. bool read;
  774. WARN_ON(host->data);
  775. host->data = data;
  776. read = data->flags & MMC_DATA_READ;
  777. mod_delayed_work(system_wq, &host->req_timeout, DAT_TIMEOUT);
  778. msdc_dma_setup(host, &host->dma, data);
  779. sdr_set_bits(host->base + MSDC_INTEN, data_ints_mask);
  780. sdr_set_field(host->base + MSDC_DMA_CTRL, MSDC_DMA_CTRL_START, 1);
  781. dev_dbg(host->dev, "DMA start\n");
  782. dev_dbg(host->dev, "%s: cmd=%d DMA data: %d blocks; read=%d\n",
  783. __func__, cmd->opcode, data->blocks, read);
  784. }
  785. static int msdc_auto_cmd_done(struct msdc_host *host, int events,
  786. struct mmc_command *cmd)
  787. {
  788. u32 *rsp = cmd->resp;
  789. rsp[0] = readl(host->base + SDC_ACMD_RESP);
  790. if (events & MSDC_INT_ACMDRDY) {
  791. cmd->error = 0;
  792. } else {
  793. msdc_reset_hw(host);
  794. if (events & MSDC_INT_ACMDCRCERR) {
  795. cmd->error = -EILSEQ;
  796. host->error |= REQ_STOP_EIO;
  797. } else if (events & MSDC_INT_ACMDTMO) {
  798. cmd->error = -ETIMEDOUT;
  799. host->error |= REQ_STOP_TMO;
  800. }
  801. dev_err(host->dev,
  802. "%s: AUTO_CMD%d arg=%08X; rsp %08X; cmd_error=%d\n",
  803. __func__, cmd->opcode, cmd->arg, rsp[0], cmd->error);
  804. }
  805. return cmd->error;
  806. }
  807. static void msdc_track_cmd_data(struct msdc_host *host,
  808. struct mmc_command *cmd, struct mmc_data *data)
  809. {
  810. if (host->error)
  811. dev_dbg(host->dev, "%s: cmd=%d arg=%08X; host->error=0x%08X\n",
  812. __func__, cmd->opcode, cmd->arg, host->error);
  813. }
  814. static void msdc_request_done(struct msdc_host *host, struct mmc_request *mrq)
  815. {
  816. unsigned long flags;
  817. bool ret;
  818. ret = cancel_delayed_work(&host->req_timeout);
  819. if (!ret) {
  820. /* delay work already running */
  821. return;
  822. }
  823. spin_lock_irqsave(&host->lock, flags);
  824. host->mrq = NULL;
  825. spin_unlock_irqrestore(&host->lock, flags);
  826. msdc_track_cmd_data(host, mrq->cmd, mrq->data);
  827. if (mrq->data)
  828. msdc_unprepare_data(host, mrq);
  829. mmc_request_done(host->mmc, mrq);
  830. }
  831. /* returns true if command is fully handled; returns false otherwise */
  832. static bool msdc_cmd_done(struct msdc_host *host, int events,
  833. struct mmc_request *mrq, struct mmc_command *cmd)
  834. {
  835. bool done = false;
  836. bool sbc_error;
  837. unsigned long flags;
  838. u32 *rsp = cmd->resp;
  839. if (mrq->sbc && cmd == mrq->cmd &&
  840. (events & (MSDC_INT_ACMDRDY | MSDC_INT_ACMDCRCERR
  841. | MSDC_INT_ACMDTMO)))
  842. msdc_auto_cmd_done(host, events, mrq->sbc);
  843. sbc_error = mrq->sbc && mrq->sbc->error;
  844. if (!sbc_error && !(events & (MSDC_INT_CMDRDY
  845. | MSDC_INT_RSPCRCERR
  846. | MSDC_INT_CMDTMO)))
  847. return done;
  848. spin_lock_irqsave(&host->lock, flags);
  849. done = !host->cmd;
  850. host->cmd = NULL;
  851. spin_unlock_irqrestore(&host->lock, flags);
  852. if (done)
  853. return true;
  854. sdr_clr_bits(host->base + MSDC_INTEN, cmd_ints_mask);
  855. if (cmd->flags & MMC_RSP_PRESENT) {
  856. if (cmd->flags & MMC_RSP_136) {
  857. rsp[0] = readl(host->base + SDC_RESP3);
  858. rsp[1] = readl(host->base + SDC_RESP2);
  859. rsp[2] = readl(host->base + SDC_RESP1);
  860. rsp[3] = readl(host->base + SDC_RESP0);
  861. } else {
  862. rsp[0] = readl(host->base + SDC_RESP0);
  863. }
  864. }
  865. if (!sbc_error && !(events & MSDC_INT_CMDRDY)) {
  866. if (cmd->opcode != MMC_SEND_TUNING_BLOCK &&
  867. cmd->opcode != MMC_SEND_TUNING_BLOCK_HS200)
  868. /*
  869. * should not clear fifo/interrupt as the tune data
  870. * may have alreay come.
  871. */
  872. msdc_reset_hw(host);
  873. if (events & MSDC_INT_RSPCRCERR) {
  874. cmd->error = -EILSEQ;
  875. host->error |= REQ_CMD_EIO;
  876. } else if (events & MSDC_INT_CMDTMO) {
  877. cmd->error = -ETIMEDOUT;
  878. host->error |= REQ_CMD_TMO;
  879. }
  880. }
  881. if (cmd->error)
  882. dev_dbg(host->dev,
  883. "%s: cmd=%d arg=%08X; rsp %08X; cmd_error=%d\n",
  884. __func__, cmd->opcode, cmd->arg, rsp[0],
  885. cmd->error);
  886. msdc_cmd_next(host, mrq, cmd);
  887. return true;
  888. }
  889. /* It is the core layer's responsibility to ensure card status
  890. * is correct before issue a request. but host design do below
  891. * checks recommended.
  892. */
  893. static inline bool msdc_cmd_is_ready(struct msdc_host *host,
  894. struct mmc_request *mrq, struct mmc_command *cmd)
  895. {
  896. /* The max busy time we can endure is 20ms */
  897. unsigned long tmo = jiffies + msecs_to_jiffies(20);
  898. while ((readl(host->base + SDC_STS) & SDC_STS_CMDBUSY) &&
  899. time_before(jiffies, tmo))
  900. cpu_relax();
  901. if (readl(host->base + SDC_STS) & SDC_STS_CMDBUSY) {
  902. dev_err(host->dev, "CMD bus busy detected\n");
  903. host->error |= REQ_CMD_BUSY;
  904. msdc_cmd_done(host, MSDC_INT_CMDTMO, mrq, cmd);
  905. return false;
  906. }
  907. if (mmc_resp_type(cmd) == MMC_RSP_R1B || cmd->data) {
  908. tmo = jiffies + msecs_to_jiffies(20);
  909. /* R1B or with data, should check SDCBUSY */
  910. while ((readl(host->base + SDC_STS) & SDC_STS_SDCBUSY) &&
  911. time_before(jiffies, tmo))
  912. cpu_relax();
  913. if (readl(host->base + SDC_STS) & SDC_STS_SDCBUSY) {
  914. dev_err(host->dev, "Controller busy detected\n");
  915. host->error |= REQ_CMD_BUSY;
  916. msdc_cmd_done(host, MSDC_INT_CMDTMO, mrq, cmd);
  917. return false;
  918. }
  919. }
  920. return true;
  921. }
  922. static void msdc_start_command(struct msdc_host *host,
  923. struct mmc_request *mrq, struct mmc_command *cmd)
  924. {
  925. u32 rawcmd;
  926. WARN_ON(host->cmd);
  927. host->cmd = cmd;
  928. if (!msdc_cmd_is_ready(host, mrq, cmd))
  929. return;
  930. if ((readl(host->base + MSDC_FIFOCS) & MSDC_FIFOCS_TXCNT) >> 16 ||
  931. readl(host->base + MSDC_FIFOCS) & MSDC_FIFOCS_RXCNT) {
  932. dev_err(host->dev, "TX/RX FIFO non-empty before start of IO. Reset\n");
  933. msdc_reset_hw(host);
  934. }
  935. cmd->error = 0;
  936. rawcmd = msdc_cmd_prepare_raw_cmd(host, mrq, cmd);
  937. mod_delayed_work(system_wq, &host->req_timeout, DAT_TIMEOUT);
  938. sdr_set_bits(host->base + MSDC_INTEN, cmd_ints_mask);
  939. writel(cmd->arg, host->base + SDC_ARG);
  940. writel(rawcmd, host->base + SDC_CMD);
  941. }
  942. static void msdc_cmd_next(struct msdc_host *host,
  943. struct mmc_request *mrq, struct mmc_command *cmd)
  944. {
  945. if ((cmd->error &&
  946. !(cmd->error == -EILSEQ &&
  947. (cmd->opcode == MMC_SEND_TUNING_BLOCK ||
  948. cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200))) ||
  949. (mrq->sbc && mrq->sbc->error))
  950. msdc_request_done(host, mrq);
  951. else if (cmd == mrq->sbc)
  952. msdc_start_command(host, mrq, mrq->cmd);
  953. else if (!cmd->data)
  954. msdc_request_done(host, mrq);
  955. else
  956. msdc_start_data(host, mrq, cmd, cmd->data);
  957. }
  958. static void msdc_ops_request(struct mmc_host *mmc, struct mmc_request *mrq)
  959. {
  960. struct msdc_host *host = mmc_priv(mmc);
  961. host->error = 0;
  962. WARN_ON(host->mrq);
  963. host->mrq = mrq;
  964. if (mrq->data)
  965. msdc_prepare_data(host, mrq);
  966. /* if SBC is required, we have HW option and SW option.
  967. * if HW option is enabled, and SBC does not have "special" flags,
  968. * use HW option, otherwise use SW option
  969. */
  970. if (mrq->sbc && (!mmc_card_mmc(mmc->card) ||
  971. (mrq->sbc->arg & 0xFFFF0000)))
  972. msdc_start_command(host, mrq, mrq->sbc);
  973. else
  974. msdc_start_command(host, mrq, mrq->cmd);
  975. }
  976. static void msdc_pre_req(struct mmc_host *mmc, struct mmc_request *mrq)
  977. {
  978. struct msdc_host *host = mmc_priv(mmc);
  979. struct mmc_data *data = mrq->data;
  980. if (!data)
  981. return;
  982. msdc_prepare_data(host, mrq);
  983. data->host_cookie |= MSDC_ASYNC_FLAG;
  984. }
  985. static void msdc_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
  986. int err)
  987. {
  988. struct msdc_host *host = mmc_priv(mmc);
  989. struct mmc_data *data;
  990. data = mrq->data;
  991. if (!data)
  992. return;
  993. if (data->host_cookie) {
  994. data->host_cookie &= ~MSDC_ASYNC_FLAG;
  995. msdc_unprepare_data(host, mrq);
  996. }
  997. }
  998. static void msdc_data_xfer_next(struct msdc_host *host,
  999. struct mmc_request *mrq, struct mmc_data *data)
  1000. {
  1001. if (mmc_op_multi(mrq->cmd->opcode) && mrq->stop && !mrq->stop->error &&
  1002. !mrq->sbc)
  1003. msdc_start_command(host, mrq, mrq->stop);
  1004. else
  1005. msdc_request_done(host, mrq);
  1006. }
  1007. static bool msdc_data_xfer_done(struct msdc_host *host, u32 events,
  1008. struct mmc_request *mrq, struct mmc_data *data)
  1009. {
  1010. struct mmc_command *stop = data->stop;
  1011. unsigned long flags;
  1012. bool done;
  1013. unsigned int check_data = events &
  1014. (MSDC_INT_XFER_COMPL | MSDC_INT_DATCRCERR | MSDC_INT_DATTMO
  1015. | MSDC_INT_DMA_BDCSERR | MSDC_INT_DMA_GPDCSERR
  1016. | MSDC_INT_DMA_PROTECT);
  1017. spin_lock_irqsave(&host->lock, flags);
  1018. done = !host->data;
  1019. if (check_data)
  1020. host->data = NULL;
  1021. spin_unlock_irqrestore(&host->lock, flags);
  1022. if (done)
  1023. return true;
  1024. if (check_data || (stop && stop->error)) {
  1025. dev_dbg(host->dev, "DMA status: 0x%8X\n",
  1026. readl(host->base + MSDC_DMA_CFG));
  1027. sdr_set_field(host->base + MSDC_DMA_CTRL, MSDC_DMA_CTRL_STOP,
  1028. 1);
  1029. while (readl(host->base + MSDC_DMA_CFG) & MSDC_DMA_CFG_STS)
  1030. cpu_relax();
  1031. sdr_clr_bits(host->base + MSDC_INTEN, data_ints_mask);
  1032. dev_dbg(host->dev, "DMA stop\n");
  1033. if ((events & MSDC_INT_XFER_COMPL) && (!stop || !stop->error)) {
  1034. data->bytes_xfered = data->blocks * data->blksz;
  1035. } else {
  1036. dev_dbg(host->dev, "interrupt events: %x\n", events);
  1037. msdc_reset_hw(host);
  1038. host->error |= REQ_DAT_ERR;
  1039. data->bytes_xfered = 0;
  1040. if (events & MSDC_INT_DATTMO)
  1041. data->error = -ETIMEDOUT;
  1042. else if (events & MSDC_INT_DATCRCERR)
  1043. data->error = -EILSEQ;
  1044. dev_dbg(host->dev, "%s: cmd=%d; blocks=%d",
  1045. __func__, mrq->cmd->opcode, data->blocks);
  1046. dev_dbg(host->dev, "data_error=%d xfer_size=%d\n",
  1047. (int)data->error, data->bytes_xfered);
  1048. }
  1049. msdc_data_xfer_next(host, mrq, data);
  1050. done = true;
  1051. }
  1052. return done;
  1053. }
  1054. static void msdc_set_buswidth(struct msdc_host *host, u32 width)
  1055. {
  1056. u32 val = readl(host->base + SDC_CFG);
  1057. val &= ~SDC_CFG_BUSWIDTH;
  1058. switch (width) {
  1059. default:
  1060. case MMC_BUS_WIDTH_1:
  1061. val |= (MSDC_BUS_1BITS << 16);
  1062. break;
  1063. case MMC_BUS_WIDTH_4:
  1064. val |= (MSDC_BUS_4BITS << 16);
  1065. break;
  1066. case MMC_BUS_WIDTH_8:
  1067. val |= (MSDC_BUS_8BITS << 16);
  1068. break;
  1069. }
  1070. writel(val, host->base + SDC_CFG);
  1071. dev_dbg(host->dev, "Bus Width = %d", width);
  1072. }
  1073. static int msdc_ops_switch_volt(struct mmc_host *mmc, struct mmc_ios *ios)
  1074. {
  1075. struct msdc_host *host = mmc_priv(mmc);
  1076. int ret = 0;
  1077. if (!IS_ERR(mmc->supply.vqmmc)) {
  1078. if (ios->signal_voltage != MMC_SIGNAL_VOLTAGE_330 &&
  1079. ios->signal_voltage != MMC_SIGNAL_VOLTAGE_180) {
  1080. dev_err(host->dev, "Unsupported signal voltage!\n");
  1081. return -EINVAL;
  1082. }
  1083. ret = mmc_regulator_set_vqmmc(mmc, ios);
  1084. if (ret) {
  1085. dev_dbg(host->dev, "Regulator set error %d (%d)\n",
  1086. ret, ios->signal_voltage);
  1087. } else {
  1088. /* Apply different pinctrl settings for different signal voltage */
  1089. if (ios->signal_voltage == MMC_SIGNAL_VOLTAGE_180)
  1090. pinctrl_select_state(host->pinctrl, host->pins_uhs);
  1091. else
  1092. pinctrl_select_state(host->pinctrl, host->pins_default);
  1093. }
  1094. }
  1095. return ret;
  1096. }
  1097. static int msdc_card_busy(struct mmc_host *mmc)
  1098. {
  1099. struct msdc_host *host = mmc_priv(mmc);
  1100. u32 status = readl(host->base + MSDC_PS);
  1101. /* only check if data0 is low */
  1102. return !(status & BIT(16));
  1103. }
  1104. static void msdc_request_timeout(struct work_struct *work)
  1105. {
  1106. struct msdc_host *host = container_of(work, struct msdc_host,
  1107. req_timeout.work);
  1108. /* simulate HW timeout status */
  1109. dev_err(host->dev, "%s: aborting cmd/data/mrq\n", __func__);
  1110. if (host->mrq) {
  1111. dev_err(host->dev, "%s: aborting mrq=%p cmd=%d\n", __func__,
  1112. host->mrq, host->mrq->cmd->opcode);
  1113. if (host->cmd) {
  1114. dev_err(host->dev, "%s: aborting cmd=%d\n",
  1115. __func__, host->cmd->opcode);
  1116. msdc_cmd_done(host, MSDC_INT_CMDTMO, host->mrq,
  1117. host->cmd);
  1118. } else if (host->data) {
  1119. dev_err(host->dev, "%s: abort data: cmd%d; %d blocks\n",
  1120. __func__, host->mrq->cmd->opcode,
  1121. host->data->blocks);
  1122. msdc_data_xfer_done(host, MSDC_INT_DATTMO, host->mrq,
  1123. host->data);
  1124. }
  1125. }
  1126. }
  1127. static irqreturn_t msdc_irq(int irq, void *dev_id)
  1128. {
  1129. struct msdc_host *host = (struct msdc_host *) dev_id;
  1130. while (true) {
  1131. unsigned long flags;
  1132. struct mmc_request *mrq;
  1133. struct mmc_command *cmd;
  1134. struct mmc_data *data;
  1135. u32 events, event_mask;
  1136. spin_lock_irqsave(&host->lock, flags);
  1137. events = readl(host->base + MSDC_INT);
  1138. event_mask = readl(host->base + MSDC_INTEN);
  1139. /* clear interrupts */
  1140. writel(events & event_mask, host->base + MSDC_INT);
  1141. mrq = host->mrq;
  1142. cmd = host->cmd;
  1143. data = host->data;
  1144. spin_unlock_irqrestore(&host->lock, flags);
  1145. if (!(events & event_mask))
  1146. break;
  1147. if (!mrq) {
  1148. dev_err(host->dev,
  1149. "%s: MRQ=NULL; events=%08X; event_mask=%08X\n",
  1150. __func__, events, event_mask);
  1151. WARN_ON(1);
  1152. break;
  1153. }
  1154. dev_dbg(host->dev, "%s: events=%08X\n", __func__, events);
  1155. if (cmd)
  1156. msdc_cmd_done(host, events, mrq, cmd);
  1157. else if (data)
  1158. msdc_data_xfer_done(host, events, mrq, data);
  1159. }
  1160. return IRQ_HANDLED;
  1161. }
  1162. static void msdc_init_hw(struct msdc_host *host)
  1163. {
  1164. u32 val;
  1165. u32 tune_reg = host->dev_comp->pad_tune_reg;
  1166. /* Configure to MMC/SD mode, clock free running */
  1167. sdr_set_bits(host->base + MSDC_CFG, MSDC_CFG_MODE | MSDC_CFG_CKPDN);
  1168. /* Reset */
  1169. msdc_reset_hw(host);
  1170. /* Disable card detection */
  1171. sdr_clr_bits(host->base + MSDC_PS, MSDC_PS_CDEN);
  1172. /* Disable and clear all interrupts */
  1173. writel(0, host->base + MSDC_INTEN);
  1174. val = readl(host->base + MSDC_INT);
  1175. writel(val, host->base + MSDC_INT);
  1176. writel(0, host->base + tune_reg);
  1177. writel(0, host->base + MSDC_IOCON);
  1178. sdr_set_field(host->base + MSDC_IOCON, MSDC_IOCON_DDLSEL, 0);
  1179. writel(0x403c0046, host->base + MSDC_PATCH_BIT);
  1180. sdr_set_field(host->base + MSDC_PATCH_BIT, MSDC_CKGEN_MSDC_DLY_SEL, 1);
  1181. writel(0xffff4089, host->base + MSDC_PATCH_BIT1);
  1182. sdr_set_bits(host->base + EMMC50_CFG0, EMMC50_CFG_CFCSTS_SEL);
  1183. if (host->dev_comp->stop_clk_fix) {
  1184. sdr_set_field(host->base + MSDC_PATCH_BIT1,
  1185. MSDC_PATCH_BIT1_STOP_DLY, 3);
  1186. sdr_clr_bits(host->base + SDC_FIFO_CFG,
  1187. SDC_FIFO_CFG_WRVALIDSEL);
  1188. sdr_clr_bits(host->base + SDC_FIFO_CFG,
  1189. SDC_FIFO_CFG_RDVALIDSEL);
  1190. }
  1191. if (host->dev_comp->busy_check)
  1192. sdr_clr_bits(host->base + MSDC_PATCH_BIT1, (1 << 7));
  1193. if (host->dev_comp->async_fifo) {
  1194. sdr_set_field(host->base + MSDC_PATCH_BIT2,
  1195. MSDC_PB2_RESPWAIT, 3);
  1196. if (host->dev_comp->enhance_rx) {
  1197. sdr_set_bits(host->base + SDC_ADV_CFG0,
  1198. SDC_RX_ENHANCE_EN);
  1199. } else {
  1200. sdr_set_field(host->base + MSDC_PATCH_BIT2,
  1201. MSDC_PB2_RESPSTSENSEL, 2);
  1202. sdr_set_field(host->base + MSDC_PATCH_BIT2,
  1203. MSDC_PB2_CRCSTSENSEL, 2);
  1204. }
  1205. /* use async fifo, then no need tune internal delay */
  1206. sdr_clr_bits(host->base + MSDC_PATCH_BIT2,
  1207. MSDC_PATCH_BIT2_CFGRESP);
  1208. sdr_set_bits(host->base + MSDC_PATCH_BIT2,
  1209. MSDC_PATCH_BIT2_CFGCRCSTS);
  1210. }
  1211. if (host->dev_comp->support_64g)
  1212. sdr_set_bits(host->base + MSDC_PATCH_BIT2,
  1213. MSDC_PB2_SUPPORT_64G);
  1214. if (host->dev_comp->data_tune) {
  1215. sdr_set_bits(host->base + tune_reg,
  1216. MSDC_PAD_TUNE_RD_SEL | MSDC_PAD_TUNE_CMD_SEL);
  1217. } else {
  1218. /* choose clock tune */
  1219. sdr_set_bits(host->base + tune_reg, MSDC_PAD_TUNE_RXDLYSEL);
  1220. }
  1221. /* Configure to enable SDIO mode.
  1222. * it's must otherwise sdio cmd5 failed
  1223. */
  1224. sdr_set_bits(host->base + SDC_CFG, SDC_CFG_SDIO);
  1225. /* disable detect SDIO device interrupt function */
  1226. sdr_clr_bits(host->base + SDC_CFG, SDC_CFG_SDIOIDE);
  1227. /* Configure to default data timeout */
  1228. sdr_set_field(host->base + SDC_CFG, SDC_CFG_DTOC, 3);
  1229. host->def_tune_para.iocon = readl(host->base + MSDC_IOCON);
  1230. host->def_tune_para.pad_tune = readl(host->base + tune_reg);
  1231. host->saved_tune_para.iocon = readl(host->base + MSDC_IOCON);
  1232. host->saved_tune_para.pad_tune = readl(host->base + tune_reg);
  1233. dev_dbg(host->dev, "init hardware done!");
  1234. }
  1235. static void msdc_deinit_hw(struct msdc_host *host)
  1236. {
  1237. u32 val;
  1238. /* Disable and clear all interrupts */
  1239. writel(0, host->base + MSDC_INTEN);
  1240. val = readl(host->base + MSDC_INT);
  1241. writel(val, host->base + MSDC_INT);
  1242. }
  1243. /* init gpd and bd list in msdc_drv_probe */
  1244. static void msdc_init_gpd_bd(struct msdc_host *host, struct msdc_dma *dma)
  1245. {
  1246. struct mt_gpdma_desc *gpd = dma->gpd;
  1247. struct mt_bdma_desc *bd = dma->bd;
  1248. dma_addr_t dma_addr;
  1249. int i;
  1250. memset(gpd, 0, sizeof(struct mt_gpdma_desc) * 2);
  1251. dma_addr = dma->gpd_addr + sizeof(struct mt_gpdma_desc);
  1252. gpd->gpd_info = GPDMA_DESC_BDP; /* hwo, cs, bd pointer */
  1253. /* gpd->next is must set for desc DMA
  1254. * That's why must alloc 2 gpd structure.
  1255. */
  1256. gpd->next = lower_32_bits(dma_addr);
  1257. if (host->dev_comp->support_64g)
  1258. gpd->gpd_info |= (upper_32_bits(dma_addr) & 0xf) << 24;
  1259. dma_addr = dma->bd_addr;
  1260. gpd->ptr = lower_32_bits(dma->bd_addr); /* physical address */
  1261. if (host->dev_comp->support_64g)
  1262. gpd->gpd_info |= (upper_32_bits(dma_addr) & 0xf) << 28;
  1263. memset(bd, 0, sizeof(struct mt_bdma_desc) * MAX_BD_NUM);
  1264. for (i = 0; i < (MAX_BD_NUM - 1); i++) {
  1265. dma_addr = dma->bd_addr + sizeof(*bd) * (i + 1);
  1266. bd[i].next = lower_32_bits(dma_addr);
  1267. if (host->dev_comp->support_64g)
  1268. bd[i].bd_info |= (upper_32_bits(dma_addr) & 0xf) << 24;
  1269. }
  1270. }
  1271. static void msdc_ops_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  1272. {
  1273. struct msdc_host *host = mmc_priv(mmc);
  1274. int ret;
  1275. msdc_set_buswidth(host, ios->bus_width);
  1276. /* Suspend/Resume will do power off/on */
  1277. switch (ios->power_mode) {
  1278. case MMC_POWER_UP:
  1279. if (!IS_ERR(mmc->supply.vmmc)) {
  1280. msdc_init_hw(host);
  1281. ret = mmc_regulator_set_ocr(mmc, mmc->supply.vmmc,
  1282. ios->vdd);
  1283. if (ret) {
  1284. dev_err(host->dev, "Failed to set vmmc power!\n");
  1285. return;
  1286. }
  1287. }
  1288. break;
  1289. case MMC_POWER_ON:
  1290. if (!IS_ERR(mmc->supply.vqmmc) && !host->vqmmc_enabled) {
  1291. ret = regulator_enable(mmc->supply.vqmmc);
  1292. if (ret)
  1293. dev_err(host->dev, "Failed to set vqmmc power!\n");
  1294. else
  1295. host->vqmmc_enabled = true;
  1296. }
  1297. break;
  1298. case MMC_POWER_OFF:
  1299. if (!IS_ERR(mmc->supply.vmmc))
  1300. mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
  1301. if (!IS_ERR(mmc->supply.vqmmc) && host->vqmmc_enabled) {
  1302. regulator_disable(mmc->supply.vqmmc);
  1303. host->vqmmc_enabled = false;
  1304. }
  1305. break;
  1306. default:
  1307. break;
  1308. }
  1309. if (host->mclk != ios->clock || host->timing != ios->timing)
  1310. msdc_set_mclk(host, ios->timing, ios->clock);
  1311. }
  1312. static u32 test_delay_bit(u32 delay, u32 bit)
  1313. {
  1314. bit %= PAD_DELAY_MAX;
  1315. return delay & (1 << bit);
  1316. }
  1317. static int get_delay_len(u32 delay, u32 start_bit)
  1318. {
  1319. int i;
  1320. for (i = 0; i < (PAD_DELAY_MAX - start_bit); i++) {
  1321. if (test_delay_bit(delay, start_bit + i) == 0)
  1322. return i;
  1323. }
  1324. return PAD_DELAY_MAX - start_bit;
  1325. }
  1326. static struct msdc_delay_phase get_best_delay(struct msdc_host *host, u32 delay)
  1327. {
  1328. int start = 0, len = 0;
  1329. int start_final = 0, len_final = 0;
  1330. u8 final_phase = 0xff;
  1331. struct msdc_delay_phase delay_phase = { 0, };
  1332. if (delay == 0) {
  1333. dev_err(host->dev, "phase error: [map:%x]\n", delay);
  1334. delay_phase.final_phase = final_phase;
  1335. return delay_phase;
  1336. }
  1337. while (start < PAD_DELAY_MAX) {
  1338. len = get_delay_len(delay, start);
  1339. if (len_final < len) {
  1340. start_final = start;
  1341. len_final = len;
  1342. }
  1343. start += len ? len : 1;
  1344. if (len >= 12 && start_final < 4)
  1345. break;
  1346. }
  1347. /* The rule is that to find the smallest delay cell */
  1348. if (start_final == 0)
  1349. final_phase = (start_final + len_final / 3) % PAD_DELAY_MAX;
  1350. else
  1351. final_phase = (start_final + len_final / 2) % PAD_DELAY_MAX;
  1352. dev_info(host->dev, "phase: [map:%x] [maxlen:%d] [final:%d]\n",
  1353. delay, len_final, final_phase);
  1354. delay_phase.maxlen = len_final;
  1355. delay_phase.start = start_final;
  1356. delay_phase.final_phase = final_phase;
  1357. return delay_phase;
  1358. }
  1359. static int msdc_tune_response(struct mmc_host *mmc, u32 opcode)
  1360. {
  1361. struct msdc_host *host = mmc_priv(mmc);
  1362. u32 rise_delay = 0, fall_delay = 0;
  1363. struct msdc_delay_phase final_rise_delay, final_fall_delay = { 0,};
  1364. struct msdc_delay_phase internal_delay_phase;
  1365. u8 final_delay, final_maxlen;
  1366. u32 internal_delay = 0;
  1367. u32 tune_reg = host->dev_comp->pad_tune_reg;
  1368. int cmd_err;
  1369. int i, j;
  1370. if (mmc->ios.timing == MMC_TIMING_MMC_HS200 ||
  1371. mmc->ios.timing == MMC_TIMING_UHS_SDR104)
  1372. sdr_set_field(host->base + tune_reg,
  1373. MSDC_PAD_TUNE_CMDRRDLY,
  1374. host->hs200_cmd_int_delay);
  1375. sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
  1376. for (i = 0 ; i < PAD_DELAY_MAX; i++) {
  1377. sdr_set_field(host->base + tune_reg,
  1378. MSDC_PAD_TUNE_CMDRDLY, i);
  1379. /*
  1380. * Using the same parameters, it may sometimes pass the test,
  1381. * but sometimes it may fail. To make sure the parameters are
  1382. * more stable, we test each set of parameters 3 times.
  1383. */
  1384. for (j = 0; j < 3; j++) {
  1385. mmc_send_tuning(mmc, opcode, &cmd_err);
  1386. if (!cmd_err) {
  1387. rise_delay |= (1 << i);
  1388. } else {
  1389. rise_delay &= ~(1 << i);
  1390. break;
  1391. }
  1392. }
  1393. }
  1394. final_rise_delay = get_best_delay(host, rise_delay);
  1395. /* if rising edge has enough margin, then do not scan falling edge */
  1396. if (final_rise_delay.maxlen >= 12 ||
  1397. (final_rise_delay.start == 0 && final_rise_delay.maxlen >= 4))
  1398. goto skip_fall;
  1399. sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
  1400. for (i = 0; i < PAD_DELAY_MAX; i++) {
  1401. sdr_set_field(host->base + tune_reg,
  1402. MSDC_PAD_TUNE_CMDRDLY, i);
  1403. /*
  1404. * Using the same parameters, it may sometimes pass the test,
  1405. * but sometimes it may fail. To make sure the parameters are
  1406. * more stable, we test each set of parameters 3 times.
  1407. */
  1408. for (j = 0; j < 3; j++) {
  1409. mmc_send_tuning(mmc, opcode, &cmd_err);
  1410. if (!cmd_err) {
  1411. fall_delay |= (1 << i);
  1412. } else {
  1413. fall_delay &= ~(1 << i);
  1414. break;
  1415. }
  1416. }
  1417. }
  1418. final_fall_delay = get_best_delay(host, fall_delay);
  1419. skip_fall:
  1420. final_maxlen = max(final_rise_delay.maxlen, final_fall_delay.maxlen);
  1421. if (final_fall_delay.maxlen >= 12 && final_fall_delay.start < 4)
  1422. final_maxlen = final_fall_delay.maxlen;
  1423. if (final_maxlen == final_rise_delay.maxlen) {
  1424. sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
  1425. sdr_set_field(host->base + tune_reg, MSDC_PAD_TUNE_CMDRDLY,
  1426. final_rise_delay.final_phase);
  1427. final_delay = final_rise_delay.final_phase;
  1428. } else {
  1429. sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
  1430. sdr_set_field(host->base + tune_reg, MSDC_PAD_TUNE_CMDRDLY,
  1431. final_fall_delay.final_phase);
  1432. final_delay = final_fall_delay.final_phase;
  1433. }
  1434. if (host->dev_comp->async_fifo || host->hs200_cmd_int_delay)
  1435. goto skip_internal;
  1436. for (i = 0; i < PAD_DELAY_MAX; i++) {
  1437. sdr_set_field(host->base + tune_reg,
  1438. MSDC_PAD_TUNE_CMDRRDLY, i);
  1439. mmc_send_tuning(mmc, opcode, &cmd_err);
  1440. if (!cmd_err)
  1441. internal_delay |= (1 << i);
  1442. }
  1443. dev_dbg(host->dev, "Final internal delay: 0x%x\n", internal_delay);
  1444. internal_delay_phase = get_best_delay(host, internal_delay);
  1445. sdr_set_field(host->base + tune_reg, MSDC_PAD_TUNE_CMDRRDLY,
  1446. internal_delay_phase.final_phase);
  1447. skip_internal:
  1448. dev_dbg(host->dev, "Final cmd pad delay: %x\n", final_delay);
  1449. return final_delay == 0xff ? -EIO : 0;
  1450. }
  1451. static int hs400_tune_response(struct mmc_host *mmc, u32 opcode)
  1452. {
  1453. struct msdc_host *host = mmc_priv(mmc);
  1454. u32 cmd_delay = 0;
  1455. struct msdc_delay_phase final_cmd_delay = { 0,};
  1456. u8 final_delay;
  1457. int cmd_err;
  1458. int i, j;
  1459. /* select EMMC50 PAD CMD tune */
  1460. sdr_set_bits(host->base + PAD_CMD_TUNE, BIT(0));
  1461. if (mmc->ios.timing == MMC_TIMING_MMC_HS200 ||
  1462. mmc->ios.timing == MMC_TIMING_UHS_SDR104)
  1463. sdr_set_field(host->base + MSDC_PAD_TUNE,
  1464. MSDC_PAD_TUNE_CMDRRDLY,
  1465. host->hs200_cmd_int_delay);
  1466. if (host->hs400_cmd_resp_sel_rising)
  1467. sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
  1468. else
  1469. sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
  1470. for (i = 0 ; i < PAD_DELAY_MAX; i++) {
  1471. sdr_set_field(host->base + PAD_CMD_TUNE,
  1472. PAD_CMD_TUNE_RX_DLY3, i);
  1473. /*
  1474. * Using the same parameters, it may sometimes pass the test,
  1475. * but sometimes it may fail. To make sure the parameters are
  1476. * more stable, we test each set of parameters 3 times.
  1477. */
  1478. for (j = 0; j < 3; j++) {
  1479. mmc_send_tuning(mmc, opcode, &cmd_err);
  1480. if (!cmd_err) {
  1481. cmd_delay |= (1 << i);
  1482. } else {
  1483. cmd_delay &= ~(1 << i);
  1484. break;
  1485. }
  1486. }
  1487. }
  1488. final_cmd_delay = get_best_delay(host, cmd_delay);
  1489. sdr_set_field(host->base + PAD_CMD_TUNE, PAD_CMD_TUNE_RX_DLY3,
  1490. final_cmd_delay.final_phase);
  1491. final_delay = final_cmd_delay.final_phase;
  1492. dev_dbg(host->dev, "Final cmd pad delay: %x\n", final_delay);
  1493. return final_delay == 0xff ? -EIO : 0;
  1494. }
  1495. static int msdc_tune_data(struct mmc_host *mmc, u32 opcode)
  1496. {
  1497. struct msdc_host *host = mmc_priv(mmc);
  1498. u32 rise_delay = 0, fall_delay = 0;
  1499. struct msdc_delay_phase final_rise_delay, final_fall_delay = { 0,};
  1500. u8 final_delay, final_maxlen;
  1501. u32 tune_reg = host->dev_comp->pad_tune_reg;
  1502. int i, ret;
  1503. sdr_set_field(host->base + MSDC_PATCH_BIT, MSDC_INT_DAT_LATCH_CK_SEL,
  1504. host->latch_ck);
  1505. sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_DSPL);
  1506. sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_W_DSPL);
  1507. for (i = 0 ; i < PAD_DELAY_MAX; i++) {
  1508. sdr_set_field(host->base + tune_reg,
  1509. MSDC_PAD_TUNE_DATRRDLY, i);
  1510. ret = mmc_send_tuning(mmc, opcode, NULL);
  1511. if (!ret)
  1512. rise_delay |= (1 << i);
  1513. }
  1514. final_rise_delay = get_best_delay(host, rise_delay);
  1515. /* if rising edge has enough margin, then do not scan falling edge */
  1516. if (final_rise_delay.maxlen >= 12 ||
  1517. (final_rise_delay.start == 0 && final_rise_delay.maxlen >= 4))
  1518. goto skip_fall;
  1519. sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_DSPL);
  1520. sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_W_DSPL);
  1521. for (i = 0; i < PAD_DELAY_MAX; i++) {
  1522. sdr_set_field(host->base + tune_reg,
  1523. MSDC_PAD_TUNE_DATRRDLY, i);
  1524. ret = mmc_send_tuning(mmc, opcode, NULL);
  1525. if (!ret)
  1526. fall_delay |= (1 << i);
  1527. }
  1528. final_fall_delay = get_best_delay(host, fall_delay);
  1529. skip_fall:
  1530. final_maxlen = max(final_rise_delay.maxlen, final_fall_delay.maxlen);
  1531. if (final_maxlen == final_rise_delay.maxlen) {
  1532. sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_DSPL);
  1533. sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_W_DSPL);
  1534. sdr_set_field(host->base + tune_reg,
  1535. MSDC_PAD_TUNE_DATRRDLY,
  1536. final_rise_delay.final_phase);
  1537. final_delay = final_rise_delay.final_phase;
  1538. } else {
  1539. sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_DSPL);
  1540. sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_W_DSPL);
  1541. sdr_set_field(host->base + tune_reg,
  1542. MSDC_PAD_TUNE_DATRRDLY,
  1543. final_fall_delay.final_phase);
  1544. final_delay = final_fall_delay.final_phase;
  1545. }
  1546. dev_dbg(host->dev, "Final data pad delay: %x\n", final_delay);
  1547. return final_delay == 0xff ? -EIO : 0;
  1548. }
  1549. static int msdc_execute_tuning(struct mmc_host *mmc, u32 opcode)
  1550. {
  1551. struct msdc_host *host = mmc_priv(mmc);
  1552. int ret;
  1553. u32 tune_reg = host->dev_comp->pad_tune_reg;
  1554. if (host->hs400_mode &&
  1555. host->dev_comp->hs400_tune)
  1556. ret = hs400_tune_response(mmc, opcode);
  1557. else
  1558. ret = msdc_tune_response(mmc, opcode);
  1559. if (ret == -EIO) {
  1560. dev_err(host->dev, "Tune response fail!\n");
  1561. return ret;
  1562. }
  1563. if (host->hs400_mode == false) {
  1564. ret = msdc_tune_data(mmc, opcode);
  1565. if (ret == -EIO)
  1566. dev_err(host->dev, "Tune data fail!\n");
  1567. }
  1568. host->saved_tune_para.iocon = readl(host->base + MSDC_IOCON);
  1569. host->saved_tune_para.pad_tune = readl(host->base + tune_reg);
  1570. host->saved_tune_para.pad_cmd_tune = readl(host->base + PAD_CMD_TUNE);
  1571. return ret;
  1572. }
  1573. static int msdc_prepare_hs400_tuning(struct mmc_host *mmc, struct mmc_ios *ios)
  1574. {
  1575. struct msdc_host *host = mmc_priv(mmc);
  1576. host->hs400_mode = true;
  1577. writel(host->hs400_ds_delay, host->base + PAD_DS_TUNE);
  1578. /* hs400 mode must set it to 0 */
  1579. sdr_clr_bits(host->base + MSDC_PATCH_BIT2, MSDC_PATCH_BIT2_CFGCRCSTS);
  1580. /* to improve read performance, set outstanding to 2 */
  1581. sdr_set_field(host->base + EMMC50_CFG3, EMMC50_CFG3_OUTS_WR, 2);
  1582. return 0;
  1583. }
  1584. static void msdc_hw_reset(struct mmc_host *mmc)
  1585. {
  1586. struct msdc_host *host = mmc_priv(mmc);
  1587. sdr_set_bits(host->base + EMMC_IOCON, 1);
  1588. udelay(10); /* 10us is enough */
  1589. sdr_clr_bits(host->base + EMMC_IOCON, 1);
  1590. }
  1591. static const struct mmc_host_ops mt_msdc_ops = {
  1592. .post_req = msdc_post_req,
  1593. .pre_req = msdc_pre_req,
  1594. .request = msdc_ops_request,
  1595. .set_ios = msdc_ops_set_ios,
  1596. .get_ro = mmc_gpio_get_ro,
  1597. .get_cd = mmc_gpio_get_cd,
  1598. .start_signal_voltage_switch = msdc_ops_switch_volt,
  1599. .card_busy = msdc_card_busy,
  1600. .execute_tuning = msdc_execute_tuning,
  1601. .prepare_hs400_tuning = msdc_prepare_hs400_tuning,
  1602. .hw_reset = msdc_hw_reset,
  1603. };
  1604. static void msdc_of_property_parse(struct platform_device *pdev,
  1605. struct msdc_host *host)
  1606. {
  1607. of_property_read_u32(pdev->dev.of_node, "mediatek,latch-ck",
  1608. &host->latch_ck);
  1609. of_property_read_u32(pdev->dev.of_node, "hs400-ds-delay",
  1610. &host->hs400_ds_delay);
  1611. of_property_read_u32(pdev->dev.of_node, "mediatek,hs200-cmd-int-delay",
  1612. &host->hs200_cmd_int_delay);
  1613. of_property_read_u32(pdev->dev.of_node, "mediatek,hs400-cmd-int-delay",
  1614. &host->hs400_cmd_int_delay);
  1615. if (of_property_read_bool(pdev->dev.of_node,
  1616. "mediatek,hs400-cmd-resp-sel-rising"))
  1617. host->hs400_cmd_resp_sel_rising = true;
  1618. else
  1619. host->hs400_cmd_resp_sel_rising = false;
  1620. }
  1621. static int msdc_drv_probe(struct platform_device *pdev)
  1622. {
  1623. struct mmc_host *mmc;
  1624. struct msdc_host *host;
  1625. struct resource *res;
  1626. int ret;
  1627. if (!pdev->dev.of_node) {
  1628. dev_err(&pdev->dev, "No DT found\n");
  1629. return -EINVAL;
  1630. }
  1631. /* Allocate MMC host for this device */
  1632. mmc = mmc_alloc_host(sizeof(struct msdc_host), &pdev->dev);
  1633. if (!mmc)
  1634. return -ENOMEM;
  1635. host = mmc_priv(mmc);
  1636. ret = mmc_of_parse(mmc);
  1637. if (ret)
  1638. goto host_free;
  1639. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1640. host->base = devm_ioremap_resource(&pdev->dev, res);
  1641. if (IS_ERR(host->base)) {
  1642. ret = PTR_ERR(host->base);
  1643. goto host_free;
  1644. }
  1645. ret = mmc_regulator_get_supply(mmc);
  1646. if (ret)
  1647. goto host_free;
  1648. host->src_clk = devm_clk_get(&pdev->dev, "source");
  1649. if (IS_ERR(host->src_clk)) {
  1650. ret = PTR_ERR(host->src_clk);
  1651. goto host_free;
  1652. }
  1653. host->h_clk = devm_clk_get(&pdev->dev, "hclk");
  1654. if (IS_ERR(host->h_clk)) {
  1655. ret = PTR_ERR(host->h_clk);
  1656. goto host_free;
  1657. }
  1658. /*source clock control gate is optional clock*/
  1659. host->src_clk_cg = devm_clk_get(&pdev->dev, "source_cg");
  1660. if (IS_ERR(host->src_clk_cg))
  1661. host->src_clk_cg = NULL;
  1662. host->irq = platform_get_irq(pdev, 0);
  1663. if (host->irq < 0) {
  1664. ret = -EINVAL;
  1665. goto host_free;
  1666. }
  1667. host->pinctrl = devm_pinctrl_get(&pdev->dev);
  1668. if (IS_ERR(host->pinctrl)) {
  1669. ret = PTR_ERR(host->pinctrl);
  1670. dev_err(&pdev->dev, "Cannot find pinctrl!\n");
  1671. goto host_free;
  1672. }
  1673. host->pins_default = pinctrl_lookup_state(host->pinctrl, "default");
  1674. if (IS_ERR(host->pins_default)) {
  1675. ret = PTR_ERR(host->pins_default);
  1676. dev_err(&pdev->dev, "Cannot find pinctrl default!\n");
  1677. goto host_free;
  1678. }
  1679. host->pins_uhs = pinctrl_lookup_state(host->pinctrl, "state_uhs");
  1680. if (IS_ERR(host->pins_uhs)) {
  1681. ret = PTR_ERR(host->pins_uhs);
  1682. dev_err(&pdev->dev, "Cannot find pinctrl uhs!\n");
  1683. goto host_free;
  1684. }
  1685. msdc_of_property_parse(pdev, host);
  1686. host->dev = &pdev->dev;
  1687. host->dev_comp = of_device_get_match_data(&pdev->dev);
  1688. host->mmc = mmc;
  1689. host->src_clk_freq = clk_get_rate(host->src_clk);
  1690. /* Set host parameters to mmc */
  1691. mmc->ops = &mt_msdc_ops;
  1692. if (host->dev_comp->clk_div_bits == 8)
  1693. mmc->f_min = DIV_ROUND_UP(host->src_clk_freq, 4 * 255);
  1694. else
  1695. mmc->f_min = DIV_ROUND_UP(host->src_clk_freq, 4 * 4095);
  1696. mmc->caps |= MMC_CAP_ERASE | MMC_CAP_CMD23;
  1697. /* MMC core transfer sizes tunable parameters */
  1698. mmc->max_segs = MAX_BD_NUM;
  1699. mmc->max_seg_size = BDMA_DESC_BUFLEN;
  1700. mmc->max_blk_size = 2048;
  1701. mmc->max_req_size = 512 * 1024;
  1702. mmc->max_blk_count = mmc->max_req_size / 512;
  1703. if (host->dev_comp->support_64g)
  1704. host->dma_mask = DMA_BIT_MASK(36);
  1705. else
  1706. host->dma_mask = DMA_BIT_MASK(32);
  1707. mmc_dev(mmc)->dma_mask = &host->dma_mask;
  1708. host->timeout_clks = 3 * 1048576;
  1709. host->dma.gpd = dma_alloc_coherent(&pdev->dev,
  1710. 2 * sizeof(struct mt_gpdma_desc),
  1711. &host->dma.gpd_addr, GFP_KERNEL);
  1712. host->dma.bd = dma_alloc_coherent(&pdev->dev,
  1713. MAX_BD_NUM * sizeof(struct mt_bdma_desc),
  1714. &host->dma.bd_addr, GFP_KERNEL);
  1715. if (!host->dma.gpd || !host->dma.bd) {
  1716. ret = -ENOMEM;
  1717. goto release_mem;
  1718. }
  1719. msdc_init_gpd_bd(host, &host->dma);
  1720. INIT_DELAYED_WORK(&host->req_timeout, msdc_request_timeout);
  1721. spin_lock_init(&host->lock);
  1722. platform_set_drvdata(pdev, mmc);
  1723. msdc_ungate_clock(host);
  1724. msdc_init_hw(host);
  1725. ret = devm_request_irq(&pdev->dev, host->irq, msdc_irq,
  1726. IRQF_TRIGGER_LOW | IRQF_ONESHOT, pdev->name, host);
  1727. if (ret)
  1728. goto release;
  1729. pm_runtime_set_active(host->dev);
  1730. pm_runtime_set_autosuspend_delay(host->dev, MTK_MMC_AUTOSUSPEND_DELAY);
  1731. pm_runtime_use_autosuspend(host->dev);
  1732. pm_runtime_enable(host->dev);
  1733. ret = mmc_add_host(mmc);
  1734. if (ret)
  1735. goto end;
  1736. return 0;
  1737. end:
  1738. pm_runtime_disable(host->dev);
  1739. release:
  1740. platform_set_drvdata(pdev, NULL);
  1741. msdc_deinit_hw(host);
  1742. msdc_gate_clock(host);
  1743. release_mem:
  1744. if (host->dma.gpd)
  1745. dma_free_coherent(&pdev->dev,
  1746. 2 * sizeof(struct mt_gpdma_desc),
  1747. host->dma.gpd, host->dma.gpd_addr);
  1748. if (host->dma.bd)
  1749. dma_free_coherent(&pdev->dev,
  1750. MAX_BD_NUM * sizeof(struct mt_bdma_desc),
  1751. host->dma.bd, host->dma.bd_addr);
  1752. host_free:
  1753. mmc_free_host(mmc);
  1754. return ret;
  1755. }
  1756. static int msdc_drv_remove(struct platform_device *pdev)
  1757. {
  1758. struct mmc_host *mmc;
  1759. struct msdc_host *host;
  1760. mmc = platform_get_drvdata(pdev);
  1761. host = mmc_priv(mmc);
  1762. pm_runtime_get_sync(host->dev);
  1763. platform_set_drvdata(pdev, NULL);
  1764. mmc_remove_host(host->mmc);
  1765. msdc_deinit_hw(host);
  1766. msdc_gate_clock(host);
  1767. pm_runtime_disable(host->dev);
  1768. pm_runtime_put_noidle(host->dev);
  1769. dma_free_coherent(&pdev->dev,
  1770. 2 * sizeof(struct mt_gpdma_desc),
  1771. host->dma.gpd, host->dma.gpd_addr);
  1772. dma_free_coherent(&pdev->dev, MAX_BD_NUM * sizeof(struct mt_bdma_desc),
  1773. host->dma.bd, host->dma.bd_addr);
  1774. mmc_free_host(host->mmc);
  1775. return 0;
  1776. }
  1777. #ifdef CONFIG_PM
  1778. static void msdc_save_reg(struct msdc_host *host)
  1779. {
  1780. u32 tune_reg = host->dev_comp->pad_tune_reg;
  1781. host->save_para.msdc_cfg = readl(host->base + MSDC_CFG);
  1782. host->save_para.iocon = readl(host->base + MSDC_IOCON);
  1783. host->save_para.sdc_cfg = readl(host->base + SDC_CFG);
  1784. host->save_para.pad_tune = readl(host->base + tune_reg);
  1785. host->save_para.patch_bit0 = readl(host->base + MSDC_PATCH_BIT);
  1786. host->save_para.patch_bit1 = readl(host->base + MSDC_PATCH_BIT1);
  1787. host->save_para.patch_bit2 = readl(host->base + MSDC_PATCH_BIT2);
  1788. host->save_para.pad_ds_tune = readl(host->base + PAD_DS_TUNE);
  1789. host->save_para.pad_cmd_tune = readl(host->base + PAD_CMD_TUNE);
  1790. host->save_para.emmc50_cfg0 = readl(host->base + EMMC50_CFG0);
  1791. host->save_para.emmc50_cfg3 = readl(host->base + EMMC50_CFG3);
  1792. host->save_para.sdc_fifo_cfg = readl(host->base + SDC_FIFO_CFG);
  1793. }
  1794. static void msdc_restore_reg(struct msdc_host *host)
  1795. {
  1796. u32 tune_reg = host->dev_comp->pad_tune_reg;
  1797. writel(host->save_para.msdc_cfg, host->base + MSDC_CFG);
  1798. writel(host->save_para.iocon, host->base + MSDC_IOCON);
  1799. writel(host->save_para.sdc_cfg, host->base + SDC_CFG);
  1800. writel(host->save_para.pad_tune, host->base + tune_reg);
  1801. writel(host->save_para.patch_bit0, host->base + MSDC_PATCH_BIT);
  1802. writel(host->save_para.patch_bit1, host->base + MSDC_PATCH_BIT1);
  1803. writel(host->save_para.patch_bit2, host->base + MSDC_PATCH_BIT2);
  1804. writel(host->save_para.pad_ds_tune, host->base + PAD_DS_TUNE);
  1805. writel(host->save_para.pad_cmd_tune, host->base + PAD_CMD_TUNE);
  1806. writel(host->save_para.emmc50_cfg0, host->base + EMMC50_CFG0);
  1807. writel(host->save_para.emmc50_cfg3, host->base + EMMC50_CFG3);
  1808. writel(host->save_para.sdc_fifo_cfg, host->base + SDC_FIFO_CFG);
  1809. }
  1810. static int msdc_runtime_suspend(struct device *dev)
  1811. {
  1812. struct mmc_host *mmc = dev_get_drvdata(dev);
  1813. struct msdc_host *host = mmc_priv(mmc);
  1814. msdc_save_reg(host);
  1815. msdc_gate_clock(host);
  1816. return 0;
  1817. }
  1818. static int msdc_runtime_resume(struct device *dev)
  1819. {
  1820. struct mmc_host *mmc = dev_get_drvdata(dev);
  1821. struct msdc_host *host = mmc_priv(mmc);
  1822. msdc_ungate_clock(host);
  1823. msdc_restore_reg(host);
  1824. return 0;
  1825. }
  1826. #endif
  1827. static const struct dev_pm_ops msdc_dev_pm_ops = {
  1828. SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
  1829. pm_runtime_force_resume)
  1830. SET_RUNTIME_PM_OPS(msdc_runtime_suspend, msdc_runtime_resume, NULL)
  1831. };
  1832. static struct platform_driver mt_msdc_driver = {
  1833. .probe = msdc_drv_probe,
  1834. .remove = msdc_drv_remove,
  1835. .driver = {
  1836. .name = "mtk-msdc",
  1837. .of_match_table = msdc_of_ids,
  1838. .pm = &msdc_dev_pm_ops,
  1839. },
  1840. };
  1841. module_platform_driver(mt_msdc_driver);
  1842. MODULE_LICENSE("GPL v2");
  1843. MODULE_DESCRIPTION("MediaTek SD/MMC Card Driver");