ipu-cpmem.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903
  1. /*
  2. * Copyright (C) 2012 Mentor Graphics Inc.
  3. * Copyright 2005-2012 Freescale Semiconductor, Inc. All Rights Reserved.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include <linux/types.h>
  13. #include <linux/bitrev.h>
  14. #include <linux/io.h>
  15. #include <linux/sizes.h>
  16. #include <drm/drm_fourcc.h>
  17. #include "ipu-prv.h"
  18. struct ipu_cpmem_word {
  19. u32 data[5];
  20. u32 res[3];
  21. };
  22. struct ipu_ch_param {
  23. struct ipu_cpmem_word word[2];
  24. };
  25. struct ipu_cpmem {
  26. struct ipu_ch_param __iomem *base;
  27. u32 module;
  28. spinlock_t lock;
  29. int use_count;
  30. struct ipu_soc *ipu;
  31. };
  32. #define IPU_CPMEM_WORD(word, ofs, size) ((((word) * 160 + (ofs)) << 8) | (size))
  33. #define IPU_FIELD_UBO IPU_CPMEM_WORD(0, 46, 22)
  34. #define IPU_FIELD_VBO IPU_CPMEM_WORD(0, 68, 22)
  35. #define IPU_FIELD_IOX IPU_CPMEM_WORD(0, 90, 4)
  36. #define IPU_FIELD_RDRW IPU_CPMEM_WORD(0, 94, 1)
  37. #define IPU_FIELD_SO IPU_CPMEM_WORD(0, 113, 1)
  38. #define IPU_FIELD_SLY IPU_CPMEM_WORD(1, 102, 14)
  39. #define IPU_FIELD_SLUV IPU_CPMEM_WORD(1, 128, 14)
  40. #define IPU_FIELD_XV IPU_CPMEM_WORD(0, 0, 10)
  41. #define IPU_FIELD_YV IPU_CPMEM_WORD(0, 10, 9)
  42. #define IPU_FIELD_XB IPU_CPMEM_WORD(0, 19, 13)
  43. #define IPU_FIELD_YB IPU_CPMEM_WORD(0, 32, 12)
  44. #define IPU_FIELD_NSB_B IPU_CPMEM_WORD(0, 44, 1)
  45. #define IPU_FIELD_CF IPU_CPMEM_WORD(0, 45, 1)
  46. #define IPU_FIELD_SX IPU_CPMEM_WORD(0, 46, 12)
  47. #define IPU_FIELD_SY IPU_CPMEM_WORD(0, 58, 11)
  48. #define IPU_FIELD_NS IPU_CPMEM_WORD(0, 69, 10)
  49. #define IPU_FIELD_SDX IPU_CPMEM_WORD(0, 79, 7)
  50. #define IPU_FIELD_SM IPU_CPMEM_WORD(0, 86, 10)
  51. #define IPU_FIELD_SCC IPU_CPMEM_WORD(0, 96, 1)
  52. #define IPU_FIELD_SCE IPU_CPMEM_WORD(0, 97, 1)
  53. #define IPU_FIELD_SDY IPU_CPMEM_WORD(0, 98, 7)
  54. #define IPU_FIELD_SDRX IPU_CPMEM_WORD(0, 105, 1)
  55. #define IPU_FIELD_SDRY IPU_CPMEM_WORD(0, 106, 1)
  56. #define IPU_FIELD_BPP IPU_CPMEM_WORD(0, 107, 3)
  57. #define IPU_FIELD_DEC_SEL IPU_CPMEM_WORD(0, 110, 2)
  58. #define IPU_FIELD_DIM IPU_CPMEM_WORD(0, 112, 1)
  59. #define IPU_FIELD_BNDM IPU_CPMEM_WORD(0, 114, 3)
  60. #define IPU_FIELD_BM IPU_CPMEM_WORD(0, 117, 2)
  61. #define IPU_FIELD_ROT IPU_CPMEM_WORD(0, 119, 1)
  62. #define IPU_FIELD_ROT_HF_VF IPU_CPMEM_WORD(0, 119, 3)
  63. #define IPU_FIELD_HF IPU_CPMEM_WORD(0, 120, 1)
  64. #define IPU_FIELD_VF IPU_CPMEM_WORD(0, 121, 1)
  65. #define IPU_FIELD_THE IPU_CPMEM_WORD(0, 122, 1)
  66. #define IPU_FIELD_CAP IPU_CPMEM_WORD(0, 123, 1)
  67. #define IPU_FIELD_CAE IPU_CPMEM_WORD(0, 124, 1)
  68. #define IPU_FIELD_FW IPU_CPMEM_WORD(0, 125, 13)
  69. #define IPU_FIELD_FH IPU_CPMEM_WORD(0, 138, 12)
  70. #define IPU_FIELD_EBA0 IPU_CPMEM_WORD(1, 0, 29)
  71. #define IPU_FIELD_EBA1 IPU_CPMEM_WORD(1, 29, 29)
  72. #define IPU_FIELD_ILO IPU_CPMEM_WORD(1, 58, 20)
  73. #define IPU_FIELD_NPB IPU_CPMEM_WORD(1, 78, 7)
  74. #define IPU_FIELD_PFS IPU_CPMEM_WORD(1, 85, 4)
  75. #define IPU_FIELD_ALU IPU_CPMEM_WORD(1, 89, 1)
  76. #define IPU_FIELD_ALBM IPU_CPMEM_WORD(1, 90, 3)
  77. #define IPU_FIELD_ID IPU_CPMEM_WORD(1, 93, 2)
  78. #define IPU_FIELD_TH IPU_CPMEM_WORD(1, 95, 7)
  79. #define IPU_FIELD_SL IPU_CPMEM_WORD(1, 102, 14)
  80. #define IPU_FIELD_WID0 IPU_CPMEM_WORD(1, 116, 3)
  81. #define IPU_FIELD_WID1 IPU_CPMEM_WORD(1, 119, 3)
  82. #define IPU_FIELD_WID2 IPU_CPMEM_WORD(1, 122, 3)
  83. #define IPU_FIELD_WID3 IPU_CPMEM_WORD(1, 125, 3)
  84. #define IPU_FIELD_OFS0 IPU_CPMEM_WORD(1, 128, 5)
  85. #define IPU_FIELD_OFS1 IPU_CPMEM_WORD(1, 133, 5)
  86. #define IPU_FIELD_OFS2 IPU_CPMEM_WORD(1, 138, 5)
  87. #define IPU_FIELD_OFS3 IPU_CPMEM_WORD(1, 143, 5)
  88. #define IPU_FIELD_SXYS IPU_CPMEM_WORD(1, 148, 1)
  89. #define IPU_FIELD_CRE IPU_CPMEM_WORD(1, 149, 1)
  90. #define IPU_FIELD_DEC_SEL2 IPU_CPMEM_WORD(1, 150, 1)
  91. static inline struct ipu_ch_param __iomem *
  92. ipu_get_cpmem(struct ipuv3_channel *ch)
  93. {
  94. struct ipu_cpmem *cpmem = ch->ipu->cpmem_priv;
  95. return cpmem->base + ch->num;
  96. }
  97. static void ipu_ch_param_write_field(struct ipuv3_channel *ch, u32 wbs, u32 v)
  98. {
  99. struct ipu_ch_param __iomem *base = ipu_get_cpmem(ch);
  100. u32 bit = (wbs >> 8) % 160;
  101. u32 size = wbs & 0xff;
  102. u32 word = (wbs >> 8) / 160;
  103. u32 i = bit / 32;
  104. u32 ofs = bit % 32;
  105. u32 mask = (1 << size) - 1;
  106. u32 val;
  107. pr_debug("%s %d %d %d\n", __func__, word, bit , size);
  108. val = readl(&base->word[word].data[i]);
  109. val &= ~(mask << ofs);
  110. val |= v << ofs;
  111. writel(val, &base->word[word].data[i]);
  112. if ((bit + size - 1) / 32 > i) {
  113. val = readl(&base->word[word].data[i + 1]);
  114. val &= ~(mask >> (ofs ? (32 - ofs) : 0));
  115. val |= v >> (ofs ? (32 - ofs) : 0);
  116. writel(val, &base->word[word].data[i + 1]);
  117. }
  118. }
  119. static u32 ipu_ch_param_read_field(struct ipuv3_channel *ch, u32 wbs)
  120. {
  121. struct ipu_ch_param __iomem *base = ipu_get_cpmem(ch);
  122. u32 bit = (wbs >> 8) % 160;
  123. u32 size = wbs & 0xff;
  124. u32 word = (wbs >> 8) / 160;
  125. u32 i = bit / 32;
  126. u32 ofs = bit % 32;
  127. u32 mask = (1 << size) - 1;
  128. u32 val = 0;
  129. pr_debug("%s %d %d %d\n", __func__, word, bit , size);
  130. val = (readl(&base->word[word].data[i]) >> ofs) & mask;
  131. if ((bit + size - 1) / 32 > i) {
  132. u32 tmp;
  133. tmp = readl(&base->word[word].data[i + 1]);
  134. tmp &= mask >> (ofs ? (32 - ofs) : 0);
  135. val |= tmp << (ofs ? (32 - ofs) : 0);
  136. }
  137. return val;
  138. }
  139. /*
  140. * The V4L2 spec defines packed RGB formats in memory byte order, which from
  141. * point of view of the IPU corresponds to little-endian words with the first
  142. * component in the least significant bits.
  143. * The DRM pixel formats and IPU internal representation are ordered the other
  144. * way around, with the first named component ordered at the most significant
  145. * bits. Further, V4L2 formats are not well defined:
  146. * https://linuxtv.org/downloads/v4l-dvb-apis/packed-rgb.html
  147. * We choose the interpretation which matches GStreamer behavior.
  148. */
  149. static int v4l2_pix_fmt_to_drm_fourcc(u32 pixelformat)
  150. {
  151. switch (pixelformat) {
  152. case V4L2_PIX_FMT_RGB565:
  153. /*
  154. * Here we choose the 'corrected' interpretation of RGBP, a
  155. * little-endian 16-bit word with the red component at the most
  156. * significant bits:
  157. * g[2:0]b[4:0] r[4:0]g[5:3] <=> [16:0] R:G:B
  158. */
  159. return DRM_FORMAT_RGB565;
  160. case V4L2_PIX_FMT_BGR24:
  161. /* B G R <=> [24:0] R:G:B */
  162. return DRM_FORMAT_RGB888;
  163. case V4L2_PIX_FMT_RGB24:
  164. /* R G B <=> [24:0] B:G:R */
  165. return DRM_FORMAT_BGR888;
  166. case V4L2_PIX_FMT_BGR32:
  167. /* B G R A <=> [32:0] A:B:G:R */
  168. return DRM_FORMAT_XRGB8888;
  169. case V4L2_PIX_FMT_RGB32:
  170. /* R G B A <=> [32:0] A:B:G:R */
  171. return DRM_FORMAT_XBGR8888;
  172. case V4L2_PIX_FMT_UYVY:
  173. return DRM_FORMAT_UYVY;
  174. case V4L2_PIX_FMT_YUYV:
  175. return DRM_FORMAT_YUYV;
  176. case V4L2_PIX_FMT_YUV420:
  177. return DRM_FORMAT_YUV420;
  178. case V4L2_PIX_FMT_YUV422P:
  179. return DRM_FORMAT_YUV422;
  180. case V4L2_PIX_FMT_YVU420:
  181. return DRM_FORMAT_YVU420;
  182. case V4L2_PIX_FMT_NV12:
  183. return DRM_FORMAT_NV12;
  184. case V4L2_PIX_FMT_NV16:
  185. return DRM_FORMAT_NV16;
  186. }
  187. return -EINVAL;
  188. }
  189. void ipu_cpmem_zero(struct ipuv3_channel *ch)
  190. {
  191. struct ipu_ch_param __iomem *p = ipu_get_cpmem(ch);
  192. void __iomem *base = p;
  193. int i;
  194. for (i = 0; i < sizeof(*p) / sizeof(u32); i++)
  195. writel(0, base + i * sizeof(u32));
  196. }
  197. EXPORT_SYMBOL_GPL(ipu_cpmem_zero);
  198. void ipu_cpmem_set_resolution(struct ipuv3_channel *ch, int xres, int yres)
  199. {
  200. ipu_ch_param_write_field(ch, IPU_FIELD_FW, xres - 1);
  201. ipu_ch_param_write_field(ch, IPU_FIELD_FH, yres - 1);
  202. }
  203. EXPORT_SYMBOL_GPL(ipu_cpmem_set_resolution);
  204. void ipu_cpmem_skip_odd_chroma_rows(struct ipuv3_channel *ch)
  205. {
  206. ipu_ch_param_write_field(ch, IPU_FIELD_RDRW, 1);
  207. }
  208. EXPORT_SYMBOL_GPL(ipu_cpmem_skip_odd_chroma_rows);
  209. void ipu_cpmem_set_stride(struct ipuv3_channel *ch, int stride)
  210. {
  211. ipu_ch_param_write_field(ch, IPU_FIELD_SLY, stride - 1);
  212. }
  213. EXPORT_SYMBOL_GPL(ipu_cpmem_set_stride);
  214. void ipu_cpmem_set_high_priority(struct ipuv3_channel *ch)
  215. {
  216. struct ipu_soc *ipu = ch->ipu;
  217. u32 val;
  218. if (ipu->ipu_type == IPUV3EX)
  219. ipu_ch_param_write_field(ch, IPU_FIELD_ID, 1);
  220. val = ipu_idmac_read(ipu, IDMAC_CHA_PRI(ch->num));
  221. val |= 1 << (ch->num % 32);
  222. ipu_idmac_write(ipu, val, IDMAC_CHA_PRI(ch->num));
  223. };
  224. EXPORT_SYMBOL_GPL(ipu_cpmem_set_high_priority);
  225. void ipu_cpmem_set_buffer(struct ipuv3_channel *ch, int bufnum, dma_addr_t buf)
  226. {
  227. if (bufnum)
  228. ipu_ch_param_write_field(ch, IPU_FIELD_EBA1, buf >> 3);
  229. else
  230. ipu_ch_param_write_field(ch, IPU_FIELD_EBA0, buf >> 3);
  231. }
  232. EXPORT_SYMBOL_GPL(ipu_cpmem_set_buffer);
  233. void ipu_cpmem_set_uv_offset(struct ipuv3_channel *ch, u32 u_off, u32 v_off)
  234. {
  235. ipu_ch_param_write_field(ch, IPU_FIELD_UBO, u_off / 8);
  236. ipu_ch_param_write_field(ch, IPU_FIELD_VBO, v_off / 8);
  237. }
  238. EXPORT_SYMBOL_GPL(ipu_cpmem_set_uv_offset);
  239. void ipu_cpmem_interlaced_scan(struct ipuv3_channel *ch, int stride)
  240. {
  241. ipu_ch_param_write_field(ch, IPU_FIELD_SO, 1);
  242. ipu_ch_param_write_field(ch, IPU_FIELD_ILO, stride / 8);
  243. ipu_ch_param_write_field(ch, IPU_FIELD_SLY, (stride * 2) - 1);
  244. };
  245. EXPORT_SYMBOL_GPL(ipu_cpmem_interlaced_scan);
  246. void ipu_cpmem_set_axi_id(struct ipuv3_channel *ch, u32 id)
  247. {
  248. id &= 0x3;
  249. ipu_ch_param_write_field(ch, IPU_FIELD_ID, id);
  250. }
  251. EXPORT_SYMBOL_GPL(ipu_cpmem_set_axi_id);
  252. int ipu_cpmem_get_burstsize(struct ipuv3_channel *ch)
  253. {
  254. return ipu_ch_param_read_field(ch, IPU_FIELD_NPB) + 1;
  255. }
  256. EXPORT_SYMBOL_GPL(ipu_cpmem_get_burstsize);
  257. void ipu_cpmem_set_burstsize(struct ipuv3_channel *ch, int burstsize)
  258. {
  259. ipu_ch_param_write_field(ch, IPU_FIELD_NPB, burstsize - 1);
  260. };
  261. EXPORT_SYMBOL_GPL(ipu_cpmem_set_burstsize);
  262. void ipu_cpmem_set_block_mode(struct ipuv3_channel *ch)
  263. {
  264. ipu_ch_param_write_field(ch, IPU_FIELD_BM, 1);
  265. }
  266. EXPORT_SYMBOL_GPL(ipu_cpmem_set_block_mode);
  267. void ipu_cpmem_set_rotation(struct ipuv3_channel *ch,
  268. enum ipu_rotate_mode rot)
  269. {
  270. u32 temp_rot = bitrev8(rot) >> 5;
  271. ipu_ch_param_write_field(ch, IPU_FIELD_ROT_HF_VF, temp_rot);
  272. }
  273. EXPORT_SYMBOL_GPL(ipu_cpmem_set_rotation);
  274. int ipu_cpmem_set_format_rgb(struct ipuv3_channel *ch,
  275. const struct ipu_rgb *rgb)
  276. {
  277. int bpp = 0, npb = 0, ro, go, bo, to;
  278. ro = rgb->bits_per_pixel - rgb->red.length - rgb->red.offset;
  279. go = rgb->bits_per_pixel - rgb->green.length - rgb->green.offset;
  280. bo = rgb->bits_per_pixel - rgb->blue.length - rgb->blue.offset;
  281. to = rgb->bits_per_pixel - rgb->transp.length - rgb->transp.offset;
  282. ipu_ch_param_write_field(ch, IPU_FIELD_WID0, rgb->red.length - 1);
  283. ipu_ch_param_write_field(ch, IPU_FIELD_OFS0, ro);
  284. ipu_ch_param_write_field(ch, IPU_FIELD_WID1, rgb->green.length - 1);
  285. ipu_ch_param_write_field(ch, IPU_FIELD_OFS1, go);
  286. ipu_ch_param_write_field(ch, IPU_FIELD_WID2, rgb->blue.length - 1);
  287. ipu_ch_param_write_field(ch, IPU_FIELD_OFS2, bo);
  288. if (rgb->transp.length) {
  289. ipu_ch_param_write_field(ch, IPU_FIELD_WID3,
  290. rgb->transp.length - 1);
  291. ipu_ch_param_write_field(ch, IPU_FIELD_OFS3, to);
  292. } else {
  293. ipu_ch_param_write_field(ch, IPU_FIELD_WID3, 7);
  294. ipu_ch_param_write_field(ch, IPU_FIELD_OFS3,
  295. rgb->bits_per_pixel);
  296. }
  297. switch (rgb->bits_per_pixel) {
  298. case 32:
  299. bpp = 0;
  300. npb = 15;
  301. break;
  302. case 24:
  303. bpp = 1;
  304. npb = 19;
  305. break;
  306. case 16:
  307. bpp = 3;
  308. npb = 31;
  309. break;
  310. case 8:
  311. bpp = 5;
  312. npb = 63;
  313. break;
  314. default:
  315. return -EINVAL;
  316. }
  317. ipu_ch_param_write_field(ch, IPU_FIELD_BPP, bpp);
  318. ipu_ch_param_write_field(ch, IPU_FIELD_NPB, npb);
  319. ipu_ch_param_write_field(ch, IPU_FIELD_PFS, 7); /* rgb mode */
  320. return 0;
  321. }
  322. EXPORT_SYMBOL_GPL(ipu_cpmem_set_format_rgb);
  323. int ipu_cpmem_set_format_passthrough(struct ipuv3_channel *ch, int width)
  324. {
  325. int bpp = 0, npb = 0;
  326. switch (width) {
  327. case 32:
  328. bpp = 0;
  329. npb = 15;
  330. break;
  331. case 24:
  332. bpp = 1;
  333. npb = 19;
  334. break;
  335. case 16:
  336. bpp = 3;
  337. npb = 31;
  338. break;
  339. case 8:
  340. bpp = 5;
  341. npb = 63;
  342. break;
  343. default:
  344. return -EINVAL;
  345. }
  346. ipu_ch_param_write_field(ch, IPU_FIELD_BPP, bpp);
  347. ipu_ch_param_write_field(ch, IPU_FIELD_NPB, npb);
  348. ipu_ch_param_write_field(ch, IPU_FIELD_PFS, 6); /* raw mode */
  349. return 0;
  350. }
  351. EXPORT_SYMBOL_GPL(ipu_cpmem_set_format_passthrough);
  352. void ipu_cpmem_set_yuv_interleaved(struct ipuv3_channel *ch, u32 pixel_format)
  353. {
  354. switch (pixel_format) {
  355. case V4L2_PIX_FMT_UYVY:
  356. ipu_ch_param_write_field(ch, IPU_FIELD_BPP, 3); /* bits/pixel */
  357. ipu_ch_param_write_field(ch, IPU_FIELD_PFS, 0xA);/* pix fmt */
  358. ipu_ch_param_write_field(ch, IPU_FIELD_NPB, 31);/* burst size */
  359. break;
  360. case V4L2_PIX_FMT_YUYV:
  361. ipu_ch_param_write_field(ch, IPU_FIELD_BPP, 3); /* bits/pixel */
  362. ipu_ch_param_write_field(ch, IPU_FIELD_PFS, 0x8);/* pix fmt */
  363. ipu_ch_param_write_field(ch, IPU_FIELD_NPB, 31);/* burst size */
  364. break;
  365. }
  366. }
  367. EXPORT_SYMBOL_GPL(ipu_cpmem_set_yuv_interleaved);
  368. void ipu_cpmem_set_yuv_planar_full(struct ipuv3_channel *ch,
  369. unsigned int uv_stride,
  370. unsigned int u_offset, unsigned int v_offset)
  371. {
  372. ipu_ch_param_write_field(ch, IPU_FIELD_SLUV, uv_stride - 1);
  373. ipu_ch_param_write_field(ch, IPU_FIELD_UBO, u_offset / 8);
  374. ipu_ch_param_write_field(ch, IPU_FIELD_VBO, v_offset / 8);
  375. }
  376. EXPORT_SYMBOL_GPL(ipu_cpmem_set_yuv_planar_full);
  377. static const struct ipu_rgb def_xrgb_32 = {
  378. .red = { .offset = 16, .length = 8, },
  379. .green = { .offset = 8, .length = 8, },
  380. .blue = { .offset = 0, .length = 8, },
  381. .transp = { .offset = 24, .length = 8, },
  382. .bits_per_pixel = 32,
  383. };
  384. static const struct ipu_rgb def_xbgr_32 = {
  385. .red = { .offset = 0, .length = 8, },
  386. .green = { .offset = 8, .length = 8, },
  387. .blue = { .offset = 16, .length = 8, },
  388. .transp = { .offset = 24, .length = 8, },
  389. .bits_per_pixel = 32,
  390. };
  391. static const struct ipu_rgb def_rgbx_32 = {
  392. .red = { .offset = 24, .length = 8, },
  393. .green = { .offset = 16, .length = 8, },
  394. .blue = { .offset = 8, .length = 8, },
  395. .transp = { .offset = 0, .length = 8, },
  396. .bits_per_pixel = 32,
  397. };
  398. static const struct ipu_rgb def_bgrx_32 = {
  399. .red = { .offset = 8, .length = 8, },
  400. .green = { .offset = 16, .length = 8, },
  401. .blue = { .offset = 24, .length = 8, },
  402. .transp = { .offset = 0, .length = 8, },
  403. .bits_per_pixel = 32,
  404. };
  405. static const struct ipu_rgb def_rgb_24 = {
  406. .red = { .offset = 16, .length = 8, },
  407. .green = { .offset = 8, .length = 8, },
  408. .blue = { .offset = 0, .length = 8, },
  409. .transp = { .offset = 0, .length = 0, },
  410. .bits_per_pixel = 24,
  411. };
  412. static const struct ipu_rgb def_bgr_24 = {
  413. .red = { .offset = 0, .length = 8, },
  414. .green = { .offset = 8, .length = 8, },
  415. .blue = { .offset = 16, .length = 8, },
  416. .transp = { .offset = 0, .length = 0, },
  417. .bits_per_pixel = 24,
  418. };
  419. static const struct ipu_rgb def_rgb_16 = {
  420. .red = { .offset = 11, .length = 5, },
  421. .green = { .offset = 5, .length = 6, },
  422. .blue = { .offset = 0, .length = 5, },
  423. .transp = { .offset = 0, .length = 0, },
  424. .bits_per_pixel = 16,
  425. };
  426. static const struct ipu_rgb def_bgr_16 = {
  427. .red = { .offset = 0, .length = 5, },
  428. .green = { .offset = 5, .length = 6, },
  429. .blue = { .offset = 11, .length = 5, },
  430. .transp = { .offset = 0, .length = 0, },
  431. .bits_per_pixel = 16,
  432. };
  433. static const struct ipu_rgb def_argb_16 = {
  434. .red = { .offset = 10, .length = 5, },
  435. .green = { .offset = 5, .length = 5, },
  436. .blue = { .offset = 0, .length = 5, },
  437. .transp = { .offset = 15, .length = 1, },
  438. .bits_per_pixel = 16,
  439. };
  440. static const struct ipu_rgb def_argb_16_4444 = {
  441. .red = { .offset = 8, .length = 4, },
  442. .green = { .offset = 4, .length = 4, },
  443. .blue = { .offset = 0, .length = 4, },
  444. .transp = { .offset = 12, .length = 4, },
  445. .bits_per_pixel = 16,
  446. };
  447. static const struct ipu_rgb def_abgr_16 = {
  448. .red = { .offset = 0, .length = 5, },
  449. .green = { .offset = 5, .length = 5, },
  450. .blue = { .offset = 10, .length = 5, },
  451. .transp = { .offset = 15, .length = 1, },
  452. .bits_per_pixel = 16,
  453. };
  454. static const struct ipu_rgb def_rgba_16 = {
  455. .red = { .offset = 11, .length = 5, },
  456. .green = { .offset = 6, .length = 5, },
  457. .blue = { .offset = 1, .length = 5, },
  458. .transp = { .offset = 0, .length = 1, },
  459. .bits_per_pixel = 16,
  460. };
  461. static const struct ipu_rgb def_bgra_16 = {
  462. .red = { .offset = 1, .length = 5, },
  463. .green = { .offset = 6, .length = 5, },
  464. .blue = { .offset = 11, .length = 5, },
  465. .transp = { .offset = 0, .length = 1, },
  466. .bits_per_pixel = 16,
  467. };
  468. #define Y_OFFSET(pix, x, y) ((x) + pix->width * (y))
  469. #define U_OFFSET(pix, x, y) ((pix->width * pix->height) + \
  470. (pix->width * (y) / 4) + (x) / 2)
  471. #define V_OFFSET(pix, x, y) ((pix->width * pix->height) + \
  472. (pix->width * pix->height / 4) + \
  473. (pix->width * (y) / 4) + (x) / 2)
  474. #define U2_OFFSET(pix, x, y) ((pix->width * pix->height) + \
  475. (pix->width * (y) / 2) + (x) / 2)
  476. #define V2_OFFSET(pix, x, y) ((pix->width * pix->height) + \
  477. (pix->width * pix->height / 2) + \
  478. (pix->width * (y) / 2) + (x) / 2)
  479. #define UV_OFFSET(pix, x, y) ((pix->width * pix->height) + \
  480. (pix->width * (y) / 2) + (x))
  481. #define UV2_OFFSET(pix, x, y) ((pix->width * pix->height) + \
  482. (pix->width * y) + (x))
  483. #define NUM_ALPHA_CHANNELS 7
  484. /* See Table 37-12. Alpha channels mapping. */
  485. static int ipu_channel_albm(int ch_num)
  486. {
  487. switch (ch_num) {
  488. case IPUV3_CHANNEL_G_MEM_IC_PRP_VF: return 0;
  489. case IPUV3_CHANNEL_G_MEM_IC_PP: return 1;
  490. case IPUV3_CHANNEL_MEM_FG_SYNC: return 2;
  491. case IPUV3_CHANNEL_MEM_FG_ASYNC: return 3;
  492. case IPUV3_CHANNEL_MEM_BG_SYNC: return 4;
  493. case IPUV3_CHANNEL_MEM_BG_ASYNC: return 5;
  494. case IPUV3_CHANNEL_MEM_VDI_PLANE1_COMB: return 6;
  495. default:
  496. return -EINVAL;
  497. }
  498. }
  499. static void ipu_cpmem_set_separate_alpha(struct ipuv3_channel *ch)
  500. {
  501. struct ipu_soc *ipu = ch->ipu;
  502. int albm;
  503. u32 val;
  504. albm = ipu_channel_albm(ch->num);
  505. if (albm < 0)
  506. return;
  507. ipu_ch_param_write_field(ch, IPU_FIELD_ALU, 1);
  508. ipu_ch_param_write_field(ch, IPU_FIELD_ALBM, albm);
  509. ipu_ch_param_write_field(ch, IPU_FIELD_CRE, 1);
  510. val = ipu_idmac_read(ipu, IDMAC_SEP_ALPHA);
  511. val |= BIT(ch->num);
  512. ipu_idmac_write(ipu, val, IDMAC_SEP_ALPHA);
  513. }
  514. int ipu_cpmem_set_fmt(struct ipuv3_channel *ch, u32 drm_fourcc)
  515. {
  516. switch (drm_fourcc) {
  517. case DRM_FORMAT_YUV420:
  518. case DRM_FORMAT_YVU420:
  519. /* pix format */
  520. ipu_ch_param_write_field(ch, IPU_FIELD_PFS, 2);
  521. /* burst size */
  522. ipu_ch_param_write_field(ch, IPU_FIELD_NPB, 31);
  523. break;
  524. case DRM_FORMAT_YUV422:
  525. case DRM_FORMAT_YVU422:
  526. /* pix format */
  527. ipu_ch_param_write_field(ch, IPU_FIELD_PFS, 1);
  528. /* burst size */
  529. ipu_ch_param_write_field(ch, IPU_FIELD_NPB, 31);
  530. break;
  531. case DRM_FORMAT_YUV444:
  532. case DRM_FORMAT_YVU444:
  533. /* pix format */
  534. ipu_ch_param_write_field(ch, IPU_FIELD_PFS, 0);
  535. /* burst size */
  536. ipu_ch_param_write_field(ch, IPU_FIELD_NPB, 31);
  537. break;
  538. case DRM_FORMAT_NV12:
  539. /* pix format */
  540. ipu_ch_param_write_field(ch, IPU_FIELD_PFS, 4);
  541. /* burst size */
  542. ipu_ch_param_write_field(ch, IPU_FIELD_NPB, 31);
  543. break;
  544. case DRM_FORMAT_NV16:
  545. /* pix format */
  546. ipu_ch_param_write_field(ch, IPU_FIELD_PFS, 3);
  547. /* burst size */
  548. ipu_ch_param_write_field(ch, IPU_FIELD_NPB, 31);
  549. break;
  550. case DRM_FORMAT_UYVY:
  551. /* bits/pixel */
  552. ipu_ch_param_write_field(ch, IPU_FIELD_BPP, 3);
  553. /* pix format */
  554. ipu_ch_param_write_field(ch, IPU_FIELD_PFS, 0xA);
  555. /* burst size */
  556. ipu_ch_param_write_field(ch, IPU_FIELD_NPB, 31);
  557. break;
  558. case DRM_FORMAT_YUYV:
  559. /* bits/pixel */
  560. ipu_ch_param_write_field(ch, IPU_FIELD_BPP, 3);
  561. /* pix format */
  562. ipu_ch_param_write_field(ch, IPU_FIELD_PFS, 0x8);
  563. /* burst size */
  564. ipu_ch_param_write_field(ch, IPU_FIELD_NPB, 31);
  565. break;
  566. case DRM_FORMAT_ABGR8888:
  567. case DRM_FORMAT_XBGR8888:
  568. ipu_cpmem_set_format_rgb(ch, &def_xbgr_32);
  569. break;
  570. case DRM_FORMAT_ARGB8888:
  571. case DRM_FORMAT_XRGB8888:
  572. ipu_cpmem_set_format_rgb(ch, &def_xrgb_32);
  573. break;
  574. case DRM_FORMAT_RGBA8888:
  575. case DRM_FORMAT_RGBX8888:
  576. case DRM_FORMAT_RGBX8888_A8:
  577. ipu_cpmem_set_format_rgb(ch, &def_rgbx_32);
  578. break;
  579. case DRM_FORMAT_BGRA8888:
  580. case DRM_FORMAT_BGRX8888:
  581. case DRM_FORMAT_BGRX8888_A8:
  582. ipu_cpmem_set_format_rgb(ch, &def_bgrx_32);
  583. break;
  584. case DRM_FORMAT_BGR888:
  585. case DRM_FORMAT_BGR888_A8:
  586. ipu_cpmem_set_format_rgb(ch, &def_bgr_24);
  587. break;
  588. case DRM_FORMAT_RGB888:
  589. case DRM_FORMAT_RGB888_A8:
  590. ipu_cpmem_set_format_rgb(ch, &def_rgb_24);
  591. break;
  592. case DRM_FORMAT_RGB565:
  593. case DRM_FORMAT_RGB565_A8:
  594. ipu_cpmem_set_format_rgb(ch, &def_rgb_16);
  595. break;
  596. case DRM_FORMAT_BGR565:
  597. case DRM_FORMAT_BGR565_A8:
  598. ipu_cpmem_set_format_rgb(ch, &def_bgr_16);
  599. break;
  600. case DRM_FORMAT_ARGB1555:
  601. ipu_cpmem_set_format_rgb(ch, &def_argb_16);
  602. break;
  603. case DRM_FORMAT_ABGR1555:
  604. ipu_cpmem_set_format_rgb(ch, &def_abgr_16);
  605. break;
  606. case DRM_FORMAT_RGBA5551:
  607. ipu_cpmem_set_format_rgb(ch, &def_rgba_16);
  608. break;
  609. case DRM_FORMAT_BGRA5551:
  610. ipu_cpmem_set_format_rgb(ch, &def_bgra_16);
  611. break;
  612. case DRM_FORMAT_ARGB4444:
  613. ipu_cpmem_set_format_rgb(ch, &def_argb_16_4444);
  614. break;
  615. default:
  616. return -EINVAL;
  617. }
  618. switch (drm_fourcc) {
  619. case DRM_FORMAT_RGB565_A8:
  620. case DRM_FORMAT_BGR565_A8:
  621. case DRM_FORMAT_RGB888_A8:
  622. case DRM_FORMAT_BGR888_A8:
  623. case DRM_FORMAT_RGBX8888_A8:
  624. case DRM_FORMAT_BGRX8888_A8:
  625. ipu_ch_param_write_field(ch, IPU_FIELD_WID3, 7);
  626. ipu_cpmem_set_separate_alpha(ch);
  627. break;
  628. default:
  629. break;
  630. }
  631. return 0;
  632. }
  633. EXPORT_SYMBOL_GPL(ipu_cpmem_set_fmt);
  634. int ipu_cpmem_set_image(struct ipuv3_channel *ch, struct ipu_image *image)
  635. {
  636. struct v4l2_pix_format *pix = &image->pix;
  637. int offset, u_offset, v_offset;
  638. int ret = 0;
  639. pr_debug("%s: resolution: %dx%d stride: %d\n",
  640. __func__, pix->width, pix->height,
  641. pix->bytesperline);
  642. ipu_cpmem_set_resolution(ch, image->rect.width, image->rect.height);
  643. ipu_cpmem_set_stride(ch, pix->bytesperline);
  644. ipu_cpmem_set_fmt(ch, v4l2_pix_fmt_to_drm_fourcc(pix->pixelformat));
  645. switch (pix->pixelformat) {
  646. case V4L2_PIX_FMT_YUV420:
  647. offset = Y_OFFSET(pix, image->rect.left, image->rect.top);
  648. u_offset = U_OFFSET(pix, image->rect.left,
  649. image->rect.top) - offset;
  650. v_offset = V_OFFSET(pix, image->rect.left,
  651. image->rect.top) - offset;
  652. ipu_cpmem_set_yuv_planar_full(ch, pix->bytesperline / 2,
  653. u_offset, v_offset);
  654. break;
  655. case V4L2_PIX_FMT_YVU420:
  656. offset = Y_OFFSET(pix, image->rect.left, image->rect.top);
  657. u_offset = U_OFFSET(pix, image->rect.left,
  658. image->rect.top) - offset;
  659. v_offset = V_OFFSET(pix, image->rect.left,
  660. image->rect.top) - offset;
  661. ipu_cpmem_set_yuv_planar_full(ch, pix->bytesperline / 2,
  662. v_offset, u_offset);
  663. break;
  664. case V4L2_PIX_FMT_YUV422P:
  665. offset = Y_OFFSET(pix, image->rect.left, image->rect.top);
  666. u_offset = U2_OFFSET(pix, image->rect.left,
  667. image->rect.top) - offset;
  668. v_offset = V2_OFFSET(pix, image->rect.left,
  669. image->rect.top) - offset;
  670. ipu_cpmem_set_yuv_planar_full(ch, pix->bytesperline / 2,
  671. u_offset, v_offset);
  672. break;
  673. case V4L2_PIX_FMT_NV12:
  674. offset = Y_OFFSET(pix, image->rect.left, image->rect.top);
  675. u_offset = UV_OFFSET(pix, image->rect.left,
  676. image->rect.top) - offset;
  677. v_offset = 0;
  678. ipu_cpmem_set_yuv_planar_full(ch, pix->bytesperline,
  679. u_offset, v_offset);
  680. break;
  681. case V4L2_PIX_FMT_NV16:
  682. offset = Y_OFFSET(pix, image->rect.left, image->rect.top);
  683. u_offset = UV2_OFFSET(pix, image->rect.left,
  684. image->rect.top) - offset;
  685. v_offset = 0;
  686. ipu_cpmem_set_yuv_planar_full(ch, pix->bytesperline,
  687. u_offset, v_offset);
  688. break;
  689. case V4L2_PIX_FMT_UYVY:
  690. case V4L2_PIX_FMT_YUYV:
  691. case V4L2_PIX_FMT_RGB565:
  692. offset = image->rect.left * 2 +
  693. image->rect.top * pix->bytesperline;
  694. break;
  695. case V4L2_PIX_FMT_RGB32:
  696. case V4L2_PIX_FMT_BGR32:
  697. offset = image->rect.left * 4 +
  698. image->rect.top * pix->bytesperline;
  699. break;
  700. case V4L2_PIX_FMT_RGB24:
  701. case V4L2_PIX_FMT_BGR24:
  702. offset = image->rect.left * 3 +
  703. image->rect.top * pix->bytesperline;
  704. break;
  705. case V4L2_PIX_FMT_SBGGR8:
  706. case V4L2_PIX_FMT_SGBRG8:
  707. case V4L2_PIX_FMT_SGRBG8:
  708. case V4L2_PIX_FMT_SRGGB8:
  709. case V4L2_PIX_FMT_GREY:
  710. offset = image->rect.left + image->rect.top * pix->bytesperline;
  711. break;
  712. case V4L2_PIX_FMT_SBGGR16:
  713. case V4L2_PIX_FMT_SGBRG16:
  714. case V4L2_PIX_FMT_SGRBG16:
  715. case V4L2_PIX_FMT_SRGGB16:
  716. case V4L2_PIX_FMT_Y16:
  717. offset = image->rect.left * 2 +
  718. image->rect.top * pix->bytesperline;
  719. break;
  720. default:
  721. /* This should not happen */
  722. WARN_ON(1);
  723. offset = 0;
  724. ret = -EINVAL;
  725. }
  726. ipu_cpmem_set_buffer(ch, 0, image->phys0 + offset);
  727. ipu_cpmem_set_buffer(ch, 1, image->phys1 + offset);
  728. return ret;
  729. }
  730. EXPORT_SYMBOL_GPL(ipu_cpmem_set_image);
  731. void ipu_cpmem_dump(struct ipuv3_channel *ch)
  732. {
  733. struct ipu_ch_param __iomem *p = ipu_get_cpmem(ch);
  734. struct ipu_soc *ipu = ch->ipu;
  735. int chno = ch->num;
  736. dev_dbg(ipu->dev, "ch %d word 0 - %08X %08X %08X %08X %08X\n", chno,
  737. readl(&p->word[0].data[0]),
  738. readl(&p->word[0].data[1]),
  739. readl(&p->word[0].data[2]),
  740. readl(&p->word[0].data[3]),
  741. readl(&p->word[0].data[4]));
  742. dev_dbg(ipu->dev, "ch %d word 1 - %08X %08X %08X %08X %08X\n", chno,
  743. readl(&p->word[1].data[0]),
  744. readl(&p->word[1].data[1]),
  745. readl(&p->word[1].data[2]),
  746. readl(&p->word[1].data[3]),
  747. readl(&p->word[1].data[4]));
  748. dev_dbg(ipu->dev, "PFS 0x%x, ",
  749. ipu_ch_param_read_field(ch, IPU_FIELD_PFS));
  750. dev_dbg(ipu->dev, "BPP 0x%x, ",
  751. ipu_ch_param_read_field(ch, IPU_FIELD_BPP));
  752. dev_dbg(ipu->dev, "NPB 0x%x\n",
  753. ipu_ch_param_read_field(ch, IPU_FIELD_NPB));
  754. dev_dbg(ipu->dev, "FW %d, ",
  755. ipu_ch_param_read_field(ch, IPU_FIELD_FW));
  756. dev_dbg(ipu->dev, "FH %d, ",
  757. ipu_ch_param_read_field(ch, IPU_FIELD_FH));
  758. dev_dbg(ipu->dev, "EBA0 0x%x\n",
  759. ipu_ch_param_read_field(ch, IPU_FIELD_EBA0) << 3);
  760. dev_dbg(ipu->dev, "EBA1 0x%x\n",
  761. ipu_ch_param_read_field(ch, IPU_FIELD_EBA1) << 3);
  762. dev_dbg(ipu->dev, "Stride %d\n",
  763. ipu_ch_param_read_field(ch, IPU_FIELD_SL));
  764. dev_dbg(ipu->dev, "scan_order %d\n",
  765. ipu_ch_param_read_field(ch, IPU_FIELD_SO));
  766. dev_dbg(ipu->dev, "uv_stride %d\n",
  767. ipu_ch_param_read_field(ch, IPU_FIELD_SLUV));
  768. dev_dbg(ipu->dev, "u_offset 0x%x\n",
  769. ipu_ch_param_read_field(ch, IPU_FIELD_UBO) << 3);
  770. dev_dbg(ipu->dev, "v_offset 0x%x\n",
  771. ipu_ch_param_read_field(ch, IPU_FIELD_VBO) << 3);
  772. dev_dbg(ipu->dev, "Width0 %d+1, ",
  773. ipu_ch_param_read_field(ch, IPU_FIELD_WID0));
  774. dev_dbg(ipu->dev, "Width1 %d+1, ",
  775. ipu_ch_param_read_field(ch, IPU_FIELD_WID1));
  776. dev_dbg(ipu->dev, "Width2 %d+1, ",
  777. ipu_ch_param_read_field(ch, IPU_FIELD_WID2));
  778. dev_dbg(ipu->dev, "Width3 %d+1, ",
  779. ipu_ch_param_read_field(ch, IPU_FIELD_WID3));
  780. dev_dbg(ipu->dev, "Offset0 %d, ",
  781. ipu_ch_param_read_field(ch, IPU_FIELD_OFS0));
  782. dev_dbg(ipu->dev, "Offset1 %d, ",
  783. ipu_ch_param_read_field(ch, IPU_FIELD_OFS1));
  784. dev_dbg(ipu->dev, "Offset2 %d, ",
  785. ipu_ch_param_read_field(ch, IPU_FIELD_OFS2));
  786. dev_dbg(ipu->dev, "Offset3 %d\n",
  787. ipu_ch_param_read_field(ch, IPU_FIELD_OFS3));
  788. }
  789. EXPORT_SYMBOL_GPL(ipu_cpmem_dump);
  790. int ipu_cpmem_init(struct ipu_soc *ipu, struct device *dev, unsigned long base)
  791. {
  792. struct ipu_cpmem *cpmem;
  793. cpmem = devm_kzalloc(dev, sizeof(*cpmem), GFP_KERNEL);
  794. if (!cpmem)
  795. return -ENOMEM;
  796. ipu->cpmem_priv = cpmem;
  797. spin_lock_init(&cpmem->lock);
  798. cpmem->base = devm_ioremap(dev, base, SZ_128K);
  799. if (!cpmem->base)
  800. return -ENOMEM;
  801. dev_dbg(dev, "CPMEM base: 0x%08lx remapped to %p\n",
  802. base, cpmem->base);
  803. cpmem->ipu = ipu;
  804. return 0;
  805. }
  806. void ipu_cpmem_exit(struct ipu_soc *ipu)
  807. {
  808. }