ltdc.c 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (C) STMicroelectronics SA 2017
  4. *
  5. * Authors: Philippe Cornu <philippe.cornu@st.com>
  6. * Yannick Fertre <yannick.fertre@st.com>
  7. * Fabien Dessenne <fabien.dessenne@st.com>
  8. * Mickael Reulier <mickael.reulier@st.com>
  9. */
  10. #include <linux/clk.h>
  11. #include <linux/component.h>
  12. #include <linux/of_address.h>
  13. #include <linux/of_graph.h>
  14. #include <linux/reset.h>
  15. #include <drm/drm_atomic.h>
  16. #include <drm/drm_atomic_helper.h>
  17. #include <drm/drm_crtc_helper.h>
  18. #include <drm/drm_fb_cma_helper.h>
  19. #include <drm/drm_gem_cma_helper.h>
  20. #include <drm/drm_of.h>
  21. #include <drm/drm_bridge.h>
  22. #include <drm/drm_plane_helper.h>
  23. #include <video/videomode.h>
  24. #include "ltdc.h"
  25. #define NB_CRTC 1
  26. #define CRTC_MASK GENMASK(NB_CRTC - 1, 0)
  27. #define MAX_IRQ 4
  28. #define MAX_ENDPOINTS 2
  29. #define HWVER_10200 0x010200
  30. #define HWVER_10300 0x010300
  31. #define HWVER_20101 0x020101
  32. /*
  33. * The address of some registers depends on the HW version: such registers have
  34. * an extra offset specified with reg_ofs.
  35. */
  36. #define REG_OFS_NONE 0
  37. #define REG_OFS_4 4 /* Insertion of "Layer Conf. 2" reg */
  38. #define REG_OFS (ldev->caps.reg_ofs)
  39. #define LAY_OFS 0x80 /* Register Offset between 2 layers */
  40. /* Global register offsets */
  41. #define LTDC_IDR 0x0000 /* IDentification */
  42. #define LTDC_LCR 0x0004 /* Layer Count */
  43. #define LTDC_SSCR 0x0008 /* Synchronization Size Configuration */
  44. #define LTDC_BPCR 0x000C /* Back Porch Configuration */
  45. #define LTDC_AWCR 0x0010 /* Active Width Configuration */
  46. #define LTDC_TWCR 0x0014 /* Total Width Configuration */
  47. #define LTDC_GCR 0x0018 /* Global Control */
  48. #define LTDC_GC1R 0x001C /* Global Configuration 1 */
  49. #define LTDC_GC2R 0x0020 /* Global Configuration 2 */
  50. #define LTDC_SRCR 0x0024 /* Shadow Reload Configuration */
  51. #define LTDC_GACR 0x0028 /* GAmma Correction */
  52. #define LTDC_BCCR 0x002C /* Background Color Configuration */
  53. #define LTDC_IER 0x0034 /* Interrupt Enable */
  54. #define LTDC_ISR 0x0038 /* Interrupt Status */
  55. #define LTDC_ICR 0x003C /* Interrupt Clear */
  56. #define LTDC_LIPCR 0x0040 /* Line Interrupt Position Conf. */
  57. #define LTDC_CPSR 0x0044 /* Current Position Status */
  58. #define LTDC_CDSR 0x0048 /* Current Display Status */
  59. /* Layer register offsets */
  60. #define LTDC_L1LC1R (0x80) /* L1 Layer Configuration 1 */
  61. #define LTDC_L1LC2R (0x84) /* L1 Layer Configuration 2 */
  62. #define LTDC_L1CR (0x84 + REG_OFS)/* L1 Control */
  63. #define LTDC_L1WHPCR (0x88 + REG_OFS)/* L1 Window Hor Position Config */
  64. #define LTDC_L1WVPCR (0x8C + REG_OFS)/* L1 Window Vert Position Config */
  65. #define LTDC_L1CKCR (0x90 + REG_OFS)/* L1 Color Keying Configuration */
  66. #define LTDC_L1PFCR (0x94 + REG_OFS)/* L1 Pixel Format Configuration */
  67. #define LTDC_L1CACR (0x98 + REG_OFS)/* L1 Constant Alpha Config */
  68. #define LTDC_L1DCCR (0x9C + REG_OFS)/* L1 Default Color Configuration */
  69. #define LTDC_L1BFCR (0xA0 + REG_OFS)/* L1 Blend Factors Configuration */
  70. #define LTDC_L1FBBCR (0xA4 + REG_OFS)/* L1 FrameBuffer Bus Control */
  71. #define LTDC_L1AFBCR (0xA8 + REG_OFS)/* L1 AuxFB Control */
  72. #define LTDC_L1CFBAR (0xAC + REG_OFS)/* L1 Color FrameBuffer Address */
  73. #define LTDC_L1CFBLR (0xB0 + REG_OFS)/* L1 Color FrameBuffer Length */
  74. #define LTDC_L1CFBLNR (0xB4 + REG_OFS)/* L1 Color FrameBuffer Line Nb */
  75. #define LTDC_L1AFBAR (0xB8 + REG_OFS)/* L1 AuxFB Address */
  76. #define LTDC_L1AFBLR (0xBC + REG_OFS)/* L1 AuxFB Length */
  77. #define LTDC_L1AFBLNR (0xC0 + REG_OFS)/* L1 AuxFB Line Number */
  78. #define LTDC_L1CLUTWR (0xC4 + REG_OFS)/* L1 CLUT Write */
  79. #define LTDC_L1YS1R (0xE0 + REG_OFS)/* L1 YCbCr Scale 1 */
  80. #define LTDC_L1YS2R (0xE4 + REG_OFS)/* L1 YCbCr Scale 2 */
  81. /* Bit definitions */
  82. #define SSCR_VSH GENMASK(10, 0) /* Vertical Synchronization Height */
  83. #define SSCR_HSW GENMASK(27, 16) /* Horizontal Synchronization Width */
  84. #define BPCR_AVBP GENMASK(10, 0) /* Accumulated Vertical Back Porch */
  85. #define BPCR_AHBP GENMASK(27, 16) /* Accumulated Horizontal Back Porch */
  86. #define AWCR_AAH GENMASK(10, 0) /* Accumulated Active Height */
  87. #define AWCR_AAW GENMASK(27, 16) /* Accumulated Active Width */
  88. #define TWCR_TOTALH GENMASK(10, 0) /* TOTAL Height */
  89. #define TWCR_TOTALW GENMASK(27, 16) /* TOTAL Width */
  90. #define GCR_LTDCEN BIT(0) /* LTDC ENable */
  91. #define GCR_DEN BIT(16) /* Dither ENable */
  92. #define GCR_PCPOL BIT(28) /* Pixel Clock POLarity-Inverted */
  93. #define GCR_DEPOL BIT(29) /* Data Enable POLarity-High */
  94. #define GCR_VSPOL BIT(30) /* Vertical Synchro POLarity-High */
  95. #define GCR_HSPOL BIT(31) /* Horizontal Synchro POLarity-High */
  96. #define GC1R_WBCH GENMASK(3, 0) /* Width of Blue CHannel output */
  97. #define GC1R_WGCH GENMASK(7, 4) /* Width of Green Channel output */
  98. #define GC1R_WRCH GENMASK(11, 8) /* Width of Red Channel output */
  99. #define GC1R_PBEN BIT(12) /* Precise Blending ENable */
  100. #define GC1R_DT GENMASK(15, 14) /* Dithering Technique */
  101. #define GC1R_GCT GENMASK(19, 17) /* Gamma Correction Technique */
  102. #define GC1R_SHREN BIT(21) /* SHadow Registers ENabled */
  103. #define GC1R_BCP BIT(22) /* Background Colour Programmable */
  104. #define GC1R_BBEN BIT(23) /* Background Blending ENabled */
  105. #define GC1R_LNIP BIT(24) /* Line Number IRQ Position */
  106. #define GC1R_TP BIT(25) /* Timing Programmable */
  107. #define GC1R_IPP BIT(26) /* IRQ Polarity Programmable */
  108. #define GC1R_SPP BIT(27) /* Sync Polarity Programmable */
  109. #define GC1R_DWP BIT(28) /* Dither Width Programmable */
  110. #define GC1R_STREN BIT(29) /* STatus Registers ENabled */
  111. #define GC1R_BMEN BIT(31) /* Blind Mode ENabled */
  112. #define GC2R_EDCA BIT(0) /* External Display Control Ability */
  113. #define GC2R_STSAEN BIT(1) /* Slave Timing Sync Ability ENabled */
  114. #define GC2R_DVAEN BIT(2) /* Dual-View Ability ENabled */
  115. #define GC2R_DPAEN BIT(3) /* Dual-Port Ability ENabled */
  116. #define GC2R_BW GENMASK(6, 4) /* Bus Width (log2 of nb of bytes) */
  117. #define GC2R_EDCEN BIT(7) /* External Display Control ENabled */
  118. #define SRCR_IMR BIT(0) /* IMmediate Reload */
  119. #define SRCR_VBR BIT(1) /* Vertical Blanking Reload */
  120. #define BCCR_BCBLACK 0x00 /* Background Color BLACK */
  121. #define BCCR_BCBLUE GENMASK(7, 0) /* Background Color BLUE */
  122. #define BCCR_BCGREEN GENMASK(15, 8) /* Background Color GREEN */
  123. #define BCCR_BCRED GENMASK(23, 16) /* Background Color RED */
  124. #define BCCR_BCWHITE GENMASK(23, 0) /* Background Color WHITE */
  125. #define IER_LIE BIT(0) /* Line Interrupt Enable */
  126. #define IER_FUIE BIT(1) /* Fifo Underrun Interrupt Enable */
  127. #define IER_TERRIE BIT(2) /* Transfer ERRor Interrupt Enable */
  128. #define IER_RRIE BIT(3) /* Register Reload Interrupt enable */
  129. #define ISR_LIF BIT(0) /* Line Interrupt Flag */
  130. #define ISR_FUIF BIT(1) /* Fifo Underrun Interrupt Flag */
  131. #define ISR_TERRIF BIT(2) /* Transfer ERRor Interrupt Flag */
  132. #define ISR_RRIF BIT(3) /* Register Reload Interrupt Flag */
  133. #define LXCR_LEN BIT(0) /* Layer ENable */
  134. #define LXCR_COLKEN BIT(1) /* Color Keying Enable */
  135. #define LXCR_CLUTEN BIT(4) /* Color Look-Up Table ENable */
  136. #define LXWHPCR_WHSTPOS GENMASK(11, 0) /* Window Horizontal StarT POSition */
  137. #define LXWHPCR_WHSPPOS GENMASK(27, 16) /* Window Horizontal StoP POSition */
  138. #define LXWVPCR_WVSTPOS GENMASK(10, 0) /* Window Vertical StarT POSition */
  139. #define LXWVPCR_WVSPPOS GENMASK(26, 16) /* Window Vertical StoP POSition */
  140. #define LXPFCR_PF GENMASK(2, 0) /* Pixel Format */
  141. #define LXCACR_CONSTA GENMASK(7, 0) /* CONSTant Alpha */
  142. #define LXBFCR_BF2 GENMASK(2, 0) /* Blending Factor 2 */
  143. #define LXBFCR_BF1 GENMASK(10, 8) /* Blending Factor 1 */
  144. #define LXCFBLR_CFBLL GENMASK(12, 0) /* Color Frame Buffer Line Length */
  145. #define LXCFBLR_CFBP GENMASK(28, 16) /* Color Frame Buffer Pitch in bytes */
  146. #define LXCFBLNR_CFBLN GENMASK(10, 0) /* Color Frame Buffer Line Number */
  147. #define CLUT_SIZE 256
  148. #define CONSTA_MAX 0xFF /* CONSTant Alpha MAX= 1.0 */
  149. #define BF1_PAXCA 0x600 /* Pixel Alpha x Constant Alpha */
  150. #define BF1_CA 0x400 /* Constant Alpha */
  151. #define BF2_1PAXCA 0x007 /* 1 - (Pixel Alpha x Constant Alpha) */
  152. #define BF2_1CA 0x005 /* 1 - Constant Alpha */
  153. #define NB_PF 8 /* Max nb of HW pixel format */
  154. enum ltdc_pix_fmt {
  155. PF_NONE,
  156. /* RGB formats */
  157. PF_ARGB8888, /* ARGB [32 bits] */
  158. PF_RGBA8888, /* RGBA [32 bits] */
  159. PF_RGB888, /* RGB [24 bits] */
  160. PF_RGB565, /* RGB [16 bits] */
  161. PF_ARGB1555, /* ARGB A:1 bit RGB:15 bits [16 bits] */
  162. PF_ARGB4444, /* ARGB A:4 bits R/G/B: 4 bits each [16 bits] */
  163. /* Indexed formats */
  164. PF_L8, /* Indexed 8 bits [8 bits] */
  165. PF_AL44, /* Alpha:4 bits + indexed 4 bits [8 bits] */
  166. PF_AL88 /* Alpha:8 bits + indexed 8 bits [16 bits] */
  167. };
  168. /* The index gives the encoding of the pixel format for an HW version */
  169. static const enum ltdc_pix_fmt ltdc_pix_fmt_a0[NB_PF] = {
  170. PF_ARGB8888, /* 0x00 */
  171. PF_RGB888, /* 0x01 */
  172. PF_RGB565, /* 0x02 */
  173. PF_ARGB1555, /* 0x03 */
  174. PF_ARGB4444, /* 0x04 */
  175. PF_L8, /* 0x05 */
  176. PF_AL44, /* 0x06 */
  177. PF_AL88 /* 0x07 */
  178. };
  179. static const enum ltdc_pix_fmt ltdc_pix_fmt_a1[NB_PF] = {
  180. PF_ARGB8888, /* 0x00 */
  181. PF_RGB888, /* 0x01 */
  182. PF_RGB565, /* 0x02 */
  183. PF_RGBA8888, /* 0x03 */
  184. PF_AL44, /* 0x04 */
  185. PF_L8, /* 0x05 */
  186. PF_ARGB1555, /* 0x06 */
  187. PF_ARGB4444 /* 0x07 */
  188. };
  189. static inline u32 reg_read(void __iomem *base, u32 reg)
  190. {
  191. return readl_relaxed(base + reg);
  192. }
  193. static inline void reg_write(void __iomem *base, u32 reg, u32 val)
  194. {
  195. writel_relaxed(val, base + reg);
  196. }
  197. static inline void reg_set(void __iomem *base, u32 reg, u32 mask)
  198. {
  199. reg_write(base, reg, reg_read(base, reg) | mask);
  200. }
  201. static inline void reg_clear(void __iomem *base, u32 reg, u32 mask)
  202. {
  203. reg_write(base, reg, reg_read(base, reg) & ~mask);
  204. }
  205. static inline void reg_update_bits(void __iomem *base, u32 reg, u32 mask,
  206. u32 val)
  207. {
  208. reg_write(base, reg, (reg_read(base, reg) & ~mask) | val);
  209. }
  210. static inline struct ltdc_device *crtc_to_ltdc(struct drm_crtc *crtc)
  211. {
  212. return (struct ltdc_device *)crtc->dev->dev_private;
  213. }
  214. static inline struct ltdc_device *plane_to_ltdc(struct drm_plane *plane)
  215. {
  216. return (struct ltdc_device *)plane->dev->dev_private;
  217. }
  218. static inline struct ltdc_device *encoder_to_ltdc(struct drm_encoder *enc)
  219. {
  220. return (struct ltdc_device *)enc->dev->dev_private;
  221. }
  222. static inline enum ltdc_pix_fmt to_ltdc_pixelformat(u32 drm_fmt)
  223. {
  224. enum ltdc_pix_fmt pf;
  225. switch (drm_fmt) {
  226. case DRM_FORMAT_ARGB8888:
  227. case DRM_FORMAT_XRGB8888:
  228. pf = PF_ARGB8888;
  229. break;
  230. case DRM_FORMAT_RGBA8888:
  231. case DRM_FORMAT_RGBX8888:
  232. pf = PF_RGBA8888;
  233. break;
  234. case DRM_FORMAT_RGB888:
  235. pf = PF_RGB888;
  236. break;
  237. case DRM_FORMAT_RGB565:
  238. pf = PF_RGB565;
  239. break;
  240. case DRM_FORMAT_ARGB1555:
  241. case DRM_FORMAT_XRGB1555:
  242. pf = PF_ARGB1555;
  243. break;
  244. case DRM_FORMAT_ARGB4444:
  245. case DRM_FORMAT_XRGB4444:
  246. pf = PF_ARGB4444;
  247. break;
  248. case DRM_FORMAT_C8:
  249. pf = PF_L8;
  250. break;
  251. default:
  252. pf = PF_NONE;
  253. break;
  254. /* Note: There are no DRM_FORMAT for AL44 and AL88 */
  255. }
  256. return pf;
  257. }
  258. static inline u32 to_drm_pixelformat(enum ltdc_pix_fmt pf)
  259. {
  260. switch (pf) {
  261. case PF_ARGB8888:
  262. return DRM_FORMAT_ARGB8888;
  263. case PF_RGBA8888:
  264. return DRM_FORMAT_RGBA8888;
  265. case PF_RGB888:
  266. return DRM_FORMAT_RGB888;
  267. case PF_RGB565:
  268. return DRM_FORMAT_RGB565;
  269. case PF_ARGB1555:
  270. return DRM_FORMAT_ARGB1555;
  271. case PF_ARGB4444:
  272. return DRM_FORMAT_ARGB4444;
  273. case PF_L8:
  274. return DRM_FORMAT_C8;
  275. case PF_AL44: /* No DRM support */
  276. case PF_AL88: /* No DRM support */
  277. case PF_NONE:
  278. default:
  279. return 0;
  280. }
  281. }
  282. static inline u32 get_pixelformat_without_alpha(u32 drm)
  283. {
  284. switch (drm) {
  285. case DRM_FORMAT_ARGB4444:
  286. return DRM_FORMAT_XRGB4444;
  287. case DRM_FORMAT_RGBA4444:
  288. return DRM_FORMAT_RGBX4444;
  289. case DRM_FORMAT_ARGB1555:
  290. return DRM_FORMAT_XRGB1555;
  291. case DRM_FORMAT_RGBA5551:
  292. return DRM_FORMAT_RGBX5551;
  293. case DRM_FORMAT_ARGB8888:
  294. return DRM_FORMAT_XRGB8888;
  295. case DRM_FORMAT_RGBA8888:
  296. return DRM_FORMAT_RGBX8888;
  297. default:
  298. return 0;
  299. }
  300. }
  301. static irqreturn_t ltdc_irq_thread(int irq, void *arg)
  302. {
  303. struct drm_device *ddev = arg;
  304. struct ltdc_device *ldev = ddev->dev_private;
  305. struct drm_crtc *crtc = drm_crtc_from_index(ddev, 0);
  306. /* Line IRQ : trigger the vblank event */
  307. if (ldev->irq_status & ISR_LIF)
  308. drm_crtc_handle_vblank(crtc);
  309. /* Save FIFO Underrun & Transfer Error status */
  310. mutex_lock(&ldev->err_lock);
  311. if (ldev->irq_status & ISR_FUIF)
  312. ldev->error_status |= ISR_FUIF;
  313. if (ldev->irq_status & ISR_TERRIF)
  314. ldev->error_status |= ISR_TERRIF;
  315. mutex_unlock(&ldev->err_lock);
  316. return IRQ_HANDLED;
  317. }
  318. static irqreturn_t ltdc_irq(int irq, void *arg)
  319. {
  320. struct drm_device *ddev = arg;
  321. struct ltdc_device *ldev = ddev->dev_private;
  322. /* Read & Clear the interrupt status */
  323. ldev->irq_status = reg_read(ldev->regs, LTDC_ISR);
  324. reg_write(ldev->regs, LTDC_ICR, ldev->irq_status);
  325. return IRQ_WAKE_THREAD;
  326. }
  327. /*
  328. * DRM_CRTC
  329. */
  330. static void ltdc_crtc_update_clut(struct drm_crtc *crtc)
  331. {
  332. struct ltdc_device *ldev = crtc_to_ltdc(crtc);
  333. struct drm_color_lut *lut;
  334. u32 val;
  335. int i;
  336. if (!crtc->state->color_mgmt_changed || !crtc->state->gamma_lut)
  337. return;
  338. lut = (struct drm_color_lut *)crtc->state->gamma_lut->data;
  339. for (i = 0; i < CLUT_SIZE; i++, lut++) {
  340. val = ((lut->red << 8) & 0xff0000) | (lut->green & 0xff00) |
  341. (lut->blue >> 8) | (i << 24);
  342. reg_write(ldev->regs, LTDC_L1CLUTWR, val);
  343. }
  344. }
  345. static void ltdc_crtc_atomic_enable(struct drm_crtc *crtc,
  346. struct drm_crtc_state *old_state)
  347. {
  348. struct ltdc_device *ldev = crtc_to_ltdc(crtc);
  349. DRM_DEBUG_DRIVER("\n");
  350. /* Sets the background color value */
  351. reg_write(ldev->regs, LTDC_BCCR, BCCR_BCBLACK);
  352. /* Enable IRQ */
  353. reg_set(ldev->regs, LTDC_IER, IER_RRIE | IER_FUIE | IER_TERRIE);
  354. /* Immediately commit the planes */
  355. reg_set(ldev->regs, LTDC_SRCR, SRCR_IMR);
  356. /* Enable LTDC */
  357. reg_set(ldev->regs, LTDC_GCR, GCR_LTDCEN);
  358. drm_crtc_vblank_on(crtc);
  359. }
  360. static void ltdc_crtc_atomic_disable(struct drm_crtc *crtc,
  361. struct drm_crtc_state *old_state)
  362. {
  363. struct ltdc_device *ldev = crtc_to_ltdc(crtc);
  364. DRM_DEBUG_DRIVER("\n");
  365. drm_crtc_vblank_off(crtc);
  366. /* disable LTDC */
  367. reg_clear(ldev->regs, LTDC_GCR, GCR_LTDCEN);
  368. /* disable IRQ */
  369. reg_clear(ldev->regs, LTDC_IER, IER_RRIE | IER_FUIE | IER_TERRIE);
  370. /* immediately commit disable of layers before switching off LTDC */
  371. reg_set(ldev->regs, LTDC_SRCR, SRCR_IMR);
  372. }
  373. #define CLK_TOLERANCE_HZ 50
  374. static enum drm_mode_status
  375. ltdc_crtc_mode_valid(struct drm_crtc *crtc,
  376. const struct drm_display_mode *mode)
  377. {
  378. struct ltdc_device *ldev = crtc_to_ltdc(crtc);
  379. int target = mode->clock * 1000;
  380. int target_min = target - CLK_TOLERANCE_HZ;
  381. int target_max = target + CLK_TOLERANCE_HZ;
  382. int result;
  383. /*
  384. * Accept all "preferred" modes:
  385. * - this is important for panels because panel clock tolerances are
  386. * bigger than hdmi ones and there is no reason to not accept them
  387. * (the fps may vary a little but it is not a problem).
  388. * - the hdmi preferred mode will be accepted too, but userland will
  389. * be able to use others hdmi "valid" modes if necessary.
  390. */
  391. if (mode->type & DRM_MODE_TYPE_PREFERRED)
  392. return MODE_OK;
  393. result = clk_round_rate(ldev->pixel_clk, target);
  394. DRM_DEBUG_DRIVER("clk rate target %d, available %d\n", target, result);
  395. /*
  396. * Filter modes according to the clock value, particularly useful for
  397. * hdmi modes that require precise pixel clocks.
  398. */
  399. if (result < target_min || result > target_max)
  400. return MODE_CLOCK_RANGE;
  401. return MODE_OK;
  402. }
  403. static bool ltdc_crtc_mode_fixup(struct drm_crtc *crtc,
  404. const struct drm_display_mode *mode,
  405. struct drm_display_mode *adjusted_mode)
  406. {
  407. struct ltdc_device *ldev = crtc_to_ltdc(crtc);
  408. int rate = mode->clock * 1000;
  409. /*
  410. * TODO clk_round_rate() does not work yet. When ready, it can
  411. * be used instead of clk_set_rate() then clk_get_rate().
  412. */
  413. clk_disable(ldev->pixel_clk);
  414. if (clk_set_rate(ldev->pixel_clk, rate) < 0) {
  415. DRM_ERROR("Cannot set rate (%dHz) for pixel clk\n", rate);
  416. return false;
  417. }
  418. clk_enable(ldev->pixel_clk);
  419. adjusted_mode->clock = clk_get_rate(ldev->pixel_clk) / 1000;
  420. return true;
  421. }
  422. static void ltdc_crtc_mode_set_nofb(struct drm_crtc *crtc)
  423. {
  424. struct ltdc_device *ldev = crtc_to_ltdc(crtc);
  425. struct drm_display_mode *mode = &crtc->state->adjusted_mode;
  426. struct videomode vm;
  427. u32 hsync, vsync, accum_hbp, accum_vbp, accum_act_w, accum_act_h;
  428. u32 total_width, total_height;
  429. u32 val;
  430. drm_display_mode_to_videomode(mode, &vm);
  431. DRM_DEBUG_DRIVER("CRTC:%d mode:%s\n", crtc->base.id, mode->name);
  432. DRM_DEBUG_DRIVER("Video mode: %dx%d", vm.hactive, vm.vactive);
  433. DRM_DEBUG_DRIVER(" hfp %d hbp %d hsl %d vfp %d vbp %d vsl %d\n",
  434. vm.hfront_porch, vm.hback_porch, vm.hsync_len,
  435. vm.vfront_porch, vm.vback_porch, vm.vsync_len);
  436. /* Convert video timings to ltdc timings */
  437. hsync = vm.hsync_len - 1;
  438. vsync = vm.vsync_len - 1;
  439. accum_hbp = hsync + vm.hback_porch;
  440. accum_vbp = vsync + vm.vback_porch;
  441. accum_act_w = accum_hbp + vm.hactive;
  442. accum_act_h = accum_vbp + vm.vactive;
  443. total_width = accum_act_w + vm.hfront_porch;
  444. total_height = accum_act_h + vm.vfront_porch;
  445. /* Configures the HS, VS, DE and PC polarities. Default Active Low */
  446. val = 0;
  447. if (vm.flags & DISPLAY_FLAGS_HSYNC_HIGH)
  448. val |= GCR_HSPOL;
  449. if (vm.flags & DISPLAY_FLAGS_VSYNC_HIGH)
  450. val |= GCR_VSPOL;
  451. if (vm.flags & DISPLAY_FLAGS_DE_HIGH)
  452. val |= GCR_DEPOL;
  453. if (vm.flags & DISPLAY_FLAGS_PIXDATA_NEGEDGE)
  454. val |= GCR_PCPOL;
  455. reg_update_bits(ldev->regs, LTDC_GCR,
  456. GCR_HSPOL | GCR_VSPOL | GCR_DEPOL | GCR_PCPOL, val);
  457. /* Set Synchronization size */
  458. val = (hsync << 16) | vsync;
  459. reg_update_bits(ldev->regs, LTDC_SSCR, SSCR_VSH | SSCR_HSW, val);
  460. /* Set Accumulated Back porch */
  461. val = (accum_hbp << 16) | accum_vbp;
  462. reg_update_bits(ldev->regs, LTDC_BPCR, BPCR_AVBP | BPCR_AHBP, val);
  463. /* Set Accumulated Active Width */
  464. val = (accum_act_w << 16) | accum_act_h;
  465. reg_update_bits(ldev->regs, LTDC_AWCR, AWCR_AAW | AWCR_AAH, val);
  466. /* Set total width & height */
  467. val = (total_width << 16) | total_height;
  468. reg_update_bits(ldev->regs, LTDC_TWCR, TWCR_TOTALH | TWCR_TOTALW, val);
  469. reg_write(ldev->regs, LTDC_LIPCR, (accum_act_h + 1));
  470. }
  471. static void ltdc_crtc_atomic_flush(struct drm_crtc *crtc,
  472. struct drm_crtc_state *old_crtc_state)
  473. {
  474. struct ltdc_device *ldev = crtc_to_ltdc(crtc);
  475. struct drm_pending_vblank_event *event = crtc->state->event;
  476. DRM_DEBUG_ATOMIC("\n");
  477. ltdc_crtc_update_clut(crtc);
  478. /* Commit shadow registers = update planes at next vblank */
  479. reg_set(ldev->regs, LTDC_SRCR, SRCR_VBR);
  480. if (event) {
  481. crtc->state->event = NULL;
  482. spin_lock_irq(&crtc->dev->event_lock);
  483. if (drm_crtc_vblank_get(crtc) == 0)
  484. drm_crtc_arm_vblank_event(crtc, event);
  485. else
  486. drm_crtc_send_vblank_event(crtc, event);
  487. spin_unlock_irq(&crtc->dev->event_lock);
  488. }
  489. }
  490. static const struct drm_crtc_helper_funcs ltdc_crtc_helper_funcs = {
  491. .mode_valid = ltdc_crtc_mode_valid,
  492. .mode_fixup = ltdc_crtc_mode_fixup,
  493. .mode_set_nofb = ltdc_crtc_mode_set_nofb,
  494. .atomic_flush = ltdc_crtc_atomic_flush,
  495. .atomic_enable = ltdc_crtc_atomic_enable,
  496. .atomic_disable = ltdc_crtc_atomic_disable,
  497. };
  498. static int ltdc_crtc_enable_vblank(struct drm_crtc *crtc)
  499. {
  500. struct ltdc_device *ldev = crtc_to_ltdc(crtc);
  501. DRM_DEBUG_DRIVER("\n");
  502. reg_set(ldev->regs, LTDC_IER, IER_LIE);
  503. return 0;
  504. }
  505. static void ltdc_crtc_disable_vblank(struct drm_crtc *crtc)
  506. {
  507. struct ltdc_device *ldev = crtc_to_ltdc(crtc);
  508. DRM_DEBUG_DRIVER("\n");
  509. reg_clear(ldev->regs, LTDC_IER, IER_LIE);
  510. }
  511. static const struct drm_crtc_funcs ltdc_crtc_funcs = {
  512. .destroy = drm_crtc_cleanup,
  513. .set_config = drm_atomic_helper_set_config,
  514. .page_flip = drm_atomic_helper_page_flip,
  515. .reset = drm_atomic_helper_crtc_reset,
  516. .atomic_duplicate_state = drm_atomic_helper_crtc_duplicate_state,
  517. .atomic_destroy_state = drm_atomic_helper_crtc_destroy_state,
  518. .enable_vblank = ltdc_crtc_enable_vblank,
  519. .disable_vblank = ltdc_crtc_disable_vblank,
  520. .gamma_set = drm_atomic_helper_legacy_gamma_set,
  521. };
  522. /*
  523. * DRM_PLANE
  524. */
  525. static int ltdc_plane_atomic_check(struct drm_plane *plane,
  526. struct drm_plane_state *state)
  527. {
  528. struct drm_framebuffer *fb = state->fb;
  529. u32 src_x, src_y, src_w, src_h;
  530. DRM_DEBUG_DRIVER("\n");
  531. if (!fb)
  532. return 0;
  533. /* convert src_ from 16:16 format */
  534. src_x = state->src_x >> 16;
  535. src_y = state->src_y >> 16;
  536. src_w = state->src_w >> 16;
  537. src_h = state->src_h >> 16;
  538. /* Reject scaling */
  539. if (src_w != state->crtc_w || src_h != state->crtc_h) {
  540. DRM_ERROR("Scaling is not supported");
  541. return -EINVAL;
  542. }
  543. return 0;
  544. }
  545. static void ltdc_plane_atomic_update(struct drm_plane *plane,
  546. struct drm_plane_state *oldstate)
  547. {
  548. struct ltdc_device *ldev = plane_to_ltdc(plane);
  549. struct drm_plane_state *state = plane->state;
  550. struct drm_framebuffer *fb = state->fb;
  551. u32 lofs = plane->index * LAY_OFS;
  552. u32 x0 = state->crtc_x;
  553. u32 x1 = state->crtc_x + state->crtc_w - 1;
  554. u32 y0 = state->crtc_y;
  555. u32 y1 = state->crtc_y + state->crtc_h - 1;
  556. u32 src_x, src_y, src_w, src_h;
  557. u32 val, pitch_in_bytes, line_length, paddr, ahbp, avbp, bpcr;
  558. enum ltdc_pix_fmt pf;
  559. if (!state->crtc || !fb) {
  560. DRM_DEBUG_DRIVER("fb or crtc NULL");
  561. return;
  562. }
  563. /* convert src_ from 16:16 format */
  564. src_x = state->src_x >> 16;
  565. src_y = state->src_y >> 16;
  566. src_w = state->src_w >> 16;
  567. src_h = state->src_h >> 16;
  568. DRM_DEBUG_DRIVER("plane:%d fb:%d (%dx%d)@(%d,%d) -> (%dx%d)@(%d,%d)\n",
  569. plane->base.id, fb->base.id,
  570. src_w, src_h, src_x, src_y,
  571. state->crtc_w, state->crtc_h,
  572. state->crtc_x, state->crtc_y);
  573. bpcr = reg_read(ldev->regs, LTDC_BPCR);
  574. ahbp = (bpcr & BPCR_AHBP) >> 16;
  575. avbp = bpcr & BPCR_AVBP;
  576. /* Configures the horizontal start and stop position */
  577. val = ((x1 + 1 + ahbp) << 16) + (x0 + 1 + ahbp);
  578. reg_update_bits(ldev->regs, LTDC_L1WHPCR + lofs,
  579. LXWHPCR_WHSTPOS | LXWHPCR_WHSPPOS, val);
  580. /* Configures the vertical start and stop position */
  581. val = ((y1 + 1 + avbp) << 16) + (y0 + 1 + avbp);
  582. reg_update_bits(ldev->regs, LTDC_L1WVPCR + lofs,
  583. LXWVPCR_WVSTPOS | LXWVPCR_WVSPPOS, val);
  584. /* Specifies the pixel format */
  585. pf = to_ltdc_pixelformat(fb->format->format);
  586. for (val = 0; val < NB_PF; val++)
  587. if (ldev->caps.pix_fmt_hw[val] == pf)
  588. break;
  589. if (val == NB_PF) {
  590. DRM_ERROR("Pixel format %.4s not supported\n",
  591. (char *)&fb->format->format);
  592. val = 0; /* set by default ARGB 32 bits */
  593. }
  594. reg_update_bits(ldev->regs, LTDC_L1PFCR + lofs, LXPFCR_PF, val);
  595. /* Configures the color frame buffer pitch in bytes & line length */
  596. pitch_in_bytes = fb->pitches[0];
  597. line_length = drm_format_plane_cpp(fb->format->format, 0) *
  598. (x1 - x0 + 1) + (ldev->caps.bus_width >> 3) - 1;
  599. val = ((pitch_in_bytes << 16) | line_length);
  600. reg_update_bits(ldev->regs, LTDC_L1CFBLR + lofs,
  601. LXCFBLR_CFBLL | LXCFBLR_CFBP, val);
  602. /* Specifies the constant alpha value */
  603. val = CONSTA_MAX;
  604. reg_update_bits(ldev->regs, LTDC_L1CACR + lofs, LXCACR_CONSTA, val);
  605. /* Specifies the blending factors */
  606. val = BF1_PAXCA | BF2_1PAXCA;
  607. if (!fb->format->has_alpha)
  608. val = BF1_CA | BF2_1CA;
  609. /* Manage hw-specific capabilities */
  610. if (ldev->caps.non_alpha_only_l1 &&
  611. plane->type != DRM_PLANE_TYPE_PRIMARY)
  612. val = BF1_PAXCA | BF2_1PAXCA;
  613. reg_update_bits(ldev->regs, LTDC_L1BFCR + lofs,
  614. LXBFCR_BF2 | LXBFCR_BF1, val);
  615. /* Configures the frame buffer line number */
  616. val = y1 - y0 + 1;
  617. reg_update_bits(ldev->regs, LTDC_L1CFBLNR + lofs, LXCFBLNR_CFBLN, val);
  618. /* Sets the FB address */
  619. paddr = (u32)drm_fb_cma_get_gem_addr(fb, state, 0);
  620. DRM_DEBUG_DRIVER("fb: phys 0x%08x", paddr);
  621. reg_write(ldev->regs, LTDC_L1CFBAR + lofs, paddr);
  622. /* Enable layer and CLUT if needed */
  623. val = fb->format->format == DRM_FORMAT_C8 ? LXCR_CLUTEN : 0;
  624. val |= LXCR_LEN;
  625. reg_update_bits(ldev->regs, LTDC_L1CR + lofs,
  626. LXCR_LEN | LXCR_CLUTEN, val);
  627. ldev->plane_fpsi[plane->index].counter++;
  628. mutex_lock(&ldev->err_lock);
  629. if (ldev->error_status & ISR_FUIF) {
  630. DRM_DEBUG_DRIVER("Fifo underrun\n");
  631. ldev->error_status &= ~ISR_FUIF;
  632. }
  633. if (ldev->error_status & ISR_TERRIF) {
  634. DRM_DEBUG_DRIVER("Transfer error\n");
  635. ldev->error_status &= ~ISR_TERRIF;
  636. }
  637. mutex_unlock(&ldev->err_lock);
  638. }
  639. static void ltdc_plane_atomic_disable(struct drm_plane *plane,
  640. struct drm_plane_state *oldstate)
  641. {
  642. struct ltdc_device *ldev = plane_to_ltdc(plane);
  643. u32 lofs = plane->index * LAY_OFS;
  644. /* disable layer */
  645. reg_clear(ldev->regs, LTDC_L1CR + lofs, LXCR_LEN);
  646. DRM_DEBUG_DRIVER("CRTC:%d plane:%d\n",
  647. oldstate->crtc->base.id, plane->base.id);
  648. }
  649. static void ltdc_plane_atomic_print_state(struct drm_printer *p,
  650. const struct drm_plane_state *state)
  651. {
  652. struct drm_plane *plane = state->plane;
  653. struct ltdc_device *ldev = plane_to_ltdc(plane);
  654. struct fps_info *fpsi = &ldev->plane_fpsi[plane->index];
  655. int ms_since_last;
  656. ktime_t now;
  657. now = ktime_get();
  658. ms_since_last = ktime_to_ms(ktime_sub(now, fpsi->last_timestamp));
  659. drm_printf(p, "\tuser_updates=%dfps\n",
  660. DIV_ROUND_CLOSEST(fpsi->counter * 1000, ms_since_last));
  661. fpsi->last_timestamp = now;
  662. fpsi->counter = 0;
  663. }
  664. static const struct drm_plane_funcs ltdc_plane_funcs = {
  665. .update_plane = drm_atomic_helper_update_plane,
  666. .disable_plane = drm_atomic_helper_disable_plane,
  667. .destroy = drm_plane_cleanup,
  668. .reset = drm_atomic_helper_plane_reset,
  669. .atomic_duplicate_state = drm_atomic_helper_plane_duplicate_state,
  670. .atomic_destroy_state = drm_atomic_helper_plane_destroy_state,
  671. .atomic_print_state = ltdc_plane_atomic_print_state,
  672. };
  673. static const struct drm_plane_helper_funcs ltdc_plane_helper_funcs = {
  674. .atomic_check = ltdc_plane_atomic_check,
  675. .atomic_update = ltdc_plane_atomic_update,
  676. .atomic_disable = ltdc_plane_atomic_disable,
  677. };
  678. static struct drm_plane *ltdc_plane_create(struct drm_device *ddev,
  679. enum drm_plane_type type)
  680. {
  681. unsigned long possible_crtcs = CRTC_MASK;
  682. struct ltdc_device *ldev = ddev->dev_private;
  683. struct device *dev = ddev->dev;
  684. struct drm_plane *plane;
  685. unsigned int i, nb_fmt = 0;
  686. u32 formats[NB_PF * 2];
  687. u32 drm_fmt, drm_fmt_no_alpha;
  688. int ret;
  689. /* Get supported pixel formats */
  690. for (i = 0; i < NB_PF; i++) {
  691. drm_fmt = to_drm_pixelformat(ldev->caps.pix_fmt_hw[i]);
  692. if (!drm_fmt)
  693. continue;
  694. formats[nb_fmt++] = drm_fmt;
  695. /* Add the no-alpha related format if any & supported */
  696. drm_fmt_no_alpha = get_pixelformat_without_alpha(drm_fmt);
  697. if (!drm_fmt_no_alpha)
  698. continue;
  699. /* Manage hw-specific capabilities */
  700. if (ldev->caps.non_alpha_only_l1 &&
  701. type != DRM_PLANE_TYPE_PRIMARY)
  702. continue;
  703. formats[nb_fmt++] = drm_fmt_no_alpha;
  704. }
  705. plane = devm_kzalloc(dev, sizeof(*plane), GFP_KERNEL);
  706. if (!plane)
  707. return NULL;
  708. ret = drm_universal_plane_init(ddev, plane, possible_crtcs,
  709. &ltdc_plane_funcs, formats, nb_fmt,
  710. NULL, type, NULL);
  711. if (ret < 0)
  712. return NULL;
  713. drm_plane_helper_add(plane, &ltdc_plane_helper_funcs);
  714. DRM_DEBUG_DRIVER("plane:%d created\n", plane->base.id);
  715. return plane;
  716. }
  717. static void ltdc_plane_destroy_all(struct drm_device *ddev)
  718. {
  719. struct drm_plane *plane, *plane_temp;
  720. list_for_each_entry_safe(plane, plane_temp,
  721. &ddev->mode_config.plane_list, head)
  722. drm_plane_cleanup(plane);
  723. }
  724. static int ltdc_crtc_init(struct drm_device *ddev, struct drm_crtc *crtc)
  725. {
  726. struct ltdc_device *ldev = ddev->dev_private;
  727. struct drm_plane *primary, *overlay;
  728. unsigned int i;
  729. int ret;
  730. primary = ltdc_plane_create(ddev, DRM_PLANE_TYPE_PRIMARY);
  731. if (!primary) {
  732. DRM_ERROR("Can not create primary plane\n");
  733. return -EINVAL;
  734. }
  735. ret = drm_crtc_init_with_planes(ddev, crtc, primary, NULL,
  736. &ltdc_crtc_funcs, NULL);
  737. if (ret) {
  738. DRM_ERROR("Can not initialize CRTC\n");
  739. goto cleanup;
  740. }
  741. drm_crtc_helper_add(crtc, &ltdc_crtc_helper_funcs);
  742. drm_mode_crtc_set_gamma_size(crtc, CLUT_SIZE);
  743. drm_crtc_enable_color_mgmt(crtc, 0, false, CLUT_SIZE);
  744. DRM_DEBUG_DRIVER("CRTC:%d created\n", crtc->base.id);
  745. /* Add planes. Note : the first layer is used by primary plane */
  746. for (i = 1; i < ldev->caps.nb_layers; i++) {
  747. overlay = ltdc_plane_create(ddev, DRM_PLANE_TYPE_OVERLAY);
  748. if (!overlay) {
  749. ret = -ENOMEM;
  750. DRM_ERROR("Can not create overlay plane %d\n", i);
  751. goto cleanup;
  752. }
  753. }
  754. return 0;
  755. cleanup:
  756. ltdc_plane_destroy_all(ddev);
  757. return ret;
  758. }
  759. /*
  760. * DRM_ENCODER
  761. */
  762. static const struct drm_encoder_funcs ltdc_encoder_funcs = {
  763. .destroy = drm_encoder_cleanup,
  764. };
  765. static int ltdc_encoder_init(struct drm_device *ddev, struct drm_bridge *bridge)
  766. {
  767. struct drm_encoder *encoder;
  768. int ret;
  769. encoder = devm_kzalloc(ddev->dev, sizeof(*encoder), GFP_KERNEL);
  770. if (!encoder)
  771. return -ENOMEM;
  772. encoder->possible_crtcs = CRTC_MASK;
  773. encoder->possible_clones = 0; /* No cloning support */
  774. drm_encoder_init(ddev, encoder, &ltdc_encoder_funcs,
  775. DRM_MODE_ENCODER_DPI, NULL);
  776. ret = drm_bridge_attach(encoder, bridge, NULL);
  777. if (ret) {
  778. drm_encoder_cleanup(encoder);
  779. return -EINVAL;
  780. }
  781. DRM_DEBUG_DRIVER("Bridge encoder:%d created\n", encoder->base.id);
  782. return 0;
  783. }
  784. static int ltdc_get_caps(struct drm_device *ddev)
  785. {
  786. struct ltdc_device *ldev = ddev->dev_private;
  787. u32 bus_width_log2, lcr, gc2r;
  788. /* at least 1 layer must be managed */
  789. lcr = reg_read(ldev->regs, LTDC_LCR);
  790. ldev->caps.nb_layers = max_t(int, lcr, 1);
  791. /* set data bus width */
  792. gc2r = reg_read(ldev->regs, LTDC_GC2R);
  793. bus_width_log2 = (gc2r & GC2R_BW) >> 4;
  794. ldev->caps.bus_width = 8 << bus_width_log2;
  795. ldev->caps.hw_version = reg_read(ldev->regs, LTDC_IDR);
  796. switch (ldev->caps.hw_version) {
  797. case HWVER_10200:
  798. case HWVER_10300:
  799. ldev->caps.reg_ofs = REG_OFS_NONE;
  800. ldev->caps.pix_fmt_hw = ltdc_pix_fmt_a0;
  801. /*
  802. * Hw older versions support non-alpha color formats derived
  803. * from native alpha color formats only on the primary layer.
  804. * For instance, RG16 native format without alpha works fine
  805. * on 2nd layer but XR24 (derived color format from AR24)
  806. * does not work on 2nd layer.
  807. */
  808. ldev->caps.non_alpha_only_l1 = true;
  809. break;
  810. case HWVER_20101:
  811. ldev->caps.reg_ofs = REG_OFS_4;
  812. ldev->caps.pix_fmt_hw = ltdc_pix_fmt_a1;
  813. ldev->caps.non_alpha_only_l1 = false;
  814. break;
  815. default:
  816. return -ENODEV;
  817. }
  818. return 0;
  819. }
  820. int ltdc_load(struct drm_device *ddev)
  821. {
  822. struct platform_device *pdev = to_platform_device(ddev->dev);
  823. struct ltdc_device *ldev = ddev->dev_private;
  824. struct device *dev = ddev->dev;
  825. struct device_node *np = dev->of_node;
  826. struct drm_bridge *bridge[MAX_ENDPOINTS] = {NULL};
  827. struct drm_panel *panel[MAX_ENDPOINTS] = {NULL};
  828. struct drm_crtc *crtc;
  829. struct reset_control *rstc;
  830. struct resource *res;
  831. int irq, ret, i, endpoint_not_ready = -ENODEV;
  832. DRM_DEBUG_DRIVER("\n");
  833. /* Get endpoints if any */
  834. for (i = 0; i < MAX_ENDPOINTS; i++) {
  835. ret = drm_of_find_panel_or_bridge(np, 0, i, &panel[i],
  836. &bridge[i]);
  837. /*
  838. * If at least one endpoint is -EPROBE_DEFER, defer probing,
  839. * else if at least one endpoint is ready, continue probing.
  840. */
  841. if (ret == -EPROBE_DEFER)
  842. return ret;
  843. else if (!ret)
  844. endpoint_not_ready = 0;
  845. }
  846. if (endpoint_not_ready)
  847. return endpoint_not_ready;
  848. rstc = devm_reset_control_get_exclusive(dev, NULL);
  849. mutex_init(&ldev->err_lock);
  850. ldev->pixel_clk = devm_clk_get(dev, "lcd");
  851. if (IS_ERR(ldev->pixel_clk)) {
  852. DRM_ERROR("Unable to get lcd clock\n");
  853. return -ENODEV;
  854. }
  855. if (clk_prepare_enable(ldev->pixel_clk)) {
  856. DRM_ERROR("Unable to prepare pixel clock\n");
  857. return -ENODEV;
  858. }
  859. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  860. ldev->regs = devm_ioremap_resource(dev, res);
  861. if (IS_ERR(ldev->regs)) {
  862. DRM_ERROR("Unable to get ltdc registers\n");
  863. ret = PTR_ERR(ldev->regs);
  864. goto err;
  865. }
  866. for (i = 0; i < MAX_IRQ; i++) {
  867. irq = platform_get_irq(pdev, i);
  868. if (irq < 0)
  869. continue;
  870. ret = devm_request_threaded_irq(dev, irq, ltdc_irq,
  871. ltdc_irq_thread, IRQF_ONESHOT,
  872. dev_name(dev), ddev);
  873. if (ret) {
  874. DRM_ERROR("Failed to register LTDC interrupt\n");
  875. goto err;
  876. }
  877. }
  878. if (!IS_ERR(rstc))
  879. reset_control_deassert(rstc);
  880. /* Disable interrupts */
  881. reg_clear(ldev->regs, LTDC_IER,
  882. IER_LIE | IER_RRIE | IER_FUIE | IER_TERRIE);
  883. ret = ltdc_get_caps(ddev);
  884. if (ret) {
  885. DRM_ERROR("hardware identifier (0x%08x) not supported!\n",
  886. ldev->caps.hw_version);
  887. goto err;
  888. }
  889. DRM_INFO("ltdc hw version 0x%08x - ready\n", ldev->caps.hw_version);
  890. /* Add endpoints panels or bridges if any */
  891. for (i = 0; i < MAX_ENDPOINTS; i++) {
  892. if (panel[i]) {
  893. bridge[i] = drm_panel_bridge_add(panel[i],
  894. DRM_MODE_CONNECTOR_DPI);
  895. if (IS_ERR(bridge[i])) {
  896. DRM_ERROR("panel-bridge endpoint %d\n", i);
  897. ret = PTR_ERR(bridge[i]);
  898. goto err;
  899. }
  900. }
  901. if (bridge[i]) {
  902. ret = ltdc_encoder_init(ddev, bridge[i]);
  903. if (ret) {
  904. DRM_ERROR("init encoder endpoint %d\n", i);
  905. goto err;
  906. }
  907. }
  908. }
  909. crtc = devm_kzalloc(dev, sizeof(*crtc), GFP_KERNEL);
  910. if (!crtc) {
  911. DRM_ERROR("Failed to allocate crtc\n");
  912. ret = -ENOMEM;
  913. goto err;
  914. }
  915. ret = ltdc_crtc_init(ddev, crtc);
  916. if (ret) {
  917. DRM_ERROR("Failed to init crtc\n");
  918. goto err;
  919. }
  920. ret = drm_vblank_init(ddev, NB_CRTC);
  921. if (ret) {
  922. DRM_ERROR("Failed calling drm_vblank_init()\n");
  923. goto err;
  924. }
  925. /* Allow usage of vblank without having to call drm_irq_install */
  926. ddev->irq_enabled = 1;
  927. return 0;
  928. err:
  929. for (i = 0; i < MAX_ENDPOINTS; i++)
  930. drm_panel_bridge_remove(bridge[i]);
  931. clk_disable_unprepare(ldev->pixel_clk);
  932. return ret;
  933. }
  934. void ltdc_unload(struct drm_device *ddev)
  935. {
  936. struct ltdc_device *ldev = ddev->dev_private;
  937. int i;
  938. DRM_DEBUG_DRIVER("\n");
  939. for (i = 0; i < MAX_ENDPOINTS; i++)
  940. drm_of_panel_bridge_remove(ddev->dev->of_node, 0, i);
  941. clk_disable_unprepare(ldev->pixel_clk);
  942. }
  943. MODULE_AUTHOR("Philippe Cornu <philippe.cornu@st.com>");
  944. MODULE_AUTHOR("Yannick Fertre <yannick.fertre@st.com>");
  945. MODULE_AUTHOR("Fabien Dessenne <fabien.dessenne@st.com>");
  946. MODULE_AUTHOR("Mickael Reulier <mickael.reulier@st.com>");
  947. MODULE_DESCRIPTION("STMicroelectronics ST DRM LTDC driver");
  948. MODULE_LICENSE("GPL v2");