analogix_dp-rockchip.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473
  1. /*
  2. * Rockchip SoC DP (Display Port) interface driver.
  3. *
  4. * Copyright (C) Fuzhou Rockchip Electronics Co., Ltd.
  5. * Author: Andy Yan <andy.yan@rock-chips.com>
  6. * Yakir Yang <ykk@rock-chips.com>
  7. * Jeff Chen <jeff.chen@rock-chips.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License as published by the
  11. * Free Software Foundation; either version 2 of the License, or (at your
  12. * option) any later version.
  13. */
  14. #include <linux/component.h>
  15. #include <linux/mfd/syscon.h>
  16. #include <linux/of_device.h>
  17. #include <linux/of_graph.h>
  18. #include <linux/regmap.h>
  19. #include <linux/reset.h>
  20. #include <linux/clk.h>
  21. #include <drm/drmP.h>
  22. #include <drm/drm_crtc_helper.h>
  23. #include <drm/drm_dp_helper.h>
  24. #include <drm/drm_of.h>
  25. #include <drm/drm_panel.h>
  26. #include <video/of_videomode.h>
  27. #include <video/videomode.h>
  28. #include <drm/bridge/analogix_dp.h>
  29. #include "rockchip_drm_drv.h"
  30. #include "rockchip_drm_psr.h"
  31. #include "rockchip_drm_vop.h"
  32. #define RK3288_GRF_SOC_CON6 0x25c
  33. #define RK3288_EDP_LCDC_SEL BIT(5)
  34. #define RK3399_GRF_SOC_CON20 0x6250
  35. #define RK3399_EDP_LCDC_SEL BIT(5)
  36. #define HIWORD_UPDATE(val, mask) (val | (mask) << 16)
  37. #define PSR_WAIT_LINE_FLAG_TIMEOUT_MS 100
  38. #define to_dp(nm) container_of(nm, struct rockchip_dp_device, nm)
  39. /**
  40. * struct rockchip_dp_chip_data - splite the grf setting of kind of chips
  41. * @lcdsel_grf_reg: grf register offset of lcdc select
  42. * @lcdsel_big: reg value of selecting vop big for eDP
  43. * @lcdsel_lit: reg value of selecting vop little for eDP
  44. * @chip_type: specific chip type
  45. */
  46. struct rockchip_dp_chip_data {
  47. u32 lcdsel_grf_reg;
  48. u32 lcdsel_big;
  49. u32 lcdsel_lit;
  50. u32 chip_type;
  51. };
  52. struct rockchip_dp_device {
  53. struct drm_device *drm_dev;
  54. struct device *dev;
  55. struct drm_encoder encoder;
  56. struct drm_display_mode mode;
  57. struct clk *pclk;
  58. struct clk *grfclk;
  59. struct regmap *grf;
  60. struct reset_control *rst;
  61. const struct rockchip_dp_chip_data *data;
  62. struct analogix_dp_device *adp;
  63. struct analogix_dp_plat_data plat_data;
  64. };
  65. static int analogix_dp_psr_set(struct drm_encoder *encoder, bool enabled)
  66. {
  67. struct rockchip_dp_device *dp = to_dp(encoder);
  68. int ret;
  69. if (!analogix_dp_psr_enabled(dp->adp))
  70. return 0;
  71. DRM_DEV_DEBUG(dp->dev, "%s PSR...\n", enabled ? "Entry" : "Exit");
  72. ret = rockchip_drm_wait_vact_end(dp->encoder.crtc,
  73. PSR_WAIT_LINE_FLAG_TIMEOUT_MS);
  74. if (ret) {
  75. DRM_DEV_ERROR(dp->dev, "line flag interrupt did not arrive\n");
  76. return -ETIMEDOUT;
  77. }
  78. if (enabled)
  79. return analogix_dp_enable_psr(dp->adp);
  80. else
  81. return analogix_dp_disable_psr(dp->adp);
  82. }
  83. static int rockchip_dp_pre_init(struct rockchip_dp_device *dp)
  84. {
  85. reset_control_assert(dp->rst);
  86. usleep_range(10, 20);
  87. reset_control_deassert(dp->rst);
  88. return 0;
  89. }
  90. static int rockchip_dp_poweron_start(struct analogix_dp_plat_data *plat_data)
  91. {
  92. struct rockchip_dp_device *dp = to_dp(plat_data);
  93. int ret;
  94. ret = clk_prepare_enable(dp->pclk);
  95. if (ret < 0) {
  96. DRM_DEV_ERROR(dp->dev, "failed to enable pclk %d\n", ret);
  97. return ret;
  98. }
  99. ret = rockchip_dp_pre_init(dp);
  100. if (ret < 0) {
  101. DRM_DEV_ERROR(dp->dev, "failed to dp pre init %d\n", ret);
  102. clk_disable_unprepare(dp->pclk);
  103. return ret;
  104. }
  105. return ret;
  106. }
  107. static int rockchip_dp_poweron_end(struct analogix_dp_plat_data *plat_data)
  108. {
  109. struct rockchip_dp_device *dp = to_dp(plat_data);
  110. return rockchip_drm_psr_inhibit_put(&dp->encoder);
  111. }
  112. static int rockchip_dp_powerdown(struct analogix_dp_plat_data *plat_data)
  113. {
  114. struct rockchip_dp_device *dp = to_dp(plat_data);
  115. int ret;
  116. ret = rockchip_drm_psr_inhibit_get(&dp->encoder);
  117. if (ret != 0)
  118. return ret;
  119. clk_disable_unprepare(dp->pclk);
  120. return 0;
  121. }
  122. static int rockchip_dp_get_modes(struct analogix_dp_plat_data *plat_data,
  123. struct drm_connector *connector)
  124. {
  125. struct drm_display_info *di = &connector->display_info;
  126. /* VOP couldn't output YUV video format for eDP rightly */
  127. u32 mask = DRM_COLOR_FORMAT_YCRCB444 | DRM_COLOR_FORMAT_YCRCB422;
  128. if ((di->color_formats & mask)) {
  129. DRM_DEBUG_KMS("Swapping display color format from YUV to RGB\n");
  130. di->color_formats &= ~mask;
  131. di->color_formats |= DRM_COLOR_FORMAT_RGB444;
  132. di->bpc = 8;
  133. }
  134. return 0;
  135. }
  136. static bool
  137. rockchip_dp_drm_encoder_mode_fixup(struct drm_encoder *encoder,
  138. const struct drm_display_mode *mode,
  139. struct drm_display_mode *adjusted_mode)
  140. {
  141. /* do nothing */
  142. return true;
  143. }
  144. static void rockchip_dp_drm_encoder_mode_set(struct drm_encoder *encoder,
  145. struct drm_display_mode *mode,
  146. struct drm_display_mode *adjusted)
  147. {
  148. /* do nothing */
  149. }
  150. static void rockchip_dp_drm_encoder_enable(struct drm_encoder *encoder)
  151. {
  152. struct rockchip_dp_device *dp = to_dp(encoder);
  153. int ret;
  154. u32 val;
  155. ret = drm_of_encoder_active_endpoint_id(dp->dev->of_node, encoder);
  156. if (ret < 0)
  157. return;
  158. if (ret)
  159. val = dp->data->lcdsel_lit;
  160. else
  161. val = dp->data->lcdsel_big;
  162. DRM_DEV_DEBUG(dp->dev, "vop %s output to dp\n", (ret) ? "LIT" : "BIG");
  163. ret = clk_prepare_enable(dp->grfclk);
  164. if (ret < 0) {
  165. DRM_DEV_ERROR(dp->dev, "failed to enable grfclk %d\n", ret);
  166. return;
  167. }
  168. ret = regmap_write(dp->grf, dp->data->lcdsel_grf_reg, val);
  169. if (ret != 0)
  170. DRM_DEV_ERROR(dp->dev, "Could not write to GRF: %d\n", ret);
  171. clk_disable_unprepare(dp->grfclk);
  172. }
  173. static void rockchip_dp_drm_encoder_nop(struct drm_encoder *encoder)
  174. {
  175. /* do nothing */
  176. }
  177. static int
  178. rockchip_dp_drm_encoder_atomic_check(struct drm_encoder *encoder,
  179. struct drm_crtc_state *crtc_state,
  180. struct drm_connector_state *conn_state)
  181. {
  182. struct rockchip_crtc_state *s = to_rockchip_crtc_state(crtc_state);
  183. struct drm_display_info *di = &conn_state->connector->display_info;
  184. /*
  185. * The hardware IC designed that VOP must output the RGB10 video
  186. * format to eDP controller, and if eDP panel only support RGB8,
  187. * then eDP controller should cut down the video data, not via VOP
  188. * controller, that's why we need to hardcode the VOP output mode
  189. * to RGA10 here.
  190. */
  191. s->output_mode = ROCKCHIP_OUT_MODE_AAAA;
  192. s->output_type = DRM_MODE_CONNECTOR_eDP;
  193. s->output_bpc = di->bpc;
  194. return 0;
  195. }
  196. static struct drm_encoder_helper_funcs rockchip_dp_encoder_helper_funcs = {
  197. .mode_fixup = rockchip_dp_drm_encoder_mode_fixup,
  198. .mode_set = rockchip_dp_drm_encoder_mode_set,
  199. .enable = rockchip_dp_drm_encoder_enable,
  200. .disable = rockchip_dp_drm_encoder_nop,
  201. .atomic_check = rockchip_dp_drm_encoder_atomic_check,
  202. };
  203. static struct drm_encoder_funcs rockchip_dp_encoder_funcs = {
  204. .destroy = drm_encoder_cleanup,
  205. };
  206. static int rockchip_dp_of_probe(struct rockchip_dp_device *dp)
  207. {
  208. struct device *dev = dp->dev;
  209. struct device_node *np = dev->of_node;
  210. dp->grf = syscon_regmap_lookup_by_phandle(np, "rockchip,grf");
  211. if (IS_ERR(dp->grf)) {
  212. DRM_DEV_ERROR(dev, "failed to get rockchip,grf property\n");
  213. return PTR_ERR(dp->grf);
  214. }
  215. dp->grfclk = devm_clk_get(dev, "grf");
  216. if (PTR_ERR(dp->grfclk) == -ENOENT) {
  217. dp->grfclk = NULL;
  218. } else if (PTR_ERR(dp->grfclk) == -EPROBE_DEFER) {
  219. return -EPROBE_DEFER;
  220. } else if (IS_ERR(dp->grfclk)) {
  221. DRM_DEV_ERROR(dev, "failed to get grf clock\n");
  222. return PTR_ERR(dp->grfclk);
  223. }
  224. dp->pclk = devm_clk_get(dev, "pclk");
  225. if (IS_ERR(dp->pclk)) {
  226. DRM_DEV_ERROR(dev, "failed to get pclk property\n");
  227. return PTR_ERR(dp->pclk);
  228. }
  229. dp->rst = devm_reset_control_get(dev, "dp");
  230. if (IS_ERR(dp->rst)) {
  231. DRM_DEV_ERROR(dev, "failed to get dp reset control\n");
  232. return PTR_ERR(dp->rst);
  233. }
  234. return 0;
  235. }
  236. static int rockchip_dp_drm_create_encoder(struct rockchip_dp_device *dp)
  237. {
  238. struct drm_encoder *encoder = &dp->encoder;
  239. struct drm_device *drm_dev = dp->drm_dev;
  240. struct device *dev = dp->dev;
  241. int ret;
  242. encoder->possible_crtcs = drm_of_find_possible_crtcs(drm_dev,
  243. dev->of_node);
  244. DRM_DEBUG_KMS("possible_crtcs = 0x%x\n", encoder->possible_crtcs);
  245. ret = drm_encoder_init(drm_dev, encoder, &rockchip_dp_encoder_funcs,
  246. DRM_MODE_ENCODER_TMDS, NULL);
  247. if (ret) {
  248. DRM_ERROR("failed to initialize encoder with drm\n");
  249. return ret;
  250. }
  251. drm_encoder_helper_add(encoder, &rockchip_dp_encoder_helper_funcs);
  252. return 0;
  253. }
  254. static int rockchip_dp_bind(struct device *dev, struct device *master,
  255. void *data)
  256. {
  257. struct rockchip_dp_device *dp = dev_get_drvdata(dev);
  258. const struct rockchip_dp_chip_data *dp_data;
  259. struct drm_device *drm_dev = data;
  260. int ret;
  261. dp_data = of_device_get_match_data(dev);
  262. if (!dp_data)
  263. return -ENODEV;
  264. dp->data = dp_data;
  265. dp->drm_dev = drm_dev;
  266. ret = rockchip_dp_drm_create_encoder(dp);
  267. if (ret) {
  268. DRM_ERROR("failed to create drm encoder\n");
  269. return ret;
  270. }
  271. dp->plat_data.encoder = &dp->encoder;
  272. dp->plat_data.dev_type = dp->data->chip_type;
  273. dp->plat_data.power_on_start = rockchip_dp_poweron_start;
  274. dp->plat_data.power_on_end = rockchip_dp_poweron_end;
  275. dp->plat_data.power_off = rockchip_dp_powerdown;
  276. dp->plat_data.get_modes = rockchip_dp_get_modes;
  277. ret = rockchip_drm_psr_register(&dp->encoder, analogix_dp_psr_set);
  278. if (ret < 0)
  279. goto err_cleanup_encoder;
  280. dp->adp = analogix_dp_bind(dev, dp->drm_dev, &dp->plat_data);
  281. if (IS_ERR(dp->adp)) {
  282. ret = PTR_ERR(dp->adp);
  283. goto err_unreg_psr;
  284. }
  285. return 0;
  286. err_unreg_psr:
  287. rockchip_drm_psr_unregister(&dp->encoder);
  288. err_cleanup_encoder:
  289. dp->encoder.funcs->destroy(&dp->encoder);
  290. return ret;
  291. }
  292. static void rockchip_dp_unbind(struct device *dev, struct device *master,
  293. void *data)
  294. {
  295. struct rockchip_dp_device *dp = dev_get_drvdata(dev);
  296. analogix_dp_unbind(dp->adp);
  297. rockchip_drm_psr_unregister(&dp->encoder);
  298. dp->encoder.funcs->destroy(&dp->encoder);
  299. dp->adp = ERR_PTR(-ENODEV);
  300. }
  301. static const struct component_ops rockchip_dp_component_ops = {
  302. .bind = rockchip_dp_bind,
  303. .unbind = rockchip_dp_unbind,
  304. };
  305. static int rockchip_dp_probe(struct platform_device *pdev)
  306. {
  307. struct device *dev = &pdev->dev;
  308. struct drm_panel *panel = NULL;
  309. struct rockchip_dp_device *dp;
  310. int ret;
  311. ret = drm_of_find_panel_or_bridge(dev->of_node, 1, 0, &panel, NULL);
  312. if (ret < 0)
  313. return ret;
  314. dp = devm_kzalloc(dev, sizeof(*dp), GFP_KERNEL);
  315. if (!dp)
  316. return -ENOMEM;
  317. dp->dev = dev;
  318. dp->adp = ERR_PTR(-ENODEV);
  319. dp->plat_data.panel = panel;
  320. ret = rockchip_dp_of_probe(dp);
  321. if (ret < 0)
  322. return ret;
  323. platform_set_drvdata(pdev, dp);
  324. return component_add(dev, &rockchip_dp_component_ops);
  325. }
  326. static int rockchip_dp_remove(struct platform_device *pdev)
  327. {
  328. component_del(&pdev->dev, &rockchip_dp_component_ops);
  329. return 0;
  330. }
  331. #ifdef CONFIG_PM_SLEEP
  332. static int rockchip_dp_suspend(struct device *dev)
  333. {
  334. struct rockchip_dp_device *dp = dev_get_drvdata(dev);
  335. if (IS_ERR(dp->adp))
  336. return 0;
  337. return analogix_dp_suspend(dp->adp);
  338. }
  339. static int rockchip_dp_resume(struct device *dev)
  340. {
  341. struct rockchip_dp_device *dp = dev_get_drvdata(dev);
  342. if (IS_ERR(dp->adp))
  343. return 0;
  344. return analogix_dp_resume(dp->adp);
  345. }
  346. #endif
  347. static const struct dev_pm_ops rockchip_dp_pm_ops = {
  348. #ifdef CONFIG_PM_SLEEP
  349. .suspend = rockchip_dp_suspend,
  350. .resume_early = rockchip_dp_resume,
  351. #endif
  352. };
  353. static const struct rockchip_dp_chip_data rk3399_edp = {
  354. .lcdsel_grf_reg = RK3399_GRF_SOC_CON20,
  355. .lcdsel_big = HIWORD_UPDATE(0, RK3399_EDP_LCDC_SEL),
  356. .lcdsel_lit = HIWORD_UPDATE(RK3399_EDP_LCDC_SEL, RK3399_EDP_LCDC_SEL),
  357. .chip_type = RK3399_EDP,
  358. };
  359. static const struct rockchip_dp_chip_data rk3288_dp = {
  360. .lcdsel_grf_reg = RK3288_GRF_SOC_CON6,
  361. .lcdsel_big = HIWORD_UPDATE(0, RK3288_EDP_LCDC_SEL),
  362. .lcdsel_lit = HIWORD_UPDATE(RK3288_EDP_LCDC_SEL, RK3288_EDP_LCDC_SEL),
  363. .chip_type = RK3288_DP,
  364. };
  365. static const struct of_device_id rockchip_dp_dt_ids[] = {
  366. {.compatible = "rockchip,rk3288-dp", .data = &rk3288_dp },
  367. {.compatible = "rockchip,rk3399-edp", .data = &rk3399_edp },
  368. {}
  369. };
  370. MODULE_DEVICE_TABLE(of, rockchip_dp_dt_ids);
  371. struct platform_driver rockchip_dp_driver = {
  372. .probe = rockchip_dp_probe,
  373. .remove = rockchip_dp_remove,
  374. .driver = {
  375. .name = "rockchip-dp",
  376. .pm = &rockchip_dp_pm_ops,
  377. .of_match_table = of_match_ptr(rockchip_dp_dt_ids),
  378. },
  379. };