r128_cce.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936
  1. /* r128_cce.c -- ATI Rage 128 driver -*- linux-c -*-
  2. * Created: Wed Apr 5 19:24:19 2000 by kevin@precisioninsight.com
  3. */
  4. /*
  5. * Copyright 2000 Precision Insight, Inc., Cedar Park, Texas.
  6. * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
  7. * All Rights Reserved.
  8. *
  9. * Permission is hereby granted, free of charge, to any person obtaining a
  10. * copy of this software and associated documentation files (the "Software"),
  11. * to deal in the Software without restriction, including without limitation
  12. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  13. * and/or sell copies of the Software, and to permit persons to whom the
  14. * Software is furnished to do so, subject to the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the next
  17. * paragraph) shall be included in all copies or substantial portions of the
  18. * Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  21. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  22. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  23. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  24. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  25. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  26. * DEALINGS IN THE SOFTWARE.
  27. *
  28. * Authors:
  29. * Gareth Hughes <gareth@valinux.com>
  30. */
  31. #include <linux/firmware.h>
  32. #include <linux/platform_device.h>
  33. #include <linux/slab.h>
  34. #include <linux/module.h>
  35. #include <drm/drmP.h>
  36. #include <drm/r128_drm.h>
  37. #include "r128_drv.h"
  38. #define R128_FIFO_DEBUG 0
  39. #define FIRMWARE_NAME "r128/r128_cce.bin"
  40. MODULE_FIRMWARE(FIRMWARE_NAME);
  41. static int R128_READ_PLL(struct drm_device *dev, int addr)
  42. {
  43. drm_r128_private_t *dev_priv = dev->dev_private;
  44. R128_WRITE8(R128_CLOCK_CNTL_INDEX, addr & 0x1f);
  45. return R128_READ(R128_CLOCK_CNTL_DATA);
  46. }
  47. #if R128_FIFO_DEBUG
  48. static void r128_status(drm_r128_private_t *dev_priv)
  49. {
  50. printk("GUI_STAT = 0x%08x\n",
  51. (unsigned int)R128_READ(R128_GUI_STAT));
  52. printk("PM4_STAT = 0x%08x\n",
  53. (unsigned int)R128_READ(R128_PM4_STAT));
  54. printk("PM4_BUFFER_DL_WPTR = 0x%08x\n",
  55. (unsigned int)R128_READ(R128_PM4_BUFFER_DL_WPTR));
  56. printk("PM4_BUFFER_DL_RPTR = 0x%08x\n",
  57. (unsigned int)R128_READ(R128_PM4_BUFFER_DL_RPTR));
  58. printk("PM4_MICRO_CNTL = 0x%08x\n",
  59. (unsigned int)R128_READ(R128_PM4_MICRO_CNTL));
  60. printk("PM4_BUFFER_CNTL = 0x%08x\n",
  61. (unsigned int)R128_READ(R128_PM4_BUFFER_CNTL));
  62. }
  63. #endif
  64. /* ================================================================
  65. * Engine, FIFO control
  66. */
  67. static int r128_do_pixcache_flush(drm_r128_private_t *dev_priv)
  68. {
  69. u32 tmp;
  70. int i;
  71. tmp = R128_READ(R128_PC_NGUI_CTLSTAT) | R128_PC_FLUSH_ALL;
  72. R128_WRITE(R128_PC_NGUI_CTLSTAT, tmp);
  73. for (i = 0; i < dev_priv->usec_timeout; i++) {
  74. if (!(R128_READ(R128_PC_NGUI_CTLSTAT) & R128_PC_BUSY))
  75. return 0;
  76. DRM_UDELAY(1);
  77. }
  78. #if R128_FIFO_DEBUG
  79. DRM_ERROR("failed!\n");
  80. #endif
  81. return -EBUSY;
  82. }
  83. static int r128_do_wait_for_fifo(drm_r128_private_t *dev_priv, int entries)
  84. {
  85. int i;
  86. for (i = 0; i < dev_priv->usec_timeout; i++) {
  87. int slots = R128_READ(R128_GUI_STAT) & R128_GUI_FIFOCNT_MASK;
  88. if (slots >= entries)
  89. return 0;
  90. DRM_UDELAY(1);
  91. }
  92. #if R128_FIFO_DEBUG
  93. DRM_ERROR("failed!\n");
  94. #endif
  95. return -EBUSY;
  96. }
  97. static int r128_do_wait_for_idle(drm_r128_private_t *dev_priv)
  98. {
  99. int i, ret;
  100. ret = r128_do_wait_for_fifo(dev_priv, 64);
  101. if (ret)
  102. return ret;
  103. for (i = 0; i < dev_priv->usec_timeout; i++) {
  104. if (!(R128_READ(R128_GUI_STAT) & R128_GUI_ACTIVE)) {
  105. r128_do_pixcache_flush(dev_priv);
  106. return 0;
  107. }
  108. DRM_UDELAY(1);
  109. }
  110. #if R128_FIFO_DEBUG
  111. DRM_ERROR("failed!\n");
  112. #endif
  113. return -EBUSY;
  114. }
  115. /* ================================================================
  116. * CCE control, initialization
  117. */
  118. /* Load the microcode for the CCE */
  119. static int r128_cce_load_microcode(drm_r128_private_t *dev_priv)
  120. {
  121. struct platform_device *pdev;
  122. const struct firmware *fw;
  123. const __be32 *fw_data;
  124. int rc, i;
  125. DRM_DEBUG("\n");
  126. pdev = platform_device_register_simple("r128_cce", 0, NULL, 0);
  127. if (IS_ERR(pdev)) {
  128. pr_err("r128_cce: Failed to register firmware\n");
  129. return PTR_ERR(pdev);
  130. }
  131. rc = request_firmware(&fw, FIRMWARE_NAME, &pdev->dev);
  132. platform_device_unregister(pdev);
  133. if (rc) {
  134. pr_err("r128_cce: Failed to load firmware \"%s\"\n",
  135. FIRMWARE_NAME);
  136. return rc;
  137. }
  138. if (fw->size != 256 * 8) {
  139. pr_err("r128_cce: Bogus length %zu in firmware \"%s\"\n",
  140. fw->size, FIRMWARE_NAME);
  141. rc = -EINVAL;
  142. goto out_release;
  143. }
  144. r128_do_wait_for_idle(dev_priv);
  145. fw_data = (const __be32 *)fw->data;
  146. R128_WRITE(R128_PM4_MICROCODE_ADDR, 0);
  147. for (i = 0; i < 256; i++) {
  148. R128_WRITE(R128_PM4_MICROCODE_DATAH,
  149. be32_to_cpup(&fw_data[i * 2]));
  150. R128_WRITE(R128_PM4_MICROCODE_DATAL,
  151. be32_to_cpup(&fw_data[i * 2 + 1]));
  152. }
  153. out_release:
  154. release_firmware(fw);
  155. return rc;
  156. }
  157. /* Flush any pending commands to the CCE. This should only be used just
  158. * prior to a wait for idle, as it informs the engine that the command
  159. * stream is ending.
  160. */
  161. static void r128_do_cce_flush(drm_r128_private_t *dev_priv)
  162. {
  163. u32 tmp;
  164. tmp = R128_READ(R128_PM4_BUFFER_DL_WPTR) | R128_PM4_BUFFER_DL_DONE;
  165. R128_WRITE(R128_PM4_BUFFER_DL_WPTR, tmp);
  166. }
  167. /* Wait for the CCE to go idle.
  168. */
  169. int r128_do_cce_idle(drm_r128_private_t *dev_priv)
  170. {
  171. int i;
  172. for (i = 0; i < dev_priv->usec_timeout; i++) {
  173. if (GET_RING_HEAD(dev_priv) == dev_priv->ring.tail) {
  174. int pm4stat = R128_READ(R128_PM4_STAT);
  175. if (((pm4stat & R128_PM4_FIFOCNT_MASK) >=
  176. dev_priv->cce_fifo_size) &&
  177. !(pm4stat & (R128_PM4_BUSY |
  178. R128_PM4_GUI_ACTIVE))) {
  179. return r128_do_pixcache_flush(dev_priv);
  180. }
  181. }
  182. DRM_UDELAY(1);
  183. }
  184. #if R128_FIFO_DEBUG
  185. DRM_ERROR("failed!\n");
  186. r128_status(dev_priv);
  187. #endif
  188. return -EBUSY;
  189. }
  190. /* Start the Concurrent Command Engine.
  191. */
  192. static void r128_do_cce_start(drm_r128_private_t *dev_priv)
  193. {
  194. r128_do_wait_for_idle(dev_priv);
  195. R128_WRITE(R128_PM4_BUFFER_CNTL,
  196. dev_priv->cce_mode | dev_priv->ring.size_l2qw
  197. | R128_PM4_BUFFER_CNTL_NOUPDATE);
  198. R128_READ(R128_PM4_BUFFER_ADDR); /* as per the sample code */
  199. R128_WRITE(R128_PM4_MICRO_CNTL, R128_PM4_MICRO_FREERUN);
  200. dev_priv->cce_running = 1;
  201. }
  202. /* Reset the Concurrent Command Engine. This will not flush any pending
  203. * commands, so you must wait for the CCE command stream to complete
  204. * before calling this routine.
  205. */
  206. static void r128_do_cce_reset(drm_r128_private_t *dev_priv)
  207. {
  208. R128_WRITE(R128_PM4_BUFFER_DL_WPTR, 0);
  209. R128_WRITE(R128_PM4_BUFFER_DL_RPTR, 0);
  210. dev_priv->ring.tail = 0;
  211. }
  212. /* Stop the Concurrent Command Engine. This will not flush any pending
  213. * commands, so you must flush the command stream and wait for the CCE
  214. * to go idle before calling this routine.
  215. */
  216. static void r128_do_cce_stop(drm_r128_private_t *dev_priv)
  217. {
  218. R128_WRITE(R128_PM4_MICRO_CNTL, 0);
  219. R128_WRITE(R128_PM4_BUFFER_CNTL,
  220. R128_PM4_NONPM4 | R128_PM4_BUFFER_CNTL_NOUPDATE);
  221. dev_priv->cce_running = 0;
  222. }
  223. /* Reset the engine. This will stop the CCE if it is running.
  224. */
  225. static int r128_do_engine_reset(struct drm_device *dev)
  226. {
  227. drm_r128_private_t *dev_priv = dev->dev_private;
  228. u32 clock_cntl_index, mclk_cntl, gen_reset_cntl;
  229. r128_do_pixcache_flush(dev_priv);
  230. clock_cntl_index = R128_READ(R128_CLOCK_CNTL_INDEX);
  231. mclk_cntl = R128_READ_PLL(dev, R128_MCLK_CNTL);
  232. R128_WRITE_PLL(R128_MCLK_CNTL,
  233. mclk_cntl | R128_FORCE_GCP | R128_FORCE_PIPE3D_CP);
  234. gen_reset_cntl = R128_READ(R128_GEN_RESET_CNTL);
  235. /* Taken from the sample code - do not change */
  236. R128_WRITE(R128_GEN_RESET_CNTL, gen_reset_cntl | R128_SOFT_RESET_GUI);
  237. R128_READ(R128_GEN_RESET_CNTL);
  238. R128_WRITE(R128_GEN_RESET_CNTL, gen_reset_cntl & ~R128_SOFT_RESET_GUI);
  239. R128_READ(R128_GEN_RESET_CNTL);
  240. R128_WRITE_PLL(R128_MCLK_CNTL, mclk_cntl);
  241. R128_WRITE(R128_CLOCK_CNTL_INDEX, clock_cntl_index);
  242. R128_WRITE(R128_GEN_RESET_CNTL, gen_reset_cntl);
  243. /* Reset the CCE ring */
  244. r128_do_cce_reset(dev_priv);
  245. /* The CCE is no longer running after an engine reset */
  246. dev_priv->cce_running = 0;
  247. /* Reset any pending vertex, indirect buffers */
  248. r128_freelist_reset(dev);
  249. return 0;
  250. }
  251. static void r128_cce_init_ring_buffer(struct drm_device *dev,
  252. drm_r128_private_t *dev_priv)
  253. {
  254. u32 ring_start;
  255. u32 tmp;
  256. DRM_DEBUG("\n");
  257. /* The manual (p. 2) says this address is in "VM space". This
  258. * means it's an offset from the start of AGP space.
  259. */
  260. #if IS_ENABLED(CONFIG_AGP)
  261. if (!dev_priv->is_pci)
  262. ring_start = dev_priv->cce_ring->offset - dev->agp->base;
  263. else
  264. #endif
  265. ring_start = dev_priv->cce_ring->offset -
  266. (unsigned long)dev->sg->virtual;
  267. R128_WRITE(R128_PM4_BUFFER_OFFSET, ring_start | R128_AGP_OFFSET);
  268. R128_WRITE(R128_PM4_BUFFER_DL_WPTR, 0);
  269. R128_WRITE(R128_PM4_BUFFER_DL_RPTR, 0);
  270. /* Set watermark control */
  271. R128_WRITE(R128_PM4_BUFFER_WM_CNTL,
  272. ((R128_WATERMARK_L / 4) << R128_WMA_SHIFT)
  273. | ((R128_WATERMARK_M / 4) << R128_WMB_SHIFT)
  274. | ((R128_WATERMARK_N / 4) << R128_WMC_SHIFT)
  275. | ((R128_WATERMARK_K / 64) << R128_WB_WM_SHIFT));
  276. /* Force read. Why? Because it's in the examples... */
  277. R128_READ(R128_PM4_BUFFER_ADDR);
  278. /* Turn on bus mastering */
  279. tmp = R128_READ(R128_BUS_CNTL) & ~R128_BUS_MASTER_DIS;
  280. R128_WRITE(R128_BUS_CNTL, tmp);
  281. }
  282. static int r128_do_init_cce(struct drm_device *dev, drm_r128_init_t *init)
  283. {
  284. drm_r128_private_t *dev_priv;
  285. int rc;
  286. DRM_DEBUG("\n");
  287. if (dev->dev_private) {
  288. DRM_DEBUG("called when already initialized\n");
  289. return -EINVAL;
  290. }
  291. dev_priv = kzalloc(sizeof(drm_r128_private_t), GFP_KERNEL);
  292. if (dev_priv == NULL)
  293. return -ENOMEM;
  294. dev_priv->is_pci = init->is_pci;
  295. if (dev_priv->is_pci && !dev->sg) {
  296. DRM_ERROR("PCI GART memory not allocated!\n");
  297. dev->dev_private = (void *)dev_priv;
  298. r128_do_cleanup_cce(dev);
  299. return -EINVAL;
  300. }
  301. dev_priv->usec_timeout = init->usec_timeout;
  302. if (dev_priv->usec_timeout < 1 ||
  303. dev_priv->usec_timeout > R128_MAX_USEC_TIMEOUT) {
  304. DRM_DEBUG("TIMEOUT problem!\n");
  305. dev->dev_private = (void *)dev_priv;
  306. r128_do_cleanup_cce(dev);
  307. return -EINVAL;
  308. }
  309. dev_priv->cce_mode = init->cce_mode;
  310. /* GH: Simple idle check.
  311. */
  312. atomic_set(&dev_priv->idle_count, 0);
  313. /* We don't support anything other than bus-mastering ring mode,
  314. * but the ring can be in either AGP or PCI space for the ring
  315. * read pointer.
  316. */
  317. if ((init->cce_mode != R128_PM4_192BM) &&
  318. (init->cce_mode != R128_PM4_128BM_64INDBM) &&
  319. (init->cce_mode != R128_PM4_64BM_128INDBM) &&
  320. (init->cce_mode != R128_PM4_64BM_64VCBM_64INDBM)) {
  321. DRM_DEBUG("Bad cce_mode!\n");
  322. dev->dev_private = (void *)dev_priv;
  323. r128_do_cleanup_cce(dev);
  324. return -EINVAL;
  325. }
  326. switch (init->cce_mode) {
  327. case R128_PM4_NONPM4:
  328. dev_priv->cce_fifo_size = 0;
  329. break;
  330. case R128_PM4_192PIO:
  331. case R128_PM4_192BM:
  332. dev_priv->cce_fifo_size = 192;
  333. break;
  334. case R128_PM4_128PIO_64INDBM:
  335. case R128_PM4_128BM_64INDBM:
  336. dev_priv->cce_fifo_size = 128;
  337. break;
  338. case R128_PM4_64PIO_128INDBM:
  339. case R128_PM4_64BM_128INDBM:
  340. case R128_PM4_64PIO_64VCBM_64INDBM:
  341. case R128_PM4_64BM_64VCBM_64INDBM:
  342. case R128_PM4_64PIO_64VCPIO_64INDPIO:
  343. dev_priv->cce_fifo_size = 64;
  344. break;
  345. }
  346. switch (init->fb_bpp) {
  347. case 16:
  348. dev_priv->color_fmt = R128_DATATYPE_RGB565;
  349. break;
  350. case 32:
  351. default:
  352. dev_priv->color_fmt = R128_DATATYPE_ARGB8888;
  353. break;
  354. }
  355. dev_priv->front_offset = init->front_offset;
  356. dev_priv->front_pitch = init->front_pitch;
  357. dev_priv->back_offset = init->back_offset;
  358. dev_priv->back_pitch = init->back_pitch;
  359. switch (init->depth_bpp) {
  360. case 16:
  361. dev_priv->depth_fmt = R128_DATATYPE_RGB565;
  362. break;
  363. case 24:
  364. case 32:
  365. default:
  366. dev_priv->depth_fmt = R128_DATATYPE_ARGB8888;
  367. break;
  368. }
  369. dev_priv->depth_offset = init->depth_offset;
  370. dev_priv->depth_pitch = init->depth_pitch;
  371. dev_priv->span_offset = init->span_offset;
  372. dev_priv->front_pitch_offset_c = (((dev_priv->front_pitch / 8) << 21) |
  373. (dev_priv->front_offset >> 5));
  374. dev_priv->back_pitch_offset_c = (((dev_priv->back_pitch / 8) << 21) |
  375. (dev_priv->back_offset >> 5));
  376. dev_priv->depth_pitch_offset_c = (((dev_priv->depth_pitch / 8) << 21) |
  377. (dev_priv->depth_offset >> 5) |
  378. R128_DST_TILE);
  379. dev_priv->span_pitch_offset_c = (((dev_priv->depth_pitch / 8) << 21) |
  380. (dev_priv->span_offset >> 5));
  381. dev_priv->sarea = drm_legacy_getsarea(dev);
  382. if (!dev_priv->sarea) {
  383. DRM_ERROR("could not find sarea!\n");
  384. dev->dev_private = (void *)dev_priv;
  385. r128_do_cleanup_cce(dev);
  386. return -EINVAL;
  387. }
  388. dev_priv->mmio = drm_legacy_findmap(dev, init->mmio_offset);
  389. if (!dev_priv->mmio) {
  390. DRM_ERROR("could not find mmio region!\n");
  391. dev->dev_private = (void *)dev_priv;
  392. r128_do_cleanup_cce(dev);
  393. return -EINVAL;
  394. }
  395. dev_priv->cce_ring = drm_legacy_findmap(dev, init->ring_offset);
  396. if (!dev_priv->cce_ring) {
  397. DRM_ERROR("could not find cce ring region!\n");
  398. dev->dev_private = (void *)dev_priv;
  399. r128_do_cleanup_cce(dev);
  400. return -EINVAL;
  401. }
  402. dev_priv->ring_rptr = drm_legacy_findmap(dev, init->ring_rptr_offset);
  403. if (!dev_priv->ring_rptr) {
  404. DRM_ERROR("could not find ring read pointer!\n");
  405. dev->dev_private = (void *)dev_priv;
  406. r128_do_cleanup_cce(dev);
  407. return -EINVAL;
  408. }
  409. dev->agp_buffer_token = init->buffers_offset;
  410. dev->agp_buffer_map = drm_legacy_findmap(dev, init->buffers_offset);
  411. if (!dev->agp_buffer_map) {
  412. DRM_ERROR("could not find dma buffer region!\n");
  413. dev->dev_private = (void *)dev_priv;
  414. r128_do_cleanup_cce(dev);
  415. return -EINVAL;
  416. }
  417. if (!dev_priv->is_pci) {
  418. dev_priv->agp_textures =
  419. drm_legacy_findmap(dev, init->agp_textures_offset);
  420. if (!dev_priv->agp_textures) {
  421. DRM_ERROR("could not find agp texture region!\n");
  422. dev->dev_private = (void *)dev_priv;
  423. r128_do_cleanup_cce(dev);
  424. return -EINVAL;
  425. }
  426. }
  427. dev_priv->sarea_priv =
  428. (drm_r128_sarea_t *) ((u8 *) dev_priv->sarea->handle +
  429. init->sarea_priv_offset);
  430. #if IS_ENABLED(CONFIG_AGP)
  431. if (!dev_priv->is_pci) {
  432. drm_legacy_ioremap_wc(dev_priv->cce_ring, dev);
  433. drm_legacy_ioremap_wc(dev_priv->ring_rptr, dev);
  434. drm_legacy_ioremap_wc(dev->agp_buffer_map, dev);
  435. if (!dev_priv->cce_ring->handle ||
  436. !dev_priv->ring_rptr->handle ||
  437. !dev->agp_buffer_map->handle) {
  438. DRM_ERROR("Could not ioremap agp regions!\n");
  439. dev->dev_private = (void *)dev_priv;
  440. r128_do_cleanup_cce(dev);
  441. return -ENOMEM;
  442. }
  443. } else
  444. #endif
  445. {
  446. dev_priv->cce_ring->handle =
  447. (void *)(unsigned long)dev_priv->cce_ring->offset;
  448. dev_priv->ring_rptr->handle =
  449. (void *)(unsigned long)dev_priv->ring_rptr->offset;
  450. dev->agp_buffer_map->handle =
  451. (void *)(unsigned long)dev->agp_buffer_map->offset;
  452. }
  453. #if IS_ENABLED(CONFIG_AGP)
  454. if (!dev_priv->is_pci)
  455. dev_priv->cce_buffers_offset = dev->agp->base;
  456. else
  457. #endif
  458. dev_priv->cce_buffers_offset = (unsigned long)dev->sg->virtual;
  459. dev_priv->ring.start = (u32 *) dev_priv->cce_ring->handle;
  460. dev_priv->ring.end = ((u32 *) dev_priv->cce_ring->handle
  461. + init->ring_size / sizeof(u32));
  462. dev_priv->ring.size = init->ring_size;
  463. dev_priv->ring.size_l2qw = order_base_2(init->ring_size / 8);
  464. dev_priv->ring.tail_mask = (dev_priv->ring.size / sizeof(u32)) - 1;
  465. dev_priv->ring.high_mark = 128;
  466. dev_priv->sarea_priv->last_frame = 0;
  467. R128_WRITE(R128_LAST_FRAME_REG, dev_priv->sarea_priv->last_frame);
  468. dev_priv->sarea_priv->last_dispatch = 0;
  469. R128_WRITE(R128_LAST_DISPATCH_REG, dev_priv->sarea_priv->last_dispatch);
  470. #if IS_ENABLED(CONFIG_AGP)
  471. if (dev_priv->is_pci) {
  472. #endif
  473. dev_priv->gart_info.table_mask = DMA_BIT_MASK(32);
  474. dev_priv->gart_info.gart_table_location = DRM_ATI_GART_MAIN;
  475. dev_priv->gart_info.table_size = R128_PCIGART_TABLE_SIZE;
  476. dev_priv->gart_info.addr = NULL;
  477. dev_priv->gart_info.bus_addr = 0;
  478. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
  479. if (!drm_ati_pcigart_init(dev, &dev_priv->gart_info)) {
  480. DRM_ERROR("failed to init PCI GART!\n");
  481. dev->dev_private = (void *)dev_priv;
  482. r128_do_cleanup_cce(dev);
  483. return -ENOMEM;
  484. }
  485. R128_WRITE(R128_PCI_GART_PAGE, dev_priv->gart_info.bus_addr);
  486. #if IS_ENABLED(CONFIG_AGP)
  487. }
  488. #endif
  489. r128_cce_init_ring_buffer(dev, dev_priv);
  490. rc = r128_cce_load_microcode(dev_priv);
  491. dev->dev_private = (void *)dev_priv;
  492. r128_do_engine_reset(dev);
  493. if (rc) {
  494. DRM_ERROR("Failed to load firmware!\n");
  495. r128_do_cleanup_cce(dev);
  496. }
  497. return rc;
  498. }
  499. int r128_do_cleanup_cce(struct drm_device *dev)
  500. {
  501. /* Make sure interrupts are disabled here because the uninstall ioctl
  502. * may not have been called from userspace and after dev_private
  503. * is freed, it's too late.
  504. */
  505. if (dev->irq_enabled)
  506. drm_irq_uninstall(dev);
  507. if (dev->dev_private) {
  508. drm_r128_private_t *dev_priv = dev->dev_private;
  509. #if IS_ENABLED(CONFIG_AGP)
  510. if (!dev_priv->is_pci) {
  511. if (dev_priv->cce_ring != NULL)
  512. drm_legacy_ioremapfree(dev_priv->cce_ring, dev);
  513. if (dev_priv->ring_rptr != NULL)
  514. drm_legacy_ioremapfree(dev_priv->ring_rptr, dev);
  515. if (dev->agp_buffer_map != NULL) {
  516. drm_legacy_ioremapfree(dev->agp_buffer_map, dev);
  517. dev->agp_buffer_map = NULL;
  518. }
  519. } else
  520. #endif
  521. {
  522. if (dev_priv->gart_info.bus_addr)
  523. if (!drm_ati_pcigart_cleanup(dev,
  524. &dev_priv->gart_info))
  525. DRM_ERROR
  526. ("failed to cleanup PCI GART!\n");
  527. }
  528. kfree(dev->dev_private);
  529. dev->dev_private = NULL;
  530. }
  531. return 0;
  532. }
  533. int r128_cce_init(struct drm_device *dev, void *data, struct drm_file *file_priv)
  534. {
  535. drm_r128_init_t *init = data;
  536. DRM_DEBUG("\n");
  537. LOCK_TEST_WITH_RETURN(dev, file_priv);
  538. switch (init->func) {
  539. case R128_INIT_CCE:
  540. return r128_do_init_cce(dev, init);
  541. case R128_CLEANUP_CCE:
  542. return r128_do_cleanup_cce(dev);
  543. }
  544. return -EINVAL;
  545. }
  546. int r128_cce_start(struct drm_device *dev, void *data, struct drm_file *file_priv)
  547. {
  548. drm_r128_private_t *dev_priv = dev->dev_private;
  549. DRM_DEBUG("\n");
  550. LOCK_TEST_WITH_RETURN(dev, file_priv);
  551. DEV_INIT_TEST_WITH_RETURN(dev_priv);
  552. if (dev_priv->cce_running || dev_priv->cce_mode == R128_PM4_NONPM4) {
  553. DRM_DEBUG("while CCE running\n");
  554. return 0;
  555. }
  556. r128_do_cce_start(dev_priv);
  557. return 0;
  558. }
  559. /* Stop the CCE. The engine must have been idled before calling this
  560. * routine.
  561. */
  562. int r128_cce_stop(struct drm_device *dev, void *data, struct drm_file *file_priv)
  563. {
  564. drm_r128_private_t *dev_priv = dev->dev_private;
  565. drm_r128_cce_stop_t *stop = data;
  566. int ret;
  567. DRM_DEBUG("\n");
  568. LOCK_TEST_WITH_RETURN(dev, file_priv);
  569. DEV_INIT_TEST_WITH_RETURN(dev_priv);
  570. /* Flush any pending CCE commands. This ensures any outstanding
  571. * commands are exectuted by the engine before we turn it off.
  572. */
  573. if (stop->flush)
  574. r128_do_cce_flush(dev_priv);
  575. /* If we fail to make the engine go idle, we return an error
  576. * code so that the DRM ioctl wrapper can try again.
  577. */
  578. if (stop->idle) {
  579. ret = r128_do_cce_idle(dev_priv);
  580. if (ret)
  581. return ret;
  582. }
  583. /* Finally, we can turn off the CCE. If the engine isn't idle,
  584. * we will get some dropped triangles as they won't be fully
  585. * rendered before the CCE is shut down.
  586. */
  587. r128_do_cce_stop(dev_priv);
  588. /* Reset the engine */
  589. r128_do_engine_reset(dev);
  590. return 0;
  591. }
  592. /* Just reset the CCE ring. Called as part of an X Server engine reset.
  593. */
  594. int r128_cce_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
  595. {
  596. drm_r128_private_t *dev_priv = dev->dev_private;
  597. DRM_DEBUG("\n");
  598. LOCK_TEST_WITH_RETURN(dev, file_priv);
  599. DEV_INIT_TEST_WITH_RETURN(dev_priv);
  600. r128_do_cce_reset(dev_priv);
  601. /* The CCE is no longer running after an engine reset */
  602. dev_priv->cce_running = 0;
  603. return 0;
  604. }
  605. int r128_cce_idle(struct drm_device *dev, void *data, struct drm_file *file_priv)
  606. {
  607. drm_r128_private_t *dev_priv = dev->dev_private;
  608. DRM_DEBUG("\n");
  609. LOCK_TEST_WITH_RETURN(dev, file_priv);
  610. DEV_INIT_TEST_WITH_RETURN(dev_priv);
  611. if (dev_priv->cce_running)
  612. r128_do_cce_flush(dev_priv);
  613. return r128_do_cce_idle(dev_priv);
  614. }
  615. int r128_engine_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
  616. {
  617. DRM_DEBUG("\n");
  618. LOCK_TEST_WITH_RETURN(dev, file_priv);
  619. DEV_INIT_TEST_WITH_RETURN(dev->dev_private);
  620. return r128_do_engine_reset(dev);
  621. }
  622. int r128_fullscreen(struct drm_device *dev, void *data, struct drm_file *file_priv)
  623. {
  624. return -EINVAL;
  625. }
  626. /* ================================================================
  627. * Freelist management
  628. */
  629. #define R128_BUFFER_USED 0xffffffff
  630. #define R128_BUFFER_FREE 0
  631. #if 0
  632. static int r128_freelist_init(struct drm_device *dev)
  633. {
  634. struct drm_device_dma *dma = dev->dma;
  635. drm_r128_private_t *dev_priv = dev->dev_private;
  636. struct drm_buf *buf;
  637. drm_r128_buf_priv_t *buf_priv;
  638. drm_r128_freelist_t *entry;
  639. int i;
  640. dev_priv->head = kzalloc(sizeof(drm_r128_freelist_t), GFP_KERNEL);
  641. if (dev_priv->head == NULL)
  642. return -ENOMEM;
  643. dev_priv->head->age = R128_BUFFER_USED;
  644. for (i = 0; i < dma->buf_count; i++) {
  645. buf = dma->buflist[i];
  646. buf_priv = buf->dev_private;
  647. entry = kmalloc(sizeof(drm_r128_freelist_t), GFP_KERNEL);
  648. if (!entry)
  649. return -ENOMEM;
  650. entry->age = R128_BUFFER_FREE;
  651. entry->buf = buf;
  652. entry->prev = dev_priv->head;
  653. entry->next = dev_priv->head->next;
  654. if (!entry->next)
  655. dev_priv->tail = entry;
  656. buf_priv->discard = 0;
  657. buf_priv->dispatched = 0;
  658. buf_priv->list_entry = entry;
  659. dev_priv->head->next = entry;
  660. if (dev_priv->head->next)
  661. dev_priv->head->next->prev = entry;
  662. }
  663. return 0;
  664. }
  665. #endif
  666. static struct drm_buf *r128_freelist_get(struct drm_device * dev)
  667. {
  668. struct drm_device_dma *dma = dev->dma;
  669. drm_r128_private_t *dev_priv = dev->dev_private;
  670. drm_r128_buf_priv_t *buf_priv;
  671. struct drm_buf *buf;
  672. int i, t;
  673. /* FIXME: Optimize -- use freelist code */
  674. for (i = 0; i < dma->buf_count; i++) {
  675. buf = dma->buflist[i];
  676. buf_priv = buf->dev_private;
  677. if (!buf->file_priv)
  678. return buf;
  679. }
  680. for (t = 0; t < dev_priv->usec_timeout; t++) {
  681. u32 done_age = R128_READ(R128_LAST_DISPATCH_REG);
  682. for (i = 0; i < dma->buf_count; i++) {
  683. buf = dma->buflist[i];
  684. buf_priv = buf->dev_private;
  685. if (buf->pending && buf_priv->age <= done_age) {
  686. /* The buffer has been processed, so it
  687. * can now be used.
  688. */
  689. buf->pending = 0;
  690. return buf;
  691. }
  692. }
  693. DRM_UDELAY(1);
  694. }
  695. DRM_DEBUG("returning NULL!\n");
  696. return NULL;
  697. }
  698. void r128_freelist_reset(struct drm_device *dev)
  699. {
  700. struct drm_device_dma *dma = dev->dma;
  701. int i;
  702. for (i = 0; i < dma->buf_count; i++) {
  703. struct drm_buf *buf = dma->buflist[i];
  704. drm_r128_buf_priv_t *buf_priv = buf->dev_private;
  705. buf_priv->age = 0;
  706. }
  707. }
  708. /* ================================================================
  709. * CCE command submission
  710. */
  711. int r128_wait_ring(drm_r128_private_t *dev_priv, int n)
  712. {
  713. drm_r128_ring_buffer_t *ring = &dev_priv->ring;
  714. int i;
  715. for (i = 0; i < dev_priv->usec_timeout; i++) {
  716. r128_update_ring_snapshot(dev_priv);
  717. if (ring->space >= n)
  718. return 0;
  719. DRM_UDELAY(1);
  720. }
  721. /* FIXME: This is being ignored... */
  722. DRM_ERROR("failed!\n");
  723. return -EBUSY;
  724. }
  725. static int r128_cce_get_buffers(struct drm_device *dev,
  726. struct drm_file *file_priv,
  727. struct drm_dma *d)
  728. {
  729. int i;
  730. struct drm_buf *buf;
  731. for (i = d->granted_count; i < d->request_count; i++) {
  732. buf = r128_freelist_get(dev);
  733. if (!buf)
  734. return -EAGAIN;
  735. buf->file_priv = file_priv;
  736. if (copy_to_user(&d->request_indices[i], &buf->idx,
  737. sizeof(buf->idx)))
  738. return -EFAULT;
  739. if (copy_to_user(&d->request_sizes[i], &buf->total,
  740. sizeof(buf->total)))
  741. return -EFAULT;
  742. d->granted_count++;
  743. }
  744. return 0;
  745. }
  746. int r128_cce_buffers(struct drm_device *dev, void *data, struct drm_file *file_priv)
  747. {
  748. struct drm_device_dma *dma = dev->dma;
  749. int ret = 0;
  750. struct drm_dma *d = data;
  751. LOCK_TEST_WITH_RETURN(dev, file_priv);
  752. /* Please don't send us buffers.
  753. */
  754. if (d->send_count != 0) {
  755. DRM_ERROR("Process %d trying to send %d buffers via drmDMA\n",
  756. DRM_CURRENTPID, d->send_count);
  757. return -EINVAL;
  758. }
  759. /* We'll send you buffers.
  760. */
  761. if (d->request_count < 0 || d->request_count > dma->buf_count) {
  762. DRM_ERROR("Process %d trying to get %d buffers (of %d max)\n",
  763. DRM_CURRENTPID, d->request_count, dma->buf_count);
  764. return -EINVAL;
  765. }
  766. d->granted_count = 0;
  767. if (d->request_count)
  768. ret = r128_cce_get_buffers(dev, file_priv, d);
  769. return ret;
  770. }