pll.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524
  1. /*
  2. * Copyright (C) 2014 Texas Instruments Incorporated - http://www.ti.com/
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License version 2 as published by
  6. * the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful, but WITHOUT
  9. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  10. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  11. * more details.
  12. *
  13. * You should have received a copy of the GNU General Public License along with
  14. * this program. If not, see <http://www.gnu.org/licenses/>.
  15. */
  16. #define DSS_SUBSYS_NAME "PLL"
  17. #include <linux/clk.h>
  18. #include <linux/io.h>
  19. #include <linux/kernel.h>
  20. #include <linux/regulator/consumer.h>
  21. #include <linux/sched.h>
  22. #include "omapdss.h"
  23. #include "dss.h"
  24. #define PLL_CONTROL 0x0000
  25. #define PLL_STATUS 0x0004
  26. #define PLL_GO 0x0008
  27. #define PLL_CONFIGURATION1 0x000C
  28. #define PLL_CONFIGURATION2 0x0010
  29. #define PLL_CONFIGURATION3 0x0014
  30. #define PLL_SSC_CONFIGURATION1 0x0018
  31. #define PLL_SSC_CONFIGURATION2 0x001C
  32. #define PLL_CONFIGURATION4 0x0020
  33. int dss_pll_register(struct dss_device *dss, struct dss_pll *pll)
  34. {
  35. int i;
  36. for (i = 0; i < ARRAY_SIZE(dss->plls); ++i) {
  37. if (!dss->plls[i]) {
  38. dss->plls[i] = pll;
  39. pll->dss = dss;
  40. return 0;
  41. }
  42. }
  43. return -EBUSY;
  44. }
  45. void dss_pll_unregister(struct dss_pll *pll)
  46. {
  47. struct dss_device *dss = pll->dss;
  48. int i;
  49. for (i = 0; i < ARRAY_SIZE(dss->plls); ++i) {
  50. if (dss->plls[i] == pll) {
  51. dss->plls[i] = NULL;
  52. pll->dss = NULL;
  53. return;
  54. }
  55. }
  56. }
  57. struct dss_pll *dss_pll_find(struct dss_device *dss, const char *name)
  58. {
  59. int i;
  60. for (i = 0; i < ARRAY_SIZE(dss->plls); ++i) {
  61. if (dss->plls[i] && strcmp(dss->plls[i]->name, name) == 0)
  62. return dss->plls[i];
  63. }
  64. return NULL;
  65. }
  66. struct dss_pll *dss_pll_find_by_src(struct dss_device *dss,
  67. enum dss_clk_source src)
  68. {
  69. struct dss_pll *pll;
  70. switch (src) {
  71. default:
  72. case DSS_CLK_SRC_FCK:
  73. return NULL;
  74. case DSS_CLK_SRC_HDMI_PLL:
  75. return dss_pll_find(dss, "hdmi");
  76. case DSS_CLK_SRC_PLL1_1:
  77. case DSS_CLK_SRC_PLL1_2:
  78. case DSS_CLK_SRC_PLL1_3:
  79. pll = dss_pll_find(dss, "dsi0");
  80. if (!pll)
  81. pll = dss_pll_find(dss, "video0");
  82. return pll;
  83. case DSS_CLK_SRC_PLL2_1:
  84. case DSS_CLK_SRC_PLL2_2:
  85. case DSS_CLK_SRC_PLL2_3:
  86. pll = dss_pll_find(dss, "dsi1");
  87. if (!pll)
  88. pll = dss_pll_find(dss, "video1");
  89. return pll;
  90. }
  91. }
  92. unsigned int dss_pll_get_clkout_idx_for_src(enum dss_clk_source src)
  93. {
  94. switch (src) {
  95. case DSS_CLK_SRC_HDMI_PLL:
  96. return 0;
  97. case DSS_CLK_SRC_PLL1_1:
  98. case DSS_CLK_SRC_PLL2_1:
  99. return 0;
  100. case DSS_CLK_SRC_PLL1_2:
  101. case DSS_CLK_SRC_PLL2_2:
  102. return 1;
  103. case DSS_CLK_SRC_PLL1_3:
  104. case DSS_CLK_SRC_PLL2_3:
  105. return 2;
  106. default:
  107. return 0;
  108. }
  109. }
  110. int dss_pll_enable(struct dss_pll *pll)
  111. {
  112. int r;
  113. r = clk_prepare_enable(pll->clkin);
  114. if (r)
  115. return r;
  116. if (pll->regulator) {
  117. r = regulator_enable(pll->regulator);
  118. if (r)
  119. goto err_reg;
  120. }
  121. r = pll->ops->enable(pll);
  122. if (r)
  123. goto err_enable;
  124. return 0;
  125. err_enable:
  126. if (pll->regulator)
  127. regulator_disable(pll->regulator);
  128. err_reg:
  129. clk_disable_unprepare(pll->clkin);
  130. return r;
  131. }
  132. void dss_pll_disable(struct dss_pll *pll)
  133. {
  134. pll->ops->disable(pll);
  135. if (pll->regulator)
  136. regulator_disable(pll->regulator);
  137. clk_disable_unprepare(pll->clkin);
  138. memset(&pll->cinfo, 0, sizeof(pll->cinfo));
  139. }
  140. int dss_pll_set_config(struct dss_pll *pll, const struct dss_pll_clock_info *cinfo)
  141. {
  142. int r;
  143. r = pll->ops->set_config(pll, cinfo);
  144. if (r)
  145. return r;
  146. pll->cinfo = *cinfo;
  147. return 0;
  148. }
  149. bool dss_pll_hsdiv_calc_a(const struct dss_pll *pll, unsigned long clkdco,
  150. unsigned long out_min, unsigned long out_max,
  151. dss_hsdiv_calc_func func, void *data)
  152. {
  153. const struct dss_pll_hw *hw = pll->hw;
  154. int m, m_start, m_stop;
  155. unsigned long out;
  156. out_min = out_min ? out_min : 1;
  157. out_max = out_max ? out_max : ULONG_MAX;
  158. m_start = max(DIV_ROUND_UP(clkdco, out_max), 1ul);
  159. m_stop = min((unsigned)(clkdco / out_min), hw->mX_max);
  160. for (m = m_start; m <= m_stop; ++m) {
  161. out = clkdco / m;
  162. if (func(m, out, data))
  163. return true;
  164. }
  165. return false;
  166. }
  167. /*
  168. * clkdco = clkin / n * m * 2
  169. * clkoutX = clkdco / mX
  170. */
  171. bool dss_pll_calc_a(const struct dss_pll *pll, unsigned long clkin,
  172. unsigned long pll_min, unsigned long pll_max,
  173. dss_pll_calc_func func, void *data)
  174. {
  175. const struct dss_pll_hw *hw = pll->hw;
  176. int n, n_start, n_stop, n_inc;
  177. int m, m_start, m_stop, m_inc;
  178. unsigned long fint, clkdco;
  179. unsigned long pll_hw_max;
  180. unsigned long fint_hw_min, fint_hw_max;
  181. pll_hw_max = hw->clkdco_max;
  182. fint_hw_min = hw->fint_min;
  183. fint_hw_max = hw->fint_max;
  184. n_start = max(DIV_ROUND_UP(clkin, fint_hw_max), 1ul);
  185. n_stop = min((unsigned)(clkin / fint_hw_min), hw->n_max);
  186. n_inc = 1;
  187. if (hw->errata_i886) {
  188. swap(n_start, n_stop);
  189. n_inc = -1;
  190. }
  191. pll_max = pll_max ? pll_max : ULONG_MAX;
  192. for (n = n_start; n != n_stop; n += n_inc) {
  193. fint = clkin / n;
  194. m_start = max(DIV_ROUND_UP(DIV_ROUND_UP(pll_min, fint), 2),
  195. 1ul);
  196. m_stop = min3((unsigned)(pll_max / fint / 2),
  197. (unsigned)(pll_hw_max / fint / 2),
  198. hw->m_max);
  199. m_inc = 1;
  200. if (hw->errata_i886) {
  201. swap(m_start, m_stop);
  202. m_inc = -1;
  203. }
  204. for (m = m_start; m != m_stop; m += m_inc) {
  205. clkdco = 2 * m * fint;
  206. if (func(n, m, fint, clkdco, data))
  207. return true;
  208. }
  209. }
  210. return false;
  211. }
  212. /*
  213. * This calculates a PLL config that will provide the target_clkout rate
  214. * for clkout. Additionally clkdco rate will be the same as clkout rate
  215. * when clkout rate is >= min_clkdco.
  216. *
  217. * clkdco = clkin / n * m + clkin / n * mf / 262144
  218. * clkout = clkdco / m2
  219. */
  220. bool dss_pll_calc_b(const struct dss_pll *pll, unsigned long clkin,
  221. unsigned long target_clkout, struct dss_pll_clock_info *cinfo)
  222. {
  223. unsigned long fint, clkdco, clkout;
  224. unsigned long target_clkdco;
  225. unsigned long min_dco;
  226. unsigned int n, m, mf, m2, sd;
  227. const struct dss_pll_hw *hw = pll->hw;
  228. DSSDBG("clkin %lu, target clkout %lu\n", clkin, target_clkout);
  229. /* Fint */
  230. n = DIV_ROUND_UP(clkin, hw->fint_max);
  231. fint = clkin / n;
  232. /* adjust m2 so that the clkdco will be high enough */
  233. min_dco = roundup(hw->clkdco_min, fint);
  234. m2 = DIV_ROUND_UP(min_dco, target_clkout);
  235. if (m2 == 0)
  236. m2 = 1;
  237. target_clkdco = target_clkout * m2;
  238. m = target_clkdco / fint;
  239. clkdco = fint * m;
  240. /* adjust clkdco with fractional mf */
  241. if (WARN_ON(target_clkdco - clkdco > fint))
  242. mf = 0;
  243. else
  244. mf = (u32)div_u64(262144ull * (target_clkdco - clkdco), fint);
  245. if (mf > 0)
  246. clkdco += (u32)div_u64((u64)mf * fint, 262144);
  247. clkout = clkdco / m2;
  248. /* sigma-delta */
  249. sd = DIV_ROUND_UP(fint * m, 250000000);
  250. DSSDBG("N = %u, M = %u, M.f = %u, M2 = %u, SD = %u\n",
  251. n, m, mf, m2, sd);
  252. DSSDBG("Fint %lu, clkdco %lu, clkout %lu\n", fint, clkdco, clkout);
  253. cinfo->n = n;
  254. cinfo->m = m;
  255. cinfo->mf = mf;
  256. cinfo->mX[0] = m2;
  257. cinfo->sd = sd;
  258. cinfo->fint = fint;
  259. cinfo->clkdco = clkdco;
  260. cinfo->clkout[0] = clkout;
  261. return true;
  262. }
  263. static int wait_for_bit_change(void __iomem *reg, int bitnum, int value)
  264. {
  265. unsigned long timeout;
  266. ktime_t wait;
  267. int t;
  268. /* first busyloop to see if the bit changes right away */
  269. t = 100;
  270. while (t-- > 0) {
  271. if (FLD_GET(readl_relaxed(reg), bitnum, bitnum) == value)
  272. return value;
  273. }
  274. /* then loop for 500ms, sleeping for 1ms in between */
  275. timeout = jiffies + msecs_to_jiffies(500);
  276. while (time_before(jiffies, timeout)) {
  277. if (FLD_GET(readl_relaxed(reg), bitnum, bitnum) == value)
  278. return value;
  279. wait = ns_to_ktime(1000 * 1000);
  280. set_current_state(TASK_UNINTERRUPTIBLE);
  281. schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
  282. }
  283. return !value;
  284. }
  285. int dss_pll_wait_reset_done(struct dss_pll *pll)
  286. {
  287. void __iomem *base = pll->base;
  288. if (wait_for_bit_change(base + PLL_STATUS, 0, 1) != 1)
  289. return -ETIMEDOUT;
  290. else
  291. return 0;
  292. }
  293. static int dss_wait_hsdiv_ack(struct dss_pll *pll, u32 hsdiv_ack_mask)
  294. {
  295. int t = 100;
  296. while (t-- > 0) {
  297. u32 v = readl_relaxed(pll->base + PLL_STATUS);
  298. v &= hsdiv_ack_mask;
  299. if (v == hsdiv_ack_mask)
  300. return 0;
  301. }
  302. return -ETIMEDOUT;
  303. }
  304. int dss_pll_write_config_type_a(struct dss_pll *pll,
  305. const struct dss_pll_clock_info *cinfo)
  306. {
  307. const struct dss_pll_hw *hw = pll->hw;
  308. void __iomem *base = pll->base;
  309. int r = 0;
  310. u32 l;
  311. l = 0;
  312. if (hw->has_stopmode)
  313. l = FLD_MOD(l, 1, 0, 0); /* PLL_STOPMODE */
  314. l = FLD_MOD(l, cinfo->n - 1, hw->n_msb, hw->n_lsb); /* PLL_REGN */
  315. l = FLD_MOD(l, cinfo->m, hw->m_msb, hw->m_lsb); /* PLL_REGM */
  316. /* M4 */
  317. l = FLD_MOD(l, cinfo->mX[0] ? cinfo->mX[0] - 1 : 0,
  318. hw->mX_msb[0], hw->mX_lsb[0]);
  319. /* M5 */
  320. l = FLD_MOD(l, cinfo->mX[1] ? cinfo->mX[1] - 1 : 0,
  321. hw->mX_msb[1], hw->mX_lsb[1]);
  322. writel_relaxed(l, base + PLL_CONFIGURATION1);
  323. l = 0;
  324. /* M6 */
  325. l = FLD_MOD(l, cinfo->mX[2] ? cinfo->mX[2] - 1 : 0,
  326. hw->mX_msb[2], hw->mX_lsb[2]);
  327. /* M7 */
  328. l = FLD_MOD(l, cinfo->mX[3] ? cinfo->mX[3] - 1 : 0,
  329. hw->mX_msb[3], hw->mX_lsb[3]);
  330. writel_relaxed(l, base + PLL_CONFIGURATION3);
  331. l = readl_relaxed(base + PLL_CONFIGURATION2);
  332. if (hw->has_freqsel) {
  333. u32 f = cinfo->fint < 1000000 ? 0x3 :
  334. cinfo->fint < 1250000 ? 0x4 :
  335. cinfo->fint < 1500000 ? 0x5 :
  336. cinfo->fint < 1750000 ? 0x6 :
  337. 0x7;
  338. l = FLD_MOD(l, f, 4, 1); /* PLL_FREQSEL */
  339. } else if (hw->has_selfreqdco) {
  340. u32 f = cinfo->clkdco < hw->clkdco_low ? 0x2 : 0x4;
  341. l = FLD_MOD(l, f, 3, 1); /* PLL_SELFREQDCO */
  342. }
  343. l = FLD_MOD(l, 1, 13, 13); /* PLL_REFEN */
  344. l = FLD_MOD(l, 0, 14, 14); /* PHY_CLKINEN */
  345. l = FLD_MOD(l, 0, 16, 16); /* M4_CLOCK_EN */
  346. l = FLD_MOD(l, 0, 18, 18); /* M5_CLOCK_EN */
  347. l = FLD_MOD(l, 1, 20, 20); /* HSDIVBYPASS */
  348. if (hw->has_refsel)
  349. l = FLD_MOD(l, 3, 22, 21); /* REFSEL = sysclk */
  350. l = FLD_MOD(l, 0, 23, 23); /* M6_CLOCK_EN */
  351. l = FLD_MOD(l, 0, 25, 25); /* M7_CLOCK_EN */
  352. writel_relaxed(l, base + PLL_CONFIGURATION2);
  353. writel_relaxed(1, base + PLL_GO); /* PLL_GO */
  354. if (wait_for_bit_change(base + PLL_GO, 0, 0) != 0) {
  355. DSSERR("DSS DPLL GO bit not going down.\n");
  356. r = -EIO;
  357. goto err;
  358. }
  359. if (wait_for_bit_change(base + PLL_STATUS, 1, 1) != 1) {
  360. DSSERR("cannot lock DSS DPLL\n");
  361. r = -EIO;
  362. goto err;
  363. }
  364. l = readl_relaxed(base + PLL_CONFIGURATION2);
  365. l = FLD_MOD(l, 1, 14, 14); /* PHY_CLKINEN */
  366. l = FLD_MOD(l, cinfo->mX[0] ? 1 : 0, 16, 16); /* M4_CLOCK_EN */
  367. l = FLD_MOD(l, cinfo->mX[1] ? 1 : 0, 18, 18); /* M5_CLOCK_EN */
  368. l = FLD_MOD(l, 0, 20, 20); /* HSDIVBYPASS */
  369. l = FLD_MOD(l, cinfo->mX[2] ? 1 : 0, 23, 23); /* M6_CLOCK_EN */
  370. l = FLD_MOD(l, cinfo->mX[3] ? 1 : 0, 25, 25); /* M7_CLOCK_EN */
  371. writel_relaxed(l, base + PLL_CONFIGURATION2);
  372. r = dss_wait_hsdiv_ack(pll,
  373. (cinfo->mX[0] ? BIT(7) : 0) |
  374. (cinfo->mX[1] ? BIT(8) : 0) |
  375. (cinfo->mX[2] ? BIT(10) : 0) |
  376. (cinfo->mX[3] ? BIT(11) : 0));
  377. if (r) {
  378. DSSERR("failed to enable HSDIV clocks\n");
  379. goto err;
  380. }
  381. err:
  382. return r;
  383. }
  384. int dss_pll_write_config_type_b(struct dss_pll *pll,
  385. const struct dss_pll_clock_info *cinfo)
  386. {
  387. const struct dss_pll_hw *hw = pll->hw;
  388. void __iomem *base = pll->base;
  389. u32 l;
  390. l = 0;
  391. l = FLD_MOD(l, cinfo->m, 20, 9); /* PLL_REGM */
  392. l = FLD_MOD(l, cinfo->n - 1, 8, 1); /* PLL_REGN */
  393. writel_relaxed(l, base + PLL_CONFIGURATION1);
  394. l = readl_relaxed(base + PLL_CONFIGURATION2);
  395. l = FLD_MOD(l, 0x0, 12, 12); /* PLL_HIGHFREQ divide by 2 */
  396. l = FLD_MOD(l, 0x1, 13, 13); /* PLL_REFEN */
  397. l = FLD_MOD(l, 0x0, 14, 14); /* PHY_CLKINEN */
  398. if (hw->has_refsel)
  399. l = FLD_MOD(l, 0x3, 22, 21); /* REFSEL = SYSCLK */
  400. /* PLL_SELFREQDCO */
  401. if (cinfo->clkdco > hw->clkdco_low)
  402. l = FLD_MOD(l, 0x4, 3, 1);
  403. else
  404. l = FLD_MOD(l, 0x2, 3, 1);
  405. writel_relaxed(l, base + PLL_CONFIGURATION2);
  406. l = readl_relaxed(base + PLL_CONFIGURATION3);
  407. l = FLD_MOD(l, cinfo->sd, 17, 10); /* PLL_REGSD */
  408. writel_relaxed(l, base + PLL_CONFIGURATION3);
  409. l = readl_relaxed(base + PLL_CONFIGURATION4);
  410. l = FLD_MOD(l, cinfo->mX[0], 24, 18); /* PLL_REGM2 */
  411. l = FLD_MOD(l, cinfo->mf, 17, 0); /* PLL_REGM_F */
  412. writel_relaxed(l, base + PLL_CONFIGURATION4);
  413. writel_relaxed(1, base + PLL_GO); /* PLL_GO */
  414. if (wait_for_bit_change(base + PLL_GO, 0, 0) != 0) {
  415. DSSERR("DSS DPLL GO bit not going down.\n");
  416. return -EIO;
  417. }
  418. if (wait_for_bit_change(base + PLL_STATUS, 1, 1) != 1) {
  419. DSSERR("cannot lock DSS DPLL\n");
  420. return -ETIMEDOUT;
  421. }
  422. return 0;
  423. }