dss.c 35 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600
  1. /*
  2. * Copyright (C) 2009 Nokia Corporation
  3. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  4. *
  5. * Some code and ideas taken from drivers/video/omap/ driver
  6. * by Imre Deak.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License version 2 as published by
  10. * the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program. If not, see <http://www.gnu.org/licenses/>.
  19. */
  20. #define DSS_SUBSYS_NAME "DSS"
  21. #include <linux/debugfs.h>
  22. #include <linux/dma-mapping.h>
  23. #include <linux/kernel.h>
  24. #include <linux/module.h>
  25. #include <linux/io.h>
  26. #include <linux/export.h>
  27. #include <linux/err.h>
  28. #include <linux/delay.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/clk.h>
  31. #include <linux/pinctrl/consumer.h>
  32. #include <linux/platform_device.h>
  33. #include <linux/pm_runtime.h>
  34. #include <linux/gfp.h>
  35. #include <linux/sizes.h>
  36. #include <linux/mfd/syscon.h>
  37. #include <linux/regmap.h>
  38. #include <linux/of.h>
  39. #include <linux/of_device.h>
  40. #include <linux/of_graph.h>
  41. #include <linux/regulator/consumer.h>
  42. #include <linux/suspend.h>
  43. #include <linux/component.h>
  44. #include <linux/sys_soc.h>
  45. #include "omapdss.h"
  46. #include "dss.h"
  47. struct dss_reg {
  48. u16 idx;
  49. };
  50. #define DSS_REG(idx) ((const struct dss_reg) { idx })
  51. #define DSS_REVISION DSS_REG(0x0000)
  52. #define DSS_SYSCONFIG DSS_REG(0x0010)
  53. #define DSS_SYSSTATUS DSS_REG(0x0014)
  54. #define DSS_CONTROL DSS_REG(0x0040)
  55. #define DSS_SDI_CONTROL DSS_REG(0x0044)
  56. #define DSS_PLL_CONTROL DSS_REG(0x0048)
  57. #define DSS_SDI_STATUS DSS_REG(0x005C)
  58. #define REG_GET(dss, idx, start, end) \
  59. FLD_GET(dss_read_reg(dss, idx), start, end)
  60. #define REG_FLD_MOD(dss, idx, val, start, end) \
  61. dss_write_reg(dss, idx, \
  62. FLD_MOD(dss_read_reg(dss, idx), val, start, end))
  63. struct dss_ops {
  64. int (*dpi_select_source)(struct dss_device *dss, int port,
  65. enum omap_channel channel);
  66. int (*select_lcd_source)(struct dss_device *dss,
  67. enum omap_channel channel,
  68. enum dss_clk_source clk_src);
  69. };
  70. struct dss_features {
  71. enum dss_model model;
  72. u8 fck_div_max;
  73. unsigned int fck_freq_max;
  74. u8 dss_fck_multiplier;
  75. const char *parent_clk_name;
  76. const enum omap_display_type *ports;
  77. int num_ports;
  78. const enum omap_dss_output_id *outputs;
  79. const struct dss_ops *ops;
  80. struct dss_reg_field dispc_clk_switch;
  81. bool has_lcd_clk_src;
  82. };
  83. static const char * const dss_generic_clk_source_names[] = {
  84. [DSS_CLK_SRC_FCK] = "FCK",
  85. [DSS_CLK_SRC_PLL1_1] = "PLL1:1",
  86. [DSS_CLK_SRC_PLL1_2] = "PLL1:2",
  87. [DSS_CLK_SRC_PLL1_3] = "PLL1:3",
  88. [DSS_CLK_SRC_PLL2_1] = "PLL2:1",
  89. [DSS_CLK_SRC_PLL2_2] = "PLL2:2",
  90. [DSS_CLK_SRC_PLL2_3] = "PLL2:3",
  91. [DSS_CLK_SRC_HDMI_PLL] = "HDMI PLL",
  92. };
  93. static inline void dss_write_reg(struct dss_device *dss,
  94. const struct dss_reg idx, u32 val)
  95. {
  96. __raw_writel(val, dss->base + idx.idx);
  97. }
  98. static inline u32 dss_read_reg(struct dss_device *dss, const struct dss_reg idx)
  99. {
  100. return __raw_readl(dss->base + idx.idx);
  101. }
  102. #define SR(dss, reg) \
  103. dss->ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(dss, DSS_##reg)
  104. #define RR(dss, reg) \
  105. dss_write_reg(dss, DSS_##reg, dss->ctx[(DSS_##reg).idx / sizeof(u32)])
  106. static void dss_save_context(struct dss_device *dss)
  107. {
  108. DSSDBG("dss_save_context\n");
  109. SR(dss, CONTROL);
  110. if (dss->feat->outputs[OMAP_DSS_CHANNEL_LCD] & OMAP_DSS_OUTPUT_SDI) {
  111. SR(dss, SDI_CONTROL);
  112. SR(dss, PLL_CONTROL);
  113. }
  114. dss->ctx_valid = true;
  115. DSSDBG("context saved\n");
  116. }
  117. static void dss_restore_context(struct dss_device *dss)
  118. {
  119. DSSDBG("dss_restore_context\n");
  120. if (!dss->ctx_valid)
  121. return;
  122. RR(dss, CONTROL);
  123. if (dss->feat->outputs[OMAP_DSS_CHANNEL_LCD] & OMAP_DSS_OUTPUT_SDI) {
  124. RR(dss, SDI_CONTROL);
  125. RR(dss, PLL_CONTROL);
  126. }
  127. DSSDBG("context restored\n");
  128. }
  129. #undef SR
  130. #undef RR
  131. void dss_ctrl_pll_enable(struct dss_pll *pll, bool enable)
  132. {
  133. unsigned int shift;
  134. unsigned int val;
  135. if (!pll->dss->syscon_pll_ctrl)
  136. return;
  137. val = !enable;
  138. switch (pll->id) {
  139. case DSS_PLL_VIDEO1:
  140. shift = 0;
  141. break;
  142. case DSS_PLL_VIDEO2:
  143. shift = 1;
  144. break;
  145. case DSS_PLL_HDMI:
  146. shift = 2;
  147. break;
  148. default:
  149. DSSERR("illegal DSS PLL ID %d\n", pll->id);
  150. return;
  151. }
  152. regmap_update_bits(pll->dss->syscon_pll_ctrl,
  153. pll->dss->syscon_pll_ctrl_offset,
  154. 1 << shift, val << shift);
  155. }
  156. static int dss_ctrl_pll_set_control_mux(struct dss_device *dss,
  157. enum dss_clk_source clk_src,
  158. enum omap_channel channel)
  159. {
  160. unsigned int shift, val;
  161. if (!dss->syscon_pll_ctrl)
  162. return -EINVAL;
  163. switch (channel) {
  164. case OMAP_DSS_CHANNEL_LCD:
  165. shift = 3;
  166. switch (clk_src) {
  167. case DSS_CLK_SRC_PLL1_1:
  168. val = 0; break;
  169. case DSS_CLK_SRC_HDMI_PLL:
  170. val = 1; break;
  171. default:
  172. DSSERR("error in PLL mux config for LCD\n");
  173. return -EINVAL;
  174. }
  175. break;
  176. case OMAP_DSS_CHANNEL_LCD2:
  177. shift = 5;
  178. switch (clk_src) {
  179. case DSS_CLK_SRC_PLL1_3:
  180. val = 0; break;
  181. case DSS_CLK_SRC_PLL2_3:
  182. val = 1; break;
  183. case DSS_CLK_SRC_HDMI_PLL:
  184. val = 2; break;
  185. default:
  186. DSSERR("error in PLL mux config for LCD2\n");
  187. return -EINVAL;
  188. }
  189. break;
  190. case OMAP_DSS_CHANNEL_LCD3:
  191. shift = 7;
  192. switch (clk_src) {
  193. case DSS_CLK_SRC_PLL2_1:
  194. val = 0; break;
  195. case DSS_CLK_SRC_PLL1_3:
  196. val = 1; break;
  197. case DSS_CLK_SRC_HDMI_PLL:
  198. val = 2; break;
  199. default:
  200. DSSERR("error in PLL mux config for LCD3\n");
  201. return -EINVAL;
  202. }
  203. break;
  204. default:
  205. DSSERR("error in PLL mux config\n");
  206. return -EINVAL;
  207. }
  208. regmap_update_bits(dss->syscon_pll_ctrl, dss->syscon_pll_ctrl_offset,
  209. 0x3 << shift, val << shift);
  210. return 0;
  211. }
  212. void dss_sdi_init(struct dss_device *dss, int datapairs)
  213. {
  214. u32 l;
  215. BUG_ON(datapairs > 3 || datapairs < 1);
  216. l = dss_read_reg(dss, DSS_SDI_CONTROL);
  217. l = FLD_MOD(l, 0xf, 19, 15); /* SDI_PDIV */
  218. l = FLD_MOD(l, datapairs-1, 3, 2); /* SDI_PRSEL */
  219. l = FLD_MOD(l, 2, 1, 0); /* SDI_BWSEL */
  220. dss_write_reg(dss, DSS_SDI_CONTROL, l);
  221. l = dss_read_reg(dss, DSS_PLL_CONTROL);
  222. l = FLD_MOD(l, 0x7, 25, 22); /* SDI_PLL_FREQSEL */
  223. l = FLD_MOD(l, 0xb, 16, 11); /* SDI_PLL_REGN */
  224. l = FLD_MOD(l, 0xb4, 10, 1); /* SDI_PLL_REGM */
  225. dss_write_reg(dss, DSS_PLL_CONTROL, l);
  226. }
  227. int dss_sdi_enable(struct dss_device *dss)
  228. {
  229. unsigned long timeout;
  230. dispc_pck_free_enable(dss->dispc, 1);
  231. /* Reset SDI PLL */
  232. REG_FLD_MOD(dss, DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
  233. udelay(1); /* wait 2x PCLK */
  234. /* Lock SDI PLL */
  235. REG_FLD_MOD(dss, DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */
  236. /* Waiting for PLL lock request to complete */
  237. timeout = jiffies + msecs_to_jiffies(500);
  238. while (dss_read_reg(dss, DSS_SDI_STATUS) & (1 << 6)) {
  239. if (time_after_eq(jiffies, timeout)) {
  240. DSSERR("PLL lock request timed out\n");
  241. goto err1;
  242. }
  243. }
  244. /* Clearing PLL_GO bit */
  245. REG_FLD_MOD(dss, DSS_PLL_CONTROL, 0, 28, 28);
  246. /* Waiting for PLL to lock */
  247. timeout = jiffies + msecs_to_jiffies(500);
  248. while (!(dss_read_reg(dss, DSS_SDI_STATUS) & (1 << 5))) {
  249. if (time_after_eq(jiffies, timeout)) {
  250. DSSERR("PLL lock timed out\n");
  251. goto err1;
  252. }
  253. }
  254. dispc_lcd_enable_signal(dss->dispc, 1);
  255. /* Waiting for SDI reset to complete */
  256. timeout = jiffies + msecs_to_jiffies(500);
  257. while (!(dss_read_reg(dss, DSS_SDI_STATUS) & (1 << 2))) {
  258. if (time_after_eq(jiffies, timeout)) {
  259. DSSERR("SDI reset timed out\n");
  260. goto err2;
  261. }
  262. }
  263. return 0;
  264. err2:
  265. dispc_lcd_enable_signal(dss->dispc, 0);
  266. err1:
  267. /* Reset SDI PLL */
  268. REG_FLD_MOD(dss, DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
  269. dispc_pck_free_enable(dss->dispc, 0);
  270. return -ETIMEDOUT;
  271. }
  272. void dss_sdi_disable(struct dss_device *dss)
  273. {
  274. dispc_lcd_enable_signal(dss->dispc, 0);
  275. dispc_pck_free_enable(dss->dispc, 0);
  276. /* Reset SDI PLL */
  277. REG_FLD_MOD(dss, DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
  278. }
  279. const char *dss_get_clk_source_name(enum dss_clk_source clk_src)
  280. {
  281. return dss_generic_clk_source_names[clk_src];
  282. }
  283. static void dss_dump_clocks(struct dss_device *dss, struct seq_file *s)
  284. {
  285. const char *fclk_name;
  286. unsigned long fclk_rate;
  287. if (dss_runtime_get(dss))
  288. return;
  289. seq_printf(s, "- DSS -\n");
  290. fclk_name = dss_get_clk_source_name(DSS_CLK_SRC_FCK);
  291. fclk_rate = clk_get_rate(dss->dss_clk);
  292. seq_printf(s, "%s = %lu\n",
  293. fclk_name,
  294. fclk_rate);
  295. dss_runtime_put(dss);
  296. }
  297. static int dss_dump_regs(struct seq_file *s, void *p)
  298. {
  299. struct dss_device *dss = s->private;
  300. #define DUMPREG(dss, r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(dss, r))
  301. if (dss_runtime_get(dss))
  302. return 0;
  303. DUMPREG(dss, DSS_REVISION);
  304. DUMPREG(dss, DSS_SYSCONFIG);
  305. DUMPREG(dss, DSS_SYSSTATUS);
  306. DUMPREG(dss, DSS_CONTROL);
  307. if (dss->feat->outputs[OMAP_DSS_CHANNEL_LCD] & OMAP_DSS_OUTPUT_SDI) {
  308. DUMPREG(dss, DSS_SDI_CONTROL);
  309. DUMPREG(dss, DSS_PLL_CONTROL);
  310. DUMPREG(dss, DSS_SDI_STATUS);
  311. }
  312. dss_runtime_put(dss);
  313. #undef DUMPREG
  314. return 0;
  315. }
  316. static int dss_debug_dump_clocks(struct seq_file *s, void *p)
  317. {
  318. struct dss_device *dss = s->private;
  319. dss_dump_clocks(dss, s);
  320. dispc_dump_clocks(dss->dispc, s);
  321. #ifdef CONFIG_OMAP2_DSS_DSI
  322. dsi_dump_clocks(s);
  323. #endif
  324. return 0;
  325. }
  326. static int dss_get_channel_index(enum omap_channel channel)
  327. {
  328. switch (channel) {
  329. case OMAP_DSS_CHANNEL_LCD:
  330. return 0;
  331. case OMAP_DSS_CHANNEL_LCD2:
  332. return 1;
  333. case OMAP_DSS_CHANNEL_LCD3:
  334. return 2;
  335. default:
  336. WARN_ON(1);
  337. return 0;
  338. }
  339. }
  340. static void dss_select_dispc_clk_source(struct dss_device *dss,
  341. enum dss_clk_source clk_src)
  342. {
  343. int b;
  344. /*
  345. * We always use PRCM clock as the DISPC func clock, except on DSS3,
  346. * where we don't have separate DISPC and LCD clock sources.
  347. */
  348. if (WARN_ON(dss->feat->has_lcd_clk_src && clk_src != DSS_CLK_SRC_FCK))
  349. return;
  350. switch (clk_src) {
  351. case DSS_CLK_SRC_FCK:
  352. b = 0;
  353. break;
  354. case DSS_CLK_SRC_PLL1_1:
  355. b = 1;
  356. break;
  357. case DSS_CLK_SRC_PLL2_1:
  358. b = 2;
  359. break;
  360. default:
  361. BUG();
  362. return;
  363. }
  364. REG_FLD_MOD(dss, DSS_CONTROL, b, /* DISPC_CLK_SWITCH */
  365. dss->feat->dispc_clk_switch.start,
  366. dss->feat->dispc_clk_switch.end);
  367. dss->dispc_clk_source = clk_src;
  368. }
  369. void dss_select_dsi_clk_source(struct dss_device *dss, int dsi_module,
  370. enum dss_clk_source clk_src)
  371. {
  372. int b, pos;
  373. switch (clk_src) {
  374. case DSS_CLK_SRC_FCK:
  375. b = 0;
  376. break;
  377. case DSS_CLK_SRC_PLL1_2:
  378. BUG_ON(dsi_module != 0);
  379. b = 1;
  380. break;
  381. case DSS_CLK_SRC_PLL2_2:
  382. BUG_ON(dsi_module != 1);
  383. b = 1;
  384. break;
  385. default:
  386. BUG();
  387. return;
  388. }
  389. pos = dsi_module == 0 ? 1 : 10;
  390. REG_FLD_MOD(dss, DSS_CONTROL, b, pos, pos); /* DSIx_CLK_SWITCH */
  391. dss->dsi_clk_source[dsi_module] = clk_src;
  392. }
  393. static int dss_lcd_clk_mux_dra7(struct dss_device *dss,
  394. enum omap_channel channel,
  395. enum dss_clk_source clk_src)
  396. {
  397. const u8 ctrl_bits[] = {
  398. [OMAP_DSS_CHANNEL_LCD] = 0,
  399. [OMAP_DSS_CHANNEL_LCD2] = 12,
  400. [OMAP_DSS_CHANNEL_LCD3] = 19,
  401. };
  402. u8 ctrl_bit = ctrl_bits[channel];
  403. int r;
  404. if (clk_src == DSS_CLK_SRC_FCK) {
  405. /* LCDx_CLK_SWITCH */
  406. REG_FLD_MOD(dss, DSS_CONTROL, 0, ctrl_bit, ctrl_bit);
  407. return -EINVAL;
  408. }
  409. r = dss_ctrl_pll_set_control_mux(dss, clk_src, channel);
  410. if (r)
  411. return r;
  412. REG_FLD_MOD(dss, DSS_CONTROL, 1, ctrl_bit, ctrl_bit);
  413. return 0;
  414. }
  415. static int dss_lcd_clk_mux_omap5(struct dss_device *dss,
  416. enum omap_channel channel,
  417. enum dss_clk_source clk_src)
  418. {
  419. const u8 ctrl_bits[] = {
  420. [OMAP_DSS_CHANNEL_LCD] = 0,
  421. [OMAP_DSS_CHANNEL_LCD2] = 12,
  422. [OMAP_DSS_CHANNEL_LCD3] = 19,
  423. };
  424. const enum dss_clk_source allowed_plls[] = {
  425. [OMAP_DSS_CHANNEL_LCD] = DSS_CLK_SRC_PLL1_1,
  426. [OMAP_DSS_CHANNEL_LCD2] = DSS_CLK_SRC_FCK,
  427. [OMAP_DSS_CHANNEL_LCD3] = DSS_CLK_SRC_PLL2_1,
  428. };
  429. u8 ctrl_bit = ctrl_bits[channel];
  430. if (clk_src == DSS_CLK_SRC_FCK) {
  431. /* LCDx_CLK_SWITCH */
  432. REG_FLD_MOD(dss, DSS_CONTROL, 0, ctrl_bit, ctrl_bit);
  433. return -EINVAL;
  434. }
  435. if (WARN_ON(allowed_plls[channel] != clk_src))
  436. return -EINVAL;
  437. REG_FLD_MOD(dss, DSS_CONTROL, 1, ctrl_bit, ctrl_bit);
  438. return 0;
  439. }
  440. static int dss_lcd_clk_mux_omap4(struct dss_device *dss,
  441. enum omap_channel channel,
  442. enum dss_clk_source clk_src)
  443. {
  444. const u8 ctrl_bits[] = {
  445. [OMAP_DSS_CHANNEL_LCD] = 0,
  446. [OMAP_DSS_CHANNEL_LCD2] = 12,
  447. };
  448. const enum dss_clk_source allowed_plls[] = {
  449. [OMAP_DSS_CHANNEL_LCD] = DSS_CLK_SRC_PLL1_1,
  450. [OMAP_DSS_CHANNEL_LCD2] = DSS_CLK_SRC_PLL2_1,
  451. };
  452. u8 ctrl_bit = ctrl_bits[channel];
  453. if (clk_src == DSS_CLK_SRC_FCK) {
  454. /* LCDx_CLK_SWITCH */
  455. REG_FLD_MOD(dss, DSS_CONTROL, 0, ctrl_bit, ctrl_bit);
  456. return 0;
  457. }
  458. if (WARN_ON(allowed_plls[channel] != clk_src))
  459. return -EINVAL;
  460. REG_FLD_MOD(dss, DSS_CONTROL, 1, ctrl_bit, ctrl_bit);
  461. return 0;
  462. }
  463. void dss_select_lcd_clk_source(struct dss_device *dss,
  464. enum omap_channel channel,
  465. enum dss_clk_source clk_src)
  466. {
  467. int idx = dss_get_channel_index(channel);
  468. int r;
  469. if (!dss->feat->has_lcd_clk_src) {
  470. dss_select_dispc_clk_source(dss, clk_src);
  471. dss->lcd_clk_source[idx] = clk_src;
  472. return;
  473. }
  474. r = dss->feat->ops->select_lcd_source(dss, channel, clk_src);
  475. if (r)
  476. return;
  477. dss->lcd_clk_source[idx] = clk_src;
  478. }
  479. enum dss_clk_source dss_get_dispc_clk_source(struct dss_device *dss)
  480. {
  481. return dss->dispc_clk_source;
  482. }
  483. enum dss_clk_source dss_get_dsi_clk_source(struct dss_device *dss,
  484. int dsi_module)
  485. {
  486. return dss->dsi_clk_source[dsi_module];
  487. }
  488. enum dss_clk_source dss_get_lcd_clk_source(struct dss_device *dss,
  489. enum omap_channel channel)
  490. {
  491. if (dss->feat->has_lcd_clk_src) {
  492. int idx = dss_get_channel_index(channel);
  493. return dss->lcd_clk_source[idx];
  494. } else {
  495. /* LCD_CLK source is the same as DISPC_FCLK source for
  496. * OMAP2 and OMAP3 */
  497. return dss->dispc_clk_source;
  498. }
  499. }
  500. bool dss_div_calc(struct dss_device *dss, unsigned long pck,
  501. unsigned long fck_min, dss_div_calc_func func, void *data)
  502. {
  503. int fckd, fckd_start, fckd_stop;
  504. unsigned long fck;
  505. unsigned long fck_hw_max;
  506. unsigned long fckd_hw_max;
  507. unsigned long prate;
  508. unsigned int m;
  509. fck_hw_max = dss->feat->fck_freq_max;
  510. if (dss->parent_clk == NULL) {
  511. unsigned int pckd;
  512. pckd = fck_hw_max / pck;
  513. fck = pck * pckd;
  514. fck = clk_round_rate(dss->dss_clk, fck);
  515. return func(fck, data);
  516. }
  517. fckd_hw_max = dss->feat->fck_div_max;
  518. m = dss->feat->dss_fck_multiplier;
  519. prate = clk_get_rate(dss->parent_clk);
  520. fck_min = fck_min ? fck_min : 1;
  521. fckd_start = min(prate * m / fck_min, fckd_hw_max);
  522. fckd_stop = max(DIV_ROUND_UP(prate * m, fck_hw_max), 1ul);
  523. for (fckd = fckd_start; fckd >= fckd_stop; --fckd) {
  524. fck = DIV_ROUND_UP(prate, fckd) * m;
  525. if (func(fck, data))
  526. return true;
  527. }
  528. return false;
  529. }
  530. int dss_set_fck_rate(struct dss_device *dss, unsigned long rate)
  531. {
  532. int r;
  533. DSSDBG("set fck to %lu\n", rate);
  534. r = clk_set_rate(dss->dss_clk, rate);
  535. if (r)
  536. return r;
  537. dss->dss_clk_rate = clk_get_rate(dss->dss_clk);
  538. WARN_ONCE(dss->dss_clk_rate != rate, "clk rate mismatch: %lu != %lu",
  539. dss->dss_clk_rate, rate);
  540. return 0;
  541. }
  542. unsigned long dss_get_dispc_clk_rate(struct dss_device *dss)
  543. {
  544. return dss->dss_clk_rate;
  545. }
  546. unsigned long dss_get_max_fck_rate(struct dss_device *dss)
  547. {
  548. return dss->feat->fck_freq_max;
  549. }
  550. enum omap_dss_output_id dss_get_supported_outputs(struct dss_device *dss,
  551. enum omap_channel channel)
  552. {
  553. return dss->feat->outputs[channel];
  554. }
  555. static int dss_setup_default_clock(struct dss_device *dss)
  556. {
  557. unsigned long max_dss_fck, prate;
  558. unsigned long fck;
  559. unsigned int fck_div;
  560. int r;
  561. max_dss_fck = dss->feat->fck_freq_max;
  562. if (dss->parent_clk == NULL) {
  563. fck = clk_round_rate(dss->dss_clk, max_dss_fck);
  564. } else {
  565. prate = clk_get_rate(dss->parent_clk);
  566. fck_div = DIV_ROUND_UP(prate * dss->feat->dss_fck_multiplier,
  567. max_dss_fck);
  568. fck = DIV_ROUND_UP(prate, fck_div)
  569. * dss->feat->dss_fck_multiplier;
  570. }
  571. r = dss_set_fck_rate(dss, fck);
  572. if (r)
  573. return r;
  574. return 0;
  575. }
  576. void dss_set_venc_output(struct dss_device *dss, enum omap_dss_venc_type type)
  577. {
  578. int l = 0;
  579. if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
  580. l = 0;
  581. else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
  582. l = 1;
  583. else
  584. BUG();
  585. /* venc out selection. 0 = comp, 1 = svideo */
  586. REG_FLD_MOD(dss, DSS_CONTROL, l, 6, 6);
  587. }
  588. void dss_set_dac_pwrdn_bgz(struct dss_device *dss, bool enable)
  589. {
  590. /* DAC Power-Down Control */
  591. REG_FLD_MOD(dss, DSS_CONTROL, enable, 5, 5);
  592. }
  593. void dss_select_hdmi_venc_clk_source(struct dss_device *dss,
  594. enum dss_hdmi_venc_clk_source_select src)
  595. {
  596. enum omap_dss_output_id outputs;
  597. outputs = dss->feat->outputs[OMAP_DSS_CHANNEL_DIGIT];
  598. /* Complain about invalid selections */
  599. WARN_ON((src == DSS_VENC_TV_CLK) && !(outputs & OMAP_DSS_OUTPUT_VENC));
  600. WARN_ON((src == DSS_HDMI_M_PCLK) && !(outputs & OMAP_DSS_OUTPUT_HDMI));
  601. /* Select only if we have options */
  602. if ((outputs & OMAP_DSS_OUTPUT_VENC) &&
  603. (outputs & OMAP_DSS_OUTPUT_HDMI))
  604. /* VENC_HDMI_SWITCH */
  605. REG_FLD_MOD(dss, DSS_CONTROL, src, 15, 15);
  606. }
  607. static int dss_dpi_select_source_omap2_omap3(struct dss_device *dss, int port,
  608. enum omap_channel channel)
  609. {
  610. if (channel != OMAP_DSS_CHANNEL_LCD)
  611. return -EINVAL;
  612. return 0;
  613. }
  614. static int dss_dpi_select_source_omap4(struct dss_device *dss, int port,
  615. enum omap_channel channel)
  616. {
  617. int val;
  618. switch (channel) {
  619. case OMAP_DSS_CHANNEL_LCD2:
  620. val = 0;
  621. break;
  622. case OMAP_DSS_CHANNEL_DIGIT:
  623. val = 1;
  624. break;
  625. default:
  626. return -EINVAL;
  627. }
  628. REG_FLD_MOD(dss, DSS_CONTROL, val, 17, 17);
  629. return 0;
  630. }
  631. static int dss_dpi_select_source_omap5(struct dss_device *dss, int port,
  632. enum omap_channel channel)
  633. {
  634. int val;
  635. switch (channel) {
  636. case OMAP_DSS_CHANNEL_LCD:
  637. val = 1;
  638. break;
  639. case OMAP_DSS_CHANNEL_LCD2:
  640. val = 2;
  641. break;
  642. case OMAP_DSS_CHANNEL_LCD3:
  643. val = 3;
  644. break;
  645. case OMAP_DSS_CHANNEL_DIGIT:
  646. val = 0;
  647. break;
  648. default:
  649. return -EINVAL;
  650. }
  651. REG_FLD_MOD(dss, DSS_CONTROL, val, 17, 16);
  652. return 0;
  653. }
  654. static int dss_dpi_select_source_dra7xx(struct dss_device *dss, int port,
  655. enum omap_channel channel)
  656. {
  657. switch (port) {
  658. case 0:
  659. return dss_dpi_select_source_omap5(dss, port, channel);
  660. case 1:
  661. if (channel != OMAP_DSS_CHANNEL_LCD2)
  662. return -EINVAL;
  663. break;
  664. case 2:
  665. if (channel != OMAP_DSS_CHANNEL_LCD3)
  666. return -EINVAL;
  667. break;
  668. default:
  669. return -EINVAL;
  670. }
  671. return 0;
  672. }
  673. int dss_dpi_select_source(struct dss_device *dss, int port,
  674. enum omap_channel channel)
  675. {
  676. return dss->feat->ops->dpi_select_source(dss, port, channel);
  677. }
  678. static int dss_get_clocks(struct dss_device *dss)
  679. {
  680. struct clk *clk;
  681. clk = devm_clk_get(&dss->pdev->dev, "fck");
  682. if (IS_ERR(clk)) {
  683. DSSERR("can't get clock fck\n");
  684. return PTR_ERR(clk);
  685. }
  686. dss->dss_clk = clk;
  687. if (dss->feat->parent_clk_name) {
  688. clk = clk_get(NULL, dss->feat->parent_clk_name);
  689. if (IS_ERR(clk)) {
  690. DSSERR("Failed to get %s\n",
  691. dss->feat->parent_clk_name);
  692. return PTR_ERR(clk);
  693. }
  694. } else {
  695. clk = NULL;
  696. }
  697. dss->parent_clk = clk;
  698. return 0;
  699. }
  700. static void dss_put_clocks(struct dss_device *dss)
  701. {
  702. if (dss->parent_clk)
  703. clk_put(dss->parent_clk);
  704. }
  705. int dss_runtime_get(struct dss_device *dss)
  706. {
  707. int r;
  708. DSSDBG("dss_runtime_get\n");
  709. r = pm_runtime_get_sync(&dss->pdev->dev);
  710. WARN_ON(r < 0);
  711. return r < 0 ? r : 0;
  712. }
  713. void dss_runtime_put(struct dss_device *dss)
  714. {
  715. int r;
  716. DSSDBG("dss_runtime_put\n");
  717. r = pm_runtime_put_sync(&dss->pdev->dev);
  718. WARN_ON(r < 0 && r != -ENOSYS && r != -EBUSY);
  719. }
  720. struct dss_device *dss_get_device(struct device *dev)
  721. {
  722. return dev_get_drvdata(dev);
  723. }
  724. /* DEBUGFS */
  725. #if defined(CONFIG_OMAP2_DSS_DEBUGFS)
  726. static int dss_initialize_debugfs(struct dss_device *dss)
  727. {
  728. struct dentry *dir;
  729. dir = debugfs_create_dir("omapdss", NULL);
  730. if (IS_ERR(dir))
  731. return PTR_ERR(dir);
  732. dss->debugfs.root = dir;
  733. return 0;
  734. }
  735. static void dss_uninitialize_debugfs(struct dss_device *dss)
  736. {
  737. debugfs_remove_recursive(dss->debugfs.root);
  738. }
  739. struct dss_debugfs_entry {
  740. struct dentry *dentry;
  741. int (*show_fn)(struct seq_file *s, void *data);
  742. void *data;
  743. };
  744. static int dss_debug_open(struct inode *inode, struct file *file)
  745. {
  746. struct dss_debugfs_entry *entry = inode->i_private;
  747. return single_open(file, entry->show_fn, entry->data);
  748. }
  749. static const struct file_operations dss_debug_fops = {
  750. .open = dss_debug_open,
  751. .read = seq_read,
  752. .llseek = seq_lseek,
  753. .release = single_release,
  754. };
  755. struct dss_debugfs_entry *
  756. dss_debugfs_create_file(struct dss_device *dss, const char *name,
  757. int (*show_fn)(struct seq_file *s, void *data),
  758. void *data)
  759. {
  760. struct dss_debugfs_entry *entry;
  761. struct dentry *d;
  762. entry = kzalloc(sizeof(*entry), GFP_KERNEL);
  763. if (!entry)
  764. return ERR_PTR(-ENOMEM);
  765. entry->show_fn = show_fn;
  766. entry->data = data;
  767. d = debugfs_create_file(name, 0444, dss->debugfs.root, entry,
  768. &dss_debug_fops);
  769. if (IS_ERR(d)) {
  770. kfree(entry);
  771. return ERR_PTR(PTR_ERR(d));
  772. }
  773. entry->dentry = d;
  774. return entry;
  775. }
  776. void dss_debugfs_remove_file(struct dss_debugfs_entry *entry)
  777. {
  778. if (IS_ERR_OR_NULL(entry))
  779. return;
  780. debugfs_remove(entry->dentry);
  781. kfree(entry);
  782. }
  783. #else /* CONFIG_OMAP2_DSS_DEBUGFS */
  784. static inline int dss_initialize_debugfs(struct dss_device *dss)
  785. {
  786. return 0;
  787. }
  788. static inline void dss_uninitialize_debugfs(struct dss_device *dss)
  789. {
  790. }
  791. #endif /* CONFIG_OMAP2_DSS_DEBUGFS */
  792. static const struct dss_ops dss_ops_omap2_omap3 = {
  793. .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
  794. };
  795. static const struct dss_ops dss_ops_omap4 = {
  796. .dpi_select_source = &dss_dpi_select_source_omap4,
  797. .select_lcd_source = &dss_lcd_clk_mux_omap4,
  798. };
  799. static const struct dss_ops dss_ops_omap5 = {
  800. .dpi_select_source = &dss_dpi_select_source_omap5,
  801. .select_lcd_source = &dss_lcd_clk_mux_omap5,
  802. };
  803. static const struct dss_ops dss_ops_dra7 = {
  804. .dpi_select_source = &dss_dpi_select_source_dra7xx,
  805. .select_lcd_source = &dss_lcd_clk_mux_dra7,
  806. };
  807. static const enum omap_display_type omap2plus_ports[] = {
  808. OMAP_DISPLAY_TYPE_DPI,
  809. };
  810. static const enum omap_display_type omap34xx_ports[] = {
  811. OMAP_DISPLAY_TYPE_DPI,
  812. OMAP_DISPLAY_TYPE_SDI,
  813. };
  814. static const enum omap_display_type dra7xx_ports[] = {
  815. OMAP_DISPLAY_TYPE_DPI,
  816. OMAP_DISPLAY_TYPE_DPI,
  817. OMAP_DISPLAY_TYPE_DPI,
  818. };
  819. static const enum omap_dss_output_id omap2_dss_supported_outputs[] = {
  820. /* OMAP_DSS_CHANNEL_LCD */
  821. OMAP_DSS_OUTPUT_DPI | OMAP_DSS_OUTPUT_DBI,
  822. /* OMAP_DSS_CHANNEL_DIGIT */
  823. OMAP_DSS_OUTPUT_VENC,
  824. };
  825. static const enum omap_dss_output_id omap3430_dss_supported_outputs[] = {
  826. /* OMAP_DSS_CHANNEL_LCD */
  827. OMAP_DSS_OUTPUT_DPI | OMAP_DSS_OUTPUT_DBI |
  828. OMAP_DSS_OUTPUT_SDI | OMAP_DSS_OUTPUT_DSI1,
  829. /* OMAP_DSS_CHANNEL_DIGIT */
  830. OMAP_DSS_OUTPUT_VENC,
  831. };
  832. static const enum omap_dss_output_id omap3630_dss_supported_outputs[] = {
  833. /* OMAP_DSS_CHANNEL_LCD */
  834. OMAP_DSS_OUTPUT_DPI | OMAP_DSS_OUTPUT_DBI |
  835. OMAP_DSS_OUTPUT_DSI1,
  836. /* OMAP_DSS_CHANNEL_DIGIT */
  837. OMAP_DSS_OUTPUT_VENC,
  838. };
  839. static const enum omap_dss_output_id am43xx_dss_supported_outputs[] = {
  840. /* OMAP_DSS_CHANNEL_LCD */
  841. OMAP_DSS_OUTPUT_DPI | OMAP_DSS_OUTPUT_DBI,
  842. };
  843. static const enum omap_dss_output_id omap4_dss_supported_outputs[] = {
  844. /* OMAP_DSS_CHANNEL_LCD */
  845. OMAP_DSS_OUTPUT_DBI | OMAP_DSS_OUTPUT_DSI1,
  846. /* OMAP_DSS_CHANNEL_DIGIT */
  847. OMAP_DSS_OUTPUT_VENC | OMAP_DSS_OUTPUT_HDMI,
  848. /* OMAP_DSS_CHANNEL_LCD2 */
  849. OMAP_DSS_OUTPUT_DPI | OMAP_DSS_OUTPUT_DBI |
  850. OMAP_DSS_OUTPUT_DSI2,
  851. };
  852. static const enum omap_dss_output_id omap5_dss_supported_outputs[] = {
  853. /* OMAP_DSS_CHANNEL_LCD */
  854. OMAP_DSS_OUTPUT_DPI | OMAP_DSS_OUTPUT_DBI |
  855. OMAP_DSS_OUTPUT_DSI1 | OMAP_DSS_OUTPUT_DSI2,
  856. /* OMAP_DSS_CHANNEL_DIGIT */
  857. OMAP_DSS_OUTPUT_HDMI,
  858. /* OMAP_DSS_CHANNEL_LCD2 */
  859. OMAP_DSS_OUTPUT_DPI | OMAP_DSS_OUTPUT_DBI |
  860. OMAP_DSS_OUTPUT_DSI1,
  861. /* OMAP_DSS_CHANNEL_LCD3 */
  862. OMAP_DSS_OUTPUT_DPI | OMAP_DSS_OUTPUT_DBI |
  863. OMAP_DSS_OUTPUT_DSI2,
  864. };
  865. static const struct dss_features omap24xx_dss_feats = {
  866. .model = DSS_MODEL_OMAP2,
  867. /*
  868. * fck div max is really 16, but the divider range has gaps. The range
  869. * from 1 to 6 has no gaps, so let's use that as a max.
  870. */
  871. .fck_div_max = 6,
  872. .fck_freq_max = 133000000,
  873. .dss_fck_multiplier = 2,
  874. .parent_clk_name = "core_ck",
  875. .ports = omap2plus_ports,
  876. .num_ports = ARRAY_SIZE(omap2plus_ports),
  877. .outputs = omap2_dss_supported_outputs,
  878. .ops = &dss_ops_omap2_omap3,
  879. .dispc_clk_switch = { 0, 0 },
  880. .has_lcd_clk_src = false,
  881. };
  882. static const struct dss_features omap34xx_dss_feats = {
  883. .model = DSS_MODEL_OMAP3,
  884. .fck_div_max = 16,
  885. .fck_freq_max = 173000000,
  886. .dss_fck_multiplier = 2,
  887. .parent_clk_name = "dpll4_ck",
  888. .ports = omap34xx_ports,
  889. .outputs = omap3430_dss_supported_outputs,
  890. .num_ports = ARRAY_SIZE(omap34xx_ports),
  891. .ops = &dss_ops_omap2_omap3,
  892. .dispc_clk_switch = { 0, 0 },
  893. .has_lcd_clk_src = false,
  894. };
  895. static const struct dss_features omap3630_dss_feats = {
  896. .model = DSS_MODEL_OMAP3,
  897. .fck_div_max = 32,
  898. .fck_freq_max = 173000000,
  899. .dss_fck_multiplier = 1,
  900. .parent_clk_name = "dpll4_ck",
  901. .ports = omap2plus_ports,
  902. .num_ports = ARRAY_SIZE(omap2plus_ports),
  903. .outputs = omap3630_dss_supported_outputs,
  904. .ops = &dss_ops_omap2_omap3,
  905. .dispc_clk_switch = { 0, 0 },
  906. .has_lcd_clk_src = false,
  907. };
  908. static const struct dss_features omap44xx_dss_feats = {
  909. .model = DSS_MODEL_OMAP4,
  910. .fck_div_max = 32,
  911. .fck_freq_max = 186000000,
  912. .dss_fck_multiplier = 1,
  913. .parent_clk_name = "dpll_per_x2_ck",
  914. .ports = omap2plus_ports,
  915. .num_ports = ARRAY_SIZE(omap2plus_ports),
  916. .outputs = omap4_dss_supported_outputs,
  917. .ops = &dss_ops_omap4,
  918. .dispc_clk_switch = { 9, 8 },
  919. .has_lcd_clk_src = true,
  920. };
  921. static const struct dss_features omap54xx_dss_feats = {
  922. .model = DSS_MODEL_OMAP5,
  923. .fck_div_max = 64,
  924. .fck_freq_max = 209250000,
  925. .dss_fck_multiplier = 1,
  926. .parent_clk_name = "dpll_per_x2_ck",
  927. .ports = omap2plus_ports,
  928. .num_ports = ARRAY_SIZE(omap2plus_ports),
  929. .outputs = omap5_dss_supported_outputs,
  930. .ops = &dss_ops_omap5,
  931. .dispc_clk_switch = { 9, 7 },
  932. .has_lcd_clk_src = true,
  933. };
  934. static const struct dss_features am43xx_dss_feats = {
  935. .model = DSS_MODEL_OMAP3,
  936. .fck_div_max = 0,
  937. .fck_freq_max = 200000000,
  938. .dss_fck_multiplier = 0,
  939. .parent_clk_name = NULL,
  940. .ports = omap2plus_ports,
  941. .num_ports = ARRAY_SIZE(omap2plus_ports),
  942. .outputs = am43xx_dss_supported_outputs,
  943. .ops = &dss_ops_omap2_omap3,
  944. .dispc_clk_switch = { 0, 0 },
  945. .has_lcd_clk_src = true,
  946. };
  947. static const struct dss_features dra7xx_dss_feats = {
  948. .model = DSS_MODEL_DRA7,
  949. .fck_div_max = 64,
  950. .fck_freq_max = 209250000,
  951. .dss_fck_multiplier = 1,
  952. .parent_clk_name = "dpll_per_x2_ck",
  953. .ports = dra7xx_ports,
  954. .num_ports = ARRAY_SIZE(dra7xx_ports),
  955. .outputs = omap5_dss_supported_outputs,
  956. .ops = &dss_ops_dra7,
  957. .dispc_clk_switch = { 9, 7 },
  958. .has_lcd_clk_src = true,
  959. };
  960. static int dss_init_ports(struct dss_device *dss)
  961. {
  962. struct platform_device *pdev = dss->pdev;
  963. struct device_node *parent = pdev->dev.of_node;
  964. struct device_node *port;
  965. int i;
  966. for (i = 0; i < dss->feat->num_ports; i++) {
  967. port = of_graph_get_port_by_id(parent, i);
  968. if (!port)
  969. continue;
  970. switch (dss->feat->ports[i]) {
  971. case OMAP_DISPLAY_TYPE_DPI:
  972. dpi_init_port(dss, pdev, port, dss->feat->model);
  973. break;
  974. case OMAP_DISPLAY_TYPE_SDI:
  975. sdi_init_port(dss, pdev, port);
  976. break;
  977. default:
  978. break;
  979. }
  980. }
  981. return 0;
  982. }
  983. static void dss_uninit_ports(struct dss_device *dss)
  984. {
  985. struct platform_device *pdev = dss->pdev;
  986. struct device_node *parent = pdev->dev.of_node;
  987. struct device_node *port;
  988. int i;
  989. for (i = 0; i < dss->feat->num_ports; i++) {
  990. port = of_graph_get_port_by_id(parent, i);
  991. if (!port)
  992. continue;
  993. switch (dss->feat->ports[i]) {
  994. case OMAP_DISPLAY_TYPE_DPI:
  995. dpi_uninit_port(port);
  996. break;
  997. case OMAP_DISPLAY_TYPE_SDI:
  998. sdi_uninit_port(port);
  999. break;
  1000. default:
  1001. break;
  1002. }
  1003. }
  1004. }
  1005. static int dss_video_pll_probe(struct dss_device *dss)
  1006. {
  1007. struct platform_device *pdev = dss->pdev;
  1008. struct device_node *np = pdev->dev.of_node;
  1009. struct regulator *pll_regulator;
  1010. int r;
  1011. if (!np)
  1012. return 0;
  1013. if (of_property_read_bool(np, "syscon-pll-ctrl")) {
  1014. dss->syscon_pll_ctrl = syscon_regmap_lookup_by_phandle(np,
  1015. "syscon-pll-ctrl");
  1016. if (IS_ERR(dss->syscon_pll_ctrl)) {
  1017. dev_err(&pdev->dev,
  1018. "failed to get syscon-pll-ctrl regmap\n");
  1019. return PTR_ERR(dss->syscon_pll_ctrl);
  1020. }
  1021. if (of_property_read_u32_index(np, "syscon-pll-ctrl", 1,
  1022. &dss->syscon_pll_ctrl_offset)) {
  1023. dev_err(&pdev->dev,
  1024. "failed to get syscon-pll-ctrl offset\n");
  1025. return -EINVAL;
  1026. }
  1027. }
  1028. pll_regulator = devm_regulator_get(&pdev->dev, "vdda_video");
  1029. if (IS_ERR(pll_regulator)) {
  1030. r = PTR_ERR(pll_regulator);
  1031. switch (r) {
  1032. case -ENOENT:
  1033. pll_regulator = NULL;
  1034. break;
  1035. case -EPROBE_DEFER:
  1036. return -EPROBE_DEFER;
  1037. default:
  1038. DSSERR("can't get DPLL VDDA regulator\n");
  1039. return r;
  1040. }
  1041. }
  1042. if (of_property_match_string(np, "reg-names", "pll1") >= 0) {
  1043. dss->video1_pll = dss_video_pll_init(dss, pdev, 0,
  1044. pll_regulator);
  1045. if (IS_ERR(dss->video1_pll))
  1046. return PTR_ERR(dss->video1_pll);
  1047. }
  1048. if (of_property_match_string(np, "reg-names", "pll2") >= 0) {
  1049. dss->video2_pll = dss_video_pll_init(dss, pdev, 1,
  1050. pll_regulator);
  1051. if (IS_ERR(dss->video2_pll)) {
  1052. dss_video_pll_uninit(dss->video1_pll);
  1053. return PTR_ERR(dss->video2_pll);
  1054. }
  1055. }
  1056. return 0;
  1057. }
  1058. /* DSS HW IP initialisation */
  1059. static const struct of_device_id dss_of_match[] = {
  1060. { .compatible = "ti,omap2-dss", .data = &omap24xx_dss_feats },
  1061. { .compatible = "ti,omap3-dss", .data = &omap3630_dss_feats },
  1062. { .compatible = "ti,omap4-dss", .data = &omap44xx_dss_feats },
  1063. { .compatible = "ti,omap5-dss", .data = &omap54xx_dss_feats },
  1064. { .compatible = "ti,dra7-dss", .data = &dra7xx_dss_feats },
  1065. {},
  1066. };
  1067. MODULE_DEVICE_TABLE(of, dss_of_match);
  1068. static const struct soc_device_attribute dss_soc_devices[] = {
  1069. { .machine = "OMAP3430/3530", .data = &omap34xx_dss_feats },
  1070. { .machine = "AM35??", .data = &omap34xx_dss_feats },
  1071. { .family = "AM43xx", .data = &am43xx_dss_feats },
  1072. { /* sentinel */ }
  1073. };
  1074. static int dss_bind(struct device *dev)
  1075. {
  1076. struct dss_device *dss = dev_get_drvdata(dev);
  1077. int r;
  1078. r = component_bind_all(dev, NULL);
  1079. if (r)
  1080. return r;
  1081. pm_set_vt_switch(0);
  1082. omapdss_gather_components(dev);
  1083. omapdss_set_dss(dss);
  1084. return 0;
  1085. }
  1086. static void dss_unbind(struct device *dev)
  1087. {
  1088. omapdss_set_dss(NULL);
  1089. component_unbind_all(dev, NULL);
  1090. }
  1091. static const struct component_master_ops dss_component_ops = {
  1092. .bind = dss_bind,
  1093. .unbind = dss_unbind,
  1094. };
  1095. static int dss_component_compare(struct device *dev, void *data)
  1096. {
  1097. struct device *child = data;
  1098. return dev == child;
  1099. }
  1100. static int dss_add_child_component(struct device *dev, void *data)
  1101. {
  1102. struct component_match **match = data;
  1103. /*
  1104. * HACK
  1105. * We don't have a working driver for rfbi, so skip it here always.
  1106. * Otherwise dss will never get probed successfully, as it will wait
  1107. * for rfbi to get probed.
  1108. */
  1109. if (strstr(dev_name(dev), "rfbi"))
  1110. return 0;
  1111. component_match_add(dev->parent, match, dss_component_compare, dev);
  1112. return 0;
  1113. }
  1114. static int dss_probe_hardware(struct dss_device *dss)
  1115. {
  1116. u32 rev;
  1117. int r;
  1118. r = dss_runtime_get(dss);
  1119. if (r)
  1120. return r;
  1121. dss->dss_clk_rate = clk_get_rate(dss->dss_clk);
  1122. /* Select DPLL */
  1123. REG_FLD_MOD(dss, DSS_CONTROL, 0, 0, 0);
  1124. dss_select_dispc_clk_source(dss, DSS_CLK_SRC_FCK);
  1125. #ifdef CONFIG_OMAP2_DSS_VENC
  1126. REG_FLD_MOD(dss, DSS_CONTROL, 1, 4, 4); /* venc dac demen */
  1127. REG_FLD_MOD(dss, DSS_CONTROL, 1, 3, 3); /* venc clock 4x enable */
  1128. REG_FLD_MOD(dss, DSS_CONTROL, 0, 2, 2); /* venc clock mode = normal */
  1129. #endif
  1130. dss->dsi_clk_source[0] = DSS_CLK_SRC_FCK;
  1131. dss->dsi_clk_source[1] = DSS_CLK_SRC_FCK;
  1132. dss->dispc_clk_source = DSS_CLK_SRC_FCK;
  1133. dss->lcd_clk_source[0] = DSS_CLK_SRC_FCK;
  1134. dss->lcd_clk_source[1] = DSS_CLK_SRC_FCK;
  1135. rev = dss_read_reg(dss, DSS_REVISION);
  1136. pr_info("OMAP DSS rev %d.%d\n", FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
  1137. dss_runtime_put(dss);
  1138. return 0;
  1139. }
  1140. static int dss_probe(struct platform_device *pdev)
  1141. {
  1142. const struct soc_device_attribute *soc;
  1143. struct component_match *match = NULL;
  1144. struct resource *dss_mem;
  1145. struct dss_device *dss;
  1146. int r;
  1147. dss = kzalloc(sizeof(*dss), GFP_KERNEL);
  1148. if (!dss)
  1149. return -ENOMEM;
  1150. dss->pdev = pdev;
  1151. platform_set_drvdata(pdev, dss);
  1152. r = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
  1153. if (r) {
  1154. dev_err(&pdev->dev, "Failed to set the DMA mask\n");
  1155. goto err_free_dss;
  1156. }
  1157. /*
  1158. * The various OMAP3-based SoCs can't be told apart using the compatible
  1159. * string, use SoC device matching.
  1160. */
  1161. soc = soc_device_match(dss_soc_devices);
  1162. if (soc)
  1163. dss->feat = soc->data;
  1164. else
  1165. dss->feat = of_match_device(dss_of_match, &pdev->dev)->data;
  1166. /* Map I/O registers, get and setup clocks. */
  1167. dss_mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1168. dss->base = devm_ioremap_resource(&pdev->dev, dss_mem);
  1169. if (IS_ERR(dss->base)) {
  1170. r = PTR_ERR(dss->base);
  1171. goto err_free_dss;
  1172. }
  1173. r = dss_get_clocks(dss);
  1174. if (r)
  1175. goto err_free_dss;
  1176. r = dss_setup_default_clock(dss);
  1177. if (r)
  1178. goto err_put_clocks;
  1179. /* Setup the video PLLs and the DPI and SDI ports. */
  1180. r = dss_video_pll_probe(dss);
  1181. if (r)
  1182. goto err_put_clocks;
  1183. r = dss_init_ports(dss);
  1184. if (r)
  1185. goto err_uninit_plls;
  1186. /* Enable runtime PM and probe the hardware. */
  1187. pm_runtime_enable(&pdev->dev);
  1188. r = dss_probe_hardware(dss);
  1189. if (r)
  1190. goto err_pm_runtime_disable;
  1191. /* Initialize debugfs. */
  1192. r = dss_initialize_debugfs(dss);
  1193. if (r)
  1194. goto err_pm_runtime_disable;
  1195. dss->debugfs.clk = dss_debugfs_create_file(dss, "clk",
  1196. dss_debug_dump_clocks, dss);
  1197. dss->debugfs.dss = dss_debugfs_create_file(dss, "dss", dss_dump_regs,
  1198. dss);
  1199. /* Add all the child devices as components. */
  1200. device_for_each_child(&pdev->dev, &match, dss_add_child_component);
  1201. r = component_master_add_with_match(&pdev->dev, &dss_component_ops, match);
  1202. if (r)
  1203. goto err_uninit_debugfs;
  1204. return 0;
  1205. err_uninit_debugfs:
  1206. dss_debugfs_remove_file(dss->debugfs.clk);
  1207. dss_debugfs_remove_file(dss->debugfs.dss);
  1208. dss_uninitialize_debugfs(dss);
  1209. err_pm_runtime_disable:
  1210. pm_runtime_disable(&pdev->dev);
  1211. dss_uninit_ports(dss);
  1212. err_uninit_plls:
  1213. if (dss->video1_pll)
  1214. dss_video_pll_uninit(dss->video1_pll);
  1215. if (dss->video2_pll)
  1216. dss_video_pll_uninit(dss->video2_pll);
  1217. err_put_clocks:
  1218. dss_put_clocks(dss);
  1219. err_free_dss:
  1220. kfree(dss);
  1221. return r;
  1222. }
  1223. static int dss_remove(struct platform_device *pdev)
  1224. {
  1225. struct dss_device *dss = platform_get_drvdata(pdev);
  1226. component_master_del(&pdev->dev, &dss_component_ops);
  1227. dss_debugfs_remove_file(dss->debugfs.clk);
  1228. dss_debugfs_remove_file(dss->debugfs.dss);
  1229. dss_uninitialize_debugfs(dss);
  1230. pm_runtime_disable(&pdev->dev);
  1231. dss_uninit_ports(dss);
  1232. if (dss->video1_pll)
  1233. dss_video_pll_uninit(dss->video1_pll);
  1234. if (dss->video2_pll)
  1235. dss_video_pll_uninit(dss->video2_pll);
  1236. dss_put_clocks(dss);
  1237. kfree(dss);
  1238. return 0;
  1239. }
  1240. static void dss_shutdown(struct platform_device *pdev)
  1241. {
  1242. struct omap_dss_device *dssdev = NULL;
  1243. DSSDBG("shutdown\n");
  1244. for_each_dss_dev(dssdev) {
  1245. if (!dssdev->driver)
  1246. continue;
  1247. if (dssdev->state == OMAP_DSS_DISPLAY_ACTIVE)
  1248. dssdev->driver->disable(dssdev);
  1249. }
  1250. }
  1251. static int dss_runtime_suspend(struct device *dev)
  1252. {
  1253. struct dss_device *dss = dev_get_drvdata(dev);
  1254. dss_save_context(dss);
  1255. dss_set_min_bus_tput(dev, 0);
  1256. pinctrl_pm_select_sleep_state(dev);
  1257. return 0;
  1258. }
  1259. static int dss_runtime_resume(struct device *dev)
  1260. {
  1261. struct dss_device *dss = dev_get_drvdata(dev);
  1262. int r;
  1263. pinctrl_pm_select_default_state(dev);
  1264. /*
  1265. * Set an arbitrarily high tput request to ensure OPP100.
  1266. * What we should really do is to make a request to stay in OPP100,
  1267. * without any tput requirements, but that is not currently possible
  1268. * via the PM layer.
  1269. */
  1270. r = dss_set_min_bus_tput(dev, 1000000000);
  1271. if (r)
  1272. return r;
  1273. dss_restore_context(dss);
  1274. return 0;
  1275. }
  1276. static const struct dev_pm_ops dss_pm_ops = {
  1277. .runtime_suspend = dss_runtime_suspend,
  1278. .runtime_resume = dss_runtime_resume,
  1279. };
  1280. struct platform_driver omap_dsshw_driver = {
  1281. .probe = dss_probe,
  1282. .remove = dss_remove,
  1283. .shutdown = dss_shutdown,
  1284. .driver = {
  1285. .name = "omapdss_dss",
  1286. .pm = &dss_pm_ops,
  1287. .of_match_table = dss_of_match,
  1288. .suppress_bind_attrs = true,
  1289. },
  1290. };