dispc.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920
  1. /*
  2. * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
  3. * Author: Archit Taneja <archit@ti.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published by
  7. * the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #ifndef __OMAP2_DISPC_REG_H
  18. #define __OMAP2_DISPC_REG_H
  19. /* DISPC common registers */
  20. #define DISPC_REVISION 0x0000
  21. #define DISPC_SYSCONFIG 0x0010
  22. #define DISPC_SYSSTATUS 0x0014
  23. #define DISPC_IRQSTATUS 0x0018
  24. #define DISPC_IRQENABLE 0x001C
  25. #define DISPC_CONTROL 0x0040
  26. #define DISPC_CONFIG 0x0044
  27. #define DISPC_CAPABLE 0x0048
  28. #define DISPC_LINE_STATUS 0x005C
  29. #define DISPC_LINE_NUMBER 0x0060
  30. #define DISPC_GLOBAL_ALPHA 0x0074
  31. #define DISPC_CONTROL2 0x0238
  32. #define DISPC_CONFIG2 0x0620
  33. #define DISPC_DIVISOR 0x0804
  34. #define DISPC_GLOBAL_BUFFER 0x0800
  35. #define DISPC_CONTROL3 0x0848
  36. #define DISPC_CONFIG3 0x084C
  37. #define DISPC_MSTANDBY_CTRL 0x0858
  38. #define DISPC_GLOBAL_MFLAG_ATTRIBUTE 0x085C
  39. #define DISPC_GAMMA_TABLE0 0x0630
  40. #define DISPC_GAMMA_TABLE1 0x0634
  41. #define DISPC_GAMMA_TABLE2 0x0638
  42. #define DISPC_GAMMA_TABLE3 0x0850
  43. /* DISPC overlay registers */
  44. #define DISPC_OVL_BA0(n) (DISPC_OVL_BASE(n) + \
  45. DISPC_BA0_OFFSET(n))
  46. #define DISPC_OVL_BA1(n) (DISPC_OVL_BASE(n) + \
  47. DISPC_BA1_OFFSET(n))
  48. #define DISPC_OVL_BA0_UV(n) (DISPC_OVL_BASE(n) + \
  49. DISPC_BA0_UV_OFFSET(n))
  50. #define DISPC_OVL_BA1_UV(n) (DISPC_OVL_BASE(n) + \
  51. DISPC_BA1_UV_OFFSET(n))
  52. #define DISPC_OVL_POSITION(n) (DISPC_OVL_BASE(n) + \
  53. DISPC_POS_OFFSET(n))
  54. #define DISPC_OVL_SIZE(n) (DISPC_OVL_BASE(n) + \
  55. DISPC_SIZE_OFFSET(n))
  56. #define DISPC_OVL_ATTRIBUTES(n) (DISPC_OVL_BASE(n) + \
  57. DISPC_ATTR_OFFSET(n))
  58. #define DISPC_OVL_ATTRIBUTES2(n) (DISPC_OVL_BASE(n) + \
  59. DISPC_ATTR2_OFFSET(n))
  60. #define DISPC_OVL_FIFO_THRESHOLD(n) (DISPC_OVL_BASE(n) + \
  61. DISPC_FIFO_THRESH_OFFSET(n))
  62. #define DISPC_OVL_FIFO_SIZE_STATUS(n) (DISPC_OVL_BASE(n) + \
  63. DISPC_FIFO_SIZE_STATUS_OFFSET(n))
  64. #define DISPC_OVL_ROW_INC(n) (DISPC_OVL_BASE(n) + \
  65. DISPC_ROW_INC_OFFSET(n))
  66. #define DISPC_OVL_PIXEL_INC(n) (DISPC_OVL_BASE(n) + \
  67. DISPC_PIX_INC_OFFSET(n))
  68. #define DISPC_OVL_WINDOW_SKIP(n) (DISPC_OVL_BASE(n) + \
  69. DISPC_WINDOW_SKIP_OFFSET(n))
  70. #define DISPC_OVL_TABLE_BA(n) (DISPC_OVL_BASE(n) + \
  71. DISPC_TABLE_BA_OFFSET(n))
  72. #define DISPC_OVL_FIR(n) (DISPC_OVL_BASE(n) + \
  73. DISPC_FIR_OFFSET(n))
  74. #define DISPC_OVL_FIR2(n) (DISPC_OVL_BASE(n) + \
  75. DISPC_FIR2_OFFSET(n))
  76. #define DISPC_OVL_PICTURE_SIZE(n) (DISPC_OVL_BASE(n) + \
  77. DISPC_PIC_SIZE_OFFSET(n))
  78. #define DISPC_OVL_ACCU0(n) (DISPC_OVL_BASE(n) + \
  79. DISPC_ACCU0_OFFSET(n))
  80. #define DISPC_OVL_ACCU1(n) (DISPC_OVL_BASE(n) + \
  81. DISPC_ACCU1_OFFSET(n))
  82. #define DISPC_OVL_ACCU2_0(n) (DISPC_OVL_BASE(n) + \
  83. DISPC_ACCU2_0_OFFSET(n))
  84. #define DISPC_OVL_ACCU2_1(n) (DISPC_OVL_BASE(n) + \
  85. DISPC_ACCU2_1_OFFSET(n))
  86. #define DISPC_OVL_FIR_COEF_H(n, i) (DISPC_OVL_BASE(n) + \
  87. DISPC_FIR_COEF_H_OFFSET(n, i))
  88. #define DISPC_OVL_FIR_COEF_HV(n, i) (DISPC_OVL_BASE(n) + \
  89. DISPC_FIR_COEF_HV_OFFSET(n, i))
  90. #define DISPC_OVL_FIR_COEF_H2(n, i) (DISPC_OVL_BASE(n) + \
  91. DISPC_FIR_COEF_H2_OFFSET(n, i))
  92. #define DISPC_OVL_FIR_COEF_HV2(n, i) (DISPC_OVL_BASE(n) + \
  93. DISPC_FIR_COEF_HV2_OFFSET(n, i))
  94. #define DISPC_OVL_CONV_COEF(n, i) (DISPC_OVL_BASE(n) + \
  95. DISPC_CONV_COEF_OFFSET(n, i))
  96. #define DISPC_OVL_FIR_COEF_V(n, i) (DISPC_OVL_BASE(n) + \
  97. DISPC_FIR_COEF_V_OFFSET(n, i))
  98. #define DISPC_OVL_FIR_COEF_V2(n, i) (DISPC_OVL_BASE(n) + \
  99. DISPC_FIR_COEF_V2_OFFSET(n, i))
  100. #define DISPC_OVL_PRELOAD(n) (DISPC_OVL_BASE(n) + \
  101. DISPC_PRELOAD_OFFSET(n))
  102. #define DISPC_OVL_MFLAG_THRESHOLD(n) DISPC_MFLAG_THRESHOLD_OFFSET(n)
  103. /* DISPC up/downsampling FIR filter coefficient structure */
  104. struct dispc_coef {
  105. s8 hc4_vc22;
  106. s8 hc3_vc2;
  107. u8 hc2_vc1;
  108. s8 hc1_vc0;
  109. s8 hc0_vc00;
  110. };
  111. const struct dispc_coef *dispc_ovl_get_scale_coef(int inc, int five_taps);
  112. /* DISPC manager/channel specific registers */
  113. static inline u16 DISPC_DEFAULT_COLOR(enum omap_channel channel)
  114. {
  115. switch (channel) {
  116. case OMAP_DSS_CHANNEL_LCD:
  117. return 0x004C;
  118. case OMAP_DSS_CHANNEL_DIGIT:
  119. return 0x0050;
  120. case OMAP_DSS_CHANNEL_LCD2:
  121. return 0x03AC;
  122. case OMAP_DSS_CHANNEL_LCD3:
  123. return 0x0814;
  124. default:
  125. BUG();
  126. return 0;
  127. }
  128. }
  129. static inline u16 DISPC_TRANS_COLOR(enum omap_channel channel)
  130. {
  131. switch (channel) {
  132. case OMAP_DSS_CHANNEL_LCD:
  133. return 0x0054;
  134. case OMAP_DSS_CHANNEL_DIGIT:
  135. return 0x0058;
  136. case OMAP_DSS_CHANNEL_LCD2:
  137. return 0x03B0;
  138. case OMAP_DSS_CHANNEL_LCD3:
  139. return 0x0818;
  140. default:
  141. BUG();
  142. return 0;
  143. }
  144. }
  145. static inline u16 DISPC_TIMING_H(enum omap_channel channel)
  146. {
  147. switch (channel) {
  148. case OMAP_DSS_CHANNEL_LCD:
  149. return 0x0064;
  150. case OMAP_DSS_CHANNEL_DIGIT:
  151. BUG();
  152. return 0;
  153. case OMAP_DSS_CHANNEL_LCD2:
  154. return 0x0400;
  155. case OMAP_DSS_CHANNEL_LCD3:
  156. return 0x0840;
  157. default:
  158. BUG();
  159. return 0;
  160. }
  161. }
  162. static inline u16 DISPC_TIMING_V(enum omap_channel channel)
  163. {
  164. switch (channel) {
  165. case OMAP_DSS_CHANNEL_LCD:
  166. return 0x0068;
  167. case OMAP_DSS_CHANNEL_DIGIT:
  168. BUG();
  169. return 0;
  170. case OMAP_DSS_CHANNEL_LCD2:
  171. return 0x0404;
  172. case OMAP_DSS_CHANNEL_LCD3:
  173. return 0x0844;
  174. default:
  175. BUG();
  176. return 0;
  177. }
  178. }
  179. static inline u16 DISPC_POL_FREQ(enum omap_channel channel)
  180. {
  181. switch (channel) {
  182. case OMAP_DSS_CHANNEL_LCD:
  183. return 0x006C;
  184. case OMAP_DSS_CHANNEL_DIGIT:
  185. BUG();
  186. return 0;
  187. case OMAP_DSS_CHANNEL_LCD2:
  188. return 0x0408;
  189. case OMAP_DSS_CHANNEL_LCD3:
  190. return 0x083C;
  191. default:
  192. BUG();
  193. return 0;
  194. }
  195. }
  196. static inline u16 DISPC_DIVISORo(enum omap_channel channel)
  197. {
  198. switch (channel) {
  199. case OMAP_DSS_CHANNEL_LCD:
  200. return 0x0070;
  201. case OMAP_DSS_CHANNEL_DIGIT:
  202. BUG();
  203. return 0;
  204. case OMAP_DSS_CHANNEL_LCD2:
  205. return 0x040C;
  206. case OMAP_DSS_CHANNEL_LCD3:
  207. return 0x0838;
  208. default:
  209. BUG();
  210. return 0;
  211. }
  212. }
  213. /* Named as DISPC_SIZE_LCD, DISPC_SIZE_DIGIT and DISPC_SIZE_LCD2 in TRM */
  214. static inline u16 DISPC_SIZE_MGR(enum omap_channel channel)
  215. {
  216. switch (channel) {
  217. case OMAP_DSS_CHANNEL_LCD:
  218. return 0x007C;
  219. case OMAP_DSS_CHANNEL_DIGIT:
  220. return 0x0078;
  221. case OMAP_DSS_CHANNEL_LCD2:
  222. return 0x03CC;
  223. case OMAP_DSS_CHANNEL_LCD3:
  224. return 0x0834;
  225. default:
  226. BUG();
  227. return 0;
  228. }
  229. }
  230. static inline u16 DISPC_DATA_CYCLE1(enum omap_channel channel)
  231. {
  232. switch (channel) {
  233. case OMAP_DSS_CHANNEL_LCD:
  234. return 0x01D4;
  235. case OMAP_DSS_CHANNEL_DIGIT:
  236. BUG();
  237. return 0;
  238. case OMAP_DSS_CHANNEL_LCD2:
  239. return 0x03C0;
  240. case OMAP_DSS_CHANNEL_LCD3:
  241. return 0x0828;
  242. default:
  243. BUG();
  244. return 0;
  245. }
  246. }
  247. static inline u16 DISPC_DATA_CYCLE2(enum omap_channel channel)
  248. {
  249. switch (channel) {
  250. case OMAP_DSS_CHANNEL_LCD:
  251. return 0x01D8;
  252. case OMAP_DSS_CHANNEL_DIGIT:
  253. BUG();
  254. return 0;
  255. case OMAP_DSS_CHANNEL_LCD2:
  256. return 0x03C4;
  257. case OMAP_DSS_CHANNEL_LCD3:
  258. return 0x082C;
  259. default:
  260. BUG();
  261. return 0;
  262. }
  263. }
  264. static inline u16 DISPC_DATA_CYCLE3(enum omap_channel channel)
  265. {
  266. switch (channel) {
  267. case OMAP_DSS_CHANNEL_LCD:
  268. return 0x01DC;
  269. case OMAP_DSS_CHANNEL_DIGIT:
  270. BUG();
  271. return 0;
  272. case OMAP_DSS_CHANNEL_LCD2:
  273. return 0x03C8;
  274. case OMAP_DSS_CHANNEL_LCD3:
  275. return 0x0830;
  276. default:
  277. BUG();
  278. return 0;
  279. }
  280. }
  281. static inline u16 DISPC_CPR_COEF_R(enum omap_channel channel)
  282. {
  283. switch (channel) {
  284. case OMAP_DSS_CHANNEL_LCD:
  285. return 0x0220;
  286. case OMAP_DSS_CHANNEL_DIGIT:
  287. BUG();
  288. return 0;
  289. case OMAP_DSS_CHANNEL_LCD2:
  290. return 0x03BC;
  291. case OMAP_DSS_CHANNEL_LCD3:
  292. return 0x0824;
  293. default:
  294. BUG();
  295. return 0;
  296. }
  297. }
  298. static inline u16 DISPC_CPR_COEF_G(enum omap_channel channel)
  299. {
  300. switch (channel) {
  301. case OMAP_DSS_CHANNEL_LCD:
  302. return 0x0224;
  303. case OMAP_DSS_CHANNEL_DIGIT:
  304. BUG();
  305. return 0;
  306. case OMAP_DSS_CHANNEL_LCD2:
  307. return 0x03B8;
  308. case OMAP_DSS_CHANNEL_LCD3:
  309. return 0x0820;
  310. default:
  311. BUG();
  312. return 0;
  313. }
  314. }
  315. static inline u16 DISPC_CPR_COEF_B(enum omap_channel channel)
  316. {
  317. switch (channel) {
  318. case OMAP_DSS_CHANNEL_LCD:
  319. return 0x0228;
  320. case OMAP_DSS_CHANNEL_DIGIT:
  321. BUG();
  322. return 0;
  323. case OMAP_DSS_CHANNEL_LCD2:
  324. return 0x03B4;
  325. case OMAP_DSS_CHANNEL_LCD3:
  326. return 0x081C;
  327. default:
  328. BUG();
  329. return 0;
  330. }
  331. }
  332. /* DISPC overlay register base addresses */
  333. static inline u16 DISPC_OVL_BASE(enum omap_plane_id plane)
  334. {
  335. switch (plane) {
  336. case OMAP_DSS_GFX:
  337. return 0x0080;
  338. case OMAP_DSS_VIDEO1:
  339. return 0x00BC;
  340. case OMAP_DSS_VIDEO2:
  341. return 0x014C;
  342. case OMAP_DSS_VIDEO3:
  343. return 0x0300;
  344. case OMAP_DSS_WB:
  345. return 0x0500;
  346. default:
  347. BUG();
  348. return 0;
  349. }
  350. }
  351. /* DISPC overlay register offsets */
  352. static inline u16 DISPC_BA0_OFFSET(enum omap_plane_id plane)
  353. {
  354. switch (plane) {
  355. case OMAP_DSS_GFX:
  356. case OMAP_DSS_VIDEO1:
  357. case OMAP_DSS_VIDEO2:
  358. return 0x0000;
  359. case OMAP_DSS_VIDEO3:
  360. case OMAP_DSS_WB:
  361. return 0x0008;
  362. default:
  363. BUG();
  364. return 0;
  365. }
  366. }
  367. static inline u16 DISPC_BA1_OFFSET(enum omap_plane_id plane)
  368. {
  369. switch (plane) {
  370. case OMAP_DSS_GFX:
  371. case OMAP_DSS_VIDEO1:
  372. case OMAP_DSS_VIDEO2:
  373. return 0x0004;
  374. case OMAP_DSS_VIDEO3:
  375. case OMAP_DSS_WB:
  376. return 0x000C;
  377. default:
  378. BUG();
  379. return 0;
  380. }
  381. }
  382. static inline u16 DISPC_BA0_UV_OFFSET(enum omap_plane_id plane)
  383. {
  384. switch (plane) {
  385. case OMAP_DSS_GFX:
  386. BUG();
  387. return 0;
  388. case OMAP_DSS_VIDEO1:
  389. return 0x0544;
  390. case OMAP_DSS_VIDEO2:
  391. return 0x04BC;
  392. case OMAP_DSS_VIDEO3:
  393. return 0x0310;
  394. case OMAP_DSS_WB:
  395. return 0x0118;
  396. default:
  397. BUG();
  398. return 0;
  399. }
  400. }
  401. static inline u16 DISPC_BA1_UV_OFFSET(enum omap_plane_id plane)
  402. {
  403. switch (plane) {
  404. case OMAP_DSS_GFX:
  405. BUG();
  406. return 0;
  407. case OMAP_DSS_VIDEO1:
  408. return 0x0548;
  409. case OMAP_DSS_VIDEO2:
  410. return 0x04C0;
  411. case OMAP_DSS_VIDEO3:
  412. return 0x0314;
  413. case OMAP_DSS_WB:
  414. return 0x011C;
  415. default:
  416. BUG();
  417. return 0;
  418. }
  419. }
  420. static inline u16 DISPC_POS_OFFSET(enum omap_plane_id plane)
  421. {
  422. switch (plane) {
  423. case OMAP_DSS_GFX:
  424. case OMAP_DSS_VIDEO1:
  425. case OMAP_DSS_VIDEO2:
  426. return 0x0008;
  427. case OMAP_DSS_VIDEO3:
  428. return 0x009C;
  429. default:
  430. BUG();
  431. return 0;
  432. }
  433. }
  434. static inline u16 DISPC_SIZE_OFFSET(enum omap_plane_id plane)
  435. {
  436. switch (plane) {
  437. case OMAP_DSS_GFX:
  438. case OMAP_DSS_VIDEO1:
  439. case OMAP_DSS_VIDEO2:
  440. return 0x000C;
  441. case OMAP_DSS_VIDEO3:
  442. case OMAP_DSS_WB:
  443. return 0x00A8;
  444. default:
  445. BUG();
  446. return 0;
  447. }
  448. }
  449. static inline u16 DISPC_ATTR_OFFSET(enum omap_plane_id plane)
  450. {
  451. switch (plane) {
  452. case OMAP_DSS_GFX:
  453. return 0x0020;
  454. case OMAP_DSS_VIDEO1:
  455. case OMAP_DSS_VIDEO2:
  456. return 0x0010;
  457. case OMAP_DSS_VIDEO3:
  458. case OMAP_DSS_WB:
  459. return 0x0070;
  460. default:
  461. BUG();
  462. return 0;
  463. }
  464. }
  465. static inline u16 DISPC_ATTR2_OFFSET(enum omap_plane_id plane)
  466. {
  467. switch (plane) {
  468. case OMAP_DSS_GFX:
  469. BUG();
  470. return 0;
  471. case OMAP_DSS_VIDEO1:
  472. return 0x0568;
  473. case OMAP_DSS_VIDEO2:
  474. return 0x04DC;
  475. case OMAP_DSS_VIDEO3:
  476. return 0x032C;
  477. case OMAP_DSS_WB:
  478. return 0x0310;
  479. default:
  480. BUG();
  481. return 0;
  482. }
  483. }
  484. static inline u16 DISPC_FIFO_THRESH_OFFSET(enum omap_plane_id plane)
  485. {
  486. switch (plane) {
  487. case OMAP_DSS_GFX:
  488. return 0x0024;
  489. case OMAP_DSS_VIDEO1:
  490. case OMAP_DSS_VIDEO2:
  491. return 0x0014;
  492. case OMAP_DSS_VIDEO3:
  493. case OMAP_DSS_WB:
  494. return 0x008C;
  495. default:
  496. BUG();
  497. return 0;
  498. }
  499. }
  500. static inline u16 DISPC_FIFO_SIZE_STATUS_OFFSET(enum omap_plane_id plane)
  501. {
  502. switch (plane) {
  503. case OMAP_DSS_GFX:
  504. return 0x0028;
  505. case OMAP_DSS_VIDEO1:
  506. case OMAP_DSS_VIDEO2:
  507. return 0x0018;
  508. case OMAP_DSS_VIDEO3:
  509. case OMAP_DSS_WB:
  510. return 0x0088;
  511. default:
  512. BUG();
  513. return 0;
  514. }
  515. }
  516. static inline u16 DISPC_ROW_INC_OFFSET(enum omap_plane_id plane)
  517. {
  518. switch (plane) {
  519. case OMAP_DSS_GFX:
  520. return 0x002C;
  521. case OMAP_DSS_VIDEO1:
  522. case OMAP_DSS_VIDEO2:
  523. return 0x001C;
  524. case OMAP_DSS_VIDEO3:
  525. case OMAP_DSS_WB:
  526. return 0x00A4;
  527. default:
  528. BUG();
  529. return 0;
  530. }
  531. }
  532. static inline u16 DISPC_PIX_INC_OFFSET(enum omap_plane_id plane)
  533. {
  534. switch (plane) {
  535. case OMAP_DSS_GFX:
  536. return 0x0030;
  537. case OMAP_DSS_VIDEO1:
  538. case OMAP_DSS_VIDEO2:
  539. return 0x0020;
  540. case OMAP_DSS_VIDEO3:
  541. case OMAP_DSS_WB:
  542. return 0x0098;
  543. default:
  544. BUG();
  545. return 0;
  546. }
  547. }
  548. static inline u16 DISPC_WINDOW_SKIP_OFFSET(enum omap_plane_id plane)
  549. {
  550. switch (plane) {
  551. case OMAP_DSS_GFX:
  552. return 0x0034;
  553. case OMAP_DSS_VIDEO1:
  554. case OMAP_DSS_VIDEO2:
  555. case OMAP_DSS_VIDEO3:
  556. BUG();
  557. return 0;
  558. default:
  559. BUG();
  560. return 0;
  561. }
  562. }
  563. static inline u16 DISPC_TABLE_BA_OFFSET(enum omap_plane_id plane)
  564. {
  565. switch (plane) {
  566. case OMAP_DSS_GFX:
  567. return 0x0038;
  568. case OMAP_DSS_VIDEO1:
  569. case OMAP_DSS_VIDEO2:
  570. case OMAP_DSS_VIDEO3:
  571. BUG();
  572. return 0;
  573. default:
  574. BUG();
  575. return 0;
  576. }
  577. }
  578. static inline u16 DISPC_FIR_OFFSET(enum omap_plane_id plane)
  579. {
  580. switch (plane) {
  581. case OMAP_DSS_GFX:
  582. BUG();
  583. return 0;
  584. case OMAP_DSS_VIDEO1:
  585. case OMAP_DSS_VIDEO2:
  586. return 0x0024;
  587. case OMAP_DSS_VIDEO3:
  588. case OMAP_DSS_WB:
  589. return 0x0090;
  590. default:
  591. BUG();
  592. return 0;
  593. }
  594. }
  595. static inline u16 DISPC_FIR2_OFFSET(enum omap_plane_id plane)
  596. {
  597. switch (plane) {
  598. case OMAP_DSS_GFX:
  599. BUG();
  600. return 0;
  601. case OMAP_DSS_VIDEO1:
  602. return 0x0580;
  603. case OMAP_DSS_VIDEO2:
  604. return 0x055C;
  605. case OMAP_DSS_VIDEO3:
  606. return 0x0424;
  607. case OMAP_DSS_WB:
  608. return 0x290;
  609. default:
  610. BUG();
  611. return 0;
  612. }
  613. }
  614. static inline u16 DISPC_PIC_SIZE_OFFSET(enum omap_plane_id plane)
  615. {
  616. switch (plane) {
  617. case OMAP_DSS_GFX:
  618. BUG();
  619. return 0;
  620. case OMAP_DSS_VIDEO1:
  621. case OMAP_DSS_VIDEO2:
  622. return 0x0028;
  623. case OMAP_DSS_VIDEO3:
  624. case OMAP_DSS_WB:
  625. return 0x0094;
  626. default:
  627. BUG();
  628. return 0;
  629. }
  630. }
  631. static inline u16 DISPC_ACCU0_OFFSET(enum omap_plane_id plane)
  632. {
  633. switch (plane) {
  634. case OMAP_DSS_GFX:
  635. BUG();
  636. return 0;
  637. case OMAP_DSS_VIDEO1:
  638. case OMAP_DSS_VIDEO2:
  639. return 0x002C;
  640. case OMAP_DSS_VIDEO3:
  641. case OMAP_DSS_WB:
  642. return 0x0000;
  643. default:
  644. BUG();
  645. return 0;
  646. }
  647. }
  648. static inline u16 DISPC_ACCU2_0_OFFSET(enum omap_plane_id plane)
  649. {
  650. switch (plane) {
  651. case OMAP_DSS_GFX:
  652. BUG();
  653. return 0;
  654. case OMAP_DSS_VIDEO1:
  655. return 0x0584;
  656. case OMAP_DSS_VIDEO2:
  657. return 0x0560;
  658. case OMAP_DSS_VIDEO3:
  659. return 0x0428;
  660. case OMAP_DSS_WB:
  661. return 0x0294;
  662. default:
  663. BUG();
  664. return 0;
  665. }
  666. }
  667. static inline u16 DISPC_ACCU1_OFFSET(enum omap_plane_id plane)
  668. {
  669. switch (plane) {
  670. case OMAP_DSS_GFX:
  671. BUG();
  672. return 0;
  673. case OMAP_DSS_VIDEO1:
  674. case OMAP_DSS_VIDEO2:
  675. return 0x0030;
  676. case OMAP_DSS_VIDEO3:
  677. case OMAP_DSS_WB:
  678. return 0x0004;
  679. default:
  680. BUG();
  681. return 0;
  682. }
  683. }
  684. static inline u16 DISPC_ACCU2_1_OFFSET(enum omap_plane_id plane)
  685. {
  686. switch (plane) {
  687. case OMAP_DSS_GFX:
  688. BUG();
  689. return 0;
  690. case OMAP_DSS_VIDEO1:
  691. return 0x0588;
  692. case OMAP_DSS_VIDEO2:
  693. return 0x0564;
  694. case OMAP_DSS_VIDEO3:
  695. return 0x042C;
  696. case OMAP_DSS_WB:
  697. return 0x0298;
  698. default:
  699. BUG();
  700. return 0;
  701. }
  702. }
  703. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  704. static inline u16 DISPC_FIR_COEF_H_OFFSET(enum omap_plane_id plane, u16 i)
  705. {
  706. switch (plane) {
  707. case OMAP_DSS_GFX:
  708. BUG();
  709. return 0;
  710. case OMAP_DSS_VIDEO1:
  711. case OMAP_DSS_VIDEO2:
  712. return 0x0034 + i * 0x8;
  713. case OMAP_DSS_VIDEO3:
  714. case OMAP_DSS_WB:
  715. return 0x0010 + i * 0x8;
  716. default:
  717. BUG();
  718. return 0;
  719. }
  720. }
  721. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  722. static inline u16 DISPC_FIR_COEF_H2_OFFSET(enum omap_plane_id plane, u16 i)
  723. {
  724. switch (plane) {
  725. case OMAP_DSS_GFX:
  726. BUG();
  727. return 0;
  728. case OMAP_DSS_VIDEO1:
  729. return 0x058C + i * 0x8;
  730. case OMAP_DSS_VIDEO2:
  731. return 0x0568 + i * 0x8;
  732. case OMAP_DSS_VIDEO3:
  733. return 0x0430 + i * 0x8;
  734. case OMAP_DSS_WB:
  735. return 0x02A0 + i * 0x8;
  736. default:
  737. BUG();
  738. return 0;
  739. }
  740. }
  741. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  742. static inline u16 DISPC_FIR_COEF_HV_OFFSET(enum omap_plane_id plane, u16 i)
  743. {
  744. switch (plane) {
  745. case OMAP_DSS_GFX:
  746. BUG();
  747. return 0;
  748. case OMAP_DSS_VIDEO1:
  749. case OMAP_DSS_VIDEO2:
  750. return 0x0038 + i * 0x8;
  751. case OMAP_DSS_VIDEO3:
  752. case OMAP_DSS_WB:
  753. return 0x0014 + i * 0x8;
  754. default:
  755. BUG();
  756. return 0;
  757. }
  758. }
  759. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  760. static inline u16 DISPC_FIR_COEF_HV2_OFFSET(enum omap_plane_id plane, u16 i)
  761. {
  762. switch (plane) {
  763. case OMAP_DSS_GFX:
  764. BUG();
  765. return 0;
  766. case OMAP_DSS_VIDEO1:
  767. return 0x0590 + i * 8;
  768. case OMAP_DSS_VIDEO2:
  769. return 0x056C + i * 0x8;
  770. case OMAP_DSS_VIDEO3:
  771. return 0x0434 + i * 0x8;
  772. case OMAP_DSS_WB:
  773. return 0x02A4 + i * 0x8;
  774. default:
  775. BUG();
  776. return 0;
  777. }
  778. }
  779. /* coef index i = {0, 1, 2, 3, 4,} */
  780. static inline u16 DISPC_CONV_COEF_OFFSET(enum omap_plane_id plane, u16 i)
  781. {
  782. switch (plane) {
  783. case OMAP_DSS_GFX:
  784. BUG();
  785. return 0;
  786. case OMAP_DSS_VIDEO1:
  787. case OMAP_DSS_VIDEO2:
  788. case OMAP_DSS_VIDEO3:
  789. case OMAP_DSS_WB:
  790. return 0x0074 + i * 0x4;
  791. default:
  792. BUG();
  793. return 0;
  794. }
  795. }
  796. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  797. static inline u16 DISPC_FIR_COEF_V_OFFSET(enum omap_plane_id plane, u16 i)
  798. {
  799. switch (plane) {
  800. case OMAP_DSS_GFX:
  801. BUG();
  802. return 0;
  803. case OMAP_DSS_VIDEO1:
  804. return 0x0124 + i * 0x4;
  805. case OMAP_DSS_VIDEO2:
  806. return 0x00B4 + i * 0x4;
  807. case OMAP_DSS_VIDEO3:
  808. case OMAP_DSS_WB:
  809. return 0x0050 + i * 0x4;
  810. default:
  811. BUG();
  812. return 0;
  813. }
  814. }
  815. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  816. static inline u16 DISPC_FIR_COEF_V2_OFFSET(enum omap_plane_id plane, u16 i)
  817. {
  818. switch (plane) {
  819. case OMAP_DSS_GFX:
  820. BUG();
  821. return 0;
  822. case OMAP_DSS_VIDEO1:
  823. return 0x05CC + i * 0x4;
  824. case OMAP_DSS_VIDEO2:
  825. return 0x05A8 + i * 0x4;
  826. case OMAP_DSS_VIDEO3:
  827. return 0x0470 + i * 0x4;
  828. case OMAP_DSS_WB:
  829. return 0x02E0 + i * 0x4;
  830. default:
  831. BUG();
  832. return 0;
  833. }
  834. }
  835. static inline u16 DISPC_PRELOAD_OFFSET(enum omap_plane_id plane)
  836. {
  837. switch (plane) {
  838. case OMAP_DSS_GFX:
  839. return 0x01AC;
  840. case OMAP_DSS_VIDEO1:
  841. return 0x0174;
  842. case OMAP_DSS_VIDEO2:
  843. return 0x00E8;
  844. case OMAP_DSS_VIDEO3:
  845. return 0x00A0;
  846. default:
  847. BUG();
  848. return 0;
  849. }
  850. }
  851. static inline u16 DISPC_MFLAG_THRESHOLD_OFFSET(enum omap_plane_id plane)
  852. {
  853. switch (plane) {
  854. case OMAP_DSS_GFX:
  855. return 0x0860;
  856. case OMAP_DSS_VIDEO1:
  857. return 0x0864;
  858. case OMAP_DSS_VIDEO2:
  859. return 0x0868;
  860. case OMAP_DSS_VIDEO3:
  861. return 0x086c;
  862. case OMAP_DSS_WB:
  863. return 0x0870;
  864. default:
  865. BUG();
  866. return 0;
  867. }
  868. }
  869. #endif