msm_drv.c 28 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195
  1. /*
  2. * Copyright (C) 2013 Red Hat
  3. * Author: Rob Clark <robdclark@gmail.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published by
  7. * the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #include <drm/drm_of.h>
  18. #include "msm_drv.h"
  19. #include "msm_debugfs.h"
  20. #include "msm_fence.h"
  21. #include "msm_gpu.h"
  22. #include "msm_kms.h"
  23. /*
  24. * MSM driver version:
  25. * - 1.0.0 - initial interface
  26. * - 1.1.0 - adds madvise, and support for submits with > 4 cmd buffers
  27. * - 1.2.0 - adds explicit fence support for submit ioctl
  28. * - 1.3.0 - adds GMEM_BASE + NR_RINGS params, SUBMITQUEUE_NEW +
  29. * SUBMITQUEUE_CLOSE ioctls, and MSM_INFO_IOVA flag for
  30. * MSM_GEM_INFO ioctl.
  31. */
  32. #define MSM_VERSION_MAJOR 1
  33. #define MSM_VERSION_MINOR 3
  34. #define MSM_VERSION_PATCHLEVEL 0
  35. static const struct drm_mode_config_funcs mode_config_funcs = {
  36. .fb_create = msm_framebuffer_create,
  37. .output_poll_changed = drm_fb_helper_output_poll_changed,
  38. .atomic_check = drm_atomic_helper_check,
  39. .atomic_commit = drm_atomic_helper_commit,
  40. };
  41. static const struct drm_mode_config_helper_funcs mode_config_helper_funcs = {
  42. .atomic_commit_tail = msm_atomic_commit_tail,
  43. };
  44. #ifdef CONFIG_DRM_MSM_REGISTER_LOGGING
  45. static bool reglog = false;
  46. MODULE_PARM_DESC(reglog, "Enable register read/write logging");
  47. module_param(reglog, bool, 0600);
  48. #else
  49. #define reglog 0
  50. #endif
  51. #ifdef CONFIG_DRM_FBDEV_EMULATION
  52. static bool fbdev = true;
  53. MODULE_PARM_DESC(fbdev, "Enable fbdev compat layer");
  54. module_param(fbdev, bool, 0600);
  55. #endif
  56. static char *vram = "16m";
  57. MODULE_PARM_DESC(vram, "Configure VRAM size (for devices without IOMMU/GPUMMU)");
  58. module_param(vram, charp, 0);
  59. bool dumpstate = false;
  60. MODULE_PARM_DESC(dumpstate, "Dump KMS state on errors");
  61. module_param(dumpstate, bool, 0600);
  62. static bool modeset = true;
  63. MODULE_PARM_DESC(modeset, "Use kernel modesetting [KMS] (1=on (default), 0=disable)");
  64. module_param(modeset, bool, 0600);
  65. /*
  66. * Util/helpers:
  67. */
  68. struct clk *msm_clk_get(struct platform_device *pdev, const char *name)
  69. {
  70. struct clk *clk;
  71. char name2[32];
  72. clk = devm_clk_get(&pdev->dev, name);
  73. if (!IS_ERR(clk) || PTR_ERR(clk) == -EPROBE_DEFER)
  74. return clk;
  75. snprintf(name2, sizeof(name2), "%s_clk", name);
  76. clk = devm_clk_get(&pdev->dev, name2);
  77. if (!IS_ERR(clk))
  78. dev_warn(&pdev->dev, "Using legacy clk name binding. Use "
  79. "\"%s\" instead of \"%s\"\n", name, name2);
  80. return clk;
  81. }
  82. void __iomem *msm_ioremap(struct platform_device *pdev, const char *name,
  83. const char *dbgname)
  84. {
  85. struct resource *res;
  86. unsigned long size;
  87. void __iomem *ptr;
  88. if (name)
  89. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, name);
  90. else
  91. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  92. if (!res) {
  93. dev_err(&pdev->dev, "failed to get memory resource: %s\n", name);
  94. return ERR_PTR(-EINVAL);
  95. }
  96. size = resource_size(res);
  97. ptr = devm_ioremap_nocache(&pdev->dev, res->start, size);
  98. if (!ptr) {
  99. dev_err(&pdev->dev, "failed to ioremap: %s\n", name);
  100. return ERR_PTR(-ENOMEM);
  101. }
  102. if (reglog)
  103. printk(KERN_DEBUG "IO:region %s %p %08lx\n", dbgname, ptr, size);
  104. return ptr;
  105. }
  106. void msm_writel(u32 data, void __iomem *addr)
  107. {
  108. if (reglog)
  109. printk(KERN_DEBUG "IO:W %p %08x\n", addr, data);
  110. writel(data, addr);
  111. }
  112. u32 msm_readl(const void __iomem *addr)
  113. {
  114. u32 val = readl(addr);
  115. if (reglog)
  116. pr_err("IO:R %p %08x\n", addr, val);
  117. return val;
  118. }
  119. struct vblank_event {
  120. struct list_head node;
  121. int crtc_id;
  122. bool enable;
  123. };
  124. static void vblank_ctrl_worker(struct work_struct *work)
  125. {
  126. struct msm_vblank_ctrl *vbl_ctrl = container_of(work,
  127. struct msm_vblank_ctrl, work);
  128. struct msm_drm_private *priv = container_of(vbl_ctrl,
  129. struct msm_drm_private, vblank_ctrl);
  130. struct msm_kms *kms = priv->kms;
  131. struct vblank_event *vbl_ev, *tmp;
  132. unsigned long flags;
  133. spin_lock_irqsave(&vbl_ctrl->lock, flags);
  134. list_for_each_entry_safe(vbl_ev, tmp, &vbl_ctrl->event_list, node) {
  135. list_del(&vbl_ev->node);
  136. spin_unlock_irqrestore(&vbl_ctrl->lock, flags);
  137. if (vbl_ev->enable)
  138. kms->funcs->enable_vblank(kms,
  139. priv->crtcs[vbl_ev->crtc_id]);
  140. else
  141. kms->funcs->disable_vblank(kms,
  142. priv->crtcs[vbl_ev->crtc_id]);
  143. kfree(vbl_ev);
  144. spin_lock_irqsave(&vbl_ctrl->lock, flags);
  145. }
  146. spin_unlock_irqrestore(&vbl_ctrl->lock, flags);
  147. }
  148. static int vblank_ctrl_queue_work(struct msm_drm_private *priv,
  149. int crtc_id, bool enable)
  150. {
  151. struct msm_vblank_ctrl *vbl_ctrl = &priv->vblank_ctrl;
  152. struct vblank_event *vbl_ev;
  153. unsigned long flags;
  154. vbl_ev = kzalloc(sizeof(*vbl_ev), GFP_ATOMIC);
  155. if (!vbl_ev)
  156. return -ENOMEM;
  157. vbl_ev->crtc_id = crtc_id;
  158. vbl_ev->enable = enable;
  159. spin_lock_irqsave(&vbl_ctrl->lock, flags);
  160. list_add_tail(&vbl_ev->node, &vbl_ctrl->event_list);
  161. spin_unlock_irqrestore(&vbl_ctrl->lock, flags);
  162. queue_work(priv->wq, &vbl_ctrl->work);
  163. return 0;
  164. }
  165. static int msm_drm_uninit(struct device *dev)
  166. {
  167. struct platform_device *pdev = to_platform_device(dev);
  168. struct drm_device *ddev = platform_get_drvdata(pdev);
  169. struct msm_drm_private *priv = ddev->dev_private;
  170. struct msm_kms *kms = priv->kms;
  171. struct msm_vblank_ctrl *vbl_ctrl = &priv->vblank_ctrl;
  172. struct vblank_event *vbl_ev, *tmp;
  173. /* We must cancel and cleanup any pending vblank enable/disable
  174. * work before drm_irq_uninstall() to avoid work re-enabling an
  175. * irq after uninstall has disabled it.
  176. */
  177. cancel_work_sync(&vbl_ctrl->work);
  178. list_for_each_entry_safe(vbl_ev, tmp, &vbl_ctrl->event_list, node) {
  179. list_del(&vbl_ev->node);
  180. kfree(vbl_ev);
  181. }
  182. msm_gem_shrinker_cleanup(ddev);
  183. drm_kms_helper_poll_fini(ddev);
  184. drm_dev_unregister(ddev);
  185. msm_perf_debugfs_cleanup(priv);
  186. msm_rd_debugfs_cleanup(priv);
  187. #ifdef CONFIG_DRM_FBDEV_EMULATION
  188. if (fbdev && priv->fbdev)
  189. msm_fbdev_free(ddev);
  190. #endif
  191. drm_mode_config_cleanup(ddev);
  192. pm_runtime_get_sync(dev);
  193. drm_irq_uninstall(ddev);
  194. pm_runtime_put_sync(dev);
  195. flush_workqueue(priv->wq);
  196. destroy_workqueue(priv->wq);
  197. flush_workqueue(priv->atomic_wq);
  198. destroy_workqueue(priv->atomic_wq);
  199. if (kms && kms->funcs)
  200. kms->funcs->destroy(kms);
  201. if (priv->vram.paddr) {
  202. unsigned long attrs = DMA_ATTR_NO_KERNEL_MAPPING;
  203. drm_mm_takedown(&priv->vram.mm);
  204. dma_free_attrs(dev, priv->vram.size, NULL,
  205. priv->vram.paddr, attrs);
  206. }
  207. component_unbind_all(dev, ddev);
  208. msm_mdss_destroy(ddev);
  209. ddev->dev_private = NULL;
  210. drm_dev_unref(ddev);
  211. kfree(priv);
  212. return 0;
  213. }
  214. static int get_mdp_ver(struct platform_device *pdev)
  215. {
  216. struct device *dev = &pdev->dev;
  217. return (int) (unsigned long) of_device_get_match_data(dev);
  218. }
  219. #include <linux/of_address.h>
  220. static int msm_init_vram(struct drm_device *dev)
  221. {
  222. struct msm_drm_private *priv = dev->dev_private;
  223. struct device_node *node;
  224. unsigned long size = 0;
  225. int ret = 0;
  226. /* In the device-tree world, we could have a 'memory-region'
  227. * phandle, which gives us a link to our "vram". Allocating
  228. * is all nicely abstracted behind the dma api, but we need
  229. * to know the entire size to allocate it all in one go. There
  230. * are two cases:
  231. * 1) device with no IOMMU, in which case we need exclusive
  232. * access to a VRAM carveout big enough for all gpu
  233. * buffers
  234. * 2) device with IOMMU, but where the bootloader puts up
  235. * a splash screen. In this case, the VRAM carveout
  236. * need only be large enough for fbdev fb. But we need
  237. * exclusive access to the buffer to avoid the kernel
  238. * using those pages for other purposes (which appears
  239. * as corruption on screen before we have a chance to
  240. * load and do initial modeset)
  241. */
  242. node = of_parse_phandle(dev->dev->of_node, "memory-region", 0);
  243. if (node) {
  244. struct resource r;
  245. ret = of_address_to_resource(node, 0, &r);
  246. of_node_put(node);
  247. if (ret)
  248. return ret;
  249. size = r.end - r.start;
  250. DRM_INFO("using VRAM carveout: %lx@%pa\n", size, &r.start);
  251. /* if we have no IOMMU, then we need to use carveout allocator.
  252. * Grab the entire CMA chunk carved out in early startup in
  253. * mach-msm:
  254. */
  255. } else if (!iommu_present(&platform_bus_type)) {
  256. DRM_INFO("using %s VRAM carveout\n", vram);
  257. size = memparse(vram, NULL);
  258. }
  259. if (size) {
  260. unsigned long attrs = 0;
  261. void *p;
  262. priv->vram.size = size;
  263. drm_mm_init(&priv->vram.mm, 0, (size >> PAGE_SHIFT) - 1);
  264. spin_lock_init(&priv->vram.lock);
  265. attrs |= DMA_ATTR_NO_KERNEL_MAPPING;
  266. attrs |= DMA_ATTR_WRITE_COMBINE;
  267. /* note that for no-kernel-mapping, the vaddr returned
  268. * is bogus, but non-null if allocation succeeded:
  269. */
  270. p = dma_alloc_attrs(dev->dev, size,
  271. &priv->vram.paddr, GFP_KERNEL, attrs);
  272. if (!p) {
  273. dev_err(dev->dev, "failed to allocate VRAM\n");
  274. priv->vram.paddr = 0;
  275. return -ENOMEM;
  276. }
  277. dev_info(dev->dev, "VRAM: %08x->%08x\n",
  278. (uint32_t)priv->vram.paddr,
  279. (uint32_t)(priv->vram.paddr + size));
  280. }
  281. return ret;
  282. }
  283. static int msm_drm_init(struct device *dev, struct drm_driver *drv)
  284. {
  285. struct platform_device *pdev = to_platform_device(dev);
  286. struct drm_device *ddev;
  287. struct msm_drm_private *priv;
  288. struct msm_kms *kms;
  289. int ret;
  290. ddev = drm_dev_alloc(drv, dev);
  291. if (IS_ERR(ddev)) {
  292. dev_err(dev, "failed to allocate drm_device\n");
  293. return PTR_ERR(ddev);
  294. }
  295. platform_set_drvdata(pdev, ddev);
  296. priv = kzalloc(sizeof(*priv), GFP_KERNEL);
  297. if (!priv) {
  298. drm_dev_unref(ddev);
  299. return -ENOMEM;
  300. }
  301. ddev->dev_private = priv;
  302. priv->dev = ddev;
  303. ret = msm_mdss_init(ddev);
  304. if (ret) {
  305. kfree(priv);
  306. drm_dev_unref(ddev);
  307. return ret;
  308. }
  309. priv->wq = alloc_ordered_workqueue("msm", 0);
  310. priv->atomic_wq = alloc_ordered_workqueue("msm:atomic", 0);
  311. INIT_LIST_HEAD(&priv->inactive_list);
  312. INIT_LIST_HEAD(&priv->vblank_ctrl.event_list);
  313. INIT_WORK(&priv->vblank_ctrl.work, vblank_ctrl_worker);
  314. spin_lock_init(&priv->vblank_ctrl.lock);
  315. drm_mode_config_init(ddev);
  316. /* Bind all our sub-components: */
  317. ret = component_bind_all(dev, ddev);
  318. if (ret) {
  319. msm_mdss_destroy(ddev);
  320. kfree(priv);
  321. drm_dev_unref(ddev);
  322. return ret;
  323. }
  324. ret = msm_init_vram(ddev);
  325. if (ret)
  326. goto fail;
  327. msm_gem_shrinker_init(ddev);
  328. switch (get_mdp_ver(pdev)) {
  329. case 4:
  330. kms = mdp4_kms_init(ddev);
  331. priv->kms = kms;
  332. break;
  333. case 5:
  334. kms = mdp5_kms_init(ddev);
  335. break;
  336. default:
  337. kms = ERR_PTR(-ENODEV);
  338. break;
  339. }
  340. if (IS_ERR(kms)) {
  341. /*
  342. * NOTE: once we have GPU support, having no kms should not
  343. * be considered fatal.. ideally we would still support gpu
  344. * and (for example) use dmabuf/prime to share buffers with
  345. * imx drm driver on iMX5
  346. */
  347. dev_err(dev, "failed to load kms\n");
  348. ret = PTR_ERR(kms);
  349. goto fail;
  350. }
  351. if (kms) {
  352. ret = kms->funcs->hw_init(kms);
  353. if (ret) {
  354. dev_err(dev, "kms hw init failed: %d\n", ret);
  355. goto fail;
  356. }
  357. }
  358. ddev->mode_config.funcs = &mode_config_funcs;
  359. ddev->mode_config.helper_private = &mode_config_helper_funcs;
  360. ret = drm_vblank_init(ddev, priv->num_crtcs);
  361. if (ret < 0) {
  362. dev_err(dev, "failed to initialize vblank\n");
  363. goto fail;
  364. }
  365. if (kms) {
  366. pm_runtime_get_sync(dev);
  367. ret = drm_irq_install(ddev, kms->irq);
  368. pm_runtime_put_sync(dev);
  369. if (ret < 0) {
  370. dev_err(dev, "failed to install IRQ handler\n");
  371. goto fail;
  372. }
  373. }
  374. ret = drm_dev_register(ddev, 0);
  375. if (ret)
  376. goto fail;
  377. drm_mode_config_reset(ddev);
  378. #ifdef CONFIG_DRM_FBDEV_EMULATION
  379. if (fbdev)
  380. priv->fbdev = msm_fbdev_init(ddev);
  381. #endif
  382. ret = msm_debugfs_late_init(ddev);
  383. if (ret)
  384. goto fail;
  385. drm_kms_helper_poll_init(ddev);
  386. return 0;
  387. fail:
  388. msm_drm_uninit(dev);
  389. return ret;
  390. }
  391. /*
  392. * DRM operations:
  393. */
  394. static void load_gpu(struct drm_device *dev)
  395. {
  396. static DEFINE_MUTEX(init_lock);
  397. struct msm_drm_private *priv = dev->dev_private;
  398. mutex_lock(&init_lock);
  399. if (!priv->gpu)
  400. priv->gpu = adreno_load_gpu(dev);
  401. mutex_unlock(&init_lock);
  402. }
  403. static int context_init(struct drm_device *dev, struct drm_file *file)
  404. {
  405. struct msm_file_private *ctx;
  406. ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
  407. if (!ctx)
  408. return -ENOMEM;
  409. msm_submitqueue_init(dev, ctx);
  410. file->driver_priv = ctx;
  411. return 0;
  412. }
  413. static int msm_open(struct drm_device *dev, struct drm_file *file)
  414. {
  415. /* For now, load gpu on open.. to avoid the requirement of having
  416. * firmware in the initrd.
  417. */
  418. load_gpu(dev);
  419. return context_init(dev, file);
  420. }
  421. static void context_close(struct msm_file_private *ctx)
  422. {
  423. msm_submitqueue_close(ctx);
  424. kfree(ctx);
  425. }
  426. static void msm_postclose(struct drm_device *dev, struct drm_file *file)
  427. {
  428. struct msm_drm_private *priv = dev->dev_private;
  429. struct msm_file_private *ctx = file->driver_priv;
  430. mutex_lock(&dev->struct_mutex);
  431. if (ctx == priv->lastctx)
  432. priv->lastctx = NULL;
  433. mutex_unlock(&dev->struct_mutex);
  434. context_close(ctx);
  435. }
  436. static irqreturn_t msm_irq(int irq, void *arg)
  437. {
  438. struct drm_device *dev = arg;
  439. struct msm_drm_private *priv = dev->dev_private;
  440. struct msm_kms *kms = priv->kms;
  441. BUG_ON(!kms);
  442. return kms->funcs->irq(kms);
  443. }
  444. static void msm_irq_preinstall(struct drm_device *dev)
  445. {
  446. struct msm_drm_private *priv = dev->dev_private;
  447. struct msm_kms *kms = priv->kms;
  448. BUG_ON(!kms);
  449. kms->funcs->irq_preinstall(kms);
  450. }
  451. static int msm_irq_postinstall(struct drm_device *dev)
  452. {
  453. struct msm_drm_private *priv = dev->dev_private;
  454. struct msm_kms *kms = priv->kms;
  455. BUG_ON(!kms);
  456. return kms->funcs->irq_postinstall(kms);
  457. }
  458. static void msm_irq_uninstall(struct drm_device *dev)
  459. {
  460. struct msm_drm_private *priv = dev->dev_private;
  461. struct msm_kms *kms = priv->kms;
  462. BUG_ON(!kms);
  463. kms->funcs->irq_uninstall(kms);
  464. }
  465. static int msm_enable_vblank(struct drm_device *dev, unsigned int pipe)
  466. {
  467. struct msm_drm_private *priv = dev->dev_private;
  468. struct msm_kms *kms = priv->kms;
  469. if (!kms)
  470. return -ENXIO;
  471. DBG("dev=%p, crtc=%u", dev, pipe);
  472. return vblank_ctrl_queue_work(priv, pipe, true);
  473. }
  474. static void msm_disable_vblank(struct drm_device *dev, unsigned int pipe)
  475. {
  476. struct msm_drm_private *priv = dev->dev_private;
  477. struct msm_kms *kms = priv->kms;
  478. if (!kms)
  479. return;
  480. DBG("dev=%p, crtc=%u", dev, pipe);
  481. vblank_ctrl_queue_work(priv, pipe, false);
  482. }
  483. /*
  484. * DRM ioctls:
  485. */
  486. static int msm_ioctl_get_param(struct drm_device *dev, void *data,
  487. struct drm_file *file)
  488. {
  489. struct msm_drm_private *priv = dev->dev_private;
  490. struct drm_msm_param *args = data;
  491. struct msm_gpu *gpu;
  492. /* for now, we just have 3d pipe.. eventually this would need to
  493. * be more clever to dispatch to appropriate gpu module:
  494. */
  495. if (args->pipe != MSM_PIPE_3D0)
  496. return -EINVAL;
  497. gpu = priv->gpu;
  498. if (!gpu)
  499. return -ENXIO;
  500. return gpu->funcs->get_param(gpu, args->param, &args->value);
  501. }
  502. static int msm_ioctl_gem_new(struct drm_device *dev, void *data,
  503. struct drm_file *file)
  504. {
  505. struct drm_msm_gem_new *args = data;
  506. if (args->flags & ~MSM_BO_FLAGS) {
  507. DRM_ERROR("invalid flags: %08x\n", args->flags);
  508. return -EINVAL;
  509. }
  510. return msm_gem_new_handle(dev, file, args->size,
  511. args->flags, &args->handle);
  512. }
  513. static inline ktime_t to_ktime(struct drm_msm_timespec timeout)
  514. {
  515. return ktime_set(timeout.tv_sec, timeout.tv_nsec);
  516. }
  517. static int msm_ioctl_gem_cpu_prep(struct drm_device *dev, void *data,
  518. struct drm_file *file)
  519. {
  520. struct drm_msm_gem_cpu_prep *args = data;
  521. struct drm_gem_object *obj;
  522. ktime_t timeout = to_ktime(args->timeout);
  523. int ret;
  524. if (args->op & ~MSM_PREP_FLAGS) {
  525. DRM_ERROR("invalid op: %08x\n", args->op);
  526. return -EINVAL;
  527. }
  528. obj = drm_gem_object_lookup(file, args->handle);
  529. if (!obj)
  530. return -ENOENT;
  531. ret = msm_gem_cpu_prep(obj, args->op, &timeout);
  532. drm_gem_object_put_unlocked(obj);
  533. return ret;
  534. }
  535. static int msm_ioctl_gem_cpu_fini(struct drm_device *dev, void *data,
  536. struct drm_file *file)
  537. {
  538. struct drm_msm_gem_cpu_fini *args = data;
  539. struct drm_gem_object *obj;
  540. int ret;
  541. obj = drm_gem_object_lookup(file, args->handle);
  542. if (!obj)
  543. return -ENOENT;
  544. ret = msm_gem_cpu_fini(obj);
  545. drm_gem_object_put_unlocked(obj);
  546. return ret;
  547. }
  548. static int msm_ioctl_gem_info_iova(struct drm_device *dev,
  549. struct drm_gem_object *obj, uint64_t *iova)
  550. {
  551. struct msm_drm_private *priv = dev->dev_private;
  552. if (!priv->gpu)
  553. return -EINVAL;
  554. return msm_gem_get_iova(obj, priv->gpu->aspace, iova);
  555. }
  556. static int msm_ioctl_gem_info(struct drm_device *dev, void *data,
  557. struct drm_file *file)
  558. {
  559. struct drm_msm_gem_info *args = data;
  560. struct drm_gem_object *obj;
  561. int ret = 0;
  562. if (args->flags & ~MSM_INFO_FLAGS)
  563. return -EINVAL;
  564. obj = drm_gem_object_lookup(file, args->handle);
  565. if (!obj)
  566. return -ENOENT;
  567. if (args->flags & MSM_INFO_IOVA) {
  568. uint64_t iova;
  569. ret = msm_ioctl_gem_info_iova(dev, obj, &iova);
  570. if (!ret)
  571. args->offset = iova;
  572. } else {
  573. args->offset = msm_gem_mmap_offset(obj);
  574. }
  575. drm_gem_object_put_unlocked(obj);
  576. return ret;
  577. }
  578. static int msm_ioctl_wait_fence(struct drm_device *dev, void *data,
  579. struct drm_file *file)
  580. {
  581. struct msm_drm_private *priv = dev->dev_private;
  582. struct drm_msm_wait_fence *args = data;
  583. ktime_t timeout = to_ktime(args->timeout);
  584. struct msm_gpu_submitqueue *queue;
  585. struct msm_gpu *gpu = priv->gpu;
  586. int ret;
  587. if (args->pad) {
  588. DRM_ERROR("invalid pad: %08x\n", args->pad);
  589. return -EINVAL;
  590. }
  591. if (!gpu)
  592. return 0;
  593. queue = msm_submitqueue_get(file->driver_priv, args->queueid);
  594. if (!queue)
  595. return -ENOENT;
  596. ret = msm_wait_fence(gpu->rb[queue->prio]->fctx, args->fence, &timeout,
  597. true);
  598. msm_submitqueue_put(queue);
  599. return ret;
  600. }
  601. static int msm_ioctl_gem_madvise(struct drm_device *dev, void *data,
  602. struct drm_file *file)
  603. {
  604. struct drm_msm_gem_madvise *args = data;
  605. struct drm_gem_object *obj;
  606. int ret;
  607. switch (args->madv) {
  608. case MSM_MADV_DONTNEED:
  609. case MSM_MADV_WILLNEED:
  610. break;
  611. default:
  612. return -EINVAL;
  613. }
  614. ret = mutex_lock_interruptible(&dev->struct_mutex);
  615. if (ret)
  616. return ret;
  617. obj = drm_gem_object_lookup(file, args->handle);
  618. if (!obj) {
  619. ret = -ENOENT;
  620. goto unlock;
  621. }
  622. ret = msm_gem_madvise(obj, args->madv);
  623. if (ret >= 0) {
  624. args->retained = ret;
  625. ret = 0;
  626. }
  627. drm_gem_object_put(obj);
  628. unlock:
  629. mutex_unlock(&dev->struct_mutex);
  630. return ret;
  631. }
  632. static int msm_ioctl_submitqueue_new(struct drm_device *dev, void *data,
  633. struct drm_file *file)
  634. {
  635. struct drm_msm_submitqueue *args = data;
  636. if (args->flags & ~MSM_SUBMITQUEUE_FLAGS)
  637. return -EINVAL;
  638. return msm_submitqueue_create(dev, file->driver_priv, args->prio,
  639. args->flags, &args->id);
  640. }
  641. static int msm_ioctl_submitqueue_close(struct drm_device *dev, void *data,
  642. struct drm_file *file)
  643. {
  644. u32 id = *(u32 *) data;
  645. return msm_submitqueue_remove(file->driver_priv, id);
  646. }
  647. static const struct drm_ioctl_desc msm_ioctls[] = {
  648. DRM_IOCTL_DEF_DRV(MSM_GET_PARAM, msm_ioctl_get_param, DRM_AUTH|DRM_RENDER_ALLOW),
  649. DRM_IOCTL_DEF_DRV(MSM_GEM_NEW, msm_ioctl_gem_new, DRM_AUTH|DRM_RENDER_ALLOW),
  650. DRM_IOCTL_DEF_DRV(MSM_GEM_INFO, msm_ioctl_gem_info, DRM_AUTH|DRM_RENDER_ALLOW),
  651. DRM_IOCTL_DEF_DRV(MSM_GEM_CPU_PREP, msm_ioctl_gem_cpu_prep, DRM_AUTH|DRM_RENDER_ALLOW),
  652. DRM_IOCTL_DEF_DRV(MSM_GEM_CPU_FINI, msm_ioctl_gem_cpu_fini, DRM_AUTH|DRM_RENDER_ALLOW),
  653. DRM_IOCTL_DEF_DRV(MSM_GEM_SUBMIT, msm_ioctl_gem_submit, DRM_AUTH|DRM_RENDER_ALLOW),
  654. DRM_IOCTL_DEF_DRV(MSM_WAIT_FENCE, msm_ioctl_wait_fence, DRM_AUTH|DRM_RENDER_ALLOW),
  655. DRM_IOCTL_DEF_DRV(MSM_GEM_MADVISE, msm_ioctl_gem_madvise, DRM_AUTH|DRM_RENDER_ALLOW),
  656. DRM_IOCTL_DEF_DRV(MSM_SUBMITQUEUE_NEW, msm_ioctl_submitqueue_new, DRM_AUTH|DRM_RENDER_ALLOW),
  657. DRM_IOCTL_DEF_DRV(MSM_SUBMITQUEUE_CLOSE, msm_ioctl_submitqueue_close, DRM_AUTH|DRM_RENDER_ALLOW),
  658. };
  659. static const struct vm_operations_struct vm_ops = {
  660. .fault = msm_gem_fault,
  661. .open = drm_gem_vm_open,
  662. .close = drm_gem_vm_close,
  663. };
  664. static const struct file_operations fops = {
  665. .owner = THIS_MODULE,
  666. .open = drm_open,
  667. .release = drm_release,
  668. .unlocked_ioctl = drm_ioctl,
  669. .compat_ioctl = drm_compat_ioctl,
  670. .poll = drm_poll,
  671. .read = drm_read,
  672. .llseek = no_llseek,
  673. .mmap = msm_gem_mmap,
  674. };
  675. static struct drm_driver msm_driver = {
  676. .driver_features = DRIVER_HAVE_IRQ |
  677. DRIVER_GEM |
  678. DRIVER_PRIME |
  679. DRIVER_RENDER |
  680. DRIVER_ATOMIC |
  681. DRIVER_MODESET,
  682. .open = msm_open,
  683. .postclose = msm_postclose,
  684. .lastclose = drm_fb_helper_lastclose,
  685. .irq_handler = msm_irq,
  686. .irq_preinstall = msm_irq_preinstall,
  687. .irq_postinstall = msm_irq_postinstall,
  688. .irq_uninstall = msm_irq_uninstall,
  689. .enable_vblank = msm_enable_vblank,
  690. .disable_vblank = msm_disable_vblank,
  691. .gem_free_object = msm_gem_free_object,
  692. .gem_vm_ops = &vm_ops,
  693. .dumb_create = msm_gem_dumb_create,
  694. .dumb_map_offset = msm_gem_dumb_map_offset,
  695. .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
  696. .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
  697. .gem_prime_export = drm_gem_prime_export,
  698. .gem_prime_import = drm_gem_prime_import,
  699. .gem_prime_res_obj = msm_gem_prime_res_obj,
  700. .gem_prime_pin = msm_gem_prime_pin,
  701. .gem_prime_unpin = msm_gem_prime_unpin,
  702. .gem_prime_get_sg_table = msm_gem_prime_get_sg_table,
  703. .gem_prime_import_sg_table = msm_gem_prime_import_sg_table,
  704. .gem_prime_vmap = msm_gem_prime_vmap,
  705. .gem_prime_vunmap = msm_gem_prime_vunmap,
  706. .gem_prime_mmap = msm_gem_prime_mmap,
  707. #ifdef CONFIG_DEBUG_FS
  708. .debugfs_init = msm_debugfs_init,
  709. #endif
  710. .ioctls = msm_ioctls,
  711. .num_ioctls = ARRAY_SIZE(msm_ioctls),
  712. .fops = &fops,
  713. .name = "msm",
  714. .desc = "MSM Snapdragon DRM",
  715. .date = "20130625",
  716. .major = MSM_VERSION_MAJOR,
  717. .minor = MSM_VERSION_MINOR,
  718. .patchlevel = MSM_VERSION_PATCHLEVEL,
  719. };
  720. #ifdef CONFIG_PM_SLEEP
  721. static int msm_pm_suspend(struct device *dev)
  722. {
  723. struct drm_device *ddev = dev_get_drvdata(dev);
  724. drm_kms_helper_poll_disable(ddev);
  725. return 0;
  726. }
  727. static int msm_pm_resume(struct device *dev)
  728. {
  729. struct drm_device *ddev = dev_get_drvdata(dev);
  730. drm_kms_helper_poll_enable(ddev);
  731. return 0;
  732. }
  733. #endif
  734. #ifdef CONFIG_PM
  735. static int msm_runtime_suspend(struct device *dev)
  736. {
  737. struct drm_device *ddev = dev_get_drvdata(dev);
  738. struct msm_drm_private *priv = ddev->dev_private;
  739. DBG("");
  740. if (priv->mdss)
  741. return msm_mdss_disable(priv->mdss);
  742. return 0;
  743. }
  744. static int msm_runtime_resume(struct device *dev)
  745. {
  746. struct drm_device *ddev = dev_get_drvdata(dev);
  747. struct msm_drm_private *priv = ddev->dev_private;
  748. DBG("");
  749. if (priv->mdss)
  750. return msm_mdss_enable(priv->mdss);
  751. return 0;
  752. }
  753. #endif
  754. static const struct dev_pm_ops msm_pm_ops = {
  755. SET_SYSTEM_SLEEP_PM_OPS(msm_pm_suspend, msm_pm_resume)
  756. SET_RUNTIME_PM_OPS(msm_runtime_suspend, msm_runtime_resume, NULL)
  757. };
  758. /*
  759. * Componentized driver support:
  760. */
  761. /*
  762. * NOTE: duplication of the same code as exynos or imx (or probably any other).
  763. * so probably some room for some helpers
  764. */
  765. static int compare_of(struct device *dev, void *data)
  766. {
  767. return dev->of_node == data;
  768. }
  769. /*
  770. * Identify what components need to be added by parsing what remote-endpoints
  771. * our MDP output ports are connected to. In the case of LVDS on MDP4, there
  772. * is no external component that we need to add since LVDS is within MDP4
  773. * itself.
  774. */
  775. static int add_components_mdp(struct device *mdp_dev,
  776. struct component_match **matchptr)
  777. {
  778. struct device_node *np = mdp_dev->of_node;
  779. struct device_node *ep_node;
  780. struct device *master_dev;
  781. /*
  782. * on MDP4 based platforms, the MDP platform device is the component
  783. * master that adds other display interface components to itself.
  784. *
  785. * on MDP5 based platforms, the MDSS platform device is the component
  786. * master that adds MDP5 and other display interface components to
  787. * itself.
  788. */
  789. if (of_device_is_compatible(np, "qcom,mdp4"))
  790. master_dev = mdp_dev;
  791. else
  792. master_dev = mdp_dev->parent;
  793. for_each_endpoint_of_node(np, ep_node) {
  794. struct device_node *intf;
  795. struct of_endpoint ep;
  796. int ret;
  797. ret = of_graph_parse_endpoint(ep_node, &ep);
  798. if (ret) {
  799. dev_err(mdp_dev, "unable to parse port endpoint\n");
  800. of_node_put(ep_node);
  801. return ret;
  802. }
  803. /*
  804. * The LCDC/LVDS port on MDP4 is a speacial case where the
  805. * remote-endpoint isn't a component that we need to add
  806. */
  807. if (of_device_is_compatible(np, "qcom,mdp4") &&
  808. ep.port == 0)
  809. continue;
  810. /*
  811. * It's okay if some of the ports don't have a remote endpoint
  812. * specified. It just means that the port isn't connected to
  813. * any external interface.
  814. */
  815. intf = of_graph_get_remote_port_parent(ep_node);
  816. if (!intf)
  817. continue;
  818. drm_of_component_match_add(master_dev, matchptr, compare_of,
  819. intf);
  820. of_node_put(intf);
  821. }
  822. return 0;
  823. }
  824. static int compare_name_mdp(struct device *dev, void *data)
  825. {
  826. return (strstr(dev_name(dev), "mdp") != NULL);
  827. }
  828. static int add_display_components(struct device *dev,
  829. struct component_match **matchptr)
  830. {
  831. struct device *mdp_dev;
  832. int ret;
  833. /*
  834. * MDP5 based devices don't have a flat hierarchy. There is a top level
  835. * parent: MDSS, and children: MDP5, DSI, HDMI, eDP etc. Populate the
  836. * children devices, find the MDP5 node, and then add the interfaces
  837. * to our components list.
  838. */
  839. if (of_device_is_compatible(dev->of_node, "qcom,mdss")) {
  840. ret = of_platform_populate(dev->of_node, NULL, NULL, dev);
  841. if (ret) {
  842. dev_err(dev, "failed to populate children devices\n");
  843. return ret;
  844. }
  845. mdp_dev = device_find_child(dev, NULL, compare_name_mdp);
  846. if (!mdp_dev) {
  847. dev_err(dev, "failed to find MDSS MDP node\n");
  848. of_platform_depopulate(dev);
  849. return -ENODEV;
  850. }
  851. put_device(mdp_dev);
  852. /* add the MDP component itself */
  853. drm_of_component_match_add(dev, matchptr, compare_of,
  854. mdp_dev->of_node);
  855. } else {
  856. /* MDP4 */
  857. mdp_dev = dev;
  858. }
  859. ret = add_components_mdp(mdp_dev, matchptr);
  860. if (ret)
  861. of_platform_depopulate(dev);
  862. return ret;
  863. }
  864. /*
  865. * We don't know what's the best binding to link the gpu with the drm device.
  866. * Fow now, we just hunt for all the possible gpus that we support, and add them
  867. * as components.
  868. */
  869. static const struct of_device_id msm_gpu_match[] = {
  870. { .compatible = "qcom,adreno" },
  871. { .compatible = "qcom,adreno-3xx" },
  872. { .compatible = "qcom,kgsl-3d0" },
  873. { },
  874. };
  875. static int add_gpu_components(struct device *dev,
  876. struct component_match **matchptr)
  877. {
  878. struct device_node *np;
  879. np = of_find_matching_node(NULL, msm_gpu_match);
  880. if (!np)
  881. return 0;
  882. drm_of_component_match_add(dev, matchptr, compare_of, np);
  883. of_node_put(np);
  884. return 0;
  885. }
  886. static int msm_drm_bind(struct device *dev)
  887. {
  888. return msm_drm_init(dev, &msm_driver);
  889. }
  890. static void msm_drm_unbind(struct device *dev)
  891. {
  892. msm_drm_uninit(dev);
  893. }
  894. static const struct component_master_ops msm_drm_ops = {
  895. .bind = msm_drm_bind,
  896. .unbind = msm_drm_unbind,
  897. };
  898. /*
  899. * Platform driver:
  900. */
  901. static int msm_pdev_probe(struct platform_device *pdev)
  902. {
  903. struct component_match *match = NULL;
  904. int ret;
  905. ret = add_display_components(&pdev->dev, &match);
  906. if (ret)
  907. return ret;
  908. ret = add_gpu_components(&pdev->dev, &match);
  909. if (ret)
  910. return ret;
  911. /* on all devices that I am aware of, iommu's which can map
  912. * any address the cpu can see are used:
  913. */
  914. ret = dma_set_mask_and_coherent(&pdev->dev, ~0);
  915. if (ret)
  916. return ret;
  917. return component_master_add_with_match(&pdev->dev, &msm_drm_ops, match);
  918. }
  919. static int msm_pdev_remove(struct platform_device *pdev)
  920. {
  921. component_master_del(&pdev->dev, &msm_drm_ops);
  922. of_platform_depopulate(&pdev->dev);
  923. return 0;
  924. }
  925. static const struct of_device_id dt_match[] = {
  926. { .compatible = "qcom,mdp4", .data = (void *)4 }, /* MDP4 */
  927. { .compatible = "qcom,mdss", .data = (void *)5 }, /* MDP5 MDSS */
  928. {}
  929. };
  930. MODULE_DEVICE_TABLE(of, dt_match);
  931. static struct platform_driver msm_platform_driver = {
  932. .probe = msm_pdev_probe,
  933. .remove = msm_pdev_remove,
  934. .driver = {
  935. .name = "msm",
  936. .of_match_table = dt_match,
  937. .pm = &msm_pm_ops,
  938. },
  939. };
  940. static int __init msm_drm_register(void)
  941. {
  942. if (!modeset)
  943. return -EINVAL;
  944. DBG("init");
  945. msm_mdp_register();
  946. msm_dsi_register();
  947. msm_edp_register();
  948. msm_hdmi_register();
  949. adreno_register();
  950. return platform_driver_register(&msm_platform_driver);
  951. }
  952. static void __exit msm_drm_unregister(void)
  953. {
  954. DBG("fini");
  955. platform_driver_unregister(&msm_platform_driver);
  956. msm_hdmi_unregister();
  957. adreno_unregister();
  958. msm_edp_unregister();
  959. msm_dsi_unregister();
  960. msm_mdp_unregister();
  961. }
  962. module_init(msm_drm_register);
  963. module_exit(msm_drm_unregister);
  964. MODULE_AUTHOR("Rob Clark <robdclark@gmail.com");
  965. MODULE_DESCRIPTION("MSM DRM Driver");
  966. MODULE_LICENSE("GPL");