dsi_phy_14nm.c 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169
  1. /*
  2. * Copyright (c) 2016, The Linux Foundation. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 and
  6. * only version 2 as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include "dsi_phy.h"
  14. #include "dsi.xml.h"
  15. #define PHY_14NM_CKLN_IDX 4
  16. static void dsi_14nm_dphy_set_timing(struct msm_dsi_phy *phy,
  17. struct msm_dsi_dphy_timing *timing,
  18. int lane_idx)
  19. {
  20. void __iomem *base = phy->lane_base;
  21. bool clk_ln = (lane_idx == PHY_14NM_CKLN_IDX);
  22. u32 zero = clk_ln ? timing->clk_zero : timing->hs_zero;
  23. u32 prepare = clk_ln ? timing->clk_prepare : timing->hs_prepare;
  24. u32 trail = clk_ln ? timing->clk_trail : timing->hs_trail;
  25. u32 rqst = clk_ln ? timing->hs_rqst_ckln : timing->hs_rqst;
  26. u32 prep_dly = clk_ln ? timing->hs_prep_dly_ckln : timing->hs_prep_dly;
  27. u32 halfbyte_en = clk_ln ? timing->hs_halfbyte_en_ckln :
  28. timing->hs_halfbyte_en;
  29. dsi_phy_write(base + REG_DSI_14nm_PHY_LN_TIMING_CTRL_4(lane_idx),
  30. DSI_14nm_PHY_LN_TIMING_CTRL_4_HS_EXIT(timing->hs_exit));
  31. dsi_phy_write(base + REG_DSI_14nm_PHY_LN_TIMING_CTRL_5(lane_idx),
  32. DSI_14nm_PHY_LN_TIMING_CTRL_5_HS_ZERO(zero));
  33. dsi_phy_write(base + REG_DSI_14nm_PHY_LN_TIMING_CTRL_6(lane_idx),
  34. DSI_14nm_PHY_LN_TIMING_CTRL_6_HS_PREPARE(prepare));
  35. dsi_phy_write(base + REG_DSI_14nm_PHY_LN_TIMING_CTRL_7(lane_idx),
  36. DSI_14nm_PHY_LN_TIMING_CTRL_7_HS_TRAIL(trail));
  37. dsi_phy_write(base + REG_DSI_14nm_PHY_LN_TIMING_CTRL_8(lane_idx),
  38. DSI_14nm_PHY_LN_TIMING_CTRL_8_HS_RQST(rqst));
  39. dsi_phy_write(base + REG_DSI_14nm_PHY_LN_CFG0(lane_idx),
  40. DSI_14nm_PHY_LN_CFG0_PREPARE_DLY(prep_dly));
  41. dsi_phy_write(base + REG_DSI_14nm_PHY_LN_CFG1(lane_idx),
  42. halfbyte_en ? DSI_14nm_PHY_LN_CFG1_HALFBYTECLK_EN : 0);
  43. dsi_phy_write(base + REG_DSI_14nm_PHY_LN_TIMING_CTRL_9(lane_idx),
  44. DSI_14nm_PHY_LN_TIMING_CTRL_9_TA_GO(timing->ta_go) |
  45. DSI_14nm_PHY_LN_TIMING_CTRL_9_TA_SURE(timing->ta_sure));
  46. dsi_phy_write(base + REG_DSI_14nm_PHY_LN_TIMING_CTRL_10(lane_idx),
  47. DSI_14nm_PHY_LN_TIMING_CTRL_10_TA_GET(timing->ta_get));
  48. dsi_phy_write(base + REG_DSI_14nm_PHY_LN_TIMING_CTRL_11(lane_idx),
  49. DSI_14nm_PHY_LN_TIMING_CTRL_11_TRIG3_CMD(0xa0));
  50. }
  51. static int dsi_14nm_phy_enable(struct msm_dsi_phy *phy, int src_pll_id,
  52. struct msm_dsi_phy_clk_request *clk_req)
  53. {
  54. struct msm_dsi_dphy_timing *timing = &phy->timing;
  55. u32 data;
  56. int i;
  57. int ret;
  58. void __iomem *base = phy->base;
  59. void __iomem *lane_base = phy->lane_base;
  60. if (msm_dsi_dphy_timing_calc_v2(timing, clk_req)) {
  61. dev_err(&phy->pdev->dev,
  62. "%s: D-PHY timing calculation failed\n", __func__);
  63. return -EINVAL;
  64. }
  65. data = 0x1c;
  66. if (phy->usecase != MSM_DSI_PHY_STANDALONE)
  67. data |= DSI_14nm_PHY_CMN_LDO_CNTRL_VREG_CTRL(32);
  68. dsi_phy_write(base + REG_DSI_14nm_PHY_CMN_LDO_CNTRL, data);
  69. dsi_phy_write(base + REG_DSI_14nm_PHY_CMN_GLBL_TEST_CTRL, 0x1);
  70. /* 4 data lanes + 1 clk lane configuration */
  71. for (i = 0; i < 5; i++) {
  72. dsi_phy_write(lane_base + REG_DSI_14nm_PHY_LN_VREG_CNTRL(i),
  73. 0x1d);
  74. dsi_phy_write(lane_base +
  75. REG_DSI_14nm_PHY_LN_STRENGTH_CTRL_0(i), 0xff);
  76. dsi_phy_write(lane_base +
  77. REG_DSI_14nm_PHY_LN_STRENGTH_CTRL_1(i),
  78. (i == PHY_14NM_CKLN_IDX) ? 0x00 : 0x06);
  79. dsi_phy_write(lane_base + REG_DSI_14nm_PHY_LN_CFG3(i),
  80. (i == PHY_14NM_CKLN_IDX) ? 0x8f : 0x0f);
  81. dsi_phy_write(lane_base + REG_DSI_14nm_PHY_LN_CFG2(i), 0x10);
  82. dsi_phy_write(lane_base + REG_DSI_14nm_PHY_LN_TEST_DATAPATH(i),
  83. 0);
  84. dsi_phy_write(lane_base + REG_DSI_14nm_PHY_LN_TEST_STR(i),
  85. 0x88);
  86. dsi_14nm_dphy_set_timing(phy, timing, i);
  87. }
  88. /* Make sure PLL is not start */
  89. dsi_phy_write(base + REG_DSI_14nm_PHY_CMN_PLL_CNTRL, 0x00);
  90. wmb(); /* make sure everything is written before reset and enable */
  91. /* reset digital block */
  92. dsi_phy_write(base + REG_DSI_14nm_PHY_CMN_CTRL_1, 0x80);
  93. wmb(); /* ensure reset is asserted */
  94. udelay(100);
  95. dsi_phy_write(base + REG_DSI_14nm_PHY_CMN_CTRL_1, 0x00);
  96. msm_dsi_phy_set_src_pll(phy, src_pll_id,
  97. REG_DSI_14nm_PHY_CMN_GLBL_TEST_CTRL,
  98. DSI_14nm_PHY_CMN_GLBL_TEST_CTRL_BITCLK_HS_SEL);
  99. ret = msm_dsi_pll_set_usecase(phy->pll, phy->usecase);
  100. if (ret) {
  101. dev_err(&phy->pdev->dev, "%s: set pll usecase failed, %d\n",
  102. __func__, ret);
  103. return ret;
  104. }
  105. /* Remove power down from PLL and all lanes */
  106. dsi_phy_write(base + REG_DSI_14nm_PHY_CMN_CTRL_0, 0xff);
  107. return 0;
  108. }
  109. static void dsi_14nm_phy_disable(struct msm_dsi_phy *phy)
  110. {
  111. dsi_phy_write(phy->base + REG_DSI_14nm_PHY_CMN_GLBL_TEST_CTRL, 0);
  112. dsi_phy_write(phy->base + REG_DSI_14nm_PHY_CMN_CTRL_0, 0);
  113. /* ensure that the phy is completely disabled */
  114. wmb();
  115. }
  116. static int dsi_14nm_phy_init(struct msm_dsi_phy *phy)
  117. {
  118. struct platform_device *pdev = phy->pdev;
  119. phy->lane_base = msm_ioremap(pdev, "dsi_phy_lane",
  120. "DSI_PHY_LANE");
  121. if (IS_ERR(phy->lane_base)) {
  122. dev_err(&pdev->dev, "%s: failed to map phy lane base\n",
  123. __func__);
  124. return -ENOMEM;
  125. }
  126. return 0;
  127. }
  128. const struct msm_dsi_phy_cfg dsi_phy_14nm_cfgs = {
  129. .type = MSM_DSI_PHY_14NM,
  130. .src_pll_truthtable = { {false, false}, {true, false} },
  131. .reg_cfg = {
  132. .num = 1,
  133. .regs = {
  134. {"vcca", 17000, 32},
  135. },
  136. },
  137. .ops = {
  138. .enable = dsi_14nm_phy_enable,
  139. .disable = dsi_14nm_phy_disable,
  140. .init = dsi_14nm_phy_init,
  141. },
  142. .io_start = { 0x994400, 0x996400 },
  143. .num_dsi_phy = 2,
  144. };