mdp5_mdss.c 6.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282
  1. /*
  2. * Copyright (c) 2016, The Linux Foundation. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License version 2 as published by
  6. * the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful, but WITHOUT
  9. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  10. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  11. * more details.
  12. *
  13. * You should have received a copy of the GNU General Public License along with
  14. * this program. If not, see <http://www.gnu.org/licenses/>.
  15. */
  16. #include <linux/irqdomain.h>
  17. #include <linux/irq.h>
  18. #include "msm_drv.h"
  19. #include "mdp5_kms.h"
  20. /*
  21. * If needed, this can become more specific: something like struct mdp5_mdss,
  22. * which contains a 'struct msm_mdss base' member.
  23. */
  24. struct msm_mdss {
  25. struct drm_device *dev;
  26. void __iomem *mmio, *vbif;
  27. struct regulator *vdd;
  28. struct clk *ahb_clk;
  29. struct clk *axi_clk;
  30. struct clk *vsync_clk;
  31. struct {
  32. volatile unsigned long enabled_mask;
  33. struct irq_domain *domain;
  34. } irqcontroller;
  35. };
  36. static inline void mdss_write(struct msm_mdss *mdss, u32 reg, u32 data)
  37. {
  38. msm_writel(data, mdss->mmio + reg);
  39. }
  40. static inline u32 mdss_read(struct msm_mdss *mdss, u32 reg)
  41. {
  42. return msm_readl(mdss->mmio + reg);
  43. }
  44. static irqreturn_t mdss_irq(int irq, void *arg)
  45. {
  46. struct msm_mdss *mdss = arg;
  47. u32 intr;
  48. intr = mdss_read(mdss, REG_MDSS_HW_INTR_STATUS);
  49. VERB("intr=%08x", intr);
  50. while (intr) {
  51. irq_hw_number_t hwirq = fls(intr) - 1;
  52. generic_handle_irq(irq_find_mapping(
  53. mdss->irqcontroller.domain, hwirq));
  54. intr &= ~(1 << hwirq);
  55. }
  56. return IRQ_HANDLED;
  57. }
  58. /*
  59. * interrupt-controller implementation, so sub-blocks (MDP/HDMI/eDP/DSI/etc)
  60. * can register to get their irq's delivered
  61. */
  62. #define VALID_IRQS (MDSS_HW_INTR_STATUS_INTR_MDP | \
  63. MDSS_HW_INTR_STATUS_INTR_DSI0 | \
  64. MDSS_HW_INTR_STATUS_INTR_DSI1 | \
  65. MDSS_HW_INTR_STATUS_INTR_HDMI | \
  66. MDSS_HW_INTR_STATUS_INTR_EDP)
  67. static void mdss_hw_mask_irq(struct irq_data *irqd)
  68. {
  69. struct msm_mdss *mdss = irq_data_get_irq_chip_data(irqd);
  70. smp_mb__before_atomic();
  71. clear_bit(irqd->hwirq, &mdss->irqcontroller.enabled_mask);
  72. smp_mb__after_atomic();
  73. }
  74. static void mdss_hw_unmask_irq(struct irq_data *irqd)
  75. {
  76. struct msm_mdss *mdss = irq_data_get_irq_chip_data(irqd);
  77. smp_mb__before_atomic();
  78. set_bit(irqd->hwirq, &mdss->irqcontroller.enabled_mask);
  79. smp_mb__after_atomic();
  80. }
  81. static struct irq_chip mdss_hw_irq_chip = {
  82. .name = "mdss",
  83. .irq_mask = mdss_hw_mask_irq,
  84. .irq_unmask = mdss_hw_unmask_irq,
  85. };
  86. static int mdss_hw_irqdomain_map(struct irq_domain *d, unsigned int irq,
  87. irq_hw_number_t hwirq)
  88. {
  89. struct msm_mdss *mdss = d->host_data;
  90. if (!(VALID_IRQS & (1 << hwirq)))
  91. return -EPERM;
  92. irq_set_chip_and_handler(irq, &mdss_hw_irq_chip, handle_level_irq);
  93. irq_set_chip_data(irq, mdss);
  94. return 0;
  95. }
  96. static const struct irq_domain_ops mdss_hw_irqdomain_ops = {
  97. .map = mdss_hw_irqdomain_map,
  98. .xlate = irq_domain_xlate_onecell,
  99. };
  100. static int mdss_irq_domain_init(struct msm_mdss *mdss)
  101. {
  102. struct device *dev = mdss->dev->dev;
  103. struct irq_domain *d;
  104. d = irq_domain_add_linear(dev->of_node, 32, &mdss_hw_irqdomain_ops,
  105. mdss);
  106. if (!d) {
  107. dev_err(dev, "mdss irq domain add failed\n");
  108. return -ENXIO;
  109. }
  110. mdss->irqcontroller.enabled_mask = 0;
  111. mdss->irqcontroller.domain = d;
  112. return 0;
  113. }
  114. int msm_mdss_enable(struct msm_mdss *mdss)
  115. {
  116. DBG("");
  117. clk_prepare_enable(mdss->ahb_clk);
  118. if (mdss->axi_clk)
  119. clk_prepare_enable(mdss->axi_clk);
  120. if (mdss->vsync_clk)
  121. clk_prepare_enable(mdss->vsync_clk);
  122. return 0;
  123. }
  124. int msm_mdss_disable(struct msm_mdss *mdss)
  125. {
  126. DBG("");
  127. if (mdss->vsync_clk)
  128. clk_disable_unprepare(mdss->vsync_clk);
  129. if (mdss->axi_clk)
  130. clk_disable_unprepare(mdss->axi_clk);
  131. clk_disable_unprepare(mdss->ahb_clk);
  132. return 0;
  133. }
  134. static int msm_mdss_get_clocks(struct msm_mdss *mdss)
  135. {
  136. struct platform_device *pdev = to_platform_device(mdss->dev->dev);
  137. mdss->ahb_clk = msm_clk_get(pdev, "iface");
  138. if (IS_ERR(mdss->ahb_clk))
  139. mdss->ahb_clk = NULL;
  140. mdss->axi_clk = msm_clk_get(pdev, "bus");
  141. if (IS_ERR(mdss->axi_clk))
  142. mdss->axi_clk = NULL;
  143. mdss->vsync_clk = msm_clk_get(pdev, "vsync");
  144. if (IS_ERR(mdss->vsync_clk))
  145. mdss->vsync_clk = NULL;
  146. return 0;
  147. }
  148. void msm_mdss_destroy(struct drm_device *dev)
  149. {
  150. struct msm_drm_private *priv = dev->dev_private;
  151. struct msm_mdss *mdss = priv->mdss;
  152. if (!mdss)
  153. return;
  154. irq_domain_remove(mdss->irqcontroller.domain);
  155. mdss->irqcontroller.domain = NULL;
  156. regulator_disable(mdss->vdd);
  157. pm_runtime_disable(dev->dev);
  158. }
  159. int msm_mdss_init(struct drm_device *dev)
  160. {
  161. struct platform_device *pdev = to_platform_device(dev->dev);
  162. struct msm_drm_private *priv = dev->dev_private;
  163. struct msm_mdss *mdss;
  164. int ret;
  165. DBG("");
  166. if (!of_device_is_compatible(dev->dev->of_node, "qcom,mdss"))
  167. return 0;
  168. mdss = devm_kzalloc(dev->dev, sizeof(*mdss), GFP_KERNEL);
  169. if (!mdss) {
  170. ret = -ENOMEM;
  171. goto fail;
  172. }
  173. mdss->dev = dev;
  174. mdss->mmio = msm_ioremap(pdev, "mdss_phys", "MDSS");
  175. if (IS_ERR(mdss->mmio)) {
  176. ret = PTR_ERR(mdss->mmio);
  177. goto fail;
  178. }
  179. mdss->vbif = msm_ioremap(pdev, "vbif_phys", "VBIF");
  180. if (IS_ERR(mdss->vbif)) {
  181. ret = PTR_ERR(mdss->vbif);
  182. goto fail;
  183. }
  184. ret = msm_mdss_get_clocks(mdss);
  185. if (ret) {
  186. dev_err(dev->dev, "failed to get clocks: %d\n", ret);
  187. goto fail;
  188. }
  189. /* Regulator to enable GDSCs in downstream kernels */
  190. mdss->vdd = devm_regulator_get(dev->dev, "vdd");
  191. if (IS_ERR(mdss->vdd)) {
  192. ret = PTR_ERR(mdss->vdd);
  193. goto fail;
  194. }
  195. ret = regulator_enable(mdss->vdd);
  196. if (ret) {
  197. dev_err(dev->dev, "failed to enable regulator vdd: %d\n",
  198. ret);
  199. goto fail;
  200. }
  201. ret = devm_request_irq(dev->dev, platform_get_irq(pdev, 0),
  202. mdss_irq, 0, "mdss_isr", mdss);
  203. if (ret) {
  204. dev_err(dev->dev, "failed to init irq: %d\n", ret);
  205. goto fail_irq;
  206. }
  207. ret = mdss_irq_domain_init(mdss);
  208. if (ret) {
  209. dev_err(dev->dev, "failed to init sub-block irqs: %d\n", ret);
  210. goto fail_irq;
  211. }
  212. priv->mdss = mdss;
  213. pm_runtime_enable(dev->dev);
  214. return 0;
  215. fail_irq:
  216. regulator_disable(mdss->vdd);
  217. fail:
  218. return ret;
  219. }