mdp5_kms.h 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336
  1. /*
  2. * Copyright (C) 2013 Red Hat
  3. * Author: Rob Clark <robdclark@gmail.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published by
  7. * the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #ifndef __MDP5_KMS_H__
  18. #define __MDP5_KMS_H__
  19. #include "msm_drv.h"
  20. #include "msm_kms.h"
  21. #include "disp/mdp_kms.h"
  22. #include "mdp5_cfg.h" /* must be included before mdp5.xml.h */
  23. #include "mdp5.xml.h"
  24. #include "mdp5_pipe.h"
  25. #include "mdp5_mixer.h"
  26. #include "mdp5_ctl.h"
  27. #include "mdp5_smp.h"
  28. struct mdp5_kms {
  29. struct mdp_kms base;
  30. struct drm_device *dev;
  31. struct platform_device *pdev;
  32. unsigned num_hwpipes;
  33. struct mdp5_hw_pipe *hwpipes[SSPP_MAX];
  34. unsigned num_hwmixers;
  35. struct mdp5_hw_mixer *hwmixers[8];
  36. unsigned num_intfs;
  37. struct mdp5_interface *intfs[5];
  38. struct mdp5_cfg_handler *cfg;
  39. uint32_t caps; /* MDP capabilities (MDP_CAP_XXX bits) */
  40. /*
  41. * Global private object state, Do not access directly, use
  42. * mdp5_global_get_state()
  43. */
  44. struct drm_modeset_lock glob_state_lock;
  45. struct drm_private_obj glob_state;
  46. struct mdp5_smp *smp;
  47. struct mdp5_ctl_manager *ctlm;
  48. /* io/register spaces: */
  49. void __iomem *mmio;
  50. struct clk *axi_clk;
  51. struct clk *ahb_clk;
  52. struct clk *core_clk;
  53. struct clk *lut_clk;
  54. struct clk *vsync_clk;
  55. /*
  56. * lock to protect access to global resources: ie., following register:
  57. * - REG_MDP5_DISP_INTF_SEL
  58. */
  59. spinlock_t resource_lock;
  60. bool rpm_enabled;
  61. struct mdp_irq error_handler;
  62. int enable_count;
  63. };
  64. #define to_mdp5_kms(x) container_of(x, struct mdp5_kms, base)
  65. /* Global private object state for tracking resources that are shared across
  66. * multiple kms objects (planes/crtcs/etc).
  67. */
  68. #define to_mdp5_global_state(x) container_of(x, struct mdp5_global_state, base)
  69. struct mdp5_global_state {
  70. struct drm_private_state base;
  71. struct drm_atomic_state *state;
  72. struct mdp5_kms *mdp5_kms;
  73. struct mdp5_hw_pipe_state hwpipe;
  74. struct mdp5_hw_mixer_state hwmixer;
  75. struct mdp5_smp_state smp;
  76. };
  77. struct mdp5_global_state * mdp5_get_existing_global_state(struct mdp5_kms *mdp5_kms);
  78. struct mdp5_global_state *__must_check mdp5_get_global_state(struct drm_atomic_state *s);
  79. /* Atomic plane state. Subclasses the base drm_plane_state in order to
  80. * track assigned hwpipe and hw specific state.
  81. */
  82. struct mdp5_plane_state {
  83. struct drm_plane_state base;
  84. struct mdp5_hw_pipe *hwpipe;
  85. struct mdp5_hw_pipe *r_hwpipe; /* right hwpipe */
  86. /* aligned with property */
  87. uint8_t premultiplied;
  88. uint8_t zpos;
  89. uint8_t alpha;
  90. /* assigned by crtc blender */
  91. enum mdp_mixer_stage_id stage;
  92. };
  93. #define to_mdp5_plane_state(x) \
  94. container_of(x, struct mdp5_plane_state, base)
  95. struct mdp5_pipeline {
  96. struct mdp5_interface *intf;
  97. struct mdp5_hw_mixer *mixer;
  98. struct mdp5_hw_mixer *r_mixer; /* right mixer */
  99. };
  100. struct mdp5_crtc_state {
  101. struct drm_crtc_state base;
  102. struct mdp5_ctl *ctl;
  103. struct mdp5_pipeline pipeline;
  104. /* these are derivatives of intf/mixer state in mdp5_pipeline */
  105. u32 vblank_irqmask;
  106. u32 err_irqmask;
  107. u32 pp_done_irqmask;
  108. bool cmd_mode;
  109. /* should we not write CTL[n].START register on flush? If the
  110. * encoder has changed this is set to true, since encoder->enable()
  111. * is called after crtc state is committed, but we only want to
  112. * write the CTL[n].START register once. This lets us defer
  113. * writing CTL[n].START until encoder->enable()
  114. */
  115. bool defer_start;
  116. };
  117. #define to_mdp5_crtc_state(x) \
  118. container_of(x, struct mdp5_crtc_state, base)
  119. enum mdp5_intf_mode {
  120. MDP5_INTF_MODE_NONE = 0,
  121. /* Modes used for DSI interface (INTF_DSI type): */
  122. MDP5_INTF_DSI_MODE_VIDEO,
  123. MDP5_INTF_DSI_MODE_COMMAND,
  124. /* Modes used for WB interface (INTF_WB type): */
  125. MDP5_INTF_WB_MODE_BLOCK,
  126. MDP5_INTF_WB_MODE_LINE,
  127. };
  128. struct mdp5_interface {
  129. int idx;
  130. int num; /* display interface number */
  131. enum mdp5_intf_type type;
  132. enum mdp5_intf_mode mode;
  133. };
  134. struct mdp5_encoder {
  135. struct drm_encoder base;
  136. spinlock_t intf_lock; /* protect REG_MDP5_INTF_* registers */
  137. bool enabled;
  138. uint32_t bsc;
  139. struct mdp5_interface *intf;
  140. struct mdp5_ctl *ctl;
  141. };
  142. #define to_mdp5_encoder(x) container_of(x, struct mdp5_encoder, base)
  143. static inline void mdp5_write(struct mdp5_kms *mdp5_kms, u32 reg, u32 data)
  144. {
  145. WARN_ON(mdp5_kms->enable_count <= 0);
  146. msm_writel(data, mdp5_kms->mmio + reg);
  147. }
  148. static inline u32 mdp5_read(struct mdp5_kms *mdp5_kms, u32 reg)
  149. {
  150. WARN_ON(mdp5_kms->enable_count <= 0);
  151. return msm_readl(mdp5_kms->mmio + reg);
  152. }
  153. static inline const char *stage2name(enum mdp_mixer_stage_id stage)
  154. {
  155. static const char *names[] = {
  156. #define NAME(n) [n] = #n
  157. NAME(STAGE_UNUSED), NAME(STAGE_BASE),
  158. NAME(STAGE0), NAME(STAGE1), NAME(STAGE2),
  159. NAME(STAGE3), NAME(STAGE4), NAME(STAGE6),
  160. #undef NAME
  161. };
  162. return names[stage];
  163. }
  164. static inline const char *pipe2name(enum mdp5_pipe pipe)
  165. {
  166. static const char *names[] = {
  167. #define NAME(n) [SSPP_ ## n] = #n
  168. NAME(VIG0), NAME(VIG1), NAME(VIG2),
  169. NAME(RGB0), NAME(RGB1), NAME(RGB2),
  170. NAME(DMA0), NAME(DMA1),
  171. NAME(VIG3), NAME(RGB3),
  172. NAME(CURSOR0), NAME(CURSOR1),
  173. #undef NAME
  174. };
  175. return names[pipe];
  176. }
  177. static inline int pipe2nclients(enum mdp5_pipe pipe)
  178. {
  179. switch (pipe) {
  180. case SSPP_RGB0:
  181. case SSPP_RGB1:
  182. case SSPP_RGB2:
  183. case SSPP_RGB3:
  184. return 1;
  185. default:
  186. return 3;
  187. }
  188. }
  189. static inline uint32_t intf2err(int intf_num)
  190. {
  191. switch (intf_num) {
  192. case 0: return MDP5_IRQ_INTF0_UNDER_RUN;
  193. case 1: return MDP5_IRQ_INTF1_UNDER_RUN;
  194. case 2: return MDP5_IRQ_INTF2_UNDER_RUN;
  195. case 3: return MDP5_IRQ_INTF3_UNDER_RUN;
  196. default: return 0;
  197. }
  198. }
  199. static inline uint32_t intf2vblank(struct mdp5_hw_mixer *mixer,
  200. struct mdp5_interface *intf)
  201. {
  202. /*
  203. * In case of DSI Command Mode, the Ping Pong's read pointer IRQ
  204. * acts as a Vblank signal. The Ping Pong buffer used is bound to
  205. * layer mixer.
  206. */
  207. if ((intf->type == INTF_DSI) &&
  208. (intf->mode == MDP5_INTF_DSI_MODE_COMMAND))
  209. return MDP5_IRQ_PING_PONG_0_RD_PTR << mixer->pp;
  210. if (intf->type == INTF_WB)
  211. return MDP5_IRQ_WB_2_DONE;
  212. switch (intf->num) {
  213. case 0: return MDP5_IRQ_INTF0_VSYNC;
  214. case 1: return MDP5_IRQ_INTF1_VSYNC;
  215. case 2: return MDP5_IRQ_INTF2_VSYNC;
  216. case 3: return MDP5_IRQ_INTF3_VSYNC;
  217. default: return 0;
  218. }
  219. }
  220. static inline uint32_t lm2ppdone(struct mdp5_hw_mixer *mixer)
  221. {
  222. return MDP5_IRQ_PING_PONG_0_DONE << mixer->pp;
  223. }
  224. void mdp5_set_irqmask(struct mdp_kms *mdp_kms, uint32_t irqmask,
  225. uint32_t old_irqmask);
  226. void mdp5_irq_preinstall(struct msm_kms *kms);
  227. int mdp5_irq_postinstall(struct msm_kms *kms);
  228. void mdp5_irq_uninstall(struct msm_kms *kms);
  229. irqreturn_t mdp5_irq(struct msm_kms *kms);
  230. int mdp5_enable_vblank(struct msm_kms *kms, struct drm_crtc *crtc);
  231. void mdp5_disable_vblank(struct msm_kms *kms, struct drm_crtc *crtc);
  232. int mdp5_irq_domain_init(struct mdp5_kms *mdp5_kms);
  233. void mdp5_irq_domain_fini(struct mdp5_kms *mdp5_kms);
  234. uint32_t mdp5_plane_get_flush(struct drm_plane *plane);
  235. enum mdp5_pipe mdp5_plane_pipe(struct drm_plane *plane);
  236. enum mdp5_pipe mdp5_plane_right_pipe(struct drm_plane *plane);
  237. struct drm_plane *mdp5_plane_init(struct drm_device *dev,
  238. enum drm_plane_type type);
  239. struct mdp5_ctl *mdp5_crtc_get_ctl(struct drm_crtc *crtc);
  240. uint32_t mdp5_crtc_vblank(struct drm_crtc *crtc);
  241. struct mdp5_hw_mixer *mdp5_crtc_get_mixer(struct drm_crtc *crtc);
  242. struct mdp5_pipeline *mdp5_crtc_get_pipeline(struct drm_crtc *crtc);
  243. void mdp5_crtc_set_pipeline(struct drm_crtc *crtc);
  244. void mdp5_crtc_wait_for_commit_done(struct drm_crtc *crtc);
  245. struct drm_crtc *mdp5_crtc_init(struct drm_device *dev,
  246. struct drm_plane *plane,
  247. struct drm_plane *cursor_plane, int id);
  248. struct drm_encoder *mdp5_encoder_init(struct drm_device *dev,
  249. struct mdp5_interface *intf, struct mdp5_ctl *ctl);
  250. int mdp5_vid_encoder_set_split_display(struct drm_encoder *encoder,
  251. struct drm_encoder *slave_encoder);
  252. void mdp5_encoder_set_intf_mode(struct drm_encoder *encoder, bool cmd_mode);
  253. int mdp5_encoder_get_linecount(struct drm_encoder *encoder);
  254. u32 mdp5_encoder_get_framecount(struct drm_encoder *encoder);
  255. #ifdef CONFIG_DRM_MSM_DSI
  256. void mdp5_cmd_encoder_mode_set(struct drm_encoder *encoder,
  257. struct drm_display_mode *mode,
  258. struct drm_display_mode *adjusted_mode);
  259. void mdp5_cmd_encoder_disable(struct drm_encoder *encoder);
  260. void mdp5_cmd_encoder_enable(struct drm_encoder *encoder);
  261. int mdp5_cmd_encoder_set_split_display(struct drm_encoder *encoder,
  262. struct drm_encoder *slave_encoder);
  263. #else
  264. static inline void mdp5_cmd_encoder_mode_set(struct drm_encoder *encoder,
  265. struct drm_display_mode *mode,
  266. struct drm_display_mode *adjusted_mode)
  267. {
  268. }
  269. static inline void mdp5_cmd_encoder_disable(struct drm_encoder *encoder)
  270. {
  271. }
  272. static inline void mdp5_cmd_encoder_enable(struct drm_encoder *encoder)
  273. {
  274. }
  275. static inline int mdp5_cmd_encoder_set_split_display(
  276. struct drm_encoder *encoder, struct drm_encoder *slave_encoder)
  277. {
  278. return -EINVAL;
  279. }
  280. #endif
  281. #endif /* __MDP5_KMS_H__ */