mdp5_encoder.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446
  1. /*
  2. * Copyright (c) 2014, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <robdclark@gmail.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #include <drm/drm_crtc.h>
  19. #include <drm/drm_crtc_helper.h>
  20. #include "mdp5_kms.h"
  21. static struct mdp5_kms *get_kms(struct drm_encoder *encoder)
  22. {
  23. struct msm_drm_private *priv = encoder->dev->dev_private;
  24. return to_mdp5_kms(to_mdp_kms(priv->kms));
  25. }
  26. #ifdef DOWNSTREAM_CONFIG_MSM_BUS_SCALING
  27. #include <mach/board.h>
  28. #include <mach/msm_bus.h>
  29. #include <mach/msm_bus_board.h>
  30. #define MDP_BUS_VECTOR_ENTRY(ab_val, ib_val) \
  31. { \
  32. .src = MSM_BUS_MASTER_MDP_PORT0, \
  33. .dst = MSM_BUS_SLAVE_EBI_CH0, \
  34. .ab = (ab_val), \
  35. .ib = (ib_val), \
  36. }
  37. static struct msm_bus_vectors mdp_bus_vectors[] = {
  38. MDP_BUS_VECTOR_ENTRY(0, 0),
  39. MDP_BUS_VECTOR_ENTRY(2000000000, 2000000000),
  40. };
  41. static struct msm_bus_paths mdp_bus_usecases[] = { {
  42. .num_paths = 1,
  43. .vectors = &mdp_bus_vectors[0],
  44. }, {
  45. .num_paths = 1,
  46. .vectors = &mdp_bus_vectors[1],
  47. } };
  48. static struct msm_bus_scale_pdata mdp_bus_scale_table = {
  49. .usecase = mdp_bus_usecases,
  50. .num_usecases = ARRAY_SIZE(mdp_bus_usecases),
  51. .name = "mdss_mdp",
  52. };
  53. static void bs_init(struct mdp5_encoder *mdp5_encoder)
  54. {
  55. mdp5_encoder->bsc = msm_bus_scale_register_client(
  56. &mdp_bus_scale_table);
  57. DBG("bus scale client: %08x", mdp5_encoder->bsc);
  58. }
  59. static void bs_fini(struct mdp5_encoder *mdp5_encoder)
  60. {
  61. if (mdp5_encoder->bsc) {
  62. msm_bus_scale_unregister_client(mdp5_encoder->bsc);
  63. mdp5_encoder->bsc = 0;
  64. }
  65. }
  66. static void bs_set(struct mdp5_encoder *mdp5_encoder, int idx)
  67. {
  68. if (mdp5_encoder->bsc) {
  69. DBG("set bus scaling: %d", idx);
  70. /* HACK: scaling down, and then immediately back up
  71. * seems to leave things broken (underflow).. so
  72. * never disable:
  73. */
  74. idx = 1;
  75. msm_bus_scale_client_update_request(mdp5_encoder->bsc, idx);
  76. }
  77. }
  78. #else
  79. static void bs_init(struct mdp5_encoder *mdp5_encoder) {}
  80. static void bs_fini(struct mdp5_encoder *mdp5_encoder) {}
  81. static void bs_set(struct mdp5_encoder *mdp5_encoder, int idx) {}
  82. #endif
  83. static void mdp5_encoder_destroy(struct drm_encoder *encoder)
  84. {
  85. struct mdp5_encoder *mdp5_encoder = to_mdp5_encoder(encoder);
  86. bs_fini(mdp5_encoder);
  87. drm_encoder_cleanup(encoder);
  88. kfree(mdp5_encoder);
  89. }
  90. static const struct drm_encoder_funcs mdp5_encoder_funcs = {
  91. .destroy = mdp5_encoder_destroy,
  92. };
  93. static void mdp5_vid_encoder_mode_set(struct drm_encoder *encoder,
  94. struct drm_display_mode *mode,
  95. struct drm_display_mode *adjusted_mode)
  96. {
  97. struct mdp5_encoder *mdp5_encoder = to_mdp5_encoder(encoder);
  98. struct mdp5_kms *mdp5_kms = get_kms(encoder);
  99. struct drm_device *dev = encoder->dev;
  100. struct drm_connector *connector;
  101. int intf = mdp5_encoder->intf->num;
  102. uint32_t dtv_hsync_skew, vsync_period, vsync_len, ctrl_pol;
  103. uint32_t display_v_start, display_v_end;
  104. uint32_t hsync_start_x, hsync_end_x;
  105. uint32_t format = 0x2100;
  106. unsigned long flags;
  107. mode = adjusted_mode;
  108. DBG("set mode: %d:\"%s\" %d %d %d %d %d %d %d %d %d %d 0x%x 0x%x",
  109. mode->base.id, mode->name,
  110. mode->vrefresh, mode->clock,
  111. mode->hdisplay, mode->hsync_start,
  112. mode->hsync_end, mode->htotal,
  113. mode->vdisplay, mode->vsync_start,
  114. mode->vsync_end, mode->vtotal,
  115. mode->type, mode->flags);
  116. ctrl_pol = 0;
  117. /* DSI controller cannot handle active-low sync signals. */
  118. if (mdp5_encoder->intf->type != INTF_DSI) {
  119. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  120. ctrl_pol |= MDP5_INTF_POLARITY_CTL_HSYNC_LOW;
  121. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  122. ctrl_pol |= MDP5_INTF_POLARITY_CTL_VSYNC_LOW;
  123. }
  124. /* probably need to get DATA_EN polarity from panel.. */
  125. dtv_hsync_skew = 0; /* get this from panel? */
  126. /* Get color format from panel, default is 8bpc */
  127. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  128. if (connector->encoder == encoder) {
  129. switch (connector->display_info.bpc) {
  130. case 4:
  131. format |= 0;
  132. break;
  133. case 5:
  134. format |= 0x15;
  135. break;
  136. case 6:
  137. format |= 0x2A;
  138. break;
  139. case 8:
  140. default:
  141. format |= 0x3F;
  142. break;
  143. }
  144. break;
  145. }
  146. }
  147. hsync_start_x = (mode->htotal - mode->hsync_start);
  148. hsync_end_x = mode->htotal - (mode->hsync_start - mode->hdisplay) - 1;
  149. vsync_period = mode->vtotal * mode->htotal;
  150. vsync_len = (mode->vsync_end - mode->vsync_start) * mode->htotal;
  151. display_v_start = (mode->vtotal - mode->vsync_start) * mode->htotal + dtv_hsync_skew;
  152. display_v_end = vsync_period - ((mode->vsync_start - mode->vdisplay) * mode->htotal) + dtv_hsync_skew - 1;
  153. /*
  154. * For edp only:
  155. * DISPLAY_V_START = (VBP * HCYCLE) + HBP
  156. * DISPLAY_V_END = (VBP + VACTIVE) * HCYCLE - 1 - HFP
  157. */
  158. if (mdp5_encoder->intf->type == INTF_eDP) {
  159. display_v_start += mode->htotal - mode->hsync_start;
  160. display_v_end -= mode->hsync_start - mode->hdisplay;
  161. }
  162. spin_lock_irqsave(&mdp5_encoder->intf_lock, flags);
  163. mdp5_write(mdp5_kms, REG_MDP5_INTF_HSYNC_CTL(intf),
  164. MDP5_INTF_HSYNC_CTL_PULSEW(mode->hsync_end - mode->hsync_start) |
  165. MDP5_INTF_HSYNC_CTL_PERIOD(mode->htotal));
  166. mdp5_write(mdp5_kms, REG_MDP5_INTF_VSYNC_PERIOD_F0(intf), vsync_period);
  167. mdp5_write(mdp5_kms, REG_MDP5_INTF_VSYNC_LEN_F0(intf), vsync_len);
  168. mdp5_write(mdp5_kms, REG_MDP5_INTF_DISPLAY_HCTL(intf),
  169. MDP5_INTF_DISPLAY_HCTL_START(hsync_start_x) |
  170. MDP5_INTF_DISPLAY_HCTL_END(hsync_end_x));
  171. mdp5_write(mdp5_kms, REG_MDP5_INTF_DISPLAY_VSTART_F0(intf), display_v_start);
  172. mdp5_write(mdp5_kms, REG_MDP5_INTF_DISPLAY_VEND_F0(intf), display_v_end);
  173. mdp5_write(mdp5_kms, REG_MDP5_INTF_BORDER_COLOR(intf), 0);
  174. mdp5_write(mdp5_kms, REG_MDP5_INTF_UNDERFLOW_COLOR(intf), 0xff);
  175. mdp5_write(mdp5_kms, REG_MDP5_INTF_HSYNC_SKEW(intf), dtv_hsync_skew);
  176. mdp5_write(mdp5_kms, REG_MDP5_INTF_POLARITY_CTL(intf), ctrl_pol);
  177. mdp5_write(mdp5_kms, REG_MDP5_INTF_ACTIVE_HCTL(intf),
  178. MDP5_INTF_ACTIVE_HCTL_START(0) |
  179. MDP5_INTF_ACTIVE_HCTL_END(0));
  180. mdp5_write(mdp5_kms, REG_MDP5_INTF_ACTIVE_VSTART_F0(intf), 0);
  181. mdp5_write(mdp5_kms, REG_MDP5_INTF_ACTIVE_VEND_F0(intf), 0);
  182. mdp5_write(mdp5_kms, REG_MDP5_INTF_PANEL_FORMAT(intf), format);
  183. mdp5_write(mdp5_kms, REG_MDP5_INTF_FRAME_LINE_COUNT_EN(intf), 0x3); /* frame+line? */
  184. spin_unlock_irqrestore(&mdp5_encoder->intf_lock, flags);
  185. mdp5_crtc_set_pipeline(encoder->crtc);
  186. }
  187. static void mdp5_vid_encoder_disable(struct drm_encoder *encoder)
  188. {
  189. struct mdp5_encoder *mdp5_encoder = to_mdp5_encoder(encoder);
  190. struct mdp5_kms *mdp5_kms = get_kms(encoder);
  191. struct mdp5_ctl *ctl = mdp5_encoder->ctl;
  192. struct mdp5_pipeline *pipeline = mdp5_crtc_get_pipeline(encoder->crtc);
  193. struct mdp5_hw_mixer *mixer = mdp5_crtc_get_mixer(encoder->crtc);
  194. struct mdp5_interface *intf = mdp5_encoder->intf;
  195. int intfn = mdp5_encoder->intf->num;
  196. unsigned long flags;
  197. if (WARN_ON(!mdp5_encoder->enabled))
  198. return;
  199. mdp5_ctl_set_encoder_state(ctl, pipeline, false);
  200. spin_lock_irqsave(&mdp5_encoder->intf_lock, flags);
  201. mdp5_write(mdp5_kms, REG_MDP5_INTF_TIMING_ENGINE_EN(intfn), 0);
  202. spin_unlock_irqrestore(&mdp5_encoder->intf_lock, flags);
  203. mdp5_ctl_commit(ctl, pipeline, mdp_ctl_flush_mask_encoder(intf), true);
  204. /*
  205. * Wait for a vsync so we know the ENABLE=0 latched before
  206. * the (connector) source of the vsync's gets disabled,
  207. * otherwise we end up in a funny state if we re-enable
  208. * before the disable latches, which results that some of
  209. * the settings changes for the new modeset (like new
  210. * scanout buffer) don't latch properly..
  211. */
  212. mdp_irq_wait(&mdp5_kms->base, intf2vblank(mixer, intf));
  213. bs_set(mdp5_encoder, 0);
  214. mdp5_encoder->enabled = false;
  215. }
  216. static void mdp5_vid_encoder_enable(struct drm_encoder *encoder)
  217. {
  218. struct mdp5_encoder *mdp5_encoder = to_mdp5_encoder(encoder);
  219. struct mdp5_kms *mdp5_kms = get_kms(encoder);
  220. struct mdp5_ctl *ctl = mdp5_encoder->ctl;
  221. struct mdp5_interface *intf = mdp5_encoder->intf;
  222. struct mdp5_pipeline *pipeline = mdp5_crtc_get_pipeline(encoder->crtc);
  223. int intfn = intf->num;
  224. unsigned long flags;
  225. if (WARN_ON(mdp5_encoder->enabled))
  226. return;
  227. bs_set(mdp5_encoder, 1);
  228. spin_lock_irqsave(&mdp5_encoder->intf_lock, flags);
  229. mdp5_write(mdp5_kms, REG_MDP5_INTF_TIMING_ENGINE_EN(intfn), 1);
  230. spin_unlock_irqrestore(&mdp5_encoder->intf_lock, flags);
  231. mdp5_ctl_commit(ctl, pipeline, mdp_ctl_flush_mask_encoder(intf), true);
  232. mdp5_ctl_set_encoder_state(ctl, pipeline, true);
  233. mdp5_encoder->enabled = true;
  234. }
  235. static void mdp5_encoder_mode_set(struct drm_encoder *encoder,
  236. struct drm_display_mode *mode,
  237. struct drm_display_mode *adjusted_mode)
  238. {
  239. struct mdp5_encoder *mdp5_encoder = to_mdp5_encoder(encoder);
  240. struct mdp5_interface *intf = mdp5_encoder->intf;
  241. if (intf->mode == MDP5_INTF_DSI_MODE_COMMAND)
  242. mdp5_cmd_encoder_mode_set(encoder, mode, adjusted_mode);
  243. else
  244. mdp5_vid_encoder_mode_set(encoder, mode, adjusted_mode);
  245. }
  246. static void mdp5_encoder_disable(struct drm_encoder *encoder)
  247. {
  248. struct mdp5_encoder *mdp5_encoder = to_mdp5_encoder(encoder);
  249. struct mdp5_interface *intf = mdp5_encoder->intf;
  250. if (intf->mode == MDP5_INTF_DSI_MODE_COMMAND)
  251. mdp5_cmd_encoder_disable(encoder);
  252. else
  253. mdp5_vid_encoder_disable(encoder);
  254. }
  255. static void mdp5_encoder_enable(struct drm_encoder *encoder)
  256. {
  257. struct mdp5_encoder *mdp5_encoder = to_mdp5_encoder(encoder);
  258. struct mdp5_interface *intf = mdp5_encoder->intf;
  259. /* this isn't right I think */
  260. struct drm_crtc_state *cstate = encoder->crtc->state;
  261. mdp5_encoder_mode_set(encoder, &cstate->mode, &cstate->adjusted_mode);
  262. if (intf->mode == MDP5_INTF_DSI_MODE_COMMAND)
  263. mdp5_cmd_encoder_enable(encoder);
  264. else
  265. mdp5_vid_encoder_enable(encoder);
  266. }
  267. static int mdp5_encoder_atomic_check(struct drm_encoder *encoder,
  268. struct drm_crtc_state *crtc_state,
  269. struct drm_connector_state *conn_state)
  270. {
  271. struct mdp5_encoder *mdp5_encoder = to_mdp5_encoder(encoder);
  272. struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(crtc_state);
  273. struct mdp5_interface *intf = mdp5_encoder->intf;
  274. struct mdp5_ctl *ctl = mdp5_encoder->ctl;
  275. mdp5_cstate->ctl = ctl;
  276. mdp5_cstate->pipeline.intf = intf;
  277. mdp5_cstate->defer_start = true;
  278. return 0;
  279. }
  280. static const struct drm_encoder_helper_funcs mdp5_encoder_helper_funcs = {
  281. .disable = mdp5_encoder_disable,
  282. .enable = mdp5_encoder_enable,
  283. .atomic_check = mdp5_encoder_atomic_check,
  284. };
  285. int mdp5_encoder_get_linecount(struct drm_encoder *encoder)
  286. {
  287. struct mdp5_encoder *mdp5_encoder = to_mdp5_encoder(encoder);
  288. struct mdp5_kms *mdp5_kms = get_kms(encoder);
  289. int intf = mdp5_encoder->intf->num;
  290. return mdp5_read(mdp5_kms, REG_MDP5_INTF_LINE_COUNT(intf));
  291. }
  292. u32 mdp5_encoder_get_framecount(struct drm_encoder *encoder)
  293. {
  294. struct mdp5_encoder *mdp5_encoder = to_mdp5_encoder(encoder);
  295. struct mdp5_kms *mdp5_kms = get_kms(encoder);
  296. int intf = mdp5_encoder->intf->num;
  297. return mdp5_read(mdp5_kms, REG_MDP5_INTF_FRAME_COUNT(intf));
  298. }
  299. int mdp5_vid_encoder_set_split_display(struct drm_encoder *encoder,
  300. struct drm_encoder *slave_encoder)
  301. {
  302. struct mdp5_encoder *mdp5_encoder = to_mdp5_encoder(encoder);
  303. struct mdp5_encoder *mdp5_slave_enc = to_mdp5_encoder(slave_encoder);
  304. struct mdp5_kms *mdp5_kms;
  305. struct device *dev;
  306. int intf_num;
  307. u32 data = 0;
  308. if (!encoder || !slave_encoder)
  309. return -EINVAL;
  310. mdp5_kms = get_kms(encoder);
  311. intf_num = mdp5_encoder->intf->num;
  312. /* Switch slave encoder's TimingGen Sync mode,
  313. * to use the master's enable signal for the slave encoder.
  314. */
  315. if (intf_num == 1)
  316. data |= MDP5_SPLIT_DPL_LOWER_INTF2_TG_SYNC;
  317. else if (intf_num == 2)
  318. data |= MDP5_SPLIT_DPL_LOWER_INTF1_TG_SYNC;
  319. else
  320. return -EINVAL;
  321. dev = &mdp5_kms->pdev->dev;
  322. /* Make sure clocks are on when connectors calling this function. */
  323. pm_runtime_get_sync(dev);
  324. /* Dumb Panel, Sync mode */
  325. mdp5_write(mdp5_kms, REG_MDP5_SPLIT_DPL_UPPER, 0);
  326. mdp5_write(mdp5_kms, REG_MDP5_SPLIT_DPL_LOWER, data);
  327. mdp5_write(mdp5_kms, REG_MDP5_SPLIT_DPL_EN, 1);
  328. mdp5_ctl_pair(mdp5_encoder->ctl, mdp5_slave_enc->ctl, true);
  329. pm_runtime_put_sync(dev);
  330. return 0;
  331. }
  332. void mdp5_encoder_set_intf_mode(struct drm_encoder *encoder, bool cmd_mode)
  333. {
  334. struct mdp5_encoder *mdp5_encoder = to_mdp5_encoder(encoder);
  335. struct mdp5_interface *intf = mdp5_encoder->intf;
  336. /* TODO: Expand this to set writeback modes too */
  337. if (cmd_mode) {
  338. WARN_ON(intf->type != INTF_DSI);
  339. intf->mode = MDP5_INTF_DSI_MODE_COMMAND;
  340. } else {
  341. if (intf->type == INTF_DSI)
  342. intf->mode = MDP5_INTF_DSI_MODE_VIDEO;
  343. else
  344. intf->mode = MDP5_INTF_MODE_NONE;
  345. }
  346. }
  347. /* initialize encoder */
  348. struct drm_encoder *mdp5_encoder_init(struct drm_device *dev,
  349. struct mdp5_interface *intf,
  350. struct mdp5_ctl *ctl)
  351. {
  352. struct drm_encoder *encoder = NULL;
  353. struct mdp5_encoder *mdp5_encoder;
  354. int enc_type = (intf->type == INTF_DSI) ?
  355. DRM_MODE_ENCODER_DSI : DRM_MODE_ENCODER_TMDS;
  356. int ret;
  357. mdp5_encoder = kzalloc(sizeof(*mdp5_encoder), GFP_KERNEL);
  358. if (!mdp5_encoder) {
  359. ret = -ENOMEM;
  360. goto fail;
  361. }
  362. encoder = &mdp5_encoder->base;
  363. mdp5_encoder->ctl = ctl;
  364. mdp5_encoder->intf = intf;
  365. spin_lock_init(&mdp5_encoder->intf_lock);
  366. drm_encoder_init(dev, encoder, &mdp5_encoder_funcs, enc_type, NULL);
  367. drm_encoder_helper_add(encoder, &mdp5_encoder_helper_funcs);
  368. bs_init(mdp5_encoder);
  369. return encoder;
  370. fail:
  371. if (encoder)
  372. mdp5_encoder_destroy(encoder);
  373. return ERR_PTR(ret);
  374. }