mdp5_cmd_encoder.c 6.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230
  1. /*
  2. * Copyright (c) 2015, The Linux Foundation. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 and
  6. * only version 2 as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <drm/drm_crtc.h>
  14. #include <drm/drm_crtc_helper.h>
  15. #include "mdp5_kms.h"
  16. static struct mdp5_kms *get_kms(struct drm_encoder *encoder)
  17. {
  18. struct msm_drm_private *priv = encoder->dev->dev_private;
  19. return to_mdp5_kms(to_mdp_kms(priv->kms));
  20. }
  21. #ifdef DOWNSTREAM_CONFIG_MSM_BUS_SCALING
  22. #include <mach/board.h>
  23. #include <linux/msm-bus.h>
  24. #include <linux/msm-bus-board.h>
  25. static void bs_set(struct mdp5_encoder *mdp5_cmd_enc, int idx)
  26. {
  27. if (mdp5_cmd_enc->bsc) {
  28. DBG("set bus scaling: %d", idx);
  29. /* HACK: scaling down, and then immediately back up
  30. * seems to leave things broken (underflow).. so
  31. * never disable:
  32. */
  33. idx = 1;
  34. msm_bus_scale_client_update_request(mdp5_cmd_enc->bsc, idx);
  35. }
  36. }
  37. #else
  38. static void bs_set(struct mdp5_encoder *mdp5_cmd_enc, int idx) {}
  39. #endif
  40. #define VSYNC_CLK_RATE 19200000
  41. static int pingpong_tearcheck_setup(struct drm_encoder *encoder,
  42. struct drm_display_mode *mode)
  43. {
  44. struct mdp5_kms *mdp5_kms = get_kms(encoder);
  45. struct device *dev = encoder->dev->dev;
  46. u32 total_lines_x100, vclks_line, cfg;
  47. long vsync_clk_speed;
  48. struct mdp5_hw_mixer *mixer = mdp5_crtc_get_mixer(encoder->crtc);
  49. int pp_id = mixer->pp;
  50. if (IS_ERR_OR_NULL(mdp5_kms->vsync_clk)) {
  51. dev_err(dev, "vsync_clk is not initialized\n");
  52. return -EINVAL;
  53. }
  54. total_lines_x100 = mode->vtotal * mode->vrefresh;
  55. if (!total_lines_x100) {
  56. dev_err(dev, "%s: vtotal(%d) or vrefresh(%d) is 0\n",
  57. __func__, mode->vtotal, mode->vrefresh);
  58. return -EINVAL;
  59. }
  60. vsync_clk_speed = clk_round_rate(mdp5_kms->vsync_clk, VSYNC_CLK_RATE);
  61. if (vsync_clk_speed <= 0) {
  62. dev_err(dev, "vsync_clk round rate failed %ld\n",
  63. vsync_clk_speed);
  64. return -EINVAL;
  65. }
  66. vclks_line = vsync_clk_speed * 100 / total_lines_x100;
  67. cfg = MDP5_PP_SYNC_CONFIG_VSYNC_COUNTER_EN
  68. | MDP5_PP_SYNC_CONFIG_VSYNC_IN_EN;
  69. cfg |= MDP5_PP_SYNC_CONFIG_VSYNC_COUNT(vclks_line);
  70. mdp5_write(mdp5_kms, REG_MDP5_PP_SYNC_CONFIG_VSYNC(pp_id), cfg);
  71. mdp5_write(mdp5_kms,
  72. REG_MDP5_PP_SYNC_CONFIG_HEIGHT(pp_id), 0xfff0);
  73. mdp5_write(mdp5_kms,
  74. REG_MDP5_PP_VSYNC_INIT_VAL(pp_id), mode->vdisplay);
  75. mdp5_write(mdp5_kms, REG_MDP5_PP_RD_PTR_IRQ(pp_id), mode->vdisplay + 1);
  76. mdp5_write(mdp5_kms, REG_MDP5_PP_START_POS(pp_id), mode->vdisplay);
  77. mdp5_write(mdp5_kms, REG_MDP5_PP_SYNC_THRESH(pp_id),
  78. MDP5_PP_SYNC_THRESH_START(4) |
  79. MDP5_PP_SYNC_THRESH_CONTINUE(4));
  80. return 0;
  81. }
  82. static int pingpong_tearcheck_enable(struct drm_encoder *encoder)
  83. {
  84. struct mdp5_kms *mdp5_kms = get_kms(encoder);
  85. struct mdp5_hw_mixer *mixer = mdp5_crtc_get_mixer(encoder->crtc);
  86. int pp_id = mixer->pp;
  87. int ret;
  88. ret = clk_set_rate(mdp5_kms->vsync_clk,
  89. clk_round_rate(mdp5_kms->vsync_clk, VSYNC_CLK_RATE));
  90. if (ret) {
  91. dev_err(encoder->dev->dev,
  92. "vsync_clk clk_set_rate failed, %d\n", ret);
  93. return ret;
  94. }
  95. ret = clk_prepare_enable(mdp5_kms->vsync_clk);
  96. if (ret) {
  97. dev_err(encoder->dev->dev,
  98. "vsync_clk clk_prepare_enable failed, %d\n", ret);
  99. return ret;
  100. }
  101. mdp5_write(mdp5_kms, REG_MDP5_PP_TEAR_CHECK_EN(pp_id), 1);
  102. return 0;
  103. }
  104. static void pingpong_tearcheck_disable(struct drm_encoder *encoder)
  105. {
  106. struct mdp5_kms *mdp5_kms = get_kms(encoder);
  107. struct mdp5_hw_mixer *mixer = mdp5_crtc_get_mixer(encoder->crtc);
  108. int pp_id = mixer->pp;
  109. mdp5_write(mdp5_kms, REG_MDP5_PP_TEAR_CHECK_EN(pp_id), 0);
  110. clk_disable_unprepare(mdp5_kms->vsync_clk);
  111. }
  112. void mdp5_cmd_encoder_mode_set(struct drm_encoder *encoder,
  113. struct drm_display_mode *mode,
  114. struct drm_display_mode *adjusted_mode)
  115. {
  116. mode = adjusted_mode;
  117. DBG("set mode: %d:\"%s\" %d %d %d %d %d %d %d %d %d %d 0x%x 0x%x",
  118. mode->base.id, mode->name,
  119. mode->vrefresh, mode->clock,
  120. mode->hdisplay, mode->hsync_start,
  121. mode->hsync_end, mode->htotal,
  122. mode->vdisplay, mode->vsync_start,
  123. mode->vsync_end, mode->vtotal,
  124. mode->type, mode->flags);
  125. pingpong_tearcheck_setup(encoder, mode);
  126. mdp5_crtc_set_pipeline(encoder->crtc);
  127. }
  128. void mdp5_cmd_encoder_disable(struct drm_encoder *encoder)
  129. {
  130. struct mdp5_encoder *mdp5_cmd_enc = to_mdp5_encoder(encoder);
  131. struct mdp5_ctl *ctl = mdp5_cmd_enc->ctl;
  132. struct mdp5_interface *intf = mdp5_cmd_enc->intf;
  133. struct mdp5_pipeline *pipeline = mdp5_crtc_get_pipeline(encoder->crtc);
  134. if (WARN_ON(!mdp5_cmd_enc->enabled))
  135. return;
  136. pingpong_tearcheck_disable(encoder);
  137. mdp5_ctl_set_encoder_state(ctl, pipeline, false);
  138. mdp5_ctl_commit(ctl, pipeline, mdp_ctl_flush_mask_encoder(intf), true);
  139. bs_set(mdp5_cmd_enc, 0);
  140. mdp5_cmd_enc->enabled = false;
  141. }
  142. void mdp5_cmd_encoder_enable(struct drm_encoder *encoder)
  143. {
  144. struct mdp5_encoder *mdp5_cmd_enc = to_mdp5_encoder(encoder);
  145. struct mdp5_ctl *ctl = mdp5_cmd_enc->ctl;
  146. struct mdp5_interface *intf = mdp5_cmd_enc->intf;
  147. struct mdp5_pipeline *pipeline = mdp5_crtc_get_pipeline(encoder->crtc);
  148. if (WARN_ON(mdp5_cmd_enc->enabled))
  149. return;
  150. bs_set(mdp5_cmd_enc, 1);
  151. if (pingpong_tearcheck_enable(encoder))
  152. return;
  153. mdp5_ctl_commit(ctl, pipeline, mdp_ctl_flush_mask_encoder(intf), true);
  154. mdp5_ctl_set_encoder_state(ctl, pipeline, true);
  155. mdp5_cmd_enc->enabled = true;
  156. }
  157. int mdp5_cmd_encoder_set_split_display(struct drm_encoder *encoder,
  158. struct drm_encoder *slave_encoder)
  159. {
  160. struct mdp5_encoder *mdp5_cmd_enc = to_mdp5_encoder(encoder);
  161. struct mdp5_kms *mdp5_kms;
  162. struct device *dev;
  163. int intf_num;
  164. u32 data = 0;
  165. if (!encoder || !slave_encoder)
  166. return -EINVAL;
  167. mdp5_kms = get_kms(encoder);
  168. intf_num = mdp5_cmd_enc->intf->num;
  169. /* Switch slave encoder's trigger MUX, to use the master's
  170. * start signal for the slave encoder
  171. */
  172. if (intf_num == 1)
  173. data |= MDP5_SPLIT_DPL_UPPER_INTF2_SW_TRG_MUX;
  174. else if (intf_num == 2)
  175. data |= MDP5_SPLIT_DPL_UPPER_INTF1_SW_TRG_MUX;
  176. else
  177. return -EINVAL;
  178. /* Smart Panel, Sync mode */
  179. data |= MDP5_SPLIT_DPL_UPPER_SMART_PANEL;
  180. dev = &mdp5_kms->pdev->dev;
  181. /* Make sure clocks are on when connectors calling this function. */
  182. pm_runtime_get_sync(dev);
  183. mdp5_write(mdp5_kms, REG_MDP5_SPLIT_DPL_UPPER, data);
  184. mdp5_write(mdp5_kms, REG_MDP5_SPLIT_DPL_LOWER,
  185. MDP5_SPLIT_DPL_LOWER_SMART_PANEL);
  186. mdp5_write(mdp5_kms, REG_MDP5_SPLIT_DPL_EN, 1);
  187. pm_runtime_put_sync(dev);
  188. return 0;
  189. }