a5xx.xml.h 163 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792
  1. #ifndef A5XX_XML
  2. #define A5XX_XML
  3. /* Autogenerated file, DO NOT EDIT manually!
  4. This file was generated by the rules-ng-ng headergen tool in this git repository:
  5. http://github.com/freedreno/envytools/
  6. git clone https://github.com/freedreno/envytools.git
  7. The rules-ng-ng source files this header was generated from are:
  8. - /home/robclark/src/freedreno/envytools/rnndb/adreno.xml ( 431 bytes, from 2017-05-17 13:21:27)
  9. - /home/robclark/src/freedreno/envytools/rnndb/freedreno_copyright.xml ( 1572 bytes, from 2017-05-17 13:21:27)
  10. - /home/robclark/src/freedreno/envytools/rnndb/adreno/a2xx.xml ( 37162 bytes, from 2017-05-17 13:21:27)
  11. - /home/robclark/src/freedreno/envytools/rnndb/adreno/adreno_common.xml ( 13324 bytes, from 2017-05-17 13:21:27)
  12. - /home/robclark/src/freedreno/envytools/rnndb/adreno/adreno_pm4.xml ( 31866 bytes, from 2017-06-06 18:26:14)
  13. - /home/robclark/src/freedreno/envytools/rnndb/adreno/a3xx.xml ( 83840 bytes, from 2017-05-17 13:21:27)
  14. - /home/robclark/src/freedreno/envytools/rnndb/adreno/a4xx.xml ( 111898 bytes, from 2017-06-06 18:23:59)
  15. - /home/robclark/src/freedreno/envytools/rnndb/adreno/a5xx.xml ( 139480 bytes, from 2017-06-16 12:44:39)
  16. - /home/robclark/src/freedreno/envytools/rnndb/adreno/ocmem.xml ( 1773 bytes, from 2017-05-17 13:21:27)
  17. Copyright (C) 2013-2017 by the following authors:
  18. - Rob Clark <robdclark@gmail.com> (robclark)
  19. - Ilia Mirkin <imirkin@alum.mit.edu> (imirkin)
  20. Permission is hereby granted, free of charge, to any person obtaining
  21. a copy of this software and associated documentation files (the
  22. "Software"), to deal in the Software without restriction, including
  23. without limitation the rights to use, copy, modify, merge, publish,
  24. distribute, sublicense, and/or sell copies of the Software, and to
  25. permit persons to whom the Software is furnished to do so, subject to
  26. the following conditions:
  27. The above copyright notice and this permission notice (including the
  28. next paragraph) shall be included in all copies or substantial
  29. portions of the Software.
  30. THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  31. EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  32. MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
  33. IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
  34. LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
  35. OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
  36. WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  37. */
  38. enum a5xx_color_fmt {
  39. RB5_A8_UNORM = 2,
  40. RB5_R8_UNORM = 3,
  41. RB5_R8_SNORM = 4,
  42. RB5_R8_UINT = 5,
  43. RB5_R8_SINT = 6,
  44. RB5_R4G4B4A4_UNORM = 8,
  45. RB5_R5G5B5A1_UNORM = 10,
  46. RB5_R5G6B5_UNORM = 14,
  47. RB5_R8G8_UNORM = 15,
  48. RB5_R8G8_SNORM = 16,
  49. RB5_R8G8_UINT = 17,
  50. RB5_R8G8_SINT = 18,
  51. RB5_R16_UNORM = 21,
  52. RB5_R16_SNORM = 22,
  53. RB5_R16_FLOAT = 23,
  54. RB5_R16_UINT = 24,
  55. RB5_R16_SINT = 25,
  56. RB5_R8G8B8A8_UNORM = 48,
  57. RB5_R8G8B8_UNORM = 49,
  58. RB5_R8G8B8A8_SNORM = 50,
  59. RB5_R8G8B8A8_UINT = 51,
  60. RB5_R8G8B8A8_SINT = 52,
  61. RB5_R10G10B10A2_UNORM = 55,
  62. RB5_R10G10B10A2_UINT = 58,
  63. RB5_R11G11B10_FLOAT = 66,
  64. RB5_R16G16_UNORM = 67,
  65. RB5_R16G16_SNORM = 68,
  66. RB5_R16G16_FLOAT = 69,
  67. RB5_R16G16_UINT = 70,
  68. RB5_R16G16_SINT = 71,
  69. RB5_R32_FLOAT = 74,
  70. RB5_R32_UINT = 75,
  71. RB5_R32_SINT = 76,
  72. RB5_R16G16B16A16_UNORM = 96,
  73. RB5_R16G16B16A16_SNORM = 97,
  74. RB5_R16G16B16A16_FLOAT = 98,
  75. RB5_R16G16B16A16_UINT = 99,
  76. RB5_R16G16B16A16_SINT = 100,
  77. RB5_R32G32_FLOAT = 103,
  78. RB5_R32G32_UINT = 104,
  79. RB5_R32G32_SINT = 105,
  80. RB5_R32G32B32A32_FLOAT = 130,
  81. RB5_R32G32B32A32_UINT = 131,
  82. RB5_R32G32B32A32_SINT = 132,
  83. };
  84. enum a5xx_tile_mode {
  85. TILE5_LINEAR = 0,
  86. TILE5_2 = 2,
  87. TILE5_3 = 3,
  88. };
  89. enum a5xx_vtx_fmt {
  90. VFMT5_8_UNORM = 3,
  91. VFMT5_8_SNORM = 4,
  92. VFMT5_8_UINT = 5,
  93. VFMT5_8_SINT = 6,
  94. VFMT5_8_8_UNORM = 15,
  95. VFMT5_8_8_SNORM = 16,
  96. VFMT5_8_8_UINT = 17,
  97. VFMT5_8_8_SINT = 18,
  98. VFMT5_16_UNORM = 21,
  99. VFMT5_16_SNORM = 22,
  100. VFMT5_16_FLOAT = 23,
  101. VFMT5_16_UINT = 24,
  102. VFMT5_16_SINT = 25,
  103. VFMT5_8_8_8_UNORM = 33,
  104. VFMT5_8_8_8_SNORM = 34,
  105. VFMT5_8_8_8_UINT = 35,
  106. VFMT5_8_8_8_SINT = 36,
  107. VFMT5_8_8_8_8_UNORM = 48,
  108. VFMT5_8_8_8_8_SNORM = 50,
  109. VFMT5_8_8_8_8_UINT = 51,
  110. VFMT5_8_8_8_8_SINT = 52,
  111. VFMT5_16_16_UNORM = 67,
  112. VFMT5_16_16_SNORM = 68,
  113. VFMT5_16_16_FLOAT = 69,
  114. VFMT5_16_16_UINT = 70,
  115. VFMT5_16_16_SINT = 71,
  116. VFMT5_32_UNORM = 72,
  117. VFMT5_32_SNORM = 73,
  118. VFMT5_32_FLOAT = 74,
  119. VFMT5_32_UINT = 75,
  120. VFMT5_32_SINT = 76,
  121. VFMT5_32_FIXED = 77,
  122. VFMT5_16_16_16_UNORM = 88,
  123. VFMT5_16_16_16_SNORM = 89,
  124. VFMT5_16_16_16_FLOAT = 90,
  125. VFMT5_16_16_16_UINT = 91,
  126. VFMT5_16_16_16_SINT = 92,
  127. VFMT5_16_16_16_16_UNORM = 96,
  128. VFMT5_16_16_16_16_SNORM = 97,
  129. VFMT5_16_16_16_16_FLOAT = 98,
  130. VFMT5_16_16_16_16_UINT = 99,
  131. VFMT5_16_16_16_16_SINT = 100,
  132. VFMT5_32_32_UNORM = 101,
  133. VFMT5_32_32_SNORM = 102,
  134. VFMT5_32_32_FLOAT = 103,
  135. VFMT5_32_32_UINT = 104,
  136. VFMT5_32_32_SINT = 105,
  137. VFMT5_32_32_FIXED = 106,
  138. VFMT5_32_32_32_UNORM = 112,
  139. VFMT5_32_32_32_SNORM = 113,
  140. VFMT5_32_32_32_UINT = 114,
  141. VFMT5_32_32_32_SINT = 115,
  142. VFMT5_32_32_32_FLOAT = 116,
  143. VFMT5_32_32_32_FIXED = 117,
  144. VFMT5_32_32_32_32_UNORM = 128,
  145. VFMT5_32_32_32_32_SNORM = 129,
  146. VFMT5_32_32_32_32_FLOAT = 130,
  147. VFMT5_32_32_32_32_UINT = 131,
  148. VFMT5_32_32_32_32_SINT = 132,
  149. VFMT5_32_32_32_32_FIXED = 133,
  150. };
  151. enum a5xx_tex_fmt {
  152. TFMT5_A8_UNORM = 2,
  153. TFMT5_8_UNORM = 3,
  154. TFMT5_8_SNORM = 4,
  155. TFMT5_8_UINT = 5,
  156. TFMT5_8_SINT = 6,
  157. TFMT5_4_4_4_4_UNORM = 8,
  158. TFMT5_5_5_5_1_UNORM = 10,
  159. TFMT5_5_6_5_UNORM = 14,
  160. TFMT5_8_8_UNORM = 15,
  161. TFMT5_8_8_SNORM = 16,
  162. TFMT5_8_8_UINT = 17,
  163. TFMT5_8_8_SINT = 18,
  164. TFMT5_L8_A8_UNORM = 19,
  165. TFMT5_16_UNORM = 21,
  166. TFMT5_16_SNORM = 22,
  167. TFMT5_16_FLOAT = 23,
  168. TFMT5_16_UINT = 24,
  169. TFMT5_16_SINT = 25,
  170. TFMT5_8_8_8_8_UNORM = 48,
  171. TFMT5_8_8_8_UNORM = 49,
  172. TFMT5_8_8_8_8_SNORM = 50,
  173. TFMT5_8_8_8_8_UINT = 51,
  174. TFMT5_8_8_8_8_SINT = 52,
  175. TFMT5_9_9_9_E5_FLOAT = 53,
  176. TFMT5_10_10_10_2_UNORM = 54,
  177. TFMT5_10_10_10_2_UINT = 58,
  178. TFMT5_11_11_10_FLOAT = 66,
  179. TFMT5_16_16_UNORM = 67,
  180. TFMT5_16_16_SNORM = 68,
  181. TFMT5_16_16_FLOAT = 69,
  182. TFMT5_16_16_UINT = 70,
  183. TFMT5_16_16_SINT = 71,
  184. TFMT5_32_FLOAT = 74,
  185. TFMT5_32_UINT = 75,
  186. TFMT5_32_SINT = 76,
  187. TFMT5_16_16_16_16_UNORM = 96,
  188. TFMT5_16_16_16_16_SNORM = 97,
  189. TFMT5_16_16_16_16_FLOAT = 98,
  190. TFMT5_16_16_16_16_UINT = 99,
  191. TFMT5_16_16_16_16_SINT = 100,
  192. TFMT5_32_32_FLOAT = 103,
  193. TFMT5_32_32_UINT = 104,
  194. TFMT5_32_32_SINT = 105,
  195. TFMT5_32_32_32_32_FLOAT = 130,
  196. TFMT5_32_32_32_32_UINT = 131,
  197. TFMT5_32_32_32_32_SINT = 132,
  198. TFMT5_X8Z24_UNORM = 160,
  199. TFMT5_RGTC1_UNORM = 183,
  200. TFMT5_RGTC1_SNORM = 184,
  201. TFMT5_RGTC2_UNORM = 187,
  202. TFMT5_RGTC2_SNORM = 188,
  203. };
  204. enum a5xx_tex_fetchsize {
  205. TFETCH5_1_BYTE = 0,
  206. TFETCH5_2_BYTE = 1,
  207. TFETCH5_4_BYTE = 2,
  208. TFETCH5_8_BYTE = 3,
  209. TFETCH5_16_BYTE = 4,
  210. };
  211. enum a5xx_depth_format {
  212. DEPTH5_NONE = 0,
  213. DEPTH5_16 = 1,
  214. DEPTH5_24_8 = 2,
  215. DEPTH5_32 = 4,
  216. };
  217. enum a5xx_blit_buf {
  218. BLIT_MRT0 = 0,
  219. BLIT_MRT1 = 1,
  220. BLIT_MRT2 = 2,
  221. BLIT_MRT3 = 3,
  222. BLIT_MRT4 = 4,
  223. BLIT_MRT5 = 5,
  224. BLIT_MRT6 = 6,
  225. BLIT_MRT7 = 7,
  226. BLIT_ZS = 8,
  227. BLIT_Z32 = 9,
  228. };
  229. enum a5xx_cp_perfcounter_select {
  230. PERF_CP_ALWAYS_COUNT = 0,
  231. PERF_CP_BUSY_GFX_CORE_IDLE = 1,
  232. PERF_CP_BUSY_CYCLES = 2,
  233. PERF_CP_PFP_IDLE = 3,
  234. PERF_CP_PFP_BUSY_WORKING = 4,
  235. PERF_CP_PFP_STALL_CYCLES_ANY = 5,
  236. PERF_CP_PFP_STARVE_CYCLES_ANY = 6,
  237. PERF_CP_PFP_ICACHE_MISS = 7,
  238. PERF_CP_PFP_ICACHE_HIT = 8,
  239. PERF_CP_PFP_MATCH_PM4_PKT_PROFILE = 9,
  240. PERF_CP_ME_BUSY_WORKING = 10,
  241. PERF_CP_ME_IDLE = 11,
  242. PERF_CP_ME_STARVE_CYCLES_ANY = 12,
  243. PERF_CP_ME_FIFO_EMPTY_PFP_IDLE = 13,
  244. PERF_CP_ME_FIFO_EMPTY_PFP_BUSY = 14,
  245. PERF_CP_ME_FIFO_FULL_ME_BUSY = 15,
  246. PERF_CP_ME_FIFO_FULL_ME_NON_WORKING = 16,
  247. PERF_CP_ME_STALL_CYCLES_ANY = 17,
  248. PERF_CP_ME_ICACHE_MISS = 18,
  249. PERF_CP_ME_ICACHE_HIT = 19,
  250. PERF_CP_NUM_PREEMPTIONS = 20,
  251. PERF_CP_PREEMPTION_REACTION_DELAY = 21,
  252. PERF_CP_PREEMPTION_SWITCH_OUT_TIME = 22,
  253. PERF_CP_PREEMPTION_SWITCH_IN_TIME = 23,
  254. PERF_CP_DEAD_DRAWS_IN_BIN_RENDER = 24,
  255. PERF_CP_PREDICATED_DRAWS_KILLED = 25,
  256. PERF_CP_MODE_SWITCH = 26,
  257. PERF_CP_ZPASS_DONE = 27,
  258. PERF_CP_CONTEXT_DONE = 28,
  259. PERF_CP_CACHE_FLUSH = 29,
  260. PERF_CP_LONG_PREEMPTIONS = 30,
  261. };
  262. enum a5xx_rbbm_perfcounter_select {
  263. PERF_RBBM_ALWAYS_COUNT = 0,
  264. PERF_RBBM_ALWAYS_ON = 1,
  265. PERF_RBBM_TSE_BUSY = 2,
  266. PERF_RBBM_RAS_BUSY = 3,
  267. PERF_RBBM_PC_DCALL_BUSY = 4,
  268. PERF_RBBM_PC_VSD_BUSY = 5,
  269. PERF_RBBM_STATUS_MASKED = 6,
  270. PERF_RBBM_COM_BUSY = 7,
  271. PERF_RBBM_DCOM_BUSY = 8,
  272. PERF_RBBM_VBIF_BUSY = 9,
  273. PERF_RBBM_VSC_BUSY = 10,
  274. PERF_RBBM_TESS_BUSY = 11,
  275. PERF_RBBM_UCHE_BUSY = 12,
  276. PERF_RBBM_HLSQ_BUSY = 13,
  277. };
  278. enum a5xx_pc_perfcounter_select {
  279. PERF_PC_BUSY_CYCLES = 0,
  280. PERF_PC_WORKING_CYCLES = 1,
  281. PERF_PC_STALL_CYCLES_VFD = 2,
  282. PERF_PC_STALL_CYCLES_TSE = 3,
  283. PERF_PC_STALL_CYCLES_VPC = 4,
  284. PERF_PC_STALL_CYCLES_UCHE = 5,
  285. PERF_PC_STALL_CYCLES_TESS = 6,
  286. PERF_PC_STALL_CYCLES_TSE_ONLY = 7,
  287. PERF_PC_STALL_CYCLES_VPC_ONLY = 8,
  288. PERF_PC_PASS1_TF_STALL_CYCLES = 9,
  289. PERF_PC_STARVE_CYCLES_FOR_INDEX = 10,
  290. PERF_PC_STARVE_CYCLES_FOR_TESS_FACTOR = 11,
  291. PERF_PC_STARVE_CYCLES_FOR_VIZ_STREAM = 12,
  292. PERF_PC_STARVE_CYCLES_FOR_POSITION = 13,
  293. PERF_PC_STARVE_CYCLES_DI = 14,
  294. PERF_PC_VIS_STREAMS_LOADED = 15,
  295. PERF_PC_INSTANCES = 16,
  296. PERF_PC_VPC_PRIMITIVES = 17,
  297. PERF_PC_DEAD_PRIM = 18,
  298. PERF_PC_LIVE_PRIM = 19,
  299. PERF_PC_VERTEX_HITS = 20,
  300. PERF_PC_IA_VERTICES = 21,
  301. PERF_PC_IA_PRIMITIVES = 22,
  302. PERF_PC_GS_PRIMITIVES = 23,
  303. PERF_PC_HS_INVOCATIONS = 24,
  304. PERF_PC_DS_INVOCATIONS = 25,
  305. PERF_PC_VS_INVOCATIONS = 26,
  306. PERF_PC_GS_INVOCATIONS = 27,
  307. PERF_PC_DS_PRIMITIVES = 28,
  308. PERF_PC_VPC_POS_DATA_TRANSACTION = 29,
  309. PERF_PC_3D_DRAWCALLS = 30,
  310. PERF_PC_2D_DRAWCALLS = 31,
  311. PERF_PC_NON_DRAWCALL_GLOBAL_EVENTS = 32,
  312. PERF_TESS_BUSY_CYCLES = 33,
  313. PERF_TESS_WORKING_CYCLES = 34,
  314. PERF_TESS_STALL_CYCLES_PC = 35,
  315. PERF_TESS_STARVE_CYCLES_PC = 36,
  316. };
  317. enum a5xx_vfd_perfcounter_select {
  318. PERF_VFD_BUSY_CYCLES = 0,
  319. PERF_VFD_STALL_CYCLES_UCHE = 1,
  320. PERF_VFD_STALL_CYCLES_VPC_ALLOC = 2,
  321. PERF_VFD_STALL_CYCLES_MISS_VB = 3,
  322. PERF_VFD_STALL_CYCLES_MISS_Q = 4,
  323. PERF_VFD_STALL_CYCLES_SP_INFO = 5,
  324. PERF_VFD_STALL_CYCLES_SP_ATTR = 6,
  325. PERF_VFD_STALL_CYCLES_VFDP_VB = 7,
  326. PERF_VFD_STALL_CYCLES_VFDP_Q = 8,
  327. PERF_VFD_DECODER_PACKER_STALL = 9,
  328. PERF_VFD_STARVE_CYCLES_UCHE = 10,
  329. PERF_VFD_RBUFFER_FULL = 11,
  330. PERF_VFD_ATTR_INFO_FIFO_FULL = 12,
  331. PERF_VFD_DECODED_ATTRIBUTE_BYTES = 13,
  332. PERF_VFD_NUM_ATTRIBUTES = 14,
  333. PERF_VFD_INSTRUCTIONS = 15,
  334. PERF_VFD_UPPER_SHADER_FIBERS = 16,
  335. PERF_VFD_LOWER_SHADER_FIBERS = 17,
  336. PERF_VFD_MODE_0_FIBERS = 18,
  337. PERF_VFD_MODE_1_FIBERS = 19,
  338. PERF_VFD_MODE_2_FIBERS = 20,
  339. PERF_VFD_MODE_3_FIBERS = 21,
  340. PERF_VFD_MODE_4_FIBERS = 22,
  341. PERF_VFD_TOTAL_VERTICES = 23,
  342. PERF_VFD_NUM_ATTR_MISS = 24,
  343. PERF_VFD_1_BURST_REQ = 25,
  344. PERF_VFDP_STALL_CYCLES_VFD = 26,
  345. PERF_VFDP_STALL_CYCLES_VFD_INDEX = 27,
  346. PERF_VFDP_STALL_CYCLES_VFD_PROG = 28,
  347. PERF_VFDP_STARVE_CYCLES_PC = 29,
  348. PERF_VFDP_VS_STAGE_32_WAVES = 30,
  349. };
  350. enum a5xx_hlsq_perfcounter_select {
  351. PERF_HLSQ_BUSY_CYCLES = 0,
  352. PERF_HLSQ_STALL_CYCLES_UCHE = 1,
  353. PERF_HLSQ_STALL_CYCLES_SP_STATE = 2,
  354. PERF_HLSQ_STALL_CYCLES_SP_FS_STAGE = 3,
  355. PERF_HLSQ_UCHE_LATENCY_CYCLES = 4,
  356. PERF_HLSQ_UCHE_LATENCY_COUNT = 5,
  357. PERF_HLSQ_FS_STAGE_32_WAVES = 6,
  358. PERF_HLSQ_FS_STAGE_64_WAVES = 7,
  359. PERF_HLSQ_QUADS = 8,
  360. PERF_HLSQ_SP_STATE_COPY_TRANS_FS_STAGE = 9,
  361. PERF_HLSQ_SP_STATE_COPY_TRANS_VS_STAGE = 10,
  362. PERF_HLSQ_TP_STATE_COPY_TRANS_FS_STAGE = 11,
  363. PERF_HLSQ_TP_STATE_COPY_TRANS_VS_STAGE = 12,
  364. PERF_HLSQ_CS_INVOCATIONS = 13,
  365. PERF_HLSQ_COMPUTE_DRAWCALLS = 14,
  366. };
  367. enum a5xx_vpc_perfcounter_select {
  368. PERF_VPC_BUSY_CYCLES = 0,
  369. PERF_VPC_WORKING_CYCLES = 1,
  370. PERF_VPC_STALL_CYCLES_UCHE = 2,
  371. PERF_VPC_STALL_CYCLES_VFD_WACK = 3,
  372. PERF_VPC_STALL_CYCLES_HLSQ_PRIM_ALLOC = 4,
  373. PERF_VPC_STALL_CYCLES_PC = 5,
  374. PERF_VPC_STALL_CYCLES_SP_LM = 6,
  375. PERF_VPC_POS_EXPORT_STALL_CYCLES = 7,
  376. PERF_VPC_STARVE_CYCLES_SP = 8,
  377. PERF_VPC_STARVE_CYCLES_LRZ = 9,
  378. PERF_VPC_PC_PRIMITIVES = 10,
  379. PERF_VPC_SP_COMPONENTS = 11,
  380. PERF_VPC_SP_LM_PRIMITIVES = 12,
  381. PERF_VPC_SP_LM_COMPONENTS = 13,
  382. PERF_VPC_SP_LM_DWORDS = 14,
  383. PERF_VPC_STREAMOUT_COMPONENTS = 15,
  384. PERF_VPC_GRANT_PHASES = 16,
  385. };
  386. enum a5xx_tse_perfcounter_select {
  387. PERF_TSE_BUSY_CYCLES = 0,
  388. PERF_TSE_CLIPPING_CYCLES = 1,
  389. PERF_TSE_STALL_CYCLES_RAS = 2,
  390. PERF_TSE_STALL_CYCLES_LRZ_BARYPLANE = 3,
  391. PERF_TSE_STALL_CYCLES_LRZ_ZPLANE = 4,
  392. PERF_TSE_STARVE_CYCLES_PC = 5,
  393. PERF_TSE_INPUT_PRIM = 6,
  394. PERF_TSE_INPUT_NULL_PRIM = 7,
  395. PERF_TSE_TRIVAL_REJ_PRIM = 8,
  396. PERF_TSE_CLIPPED_PRIM = 9,
  397. PERF_TSE_ZERO_AREA_PRIM = 10,
  398. PERF_TSE_FACENESS_CULLED_PRIM = 11,
  399. PERF_TSE_ZERO_PIXEL_PRIM = 12,
  400. PERF_TSE_OUTPUT_NULL_PRIM = 13,
  401. PERF_TSE_OUTPUT_VISIBLE_PRIM = 14,
  402. PERF_TSE_CINVOCATION = 15,
  403. PERF_TSE_CPRIMITIVES = 16,
  404. PERF_TSE_2D_INPUT_PRIM = 17,
  405. PERF_TSE_2D_ALIVE_CLCLES = 18,
  406. };
  407. enum a5xx_ras_perfcounter_select {
  408. PERF_RAS_BUSY_CYCLES = 0,
  409. PERF_RAS_SUPERTILE_ACTIVE_CYCLES = 1,
  410. PERF_RAS_STALL_CYCLES_LRZ = 2,
  411. PERF_RAS_STARVE_CYCLES_TSE = 3,
  412. PERF_RAS_SUPER_TILES = 4,
  413. PERF_RAS_8X4_TILES = 5,
  414. PERF_RAS_MASKGEN_ACTIVE = 6,
  415. PERF_RAS_FULLY_COVERED_SUPER_TILES = 7,
  416. PERF_RAS_FULLY_COVERED_8X4_TILES = 8,
  417. PERF_RAS_PRIM_KILLED_INVISILBE = 9,
  418. };
  419. enum a5xx_lrz_perfcounter_select {
  420. PERF_LRZ_BUSY_CYCLES = 0,
  421. PERF_LRZ_STARVE_CYCLES_RAS = 1,
  422. PERF_LRZ_STALL_CYCLES_RB = 2,
  423. PERF_LRZ_STALL_CYCLES_VSC = 3,
  424. PERF_LRZ_STALL_CYCLES_VPC = 4,
  425. PERF_LRZ_STALL_CYCLES_FLAG_PREFETCH = 5,
  426. PERF_LRZ_STALL_CYCLES_UCHE = 6,
  427. PERF_LRZ_LRZ_READ = 7,
  428. PERF_LRZ_LRZ_WRITE = 8,
  429. PERF_LRZ_READ_LATENCY = 9,
  430. PERF_LRZ_MERGE_CACHE_UPDATING = 10,
  431. PERF_LRZ_PRIM_KILLED_BY_MASKGEN = 11,
  432. PERF_LRZ_PRIM_KILLED_BY_LRZ = 12,
  433. PERF_LRZ_VISIBLE_PRIM_AFTER_LRZ = 13,
  434. PERF_LRZ_FULL_8X8_TILES = 14,
  435. PERF_LRZ_PARTIAL_8X8_TILES = 15,
  436. PERF_LRZ_TILE_KILLED = 16,
  437. PERF_LRZ_TOTAL_PIXEL = 17,
  438. PERF_LRZ_VISIBLE_PIXEL_AFTER_LRZ = 18,
  439. };
  440. enum a5xx_uche_perfcounter_select {
  441. PERF_UCHE_BUSY_CYCLES = 0,
  442. PERF_UCHE_STALL_CYCLES_VBIF = 1,
  443. PERF_UCHE_VBIF_LATENCY_CYCLES = 2,
  444. PERF_UCHE_VBIF_LATENCY_SAMPLES = 3,
  445. PERF_UCHE_VBIF_READ_BEATS_TP = 4,
  446. PERF_UCHE_VBIF_READ_BEATS_VFD = 5,
  447. PERF_UCHE_VBIF_READ_BEATS_HLSQ = 6,
  448. PERF_UCHE_VBIF_READ_BEATS_LRZ = 7,
  449. PERF_UCHE_VBIF_READ_BEATS_SP = 8,
  450. PERF_UCHE_READ_REQUESTS_TP = 9,
  451. PERF_UCHE_READ_REQUESTS_VFD = 10,
  452. PERF_UCHE_READ_REQUESTS_HLSQ = 11,
  453. PERF_UCHE_READ_REQUESTS_LRZ = 12,
  454. PERF_UCHE_READ_REQUESTS_SP = 13,
  455. PERF_UCHE_WRITE_REQUESTS_LRZ = 14,
  456. PERF_UCHE_WRITE_REQUESTS_SP = 15,
  457. PERF_UCHE_WRITE_REQUESTS_VPC = 16,
  458. PERF_UCHE_WRITE_REQUESTS_VSC = 17,
  459. PERF_UCHE_EVICTS = 18,
  460. PERF_UCHE_BANK_REQ0 = 19,
  461. PERF_UCHE_BANK_REQ1 = 20,
  462. PERF_UCHE_BANK_REQ2 = 21,
  463. PERF_UCHE_BANK_REQ3 = 22,
  464. PERF_UCHE_BANK_REQ4 = 23,
  465. PERF_UCHE_BANK_REQ5 = 24,
  466. PERF_UCHE_BANK_REQ6 = 25,
  467. PERF_UCHE_BANK_REQ7 = 26,
  468. PERF_UCHE_VBIF_READ_BEATS_CH0 = 27,
  469. PERF_UCHE_VBIF_READ_BEATS_CH1 = 28,
  470. PERF_UCHE_GMEM_READ_BEATS = 29,
  471. PERF_UCHE_FLAG_COUNT = 30,
  472. };
  473. enum a5xx_tp_perfcounter_select {
  474. PERF_TP_BUSY_CYCLES = 0,
  475. PERF_TP_STALL_CYCLES_UCHE = 1,
  476. PERF_TP_LATENCY_CYCLES = 2,
  477. PERF_TP_LATENCY_TRANS = 3,
  478. PERF_TP_FLAG_CACHE_REQUEST_SAMPLES = 4,
  479. PERF_TP_FLAG_CACHE_REQUEST_LATENCY = 5,
  480. PERF_TP_L1_CACHELINE_REQUESTS = 6,
  481. PERF_TP_L1_CACHELINE_MISSES = 7,
  482. PERF_TP_SP_TP_TRANS = 8,
  483. PERF_TP_TP_SP_TRANS = 9,
  484. PERF_TP_OUTPUT_PIXELS = 10,
  485. PERF_TP_FILTER_WORKLOAD_16BIT = 11,
  486. PERF_TP_FILTER_WORKLOAD_32BIT = 12,
  487. PERF_TP_QUADS_RECEIVED = 13,
  488. PERF_TP_QUADS_OFFSET = 14,
  489. PERF_TP_QUADS_SHADOW = 15,
  490. PERF_TP_QUADS_ARRAY = 16,
  491. PERF_TP_QUADS_GRADIENT = 17,
  492. PERF_TP_QUADS_1D = 18,
  493. PERF_TP_QUADS_2D = 19,
  494. PERF_TP_QUADS_BUFFER = 20,
  495. PERF_TP_QUADS_3D = 21,
  496. PERF_TP_QUADS_CUBE = 22,
  497. PERF_TP_STATE_CACHE_REQUESTS = 23,
  498. PERF_TP_STATE_CACHE_MISSES = 24,
  499. PERF_TP_DIVERGENT_QUADS_RECEIVED = 25,
  500. PERF_TP_BINDLESS_STATE_CACHE_REQUESTS = 26,
  501. PERF_TP_BINDLESS_STATE_CACHE_MISSES = 27,
  502. PERF_TP_PRT_NON_RESIDENT_EVENTS = 28,
  503. PERF_TP_OUTPUT_PIXELS_POINT = 29,
  504. PERF_TP_OUTPUT_PIXELS_BILINEAR = 30,
  505. PERF_TP_OUTPUT_PIXELS_MIP = 31,
  506. PERF_TP_OUTPUT_PIXELS_ANISO = 32,
  507. PERF_TP_OUTPUT_PIXELS_ZERO_LOD = 33,
  508. PERF_TP_FLAG_CACHE_REQUESTS = 34,
  509. PERF_TP_FLAG_CACHE_MISSES = 35,
  510. PERF_TP_L1_5_L2_REQUESTS = 36,
  511. PERF_TP_2D_OUTPUT_PIXELS = 37,
  512. PERF_TP_2D_OUTPUT_PIXELS_POINT = 38,
  513. PERF_TP_2D_OUTPUT_PIXELS_BILINEAR = 39,
  514. PERF_TP_2D_FILTER_WORKLOAD_16BIT = 40,
  515. PERF_TP_2D_FILTER_WORKLOAD_32BIT = 41,
  516. };
  517. enum a5xx_sp_perfcounter_select {
  518. PERF_SP_BUSY_CYCLES = 0,
  519. PERF_SP_ALU_WORKING_CYCLES = 1,
  520. PERF_SP_EFU_WORKING_CYCLES = 2,
  521. PERF_SP_STALL_CYCLES_VPC = 3,
  522. PERF_SP_STALL_CYCLES_TP = 4,
  523. PERF_SP_STALL_CYCLES_UCHE = 5,
  524. PERF_SP_STALL_CYCLES_RB = 6,
  525. PERF_SP_SCHEDULER_NON_WORKING = 7,
  526. PERF_SP_WAVE_CONTEXTS = 8,
  527. PERF_SP_WAVE_CONTEXT_CYCLES = 9,
  528. PERF_SP_FS_STAGE_WAVE_CYCLES = 10,
  529. PERF_SP_FS_STAGE_WAVE_SAMPLES = 11,
  530. PERF_SP_VS_STAGE_WAVE_CYCLES = 12,
  531. PERF_SP_VS_STAGE_WAVE_SAMPLES = 13,
  532. PERF_SP_FS_STAGE_DURATION_CYCLES = 14,
  533. PERF_SP_VS_STAGE_DURATION_CYCLES = 15,
  534. PERF_SP_WAVE_CTRL_CYCLES = 16,
  535. PERF_SP_WAVE_LOAD_CYCLES = 17,
  536. PERF_SP_WAVE_EMIT_CYCLES = 18,
  537. PERF_SP_WAVE_NOP_CYCLES = 19,
  538. PERF_SP_WAVE_WAIT_CYCLES = 20,
  539. PERF_SP_WAVE_FETCH_CYCLES = 21,
  540. PERF_SP_WAVE_IDLE_CYCLES = 22,
  541. PERF_SP_WAVE_END_CYCLES = 23,
  542. PERF_SP_WAVE_LONG_SYNC_CYCLES = 24,
  543. PERF_SP_WAVE_SHORT_SYNC_CYCLES = 25,
  544. PERF_SP_WAVE_JOIN_CYCLES = 26,
  545. PERF_SP_LM_LOAD_INSTRUCTIONS = 27,
  546. PERF_SP_LM_STORE_INSTRUCTIONS = 28,
  547. PERF_SP_LM_ATOMICS = 29,
  548. PERF_SP_GM_LOAD_INSTRUCTIONS = 30,
  549. PERF_SP_GM_STORE_INSTRUCTIONS = 31,
  550. PERF_SP_GM_ATOMICS = 32,
  551. PERF_SP_VS_STAGE_TEX_INSTRUCTIONS = 33,
  552. PERF_SP_VS_STAGE_CFLOW_INSTRUCTIONS = 34,
  553. PERF_SP_VS_STAGE_EFU_INSTRUCTIONS = 35,
  554. PERF_SP_VS_STAGE_FULL_ALU_INSTRUCTIONS = 36,
  555. PERF_SP_VS_STAGE_HALF_ALU_INSTRUCTIONS = 37,
  556. PERF_SP_FS_STAGE_TEX_INSTRUCTIONS = 38,
  557. PERF_SP_FS_STAGE_CFLOW_INSTRUCTIONS = 39,
  558. PERF_SP_FS_STAGE_EFU_INSTRUCTIONS = 40,
  559. PERF_SP_FS_STAGE_FULL_ALU_INSTRUCTIONS = 41,
  560. PERF_SP_FS_STAGE_HALF_ALU_INSTRUCTIONS = 42,
  561. PERF_SP_FS_STAGE_BARY_INSTRUCTIONS = 43,
  562. PERF_SP_VS_INSTRUCTIONS = 44,
  563. PERF_SP_FS_INSTRUCTIONS = 45,
  564. PERF_SP_ADDR_LOCK_COUNT = 46,
  565. PERF_SP_UCHE_READ_TRANS = 47,
  566. PERF_SP_UCHE_WRITE_TRANS = 48,
  567. PERF_SP_EXPORT_VPC_TRANS = 49,
  568. PERF_SP_EXPORT_RB_TRANS = 50,
  569. PERF_SP_PIXELS_KILLED = 51,
  570. PERF_SP_ICL1_REQUESTS = 52,
  571. PERF_SP_ICL1_MISSES = 53,
  572. PERF_SP_ICL0_REQUESTS = 54,
  573. PERF_SP_ICL0_MISSES = 55,
  574. PERF_SP_HS_INSTRUCTIONS = 56,
  575. PERF_SP_DS_INSTRUCTIONS = 57,
  576. PERF_SP_GS_INSTRUCTIONS = 58,
  577. PERF_SP_CS_INSTRUCTIONS = 59,
  578. PERF_SP_GPR_READ = 60,
  579. PERF_SP_GPR_WRITE = 61,
  580. PERF_SP_LM_CH0_REQUESTS = 62,
  581. PERF_SP_LM_CH1_REQUESTS = 63,
  582. PERF_SP_LM_BANK_CONFLICTS = 64,
  583. };
  584. enum a5xx_rb_perfcounter_select {
  585. PERF_RB_BUSY_CYCLES = 0,
  586. PERF_RB_STALL_CYCLES_CCU = 1,
  587. PERF_RB_STALL_CYCLES_HLSQ = 2,
  588. PERF_RB_STALL_CYCLES_FIFO0_FULL = 3,
  589. PERF_RB_STALL_CYCLES_FIFO1_FULL = 4,
  590. PERF_RB_STALL_CYCLES_FIFO2_FULL = 5,
  591. PERF_RB_STARVE_CYCLES_SP = 6,
  592. PERF_RB_STARVE_CYCLES_LRZ_TILE = 7,
  593. PERF_RB_STARVE_CYCLES_CCU = 8,
  594. PERF_RB_STARVE_CYCLES_Z_PLANE = 9,
  595. PERF_RB_STARVE_CYCLES_BARY_PLANE = 10,
  596. PERF_RB_Z_WORKLOAD = 11,
  597. PERF_RB_HLSQ_ACTIVE = 12,
  598. PERF_RB_Z_READ = 13,
  599. PERF_RB_Z_WRITE = 14,
  600. PERF_RB_C_READ = 15,
  601. PERF_RB_C_WRITE = 16,
  602. PERF_RB_TOTAL_PASS = 17,
  603. PERF_RB_Z_PASS = 18,
  604. PERF_RB_Z_FAIL = 19,
  605. PERF_RB_S_FAIL = 20,
  606. PERF_RB_BLENDED_FXP_COMPONENTS = 21,
  607. PERF_RB_BLENDED_FP16_COMPONENTS = 22,
  608. RB_RESERVED = 23,
  609. PERF_RB_2D_ALIVE_CYCLES = 24,
  610. PERF_RB_2D_STALL_CYCLES_A2D = 25,
  611. PERF_RB_2D_STARVE_CYCLES_SRC = 26,
  612. PERF_RB_2D_STARVE_CYCLES_SP = 27,
  613. PERF_RB_2D_STARVE_CYCLES_DST = 28,
  614. PERF_RB_2D_VALID_PIXELS = 29,
  615. };
  616. enum a5xx_rb_samples_perfcounter_select {
  617. TOTAL_SAMPLES = 0,
  618. ZPASS_SAMPLES = 1,
  619. ZFAIL_SAMPLES = 2,
  620. SFAIL_SAMPLES = 3,
  621. };
  622. enum a5xx_vsc_perfcounter_select {
  623. PERF_VSC_BUSY_CYCLES = 0,
  624. PERF_VSC_WORKING_CYCLES = 1,
  625. PERF_VSC_STALL_CYCLES_UCHE = 2,
  626. PERF_VSC_EOT_NUM = 3,
  627. };
  628. enum a5xx_ccu_perfcounter_select {
  629. PERF_CCU_BUSY_CYCLES = 0,
  630. PERF_CCU_STALL_CYCLES_RB_DEPTH_RETURN = 1,
  631. PERF_CCU_STALL_CYCLES_RB_COLOR_RETURN = 2,
  632. PERF_CCU_STARVE_CYCLES_FLAG_RETURN = 3,
  633. PERF_CCU_DEPTH_BLOCKS = 4,
  634. PERF_CCU_COLOR_BLOCKS = 5,
  635. PERF_CCU_DEPTH_BLOCK_HIT = 6,
  636. PERF_CCU_COLOR_BLOCK_HIT = 7,
  637. PERF_CCU_PARTIAL_BLOCK_READ = 8,
  638. PERF_CCU_GMEM_READ = 9,
  639. PERF_CCU_GMEM_WRITE = 10,
  640. PERF_CCU_DEPTH_READ_FLAG0_COUNT = 11,
  641. PERF_CCU_DEPTH_READ_FLAG1_COUNT = 12,
  642. PERF_CCU_DEPTH_READ_FLAG2_COUNT = 13,
  643. PERF_CCU_DEPTH_READ_FLAG3_COUNT = 14,
  644. PERF_CCU_DEPTH_READ_FLAG4_COUNT = 15,
  645. PERF_CCU_COLOR_READ_FLAG0_COUNT = 16,
  646. PERF_CCU_COLOR_READ_FLAG1_COUNT = 17,
  647. PERF_CCU_COLOR_READ_FLAG2_COUNT = 18,
  648. PERF_CCU_COLOR_READ_FLAG3_COUNT = 19,
  649. PERF_CCU_COLOR_READ_FLAG4_COUNT = 20,
  650. PERF_CCU_2D_BUSY_CYCLES = 21,
  651. PERF_CCU_2D_RD_REQ = 22,
  652. PERF_CCU_2D_WR_REQ = 23,
  653. PERF_CCU_2D_REORDER_STARVE_CYCLES = 24,
  654. PERF_CCU_2D_PIXELS = 25,
  655. };
  656. enum a5xx_cmp_perfcounter_select {
  657. PERF_CMPDECMP_STALL_CYCLES_VBIF = 0,
  658. PERF_CMPDECMP_VBIF_LATENCY_CYCLES = 1,
  659. PERF_CMPDECMP_VBIF_LATENCY_SAMPLES = 2,
  660. PERF_CMPDECMP_VBIF_READ_DATA_CCU = 3,
  661. PERF_CMPDECMP_VBIF_WRITE_DATA_CCU = 4,
  662. PERF_CMPDECMP_VBIF_READ_REQUEST = 5,
  663. PERF_CMPDECMP_VBIF_WRITE_REQUEST = 6,
  664. PERF_CMPDECMP_VBIF_READ_DATA = 7,
  665. PERF_CMPDECMP_VBIF_WRITE_DATA = 8,
  666. PERF_CMPDECMP_FLAG_FETCH_CYCLES = 9,
  667. PERF_CMPDECMP_FLAG_FETCH_SAMPLES = 10,
  668. PERF_CMPDECMP_DEPTH_WRITE_FLAG1_COUNT = 11,
  669. PERF_CMPDECMP_DEPTH_WRITE_FLAG2_COUNT = 12,
  670. PERF_CMPDECMP_DEPTH_WRITE_FLAG3_COUNT = 13,
  671. PERF_CMPDECMP_DEPTH_WRITE_FLAG4_COUNT = 14,
  672. PERF_CMPDECMP_COLOR_WRITE_FLAG1_COUNT = 15,
  673. PERF_CMPDECMP_COLOR_WRITE_FLAG2_COUNT = 16,
  674. PERF_CMPDECMP_COLOR_WRITE_FLAG3_COUNT = 17,
  675. PERF_CMPDECMP_COLOR_WRITE_FLAG4_COUNT = 18,
  676. PERF_CMPDECMP_2D_STALL_CYCLES_VBIF_REQ = 19,
  677. PERF_CMPDECMP_2D_STALL_CYCLES_VBIF_WR = 20,
  678. PERF_CMPDECMP_2D_STALL_CYCLES_VBIF_RETURN = 21,
  679. PERF_CMPDECMP_2D_RD_DATA = 22,
  680. PERF_CMPDECMP_2D_WR_DATA = 23,
  681. };
  682. enum a5xx_vbif_perfcounter_select {
  683. AXI_READ_REQUESTS_ID_0 = 0,
  684. AXI_READ_REQUESTS_ID_1 = 1,
  685. AXI_READ_REQUESTS_ID_2 = 2,
  686. AXI_READ_REQUESTS_ID_3 = 3,
  687. AXI_READ_REQUESTS_ID_4 = 4,
  688. AXI_READ_REQUESTS_ID_5 = 5,
  689. AXI_READ_REQUESTS_ID_6 = 6,
  690. AXI_READ_REQUESTS_ID_7 = 7,
  691. AXI_READ_REQUESTS_ID_8 = 8,
  692. AXI_READ_REQUESTS_ID_9 = 9,
  693. AXI_READ_REQUESTS_ID_10 = 10,
  694. AXI_READ_REQUESTS_ID_11 = 11,
  695. AXI_READ_REQUESTS_ID_12 = 12,
  696. AXI_READ_REQUESTS_ID_13 = 13,
  697. AXI_READ_REQUESTS_ID_14 = 14,
  698. AXI_READ_REQUESTS_ID_15 = 15,
  699. AXI0_READ_REQUESTS_TOTAL = 16,
  700. AXI1_READ_REQUESTS_TOTAL = 17,
  701. AXI2_READ_REQUESTS_TOTAL = 18,
  702. AXI3_READ_REQUESTS_TOTAL = 19,
  703. AXI_READ_REQUESTS_TOTAL = 20,
  704. AXI_WRITE_REQUESTS_ID_0 = 21,
  705. AXI_WRITE_REQUESTS_ID_1 = 22,
  706. AXI_WRITE_REQUESTS_ID_2 = 23,
  707. AXI_WRITE_REQUESTS_ID_3 = 24,
  708. AXI_WRITE_REQUESTS_ID_4 = 25,
  709. AXI_WRITE_REQUESTS_ID_5 = 26,
  710. AXI_WRITE_REQUESTS_ID_6 = 27,
  711. AXI_WRITE_REQUESTS_ID_7 = 28,
  712. AXI_WRITE_REQUESTS_ID_8 = 29,
  713. AXI_WRITE_REQUESTS_ID_9 = 30,
  714. AXI_WRITE_REQUESTS_ID_10 = 31,
  715. AXI_WRITE_REQUESTS_ID_11 = 32,
  716. AXI_WRITE_REQUESTS_ID_12 = 33,
  717. AXI_WRITE_REQUESTS_ID_13 = 34,
  718. AXI_WRITE_REQUESTS_ID_14 = 35,
  719. AXI_WRITE_REQUESTS_ID_15 = 36,
  720. AXI0_WRITE_REQUESTS_TOTAL = 37,
  721. AXI1_WRITE_REQUESTS_TOTAL = 38,
  722. AXI2_WRITE_REQUESTS_TOTAL = 39,
  723. AXI3_WRITE_REQUESTS_TOTAL = 40,
  724. AXI_WRITE_REQUESTS_TOTAL = 41,
  725. AXI_TOTAL_REQUESTS = 42,
  726. AXI_READ_DATA_BEATS_ID_0 = 43,
  727. AXI_READ_DATA_BEATS_ID_1 = 44,
  728. AXI_READ_DATA_BEATS_ID_2 = 45,
  729. AXI_READ_DATA_BEATS_ID_3 = 46,
  730. AXI_READ_DATA_BEATS_ID_4 = 47,
  731. AXI_READ_DATA_BEATS_ID_5 = 48,
  732. AXI_READ_DATA_BEATS_ID_6 = 49,
  733. AXI_READ_DATA_BEATS_ID_7 = 50,
  734. AXI_READ_DATA_BEATS_ID_8 = 51,
  735. AXI_READ_DATA_BEATS_ID_9 = 52,
  736. AXI_READ_DATA_BEATS_ID_10 = 53,
  737. AXI_READ_DATA_BEATS_ID_11 = 54,
  738. AXI_READ_DATA_BEATS_ID_12 = 55,
  739. AXI_READ_DATA_BEATS_ID_13 = 56,
  740. AXI_READ_DATA_BEATS_ID_14 = 57,
  741. AXI_READ_DATA_BEATS_ID_15 = 58,
  742. AXI0_READ_DATA_BEATS_TOTAL = 59,
  743. AXI1_READ_DATA_BEATS_TOTAL = 60,
  744. AXI2_READ_DATA_BEATS_TOTAL = 61,
  745. AXI3_READ_DATA_BEATS_TOTAL = 62,
  746. AXI_READ_DATA_BEATS_TOTAL = 63,
  747. AXI_WRITE_DATA_BEATS_ID_0 = 64,
  748. AXI_WRITE_DATA_BEATS_ID_1 = 65,
  749. AXI_WRITE_DATA_BEATS_ID_2 = 66,
  750. AXI_WRITE_DATA_BEATS_ID_3 = 67,
  751. AXI_WRITE_DATA_BEATS_ID_4 = 68,
  752. AXI_WRITE_DATA_BEATS_ID_5 = 69,
  753. AXI_WRITE_DATA_BEATS_ID_6 = 70,
  754. AXI_WRITE_DATA_BEATS_ID_7 = 71,
  755. AXI_WRITE_DATA_BEATS_ID_8 = 72,
  756. AXI_WRITE_DATA_BEATS_ID_9 = 73,
  757. AXI_WRITE_DATA_BEATS_ID_10 = 74,
  758. AXI_WRITE_DATA_BEATS_ID_11 = 75,
  759. AXI_WRITE_DATA_BEATS_ID_12 = 76,
  760. AXI_WRITE_DATA_BEATS_ID_13 = 77,
  761. AXI_WRITE_DATA_BEATS_ID_14 = 78,
  762. AXI_WRITE_DATA_BEATS_ID_15 = 79,
  763. AXI0_WRITE_DATA_BEATS_TOTAL = 80,
  764. AXI1_WRITE_DATA_BEATS_TOTAL = 81,
  765. AXI2_WRITE_DATA_BEATS_TOTAL = 82,
  766. AXI3_WRITE_DATA_BEATS_TOTAL = 83,
  767. AXI_WRITE_DATA_BEATS_TOTAL = 84,
  768. AXI_DATA_BEATS_TOTAL = 85,
  769. };
  770. enum a5xx_tex_filter {
  771. A5XX_TEX_NEAREST = 0,
  772. A5XX_TEX_LINEAR = 1,
  773. A5XX_TEX_ANISO = 2,
  774. };
  775. enum a5xx_tex_clamp {
  776. A5XX_TEX_REPEAT = 0,
  777. A5XX_TEX_CLAMP_TO_EDGE = 1,
  778. A5XX_TEX_MIRROR_REPEAT = 2,
  779. A5XX_TEX_CLAMP_TO_BORDER = 3,
  780. A5XX_TEX_MIRROR_CLAMP = 4,
  781. };
  782. enum a5xx_tex_aniso {
  783. A5XX_TEX_ANISO_1 = 0,
  784. A5XX_TEX_ANISO_2 = 1,
  785. A5XX_TEX_ANISO_4 = 2,
  786. A5XX_TEX_ANISO_8 = 3,
  787. A5XX_TEX_ANISO_16 = 4,
  788. };
  789. enum a5xx_tex_swiz {
  790. A5XX_TEX_X = 0,
  791. A5XX_TEX_Y = 1,
  792. A5XX_TEX_Z = 2,
  793. A5XX_TEX_W = 3,
  794. A5XX_TEX_ZERO = 4,
  795. A5XX_TEX_ONE = 5,
  796. };
  797. enum a5xx_tex_type {
  798. A5XX_TEX_1D = 0,
  799. A5XX_TEX_2D = 1,
  800. A5XX_TEX_CUBE = 2,
  801. A5XX_TEX_3D = 3,
  802. };
  803. #define A5XX_INT0_RBBM_GPU_IDLE 0x00000001
  804. #define A5XX_INT0_RBBM_AHB_ERROR 0x00000002
  805. #define A5XX_INT0_RBBM_TRANSFER_TIMEOUT 0x00000004
  806. #define A5XX_INT0_RBBM_ME_MS_TIMEOUT 0x00000008
  807. #define A5XX_INT0_RBBM_PFP_MS_TIMEOUT 0x00000010
  808. #define A5XX_INT0_RBBM_ETS_MS_TIMEOUT 0x00000020
  809. #define A5XX_INT0_RBBM_ATB_ASYNC_OVERFLOW 0x00000040
  810. #define A5XX_INT0_RBBM_GPC_ERROR 0x00000080
  811. #define A5XX_INT0_CP_SW 0x00000100
  812. #define A5XX_INT0_CP_HW_ERROR 0x00000200
  813. #define A5XX_INT0_CP_CCU_FLUSH_DEPTH_TS 0x00000400
  814. #define A5XX_INT0_CP_CCU_FLUSH_COLOR_TS 0x00000800
  815. #define A5XX_INT0_CP_CCU_RESOLVE_TS 0x00001000
  816. #define A5XX_INT0_CP_IB2 0x00002000
  817. #define A5XX_INT0_CP_IB1 0x00004000
  818. #define A5XX_INT0_CP_RB 0x00008000
  819. #define A5XX_INT0_CP_UNUSED_1 0x00010000
  820. #define A5XX_INT0_CP_RB_DONE_TS 0x00020000
  821. #define A5XX_INT0_CP_WT_DONE_TS 0x00040000
  822. #define A5XX_INT0_UNKNOWN_1 0x00080000
  823. #define A5XX_INT0_CP_CACHE_FLUSH_TS 0x00100000
  824. #define A5XX_INT0_UNUSED_2 0x00200000
  825. #define A5XX_INT0_RBBM_ATB_BUS_OVERFLOW 0x00400000
  826. #define A5XX_INT0_MISC_HANG_DETECT 0x00800000
  827. #define A5XX_INT0_UCHE_OOB_ACCESS 0x01000000
  828. #define A5XX_INT0_UCHE_TRAP_INTR 0x02000000
  829. #define A5XX_INT0_DEBBUS_INTR_0 0x04000000
  830. #define A5XX_INT0_DEBBUS_INTR_1 0x08000000
  831. #define A5XX_INT0_GPMU_VOLTAGE_DROOP 0x10000000
  832. #define A5XX_INT0_GPMU_FIRMWARE 0x20000000
  833. #define A5XX_INT0_ISDB_CPU_IRQ 0x40000000
  834. #define A5XX_INT0_ISDB_UNDER_DEBUG 0x80000000
  835. #define A5XX_CP_INT_CP_OPCODE_ERROR 0x00000001
  836. #define A5XX_CP_INT_CP_RESERVED_BIT_ERROR 0x00000002
  837. #define A5XX_CP_INT_CP_HW_FAULT_ERROR 0x00000004
  838. #define A5XX_CP_INT_CP_DMA_ERROR 0x00000008
  839. #define A5XX_CP_INT_CP_REGISTER_PROTECTION_ERROR 0x00000010
  840. #define A5XX_CP_INT_CP_AHB_ERROR 0x00000020
  841. #define REG_A5XX_CP_RB_BASE 0x00000800
  842. #define REG_A5XX_CP_RB_BASE_HI 0x00000801
  843. #define REG_A5XX_CP_RB_CNTL 0x00000802
  844. #define REG_A5XX_CP_RB_RPTR_ADDR 0x00000804
  845. #define REG_A5XX_CP_RB_RPTR_ADDR_HI 0x00000805
  846. #define REG_A5XX_CP_RB_RPTR 0x00000806
  847. #define REG_A5XX_CP_RB_WPTR 0x00000807
  848. #define REG_A5XX_CP_PFP_STAT_ADDR 0x00000808
  849. #define REG_A5XX_CP_PFP_STAT_DATA 0x00000809
  850. #define REG_A5XX_CP_DRAW_STATE_ADDR 0x0000080b
  851. #define REG_A5XX_CP_DRAW_STATE_DATA 0x0000080c
  852. #define REG_A5XX_CP_CRASH_SCRIPT_BASE_LO 0x00000817
  853. #define REG_A5XX_CP_CRASH_SCRIPT_BASE_HI 0x00000818
  854. #define REG_A5XX_CP_CRASH_DUMP_CNTL 0x00000819
  855. #define REG_A5XX_CP_ME_STAT_ADDR 0x0000081a
  856. #define REG_A5XX_CP_ROQ_THRESHOLDS_1 0x0000081f
  857. #define REG_A5XX_CP_ROQ_THRESHOLDS_2 0x00000820
  858. #define REG_A5XX_CP_ROQ_DBG_ADDR 0x00000821
  859. #define REG_A5XX_CP_ROQ_DBG_DATA 0x00000822
  860. #define REG_A5XX_CP_MEQ_DBG_ADDR 0x00000823
  861. #define REG_A5XX_CP_MEQ_DBG_DATA 0x00000824
  862. #define REG_A5XX_CP_MEQ_THRESHOLDS 0x00000825
  863. #define REG_A5XX_CP_MERCIU_SIZE 0x00000826
  864. #define REG_A5XX_CP_MERCIU_DBG_ADDR 0x00000827
  865. #define REG_A5XX_CP_MERCIU_DBG_DATA_1 0x00000828
  866. #define REG_A5XX_CP_MERCIU_DBG_DATA_2 0x00000829
  867. #define REG_A5XX_CP_PFP_UCODE_DBG_ADDR 0x0000082a
  868. #define REG_A5XX_CP_PFP_UCODE_DBG_DATA 0x0000082b
  869. #define REG_A5XX_CP_ME_UCODE_DBG_ADDR 0x0000082f
  870. #define REG_A5XX_CP_ME_UCODE_DBG_DATA 0x00000830
  871. #define REG_A5XX_CP_CNTL 0x00000831
  872. #define REG_A5XX_CP_PFP_ME_CNTL 0x00000832
  873. #define REG_A5XX_CP_CHICKEN_DBG 0x00000833
  874. #define REG_A5XX_CP_PFP_INSTR_BASE_LO 0x00000835
  875. #define REG_A5XX_CP_PFP_INSTR_BASE_HI 0x00000836
  876. #define REG_A5XX_CP_ME_INSTR_BASE_LO 0x00000838
  877. #define REG_A5XX_CP_ME_INSTR_BASE_HI 0x00000839
  878. #define REG_A5XX_CP_CONTEXT_SWITCH_CNTL 0x0000083b
  879. #define REG_A5XX_CP_CONTEXT_SWITCH_RESTORE_ADDR_LO 0x0000083c
  880. #define REG_A5XX_CP_CONTEXT_SWITCH_RESTORE_ADDR_HI 0x0000083d
  881. #define REG_A5XX_CP_CONTEXT_SWITCH_SAVE_ADDR_LO 0x0000083e
  882. #define REG_A5XX_CP_CONTEXT_SWITCH_SAVE_ADDR_HI 0x0000083f
  883. #define REG_A5XX_CP_CONTEXT_SWITCH_SMMU_INFO_LO 0x00000840
  884. #define REG_A5XX_CP_CONTEXT_SWITCH_SMMU_INFO_HI 0x00000841
  885. #define REG_A5XX_CP_ADDR_MODE_CNTL 0x00000860
  886. #define REG_A5XX_CP_ME_STAT_DATA 0x00000b14
  887. #define REG_A5XX_CP_WFI_PEND_CTR 0x00000b15
  888. #define REG_A5XX_CP_INTERRUPT_STATUS 0x00000b18
  889. #define REG_A5XX_CP_HW_FAULT 0x00000b1a
  890. #define REG_A5XX_CP_PROTECT_STATUS 0x00000b1c
  891. #define REG_A5XX_CP_IB1_BASE 0x00000b1f
  892. #define REG_A5XX_CP_IB1_BASE_HI 0x00000b20
  893. #define REG_A5XX_CP_IB1_BUFSZ 0x00000b21
  894. #define REG_A5XX_CP_IB2_BASE 0x00000b22
  895. #define REG_A5XX_CP_IB2_BASE_HI 0x00000b23
  896. #define REG_A5XX_CP_IB2_BUFSZ 0x00000b24
  897. static inline uint32_t REG_A5XX_CP_SCRATCH(uint32_t i0) { return 0x00000b78 + 0x1*i0; }
  898. static inline uint32_t REG_A5XX_CP_SCRATCH_REG(uint32_t i0) { return 0x00000b78 + 0x1*i0; }
  899. static inline uint32_t REG_A5XX_CP_PROTECT(uint32_t i0) { return 0x00000880 + 0x1*i0; }
  900. static inline uint32_t REG_A5XX_CP_PROTECT_REG(uint32_t i0) { return 0x00000880 + 0x1*i0; }
  901. #define A5XX_CP_PROTECT_REG_BASE_ADDR__MASK 0x0001ffff
  902. #define A5XX_CP_PROTECT_REG_BASE_ADDR__SHIFT 0
  903. static inline uint32_t A5XX_CP_PROTECT_REG_BASE_ADDR(uint32_t val)
  904. {
  905. return ((val) << A5XX_CP_PROTECT_REG_BASE_ADDR__SHIFT) & A5XX_CP_PROTECT_REG_BASE_ADDR__MASK;
  906. }
  907. #define A5XX_CP_PROTECT_REG_MASK_LEN__MASK 0x1f000000
  908. #define A5XX_CP_PROTECT_REG_MASK_LEN__SHIFT 24
  909. static inline uint32_t A5XX_CP_PROTECT_REG_MASK_LEN(uint32_t val)
  910. {
  911. return ((val) << A5XX_CP_PROTECT_REG_MASK_LEN__SHIFT) & A5XX_CP_PROTECT_REG_MASK_LEN__MASK;
  912. }
  913. #define A5XX_CP_PROTECT_REG_TRAP_WRITE 0x20000000
  914. #define A5XX_CP_PROTECT_REG_TRAP_READ 0x40000000
  915. #define REG_A5XX_CP_PROTECT_CNTL 0x000008a0
  916. #define REG_A5XX_CP_AHB_FAULT 0x00000b1b
  917. #define REG_A5XX_CP_PERFCTR_CP_SEL_0 0x00000bb0
  918. #define REG_A5XX_CP_PERFCTR_CP_SEL_1 0x00000bb1
  919. #define REG_A5XX_CP_PERFCTR_CP_SEL_2 0x00000bb2
  920. #define REG_A5XX_CP_PERFCTR_CP_SEL_3 0x00000bb3
  921. #define REG_A5XX_CP_PERFCTR_CP_SEL_4 0x00000bb4
  922. #define REG_A5XX_CP_PERFCTR_CP_SEL_5 0x00000bb5
  923. #define REG_A5XX_CP_PERFCTR_CP_SEL_6 0x00000bb6
  924. #define REG_A5XX_CP_PERFCTR_CP_SEL_7 0x00000bb7
  925. #define REG_A5XX_VSC_ADDR_MODE_CNTL 0x00000bc1
  926. #define REG_A5XX_CP_POWERCTR_CP_SEL_0 0x00000bba
  927. #define REG_A5XX_CP_POWERCTR_CP_SEL_1 0x00000bbb
  928. #define REG_A5XX_CP_POWERCTR_CP_SEL_2 0x00000bbc
  929. #define REG_A5XX_CP_POWERCTR_CP_SEL_3 0x00000bbd
  930. #define REG_A5XX_RBBM_CFG_DBGBUS_SEL_A 0x00000004
  931. #define REG_A5XX_RBBM_CFG_DBGBUS_SEL_B 0x00000005
  932. #define REG_A5XX_RBBM_CFG_DBGBUS_SEL_C 0x00000006
  933. #define REG_A5XX_RBBM_CFG_DBGBUS_SEL_D 0x00000007
  934. #define REG_A5XX_RBBM_CFG_DBGBUS_CNTLT 0x00000008
  935. #define REG_A5XX_RBBM_CFG_DBGBUS_CNTLM 0x00000009
  936. #define REG_A5XX_RBBM_CFG_DEBBUS_CTLTM_ENABLE_SHIFT 0x00000018
  937. #define REG_A5XX_RBBM_CFG_DBGBUS_OPL 0x0000000a
  938. #define REG_A5XX_RBBM_CFG_DBGBUS_OPE 0x0000000b
  939. #define REG_A5XX_RBBM_CFG_DBGBUS_IVTL_0 0x0000000c
  940. #define REG_A5XX_RBBM_CFG_DBGBUS_IVTL_1 0x0000000d
  941. #define REG_A5XX_RBBM_CFG_DBGBUS_IVTL_2 0x0000000e
  942. #define REG_A5XX_RBBM_CFG_DBGBUS_IVTL_3 0x0000000f
  943. #define REG_A5XX_RBBM_CFG_DBGBUS_MASKL_0 0x00000010
  944. #define REG_A5XX_RBBM_CFG_DBGBUS_MASKL_1 0x00000011
  945. #define REG_A5XX_RBBM_CFG_DBGBUS_MASKL_2 0x00000012
  946. #define REG_A5XX_RBBM_CFG_DBGBUS_MASKL_3 0x00000013
  947. #define REG_A5XX_RBBM_CFG_DBGBUS_BYTEL_0 0x00000014
  948. #define REG_A5XX_RBBM_CFG_DBGBUS_BYTEL_1 0x00000015
  949. #define REG_A5XX_RBBM_CFG_DBGBUS_IVTE_0 0x00000016
  950. #define REG_A5XX_RBBM_CFG_DBGBUS_IVTE_1 0x00000017
  951. #define REG_A5XX_RBBM_CFG_DBGBUS_IVTE_2 0x00000018
  952. #define REG_A5XX_RBBM_CFG_DBGBUS_IVTE_3 0x00000019
  953. #define REG_A5XX_RBBM_CFG_DBGBUS_MASKE_0 0x0000001a
  954. #define REG_A5XX_RBBM_CFG_DBGBUS_MASKE_1 0x0000001b
  955. #define REG_A5XX_RBBM_CFG_DBGBUS_MASKE_2 0x0000001c
  956. #define REG_A5XX_RBBM_CFG_DBGBUS_MASKE_3 0x0000001d
  957. #define REG_A5XX_RBBM_CFG_DBGBUS_NIBBLEE 0x0000001e
  958. #define REG_A5XX_RBBM_CFG_DBGBUS_PTRC0 0x0000001f
  959. #define REG_A5XX_RBBM_CFG_DBGBUS_PTRC1 0x00000020
  960. #define REG_A5XX_RBBM_CFG_DBGBUS_LOADREG 0x00000021
  961. #define REG_A5XX_RBBM_CFG_DBGBUS_IDX 0x00000022
  962. #define REG_A5XX_RBBM_CFG_DBGBUS_CLRC 0x00000023
  963. #define REG_A5XX_RBBM_CFG_DBGBUS_LOADIVT 0x00000024
  964. #define REG_A5XX_RBBM_INTERFACE_HANG_INT_CNTL 0x0000002f
  965. #define REG_A5XX_RBBM_INT_CLEAR_CMD 0x00000037
  966. #define REG_A5XX_RBBM_INT_0_MASK 0x00000038
  967. #define A5XX_RBBM_INT_0_MASK_RBBM_GPU_IDLE 0x00000001
  968. #define A5XX_RBBM_INT_0_MASK_RBBM_AHB_ERROR 0x00000002
  969. #define A5XX_RBBM_INT_0_MASK_RBBM_TRANSFER_TIMEOUT 0x00000004
  970. #define A5XX_RBBM_INT_0_MASK_RBBM_ME_MS_TIMEOUT 0x00000008
  971. #define A5XX_RBBM_INT_0_MASK_RBBM_PFP_MS_TIMEOUT 0x00000010
  972. #define A5XX_RBBM_INT_0_MASK_RBBM_ETS_MS_TIMEOUT 0x00000020
  973. #define A5XX_RBBM_INT_0_MASK_RBBM_ATB_ASYNC_OVERFLOW 0x00000040
  974. #define A5XX_RBBM_INT_0_MASK_RBBM_GPC_ERROR 0x00000080
  975. #define A5XX_RBBM_INT_0_MASK_CP_SW 0x00000100
  976. #define A5XX_RBBM_INT_0_MASK_CP_HW_ERROR 0x00000200
  977. #define A5XX_RBBM_INT_0_MASK_CP_CCU_FLUSH_DEPTH_TS 0x00000400
  978. #define A5XX_RBBM_INT_0_MASK_CP_CCU_FLUSH_COLOR_TS 0x00000800
  979. #define A5XX_RBBM_INT_0_MASK_CP_CCU_RESOLVE_TS 0x00001000
  980. #define A5XX_RBBM_INT_0_MASK_CP_IB2 0x00002000
  981. #define A5XX_RBBM_INT_0_MASK_CP_IB1 0x00004000
  982. #define A5XX_RBBM_INT_0_MASK_CP_RB 0x00008000
  983. #define A5XX_RBBM_INT_0_MASK_CP_RB_DONE_TS 0x00020000
  984. #define A5XX_RBBM_INT_0_MASK_CP_WT_DONE_TS 0x00040000
  985. #define A5XX_RBBM_INT_0_MASK_CP_CACHE_FLUSH_TS 0x00100000
  986. #define A5XX_RBBM_INT_0_MASK_RBBM_ATB_BUS_OVERFLOW 0x00400000
  987. #define A5XX_RBBM_INT_0_MASK_MISC_HANG_DETECT 0x00800000
  988. #define A5XX_RBBM_INT_0_MASK_UCHE_OOB_ACCESS 0x01000000
  989. #define A5XX_RBBM_INT_0_MASK_UCHE_TRAP_INTR 0x02000000
  990. #define A5XX_RBBM_INT_0_MASK_DEBBUS_INTR_0 0x04000000
  991. #define A5XX_RBBM_INT_0_MASK_DEBBUS_INTR_1 0x08000000
  992. #define A5XX_RBBM_INT_0_MASK_GPMU_VOLTAGE_DROOP 0x10000000
  993. #define A5XX_RBBM_INT_0_MASK_GPMU_FIRMWARE 0x20000000
  994. #define A5XX_RBBM_INT_0_MASK_ISDB_CPU_IRQ 0x40000000
  995. #define A5XX_RBBM_INT_0_MASK_ISDB_UNDER_DEBUG 0x80000000
  996. #define REG_A5XX_RBBM_AHB_DBG_CNTL 0x0000003f
  997. #define REG_A5XX_RBBM_EXT_VBIF_DBG_CNTL 0x00000041
  998. #define REG_A5XX_RBBM_SW_RESET_CMD 0x00000043
  999. #define REG_A5XX_RBBM_BLOCK_SW_RESET_CMD 0x00000045
  1000. #define REG_A5XX_RBBM_BLOCK_SW_RESET_CMD2 0x00000046
  1001. #define REG_A5XX_RBBM_DBG_LO_HI_GPIO 0x00000048
  1002. #define REG_A5XX_RBBM_EXT_TRACE_BUS_CNTL 0x00000049
  1003. #define REG_A5XX_RBBM_CLOCK_CNTL_TP0 0x0000004a
  1004. #define REG_A5XX_RBBM_CLOCK_CNTL_TP1 0x0000004b
  1005. #define REG_A5XX_RBBM_CLOCK_CNTL_TP2 0x0000004c
  1006. #define REG_A5XX_RBBM_CLOCK_CNTL_TP3 0x0000004d
  1007. #define REG_A5XX_RBBM_CLOCK_CNTL2_TP0 0x0000004e
  1008. #define REG_A5XX_RBBM_CLOCK_CNTL2_TP1 0x0000004f
  1009. #define REG_A5XX_RBBM_CLOCK_CNTL2_TP2 0x00000050
  1010. #define REG_A5XX_RBBM_CLOCK_CNTL2_TP3 0x00000051
  1011. #define REG_A5XX_RBBM_CLOCK_CNTL3_TP0 0x00000052
  1012. #define REG_A5XX_RBBM_CLOCK_CNTL3_TP1 0x00000053
  1013. #define REG_A5XX_RBBM_CLOCK_CNTL3_TP2 0x00000054
  1014. #define REG_A5XX_RBBM_CLOCK_CNTL3_TP3 0x00000055
  1015. #define REG_A5XX_RBBM_READ_AHB_THROUGH_DBG 0x00000059
  1016. #define REG_A5XX_RBBM_CLOCK_CNTL_UCHE 0x0000005a
  1017. #define REG_A5XX_RBBM_CLOCK_CNTL2_UCHE 0x0000005b
  1018. #define REG_A5XX_RBBM_CLOCK_CNTL3_UCHE 0x0000005c
  1019. #define REG_A5XX_RBBM_CLOCK_CNTL4_UCHE 0x0000005d
  1020. #define REG_A5XX_RBBM_CLOCK_HYST_UCHE 0x0000005e
  1021. #define REG_A5XX_RBBM_CLOCK_DELAY_UCHE 0x0000005f
  1022. #define REG_A5XX_RBBM_CLOCK_MODE_GPC 0x00000060
  1023. #define REG_A5XX_RBBM_CLOCK_DELAY_GPC 0x00000061
  1024. #define REG_A5XX_RBBM_CLOCK_HYST_GPC 0x00000062
  1025. #define REG_A5XX_RBBM_CLOCK_CNTL_TSE_RAS_RBBM 0x00000063
  1026. #define REG_A5XX_RBBM_CLOCK_HYST_TSE_RAS_RBBM 0x00000064
  1027. #define REG_A5XX_RBBM_CLOCK_DELAY_TSE_RAS_RBBM 0x00000065
  1028. #define REG_A5XX_RBBM_CLOCK_DELAY_HLSQ 0x00000066
  1029. #define REG_A5XX_RBBM_CLOCK_CNTL 0x00000067
  1030. #define REG_A5XX_RBBM_CLOCK_CNTL_SP0 0x00000068
  1031. #define REG_A5XX_RBBM_CLOCK_CNTL_SP1 0x00000069
  1032. #define REG_A5XX_RBBM_CLOCK_CNTL_SP2 0x0000006a
  1033. #define REG_A5XX_RBBM_CLOCK_CNTL_SP3 0x0000006b
  1034. #define REG_A5XX_RBBM_CLOCK_CNTL2_SP0 0x0000006c
  1035. #define REG_A5XX_RBBM_CLOCK_CNTL2_SP1 0x0000006d
  1036. #define REG_A5XX_RBBM_CLOCK_CNTL2_SP2 0x0000006e
  1037. #define REG_A5XX_RBBM_CLOCK_CNTL2_SP3 0x0000006f
  1038. #define REG_A5XX_RBBM_CLOCK_HYST_SP0 0x00000070
  1039. #define REG_A5XX_RBBM_CLOCK_HYST_SP1 0x00000071
  1040. #define REG_A5XX_RBBM_CLOCK_HYST_SP2 0x00000072
  1041. #define REG_A5XX_RBBM_CLOCK_HYST_SP3 0x00000073
  1042. #define REG_A5XX_RBBM_CLOCK_DELAY_SP0 0x00000074
  1043. #define REG_A5XX_RBBM_CLOCK_DELAY_SP1 0x00000075
  1044. #define REG_A5XX_RBBM_CLOCK_DELAY_SP2 0x00000076
  1045. #define REG_A5XX_RBBM_CLOCK_DELAY_SP3 0x00000077
  1046. #define REG_A5XX_RBBM_CLOCK_CNTL_RB0 0x00000078
  1047. #define REG_A5XX_RBBM_CLOCK_CNTL_RB1 0x00000079
  1048. #define REG_A5XX_RBBM_CLOCK_CNTL_RB2 0x0000007a
  1049. #define REG_A5XX_RBBM_CLOCK_CNTL_RB3 0x0000007b
  1050. #define REG_A5XX_RBBM_CLOCK_CNTL2_RB0 0x0000007c
  1051. #define REG_A5XX_RBBM_CLOCK_CNTL2_RB1 0x0000007d
  1052. #define REG_A5XX_RBBM_CLOCK_CNTL2_RB2 0x0000007e
  1053. #define REG_A5XX_RBBM_CLOCK_CNTL2_RB3 0x0000007f
  1054. #define REG_A5XX_RBBM_CLOCK_HYST_RAC 0x00000080
  1055. #define REG_A5XX_RBBM_CLOCK_DELAY_RAC 0x00000081
  1056. #define REG_A5XX_RBBM_CLOCK_CNTL_CCU0 0x00000082
  1057. #define REG_A5XX_RBBM_CLOCK_CNTL_CCU1 0x00000083
  1058. #define REG_A5XX_RBBM_CLOCK_CNTL_CCU2 0x00000084
  1059. #define REG_A5XX_RBBM_CLOCK_CNTL_CCU3 0x00000085
  1060. #define REG_A5XX_RBBM_CLOCK_HYST_RB_CCU0 0x00000086
  1061. #define REG_A5XX_RBBM_CLOCK_HYST_RB_CCU1 0x00000087
  1062. #define REG_A5XX_RBBM_CLOCK_HYST_RB_CCU2 0x00000088
  1063. #define REG_A5XX_RBBM_CLOCK_HYST_RB_CCU3 0x00000089
  1064. #define REG_A5XX_RBBM_CLOCK_CNTL_RAC 0x0000008a
  1065. #define REG_A5XX_RBBM_CLOCK_CNTL2_RAC 0x0000008b
  1066. #define REG_A5XX_RBBM_CLOCK_DELAY_RB_CCU_L1_0 0x0000008c
  1067. #define REG_A5XX_RBBM_CLOCK_DELAY_RB_CCU_L1_1 0x0000008d
  1068. #define REG_A5XX_RBBM_CLOCK_DELAY_RB_CCU_L1_2 0x0000008e
  1069. #define REG_A5XX_RBBM_CLOCK_DELAY_RB_CCU_L1_3 0x0000008f
  1070. #define REG_A5XX_RBBM_CLOCK_HYST_VFD 0x00000090
  1071. #define REG_A5XX_RBBM_CLOCK_MODE_VFD 0x00000091
  1072. #define REG_A5XX_RBBM_CLOCK_DELAY_VFD 0x00000092
  1073. #define REG_A5XX_RBBM_AHB_CNTL0 0x00000093
  1074. #define REG_A5XX_RBBM_AHB_CNTL1 0x00000094
  1075. #define REG_A5XX_RBBM_AHB_CNTL2 0x00000095
  1076. #define REG_A5XX_RBBM_AHB_CMD 0x00000096
  1077. #define REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL11 0x0000009c
  1078. #define REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL12 0x0000009d
  1079. #define REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL13 0x0000009e
  1080. #define REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL14 0x0000009f
  1081. #define REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL15 0x000000a0
  1082. #define REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL16 0x000000a1
  1083. #define REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL17 0x000000a2
  1084. #define REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL18 0x000000a3
  1085. #define REG_A5XX_RBBM_CLOCK_DELAY_TP0 0x000000a4
  1086. #define REG_A5XX_RBBM_CLOCK_DELAY_TP1 0x000000a5
  1087. #define REG_A5XX_RBBM_CLOCK_DELAY_TP2 0x000000a6
  1088. #define REG_A5XX_RBBM_CLOCK_DELAY_TP3 0x000000a7
  1089. #define REG_A5XX_RBBM_CLOCK_DELAY2_TP0 0x000000a8
  1090. #define REG_A5XX_RBBM_CLOCK_DELAY2_TP1 0x000000a9
  1091. #define REG_A5XX_RBBM_CLOCK_DELAY2_TP2 0x000000aa
  1092. #define REG_A5XX_RBBM_CLOCK_DELAY2_TP3 0x000000ab
  1093. #define REG_A5XX_RBBM_CLOCK_DELAY3_TP0 0x000000ac
  1094. #define REG_A5XX_RBBM_CLOCK_DELAY3_TP1 0x000000ad
  1095. #define REG_A5XX_RBBM_CLOCK_DELAY3_TP2 0x000000ae
  1096. #define REG_A5XX_RBBM_CLOCK_DELAY3_TP3 0x000000af
  1097. #define REG_A5XX_RBBM_CLOCK_HYST_TP0 0x000000b0
  1098. #define REG_A5XX_RBBM_CLOCK_HYST_TP1 0x000000b1
  1099. #define REG_A5XX_RBBM_CLOCK_HYST_TP2 0x000000b2
  1100. #define REG_A5XX_RBBM_CLOCK_HYST_TP3 0x000000b3
  1101. #define REG_A5XX_RBBM_CLOCK_HYST2_TP0 0x000000b4
  1102. #define REG_A5XX_RBBM_CLOCK_HYST2_TP1 0x000000b5
  1103. #define REG_A5XX_RBBM_CLOCK_HYST2_TP2 0x000000b6
  1104. #define REG_A5XX_RBBM_CLOCK_HYST2_TP3 0x000000b7
  1105. #define REG_A5XX_RBBM_CLOCK_HYST3_TP0 0x000000b8
  1106. #define REG_A5XX_RBBM_CLOCK_HYST3_TP1 0x000000b9
  1107. #define REG_A5XX_RBBM_CLOCK_HYST3_TP2 0x000000ba
  1108. #define REG_A5XX_RBBM_CLOCK_HYST3_TP3 0x000000bb
  1109. #define REG_A5XX_RBBM_CLOCK_CNTL_GPMU 0x000000c8
  1110. #define REG_A5XX_RBBM_CLOCK_DELAY_GPMU 0x000000c9
  1111. #define REG_A5XX_RBBM_CLOCK_HYST_GPMU 0x000000ca
  1112. #define REG_A5XX_RBBM_PERFCTR_CP_0_LO 0x000003a0
  1113. #define REG_A5XX_RBBM_PERFCTR_CP_0_HI 0x000003a1
  1114. #define REG_A5XX_RBBM_PERFCTR_CP_1_LO 0x000003a2
  1115. #define REG_A5XX_RBBM_PERFCTR_CP_1_HI 0x000003a3
  1116. #define REG_A5XX_RBBM_PERFCTR_CP_2_LO 0x000003a4
  1117. #define REG_A5XX_RBBM_PERFCTR_CP_2_HI 0x000003a5
  1118. #define REG_A5XX_RBBM_PERFCTR_CP_3_LO 0x000003a6
  1119. #define REG_A5XX_RBBM_PERFCTR_CP_3_HI 0x000003a7
  1120. #define REG_A5XX_RBBM_PERFCTR_CP_4_LO 0x000003a8
  1121. #define REG_A5XX_RBBM_PERFCTR_CP_4_HI 0x000003a9
  1122. #define REG_A5XX_RBBM_PERFCTR_CP_5_LO 0x000003aa
  1123. #define REG_A5XX_RBBM_PERFCTR_CP_5_HI 0x000003ab
  1124. #define REG_A5XX_RBBM_PERFCTR_CP_6_LO 0x000003ac
  1125. #define REG_A5XX_RBBM_PERFCTR_CP_6_HI 0x000003ad
  1126. #define REG_A5XX_RBBM_PERFCTR_CP_7_LO 0x000003ae
  1127. #define REG_A5XX_RBBM_PERFCTR_CP_7_HI 0x000003af
  1128. #define REG_A5XX_RBBM_PERFCTR_RBBM_0_LO 0x000003b0
  1129. #define REG_A5XX_RBBM_PERFCTR_RBBM_0_HI 0x000003b1
  1130. #define REG_A5XX_RBBM_PERFCTR_RBBM_1_LO 0x000003b2
  1131. #define REG_A5XX_RBBM_PERFCTR_RBBM_1_HI 0x000003b3
  1132. #define REG_A5XX_RBBM_PERFCTR_RBBM_2_LO 0x000003b4
  1133. #define REG_A5XX_RBBM_PERFCTR_RBBM_2_HI 0x000003b5
  1134. #define REG_A5XX_RBBM_PERFCTR_RBBM_3_LO 0x000003b6
  1135. #define REG_A5XX_RBBM_PERFCTR_RBBM_3_HI 0x000003b7
  1136. #define REG_A5XX_RBBM_PERFCTR_PC_0_LO 0x000003b8
  1137. #define REG_A5XX_RBBM_PERFCTR_PC_0_HI 0x000003b9
  1138. #define REG_A5XX_RBBM_PERFCTR_PC_1_LO 0x000003ba
  1139. #define REG_A5XX_RBBM_PERFCTR_PC_1_HI 0x000003bb
  1140. #define REG_A5XX_RBBM_PERFCTR_PC_2_LO 0x000003bc
  1141. #define REG_A5XX_RBBM_PERFCTR_PC_2_HI 0x000003bd
  1142. #define REG_A5XX_RBBM_PERFCTR_PC_3_LO 0x000003be
  1143. #define REG_A5XX_RBBM_PERFCTR_PC_3_HI 0x000003bf
  1144. #define REG_A5XX_RBBM_PERFCTR_PC_4_LO 0x000003c0
  1145. #define REG_A5XX_RBBM_PERFCTR_PC_4_HI 0x000003c1
  1146. #define REG_A5XX_RBBM_PERFCTR_PC_5_LO 0x000003c2
  1147. #define REG_A5XX_RBBM_PERFCTR_PC_5_HI 0x000003c3
  1148. #define REG_A5XX_RBBM_PERFCTR_PC_6_LO 0x000003c4
  1149. #define REG_A5XX_RBBM_PERFCTR_PC_6_HI 0x000003c5
  1150. #define REG_A5XX_RBBM_PERFCTR_PC_7_LO 0x000003c6
  1151. #define REG_A5XX_RBBM_PERFCTR_PC_7_HI 0x000003c7
  1152. #define REG_A5XX_RBBM_PERFCTR_VFD_0_LO 0x000003c8
  1153. #define REG_A5XX_RBBM_PERFCTR_VFD_0_HI 0x000003c9
  1154. #define REG_A5XX_RBBM_PERFCTR_VFD_1_LO 0x000003ca
  1155. #define REG_A5XX_RBBM_PERFCTR_VFD_1_HI 0x000003cb
  1156. #define REG_A5XX_RBBM_PERFCTR_VFD_2_LO 0x000003cc
  1157. #define REG_A5XX_RBBM_PERFCTR_VFD_2_HI 0x000003cd
  1158. #define REG_A5XX_RBBM_PERFCTR_VFD_3_LO 0x000003ce
  1159. #define REG_A5XX_RBBM_PERFCTR_VFD_3_HI 0x000003cf
  1160. #define REG_A5XX_RBBM_PERFCTR_VFD_4_LO 0x000003d0
  1161. #define REG_A5XX_RBBM_PERFCTR_VFD_4_HI 0x000003d1
  1162. #define REG_A5XX_RBBM_PERFCTR_VFD_5_LO 0x000003d2
  1163. #define REG_A5XX_RBBM_PERFCTR_VFD_5_HI 0x000003d3
  1164. #define REG_A5XX_RBBM_PERFCTR_VFD_6_LO 0x000003d4
  1165. #define REG_A5XX_RBBM_PERFCTR_VFD_6_HI 0x000003d5
  1166. #define REG_A5XX_RBBM_PERFCTR_VFD_7_LO 0x000003d6
  1167. #define REG_A5XX_RBBM_PERFCTR_VFD_7_HI 0x000003d7
  1168. #define REG_A5XX_RBBM_PERFCTR_HLSQ_0_LO 0x000003d8
  1169. #define REG_A5XX_RBBM_PERFCTR_HLSQ_0_HI 0x000003d9
  1170. #define REG_A5XX_RBBM_PERFCTR_HLSQ_1_LO 0x000003da
  1171. #define REG_A5XX_RBBM_PERFCTR_HLSQ_1_HI 0x000003db
  1172. #define REG_A5XX_RBBM_PERFCTR_HLSQ_2_LO 0x000003dc
  1173. #define REG_A5XX_RBBM_PERFCTR_HLSQ_2_HI 0x000003dd
  1174. #define REG_A5XX_RBBM_PERFCTR_HLSQ_3_LO 0x000003de
  1175. #define REG_A5XX_RBBM_PERFCTR_HLSQ_3_HI 0x000003df
  1176. #define REG_A5XX_RBBM_PERFCTR_HLSQ_4_LO 0x000003e0
  1177. #define REG_A5XX_RBBM_PERFCTR_HLSQ_4_HI 0x000003e1
  1178. #define REG_A5XX_RBBM_PERFCTR_HLSQ_5_LO 0x000003e2
  1179. #define REG_A5XX_RBBM_PERFCTR_HLSQ_5_HI 0x000003e3
  1180. #define REG_A5XX_RBBM_PERFCTR_HLSQ_6_LO 0x000003e4
  1181. #define REG_A5XX_RBBM_PERFCTR_HLSQ_6_HI 0x000003e5
  1182. #define REG_A5XX_RBBM_PERFCTR_HLSQ_7_LO 0x000003e6
  1183. #define REG_A5XX_RBBM_PERFCTR_HLSQ_7_HI 0x000003e7
  1184. #define REG_A5XX_RBBM_PERFCTR_VPC_0_LO 0x000003e8
  1185. #define REG_A5XX_RBBM_PERFCTR_VPC_0_HI 0x000003e9
  1186. #define REG_A5XX_RBBM_PERFCTR_VPC_1_LO 0x000003ea
  1187. #define REG_A5XX_RBBM_PERFCTR_VPC_1_HI 0x000003eb
  1188. #define REG_A5XX_RBBM_PERFCTR_VPC_2_LO 0x000003ec
  1189. #define REG_A5XX_RBBM_PERFCTR_VPC_2_HI 0x000003ed
  1190. #define REG_A5XX_RBBM_PERFCTR_VPC_3_LO 0x000003ee
  1191. #define REG_A5XX_RBBM_PERFCTR_VPC_3_HI 0x000003ef
  1192. #define REG_A5XX_RBBM_PERFCTR_CCU_0_LO 0x000003f0
  1193. #define REG_A5XX_RBBM_PERFCTR_CCU_0_HI 0x000003f1
  1194. #define REG_A5XX_RBBM_PERFCTR_CCU_1_LO 0x000003f2
  1195. #define REG_A5XX_RBBM_PERFCTR_CCU_1_HI 0x000003f3
  1196. #define REG_A5XX_RBBM_PERFCTR_CCU_2_LO 0x000003f4
  1197. #define REG_A5XX_RBBM_PERFCTR_CCU_2_HI 0x000003f5
  1198. #define REG_A5XX_RBBM_PERFCTR_CCU_3_LO 0x000003f6
  1199. #define REG_A5XX_RBBM_PERFCTR_CCU_3_HI 0x000003f7
  1200. #define REG_A5XX_RBBM_PERFCTR_TSE_0_LO 0x000003f8
  1201. #define REG_A5XX_RBBM_PERFCTR_TSE_0_HI 0x000003f9
  1202. #define REG_A5XX_RBBM_PERFCTR_TSE_1_LO 0x000003fa
  1203. #define REG_A5XX_RBBM_PERFCTR_TSE_1_HI 0x000003fb
  1204. #define REG_A5XX_RBBM_PERFCTR_TSE_2_LO 0x000003fc
  1205. #define REG_A5XX_RBBM_PERFCTR_TSE_2_HI 0x000003fd
  1206. #define REG_A5XX_RBBM_PERFCTR_TSE_3_LO 0x000003fe
  1207. #define REG_A5XX_RBBM_PERFCTR_TSE_3_HI 0x000003ff
  1208. #define REG_A5XX_RBBM_PERFCTR_RAS_0_LO 0x00000400
  1209. #define REG_A5XX_RBBM_PERFCTR_RAS_0_HI 0x00000401
  1210. #define REG_A5XX_RBBM_PERFCTR_RAS_1_LO 0x00000402
  1211. #define REG_A5XX_RBBM_PERFCTR_RAS_1_HI 0x00000403
  1212. #define REG_A5XX_RBBM_PERFCTR_RAS_2_LO 0x00000404
  1213. #define REG_A5XX_RBBM_PERFCTR_RAS_2_HI 0x00000405
  1214. #define REG_A5XX_RBBM_PERFCTR_RAS_3_LO 0x00000406
  1215. #define REG_A5XX_RBBM_PERFCTR_RAS_3_HI 0x00000407
  1216. #define REG_A5XX_RBBM_PERFCTR_UCHE_0_LO 0x00000408
  1217. #define REG_A5XX_RBBM_PERFCTR_UCHE_0_HI 0x00000409
  1218. #define REG_A5XX_RBBM_PERFCTR_UCHE_1_LO 0x0000040a
  1219. #define REG_A5XX_RBBM_PERFCTR_UCHE_1_HI 0x0000040b
  1220. #define REG_A5XX_RBBM_PERFCTR_UCHE_2_LO 0x0000040c
  1221. #define REG_A5XX_RBBM_PERFCTR_UCHE_2_HI 0x0000040d
  1222. #define REG_A5XX_RBBM_PERFCTR_UCHE_3_LO 0x0000040e
  1223. #define REG_A5XX_RBBM_PERFCTR_UCHE_3_HI 0x0000040f
  1224. #define REG_A5XX_RBBM_PERFCTR_UCHE_4_LO 0x00000410
  1225. #define REG_A5XX_RBBM_PERFCTR_UCHE_4_HI 0x00000411
  1226. #define REG_A5XX_RBBM_PERFCTR_UCHE_5_LO 0x00000412
  1227. #define REG_A5XX_RBBM_PERFCTR_UCHE_5_HI 0x00000413
  1228. #define REG_A5XX_RBBM_PERFCTR_UCHE_6_LO 0x00000414
  1229. #define REG_A5XX_RBBM_PERFCTR_UCHE_6_HI 0x00000415
  1230. #define REG_A5XX_RBBM_PERFCTR_UCHE_7_LO 0x00000416
  1231. #define REG_A5XX_RBBM_PERFCTR_UCHE_7_HI 0x00000417
  1232. #define REG_A5XX_RBBM_PERFCTR_TP_0_LO 0x00000418
  1233. #define REG_A5XX_RBBM_PERFCTR_TP_0_HI 0x00000419
  1234. #define REG_A5XX_RBBM_PERFCTR_TP_1_LO 0x0000041a
  1235. #define REG_A5XX_RBBM_PERFCTR_TP_1_HI 0x0000041b
  1236. #define REG_A5XX_RBBM_PERFCTR_TP_2_LO 0x0000041c
  1237. #define REG_A5XX_RBBM_PERFCTR_TP_2_HI 0x0000041d
  1238. #define REG_A5XX_RBBM_PERFCTR_TP_3_LO 0x0000041e
  1239. #define REG_A5XX_RBBM_PERFCTR_TP_3_HI 0x0000041f
  1240. #define REG_A5XX_RBBM_PERFCTR_TP_4_LO 0x00000420
  1241. #define REG_A5XX_RBBM_PERFCTR_TP_4_HI 0x00000421
  1242. #define REG_A5XX_RBBM_PERFCTR_TP_5_LO 0x00000422
  1243. #define REG_A5XX_RBBM_PERFCTR_TP_5_HI 0x00000423
  1244. #define REG_A5XX_RBBM_PERFCTR_TP_6_LO 0x00000424
  1245. #define REG_A5XX_RBBM_PERFCTR_TP_6_HI 0x00000425
  1246. #define REG_A5XX_RBBM_PERFCTR_TP_7_LO 0x00000426
  1247. #define REG_A5XX_RBBM_PERFCTR_TP_7_HI 0x00000427
  1248. #define REG_A5XX_RBBM_PERFCTR_SP_0_LO 0x00000428
  1249. #define REG_A5XX_RBBM_PERFCTR_SP_0_HI 0x00000429
  1250. #define REG_A5XX_RBBM_PERFCTR_SP_1_LO 0x0000042a
  1251. #define REG_A5XX_RBBM_PERFCTR_SP_1_HI 0x0000042b
  1252. #define REG_A5XX_RBBM_PERFCTR_SP_2_LO 0x0000042c
  1253. #define REG_A5XX_RBBM_PERFCTR_SP_2_HI 0x0000042d
  1254. #define REG_A5XX_RBBM_PERFCTR_SP_3_LO 0x0000042e
  1255. #define REG_A5XX_RBBM_PERFCTR_SP_3_HI 0x0000042f
  1256. #define REG_A5XX_RBBM_PERFCTR_SP_4_LO 0x00000430
  1257. #define REG_A5XX_RBBM_PERFCTR_SP_4_HI 0x00000431
  1258. #define REG_A5XX_RBBM_PERFCTR_SP_5_LO 0x00000432
  1259. #define REG_A5XX_RBBM_PERFCTR_SP_5_HI 0x00000433
  1260. #define REG_A5XX_RBBM_PERFCTR_SP_6_LO 0x00000434
  1261. #define REG_A5XX_RBBM_PERFCTR_SP_6_HI 0x00000435
  1262. #define REG_A5XX_RBBM_PERFCTR_SP_7_LO 0x00000436
  1263. #define REG_A5XX_RBBM_PERFCTR_SP_7_HI 0x00000437
  1264. #define REG_A5XX_RBBM_PERFCTR_SP_8_LO 0x00000438
  1265. #define REG_A5XX_RBBM_PERFCTR_SP_8_HI 0x00000439
  1266. #define REG_A5XX_RBBM_PERFCTR_SP_9_LO 0x0000043a
  1267. #define REG_A5XX_RBBM_PERFCTR_SP_9_HI 0x0000043b
  1268. #define REG_A5XX_RBBM_PERFCTR_SP_10_LO 0x0000043c
  1269. #define REG_A5XX_RBBM_PERFCTR_SP_10_HI 0x0000043d
  1270. #define REG_A5XX_RBBM_PERFCTR_SP_11_LO 0x0000043e
  1271. #define REG_A5XX_RBBM_PERFCTR_SP_11_HI 0x0000043f
  1272. #define REG_A5XX_RBBM_PERFCTR_RB_0_LO 0x00000440
  1273. #define REG_A5XX_RBBM_PERFCTR_RB_0_HI 0x00000441
  1274. #define REG_A5XX_RBBM_PERFCTR_RB_1_LO 0x00000442
  1275. #define REG_A5XX_RBBM_PERFCTR_RB_1_HI 0x00000443
  1276. #define REG_A5XX_RBBM_PERFCTR_RB_2_LO 0x00000444
  1277. #define REG_A5XX_RBBM_PERFCTR_RB_2_HI 0x00000445
  1278. #define REG_A5XX_RBBM_PERFCTR_RB_3_LO 0x00000446
  1279. #define REG_A5XX_RBBM_PERFCTR_RB_3_HI 0x00000447
  1280. #define REG_A5XX_RBBM_PERFCTR_RB_4_LO 0x00000448
  1281. #define REG_A5XX_RBBM_PERFCTR_RB_4_HI 0x00000449
  1282. #define REG_A5XX_RBBM_PERFCTR_RB_5_LO 0x0000044a
  1283. #define REG_A5XX_RBBM_PERFCTR_RB_5_HI 0x0000044b
  1284. #define REG_A5XX_RBBM_PERFCTR_RB_6_LO 0x0000044c
  1285. #define REG_A5XX_RBBM_PERFCTR_RB_6_HI 0x0000044d
  1286. #define REG_A5XX_RBBM_PERFCTR_RB_7_LO 0x0000044e
  1287. #define REG_A5XX_RBBM_PERFCTR_RB_7_HI 0x0000044f
  1288. #define REG_A5XX_RBBM_PERFCTR_VSC_0_LO 0x00000450
  1289. #define REG_A5XX_RBBM_PERFCTR_VSC_0_HI 0x00000451
  1290. #define REG_A5XX_RBBM_PERFCTR_VSC_1_LO 0x00000452
  1291. #define REG_A5XX_RBBM_PERFCTR_VSC_1_HI 0x00000453
  1292. #define REG_A5XX_RBBM_PERFCTR_LRZ_0_LO 0x00000454
  1293. #define REG_A5XX_RBBM_PERFCTR_LRZ_0_HI 0x00000455
  1294. #define REG_A5XX_RBBM_PERFCTR_LRZ_1_LO 0x00000456
  1295. #define REG_A5XX_RBBM_PERFCTR_LRZ_1_HI 0x00000457
  1296. #define REG_A5XX_RBBM_PERFCTR_LRZ_2_LO 0x00000458
  1297. #define REG_A5XX_RBBM_PERFCTR_LRZ_2_HI 0x00000459
  1298. #define REG_A5XX_RBBM_PERFCTR_LRZ_3_LO 0x0000045a
  1299. #define REG_A5XX_RBBM_PERFCTR_LRZ_3_HI 0x0000045b
  1300. #define REG_A5XX_RBBM_PERFCTR_CMP_0_LO 0x0000045c
  1301. #define REG_A5XX_RBBM_PERFCTR_CMP_0_HI 0x0000045d
  1302. #define REG_A5XX_RBBM_PERFCTR_CMP_1_LO 0x0000045e
  1303. #define REG_A5XX_RBBM_PERFCTR_CMP_1_HI 0x0000045f
  1304. #define REG_A5XX_RBBM_PERFCTR_CMP_2_LO 0x00000460
  1305. #define REG_A5XX_RBBM_PERFCTR_CMP_2_HI 0x00000461
  1306. #define REG_A5XX_RBBM_PERFCTR_CMP_3_LO 0x00000462
  1307. #define REG_A5XX_RBBM_PERFCTR_CMP_3_HI 0x00000463
  1308. #define REG_A5XX_RBBM_PERFCTR_RBBM_SEL_0 0x0000046b
  1309. #define REG_A5XX_RBBM_PERFCTR_RBBM_SEL_1 0x0000046c
  1310. #define REG_A5XX_RBBM_PERFCTR_RBBM_SEL_2 0x0000046d
  1311. #define REG_A5XX_RBBM_PERFCTR_RBBM_SEL_3 0x0000046e
  1312. #define REG_A5XX_RBBM_ALWAYSON_COUNTER_LO 0x000004d2
  1313. #define REG_A5XX_RBBM_ALWAYSON_COUNTER_HI 0x000004d3
  1314. #define REG_A5XX_RBBM_STATUS 0x000004f5
  1315. #define A5XX_RBBM_STATUS_GPU_BUSY_IGN_AHB 0x80000000
  1316. #define A5XX_RBBM_STATUS_GPU_BUSY_IGN_AHB_CP 0x40000000
  1317. #define A5XX_RBBM_STATUS_HLSQ_BUSY 0x20000000
  1318. #define A5XX_RBBM_STATUS_VSC_BUSY 0x10000000
  1319. #define A5XX_RBBM_STATUS_TPL1_BUSY 0x08000000
  1320. #define A5XX_RBBM_STATUS_SP_BUSY 0x04000000
  1321. #define A5XX_RBBM_STATUS_UCHE_BUSY 0x02000000
  1322. #define A5XX_RBBM_STATUS_VPC_BUSY 0x01000000
  1323. #define A5XX_RBBM_STATUS_VFDP_BUSY 0x00800000
  1324. #define A5XX_RBBM_STATUS_VFD_BUSY 0x00400000
  1325. #define A5XX_RBBM_STATUS_TESS_BUSY 0x00200000
  1326. #define A5XX_RBBM_STATUS_PC_VSD_BUSY 0x00100000
  1327. #define A5XX_RBBM_STATUS_PC_DCALL_BUSY 0x00080000
  1328. #define A5XX_RBBM_STATUS_GPMU_SLAVE_BUSY 0x00040000
  1329. #define A5XX_RBBM_STATUS_DCOM_BUSY 0x00020000
  1330. #define A5XX_RBBM_STATUS_COM_BUSY 0x00010000
  1331. #define A5XX_RBBM_STATUS_LRZ_BUZY 0x00008000
  1332. #define A5XX_RBBM_STATUS_A2D_DSP_BUSY 0x00004000
  1333. #define A5XX_RBBM_STATUS_CCUFCHE_BUSY 0x00002000
  1334. #define A5XX_RBBM_STATUS_RB_BUSY 0x00001000
  1335. #define A5XX_RBBM_STATUS_RAS_BUSY 0x00000800
  1336. #define A5XX_RBBM_STATUS_TSE_BUSY 0x00000400
  1337. #define A5XX_RBBM_STATUS_VBIF_BUSY 0x00000200
  1338. #define A5XX_RBBM_STATUS_GPU_BUSY_IGN_AHB_HYST 0x00000100
  1339. #define A5XX_RBBM_STATUS_CP_BUSY_IGN_HYST 0x00000080
  1340. #define A5XX_RBBM_STATUS_CP_BUSY 0x00000040
  1341. #define A5XX_RBBM_STATUS_GPMU_MASTER_BUSY 0x00000020
  1342. #define A5XX_RBBM_STATUS_CP_CRASH_BUSY 0x00000010
  1343. #define A5XX_RBBM_STATUS_CP_ETS_BUSY 0x00000008
  1344. #define A5XX_RBBM_STATUS_CP_PFP_BUSY 0x00000004
  1345. #define A5XX_RBBM_STATUS_CP_ME_BUSY 0x00000002
  1346. #define A5XX_RBBM_STATUS_HI_BUSY 0x00000001
  1347. #define REG_A5XX_RBBM_STATUS3 0x00000530
  1348. #define REG_A5XX_RBBM_INT_0_STATUS 0x000004e1
  1349. #define REG_A5XX_RBBM_AHB_ME_SPLIT_STATUS 0x000004f0
  1350. #define REG_A5XX_RBBM_AHB_PFP_SPLIT_STATUS 0x000004f1
  1351. #define REG_A5XX_RBBM_AHB_ETS_SPLIT_STATUS 0x000004f3
  1352. #define REG_A5XX_RBBM_AHB_ERROR_STATUS 0x000004f4
  1353. #define REG_A5XX_RBBM_PERFCTR_CNTL 0x00000464
  1354. #define REG_A5XX_RBBM_PERFCTR_LOAD_CMD0 0x00000465
  1355. #define REG_A5XX_RBBM_PERFCTR_LOAD_CMD1 0x00000466
  1356. #define REG_A5XX_RBBM_PERFCTR_LOAD_CMD2 0x00000467
  1357. #define REG_A5XX_RBBM_PERFCTR_LOAD_CMD3 0x00000468
  1358. #define REG_A5XX_RBBM_PERFCTR_LOAD_VALUE_LO 0x00000469
  1359. #define REG_A5XX_RBBM_PERFCTR_LOAD_VALUE_HI 0x0000046a
  1360. #define REG_A5XX_RBBM_PERFCTR_RBBM_SEL_0 0x0000046b
  1361. #define REG_A5XX_RBBM_PERFCTR_RBBM_SEL_1 0x0000046c
  1362. #define REG_A5XX_RBBM_PERFCTR_RBBM_SEL_2 0x0000046d
  1363. #define REG_A5XX_RBBM_PERFCTR_RBBM_SEL_3 0x0000046e
  1364. #define REG_A5XX_RBBM_PERFCTR_GPU_BUSY_MASKED 0x0000046f
  1365. #define REG_A5XX_RBBM_AHB_ERROR 0x000004ed
  1366. #define REG_A5XX_RBBM_CFG_DBGBUS_EVENT_LOGIC 0x00000504
  1367. #define REG_A5XX_RBBM_CFG_DBGBUS_OVER 0x00000505
  1368. #define REG_A5XX_RBBM_CFG_DBGBUS_COUNT0 0x00000506
  1369. #define REG_A5XX_RBBM_CFG_DBGBUS_COUNT1 0x00000507
  1370. #define REG_A5XX_RBBM_CFG_DBGBUS_COUNT2 0x00000508
  1371. #define REG_A5XX_RBBM_CFG_DBGBUS_COUNT3 0x00000509
  1372. #define REG_A5XX_RBBM_CFG_DBGBUS_COUNT4 0x0000050a
  1373. #define REG_A5XX_RBBM_CFG_DBGBUS_COUNT5 0x0000050b
  1374. #define REG_A5XX_RBBM_CFG_DBGBUS_TRACE_ADDR 0x0000050c
  1375. #define REG_A5XX_RBBM_CFG_DBGBUS_TRACE_BUF0 0x0000050d
  1376. #define REG_A5XX_RBBM_CFG_DBGBUS_TRACE_BUF1 0x0000050e
  1377. #define REG_A5XX_RBBM_CFG_DBGBUS_TRACE_BUF2 0x0000050f
  1378. #define REG_A5XX_RBBM_CFG_DBGBUS_TRACE_BUF3 0x00000510
  1379. #define REG_A5XX_RBBM_CFG_DBGBUS_TRACE_BUF4 0x00000511
  1380. #define REG_A5XX_RBBM_CFG_DBGBUS_MISR0 0x00000512
  1381. #define REG_A5XX_RBBM_CFG_DBGBUS_MISR1 0x00000513
  1382. #define REG_A5XX_RBBM_ISDB_CNT 0x00000533
  1383. #define REG_A5XX_RBBM_SECVID_TRUST_CONFIG 0x0000f000
  1384. #define REG_A5XX_RBBM_SECVID_TRUST_CNTL 0x0000f400
  1385. #define REG_A5XX_RBBM_SECVID_TSB_TRUSTED_BASE_LO 0x0000f800
  1386. #define REG_A5XX_RBBM_SECVID_TSB_TRUSTED_BASE_HI 0x0000f801
  1387. #define REG_A5XX_RBBM_SECVID_TSB_TRUSTED_SIZE 0x0000f802
  1388. #define REG_A5XX_RBBM_SECVID_TSB_CNTL 0x0000f803
  1389. #define REG_A5XX_RBBM_SECVID_TSB_COMP_STATUS_LO 0x0000f804
  1390. #define REG_A5XX_RBBM_SECVID_TSB_COMP_STATUS_HI 0x0000f805
  1391. #define REG_A5XX_RBBM_SECVID_TSB_UCHE_STATUS_LO 0x0000f806
  1392. #define REG_A5XX_RBBM_SECVID_TSB_UCHE_STATUS_HI 0x0000f807
  1393. #define REG_A5XX_RBBM_SECVID_TSB_ADDR_MODE_CNTL 0x0000f810
  1394. #define REG_A5XX_VSC_BIN_SIZE 0x00000bc2
  1395. #define A5XX_VSC_BIN_SIZE_WIDTH__MASK 0x000000ff
  1396. #define A5XX_VSC_BIN_SIZE_WIDTH__SHIFT 0
  1397. static inline uint32_t A5XX_VSC_BIN_SIZE_WIDTH(uint32_t val)
  1398. {
  1399. return ((val >> 5) << A5XX_VSC_BIN_SIZE_WIDTH__SHIFT) & A5XX_VSC_BIN_SIZE_WIDTH__MASK;
  1400. }
  1401. #define A5XX_VSC_BIN_SIZE_HEIGHT__MASK 0x0001fe00
  1402. #define A5XX_VSC_BIN_SIZE_HEIGHT__SHIFT 9
  1403. static inline uint32_t A5XX_VSC_BIN_SIZE_HEIGHT(uint32_t val)
  1404. {
  1405. return ((val >> 5) << A5XX_VSC_BIN_SIZE_HEIGHT__SHIFT) & A5XX_VSC_BIN_SIZE_HEIGHT__MASK;
  1406. }
  1407. #define REG_A5XX_VSC_SIZE_ADDRESS_LO 0x00000bc3
  1408. #define REG_A5XX_VSC_SIZE_ADDRESS_HI 0x00000bc4
  1409. #define REG_A5XX_UNKNOWN_0BC5 0x00000bc5
  1410. #define REG_A5XX_UNKNOWN_0BC6 0x00000bc6
  1411. static inline uint32_t REG_A5XX_VSC_PIPE_CONFIG(uint32_t i0) { return 0x00000bd0 + 0x1*i0; }
  1412. static inline uint32_t REG_A5XX_VSC_PIPE_CONFIG_REG(uint32_t i0) { return 0x00000bd0 + 0x1*i0; }
  1413. #define A5XX_VSC_PIPE_CONFIG_REG_X__MASK 0x000003ff
  1414. #define A5XX_VSC_PIPE_CONFIG_REG_X__SHIFT 0
  1415. static inline uint32_t A5XX_VSC_PIPE_CONFIG_REG_X(uint32_t val)
  1416. {
  1417. return ((val) << A5XX_VSC_PIPE_CONFIG_REG_X__SHIFT) & A5XX_VSC_PIPE_CONFIG_REG_X__MASK;
  1418. }
  1419. #define A5XX_VSC_PIPE_CONFIG_REG_Y__MASK 0x000ffc00
  1420. #define A5XX_VSC_PIPE_CONFIG_REG_Y__SHIFT 10
  1421. static inline uint32_t A5XX_VSC_PIPE_CONFIG_REG_Y(uint32_t val)
  1422. {
  1423. return ((val) << A5XX_VSC_PIPE_CONFIG_REG_Y__SHIFT) & A5XX_VSC_PIPE_CONFIG_REG_Y__MASK;
  1424. }
  1425. #define A5XX_VSC_PIPE_CONFIG_REG_W__MASK 0x00f00000
  1426. #define A5XX_VSC_PIPE_CONFIG_REG_W__SHIFT 20
  1427. static inline uint32_t A5XX_VSC_PIPE_CONFIG_REG_W(uint32_t val)
  1428. {
  1429. return ((val) << A5XX_VSC_PIPE_CONFIG_REG_W__SHIFT) & A5XX_VSC_PIPE_CONFIG_REG_W__MASK;
  1430. }
  1431. #define A5XX_VSC_PIPE_CONFIG_REG_H__MASK 0x0f000000
  1432. #define A5XX_VSC_PIPE_CONFIG_REG_H__SHIFT 24
  1433. static inline uint32_t A5XX_VSC_PIPE_CONFIG_REG_H(uint32_t val)
  1434. {
  1435. return ((val) << A5XX_VSC_PIPE_CONFIG_REG_H__SHIFT) & A5XX_VSC_PIPE_CONFIG_REG_H__MASK;
  1436. }
  1437. static inline uint32_t REG_A5XX_VSC_PIPE_DATA_ADDRESS(uint32_t i0) { return 0x00000be0 + 0x2*i0; }
  1438. static inline uint32_t REG_A5XX_VSC_PIPE_DATA_ADDRESS_LO(uint32_t i0) { return 0x00000be0 + 0x2*i0; }
  1439. static inline uint32_t REG_A5XX_VSC_PIPE_DATA_ADDRESS_HI(uint32_t i0) { return 0x00000be1 + 0x2*i0; }
  1440. static inline uint32_t REG_A5XX_VSC_PIPE_DATA_LENGTH(uint32_t i0) { return 0x00000c00 + 0x1*i0; }
  1441. static inline uint32_t REG_A5XX_VSC_PIPE_DATA_LENGTH_REG(uint32_t i0) { return 0x00000c00 + 0x1*i0; }
  1442. #define REG_A5XX_VSC_PERFCTR_VSC_SEL_0 0x00000c60
  1443. #define REG_A5XX_VSC_PERFCTR_VSC_SEL_1 0x00000c61
  1444. #define REG_A5XX_VSC_RESOLVE_CNTL 0x00000cdd
  1445. #define A5XX_VSC_RESOLVE_CNTL_WINDOW_OFFSET_DISABLE 0x80000000
  1446. #define A5XX_VSC_RESOLVE_CNTL_X__MASK 0x00007fff
  1447. #define A5XX_VSC_RESOLVE_CNTL_X__SHIFT 0
  1448. static inline uint32_t A5XX_VSC_RESOLVE_CNTL_X(uint32_t val)
  1449. {
  1450. return ((val) << A5XX_VSC_RESOLVE_CNTL_X__SHIFT) & A5XX_VSC_RESOLVE_CNTL_X__MASK;
  1451. }
  1452. #define A5XX_VSC_RESOLVE_CNTL_Y__MASK 0x7fff0000
  1453. #define A5XX_VSC_RESOLVE_CNTL_Y__SHIFT 16
  1454. static inline uint32_t A5XX_VSC_RESOLVE_CNTL_Y(uint32_t val)
  1455. {
  1456. return ((val) << A5XX_VSC_RESOLVE_CNTL_Y__SHIFT) & A5XX_VSC_RESOLVE_CNTL_Y__MASK;
  1457. }
  1458. #define REG_A5XX_GRAS_ADDR_MODE_CNTL 0x00000c81
  1459. #define REG_A5XX_GRAS_PERFCTR_TSE_SEL_0 0x00000c90
  1460. #define REG_A5XX_GRAS_PERFCTR_TSE_SEL_1 0x00000c91
  1461. #define REG_A5XX_GRAS_PERFCTR_TSE_SEL_2 0x00000c92
  1462. #define REG_A5XX_GRAS_PERFCTR_TSE_SEL_3 0x00000c93
  1463. #define REG_A5XX_GRAS_PERFCTR_RAS_SEL_0 0x00000c94
  1464. #define REG_A5XX_GRAS_PERFCTR_RAS_SEL_1 0x00000c95
  1465. #define REG_A5XX_GRAS_PERFCTR_RAS_SEL_2 0x00000c96
  1466. #define REG_A5XX_GRAS_PERFCTR_RAS_SEL_3 0x00000c97
  1467. #define REG_A5XX_GRAS_PERFCTR_LRZ_SEL_0 0x00000c98
  1468. #define REG_A5XX_GRAS_PERFCTR_LRZ_SEL_1 0x00000c99
  1469. #define REG_A5XX_GRAS_PERFCTR_LRZ_SEL_2 0x00000c9a
  1470. #define REG_A5XX_GRAS_PERFCTR_LRZ_SEL_3 0x00000c9b
  1471. #define REG_A5XX_RB_DBG_ECO_CNTL 0x00000cc4
  1472. #define REG_A5XX_RB_ADDR_MODE_CNTL 0x00000cc5
  1473. #define REG_A5XX_RB_MODE_CNTL 0x00000cc6
  1474. #define REG_A5XX_RB_CCU_CNTL 0x00000cc7
  1475. #define REG_A5XX_RB_PERFCTR_RB_SEL_0 0x00000cd0
  1476. #define REG_A5XX_RB_PERFCTR_RB_SEL_1 0x00000cd1
  1477. #define REG_A5XX_RB_PERFCTR_RB_SEL_2 0x00000cd2
  1478. #define REG_A5XX_RB_PERFCTR_RB_SEL_3 0x00000cd3
  1479. #define REG_A5XX_RB_PERFCTR_RB_SEL_4 0x00000cd4
  1480. #define REG_A5XX_RB_PERFCTR_RB_SEL_5 0x00000cd5
  1481. #define REG_A5XX_RB_PERFCTR_RB_SEL_6 0x00000cd6
  1482. #define REG_A5XX_RB_PERFCTR_RB_SEL_7 0x00000cd7
  1483. #define REG_A5XX_RB_PERFCTR_CCU_SEL_0 0x00000cd8
  1484. #define REG_A5XX_RB_PERFCTR_CCU_SEL_1 0x00000cd9
  1485. #define REG_A5XX_RB_PERFCTR_CCU_SEL_2 0x00000cda
  1486. #define REG_A5XX_RB_PERFCTR_CCU_SEL_3 0x00000cdb
  1487. #define REG_A5XX_RB_POWERCTR_RB_SEL_0 0x00000ce0
  1488. #define REG_A5XX_RB_POWERCTR_RB_SEL_1 0x00000ce1
  1489. #define REG_A5XX_RB_POWERCTR_RB_SEL_2 0x00000ce2
  1490. #define REG_A5XX_RB_POWERCTR_RB_SEL_3 0x00000ce3
  1491. #define REG_A5XX_RB_POWERCTR_CCU_SEL_0 0x00000ce4
  1492. #define REG_A5XX_RB_POWERCTR_CCU_SEL_1 0x00000ce5
  1493. #define REG_A5XX_RB_PERFCTR_CMP_SEL_0 0x00000cec
  1494. #define REG_A5XX_RB_PERFCTR_CMP_SEL_1 0x00000ced
  1495. #define REG_A5XX_RB_PERFCTR_CMP_SEL_2 0x00000cee
  1496. #define REG_A5XX_RB_PERFCTR_CMP_SEL_3 0x00000cef
  1497. #define REG_A5XX_PC_DBG_ECO_CNTL 0x00000d00
  1498. #define A5XX_PC_DBG_ECO_CNTL_TWOPASSUSEWFI 0x00000100
  1499. #define REG_A5XX_PC_ADDR_MODE_CNTL 0x00000d01
  1500. #define REG_A5XX_PC_MODE_CNTL 0x00000d02
  1501. #define REG_A5XX_UNKNOWN_0D08 0x00000d08
  1502. #define REG_A5XX_UNKNOWN_0D09 0x00000d09
  1503. #define REG_A5XX_PC_PERFCTR_PC_SEL_0 0x00000d10
  1504. #define REG_A5XX_PC_PERFCTR_PC_SEL_1 0x00000d11
  1505. #define REG_A5XX_PC_PERFCTR_PC_SEL_2 0x00000d12
  1506. #define REG_A5XX_PC_PERFCTR_PC_SEL_3 0x00000d13
  1507. #define REG_A5XX_PC_PERFCTR_PC_SEL_4 0x00000d14
  1508. #define REG_A5XX_PC_PERFCTR_PC_SEL_5 0x00000d15
  1509. #define REG_A5XX_PC_PERFCTR_PC_SEL_6 0x00000d16
  1510. #define REG_A5XX_PC_PERFCTR_PC_SEL_7 0x00000d17
  1511. #define REG_A5XX_HLSQ_TIMEOUT_THRESHOLD_0 0x00000e00
  1512. #define REG_A5XX_HLSQ_TIMEOUT_THRESHOLD_1 0x00000e01
  1513. #define REG_A5XX_HLSQ_ADDR_MODE_CNTL 0x00000e05
  1514. #define REG_A5XX_HLSQ_MODE_CNTL 0x00000e06
  1515. #define REG_A5XX_HLSQ_PERFCTR_HLSQ_SEL_0 0x00000e10
  1516. #define REG_A5XX_HLSQ_PERFCTR_HLSQ_SEL_1 0x00000e11
  1517. #define REG_A5XX_HLSQ_PERFCTR_HLSQ_SEL_2 0x00000e12
  1518. #define REG_A5XX_HLSQ_PERFCTR_HLSQ_SEL_3 0x00000e13
  1519. #define REG_A5XX_HLSQ_PERFCTR_HLSQ_SEL_4 0x00000e14
  1520. #define REG_A5XX_HLSQ_PERFCTR_HLSQ_SEL_5 0x00000e15
  1521. #define REG_A5XX_HLSQ_PERFCTR_HLSQ_SEL_6 0x00000e16
  1522. #define REG_A5XX_HLSQ_PERFCTR_HLSQ_SEL_7 0x00000e17
  1523. #define REG_A5XX_HLSQ_SPTP_RDSEL 0x00000f08
  1524. #define REG_A5XX_HLSQ_DBG_READ_SEL 0x0000bc00
  1525. #define REG_A5XX_HLSQ_DBG_AHB_READ_APERTURE 0x0000a000
  1526. #define REG_A5XX_VFD_ADDR_MODE_CNTL 0x00000e41
  1527. #define REG_A5XX_VFD_MODE_CNTL 0x00000e42
  1528. #define REG_A5XX_VFD_PERFCTR_VFD_SEL_0 0x00000e50
  1529. #define REG_A5XX_VFD_PERFCTR_VFD_SEL_1 0x00000e51
  1530. #define REG_A5XX_VFD_PERFCTR_VFD_SEL_2 0x00000e52
  1531. #define REG_A5XX_VFD_PERFCTR_VFD_SEL_3 0x00000e53
  1532. #define REG_A5XX_VFD_PERFCTR_VFD_SEL_4 0x00000e54
  1533. #define REG_A5XX_VFD_PERFCTR_VFD_SEL_5 0x00000e55
  1534. #define REG_A5XX_VFD_PERFCTR_VFD_SEL_6 0x00000e56
  1535. #define REG_A5XX_VFD_PERFCTR_VFD_SEL_7 0x00000e57
  1536. #define REG_A5XX_VPC_DBG_ECO_CNTL 0x00000e60
  1537. #define REG_A5XX_VPC_ADDR_MODE_CNTL 0x00000e61
  1538. #define REG_A5XX_VPC_MODE_CNTL 0x00000e62
  1539. #define A5XX_VPC_MODE_CNTL_BINNING_PASS 0x00000001
  1540. #define REG_A5XX_VPC_PERFCTR_VPC_SEL_0 0x00000e64
  1541. #define REG_A5XX_VPC_PERFCTR_VPC_SEL_1 0x00000e65
  1542. #define REG_A5XX_VPC_PERFCTR_VPC_SEL_2 0x00000e66
  1543. #define REG_A5XX_VPC_PERFCTR_VPC_SEL_3 0x00000e67
  1544. #define REG_A5XX_UCHE_ADDR_MODE_CNTL 0x00000e80
  1545. #define REG_A5XX_UCHE_SVM_CNTL 0x00000e82
  1546. #define REG_A5XX_UCHE_WRITE_THRU_BASE_LO 0x00000e87
  1547. #define REG_A5XX_UCHE_WRITE_THRU_BASE_HI 0x00000e88
  1548. #define REG_A5XX_UCHE_TRAP_BASE_LO 0x00000e89
  1549. #define REG_A5XX_UCHE_TRAP_BASE_HI 0x00000e8a
  1550. #define REG_A5XX_UCHE_GMEM_RANGE_MIN_LO 0x00000e8b
  1551. #define REG_A5XX_UCHE_GMEM_RANGE_MIN_HI 0x00000e8c
  1552. #define REG_A5XX_UCHE_GMEM_RANGE_MAX_LO 0x00000e8d
  1553. #define REG_A5XX_UCHE_GMEM_RANGE_MAX_HI 0x00000e8e
  1554. #define REG_A5XX_UCHE_DBG_ECO_CNTL_2 0x00000e8f
  1555. #define REG_A5XX_UCHE_DBG_ECO_CNTL 0x00000e90
  1556. #define REG_A5XX_UCHE_CACHE_INVALIDATE_MIN_LO 0x00000e91
  1557. #define REG_A5XX_UCHE_CACHE_INVALIDATE_MIN_HI 0x00000e92
  1558. #define REG_A5XX_UCHE_CACHE_INVALIDATE_MAX_LO 0x00000e93
  1559. #define REG_A5XX_UCHE_CACHE_INVALIDATE_MAX_HI 0x00000e94
  1560. #define REG_A5XX_UCHE_CACHE_INVALIDATE 0x00000e95
  1561. #define REG_A5XX_UCHE_CACHE_WAYS 0x00000e96
  1562. #define REG_A5XX_UCHE_PERFCTR_UCHE_SEL_0 0x00000ea0
  1563. #define REG_A5XX_UCHE_PERFCTR_UCHE_SEL_1 0x00000ea1
  1564. #define REG_A5XX_UCHE_PERFCTR_UCHE_SEL_2 0x00000ea2
  1565. #define REG_A5XX_UCHE_PERFCTR_UCHE_SEL_3 0x00000ea3
  1566. #define REG_A5XX_UCHE_PERFCTR_UCHE_SEL_4 0x00000ea4
  1567. #define REG_A5XX_UCHE_PERFCTR_UCHE_SEL_5 0x00000ea5
  1568. #define REG_A5XX_UCHE_PERFCTR_UCHE_SEL_6 0x00000ea6
  1569. #define REG_A5XX_UCHE_PERFCTR_UCHE_SEL_7 0x00000ea7
  1570. #define REG_A5XX_UCHE_POWERCTR_UCHE_SEL_0 0x00000ea8
  1571. #define REG_A5XX_UCHE_POWERCTR_UCHE_SEL_1 0x00000ea9
  1572. #define REG_A5XX_UCHE_POWERCTR_UCHE_SEL_2 0x00000eaa
  1573. #define REG_A5XX_UCHE_POWERCTR_UCHE_SEL_3 0x00000eab
  1574. #define REG_A5XX_UCHE_TRAP_LOG_LO 0x00000eb1
  1575. #define REG_A5XX_UCHE_TRAP_LOG_HI 0x00000eb2
  1576. #define REG_A5XX_SP_DBG_ECO_CNTL 0x00000ec0
  1577. #define REG_A5XX_SP_ADDR_MODE_CNTL 0x00000ec1
  1578. #define REG_A5XX_SP_MODE_CNTL 0x00000ec2
  1579. #define REG_A5XX_SP_PERFCTR_SP_SEL_0 0x00000ed0
  1580. #define REG_A5XX_SP_PERFCTR_SP_SEL_1 0x00000ed1
  1581. #define REG_A5XX_SP_PERFCTR_SP_SEL_2 0x00000ed2
  1582. #define REG_A5XX_SP_PERFCTR_SP_SEL_3 0x00000ed3
  1583. #define REG_A5XX_SP_PERFCTR_SP_SEL_4 0x00000ed4
  1584. #define REG_A5XX_SP_PERFCTR_SP_SEL_5 0x00000ed5
  1585. #define REG_A5XX_SP_PERFCTR_SP_SEL_6 0x00000ed6
  1586. #define REG_A5XX_SP_PERFCTR_SP_SEL_7 0x00000ed7
  1587. #define REG_A5XX_SP_PERFCTR_SP_SEL_8 0x00000ed8
  1588. #define REG_A5XX_SP_PERFCTR_SP_SEL_9 0x00000ed9
  1589. #define REG_A5XX_SP_PERFCTR_SP_SEL_10 0x00000eda
  1590. #define REG_A5XX_SP_PERFCTR_SP_SEL_11 0x00000edb
  1591. #define REG_A5XX_SP_POWERCTR_SP_SEL_0 0x00000edc
  1592. #define REG_A5XX_SP_POWERCTR_SP_SEL_1 0x00000edd
  1593. #define REG_A5XX_SP_POWERCTR_SP_SEL_2 0x00000ede
  1594. #define REG_A5XX_SP_POWERCTR_SP_SEL_3 0x00000edf
  1595. #define REG_A5XX_TPL1_ADDR_MODE_CNTL 0x00000f01
  1596. #define REG_A5XX_TPL1_MODE_CNTL 0x00000f02
  1597. #define REG_A5XX_TPL1_PERFCTR_TP_SEL_0 0x00000f10
  1598. #define REG_A5XX_TPL1_PERFCTR_TP_SEL_1 0x00000f11
  1599. #define REG_A5XX_TPL1_PERFCTR_TP_SEL_2 0x00000f12
  1600. #define REG_A5XX_TPL1_PERFCTR_TP_SEL_3 0x00000f13
  1601. #define REG_A5XX_TPL1_PERFCTR_TP_SEL_4 0x00000f14
  1602. #define REG_A5XX_TPL1_PERFCTR_TP_SEL_5 0x00000f15
  1603. #define REG_A5XX_TPL1_PERFCTR_TP_SEL_6 0x00000f16
  1604. #define REG_A5XX_TPL1_PERFCTR_TP_SEL_7 0x00000f17
  1605. #define REG_A5XX_TPL1_POWERCTR_TP_SEL_0 0x00000f18
  1606. #define REG_A5XX_TPL1_POWERCTR_TP_SEL_1 0x00000f19
  1607. #define REG_A5XX_TPL1_POWERCTR_TP_SEL_2 0x00000f1a
  1608. #define REG_A5XX_TPL1_POWERCTR_TP_SEL_3 0x00000f1b
  1609. #define REG_A5XX_VBIF_VERSION 0x00003000
  1610. #define REG_A5XX_VBIF_CLKON 0x00003001
  1611. #define REG_A5XX_VBIF_ABIT_SORT 0x00003028
  1612. #define REG_A5XX_VBIF_ABIT_SORT_CONF 0x00003029
  1613. #define REG_A5XX_VBIF_ROUND_ROBIN_QOS_ARB 0x00003049
  1614. #define REG_A5XX_VBIF_GATE_OFF_WRREQ_EN 0x0000302a
  1615. #define REG_A5XX_VBIF_IN_RD_LIM_CONF0 0x0000302c
  1616. #define REG_A5XX_VBIF_IN_RD_LIM_CONF1 0x0000302d
  1617. #define REG_A5XX_VBIF_XIN_HALT_CTRL0 0x00003080
  1618. #define REG_A5XX_VBIF_XIN_HALT_CTRL1 0x00003081
  1619. #define REG_A5XX_VBIF_TEST_BUS_OUT_CTRL 0x00003084
  1620. #define REG_A5XX_VBIF_TEST_BUS1_CTRL0 0x00003085
  1621. #define REG_A5XX_VBIF_TEST_BUS1_CTRL1 0x00003086
  1622. #define REG_A5XX_VBIF_TEST_BUS2_CTRL0 0x00003087
  1623. #define REG_A5XX_VBIF_TEST_BUS2_CTRL1 0x00003088
  1624. #define REG_A5XX_VBIF_TEST_BUS_OUT 0x0000308c
  1625. #define REG_A5XX_VBIF_PERF_CNT_EN0 0x000030c0
  1626. #define REG_A5XX_VBIF_PERF_CNT_EN1 0x000030c1
  1627. #define REG_A5XX_VBIF_PERF_CNT_EN2 0x000030c2
  1628. #define REG_A5XX_VBIF_PERF_CNT_EN3 0x000030c3
  1629. #define REG_A5XX_VBIF_PERF_CNT_SEL0 0x000030d0
  1630. #define REG_A5XX_VBIF_PERF_CNT_SEL1 0x000030d1
  1631. #define REG_A5XX_VBIF_PERF_CNT_SEL2 0x000030d2
  1632. #define REG_A5XX_VBIF_PERF_CNT_SEL3 0x000030d3
  1633. #define REG_A5XX_VBIF_PERF_CNT_LOW0 0x000030d8
  1634. #define REG_A5XX_VBIF_PERF_CNT_LOW1 0x000030d9
  1635. #define REG_A5XX_VBIF_PERF_CNT_LOW2 0x000030da
  1636. #define REG_A5XX_VBIF_PERF_CNT_LOW3 0x000030db
  1637. #define REG_A5XX_VBIF_PERF_CNT_HIGH0 0x000030e0
  1638. #define REG_A5XX_VBIF_PERF_CNT_HIGH1 0x000030e1
  1639. #define REG_A5XX_VBIF_PERF_CNT_HIGH2 0x000030e2
  1640. #define REG_A5XX_VBIF_PERF_CNT_HIGH3 0x000030e3
  1641. #define REG_A5XX_VBIF_PERF_PWR_CNT_EN0 0x00003100
  1642. #define REG_A5XX_VBIF_PERF_PWR_CNT_EN1 0x00003101
  1643. #define REG_A5XX_VBIF_PERF_PWR_CNT_EN2 0x00003102
  1644. #define REG_A5XX_VBIF_PERF_PWR_CNT_LOW0 0x00003110
  1645. #define REG_A5XX_VBIF_PERF_PWR_CNT_LOW1 0x00003111
  1646. #define REG_A5XX_VBIF_PERF_PWR_CNT_LOW2 0x00003112
  1647. #define REG_A5XX_VBIF_PERF_PWR_CNT_HIGH0 0x00003118
  1648. #define REG_A5XX_VBIF_PERF_PWR_CNT_HIGH1 0x00003119
  1649. #define REG_A5XX_VBIF_PERF_PWR_CNT_HIGH2 0x0000311a
  1650. #define REG_A5XX_GPMU_INST_RAM_BASE 0x00008800
  1651. #define REG_A5XX_GPMU_DATA_RAM_BASE 0x00009800
  1652. #define REG_A5XX_GPMU_SP_POWER_CNTL 0x0000a881
  1653. #define REG_A5XX_GPMU_RBCCU_CLOCK_CNTL 0x0000a886
  1654. #define REG_A5XX_GPMU_RBCCU_POWER_CNTL 0x0000a887
  1655. #define REG_A5XX_GPMU_SP_PWR_CLK_STATUS 0x0000a88b
  1656. #define A5XX_GPMU_SP_PWR_CLK_STATUS_PWR_ON 0x00100000
  1657. #define REG_A5XX_GPMU_RBCCU_PWR_CLK_STATUS 0x0000a88d
  1658. #define A5XX_GPMU_RBCCU_PWR_CLK_STATUS_PWR_ON 0x00100000
  1659. #define REG_A5XX_GPMU_PWR_COL_STAGGER_DELAY 0x0000a891
  1660. #define REG_A5XX_GPMU_PWR_COL_INTER_FRAME_CTRL 0x0000a892
  1661. #define REG_A5XX_GPMU_PWR_COL_INTER_FRAME_HYST 0x0000a893
  1662. #define REG_A5XX_GPMU_PWR_COL_BINNING_CTRL 0x0000a894
  1663. #define REG_A5XX_GPMU_CLOCK_THROTTLE_CTRL 0x0000a8a3
  1664. #define REG_A5XX_GPMU_WFI_CONFIG 0x0000a8c1
  1665. #define REG_A5XX_GPMU_RBBM_INTR_INFO 0x0000a8d6
  1666. #define REG_A5XX_GPMU_CM3_SYSRESET 0x0000a8d8
  1667. #define REG_A5XX_GPMU_GENERAL_0 0x0000a8e0
  1668. #define REG_A5XX_GPMU_GENERAL_1 0x0000a8e1
  1669. #define REG_A5XX_SP_POWER_COUNTER_0_LO 0x0000a840
  1670. #define REG_A5XX_SP_POWER_COUNTER_0_HI 0x0000a841
  1671. #define REG_A5XX_SP_POWER_COUNTER_1_LO 0x0000a842
  1672. #define REG_A5XX_SP_POWER_COUNTER_1_HI 0x0000a843
  1673. #define REG_A5XX_SP_POWER_COUNTER_2_LO 0x0000a844
  1674. #define REG_A5XX_SP_POWER_COUNTER_2_HI 0x0000a845
  1675. #define REG_A5XX_SP_POWER_COUNTER_3_LO 0x0000a846
  1676. #define REG_A5XX_SP_POWER_COUNTER_3_HI 0x0000a847
  1677. #define REG_A5XX_TP_POWER_COUNTER_0_LO 0x0000a848
  1678. #define REG_A5XX_TP_POWER_COUNTER_0_HI 0x0000a849
  1679. #define REG_A5XX_TP_POWER_COUNTER_1_LO 0x0000a84a
  1680. #define REG_A5XX_TP_POWER_COUNTER_1_HI 0x0000a84b
  1681. #define REG_A5XX_TP_POWER_COUNTER_2_LO 0x0000a84c
  1682. #define REG_A5XX_TP_POWER_COUNTER_2_HI 0x0000a84d
  1683. #define REG_A5XX_TP_POWER_COUNTER_3_LO 0x0000a84e
  1684. #define REG_A5XX_TP_POWER_COUNTER_3_HI 0x0000a84f
  1685. #define REG_A5XX_RB_POWER_COUNTER_0_LO 0x0000a850
  1686. #define REG_A5XX_RB_POWER_COUNTER_0_HI 0x0000a851
  1687. #define REG_A5XX_RB_POWER_COUNTER_1_LO 0x0000a852
  1688. #define REG_A5XX_RB_POWER_COUNTER_1_HI 0x0000a853
  1689. #define REG_A5XX_RB_POWER_COUNTER_2_LO 0x0000a854
  1690. #define REG_A5XX_RB_POWER_COUNTER_2_HI 0x0000a855
  1691. #define REG_A5XX_RB_POWER_COUNTER_3_LO 0x0000a856
  1692. #define REG_A5XX_RB_POWER_COUNTER_3_HI 0x0000a857
  1693. #define REG_A5XX_CCU_POWER_COUNTER_0_LO 0x0000a858
  1694. #define REG_A5XX_CCU_POWER_COUNTER_0_HI 0x0000a859
  1695. #define REG_A5XX_CCU_POWER_COUNTER_1_LO 0x0000a85a
  1696. #define REG_A5XX_CCU_POWER_COUNTER_1_HI 0x0000a85b
  1697. #define REG_A5XX_UCHE_POWER_COUNTER_0_LO 0x0000a85c
  1698. #define REG_A5XX_UCHE_POWER_COUNTER_0_HI 0x0000a85d
  1699. #define REG_A5XX_UCHE_POWER_COUNTER_1_LO 0x0000a85e
  1700. #define REG_A5XX_UCHE_POWER_COUNTER_1_HI 0x0000a85f
  1701. #define REG_A5XX_UCHE_POWER_COUNTER_2_LO 0x0000a860
  1702. #define REG_A5XX_UCHE_POWER_COUNTER_2_HI 0x0000a861
  1703. #define REG_A5XX_UCHE_POWER_COUNTER_3_LO 0x0000a862
  1704. #define REG_A5XX_UCHE_POWER_COUNTER_3_HI 0x0000a863
  1705. #define REG_A5XX_CP_POWER_COUNTER_0_LO 0x0000a864
  1706. #define REG_A5XX_CP_POWER_COUNTER_0_HI 0x0000a865
  1707. #define REG_A5XX_CP_POWER_COUNTER_1_LO 0x0000a866
  1708. #define REG_A5XX_CP_POWER_COUNTER_1_HI 0x0000a867
  1709. #define REG_A5XX_CP_POWER_COUNTER_2_LO 0x0000a868
  1710. #define REG_A5XX_CP_POWER_COUNTER_2_HI 0x0000a869
  1711. #define REG_A5XX_CP_POWER_COUNTER_3_LO 0x0000a86a
  1712. #define REG_A5XX_CP_POWER_COUNTER_3_HI 0x0000a86b
  1713. #define REG_A5XX_GPMU_POWER_COUNTER_0_LO 0x0000a86c
  1714. #define REG_A5XX_GPMU_POWER_COUNTER_0_HI 0x0000a86d
  1715. #define REG_A5XX_GPMU_POWER_COUNTER_1_LO 0x0000a86e
  1716. #define REG_A5XX_GPMU_POWER_COUNTER_1_HI 0x0000a86f
  1717. #define REG_A5XX_GPMU_POWER_COUNTER_2_LO 0x0000a870
  1718. #define REG_A5XX_GPMU_POWER_COUNTER_2_HI 0x0000a871
  1719. #define REG_A5XX_GPMU_POWER_COUNTER_3_LO 0x0000a872
  1720. #define REG_A5XX_GPMU_POWER_COUNTER_3_HI 0x0000a873
  1721. #define REG_A5XX_GPMU_POWER_COUNTER_4_LO 0x0000a874
  1722. #define REG_A5XX_GPMU_POWER_COUNTER_4_HI 0x0000a875
  1723. #define REG_A5XX_GPMU_POWER_COUNTER_5_LO 0x0000a876
  1724. #define REG_A5XX_GPMU_POWER_COUNTER_5_HI 0x0000a877
  1725. #define REG_A5XX_GPMU_POWER_COUNTER_ENABLE 0x0000a878
  1726. #define REG_A5XX_GPMU_ALWAYS_ON_COUNTER_LO 0x0000a879
  1727. #define REG_A5XX_GPMU_ALWAYS_ON_COUNTER_HI 0x0000a87a
  1728. #define REG_A5XX_GPMU_ALWAYS_ON_COUNTER_RESET 0x0000a87b
  1729. #define REG_A5XX_GPMU_POWER_COUNTER_SELECT_0 0x0000a87c
  1730. #define REG_A5XX_GPMU_POWER_COUNTER_SELECT_1 0x0000a87d
  1731. #define REG_A5XX_GPMU_CLOCK_THROTTLE_CTRL 0x0000a8a3
  1732. #define REG_A5XX_GPMU_THROTTLE_UNMASK_FORCE_CTRL 0x0000a8a8
  1733. #define REG_A5XX_GPMU_TEMP_SENSOR_ID 0x0000ac00
  1734. #define REG_A5XX_GPMU_TEMP_SENSOR_CONFIG 0x0000ac01
  1735. #define REG_A5XX_GPMU_TEMP_VAL 0x0000ac02
  1736. #define REG_A5XX_GPMU_DELTA_TEMP_THRESHOLD 0x0000ac03
  1737. #define REG_A5XX_GPMU_TEMP_THRESHOLD_INTR_STATUS 0x0000ac05
  1738. #define REG_A5XX_GPMU_TEMP_THRESHOLD_INTR_EN_MASK 0x0000ac06
  1739. #define REG_A5XX_GPMU_LEAKAGE_TEMP_COEFF_0_1 0x0000ac40
  1740. #define REG_A5XX_GPMU_LEAKAGE_TEMP_COEFF_2_3 0x0000ac41
  1741. #define REG_A5XX_GPMU_LEAKAGE_VTG_COEFF_0_1 0x0000ac42
  1742. #define REG_A5XX_GPMU_LEAKAGE_VTG_COEFF_2_3 0x0000ac43
  1743. #define REG_A5XX_GPMU_BASE_LEAKAGE 0x0000ac46
  1744. #define REG_A5XX_GPMU_GPMU_VOLTAGE 0x0000ac60
  1745. #define REG_A5XX_GPMU_GPMU_VOLTAGE_INTR_STATUS 0x0000ac61
  1746. #define REG_A5XX_GPMU_GPMU_VOLTAGE_INTR_EN_MASK 0x0000ac62
  1747. #define REG_A5XX_GPMU_GPMU_PWR_THRESHOLD 0x0000ac80
  1748. #define REG_A5XX_GPMU_GPMU_LLM_GLM_SLEEP_CTRL 0x0000acc4
  1749. #define REG_A5XX_GPMU_GPMU_LLM_GLM_SLEEP_STATUS 0x0000acc5
  1750. #define REG_A5XX_GDPM_CONFIG1 0x0000b80c
  1751. #define REG_A5XX_GDPM_CONFIG2 0x0000b80d
  1752. #define REG_A5XX_GDPM_INT_EN 0x0000b80f
  1753. #define REG_A5XX_GDPM_INT_MASK 0x0000b811
  1754. #define REG_A5XX_GPMU_BEC_ENABLE 0x0000b9a0
  1755. #define REG_A5XX_GPU_CS_SENSOR_GENERAL_STATUS 0x0000c41a
  1756. #define REG_A5XX_GPU_CS_AMP_CALIBRATION_STATUS1_0 0x0000c41d
  1757. #define REG_A5XX_GPU_CS_AMP_CALIBRATION_STATUS1_2 0x0000c41f
  1758. #define REG_A5XX_GPU_CS_AMP_CALIBRATION_STATUS1_4 0x0000c421
  1759. #define REG_A5XX_GPU_CS_ENABLE_REG 0x0000c520
  1760. #define REG_A5XX_GPU_CS_AMP_CALIBRATION_CONTROL1 0x0000c557
  1761. #define REG_A5XX_GRAS_CL_CNTL 0x0000e000
  1762. #define REG_A5XX_UNKNOWN_E001 0x0000e001
  1763. #define REG_A5XX_UNKNOWN_E004 0x0000e004
  1764. #define REG_A5XX_GRAS_CNTL 0x0000e005
  1765. #define A5XX_GRAS_CNTL_VARYING 0x00000001
  1766. #define A5XX_GRAS_CNTL_UNK3 0x00000008
  1767. #define A5XX_GRAS_CNTL_XCOORD 0x00000040
  1768. #define A5XX_GRAS_CNTL_YCOORD 0x00000080
  1769. #define A5XX_GRAS_CNTL_ZCOORD 0x00000100
  1770. #define A5XX_GRAS_CNTL_WCOORD 0x00000200
  1771. #define REG_A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ 0x0000e006
  1772. #define A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ__MASK 0x000003ff
  1773. #define A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ__SHIFT 0
  1774. static inline uint32_t A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ(uint32_t val)
  1775. {
  1776. return ((val) << A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ__SHIFT) & A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ__MASK;
  1777. }
  1778. #define A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT__MASK 0x000ffc00
  1779. #define A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT__SHIFT 10
  1780. static inline uint32_t A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT(uint32_t val)
  1781. {
  1782. return ((val) << A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT__SHIFT) & A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT__MASK;
  1783. }
  1784. #define REG_A5XX_GRAS_CL_VPORT_XOFFSET_0 0x0000e010
  1785. #define A5XX_GRAS_CL_VPORT_XOFFSET_0__MASK 0xffffffff
  1786. #define A5XX_GRAS_CL_VPORT_XOFFSET_0__SHIFT 0
  1787. static inline uint32_t A5XX_GRAS_CL_VPORT_XOFFSET_0(float val)
  1788. {
  1789. return ((fui(val)) << A5XX_GRAS_CL_VPORT_XOFFSET_0__SHIFT) & A5XX_GRAS_CL_VPORT_XOFFSET_0__MASK;
  1790. }
  1791. #define REG_A5XX_GRAS_CL_VPORT_XSCALE_0 0x0000e011
  1792. #define A5XX_GRAS_CL_VPORT_XSCALE_0__MASK 0xffffffff
  1793. #define A5XX_GRAS_CL_VPORT_XSCALE_0__SHIFT 0
  1794. static inline uint32_t A5XX_GRAS_CL_VPORT_XSCALE_0(float val)
  1795. {
  1796. return ((fui(val)) << A5XX_GRAS_CL_VPORT_XSCALE_0__SHIFT) & A5XX_GRAS_CL_VPORT_XSCALE_0__MASK;
  1797. }
  1798. #define REG_A5XX_GRAS_CL_VPORT_YOFFSET_0 0x0000e012
  1799. #define A5XX_GRAS_CL_VPORT_YOFFSET_0__MASK 0xffffffff
  1800. #define A5XX_GRAS_CL_VPORT_YOFFSET_0__SHIFT 0
  1801. static inline uint32_t A5XX_GRAS_CL_VPORT_YOFFSET_0(float val)
  1802. {
  1803. return ((fui(val)) << A5XX_GRAS_CL_VPORT_YOFFSET_0__SHIFT) & A5XX_GRAS_CL_VPORT_YOFFSET_0__MASK;
  1804. }
  1805. #define REG_A5XX_GRAS_CL_VPORT_YSCALE_0 0x0000e013
  1806. #define A5XX_GRAS_CL_VPORT_YSCALE_0__MASK 0xffffffff
  1807. #define A5XX_GRAS_CL_VPORT_YSCALE_0__SHIFT 0
  1808. static inline uint32_t A5XX_GRAS_CL_VPORT_YSCALE_0(float val)
  1809. {
  1810. return ((fui(val)) << A5XX_GRAS_CL_VPORT_YSCALE_0__SHIFT) & A5XX_GRAS_CL_VPORT_YSCALE_0__MASK;
  1811. }
  1812. #define REG_A5XX_GRAS_CL_VPORT_ZOFFSET_0 0x0000e014
  1813. #define A5XX_GRAS_CL_VPORT_ZOFFSET_0__MASK 0xffffffff
  1814. #define A5XX_GRAS_CL_VPORT_ZOFFSET_0__SHIFT 0
  1815. static inline uint32_t A5XX_GRAS_CL_VPORT_ZOFFSET_0(float val)
  1816. {
  1817. return ((fui(val)) << A5XX_GRAS_CL_VPORT_ZOFFSET_0__SHIFT) & A5XX_GRAS_CL_VPORT_ZOFFSET_0__MASK;
  1818. }
  1819. #define REG_A5XX_GRAS_CL_VPORT_ZSCALE_0 0x0000e015
  1820. #define A5XX_GRAS_CL_VPORT_ZSCALE_0__MASK 0xffffffff
  1821. #define A5XX_GRAS_CL_VPORT_ZSCALE_0__SHIFT 0
  1822. static inline uint32_t A5XX_GRAS_CL_VPORT_ZSCALE_0(float val)
  1823. {
  1824. return ((fui(val)) << A5XX_GRAS_CL_VPORT_ZSCALE_0__SHIFT) & A5XX_GRAS_CL_VPORT_ZSCALE_0__MASK;
  1825. }
  1826. #define REG_A5XX_GRAS_SU_CNTL 0x0000e090
  1827. #define A5XX_GRAS_SU_CNTL_CULL_FRONT 0x00000001
  1828. #define A5XX_GRAS_SU_CNTL_CULL_BACK 0x00000002
  1829. #define A5XX_GRAS_SU_CNTL_FRONT_CW 0x00000004
  1830. #define A5XX_GRAS_SU_CNTL_LINEHALFWIDTH__MASK 0x000007f8
  1831. #define A5XX_GRAS_SU_CNTL_LINEHALFWIDTH__SHIFT 3
  1832. static inline uint32_t A5XX_GRAS_SU_CNTL_LINEHALFWIDTH(float val)
  1833. {
  1834. return ((((int32_t)(val * 4.0))) << A5XX_GRAS_SU_CNTL_LINEHALFWIDTH__SHIFT) & A5XX_GRAS_SU_CNTL_LINEHALFWIDTH__MASK;
  1835. }
  1836. #define A5XX_GRAS_SU_CNTL_POLY_OFFSET 0x00000800
  1837. #define A5XX_GRAS_SU_CNTL_MSAA_ENABLE 0x00002000
  1838. #define REG_A5XX_GRAS_SU_POINT_MINMAX 0x0000e091
  1839. #define A5XX_GRAS_SU_POINT_MINMAX_MIN__MASK 0x0000ffff
  1840. #define A5XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT 0
  1841. static inline uint32_t A5XX_GRAS_SU_POINT_MINMAX_MIN(float val)
  1842. {
  1843. return ((((uint32_t)(val * 16.0))) << A5XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT) & A5XX_GRAS_SU_POINT_MINMAX_MIN__MASK;
  1844. }
  1845. #define A5XX_GRAS_SU_POINT_MINMAX_MAX__MASK 0xffff0000
  1846. #define A5XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT 16
  1847. static inline uint32_t A5XX_GRAS_SU_POINT_MINMAX_MAX(float val)
  1848. {
  1849. return ((((uint32_t)(val * 16.0))) << A5XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT) & A5XX_GRAS_SU_POINT_MINMAX_MAX__MASK;
  1850. }
  1851. #define REG_A5XX_GRAS_SU_POINT_SIZE 0x0000e092
  1852. #define A5XX_GRAS_SU_POINT_SIZE__MASK 0xffffffff
  1853. #define A5XX_GRAS_SU_POINT_SIZE__SHIFT 0
  1854. static inline uint32_t A5XX_GRAS_SU_POINT_SIZE(float val)
  1855. {
  1856. return ((((int32_t)(val * 16.0))) << A5XX_GRAS_SU_POINT_SIZE__SHIFT) & A5XX_GRAS_SU_POINT_SIZE__MASK;
  1857. }
  1858. #define REG_A5XX_UNKNOWN_E093 0x0000e093
  1859. #define REG_A5XX_GRAS_SU_DEPTH_PLANE_CNTL 0x0000e094
  1860. #define A5XX_GRAS_SU_DEPTH_PLANE_CNTL_FRAG_WRITES_Z 0x00000001
  1861. #define A5XX_GRAS_SU_DEPTH_PLANE_CNTL_UNK1 0x00000002
  1862. #define REG_A5XX_GRAS_SU_POLY_OFFSET_SCALE 0x0000e095
  1863. #define A5XX_GRAS_SU_POLY_OFFSET_SCALE__MASK 0xffffffff
  1864. #define A5XX_GRAS_SU_POLY_OFFSET_SCALE__SHIFT 0
  1865. static inline uint32_t A5XX_GRAS_SU_POLY_OFFSET_SCALE(float val)
  1866. {
  1867. return ((fui(val)) << A5XX_GRAS_SU_POLY_OFFSET_SCALE__SHIFT) & A5XX_GRAS_SU_POLY_OFFSET_SCALE__MASK;
  1868. }
  1869. #define REG_A5XX_GRAS_SU_POLY_OFFSET_OFFSET 0x0000e096
  1870. #define A5XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK 0xffffffff
  1871. #define A5XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT 0
  1872. static inline uint32_t A5XX_GRAS_SU_POLY_OFFSET_OFFSET(float val)
  1873. {
  1874. return ((fui(val)) << A5XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT) & A5XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK;
  1875. }
  1876. #define REG_A5XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP 0x0000e097
  1877. #define A5XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP__MASK 0xffffffff
  1878. #define A5XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP__SHIFT 0
  1879. static inline uint32_t A5XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP(float val)
  1880. {
  1881. return ((fui(val)) << A5XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP__SHIFT) & A5XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP__MASK;
  1882. }
  1883. #define REG_A5XX_GRAS_SU_DEPTH_BUFFER_INFO 0x0000e098
  1884. #define A5XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT__MASK 0x00000007
  1885. #define A5XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT__SHIFT 0
  1886. static inline uint32_t A5XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT(enum a5xx_depth_format val)
  1887. {
  1888. return ((val) << A5XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT__SHIFT) & A5XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT__MASK;
  1889. }
  1890. #define REG_A5XX_GRAS_SU_CONSERVATIVE_RAS_CNTL 0x0000e099
  1891. #define REG_A5XX_GRAS_SC_CNTL 0x0000e0a0
  1892. #define A5XX_GRAS_SC_CNTL_BINNING_PASS 0x00000001
  1893. #define A5XX_GRAS_SC_CNTL_SAMPLES_PASSED 0x00008000
  1894. #define REG_A5XX_GRAS_SC_BIN_CNTL 0x0000e0a1
  1895. #define REG_A5XX_GRAS_SC_RAS_MSAA_CNTL 0x0000e0a2
  1896. #define A5XX_GRAS_SC_RAS_MSAA_CNTL_SAMPLES__MASK 0x00000003
  1897. #define A5XX_GRAS_SC_RAS_MSAA_CNTL_SAMPLES__SHIFT 0
  1898. static inline uint32_t A5XX_GRAS_SC_RAS_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
  1899. {
  1900. return ((val) << A5XX_GRAS_SC_RAS_MSAA_CNTL_SAMPLES__SHIFT) & A5XX_GRAS_SC_RAS_MSAA_CNTL_SAMPLES__MASK;
  1901. }
  1902. #define REG_A5XX_GRAS_SC_DEST_MSAA_CNTL 0x0000e0a3
  1903. #define A5XX_GRAS_SC_DEST_MSAA_CNTL_SAMPLES__MASK 0x00000003
  1904. #define A5XX_GRAS_SC_DEST_MSAA_CNTL_SAMPLES__SHIFT 0
  1905. static inline uint32_t A5XX_GRAS_SC_DEST_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
  1906. {
  1907. return ((val) << A5XX_GRAS_SC_DEST_MSAA_CNTL_SAMPLES__SHIFT) & A5XX_GRAS_SC_DEST_MSAA_CNTL_SAMPLES__MASK;
  1908. }
  1909. #define A5XX_GRAS_SC_DEST_MSAA_CNTL_MSAA_DISABLE 0x00000004
  1910. #define REG_A5XX_GRAS_SC_SCREEN_SCISSOR_CNTL 0x0000e0a4
  1911. #define REG_A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0 0x0000e0aa
  1912. #define A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_WINDOW_OFFSET_DISABLE 0x80000000
  1913. #define A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X__MASK 0x00007fff
  1914. #define A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X__SHIFT 0
  1915. static inline uint32_t A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X(uint32_t val)
  1916. {
  1917. return ((val) << A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X__SHIFT) & A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X__MASK;
  1918. }
  1919. #define A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y__MASK 0x7fff0000
  1920. #define A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y__SHIFT 16
  1921. static inline uint32_t A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y(uint32_t val)
  1922. {
  1923. return ((val) << A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y__SHIFT) & A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y__MASK;
  1924. }
  1925. #define REG_A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0 0x0000e0ab
  1926. #define A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_WINDOW_OFFSET_DISABLE 0x80000000
  1927. #define A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_X__MASK 0x00007fff
  1928. #define A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_X__SHIFT 0
  1929. static inline uint32_t A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_X(uint32_t val)
  1930. {
  1931. return ((val) << A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_X__SHIFT) & A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_X__MASK;
  1932. }
  1933. #define A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_Y__MASK 0x7fff0000
  1934. #define A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_Y__SHIFT 16
  1935. static inline uint32_t A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_Y(uint32_t val)
  1936. {
  1937. return ((val) << A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_Y__SHIFT) & A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_Y__MASK;
  1938. }
  1939. #define REG_A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0 0x0000e0ca
  1940. #define A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_WINDOW_OFFSET_DISABLE 0x80000000
  1941. #define A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X__MASK 0x00007fff
  1942. #define A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X__SHIFT 0
  1943. static inline uint32_t A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X(uint32_t val)
  1944. {
  1945. return ((val) << A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X__SHIFT) & A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X__MASK;
  1946. }
  1947. #define A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y__MASK 0x7fff0000
  1948. #define A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y__SHIFT 16
  1949. static inline uint32_t A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y(uint32_t val)
  1950. {
  1951. return ((val) << A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y__SHIFT) & A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y__MASK;
  1952. }
  1953. #define REG_A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0 0x0000e0cb
  1954. #define A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_WINDOW_OFFSET_DISABLE 0x80000000
  1955. #define A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_X__MASK 0x00007fff
  1956. #define A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_X__SHIFT 0
  1957. static inline uint32_t A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_X(uint32_t val)
  1958. {
  1959. return ((val) << A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_X__SHIFT) & A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_X__MASK;
  1960. }
  1961. #define A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_Y__MASK 0x7fff0000
  1962. #define A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_Y__SHIFT 16
  1963. static inline uint32_t A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_Y(uint32_t val)
  1964. {
  1965. return ((val) << A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_Y__SHIFT) & A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_Y__MASK;
  1966. }
  1967. #define REG_A5XX_GRAS_SC_WINDOW_SCISSOR_TL 0x0000e0ea
  1968. #define A5XX_GRAS_SC_WINDOW_SCISSOR_TL_WINDOW_OFFSET_DISABLE 0x80000000
  1969. #define A5XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK 0x00007fff
  1970. #define A5XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT 0
  1971. static inline uint32_t A5XX_GRAS_SC_WINDOW_SCISSOR_TL_X(uint32_t val)
  1972. {
  1973. return ((val) << A5XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT) & A5XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK;
  1974. }
  1975. #define A5XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK 0x7fff0000
  1976. #define A5XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT 16
  1977. static inline uint32_t A5XX_GRAS_SC_WINDOW_SCISSOR_TL_Y(uint32_t val)
  1978. {
  1979. return ((val) << A5XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT) & A5XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK;
  1980. }
  1981. #define REG_A5XX_GRAS_SC_WINDOW_SCISSOR_BR 0x0000e0eb
  1982. #define A5XX_GRAS_SC_WINDOW_SCISSOR_BR_WINDOW_OFFSET_DISABLE 0x80000000
  1983. #define A5XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK 0x00007fff
  1984. #define A5XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT 0
  1985. static inline uint32_t A5XX_GRAS_SC_WINDOW_SCISSOR_BR_X(uint32_t val)
  1986. {
  1987. return ((val) << A5XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT) & A5XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK;
  1988. }
  1989. #define A5XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK 0x7fff0000
  1990. #define A5XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT 16
  1991. static inline uint32_t A5XX_GRAS_SC_WINDOW_SCISSOR_BR_Y(uint32_t val)
  1992. {
  1993. return ((val) << A5XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT) & A5XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK;
  1994. }
  1995. #define REG_A5XX_GRAS_LRZ_CNTL 0x0000e100
  1996. #define A5XX_GRAS_LRZ_CNTL_ENABLE 0x00000001
  1997. #define A5XX_GRAS_LRZ_CNTL_LRZ_WRITE 0x00000002
  1998. #define A5XX_GRAS_LRZ_CNTL_GREATER 0x00000004
  1999. #define REG_A5XX_GRAS_LRZ_BUFFER_BASE_LO 0x0000e101
  2000. #define REG_A5XX_GRAS_LRZ_BUFFER_BASE_HI 0x0000e102
  2001. #define REG_A5XX_GRAS_LRZ_BUFFER_PITCH 0x0000e103
  2002. #define A5XX_GRAS_LRZ_BUFFER_PITCH__MASK 0xffffffff
  2003. #define A5XX_GRAS_LRZ_BUFFER_PITCH__SHIFT 0
  2004. static inline uint32_t A5XX_GRAS_LRZ_BUFFER_PITCH(uint32_t val)
  2005. {
  2006. return ((val >> 5) << A5XX_GRAS_LRZ_BUFFER_PITCH__SHIFT) & A5XX_GRAS_LRZ_BUFFER_PITCH__MASK;
  2007. }
  2008. #define REG_A5XX_GRAS_LRZ_FAST_CLEAR_BUFFER_BASE_LO 0x0000e104
  2009. #define REG_A5XX_GRAS_LRZ_FAST_CLEAR_BUFFER_BASE_HI 0x0000e105
  2010. #define REG_A5XX_RB_CNTL 0x0000e140
  2011. #define A5XX_RB_CNTL_WIDTH__MASK 0x000000ff
  2012. #define A5XX_RB_CNTL_WIDTH__SHIFT 0
  2013. static inline uint32_t A5XX_RB_CNTL_WIDTH(uint32_t val)
  2014. {
  2015. return ((val >> 5) << A5XX_RB_CNTL_WIDTH__SHIFT) & A5XX_RB_CNTL_WIDTH__MASK;
  2016. }
  2017. #define A5XX_RB_CNTL_HEIGHT__MASK 0x0001fe00
  2018. #define A5XX_RB_CNTL_HEIGHT__SHIFT 9
  2019. static inline uint32_t A5XX_RB_CNTL_HEIGHT(uint32_t val)
  2020. {
  2021. return ((val >> 5) << A5XX_RB_CNTL_HEIGHT__SHIFT) & A5XX_RB_CNTL_HEIGHT__MASK;
  2022. }
  2023. #define A5XX_RB_CNTL_BYPASS 0x00020000
  2024. #define REG_A5XX_RB_RENDER_CNTL 0x0000e141
  2025. #define A5XX_RB_RENDER_CNTL_BINNING_PASS 0x00000001
  2026. #define A5XX_RB_RENDER_CNTL_SAMPLES_PASSED 0x00000040
  2027. #define A5XX_RB_RENDER_CNTL_DISABLE_COLOR_PIPE 0x00000080
  2028. #define A5XX_RB_RENDER_CNTL_FLAG_DEPTH 0x00004000
  2029. #define A5XX_RB_RENDER_CNTL_FLAG_DEPTH2 0x00008000
  2030. #define A5XX_RB_RENDER_CNTL_FLAG_MRTS__MASK 0x00ff0000
  2031. #define A5XX_RB_RENDER_CNTL_FLAG_MRTS__SHIFT 16
  2032. static inline uint32_t A5XX_RB_RENDER_CNTL_FLAG_MRTS(uint32_t val)
  2033. {
  2034. return ((val) << A5XX_RB_RENDER_CNTL_FLAG_MRTS__SHIFT) & A5XX_RB_RENDER_CNTL_FLAG_MRTS__MASK;
  2035. }
  2036. #define A5XX_RB_RENDER_CNTL_FLAG_MRTS2__MASK 0xff000000
  2037. #define A5XX_RB_RENDER_CNTL_FLAG_MRTS2__SHIFT 24
  2038. static inline uint32_t A5XX_RB_RENDER_CNTL_FLAG_MRTS2(uint32_t val)
  2039. {
  2040. return ((val) << A5XX_RB_RENDER_CNTL_FLAG_MRTS2__SHIFT) & A5XX_RB_RENDER_CNTL_FLAG_MRTS2__MASK;
  2041. }
  2042. #define REG_A5XX_RB_RAS_MSAA_CNTL 0x0000e142
  2043. #define A5XX_RB_RAS_MSAA_CNTL_SAMPLES__MASK 0x00000003
  2044. #define A5XX_RB_RAS_MSAA_CNTL_SAMPLES__SHIFT 0
  2045. static inline uint32_t A5XX_RB_RAS_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
  2046. {
  2047. return ((val) << A5XX_RB_RAS_MSAA_CNTL_SAMPLES__SHIFT) & A5XX_RB_RAS_MSAA_CNTL_SAMPLES__MASK;
  2048. }
  2049. #define REG_A5XX_RB_DEST_MSAA_CNTL 0x0000e143
  2050. #define A5XX_RB_DEST_MSAA_CNTL_SAMPLES__MASK 0x00000003
  2051. #define A5XX_RB_DEST_MSAA_CNTL_SAMPLES__SHIFT 0
  2052. static inline uint32_t A5XX_RB_DEST_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
  2053. {
  2054. return ((val) << A5XX_RB_DEST_MSAA_CNTL_SAMPLES__SHIFT) & A5XX_RB_DEST_MSAA_CNTL_SAMPLES__MASK;
  2055. }
  2056. #define A5XX_RB_DEST_MSAA_CNTL_MSAA_DISABLE 0x00000004
  2057. #define REG_A5XX_RB_RENDER_CONTROL0 0x0000e144
  2058. #define A5XX_RB_RENDER_CONTROL0_VARYING 0x00000001
  2059. #define A5XX_RB_RENDER_CONTROL0_UNK3 0x00000008
  2060. #define A5XX_RB_RENDER_CONTROL0_XCOORD 0x00000040
  2061. #define A5XX_RB_RENDER_CONTROL0_YCOORD 0x00000080
  2062. #define A5XX_RB_RENDER_CONTROL0_ZCOORD 0x00000100
  2063. #define A5XX_RB_RENDER_CONTROL0_WCOORD 0x00000200
  2064. #define REG_A5XX_RB_RENDER_CONTROL1 0x0000e145
  2065. #define A5XX_RB_RENDER_CONTROL1_FACENESS 0x00000002
  2066. #define REG_A5XX_RB_FS_OUTPUT_CNTL 0x0000e146
  2067. #define A5XX_RB_FS_OUTPUT_CNTL_MRT__MASK 0x0000000f
  2068. #define A5XX_RB_FS_OUTPUT_CNTL_MRT__SHIFT 0
  2069. static inline uint32_t A5XX_RB_FS_OUTPUT_CNTL_MRT(uint32_t val)
  2070. {
  2071. return ((val) << A5XX_RB_FS_OUTPUT_CNTL_MRT__SHIFT) & A5XX_RB_FS_OUTPUT_CNTL_MRT__MASK;
  2072. }
  2073. #define A5XX_RB_FS_OUTPUT_CNTL_FRAG_WRITES_Z 0x00000020
  2074. #define REG_A5XX_RB_RENDER_COMPONENTS 0x0000e147
  2075. #define A5XX_RB_RENDER_COMPONENTS_RT0__MASK 0x0000000f
  2076. #define A5XX_RB_RENDER_COMPONENTS_RT0__SHIFT 0
  2077. static inline uint32_t A5XX_RB_RENDER_COMPONENTS_RT0(uint32_t val)
  2078. {
  2079. return ((val) << A5XX_RB_RENDER_COMPONENTS_RT0__SHIFT) & A5XX_RB_RENDER_COMPONENTS_RT0__MASK;
  2080. }
  2081. #define A5XX_RB_RENDER_COMPONENTS_RT1__MASK 0x000000f0
  2082. #define A5XX_RB_RENDER_COMPONENTS_RT1__SHIFT 4
  2083. static inline uint32_t A5XX_RB_RENDER_COMPONENTS_RT1(uint32_t val)
  2084. {
  2085. return ((val) << A5XX_RB_RENDER_COMPONENTS_RT1__SHIFT) & A5XX_RB_RENDER_COMPONENTS_RT1__MASK;
  2086. }
  2087. #define A5XX_RB_RENDER_COMPONENTS_RT2__MASK 0x00000f00
  2088. #define A5XX_RB_RENDER_COMPONENTS_RT2__SHIFT 8
  2089. static inline uint32_t A5XX_RB_RENDER_COMPONENTS_RT2(uint32_t val)
  2090. {
  2091. return ((val) << A5XX_RB_RENDER_COMPONENTS_RT2__SHIFT) & A5XX_RB_RENDER_COMPONENTS_RT2__MASK;
  2092. }
  2093. #define A5XX_RB_RENDER_COMPONENTS_RT3__MASK 0x0000f000
  2094. #define A5XX_RB_RENDER_COMPONENTS_RT3__SHIFT 12
  2095. static inline uint32_t A5XX_RB_RENDER_COMPONENTS_RT3(uint32_t val)
  2096. {
  2097. return ((val) << A5XX_RB_RENDER_COMPONENTS_RT3__SHIFT) & A5XX_RB_RENDER_COMPONENTS_RT3__MASK;
  2098. }
  2099. #define A5XX_RB_RENDER_COMPONENTS_RT4__MASK 0x000f0000
  2100. #define A5XX_RB_RENDER_COMPONENTS_RT4__SHIFT 16
  2101. static inline uint32_t A5XX_RB_RENDER_COMPONENTS_RT4(uint32_t val)
  2102. {
  2103. return ((val) << A5XX_RB_RENDER_COMPONENTS_RT4__SHIFT) & A5XX_RB_RENDER_COMPONENTS_RT4__MASK;
  2104. }
  2105. #define A5XX_RB_RENDER_COMPONENTS_RT5__MASK 0x00f00000
  2106. #define A5XX_RB_RENDER_COMPONENTS_RT5__SHIFT 20
  2107. static inline uint32_t A5XX_RB_RENDER_COMPONENTS_RT5(uint32_t val)
  2108. {
  2109. return ((val) << A5XX_RB_RENDER_COMPONENTS_RT5__SHIFT) & A5XX_RB_RENDER_COMPONENTS_RT5__MASK;
  2110. }
  2111. #define A5XX_RB_RENDER_COMPONENTS_RT6__MASK 0x0f000000
  2112. #define A5XX_RB_RENDER_COMPONENTS_RT6__SHIFT 24
  2113. static inline uint32_t A5XX_RB_RENDER_COMPONENTS_RT6(uint32_t val)
  2114. {
  2115. return ((val) << A5XX_RB_RENDER_COMPONENTS_RT6__SHIFT) & A5XX_RB_RENDER_COMPONENTS_RT6__MASK;
  2116. }
  2117. #define A5XX_RB_RENDER_COMPONENTS_RT7__MASK 0xf0000000
  2118. #define A5XX_RB_RENDER_COMPONENTS_RT7__SHIFT 28
  2119. static inline uint32_t A5XX_RB_RENDER_COMPONENTS_RT7(uint32_t val)
  2120. {
  2121. return ((val) << A5XX_RB_RENDER_COMPONENTS_RT7__SHIFT) & A5XX_RB_RENDER_COMPONENTS_RT7__MASK;
  2122. }
  2123. static inline uint32_t REG_A5XX_RB_MRT(uint32_t i0) { return 0x0000e150 + 0x7*i0; }
  2124. static inline uint32_t REG_A5XX_RB_MRT_CONTROL(uint32_t i0) { return 0x0000e150 + 0x7*i0; }
  2125. #define A5XX_RB_MRT_CONTROL_BLEND 0x00000001
  2126. #define A5XX_RB_MRT_CONTROL_BLEND2 0x00000002
  2127. #define A5XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK 0x00000780
  2128. #define A5XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT 7
  2129. static inline uint32_t A5XX_RB_MRT_CONTROL_COMPONENT_ENABLE(uint32_t val)
  2130. {
  2131. return ((val) << A5XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT) & A5XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK;
  2132. }
  2133. static inline uint32_t REG_A5XX_RB_MRT_BLEND_CONTROL(uint32_t i0) { return 0x0000e151 + 0x7*i0; }
  2134. #define A5XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK 0x0000001f
  2135. #define A5XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT 0
  2136. static inline uint32_t A5XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR(enum adreno_rb_blend_factor val)
  2137. {
  2138. return ((val) << A5XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT) & A5XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK;
  2139. }
  2140. #define A5XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK 0x000000e0
  2141. #define A5XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT 5
  2142. static inline uint32_t A5XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE(enum a3xx_rb_blend_opcode val)
  2143. {
  2144. return ((val) << A5XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT) & A5XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK;
  2145. }
  2146. #define A5XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK 0x00001f00
  2147. #define A5XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT 8
  2148. static inline uint32_t A5XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR(enum adreno_rb_blend_factor val)
  2149. {
  2150. return ((val) << A5XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT) & A5XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK;
  2151. }
  2152. #define A5XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK 0x001f0000
  2153. #define A5XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT 16
  2154. static inline uint32_t A5XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR(enum adreno_rb_blend_factor val)
  2155. {
  2156. return ((val) << A5XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT) & A5XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK;
  2157. }
  2158. #define A5XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK 0x00e00000
  2159. #define A5XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT 21
  2160. static inline uint32_t A5XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE(enum a3xx_rb_blend_opcode val)
  2161. {
  2162. return ((val) << A5XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT) & A5XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK;
  2163. }
  2164. #define A5XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK 0x1f000000
  2165. #define A5XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT 24
  2166. static inline uint32_t A5XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR(enum adreno_rb_blend_factor val)
  2167. {
  2168. return ((val) << A5XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT) & A5XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK;
  2169. }
  2170. static inline uint32_t REG_A5XX_RB_MRT_BUF_INFO(uint32_t i0) { return 0x0000e152 + 0x7*i0; }
  2171. #define A5XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK 0x000000ff
  2172. #define A5XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT 0
  2173. static inline uint32_t A5XX_RB_MRT_BUF_INFO_COLOR_FORMAT(enum a5xx_color_fmt val)
  2174. {
  2175. return ((val) << A5XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT) & A5XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK;
  2176. }
  2177. #define A5XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__MASK 0x00000300
  2178. #define A5XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__SHIFT 8
  2179. static inline uint32_t A5XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE(enum a5xx_tile_mode val)
  2180. {
  2181. return ((val) << A5XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__SHIFT) & A5XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__MASK;
  2182. }
  2183. #define A5XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK 0x00006000
  2184. #define A5XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT 13
  2185. static inline uint32_t A5XX_RB_MRT_BUF_INFO_COLOR_SWAP(enum a3xx_color_swap val)
  2186. {
  2187. return ((val) << A5XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT) & A5XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK;
  2188. }
  2189. #define A5XX_RB_MRT_BUF_INFO_COLOR_SRGB 0x00008000
  2190. static inline uint32_t REG_A5XX_RB_MRT_PITCH(uint32_t i0) { return 0x0000e153 + 0x7*i0; }
  2191. #define A5XX_RB_MRT_PITCH__MASK 0xffffffff
  2192. #define A5XX_RB_MRT_PITCH__SHIFT 0
  2193. static inline uint32_t A5XX_RB_MRT_PITCH(uint32_t val)
  2194. {
  2195. return ((val >> 6) << A5XX_RB_MRT_PITCH__SHIFT) & A5XX_RB_MRT_PITCH__MASK;
  2196. }
  2197. static inline uint32_t REG_A5XX_RB_MRT_ARRAY_PITCH(uint32_t i0) { return 0x0000e154 + 0x7*i0; }
  2198. #define A5XX_RB_MRT_ARRAY_PITCH__MASK 0xffffffff
  2199. #define A5XX_RB_MRT_ARRAY_PITCH__SHIFT 0
  2200. static inline uint32_t A5XX_RB_MRT_ARRAY_PITCH(uint32_t val)
  2201. {
  2202. return ((val >> 6) << A5XX_RB_MRT_ARRAY_PITCH__SHIFT) & A5XX_RB_MRT_ARRAY_PITCH__MASK;
  2203. }
  2204. static inline uint32_t REG_A5XX_RB_MRT_BASE_LO(uint32_t i0) { return 0x0000e155 + 0x7*i0; }
  2205. static inline uint32_t REG_A5XX_RB_MRT_BASE_HI(uint32_t i0) { return 0x0000e156 + 0x7*i0; }
  2206. #define REG_A5XX_RB_BLEND_RED 0x0000e1a0
  2207. #define A5XX_RB_BLEND_RED_UINT__MASK 0x000000ff
  2208. #define A5XX_RB_BLEND_RED_UINT__SHIFT 0
  2209. static inline uint32_t A5XX_RB_BLEND_RED_UINT(uint32_t val)
  2210. {
  2211. return ((val) << A5XX_RB_BLEND_RED_UINT__SHIFT) & A5XX_RB_BLEND_RED_UINT__MASK;
  2212. }
  2213. #define A5XX_RB_BLEND_RED_SINT__MASK 0x0000ff00
  2214. #define A5XX_RB_BLEND_RED_SINT__SHIFT 8
  2215. static inline uint32_t A5XX_RB_BLEND_RED_SINT(uint32_t val)
  2216. {
  2217. return ((val) << A5XX_RB_BLEND_RED_SINT__SHIFT) & A5XX_RB_BLEND_RED_SINT__MASK;
  2218. }
  2219. #define A5XX_RB_BLEND_RED_FLOAT__MASK 0xffff0000
  2220. #define A5XX_RB_BLEND_RED_FLOAT__SHIFT 16
  2221. static inline uint32_t A5XX_RB_BLEND_RED_FLOAT(float val)
  2222. {
  2223. return ((util_float_to_half(val)) << A5XX_RB_BLEND_RED_FLOAT__SHIFT) & A5XX_RB_BLEND_RED_FLOAT__MASK;
  2224. }
  2225. #define REG_A5XX_RB_BLEND_RED_F32 0x0000e1a1
  2226. #define A5XX_RB_BLEND_RED_F32__MASK 0xffffffff
  2227. #define A5XX_RB_BLEND_RED_F32__SHIFT 0
  2228. static inline uint32_t A5XX_RB_BLEND_RED_F32(float val)
  2229. {
  2230. return ((fui(val)) << A5XX_RB_BLEND_RED_F32__SHIFT) & A5XX_RB_BLEND_RED_F32__MASK;
  2231. }
  2232. #define REG_A5XX_RB_BLEND_GREEN 0x0000e1a2
  2233. #define A5XX_RB_BLEND_GREEN_UINT__MASK 0x000000ff
  2234. #define A5XX_RB_BLEND_GREEN_UINT__SHIFT 0
  2235. static inline uint32_t A5XX_RB_BLEND_GREEN_UINT(uint32_t val)
  2236. {
  2237. return ((val) << A5XX_RB_BLEND_GREEN_UINT__SHIFT) & A5XX_RB_BLEND_GREEN_UINT__MASK;
  2238. }
  2239. #define A5XX_RB_BLEND_GREEN_SINT__MASK 0x0000ff00
  2240. #define A5XX_RB_BLEND_GREEN_SINT__SHIFT 8
  2241. static inline uint32_t A5XX_RB_BLEND_GREEN_SINT(uint32_t val)
  2242. {
  2243. return ((val) << A5XX_RB_BLEND_GREEN_SINT__SHIFT) & A5XX_RB_BLEND_GREEN_SINT__MASK;
  2244. }
  2245. #define A5XX_RB_BLEND_GREEN_FLOAT__MASK 0xffff0000
  2246. #define A5XX_RB_BLEND_GREEN_FLOAT__SHIFT 16
  2247. static inline uint32_t A5XX_RB_BLEND_GREEN_FLOAT(float val)
  2248. {
  2249. return ((util_float_to_half(val)) << A5XX_RB_BLEND_GREEN_FLOAT__SHIFT) & A5XX_RB_BLEND_GREEN_FLOAT__MASK;
  2250. }
  2251. #define REG_A5XX_RB_BLEND_GREEN_F32 0x0000e1a3
  2252. #define A5XX_RB_BLEND_GREEN_F32__MASK 0xffffffff
  2253. #define A5XX_RB_BLEND_GREEN_F32__SHIFT 0
  2254. static inline uint32_t A5XX_RB_BLEND_GREEN_F32(float val)
  2255. {
  2256. return ((fui(val)) << A5XX_RB_BLEND_GREEN_F32__SHIFT) & A5XX_RB_BLEND_GREEN_F32__MASK;
  2257. }
  2258. #define REG_A5XX_RB_BLEND_BLUE 0x0000e1a4
  2259. #define A5XX_RB_BLEND_BLUE_UINT__MASK 0x000000ff
  2260. #define A5XX_RB_BLEND_BLUE_UINT__SHIFT 0
  2261. static inline uint32_t A5XX_RB_BLEND_BLUE_UINT(uint32_t val)
  2262. {
  2263. return ((val) << A5XX_RB_BLEND_BLUE_UINT__SHIFT) & A5XX_RB_BLEND_BLUE_UINT__MASK;
  2264. }
  2265. #define A5XX_RB_BLEND_BLUE_SINT__MASK 0x0000ff00
  2266. #define A5XX_RB_BLEND_BLUE_SINT__SHIFT 8
  2267. static inline uint32_t A5XX_RB_BLEND_BLUE_SINT(uint32_t val)
  2268. {
  2269. return ((val) << A5XX_RB_BLEND_BLUE_SINT__SHIFT) & A5XX_RB_BLEND_BLUE_SINT__MASK;
  2270. }
  2271. #define A5XX_RB_BLEND_BLUE_FLOAT__MASK 0xffff0000
  2272. #define A5XX_RB_BLEND_BLUE_FLOAT__SHIFT 16
  2273. static inline uint32_t A5XX_RB_BLEND_BLUE_FLOAT(float val)
  2274. {
  2275. return ((util_float_to_half(val)) << A5XX_RB_BLEND_BLUE_FLOAT__SHIFT) & A5XX_RB_BLEND_BLUE_FLOAT__MASK;
  2276. }
  2277. #define REG_A5XX_RB_BLEND_BLUE_F32 0x0000e1a5
  2278. #define A5XX_RB_BLEND_BLUE_F32__MASK 0xffffffff
  2279. #define A5XX_RB_BLEND_BLUE_F32__SHIFT 0
  2280. static inline uint32_t A5XX_RB_BLEND_BLUE_F32(float val)
  2281. {
  2282. return ((fui(val)) << A5XX_RB_BLEND_BLUE_F32__SHIFT) & A5XX_RB_BLEND_BLUE_F32__MASK;
  2283. }
  2284. #define REG_A5XX_RB_BLEND_ALPHA 0x0000e1a6
  2285. #define A5XX_RB_BLEND_ALPHA_UINT__MASK 0x000000ff
  2286. #define A5XX_RB_BLEND_ALPHA_UINT__SHIFT 0
  2287. static inline uint32_t A5XX_RB_BLEND_ALPHA_UINT(uint32_t val)
  2288. {
  2289. return ((val) << A5XX_RB_BLEND_ALPHA_UINT__SHIFT) & A5XX_RB_BLEND_ALPHA_UINT__MASK;
  2290. }
  2291. #define A5XX_RB_BLEND_ALPHA_SINT__MASK 0x0000ff00
  2292. #define A5XX_RB_BLEND_ALPHA_SINT__SHIFT 8
  2293. static inline uint32_t A5XX_RB_BLEND_ALPHA_SINT(uint32_t val)
  2294. {
  2295. return ((val) << A5XX_RB_BLEND_ALPHA_SINT__SHIFT) & A5XX_RB_BLEND_ALPHA_SINT__MASK;
  2296. }
  2297. #define A5XX_RB_BLEND_ALPHA_FLOAT__MASK 0xffff0000
  2298. #define A5XX_RB_BLEND_ALPHA_FLOAT__SHIFT 16
  2299. static inline uint32_t A5XX_RB_BLEND_ALPHA_FLOAT(float val)
  2300. {
  2301. return ((util_float_to_half(val)) << A5XX_RB_BLEND_ALPHA_FLOAT__SHIFT) & A5XX_RB_BLEND_ALPHA_FLOAT__MASK;
  2302. }
  2303. #define REG_A5XX_RB_BLEND_ALPHA_F32 0x0000e1a7
  2304. #define A5XX_RB_BLEND_ALPHA_F32__MASK 0xffffffff
  2305. #define A5XX_RB_BLEND_ALPHA_F32__SHIFT 0
  2306. static inline uint32_t A5XX_RB_BLEND_ALPHA_F32(float val)
  2307. {
  2308. return ((fui(val)) << A5XX_RB_BLEND_ALPHA_F32__SHIFT) & A5XX_RB_BLEND_ALPHA_F32__MASK;
  2309. }
  2310. #define REG_A5XX_RB_ALPHA_CONTROL 0x0000e1a8
  2311. #define A5XX_RB_ALPHA_CONTROL_ALPHA_REF__MASK 0x000000ff
  2312. #define A5XX_RB_ALPHA_CONTROL_ALPHA_REF__SHIFT 0
  2313. static inline uint32_t A5XX_RB_ALPHA_CONTROL_ALPHA_REF(uint32_t val)
  2314. {
  2315. return ((val) << A5XX_RB_ALPHA_CONTROL_ALPHA_REF__SHIFT) & A5XX_RB_ALPHA_CONTROL_ALPHA_REF__MASK;
  2316. }
  2317. #define A5XX_RB_ALPHA_CONTROL_ALPHA_TEST 0x00000100
  2318. #define A5XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__MASK 0x00000e00
  2319. #define A5XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__SHIFT 9
  2320. static inline uint32_t A5XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC(enum adreno_compare_func val)
  2321. {
  2322. return ((val) << A5XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__SHIFT) & A5XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__MASK;
  2323. }
  2324. #define REG_A5XX_RB_BLEND_CNTL 0x0000e1a9
  2325. #define A5XX_RB_BLEND_CNTL_ENABLE_BLEND__MASK 0x000000ff
  2326. #define A5XX_RB_BLEND_CNTL_ENABLE_BLEND__SHIFT 0
  2327. static inline uint32_t A5XX_RB_BLEND_CNTL_ENABLE_BLEND(uint32_t val)
  2328. {
  2329. return ((val) << A5XX_RB_BLEND_CNTL_ENABLE_BLEND__SHIFT) & A5XX_RB_BLEND_CNTL_ENABLE_BLEND__MASK;
  2330. }
  2331. #define A5XX_RB_BLEND_CNTL_INDEPENDENT_BLEND 0x00000100
  2332. #define A5XX_RB_BLEND_CNTL_SAMPLE_MASK__MASK 0xffff0000
  2333. #define A5XX_RB_BLEND_CNTL_SAMPLE_MASK__SHIFT 16
  2334. static inline uint32_t A5XX_RB_BLEND_CNTL_SAMPLE_MASK(uint32_t val)
  2335. {
  2336. return ((val) << A5XX_RB_BLEND_CNTL_SAMPLE_MASK__SHIFT) & A5XX_RB_BLEND_CNTL_SAMPLE_MASK__MASK;
  2337. }
  2338. #define REG_A5XX_RB_DEPTH_PLANE_CNTL 0x0000e1b0
  2339. #define A5XX_RB_DEPTH_PLANE_CNTL_FRAG_WRITES_Z 0x00000001
  2340. #define A5XX_RB_DEPTH_PLANE_CNTL_UNK1 0x00000002
  2341. #define REG_A5XX_RB_DEPTH_CNTL 0x0000e1b1
  2342. #define A5XX_RB_DEPTH_CNTL_Z_ENABLE 0x00000001
  2343. #define A5XX_RB_DEPTH_CNTL_Z_WRITE_ENABLE 0x00000002
  2344. #define A5XX_RB_DEPTH_CNTL_ZFUNC__MASK 0x0000001c
  2345. #define A5XX_RB_DEPTH_CNTL_ZFUNC__SHIFT 2
  2346. static inline uint32_t A5XX_RB_DEPTH_CNTL_ZFUNC(enum adreno_compare_func val)
  2347. {
  2348. return ((val) << A5XX_RB_DEPTH_CNTL_ZFUNC__SHIFT) & A5XX_RB_DEPTH_CNTL_ZFUNC__MASK;
  2349. }
  2350. #define A5XX_RB_DEPTH_CNTL_Z_TEST_ENABLE 0x00000040
  2351. #define REG_A5XX_RB_DEPTH_BUFFER_INFO 0x0000e1b2
  2352. #define A5XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT__MASK 0x00000007
  2353. #define A5XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT__SHIFT 0
  2354. static inline uint32_t A5XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT(enum a5xx_depth_format val)
  2355. {
  2356. return ((val) << A5XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT__SHIFT) & A5XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT__MASK;
  2357. }
  2358. #define REG_A5XX_RB_DEPTH_BUFFER_BASE_LO 0x0000e1b3
  2359. #define REG_A5XX_RB_DEPTH_BUFFER_BASE_HI 0x0000e1b4
  2360. #define REG_A5XX_RB_DEPTH_BUFFER_PITCH 0x0000e1b5
  2361. #define A5XX_RB_DEPTH_BUFFER_PITCH__MASK 0xffffffff
  2362. #define A5XX_RB_DEPTH_BUFFER_PITCH__SHIFT 0
  2363. static inline uint32_t A5XX_RB_DEPTH_BUFFER_PITCH(uint32_t val)
  2364. {
  2365. return ((val >> 6) << A5XX_RB_DEPTH_BUFFER_PITCH__SHIFT) & A5XX_RB_DEPTH_BUFFER_PITCH__MASK;
  2366. }
  2367. #define REG_A5XX_RB_DEPTH_BUFFER_ARRAY_PITCH 0x0000e1b6
  2368. #define A5XX_RB_DEPTH_BUFFER_ARRAY_PITCH__MASK 0xffffffff
  2369. #define A5XX_RB_DEPTH_BUFFER_ARRAY_PITCH__SHIFT 0
  2370. static inline uint32_t A5XX_RB_DEPTH_BUFFER_ARRAY_PITCH(uint32_t val)
  2371. {
  2372. return ((val >> 6) << A5XX_RB_DEPTH_BUFFER_ARRAY_PITCH__SHIFT) & A5XX_RB_DEPTH_BUFFER_ARRAY_PITCH__MASK;
  2373. }
  2374. #define REG_A5XX_RB_STENCIL_CONTROL 0x0000e1c0
  2375. #define A5XX_RB_STENCIL_CONTROL_STENCIL_ENABLE 0x00000001
  2376. #define A5XX_RB_STENCIL_CONTROL_STENCIL_ENABLE_BF 0x00000002
  2377. #define A5XX_RB_STENCIL_CONTROL_STENCIL_READ 0x00000004
  2378. #define A5XX_RB_STENCIL_CONTROL_FUNC__MASK 0x00000700
  2379. #define A5XX_RB_STENCIL_CONTROL_FUNC__SHIFT 8
  2380. static inline uint32_t A5XX_RB_STENCIL_CONTROL_FUNC(enum adreno_compare_func val)
  2381. {
  2382. return ((val) << A5XX_RB_STENCIL_CONTROL_FUNC__SHIFT) & A5XX_RB_STENCIL_CONTROL_FUNC__MASK;
  2383. }
  2384. #define A5XX_RB_STENCIL_CONTROL_FAIL__MASK 0x00003800
  2385. #define A5XX_RB_STENCIL_CONTROL_FAIL__SHIFT 11
  2386. static inline uint32_t A5XX_RB_STENCIL_CONTROL_FAIL(enum adreno_stencil_op val)
  2387. {
  2388. return ((val) << A5XX_RB_STENCIL_CONTROL_FAIL__SHIFT) & A5XX_RB_STENCIL_CONTROL_FAIL__MASK;
  2389. }
  2390. #define A5XX_RB_STENCIL_CONTROL_ZPASS__MASK 0x0001c000
  2391. #define A5XX_RB_STENCIL_CONTROL_ZPASS__SHIFT 14
  2392. static inline uint32_t A5XX_RB_STENCIL_CONTROL_ZPASS(enum adreno_stencil_op val)
  2393. {
  2394. return ((val) << A5XX_RB_STENCIL_CONTROL_ZPASS__SHIFT) & A5XX_RB_STENCIL_CONTROL_ZPASS__MASK;
  2395. }
  2396. #define A5XX_RB_STENCIL_CONTROL_ZFAIL__MASK 0x000e0000
  2397. #define A5XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT 17
  2398. static inline uint32_t A5XX_RB_STENCIL_CONTROL_ZFAIL(enum adreno_stencil_op val)
  2399. {
  2400. return ((val) << A5XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT) & A5XX_RB_STENCIL_CONTROL_ZFAIL__MASK;
  2401. }
  2402. #define A5XX_RB_STENCIL_CONTROL_FUNC_BF__MASK 0x00700000
  2403. #define A5XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT 20
  2404. static inline uint32_t A5XX_RB_STENCIL_CONTROL_FUNC_BF(enum adreno_compare_func val)
  2405. {
  2406. return ((val) << A5XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT) & A5XX_RB_STENCIL_CONTROL_FUNC_BF__MASK;
  2407. }
  2408. #define A5XX_RB_STENCIL_CONTROL_FAIL_BF__MASK 0x03800000
  2409. #define A5XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT 23
  2410. static inline uint32_t A5XX_RB_STENCIL_CONTROL_FAIL_BF(enum adreno_stencil_op val)
  2411. {
  2412. return ((val) << A5XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT) & A5XX_RB_STENCIL_CONTROL_FAIL_BF__MASK;
  2413. }
  2414. #define A5XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK 0x1c000000
  2415. #define A5XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT 26
  2416. static inline uint32_t A5XX_RB_STENCIL_CONTROL_ZPASS_BF(enum adreno_stencil_op val)
  2417. {
  2418. return ((val) << A5XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT) & A5XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK;
  2419. }
  2420. #define A5XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK 0xe0000000
  2421. #define A5XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT 29
  2422. static inline uint32_t A5XX_RB_STENCIL_CONTROL_ZFAIL_BF(enum adreno_stencil_op val)
  2423. {
  2424. return ((val) << A5XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT) & A5XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK;
  2425. }
  2426. #define REG_A5XX_RB_STENCIL_INFO 0x0000e1c1
  2427. #define A5XX_RB_STENCIL_INFO_SEPARATE_STENCIL 0x00000001
  2428. #define REG_A5XX_RB_STENCIL_BASE_LO 0x0000e1c2
  2429. #define REG_A5XX_RB_STENCIL_BASE_HI 0x0000e1c3
  2430. #define REG_A5XX_RB_STENCIL_PITCH 0x0000e1c4
  2431. #define A5XX_RB_STENCIL_PITCH__MASK 0xffffffff
  2432. #define A5XX_RB_STENCIL_PITCH__SHIFT 0
  2433. static inline uint32_t A5XX_RB_STENCIL_PITCH(uint32_t val)
  2434. {
  2435. return ((val >> 6) << A5XX_RB_STENCIL_PITCH__SHIFT) & A5XX_RB_STENCIL_PITCH__MASK;
  2436. }
  2437. #define REG_A5XX_RB_STENCIL_ARRAY_PITCH 0x0000e1c5
  2438. #define A5XX_RB_STENCIL_ARRAY_PITCH__MASK 0xffffffff
  2439. #define A5XX_RB_STENCIL_ARRAY_PITCH__SHIFT 0
  2440. static inline uint32_t A5XX_RB_STENCIL_ARRAY_PITCH(uint32_t val)
  2441. {
  2442. return ((val >> 6) << A5XX_RB_STENCIL_ARRAY_PITCH__SHIFT) & A5XX_RB_STENCIL_ARRAY_PITCH__MASK;
  2443. }
  2444. #define REG_A5XX_RB_STENCILREFMASK 0x0000e1c6
  2445. #define A5XX_RB_STENCILREFMASK_STENCILREF__MASK 0x000000ff
  2446. #define A5XX_RB_STENCILREFMASK_STENCILREF__SHIFT 0
  2447. static inline uint32_t A5XX_RB_STENCILREFMASK_STENCILREF(uint32_t val)
  2448. {
  2449. return ((val) << A5XX_RB_STENCILREFMASK_STENCILREF__SHIFT) & A5XX_RB_STENCILREFMASK_STENCILREF__MASK;
  2450. }
  2451. #define A5XX_RB_STENCILREFMASK_STENCILMASK__MASK 0x0000ff00
  2452. #define A5XX_RB_STENCILREFMASK_STENCILMASK__SHIFT 8
  2453. static inline uint32_t A5XX_RB_STENCILREFMASK_STENCILMASK(uint32_t val)
  2454. {
  2455. return ((val) << A5XX_RB_STENCILREFMASK_STENCILMASK__SHIFT) & A5XX_RB_STENCILREFMASK_STENCILMASK__MASK;
  2456. }
  2457. #define A5XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK 0x00ff0000
  2458. #define A5XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT 16
  2459. static inline uint32_t A5XX_RB_STENCILREFMASK_STENCILWRITEMASK(uint32_t val)
  2460. {
  2461. return ((val) << A5XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT) & A5XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK;
  2462. }
  2463. #define REG_A5XX_UNKNOWN_E1C7 0x0000e1c7
  2464. #define REG_A5XX_RB_WINDOW_OFFSET 0x0000e1d0
  2465. #define A5XX_RB_WINDOW_OFFSET_WINDOW_OFFSET_DISABLE 0x80000000
  2466. #define A5XX_RB_WINDOW_OFFSET_X__MASK 0x00007fff
  2467. #define A5XX_RB_WINDOW_OFFSET_X__SHIFT 0
  2468. static inline uint32_t A5XX_RB_WINDOW_OFFSET_X(uint32_t val)
  2469. {
  2470. return ((val) << A5XX_RB_WINDOW_OFFSET_X__SHIFT) & A5XX_RB_WINDOW_OFFSET_X__MASK;
  2471. }
  2472. #define A5XX_RB_WINDOW_OFFSET_Y__MASK 0x7fff0000
  2473. #define A5XX_RB_WINDOW_OFFSET_Y__SHIFT 16
  2474. static inline uint32_t A5XX_RB_WINDOW_OFFSET_Y(uint32_t val)
  2475. {
  2476. return ((val) << A5XX_RB_WINDOW_OFFSET_Y__SHIFT) & A5XX_RB_WINDOW_OFFSET_Y__MASK;
  2477. }
  2478. #define REG_A5XX_RB_SAMPLE_COUNT_CONTROL 0x0000e1d1
  2479. #define A5XX_RB_SAMPLE_COUNT_CONTROL_COPY 0x00000002
  2480. #define REG_A5XX_RB_BLIT_CNTL 0x0000e210
  2481. #define A5XX_RB_BLIT_CNTL_BUF__MASK 0x0000000f
  2482. #define A5XX_RB_BLIT_CNTL_BUF__SHIFT 0
  2483. static inline uint32_t A5XX_RB_BLIT_CNTL_BUF(enum a5xx_blit_buf val)
  2484. {
  2485. return ((val) << A5XX_RB_BLIT_CNTL_BUF__SHIFT) & A5XX_RB_BLIT_CNTL_BUF__MASK;
  2486. }
  2487. #define REG_A5XX_RB_RESOLVE_CNTL_1 0x0000e211
  2488. #define A5XX_RB_RESOLVE_CNTL_1_WINDOW_OFFSET_DISABLE 0x80000000
  2489. #define A5XX_RB_RESOLVE_CNTL_1_X__MASK 0x00007fff
  2490. #define A5XX_RB_RESOLVE_CNTL_1_X__SHIFT 0
  2491. static inline uint32_t A5XX_RB_RESOLVE_CNTL_1_X(uint32_t val)
  2492. {
  2493. return ((val) << A5XX_RB_RESOLVE_CNTL_1_X__SHIFT) & A5XX_RB_RESOLVE_CNTL_1_X__MASK;
  2494. }
  2495. #define A5XX_RB_RESOLVE_CNTL_1_Y__MASK 0x7fff0000
  2496. #define A5XX_RB_RESOLVE_CNTL_1_Y__SHIFT 16
  2497. static inline uint32_t A5XX_RB_RESOLVE_CNTL_1_Y(uint32_t val)
  2498. {
  2499. return ((val) << A5XX_RB_RESOLVE_CNTL_1_Y__SHIFT) & A5XX_RB_RESOLVE_CNTL_1_Y__MASK;
  2500. }
  2501. #define REG_A5XX_RB_RESOLVE_CNTL_2 0x0000e212
  2502. #define A5XX_RB_RESOLVE_CNTL_2_WINDOW_OFFSET_DISABLE 0x80000000
  2503. #define A5XX_RB_RESOLVE_CNTL_2_X__MASK 0x00007fff
  2504. #define A5XX_RB_RESOLVE_CNTL_2_X__SHIFT 0
  2505. static inline uint32_t A5XX_RB_RESOLVE_CNTL_2_X(uint32_t val)
  2506. {
  2507. return ((val) << A5XX_RB_RESOLVE_CNTL_2_X__SHIFT) & A5XX_RB_RESOLVE_CNTL_2_X__MASK;
  2508. }
  2509. #define A5XX_RB_RESOLVE_CNTL_2_Y__MASK 0x7fff0000
  2510. #define A5XX_RB_RESOLVE_CNTL_2_Y__SHIFT 16
  2511. static inline uint32_t A5XX_RB_RESOLVE_CNTL_2_Y(uint32_t val)
  2512. {
  2513. return ((val) << A5XX_RB_RESOLVE_CNTL_2_Y__SHIFT) & A5XX_RB_RESOLVE_CNTL_2_Y__MASK;
  2514. }
  2515. #define REG_A5XX_RB_RESOLVE_CNTL_3 0x0000e213
  2516. #define REG_A5XX_RB_BLIT_DST_LO 0x0000e214
  2517. #define REG_A5XX_RB_BLIT_DST_HI 0x0000e215
  2518. #define REG_A5XX_RB_BLIT_DST_PITCH 0x0000e216
  2519. #define A5XX_RB_BLIT_DST_PITCH__MASK 0xffffffff
  2520. #define A5XX_RB_BLIT_DST_PITCH__SHIFT 0
  2521. static inline uint32_t A5XX_RB_BLIT_DST_PITCH(uint32_t val)
  2522. {
  2523. return ((val >> 6) << A5XX_RB_BLIT_DST_PITCH__SHIFT) & A5XX_RB_BLIT_DST_PITCH__MASK;
  2524. }
  2525. #define REG_A5XX_RB_BLIT_DST_ARRAY_PITCH 0x0000e217
  2526. #define A5XX_RB_BLIT_DST_ARRAY_PITCH__MASK 0xffffffff
  2527. #define A5XX_RB_BLIT_DST_ARRAY_PITCH__SHIFT 0
  2528. static inline uint32_t A5XX_RB_BLIT_DST_ARRAY_PITCH(uint32_t val)
  2529. {
  2530. return ((val >> 6) << A5XX_RB_BLIT_DST_ARRAY_PITCH__SHIFT) & A5XX_RB_BLIT_DST_ARRAY_PITCH__MASK;
  2531. }
  2532. #define REG_A5XX_RB_CLEAR_COLOR_DW0 0x0000e218
  2533. #define REG_A5XX_RB_CLEAR_COLOR_DW1 0x0000e219
  2534. #define REG_A5XX_RB_CLEAR_COLOR_DW2 0x0000e21a
  2535. #define REG_A5XX_RB_CLEAR_COLOR_DW3 0x0000e21b
  2536. #define REG_A5XX_RB_CLEAR_CNTL 0x0000e21c
  2537. #define A5XX_RB_CLEAR_CNTL_FAST_CLEAR 0x00000002
  2538. #define A5XX_RB_CLEAR_CNTL_MASK__MASK 0x000000f0
  2539. #define A5XX_RB_CLEAR_CNTL_MASK__SHIFT 4
  2540. static inline uint32_t A5XX_RB_CLEAR_CNTL_MASK(uint32_t val)
  2541. {
  2542. return ((val) << A5XX_RB_CLEAR_CNTL_MASK__SHIFT) & A5XX_RB_CLEAR_CNTL_MASK__MASK;
  2543. }
  2544. #define REG_A5XX_RB_DEPTH_FLAG_BUFFER_BASE_LO 0x0000e240
  2545. #define REG_A5XX_RB_DEPTH_FLAG_BUFFER_BASE_HI 0x0000e241
  2546. #define REG_A5XX_RB_DEPTH_FLAG_BUFFER_PITCH 0x0000e242
  2547. static inline uint32_t REG_A5XX_RB_MRT_FLAG_BUFFER(uint32_t i0) { return 0x0000e243 + 0x4*i0; }
  2548. static inline uint32_t REG_A5XX_RB_MRT_FLAG_BUFFER_ADDR_LO(uint32_t i0) { return 0x0000e243 + 0x4*i0; }
  2549. static inline uint32_t REG_A5XX_RB_MRT_FLAG_BUFFER_ADDR_HI(uint32_t i0) { return 0x0000e244 + 0x4*i0; }
  2550. static inline uint32_t REG_A5XX_RB_MRT_FLAG_BUFFER_PITCH(uint32_t i0) { return 0x0000e245 + 0x4*i0; }
  2551. #define A5XX_RB_MRT_FLAG_BUFFER_PITCH__MASK 0xffffffff
  2552. #define A5XX_RB_MRT_FLAG_BUFFER_PITCH__SHIFT 0
  2553. static inline uint32_t A5XX_RB_MRT_FLAG_BUFFER_PITCH(uint32_t val)
  2554. {
  2555. return ((val >> 6) << A5XX_RB_MRT_FLAG_BUFFER_PITCH__SHIFT) & A5XX_RB_MRT_FLAG_BUFFER_PITCH__MASK;
  2556. }
  2557. static inline uint32_t REG_A5XX_RB_MRT_FLAG_BUFFER_ARRAY_PITCH(uint32_t i0) { return 0x0000e246 + 0x4*i0; }
  2558. #define A5XX_RB_MRT_FLAG_BUFFER_ARRAY_PITCH__MASK 0xffffffff
  2559. #define A5XX_RB_MRT_FLAG_BUFFER_ARRAY_PITCH__SHIFT 0
  2560. static inline uint32_t A5XX_RB_MRT_FLAG_BUFFER_ARRAY_PITCH(uint32_t val)
  2561. {
  2562. return ((val >> 6) << A5XX_RB_MRT_FLAG_BUFFER_ARRAY_PITCH__SHIFT) & A5XX_RB_MRT_FLAG_BUFFER_ARRAY_PITCH__MASK;
  2563. }
  2564. #define REG_A5XX_RB_BLIT_FLAG_DST_LO 0x0000e263
  2565. #define REG_A5XX_RB_BLIT_FLAG_DST_HI 0x0000e264
  2566. #define REG_A5XX_RB_BLIT_FLAG_DST_PITCH 0x0000e265
  2567. #define A5XX_RB_BLIT_FLAG_DST_PITCH__MASK 0xffffffff
  2568. #define A5XX_RB_BLIT_FLAG_DST_PITCH__SHIFT 0
  2569. static inline uint32_t A5XX_RB_BLIT_FLAG_DST_PITCH(uint32_t val)
  2570. {
  2571. return ((val >> 6) << A5XX_RB_BLIT_FLAG_DST_PITCH__SHIFT) & A5XX_RB_BLIT_FLAG_DST_PITCH__MASK;
  2572. }
  2573. #define REG_A5XX_RB_BLIT_FLAG_DST_ARRAY_PITCH 0x0000e266
  2574. #define A5XX_RB_BLIT_FLAG_DST_ARRAY_PITCH__MASK 0xffffffff
  2575. #define A5XX_RB_BLIT_FLAG_DST_ARRAY_PITCH__SHIFT 0
  2576. static inline uint32_t A5XX_RB_BLIT_FLAG_DST_ARRAY_PITCH(uint32_t val)
  2577. {
  2578. return ((val >> 6) << A5XX_RB_BLIT_FLAG_DST_ARRAY_PITCH__SHIFT) & A5XX_RB_BLIT_FLAG_DST_ARRAY_PITCH__MASK;
  2579. }
  2580. #define REG_A5XX_RB_SAMPLE_COUNT_ADDR_LO 0x0000e267
  2581. #define REG_A5XX_RB_SAMPLE_COUNT_ADDR_HI 0x0000e268
  2582. #define REG_A5XX_VPC_CNTL_0 0x0000e280
  2583. #define A5XX_VPC_CNTL_0_STRIDE_IN_VPC__MASK 0x0000007f
  2584. #define A5XX_VPC_CNTL_0_STRIDE_IN_VPC__SHIFT 0
  2585. static inline uint32_t A5XX_VPC_CNTL_0_STRIDE_IN_VPC(uint32_t val)
  2586. {
  2587. return ((val) << A5XX_VPC_CNTL_0_STRIDE_IN_VPC__SHIFT) & A5XX_VPC_CNTL_0_STRIDE_IN_VPC__MASK;
  2588. }
  2589. #define A5XX_VPC_CNTL_0_VARYING 0x00000800
  2590. static inline uint32_t REG_A5XX_VPC_VARYING_INTERP(uint32_t i0) { return 0x0000e282 + 0x1*i0; }
  2591. static inline uint32_t REG_A5XX_VPC_VARYING_INTERP_MODE(uint32_t i0) { return 0x0000e282 + 0x1*i0; }
  2592. static inline uint32_t REG_A5XX_VPC_VARYING_PS_REPL(uint32_t i0) { return 0x0000e28a + 0x1*i0; }
  2593. static inline uint32_t REG_A5XX_VPC_VARYING_PS_REPL_MODE(uint32_t i0) { return 0x0000e28a + 0x1*i0; }
  2594. #define REG_A5XX_UNKNOWN_E292 0x0000e292
  2595. #define REG_A5XX_UNKNOWN_E293 0x0000e293
  2596. static inline uint32_t REG_A5XX_VPC_VAR(uint32_t i0) { return 0x0000e294 + 0x1*i0; }
  2597. static inline uint32_t REG_A5XX_VPC_VAR_DISABLE(uint32_t i0) { return 0x0000e294 + 0x1*i0; }
  2598. #define REG_A5XX_VPC_GS_SIV_CNTL 0x0000e298
  2599. #define REG_A5XX_UNKNOWN_E29A 0x0000e29a
  2600. #define REG_A5XX_VPC_PACK 0x0000e29d
  2601. #define A5XX_VPC_PACK_NUMNONPOSVAR__MASK 0x000000ff
  2602. #define A5XX_VPC_PACK_NUMNONPOSVAR__SHIFT 0
  2603. static inline uint32_t A5XX_VPC_PACK_NUMNONPOSVAR(uint32_t val)
  2604. {
  2605. return ((val) << A5XX_VPC_PACK_NUMNONPOSVAR__SHIFT) & A5XX_VPC_PACK_NUMNONPOSVAR__MASK;
  2606. }
  2607. #define A5XX_VPC_PACK_PSIZELOC__MASK 0x0000ff00
  2608. #define A5XX_VPC_PACK_PSIZELOC__SHIFT 8
  2609. static inline uint32_t A5XX_VPC_PACK_PSIZELOC(uint32_t val)
  2610. {
  2611. return ((val) << A5XX_VPC_PACK_PSIZELOC__SHIFT) & A5XX_VPC_PACK_PSIZELOC__MASK;
  2612. }
  2613. #define REG_A5XX_VPC_FS_PRIMITIVEID_CNTL 0x0000e2a0
  2614. #define REG_A5XX_VPC_SO_BUF_CNTL 0x0000e2a1
  2615. #define A5XX_VPC_SO_BUF_CNTL_BUF0 0x00000001
  2616. #define A5XX_VPC_SO_BUF_CNTL_BUF1 0x00000008
  2617. #define A5XX_VPC_SO_BUF_CNTL_BUF2 0x00000040
  2618. #define A5XX_VPC_SO_BUF_CNTL_BUF3 0x00000200
  2619. #define A5XX_VPC_SO_BUF_CNTL_ENABLE 0x00008000
  2620. #define REG_A5XX_VPC_SO_OVERRIDE 0x0000e2a2
  2621. #define A5XX_VPC_SO_OVERRIDE_SO_DISABLE 0x00000001
  2622. #define REG_A5XX_VPC_SO_CNTL 0x0000e2a3
  2623. #define A5XX_VPC_SO_CNTL_ENABLE 0x00010000
  2624. #define REG_A5XX_VPC_SO_PROG 0x0000e2a4
  2625. #define A5XX_VPC_SO_PROG_A_BUF__MASK 0x00000003
  2626. #define A5XX_VPC_SO_PROG_A_BUF__SHIFT 0
  2627. static inline uint32_t A5XX_VPC_SO_PROG_A_BUF(uint32_t val)
  2628. {
  2629. return ((val) << A5XX_VPC_SO_PROG_A_BUF__SHIFT) & A5XX_VPC_SO_PROG_A_BUF__MASK;
  2630. }
  2631. #define A5XX_VPC_SO_PROG_A_OFF__MASK 0x000007fc
  2632. #define A5XX_VPC_SO_PROG_A_OFF__SHIFT 2
  2633. static inline uint32_t A5XX_VPC_SO_PROG_A_OFF(uint32_t val)
  2634. {
  2635. return ((val >> 2) << A5XX_VPC_SO_PROG_A_OFF__SHIFT) & A5XX_VPC_SO_PROG_A_OFF__MASK;
  2636. }
  2637. #define A5XX_VPC_SO_PROG_A_EN 0x00000800
  2638. #define A5XX_VPC_SO_PROG_B_BUF__MASK 0x00003000
  2639. #define A5XX_VPC_SO_PROG_B_BUF__SHIFT 12
  2640. static inline uint32_t A5XX_VPC_SO_PROG_B_BUF(uint32_t val)
  2641. {
  2642. return ((val) << A5XX_VPC_SO_PROG_B_BUF__SHIFT) & A5XX_VPC_SO_PROG_B_BUF__MASK;
  2643. }
  2644. #define A5XX_VPC_SO_PROG_B_OFF__MASK 0x007fc000
  2645. #define A5XX_VPC_SO_PROG_B_OFF__SHIFT 14
  2646. static inline uint32_t A5XX_VPC_SO_PROG_B_OFF(uint32_t val)
  2647. {
  2648. return ((val >> 2) << A5XX_VPC_SO_PROG_B_OFF__SHIFT) & A5XX_VPC_SO_PROG_B_OFF__MASK;
  2649. }
  2650. #define A5XX_VPC_SO_PROG_B_EN 0x00800000
  2651. static inline uint32_t REG_A5XX_VPC_SO(uint32_t i0) { return 0x0000e2a7 + 0x7*i0; }
  2652. static inline uint32_t REG_A5XX_VPC_SO_BUFFER_BASE_LO(uint32_t i0) { return 0x0000e2a7 + 0x7*i0; }
  2653. static inline uint32_t REG_A5XX_VPC_SO_BUFFER_BASE_HI(uint32_t i0) { return 0x0000e2a8 + 0x7*i0; }
  2654. static inline uint32_t REG_A5XX_VPC_SO_BUFFER_SIZE(uint32_t i0) { return 0x0000e2a9 + 0x7*i0; }
  2655. static inline uint32_t REG_A5XX_VPC_SO_NCOMP(uint32_t i0) { return 0x0000e2aa + 0x7*i0; }
  2656. static inline uint32_t REG_A5XX_VPC_SO_BUFFER_OFFSET(uint32_t i0) { return 0x0000e2ab + 0x7*i0; }
  2657. static inline uint32_t REG_A5XX_VPC_SO_FLUSH_BASE_LO(uint32_t i0) { return 0x0000e2ac + 0x7*i0; }
  2658. static inline uint32_t REG_A5XX_VPC_SO_FLUSH_BASE_HI(uint32_t i0) { return 0x0000e2ad + 0x7*i0; }
  2659. #define REG_A5XX_PC_PRIMITIVE_CNTL 0x0000e384
  2660. #define A5XX_PC_PRIMITIVE_CNTL_STRIDE_IN_VPC__MASK 0x0000007f
  2661. #define A5XX_PC_PRIMITIVE_CNTL_STRIDE_IN_VPC__SHIFT 0
  2662. static inline uint32_t A5XX_PC_PRIMITIVE_CNTL_STRIDE_IN_VPC(uint32_t val)
  2663. {
  2664. return ((val) << A5XX_PC_PRIMITIVE_CNTL_STRIDE_IN_VPC__SHIFT) & A5XX_PC_PRIMITIVE_CNTL_STRIDE_IN_VPC__MASK;
  2665. }
  2666. #define A5XX_PC_PRIMITIVE_CNTL_PROVOKING_VTX_LAST 0x00000400
  2667. #define REG_A5XX_PC_PRIM_VTX_CNTL 0x0000e385
  2668. #define A5XX_PC_PRIM_VTX_CNTL_PSIZE 0x00000800
  2669. #define REG_A5XX_PC_RASTER_CNTL 0x0000e388
  2670. #define REG_A5XX_UNKNOWN_E389 0x0000e389
  2671. #define REG_A5XX_PC_RESTART_INDEX 0x0000e38c
  2672. #define REG_A5XX_UNKNOWN_E38D 0x0000e38d
  2673. #define REG_A5XX_PC_GS_PARAM 0x0000e38e
  2674. #define REG_A5XX_PC_HS_PARAM 0x0000e38f
  2675. #define REG_A5XX_PC_POWER_CNTL 0x0000e3b0
  2676. #define REG_A5XX_VFD_CONTROL_0 0x0000e400
  2677. #define A5XX_VFD_CONTROL_0_VTXCNT__MASK 0x0000003f
  2678. #define A5XX_VFD_CONTROL_0_VTXCNT__SHIFT 0
  2679. static inline uint32_t A5XX_VFD_CONTROL_0_VTXCNT(uint32_t val)
  2680. {
  2681. return ((val) << A5XX_VFD_CONTROL_0_VTXCNT__SHIFT) & A5XX_VFD_CONTROL_0_VTXCNT__MASK;
  2682. }
  2683. #define REG_A5XX_VFD_CONTROL_1 0x0000e401
  2684. #define A5XX_VFD_CONTROL_1_REGID4VTX__MASK 0x000000ff
  2685. #define A5XX_VFD_CONTROL_1_REGID4VTX__SHIFT 0
  2686. static inline uint32_t A5XX_VFD_CONTROL_1_REGID4VTX(uint32_t val)
  2687. {
  2688. return ((val) << A5XX_VFD_CONTROL_1_REGID4VTX__SHIFT) & A5XX_VFD_CONTROL_1_REGID4VTX__MASK;
  2689. }
  2690. #define A5XX_VFD_CONTROL_1_REGID4INST__MASK 0x0000ff00
  2691. #define A5XX_VFD_CONTROL_1_REGID4INST__SHIFT 8
  2692. static inline uint32_t A5XX_VFD_CONTROL_1_REGID4INST(uint32_t val)
  2693. {
  2694. return ((val) << A5XX_VFD_CONTROL_1_REGID4INST__SHIFT) & A5XX_VFD_CONTROL_1_REGID4INST__MASK;
  2695. }
  2696. #define REG_A5XX_VFD_CONTROL_2 0x0000e402
  2697. #define REG_A5XX_VFD_CONTROL_3 0x0000e403
  2698. #define REG_A5XX_VFD_CONTROL_4 0x0000e404
  2699. #define REG_A5XX_VFD_CONTROL_5 0x0000e405
  2700. #define REG_A5XX_VFD_INDEX_OFFSET 0x0000e408
  2701. #define REG_A5XX_VFD_INSTANCE_START_OFFSET 0x0000e409
  2702. static inline uint32_t REG_A5XX_VFD_FETCH(uint32_t i0) { return 0x0000e40a + 0x4*i0; }
  2703. static inline uint32_t REG_A5XX_VFD_FETCH_BASE_LO(uint32_t i0) { return 0x0000e40a + 0x4*i0; }
  2704. static inline uint32_t REG_A5XX_VFD_FETCH_BASE_HI(uint32_t i0) { return 0x0000e40b + 0x4*i0; }
  2705. static inline uint32_t REG_A5XX_VFD_FETCH_SIZE(uint32_t i0) { return 0x0000e40c + 0x4*i0; }
  2706. static inline uint32_t REG_A5XX_VFD_FETCH_STRIDE(uint32_t i0) { return 0x0000e40d + 0x4*i0; }
  2707. static inline uint32_t REG_A5XX_VFD_DECODE(uint32_t i0) { return 0x0000e48a + 0x2*i0; }
  2708. static inline uint32_t REG_A5XX_VFD_DECODE_INSTR(uint32_t i0) { return 0x0000e48a + 0x2*i0; }
  2709. #define A5XX_VFD_DECODE_INSTR_IDX__MASK 0x0000001f
  2710. #define A5XX_VFD_DECODE_INSTR_IDX__SHIFT 0
  2711. static inline uint32_t A5XX_VFD_DECODE_INSTR_IDX(uint32_t val)
  2712. {
  2713. return ((val) << A5XX_VFD_DECODE_INSTR_IDX__SHIFT) & A5XX_VFD_DECODE_INSTR_IDX__MASK;
  2714. }
  2715. #define A5XX_VFD_DECODE_INSTR_INSTANCED 0x00020000
  2716. #define A5XX_VFD_DECODE_INSTR_FORMAT__MASK 0x3ff00000
  2717. #define A5XX_VFD_DECODE_INSTR_FORMAT__SHIFT 20
  2718. static inline uint32_t A5XX_VFD_DECODE_INSTR_FORMAT(enum a5xx_vtx_fmt val)
  2719. {
  2720. return ((val) << A5XX_VFD_DECODE_INSTR_FORMAT__SHIFT) & A5XX_VFD_DECODE_INSTR_FORMAT__MASK;
  2721. }
  2722. #define A5XX_VFD_DECODE_INSTR_UNK30 0x40000000
  2723. #define A5XX_VFD_DECODE_INSTR_FLOAT 0x80000000
  2724. static inline uint32_t REG_A5XX_VFD_DECODE_STEP_RATE(uint32_t i0) { return 0x0000e48b + 0x2*i0; }
  2725. static inline uint32_t REG_A5XX_VFD_DEST_CNTL(uint32_t i0) { return 0x0000e4ca + 0x1*i0; }
  2726. static inline uint32_t REG_A5XX_VFD_DEST_CNTL_INSTR(uint32_t i0) { return 0x0000e4ca + 0x1*i0; }
  2727. #define A5XX_VFD_DEST_CNTL_INSTR_WRITEMASK__MASK 0x0000000f
  2728. #define A5XX_VFD_DEST_CNTL_INSTR_WRITEMASK__SHIFT 0
  2729. static inline uint32_t A5XX_VFD_DEST_CNTL_INSTR_WRITEMASK(uint32_t val)
  2730. {
  2731. return ((val) << A5XX_VFD_DEST_CNTL_INSTR_WRITEMASK__SHIFT) & A5XX_VFD_DEST_CNTL_INSTR_WRITEMASK__MASK;
  2732. }
  2733. #define A5XX_VFD_DEST_CNTL_INSTR_REGID__MASK 0x00000ff0
  2734. #define A5XX_VFD_DEST_CNTL_INSTR_REGID__SHIFT 4
  2735. static inline uint32_t A5XX_VFD_DEST_CNTL_INSTR_REGID(uint32_t val)
  2736. {
  2737. return ((val) << A5XX_VFD_DEST_CNTL_INSTR_REGID__SHIFT) & A5XX_VFD_DEST_CNTL_INSTR_REGID__MASK;
  2738. }
  2739. #define REG_A5XX_VFD_POWER_CNTL 0x0000e4f0
  2740. #define REG_A5XX_SP_SP_CNTL 0x0000e580
  2741. #define REG_A5XX_SP_VS_CONFIG 0x0000e584
  2742. #define A5XX_SP_VS_CONFIG_ENABLED 0x00000001
  2743. #define A5XX_SP_VS_CONFIG_CONSTOBJECTOFFSET__MASK 0x000000fe
  2744. #define A5XX_SP_VS_CONFIG_CONSTOBJECTOFFSET__SHIFT 1
  2745. static inline uint32_t A5XX_SP_VS_CONFIG_CONSTOBJECTOFFSET(uint32_t val)
  2746. {
  2747. return ((val) << A5XX_SP_VS_CONFIG_CONSTOBJECTOFFSET__SHIFT) & A5XX_SP_VS_CONFIG_CONSTOBJECTOFFSET__MASK;
  2748. }
  2749. #define A5XX_SP_VS_CONFIG_SHADEROBJOFFSET__MASK 0x00007f00
  2750. #define A5XX_SP_VS_CONFIG_SHADEROBJOFFSET__SHIFT 8
  2751. static inline uint32_t A5XX_SP_VS_CONFIG_SHADEROBJOFFSET(uint32_t val)
  2752. {
  2753. return ((val) << A5XX_SP_VS_CONFIG_SHADEROBJOFFSET__SHIFT) & A5XX_SP_VS_CONFIG_SHADEROBJOFFSET__MASK;
  2754. }
  2755. #define REG_A5XX_SP_FS_CONFIG 0x0000e585
  2756. #define A5XX_SP_FS_CONFIG_ENABLED 0x00000001
  2757. #define A5XX_SP_FS_CONFIG_CONSTOBJECTOFFSET__MASK 0x000000fe
  2758. #define A5XX_SP_FS_CONFIG_CONSTOBJECTOFFSET__SHIFT 1
  2759. static inline uint32_t A5XX_SP_FS_CONFIG_CONSTOBJECTOFFSET(uint32_t val)
  2760. {
  2761. return ((val) << A5XX_SP_FS_CONFIG_CONSTOBJECTOFFSET__SHIFT) & A5XX_SP_FS_CONFIG_CONSTOBJECTOFFSET__MASK;
  2762. }
  2763. #define A5XX_SP_FS_CONFIG_SHADEROBJOFFSET__MASK 0x00007f00
  2764. #define A5XX_SP_FS_CONFIG_SHADEROBJOFFSET__SHIFT 8
  2765. static inline uint32_t A5XX_SP_FS_CONFIG_SHADEROBJOFFSET(uint32_t val)
  2766. {
  2767. return ((val) << A5XX_SP_FS_CONFIG_SHADEROBJOFFSET__SHIFT) & A5XX_SP_FS_CONFIG_SHADEROBJOFFSET__MASK;
  2768. }
  2769. #define REG_A5XX_SP_HS_CONFIG 0x0000e586
  2770. #define A5XX_SP_HS_CONFIG_ENABLED 0x00000001
  2771. #define A5XX_SP_HS_CONFIG_CONSTOBJECTOFFSET__MASK 0x000000fe
  2772. #define A5XX_SP_HS_CONFIG_CONSTOBJECTOFFSET__SHIFT 1
  2773. static inline uint32_t A5XX_SP_HS_CONFIG_CONSTOBJECTOFFSET(uint32_t val)
  2774. {
  2775. return ((val) << A5XX_SP_HS_CONFIG_CONSTOBJECTOFFSET__SHIFT) & A5XX_SP_HS_CONFIG_CONSTOBJECTOFFSET__MASK;
  2776. }
  2777. #define A5XX_SP_HS_CONFIG_SHADEROBJOFFSET__MASK 0x00007f00
  2778. #define A5XX_SP_HS_CONFIG_SHADEROBJOFFSET__SHIFT 8
  2779. static inline uint32_t A5XX_SP_HS_CONFIG_SHADEROBJOFFSET(uint32_t val)
  2780. {
  2781. return ((val) << A5XX_SP_HS_CONFIG_SHADEROBJOFFSET__SHIFT) & A5XX_SP_HS_CONFIG_SHADEROBJOFFSET__MASK;
  2782. }
  2783. #define REG_A5XX_SP_DS_CONFIG 0x0000e587
  2784. #define A5XX_SP_DS_CONFIG_ENABLED 0x00000001
  2785. #define A5XX_SP_DS_CONFIG_CONSTOBJECTOFFSET__MASK 0x000000fe
  2786. #define A5XX_SP_DS_CONFIG_CONSTOBJECTOFFSET__SHIFT 1
  2787. static inline uint32_t A5XX_SP_DS_CONFIG_CONSTOBJECTOFFSET(uint32_t val)
  2788. {
  2789. return ((val) << A5XX_SP_DS_CONFIG_CONSTOBJECTOFFSET__SHIFT) & A5XX_SP_DS_CONFIG_CONSTOBJECTOFFSET__MASK;
  2790. }
  2791. #define A5XX_SP_DS_CONFIG_SHADEROBJOFFSET__MASK 0x00007f00
  2792. #define A5XX_SP_DS_CONFIG_SHADEROBJOFFSET__SHIFT 8
  2793. static inline uint32_t A5XX_SP_DS_CONFIG_SHADEROBJOFFSET(uint32_t val)
  2794. {
  2795. return ((val) << A5XX_SP_DS_CONFIG_SHADEROBJOFFSET__SHIFT) & A5XX_SP_DS_CONFIG_SHADEROBJOFFSET__MASK;
  2796. }
  2797. #define REG_A5XX_SP_GS_CONFIG 0x0000e588
  2798. #define A5XX_SP_GS_CONFIG_ENABLED 0x00000001
  2799. #define A5XX_SP_GS_CONFIG_CONSTOBJECTOFFSET__MASK 0x000000fe
  2800. #define A5XX_SP_GS_CONFIG_CONSTOBJECTOFFSET__SHIFT 1
  2801. static inline uint32_t A5XX_SP_GS_CONFIG_CONSTOBJECTOFFSET(uint32_t val)
  2802. {
  2803. return ((val) << A5XX_SP_GS_CONFIG_CONSTOBJECTOFFSET__SHIFT) & A5XX_SP_GS_CONFIG_CONSTOBJECTOFFSET__MASK;
  2804. }
  2805. #define A5XX_SP_GS_CONFIG_SHADEROBJOFFSET__MASK 0x00007f00
  2806. #define A5XX_SP_GS_CONFIG_SHADEROBJOFFSET__SHIFT 8
  2807. static inline uint32_t A5XX_SP_GS_CONFIG_SHADEROBJOFFSET(uint32_t val)
  2808. {
  2809. return ((val) << A5XX_SP_GS_CONFIG_SHADEROBJOFFSET__SHIFT) & A5XX_SP_GS_CONFIG_SHADEROBJOFFSET__MASK;
  2810. }
  2811. #define REG_A5XX_SP_CS_CONFIG 0x0000e589
  2812. #define A5XX_SP_CS_CONFIG_ENABLED 0x00000001
  2813. #define A5XX_SP_CS_CONFIG_CONSTOBJECTOFFSET__MASK 0x000000fe
  2814. #define A5XX_SP_CS_CONFIG_CONSTOBJECTOFFSET__SHIFT 1
  2815. static inline uint32_t A5XX_SP_CS_CONFIG_CONSTOBJECTOFFSET(uint32_t val)
  2816. {
  2817. return ((val) << A5XX_SP_CS_CONFIG_CONSTOBJECTOFFSET__SHIFT) & A5XX_SP_CS_CONFIG_CONSTOBJECTOFFSET__MASK;
  2818. }
  2819. #define A5XX_SP_CS_CONFIG_SHADEROBJOFFSET__MASK 0x00007f00
  2820. #define A5XX_SP_CS_CONFIG_SHADEROBJOFFSET__SHIFT 8
  2821. static inline uint32_t A5XX_SP_CS_CONFIG_SHADEROBJOFFSET(uint32_t val)
  2822. {
  2823. return ((val) << A5XX_SP_CS_CONFIG_SHADEROBJOFFSET__SHIFT) & A5XX_SP_CS_CONFIG_SHADEROBJOFFSET__MASK;
  2824. }
  2825. #define REG_A5XX_SP_VS_CONFIG_MAX_CONST 0x0000e58a
  2826. #define REG_A5XX_SP_FS_CONFIG_MAX_CONST 0x0000e58b
  2827. #define REG_A5XX_SP_VS_CTRL_REG0 0x0000e590
  2828. #define A5XX_SP_VS_CTRL_REG0_THREADSIZE__MASK 0x00000008
  2829. #define A5XX_SP_VS_CTRL_REG0_THREADSIZE__SHIFT 3
  2830. static inline uint32_t A5XX_SP_VS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
  2831. {
  2832. return ((val) << A5XX_SP_VS_CTRL_REG0_THREADSIZE__SHIFT) & A5XX_SP_VS_CTRL_REG0_THREADSIZE__MASK;
  2833. }
  2834. #define A5XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x000003f0
  2835. #define A5XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 4
  2836. static inline uint32_t A5XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
  2837. {
  2838. return ((val) << A5XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A5XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
  2839. }
  2840. #define A5XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x0000fc00
  2841. #define A5XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 10
  2842. static inline uint32_t A5XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
  2843. {
  2844. return ((val) << A5XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A5XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
  2845. }
  2846. #define A5XX_SP_VS_CTRL_REG0_VARYING 0x00010000
  2847. #define A5XX_SP_VS_CTRL_REG0_PIXLODENABLE 0x00100000
  2848. #define A5XX_SP_VS_CTRL_REG0_BRANCHSTACK__MASK 0xfe000000
  2849. #define A5XX_SP_VS_CTRL_REG0_BRANCHSTACK__SHIFT 25
  2850. static inline uint32_t A5XX_SP_VS_CTRL_REG0_BRANCHSTACK(uint32_t val)
  2851. {
  2852. return ((val) << A5XX_SP_VS_CTRL_REG0_BRANCHSTACK__SHIFT) & A5XX_SP_VS_CTRL_REG0_BRANCHSTACK__MASK;
  2853. }
  2854. #define REG_A5XX_SP_PRIMITIVE_CNTL 0x0000e592
  2855. #define A5XX_SP_PRIMITIVE_CNTL_VSOUT__MASK 0x0000001f
  2856. #define A5XX_SP_PRIMITIVE_CNTL_VSOUT__SHIFT 0
  2857. static inline uint32_t A5XX_SP_PRIMITIVE_CNTL_VSOUT(uint32_t val)
  2858. {
  2859. return ((val) << A5XX_SP_PRIMITIVE_CNTL_VSOUT__SHIFT) & A5XX_SP_PRIMITIVE_CNTL_VSOUT__MASK;
  2860. }
  2861. static inline uint32_t REG_A5XX_SP_VS_OUT(uint32_t i0) { return 0x0000e593 + 0x1*i0; }
  2862. static inline uint32_t REG_A5XX_SP_VS_OUT_REG(uint32_t i0) { return 0x0000e593 + 0x1*i0; }
  2863. #define A5XX_SP_VS_OUT_REG_A_REGID__MASK 0x000000ff
  2864. #define A5XX_SP_VS_OUT_REG_A_REGID__SHIFT 0
  2865. static inline uint32_t A5XX_SP_VS_OUT_REG_A_REGID(uint32_t val)
  2866. {
  2867. return ((val) << A5XX_SP_VS_OUT_REG_A_REGID__SHIFT) & A5XX_SP_VS_OUT_REG_A_REGID__MASK;
  2868. }
  2869. #define A5XX_SP_VS_OUT_REG_A_COMPMASK__MASK 0x00000f00
  2870. #define A5XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT 8
  2871. static inline uint32_t A5XX_SP_VS_OUT_REG_A_COMPMASK(uint32_t val)
  2872. {
  2873. return ((val) << A5XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT) & A5XX_SP_VS_OUT_REG_A_COMPMASK__MASK;
  2874. }
  2875. #define A5XX_SP_VS_OUT_REG_B_REGID__MASK 0x00ff0000
  2876. #define A5XX_SP_VS_OUT_REG_B_REGID__SHIFT 16
  2877. static inline uint32_t A5XX_SP_VS_OUT_REG_B_REGID(uint32_t val)
  2878. {
  2879. return ((val) << A5XX_SP_VS_OUT_REG_B_REGID__SHIFT) & A5XX_SP_VS_OUT_REG_B_REGID__MASK;
  2880. }
  2881. #define A5XX_SP_VS_OUT_REG_B_COMPMASK__MASK 0x0f000000
  2882. #define A5XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT 24
  2883. static inline uint32_t A5XX_SP_VS_OUT_REG_B_COMPMASK(uint32_t val)
  2884. {
  2885. return ((val) << A5XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT) & A5XX_SP_VS_OUT_REG_B_COMPMASK__MASK;
  2886. }
  2887. static inline uint32_t REG_A5XX_SP_VS_VPC_DST(uint32_t i0) { return 0x0000e5a3 + 0x1*i0; }
  2888. static inline uint32_t REG_A5XX_SP_VS_VPC_DST_REG(uint32_t i0) { return 0x0000e5a3 + 0x1*i0; }
  2889. #define A5XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK 0x000000ff
  2890. #define A5XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT 0
  2891. static inline uint32_t A5XX_SP_VS_VPC_DST_REG_OUTLOC0(uint32_t val)
  2892. {
  2893. return ((val) << A5XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT) & A5XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK;
  2894. }
  2895. #define A5XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK 0x0000ff00
  2896. #define A5XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT 8
  2897. static inline uint32_t A5XX_SP_VS_VPC_DST_REG_OUTLOC1(uint32_t val)
  2898. {
  2899. return ((val) << A5XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT) & A5XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK;
  2900. }
  2901. #define A5XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK 0x00ff0000
  2902. #define A5XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT 16
  2903. static inline uint32_t A5XX_SP_VS_VPC_DST_REG_OUTLOC2(uint32_t val)
  2904. {
  2905. return ((val) << A5XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT) & A5XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK;
  2906. }
  2907. #define A5XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK 0xff000000
  2908. #define A5XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT 24
  2909. static inline uint32_t A5XX_SP_VS_VPC_DST_REG_OUTLOC3(uint32_t val)
  2910. {
  2911. return ((val) << A5XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT) & A5XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK;
  2912. }
  2913. #define REG_A5XX_UNKNOWN_E5AB 0x0000e5ab
  2914. #define REG_A5XX_SP_VS_OBJ_START_LO 0x0000e5ac
  2915. #define REG_A5XX_SP_VS_OBJ_START_HI 0x0000e5ad
  2916. #define REG_A5XX_SP_FS_CTRL_REG0 0x0000e5c0
  2917. #define A5XX_SP_FS_CTRL_REG0_THREADSIZE__MASK 0x00000008
  2918. #define A5XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT 3
  2919. static inline uint32_t A5XX_SP_FS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
  2920. {
  2921. return ((val) << A5XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT) & A5XX_SP_FS_CTRL_REG0_THREADSIZE__MASK;
  2922. }
  2923. #define A5XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x000003f0
  2924. #define A5XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 4
  2925. static inline uint32_t A5XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
  2926. {
  2927. return ((val) << A5XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A5XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
  2928. }
  2929. #define A5XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x0000fc00
  2930. #define A5XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 10
  2931. static inline uint32_t A5XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
  2932. {
  2933. return ((val) << A5XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A5XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
  2934. }
  2935. #define A5XX_SP_FS_CTRL_REG0_VARYING 0x00010000
  2936. #define A5XX_SP_FS_CTRL_REG0_PIXLODENABLE 0x00100000
  2937. #define A5XX_SP_FS_CTRL_REG0_BRANCHSTACK__MASK 0xfe000000
  2938. #define A5XX_SP_FS_CTRL_REG0_BRANCHSTACK__SHIFT 25
  2939. static inline uint32_t A5XX_SP_FS_CTRL_REG0_BRANCHSTACK(uint32_t val)
  2940. {
  2941. return ((val) << A5XX_SP_FS_CTRL_REG0_BRANCHSTACK__SHIFT) & A5XX_SP_FS_CTRL_REG0_BRANCHSTACK__MASK;
  2942. }
  2943. #define REG_A5XX_UNKNOWN_E5C2 0x0000e5c2
  2944. #define REG_A5XX_SP_FS_OBJ_START_LO 0x0000e5c3
  2945. #define REG_A5XX_SP_FS_OBJ_START_HI 0x0000e5c4
  2946. #define REG_A5XX_SP_BLEND_CNTL 0x0000e5c9
  2947. #define A5XX_SP_BLEND_CNTL_ENABLED 0x00000001
  2948. #define A5XX_SP_BLEND_CNTL_UNK8 0x00000100
  2949. #define REG_A5XX_SP_FS_OUTPUT_CNTL 0x0000e5ca
  2950. #define A5XX_SP_FS_OUTPUT_CNTL_MRT__MASK 0x0000000f
  2951. #define A5XX_SP_FS_OUTPUT_CNTL_MRT__SHIFT 0
  2952. static inline uint32_t A5XX_SP_FS_OUTPUT_CNTL_MRT(uint32_t val)
  2953. {
  2954. return ((val) << A5XX_SP_FS_OUTPUT_CNTL_MRT__SHIFT) & A5XX_SP_FS_OUTPUT_CNTL_MRT__MASK;
  2955. }
  2956. #define A5XX_SP_FS_OUTPUT_CNTL_DEPTH_REGID__MASK 0x00001fe0
  2957. #define A5XX_SP_FS_OUTPUT_CNTL_DEPTH_REGID__SHIFT 5
  2958. static inline uint32_t A5XX_SP_FS_OUTPUT_CNTL_DEPTH_REGID(uint32_t val)
  2959. {
  2960. return ((val) << A5XX_SP_FS_OUTPUT_CNTL_DEPTH_REGID__SHIFT) & A5XX_SP_FS_OUTPUT_CNTL_DEPTH_REGID__MASK;
  2961. }
  2962. #define A5XX_SP_FS_OUTPUT_CNTL_SAMPLEMASK_REGID__MASK 0x001fe000
  2963. #define A5XX_SP_FS_OUTPUT_CNTL_SAMPLEMASK_REGID__SHIFT 13
  2964. static inline uint32_t A5XX_SP_FS_OUTPUT_CNTL_SAMPLEMASK_REGID(uint32_t val)
  2965. {
  2966. return ((val) << A5XX_SP_FS_OUTPUT_CNTL_SAMPLEMASK_REGID__SHIFT) & A5XX_SP_FS_OUTPUT_CNTL_SAMPLEMASK_REGID__MASK;
  2967. }
  2968. static inline uint32_t REG_A5XX_SP_FS_OUTPUT(uint32_t i0) { return 0x0000e5cb + 0x1*i0; }
  2969. static inline uint32_t REG_A5XX_SP_FS_OUTPUT_REG(uint32_t i0) { return 0x0000e5cb + 0x1*i0; }
  2970. #define A5XX_SP_FS_OUTPUT_REG_REGID__MASK 0x000000ff
  2971. #define A5XX_SP_FS_OUTPUT_REG_REGID__SHIFT 0
  2972. static inline uint32_t A5XX_SP_FS_OUTPUT_REG_REGID(uint32_t val)
  2973. {
  2974. return ((val) << A5XX_SP_FS_OUTPUT_REG_REGID__SHIFT) & A5XX_SP_FS_OUTPUT_REG_REGID__MASK;
  2975. }
  2976. #define A5XX_SP_FS_OUTPUT_REG_HALF_PRECISION 0x00000100
  2977. static inline uint32_t REG_A5XX_SP_FS_MRT(uint32_t i0) { return 0x0000e5d3 + 0x1*i0; }
  2978. static inline uint32_t REG_A5XX_SP_FS_MRT_REG(uint32_t i0) { return 0x0000e5d3 + 0x1*i0; }
  2979. #define A5XX_SP_FS_MRT_REG_COLOR_FORMAT__MASK 0x000000ff
  2980. #define A5XX_SP_FS_MRT_REG_COLOR_FORMAT__SHIFT 0
  2981. static inline uint32_t A5XX_SP_FS_MRT_REG_COLOR_FORMAT(enum a5xx_color_fmt val)
  2982. {
  2983. return ((val) << A5XX_SP_FS_MRT_REG_COLOR_FORMAT__SHIFT) & A5XX_SP_FS_MRT_REG_COLOR_FORMAT__MASK;
  2984. }
  2985. #define A5XX_SP_FS_MRT_REG_COLOR_SRGB 0x00000400
  2986. #define REG_A5XX_UNKNOWN_E5DB 0x0000e5db
  2987. #define REG_A5XX_UNKNOWN_E5F2 0x0000e5f2
  2988. #define REG_A5XX_SP_CS_OBJ_START_LO 0x0000e5f3
  2989. #define REG_A5XX_SP_CS_OBJ_START_HI 0x0000e5f4
  2990. #define REG_A5XX_SP_CS_CTRL_REG0 0x0000e5f0
  2991. #define A5XX_SP_CS_CTRL_REG0_THREADSIZE__MASK 0x00000008
  2992. #define A5XX_SP_CS_CTRL_REG0_THREADSIZE__SHIFT 3
  2993. static inline uint32_t A5XX_SP_CS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
  2994. {
  2995. return ((val) << A5XX_SP_CS_CTRL_REG0_THREADSIZE__SHIFT) & A5XX_SP_CS_CTRL_REG0_THREADSIZE__MASK;
  2996. }
  2997. #define A5XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x000003f0
  2998. #define A5XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 4
  2999. static inline uint32_t A5XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
  3000. {
  3001. return ((val) << A5XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A5XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
  3002. }
  3003. #define A5XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x0000fc00
  3004. #define A5XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 10
  3005. static inline uint32_t A5XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
  3006. {
  3007. return ((val) << A5XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A5XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
  3008. }
  3009. #define A5XX_SP_CS_CTRL_REG0_VARYING 0x00010000
  3010. #define A5XX_SP_CS_CTRL_REG0_PIXLODENABLE 0x00100000
  3011. #define A5XX_SP_CS_CTRL_REG0_BRANCHSTACK__MASK 0xfe000000
  3012. #define A5XX_SP_CS_CTRL_REG0_BRANCHSTACK__SHIFT 25
  3013. static inline uint32_t A5XX_SP_CS_CTRL_REG0_BRANCHSTACK(uint32_t val)
  3014. {
  3015. return ((val) << A5XX_SP_CS_CTRL_REG0_BRANCHSTACK__SHIFT) & A5XX_SP_CS_CTRL_REG0_BRANCHSTACK__MASK;
  3016. }
  3017. #define REG_A5XX_UNKNOWN_E600 0x0000e600
  3018. #define REG_A5XX_UNKNOWN_E602 0x0000e602
  3019. #define REG_A5XX_SP_HS_OBJ_START_LO 0x0000e603
  3020. #define REG_A5XX_SP_HS_OBJ_START_HI 0x0000e604
  3021. #define REG_A5XX_UNKNOWN_E62B 0x0000e62b
  3022. #define REG_A5XX_SP_DS_OBJ_START_LO 0x0000e62c
  3023. #define REG_A5XX_SP_DS_OBJ_START_HI 0x0000e62d
  3024. #define REG_A5XX_UNKNOWN_E640 0x0000e640
  3025. #define REG_A5XX_UNKNOWN_E65B 0x0000e65b
  3026. #define REG_A5XX_SP_GS_OBJ_START_LO 0x0000e65c
  3027. #define REG_A5XX_SP_GS_OBJ_START_HI 0x0000e65d
  3028. #define REG_A5XX_TPL1_TP_RAS_MSAA_CNTL 0x0000e704
  3029. #define A5XX_TPL1_TP_RAS_MSAA_CNTL_SAMPLES__MASK 0x00000003
  3030. #define A5XX_TPL1_TP_RAS_MSAA_CNTL_SAMPLES__SHIFT 0
  3031. static inline uint32_t A5XX_TPL1_TP_RAS_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
  3032. {
  3033. return ((val) << A5XX_TPL1_TP_RAS_MSAA_CNTL_SAMPLES__SHIFT) & A5XX_TPL1_TP_RAS_MSAA_CNTL_SAMPLES__MASK;
  3034. }
  3035. #define REG_A5XX_TPL1_TP_DEST_MSAA_CNTL 0x0000e705
  3036. #define A5XX_TPL1_TP_DEST_MSAA_CNTL_SAMPLES__MASK 0x00000003
  3037. #define A5XX_TPL1_TP_DEST_MSAA_CNTL_SAMPLES__SHIFT 0
  3038. static inline uint32_t A5XX_TPL1_TP_DEST_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
  3039. {
  3040. return ((val) << A5XX_TPL1_TP_DEST_MSAA_CNTL_SAMPLES__SHIFT) & A5XX_TPL1_TP_DEST_MSAA_CNTL_SAMPLES__MASK;
  3041. }
  3042. #define A5XX_TPL1_TP_DEST_MSAA_CNTL_MSAA_DISABLE 0x00000004
  3043. #define REG_A5XX_TPL1_TP_BORDER_COLOR_BASE_ADDR_LO 0x0000e706
  3044. #define REG_A5XX_TPL1_TP_BORDER_COLOR_BASE_ADDR_HI 0x0000e707
  3045. #define REG_A5XX_TPL1_VS_TEX_COUNT 0x0000e700
  3046. #define REG_A5XX_TPL1_HS_TEX_COUNT 0x0000e701
  3047. #define REG_A5XX_TPL1_DS_TEX_COUNT 0x0000e702
  3048. #define REG_A5XX_TPL1_GS_TEX_COUNT 0x0000e703
  3049. #define REG_A5XX_TPL1_VS_TEX_SAMP_LO 0x0000e722
  3050. #define REG_A5XX_TPL1_VS_TEX_SAMP_HI 0x0000e723
  3051. #define REG_A5XX_TPL1_HS_TEX_SAMP_LO 0x0000e724
  3052. #define REG_A5XX_TPL1_HS_TEX_SAMP_HI 0x0000e725
  3053. #define REG_A5XX_TPL1_DS_TEX_SAMP_LO 0x0000e726
  3054. #define REG_A5XX_TPL1_DS_TEX_SAMP_HI 0x0000e727
  3055. #define REG_A5XX_TPL1_GS_TEX_SAMP_LO 0x0000e728
  3056. #define REG_A5XX_TPL1_GS_TEX_SAMP_HI 0x0000e729
  3057. #define REG_A5XX_TPL1_VS_TEX_CONST_LO 0x0000e72a
  3058. #define REG_A5XX_TPL1_VS_TEX_CONST_HI 0x0000e72b
  3059. #define REG_A5XX_TPL1_HS_TEX_CONST_LO 0x0000e72c
  3060. #define REG_A5XX_TPL1_HS_TEX_CONST_HI 0x0000e72d
  3061. #define REG_A5XX_TPL1_DS_TEX_CONST_LO 0x0000e72e
  3062. #define REG_A5XX_TPL1_DS_TEX_CONST_HI 0x0000e72f
  3063. #define REG_A5XX_TPL1_GS_TEX_CONST_LO 0x0000e730
  3064. #define REG_A5XX_TPL1_GS_TEX_CONST_HI 0x0000e731
  3065. #define REG_A5XX_TPL1_FS_TEX_COUNT 0x0000e750
  3066. #define REG_A5XX_TPL1_CS_TEX_COUNT 0x0000e751
  3067. #define REG_A5XX_TPL1_FS_TEX_SAMP_LO 0x0000e75a
  3068. #define REG_A5XX_TPL1_FS_TEX_SAMP_HI 0x0000e75b
  3069. #define REG_A5XX_TPL1_CS_TEX_SAMP_LO 0x0000e75c
  3070. #define REG_A5XX_TPL1_CS_TEX_SAMP_HI 0x0000e75d
  3071. #define REG_A5XX_TPL1_FS_TEX_CONST_LO 0x0000e75e
  3072. #define REG_A5XX_TPL1_FS_TEX_CONST_HI 0x0000e75f
  3073. #define REG_A5XX_TPL1_CS_TEX_CONST_LO 0x0000e760
  3074. #define REG_A5XX_TPL1_CS_TEX_CONST_HI 0x0000e761
  3075. #define REG_A5XX_TPL1_TP_FS_ROTATION_CNTL 0x0000e764
  3076. #define REG_A5XX_HLSQ_CONTROL_0_REG 0x0000e784
  3077. #define A5XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__MASK 0x00000001
  3078. #define A5XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__SHIFT 0
  3079. static inline uint32_t A5XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE(enum a3xx_threadsize val)
  3080. {
  3081. return ((val) << A5XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__SHIFT) & A5XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__MASK;
  3082. }
  3083. #define A5XX_HLSQ_CONTROL_0_REG_CSTHREADSIZE__MASK 0x00000004
  3084. #define A5XX_HLSQ_CONTROL_0_REG_CSTHREADSIZE__SHIFT 2
  3085. static inline uint32_t A5XX_HLSQ_CONTROL_0_REG_CSTHREADSIZE(enum a3xx_threadsize val)
  3086. {
  3087. return ((val) << A5XX_HLSQ_CONTROL_0_REG_CSTHREADSIZE__SHIFT) & A5XX_HLSQ_CONTROL_0_REG_CSTHREADSIZE__MASK;
  3088. }
  3089. #define REG_A5XX_HLSQ_CONTROL_1_REG 0x0000e785
  3090. #define A5XX_HLSQ_CONTROL_1_REG_PRIMALLOCTHRESHOLD__MASK 0x0000003f
  3091. #define A5XX_HLSQ_CONTROL_1_REG_PRIMALLOCTHRESHOLD__SHIFT 0
  3092. static inline uint32_t A5XX_HLSQ_CONTROL_1_REG_PRIMALLOCTHRESHOLD(uint32_t val)
  3093. {
  3094. return ((val) << A5XX_HLSQ_CONTROL_1_REG_PRIMALLOCTHRESHOLD__SHIFT) & A5XX_HLSQ_CONTROL_1_REG_PRIMALLOCTHRESHOLD__MASK;
  3095. }
  3096. #define REG_A5XX_HLSQ_CONTROL_2_REG 0x0000e786
  3097. #define A5XX_HLSQ_CONTROL_2_REG_FACEREGID__MASK 0x000000ff
  3098. #define A5XX_HLSQ_CONTROL_2_REG_FACEREGID__SHIFT 0
  3099. static inline uint32_t A5XX_HLSQ_CONTROL_2_REG_FACEREGID(uint32_t val)
  3100. {
  3101. return ((val) << A5XX_HLSQ_CONTROL_2_REG_FACEREGID__SHIFT) & A5XX_HLSQ_CONTROL_2_REG_FACEREGID__MASK;
  3102. }
  3103. #define REG_A5XX_HLSQ_CONTROL_3_REG 0x0000e787
  3104. #define A5XX_HLSQ_CONTROL_3_REG_FRAGCOORDXYREGID__MASK 0x000000ff
  3105. #define A5XX_HLSQ_CONTROL_3_REG_FRAGCOORDXYREGID__SHIFT 0
  3106. static inline uint32_t A5XX_HLSQ_CONTROL_3_REG_FRAGCOORDXYREGID(uint32_t val)
  3107. {
  3108. return ((val) << A5XX_HLSQ_CONTROL_3_REG_FRAGCOORDXYREGID__SHIFT) & A5XX_HLSQ_CONTROL_3_REG_FRAGCOORDXYREGID__MASK;
  3109. }
  3110. #define REG_A5XX_HLSQ_CONTROL_4_REG 0x0000e788
  3111. #define A5XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__MASK 0x00ff0000
  3112. #define A5XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__SHIFT 16
  3113. static inline uint32_t A5XX_HLSQ_CONTROL_4_REG_XYCOORDREGID(uint32_t val)
  3114. {
  3115. return ((val) << A5XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__SHIFT) & A5XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__MASK;
  3116. }
  3117. #define A5XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__MASK 0xff000000
  3118. #define A5XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__SHIFT 24
  3119. static inline uint32_t A5XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID(uint32_t val)
  3120. {
  3121. return ((val) << A5XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__SHIFT) & A5XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__MASK;
  3122. }
  3123. #define REG_A5XX_HLSQ_UPDATE_CNTL 0x0000e78a
  3124. #define REG_A5XX_HLSQ_VS_CONFIG 0x0000e78b
  3125. #define A5XX_HLSQ_VS_CONFIG_ENABLED 0x00000001
  3126. #define A5XX_HLSQ_VS_CONFIG_CONSTOBJECTOFFSET__MASK 0x000000fe
  3127. #define A5XX_HLSQ_VS_CONFIG_CONSTOBJECTOFFSET__SHIFT 1
  3128. static inline uint32_t A5XX_HLSQ_VS_CONFIG_CONSTOBJECTOFFSET(uint32_t val)
  3129. {
  3130. return ((val) << A5XX_HLSQ_VS_CONFIG_CONSTOBJECTOFFSET__SHIFT) & A5XX_HLSQ_VS_CONFIG_CONSTOBJECTOFFSET__MASK;
  3131. }
  3132. #define A5XX_HLSQ_VS_CONFIG_SHADEROBJOFFSET__MASK 0x00007f00
  3133. #define A5XX_HLSQ_VS_CONFIG_SHADEROBJOFFSET__SHIFT 8
  3134. static inline uint32_t A5XX_HLSQ_VS_CONFIG_SHADEROBJOFFSET(uint32_t val)
  3135. {
  3136. return ((val) << A5XX_HLSQ_VS_CONFIG_SHADEROBJOFFSET__SHIFT) & A5XX_HLSQ_VS_CONFIG_SHADEROBJOFFSET__MASK;
  3137. }
  3138. #define REG_A5XX_HLSQ_FS_CONFIG 0x0000e78c
  3139. #define A5XX_HLSQ_FS_CONFIG_ENABLED 0x00000001
  3140. #define A5XX_HLSQ_FS_CONFIG_CONSTOBJECTOFFSET__MASK 0x000000fe
  3141. #define A5XX_HLSQ_FS_CONFIG_CONSTOBJECTOFFSET__SHIFT 1
  3142. static inline uint32_t A5XX_HLSQ_FS_CONFIG_CONSTOBJECTOFFSET(uint32_t val)
  3143. {
  3144. return ((val) << A5XX_HLSQ_FS_CONFIG_CONSTOBJECTOFFSET__SHIFT) & A5XX_HLSQ_FS_CONFIG_CONSTOBJECTOFFSET__MASK;
  3145. }
  3146. #define A5XX_HLSQ_FS_CONFIG_SHADEROBJOFFSET__MASK 0x00007f00
  3147. #define A5XX_HLSQ_FS_CONFIG_SHADEROBJOFFSET__SHIFT 8
  3148. static inline uint32_t A5XX_HLSQ_FS_CONFIG_SHADEROBJOFFSET(uint32_t val)
  3149. {
  3150. return ((val) << A5XX_HLSQ_FS_CONFIG_SHADEROBJOFFSET__SHIFT) & A5XX_HLSQ_FS_CONFIG_SHADEROBJOFFSET__MASK;
  3151. }
  3152. #define REG_A5XX_HLSQ_HS_CONFIG 0x0000e78d
  3153. #define A5XX_HLSQ_HS_CONFIG_ENABLED 0x00000001
  3154. #define A5XX_HLSQ_HS_CONFIG_CONSTOBJECTOFFSET__MASK 0x000000fe
  3155. #define A5XX_HLSQ_HS_CONFIG_CONSTOBJECTOFFSET__SHIFT 1
  3156. static inline uint32_t A5XX_HLSQ_HS_CONFIG_CONSTOBJECTOFFSET(uint32_t val)
  3157. {
  3158. return ((val) << A5XX_HLSQ_HS_CONFIG_CONSTOBJECTOFFSET__SHIFT) & A5XX_HLSQ_HS_CONFIG_CONSTOBJECTOFFSET__MASK;
  3159. }
  3160. #define A5XX_HLSQ_HS_CONFIG_SHADEROBJOFFSET__MASK 0x00007f00
  3161. #define A5XX_HLSQ_HS_CONFIG_SHADEROBJOFFSET__SHIFT 8
  3162. static inline uint32_t A5XX_HLSQ_HS_CONFIG_SHADEROBJOFFSET(uint32_t val)
  3163. {
  3164. return ((val) << A5XX_HLSQ_HS_CONFIG_SHADEROBJOFFSET__SHIFT) & A5XX_HLSQ_HS_CONFIG_SHADEROBJOFFSET__MASK;
  3165. }
  3166. #define REG_A5XX_HLSQ_DS_CONFIG 0x0000e78e
  3167. #define A5XX_HLSQ_DS_CONFIG_ENABLED 0x00000001
  3168. #define A5XX_HLSQ_DS_CONFIG_CONSTOBJECTOFFSET__MASK 0x000000fe
  3169. #define A5XX_HLSQ_DS_CONFIG_CONSTOBJECTOFFSET__SHIFT 1
  3170. static inline uint32_t A5XX_HLSQ_DS_CONFIG_CONSTOBJECTOFFSET(uint32_t val)
  3171. {
  3172. return ((val) << A5XX_HLSQ_DS_CONFIG_CONSTOBJECTOFFSET__SHIFT) & A5XX_HLSQ_DS_CONFIG_CONSTOBJECTOFFSET__MASK;
  3173. }
  3174. #define A5XX_HLSQ_DS_CONFIG_SHADEROBJOFFSET__MASK 0x00007f00
  3175. #define A5XX_HLSQ_DS_CONFIG_SHADEROBJOFFSET__SHIFT 8
  3176. static inline uint32_t A5XX_HLSQ_DS_CONFIG_SHADEROBJOFFSET(uint32_t val)
  3177. {
  3178. return ((val) << A5XX_HLSQ_DS_CONFIG_SHADEROBJOFFSET__SHIFT) & A5XX_HLSQ_DS_CONFIG_SHADEROBJOFFSET__MASK;
  3179. }
  3180. #define REG_A5XX_HLSQ_GS_CONFIG 0x0000e78f
  3181. #define A5XX_HLSQ_GS_CONFIG_ENABLED 0x00000001
  3182. #define A5XX_HLSQ_GS_CONFIG_CONSTOBJECTOFFSET__MASK 0x000000fe
  3183. #define A5XX_HLSQ_GS_CONFIG_CONSTOBJECTOFFSET__SHIFT 1
  3184. static inline uint32_t A5XX_HLSQ_GS_CONFIG_CONSTOBJECTOFFSET(uint32_t val)
  3185. {
  3186. return ((val) << A5XX_HLSQ_GS_CONFIG_CONSTOBJECTOFFSET__SHIFT) & A5XX_HLSQ_GS_CONFIG_CONSTOBJECTOFFSET__MASK;
  3187. }
  3188. #define A5XX_HLSQ_GS_CONFIG_SHADEROBJOFFSET__MASK 0x00007f00
  3189. #define A5XX_HLSQ_GS_CONFIG_SHADEROBJOFFSET__SHIFT 8
  3190. static inline uint32_t A5XX_HLSQ_GS_CONFIG_SHADEROBJOFFSET(uint32_t val)
  3191. {
  3192. return ((val) << A5XX_HLSQ_GS_CONFIG_SHADEROBJOFFSET__SHIFT) & A5XX_HLSQ_GS_CONFIG_SHADEROBJOFFSET__MASK;
  3193. }
  3194. #define REG_A5XX_HLSQ_CS_CONFIG 0x0000e790
  3195. #define A5XX_HLSQ_CS_CONFIG_ENABLED 0x00000001
  3196. #define A5XX_HLSQ_CS_CONFIG_CONSTOBJECTOFFSET__MASK 0x000000fe
  3197. #define A5XX_HLSQ_CS_CONFIG_CONSTOBJECTOFFSET__SHIFT 1
  3198. static inline uint32_t A5XX_HLSQ_CS_CONFIG_CONSTOBJECTOFFSET(uint32_t val)
  3199. {
  3200. return ((val) << A5XX_HLSQ_CS_CONFIG_CONSTOBJECTOFFSET__SHIFT) & A5XX_HLSQ_CS_CONFIG_CONSTOBJECTOFFSET__MASK;
  3201. }
  3202. #define A5XX_HLSQ_CS_CONFIG_SHADEROBJOFFSET__MASK 0x00007f00
  3203. #define A5XX_HLSQ_CS_CONFIG_SHADEROBJOFFSET__SHIFT 8
  3204. static inline uint32_t A5XX_HLSQ_CS_CONFIG_SHADEROBJOFFSET(uint32_t val)
  3205. {
  3206. return ((val) << A5XX_HLSQ_CS_CONFIG_SHADEROBJOFFSET__SHIFT) & A5XX_HLSQ_CS_CONFIG_SHADEROBJOFFSET__MASK;
  3207. }
  3208. #define REG_A5XX_HLSQ_VS_CNTL 0x0000e791
  3209. #define A5XX_HLSQ_VS_CNTL_SSBO_ENABLE 0x00000001
  3210. #define A5XX_HLSQ_VS_CNTL_INSTRLEN__MASK 0xfffffffe
  3211. #define A5XX_HLSQ_VS_CNTL_INSTRLEN__SHIFT 1
  3212. static inline uint32_t A5XX_HLSQ_VS_CNTL_INSTRLEN(uint32_t val)
  3213. {
  3214. return ((val) << A5XX_HLSQ_VS_CNTL_INSTRLEN__SHIFT) & A5XX_HLSQ_VS_CNTL_INSTRLEN__MASK;
  3215. }
  3216. #define REG_A5XX_HLSQ_FS_CNTL 0x0000e792
  3217. #define A5XX_HLSQ_FS_CNTL_SSBO_ENABLE 0x00000001
  3218. #define A5XX_HLSQ_FS_CNTL_INSTRLEN__MASK 0xfffffffe
  3219. #define A5XX_HLSQ_FS_CNTL_INSTRLEN__SHIFT 1
  3220. static inline uint32_t A5XX_HLSQ_FS_CNTL_INSTRLEN(uint32_t val)
  3221. {
  3222. return ((val) << A5XX_HLSQ_FS_CNTL_INSTRLEN__SHIFT) & A5XX_HLSQ_FS_CNTL_INSTRLEN__MASK;
  3223. }
  3224. #define REG_A5XX_HLSQ_HS_CNTL 0x0000e793
  3225. #define A5XX_HLSQ_HS_CNTL_SSBO_ENABLE 0x00000001
  3226. #define A5XX_HLSQ_HS_CNTL_INSTRLEN__MASK 0xfffffffe
  3227. #define A5XX_HLSQ_HS_CNTL_INSTRLEN__SHIFT 1
  3228. static inline uint32_t A5XX_HLSQ_HS_CNTL_INSTRLEN(uint32_t val)
  3229. {
  3230. return ((val) << A5XX_HLSQ_HS_CNTL_INSTRLEN__SHIFT) & A5XX_HLSQ_HS_CNTL_INSTRLEN__MASK;
  3231. }
  3232. #define REG_A5XX_HLSQ_DS_CNTL 0x0000e794
  3233. #define A5XX_HLSQ_DS_CNTL_SSBO_ENABLE 0x00000001
  3234. #define A5XX_HLSQ_DS_CNTL_INSTRLEN__MASK 0xfffffffe
  3235. #define A5XX_HLSQ_DS_CNTL_INSTRLEN__SHIFT 1
  3236. static inline uint32_t A5XX_HLSQ_DS_CNTL_INSTRLEN(uint32_t val)
  3237. {
  3238. return ((val) << A5XX_HLSQ_DS_CNTL_INSTRLEN__SHIFT) & A5XX_HLSQ_DS_CNTL_INSTRLEN__MASK;
  3239. }
  3240. #define REG_A5XX_HLSQ_GS_CNTL 0x0000e795
  3241. #define A5XX_HLSQ_GS_CNTL_SSBO_ENABLE 0x00000001
  3242. #define A5XX_HLSQ_GS_CNTL_INSTRLEN__MASK 0xfffffffe
  3243. #define A5XX_HLSQ_GS_CNTL_INSTRLEN__SHIFT 1
  3244. static inline uint32_t A5XX_HLSQ_GS_CNTL_INSTRLEN(uint32_t val)
  3245. {
  3246. return ((val) << A5XX_HLSQ_GS_CNTL_INSTRLEN__SHIFT) & A5XX_HLSQ_GS_CNTL_INSTRLEN__MASK;
  3247. }
  3248. #define REG_A5XX_HLSQ_CS_CNTL 0x0000e796
  3249. #define A5XX_HLSQ_CS_CNTL_SSBO_ENABLE 0x00000001
  3250. #define A5XX_HLSQ_CS_CNTL_INSTRLEN__MASK 0xfffffffe
  3251. #define A5XX_HLSQ_CS_CNTL_INSTRLEN__SHIFT 1
  3252. static inline uint32_t A5XX_HLSQ_CS_CNTL_INSTRLEN(uint32_t val)
  3253. {
  3254. return ((val) << A5XX_HLSQ_CS_CNTL_INSTRLEN__SHIFT) & A5XX_HLSQ_CS_CNTL_INSTRLEN__MASK;
  3255. }
  3256. #define REG_A5XX_HLSQ_CS_KERNEL_GROUP_X 0x0000e7b9
  3257. #define REG_A5XX_HLSQ_CS_KERNEL_GROUP_Y 0x0000e7ba
  3258. #define REG_A5XX_HLSQ_CS_KERNEL_GROUP_Z 0x0000e7bb
  3259. #define REG_A5XX_HLSQ_CS_NDRANGE_0 0x0000e7b0
  3260. #define A5XX_HLSQ_CS_NDRANGE_0_KERNELDIM__MASK 0x00000003
  3261. #define A5XX_HLSQ_CS_NDRANGE_0_KERNELDIM__SHIFT 0
  3262. static inline uint32_t A5XX_HLSQ_CS_NDRANGE_0_KERNELDIM(uint32_t val)
  3263. {
  3264. return ((val) << A5XX_HLSQ_CS_NDRANGE_0_KERNELDIM__SHIFT) & A5XX_HLSQ_CS_NDRANGE_0_KERNELDIM__MASK;
  3265. }
  3266. #define A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX__MASK 0x00000ffc
  3267. #define A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX__SHIFT 2
  3268. static inline uint32_t A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX(uint32_t val)
  3269. {
  3270. return ((val) << A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX__SHIFT) & A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX__MASK;
  3271. }
  3272. #define A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY__MASK 0x003ff000
  3273. #define A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY__SHIFT 12
  3274. static inline uint32_t A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY(uint32_t val)
  3275. {
  3276. return ((val) << A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY__SHIFT) & A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY__MASK;
  3277. }
  3278. #define A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ__MASK 0xffc00000
  3279. #define A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ__SHIFT 22
  3280. static inline uint32_t A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ(uint32_t val)
  3281. {
  3282. return ((val) << A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ__SHIFT) & A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ__MASK;
  3283. }
  3284. #define REG_A5XX_HLSQ_CS_NDRANGE_1 0x0000e7b1
  3285. #define A5XX_HLSQ_CS_NDRANGE_1_SIZE_X__MASK 0xffffffff
  3286. #define A5XX_HLSQ_CS_NDRANGE_1_SIZE_X__SHIFT 0
  3287. static inline uint32_t A5XX_HLSQ_CS_NDRANGE_1_SIZE_X(uint32_t val)
  3288. {
  3289. return ((val) << A5XX_HLSQ_CS_NDRANGE_1_SIZE_X__SHIFT) & A5XX_HLSQ_CS_NDRANGE_1_SIZE_X__MASK;
  3290. }
  3291. #define REG_A5XX_HLSQ_CS_NDRANGE_2 0x0000e7b2
  3292. #define REG_A5XX_HLSQ_CS_NDRANGE_3 0x0000e7b3
  3293. #define A5XX_HLSQ_CS_NDRANGE_3_SIZE_Y__MASK 0xffffffff
  3294. #define A5XX_HLSQ_CS_NDRANGE_3_SIZE_Y__SHIFT 0
  3295. static inline uint32_t A5XX_HLSQ_CS_NDRANGE_3_SIZE_Y(uint32_t val)
  3296. {
  3297. return ((val) << A5XX_HLSQ_CS_NDRANGE_3_SIZE_Y__SHIFT) & A5XX_HLSQ_CS_NDRANGE_3_SIZE_Y__MASK;
  3298. }
  3299. #define REG_A5XX_HLSQ_CS_NDRANGE_4 0x0000e7b4
  3300. #define REG_A5XX_HLSQ_CS_NDRANGE_5 0x0000e7b5
  3301. #define A5XX_HLSQ_CS_NDRANGE_5_SIZE_Z__MASK 0xffffffff
  3302. #define A5XX_HLSQ_CS_NDRANGE_5_SIZE_Z__SHIFT 0
  3303. static inline uint32_t A5XX_HLSQ_CS_NDRANGE_5_SIZE_Z(uint32_t val)
  3304. {
  3305. return ((val) << A5XX_HLSQ_CS_NDRANGE_5_SIZE_Z__SHIFT) & A5XX_HLSQ_CS_NDRANGE_5_SIZE_Z__MASK;
  3306. }
  3307. #define REG_A5XX_HLSQ_CS_NDRANGE_6 0x0000e7b6
  3308. #define REG_A5XX_HLSQ_CS_CNTL_0 0x0000e7b7
  3309. #define A5XX_HLSQ_CS_CNTL_0_WGIDCONSTID__MASK 0x000000ff
  3310. #define A5XX_HLSQ_CS_CNTL_0_WGIDCONSTID__SHIFT 0
  3311. static inline uint32_t A5XX_HLSQ_CS_CNTL_0_WGIDCONSTID(uint32_t val)
  3312. {
  3313. return ((val) << A5XX_HLSQ_CS_CNTL_0_WGIDCONSTID__SHIFT) & A5XX_HLSQ_CS_CNTL_0_WGIDCONSTID__MASK;
  3314. }
  3315. #define A5XX_HLSQ_CS_CNTL_0_UNK0__MASK 0x0000ff00
  3316. #define A5XX_HLSQ_CS_CNTL_0_UNK0__SHIFT 8
  3317. static inline uint32_t A5XX_HLSQ_CS_CNTL_0_UNK0(uint32_t val)
  3318. {
  3319. return ((val) << A5XX_HLSQ_CS_CNTL_0_UNK0__SHIFT) & A5XX_HLSQ_CS_CNTL_0_UNK0__MASK;
  3320. }
  3321. #define A5XX_HLSQ_CS_CNTL_0_UNK1__MASK 0x00ff0000
  3322. #define A5XX_HLSQ_CS_CNTL_0_UNK1__SHIFT 16
  3323. static inline uint32_t A5XX_HLSQ_CS_CNTL_0_UNK1(uint32_t val)
  3324. {
  3325. return ((val) << A5XX_HLSQ_CS_CNTL_0_UNK1__SHIFT) & A5XX_HLSQ_CS_CNTL_0_UNK1__MASK;
  3326. }
  3327. #define A5XX_HLSQ_CS_CNTL_0_LOCALIDREGID__MASK 0xff000000
  3328. #define A5XX_HLSQ_CS_CNTL_0_LOCALIDREGID__SHIFT 24
  3329. static inline uint32_t A5XX_HLSQ_CS_CNTL_0_LOCALIDREGID(uint32_t val)
  3330. {
  3331. return ((val) << A5XX_HLSQ_CS_CNTL_0_LOCALIDREGID__SHIFT) & A5XX_HLSQ_CS_CNTL_0_LOCALIDREGID__MASK;
  3332. }
  3333. #define REG_A5XX_HLSQ_CS_CNTL_1 0x0000e7b8
  3334. #define REG_A5XX_UNKNOWN_E7C0 0x0000e7c0
  3335. #define REG_A5XX_HLSQ_VS_CONSTLEN 0x0000e7c3
  3336. #define REG_A5XX_HLSQ_VS_INSTRLEN 0x0000e7c4
  3337. #define REG_A5XX_UNKNOWN_E7C5 0x0000e7c5
  3338. #define REG_A5XX_HLSQ_HS_CONSTLEN 0x0000e7c8
  3339. #define REG_A5XX_HLSQ_HS_INSTRLEN 0x0000e7c9
  3340. #define REG_A5XX_UNKNOWN_E7CA 0x0000e7ca
  3341. #define REG_A5XX_HLSQ_DS_CONSTLEN 0x0000e7cd
  3342. #define REG_A5XX_HLSQ_DS_INSTRLEN 0x0000e7ce
  3343. #define REG_A5XX_UNKNOWN_E7CF 0x0000e7cf
  3344. #define REG_A5XX_HLSQ_GS_CONSTLEN 0x0000e7d2
  3345. #define REG_A5XX_HLSQ_GS_INSTRLEN 0x0000e7d3
  3346. #define REG_A5XX_UNKNOWN_E7D4 0x0000e7d4
  3347. #define REG_A5XX_HLSQ_FS_CONSTLEN 0x0000e7d7
  3348. #define REG_A5XX_HLSQ_FS_INSTRLEN 0x0000e7d8
  3349. #define REG_A5XX_UNKNOWN_E7D9 0x0000e7d9
  3350. #define REG_A5XX_HLSQ_CS_CONSTLEN 0x0000e7dc
  3351. #define REG_A5XX_HLSQ_CS_INSTRLEN 0x0000e7dd
  3352. #define REG_A5XX_RB_2D_SRC_SOLID_DW0 0x00002101
  3353. #define REG_A5XX_RB_2D_SRC_SOLID_DW1 0x00002102
  3354. #define REG_A5XX_RB_2D_SRC_SOLID_DW2 0x00002103
  3355. #define REG_A5XX_RB_2D_SRC_SOLID_DW3 0x00002104
  3356. #define REG_A5XX_RB_2D_SRC_INFO 0x00002107
  3357. #define A5XX_RB_2D_SRC_INFO_COLOR_FORMAT__MASK 0x000000ff
  3358. #define A5XX_RB_2D_SRC_INFO_COLOR_FORMAT__SHIFT 0
  3359. static inline uint32_t A5XX_RB_2D_SRC_INFO_COLOR_FORMAT(enum a5xx_color_fmt val)
  3360. {
  3361. return ((val) << A5XX_RB_2D_SRC_INFO_COLOR_FORMAT__SHIFT) & A5XX_RB_2D_SRC_INFO_COLOR_FORMAT__MASK;
  3362. }
  3363. #define A5XX_RB_2D_SRC_INFO_COLOR_SWAP__MASK 0x00000c00
  3364. #define A5XX_RB_2D_SRC_INFO_COLOR_SWAP__SHIFT 10
  3365. static inline uint32_t A5XX_RB_2D_SRC_INFO_COLOR_SWAP(enum a3xx_color_swap val)
  3366. {
  3367. return ((val) << A5XX_RB_2D_SRC_INFO_COLOR_SWAP__SHIFT) & A5XX_RB_2D_SRC_INFO_COLOR_SWAP__MASK;
  3368. }
  3369. #define REG_A5XX_RB_2D_SRC_LO 0x00002108
  3370. #define REG_A5XX_RB_2D_SRC_HI 0x00002109
  3371. #define REG_A5XX_RB_2D_SRC_SIZE 0x0000210a
  3372. #define A5XX_RB_2D_SRC_SIZE_PITCH__MASK 0x0000ffff
  3373. #define A5XX_RB_2D_SRC_SIZE_PITCH__SHIFT 0
  3374. static inline uint32_t A5XX_RB_2D_SRC_SIZE_PITCH(uint32_t val)
  3375. {
  3376. return ((val >> 6) << A5XX_RB_2D_SRC_SIZE_PITCH__SHIFT) & A5XX_RB_2D_SRC_SIZE_PITCH__MASK;
  3377. }
  3378. #define A5XX_RB_2D_SRC_SIZE_ARRAY_PITCH__MASK 0xffff0000
  3379. #define A5XX_RB_2D_SRC_SIZE_ARRAY_PITCH__SHIFT 16
  3380. static inline uint32_t A5XX_RB_2D_SRC_SIZE_ARRAY_PITCH(uint32_t val)
  3381. {
  3382. return ((val >> 6) << A5XX_RB_2D_SRC_SIZE_ARRAY_PITCH__SHIFT) & A5XX_RB_2D_SRC_SIZE_ARRAY_PITCH__MASK;
  3383. }
  3384. #define REG_A5XX_RB_2D_DST_INFO 0x00002110
  3385. #define A5XX_RB_2D_DST_INFO_COLOR_FORMAT__MASK 0x000000ff
  3386. #define A5XX_RB_2D_DST_INFO_COLOR_FORMAT__SHIFT 0
  3387. static inline uint32_t A5XX_RB_2D_DST_INFO_COLOR_FORMAT(enum a5xx_color_fmt val)
  3388. {
  3389. return ((val) << A5XX_RB_2D_DST_INFO_COLOR_FORMAT__SHIFT) & A5XX_RB_2D_DST_INFO_COLOR_FORMAT__MASK;
  3390. }
  3391. #define A5XX_RB_2D_DST_INFO_COLOR_SWAP__MASK 0x00000c00
  3392. #define A5XX_RB_2D_DST_INFO_COLOR_SWAP__SHIFT 10
  3393. static inline uint32_t A5XX_RB_2D_DST_INFO_COLOR_SWAP(enum a3xx_color_swap val)
  3394. {
  3395. return ((val) << A5XX_RB_2D_DST_INFO_COLOR_SWAP__SHIFT) & A5XX_RB_2D_DST_INFO_COLOR_SWAP__MASK;
  3396. }
  3397. #define REG_A5XX_RB_2D_DST_LO 0x00002111
  3398. #define REG_A5XX_RB_2D_DST_HI 0x00002112
  3399. #define REG_A5XX_RB_2D_DST_SIZE 0x00002113
  3400. #define A5XX_RB_2D_DST_SIZE_PITCH__MASK 0x0000ffff
  3401. #define A5XX_RB_2D_DST_SIZE_PITCH__SHIFT 0
  3402. static inline uint32_t A5XX_RB_2D_DST_SIZE_PITCH(uint32_t val)
  3403. {
  3404. return ((val >> 6) << A5XX_RB_2D_DST_SIZE_PITCH__SHIFT) & A5XX_RB_2D_DST_SIZE_PITCH__MASK;
  3405. }
  3406. #define A5XX_RB_2D_DST_SIZE_ARRAY_PITCH__MASK 0xffff0000
  3407. #define A5XX_RB_2D_DST_SIZE_ARRAY_PITCH__SHIFT 16
  3408. static inline uint32_t A5XX_RB_2D_DST_SIZE_ARRAY_PITCH(uint32_t val)
  3409. {
  3410. return ((val >> 6) << A5XX_RB_2D_DST_SIZE_ARRAY_PITCH__SHIFT) & A5XX_RB_2D_DST_SIZE_ARRAY_PITCH__MASK;
  3411. }
  3412. #define REG_A5XX_RB_2D_SRC_FLAGS_LO 0x00002140
  3413. #define REG_A5XX_RB_2D_SRC_FLAGS_HI 0x00002141
  3414. #define REG_A5XX_RB_2D_DST_FLAGS_LO 0x00002143
  3415. #define REG_A5XX_RB_2D_DST_FLAGS_HI 0x00002144
  3416. #define REG_A5XX_GRAS_2D_SRC_INFO 0x00002181
  3417. #define A5XX_GRAS_2D_SRC_INFO_COLOR_FORMAT__MASK 0x000000ff
  3418. #define A5XX_GRAS_2D_SRC_INFO_COLOR_FORMAT__SHIFT 0
  3419. static inline uint32_t A5XX_GRAS_2D_SRC_INFO_COLOR_FORMAT(enum a5xx_color_fmt val)
  3420. {
  3421. return ((val) << A5XX_GRAS_2D_SRC_INFO_COLOR_FORMAT__SHIFT) & A5XX_GRAS_2D_SRC_INFO_COLOR_FORMAT__MASK;
  3422. }
  3423. #define A5XX_GRAS_2D_SRC_INFO_COLOR_SWAP__MASK 0x00000c00
  3424. #define A5XX_GRAS_2D_SRC_INFO_COLOR_SWAP__SHIFT 10
  3425. static inline uint32_t A5XX_GRAS_2D_SRC_INFO_COLOR_SWAP(enum a3xx_color_swap val)
  3426. {
  3427. return ((val) << A5XX_GRAS_2D_SRC_INFO_COLOR_SWAP__SHIFT) & A5XX_GRAS_2D_SRC_INFO_COLOR_SWAP__MASK;
  3428. }
  3429. #define REG_A5XX_GRAS_2D_DST_INFO 0x00002182
  3430. #define A5XX_GRAS_2D_DST_INFO_COLOR_FORMAT__MASK 0x000000ff
  3431. #define A5XX_GRAS_2D_DST_INFO_COLOR_FORMAT__SHIFT 0
  3432. static inline uint32_t A5XX_GRAS_2D_DST_INFO_COLOR_FORMAT(enum a5xx_color_fmt val)
  3433. {
  3434. return ((val) << A5XX_GRAS_2D_DST_INFO_COLOR_FORMAT__SHIFT) & A5XX_GRAS_2D_DST_INFO_COLOR_FORMAT__MASK;
  3435. }
  3436. #define A5XX_GRAS_2D_DST_INFO_COLOR_SWAP__MASK 0x00000c00
  3437. #define A5XX_GRAS_2D_DST_INFO_COLOR_SWAP__SHIFT 10
  3438. static inline uint32_t A5XX_GRAS_2D_DST_INFO_COLOR_SWAP(enum a3xx_color_swap val)
  3439. {
  3440. return ((val) << A5XX_GRAS_2D_DST_INFO_COLOR_SWAP__SHIFT) & A5XX_GRAS_2D_DST_INFO_COLOR_SWAP__MASK;
  3441. }
  3442. #define REG_A5XX_UNKNOWN_2100 0x00002100
  3443. #define REG_A5XX_UNKNOWN_2180 0x00002180
  3444. #define REG_A5XX_UNKNOWN_2184 0x00002184
  3445. #define REG_A5XX_TEX_SAMP_0 0x00000000
  3446. #define A5XX_TEX_SAMP_0_MIPFILTER_LINEAR_NEAR 0x00000001
  3447. #define A5XX_TEX_SAMP_0_XY_MAG__MASK 0x00000006
  3448. #define A5XX_TEX_SAMP_0_XY_MAG__SHIFT 1
  3449. static inline uint32_t A5XX_TEX_SAMP_0_XY_MAG(enum a5xx_tex_filter val)
  3450. {
  3451. return ((val) << A5XX_TEX_SAMP_0_XY_MAG__SHIFT) & A5XX_TEX_SAMP_0_XY_MAG__MASK;
  3452. }
  3453. #define A5XX_TEX_SAMP_0_XY_MIN__MASK 0x00000018
  3454. #define A5XX_TEX_SAMP_0_XY_MIN__SHIFT 3
  3455. static inline uint32_t A5XX_TEX_SAMP_0_XY_MIN(enum a5xx_tex_filter val)
  3456. {
  3457. return ((val) << A5XX_TEX_SAMP_0_XY_MIN__SHIFT) & A5XX_TEX_SAMP_0_XY_MIN__MASK;
  3458. }
  3459. #define A5XX_TEX_SAMP_0_WRAP_S__MASK 0x000000e0
  3460. #define A5XX_TEX_SAMP_0_WRAP_S__SHIFT 5
  3461. static inline uint32_t A5XX_TEX_SAMP_0_WRAP_S(enum a5xx_tex_clamp val)
  3462. {
  3463. return ((val) << A5XX_TEX_SAMP_0_WRAP_S__SHIFT) & A5XX_TEX_SAMP_0_WRAP_S__MASK;
  3464. }
  3465. #define A5XX_TEX_SAMP_0_WRAP_T__MASK 0x00000700
  3466. #define A5XX_TEX_SAMP_0_WRAP_T__SHIFT 8
  3467. static inline uint32_t A5XX_TEX_SAMP_0_WRAP_T(enum a5xx_tex_clamp val)
  3468. {
  3469. return ((val) << A5XX_TEX_SAMP_0_WRAP_T__SHIFT) & A5XX_TEX_SAMP_0_WRAP_T__MASK;
  3470. }
  3471. #define A5XX_TEX_SAMP_0_WRAP_R__MASK 0x00003800
  3472. #define A5XX_TEX_SAMP_0_WRAP_R__SHIFT 11
  3473. static inline uint32_t A5XX_TEX_SAMP_0_WRAP_R(enum a5xx_tex_clamp val)
  3474. {
  3475. return ((val) << A5XX_TEX_SAMP_0_WRAP_R__SHIFT) & A5XX_TEX_SAMP_0_WRAP_R__MASK;
  3476. }
  3477. #define A5XX_TEX_SAMP_0_ANISO__MASK 0x0001c000
  3478. #define A5XX_TEX_SAMP_0_ANISO__SHIFT 14
  3479. static inline uint32_t A5XX_TEX_SAMP_0_ANISO(enum a5xx_tex_aniso val)
  3480. {
  3481. return ((val) << A5XX_TEX_SAMP_0_ANISO__SHIFT) & A5XX_TEX_SAMP_0_ANISO__MASK;
  3482. }
  3483. #define A5XX_TEX_SAMP_0_LOD_BIAS__MASK 0xfff80000
  3484. #define A5XX_TEX_SAMP_0_LOD_BIAS__SHIFT 19
  3485. static inline uint32_t A5XX_TEX_SAMP_0_LOD_BIAS(float val)
  3486. {
  3487. return ((((int32_t)(val * 256.0))) << A5XX_TEX_SAMP_0_LOD_BIAS__SHIFT) & A5XX_TEX_SAMP_0_LOD_BIAS__MASK;
  3488. }
  3489. #define REG_A5XX_TEX_SAMP_1 0x00000001
  3490. #define A5XX_TEX_SAMP_1_COMPARE_FUNC__MASK 0x0000000e
  3491. #define A5XX_TEX_SAMP_1_COMPARE_FUNC__SHIFT 1
  3492. static inline uint32_t A5XX_TEX_SAMP_1_COMPARE_FUNC(enum adreno_compare_func val)
  3493. {
  3494. return ((val) << A5XX_TEX_SAMP_1_COMPARE_FUNC__SHIFT) & A5XX_TEX_SAMP_1_COMPARE_FUNC__MASK;
  3495. }
  3496. #define A5XX_TEX_SAMP_1_CUBEMAPSEAMLESSFILTOFF 0x00000010
  3497. #define A5XX_TEX_SAMP_1_UNNORM_COORDS 0x00000020
  3498. #define A5XX_TEX_SAMP_1_MIPFILTER_LINEAR_FAR 0x00000040
  3499. #define A5XX_TEX_SAMP_1_MAX_LOD__MASK 0x000fff00
  3500. #define A5XX_TEX_SAMP_1_MAX_LOD__SHIFT 8
  3501. static inline uint32_t A5XX_TEX_SAMP_1_MAX_LOD(float val)
  3502. {
  3503. return ((((uint32_t)(val * 256.0))) << A5XX_TEX_SAMP_1_MAX_LOD__SHIFT) & A5XX_TEX_SAMP_1_MAX_LOD__MASK;
  3504. }
  3505. #define A5XX_TEX_SAMP_1_MIN_LOD__MASK 0xfff00000
  3506. #define A5XX_TEX_SAMP_1_MIN_LOD__SHIFT 20
  3507. static inline uint32_t A5XX_TEX_SAMP_1_MIN_LOD(float val)
  3508. {
  3509. return ((((uint32_t)(val * 256.0))) << A5XX_TEX_SAMP_1_MIN_LOD__SHIFT) & A5XX_TEX_SAMP_1_MIN_LOD__MASK;
  3510. }
  3511. #define REG_A5XX_TEX_SAMP_2 0x00000002
  3512. #define A5XX_TEX_SAMP_2_BCOLOR_OFFSET__MASK 0xfffffff0
  3513. #define A5XX_TEX_SAMP_2_BCOLOR_OFFSET__SHIFT 4
  3514. static inline uint32_t A5XX_TEX_SAMP_2_BCOLOR_OFFSET(uint32_t val)
  3515. {
  3516. return ((val) << A5XX_TEX_SAMP_2_BCOLOR_OFFSET__SHIFT) & A5XX_TEX_SAMP_2_BCOLOR_OFFSET__MASK;
  3517. }
  3518. #define REG_A5XX_TEX_SAMP_3 0x00000003
  3519. #define REG_A5XX_TEX_CONST_0 0x00000000
  3520. #define A5XX_TEX_CONST_0_TILE_MODE__MASK 0x00000003
  3521. #define A5XX_TEX_CONST_0_TILE_MODE__SHIFT 0
  3522. static inline uint32_t A5XX_TEX_CONST_0_TILE_MODE(enum a5xx_tile_mode val)
  3523. {
  3524. return ((val) << A5XX_TEX_CONST_0_TILE_MODE__SHIFT) & A5XX_TEX_CONST_0_TILE_MODE__MASK;
  3525. }
  3526. #define A5XX_TEX_CONST_0_SRGB 0x00000004
  3527. #define A5XX_TEX_CONST_0_SWIZ_X__MASK 0x00000070
  3528. #define A5XX_TEX_CONST_0_SWIZ_X__SHIFT 4
  3529. static inline uint32_t A5XX_TEX_CONST_0_SWIZ_X(enum a5xx_tex_swiz val)
  3530. {
  3531. return ((val) << A5XX_TEX_CONST_0_SWIZ_X__SHIFT) & A5XX_TEX_CONST_0_SWIZ_X__MASK;
  3532. }
  3533. #define A5XX_TEX_CONST_0_SWIZ_Y__MASK 0x00000380
  3534. #define A5XX_TEX_CONST_0_SWIZ_Y__SHIFT 7
  3535. static inline uint32_t A5XX_TEX_CONST_0_SWIZ_Y(enum a5xx_tex_swiz val)
  3536. {
  3537. return ((val) << A5XX_TEX_CONST_0_SWIZ_Y__SHIFT) & A5XX_TEX_CONST_0_SWIZ_Y__MASK;
  3538. }
  3539. #define A5XX_TEX_CONST_0_SWIZ_Z__MASK 0x00001c00
  3540. #define A5XX_TEX_CONST_0_SWIZ_Z__SHIFT 10
  3541. static inline uint32_t A5XX_TEX_CONST_0_SWIZ_Z(enum a5xx_tex_swiz val)
  3542. {
  3543. return ((val) << A5XX_TEX_CONST_0_SWIZ_Z__SHIFT) & A5XX_TEX_CONST_0_SWIZ_Z__MASK;
  3544. }
  3545. #define A5XX_TEX_CONST_0_SWIZ_W__MASK 0x0000e000
  3546. #define A5XX_TEX_CONST_0_SWIZ_W__SHIFT 13
  3547. static inline uint32_t A5XX_TEX_CONST_0_SWIZ_W(enum a5xx_tex_swiz val)
  3548. {
  3549. return ((val) << A5XX_TEX_CONST_0_SWIZ_W__SHIFT) & A5XX_TEX_CONST_0_SWIZ_W__MASK;
  3550. }
  3551. #define A5XX_TEX_CONST_0_MIPLVLS__MASK 0x000f0000
  3552. #define A5XX_TEX_CONST_0_MIPLVLS__SHIFT 16
  3553. static inline uint32_t A5XX_TEX_CONST_0_MIPLVLS(uint32_t val)
  3554. {
  3555. return ((val) << A5XX_TEX_CONST_0_MIPLVLS__SHIFT) & A5XX_TEX_CONST_0_MIPLVLS__MASK;
  3556. }
  3557. #define A5XX_TEX_CONST_0_FMT__MASK 0x3fc00000
  3558. #define A5XX_TEX_CONST_0_FMT__SHIFT 22
  3559. static inline uint32_t A5XX_TEX_CONST_0_FMT(enum a5xx_tex_fmt val)
  3560. {
  3561. return ((val) << A5XX_TEX_CONST_0_FMT__SHIFT) & A5XX_TEX_CONST_0_FMT__MASK;
  3562. }
  3563. #define A5XX_TEX_CONST_0_SWAP__MASK 0xc0000000
  3564. #define A5XX_TEX_CONST_0_SWAP__SHIFT 30
  3565. static inline uint32_t A5XX_TEX_CONST_0_SWAP(enum a3xx_color_swap val)
  3566. {
  3567. return ((val) << A5XX_TEX_CONST_0_SWAP__SHIFT) & A5XX_TEX_CONST_0_SWAP__MASK;
  3568. }
  3569. #define REG_A5XX_TEX_CONST_1 0x00000001
  3570. #define A5XX_TEX_CONST_1_WIDTH__MASK 0x00007fff
  3571. #define A5XX_TEX_CONST_1_WIDTH__SHIFT 0
  3572. static inline uint32_t A5XX_TEX_CONST_1_WIDTH(uint32_t val)
  3573. {
  3574. return ((val) << A5XX_TEX_CONST_1_WIDTH__SHIFT) & A5XX_TEX_CONST_1_WIDTH__MASK;
  3575. }
  3576. #define A5XX_TEX_CONST_1_HEIGHT__MASK 0x3fff8000
  3577. #define A5XX_TEX_CONST_1_HEIGHT__SHIFT 15
  3578. static inline uint32_t A5XX_TEX_CONST_1_HEIGHT(uint32_t val)
  3579. {
  3580. return ((val) << A5XX_TEX_CONST_1_HEIGHT__SHIFT) & A5XX_TEX_CONST_1_HEIGHT__MASK;
  3581. }
  3582. #define REG_A5XX_TEX_CONST_2 0x00000002
  3583. #define A5XX_TEX_CONST_2_FETCHSIZE__MASK 0x0000000f
  3584. #define A5XX_TEX_CONST_2_FETCHSIZE__SHIFT 0
  3585. static inline uint32_t A5XX_TEX_CONST_2_FETCHSIZE(enum a5xx_tex_fetchsize val)
  3586. {
  3587. return ((val) << A5XX_TEX_CONST_2_FETCHSIZE__SHIFT) & A5XX_TEX_CONST_2_FETCHSIZE__MASK;
  3588. }
  3589. #define A5XX_TEX_CONST_2_PITCH__MASK 0x1fffff80
  3590. #define A5XX_TEX_CONST_2_PITCH__SHIFT 7
  3591. static inline uint32_t A5XX_TEX_CONST_2_PITCH(uint32_t val)
  3592. {
  3593. return ((val) << A5XX_TEX_CONST_2_PITCH__SHIFT) & A5XX_TEX_CONST_2_PITCH__MASK;
  3594. }
  3595. #define A5XX_TEX_CONST_2_TYPE__MASK 0x60000000
  3596. #define A5XX_TEX_CONST_2_TYPE__SHIFT 29
  3597. static inline uint32_t A5XX_TEX_CONST_2_TYPE(enum a5xx_tex_type val)
  3598. {
  3599. return ((val) << A5XX_TEX_CONST_2_TYPE__SHIFT) & A5XX_TEX_CONST_2_TYPE__MASK;
  3600. }
  3601. #define REG_A5XX_TEX_CONST_3 0x00000003
  3602. #define A5XX_TEX_CONST_3_ARRAY_PITCH__MASK 0x00003fff
  3603. #define A5XX_TEX_CONST_3_ARRAY_PITCH__SHIFT 0
  3604. static inline uint32_t A5XX_TEX_CONST_3_ARRAY_PITCH(uint32_t val)
  3605. {
  3606. return ((val >> 12) << A5XX_TEX_CONST_3_ARRAY_PITCH__SHIFT) & A5XX_TEX_CONST_3_ARRAY_PITCH__MASK;
  3607. }
  3608. #define A5XX_TEX_CONST_3_FLAG 0x10000000
  3609. #define REG_A5XX_TEX_CONST_4 0x00000004
  3610. #define A5XX_TEX_CONST_4_BASE_LO__MASK 0xffffffe0
  3611. #define A5XX_TEX_CONST_4_BASE_LO__SHIFT 5
  3612. static inline uint32_t A5XX_TEX_CONST_4_BASE_LO(uint32_t val)
  3613. {
  3614. return ((val >> 5) << A5XX_TEX_CONST_4_BASE_LO__SHIFT) & A5XX_TEX_CONST_4_BASE_LO__MASK;
  3615. }
  3616. #define REG_A5XX_TEX_CONST_5 0x00000005
  3617. #define A5XX_TEX_CONST_5_BASE_HI__MASK 0x0001ffff
  3618. #define A5XX_TEX_CONST_5_BASE_HI__SHIFT 0
  3619. static inline uint32_t A5XX_TEX_CONST_5_BASE_HI(uint32_t val)
  3620. {
  3621. return ((val) << A5XX_TEX_CONST_5_BASE_HI__SHIFT) & A5XX_TEX_CONST_5_BASE_HI__MASK;
  3622. }
  3623. #define A5XX_TEX_CONST_5_DEPTH__MASK 0x3ffe0000
  3624. #define A5XX_TEX_CONST_5_DEPTH__SHIFT 17
  3625. static inline uint32_t A5XX_TEX_CONST_5_DEPTH(uint32_t val)
  3626. {
  3627. return ((val) << A5XX_TEX_CONST_5_DEPTH__SHIFT) & A5XX_TEX_CONST_5_DEPTH__MASK;
  3628. }
  3629. #define REG_A5XX_TEX_CONST_6 0x00000006
  3630. #define REG_A5XX_TEX_CONST_7 0x00000007
  3631. #define REG_A5XX_TEX_CONST_8 0x00000008
  3632. #define REG_A5XX_TEX_CONST_9 0x00000009
  3633. #define REG_A5XX_TEX_CONST_10 0x0000000a
  3634. #define REG_A5XX_TEX_CONST_11 0x0000000b
  3635. #endif /* A5XX_XML */