i915_gem_coherency.c 9.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379
  1. /*
  2. * Copyright © 2017 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. */
  24. #include <linux/prime_numbers.h>
  25. #include "../i915_selftest.h"
  26. #include "i915_random.h"
  27. static int cpu_set(struct drm_i915_gem_object *obj,
  28. unsigned long offset,
  29. u32 v)
  30. {
  31. unsigned int needs_clflush;
  32. struct page *page;
  33. u32 *map;
  34. int err;
  35. err = i915_gem_obj_prepare_shmem_write(obj, &needs_clflush);
  36. if (err)
  37. return err;
  38. page = i915_gem_object_get_page(obj, offset >> PAGE_SHIFT);
  39. map = kmap_atomic(page);
  40. if (needs_clflush & CLFLUSH_BEFORE)
  41. clflush(map+offset_in_page(offset) / sizeof(*map));
  42. map[offset_in_page(offset) / sizeof(*map)] = v;
  43. if (needs_clflush & CLFLUSH_AFTER)
  44. clflush(map+offset_in_page(offset) / sizeof(*map));
  45. kunmap_atomic(map);
  46. i915_gem_obj_finish_shmem_access(obj);
  47. return 0;
  48. }
  49. static int cpu_get(struct drm_i915_gem_object *obj,
  50. unsigned long offset,
  51. u32 *v)
  52. {
  53. unsigned int needs_clflush;
  54. struct page *page;
  55. u32 *map;
  56. int err;
  57. err = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
  58. if (err)
  59. return err;
  60. page = i915_gem_object_get_page(obj, offset >> PAGE_SHIFT);
  61. map = kmap_atomic(page);
  62. if (needs_clflush & CLFLUSH_BEFORE)
  63. clflush(map+offset_in_page(offset) / sizeof(*map));
  64. *v = map[offset_in_page(offset) / sizeof(*map)];
  65. kunmap_atomic(map);
  66. i915_gem_obj_finish_shmem_access(obj);
  67. return 0;
  68. }
  69. static int gtt_set(struct drm_i915_gem_object *obj,
  70. unsigned long offset,
  71. u32 v)
  72. {
  73. struct i915_vma *vma;
  74. u32 __iomem *map;
  75. int err;
  76. err = i915_gem_object_set_to_gtt_domain(obj, true);
  77. if (err)
  78. return err;
  79. vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, PIN_MAPPABLE);
  80. if (IS_ERR(vma))
  81. return PTR_ERR(vma);
  82. map = i915_vma_pin_iomap(vma);
  83. i915_vma_unpin(vma);
  84. if (IS_ERR(map))
  85. return PTR_ERR(map);
  86. iowrite32(v, &map[offset / sizeof(*map)]);
  87. i915_vma_unpin_iomap(vma);
  88. return 0;
  89. }
  90. static int gtt_get(struct drm_i915_gem_object *obj,
  91. unsigned long offset,
  92. u32 *v)
  93. {
  94. struct i915_vma *vma;
  95. u32 __iomem *map;
  96. int err;
  97. err = i915_gem_object_set_to_gtt_domain(obj, false);
  98. if (err)
  99. return err;
  100. vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, PIN_MAPPABLE);
  101. if (IS_ERR(vma))
  102. return PTR_ERR(vma);
  103. map = i915_vma_pin_iomap(vma);
  104. i915_vma_unpin(vma);
  105. if (IS_ERR(map))
  106. return PTR_ERR(map);
  107. *v = ioread32(&map[offset / sizeof(*map)]);
  108. i915_vma_unpin_iomap(vma);
  109. return 0;
  110. }
  111. static int wc_set(struct drm_i915_gem_object *obj,
  112. unsigned long offset,
  113. u32 v)
  114. {
  115. u32 *map;
  116. int err;
  117. err = i915_gem_object_set_to_wc_domain(obj, true);
  118. if (err)
  119. return err;
  120. map = i915_gem_object_pin_map(obj, I915_MAP_WC);
  121. if (IS_ERR(map))
  122. return PTR_ERR(map);
  123. map[offset / sizeof(*map)] = v;
  124. i915_gem_object_unpin_map(obj);
  125. return 0;
  126. }
  127. static int wc_get(struct drm_i915_gem_object *obj,
  128. unsigned long offset,
  129. u32 *v)
  130. {
  131. u32 *map;
  132. int err;
  133. err = i915_gem_object_set_to_wc_domain(obj, false);
  134. if (err)
  135. return err;
  136. map = i915_gem_object_pin_map(obj, I915_MAP_WC);
  137. if (IS_ERR(map))
  138. return PTR_ERR(map);
  139. *v = map[offset / sizeof(*map)];
  140. i915_gem_object_unpin_map(obj);
  141. return 0;
  142. }
  143. static int gpu_set(struct drm_i915_gem_object *obj,
  144. unsigned long offset,
  145. u32 v)
  146. {
  147. struct drm_i915_private *i915 = to_i915(obj->base.dev);
  148. struct i915_request *rq;
  149. struct i915_vma *vma;
  150. u32 *cs;
  151. int err;
  152. err = i915_gem_object_set_to_gtt_domain(obj, true);
  153. if (err)
  154. return err;
  155. vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, 0);
  156. if (IS_ERR(vma))
  157. return PTR_ERR(vma);
  158. rq = i915_request_alloc(i915->engine[RCS], i915->kernel_context);
  159. if (IS_ERR(rq)) {
  160. i915_vma_unpin(vma);
  161. return PTR_ERR(rq);
  162. }
  163. cs = intel_ring_begin(rq, 4);
  164. if (IS_ERR(cs)) {
  165. __i915_request_add(rq, false);
  166. i915_vma_unpin(vma);
  167. return PTR_ERR(cs);
  168. }
  169. if (INTEL_GEN(i915) >= 8) {
  170. *cs++ = MI_STORE_DWORD_IMM_GEN4 | 1 << 22;
  171. *cs++ = lower_32_bits(i915_ggtt_offset(vma) + offset);
  172. *cs++ = upper_32_bits(i915_ggtt_offset(vma) + offset);
  173. *cs++ = v;
  174. } else if (INTEL_GEN(i915) >= 4) {
  175. *cs++ = MI_STORE_DWORD_IMM_GEN4 | 1 << 22;
  176. *cs++ = 0;
  177. *cs++ = i915_ggtt_offset(vma) + offset;
  178. *cs++ = v;
  179. } else {
  180. *cs++ = MI_STORE_DWORD_IMM | 1 << 22;
  181. *cs++ = i915_ggtt_offset(vma) + offset;
  182. *cs++ = v;
  183. *cs++ = MI_NOOP;
  184. }
  185. intel_ring_advance(rq, cs);
  186. i915_vma_move_to_active(vma, rq, EXEC_OBJECT_WRITE);
  187. i915_vma_unpin(vma);
  188. reservation_object_lock(obj->resv, NULL);
  189. reservation_object_add_excl_fence(obj->resv, &rq->fence);
  190. reservation_object_unlock(obj->resv);
  191. __i915_request_add(rq, true);
  192. return 0;
  193. }
  194. static bool always_valid(struct drm_i915_private *i915)
  195. {
  196. return true;
  197. }
  198. static bool needs_mi_store_dword(struct drm_i915_private *i915)
  199. {
  200. return intel_engine_can_store_dword(i915->engine[RCS]);
  201. }
  202. static const struct igt_coherency_mode {
  203. const char *name;
  204. int (*set)(struct drm_i915_gem_object *, unsigned long offset, u32 v);
  205. int (*get)(struct drm_i915_gem_object *, unsigned long offset, u32 *v);
  206. bool (*valid)(struct drm_i915_private *i915);
  207. } igt_coherency_mode[] = {
  208. { "cpu", cpu_set, cpu_get, always_valid },
  209. { "gtt", gtt_set, gtt_get, always_valid },
  210. { "wc", wc_set, wc_get, always_valid },
  211. { "gpu", gpu_set, NULL, needs_mi_store_dword },
  212. { },
  213. };
  214. static int igt_gem_coherency(void *arg)
  215. {
  216. const unsigned int ncachelines = PAGE_SIZE/64;
  217. I915_RND_STATE(prng);
  218. struct drm_i915_private *i915 = arg;
  219. const struct igt_coherency_mode *read, *write, *over;
  220. struct drm_i915_gem_object *obj;
  221. unsigned long count, n;
  222. u32 *offsets, *values;
  223. int err = 0;
  224. /* We repeatedly write, overwrite and read from a sequence of
  225. * cachelines in order to try and detect incoherency (unflushed writes
  226. * from either the CPU or GPU). Each setter/getter uses our cache
  227. * domain API which should prevent incoherency.
  228. */
  229. offsets = kmalloc_array(ncachelines, 2*sizeof(u32), GFP_KERNEL);
  230. if (!offsets)
  231. return -ENOMEM;
  232. for (count = 0; count < ncachelines; count++)
  233. offsets[count] = count * 64 + 4 * (count % 16);
  234. values = offsets + ncachelines;
  235. mutex_lock(&i915->drm.struct_mutex);
  236. for (over = igt_coherency_mode; over->name; over++) {
  237. if (!over->set)
  238. continue;
  239. if (!over->valid(i915))
  240. continue;
  241. for (write = igt_coherency_mode; write->name; write++) {
  242. if (!write->set)
  243. continue;
  244. if (!write->valid(i915))
  245. continue;
  246. for (read = igt_coherency_mode; read->name; read++) {
  247. if (!read->get)
  248. continue;
  249. if (!read->valid(i915))
  250. continue;
  251. for_each_prime_number_from(count, 1, ncachelines) {
  252. obj = i915_gem_object_create_internal(i915, PAGE_SIZE);
  253. if (IS_ERR(obj)) {
  254. err = PTR_ERR(obj);
  255. goto unlock;
  256. }
  257. i915_random_reorder(offsets, ncachelines, &prng);
  258. for (n = 0; n < count; n++)
  259. values[n] = prandom_u32_state(&prng);
  260. for (n = 0; n < count; n++) {
  261. err = over->set(obj, offsets[n], ~values[n]);
  262. if (err) {
  263. pr_err("Failed to set stale value[%ld/%ld] in object using %s, err=%d\n",
  264. n, count, over->name, err);
  265. goto put_object;
  266. }
  267. }
  268. for (n = 0; n < count; n++) {
  269. err = write->set(obj, offsets[n], values[n]);
  270. if (err) {
  271. pr_err("Failed to set value[%ld/%ld] in object using %s, err=%d\n",
  272. n, count, write->name, err);
  273. goto put_object;
  274. }
  275. }
  276. for (n = 0; n < count; n++) {
  277. u32 found;
  278. err = read->get(obj, offsets[n], &found);
  279. if (err) {
  280. pr_err("Failed to get value[%ld/%ld] in object using %s, err=%d\n",
  281. n, count, read->name, err);
  282. goto put_object;
  283. }
  284. if (found != values[n]) {
  285. pr_err("Value[%ld/%ld] mismatch, (overwrite with %s) wrote [%s] %x read [%s] %x (inverse %x), at offset %x\n",
  286. n, count, over->name,
  287. write->name, values[n],
  288. read->name, found,
  289. ~values[n], offsets[n]);
  290. err = -EINVAL;
  291. goto put_object;
  292. }
  293. }
  294. __i915_gem_object_release_unless_active(obj);
  295. }
  296. }
  297. }
  298. }
  299. unlock:
  300. mutex_unlock(&i915->drm.struct_mutex);
  301. kfree(offsets);
  302. return err;
  303. put_object:
  304. __i915_gem_object_release_unless_active(obj);
  305. goto unlock;
  306. }
  307. int i915_gem_coherency_live_selftests(struct drm_i915_private *i915)
  308. {
  309. static const struct i915_subtest tests[] = {
  310. SUBTEST(igt_gem_coherency),
  311. };
  312. return i915_subtests(tests, i915);
  313. }