intel_dp_mst.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. * 2014 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  21. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  22. * IN THE SOFTWARE.
  23. *
  24. */
  25. #include <drm/drmP.h>
  26. #include "i915_drv.h"
  27. #include "intel_drv.h"
  28. #include <drm/drm_atomic_helper.h>
  29. #include <drm/drm_crtc_helper.h>
  30. #include <drm/drm_edid.h>
  31. static bool intel_dp_mst_compute_config(struct intel_encoder *encoder,
  32. struct intel_crtc_state *pipe_config,
  33. struct drm_connector_state *conn_state)
  34. {
  35. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  36. struct intel_dp_mst_encoder *intel_mst = enc_to_mst(&encoder->base);
  37. struct intel_digital_port *intel_dig_port = intel_mst->primary;
  38. struct intel_dp *intel_dp = &intel_dig_port->dp;
  39. struct intel_connector *connector =
  40. to_intel_connector(conn_state->connector);
  41. struct drm_atomic_state *state = pipe_config->base.state;
  42. int bpp;
  43. int lane_count, slots;
  44. const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
  45. int mst_pbn;
  46. bool reduce_m_n = drm_dp_has_quirk(&intel_dp->desc,
  47. DP_DPCD_QUIRK_LIMITED_M_N);
  48. pipe_config->has_pch_encoder = false;
  49. bpp = 24;
  50. if (intel_dp->compliance.test_data.bpc) {
  51. bpp = intel_dp->compliance.test_data.bpc * 3;
  52. DRM_DEBUG_KMS("Setting pipe bpp to %d\n",
  53. bpp);
  54. }
  55. /*
  56. * for MST we always configure max link bw - the spec doesn't
  57. * seem to suggest we should do otherwise.
  58. */
  59. lane_count = intel_dp_max_lane_count(intel_dp);
  60. pipe_config->lane_count = lane_count;
  61. pipe_config->pipe_bpp = bpp;
  62. pipe_config->port_clock = intel_dp_max_link_rate(intel_dp);
  63. if (drm_dp_mst_port_has_audio(&intel_dp->mst_mgr, connector->port))
  64. pipe_config->has_audio = true;
  65. mst_pbn = drm_dp_calc_pbn_mode(adjusted_mode->crtc_clock, bpp);
  66. pipe_config->pbn = mst_pbn;
  67. slots = drm_dp_atomic_find_vcpi_slots(state, &intel_dp->mst_mgr,
  68. connector->port, mst_pbn);
  69. if (slots < 0) {
  70. DRM_DEBUG_KMS("failed finding vcpi slots:%d\n", slots);
  71. return false;
  72. }
  73. intel_link_compute_m_n(bpp, lane_count,
  74. adjusted_mode->crtc_clock,
  75. pipe_config->port_clock,
  76. &pipe_config->dp_m_n,
  77. reduce_m_n);
  78. pipe_config->dp_m_n.tu = slots;
  79. if (IS_GEN9_LP(dev_priv))
  80. pipe_config->lane_lat_optim_mask =
  81. bxt_ddi_phy_calc_lane_lat_optim_mask(pipe_config->lane_count);
  82. intel_ddi_compute_min_voltage_level(dev_priv, pipe_config);
  83. return true;
  84. }
  85. static int intel_dp_mst_atomic_check(struct drm_connector *connector,
  86. struct drm_connector_state *new_conn_state)
  87. {
  88. struct drm_atomic_state *state = new_conn_state->state;
  89. struct drm_connector_state *old_conn_state;
  90. struct drm_crtc *old_crtc;
  91. struct drm_crtc_state *crtc_state;
  92. int slots, ret = 0;
  93. old_conn_state = drm_atomic_get_old_connector_state(state, connector);
  94. old_crtc = old_conn_state->crtc;
  95. if (!old_crtc)
  96. return ret;
  97. crtc_state = drm_atomic_get_new_crtc_state(state, old_crtc);
  98. slots = to_intel_crtc_state(crtc_state)->dp_m_n.tu;
  99. if (drm_atomic_crtc_needs_modeset(crtc_state) && slots > 0) {
  100. struct drm_dp_mst_topology_mgr *mgr;
  101. struct drm_encoder *old_encoder;
  102. old_encoder = old_conn_state->best_encoder;
  103. mgr = &enc_to_mst(old_encoder)->primary->dp.mst_mgr;
  104. ret = drm_dp_atomic_release_vcpi_slots(state, mgr, slots);
  105. if (ret)
  106. DRM_DEBUG_KMS("failed releasing %d vcpi slots:%d\n", slots, ret);
  107. else
  108. to_intel_crtc_state(crtc_state)->dp_m_n.tu = 0;
  109. }
  110. return ret;
  111. }
  112. static void intel_mst_disable_dp(struct intel_encoder *encoder,
  113. const struct intel_crtc_state *old_crtc_state,
  114. const struct drm_connector_state *old_conn_state)
  115. {
  116. struct intel_dp_mst_encoder *intel_mst = enc_to_mst(&encoder->base);
  117. struct intel_digital_port *intel_dig_port = intel_mst->primary;
  118. struct intel_dp *intel_dp = &intel_dig_port->dp;
  119. struct intel_connector *connector =
  120. to_intel_connector(old_conn_state->connector);
  121. int ret;
  122. DRM_DEBUG_KMS("active links %d\n", intel_dp->active_mst_links);
  123. drm_dp_mst_reset_vcpi_slots(&intel_dp->mst_mgr, connector->port);
  124. ret = drm_dp_update_payload_part1(&intel_dp->mst_mgr);
  125. if (ret) {
  126. DRM_ERROR("failed to update payload %d\n", ret);
  127. }
  128. if (old_crtc_state->has_audio)
  129. intel_audio_codec_disable(encoder,
  130. old_crtc_state, old_conn_state);
  131. }
  132. static void intel_mst_post_disable_dp(struct intel_encoder *encoder,
  133. const struct intel_crtc_state *old_crtc_state,
  134. const struct drm_connector_state *old_conn_state)
  135. {
  136. struct intel_dp_mst_encoder *intel_mst = enc_to_mst(&encoder->base);
  137. struct intel_digital_port *intel_dig_port = intel_mst->primary;
  138. struct intel_dp *intel_dp = &intel_dig_port->dp;
  139. struct intel_connector *connector =
  140. to_intel_connector(old_conn_state->connector);
  141. /* this can fail */
  142. drm_dp_check_act_status(&intel_dp->mst_mgr);
  143. /* and this can also fail */
  144. drm_dp_update_payload_part2(&intel_dp->mst_mgr);
  145. drm_dp_mst_deallocate_vcpi(&intel_dp->mst_mgr, connector->port);
  146. /*
  147. * Power down mst path before disabling the port, otherwise we end
  148. * up getting interrupts from the sink upon detecting link loss.
  149. */
  150. drm_dp_send_power_updown_phy(&intel_dp->mst_mgr, connector->port,
  151. false);
  152. intel_dp->active_mst_links--;
  153. intel_mst->connector = NULL;
  154. if (intel_dp->active_mst_links == 0) {
  155. intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
  156. intel_dig_port->base.post_disable(&intel_dig_port->base,
  157. old_crtc_state, NULL);
  158. }
  159. DRM_DEBUG_KMS("active links %d\n", intel_dp->active_mst_links);
  160. }
  161. static void intel_mst_pre_pll_enable_dp(struct intel_encoder *encoder,
  162. const struct intel_crtc_state *pipe_config,
  163. const struct drm_connector_state *conn_state)
  164. {
  165. struct intel_dp_mst_encoder *intel_mst = enc_to_mst(&encoder->base);
  166. struct intel_digital_port *intel_dig_port = intel_mst->primary;
  167. struct intel_dp *intel_dp = &intel_dig_port->dp;
  168. if (intel_dp->active_mst_links == 0 &&
  169. intel_dig_port->base.pre_pll_enable)
  170. intel_dig_port->base.pre_pll_enable(&intel_dig_port->base,
  171. pipe_config, NULL);
  172. }
  173. static void intel_mst_pre_enable_dp(struct intel_encoder *encoder,
  174. const struct intel_crtc_state *pipe_config,
  175. const struct drm_connector_state *conn_state)
  176. {
  177. struct intel_dp_mst_encoder *intel_mst = enc_to_mst(&encoder->base);
  178. struct intel_digital_port *intel_dig_port = intel_mst->primary;
  179. struct intel_dp *intel_dp = &intel_dig_port->dp;
  180. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  181. enum port port = intel_dig_port->base.port;
  182. struct intel_connector *connector =
  183. to_intel_connector(conn_state->connector);
  184. int ret;
  185. uint32_t temp;
  186. /* MST encoders are bound to a crtc, not to a connector,
  187. * force the mapping here for get_hw_state.
  188. */
  189. connector->encoder = encoder;
  190. intel_mst->connector = connector;
  191. DRM_DEBUG_KMS("active links %d\n", intel_dp->active_mst_links);
  192. if (intel_dp->active_mst_links == 0)
  193. intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
  194. drm_dp_send_power_updown_phy(&intel_dp->mst_mgr, connector->port, true);
  195. if (intel_dp->active_mst_links == 0)
  196. intel_dig_port->base.pre_enable(&intel_dig_port->base,
  197. pipe_config, NULL);
  198. ret = drm_dp_mst_allocate_vcpi(&intel_dp->mst_mgr,
  199. connector->port,
  200. pipe_config->pbn,
  201. pipe_config->dp_m_n.tu);
  202. if (ret == false) {
  203. DRM_ERROR("failed to allocate vcpi\n");
  204. return;
  205. }
  206. intel_dp->active_mst_links++;
  207. temp = I915_READ(DP_TP_STATUS(port));
  208. I915_WRITE(DP_TP_STATUS(port), temp);
  209. ret = drm_dp_update_payload_part1(&intel_dp->mst_mgr);
  210. }
  211. static void intel_mst_enable_dp(struct intel_encoder *encoder,
  212. const struct intel_crtc_state *pipe_config,
  213. const struct drm_connector_state *conn_state)
  214. {
  215. struct intel_dp_mst_encoder *intel_mst = enc_to_mst(&encoder->base);
  216. struct intel_digital_port *intel_dig_port = intel_mst->primary;
  217. struct intel_dp *intel_dp = &intel_dig_port->dp;
  218. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  219. enum port port = intel_dig_port->base.port;
  220. int ret;
  221. DRM_DEBUG_KMS("active links %d\n", intel_dp->active_mst_links);
  222. if (intel_wait_for_register(dev_priv,
  223. DP_TP_STATUS(port),
  224. DP_TP_STATUS_ACT_SENT,
  225. DP_TP_STATUS_ACT_SENT,
  226. 1))
  227. DRM_ERROR("Timed out waiting for ACT sent\n");
  228. ret = drm_dp_check_act_status(&intel_dp->mst_mgr);
  229. ret = drm_dp_update_payload_part2(&intel_dp->mst_mgr);
  230. if (pipe_config->has_audio)
  231. intel_audio_codec_enable(encoder, pipe_config, conn_state);
  232. }
  233. static bool intel_dp_mst_enc_get_hw_state(struct intel_encoder *encoder,
  234. enum pipe *pipe)
  235. {
  236. struct intel_dp_mst_encoder *intel_mst = enc_to_mst(&encoder->base);
  237. *pipe = intel_mst->pipe;
  238. if (intel_mst->connector)
  239. return true;
  240. return false;
  241. }
  242. static void intel_dp_mst_enc_get_config(struct intel_encoder *encoder,
  243. struct intel_crtc_state *pipe_config)
  244. {
  245. struct intel_dp_mst_encoder *intel_mst = enc_to_mst(&encoder->base);
  246. struct intel_digital_port *intel_dig_port = intel_mst->primary;
  247. intel_ddi_get_config(&intel_dig_port->base, pipe_config);
  248. }
  249. static int intel_dp_mst_get_ddc_modes(struct drm_connector *connector)
  250. {
  251. struct intel_connector *intel_connector = to_intel_connector(connector);
  252. struct intel_dp *intel_dp = intel_connector->mst_port;
  253. struct edid *edid;
  254. int ret;
  255. if (!intel_dp) {
  256. return intel_connector_update_modes(connector, NULL);
  257. }
  258. edid = drm_dp_mst_get_edid(connector, &intel_dp->mst_mgr, intel_connector->port);
  259. ret = intel_connector_update_modes(connector, edid);
  260. kfree(edid);
  261. return ret;
  262. }
  263. static enum drm_connector_status
  264. intel_dp_mst_detect(struct drm_connector *connector, bool force)
  265. {
  266. struct intel_connector *intel_connector = to_intel_connector(connector);
  267. struct intel_dp *intel_dp = intel_connector->mst_port;
  268. if (!intel_dp)
  269. return connector_status_disconnected;
  270. return drm_dp_mst_detect_port(connector, &intel_dp->mst_mgr, intel_connector->port);
  271. }
  272. static void
  273. intel_dp_mst_connector_destroy(struct drm_connector *connector)
  274. {
  275. struct intel_connector *intel_connector = to_intel_connector(connector);
  276. if (!IS_ERR_OR_NULL(intel_connector->edid))
  277. kfree(intel_connector->edid);
  278. drm_connector_cleanup(connector);
  279. kfree(connector);
  280. }
  281. static const struct drm_connector_funcs intel_dp_mst_connector_funcs = {
  282. .detect = intel_dp_mst_detect,
  283. .fill_modes = drm_helper_probe_single_connector_modes,
  284. .late_register = intel_connector_register,
  285. .early_unregister = intel_connector_unregister,
  286. .destroy = intel_dp_mst_connector_destroy,
  287. .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
  288. .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
  289. };
  290. static int intel_dp_mst_get_modes(struct drm_connector *connector)
  291. {
  292. return intel_dp_mst_get_ddc_modes(connector);
  293. }
  294. static enum drm_mode_status
  295. intel_dp_mst_mode_valid(struct drm_connector *connector,
  296. struct drm_display_mode *mode)
  297. {
  298. struct intel_connector *intel_connector = to_intel_connector(connector);
  299. struct intel_dp *intel_dp = intel_connector->mst_port;
  300. int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
  301. int bpp = 24; /* MST uses fixed bpp */
  302. int max_rate, mode_rate, max_lanes, max_link_clock;
  303. if (!intel_dp)
  304. return MODE_ERROR;
  305. max_link_clock = intel_dp_max_link_rate(intel_dp);
  306. max_lanes = intel_dp_max_lane_count(intel_dp);
  307. max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
  308. mode_rate = intel_dp_link_required(mode->clock, bpp);
  309. /* TODO - validate mode against available PBN for link */
  310. if (mode->clock < 10000)
  311. return MODE_CLOCK_LOW;
  312. if (mode->flags & DRM_MODE_FLAG_DBLCLK)
  313. return MODE_H_ILLEGAL;
  314. if (mode_rate > max_rate || mode->clock > max_dotclk)
  315. return MODE_CLOCK_HIGH;
  316. return MODE_OK;
  317. }
  318. static struct drm_encoder *intel_mst_atomic_best_encoder(struct drm_connector *connector,
  319. struct drm_connector_state *state)
  320. {
  321. struct intel_connector *intel_connector = to_intel_connector(connector);
  322. struct intel_dp *intel_dp = intel_connector->mst_port;
  323. struct intel_crtc *crtc = to_intel_crtc(state->crtc);
  324. if (!intel_dp)
  325. return NULL;
  326. return &intel_dp->mst_encoders[crtc->pipe]->base.base;
  327. }
  328. static struct drm_encoder *intel_mst_best_encoder(struct drm_connector *connector)
  329. {
  330. struct intel_connector *intel_connector = to_intel_connector(connector);
  331. struct intel_dp *intel_dp = intel_connector->mst_port;
  332. if (!intel_dp)
  333. return NULL;
  334. return &intel_dp->mst_encoders[0]->base.base;
  335. }
  336. static const struct drm_connector_helper_funcs intel_dp_mst_connector_helper_funcs = {
  337. .get_modes = intel_dp_mst_get_modes,
  338. .mode_valid = intel_dp_mst_mode_valid,
  339. .atomic_best_encoder = intel_mst_atomic_best_encoder,
  340. .best_encoder = intel_mst_best_encoder,
  341. .atomic_check = intel_dp_mst_atomic_check,
  342. };
  343. static void intel_dp_mst_encoder_destroy(struct drm_encoder *encoder)
  344. {
  345. struct intel_dp_mst_encoder *intel_mst = enc_to_mst(encoder);
  346. drm_encoder_cleanup(encoder);
  347. kfree(intel_mst);
  348. }
  349. static const struct drm_encoder_funcs intel_dp_mst_enc_funcs = {
  350. .destroy = intel_dp_mst_encoder_destroy,
  351. };
  352. static bool intel_dp_mst_get_hw_state(struct intel_connector *connector)
  353. {
  354. if (connector->encoder && connector->base.state->crtc) {
  355. enum pipe pipe;
  356. if (!connector->encoder->get_hw_state(connector->encoder, &pipe))
  357. return false;
  358. return true;
  359. }
  360. return false;
  361. }
  362. static struct drm_connector *intel_dp_add_mst_connector(struct drm_dp_mst_topology_mgr *mgr, struct drm_dp_mst_port *port, const char *pathprop)
  363. {
  364. struct intel_dp *intel_dp = container_of(mgr, struct intel_dp, mst_mgr);
  365. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  366. struct drm_device *dev = intel_dig_port->base.base.dev;
  367. struct drm_i915_private *dev_priv = to_i915(dev);
  368. struct intel_connector *intel_connector;
  369. struct drm_connector *connector;
  370. enum pipe pipe;
  371. int ret;
  372. intel_connector = intel_connector_alloc();
  373. if (!intel_connector)
  374. return NULL;
  375. connector = &intel_connector->base;
  376. ret = drm_connector_init(dev, connector, &intel_dp_mst_connector_funcs,
  377. DRM_MODE_CONNECTOR_DisplayPort);
  378. if (ret) {
  379. intel_connector_free(intel_connector);
  380. return NULL;
  381. }
  382. drm_connector_helper_add(connector, &intel_dp_mst_connector_helper_funcs);
  383. intel_connector->get_hw_state = intel_dp_mst_get_hw_state;
  384. intel_connector->mst_port = intel_dp;
  385. intel_connector->port = port;
  386. for_each_pipe(dev_priv, pipe) {
  387. struct drm_encoder *enc =
  388. &intel_dp->mst_encoders[pipe]->base.base;
  389. ret = drm_mode_connector_attach_encoder(&intel_connector->base,
  390. enc);
  391. if (ret)
  392. goto err;
  393. }
  394. drm_object_attach_property(&connector->base, dev->mode_config.path_property, 0);
  395. drm_object_attach_property(&connector->base, dev->mode_config.tile_property, 0);
  396. ret = drm_mode_connector_set_path_property(connector, pathprop);
  397. if (ret)
  398. goto err;
  399. return connector;
  400. err:
  401. drm_connector_cleanup(connector);
  402. return NULL;
  403. }
  404. static void intel_dp_register_mst_connector(struct drm_connector *connector)
  405. {
  406. struct drm_i915_private *dev_priv = to_i915(connector->dev);
  407. if (dev_priv->fbdev)
  408. drm_fb_helper_add_one_connector(&dev_priv->fbdev->helper,
  409. connector);
  410. drm_connector_register(connector);
  411. }
  412. static void intel_dp_destroy_mst_connector(struct drm_dp_mst_topology_mgr *mgr,
  413. struct drm_connector *connector)
  414. {
  415. struct intel_connector *intel_connector = to_intel_connector(connector);
  416. struct drm_i915_private *dev_priv = to_i915(connector->dev);
  417. DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n", connector->base.id, connector->name);
  418. drm_connector_unregister(connector);
  419. if (dev_priv->fbdev)
  420. drm_fb_helper_remove_one_connector(&dev_priv->fbdev->helper,
  421. connector);
  422. /* prevent race with the check in ->detect */
  423. drm_modeset_lock(&connector->dev->mode_config.connection_mutex, NULL);
  424. intel_connector->mst_port = NULL;
  425. drm_modeset_unlock(&connector->dev->mode_config.connection_mutex);
  426. drm_connector_unreference(connector);
  427. }
  428. static void intel_dp_mst_hotplug(struct drm_dp_mst_topology_mgr *mgr)
  429. {
  430. struct intel_dp *intel_dp = container_of(mgr, struct intel_dp, mst_mgr);
  431. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  432. struct drm_device *dev = intel_dig_port->base.base.dev;
  433. drm_kms_helper_hotplug_event(dev);
  434. }
  435. static const struct drm_dp_mst_topology_cbs mst_cbs = {
  436. .add_connector = intel_dp_add_mst_connector,
  437. .register_connector = intel_dp_register_mst_connector,
  438. .destroy_connector = intel_dp_destroy_mst_connector,
  439. .hotplug = intel_dp_mst_hotplug,
  440. };
  441. static struct intel_dp_mst_encoder *
  442. intel_dp_create_fake_mst_encoder(struct intel_digital_port *intel_dig_port, enum pipe pipe)
  443. {
  444. struct intel_dp_mst_encoder *intel_mst;
  445. struct intel_encoder *intel_encoder;
  446. struct drm_device *dev = intel_dig_port->base.base.dev;
  447. intel_mst = kzalloc(sizeof(*intel_mst), GFP_KERNEL);
  448. if (!intel_mst)
  449. return NULL;
  450. intel_mst->pipe = pipe;
  451. intel_encoder = &intel_mst->base;
  452. intel_mst->primary = intel_dig_port;
  453. drm_encoder_init(dev, &intel_encoder->base, &intel_dp_mst_enc_funcs,
  454. DRM_MODE_ENCODER_DPMST, "DP-MST %c", pipe_name(pipe));
  455. intel_encoder->type = INTEL_OUTPUT_DP_MST;
  456. intel_encoder->power_domain = intel_dig_port->base.power_domain;
  457. intel_encoder->port = intel_dig_port->base.port;
  458. intel_encoder->crtc_mask = 0x7;
  459. intel_encoder->cloneable = 0;
  460. intel_encoder->compute_config = intel_dp_mst_compute_config;
  461. intel_encoder->disable = intel_mst_disable_dp;
  462. intel_encoder->post_disable = intel_mst_post_disable_dp;
  463. intel_encoder->pre_pll_enable = intel_mst_pre_pll_enable_dp;
  464. intel_encoder->pre_enable = intel_mst_pre_enable_dp;
  465. intel_encoder->enable = intel_mst_enable_dp;
  466. intel_encoder->get_hw_state = intel_dp_mst_enc_get_hw_state;
  467. intel_encoder->get_config = intel_dp_mst_enc_get_config;
  468. return intel_mst;
  469. }
  470. static bool
  471. intel_dp_create_fake_mst_encoders(struct intel_digital_port *intel_dig_port)
  472. {
  473. struct intel_dp *intel_dp = &intel_dig_port->dp;
  474. struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
  475. enum pipe pipe;
  476. for_each_pipe(dev_priv, pipe)
  477. intel_dp->mst_encoders[pipe] = intel_dp_create_fake_mst_encoder(intel_dig_port, pipe);
  478. return true;
  479. }
  480. int
  481. intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_base_id)
  482. {
  483. struct intel_dp *intel_dp = &intel_dig_port->dp;
  484. struct drm_device *dev = intel_dig_port->base.base.dev;
  485. int ret;
  486. intel_dp->can_mst = true;
  487. intel_dp->mst_mgr.cbs = &mst_cbs;
  488. /* create encoders */
  489. intel_dp_create_fake_mst_encoders(intel_dig_port);
  490. ret = drm_dp_mst_topology_mgr_init(&intel_dp->mst_mgr, dev,
  491. &intel_dp->aux, 16, 3, conn_base_id);
  492. if (ret) {
  493. intel_dp->can_mst = false;
  494. return ret;
  495. }
  496. return 0;
  497. }
  498. void
  499. intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port)
  500. {
  501. struct intel_dp *intel_dp = &intel_dig_port->dp;
  502. if (!intel_dp->can_mst)
  503. return;
  504. drm_dp_mst_topology_mgr_destroy(&intel_dp->mst_mgr);
  505. /* encoders will get killed by normal cleanup */
  506. }