intel_csr.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542
  1. /*
  2. * Copyright © 2014 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. */
  24. #include <linux/firmware.h>
  25. #include "i915_drv.h"
  26. #include "i915_reg.h"
  27. /**
  28. * DOC: csr support for dmc
  29. *
  30. * Display Context Save and Restore (CSR) firmware support added from gen9
  31. * onwards to drive newly added DMC (Display microcontroller) in display
  32. * engine to save and restore the state of display engine when it enter into
  33. * low-power state and comes back to normal.
  34. */
  35. #define I915_CSR_GLK "i915/glk_dmc_ver1_04.bin"
  36. MODULE_FIRMWARE(I915_CSR_GLK);
  37. #define GLK_CSR_VERSION_REQUIRED CSR_VERSION(1, 4)
  38. #define I915_CSR_CNL "i915/cnl_dmc_ver1_07.bin"
  39. MODULE_FIRMWARE(I915_CSR_CNL);
  40. #define CNL_CSR_VERSION_REQUIRED CSR_VERSION(1, 7)
  41. #define I915_CSR_KBL "i915/kbl_dmc_ver1_04.bin"
  42. MODULE_FIRMWARE(I915_CSR_KBL);
  43. #define KBL_CSR_VERSION_REQUIRED CSR_VERSION(1, 4)
  44. #define I915_CSR_SKL "i915/skl_dmc_ver1_27.bin"
  45. MODULE_FIRMWARE(I915_CSR_SKL);
  46. #define SKL_CSR_VERSION_REQUIRED CSR_VERSION(1, 27)
  47. #define I915_CSR_BXT "i915/bxt_dmc_ver1_07.bin"
  48. MODULE_FIRMWARE(I915_CSR_BXT);
  49. #define BXT_CSR_VERSION_REQUIRED CSR_VERSION(1, 7)
  50. #define CSR_MAX_FW_SIZE 0x2FFF
  51. #define CSR_DEFAULT_FW_OFFSET 0xFFFFFFFF
  52. struct intel_css_header {
  53. /* 0x09 for DMC */
  54. uint32_t module_type;
  55. /* Includes the DMC specific header in dwords */
  56. uint32_t header_len;
  57. /* always value would be 0x10000 */
  58. uint32_t header_ver;
  59. /* Not used */
  60. uint32_t module_id;
  61. /* Not used */
  62. uint32_t module_vendor;
  63. /* in YYYYMMDD format */
  64. uint32_t date;
  65. /* Size in dwords (CSS_Headerlen + PackageHeaderLen + dmc FWsLen)/4 */
  66. uint32_t size;
  67. /* Not used */
  68. uint32_t key_size;
  69. /* Not used */
  70. uint32_t modulus_size;
  71. /* Not used */
  72. uint32_t exponent_size;
  73. /* Not used */
  74. uint32_t reserved1[12];
  75. /* Major Minor */
  76. uint32_t version;
  77. /* Not used */
  78. uint32_t reserved2[8];
  79. /* Not used */
  80. uint32_t kernel_header_info;
  81. } __packed;
  82. struct intel_fw_info {
  83. uint16_t reserved1;
  84. /* Stepping (A, B, C, ..., *). * is a wildcard */
  85. char stepping;
  86. /* Sub-stepping (0, 1, ..., *). * is a wildcard */
  87. char substepping;
  88. uint32_t offset;
  89. uint32_t reserved2;
  90. } __packed;
  91. struct intel_package_header {
  92. /* DMC container header length in dwords */
  93. unsigned char header_len;
  94. /* always value would be 0x01 */
  95. unsigned char header_ver;
  96. unsigned char reserved[10];
  97. /* Number of valid entries in the FWInfo array below */
  98. uint32_t num_entries;
  99. struct intel_fw_info fw_info[20];
  100. } __packed;
  101. struct intel_dmc_header {
  102. /* always value would be 0x40403E3E */
  103. uint32_t signature;
  104. /* DMC binary header length */
  105. unsigned char header_len;
  106. /* 0x01 */
  107. unsigned char header_ver;
  108. /* Reserved */
  109. uint16_t dmcc_ver;
  110. /* Major, Minor */
  111. uint32_t project;
  112. /* Firmware program size (excluding header) in dwords */
  113. uint32_t fw_size;
  114. /* Major Minor version */
  115. uint32_t fw_version;
  116. /* Number of valid MMIO cycles present. */
  117. uint32_t mmio_count;
  118. /* MMIO address */
  119. uint32_t mmioaddr[8];
  120. /* MMIO data */
  121. uint32_t mmiodata[8];
  122. /* FW filename */
  123. unsigned char dfile[32];
  124. uint32_t reserved1[2];
  125. } __packed;
  126. struct stepping_info {
  127. char stepping;
  128. char substepping;
  129. };
  130. static const struct stepping_info skl_stepping_info[] = {
  131. {'A', '0'}, {'B', '0'}, {'C', '0'},
  132. {'D', '0'}, {'E', '0'}, {'F', '0'},
  133. {'G', '0'}, {'H', '0'}, {'I', '0'},
  134. {'J', '0'}, {'K', '0'}
  135. };
  136. static const struct stepping_info bxt_stepping_info[] = {
  137. {'A', '0'}, {'A', '1'}, {'A', '2'},
  138. {'B', '0'}, {'B', '1'}, {'B', '2'}
  139. };
  140. static const struct stepping_info no_stepping_info = { '*', '*' };
  141. static const struct stepping_info *
  142. intel_get_stepping_info(struct drm_i915_private *dev_priv)
  143. {
  144. const struct stepping_info *si;
  145. unsigned int size;
  146. if (IS_SKYLAKE(dev_priv)) {
  147. size = ARRAY_SIZE(skl_stepping_info);
  148. si = skl_stepping_info;
  149. } else if (IS_BROXTON(dev_priv)) {
  150. size = ARRAY_SIZE(bxt_stepping_info);
  151. si = bxt_stepping_info;
  152. } else {
  153. size = 0;
  154. si = NULL;
  155. }
  156. if (INTEL_REVID(dev_priv) < size)
  157. return si + INTEL_REVID(dev_priv);
  158. return &no_stepping_info;
  159. }
  160. static void gen9_set_dc_state_debugmask(struct drm_i915_private *dev_priv)
  161. {
  162. uint32_t val, mask;
  163. mask = DC_STATE_DEBUG_MASK_MEMORY_UP;
  164. if (IS_GEN9_LP(dev_priv))
  165. mask |= DC_STATE_DEBUG_MASK_CORES;
  166. /* The below bit doesn't need to be cleared ever afterwards */
  167. val = I915_READ(DC_STATE_DEBUG);
  168. if ((val & mask) != mask) {
  169. val |= mask;
  170. I915_WRITE(DC_STATE_DEBUG, val);
  171. POSTING_READ(DC_STATE_DEBUG);
  172. }
  173. }
  174. /**
  175. * intel_csr_load_program() - write the firmware from memory to register.
  176. * @dev_priv: i915 drm device.
  177. *
  178. * CSR firmware is read from a .bin file and kept in internal memory one time.
  179. * Everytime display comes back from low power state this function is called to
  180. * copy the firmware from internal memory to registers.
  181. */
  182. void intel_csr_load_program(struct drm_i915_private *dev_priv)
  183. {
  184. u32 *payload = dev_priv->csr.dmc_payload;
  185. uint32_t i, fw_size;
  186. if (!HAS_CSR(dev_priv)) {
  187. DRM_ERROR("No CSR support available for this platform\n");
  188. return;
  189. }
  190. if (!dev_priv->csr.dmc_payload) {
  191. DRM_ERROR("Tried to program CSR with empty payload\n");
  192. return;
  193. }
  194. fw_size = dev_priv->csr.dmc_fw_size;
  195. assert_rpm_wakelock_held(dev_priv);
  196. preempt_disable();
  197. for (i = 0; i < fw_size; i++)
  198. I915_WRITE_FW(CSR_PROGRAM(i), payload[i]);
  199. preempt_enable();
  200. for (i = 0; i < dev_priv->csr.mmio_count; i++) {
  201. I915_WRITE(dev_priv->csr.mmioaddr[i],
  202. dev_priv->csr.mmiodata[i]);
  203. }
  204. dev_priv->csr.dc_state = 0;
  205. gen9_set_dc_state_debugmask(dev_priv);
  206. }
  207. static uint32_t *parse_csr_fw(struct drm_i915_private *dev_priv,
  208. const struct firmware *fw)
  209. {
  210. struct intel_css_header *css_header;
  211. struct intel_package_header *package_header;
  212. struct intel_dmc_header *dmc_header;
  213. struct intel_csr *csr = &dev_priv->csr;
  214. const struct stepping_info *si = intel_get_stepping_info(dev_priv);
  215. uint32_t dmc_offset = CSR_DEFAULT_FW_OFFSET, readcount = 0, nbytes;
  216. uint32_t i;
  217. uint32_t *dmc_payload;
  218. uint32_t required_version;
  219. if (!fw)
  220. return NULL;
  221. /* Extract CSS Header information*/
  222. css_header = (struct intel_css_header *)fw->data;
  223. if (sizeof(struct intel_css_header) !=
  224. (css_header->header_len * 4)) {
  225. DRM_ERROR("DMC firmware has wrong CSS header length "
  226. "(%u bytes)\n",
  227. (css_header->header_len * 4));
  228. return NULL;
  229. }
  230. csr->version = css_header->version;
  231. if (csr->fw_path == i915_modparams.dmc_firmware_path) {
  232. /* Bypass version check for firmware override. */
  233. required_version = csr->version;
  234. } else if (IS_CANNONLAKE(dev_priv)) {
  235. required_version = CNL_CSR_VERSION_REQUIRED;
  236. } else if (IS_GEMINILAKE(dev_priv)) {
  237. required_version = GLK_CSR_VERSION_REQUIRED;
  238. } else if (IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv)) {
  239. required_version = KBL_CSR_VERSION_REQUIRED;
  240. } else if (IS_SKYLAKE(dev_priv)) {
  241. required_version = SKL_CSR_VERSION_REQUIRED;
  242. } else if (IS_BROXTON(dev_priv)) {
  243. required_version = BXT_CSR_VERSION_REQUIRED;
  244. } else {
  245. MISSING_CASE(INTEL_REVID(dev_priv));
  246. required_version = 0;
  247. }
  248. if (csr->version != required_version) {
  249. DRM_INFO("Refusing to load DMC firmware v%u.%u,"
  250. " please use v%u.%u\n",
  251. CSR_VERSION_MAJOR(csr->version),
  252. CSR_VERSION_MINOR(csr->version),
  253. CSR_VERSION_MAJOR(required_version),
  254. CSR_VERSION_MINOR(required_version));
  255. return NULL;
  256. }
  257. readcount += sizeof(struct intel_css_header);
  258. /* Extract Package Header information*/
  259. package_header = (struct intel_package_header *)
  260. &fw->data[readcount];
  261. if (sizeof(struct intel_package_header) !=
  262. (package_header->header_len * 4)) {
  263. DRM_ERROR("DMC firmware has wrong package header length "
  264. "(%u bytes)\n",
  265. (package_header->header_len * 4));
  266. return NULL;
  267. }
  268. readcount += sizeof(struct intel_package_header);
  269. /* Search for dmc_offset to find firware binary. */
  270. for (i = 0; i < package_header->num_entries; i++) {
  271. if (package_header->fw_info[i].substepping == '*' &&
  272. si->stepping == package_header->fw_info[i].stepping) {
  273. dmc_offset = package_header->fw_info[i].offset;
  274. break;
  275. } else if (si->stepping == package_header->fw_info[i].stepping &&
  276. si->substepping == package_header->fw_info[i].substepping) {
  277. dmc_offset = package_header->fw_info[i].offset;
  278. break;
  279. } else if (package_header->fw_info[i].stepping == '*' &&
  280. package_header->fw_info[i].substepping == '*')
  281. dmc_offset = package_header->fw_info[i].offset;
  282. }
  283. if (dmc_offset == CSR_DEFAULT_FW_OFFSET) {
  284. DRM_ERROR("DMC firmware not supported for %c stepping\n",
  285. si->stepping);
  286. return NULL;
  287. }
  288. readcount += dmc_offset;
  289. /* Extract dmc_header information. */
  290. dmc_header = (struct intel_dmc_header *)&fw->data[readcount];
  291. if (sizeof(struct intel_dmc_header) != (dmc_header->header_len)) {
  292. DRM_ERROR("DMC firmware has wrong dmc header length "
  293. "(%u bytes)\n",
  294. (dmc_header->header_len));
  295. return NULL;
  296. }
  297. readcount += sizeof(struct intel_dmc_header);
  298. /* Cache the dmc header info. */
  299. if (dmc_header->mmio_count > ARRAY_SIZE(csr->mmioaddr)) {
  300. DRM_ERROR("DMC firmware has wrong mmio count %u\n",
  301. dmc_header->mmio_count);
  302. return NULL;
  303. }
  304. csr->mmio_count = dmc_header->mmio_count;
  305. for (i = 0; i < dmc_header->mmio_count; i++) {
  306. if (dmc_header->mmioaddr[i] < CSR_MMIO_START_RANGE ||
  307. dmc_header->mmioaddr[i] > CSR_MMIO_END_RANGE) {
  308. DRM_ERROR("DMC firmware has wrong mmio address 0x%x\n",
  309. dmc_header->mmioaddr[i]);
  310. return NULL;
  311. }
  312. csr->mmioaddr[i] = _MMIO(dmc_header->mmioaddr[i]);
  313. csr->mmiodata[i] = dmc_header->mmiodata[i];
  314. }
  315. /* fw_size is in dwords, so multiplied by 4 to convert into bytes. */
  316. nbytes = dmc_header->fw_size * 4;
  317. if (nbytes > CSR_MAX_FW_SIZE) {
  318. DRM_ERROR("DMC firmware too big (%u bytes)\n", nbytes);
  319. return NULL;
  320. }
  321. csr->dmc_fw_size = dmc_header->fw_size;
  322. dmc_payload = kmalloc(nbytes, GFP_KERNEL);
  323. if (!dmc_payload) {
  324. DRM_ERROR("Memory allocation failed for dmc payload\n");
  325. return NULL;
  326. }
  327. return memcpy(dmc_payload, &fw->data[readcount], nbytes);
  328. }
  329. static void csr_load_work_fn(struct work_struct *work)
  330. {
  331. struct drm_i915_private *dev_priv;
  332. struct intel_csr *csr;
  333. const struct firmware *fw = NULL;
  334. dev_priv = container_of(work, typeof(*dev_priv), csr.work);
  335. csr = &dev_priv->csr;
  336. request_firmware(&fw, dev_priv->csr.fw_path, &dev_priv->drm.pdev->dev);
  337. if (fw)
  338. dev_priv->csr.dmc_payload = parse_csr_fw(dev_priv, fw);
  339. if (dev_priv->csr.dmc_payload) {
  340. intel_csr_load_program(dev_priv);
  341. intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
  342. DRM_INFO("Finished loading DMC firmware %s (v%u.%u)\n",
  343. dev_priv->csr.fw_path,
  344. CSR_VERSION_MAJOR(csr->version),
  345. CSR_VERSION_MINOR(csr->version));
  346. } else {
  347. dev_notice(dev_priv->drm.dev,
  348. "Failed to load DMC firmware %s."
  349. " Disabling runtime power management.\n",
  350. csr->fw_path);
  351. dev_notice(dev_priv->drm.dev, "DMC firmware homepage: %s",
  352. INTEL_UC_FIRMWARE_URL);
  353. }
  354. release_firmware(fw);
  355. }
  356. /**
  357. * intel_csr_ucode_init() - initialize the firmware loading.
  358. * @dev_priv: i915 drm device.
  359. *
  360. * This function is called at the time of loading the display driver to read
  361. * firmware from a .bin file and copied into a internal memory.
  362. */
  363. void intel_csr_ucode_init(struct drm_i915_private *dev_priv)
  364. {
  365. struct intel_csr *csr = &dev_priv->csr;
  366. INIT_WORK(&dev_priv->csr.work, csr_load_work_fn);
  367. if (!HAS_CSR(dev_priv))
  368. return;
  369. if (i915_modparams.dmc_firmware_path)
  370. csr->fw_path = i915_modparams.dmc_firmware_path;
  371. else if (IS_CANNONLAKE(dev_priv))
  372. csr->fw_path = I915_CSR_CNL;
  373. else if (IS_GEMINILAKE(dev_priv))
  374. csr->fw_path = I915_CSR_GLK;
  375. else if (IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv))
  376. csr->fw_path = I915_CSR_KBL;
  377. else if (IS_SKYLAKE(dev_priv))
  378. csr->fw_path = I915_CSR_SKL;
  379. else if (IS_BROXTON(dev_priv))
  380. csr->fw_path = I915_CSR_BXT;
  381. else {
  382. DRM_ERROR("Unexpected: no known CSR firmware for platform\n");
  383. return;
  384. }
  385. DRM_DEBUG_KMS("Loading %s\n", csr->fw_path);
  386. /*
  387. * Obtain a runtime pm reference, until CSR is loaded,
  388. * to avoid entering runtime-suspend.
  389. */
  390. intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
  391. schedule_work(&dev_priv->csr.work);
  392. }
  393. /**
  394. * intel_csr_ucode_suspend() - prepare CSR firmware before system suspend
  395. * @dev_priv: i915 drm device
  396. *
  397. * Prepare the DMC firmware before entering system suspend. This includes
  398. * flushing pending work items and releasing any resources acquired during
  399. * init.
  400. */
  401. void intel_csr_ucode_suspend(struct drm_i915_private *dev_priv)
  402. {
  403. if (!HAS_CSR(dev_priv))
  404. return;
  405. flush_work(&dev_priv->csr.work);
  406. /* Drop the reference held in case DMC isn't loaded. */
  407. if (!dev_priv->csr.dmc_payload)
  408. intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
  409. }
  410. /**
  411. * intel_csr_ucode_resume() - init CSR firmware during system resume
  412. * @dev_priv: i915 drm device
  413. *
  414. * Reinitialize the DMC firmware during system resume, reacquiring any
  415. * resources released in intel_csr_ucode_suspend().
  416. */
  417. void intel_csr_ucode_resume(struct drm_i915_private *dev_priv)
  418. {
  419. if (!HAS_CSR(dev_priv))
  420. return;
  421. /*
  422. * Reacquire the reference to keep RPM disabled in case DMC isn't
  423. * loaded.
  424. */
  425. if (!dev_priv->csr.dmc_payload)
  426. intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
  427. }
  428. /**
  429. * intel_csr_ucode_fini() - unload the CSR firmware.
  430. * @dev_priv: i915 drm device.
  431. *
  432. * Firmmware unloading includes freeing the internal memory and reset the
  433. * firmware loading status.
  434. */
  435. void intel_csr_ucode_fini(struct drm_i915_private *dev_priv)
  436. {
  437. if (!HAS_CSR(dev_priv))
  438. return;
  439. intel_csr_ucode_suspend(dev_priv);
  440. kfree(dev_priv->csr.dmc_payload);
  441. }