i915_debugfs.c 136 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Keith Packard <keithp@keithp.com>
  26. *
  27. */
  28. #include <linux/debugfs.h>
  29. #include <linux/sort.h>
  30. #include <linux/sched/mm.h>
  31. #include "intel_drv.h"
  32. #include "intel_guc_submission.h"
  33. static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
  34. {
  35. return to_i915(node->minor->dev);
  36. }
  37. static int i915_capabilities(struct seq_file *m, void *data)
  38. {
  39. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  40. const struct intel_device_info *info = INTEL_INFO(dev_priv);
  41. struct drm_printer p = drm_seq_file_printer(m);
  42. seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
  43. seq_printf(m, "platform: %s\n", intel_platform_name(info->platform));
  44. seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
  45. intel_device_info_dump_flags(info, &p);
  46. intel_device_info_dump_runtime(info, &p);
  47. intel_driver_caps_print(&dev_priv->caps, &p);
  48. kernel_param_lock(THIS_MODULE);
  49. i915_params_dump(&i915_modparams, &p);
  50. kernel_param_unlock(THIS_MODULE);
  51. return 0;
  52. }
  53. static char get_active_flag(struct drm_i915_gem_object *obj)
  54. {
  55. return i915_gem_object_is_active(obj) ? '*' : ' ';
  56. }
  57. static char get_pin_flag(struct drm_i915_gem_object *obj)
  58. {
  59. return obj->pin_global ? 'p' : ' ';
  60. }
  61. static char get_tiling_flag(struct drm_i915_gem_object *obj)
  62. {
  63. switch (i915_gem_object_get_tiling(obj)) {
  64. default:
  65. case I915_TILING_NONE: return ' ';
  66. case I915_TILING_X: return 'X';
  67. case I915_TILING_Y: return 'Y';
  68. }
  69. }
  70. static char get_global_flag(struct drm_i915_gem_object *obj)
  71. {
  72. return obj->userfault_count ? 'g' : ' ';
  73. }
  74. static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
  75. {
  76. return obj->mm.mapping ? 'M' : ' ';
  77. }
  78. static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
  79. {
  80. u64 size = 0;
  81. struct i915_vma *vma;
  82. for_each_ggtt_vma(vma, obj) {
  83. if (drm_mm_node_allocated(&vma->node))
  84. size += vma->node.size;
  85. }
  86. return size;
  87. }
  88. static const char *
  89. stringify_page_sizes(unsigned int page_sizes, char *buf, size_t len)
  90. {
  91. size_t x = 0;
  92. switch (page_sizes) {
  93. case 0:
  94. return "";
  95. case I915_GTT_PAGE_SIZE_4K:
  96. return "4K";
  97. case I915_GTT_PAGE_SIZE_64K:
  98. return "64K";
  99. case I915_GTT_PAGE_SIZE_2M:
  100. return "2M";
  101. default:
  102. if (!buf)
  103. return "M";
  104. if (page_sizes & I915_GTT_PAGE_SIZE_2M)
  105. x += snprintf(buf + x, len - x, "2M, ");
  106. if (page_sizes & I915_GTT_PAGE_SIZE_64K)
  107. x += snprintf(buf + x, len - x, "64K, ");
  108. if (page_sizes & I915_GTT_PAGE_SIZE_4K)
  109. x += snprintf(buf + x, len - x, "4K, ");
  110. buf[x-2] = '\0';
  111. return buf;
  112. }
  113. }
  114. static void
  115. describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
  116. {
  117. struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
  118. struct intel_engine_cs *engine;
  119. struct i915_vma *vma;
  120. unsigned int frontbuffer_bits;
  121. int pin_count = 0;
  122. lockdep_assert_held(&obj->base.dev->struct_mutex);
  123. seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x %s%s%s",
  124. &obj->base,
  125. get_active_flag(obj),
  126. get_pin_flag(obj),
  127. get_tiling_flag(obj),
  128. get_global_flag(obj),
  129. get_pin_mapped_flag(obj),
  130. obj->base.size / 1024,
  131. obj->read_domains,
  132. obj->write_domain,
  133. i915_cache_level_str(dev_priv, obj->cache_level),
  134. obj->mm.dirty ? " dirty" : "",
  135. obj->mm.madv == I915_MADV_DONTNEED ? " purgeable" : "");
  136. if (obj->base.name)
  137. seq_printf(m, " (name: %d)", obj->base.name);
  138. list_for_each_entry(vma, &obj->vma_list, obj_link) {
  139. if (i915_vma_is_pinned(vma))
  140. pin_count++;
  141. }
  142. seq_printf(m, " (pinned x %d)", pin_count);
  143. if (obj->pin_global)
  144. seq_printf(m, " (global)");
  145. list_for_each_entry(vma, &obj->vma_list, obj_link) {
  146. if (!drm_mm_node_allocated(&vma->node))
  147. continue;
  148. seq_printf(m, " (%sgtt offset: %08llx, size: %08llx, pages: %s",
  149. i915_vma_is_ggtt(vma) ? "g" : "pp",
  150. vma->node.start, vma->node.size,
  151. stringify_page_sizes(vma->page_sizes.gtt, NULL, 0));
  152. if (i915_vma_is_ggtt(vma)) {
  153. switch (vma->ggtt_view.type) {
  154. case I915_GGTT_VIEW_NORMAL:
  155. seq_puts(m, ", normal");
  156. break;
  157. case I915_GGTT_VIEW_PARTIAL:
  158. seq_printf(m, ", partial [%08llx+%x]",
  159. vma->ggtt_view.partial.offset << PAGE_SHIFT,
  160. vma->ggtt_view.partial.size << PAGE_SHIFT);
  161. break;
  162. case I915_GGTT_VIEW_ROTATED:
  163. seq_printf(m, ", rotated [(%ux%u, stride=%u, offset=%u), (%ux%u, stride=%u, offset=%u)]",
  164. vma->ggtt_view.rotated.plane[0].width,
  165. vma->ggtt_view.rotated.plane[0].height,
  166. vma->ggtt_view.rotated.plane[0].stride,
  167. vma->ggtt_view.rotated.plane[0].offset,
  168. vma->ggtt_view.rotated.plane[1].width,
  169. vma->ggtt_view.rotated.plane[1].height,
  170. vma->ggtt_view.rotated.plane[1].stride,
  171. vma->ggtt_view.rotated.plane[1].offset);
  172. break;
  173. default:
  174. MISSING_CASE(vma->ggtt_view.type);
  175. break;
  176. }
  177. }
  178. if (vma->fence)
  179. seq_printf(m, " , fence: %d%s",
  180. vma->fence->id,
  181. i915_gem_active_isset(&vma->last_fence) ? "*" : "");
  182. seq_puts(m, ")");
  183. }
  184. if (obj->stolen)
  185. seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
  186. engine = i915_gem_object_last_write_engine(obj);
  187. if (engine)
  188. seq_printf(m, " (%s)", engine->name);
  189. frontbuffer_bits = atomic_read(&obj->frontbuffer_bits);
  190. if (frontbuffer_bits)
  191. seq_printf(m, " (frontbuffer: 0x%03x)", frontbuffer_bits);
  192. }
  193. static int obj_rank_by_stolen(const void *A, const void *B)
  194. {
  195. const struct drm_i915_gem_object *a =
  196. *(const struct drm_i915_gem_object **)A;
  197. const struct drm_i915_gem_object *b =
  198. *(const struct drm_i915_gem_object **)B;
  199. if (a->stolen->start < b->stolen->start)
  200. return -1;
  201. if (a->stolen->start > b->stolen->start)
  202. return 1;
  203. return 0;
  204. }
  205. static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
  206. {
  207. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  208. struct drm_device *dev = &dev_priv->drm;
  209. struct drm_i915_gem_object **objects;
  210. struct drm_i915_gem_object *obj;
  211. u64 total_obj_size, total_gtt_size;
  212. unsigned long total, count, n;
  213. int ret;
  214. total = READ_ONCE(dev_priv->mm.object_count);
  215. objects = kvmalloc_array(total, sizeof(*objects), GFP_KERNEL);
  216. if (!objects)
  217. return -ENOMEM;
  218. ret = mutex_lock_interruptible(&dev->struct_mutex);
  219. if (ret)
  220. goto out;
  221. total_obj_size = total_gtt_size = count = 0;
  222. spin_lock(&dev_priv->mm.obj_lock);
  223. list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
  224. if (count == total)
  225. break;
  226. if (obj->stolen == NULL)
  227. continue;
  228. objects[count++] = obj;
  229. total_obj_size += obj->base.size;
  230. total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
  231. }
  232. list_for_each_entry(obj, &dev_priv->mm.unbound_list, mm.link) {
  233. if (count == total)
  234. break;
  235. if (obj->stolen == NULL)
  236. continue;
  237. objects[count++] = obj;
  238. total_obj_size += obj->base.size;
  239. }
  240. spin_unlock(&dev_priv->mm.obj_lock);
  241. sort(objects, count, sizeof(*objects), obj_rank_by_stolen, NULL);
  242. seq_puts(m, "Stolen:\n");
  243. for (n = 0; n < count; n++) {
  244. seq_puts(m, " ");
  245. describe_obj(m, objects[n]);
  246. seq_putc(m, '\n');
  247. }
  248. seq_printf(m, "Total %lu objects, %llu bytes, %llu GTT size\n",
  249. count, total_obj_size, total_gtt_size);
  250. mutex_unlock(&dev->struct_mutex);
  251. out:
  252. kvfree(objects);
  253. return ret;
  254. }
  255. struct file_stats {
  256. struct drm_i915_file_private *file_priv;
  257. unsigned long count;
  258. u64 total, unbound;
  259. u64 global, shared;
  260. u64 active, inactive;
  261. };
  262. static int per_file_stats(int id, void *ptr, void *data)
  263. {
  264. struct drm_i915_gem_object *obj = ptr;
  265. struct file_stats *stats = data;
  266. struct i915_vma *vma;
  267. lockdep_assert_held(&obj->base.dev->struct_mutex);
  268. stats->count++;
  269. stats->total += obj->base.size;
  270. if (!obj->bind_count)
  271. stats->unbound += obj->base.size;
  272. if (obj->base.name || obj->base.dma_buf)
  273. stats->shared += obj->base.size;
  274. list_for_each_entry(vma, &obj->vma_list, obj_link) {
  275. if (!drm_mm_node_allocated(&vma->node))
  276. continue;
  277. if (i915_vma_is_ggtt(vma)) {
  278. stats->global += vma->node.size;
  279. } else {
  280. struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vma->vm);
  281. if (ppgtt->base.file != stats->file_priv)
  282. continue;
  283. }
  284. if (i915_vma_is_active(vma))
  285. stats->active += vma->node.size;
  286. else
  287. stats->inactive += vma->node.size;
  288. }
  289. return 0;
  290. }
  291. #define print_file_stats(m, name, stats) do { \
  292. if (stats.count) \
  293. seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
  294. name, \
  295. stats.count, \
  296. stats.total, \
  297. stats.active, \
  298. stats.inactive, \
  299. stats.global, \
  300. stats.shared, \
  301. stats.unbound); \
  302. } while (0)
  303. static void print_batch_pool_stats(struct seq_file *m,
  304. struct drm_i915_private *dev_priv)
  305. {
  306. struct drm_i915_gem_object *obj;
  307. struct file_stats stats;
  308. struct intel_engine_cs *engine;
  309. enum intel_engine_id id;
  310. int j;
  311. memset(&stats, 0, sizeof(stats));
  312. for_each_engine(engine, dev_priv, id) {
  313. for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
  314. list_for_each_entry(obj,
  315. &engine->batch_pool.cache_list[j],
  316. batch_pool_link)
  317. per_file_stats(0, obj, &stats);
  318. }
  319. }
  320. print_file_stats(m, "[k]batch pool", stats);
  321. }
  322. static int per_file_ctx_stats(int idx, void *ptr, void *data)
  323. {
  324. struct i915_gem_context *ctx = ptr;
  325. struct intel_engine_cs *engine;
  326. enum intel_engine_id id;
  327. for_each_engine(engine, ctx->i915, id) {
  328. struct intel_context *ce = to_intel_context(ctx, engine);
  329. if (ce->state)
  330. per_file_stats(0, ce->state->obj, data);
  331. if (ce->ring)
  332. per_file_stats(0, ce->ring->vma->obj, data);
  333. }
  334. return 0;
  335. }
  336. static void print_context_stats(struct seq_file *m,
  337. struct drm_i915_private *dev_priv)
  338. {
  339. struct drm_device *dev = &dev_priv->drm;
  340. struct file_stats stats;
  341. struct drm_file *file;
  342. memset(&stats, 0, sizeof(stats));
  343. mutex_lock(&dev->struct_mutex);
  344. if (dev_priv->kernel_context)
  345. per_file_ctx_stats(0, dev_priv->kernel_context, &stats);
  346. list_for_each_entry(file, &dev->filelist, lhead) {
  347. struct drm_i915_file_private *fpriv = file->driver_priv;
  348. idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
  349. }
  350. mutex_unlock(&dev->struct_mutex);
  351. print_file_stats(m, "[k]contexts", stats);
  352. }
  353. static int i915_gem_object_info(struct seq_file *m, void *data)
  354. {
  355. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  356. struct drm_device *dev = &dev_priv->drm;
  357. struct i915_ggtt *ggtt = &dev_priv->ggtt;
  358. u32 count, mapped_count, purgeable_count, dpy_count, huge_count;
  359. u64 size, mapped_size, purgeable_size, dpy_size, huge_size;
  360. struct drm_i915_gem_object *obj;
  361. unsigned int page_sizes = 0;
  362. struct drm_file *file;
  363. char buf[80];
  364. int ret;
  365. ret = mutex_lock_interruptible(&dev->struct_mutex);
  366. if (ret)
  367. return ret;
  368. seq_printf(m, "%u objects, %llu bytes\n",
  369. dev_priv->mm.object_count,
  370. dev_priv->mm.object_memory);
  371. size = count = 0;
  372. mapped_size = mapped_count = 0;
  373. purgeable_size = purgeable_count = 0;
  374. huge_size = huge_count = 0;
  375. spin_lock(&dev_priv->mm.obj_lock);
  376. list_for_each_entry(obj, &dev_priv->mm.unbound_list, mm.link) {
  377. size += obj->base.size;
  378. ++count;
  379. if (obj->mm.madv == I915_MADV_DONTNEED) {
  380. purgeable_size += obj->base.size;
  381. ++purgeable_count;
  382. }
  383. if (obj->mm.mapping) {
  384. mapped_count++;
  385. mapped_size += obj->base.size;
  386. }
  387. if (obj->mm.page_sizes.sg > I915_GTT_PAGE_SIZE) {
  388. huge_count++;
  389. huge_size += obj->base.size;
  390. page_sizes |= obj->mm.page_sizes.sg;
  391. }
  392. }
  393. seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
  394. size = count = dpy_size = dpy_count = 0;
  395. list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
  396. size += obj->base.size;
  397. ++count;
  398. if (obj->pin_global) {
  399. dpy_size += obj->base.size;
  400. ++dpy_count;
  401. }
  402. if (obj->mm.madv == I915_MADV_DONTNEED) {
  403. purgeable_size += obj->base.size;
  404. ++purgeable_count;
  405. }
  406. if (obj->mm.mapping) {
  407. mapped_count++;
  408. mapped_size += obj->base.size;
  409. }
  410. if (obj->mm.page_sizes.sg > I915_GTT_PAGE_SIZE) {
  411. huge_count++;
  412. huge_size += obj->base.size;
  413. page_sizes |= obj->mm.page_sizes.sg;
  414. }
  415. }
  416. spin_unlock(&dev_priv->mm.obj_lock);
  417. seq_printf(m, "%u bound objects, %llu bytes\n",
  418. count, size);
  419. seq_printf(m, "%u purgeable objects, %llu bytes\n",
  420. purgeable_count, purgeable_size);
  421. seq_printf(m, "%u mapped objects, %llu bytes\n",
  422. mapped_count, mapped_size);
  423. seq_printf(m, "%u huge-paged objects (%s) %llu bytes\n",
  424. huge_count,
  425. stringify_page_sizes(page_sizes, buf, sizeof(buf)),
  426. huge_size);
  427. seq_printf(m, "%u display objects (globally pinned), %llu bytes\n",
  428. dpy_count, dpy_size);
  429. seq_printf(m, "%llu [%pa] gtt total\n",
  430. ggtt->base.total, &ggtt->mappable_end);
  431. seq_printf(m, "Supported page sizes: %s\n",
  432. stringify_page_sizes(INTEL_INFO(dev_priv)->page_sizes,
  433. buf, sizeof(buf)));
  434. seq_putc(m, '\n');
  435. print_batch_pool_stats(m, dev_priv);
  436. mutex_unlock(&dev->struct_mutex);
  437. mutex_lock(&dev->filelist_mutex);
  438. print_context_stats(m, dev_priv);
  439. list_for_each_entry_reverse(file, &dev->filelist, lhead) {
  440. struct file_stats stats;
  441. struct drm_i915_file_private *file_priv = file->driver_priv;
  442. struct i915_request *request;
  443. struct task_struct *task;
  444. mutex_lock(&dev->struct_mutex);
  445. memset(&stats, 0, sizeof(stats));
  446. stats.file_priv = file->driver_priv;
  447. spin_lock(&file->table_lock);
  448. idr_for_each(&file->object_idr, per_file_stats, &stats);
  449. spin_unlock(&file->table_lock);
  450. /*
  451. * Although we have a valid reference on file->pid, that does
  452. * not guarantee that the task_struct who called get_pid() is
  453. * still alive (e.g. get_pid(current) => fork() => exit()).
  454. * Therefore, we need to protect this ->comm access using RCU.
  455. */
  456. request = list_first_entry_or_null(&file_priv->mm.request_list,
  457. struct i915_request,
  458. client_link);
  459. rcu_read_lock();
  460. task = pid_task(request && request->ctx->pid ?
  461. request->ctx->pid : file->pid,
  462. PIDTYPE_PID);
  463. print_file_stats(m, task ? task->comm : "<unknown>", stats);
  464. rcu_read_unlock();
  465. mutex_unlock(&dev->struct_mutex);
  466. }
  467. mutex_unlock(&dev->filelist_mutex);
  468. return 0;
  469. }
  470. static int i915_gem_gtt_info(struct seq_file *m, void *data)
  471. {
  472. struct drm_info_node *node = m->private;
  473. struct drm_i915_private *dev_priv = node_to_i915(node);
  474. struct drm_device *dev = &dev_priv->drm;
  475. struct drm_i915_gem_object **objects;
  476. struct drm_i915_gem_object *obj;
  477. u64 total_obj_size, total_gtt_size;
  478. unsigned long nobject, n;
  479. int count, ret;
  480. nobject = READ_ONCE(dev_priv->mm.object_count);
  481. objects = kvmalloc_array(nobject, sizeof(*objects), GFP_KERNEL);
  482. if (!objects)
  483. return -ENOMEM;
  484. ret = mutex_lock_interruptible(&dev->struct_mutex);
  485. if (ret)
  486. return ret;
  487. count = 0;
  488. spin_lock(&dev_priv->mm.obj_lock);
  489. list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
  490. objects[count++] = obj;
  491. if (count == nobject)
  492. break;
  493. }
  494. spin_unlock(&dev_priv->mm.obj_lock);
  495. total_obj_size = total_gtt_size = 0;
  496. for (n = 0; n < count; n++) {
  497. obj = objects[n];
  498. seq_puts(m, " ");
  499. describe_obj(m, obj);
  500. seq_putc(m, '\n');
  501. total_obj_size += obj->base.size;
  502. total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
  503. }
  504. mutex_unlock(&dev->struct_mutex);
  505. seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
  506. count, total_obj_size, total_gtt_size);
  507. kvfree(objects);
  508. return 0;
  509. }
  510. static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
  511. {
  512. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  513. struct drm_device *dev = &dev_priv->drm;
  514. struct drm_i915_gem_object *obj;
  515. struct intel_engine_cs *engine;
  516. enum intel_engine_id id;
  517. int total = 0;
  518. int ret, j;
  519. ret = mutex_lock_interruptible(&dev->struct_mutex);
  520. if (ret)
  521. return ret;
  522. for_each_engine(engine, dev_priv, id) {
  523. for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
  524. int count;
  525. count = 0;
  526. list_for_each_entry(obj,
  527. &engine->batch_pool.cache_list[j],
  528. batch_pool_link)
  529. count++;
  530. seq_printf(m, "%s cache[%d]: %d objects\n",
  531. engine->name, j, count);
  532. list_for_each_entry(obj,
  533. &engine->batch_pool.cache_list[j],
  534. batch_pool_link) {
  535. seq_puts(m, " ");
  536. describe_obj(m, obj);
  537. seq_putc(m, '\n');
  538. }
  539. total += count;
  540. }
  541. }
  542. seq_printf(m, "total: %d\n", total);
  543. mutex_unlock(&dev->struct_mutex);
  544. return 0;
  545. }
  546. static void gen8_display_interrupt_info(struct seq_file *m)
  547. {
  548. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  549. int pipe;
  550. for_each_pipe(dev_priv, pipe) {
  551. enum intel_display_power_domain power_domain;
  552. power_domain = POWER_DOMAIN_PIPE(pipe);
  553. if (!intel_display_power_get_if_enabled(dev_priv,
  554. power_domain)) {
  555. seq_printf(m, "Pipe %c power disabled\n",
  556. pipe_name(pipe));
  557. continue;
  558. }
  559. seq_printf(m, "Pipe %c IMR:\t%08x\n",
  560. pipe_name(pipe),
  561. I915_READ(GEN8_DE_PIPE_IMR(pipe)));
  562. seq_printf(m, "Pipe %c IIR:\t%08x\n",
  563. pipe_name(pipe),
  564. I915_READ(GEN8_DE_PIPE_IIR(pipe)));
  565. seq_printf(m, "Pipe %c IER:\t%08x\n",
  566. pipe_name(pipe),
  567. I915_READ(GEN8_DE_PIPE_IER(pipe)));
  568. intel_display_power_put(dev_priv, power_domain);
  569. }
  570. seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
  571. I915_READ(GEN8_DE_PORT_IMR));
  572. seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
  573. I915_READ(GEN8_DE_PORT_IIR));
  574. seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
  575. I915_READ(GEN8_DE_PORT_IER));
  576. seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
  577. I915_READ(GEN8_DE_MISC_IMR));
  578. seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
  579. I915_READ(GEN8_DE_MISC_IIR));
  580. seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
  581. I915_READ(GEN8_DE_MISC_IER));
  582. seq_printf(m, "PCU interrupt mask:\t%08x\n",
  583. I915_READ(GEN8_PCU_IMR));
  584. seq_printf(m, "PCU interrupt identity:\t%08x\n",
  585. I915_READ(GEN8_PCU_IIR));
  586. seq_printf(m, "PCU interrupt enable:\t%08x\n",
  587. I915_READ(GEN8_PCU_IER));
  588. }
  589. static int i915_interrupt_info(struct seq_file *m, void *data)
  590. {
  591. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  592. struct intel_engine_cs *engine;
  593. enum intel_engine_id id;
  594. int i, pipe;
  595. intel_runtime_pm_get(dev_priv);
  596. if (IS_CHERRYVIEW(dev_priv)) {
  597. seq_printf(m, "Master Interrupt Control:\t%08x\n",
  598. I915_READ(GEN8_MASTER_IRQ));
  599. seq_printf(m, "Display IER:\t%08x\n",
  600. I915_READ(VLV_IER));
  601. seq_printf(m, "Display IIR:\t%08x\n",
  602. I915_READ(VLV_IIR));
  603. seq_printf(m, "Display IIR_RW:\t%08x\n",
  604. I915_READ(VLV_IIR_RW));
  605. seq_printf(m, "Display IMR:\t%08x\n",
  606. I915_READ(VLV_IMR));
  607. for_each_pipe(dev_priv, pipe) {
  608. enum intel_display_power_domain power_domain;
  609. power_domain = POWER_DOMAIN_PIPE(pipe);
  610. if (!intel_display_power_get_if_enabled(dev_priv,
  611. power_domain)) {
  612. seq_printf(m, "Pipe %c power disabled\n",
  613. pipe_name(pipe));
  614. continue;
  615. }
  616. seq_printf(m, "Pipe %c stat:\t%08x\n",
  617. pipe_name(pipe),
  618. I915_READ(PIPESTAT(pipe)));
  619. intel_display_power_put(dev_priv, power_domain);
  620. }
  621. intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
  622. seq_printf(m, "Port hotplug:\t%08x\n",
  623. I915_READ(PORT_HOTPLUG_EN));
  624. seq_printf(m, "DPFLIPSTAT:\t%08x\n",
  625. I915_READ(VLV_DPFLIPSTAT));
  626. seq_printf(m, "DPINVGTT:\t%08x\n",
  627. I915_READ(DPINVGTT));
  628. intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
  629. for (i = 0; i < 4; i++) {
  630. seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
  631. i, I915_READ(GEN8_GT_IMR(i)));
  632. seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
  633. i, I915_READ(GEN8_GT_IIR(i)));
  634. seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
  635. i, I915_READ(GEN8_GT_IER(i)));
  636. }
  637. seq_printf(m, "PCU interrupt mask:\t%08x\n",
  638. I915_READ(GEN8_PCU_IMR));
  639. seq_printf(m, "PCU interrupt identity:\t%08x\n",
  640. I915_READ(GEN8_PCU_IIR));
  641. seq_printf(m, "PCU interrupt enable:\t%08x\n",
  642. I915_READ(GEN8_PCU_IER));
  643. } else if (INTEL_GEN(dev_priv) >= 11) {
  644. seq_printf(m, "Master Interrupt Control: %08x\n",
  645. I915_READ(GEN11_GFX_MSTR_IRQ));
  646. seq_printf(m, "Render/Copy Intr Enable: %08x\n",
  647. I915_READ(GEN11_RENDER_COPY_INTR_ENABLE));
  648. seq_printf(m, "VCS/VECS Intr Enable: %08x\n",
  649. I915_READ(GEN11_VCS_VECS_INTR_ENABLE));
  650. seq_printf(m, "GUC/SG Intr Enable:\t %08x\n",
  651. I915_READ(GEN11_GUC_SG_INTR_ENABLE));
  652. seq_printf(m, "GPM/WGBOXPERF Intr Enable: %08x\n",
  653. I915_READ(GEN11_GPM_WGBOXPERF_INTR_ENABLE));
  654. seq_printf(m, "Crypto Intr Enable:\t %08x\n",
  655. I915_READ(GEN11_CRYPTO_RSVD_INTR_ENABLE));
  656. seq_printf(m, "GUnit/CSME Intr Enable:\t %08x\n",
  657. I915_READ(GEN11_GUNIT_CSME_INTR_ENABLE));
  658. seq_printf(m, "Display Interrupt Control:\t%08x\n",
  659. I915_READ(GEN11_DISPLAY_INT_CTL));
  660. gen8_display_interrupt_info(m);
  661. } else if (INTEL_GEN(dev_priv) >= 8) {
  662. seq_printf(m, "Master Interrupt Control:\t%08x\n",
  663. I915_READ(GEN8_MASTER_IRQ));
  664. for (i = 0; i < 4; i++) {
  665. seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
  666. i, I915_READ(GEN8_GT_IMR(i)));
  667. seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
  668. i, I915_READ(GEN8_GT_IIR(i)));
  669. seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
  670. i, I915_READ(GEN8_GT_IER(i)));
  671. }
  672. gen8_display_interrupt_info(m);
  673. } else if (IS_VALLEYVIEW(dev_priv)) {
  674. seq_printf(m, "Display IER:\t%08x\n",
  675. I915_READ(VLV_IER));
  676. seq_printf(m, "Display IIR:\t%08x\n",
  677. I915_READ(VLV_IIR));
  678. seq_printf(m, "Display IIR_RW:\t%08x\n",
  679. I915_READ(VLV_IIR_RW));
  680. seq_printf(m, "Display IMR:\t%08x\n",
  681. I915_READ(VLV_IMR));
  682. for_each_pipe(dev_priv, pipe) {
  683. enum intel_display_power_domain power_domain;
  684. power_domain = POWER_DOMAIN_PIPE(pipe);
  685. if (!intel_display_power_get_if_enabled(dev_priv,
  686. power_domain)) {
  687. seq_printf(m, "Pipe %c power disabled\n",
  688. pipe_name(pipe));
  689. continue;
  690. }
  691. seq_printf(m, "Pipe %c stat:\t%08x\n",
  692. pipe_name(pipe),
  693. I915_READ(PIPESTAT(pipe)));
  694. intel_display_power_put(dev_priv, power_domain);
  695. }
  696. seq_printf(m, "Master IER:\t%08x\n",
  697. I915_READ(VLV_MASTER_IER));
  698. seq_printf(m, "Render IER:\t%08x\n",
  699. I915_READ(GTIER));
  700. seq_printf(m, "Render IIR:\t%08x\n",
  701. I915_READ(GTIIR));
  702. seq_printf(m, "Render IMR:\t%08x\n",
  703. I915_READ(GTIMR));
  704. seq_printf(m, "PM IER:\t\t%08x\n",
  705. I915_READ(GEN6_PMIER));
  706. seq_printf(m, "PM IIR:\t\t%08x\n",
  707. I915_READ(GEN6_PMIIR));
  708. seq_printf(m, "PM IMR:\t\t%08x\n",
  709. I915_READ(GEN6_PMIMR));
  710. seq_printf(m, "Port hotplug:\t%08x\n",
  711. I915_READ(PORT_HOTPLUG_EN));
  712. seq_printf(m, "DPFLIPSTAT:\t%08x\n",
  713. I915_READ(VLV_DPFLIPSTAT));
  714. seq_printf(m, "DPINVGTT:\t%08x\n",
  715. I915_READ(DPINVGTT));
  716. } else if (!HAS_PCH_SPLIT(dev_priv)) {
  717. seq_printf(m, "Interrupt enable: %08x\n",
  718. I915_READ(IER));
  719. seq_printf(m, "Interrupt identity: %08x\n",
  720. I915_READ(IIR));
  721. seq_printf(m, "Interrupt mask: %08x\n",
  722. I915_READ(IMR));
  723. for_each_pipe(dev_priv, pipe)
  724. seq_printf(m, "Pipe %c stat: %08x\n",
  725. pipe_name(pipe),
  726. I915_READ(PIPESTAT(pipe)));
  727. } else {
  728. seq_printf(m, "North Display Interrupt enable: %08x\n",
  729. I915_READ(DEIER));
  730. seq_printf(m, "North Display Interrupt identity: %08x\n",
  731. I915_READ(DEIIR));
  732. seq_printf(m, "North Display Interrupt mask: %08x\n",
  733. I915_READ(DEIMR));
  734. seq_printf(m, "South Display Interrupt enable: %08x\n",
  735. I915_READ(SDEIER));
  736. seq_printf(m, "South Display Interrupt identity: %08x\n",
  737. I915_READ(SDEIIR));
  738. seq_printf(m, "South Display Interrupt mask: %08x\n",
  739. I915_READ(SDEIMR));
  740. seq_printf(m, "Graphics Interrupt enable: %08x\n",
  741. I915_READ(GTIER));
  742. seq_printf(m, "Graphics Interrupt identity: %08x\n",
  743. I915_READ(GTIIR));
  744. seq_printf(m, "Graphics Interrupt mask: %08x\n",
  745. I915_READ(GTIMR));
  746. }
  747. if (INTEL_GEN(dev_priv) >= 11) {
  748. seq_printf(m, "RCS Intr Mask:\t %08x\n",
  749. I915_READ(GEN11_RCS0_RSVD_INTR_MASK));
  750. seq_printf(m, "BCS Intr Mask:\t %08x\n",
  751. I915_READ(GEN11_BCS_RSVD_INTR_MASK));
  752. seq_printf(m, "VCS0/VCS1 Intr Mask:\t %08x\n",
  753. I915_READ(GEN11_VCS0_VCS1_INTR_MASK));
  754. seq_printf(m, "VCS2/VCS3 Intr Mask:\t %08x\n",
  755. I915_READ(GEN11_VCS2_VCS3_INTR_MASK));
  756. seq_printf(m, "VECS0/VECS1 Intr Mask:\t %08x\n",
  757. I915_READ(GEN11_VECS0_VECS1_INTR_MASK));
  758. seq_printf(m, "GUC/SG Intr Mask:\t %08x\n",
  759. I915_READ(GEN11_GUC_SG_INTR_MASK));
  760. seq_printf(m, "GPM/WGBOXPERF Intr Mask: %08x\n",
  761. I915_READ(GEN11_GPM_WGBOXPERF_INTR_MASK));
  762. seq_printf(m, "Crypto Intr Mask:\t %08x\n",
  763. I915_READ(GEN11_CRYPTO_RSVD_INTR_MASK));
  764. seq_printf(m, "Gunit/CSME Intr Mask:\t %08x\n",
  765. I915_READ(GEN11_GUNIT_CSME_INTR_MASK));
  766. } else if (INTEL_GEN(dev_priv) >= 6) {
  767. for_each_engine(engine, dev_priv, id) {
  768. seq_printf(m,
  769. "Graphics Interrupt mask (%s): %08x\n",
  770. engine->name, I915_READ_IMR(engine));
  771. }
  772. }
  773. intel_runtime_pm_put(dev_priv);
  774. return 0;
  775. }
  776. static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
  777. {
  778. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  779. struct drm_device *dev = &dev_priv->drm;
  780. int i, ret;
  781. ret = mutex_lock_interruptible(&dev->struct_mutex);
  782. if (ret)
  783. return ret;
  784. seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
  785. for (i = 0; i < dev_priv->num_fence_regs; i++) {
  786. struct i915_vma *vma = dev_priv->fence_regs[i].vma;
  787. seq_printf(m, "Fence %d, pin count = %d, object = ",
  788. i, dev_priv->fence_regs[i].pin_count);
  789. if (!vma)
  790. seq_puts(m, "unused");
  791. else
  792. describe_obj(m, vma->obj);
  793. seq_putc(m, '\n');
  794. }
  795. mutex_unlock(&dev->struct_mutex);
  796. return 0;
  797. }
  798. #if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
  799. static ssize_t gpu_state_read(struct file *file, char __user *ubuf,
  800. size_t count, loff_t *pos)
  801. {
  802. struct i915_gpu_state *error = file->private_data;
  803. struct drm_i915_error_state_buf str;
  804. ssize_t ret;
  805. loff_t tmp;
  806. if (!error)
  807. return 0;
  808. ret = i915_error_state_buf_init(&str, error->i915, count, *pos);
  809. if (ret)
  810. return ret;
  811. ret = i915_error_state_to_str(&str, error);
  812. if (ret)
  813. goto out;
  814. tmp = 0;
  815. ret = simple_read_from_buffer(ubuf, count, &tmp, str.buf, str.bytes);
  816. if (ret < 0)
  817. goto out;
  818. *pos = str.start + ret;
  819. out:
  820. i915_error_state_buf_release(&str);
  821. return ret;
  822. }
  823. static int gpu_state_release(struct inode *inode, struct file *file)
  824. {
  825. i915_gpu_state_put(file->private_data);
  826. return 0;
  827. }
  828. static int i915_gpu_info_open(struct inode *inode, struct file *file)
  829. {
  830. struct drm_i915_private *i915 = inode->i_private;
  831. struct i915_gpu_state *gpu;
  832. intel_runtime_pm_get(i915);
  833. gpu = i915_capture_gpu_state(i915);
  834. intel_runtime_pm_put(i915);
  835. if (!gpu)
  836. return -ENOMEM;
  837. file->private_data = gpu;
  838. return 0;
  839. }
  840. static const struct file_operations i915_gpu_info_fops = {
  841. .owner = THIS_MODULE,
  842. .open = i915_gpu_info_open,
  843. .read = gpu_state_read,
  844. .llseek = default_llseek,
  845. .release = gpu_state_release,
  846. };
  847. static ssize_t
  848. i915_error_state_write(struct file *filp,
  849. const char __user *ubuf,
  850. size_t cnt,
  851. loff_t *ppos)
  852. {
  853. struct i915_gpu_state *error = filp->private_data;
  854. if (!error)
  855. return 0;
  856. DRM_DEBUG_DRIVER("Resetting error state\n");
  857. i915_reset_error_state(error->i915);
  858. return cnt;
  859. }
  860. static int i915_error_state_open(struct inode *inode, struct file *file)
  861. {
  862. file->private_data = i915_first_error_state(inode->i_private);
  863. return 0;
  864. }
  865. static const struct file_operations i915_error_state_fops = {
  866. .owner = THIS_MODULE,
  867. .open = i915_error_state_open,
  868. .read = gpu_state_read,
  869. .write = i915_error_state_write,
  870. .llseek = default_llseek,
  871. .release = gpu_state_release,
  872. };
  873. #endif
  874. static int
  875. i915_next_seqno_set(void *data, u64 val)
  876. {
  877. struct drm_i915_private *dev_priv = data;
  878. struct drm_device *dev = &dev_priv->drm;
  879. int ret;
  880. ret = mutex_lock_interruptible(&dev->struct_mutex);
  881. if (ret)
  882. return ret;
  883. intel_runtime_pm_get(dev_priv);
  884. ret = i915_gem_set_global_seqno(dev, val);
  885. intel_runtime_pm_put(dev_priv);
  886. mutex_unlock(&dev->struct_mutex);
  887. return ret;
  888. }
  889. DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
  890. NULL, i915_next_seqno_set,
  891. "0x%llx\n");
  892. static int i915_frequency_info(struct seq_file *m, void *unused)
  893. {
  894. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  895. struct intel_rps *rps = &dev_priv->gt_pm.rps;
  896. int ret = 0;
  897. intel_runtime_pm_get(dev_priv);
  898. if (IS_GEN5(dev_priv)) {
  899. u16 rgvswctl = I915_READ16(MEMSWCTL);
  900. u16 rgvstat = I915_READ16(MEMSTAT_ILK);
  901. seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
  902. seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
  903. seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
  904. MEMSTAT_VID_SHIFT);
  905. seq_printf(m, "Current P-state: %d\n",
  906. (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
  907. } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
  908. u32 rpmodectl, freq_sts;
  909. mutex_lock(&dev_priv->pcu_lock);
  910. rpmodectl = I915_READ(GEN6_RP_CONTROL);
  911. seq_printf(m, "Video Turbo Mode: %s\n",
  912. yesno(rpmodectl & GEN6_RP_MEDIA_TURBO));
  913. seq_printf(m, "HW control enabled: %s\n",
  914. yesno(rpmodectl & GEN6_RP_ENABLE));
  915. seq_printf(m, "SW control enabled: %s\n",
  916. yesno((rpmodectl & GEN6_RP_MEDIA_MODE_MASK) ==
  917. GEN6_RP_MEDIA_SW_MODE));
  918. freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
  919. seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
  920. seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
  921. seq_printf(m, "actual GPU freq: %d MHz\n",
  922. intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
  923. seq_printf(m, "current GPU freq: %d MHz\n",
  924. intel_gpu_freq(dev_priv, rps->cur_freq));
  925. seq_printf(m, "max GPU freq: %d MHz\n",
  926. intel_gpu_freq(dev_priv, rps->max_freq));
  927. seq_printf(m, "min GPU freq: %d MHz\n",
  928. intel_gpu_freq(dev_priv, rps->min_freq));
  929. seq_printf(m, "idle GPU freq: %d MHz\n",
  930. intel_gpu_freq(dev_priv, rps->idle_freq));
  931. seq_printf(m,
  932. "efficient (RPe) frequency: %d MHz\n",
  933. intel_gpu_freq(dev_priv, rps->efficient_freq));
  934. mutex_unlock(&dev_priv->pcu_lock);
  935. } else if (INTEL_GEN(dev_priv) >= 6) {
  936. u32 rp_state_limits;
  937. u32 gt_perf_status;
  938. u32 rp_state_cap;
  939. u32 rpmodectl, rpinclimit, rpdeclimit;
  940. u32 rpstat, cagf, reqf;
  941. u32 rpupei, rpcurup, rpprevup;
  942. u32 rpdownei, rpcurdown, rpprevdown;
  943. u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
  944. int max_freq;
  945. rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
  946. if (IS_GEN9_LP(dev_priv)) {
  947. rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
  948. gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
  949. } else {
  950. rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
  951. gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
  952. }
  953. /* RPSTAT1 is in the GT power well */
  954. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  955. reqf = I915_READ(GEN6_RPNSWREQ);
  956. if (INTEL_GEN(dev_priv) >= 9)
  957. reqf >>= 23;
  958. else {
  959. reqf &= ~GEN6_TURBO_DISABLE;
  960. if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
  961. reqf >>= 24;
  962. else
  963. reqf >>= 25;
  964. }
  965. reqf = intel_gpu_freq(dev_priv, reqf);
  966. rpmodectl = I915_READ(GEN6_RP_CONTROL);
  967. rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
  968. rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
  969. rpstat = I915_READ(GEN6_RPSTAT1);
  970. rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
  971. rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
  972. rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
  973. rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
  974. rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
  975. rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
  976. cagf = intel_gpu_freq(dev_priv,
  977. intel_get_cagf(dev_priv, rpstat));
  978. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  979. if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
  980. pm_ier = I915_READ(GEN6_PMIER);
  981. pm_imr = I915_READ(GEN6_PMIMR);
  982. pm_isr = I915_READ(GEN6_PMISR);
  983. pm_iir = I915_READ(GEN6_PMIIR);
  984. pm_mask = I915_READ(GEN6_PMINTRMSK);
  985. } else {
  986. pm_ier = I915_READ(GEN8_GT_IER(2));
  987. pm_imr = I915_READ(GEN8_GT_IMR(2));
  988. pm_isr = I915_READ(GEN8_GT_ISR(2));
  989. pm_iir = I915_READ(GEN8_GT_IIR(2));
  990. pm_mask = I915_READ(GEN6_PMINTRMSK);
  991. }
  992. seq_printf(m, "Video Turbo Mode: %s\n",
  993. yesno(rpmodectl & GEN6_RP_MEDIA_TURBO));
  994. seq_printf(m, "HW control enabled: %s\n",
  995. yesno(rpmodectl & GEN6_RP_ENABLE));
  996. seq_printf(m, "SW control enabled: %s\n",
  997. yesno((rpmodectl & GEN6_RP_MEDIA_MODE_MASK) ==
  998. GEN6_RP_MEDIA_SW_MODE));
  999. seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
  1000. pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
  1001. seq_printf(m, "pm_intrmsk_mbz: 0x%08x\n",
  1002. rps->pm_intrmsk_mbz);
  1003. seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
  1004. seq_printf(m, "Render p-state ratio: %d\n",
  1005. (gt_perf_status & (INTEL_GEN(dev_priv) >= 9 ? 0x1ff00 : 0xff00)) >> 8);
  1006. seq_printf(m, "Render p-state VID: %d\n",
  1007. gt_perf_status & 0xff);
  1008. seq_printf(m, "Render p-state limit: %d\n",
  1009. rp_state_limits & 0xff);
  1010. seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
  1011. seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
  1012. seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
  1013. seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
  1014. seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
  1015. seq_printf(m, "CAGF: %dMHz\n", cagf);
  1016. seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
  1017. rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
  1018. seq_printf(m, "RP CUR UP: %d (%dus)\n",
  1019. rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
  1020. seq_printf(m, "RP PREV UP: %d (%dus)\n",
  1021. rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
  1022. seq_printf(m, "Up threshold: %d%%\n", rps->up_threshold);
  1023. seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
  1024. rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
  1025. seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
  1026. rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
  1027. seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
  1028. rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
  1029. seq_printf(m, "Down threshold: %d%%\n", rps->down_threshold);
  1030. max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 0 :
  1031. rp_state_cap >> 16) & 0xff;
  1032. max_freq *= (IS_GEN9_BC(dev_priv) ||
  1033. INTEL_GEN(dev_priv) >= 10 ? GEN9_FREQ_SCALER : 1);
  1034. seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
  1035. intel_gpu_freq(dev_priv, max_freq));
  1036. max_freq = (rp_state_cap & 0xff00) >> 8;
  1037. max_freq *= (IS_GEN9_BC(dev_priv) ||
  1038. INTEL_GEN(dev_priv) >= 10 ? GEN9_FREQ_SCALER : 1);
  1039. seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
  1040. intel_gpu_freq(dev_priv, max_freq));
  1041. max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 16 :
  1042. rp_state_cap >> 0) & 0xff;
  1043. max_freq *= (IS_GEN9_BC(dev_priv) ||
  1044. INTEL_GEN(dev_priv) >= 10 ? GEN9_FREQ_SCALER : 1);
  1045. seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
  1046. intel_gpu_freq(dev_priv, max_freq));
  1047. seq_printf(m, "Max overclocked frequency: %dMHz\n",
  1048. intel_gpu_freq(dev_priv, rps->max_freq));
  1049. seq_printf(m, "Current freq: %d MHz\n",
  1050. intel_gpu_freq(dev_priv, rps->cur_freq));
  1051. seq_printf(m, "Actual freq: %d MHz\n", cagf);
  1052. seq_printf(m, "Idle freq: %d MHz\n",
  1053. intel_gpu_freq(dev_priv, rps->idle_freq));
  1054. seq_printf(m, "Min freq: %d MHz\n",
  1055. intel_gpu_freq(dev_priv, rps->min_freq));
  1056. seq_printf(m, "Boost freq: %d MHz\n",
  1057. intel_gpu_freq(dev_priv, rps->boost_freq));
  1058. seq_printf(m, "Max freq: %d MHz\n",
  1059. intel_gpu_freq(dev_priv, rps->max_freq));
  1060. seq_printf(m,
  1061. "efficient (RPe) frequency: %d MHz\n",
  1062. intel_gpu_freq(dev_priv, rps->efficient_freq));
  1063. } else {
  1064. seq_puts(m, "no P-state info available\n");
  1065. }
  1066. seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk.hw.cdclk);
  1067. seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
  1068. seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);
  1069. intel_runtime_pm_put(dev_priv);
  1070. return ret;
  1071. }
  1072. static void i915_instdone_info(struct drm_i915_private *dev_priv,
  1073. struct seq_file *m,
  1074. struct intel_instdone *instdone)
  1075. {
  1076. int slice;
  1077. int subslice;
  1078. seq_printf(m, "\t\tINSTDONE: 0x%08x\n",
  1079. instdone->instdone);
  1080. if (INTEL_GEN(dev_priv) <= 3)
  1081. return;
  1082. seq_printf(m, "\t\tSC_INSTDONE: 0x%08x\n",
  1083. instdone->slice_common);
  1084. if (INTEL_GEN(dev_priv) <= 6)
  1085. return;
  1086. for_each_instdone_slice_subslice(dev_priv, slice, subslice)
  1087. seq_printf(m, "\t\tSAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
  1088. slice, subslice, instdone->sampler[slice][subslice]);
  1089. for_each_instdone_slice_subslice(dev_priv, slice, subslice)
  1090. seq_printf(m, "\t\tROW_INSTDONE[%d][%d]: 0x%08x\n",
  1091. slice, subslice, instdone->row[slice][subslice]);
  1092. }
  1093. static int i915_hangcheck_info(struct seq_file *m, void *unused)
  1094. {
  1095. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1096. struct intel_engine_cs *engine;
  1097. u64 acthd[I915_NUM_ENGINES];
  1098. u32 seqno[I915_NUM_ENGINES];
  1099. struct intel_instdone instdone;
  1100. enum intel_engine_id id;
  1101. if (test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
  1102. seq_puts(m, "Wedged\n");
  1103. if (test_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags))
  1104. seq_puts(m, "Reset in progress: struct_mutex backoff\n");
  1105. if (test_bit(I915_RESET_HANDOFF, &dev_priv->gpu_error.flags))
  1106. seq_puts(m, "Reset in progress: reset handoff to waiter\n");
  1107. if (waitqueue_active(&dev_priv->gpu_error.wait_queue))
  1108. seq_puts(m, "Waiter holding struct mutex\n");
  1109. if (waitqueue_active(&dev_priv->gpu_error.reset_queue))
  1110. seq_puts(m, "struct_mutex blocked for reset\n");
  1111. if (!i915_modparams.enable_hangcheck) {
  1112. seq_puts(m, "Hangcheck disabled\n");
  1113. return 0;
  1114. }
  1115. intel_runtime_pm_get(dev_priv);
  1116. for_each_engine(engine, dev_priv, id) {
  1117. acthd[id] = intel_engine_get_active_head(engine);
  1118. seqno[id] = intel_engine_get_seqno(engine);
  1119. }
  1120. intel_engine_get_instdone(dev_priv->engine[RCS], &instdone);
  1121. intel_runtime_pm_put(dev_priv);
  1122. if (timer_pending(&dev_priv->gpu_error.hangcheck_work.timer))
  1123. seq_printf(m, "Hangcheck active, timer fires in %dms\n",
  1124. jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
  1125. jiffies));
  1126. else if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work))
  1127. seq_puts(m, "Hangcheck active, work pending\n");
  1128. else
  1129. seq_puts(m, "Hangcheck inactive\n");
  1130. seq_printf(m, "GT active? %s\n", yesno(dev_priv->gt.awake));
  1131. for_each_engine(engine, dev_priv, id) {
  1132. struct intel_breadcrumbs *b = &engine->breadcrumbs;
  1133. struct rb_node *rb;
  1134. seq_printf(m, "%s:\n", engine->name);
  1135. seq_printf(m, "\tseqno = %x [current %x, last %x]\n",
  1136. engine->hangcheck.seqno, seqno[id],
  1137. intel_engine_last_submit(engine));
  1138. seq_printf(m, "\twaiters? %s, fake irq active? %s, stalled? %s\n",
  1139. yesno(intel_engine_has_waiter(engine)),
  1140. yesno(test_bit(engine->id,
  1141. &dev_priv->gpu_error.missed_irq_rings)),
  1142. yesno(engine->hangcheck.stalled));
  1143. spin_lock_irq(&b->rb_lock);
  1144. for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
  1145. struct intel_wait *w = rb_entry(rb, typeof(*w), node);
  1146. seq_printf(m, "\t%s [%d] waiting for %x\n",
  1147. w->tsk->comm, w->tsk->pid, w->seqno);
  1148. }
  1149. spin_unlock_irq(&b->rb_lock);
  1150. seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
  1151. (long long)engine->hangcheck.acthd,
  1152. (long long)acthd[id]);
  1153. seq_printf(m, "\taction = %s(%d) %d ms ago\n",
  1154. hangcheck_action_to_str(engine->hangcheck.action),
  1155. engine->hangcheck.action,
  1156. jiffies_to_msecs(jiffies -
  1157. engine->hangcheck.action_timestamp));
  1158. if (engine->id == RCS) {
  1159. seq_puts(m, "\tinstdone read =\n");
  1160. i915_instdone_info(dev_priv, m, &instdone);
  1161. seq_puts(m, "\tinstdone accu =\n");
  1162. i915_instdone_info(dev_priv, m,
  1163. &engine->hangcheck.instdone);
  1164. }
  1165. }
  1166. return 0;
  1167. }
  1168. static int i915_reset_info(struct seq_file *m, void *unused)
  1169. {
  1170. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1171. struct i915_gpu_error *error = &dev_priv->gpu_error;
  1172. struct intel_engine_cs *engine;
  1173. enum intel_engine_id id;
  1174. seq_printf(m, "full gpu reset = %u\n", i915_reset_count(error));
  1175. for_each_engine(engine, dev_priv, id) {
  1176. seq_printf(m, "%s = %u\n", engine->name,
  1177. i915_reset_engine_count(error, engine));
  1178. }
  1179. return 0;
  1180. }
  1181. static int ironlake_drpc_info(struct seq_file *m)
  1182. {
  1183. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1184. u32 rgvmodectl, rstdbyctl;
  1185. u16 crstandvid;
  1186. rgvmodectl = I915_READ(MEMMODECTL);
  1187. rstdbyctl = I915_READ(RSTDBYCTL);
  1188. crstandvid = I915_READ16(CRSTANDVID);
  1189. seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
  1190. seq_printf(m, "Boost freq: %d\n",
  1191. (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
  1192. MEMMODE_BOOST_FREQ_SHIFT);
  1193. seq_printf(m, "HW control enabled: %s\n",
  1194. yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
  1195. seq_printf(m, "SW control enabled: %s\n",
  1196. yesno(rgvmodectl & MEMMODE_SWMODE_EN));
  1197. seq_printf(m, "Gated voltage change: %s\n",
  1198. yesno(rgvmodectl & MEMMODE_RCLK_GATE));
  1199. seq_printf(m, "Starting frequency: P%d\n",
  1200. (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
  1201. seq_printf(m, "Max P-state: P%d\n",
  1202. (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
  1203. seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
  1204. seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
  1205. seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
  1206. seq_printf(m, "Render standby enabled: %s\n",
  1207. yesno(!(rstdbyctl & RCX_SW_EXIT)));
  1208. seq_puts(m, "Current RS state: ");
  1209. switch (rstdbyctl & RSX_STATUS_MASK) {
  1210. case RSX_STATUS_ON:
  1211. seq_puts(m, "on\n");
  1212. break;
  1213. case RSX_STATUS_RC1:
  1214. seq_puts(m, "RC1\n");
  1215. break;
  1216. case RSX_STATUS_RC1E:
  1217. seq_puts(m, "RC1E\n");
  1218. break;
  1219. case RSX_STATUS_RS1:
  1220. seq_puts(m, "RS1\n");
  1221. break;
  1222. case RSX_STATUS_RS2:
  1223. seq_puts(m, "RS2 (RC6)\n");
  1224. break;
  1225. case RSX_STATUS_RS3:
  1226. seq_puts(m, "RC3 (RC6+)\n");
  1227. break;
  1228. default:
  1229. seq_puts(m, "unknown\n");
  1230. break;
  1231. }
  1232. return 0;
  1233. }
  1234. static int i915_forcewake_domains(struct seq_file *m, void *data)
  1235. {
  1236. struct drm_i915_private *i915 = node_to_i915(m->private);
  1237. struct intel_uncore_forcewake_domain *fw_domain;
  1238. unsigned int tmp;
  1239. seq_printf(m, "user.bypass_count = %u\n",
  1240. i915->uncore.user_forcewake.count);
  1241. for_each_fw_domain(fw_domain, i915, tmp)
  1242. seq_printf(m, "%s.wake_count = %u\n",
  1243. intel_uncore_forcewake_domain_to_str(fw_domain->id),
  1244. READ_ONCE(fw_domain->wake_count));
  1245. return 0;
  1246. }
  1247. static void print_rc6_res(struct seq_file *m,
  1248. const char *title,
  1249. const i915_reg_t reg)
  1250. {
  1251. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1252. seq_printf(m, "%s %u (%llu us)\n",
  1253. title, I915_READ(reg),
  1254. intel_rc6_residency_us(dev_priv, reg));
  1255. }
  1256. static int vlv_drpc_info(struct seq_file *m)
  1257. {
  1258. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1259. u32 rcctl1, pw_status;
  1260. pw_status = I915_READ(VLV_GTLC_PW_STATUS);
  1261. rcctl1 = I915_READ(GEN6_RC_CONTROL);
  1262. seq_printf(m, "RC6 Enabled: %s\n",
  1263. yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
  1264. GEN6_RC_CTL_EI_MODE(1))));
  1265. seq_printf(m, "Render Power Well: %s\n",
  1266. (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
  1267. seq_printf(m, "Media Power Well: %s\n",
  1268. (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
  1269. print_rc6_res(m, "Render RC6 residency since boot:", VLV_GT_RENDER_RC6);
  1270. print_rc6_res(m, "Media RC6 residency since boot:", VLV_GT_MEDIA_RC6);
  1271. return i915_forcewake_domains(m, NULL);
  1272. }
  1273. static int gen6_drpc_info(struct seq_file *m)
  1274. {
  1275. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1276. u32 gt_core_status, rcctl1, rc6vids = 0;
  1277. u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
  1278. gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
  1279. trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
  1280. rcctl1 = I915_READ(GEN6_RC_CONTROL);
  1281. if (INTEL_GEN(dev_priv) >= 9) {
  1282. gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
  1283. gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
  1284. }
  1285. if (INTEL_GEN(dev_priv) <= 7) {
  1286. mutex_lock(&dev_priv->pcu_lock);
  1287. sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS,
  1288. &rc6vids);
  1289. mutex_unlock(&dev_priv->pcu_lock);
  1290. }
  1291. seq_printf(m, "RC1e Enabled: %s\n",
  1292. yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
  1293. seq_printf(m, "RC6 Enabled: %s\n",
  1294. yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
  1295. if (INTEL_GEN(dev_priv) >= 9) {
  1296. seq_printf(m, "Render Well Gating Enabled: %s\n",
  1297. yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
  1298. seq_printf(m, "Media Well Gating Enabled: %s\n",
  1299. yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
  1300. }
  1301. seq_printf(m, "Deep RC6 Enabled: %s\n",
  1302. yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
  1303. seq_printf(m, "Deepest RC6 Enabled: %s\n",
  1304. yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
  1305. seq_puts(m, "Current RC state: ");
  1306. switch (gt_core_status & GEN6_RCn_MASK) {
  1307. case GEN6_RC0:
  1308. if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
  1309. seq_puts(m, "Core Power Down\n");
  1310. else
  1311. seq_puts(m, "on\n");
  1312. break;
  1313. case GEN6_RC3:
  1314. seq_puts(m, "RC3\n");
  1315. break;
  1316. case GEN6_RC6:
  1317. seq_puts(m, "RC6\n");
  1318. break;
  1319. case GEN6_RC7:
  1320. seq_puts(m, "RC7\n");
  1321. break;
  1322. default:
  1323. seq_puts(m, "Unknown\n");
  1324. break;
  1325. }
  1326. seq_printf(m, "Core Power Down: %s\n",
  1327. yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
  1328. if (INTEL_GEN(dev_priv) >= 9) {
  1329. seq_printf(m, "Render Power Well: %s\n",
  1330. (gen9_powergate_status &
  1331. GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
  1332. seq_printf(m, "Media Power Well: %s\n",
  1333. (gen9_powergate_status &
  1334. GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
  1335. }
  1336. /* Not exactly sure what this is */
  1337. print_rc6_res(m, "RC6 \"Locked to RPn\" residency since boot:",
  1338. GEN6_GT_GFX_RC6_LOCKED);
  1339. print_rc6_res(m, "RC6 residency since boot:", GEN6_GT_GFX_RC6);
  1340. print_rc6_res(m, "RC6+ residency since boot:", GEN6_GT_GFX_RC6p);
  1341. print_rc6_res(m, "RC6++ residency since boot:", GEN6_GT_GFX_RC6pp);
  1342. if (INTEL_GEN(dev_priv) <= 7) {
  1343. seq_printf(m, "RC6 voltage: %dmV\n",
  1344. GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
  1345. seq_printf(m, "RC6+ voltage: %dmV\n",
  1346. GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
  1347. seq_printf(m, "RC6++ voltage: %dmV\n",
  1348. GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
  1349. }
  1350. return i915_forcewake_domains(m, NULL);
  1351. }
  1352. static int i915_drpc_info(struct seq_file *m, void *unused)
  1353. {
  1354. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1355. int err;
  1356. intel_runtime_pm_get(dev_priv);
  1357. if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  1358. err = vlv_drpc_info(m);
  1359. else if (INTEL_GEN(dev_priv) >= 6)
  1360. err = gen6_drpc_info(m);
  1361. else
  1362. err = ironlake_drpc_info(m);
  1363. intel_runtime_pm_put(dev_priv);
  1364. return err;
  1365. }
  1366. static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
  1367. {
  1368. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1369. seq_printf(m, "FB tracking busy bits: 0x%08x\n",
  1370. dev_priv->fb_tracking.busy_bits);
  1371. seq_printf(m, "FB tracking flip bits: 0x%08x\n",
  1372. dev_priv->fb_tracking.flip_bits);
  1373. return 0;
  1374. }
  1375. static int i915_fbc_status(struct seq_file *m, void *unused)
  1376. {
  1377. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1378. struct intel_fbc *fbc = &dev_priv->fbc;
  1379. if (!HAS_FBC(dev_priv))
  1380. return -ENODEV;
  1381. intel_runtime_pm_get(dev_priv);
  1382. mutex_lock(&fbc->lock);
  1383. if (intel_fbc_is_active(dev_priv))
  1384. seq_puts(m, "FBC enabled\n");
  1385. else
  1386. seq_printf(m, "FBC disabled: %s\n", fbc->no_fbc_reason);
  1387. if (fbc->work.scheduled)
  1388. seq_printf(m, "FBC worker scheduled on vblank %llu, now %llu\n",
  1389. fbc->work.scheduled_vblank,
  1390. drm_crtc_vblank_count(&fbc->crtc->base));
  1391. if (intel_fbc_is_active(dev_priv)) {
  1392. u32 mask;
  1393. if (INTEL_GEN(dev_priv) >= 8)
  1394. mask = I915_READ(IVB_FBC_STATUS2) & BDW_FBC_COMP_SEG_MASK;
  1395. else if (INTEL_GEN(dev_priv) >= 7)
  1396. mask = I915_READ(IVB_FBC_STATUS2) & IVB_FBC_COMP_SEG_MASK;
  1397. else if (INTEL_GEN(dev_priv) >= 5)
  1398. mask = I915_READ(ILK_DPFC_STATUS) & ILK_DPFC_COMP_SEG_MASK;
  1399. else if (IS_G4X(dev_priv))
  1400. mask = I915_READ(DPFC_STATUS) & DPFC_COMP_SEG_MASK;
  1401. else
  1402. mask = I915_READ(FBC_STATUS) & (FBC_STAT_COMPRESSING |
  1403. FBC_STAT_COMPRESSED);
  1404. seq_printf(m, "Compressing: %s\n", yesno(mask));
  1405. }
  1406. mutex_unlock(&fbc->lock);
  1407. intel_runtime_pm_put(dev_priv);
  1408. return 0;
  1409. }
  1410. static int i915_fbc_false_color_get(void *data, u64 *val)
  1411. {
  1412. struct drm_i915_private *dev_priv = data;
  1413. if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
  1414. return -ENODEV;
  1415. *val = dev_priv->fbc.false_color;
  1416. return 0;
  1417. }
  1418. static int i915_fbc_false_color_set(void *data, u64 val)
  1419. {
  1420. struct drm_i915_private *dev_priv = data;
  1421. u32 reg;
  1422. if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
  1423. return -ENODEV;
  1424. mutex_lock(&dev_priv->fbc.lock);
  1425. reg = I915_READ(ILK_DPFC_CONTROL);
  1426. dev_priv->fbc.false_color = val;
  1427. I915_WRITE(ILK_DPFC_CONTROL, val ?
  1428. (reg | FBC_CTL_FALSE_COLOR) :
  1429. (reg & ~FBC_CTL_FALSE_COLOR));
  1430. mutex_unlock(&dev_priv->fbc.lock);
  1431. return 0;
  1432. }
  1433. DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_false_color_fops,
  1434. i915_fbc_false_color_get, i915_fbc_false_color_set,
  1435. "%llu\n");
  1436. static int i915_ips_status(struct seq_file *m, void *unused)
  1437. {
  1438. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1439. if (!HAS_IPS(dev_priv))
  1440. return -ENODEV;
  1441. intel_runtime_pm_get(dev_priv);
  1442. seq_printf(m, "Enabled by kernel parameter: %s\n",
  1443. yesno(i915_modparams.enable_ips));
  1444. if (INTEL_GEN(dev_priv) >= 8) {
  1445. seq_puts(m, "Currently: unknown\n");
  1446. } else {
  1447. if (I915_READ(IPS_CTL) & IPS_ENABLE)
  1448. seq_puts(m, "Currently: enabled\n");
  1449. else
  1450. seq_puts(m, "Currently: disabled\n");
  1451. }
  1452. intel_runtime_pm_put(dev_priv);
  1453. return 0;
  1454. }
  1455. static int i915_sr_status(struct seq_file *m, void *unused)
  1456. {
  1457. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1458. bool sr_enabled = false;
  1459. intel_runtime_pm_get(dev_priv);
  1460. intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
  1461. if (INTEL_GEN(dev_priv) >= 9)
  1462. /* no global SR status; inspect per-plane WM */;
  1463. else if (HAS_PCH_SPLIT(dev_priv))
  1464. sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
  1465. else if (IS_I965GM(dev_priv) || IS_G4X(dev_priv) ||
  1466. IS_I945G(dev_priv) || IS_I945GM(dev_priv))
  1467. sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
  1468. else if (IS_I915GM(dev_priv))
  1469. sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
  1470. else if (IS_PINEVIEW(dev_priv))
  1471. sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
  1472. else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  1473. sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
  1474. intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
  1475. intel_runtime_pm_put(dev_priv);
  1476. seq_printf(m, "self-refresh: %s\n", enableddisabled(sr_enabled));
  1477. return 0;
  1478. }
  1479. static int i915_emon_status(struct seq_file *m, void *unused)
  1480. {
  1481. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1482. struct drm_device *dev = &dev_priv->drm;
  1483. unsigned long temp, chipset, gfx;
  1484. int ret;
  1485. if (!IS_GEN5(dev_priv))
  1486. return -ENODEV;
  1487. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1488. if (ret)
  1489. return ret;
  1490. temp = i915_mch_val(dev_priv);
  1491. chipset = i915_chipset_val(dev_priv);
  1492. gfx = i915_gfx_val(dev_priv);
  1493. mutex_unlock(&dev->struct_mutex);
  1494. seq_printf(m, "GMCH temp: %ld\n", temp);
  1495. seq_printf(m, "Chipset power: %ld\n", chipset);
  1496. seq_printf(m, "GFX power: %ld\n", gfx);
  1497. seq_printf(m, "Total power: %ld\n", chipset + gfx);
  1498. return 0;
  1499. }
  1500. static int i915_ring_freq_table(struct seq_file *m, void *unused)
  1501. {
  1502. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1503. struct intel_rps *rps = &dev_priv->gt_pm.rps;
  1504. unsigned int max_gpu_freq, min_gpu_freq;
  1505. int gpu_freq, ia_freq;
  1506. int ret;
  1507. if (!HAS_LLC(dev_priv))
  1508. return -ENODEV;
  1509. intel_runtime_pm_get(dev_priv);
  1510. ret = mutex_lock_interruptible(&dev_priv->pcu_lock);
  1511. if (ret)
  1512. goto out;
  1513. min_gpu_freq = rps->min_freq;
  1514. max_gpu_freq = rps->max_freq;
  1515. if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
  1516. /* Convert GT frequency to 50 HZ units */
  1517. min_gpu_freq /= GEN9_FREQ_SCALER;
  1518. max_gpu_freq /= GEN9_FREQ_SCALER;
  1519. }
  1520. seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
  1521. for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
  1522. ia_freq = gpu_freq;
  1523. sandybridge_pcode_read(dev_priv,
  1524. GEN6_PCODE_READ_MIN_FREQ_TABLE,
  1525. &ia_freq);
  1526. seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
  1527. intel_gpu_freq(dev_priv, (gpu_freq *
  1528. (IS_GEN9_BC(dev_priv) ||
  1529. INTEL_GEN(dev_priv) >= 10 ?
  1530. GEN9_FREQ_SCALER : 1))),
  1531. ((ia_freq >> 0) & 0xff) * 100,
  1532. ((ia_freq >> 8) & 0xff) * 100);
  1533. }
  1534. mutex_unlock(&dev_priv->pcu_lock);
  1535. out:
  1536. intel_runtime_pm_put(dev_priv);
  1537. return ret;
  1538. }
  1539. static int i915_opregion(struct seq_file *m, void *unused)
  1540. {
  1541. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1542. struct drm_device *dev = &dev_priv->drm;
  1543. struct intel_opregion *opregion = &dev_priv->opregion;
  1544. int ret;
  1545. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1546. if (ret)
  1547. goto out;
  1548. if (opregion->header)
  1549. seq_write(m, opregion->header, OPREGION_SIZE);
  1550. mutex_unlock(&dev->struct_mutex);
  1551. out:
  1552. return 0;
  1553. }
  1554. static int i915_vbt(struct seq_file *m, void *unused)
  1555. {
  1556. struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
  1557. if (opregion->vbt)
  1558. seq_write(m, opregion->vbt, opregion->vbt_size);
  1559. return 0;
  1560. }
  1561. static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
  1562. {
  1563. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1564. struct drm_device *dev = &dev_priv->drm;
  1565. struct intel_framebuffer *fbdev_fb = NULL;
  1566. struct drm_framebuffer *drm_fb;
  1567. int ret;
  1568. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1569. if (ret)
  1570. return ret;
  1571. #ifdef CONFIG_DRM_FBDEV_EMULATION
  1572. if (dev_priv->fbdev && dev_priv->fbdev->helper.fb) {
  1573. fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
  1574. seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
  1575. fbdev_fb->base.width,
  1576. fbdev_fb->base.height,
  1577. fbdev_fb->base.format->depth,
  1578. fbdev_fb->base.format->cpp[0] * 8,
  1579. fbdev_fb->base.modifier,
  1580. drm_framebuffer_read_refcount(&fbdev_fb->base));
  1581. describe_obj(m, fbdev_fb->obj);
  1582. seq_putc(m, '\n');
  1583. }
  1584. #endif
  1585. mutex_lock(&dev->mode_config.fb_lock);
  1586. drm_for_each_fb(drm_fb, dev) {
  1587. struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
  1588. if (fb == fbdev_fb)
  1589. continue;
  1590. seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
  1591. fb->base.width,
  1592. fb->base.height,
  1593. fb->base.format->depth,
  1594. fb->base.format->cpp[0] * 8,
  1595. fb->base.modifier,
  1596. drm_framebuffer_read_refcount(&fb->base));
  1597. describe_obj(m, fb->obj);
  1598. seq_putc(m, '\n');
  1599. }
  1600. mutex_unlock(&dev->mode_config.fb_lock);
  1601. mutex_unlock(&dev->struct_mutex);
  1602. return 0;
  1603. }
  1604. static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
  1605. {
  1606. seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, emit: %u)",
  1607. ring->space, ring->head, ring->tail, ring->emit);
  1608. }
  1609. static int i915_context_status(struct seq_file *m, void *unused)
  1610. {
  1611. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1612. struct drm_device *dev = &dev_priv->drm;
  1613. struct intel_engine_cs *engine;
  1614. struct i915_gem_context *ctx;
  1615. enum intel_engine_id id;
  1616. int ret;
  1617. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1618. if (ret)
  1619. return ret;
  1620. list_for_each_entry(ctx, &dev_priv->contexts.list, link) {
  1621. seq_printf(m, "HW context %u ", ctx->hw_id);
  1622. if (ctx->pid) {
  1623. struct task_struct *task;
  1624. task = get_pid_task(ctx->pid, PIDTYPE_PID);
  1625. if (task) {
  1626. seq_printf(m, "(%s [%d]) ",
  1627. task->comm, task->pid);
  1628. put_task_struct(task);
  1629. }
  1630. } else if (IS_ERR(ctx->file_priv)) {
  1631. seq_puts(m, "(deleted) ");
  1632. } else {
  1633. seq_puts(m, "(kernel) ");
  1634. }
  1635. seq_putc(m, ctx->remap_slice ? 'R' : 'r');
  1636. seq_putc(m, '\n');
  1637. for_each_engine(engine, dev_priv, id) {
  1638. struct intel_context *ce =
  1639. to_intel_context(ctx, engine);
  1640. seq_printf(m, "%s: ", engine->name);
  1641. if (ce->state)
  1642. describe_obj(m, ce->state->obj);
  1643. if (ce->ring)
  1644. describe_ctx_ring(m, ce->ring);
  1645. seq_putc(m, '\n');
  1646. }
  1647. seq_putc(m, '\n');
  1648. }
  1649. mutex_unlock(&dev->struct_mutex);
  1650. return 0;
  1651. }
  1652. static const char *swizzle_string(unsigned swizzle)
  1653. {
  1654. switch (swizzle) {
  1655. case I915_BIT_6_SWIZZLE_NONE:
  1656. return "none";
  1657. case I915_BIT_6_SWIZZLE_9:
  1658. return "bit9";
  1659. case I915_BIT_6_SWIZZLE_9_10:
  1660. return "bit9/bit10";
  1661. case I915_BIT_6_SWIZZLE_9_11:
  1662. return "bit9/bit11";
  1663. case I915_BIT_6_SWIZZLE_9_10_11:
  1664. return "bit9/bit10/bit11";
  1665. case I915_BIT_6_SWIZZLE_9_17:
  1666. return "bit9/bit17";
  1667. case I915_BIT_6_SWIZZLE_9_10_17:
  1668. return "bit9/bit10/bit17";
  1669. case I915_BIT_6_SWIZZLE_UNKNOWN:
  1670. return "unknown";
  1671. }
  1672. return "bug";
  1673. }
  1674. static int i915_swizzle_info(struct seq_file *m, void *data)
  1675. {
  1676. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1677. intel_runtime_pm_get(dev_priv);
  1678. seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
  1679. swizzle_string(dev_priv->mm.bit_6_swizzle_x));
  1680. seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
  1681. swizzle_string(dev_priv->mm.bit_6_swizzle_y));
  1682. if (IS_GEN3(dev_priv) || IS_GEN4(dev_priv)) {
  1683. seq_printf(m, "DDC = 0x%08x\n",
  1684. I915_READ(DCC));
  1685. seq_printf(m, "DDC2 = 0x%08x\n",
  1686. I915_READ(DCC2));
  1687. seq_printf(m, "C0DRB3 = 0x%04x\n",
  1688. I915_READ16(C0DRB3));
  1689. seq_printf(m, "C1DRB3 = 0x%04x\n",
  1690. I915_READ16(C1DRB3));
  1691. } else if (INTEL_GEN(dev_priv) >= 6) {
  1692. seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
  1693. I915_READ(MAD_DIMM_C0));
  1694. seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
  1695. I915_READ(MAD_DIMM_C1));
  1696. seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
  1697. I915_READ(MAD_DIMM_C2));
  1698. seq_printf(m, "TILECTL = 0x%08x\n",
  1699. I915_READ(TILECTL));
  1700. if (INTEL_GEN(dev_priv) >= 8)
  1701. seq_printf(m, "GAMTARBMODE = 0x%08x\n",
  1702. I915_READ(GAMTARBMODE));
  1703. else
  1704. seq_printf(m, "ARB_MODE = 0x%08x\n",
  1705. I915_READ(ARB_MODE));
  1706. seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
  1707. I915_READ(DISP_ARB_CTL));
  1708. }
  1709. if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
  1710. seq_puts(m, "L-shaped memory detected\n");
  1711. intel_runtime_pm_put(dev_priv);
  1712. return 0;
  1713. }
  1714. static int per_file_ctx(int id, void *ptr, void *data)
  1715. {
  1716. struct i915_gem_context *ctx = ptr;
  1717. struct seq_file *m = data;
  1718. struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
  1719. if (!ppgtt) {
  1720. seq_printf(m, " no ppgtt for context %d\n",
  1721. ctx->user_handle);
  1722. return 0;
  1723. }
  1724. if (i915_gem_context_is_default(ctx))
  1725. seq_puts(m, " default context:\n");
  1726. else
  1727. seq_printf(m, " context %d:\n", ctx->user_handle);
  1728. ppgtt->debug_dump(ppgtt, m);
  1729. return 0;
  1730. }
  1731. static void gen8_ppgtt_info(struct seq_file *m,
  1732. struct drm_i915_private *dev_priv)
  1733. {
  1734. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  1735. struct intel_engine_cs *engine;
  1736. enum intel_engine_id id;
  1737. int i;
  1738. if (!ppgtt)
  1739. return;
  1740. for_each_engine(engine, dev_priv, id) {
  1741. seq_printf(m, "%s\n", engine->name);
  1742. for (i = 0; i < 4; i++) {
  1743. u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
  1744. pdp <<= 32;
  1745. pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
  1746. seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
  1747. }
  1748. }
  1749. }
  1750. static void gen6_ppgtt_info(struct seq_file *m,
  1751. struct drm_i915_private *dev_priv)
  1752. {
  1753. struct intel_engine_cs *engine;
  1754. enum intel_engine_id id;
  1755. if (IS_GEN6(dev_priv))
  1756. seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
  1757. for_each_engine(engine, dev_priv, id) {
  1758. seq_printf(m, "%s\n", engine->name);
  1759. if (IS_GEN7(dev_priv))
  1760. seq_printf(m, "GFX_MODE: 0x%08x\n",
  1761. I915_READ(RING_MODE_GEN7(engine)));
  1762. seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
  1763. I915_READ(RING_PP_DIR_BASE(engine)));
  1764. seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
  1765. I915_READ(RING_PP_DIR_BASE_READ(engine)));
  1766. seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
  1767. I915_READ(RING_PP_DIR_DCLV(engine)));
  1768. }
  1769. if (dev_priv->mm.aliasing_ppgtt) {
  1770. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  1771. seq_puts(m, "aliasing PPGTT:\n");
  1772. seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
  1773. ppgtt->debug_dump(ppgtt, m);
  1774. }
  1775. seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
  1776. }
  1777. static int i915_ppgtt_info(struct seq_file *m, void *data)
  1778. {
  1779. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1780. struct drm_device *dev = &dev_priv->drm;
  1781. struct drm_file *file;
  1782. int ret;
  1783. mutex_lock(&dev->filelist_mutex);
  1784. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1785. if (ret)
  1786. goto out_unlock;
  1787. intel_runtime_pm_get(dev_priv);
  1788. if (INTEL_GEN(dev_priv) >= 8)
  1789. gen8_ppgtt_info(m, dev_priv);
  1790. else if (INTEL_GEN(dev_priv) >= 6)
  1791. gen6_ppgtt_info(m, dev_priv);
  1792. list_for_each_entry_reverse(file, &dev->filelist, lhead) {
  1793. struct drm_i915_file_private *file_priv = file->driver_priv;
  1794. struct task_struct *task;
  1795. task = get_pid_task(file->pid, PIDTYPE_PID);
  1796. if (!task) {
  1797. ret = -ESRCH;
  1798. goto out_rpm;
  1799. }
  1800. seq_printf(m, "\nproc: %s\n", task->comm);
  1801. put_task_struct(task);
  1802. idr_for_each(&file_priv->context_idr, per_file_ctx,
  1803. (void *)(unsigned long)m);
  1804. }
  1805. out_rpm:
  1806. intel_runtime_pm_put(dev_priv);
  1807. mutex_unlock(&dev->struct_mutex);
  1808. out_unlock:
  1809. mutex_unlock(&dev->filelist_mutex);
  1810. return ret;
  1811. }
  1812. static int count_irq_waiters(struct drm_i915_private *i915)
  1813. {
  1814. struct intel_engine_cs *engine;
  1815. enum intel_engine_id id;
  1816. int count = 0;
  1817. for_each_engine(engine, i915, id)
  1818. count += intel_engine_has_waiter(engine);
  1819. return count;
  1820. }
  1821. static const char *rps_power_to_str(unsigned int power)
  1822. {
  1823. static const char * const strings[] = {
  1824. [LOW_POWER] = "low power",
  1825. [BETWEEN] = "mixed",
  1826. [HIGH_POWER] = "high power",
  1827. };
  1828. if (power >= ARRAY_SIZE(strings) || !strings[power])
  1829. return "unknown";
  1830. return strings[power];
  1831. }
  1832. static int i915_rps_boost_info(struct seq_file *m, void *data)
  1833. {
  1834. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1835. struct drm_device *dev = &dev_priv->drm;
  1836. struct intel_rps *rps = &dev_priv->gt_pm.rps;
  1837. struct drm_file *file;
  1838. seq_printf(m, "RPS enabled? %d\n", rps->enabled);
  1839. seq_printf(m, "GPU busy? %s [%d requests]\n",
  1840. yesno(dev_priv->gt.awake), dev_priv->gt.active_requests);
  1841. seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
  1842. seq_printf(m, "Boosts outstanding? %d\n",
  1843. atomic_read(&rps->num_waiters));
  1844. seq_printf(m, "Frequency requested %d\n",
  1845. intel_gpu_freq(dev_priv, rps->cur_freq));
  1846. seq_printf(m, " min hard:%d, soft:%d; max soft:%d, hard:%d\n",
  1847. intel_gpu_freq(dev_priv, rps->min_freq),
  1848. intel_gpu_freq(dev_priv, rps->min_freq_softlimit),
  1849. intel_gpu_freq(dev_priv, rps->max_freq_softlimit),
  1850. intel_gpu_freq(dev_priv, rps->max_freq));
  1851. seq_printf(m, " idle:%d, efficient:%d, boost:%d\n",
  1852. intel_gpu_freq(dev_priv, rps->idle_freq),
  1853. intel_gpu_freq(dev_priv, rps->efficient_freq),
  1854. intel_gpu_freq(dev_priv, rps->boost_freq));
  1855. mutex_lock(&dev->filelist_mutex);
  1856. list_for_each_entry_reverse(file, &dev->filelist, lhead) {
  1857. struct drm_i915_file_private *file_priv = file->driver_priv;
  1858. struct task_struct *task;
  1859. rcu_read_lock();
  1860. task = pid_task(file->pid, PIDTYPE_PID);
  1861. seq_printf(m, "%s [%d]: %d boosts\n",
  1862. task ? task->comm : "<unknown>",
  1863. task ? task->pid : -1,
  1864. atomic_read(&file_priv->rps_client.boosts));
  1865. rcu_read_unlock();
  1866. }
  1867. seq_printf(m, "Kernel (anonymous) boosts: %d\n",
  1868. atomic_read(&rps->boosts));
  1869. mutex_unlock(&dev->filelist_mutex);
  1870. if (INTEL_GEN(dev_priv) >= 6 &&
  1871. rps->enabled &&
  1872. dev_priv->gt.active_requests) {
  1873. u32 rpup, rpupei;
  1874. u32 rpdown, rpdownei;
  1875. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  1876. rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
  1877. rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
  1878. rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
  1879. rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
  1880. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  1881. seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
  1882. rps_power_to_str(rps->power));
  1883. seq_printf(m, " Avg. up: %d%% [above threshold? %d%%]\n",
  1884. rpup && rpupei ? 100 * rpup / rpupei : 0,
  1885. rps->up_threshold);
  1886. seq_printf(m, " Avg. down: %d%% [below threshold? %d%%]\n",
  1887. rpdown && rpdownei ? 100 * rpdown / rpdownei : 0,
  1888. rps->down_threshold);
  1889. } else {
  1890. seq_puts(m, "\nRPS Autotuning inactive\n");
  1891. }
  1892. return 0;
  1893. }
  1894. static int i915_llc(struct seq_file *m, void *data)
  1895. {
  1896. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1897. const bool edram = INTEL_GEN(dev_priv) > 8;
  1898. seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
  1899. seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
  1900. intel_uncore_edram_size(dev_priv)/1024/1024);
  1901. return 0;
  1902. }
  1903. static int i915_huc_load_status_info(struct seq_file *m, void *data)
  1904. {
  1905. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1906. struct drm_printer p;
  1907. if (!HAS_HUC(dev_priv))
  1908. return -ENODEV;
  1909. p = drm_seq_file_printer(m);
  1910. intel_uc_fw_dump(&dev_priv->huc.fw, &p);
  1911. intel_runtime_pm_get(dev_priv);
  1912. seq_printf(m, "\nHuC status 0x%08x:\n", I915_READ(HUC_STATUS2));
  1913. intel_runtime_pm_put(dev_priv);
  1914. return 0;
  1915. }
  1916. static int i915_guc_load_status_info(struct seq_file *m, void *data)
  1917. {
  1918. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1919. struct drm_printer p;
  1920. u32 tmp, i;
  1921. if (!HAS_GUC(dev_priv))
  1922. return -ENODEV;
  1923. p = drm_seq_file_printer(m);
  1924. intel_uc_fw_dump(&dev_priv->guc.fw, &p);
  1925. intel_runtime_pm_get(dev_priv);
  1926. tmp = I915_READ(GUC_STATUS);
  1927. seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
  1928. seq_printf(m, "\tBootrom status = 0x%x\n",
  1929. (tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
  1930. seq_printf(m, "\tuKernel status = 0x%x\n",
  1931. (tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
  1932. seq_printf(m, "\tMIA Core status = 0x%x\n",
  1933. (tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
  1934. seq_puts(m, "\nScratch registers:\n");
  1935. for (i = 0; i < 16; i++)
  1936. seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));
  1937. intel_runtime_pm_put(dev_priv);
  1938. return 0;
  1939. }
  1940. static const char *
  1941. stringify_guc_log_type(enum guc_log_buffer_type type)
  1942. {
  1943. switch (type) {
  1944. case GUC_ISR_LOG_BUFFER:
  1945. return "ISR";
  1946. case GUC_DPC_LOG_BUFFER:
  1947. return "DPC";
  1948. case GUC_CRASH_DUMP_LOG_BUFFER:
  1949. return "CRASH";
  1950. default:
  1951. MISSING_CASE(type);
  1952. }
  1953. return "";
  1954. }
  1955. static void i915_guc_log_info(struct seq_file *m,
  1956. struct drm_i915_private *dev_priv)
  1957. {
  1958. struct intel_guc_log *log = &dev_priv->guc.log;
  1959. enum guc_log_buffer_type type;
  1960. if (!intel_guc_log_relay_enabled(log)) {
  1961. seq_puts(m, "GuC log relay disabled\n");
  1962. return;
  1963. }
  1964. seq_puts(m, "GuC logging stats:\n");
  1965. seq_printf(m, "\tRelay full count: %u\n",
  1966. log->relay.full_count);
  1967. for (type = GUC_ISR_LOG_BUFFER; type < GUC_MAX_LOG_BUFFER; type++) {
  1968. seq_printf(m, "\t%s:\tflush count %10u, overflow count %10u\n",
  1969. stringify_guc_log_type(type),
  1970. log->stats[type].flush,
  1971. log->stats[type].sampled_overflow);
  1972. }
  1973. }
  1974. static void i915_guc_client_info(struct seq_file *m,
  1975. struct drm_i915_private *dev_priv,
  1976. struct intel_guc_client *client)
  1977. {
  1978. struct intel_engine_cs *engine;
  1979. enum intel_engine_id id;
  1980. uint64_t tot = 0;
  1981. seq_printf(m, "\tPriority %d, GuC stage index: %u, PD offset 0x%x\n",
  1982. client->priority, client->stage_id, client->proc_desc_offset);
  1983. seq_printf(m, "\tDoorbell id %d, offset: 0x%lx\n",
  1984. client->doorbell_id, client->doorbell_offset);
  1985. for_each_engine(engine, dev_priv, id) {
  1986. u64 submissions = client->submissions[id];
  1987. tot += submissions;
  1988. seq_printf(m, "\tSubmissions: %llu %s\n",
  1989. submissions, engine->name);
  1990. }
  1991. seq_printf(m, "\tTotal: %llu\n", tot);
  1992. }
  1993. static int i915_guc_info(struct seq_file *m, void *data)
  1994. {
  1995. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1996. const struct intel_guc *guc = &dev_priv->guc;
  1997. if (!USES_GUC(dev_priv))
  1998. return -ENODEV;
  1999. i915_guc_log_info(m, dev_priv);
  2000. if (!USES_GUC_SUBMISSION(dev_priv))
  2001. return 0;
  2002. GEM_BUG_ON(!guc->execbuf_client);
  2003. seq_printf(m, "\nDoorbell map:\n");
  2004. seq_printf(m, "\t%*pb\n", GUC_NUM_DOORBELLS, guc->doorbell_bitmap);
  2005. seq_printf(m, "Doorbell next cacheline: 0x%x\n", guc->db_cacheline);
  2006. seq_printf(m, "\nGuC execbuf client @ %p:\n", guc->execbuf_client);
  2007. i915_guc_client_info(m, dev_priv, guc->execbuf_client);
  2008. if (guc->preempt_client) {
  2009. seq_printf(m, "\nGuC preempt client @ %p:\n",
  2010. guc->preempt_client);
  2011. i915_guc_client_info(m, dev_priv, guc->preempt_client);
  2012. }
  2013. /* Add more as required ... */
  2014. return 0;
  2015. }
  2016. static int i915_guc_stage_pool(struct seq_file *m, void *data)
  2017. {
  2018. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2019. const struct intel_guc *guc = &dev_priv->guc;
  2020. struct guc_stage_desc *desc = guc->stage_desc_pool_vaddr;
  2021. struct intel_guc_client *client = guc->execbuf_client;
  2022. unsigned int tmp;
  2023. int index;
  2024. if (!USES_GUC_SUBMISSION(dev_priv))
  2025. return -ENODEV;
  2026. for (index = 0; index < GUC_MAX_STAGE_DESCRIPTORS; index++, desc++) {
  2027. struct intel_engine_cs *engine;
  2028. if (!(desc->attribute & GUC_STAGE_DESC_ATTR_ACTIVE))
  2029. continue;
  2030. seq_printf(m, "GuC stage descriptor %u:\n", index);
  2031. seq_printf(m, "\tIndex: %u\n", desc->stage_id);
  2032. seq_printf(m, "\tAttribute: 0x%x\n", desc->attribute);
  2033. seq_printf(m, "\tPriority: %d\n", desc->priority);
  2034. seq_printf(m, "\tDoorbell id: %d\n", desc->db_id);
  2035. seq_printf(m, "\tEngines used: 0x%x\n",
  2036. desc->engines_used);
  2037. seq_printf(m, "\tDoorbell trigger phy: 0x%llx, cpu: 0x%llx, uK: 0x%x\n",
  2038. desc->db_trigger_phy,
  2039. desc->db_trigger_cpu,
  2040. desc->db_trigger_uk);
  2041. seq_printf(m, "\tProcess descriptor: 0x%x\n",
  2042. desc->process_desc);
  2043. seq_printf(m, "\tWorkqueue address: 0x%x, size: 0x%x\n",
  2044. desc->wq_addr, desc->wq_size);
  2045. seq_putc(m, '\n');
  2046. for_each_engine_masked(engine, dev_priv, client->engines, tmp) {
  2047. u32 guc_engine_id = engine->guc_id;
  2048. struct guc_execlist_context *lrc =
  2049. &desc->lrc[guc_engine_id];
  2050. seq_printf(m, "\t%s LRC:\n", engine->name);
  2051. seq_printf(m, "\t\tContext desc: 0x%x\n",
  2052. lrc->context_desc);
  2053. seq_printf(m, "\t\tContext id: 0x%x\n", lrc->context_id);
  2054. seq_printf(m, "\t\tLRCA: 0x%x\n", lrc->ring_lrca);
  2055. seq_printf(m, "\t\tRing begin: 0x%x\n", lrc->ring_begin);
  2056. seq_printf(m, "\t\tRing end: 0x%x\n", lrc->ring_end);
  2057. seq_putc(m, '\n');
  2058. }
  2059. }
  2060. return 0;
  2061. }
  2062. static int i915_guc_log_dump(struct seq_file *m, void *data)
  2063. {
  2064. struct drm_info_node *node = m->private;
  2065. struct drm_i915_private *dev_priv = node_to_i915(node);
  2066. bool dump_load_err = !!node->info_ent->data;
  2067. struct drm_i915_gem_object *obj = NULL;
  2068. u32 *log;
  2069. int i = 0;
  2070. if (!HAS_GUC(dev_priv))
  2071. return -ENODEV;
  2072. if (dump_load_err)
  2073. obj = dev_priv->guc.load_err_log;
  2074. else if (dev_priv->guc.log.vma)
  2075. obj = dev_priv->guc.log.vma->obj;
  2076. if (!obj)
  2077. return 0;
  2078. log = i915_gem_object_pin_map(obj, I915_MAP_WC);
  2079. if (IS_ERR(log)) {
  2080. DRM_DEBUG("Failed to pin object\n");
  2081. seq_puts(m, "(log data unaccessible)\n");
  2082. return PTR_ERR(log);
  2083. }
  2084. for (i = 0; i < obj->base.size / sizeof(u32); i += 4)
  2085. seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
  2086. *(log + i), *(log + i + 1),
  2087. *(log + i + 2), *(log + i + 3));
  2088. seq_putc(m, '\n');
  2089. i915_gem_object_unpin_map(obj);
  2090. return 0;
  2091. }
  2092. static int i915_guc_log_level_get(void *data, u64 *val)
  2093. {
  2094. struct drm_i915_private *dev_priv = data;
  2095. if (!USES_GUC(dev_priv))
  2096. return -ENODEV;
  2097. *val = intel_guc_log_level_get(&dev_priv->guc.log);
  2098. return 0;
  2099. }
  2100. static int i915_guc_log_level_set(void *data, u64 val)
  2101. {
  2102. struct drm_i915_private *dev_priv = data;
  2103. if (!USES_GUC(dev_priv))
  2104. return -ENODEV;
  2105. return intel_guc_log_level_set(&dev_priv->guc.log, val);
  2106. }
  2107. DEFINE_SIMPLE_ATTRIBUTE(i915_guc_log_level_fops,
  2108. i915_guc_log_level_get, i915_guc_log_level_set,
  2109. "%lld\n");
  2110. static int i915_guc_log_relay_open(struct inode *inode, struct file *file)
  2111. {
  2112. struct drm_i915_private *dev_priv = inode->i_private;
  2113. if (!USES_GUC(dev_priv))
  2114. return -ENODEV;
  2115. file->private_data = &dev_priv->guc.log;
  2116. return intel_guc_log_relay_open(&dev_priv->guc.log);
  2117. }
  2118. static ssize_t
  2119. i915_guc_log_relay_write(struct file *filp,
  2120. const char __user *ubuf,
  2121. size_t cnt,
  2122. loff_t *ppos)
  2123. {
  2124. struct intel_guc_log *log = filp->private_data;
  2125. intel_guc_log_relay_flush(log);
  2126. return cnt;
  2127. }
  2128. static int i915_guc_log_relay_release(struct inode *inode, struct file *file)
  2129. {
  2130. struct drm_i915_private *dev_priv = inode->i_private;
  2131. intel_guc_log_relay_close(&dev_priv->guc.log);
  2132. return 0;
  2133. }
  2134. static const struct file_operations i915_guc_log_relay_fops = {
  2135. .owner = THIS_MODULE,
  2136. .open = i915_guc_log_relay_open,
  2137. .write = i915_guc_log_relay_write,
  2138. .release = i915_guc_log_relay_release,
  2139. };
  2140. static const char *psr2_live_status(u32 val)
  2141. {
  2142. static const char * const live_status[] = {
  2143. "IDLE",
  2144. "CAPTURE",
  2145. "CAPTURE_FS",
  2146. "SLEEP",
  2147. "BUFON_FW",
  2148. "ML_UP",
  2149. "SU_STANDBY",
  2150. "FAST_SLEEP",
  2151. "DEEP_SLEEP",
  2152. "BUF_ON",
  2153. "TG_ON"
  2154. };
  2155. val = (val & EDP_PSR2_STATUS_STATE_MASK) >> EDP_PSR2_STATUS_STATE_SHIFT;
  2156. if (val < ARRAY_SIZE(live_status))
  2157. return live_status[val];
  2158. return "unknown";
  2159. }
  2160. static const char *psr_sink_status(u8 val)
  2161. {
  2162. static const char * const sink_status[] = {
  2163. "inactive",
  2164. "transition to active, capture and display",
  2165. "active, display from RFB",
  2166. "active, capture and display on sink device timings",
  2167. "transition to inactive, capture and display, timing re-sync",
  2168. "reserved",
  2169. "reserved",
  2170. "sink internal error"
  2171. };
  2172. val &= DP_PSR_SINK_STATE_MASK;
  2173. if (val < ARRAY_SIZE(sink_status))
  2174. return sink_status[val];
  2175. return "unknown";
  2176. }
  2177. static int i915_edp_psr_status(struct seq_file *m, void *data)
  2178. {
  2179. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2180. u32 psrperf = 0;
  2181. u32 stat[3];
  2182. enum pipe pipe;
  2183. bool enabled = false;
  2184. bool sink_support;
  2185. if (!HAS_PSR(dev_priv))
  2186. return -ENODEV;
  2187. sink_support = dev_priv->psr.sink_support;
  2188. seq_printf(m, "Sink_Support: %s\n", yesno(sink_support));
  2189. if (!sink_support)
  2190. return 0;
  2191. intel_runtime_pm_get(dev_priv);
  2192. mutex_lock(&dev_priv->psr.lock);
  2193. seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
  2194. seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
  2195. dev_priv->psr.busy_frontbuffer_bits);
  2196. seq_printf(m, "Re-enable work scheduled: %s\n",
  2197. yesno(work_busy(&dev_priv->psr.work.work)));
  2198. if (HAS_DDI(dev_priv)) {
  2199. if (dev_priv->psr.psr2_enabled)
  2200. enabled = I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE;
  2201. else
  2202. enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
  2203. } else {
  2204. for_each_pipe(dev_priv, pipe) {
  2205. enum transcoder cpu_transcoder =
  2206. intel_pipe_to_cpu_transcoder(dev_priv, pipe);
  2207. enum intel_display_power_domain power_domain;
  2208. power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
  2209. if (!intel_display_power_get_if_enabled(dev_priv,
  2210. power_domain))
  2211. continue;
  2212. stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
  2213. VLV_EDP_PSR_CURR_STATE_MASK;
  2214. if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
  2215. (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
  2216. enabled = true;
  2217. intel_display_power_put(dev_priv, power_domain);
  2218. }
  2219. }
  2220. seq_printf(m, "Main link in standby mode: %s\n",
  2221. yesno(dev_priv->psr.link_standby));
  2222. seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
  2223. if (!HAS_DDI(dev_priv))
  2224. for_each_pipe(dev_priv, pipe) {
  2225. if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
  2226. (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
  2227. seq_printf(m, " pipe %c", pipe_name(pipe));
  2228. }
  2229. seq_puts(m, "\n");
  2230. /*
  2231. * VLV/CHV PSR has no kind of performance counter
  2232. * SKL+ Perf counter is reset to 0 everytime DC state is entered
  2233. */
  2234. if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
  2235. psrperf = I915_READ(EDP_PSR_PERF_CNT) &
  2236. EDP_PSR_PERF_CNT_MASK;
  2237. seq_printf(m, "Performance_Counter: %u\n", psrperf);
  2238. }
  2239. if (dev_priv->psr.psr2_enabled) {
  2240. u32 psr2 = I915_READ(EDP_PSR2_STATUS);
  2241. seq_printf(m, "EDP_PSR2_STATUS: %x [%s]\n",
  2242. psr2, psr2_live_status(psr2));
  2243. }
  2244. if (dev_priv->psr.enabled) {
  2245. struct drm_dp_aux *aux = &dev_priv->psr.enabled->aux;
  2246. u8 val;
  2247. if (drm_dp_dpcd_readb(aux, DP_PSR_STATUS, &val) == 1)
  2248. seq_printf(m, "Sink PSR status: 0x%x [%s]\n", val,
  2249. psr_sink_status(val));
  2250. }
  2251. mutex_unlock(&dev_priv->psr.lock);
  2252. if (READ_ONCE(dev_priv->psr.debug)) {
  2253. seq_printf(m, "Last attempted entry at: %lld\n",
  2254. dev_priv->psr.last_entry_attempt);
  2255. seq_printf(m, "Last exit at: %lld\n",
  2256. dev_priv->psr.last_exit);
  2257. }
  2258. intel_runtime_pm_put(dev_priv);
  2259. return 0;
  2260. }
  2261. static int
  2262. i915_edp_psr_debug_set(void *data, u64 val)
  2263. {
  2264. struct drm_i915_private *dev_priv = data;
  2265. if (!CAN_PSR(dev_priv))
  2266. return -ENODEV;
  2267. DRM_DEBUG_KMS("PSR debug %s\n", enableddisabled(val));
  2268. intel_runtime_pm_get(dev_priv);
  2269. intel_psr_irq_control(dev_priv, !!val);
  2270. intel_runtime_pm_put(dev_priv);
  2271. return 0;
  2272. }
  2273. static int
  2274. i915_edp_psr_debug_get(void *data, u64 *val)
  2275. {
  2276. struct drm_i915_private *dev_priv = data;
  2277. if (!CAN_PSR(dev_priv))
  2278. return -ENODEV;
  2279. *val = READ_ONCE(dev_priv->psr.debug);
  2280. return 0;
  2281. }
  2282. DEFINE_SIMPLE_ATTRIBUTE(i915_edp_psr_debug_fops,
  2283. i915_edp_psr_debug_get, i915_edp_psr_debug_set,
  2284. "%llu\n");
  2285. static int i915_sink_crc(struct seq_file *m, void *data)
  2286. {
  2287. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2288. struct drm_device *dev = &dev_priv->drm;
  2289. struct intel_connector *connector;
  2290. struct drm_connector_list_iter conn_iter;
  2291. struct intel_dp *intel_dp = NULL;
  2292. struct drm_modeset_acquire_ctx ctx;
  2293. int ret;
  2294. u8 crc[6];
  2295. drm_modeset_acquire_init(&ctx, DRM_MODESET_ACQUIRE_INTERRUPTIBLE);
  2296. drm_connector_list_iter_begin(dev, &conn_iter);
  2297. for_each_intel_connector_iter(connector, &conn_iter) {
  2298. struct drm_crtc *crtc;
  2299. struct drm_connector_state *state;
  2300. struct intel_crtc_state *crtc_state;
  2301. if (connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
  2302. continue;
  2303. retry:
  2304. ret = drm_modeset_lock(&dev->mode_config.connection_mutex, &ctx);
  2305. if (ret)
  2306. goto err;
  2307. state = connector->base.state;
  2308. if (!state->best_encoder)
  2309. continue;
  2310. crtc = state->crtc;
  2311. ret = drm_modeset_lock(&crtc->mutex, &ctx);
  2312. if (ret)
  2313. goto err;
  2314. crtc_state = to_intel_crtc_state(crtc->state);
  2315. if (!crtc_state->base.active)
  2316. continue;
  2317. /*
  2318. * We need to wait for all crtc updates to complete, to make
  2319. * sure any pending modesets and plane updates are completed.
  2320. */
  2321. if (crtc_state->base.commit) {
  2322. ret = wait_for_completion_interruptible(&crtc_state->base.commit->hw_done);
  2323. if (ret)
  2324. goto err;
  2325. }
  2326. intel_dp = enc_to_intel_dp(state->best_encoder);
  2327. ret = intel_dp_sink_crc(intel_dp, crtc_state, crc);
  2328. if (ret)
  2329. goto err;
  2330. seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
  2331. crc[0], crc[1], crc[2],
  2332. crc[3], crc[4], crc[5]);
  2333. goto out;
  2334. err:
  2335. if (ret == -EDEADLK) {
  2336. ret = drm_modeset_backoff(&ctx);
  2337. if (!ret)
  2338. goto retry;
  2339. }
  2340. goto out;
  2341. }
  2342. ret = -ENODEV;
  2343. out:
  2344. drm_connector_list_iter_end(&conn_iter);
  2345. drm_modeset_drop_locks(&ctx);
  2346. drm_modeset_acquire_fini(&ctx);
  2347. return ret;
  2348. }
  2349. static int i915_energy_uJ(struct seq_file *m, void *data)
  2350. {
  2351. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2352. unsigned long long power;
  2353. u32 units;
  2354. if (INTEL_GEN(dev_priv) < 6)
  2355. return -ENODEV;
  2356. intel_runtime_pm_get(dev_priv);
  2357. if (rdmsrl_safe(MSR_RAPL_POWER_UNIT, &power)) {
  2358. intel_runtime_pm_put(dev_priv);
  2359. return -ENODEV;
  2360. }
  2361. units = (power & 0x1f00) >> 8;
  2362. power = I915_READ(MCH_SECP_NRG_STTS);
  2363. power = (1000000 * power) >> units; /* convert to uJ */
  2364. intel_runtime_pm_put(dev_priv);
  2365. seq_printf(m, "%llu", power);
  2366. return 0;
  2367. }
  2368. static int i915_runtime_pm_status(struct seq_file *m, void *unused)
  2369. {
  2370. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2371. struct pci_dev *pdev = dev_priv->drm.pdev;
  2372. if (!HAS_RUNTIME_PM(dev_priv))
  2373. seq_puts(m, "Runtime power management not supported\n");
  2374. seq_printf(m, "GPU idle: %s (epoch %u)\n",
  2375. yesno(!dev_priv->gt.awake), dev_priv->gt.epoch);
  2376. seq_printf(m, "IRQs disabled: %s\n",
  2377. yesno(!intel_irqs_enabled(dev_priv)));
  2378. #ifdef CONFIG_PM
  2379. seq_printf(m, "Usage count: %d\n",
  2380. atomic_read(&dev_priv->drm.dev->power.usage_count));
  2381. #else
  2382. seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
  2383. #endif
  2384. seq_printf(m, "PCI device power state: %s [%d]\n",
  2385. pci_power_name(pdev->current_state),
  2386. pdev->current_state);
  2387. return 0;
  2388. }
  2389. static int i915_power_domain_info(struct seq_file *m, void *unused)
  2390. {
  2391. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2392. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  2393. int i;
  2394. mutex_lock(&power_domains->lock);
  2395. seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
  2396. for (i = 0; i < power_domains->power_well_count; i++) {
  2397. struct i915_power_well *power_well;
  2398. enum intel_display_power_domain power_domain;
  2399. power_well = &power_domains->power_wells[i];
  2400. seq_printf(m, "%-25s %d\n", power_well->name,
  2401. power_well->count);
  2402. for_each_power_domain(power_domain, power_well->domains)
  2403. seq_printf(m, " %-23s %d\n",
  2404. intel_display_power_domain_str(power_domain),
  2405. power_domains->domain_use_count[power_domain]);
  2406. }
  2407. mutex_unlock(&power_domains->lock);
  2408. return 0;
  2409. }
  2410. static int i915_dmc_info(struct seq_file *m, void *unused)
  2411. {
  2412. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2413. struct intel_csr *csr;
  2414. if (!HAS_CSR(dev_priv))
  2415. return -ENODEV;
  2416. csr = &dev_priv->csr;
  2417. intel_runtime_pm_get(dev_priv);
  2418. seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
  2419. seq_printf(m, "path: %s\n", csr->fw_path);
  2420. if (!csr->dmc_payload)
  2421. goto out;
  2422. seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
  2423. CSR_VERSION_MINOR(csr->version));
  2424. if (IS_KABYLAKE(dev_priv) ||
  2425. (IS_SKYLAKE(dev_priv) && csr->version >= CSR_VERSION(1, 6))) {
  2426. seq_printf(m, "DC3 -> DC5 count: %d\n",
  2427. I915_READ(SKL_CSR_DC3_DC5_COUNT));
  2428. seq_printf(m, "DC5 -> DC6 count: %d\n",
  2429. I915_READ(SKL_CSR_DC5_DC6_COUNT));
  2430. } else if (IS_BROXTON(dev_priv) && csr->version >= CSR_VERSION(1, 4)) {
  2431. seq_printf(m, "DC3 -> DC5 count: %d\n",
  2432. I915_READ(BXT_CSR_DC3_DC5_COUNT));
  2433. }
  2434. out:
  2435. seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
  2436. seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
  2437. seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));
  2438. intel_runtime_pm_put(dev_priv);
  2439. return 0;
  2440. }
  2441. static void intel_seq_print_mode(struct seq_file *m, int tabs,
  2442. struct drm_display_mode *mode)
  2443. {
  2444. int i;
  2445. for (i = 0; i < tabs; i++)
  2446. seq_putc(m, '\t');
  2447. seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
  2448. mode->base.id, mode->name,
  2449. mode->vrefresh, mode->clock,
  2450. mode->hdisplay, mode->hsync_start,
  2451. mode->hsync_end, mode->htotal,
  2452. mode->vdisplay, mode->vsync_start,
  2453. mode->vsync_end, mode->vtotal,
  2454. mode->type, mode->flags);
  2455. }
  2456. static void intel_encoder_info(struct seq_file *m,
  2457. struct intel_crtc *intel_crtc,
  2458. struct intel_encoder *intel_encoder)
  2459. {
  2460. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2461. struct drm_device *dev = &dev_priv->drm;
  2462. struct drm_crtc *crtc = &intel_crtc->base;
  2463. struct intel_connector *intel_connector;
  2464. struct drm_encoder *encoder;
  2465. encoder = &intel_encoder->base;
  2466. seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
  2467. encoder->base.id, encoder->name);
  2468. for_each_connector_on_encoder(dev, encoder, intel_connector) {
  2469. struct drm_connector *connector = &intel_connector->base;
  2470. seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
  2471. connector->base.id,
  2472. connector->name,
  2473. drm_get_connector_status_name(connector->status));
  2474. if (connector->status == connector_status_connected) {
  2475. struct drm_display_mode *mode = &crtc->mode;
  2476. seq_printf(m, ", mode:\n");
  2477. intel_seq_print_mode(m, 2, mode);
  2478. } else {
  2479. seq_putc(m, '\n');
  2480. }
  2481. }
  2482. }
  2483. static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
  2484. {
  2485. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2486. struct drm_device *dev = &dev_priv->drm;
  2487. struct drm_crtc *crtc = &intel_crtc->base;
  2488. struct intel_encoder *intel_encoder;
  2489. struct drm_plane_state *plane_state = crtc->primary->state;
  2490. struct drm_framebuffer *fb = plane_state->fb;
  2491. if (fb)
  2492. seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
  2493. fb->base.id, plane_state->src_x >> 16,
  2494. plane_state->src_y >> 16, fb->width, fb->height);
  2495. else
  2496. seq_puts(m, "\tprimary plane disabled\n");
  2497. for_each_encoder_on_crtc(dev, crtc, intel_encoder)
  2498. intel_encoder_info(m, intel_crtc, intel_encoder);
  2499. }
  2500. static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
  2501. {
  2502. struct drm_display_mode *mode = panel->fixed_mode;
  2503. seq_printf(m, "\tfixed mode:\n");
  2504. intel_seq_print_mode(m, 2, mode);
  2505. }
  2506. static void intel_dp_info(struct seq_file *m,
  2507. struct intel_connector *intel_connector)
  2508. {
  2509. struct intel_encoder *intel_encoder = intel_connector->encoder;
  2510. struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
  2511. seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
  2512. seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
  2513. if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
  2514. intel_panel_info(m, &intel_connector->panel);
  2515. drm_dp_downstream_debug(m, intel_dp->dpcd, intel_dp->downstream_ports,
  2516. &intel_dp->aux);
  2517. }
  2518. static void intel_dp_mst_info(struct seq_file *m,
  2519. struct intel_connector *intel_connector)
  2520. {
  2521. struct intel_encoder *intel_encoder = intel_connector->encoder;
  2522. struct intel_dp_mst_encoder *intel_mst =
  2523. enc_to_mst(&intel_encoder->base);
  2524. struct intel_digital_port *intel_dig_port = intel_mst->primary;
  2525. struct intel_dp *intel_dp = &intel_dig_port->dp;
  2526. bool has_audio = drm_dp_mst_port_has_audio(&intel_dp->mst_mgr,
  2527. intel_connector->port);
  2528. seq_printf(m, "\taudio support: %s\n", yesno(has_audio));
  2529. }
  2530. static void intel_hdmi_info(struct seq_file *m,
  2531. struct intel_connector *intel_connector)
  2532. {
  2533. struct intel_encoder *intel_encoder = intel_connector->encoder;
  2534. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
  2535. seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
  2536. }
  2537. static void intel_lvds_info(struct seq_file *m,
  2538. struct intel_connector *intel_connector)
  2539. {
  2540. intel_panel_info(m, &intel_connector->panel);
  2541. }
  2542. static void intel_connector_info(struct seq_file *m,
  2543. struct drm_connector *connector)
  2544. {
  2545. struct intel_connector *intel_connector = to_intel_connector(connector);
  2546. struct intel_encoder *intel_encoder = intel_connector->encoder;
  2547. struct drm_display_mode *mode;
  2548. seq_printf(m, "connector %d: type %s, status: %s\n",
  2549. connector->base.id, connector->name,
  2550. drm_get_connector_status_name(connector->status));
  2551. if (connector->status == connector_status_connected) {
  2552. seq_printf(m, "\tname: %s\n", connector->display_info.name);
  2553. seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
  2554. connector->display_info.width_mm,
  2555. connector->display_info.height_mm);
  2556. seq_printf(m, "\tsubpixel order: %s\n",
  2557. drm_get_subpixel_order_name(connector->display_info.subpixel_order));
  2558. seq_printf(m, "\tCEA rev: %d\n",
  2559. connector->display_info.cea_rev);
  2560. }
  2561. if (!intel_encoder)
  2562. return;
  2563. switch (connector->connector_type) {
  2564. case DRM_MODE_CONNECTOR_DisplayPort:
  2565. case DRM_MODE_CONNECTOR_eDP:
  2566. if (intel_encoder->type == INTEL_OUTPUT_DP_MST)
  2567. intel_dp_mst_info(m, intel_connector);
  2568. else
  2569. intel_dp_info(m, intel_connector);
  2570. break;
  2571. case DRM_MODE_CONNECTOR_LVDS:
  2572. if (intel_encoder->type == INTEL_OUTPUT_LVDS)
  2573. intel_lvds_info(m, intel_connector);
  2574. break;
  2575. case DRM_MODE_CONNECTOR_HDMIA:
  2576. if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
  2577. intel_encoder->type == INTEL_OUTPUT_DDI)
  2578. intel_hdmi_info(m, intel_connector);
  2579. break;
  2580. default:
  2581. break;
  2582. }
  2583. seq_printf(m, "\tmodes:\n");
  2584. list_for_each_entry(mode, &connector->modes, head)
  2585. intel_seq_print_mode(m, 2, mode);
  2586. }
  2587. static const char *plane_type(enum drm_plane_type type)
  2588. {
  2589. switch (type) {
  2590. case DRM_PLANE_TYPE_OVERLAY:
  2591. return "OVL";
  2592. case DRM_PLANE_TYPE_PRIMARY:
  2593. return "PRI";
  2594. case DRM_PLANE_TYPE_CURSOR:
  2595. return "CUR";
  2596. /*
  2597. * Deliberately omitting default: to generate compiler warnings
  2598. * when a new drm_plane_type gets added.
  2599. */
  2600. }
  2601. return "unknown";
  2602. }
  2603. static const char *plane_rotation(unsigned int rotation)
  2604. {
  2605. static char buf[48];
  2606. /*
  2607. * According to doc only one DRM_MODE_ROTATE_ is allowed but this
  2608. * will print them all to visualize if the values are misused
  2609. */
  2610. snprintf(buf, sizeof(buf),
  2611. "%s%s%s%s%s%s(0x%08x)",
  2612. (rotation & DRM_MODE_ROTATE_0) ? "0 " : "",
  2613. (rotation & DRM_MODE_ROTATE_90) ? "90 " : "",
  2614. (rotation & DRM_MODE_ROTATE_180) ? "180 " : "",
  2615. (rotation & DRM_MODE_ROTATE_270) ? "270 " : "",
  2616. (rotation & DRM_MODE_REFLECT_X) ? "FLIPX " : "",
  2617. (rotation & DRM_MODE_REFLECT_Y) ? "FLIPY " : "",
  2618. rotation);
  2619. return buf;
  2620. }
  2621. static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
  2622. {
  2623. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2624. struct drm_device *dev = &dev_priv->drm;
  2625. struct intel_plane *intel_plane;
  2626. for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
  2627. struct drm_plane_state *state;
  2628. struct drm_plane *plane = &intel_plane->base;
  2629. struct drm_format_name_buf format_name;
  2630. if (!plane->state) {
  2631. seq_puts(m, "plane->state is NULL!\n");
  2632. continue;
  2633. }
  2634. state = plane->state;
  2635. if (state->fb) {
  2636. drm_get_format_name(state->fb->format->format,
  2637. &format_name);
  2638. } else {
  2639. sprintf(format_name.str, "N/A");
  2640. }
  2641. seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
  2642. plane->base.id,
  2643. plane_type(intel_plane->base.type),
  2644. state->crtc_x, state->crtc_y,
  2645. state->crtc_w, state->crtc_h,
  2646. (state->src_x >> 16),
  2647. ((state->src_x & 0xffff) * 15625) >> 10,
  2648. (state->src_y >> 16),
  2649. ((state->src_y & 0xffff) * 15625) >> 10,
  2650. (state->src_w >> 16),
  2651. ((state->src_w & 0xffff) * 15625) >> 10,
  2652. (state->src_h >> 16),
  2653. ((state->src_h & 0xffff) * 15625) >> 10,
  2654. format_name.str,
  2655. plane_rotation(state->rotation));
  2656. }
  2657. }
  2658. static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
  2659. {
  2660. struct intel_crtc_state *pipe_config;
  2661. int num_scalers = intel_crtc->num_scalers;
  2662. int i;
  2663. pipe_config = to_intel_crtc_state(intel_crtc->base.state);
  2664. /* Not all platformas have a scaler */
  2665. if (num_scalers) {
  2666. seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
  2667. num_scalers,
  2668. pipe_config->scaler_state.scaler_users,
  2669. pipe_config->scaler_state.scaler_id);
  2670. for (i = 0; i < num_scalers; i++) {
  2671. struct intel_scaler *sc =
  2672. &pipe_config->scaler_state.scalers[i];
  2673. seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
  2674. i, yesno(sc->in_use), sc->mode);
  2675. }
  2676. seq_puts(m, "\n");
  2677. } else {
  2678. seq_puts(m, "\tNo scalers available on this platform\n");
  2679. }
  2680. }
  2681. static int i915_display_info(struct seq_file *m, void *unused)
  2682. {
  2683. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2684. struct drm_device *dev = &dev_priv->drm;
  2685. struct intel_crtc *crtc;
  2686. struct drm_connector *connector;
  2687. struct drm_connector_list_iter conn_iter;
  2688. intel_runtime_pm_get(dev_priv);
  2689. seq_printf(m, "CRTC info\n");
  2690. seq_printf(m, "---------\n");
  2691. for_each_intel_crtc(dev, crtc) {
  2692. struct intel_crtc_state *pipe_config;
  2693. drm_modeset_lock(&crtc->base.mutex, NULL);
  2694. pipe_config = to_intel_crtc_state(crtc->base.state);
  2695. seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
  2696. crtc->base.base.id, pipe_name(crtc->pipe),
  2697. yesno(pipe_config->base.active),
  2698. pipe_config->pipe_src_w, pipe_config->pipe_src_h,
  2699. yesno(pipe_config->dither), pipe_config->pipe_bpp);
  2700. if (pipe_config->base.active) {
  2701. struct intel_plane *cursor =
  2702. to_intel_plane(crtc->base.cursor);
  2703. intel_crtc_info(m, crtc);
  2704. seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x\n",
  2705. yesno(cursor->base.state->visible),
  2706. cursor->base.state->crtc_x,
  2707. cursor->base.state->crtc_y,
  2708. cursor->base.state->crtc_w,
  2709. cursor->base.state->crtc_h,
  2710. cursor->cursor.base);
  2711. intel_scaler_info(m, crtc);
  2712. intel_plane_info(m, crtc);
  2713. }
  2714. seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
  2715. yesno(!crtc->cpu_fifo_underrun_disabled),
  2716. yesno(!crtc->pch_fifo_underrun_disabled));
  2717. drm_modeset_unlock(&crtc->base.mutex);
  2718. }
  2719. seq_printf(m, "\n");
  2720. seq_printf(m, "Connector info\n");
  2721. seq_printf(m, "--------------\n");
  2722. mutex_lock(&dev->mode_config.mutex);
  2723. drm_connector_list_iter_begin(dev, &conn_iter);
  2724. drm_for_each_connector_iter(connector, &conn_iter)
  2725. intel_connector_info(m, connector);
  2726. drm_connector_list_iter_end(&conn_iter);
  2727. mutex_unlock(&dev->mode_config.mutex);
  2728. intel_runtime_pm_put(dev_priv);
  2729. return 0;
  2730. }
  2731. static int i915_engine_info(struct seq_file *m, void *unused)
  2732. {
  2733. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2734. struct intel_engine_cs *engine;
  2735. enum intel_engine_id id;
  2736. struct drm_printer p;
  2737. intel_runtime_pm_get(dev_priv);
  2738. seq_printf(m, "GT awake? %s (epoch %u)\n",
  2739. yesno(dev_priv->gt.awake), dev_priv->gt.epoch);
  2740. seq_printf(m, "Global active requests: %d\n",
  2741. dev_priv->gt.active_requests);
  2742. seq_printf(m, "CS timestamp frequency: %u kHz\n",
  2743. dev_priv->info.cs_timestamp_frequency_khz);
  2744. p = drm_seq_file_printer(m);
  2745. for_each_engine(engine, dev_priv, id)
  2746. intel_engine_dump(engine, &p, "%s\n", engine->name);
  2747. intel_runtime_pm_put(dev_priv);
  2748. return 0;
  2749. }
  2750. static int i915_rcs_topology(struct seq_file *m, void *unused)
  2751. {
  2752. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2753. struct drm_printer p = drm_seq_file_printer(m);
  2754. intel_device_info_dump_topology(&INTEL_INFO(dev_priv)->sseu, &p);
  2755. return 0;
  2756. }
  2757. static int i915_shrinker_info(struct seq_file *m, void *unused)
  2758. {
  2759. struct drm_i915_private *i915 = node_to_i915(m->private);
  2760. seq_printf(m, "seeks = %d\n", i915->mm.shrinker.seeks);
  2761. seq_printf(m, "batch = %lu\n", i915->mm.shrinker.batch);
  2762. return 0;
  2763. }
  2764. static int i915_shared_dplls_info(struct seq_file *m, void *unused)
  2765. {
  2766. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2767. struct drm_device *dev = &dev_priv->drm;
  2768. int i;
  2769. drm_modeset_lock_all(dev);
  2770. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  2771. struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
  2772. seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->info->name,
  2773. pll->info->id);
  2774. seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
  2775. pll->state.crtc_mask, pll->active_mask, yesno(pll->on));
  2776. seq_printf(m, " tracked hardware state:\n");
  2777. seq_printf(m, " dpll: 0x%08x\n", pll->state.hw_state.dpll);
  2778. seq_printf(m, " dpll_md: 0x%08x\n",
  2779. pll->state.hw_state.dpll_md);
  2780. seq_printf(m, " fp0: 0x%08x\n", pll->state.hw_state.fp0);
  2781. seq_printf(m, " fp1: 0x%08x\n", pll->state.hw_state.fp1);
  2782. seq_printf(m, " wrpll: 0x%08x\n", pll->state.hw_state.wrpll);
  2783. seq_printf(m, " cfgcr0: 0x%08x\n", pll->state.hw_state.cfgcr0);
  2784. seq_printf(m, " cfgcr1: 0x%08x\n", pll->state.hw_state.cfgcr1);
  2785. seq_printf(m, " mg_refclkin_ctl: 0x%08x\n",
  2786. pll->state.hw_state.mg_refclkin_ctl);
  2787. seq_printf(m, " mg_clktop2_coreclkctl1: 0x%08x\n",
  2788. pll->state.hw_state.mg_clktop2_coreclkctl1);
  2789. seq_printf(m, " mg_clktop2_hsclkctl: 0x%08x\n",
  2790. pll->state.hw_state.mg_clktop2_hsclkctl);
  2791. seq_printf(m, " mg_pll_div0: 0x%08x\n",
  2792. pll->state.hw_state.mg_pll_div0);
  2793. seq_printf(m, " mg_pll_div1: 0x%08x\n",
  2794. pll->state.hw_state.mg_pll_div1);
  2795. seq_printf(m, " mg_pll_lf: 0x%08x\n",
  2796. pll->state.hw_state.mg_pll_lf);
  2797. seq_printf(m, " mg_pll_frac_lock: 0x%08x\n",
  2798. pll->state.hw_state.mg_pll_frac_lock);
  2799. seq_printf(m, " mg_pll_ssc: 0x%08x\n",
  2800. pll->state.hw_state.mg_pll_ssc);
  2801. seq_printf(m, " mg_pll_bias: 0x%08x\n",
  2802. pll->state.hw_state.mg_pll_bias);
  2803. seq_printf(m, " mg_pll_tdc_coldst_bias: 0x%08x\n",
  2804. pll->state.hw_state.mg_pll_tdc_coldst_bias);
  2805. }
  2806. drm_modeset_unlock_all(dev);
  2807. return 0;
  2808. }
  2809. static int i915_wa_registers(struct seq_file *m, void *unused)
  2810. {
  2811. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2812. struct i915_workarounds *workarounds = &dev_priv->workarounds;
  2813. int i;
  2814. intel_runtime_pm_get(dev_priv);
  2815. seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
  2816. for (i = 0; i < workarounds->count; ++i) {
  2817. i915_reg_t addr;
  2818. u32 mask, value, read;
  2819. bool ok;
  2820. addr = workarounds->reg[i].addr;
  2821. mask = workarounds->reg[i].mask;
  2822. value = workarounds->reg[i].value;
  2823. read = I915_READ(addr);
  2824. ok = (value & mask) == (read & mask);
  2825. seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
  2826. i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
  2827. }
  2828. intel_runtime_pm_put(dev_priv);
  2829. return 0;
  2830. }
  2831. static int i915_ipc_status_show(struct seq_file *m, void *data)
  2832. {
  2833. struct drm_i915_private *dev_priv = m->private;
  2834. seq_printf(m, "Isochronous Priority Control: %s\n",
  2835. yesno(dev_priv->ipc_enabled));
  2836. return 0;
  2837. }
  2838. static int i915_ipc_status_open(struct inode *inode, struct file *file)
  2839. {
  2840. struct drm_i915_private *dev_priv = inode->i_private;
  2841. if (!HAS_IPC(dev_priv))
  2842. return -ENODEV;
  2843. return single_open(file, i915_ipc_status_show, dev_priv);
  2844. }
  2845. static ssize_t i915_ipc_status_write(struct file *file, const char __user *ubuf,
  2846. size_t len, loff_t *offp)
  2847. {
  2848. struct seq_file *m = file->private_data;
  2849. struct drm_i915_private *dev_priv = m->private;
  2850. int ret;
  2851. bool enable;
  2852. ret = kstrtobool_from_user(ubuf, len, &enable);
  2853. if (ret < 0)
  2854. return ret;
  2855. intel_runtime_pm_get(dev_priv);
  2856. if (!dev_priv->ipc_enabled && enable)
  2857. DRM_INFO("Enabling IPC: WM will be proper only after next commit\n");
  2858. dev_priv->wm.distrust_bios_wm = true;
  2859. dev_priv->ipc_enabled = enable;
  2860. intel_enable_ipc(dev_priv);
  2861. intel_runtime_pm_put(dev_priv);
  2862. return len;
  2863. }
  2864. static const struct file_operations i915_ipc_status_fops = {
  2865. .owner = THIS_MODULE,
  2866. .open = i915_ipc_status_open,
  2867. .read = seq_read,
  2868. .llseek = seq_lseek,
  2869. .release = single_release,
  2870. .write = i915_ipc_status_write
  2871. };
  2872. static int i915_ddb_info(struct seq_file *m, void *unused)
  2873. {
  2874. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2875. struct drm_device *dev = &dev_priv->drm;
  2876. struct skl_ddb_allocation *ddb;
  2877. struct skl_ddb_entry *entry;
  2878. enum pipe pipe;
  2879. int plane;
  2880. if (INTEL_GEN(dev_priv) < 9)
  2881. return -ENODEV;
  2882. drm_modeset_lock_all(dev);
  2883. ddb = &dev_priv->wm.skl_hw.ddb;
  2884. seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
  2885. for_each_pipe(dev_priv, pipe) {
  2886. seq_printf(m, "Pipe %c\n", pipe_name(pipe));
  2887. for_each_universal_plane(dev_priv, pipe, plane) {
  2888. entry = &ddb->plane[pipe][plane];
  2889. seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
  2890. entry->start, entry->end,
  2891. skl_ddb_entry_size(entry));
  2892. }
  2893. entry = &ddb->plane[pipe][PLANE_CURSOR];
  2894. seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
  2895. entry->end, skl_ddb_entry_size(entry));
  2896. }
  2897. drm_modeset_unlock_all(dev);
  2898. return 0;
  2899. }
  2900. static void drrs_status_per_crtc(struct seq_file *m,
  2901. struct drm_device *dev,
  2902. struct intel_crtc *intel_crtc)
  2903. {
  2904. struct drm_i915_private *dev_priv = to_i915(dev);
  2905. struct i915_drrs *drrs = &dev_priv->drrs;
  2906. int vrefresh = 0;
  2907. struct drm_connector *connector;
  2908. struct drm_connector_list_iter conn_iter;
  2909. drm_connector_list_iter_begin(dev, &conn_iter);
  2910. drm_for_each_connector_iter(connector, &conn_iter) {
  2911. if (connector->state->crtc != &intel_crtc->base)
  2912. continue;
  2913. seq_printf(m, "%s:\n", connector->name);
  2914. }
  2915. drm_connector_list_iter_end(&conn_iter);
  2916. if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
  2917. seq_puts(m, "\tVBT: DRRS_type: Static");
  2918. else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
  2919. seq_puts(m, "\tVBT: DRRS_type: Seamless");
  2920. else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
  2921. seq_puts(m, "\tVBT: DRRS_type: None");
  2922. else
  2923. seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");
  2924. seq_puts(m, "\n\n");
  2925. if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
  2926. struct intel_panel *panel;
  2927. mutex_lock(&drrs->mutex);
  2928. /* DRRS Supported */
  2929. seq_puts(m, "\tDRRS Supported: Yes\n");
  2930. /* disable_drrs() will make drrs->dp NULL */
  2931. if (!drrs->dp) {
  2932. seq_puts(m, "Idleness DRRS: Disabled\n");
  2933. if (dev_priv->psr.enabled)
  2934. seq_puts(m,
  2935. "\tAs PSR is enabled, DRRS is not enabled\n");
  2936. mutex_unlock(&drrs->mutex);
  2937. return;
  2938. }
  2939. panel = &drrs->dp->attached_connector->panel;
  2940. seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
  2941. drrs->busy_frontbuffer_bits);
  2942. seq_puts(m, "\n\t\t");
  2943. if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
  2944. seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
  2945. vrefresh = panel->fixed_mode->vrefresh;
  2946. } else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
  2947. seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
  2948. vrefresh = panel->downclock_mode->vrefresh;
  2949. } else {
  2950. seq_printf(m, "DRRS_State: Unknown(%d)\n",
  2951. drrs->refresh_rate_type);
  2952. mutex_unlock(&drrs->mutex);
  2953. return;
  2954. }
  2955. seq_printf(m, "\t\tVrefresh: %d", vrefresh);
  2956. seq_puts(m, "\n\t\t");
  2957. mutex_unlock(&drrs->mutex);
  2958. } else {
  2959. /* DRRS not supported. Print the VBT parameter*/
  2960. seq_puts(m, "\tDRRS Supported : No");
  2961. }
  2962. seq_puts(m, "\n");
  2963. }
  2964. static int i915_drrs_status(struct seq_file *m, void *unused)
  2965. {
  2966. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2967. struct drm_device *dev = &dev_priv->drm;
  2968. struct intel_crtc *intel_crtc;
  2969. int active_crtc_cnt = 0;
  2970. drm_modeset_lock_all(dev);
  2971. for_each_intel_crtc(dev, intel_crtc) {
  2972. if (intel_crtc->base.state->active) {
  2973. active_crtc_cnt++;
  2974. seq_printf(m, "\nCRTC %d: ", active_crtc_cnt);
  2975. drrs_status_per_crtc(m, dev, intel_crtc);
  2976. }
  2977. }
  2978. drm_modeset_unlock_all(dev);
  2979. if (!active_crtc_cnt)
  2980. seq_puts(m, "No active crtc found\n");
  2981. return 0;
  2982. }
  2983. static int i915_dp_mst_info(struct seq_file *m, void *unused)
  2984. {
  2985. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2986. struct drm_device *dev = &dev_priv->drm;
  2987. struct intel_encoder *intel_encoder;
  2988. struct intel_digital_port *intel_dig_port;
  2989. struct drm_connector *connector;
  2990. struct drm_connector_list_iter conn_iter;
  2991. drm_connector_list_iter_begin(dev, &conn_iter);
  2992. drm_for_each_connector_iter(connector, &conn_iter) {
  2993. if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
  2994. continue;
  2995. intel_encoder = intel_attached_encoder(connector);
  2996. if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
  2997. continue;
  2998. intel_dig_port = enc_to_dig_port(&intel_encoder->base);
  2999. if (!intel_dig_port->dp.can_mst)
  3000. continue;
  3001. seq_printf(m, "MST Source Port %c\n",
  3002. port_name(intel_dig_port->base.port));
  3003. drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
  3004. }
  3005. drm_connector_list_iter_end(&conn_iter);
  3006. return 0;
  3007. }
  3008. static ssize_t i915_displayport_test_active_write(struct file *file,
  3009. const char __user *ubuf,
  3010. size_t len, loff_t *offp)
  3011. {
  3012. char *input_buffer;
  3013. int status = 0;
  3014. struct drm_device *dev;
  3015. struct drm_connector *connector;
  3016. struct drm_connector_list_iter conn_iter;
  3017. struct intel_dp *intel_dp;
  3018. int val = 0;
  3019. dev = ((struct seq_file *)file->private_data)->private;
  3020. if (len == 0)
  3021. return 0;
  3022. input_buffer = memdup_user_nul(ubuf, len);
  3023. if (IS_ERR(input_buffer))
  3024. return PTR_ERR(input_buffer);
  3025. DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);
  3026. drm_connector_list_iter_begin(dev, &conn_iter);
  3027. drm_for_each_connector_iter(connector, &conn_iter) {
  3028. struct intel_encoder *encoder;
  3029. if (connector->connector_type !=
  3030. DRM_MODE_CONNECTOR_DisplayPort)
  3031. continue;
  3032. encoder = to_intel_encoder(connector->encoder);
  3033. if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
  3034. continue;
  3035. if (encoder && connector->status == connector_status_connected) {
  3036. intel_dp = enc_to_intel_dp(&encoder->base);
  3037. status = kstrtoint(input_buffer, 10, &val);
  3038. if (status < 0)
  3039. break;
  3040. DRM_DEBUG_DRIVER("Got %d for test active\n", val);
  3041. /* To prevent erroneous activation of the compliance
  3042. * testing code, only accept an actual value of 1 here
  3043. */
  3044. if (val == 1)
  3045. intel_dp->compliance.test_active = 1;
  3046. else
  3047. intel_dp->compliance.test_active = 0;
  3048. }
  3049. }
  3050. drm_connector_list_iter_end(&conn_iter);
  3051. kfree(input_buffer);
  3052. if (status < 0)
  3053. return status;
  3054. *offp += len;
  3055. return len;
  3056. }
  3057. static int i915_displayport_test_active_show(struct seq_file *m, void *data)
  3058. {
  3059. struct drm_i915_private *dev_priv = m->private;
  3060. struct drm_device *dev = &dev_priv->drm;
  3061. struct drm_connector *connector;
  3062. struct drm_connector_list_iter conn_iter;
  3063. struct intel_dp *intel_dp;
  3064. drm_connector_list_iter_begin(dev, &conn_iter);
  3065. drm_for_each_connector_iter(connector, &conn_iter) {
  3066. struct intel_encoder *encoder;
  3067. if (connector->connector_type !=
  3068. DRM_MODE_CONNECTOR_DisplayPort)
  3069. continue;
  3070. encoder = to_intel_encoder(connector->encoder);
  3071. if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
  3072. continue;
  3073. if (encoder && connector->status == connector_status_connected) {
  3074. intel_dp = enc_to_intel_dp(&encoder->base);
  3075. if (intel_dp->compliance.test_active)
  3076. seq_puts(m, "1");
  3077. else
  3078. seq_puts(m, "0");
  3079. } else
  3080. seq_puts(m, "0");
  3081. }
  3082. drm_connector_list_iter_end(&conn_iter);
  3083. return 0;
  3084. }
  3085. static int i915_displayport_test_active_open(struct inode *inode,
  3086. struct file *file)
  3087. {
  3088. return single_open(file, i915_displayport_test_active_show,
  3089. inode->i_private);
  3090. }
  3091. static const struct file_operations i915_displayport_test_active_fops = {
  3092. .owner = THIS_MODULE,
  3093. .open = i915_displayport_test_active_open,
  3094. .read = seq_read,
  3095. .llseek = seq_lseek,
  3096. .release = single_release,
  3097. .write = i915_displayport_test_active_write
  3098. };
  3099. static int i915_displayport_test_data_show(struct seq_file *m, void *data)
  3100. {
  3101. struct drm_i915_private *dev_priv = m->private;
  3102. struct drm_device *dev = &dev_priv->drm;
  3103. struct drm_connector *connector;
  3104. struct drm_connector_list_iter conn_iter;
  3105. struct intel_dp *intel_dp;
  3106. drm_connector_list_iter_begin(dev, &conn_iter);
  3107. drm_for_each_connector_iter(connector, &conn_iter) {
  3108. struct intel_encoder *encoder;
  3109. if (connector->connector_type !=
  3110. DRM_MODE_CONNECTOR_DisplayPort)
  3111. continue;
  3112. encoder = to_intel_encoder(connector->encoder);
  3113. if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
  3114. continue;
  3115. if (encoder && connector->status == connector_status_connected) {
  3116. intel_dp = enc_to_intel_dp(&encoder->base);
  3117. if (intel_dp->compliance.test_type ==
  3118. DP_TEST_LINK_EDID_READ)
  3119. seq_printf(m, "%lx",
  3120. intel_dp->compliance.test_data.edid);
  3121. else if (intel_dp->compliance.test_type ==
  3122. DP_TEST_LINK_VIDEO_PATTERN) {
  3123. seq_printf(m, "hdisplay: %d\n",
  3124. intel_dp->compliance.test_data.hdisplay);
  3125. seq_printf(m, "vdisplay: %d\n",
  3126. intel_dp->compliance.test_data.vdisplay);
  3127. seq_printf(m, "bpc: %u\n",
  3128. intel_dp->compliance.test_data.bpc);
  3129. }
  3130. } else
  3131. seq_puts(m, "0");
  3132. }
  3133. drm_connector_list_iter_end(&conn_iter);
  3134. return 0;
  3135. }
  3136. DEFINE_SHOW_ATTRIBUTE(i915_displayport_test_data);
  3137. static int i915_displayport_test_type_show(struct seq_file *m, void *data)
  3138. {
  3139. struct drm_i915_private *dev_priv = m->private;
  3140. struct drm_device *dev = &dev_priv->drm;
  3141. struct drm_connector *connector;
  3142. struct drm_connector_list_iter conn_iter;
  3143. struct intel_dp *intel_dp;
  3144. drm_connector_list_iter_begin(dev, &conn_iter);
  3145. drm_for_each_connector_iter(connector, &conn_iter) {
  3146. struct intel_encoder *encoder;
  3147. if (connector->connector_type !=
  3148. DRM_MODE_CONNECTOR_DisplayPort)
  3149. continue;
  3150. encoder = to_intel_encoder(connector->encoder);
  3151. if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
  3152. continue;
  3153. if (encoder && connector->status == connector_status_connected) {
  3154. intel_dp = enc_to_intel_dp(&encoder->base);
  3155. seq_printf(m, "%02lx", intel_dp->compliance.test_type);
  3156. } else
  3157. seq_puts(m, "0");
  3158. }
  3159. drm_connector_list_iter_end(&conn_iter);
  3160. return 0;
  3161. }
  3162. DEFINE_SHOW_ATTRIBUTE(i915_displayport_test_type);
  3163. static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
  3164. {
  3165. struct drm_i915_private *dev_priv = m->private;
  3166. struct drm_device *dev = &dev_priv->drm;
  3167. int level;
  3168. int num_levels;
  3169. if (IS_CHERRYVIEW(dev_priv))
  3170. num_levels = 3;
  3171. else if (IS_VALLEYVIEW(dev_priv))
  3172. num_levels = 1;
  3173. else if (IS_G4X(dev_priv))
  3174. num_levels = 3;
  3175. else
  3176. num_levels = ilk_wm_max_level(dev_priv) + 1;
  3177. drm_modeset_lock_all(dev);
  3178. for (level = 0; level < num_levels; level++) {
  3179. unsigned int latency = wm[level];
  3180. /*
  3181. * - WM1+ latency values in 0.5us units
  3182. * - latencies are in us on gen9/vlv/chv
  3183. */
  3184. if (INTEL_GEN(dev_priv) >= 9 ||
  3185. IS_VALLEYVIEW(dev_priv) ||
  3186. IS_CHERRYVIEW(dev_priv) ||
  3187. IS_G4X(dev_priv))
  3188. latency *= 10;
  3189. else if (level > 0)
  3190. latency *= 5;
  3191. seq_printf(m, "WM%d %u (%u.%u usec)\n",
  3192. level, wm[level], latency / 10, latency % 10);
  3193. }
  3194. drm_modeset_unlock_all(dev);
  3195. }
  3196. static int pri_wm_latency_show(struct seq_file *m, void *data)
  3197. {
  3198. struct drm_i915_private *dev_priv = m->private;
  3199. const uint16_t *latencies;
  3200. if (INTEL_GEN(dev_priv) >= 9)
  3201. latencies = dev_priv->wm.skl_latency;
  3202. else
  3203. latencies = dev_priv->wm.pri_latency;
  3204. wm_latency_show(m, latencies);
  3205. return 0;
  3206. }
  3207. static int spr_wm_latency_show(struct seq_file *m, void *data)
  3208. {
  3209. struct drm_i915_private *dev_priv = m->private;
  3210. const uint16_t *latencies;
  3211. if (INTEL_GEN(dev_priv) >= 9)
  3212. latencies = dev_priv->wm.skl_latency;
  3213. else
  3214. latencies = dev_priv->wm.spr_latency;
  3215. wm_latency_show(m, latencies);
  3216. return 0;
  3217. }
  3218. static int cur_wm_latency_show(struct seq_file *m, void *data)
  3219. {
  3220. struct drm_i915_private *dev_priv = m->private;
  3221. const uint16_t *latencies;
  3222. if (INTEL_GEN(dev_priv) >= 9)
  3223. latencies = dev_priv->wm.skl_latency;
  3224. else
  3225. latencies = dev_priv->wm.cur_latency;
  3226. wm_latency_show(m, latencies);
  3227. return 0;
  3228. }
  3229. static int pri_wm_latency_open(struct inode *inode, struct file *file)
  3230. {
  3231. struct drm_i915_private *dev_priv = inode->i_private;
  3232. if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
  3233. return -ENODEV;
  3234. return single_open(file, pri_wm_latency_show, dev_priv);
  3235. }
  3236. static int spr_wm_latency_open(struct inode *inode, struct file *file)
  3237. {
  3238. struct drm_i915_private *dev_priv = inode->i_private;
  3239. if (HAS_GMCH_DISPLAY(dev_priv))
  3240. return -ENODEV;
  3241. return single_open(file, spr_wm_latency_show, dev_priv);
  3242. }
  3243. static int cur_wm_latency_open(struct inode *inode, struct file *file)
  3244. {
  3245. struct drm_i915_private *dev_priv = inode->i_private;
  3246. if (HAS_GMCH_DISPLAY(dev_priv))
  3247. return -ENODEV;
  3248. return single_open(file, cur_wm_latency_show, dev_priv);
  3249. }
  3250. static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
  3251. size_t len, loff_t *offp, uint16_t wm[8])
  3252. {
  3253. struct seq_file *m = file->private_data;
  3254. struct drm_i915_private *dev_priv = m->private;
  3255. struct drm_device *dev = &dev_priv->drm;
  3256. uint16_t new[8] = { 0 };
  3257. int num_levels;
  3258. int level;
  3259. int ret;
  3260. char tmp[32];
  3261. if (IS_CHERRYVIEW(dev_priv))
  3262. num_levels = 3;
  3263. else if (IS_VALLEYVIEW(dev_priv))
  3264. num_levels = 1;
  3265. else if (IS_G4X(dev_priv))
  3266. num_levels = 3;
  3267. else
  3268. num_levels = ilk_wm_max_level(dev_priv) + 1;
  3269. if (len >= sizeof(tmp))
  3270. return -EINVAL;
  3271. if (copy_from_user(tmp, ubuf, len))
  3272. return -EFAULT;
  3273. tmp[len] = '\0';
  3274. ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
  3275. &new[0], &new[1], &new[2], &new[3],
  3276. &new[4], &new[5], &new[6], &new[7]);
  3277. if (ret != num_levels)
  3278. return -EINVAL;
  3279. drm_modeset_lock_all(dev);
  3280. for (level = 0; level < num_levels; level++)
  3281. wm[level] = new[level];
  3282. drm_modeset_unlock_all(dev);
  3283. return len;
  3284. }
  3285. static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
  3286. size_t len, loff_t *offp)
  3287. {
  3288. struct seq_file *m = file->private_data;
  3289. struct drm_i915_private *dev_priv = m->private;
  3290. uint16_t *latencies;
  3291. if (INTEL_GEN(dev_priv) >= 9)
  3292. latencies = dev_priv->wm.skl_latency;
  3293. else
  3294. latencies = dev_priv->wm.pri_latency;
  3295. return wm_latency_write(file, ubuf, len, offp, latencies);
  3296. }
  3297. static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
  3298. size_t len, loff_t *offp)
  3299. {
  3300. struct seq_file *m = file->private_data;
  3301. struct drm_i915_private *dev_priv = m->private;
  3302. uint16_t *latencies;
  3303. if (INTEL_GEN(dev_priv) >= 9)
  3304. latencies = dev_priv->wm.skl_latency;
  3305. else
  3306. latencies = dev_priv->wm.spr_latency;
  3307. return wm_latency_write(file, ubuf, len, offp, latencies);
  3308. }
  3309. static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
  3310. size_t len, loff_t *offp)
  3311. {
  3312. struct seq_file *m = file->private_data;
  3313. struct drm_i915_private *dev_priv = m->private;
  3314. uint16_t *latencies;
  3315. if (INTEL_GEN(dev_priv) >= 9)
  3316. latencies = dev_priv->wm.skl_latency;
  3317. else
  3318. latencies = dev_priv->wm.cur_latency;
  3319. return wm_latency_write(file, ubuf, len, offp, latencies);
  3320. }
  3321. static const struct file_operations i915_pri_wm_latency_fops = {
  3322. .owner = THIS_MODULE,
  3323. .open = pri_wm_latency_open,
  3324. .read = seq_read,
  3325. .llseek = seq_lseek,
  3326. .release = single_release,
  3327. .write = pri_wm_latency_write
  3328. };
  3329. static const struct file_operations i915_spr_wm_latency_fops = {
  3330. .owner = THIS_MODULE,
  3331. .open = spr_wm_latency_open,
  3332. .read = seq_read,
  3333. .llseek = seq_lseek,
  3334. .release = single_release,
  3335. .write = spr_wm_latency_write
  3336. };
  3337. static const struct file_operations i915_cur_wm_latency_fops = {
  3338. .owner = THIS_MODULE,
  3339. .open = cur_wm_latency_open,
  3340. .read = seq_read,
  3341. .llseek = seq_lseek,
  3342. .release = single_release,
  3343. .write = cur_wm_latency_write
  3344. };
  3345. static int
  3346. i915_wedged_get(void *data, u64 *val)
  3347. {
  3348. struct drm_i915_private *dev_priv = data;
  3349. *val = i915_terminally_wedged(&dev_priv->gpu_error);
  3350. return 0;
  3351. }
  3352. static int
  3353. i915_wedged_set(void *data, u64 val)
  3354. {
  3355. struct drm_i915_private *i915 = data;
  3356. struct intel_engine_cs *engine;
  3357. unsigned int tmp;
  3358. /*
  3359. * There is no safeguard against this debugfs entry colliding
  3360. * with the hangcheck calling same i915_handle_error() in
  3361. * parallel, causing an explosion. For now we assume that the
  3362. * test harness is responsible enough not to inject gpu hangs
  3363. * while it is writing to 'i915_wedged'
  3364. */
  3365. if (i915_reset_backoff(&i915->gpu_error))
  3366. return -EAGAIN;
  3367. for_each_engine_masked(engine, i915, val, tmp) {
  3368. engine->hangcheck.seqno = intel_engine_get_seqno(engine);
  3369. engine->hangcheck.stalled = true;
  3370. }
  3371. i915_handle_error(i915, val, I915_ERROR_CAPTURE,
  3372. "Manually set wedged engine mask = %llx", val);
  3373. wait_on_bit(&i915->gpu_error.flags,
  3374. I915_RESET_HANDOFF,
  3375. TASK_UNINTERRUPTIBLE);
  3376. return 0;
  3377. }
  3378. DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
  3379. i915_wedged_get, i915_wedged_set,
  3380. "%llu\n");
  3381. static int
  3382. fault_irq_set(struct drm_i915_private *i915,
  3383. unsigned long *irq,
  3384. unsigned long val)
  3385. {
  3386. int err;
  3387. err = mutex_lock_interruptible(&i915->drm.struct_mutex);
  3388. if (err)
  3389. return err;
  3390. err = i915_gem_wait_for_idle(i915,
  3391. I915_WAIT_LOCKED |
  3392. I915_WAIT_INTERRUPTIBLE);
  3393. if (err)
  3394. goto err_unlock;
  3395. *irq = val;
  3396. mutex_unlock(&i915->drm.struct_mutex);
  3397. /* Flush idle worker to disarm irq */
  3398. drain_delayed_work(&i915->gt.idle_work);
  3399. return 0;
  3400. err_unlock:
  3401. mutex_unlock(&i915->drm.struct_mutex);
  3402. return err;
  3403. }
  3404. static int
  3405. i915_ring_missed_irq_get(void *data, u64 *val)
  3406. {
  3407. struct drm_i915_private *dev_priv = data;
  3408. *val = dev_priv->gpu_error.missed_irq_rings;
  3409. return 0;
  3410. }
  3411. static int
  3412. i915_ring_missed_irq_set(void *data, u64 val)
  3413. {
  3414. struct drm_i915_private *i915 = data;
  3415. return fault_irq_set(i915, &i915->gpu_error.missed_irq_rings, val);
  3416. }
  3417. DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
  3418. i915_ring_missed_irq_get, i915_ring_missed_irq_set,
  3419. "0x%08llx\n");
  3420. static int
  3421. i915_ring_test_irq_get(void *data, u64 *val)
  3422. {
  3423. struct drm_i915_private *dev_priv = data;
  3424. *val = dev_priv->gpu_error.test_irq_rings;
  3425. return 0;
  3426. }
  3427. static int
  3428. i915_ring_test_irq_set(void *data, u64 val)
  3429. {
  3430. struct drm_i915_private *i915 = data;
  3431. val &= INTEL_INFO(i915)->ring_mask;
  3432. DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
  3433. return fault_irq_set(i915, &i915->gpu_error.test_irq_rings, val);
  3434. }
  3435. DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
  3436. i915_ring_test_irq_get, i915_ring_test_irq_set,
  3437. "0x%08llx\n");
  3438. #define DROP_UNBOUND BIT(0)
  3439. #define DROP_BOUND BIT(1)
  3440. #define DROP_RETIRE BIT(2)
  3441. #define DROP_ACTIVE BIT(3)
  3442. #define DROP_FREED BIT(4)
  3443. #define DROP_SHRINK_ALL BIT(5)
  3444. #define DROP_IDLE BIT(6)
  3445. #define DROP_ALL (DROP_UNBOUND | \
  3446. DROP_BOUND | \
  3447. DROP_RETIRE | \
  3448. DROP_ACTIVE | \
  3449. DROP_FREED | \
  3450. DROP_SHRINK_ALL |\
  3451. DROP_IDLE)
  3452. static int
  3453. i915_drop_caches_get(void *data, u64 *val)
  3454. {
  3455. *val = DROP_ALL;
  3456. return 0;
  3457. }
  3458. static int
  3459. i915_drop_caches_set(void *data, u64 val)
  3460. {
  3461. struct drm_i915_private *dev_priv = data;
  3462. struct drm_device *dev = &dev_priv->drm;
  3463. int ret = 0;
  3464. DRM_DEBUG("Dropping caches: 0x%08llx [0x%08llx]\n",
  3465. val, val & DROP_ALL);
  3466. /* No need to check and wait for gpu resets, only libdrm auto-restarts
  3467. * on ioctls on -EAGAIN. */
  3468. if (val & (DROP_ACTIVE | DROP_RETIRE)) {
  3469. ret = mutex_lock_interruptible(&dev->struct_mutex);
  3470. if (ret)
  3471. return ret;
  3472. if (val & DROP_ACTIVE)
  3473. ret = i915_gem_wait_for_idle(dev_priv,
  3474. I915_WAIT_INTERRUPTIBLE |
  3475. I915_WAIT_LOCKED);
  3476. if (val & DROP_RETIRE)
  3477. i915_retire_requests(dev_priv);
  3478. mutex_unlock(&dev->struct_mutex);
  3479. }
  3480. fs_reclaim_acquire(GFP_KERNEL);
  3481. if (val & DROP_BOUND)
  3482. i915_gem_shrink(dev_priv, LONG_MAX, NULL, I915_SHRINK_BOUND);
  3483. if (val & DROP_UNBOUND)
  3484. i915_gem_shrink(dev_priv, LONG_MAX, NULL, I915_SHRINK_UNBOUND);
  3485. if (val & DROP_SHRINK_ALL)
  3486. i915_gem_shrink_all(dev_priv);
  3487. fs_reclaim_release(GFP_KERNEL);
  3488. if (val & DROP_IDLE)
  3489. drain_delayed_work(&dev_priv->gt.idle_work);
  3490. if (val & DROP_FREED)
  3491. i915_gem_drain_freed_objects(dev_priv);
  3492. return ret;
  3493. }
  3494. DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
  3495. i915_drop_caches_get, i915_drop_caches_set,
  3496. "0x%08llx\n");
  3497. static int
  3498. i915_cache_sharing_get(void *data, u64 *val)
  3499. {
  3500. struct drm_i915_private *dev_priv = data;
  3501. u32 snpcr;
  3502. if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
  3503. return -ENODEV;
  3504. intel_runtime_pm_get(dev_priv);
  3505. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  3506. intel_runtime_pm_put(dev_priv);
  3507. *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
  3508. return 0;
  3509. }
  3510. static int
  3511. i915_cache_sharing_set(void *data, u64 val)
  3512. {
  3513. struct drm_i915_private *dev_priv = data;
  3514. u32 snpcr;
  3515. if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
  3516. return -ENODEV;
  3517. if (val > 3)
  3518. return -EINVAL;
  3519. intel_runtime_pm_get(dev_priv);
  3520. DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
  3521. /* Update the cache sharing policy here as well */
  3522. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  3523. snpcr &= ~GEN6_MBC_SNPCR_MASK;
  3524. snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
  3525. I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
  3526. intel_runtime_pm_put(dev_priv);
  3527. return 0;
  3528. }
  3529. DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
  3530. i915_cache_sharing_get, i915_cache_sharing_set,
  3531. "%llu\n");
  3532. static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
  3533. struct sseu_dev_info *sseu)
  3534. {
  3535. #define SS_MAX 2
  3536. const int ss_max = SS_MAX;
  3537. u32 sig1[SS_MAX], sig2[SS_MAX];
  3538. int ss;
  3539. sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
  3540. sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
  3541. sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
  3542. sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);
  3543. for (ss = 0; ss < ss_max; ss++) {
  3544. unsigned int eu_cnt;
  3545. if (sig1[ss] & CHV_SS_PG_ENABLE)
  3546. /* skip disabled subslice */
  3547. continue;
  3548. sseu->slice_mask = BIT(0);
  3549. sseu->subslice_mask[0] |= BIT(ss);
  3550. eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
  3551. ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
  3552. ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
  3553. ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
  3554. sseu->eu_total += eu_cnt;
  3555. sseu->eu_per_subslice = max_t(unsigned int,
  3556. sseu->eu_per_subslice, eu_cnt);
  3557. }
  3558. #undef SS_MAX
  3559. }
  3560. static void gen10_sseu_device_status(struct drm_i915_private *dev_priv,
  3561. struct sseu_dev_info *sseu)
  3562. {
  3563. #define SS_MAX 6
  3564. const struct intel_device_info *info = INTEL_INFO(dev_priv);
  3565. u32 s_reg[SS_MAX], eu_reg[2 * SS_MAX], eu_mask[2];
  3566. int s, ss;
  3567. for (s = 0; s < info->sseu.max_slices; s++) {
  3568. /*
  3569. * FIXME: Valid SS Mask respects the spec and read
  3570. * only valid bits for those registers, excluding reserverd
  3571. * although this seems wrong because it would leave many
  3572. * subslices without ACK.
  3573. */
  3574. s_reg[s] = I915_READ(GEN10_SLICE_PGCTL_ACK(s)) &
  3575. GEN10_PGCTL_VALID_SS_MASK(s);
  3576. eu_reg[2 * s] = I915_READ(GEN10_SS01_EU_PGCTL_ACK(s));
  3577. eu_reg[2 * s + 1] = I915_READ(GEN10_SS23_EU_PGCTL_ACK(s));
  3578. }
  3579. eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
  3580. GEN9_PGCTL_SSA_EU19_ACK |
  3581. GEN9_PGCTL_SSA_EU210_ACK |
  3582. GEN9_PGCTL_SSA_EU311_ACK;
  3583. eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
  3584. GEN9_PGCTL_SSB_EU19_ACK |
  3585. GEN9_PGCTL_SSB_EU210_ACK |
  3586. GEN9_PGCTL_SSB_EU311_ACK;
  3587. for (s = 0; s < info->sseu.max_slices; s++) {
  3588. if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
  3589. /* skip disabled slice */
  3590. continue;
  3591. sseu->slice_mask |= BIT(s);
  3592. sseu->subslice_mask[s] = info->sseu.subslice_mask[s];
  3593. for (ss = 0; ss < info->sseu.max_subslices; ss++) {
  3594. unsigned int eu_cnt;
  3595. if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
  3596. /* skip disabled subslice */
  3597. continue;
  3598. eu_cnt = 2 * hweight32(eu_reg[2 * s + ss / 2] &
  3599. eu_mask[ss % 2]);
  3600. sseu->eu_total += eu_cnt;
  3601. sseu->eu_per_subslice = max_t(unsigned int,
  3602. sseu->eu_per_subslice,
  3603. eu_cnt);
  3604. }
  3605. }
  3606. #undef SS_MAX
  3607. }
  3608. static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
  3609. struct sseu_dev_info *sseu)
  3610. {
  3611. #define SS_MAX 3
  3612. const struct intel_device_info *info = INTEL_INFO(dev_priv);
  3613. u32 s_reg[SS_MAX], eu_reg[2 * SS_MAX], eu_mask[2];
  3614. int s, ss;
  3615. for (s = 0; s < info->sseu.max_slices; s++) {
  3616. s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
  3617. eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
  3618. eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
  3619. }
  3620. eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
  3621. GEN9_PGCTL_SSA_EU19_ACK |
  3622. GEN9_PGCTL_SSA_EU210_ACK |
  3623. GEN9_PGCTL_SSA_EU311_ACK;
  3624. eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
  3625. GEN9_PGCTL_SSB_EU19_ACK |
  3626. GEN9_PGCTL_SSB_EU210_ACK |
  3627. GEN9_PGCTL_SSB_EU311_ACK;
  3628. for (s = 0; s < info->sseu.max_slices; s++) {
  3629. if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
  3630. /* skip disabled slice */
  3631. continue;
  3632. sseu->slice_mask |= BIT(s);
  3633. if (IS_GEN9_BC(dev_priv))
  3634. sseu->subslice_mask[s] =
  3635. INTEL_INFO(dev_priv)->sseu.subslice_mask[s];
  3636. for (ss = 0; ss < info->sseu.max_subslices; ss++) {
  3637. unsigned int eu_cnt;
  3638. if (IS_GEN9_LP(dev_priv)) {
  3639. if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
  3640. /* skip disabled subslice */
  3641. continue;
  3642. sseu->subslice_mask[s] |= BIT(ss);
  3643. }
  3644. eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
  3645. eu_mask[ss%2]);
  3646. sseu->eu_total += eu_cnt;
  3647. sseu->eu_per_subslice = max_t(unsigned int,
  3648. sseu->eu_per_subslice,
  3649. eu_cnt);
  3650. }
  3651. }
  3652. #undef SS_MAX
  3653. }
  3654. static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
  3655. struct sseu_dev_info *sseu)
  3656. {
  3657. u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
  3658. int s;
  3659. sseu->slice_mask = slice_info & GEN8_LSLICESTAT_MASK;
  3660. if (sseu->slice_mask) {
  3661. sseu->eu_per_subslice =
  3662. INTEL_INFO(dev_priv)->sseu.eu_per_subslice;
  3663. for (s = 0; s < fls(sseu->slice_mask); s++) {
  3664. sseu->subslice_mask[s] =
  3665. INTEL_INFO(dev_priv)->sseu.subslice_mask[s];
  3666. }
  3667. sseu->eu_total = sseu->eu_per_subslice *
  3668. sseu_subslice_total(sseu);
  3669. /* subtract fused off EU(s) from enabled slice(s) */
  3670. for (s = 0; s < fls(sseu->slice_mask); s++) {
  3671. u8 subslice_7eu =
  3672. INTEL_INFO(dev_priv)->sseu.subslice_7eu[s];
  3673. sseu->eu_total -= hweight8(subslice_7eu);
  3674. }
  3675. }
  3676. }
  3677. static void i915_print_sseu_info(struct seq_file *m, bool is_available_info,
  3678. const struct sseu_dev_info *sseu)
  3679. {
  3680. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  3681. const char *type = is_available_info ? "Available" : "Enabled";
  3682. int s;
  3683. seq_printf(m, " %s Slice Mask: %04x\n", type,
  3684. sseu->slice_mask);
  3685. seq_printf(m, " %s Slice Total: %u\n", type,
  3686. hweight8(sseu->slice_mask));
  3687. seq_printf(m, " %s Subslice Total: %u\n", type,
  3688. sseu_subslice_total(sseu));
  3689. for (s = 0; s < fls(sseu->slice_mask); s++) {
  3690. seq_printf(m, " %s Slice%i subslices: %u\n", type,
  3691. s, hweight8(sseu->subslice_mask[s]));
  3692. }
  3693. seq_printf(m, " %s EU Total: %u\n", type,
  3694. sseu->eu_total);
  3695. seq_printf(m, " %s EU Per Subslice: %u\n", type,
  3696. sseu->eu_per_subslice);
  3697. if (!is_available_info)
  3698. return;
  3699. seq_printf(m, " Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
  3700. if (HAS_POOLED_EU(dev_priv))
  3701. seq_printf(m, " Min EU in pool: %u\n", sseu->min_eu_in_pool);
  3702. seq_printf(m, " Has Slice Power Gating: %s\n",
  3703. yesno(sseu->has_slice_pg));
  3704. seq_printf(m, " Has Subslice Power Gating: %s\n",
  3705. yesno(sseu->has_subslice_pg));
  3706. seq_printf(m, " Has EU Power Gating: %s\n",
  3707. yesno(sseu->has_eu_pg));
  3708. }
  3709. static int i915_sseu_status(struct seq_file *m, void *unused)
  3710. {
  3711. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  3712. struct sseu_dev_info sseu;
  3713. if (INTEL_GEN(dev_priv) < 8)
  3714. return -ENODEV;
  3715. seq_puts(m, "SSEU Device Info\n");
  3716. i915_print_sseu_info(m, true, &INTEL_INFO(dev_priv)->sseu);
  3717. seq_puts(m, "SSEU Device Status\n");
  3718. memset(&sseu, 0, sizeof(sseu));
  3719. sseu.max_slices = INTEL_INFO(dev_priv)->sseu.max_slices;
  3720. sseu.max_subslices = INTEL_INFO(dev_priv)->sseu.max_subslices;
  3721. sseu.max_eus_per_subslice =
  3722. INTEL_INFO(dev_priv)->sseu.max_eus_per_subslice;
  3723. intel_runtime_pm_get(dev_priv);
  3724. if (IS_CHERRYVIEW(dev_priv)) {
  3725. cherryview_sseu_device_status(dev_priv, &sseu);
  3726. } else if (IS_BROADWELL(dev_priv)) {
  3727. broadwell_sseu_device_status(dev_priv, &sseu);
  3728. } else if (IS_GEN9(dev_priv)) {
  3729. gen9_sseu_device_status(dev_priv, &sseu);
  3730. } else if (INTEL_GEN(dev_priv) >= 10) {
  3731. gen10_sseu_device_status(dev_priv, &sseu);
  3732. }
  3733. intel_runtime_pm_put(dev_priv);
  3734. i915_print_sseu_info(m, false, &sseu);
  3735. return 0;
  3736. }
  3737. static int i915_forcewake_open(struct inode *inode, struct file *file)
  3738. {
  3739. struct drm_i915_private *i915 = inode->i_private;
  3740. if (INTEL_GEN(i915) < 6)
  3741. return 0;
  3742. intel_runtime_pm_get(i915);
  3743. intel_uncore_forcewake_user_get(i915);
  3744. return 0;
  3745. }
  3746. static int i915_forcewake_release(struct inode *inode, struct file *file)
  3747. {
  3748. struct drm_i915_private *i915 = inode->i_private;
  3749. if (INTEL_GEN(i915) < 6)
  3750. return 0;
  3751. intel_uncore_forcewake_user_put(i915);
  3752. intel_runtime_pm_put(i915);
  3753. return 0;
  3754. }
  3755. static const struct file_operations i915_forcewake_fops = {
  3756. .owner = THIS_MODULE,
  3757. .open = i915_forcewake_open,
  3758. .release = i915_forcewake_release,
  3759. };
  3760. static int i915_hpd_storm_ctl_show(struct seq_file *m, void *data)
  3761. {
  3762. struct drm_i915_private *dev_priv = m->private;
  3763. struct i915_hotplug *hotplug = &dev_priv->hotplug;
  3764. seq_printf(m, "Threshold: %d\n", hotplug->hpd_storm_threshold);
  3765. seq_printf(m, "Detected: %s\n",
  3766. yesno(delayed_work_pending(&hotplug->reenable_work)));
  3767. return 0;
  3768. }
  3769. static ssize_t i915_hpd_storm_ctl_write(struct file *file,
  3770. const char __user *ubuf, size_t len,
  3771. loff_t *offp)
  3772. {
  3773. struct seq_file *m = file->private_data;
  3774. struct drm_i915_private *dev_priv = m->private;
  3775. struct i915_hotplug *hotplug = &dev_priv->hotplug;
  3776. unsigned int new_threshold;
  3777. int i;
  3778. char *newline;
  3779. char tmp[16];
  3780. if (len >= sizeof(tmp))
  3781. return -EINVAL;
  3782. if (copy_from_user(tmp, ubuf, len))
  3783. return -EFAULT;
  3784. tmp[len] = '\0';
  3785. /* Strip newline, if any */
  3786. newline = strchr(tmp, '\n');
  3787. if (newline)
  3788. *newline = '\0';
  3789. if (strcmp(tmp, "reset") == 0)
  3790. new_threshold = HPD_STORM_DEFAULT_THRESHOLD;
  3791. else if (kstrtouint(tmp, 10, &new_threshold) != 0)
  3792. return -EINVAL;
  3793. if (new_threshold > 0)
  3794. DRM_DEBUG_KMS("Setting HPD storm detection threshold to %d\n",
  3795. new_threshold);
  3796. else
  3797. DRM_DEBUG_KMS("Disabling HPD storm detection\n");
  3798. spin_lock_irq(&dev_priv->irq_lock);
  3799. hotplug->hpd_storm_threshold = new_threshold;
  3800. /* Reset the HPD storm stats so we don't accidentally trigger a storm */
  3801. for_each_hpd_pin(i)
  3802. hotplug->stats[i].count = 0;
  3803. spin_unlock_irq(&dev_priv->irq_lock);
  3804. /* Re-enable hpd immediately if we were in an irq storm */
  3805. flush_delayed_work(&dev_priv->hotplug.reenable_work);
  3806. return len;
  3807. }
  3808. static int i915_hpd_storm_ctl_open(struct inode *inode, struct file *file)
  3809. {
  3810. return single_open(file, i915_hpd_storm_ctl_show, inode->i_private);
  3811. }
  3812. static const struct file_operations i915_hpd_storm_ctl_fops = {
  3813. .owner = THIS_MODULE,
  3814. .open = i915_hpd_storm_ctl_open,
  3815. .read = seq_read,
  3816. .llseek = seq_lseek,
  3817. .release = single_release,
  3818. .write = i915_hpd_storm_ctl_write
  3819. };
  3820. static int i915_drrs_ctl_set(void *data, u64 val)
  3821. {
  3822. struct drm_i915_private *dev_priv = data;
  3823. struct drm_device *dev = &dev_priv->drm;
  3824. struct intel_crtc *intel_crtc;
  3825. struct intel_encoder *encoder;
  3826. struct intel_dp *intel_dp;
  3827. if (INTEL_GEN(dev_priv) < 7)
  3828. return -ENODEV;
  3829. drm_modeset_lock_all(dev);
  3830. for_each_intel_crtc(dev, intel_crtc) {
  3831. if (!intel_crtc->base.state->active ||
  3832. !intel_crtc->config->has_drrs)
  3833. continue;
  3834. for_each_encoder_on_crtc(dev, &intel_crtc->base, encoder) {
  3835. if (encoder->type != INTEL_OUTPUT_EDP)
  3836. continue;
  3837. DRM_DEBUG_DRIVER("Manually %sabling DRRS. %llu\n",
  3838. val ? "en" : "dis", val);
  3839. intel_dp = enc_to_intel_dp(&encoder->base);
  3840. if (val)
  3841. intel_edp_drrs_enable(intel_dp,
  3842. intel_crtc->config);
  3843. else
  3844. intel_edp_drrs_disable(intel_dp,
  3845. intel_crtc->config);
  3846. }
  3847. }
  3848. drm_modeset_unlock_all(dev);
  3849. return 0;
  3850. }
  3851. DEFINE_SIMPLE_ATTRIBUTE(i915_drrs_ctl_fops, NULL, i915_drrs_ctl_set, "%llu\n");
  3852. static ssize_t
  3853. i915_fifo_underrun_reset_write(struct file *filp,
  3854. const char __user *ubuf,
  3855. size_t cnt, loff_t *ppos)
  3856. {
  3857. struct drm_i915_private *dev_priv = filp->private_data;
  3858. struct intel_crtc *intel_crtc;
  3859. struct drm_device *dev = &dev_priv->drm;
  3860. int ret;
  3861. bool reset;
  3862. ret = kstrtobool_from_user(ubuf, cnt, &reset);
  3863. if (ret)
  3864. return ret;
  3865. if (!reset)
  3866. return cnt;
  3867. for_each_intel_crtc(dev, intel_crtc) {
  3868. struct drm_crtc_commit *commit;
  3869. struct intel_crtc_state *crtc_state;
  3870. ret = drm_modeset_lock_single_interruptible(&intel_crtc->base.mutex);
  3871. if (ret)
  3872. return ret;
  3873. crtc_state = to_intel_crtc_state(intel_crtc->base.state);
  3874. commit = crtc_state->base.commit;
  3875. if (commit) {
  3876. ret = wait_for_completion_interruptible(&commit->hw_done);
  3877. if (!ret)
  3878. ret = wait_for_completion_interruptible(&commit->flip_done);
  3879. }
  3880. if (!ret && crtc_state->base.active) {
  3881. DRM_DEBUG_KMS("Re-arming FIFO underruns on pipe %c\n",
  3882. pipe_name(intel_crtc->pipe));
  3883. intel_crtc_arm_fifo_underrun(intel_crtc, crtc_state);
  3884. }
  3885. drm_modeset_unlock(&intel_crtc->base.mutex);
  3886. if (ret)
  3887. return ret;
  3888. }
  3889. ret = intel_fbc_reset_underrun(dev_priv);
  3890. if (ret)
  3891. return ret;
  3892. return cnt;
  3893. }
  3894. static const struct file_operations i915_fifo_underrun_reset_ops = {
  3895. .owner = THIS_MODULE,
  3896. .open = simple_open,
  3897. .write = i915_fifo_underrun_reset_write,
  3898. .llseek = default_llseek,
  3899. };
  3900. static const struct drm_info_list i915_debugfs_list[] = {
  3901. {"i915_capabilities", i915_capabilities, 0},
  3902. {"i915_gem_objects", i915_gem_object_info, 0},
  3903. {"i915_gem_gtt", i915_gem_gtt_info, 0},
  3904. {"i915_gem_stolen", i915_gem_stolen_list_info },
  3905. {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
  3906. {"i915_gem_interrupt", i915_interrupt_info, 0},
  3907. {"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
  3908. {"i915_guc_info", i915_guc_info, 0},
  3909. {"i915_guc_load_status", i915_guc_load_status_info, 0},
  3910. {"i915_guc_log_dump", i915_guc_log_dump, 0},
  3911. {"i915_guc_load_err_log_dump", i915_guc_log_dump, 0, (void *)1},
  3912. {"i915_guc_stage_pool", i915_guc_stage_pool, 0},
  3913. {"i915_huc_load_status", i915_huc_load_status_info, 0},
  3914. {"i915_frequency_info", i915_frequency_info, 0},
  3915. {"i915_hangcheck_info", i915_hangcheck_info, 0},
  3916. {"i915_reset_info", i915_reset_info, 0},
  3917. {"i915_drpc_info", i915_drpc_info, 0},
  3918. {"i915_emon_status", i915_emon_status, 0},
  3919. {"i915_ring_freq_table", i915_ring_freq_table, 0},
  3920. {"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
  3921. {"i915_fbc_status", i915_fbc_status, 0},
  3922. {"i915_ips_status", i915_ips_status, 0},
  3923. {"i915_sr_status", i915_sr_status, 0},
  3924. {"i915_opregion", i915_opregion, 0},
  3925. {"i915_vbt", i915_vbt, 0},
  3926. {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
  3927. {"i915_context_status", i915_context_status, 0},
  3928. {"i915_forcewake_domains", i915_forcewake_domains, 0},
  3929. {"i915_swizzle_info", i915_swizzle_info, 0},
  3930. {"i915_ppgtt_info", i915_ppgtt_info, 0},
  3931. {"i915_llc", i915_llc, 0},
  3932. {"i915_edp_psr_status", i915_edp_psr_status, 0},
  3933. {"i915_sink_crc_eDP1", i915_sink_crc, 0},
  3934. {"i915_energy_uJ", i915_energy_uJ, 0},
  3935. {"i915_runtime_pm_status", i915_runtime_pm_status, 0},
  3936. {"i915_power_domain_info", i915_power_domain_info, 0},
  3937. {"i915_dmc_info", i915_dmc_info, 0},
  3938. {"i915_display_info", i915_display_info, 0},
  3939. {"i915_engine_info", i915_engine_info, 0},
  3940. {"i915_rcs_topology", i915_rcs_topology, 0},
  3941. {"i915_shrinker_info", i915_shrinker_info, 0},
  3942. {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
  3943. {"i915_dp_mst_info", i915_dp_mst_info, 0},
  3944. {"i915_wa_registers", i915_wa_registers, 0},
  3945. {"i915_ddb_info", i915_ddb_info, 0},
  3946. {"i915_sseu_status", i915_sseu_status, 0},
  3947. {"i915_drrs_status", i915_drrs_status, 0},
  3948. {"i915_rps_boost_info", i915_rps_boost_info, 0},
  3949. };
  3950. #define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
  3951. static const struct i915_debugfs_files {
  3952. const char *name;
  3953. const struct file_operations *fops;
  3954. } i915_debugfs_files[] = {
  3955. {"i915_wedged", &i915_wedged_fops},
  3956. {"i915_cache_sharing", &i915_cache_sharing_fops},
  3957. {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
  3958. {"i915_ring_test_irq", &i915_ring_test_irq_fops},
  3959. {"i915_gem_drop_caches", &i915_drop_caches_fops},
  3960. #if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
  3961. {"i915_error_state", &i915_error_state_fops},
  3962. {"i915_gpu_info", &i915_gpu_info_fops},
  3963. #endif
  3964. {"i915_fifo_underrun_reset", &i915_fifo_underrun_reset_ops},
  3965. {"i915_next_seqno", &i915_next_seqno_fops},
  3966. {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
  3967. {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
  3968. {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
  3969. {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
  3970. {"i915_fbc_false_color", &i915_fbc_false_color_fops},
  3971. {"i915_dp_test_data", &i915_displayport_test_data_fops},
  3972. {"i915_dp_test_type", &i915_displayport_test_type_fops},
  3973. {"i915_dp_test_active", &i915_displayport_test_active_fops},
  3974. {"i915_guc_log_level", &i915_guc_log_level_fops},
  3975. {"i915_guc_log_relay", &i915_guc_log_relay_fops},
  3976. {"i915_hpd_storm_ctl", &i915_hpd_storm_ctl_fops},
  3977. {"i915_ipc_status", &i915_ipc_status_fops},
  3978. {"i915_drrs_ctl", &i915_drrs_ctl_fops},
  3979. {"i915_edp_psr_debug", &i915_edp_psr_debug_fops}
  3980. };
  3981. int i915_debugfs_register(struct drm_i915_private *dev_priv)
  3982. {
  3983. struct drm_minor *minor = dev_priv->drm.primary;
  3984. struct dentry *ent;
  3985. int ret, i;
  3986. ent = debugfs_create_file("i915_forcewake_user", S_IRUSR,
  3987. minor->debugfs_root, to_i915(minor->dev),
  3988. &i915_forcewake_fops);
  3989. if (!ent)
  3990. return -ENOMEM;
  3991. ret = intel_pipe_crc_create(minor);
  3992. if (ret)
  3993. return ret;
  3994. for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
  3995. ent = debugfs_create_file(i915_debugfs_files[i].name,
  3996. S_IRUGO | S_IWUSR,
  3997. minor->debugfs_root,
  3998. to_i915(minor->dev),
  3999. i915_debugfs_files[i].fops);
  4000. if (!ent)
  4001. return -ENOMEM;
  4002. }
  4003. return drm_debugfs_create_files(i915_debugfs_list,
  4004. I915_DEBUGFS_ENTRIES,
  4005. minor->debugfs_root, minor);
  4006. }
  4007. struct dpcd_block {
  4008. /* DPCD dump start address. */
  4009. unsigned int offset;
  4010. /* DPCD dump end address, inclusive. If unset, .size will be used. */
  4011. unsigned int end;
  4012. /* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
  4013. size_t size;
  4014. /* Only valid for eDP. */
  4015. bool edp;
  4016. };
  4017. static const struct dpcd_block i915_dpcd_debug[] = {
  4018. { .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
  4019. { .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
  4020. { .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
  4021. { .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
  4022. { .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
  4023. { .offset = DP_SET_POWER },
  4024. { .offset = DP_EDP_DPCD_REV },
  4025. { .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
  4026. { .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
  4027. { .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
  4028. };
  4029. static int i915_dpcd_show(struct seq_file *m, void *data)
  4030. {
  4031. struct drm_connector *connector = m->private;
  4032. struct intel_dp *intel_dp =
  4033. enc_to_intel_dp(&intel_attached_encoder(connector)->base);
  4034. uint8_t buf[16];
  4035. ssize_t err;
  4036. int i;
  4037. if (connector->status != connector_status_connected)
  4038. return -ENODEV;
  4039. for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
  4040. const struct dpcd_block *b = &i915_dpcd_debug[i];
  4041. size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);
  4042. if (b->edp &&
  4043. connector->connector_type != DRM_MODE_CONNECTOR_eDP)
  4044. continue;
  4045. /* low tech for now */
  4046. if (WARN_ON(size > sizeof(buf)))
  4047. continue;
  4048. err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
  4049. if (err <= 0) {
  4050. DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
  4051. size, b->offset, err);
  4052. continue;
  4053. }
  4054. seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
  4055. }
  4056. return 0;
  4057. }
  4058. DEFINE_SHOW_ATTRIBUTE(i915_dpcd);
  4059. static int i915_panel_show(struct seq_file *m, void *data)
  4060. {
  4061. struct drm_connector *connector = m->private;
  4062. struct intel_dp *intel_dp =
  4063. enc_to_intel_dp(&intel_attached_encoder(connector)->base);
  4064. if (connector->status != connector_status_connected)
  4065. return -ENODEV;
  4066. seq_printf(m, "Panel power up delay: %d\n",
  4067. intel_dp->panel_power_up_delay);
  4068. seq_printf(m, "Panel power down delay: %d\n",
  4069. intel_dp->panel_power_down_delay);
  4070. seq_printf(m, "Backlight on delay: %d\n",
  4071. intel_dp->backlight_on_delay);
  4072. seq_printf(m, "Backlight off delay: %d\n",
  4073. intel_dp->backlight_off_delay);
  4074. return 0;
  4075. }
  4076. DEFINE_SHOW_ATTRIBUTE(i915_panel);
  4077. /**
  4078. * i915_debugfs_connector_add - add i915 specific connector debugfs files
  4079. * @connector: pointer to a registered drm_connector
  4080. *
  4081. * Cleanup will be done by drm_connector_unregister() through a call to
  4082. * drm_debugfs_connector_remove().
  4083. *
  4084. * Returns 0 on success, negative error codes on error.
  4085. */
  4086. int i915_debugfs_connector_add(struct drm_connector *connector)
  4087. {
  4088. struct dentry *root = connector->debugfs_entry;
  4089. /* The connector must have been registered beforehands. */
  4090. if (!root)
  4091. return -ENODEV;
  4092. if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
  4093. connector->connector_type == DRM_MODE_CONNECTOR_eDP)
  4094. debugfs_create_file("i915_dpcd", S_IRUGO, root,
  4095. connector, &i915_dpcd_fops);
  4096. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
  4097. debugfs_create_file("i915_panel_timings", S_IRUGO, root,
  4098. connector, &i915_panel_fops);
  4099. return 0;
  4100. }