gvt.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651
  1. /*
  2. * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. *
  23. * Authors:
  24. * Kevin Tian <kevin.tian@intel.com>
  25. * Eddie Dong <eddie.dong@intel.com>
  26. *
  27. * Contributors:
  28. * Niu Bing <bing.niu@intel.com>
  29. * Zhi Wang <zhi.a.wang@intel.com>
  30. *
  31. */
  32. #ifndef _GVT_H_
  33. #define _GVT_H_
  34. #include "debug.h"
  35. #include "hypercall.h"
  36. #include "mmio.h"
  37. #include "reg.h"
  38. #include "interrupt.h"
  39. #include "gtt.h"
  40. #include "display.h"
  41. #include "edid.h"
  42. #include "execlist.h"
  43. #include "scheduler.h"
  44. #include "sched_policy.h"
  45. #include "mmio_context.h"
  46. #include "cmd_parser.h"
  47. #include "fb_decoder.h"
  48. #include "dmabuf.h"
  49. #include "page_track.h"
  50. #define GVT_MAX_VGPU 8
  51. enum {
  52. INTEL_GVT_HYPERVISOR_XEN = 0,
  53. INTEL_GVT_HYPERVISOR_KVM,
  54. };
  55. struct intel_gvt_host {
  56. bool initialized;
  57. int hypervisor_type;
  58. struct intel_gvt_mpt *mpt;
  59. };
  60. extern struct intel_gvt_host intel_gvt_host;
  61. /* Describe per-platform limitations. */
  62. struct intel_gvt_device_info {
  63. u32 max_support_vgpus;
  64. u32 cfg_space_size;
  65. u32 mmio_size;
  66. u32 mmio_bar;
  67. unsigned long msi_cap_offset;
  68. u32 gtt_start_offset;
  69. u32 gtt_entry_size;
  70. u32 gtt_entry_size_shift;
  71. int gmadr_bytes_in_cmd;
  72. u32 max_surface_size;
  73. };
  74. /* GM resources owned by a vGPU */
  75. struct intel_vgpu_gm {
  76. u64 aperture_sz;
  77. u64 hidden_sz;
  78. struct drm_mm_node low_gm_node;
  79. struct drm_mm_node high_gm_node;
  80. };
  81. #define INTEL_GVT_MAX_NUM_FENCES 32
  82. /* Fences owned by a vGPU */
  83. struct intel_vgpu_fence {
  84. struct drm_i915_fence_reg *regs[INTEL_GVT_MAX_NUM_FENCES];
  85. u32 base;
  86. u32 size;
  87. };
  88. struct intel_vgpu_mmio {
  89. void *vreg;
  90. void *sreg;
  91. };
  92. #define INTEL_GVT_MAX_BAR_NUM 4
  93. struct intel_vgpu_pci_bar {
  94. u64 size;
  95. bool tracked;
  96. };
  97. struct intel_vgpu_cfg_space {
  98. unsigned char virtual_cfg_space[PCI_CFG_SPACE_EXP_SIZE];
  99. struct intel_vgpu_pci_bar bar[INTEL_GVT_MAX_BAR_NUM];
  100. };
  101. #define vgpu_cfg_space(vgpu) ((vgpu)->cfg_space.virtual_cfg_space)
  102. #define INTEL_GVT_MAX_PIPE 4
  103. struct intel_vgpu_irq {
  104. bool irq_warn_once[INTEL_GVT_EVENT_MAX];
  105. DECLARE_BITMAP(flip_done_event[INTEL_GVT_MAX_PIPE],
  106. INTEL_GVT_EVENT_MAX);
  107. };
  108. struct intel_vgpu_opregion {
  109. bool mapped;
  110. void *va;
  111. u32 gfn[INTEL_GVT_OPREGION_PAGES];
  112. };
  113. #define vgpu_opregion(vgpu) (&(vgpu->opregion))
  114. struct intel_vgpu_display {
  115. struct intel_vgpu_i2c_edid i2c_edid;
  116. struct intel_vgpu_port ports[I915_MAX_PORTS];
  117. struct intel_vgpu_sbi sbi;
  118. };
  119. struct vgpu_sched_ctl {
  120. int weight;
  121. };
  122. enum {
  123. INTEL_VGPU_EXECLIST_SUBMISSION = 1,
  124. INTEL_VGPU_GUC_SUBMISSION,
  125. };
  126. struct intel_vgpu_submission_ops {
  127. const char *name;
  128. int (*init)(struct intel_vgpu *vgpu, unsigned long engine_mask);
  129. void (*clean)(struct intel_vgpu *vgpu, unsigned long engine_mask);
  130. void (*reset)(struct intel_vgpu *vgpu, unsigned long engine_mask);
  131. };
  132. struct intel_vgpu_submission {
  133. struct intel_vgpu_execlist execlist[I915_NUM_ENGINES];
  134. struct list_head workload_q_head[I915_NUM_ENGINES];
  135. struct kmem_cache *workloads;
  136. atomic_t running_workload_num;
  137. struct i915_gem_context *shadow_ctx;
  138. DECLARE_BITMAP(shadow_ctx_desc_updated, I915_NUM_ENGINES);
  139. DECLARE_BITMAP(tlb_handle_pending, I915_NUM_ENGINES);
  140. void *ring_scan_buffer[I915_NUM_ENGINES];
  141. int ring_scan_buffer_size[I915_NUM_ENGINES];
  142. const struct intel_vgpu_submission_ops *ops;
  143. int virtual_submission_interface;
  144. bool active;
  145. };
  146. struct intel_vgpu {
  147. struct intel_gvt *gvt;
  148. int id;
  149. unsigned long handle; /* vGPU handle used by hypervisor MPT modules */
  150. bool active;
  151. bool pv_notified;
  152. bool failsafe;
  153. unsigned int resetting_eng;
  154. void *sched_data;
  155. struct vgpu_sched_ctl sched_ctl;
  156. struct intel_vgpu_fence fence;
  157. struct intel_vgpu_gm gm;
  158. struct intel_vgpu_cfg_space cfg_space;
  159. struct intel_vgpu_mmio mmio;
  160. struct intel_vgpu_irq irq;
  161. struct intel_vgpu_gtt gtt;
  162. struct intel_vgpu_opregion opregion;
  163. struct intel_vgpu_display display;
  164. struct intel_vgpu_submission submission;
  165. struct radix_tree_root page_track_tree;
  166. u32 hws_pga[I915_NUM_ENGINES];
  167. struct dentry *debugfs;
  168. #if IS_ENABLED(CONFIG_DRM_I915_GVT_KVMGT)
  169. struct {
  170. struct mdev_device *mdev;
  171. struct vfio_region *region;
  172. int num_regions;
  173. struct eventfd_ctx *intx_trigger;
  174. struct eventfd_ctx *msi_trigger;
  175. /*
  176. * Two caches are used to avoid mapping duplicated pages (eg.
  177. * scratch pages). This help to reduce dma setup overhead.
  178. */
  179. struct rb_root gfn_cache;
  180. struct rb_root dma_addr_cache;
  181. unsigned long nr_cache_entries;
  182. struct mutex cache_lock;
  183. struct notifier_block iommu_notifier;
  184. struct notifier_block group_notifier;
  185. struct kvm *kvm;
  186. struct work_struct release_work;
  187. atomic_t released;
  188. struct vfio_device *vfio_device;
  189. } vdev;
  190. #endif
  191. struct list_head dmabuf_obj_list_head;
  192. struct mutex dmabuf_lock;
  193. struct idr object_idr;
  194. struct completion vblank_done;
  195. u32 scan_nonprivbb;
  196. };
  197. /* validating GM healthy status*/
  198. #define vgpu_is_vm_unhealthy(ret_val) \
  199. (((ret_val) == -EBADRQC) || ((ret_val) == -EFAULT))
  200. struct intel_gvt_gm {
  201. unsigned long vgpu_allocated_low_gm_size;
  202. unsigned long vgpu_allocated_high_gm_size;
  203. };
  204. struct intel_gvt_fence {
  205. unsigned long vgpu_allocated_fence_num;
  206. };
  207. /* Special MMIO blocks. */
  208. struct gvt_mmio_block {
  209. unsigned int device;
  210. i915_reg_t offset;
  211. unsigned int size;
  212. gvt_mmio_func read;
  213. gvt_mmio_func write;
  214. };
  215. #define INTEL_GVT_MMIO_HASH_BITS 11
  216. struct intel_gvt_mmio {
  217. u8 *mmio_attribute;
  218. /* Register contains RO bits */
  219. #define F_RO (1 << 0)
  220. /* Register contains graphics address */
  221. #define F_GMADR (1 << 1)
  222. /* Mode mask registers with high 16 bits as the mask bits */
  223. #define F_MODE_MASK (1 << 2)
  224. /* This reg can be accessed by GPU commands */
  225. #define F_CMD_ACCESS (1 << 3)
  226. /* This reg has been accessed by a VM */
  227. #define F_ACCESSED (1 << 4)
  228. /* This reg has been accessed through GPU commands */
  229. #define F_CMD_ACCESSED (1 << 5)
  230. /* This reg could be accessed by unaligned address */
  231. #define F_UNALIGN (1 << 6)
  232. struct gvt_mmio_block *mmio_block;
  233. unsigned int num_mmio_block;
  234. DECLARE_HASHTABLE(mmio_info_table, INTEL_GVT_MMIO_HASH_BITS);
  235. unsigned long num_tracked_mmio;
  236. };
  237. struct intel_gvt_firmware {
  238. void *cfg_space;
  239. void *mmio;
  240. bool firmware_loaded;
  241. };
  242. #define NR_MAX_INTEL_VGPU_TYPES 20
  243. struct intel_vgpu_type {
  244. char name[16];
  245. unsigned int avail_instance;
  246. unsigned int low_gm_size;
  247. unsigned int high_gm_size;
  248. unsigned int fence;
  249. unsigned int weight;
  250. enum intel_vgpu_edid resolution;
  251. };
  252. struct intel_gvt {
  253. struct mutex lock;
  254. struct drm_i915_private *dev_priv;
  255. struct idr vgpu_idr; /* vGPU IDR pool */
  256. struct intel_gvt_device_info device_info;
  257. struct intel_gvt_gm gm;
  258. struct intel_gvt_fence fence;
  259. struct intel_gvt_mmio mmio;
  260. struct intel_gvt_firmware firmware;
  261. struct intel_gvt_irq irq;
  262. struct intel_gvt_gtt gtt;
  263. struct intel_gvt_workload_scheduler scheduler;
  264. struct notifier_block shadow_ctx_notifier_block[I915_NUM_ENGINES];
  265. DECLARE_HASHTABLE(cmd_table, GVT_CMD_HASH_BITS);
  266. struct intel_vgpu_type *types;
  267. unsigned int num_types;
  268. struct intel_vgpu *idle_vgpu;
  269. struct task_struct *service_thread;
  270. wait_queue_head_t service_thread_wq;
  271. unsigned long service_request;
  272. struct {
  273. struct engine_mmio *mmio;
  274. int ctx_mmio_count[I915_NUM_ENGINES];
  275. } engine_mmio_list;
  276. struct dentry *debugfs_root;
  277. };
  278. static inline struct intel_gvt *to_gvt(struct drm_i915_private *i915)
  279. {
  280. return i915->gvt;
  281. }
  282. enum {
  283. INTEL_GVT_REQUEST_EMULATE_VBLANK = 0,
  284. /* Scheduling trigger by timer */
  285. INTEL_GVT_REQUEST_SCHED = 1,
  286. /* Scheduling trigger by event */
  287. INTEL_GVT_REQUEST_EVENT_SCHED = 2,
  288. };
  289. static inline void intel_gvt_request_service(struct intel_gvt *gvt,
  290. int service)
  291. {
  292. set_bit(service, (void *)&gvt->service_request);
  293. wake_up(&gvt->service_thread_wq);
  294. }
  295. void intel_gvt_free_firmware(struct intel_gvt *gvt);
  296. int intel_gvt_load_firmware(struct intel_gvt *gvt);
  297. /* Aperture/GM space definitions for GVT device */
  298. #define MB_TO_BYTES(mb) ((mb) << 20ULL)
  299. #define BYTES_TO_MB(b) ((b) >> 20ULL)
  300. #define HOST_LOW_GM_SIZE MB_TO_BYTES(128)
  301. #define HOST_HIGH_GM_SIZE MB_TO_BYTES(384)
  302. #define HOST_FENCE 4
  303. /* Aperture/GM space definitions for GVT device */
  304. #define gvt_aperture_sz(gvt) (gvt->dev_priv->ggtt.mappable_end)
  305. #define gvt_aperture_pa_base(gvt) (gvt->dev_priv->ggtt.gmadr.start)
  306. #define gvt_ggtt_gm_sz(gvt) (gvt->dev_priv->ggtt.base.total)
  307. #define gvt_ggtt_sz(gvt) \
  308. ((gvt->dev_priv->ggtt.base.total >> PAGE_SHIFT) << 3)
  309. #define gvt_hidden_sz(gvt) (gvt_ggtt_gm_sz(gvt) - gvt_aperture_sz(gvt))
  310. #define gvt_aperture_gmadr_base(gvt) (0)
  311. #define gvt_aperture_gmadr_end(gvt) (gvt_aperture_gmadr_base(gvt) \
  312. + gvt_aperture_sz(gvt) - 1)
  313. #define gvt_hidden_gmadr_base(gvt) (gvt_aperture_gmadr_base(gvt) \
  314. + gvt_aperture_sz(gvt))
  315. #define gvt_hidden_gmadr_end(gvt) (gvt_hidden_gmadr_base(gvt) \
  316. + gvt_hidden_sz(gvt) - 1)
  317. #define gvt_fence_sz(gvt) (gvt->dev_priv->num_fence_regs)
  318. /* Aperture/GM space definitions for vGPU */
  319. #define vgpu_aperture_offset(vgpu) ((vgpu)->gm.low_gm_node.start)
  320. #define vgpu_hidden_offset(vgpu) ((vgpu)->gm.high_gm_node.start)
  321. #define vgpu_aperture_sz(vgpu) ((vgpu)->gm.aperture_sz)
  322. #define vgpu_hidden_sz(vgpu) ((vgpu)->gm.hidden_sz)
  323. #define vgpu_aperture_pa_base(vgpu) \
  324. (gvt_aperture_pa_base(vgpu->gvt) + vgpu_aperture_offset(vgpu))
  325. #define vgpu_ggtt_gm_sz(vgpu) ((vgpu)->gm.aperture_sz + (vgpu)->gm.hidden_sz)
  326. #define vgpu_aperture_pa_end(vgpu) \
  327. (vgpu_aperture_pa_base(vgpu) + vgpu_aperture_sz(vgpu) - 1)
  328. #define vgpu_aperture_gmadr_base(vgpu) (vgpu_aperture_offset(vgpu))
  329. #define vgpu_aperture_gmadr_end(vgpu) \
  330. (vgpu_aperture_gmadr_base(vgpu) + vgpu_aperture_sz(vgpu) - 1)
  331. #define vgpu_hidden_gmadr_base(vgpu) (vgpu_hidden_offset(vgpu))
  332. #define vgpu_hidden_gmadr_end(vgpu) \
  333. (vgpu_hidden_gmadr_base(vgpu) + vgpu_hidden_sz(vgpu) - 1)
  334. #define vgpu_fence_base(vgpu) (vgpu->fence.base)
  335. #define vgpu_fence_sz(vgpu) (vgpu->fence.size)
  336. struct intel_vgpu_creation_params {
  337. __u64 handle;
  338. __u64 low_gm_sz; /* in MB */
  339. __u64 high_gm_sz; /* in MB */
  340. __u64 fence_sz;
  341. __u64 resolution;
  342. __s32 primary;
  343. __u64 vgpu_id;
  344. __u32 weight;
  345. };
  346. int intel_vgpu_alloc_resource(struct intel_vgpu *vgpu,
  347. struct intel_vgpu_creation_params *param);
  348. void intel_vgpu_reset_resource(struct intel_vgpu *vgpu);
  349. void intel_vgpu_free_resource(struct intel_vgpu *vgpu);
  350. void intel_vgpu_write_fence(struct intel_vgpu *vgpu,
  351. u32 fence, u64 value);
  352. /* Macros for easily accessing vGPU virtual/shadow register.
  353. Explicitly seperate use for typed MMIO reg or real offset.*/
  354. #define vgpu_vreg_t(vgpu, reg) \
  355. (*(u32 *)(vgpu->mmio.vreg + i915_mmio_reg_offset(reg)))
  356. #define vgpu_vreg(vgpu, offset) \
  357. (*(u32 *)(vgpu->mmio.vreg + (offset)))
  358. #define vgpu_vreg64_t(vgpu, reg) \
  359. (*(u64 *)(vgpu->mmio.vreg + i915_mmio_reg_offset(reg)))
  360. #define vgpu_vreg64(vgpu, offset) \
  361. (*(u64 *)(vgpu->mmio.vreg + (offset)))
  362. #define vgpu_sreg_t(vgpu, reg) \
  363. (*(u32 *)(vgpu->mmio.sreg + i915_mmio_reg_offset(reg)))
  364. #define vgpu_sreg(vgpu, offset) \
  365. (*(u32 *)(vgpu->mmio.sreg + (offset)))
  366. #define for_each_active_vgpu(gvt, vgpu, id) \
  367. idr_for_each_entry((&(gvt)->vgpu_idr), (vgpu), (id)) \
  368. for_each_if(vgpu->active)
  369. static inline void intel_vgpu_write_pci_bar(struct intel_vgpu *vgpu,
  370. u32 offset, u32 val, bool low)
  371. {
  372. u32 *pval;
  373. /* BAR offset should be 32 bits algiend */
  374. offset = rounddown(offset, 4);
  375. pval = (u32 *)(vgpu_cfg_space(vgpu) + offset);
  376. if (low) {
  377. /*
  378. * only update bit 31 - bit 4,
  379. * leave the bit 3 - bit 0 unchanged.
  380. */
  381. *pval = (val & GENMASK(31, 4)) | (*pval & GENMASK(3, 0));
  382. } else {
  383. *pval = val;
  384. }
  385. }
  386. int intel_gvt_init_vgpu_types(struct intel_gvt *gvt);
  387. void intel_gvt_clean_vgpu_types(struct intel_gvt *gvt);
  388. struct intel_vgpu *intel_gvt_create_idle_vgpu(struct intel_gvt *gvt);
  389. void intel_gvt_destroy_idle_vgpu(struct intel_vgpu *vgpu);
  390. struct intel_vgpu *intel_gvt_create_vgpu(struct intel_gvt *gvt,
  391. struct intel_vgpu_type *type);
  392. void intel_gvt_destroy_vgpu(struct intel_vgpu *vgpu);
  393. void intel_gvt_reset_vgpu_locked(struct intel_vgpu *vgpu, bool dmlr,
  394. unsigned int engine_mask);
  395. void intel_gvt_reset_vgpu(struct intel_vgpu *vgpu);
  396. void intel_gvt_activate_vgpu(struct intel_vgpu *vgpu);
  397. void intel_gvt_deactivate_vgpu(struct intel_vgpu *vgpu);
  398. /* validating GM functions */
  399. #define vgpu_gmadr_is_aperture(vgpu, gmadr) \
  400. ((gmadr >= vgpu_aperture_gmadr_base(vgpu)) && \
  401. (gmadr <= vgpu_aperture_gmadr_end(vgpu)))
  402. #define vgpu_gmadr_is_hidden(vgpu, gmadr) \
  403. ((gmadr >= vgpu_hidden_gmadr_base(vgpu)) && \
  404. (gmadr <= vgpu_hidden_gmadr_end(vgpu)))
  405. #define vgpu_gmadr_is_valid(vgpu, gmadr) \
  406. ((vgpu_gmadr_is_aperture(vgpu, gmadr) || \
  407. (vgpu_gmadr_is_hidden(vgpu, gmadr))))
  408. #define gvt_gmadr_is_aperture(gvt, gmadr) \
  409. ((gmadr >= gvt_aperture_gmadr_base(gvt)) && \
  410. (gmadr <= gvt_aperture_gmadr_end(gvt)))
  411. #define gvt_gmadr_is_hidden(gvt, gmadr) \
  412. ((gmadr >= gvt_hidden_gmadr_base(gvt)) && \
  413. (gmadr <= gvt_hidden_gmadr_end(gvt)))
  414. #define gvt_gmadr_is_valid(gvt, gmadr) \
  415. (gvt_gmadr_is_aperture(gvt, gmadr) || \
  416. gvt_gmadr_is_hidden(gvt, gmadr))
  417. bool intel_gvt_ggtt_validate_range(struct intel_vgpu *vgpu, u64 addr, u32 size);
  418. int intel_gvt_ggtt_gmadr_g2h(struct intel_vgpu *vgpu, u64 g_addr, u64 *h_addr);
  419. int intel_gvt_ggtt_gmadr_h2g(struct intel_vgpu *vgpu, u64 h_addr, u64 *g_addr);
  420. int intel_gvt_ggtt_index_g2h(struct intel_vgpu *vgpu, unsigned long g_index,
  421. unsigned long *h_index);
  422. int intel_gvt_ggtt_h2g_index(struct intel_vgpu *vgpu, unsigned long h_index,
  423. unsigned long *g_index);
  424. void intel_vgpu_init_cfg_space(struct intel_vgpu *vgpu,
  425. bool primary);
  426. void intel_vgpu_reset_cfg_space(struct intel_vgpu *vgpu);
  427. int intel_vgpu_emulate_cfg_read(struct intel_vgpu *vgpu, unsigned int offset,
  428. void *p_data, unsigned int bytes);
  429. int intel_vgpu_emulate_cfg_write(struct intel_vgpu *vgpu, unsigned int offset,
  430. void *p_data, unsigned int bytes);
  431. static inline u64 intel_vgpu_get_bar_gpa(struct intel_vgpu *vgpu, int bar)
  432. {
  433. /* We are 64bit bar. */
  434. return (*(u64 *)(vgpu->cfg_space.virtual_cfg_space + bar)) &
  435. PCI_BASE_ADDRESS_MEM_MASK;
  436. }
  437. void intel_vgpu_clean_opregion(struct intel_vgpu *vgpu);
  438. int intel_vgpu_init_opregion(struct intel_vgpu *vgpu);
  439. int intel_vgpu_opregion_base_write_handler(struct intel_vgpu *vgpu, u32 gpa);
  440. int intel_vgpu_emulate_opregion_request(struct intel_vgpu *vgpu, u32 swsci);
  441. void populate_pvinfo_page(struct intel_vgpu *vgpu);
  442. int intel_gvt_scan_and_shadow_workload(struct intel_vgpu_workload *workload);
  443. void enter_failsafe_mode(struct intel_vgpu *vgpu, int reason);
  444. struct intel_gvt_ops {
  445. int (*emulate_cfg_read)(struct intel_vgpu *, unsigned int, void *,
  446. unsigned int);
  447. int (*emulate_cfg_write)(struct intel_vgpu *, unsigned int, void *,
  448. unsigned int);
  449. int (*emulate_mmio_read)(struct intel_vgpu *, u64, void *,
  450. unsigned int);
  451. int (*emulate_mmio_write)(struct intel_vgpu *, u64, void *,
  452. unsigned int);
  453. struct intel_vgpu *(*vgpu_create)(struct intel_gvt *,
  454. struct intel_vgpu_type *);
  455. void (*vgpu_destroy)(struct intel_vgpu *);
  456. void (*vgpu_reset)(struct intel_vgpu *);
  457. void (*vgpu_activate)(struct intel_vgpu *);
  458. void (*vgpu_deactivate)(struct intel_vgpu *);
  459. struct intel_vgpu_type *(*gvt_find_vgpu_type)(struct intel_gvt *gvt,
  460. const char *name);
  461. bool (*get_gvt_attrs)(struct attribute ***type_attrs,
  462. struct attribute_group ***intel_vgpu_type_groups);
  463. int (*vgpu_query_plane)(struct intel_vgpu *vgpu, void *);
  464. int (*vgpu_get_dmabuf)(struct intel_vgpu *vgpu, unsigned int);
  465. int (*write_protect_handler)(struct intel_vgpu *, u64, void *,
  466. unsigned int);
  467. };
  468. enum {
  469. GVT_FAILSAFE_UNSUPPORTED_GUEST,
  470. GVT_FAILSAFE_INSUFFICIENT_RESOURCE,
  471. GVT_FAILSAFE_GUEST_ERR,
  472. };
  473. static inline void mmio_hw_access_pre(struct drm_i915_private *dev_priv)
  474. {
  475. intel_runtime_pm_get(dev_priv);
  476. }
  477. static inline void mmio_hw_access_post(struct drm_i915_private *dev_priv)
  478. {
  479. intel_runtime_pm_put(dev_priv);
  480. }
  481. /**
  482. * intel_gvt_mmio_set_accessed - mark a MMIO has been accessed
  483. * @gvt: a GVT device
  484. * @offset: register offset
  485. *
  486. */
  487. static inline void intel_gvt_mmio_set_accessed(
  488. struct intel_gvt *gvt, unsigned int offset)
  489. {
  490. gvt->mmio.mmio_attribute[offset >> 2] |= F_ACCESSED;
  491. }
  492. /**
  493. * intel_gvt_mmio_is_cmd_accessed - mark a MMIO could be accessed by command
  494. * @gvt: a GVT device
  495. * @offset: register offset
  496. *
  497. */
  498. static inline bool intel_gvt_mmio_is_cmd_access(
  499. struct intel_gvt *gvt, unsigned int offset)
  500. {
  501. return gvt->mmio.mmio_attribute[offset >> 2] & F_CMD_ACCESS;
  502. }
  503. /**
  504. * intel_gvt_mmio_is_unalign - mark a MMIO could be accessed unaligned
  505. * @gvt: a GVT device
  506. * @offset: register offset
  507. *
  508. */
  509. static inline bool intel_gvt_mmio_is_unalign(
  510. struct intel_gvt *gvt, unsigned int offset)
  511. {
  512. return gvt->mmio.mmio_attribute[offset >> 2] & F_UNALIGN;
  513. }
  514. /**
  515. * intel_gvt_mmio_set_cmd_accessed - mark a MMIO has been accessed by command
  516. * @gvt: a GVT device
  517. * @offset: register offset
  518. *
  519. */
  520. static inline void intel_gvt_mmio_set_cmd_accessed(
  521. struct intel_gvt *gvt, unsigned int offset)
  522. {
  523. gvt->mmio.mmio_attribute[offset >> 2] |= F_CMD_ACCESSED;
  524. }
  525. /**
  526. * intel_gvt_mmio_has_mode_mask - if a MMIO has a mode mask
  527. * @gvt: a GVT device
  528. * @offset: register offset
  529. *
  530. * Returns:
  531. * True if a MMIO has a mode mask in its higher 16 bits, false if it isn't.
  532. *
  533. */
  534. static inline bool intel_gvt_mmio_has_mode_mask(
  535. struct intel_gvt *gvt, unsigned int offset)
  536. {
  537. return gvt->mmio.mmio_attribute[offset >> 2] & F_MODE_MASK;
  538. }
  539. int intel_gvt_debugfs_add_vgpu(struct intel_vgpu *vgpu);
  540. void intel_gvt_debugfs_remove_vgpu(struct intel_vgpu *vgpu);
  541. int intel_gvt_debugfs_init(struct intel_gvt *gvt);
  542. void intel_gvt_debugfs_clean(struct intel_gvt *gvt);
  543. #include "trace.h"
  544. #include "mpt.h"
  545. #endif