cmd_parser.c 87 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952
  1. /*
  2. * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. *
  23. * Authors:
  24. * Ke Yu
  25. * Kevin Tian <kevin.tian@intel.com>
  26. * Zhiyuan Lv <zhiyuan.lv@intel.com>
  27. *
  28. * Contributors:
  29. * Min He <min.he@intel.com>
  30. * Ping Gao <ping.a.gao@intel.com>
  31. * Tina Zhang <tina.zhang@intel.com>
  32. * Yulei Zhang <yulei.zhang@intel.com>
  33. * Zhi Wang <zhi.a.wang@intel.com>
  34. *
  35. */
  36. #include <linux/slab.h>
  37. #include "i915_drv.h"
  38. #include "gvt.h"
  39. #include "i915_pvinfo.h"
  40. #include "trace.h"
  41. #define INVALID_OP (~0U)
  42. #define OP_LEN_MI 9
  43. #define OP_LEN_2D 10
  44. #define OP_LEN_3D_MEDIA 16
  45. #define OP_LEN_MFX_VC 16
  46. #define OP_LEN_VEBOX 16
  47. #define CMD_TYPE(cmd) (((cmd) >> 29) & 7)
  48. struct sub_op_bits {
  49. int hi;
  50. int low;
  51. };
  52. struct decode_info {
  53. char *name;
  54. int op_len;
  55. int nr_sub_op;
  56. struct sub_op_bits *sub_op;
  57. };
  58. #define MAX_CMD_BUDGET 0x7fffffff
  59. #define MI_WAIT_FOR_PLANE_C_FLIP_PENDING (1<<15)
  60. #define MI_WAIT_FOR_PLANE_B_FLIP_PENDING (1<<9)
  61. #define MI_WAIT_FOR_PLANE_A_FLIP_PENDING (1<<1)
  62. #define MI_WAIT_FOR_SPRITE_C_FLIP_PENDING (1<<20)
  63. #define MI_WAIT_FOR_SPRITE_B_FLIP_PENDING (1<<10)
  64. #define MI_WAIT_FOR_SPRITE_A_FLIP_PENDING (1<<2)
  65. /* Render Command Map */
  66. /* MI_* command Opcode (28:23) */
  67. #define OP_MI_NOOP 0x0
  68. #define OP_MI_SET_PREDICATE 0x1 /* HSW+ */
  69. #define OP_MI_USER_INTERRUPT 0x2
  70. #define OP_MI_WAIT_FOR_EVENT 0x3
  71. #define OP_MI_FLUSH 0x4
  72. #define OP_MI_ARB_CHECK 0x5
  73. #define OP_MI_RS_CONTROL 0x6 /* HSW+ */
  74. #define OP_MI_REPORT_HEAD 0x7
  75. #define OP_MI_ARB_ON_OFF 0x8
  76. #define OP_MI_URB_ATOMIC_ALLOC 0x9 /* HSW+ */
  77. #define OP_MI_BATCH_BUFFER_END 0xA
  78. #define OP_MI_SUSPEND_FLUSH 0xB
  79. #define OP_MI_PREDICATE 0xC /* IVB+ */
  80. #define OP_MI_TOPOLOGY_FILTER 0xD /* IVB+ */
  81. #define OP_MI_SET_APPID 0xE /* IVB+ */
  82. #define OP_MI_RS_CONTEXT 0xF /* HSW+ */
  83. #define OP_MI_LOAD_SCAN_LINES_INCL 0x12 /* HSW+ */
  84. #define OP_MI_DISPLAY_FLIP 0x14
  85. #define OP_MI_SEMAPHORE_MBOX 0x16
  86. #define OP_MI_SET_CONTEXT 0x18
  87. #define OP_MI_MATH 0x1A
  88. #define OP_MI_URB_CLEAR 0x19
  89. #define OP_MI_SEMAPHORE_SIGNAL 0x1B /* BDW+ */
  90. #define OP_MI_SEMAPHORE_WAIT 0x1C /* BDW+ */
  91. #define OP_MI_STORE_DATA_IMM 0x20
  92. #define OP_MI_STORE_DATA_INDEX 0x21
  93. #define OP_MI_LOAD_REGISTER_IMM 0x22
  94. #define OP_MI_UPDATE_GTT 0x23
  95. #define OP_MI_STORE_REGISTER_MEM 0x24
  96. #define OP_MI_FLUSH_DW 0x26
  97. #define OP_MI_CLFLUSH 0x27
  98. #define OP_MI_REPORT_PERF_COUNT 0x28
  99. #define OP_MI_LOAD_REGISTER_MEM 0x29 /* HSW+ */
  100. #define OP_MI_LOAD_REGISTER_REG 0x2A /* HSW+ */
  101. #define OP_MI_RS_STORE_DATA_IMM 0x2B /* HSW+ */
  102. #define OP_MI_LOAD_URB_MEM 0x2C /* HSW+ */
  103. #define OP_MI_STORE_URM_MEM 0x2D /* HSW+ */
  104. #define OP_MI_2E 0x2E /* BDW+ */
  105. #define OP_MI_2F 0x2F /* BDW+ */
  106. #define OP_MI_BATCH_BUFFER_START 0x31
  107. /* Bit definition for dword 0 */
  108. #define _CMDBIT_BB_START_IN_PPGTT (1UL << 8)
  109. #define OP_MI_CONDITIONAL_BATCH_BUFFER_END 0x36
  110. #define BATCH_BUFFER_ADDR_MASK ((1UL << 32) - (1U << 2))
  111. #define BATCH_BUFFER_ADDR_HIGH_MASK ((1UL << 16) - (1U))
  112. #define BATCH_BUFFER_ADR_SPACE_BIT(x) (((x) >> 8) & 1U)
  113. #define BATCH_BUFFER_2ND_LEVEL_BIT(x) ((x) >> 22 & 1U)
  114. /* 2D command: Opcode (28:22) */
  115. #define OP_2D(x) ((2<<7) | x)
  116. #define OP_XY_SETUP_BLT OP_2D(0x1)
  117. #define OP_XY_SETUP_CLIP_BLT OP_2D(0x3)
  118. #define OP_XY_SETUP_MONO_PATTERN_SL_BLT OP_2D(0x11)
  119. #define OP_XY_PIXEL_BLT OP_2D(0x24)
  120. #define OP_XY_SCANLINES_BLT OP_2D(0x25)
  121. #define OP_XY_TEXT_BLT OP_2D(0x26)
  122. #define OP_XY_TEXT_IMMEDIATE_BLT OP_2D(0x31)
  123. #define OP_XY_COLOR_BLT OP_2D(0x50)
  124. #define OP_XY_PAT_BLT OP_2D(0x51)
  125. #define OP_XY_MONO_PAT_BLT OP_2D(0x52)
  126. #define OP_XY_SRC_COPY_BLT OP_2D(0x53)
  127. #define OP_XY_MONO_SRC_COPY_BLT OP_2D(0x54)
  128. #define OP_XY_FULL_BLT OP_2D(0x55)
  129. #define OP_XY_FULL_MONO_SRC_BLT OP_2D(0x56)
  130. #define OP_XY_FULL_MONO_PATTERN_BLT OP_2D(0x57)
  131. #define OP_XY_FULL_MONO_PATTERN_MONO_SRC_BLT OP_2D(0x58)
  132. #define OP_XY_MONO_PAT_FIXED_BLT OP_2D(0x59)
  133. #define OP_XY_MONO_SRC_COPY_IMMEDIATE_BLT OP_2D(0x71)
  134. #define OP_XY_PAT_BLT_IMMEDIATE OP_2D(0x72)
  135. #define OP_XY_SRC_COPY_CHROMA_BLT OP_2D(0x73)
  136. #define OP_XY_FULL_IMMEDIATE_PATTERN_BLT OP_2D(0x74)
  137. #define OP_XY_FULL_MONO_SRC_IMMEDIATE_PATTERN_BLT OP_2D(0x75)
  138. #define OP_XY_PAT_CHROMA_BLT OP_2D(0x76)
  139. #define OP_XY_PAT_CHROMA_BLT_IMMEDIATE OP_2D(0x77)
  140. /* 3D/Media Command: Pipeline Type(28:27) Opcode(26:24) Sub Opcode(23:16) */
  141. #define OP_3D_MEDIA(sub_type, opcode, sub_opcode) \
  142. ((3 << 13) | ((sub_type) << 11) | ((opcode) << 8) | (sub_opcode))
  143. #define OP_STATE_PREFETCH OP_3D_MEDIA(0x0, 0x0, 0x03)
  144. #define OP_STATE_BASE_ADDRESS OP_3D_MEDIA(0x0, 0x1, 0x01)
  145. #define OP_STATE_SIP OP_3D_MEDIA(0x0, 0x1, 0x02)
  146. #define OP_3D_MEDIA_0_1_4 OP_3D_MEDIA(0x0, 0x1, 0x04)
  147. #define OP_3DSTATE_VF_STATISTICS_GM45 OP_3D_MEDIA(0x1, 0x0, 0x0B)
  148. #define OP_PIPELINE_SELECT OP_3D_MEDIA(0x1, 0x1, 0x04)
  149. #define OP_MEDIA_VFE_STATE OP_3D_MEDIA(0x2, 0x0, 0x0)
  150. #define OP_MEDIA_CURBE_LOAD OP_3D_MEDIA(0x2, 0x0, 0x1)
  151. #define OP_MEDIA_INTERFACE_DESCRIPTOR_LOAD OP_3D_MEDIA(0x2, 0x0, 0x2)
  152. #define OP_MEDIA_GATEWAY_STATE OP_3D_MEDIA(0x2, 0x0, 0x3)
  153. #define OP_MEDIA_STATE_FLUSH OP_3D_MEDIA(0x2, 0x0, 0x4)
  154. #define OP_MEDIA_OBJECT OP_3D_MEDIA(0x2, 0x1, 0x0)
  155. #define OP_MEDIA_OBJECT_PRT OP_3D_MEDIA(0x2, 0x1, 0x2)
  156. #define OP_MEDIA_OBJECT_WALKER OP_3D_MEDIA(0x2, 0x1, 0x3)
  157. #define OP_GPGPU_WALKER OP_3D_MEDIA(0x2, 0x1, 0x5)
  158. #define OP_3DSTATE_CLEAR_PARAMS OP_3D_MEDIA(0x3, 0x0, 0x04) /* IVB+ */
  159. #define OP_3DSTATE_DEPTH_BUFFER OP_3D_MEDIA(0x3, 0x0, 0x05) /* IVB+ */
  160. #define OP_3DSTATE_STENCIL_BUFFER OP_3D_MEDIA(0x3, 0x0, 0x06) /* IVB+ */
  161. #define OP_3DSTATE_HIER_DEPTH_BUFFER OP_3D_MEDIA(0x3, 0x0, 0x07) /* IVB+ */
  162. #define OP_3DSTATE_VERTEX_BUFFERS OP_3D_MEDIA(0x3, 0x0, 0x08)
  163. #define OP_3DSTATE_VERTEX_ELEMENTS OP_3D_MEDIA(0x3, 0x0, 0x09)
  164. #define OP_3DSTATE_INDEX_BUFFER OP_3D_MEDIA(0x3, 0x0, 0x0A)
  165. #define OP_3DSTATE_VF_STATISTICS OP_3D_MEDIA(0x3, 0x0, 0x0B)
  166. #define OP_3DSTATE_VF OP_3D_MEDIA(0x3, 0x0, 0x0C) /* HSW+ */
  167. #define OP_3DSTATE_CC_STATE_POINTERS OP_3D_MEDIA(0x3, 0x0, 0x0E)
  168. #define OP_3DSTATE_SCISSOR_STATE_POINTERS OP_3D_MEDIA(0x3, 0x0, 0x0F)
  169. #define OP_3DSTATE_VS OP_3D_MEDIA(0x3, 0x0, 0x10)
  170. #define OP_3DSTATE_GS OP_3D_MEDIA(0x3, 0x0, 0x11)
  171. #define OP_3DSTATE_CLIP OP_3D_MEDIA(0x3, 0x0, 0x12)
  172. #define OP_3DSTATE_SF OP_3D_MEDIA(0x3, 0x0, 0x13)
  173. #define OP_3DSTATE_WM OP_3D_MEDIA(0x3, 0x0, 0x14)
  174. #define OP_3DSTATE_CONSTANT_VS OP_3D_MEDIA(0x3, 0x0, 0x15)
  175. #define OP_3DSTATE_CONSTANT_GS OP_3D_MEDIA(0x3, 0x0, 0x16)
  176. #define OP_3DSTATE_CONSTANT_PS OP_3D_MEDIA(0x3, 0x0, 0x17)
  177. #define OP_3DSTATE_SAMPLE_MASK OP_3D_MEDIA(0x3, 0x0, 0x18)
  178. #define OP_3DSTATE_CONSTANT_HS OP_3D_MEDIA(0x3, 0x0, 0x19) /* IVB+ */
  179. #define OP_3DSTATE_CONSTANT_DS OP_3D_MEDIA(0x3, 0x0, 0x1A) /* IVB+ */
  180. #define OP_3DSTATE_HS OP_3D_MEDIA(0x3, 0x0, 0x1B) /* IVB+ */
  181. #define OP_3DSTATE_TE OP_3D_MEDIA(0x3, 0x0, 0x1C) /* IVB+ */
  182. #define OP_3DSTATE_DS OP_3D_MEDIA(0x3, 0x0, 0x1D) /* IVB+ */
  183. #define OP_3DSTATE_STREAMOUT OP_3D_MEDIA(0x3, 0x0, 0x1E) /* IVB+ */
  184. #define OP_3DSTATE_SBE OP_3D_MEDIA(0x3, 0x0, 0x1F) /* IVB+ */
  185. #define OP_3DSTATE_PS OP_3D_MEDIA(0x3, 0x0, 0x20) /* IVB+ */
  186. #define OP_3DSTATE_VIEWPORT_STATE_POINTERS_SF_CLIP OP_3D_MEDIA(0x3, 0x0, 0x21) /* IVB+ */
  187. #define OP_3DSTATE_VIEWPORT_STATE_POINTERS_CC OP_3D_MEDIA(0x3, 0x0, 0x23) /* IVB+ */
  188. #define OP_3DSTATE_BLEND_STATE_POINTERS OP_3D_MEDIA(0x3, 0x0, 0x24) /* IVB+ */
  189. #define OP_3DSTATE_DEPTH_STENCIL_STATE_POINTERS OP_3D_MEDIA(0x3, 0x0, 0x25) /* IVB+ */
  190. #define OP_3DSTATE_BINDING_TABLE_POINTERS_VS OP_3D_MEDIA(0x3, 0x0, 0x26) /* IVB+ */
  191. #define OP_3DSTATE_BINDING_TABLE_POINTERS_HS OP_3D_MEDIA(0x3, 0x0, 0x27) /* IVB+ */
  192. #define OP_3DSTATE_BINDING_TABLE_POINTERS_DS OP_3D_MEDIA(0x3, 0x0, 0x28) /* IVB+ */
  193. #define OP_3DSTATE_BINDING_TABLE_POINTERS_GS OP_3D_MEDIA(0x3, 0x0, 0x29) /* IVB+ */
  194. #define OP_3DSTATE_BINDING_TABLE_POINTERS_PS OP_3D_MEDIA(0x3, 0x0, 0x2A) /* IVB+ */
  195. #define OP_3DSTATE_SAMPLER_STATE_POINTERS_VS OP_3D_MEDIA(0x3, 0x0, 0x2B) /* IVB+ */
  196. #define OP_3DSTATE_SAMPLER_STATE_POINTERS_HS OP_3D_MEDIA(0x3, 0x0, 0x2C) /* IVB+ */
  197. #define OP_3DSTATE_SAMPLER_STATE_POINTERS_DS OP_3D_MEDIA(0x3, 0x0, 0x2D) /* IVB+ */
  198. #define OP_3DSTATE_SAMPLER_STATE_POINTERS_GS OP_3D_MEDIA(0x3, 0x0, 0x2E) /* IVB+ */
  199. #define OP_3DSTATE_SAMPLER_STATE_POINTERS_PS OP_3D_MEDIA(0x3, 0x0, 0x2F) /* IVB+ */
  200. #define OP_3DSTATE_URB_VS OP_3D_MEDIA(0x3, 0x0, 0x30) /* IVB+ */
  201. #define OP_3DSTATE_URB_HS OP_3D_MEDIA(0x3, 0x0, 0x31) /* IVB+ */
  202. #define OP_3DSTATE_URB_DS OP_3D_MEDIA(0x3, 0x0, 0x32) /* IVB+ */
  203. #define OP_3DSTATE_URB_GS OP_3D_MEDIA(0x3, 0x0, 0x33) /* IVB+ */
  204. #define OP_3DSTATE_GATHER_CONSTANT_VS OP_3D_MEDIA(0x3, 0x0, 0x34) /* HSW+ */
  205. #define OP_3DSTATE_GATHER_CONSTANT_GS OP_3D_MEDIA(0x3, 0x0, 0x35) /* HSW+ */
  206. #define OP_3DSTATE_GATHER_CONSTANT_HS OP_3D_MEDIA(0x3, 0x0, 0x36) /* HSW+ */
  207. #define OP_3DSTATE_GATHER_CONSTANT_DS OP_3D_MEDIA(0x3, 0x0, 0x37) /* HSW+ */
  208. #define OP_3DSTATE_GATHER_CONSTANT_PS OP_3D_MEDIA(0x3, 0x0, 0x38) /* HSW+ */
  209. #define OP_3DSTATE_DX9_CONSTANTF_VS OP_3D_MEDIA(0x3, 0x0, 0x39) /* HSW+ */
  210. #define OP_3DSTATE_DX9_CONSTANTF_PS OP_3D_MEDIA(0x3, 0x0, 0x3A) /* HSW+ */
  211. #define OP_3DSTATE_DX9_CONSTANTI_VS OP_3D_MEDIA(0x3, 0x0, 0x3B) /* HSW+ */
  212. #define OP_3DSTATE_DX9_CONSTANTI_PS OP_3D_MEDIA(0x3, 0x0, 0x3C) /* HSW+ */
  213. #define OP_3DSTATE_DX9_CONSTANTB_VS OP_3D_MEDIA(0x3, 0x0, 0x3D) /* HSW+ */
  214. #define OP_3DSTATE_DX9_CONSTANTB_PS OP_3D_MEDIA(0x3, 0x0, 0x3E) /* HSW+ */
  215. #define OP_3DSTATE_DX9_LOCAL_VALID_VS OP_3D_MEDIA(0x3, 0x0, 0x3F) /* HSW+ */
  216. #define OP_3DSTATE_DX9_LOCAL_VALID_PS OP_3D_MEDIA(0x3, 0x0, 0x40) /* HSW+ */
  217. #define OP_3DSTATE_DX9_GENERATE_ACTIVE_VS OP_3D_MEDIA(0x3, 0x0, 0x41) /* HSW+ */
  218. #define OP_3DSTATE_DX9_GENERATE_ACTIVE_PS OP_3D_MEDIA(0x3, 0x0, 0x42) /* HSW+ */
  219. #define OP_3DSTATE_BINDING_TABLE_EDIT_VS OP_3D_MEDIA(0x3, 0x0, 0x43) /* HSW+ */
  220. #define OP_3DSTATE_BINDING_TABLE_EDIT_GS OP_3D_MEDIA(0x3, 0x0, 0x44) /* HSW+ */
  221. #define OP_3DSTATE_BINDING_TABLE_EDIT_HS OP_3D_MEDIA(0x3, 0x0, 0x45) /* HSW+ */
  222. #define OP_3DSTATE_BINDING_TABLE_EDIT_DS OP_3D_MEDIA(0x3, 0x0, 0x46) /* HSW+ */
  223. #define OP_3DSTATE_BINDING_TABLE_EDIT_PS OP_3D_MEDIA(0x3, 0x0, 0x47) /* HSW+ */
  224. #define OP_3DSTATE_VF_INSTANCING OP_3D_MEDIA(0x3, 0x0, 0x49) /* BDW+ */
  225. #define OP_3DSTATE_VF_SGVS OP_3D_MEDIA(0x3, 0x0, 0x4A) /* BDW+ */
  226. #define OP_3DSTATE_VF_TOPOLOGY OP_3D_MEDIA(0x3, 0x0, 0x4B) /* BDW+ */
  227. #define OP_3DSTATE_WM_CHROMAKEY OP_3D_MEDIA(0x3, 0x0, 0x4C) /* BDW+ */
  228. #define OP_3DSTATE_PS_BLEND OP_3D_MEDIA(0x3, 0x0, 0x4D) /* BDW+ */
  229. #define OP_3DSTATE_WM_DEPTH_STENCIL OP_3D_MEDIA(0x3, 0x0, 0x4E) /* BDW+ */
  230. #define OP_3DSTATE_PS_EXTRA OP_3D_MEDIA(0x3, 0x0, 0x4F) /* BDW+ */
  231. #define OP_3DSTATE_RASTER OP_3D_MEDIA(0x3, 0x0, 0x50) /* BDW+ */
  232. #define OP_3DSTATE_SBE_SWIZ OP_3D_MEDIA(0x3, 0x0, 0x51) /* BDW+ */
  233. #define OP_3DSTATE_WM_HZ_OP OP_3D_MEDIA(0x3, 0x0, 0x52) /* BDW+ */
  234. #define OP_3DSTATE_COMPONENT_PACKING OP_3D_MEDIA(0x3, 0x0, 0x55) /* SKL+ */
  235. #define OP_3DSTATE_DRAWING_RECTANGLE OP_3D_MEDIA(0x3, 0x1, 0x00)
  236. #define OP_3DSTATE_SAMPLER_PALETTE_LOAD0 OP_3D_MEDIA(0x3, 0x1, 0x02)
  237. #define OP_3DSTATE_CHROMA_KEY OP_3D_MEDIA(0x3, 0x1, 0x04)
  238. #define OP_SNB_3DSTATE_DEPTH_BUFFER OP_3D_MEDIA(0x3, 0x1, 0x05)
  239. #define OP_3DSTATE_POLY_STIPPLE_OFFSET OP_3D_MEDIA(0x3, 0x1, 0x06)
  240. #define OP_3DSTATE_POLY_STIPPLE_PATTERN OP_3D_MEDIA(0x3, 0x1, 0x07)
  241. #define OP_3DSTATE_LINE_STIPPLE OP_3D_MEDIA(0x3, 0x1, 0x08)
  242. #define OP_3DSTATE_AA_LINE_PARAMS OP_3D_MEDIA(0x3, 0x1, 0x0A)
  243. #define OP_3DSTATE_GS_SVB_INDEX OP_3D_MEDIA(0x3, 0x1, 0x0B)
  244. #define OP_3DSTATE_SAMPLER_PALETTE_LOAD1 OP_3D_MEDIA(0x3, 0x1, 0x0C)
  245. #define OP_3DSTATE_MULTISAMPLE_BDW OP_3D_MEDIA(0x3, 0x0, 0x0D)
  246. #define OP_SNB_3DSTATE_STENCIL_BUFFER OP_3D_MEDIA(0x3, 0x1, 0x0E)
  247. #define OP_SNB_3DSTATE_HIER_DEPTH_BUFFER OP_3D_MEDIA(0x3, 0x1, 0x0F)
  248. #define OP_SNB_3DSTATE_CLEAR_PARAMS OP_3D_MEDIA(0x3, 0x1, 0x10)
  249. #define OP_3DSTATE_MONOFILTER_SIZE OP_3D_MEDIA(0x3, 0x1, 0x11)
  250. #define OP_3DSTATE_PUSH_CONSTANT_ALLOC_VS OP_3D_MEDIA(0x3, 0x1, 0x12) /* IVB+ */
  251. #define OP_3DSTATE_PUSH_CONSTANT_ALLOC_HS OP_3D_MEDIA(0x3, 0x1, 0x13) /* IVB+ */
  252. #define OP_3DSTATE_PUSH_CONSTANT_ALLOC_DS OP_3D_MEDIA(0x3, 0x1, 0x14) /* IVB+ */
  253. #define OP_3DSTATE_PUSH_CONSTANT_ALLOC_GS OP_3D_MEDIA(0x3, 0x1, 0x15) /* IVB+ */
  254. #define OP_3DSTATE_PUSH_CONSTANT_ALLOC_PS OP_3D_MEDIA(0x3, 0x1, 0x16) /* IVB+ */
  255. #define OP_3DSTATE_SO_DECL_LIST OP_3D_MEDIA(0x3, 0x1, 0x17)
  256. #define OP_3DSTATE_SO_BUFFER OP_3D_MEDIA(0x3, 0x1, 0x18)
  257. #define OP_3DSTATE_BINDING_TABLE_POOL_ALLOC OP_3D_MEDIA(0x3, 0x1, 0x19) /* HSW+ */
  258. #define OP_3DSTATE_GATHER_POOL_ALLOC OP_3D_MEDIA(0x3, 0x1, 0x1A) /* HSW+ */
  259. #define OP_3DSTATE_DX9_CONSTANT_BUFFER_POOL_ALLOC OP_3D_MEDIA(0x3, 0x1, 0x1B) /* HSW+ */
  260. #define OP_3DSTATE_SAMPLE_PATTERN OP_3D_MEDIA(0x3, 0x1, 0x1C)
  261. #define OP_PIPE_CONTROL OP_3D_MEDIA(0x3, 0x2, 0x00)
  262. #define OP_3DPRIMITIVE OP_3D_MEDIA(0x3, 0x3, 0x00)
  263. /* VCCP Command Parser */
  264. /*
  265. * Below MFX and VBE cmd definition is from vaapi intel driver project (BSD License)
  266. * git://anongit.freedesktop.org/vaapi/intel-driver
  267. * src/i965_defines.h
  268. *
  269. */
  270. #define OP_MFX(pipeline, op, sub_opa, sub_opb) \
  271. (3 << 13 | \
  272. (pipeline) << 11 | \
  273. (op) << 8 | \
  274. (sub_opa) << 5 | \
  275. (sub_opb))
  276. #define OP_MFX_PIPE_MODE_SELECT OP_MFX(2, 0, 0, 0) /* ALL */
  277. #define OP_MFX_SURFACE_STATE OP_MFX(2, 0, 0, 1) /* ALL */
  278. #define OP_MFX_PIPE_BUF_ADDR_STATE OP_MFX(2, 0, 0, 2) /* ALL */
  279. #define OP_MFX_IND_OBJ_BASE_ADDR_STATE OP_MFX(2, 0, 0, 3) /* ALL */
  280. #define OP_MFX_BSP_BUF_BASE_ADDR_STATE OP_MFX(2, 0, 0, 4) /* ALL */
  281. #define OP_2_0_0_5 OP_MFX(2, 0, 0, 5) /* ALL */
  282. #define OP_MFX_STATE_POINTER OP_MFX(2, 0, 0, 6) /* ALL */
  283. #define OP_MFX_QM_STATE OP_MFX(2, 0, 0, 7) /* IVB+ */
  284. #define OP_MFX_FQM_STATE OP_MFX(2, 0, 0, 8) /* IVB+ */
  285. #define OP_MFX_PAK_INSERT_OBJECT OP_MFX(2, 0, 2, 8) /* IVB+ */
  286. #define OP_MFX_STITCH_OBJECT OP_MFX(2, 0, 2, 0xA) /* IVB+ */
  287. #define OP_MFD_IT_OBJECT OP_MFX(2, 0, 1, 9) /* ALL */
  288. #define OP_MFX_WAIT OP_MFX(1, 0, 0, 0) /* IVB+ */
  289. #define OP_MFX_AVC_IMG_STATE OP_MFX(2, 1, 0, 0) /* ALL */
  290. #define OP_MFX_AVC_QM_STATE OP_MFX(2, 1, 0, 1) /* ALL */
  291. #define OP_MFX_AVC_DIRECTMODE_STATE OP_MFX(2, 1, 0, 2) /* ALL */
  292. #define OP_MFX_AVC_SLICE_STATE OP_MFX(2, 1, 0, 3) /* ALL */
  293. #define OP_MFX_AVC_REF_IDX_STATE OP_MFX(2, 1, 0, 4) /* ALL */
  294. #define OP_MFX_AVC_WEIGHTOFFSET_STATE OP_MFX(2, 1, 0, 5) /* ALL */
  295. #define OP_MFD_AVC_PICID_STATE OP_MFX(2, 1, 1, 5) /* HSW+ */
  296. #define OP_MFD_AVC_DPB_STATE OP_MFX(2, 1, 1, 6) /* IVB+ */
  297. #define OP_MFD_AVC_SLICEADDR OP_MFX(2, 1, 1, 7) /* IVB+ */
  298. #define OP_MFD_AVC_BSD_OBJECT OP_MFX(2, 1, 1, 8) /* ALL */
  299. #define OP_MFC_AVC_PAK_OBJECT OP_MFX(2, 1, 2, 9) /* ALL */
  300. #define OP_MFX_VC1_PRED_PIPE_STATE OP_MFX(2, 2, 0, 1) /* ALL */
  301. #define OP_MFX_VC1_DIRECTMODE_STATE OP_MFX(2, 2, 0, 2) /* ALL */
  302. #define OP_MFD_VC1_SHORT_PIC_STATE OP_MFX(2, 2, 1, 0) /* IVB+ */
  303. #define OP_MFD_VC1_LONG_PIC_STATE OP_MFX(2, 2, 1, 1) /* IVB+ */
  304. #define OP_MFD_VC1_BSD_OBJECT OP_MFX(2, 2, 1, 8) /* ALL */
  305. #define OP_MFX_MPEG2_PIC_STATE OP_MFX(2, 3, 0, 0) /* ALL */
  306. #define OP_MFX_MPEG2_QM_STATE OP_MFX(2, 3, 0, 1) /* ALL */
  307. #define OP_MFD_MPEG2_BSD_OBJECT OP_MFX(2, 3, 1, 8) /* ALL */
  308. #define OP_MFC_MPEG2_SLICEGROUP_STATE OP_MFX(2, 3, 2, 3) /* ALL */
  309. #define OP_MFC_MPEG2_PAK_OBJECT OP_MFX(2, 3, 2, 9) /* ALL */
  310. #define OP_MFX_2_6_0_0 OP_MFX(2, 6, 0, 0) /* IVB+ */
  311. #define OP_MFX_2_6_0_8 OP_MFX(2, 6, 0, 8) /* IVB+ */
  312. #define OP_MFX_2_6_0_9 OP_MFX(2, 6, 0, 9) /* IVB+ */
  313. #define OP_MFX_JPEG_PIC_STATE OP_MFX(2, 7, 0, 0)
  314. #define OP_MFX_JPEG_HUFF_TABLE_STATE OP_MFX(2, 7, 0, 2)
  315. #define OP_MFD_JPEG_BSD_OBJECT OP_MFX(2, 7, 1, 8)
  316. #define OP_VEB(pipeline, op, sub_opa, sub_opb) \
  317. (3 << 13 | \
  318. (pipeline) << 11 | \
  319. (op) << 8 | \
  320. (sub_opa) << 5 | \
  321. (sub_opb))
  322. #define OP_VEB_SURFACE_STATE OP_VEB(2, 4, 0, 0)
  323. #define OP_VEB_STATE OP_VEB(2, 4, 0, 2)
  324. #define OP_VEB_DNDI_IECP_STATE OP_VEB(2, 4, 0, 3)
  325. struct parser_exec_state;
  326. typedef int (*parser_cmd_handler)(struct parser_exec_state *s);
  327. #define GVT_CMD_HASH_BITS 7
  328. /* which DWords need address fix */
  329. #define ADDR_FIX_1(x1) (1 << (x1))
  330. #define ADDR_FIX_2(x1, x2) (ADDR_FIX_1(x1) | ADDR_FIX_1(x2))
  331. #define ADDR_FIX_3(x1, x2, x3) (ADDR_FIX_1(x1) | ADDR_FIX_2(x2, x3))
  332. #define ADDR_FIX_4(x1, x2, x3, x4) (ADDR_FIX_1(x1) | ADDR_FIX_3(x2, x3, x4))
  333. #define ADDR_FIX_5(x1, x2, x3, x4, x5) (ADDR_FIX_1(x1) | ADDR_FIX_4(x2, x3, x4, x5))
  334. struct cmd_info {
  335. char *name;
  336. u32 opcode;
  337. #define F_LEN_MASK (1U<<0)
  338. #define F_LEN_CONST 1U
  339. #define F_LEN_VAR 0U
  340. /*
  341. * command has its own ip advance logic
  342. * e.g. MI_BATCH_START, MI_BATCH_END
  343. */
  344. #define F_IP_ADVANCE_CUSTOM (1<<1)
  345. #define F_POST_HANDLE (1<<2)
  346. u32 flag;
  347. #define R_RCS (1 << RCS)
  348. #define R_VCS1 (1 << VCS)
  349. #define R_VCS2 (1 << VCS2)
  350. #define R_VCS (R_VCS1 | R_VCS2)
  351. #define R_BCS (1 << BCS)
  352. #define R_VECS (1 << VECS)
  353. #define R_ALL (R_RCS | R_VCS | R_BCS | R_VECS)
  354. /* rings that support this cmd: BLT/RCS/VCS/VECS */
  355. uint16_t rings;
  356. /* devices that support this cmd: SNB/IVB/HSW/... */
  357. uint16_t devices;
  358. /* which DWords are address that need fix up.
  359. * bit 0 means a 32-bit non address operand in command
  360. * bit 1 means address operand, which could be 32-bit
  361. * or 64-bit depending on different architectures.(
  362. * defined by "gmadr_bytes_in_cmd" in intel_gvt.
  363. * No matter the address length, each address only takes
  364. * one bit in the bitmap.
  365. */
  366. uint16_t addr_bitmap;
  367. /* flag == F_LEN_CONST : command length
  368. * flag == F_LEN_VAR : length bias bits
  369. * Note: length is in DWord
  370. */
  371. uint8_t len;
  372. parser_cmd_handler handler;
  373. };
  374. struct cmd_entry {
  375. struct hlist_node hlist;
  376. struct cmd_info *info;
  377. };
  378. enum {
  379. RING_BUFFER_INSTRUCTION,
  380. BATCH_BUFFER_INSTRUCTION,
  381. BATCH_BUFFER_2ND_LEVEL,
  382. };
  383. enum {
  384. GTT_BUFFER,
  385. PPGTT_BUFFER
  386. };
  387. struct parser_exec_state {
  388. struct intel_vgpu *vgpu;
  389. int ring_id;
  390. int buf_type;
  391. /* batch buffer address type */
  392. int buf_addr_type;
  393. /* graphics memory address of ring buffer start */
  394. unsigned long ring_start;
  395. unsigned long ring_size;
  396. unsigned long ring_head;
  397. unsigned long ring_tail;
  398. /* instruction graphics memory address */
  399. unsigned long ip_gma;
  400. /* mapped va of the instr_gma */
  401. void *ip_va;
  402. void *rb_va;
  403. void *ret_bb_va;
  404. /* next instruction when return from batch buffer to ring buffer */
  405. unsigned long ret_ip_gma_ring;
  406. /* next instruction when return from 2nd batch buffer to batch buffer */
  407. unsigned long ret_ip_gma_bb;
  408. /* batch buffer address type (GTT or PPGTT)
  409. * used when ret from 2nd level batch buffer
  410. */
  411. int saved_buf_addr_type;
  412. bool is_ctx_wa;
  413. struct cmd_info *info;
  414. struct intel_vgpu_workload *workload;
  415. };
  416. #define gmadr_dw_number(s) \
  417. (s->vgpu->gvt->device_info.gmadr_bytes_in_cmd >> 2)
  418. static unsigned long bypass_scan_mask = 0;
  419. /* ring ALL, type = 0 */
  420. static struct sub_op_bits sub_op_mi[] = {
  421. {31, 29},
  422. {28, 23},
  423. };
  424. static struct decode_info decode_info_mi = {
  425. "MI",
  426. OP_LEN_MI,
  427. ARRAY_SIZE(sub_op_mi),
  428. sub_op_mi,
  429. };
  430. /* ring RCS, command type 2 */
  431. static struct sub_op_bits sub_op_2d[] = {
  432. {31, 29},
  433. {28, 22},
  434. };
  435. static struct decode_info decode_info_2d = {
  436. "2D",
  437. OP_LEN_2D,
  438. ARRAY_SIZE(sub_op_2d),
  439. sub_op_2d,
  440. };
  441. /* ring RCS, command type 3 */
  442. static struct sub_op_bits sub_op_3d_media[] = {
  443. {31, 29},
  444. {28, 27},
  445. {26, 24},
  446. {23, 16},
  447. };
  448. static struct decode_info decode_info_3d_media = {
  449. "3D_Media",
  450. OP_LEN_3D_MEDIA,
  451. ARRAY_SIZE(sub_op_3d_media),
  452. sub_op_3d_media,
  453. };
  454. /* ring VCS, command type 3 */
  455. static struct sub_op_bits sub_op_mfx_vc[] = {
  456. {31, 29},
  457. {28, 27},
  458. {26, 24},
  459. {23, 21},
  460. {20, 16},
  461. };
  462. static struct decode_info decode_info_mfx_vc = {
  463. "MFX_VC",
  464. OP_LEN_MFX_VC,
  465. ARRAY_SIZE(sub_op_mfx_vc),
  466. sub_op_mfx_vc,
  467. };
  468. /* ring VECS, command type 3 */
  469. static struct sub_op_bits sub_op_vebox[] = {
  470. {31, 29},
  471. {28, 27},
  472. {26, 24},
  473. {23, 21},
  474. {20, 16},
  475. };
  476. static struct decode_info decode_info_vebox = {
  477. "VEBOX",
  478. OP_LEN_VEBOX,
  479. ARRAY_SIZE(sub_op_vebox),
  480. sub_op_vebox,
  481. };
  482. static struct decode_info *ring_decode_info[I915_NUM_ENGINES][8] = {
  483. [RCS] = {
  484. &decode_info_mi,
  485. NULL,
  486. NULL,
  487. &decode_info_3d_media,
  488. NULL,
  489. NULL,
  490. NULL,
  491. NULL,
  492. },
  493. [VCS] = {
  494. &decode_info_mi,
  495. NULL,
  496. NULL,
  497. &decode_info_mfx_vc,
  498. NULL,
  499. NULL,
  500. NULL,
  501. NULL,
  502. },
  503. [BCS] = {
  504. &decode_info_mi,
  505. NULL,
  506. &decode_info_2d,
  507. NULL,
  508. NULL,
  509. NULL,
  510. NULL,
  511. NULL,
  512. },
  513. [VECS] = {
  514. &decode_info_mi,
  515. NULL,
  516. NULL,
  517. &decode_info_vebox,
  518. NULL,
  519. NULL,
  520. NULL,
  521. NULL,
  522. },
  523. [VCS2] = {
  524. &decode_info_mi,
  525. NULL,
  526. NULL,
  527. &decode_info_mfx_vc,
  528. NULL,
  529. NULL,
  530. NULL,
  531. NULL,
  532. },
  533. };
  534. static inline u32 get_opcode(u32 cmd, int ring_id)
  535. {
  536. struct decode_info *d_info;
  537. d_info = ring_decode_info[ring_id][CMD_TYPE(cmd)];
  538. if (d_info == NULL)
  539. return INVALID_OP;
  540. return cmd >> (32 - d_info->op_len);
  541. }
  542. static inline struct cmd_info *find_cmd_entry(struct intel_gvt *gvt,
  543. unsigned int opcode, int ring_id)
  544. {
  545. struct cmd_entry *e;
  546. hash_for_each_possible(gvt->cmd_table, e, hlist, opcode) {
  547. if ((opcode == e->info->opcode) &&
  548. (e->info->rings & (1 << ring_id)))
  549. return e->info;
  550. }
  551. return NULL;
  552. }
  553. static inline struct cmd_info *get_cmd_info(struct intel_gvt *gvt,
  554. u32 cmd, int ring_id)
  555. {
  556. u32 opcode;
  557. opcode = get_opcode(cmd, ring_id);
  558. if (opcode == INVALID_OP)
  559. return NULL;
  560. return find_cmd_entry(gvt, opcode, ring_id);
  561. }
  562. static inline u32 sub_op_val(u32 cmd, u32 hi, u32 low)
  563. {
  564. return (cmd >> low) & ((1U << (hi - low + 1)) - 1);
  565. }
  566. static inline void print_opcode(u32 cmd, int ring_id)
  567. {
  568. struct decode_info *d_info;
  569. int i;
  570. d_info = ring_decode_info[ring_id][CMD_TYPE(cmd)];
  571. if (d_info == NULL)
  572. return;
  573. gvt_dbg_cmd("opcode=0x%x %s sub_ops:",
  574. cmd >> (32 - d_info->op_len), d_info->name);
  575. for (i = 0; i < d_info->nr_sub_op; i++)
  576. pr_err("0x%x ", sub_op_val(cmd, d_info->sub_op[i].hi,
  577. d_info->sub_op[i].low));
  578. pr_err("\n");
  579. }
  580. static inline u32 *cmd_ptr(struct parser_exec_state *s, int index)
  581. {
  582. return s->ip_va + (index << 2);
  583. }
  584. static inline u32 cmd_val(struct parser_exec_state *s, int index)
  585. {
  586. return *cmd_ptr(s, index);
  587. }
  588. static void parser_exec_state_dump(struct parser_exec_state *s)
  589. {
  590. int cnt = 0;
  591. int i;
  592. gvt_dbg_cmd(" vgpu%d RING%d: ring_start(%08lx) ring_end(%08lx)"
  593. " ring_head(%08lx) ring_tail(%08lx)\n", s->vgpu->id,
  594. s->ring_id, s->ring_start, s->ring_start + s->ring_size,
  595. s->ring_head, s->ring_tail);
  596. gvt_dbg_cmd(" %s %s ip_gma(%08lx) ",
  597. s->buf_type == RING_BUFFER_INSTRUCTION ?
  598. "RING_BUFFER" : "BATCH_BUFFER",
  599. s->buf_addr_type == GTT_BUFFER ?
  600. "GTT" : "PPGTT", s->ip_gma);
  601. if (s->ip_va == NULL) {
  602. gvt_dbg_cmd(" ip_va(NULL)");
  603. return;
  604. }
  605. gvt_dbg_cmd(" ip_va=%p: %08x %08x %08x %08x\n",
  606. s->ip_va, cmd_val(s, 0), cmd_val(s, 1),
  607. cmd_val(s, 2), cmd_val(s, 3));
  608. print_opcode(cmd_val(s, 0), s->ring_id);
  609. s->ip_va = (u32 *)((((u64)s->ip_va) >> 12) << 12);
  610. while (cnt < 1024) {
  611. gvt_dbg_cmd("ip_va=%p: ", s->ip_va);
  612. for (i = 0; i < 8; i++)
  613. gvt_dbg_cmd("%08x ", cmd_val(s, i));
  614. gvt_dbg_cmd("\n");
  615. s->ip_va += 8 * sizeof(u32);
  616. cnt += 8;
  617. }
  618. }
  619. static inline void update_ip_va(struct parser_exec_state *s)
  620. {
  621. unsigned long len = 0;
  622. if (WARN_ON(s->ring_head == s->ring_tail))
  623. return;
  624. if (s->buf_type == RING_BUFFER_INSTRUCTION) {
  625. unsigned long ring_top = s->ring_start + s->ring_size;
  626. if (s->ring_head > s->ring_tail) {
  627. if (s->ip_gma >= s->ring_head && s->ip_gma < ring_top)
  628. len = (s->ip_gma - s->ring_head);
  629. else if (s->ip_gma >= s->ring_start &&
  630. s->ip_gma <= s->ring_tail)
  631. len = (ring_top - s->ring_head) +
  632. (s->ip_gma - s->ring_start);
  633. } else
  634. len = (s->ip_gma - s->ring_head);
  635. s->ip_va = s->rb_va + len;
  636. } else {/* shadow batch buffer */
  637. s->ip_va = s->ret_bb_va;
  638. }
  639. }
  640. static inline int ip_gma_set(struct parser_exec_state *s,
  641. unsigned long ip_gma)
  642. {
  643. WARN_ON(!IS_ALIGNED(ip_gma, 4));
  644. s->ip_gma = ip_gma;
  645. update_ip_va(s);
  646. return 0;
  647. }
  648. static inline int ip_gma_advance(struct parser_exec_state *s,
  649. unsigned int dw_len)
  650. {
  651. s->ip_gma += (dw_len << 2);
  652. if (s->buf_type == RING_BUFFER_INSTRUCTION) {
  653. if (s->ip_gma >= s->ring_start + s->ring_size)
  654. s->ip_gma -= s->ring_size;
  655. update_ip_va(s);
  656. } else {
  657. s->ip_va += (dw_len << 2);
  658. }
  659. return 0;
  660. }
  661. static inline int get_cmd_length(struct cmd_info *info, u32 cmd)
  662. {
  663. if ((info->flag & F_LEN_MASK) == F_LEN_CONST)
  664. return info->len;
  665. else
  666. return (cmd & ((1U << info->len) - 1)) + 2;
  667. return 0;
  668. }
  669. static inline int cmd_length(struct parser_exec_state *s)
  670. {
  671. return get_cmd_length(s->info, cmd_val(s, 0));
  672. }
  673. /* do not remove this, some platform may need clflush here */
  674. #define patch_value(s, addr, val) do { \
  675. *addr = val; \
  676. } while (0)
  677. static bool is_shadowed_mmio(unsigned int offset)
  678. {
  679. bool ret = false;
  680. if ((offset == 0x2168) || /*BB current head register UDW */
  681. (offset == 0x2140) || /*BB current header register */
  682. (offset == 0x211c) || /*second BB header register UDW */
  683. (offset == 0x2114)) { /*second BB header register UDW */
  684. ret = true;
  685. }
  686. return ret;
  687. }
  688. static inline bool is_force_nonpriv_mmio(unsigned int offset)
  689. {
  690. return (offset >= 0x24d0 && offset < 0x2500);
  691. }
  692. static int force_nonpriv_reg_handler(struct parser_exec_state *s,
  693. unsigned int offset, unsigned int index, char *cmd)
  694. {
  695. struct intel_gvt *gvt = s->vgpu->gvt;
  696. unsigned int data;
  697. u32 ring_base;
  698. u32 nopid;
  699. struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv;
  700. if (!strcmp(cmd, "lri"))
  701. data = cmd_val(s, index + 1);
  702. else {
  703. gvt_err("Unexpected forcenonpriv 0x%x write from cmd %s\n",
  704. offset, cmd);
  705. return -EINVAL;
  706. }
  707. ring_base = dev_priv->engine[s->ring_id]->mmio_base;
  708. nopid = i915_mmio_reg_offset(RING_NOPID(ring_base));
  709. if (!intel_gvt_in_force_nonpriv_whitelist(gvt, data) &&
  710. data != nopid) {
  711. gvt_err("Unexpected forcenonpriv 0x%x LRI write, value=0x%x\n",
  712. offset, data);
  713. patch_value(s, cmd_ptr(s, index), nopid);
  714. return 0;
  715. }
  716. return 0;
  717. }
  718. static inline bool is_mocs_mmio(unsigned int offset)
  719. {
  720. return ((offset >= 0xc800) && (offset <= 0xcff8)) ||
  721. ((offset >= 0xb020) && (offset <= 0xb0a0));
  722. }
  723. static int mocs_cmd_reg_handler(struct parser_exec_state *s,
  724. unsigned int offset, unsigned int index)
  725. {
  726. if (!is_mocs_mmio(offset))
  727. return -EINVAL;
  728. vgpu_vreg(s->vgpu, offset) = cmd_val(s, index + 1);
  729. return 0;
  730. }
  731. static int cmd_reg_handler(struct parser_exec_state *s,
  732. unsigned int offset, unsigned int index, char *cmd)
  733. {
  734. struct intel_vgpu *vgpu = s->vgpu;
  735. struct intel_gvt *gvt = vgpu->gvt;
  736. if (offset + 4 > gvt->device_info.mmio_size) {
  737. gvt_vgpu_err("%s access to (%x) outside of MMIO range\n",
  738. cmd, offset);
  739. return -EFAULT;
  740. }
  741. if (!intel_gvt_mmio_is_cmd_access(gvt, offset)) {
  742. gvt_vgpu_err("%s access to non-render register (%x)\n",
  743. cmd, offset);
  744. return 0;
  745. }
  746. if (is_shadowed_mmio(offset)) {
  747. gvt_vgpu_err("found access of shadowed MMIO %x\n", offset);
  748. return 0;
  749. }
  750. if (is_mocs_mmio(offset) &&
  751. mocs_cmd_reg_handler(s, offset, index))
  752. return -EINVAL;
  753. if (is_force_nonpriv_mmio(offset) &&
  754. force_nonpriv_reg_handler(s, offset, index, cmd))
  755. return -EPERM;
  756. if (offset == i915_mmio_reg_offset(DERRMR) ||
  757. offset == i915_mmio_reg_offset(FORCEWAKE_MT)) {
  758. /* Writing to HW VGT_PVINFO_PAGE offset will be discarded */
  759. patch_value(s, cmd_ptr(s, index), VGT_PVINFO_PAGE);
  760. }
  761. /* TODO: Update the global mask if this MMIO is a masked-MMIO */
  762. intel_gvt_mmio_set_cmd_accessed(gvt, offset);
  763. return 0;
  764. }
  765. #define cmd_reg(s, i) \
  766. (cmd_val(s, i) & GENMASK(22, 2))
  767. #define cmd_reg_inhibit(s, i) \
  768. (cmd_val(s, i) & GENMASK(22, 18))
  769. #define cmd_gma(s, i) \
  770. (cmd_val(s, i) & GENMASK(31, 2))
  771. #define cmd_gma_hi(s, i) \
  772. (cmd_val(s, i) & GENMASK(15, 0))
  773. static int cmd_handler_lri(struct parser_exec_state *s)
  774. {
  775. int i, ret = 0;
  776. int cmd_len = cmd_length(s);
  777. struct intel_gvt *gvt = s->vgpu->gvt;
  778. for (i = 1; i < cmd_len; i += 2) {
  779. if (IS_BROADWELL(gvt->dev_priv) &&
  780. (s->ring_id != RCS)) {
  781. if (s->ring_id == BCS &&
  782. cmd_reg(s, i) ==
  783. i915_mmio_reg_offset(DERRMR))
  784. ret |= 0;
  785. else
  786. ret |= (cmd_reg_inhibit(s, i)) ?
  787. -EBADRQC : 0;
  788. }
  789. if (ret)
  790. break;
  791. ret |= cmd_reg_handler(s, cmd_reg(s, i), i, "lri");
  792. if (ret)
  793. break;
  794. }
  795. return ret;
  796. }
  797. static int cmd_handler_lrr(struct parser_exec_state *s)
  798. {
  799. int i, ret = 0;
  800. int cmd_len = cmd_length(s);
  801. for (i = 1; i < cmd_len; i += 2) {
  802. if (IS_BROADWELL(s->vgpu->gvt->dev_priv))
  803. ret |= ((cmd_reg_inhibit(s, i) ||
  804. (cmd_reg_inhibit(s, i + 1)))) ?
  805. -EBADRQC : 0;
  806. if (ret)
  807. break;
  808. ret |= cmd_reg_handler(s, cmd_reg(s, i), i, "lrr-src");
  809. if (ret)
  810. break;
  811. ret |= cmd_reg_handler(s, cmd_reg(s, i + 1), i, "lrr-dst");
  812. if (ret)
  813. break;
  814. }
  815. return ret;
  816. }
  817. static inline int cmd_address_audit(struct parser_exec_state *s,
  818. unsigned long guest_gma, int op_size, bool index_mode);
  819. static int cmd_handler_lrm(struct parser_exec_state *s)
  820. {
  821. struct intel_gvt *gvt = s->vgpu->gvt;
  822. int gmadr_bytes = gvt->device_info.gmadr_bytes_in_cmd;
  823. unsigned long gma;
  824. int i, ret = 0;
  825. int cmd_len = cmd_length(s);
  826. for (i = 1; i < cmd_len;) {
  827. if (IS_BROADWELL(gvt->dev_priv))
  828. ret |= (cmd_reg_inhibit(s, i)) ? -EBADRQC : 0;
  829. if (ret)
  830. break;
  831. ret |= cmd_reg_handler(s, cmd_reg(s, i), i, "lrm");
  832. if (ret)
  833. break;
  834. if (cmd_val(s, 0) & (1 << 22)) {
  835. gma = cmd_gma(s, i + 1);
  836. if (gmadr_bytes == 8)
  837. gma |= (cmd_gma_hi(s, i + 2)) << 32;
  838. ret |= cmd_address_audit(s, gma, sizeof(u32), false);
  839. if (ret)
  840. break;
  841. }
  842. i += gmadr_dw_number(s) + 1;
  843. }
  844. return ret;
  845. }
  846. static int cmd_handler_srm(struct parser_exec_state *s)
  847. {
  848. int gmadr_bytes = s->vgpu->gvt->device_info.gmadr_bytes_in_cmd;
  849. unsigned long gma;
  850. int i, ret = 0;
  851. int cmd_len = cmd_length(s);
  852. for (i = 1; i < cmd_len;) {
  853. ret |= cmd_reg_handler(s, cmd_reg(s, i), i, "srm");
  854. if (ret)
  855. break;
  856. if (cmd_val(s, 0) & (1 << 22)) {
  857. gma = cmd_gma(s, i + 1);
  858. if (gmadr_bytes == 8)
  859. gma |= (cmd_gma_hi(s, i + 2)) << 32;
  860. ret |= cmd_address_audit(s, gma, sizeof(u32), false);
  861. if (ret)
  862. break;
  863. }
  864. i += gmadr_dw_number(s) + 1;
  865. }
  866. return ret;
  867. }
  868. struct cmd_interrupt_event {
  869. int pipe_control_notify;
  870. int mi_flush_dw;
  871. int mi_user_interrupt;
  872. };
  873. static struct cmd_interrupt_event cmd_interrupt_events[] = {
  874. [RCS] = {
  875. .pipe_control_notify = RCS_PIPE_CONTROL,
  876. .mi_flush_dw = INTEL_GVT_EVENT_RESERVED,
  877. .mi_user_interrupt = RCS_MI_USER_INTERRUPT,
  878. },
  879. [BCS] = {
  880. .pipe_control_notify = INTEL_GVT_EVENT_RESERVED,
  881. .mi_flush_dw = BCS_MI_FLUSH_DW,
  882. .mi_user_interrupt = BCS_MI_USER_INTERRUPT,
  883. },
  884. [VCS] = {
  885. .pipe_control_notify = INTEL_GVT_EVENT_RESERVED,
  886. .mi_flush_dw = VCS_MI_FLUSH_DW,
  887. .mi_user_interrupt = VCS_MI_USER_INTERRUPT,
  888. },
  889. [VCS2] = {
  890. .pipe_control_notify = INTEL_GVT_EVENT_RESERVED,
  891. .mi_flush_dw = VCS2_MI_FLUSH_DW,
  892. .mi_user_interrupt = VCS2_MI_USER_INTERRUPT,
  893. },
  894. [VECS] = {
  895. .pipe_control_notify = INTEL_GVT_EVENT_RESERVED,
  896. .mi_flush_dw = VECS_MI_FLUSH_DW,
  897. .mi_user_interrupt = VECS_MI_USER_INTERRUPT,
  898. },
  899. };
  900. static int cmd_handler_pipe_control(struct parser_exec_state *s)
  901. {
  902. int gmadr_bytes = s->vgpu->gvt->device_info.gmadr_bytes_in_cmd;
  903. unsigned long gma;
  904. bool index_mode = false;
  905. unsigned int post_sync;
  906. int ret = 0;
  907. post_sync = (cmd_val(s, 1) & PIPE_CONTROL_POST_SYNC_OP_MASK) >> 14;
  908. /* LRI post sync */
  909. if (cmd_val(s, 1) & PIPE_CONTROL_MMIO_WRITE)
  910. ret = cmd_reg_handler(s, cmd_reg(s, 2), 1, "pipe_ctrl");
  911. /* post sync */
  912. else if (post_sync) {
  913. if (post_sync == 2)
  914. ret = cmd_reg_handler(s, 0x2350, 1, "pipe_ctrl");
  915. else if (post_sync == 3)
  916. ret = cmd_reg_handler(s, 0x2358, 1, "pipe_ctrl");
  917. else if (post_sync == 1) {
  918. /* check ggtt*/
  919. if ((cmd_val(s, 1) & PIPE_CONTROL_GLOBAL_GTT_IVB)) {
  920. gma = cmd_val(s, 2) & GENMASK(31, 3);
  921. if (gmadr_bytes == 8)
  922. gma |= (cmd_gma_hi(s, 3)) << 32;
  923. /* Store Data Index */
  924. if (cmd_val(s, 1) & (1 << 21))
  925. index_mode = true;
  926. ret |= cmd_address_audit(s, gma, sizeof(u64),
  927. index_mode);
  928. }
  929. }
  930. }
  931. if (ret)
  932. return ret;
  933. if (cmd_val(s, 1) & PIPE_CONTROL_NOTIFY)
  934. set_bit(cmd_interrupt_events[s->ring_id].pipe_control_notify,
  935. s->workload->pending_events);
  936. return 0;
  937. }
  938. static int cmd_handler_mi_user_interrupt(struct parser_exec_state *s)
  939. {
  940. set_bit(cmd_interrupt_events[s->ring_id].mi_user_interrupt,
  941. s->workload->pending_events);
  942. patch_value(s, cmd_ptr(s, 0), MI_NOOP);
  943. return 0;
  944. }
  945. static int cmd_advance_default(struct parser_exec_state *s)
  946. {
  947. return ip_gma_advance(s, cmd_length(s));
  948. }
  949. static int cmd_handler_mi_batch_buffer_end(struct parser_exec_state *s)
  950. {
  951. int ret;
  952. if (s->buf_type == BATCH_BUFFER_2ND_LEVEL) {
  953. s->buf_type = BATCH_BUFFER_INSTRUCTION;
  954. ret = ip_gma_set(s, s->ret_ip_gma_bb);
  955. s->buf_addr_type = s->saved_buf_addr_type;
  956. } else {
  957. s->buf_type = RING_BUFFER_INSTRUCTION;
  958. s->buf_addr_type = GTT_BUFFER;
  959. if (s->ret_ip_gma_ring >= s->ring_start + s->ring_size)
  960. s->ret_ip_gma_ring -= s->ring_size;
  961. ret = ip_gma_set(s, s->ret_ip_gma_ring);
  962. }
  963. return ret;
  964. }
  965. struct mi_display_flip_command_info {
  966. int pipe;
  967. int plane;
  968. int event;
  969. i915_reg_t stride_reg;
  970. i915_reg_t ctrl_reg;
  971. i915_reg_t surf_reg;
  972. u64 stride_val;
  973. u64 tile_val;
  974. u64 surf_val;
  975. bool async_flip;
  976. };
  977. struct plane_code_mapping {
  978. int pipe;
  979. int plane;
  980. int event;
  981. };
  982. static int gen8_decode_mi_display_flip(struct parser_exec_state *s,
  983. struct mi_display_flip_command_info *info)
  984. {
  985. struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv;
  986. struct plane_code_mapping gen8_plane_code[] = {
  987. [0] = {PIPE_A, PLANE_A, PRIMARY_A_FLIP_DONE},
  988. [1] = {PIPE_B, PLANE_A, PRIMARY_B_FLIP_DONE},
  989. [2] = {PIPE_A, PLANE_B, SPRITE_A_FLIP_DONE},
  990. [3] = {PIPE_B, PLANE_B, SPRITE_B_FLIP_DONE},
  991. [4] = {PIPE_C, PLANE_A, PRIMARY_C_FLIP_DONE},
  992. [5] = {PIPE_C, PLANE_B, SPRITE_C_FLIP_DONE},
  993. };
  994. u32 dword0, dword1, dword2;
  995. u32 v;
  996. dword0 = cmd_val(s, 0);
  997. dword1 = cmd_val(s, 1);
  998. dword2 = cmd_val(s, 2);
  999. v = (dword0 & GENMASK(21, 19)) >> 19;
  1000. if (WARN_ON(v >= ARRAY_SIZE(gen8_plane_code)))
  1001. return -EBADRQC;
  1002. info->pipe = gen8_plane_code[v].pipe;
  1003. info->plane = gen8_plane_code[v].plane;
  1004. info->event = gen8_plane_code[v].event;
  1005. info->stride_val = (dword1 & GENMASK(15, 6)) >> 6;
  1006. info->tile_val = (dword1 & 0x1);
  1007. info->surf_val = (dword2 & GENMASK(31, 12)) >> 12;
  1008. info->async_flip = ((dword2 & GENMASK(1, 0)) == 0x1);
  1009. if (info->plane == PLANE_A) {
  1010. info->ctrl_reg = DSPCNTR(info->pipe);
  1011. info->stride_reg = DSPSTRIDE(info->pipe);
  1012. info->surf_reg = DSPSURF(info->pipe);
  1013. } else if (info->plane == PLANE_B) {
  1014. info->ctrl_reg = SPRCTL(info->pipe);
  1015. info->stride_reg = SPRSTRIDE(info->pipe);
  1016. info->surf_reg = SPRSURF(info->pipe);
  1017. } else {
  1018. WARN_ON(1);
  1019. return -EBADRQC;
  1020. }
  1021. return 0;
  1022. }
  1023. static int skl_decode_mi_display_flip(struct parser_exec_state *s,
  1024. struct mi_display_flip_command_info *info)
  1025. {
  1026. struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv;
  1027. struct intel_vgpu *vgpu = s->vgpu;
  1028. u32 dword0 = cmd_val(s, 0);
  1029. u32 dword1 = cmd_val(s, 1);
  1030. u32 dword2 = cmd_val(s, 2);
  1031. u32 plane = (dword0 & GENMASK(12, 8)) >> 8;
  1032. info->plane = PRIMARY_PLANE;
  1033. switch (plane) {
  1034. case MI_DISPLAY_FLIP_SKL_PLANE_1_A:
  1035. info->pipe = PIPE_A;
  1036. info->event = PRIMARY_A_FLIP_DONE;
  1037. break;
  1038. case MI_DISPLAY_FLIP_SKL_PLANE_1_B:
  1039. info->pipe = PIPE_B;
  1040. info->event = PRIMARY_B_FLIP_DONE;
  1041. break;
  1042. case MI_DISPLAY_FLIP_SKL_PLANE_1_C:
  1043. info->pipe = PIPE_C;
  1044. info->event = PRIMARY_C_FLIP_DONE;
  1045. break;
  1046. case MI_DISPLAY_FLIP_SKL_PLANE_2_A:
  1047. info->pipe = PIPE_A;
  1048. info->event = SPRITE_A_FLIP_DONE;
  1049. info->plane = SPRITE_PLANE;
  1050. break;
  1051. case MI_DISPLAY_FLIP_SKL_PLANE_2_B:
  1052. info->pipe = PIPE_B;
  1053. info->event = SPRITE_B_FLIP_DONE;
  1054. info->plane = SPRITE_PLANE;
  1055. break;
  1056. case MI_DISPLAY_FLIP_SKL_PLANE_2_C:
  1057. info->pipe = PIPE_C;
  1058. info->event = SPRITE_C_FLIP_DONE;
  1059. info->plane = SPRITE_PLANE;
  1060. break;
  1061. default:
  1062. gvt_vgpu_err("unknown plane code %d\n", plane);
  1063. return -EBADRQC;
  1064. }
  1065. info->stride_val = (dword1 & GENMASK(15, 6)) >> 6;
  1066. info->tile_val = (dword1 & GENMASK(2, 0));
  1067. info->surf_val = (dword2 & GENMASK(31, 12)) >> 12;
  1068. info->async_flip = ((dword2 & GENMASK(1, 0)) == 0x1);
  1069. info->ctrl_reg = DSPCNTR(info->pipe);
  1070. info->stride_reg = DSPSTRIDE(info->pipe);
  1071. info->surf_reg = DSPSURF(info->pipe);
  1072. return 0;
  1073. }
  1074. static int gen8_check_mi_display_flip(struct parser_exec_state *s,
  1075. struct mi_display_flip_command_info *info)
  1076. {
  1077. struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv;
  1078. u32 stride, tile;
  1079. if (!info->async_flip)
  1080. return 0;
  1081. if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
  1082. stride = vgpu_vreg_t(s->vgpu, info->stride_reg) & GENMASK(9, 0);
  1083. tile = (vgpu_vreg_t(s->vgpu, info->ctrl_reg) &
  1084. GENMASK(12, 10)) >> 10;
  1085. } else {
  1086. stride = (vgpu_vreg_t(s->vgpu, info->stride_reg) &
  1087. GENMASK(15, 6)) >> 6;
  1088. tile = (vgpu_vreg_t(s->vgpu, info->ctrl_reg) & (1 << 10)) >> 10;
  1089. }
  1090. if (stride != info->stride_val)
  1091. gvt_dbg_cmd("cannot change stride during async flip\n");
  1092. if (tile != info->tile_val)
  1093. gvt_dbg_cmd("cannot change tile during async flip\n");
  1094. return 0;
  1095. }
  1096. static int gen8_update_plane_mmio_from_mi_display_flip(
  1097. struct parser_exec_state *s,
  1098. struct mi_display_flip_command_info *info)
  1099. {
  1100. struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv;
  1101. struct intel_vgpu *vgpu = s->vgpu;
  1102. set_mask_bits(&vgpu_vreg_t(vgpu, info->surf_reg), GENMASK(31, 12),
  1103. info->surf_val << 12);
  1104. if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
  1105. set_mask_bits(&vgpu_vreg_t(vgpu, info->stride_reg), GENMASK(9, 0),
  1106. info->stride_val);
  1107. set_mask_bits(&vgpu_vreg_t(vgpu, info->ctrl_reg), GENMASK(12, 10),
  1108. info->tile_val << 10);
  1109. } else {
  1110. set_mask_bits(&vgpu_vreg_t(vgpu, info->stride_reg), GENMASK(15, 6),
  1111. info->stride_val << 6);
  1112. set_mask_bits(&vgpu_vreg_t(vgpu, info->ctrl_reg), GENMASK(10, 10),
  1113. info->tile_val << 10);
  1114. }
  1115. vgpu_vreg_t(vgpu, PIPE_FRMCOUNT_G4X(info->pipe))++;
  1116. intel_vgpu_trigger_virtual_event(vgpu, info->event);
  1117. return 0;
  1118. }
  1119. static int decode_mi_display_flip(struct parser_exec_state *s,
  1120. struct mi_display_flip_command_info *info)
  1121. {
  1122. struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv;
  1123. if (IS_BROADWELL(dev_priv))
  1124. return gen8_decode_mi_display_flip(s, info);
  1125. if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
  1126. return skl_decode_mi_display_flip(s, info);
  1127. return -ENODEV;
  1128. }
  1129. static int check_mi_display_flip(struct parser_exec_state *s,
  1130. struct mi_display_flip_command_info *info)
  1131. {
  1132. struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv;
  1133. if (IS_BROADWELL(dev_priv)
  1134. || IS_SKYLAKE(dev_priv)
  1135. || IS_KABYLAKE(dev_priv))
  1136. return gen8_check_mi_display_flip(s, info);
  1137. return -ENODEV;
  1138. }
  1139. static int update_plane_mmio_from_mi_display_flip(
  1140. struct parser_exec_state *s,
  1141. struct mi_display_flip_command_info *info)
  1142. {
  1143. struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv;
  1144. if (IS_BROADWELL(dev_priv)
  1145. || IS_SKYLAKE(dev_priv)
  1146. || IS_KABYLAKE(dev_priv))
  1147. return gen8_update_plane_mmio_from_mi_display_flip(s, info);
  1148. return -ENODEV;
  1149. }
  1150. static int cmd_handler_mi_display_flip(struct parser_exec_state *s)
  1151. {
  1152. struct mi_display_flip_command_info info;
  1153. struct intel_vgpu *vgpu = s->vgpu;
  1154. int ret;
  1155. int i;
  1156. int len = cmd_length(s);
  1157. ret = decode_mi_display_flip(s, &info);
  1158. if (ret) {
  1159. gvt_vgpu_err("fail to decode MI display flip command\n");
  1160. return ret;
  1161. }
  1162. ret = check_mi_display_flip(s, &info);
  1163. if (ret) {
  1164. gvt_vgpu_err("invalid MI display flip command\n");
  1165. return ret;
  1166. }
  1167. ret = update_plane_mmio_from_mi_display_flip(s, &info);
  1168. if (ret) {
  1169. gvt_vgpu_err("fail to update plane mmio\n");
  1170. return ret;
  1171. }
  1172. for (i = 0; i < len; i++)
  1173. patch_value(s, cmd_ptr(s, i), MI_NOOP);
  1174. return 0;
  1175. }
  1176. static bool is_wait_for_flip_pending(u32 cmd)
  1177. {
  1178. return cmd & (MI_WAIT_FOR_PLANE_A_FLIP_PENDING |
  1179. MI_WAIT_FOR_PLANE_B_FLIP_PENDING |
  1180. MI_WAIT_FOR_PLANE_C_FLIP_PENDING |
  1181. MI_WAIT_FOR_SPRITE_A_FLIP_PENDING |
  1182. MI_WAIT_FOR_SPRITE_B_FLIP_PENDING |
  1183. MI_WAIT_FOR_SPRITE_C_FLIP_PENDING);
  1184. }
  1185. static int cmd_handler_mi_wait_for_event(struct parser_exec_state *s)
  1186. {
  1187. u32 cmd = cmd_val(s, 0);
  1188. if (!is_wait_for_flip_pending(cmd))
  1189. return 0;
  1190. patch_value(s, cmd_ptr(s, 0), MI_NOOP);
  1191. return 0;
  1192. }
  1193. static unsigned long get_gma_bb_from_cmd(struct parser_exec_state *s, int index)
  1194. {
  1195. unsigned long addr;
  1196. unsigned long gma_high, gma_low;
  1197. struct intel_vgpu *vgpu = s->vgpu;
  1198. int gmadr_bytes = vgpu->gvt->device_info.gmadr_bytes_in_cmd;
  1199. if (WARN_ON(gmadr_bytes != 4 && gmadr_bytes != 8)) {
  1200. gvt_vgpu_err("invalid gma bytes %d\n", gmadr_bytes);
  1201. return INTEL_GVT_INVALID_ADDR;
  1202. }
  1203. gma_low = cmd_val(s, index) & BATCH_BUFFER_ADDR_MASK;
  1204. if (gmadr_bytes == 4) {
  1205. addr = gma_low;
  1206. } else {
  1207. gma_high = cmd_val(s, index + 1) & BATCH_BUFFER_ADDR_HIGH_MASK;
  1208. addr = (((unsigned long)gma_high) << 32) | gma_low;
  1209. }
  1210. return addr;
  1211. }
  1212. static inline int cmd_address_audit(struct parser_exec_state *s,
  1213. unsigned long guest_gma, int op_size, bool index_mode)
  1214. {
  1215. struct intel_vgpu *vgpu = s->vgpu;
  1216. u32 max_surface_size = vgpu->gvt->device_info.max_surface_size;
  1217. int i;
  1218. int ret;
  1219. if (op_size > max_surface_size) {
  1220. gvt_vgpu_err("command address audit fail name %s\n",
  1221. s->info->name);
  1222. return -EFAULT;
  1223. }
  1224. if (index_mode) {
  1225. if (guest_gma >= I915_GTT_PAGE_SIZE / sizeof(u64)) {
  1226. ret = -EFAULT;
  1227. goto err;
  1228. }
  1229. } else if (!intel_gvt_ggtt_validate_range(vgpu, guest_gma, op_size)) {
  1230. ret = -EFAULT;
  1231. goto err;
  1232. }
  1233. return 0;
  1234. err:
  1235. gvt_vgpu_err("cmd_parser: Malicious %s detected, addr=0x%lx, len=%d!\n",
  1236. s->info->name, guest_gma, op_size);
  1237. pr_err("cmd dump: ");
  1238. for (i = 0; i < cmd_length(s); i++) {
  1239. if (!(i % 4))
  1240. pr_err("\n%08x ", cmd_val(s, i));
  1241. else
  1242. pr_err("%08x ", cmd_val(s, i));
  1243. }
  1244. pr_err("\nvgpu%d: aperture 0x%llx - 0x%llx, hidden 0x%llx - 0x%llx\n",
  1245. vgpu->id,
  1246. vgpu_aperture_gmadr_base(vgpu),
  1247. vgpu_aperture_gmadr_end(vgpu),
  1248. vgpu_hidden_gmadr_base(vgpu),
  1249. vgpu_hidden_gmadr_end(vgpu));
  1250. return ret;
  1251. }
  1252. static int cmd_handler_mi_store_data_imm(struct parser_exec_state *s)
  1253. {
  1254. int gmadr_bytes = s->vgpu->gvt->device_info.gmadr_bytes_in_cmd;
  1255. int op_size = (cmd_length(s) - 3) * sizeof(u32);
  1256. int core_id = (cmd_val(s, 2) & (1 << 0)) ? 1 : 0;
  1257. unsigned long gma, gma_low, gma_high;
  1258. int ret = 0;
  1259. /* check ppggt */
  1260. if (!(cmd_val(s, 0) & (1 << 22)))
  1261. return 0;
  1262. gma = cmd_val(s, 2) & GENMASK(31, 2);
  1263. if (gmadr_bytes == 8) {
  1264. gma_low = cmd_val(s, 1) & GENMASK(31, 2);
  1265. gma_high = cmd_val(s, 2) & GENMASK(15, 0);
  1266. gma = (gma_high << 32) | gma_low;
  1267. core_id = (cmd_val(s, 1) & (1 << 0)) ? 1 : 0;
  1268. }
  1269. ret = cmd_address_audit(s, gma + op_size * core_id, op_size, false);
  1270. return ret;
  1271. }
  1272. static inline int unexpected_cmd(struct parser_exec_state *s)
  1273. {
  1274. struct intel_vgpu *vgpu = s->vgpu;
  1275. gvt_vgpu_err("Unexpected %s in command buffer!\n", s->info->name);
  1276. return -EBADRQC;
  1277. }
  1278. static int cmd_handler_mi_semaphore_wait(struct parser_exec_state *s)
  1279. {
  1280. return unexpected_cmd(s);
  1281. }
  1282. static int cmd_handler_mi_report_perf_count(struct parser_exec_state *s)
  1283. {
  1284. return unexpected_cmd(s);
  1285. }
  1286. static int cmd_handler_mi_op_2e(struct parser_exec_state *s)
  1287. {
  1288. return unexpected_cmd(s);
  1289. }
  1290. static int cmd_handler_mi_op_2f(struct parser_exec_state *s)
  1291. {
  1292. int gmadr_bytes = s->vgpu->gvt->device_info.gmadr_bytes_in_cmd;
  1293. int op_size = (1 << ((cmd_val(s, 0) & GENMASK(20, 19)) >> 19)) *
  1294. sizeof(u32);
  1295. unsigned long gma, gma_high;
  1296. int ret = 0;
  1297. if (!(cmd_val(s, 0) & (1 << 22)))
  1298. return ret;
  1299. gma = cmd_val(s, 1) & GENMASK(31, 2);
  1300. if (gmadr_bytes == 8) {
  1301. gma_high = cmd_val(s, 2) & GENMASK(15, 0);
  1302. gma = (gma_high << 32) | gma;
  1303. }
  1304. ret = cmd_address_audit(s, gma, op_size, false);
  1305. return ret;
  1306. }
  1307. static int cmd_handler_mi_store_data_index(struct parser_exec_state *s)
  1308. {
  1309. return unexpected_cmd(s);
  1310. }
  1311. static int cmd_handler_mi_clflush(struct parser_exec_state *s)
  1312. {
  1313. return unexpected_cmd(s);
  1314. }
  1315. static int cmd_handler_mi_conditional_batch_buffer_end(
  1316. struct parser_exec_state *s)
  1317. {
  1318. return unexpected_cmd(s);
  1319. }
  1320. static int cmd_handler_mi_update_gtt(struct parser_exec_state *s)
  1321. {
  1322. return unexpected_cmd(s);
  1323. }
  1324. static int cmd_handler_mi_flush_dw(struct parser_exec_state *s)
  1325. {
  1326. int gmadr_bytes = s->vgpu->gvt->device_info.gmadr_bytes_in_cmd;
  1327. unsigned long gma;
  1328. bool index_mode = false;
  1329. int ret = 0;
  1330. /* Check post-sync and ppgtt bit */
  1331. if (((cmd_val(s, 0) >> 14) & 0x3) && (cmd_val(s, 1) & (1 << 2))) {
  1332. gma = cmd_val(s, 1) & GENMASK(31, 3);
  1333. if (gmadr_bytes == 8)
  1334. gma |= (cmd_val(s, 2) & GENMASK(15, 0)) << 32;
  1335. /* Store Data Index */
  1336. if (cmd_val(s, 0) & (1 << 21))
  1337. index_mode = true;
  1338. ret = cmd_address_audit(s, gma, sizeof(u64), index_mode);
  1339. }
  1340. /* Check notify bit */
  1341. if ((cmd_val(s, 0) & (1 << 8)))
  1342. set_bit(cmd_interrupt_events[s->ring_id].mi_flush_dw,
  1343. s->workload->pending_events);
  1344. return ret;
  1345. }
  1346. static void addr_type_update_snb(struct parser_exec_state *s)
  1347. {
  1348. if ((s->buf_type == RING_BUFFER_INSTRUCTION) &&
  1349. (BATCH_BUFFER_ADR_SPACE_BIT(cmd_val(s, 0)) == 1)) {
  1350. s->buf_addr_type = PPGTT_BUFFER;
  1351. }
  1352. }
  1353. static int copy_gma_to_hva(struct intel_vgpu *vgpu, struct intel_vgpu_mm *mm,
  1354. unsigned long gma, unsigned long end_gma, void *va)
  1355. {
  1356. unsigned long copy_len, offset;
  1357. unsigned long len = 0;
  1358. unsigned long gpa;
  1359. while (gma != end_gma) {
  1360. gpa = intel_vgpu_gma_to_gpa(mm, gma);
  1361. if (gpa == INTEL_GVT_INVALID_ADDR) {
  1362. gvt_vgpu_err("invalid gma address: %lx\n", gma);
  1363. return -EFAULT;
  1364. }
  1365. offset = gma & (I915_GTT_PAGE_SIZE - 1);
  1366. copy_len = (end_gma - gma) >= (I915_GTT_PAGE_SIZE - offset) ?
  1367. I915_GTT_PAGE_SIZE - offset : end_gma - gma;
  1368. intel_gvt_hypervisor_read_gpa(vgpu, gpa, va + len, copy_len);
  1369. len += copy_len;
  1370. gma += copy_len;
  1371. }
  1372. return len;
  1373. }
  1374. /*
  1375. * Check whether a batch buffer needs to be scanned. Currently
  1376. * the only criteria is based on privilege.
  1377. */
  1378. static int batch_buffer_needs_scan(struct parser_exec_state *s)
  1379. {
  1380. struct intel_gvt *gvt = s->vgpu->gvt;
  1381. if (IS_BROADWELL(gvt->dev_priv) || IS_SKYLAKE(gvt->dev_priv)
  1382. || IS_KABYLAKE(gvt->dev_priv)) {
  1383. /* BDW decides privilege based on address space */
  1384. if (cmd_val(s, 0) & (1 << 8) &&
  1385. !(s->vgpu->scan_nonprivbb & (1 << s->ring_id)))
  1386. return 0;
  1387. }
  1388. return 1;
  1389. }
  1390. static int find_bb_size(struct parser_exec_state *s, unsigned long *bb_size)
  1391. {
  1392. unsigned long gma = 0;
  1393. struct cmd_info *info;
  1394. uint32_t cmd_len = 0;
  1395. bool bb_end = false;
  1396. struct intel_vgpu *vgpu = s->vgpu;
  1397. u32 cmd;
  1398. struct intel_vgpu_mm *mm = (s->buf_addr_type == GTT_BUFFER) ?
  1399. s->vgpu->gtt.ggtt_mm : s->workload->shadow_mm;
  1400. *bb_size = 0;
  1401. /* get the start gm address of the batch buffer */
  1402. gma = get_gma_bb_from_cmd(s, 1);
  1403. if (gma == INTEL_GVT_INVALID_ADDR)
  1404. return -EFAULT;
  1405. cmd = cmd_val(s, 0);
  1406. info = get_cmd_info(s->vgpu->gvt, cmd, s->ring_id);
  1407. if (info == NULL) {
  1408. gvt_vgpu_err("unknown cmd 0x%x, opcode=0x%x, addr_type=%s, ring %d, workload=%p\n",
  1409. cmd, get_opcode(cmd, s->ring_id),
  1410. (s->buf_addr_type == PPGTT_BUFFER) ?
  1411. "ppgtt" : "ggtt", s->ring_id, s->workload);
  1412. return -EBADRQC;
  1413. }
  1414. do {
  1415. if (copy_gma_to_hva(s->vgpu, mm,
  1416. gma, gma + 4, &cmd) < 0)
  1417. return -EFAULT;
  1418. info = get_cmd_info(s->vgpu->gvt, cmd, s->ring_id);
  1419. if (info == NULL) {
  1420. gvt_vgpu_err("unknown cmd 0x%x, opcode=0x%x, addr_type=%s, ring %d, workload=%p\n",
  1421. cmd, get_opcode(cmd, s->ring_id),
  1422. (s->buf_addr_type == PPGTT_BUFFER) ?
  1423. "ppgtt" : "ggtt", s->ring_id, s->workload);
  1424. return -EBADRQC;
  1425. }
  1426. if (info->opcode == OP_MI_BATCH_BUFFER_END) {
  1427. bb_end = true;
  1428. } else if (info->opcode == OP_MI_BATCH_BUFFER_START) {
  1429. if (BATCH_BUFFER_2ND_LEVEL_BIT(cmd) == 0)
  1430. /* chained batch buffer */
  1431. bb_end = true;
  1432. }
  1433. cmd_len = get_cmd_length(info, cmd) << 2;
  1434. *bb_size += cmd_len;
  1435. gma += cmd_len;
  1436. } while (!bb_end);
  1437. return 0;
  1438. }
  1439. static int perform_bb_shadow(struct parser_exec_state *s)
  1440. {
  1441. struct intel_vgpu *vgpu = s->vgpu;
  1442. struct intel_vgpu_shadow_bb *bb;
  1443. unsigned long gma = 0;
  1444. unsigned long bb_size;
  1445. int ret = 0;
  1446. struct intel_vgpu_mm *mm = (s->buf_addr_type == GTT_BUFFER) ?
  1447. s->vgpu->gtt.ggtt_mm : s->workload->shadow_mm;
  1448. unsigned long gma_start_offset = 0;
  1449. /* get the start gm address of the batch buffer */
  1450. gma = get_gma_bb_from_cmd(s, 1);
  1451. if (gma == INTEL_GVT_INVALID_ADDR)
  1452. return -EFAULT;
  1453. ret = find_bb_size(s, &bb_size);
  1454. if (ret)
  1455. return ret;
  1456. bb = kzalloc(sizeof(*bb), GFP_KERNEL);
  1457. if (!bb)
  1458. return -ENOMEM;
  1459. bb->ppgtt = (s->buf_addr_type == GTT_BUFFER) ? false : true;
  1460. /* the gma_start_offset stores the batch buffer's start gma's
  1461. * offset relative to page boundary. so for non-privileged batch
  1462. * buffer, the shadowed gem object holds exactly the same page
  1463. * layout as original gem object. This is for the convience of
  1464. * replacing the whole non-privilged batch buffer page to this
  1465. * shadowed one in PPGTT at the same gma address. (this replacing
  1466. * action is not implemented yet now, but may be necessary in
  1467. * future).
  1468. * for prileged batch buffer, we just change start gma address to
  1469. * that of shadowed page.
  1470. */
  1471. if (bb->ppgtt)
  1472. gma_start_offset = gma & ~I915_GTT_PAGE_MASK;
  1473. bb->obj = i915_gem_object_create(s->vgpu->gvt->dev_priv,
  1474. roundup(bb_size + gma_start_offset, PAGE_SIZE));
  1475. if (IS_ERR(bb->obj)) {
  1476. ret = PTR_ERR(bb->obj);
  1477. goto err_free_bb;
  1478. }
  1479. ret = i915_gem_obj_prepare_shmem_write(bb->obj, &bb->clflush);
  1480. if (ret)
  1481. goto err_free_obj;
  1482. bb->va = i915_gem_object_pin_map(bb->obj, I915_MAP_WB);
  1483. if (IS_ERR(bb->va)) {
  1484. ret = PTR_ERR(bb->va);
  1485. goto err_finish_shmem_access;
  1486. }
  1487. if (bb->clflush & CLFLUSH_BEFORE) {
  1488. drm_clflush_virt_range(bb->va, bb->obj->base.size);
  1489. bb->clflush &= ~CLFLUSH_BEFORE;
  1490. }
  1491. ret = copy_gma_to_hva(s->vgpu, mm,
  1492. gma, gma + bb_size,
  1493. bb->va + gma_start_offset);
  1494. if (ret < 0) {
  1495. gvt_vgpu_err("fail to copy guest ring buffer\n");
  1496. ret = -EFAULT;
  1497. goto err_unmap;
  1498. }
  1499. INIT_LIST_HEAD(&bb->list);
  1500. list_add(&bb->list, &s->workload->shadow_bb);
  1501. bb->accessing = true;
  1502. bb->bb_start_cmd_va = s->ip_va;
  1503. if ((s->buf_type == BATCH_BUFFER_INSTRUCTION) && (!s->is_ctx_wa))
  1504. bb->bb_offset = s->ip_va - s->rb_va;
  1505. else
  1506. bb->bb_offset = 0;
  1507. /*
  1508. * ip_va saves the virtual address of the shadow batch buffer, while
  1509. * ip_gma saves the graphics address of the original batch buffer.
  1510. * As the shadow batch buffer is just a copy from the originial one,
  1511. * it should be right to use shadow batch buffer'va and original batch
  1512. * buffer's gma in pair. After all, we don't want to pin the shadow
  1513. * buffer here (too early).
  1514. */
  1515. s->ip_va = bb->va + gma_start_offset;
  1516. s->ip_gma = gma;
  1517. return 0;
  1518. err_unmap:
  1519. i915_gem_object_unpin_map(bb->obj);
  1520. err_finish_shmem_access:
  1521. i915_gem_obj_finish_shmem_access(bb->obj);
  1522. err_free_obj:
  1523. i915_gem_object_put(bb->obj);
  1524. err_free_bb:
  1525. kfree(bb);
  1526. return ret;
  1527. }
  1528. static int cmd_handler_mi_batch_buffer_start(struct parser_exec_state *s)
  1529. {
  1530. bool second_level;
  1531. int ret = 0;
  1532. struct intel_vgpu *vgpu = s->vgpu;
  1533. if (s->buf_type == BATCH_BUFFER_2ND_LEVEL) {
  1534. gvt_vgpu_err("Found MI_BATCH_BUFFER_START in 2nd level BB\n");
  1535. return -EFAULT;
  1536. }
  1537. second_level = BATCH_BUFFER_2ND_LEVEL_BIT(cmd_val(s, 0)) == 1;
  1538. if (second_level && (s->buf_type != BATCH_BUFFER_INSTRUCTION)) {
  1539. gvt_vgpu_err("Jumping to 2nd level BB from RB is not allowed\n");
  1540. return -EFAULT;
  1541. }
  1542. s->saved_buf_addr_type = s->buf_addr_type;
  1543. addr_type_update_snb(s);
  1544. if (s->buf_type == RING_BUFFER_INSTRUCTION) {
  1545. s->ret_ip_gma_ring = s->ip_gma + cmd_length(s) * sizeof(u32);
  1546. s->buf_type = BATCH_BUFFER_INSTRUCTION;
  1547. } else if (second_level) {
  1548. s->buf_type = BATCH_BUFFER_2ND_LEVEL;
  1549. s->ret_ip_gma_bb = s->ip_gma + cmd_length(s) * sizeof(u32);
  1550. s->ret_bb_va = s->ip_va + cmd_length(s) * sizeof(u32);
  1551. }
  1552. if (batch_buffer_needs_scan(s)) {
  1553. ret = perform_bb_shadow(s);
  1554. if (ret < 0)
  1555. gvt_vgpu_err("invalid shadow batch buffer\n");
  1556. } else {
  1557. /* emulate a batch buffer end to do return right */
  1558. ret = cmd_handler_mi_batch_buffer_end(s);
  1559. if (ret < 0)
  1560. return ret;
  1561. }
  1562. return ret;
  1563. }
  1564. static struct cmd_info cmd_info[] = {
  1565. {"MI_NOOP", OP_MI_NOOP, F_LEN_CONST, R_ALL, D_ALL, 0, 1, NULL},
  1566. {"MI_SET_PREDICATE", OP_MI_SET_PREDICATE, F_LEN_CONST, R_ALL, D_ALL,
  1567. 0, 1, NULL},
  1568. {"MI_USER_INTERRUPT", OP_MI_USER_INTERRUPT, F_LEN_CONST, R_ALL, D_ALL,
  1569. 0, 1, cmd_handler_mi_user_interrupt},
  1570. {"MI_WAIT_FOR_EVENT", OP_MI_WAIT_FOR_EVENT, F_LEN_CONST, R_RCS | R_BCS,
  1571. D_ALL, 0, 1, cmd_handler_mi_wait_for_event},
  1572. {"MI_FLUSH", OP_MI_FLUSH, F_LEN_CONST, R_ALL, D_ALL, 0, 1, NULL},
  1573. {"MI_ARB_CHECK", OP_MI_ARB_CHECK, F_LEN_CONST, R_ALL, D_ALL, 0, 1,
  1574. NULL},
  1575. {"MI_RS_CONTROL", OP_MI_RS_CONTROL, F_LEN_CONST, R_RCS, D_ALL, 0, 1,
  1576. NULL},
  1577. {"MI_REPORT_HEAD", OP_MI_REPORT_HEAD, F_LEN_CONST, R_ALL, D_ALL, 0, 1,
  1578. NULL},
  1579. {"MI_ARB_ON_OFF", OP_MI_ARB_ON_OFF, F_LEN_CONST, R_ALL, D_ALL, 0, 1,
  1580. NULL},
  1581. {"MI_URB_ATOMIC_ALLOC", OP_MI_URB_ATOMIC_ALLOC, F_LEN_CONST, R_RCS,
  1582. D_ALL, 0, 1, NULL},
  1583. {"MI_BATCH_BUFFER_END", OP_MI_BATCH_BUFFER_END,
  1584. F_IP_ADVANCE_CUSTOM | F_LEN_CONST, R_ALL, D_ALL, 0, 1,
  1585. cmd_handler_mi_batch_buffer_end},
  1586. {"MI_SUSPEND_FLUSH", OP_MI_SUSPEND_FLUSH, F_LEN_CONST, R_ALL, D_ALL,
  1587. 0, 1, NULL},
  1588. {"MI_PREDICATE", OP_MI_PREDICATE, F_LEN_CONST, R_RCS, D_ALL, 0, 1,
  1589. NULL},
  1590. {"MI_TOPOLOGY_FILTER", OP_MI_TOPOLOGY_FILTER, F_LEN_CONST, R_ALL,
  1591. D_ALL, 0, 1, NULL},
  1592. {"MI_SET_APPID", OP_MI_SET_APPID, F_LEN_CONST, R_ALL, D_ALL, 0, 1,
  1593. NULL},
  1594. {"MI_RS_CONTEXT", OP_MI_RS_CONTEXT, F_LEN_CONST, R_RCS, D_ALL, 0, 1,
  1595. NULL},
  1596. {"MI_DISPLAY_FLIP", OP_MI_DISPLAY_FLIP, F_LEN_VAR | F_POST_HANDLE,
  1597. R_RCS | R_BCS, D_ALL, 0, 8, cmd_handler_mi_display_flip},
  1598. {"MI_SEMAPHORE_MBOX", OP_MI_SEMAPHORE_MBOX, F_LEN_VAR, R_ALL, D_ALL,
  1599. 0, 8, NULL},
  1600. {"MI_MATH", OP_MI_MATH, F_LEN_VAR, R_ALL, D_ALL, 0, 8, NULL},
  1601. {"MI_URB_CLEAR", OP_MI_URB_CLEAR, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1602. {"ME_SEMAPHORE_SIGNAL", OP_MI_SEMAPHORE_SIGNAL, F_LEN_VAR, R_ALL,
  1603. D_BDW_PLUS, 0, 8, NULL},
  1604. {"ME_SEMAPHORE_WAIT", OP_MI_SEMAPHORE_WAIT, F_LEN_VAR, R_ALL, D_BDW_PLUS,
  1605. ADDR_FIX_1(2), 8, cmd_handler_mi_semaphore_wait},
  1606. {"MI_STORE_DATA_IMM", OP_MI_STORE_DATA_IMM, F_LEN_VAR, R_ALL, D_BDW_PLUS,
  1607. ADDR_FIX_1(1), 10, cmd_handler_mi_store_data_imm},
  1608. {"MI_STORE_DATA_INDEX", OP_MI_STORE_DATA_INDEX, F_LEN_VAR, R_ALL, D_ALL,
  1609. 0, 8, cmd_handler_mi_store_data_index},
  1610. {"MI_LOAD_REGISTER_IMM", OP_MI_LOAD_REGISTER_IMM, F_LEN_VAR, R_ALL,
  1611. D_ALL, 0, 8, cmd_handler_lri},
  1612. {"MI_UPDATE_GTT", OP_MI_UPDATE_GTT, F_LEN_VAR, R_ALL, D_BDW_PLUS, 0, 10,
  1613. cmd_handler_mi_update_gtt},
  1614. {"MI_STORE_REGISTER_MEM", OP_MI_STORE_REGISTER_MEM, F_LEN_VAR, R_ALL,
  1615. D_ALL, ADDR_FIX_1(2), 8, cmd_handler_srm},
  1616. {"MI_FLUSH_DW", OP_MI_FLUSH_DW, F_LEN_VAR, R_ALL, D_ALL, 0, 6,
  1617. cmd_handler_mi_flush_dw},
  1618. {"MI_CLFLUSH", OP_MI_CLFLUSH, F_LEN_VAR, R_ALL, D_ALL, ADDR_FIX_1(1),
  1619. 10, cmd_handler_mi_clflush},
  1620. {"MI_REPORT_PERF_COUNT", OP_MI_REPORT_PERF_COUNT, F_LEN_VAR, R_ALL,
  1621. D_ALL, ADDR_FIX_1(1), 6, cmd_handler_mi_report_perf_count},
  1622. {"MI_LOAD_REGISTER_MEM", OP_MI_LOAD_REGISTER_MEM, F_LEN_VAR, R_ALL,
  1623. D_ALL, ADDR_FIX_1(2), 8, cmd_handler_lrm},
  1624. {"MI_LOAD_REGISTER_REG", OP_MI_LOAD_REGISTER_REG, F_LEN_VAR, R_ALL,
  1625. D_ALL, 0, 8, cmd_handler_lrr},
  1626. {"MI_RS_STORE_DATA_IMM", OP_MI_RS_STORE_DATA_IMM, F_LEN_VAR, R_RCS,
  1627. D_ALL, 0, 8, NULL},
  1628. {"MI_LOAD_URB_MEM", OP_MI_LOAD_URB_MEM, F_LEN_VAR, R_RCS, D_ALL,
  1629. ADDR_FIX_1(2), 8, NULL},
  1630. {"MI_STORE_URM_MEM", OP_MI_STORE_URM_MEM, F_LEN_VAR, R_RCS, D_ALL,
  1631. ADDR_FIX_1(2), 8, NULL},
  1632. {"MI_OP_2E", OP_MI_2E, F_LEN_VAR, R_ALL, D_BDW_PLUS, ADDR_FIX_2(1, 2),
  1633. 8, cmd_handler_mi_op_2e},
  1634. {"MI_OP_2F", OP_MI_2F, F_LEN_VAR, R_ALL, D_BDW_PLUS, ADDR_FIX_1(1),
  1635. 8, cmd_handler_mi_op_2f},
  1636. {"MI_BATCH_BUFFER_START", OP_MI_BATCH_BUFFER_START,
  1637. F_IP_ADVANCE_CUSTOM, R_ALL, D_ALL, 0, 8,
  1638. cmd_handler_mi_batch_buffer_start},
  1639. {"MI_CONDITIONAL_BATCH_BUFFER_END", OP_MI_CONDITIONAL_BATCH_BUFFER_END,
  1640. F_LEN_VAR, R_ALL, D_ALL, ADDR_FIX_1(2), 8,
  1641. cmd_handler_mi_conditional_batch_buffer_end},
  1642. {"MI_LOAD_SCAN_LINES_INCL", OP_MI_LOAD_SCAN_LINES_INCL, F_LEN_CONST,
  1643. R_RCS | R_BCS, D_ALL, 0, 2, NULL},
  1644. {"XY_SETUP_BLT", OP_XY_SETUP_BLT, F_LEN_VAR, R_BCS, D_ALL,
  1645. ADDR_FIX_2(4, 7), 8, NULL},
  1646. {"XY_SETUP_CLIP_BLT", OP_XY_SETUP_CLIP_BLT, F_LEN_VAR, R_BCS, D_ALL,
  1647. 0, 8, NULL},
  1648. {"XY_SETUP_MONO_PATTERN_SL_BLT", OP_XY_SETUP_MONO_PATTERN_SL_BLT,
  1649. F_LEN_VAR, R_BCS, D_ALL, ADDR_FIX_1(4), 8, NULL},
  1650. {"XY_PIXEL_BLT", OP_XY_PIXEL_BLT, F_LEN_VAR, R_BCS, D_ALL, 0, 8, NULL},
  1651. {"XY_SCANLINES_BLT", OP_XY_SCANLINES_BLT, F_LEN_VAR, R_BCS, D_ALL,
  1652. 0, 8, NULL},
  1653. {"XY_TEXT_BLT", OP_XY_TEXT_BLT, F_LEN_VAR, R_BCS, D_ALL,
  1654. ADDR_FIX_1(3), 8, NULL},
  1655. {"XY_TEXT_IMMEDIATE_BLT", OP_XY_TEXT_IMMEDIATE_BLT, F_LEN_VAR, R_BCS,
  1656. D_ALL, 0, 8, NULL},
  1657. {"XY_COLOR_BLT", OP_XY_COLOR_BLT, F_LEN_VAR, R_BCS, D_ALL,
  1658. ADDR_FIX_1(4), 8, NULL},
  1659. {"XY_PAT_BLT", OP_XY_PAT_BLT, F_LEN_VAR, R_BCS, D_ALL,
  1660. ADDR_FIX_2(4, 5), 8, NULL},
  1661. {"XY_MONO_PAT_BLT", OP_XY_MONO_PAT_BLT, F_LEN_VAR, R_BCS, D_ALL,
  1662. ADDR_FIX_1(4), 8, NULL},
  1663. {"XY_SRC_COPY_BLT", OP_XY_SRC_COPY_BLT, F_LEN_VAR, R_BCS, D_ALL,
  1664. ADDR_FIX_2(4, 7), 8, NULL},
  1665. {"XY_MONO_SRC_COPY_BLT", OP_XY_MONO_SRC_COPY_BLT, F_LEN_VAR, R_BCS,
  1666. D_ALL, ADDR_FIX_2(4, 5), 8, NULL},
  1667. {"XY_FULL_BLT", OP_XY_FULL_BLT, F_LEN_VAR, R_BCS, D_ALL, 0, 8, NULL},
  1668. {"XY_FULL_MONO_SRC_BLT", OP_XY_FULL_MONO_SRC_BLT, F_LEN_VAR, R_BCS,
  1669. D_ALL, ADDR_FIX_3(4, 5, 8), 8, NULL},
  1670. {"XY_FULL_MONO_PATTERN_BLT", OP_XY_FULL_MONO_PATTERN_BLT, F_LEN_VAR,
  1671. R_BCS, D_ALL, ADDR_FIX_2(4, 7), 8, NULL},
  1672. {"XY_FULL_MONO_PATTERN_MONO_SRC_BLT",
  1673. OP_XY_FULL_MONO_PATTERN_MONO_SRC_BLT,
  1674. F_LEN_VAR, R_BCS, D_ALL, ADDR_FIX_2(4, 5), 8, NULL},
  1675. {"XY_MONO_PAT_FIXED_BLT", OP_XY_MONO_PAT_FIXED_BLT, F_LEN_VAR, R_BCS,
  1676. D_ALL, ADDR_FIX_1(4), 8, NULL},
  1677. {"XY_MONO_SRC_COPY_IMMEDIATE_BLT", OP_XY_MONO_SRC_COPY_IMMEDIATE_BLT,
  1678. F_LEN_VAR, R_BCS, D_ALL, ADDR_FIX_1(4), 8, NULL},
  1679. {"XY_PAT_BLT_IMMEDIATE", OP_XY_PAT_BLT_IMMEDIATE, F_LEN_VAR, R_BCS,
  1680. D_ALL, ADDR_FIX_1(4), 8, NULL},
  1681. {"XY_SRC_COPY_CHROMA_BLT", OP_XY_SRC_COPY_CHROMA_BLT, F_LEN_VAR, R_BCS,
  1682. D_ALL, ADDR_FIX_2(4, 7), 8, NULL},
  1683. {"XY_FULL_IMMEDIATE_PATTERN_BLT", OP_XY_FULL_IMMEDIATE_PATTERN_BLT,
  1684. F_LEN_VAR, R_BCS, D_ALL, ADDR_FIX_2(4, 7), 8, NULL},
  1685. {"XY_FULL_MONO_SRC_IMMEDIATE_PATTERN_BLT",
  1686. OP_XY_FULL_MONO_SRC_IMMEDIATE_PATTERN_BLT,
  1687. F_LEN_VAR, R_BCS, D_ALL, ADDR_FIX_2(4, 5), 8, NULL},
  1688. {"XY_PAT_CHROMA_BLT", OP_XY_PAT_CHROMA_BLT, F_LEN_VAR, R_BCS, D_ALL,
  1689. ADDR_FIX_2(4, 5), 8, NULL},
  1690. {"XY_PAT_CHROMA_BLT_IMMEDIATE", OP_XY_PAT_CHROMA_BLT_IMMEDIATE,
  1691. F_LEN_VAR, R_BCS, D_ALL, ADDR_FIX_1(4), 8, NULL},
  1692. {"3DSTATE_VIEWPORT_STATE_POINTERS_SF_CLIP",
  1693. OP_3DSTATE_VIEWPORT_STATE_POINTERS_SF_CLIP,
  1694. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1695. {"3DSTATE_VIEWPORT_STATE_POINTERS_CC",
  1696. OP_3DSTATE_VIEWPORT_STATE_POINTERS_CC,
  1697. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1698. {"3DSTATE_BLEND_STATE_POINTERS",
  1699. OP_3DSTATE_BLEND_STATE_POINTERS,
  1700. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1701. {"3DSTATE_DEPTH_STENCIL_STATE_POINTERS",
  1702. OP_3DSTATE_DEPTH_STENCIL_STATE_POINTERS,
  1703. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1704. {"3DSTATE_BINDING_TABLE_POINTERS_VS",
  1705. OP_3DSTATE_BINDING_TABLE_POINTERS_VS,
  1706. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1707. {"3DSTATE_BINDING_TABLE_POINTERS_HS",
  1708. OP_3DSTATE_BINDING_TABLE_POINTERS_HS,
  1709. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1710. {"3DSTATE_BINDING_TABLE_POINTERS_DS",
  1711. OP_3DSTATE_BINDING_TABLE_POINTERS_DS,
  1712. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1713. {"3DSTATE_BINDING_TABLE_POINTERS_GS",
  1714. OP_3DSTATE_BINDING_TABLE_POINTERS_GS,
  1715. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1716. {"3DSTATE_BINDING_TABLE_POINTERS_PS",
  1717. OP_3DSTATE_BINDING_TABLE_POINTERS_PS,
  1718. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1719. {"3DSTATE_SAMPLER_STATE_POINTERS_VS",
  1720. OP_3DSTATE_SAMPLER_STATE_POINTERS_VS,
  1721. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1722. {"3DSTATE_SAMPLER_STATE_POINTERS_HS",
  1723. OP_3DSTATE_SAMPLER_STATE_POINTERS_HS,
  1724. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1725. {"3DSTATE_SAMPLER_STATE_POINTERS_DS",
  1726. OP_3DSTATE_SAMPLER_STATE_POINTERS_DS,
  1727. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1728. {"3DSTATE_SAMPLER_STATE_POINTERS_GS",
  1729. OP_3DSTATE_SAMPLER_STATE_POINTERS_GS,
  1730. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1731. {"3DSTATE_SAMPLER_STATE_POINTERS_PS",
  1732. OP_3DSTATE_SAMPLER_STATE_POINTERS_PS,
  1733. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1734. {"3DSTATE_URB_VS", OP_3DSTATE_URB_VS, F_LEN_VAR, R_RCS, D_ALL,
  1735. 0, 8, NULL},
  1736. {"3DSTATE_URB_HS", OP_3DSTATE_URB_HS, F_LEN_VAR, R_RCS, D_ALL,
  1737. 0, 8, NULL},
  1738. {"3DSTATE_URB_DS", OP_3DSTATE_URB_DS, F_LEN_VAR, R_RCS, D_ALL,
  1739. 0, 8, NULL},
  1740. {"3DSTATE_URB_GS", OP_3DSTATE_URB_GS, F_LEN_VAR, R_RCS, D_ALL,
  1741. 0, 8, NULL},
  1742. {"3DSTATE_GATHER_CONSTANT_VS", OP_3DSTATE_GATHER_CONSTANT_VS,
  1743. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1744. {"3DSTATE_GATHER_CONSTANT_GS", OP_3DSTATE_GATHER_CONSTANT_GS,
  1745. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1746. {"3DSTATE_GATHER_CONSTANT_HS", OP_3DSTATE_GATHER_CONSTANT_HS,
  1747. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1748. {"3DSTATE_GATHER_CONSTANT_DS", OP_3DSTATE_GATHER_CONSTANT_DS,
  1749. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1750. {"3DSTATE_GATHER_CONSTANT_PS", OP_3DSTATE_GATHER_CONSTANT_PS,
  1751. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1752. {"3DSTATE_DX9_CONSTANTF_VS", OP_3DSTATE_DX9_CONSTANTF_VS,
  1753. F_LEN_VAR, R_RCS, D_ALL, 0, 11, NULL},
  1754. {"3DSTATE_DX9_CONSTANTF_PS", OP_3DSTATE_DX9_CONSTANTF_PS,
  1755. F_LEN_VAR, R_RCS, D_ALL, 0, 11, NULL},
  1756. {"3DSTATE_DX9_CONSTANTI_VS", OP_3DSTATE_DX9_CONSTANTI_VS,
  1757. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1758. {"3DSTATE_DX9_CONSTANTI_PS", OP_3DSTATE_DX9_CONSTANTI_PS,
  1759. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1760. {"3DSTATE_DX9_CONSTANTB_VS", OP_3DSTATE_DX9_CONSTANTB_VS,
  1761. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1762. {"3DSTATE_DX9_CONSTANTB_PS", OP_3DSTATE_DX9_CONSTANTB_PS,
  1763. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1764. {"3DSTATE_DX9_LOCAL_VALID_VS", OP_3DSTATE_DX9_LOCAL_VALID_VS,
  1765. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1766. {"3DSTATE_DX9_LOCAL_VALID_PS", OP_3DSTATE_DX9_LOCAL_VALID_PS,
  1767. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1768. {"3DSTATE_DX9_GENERATE_ACTIVE_VS", OP_3DSTATE_DX9_GENERATE_ACTIVE_VS,
  1769. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1770. {"3DSTATE_DX9_GENERATE_ACTIVE_PS", OP_3DSTATE_DX9_GENERATE_ACTIVE_PS,
  1771. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1772. {"3DSTATE_BINDING_TABLE_EDIT_VS", OP_3DSTATE_BINDING_TABLE_EDIT_VS,
  1773. F_LEN_VAR, R_RCS, D_ALL, 0, 9, NULL},
  1774. {"3DSTATE_BINDING_TABLE_EDIT_GS", OP_3DSTATE_BINDING_TABLE_EDIT_GS,
  1775. F_LEN_VAR, R_RCS, D_ALL, 0, 9, NULL},
  1776. {"3DSTATE_BINDING_TABLE_EDIT_HS", OP_3DSTATE_BINDING_TABLE_EDIT_HS,
  1777. F_LEN_VAR, R_RCS, D_ALL, 0, 9, NULL},
  1778. {"3DSTATE_BINDING_TABLE_EDIT_DS", OP_3DSTATE_BINDING_TABLE_EDIT_DS,
  1779. F_LEN_VAR, R_RCS, D_ALL, 0, 9, NULL},
  1780. {"3DSTATE_BINDING_TABLE_EDIT_PS", OP_3DSTATE_BINDING_TABLE_EDIT_PS,
  1781. F_LEN_VAR, R_RCS, D_ALL, 0, 9, NULL},
  1782. {"3DSTATE_VF_INSTANCING", OP_3DSTATE_VF_INSTANCING, F_LEN_VAR, R_RCS,
  1783. D_BDW_PLUS, 0, 8, NULL},
  1784. {"3DSTATE_VF_SGVS", OP_3DSTATE_VF_SGVS, F_LEN_VAR, R_RCS, D_BDW_PLUS, 0, 8,
  1785. NULL},
  1786. {"3DSTATE_VF_TOPOLOGY", OP_3DSTATE_VF_TOPOLOGY, F_LEN_VAR, R_RCS,
  1787. D_BDW_PLUS, 0, 8, NULL},
  1788. {"3DSTATE_WM_CHROMAKEY", OP_3DSTATE_WM_CHROMAKEY, F_LEN_VAR, R_RCS,
  1789. D_BDW_PLUS, 0, 8, NULL},
  1790. {"3DSTATE_PS_BLEND", OP_3DSTATE_PS_BLEND, F_LEN_VAR, R_RCS, D_BDW_PLUS, 0,
  1791. 8, NULL},
  1792. {"3DSTATE_WM_DEPTH_STENCIL", OP_3DSTATE_WM_DEPTH_STENCIL, F_LEN_VAR,
  1793. R_RCS, D_BDW_PLUS, 0, 8, NULL},
  1794. {"3DSTATE_PS_EXTRA", OP_3DSTATE_PS_EXTRA, F_LEN_VAR, R_RCS, D_BDW_PLUS, 0,
  1795. 8, NULL},
  1796. {"3DSTATE_RASTER", OP_3DSTATE_RASTER, F_LEN_VAR, R_RCS, D_BDW_PLUS, 0, 8,
  1797. NULL},
  1798. {"3DSTATE_SBE_SWIZ", OP_3DSTATE_SBE_SWIZ, F_LEN_VAR, R_RCS, D_BDW_PLUS, 0, 8,
  1799. NULL},
  1800. {"3DSTATE_WM_HZ_OP", OP_3DSTATE_WM_HZ_OP, F_LEN_VAR, R_RCS, D_BDW_PLUS, 0, 8,
  1801. NULL},
  1802. {"3DSTATE_VERTEX_BUFFERS", OP_3DSTATE_VERTEX_BUFFERS, F_LEN_VAR, R_RCS,
  1803. D_BDW_PLUS, 0, 8, NULL},
  1804. {"3DSTATE_VERTEX_ELEMENTS", OP_3DSTATE_VERTEX_ELEMENTS, F_LEN_VAR,
  1805. R_RCS, D_ALL, 0, 8, NULL},
  1806. {"3DSTATE_INDEX_BUFFER", OP_3DSTATE_INDEX_BUFFER, F_LEN_VAR, R_RCS,
  1807. D_BDW_PLUS, ADDR_FIX_1(2), 8, NULL},
  1808. {"3DSTATE_VF_STATISTICS", OP_3DSTATE_VF_STATISTICS, F_LEN_CONST,
  1809. R_RCS, D_ALL, 0, 1, NULL},
  1810. {"3DSTATE_VF", OP_3DSTATE_VF, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1811. {"3DSTATE_CC_STATE_POINTERS", OP_3DSTATE_CC_STATE_POINTERS, F_LEN_VAR,
  1812. R_RCS, D_ALL, 0, 8, NULL},
  1813. {"3DSTATE_SCISSOR_STATE_POINTERS", OP_3DSTATE_SCISSOR_STATE_POINTERS,
  1814. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1815. {"3DSTATE_GS", OP_3DSTATE_GS, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1816. {"3DSTATE_CLIP", OP_3DSTATE_CLIP, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1817. {"3DSTATE_WM", OP_3DSTATE_WM, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1818. {"3DSTATE_CONSTANT_GS", OP_3DSTATE_CONSTANT_GS, F_LEN_VAR, R_RCS,
  1819. D_BDW_PLUS, 0, 8, NULL},
  1820. {"3DSTATE_CONSTANT_PS", OP_3DSTATE_CONSTANT_PS, F_LEN_VAR, R_RCS,
  1821. D_BDW_PLUS, 0, 8, NULL},
  1822. {"3DSTATE_SAMPLE_MASK", OP_3DSTATE_SAMPLE_MASK, F_LEN_VAR, R_RCS,
  1823. D_ALL, 0, 8, NULL},
  1824. {"3DSTATE_CONSTANT_HS", OP_3DSTATE_CONSTANT_HS, F_LEN_VAR, R_RCS,
  1825. D_BDW_PLUS, 0, 8, NULL},
  1826. {"3DSTATE_CONSTANT_DS", OP_3DSTATE_CONSTANT_DS, F_LEN_VAR, R_RCS,
  1827. D_BDW_PLUS, 0, 8, NULL},
  1828. {"3DSTATE_HS", OP_3DSTATE_HS, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1829. {"3DSTATE_TE", OP_3DSTATE_TE, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1830. {"3DSTATE_DS", OP_3DSTATE_DS, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1831. {"3DSTATE_STREAMOUT", OP_3DSTATE_STREAMOUT, F_LEN_VAR, R_RCS,
  1832. D_ALL, 0, 8, NULL},
  1833. {"3DSTATE_SBE", OP_3DSTATE_SBE, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1834. {"3DSTATE_PS", OP_3DSTATE_PS, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1835. {"3DSTATE_DRAWING_RECTANGLE", OP_3DSTATE_DRAWING_RECTANGLE, F_LEN_VAR,
  1836. R_RCS, D_ALL, 0, 8, NULL},
  1837. {"3DSTATE_SAMPLER_PALETTE_LOAD0", OP_3DSTATE_SAMPLER_PALETTE_LOAD0,
  1838. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1839. {"3DSTATE_CHROMA_KEY", OP_3DSTATE_CHROMA_KEY, F_LEN_VAR, R_RCS, D_ALL,
  1840. 0, 8, NULL},
  1841. {"3DSTATE_DEPTH_BUFFER", OP_3DSTATE_DEPTH_BUFFER, F_LEN_VAR, R_RCS,
  1842. D_ALL, ADDR_FIX_1(2), 8, NULL},
  1843. {"3DSTATE_POLY_STIPPLE_OFFSET", OP_3DSTATE_POLY_STIPPLE_OFFSET,
  1844. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1845. {"3DSTATE_POLY_STIPPLE_PATTERN", OP_3DSTATE_POLY_STIPPLE_PATTERN,
  1846. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1847. {"3DSTATE_LINE_STIPPLE", OP_3DSTATE_LINE_STIPPLE, F_LEN_VAR, R_RCS,
  1848. D_ALL, 0, 8, NULL},
  1849. {"3DSTATE_AA_LINE_PARAMS", OP_3DSTATE_AA_LINE_PARAMS, F_LEN_VAR, R_RCS,
  1850. D_ALL, 0, 8, NULL},
  1851. {"3DSTATE_GS_SVB_INDEX", OP_3DSTATE_GS_SVB_INDEX, F_LEN_VAR, R_RCS,
  1852. D_ALL, 0, 8, NULL},
  1853. {"3DSTATE_SAMPLER_PALETTE_LOAD1", OP_3DSTATE_SAMPLER_PALETTE_LOAD1,
  1854. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1855. {"3DSTATE_MULTISAMPLE", OP_3DSTATE_MULTISAMPLE_BDW, F_LEN_VAR, R_RCS,
  1856. D_BDW_PLUS, 0, 8, NULL},
  1857. {"3DSTATE_STENCIL_BUFFER", OP_3DSTATE_STENCIL_BUFFER, F_LEN_VAR, R_RCS,
  1858. D_ALL, ADDR_FIX_1(2), 8, NULL},
  1859. {"3DSTATE_HIER_DEPTH_BUFFER", OP_3DSTATE_HIER_DEPTH_BUFFER, F_LEN_VAR,
  1860. R_RCS, D_ALL, ADDR_FIX_1(2), 8, NULL},
  1861. {"3DSTATE_CLEAR_PARAMS", OP_3DSTATE_CLEAR_PARAMS, F_LEN_VAR,
  1862. R_RCS, D_ALL, 0, 8, NULL},
  1863. {"3DSTATE_PUSH_CONSTANT_ALLOC_VS", OP_3DSTATE_PUSH_CONSTANT_ALLOC_VS,
  1864. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1865. {"3DSTATE_PUSH_CONSTANT_ALLOC_HS", OP_3DSTATE_PUSH_CONSTANT_ALLOC_HS,
  1866. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1867. {"3DSTATE_PUSH_CONSTANT_ALLOC_DS", OP_3DSTATE_PUSH_CONSTANT_ALLOC_DS,
  1868. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1869. {"3DSTATE_PUSH_CONSTANT_ALLOC_GS", OP_3DSTATE_PUSH_CONSTANT_ALLOC_GS,
  1870. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1871. {"3DSTATE_PUSH_CONSTANT_ALLOC_PS", OP_3DSTATE_PUSH_CONSTANT_ALLOC_PS,
  1872. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1873. {"3DSTATE_MONOFILTER_SIZE", OP_3DSTATE_MONOFILTER_SIZE, F_LEN_VAR,
  1874. R_RCS, D_ALL, 0, 8, NULL},
  1875. {"3DSTATE_SO_DECL_LIST", OP_3DSTATE_SO_DECL_LIST, F_LEN_VAR, R_RCS,
  1876. D_ALL, 0, 9, NULL},
  1877. {"3DSTATE_SO_BUFFER", OP_3DSTATE_SO_BUFFER, F_LEN_VAR, R_RCS, D_BDW_PLUS,
  1878. ADDR_FIX_2(2, 4), 8, NULL},
  1879. {"3DSTATE_BINDING_TABLE_POOL_ALLOC",
  1880. OP_3DSTATE_BINDING_TABLE_POOL_ALLOC,
  1881. F_LEN_VAR, R_RCS, D_BDW_PLUS, ADDR_FIX_1(1), 8, NULL},
  1882. {"3DSTATE_GATHER_POOL_ALLOC", OP_3DSTATE_GATHER_POOL_ALLOC,
  1883. F_LEN_VAR, R_RCS, D_BDW_PLUS, ADDR_FIX_1(1), 8, NULL},
  1884. {"3DSTATE_DX9_CONSTANT_BUFFER_POOL_ALLOC",
  1885. OP_3DSTATE_DX9_CONSTANT_BUFFER_POOL_ALLOC,
  1886. F_LEN_VAR, R_RCS, D_BDW_PLUS, ADDR_FIX_1(1), 8, NULL},
  1887. {"3DSTATE_SAMPLE_PATTERN", OP_3DSTATE_SAMPLE_PATTERN, F_LEN_VAR, R_RCS,
  1888. D_BDW_PLUS, 0, 8, NULL},
  1889. {"PIPE_CONTROL", OP_PIPE_CONTROL, F_LEN_VAR, R_RCS, D_ALL,
  1890. ADDR_FIX_1(2), 8, cmd_handler_pipe_control},
  1891. {"3DPRIMITIVE", OP_3DPRIMITIVE, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1892. {"PIPELINE_SELECT", OP_PIPELINE_SELECT, F_LEN_CONST, R_RCS, D_ALL, 0,
  1893. 1, NULL},
  1894. {"STATE_PREFETCH", OP_STATE_PREFETCH, F_LEN_VAR, R_RCS, D_ALL,
  1895. ADDR_FIX_1(1), 8, NULL},
  1896. {"STATE_SIP", OP_STATE_SIP, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1897. {"STATE_BASE_ADDRESS", OP_STATE_BASE_ADDRESS, F_LEN_VAR, R_RCS, D_BDW_PLUS,
  1898. ADDR_FIX_5(1, 3, 4, 5, 6), 8, NULL},
  1899. {"OP_3D_MEDIA_0_1_4", OP_3D_MEDIA_0_1_4, F_LEN_VAR, R_RCS, D_ALL,
  1900. ADDR_FIX_1(1), 8, NULL},
  1901. {"3DSTATE_VS", OP_3DSTATE_VS, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1902. {"3DSTATE_SF", OP_3DSTATE_SF, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1903. {"3DSTATE_CONSTANT_VS", OP_3DSTATE_CONSTANT_VS, F_LEN_VAR, R_RCS, D_BDW_PLUS,
  1904. 0, 8, NULL},
  1905. {"3DSTATE_COMPONENT_PACKING", OP_3DSTATE_COMPONENT_PACKING, F_LEN_VAR, R_RCS,
  1906. D_SKL_PLUS, 0, 8, NULL},
  1907. {"MEDIA_INTERFACE_DESCRIPTOR_LOAD", OP_MEDIA_INTERFACE_DESCRIPTOR_LOAD,
  1908. F_LEN_VAR, R_RCS, D_ALL, 0, 16, NULL},
  1909. {"MEDIA_GATEWAY_STATE", OP_MEDIA_GATEWAY_STATE, F_LEN_VAR, R_RCS, D_ALL,
  1910. 0, 16, NULL},
  1911. {"MEDIA_STATE_FLUSH", OP_MEDIA_STATE_FLUSH, F_LEN_VAR, R_RCS, D_ALL,
  1912. 0, 16, NULL},
  1913. {"MEDIA_OBJECT", OP_MEDIA_OBJECT, F_LEN_VAR, R_RCS, D_ALL, 0, 16, NULL},
  1914. {"MEDIA_CURBE_LOAD", OP_MEDIA_CURBE_LOAD, F_LEN_VAR, R_RCS, D_ALL,
  1915. 0, 16, NULL},
  1916. {"MEDIA_OBJECT_PRT", OP_MEDIA_OBJECT_PRT, F_LEN_VAR, R_RCS, D_ALL,
  1917. 0, 16, NULL},
  1918. {"MEDIA_OBJECT_WALKER", OP_MEDIA_OBJECT_WALKER, F_LEN_VAR, R_RCS, D_ALL,
  1919. 0, 16, NULL},
  1920. {"GPGPU_WALKER", OP_GPGPU_WALKER, F_LEN_VAR, R_RCS, D_ALL,
  1921. 0, 8, NULL},
  1922. {"MEDIA_VFE_STATE", OP_MEDIA_VFE_STATE, F_LEN_VAR, R_RCS, D_ALL, 0, 16,
  1923. NULL},
  1924. {"3DSTATE_VF_STATISTICS_GM45", OP_3DSTATE_VF_STATISTICS_GM45,
  1925. F_LEN_CONST, R_ALL, D_ALL, 0, 1, NULL},
  1926. {"MFX_PIPE_MODE_SELECT", OP_MFX_PIPE_MODE_SELECT, F_LEN_VAR,
  1927. R_VCS, D_ALL, 0, 12, NULL},
  1928. {"MFX_SURFACE_STATE", OP_MFX_SURFACE_STATE, F_LEN_VAR,
  1929. R_VCS, D_ALL, 0, 12, NULL},
  1930. {"MFX_PIPE_BUF_ADDR_STATE", OP_MFX_PIPE_BUF_ADDR_STATE, F_LEN_VAR,
  1931. R_VCS, D_BDW_PLUS, 0, 12, NULL},
  1932. {"MFX_IND_OBJ_BASE_ADDR_STATE", OP_MFX_IND_OBJ_BASE_ADDR_STATE,
  1933. F_LEN_VAR, R_VCS, D_BDW_PLUS, 0, 12, NULL},
  1934. {"MFX_BSP_BUF_BASE_ADDR_STATE", OP_MFX_BSP_BUF_BASE_ADDR_STATE,
  1935. F_LEN_VAR, R_VCS, D_BDW_PLUS, ADDR_FIX_3(1, 3, 5), 12, NULL},
  1936. {"OP_2_0_0_5", OP_2_0_0_5, F_LEN_VAR, R_VCS, D_BDW_PLUS, 0, 12, NULL},
  1937. {"MFX_STATE_POINTER", OP_MFX_STATE_POINTER, F_LEN_VAR,
  1938. R_VCS, D_ALL, 0, 12, NULL},
  1939. {"MFX_QM_STATE", OP_MFX_QM_STATE, F_LEN_VAR,
  1940. R_VCS, D_ALL, 0, 12, NULL},
  1941. {"MFX_FQM_STATE", OP_MFX_FQM_STATE, F_LEN_VAR,
  1942. R_VCS, D_ALL, 0, 12, NULL},
  1943. {"MFX_PAK_INSERT_OBJECT", OP_MFX_PAK_INSERT_OBJECT, F_LEN_VAR,
  1944. R_VCS, D_ALL, 0, 12, NULL},
  1945. {"MFX_STITCH_OBJECT", OP_MFX_STITCH_OBJECT, F_LEN_VAR,
  1946. R_VCS, D_ALL, 0, 12, NULL},
  1947. {"MFD_IT_OBJECT", OP_MFD_IT_OBJECT, F_LEN_VAR,
  1948. R_VCS, D_ALL, 0, 12, NULL},
  1949. {"MFX_WAIT", OP_MFX_WAIT, F_LEN_VAR,
  1950. R_VCS, D_ALL, 0, 6, NULL},
  1951. {"MFX_AVC_IMG_STATE", OP_MFX_AVC_IMG_STATE, F_LEN_VAR,
  1952. R_VCS, D_ALL, 0, 12, NULL},
  1953. {"MFX_AVC_QM_STATE", OP_MFX_AVC_QM_STATE, F_LEN_VAR,
  1954. R_VCS, D_ALL, 0, 12, NULL},
  1955. {"MFX_AVC_DIRECTMODE_STATE", OP_MFX_AVC_DIRECTMODE_STATE, F_LEN_VAR,
  1956. R_VCS, D_ALL, 0, 12, NULL},
  1957. {"MFX_AVC_SLICE_STATE", OP_MFX_AVC_SLICE_STATE, F_LEN_VAR,
  1958. R_VCS, D_ALL, 0, 12, NULL},
  1959. {"MFX_AVC_REF_IDX_STATE", OP_MFX_AVC_REF_IDX_STATE, F_LEN_VAR,
  1960. R_VCS, D_ALL, 0, 12, NULL},
  1961. {"MFX_AVC_WEIGHTOFFSET_STATE", OP_MFX_AVC_WEIGHTOFFSET_STATE, F_LEN_VAR,
  1962. R_VCS, D_ALL, 0, 12, NULL},
  1963. {"MFD_AVC_PICID_STATE", OP_MFD_AVC_PICID_STATE, F_LEN_VAR,
  1964. R_VCS, D_ALL, 0, 12, NULL},
  1965. {"MFD_AVC_DPB_STATE", OP_MFD_AVC_DPB_STATE, F_LEN_VAR,
  1966. R_VCS, D_ALL, 0, 12, NULL},
  1967. {"MFD_AVC_BSD_OBJECT", OP_MFD_AVC_BSD_OBJECT, F_LEN_VAR,
  1968. R_VCS, D_ALL, 0, 12, NULL},
  1969. {"MFD_AVC_SLICEADDR", OP_MFD_AVC_SLICEADDR, F_LEN_VAR,
  1970. R_VCS, D_ALL, ADDR_FIX_1(2), 12, NULL},
  1971. {"MFC_AVC_PAK_OBJECT", OP_MFC_AVC_PAK_OBJECT, F_LEN_VAR,
  1972. R_VCS, D_ALL, 0, 12, NULL},
  1973. {"MFX_VC1_PRED_PIPE_STATE", OP_MFX_VC1_PRED_PIPE_STATE, F_LEN_VAR,
  1974. R_VCS, D_ALL, 0, 12, NULL},
  1975. {"MFX_VC1_DIRECTMODE_STATE", OP_MFX_VC1_DIRECTMODE_STATE, F_LEN_VAR,
  1976. R_VCS, D_ALL, 0, 12, NULL},
  1977. {"MFD_VC1_SHORT_PIC_STATE", OP_MFD_VC1_SHORT_PIC_STATE, F_LEN_VAR,
  1978. R_VCS, D_ALL, 0, 12, NULL},
  1979. {"MFD_VC1_LONG_PIC_STATE", OP_MFD_VC1_LONG_PIC_STATE, F_LEN_VAR,
  1980. R_VCS, D_ALL, 0, 12, NULL},
  1981. {"MFD_VC1_BSD_OBJECT", OP_MFD_VC1_BSD_OBJECT, F_LEN_VAR,
  1982. R_VCS, D_ALL, 0, 12, NULL},
  1983. {"MFC_MPEG2_SLICEGROUP_STATE", OP_MFC_MPEG2_SLICEGROUP_STATE, F_LEN_VAR,
  1984. R_VCS, D_ALL, 0, 12, NULL},
  1985. {"MFC_MPEG2_PAK_OBJECT", OP_MFC_MPEG2_PAK_OBJECT, F_LEN_VAR,
  1986. R_VCS, D_ALL, 0, 12, NULL},
  1987. {"MFX_MPEG2_PIC_STATE", OP_MFX_MPEG2_PIC_STATE, F_LEN_VAR,
  1988. R_VCS, D_ALL, 0, 12, NULL},
  1989. {"MFX_MPEG2_QM_STATE", OP_MFX_MPEG2_QM_STATE, F_LEN_VAR,
  1990. R_VCS, D_ALL, 0, 12, NULL},
  1991. {"MFD_MPEG2_BSD_OBJECT", OP_MFD_MPEG2_BSD_OBJECT, F_LEN_VAR,
  1992. R_VCS, D_ALL, 0, 12, NULL},
  1993. {"MFX_2_6_0_0", OP_MFX_2_6_0_0, F_LEN_VAR, R_VCS, D_ALL,
  1994. 0, 16, NULL},
  1995. {"MFX_2_6_0_9", OP_MFX_2_6_0_9, F_LEN_VAR, R_VCS, D_ALL, 0, 16, NULL},
  1996. {"MFX_2_6_0_8", OP_MFX_2_6_0_8, F_LEN_VAR, R_VCS, D_ALL, 0, 16, NULL},
  1997. {"MFX_JPEG_PIC_STATE", OP_MFX_JPEG_PIC_STATE, F_LEN_VAR,
  1998. R_VCS, D_ALL, 0, 12, NULL},
  1999. {"MFX_JPEG_HUFF_TABLE_STATE", OP_MFX_JPEG_HUFF_TABLE_STATE, F_LEN_VAR,
  2000. R_VCS, D_ALL, 0, 12, NULL},
  2001. {"MFD_JPEG_BSD_OBJECT", OP_MFD_JPEG_BSD_OBJECT, F_LEN_VAR,
  2002. R_VCS, D_ALL, 0, 12, NULL},
  2003. {"VEBOX_STATE", OP_VEB_STATE, F_LEN_VAR, R_VECS, D_ALL, 0, 12, NULL},
  2004. {"VEBOX_SURFACE_STATE", OP_VEB_SURFACE_STATE, F_LEN_VAR, R_VECS, D_ALL,
  2005. 0, 12, NULL},
  2006. {"VEB_DI_IECP", OP_VEB_DNDI_IECP_STATE, F_LEN_VAR, R_VECS, D_BDW_PLUS,
  2007. 0, 20, NULL},
  2008. };
  2009. static void add_cmd_entry(struct intel_gvt *gvt, struct cmd_entry *e)
  2010. {
  2011. hash_add(gvt->cmd_table, &e->hlist, e->info->opcode);
  2012. }
  2013. /* call the cmd handler, and advance ip */
  2014. static int cmd_parser_exec(struct parser_exec_state *s)
  2015. {
  2016. struct intel_vgpu *vgpu = s->vgpu;
  2017. struct cmd_info *info;
  2018. u32 cmd;
  2019. int ret = 0;
  2020. cmd = cmd_val(s, 0);
  2021. info = get_cmd_info(s->vgpu->gvt, cmd, s->ring_id);
  2022. if (info == NULL) {
  2023. gvt_vgpu_err("unknown cmd 0x%x, opcode=0x%x, addr_type=%s, ring %d, workload=%p\n",
  2024. cmd, get_opcode(cmd, s->ring_id),
  2025. (s->buf_addr_type == PPGTT_BUFFER) ?
  2026. "ppgtt" : "ggtt", s->ring_id, s->workload);
  2027. return -EBADRQC;
  2028. }
  2029. s->info = info;
  2030. trace_gvt_command(vgpu->id, s->ring_id, s->ip_gma, s->ip_va,
  2031. cmd_length(s), s->buf_type, s->buf_addr_type,
  2032. s->workload, info->name);
  2033. if (info->handler) {
  2034. ret = info->handler(s);
  2035. if (ret < 0) {
  2036. gvt_vgpu_err("%s handler error\n", info->name);
  2037. return ret;
  2038. }
  2039. }
  2040. if (!(info->flag & F_IP_ADVANCE_CUSTOM)) {
  2041. ret = cmd_advance_default(s);
  2042. if (ret) {
  2043. gvt_vgpu_err("%s IP advance error\n", info->name);
  2044. return ret;
  2045. }
  2046. }
  2047. return 0;
  2048. }
  2049. static inline bool gma_out_of_range(unsigned long gma,
  2050. unsigned long gma_head, unsigned int gma_tail)
  2051. {
  2052. if (gma_tail >= gma_head)
  2053. return (gma < gma_head) || (gma > gma_tail);
  2054. else
  2055. return (gma > gma_tail) && (gma < gma_head);
  2056. }
  2057. /* Keep the consistent return type, e.g EBADRQC for unknown
  2058. * cmd, EFAULT for invalid address, EPERM for nonpriv. later
  2059. * works as the input of VM healthy status.
  2060. */
  2061. static int command_scan(struct parser_exec_state *s,
  2062. unsigned long rb_head, unsigned long rb_tail,
  2063. unsigned long rb_start, unsigned long rb_len)
  2064. {
  2065. unsigned long gma_head, gma_tail, gma_bottom;
  2066. int ret = 0;
  2067. struct intel_vgpu *vgpu = s->vgpu;
  2068. gma_head = rb_start + rb_head;
  2069. gma_tail = rb_start + rb_tail;
  2070. gma_bottom = rb_start + rb_len;
  2071. while (s->ip_gma != gma_tail) {
  2072. if (s->buf_type == RING_BUFFER_INSTRUCTION) {
  2073. if (!(s->ip_gma >= rb_start) ||
  2074. !(s->ip_gma < gma_bottom)) {
  2075. gvt_vgpu_err("ip_gma %lx out of ring scope."
  2076. "(base:0x%lx, bottom: 0x%lx)\n",
  2077. s->ip_gma, rb_start,
  2078. gma_bottom);
  2079. parser_exec_state_dump(s);
  2080. return -EFAULT;
  2081. }
  2082. if (gma_out_of_range(s->ip_gma, gma_head, gma_tail)) {
  2083. gvt_vgpu_err("ip_gma %lx out of range."
  2084. "base 0x%lx head 0x%lx tail 0x%lx\n",
  2085. s->ip_gma, rb_start,
  2086. rb_head, rb_tail);
  2087. parser_exec_state_dump(s);
  2088. break;
  2089. }
  2090. }
  2091. ret = cmd_parser_exec(s);
  2092. if (ret) {
  2093. gvt_vgpu_err("cmd parser error\n");
  2094. parser_exec_state_dump(s);
  2095. break;
  2096. }
  2097. }
  2098. return ret;
  2099. }
  2100. static int scan_workload(struct intel_vgpu_workload *workload)
  2101. {
  2102. unsigned long gma_head, gma_tail, gma_bottom;
  2103. struct parser_exec_state s;
  2104. int ret = 0;
  2105. /* ring base is page aligned */
  2106. if (WARN_ON(!IS_ALIGNED(workload->rb_start, I915_GTT_PAGE_SIZE)))
  2107. return -EINVAL;
  2108. gma_head = workload->rb_start + workload->rb_head;
  2109. gma_tail = workload->rb_start + workload->rb_tail;
  2110. gma_bottom = workload->rb_start + _RING_CTL_BUF_SIZE(workload->rb_ctl);
  2111. s.buf_type = RING_BUFFER_INSTRUCTION;
  2112. s.buf_addr_type = GTT_BUFFER;
  2113. s.vgpu = workload->vgpu;
  2114. s.ring_id = workload->ring_id;
  2115. s.ring_start = workload->rb_start;
  2116. s.ring_size = _RING_CTL_BUF_SIZE(workload->rb_ctl);
  2117. s.ring_head = gma_head;
  2118. s.ring_tail = gma_tail;
  2119. s.rb_va = workload->shadow_ring_buffer_va;
  2120. s.workload = workload;
  2121. s.is_ctx_wa = false;
  2122. if ((bypass_scan_mask & (1 << workload->ring_id)) ||
  2123. gma_head == gma_tail)
  2124. return 0;
  2125. if (!intel_gvt_ggtt_validate_range(s.vgpu, s.ring_start, s.ring_size)) {
  2126. ret = -EINVAL;
  2127. goto out;
  2128. }
  2129. ret = ip_gma_set(&s, gma_head);
  2130. if (ret)
  2131. goto out;
  2132. ret = command_scan(&s, workload->rb_head, workload->rb_tail,
  2133. workload->rb_start, _RING_CTL_BUF_SIZE(workload->rb_ctl));
  2134. out:
  2135. return ret;
  2136. }
  2137. static int scan_wa_ctx(struct intel_shadow_wa_ctx *wa_ctx)
  2138. {
  2139. unsigned long gma_head, gma_tail, gma_bottom, ring_size, ring_tail;
  2140. struct parser_exec_state s;
  2141. int ret = 0;
  2142. struct intel_vgpu_workload *workload = container_of(wa_ctx,
  2143. struct intel_vgpu_workload,
  2144. wa_ctx);
  2145. /* ring base is page aligned */
  2146. if (WARN_ON(!IS_ALIGNED(wa_ctx->indirect_ctx.guest_gma,
  2147. I915_GTT_PAGE_SIZE)))
  2148. return -EINVAL;
  2149. ring_tail = wa_ctx->indirect_ctx.size + 3 * sizeof(uint32_t);
  2150. ring_size = round_up(wa_ctx->indirect_ctx.size + CACHELINE_BYTES,
  2151. PAGE_SIZE);
  2152. gma_head = wa_ctx->indirect_ctx.guest_gma;
  2153. gma_tail = wa_ctx->indirect_ctx.guest_gma + ring_tail;
  2154. gma_bottom = wa_ctx->indirect_ctx.guest_gma + ring_size;
  2155. s.buf_type = RING_BUFFER_INSTRUCTION;
  2156. s.buf_addr_type = GTT_BUFFER;
  2157. s.vgpu = workload->vgpu;
  2158. s.ring_id = workload->ring_id;
  2159. s.ring_start = wa_ctx->indirect_ctx.guest_gma;
  2160. s.ring_size = ring_size;
  2161. s.ring_head = gma_head;
  2162. s.ring_tail = gma_tail;
  2163. s.rb_va = wa_ctx->indirect_ctx.shadow_va;
  2164. s.workload = workload;
  2165. s.is_ctx_wa = true;
  2166. if (!intel_gvt_ggtt_validate_range(s.vgpu, s.ring_start, s.ring_size)) {
  2167. ret = -EINVAL;
  2168. goto out;
  2169. }
  2170. ret = ip_gma_set(&s, gma_head);
  2171. if (ret)
  2172. goto out;
  2173. ret = command_scan(&s, 0, ring_tail,
  2174. wa_ctx->indirect_ctx.guest_gma, ring_size);
  2175. out:
  2176. return ret;
  2177. }
  2178. static int shadow_workload_ring_buffer(struct intel_vgpu_workload *workload)
  2179. {
  2180. struct intel_vgpu *vgpu = workload->vgpu;
  2181. struct intel_vgpu_submission *s = &vgpu->submission;
  2182. unsigned long gma_head, gma_tail, gma_top, guest_rb_size;
  2183. void *shadow_ring_buffer_va;
  2184. int ring_id = workload->ring_id;
  2185. int ret;
  2186. guest_rb_size = _RING_CTL_BUF_SIZE(workload->rb_ctl);
  2187. /* calculate workload ring buffer size */
  2188. workload->rb_len = (workload->rb_tail + guest_rb_size -
  2189. workload->rb_head) % guest_rb_size;
  2190. gma_head = workload->rb_start + workload->rb_head;
  2191. gma_tail = workload->rb_start + workload->rb_tail;
  2192. gma_top = workload->rb_start + guest_rb_size;
  2193. if (workload->rb_len > s->ring_scan_buffer_size[ring_id]) {
  2194. void *p;
  2195. /* realloc the new ring buffer if needed */
  2196. p = krealloc(s->ring_scan_buffer[ring_id], workload->rb_len,
  2197. GFP_KERNEL);
  2198. if (!p) {
  2199. gvt_vgpu_err("fail to re-alloc ring scan buffer\n");
  2200. return -ENOMEM;
  2201. }
  2202. s->ring_scan_buffer[ring_id] = p;
  2203. s->ring_scan_buffer_size[ring_id] = workload->rb_len;
  2204. }
  2205. shadow_ring_buffer_va = s->ring_scan_buffer[ring_id];
  2206. /* get shadow ring buffer va */
  2207. workload->shadow_ring_buffer_va = shadow_ring_buffer_va;
  2208. /* head > tail --> copy head <-> top */
  2209. if (gma_head > gma_tail) {
  2210. ret = copy_gma_to_hva(vgpu, vgpu->gtt.ggtt_mm,
  2211. gma_head, gma_top, shadow_ring_buffer_va);
  2212. if (ret < 0) {
  2213. gvt_vgpu_err("fail to copy guest ring buffer\n");
  2214. return ret;
  2215. }
  2216. shadow_ring_buffer_va += ret;
  2217. gma_head = workload->rb_start;
  2218. }
  2219. /* copy head or start <-> tail */
  2220. ret = copy_gma_to_hva(vgpu, vgpu->gtt.ggtt_mm, gma_head, gma_tail,
  2221. shadow_ring_buffer_va);
  2222. if (ret < 0) {
  2223. gvt_vgpu_err("fail to copy guest ring buffer\n");
  2224. return ret;
  2225. }
  2226. return 0;
  2227. }
  2228. int intel_gvt_scan_and_shadow_ringbuffer(struct intel_vgpu_workload *workload)
  2229. {
  2230. int ret;
  2231. struct intel_vgpu *vgpu = workload->vgpu;
  2232. ret = shadow_workload_ring_buffer(workload);
  2233. if (ret) {
  2234. gvt_vgpu_err("fail to shadow workload ring_buffer\n");
  2235. return ret;
  2236. }
  2237. ret = scan_workload(workload);
  2238. if (ret) {
  2239. gvt_vgpu_err("scan workload error\n");
  2240. return ret;
  2241. }
  2242. return 0;
  2243. }
  2244. static int shadow_indirect_ctx(struct intel_shadow_wa_ctx *wa_ctx)
  2245. {
  2246. int ctx_size = wa_ctx->indirect_ctx.size;
  2247. unsigned long guest_gma = wa_ctx->indirect_ctx.guest_gma;
  2248. struct intel_vgpu_workload *workload = container_of(wa_ctx,
  2249. struct intel_vgpu_workload,
  2250. wa_ctx);
  2251. struct intel_vgpu *vgpu = workload->vgpu;
  2252. struct drm_i915_gem_object *obj;
  2253. int ret = 0;
  2254. void *map;
  2255. obj = i915_gem_object_create(workload->vgpu->gvt->dev_priv,
  2256. roundup(ctx_size + CACHELINE_BYTES,
  2257. PAGE_SIZE));
  2258. if (IS_ERR(obj))
  2259. return PTR_ERR(obj);
  2260. /* get the va of the shadow batch buffer */
  2261. map = i915_gem_object_pin_map(obj, I915_MAP_WB);
  2262. if (IS_ERR(map)) {
  2263. gvt_vgpu_err("failed to vmap shadow indirect ctx\n");
  2264. ret = PTR_ERR(map);
  2265. goto put_obj;
  2266. }
  2267. ret = i915_gem_object_set_to_cpu_domain(obj, false);
  2268. if (ret) {
  2269. gvt_vgpu_err("failed to set shadow indirect ctx to CPU\n");
  2270. goto unmap_src;
  2271. }
  2272. ret = copy_gma_to_hva(workload->vgpu,
  2273. workload->vgpu->gtt.ggtt_mm,
  2274. guest_gma, guest_gma + ctx_size,
  2275. map);
  2276. if (ret < 0) {
  2277. gvt_vgpu_err("fail to copy guest indirect ctx\n");
  2278. goto unmap_src;
  2279. }
  2280. wa_ctx->indirect_ctx.obj = obj;
  2281. wa_ctx->indirect_ctx.shadow_va = map;
  2282. return 0;
  2283. unmap_src:
  2284. i915_gem_object_unpin_map(obj);
  2285. put_obj:
  2286. i915_gem_object_put(obj);
  2287. return ret;
  2288. }
  2289. static int combine_wa_ctx(struct intel_shadow_wa_ctx *wa_ctx)
  2290. {
  2291. uint32_t per_ctx_start[CACHELINE_DWORDS] = {0};
  2292. unsigned char *bb_start_sva;
  2293. if (!wa_ctx->per_ctx.valid)
  2294. return 0;
  2295. per_ctx_start[0] = 0x18800001;
  2296. per_ctx_start[1] = wa_ctx->per_ctx.guest_gma;
  2297. bb_start_sva = (unsigned char *)wa_ctx->indirect_ctx.shadow_va +
  2298. wa_ctx->indirect_ctx.size;
  2299. memcpy(bb_start_sva, per_ctx_start, CACHELINE_BYTES);
  2300. return 0;
  2301. }
  2302. int intel_gvt_scan_and_shadow_wa_ctx(struct intel_shadow_wa_ctx *wa_ctx)
  2303. {
  2304. int ret;
  2305. struct intel_vgpu_workload *workload = container_of(wa_ctx,
  2306. struct intel_vgpu_workload,
  2307. wa_ctx);
  2308. struct intel_vgpu *vgpu = workload->vgpu;
  2309. if (wa_ctx->indirect_ctx.size == 0)
  2310. return 0;
  2311. ret = shadow_indirect_ctx(wa_ctx);
  2312. if (ret) {
  2313. gvt_vgpu_err("fail to shadow indirect ctx\n");
  2314. return ret;
  2315. }
  2316. combine_wa_ctx(wa_ctx);
  2317. ret = scan_wa_ctx(wa_ctx);
  2318. if (ret) {
  2319. gvt_vgpu_err("scan wa ctx error\n");
  2320. return ret;
  2321. }
  2322. return 0;
  2323. }
  2324. static struct cmd_info *find_cmd_entry_any_ring(struct intel_gvt *gvt,
  2325. unsigned int opcode, unsigned long rings)
  2326. {
  2327. struct cmd_info *info = NULL;
  2328. unsigned int ring;
  2329. for_each_set_bit(ring, &rings, I915_NUM_ENGINES) {
  2330. info = find_cmd_entry(gvt, opcode, ring);
  2331. if (info)
  2332. break;
  2333. }
  2334. return info;
  2335. }
  2336. static int init_cmd_table(struct intel_gvt *gvt)
  2337. {
  2338. int i;
  2339. struct cmd_entry *e;
  2340. struct cmd_info *info;
  2341. unsigned int gen_type;
  2342. gen_type = intel_gvt_get_device_type(gvt);
  2343. for (i = 0; i < ARRAY_SIZE(cmd_info); i++) {
  2344. if (!(cmd_info[i].devices & gen_type))
  2345. continue;
  2346. e = kzalloc(sizeof(*e), GFP_KERNEL);
  2347. if (!e)
  2348. return -ENOMEM;
  2349. e->info = &cmd_info[i];
  2350. info = find_cmd_entry_any_ring(gvt,
  2351. e->info->opcode, e->info->rings);
  2352. if (info) {
  2353. gvt_err("%s %s duplicated\n", e->info->name,
  2354. info->name);
  2355. kfree(e);
  2356. return -EEXIST;
  2357. }
  2358. INIT_HLIST_NODE(&e->hlist);
  2359. add_cmd_entry(gvt, e);
  2360. gvt_dbg_cmd("add %-30s op %04x flag %x devs %02x rings %02x\n",
  2361. e->info->name, e->info->opcode, e->info->flag,
  2362. e->info->devices, e->info->rings);
  2363. }
  2364. return 0;
  2365. }
  2366. static void clean_cmd_table(struct intel_gvt *gvt)
  2367. {
  2368. struct hlist_node *tmp;
  2369. struct cmd_entry *e;
  2370. int i;
  2371. hash_for_each_safe(gvt->cmd_table, i, tmp, e, hlist)
  2372. kfree(e);
  2373. hash_init(gvt->cmd_table);
  2374. }
  2375. void intel_gvt_clean_cmd_parser(struct intel_gvt *gvt)
  2376. {
  2377. clean_cmd_table(gvt);
  2378. }
  2379. int intel_gvt_init_cmd_parser(struct intel_gvt *gvt)
  2380. {
  2381. int ret;
  2382. ret = init_cmd_table(gvt);
  2383. if (ret) {
  2384. intel_gvt_clean_cmd_parser(gvt);
  2385. return ret;
  2386. }
  2387. return 0;
  2388. }