tda998x_drv.c 57 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954
  1. /*
  2. * Copyright (C) 2012 Texas Instruments
  3. * Author: Rob Clark <robdclark@gmail.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published by
  7. * the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #include <linux/component.h>
  18. #include <linux/gpio/consumer.h>
  19. #include <linux/hdmi.h>
  20. #include <linux/module.h>
  21. #include <linux/platform_data/tda9950.h>
  22. #include <linux/irq.h>
  23. #include <sound/asoundef.h>
  24. #include <sound/hdmi-codec.h>
  25. #include <drm/drmP.h>
  26. #include <drm/drm_atomic_helper.h>
  27. #include <drm/drm_crtc_helper.h>
  28. #include <drm/drm_edid.h>
  29. #include <drm/drm_of.h>
  30. #include <drm/i2c/tda998x.h>
  31. #include <media/cec-notifier.h>
  32. #define DBG(fmt, ...) DRM_DEBUG(fmt"\n", ##__VA_ARGS__)
  33. struct tda998x_audio_port {
  34. u8 format; /* AFMT_xxx */
  35. u8 config; /* AP value */
  36. };
  37. struct tda998x_priv {
  38. struct i2c_client *cec;
  39. struct i2c_client *hdmi;
  40. struct mutex mutex;
  41. u16 rev;
  42. u8 cec_addr;
  43. u8 current_page;
  44. bool is_on;
  45. bool supports_infoframes;
  46. bool sink_has_audio;
  47. u8 vip_cntrl_0;
  48. u8 vip_cntrl_1;
  49. u8 vip_cntrl_2;
  50. unsigned long tmds_clock;
  51. struct tda998x_audio_params audio_params;
  52. struct platform_device *audio_pdev;
  53. struct mutex audio_mutex;
  54. struct mutex edid_mutex;
  55. wait_queue_head_t wq_edid;
  56. volatile int wq_edid_wait;
  57. struct work_struct detect_work;
  58. struct timer_list edid_delay_timer;
  59. wait_queue_head_t edid_delay_waitq;
  60. bool edid_delay_active;
  61. struct drm_encoder encoder;
  62. struct drm_connector connector;
  63. struct tda998x_audio_port audio_port[2];
  64. struct tda9950_glue cec_glue;
  65. struct gpio_desc *calib;
  66. struct cec_notifier *cec_notify;
  67. };
  68. #define conn_to_tda998x_priv(x) \
  69. container_of(x, struct tda998x_priv, connector)
  70. #define enc_to_tda998x_priv(x) \
  71. container_of(x, struct tda998x_priv, encoder)
  72. /* The TDA9988 series of devices use a paged register scheme.. to simplify
  73. * things we encode the page # in upper bits of the register #. To read/
  74. * write a given register, we need to make sure CURPAGE register is set
  75. * appropriately. Which implies reads/writes are not atomic. Fun!
  76. */
  77. #define REG(page, addr) (((page) << 8) | (addr))
  78. #define REG2ADDR(reg) ((reg) & 0xff)
  79. #define REG2PAGE(reg) (((reg) >> 8) & 0xff)
  80. #define REG_CURPAGE 0xff /* write */
  81. /* Page 00h: General Control */
  82. #define REG_VERSION_LSB REG(0x00, 0x00) /* read */
  83. #define REG_MAIN_CNTRL0 REG(0x00, 0x01) /* read/write */
  84. # define MAIN_CNTRL0_SR (1 << 0)
  85. # define MAIN_CNTRL0_DECS (1 << 1)
  86. # define MAIN_CNTRL0_DEHS (1 << 2)
  87. # define MAIN_CNTRL0_CECS (1 << 3)
  88. # define MAIN_CNTRL0_CEHS (1 << 4)
  89. # define MAIN_CNTRL0_SCALER (1 << 7)
  90. #define REG_VERSION_MSB REG(0x00, 0x02) /* read */
  91. #define REG_SOFTRESET REG(0x00, 0x0a) /* write */
  92. # define SOFTRESET_AUDIO (1 << 0)
  93. # define SOFTRESET_I2C_MASTER (1 << 1)
  94. #define REG_DDC_DISABLE REG(0x00, 0x0b) /* read/write */
  95. #define REG_CCLK_ON REG(0x00, 0x0c) /* read/write */
  96. #define REG_I2C_MASTER REG(0x00, 0x0d) /* read/write */
  97. # define I2C_MASTER_DIS_MM (1 << 0)
  98. # define I2C_MASTER_DIS_FILT (1 << 1)
  99. # define I2C_MASTER_APP_STRT_LAT (1 << 2)
  100. #define REG_FEAT_POWERDOWN REG(0x00, 0x0e) /* read/write */
  101. # define FEAT_POWERDOWN_PREFILT BIT(0)
  102. # define FEAT_POWERDOWN_CSC BIT(1)
  103. # define FEAT_POWERDOWN_SPDIF (1 << 3)
  104. #define REG_INT_FLAGS_0 REG(0x00, 0x0f) /* read/write */
  105. #define REG_INT_FLAGS_1 REG(0x00, 0x10) /* read/write */
  106. #define REG_INT_FLAGS_2 REG(0x00, 0x11) /* read/write */
  107. # define INT_FLAGS_2_EDID_BLK_RD (1 << 1)
  108. #define REG_ENA_ACLK REG(0x00, 0x16) /* read/write */
  109. #define REG_ENA_VP_0 REG(0x00, 0x18) /* read/write */
  110. #define REG_ENA_VP_1 REG(0x00, 0x19) /* read/write */
  111. #define REG_ENA_VP_2 REG(0x00, 0x1a) /* read/write */
  112. #define REG_ENA_AP REG(0x00, 0x1e) /* read/write */
  113. #define REG_VIP_CNTRL_0 REG(0x00, 0x20) /* write */
  114. # define VIP_CNTRL_0_MIRR_A (1 << 7)
  115. # define VIP_CNTRL_0_SWAP_A(x) (((x) & 7) << 4)
  116. # define VIP_CNTRL_0_MIRR_B (1 << 3)
  117. # define VIP_CNTRL_0_SWAP_B(x) (((x) & 7) << 0)
  118. #define REG_VIP_CNTRL_1 REG(0x00, 0x21) /* write */
  119. # define VIP_CNTRL_1_MIRR_C (1 << 7)
  120. # define VIP_CNTRL_1_SWAP_C(x) (((x) & 7) << 4)
  121. # define VIP_CNTRL_1_MIRR_D (1 << 3)
  122. # define VIP_CNTRL_1_SWAP_D(x) (((x) & 7) << 0)
  123. #define REG_VIP_CNTRL_2 REG(0x00, 0x22) /* write */
  124. # define VIP_CNTRL_2_MIRR_E (1 << 7)
  125. # define VIP_CNTRL_2_SWAP_E(x) (((x) & 7) << 4)
  126. # define VIP_CNTRL_2_MIRR_F (1 << 3)
  127. # define VIP_CNTRL_2_SWAP_F(x) (((x) & 7) << 0)
  128. #define REG_VIP_CNTRL_3 REG(0x00, 0x23) /* write */
  129. # define VIP_CNTRL_3_X_TGL (1 << 0)
  130. # define VIP_CNTRL_3_H_TGL (1 << 1)
  131. # define VIP_CNTRL_3_V_TGL (1 << 2)
  132. # define VIP_CNTRL_3_EMB (1 << 3)
  133. # define VIP_CNTRL_3_SYNC_DE (1 << 4)
  134. # define VIP_CNTRL_3_SYNC_HS (1 << 5)
  135. # define VIP_CNTRL_3_DE_INT (1 << 6)
  136. # define VIP_CNTRL_3_EDGE (1 << 7)
  137. #define REG_VIP_CNTRL_4 REG(0x00, 0x24) /* write */
  138. # define VIP_CNTRL_4_BLC(x) (((x) & 3) << 0)
  139. # define VIP_CNTRL_4_BLANKIT(x) (((x) & 3) << 2)
  140. # define VIP_CNTRL_4_CCIR656 (1 << 4)
  141. # define VIP_CNTRL_4_656_ALT (1 << 5)
  142. # define VIP_CNTRL_4_TST_656 (1 << 6)
  143. # define VIP_CNTRL_4_TST_PAT (1 << 7)
  144. #define REG_VIP_CNTRL_5 REG(0x00, 0x25) /* write */
  145. # define VIP_CNTRL_5_CKCASE (1 << 0)
  146. # define VIP_CNTRL_5_SP_CNT(x) (((x) & 3) << 1)
  147. #define REG_MUX_AP REG(0x00, 0x26) /* read/write */
  148. # define MUX_AP_SELECT_I2S 0x64
  149. # define MUX_AP_SELECT_SPDIF 0x40
  150. #define REG_MUX_VP_VIP_OUT REG(0x00, 0x27) /* read/write */
  151. #define REG_MAT_CONTRL REG(0x00, 0x80) /* write */
  152. # define MAT_CONTRL_MAT_SC(x) (((x) & 3) << 0)
  153. # define MAT_CONTRL_MAT_BP (1 << 2)
  154. #define REG_VIDFORMAT REG(0x00, 0xa0) /* write */
  155. #define REG_REFPIX_MSB REG(0x00, 0xa1) /* write */
  156. #define REG_REFPIX_LSB REG(0x00, 0xa2) /* write */
  157. #define REG_REFLINE_MSB REG(0x00, 0xa3) /* write */
  158. #define REG_REFLINE_LSB REG(0x00, 0xa4) /* write */
  159. #define REG_NPIX_MSB REG(0x00, 0xa5) /* write */
  160. #define REG_NPIX_LSB REG(0x00, 0xa6) /* write */
  161. #define REG_NLINE_MSB REG(0x00, 0xa7) /* write */
  162. #define REG_NLINE_LSB REG(0x00, 0xa8) /* write */
  163. #define REG_VS_LINE_STRT_1_MSB REG(0x00, 0xa9) /* write */
  164. #define REG_VS_LINE_STRT_1_LSB REG(0x00, 0xaa) /* write */
  165. #define REG_VS_PIX_STRT_1_MSB REG(0x00, 0xab) /* write */
  166. #define REG_VS_PIX_STRT_1_LSB REG(0x00, 0xac) /* write */
  167. #define REG_VS_LINE_END_1_MSB REG(0x00, 0xad) /* write */
  168. #define REG_VS_LINE_END_1_LSB REG(0x00, 0xae) /* write */
  169. #define REG_VS_PIX_END_1_MSB REG(0x00, 0xaf) /* write */
  170. #define REG_VS_PIX_END_1_LSB REG(0x00, 0xb0) /* write */
  171. #define REG_VS_LINE_STRT_2_MSB REG(0x00, 0xb1) /* write */
  172. #define REG_VS_LINE_STRT_2_LSB REG(0x00, 0xb2) /* write */
  173. #define REG_VS_PIX_STRT_2_MSB REG(0x00, 0xb3) /* write */
  174. #define REG_VS_PIX_STRT_2_LSB REG(0x00, 0xb4) /* write */
  175. #define REG_VS_LINE_END_2_MSB REG(0x00, 0xb5) /* write */
  176. #define REG_VS_LINE_END_2_LSB REG(0x00, 0xb6) /* write */
  177. #define REG_VS_PIX_END_2_MSB REG(0x00, 0xb7) /* write */
  178. #define REG_VS_PIX_END_2_LSB REG(0x00, 0xb8) /* write */
  179. #define REG_HS_PIX_START_MSB REG(0x00, 0xb9) /* write */
  180. #define REG_HS_PIX_START_LSB REG(0x00, 0xba) /* write */
  181. #define REG_HS_PIX_STOP_MSB REG(0x00, 0xbb) /* write */
  182. #define REG_HS_PIX_STOP_LSB REG(0x00, 0xbc) /* write */
  183. #define REG_VWIN_START_1_MSB REG(0x00, 0xbd) /* write */
  184. #define REG_VWIN_START_1_LSB REG(0x00, 0xbe) /* write */
  185. #define REG_VWIN_END_1_MSB REG(0x00, 0xbf) /* write */
  186. #define REG_VWIN_END_1_LSB REG(0x00, 0xc0) /* write */
  187. #define REG_VWIN_START_2_MSB REG(0x00, 0xc1) /* write */
  188. #define REG_VWIN_START_2_LSB REG(0x00, 0xc2) /* write */
  189. #define REG_VWIN_END_2_MSB REG(0x00, 0xc3) /* write */
  190. #define REG_VWIN_END_2_LSB REG(0x00, 0xc4) /* write */
  191. #define REG_DE_START_MSB REG(0x00, 0xc5) /* write */
  192. #define REG_DE_START_LSB REG(0x00, 0xc6) /* write */
  193. #define REG_DE_STOP_MSB REG(0x00, 0xc7) /* write */
  194. #define REG_DE_STOP_LSB REG(0x00, 0xc8) /* write */
  195. #define REG_TBG_CNTRL_0 REG(0x00, 0xca) /* write */
  196. # define TBG_CNTRL_0_TOP_TGL (1 << 0)
  197. # define TBG_CNTRL_0_TOP_SEL (1 << 1)
  198. # define TBG_CNTRL_0_DE_EXT (1 << 2)
  199. # define TBG_CNTRL_0_TOP_EXT (1 << 3)
  200. # define TBG_CNTRL_0_FRAME_DIS (1 << 5)
  201. # define TBG_CNTRL_0_SYNC_MTHD (1 << 6)
  202. # define TBG_CNTRL_0_SYNC_ONCE (1 << 7)
  203. #define REG_TBG_CNTRL_1 REG(0x00, 0xcb) /* write */
  204. # define TBG_CNTRL_1_H_TGL (1 << 0)
  205. # define TBG_CNTRL_1_V_TGL (1 << 1)
  206. # define TBG_CNTRL_1_TGL_EN (1 << 2)
  207. # define TBG_CNTRL_1_X_EXT (1 << 3)
  208. # define TBG_CNTRL_1_H_EXT (1 << 4)
  209. # define TBG_CNTRL_1_V_EXT (1 << 5)
  210. # define TBG_CNTRL_1_DWIN_DIS (1 << 6)
  211. #define REG_ENABLE_SPACE REG(0x00, 0xd6) /* write */
  212. #define REG_HVF_CNTRL_0 REG(0x00, 0xe4) /* write */
  213. # define HVF_CNTRL_0_SM (1 << 7)
  214. # define HVF_CNTRL_0_RWB (1 << 6)
  215. # define HVF_CNTRL_0_PREFIL(x) (((x) & 3) << 2)
  216. # define HVF_CNTRL_0_INTPOL(x) (((x) & 3) << 0)
  217. #define REG_HVF_CNTRL_1 REG(0x00, 0xe5) /* write */
  218. # define HVF_CNTRL_1_FOR (1 << 0)
  219. # define HVF_CNTRL_1_YUVBLK (1 << 1)
  220. # define HVF_CNTRL_1_VQR(x) (((x) & 3) << 2)
  221. # define HVF_CNTRL_1_PAD(x) (((x) & 3) << 4)
  222. # define HVF_CNTRL_1_SEMI_PLANAR (1 << 6)
  223. #define REG_RPT_CNTRL REG(0x00, 0xf0) /* write */
  224. #define REG_I2S_FORMAT REG(0x00, 0xfc) /* read/write */
  225. # define I2S_FORMAT(x) (((x) & 3) << 0)
  226. #define REG_AIP_CLKSEL REG(0x00, 0xfd) /* write */
  227. # define AIP_CLKSEL_AIP_SPDIF (0 << 3)
  228. # define AIP_CLKSEL_AIP_I2S (1 << 3)
  229. # define AIP_CLKSEL_FS_ACLK (0 << 0)
  230. # define AIP_CLKSEL_FS_MCLK (1 << 0)
  231. # define AIP_CLKSEL_FS_FS64SPDIF (2 << 0)
  232. /* Page 02h: PLL settings */
  233. #define REG_PLL_SERIAL_1 REG(0x02, 0x00) /* read/write */
  234. # define PLL_SERIAL_1_SRL_FDN (1 << 0)
  235. # define PLL_SERIAL_1_SRL_IZ(x) (((x) & 3) << 1)
  236. # define PLL_SERIAL_1_SRL_MAN_IZ (1 << 6)
  237. #define REG_PLL_SERIAL_2 REG(0x02, 0x01) /* read/write */
  238. # define PLL_SERIAL_2_SRL_NOSC(x) ((x) << 0)
  239. # define PLL_SERIAL_2_SRL_PR(x) (((x) & 0xf) << 4)
  240. #define REG_PLL_SERIAL_3 REG(0x02, 0x02) /* read/write */
  241. # define PLL_SERIAL_3_SRL_CCIR (1 << 0)
  242. # define PLL_SERIAL_3_SRL_DE (1 << 2)
  243. # define PLL_SERIAL_3_SRL_PXIN_SEL (1 << 4)
  244. #define REG_SERIALIZER REG(0x02, 0x03) /* read/write */
  245. #define REG_BUFFER_OUT REG(0x02, 0x04) /* read/write */
  246. #define REG_PLL_SCG1 REG(0x02, 0x05) /* read/write */
  247. #define REG_PLL_SCG2 REG(0x02, 0x06) /* read/write */
  248. #define REG_PLL_SCGN1 REG(0x02, 0x07) /* read/write */
  249. #define REG_PLL_SCGN2 REG(0x02, 0x08) /* read/write */
  250. #define REG_PLL_SCGR1 REG(0x02, 0x09) /* read/write */
  251. #define REG_PLL_SCGR2 REG(0x02, 0x0a) /* read/write */
  252. #define REG_AUDIO_DIV REG(0x02, 0x0e) /* read/write */
  253. # define AUDIO_DIV_SERCLK_1 0
  254. # define AUDIO_DIV_SERCLK_2 1
  255. # define AUDIO_DIV_SERCLK_4 2
  256. # define AUDIO_DIV_SERCLK_8 3
  257. # define AUDIO_DIV_SERCLK_16 4
  258. # define AUDIO_DIV_SERCLK_32 5
  259. #define REG_SEL_CLK REG(0x02, 0x11) /* read/write */
  260. # define SEL_CLK_SEL_CLK1 (1 << 0)
  261. # define SEL_CLK_SEL_VRF_CLK(x) (((x) & 3) << 1)
  262. # define SEL_CLK_ENA_SC_CLK (1 << 3)
  263. #define REG_ANA_GENERAL REG(0x02, 0x12) /* read/write */
  264. /* Page 09h: EDID Control */
  265. #define REG_EDID_DATA_0 REG(0x09, 0x00) /* read */
  266. /* next 127 successive registers are the EDID block */
  267. #define REG_EDID_CTRL REG(0x09, 0xfa) /* read/write */
  268. #define REG_DDC_ADDR REG(0x09, 0xfb) /* read/write */
  269. #define REG_DDC_OFFS REG(0x09, 0xfc) /* read/write */
  270. #define REG_DDC_SEGM_ADDR REG(0x09, 0xfd) /* read/write */
  271. #define REG_DDC_SEGM REG(0x09, 0xfe) /* read/write */
  272. /* Page 10h: information frames and packets */
  273. #define REG_IF1_HB0 REG(0x10, 0x20) /* read/write */
  274. #define REG_IF2_HB0 REG(0x10, 0x40) /* read/write */
  275. #define REG_IF3_HB0 REG(0x10, 0x60) /* read/write */
  276. #define REG_IF4_HB0 REG(0x10, 0x80) /* read/write */
  277. #define REG_IF5_HB0 REG(0x10, 0xa0) /* read/write */
  278. /* Page 11h: audio settings and content info packets */
  279. #define REG_AIP_CNTRL_0 REG(0x11, 0x00) /* read/write */
  280. # define AIP_CNTRL_0_RST_FIFO (1 << 0)
  281. # define AIP_CNTRL_0_SWAP (1 << 1)
  282. # define AIP_CNTRL_0_LAYOUT (1 << 2)
  283. # define AIP_CNTRL_0_ACR_MAN (1 << 5)
  284. # define AIP_CNTRL_0_RST_CTS (1 << 6)
  285. #define REG_CA_I2S REG(0x11, 0x01) /* read/write */
  286. # define CA_I2S_CA_I2S(x) (((x) & 31) << 0)
  287. # define CA_I2S_HBR_CHSTAT (1 << 6)
  288. #define REG_LATENCY_RD REG(0x11, 0x04) /* read/write */
  289. #define REG_ACR_CTS_0 REG(0x11, 0x05) /* read/write */
  290. #define REG_ACR_CTS_1 REG(0x11, 0x06) /* read/write */
  291. #define REG_ACR_CTS_2 REG(0x11, 0x07) /* read/write */
  292. #define REG_ACR_N_0 REG(0x11, 0x08) /* read/write */
  293. #define REG_ACR_N_1 REG(0x11, 0x09) /* read/write */
  294. #define REG_ACR_N_2 REG(0x11, 0x0a) /* read/write */
  295. #define REG_CTS_N REG(0x11, 0x0c) /* read/write */
  296. # define CTS_N_K(x) (((x) & 7) << 0)
  297. # define CTS_N_M(x) (((x) & 3) << 4)
  298. #define REG_ENC_CNTRL REG(0x11, 0x0d) /* read/write */
  299. # define ENC_CNTRL_RST_ENC (1 << 0)
  300. # define ENC_CNTRL_RST_SEL (1 << 1)
  301. # define ENC_CNTRL_CTL_CODE(x) (((x) & 3) << 2)
  302. #define REG_DIP_FLAGS REG(0x11, 0x0e) /* read/write */
  303. # define DIP_FLAGS_ACR (1 << 0)
  304. # define DIP_FLAGS_GC (1 << 1)
  305. #define REG_DIP_IF_FLAGS REG(0x11, 0x0f) /* read/write */
  306. # define DIP_IF_FLAGS_IF1 (1 << 1)
  307. # define DIP_IF_FLAGS_IF2 (1 << 2)
  308. # define DIP_IF_FLAGS_IF3 (1 << 3)
  309. # define DIP_IF_FLAGS_IF4 (1 << 4)
  310. # define DIP_IF_FLAGS_IF5 (1 << 5)
  311. #define REG_CH_STAT_B(x) REG(0x11, 0x14 + (x)) /* read/write */
  312. /* Page 12h: HDCP and OTP */
  313. #define REG_TX3 REG(0x12, 0x9a) /* read/write */
  314. #define REG_TX4 REG(0x12, 0x9b) /* read/write */
  315. # define TX4_PD_RAM (1 << 1)
  316. #define REG_TX33 REG(0x12, 0xb8) /* read/write */
  317. # define TX33_HDMI (1 << 1)
  318. /* Page 13h: Gamut related metadata packets */
  319. /* CEC registers: (not paged)
  320. */
  321. #define REG_CEC_INTSTATUS 0xee /* read */
  322. # define CEC_INTSTATUS_CEC (1 << 0)
  323. # define CEC_INTSTATUS_HDMI (1 << 1)
  324. #define REG_CEC_CAL_XOSC_CTRL1 0xf2
  325. # define CEC_CAL_XOSC_CTRL1_ENA_CAL BIT(0)
  326. #define REG_CEC_DES_FREQ2 0xf5
  327. # define CEC_DES_FREQ2_DIS_AUTOCAL BIT(7)
  328. #define REG_CEC_CLK 0xf6
  329. # define CEC_CLK_FRO 0x11
  330. #define REG_CEC_FRO_IM_CLK_CTRL 0xfb /* read/write */
  331. # define CEC_FRO_IM_CLK_CTRL_GHOST_DIS (1 << 7)
  332. # define CEC_FRO_IM_CLK_CTRL_ENA_OTP (1 << 6)
  333. # define CEC_FRO_IM_CLK_CTRL_IMCLK_SEL (1 << 1)
  334. # define CEC_FRO_IM_CLK_CTRL_FRO_DIV (1 << 0)
  335. #define REG_CEC_RXSHPDINTENA 0xfc /* read/write */
  336. #define REG_CEC_RXSHPDINT 0xfd /* read */
  337. # define CEC_RXSHPDINT_RXSENS BIT(0)
  338. # define CEC_RXSHPDINT_HPD BIT(1)
  339. #define REG_CEC_RXSHPDLEV 0xfe /* read */
  340. # define CEC_RXSHPDLEV_RXSENS (1 << 0)
  341. # define CEC_RXSHPDLEV_HPD (1 << 1)
  342. #define REG_CEC_ENAMODS 0xff /* read/write */
  343. # define CEC_ENAMODS_EN_CEC_CLK (1 << 7)
  344. # define CEC_ENAMODS_DIS_FRO (1 << 6)
  345. # define CEC_ENAMODS_DIS_CCLK (1 << 5)
  346. # define CEC_ENAMODS_EN_RXSENS (1 << 2)
  347. # define CEC_ENAMODS_EN_HDMI (1 << 1)
  348. # define CEC_ENAMODS_EN_CEC (1 << 0)
  349. /* Device versions: */
  350. #define TDA9989N2 0x0101
  351. #define TDA19989 0x0201
  352. #define TDA19989N2 0x0202
  353. #define TDA19988 0x0301
  354. static void
  355. cec_write(struct tda998x_priv *priv, u16 addr, u8 val)
  356. {
  357. u8 buf[] = {addr, val};
  358. struct i2c_msg msg = {
  359. .addr = priv->cec_addr,
  360. .len = 2,
  361. .buf = buf,
  362. };
  363. int ret;
  364. ret = i2c_transfer(priv->hdmi->adapter, &msg, 1);
  365. if (ret < 0)
  366. dev_err(&priv->hdmi->dev, "Error %d writing to cec:0x%x\n",
  367. ret, addr);
  368. }
  369. static u8
  370. cec_read(struct tda998x_priv *priv, u8 addr)
  371. {
  372. u8 val;
  373. struct i2c_msg msg[2] = {
  374. {
  375. .addr = priv->cec_addr,
  376. .len = 1,
  377. .buf = &addr,
  378. }, {
  379. .addr = priv->cec_addr,
  380. .flags = I2C_M_RD,
  381. .len = 1,
  382. .buf = &val,
  383. },
  384. };
  385. int ret;
  386. ret = i2c_transfer(priv->hdmi->adapter, msg, ARRAY_SIZE(msg));
  387. if (ret < 0) {
  388. dev_err(&priv->hdmi->dev, "Error %d reading from cec:0x%x\n",
  389. ret, addr);
  390. val = 0;
  391. }
  392. return val;
  393. }
  394. static void cec_enamods(struct tda998x_priv *priv, u8 mods, bool enable)
  395. {
  396. int val = cec_read(priv, REG_CEC_ENAMODS);
  397. if (val < 0)
  398. return;
  399. if (enable)
  400. val |= mods;
  401. else
  402. val &= ~mods;
  403. cec_write(priv, REG_CEC_ENAMODS, val);
  404. }
  405. static void tda998x_cec_set_calibration(struct tda998x_priv *priv, bool enable)
  406. {
  407. if (enable) {
  408. u8 val;
  409. cec_write(priv, 0xf3, 0xc0);
  410. cec_write(priv, 0xf4, 0xd4);
  411. /* Enable automatic calibration mode */
  412. val = cec_read(priv, REG_CEC_DES_FREQ2);
  413. val &= ~CEC_DES_FREQ2_DIS_AUTOCAL;
  414. cec_write(priv, REG_CEC_DES_FREQ2, val);
  415. /* Enable free running oscillator */
  416. cec_write(priv, REG_CEC_CLK, CEC_CLK_FRO);
  417. cec_enamods(priv, CEC_ENAMODS_DIS_FRO, false);
  418. cec_write(priv, REG_CEC_CAL_XOSC_CTRL1,
  419. CEC_CAL_XOSC_CTRL1_ENA_CAL);
  420. } else {
  421. cec_write(priv, REG_CEC_CAL_XOSC_CTRL1, 0);
  422. }
  423. }
  424. /*
  425. * Calibration for the internal oscillator: we need to set calibration mode,
  426. * and then pulse the IRQ line low for a 10ms ± 1% period.
  427. */
  428. static void tda998x_cec_calibration(struct tda998x_priv *priv)
  429. {
  430. struct gpio_desc *calib = priv->calib;
  431. mutex_lock(&priv->edid_mutex);
  432. if (priv->hdmi->irq > 0)
  433. disable_irq(priv->hdmi->irq);
  434. gpiod_direction_output(calib, 1);
  435. tda998x_cec_set_calibration(priv, true);
  436. local_irq_disable();
  437. gpiod_set_value(calib, 0);
  438. mdelay(10);
  439. gpiod_set_value(calib, 1);
  440. local_irq_enable();
  441. tda998x_cec_set_calibration(priv, false);
  442. gpiod_direction_input(calib);
  443. if (priv->hdmi->irq > 0)
  444. enable_irq(priv->hdmi->irq);
  445. mutex_unlock(&priv->edid_mutex);
  446. }
  447. static int tda998x_cec_hook_init(void *data)
  448. {
  449. struct tda998x_priv *priv = data;
  450. struct gpio_desc *calib;
  451. calib = gpiod_get(&priv->hdmi->dev, "nxp,calib", GPIOD_ASIS);
  452. if (IS_ERR(calib)) {
  453. dev_warn(&priv->hdmi->dev, "failed to get calibration gpio: %ld\n",
  454. PTR_ERR(calib));
  455. return PTR_ERR(calib);
  456. }
  457. priv->calib = calib;
  458. return 0;
  459. }
  460. static void tda998x_cec_hook_exit(void *data)
  461. {
  462. struct tda998x_priv *priv = data;
  463. gpiod_put(priv->calib);
  464. priv->calib = NULL;
  465. }
  466. static int tda998x_cec_hook_open(void *data)
  467. {
  468. struct tda998x_priv *priv = data;
  469. cec_enamods(priv, CEC_ENAMODS_EN_CEC_CLK | CEC_ENAMODS_EN_CEC, true);
  470. tda998x_cec_calibration(priv);
  471. return 0;
  472. }
  473. static void tda998x_cec_hook_release(void *data)
  474. {
  475. struct tda998x_priv *priv = data;
  476. cec_enamods(priv, CEC_ENAMODS_EN_CEC_CLK | CEC_ENAMODS_EN_CEC, false);
  477. }
  478. static int
  479. set_page(struct tda998x_priv *priv, u16 reg)
  480. {
  481. if (REG2PAGE(reg) != priv->current_page) {
  482. struct i2c_client *client = priv->hdmi;
  483. u8 buf[] = {
  484. REG_CURPAGE, REG2PAGE(reg)
  485. };
  486. int ret = i2c_master_send(client, buf, sizeof(buf));
  487. if (ret < 0) {
  488. dev_err(&client->dev, "%s %04x err %d\n", __func__,
  489. reg, ret);
  490. return ret;
  491. }
  492. priv->current_page = REG2PAGE(reg);
  493. }
  494. return 0;
  495. }
  496. static int
  497. reg_read_range(struct tda998x_priv *priv, u16 reg, char *buf, int cnt)
  498. {
  499. struct i2c_client *client = priv->hdmi;
  500. u8 addr = REG2ADDR(reg);
  501. int ret;
  502. mutex_lock(&priv->mutex);
  503. ret = set_page(priv, reg);
  504. if (ret < 0)
  505. goto out;
  506. ret = i2c_master_send(client, &addr, sizeof(addr));
  507. if (ret < 0)
  508. goto fail;
  509. ret = i2c_master_recv(client, buf, cnt);
  510. if (ret < 0)
  511. goto fail;
  512. goto out;
  513. fail:
  514. dev_err(&client->dev, "Error %d reading from 0x%x\n", ret, reg);
  515. out:
  516. mutex_unlock(&priv->mutex);
  517. return ret;
  518. }
  519. static void
  520. reg_write_range(struct tda998x_priv *priv, u16 reg, u8 *p, int cnt)
  521. {
  522. struct i2c_client *client = priv->hdmi;
  523. u8 buf[cnt+1];
  524. int ret;
  525. buf[0] = REG2ADDR(reg);
  526. memcpy(&buf[1], p, cnt);
  527. mutex_lock(&priv->mutex);
  528. ret = set_page(priv, reg);
  529. if (ret < 0)
  530. goto out;
  531. ret = i2c_master_send(client, buf, cnt + 1);
  532. if (ret < 0)
  533. dev_err(&client->dev, "Error %d writing to 0x%x\n", ret, reg);
  534. out:
  535. mutex_unlock(&priv->mutex);
  536. }
  537. static int
  538. reg_read(struct tda998x_priv *priv, u16 reg)
  539. {
  540. u8 val = 0;
  541. int ret;
  542. ret = reg_read_range(priv, reg, &val, sizeof(val));
  543. if (ret < 0)
  544. return ret;
  545. return val;
  546. }
  547. static void
  548. reg_write(struct tda998x_priv *priv, u16 reg, u8 val)
  549. {
  550. struct i2c_client *client = priv->hdmi;
  551. u8 buf[] = {REG2ADDR(reg), val};
  552. int ret;
  553. mutex_lock(&priv->mutex);
  554. ret = set_page(priv, reg);
  555. if (ret < 0)
  556. goto out;
  557. ret = i2c_master_send(client, buf, sizeof(buf));
  558. if (ret < 0)
  559. dev_err(&client->dev, "Error %d writing to 0x%x\n", ret, reg);
  560. out:
  561. mutex_unlock(&priv->mutex);
  562. }
  563. static void
  564. reg_write16(struct tda998x_priv *priv, u16 reg, u16 val)
  565. {
  566. struct i2c_client *client = priv->hdmi;
  567. u8 buf[] = {REG2ADDR(reg), val >> 8, val};
  568. int ret;
  569. mutex_lock(&priv->mutex);
  570. ret = set_page(priv, reg);
  571. if (ret < 0)
  572. goto out;
  573. ret = i2c_master_send(client, buf, sizeof(buf));
  574. if (ret < 0)
  575. dev_err(&client->dev, "Error %d writing to 0x%x\n", ret, reg);
  576. out:
  577. mutex_unlock(&priv->mutex);
  578. }
  579. static void
  580. reg_set(struct tda998x_priv *priv, u16 reg, u8 val)
  581. {
  582. int old_val;
  583. old_val = reg_read(priv, reg);
  584. if (old_val >= 0)
  585. reg_write(priv, reg, old_val | val);
  586. }
  587. static void
  588. reg_clear(struct tda998x_priv *priv, u16 reg, u8 val)
  589. {
  590. int old_val;
  591. old_val = reg_read(priv, reg);
  592. if (old_val >= 0)
  593. reg_write(priv, reg, old_val & ~val);
  594. }
  595. static void
  596. tda998x_reset(struct tda998x_priv *priv)
  597. {
  598. /* reset audio and i2c master: */
  599. reg_write(priv, REG_SOFTRESET, SOFTRESET_AUDIO | SOFTRESET_I2C_MASTER);
  600. msleep(50);
  601. reg_write(priv, REG_SOFTRESET, 0);
  602. msleep(50);
  603. /* reset transmitter: */
  604. reg_set(priv, REG_MAIN_CNTRL0, MAIN_CNTRL0_SR);
  605. reg_clear(priv, REG_MAIN_CNTRL0, MAIN_CNTRL0_SR);
  606. /* PLL registers common configuration */
  607. reg_write(priv, REG_PLL_SERIAL_1, 0x00);
  608. reg_write(priv, REG_PLL_SERIAL_2, PLL_SERIAL_2_SRL_NOSC(1));
  609. reg_write(priv, REG_PLL_SERIAL_3, 0x00);
  610. reg_write(priv, REG_SERIALIZER, 0x00);
  611. reg_write(priv, REG_BUFFER_OUT, 0x00);
  612. reg_write(priv, REG_PLL_SCG1, 0x00);
  613. reg_write(priv, REG_AUDIO_DIV, AUDIO_DIV_SERCLK_8);
  614. reg_write(priv, REG_SEL_CLK, SEL_CLK_SEL_CLK1 | SEL_CLK_ENA_SC_CLK);
  615. reg_write(priv, REG_PLL_SCGN1, 0xfa);
  616. reg_write(priv, REG_PLL_SCGN2, 0x00);
  617. reg_write(priv, REG_PLL_SCGR1, 0x5b);
  618. reg_write(priv, REG_PLL_SCGR2, 0x00);
  619. reg_write(priv, REG_PLL_SCG2, 0x10);
  620. /* Write the default value MUX register */
  621. reg_write(priv, REG_MUX_VP_VIP_OUT, 0x24);
  622. }
  623. /*
  624. * The TDA998x has a problem when trying to read the EDID close to a
  625. * HPD assertion: it needs a delay of 100ms to avoid timing out while
  626. * trying to read EDID data.
  627. *
  628. * However, tda998x_connector_get_modes() may be called at any moment
  629. * after tda998x_connector_detect() indicates that we are connected, so
  630. * we need to delay probing modes in tda998x_connector_get_modes() after
  631. * we have seen a HPD inactive->active transition. This code implements
  632. * that delay.
  633. */
  634. static void tda998x_edid_delay_done(struct timer_list *t)
  635. {
  636. struct tda998x_priv *priv = from_timer(priv, t, edid_delay_timer);
  637. priv->edid_delay_active = false;
  638. wake_up(&priv->edid_delay_waitq);
  639. schedule_work(&priv->detect_work);
  640. }
  641. static void tda998x_edid_delay_start(struct tda998x_priv *priv)
  642. {
  643. priv->edid_delay_active = true;
  644. mod_timer(&priv->edid_delay_timer, jiffies + HZ/10);
  645. }
  646. static int tda998x_edid_delay_wait(struct tda998x_priv *priv)
  647. {
  648. return wait_event_killable(priv->edid_delay_waitq, !priv->edid_delay_active);
  649. }
  650. /*
  651. * We need to run the KMS hotplug event helper outside of our threaded
  652. * interrupt routine as this can call back into our get_modes method,
  653. * which will want to make use of interrupts.
  654. */
  655. static void tda998x_detect_work(struct work_struct *work)
  656. {
  657. struct tda998x_priv *priv =
  658. container_of(work, struct tda998x_priv, detect_work);
  659. struct drm_device *dev = priv->encoder.dev;
  660. if (dev)
  661. drm_kms_helper_hotplug_event(dev);
  662. }
  663. /*
  664. * only 2 interrupts may occur: screen plug/unplug and EDID read
  665. */
  666. static irqreturn_t tda998x_irq_thread(int irq, void *data)
  667. {
  668. struct tda998x_priv *priv = data;
  669. u8 sta, cec, lvl, flag0, flag1, flag2;
  670. bool handled = false;
  671. sta = cec_read(priv, REG_CEC_INTSTATUS);
  672. if (sta & CEC_INTSTATUS_HDMI) {
  673. cec = cec_read(priv, REG_CEC_RXSHPDINT);
  674. lvl = cec_read(priv, REG_CEC_RXSHPDLEV);
  675. flag0 = reg_read(priv, REG_INT_FLAGS_0);
  676. flag1 = reg_read(priv, REG_INT_FLAGS_1);
  677. flag2 = reg_read(priv, REG_INT_FLAGS_2);
  678. DRM_DEBUG_DRIVER(
  679. "tda irq sta %02x cec %02x lvl %02x f0 %02x f1 %02x f2 %02x\n",
  680. sta, cec, lvl, flag0, flag1, flag2);
  681. if (cec & CEC_RXSHPDINT_HPD) {
  682. if (lvl & CEC_RXSHPDLEV_HPD) {
  683. tda998x_edid_delay_start(priv);
  684. } else {
  685. schedule_work(&priv->detect_work);
  686. cec_notifier_set_phys_addr(priv->cec_notify,
  687. CEC_PHYS_ADDR_INVALID);
  688. }
  689. handled = true;
  690. }
  691. if ((flag2 & INT_FLAGS_2_EDID_BLK_RD) && priv->wq_edid_wait) {
  692. priv->wq_edid_wait = 0;
  693. wake_up(&priv->wq_edid);
  694. handled = true;
  695. }
  696. }
  697. return IRQ_RETVAL(handled);
  698. }
  699. static void
  700. tda998x_write_if(struct tda998x_priv *priv, u8 bit, u16 addr,
  701. union hdmi_infoframe *frame)
  702. {
  703. u8 buf[32];
  704. ssize_t len;
  705. len = hdmi_infoframe_pack(frame, buf, sizeof(buf));
  706. if (len < 0) {
  707. dev_err(&priv->hdmi->dev,
  708. "hdmi_infoframe_pack() type=0x%02x failed: %zd\n",
  709. frame->any.type, len);
  710. return;
  711. }
  712. reg_clear(priv, REG_DIP_IF_FLAGS, bit);
  713. reg_write_range(priv, addr, buf, len);
  714. reg_set(priv, REG_DIP_IF_FLAGS, bit);
  715. }
  716. static int tda998x_write_aif(struct tda998x_priv *priv,
  717. struct hdmi_audio_infoframe *cea)
  718. {
  719. union hdmi_infoframe frame;
  720. frame.audio = *cea;
  721. tda998x_write_if(priv, DIP_IF_FLAGS_IF4, REG_IF4_HB0, &frame);
  722. return 0;
  723. }
  724. static void
  725. tda998x_write_avi(struct tda998x_priv *priv, struct drm_display_mode *mode)
  726. {
  727. union hdmi_infoframe frame;
  728. drm_hdmi_avi_infoframe_from_display_mode(&frame.avi, mode, false);
  729. frame.avi.quantization_range = HDMI_QUANTIZATION_RANGE_FULL;
  730. tda998x_write_if(priv, DIP_IF_FLAGS_IF2, REG_IF2_HB0, &frame);
  731. }
  732. /* Audio support */
  733. static void tda998x_audio_mute(struct tda998x_priv *priv, bool on)
  734. {
  735. if (on) {
  736. reg_set(priv, REG_SOFTRESET, SOFTRESET_AUDIO);
  737. reg_clear(priv, REG_SOFTRESET, SOFTRESET_AUDIO);
  738. reg_set(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_FIFO);
  739. } else {
  740. reg_clear(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_FIFO);
  741. }
  742. }
  743. static int
  744. tda998x_configure_audio(struct tda998x_priv *priv,
  745. struct tda998x_audio_params *params)
  746. {
  747. u8 buf[6], clksel_aip, clksel_fs, cts_n, adiv;
  748. u32 n;
  749. /* Enable audio ports */
  750. reg_write(priv, REG_ENA_AP, params->config);
  751. /* Set audio input source */
  752. switch (params->format) {
  753. case AFMT_SPDIF:
  754. reg_write(priv, REG_ENA_ACLK, 0);
  755. reg_write(priv, REG_MUX_AP, MUX_AP_SELECT_SPDIF);
  756. clksel_aip = AIP_CLKSEL_AIP_SPDIF;
  757. clksel_fs = AIP_CLKSEL_FS_FS64SPDIF;
  758. cts_n = CTS_N_M(3) | CTS_N_K(3);
  759. break;
  760. case AFMT_I2S:
  761. reg_write(priv, REG_ENA_ACLK, 1);
  762. reg_write(priv, REG_MUX_AP, MUX_AP_SELECT_I2S);
  763. clksel_aip = AIP_CLKSEL_AIP_I2S;
  764. clksel_fs = AIP_CLKSEL_FS_ACLK;
  765. switch (params->sample_width) {
  766. case 16:
  767. cts_n = CTS_N_M(3) | CTS_N_K(1);
  768. break;
  769. case 18:
  770. case 20:
  771. case 24:
  772. cts_n = CTS_N_M(3) | CTS_N_K(2);
  773. break;
  774. default:
  775. case 32:
  776. cts_n = CTS_N_M(3) | CTS_N_K(3);
  777. break;
  778. }
  779. break;
  780. default:
  781. dev_err(&priv->hdmi->dev, "Unsupported I2S format\n");
  782. return -EINVAL;
  783. }
  784. reg_write(priv, REG_AIP_CLKSEL, clksel_aip);
  785. reg_clear(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_LAYOUT |
  786. AIP_CNTRL_0_ACR_MAN); /* auto CTS */
  787. reg_write(priv, REG_CTS_N, cts_n);
  788. /*
  789. * Audio input somehow depends on HDMI line rate which is
  790. * related to pixclk. Testing showed that modes with pixclk
  791. * >100MHz need a larger divider while <40MHz need the default.
  792. * There is no detailed info in the datasheet, so we just
  793. * assume 100MHz requires larger divider.
  794. */
  795. adiv = AUDIO_DIV_SERCLK_8;
  796. if (priv->tmds_clock > 100000)
  797. adiv++; /* AUDIO_DIV_SERCLK_16 */
  798. /* S/PDIF asks for a larger divider */
  799. if (params->format == AFMT_SPDIF)
  800. adiv++; /* AUDIO_DIV_SERCLK_16 or _32 */
  801. reg_write(priv, REG_AUDIO_DIV, adiv);
  802. /*
  803. * This is the approximate value of N, which happens to be
  804. * the recommended values for non-coherent clocks.
  805. */
  806. n = 128 * params->sample_rate / 1000;
  807. /* Write the CTS and N values */
  808. buf[0] = 0x44;
  809. buf[1] = 0x42;
  810. buf[2] = 0x01;
  811. buf[3] = n;
  812. buf[4] = n >> 8;
  813. buf[5] = n >> 16;
  814. reg_write_range(priv, REG_ACR_CTS_0, buf, 6);
  815. /* Set CTS clock reference */
  816. reg_write(priv, REG_AIP_CLKSEL, clksel_aip | clksel_fs);
  817. /* Reset CTS generator */
  818. reg_set(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_CTS);
  819. reg_clear(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_CTS);
  820. /* Write the channel status
  821. * The REG_CH_STAT_B-registers skip IEC958 AES2 byte, because
  822. * there is a separate register for each I2S wire.
  823. */
  824. buf[0] = params->status[0];
  825. buf[1] = params->status[1];
  826. buf[2] = params->status[3];
  827. buf[3] = params->status[4];
  828. reg_write_range(priv, REG_CH_STAT_B(0), buf, 4);
  829. tda998x_audio_mute(priv, true);
  830. msleep(20);
  831. tda998x_audio_mute(priv, false);
  832. return tda998x_write_aif(priv, &params->cea);
  833. }
  834. static int tda998x_audio_hw_params(struct device *dev, void *data,
  835. struct hdmi_codec_daifmt *daifmt,
  836. struct hdmi_codec_params *params)
  837. {
  838. struct tda998x_priv *priv = dev_get_drvdata(dev);
  839. int i, ret;
  840. struct tda998x_audio_params audio = {
  841. .sample_width = params->sample_width,
  842. .sample_rate = params->sample_rate,
  843. .cea = params->cea,
  844. };
  845. memcpy(audio.status, params->iec.status,
  846. min(sizeof(audio.status), sizeof(params->iec.status)));
  847. switch (daifmt->fmt) {
  848. case HDMI_I2S:
  849. if (daifmt->bit_clk_inv || daifmt->frame_clk_inv ||
  850. daifmt->bit_clk_master || daifmt->frame_clk_master) {
  851. dev_err(dev, "%s: Bad flags %d %d %d %d\n", __func__,
  852. daifmt->bit_clk_inv, daifmt->frame_clk_inv,
  853. daifmt->bit_clk_master,
  854. daifmt->frame_clk_master);
  855. return -EINVAL;
  856. }
  857. for (i = 0; i < ARRAY_SIZE(priv->audio_port); i++)
  858. if (priv->audio_port[i].format == AFMT_I2S)
  859. audio.config = priv->audio_port[i].config;
  860. audio.format = AFMT_I2S;
  861. break;
  862. case HDMI_SPDIF:
  863. for (i = 0; i < ARRAY_SIZE(priv->audio_port); i++)
  864. if (priv->audio_port[i].format == AFMT_SPDIF)
  865. audio.config = priv->audio_port[i].config;
  866. audio.format = AFMT_SPDIF;
  867. break;
  868. default:
  869. dev_err(dev, "%s: Invalid format %d\n", __func__, daifmt->fmt);
  870. return -EINVAL;
  871. }
  872. if (audio.config == 0) {
  873. dev_err(dev, "%s: No audio configuration found\n", __func__);
  874. return -EINVAL;
  875. }
  876. mutex_lock(&priv->audio_mutex);
  877. if (priv->supports_infoframes && priv->sink_has_audio)
  878. ret = tda998x_configure_audio(priv, &audio);
  879. else
  880. ret = 0;
  881. if (ret == 0)
  882. priv->audio_params = audio;
  883. mutex_unlock(&priv->audio_mutex);
  884. return ret;
  885. }
  886. static void tda998x_audio_shutdown(struct device *dev, void *data)
  887. {
  888. struct tda998x_priv *priv = dev_get_drvdata(dev);
  889. mutex_lock(&priv->audio_mutex);
  890. reg_write(priv, REG_ENA_AP, 0);
  891. priv->audio_params.format = AFMT_UNUSED;
  892. mutex_unlock(&priv->audio_mutex);
  893. }
  894. int tda998x_audio_digital_mute(struct device *dev, void *data, bool enable)
  895. {
  896. struct tda998x_priv *priv = dev_get_drvdata(dev);
  897. mutex_lock(&priv->audio_mutex);
  898. tda998x_audio_mute(priv, enable);
  899. mutex_unlock(&priv->audio_mutex);
  900. return 0;
  901. }
  902. static int tda998x_audio_get_eld(struct device *dev, void *data,
  903. uint8_t *buf, size_t len)
  904. {
  905. struct tda998x_priv *priv = dev_get_drvdata(dev);
  906. mutex_lock(&priv->audio_mutex);
  907. memcpy(buf, priv->connector.eld,
  908. min(sizeof(priv->connector.eld), len));
  909. mutex_unlock(&priv->audio_mutex);
  910. return 0;
  911. }
  912. static const struct hdmi_codec_ops audio_codec_ops = {
  913. .hw_params = tda998x_audio_hw_params,
  914. .audio_shutdown = tda998x_audio_shutdown,
  915. .digital_mute = tda998x_audio_digital_mute,
  916. .get_eld = tda998x_audio_get_eld,
  917. };
  918. static int tda998x_audio_codec_init(struct tda998x_priv *priv,
  919. struct device *dev)
  920. {
  921. struct hdmi_codec_pdata codec_data = {
  922. .ops = &audio_codec_ops,
  923. .max_i2s_channels = 2,
  924. };
  925. int i;
  926. for (i = 0; i < ARRAY_SIZE(priv->audio_port); i++) {
  927. if (priv->audio_port[i].format == AFMT_I2S &&
  928. priv->audio_port[i].config != 0)
  929. codec_data.i2s = 1;
  930. if (priv->audio_port[i].format == AFMT_SPDIF &&
  931. priv->audio_port[i].config != 0)
  932. codec_data.spdif = 1;
  933. }
  934. priv->audio_pdev = platform_device_register_data(
  935. dev, HDMI_CODEC_DRV_NAME, PLATFORM_DEVID_AUTO,
  936. &codec_data, sizeof(codec_data));
  937. return PTR_ERR_OR_ZERO(priv->audio_pdev);
  938. }
  939. /* DRM connector functions */
  940. static int tda998x_connector_fill_modes(struct drm_connector *connector,
  941. uint32_t maxX, uint32_t maxY)
  942. {
  943. struct tda998x_priv *priv = conn_to_tda998x_priv(connector);
  944. int ret;
  945. mutex_lock(&priv->audio_mutex);
  946. ret = drm_helper_probe_single_connector_modes(connector, maxX, maxY);
  947. if (connector->edid_blob_ptr) {
  948. struct edid *edid = (void *)connector->edid_blob_ptr->data;
  949. cec_notifier_set_phys_addr_from_edid(priv->cec_notify, edid);
  950. priv->sink_has_audio = drm_detect_monitor_audio(edid);
  951. } else {
  952. priv->sink_has_audio = false;
  953. }
  954. mutex_unlock(&priv->audio_mutex);
  955. return ret;
  956. }
  957. static enum drm_connector_status
  958. tda998x_connector_detect(struct drm_connector *connector, bool force)
  959. {
  960. struct tda998x_priv *priv = conn_to_tda998x_priv(connector);
  961. u8 val = cec_read(priv, REG_CEC_RXSHPDLEV);
  962. return (val & CEC_RXSHPDLEV_HPD) ? connector_status_connected :
  963. connector_status_disconnected;
  964. }
  965. static void tda998x_connector_destroy(struct drm_connector *connector)
  966. {
  967. drm_connector_cleanup(connector);
  968. }
  969. static const struct drm_connector_funcs tda998x_connector_funcs = {
  970. .dpms = drm_helper_connector_dpms,
  971. .reset = drm_atomic_helper_connector_reset,
  972. .fill_modes = tda998x_connector_fill_modes,
  973. .detect = tda998x_connector_detect,
  974. .destroy = tda998x_connector_destroy,
  975. .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
  976. .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
  977. };
  978. static int read_edid_block(void *data, u8 *buf, unsigned int blk, size_t length)
  979. {
  980. struct tda998x_priv *priv = data;
  981. u8 offset, segptr;
  982. int ret, i;
  983. offset = (blk & 1) ? 128 : 0;
  984. segptr = blk / 2;
  985. mutex_lock(&priv->edid_mutex);
  986. reg_write(priv, REG_DDC_ADDR, 0xa0);
  987. reg_write(priv, REG_DDC_OFFS, offset);
  988. reg_write(priv, REG_DDC_SEGM_ADDR, 0x60);
  989. reg_write(priv, REG_DDC_SEGM, segptr);
  990. /* enable reading EDID: */
  991. priv->wq_edid_wait = 1;
  992. reg_write(priv, REG_EDID_CTRL, 0x1);
  993. /* flag must be cleared by sw: */
  994. reg_write(priv, REG_EDID_CTRL, 0x0);
  995. /* wait for block read to complete: */
  996. if (priv->hdmi->irq) {
  997. i = wait_event_timeout(priv->wq_edid,
  998. !priv->wq_edid_wait,
  999. msecs_to_jiffies(100));
  1000. if (i < 0) {
  1001. dev_err(&priv->hdmi->dev, "read edid wait err %d\n", i);
  1002. ret = i;
  1003. goto failed;
  1004. }
  1005. } else {
  1006. for (i = 100; i > 0; i--) {
  1007. msleep(1);
  1008. ret = reg_read(priv, REG_INT_FLAGS_2);
  1009. if (ret < 0)
  1010. goto failed;
  1011. if (ret & INT_FLAGS_2_EDID_BLK_RD)
  1012. break;
  1013. }
  1014. }
  1015. if (i == 0) {
  1016. dev_err(&priv->hdmi->dev, "read edid timeout\n");
  1017. ret = -ETIMEDOUT;
  1018. goto failed;
  1019. }
  1020. ret = reg_read_range(priv, REG_EDID_DATA_0, buf, length);
  1021. if (ret != length) {
  1022. dev_err(&priv->hdmi->dev, "failed to read edid block %d: %d\n",
  1023. blk, ret);
  1024. goto failed;
  1025. }
  1026. ret = 0;
  1027. failed:
  1028. mutex_unlock(&priv->edid_mutex);
  1029. return ret;
  1030. }
  1031. static int tda998x_connector_get_modes(struct drm_connector *connector)
  1032. {
  1033. struct tda998x_priv *priv = conn_to_tda998x_priv(connector);
  1034. struct edid *edid;
  1035. int n;
  1036. /*
  1037. * If we get killed while waiting for the HPD timeout, return
  1038. * no modes found: we are not in a restartable path, so we
  1039. * can't handle signals gracefully.
  1040. */
  1041. if (tda998x_edid_delay_wait(priv))
  1042. return 0;
  1043. if (priv->rev == TDA19988)
  1044. reg_clear(priv, REG_TX4, TX4_PD_RAM);
  1045. edid = drm_do_get_edid(connector, read_edid_block, priv);
  1046. if (priv->rev == TDA19988)
  1047. reg_set(priv, REG_TX4, TX4_PD_RAM);
  1048. if (!edid) {
  1049. dev_warn(&priv->hdmi->dev, "failed to read EDID\n");
  1050. return 0;
  1051. }
  1052. drm_mode_connector_update_edid_property(connector, edid);
  1053. n = drm_add_edid_modes(connector, edid);
  1054. kfree(edid);
  1055. return n;
  1056. }
  1057. static enum drm_mode_status tda998x_connector_mode_valid(struct drm_connector *connector,
  1058. struct drm_display_mode *mode)
  1059. {
  1060. /* TDA19988 dotclock can go up to 165MHz */
  1061. struct tda998x_priv *priv = conn_to_tda998x_priv(connector);
  1062. if (mode->clock > ((priv->rev == TDA19988) ? 165000 : 150000))
  1063. return MODE_CLOCK_HIGH;
  1064. if (mode->htotal >= BIT(13))
  1065. return MODE_BAD_HVALUE;
  1066. if (mode->vtotal >= BIT(11))
  1067. return MODE_BAD_VVALUE;
  1068. return MODE_OK;
  1069. }
  1070. static struct drm_encoder *
  1071. tda998x_connector_best_encoder(struct drm_connector *connector)
  1072. {
  1073. struct tda998x_priv *priv = conn_to_tda998x_priv(connector);
  1074. return &priv->encoder;
  1075. }
  1076. static
  1077. const struct drm_connector_helper_funcs tda998x_connector_helper_funcs = {
  1078. .get_modes = tda998x_connector_get_modes,
  1079. .mode_valid = tda998x_connector_mode_valid,
  1080. .best_encoder = tda998x_connector_best_encoder,
  1081. };
  1082. static int tda998x_connector_init(struct tda998x_priv *priv,
  1083. struct drm_device *drm)
  1084. {
  1085. struct drm_connector *connector = &priv->connector;
  1086. int ret;
  1087. connector->interlace_allowed = 1;
  1088. if (priv->hdmi->irq)
  1089. connector->polled = DRM_CONNECTOR_POLL_HPD;
  1090. else
  1091. connector->polled = DRM_CONNECTOR_POLL_CONNECT |
  1092. DRM_CONNECTOR_POLL_DISCONNECT;
  1093. drm_connector_helper_add(connector, &tda998x_connector_helper_funcs);
  1094. ret = drm_connector_init(drm, connector, &tda998x_connector_funcs,
  1095. DRM_MODE_CONNECTOR_HDMIA);
  1096. if (ret)
  1097. return ret;
  1098. drm_mode_connector_attach_encoder(&priv->connector, &priv->encoder);
  1099. return 0;
  1100. }
  1101. /* DRM encoder functions */
  1102. static void tda998x_encoder_dpms(struct drm_encoder *encoder, int mode)
  1103. {
  1104. struct tda998x_priv *priv = enc_to_tda998x_priv(encoder);
  1105. bool on;
  1106. /* we only care about on or off: */
  1107. on = mode == DRM_MODE_DPMS_ON;
  1108. if (on == priv->is_on)
  1109. return;
  1110. if (on) {
  1111. /* enable video ports, audio will be enabled later */
  1112. reg_write(priv, REG_ENA_VP_0, 0xff);
  1113. reg_write(priv, REG_ENA_VP_1, 0xff);
  1114. reg_write(priv, REG_ENA_VP_2, 0xff);
  1115. /* set muxing after enabling ports: */
  1116. reg_write(priv, REG_VIP_CNTRL_0, priv->vip_cntrl_0);
  1117. reg_write(priv, REG_VIP_CNTRL_1, priv->vip_cntrl_1);
  1118. reg_write(priv, REG_VIP_CNTRL_2, priv->vip_cntrl_2);
  1119. priv->is_on = true;
  1120. } else {
  1121. /* disable video ports */
  1122. reg_write(priv, REG_ENA_VP_0, 0x00);
  1123. reg_write(priv, REG_ENA_VP_1, 0x00);
  1124. reg_write(priv, REG_ENA_VP_2, 0x00);
  1125. priv->is_on = false;
  1126. }
  1127. }
  1128. static void
  1129. tda998x_encoder_mode_set(struct drm_encoder *encoder,
  1130. struct drm_display_mode *mode,
  1131. struct drm_display_mode *adjusted_mode)
  1132. {
  1133. struct tda998x_priv *priv = enc_to_tda998x_priv(encoder);
  1134. u16 ref_pix, ref_line, n_pix, n_line;
  1135. u16 hs_pix_s, hs_pix_e;
  1136. u16 vs1_pix_s, vs1_pix_e, vs1_line_s, vs1_line_e;
  1137. u16 vs2_pix_s, vs2_pix_e, vs2_line_s, vs2_line_e;
  1138. u16 vwin1_line_s, vwin1_line_e;
  1139. u16 vwin2_line_s, vwin2_line_e;
  1140. u16 de_pix_s, de_pix_e;
  1141. u8 reg, div, rep;
  1142. /*
  1143. * Internally TDA998x is using ITU-R BT.656 style sync but
  1144. * we get VESA style sync. TDA998x is using a reference pixel
  1145. * relative to ITU to sync to the input frame and for output
  1146. * sync generation. Currently, we are using reference detection
  1147. * from HS/VS, i.e. REFPIX/REFLINE denote frame start sync point
  1148. * which is position of rising VS with coincident rising HS.
  1149. *
  1150. * Now there is some issues to take care of:
  1151. * - HDMI data islands require sync-before-active
  1152. * - TDA998x register values must be > 0 to be enabled
  1153. * - REFLINE needs an additional offset of +1
  1154. * - REFPIX needs an addtional offset of +1 for UYUV and +3 for RGB
  1155. *
  1156. * So we add +1 to all horizontal and vertical register values,
  1157. * plus an additional +3 for REFPIX as we are using RGB input only.
  1158. */
  1159. n_pix = mode->htotal;
  1160. n_line = mode->vtotal;
  1161. hs_pix_e = mode->hsync_end - mode->hdisplay;
  1162. hs_pix_s = mode->hsync_start - mode->hdisplay;
  1163. de_pix_e = mode->htotal;
  1164. de_pix_s = mode->htotal - mode->hdisplay;
  1165. ref_pix = 3 + hs_pix_s;
  1166. /*
  1167. * Attached LCD controllers may generate broken sync. Allow
  1168. * those to adjust the position of the rising VS edge by adding
  1169. * HSKEW to ref_pix.
  1170. */
  1171. if (adjusted_mode->flags & DRM_MODE_FLAG_HSKEW)
  1172. ref_pix += adjusted_mode->hskew;
  1173. if ((mode->flags & DRM_MODE_FLAG_INTERLACE) == 0) {
  1174. ref_line = 1 + mode->vsync_start - mode->vdisplay;
  1175. vwin1_line_s = mode->vtotal - mode->vdisplay - 1;
  1176. vwin1_line_e = vwin1_line_s + mode->vdisplay;
  1177. vs1_pix_s = vs1_pix_e = hs_pix_s;
  1178. vs1_line_s = mode->vsync_start - mode->vdisplay;
  1179. vs1_line_e = vs1_line_s +
  1180. mode->vsync_end - mode->vsync_start;
  1181. vwin2_line_s = vwin2_line_e = 0;
  1182. vs2_pix_s = vs2_pix_e = 0;
  1183. vs2_line_s = vs2_line_e = 0;
  1184. } else {
  1185. ref_line = 1 + (mode->vsync_start - mode->vdisplay)/2;
  1186. vwin1_line_s = (mode->vtotal - mode->vdisplay)/2;
  1187. vwin1_line_e = vwin1_line_s + mode->vdisplay/2;
  1188. vs1_pix_s = vs1_pix_e = hs_pix_s;
  1189. vs1_line_s = (mode->vsync_start - mode->vdisplay)/2;
  1190. vs1_line_e = vs1_line_s +
  1191. (mode->vsync_end - mode->vsync_start)/2;
  1192. vwin2_line_s = vwin1_line_s + mode->vtotal/2;
  1193. vwin2_line_e = vwin2_line_s + mode->vdisplay/2;
  1194. vs2_pix_s = vs2_pix_e = hs_pix_s + mode->htotal/2;
  1195. vs2_line_s = vs1_line_s + mode->vtotal/2 ;
  1196. vs2_line_e = vs2_line_s +
  1197. (mode->vsync_end - mode->vsync_start)/2;
  1198. }
  1199. div = 148500 / mode->clock;
  1200. if (div != 0) {
  1201. div--;
  1202. if (div > 3)
  1203. div = 3;
  1204. }
  1205. mutex_lock(&priv->audio_mutex);
  1206. /* mute the audio FIFO: */
  1207. reg_set(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_FIFO);
  1208. /* set HDMI HDCP mode off: */
  1209. reg_write(priv, REG_TBG_CNTRL_1, TBG_CNTRL_1_DWIN_DIS);
  1210. reg_clear(priv, REG_TX33, TX33_HDMI);
  1211. reg_write(priv, REG_ENC_CNTRL, ENC_CNTRL_CTL_CODE(0));
  1212. /* no pre-filter or interpolator: */
  1213. reg_write(priv, REG_HVF_CNTRL_0, HVF_CNTRL_0_PREFIL(0) |
  1214. HVF_CNTRL_0_INTPOL(0));
  1215. reg_set(priv, REG_FEAT_POWERDOWN, FEAT_POWERDOWN_PREFILT);
  1216. reg_write(priv, REG_VIP_CNTRL_5, VIP_CNTRL_5_SP_CNT(0));
  1217. reg_write(priv, REG_VIP_CNTRL_4, VIP_CNTRL_4_BLANKIT(0) |
  1218. VIP_CNTRL_4_BLC(0));
  1219. reg_clear(priv, REG_PLL_SERIAL_1, PLL_SERIAL_1_SRL_MAN_IZ);
  1220. reg_clear(priv, REG_PLL_SERIAL_3, PLL_SERIAL_3_SRL_CCIR |
  1221. PLL_SERIAL_3_SRL_DE);
  1222. reg_write(priv, REG_SERIALIZER, 0);
  1223. reg_write(priv, REG_HVF_CNTRL_1, HVF_CNTRL_1_VQR(0));
  1224. /* TODO enable pixel repeat for pixel rates less than 25Msamp/s */
  1225. rep = 0;
  1226. reg_write(priv, REG_RPT_CNTRL, 0);
  1227. reg_write(priv, REG_SEL_CLK, SEL_CLK_SEL_VRF_CLK(0) |
  1228. SEL_CLK_SEL_CLK1 | SEL_CLK_ENA_SC_CLK);
  1229. reg_write(priv, REG_PLL_SERIAL_2, PLL_SERIAL_2_SRL_NOSC(div) |
  1230. PLL_SERIAL_2_SRL_PR(rep));
  1231. /* set color matrix bypass flag: */
  1232. reg_write(priv, REG_MAT_CONTRL, MAT_CONTRL_MAT_BP |
  1233. MAT_CONTRL_MAT_SC(1));
  1234. reg_set(priv, REG_FEAT_POWERDOWN, FEAT_POWERDOWN_CSC);
  1235. /* set BIAS tmds value: */
  1236. reg_write(priv, REG_ANA_GENERAL, 0x09);
  1237. /*
  1238. * Sync on rising HSYNC/VSYNC
  1239. */
  1240. reg = VIP_CNTRL_3_SYNC_HS;
  1241. /*
  1242. * TDA19988 requires high-active sync at input stage,
  1243. * so invert low-active sync provided by master encoder here
  1244. */
  1245. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  1246. reg |= VIP_CNTRL_3_H_TGL;
  1247. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  1248. reg |= VIP_CNTRL_3_V_TGL;
  1249. reg_write(priv, REG_VIP_CNTRL_3, reg);
  1250. reg_write(priv, REG_VIDFORMAT, 0x00);
  1251. reg_write16(priv, REG_REFPIX_MSB, ref_pix);
  1252. reg_write16(priv, REG_REFLINE_MSB, ref_line);
  1253. reg_write16(priv, REG_NPIX_MSB, n_pix);
  1254. reg_write16(priv, REG_NLINE_MSB, n_line);
  1255. reg_write16(priv, REG_VS_LINE_STRT_1_MSB, vs1_line_s);
  1256. reg_write16(priv, REG_VS_PIX_STRT_1_MSB, vs1_pix_s);
  1257. reg_write16(priv, REG_VS_LINE_END_1_MSB, vs1_line_e);
  1258. reg_write16(priv, REG_VS_PIX_END_1_MSB, vs1_pix_e);
  1259. reg_write16(priv, REG_VS_LINE_STRT_2_MSB, vs2_line_s);
  1260. reg_write16(priv, REG_VS_PIX_STRT_2_MSB, vs2_pix_s);
  1261. reg_write16(priv, REG_VS_LINE_END_2_MSB, vs2_line_e);
  1262. reg_write16(priv, REG_VS_PIX_END_2_MSB, vs2_pix_e);
  1263. reg_write16(priv, REG_HS_PIX_START_MSB, hs_pix_s);
  1264. reg_write16(priv, REG_HS_PIX_STOP_MSB, hs_pix_e);
  1265. reg_write16(priv, REG_VWIN_START_1_MSB, vwin1_line_s);
  1266. reg_write16(priv, REG_VWIN_END_1_MSB, vwin1_line_e);
  1267. reg_write16(priv, REG_VWIN_START_2_MSB, vwin2_line_s);
  1268. reg_write16(priv, REG_VWIN_END_2_MSB, vwin2_line_e);
  1269. reg_write16(priv, REG_DE_START_MSB, de_pix_s);
  1270. reg_write16(priv, REG_DE_STOP_MSB, de_pix_e);
  1271. if (priv->rev == TDA19988) {
  1272. /* let incoming pixels fill the active space (if any) */
  1273. reg_write(priv, REG_ENABLE_SPACE, 0x00);
  1274. }
  1275. /*
  1276. * Always generate sync polarity relative to input sync and
  1277. * revert input stage toggled sync at output stage
  1278. */
  1279. reg = TBG_CNTRL_1_DWIN_DIS | TBG_CNTRL_1_TGL_EN;
  1280. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  1281. reg |= TBG_CNTRL_1_H_TGL;
  1282. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  1283. reg |= TBG_CNTRL_1_V_TGL;
  1284. reg_write(priv, REG_TBG_CNTRL_1, reg);
  1285. /* must be last register set: */
  1286. reg_write(priv, REG_TBG_CNTRL_0, 0);
  1287. priv->tmds_clock = adjusted_mode->clock;
  1288. /* CEA-861B section 6 says that:
  1289. * CEA version 1 (CEA-861) has no support for infoframes.
  1290. * CEA version 2 (CEA-861A) supports version 1 AVI infoframes,
  1291. * and optional basic audio.
  1292. * CEA version 3 (CEA-861B) supports version 1 and 2 AVI infoframes,
  1293. * and optional digital audio, with audio infoframes.
  1294. *
  1295. * Since we only support generation of version 2 AVI infoframes,
  1296. * ignore CEA version 2 and below (iow, behave as if we're a
  1297. * CEA-861 source.)
  1298. */
  1299. priv->supports_infoframes = priv->connector.display_info.cea_rev >= 3;
  1300. if (priv->supports_infoframes) {
  1301. /* We need to turn HDMI HDCP stuff on to get audio through */
  1302. reg &= ~TBG_CNTRL_1_DWIN_DIS;
  1303. reg_write(priv, REG_TBG_CNTRL_1, reg);
  1304. reg_write(priv, REG_ENC_CNTRL, ENC_CNTRL_CTL_CODE(1));
  1305. reg_set(priv, REG_TX33, TX33_HDMI);
  1306. tda998x_write_avi(priv, adjusted_mode);
  1307. if (priv->audio_params.format != AFMT_UNUSED &&
  1308. priv->sink_has_audio)
  1309. tda998x_configure_audio(priv, &priv->audio_params);
  1310. }
  1311. mutex_unlock(&priv->audio_mutex);
  1312. }
  1313. static void tda998x_destroy(struct tda998x_priv *priv)
  1314. {
  1315. /* disable all IRQs and free the IRQ handler */
  1316. cec_write(priv, REG_CEC_RXSHPDINTENA, 0);
  1317. reg_clear(priv, REG_INT_FLAGS_2, INT_FLAGS_2_EDID_BLK_RD);
  1318. if (priv->audio_pdev)
  1319. platform_device_unregister(priv->audio_pdev);
  1320. if (priv->hdmi->irq)
  1321. free_irq(priv->hdmi->irq, priv);
  1322. del_timer_sync(&priv->edid_delay_timer);
  1323. cancel_work_sync(&priv->detect_work);
  1324. i2c_unregister_device(priv->cec);
  1325. if (priv->cec_notify)
  1326. cec_notifier_put(priv->cec_notify);
  1327. }
  1328. /* I2C driver functions */
  1329. static int tda998x_get_audio_ports(struct tda998x_priv *priv,
  1330. struct device_node *np)
  1331. {
  1332. const u32 *port_data;
  1333. u32 size;
  1334. int i;
  1335. port_data = of_get_property(np, "audio-ports", &size);
  1336. if (!port_data)
  1337. return 0;
  1338. size /= sizeof(u32);
  1339. if (size > 2 * ARRAY_SIZE(priv->audio_port) || size % 2 != 0) {
  1340. dev_err(&priv->hdmi->dev,
  1341. "Bad number of elements in audio-ports dt-property\n");
  1342. return -EINVAL;
  1343. }
  1344. size /= 2;
  1345. for (i = 0; i < size; i++) {
  1346. u8 afmt = be32_to_cpup(&port_data[2*i]);
  1347. u8 ena_ap = be32_to_cpup(&port_data[2*i+1]);
  1348. if (afmt != AFMT_SPDIF && afmt != AFMT_I2S) {
  1349. dev_err(&priv->hdmi->dev,
  1350. "Bad audio format %u\n", afmt);
  1351. return -EINVAL;
  1352. }
  1353. priv->audio_port[i].format = afmt;
  1354. priv->audio_port[i].config = ena_ap;
  1355. }
  1356. if (priv->audio_port[0].format == priv->audio_port[1].format) {
  1357. dev_err(&priv->hdmi->dev,
  1358. "There can only be on I2S port and one SPDIF port\n");
  1359. return -EINVAL;
  1360. }
  1361. return 0;
  1362. }
  1363. static int tda998x_create(struct i2c_client *client, struct tda998x_priv *priv)
  1364. {
  1365. struct device_node *np = client->dev.of_node;
  1366. struct i2c_board_info cec_info;
  1367. u32 video;
  1368. int rev_lo, rev_hi, ret;
  1369. mutex_init(&priv->mutex); /* protect the page access */
  1370. mutex_init(&priv->audio_mutex); /* protect access from audio thread */
  1371. mutex_init(&priv->edid_mutex);
  1372. init_waitqueue_head(&priv->edid_delay_waitq);
  1373. timer_setup(&priv->edid_delay_timer, tda998x_edid_delay_done, 0);
  1374. INIT_WORK(&priv->detect_work, tda998x_detect_work);
  1375. priv->vip_cntrl_0 = VIP_CNTRL_0_SWAP_A(2) | VIP_CNTRL_0_SWAP_B(3);
  1376. priv->vip_cntrl_1 = VIP_CNTRL_1_SWAP_C(0) | VIP_CNTRL_1_SWAP_D(1);
  1377. priv->vip_cntrl_2 = VIP_CNTRL_2_SWAP_E(4) | VIP_CNTRL_2_SWAP_F(5);
  1378. /* CEC I2C address bound to TDA998x I2C addr by configuration pins */
  1379. priv->cec_addr = 0x34 + (client->addr & 0x03);
  1380. priv->current_page = 0xff;
  1381. priv->hdmi = client;
  1382. /* wake up the device: */
  1383. cec_write(priv, REG_CEC_ENAMODS,
  1384. CEC_ENAMODS_EN_RXSENS | CEC_ENAMODS_EN_HDMI);
  1385. tda998x_reset(priv);
  1386. /* read version: */
  1387. rev_lo = reg_read(priv, REG_VERSION_LSB);
  1388. if (rev_lo < 0) {
  1389. dev_err(&client->dev, "failed to read version: %d\n", rev_lo);
  1390. return rev_lo;
  1391. }
  1392. rev_hi = reg_read(priv, REG_VERSION_MSB);
  1393. if (rev_hi < 0) {
  1394. dev_err(&client->dev, "failed to read version: %d\n", rev_hi);
  1395. return rev_hi;
  1396. }
  1397. priv->rev = rev_lo | rev_hi << 8;
  1398. /* mask off feature bits: */
  1399. priv->rev &= ~0x30; /* not-hdcp and not-scalar bit */
  1400. switch (priv->rev) {
  1401. case TDA9989N2:
  1402. dev_info(&client->dev, "found TDA9989 n2");
  1403. break;
  1404. case TDA19989:
  1405. dev_info(&client->dev, "found TDA19989");
  1406. break;
  1407. case TDA19989N2:
  1408. dev_info(&client->dev, "found TDA19989 n2");
  1409. break;
  1410. case TDA19988:
  1411. dev_info(&client->dev, "found TDA19988");
  1412. break;
  1413. default:
  1414. dev_err(&client->dev, "found unsupported device: %04x\n",
  1415. priv->rev);
  1416. return -ENXIO;
  1417. }
  1418. /* after reset, enable DDC: */
  1419. reg_write(priv, REG_DDC_DISABLE, 0x00);
  1420. /* set clock on DDC channel: */
  1421. reg_write(priv, REG_TX3, 39);
  1422. /* if necessary, disable multi-master: */
  1423. if (priv->rev == TDA19989)
  1424. reg_set(priv, REG_I2C_MASTER, I2C_MASTER_DIS_MM);
  1425. cec_write(priv, REG_CEC_FRO_IM_CLK_CTRL,
  1426. CEC_FRO_IM_CLK_CTRL_GHOST_DIS | CEC_FRO_IM_CLK_CTRL_IMCLK_SEL);
  1427. /* ensure interrupts are disabled */
  1428. cec_write(priv, REG_CEC_RXSHPDINTENA, 0);
  1429. /* clear pending interrupts */
  1430. cec_read(priv, REG_CEC_RXSHPDINT);
  1431. reg_read(priv, REG_INT_FLAGS_0);
  1432. reg_read(priv, REG_INT_FLAGS_1);
  1433. reg_read(priv, REG_INT_FLAGS_2);
  1434. /* initialize the optional IRQ */
  1435. if (client->irq) {
  1436. unsigned long irq_flags;
  1437. /* init read EDID waitqueue and HDP work */
  1438. init_waitqueue_head(&priv->wq_edid);
  1439. irq_flags =
  1440. irqd_get_trigger_type(irq_get_irq_data(client->irq));
  1441. priv->cec_glue.irq_flags = irq_flags;
  1442. irq_flags |= IRQF_SHARED | IRQF_ONESHOT;
  1443. ret = request_threaded_irq(client->irq, NULL,
  1444. tda998x_irq_thread, irq_flags,
  1445. "tda998x", priv);
  1446. if (ret) {
  1447. dev_err(&client->dev,
  1448. "failed to request IRQ#%u: %d\n",
  1449. client->irq, ret);
  1450. goto err_irq;
  1451. }
  1452. /* enable HPD irq */
  1453. cec_write(priv, REG_CEC_RXSHPDINTENA, CEC_RXSHPDLEV_HPD);
  1454. }
  1455. priv->cec_notify = cec_notifier_get(&client->dev);
  1456. if (!priv->cec_notify) {
  1457. ret = -ENOMEM;
  1458. goto fail;
  1459. }
  1460. priv->cec_glue.parent = &client->dev;
  1461. priv->cec_glue.data = priv;
  1462. priv->cec_glue.init = tda998x_cec_hook_init;
  1463. priv->cec_glue.exit = tda998x_cec_hook_exit;
  1464. priv->cec_glue.open = tda998x_cec_hook_open;
  1465. priv->cec_glue.release = tda998x_cec_hook_release;
  1466. /*
  1467. * Some TDA998x are actually two I2C devices merged onto one piece
  1468. * of silicon: TDA9989 and TDA19989 combine the HDMI transmitter
  1469. * with a slightly modified TDA9950 CEC device. The CEC device
  1470. * is at the TDA9950 address, with the address pins strapped across
  1471. * to the TDA998x address pins. Hence, it always has the same
  1472. * offset.
  1473. */
  1474. memset(&cec_info, 0, sizeof(cec_info));
  1475. strlcpy(cec_info.type, "tda9950", sizeof(cec_info.type));
  1476. cec_info.addr = priv->cec_addr;
  1477. cec_info.platform_data = &priv->cec_glue;
  1478. cec_info.irq = client->irq;
  1479. priv->cec = i2c_new_device(client->adapter, &cec_info);
  1480. if (!priv->cec) {
  1481. ret = -ENODEV;
  1482. goto fail;
  1483. }
  1484. /* enable EDID read irq: */
  1485. reg_set(priv, REG_INT_FLAGS_2, INT_FLAGS_2_EDID_BLK_RD);
  1486. if (!np)
  1487. return 0; /* non-DT */
  1488. /* get the device tree parameters */
  1489. ret = of_property_read_u32(np, "video-ports", &video);
  1490. if (ret == 0) {
  1491. priv->vip_cntrl_0 = video >> 16;
  1492. priv->vip_cntrl_1 = video >> 8;
  1493. priv->vip_cntrl_2 = video;
  1494. }
  1495. ret = tda998x_get_audio_ports(priv, np);
  1496. if (ret)
  1497. goto fail;
  1498. if (priv->audio_port[0].format != AFMT_UNUSED)
  1499. tda998x_audio_codec_init(priv, &client->dev);
  1500. return 0;
  1501. fail:
  1502. /* if encoder_init fails, the encoder slave is never registered,
  1503. * so cleanup here:
  1504. */
  1505. i2c_unregister_device(priv->cec);
  1506. if (priv->cec_notify)
  1507. cec_notifier_put(priv->cec_notify);
  1508. if (client->irq)
  1509. free_irq(client->irq, priv);
  1510. err_irq:
  1511. return ret;
  1512. }
  1513. static void tda998x_encoder_prepare(struct drm_encoder *encoder)
  1514. {
  1515. tda998x_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1516. }
  1517. static void tda998x_encoder_commit(struct drm_encoder *encoder)
  1518. {
  1519. tda998x_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  1520. }
  1521. static const struct drm_encoder_helper_funcs tda998x_encoder_helper_funcs = {
  1522. .dpms = tda998x_encoder_dpms,
  1523. .prepare = tda998x_encoder_prepare,
  1524. .commit = tda998x_encoder_commit,
  1525. .mode_set = tda998x_encoder_mode_set,
  1526. };
  1527. static void tda998x_encoder_destroy(struct drm_encoder *encoder)
  1528. {
  1529. struct tda998x_priv *priv = enc_to_tda998x_priv(encoder);
  1530. tda998x_destroy(priv);
  1531. drm_encoder_cleanup(encoder);
  1532. }
  1533. static const struct drm_encoder_funcs tda998x_encoder_funcs = {
  1534. .destroy = tda998x_encoder_destroy,
  1535. };
  1536. static void tda998x_set_config(struct tda998x_priv *priv,
  1537. const struct tda998x_encoder_params *p)
  1538. {
  1539. priv->vip_cntrl_0 = VIP_CNTRL_0_SWAP_A(p->swap_a) |
  1540. (p->mirr_a ? VIP_CNTRL_0_MIRR_A : 0) |
  1541. VIP_CNTRL_0_SWAP_B(p->swap_b) |
  1542. (p->mirr_b ? VIP_CNTRL_0_MIRR_B : 0);
  1543. priv->vip_cntrl_1 = VIP_CNTRL_1_SWAP_C(p->swap_c) |
  1544. (p->mirr_c ? VIP_CNTRL_1_MIRR_C : 0) |
  1545. VIP_CNTRL_1_SWAP_D(p->swap_d) |
  1546. (p->mirr_d ? VIP_CNTRL_1_MIRR_D : 0);
  1547. priv->vip_cntrl_2 = VIP_CNTRL_2_SWAP_E(p->swap_e) |
  1548. (p->mirr_e ? VIP_CNTRL_2_MIRR_E : 0) |
  1549. VIP_CNTRL_2_SWAP_F(p->swap_f) |
  1550. (p->mirr_f ? VIP_CNTRL_2_MIRR_F : 0);
  1551. priv->audio_params = p->audio_params;
  1552. }
  1553. static int tda998x_bind(struct device *dev, struct device *master, void *data)
  1554. {
  1555. struct tda998x_encoder_params *params = dev->platform_data;
  1556. struct i2c_client *client = to_i2c_client(dev);
  1557. struct drm_device *drm = data;
  1558. struct tda998x_priv *priv;
  1559. u32 crtcs = 0;
  1560. int ret;
  1561. priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
  1562. if (!priv)
  1563. return -ENOMEM;
  1564. dev_set_drvdata(dev, priv);
  1565. if (dev->of_node)
  1566. crtcs = drm_of_find_possible_crtcs(drm, dev->of_node);
  1567. /* If no CRTCs were found, fall back to our old behaviour */
  1568. if (crtcs == 0) {
  1569. dev_warn(dev, "Falling back to first CRTC\n");
  1570. crtcs = 1 << 0;
  1571. }
  1572. priv->encoder.possible_crtcs = crtcs;
  1573. ret = tda998x_create(client, priv);
  1574. if (ret)
  1575. return ret;
  1576. if (!dev->of_node && params)
  1577. tda998x_set_config(priv, params);
  1578. drm_encoder_helper_add(&priv->encoder, &tda998x_encoder_helper_funcs);
  1579. ret = drm_encoder_init(drm, &priv->encoder, &tda998x_encoder_funcs,
  1580. DRM_MODE_ENCODER_TMDS, NULL);
  1581. if (ret)
  1582. goto err_encoder;
  1583. ret = tda998x_connector_init(priv, drm);
  1584. if (ret)
  1585. goto err_connector;
  1586. return 0;
  1587. err_connector:
  1588. drm_encoder_cleanup(&priv->encoder);
  1589. err_encoder:
  1590. tda998x_destroy(priv);
  1591. return ret;
  1592. }
  1593. static void tda998x_unbind(struct device *dev, struct device *master,
  1594. void *data)
  1595. {
  1596. struct tda998x_priv *priv = dev_get_drvdata(dev);
  1597. drm_connector_cleanup(&priv->connector);
  1598. drm_encoder_cleanup(&priv->encoder);
  1599. tda998x_destroy(priv);
  1600. }
  1601. static const struct component_ops tda998x_ops = {
  1602. .bind = tda998x_bind,
  1603. .unbind = tda998x_unbind,
  1604. };
  1605. static int
  1606. tda998x_probe(struct i2c_client *client, const struct i2c_device_id *id)
  1607. {
  1608. if (!i2c_check_functionality(client->adapter, I2C_FUNC_I2C)) {
  1609. dev_warn(&client->dev, "adapter does not support I2C\n");
  1610. return -EIO;
  1611. }
  1612. return component_add(&client->dev, &tda998x_ops);
  1613. }
  1614. static int tda998x_remove(struct i2c_client *client)
  1615. {
  1616. component_del(&client->dev, &tda998x_ops);
  1617. return 0;
  1618. }
  1619. #ifdef CONFIG_OF
  1620. static const struct of_device_id tda998x_dt_ids[] = {
  1621. { .compatible = "nxp,tda998x", },
  1622. { }
  1623. };
  1624. MODULE_DEVICE_TABLE(of, tda998x_dt_ids);
  1625. #endif
  1626. static const struct i2c_device_id tda998x_ids[] = {
  1627. { "tda998x", 0 },
  1628. { }
  1629. };
  1630. MODULE_DEVICE_TABLE(i2c, tda998x_ids);
  1631. static struct i2c_driver tda998x_driver = {
  1632. .probe = tda998x_probe,
  1633. .remove = tda998x_remove,
  1634. .driver = {
  1635. .name = "tda998x",
  1636. .of_match_table = of_match_ptr(tda998x_dt_ids),
  1637. },
  1638. .id_table = tda998x_ids,
  1639. };
  1640. module_i2c_driver(tda998x_driver);
  1641. MODULE_AUTHOR("Rob Clark <robdclark@gmail.com");
  1642. MODULE_DESCRIPTION("NXP Semiconductors TDA998X HDMI Encoder");
  1643. MODULE_LICENSE("GPL");