exynos_drm_fimd.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206
  1. /* exynos_drm_fimd.c
  2. *
  3. * Copyright (C) 2011 Samsung Electronics Co.Ltd
  4. * Authors:
  5. * Joonyoung Shim <jy0922.shim@samsung.com>
  6. * Inki Dae <inki.dae@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. */
  14. #include <drm/drmP.h>
  15. #include <linux/kernel.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/clk.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/component.h>
  22. #include <linux/mfd/syscon.h>
  23. #include <linux/regmap.h>
  24. #include <video/of_display_timing.h>
  25. #include <video/of_videomode.h>
  26. #include <video/samsung_fimd.h>
  27. #include <drm/exynos_drm.h>
  28. #include "exynos_drm_drv.h"
  29. #include "exynos_drm_fb.h"
  30. #include "exynos_drm_crtc.h"
  31. #include "exynos_drm_plane.h"
  32. #include "exynos_drm_iommu.h"
  33. /*
  34. * FIMD stands for Fully Interactive Mobile Display and
  35. * as a display controller, it transfers contents drawn on memory
  36. * to a LCD Panel through Display Interfaces such as RGB or
  37. * CPU Interface.
  38. */
  39. #define MIN_FB_WIDTH_FOR_16WORD_BURST 128
  40. /* position control register for hardware window 0, 2 ~ 4.*/
  41. #define VIDOSD_A(win) (VIDOSD_BASE + 0x00 + (win) * 16)
  42. #define VIDOSD_B(win) (VIDOSD_BASE + 0x04 + (win) * 16)
  43. /*
  44. * size control register for hardware windows 0 and alpha control register
  45. * for hardware windows 1 ~ 4
  46. */
  47. #define VIDOSD_C(win) (VIDOSD_BASE + 0x08 + (win) * 16)
  48. /* size control register for hardware windows 1 ~ 2. */
  49. #define VIDOSD_D(win) (VIDOSD_BASE + 0x0C + (win) * 16)
  50. #define VIDWnALPHA0(win) (VIDW_ALPHA + 0x00 + (win) * 8)
  51. #define VIDWnALPHA1(win) (VIDW_ALPHA + 0x04 + (win) * 8)
  52. #define VIDWx_BUF_START(win, buf) (VIDW_BUF_START(buf) + (win) * 8)
  53. #define VIDWx_BUF_START_S(win, buf) (VIDW_BUF_START_S(buf) + (win) * 8)
  54. #define VIDWx_BUF_END(win, buf) (VIDW_BUF_END(buf) + (win) * 8)
  55. #define VIDWx_BUF_SIZE(win, buf) (VIDW_BUF_SIZE(buf) + (win) * 4)
  56. /* color key control register for hardware window 1 ~ 4. */
  57. #define WKEYCON0_BASE(x) ((WKEYCON0 + 0x140) + ((x - 1) * 8))
  58. /* color key value register for hardware window 1 ~ 4. */
  59. #define WKEYCON1_BASE(x) ((WKEYCON1 + 0x140) + ((x - 1) * 8))
  60. /* I80 trigger control register */
  61. #define TRIGCON 0x1A4
  62. #define TRGMODE_ENABLE (1 << 0)
  63. #define SWTRGCMD_ENABLE (1 << 1)
  64. /* Exynos3250, 3472, 5260 5410, 5420 and 5422 only supported. */
  65. #define HWTRGEN_ENABLE (1 << 3)
  66. #define HWTRGMASK_ENABLE (1 << 4)
  67. /* Exynos3250, 3472, 5260, 5420 and 5422 only supported. */
  68. #define HWTRIGEN_PER_ENABLE (1 << 31)
  69. /* display mode change control register except exynos4 */
  70. #define VIDOUT_CON 0x000
  71. #define VIDOUT_CON_F_I80_LDI0 (0x2 << 8)
  72. /* I80 interface control for main LDI register */
  73. #define I80IFCONFAx(x) (0x1B0 + (x) * 4)
  74. #define I80IFCONFBx(x) (0x1B8 + (x) * 4)
  75. #define LCD_CS_SETUP(x) ((x) << 16)
  76. #define LCD_WR_SETUP(x) ((x) << 12)
  77. #define LCD_WR_ACTIVE(x) ((x) << 8)
  78. #define LCD_WR_HOLD(x) ((x) << 4)
  79. #define I80IFEN_ENABLE (1 << 0)
  80. /* FIMD has totally five hardware windows. */
  81. #define WINDOWS_NR 5
  82. /* HW trigger flag on i80 panel. */
  83. #define I80_HW_TRG (1 << 1)
  84. struct fimd_driver_data {
  85. unsigned int timing_base;
  86. unsigned int lcdblk_offset;
  87. unsigned int lcdblk_vt_shift;
  88. unsigned int lcdblk_bypass_shift;
  89. unsigned int lcdblk_mic_bypass_shift;
  90. unsigned int trg_type;
  91. unsigned int has_shadowcon:1;
  92. unsigned int has_clksel:1;
  93. unsigned int has_limited_fmt:1;
  94. unsigned int has_vidoutcon:1;
  95. unsigned int has_vtsel:1;
  96. unsigned int has_mic_bypass:1;
  97. unsigned int has_dp_clk:1;
  98. unsigned int has_hw_trigger:1;
  99. unsigned int has_trigger_per_te:1;
  100. };
  101. static struct fimd_driver_data s3c64xx_fimd_driver_data = {
  102. .timing_base = 0x0,
  103. .has_clksel = 1,
  104. .has_limited_fmt = 1,
  105. };
  106. static struct fimd_driver_data s5pv210_fimd_driver_data = {
  107. .timing_base = 0x0,
  108. .has_shadowcon = 1,
  109. .has_clksel = 1,
  110. };
  111. static struct fimd_driver_data exynos3_fimd_driver_data = {
  112. .timing_base = 0x20000,
  113. .lcdblk_offset = 0x210,
  114. .lcdblk_bypass_shift = 1,
  115. .has_shadowcon = 1,
  116. .has_vidoutcon = 1,
  117. };
  118. static struct fimd_driver_data exynos4_fimd_driver_data = {
  119. .timing_base = 0x0,
  120. .lcdblk_offset = 0x210,
  121. .lcdblk_vt_shift = 10,
  122. .lcdblk_bypass_shift = 1,
  123. .has_shadowcon = 1,
  124. .has_vtsel = 1,
  125. };
  126. static struct fimd_driver_data exynos5_fimd_driver_data = {
  127. .timing_base = 0x20000,
  128. .lcdblk_offset = 0x214,
  129. .lcdblk_vt_shift = 24,
  130. .lcdblk_bypass_shift = 15,
  131. .has_shadowcon = 1,
  132. .has_vidoutcon = 1,
  133. .has_vtsel = 1,
  134. .has_dp_clk = 1,
  135. };
  136. static struct fimd_driver_data exynos5420_fimd_driver_data = {
  137. .timing_base = 0x20000,
  138. .lcdblk_offset = 0x214,
  139. .lcdblk_vt_shift = 24,
  140. .lcdblk_bypass_shift = 15,
  141. .lcdblk_mic_bypass_shift = 11,
  142. .has_shadowcon = 1,
  143. .has_vidoutcon = 1,
  144. .has_vtsel = 1,
  145. .has_mic_bypass = 1,
  146. .has_dp_clk = 1,
  147. };
  148. struct fimd_context {
  149. struct device *dev;
  150. struct drm_device *drm_dev;
  151. struct exynos_drm_crtc *crtc;
  152. struct exynos_drm_plane planes[WINDOWS_NR];
  153. struct exynos_drm_plane_config configs[WINDOWS_NR];
  154. struct clk *bus_clk;
  155. struct clk *lcd_clk;
  156. void __iomem *regs;
  157. struct regmap *sysreg;
  158. unsigned long irq_flags;
  159. u32 vidcon0;
  160. u32 vidcon1;
  161. u32 vidout_con;
  162. u32 i80ifcon;
  163. bool i80_if;
  164. bool suspended;
  165. wait_queue_head_t wait_vsync_queue;
  166. atomic_t wait_vsync_event;
  167. atomic_t win_updated;
  168. atomic_t triggering;
  169. u32 clkdiv;
  170. const struct fimd_driver_data *driver_data;
  171. struct drm_encoder *encoder;
  172. struct exynos_drm_clk dp_clk;
  173. };
  174. static const struct of_device_id fimd_driver_dt_match[] = {
  175. { .compatible = "samsung,s3c6400-fimd",
  176. .data = &s3c64xx_fimd_driver_data },
  177. { .compatible = "samsung,s5pv210-fimd",
  178. .data = &s5pv210_fimd_driver_data },
  179. { .compatible = "samsung,exynos3250-fimd",
  180. .data = &exynos3_fimd_driver_data },
  181. { .compatible = "samsung,exynos4210-fimd",
  182. .data = &exynos4_fimd_driver_data },
  183. { .compatible = "samsung,exynos5250-fimd",
  184. .data = &exynos5_fimd_driver_data },
  185. { .compatible = "samsung,exynos5420-fimd",
  186. .data = &exynos5420_fimd_driver_data },
  187. {},
  188. };
  189. MODULE_DEVICE_TABLE(of, fimd_driver_dt_match);
  190. static const enum drm_plane_type fimd_win_types[WINDOWS_NR] = {
  191. DRM_PLANE_TYPE_PRIMARY,
  192. DRM_PLANE_TYPE_OVERLAY,
  193. DRM_PLANE_TYPE_OVERLAY,
  194. DRM_PLANE_TYPE_OVERLAY,
  195. DRM_PLANE_TYPE_CURSOR,
  196. };
  197. static const uint32_t fimd_formats[] = {
  198. DRM_FORMAT_C8,
  199. DRM_FORMAT_XRGB1555,
  200. DRM_FORMAT_RGB565,
  201. DRM_FORMAT_XRGB8888,
  202. DRM_FORMAT_ARGB8888,
  203. };
  204. static int fimd_enable_vblank(struct exynos_drm_crtc *crtc)
  205. {
  206. struct fimd_context *ctx = crtc->ctx;
  207. u32 val;
  208. if (ctx->suspended)
  209. return -EPERM;
  210. if (!test_and_set_bit(0, &ctx->irq_flags)) {
  211. val = readl(ctx->regs + VIDINTCON0);
  212. val |= VIDINTCON0_INT_ENABLE;
  213. if (ctx->i80_if) {
  214. val |= VIDINTCON0_INT_I80IFDONE;
  215. val |= VIDINTCON0_INT_SYSMAINCON;
  216. val &= ~VIDINTCON0_INT_SYSSUBCON;
  217. } else {
  218. val |= VIDINTCON0_INT_FRAME;
  219. val &= ~VIDINTCON0_FRAMESEL0_MASK;
  220. val |= VIDINTCON0_FRAMESEL0_FRONTPORCH;
  221. val &= ~VIDINTCON0_FRAMESEL1_MASK;
  222. val |= VIDINTCON0_FRAMESEL1_NONE;
  223. }
  224. writel(val, ctx->regs + VIDINTCON0);
  225. }
  226. return 0;
  227. }
  228. static void fimd_disable_vblank(struct exynos_drm_crtc *crtc)
  229. {
  230. struct fimd_context *ctx = crtc->ctx;
  231. u32 val;
  232. if (ctx->suspended)
  233. return;
  234. if (test_and_clear_bit(0, &ctx->irq_flags)) {
  235. val = readl(ctx->regs + VIDINTCON0);
  236. val &= ~VIDINTCON0_INT_ENABLE;
  237. if (ctx->i80_if) {
  238. val &= ~VIDINTCON0_INT_I80IFDONE;
  239. val &= ~VIDINTCON0_INT_SYSMAINCON;
  240. val &= ~VIDINTCON0_INT_SYSSUBCON;
  241. } else
  242. val &= ~VIDINTCON0_INT_FRAME;
  243. writel(val, ctx->regs + VIDINTCON0);
  244. }
  245. }
  246. static void fimd_wait_for_vblank(struct exynos_drm_crtc *crtc)
  247. {
  248. struct fimd_context *ctx = crtc->ctx;
  249. if (ctx->suspended)
  250. return;
  251. atomic_set(&ctx->wait_vsync_event, 1);
  252. /*
  253. * wait for FIMD to signal VSYNC interrupt or return after
  254. * timeout which is set to 50ms (refresh rate of 20).
  255. */
  256. if (!wait_event_timeout(ctx->wait_vsync_queue,
  257. !atomic_read(&ctx->wait_vsync_event),
  258. HZ/20))
  259. DRM_DEBUG_KMS("vblank wait timed out.\n");
  260. }
  261. static void fimd_enable_video_output(struct fimd_context *ctx, unsigned int win,
  262. bool enable)
  263. {
  264. u32 val = readl(ctx->regs + WINCON(win));
  265. if (enable)
  266. val |= WINCONx_ENWIN;
  267. else
  268. val &= ~WINCONx_ENWIN;
  269. writel(val, ctx->regs + WINCON(win));
  270. }
  271. static void fimd_enable_shadow_channel_path(struct fimd_context *ctx,
  272. unsigned int win,
  273. bool enable)
  274. {
  275. u32 val = readl(ctx->regs + SHADOWCON);
  276. if (enable)
  277. val |= SHADOWCON_CHx_ENABLE(win);
  278. else
  279. val &= ~SHADOWCON_CHx_ENABLE(win);
  280. writel(val, ctx->regs + SHADOWCON);
  281. }
  282. static void fimd_clear_channels(struct exynos_drm_crtc *crtc)
  283. {
  284. struct fimd_context *ctx = crtc->ctx;
  285. unsigned int win, ch_enabled = 0;
  286. DRM_DEBUG_KMS("%s\n", __FILE__);
  287. /* Hardware is in unknown state, so ensure it gets enabled properly */
  288. pm_runtime_get_sync(ctx->dev);
  289. clk_prepare_enable(ctx->bus_clk);
  290. clk_prepare_enable(ctx->lcd_clk);
  291. /* Check if any channel is enabled. */
  292. for (win = 0; win < WINDOWS_NR; win++) {
  293. u32 val = readl(ctx->regs + WINCON(win));
  294. if (val & WINCONx_ENWIN) {
  295. fimd_enable_video_output(ctx, win, false);
  296. if (ctx->driver_data->has_shadowcon)
  297. fimd_enable_shadow_channel_path(ctx, win,
  298. false);
  299. ch_enabled = 1;
  300. }
  301. }
  302. /* Wait for vsync, as disable channel takes effect at next vsync */
  303. if (ch_enabled) {
  304. ctx->suspended = false;
  305. fimd_enable_vblank(ctx->crtc);
  306. fimd_wait_for_vblank(ctx->crtc);
  307. fimd_disable_vblank(ctx->crtc);
  308. ctx->suspended = true;
  309. }
  310. clk_disable_unprepare(ctx->lcd_clk);
  311. clk_disable_unprepare(ctx->bus_clk);
  312. pm_runtime_put(ctx->dev);
  313. }
  314. static int fimd_atomic_check(struct exynos_drm_crtc *crtc,
  315. struct drm_crtc_state *state)
  316. {
  317. struct drm_display_mode *mode = &state->adjusted_mode;
  318. struct fimd_context *ctx = crtc->ctx;
  319. unsigned long ideal_clk, lcd_rate;
  320. u32 clkdiv;
  321. if (mode->clock == 0) {
  322. DRM_INFO("Mode has zero clock value.\n");
  323. return -EINVAL;
  324. }
  325. ideal_clk = mode->clock * 1000;
  326. if (ctx->i80_if) {
  327. /*
  328. * The frame done interrupt should be occurred prior to the
  329. * next TE signal.
  330. */
  331. ideal_clk *= 2;
  332. }
  333. lcd_rate = clk_get_rate(ctx->lcd_clk);
  334. if (2 * lcd_rate < ideal_clk) {
  335. DRM_INFO("sclk_fimd clock too low(%lu) for requested pixel clock(%lu)\n",
  336. lcd_rate, ideal_clk);
  337. return -EINVAL;
  338. }
  339. /* Find the clock divider value that gets us closest to ideal_clk */
  340. clkdiv = DIV_ROUND_CLOSEST(lcd_rate, ideal_clk);
  341. if (clkdiv >= 0x200) {
  342. DRM_INFO("requested pixel clock(%lu) too low\n", ideal_clk);
  343. return -EINVAL;
  344. }
  345. ctx->clkdiv = (clkdiv < 0x100) ? clkdiv : 0xff;
  346. return 0;
  347. }
  348. static void fimd_setup_trigger(struct fimd_context *ctx)
  349. {
  350. void __iomem *timing_base = ctx->regs + ctx->driver_data->timing_base;
  351. u32 trg_type = ctx->driver_data->trg_type;
  352. u32 val = readl(timing_base + TRIGCON);
  353. val &= ~(TRGMODE_ENABLE);
  354. if (trg_type == I80_HW_TRG) {
  355. if (ctx->driver_data->has_hw_trigger)
  356. val |= HWTRGEN_ENABLE | HWTRGMASK_ENABLE;
  357. if (ctx->driver_data->has_trigger_per_te)
  358. val |= HWTRIGEN_PER_ENABLE;
  359. } else {
  360. val |= TRGMODE_ENABLE;
  361. }
  362. writel(val, timing_base + TRIGCON);
  363. }
  364. static void fimd_commit(struct exynos_drm_crtc *crtc)
  365. {
  366. struct fimd_context *ctx = crtc->ctx;
  367. struct drm_display_mode *mode = &crtc->base.state->adjusted_mode;
  368. const struct fimd_driver_data *driver_data = ctx->driver_data;
  369. void *timing_base = ctx->regs + driver_data->timing_base;
  370. u32 val;
  371. if (ctx->suspended)
  372. return;
  373. /* nothing to do if we haven't set the mode yet */
  374. if (mode->htotal == 0 || mode->vtotal == 0)
  375. return;
  376. if (ctx->i80_if) {
  377. val = ctx->i80ifcon | I80IFEN_ENABLE;
  378. writel(val, timing_base + I80IFCONFAx(0));
  379. /* disable auto frame rate */
  380. writel(0, timing_base + I80IFCONFBx(0));
  381. /* set video type selection to I80 interface */
  382. if (driver_data->has_vtsel && ctx->sysreg &&
  383. regmap_update_bits(ctx->sysreg,
  384. driver_data->lcdblk_offset,
  385. 0x3 << driver_data->lcdblk_vt_shift,
  386. 0x1 << driver_data->lcdblk_vt_shift)) {
  387. DRM_ERROR("Failed to update sysreg for I80 i/f.\n");
  388. return;
  389. }
  390. } else {
  391. int vsync_len, vbpd, vfpd, hsync_len, hbpd, hfpd;
  392. u32 vidcon1;
  393. /* setup polarity values */
  394. vidcon1 = ctx->vidcon1;
  395. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  396. vidcon1 |= VIDCON1_INV_VSYNC;
  397. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  398. vidcon1 |= VIDCON1_INV_HSYNC;
  399. writel(vidcon1, ctx->regs + driver_data->timing_base + VIDCON1);
  400. /* setup vertical timing values. */
  401. vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
  402. vbpd = mode->crtc_vtotal - mode->crtc_vsync_end;
  403. vfpd = mode->crtc_vsync_start - mode->crtc_vdisplay;
  404. val = VIDTCON0_VBPD(vbpd - 1) |
  405. VIDTCON0_VFPD(vfpd - 1) |
  406. VIDTCON0_VSPW(vsync_len - 1);
  407. writel(val, ctx->regs + driver_data->timing_base + VIDTCON0);
  408. /* setup horizontal timing values. */
  409. hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
  410. hbpd = mode->crtc_htotal - mode->crtc_hsync_end;
  411. hfpd = mode->crtc_hsync_start - mode->crtc_hdisplay;
  412. val = VIDTCON1_HBPD(hbpd - 1) |
  413. VIDTCON1_HFPD(hfpd - 1) |
  414. VIDTCON1_HSPW(hsync_len - 1);
  415. writel(val, ctx->regs + driver_data->timing_base + VIDTCON1);
  416. }
  417. if (driver_data->has_vidoutcon)
  418. writel(ctx->vidout_con, timing_base + VIDOUT_CON);
  419. /* set bypass selection */
  420. if (ctx->sysreg && regmap_update_bits(ctx->sysreg,
  421. driver_data->lcdblk_offset,
  422. 0x1 << driver_data->lcdblk_bypass_shift,
  423. 0x1 << driver_data->lcdblk_bypass_shift)) {
  424. DRM_ERROR("Failed to update sysreg for bypass setting.\n");
  425. return;
  426. }
  427. /* TODO: When MIC is enabled for display path, the lcdblk_mic_bypass
  428. * bit should be cleared.
  429. */
  430. if (driver_data->has_mic_bypass && ctx->sysreg &&
  431. regmap_update_bits(ctx->sysreg,
  432. driver_data->lcdblk_offset,
  433. 0x1 << driver_data->lcdblk_mic_bypass_shift,
  434. 0x1 << driver_data->lcdblk_mic_bypass_shift)) {
  435. DRM_ERROR("Failed to update sysreg for bypass mic.\n");
  436. return;
  437. }
  438. /* setup horizontal and vertical display size. */
  439. val = VIDTCON2_LINEVAL(mode->vdisplay - 1) |
  440. VIDTCON2_HOZVAL(mode->hdisplay - 1) |
  441. VIDTCON2_LINEVAL_E(mode->vdisplay - 1) |
  442. VIDTCON2_HOZVAL_E(mode->hdisplay - 1);
  443. writel(val, ctx->regs + driver_data->timing_base + VIDTCON2);
  444. fimd_setup_trigger(ctx);
  445. /*
  446. * fields of register with prefix '_F' would be updated
  447. * at vsync(same as dma start)
  448. */
  449. val = ctx->vidcon0;
  450. val |= VIDCON0_ENVID | VIDCON0_ENVID_F;
  451. if (ctx->driver_data->has_clksel)
  452. val |= VIDCON0_CLKSEL_LCD;
  453. if (ctx->clkdiv > 1)
  454. val |= VIDCON0_CLKVAL_F(ctx->clkdiv - 1) | VIDCON0_CLKDIR;
  455. writel(val, ctx->regs + VIDCON0);
  456. }
  457. static void fimd_win_set_pixfmt(struct fimd_context *ctx, unsigned int win,
  458. uint32_t pixel_format, int width)
  459. {
  460. unsigned long val;
  461. val = WINCONx_ENWIN;
  462. /*
  463. * In case of s3c64xx, window 0 doesn't support alpha channel.
  464. * So the request format is ARGB8888 then change it to XRGB8888.
  465. */
  466. if (ctx->driver_data->has_limited_fmt && !win) {
  467. if (pixel_format == DRM_FORMAT_ARGB8888)
  468. pixel_format = DRM_FORMAT_XRGB8888;
  469. }
  470. switch (pixel_format) {
  471. case DRM_FORMAT_C8:
  472. val |= WINCON0_BPPMODE_8BPP_PALETTE;
  473. val |= WINCONx_BURSTLEN_8WORD;
  474. val |= WINCONx_BYTSWP;
  475. break;
  476. case DRM_FORMAT_XRGB1555:
  477. val |= WINCON0_BPPMODE_16BPP_1555;
  478. val |= WINCONx_HAWSWP;
  479. val |= WINCONx_BURSTLEN_16WORD;
  480. break;
  481. case DRM_FORMAT_RGB565:
  482. val |= WINCON0_BPPMODE_16BPP_565;
  483. val |= WINCONx_HAWSWP;
  484. val |= WINCONx_BURSTLEN_16WORD;
  485. break;
  486. case DRM_FORMAT_XRGB8888:
  487. val |= WINCON0_BPPMODE_24BPP_888;
  488. val |= WINCONx_WSWP;
  489. val |= WINCONx_BURSTLEN_16WORD;
  490. break;
  491. case DRM_FORMAT_ARGB8888:
  492. default:
  493. val |= WINCON1_BPPMODE_25BPP_A1888
  494. | WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
  495. val |= WINCONx_WSWP;
  496. val |= WINCONx_BURSTLEN_16WORD;
  497. break;
  498. }
  499. /*
  500. * Setting dma-burst to 16Word causes permanent tearing for very small
  501. * buffers, e.g. cursor buffer. Burst Mode switching which based on
  502. * plane size is not recommended as plane size varies alot towards the
  503. * end of the screen and rapid movement causes unstable DMA, but it is
  504. * still better to change dma-burst than displaying garbage.
  505. */
  506. if (width < MIN_FB_WIDTH_FOR_16WORD_BURST) {
  507. val &= ~WINCONx_BURSTLEN_MASK;
  508. val |= WINCONx_BURSTLEN_4WORD;
  509. }
  510. writel(val, ctx->regs + WINCON(win));
  511. /* hardware window 0 doesn't support alpha channel. */
  512. if (win != 0) {
  513. /* OSD alpha */
  514. val = VIDISD14C_ALPHA0_R(0xf) |
  515. VIDISD14C_ALPHA0_G(0xf) |
  516. VIDISD14C_ALPHA0_B(0xf) |
  517. VIDISD14C_ALPHA1_R(0xf) |
  518. VIDISD14C_ALPHA1_G(0xf) |
  519. VIDISD14C_ALPHA1_B(0xf);
  520. writel(val, ctx->regs + VIDOSD_C(win));
  521. val = VIDW_ALPHA_R(0xf) | VIDW_ALPHA_G(0xf) |
  522. VIDW_ALPHA_G(0xf);
  523. writel(val, ctx->regs + VIDWnALPHA0(win));
  524. writel(val, ctx->regs + VIDWnALPHA1(win));
  525. }
  526. }
  527. static void fimd_win_set_colkey(struct fimd_context *ctx, unsigned int win)
  528. {
  529. unsigned int keycon0 = 0, keycon1 = 0;
  530. keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
  531. WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);
  532. keycon1 = WxKEYCON1_COLVAL(0xffffffff);
  533. writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
  534. writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
  535. }
  536. /**
  537. * shadow_protect_win() - disable updating values from shadow registers at vsync
  538. *
  539. * @win: window to protect registers for
  540. * @protect: 1 to protect (disable updates)
  541. */
  542. static void fimd_shadow_protect_win(struct fimd_context *ctx,
  543. unsigned int win, bool protect)
  544. {
  545. u32 reg, bits, val;
  546. /*
  547. * SHADOWCON/PRTCON register is used for enabling timing.
  548. *
  549. * for example, once only width value of a register is set,
  550. * if the dma is started then fimd hardware could malfunction so
  551. * with protect window setting, the register fields with prefix '_F'
  552. * wouldn't be updated at vsync also but updated once unprotect window
  553. * is set.
  554. */
  555. if (ctx->driver_data->has_shadowcon) {
  556. reg = SHADOWCON;
  557. bits = SHADOWCON_WINx_PROTECT(win);
  558. } else {
  559. reg = PRTCON;
  560. bits = PRTCON_PROTECT;
  561. }
  562. val = readl(ctx->regs + reg);
  563. if (protect)
  564. val |= bits;
  565. else
  566. val &= ~bits;
  567. writel(val, ctx->regs + reg);
  568. }
  569. static void fimd_atomic_begin(struct exynos_drm_crtc *crtc)
  570. {
  571. struct fimd_context *ctx = crtc->ctx;
  572. int i;
  573. if (ctx->suspended)
  574. return;
  575. for (i = 0; i < WINDOWS_NR; i++)
  576. fimd_shadow_protect_win(ctx, i, true);
  577. }
  578. static void fimd_atomic_flush(struct exynos_drm_crtc *crtc)
  579. {
  580. struct fimd_context *ctx = crtc->ctx;
  581. int i;
  582. if (ctx->suspended)
  583. return;
  584. for (i = 0; i < WINDOWS_NR; i++)
  585. fimd_shadow_protect_win(ctx, i, false);
  586. exynos_crtc_handle_event(crtc);
  587. }
  588. static void fimd_update_plane(struct exynos_drm_crtc *crtc,
  589. struct exynos_drm_plane *plane)
  590. {
  591. struct exynos_drm_plane_state *state =
  592. to_exynos_plane_state(plane->base.state);
  593. struct fimd_context *ctx = crtc->ctx;
  594. struct drm_framebuffer *fb = state->base.fb;
  595. dma_addr_t dma_addr;
  596. unsigned long val, size, offset;
  597. unsigned int last_x, last_y, buf_offsize, line_size;
  598. unsigned int win = plane->index;
  599. unsigned int cpp = fb->format->cpp[0];
  600. unsigned int pitch = fb->pitches[0];
  601. if (ctx->suspended)
  602. return;
  603. offset = state->src.x * cpp;
  604. offset += state->src.y * pitch;
  605. /* buffer start address */
  606. dma_addr = exynos_drm_fb_dma_addr(fb, 0) + offset;
  607. val = (unsigned long)dma_addr;
  608. writel(val, ctx->regs + VIDWx_BUF_START(win, 0));
  609. /* buffer end address */
  610. size = pitch * state->crtc.h;
  611. val = (unsigned long)(dma_addr + size);
  612. writel(val, ctx->regs + VIDWx_BUF_END(win, 0));
  613. DRM_DEBUG_KMS("start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
  614. (unsigned long)dma_addr, val, size);
  615. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  616. state->crtc.w, state->crtc.h);
  617. /* buffer size */
  618. buf_offsize = pitch - (state->crtc.w * cpp);
  619. line_size = state->crtc.w * cpp;
  620. val = VIDW_BUF_SIZE_OFFSET(buf_offsize) |
  621. VIDW_BUF_SIZE_PAGEWIDTH(line_size) |
  622. VIDW_BUF_SIZE_OFFSET_E(buf_offsize) |
  623. VIDW_BUF_SIZE_PAGEWIDTH_E(line_size);
  624. writel(val, ctx->regs + VIDWx_BUF_SIZE(win, 0));
  625. /* OSD position */
  626. val = VIDOSDxA_TOPLEFT_X(state->crtc.x) |
  627. VIDOSDxA_TOPLEFT_Y(state->crtc.y) |
  628. VIDOSDxA_TOPLEFT_X_E(state->crtc.x) |
  629. VIDOSDxA_TOPLEFT_Y_E(state->crtc.y);
  630. writel(val, ctx->regs + VIDOSD_A(win));
  631. last_x = state->crtc.x + state->crtc.w;
  632. if (last_x)
  633. last_x--;
  634. last_y = state->crtc.y + state->crtc.h;
  635. if (last_y)
  636. last_y--;
  637. val = VIDOSDxB_BOTRIGHT_X(last_x) | VIDOSDxB_BOTRIGHT_Y(last_y) |
  638. VIDOSDxB_BOTRIGHT_X_E(last_x) | VIDOSDxB_BOTRIGHT_Y_E(last_y);
  639. writel(val, ctx->regs + VIDOSD_B(win));
  640. DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
  641. state->crtc.x, state->crtc.y, last_x, last_y);
  642. /* OSD size */
  643. if (win != 3 && win != 4) {
  644. u32 offset = VIDOSD_D(win);
  645. if (win == 0)
  646. offset = VIDOSD_C(win);
  647. val = state->crtc.w * state->crtc.h;
  648. writel(val, ctx->regs + offset);
  649. DRM_DEBUG_KMS("osd size = 0x%x\n", (unsigned int)val);
  650. }
  651. fimd_win_set_pixfmt(ctx, win, fb->format->format, state->src.w);
  652. /* hardware window 0 doesn't support color key. */
  653. if (win != 0)
  654. fimd_win_set_colkey(ctx, win);
  655. fimd_enable_video_output(ctx, win, true);
  656. if (ctx->driver_data->has_shadowcon)
  657. fimd_enable_shadow_channel_path(ctx, win, true);
  658. if (ctx->i80_if)
  659. atomic_set(&ctx->win_updated, 1);
  660. }
  661. static void fimd_disable_plane(struct exynos_drm_crtc *crtc,
  662. struct exynos_drm_plane *plane)
  663. {
  664. struct fimd_context *ctx = crtc->ctx;
  665. unsigned int win = plane->index;
  666. if (ctx->suspended)
  667. return;
  668. fimd_enable_video_output(ctx, win, false);
  669. if (ctx->driver_data->has_shadowcon)
  670. fimd_enable_shadow_channel_path(ctx, win, false);
  671. }
  672. static void fimd_enable(struct exynos_drm_crtc *crtc)
  673. {
  674. struct fimd_context *ctx = crtc->ctx;
  675. if (!ctx->suspended)
  676. return;
  677. ctx->suspended = false;
  678. pm_runtime_get_sync(ctx->dev);
  679. /* if vblank was enabled status, enable it again. */
  680. if (test_and_clear_bit(0, &ctx->irq_flags))
  681. fimd_enable_vblank(ctx->crtc);
  682. fimd_commit(ctx->crtc);
  683. }
  684. static void fimd_disable(struct exynos_drm_crtc *crtc)
  685. {
  686. struct fimd_context *ctx = crtc->ctx;
  687. int i;
  688. if (ctx->suspended)
  689. return;
  690. /*
  691. * We need to make sure that all windows are disabled before we
  692. * suspend that connector. Otherwise we might try to scan from
  693. * a destroyed buffer later.
  694. */
  695. for (i = 0; i < WINDOWS_NR; i++)
  696. fimd_disable_plane(crtc, &ctx->planes[i]);
  697. fimd_enable_vblank(crtc);
  698. fimd_wait_for_vblank(crtc);
  699. fimd_disable_vblank(crtc);
  700. writel(0, ctx->regs + VIDCON0);
  701. pm_runtime_put_sync(ctx->dev);
  702. ctx->suspended = true;
  703. }
  704. static void fimd_trigger(struct device *dev)
  705. {
  706. struct fimd_context *ctx = dev_get_drvdata(dev);
  707. const struct fimd_driver_data *driver_data = ctx->driver_data;
  708. void *timing_base = ctx->regs + driver_data->timing_base;
  709. u32 reg;
  710. /*
  711. * Skips triggering if in triggering state, because multiple triggering
  712. * requests can cause panel reset.
  713. */
  714. if (atomic_read(&ctx->triggering))
  715. return;
  716. /* Enters triggering mode */
  717. atomic_set(&ctx->triggering, 1);
  718. reg = readl(timing_base + TRIGCON);
  719. reg |= (TRGMODE_ENABLE | SWTRGCMD_ENABLE);
  720. writel(reg, timing_base + TRIGCON);
  721. /*
  722. * Exits triggering mode if vblank is not enabled yet, because when the
  723. * VIDINTCON0 register is not set, it can not exit from triggering mode.
  724. */
  725. if (!test_bit(0, &ctx->irq_flags))
  726. atomic_set(&ctx->triggering, 0);
  727. }
  728. static void fimd_te_handler(struct exynos_drm_crtc *crtc)
  729. {
  730. struct fimd_context *ctx = crtc->ctx;
  731. u32 trg_type = ctx->driver_data->trg_type;
  732. /* Checks the crtc is detached already from encoder */
  733. if (!ctx->drm_dev)
  734. return;
  735. if (trg_type == I80_HW_TRG)
  736. goto out;
  737. /*
  738. * If there is a page flip request, triggers and handles the page flip
  739. * event so that current fb can be updated into panel GRAM.
  740. */
  741. if (atomic_add_unless(&ctx->win_updated, -1, 0))
  742. fimd_trigger(ctx->dev);
  743. out:
  744. /* Wakes up vsync event queue */
  745. if (atomic_read(&ctx->wait_vsync_event)) {
  746. atomic_set(&ctx->wait_vsync_event, 0);
  747. wake_up(&ctx->wait_vsync_queue);
  748. }
  749. if (test_bit(0, &ctx->irq_flags))
  750. drm_crtc_handle_vblank(&ctx->crtc->base);
  751. }
  752. static void fimd_dp_clock_enable(struct exynos_drm_clk *clk, bool enable)
  753. {
  754. struct fimd_context *ctx = container_of(clk, struct fimd_context,
  755. dp_clk);
  756. u32 val = enable ? DP_MIE_CLK_DP_ENABLE : DP_MIE_CLK_DISABLE;
  757. writel(val, ctx->regs + DP_MIE_CLKCON);
  758. }
  759. static const struct exynos_drm_crtc_ops fimd_crtc_ops = {
  760. .enable = fimd_enable,
  761. .disable = fimd_disable,
  762. .enable_vblank = fimd_enable_vblank,
  763. .disable_vblank = fimd_disable_vblank,
  764. .atomic_begin = fimd_atomic_begin,
  765. .update_plane = fimd_update_plane,
  766. .disable_plane = fimd_disable_plane,
  767. .atomic_flush = fimd_atomic_flush,
  768. .atomic_check = fimd_atomic_check,
  769. .te_handler = fimd_te_handler,
  770. };
  771. static irqreturn_t fimd_irq_handler(int irq, void *dev_id)
  772. {
  773. struct fimd_context *ctx = (struct fimd_context *)dev_id;
  774. u32 val, clear_bit;
  775. val = readl(ctx->regs + VIDINTCON1);
  776. clear_bit = ctx->i80_if ? VIDINTCON1_INT_I80 : VIDINTCON1_INT_FRAME;
  777. if (val & clear_bit)
  778. writel(clear_bit, ctx->regs + VIDINTCON1);
  779. /* check the crtc is detached already from encoder */
  780. if (!ctx->drm_dev)
  781. goto out;
  782. if (!ctx->i80_if)
  783. drm_crtc_handle_vblank(&ctx->crtc->base);
  784. if (ctx->i80_if) {
  785. /* Exits triggering mode */
  786. atomic_set(&ctx->triggering, 0);
  787. } else {
  788. /* set wait vsync event to zero and wake up queue. */
  789. if (atomic_read(&ctx->wait_vsync_event)) {
  790. atomic_set(&ctx->wait_vsync_event, 0);
  791. wake_up(&ctx->wait_vsync_queue);
  792. }
  793. }
  794. out:
  795. return IRQ_HANDLED;
  796. }
  797. static int fimd_bind(struct device *dev, struct device *master, void *data)
  798. {
  799. struct fimd_context *ctx = dev_get_drvdata(dev);
  800. struct drm_device *drm_dev = data;
  801. struct exynos_drm_plane *exynos_plane;
  802. unsigned int i;
  803. int ret;
  804. ctx->drm_dev = drm_dev;
  805. for (i = 0; i < WINDOWS_NR; i++) {
  806. ctx->configs[i].pixel_formats = fimd_formats;
  807. ctx->configs[i].num_pixel_formats = ARRAY_SIZE(fimd_formats);
  808. ctx->configs[i].zpos = i;
  809. ctx->configs[i].type = fimd_win_types[i];
  810. ret = exynos_plane_init(drm_dev, &ctx->planes[i], i,
  811. &ctx->configs[i]);
  812. if (ret)
  813. return ret;
  814. }
  815. exynos_plane = &ctx->planes[DEFAULT_WIN];
  816. ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
  817. EXYNOS_DISPLAY_TYPE_LCD, &fimd_crtc_ops, ctx);
  818. if (IS_ERR(ctx->crtc))
  819. return PTR_ERR(ctx->crtc);
  820. if (ctx->driver_data->has_dp_clk) {
  821. ctx->dp_clk.enable = fimd_dp_clock_enable;
  822. ctx->crtc->pipe_clk = &ctx->dp_clk;
  823. }
  824. if (ctx->encoder)
  825. exynos_dpi_bind(drm_dev, ctx->encoder);
  826. if (is_drm_iommu_supported(drm_dev))
  827. fimd_clear_channels(ctx->crtc);
  828. return drm_iommu_attach_device(drm_dev, dev);
  829. }
  830. static void fimd_unbind(struct device *dev, struct device *master,
  831. void *data)
  832. {
  833. struct fimd_context *ctx = dev_get_drvdata(dev);
  834. fimd_disable(ctx->crtc);
  835. drm_iommu_detach_device(ctx->drm_dev, ctx->dev);
  836. if (ctx->encoder)
  837. exynos_dpi_remove(ctx->encoder);
  838. }
  839. static const struct component_ops fimd_component_ops = {
  840. .bind = fimd_bind,
  841. .unbind = fimd_unbind,
  842. };
  843. static int fimd_probe(struct platform_device *pdev)
  844. {
  845. struct device *dev = &pdev->dev;
  846. struct fimd_context *ctx;
  847. struct device_node *i80_if_timings;
  848. struct resource *res;
  849. int ret;
  850. if (!dev->of_node)
  851. return -ENODEV;
  852. ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
  853. if (!ctx)
  854. return -ENOMEM;
  855. ctx->dev = dev;
  856. ctx->suspended = true;
  857. ctx->driver_data = of_device_get_match_data(dev);
  858. if (of_property_read_bool(dev->of_node, "samsung,invert-vden"))
  859. ctx->vidcon1 |= VIDCON1_INV_VDEN;
  860. if (of_property_read_bool(dev->of_node, "samsung,invert-vclk"))
  861. ctx->vidcon1 |= VIDCON1_INV_VCLK;
  862. i80_if_timings = of_get_child_by_name(dev->of_node, "i80-if-timings");
  863. if (i80_if_timings) {
  864. u32 val;
  865. ctx->i80_if = true;
  866. if (ctx->driver_data->has_vidoutcon)
  867. ctx->vidout_con |= VIDOUT_CON_F_I80_LDI0;
  868. else
  869. ctx->vidcon0 |= VIDCON0_VIDOUT_I80_LDI0;
  870. /*
  871. * The user manual describes that this "DSI_EN" bit is required
  872. * to enable I80 24-bit data interface.
  873. */
  874. ctx->vidcon0 |= VIDCON0_DSI_EN;
  875. if (of_property_read_u32(i80_if_timings, "cs-setup", &val))
  876. val = 0;
  877. ctx->i80ifcon = LCD_CS_SETUP(val);
  878. if (of_property_read_u32(i80_if_timings, "wr-setup", &val))
  879. val = 0;
  880. ctx->i80ifcon |= LCD_WR_SETUP(val);
  881. if (of_property_read_u32(i80_if_timings, "wr-active", &val))
  882. val = 1;
  883. ctx->i80ifcon |= LCD_WR_ACTIVE(val);
  884. if (of_property_read_u32(i80_if_timings, "wr-hold", &val))
  885. val = 0;
  886. ctx->i80ifcon |= LCD_WR_HOLD(val);
  887. }
  888. of_node_put(i80_if_timings);
  889. ctx->sysreg = syscon_regmap_lookup_by_phandle(dev->of_node,
  890. "samsung,sysreg");
  891. if (IS_ERR(ctx->sysreg)) {
  892. dev_warn(dev, "failed to get system register.\n");
  893. ctx->sysreg = NULL;
  894. }
  895. ctx->bus_clk = devm_clk_get(dev, "fimd");
  896. if (IS_ERR(ctx->bus_clk)) {
  897. dev_err(dev, "failed to get bus clock\n");
  898. return PTR_ERR(ctx->bus_clk);
  899. }
  900. ctx->lcd_clk = devm_clk_get(dev, "sclk_fimd");
  901. if (IS_ERR(ctx->lcd_clk)) {
  902. dev_err(dev, "failed to get lcd clock\n");
  903. return PTR_ERR(ctx->lcd_clk);
  904. }
  905. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  906. ctx->regs = devm_ioremap_resource(dev, res);
  907. if (IS_ERR(ctx->regs))
  908. return PTR_ERR(ctx->regs);
  909. res = platform_get_resource_byname(pdev, IORESOURCE_IRQ,
  910. ctx->i80_if ? "lcd_sys" : "vsync");
  911. if (!res) {
  912. dev_err(dev, "irq request failed.\n");
  913. return -ENXIO;
  914. }
  915. ret = devm_request_irq(dev, res->start, fimd_irq_handler,
  916. 0, "drm_fimd", ctx);
  917. if (ret) {
  918. dev_err(dev, "irq request failed.\n");
  919. return ret;
  920. }
  921. init_waitqueue_head(&ctx->wait_vsync_queue);
  922. atomic_set(&ctx->wait_vsync_event, 0);
  923. platform_set_drvdata(pdev, ctx);
  924. ctx->encoder = exynos_dpi_probe(dev);
  925. if (IS_ERR(ctx->encoder))
  926. return PTR_ERR(ctx->encoder);
  927. pm_runtime_enable(dev);
  928. ret = component_add(dev, &fimd_component_ops);
  929. if (ret)
  930. goto err_disable_pm_runtime;
  931. return ret;
  932. err_disable_pm_runtime:
  933. pm_runtime_disable(dev);
  934. return ret;
  935. }
  936. static int fimd_remove(struct platform_device *pdev)
  937. {
  938. pm_runtime_disable(&pdev->dev);
  939. component_del(&pdev->dev, &fimd_component_ops);
  940. return 0;
  941. }
  942. #ifdef CONFIG_PM
  943. static int exynos_fimd_suspend(struct device *dev)
  944. {
  945. struct fimd_context *ctx = dev_get_drvdata(dev);
  946. clk_disable_unprepare(ctx->lcd_clk);
  947. clk_disable_unprepare(ctx->bus_clk);
  948. return 0;
  949. }
  950. static int exynos_fimd_resume(struct device *dev)
  951. {
  952. struct fimd_context *ctx = dev_get_drvdata(dev);
  953. int ret;
  954. ret = clk_prepare_enable(ctx->bus_clk);
  955. if (ret < 0) {
  956. DRM_ERROR("Failed to prepare_enable the bus clk [%d]\n", ret);
  957. return ret;
  958. }
  959. ret = clk_prepare_enable(ctx->lcd_clk);
  960. if (ret < 0) {
  961. DRM_ERROR("Failed to prepare_enable the lcd clk [%d]\n", ret);
  962. return ret;
  963. }
  964. return 0;
  965. }
  966. #endif
  967. static const struct dev_pm_ops exynos_fimd_pm_ops = {
  968. SET_RUNTIME_PM_OPS(exynos_fimd_suspend, exynos_fimd_resume, NULL)
  969. };
  970. struct platform_driver fimd_driver = {
  971. .probe = fimd_probe,
  972. .remove = fimd_remove,
  973. .driver = {
  974. .name = "exynos4-fb",
  975. .owner = THIS_MODULE,
  976. .pm = &exynos_fimd_pm_ops,
  977. .of_match_table = fimd_driver_dt_match,
  978. },
  979. };