exynos5433_drm_decon.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816
  1. /* drivers/gpu/drm/exynos5433_drm_decon.c
  2. *
  3. * Copyright (C) 2015 Samsung Electronics Co.Ltd
  4. * Authors:
  5. * Joonyoung Shim <jy0922.shim@samsung.com>
  6. * Hyungwon Hwang <human.hwang@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundationr
  11. */
  12. #include <linux/platform_device.h>
  13. #include <linux/clk.h>
  14. #include <linux/component.h>
  15. #include <linux/iopoll.h>
  16. #include <linux/irq.h>
  17. #include <linux/mfd/syscon.h>
  18. #include <linux/of_device.h>
  19. #include <linux/of_gpio.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/regmap.h>
  22. #include "exynos_drm_drv.h"
  23. #include "exynos_drm_crtc.h"
  24. #include "exynos_drm_fb.h"
  25. #include "exynos_drm_plane.h"
  26. #include "exynos_drm_iommu.h"
  27. #include "regs-decon5433.h"
  28. #define DSD_CFG_MUX 0x1004
  29. #define DSD_CFG_MUX_TE_UNMASK_GLOBAL BIT(13)
  30. #define WINDOWS_NR 5
  31. #define PRIMARY_WIN 2
  32. #define CURSON_WIN 4
  33. #define MIN_FB_WIDTH_FOR_16WORD_BURST 128
  34. #define I80_HW_TRG (1 << 0)
  35. #define IFTYPE_HDMI (1 << 1)
  36. static const char * const decon_clks_name[] = {
  37. "pclk",
  38. "aclk_decon",
  39. "aclk_smmu_decon0x",
  40. "aclk_xiu_decon0x",
  41. "pclk_smmu_decon0x",
  42. "aclk_smmu_decon1x",
  43. "aclk_xiu_decon1x",
  44. "pclk_smmu_decon1x",
  45. "sclk_decon_vclk",
  46. "sclk_decon_eclk",
  47. };
  48. struct decon_context {
  49. struct device *dev;
  50. struct drm_device *drm_dev;
  51. struct exynos_drm_crtc *crtc;
  52. struct exynos_drm_plane planes[WINDOWS_NR];
  53. struct exynos_drm_plane_config configs[WINDOWS_NR];
  54. void __iomem *addr;
  55. struct regmap *sysreg;
  56. struct clk *clks[ARRAY_SIZE(decon_clks_name)];
  57. unsigned int irq;
  58. unsigned int irq_vsync;
  59. unsigned int irq_lcd_sys;
  60. unsigned int te_irq;
  61. unsigned long out_type;
  62. int first_win;
  63. spinlock_t vblank_lock;
  64. u32 frame_id;
  65. };
  66. static const uint32_t decon_formats[] = {
  67. DRM_FORMAT_XRGB1555,
  68. DRM_FORMAT_RGB565,
  69. DRM_FORMAT_XRGB8888,
  70. DRM_FORMAT_ARGB8888,
  71. };
  72. static const enum drm_plane_type decon_win_types[WINDOWS_NR] = {
  73. [PRIMARY_WIN] = DRM_PLANE_TYPE_PRIMARY,
  74. [CURSON_WIN] = DRM_PLANE_TYPE_CURSOR,
  75. };
  76. static inline void decon_set_bits(struct decon_context *ctx, u32 reg, u32 mask,
  77. u32 val)
  78. {
  79. val = (val & mask) | (readl(ctx->addr + reg) & ~mask);
  80. writel(val, ctx->addr + reg);
  81. }
  82. static int decon_enable_vblank(struct exynos_drm_crtc *crtc)
  83. {
  84. struct decon_context *ctx = crtc->ctx;
  85. u32 val;
  86. val = VIDINTCON0_INTEN;
  87. if (crtc->i80_mode)
  88. val |= VIDINTCON0_FRAMEDONE;
  89. else
  90. val |= VIDINTCON0_INTFRMEN | VIDINTCON0_FRAMESEL_FP;
  91. writel(val, ctx->addr + DECON_VIDINTCON0);
  92. enable_irq(ctx->irq);
  93. if (!(ctx->out_type & I80_HW_TRG))
  94. enable_irq(ctx->te_irq);
  95. return 0;
  96. }
  97. static void decon_disable_vblank(struct exynos_drm_crtc *crtc)
  98. {
  99. struct decon_context *ctx = crtc->ctx;
  100. if (!(ctx->out_type & I80_HW_TRG))
  101. disable_irq_nosync(ctx->te_irq);
  102. disable_irq_nosync(ctx->irq);
  103. writel(0, ctx->addr + DECON_VIDINTCON0);
  104. }
  105. /* return number of starts/ends of frame transmissions since reset */
  106. static u32 decon_get_frame_count(struct decon_context *ctx, bool end)
  107. {
  108. u32 frm, pfrm, status, cnt = 2;
  109. /* To get consistent result repeat read until frame id is stable.
  110. * Usually the loop will be executed once, in rare cases when the loop
  111. * is executed at frame change time 2nd pass will be needed.
  112. */
  113. frm = readl(ctx->addr + DECON_CRFMID);
  114. do {
  115. status = readl(ctx->addr + DECON_VIDCON1);
  116. pfrm = frm;
  117. frm = readl(ctx->addr + DECON_CRFMID);
  118. } while (frm != pfrm && --cnt);
  119. /* CRFMID is incremented on BPORCH in case of I80 and on VSYNC in case
  120. * of RGB, it should be taken into account.
  121. */
  122. if (!frm)
  123. return 0;
  124. switch (status & (VIDCON1_VSTATUS_MASK | VIDCON1_I80_ACTIVE)) {
  125. case VIDCON1_VSTATUS_VS:
  126. if (!(ctx->crtc->i80_mode))
  127. --frm;
  128. break;
  129. case VIDCON1_VSTATUS_BP:
  130. --frm;
  131. break;
  132. case VIDCON1_I80_ACTIVE:
  133. case VIDCON1_VSTATUS_AC:
  134. if (end)
  135. --frm;
  136. break;
  137. default:
  138. break;
  139. }
  140. return frm;
  141. }
  142. static u32 decon_get_vblank_counter(struct exynos_drm_crtc *crtc)
  143. {
  144. struct decon_context *ctx = crtc->ctx;
  145. return decon_get_frame_count(ctx, false);
  146. }
  147. static void decon_setup_trigger(struct decon_context *ctx)
  148. {
  149. if (!ctx->crtc->i80_mode && !(ctx->out_type & I80_HW_TRG))
  150. return;
  151. if (!(ctx->out_type & I80_HW_TRG)) {
  152. writel(TRIGCON_TRIGEN_PER_F | TRIGCON_TRIGEN_F |
  153. TRIGCON_TE_AUTO_MASK | TRIGCON_SWTRIGEN,
  154. ctx->addr + DECON_TRIGCON);
  155. return;
  156. }
  157. writel(TRIGCON_TRIGEN_PER_F | TRIGCON_TRIGEN_F | TRIGCON_HWTRIGMASK
  158. | TRIGCON_HWTRIGEN, ctx->addr + DECON_TRIGCON);
  159. if (regmap_update_bits(ctx->sysreg, DSD_CFG_MUX,
  160. DSD_CFG_MUX_TE_UNMASK_GLOBAL, ~0))
  161. DRM_ERROR("Cannot update sysreg.\n");
  162. }
  163. static void decon_commit(struct exynos_drm_crtc *crtc)
  164. {
  165. struct decon_context *ctx = crtc->ctx;
  166. struct drm_display_mode *m = &crtc->base.mode;
  167. bool interlaced = false;
  168. u32 val;
  169. if (ctx->out_type & IFTYPE_HDMI) {
  170. m->crtc_hsync_start = m->crtc_hdisplay + 10;
  171. m->crtc_hsync_end = m->crtc_htotal - 92;
  172. m->crtc_vsync_start = m->crtc_vdisplay + 1;
  173. m->crtc_vsync_end = m->crtc_vsync_start + 1;
  174. if (m->flags & DRM_MODE_FLAG_INTERLACE)
  175. interlaced = true;
  176. }
  177. decon_setup_trigger(ctx);
  178. /* lcd on and use command if */
  179. val = VIDOUT_LCD_ON;
  180. if (interlaced)
  181. val |= VIDOUT_INTERLACE_EN_F;
  182. if (crtc->i80_mode) {
  183. val |= VIDOUT_COMMAND_IF;
  184. } else {
  185. val |= VIDOUT_RGB_IF;
  186. }
  187. writel(val, ctx->addr + DECON_VIDOUTCON0);
  188. if (interlaced)
  189. val = VIDTCON2_LINEVAL(m->vdisplay / 2 - 1) |
  190. VIDTCON2_HOZVAL(m->hdisplay - 1);
  191. else
  192. val = VIDTCON2_LINEVAL(m->vdisplay - 1) |
  193. VIDTCON2_HOZVAL(m->hdisplay - 1);
  194. writel(val, ctx->addr + DECON_VIDTCON2);
  195. if (!crtc->i80_mode) {
  196. int vbp = m->crtc_vtotal - m->crtc_vsync_end;
  197. int vfp = m->crtc_vsync_start - m->crtc_vdisplay;
  198. if (interlaced)
  199. vbp = vbp / 2 - 1;
  200. val = VIDTCON00_VBPD_F(vbp - 1) | VIDTCON00_VFPD_F(vfp - 1);
  201. writel(val, ctx->addr + DECON_VIDTCON00);
  202. val = VIDTCON01_VSPW_F(
  203. m->crtc_vsync_end - m->crtc_vsync_start - 1);
  204. writel(val, ctx->addr + DECON_VIDTCON01);
  205. val = VIDTCON10_HBPD_F(
  206. m->crtc_htotal - m->crtc_hsync_end - 1) |
  207. VIDTCON10_HFPD_F(
  208. m->crtc_hsync_start - m->crtc_hdisplay - 1);
  209. writel(val, ctx->addr + DECON_VIDTCON10);
  210. val = VIDTCON11_HSPW_F(
  211. m->crtc_hsync_end - m->crtc_hsync_start - 1);
  212. writel(val, ctx->addr + DECON_VIDTCON11);
  213. }
  214. /* enable output and display signal */
  215. decon_set_bits(ctx, DECON_VIDCON0, VIDCON0_ENVID | VIDCON0_ENVID_F, ~0);
  216. decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);
  217. }
  218. static void decon_win_set_pixfmt(struct decon_context *ctx, unsigned int win,
  219. struct drm_framebuffer *fb)
  220. {
  221. unsigned long val;
  222. val = readl(ctx->addr + DECON_WINCONx(win));
  223. val &= ~WINCONx_BPPMODE_MASK;
  224. switch (fb->format->format) {
  225. case DRM_FORMAT_XRGB1555:
  226. val |= WINCONx_BPPMODE_16BPP_I1555;
  227. val |= WINCONx_HAWSWP_F;
  228. val |= WINCONx_BURSTLEN_16WORD;
  229. break;
  230. case DRM_FORMAT_RGB565:
  231. val |= WINCONx_BPPMODE_16BPP_565;
  232. val |= WINCONx_HAWSWP_F;
  233. val |= WINCONx_BURSTLEN_16WORD;
  234. break;
  235. case DRM_FORMAT_XRGB8888:
  236. val |= WINCONx_BPPMODE_24BPP_888;
  237. val |= WINCONx_WSWP_F;
  238. val |= WINCONx_BURSTLEN_16WORD;
  239. break;
  240. case DRM_FORMAT_ARGB8888:
  241. default:
  242. val |= WINCONx_BPPMODE_32BPP_A8888;
  243. val |= WINCONx_WSWP_F | WINCONx_BLD_PIX_F | WINCONx_ALPHA_SEL_F;
  244. val |= WINCONx_BURSTLEN_16WORD;
  245. break;
  246. }
  247. DRM_DEBUG_KMS("cpp = %u\n", fb->format->cpp[0]);
  248. /*
  249. * In case of exynos, setting dma-burst to 16Word causes permanent
  250. * tearing for very small buffers, e.g. cursor buffer. Burst Mode
  251. * switching which is based on plane size is not recommended as
  252. * plane size varies a lot towards the end of the screen and rapid
  253. * movement causes unstable DMA which results into iommu crash/tear.
  254. */
  255. if (fb->width < MIN_FB_WIDTH_FOR_16WORD_BURST) {
  256. val &= ~WINCONx_BURSTLEN_MASK;
  257. val |= WINCONx_BURSTLEN_8WORD;
  258. }
  259. writel(val, ctx->addr + DECON_WINCONx(win));
  260. }
  261. static void decon_shadow_protect(struct decon_context *ctx, bool protect)
  262. {
  263. decon_set_bits(ctx, DECON_SHADOWCON, SHADOWCON_PROTECT_MASK,
  264. protect ? ~0 : 0);
  265. }
  266. static void decon_atomic_begin(struct exynos_drm_crtc *crtc)
  267. {
  268. struct decon_context *ctx = crtc->ctx;
  269. decon_shadow_protect(ctx, true);
  270. }
  271. #define BIT_VAL(x, e, s) (((x) & ((1 << ((e) - (s) + 1)) - 1)) << (s))
  272. #define COORDINATE_X(x) BIT_VAL((x), 23, 12)
  273. #define COORDINATE_Y(x) BIT_VAL((x), 11, 0)
  274. static void decon_update_plane(struct exynos_drm_crtc *crtc,
  275. struct exynos_drm_plane *plane)
  276. {
  277. struct exynos_drm_plane_state *state =
  278. to_exynos_plane_state(plane->base.state);
  279. struct decon_context *ctx = crtc->ctx;
  280. struct drm_framebuffer *fb = state->base.fb;
  281. unsigned int win = plane->index;
  282. unsigned int cpp = fb->format->cpp[0];
  283. unsigned int pitch = fb->pitches[0];
  284. dma_addr_t dma_addr = exynos_drm_fb_dma_addr(fb, 0);
  285. u32 val;
  286. if (crtc->base.mode.flags & DRM_MODE_FLAG_INTERLACE) {
  287. val = COORDINATE_X(state->crtc.x) |
  288. COORDINATE_Y(state->crtc.y / 2);
  289. writel(val, ctx->addr + DECON_VIDOSDxA(win));
  290. val = COORDINATE_X(state->crtc.x + state->crtc.w - 1) |
  291. COORDINATE_Y((state->crtc.y + state->crtc.h) / 2 - 1);
  292. writel(val, ctx->addr + DECON_VIDOSDxB(win));
  293. } else {
  294. val = COORDINATE_X(state->crtc.x) | COORDINATE_Y(state->crtc.y);
  295. writel(val, ctx->addr + DECON_VIDOSDxA(win));
  296. val = COORDINATE_X(state->crtc.x + state->crtc.w - 1) |
  297. COORDINATE_Y(state->crtc.y + state->crtc.h - 1);
  298. writel(val, ctx->addr + DECON_VIDOSDxB(win));
  299. }
  300. val = VIDOSD_Wx_ALPHA_R_F(0x0) | VIDOSD_Wx_ALPHA_G_F(0x0) |
  301. VIDOSD_Wx_ALPHA_B_F(0x0);
  302. writel(val, ctx->addr + DECON_VIDOSDxC(win));
  303. val = VIDOSD_Wx_ALPHA_R_F(0x0) | VIDOSD_Wx_ALPHA_G_F(0x0) |
  304. VIDOSD_Wx_ALPHA_B_F(0x0);
  305. writel(val, ctx->addr + DECON_VIDOSDxD(win));
  306. writel(dma_addr, ctx->addr + DECON_VIDW0xADD0B0(win));
  307. val = dma_addr + pitch * state->src.h;
  308. writel(val, ctx->addr + DECON_VIDW0xADD1B0(win));
  309. if (!(ctx->out_type & IFTYPE_HDMI))
  310. val = BIT_VAL(pitch - state->crtc.w * cpp, 27, 14)
  311. | BIT_VAL(state->crtc.w * cpp, 13, 0);
  312. else
  313. val = BIT_VAL(pitch - state->crtc.w * cpp, 29, 15)
  314. | BIT_VAL(state->crtc.w * cpp, 14, 0);
  315. writel(val, ctx->addr + DECON_VIDW0xADD2(win));
  316. decon_win_set_pixfmt(ctx, win, fb);
  317. /* window enable */
  318. decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, ~0);
  319. }
  320. static void decon_disable_plane(struct exynos_drm_crtc *crtc,
  321. struct exynos_drm_plane *plane)
  322. {
  323. struct decon_context *ctx = crtc->ctx;
  324. unsigned int win = plane->index;
  325. decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, 0);
  326. }
  327. static void decon_atomic_flush(struct exynos_drm_crtc *crtc)
  328. {
  329. struct decon_context *ctx = crtc->ctx;
  330. unsigned long flags;
  331. spin_lock_irqsave(&ctx->vblank_lock, flags);
  332. decon_shadow_protect(ctx, false);
  333. decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);
  334. ctx->frame_id = decon_get_frame_count(ctx, true);
  335. exynos_crtc_handle_event(crtc);
  336. spin_unlock_irqrestore(&ctx->vblank_lock, flags);
  337. }
  338. static void decon_swreset(struct decon_context *ctx)
  339. {
  340. unsigned long flags;
  341. u32 val;
  342. int ret;
  343. writel(0, ctx->addr + DECON_VIDCON0);
  344. readl_poll_timeout(ctx->addr + DECON_VIDCON0, val,
  345. ~val & VIDCON0_STOP_STATUS, 12, 20000);
  346. writel(VIDCON0_SWRESET, ctx->addr + DECON_VIDCON0);
  347. ret = readl_poll_timeout(ctx->addr + DECON_VIDCON0, val,
  348. ~val & VIDCON0_SWRESET, 12, 20000);
  349. WARN(ret < 0, "failed to software reset DECON\n");
  350. spin_lock_irqsave(&ctx->vblank_lock, flags);
  351. ctx->frame_id = 0;
  352. spin_unlock_irqrestore(&ctx->vblank_lock, flags);
  353. if (!(ctx->out_type & IFTYPE_HDMI))
  354. return;
  355. writel(VIDCON0_CLKVALUP | VIDCON0_VLCKFREE, ctx->addr + DECON_VIDCON0);
  356. decon_set_bits(ctx, DECON_CMU,
  357. CMU_CLKGAGE_MODE_SFR_F | CMU_CLKGAGE_MODE_MEM_F, ~0);
  358. writel(VIDCON1_VCLK_RUN_VDEN_DISABLE, ctx->addr + DECON_VIDCON1);
  359. writel(CRCCTRL_CRCEN | CRCCTRL_CRCSTART_F | CRCCTRL_CRCCLKEN,
  360. ctx->addr + DECON_CRCCTRL);
  361. }
  362. static void decon_enable(struct exynos_drm_crtc *crtc)
  363. {
  364. struct decon_context *ctx = crtc->ctx;
  365. pm_runtime_get_sync(ctx->dev);
  366. exynos_drm_pipe_clk_enable(crtc, true);
  367. decon_swreset(ctx);
  368. decon_commit(ctx->crtc);
  369. }
  370. static void decon_disable(struct exynos_drm_crtc *crtc)
  371. {
  372. struct decon_context *ctx = crtc->ctx;
  373. int i;
  374. if (!(ctx->out_type & I80_HW_TRG))
  375. synchronize_irq(ctx->te_irq);
  376. synchronize_irq(ctx->irq);
  377. /*
  378. * We need to make sure that all windows are disabled before we
  379. * suspend that connector. Otherwise we might try to scan from
  380. * a destroyed buffer later.
  381. */
  382. for (i = ctx->first_win; i < WINDOWS_NR; i++)
  383. decon_disable_plane(crtc, &ctx->planes[i]);
  384. decon_swreset(ctx);
  385. exynos_drm_pipe_clk_enable(crtc, false);
  386. pm_runtime_put_sync(ctx->dev);
  387. }
  388. static irqreturn_t decon_te_irq_handler(int irq, void *dev_id)
  389. {
  390. struct decon_context *ctx = dev_id;
  391. decon_set_bits(ctx, DECON_TRIGCON, TRIGCON_SWTRIGCMD, ~0);
  392. return IRQ_HANDLED;
  393. }
  394. static void decon_clear_channels(struct exynos_drm_crtc *crtc)
  395. {
  396. struct decon_context *ctx = crtc->ctx;
  397. int win, i, ret;
  398. DRM_DEBUG_KMS("%s\n", __FILE__);
  399. for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
  400. ret = clk_prepare_enable(ctx->clks[i]);
  401. if (ret < 0)
  402. goto err;
  403. }
  404. decon_shadow_protect(ctx, true);
  405. for (win = 0; win < WINDOWS_NR; win++)
  406. decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, 0);
  407. decon_shadow_protect(ctx, false);
  408. decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);
  409. /* TODO: wait for possible vsync */
  410. msleep(50);
  411. err:
  412. while (--i >= 0)
  413. clk_disable_unprepare(ctx->clks[i]);
  414. }
  415. static enum drm_mode_status decon_mode_valid(struct exynos_drm_crtc *crtc,
  416. const struct drm_display_mode *mode)
  417. {
  418. struct decon_context *ctx = crtc->ctx;
  419. ctx->irq = crtc->i80_mode ? ctx->irq_lcd_sys : ctx->irq_vsync;
  420. if (ctx->irq)
  421. return MODE_OK;
  422. dev_info(ctx->dev, "Sink requires %s mode, but appropriate interrupt is not provided.\n",
  423. crtc->i80_mode ? "command" : "video");
  424. return MODE_BAD;
  425. }
  426. static const struct exynos_drm_crtc_ops decon_crtc_ops = {
  427. .enable = decon_enable,
  428. .disable = decon_disable,
  429. .enable_vblank = decon_enable_vblank,
  430. .disable_vblank = decon_disable_vblank,
  431. .get_vblank_counter = decon_get_vblank_counter,
  432. .atomic_begin = decon_atomic_begin,
  433. .update_plane = decon_update_plane,
  434. .disable_plane = decon_disable_plane,
  435. .mode_valid = decon_mode_valid,
  436. .atomic_flush = decon_atomic_flush,
  437. };
  438. static int decon_bind(struct device *dev, struct device *master, void *data)
  439. {
  440. struct decon_context *ctx = dev_get_drvdata(dev);
  441. struct drm_device *drm_dev = data;
  442. struct exynos_drm_plane *exynos_plane;
  443. enum exynos_drm_output_type out_type;
  444. unsigned int win;
  445. int ret;
  446. ctx->drm_dev = drm_dev;
  447. drm_dev->max_vblank_count = 0xffffffff;
  448. for (win = ctx->first_win; win < WINDOWS_NR; win++) {
  449. ctx->configs[win].pixel_formats = decon_formats;
  450. ctx->configs[win].num_pixel_formats = ARRAY_SIZE(decon_formats);
  451. ctx->configs[win].zpos = win - ctx->first_win;
  452. ctx->configs[win].type = decon_win_types[win];
  453. ret = exynos_plane_init(drm_dev, &ctx->planes[win], win,
  454. &ctx->configs[win]);
  455. if (ret)
  456. return ret;
  457. }
  458. exynos_plane = &ctx->planes[PRIMARY_WIN];
  459. out_type = (ctx->out_type & IFTYPE_HDMI) ? EXYNOS_DISPLAY_TYPE_HDMI
  460. : EXYNOS_DISPLAY_TYPE_LCD;
  461. ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
  462. out_type, &decon_crtc_ops, ctx);
  463. if (IS_ERR(ctx->crtc))
  464. return PTR_ERR(ctx->crtc);
  465. decon_clear_channels(ctx->crtc);
  466. return drm_iommu_attach_device(drm_dev, dev);
  467. }
  468. static void decon_unbind(struct device *dev, struct device *master, void *data)
  469. {
  470. struct decon_context *ctx = dev_get_drvdata(dev);
  471. decon_disable(ctx->crtc);
  472. /* detach this sub driver from iommu mapping if supported. */
  473. drm_iommu_detach_device(ctx->drm_dev, ctx->dev);
  474. }
  475. static const struct component_ops decon_component_ops = {
  476. .bind = decon_bind,
  477. .unbind = decon_unbind,
  478. };
  479. static void decon_handle_vblank(struct decon_context *ctx)
  480. {
  481. u32 frm;
  482. spin_lock(&ctx->vblank_lock);
  483. frm = decon_get_frame_count(ctx, true);
  484. if (frm != ctx->frame_id) {
  485. /* handle only if incremented, take care of wrap-around */
  486. if ((s32)(frm - ctx->frame_id) > 0)
  487. drm_crtc_handle_vblank(&ctx->crtc->base);
  488. ctx->frame_id = frm;
  489. }
  490. spin_unlock(&ctx->vblank_lock);
  491. }
  492. static irqreturn_t decon_irq_handler(int irq, void *dev_id)
  493. {
  494. struct decon_context *ctx = dev_id;
  495. u32 val;
  496. val = readl(ctx->addr + DECON_VIDINTCON1);
  497. val &= VIDINTCON1_INTFRMDONEPEND | VIDINTCON1_INTFRMPEND;
  498. if (val) {
  499. writel(val, ctx->addr + DECON_VIDINTCON1);
  500. if (ctx->out_type & IFTYPE_HDMI) {
  501. val = readl(ctx->addr + DECON_VIDOUTCON0);
  502. val &= VIDOUT_INTERLACE_EN_F | VIDOUT_INTERLACE_FIELD_F;
  503. if (val ==
  504. (VIDOUT_INTERLACE_EN_F | VIDOUT_INTERLACE_FIELD_F))
  505. return IRQ_HANDLED;
  506. }
  507. decon_handle_vblank(ctx);
  508. }
  509. return IRQ_HANDLED;
  510. }
  511. #ifdef CONFIG_PM
  512. static int exynos5433_decon_suspend(struct device *dev)
  513. {
  514. struct decon_context *ctx = dev_get_drvdata(dev);
  515. int i = ARRAY_SIZE(decon_clks_name);
  516. while (--i >= 0)
  517. clk_disable_unprepare(ctx->clks[i]);
  518. return 0;
  519. }
  520. static int exynos5433_decon_resume(struct device *dev)
  521. {
  522. struct decon_context *ctx = dev_get_drvdata(dev);
  523. int i, ret;
  524. for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
  525. ret = clk_prepare_enable(ctx->clks[i]);
  526. if (ret < 0)
  527. goto err;
  528. }
  529. return 0;
  530. err:
  531. while (--i >= 0)
  532. clk_disable_unprepare(ctx->clks[i]);
  533. return ret;
  534. }
  535. #endif
  536. static const struct dev_pm_ops exynos5433_decon_pm_ops = {
  537. SET_RUNTIME_PM_OPS(exynos5433_decon_suspend, exynos5433_decon_resume,
  538. NULL)
  539. };
  540. static const struct of_device_id exynos5433_decon_driver_dt_match[] = {
  541. {
  542. .compatible = "samsung,exynos5433-decon",
  543. .data = (void *)I80_HW_TRG
  544. },
  545. {
  546. .compatible = "samsung,exynos5433-decon-tv",
  547. .data = (void *)(I80_HW_TRG | IFTYPE_HDMI)
  548. },
  549. {},
  550. };
  551. MODULE_DEVICE_TABLE(of, exynos5433_decon_driver_dt_match);
  552. static int decon_conf_irq(struct decon_context *ctx, const char *name,
  553. irq_handler_t handler, unsigned long int flags)
  554. {
  555. struct platform_device *pdev = to_platform_device(ctx->dev);
  556. int ret, irq = platform_get_irq_byname(pdev, name);
  557. if (irq < 0) {
  558. switch (irq) {
  559. case -EPROBE_DEFER:
  560. return irq;
  561. case -ENODATA:
  562. case -ENXIO:
  563. return 0;
  564. default:
  565. dev_err(ctx->dev, "IRQ %s get failed, %d\n", name, irq);
  566. return irq;
  567. }
  568. }
  569. irq_set_status_flags(irq, IRQ_NOAUTOEN);
  570. ret = devm_request_irq(ctx->dev, irq, handler, flags, "drm_decon", ctx);
  571. if (ret < 0) {
  572. dev_err(ctx->dev, "IRQ %s request failed\n", name);
  573. return ret;
  574. }
  575. return irq;
  576. }
  577. static int exynos5433_decon_probe(struct platform_device *pdev)
  578. {
  579. struct device *dev = &pdev->dev;
  580. struct decon_context *ctx;
  581. struct resource *res;
  582. int ret;
  583. int i;
  584. ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
  585. if (!ctx)
  586. return -ENOMEM;
  587. ctx->dev = dev;
  588. ctx->out_type = (unsigned long)of_device_get_match_data(dev);
  589. spin_lock_init(&ctx->vblank_lock);
  590. if (ctx->out_type & IFTYPE_HDMI)
  591. ctx->first_win = 1;
  592. for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
  593. struct clk *clk;
  594. clk = devm_clk_get(ctx->dev, decon_clks_name[i]);
  595. if (IS_ERR(clk))
  596. return PTR_ERR(clk);
  597. ctx->clks[i] = clk;
  598. }
  599. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  600. ctx->addr = devm_ioremap_resource(dev, res);
  601. if (IS_ERR(ctx->addr)) {
  602. dev_err(dev, "ioremap failed\n");
  603. return PTR_ERR(ctx->addr);
  604. }
  605. ret = decon_conf_irq(ctx, "vsync", decon_irq_handler, 0);
  606. if (ret < 0)
  607. return ret;
  608. ctx->irq_vsync = ret;
  609. ret = decon_conf_irq(ctx, "lcd_sys", decon_irq_handler, 0);
  610. if (ret < 0)
  611. return ret;
  612. ctx->irq_lcd_sys = ret;
  613. ret = decon_conf_irq(ctx, "te", decon_te_irq_handler,
  614. IRQF_TRIGGER_RISING);
  615. if (ret < 0)
  616. return ret;
  617. if (ret) {
  618. ctx->te_irq = ret;
  619. ctx->out_type &= ~I80_HW_TRG;
  620. }
  621. if (ctx->out_type & I80_HW_TRG) {
  622. ctx->sysreg = syscon_regmap_lookup_by_phandle(dev->of_node,
  623. "samsung,disp-sysreg");
  624. if (IS_ERR(ctx->sysreg)) {
  625. dev_err(dev, "failed to get system register\n");
  626. return PTR_ERR(ctx->sysreg);
  627. }
  628. }
  629. platform_set_drvdata(pdev, ctx);
  630. pm_runtime_enable(dev);
  631. ret = component_add(dev, &decon_component_ops);
  632. if (ret)
  633. goto err_disable_pm_runtime;
  634. return 0;
  635. err_disable_pm_runtime:
  636. pm_runtime_disable(dev);
  637. return ret;
  638. }
  639. static int exynos5433_decon_remove(struct platform_device *pdev)
  640. {
  641. pm_runtime_disable(&pdev->dev);
  642. component_del(&pdev->dev, &decon_component_ops);
  643. return 0;
  644. }
  645. struct platform_driver exynos5433_decon_driver = {
  646. .probe = exynos5433_decon_probe,
  647. .remove = exynos5433_decon_remove,
  648. .driver = {
  649. .name = "exynos5433-decon",
  650. .pm = &exynos5433_decon_pm_ops,
  651. .of_match_table = exynos5433_decon_driver_dt_match,
  652. },
  653. };