analogix_dp_reg.c 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236
  1. /*
  2. * Analogix DP (Display port) core register interface driver.
  3. *
  4. * Copyright (C) 2012 Samsung Electronics Co., Ltd.
  5. * Author: Jingoo Han <jg1.han@samsung.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. */
  12. #include <linux/delay.h>
  13. #include <linux/device.h>
  14. #include <linux/gpio.h>
  15. #include <linux/io.h>
  16. #include <linux/iopoll.h>
  17. #include <drm/bridge/analogix_dp.h>
  18. #include "analogix_dp_core.h"
  19. #include "analogix_dp_reg.h"
  20. #define COMMON_INT_MASK_1 0
  21. #define COMMON_INT_MASK_2 0
  22. #define COMMON_INT_MASK_3 0
  23. #define COMMON_INT_MASK_4 (HOTPLUG_CHG | HPD_LOST | PLUG)
  24. #define INT_STA_MASK INT_HPD
  25. void analogix_dp_enable_video_mute(struct analogix_dp_device *dp, bool enable)
  26. {
  27. u32 reg;
  28. if (enable) {
  29. reg = readl(dp->reg_base + ANALOGIX_DP_VIDEO_CTL_1);
  30. reg |= HDCP_VIDEO_MUTE;
  31. writel(reg, dp->reg_base + ANALOGIX_DP_VIDEO_CTL_1);
  32. } else {
  33. reg = readl(dp->reg_base + ANALOGIX_DP_VIDEO_CTL_1);
  34. reg &= ~HDCP_VIDEO_MUTE;
  35. writel(reg, dp->reg_base + ANALOGIX_DP_VIDEO_CTL_1);
  36. }
  37. }
  38. void analogix_dp_stop_video(struct analogix_dp_device *dp)
  39. {
  40. u32 reg;
  41. reg = readl(dp->reg_base + ANALOGIX_DP_VIDEO_CTL_1);
  42. reg &= ~VIDEO_EN;
  43. writel(reg, dp->reg_base + ANALOGIX_DP_VIDEO_CTL_1);
  44. }
  45. void analogix_dp_lane_swap(struct analogix_dp_device *dp, bool enable)
  46. {
  47. u32 reg;
  48. if (enable)
  49. reg = LANE3_MAP_LOGIC_LANE_0 | LANE2_MAP_LOGIC_LANE_1 |
  50. LANE1_MAP_LOGIC_LANE_2 | LANE0_MAP_LOGIC_LANE_3;
  51. else
  52. reg = LANE3_MAP_LOGIC_LANE_3 | LANE2_MAP_LOGIC_LANE_2 |
  53. LANE1_MAP_LOGIC_LANE_1 | LANE0_MAP_LOGIC_LANE_0;
  54. writel(reg, dp->reg_base + ANALOGIX_DP_LANE_MAP);
  55. }
  56. void analogix_dp_init_analog_param(struct analogix_dp_device *dp)
  57. {
  58. u32 reg;
  59. reg = TX_TERMINAL_CTRL_50_OHM;
  60. writel(reg, dp->reg_base + ANALOGIX_DP_ANALOG_CTL_1);
  61. reg = SEL_24M | TX_DVDD_BIT_1_0625V;
  62. writel(reg, dp->reg_base + ANALOGIX_DP_ANALOG_CTL_2);
  63. if (dp->plat_data && is_rockchip(dp->plat_data->dev_type)) {
  64. reg = REF_CLK_24M;
  65. if (dp->plat_data->dev_type == RK3288_DP)
  66. reg ^= REF_CLK_MASK;
  67. writel(reg, dp->reg_base + ANALOGIX_DP_PLL_REG_1);
  68. writel(0x95, dp->reg_base + ANALOGIX_DP_PLL_REG_2);
  69. writel(0x40, dp->reg_base + ANALOGIX_DP_PLL_REG_3);
  70. writel(0x58, dp->reg_base + ANALOGIX_DP_PLL_REG_4);
  71. writel(0x22, dp->reg_base + ANALOGIX_DP_PLL_REG_5);
  72. }
  73. reg = DRIVE_DVDD_BIT_1_0625V | VCO_BIT_600_MICRO;
  74. writel(reg, dp->reg_base + ANALOGIX_DP_ANALOG_CTL_3);
  75. reg = PD_RING_OSC | AUX_TERMINAL_CTRL_50_OHM |
  76. TX_CUR1_2X | TX_CUR_16_MA;
  77. writel(reg, dp->reg_base + ANALOGIX_DP_PLL_FILTER_CTL_1);
  78. reg = CH3_AMP_400_MV | CH2_AMP_400_MV |
  79. CH1_AMP_400_MV | CH0_AMP_400_MV;
  80. writel(reg, dp->reg_base + ANALOGIX_DP_TX_AMP_TUNING_CTL);
  81. }
  82. void analogix_dp_init_interrupt(struct analogix_dp_device *dp)
  83. {
  84. /* Set interrupt pin assertion polarity as high */
  85. writel(INT_POL1 | INT_POL0, dp->reg_base + ANALOGIX_DP_INT_CTL);
  86. /* Clear pending regisers */
  87. writel(0xff, dp->reg_base + ANALOGIX_DP_COMMON_INT_STA_1);
  88. writel(0x4f, dp->reg_base + ANALOGIX_DP_COMMON_INT_STA_2);
  89. writel(0xe0, dp->reg_base + ANALOGIX_DP_COMMON_INT_STA_3);
  90. writel(0xe7, dp->reg_base + ANALOGIX_DP_COMMON_INT_STA_4);
  91. writel(0x63, dp->reg_base + ANALOGIX_DP_INT_STA);
  92. /* 0:mask,1: unmask */
  93. writel(0x00, dp->reg_base + ANALOGIX_DP_COMMON_INT_MASK_1);
  94. writel(0x00, dp->reg_base + ANALOGIX_DP_COMMON_INT_MASK_2);
  95. writel(0x00, dp->reg_base + ANALOGIX_DP_COMMON_INT_MASK_3);
  96. writel(0x00, dp->reg_base + ANALOGIX_DP_COMMON_INT_MASK_4);
  97. writel(0x00, dp->reg_base + ANALOGIX_DP_INT_STA_MASK);
  98. }
  99. void analogix_dp_reset(struct analogix_dp_device *dp)
  100. {
  101. u32 reg;
  102. analogix_dp_stop_video(dp);
  103. analogix_dp_enable_video_mute(dp, 0);
  104. if (dp->plat_data && is_rockchip(dp->plat_data->dev_type))
  105. reg = RK_VID_CAP_FUNC_EN_N | RK_VID_FIFO_FUNC_EN_N |
  106. SW_FUNC_EN_N;
  107. else
  108. reg = MASTER_VID_FUNC_EN_N | SLAVE_VID_FUNC_EN_N |
  109. AUD_FIFO_FUNC_EN_N | AUD_FUNC_EN_N |
  110. HDCP_FUNC_EN_N | SW_FUNC_EN_N;
  111. writel(reg, dp->reg_base + ANALOGIX_DP_FUNC_EN_1);
  112. reg = SSC_FUNC_EN_N | AUX_FUNC_EN_N |
  113. SERDES_FIFO_FUNC_EN_N |
  114. LS_CLK_DOMAIN_FUNC_EN_N;
  115. writel(reg, dp->reg_base + ANALOGIX_DP_FUNC_EN_2);
  116. usleep_range(20, 30);
  117. analogix_dp_lane_swap(dp, 0);
  118. writel(0x0, dp->reg_base + ANALOGIX_DP_SYS_CTL_1);
  119. writel(0x40, dp->reg_base + ANALOGIX_DP_SYS_CTL_2);
  120. writel(0x0, dp->reg_base + ANALOGIX_DP_SYS_CTL_3);
  121. writel(0x0, dp->reg_base + ANALOGIX_DP_SYS_CTL_4);
  122. writel(0x0, dp->reg_base + ANALOGIX_DP_PKT_SEND_CTL);
  123. writel(0x0, dp->reg_base + ANALOGIX_DP_HDCP_CTL);
  124. writel(0x5e, dp->reg_base + ANALOGIX_DP_HPD_DEGLITCH_L);
  125. writel(0x1a, dp->reg_base + ANALOGIX_DP_HPD_DEGLITCH_H);
  126. writel(0x10, dp->reg_base + ANALOGIX_DP_LINK_DEBUG_CTL);
  127. writel(0x0, dp->reg_base + ANALOGIX_DP_PHY_TEST);
  128. writel(0x0, dp->reg_base + ANALOGIX_DP_VIDEO_FIFO_THRD);
  129. writel(0x20, dp->reg_base + ANALOGIX_DP_AUDIO_MARGIN);
  130. writel(0x4, dp->reg_base + ANALOGIX_DP_M_VID_GEN_FILTER_TH);
  131. writel(0x2, dp->reg_base + ANALOGIX_DP_M_AUD_GEN_FILTER_TH);
  132. writel(0x00000101, dp->reg_base + ANALOGIX_DP_SOC_GENERAL_CTL);
  133. }
  134. void analogix_dp_swreset(struct analogix_dp_device *dp)
  135. {
  136. writel(RESET_DP_TX, dp->reg_base + ANALOGIX_DP_TX_SW_RESET);
  137. }
  138. void analogix_dp_config_interrupt(struct analogix_dp_device *dp)
  139. {
  140. u32 reg;
  141. /* 0: mask, 1: unmask */
  142. reg = COMMON_INT_MASK_1;
  143. writel(reg, dp->reg_base + ANALOGIX_DP_COMMON_INT_MASK_1);
  144. reg = COMMON_INT_MASK_2;
  145. writel(reg, dp->reg_base + ANALOGIX_DP_COMMON_INT_MASK_2);
  146. reg = COMMON_INT_MASK_3;
  147. writel(reg, dp->reg_base + ANALOGIX_DP_COMMON_INT_MASK_3);
  148. reg = COMMON_INT_MASK_4;
  149. writel(reg, dp->reg_base + ANALOGIX_DP_COMMON_INT_MASK_4);
  150. reg = INT_STA_MASK;
  151. writel(reg, dp->reg_base + ANALOGIX_DP_INT_STA_MASK);
  152. }
  153. void analogix_dp_mute_hpd_interrupt(struct analogix_dp_device *dp)
  154. {
  155. u32 reg;
  156. /* 0: mask, 1: unmask */
  157. reg = readl(dp->reg_base + ANALOGIX_DP_COMMON_INT_MASK_4);
  158. reg &= ~COMMON_INT_MASK_4;
  159. writel(reg, dp->reg_base + ANALOGIX_DP_COMMON_INT_MASK_4);
  160. reg = readl(dp->reg_base + ANALOGIX_DP_INT_STA_MASK);
  161. reg &= ~INT_STA_MASK;
  162. writel(reg, dp->reg_base + ANALOGIX_DP_INT_STA_MASK);
  163. }
  164. void analogix_dp_unmute_hpd_interrupt(struct analogix_dp_device *dp)
  165. {
  166. u32 reg;
  167. /* 0: mask, 1: unmask */
  168. reg = COMMON_INT_MASK_4;
  169. writel(reg, dp->reg_base + ANALOGIX_DP_COMMON_INT_MASK_4);
  170. reg = INT_STA_MASK;
  171. writel(reg, dp->reg_base + ANALOGIX_DP_INT_STA_MASK);
  172. }
  173. enum pll_status analogix_dp_get_pll_lock_status(struct analogix_dp_device *dp)
  174. {
  175. u32 reg;
  176. reg = readl(dp->reg_base + ANALOGIX_DP_DEBUG_CTL);
  177. if (reg & PLL_LOCK)
  178. return PLL_LOCKED;
  179. else
  180. return PLL_UNLOCKED;
  181. }
  182. void analogix_dp_set_pll_power_down(struct analogix_dp_device *dp, bool enable)
  183. {
  184. u32 reg;
  185. u32 mask = DP_PLL_PD;
  186. u32 pd_addr = ANALOGIX_DP_PLL_CTL;
  187. if (dp->plat_data && is_rockchip(dp->plat_data->dev_type)) {
  188. pd_addr = ANALOGIX_DP_PD;
  189. mask = RK_PLL_PD;
  190. }
  191. reg = readl(dp->reg_base + pd_addr);
  192. if (enable)
  193. reg |= mask;
  194. else
  195. reg &= ~mask;
  196. writel(reg, dp->reg_base + pd_addr);
  197. }
  198. void analogix_dp_set_analog_power_down(struct analogix_dp_device *dp,
  199. enum analog_power_block block,
  200. bool enable)
  201. {
  202. u32 reg;
  203. u32 phy_pd_addr = ANALOGIX_DP_PHY_PD;
  204. u32 mask;
  205. if (dp->plat_data && is_rockchip(dp->plat_data->dev_type))
  206. phy_pd_addr = ANALOGIX_DP_PD;
  207. switch (block) {
  208. case AUX_BLOCK:
  209. if (dp->plat_data && is_rockchip(dp->plat_data->dev_type))
  210. mask = RK_AUX_PD;
  211. else
  212. mask = AUX_PD;
  213. reg = readl(dp->reg_base + phy_pd_addr);
  214. if (enable)
  215. reg |= mask;
  216. else
  217. reg &= ~mask;
  218. writel(reg, dp->reg_base + phy_pd_addr);
  219. break;
  220. case CH0_BLOCK:
  221. mask = CH0_PD;
  222. reg = readl(dp->reg_base + phy_pd_addr);
  223. if (enable)
  224. reg |= mask;
  225. else
  226. reg &= ~mask;
  227. writel(reg, dp->reg_base + phy_pd_addr);
  228. break;
  229. case CH1_BLOCK:
  230. mask = CH1_PD;
  231. reg = readl(dp->reg_base + phy_pd_addr);
  232. if (enable)
  233. reg |= mask;
  234. else
  235. reg &= ~mask;
  236. writel(reg, dp->reg_base + phy_pd_addr);
  237. break;
  238. case CH2_BLOCK:
  239. mask = CH2_PD;
  240. reg = readl(dp->reg_base + phy_pd_addr);
  241. if (enable)
  242. reg |= mask;
  243. else
  244. reg &= ~mask;
  245. writel(reg, dp->reg_base + phy_pd_addr);
  246. break;
  247. case CH3_BLOCK:
  248. mask = CH3_PD;
  249. reg = readl(dp->reg_base + phy_pd_addr);
  250. if (enable)
  251. reg |= mask;
  252. else
  253. reg &= ~mask;
  254. writel(reg, dp->reg_base + phy_pd_addr);
  255. break;
  256. case ANALOG_TOTAL:
  257. /*
  258. * There is no bit named DP_PHY_PD, so We used DP_INC_BG
  259. * to power off everything instead of DP_PHY_PD in
  260. * Rockchip
  261. */
  262. if (dp->plat_data && is_rockchip(dp->plat_data->dev_type))
  263. mask = DP_INC_BG;
  264. else
  265. mask = DP_PHY_PD;
  266. reg = readl(dp->reg_base + phy_pd_addr);
  267. if (enable)
  268. reg |= mask;
  269. else
  270. reg &= ~mask;
  271. writel(reg, dp->reg_base + phy_pd_addr);
  272. if (dp->plat_data && is_rockchip(dp->plat_data->dev_type))
  273. usleep_range(10, 15);
  274. break;
  275. case POWER_ALL:
  276. if (enable) {
  277. reg = DP_ALL_PD;
  278. writel(reg, dp->reg_base + phy_pd_addr);
  279. } else {
  280. reg = DP_ALL_PD;
  281. writel(reg, dp->reg_base + phy_pd_addr);
  282. usleep_range(10, 15);
  283. reg &= ~DP_INC_BG;
  284. writel(reg, dp->reg_base + phy_pd_addr);
  285. usleep_range(10, 15);
  286. writel(0x00, dp->reg_base + phy_pd_addr);
  287. }
  288. break;
  289. default:
  290. break;
  291. }
  292. }
  293. int analogix_dp_init_analog_func(struct analogix_dp_device *dp)
  294. {
  295. u32 reg;
  296. int timeout_loop = 0;
  297. analogix_dp_set_analog_power_down(dp, POWER_ALL, 0);
  298. reg = PLL_LOCK_CHG;
  299. writel(reg, dp->reg_base + ANALOGIX_DP_COMMON_INT_STA_1);
  300. reg = readl(dp->reg_base + ANALOGIX_DP_DEBUG_CTL);
  301. reg &= ~(F_PLL_LOCK | PLL_LOCK_CTRL);
  302. writel(reg, dp->reg_base + ANALOGIX_DP_DEBUG_CTL);
  303. /* Power up PLL */
  304. if (analogix_dp_get_pll_lock_status(dp) == PLL_UNLOCKED) {
  305. analogix_dp_set_pll_power_down(dp, 0);
  306. while (analogix_dp_get_pll_lock_status(dp) == PLL_UNLOCKED) {
  307. timeout_loop++;
  308. if (DP_TIMEOUT_LOOP_COUNT < timeout_loop) {
  309. dev_err(dp->dev, "failed to get pll lock status\n");
  310. return -ETIMEDOUT;
  311. }
  312. usleep_range(10, 20);
  313. }
  314. }
  315. /* Enable Serdes FIFO function and Link symbol clock domain module */
  316. reg = readl(dp->reg_base + ANALOGIX_DP_FUNC_EN_2);
  317. reg &= ~(SERDES_FIFO_FUNC_EN_N | LS_CLK_DOMAIN_FUNC_EN_N
  318. | AUX_FUNC_EN_N);
  319. writel(reg, dp->reg_base + ANALOGIX_DP_FUNC_EN_2);
  320. return 0;
  321. }
  322. void analogix_dp_clear_hotplug_interrupts(struct analogix_dp_device *dp)
  323. {
  324. u32 reg;
  325. if (gpio_is_valid(dp->hpd_gpio))
  326. return;
  327. reg = HOTPLUG_CHG | HPD_LOST | PLUG;
  328. writel(reg, dp->reg_base + ANALOGIX_DP_COMMON_INT_STA_4);
  329. reg = INT_HPD;
  330. writel(reg, dp->reg_base + ANALOGIX_DP_INT_STA);
  331. }
  332. void analogix_dp_init_hpd(struct analogix_dp_device *dp)
  333. {
  334. u32 reg;
  335. if (gpio_is_valid(dp->hpd_gpio))
  336. return;
  337. analogix_dp_clear_hotplug_interrupts(dp);
  338. reg = readl(dp->reg_base + ANALOGIX_DP_SYS_CTL_3);
  339. reg &= ~(F_HPD | HPD_CTRL);
  340. writel(reg, dp->reg_base + ANALOGIX_DP_SYS_CTL_3);
  341. }
  342. void analogix_dp_force_hpd(struct analogix_dp_device *dp)
  343. {
  344. u32 reg;
  345. reg = readl(dp->reg_base + ANALOGIX_DP_SYS_CTL_3);
  346. reg = (F_HPD | HPD_CTRL);
  347. writel(reg, dp->reg_base + ANALOGIX_DP_SYS_CTL_3);
  348. }
  349. enum dp_irq_type analogix_dp_get_irq_type(struct analogix_dp_device *dp)
  350. {
  351. u32 reg;
  352. if (gpio_is_valid(dp->hpd_gpio)) {
  353. reg = gpio_get_value(dp->hpd_gpio);
  354. if (reg)
  355. return DP_IRQ_TYPE_HP_CABLE_IN;
  356. else
  357. return DP_IRQ_TYPE_HP_CABLE_OUT;
  358. } else {
  359. /* Parse hotplug interrupt status register */
  360. reg = readl(dp->reg_base + ANALOGIX_DP_COMMON_INT_STA_4);
  361. if (reg & PLUG)
  362. return DP_IRQ_TYPE_HP_CABLE_IN;
  363. if (reg & HPD_LOST)
  364. return DP_IRQ_TYPE_HP_CABLE_OUT;
  365. if (reg & HOTPLUG_CHG)
  366. return DP_IRQ_TYPE_HP_CHANGE;
  367. return DP_IRQ_TYPE_UNKNOWN;
  368. }
  369. }
  370. void analogix_dp_reset_aux(struct analogix_dp_device *dp)
  371. {
  372. u32 reg;
  373. /* Disable AUX channel module */
  374. reg = readl(dp->reg_base + ANALOGIX_DP_FUNC_EN_2);
  375. reg |= AUX_FUNC_EN_N;
  376. writel(reg, dp->reg_base + ANALOGIX_DP_FUNC_EN_2);
  377. }
  378. void analogix_dp_init_aux(struct analogix_dp_device *dp)
  379. {
  380. u32 reg;
  381. /* Clear inerrupts related to AUX channel */
  382. reg = RPLY_RECEIV | AUX_ERR;
  383. writel(reg, dp->reg_base + ANALOGIX_DP_INT_STA);
  384. analogix_dp_set_analog_power_down(dp, AUX_BLOCK, true);
  385. usleep_range(10, 11);
  386. analogix_dp_set_analog_power_down(dp, AUX_BLOCK, false);
  387. analogix_dp_reset_aux(dp);
  388. /* AUX_BIT_PERIOD_EXPECTED_DELAY doesn't apply to Rockchip IP */
  389. if (dp->plat_data && is_rockchip(dp->plat_data->dev_type))
  390. reg = 0;
  391. else
  392. reg = AUX_BIT_PERIOD_EXPECTED_DELAY(3);
  393. /* Disable AUX transaction H/W retry */
  394. reg |= AUX_HW_RETRY_COUNT_SEL(0) |
  395. AUX_HW_RETRY_INTERVAL_600_MICROSECONDS;
  396. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_HW_RETRY_CTL);
  397. /* Receive AUX Channel DEFER commands equal to DEFFER_COUNT*64 */
  398. reg = DEFER_CTRL_EN | DEFER_COUNT(1);
  399. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_CH_DEFER_CTL);
  400. /* Enable AUX channel module */
  401. reg = readl(dp->reg_base + ANALOGIX_DP_FUNC_EN_2);
  402. reg &= ~AUX_FUNC_EN_N;
  403. writel(reg, dp->reg_base + ANALOGIX_DP_FUNC_EN_2);
  404. }
  405. int analogix_dp_get_plug_in_status(struct analogix_dp_device *dp)
  406. {
  407. u32 reg;
  408. if (gpio_is_valid(dp->hpd_gpio)) {
  409. if (gpio_get_value(dp->hpd_gpio))
  410. return 0;
  411. } else {
  412. reg = readl(dp->reg_base + ANALOGIX_DP_SYS_CTL_3);
  413. if (reg & HPD_STATUS)
  414. return 0;
  415. }
  416. return -EINVAL;
  417. }
  418. void analogix_dp_enable_sw_function(struct analogix_dp_device *dp)
  419. {
  420. u32 reg;
  421. reg = readl(dp->reg_base + ANALOGIX_DP_FUNC_EN_1);
  422. reg &= ~SW_FUNC_EN_N;
  423. writel(reg, dp->reg_base + ANALOGIX_DP_FUNC_EN_1);
  424. }
  425. int analogix_dp_start_aux_transaction(struct analogix_dp_device *dp)
  426. {
  427. int reg;
  428. int retval = 0;
  429. int timeout_loop = 0;
  430. /* Enable AUX CH operation */
  431. reg = readl(dp->reg_base + ANALOGIX_DP_AUX_CH_CTL_2);
  432. reg |= AUX_EN;
  433. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_CH_CTL_2);
  434. /* Is AUX CH command reply received? */
  435. reg = readl(dp->reg_base + ANALOGIX_DP_INT_STA);
  436. while (!(reg & RPLY_RECEIV)) {
  437. timeout_loop++;
  438. if (DP_TIMEOUT_LOOP_COUNT < timeout_loop) {
  439. dev_err(dp->dev, "AUX CH command reply failed!\n");
  440. return -ETIMEDOUT;
  441. }
  442. reg = readl(dp->reg_base + ANALOGIX_DP_INT_STA);
  443. usleep_range(10, 11);
  444. }
  445. /* Clear interrupt source for AUX CH command reply */
  446. writel(RPLY_RECEIV, dp->reg_base + ANALOGIX_DP_INT_STA);
  447. /* Clear interrupt source for AUX CH access error */
  448. reg = readl(dp->reg_base + ANALOGIX_DP_INT_STA);
  449. if (reg & AUX_ERR) {
  450. writel(AUX_ERR, dp->reg_base + ANALOGIX_DP_INT_STA);
  451. return -EREMOTEIO;
  452. }
  453. /* Check AUX CH error access status */
  454. reg = readl(dp->reg_base + ANALOGIX_DP_AUX_CH_STA);
  455. if ((reg & AUX_STATUS_MASK) != 0) {
  456. dev_err(dp->dev, "AUX CH error happens: %d\n\n",
  457. reg & AUX_STATUS_MASK);
  458. return -EREMOTEIO;
  459. }
  460. return retval;
  461. }
  462. int analogix_dp_write_byte_to_dpcd(struct analogix_dp_device *dp,
  463. unsigned int reg_addr,
  464. unsigned char data)
  465. {
  466. u32 reg;
  467. int i;
  468. int retval;
  469. for (i = 0; i < 3; i++) {
  470. /* Clear AUX CH data buffer */
  471. reg = BUF_CLR;
  472. writel(reg, dp->reg_base + ANALOGIX_DP_BUFFER_DATA_CTL);
  473. /* Select DPCD device address */
  474. reg = AUX_ADDR_7_0(reg_addr);
  475. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_ADDR_7_0);
  476. reg = AUX_ADDR_15_8(reg_addr);
  477. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_ADDR_15_8);
  478. reg = AUX_ADDR_19_16(reg_addr);
  479. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_ADDR_19_16);
  480. /* Write data buffer */
  481. reg = (unsigned int)data;
  482. writel(reg, dp->reg_base + ANALOGIX_DP_BUF_DATA_0);
  483. /*
  484. * Set DisplayPort transaction and write 1 byte
  485. * If bit 3 is 1, DisplayPort transaction.
  486. * If Bit 3 is 0, I2C transaction.
  487. */
  488. reg = AUX_TX_COMM_DP_TRANSACTION | AUX_TX_COMM_WRITE;
  489. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_CH_CTL_1);
  490. /* Start AUX transaction */
  491. retval = analogix_dp_start_aux_transaction(dp);
  492. if (retval == 0)
  493. break;
  494. dev_dbg(dp->dev, "%s: Aux Transaction fail!\n", __func__);
  495. }
  496. return retval;
  497. }
  498. void analogix_dp_set_link_bandwidth(struct analogix_dp_device *dp, u32 bwtype)
  499. {
  500. u32 reg;
  501. reg = bwtype;
  502. if ((bwtype == DP_LINK_BW_2_7) || (bwtype == DP_LINK_BW_1_62))
  503. writel(reg, dp->reg_base + ANALOGIX_DP_LINK_BW_SET);
  504. }
  505. void analogix_dp_get_link_bandwidth(struct analogix_dp_device *dp, u32 *bwtype)
  506. {
  507. u32 reg;
  508. reg = readl(dp->reg_base + ANALOGIX_DP_LINK_BW_SET);
  509. *bwtype = reg;
  510. }
  511. void analogix_dp_set_lane_count(struct analogix_dp_device *dp, u32 count)
  512. {
  513. u32 reg;
  514. reg = count;
  515. writel(reg, dp->reg_base + ANALOGIX_DP_LANE_COUNT_SET);
  516. }
  517. void analogix_dp_get_lane_count(struct analogix_dp_device *dp, u32 *count)
  518. {
  519. u32 reg;
  520. reg = readl(dp->reg_base + ANALOGIX_DP_LANE_COUNT_SET);
  521. *count = reg;
  522. }
  523. void analogix_dp_enable_enhanced_mode(struct analogix_dp_device *dp,
  524. bool enable)
  525. {
  526. u32 reg;
  527. if (enable) {
  528. reg = readl(dp->reg_base + ANALOGIX_DP_SYS_CTL_4);
  529. reg |= ENHANCED;
  530. writel(reg, dp->reg_base + ANALOGIX_DP_SYS_CTL_4);
  531. } else {
  532. reg = readl(dp->reg_base + ANALOGIX_DP_SYS_CTL_4);
  533. reg &= ~ENHANCED;
  534. writel(reg, dp->reg_base + ANALOGIX_DP_SYS_CTL_4);
  535. }
  536. }
  537. void analogix_dp_set_training_pattern(struct analogix_dp_device *dp,
  538. enum pattern_set pattern)
  539. {
  540. u32 reg;
  541. switch (pattern) {
  542. case PRBS7:
  543. reg = SCRAMBLING_ENABLE | LINK_QUAL_PATTERN_SET_PRBS7;
  544. writel(reg, dp->reg_base + ANALOGIX_DP_TRAINING_PTN_SET);
  545. break;
  546. case D10_2:
  547. reg = SCRAMBLING_ENABLE | LINK_QUAL_PATTERN_SET_D10_2;
  548. writel(reg, dp->reg_base + ANALOGIX_DP_TRAINING_PTN_SET);
  549. break;
  550. case TRAINING_PTN1:
  551. reg = SCRAMBLING_DISABLE | SW_TRAINING_PATTERN_SET_PTN1;
  552. writel(reg, dp->reg_base + ANALOGIX_DP_TRAINING_PTN_SET);
  553. break;
  554. case TRAINING_PTN2:
  555. reg = SCRAMBLING_DISABLE | SW_TRAINING_PATTERN_SET_PTN2;
  556. writel(reg, dp->reg_base + ANALOGIX_DP_TRAINING_PTN_SET);
  557. break;
  558. case DP_NONE:
  559. reg = SCRAMBLING_ENABLE |
  560. LINK_QUAL_PATTERN_SET_DISABLE |
  561. SW_TRAINING_PATTERN_SET_NORMAL;
  562. writel(reg, dp->reg_base + ANALOGIX_DP_TRAINING_PTN_SET);
  563. break;
  564. default:
  565. break;
  566. }
  567. }
  568. void analogix_dp_set_lane0_pre_emphasis(struct analogix_dp_device *dp,
  569. u32 level)
  570. {
  571. u32 reg;
  572. reg = readl(dp->reg_base + ANALOGIX_DP_LN0_LINK_TRAINING_CTL);
  573. reg &= ~PRE_EMPHASIS_SET_MASK;
  574. reg |= level << PRE_EMPHASIS_SET_SHIFT;
  575. writel(reg, dp->reg_base + ANALOGIX_DP_LN0_LINK_TRAINING_CTL);
  576. }
  577. void analogix_dp_set_lane1_pre_emphasis(struct analogix_dp_device *dp,
  578. u32 level)
  579. {
  580. u32 reg;
  581. reg = readl(dp->reg_base + ANALOGIX_DP_LN1_LINK_TRAINING_CTL);
  582. reg &= ~PRE_EMPHASIS_SET_MASK;
  583. reg |= level << PRE_EMPHASIS_SET_SHIFT;
  584. writel(reg, dp->reg_base + ANALOGIX_DP_LN1_LINK_TRAINING_CTL);
  585. }
  586. void analogix_dp_set_lane2_pre_emphasis(struct analogix_dp_device *dp,
  587. u32 level)
  588. {
  589. u32 reg;
  590. reg = readl(dp->reg_base + ANALOGIX_DP_LN2_LINK_TRAINING_CTL);
  591. reg &= ~PRE_EMPHASIS_SET_MASK;
  592. reg |= level << PRE_EMPHASIS_SET_SHIFT;
  593. writel(reg, dp->reg_base + ANALOGIX_DP_LN2_LINK_TRAINING_CTL);
  594. }
  595. void analogix_dp_set_lane3_pre_emphasis(struct analogix_dp_device *dp,
  596. u32 level)
  597. {
  598. u32 reg;
  599. reg = readl(dp->reg_base + ANALOGIX_DP_LN3_LINK_TRAINING_CTL);
  600. reg &= ~PRE_EMPHASIS_SET_MASK;
  601. reg |= level << PRE_EMPHASIS_SET_SHIFT;
  602. writel(reg, dp->reg_base + ANALOGIX_DP_LN3_LINK_TRAINING_CTL);
  603. }
  604. void analogix_dp_set_lane0_link_training(struct analogix_dp_device *dp,
  605. u32 training_lane)
  606. {
  607. u32 reg;
  608. reg = training_lane;
  609. writel(reg, dp->reg_base + ANALOGIX_DP_LN0_LINK_TRAINING_CTL);
  610. }
  611. void analogix_dp_set_lane1_link_training(struct analogix_dp_device *dp,
  612. u32 training_lane)
  613. {
  614. u32 reg;
  615. reg = training_lane;
  616. writel(reg, dp->reg_base + ANALOGIX_DP_LN1_LINK_TRAINING_CTL);
  617. }
  618. void analogix_dp_set_lane2_link_training(struct analogix_dp_device *dp,
  619. u32 training_lane)
  620. {
  621. u32 reg;
  622. reg = training_lane;
  623. writel(reg, dp->reg_base + ANALOGIX_DP_LN2_LINK_TRAINING_CTL);
  624. }
  625. void analogix_dp_set_lane3_link_training(struct analogix_dp_device *dp,
  626. u32 training_lane)
  627. {
  628. u32 reg;
  629. reg = training_lane;
  630. writel(reg, dp->reg_base + ANALOGIX_DP_LN3_LINK_TRAINING_CTL);
  631. }
  632. u32 analogix_dp_get_lane0_link_training(struct analogix_dp_device *dp)
  633. {
  634. return readl(dp->reg_base + ANALOGIX_DP_LN0_LINK_TRAINING_CTL);
  635. }
  636. u32 analogix_dp_get_lane1_link_training(struct analogix_dp_device *dp)
  637. {
  638. return readl(dp->reg_base + ANALOGIX_DP_LN1_LINK_TRAINING_CTL);
  639. }
  640. u32 analogix_dp_get_lane2_link_training(struct analogix_dp_device *dp)
  641. {
  642. return readl(dp->reg_base + ANALOGIX_DP_LN2_LINK_TRAINING_CTL);
  643. }
  644. u32 analogix_dp_get_lane3_link_training(struct analogix_dp_device *dp)
  645. {
  646. return readl(dp->reg_base + ANALOGIX_DP_LN3_LINK_TRAINING_CTL);
  647. }
  648. void analogix_dp_reset_macro(struct analogix_dp_device *dp)
  649. {
  650. u32 reg;
  651. reg = readl(dp->reg_base + ANALOGIX_DP_PHY_TEST);
  652. reg |= MACRO_RST;
  653. writel(reg, dp->reg_base + ANALOGIX_DP_PHY_TEST);
  654. /* 10 us is the minimum reset time. */
  655. usleep_range(10, 20);
  656. reg &= ~MACRO_RST;
  657. writel(reg, dp->reg_base + ANALOGIX_DP_PHY_TEST);
  658. }
  659. void analogix_dp_init_video(struct analogix_dp_device *dp)
  660. {
  661. u32 reg;
  662. reg = VSYNC_DET | VID_FORMAT_CHG | VID_CLK_CHG;
  663. writel(reg, dp->reg_base + ANALOGIX_DP_COMMON_INT_STA_1);
  664. reg = 0x0;
  665. writel(reg, dp->reg_base + ANALOGIX_DP_SYS_CTL_1);
  666. reg = CHA_CRI(4) | CHA_CTRL;
  667. writel(reg, dp->reg_base + ANALOGIX_DP_SYS_CTL_2);
  668. reg = 0x0;
  669. writel(reg, dp->reg_base + ANALOGIX_DP_SYS_CTL_3);
  670. reg = VID_HRES_TH(2) | VID_VRES_TH(0);
  671. writel(reg, dp->reg_base + ANALOGIX_DP_VIDEO_CTL_8);
  672. }
  673. void analogix_dp_set_video_color_format(struct analogix_dp_device *dp)
  674. {
  675. u32 reg;
  676. /* Configure the input color depth, color space, dynamic range */
  677. reg = (dp->video_info.dynamic_range << IN_D_RANGE_SHIFT) |
  678. (dp->video_info.color_depth << IN_BPC_SHIFT) |
  679. (dp->video_info.color_space << IN_COLOR_F_SHIFT);
  680. writel(reg, dp->reg_base + ANALOGIX_DP_VIDEO_CTL_2);
  681. /* Set Input Color YCbCr Coefficients to ITU601 or ITU709 */
  682. reg = readl(dp->reg_base + ANALOGIX_DP_VIDEO_CTL_3);
  683. reg &= ~IN_YC_COEFFI_MASK;
  684. if (dp->video_info.ycbcr_coeff)
  685. reg |= IN_YC_COEFFI_ITU709;
  686. else
  687. reg |= IN_YC_COEFFI_ITU601;
  688. writel(reg, dp->reg_base + ANALOGIX_DP_VIDEO_CTL_3);
  689. }
  690. int analogix_dp_is_slave_video_stream_clock_on(struct analogix_dp_device *dp)
  691. {
  692. u32 reg;
  693. reg = readl(dp->reg_base + ANALOGIX_DP_SYS_CTL_1);
  694. writel(reg, dp->reg_base + ANALOGIX_DP_SYS_CTL_1);
  695. reg = readl(dp->reg_base + ANALOGIX_DP_SYS_CTL_1);
  696. if (!(reg & DET_STA)) {
  697. dev_dbg(dp->dev, "Input stream clock not detected.\n");
  698. return -EINVAL;
  699. }
  700. reg = readl(dp->reg_base + ANALOGIX_DP_SYS_CTL_2);
  701. writel(reg, dp->reg_base + ANALOGIX_DP_SYS_CTL_2);
  702. reg = readl(dp->reg_base + ANALOGIX_DP_SYS_CTL_2);
  703. dev_dbg(dp->dev, "wait SYS_CTL_2.\n");
  704. if (reg & CHA_STA) {
  705. dev_dbg(dp->dev, "Input stream clk is changing\n");
  706. return -EINVAL;
  707. }
  708. return 0;
  709. }
  710. void analogix_dp_set_video_cr_mn(struct analogix_dp_device *dp,
  711. enum clock_recovery_m_value_type type,
  712. u32 m_value, u32 n_value)
  713. {
  714. u32 reg;
  715. if (type == REGISTER_M) {
  716. reg = readl(dp->reg_base + ANALOGIX_DP_SYS_CTL_4);
  717. reg |= FIX_M_VID;
  718. writel(reg, dp->reg_base + ANALOGIX_DP_SYS_CTL_4);
  719. reg = m_value & 0xff;
  720. writel(reg, dp->reg_base + ANALOGIX_DP_M_VID_0);
  721. reg = (m_value >> 8) & 0xff;
  722. writel(reg, dp->reg_base + ANALOGIX_DP_M_VID_1);
  723. reg = (m_value >> 16) & 0xff;
  724. writel(reg, dp->reg_base + ANALOGIX_DP_M_VID_2);
  725. reg = n_value & 0xff;
  726. writel(reg, dp->reg_base + ANALOGIX_DP_N_VID_0);
  727. reg = (n_value >> 8) & 0xff;
  728. writel(reg, dp->reg_base + ANALOGIX_DP_N_VID_1);
  729. reg = (n_value >> 16) & 0xff;
  730. writel(reg, dp->reg_base + ANALOGIX_DP_N_VID_2);
  731. } else {
  732. reg = readl(dp->reg_base + ANALOGIX_DP_SYS_CTL_4);
  733. reg &= ~FIX_M_VID;
  734. writel(reg, dp->reg_base + ANALOGIX_DP_SYS_CTL_4);
  735. writel(0x00, dp->reg_base + ANALOGIX_DP_N_VID_0);
  736. writel(0x80, dp->reg_base + ANALOGIX_DP_N_VID_1);
  737. writel(0x00, dp->reg_base + ANALOGIX_DP_N_VID_2);
  738. }
  739. }
  740. void analogix_dp_set_video_timing_mode(struct analogix_dp_device *dp, u32 type)
  741. {
  742. u32 reg;
  743. if (type == VIDEO_TIMING_FROM_CAPTURE) {
  744. reg = readl(dp->reg_base + ANALOGIX_DP_VIDEO_CTL_10);
  745. reg &= ~FORMAT_SEL;
  746. writel(reg, dp->reg_base + ANALOGIX_DP_VIDEO_CTL_10);
  747. } else {
  748. reg = readl(dp->reg_base + ANALOGIX_DP_VIDEO_CTL_10);
  749. reg |= FORMAT_SEL;
  750. writel(reg, dp->reg_base + ANALOGIX_DP_VIDEO_CTL_10);
  751. }
  752. }
  753. void analogix_dp_enable_video_master(struct analogix_dp_device *dp, bool enable)
  754. {
  755. u32 reg;
  756. if (enable) {
  757. reg = readl(dp->reg_base + ANALOGIX_DP_SOC_GENERAL_CTL);
  758. reg &= ~VIDEO_MODE_MASK;
  759. reg |= VIDEO_MASTER_MODE_EN | VIDEO_MODE_MASTER_MODE;
  760. writel(reg, dp->reg_base + ANALOGIX_DP_SOC_GENERAL_CTL);
  761. } else {
  762. reg = readl(dp->reg_base + ANALOGIX_DP_SOC_GENERAL_CTL);
  763. reg &= ~VIDEO_MODE_MASK;
  764. reg |= VIDEO_MODE_SLAVE_MODE;
  765. writel(reg, dp->reg_base + ANALOGIX_DP_SOC_GENERAL_CTL);
  766. }
  767. }
  768. void analogix_dp_start_video(struct analogix_dp_device *dp)
  769. {
  770. u32 reg;
  771. reg = readl(dp->reg_base + ANALOGIX_DP_VIDEO_CTL_1);
  772. reg |= VIDEO_EN;
  773. writel(reg, dp->reg_base + ANALOGIX_DP_VIDEO_CTL_1);
  774. }
  775. int analogix_dp_is_video_stream_on(struct analogix_dp_device *dp)
  776. {
  777. u32 reg;
  778. reg = readl(dp->reg_base + ANALOGIX_DP_SYS_CTL_3);
  779. writel(reg, dp->reg_base + ANALOGIX_DP_SYS_CTL_3);
  780. reg = readl(dp->reg_base + ANALOGIX_DP_SYS_CTL_3);
  781. if (!(reg & STRM_VALID)) {
  782. dev_dbg(dp->dev, "Input video stream is not detected.\n");
  783. return -EINVAL;
  784. }
  785. return 0;
  786. }
  787. void analogix_dp_config_video_slave_mode(struct analogix_dp_device *dp)
  788. {
  789. u32 reg;
  790. reg = readl(dp->reg_base + ANALOGIX_DP_FUNC_EN_1);
  791. if (dp->plat_data && is_rockchip(dp->plat_data->dev_type)) {
  792. reg &= ~(RK_VID_CAP_FUNC_EN_N | RK_VID_FIFO_FUNC_EN_N);
  793. } else {
  794. reg &= ~(MASTER_VID_FUNC_EN_N | SLAVE_VID_FUNC_EN_N);
  795. reg |= MASTER_VID_FUNC_EN_N;
  796. }
  797. writel(reg, dp->reg_base + ANALOGIX_DP_FUNC_EN_1);
  798. reg = readl(dp->reg_base + ANALOGIX_DP_VIDEO_CTL_10);
  799. reg &= ~INTERACE_SCAN_CFG;
  800. reg |= (dp->video_info.interlaced << 2);
  801. writel(reg, dp->reg_base + ANALOGIX_DP_VIDEO_CTL_10);
  802. reg = readl(dp->reg_base + ANALOGIX_DP_VIDEO_CTL_10);
  803. reg &= ~VSYNC_POLARITY_CFG;
  804. reg |= (dp->video_info.v_sync_polarity << 1);
  805. writel(reg, dp->reg_base + ANALOGIX_DP_VIDEO_CTL_10);
  806. reg = readl(dp->reg_base + ANALOGIX_DP_VIDEO_CTL_10);
  807. reg &= ~HSYNC_POLARITY_CFG;
  808. reg |= (dp->video_info.h_sync_polarity << 0);
  809. writel(reg, dp->reg_base + ANALOGIX_DP_VIDEO_CTL_10);
  810. reg = AUDIO_MODE_SPDIF_MODE | VIDEO_MODE_SLAVE_MODE;
  811. writel(reg, dp->reg_base + ANALOGIX_DP_SOC_GENERAL_CTL);
  812. }
  813. void analogix_dp_enable_scrambling(struct analogix_dp_device *dp)
  814. {
  815. u32 reg;
  816. reg = readl(dp->reg_base + ANALOGIX_DP_TRAINING_PTN_SET);
  817. reg &= ~SCRAMBLING_DISABLE;
  818. writel(reg, dp->reg_base + ANALOGIX_DP_TRAINING_PTN_SET);
  819. }
  820. void analogix_dp_disable_scrambling(struct analogix_dp_device *dp)
  821. {
  822. u32 reg;
  823. reg = readl(dp->reg_base + ANALOGIX_DP_TRAINING_PTN_SET);
  824. reg |= SCRAMBLING_DISABLE;
  825. writel(reg, dp->reg_base + ANALOGIX_DP_TRAINING_PTN_SET);
  826. }
  827. void analogix_dp_enable_psr_crc(struct analogix_dp_device *dp)
  828. {
  829. writel(PSR_VID_CRC_ENABLE, dp->reg_base + ANALOGIX_DP_CRC_CON);
  830. }
  831. static ssize_t analogix_dp_get_psr_status(struct analogix_dp_device *dp)
  832. {
  833. ssize_t val;
  834. u8 status;
  835. val = drm_dp_dpcd_readb(&dp->aux, DP_PSR_STATUS, &status);
  836. if (val < 0) {
  837. dev_err(dp->dev, "PSR_STATUS read failed ret=%zd", val);
  838. return val;
  839. }
  840. return status;
  841. }
  842. int analogix_dp_send_psr_spd(struct analogix_dp_device *dp,
  843. struct edp_vsc_psr *vsc, bool blocking)
  844. {
  845. unsigned int val;
  846. int ret;
  847. ssize_t psr_status;
  848. /* don't send info frame */
  849. val = readl(dp->reg_base + ANALOGIX_DP_PKT_SEND_CTL);
  850. val &= ~IF_EN;
  851. writel(val, dp->reg_base + ANALOGIX_DP_PKT_SEND_CTL);
  852. /* configure single frame update mode */
  853. writel(PSR_FRAME_UP_TYPE_BURST | PSR_CRC_SEL_HARDWARE,
  854. dp->reg_base + ANALOGIX_DP_PSR_FRAME_UPDATE_CTRL);
  855. /* configure VSC HB0~HB3 */
  856. writel(vsc->sdp_header.HB0, dp->reg_base + ANALOGIX_DP_SPD_HB0);
  857. writel(vsc->sdp_header.HB1, dp->reg_base + ANALOGIX_DP_SPD_HB1);
  858. writel(vsc->sdp_header.HB2, dp->reg_base + ANALOGIX_DP_SPD_HB2);
  859. writel(vsc->sdp_header.HB3, dp->reg_base + ANALOGIX_DP_SPD_HB3);
  860. /* configure reused VSC PB0~PB3, magic number from vendor */
  861. writel(0x00, dp->reg_base + ANALOGIX_DP_SPD_PB0);
  862. writel(0x16, dp->reg_base + ANALOGIX_DP_SPD_PB1);
  863. writel(0xCE, dp->reg_base + ANALOGIX_DP_SPD_PB2);
  864. writel(0x5D, dp->reg_base + ANALOGIX_DP_SPD_PB3);
  865. /* configure DB0 / DB1 values */
  866. writel(vsc->DB0, dp->reg_base + ANALOGIX_DP_VSC_SHADOW_DB0);
  867. writel(vsc->DB1, dp->reg_base + ANALOGIX_DP_VSC_SHADOW_DB1);
  868. /* set reuse spd inforframe */
  869. val = readl(dp->reg_base + ANALOGIX_DP_VIDEO_CTL_3);
  870. val |= REUSE_SPD_EN;
  871. writel(val, dp->reg_base + ANALOGIX_DP_VIDEO_CTL_3);
  872. /* mark info frame update */
  873. val = readl(dp->reg_base + ANALOGIX_DP_PKT_SEND_CTL);
  874. val = (val | IF_UP) & ~IF_EN;
  875. writel(val, dp->reg_base + ANALOGIX_DP_PKT_SEND_CTL);
  876. /* send info frame */
  877. val = readl(dp->reg_base + ANALOGIX_DP_PKT_SEND_CTL);
  878. val |= IF_EN;
  879. writel(val, dp->reg_base + ANALOGIX_DP_PKT_SEND_CTL);
  880. if (!blocking)
  881. return 0;
  882. ret = readx_poll_timeout(analogix_dp_get_psr_status, dp, psr_status,
  883. psr_status >= 0 &&
  884. ((vsc->DB1 && psr_status == DP_PSR_SINK_ACTIVE_RFB) ||
  885. (!vsc->DB1 && psr_status == DP_PSR_SINK_INACTIVE)), 1500,
  886. DP_TIMEOUT_PSR_LOOP_MS * 1000);
  887. if (ret) {
  888. dev_warn(dp->dev, "Failed to apply PSR %d\n", ret);
  889. return ret;
  890. }
  891. return 0;
  892. }
  893. ssize_t analogix_dp_transfer(struct analogix_dp_device *dp,
  894. struct drm_dp_aux_msg *msg)
  895. {
  896. u32 reg;
  897. u32 status_reg;
  898. u8 *buffer = msg->buffer;
  899. unsigned int i;
  900. int num_transferred = 0;
  901. int ret;
  902. /* Buffer size of AUX CH is 16 bytes */
  903. if (WARN_ON(msg->size > 16))
  904. return -E2BIG;
  905. /* Clear AUX CH data buffer */
  906. reg = BUF_CLR;
  907. writel(reg, dp->reg_base + ANALOGIX_DP_BUFFER_DATA_CTL);
  908. switch (msg->request & ~DP_AUX_I2C_MOT) {
  909. case DP_AUX_I2C_WRITE:
  910. reg = AUX_TX_COMM_WRITE | AUX_TX_COMM_I2C_TRANSACTION;
  911. if (msg->request & DP_AUX_I2C_MOT)
  912. reg |= AUX_TX_COMM_MOT;
  913. break;
  914. case DP_AUX_I2C_READ:
  915. reg = AUX_TX_COMM_READ | AUX_TX_COMM_I2C_TRANSACTION;
  916. if (msg->request & DP_AUX_I2C_MOT)
  917. reg |= AUX_TX_COMM_MOT;
  918. break;
  919. case DP_AUX_NATIVE_WRITE:
  920. reg = AUX_TX_COMM_WRITE | AUX_TX_COMM_DP_TRANSACTION;
  921. break;
  922. case DP_AUX_NATIVE_READ:
  923. reg = AUX_TX_COMM_READ | AUX_TX_COMM_DP_TRANSACTION;
  924. break;
  925. default:
  926. return -EINVAL;
  927. }
  928. reg |= AUX_LENGTH(msg->size);
  929. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_CH_CTL_1);
  930. /* Select DPCD device address */
  931. reg = AUX_ADDR_7_0(msg->address);
  932. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_ADDR_7_0);
  933. reg = AUX_ADDR_15_8(msg->address);
  934. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_ADDR_15_8);
  935. reg = AUX_ADDR_19_16(msg->address);
  936. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_ADDR_19_16);
  937. if (!(msg->request & DP_AUX_I2C_READ)) {
  938. for (i = 0; i < msg->size; i++) {
  939. reg = buffer[i];
  940. writel(reg, dp->reg_base + ANALOGIX_DP_BUF_DATA_0 +
  941. 4 * i);
  942. num_transferred++;
  943. }
  944. }
  945. /* Enable AUX CH operation */
  946. reg = AUX_EN;
  947. /* Zero-sized messages specify address-only transactions. */
  948. if (msg->size < 1)
  949. reg |= ADDR_ONLY;
  950. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_CH_CTL_2);
  951. ret = readx_poll_timeout(readl, dp->reg_base + ANALOGIX_DP_AUX_CH_CTL_2,
  952. reg, !(reg & AUX_EN), 25, 500 * 1000);
  953. if (ret) {
  954. dev_err(dp->dev, "AUX CH enable timeout!\n");
  955. goto aux_error;
  956. }
  957. /* TODO: Wait for an interrupt instead of looping? */
  958. /* Is AUX CH command reply received? */
  959. ret = readx_poll_timeout(readl, dp->reg_base + ANALOGIX_DP_INT_STA,
  960. reg, reg & RPLY_RECEIV, 10, 20 * 1000);
  961. if (ret) {
  962. dev_err(dp->dev, "AUX CH cmd reply timeout!\n");
  963. goto aux_error;
  964. }
  965. /* Clear interrupt source for AUX CH command reply */
  966. writel(RPLY_RECEIV, dp->reg_base + ANALOGIX_DP_INT_STA);
  967. /* Clear interrupt source for AUX CH access error */
  968. reg = readl(dp->reg_base + ANALOGIX_DP_INT_STA);
  969. status_reg = readl(dp->reg_base + ANALOGIX_DP_AUX_CH_STA);
  970. if ((reg & AUX_ERR) || (status_reg & AUX_STATUS_MASK)) {
  971. writel(AUX_ERR, dp->reg_base + ANALOGIX_DP_INT_STA);
  972. dev_warn(dp->dev, "AUX CH error happened: %#x (%d)\n",
  973. status_reg & AUX_STATUS_MASK, !!(reg & AUX_ERR));
  974. goto aux_error;
  975. }
  976. if (msg->request & DP_AUX_I2C_READ) {
  977. for (i = 0; i < msg->size; i++) {
  978. reg = readl(dp->reg_base + ANALOGIX_DP_BUF_DATA_0 +
  979. 4 * i);
  980. buffer[i] = (unsigned char)reg;
  981. num_transferred++;
  982. }
  983. }
  984. /* Check if Rx sends defer */
  985. reg = readl(dp->reg_base + ANALOGIX_DP_AUX_RX_COMM);
  986. if (reg == AUX_RX_COMM_AUX_DEFER)
  987. msg->reply = DP_AUX_NATIVE_REPLY_DEFER;
  988. else if (reg == AUX_RX_COMM_I2C_DEFER)
  989. msg->reply = DP_AUX_I2C_REPLY_DEFER;
  990. else if ((msg->request & ~DP_AUX_I2C_MOT) == DP_AUX_I2C_WRITE ||
  991. (msg->request & ~DP_AUX_I2C_MOT) == DP_AUX_I2C_READ)
  992. msg->reply = DP_AUX_I2C_REPLY_ACK;
  993. else if ((msg->request & ~DP_AUX_I2C_MOT) == DP_AUX_NATIVE_WRITE ||
  994. (msg->request & ~DP_AUX_I2C_MOT) == DP_AUX_NATIVE_READ)
  995. msg->reply = DP_AUX_NATIVE_REPLY_ACK;
  996. return num_transferred > 0 ? num_transferred : -EBUSY;
  997. aux_error:
  998. /* if aux err happen, reset aux */
  999. analogix_dp_init_aux(dp);
  1000. return -EREMOTEIO;
  1001. }