analogix-anx78xx.c 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494
  1. /*
  2. * Copyright(c) 2016, Analogix Semiconductor.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 and
  6. * only version 2 as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. * Based on anx7808 driver obtained from chromeos with copyright:
  14. * Copyright(c) 2013, Google Inc.
  15. *
  16. */
  17. #include <linux/delay.h>
  18. #include <linux/err.h>
  19. #include <linux/interrupt.h>
  20. #include <linux/i2c.h>
  21. #include <linux/kernel.h>
  22. #include <linux/module.h>
  23. #include <linux/of_gpio.h>
  24. #include <linux/of_irq.h>
  25. #include <linux/of_platform.h>
  26. #include <linux/regmap.h>
  27. #include <linux/types.h>
  28. #include <linux/gpio/consumer.h>
  29. #include <linux/regulator/consumer.h>
  30. #include <drm/drmP.h>
  31. #include <drm/drm_atomic_helper.h>
  32. #include <drm/drm_crtc.h>
  33. #include <drm/drm_crtc_helper.h>
  34. #include <drm/drm_dp_helper.h>
  35. #include <drm/drm_edid.h>
  36. #include "analogix-anx78xx.h"
  37. #define I2C_NUM_ADDRESSES 5
  38. #define I2C_IDX_TX_P0 0
  39. #define I2C_IDX_TX_P1 1
  40. #define I2C_IDX_TX_P2 2
  41. #define I2C_IDX_RX_P0 3
  42. #define I2C_IDX_RX_P1 4
  43. #define XTAL_CLK 270 /* 27M */
  44. #define AUX_CH_BUFFER_SIZE 16
  45. #define AUX_WAIT_TIMEOUT_MS 15
  46. static const u8 anx78xx_i2c_addresses[] = {
  47. [I2C_IDX_TX_P0] = TX_P0,
  48. [I2C_IDX_TX_P1] = TX_P1,
  49. [I2C_IDX_TX_P2] = TX_P2,
  50. [I2C_IDX_RX_P0] = RX_P0,
  51. [I2C_IDX_RX_P1] = RX_P1,
  52. };
  53. struct anx78xx_platform_data {
  54. struct regulator *dvdd10;
  55. struct gpio_desc *gpiod_hpd;
  56. struct gpio_desc *gpiod_pd;
  57. struct gpio_desc *gpiod_reset;
  58. int hpd_irq;
  59. int intp_irq;
  60. };
  61. struct anx78xx {
  62. struct drm_dp_aux aux;
  63. struct drm_bridge bridge;
  64. struct i2c_client *client;
  65. struct edid *edid;
  66. struct drm_connector connector;
  67. struct drm_dp_link link;
  68. struct anx78xx_platform_data pdata;
  69. struct mutex lock;
  70. /*
  71. * I2C Slave addresses of ANX7814 are mapped as TX_P0, TX_P1, TX_P2,
  72. * RX_P0 and RX_P1.
  73. */
  74. struct i2c_client *i2c_dummy[I2C_NUM_ADDRESSES];
  75. struct regmap *map[I2C_NUM_ADDRESSES];
  76. u16 chipid;
  77. u8 dpcd[DP_RECEIVER_CAP_SIZE];
  78. bool powered;
  79. };
  80. static inline struct anx78xx *connector_to_anx78xx(struct drm_connector *c)
  81. {
  82. return container_of(c, struct anx78xx, connector);
  83. }
  84. static inline struct anx78xx *bridge_to_anx78xx(struct drm_bridge *bridge)
  85. {
  86. return container_of(bridge, struct anx78xx, bridge);
  87. }
  88. static int anx78xx_set_bits(struct regmap *map, u8 reg, u8 mask)
  89. {
  90. return regmap_update_bits(map, reg, mask, mask);
  91. }
  92. static int anx78xx_clear_bits(struct regmap *map, u8 reg, u8 mask)
  93. {
  94. return regmap_update_bits(map, reg, mask, 0);
  95. }
  96. static bool anx78xx_aux_op_finished(struct anx78xx *anx78xx)
  97. {
  98. unsigned int value;
  99. int err;
  100. err = regmap_read(anx78xx->map[I2C_IDX_TX_P0], SP_DP_AUX_CH_CTRL2_REG,
  101. &value);
  102. if (err < 0)
  103. return false;
  104. return (value & SP_AUX_EN) == 0;
  105. }
  106. static int anx78xx_aux_wait(struct anx78xx *anx78xx)
  107. {
  108. unsigned long timeout;
  109. unsigned int status;
  110. int err;
  111. timeout = jiffies + msecs_to_jiffies(AUX_WAIT_TIMEOUT_MS) + 1;
  112. while (!anx78xx_aux_op_finished(anx78xx)) {
  113. if (time_after(jiffies, timeout)) {
  114. if (!anx78xx_aux_op_finished(anx78xx)) {
  115. DRM_ERROR("Timed out waiting AUX to finish\n");
  116. return -ETIMEDOUT;
  117. }
  118. break;
  119. }
  120. usleep_range(1000, 2000);
  121. }
  122. /* Read the AUX channel access status */
  123. err = regmap_read(anx78xx->map[I2C_IDX_TX_P0], SP_AUX_CH_STATUS_REG,
  124. &status);
  125. if (err < 0) {
  126. DRM_ERROR("Failed to read from AUX channel: %d\n", err);
  127. return err;
  128. }
  129. if (status & SP_AUX_STATUS) {
  130. DRM_ERROR("Failed to wait for AUX channel (status: %02x)\n",
  131. status);
  132. return -ETIMEDOUT;
  133. }
  134. return 0;
  135. }
  136. static int anx78xx_aux_address(struct anx78xx *anx78xx, unsigned int addr)
  137. {
  138. int err;
  139. err = regmap_write(anx78xx->map[I2C_IDX_TX_P0], SP_AUX_ADDR_7_0_REG,
  140. addr & 0xff);
  141. if (err)
  142. return err;
  143. err = regmap_write(anx78xx->map[I2C_IDX_TX_P0], SP_AUX_ADDR_15_8_REG,
  144. (addr & 0xff00) >> 8);
  145. if (err)
  146. return err;
  147. /*
  148. * DP AUX CH Address Register #2, only update bits[3:0]
  149. * [7:4] RESERVED
  150. * [3:0] AUX_ADDR[19:16], Register control AUX CH address.
  151. */
  152. err = regmap_update_bits(anx78xx->map[I2C_IDX_TX_P0],
  153. SP_AUX_ADDR_19_16_REG,
  154. SP_AUX_ADDR_19_16_MASK,
  155. (addr & 0xf0000) >> 16);
  156. if (err)
  157. return err;
  158. return 0;
  159. }
  160. static ssize_t anx78xx_aux_transfer(struct drm_dp_aux *aux,
  161. struct drm_dp_aux_msg *msg)
  162. {
  163. struct anx78xx *anx78xx = container_of(aux, struct anx78xx, aux);
  164. u8 ctrl1 = msg->request;
  165. u8 ctrl2 = SP_AUX_EN;
  166. u8 *buffer = msg->buffer;
  167. int err;
  168. /* The DP AUX transmit and receive buffer has 16 bytes. */
  169. if (WARN_ON(msg->size > AUX_CH_BUFFER_SIZE))
  170. return -E2BIG;
  171. /* Zero-sized messages specify address-only transactions. */
  172. if (msg->size < 1)
  173. ctrl2 |= SP_ADDR_ONLY;
  174. else /* For non-zero-sized set the length field. */
  175. ctrl1 |= (msg->size - 1) << SP_AUX_LENGTH_SHIFT;
  176. if ((msg->request & DP_AUX_I2C_READ) == 0) {
  177. /* When WRITE | MOT write values to data buffer */
  178. err = regmap_bulk_write(anx78xx->map[I2C_IDX_TX_P0],
  179. SP_DP_BUF_DATA0_REG, buffer,
  180. msg->size);
  181. if (err)
  182. return err;
  183. }
  184. /* Write address and request */
  185. err = anx78xx_aux_address(anx78xx, msg->address);
  186. if (err)
  187. return err;
  188. err = regmap_write(anx78xx->map[I2C_IDX_TX_P0], SP_DP_AUX_CH_CTRL1_REG,
  189. ctrl1);
  190. if (err)
  191. return err;
  192. /* Start transaction */
  193. err = regmap_update_bits(anx78xx->map[I2C_IDX_TX_P0],
  194. SP_DP_AUX_CH_CTRL2_REG, SP_ADDR_ONLY |
  195. SP_AUX_EN, ctrl2);
  196. if (err)
  197. return err;
  198. err = anx78xx_aux_wait(anx78xx);
  199. if (err)
  200. return err;
  201. msg->reply = DP_AUX_I2C_REPLY_ACK;
  202. if ((msg->size > 0) && (msg->request & DP_AUX_I2C_READ)) {
  203. /* Read values from data buffer */
  204. err = regmap_bulk_read(anx78xx->map[I2C_IDX_TX_P0],
  205. SP_DP_BUF_DATA0_REG, buffer,
  206. msg->size);
  207. if (err)
  208. return err;
  209. }
  210. err = anx78xx_clear_bits(anx78xx->map[I2C_IDX_TX_P0],
  211. SP_DP_AUX_CH_CTRL2_REG, SP_ADDR_ONLY);
  212. if (err)
  213. return err;
  214. return msg->size;
  215. }
  216. static int anx78xx_set_hpd(struct anx78xx *anx78xx)
  217. {
  218. int err;
  219. err = anx78xx_clear_bits(anx78xx->map[I2C_IDX_RX_P0],
  220. SP_TMDS_CTRL_BASE + 7, SP_PD_RT);
  221. if (err)
  222. return err;
  223. err = anx78xx_set_bits(anx78xx->map[I2C_IDX_TX_P2], SP_VID_CTRL3_REG,
  224. SP_HPD_OUT);
  225. if (err)
  226. return err;
  227. return 0;
  228. }
  229. static int anx78xx_clear_hpd(struct anx78xx *anx78xx)
  230. {
  231. int err;
  232. err = anx78xx_clear_bits(anx78xx->map[I2C_IDX_TX_P2], SP_VID_CTRL3_REG,
  233. SP_HPD_OUT);
  234. if (err)
  235. return err;
  236. err = anx78xx_set_bits(anx78xx->map[I2C_IDX_RX_P0],
  237. SP_TMDS_CTRL_BASE + 7, SP_PD_RT);
  238. if (err)
  239. return err;
  240. return 0;
  241. }
  242. static const struct reg_sequence tmds_phy_initialization[] = {
  243. { SP_TMDS_CTRL_BASE + 1, 0x90 },
  244. { SP_TMDS_CTRL_BASE + 2, 0xa9 },
  245. { SP_TMDS_CTRL_BASE + 6, 0x92 },
  246. { SP_TMDS_CTRL_BASE + 7, 0x80 },
  247. { SP_TMDS_CTRL_BASE + 20, 0xf2 },
  248. { SP_TMDS_CTRL_BASE + 22, 0xc4 },
  249. { SP_TMDS_CTRL_BASE + 23, 0x18 },
  250. };
  251. static int anx78xx_rx_initialization(struct anx78xx *anx78xx)
  252. {
  253. int err;
  254. err = regmap_write(anx78xx->map[I2C_IDX_RX_P0], SP_HDMI_MUTE_CTRL_REG,
  255. SP_AUD_MUTE | SP_VID_MUTE);
  256. if (err)
  257. return err;
  258. err = anx78xx_set_bits(anx78xx->map[I2C_IDX_RX_P0], SP_CHIP_CTRL_REG,
  259. SP_MAN_HDMI5V_DET | SP_PLLLOCK_CKDT_EN |
  260. SP_DIGITAL_CKDT_EN);
  261. if (err)
  262. return err;
  263. err = anx78xx_set_bits(anx78xx->map[I2C_IDX_RX_P0],
  264. SP_SOFTWARE_RESET1_REG, SP_HDCP_MAN_RST |
  265. SP_SW_MAN_RST | SP_TMDS_RST | SP_VIDEO_RST);
  266. if (err)
  267. return err;
  268. err = anx78xx_clear_bits(anx78xx->map[I2C_IDX_RX_P0],
  269. SP_SOFTWARE_RESET1_REG, SP_HDCP_MAN_RST |
  270. SP_SW_MAN_RST | SP_TMDS_RST | SP_VIDEO_RST);
  271. if (err)
  272. return err;
  273. /* Sync detect change, GP set mute */
  274. err = anx78xx_set_bits(anx78xx->map[I2C_IDX_RX_P0],
  275. SP_AUD_EXCEPTION_ENABLE_BASE + 1, BIT(5) |
  276. BIT(6));
  277. if (err)
  278. return err;
  279. err = anx78xx_set_bits(anx78xx->map[I2C_IDX_RX_P0],
  280. SP_AUD_EXCEPTION_ENABLE_BASE + 3,
  281. SP_AEC_EN21);
  282. if (err)
  283. return err;
  284. err = anx78xx_set_bits(anx78xx->map[I2C_IDX_RX_P0], SP_AUDVID_CTRL_REG,
  285. SP_AVC_EN | SP_AAC_OE | SP_AAC_EN);
  286. if (err)
  287. return err;
  288. err = anx78xx_clear_bits(anx78xx->map[I2C_IDX_RX_P0],
  289. SP_SYSTEM_POWER_DOWN1_REG, SP_PWDN_CTRL);
  290. if (err)
  291. return err;
  292. err = anx78xx_set_bits(anx78xx->map[I2C_IDX_RX_P0],
  293. SP_VID_DATA_RANGE_CTRL_REG, SP_R2Y_INPUT_LIMIT);
  294. if (err)
  295. return err;
  296. /* Enable DDC stretch */
  297. err = regmap_write(anx78xx->map[I2C_IDX_TX_P0],
  298. SP_DP_EXTRA_I2C_DEV_ADDR_REG, SP_I2C_EXTRA_ADDR);
  299. if (err)
  300. return err;
  301. /* TMDS phy initialization */
  302. err = regmap_multi_reg_write(anx78xx->map[I2C_IDX_RX_P0],
  303. tmds_phy_initialization,
  304. ARRAY_SIZE(tmds_phy_initialization));
  305. if (err)
  306. return err;
  307. err = anx78xx_clear_hpd(anx78xx);
  308. if (err)
  309. return err;
  310. return 0;
  311. }
  312. static const u8 dp_tx_output_precise_tune_bits[20] = {
  313. 0x01, 0x03, 0x07, 0x7f, 0x71, 0x6b, 0x7f,
  314. 0x73, 0x7f, 0x7f, 0x00, 0x00, 0x00, 0x00,
  315. 0x0c, 0x42, 0x1e, 0x3e, 0x72, 0x7e,
  316. };
  317. static int anx78xx_link_phy_initialization(struct anx78xx *anx78xx)
  318. {
  319. int err;
  320. /*
  321. * REVISIT : It is writing to a RESERVED bits in Analog Control 0
  322. * register.
  323. */
  324. err = regmap_write(anx78xx->map[I2C_IDX_TX_P2], SP_ANALOG_CTRL0_REG,
  325. 0x02);
  326. if (err)
  327. return err;
  328. /*
  329. * Write DP TX output emphasis precise tune bits.
  330. */
  331. err = regmap_bulk_write(anx78xx->map[I2C_IDX_TX_P1],
  332. SP_DP_TX_LT_CTRL0_REG,
  333. dp_tx_output_precise_tune_bits,
  334. ARRAY_SIZE(dp_tx_output_precise_tune_bits));
  335. if (err)
  336. return err;
  337. return 0;
  338. }
  339. static int anx78xx_xtal_clk_sel(struct anx78xx *anx78xx)
  340. {
  341. unsigned int value;
  342. int err;
  343. err = regmap_update_bits(anx78xx->map[I2C_IDX_TX_P2],
  344. SP_ANALOG_DEBUG2_REG,
  345. SP_XTAL_FRQ | SP_FORCE_SW_OFF_BYPASS,
  346. SP_XTAL_FRQ_27M);
  347. if (err)
  348. return err;
  349. err = regmap_write(anx78xx->map[I2C_IDX_TX_P0], SP_DP_AUX_CH_CTRL3_REG,
  350. XTAL_CLK & SP_WAIT_COUNTER_7_0_MASK);
  351. if (err)
  352. return err;
  353. err = regmap_write(anx78xx->map[I2C_IDX_TX_P0], SP_DP_AUX_CH_CTRL4_REG,
  354. ((XTAL_CLK & 0xff00) >> 2) | (XTAL_CLK / 10));
  355. if (err)
  356. return err;
  357. err = regmap_write(anx78xx->map[I2C_IDX_TX_P0],
  358. SP_I2C_GEN_10US_TIMER0_REG, XTAL_CLK & 0xff);
  359. if (err)
  360. return err;
  361. err = regmap_write(anx78xx->map[I2C_IDX_TX_P0],
  362. SP_I2C_GEN_10US_TIMER1_REG,
  363. (XTAL_CLK & 0xff00) >> 8);
  364. if (err)
  365. return err;
  366. err = regmap_write(anx78xx->map[I2C_IDX_TX_P0], SP_AUX_MISC_CTRL_REG,
  367. XTAL_CLK / 10 - 1);
  368. if (err)
  369. return err;
  370. err = regmap_read(anx78xx->map[I2C_IDX_RX_P0],
  371. SP_HDMI_US_TIMER_CTRL_REG,
  372. &value);
  373. if (err)
  374. return err;
  375. err = regmap_write(anx78xx->map[I2C_IDX_RX_P0],
  376. SP_HDMI_US_TIMER_CTRL_REG,
  377. (value & SP_MS_TIMER_MARGIN_10_8_MASK) |
  378. ((((XTAL_CLK / 10) >> 1) - 2) << 3));
  379. if (err)
  380. return err;
  381. return 0;
  382. }
  383. static const struct reg_sequence otp_key_protect[] = {
  384. { SP_OTP_KEY_PROTECT1_REG, SP_OTP_PSW1 },
  385. { SP_OTP_KEY_PROTECT2_REG, SP_OTP_PSW2 },
  386. { SP_OTP_KEY_PROTECT3_REG, SP_OTP_PSW3 },
  387. };
  388. static int anx78xx_tx_initialization(struct anx78xx *anx78xx)
  389. {
  390. int err;
  391. /* Set terminal resistor to 50 ohm */
  392. err = regmap_write(anx78xx->map[I2C_IDX_TX_P0], SP_DP_AUX_CH_CTRL2_REG,
  393. 0x30);
  394. if (err)
  395. return err;
  396. /* Enable aux double diff output */
  397. err = anx78xx_set_bits(anx78xx->map[I2C_IDX_TX_P0],
  398. SP_DP_AUX_CH_CTRL2_REG, 0x08);
  399. if (err)
  400. return err;
  401. err = anx78xx_clear_bits(anx78xx->map[I2C_IDX_TX_P0],
  402. SP_DP_HDCP_CTRL_REG, SP_AUTO_EN |
  403. SP_AUTO_START);
  404. if (err)
  405. return err;
  406. err = regmap_multi_reg_write(anx78xx->map[I2C_IDX_TX_P0],
  407. otp_key_protect,
  408. ARRAY_SIZE(otp_key_protect));
  409. if (err)
  410. return err;
  411. err = anx78xx_set_bits(anx78xx->map[I2C_IDX_TX_P0],
  412. SP_HDCP_KEY_COMMAND_REG, SP_DISABLE_SYNC_HDCP);
  413. if (err)
  414. return err;
  415. err = regmap_write(anx78xx->map[I2C_IDX_TX_P2], SP_VID_CTRL8_REG,
  416. SP_VID_VRES_TH);
  417. if (err)
  418. return err;
  419. /*
  420. * DP HDCP auto authentication wait timer (when downstream starts to
  421. * auth, DP side will wait for this period then do auth automatically)
  422. */
  423. err = regmap_write(anx78xx->map[I2C_IDX_TX_P0], SP_HDCP_AUTO_TIMER_REG,
  424. 0x00);
  425. if (err)
  426. return err;
  427. err = anx78xx_set_bits(anx78xx->map[I2C_IDX_TX_P0],
  428. SP_DP_HDCP_CTRL_REG, SP_LINK_POLLING);
  429. if (err)
  430. return err;
  431. err = anx78xx_set_bits(anx78xx->map[I2C_IDX_TX_P0],
  432. SP_DP_LINK_DEBUG_CTRL_REG, SP_M_VID_DEBUG);
  433. if (err)
  434. return err;
  435. err = anx78xx_set_bits(anx78xx->map[I2C_IDX_TX_P2],
  436. SP_ANALOG_DEBUG2_REG, SP_POWERON_TIME_1P5MS);
  437. if (err)
  438. return err;
  439. err = anx78xx_xtal_clk_sel(anx78xx);
  440. if (err)
  441. return err;
  442. err = regmap_write(anx78xx->map[I2C_IDX_TX_P0], SP_AUX_DEFER_CTRL_REG,
  443. SP_DEFER_CTRL_EN | 0x0c);
  444. if (err)
  445. return err;
  446. err = anx78xx_set_bits(anx78xx->map[I2C_IDX_TX_P0],
  447. SP_DP_POLLING_CTRL_REG,
  448. SP_AUTO_POLLING_DISABLE);
  449. if (err)
  450. return err;
  451. /*
  452. * Short the link integrity check timer to speed up bstatus
  453. * polling for HDCP CTS item 1A-07
  454. */
  455. err = regmap_write(anx78xx->map[I2C_IDX_TX_P0],
  456. SP_HDCP_LINK_CHECK_TIMER_REG, 0x1d);
  457. if (err)
  458. return err;
  459. err = anx78xx_set_bits(anx78xx->map[I2C_IDX_TX_P0],
  460. SP_DP_MISC_CTRL_REG, SP_EQ_TRAINING_LOOP);
  461. if (err)
  462. return err;
  463. /* Power down the main link by default */
  464. err = anx78xx_set_bits(anx78xx->map[I2C_IDX_TX_P0],
  465. SP_DP_ANALOG_POWER_DOWN_REG, SP_CH0_PD);
  466. if (err)
  467. return err;
  468. err = anx78xx_link_phy_initialization(anx78xx);
  469. if (err)
  470. return err;
  471. /* Gen m_clk with downspreading */
  472. err = anx78xx_set_bits(anx78xx->map[I2C_IDX_TX_P0],
  473. SP_DP_M_CALCULATION_CTRL_REG, SP_M_GEN_CLK_SEL);
  474. if (err)
  475. return err;
  476. return 0;
  477. }
  478. static int anx78xx_enable_interrupts(struct anx78xx *anx78xx)
  479. {
  480. int err;
  481. /*
  482. * BIT0: INT pin assertion polarity: 1 = assert high
  483. * BIT1: INT pin output type: 0 = push/pull
  484. */
  485. err = regmap_write(anx78xx->map[I2C_IDX_TX_P2], SP_INT_CTRL_REG, 0x01);
  486. if (err)
  487. return err;
  488. err = regmap_write(anx78xx->map[I2C_IDX_TX_P2],
  489. SP_COMMON_INT_MASK4_REG, SP_HPD_LOST | SP_HPD_PLUG);
  490. if (err)
  491. return err;
  492. err = regmap_write(anx78xx->map[I2C_IDX_TX_P2], SP_DP_INT_MASK1_REG,
  493. SP_TRAINING_FINISH);
  494. if (err)
  495. return err;
  496. err = regmap_write(anx78xx->map[I2C_IDX_RX_P0], SP_INT_MASK1_REG,
  497. SP_CKDT_CHG | SP_SCDT_CHG);
  498. if (err)
  499. return err;
  500. return 0;
  501. }
  502. static void anx78xx_poweron(struct anx78xx *anx78xx)
  503. {
  504. struct anx78xx_platform_data *pdata = &anx78xx->pdata;
  505. int err;
  506. if (WARN_ON(anx78xx->powered))
  507. return;
  508. if (pdata->dvdd10) {
  509. err = regulator_enable(pdata->dvdd10);
  510. if (err) {
  511. DRM_ERROR("Failed to enable DVDD10 regulator: %d\n",
  512. err);
  513. return;
  514. }
  515. usleep_range(1000, 2000);
  516. }
  517. gpiod_set_value_cansleep(pdata->gpiod_reset, 1);
  518. usleep_range(1000, 2000);
  519. gpiod_set_value_cansleep(pdata->gpiod_pd, 0);
  520. usleep_range(1000, 2000);
  521. gpiod_set_value_cansleep(pdata->gpiod_reset, 0);
  522. /* Power on registers module */
  523. anx78xx_set_bits(anx78xx->map[I2C_IDX_TX_P2], SP_POWERDOWN_CTRL_REG,
  524. SP_HDCP_PD | SP_AUDIO_PD | SP_VIDEO_PD | SP_LINK_PD);
  525. anx78xx_clear_bits(anx78xx->map[I2C_IDX_TX_P2], SP_POWERDOWN_CTRL_REG,
  526. SP_REGISTER_PD | SP_TOTAL_PD);
  527. anx78xx->powered = true;
  528. }
  529. static void anx78xx_poweroff(struct anx78xx *anx78xx)
  530. {
  531. struct anx78xx_platform_data *pdata = &anx78xx->pdata;
  532. int err;
  533. if (WARN_ON(!anx78xx->powered))
  534. return;
  535. gpiod_set_value_cansleep(pdata->gpiod_reset, 1);
  536. usleep_range(1000, 2000);
  537. gpiod_set_value_cansleep(pdata->gpiod_pd, 1);
  538. usleep_range(1000, 2000);
  539. if (pdata->dvdd10) {
  540. err = regulator_disable(pdata->dvdd10);
  541. if (err) {
  542. DRM_ERROR("Failed to disable DVDD10 regulator: %d\n",
  543. err);
  544. return;
  545. }
  546. usleep_range(1000, 2000);
  547. }
  548. anx78xx->powered = false;
  549. }
  550. static int anx78xx_start(struct anx78xx *anx78xx)
  551. {
  552. int err;
  553. /* Power on all modules */
  554. err = anx78xx_clear_bits(anx78xx->map[I2C_IDX_TX_P2],
  555. SP_POWERDOWN_CTRL_REG,
  556. SP_HDCP_PD | SP_AUDIO_PD | SP_VIDEO_PD |
  557. SP_LINK_PD);
  558. err = anx78xx_enable_interrupts(anx78xx);
  559. if (err) {
  560. DRM_ERROR("Failed to enable interrupts: %d\n", err);
  561. goto err_poweroff;
  562. }
  563. err = anx78xx_rx_initialization(anx78xx);
  564. if (err) {
  565. DRM_ERROR("Failed receiver initialization: %d\n", err);
  566. goto err_poweroff;
  567. }
  568. err = anx78xx_tx_initialization(anx78xx);
  569. if (err) {
  570. DRM_ERROR("Failed transmitter initialization: %d\n", err);
  571. goto err_poweroff;
  572. }
  573. /*
  574. * This delay seems to help keep the hardware in a good state. Without
  575. * it, there are times where it fails silently.
  576. */
  577. usleep_range(10000, 15000);
  578. return 0;
  579. err_poweroff:
  580. DRM_ERROR("Failed SlimPort transmitter initialization: %d\n", err);
  581. anx78xx_poweroff(anx78xx);
  582. return err;
  583. }
  584. static int anx78xx_init_pdata(struct anx78xx *anx78xx)
  585. {
  586. struct anx78xx_platform_data *pdata = &anx78xx->pdata;
  587. struct device *dev = &anx78xx->client->dev;
  588. /* 1.0V digital core power regulator */
  589. pdata->dvdd10 = devm_regulator_get(dev, "dvdd10");
  590. if (IS_ERR(pdata->dvdd10)) {
  591. DRM_ERROR("DVDD10 regulator not found\n");
  592. return PTR_ERR(pdata->dvdd10);
  593. }
  594. /* GPIO for HPD */
  595. pdata->gpiod_hpd = devm_gpiod_get(dev, "hpd", GPIOD_IN);
  596. if (IS_ERR(pdata->gpiod_hpd))
  597. return PTR_ERR(pdata->gpiod_hpd);
  598. /* GPIO for chip power down */
  599. pdata->gpiod_pd = devm_gpiod_get(dev, "pd", GPIOD_OUT_HIGH);
  600. if (IS_ERR(pdata->gpiod_pd))
  601. return PTR_ERR(pdata->gpiod_pd);
  602. /* GPIO for chip reset */
  603. pdata->gpiod_reset = devm_gpiod_get(dev, "reset", GPIOD_OUT_LOW);
  604. return PTR_ERR_OR_ZERO(pdata->gpiod_reset);
  605. }
  606. static int anx78xx_dp_link_training(struct anx78xx *anx78xx)
  607. {
  608. u8 dp_bw, value;
  609. int err;
  610. err = regmap_write(anx78xx->map[I2C_IDX_RX_P0], SP_HDMI_MUTE_CTRL_REG,
  611. 0x0);
  612. if (err)
  613. return err;
  614. err = anx78xx_clear_bits(anx78xx->map[I2C_IDX_TX_P2],
  615. SP_POWERDOWN_CTRL_REG,
  616. SP_TOTAL_PD);
  617. if (err)
  618. return err;
  619. err = drm_dp_dpcd_readb(&anx78xx->aux, DP_MAX_LINK_RATE, &dp_bw);
  620. if (err < 0)
  621. return err;
  622. switch (dp_bw) {
  623. case DP_LINK_BW_1_62:
  624. case DP_LINK_BW_2_7:
  625. case DP_LINK_BW_5_4:
  626. break;
  627. default:
  628. DRM_DEBUG_KMS("DP bandwidth (%#02x) not supported\n", dp_bw);
  629. return -EINVAL;
  630. }
  631. err = anx78xx_set_bits(anx78xx->map[I2C_IDX_TX_P2], SP_VID_CTRL1_REG,
  632. SP_VIDEO_MUTE);
  633. if (err)
  634. return err;
  635. err = anx78xx_clear_bits(anx78xx->map[I2C_IDX_TX_P2],
  636. SP_VID_CTRL1_REG, SP_VIDEO_EN);
  637. if (err)
  638. return err;
  639. /* Get DPCD info */
  640. err = drm_dp_dpcd_read(&anx78xx->aux, DP_DPCD_REV,
  641. &anx78xx->dpcd, DP_RECEIVER_CAP_SIZE);
  642. if (err < 0) {
  643. DRM_ERROR("Failed to read DPCD: %d\n", err);
  644. return err;
  645. }
  646. /* Clear channel x SERDES power down */
  647. err = anx78xx_clear_bits(anx78xx->map[I2C_IDX_TX_P0],
  648. SP_DP_ANALOG_POWER_DOWN_REG, SP_CH0_PD);
  649. if (err)
  650. return err;
  651. /* Check link capabilities */
  652. err = drm_dp_link_probe(&anx78xx->aux, &anx78xx->link);
  653. if (err < 0) {
  654. DRM_ERROR("Failed to probe link capabilities: %d\n", err);
  655. return err;
  656. }
  657. /* Power up the sink */
  658. err = drm_dp_link_power_up(&anx78xx->aux, &anx78xx->link);
  659. if (err < 0) {
  660. DRM_ERROR("Failed to power up DisplayPort link: %d\n", err);
  661. return err;
  662. }
  663. /* Possibly enable downspread on the sink */
  664. err = regmap_write(anx78xx->map[I2C_IDX_TX_P0],
  665. SP_DP_DOWNSPREAD_CTRL1_REG, 0);
  666. if (err)
  667. return err;
  668. if (anx78xx->dpcd[DP_MAX_DOWNSPREAD] & DP_MAX_DOWNSPREAD_0_5) {
  669. DRM_DEBUG("Enable downspread on the sink\n");
  670. /* 4000PPM */
  671. err = regmap_write(anx78xx->map[I2C_IDX_TX_P0],
  672. SP_DP_DOWNSPREAD_CTRL1_REG, 8);
  673. if (err)
  674. return err;
  675. err = drm_dp_dpcd_writeb(&anx78xx->aux, DP_DOWNSPREAD_CTRL,
  676. DP_SPREAD_AMP_0_5);
  677. if (err < 0)
  678. return err;
  679. } else {
  680. err = drm_dp_dpcd_writeb(&anx78xx->aux, DP_DOWNSPREAD_CTRL, 0);
  681. if (err < 0)
  682. return err;
  683. }
  684. /* Set the lane count and the link rate on the sink */
  685. if (drm_dp_enhanced_frame_cap(anx78xx->dpcd))
  686. err = anx78xx_set_bits(anx78xx->map[I2C_IDX_TX_P0],
  687. SP_DP_SYSTEM_CTRL_BASE + 4,
  688. SP_ENHANCED_MODE);
  689. else
  690. err = anx78xx_clear_bits(anx78xx->map[I2C_IDX_TX_P0],
  691. SP_DP_SYSTEM_CTRL_BASE + 4,
  692. SP_ENHANCED_MODE);
  693. if (err)
  694. return err;
  695. value = drm_dp_link_rate_to_bw_code(anx78xx->link.rate);
  696. err = regmap_write(anx78xx->map[I2C_IDX_TX_P0],
  697. SP_DP_MAIN_LINK_BW_SET_REG, value);
  698. if (err)
  699. return err;
  700. err = drm_dp_link_configure(&anx78xx->aux, &anx78xx->link);
  701. if (err < 0) {
  702. DRM_ERROR("Failed to configure DisplayPort link: %d\n", err);
  703. return err;
  704. }
  705. /* Start training on the source */
  706. err = regmap_write(anx78xx->map[I2C_IDX_TX_P0], SP_DP_LT_CTRL_REG,
  707. SP_LT_EN);
  708. if (err)
  709. return err;
  710. return 0;
  711. }
  712. static int anx78xx_config_dp_output(struct anx78xx *anx78xx)
  713. {
  714. int err;
  715. err = anx78xx_clear_bits(anx78xx->map[I2C_IDX_TX_P2], SP_VID_CTRL1_REG,
  716. SP_VIDEO_MUTE);
  717. if (err)
  718. return err;
  719. /* Enable DP output */
  720. err = anx78xx_set_bits(anx78xx->map[I2C_IDX_TX_P2], SP_VID_CTRL1_REG,
  721. SP_VIDEO_EN);
  722. if (err)
  723. return err;
  724. return 0;
  725. }
  726. static int anx78xx_send_video_infoframe(struct anx78xx *anx78xx,
  727. struct hdmi_avi_infoframe *frame)
  728. {
  729. u8 buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AVI_INFOFRAME_SIZE];
  730. int err;
  731. err = hdmi_avi_infoframe_pack(frame, buffer, sizeof(buffer));
  732. if (err < 0) {
  733. DRM_ERROR("Failed to pack AVI infoframe: %d\n", err);
  734. return err;
  735. }
  736. err = anx78xx_clear_bits(anx78xx->map[I2C_IDX_TX_P0],
  737. SP_PACKET_SEND_CTRL_REG, SP_AVI_IF_EN);
  738. if (err)
  739. return err;
  740. err = regmap_bulk_write(anx78xx->map[I2C_IDX_TX_P2],
  741. SP_INFOFRAME_AVI_DB1_REG, buffer,
  742. frame->length);
  743. if (err)
  744. return err;
  745. err = anx78xx_set_bits(anx78xx->map[I2C_IDX_TX_P0],
  746. SP_PACKET_SEND_CTRL_REG, SP_AVI_IF_UD);
  747. if (err)
  748. return err;
  749. err = anx78xx_set_bits(anx78xx->map[I2C_IDX_TX_P0],
  750. SP_PACKET_SEND_CTRL_REG, SP_AVI_IF_EN);
  751. if (err)
  752. return err;
  753. return 0;
  754. }
  755. static int anx78xx_get_downstream_info(struct anx78xx *anx78xx)
  756. {
  757. u8 value;
  758. int err;
  759. err = drm_dp_dpcd_readb(&anx78xx->aux, DP_SINK_COUNT, &value);
  760. if (err < 0) {
  761. DRM_ERROR("Get sink count failed %d\n", err);
  762. return err;
  763. }
  764. if (!DP_GET_SINK_COUNT(value)) {
  765. DRM_ERROR("Downstream disconnected\n");
  766. return -EIO;
  767. }
  768. return 0;
  769. }
  770. static int anx78xx_get_modes(struct drm_connector *connector)
  771. {
  772. struct anx78xx *anx78xx = connector_to_anx78xx(connector);
  773. int err, num_modes = 0;
  774. if (WARN_ON(!anx78xx->powered))
  775. return 0;
  776. if (anx78xx->edid)
  777. return drm_add_edid_modes(connector, anx78xx->edid);
  778. mutex_lock(&anx78xx->lock);
  779. err = anx78xx_get_downstream_info(anx78xx);
  780. if (err) {
  781. DRM_ERROR("Failed to get downstream info: %d\n", err);
  782. goto unlock;
  783. }
  784. anx78xx->edid = drm_get_edid(connector, &anx78xx->aux.ddc);
  785. if (!anx78xx->edid) {
  786. DRM_ERROR("Failed to read EDID\n");
  787. goto unlock;
  788. }
  789. err = drm_mode_connector_update_edid_property(connector,
  790. anx78xx->edid);
  791. if (err) {
  792. DRM_ERROR("Failed to update EDID property: %d\n", err);
  793. goto unlock;
  794. }
  795. num_modes = drm_add_edid_modes(connector, anx78xx->edid);
  796. unlock:
  797. mutex_unlock(&anx78xx->lock);
  798. return num_modes;
  799. }
  800. static const struct drm_connector_helper_funcs anx78xx_connector_helper_funcs = {
  801. .get_modes = anx78xx_get_modes,
  802. };
  803. static enum drm_connector_status anx78xx_detect(struct drm_connector *connector,
  804. bool force)
  805. {
  806. struct anx78xx *anx78xx = connector_to_anx78xx(connector);
  807. if (!gpiod_get_value(anx78xx->pdata.gpiod_hpd))
  808. return connector_status_disconnected;
  809. return connector_status_connected;
  810. }
  811. static const struct drm_connector_funcs anx78xx_connector_funcs = {
  812. .fill_modes = drm_helper_probe_single_connector_modes,
  813. .detect = anx78xx_detect,
  814. .destroy = drm_connector_cleanup,
  815. .reset = drm_atomic_helper_connector_reset,
  816. .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
  817. .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
  818. };
  819. static int anx78xx_bridge_attach(struct drm_bridge *bridge)
  820. {
  821. struct anx78xx *anx78xx = bridge_to_anx78xx(bridge);
  822. int err;
  823. if (!bridge->encoder) {
  824. DRM_ERROR("Parent encoder object not found");
  825. return -ENODEV;
  826. }
  827. /* Register aux channel */
  828. anx78xx->aux.name = "DP-AUX";
  829. anx78xx->aux.dev = &anx78xx->client->dev;
  830. anx78xx->aux.transfer = anx78xx_aux_transfer;
  831. err = drm_dp_aux_register(&anx78xx->aux);
  832. if (err < 0) {
  833. DRM_ERROR("Failed to register aux channel: %d\n", err);
  834. return err;
  835. }
  836. err = drm_connector_init(bridge->dev, &anx78xx->connector,
  837. &anx78xx_connector_funcs,
  838. DRM_MODE_CONNECTOR_DisplayPort);
  839. if (err) {
  840. DRM_ERROR("Failed to initialize connector: %d\n", err);
  841. return err;
  842. }
  843. drm_connector_helper_add(&anx78xx->connector,
  844. &anx78xx_connector_helper_funcs);
  845. err = drm_connector_register(&anx78xx->connector);
  846. if (err) {
  847. DRM_ERROR("Failed to register connector: %d\n", err);
  848. return err;
  849. }
  850. anx78xx->connector.polled = DRM_CONNECTOR_POLL_HPD;
  851. err = drm_mode_connector_attach_encoder(&anx78xx->connector,
  852. bridge->encoder);
  853. if (err) {
  854. DRM_ERROR("Failed to link up connector to encoder: %d\n", err);
  855. return err;
  856. }
  857. return 0;
  858. }
  859. static enum drm_mode_status
  860. anx78xx_bridge_mode_valid(struct drm_bridge *bridge,
  861. const struct drm_display_mode *mode)
  862. {
  863. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  864. return MODE_NO_INTERLACE;
  865. /* Max 1200p at 5.4 Ghz, one lane */
  866. if (mode->clock > 154000)
  867. return MODE_CLOCK_HIGH;
  868. return MODE_OK;
  869. }
  870. static void anx78xx_bridge_disable(struct drm_bridge *bridge)
  871. {
  872. struct anx78xx *anx78xx = bridge_to_anx78xx(bridge);
  873. /* Power off all modules except configuration registers access */
  874. anx78xx_set_bits(anx78xx->map[I2C_IDX_TX_P2], SP_POWERDOWN_CTRL_REG,
  875. SP_HDCP_PD | SP_AUDIO_PD | SP_VIDEO_PD | SP_LINK_PD);
  876. }
  877. static void anx78xx_bridge_mode_set(struct drm_bridge *bridge,
  878. struct drm_display_mode *mode,
  879. struct drm_display_mode *adjusted_mode)
  880. {
  881. struct anx78xx *anx78xx = bridge_to_anx78xx(bridge);
  882. struct hdmi_avi_infoframe frame;
  883. int err;
  884. if (WARN_ON(!anx78xx->powered))
  885. return;
  886. mutex_lock(&anx78xx->lock);
  887. err = drm_hdmi_avi_infoframe_from_display_mode(&frame, adjusted_mode,
  888. false);
  889. if (err) {
  890. DRM_ERROR("Failed to setup AVI infoframe: %d\n", err);
  891. goto unlock;
  892. }
  893. err = anx78xx_send_video_infoframe(anx78xx, &frame);
  894. if (err)
  895. DRM_ERROR("Failed to send AVI infoframe: %d\n", err);
  896. unlock:
  897. mutex_unlock(&anx78xx->lock);
  898. }
  899. static void anx78xx_bridge_enable(struct drm_bridge *bridge)
  900. {
  901. struct anx78xx *anx78xx = bridge_to_anx78xx(bridge);
  902. int err;
  903. err = anx78xx_start(anx78xx);
  904. if (err) {
  905. DRM_ERROR("Failed to initialize: %d\n", err);
  906. return;
  907. }
  908. err = anx78xx_set_hpd(anx78xx);
  909. if (err)
  910. DRM_ERROR("Failed to set HPD: %d\n", err);
  911. }
  912. static const struct drm_bridge_funcs anx78xx_bridge_funcs = {
  913. .attach = anx78xx_bridge_attach,
  914. .mode_valid = anx78xx_bridge_mode_valid,
  915. .disable = anx78xx_bridge_disable,
  916. .mode_set = anx78xx_bridge_mode_set,
  917. .enable = anx78xx_bridge_enable,
  918. };
  919. static irqreturn_t anx78xx_hpd_threaded_handler(int irq, void *data)
  920. {
  921. struct anx78xx *anx78xx = data;
  922. int err;
  923. if (anx78xx->powered)
  924. return IRQ_HANDLED;
  925. mutex_lock(&anx78xx->lock);
  926. /* Cable is pulled, power on the chip */
  927. anx78xx_poweron(anx78xx);
  928. err = anx78xx_enable_interrupts(anx78xx);
  929. if (err)
  930. DRM_ERROR("Failed to enable interrupts: %d\n", err);
  931. mutex_unlock(&anx78xx->lock);
  932. return IRQ_HANDLED;
  933. }
  934. static int anx78xx_handle_dp_int_1(struct anx78xx *anx78xx, u8 irq)
  935. {
  936. int err;
  937. DRM_DEBUG_KMS("Handle DP interrupt 1: %02x\n", irq);
  938. err = regmap_write(anx78xx->map[I2C_IDX_TX_P2], SP_DP_INT_STATUS1_REG,
  939. irq);
  940. if (err)
  941. return err;
  942. if (irq & SP_TRAINING_FINISH) {
  943. DRM_DEBUG_KMS("IRQ: hardware link training finished\n");
  944. err = anx78xx_config_dp_output(anx78xx);
  945. }
  946. return err;
  947. }
  948. static bool anx78xx_handle_common_int_4(struct anx78xx *anx78xx, u8 irq)
  949. {
  950. bool event = false;
  951. int err;
  952. DRM_DEBUG_KMS("Handle common interrupt 4: %02x\n", irq);
  953. err = regmap_write(anx78xx->map[I2C_IDX_TX_P2],
  954. SP_COMMON_INT_STATUS4_REG, irq);
  955. if (err) {
  956. DRM_ERROR("Failed to write SP_COMMON_INT_STATUS4 %d\n", err);
  957. return event;
  958. }
  959. if (irq & SP_HPD_LOST) {
  960. DRM_DEBUG_KMS("IRQ: Hot plug detect - cable is pulled out\n");
  961. event = true;
  962. anx78xx_poweroff(anx78xx);
  963. /* Free cached EDID */
  964. kfree(anx78xx->edid);
  965. anx78xx->edid = NULL;
  966. } else if (irq & SP_HPD_PLUG) {
  967. DRM_DEBUG_KMS("IRQ: Hot plug detect - cable plug\n");
  968. event = true;
  969. }
  970. return event;
  971. }
  972. static void anx78xx_handle_hdmi_int_1(struct anx78xx *anx78xx, u8 irq)
  973. {
  974. unsigned int value;
  975. int err;
  976. DRM_DEBUG_KMS("Handle HDMI interrupt 1: %02x\n", irq);
  977. err = regmap_write(anx78xx->map[I2C_IDX_RX_P0], SP_INT_STATUS1_REG,
  978. irq);
  979. if (err) {
  980. DRM_ERROR("Write HDMI int 1 failed: %d\n", err);
  981. return;
  982. }
  983. if ((irq & SP_CKDT_CHG) || (irq & SP_SCDT_CHG)) {
  984. DRM_DEBUG_KMS("IRQ: HDMI input detected\n");
  985. err = regmap_read(anx78xx->map[I2C_IDX_RX_P0],
  986. SP_SYSTEM_STATUS_REG, &value);
  987. if (err) {
  988. DRM_ERROR("Read system status reg failed: %d\n", err);
  989. return;
  990. }
  991. if (!(value & SP_TMDS_CLOCK_DET)) {
  992. DRM_DEBUG_KMS("IRQ: *** Waiting for HDMI clock ***\n");
  993. return;
  994. }
  995. if (!(value & SP_TMDS_DE_DET)) {
  996. DRM_DEBUG_KMS("IRQ: *** Waiting for HDMI signal ***\n");
  997. return;
  998. }
  999. err = anx78xx_dp_link_training(anx78xx);
  1000. if (err)
  1001. DRM_ERROR("Failed to start link training: %d\n", err);
  1002. }
  1003. }
  1004. static irqreturn_t anx78xx_intp_threaded_handler(int unused, void *data)
  1005. {
  1006. struct anx78xx *anx78xx = data;
  1007. bool event = false;
  1008. unsigned int irq;
  1009. int err;
  1010. mutex_lock(&anx78xx->lock);
  1011. err = regmap_read(anx78xx->map[I2C_IDX_TX_P2], SP_DP_INT_STATUS1_REG,
  1012. &irq);
  1013. if (err) {
  1014. DRM_ERROR("Failed to read DP interrupt 1 status: %d\n", err);
  1015. goto unlock;
  1016. }
  1017. if (irq)
  1018. anx78xx_handle_dp_int_1(anx78xx, irq);
  1019. err = regmap_read(anx78xx->map[I2C_IDX_TX_P2],
  1020. SP_COMMON_INT_STATUS4_REG, &irq);
  1021. if (err) {
  1022. DRM_ERROR("Failed to read common interrupt 4 status: %d\n",
  1023. err);
  1024. goto unlock;
  1025. }
  1026. if (irq)
  1027. event = anx78xx_handle_common_int_4(anx78xx, irq);
  1028. /* Make sure we are still powered after handle HPD events */
  1029. if (!anx78xx->powered)
  1030. goto unlock;
  1031. err = regmap_read(anx78xx->map[I2C_IDX_RX_P0], SP_INT_STATUS1_REG,
  1032. &irq);
  1033. if (err) {
  1034. DRM_ERROR("Failed to read HDMI int 1 status: %d\n", err);
  1035. goto unlock;
  1036. }
  1037. if (irq)
  1038. anx78xx_handle_hdmi_int_1(anx78xx, irq);
  1039. unlock:
  1040. mutex_unlock(&anx78xx->lock);
  1041. if (event)
  1042. drm_helper_hpd_irq_event(anx78xx->connector.dev);
  1043. return IRQ_HANDLED;
  1044. }
  1045. static void unregister_i2c_dummy_clients(struct anx78xx *anx78xx)
  1046. {
  1047. unsigned int i;
  1048. for (i = 0; i < ARRAY_SIZE(anx78xx->i2c_dummy); i++)
  1049. i2c_unregister_device(anx78xx->i2c_dummy[i]);
  1050. }
  1051. static const struct regmap_config anx78xx_regmap_config = {
  1052. .reg_bits = 8,
  1053. .val_bits = 8,
  1054. };
  1055. static const u16 anx78xx_chipid_list[] = {
  1056. 0x7812,
  1057. 0x7814,
  1058. 0x7818,
  1059. };
  1060. static int anx78xx_i2c_probe(struct i2c_client *client,
  1061. const struct i2c_device_id *id)
  1062. {
  1063. struct anx78xx *anx78xx;
  1064. struct anx78xx_platform_data *pdata;
  1065. unsigned int i, idl, idh, version;
  1066. bool found = false;
  1067. int err;
  1068. anx78xx = devm_kzalloc(&client->dev, sizeof(*anx78xx), GFP_KERNEL);
  1069. if (!anx78xx)
  1070. return -ENOMEM;
  1071. pdata = &anx78xx->pdata;
  1072. mutex_init(&anx78xx->lock);
  1073. #if IS_ENABLED(CONFIG_OF)
  1074. anx78xx->bridge.of_node = client->dev.of_node;
  1075. #endif
  1076. anx78xx->client = client;
  1077. i2c_set_clientdata(client, anx78xx);
  1078. err = anx78xx_init_pdata(anx78xx);
  1079. if (err) {
  1080. DRM_ERROR("Failed to initialize pdata: %d\n", err);
  1081. return err;
  1082. }
  1083. pdata->hpd_irq = gpiod_to_irq(pdata->gpiod_hpd);
  1084. if (pdata->hpd_irq < 0) {
  1085. DRM_ERROR("Failed to get HPD IRQ: %d\n", pdata->hpd_irq);
  1086. return -ENODEV;
  1087. }
  1088. pdata->intp_irq = client->irq;
  1089. if (!pdata->intp_irq) {
  1090. DRM_ERROR("Failed to get CABLE_DET and INTP IRQ\n");
  1091. return -ENODEV;
  1092. }
  1093. /* Map slave addresses of ANX7814 */
  1094. for (i = 0; i < I2C_NUM_ADDRESSES; i++) {
  1095. anx78xx->i2c_dummy[i] = i2c_new_dummy(client->adapter,
  1096. anx78xx_i2c_addresses[i] >> 1);
  1097. if (!anx78xx->i2c_dummy[i]) {
  1098. err = -ENOMEM;
  1099. DRM_ERROR("Failed to reserve I2C bus %02x\n",
  1100. anx78xx_i2c_addresses[i]);
  1101. goto err_unregister_i2c;
  1102. }
  1103. anx78xx->map[i] = devm_regmap_init_i2c(anx78xx->i2c_dummy[i],
  1104. &anx78xx_regmap_config);
  1105. if (IS_ERR(anx78xx->map[i])) {
  1106. err = PTR_ERR(anx78xx->map[i]);
  1107. DRM_ERROR("Failed regmap initialization %02x\n",
  1108. anx78xx_i2c_addresses[i]);
  1109. goto err_unregister_i2c;
  1110. }
  1111. }
  1112. /* Look for supported chip ID */
  1113. anx78xx_poweron(anx78xx);
  1114. err = regmap_read(anx78xx->map[I2C_IDX_TX_P2], SP_DEVICE_IDL_REG,
  1115. &idl);
  1116. if (err)
  1117. goto err_poweroff;
  1118. err = regmap_read(anx78xx->map[I2C_IDX_TX_P2], SP_DEVICE_IDH_REG,
  1119. &idh);
  1120. if (err)
  1121. goto err_poweroff;
  1122. anx78xx->chipid = (u8)idl | ((u8)idh << 8);
  1123. err = regmap_read(anx78xx->map[I2C_IDX_TX_P2], SP_DEVICE_VERSION_REG,
  1124. &version);
  1125. if (err)
  1126. goto err_poweroff;
  1127. for (i = 0; i < ARRAY_SIZE(anx78xx_chipid_list); i++) {
  1128. if (anx78xx->chipid == anx78xx_chipid_list[i]) {
  1129. DRM_INFO("Found ANX%x (ver. %d) SlimPort Transmitter\n",
  1130. anx78xx->chipid, version);
  1131. found = true;
  1132. break;
  1133. }
  1134. }
  1135. if (!found) {
  1136. DRM_ERROR("ANX%x (ver. %d) not supported by this driver\n",
  1137. anx78xx->chipid, version);
  1138. err = -ENODEV;
  1139. goto err_poweroff;
  1140. }
  1141. err = devm_request_threaded_irq(&client->dev, pdata->hpd_irq, NULL,
  1142. anx78xx_hpd_threaded_handler,
  1143. IRQF_TRIGGER_RISING | IRQF_ONESHOT,
  1144. "anx78xx-hpd", anx78xx);
  1145. if (err) {
  1146. DRM_ERROR("Failed to request CABLE_DET threaded IRQ: %d\n",
  1147. err);
  1148. goto err_poweroff;
  1149. }
  1150. err = devm_request_threaded_irq(&client->dev, pdata->intp_irq, NULL,
  1151. anx78xx_intp_threaded_handler,
  1152. IRQF_TRIGGER_RISING | IRQF_ONESHOT,
  1153. "anx78xx-intp", anx78xx);
  1154. if (err) {
  1155. DRM_ERROR("Failed to request INTP threaded IRQ: %d\n", err);
  1156. goto err_poweroff;
  1157. }
  1158. anx78xx->bridge.funcs = &anx78xx_bridge_funcs;
  1159. drm_bridge_add(&anx78xx->bridge);
  1160. /* If cable is pulled out, just poweroff and wait for HPD event */
  1161. if (!gpiod_get_value(anx78xx->pdata.gpiod_hpd))
  1162. anx78xx_poweroff(anx78xx);
  1163. return 0;
  1164. err_poweroff:
  1165. anx78xx_poweroff(anx78xx);
  1166. err_unregister_i2c:
  1167. unregister_i2c_dummy_clients(anx78xx);
  1168. return err;
  1169. }
  1170. static int anx78xx_i2c_remove(struct i2c_client *client)
  1171. {
  1172. struct anx78xx *anx78xx = i2c_get_clientdata(client);
  1173. drm_bridge_remove(&anx78xx->bridge);
  1174. unregister_i2c_dummy_clients(anx78xx);
  1175. kfree(anx78xx->edid);
  1176. return 0;
  1177. }
  1178. static const struct i2c_device_id anx78xx_id[] = {
  1179. { "anx7814", 0 },
  1180. { /* sentinel */ }
  1181. };
  1182. MODULE_DEVICE_TABLE(i2c, anx78xx_id);
  1183. #if IS_ENABLED(CONFIG_OF)
  1184. static const struct of_device_id anx78xx_match_table[] = {
  1185. { .compatible = "analogix,anx7814", },
  1186. { /* sentinel */ },
  1187. };
  1188. MODULE_DEVICE_TABLE(of, anx78xx_match_table);
  1189. #endif
  1190. static struct i2c_driver anx78xx_driver = {
  1191. .driver = {
  1192. .name = "anx7814",
  1193. .of_match_table = of_match_ptr(anx78xx_match_table),
  1194. },
  1195. .probe = anx78xx_i2c_probe,
  1196. .remove = anx78xx_i2c_remove,
  1197. .id_table = anx78xx_id,
  1198. };
  1199. module_i2c_driver(anx78xx_driver);
  1200. MODULE_DESCRIPTION("ANX78xx SlimPort Transmitter driver");
  1201. MODULE_AUTHOR("Enric Balletbo i Serra <enric.balletbo@collabora.com>");
  1202. MODULE_LICENSE("GPL v2");