vega10_enum.h 819 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825108261082710828108291083010831108321083310834108351083610837108381083910840108411084210843108441084510846108471084810849108501085110852108531085410855108561085710858108591086010861108621086310864108651086610867108681086910870108711087210873108741087510876108771087810879108801088110882108831088410885108861088710888108891089010891108921089310894108951089610897108981089910900109011090210903109041090510906109071090810909109101091110912109131091410915109161091710918109191092010921109221092310924109251092610927109281092910930109311093210933109341093510936109371093810939109401094110942109431094410945109461094710948109491095010951109521095310954109551095610957109581095910960109611096210963109641096510966109671096810969109701097110972109731097410975109761097710978109791098010981109821098310984109851098610987109881098910990109911099210993109941099510996109971099810999110001100111002110031100411005110061100711008110091101011011110121101311014110151101611017110181101911020110211102211023110241102511026110271102811029110301103111032110331103411035110361103711038110391104011041110421104311044110451104611047110481104911050110511105211053110541105511056110571105811059110601106111062110631106411065110661106711068110691107011071110721107311074110751107611077110781107911080110811108211083110841108511086110871108811089110901109111092110931109411095110961109711098110991110011101111021110311104111051110611107111081110911110111111111211113111141111511116111171111811119111201112111122111231112411125111261112711128111291113011131111321113311134111351113611137111381113911140111411114211143111441114511146111471114811149111501115111152111531115411155111561115711158111591116011161111621116311164111651116611167111681116911170111711117211173111741117511176111771117811179111801118111182111831118411185111861118711188111891119011191111921119311194111951119611197111981119911200112011120211203112041120511206112071120811209112101121111212112131121411215112161121711218112191122011221112221122311224112251122611227112281122911230112311123211233112341123511236112371123811239112401124111242112431124411245112461124711248112491125011251112521125311254112551125611257112581125911260112611126211263112641126511266112671126811269112701127111272112731127411275112761127711278112791128011281112821128311284112851128611287112881128911290112911129211293112941129511296112971129811299113001130111302113031130411305113061130711308113091131011311113121131311314113151131611317113181131911320113211132211323113241132511326113271132811329113301133111332113331133411335113361133711338113391134011341113421134311344113451134611347113481134911350113511135211353113541135511356113571135811359113601136111362113631136411365113661136711368113691137011371113721137311374113751137611377113781137911380113811138211383113841138511386113871138811389113901139111392113931139411395113961139711398113991140011401114021140311404114051140611407114081140911410114111141211413114141141511416114171141811419114201142111422114231142411425114261142711428114291143011431114321143311434114351143611437114381143911440114411144211443114441144511446114471144811449114501145111452114531145411455114561145711458114591146011461114621146311464114651146611467114681146911470114711147211473114741147511476114771147811479114801148111482114831148411485114861148711488114891149011491114921149311494114951149611497114981149911500115011150211503115041150511506115071150811509115101151111512115131151411515115161151711518115191152011521115221152311524115251152611527115281152911530115311153211533115341153511536115371153811539115401154111542115431154411545115461154711548115491155011551115521155311554115551155611557115581155911560115611156211563115641156511566115671156811569115701157111572115731157411575115761157711578115791158011581115821158311584115851158611587115881158911590115911159211593115941159511596115971159811599116001160111602116031160411605116061160711608116091161011611116121161311614116151161611617116181161911620116211162211623116241162511626116271162811629116301163111632116331163411635116361163711638116391164011641116421164311644116451164611647116481164911650116511165211653116541165511656116571165811659116601166111662116631166411665116661166711668116691167011671116721167311674116751167611677116781167911680116811168211683116841168511686116871168811689116901169111692116931169411695116961169711698116991170011701117021170311704117051170611707117081170911710117111171211713117141171511716117171171811719117201172111722117231172411725117261172711728117291173011731117321173311734117351173611737117381173911740117411174211743117441174511746117471174811749117501175111752117531175411755117561175711758117591176011761117621176311764117651176611767117681176911770117711177211773117741177511776117771177811779117801178111782117831178411785117861178711788117891179011791117921179311794117951179611797117981179911800118011180211803118041180511806118071180811809118101181111812118131181411815118161181711818118191182011821118221182311824118251182611827118281182911830118311183211833118341183511836118371183811839118401184111842118431184411845118461184711848118491185011851118521185311854118551185611857118581185911860118611186211863118641186511866118671186811869118701187111872118731187411875118761187711878118791188011881118821188311884118851188611887118881188911890118911189211893118941189511896118971189811899119001190111902119031190411905119061190711908119091191011911119121191311914119151191611917119181191911920119211192211923119241192511926119271192811929119301193111932119331193411935119361193711938119391194011941119421194311944119451194611947119481194911950119511195211953119541195511956119571195811959119601196111962119631196411965119661196711968119691197011971119721197311974119751197611977119781197911980119811198211983119841198511986119871198811989119901199111992119931199411995119961199711998119991200012001120021200312004120051200612007120081200912010120111201212013120141201512016120171201812019120201202112022120231202412025120261202712028120291203012031120321203312034120351203612037120381203912040120411204212043120441204512046120471204812049120501205112052120531205412055120561205712058120591206012061120621206312064120651206612067120681206912070120711207212073120741207512076120771207812079120801208112082120831208412085120861208712088120891209012091120921209312094120951209612097120981209912100121011210212103121041210512106121071210812109121101211112112121131211412115121161211712118121191212012121121221212312124121251212612127121281212912130121311213212133121341213512136121371213812139121401214112142121431214412145121461214712148121491215012151121521215312154121551215612157121581215912160121611216212163121641216512166121671216812169121701217112172121731217412175121761217712178121791218012181121821218312184121851218612187121881218912190121911219212193121941219512196121971219812199122001220112202122031220412205122061220712208122091221012211122121221312214122151221612217122181221912220122211222212223122241222512226122271222812229122301223112232122331223412235122361223712238122391224012241122421224312244122451224612247122481224912250122511225212253122541225512256122571225812259122601226112262122631226412265122661226712268122691227012271122721227312274122751227612277122781227912280122811228212283122841228512286122871228812289122901229112292122931229412295122961229712298122991230012301123021230312304123051230612307123081230912310123111231212313123141231512316123171231812319123201232112322123231232412325123261232712328123291233012331123321233312334123351233612337123381233912340123411234212343123441234512346123471234812349123501235112352123531235412355123561235712358123591236012361123621236312364123651236612367123681236912370123711237212373123741237512376123771237812379123801238112382123831238412385123861238712388123891239012391123921239312394123951239612397123981239912400124011240212403124041240512406124071240812409124101241112412124131241412415124161241712418124191242012421124221242312424124251242612427124281242912430124311243212433124341243512436124371243812439124401244112442124431244412445124461244712448124491245012451124521245312454124551245612457124581245912460124611246212463124641246512466124671246812469124701247112472124731247412475124761247712478124791248012481124821248312484124851248612487124881248912490124911249212493124941249512496124971249812499125001250112502125031250412505125061250712508125091251012511125121251312514125151251612517125181251912520125211252212523125241252512526125271252812529125301253112532125331253412535125361253712538125391254012541125421254312544125451254612547125481254912550125511255212553125541255512556125571255812559125601256112562125631256412565125661256712568125691257012571125721257312574125751257612577125781257912580125811258212583125841258512586125871258812589125901259112592125931259412595125961259712598125991260012601126021260312604126051260612607126081260912610126111261212613126141261512616126171261812619126201262112622126231262412625126261262712628126291263012631126321263312634126351263612637126381263912640126411264212643126441264512646126471264812649126501265112652126531265412655126561265712658126591266012661126621266312664126651266612667126681266912670126711267212673126741267512676126771267812679126801268112682126831268412685126861268712688126891269012691126921269312694126951269612697126981269912700127011270212703127041270512706127071270812709127101271112712127131271412715127161271712718127191272012721127221272312724127251272612727127281272912730127311273212733127341273512736127371273812739127401274112742127431274412745127461274712748127491275012751127521275312754127551275612757127581275912760127611276212763127641276512766127671276812769127701277112772127731277412775127761277712778127791278012781127821278312784127851278612787127881278912790127911279212793127941279512796127971279812799128001280112802128031280412805128061280712808128091281012811128121281312814128151281612817128181281912820128211282212823128241282512826128271282812829128301283112832128331283412835128361283712838128391284012841128421284312844128451284612847128481284912850128511285212853128541285512856128571285812859128601286112862128631286412865128661286712868128691287012871128721287312874128751287612877128781287912880128811288212883128841288512886128871288812889128901289112892128931289412895128961289712898128991290012901129021290312904129051290612907129081290912910129111291212913129141291512916129171291812919129201292112922129231292412925129261292712928129291293012931129321293312934129351293612937129381293912940129411294212943129441294512946129471294812949129501295112952129531295412955129561295712958129591296012961129621296312964129651296612967129681296912970129711297212973129741297512976129771297812979129801298112982129831298412985129861298712988129891299012991129921299312994129951299612997129981299913000130011300213003130041300513006130071300813009130101301113012130131301413015130161301713018130191302013021130221302313024130251302613027130281302913030130311303213033130341303513036130371303813039130401304113042130431304413045130461304713048130491305013051130521305313054130551305613057130581305913060130611306213063130641306513066130671306813069130701307113072130731307413075130761307713078130791308013081130821308313084130851308613087130881308913090130911309213093130941309513096130971309813099131001310113102131031310413105131061310713108131091311013111131121311313114131151311613117131181311913120131211312213123131241312513126131271312813129131301313113132131331313413135131361313713138131391314013141131421314313144131451314613147131481314913150131511315213153131541315513156131571315813159131601316113162131631316413165131661316713168131691317013171131721317313174131751317613177131781317913180131811318213183131841318513186131871318813189131901319113192131931319413195131961319713198131991320013201132021320313204132051320613207132081320913210132111321213213132141321513216132171321813219132201322113222132231322413225132261322713228132291323013231132321323313234132351323613237132381323913240132411324213243132441324513246132471324813249132501325113252132531325413255132561325713258132591326013261132621326313264132651326613267132681326913270132711327213273132741327513276132771327813279132801328113282132831328413285132861328713288132891329013291132921329313294132951329613297132981329913300133011330213303133041330513306133071330813309133101331113312133131331413315133161331713318133191332013321133221332313324133251332613327133281332913330133311333213333133341333513336133371333813339133401334113342133431334413345133461334713348133491335013351133521335313354133551335613357133581335913360133611336213363133641336513366133671336813369133701337113372133731337413375133761337713378133791338013381133821338313384133851338613387133881338913390133911339213393133941339513396133971339813399134001340113402134031340413405134061340713408134091341013411134121341313414134151341613417134181341913420134211342213423134241342513426134271342813429134301343113432134331343413435134361343713438134391344013441134421344313444134451344613447134481344913450134511345213453134541345513456134571345813459134601346113462134631346413465134661346713468134691347013471134721347313474134751347613477134781347913480134811348213483134841348513486134871348813489134901349113492134931349413495134961349713498134991350013501135021350313504135051350613507135081350913510135111351213513135141351513516135171351813519135201352113522135231352413525135261352713528135291353013531135321353313534135351353613537135381353913540135411354213543135441354513546135471354813549135501355113552135531355413555135561355713558135591356013561135621356313564135651356613567135681356913570135711357213573135741357513576135771357813579135801358113582135831358413585135861358713588135891359013591135921359313594135951359613597135981359913600136011360213603136041360513606136071360813609136101361113612136131361413615136161361713618136191362013621136221362313624136251362613627136281362913630136311363213633136341363513636136371363813639136401364113642136431364413645136461364713648136491365013651136521365313654136551365613657136581365913660136611366213663136641366513666136671366813669136701367113672136731367413675136761367713678136791368013681136821368313684136851368613687136881368913690136911369213693136941369513696136971369813699137001370113702137031370413705137061370713708137091371013711137121371313714137151371613717137181371913720137211372213723137241372513726137271372813729137301373113732137331373413735137361373713738137391374013741137421374313744137451374613747137481374913750137511375213753137541375513756137571375813759137601376113762137631376413765137661376713768137691377013771137721377313774137751377613777137781377913780137811378213783137841378513786137871378813789137901379113792137931379413795137961379713798137991380013801138021380313804138051380613807138081380913810138111381213813138141381513816138171381813819138201382113822138231382413825138261382713828138291383013831138321383313834138351383613837138381383913840138411384213843138441384513846138471384813849138501385113852138531385413855138561385713858138591386013861138621386313864138651386613867138681386913870138711387213873138741387513876138771387813879138801388113882138831388413885138861388713888138891389013891138921389313894138951389613897138981389913900139011390213903139041390513906139071390813909139101391113912139131391413915139161391713918139191392013921139221392313924139251392613927139281392913930139311393213933139341393513936139371393813939139401394113942139431394413945139461394713948139491395013951139521395313954139551395613957139581395913960139611396213963139641396513966139671396813969139701397113972139731397413975139761397713978139791398013981139821398313984139851398613987139881398913990139911399213993139941399513996139971399813999140001400114002140031400414005140061400714008140091401014011140121401314014140151401614017140181401914020140211402214023140241402514026140271402814029140301403114032140331403414035140361403714038140391404014041140421404314044140451404614047140481404914050140511405214053140541405514056140571405814059140601406114062140631406414065140661406714068140691407014071140721407314074140751407614077140781407914080140811408214083140841408514086140871408814089140901409114092140931409414095140961409714098140991410014101141021410314104141051410614107141081410914110141111411214113141141411514116141171411814119141201412114122141231412414125141261412714128141291413014131141321413314134141351413614137141381413914140141411414214143141441414514146141471414814149141501415114152141531415414155141561415714158141591416014161141621416314164141651416614167141681416914170141711417214173141741417514176141771417814179141801418114182141831418414185141861418714188141891419014191141921419314194141951419614197141981419914200142011420214203142041420514206142071420814209142101421114212142131421414215142161421714218142191422014221142221422314224142251422614227142281422914230142311423214233142341423514236142371423814239142401424114242142431424414245142461424714248142491425014251142521425314254142551425614257142581425914260142611426214263142641426514266142671426814269142701427114272142731427414275142761427714278142791428014281142821428314284142851428614287142881428914290142911429214293142941429514296142971429814299143001430114302143031430414305143061430714308143091431014311143121431314314143151431614317143181431914320143211432214323143241432514326143271432814329143301433114332143331433414335143361433714338143391434014341143421434314344143451434614347143481434914350143511435214353143541435514356143571435814359143601436114362143631436414365143661436714368143691437014371143721437314374143751437614377143781437914380143811438214383143841438514386143871438814389143901439114392143931439414395143961439714398143991440014401144021440314404144051440614407144081440914410144111441214413144141441514416144171441814419144201442114422144231442414425144261442714428144291443014431144321443314434144351443614437144381443914440144411444214443144441444514446144471444814449144501445114452144531445414455144561445714458144591446014461144621446314464144651446614467144681446914470144711447214473144741447514476144771447814479144801448114482144831448414485144861448714488144891449014491144921449314494144951449614497144981449914500145011450214503145041450514506145071450814509145101451114512145131451414515145161451714518145191452014521145221452314524145251452614527145281452914530145311453214533145341453514536145371453814539145401454114542145431454414545145461454714548145491455014551145521455314554145551455614557145581455914560145611456214563145641456514566145671456814569145701457114572145731457414575145761457714578145791458014581145821458314584145851458614587145881458914590145911459214593145941459514596145971459814599146001460114602146031460414605146061460714608146091461014611146121461314614146151461614617146181461914620146211462214623146241462514626146271462814629146301463114632146331463414635146361463714638146391464014641146421464314644146451464614647146481464914650146511465214653146541465514656146571465814659146601466114662146631466414665146661466714668146691467014671146721467314674146751467614677146781467914680146811468214683146841468514686146871468814689146901469114692146931469414695146961469714698146991470014701147021470314704147051470614707147081470914710147111471214713147141471514716147171471814719147201472114722147231472414725147261472714728147291473014731147321473314734147351473614737147381473914740147411474214743147441474514746147471474814749147501475114752147531475414755147561475714758147591476014761147621476314764147651476614767147681476914770147711477214773147741477514776147771477814779147801478114782147831478414785147861478714788147891479014791147921479314794147951479614797147981479914800148011480214803148041480514806148071480814809148101481114812148131481414815148161481714818148191482014821148221482314824148251482614827148281482914830148311483214833148341483514836148371483814839148401484114842148431484414845148461484714848148491485014851148521485314854148551485614857148581485914860148611486214863148641486514866148671486814869148701487114872148731487414875148761487714878148791488014881148821488314884148851488614887148881488914890148911489214893148941489514896148971489814899149001490114902149031490414905149061490714908149091491014911149121491314914149151491614917149181491914920149211492214923149241492514926149271492814929149301493114932149331493414935149361493714938149391494014941149421494314944149451494614947149481494914950149511495214953149541495514956149571495814959149601496114962149631496414965149661496714968149691497014971149721497314974149751497614977149781497914980149811498214983149841498514986149871498814989149901499114992149931499414995149961499714998149991500015001150021500315004150051500615007150081500915010150111501215013150141501515016150171501815019150201502115022150231502415025150261502715028150291503015031150321503315034150351503615037150381503915040150411504215043150441504515046150471504815049150501505115052150531505415055150561505715058150591506015061150621506315064150651506615067150681506915070150711507215073150741507515076150771507815079150801508115082150831508415085150861508715088150891509015091150921509315094150951509615097150981509915100151011510215103151041510515106151071510815109151101511115112151131511415115151161511715118151191512015121151221512315124151251512615127151281512915130151311513215133151341513515136151371513815139151401514115142151431514415145151461514715148151491515015151151521515315154151551515615157151581515915160151611516215163151641516515166151671516815169151701517115172151731517415175151761517715178151791518015181151821518315184151851518615187151881518915190151911519215193151941519515196151971519815199152001520115202152031520415205152061520715208152091521015211152121521315214152151521615217152181521915220152211522215223152241522515226152271522815229152301523115232152331523415235152361523715238152391524015241152421524315244152451524615247152481524915250152511525215253152541525515256152571525815259152601526115262152631526415265152661526715268152691527015271152721527315274152751527615277152781527915280152811528215283152841528515286152871528815289152901529115292152931529415295152961529715298152991530015301153021530315304153051530615307153081530915310153111531215313153141531515316153171531815319153201532115322153231532415325153261532715328153291533015331153321533315334153351533615337153381533915340153411534215343153441534515346153471534815349153501535115352153531535415355153561535715358153591536015361153621536315364153651536615367153681536915370153711537215373153741537515376153771537815379153801538115382153831538415385153861538715388153891539015391153921539315394153951539615397153981539915400154011540215403154041540515406154071540815409154101541115412154131541415415154161541715418154191542015421154221542315424154251542615427154281542915430154311543215433154341543515436154371543815439154401544115442154431544415445154461544715448154491545015451154521545315454154551545615457154581545915460154611546215463154641546515466154671546815469154701547115472154731547415475154761547715478154791548015481154821548315484154851548615487154881548915490154911549215493154941549515496154971549815499155001550115502155031550415505155061550715508155091551015511155121551315514155151551615517155181551915520155211552215523155241552515526155271552815529155301553115532155331553415535155361553715538155391554015541155421554315544155451554615547155481554915550155511555215553155541555515556155571555815559155601556115562155631556415565155661556715568155691557015571155721557315574155751557615577155781557915580155811558215583155841558515586155871558815589155901559115592155931559415595155961559715598155991560015601156021560315604156051560615607156081560915610156111561215613156141561515616156171561815619156201562115622156231562415625156261562715628156291563015631156321563315634156351563615637156381563915640156411564215643156441564515646156471564815649156501565115652156531565415655156561565715658156591566015661156621566315664156651566615667156681566915670156711567215673156741567515676156771567815679156801568115682156831568415685156861568715688156891569015691156921569315694156951569615697156981569915700157011570215703157041570515706157071570815709157101571115712157131571415715157161571715718157191572015721157221572315724157251572615727157281572915730157311573215733157341573515736157371573815739157401574115742157431574415745157461574715748157491575015751157521575315754157551575615757157581575915760157611576215763157641576515766157671576815769157701577115772157731577415775157761577715778157791578015781157821578315784157851578615787157881578915790157911579215793157941579515796157971579815799158001580115802158031580415805158061580715808158091581015811158121581315814158151581615817158181581915820158211582215823158241582515826158271582815829158301583115832158331583415835158361583715838158391584015841158421584315844158451584615847158481584915850158511585215853158541585515856158571585815859158601586115862158631586415865158661586715868158691587015871158721587315874158751587615877158781587915880158811588215883158841588515886158871588815889158901589115892158931589415895158961589715898158991590015901159021590315904159051590615907159081590915910159111591215913159141591515916159171591815919159201592115922159231592415925159261592715928159291593015931159321593315934159351593615937159381593915940159411594215943159441594515946159471594815949159501595115952159531595415955159561595715958159591596015961159621596315964159651596615967159681596915970159711597215973159741597515976159771597815979159801598115982159831598415985159861598715988159891599015991159921599315994159951599615997159981599916000160011600216003160041600516006160071600816009160101601116012160131601416015160161601716018160191602016021160221602316024160251602616027160281602916030160311603216033160341603516036160371603816039160401604116042160431604416045160461604716048160491605016051160521605316054160551605616057160581605916060160611606216063160641606516066160671606816069160701607116072160731607416075160761607716078160791608016081160821608316084160851608616087160881608916090160911609216093160941609516096160971609816099161001610116102161031610416105161061610716108161091611016111161121611316114161151611616117161181611916120161211612216123161241612516126161271612816129161301613116132161331613416135161361613716138161391614016141161421614316144161451614616147161481614916150161511615216153161541615516156161571615816159161601616116162161631616416165161661616716168161691617016171161721617316174161751617616177161781617916180161811618216183161841618516186161871618816189161901619116192161931619416195161961619716198161991620016201162021620316204162051620616207162081620916210162111621216213162141621516216162171621816219162201622116222162231622416225162261622716228162291623016231162321623316234162351623616237162381623916240162411624216243162441624516246162471624816249162501625116252162531625416255162561625716258162591626016261162621626316264162651626616267162681626916270162711627216273162741627516276162771627816279162801628116282162831628416285162861628716288162891629016291162921629316294162951629616297162981629916300163011630216303163041630516306163071630816309163101631116312163131631416315163161631716318163191632016321163221632316324163251632616327163281632916330163311633216333163341633516336163371633816339163401634116342163431634416345163461634716348163491635016351163521635316354163551635616357163581635916360163611636216363163641636516366163671636816369163701637116372163731637416375163761637716378163791638016381163821638316384163851638616387163881638916390163911639216393163941639516396163971639816399164001640116402164031640416405164061640716408164091641016411164121641316414164151641616417164181641916420164211642216423164241642516426164271642816429164301643116432164331643416435164361643716438164391644016441164421644316444164451644616447164481644916450164511645216453164541645516456164571645816459164601646116462164631646416465164661646716468164691647016471164721647316474164751647616477164781647916480164811648216483164841648516486164871648816489164901649116492164931649416495164961649716498164991650016501165021650316504165051650616507165081650916510165111651216513165141651516516165171651816519165201652116522165231652416525165261652716528165291653016531165321653316534165351653616537165381653916540165411654216543165441654516546165471654816549165501655116552165531655416555165561655716558165591656016561165621656316564165651656616567165681656916570165711657216573165741657516576165771657816579165801658116582165831658416585165861658716588165891659016591165921659316594165951659616597165981659916600166011660216603166041660516606166071660816609166101661116612166131661416615166161661716618166191662016621166221662316624166251662616627166281662916630166311663216633166341663516636166371663816639166401664116642166431664416645166461664716648166491665016651166521665316654166551665616657166581665916660166611666216663166641666516666166671666816669166701667116672166731667416675166761667716678166791668016681166821668316684166851668616687166881668916690166911669216693166941669516696166971669816699167001670116702167031670416705167061670716708167091671016711167121671316714167151671616717167181671916720167211672216723167241672516726167271672816729167301673116732167331673416735167361673716738167391674016741167421674316744167451674616747167481674916750167511675216753167541675516756167571675816759167601676116762167631676416765167661676716768167691677016771167721677316774167751677616777167781677916780167811678216783167841678516786167871678816789167901679116792167931679416795167961679716798167991680016801168021680316804168051680616807168081680916810168111681216813168141681516816168171681816819168201682116822168231682416825168261682716828168291683016831168321683316834168351683616837168381683916840168411684216843168441684516846168471684816849168501685116852168531685416855168561685716858168591686016861168621686316864168651686616867168681686916870168711687216873168741687516876168771687816879168801688116882168831688416885168861688716888168891689016891168921689316894168951689616897168981689916900169011690216903169041690516906169071690816909169101691116912169131691416915169161691716918169191692016921169221692316924169251692616927169281692916930169311693216933169341693516936169371693816939169401694116942169431694416945169461694716948169491695016951169521695316954169551695616957169581695916960169611696216963169641696516966169671696816969169701697116972169731697416975169761697716978169791698016981169821698316984169851698616987169881698916990169911699216993169941699516996169971699816999170001700117002170031700417005170061700717008170091701017011170121701317014170151701617017170181701917020170211702217023170241702517026170271702817029170301703117032170331703417035170361703717038170391704017041170421704317044170451704617047170481704917050170511705217053170541705517056170571705817059170601706117062170631706417065170661706717068170691707017071170721707317074170751707617077170781707917080170811708217083170841708517086170871708817089170901709117092170931709417095170961709717098170991710017101171021710317104171051710617107171081710917110171111711217113171141711517116171171711817119171201712117122171231712417125171261712717128171291713017131171321713317134171351713617137171381713917140171411714217143171441714517146171471714817149171501715117152171531715417155171561715717158171591716017161171621716317164171651716617167171681716917170171711717217173171741717517176171771717817179171801718117182171831718417185171861718717188171891719017191171921719317194171951719617197171981719917200172011720217203172041720517206172071720817209172101721117212172131721417215172161721717218172191722017221172221722317224172251722617227172281722917230172311723217233172341723517236172371723817239172401724117242172431724417245172461724717248172491725017251172521725317254172551725617257172581725917260172611726217263172641726517266172671726817269172701727117272172731727417275172761727717278172791728017281172821728317284172851728617287172881728917290172911729217293172941729517296172971729817299173001730117302173031730417305173061730717308173091731017311173121731317314173151731617317173181731917320173211732217323173241732517326173271732817329173301733117332173331733417335173361733717338173391734017341173421734317344173451734617347173481734917350173511735217353173541735517356173571735817359173601736117362173631736417365173661736717368173691737017371173721737317374173751737617377173781737917380173811738217383173841738517386173871738817389173901739117392173931739417395173961739717398173991740017401174021740317404174051740617407174081740917410174111741217413174141741517416174171741817419174201742117422174231742417425174261742717428174291743017431174321743317434174351743617437174381743917440174411744217443174441744517446174471744817449174501745117452174531745417455174561745717458174591746017461174621746317464174651746617467174681746917470174711747217473174741747517476174771747817479174801748117482174831748417485174861748717488174891749017491174921749317494174951749617497174981749917500175011750217503175041750517506175071750817509175101751117512175131751417515175161751717518175191752017521175221752317524175251752617527175281752917530175311753217533175341753517536175371753817539175401754117542175431754417545175461754717548175491755017551175521755317554175551755617557175581755917560175611756217563175641756517566175671756817569175701757117572175731757417575175761757717578175791758017581175821758317584175851758617587175881758917590175911759217593175941759517596175971759817599176001760117602176031760417605176061760717608176091761017611176121761317614176151761617617176181761917620176211762217623176241762517626176271762817629176301763117632176331763417635176361763717638176391764017641176421764317644176451764617647176481764917650176511765217653176541765517656176571765817659176601766117662176631766417665176661766717668176691767017671176721767317674176751767617677176781767917680176811768217683176841768517686176871768817689176901769117692176931769417695176961769717698176991770017701177021770317704177051770617707177081770917710177111771217713177141771517716177171771817719177201772117722177231772417725177261772717728177291773017731177321773317734177351773617737177381773917740177411774217743177441774517746177471774817749177501775117752177531775417755177561775717758177591776017761177621776317764177651776617767177681776917770177711777217773177741777517776177771777817779177801778117782177831778417785177861778717788177891779017791177921779317794177951779617797177981779917800178011780217803178041780517806178071780817809178101781117812178131781417815178161781717818178191782017821178221782317824178251782617827178281782917830178311783217833178341783517836178371783817839178401784117842178431784417845178461784717848178491785017851178521785317854178551785617857178581785917860178611786217863178641786517866178671786817869178701787117872178731787417875178761787717878178791788017881178821788317884178851788617887178881788917890178911789217893178941789517896178971789817899179001790117902179031790417905179061790717908179091791017911179121791317914179151791617917179181791917920179211792217923179241792517926179271792817929179301793117932179331793417935179361793717938179391794017941179421794317944179451794617947179481794917950179511795217953179541795517956179571795817959179601796117962179631796417965179661796717968179691797017971179721797317974179751797617977179781797917980179811798217983179841798517986179871798817989179901799117992179931799417995179961799717998179991800018001180021800318004180051800618007180081800918010180111801218013180141801518016180171801818019180201802118022180231802418025180261802718028180291803018031180321803318034180351803618037180381803918040180411804218043180441804518046180471804818049180501805118052180531805418055180561805718058180591806018061180621806318064180651806618067180681806918070180711807218073180741807518076180771807818079180801808118082180831808418085180861808718088180891809018091180921809318094180951809618097180981809918100181011810218103181041810518106181071810818109181101811118112181131811418115181161811718118181191812018121181221812318124181251812618127181281812918130181311813218133181341813518136181371813818139181401814118142181431814418145181461814718148181491815018151181521815318154181551815618157181581815918160181611816218163181641816518166181671816818169181701817118172181731817418175181761817718178181791818018181181821818318184181851818618187181881818918190181911819218193181941819518196181971819818199182001820118202182031820418205182061820718208182091821018211182121821318214182151821618217182181821918220182211822218223182241822518226182271822818229182301823118232182331823418235182361823718238182391824018241182421824318244182451824618247182481824918250182511825218253182541825518256182571825818259182601826118262182631826418265182661826718268182691827018271182721827318274182751827618277182781827918280182811828218283182841828518286182871828818289182901829118292182931829418295182961829718298182991830018301183021830318304183051830618307183081830918310183111831218313183141831518316183171831818319183201832118322183231832418325183261832718328183291833018331183321833318334183351833618337183381833918340183411834218343183441834518346183471834818349183501835118352183531835418355183561835718358183591836018361183621836318364183651836618367183681836918370183711837218373183741837518376183771837818379183801838118382183831838418385183861838718388183891839018391183921839318394183951839618397183981839918400184011840218403184041840518406184071840818409184101841118412184131841418415184161841718418184191842018421184221842318424184251842618427184281842918430184311843218433184341843518436184371843818439184401844118442184431844418445184461844718448184491845018451184521845318454184551845618457184581845918460184611846218463184641846518466184671846818469184701847118472184731847418475184761847718478184791848018481184821848318484184851848618487184881848918490184911849218493184941849518496184971849818499185001850118502185031850418505185061850718508185091851018511185121851318514185151851618517185181851918520185211852218523185241852518526185271852818529185301853118532185331853418535185361853718538185391854018541185421854318544185451854618547185481854918550185511855218553185541855518556185571855818559185601856118562185631856418565185661856718568185691857018571185721857318574185751857618577185781857918580185811858218583185841858518586185871858818589185901859118592185931859418595185961859718598185991860018601186021860318604186051860618607186081860918610186111861218613186141861518616186171861818619186201862118622186231862418625186261862718628186291863018631186321863318634186351863618637186381863918640186411864218643186441864518646186471864818649186501865118652186531865418655186561865718658186591866018661186621866318664186651866618667186681866918670186711867218673186741867518676186771867818679186801868118682186831868418685186861868718688186891869018691186921869318694186951869618697186981869918700187011870218703187041870518706187071870818709187101871118712187131871418715187161871718718187191872018721187221872318724187251872618727187281872918730187311873218733187341873518736187371873818739187401874118742187431874418745187461874718748187491875018751187521875318754187551875618757187581875918760187611876218763187641876518766187671876818769187701877118772187731877418775187761877718778187791878018781187821878318784187851878618787187881878918790187911879218793187941879518796187971879818799188001880118802188031880418805188061880718808188091881018811188121881318814188151881618817188181881918820188211882218823188241882518826188271882818829188301883118832188331883418835188361883718838188391884018841188421884318844188451884618847188481884918850188511885218853188541885518856188571885818859188601886118862188631886418865188661886718868188691887018871188721887318874188751887618877188781887918880188811888218883188841888518886188871888818889188901889118892188931889418895188961889718898188991890018901189021890318904189051890618907189081890918910189111891218913189141891518916189171891818919189201892118922189231892418925189261892718928189291893018931189321893318934189351893618937189381893918940189411894218943189441894518946189471894818949189501895118952189531895418955189561895718958189591896018961189621896318964189651896618967189681896918970189711897218973189741897518976189771897818979189801898118982189831898418985189861898718988189891899018991189921899318994189951899618997189981899919000190011900219003190041900519006190071900819009190101901119012190131901419015190161901719018190191902019021190221902319024190251902619027190281902919030190311903219033190341903519036190371903819039190401904119042190431904419045190461904719048190491905019051190521905319054190551905619057190581905919060190611906219063190641906519066190671906819069190701907119072190731907419075190761907719078190791908019081190821908319084190851908619087190881908919090190911909219093190941909519096190971909819099191001910119102191031910419105191061910719108191091911019111191121911319114191151911619117191181911919120191211912219123191241912519126191271912819129191301913119132191331913419135191361913719138191391914019141191421914319144191451914619147191481914919150191511915219153191541915519156191571915819159191601916119162191631916419165191661916719168191691917019171191721917319174191751917619177191781917919180191811918219183191841918519186191871918819189191901919119192191931919419195191961919719198191991920019201192021920319204192051920619207192081920919210192111921219213192141921519216192171921819219192201922119222192231922419225192261922719228192291923019231192321923319234192351923619237192381923919240192411924219243192441924519246192471924819249192501925119252192531925419255192561925719258192591926019261192621926319264192651926619267192681926919270192711927219273192741927519276192771927819279192801928119282192831928419285192861928719288192891929019291192921929319294192951929619297192981929919300193011930219303193041930519306193071930819309193101931119312193131931419315193161931719318193191932019321193221932319324193251932619327193281932919330193311933219333193341933519336193371933819339193401934119342193431934419345193461934719348193491935019351193521935319354193551935619357193581935919360193611936219363193641936519366193671936819369193701937119372193731937419375193761937719378193791938019381193821938319384193851938619387193881938919390193911939219393193941939519396193971939819399194001940119402194031940419405194061940719408194091941019411194121941319414194151941619417194181941919420194211942219423194241942519426194271942819429194301943119432194331943419435194361943719438194391944019441194421944319444194451944619447194481944919450194511945219453194541945519456194571945819459194601946119462194631946419465194661946719468194691947019471194721947319474194751947619477194781947919480194811948219483194841948519486194871948819489194901949119492194931949419495194961949719498194991950019501195021950319504195051950619507195081950919510195111951219513195141951519516195171951819519195201952119522195231952419525195261952719528195291953019531195321953319534195351953619537195381953919540195411954219543195441954519546195471954819549195501955119552195531955419555195561955719558195591956019561195621956319564195651956619567195681956919570195711957219573195741957519576195771957819579195801958119582195831958419585195861958719588195891959019591195921959319594195951959619597195981959919600196011960219603196041960519606196071960819609196101961119612196131961419615196161961719618196191962019621196221962319624196251962619627196281962919630196311963219633196341963519636196371963819639196401964119642196431964419645196461964719648196491965019651196521965319654196551965619657196581965919660196611966219663196641966519666196671966819669196701967119672196731967419675196761967719678196791968019681196821968319684196851968619687196881968919690196911969219693196941969519696196971969819699197001970119702197031970419705197061970719708197091971019711197121971319714197151971619717197181971919720197211972219723197241972519726197271972819729197301973119732197331973419735197361973719738197391974019741197421974319744197451974619747197481974919750197511975219753197541975519756197571975819759197601976119762197631976419765197661976719768197691977019771197721977319774197751977619777197781977919780197811978219783197841978519786197871978819789197901979119792197931979419795197961979719798197991980019801198021980319804198051980619807198081980919810198111981219813198141981519816198171981819819198201982119822198231982419825198261982719828198291983019831198321983319834198351983619837198381983919840198411984219843198441984519846198471984819849198501985119852198531985419855198561985719858198591986019861198621986319864198651986619867198681986919870198711987219873198741987519876198771987819879198801988119882198831988419885198861988719888198891989019891198921989319894198951989619897198981989919900199011990219903199041990519906199071990819909199101991119912199131991419915199161991719918199191992019921199221992319924199251992619927199281992919930199311993219933199341993519936199371993819939199401994119942199431994419945199461994719948199491995019951199521995319954199551995619957199581995919960199611996219963199641996519966199671996819969199701997119972199731997419975199761997719978199791998019981199821998319984199851998619987199881998919990199911999219993199941999519996199971999819999200002000120002200032000420005200062000720008200092001020011200122001320014200152001620017200182001920020200212002220023200242002520026200272002820029200302003120032200332003420035200362003720038200392004020041200422004320044200452004620047200482004920050200512005220053200542005520056200572005820059200602006120062200632006420065200662006720068200692007020071200722007320074200752007620077200782007920080200812008220083200842008520086200872008820089200902009120092200932009420095200962009720098200992010020101201022010320104201052010620107201082010920110201112011220113201142011520116201172011820119201202012120122201232012420125201262012720128201292013020131201322013320134201352013620137201382013920140201412014220143201442014520146201472014820149201502015120152201532015420155201562015720158201592016020161201622016320164201652016620167201682016920170201712017220173201742017520176201772017820179201802018120182201832018420185201862018720188201892019020191201922019320194201952019620197201982019920200202012020220203202042020520206202072020820209202102021120212202132021420215202162021720218202192022020221202222022320224202252022620227202282022920230202312023220233202342023520236202372023820239202402024120242202432024420245202462024720248202492025020251202522025320254202552025620257202582025920260202612026220263202642026520266202672026820269202702027120272202732027420275202762027720278202792028020281202822028320284202852028620287202882028920290202912029220293202942029520296202972029820299203002030120302203032030420305203062030720308203092031020311203122031320314203152031620317203182031920320203212032220323203242032520326203272032820329203302033120332203332033420335203362033720338203392034020341203422034320344203452034620347203482034920350203512035220353203542035520356203572035820359203602036120362203632036420365203662036720368203692037020371203722037320374203752037620377203782037920380203812038220383203842038520386203872038820389203902039120392203932039420395203962039720398203992040020401204022040320404204052040620407204082040920410204112041220413204142041520416204172041820419204202042120422204232042420425204262042720428204292043020431204322043320434204352043620437204382043920440204412044220443204442044520446204472044820449204502045120452204532045420455204562045720458204592046020461204622046320464204652046620467204682046920470204712047220473204742047520476204772047820479204802048120482204832048420485204862048720488204892049020491204922049320494204952049620497204982049920500205012050220503205042050520506205072050820509205102051120512205132051420515205162051720518205192052020521205222052320524205252052620527205282052920530205312053220533205342053520536205372053820539205402054120542205432054420545205462054720548205492055020551205522055320554205552055620557205582055920560205612056220563205642056520566205672056820569205702057120572205732057420575205762057720578205792058020581205822058320584205852058620587205882058920590205912059220593205942059520596205972059820599206002060120602206032060420605206062060720608206092061020611206122061320614206152061620617206182061920620206212062220623206242062520626206272062820629206302063120632206332063420635206362063720638206392064020641206422064320644206452064620647206482064920650206512065220653206542065520656206572065820659206602066120662206632066420665206662066720668206692067020671206722067320674206752067620677206782067920680206812068220683206842068520686206872068820689206902069120692206932069420695206962069720698206992070020701207022070320704207052070620707207082070920710207112071220713207142071520716207172071820719207202072120722207232072420725207262072720728207292073020731207322073320734207352073620737207382073920740207412074220743207442074520746207472074820749207502075120752207532075420755207562075720758207592076020761207622076320764207652076620767207682076920770207712077220773207742077520776207772077820779207802078120782207832078420785207862078720788207892079020791207922079320794207952079620797207982079920800208012080220803208042080520806208072080820809208102081120812208132081420815208162081720818208192082020821208222082320824208252082620827208282082920830208312083220833208342083520836208372083820839208402084120842208432084420845208462084720848208492085020851208522085320854208552085620857208582085920860208612086220863208642086520866208672086820869208702087120872208732087420875208762087720878208792088020881208822088320884208852088620887208882088920890208912089220893208942089520896208972089820899209002090120902209032090420905209062090720908209092091020911209122091320914209152091620917209182091920920209212092220923209242092520926209272092820929209302093120932209332093420935209362093720938209392094020941209422094320944209452094620947209482094920950209512095220953209542095520956209572095820959209602096120962209632096420965209662096720968209692097020971209722097320974209752097620977209782097920980209812098220983209842098520986209872098820989209902099120992209932099420995209962099720998209992100021001210022100321004210052100621007210082100921010210112101221013210142101521016210172101821019210202102121022210232102421025210262102721028210292103021031210322103321034210352103621037210382103921040210412104221043210442104521046210472104821049210502105121052210532105421055210562105721058210592106021061210622106321064210652106621067210682106921070210712107221073210742107521076210772107821079210802108121082210832108421085210862108721088210892109021091210922109321094210952109621097210982109921100211012110221103211042110521106211072110821109211102111121112211132111421115211162111721118211192112021121211222112321124211252112621127211282112921130211312113221133211342113521136211372113821139211402114121142211432114421145211462114721148211492115021151211522115321154211552115621157211582115921160211612116221163211642116521166211672116821169211702117121172211732117421175211762117721178211792118021181211822118321184211852118621187211882118921190211912119221193211942119521196211972119821199212002120121202212032120421205212062120721208212092121021211212122121321214212152121621217212182121921220212212122221223212242122521226212272122821229212302123121232212332123421235212362123721238212392124021241212422124321244212452124621247212482124921250212512125221253212542125521256212572125821259212602126121262212632126421265212662126721268212692127021271212722127321274212752127621277212782127921280212812128221283212842128521286212872128821289212902129121292212932129421295212962129721298212992130021301213022130321304213052130621307213082130921310213112131221313213142131521316213172131821319213202132121322213232132421325213262132721328213292133021331213322133321334213352133621337213382133921340213412134221343213442134521346213472134821349213502135121352213532135421355213562135721358213592136021361213622136321364213652136621367213682136921370213712137221373213742137521376213772137821379213802138121382213832138421385213862138721388213892139021391213922139321394213952139621397213982139921400214012140221403214042140521406214072140821409214102141121412214132141421415214162141721418214192142021421214222142321424214252142621427214282142921430214312143221433214342143521436214372143821439214402144121442214432144421445214462144721448214492145021451214522145321454214552145621457214582145921460214612146221463214642146521466214672146821469214702147121472214732147421475214762147721478214792148021481214822148321484214852148621487214882148921490214912149221493214942149521496214972149821499215002150121502215032150421505215062150721508215092151021511215122151321514215152151621517215182151921520215212152221523215242152521526215272152821529215302153121532215332153421535215362153721538215392154021541215422154321544215452154621547215482154921550215512155221553215542155521556215572155821559215602156121562215632156421565215662156721568215692157021571215722157321574215752157621577215782157921580215812158221583215842158521586215872158821589215902159121592215932159421595215962159721598215992160021601216022160321604216052160621607216082160921610216112161221613216142161521616216172161821619216202162121622216232162421625216262162721628216292163021631216322163321634216352163621637216382163921640216412164221643216442164521646216472164821649216502165121652216532165421655216562165721658216592166021661216622166321664216652166621667216682166921670216712167221673216742167521676216772167821679216802168121682216832168421685216862168721688216892169021691216922169321694216952169621697216982169921700217012170221703217042170521706217072170821709217102171121712217132171421715217162171721718217192172021721217222172321724217252172621727217282172921730217312173221733217342173521736217372173821739217402174121742217432174421745217462174721748217492175021751217522175321754217552175621757217582175921760217612176221763217642176521766217672176821769217702177121772217732177421775217762177721778217792178021781217822178321784217852178621787217882178921790217912179221793217942179521796217972179821799218002180121802218032180421805218062180721808218092181021811218122181321814218152181621817218182181921820218212182221823218242182521826218272182821829218302183121832218332183421835218362183721838218392184021841218422184321844218452184621847218482184921850218512185221853218542185521856218572185821859218602186121862218632186421865218662186721868218692187021871218722187321874218752187621877218782187921880218812188221883218842188521886218872188821889218902189121892218932189421895218962189721898218992190021901219022190321904219052190621907219082190921910219112191221913219142191521916219172191821919219202192121922219232192421925219262192721928219292193021931219322193321934219352193621937219382193921940219412194221943219442194521946219472194821949219502195121952219532195421955219562195721958219592196021961219622196321964219652196621967219682196921970219712197221973219742197521976219772197821979219802198121982219832198421985219862198721988219892199021991219922199321994219952199621997219982199922000220012200222003220042200522006220072200822009220102201122012220132201422015220162201722018220192202022021220222202322024220252202622027220282202922030220312203222033220342203522036220372203822039220402204122042220432204422045220462204722048220492205022051220522205322054220552205622057220582205922060220612206222063220642206522066220672206822069220702207122072220732207422075220762207722078220792208022081220822208322084220852208622087220882208922090220912209222093220942209522096220972209822099221002210122102221032210422105221062210722108221092211022111221122211322114221152211622117221182211922120221212212222123221242212522126221272212822129221302213122132221332213422135221362213722138221392214022141221422214322144221452214622147221482214922150221512215222153221542215522156221572215822159221602216122162221632216422165221662216722168221692217022171221722217322174221752217622177221782217922180221812218222183221842218522186221872218822189221902219122192221932219422195221962219722198221992220022201222022220322204222052220622207222082220922210222112221222213222142221522216222172221822219222202222122222222232222422225222262222722228222292223022231222322223322234222352223622237222382223922240222412224222243222442224522246222472224822249222502225122252222532225422255222562225722258222592226022261222622226322264222652226622267222682226922270222712227222273222742227522276222772227822279222802228122282222832228422285222862228722288222892229022291222922229322294222952229622297222982229922300223012230222303223042230522306223072230822309223102231122312223132231422315223162231722318223192232022321223222232322324223252232622327223282232922330223312233222333223342233522336223372233822339223402234122342223432234422345223462234722348223492235022351223522235322354223552235622357223582235922360223612236222363223642236522366223672236822369223702237122372223732237422375223762237722378223792238022381223822238322384223852238622387223882238922390223912239222393223942239522396223972239822399224002240122402224032240422405224062240722408224092241022411224122241322414224152241622417224182241922420224212242222423224242242522426224272242822429224302243122432224332243422435224362243722438224392244022441224422244322444224452244622447224482244922450224512245222453224542245522456224572245822459224602246122462224632246422465224662246722468224692247022471224722247322474224752247622477224782247922480224812248222483224842248522486224872248822489224902249122492224932249422495224962249722498224992250022501225022250322504225052250622507225082250922510225112251222513225142251522516225172251822519225202252122522225232252422525225262252722528225292253022531
  1. /*
  2. * Copyright (C) 2017 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included
  12. * in all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  15. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN
  18. * AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  19. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. */
  21. #if !defined (_vega10_ENUM_HEADER)
  22. #define _vega10_ENUM_HEADER
  23. #ifndef _DRIVER_BUILD
  24. #ifndef GL_ZERO
  25. #define GL__ZERO BLEND_ZERO
  26. #define GL__ONE BLEND_ONE
  27. #define GL__SRC_COLOR BLEND_SRC_COLOR
  28. #define GL__ONE_MINUS_SRC_COLOR BLEND_ONE_MINUS_SRC_COLOR
  29. #define GL__DST_COLOR BLEND_DST_COLOR
  30. #define GL__ONE_MINUS_DST_COLOR BLEND_ONE_MINUS_DST_COLOR
  31. #define GL__SRC_ALPHA BLEND_SRC_ALPHA
  32. #define GL__ONE_MINUS_SRC_ALPHA BLEND_ONE_MINUS_SRC_ALPHA
  33. #define GL__DST_ALPHA BLEND_DST_ALPHA
  34. #define GL__ONE_MINUS_DST_ALPHA BLEND_ONE_MINUS_DST_ALPHA
  35. #define GL__SRC_ALPHA_SATURATE BLEND_SRC_ALPHA_SATURATE
  36. #define GL__CONSTANT_COLOR BLEND_CONSTANT_COLOR
  37. #define GL__ONE_MINUS_CONSTANT_COLOR BLEND_ONE_MINUS_CONSTANT_COLOR
  38. #define GL__CONSTANT_ALPHA BLEND_CONSTANT_ALPHA
  39. #define GL__ONE_MINUS_CONSTANT_ALPHA BLEND_ONE_MINUS_CONSTANT_ALPHA
  40. #endif
  41. #endif
  42. /*******************************************************
  43. * GDS DATA_TYPE Enums
  44. *******************************************************/
  45. #ifndef ENUMS_GDS_PERFCOUNT_SELECT_H
  46. #define ENUMS_GDS_PERFCOUNT_SELECT_H
  47. typedef enum GDS_PERFCOUNT_SELECT {
  48. GDS_PERF_SEL_DS_ADDR_CONFL = 0,
  49. GDS_PERF_SEL_DS_BANK_CONFL = 1,
  50. GDS_PERF_SEL_WBUF_FLUSH = 2,
  51. GDS_PERF_SEL_WR_COMP = 3,
  52. GDS_PERF_SEL_WBUF_WR = 4,
  53. GDS_PERF_SEL_RBUF_HIT = 5,
  54. GDS_PERF_SEL_RBUF_MISS = 6,
  55. GDS_PERF_SEL_SE0_SH0_NORET = 7,
  56. GDS_PERF_SEL_SE0_SH0_RET = 8,
  57. GDS_PERF_SEL_SE0_SH0_ORD_CNT = 9,
  58. GDS_PERF_SEL_SE0_SH0_2COMP_REQ = 10,
  59. GDS_PERF_SEL_SE0_SH0_ORD_WAVE_VALID = 11,
  60. GDS_PERF_SEL_SE0_SH0_GDS_DATA_VALID = 12,
  61. GDS_PERF_SEL_SE0_SH0_GDS_STALL_BY_ORD = 13,
  62. GDS_PERF_SEL_SE0_SH0_GDS_WR_OP = 14,
  63. GDS_PERF_SEL_SE0_SH0_GDS_RD_OP = 15,
  64. GDS_PERF_SEL_SE0_SH0_GDS_ATOM_OP = 16,
  65. GDS_PERF_SEL_SE0_SH0_GDS_REL_OP = 17,
  66. GDS_PERF_SEL_SE0_SH0_GDS_CMPXCH_OP = 18,
  67. GDS_PERF_SEL_SE0_SH0_GDS_BYTE_OP = 19,
  68. GDS_PERF_SEL_SE0_SH0_GDS_SHORT_OP = 20,
  69. GDS_PERF_SEL_SE0_SH1_NORET = 21,
  70. GDS_PERF_SEL_SE0_SH1_RET = 22,
  71. GDS_PERF_SEL_SE0_SH1_ORD_CNT = 23,
  72. GDS_PERF_SEL_SE0_SH1_2COMP_REQ = 24,
  73. GDS_PERF_SEL_SE0_SH1_ORD_WAVE_VALID = 25,
  74. GDS_PERF_SEL_SE0_SH1_GDS_DATA_VALID = 26,
  75. GDS_PERF_SEL_SE0_SH1_GDS_STALL_BY_ORD = 27,
  76. GDS_PERF_SEL_SE0_SH1_GDS_WR_OP = 28,
  77. GDS_PERF_SEL_SE0_SH1_GDS_RD_OP = 29,
  78. GDS_PERF_SEL_SE0_SH1_GDS_ATOM_OP = 30,
  79. GDS_PERF_SEL_SE0_SH1_GDS_REL_OP = 31,
  80. GDS_PERF_SEL_SE0_SH1_GDS_CMPXCH_OP = 32,
  81. GDS_PERF_SEL_SE0_SH1_GDS_BYTE_OP = 33,
  82. GDS_PERF_SEL_SE0_SH1_GDS_SHORT_OP = 34,
  83. GDS_PERF_SEL_SE1_SH0_NORET = 35,
  84. GDS_PERF_SEL_SE1_SH0_RET = 36,
  85. GDS_PERF_SEL_SE1_SH0_ORD_CNT = 37,
  86. GDS_PERF_SEL_SE1_SH0_2COMP_REQ = 38,
  87. GDS_PERF_SEL_SE1_SH0_ORD_WAVE_VALID = 39,
  88. GDS_PERF_SEL_SE1_SH0_GDS_DATA_VALID = 40,
  89. GDS_PERF_SEL_SE1_SH0_GDS_STALL_BY_ORD = 41,
  90. GDS_PERF_SEL_SE1_SH0_GDS_WR_OP = 42,
  91. GDS_PERF_SEL_SE1_SH0_GDS_RD_OP = 43,
  92. GDS_PERF_SEL_SE1_SH0_GDS_ATOM_OP = 44,
  93. GDS_PERF_SEL_SE1_SH0_GDS_REL_OP = 45,
  94. GDS_PERF_SEL_SE1_SH0_GDS_CMPXCH_OP = 46,
  95. GDS_PERF_SEL_SE1_SH0_GDS_BYTE_OP = 47,
  96. GDS_PERF_SEL_SE1_SH0_GDS_SHORT_OP = 48,
  97. GDS_PERF_SEL_SE1_SH1_NORET = 49,
  98. GDS_PERF_SEL_SE1_SH1_RET = 50,
  99. GDS_PERF_SEL_SE1_SH1_ORD_CNT = 51,
  100. GDS_PERF_SEL_SE1_SH1_2COMP_REQ = 52,
  101. GDS_PERF_SEL_SE1_SH1_ORD_WAVE_VALID = 53,
  102. GDS_PERF_SEL_SE1_SH1_GDS_DATA_VALID = 54,
  103. GDS_PERF_SEL_SE1_SH1_GDS_STALL_BY_ORD = 55,
  104. GDS_PERF_SEL_SE1_SH1_GDS_WR_OP = 56,
  105. GDS_PERF_SEL_SE1_SH1_GDS_RD_OP = 57,
  106. GDS_PERF_SEL_SE1_SH1_GDS_ATOM_OP = 58,
  107. GDS_PERF_SEL_SE1_SH1_GDS_REL_OP = 59,
  108. GDS_PERF_SEL_SE1_SH1_GDS_CMPXCH_OP = 60,
  109. GDS_PERF_SEL_SE1_SH1_GDS_BYTE_OP = 61,
  110. GDS_PERF_SEL_SE1_SH1_GDS_SHORT_OP = 62,
  111. GDS_PERF_SEL_SE2_SH0_NORET = 63,
  112. GDS_PERF_SEL_SE2_SH0_RET = 64,
  113. GDS_PERF_SEL_SE2_SH0_ORD_CNT = 65,
  114. GDS_PERF_SEL_SE2_SH0_2COMP_REQ = 66,
  115. GDS_PERF_SEL_SE2_SH0_ORD_WAVE_VALID = 67,
  116. GDS_PERF_SEL_SE2_SH0_GDS_DATA_VALID = 68,
  117. GDS_PERF_SEL_SE2_SH0_GDS_STALL_BY_ORD = 69,
  118. GDS_PERF_SEL_SE2_SH0_GDS_WR_OP = 70,
  119. GDS_PERF_SEL_SE2_SH0_GDS_RD_OP = 71,
  120. GDS_PERF_SEL_SE2_SH0_GDS_ATOM_OP = 72,
  121. GDS_PERF_SEL_SE2_SH0_GDS_REL_OP = 73,
  122. GDS_PERF_SEL_SE2_SH0_GDS_CMPXCH_OP = 74,
  123. GDS_PERF_SEL_SE2_SH0_GDS_BYTE_OP = 75,
  124. GDS_PERF_SEL_SE2_SH0_GDS_SHORT_OP = 76,
  125. GDS_PERF_SEL_SE2_SH1_NORET = 77,
  126. GDS_PERF_SEL_SE2_SH1_RET = 78,
  127. GDS_PERF_SEL_SE2_SH1_ORD_CNT = 79,
  128. GDS_PERF_SEL_SE2_SH1_2COMP_REQ = 80,
  129. GDS_PERF_SEL_SE2_SH1_ORD_WAVE_VALID = 81,
  130. GDS_PERF_SEL_SE2_SH1_GDS_DATA_VALID = 82,
  131. GDS_PERF_SEL_SE2_SH1_GDS_STALL_BY_ORD = 83,
  132. GDS_PERF_SEL_SE2_SH1_GDS_WR_OP = 84,
  133. GDS_PERF_SEL_SE2_SH1_GDS_RD_OP = 85,
  134. GDS_PERF_SEL_SE2_SH1_GDS_ATOM_OP = 86,
  135. GDS_PERF_SEL_SE2_SH1_GDS_REL_OP = 87,
  136. GDS_PERF_SEL_SE2_SH1_GDS_CMPXCH_OP = 88,
  137. GDS_PERF_SEL_SE2_SH1_GDS_BYTE_OP = 89,
  138. GDS_PERF_SEL_SE2_SH1_GDS_SHORT_OP = 90,
  139. GDS_PERF_SEL_SE3_SH0_NORET = 91,
  140. GDS_PERF_SEL_SE3_SH0_RET = 92,
  141. GDS_PERF_SEL_SE3_SH0_ORD_CNT = 93,
  142. GDS_PERF_SEL_SE3_SH0_2COMP_REQ = 94,
  143. GDS_PERF_SEL_SE3_SH0_ORD_WAVE_VALID = 95,
  144. GDS_PERF_SEL_SE3_SH0_GDS_DATA_VALID = 96,
  145. GDS_PERF_SEL_SE3_SH0_GDS_STALL_BY_ORD = 97,
  146. GDS_PERF_SEL_SE3_SH0_GDS_WR_OP = 98,
  147. GDS_PERF_SEL_SE3_SH0_GDS_RD_OP = 99,
  148. GDS_PERF_SEL_SE3_SH0_GDS_ATOM_OP = 100,
  149. GDS_PERF_SEL_SE3_SH0_GDS_REL_OP = 101,
  150. GDS_PERF_SEL_SE3_SH0_GDS_CMPXCH_OP = 102,
  151. GDS_PERF_SEL_SE3_SH0_GDS_BYTE_OP = 103,
  152. GDS_PERF_SEL_SE3_SH0_GDS_SHORT_OP = 104,
  153. GDS_PERF_SEL_SE3_SH1_NORET = 105,
  154. GDS_PERF_SEL_SE3_SH1_RET = 106,
  155. GDS_PERF_SEL_SE3_SH1_ORD_CNT = 107,
  156. GDS_PERF_SEL_SE3_SH1_2COMP_REQ = 108,
  157. GDS_PERF_SEL_SE3_SH1_ORD_WAVE_VALID = 109,
  158. GDS_PERF_SEL_SE3_SH1_GDS_DATA_VALID = 110,
  159. GDS_PERF_SEL_SE3_SH1_GDS_STALL_BY_ORD = 111,
  160. GDS_PERF_SEL_SE3_SH1_GDS_WR_OP = 112,
  161. GDS_PERF_SEL_SE3_SH1_GDS_RD_OP = 113,
  162. GDS_PERF_SEL_SE3_SH1_GDS_ATOM_OP = 114,
  163. GDS_PERF_SEL_SE3_SH1_GDS_REL_OP = 115,
  164. GDS_PERF_SEL_SE3_SH1_GDS_CMPXCH_OP = 116,
  165. GDS_PERF_SEL_SE3_SH1_GDS_BYTE_OP = 117,
  166. GDS_PERF_SEL_SE3_SH1_GDS_SHORT_OP = 118,
  167. GDS_PERF_SEL_GWS_RELEASED = 119,
  168. GDS_PERF_SEL_GWS_BYPASS = 120,
  169. } GDS_PERFCOUNT_SELECT;
  170. #endif /*ENUMS_GDS_PERFCOUNT_SELECT_H*/
  171. /*******************************************************
  172. * Chip Enums
  173. *******************************************************/
  174. /*
  175. * MEM_PWR_FORCE_CTRL enum
  176. */
  177. typedef enum MEM_PWR_FORCE_CTRL {
  178. NO_FORCE_REQUEST = 0x00000000,
  179. FORCE_LIGHT_SLEEP_REQUEST = 0x00000001,
  180. FORCE_DEEP_SLEEP_REQUEST = 0x00000002,
  181. FORCE_SHUT_DOWN_REQUEST = 0x00000003,
  182. } MEM_PWR_FORCE_CTRL;
  183. /*
  184. * MEM_PWR_FORCE_CTRL2 enum
  185. */
  186. typedef enum MEM_PWR_FORCE_CTRL2 {
  187. NO_FORCE_REQ = 0x00000000,
  188. FORCE_LIGHT_SLEEP_REQ = 0x00000001,
  189. } MEM_PWR_FORCE_CTRL2;
  190. /*
  191. * MEM_PWR_DIS_CTRL enum
  192. */
  193. typedef enum MEM_PWR_DIS_CTRL {
  194. ENABLE_MEM_PWR_CTRL = 0x00000000,
  195. DISABLE_MEM_PWR_CTRL = 0x00000001,
  196. } MEM_PWR_DIS_CTRL;
  197. /*
  198. * MEM_PWR_SEL_CTRL enum
  199. */
  200. typedef enum MEM_PWR_SEL_CTRL {
  201. DYNAMIC_SHUT_DOWN_ENABLE = 0x00000000,
  202. DYNAMIC_DEEP_SLEEP_ENABLE = 0x00000001,
  203. DYNAMIC_LIGHT_SLEEP_ENABLE = 0x00000002,
  204. } MEM_PWR_SEL_CTRL;
  205. /*
  206. * MEM_PWR_SEL_CTRL2 enum
  207. */
  208. typedef enum MEM_PWR_SEL_CTRL2 {
  209. DYNAMIC_DEEP_SLEEP_EN = 0x00000000,
  210. DYNAMIC_LIGHT_SLEEP_EN = 0x00000001,
  211. } MEM_PWR_SEL_CTRL2;
  212. /*
  213. * RowSize enum
  214. */
  215. typedef enum RowSize {
  216. ADDR_CONFIG_1KB_ROW = 0x00000000,
  217. ADDR_CONFIG_2KB_ROW = 0x00000001,
  218. ADDR_CONFIG_4KB_ROW = 0x00000002,
  219. } RowSize;
  220. /*
  221. * SurfaceEndian enum
  222. */
  223. typedef enum SurfaceEndian {
  224. ENDIAN_NONE = 0x00000000,
  225. ENDIAN_8IN16 = 0x00000001,
  226. ENDIAN_8IN32 = 0x00000002,
  227. ENDIAN_8IN64 = 0x00000003,
  228. } SurfaceEndian;
  229. /*
  230. * ArrayMode enum
  231. */
  232. typedef enum ArrayMode {
  233. ARRAY_LINEAR_GENERAL = 0x00000000,
  234. ARRAY_LINEAR_ALIGNED = 0x00000001,
  235. ARRAY_1D_TILED_THIN1 = 0x00000002,
  236. ARRAY_1D_TILED_THICK = 0x00000003,
  237. ARRAY_2D_TILED_THIN1 = 0x00000004,
  238. ARRAY_PRT_TILED_THIN1 = 0x00000005,
  239. ARRAY_PRT_2D_TILED_THIN1 = 0x00000006,
  240. ARRAY_2D_TILED_THICK = 0x00000007,
  241. ARRAY_2D_TILED_XTHICK = 0x00000008,
  242. ARRAY_PRT_TILED_THICK = 0x00000009,
  243. ARRAY_PRT_2D_TILED_THICK = 0x0000000a,
  244. ARRAY_PRT_3D_TILED_THIN1 = 0x0000000b,
  245. ARRAY_3D_TILED_THIN1 = 0x0000000c,
  246. ARRAY_3D_TILED_THICK = 0x0000000d,
  247. ARRAY_3D_TILED_XTHICK = 0x0000000e,
  248. ARRAY_PRT_3D_TILED_THICK = 0x0000000f,
  249. } ArrayMode;
  250. /*
  251. * NumPipes enum
  252. */
  253. typedef enum NumPipes {
  254. ADDR_CONFIG_1_PIPE = 0x00000000,
  255. ADDR_CONFIG_2_PIPE = 0x00000001,
  256. ADDR_CONFIG_4_PIPE = 0x00000002,
  257. ADDR_CONFIG_8_PIPE = 0x00000003,
  258. ADDR_CONFIG_16_PIPE = 0x00000004,
  259. ADDR_CONFIG_32_PIPE = 0x00000005,
  260. } NumPipes;
  261. /*
  262. * NumBanksConfig enum
  263. */
  264. typedef enum NumBanksConfig {
  265. ADDR_CONFIG_1_BANK = 0x00000000,
  266. ADDR_CONFIG_2_BANK = 0x00000001,
  267. ADDR_CONFIG_4_BANK = 0x00000002,
  268. ADDR_CONFIG_8_BANK = 0x00000003,
  269. ADDR_CONFIG_16_BANK = 0x00000004,
  270. } NumBanksConfig;
  271. /*
  272. * PipeInterleaveSize enum
  273. */
  274. typedef enum PipeInterleaveSize {
  275. ADDR_CONFIG_PIPE_INTERLEAVE_256B = 0x00000000,
  276. ADDR_CONFIG_PIPE_INTERLEAVE_512B = 0x00000001,
  277. ADDR_CONFIG_PIPE_INTERLEAVE_1KB = 0x00000002,
  278. ADDR_CONFIG_PIPE_INTERLEAVE_2KB = 0x00000003,
  279. } PipeInterleaveSize;
  280. /*
  281. * BankInterleaveSize enum
  282. */
  283. typedef enum BankInterleaveSize {
  284. ADDR_CONFIG_BANK_INTERLEAVE_1 = 0x00000000,
  285. ADDR_CONFIG_BANK_INTERLEAVE_2 = 0x00000001,
  286. ADDR_CONFIG_BANK_INTERLEAVE_4 = 0x00000002,
  287. ADDR_CONFIG_BANK_INTERLEAVE_8 = 0x00000003,
  288. } BankInterleaveSize;
  289. /*
  290. * NumShaderEngines enum
  291. */
  292. typedef enum NumShaderEngines {
  293. ADDR_CONFIG_1_SHADER_ENGINE = 0x00000000,
  294. ADDR_CONFIG_2_SHADER_ENGINE = 0x00000001,
  295. ADDR_CONFIG_4_SHADER_ENGINE = 0x00000002,
  296. ADDR_CONFIG_8_SHADER_ENGINE = 0x00000003,
  297. } NumShaderEngines;
  298. /*
  299. * NumRbPerShaderEngine enum
  300. */
  301. typedef enum NumRbPerShaderEngine {
  302. ADDR_CONFIG_1_RB_PER_SHADER_ENGINE = 0x00000000,
  303. ADDR_CONFIG_2_RB_PER_SHADER_ENGINE = 0x00000001,
  304. ADDR_CONFIG_4_RB_PER_SHADER_ENGINE = 0x00000002,
  305. } NumRbPerShaderEngine;
  306. /*
  307. * NumGPUs enum
  308. */
  309. typedef enum NumGPUs {
  310. ADDR_CONFIG_1_GPU = 0x00000000,
  311. ADDR_CONFIG_2_GPU = 0x00000001,
  312. ADDR_CONFIG_4_GPU = 0x00000002,
  313. ADDR_CONFIG_8_GPU = 0x00000003,
  314. } NumGPUs;
  315. /*
  316. * NumMaxCompressedFragments enum
  317. */
  318. typedef enum NumMaxCompressedFragments {
  319. ADDR_CONFIG_1_MAX_COMPRESSED_FRAGMENTS = 0x00000000,
  320. ADDR_CONFIG_2_MAX_COMPRESSED_FRAGMENTS = 0x00000001,
  321. ADDR_CONFIG_4_MAX_COMPRESSED_FRAGMENTS = 0x00000002,
  322. ADDR_CONFIG_8_MAX_COMPRESSED_FRAGMENTS = 0x00000003,
  323. } NumMaxCompressedFragments;
  324. /*
  325. * ShaderEngineTileSize enum
  326. */
  327. typedef enum ShaderEngineTileSize {
  328. ADDR_CONFIG_SE_TILE_16 = 0x00000000,
  329. ADDR_CONFIG_SE_TILE_32 = 0x00000001,
  330. } ShaderEngineTileSize;
  331. /*
  332. * MultiGPUTileSize enum
  333. */
  334. typedef enum MultiGPUTileSize {
  335. ADDR_CONFIG_GPU_TILE_16 = 0x00000000,
  336. ADDR_CONFIG_GPU_TILE_32 = 0x00000001,
  337. ADDR_CONFIG_GPU_TILE_64 = 0x00000002,
  338. ADDR_CONFIG_GPU_TILE_128 = 0x00000003,
  339. } MultiGPUTileSize;
  340. /*
  341. * NumLowerPipes enum
  342. */
  343. typedef enum NumLowerPipes {
  344. ADDR_CONFIG_1_LOWER_PIPES = 0x00000000,
  345. ADDR_CONFIG_2_LOWER_PIPES = 0x00000001,
  346. } NumLowerPipes;
  347. /*
  348. * ColorTransform enum
  349. */
  350. typedef enum ColorTransform {
  351. DCC_CT_AUTO = 0x00000000,
  352. DCC_CT_NONE = 0x00000001,
  353. ABGR_TO_A_BG_G_RB = 0x00000002,
  354. BGRA_TO_BG_G_RB_A = 0x00000003,
  355. } ColorTransform;
  356. /*
  357. * CompareRef enum
  358. */
  359. typedef enum CompareRef {
  360. REF_NEVER = 0x00000000,
  361. REF_LESS = 0x00000001,
  362. REF_EQUAL = 0x00000002,
  363. REF_LEQUAL = 0x00000003,
  364. REF_GREATER = 0x00000004,
  365. REF_NOTEQUAL = 0x00000005,
  366. REF_GEQUAL = 0x00000006,
  367. REF_ALWAYS = 0x00000007,
  368. } CompareRef;
  369. /*
  370. * ReadSize enum
  371. */
  372. typedef enum ReadSize {
  373. READ_256_BITS = 0x00000000,
  374. READ_512_BITS = 0x00000001,
  375. } ReadSize;
  376. /*
  377. * DepthFormat enum
  378. */
  379. typedef enum DepthFormat {
  380. DEPTH_INVALID = 0x00000000,
  381. DEPTH_16 = 0x00000001,
  382. DEPTH_X8_24 = 0x00000002,
  383. DEPTH_8_24 = 0x00000003,
  384. DEPTH_X8_24_FLOAT = 0x00000004,
  385. DEPTH_8_24_FLOAT = 0x00000005,
  386. DEPTH_32_FLOAT = 0x00000006,
  387. DEPTH_X24_8_32_FLOAT = 0x00000007,
  388. } DepthFormat;
  389. /*
  390. * ZFormat enum
  391. */
  392. typedef enum ZFormat {
  393. Z_INVALID = 0x00000000,
  394. Z_16 = 0x00000001,
  395. Z_24 = 0x00000002,
  396. Z_32_FLOAT = 0x00000003,
  397. } ZFormat;
  398. /*
  399. * StencilFormat enum
  400. */
  401. typedef enum StencilFormat {
  402. STENCIL_INVALID = 0x00000000,
  403. STENCIL_8 = 0x00000001,
  404. } StencilFormat;
  405. /*
  406. * CmaskMode enum
  407. */
  408. typedef enum CmaskMode {
  409. CMASK_CLEAR_NONE = 0x00000000,
  410. CMASK_CLEAR_ONE = 0x00000001,
  411. CMASK_CLEAR_ALL = 0x00000002,
  412. CMASK_ANY_EXPANDED = 0x00000003,
  413. CMASK_ALPHA0_FRAG1 = 0x00000004,
  414. CMASK_ALPHA0_FRAG2 = 0x00000005,
  415. CMASK_ALPHA0_FRAG4 = 0x00000006,
  416. CMASK_ALPHA0_FRAGS = 0x00000007,
  417. CMASK_ALPHA1_FRAG1 = 0x00000008,
  418. CMASK_ALPHA1_FRAG2 = 0x00000009,
  419. CMASK_ALPHA1_FRAG4 = 0x0000000a,
  420. CMASK_ALPHA1_FRAGS = 0x0000000b,
  421. CMASK_ALPHAX_FRAG1 = 0x0000000c,
  422. CMASK_ALPHAX_FRAG2 = 0x0000000d,
  423. CMASK_ALPHAX_FRAG4 = 0x0000000e,
  424. CMASK_ALPHAX_FRAGS = 0x0000000f,
  425. } CmaskMode;
  426. /*
  427. * QuadExportFormat enum
  428. */
  429. typedef enum QuadExportFormat {
  430. EXPORT_UNUSED = 0x00000000,
  431. EXPORT_32_R = 0x00000001,
  432. EXPORT_32_GR = 0x00000002,
  433. EXPORT_32_AR = 0x00000003,
  434. EXPORT_FP16_ABGR = 0x00000004,
  435. EXPORT_UNSIGNED16_ABGR = 0x00000005,
  436. EXPORT_SIGNED16_ABGR = 0x00000006,
  437. EXPORT_32_ABGR = 0x00000007,
  438. EXPORT_32BPP_8PIX = 0x00000008,
  439. EXPORT_16_16_UNSIGNED_8PIX = 0x00000009,
  440. EXPORT_16_16_SIGNED_8PIX = 0x0000000a,
  441. EXPORT_16_16_FLOAT_8PIX = 0x0000000b,
  442. } QuadExportFormat;
  443. /*
  444. * QuadExportFormatOld enum
  445. */
  446. typedef enum QuadExportFormatOld {
  447. EXPORT_4P_32BPC_ABGR = 0x00000000,
  448. EXPORT_4P_16BPC_ABGR = 0x00000001,
  449. EXPORT_4P_32BPC_GR = 0x00000002,
  450. EXPORT_4P_32BPC_AR = 0x00000003,
  451. EXPORT_2P_32BPC_ABGR = 0x00000004,
  452. EXPORT_8P_32BPC_R = 0x00000005,
  453. } QuadExportFormatOld;
  454. /*
  455. * ColorFormat enum
  456. */
  457. typedef enum ColorFormat {
  458. COLOR_INVALID = 0x00000000,
  459. COLOR_8 = 0x00000001,
  460. COLOR_16 = 0x00000002,
  461. COLOR_8_8 = 0x00000003,
  462. COLOR_32 = 0x00000004,
  463. COLOR_16_16 = 0x00000005,
  464. COLOR_10_11_11 = 0x00000006,
  465. COLOR_11_11_10 = 0x00000007,
  466. COLOR_10_10_10_2 = 0x00000008,
  467. COLOR_2_10_10_10 = 0x00000009,
  468. COLOR_8_8_8_8 = 0x0000000a,
  469. COLOR_32_32 = 0x0000000b,
  470. COLOR_16_16_16_16 = 0x0000000c,
  471. COLOR_RESERVED_13 = 0x0000000d,
  472. COLOR_32_32_32_32 = 0x0000000e,
  473. COLOR_RESERVED_15 = 0x0000000f,
  474. COLOR_5_6_5 = 0x00000010,
  475. COLOR_1_5_5_5 = 0x00000011,
  476. COLOR_5_5_5_1 = 0x00000012,
  477. COLOR_4_4_4_4 = 0x00000013,
  478. COLOR_8_24 = 0x00000014,
  479. COLOR_24_8 = 0x00000015,
  480. COLOR_X24_8_32_FLOAT = 0x00000016,
  481. COLOR_RESERVED_23 = 0x00000017,
  482. COLOR_RESERVED_24 = 0x00000018,
  483. COLOR_RESERVED_25 = 0x00000019,
  484. COLOR_RESERVED_26 = 0x0000001a,
  485. COLOR_RESERVED_27 = 0x0000001b,
  486. COLOR_RESERVED_28 = 0x0000001c,
  487. COLOR_RESERVED_29 = 0x0000001d,
  488. COLOR_RESERVED_30 = 0x0000001e,
  489. COLOR_2_10_10_10_6E4 = 0x0000001f,
  490. } ColorFormat;
  491. /*
  492. * SurfaceFormat enum
  493. */
  494. typedef enum SurfaceFormat {
  495. FMT_INVALID = 0x00000000,
  496. FMT_8 = 0x00000001,
  497. FMT_16 = 0x00000002,
  498. FMT_8_8 = 0x00000003,
  499. FMT_32 = 0x00000004,
  500. FMT_16_16 = 0x00000005,
  501. FMT_10_11_11 = 0x00000006,
  502. FMT_11_11_10 = 0x00000007,
  503. FMT_10_10_10_2 = 0x00000008,
  504. FMT_2_10_10_10 = 0x00000009,
  505. FMT_8_8_8_8 = 0x0000000a,
  506. FMT_32_32 = 0x0000000b,
  507. FMT_16_16_16_16 = 0x0000000c,
  508. FMT_32_32_32 = 0x0000000d,
  509. FMT_32_32_32_32 = 0x0000000e,
  510. FMT_RESERVED_4 = 0x0000000f,
  511. FMT_5_6_5 = 0x00000010,
  512. FMT_1_5_5_5 = 0x00000011,
  513. FMT_5_5_5_1 = 0x00000012,
  514. FMT_4_4_4_4 = 0x00000013,
  515. FMT_8_24 = 0x00000014,
  516. FMT_24_8 = 0x00000015,
  517. FMT_X24_8_32_FLOAT = 0x00000016,
  518. FMT_RESERVED_33 = 0x00000017,
  519. FMT_11_11_10_FLOAT = 0x00000018,
  520. FMT_16_FLOAT = 0x00000019,
  521. FMT_32_FLOAT = 0x0000001a,
  522. FMT_16_16_FLOAT = 0x0000001b,
  523. FMT_8_24_FLOAT = 0x0000001c,
  524. FMT_24_8_FLOAT = 0x0000001d,
  525. FMT_32_32_FLOAT = 0x0000001e,
  526. FMT_10_11_11_FLOAT = 0x0000001f,
  527. FMT_16_16_16_16_FLOAT = 0x00000020,
  528. FMT_3_3_2 = 0x00000021,
  529. FMT_6_5_5 = 0x00000022,
  530. FMT_32_32_32_32_FLOAT = 0x00000023,
  531. FMT_RESERVED_36 = 0x00000024,
  532. FMT_1 = 0x00000025,
  533. FMT_1_REVERSED = 0x00000026,
  534. FMT_GB_GR = 0x00000027,
  535. FMT_BG_RG = 0x00000028,
  536. FMT_32_AS_8 = 0x00000029,
  537. FMT_32_AS_8_8 = 0x0000002a,
  538. FMT_5_9_9_9_SHAREDEXP = 0x0000002b,
  539. FMT_8_8_8 = 0x0000002c,
  540. FMT_16_16_16 = 0x0000002d,
  541. FMT_16_16_16_FLOAT = 0x0000002e,
  542. FMT_4_4 = 0x0000002f,
  543. FMT_32_32_32_FLOAT = 0x00000030,
  544. FMT_BC1 = 0x00000031,
  545. FMT_BC2 = 0x00000032,
  546. FMT_BC3 = 0x00000033,
  547. FMT_BC4 = 0x00000034,
  548. FMT_BC5 = 0x00000035,
  549. FMT_BC6 = 0x00000036,
  550. FMT_BC7 = 0x00000037,
  551. FMT_32_AS_32_32_32_32 = 0x00000038,
  552. FMT_APC3 = 0x00000039,
  553. FMT_APC4 = 0x0000003a,
  554. FMT_APC5 = 0x0000003b,
  555. FMT_APC6 = 0x0000003c,
  556. FMT_APC7 = 0x0000003d,
  557. FMT_CTX1 = 0x0000003e,
  558. FMT_RESERVED_63 = 0x0000003f,
  559. } SurfaceFormat;
  560. /*
  561. * BUF_DATA_FORMAT enum
  562. */
  563. typedef enum BUF_DATA_FORMAT {
  564. BUF_DATA_FORMAT_INVALID = 0x00000000,
  565. BUF_DATA_FORMAT_8 = 0x00000001,
  566. BUF_DATA_FORMAT_16 = 0x00000002,
  567. BUF_DATA_FORMAT_8_8 = 0x00000003,
  568. BUF_DATA_FORMAT_32 = 0x00000004,
  569. BUF_DATA_FORMAT_16_16 = 0x00000005,
  570. BUF_DATA_FORMAT_10_11_11 = 0x00000006,
  571. BUF_DATA_FORMAT_11_11_10 = 0x00000007,
  572. BUF_DATA_FORMAT_10_10_10_2 = 0x00000008,
  573. BUF_DATA_FORMAT_2_10_10_10 = 0x00000009,
  574. BUF_DATA_FORMAT_8_8_8_8 = 0x0000000a,
  575. BUF_DATA_FORMAT_32_32 = 0x0000000b,
  576. BUF_DATA_FORMAT_16_16_16_16 = 0x0000000c,
  577. BUF_DATA_FORMAT_32_32_32 = 0x0000000d,
  578. BUF_DATA_FORMAT_32_32_32_32 = 0x0000000e,
  579. BUF_DATA_FORMAT_RESERVED_15 = 0x0000000f,
  580. } BUF_DATA_FORMAT;
  581. /*
  582. * IMG_DATA_FORMAT enum
  583. */
  584. typedef enum IMG_DATA_FORMAT {
  585. IMG_DATA_FORMAT_INVALID = 0x00000000,
  586. IMG_DATA_FORMAT_8 = 0x00000001,
  587. IMG_DATA_FORMAT_16 = 0x00000002,
  588. IMG_DATA_FORMAT_8_8 = 0x00000003,
  589. IMG_DATA_FORMAT_32 = 0x00000004,
  590. IMG_DATA_FORMAT_16_16 = 0x00000005,
  591. IMG_DATA_FORMAT_10_11_11 = 0x00000006,
  592. IMG_DATA_FORMAT_11_11_10 = 0x00000007,
  593. IMG_DATA_FORMAT_10_10_10_2 = 0x00000008,
  594. IMG_DATA_FORMAT_2_10_10_10 = 0x00000009,
  595. IMG_DATA_FORMAT_8_8_8_8 = 0x0000000a,
  596. IMG_DATA_FORMAT_32_32 = 0x0000000b,
  597. IMG_DATA_FORMAT_16_16_16_16 = 0x0000000c,
  598. IMG_DATA_FORMAT_32_32_32 = 0x0000000d,
  599. IMG_DATA_FORMAT_32_32_32_32 = 0x0000000e,
  600. IMG_DATA_FORMAT_RESERVED_15 = 0x0000000f,
  601. IMG_DATA_FORMAT_5_6_5 = 0x00000010,
  602. IMG_DATA_FORMAT_1_5_5_5 = 0x00000011,
  603. IMG_DATA_FORMAT_5_5_5_1 = 0x00000012,
  604. IMG_DATA_FORMAT_4_4_4_4 = 0x00000013,
  605. IMG_DATA_FORMAT_8_24 = 0x00000014,
  606. IMG_DATA_FORMAT_24_8 = 0x00000015,
  607. IMG_DATA_FORMAT_X24_8_32 = 0x00000016,
  608. IMG_DATA_FORMAT_8_AS_8_8_8_8 = 0x00000017,
  609. IMG_DATA_FORMAT_ETC2_RGB = 0x00000018,
  610. IMG_DATA_FORMAT_ETC2_RGBA = 0x00000019,
  611. IMG_DATA_FORMAT_ETC2_R = 0x0000001a,
  612. IMG_DATA_FORMAT_ETC2_RG = 0x0000001b,
  613. IMG_DATA_FORMAT_ETC2_RGBA1 = 0x0000001c,
  614. IMG_DATA_FORMAT_RESERVED_29 = 0x0000001d,
  615. IMG_DATA_FORMAT_RESERVED_30 = 0x0000001e,
  616. IMG_DATA_FORMAT_6E4 = 0x0000001f,
  617. IMG_DATA_FORMAT_GB_GR = 0x00000020,
  618. IMG_DATA_FORMAT_BG_RG = 0x00000021,
  619. IMG_DATA_FORMAT_5_9_9_9 = 0x00000022,
  620. IMG_DATA_FORMAT_BC1 = 0x00000023,
  621. IMG_DATA_FORMAT_BC2 = 0x00000024,
  622. IMG_DATA_FORMAT_BC3 = 0x00000025,
  623. IMG_DATA_FORMAT_BC4 = 0x00000026,
  624. IMG_DATA_FORMAT_BC5 = 0x00000027,
  625. IMG_DATA_FORMAT_BC6 = 0x00000028,
  626. IMG_DATA_FORMAT_BC7 = 0x00000029,
  627. IMG_DATA_FORMAT_16_AS_32_32 = 0x0000002a,
  628. IMG_DATA_FORMAT_16_AS_16_16_16_16 = 0x0000002b,
  629. IMG_DATA_FORMAT_16_AS_32_32_32_32 = 0x0000002c,
  630. IMG_DATA_FORMAT_FMASK = 0x0000002d,
  631. IMG_DATA_FORMAT_ASTC_2D_LDR = 0x0000002e,
  632. IMG_DATA_FORMAT_ASTC_2D_HDR = 0x0000002f,
  633. IMG_DATA_FORMAT_ASTC_2D_LDR_SRGB = 0x00000030,
  634. IMG_DATA_FORMAT_ASTC_3D_LDR = 0x00000031,
  635. IMG_DATA_FORMAT_ASTC_3D_HDR = 0x00000032,
  636. IMG_DATA_FORMAT_ASTC_3D_LDR_SRGB = 0x00000033,
  637. IMG_DATA_FORMAT_N_IN_16 = 0x00000034,
  638. IMG_DATA_FORMAT_N_IN_16_16 = 0x00000035,
  639. IMG_DATA_FORMAT_N_IN_16_16_16_16 = 0x00000036,
  640. IMG_DATA_FORMAT_N_IN_16_AS_16_16_16_16 = 0x00000037,
  641. IMG_DATA_FORMAT_RESERVED_56 = 0x00000038,
  642. IMG_DATA_FORMAT_4_4 = 0x00000039,
  643. IMG_DATA_FORMAT_6_5_5 = 0x0000003a,
  644. IMG_DATA_FORMAT_RESERVED_59 = 0x0000003b,
  645. IMG_DATA_FORMAT_RESERVED_60 = 0x0000003c,
  646. IMG_DATA_FORMAT_8_AS_32 = 0x0000003d,
  647. IMG_DATA_FORMAT_8_AS_32_32 = 0x0000003e,
  648. IMG_DATA_FORMAT_32_AS_32_32_32_32 = 0x0000003f,
  649. } IMG_DATA_FORMAT;
  650. /*
  651. * BUF_NUM_FORMAT enum
  652. */
  653. typedef enum BUF_NUM_FORMAT {
  654. BUF_NUM_FORMAT_UNORM = 0x00000000,
  655. BUF_NUM_FORMAT_SNORM = 0x00000001,
  656. BUF_NUM_FORMAT_USCALED = 0x00000002,
  657. BUF_NUM_FORMAT_SSCALED = 0x00000003,
  658. BUF_NUM_FORMAT_UINT = 0x00000004,
  659. BUF_NUM_FORMAT_SINT = 0x00000005,
  660. BUF_NUM_FORMAT_UNORM_UINT = 0x00000006,
  661. BUF_NUM_FORMAT_FLOAT = 0x00000007,
  662. } BUF_NUM_FORMAT;
  663. /*
  664. * IMG_NUM_FORMAT enum
  665. */
  666. typedef enum IMG_NUM_FORMAT {
  667. IMG_NUM_FORMAT_UNORM = 0x00000000,
  668. IMG_NUM_FORMAT_SNORM = 0x00000001,
  669. IMG_NUM_FORMAT_USCALED = 0x00000002,
  670. IMG_NUM_FORMAT_SSCALED = 0x00000003,
  671. IMG_NUM_FORMAT_UINT = 0x00000004,
  672. IMG_NUM_FORMAT_SINT = 0x00000005,
  673. IMG_NUM_FORMAT_UNORM_UINT = 0x00000006,
  674. IMG_NUM_FORMAT_FLOAT = 0x00000007,
  675. IMG_NUM_FORMAT_RESERVED_8 = 0x00000008,
  676. IMG_NUM_FORMAT_SRGB = 0x00000009,
  677. IMG_NUM_FORMAT_RESERVED_10 = 0x0000000a,
  678. IMG_NUM_FORMAT_RESERVED_11 = 0x0000000b,
  679. IMG_NUM_FORMAT_RESERVED_12 = 0x0000000c,
  680. IMG_NUM_FORMAT_RESERVED_13 = 0x0000000d,
  681. IMG_NUM_FORMAT_RESERVED_14 = 0x0000000e,
  682. IMG_NUM_FORMAT_RESERVED_15 = 0x0000000f,
  683. } IMG_NUM_FORMAT;
  684. /*
  685. * IMG_NUM_FORMAT_FMASK enum
  686. */
  687. typedef enum IMG_NUM_FORMAT_FMASK {
  688. IMG_NUM_FORMAT_FMASK_8_2_1 = 0x00000000,
  689. IMG_NUM_FORMAT_FMASK_8_4_1 = 0x00000001,
  690. IMG_NUM_FORMAT_FMASK_8_8_1 = 0x00000002,
  691. IMG_NUM_FORMAT_FMASK_8_2_2 = 0x00000003,
  692. IMG_NUM_FORMAT_FMASK_8_4_2 = 0x00000004,
  693. IMG_NUM_FORMAT_FMASK_8_4_4 = 0x00000005,
  694. IMG_NUM_FORMAT_FMASK_16_16_1 = 0x00000006,
  695. IMG_NUM_FORMAT_FMASK_16_8_2 = 0x00000007,
  696. IMG_NUM_FORMAT_FMASK_32_16_2 = 0x00000008,
  697. IMG_NUM_FORMAT_FMASK_32_8_4 = 0x00000009,
  698. IMG_NUM_FORMAT_FMASK_32_8_8 = 0x0000000a,
  699. IMG_NUM_FORMAT_FMASK_64_16_4 = 0x0000000b,
  700. IMG_NUM_FORMAT_FMASK_64_16_8 = 0x0000000c,
  701. IMG_NUM_FORMAT_FMASK_RESERVED_13 = 0x0000000d,
  702. IMG_NUM_FORMAT_FMASK_RESERVED_14 = 0x0000000e,
  703. IMG_NUM_FORMAT_FMASK_RESERVED_15 = 0x0000000f,
  704. } IMG_NUM_FORMAT_FMASK;
  705. /*
  706. * IMG_NUM_FORMAT_N_IN_16 enum
  707. */
  708. typedef enum IMG_NUM_FORMAT_N_IN_16 {
  709. IMG_NUM_FORMAT_N_IN_16_RESERVED_0 = 0x00000000,
  710. IMG_NUM_FORMAT_N_IN_16_UNORM_10 = 0x00000001,
  711. IMG_NUM_FORMAT_N_IN_16_UNORM_9 = 0x00000002,
  712. IMG_NUM_FORMAT_N_IN_16_RESERVED_3 = 0x00000003,
  713. IMG_NUM_FORMAT_N_IN_16_UINT_10 = 0x00000004,
  714. IMG_NUM_FORMAT_N_IN_16_UINT_9 = 0x00000005,
  715. IMG_NUM_FORMAT_N_IN_16_RESERVED_6 = 0x00000006,
  716. IMG_NUM_FORMAT_N_IN_16_UNORM_UINT_10 = 0x00000007,
  717. IMG_NUM_FORMAT_N_IN_16_UNORM_UINT_9 = 0x00000008,
  718. IMG_NUM_FORMAT_N_IN_16_RESERVED_9 = 0x00000009,
  719. IMG_NUM_FORMAT_N_IN_16_RESERVED_10 = 0x0000000a,
  720. IMG_NUM_FORMAT_N_IN_16_RESERVED_11 = 0x0000000b,
  721. IMG_NUM_FORMAT_N_IN_16_RESERVED_12 = 0x0000000c,
  722. IMG_NUM_FORMAT_N_IN_16_RESERVED_13 = 0x0000000d,
  723. IMG_NUM_FORMAT_N_IN_16_RESERVED_14 = 0x0000000e,
  724. IMG_NUM_FORMAT_N_IN_16_RESERVED_15 = 0x0000000f,
  725. } IMG_NUM_FORMAT_N_IN_16;
  726. /*
  727. * IMG_NUM_FORMAT_ASTC_2D enum
  728. */
  729. typedef enum IMG_NUM_FORMAT_ASTC_2D {
  730. IMG_NUM_FORMAT_ASTC_2D_4x4 = 0x00000000,
  731. IMG_NUM_FORMAT_ASTC_2D_5x4 = 0x00000001,
  732. IMG_NUM_FORMAT_ASTC_2D_5x5 = 0x00000002,
  733. IMG_NUM_FORMAT_ASTC_2D_6x5 = 0x00000003,
  734. IMG_NUM_FORMAT_ASTC_2D_6x6 = 0x00000004,
  735. IMG_NUM_FORMAT_ASTC_2D_8x5 = 0x00000005,
  736. IMG_NUM_FORMAT_ASTC_2D_8x6 = 0x00000006,
  737. IMG_NUM_FORMAT_ASTC_2D_8x8 = 0x00000007,
  738. IMG_NUM_FORMAT_ASTC_2D_10x5 = 0x00000008,
  739. IMG_NUM_FORMAT_ASTC_2D_10x6 = 0x00000009,
  740. IMG_NUM_FORMAT_ASTC_2D_10x8 = 0x0000000a,
  741. IMG_NUM_FORMAT_ASTC_2D_10x10 = 0x0000000b,
  742. IMG_NUM_FORMAT_ASTC_2D_12x10 = 0x0000000c,
  743. IMG_NUM_FORMAT_ASTC_2D_12x12 = 0x0000000d,
  744. IMG_NUM_FORMAT_ASTC_2D_RESERVED_14 = 0x0000000e,
  745. IMG_NUM_FORMAT_ASTC_2D_RESERVED_15 = 0x0000000f,
  746. } IMG_NUM_FORMAT_ASTC_2D;
  747. /*
  748. * IMG_NUM_FORMAT_ASTC_3D enum
  749. */
  750. typedef enum IMG_NUM_FORMAT_ASTC_3D {
  751. IMG_NUM_FORMAT_ASTC_3D_3x3x3 = 0x00000000,
  752. IMG_NUM_FORMAT_ASTC_3D_4x3x3 = 0x00000001,
  753. IMG_NUM_FORMAT_ASTC_3D_4x4x3 = 0x00000002,
  754. IMG_NUM_FORMAT_ASTC_3D_4x4x4 = 0x00000003,
  755. IMG_NUM_FORMAT_ASTC_3D_5x4x4 = 0x00000004,
  756. IMG_NUM_FORMAT_ASTC_3D_5x5x4 = 0x00000005,
  757. IMG_NUM_FORMAT_ASTC_3D_5x5x5 = 0x00000006,
  758. IMG_NUM_FORMAT_ASTC_3D_6x5x5 = 0x00000007,
  759. IMG_NUM_FORMAT_ASTC_3D_6x6x5 = 0x00000008,
  760. IMG_NUM_FORMAT_ASTC_3D_6x6x6 = 0x00000009,
  761. IMG_NUM_FORMAT_ASTC_3D_RESERVED_10 = 0x0000000a,
  762. IMG_NUM_FORMAT_ASTC_3D_RESERVED_11 = 0x0000000b,
  763. IMG_NUM_FORMAT_ASTC_3D_RESERVED_12 = 0x0000000c,
  764. IMG_NUM_FORMAT_ASTC_3D_RESERVED_13 = 0x0000000d,
  765. IMG_NUM_FORMAT_ASTC_3D_RESERVED_14 = 0x0000000e,
  766. IMG_NUM_FORMAT_ASTC_3D_RESERVED_15 = 0x0000000f,
  767. } IMG_NUM_FORMAT_ASTC_3D;
  768. /*
  769. * TileType enum
  770. */
  771. typedef enum TileType {
  772. ARRAY_COLOR_TILE = 0x00000000,
  773. ARRAY_DEPTH_TILE = 0x00000001,
  774. } TileType;
  775. /*
  776. * NonDispTilingOrder enum
  777. */
  778. typedef enum NonDispTilingOrder {
  779. ADDR_SURF_MICRO_TILING_DISPLAY = 0x00000000,
  780. ADDR_SURF_MICRO_TILING_NON_DISPLAY = 0x00000001,
  781. } NonDispTilingOrder;
  782. /*
  783. * MicroTileMode enum
  784. */
  785. typedef enum MicroTileMode {
  786. ADDR_SURF_DISPLAY_MICRO_TILING = 0x00000000,
  787. ADDR_SURF_THIN_MICRO_TILING = 0x00000001,
  788. ADDR_SURF_DEPTH_MICRO_TILING = 0x00000002,
  789. ADDR_SURF_ROTATED_MICRO_TILING = 0x00000003,
  790. ADDR_SURF_THICK_MICRO_TILING = 0x00000004,
  791. } MicroTileMode;
  792. /*
  793. * TileSplit enum
  794. */
  795. typedef enum TileSplit {
  796. ADDR_SURF_TILE_SPLIT_64B = 0x00000000,
  797. ADDR_SURF_TILE_SPLIT_128B = 0x00000001,
  798. ADDR_SURF_TILE_SPLIT_256B = 0x00000002,
  799. ADDR_SURF_TILE_SPLIT_512B = 0x00000003,
  800. ADDR_SURF_TILE_SPLIT_1KB = 0x00000004,
  801. ADDR_SURF_TILE_SPLIT_2KB = 0x00000005,
  802. ADDR_SURF_TILE_SPLIT_4KB = 0x00000006,
  803. } TileSplit;
  804. /*
  805. * SampleSplit enum
  806. */
  807. typedef enum SampleSplit {
  808. ADDR_SURF_SAMPLE_SPLIT_1 = 0x00000000,
  809. ADDR_SURF_SAMPLE_SPLIT_2 = 0x00000001,
  810. ADDR_SURF_SAMPLE_SPLIT_4 = 0x00000002,
  811. ADDR_SURF_SAMPLE_SPLIT_8 = 0x00000003,
  812. } SampleSplit;
  813. /*
  814. * PipeConfig enum
  815. */
  816. typedef enum PipeConfig {
  817. ADDR_SURF_P2 = 0x00000000,
  818. ADDR_SURF_P2_RESERVED0 = 0x00000001,
  819. ADDR_SURF_P2_RESERVED1 = 0x00000002,
  820. ADDR_SURF_P2_RESERVED2 = 0x00000003,
  821. ADDR_SURF_P4_8x16 = 0x00000004,
  822. ADDR_SURF_P4_16x16 = 0x00000005,
  823. ADDR_SURF_P4_16x32 = 0x00000006,
  824. ADDR_SURF_P4_32x32 = 0x00000007,
  825. ADDR_SURF_P8_16x16_8x16 = 0x00000008,
  826. ADDR_SURF_P8_16x32_8x16 = 0x00000009,
  827. ADDR_SURF_P8_32x32_8x16 = 0x0000000a,
  828. ADDR_SURF_P8_16x32_16x16 = 0x0000000b,
  829. ADDR_SURF_P8_32x32_16x16 = 0x0000000c,
  830. ADDR_SURF_P8_32x32_16x32 = 0x0000000d,
  831. ADDR_SURF_P8_32x64_32x32 = 0x0000000e,
  832. ADDR_SURF_P8_RESERVED0 = 0x0000000f,
  833. ADDR_SURF_P16_32x32_8x16 = 0x00000010,
  834. ADDR_SURF_P16_32x32_16x16 = 0x00000011,
  835. } PipeConfig;
  836. /*
  837. * SeEnable enum
  838. */
  839. typedef enum SeEnable {
  840. ADDR_CONFIG_DISABLE_SE = 0x00000000,
  841. ADDR_CONFIG_ENABLE_SE = 0x00000001,
  842. } SeEnable;
  843. /*
  844. * NumBanks enum
  845. */
  846. typedef enum NumBanks {
  847. ADDR_SURF_2_BANK = 0x00000000,
  848. ADDR_SURF_4_BANK = 0x00000001,
  849. ADDR_SURF_8_BANK = 0x00000002,
  850. ADDR_SURF_16_BANK = 0x00000003,
  851. } NumBanks;
  852. /*
  853. * BankWidth enum
  854. */
  855. typedef enum BankWidth {
  856. ADDR_SURF_BANK_WIDTH_1 = 0x00000000,
  857. ADDR_SURF_BANK_WIDTH_2 = 0x00000001,
  858. ADDR_SURF_BANK_WIDTH_4 = 0x00000002,
  859. ADDR_SURF_BANK_WIDTH_8 = 0x00000003,
  860. } BankWidth;
  861. /*
  862. * BankHeight enum
  863. */
  864. typedef enum BankHeight {
  865. ADDR_SURF_BANK_HEIGHT_1 = 0x00000000,
  866. ADDR_SURF_BANK_HEIGHT_2 = 0x00000001,
  867. ADDR_SURF_BANK_HEIGHT_4 = 0x00000002,
  868. ADDR_SURF_BANK_HEIGHT_8 = 0x00000003,
  869. } BankHeight;
  870. /*
  871. * BankWidthHeight enum
  872. */
  873. typedef enum BankWidthHeight {
  874. ADDR_SURF_BANK_WH_1 = 0x00000000,
  875. ADDR_SURF_BANK_WH_2 = 0x00000001,
  876. ADDR_SURF_BANK_WH_4 = 0x00000002,
  877. ADDR_SURF_BANK_WH_8 = 0x00000003,
  878. } BankWidthHeight;
  879. /*
  880. * MacroTileAspect enum
  881. */
  882. typedef enum MacroTileAspect {
  883. ADDR_SURF_MACRO_ASPECT_1 = 0x00000000,
  884. ADDR_SURF_MACRO_ASPECT_2 = 0x00000001,
  885. ADDR_SURF_MACRO_ASPECT_4 = 0x00000002,
  886. ADDR_SURF_MACRO_ASPECT_8 = 0x00000003,
  887. } MacroTileAspect;
  888. /*
  889. * GATCL1RequestType enum
  890. */
  891. typedef enum GATCL1RequestType {
  892. GATCL1_TYPE_NORMAL = 0x00000000,
  893. GATCL1_TYPE_SHOOTDOWN = 0x00000001,
  894. GATCL1_TYPE_BYPASS = 0x00000002,
  895. } GATCL1RequestType;
  896. /*
  897. * UTCL1RequestType enum
  898. */
  899. typedef enum UTCL1RequestType {
  900. UTCL1_TYPE_NORMAL = 0x00000000,
  901. UTCL1_TYPE_SHOOTDOWN = 0x00000001,
  902. UTCL1_TYPE_BYPASS = 0x00000002,
  903. } UTCL1RequestType;
  904. /*
  905. * UTCL1FaultType enum
  906. */
  907. typedef enum UTCL1FaultType {
  908. UTCL1_XNACK_SUCCESS = 0x00000000,
  909. UTCL1_XNACK_RETRY = 0x00000001,
  910. UTCL1_XNACK_PRT = 0x00000002,
  911. UTCL1_XNACK_NO_RETRY = 0x00000003,
  912. } UTCL1FaultType;
  913. /*
  914. * TCC_CACHE_POLICIES enum
  915. */
  916. typedef enum TCC_CACHE_POLICIES {
  917. TCC_CACHE_POLICY_LRU = 0x00000000,
  918. TCC_CACHE_POLICY_STREAM = 0x00000001,
  919. } TCC_CACHE_POLICIES;
  920. /*
  921. * MTYPE enum
  922. */
  923. typedef enum MTYPE {
  924. MTYPE_NC = 0x00000000,
  925. MTYPE_WC = 0x00000001,
  926. MTYPE_CC = 0x00000002,
  927. MTYPE_UC = 0x00000003,
  928. } MTYPE;
  929. /*
  930. * RMI_CID enum
  931. */
  932. typedef enum RMI_CID {
  933. RMI_CID_CC = 0x00000000,
  934. RMI_CID_FC = 0x00000001,
  935. RMI_CID_CM = 0x00000002,
  936. RMI_CID_DC = 0x00000003,
  937. RMI_CID_Z = 0x00000004,
  938. RMI_CID_S = 0x00000005,
  939. RMI_CID_TILE = 0x00000006,
  940. RMI_CID_ZPCPSD = 0x00000007,
  941. } RMI_CID;
  942. /*
  943. * PERFMON_COUNTER_MODE enum
  944. */
  945. typedef enum PERFMON_COUNTER_MODE {
  946. PERFMON_COUNTER_MODE_ACCUM = 0x00000000,
  947. PERFMON_COUNTER_MODE_ACTIVE_CYCLES = 0x00000001,
  948. PERFMON_COUNTER_MODE_MAX = 0x00000002,
  949. PERFMON_COUNTER_MODE_DIRTY = 0x00000003,
  950. PERFMON_COUNTER_MODE_SAMPLE = 0x00000004,
  951. PERFMON_COUNTER_MODE_CYCLES_SINCE_FIRST_EVENT = 0x00000005,
  952. PERFMON_COUNTER_MODE_CYCLES_SINCE_LAST_EVENT = 0x00000006,
  953. PERFMON_COUNTER_MODE_CYCLES_GE_HI = 0x00000007,
  954. PERFMON_COUNTER_MODE_CYCLES_EQ_HI = 0x00000008,
  955. PERFMON_COUNTER_MODE_INACTIVE_CYCLES = 0x00000009,
  956. PERFMON_COUNTER_MODE_RESERVED = 0x0000000f,
  957. } PERFMON_COUNTER_MODE;
  958. /*
  959. * PERFMON_SPM_MODE enum
  960. */
  961. typedef enum PERFMON_SPM_MODE {
  962. PERFMON_SPM_MODE_OFF = 0x00000000,
  963. PERFMON_SPM_MODE_16BIT_CLAMP = 0x00000001,
  964. PERFMON_SPM_MODE_16BIT_NO_CLAMP = 0x00000002,
  965. PERFMON_SPM_MODE_32BIT_CLAMP = 0x00000003,
  966. PERFMON_SPM_MODE_32BIT_NO_CLAMP = 0x00000004,
  967. PERFMON_SPM_MODE_RESERVED_5 = 0x00000005,
  968. PERFMON_SPM_MODE_RESERVED_6 = 0x00000006,
  969. PERFMON_SPM_MODE_RESERVED_7 = 0x00000007,
  970. PERFMON_SPM_MODE_TEST_MODE_0 = 0x00000008,
  971. PERFMON_SPM_MODE_TEST_MODE_1 = 0x00000009,
  972. PERFMON_SPM_MODE_TEST_MODE_2 = 0x0000000a,
  973. } PERFMON_SPM_MODE;
  974. /*
  975. * SurfaceTiling enum
  976. */
  977. typedef enum SurfaceTiling {
  978. ARRAY_LINEAR = 0x00000000,
  979. ARRAY_TILED = 0x00000001,
  980. } SurfaceTiling;
  981. /*
  982. * SurfaceArray enum
  983. */
  984. typedef enum SurfaceArray {
  985. ARRAY_1D = 0x00000000,
  986. ARRAY_2D = 0x00000001,
  987. ARRAY_3D = 0x00000002,
  988. ARRAY_3D_SLICE = 0x00000003,
  989. } SurfaceArray;
  990. /*
  991. * ColorArray enum
  992. */
  993. typedef enum ColorArray {
  994. ARRAY_2D_ALT_COLOR = 0x00000000,
  995. ARRAY_2D_COLOR = 0x00000001,
  996. ARRAY_3D_SLICE_COLOR = 0x00000003,
  997. } ColorArray;
  998. /*
  999. * DepthArray enum
  1000. */
  1001. typedef enum DepthArray {
  1002. ARRAY_2D_ALT_DEPTH = 0x00000000,
  1003. ARRAY_2D_DEPTH = 0x00000001,
  1004. } DepthArray;
  1005. /*
  1006. * ENUM_NUM_SIMD_PER_CU enum
  1007. */
  1008. typedef enum ENUM_NUM_SIMD_PER_CU {
  1009. NUM_SIMD_PER_CU = 0x00000004,
  1010. } ENUM_NUM_SIMD_PER_CU;
  1011. /*
  1012. * DSM_ENABLE_ERROR_INJECT enum
  1013. */
  1014. typedef enum DSM_ENABLE_ERROR_INJECT {
  1015. DSM_ENABLE_ERROR_INJECT_FED_IN = 0x00000000,
  1016. DSM_ENABLE_ERROR_INJECT_SINGLE = 0x00000001,
  1017. DSM_ENABLE_ERROR_INJECT_DOUBLE = 0x00000002,
  1018. DSM_ENABLE_ERROR_INJECT_DOUBLE_LIMITED = 0x00000003,
  1019. } DSM_ENABLE_ERROR_INJECT;
  1020. /*
  1021. * DSM_SELECT_INJECT_DELAY enum
  1022. */
  1023. typedef enum DSM_SELECT_INJECT_DELAY {
  1024. DSM_SELECT_INJECT_DELAY_NO_DELAY = 0x00000000,
  1025. DSM_SELECT_INJECT_DELAY_DELAY_ERROR = 0x00000001,
  1026. } DSM_SELECT_INJECT_DELAY;
  1027. /*
  1028. * SWIZZLE_TYPE_ENUM enum
  1029. */
  1030. typedef enum SWIZZLE_TYPE_ENUM {
  1031. SW_Z = 0x00000000,
  1032. SW_S = 0x00000001,
  1033. SW_D = 0x00000002,
  1034. SW_R = 0x00000003,
  1035. SW_L = 0x00000004,
  1036. } SWIZZLE_TYPE_ENUM;
  1037. /*
  1038. * TC_MICRO_TILE_MODE enum
  1039. */
  1040. typedef enum TC_MICRO_TILE_MODE {
  1041. MICRO_TILE_MODE_LINEAR = 0x00000000,
  1042. MICRO_TILE_MODE_ROTATED = 0x00000001,
  1043. MICRO_TILE_MODE_STD_2D = 0x00000002,
  1044. MICRO_TILE_MODE_STD_3D = 0x00000003,
  1045. MICRO_TILE_MODE_DISPLAY_2D = 0x00000004,
  1046. MICRO_TILE_MODE_DISPLAY_3D = 0x00000005,
  1047. MICRO_TILE_MODE_Z_2D = 0x00000006,
  1048. MICRO_TILE_MODE_Z_3D = 0x00000007,
  1049. } TC_MICRO_TILE_MODE;
  1050. /*
  1051. * SWIZZLE_MODE_ENUM enum
  1052. */
  1053. typedef enum SWIZZLE_MODE_ENUM {
  1054. SW_LINEAR = 0x00000000,
  1055. SW_256B_S = 0x00000001,
  1056. SW_256B_D = 0x00000002,
  1057. SW_256B_R = 0x00000003,
  1058. SW_4KB_Z = 0x00000004,
  1059. SW_4KB_S = 0x00000005,
  1060. SW_4KB_D = 0x00000006,
  1061. SW_4KB_R = 0x00000007,
  1062. SW_64KB_Z = 0x00000008,
  1063. SW_64KB_S = 0x00000009,
  1064. SW_64KB_D = 0x0000000a,
  1065. SW_64KB_R = 0x0000000b,
  1066. SW_VAR_Z = 0x0000000c,
  1067. SW_VAR_S = 0x0000000d,
  1068. SW_VAR_D = 0x0000000e,
  1069. SW_VAR_R = 0x0000000f,
  1070. SW_RESERVED_16 = 0x00000010,
  1071. SW_RESERVED_17 = 0x00000011,
  1072. SW_RESERVED_18 = 0x00000012,
  1073. SW_RESERVED_19 = 0x00000013,
  1074. SW_4KB_Z_X = 0x00000014,
  1075. SW_4KB_S_X = 0x00000015,
  1076. SW_4KB_D_X = 0x00000016,
  1077. SW_4KB_R_X = 0x00000017,
  1078. SW_64KB_Z_X = 0x00000018,
  1079. SW_64KB_S_X = 0x00000019,
  1080. SW_64KB_D_X = 0x0000001a,
  1081. SW_64KB_R_X = 0x0000001b,
  1082. SW_VAR_Z_X = 0x0000001c,
  1083. SW_VAR_S_X = 0x0000001d,
  1084. SW_VAR_D_X = 0x0000001e,
  1085. SW_VAR_R_X = 0x0000001f,
  1086. SW_RESERVED_12 = 0x00000020,
  1087. SW_RESERVED_13 = 0x00000021,
  1088. SW_RESERVED_14 = 0x00000022,
  1089. SW_RESERVED_15 = 0x00000023,
  1090. } SWIZZLE_MODE_ENUM;
  1091. /*
  1092. * PipeTiling enum
  1093. */
  1094. typedef enum PipeTiling {
  1095. CONFIG_1_PIPE = 0x00000000,
  1096. CONFIG_2_PIPE = 0x00000001,
  1097. CONFIG_4_PIPE = 0x00000002,
  1098. CONFIG_8_PIPE = 0x00000003,
  1099. } PipeTiling;
  1100. /*
  1101. * BankTiling enum
  1102. */
  1103. typedef enum BankTiling {
  1104. CONFIG_4_BANK = 0x00000000,
  1105. CONFIG_8_BANK = 0x00000001,
  1106. } BankTiling;
  1107. /*
  1108. * GroupInterleave enum
  1109. */
  1110. typedef enum GroupInterleave {
  1111. CONFIG_256B_GROUP = 0x00000000,
  1112. CONFIG_512B_GROUP = 0x00000001,
  1113. } GroupInterleave;
  1114. /*
  1115. * RowTiling enum
  1116. */
  1117. typedef enum RowTiling {
  1118. CONFIG_1KB_ROW = 0x00000000,
  1119. CONFIG_2KB_ROW = 0x00000001,
  1120. CONFIG_4KB_ROW = 0x00000002,
  1121. CONFIG_8KB_ROW = 0x00000003,
  1122. CONFIG_1KB_ROW_OPT = 0x00000004,
  1123. CONFIG_2KB_ROW_OPT = 0x00000005,
  1124. CONFIG_4KB_ROW_OPT = 0x00000006,
  1125. CONFIG_8KB_ROW_OPT = 0x00000007,
  1126. } RowTiling;
  1127. /*
  1128. * BankSwapBytes enum
  1129. */
  1130. typedef enum BankSwapBytes {
  1131. CONFIG_128B_SWAPS = 0x00000000,
  1132. CONFIG_256B_SWAPS = 0x00000001,
  1133. CONFIG_512B_SWAPS = 0x00000002,
  1134. CONFIG_1KB_SWAPS = 0x00000003,
  1135. } BankSwapBytes;
  1136. /*
  1137. * SampleSplitBytes enum
  1138. */
  1139. typedef enum SampleSplitBytes {
  1140. CONFIG_1KB_SPLIT = 0x00000000,
  1141. CONFIG_2KB_SPLIT = 0x00000001,
  1142. CONFIG_4KB_SPLIT = 0x00000002,
  1143. CONFIG_8KB_SPLIT = 0x00000003,
  1144. } SampleSplitBytes;
  1145. /*******************************************************
  1146. * AZSTREAM Enums
  1147. *******************************************************/
  1148. /*
  1149. * OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_DESCRIPTOR_ERROR enum
  1150. */
  1151. typedef enum OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_DESCRIPTOR_ERROR {
  1152. OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_DESCRIPTOR_ERROR_STATUS_NOT_SET = 0x00000000,
  1153. OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_DESCRIPTOR_ERROR_STATUS_SET = 0x00000001,
  1154. } OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_DESCRIPTOR_ERROR;
  1155. /*
  1156. * OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_FIFO_ERROR enum
  1157. */
  1158. typedef enum OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_FIFO_ERROR {
  1159. OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_FIFO_ERROR_STATUS_NOT_SET = 0x00000000,
  1160. OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_FIFO_ERROR_STATUS_SET = 0x00000001,
  1161. } OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_FIFO_ERROR;
  1162. /*
  1163. * OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_BUFFER_COMPLETION_INTERRUPT_STATUS enum
  1164. */
  1165. typedef enum OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_BUFFER_COMPLETION_INTERRUPT_STATUS {
  1166. OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_BUFFER_COMPLETION_INTERRUPT_STATUS_NOT_SET = 0x00000000,
  1167. OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_BUFFER_COMPLETION_INTERRUPT_STATUS_SET = 0x00000001,
  1168. } OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_BUFFER_COMPLETION_INTERRUPT_STATUS;
  1169. /*
  1170. * OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_TRAFFIC_PRIORITY enum
  1171. */
  1172. typedef enum OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_TRAFFIC_PRIORITY {
  1173. OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_NO_TRAFFIC_PRIORITY = 0x00000000,
  1174. OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_YES_TRAFFIC_PRIORITY = 0x00000001,
  1175. } OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_TRAFFIC_PRIORITY;
  1176. /*
  1177. * OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_DESCRIPTOR_ERROR_INTERRUPT_ENABLE enum
  1178. */
  1179. typedef enum OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_DESCRIPTOR_ERROR_INTERRUPT_ENABLE {
  1180. OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_DESCRIPTOR_ERROR_INTERRUPT_DISABLED = 0x00000000,
  1181. OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_DESCRIPTOR_ERROR_INTERRUPT_ENABLED = 0x00000001,
  1182. } OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_DESCRIPTOR_ERROR_INTERRUPT_ENABLE;
  1183. /*
  1184. * OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_FIFO_ERROR_INTERRUPT_ENABLE enum
  1185. */
  1186. typedef enum OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_FIFO_ERROR_INTERRUPT_ENABLE {
  1187. OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_FIFO_ERROR_INTERRUPT_DISABLED = 0x00000000,
  1188. OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_FIFO_ERROR_INTERRUPT_ENABLED = 0x00000001,
  1189. } OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_FIFO_ERROR_INTERRUPT_ENABLE;
  1190. /*
  1191. * OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_INTERRUPT_ON_COMPLETION_ENABLE enum
  1192. */
  1193. typedef enum OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_INTERRUPT_ON_COMPLETION_ENABLE {
  1194. OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_INTERRUPT_ON_COMPLETION_ENABLE_INTERRUPT_DISABLED = 0x00000000,
  1195. OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_INTERRUPT_ON_COMPLETION_ENABLE_INTERRUPT_ENABLED = 0x00000001,
  1196. } OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_INTERRUPT_ON_COMPLETION_ENABLE;
  1197. /*
  1198. * OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_STREAM_RUN enum
  1199. */
  1200. typedef enum OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_STREAM_RUN {
  1201. OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_STREAM_NOT_RUN = 0x00000000,
  1202. OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_STREAM_DO_RUN = 0x00000001,
  1203. } OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_STREAM_RUN;
  1204. /*
  1205. * OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_STREAM_RESET enum
  1206. */
  1207. typedef enum OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_STREAM_RESET {
  1208. OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_STREAM_NOT_RESET = 0x00000000,
  1209. OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_STREAM_IS_RESET = 0x00000001,
  1210. } OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_STREAM_RESET;
  1211. /*
  1212. * OUTPUT_STREAM_DESCRIPTOR_FORMAT_SAMPLE_BASE_RATE enum
  1213. */
  1214. typedef enum OUTPUT_STREAM_DESCRIPTOR_FORMAT_SAMPLE_BASE_RATE {
  1215. OUTPUT_STREAM_DESCRIPTOR_FORMAT_SAMPLE_BASE_RATE_48KHZ = 0x00000000,
  1216. OUTPUT_STREAM_DESCRIPTOR_FORMAT_SAMPLE_BASE_RATE_44P1KHZ = 0x00000001,
  1217. } OUTPUT_STREAM_DESCRIPTOR_FORMAT_SAMPLE_BASE_RATE;
  1218. /*
  1219. * OUTPUT_STREAM_DESCRIPTOR_FORMAT_SAMPLE_BASE_MULTIPLE enum
  1220. */
  1221. typedef enum OUTPUT_STREAM_DESCRIPTOR_FORMAT_SAMPLE_BASE_MULTIPLE {
  1222. OUTPUT_STREAM_DESCRIPTOR_FORMAT_SAMPLE_BASE_MULTIPLE_BY1 = 0x00000000,
  1223. OUTPUT_STREAM_DESCRIPTOR_FORMAT_SAMPLE_BASE_MULTIPLE_BY2 = 0x00000001,
  1224. OUTPUT_STREAM_DESCRIPTOR_FORMAT_SAMPLE_BASE_MULTIPLE_BY3_RESERVED = 0x00000002,
  1225. OUTPUT_STREAM_DESCRIPTOR_FORMAT_SAMPLE_BASE_MULTIPLE_BY4 = 0x00000003,
  1226. OUTPUT_STREAM_DESCRIPTOR_FORMAT_SAMPLE_BASE_MULTIPLE_RESERVED = 0x00000004,
  1227. } OUTPUT_STREAM_DESCRIPTOR_FORMAT_SAMPLE_BASE_MULTIPLE;
  1228. /*
  1229. * OUTPUT_STREAM_DESCRIPTOR_FORMAT_SAMPLE_BASE_DIVISOR enum
  1230. */
  1231. typedef enum OUTPUT_STREAM_DESCRIPTOR_FORMAT_SAMPLE_BASE_DIVISOR {
  1232. OUTPUT_STREAM_DESCRIPTOR_FORMAT_SAMPLE_BASE_DIVISOR_BY1 = 0x00000000,
  1233. OUTPUT_STREAM_DESCRIPTOR_FORMAT_SAMPLE_BASE_DIVISOR_BY2_RESERVED = 0x00000001,
  1234. OUTPUT_STREAM_DESCRIPTOR_FORMAT_SAMPLE_BASE_DIVISOR_BY3 = 0x00000002,
  1235. OUTPUT_STREAM_DESCRIPTOR_FORMAT_SAMPLE_BASE_DIVISOR_BY4_RESERVED = 0x00000003,
  1236. OUTPUT_STREAM_DESCRIPTOR_FORMAT_SAMPLE_BASE_DIVISOR_BY5_RESERVED = 0x00000004,
  1237. OUTPUT_STREAM_DESCRIPTOR_FORMAT_SAMPLE_BASE_DIVISOR_BY6_RESERVED = 0x00000005,
  1238. OUTPUT_STREAM_DESCRIPTOR_FORMAT_SAMPLE_BASE_DIVISOR_BY7_RESERVED = 0x00000006,
  1239. OUTPUT_STREAM_DESCRIPTOR_FORMAT_SAMPLE_BASE_DIVISOR_BY8_RESERVED = 0x00000007,
  1240. } OUTPUT_STREAM_DESCRIPTOR_FORMAT_SAMPLE_BASE_DIVISOR;
  1241. /*
  1242. * OUTPUT_STREAM_DESCRIPTOR_FORMAT_BITS_PER_SAMPLE enum
  1243. */
  1244. typedef enum OUTPUT_STREAM_DESCRIPTOR_FORMAT_BITS_PER_SAMPLE {
  1245. OUTPUT_STREAM_DESCRIPTOR_FORMAT_BITS_PER_SAMPLE_8_RESERVED = 0x00000000,
  1246. OUTPUT_STREAM_DESCRIPTOR_FORMAT_BITS_PER_SAMPLE_16 = 0x00000001,
  1247. OUTPUT_STREAM_DESCRIPTOR_FORMAT_BITS_PER_SAMPLE_20 = 0x00000002,
  1248. OUTPUT_STREAM_DESCRIPTOR_FORMAT_BITS_PER_SAMPLE_24 = 0x00000003,
  1249. OUTPUT_STREAM_DESCRIPTOR_FORMAT_BITS_PER_SAMPLE_32_RESERVED = 0x00000004,
  1250. OUTPUT_STREAM_DESCRIPTOR_FORMAT_BITS_PER_SAMPLE_RESERVED = 0x00000005,
  1251. } OUTPUT_STREAM_DESCRIPTOR_FORMAT_BITS_PER_SAMPLE;
  1252. /*
  1253. * OUTPUT_STREAM_DESCRIPTOR_FORMAT_NUMBER_OF_CHANNELS enum
  1254. */
  1255. typedef enum OUTPUT_STREAM_DESCRIPTOR_FORMAT_NUMBER_OF_CHANNELS {
  1256. OUTPUT_STREAM_DESCRIPTOR_FORMAT_NUMBER_OF_CHANNELS_1 = 0x00000000,
  1257. OUTPUT_STREAM_DESCRIPTOR_FORMAT_NUMBER_OF_CHANNELS_2 = 0x00000001,
  1258. OUTPUT_STREAM_DESCRIPTOR_FORMAT_NUMBER_OF_CHANNELS_3 = 0x00000002,
  1259. OUTPUT_STREAM_DESCRIPTOR_FORMAT_NUMBER_OF_CHANNELS_4 = 0x00000003,
  1260. OUTPUT_STREAM_DESCRIPTOR_FORMAT_NUMBER_OF_CHANNELS_5 = 0x00000004,
  1261. OUTPUT_STREAM_DESCRIPTOR_FORMAT_NUMBER_OF_CHANNELS_6 = 0x00000005,
  1262. OUTPUT_STREAM_DESCRIPTOR_FORMAT_NUMBER_OF_CHANNELS_7 = 0x00000006,
  1263. OUTPUT_STREAM_DESCRIPTOR_FORMAT_NUMBER_OF_CHANNELS_8 = 0x00000007,
  1264. OUTPUT_STREAM_DESCRIPTOR_FORMAT_NUMBER_OF_CHANNELS_9_RESERVED = 0x00000008,
  1265. OUTPUT_STREAM_DESCRIPTOR_FORMAT_NUMBER_OF_CHANNELS_10_RESERVED = 0x00000009,
  1266. OUTPUT_STREAM_DESCRIPTOR_FORMAT_NUMBER_OF_CHANNELS_11_RESERVED = 0x0000000a,
  1267. OUTPUT_STREAM_DESCRIPTOR_FORMAT_NUMBER_OF_CHANNELS_12_RESERVED = 0x0000000b,
  1268. OUTPUT_STREAM_DESCRIPTOR_FORMAT_NUMBER_OF_CHANNELS_13_RESERVED = 0x0000000c,
  1269. OUTPUT_STREAM_DESCRIPTOR_FORMAT_NUMBER_OF_CHANNELS_14_RESERVED = 0x0000000d,
  1270. OUTPUT_STREAM_DESCRIPTOR_FORMAT_NUMBER_OF_CHANNELS_15_RESERVED = 0x0000000e,
  1271. OUTPUT_STREAM_DESCRIPTOR_FORMAT_NUMBER_OF_CHANNELS_16_RESERVED = 0x0000000f,
  1272. } OUTPUT_STREAM_DESCRIPTOR_FORMAT_NUMBER_OF_CHANNELS;
  1273. /*******************************************************
  1274. * BLNDV Enums
  1275. *******************************************************/
  1276. /*
  1277. * BLNDV_CONTROL_BLND_MODE enum
  1278. */
  1279. typedef enum BLNDV_CONTROL_BLND_MODE {
  1280. BLNDV_CONTROL_BLND_MODE_CURRENT_PIPE_ONLY = 0x00000000,
  1281. BLNDV_CONTROL_BLND_MODE_OTHER_PIPE_ONLY = 0x00000001,
  1282. BLNDV_CONTROL_BLND_MODE_ALPHA_BLENDING_MODE = 0x00000002,
  1283. BLNDV_CONTROL_BLND_MODE_OTHER_STEREO_TYPE = 0x00000003,
  1284. } BLNDV_CONTROL_BLND_MODE;
  1285. /*
  1286. * BLNDV_CONTROL_BLND_STEREO_TYPE enum
  1287. */
  1288. typedef enum BLNDV_CONTROL_BLND_STEREO_TYPE {
  1289. BLNDV_CONTROL_BLND_STEREO_TYPE_NON_SINGLE_PIPE_STEREO = 0x00000000,
  1290. BLNDV_CONTROL_BLND_STEREO_TYPE_SIDE_BY_SIDE_SINGLE_PIPE_STEREO = 0x00000001,
  1291. BLNDV_CONTROL_BLND_STEREO_TYPE_TOP_BOTTOM_SINGLE_PIPE_STEREO = 0x00000002,
  1292. BLNDV_CONTROL_BLND_STEREO_TYPE_UNUSED = 0x00000003,
  1293. } BLNDV_CONTROL_BLND_STEREO_TYPE;
  1294. /*
  1295. * BLNDV_CONTROL_BLND_STEREO_POLARITY enum
  1296. */
  1297. typedef enum BLNDV_CONTROL_BLND_STEREO_POLARITY {
  1298. BLNDV_CONTROL_BLND_STEREO_POLARITY_LOW = 0x00000000,
  1299. BLNDV_CONTROL_BLND_STEREO_POLARITY_HIGH = 0x00000001,
  1300. } BLNDV_CONTROL_BLND_STEREO_POLARITY;
  1301. /*
  1302. * BLNDV_CONTROL_BLND_FEEDTHROUGH_EN enum
  1303. */
  1304. typedef enum BLNDV_CONTROL_BLND_FEEDTHROUGH_EN {
  1305. BLNDV_CONTROL_BLND_FEEDTHROUGH_EN_FALSE = 0x00000000,
  1306. BLNDV_CONTROL_BLND_FEEDTHROUGH_EN_TRUE = 0x00000001,
  1307. } BLNDV_CONTROL_BLND_FEEDTHROUGH_EN;
  1308. /*
  1309. * BLNDV_CONTROL_BLND_ALPHA_MODE enum
  1310. */
  1311. typedef enum BLNDV_CONTROL_BLND_ALPHA_MODE {
  1312. BLNDV_CONTROL_BLND_ALPHA_MODE_CURRENT_PIXEL_ALPHA = 0x00000000,
  1313. BLNDV_CONTROL_BLND_ALPHA_MODE_PIXEL_ALPHA_COMBINED_GLOBAL_GAIN = 0x00000001,
  1314. BLNDV_CONTROL_BLND_ALPHA_MODE_GLOBAL_ALPHA_ONLY = 0x00000002,
  1315. BLNDV_CONTROL_BLND_ALPHA_MODE_UNUSED = 0x00000003,
  1316. } BLNDV_CONTROL_BLND_ALPHA_MODE;
  1317. /*
  1318. * BLNDV_CONTROL_BLND_ACTIVE_OVERLAP_ONLY enum
  1319. */
  1320. typedef enum BLNDV_CONTROL_BLND_ACTIVE_OVERLAP_ONLY {
  1321. BLNDV_CONTROL_BLND_ACTIVE_OVERLAP_ONLY_FALSE = 0x00000000,
  1322. BLNDV_CONTROL_BLND_ACTIVE_OVERLAP_ONLY_TRUE = 0x00000001,
  1323. } BLNDV_CONTROL_BLND_ACTIVE_OVERLAP_ONLY;
  1324. /*
  1325. * BLNDV_CONTROL_BLND_MULTIPLIED_MODE enum
  1326. */
  1327. typedef enum BLNDV_CONTROL_BLND_MULTIPLIED_MODE {
  1328. BLNDV_CONTROL_BLND_MULTIPLIED_MODE_FALSE = 0x00000000,
  1329. BLNDV_CONTROL_BLND_MULTIPLIED_MODE_TRUE = 0x00000001,
  1330. } BLNDV_CONTROL_BLND_MULTIPLIED_MODE;
  1331. /*
  1332. * BLNDV_SM_CONTROL2_SM_MODE enum
  1333. */
  1334. typedef enum BLNDV_SM_CONTROL2_SM_MODE {
  1335. BLNDV_SM_CONTROL2_SM_MODE_SINGLE_PLANE = 0x00000000,
  1336. BLNDV_SM_CONTROL2_SM_MODE_ROW_SUBSAMPLING = 0x00000002,
  1337. BLNDV_SM_CONTROL2_SM_MODE_COLUMN_SUBSAMPLING = 0x00000004,
  1338. BLNDV_SM_CONTROL2_SM_MODE_CHECKERBOARD_SUBSAMPLING = 0x00000006,
  1339. } BLNDV_SM_CONTROL2_SM_MODE;
  1340. /*
  1341. * BLNDV_SM_CONTROL2_SM_FRAME_ALTERNATE enum
  1342. */
  1343. typedef enum BLNDV_SM_CONTROL2_SM_FRAME_ALTERNATE {
  1344. BLNDV_SM_CONTROL2_SM_FRAME_ALTERNATE_FALSE = 0x00000000,
  1345. BLNDV_SM_CONTROL2_SM_FRAME_ALTERNATE_TRUE = 0x00000001,
  1346. } BLNDV_SM_CONTROL2_SM_FRAME_ALTERNATE;
  1347. /*
  1348. * BLNDV_SM_CONTROL2_SM_FIELD_ALTERNATE enum
  1349. */
  1350. typedef enum BLNDV_SM_CONTROL2_SM_FIELD_ALTERNATE {
  1351. BLNDV_SM_CONTROL2_SM_FIELD_ALTERNATE_FALSE = 0x00000000,
  1352. BLNDV_SM_CONTROL2_SM_FIELD_ALTERNATE_TRUE = 0x00000001,
  1353. } BLNDV_SM_CONTROL2_SM_FIELD_ALTERNATE;
  1354. /*
  1355. * BLNDV_SM_CONTROL2_SM_FORCE_NEXT_FRAME_POL enum
  1356. */
  1357. typedef enum BLNDV_SM_CONTROL2_SM_FORCE_NEXT_FRAME_POL {
  1358. BLNDV_SM_CONTROL2_SM_FORCE_NEXT_FRAME_POL_NO_FORCE = 0x00000000,
  1359. BLNDV_SM_CONTROL2_SM_FORCE_NEXT_FRAME_POL_RESERVED = 0x00000001,
  1360. BLNDV_SM_CONTROL2_SM_FORCE_NEXT_FRAME_POL_FORCE_LOW = 0x00000002,
  1361. BLNDV_SM_CONTROL2_SM_FORCE_NEXT_FRAME_POL_FORCE_HIGH = 0x00000003,
  1362. } BLNDV_SM_CONTROL2_SM_FORCE_NEXT_FRAME_POL;
  1363. /*
  1364. * BLNDV_SM_CONTROL2_SM_FORCE_NEXT_TOP_POL enum
  1365. */
  1366. typedef enum BLNDV_SM_CONTROL2_SM_FORCE_NEXT_TOP_POL {
  1367. BLNDV_SM_CONTROL2_SM_FORCE_NEXT_TOP_POL_NO_FORCE = 0x00000000,
  1368. BLNDV_SM_CONTROL2_SM_FORCE_NEXT_TOP_POL_RESERVED = 0x00000001,
  1369. BLNDV_SM_CONTROL2_SM_FORCE_NEXT_TOP_POL_FORCE_LOW = 0x00000002,
  1370. BLNDV_SM_CONTROL2_SM_FORCE_NEXT_TOP_POL_FORCE_HIGH = 0x00000003,
  1371. } BLNDV_SM_CONTROL2_SM_FORCE_NEXT_TOP_POL;
  1372. /*
  1373. * BLNDV_CONTROL2_PTI_ENABLE enum
  1374. */
  1375. typedef enum BLNDV_CONTROL2_PTI_ENABLE {
  1376. BLNDV_CONTROL2_PTI_ENABLE_FALSE = 0x00000000,
  1377. BLNDV_CONTROL2_PTI_ENABLE_TRUE = 0x00000001,
  1378. } BLNDV_CONTROL2_PTI_ENABLE;
  1379. /*
  1380. * BLNDV_CONTROL2_BLND_SUPERAA_DEGAMMA_EN enum
  1381. */
  1382. typedef enum BLNDV_CONTROL2_BLND_SUPERAA_DEGAMMA_EN {
  1383. BLNDV_CONTROL2_BLND_SUPERAA_DEGAMMA_EN_FALSE = 0x00000000,
  1384. BLNDV_CONTROL2_BLND_SUPERAA_DEGAMMA_EN_TRUE = 0x00000001,
  1385. } BLNDV_CONTROL2_BLND_SUPERAA_DEGAMMA_EN;
  1386. /*
  1387. * BLNDV_CONTROL2_BLND_SUPERAA_REGAMMA_EN enum
  1388. */
  1389. typedef enum BLNDV_CONTROL2_BLND_SUPERAA_REGAMMA_EN {
  1390. BLNDV_CONTROL2_BLND_SUPERAA_REGAMMA_EN_FALSE = 0x00000000,
  1391. BLNDV_CONTROL2_BLND_SUPERAA_REGAMMA_EN_TRUE = 0x00000001,
  1392. } BLNDV_CONTROL2_BLND_SUPERAA_REGAMMA_EN;
  1393. /*
  1394. * BLNDV_UNDERFLOW_INTERRUPT_BLND_UNDERFLOW_INT_ACK enum
  1395. */
  1396. typedef enum BLNDV_UNDERFLOW_INTERRUPT_BLND_UNDERFLOW_INT_ACK {
  1397. BLNDV_UNDERFLOW_INTERRUPT_BLND_UNDERFLOW_INT_ACK_FALSE = 0x00000000,
  1398. BLNDV_UNDERFLOW_INTERRUPT_BLND_UNDERFLOW_INT_ACK_TRUE = 0x00000001,
  1399. } BLNDV_UNDERFLOW_INTERRUPT_BLND_UNDERFLOW_INT_ACK;
  1400. /*
  1401. * BLNDV_UNDERFLOW_INTERRUPT_BLND_UNDERFLOW_INT_MASK enum
  1402. */
  1403. typedef enum BLNDV_UNDERFLOW_INTERRUPT_BLND_UNDERFLOW_INT_MASK {
  1404. BLNDV_UNDERFLOW_INTERRUPT_BLND_UNDERFLOW_INT_MASK_FALSE = 0x00000000,
  1405. BLNDV_UNDERFLOW_INTERRUPT_BLND_UNDERFLOW_INT_MASK_TRUE = 0x00000001,
  1406. } BLNDV_UNDERFLOW_INTERRUPT_BLND_UNDERFLOW_INT_MASK;
  1407. /*
  1408. * BLNDV_V_UPDATE_LOCK_BLND_DCP_GRPH_V_UPDATE_LOCK enum
  1409. */
  1410. typedef enum BLNDV_V_UPDATE_LOCK_BLND_DCP_GRPH_V_UPDATE_LOCK {
  1411. BLNDV_V_UPDATE_LOCK_BLND_DCP_GRPH_V_UPDATE_LOCK_FALSE = 0x00000000,
  1412. BLNDV_V_UPDATE_LOCK_BLND_DCP_GRPH_V_UPDATE_LOCK_TRUE = 0x00000001,
  1413. } BLNDV_V_UPDATE_LOCK_BLND_DCP_GRPH_V_UPDATE_LOCK;
  1414. /*
  1415. * BLNDV_V_UPDATE_LOCK_BLND_DCP_GRPH_SURF_V_UPDATE_LOCK enum
  1416. */
  1417. typedef enum BLNDV_V_UPDATE_LOCK_BLND_DCP_GRPH_SURF_V_UPDATE_LOCK {
  1418. BLNDV_V_UPDATE_LOCK_BLND_DCP_GRPH_SURF_V_UPDATE_LOCK_FALSE = 0x00000000,
  1419. BLNDV_V_UPDATE_LOCK_BLND_DCP_GRPH_SURF_V_UPDATE_LOCK_TRUE = 0x00000001,
  1420. } BLNDV_V_UPDATE_LOCK_BLND_DCP_GRPH_SURF_V_UPDATE_LOCK;
  1421. /*
  1422. * BLNDV_V_UPDATE_LOCK_BLND_DCP_CUR_V_UPDATE_LOCK enum
  1423. */
  1424. typedef enum BLNDV_V_UPDATE_LOCK_BLND_DCP_CUR_V_UPDATE_LOCK {
  1425. BLNDV_V_UPDATE_LOCK_BLND_DCP_CUR_V_UPDATE_LOCK_FALSE = 0x00000000,
  1426. BLNDV_V_UPDATE_LOCK_BLND_DCP_CUR_V_UPDATE_LOCK_TRUE = 0x00000001,
  1427. } BLNDV_V_UPDATE_LOCK_BLND_DCP_CUR_V_UPDATE_LOCK;
  1428. /*
  1429. * BLNDV_V_UPDATE_LOCK_BLND_DCP_CUR2_V_UPDATE_LOCK enum
  1430. */
  1431. typedef enum BLNDV_V_UPDATE_LOCK_BLND_DCP_CUR2_V_UPDATE_LOCK {
  1432. BLNDV_V_UPDATE_LOCK_BLND_DCP_CUR2_V_UPDATE_LOCK_FALSE = 0x00000000,
  1433. BLNDV_V_UPDATE_LOCK_BLND_DCP_CUR2_V_UPDATE_LOCK_TRUE = 0x00000001,
  1434. } BLNDV_V_UPDATE_LOCK_BLND_DCP_CUR2_V_UPDATE_LOCK;
  1435. /*
  1436. * BLNDV_V_UPDATE_LOCK_BLND_SCL_V_UPDATE_LOCK enum
  1437. */
  1438. typedef enum BLNDV_V_UPDATE_LOCK_BLND_SCL_V_UPDATE_LOCK {
  1439. BLNDV_V_UPDATE_LOCK_BLND_SCL_V_UPDATE_LOCK_FALSE = 0x00000000,
  1440. BLNDV_V_UPDATE_LOCK_BLND_SCL_V_UPDATE_LOCK_TRUE = 0x00000001,
  1441. } BLNDV_V_UPDATE_LOCK_BLND_SCL_V_UPDATE_LOCK;
  1442. /*
  1443. * BLNDV_V_UPDATE_LOCK_BLND_BLND_V_UPDATE_LOCK enum
  1444. */
  1445. typedef enum BLNDV_V_UPDATE_LOCK_BLND_BLND_V_UPDATE_LOCK {
  1446. BLNDV_V_UPDATE_LOCK_BLND_BLND_V_UPDATE_LOCK_FALSE = 0x00000000,
  1447. BLNDV_V_UPDATE_LOCK_BLND_BLND_V_UPDATE_LOCK_TRUE = 0x00000001,
  1448. } BLNDV_V_UPDATE_LOCK_BLND_BLND_V_UPDATE_LOCK;
  1449. /*
  1450. * BLNDV_V_UPDATE_LOCK_BLND_V_UPDATE_LOCK_MODE enum
  1451. */
  1452. typedef enum BLNDV_V_UPDATE_LOCK_BLND_V_UPDATE_LOCK_MODE {
  1453. BLNDV_V_UPDATE_LOCK_BLND_V_UPDATE_LOCK_MODE_FALSE = 0x00000000,
  1454. BLNDV_V_UPDATE_LOCK_BLND_V_UPDATE_LOCK_MODE_TRUE = 0x00000001,
  1455. } BLNDV_V_UPDATE_LOCK_BLND_V_UPDATE_LOCK_MODE;
  1456. /*
  1457. * BLNDV_DEBUG_BLND_CNV_MUX_SELECT enum
  1458. */
  1459. typedef enum BLNDV_DEBUG_BLND_CNV_MUX_SELECT {
  1460. BLNDV_DEBUG_BLND_CNV_MUX_SELECT_LOW = 0x00000000,
  1461. BLNDV_DEBUG_BLND_CNV_MUX_SELECT_HIGH = 0x00000001,
  1462. } BLNDV_DEBUG_BLND_CNV_MUX_SELECT;
  1463. /*
  1464. * BLNDV_TEST_DEBUG_INDEX_BLND_TEST_DEBUG_WRITE_EN enum
  1465. */
  1466. typedef enum BLNDV_TEST_DEBUG_INDEX_BLND_TEST_DEBUG_WRITE_EN {
  1467. BLNDV_TEST_DEBUG_INDEX_BLND_TEST_DEBUG_WRITE_EN_FALSE = 0x00000000,
  1468. BLNDV_TEST_DEBUG_INDEX_BLND_TEST_DEBUG_WRITE_EN_TRUE = 0x00000001,
  1469. } BLNDV_TEST_DEBUG_INDEX_BLND_TEST_DEBUG_WRITE_EN;
  1470. /*******************************************************
  1471. * LBV Enums
  1472. *******************************************************/
  1473. /*
  1474. * LBV_PIXEL_DEPTH enum
  1475. */
  1476. typedef enum LBV_PIXEL_DEPTH {
  1477. PIXEL_DEPTH_30BPP = 0x00000000,
  1478. PIXEL_DEPTH_24BPP = 0x00000001,
  1479. PIXEL_DEPTH_18BPP = 0x00000002,
  1480. PIXEL_DEPTH_38BPP = 0x00000003,
  1481. } LBV_PIXEL_DEPTH;
  1482. /*
  1483. * LBV_PIXEL_EXPAN_MODE enum
  1484. */
  1485. typedef enum LBV_PIXEL_EXPAN_MODE {
  1486. PIXEL_EXPAN_MODE_ZERO_EXP = 0x00000000,
  1487. PIXEL_EXPAN_MODE_DYN_EXP = 0x00000001,
  1488. } LBV_PIXEL_EXPAN_MODE;
  1489. /*
  1490. * LBV_INTERLEAVE_EN enum
  1491. */
  1492. typedef enum LBV_INTERLEAVE_EN {
  1493. INTERLEAVE_DIS = 0x00000000,
  1494. INTERLEAVE_EN = 0x00000001,
  1495. } LBV_INTERLEAVE_EN;
  1496. /*
  1497. * LBV_PIXEL_REDUCE_MODE enum
  1498. */
  1499. typedef enum LBV_PIXEL_REDUCE_MODE {
  1500. PIXEL_REDUCE_MODE_TRUNCATION = 0x00000000,
  1501. PIXEL_REDUCE_MODE_ROUNDING = 0x00000001,
  1502. } LBV_PIXEL_REDUCE_MODE;
  1503. /*
  1504. * LBV_DYNAMIC_PIXEL_DEPTH enum
  1505. */
  1506. typedef enum LBV_DYNAMIC_PIXEL_DEPTH {
  1507. DYNAMIC_PIXEL_DEPTH_36BPP = 0x00000000,
  1508. DYNAMIC_PIXEL_DEPTH_30BPP = 0x00000001,
  1509. } LBV_DYNAMIC_PIXEL_DEPTH;
  1510. /*
  1511. * LBV_DITHER_EN enum
  1512. */
  1513. typedef enum LBV_DITHER_EN {
  1514. DITHER_DIS = 0x00000000,
  1515. DITHER_EN = 0x00000001,
  1516. } LBV_DITHER_EN;
  1517. /*
  1518. * LBV_DOWNSCALE_PREFETCH_EN enum
  1519. */
  1520. typedef enum LBV_DOWNSCALE_PREFETCH_EN {
  1521. DOWNSCALE_PREFETCH_DIS = 0x00000000,
  1522. DOWNSCALE_PREFETCH_EN = 0x00000001,
  1523. } LBV_DOWNSCALE_PREFETCH_EN;
  1524. /*
  1525. * LBV_MEMORY_CONFIG enum
  1526. */
  1527. typedef enum LBV_MEMORY_CONFIG {
  1528. MEMORY_CONFIG_0 = 0x00000000,
  1529. MEMORY_CONFIG_1 = 0x00000001,
  1530. MEMORY_CONFIG_2 = 0x00000002,
  1531. MEMORY_CONFIG_3 = 0x00000003,
  1532. } LBV_MEMORY_CONFIG;
  1533. /*
  1534. * LBV_SYNC_RESET_SEL2 enum
  1535. */
  1536. typedef enum LBV_SYNC_RESET_SEL2 {
  1537. SYNC_RESET_SEL2_VBLANK = 0x00000000,
  1538. SYNC_RESET_SEL2_VSYNC = 0x00000001,
  1539. } LBV_SYNC_RESET_SEL2;
  1540. /*
  1541. * LBV_SYNC_DURATION enum
  1542. */
  1543. typedef enum LBV_SYNC_DURATION {
  1544. SYNC_DURATION_16 = 0x00000000,
  1545. SYNC_DURATION_32 = 0x00000001,
  1546. SYNC_DURATION_64 = 0x00000002,
  1547. SYNC_DURATION_128 = 0x00000003,
  1548. } LBV_SYNC_DURATION;
  1549. /*******************************************************
  1550. * CRTC Enums
  1551. *******************************************************/
  1552. /*
  1553. * CRTC_CONTROL_CRTC_START_POINT_CNTL enum
  1554. */
  1555. typedef enum CRTC_CONTROL_CRTC_START_POINT_CNTL {
  1556. CRTC_CONTROL_CRTC_START_POINT_CNTL_NORMAL = 0x00000000,
  1557. CRTC_CONTROL_CRTC_START_POINT_CNTL_DP = 0x00000001,
  1558. } CRTC_CONTROL_CRTC_START_POINT_CNTL;
  1559. /*
  1560. * CRTC_CONTROL_CRTC_FIELD_NUMBER_CNTL enum
  1561. */
  1562. typedef enum CRTC_CONTROL_CRTC_FIELD_NUMBER_CNTL {
  1563. CRTC_CONTROL_CRTC_FIELD_NUMBER_CNTL_NORMAL = 0x00000000,
  1564. CRTC_CONTROL_CRTC_FIELD_NUMBER_CNTL_DP = 0x00000001,
  1565. } CRTC_CONTROL_CRTC_FIELD_NUMBER_CNTL;
  1566. /*
  1567. * CRTC_CONTROL_CRTC_DISABLE_POINT_CNTL enum
  1568. */
  1569. typedef enum CRTC_CONTROL_CRTC_DISABLE_POINT_CNTL {
  1570. CRTC_CONTROL_CRTC_DISABLE_POINT_CNTL_DISABLE = 0x00000000,
  1571. CRTC_CONTROL_CRTC_DISABLE_POINT_CNTL_DISABLE_CURRENT = 0x00000001,
  1572. CRTC_CONTROL_CRTC_DISABLE_POINT_CNTL_RESERVED = 0x00000002,
  1573. CRTC_CONTROL_CRTC_DISABLE_POINT_CNTL_DISABLE_FIRST = 0x00000003,
  1574. } CRTC_CONTROL_CRTC_DISABLE_POINT_CNTL;
  1575. /*
  1576. * CRTC_CONTROL_CRTC_FIELD_NUMBER_POLARITY enum
  1577. */
  1578. typedef enum CRTC_CONTROL_CRTC_FIELD_NUMBER_POLARITY {
  1579. CRTC_CONTROL_CRTC_FIELD_NUMBER_POLARITY_FALSE = 0x00000000,
  1580. CRTC_CONTROL_CRTC_FIELD_NUMBER_POLARITY_TRUE = 0x00000001,
  1581. } CRTC_CONTROL_CRTC_FIELD_NUMBER_POLARITY;
  1582. /*
  1583. * CRTC_CONTROL_CRTC_DISP_READ_REQUEST_DISABLE enum
  1584. */
  1585. typedef enum CRTC_CONTROL_CRTC_DISP_READ_REQUEST_DISABLE {
  1586. CRTC_CONTROL_CRTC_DISP_READ_REQUEST_DISABLE_FALSE = 0x00000000,
  1587. CRTC_CONTROL_CRTC_DISP_READ_REQUEST_DISABLE_TRUE = 0x00000001,
  1588. } CRTC_CONTROL_CRTC_DISP_READ_REQUEST_DISABLE;
  1589. /*
  1590. * CRTC_CONTROL_CRTC_SOF_PULL_EN enum
  1591. */
  1592. typedef enum CRTC_CONTROL_CRTC_SOF_PULL_EN {
  1593. CRTC_CONTROL_CRTC_SOF_PULL_EN_FALSE = 0x00000000,
  1594. CRTC_CONTROL_CRTC_SOF_PULL_EN_TRUE = 0x00000001,
  1595. } CRTC_CONTROL_CRTC_SOF_PULL_EN;
  1596. /*
  1597. * CRTC_H_SYNC_B_CNTL_CRTC_H_SYNC_B_POL enum
  1598. */
  1599. typedef enum CRTC_H_SYNC_B_CNTL_CRTC_H_SYNC_B_POL {
  1600. CRTC_H_SYNC_B_CNTL_CRTC_H_SYNC_B_POL_FALSE = 0x00000000,
  1601. CRTC_H_SYNC_B_CNTL_CRTC_H_SYNC_B_POL_TRUE = 0x00000001,
  1602. } CRTC_H_SYNC_B_CNTL_CRTC_H_SYNC_B_POL;
  1603. /*
  1604. * CRTC_V_TOTAL_CONTROL_CRTC_V_TOTAL_MAX_SEL enum
  1605. */
  1606. typedef enum CRTC_V_TOTAL_CONTROL_CRTC_V_TOTAL_MAX_SEL {
  1607. CRTC_V_TOTAL_CONTROL_CRTC_V_TOTAL_MAX_SEL_FALSE = 0x00000000,
  1608. CRTC_V_TOTAL_CONTROL_CRTC_V_TOTAL_MAX_SEL_TRUE = 0x00000001,
  1609. } CRTC_V_TOTAL_CONTROL_CRTC_V_TOTAL_MAX_SEL;
  1610. /*
  1611. * CRTC_V_TOTAL_CONTROL_CRTC_V_TOTAL_MIN_SEL enum
  1612. */
  1613. typedef enum CRTC_V_TOTAL_CONTROL_CRTC_V_TOTAL_MIN_SEL {
  1614. CRTC_V_TOTAL_CONTROL_CRTC_V_TOTAL_MIN_SEL_FALSE = 0x00000000,
  1615. CRTC_V_TOTAL_CONTROL_CRTC_V_TOTAL_MIN_SEL_TRUE = 0x00000001,
  1616. } CRTC_V_TOTAL_CONTROL_CRTC_V_TOTAL_MIN_SEL;
  1617. /*
  1618. * CRTC_V_TOTAL_CONTROL_CRTC_SET_V_TOTAL_MIN_MASK_EN enum
  1619. */
  1620. typedef enum CRTC_V_TOTAL_CONTROL_CRTC_SET_V_TOTAL_MIN_MASK_EN {
  1621. CRTC_V_TOTAL_CONTROL_CRTC_SET_V_TOTAL_MIN_MASK_EN_FALSE = 0x00000000,
  1622. CRTC_V_TOTAL_CONTROL_CRTC_SET_V_TOTAL_MIN_MASK_EN_TRUE = 0x00000001,
  1623. } CRTC_V_TOTAL_CONTROL_CRTC_SET_V_TOTAL_MIN_MASK_EN;
  1624. /*
  1625. * CRTC_V_TOTAL_CONTROL_CRTC_FORCE_LOCK_TO_MASTER_VSYNC enum
  1626. */
  1627. typedef enum CRTC_V_TOTAL_CONTROL_CRTC_FORCE_LOCK_TO_MASTER_VSYNC {
  1628. CRTC_V_TOTAL_CONTROL_CRTC_FORCE_LOCK_TO_MASTER_VSYNC_DISABLE = 0x00000000,
  1629. CRTC_V_TOTAL_CONTROL_CRTC_FORCE_LOCK_TO_MASTER_VSYNC_ENABLE = 0x00000001,
  1630. } CRTC_V_TOTAL_CONTROL_CRTC_FORCE_LOCK_TO_MASTER_VSYNC;
  1631. /*
  1632. * CRTC_V_TOTAL_CONTROL_CRTC_FORCE_LOCK_ON_EVENT enum
  1633. */
  1634. typedef enum CRTC_V_TOTAL_CONTROL_CRTC_FORCE_LOCK_ON_EVENT {
  1635. CRTC_V_TOTAL_CONTROL_CRTC_FORCE_LOCK_ON_EVENT_DISABLE = 0x00000000,
  1636. CRTC_V_TOTAL_CONTROL_CRTC_FORCE_LOCK_ON_EVENT_ENABLE = 0x00000001,
  1637. } CRTC_V_TOTAL_CONTROL_CRTC_FORCE_LOCK_ON_EVENT;
  1638. /*
  1639. * CRTC_V_TOTAL_INT_STATUS_CRTC_SET_V_TOTAL_MIN_EVENT_OCCURED_ACK enum
  1640. */
  1641. typedef enum CRTC_V_TOTAL_INT_STATUS_CRTC_SET_V_TOTAL_MIN_EVENT_OCCURED_ACK {
  1642. CRTC_V_TOTAL_INT_STATUS_CRTC_SET_V_TOTAL_MIN_EVENT_OCCURED_ACK_FALSE = 0x00000000,
  1643. CRTC_V_TOTAL_INT_STATUS_CRTC_SET_V_TOTAL_MIN_EVENT_OCCURED_ACK_TRUE = 0x00000001,
  1644. } CRTC_V_TOTAL_INT_STATUS_CRTC_SET_V_TOTAL_MIN_EVENT_OCCURED_ACK;
  1645. /*
  1646. * CRTC_VSYNC_NOM_INT_STATUS_CRTC_VSYNC_NOM_INT_CLEAR enum
  1647. */
  1648. typedef enum CRTC_VSYNC_NOM_INT_STATUS_CRTC_VSYNC_NOM_INT_CLEAR {
  1649. CRTC_VSYNC_NOM_INT_STATUS_CRTC_VSYNC_NOM_INT_CLEAR_FALSE = 0x00000000,
  1650. CRTC_VSYNC_NOM_INT_STATUS_CRTC_VSYNC_NOM_INT_CLEAR_TRUE = 0x00000001,
  1651. } CRTC_VSYNC_NOM_INT_STATUS_CRTC_VSYNC_NOM_INT_CLEAR;
  1652. /*
  1653. * CRTC_V_SYNC_B_CNTL_CRTC_V_SYNC_B_POL enum
  1654. */
  1655. typedef enum CRTC_V_SYNC_B_CNTL_CRTC_V_SYNC_B_POL {
  1656. CRTC_V_SYNC_B_CNTL_CRTC_V_SYNC_B_POL_FALSE = 0x00000000,
  1657. CRTC_V_SYNC_B_CNTL_CRTC_V_SYNC_B_POL_TRUE = 0x00000001,
  1658. } CRTC_V_SYNC_B_CNTL_CRTC_V_SYNC_B_POL;
  1659. /*
  1660. * CRTC_DTMTEST_CNTL_CRTC_DTMTEST_CRTC_EN enum
  1661. */
  1662. typedef enum CRTC_DTMTEST_CNTL_CRTC_DTMTEST_CRTC_EN {
  1663. CRTC_DTMTEST_CNTL_CRTC_DTMTEST_CRTC_EN_FALSE = 0x00000000,
  1664. CRTC_DTMTEST_CNTL_CRTC_DTMTEST_CRTC_EN_TRUE = 0x00000001,
  1665. } CRTC_DTMTEST_CNTL_CRTC_DTMTEST_CRTC_EN;
  1666. /*
  1667. * CRTC_TRIGA_CNTL_CRTC_TRIGA_SOURCE_SELECT enum
  1668. */
  1669. typedef enum CRTC_TRIGA_CNTL_CRTC_TRIGA_SOURCE_SELECT {
  1670. CRTC_TRIGA_CNTL_CRTC_TRIGA_SOURCE_SELECT_VSYNCA_OTHER = 0x00000001,
  1671. CRTC_TRIGA_CNTL_CRTC_TRIGA_SOURCE_SELECT_HSYNCA_OTHER = 0x00000002,
  1672. CRTC_TRIGA_CNTL_CRTC_TRIGA_SOURCE_SELECT_GENERICF = 0x00000005,
  1673. CRTC_TRIGA_CNTL_CRTC_TRIGA_SOURCE_SELECT_GENERICE = 0x00000006,
  1674. CRTC_TRIGA_CNTL_CRTC_TRIGA_SOURCE_SELECT_VSYNCA = 0x00000007,
  1675. CRTC_TRIGA_CNTL_CRTC_TRIGA_SOURCE_SELECT_HSYNCA = 0x00000008,
  1676. CRTC_TRIGA_CNTL_CRTC_TRIGA_SOURCE_SELECT_VSYNCB = 0x00000009,
  1677. CRTC_TRIGA_CNTL_CRTC_TRIGA_SOURCE_SELECT_HSYNCB = 0x0000000a,
  1678. CRTC_TRIGA_CNTL_CRTC_TRIGA_SOURCE_SELECT_HPD1 = 0x0000000b,
  1679. CRTC_TRIGA_CNTL_CRTC_TRIGA_SOURCE_SELECT_HPD2 = 0x0000000c,
  1680. CRTC_TRIGA_CNTL_CRTC_TRIGA_SOURCE_SELECT_GENERICD = 0x0000000d,
  1681. CRTC_TRIGA_CNTL_CRTC_TRIGA_SOURCE_SELECT_GENERICC = 0x0000000e,
  1682. CRTC_TRIGA_CNTL_CRTC_TRIGA_SOURCE_SELECT_IGSL0 = 0x00000010,
  1683. CRTC_TRIGA_CNTL_CRTC_TRIGA_SOURCE_SELECT_IGSL1 = 0x00000011,
  1684. CRTC_TRIGA_CNTL_CRTC_TRIGA_SOURCE_SELECT_IGSL2 = 0x00000012,
  1685. CRTC_TRIGA_CNTL_CRTC_TRIGA_SOURCE_SELECT_IBLON = 0x00000013,
  1686. CRTC_TRIGA_CNTL_CRTC_TRIGA_SOURCE_SELECT_GENERICA = 0x00000014,
  1687. CRTC_TRIGA_CNTL_CRTC_TRIGA_SOURCE_SELECT_GENERICB = 0x00000015,
  1688. CRTC_TRIGA_CNTL_CRTC_TRIGA_SOURCE_SELECT_IGSL_ALLOW = 0x00000016,
  1689. CRTC_TRIGA_CNTL_CRTC_TRIGA_SOURCE_SELECT_MANUAL_FLOW = 0x00000017,
  1690. } CRTC_TRIGA_CNTL_CRTC_TRIGA_SOURCE_SELECT;
  1691. /*
  1692. * CRTC_TRIGA_CNTL_CRTC_TRIGA_POLARITY_SELECT enum
  1693. */
  1694. typedef enum CRTC_TRIGA_CNTL_CRTC_TRIGA_POLARITY_SELECT {
  1695. CRTC_TRIGA_CNTL_CRTC_TRIGA_POLARITY_SELECT_INTERLACE = 0x00000001,
  1696. CRTC_TRIGA_CNTL_CRTC_TRIGA_POLARITY_SELECT_GENERICA = 0x00000002,
  1697. CRTC_TRIGA_CNTL_CRTC_TRIGA_POLARITY_SELECT_GENERICB = 0x00000003,
  1698. CRTC_TRIGA_CNTL_CRTC_TRIGA_POLARITY_SELECT_HSYNCA = 0x00000004,
  1699. CRTC_TRIGA_CNTL_CRTC_TRIGA_POLARITY_SELECT_HSYNCB = 0x00000005,
  1700. CRTC_TRIGA_CNTL_CRTC_TRIGA_POLARITY_SELECT_VIDEO = 0x00000006,
  1701. CRTC_TRIGA_CNTL_CRTC_TRIGA_POLARITY_SELECT_GENERICC = 0x00000007,
  1702. } CRTC_TRIGA_CNTL_CRTC_TRIGA_POLARITY_SELECT;
  1703. /*
  1704. * CRTC_TRIGA_CNTL_CRTC_TRIGA_RESYNC_BYPASS_EN enum
  1705. */
  1706. typedef enum CRTC_TRIGA_CNTL_CRTC_TRIGA_RESYNC_BYPASS_EN {
  1707. CRTC_TRIGA_CNTL_CRTC_TRIGA_RESYNC_BYPASS_EN_FALSE = 0x00000000,
  1708. CRTC_TRIGA_CNTL_CRTC_TRIGA_RESYNC_BYPASS_EN_TRUE = 0x00000001,
  1709. } CRTC_TRIGA_CNTL_CRTC_TRIGA_RESYNC_BYPASS_EN;
  1710. /*
  1711. * CRTC_TRIGA_CNTL_CRTC_TRIGA_CLEAR enum
  1712. */
  1713. typedef enum CRTC_TRIGA_CNTL_CRTC_TRIGA_CLEAR {
  1714. CRTC_TRIGA_CNTL_CRTC_TRIGA_CLEAR_FALSE = 0x00000000,
  1715. CRTC_TRIGA_CNTL_CRTC_TRIGA_CLEAR_TRUE = 0x00000001,
  1716. } CRTC_TRIGA_CNTL_CRTC_TRIGA_CLEAR;
  1717. /*
  1718. * CRTC_TRIGB_CNTL_CRTC_TRIGB_SOURCE_SELECT enum
  1719. */
  1720. typedef enum CRTC_TRIGB_CNTL_CRTC_TRIGB_SOURCE_SELECT {
  1721. CRTC_TRIGB_CNTL_CRTC_TRIGB_SOURCE_SELECT_VSYNCA_OTHER = 0x00000001,
  1722. CRTC_TRIGB_CNTL_CRTC_TRIGB_SOURCE_SELECT_HSYNCA_OTHER = 0x00000002,
  1723. CRTC_TRIGB_CNTL_CRTC_TRIGB_SOURCE_SELECT_GENERICF = 0x00000005,
  1724. CRTC_TRIGB_CNTL_CRTC_TRIGB_SOURCE_SELECT_GENERICE = 0x00000006,
  1725. CRTC_TRIGB_CNTL_CRTC_TRIGB_SOURCE_SELECT_VSYNCA = 0x00000007,
  1726. CRTC_TRIGB_CNTL_CRTC_TRIGB_SOURCE_SELECT_HSYNCA = 0x00000008,
  1727. CRTC_TRIGB_CNTL_CRTC_TRIGB_SOURCE_SELECT_VSYNCB = 0x00000009,
  1728. CRTC_TRIGB_CNTL_CRTC_TRIGB_SOURCE_SELECT_HSYNCB = 0x0000000a,
  1729. CRTC_TRIGB_CNTL_CRTC_TRIGB_SOURCE_SELECT_HPD1 = 0x0000000b,
  1730. CRTC_TRIGB_CNTL_CRTC_TRIGB_SOURCE_SELECT_HPD2 = 0x0000000c,
  1731. CRTC_TRIGB_CNTL_CRTC_TRIGB_SOURCE_SELECT_GENERICD = 0x0000000d,
  1732. CRTC_TRIGB_CNTL_CRTC_TRIGB_SOURCE_SELECT_GENERICC = 0x0000000e,
  1733. CRTC_TRIGB_CNTL_CRTC_TRIGB_SOURCE_SELECT_IGSL0 = 0x00000010,
  1734. CRTC_TRIGB_CNTL_CRTC_TRIGB_SOURCE_SELECT_IGSL1 = 0x00000011,
  1735. CRTC_TRIGB_CNTL_CRTC_TRIGB_SOURCE_SELECT_IGSL2 = 0x00000012,
  1736. CRTC_TRIGB_CNTL_CRTC_TRIGB_SOURCE_SELECT_IBLON = 0x00000013,
  1737. CRTC_TRIGB_CNTL_CRTC_TRIGB_SOURCE_SELECT_GENERICA = 0x00000014,
  1738. CRTC_TRIGB_CNTL_CRTC_TRIGB_SOURCE_SELECT_GENERICB = 0x00000015,
  1739. CRTC_TRIGB_CNTL_CRTC_TRIGB_SOURCE_SELECT_IGSL_ALLOW = 0x00000016,
  1740. CRTC_TRIGB_CNTL_CRTC_TRIGB_SOURCE_SELECT_MANUAL_FLOW = 0x00000017,
  1741. } CRTC_TRIGB_CNTL_CRTC_TRIGB_SOURCE_SELECT;
  1742. /*
  1743. * CRTC_TRIGB_CNTL_CRTC_TRIGB_POLARITY_SELECT enum
  1744. */
  1745. typedef enum CRTC_TRIGB_CNTL_CRTC_TRIGB_POLARITY_SELECT {
  1746. CRTC_TRIGB_CNTL_CRTC_TRIGB_POLARITY_SELECT_INTERLACE = 0x00000001,
  1747. CRTC_TRIGB_CNTL_CRTC_TRIGB_POLARITY_SELECT_GENERICA = 0x00000002,
  1748. CRTC_TRIGB_CNTL_CRTC_TRIGB_POLARITY_SELECT_GENERICB = 0x00000003,
  1749. CRTC_TRIGB_CNTL_CRTC_TRIGB_POLARITY_SELECT_HSYNCA = 0x00000004,
  1750. CRTC_TRIGB_CNTL_CRTC_TRIGB_POLARITY_SELECT_HSYNCB = 0x00000005,
  1751. CRTC_TRIGB_CNTL_CRTC_TRIGB_POLARITY_SELECT_VIDEO = 0x00000006,
  1752. CRTC_TRIGB_CNTL_CRTC_TRIGB_POLARITY_SELECT_GENERICC = 0x00000007,
  1753. } CRTC_TRIGB_CNTL_CRTC_TRIGB_POLARITY_SELECT;
  1754. /*
  1755. * CRTC_TRIGB_CNTL_CRTC_TRIGB_RESYNC_BYPASS_EN enum
  1756. */
  1757. typedef enum CRTC_TRIGB_CNTL_CRTC_TRIGB_RESYNC_BYPASS_EN {
  1758. CRTC_TRIGB_CNTL_CRTC_TRIGB_RESYNC_BYPASS_EN_FALSE = 0x00000000,
  1759. CRTC_TRIGB_CNTL_CRTC_TRIGB_RESYNC_BYPASS_EN_TRUE = 0x00000001,
  1760. } CRTC_TRIGB_CNTL_CRTC_TRIGB_RESYNC_BYPASS_EN;
  1761. /*
  1762. * CRTC_TRIGB_CNTL_CRTC_TRIGB_CLEAR enum
  1763. */
  1764. typedef enum CRTC_TRIGB_CNTL_CRTC_TRIGB_CLEAR {
  1765. CRTC_TRIGB_CNTL_CRTC_TRIGB_CLEAR_FALSE = 0x00000000,
  1766. CRTC_TRIGB_CNTL_CRTC_TRIGB_CLEAR_TRUE = 0x00000001,
  1767. } CRTC_TRIGB_CNTL_CRTC_TRIGB_CLEAR;
  1768. /*
  1769. * CRTC_FORCE_COUNT_NOW_CNTL_CRTC_FORCE_COUNT_NOW_MODE enum
  1770. */
  1771. typedef enum CRTC_FORCE_COUNT_NOW_CNTL_CRTC_FORCE_COUNT_NOW_MODE {
  1772. CRTC_FORCE_COUNT_NOW_CNTL_CRTC_FORCE_COUNT_NOW_MODE_DISABLE = 0x00000000,
  1773. CRTC_FORCE_COUNT_NOW_CNTL_CRTC_FORCE_COUNT_NOW_MODE_HCOUNT = 0x00000001,
  1774. CRTC_FORCE_COUNT_NOW_CNTL_CRTC_FORCE_COUNT_NOW_MODE_HCOUNT_VCOUNT = 0x00000002,
  1775. CRTC_FORCE_COUNT_NOW_CNTL_CRTC_FORCE_COUNT_NOW_MODE_RESERVED = 0x00000003,
  1776. } CRTC_FORCE_COUNT_NOW_CNTL_CRTC_FORCE_COUNT_NOW_MODE;
  1777. /*
  1778. * CRTC_FORCE_COUNT_NOW_CNTL_CRTC_FORCE_COUNT_NOW_CHECK enum
  1779. */
  1780. typedef enum CRTC_FORCE_COUNT_NOW_CNTL_CRTC_FORCE_COUNT_NOW_CHECK {
  1781. CRTC_FORCE_COUNT_NOW_CNTL_CRTC_FORCE_COUNT_NOW_CHECK_FALSE = 0x00000000,
  1782. CRTC_FORCE_COUNT_NOW_CNTL_CRTC_FORCE_COUNT_NOW_CHECK_TRUE = 0x00000001,
  1783. } CRTC_FORCE_COUNT_NOW_CNTL_CRTC_FORCE_COUNT_NOW_CHECK;
  1784. /*
  1785. * CRTC_FORCE_COUNT_NOW_CNTL_CRTC_FORCE_COUNT_NOW_TRIG_SEL enum
  1786. */
  1787. typedef enum CRTC_FORCE_COUNT_NOW_CNTL_CRTC_FORCE_COUNT_NOW_TRIG_SEL {
  1788. CRTC_FORCE_COUNT_NOW_CNTL_CRTC_FORCE_COUNT_NOW_TRIG_SEL_FALSE = 0x00000000,
  1789. CRTC_FORCE_COUNT_NOW_CNTL_CRTC_FORCE_COUNT_NOW_TRIG_SEL_TRUE = 0x00000001,
  1790. } CRTC_FORCE_COUNT_NOW_CNTL_CRTC_FORCE_COUNT_NOW_TRIG_SEL;
  1791. /*
  1792. * CRTC_FORCE_COUNT_NOW_CNTL_CRTC_FORCE_COUNT_NOW_CLEAR enum
  1793. */
  1794. typedef enum CRTC_FORCE_COUNT_NOW_CNTL_CRTC_FORCE_COUNT_NOW_CLEAR {
  1795. CRTC_FORCE_COUNT_NOW_CNTL_CRTC_FORCE_COUNT_NOW_CLEAR_FALSE = 0x00000000,
  1796. CRTC_FORCE_COUNT_NOW_CNTL_CRTC_FORCE_COUNT_NOW_CLEAR_TRUE = 0x00000001,
  1797. } CRTC_FORCE_COUNT_NOW_CNTL_CRTC_FORCE_COUNT_NOW_CLEAR;
  1798. /*
  1799. * CRTC_FLOW_CONTROL_CRTC_FLOW_CONTROL_SOURCE_SELECT enum
  1800. */
  1801. typedef enum CRTC_FLOW_CONTROL_CRTC_FLOW_CONTROL_SOURCE_SELECT {
  1802. CRTC_FLOW_CONTROL_CRTC_FLOW_CONTROL_SOURCE_SELECT_LOGIC0 = 0x00000000,
  1803. CRTC_FLOW_CONTROL_CRTC_FLOW_CONTROL_SOURCE_SELECT_GENERICF = 0x00000001,
  1804. CRTC_FLOW_CONTROL_CRTC_FLOW_CONTROL_SOURCE_SELECT_GENERICE = 0x00000002,
  1805. CRTC_FLOW_CONTROL_CRTC_FLOW_CONTROL_SOURCE_SELECT_HPD1 = 0x00000003,
  1806. CRTC_FLOW_CONTROL_CRTC_FLOW_CONTROL_SOURCE_SELECT_HPD2 = 0x00000004,
  1807. CRTC_FLOW_CONTROL_CRTC_FLOW_CONTROL_SOURCE_SELECT_DDC1DATA = 0x00000005,
  1808. CRTC_FLOW_CONTROL_CRTC_FLOW_CONTROL_SOURCE_SELECT_DDC1CLK = 0x00000006,
  1809. CRTC_FLOW_CONTROL_CRTC_FLOW_CONTROL_SOURCE_SELECT_DDC2DATA = 0x00000007,
  1810. CRTC_FLOW_CONTROL_CRTC_FLOW_CONTROL_SOURCE_SELECT_DDC2CLK = 0x00000008,
  1811. CRTC_FLOW_CONTROL_CRTC_FLOW_CONTROL_SOURCE_SELECT_DVOCLK = 0x00000009,
  1812. CRTC_FLOW_CONTROL_CRTC_FLOW_CONTROL_SOURCE_SELECT_MANUAL = 0x0000000a,
  1813. CRTC_FLOW_CONTROL_CRTC_FLOW_CONTROL_SOURCE_SELECT_LOGIC1 = 0x0000000b,
  1814. CRTC_FLOW_CONTROL_CRTC_FLOW_CONTROL_SOURCE_SELECT_GENERICB = 0x0000000c,
  1815. CRTC_FLOW_CONTROL_CRTC_FLOW_CONTROL_SOURCE_SELECT_GENERICA = 0x0000000d,
  1816. CRTC_FLOW_CONTROL_CRTC_FLOW_CONTROL_SOURCE_SELECT_GENERICD = 0x0000000e,
  1817. CRTC_FLOW_CONTROL_CRTC_FLOW_CONTROL_SOURCE_SELECT_GENERICC = 0x0000000f,
  1818. } CRTC_FLOW_CONTROL_CRTC_FLOW_CONTROL_SOURCE_SELECT;
  1819. /*
  1820. * CRTC_FLOW_CONTROL_CRTC_FLOW_CONTROL_POLARITY enum
  1821. */
  1822. typedef enum CRTC_FLOW_CONTROL_CRTC_FLOW_CONTROL_POLARITY {
  1823. CRTC_FLOW_CONTROL_CRTC_FLOW_CONTROL_POLARITY_FALSE = 0x00000000,
  1824. CRTC_FLOW_CONTROL_CRTC_FLOW_CONTROL_POLARITY_TRUE = 0x00000001,
  1825. } CRTC_FLOW_CONTROL_CRTC_FLOW_CONTROL_POLARITY;
  1826. /*
  1827. * CRTC_FLOW_CONTROL_CRTC_FLOW_CONTROL_GRANULARITY enum
  1828. */
  1829. typedef enum CRTC_FLOW_CONTROL_CRTC_FLOW_CONTROL_GRANULARITY {
  1830. CRTC_FLOW_CONTROL_CRTC_FLOW_CONTROL_GRANULARITY_FALSE = 0x00000000,
  1831. CRTC_FLOW_CONTROL_CRTC_FLOW_CONTROL_GRANULARITY_TRUE = 0x00000001,
  1832. } CRTC_FLOW_CONTROL_CRTC_FLOW_CONTROL_GRANULARITY;
  1833. /*
  1834. * CRTC_STEREO_FORCE_NEXT_EYE_CRTC_STEREO_FORCE_NEXT_EYE enum
  1835. */
  1836. typedef enum CRTC_STEREO_FORCE_NEXT_EYE_CRTC_STEREO_FORCE_NEXT_EYE {
  1837. CRTC_STEREO_FORCE_NEXT_EYE_CRTC_STEREO_FORCE_NEXT_EYE_NO = 0x00000000,
  1838. CRTC_STEREO_FORCE_NEXT_EYE_CRTC_STEREO_FORCE_NEXT_EYE_RIGHT = 0x00000001,
  1839. CRTC_STEREO_FORCE_NEXT_EYE_CRTC_STEREO_FORCE_NEXT_EYE_LEFT = 0x00000002,
  1840. CRTC_STEREO_FORCE_NEXT_EYE_CRTC_STEREO_FORCE_NEXT_EYE_RESERVED = 0x00000003,
  1841. } CRTC_STEREO_FORCE_NEXT_EYE_CRTC_STEREO_FORCE_NEXT_EYE;
  1842. /*
  1843. * CRTC_CONTROL_CRTC_MASTER_EN enum
  1844. */
  1845. typedef enum CRTC_CONTROL_CRTC_MASTER_EN {
  1846. CRTC_CONTROL_CRTC_MASTER_EN_FALSE = 0x00000000,
  1847. CRTC_CONTROL_CRTC_MASTER_EN_TRUE = 0x00000001,
  1848. } CRTC_CONTROL_CRTC_MASTER_EN;
  1849. /*
  1850. * CRTC_BLANK_CONTROL_CRTC_BLANK_DATA_EN enum
  1851. */
  1852. typedef enum CRTC_BLANK_CONTROL_CRTC_BLANK_DATA_EN {
  1853. CRTC_BLANK_CONTROL_CRTC_BLANK_DATA_EN_FALSE = 0x00000000,
  1854. CRTC_BLANK_CONTROL_CRTC_BLANK_DATA_EN_TRUE = 0x00000001,
  1855. } CRTC_BLANK_CONTROL_CRTC_BLANK_DATA_EN;
  1856. /*
  1857. * CRTC_BLANK_CONTROL_CRTC_BLANK_DE_MODE enum
  1858. */
  1859. typedef enum CRTC_BLANK_CONTROL_CRTC_BLANK_DE_MODE {
  1860. CRTC_BLANK_CONTROL_CRTC_BLANK_DE_MODE_FALSE = 0x00000000,
  1861. CRTC_BLANK_CONTROL_CRTC_BLANK_DE_MODE_TRUE = 0x00000001,
  1862. } CRTC_BLANK_CONTROL_CRTC_BLANK_DE_MODE;
  1863. /*
  1864. * CRTC_INTERLACE_CONTROL_CRTC_INTERLACE_ENABLE enum
  1865. */
  1866. typedef enum CRTC_INTERLACE_CONTROL_CRTC_INTERLACE_ENABLE {
  1867. CRTC_INTERLACE_CONTROL_CRTC_INTERLACE_ENABLE_FALSE = 0x00000000,
  1868. CRTC_INTERLACE_CONTROL_CRTC_INTERLACE_ENABLE_TRUE = 0x00000001,
  1869. } CRTC_INTERLACE_CONTROL_CRTC_INTERLACE_ENABLE;
  1870. /*
  1871. * CRTC_INTERLACE_CONTROL_CRTC_INTERLACE_FORCE_NEXT_FIELD enum
  1872. */
  1873. typedef enum CRTC_INTERLACE_CONTROL_CRTC_INTERLACE_FORCE_NEXT_FIELD {
  1874. CRTC_INTERLACE_CONTROL_CRTC_INTERLACE_FORCE_NEXT_FIELD_NOT = 0x00000000,
  1875. CRTC_INTERLACE_CONTROL_CRTC_INTERLACE_FORCE_NEXT_FIELD_ODD = 0x00000001,
  1876. CRTC_INTERLACE_CONTROL_CRTC_INTERLACE_FORCE_NEXT_FIELD_EVEN = 0x00000002,
  1877. CRTC_INTERLACE_CONTROL_CRTC_INTERLACE_FORCE_NEXT_FIELD_NOT2 = 0x00000003,
  1878. } CRTC_INTERLACE_CONTROL_CRTC_INTERLACE_FORCE_NEXT_FIELD;
  1879. /*
  1880. * CRTC_FIELD_INDICATION_CONTROL_CRTC_FIELD_INDICATION_OUTPUT_POLARITY enum
  1881. */
  1882. typedef enum CRTC_FIELD_INDICATION_CONTROL_CRTC_FIELD_INDICATION_OUTPUT_POLARITY {
  1883. CRTC_FIELD_INDICATION_CONTROL_CRTC_FIELD_INDICATION_OUTPUT_POLARITY_FALSE = 0x00000000,
  1884. CRTC_FIELD_INDICATION_CONTROL_CRTC_FIELD_INDICATION_OUTPUT_POLARITY_TRUE = 0x00000001,
  1885. } CRTC_FIELD_INDICATION_CONTROL_CRTC_FIELD_INDICATION_OUTPUT_POLARITY;
  1886. /*
  1887. * CRTC_FIELD_INDICATION_CONTROL_CRTC_FIELD_ALIGNMENT enum
  1888. */
  1889. typedef enum CRTC_FIELD_INDICATION_CONTROL_CRTC_FIELD_ALIGNMENT {
  1890. CRTC_FIELD_INDICATION_CONTROL_CRTC_FIELD_ALIGNMENT_FALSE = 0x00000000,
  1891. CRTC_FIELD_INDICATION_CONTROL_CRTC_FIELD_ALIGNMENT_TRUE = 0x00000001,
  1892. } CRTC_FIELD_INDICATION_CONTROL_CRTC_FIELD_ALIGNMENT;
  1893. /*
  1894. * CRTC_COUNT_CONTROL_CRTC_HORZ_COUNT_BY2_EN enum
  1895. */
  1896. typedef enum CRTC_COUNT_CONTROL_CRTC_HORZ_COUNT_BY2_EN {
  1897. CRTC_COUNT_CONTROL_CRTC_HORZ_COUNT_BY2_EN_FALSE = 0x00000000,
  1898. CRTC_COUNT_CONTROL_CRTC_HORZ_COUNT_BY2_EN_TRUE = 0x00000001,
  1899. } CRTC_COUNT_CONTROL_CRTC_HORZ_COUNT_BY2_EN;
  1900. /*
  1901. * CRTC_MANUAL_FORCE_VSYNC_NEXT_LINE_CRTC_MANUAL_FORCE_VSYNC_NEXT_LINE enum
  1902. */
  1903. typedef enum CRTC_MANUAL_FORCE_VSYNC_NEXT_LINE_CRTC_MANUAL_FORCE_VSYNC_NEXT_LINE {
  1904. CRTC_MANUAL_FORCE_VSYNC_NEXT_LINE_CRTC_MANUAL_FORCE_VSYNC_NEXT_LINE_FALSE = 0x00000000,
  1905. CRTC_MANUAL_FORCE_VSYNC_NEXT_LINE_CRTC_MANUAL_FORCE_VSYNC_NEXT_LINE_TRUE = 0x00000001,
  1906. } CRTC_MANUAL_FORCE_VSYNC_NEXT_LINE_CRTC_MANUAL_FORCE_VSYNC_NEXT_LINE;
  1907. /*
  1908. * CRTC_VERT_SYNC_CONTROL_CRTC_FORCE_VSYNC_NEXT_LINE_CLEAR enum
  1909. */
  1910. typedef enum CRTC_VERT_SYNC_CONTROL_CRTC_FORCE_VSYNC_NEXT_LINE_CLEAR {
  1911. CRTC_VERT_SYNC_CONTROL_CRTC_FORCE_VSYNC_NEXT_LINE_CLEAR_FALSE = 0x00000000,
  1912. CRTC_VERT_SYNC_CONTROL_CRTC_FORCE_VSYNC_NEXT_LINE_CLEAR_TRUE = 0x00000001,
  1913. } CRTC_VERT_SYNC_CONTROL_CRTC_FORCE_VSYNC_NEXT_LINE_CLEAR;
  1914. /*
  1915. * CRTC_VERT_SYNC_CONTROL_CRTC_AUTO_FORCE_VSYNC_MODE enum
  1916. */
  1917. typedef enum CRTC_VERT_SYNC_CONTROL_CRTC_AUTO_FORCE_VSYNC_MODE {
  1918. CRTC_VERT_SYNC_CONTROL_CRTC_AUTO_FORCE_VSYNC_MODE_DISABLE = 0x00000000,
  1919. CRTC_VERT_SYNC_CONTROL_CRTC_AUTO_FORCE_VSYNC_MODE_TRIGGERA = 0x00000001,
  1920. CRTC_VERT_SYNC_CONTROL_CRTC_AUTO_FORCE_VSYNC_MODE_TRIGGERB = 0x00000002,
  1921. CRTC_VERT_SYNC_CONTROL_CRTC_AUTO_FORCE_VSYNC_MODE_RESERVED = 0x00000003,
  1922. } CRTC_VERT_SYNC_CONTROL_CRTC_AUTO_FORCE_VSYNC_MODE;
  1923. /*
  1924. * CRTC_STEREO_CONTROL_CRTC_STEREO_SYNC_OUTPUT_POLARITY enum
  1925. */
  1926. typedef enum CRTC_STEREO_CONTROL_CRTC_STEREO_SYNC_OUTPUT_POLARITY {
  1927. CRTC_STEREO_CONTROL_CRTC_STEREO_SYNC_OUTPUT_POLARITY_FALSE = 0x00000000,
  1928. CRTC_STEREO_CONTROL_CRTC_STEREO_SYNC_OUTPUT_POLARITY_TRUE = 0x00000001,
  1929. } CRTC_STEREO_CONTROL_CRTC_STEREO_SYNC_OUTPUT_POLARITY;
  1930. /*
  1931. * CRTC_STEREO_CONTROL_CRTC_STEREO_SYNC_SELECT_POLARITY enum
  1932. */
  1933. typedef enum CRTC_STEREO_CONTROL_CRTC_STEREO_SYNC_SELECT_POLARITY {
  1934. CRTC_STEREO_CONTROL_CRTC_STEREO_SYNC_SELECT_POLARITY_FALSE = 0x00000000,
  1935. CRTC_STEREO_CONTROL_CRTC_STEREO_SYNC_SELECT_POLARITY_TRUE = 0x00000001,
  1936. } CRTC_STEREO_CONTROL_CRTC_STEREO_SYNC_SELECT_POLARITY;
  1937. /*
  1938. * CRTC_STEREO_CONTROL_CRTC_STEREO_EYE_FLAG_POLARITY enum
  1939. */
  1940. typedef enum CRTC_STEREO_CONTROL_CRTC_STEREO_EYE_FLAG_POLARITY {
  1941. CRTC_STEREO_CONTROL_CRTC_STEREO_EYE_FLAG_POLARITY_FALSE = 0x00000000,
  1942. CRTC_STEREO_CONTROL_CRTC_STEREO_EYE_FLAG_POLARITY_TRUE = 0x00000001,
  1943. } CRTC_STEREO_CONTROL_CRTC_STEREO_EYE_FLAG_POLARITY;
  1944. /*
  1945. * CRTC_STEREO_CONTROL_CRTC_STEREO_EN enum
  1946. */
  1947. typedef enum CRTC_STEREO_CONTROL_CRTC_STEREO_EN {
  1948. CRTC_STEREO_CONTROL_CRTC_STEREO_EN_FALSE = 0x00000000,
  1949. CRTC_STEREO_CONTROL_CRTC_STEREO_EN_TRUE = 0x00000001,
  1950. } CRTC_STEREO_CONTROL_CRTC_STEREO_EN;
  1951. /*
  1952. * CRTC_SNAPSHOT_STATUS_CRTC_SNAPSHOT_CLEAR enum
  1953. */
  1954. typedef enum CRTC_SNAPSHOT_STATUS_CRTC_SNAPSHOT_CLEAR {
  1955. CRTC_SNAPSHOT_STATUS_CRTC_SNAPSHOT_CLEAR_FALSE = 0x00000000,
  1956. CRTC_SNAPSHOT_STATUS_CRTC_SNAPSHOT_CLEAR_TRUE = 0x00000001,
  1957. } CRTC_SNAPSHOT_STATUS_CRTC_SNAPSHOT_CLEAR;
  1958. /*
  1959. * CRTC_SNAPSHOT_CONTROL_CRTC_AUTO_SNAPSHOT_TRIG_SEL enum
  1960. */
  1961. typedef enum CRTC_SNAPSHOT_CONTROL_CRTC_AUTO_SNAPSHOT_TRIG_SEL {
  1962. CRTC_SNAPSHOT_CONTROL_CRTC_AUTO_SNAPSHOT_TRIG_SEL_DISABLE = 0x00000000,
  1963. CRTC_SNAPSHOT_CONTROL_CRTC_AUTO_SNAPSHOT_TRIG_SEL_TRIGGERA = 0x00000001,
  1964. CRTC_SNAPSHOT_CONTROL_CRTC_AUTO_SNAPSHOT_TRIG_SEL_TRIGGERB = 0x00000002,
  1965. CRTC_SNAPSHOT_CONTROL_CRTC_AUTO_SNAPSHOT_TRIG_SEL_RESERVED = 0x00000003,
  1966. } CRTC_SNAPSHOT_CONTROL_CRTC_AUTO_SNAPSHOT_TRIG_SEL;
  1967. /*
  1968. * CRTC_START_LINE_CONTROL_CRTC_PROGRESSIVE_START_LINE_EARLY enum
  1969. */
  1970. typedef enum CRTC_START_LINE_CONTROL_CRTC_PROGRESSIVE_START_LINE_EARLY {
  1971. CRTC_START_LINE_CONTROL_CRTC_PROGRESSIVE_START_LINE_EARLY_FALSE = 0x00000000,
  1972. CRTC_START_LINE_CONTROL_CRTC_PROGRESSIVE_START_LINE_EARLY_TRUE = 0x00000001,
  1973. } CRTC_START_LINE_CONTROL_CRTC_PROGRESSIVE_START_LINE_EARLY;
  1974. /*
  1975. * CRTC_START_LINE_CONTROL_CRTC_INTERLACE_START_LINE_EARLY enum
  1976. */
  1977. typedef enum CRTC_START_LINE_CONTROL_CRTC_INTERLACE_START_LINE_EARLY {
  1978. CRTC_START_LINE_CONTROL_CRTC_INTERLACE_START_LINE_EARLY_FALSE = 0x00000000,
  1979. CRTC_START_LINE_CONTROL_CRTC_INTERLACE_START_LINE_EARLY_TRUE = 0x00000001,
  1980. } CRTC_START_LINE_CONTROL_CRTC_INTERLACE_START_LINE_EARLY;
  1981. /*
  1982. * CRTC_START_LINE_CONTROL_CRTC_LEGACY_REQUESTOR_EN enum
  1983. */
  1984. typedef enum CRTC_START_LINE_CONTROL_CRTC_LEGACY_REQUESTOR_EN {
  1985. CRTC_START_LINE_CONTROL_CRTC_LEGACY_REQUESTOR_EN_FALSE = 0x00000000,
  1986. CRTC_START_LINE_CONTROL_CRTC_LEGACY_REQUESTOR_EN_TRUE = 0x00000001,
  1987. } CRTC_START_LINE_CONTROL_CRTC_LEGACY_REQUESTOR_EN;
  1988. /*
  1989. * CRTC_START_LINE_CONTROL_CRTC_PREFETCH_EN enum
  1990. */
  1991. typedef enum CRTC_START_LINE_CONTROL_CRTC_PREFETCH_EN {
  1992. CRTC_START_LINE_CONTROL_CRTC_PREFETCH_EN_FALSE = 0x00000000,
  1993. CRTC_START_LINE_CONTROL_CRTC_PREFETCH_EN_TRUE = 0x00000001,
  1994. } CRTC_START_LINE_CONTROL_CRTC_PREFETCH_EN;
  1995. /*
  1996. * CRTC_INTERRUPT_CONTROL_CRTC_SNAPSHOT_INT_MSK enum
  1997. */
  1998. typedef enum CRTC_INTERRUPT_CONTROL_CRTC_SNAPSHOT_INT_MSK {
  1999. CRTC_INTERRUPT_CONTROL_CRTC_SNAPSHOT_INT_MSK_FALSE = 0x00000000,
  2000. CRTC_INTERRUPT_CONTROL_CRTC_SNAPSHOT_INT_MSK_TRUE = 0x00000001,
  2001. } CRTC_INTERRUPT_CONTROL_CRTC_SNAPSHOT_INT_MSK;
  2002. /*
  2003. * CRTC_INTERRUPT_CONTROL_CRTC_SNAPSHOT_INT_TYPE enum
  2004. */
  2005. typedef enum CRTC_INTERRUPT_CONTROL_CRTC_SNAPSHOT_INT_TYPE {
  2006. CRTC_INTERRUPT_CONTROL_CRTC_SNAPSHOT_INT_TYPE_FALSE = 0x00000000,
  2007. CRTC_INTERRUPT_CONTROL_CRTC_SNAPSHOT_INT_TYPE_TRUE = 0x00000001,
  2008. } CRTC_INTERRUPT_CONTROL_CRTC_SNAPSHOT_INT_TYPE;
  2009. /*
  2010. * CRTC_INTERRUPT_CONTROL_CRTC_V_UPDATE_INT_MSK enum
  2011. */
  2012. typedef enum CRTC_INTERRUPT_CONTROL_CRTC_V_UPDATE_INT_MSK {
  2013. CRTC_INTERRUPT_CONTROL_CRTC_V_UPDATE_INT_MSK_FALSE = 0x00000000,
  2014. CRTC_INTERRUPT_CONTROL_CRTC_V_UPDATE_INT_MSK_TRUE = 0x00000001,
  2015. } CRTC_INTERRUPT_CONTROL_CRTC_V_UPDATE_INT_MSK;
  2016. /*
  2017. * CRTC_INTERRUPT_CONTROL_CRTC_V_UPDATE_INT_TYPE enum
  2018. */
  2019. typedef enum CRTC_INTERRUPT_CONTROL_CRTC_V_UPDATE_INT_TYPE {
  2020. CRTC_INTERRUPT_CONTROL_CRTC_V_UPDATE_INT_TYPE_FALSE = 0x00000000,
  2021. CRTC_INTERRUPT_CONTROL_CRTC_V_UPDATE_INT_TYPE_TRUE = 0x00000001,
  2022. } CRTC_INTERRUPT_CONTROL_CRTC_V_UPDATE_INT_TYPE;
  2023. /*
  2024. * CRTC_INTERRUPT_CONTROL_CRTC_FORCE_COUNT_NOW_INT_MSK enum
  2025. */
  2026. typedef enum CRTC_INTERRUPT_CONTROL_CRTC_FORCE_COUNT_NOW_INT_MSK {
  2027. CRTC_INTERRUPT_CONTROL_CRTC_FORCE_COUNT_NOW_INT_MSK_FALSE = 0x00000000,
  2028. CRTC_INTERRUPT_CONTROL_CRTC_FORCE_COUNT_NOW_INT_MSK_TRUE = 0x00000001,
  2029. } CRTC_INTERRUPT_CONTROL_CRTC_FORCE_COUNT_NOW_INT_MSK;
  2030. /*
  2031. * CRTC_INTERRUPT_CONTROL_CRTC_FORCE_COUNT_NOW_INT_TYPE enum
  2032. */
  2033. typedef enum CRTC_INTERRUPT_CONTROL_CRTC_FORCE_COUNT_NOW_INT_TYPE {
  2034. CRTC_INTERRUPT_CONTROL_CRTC_FORCE_COUNT_NOW_INT_TYPE_FALSE = 0x00000000,
  2035. CRTC_INTERRUPT_CONTROL_CRTC_FORCE_COUNT_NOW_INT_TYPE_TRUE = 0x00000001,
  2036. } CRTC_INTERRUPT_CONTROL_CRTC_FORCE_COUNT_NOW_INT_TYPE;
  2037. /*
  2038. * CRTC_INTERRUPT_CONTROL_CRTC_FORCE_VSYNC_NEXT_LINE_INT_MSK enum
  2039. */
  2040. typedef enum CRTC_INTERRUPT_CONTROL_CRTC_FORCE_VSYNC_NEXT_LINE_INT_MSK {
  2041. CRTC_INTERRUPT_CONTROL_CRTC_FORCE_VSYNC_NEXT_LINE_INT_MSK_FALSE = 0x00000000,
  2042. CRTC_INTERRUPT_CONTROL_CRTC_FORCE_VSYNC_NEXT_LINE_INT_MSK_TRUE = 0x00000001,
  2043. } CRTC_INTERRUPT_CONTROL_CRTC_FORCE_VSYNC_NEXT_LINE_INT_MSK;
  2044. /*
  2045. * CRTC_INTERRUPT_CONTROL_CRTC_FORCE_VSYNC_NEXT_LINE_INT_TYPE enum
  2046. */
  2047. typedef enum CRTC_INTERRUPT_CONTROL_CRTC_FORCE_VSYNC_NEXT_LINE_INT_TYPE {
  2048. CRTC_INTERRUPT_CONTROL_CRTC_FORCE_VSYNC_NEXT_LINE_INT_TYPE_FALSE = 0x00000000,
  2049. CRTC_INTERRUPT_CONTROL_CRTC_FORCE_VSYNC_NEXT_LINE_INT_TYPE_TRUE = 0x00000001,
  2050. } CRTC_INTERRUPT_CONTROL_CRTC_FORCE_VSYNC_NEXT_LINE_INT_TYPE;
  2051. /*
  2052. * CRTC_INTERRUPT_CONTROL_CRTC_TRIGA_INT_MSK enum
  2053. */
  2054. typedef enum CRTC_INTERRUPT_CONTROL_CRTC_TRIGA_INT_MSK {
  2055. CRTC_INTERRUPT_CONTROL_CRTC_TRIGA_INT_MSK_FALSE = 0x00000000,
  2056. CRTC_INTERRUPT_CONTROL_CRTC_TRIGA_INT_MSK_TRUE = 0x00000001,
  2057. } CRTC_INTERRUPT_CONTROL_CRTC_TRIGA_INT_MSK;
  2058. /*
  2059. * CRTC_INTERRUPT_CONTROL_CRTC_TRIGA_INT_TYPE enum
  2060. */
  2061. typedef enum CRTC_INTERRUPT_CONTROL_CRTC_TRIGA_INT_TYPE {
  2062. CRTC_INTERRUPT_CONTROL_CRTC_TRIGA_INT_TYPE_FALSE = 0x00000000,
  2063. CRTC_INTERRUPT_CONTROL_CRTC_TRIGA_INT_TYPE_TRUE = 0x00000001,
  2064. } CRTC_INTERRUPT_CONTROL_CRTC_TRIGA_INT_TYPE;
  2065. /*
  2066. * CRTC_INTERRUPT_CONTROL_CRTC_TRIGB_INT_MSK enum
  2067. */
  2068. typedef enum CRTC_INTERRUPT_CONTROL_CRTC_TRIGB_INT_MSK {
  2069. CRTC_INTERRUPT_CONTROL_CRTC_TRIGB_INT_MSK_FALSE = 0x00000000,
  2070. CRTC_INTERRUPT_CONTROL_CRTC_TRIGB_INT_MSK_TRUE = 0x00000001,
  2071. } CRTC_INTERRUPT_CONTROL_CRTC_TRIGB_INT_MSK;
  2072. /*
  2073. * CRTC_INTERRUPT_CONTROL_CRTC_TRIGB_INT_TYPE enum
  2074. */
  2075. typedef enum CRTC_INTERRUPT_CONTROL_CRTC_TRIGB_INT_TYPE {
  2076. CRTC_INTERRUPT_CONTROL_CRTC_TRIGB_INT_TYPE_FALSE = 0x00000000,
  2077. CRTC_INTERRUPT_CONTROL_CRTC_TRIGB_INT_TYPE_TRUE = 0x00000001,
  2078. } CRTC_INTERRUPT_CONTROL_CRTC_TRIGB_INT_TYPE;
  2079. /*
  2080. * CRTC_INTERRUPT_CONTROL_CRTC_VSYNC_NOM_INT_MSK enum
  2081. */
  2082. typedef enum CRTC_INTERRUPT_CONTROL_CRTC_VSYNC_NOM_INT_MSK {
  2083. CRTC_INTERRUPT_CONTROL_CRTC_VSYNC_NOM_INT_MSK_FALSE = 0x00000000,
  2084. CRTC_INTERRUPT_CONTROL_CRTC_VSYNC_NOM_INT_MSK_TRUE = 0x00000001,
  2085. } CRTC_INTERRUPT_CONTROL_CRTC_VSYNC_NOM_INT_MSK;
  2086. /*
  2087. * CRTC_INTERRUPT_CONTROL_CRTC_VSYNC_NOM_INT_TYPE enum
  2088. */
  2089. typedef enum CRTC_INTERRUPT_CONTROL_CRTC_VSYNC_NOM_INT_TYPE {
  2090. CRTC_INTERRUPT_CONTROL_CRTC_VSYNC_NOM_INT_TYPE_FALSE = 0x00000000,
  2091. CRTC_INTERRUPT_CONTROL_CRTC_VSYNC_NOM_INT_TYPE_TRUE = 0x00000001,
  2092. } CRTC_INTERRUPT_CONTROL_CRTC_VSYNC_NOM_INT_TYPE;
  2093. /*
  2094. * CRTC_INTERRUPT_CONTROL_CRTC_GSL_VSYNC_GAP_INT_MSK enum
  2095. */
  2096. typedef enum CRTC_INTERRUPT_CONTROL_CRTC_GSL_VSYNC_GAP_INT_MSK {
  2097. CRTC_INTERRUPT_CONTROL_CRTC_GSL_VSYNC_GAP_INT_MSK_FALSE = 0x00000000,
  2098. CRTC_INTERRUPT_CONTROL_CRTC_GSL_VSYNC_GAP_INT_MSK_TRUE = 0x00000001,
  2099. } CRTC_INTERRUPT_CONTROL_CRTC_GSL_VSYNC_GAP_INT_MSK;
  2100. /*
  2101. * CRTC_INTERRUPT_CONTROL_CRTC_GSL_VSYNC_GAP_INT_TYPE enum
  2102. */
  2103. typedef enum CRTC_INTERRUPT_CONTROL_CRTC_GSL_VSYNC_GAP_INT_TYPE {
  2104. CRTC_INTERRUPT_CONTROL_CRTC_GSL_VSYNC_GAP_INT_TYPE_FALSE = 0x00000000,
  2105. CRTC_INTERRUPT_CONTROL_CRTC_GSL_VSYNC_GAP_INT_TYPE_TRUE = 0x00000001,
  2106. } CRTC_INTERRUPT_CONTROL_CRTC_GSL_VSYNC_GAP_INT_TYPE;
  2107. /*
  2108. * CRTC_UPDATE_LOCK_CRTC_UPDATE_LOCK enum
  2109. */
  2110. typedef enum CRTC_UPDATE_LOCK_CRTC_UPDATE_LOCK {
  2111. CRTC_UPDATE_LOCK_CRTC_UPDATE_LOCK_FALSE = 0x00000000,
  2112. CRTC_UPDATE_LOCK_CRTC_UPDATE_LOCK_TRUE = 0x00000001,
  2113. } CRTC_UPDATE_LOCK_CRTC_UPDATE_LOCK;
  2114. /*
  2115. * CRTC_DOUBLE_BUFFER_CONTROL_CRTC_UPDATE_INSTANTLY enum
  2116. */
  2117. typedef enum CRTC_DOUBLE_BUFFER_CONTROL_CRTC_UPDATE_INSTANTLY {
  2118. CRTC_DOUBLE_BUFFER_CONTROL_CRTC_UPDATE_INSTANTLY_FALSE = 0x00000000,
  2119. CRTC_DOUBLE_BUFFER_CONTROL_CRTC_UPDATE_INSTANTLY_TRUE = 0x00000001,
  2120. } CRTC_DOUBLE_BUFFER_CONTROL_CRTC_UPDATE_INSTANTLY;
  2121. /*
  2122. * CRTC_DOUBLE_BUFFER_CONTROL_CRTC_BLANK_DATA_DOUBLE_BUFFER_EN enum
  2123. */
  2124. typedef enum CRTC_DOUBLE_BUFFER_CONTROL_CRTC_BLANK_DATA_DOUBLE_BUFFER_EN {
  2125. CRTC_DOUBLE_BUFFER_CONTROL_CRTC_BLANK_DATA_DOUBLE_BUFFER_EN_FALSE = 0x00000000,
  2126. CRTC_DOUBLE_BUFFER_CONTROL_CRTC_BLANK_DATA_DOUBLE_BUFFER_EN_TRUE = 0x00000001,
  2127. } CRTC_DOUBLE_BUFFER_CONTROL_CRTC_BLANK_DATA_DOUBLE_BUFFER_EN;
  2128. /*
  2129. * CRTC_DOUBLE_BUFFER_CONTROL_CRTC_RANGE_TIMING_DBUF_UPDATE_MODE enum
  2130. */
  2131. typedef enum CRTC_DOUBLE_BUFFER_CONTROL_CRTC_RANGE_TIMING_DBUF_UPDATE_MODE {
  2132. CRTC_DOUBLE_BUFFER_CONTROL_CRTC_RANGE_TIMING_DBUF_UPDATE_MODE_0 = 0x00000000,
  2133. CRTC_DOUBLE_BUFFER_CONTROL_CRTC_RANGE_TIMING_DBUF_UPDATE_MODE_1 = 0x00000001,
  2134. } CRTC_DOUBLE_BUFFER_CONTROL_CRTC_RANGE_TIMING_DBUF_UPDATE_MODE;
  2135. /*
  2136. * CRTC_VGA_PARAMETER_CAPTURE_MODE_CRTC_VGA_PARAMETER_CAPTURE_MODE enum
  2137. */
  2138. typedef enum CRTC_VGA_PARAMETER_CAPTURE_MODE_CRTC_VGA_PARAMETER_CAPTURE_MODE {
  2139. CRTC_VGA_PARAMETER_CAPTURE_MODE_CRTC_VGA_PARAMETER_CAPTURE_MODE_FALSE = 0x00000000,
  2140. CRTC_VGA_PARAMETER_CAPTURE_MODE_CRTC_VGA_PARAMETER_CAPTURE_MODE_TRUE = 0x00000001,
  2141. } CRTC_VGA_PARAMETER_CAPTURE_MODE_CRTC_VGA_PARAMETER_CAPTURE_MODE;
  2142. /*
  2143. * CRTC_TEST_PATTERN_CONTROL_CRTC_TEST_PATTERN_EN enum
  2144. */
  2145. typedef enum CRTC_TEST_PATTERN_CONTROL_CRTC_TEST_PATTERN_EN {
  2146. CRTC_TEST_PATTERN_CONTROL_CRTC_TEST_PATTERN_EN_FALSE = 0x00000000,
  2147. CRTC_TEST_PATTERN_CONTROL_CRTC_TEST_PATTERN_EN_TRUE = 0x00000001,
  2148. } CRTC_TEST_PATTERN_CONTROL_CRTC_TEST_PATTERN_EN;
  2149. /*
  2150. * CRTC_TEST_PATTERN_CONTROL_CRTC_TEST_PATTERN_MODE enum
  2151. */
  2152. typedef enum CRTC_TEST_PATTERN_CONTROL_CRTC_TEST_PATTERN_MODE {
  2153. CRTC_TEST_PATTERN_CONTROL_CRTC_TEST_PATTERN_MODE_RGB = 0x00000000,
  2154. CRTC_TEST_PATTERN_CONTROL_CRTC_TEST_PATTERN_MODE_YCBCR601 = 0x00000001,
  2155. CRTC_TEST_PATTERN_CONTROL_CRTC_TEST_PATTERN_MODE_YCBCR709 = 0x00000002,
  2156. CRTC_TEST_PATTERN_CONTROL_CRTC_TEST_PATTERN_MODE_VBARS = 0x00000003,
  2157. CRTC_TEST_PATTERN_CONTROL_CRTC_TEST_PATTERN_MODE_HBARS = 0x00000004,
  2158. CRTC_TEST_PATTERN_CONTROL_CRTC_TEST_PATTERN_MODE_SRRGB = 0x00000005,
  2159. CRTC_TEST_PATTERN_CONTROL_CRTC_TEST_PATTERN_MODE_DRRGB = 0x00000006,
  2160. CRTC_TEST_PATTERN_CONTROL_CRTC_TEST_PATTERN_MODE_XRBIAS = 0x00000007,
  2161. } CRTC_TEST_PATTERN_CONTROL_CRTC_TEST_PATTERN_MODE;
  2162. /*
  2163. * CRTC_TEST_PATTERN_CONTROL_CRTC_TEST_PATTERN_DYNAMIC_RANGE enum
  2164. */
  2165. typedef enum CRTC_TEST_PATTERN_CONTROL_CRTC_TEST_PATTERN_DYNAMIC_RANGE {
  2166. CRTC_TEST_PATTERN_CONTROL_CRTC_TEST_PATTERN_DYNAMIC_RANGE_FALSE = 0x00000000,
  2167. CRTC_TEST_PATTERN_CONTROL_CRTC_TEST_PATTERN_DYNAMIC_RANGE_TRUE = 0x00000001,
  2168. } CRTC_TEST_PATTERN_CONTROL_CRTC_TEST_PATTERN_DYNAMIC_RANGE;
  2169. /*
  2170. * CRTC_TEST_PATTERN_CONTROL_CRTC_TEST_PATTERN_COLOR_FORMAT enum
  2171. */
  2172. typedef enum CRTC_TEST_PATTERN_CONTROL_CRTC_TEST_PATTERN_COLOR_FORMAT {
  2173. CRTC_TEST_PATTERN_CONTROL_CRTC_TEST_PATTERN_COLOR_FORMAT_6BPC = 0x00000000,
  2174. CRTC_TEST_PATTERN_CONTROL_CRTC_TEST_PATTERN_COLOR_FORMAT_8BPC = 0x00000001,
  2175. CRTC_TEST_PATTERN_CONTROL_CRTC_TEST_PATTERN_COLOR_FORMAT_10BPC = 0x00000002,
  2176. CRTC_TEST_PATTERN_CONTROL_CRTC_TEST_PATTERN_COLOR_FORMAT_RESERVED = 0x00000003,
  2177. } CRTC_TEST_PATTERN_CONTROL_CRTC_TEST_PATTERN_COLOR_FORMAT;
  2178. /*
  2179. * MASTER_UPDATE_LOCK_MASTER_UPDATE_LOCK enum
  2180. */
  2181. typedef enum MASTER_UPDATE_LOCK_MASTER_UPDATE_LOCK {
  2182. MASTER_UPDATE_LOCK_MASTER_UPDATE_LOCK_FALSE = 0x00000000,
  2183. MASTER_UPDATE_LOCK_MASTER_UPDATE_LOCK_TRUE = 0x00000001,
  2184. } MASTER_UPDATE_LOCK_MASTER_UPDATE_LOCK;
  2185. /*
  2186. * MASTER_UPDATE_LOCK_GSL_CONTROL_MASTER_UPDATE_LOCK enum
  2187. */
  2188. typedef enum MASTER_UPDATE_LOCK_GSL_CONTROL_MASTER_UPDATE_LOCK {
  2189. MASTER_UPDATE_LOCK_GSL_CONTROL_MASTER_UPDATE_LOCK_FALSE = 0x00000000,
  2190. MASTER_UPDATE_LOCK_GSL_CONTROL_MASTER_UPDATE_LOCK_TRUE = 0x00000001,
  2191. } MASTER_UPDATE_LOCK_GSL_CONTROL_MASTER_UPDATE_LOCK;
  2192. /*
  2193. * MASTER_UPDATE_LOCK_UNDERFLOW_UPDATE_LOCK enum
  2194. */
  2195. typedef enum MASTER_UPDATE_LOCK_UNDERFLOW_UPDATE_LOCK {
  2196. MASTER_UPDATE_LOCK_UNDERFLOW_UPDATE_LOCK_FALSE = 0x00000000,
  2197. MASTER_UPDATE_LOCK_UNDERFLOW_UPDATE_LOCK_TRUE = 0x00000001,
  2198. } MASTER_UPDATE_LOCK_UNDERFLOW_UPDATE_LOCK;
  2199. /*
  2200. * MASTER_UPDATE_MODE_MASTER_UPDATE_MODE enum
  2201. */
  2202. typedef enum MASTER_UPDATE_MODE_MASTER_UPDATE_MODE {
  2203. MASTER_UPDATE_MODE_MASTER_UPDATE_MODE_BETWEEN = 0x00000000,
  2204. MASTER_UPDATE_MODE_MASTER_UPDATE_MODE_HSYNCA = 0x00000001,
  2205. MASTER_UPDATE_MODE_MASTER_UPDATE_MODE_VSYNCA = 0x00000002,
  2206. MASTER_UPDATE_MODE_MASTER_UPDATE_MODE_BEFORE = 0x00000003,
  2207. } MASTER_UPDATE_MODE_MASTER_UPDATE_MODE;
  2208. /*
  2209. * MASTER_UPDATE_MODE_MASTER_UPDATE_INTERLACED_MODE enum
  2210. */
  2211. typedef enum MASTER_UPDATE_MODE_MASTER_UPDATE_INTERLACED_MODE {
  2212. MASTER_UPDATE_MODE_MASTER_UPDATE_INTERLACED_MODE_BOTH = 0x00000000,
  2213. MASTER_UPDATE_MODE_MASTER_UPDATE_INTERLACED_MODE_EVEN = 0x00000001,
  2214. MASTER_UPDATE_MODE_MASTER_UPDATE_INTERLACED_MODE_ODD = 0x00000002,
  2215. MASTER_UPDATE_MODE_MASTER_UPDATE_INTERLACED_MODE_RESERVED = 0x00000003,
  2216. } MASTER_UPDATE_MODE_MASTER_UPDATE_INTERLACED_MODE;
  2217. /*
  2218. * CRTC_MVP_INBAND_CNTL_INSERT_CRTC_MVP_INBAND_OUT_MODE enum
  2219. */
  2220. typedef enum CRTC_MVP_INBAND_CNTL_INSERT_CRTC_MVP_INBAND_OUT_MODE {
  2221. CRTC_MVP_INBAND_CNTL_INSERT_CRTC_MVP_INBAND_OUT_MODE_DISABLE = 0x00000000,
  2222. CRTC_MVP_INBAND_CNTL_INSERT_CRTC_MVP_INBAND_OUT_MODE_DEBUG = 0x00000001,
  2223. CRTC_MVP_INBAND_CNTL_INSERT_CRTC_MVP_INBAND_OUT_MODE_NORMAL = 0x00000002,
  2224. } CRTC_MVP_INBAND_CNTL_INSERT_CRTC_MVP_INBAND_OUT_MODE;
  2225. /*
  2226. * CRTC_MVP_STATUS_CRTC_FLIP_NOW_CLEAR enum
  2227. */
  2228. typedef enum CRTC_MVP_STATUS_CRTC_FLIP_NOW_CLEAR {
  2229. CRTC_MVP_STATUS_CRTC_FLIP_NOW_CLEAR_FALSE = 0x00000000,
  2230. CRTC_MVP_STATUS_CRTC_FLIP_NOW_CLEAR_TRUE = 0x00000001,
  2231. } CRTC_MVP_STATUS_CRTC_FLIP_NOW_CLEAR;
  2232. /*
  2233. * CRTC_MVP_STATUS_CRTC_AFR_HSYNC_SWITCH_DONE_CLEAR enum
  2234. */
  2235. typedef enum CRTC_MVP_STATUS_CRTC_AFR_HSYNC_SWITCH_DONE_CLEAR {
  2236. CRTC_MVP_STATUS_CRTC_AFR_HSYNC_SWITCH_DONE_CLEAR_FALSE = 0x00000000,
  2237. CRTC_MVP_STATUS_CRTC_AFR_HSYNC_SWITCH_DONE_CLEAR_TRUE = 0x00000001,
  2238. } CRTC_MVP_STATUS_CRTC_AFR_HSYNC_SWITCH_DONE_CLEAR;
  2239. /*
  2240. * CRTC_V_UPDATE_INT_STATUS_CRTC_V_UPDATE_INT_CLEAR enum
  2241. */
  2242. typedef enum CRTC_V_UPDATE_INT_STATUS_CRTC_V_UPDATE_INT_CLEAR {
  2243. CRTC_V_UPDATE_INT_STATUS_CRTC_V_UPDATE_INT_CLEAR_FALSE = 0x00000000,
  2244. CRTC_V_UPDATE_INT_STATUS_CRTC_V_UPDATE_INT_CLEAR_TRUE = 0x00000001,
  2245. } CRTC_V_UPDATE_INT_STATUS_CRTC_V_UPDATE_INT_CLEAR;
  2246. /*
  2247. * CRTC_VERTICAL_INTERRUPT0_CONTROL_CRTC_VERTICAL_INTERRUPT0_OUTPUT_POLARITY enum
  2248. */
  2249. typedef enum CRTC_VERTICAL_INTERRUPT0_CONTROL_CRTC_VERTICAL_INTERRUPT0_OUTPUT_POLARITY {
  2250. CRTC_VERTICAL_INTERRUPT0_CONTROL_CRTC_VERTICAL_INTERRUPT0_OUTPUT_POLARITY_FALSE = 0x00000000,
  2251. CRTC_VERTICAL_INTERRUPT0_CONTROL_CRTC_VERTICAL_INTERRUPT0_OUTPUT_POLARITY_TRUE = 0x00000001,
  2252. } CRTC_VERTICAL_INTERRUPT0_CONTROL_CRTC_VERTICAL_INTERRUPT0_OUTPUT_POLARITY;
  2253. /*
  2254. * CRTC_VERTICAL_INTERRUPT0_CONTROL_CRTC_VERTICAL_INTERRUPT0_INT_ENABLE enum
  2255. */
  2256. typedef enum CRTC_VERTICAL_INTERRUPT0_CONTROL_CRTC_VERTICAL_INTERRUPT0_INT_ENABLE {
  2257. CRTC_VERTICAL_INTERRUPT0_CONTROL_CRTC_VERTICAL_INTERRUPT0_INT_ENABLE_FALSE = 0x00000000,
  2258. CRTC_VERTICAL_INTERRUPT0_CONTROL_CRTC_VERTICAL_INTERRUPT0_INT_ENABLE_TRUE = 0x00000001,
  2259. } CRTC_VERTICAL_INTERRUPT0_CONTROL_CRTC_VERTICAL_INTERRUPT0_INT_ENABLE;
  2260. /*
  2261. * CRTC_VERTICAL_INTERRUPT0_CONTROL_CRTC_VERTICAL_INTERRUPT0_CLEAR enum
  2262. */
  2263. typedef enum CRTC_VERTICAL_INTERRUPT0_CONTROL_CRTC_VERTICAL_INTERRUPT0_CLEAR {
  2264. CRTC_VERTICAL_INTERRUPT0_CONTROL_CRTC_VERTICAL_INTERRUPT0_CLEAR_FALSE = 0x00000000,
  2265. CRTC_VERTICAL_INTERRUPT0_CONTROL_CRTC_VERTICAL_INTERRUPT0_CLEAR_TRUE = 0x00000001,
  2266. } CRTC_VERTICAL_INTERRUPT0_CONTROL_CRTC_VERTICAL_INTERRUPT0_CLEAR;
  2267. /*
  2268. * CRTC_VERTICAL_INTERRUPT0_CONTROL_CRTC_VERTICAL_INTERRUPT0_INT_TYPE enum
  2269. */
  2270. typedef enum CRTC_VERTICAL_INTERRUPT0_CONTROL_CRTC_VERTICAL_INTERRUPT0_INT_TYPE {
  2271. CRTC_VERTICAL_INTERRUPT0_CONTROL_CRTC_VERTICAL_INTERRUPT0_INT_TYPE_FALSE = 0x00000000,
  2272. CRTC_VERTICAL_INTERRUPT0_CONTROL_CRTC_VERTICAL_INTERRUPT0_INT_TYPE_TRUE = 0x00000001,
  2273. } CRTC_VERTICAL_INTERRUPT0_CONTROL_CRTC_VERTICAL_INTERRUPT0_INT_TYPE;
  2274. /*
  2275. * CRTC_VERTICAL_INTERRUPT1_CONTROL_CRTC_VERTICAL_INTERRUPT1_CLEAR enum
  2276. */
  2277. typedef enum CRTC_VERTICAL_INTERRUPT1_CONTROL_CRTC_VERTICAL_INTERRUPT1_CLEAR {
  2278. CRTC_VERTICAL_INTERRUPT1_CONTROL_CRTC_VERTICAL_INTERRUPT1_CLEAR_CLEAR_FALSE = 0x00000000,
  2279. CRTC_VERTICAL_INTERRUPT1_CONTROL_CRTC_VERTICAL_INTERRUPT1_CLEAR_TRUE = 0x00000001,
  2280. } CRTC_VERTICAL_INTERRUPT1_CONTROL_CRTC_VERTICAL_INTERRUPT1_CLEAR;
  2281. /*
  2282. * CRTC_VERTICAL_INTERRUPT1_CONTROL_CRTC_VERTICAL_INTERRUPT1_INT_ENABLE enum
  2283. */
  2284. typedef enum CRTC_VERTICAL_INTERRUPT1_CONTROL_CRTC_VERTICAL_INTERRUPT1_INT_ENABLE {
  2285. CRTC_VERTICAL_INTERRUPT1_CONTROL_CRTC_VERTICAL_INTERRUPT1_INT_ENABLE_FALSE = 0x00000000,
  2286. CRTC_VERTICAL_INTERRUPT1_CONTROL_CRTC_VERTICAL_INTERRUPT1_INT_ENABLE_TRUE = 0x00000001,
  2287. } CRTC_VERTICAL_INTERRUPT1_CONTROL_CRTC_VERTICAL_INTERRUPT1_INT_ENABLE;
  2288. /*
  2289. * CRTC_VERTICAL_INTERRUPT1_CONTROL_CRTC_VERTICAL_INTERRUPT1_INT_TYPE enum
  2290. */
  2291. typedef enum CRTC_VERTICAL_INTERRUPT1_CONTROL_CRTC_VERTICAL_INTERRUPT1_INT_TYPE {
  2292. CRTC_VERTICAL_INTERRUPT1_CONTROL_CRTC_VERTICAL_INTERRUPT1_INT_TYPE_FALSE = 0x00000000,
  2293. CRTC_VERTICAL_INTERRUPT1_CONTROL_CRTC_VERTICAL_INTERRUPT1_INT_TYPE_TRUE = 0x00000001,
  2294. } CRTC_VERTICAL_INTERRUPT1_CONTROL_CRTC_VERTICAL_INTERRUPT1_INT_TYPE;
  2295. /*
  2296. * CRTC_VERTICAL_INTERRUPT2_CONTROL_CRTC_VERTICAL_INTERRUPT2_CLEAR enum
  2297. */
  2298. typedef enum CRTC_VERTICAL_INTERRUPT2_CONTROL_CRTC_VERTICAL_INTERRUPT2_CLEAR {
  2299. CRTC_VERTICAL_INTERRUPT2_CONTROL_CRTC_VERTICAL_INTERRUPT2_CLEAR_CLEAR_FALSE = 0x00000000,
  2300. CRTC_VERTICAL_INTERRUPT2_CONTROL_CRTC_VERTICAL_INTERRUPT2_CLEAR_TRUE = 0x00000001,
  2301. } CRTC_VERTICAL_INTERRUPT2_CONTROL_CRTC_VERTICAL_INTERRUPT2_CLEAR;
  2302. /*
  2303. * CRTC_VERTICAL_INTERRUPT2_CONTROL_CRTC_VERTICAL_INTERRUPT2_INT_ENABLE enum
  2304. */
  2305. typedef enum CRTC_VERTICAL_INTERRUPT2_CONTROL_CRTC_VERTICAL_INTERRUPT2_INT_ENABLE {
  2306. CRTC_VERTICAL_INTERRUPT2_CONTROL_CRTC_VERTICAL_INTERRUPT2_INT_ENABLE_FALSE = 0x00000000,
  2307. CRTC_VERTICAL_INTERRUPT2_CONTROL_CRTC_VERTICAL_INTERRUPT2_INT_ENABLE_TRUE = 0x00000001,
  2308. } CRTC_VERTICAL_INTERRUPT2_CONTROL_CRTC_VERTICAL_INTERRUPT2_INT_ENABLE;
  2309. /*
  2310. * CRTC_VERTICAL_INTERRUPT2_CONTROL_CRTC_VERTICAL_INTERRUPT2_INT_TYPE enum
  2311. */
  2312. typedef enum CRTC_VERTICAL_INTERRUPT2_CONTROL_CRTC_VERTICAL_INTERRUPT2_INT_TYPE {
  2313. CRTC_VERTICAL_INTERRUPT2_CONTROL_CRTC_VERTICAL_INTERRUPT2_INT_TYPE_FALSE = 0x00000000,
  2314. CRTC_VERTICAL_INTERRUPT2_CONTROL_CRTC_VERTICAL_INTERRUPT2_INT_TYPE_TRUE = 0x00000001,
  2315. } CRTC_VERTICAL_INTERRUPT2_CONTROL_CRTC_VERTICAL_INTERRUPT2_INT_TYPE;
  2316. /*
  2317. * CRTC_CRC_CNTL_CRTC_CRC_EN enum
  2318. */
  2319. typedef enum CRTC_CRC_CNTL_CRTC_CRC_EN {
  2320. CRTC_CRC_CNTL_CRTC_CRC_EN_FALSE = 0x00000000,
  2321. CRTC_CRC_CNTL_CRTC_CRC_EN_TRUE = 0x00000001,
  2322. } CRTC_CRC_CNTL_CRTC_CRC_EN;
  2323. /*
  2324. * CRTC_CRC_CNTL_CRTC_CRC_CONT_EN enum
  2325. */
  2326. typedef enum CRTC_CRC_CNTL_CRTC_CRC_CONT_EN {
  2327. CRTC_CRC_CNTL_CRTC_CRC_CONT_EN_FALSE = 0x00000000,
  2328. CRTC_CRC_CNTL_CRTC_CRC_CONT_EN_TRUE = 0x00000001,
  2329. } CRTC_CRC_CNTL_CRTC_CRC_CONT_EN;
  2330. /*
  2331. * CRTC_CRC_CNTL_CRTC_CRC_STEREO_MODE enum
  2332. */
  2333. typedef enum CRTC_CRC_CNTL_CRTC_CRC_STEREO_MODE {
  2334. CRTC_CRC_CNTL_CRTC_CRC_STEREO_MODE_LEFT = 0x00000000,
  2335. CRTC_CRC_CNTL_CRTC_CRC_STEREO_MODE_RIGHT = 0x00000001,
  2336. CRTC_CRC_CNTL_CRTC_CRC_STEREO_MODE_BOTH_EYES = 0x00000002,
  2337. CRTC_CRC_CNTL_CRTC_CRC_STEREO_MODE_BOTH_FIELDS = 0x00000003,
  2338. } CRTC_CRC_CNTL_CRTC_CRC_STEREO_MODE;
  2339. /*
  2340. * CRTC_CRC_CNTL_CRTC_CRC_INTERLACE_MODE enum
  2341. */
  2342. typedef enum CRTC_CRC_CNTL_CRTC_CRC_INTERLACE_MODE {
  2343. CRTC_CRC_CNTL_CRTC_CRC_INTERLACE_MODE_TOP = 0x00000000,
  2344. CRTC_CRC_CNTL_CRTC_CRC_INTERLACE_MODE_BOTTOM = 0x00000001,
  2345. CRTC_CRC_CNTL_CRTC_CRC_INTERLACE_MODE_BOTH_BOTTOM = 0x00000002,
  2346. CRTC_CRC_CNTL_CRTC_CRC_INTERLACE_MODE_BOTH_FIELD = 0x00000003,
  2347. } CRTC_CRC_CNTL_CRTC_CRC_INTERLACE_MODE;
  2348. /*
  2349. * CRTC_CRC_CNTL_CRTC_CRC_USE_NEW_AND_REPEATED_PIXELS enum
  2350. */
  2351. typedef enum CRTC_CRC_CNTL_CRTC_CRC_USE_NEW_AND_REPEATED_PIXELS {
  2352. CRTC_CRC_CNTL_CRTC_CRC_USE_NEW_AND_REPEATED_PIXELS_FALSE = 0x00000000,
  2353. CRTC_CRC_CNTL_CRTC_CRC_USE_NEW_AND_REPEATED_PIXELS_TRUE = 0x00000001,
  2354. } CRTC_CRC_CNTL_CRTC_CRC_USE_NEW_AND_REPEATED_PIXELS;
  2355. /*
  2356. * CRTC_CRC_CNTL_CRTC_CRTC_CRC0_SELECT enum
  2357. */
  2358. typedef enum CRTC_CRC_CNTL_CRTC_CRTC_CRC0_SELECT {
  2359. CRTC_CRC_CNTL_CRTC_CRTC_CRC0_SELECT_UAB = 0x00000000,
  2360. CRTC_CRC_CNTL_CRTC_CRTC_CRC0_SELECT_UA_B = 0x00000001,
  2361. CRTC_CRC_CNTL_CRTC_CRTC_CRC0_SELECT_U_AB = 0x00000002,
  2362. CRTC_CRC_CNTL_CRTC_CRTC_CRC0_SELECT_U_A_B = 0x00000003,
  2363. CRTC_CRC_CNTL_CRTC_CRTC_CRC0_SELECT_IAB = 0x00000004,
  2364. CRTC_CRC_CNTL_CRTC_CRTC_CRC0_SELECT_IA_B = 0x00000005,
  2365. CRTC_CRC_CNTL_CRTC_CRTC_CRC0_SELECT_I_AB = 0x00000006,
  2366. CRTC_CRC_CNTL_CRTC_CRTC_CRC0_SELECT_I_A_B = 0x00000007,
  2367. } CRTC_CRC_CNTL_CRTC_CRTC_CRC0_SELECT;
  2368. /*
  2369. * CRTC_CRC_CNTL_CRTC_CRTC_CRC1_SELECT enum
  2370. */
  2371. typedef enum CRTC_CRC_CNTL_CRTC_CRTC_CRC1_SELECT {
  2372. CRTC_CRC_CNTL_CRTC_CRTC_CRC1_SELECT_UAB = 0x00000000,
  2373. CRTC_CRC_CNTL_CRTC_CRTC_CRC1_SELECT_UA_B = 0x00000001,
  2374. CRTC_CRC_CNTL_CRTC_CRTC_CRC1_SELECT_U_AB = 0x00000002,
  2375. CRTC_CRC_CNTL_CRTC_CRTC_CRC1_SELECT_U_A_B = 0x00000003,
  2376. CRTC_CRC_CNTL_CRTC_CRTC_CRC1_SELECT_IAB = 0x00000004,
  2377. CRTC_CRC_CNTL_CRTC_CRTC_CRC1_SELECT_IA_B = 0x00000005,
  2378. CRTC_CRC_CNTL_CRTC_CRTC_CRC1_SELECT_I_AB = 0x00000006,
  2379. CRTC_CRC_CNTL_CRTC_CRTC_CRC1_SELECT_I_A_B = 0x00000007,
  2380. } CRTC_CRC_CNTL_CRTC_CRTC_CRC1_SELECT;
  2381. /*
  2382. * CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_ENABLE enum
  2383. */
  2384. typedef enum CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_ENABLE {
  2385. CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_ENABLE_DISABLE = 0x00000000,
  2386. CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_ENABLE_ONESHOT = 0x00000001,
  2387. CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_ENABLE_CONTINUOUS = 0x00000002,
  2388. CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_ENABLE_RESERVED = 0x00000003,
  2389. } CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_ENABLE;
  2390. /*
  2391. * CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_HCOUNT_MODE_ENABLE enum
  2392. */
  2393. typedef enum CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_HCOUNT_MODE_ENABLE {
  2394. CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_HCOUNT_MODE_ENABLE_FALSE = 0x00000000,
  2395. CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_HCOUNT_MODE_ENABLE_TRUE = 0x00000001,
  2396. } CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_HCOUNT_MODE_ENABLE;
  2397. /*
  2398. * CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_JITTER_FILTERING_ENABLE enum
  2399. */
  2400. typedef enum CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_JITTER_FILTERING_ENABLE {
  2401. CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_JITTER_FILTERING_ENABLE_FALSE = 0x00000000,
  2402. CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_JITTER_FILTERING_ENABLE_TRUE = 0x00000001,
  2403. } CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_JITTER_FILTERING_ENABLE;
  2404. /*
  2405. * CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_JITTER_FILTERING_WINDOW enum
  2406. */
  2407. typedef enum CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_JITTER_FILTERING_WINDOW {
  2408. CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_JITTER_FILTERING_WINDOW_1pixel = 0x00000000,
  2409. CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_JITTER_FILTERING_WINDOW_2pixel = 0x00000001,
  2410. CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_JITTER_FILTERING_WINDOW_3pixel = 0x00000002,
  2411. CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_JITTER_FILTERING_WINDOW_4pixel = 0x00000003,
  2412. } CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_JITTER_FILTERING_WINDOW;
  2413. /*
  2414. * CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_WINDOW_ENABLE enum
  2415. */
  2416. typedef enum CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_WINDOW_ENABLE {
  2417. CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_WINDOW_ENABLE_FALSE = 0x00000000,
  2418. CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_WINDOW_ENABLE_TRUE = 0x00000001,
  2419. } CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_WINDOW_ENABLE;
  2420. /*
  2421. * CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_WINDOW_UPDATE enum
  2422. */
  2423. typedef enum CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_WINDOW_UPDATE {
  2424. CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_WINDOW_UPDATE_FALSE = 0x00000000,
  2425. CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_WINDOW_UPDATE_TRUE = 0x00000001,
  2426. } CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_WINDOW_UPDATE;
  2427. /*
  2428. * CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_VSYNC_POLARITY enum
  2429. */
  2430. typedef enum CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_VSYNC_POLARITY {
  2431. CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_VSYNC_POLARITY_FALSE = 0x00000000,
  2432. CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_VSYNC_POLARITY_TRUE = 0x00000001,
  2433. } CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_VSYNC_POLARITY;
  2434. /*
  2435. * CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_HSYNC_POLARITY enum
  2436. */
  2437. typedef enum CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_HSYNC_POLARITY {
  2438. CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_HSYNC_POLARITY_FALSE = 0x00000000,
  2439. CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_HSYNC_POLARITY_TRUE = 0x00000001,
  2440. } CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_HSYNC_POLARITY;
  2441. /*
  2442. * CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_INTERLACE_MODE enum
  2443. */
  2444. typedef enum CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_INTERLACE_MODE {
  2445. CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_INTERLACE_MODE_FALSE = 0x00000000,
  2446. CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_INTERLACE_MODE_TRUE = 0x00000001,
  2447. } CRTC_EXT_TIMING_SYNC_CONTROL_CRTC_EXT_TIMING_SYNC_INTERLACE_MODE;
  2448. /*
  2449. * CRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_LOSS_INT_ENABLE enum
  2450. */
  2451. typedef enum CRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_LOSS_INT_ENABLE {
  2452. CRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_LOSS_INT_ENABLE_FALSE = 0x00000000,
  2453. CRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_LOSS_INT_ENABLE_TRUE = 0x00000001,
  2454. } CRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_LOSS_INT_ENABLE;
  2455. /*
  2456. * CRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_LOSS_CLEAR enum
  2457. */
  2458. typedef enum CRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_LOSS_CLEAR {
  2459. CRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_LOSS_CLEAR_FALSE = 0x00000000,
  2460. CRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_LOSS_CLEAR_TRUE = 0x00000001,
  2461. } CRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_LOSS_CLEAR;
  2462. /*
  2463. * CRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_LOSS_INT_TYPE enum
  2464. */
  2465. typedef enum CRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_LOSS_INT_TYPE {
  2466. CRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_LOSS_INT_TYPE_FALSE = 0x00000000,
  2467. CRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_LOSS_INT_TYPE_TRUE = 0x00000001,
  2468. } CRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_LOSS_INT_TYPE;
  2469. /*
  2470. * CRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_LOSS_FRAME_COUNT enum
  2471. */
  2472. typedef enum CRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_LOSS_FRAME_COUNT {
  2473. CRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_LOSS_FRAME_COUNT_1FRAME = 0x00000000,
  2474. CRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_LOSS_FRAME_COUNT_2FRAME = 0x00000001,
  2475. CRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_LOSS_FRAME_COUNT_4FRAME = 0x00000002,
  2476. CRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_LOSS_FRAME_COUNT_8FRAME = 0x00000003,
  2477. CRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_LOSS_FRAME_COUNT_16FRAME = 0x00000004,
  2478. CRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_LOSS_FRAME_COUNT_32FRAME = 0x00000005,
  2479. CRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_LOSS_FRAME_COUNT_64FRAME = 0x00000006,
  2480. CRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_LOSS_FRAME_COUNT_128FRAME = 0x00000007,
  2481. } CRTC_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_LOSS_FRAME_COUNT;
  2482. /*
  2483. * CRTC_EXT_TIMING_SYNC_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_INT_ENABLE enum
  2484. */
  2485. typedef enum CRTC_EXT_TIMING_SYNC_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_INT_ENABLE {
  2486. CRTC_EXT_TIMING_SYNC_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_INT_ENABLE_FALSE = 0x00000000,
  2487. CRTC_EXT_TIMING_SYNC_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_INT_ENABLE_TRUE = 0x00000001,
  2488. } CRTC_EXT_TIMING_SYNC_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_INT_ENABLE;
  2489. /*
  2490. * CRTC_EXT_TIMING_SYNC_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_CLEAR enum
  2491. */
  2492. typedef enum CRTC_EXT_TIMING_SYNC_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_CLEAR {
  2493. CRTC_EXT_TIMING_SYNC_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_CLEAR_FALSE = 0x00000000,
  2494. CRTC_EXT_TIMING_SYNC_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_CLEAR_TRUE = 0x00000001,
  2495. } CRTC_EXT_TIMING_SYNC_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_CLEAR;
  2496. /*
  2497. * CRTC_EXT_TIMING_SYNC_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_INT_TYPE enum
  2498. */
  2499. typedef enum CRTC_EXT_TIMING_SYNC_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_INT_TYPE {
  2500. CRTC_EXT_TIMING_SYNC_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_INT_TYPE_FALSE = 0x00000000,
  2501. CRTC_EXT_TIMING_SYNC_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_INT_TYPE_TRUE = 0x00000001,
  2502. } CRTC_EXT_TIMING_SYNC_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_INT_TYPE;
  2503. /*
  2504. * CRTC_EXT_TIMING_SYNC_SIGNAL_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_SIGNAL_INT_ENABLE enum
  2505. */
  2506. typedef enum CRTC_EXT_TIMING_SYNC_SIGNAL_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_SIGNAL_INT_ENABLE {
  2507. CRTC_EXT_TIMING_SYNC_SIGNAL_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_SIGNAL_INT_ENABLE_FALSE = 0x00000000,
  2508. CRTC_EXT_TIMING_SYNC_SIGNAL_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_SIGNAL_INT_ENABLE_TRUE = 0x00000001,
  2509. } CRTC_EXT_TIMING_SYNC_SIGNAL_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_SIGNAL_INT_ENABLE;
  2510. /*
  2511. * CRTC_EXT_TIMING_SYNC_SIGNAL_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_SIGNAL_CLEAR enum
  2512. */
  2513. typedef enum CRTC_EXT_TIMING_SYNC_SIGNAL_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_SIGNAL_CLEAR {
  2514. CRTC_EXT_TIMING_SYNC_SIGNAL_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_SIGNAL_CLEAR_FALSE = 0x00000000,
  2515. CRTC_EXT_TIMING_SYNC_SIGNAL_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_SIGNAL_CLEAR_TRUE = 0x00000001,
  2516. } CRTC_EXT_TIMING_SYNC_SIGNAL_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_SIGNAL_CLEAR;
  2517. /*
  2518. * CRTC_EXT_TIMING_SYNC_SIGNAL_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_SIGNAL_INT_TYPE enum
  2519. */
  2520. typedef enum CRTC_EXT_TIMING_SYNC_SIGNAL_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_SIGNAL_INT_TYPE {
  2521. CRTC_EXT_TIMING_SYNC_SIGNAL_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_SIGNAL_INT_TYPE_FALSE = 0x00000000,
  2522. CRTC_EXT_TIMING_SYNC_SIGNAL_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_SIGNAL_INT_TYPE_TRUE = 0x00000001,
  2523. } CRTC_EXT_TIMING_SYNC_SIGNAL_INTERRUPT_CONTROL_CRTC_EXT_TIMING_SYNC_SIGNAL_INT_TYPE;
  2524. /*
  2525. * CRTC_STATIC_SCREEN_CONTROL_CRTC_CPU_SS_INT_ENABLE enum
  2526. */
  2527. typedef enum CRTC_STATIC_SCREEN_CONTROL_CRTC_CPU_SS_INT_ENABLE {
  2528. CRTC_STATIC_SCREEN_CONTROL_CRTC_CPU_SS_INT_ENABLE_FALSE = 0x00000000,
  2529. CRTC_STATIC_SCREEN_CONTROL_CRTC_CPU_SS_INT_ENABLE_TRUE = 0x00000001,
  2530. } CRTC_STATIC_SCREEN_CONTROL_CRTC_CPU_SS_INT_ENABLE;
  2531. /*
  2532. * CRTC_STATIC_SCREEN_CONTROL_CRTC_CPU_SS_INT_CLEAR enum
  2533. */
  2534. typedef enum CRTC_STATIC_SCREEN_CONTROL_CRTC_CPU_SS_INT_CLEAR {
  2535. CRTC_STATIC_SCREEN_CONTROL_CRTC_CPU_SS_INT_CLEAR_FALSE = 0x00000000,
  2536. CRTC_STATIC_SCREEN_CONTROL_CRTC_CPU_SS_INT_CLEAR_TRUE = 0x00000001,
  2537. } CRTC_STATIC_SCREEN_CONTROL_CRTC_CPU_SS_INT_CLEAR;
  2538. /*
  2539. * CRTC_STATIC_SCREEN_CONTROL_CRTC_CPU_SS_INT_TYPE enum
  2540. */
  2541. typedef enum CRTC_STATIC_SCREEN_CONTROL_CRTC_CPU_SS_INT_TYPE {
  2542. CRTC_STATIC_SCREEN_CONTROL_CRTC_CPU_SS_INT_TYPE_FALSE = 0x00000000,
  2543. CRTC_STATIC_SCREEN_CONTROL_CRTC_CPU_SS_INT_TYPE_TRUE = 0x00000001,
  2544. } CRTC_STATIC_SCREEN_CONTROL_CRTC_CPU_SS_INT_TYPE;
  2545. /*
  2546. * CRTC_STATIC_SCREEN_CONTROL_CRTC_STATIC_SCREEN_OVERRIDE enum
  2547. */
  2548. typedef enum CRTC_STATIC_SCREEN_CONTROL_CRTC_STATIC_SCREEN_OVERRIDE {
  2549. CRTC_STATIC_SCREEN_CONTROL_CRTC_STATIC_SCREEN_OVERRIDE_FALSE = 0x00000000,
  2550. CRTC_STATIC_SCREEN_CONTROL_CRTC_STATIC_SCREEN_OVERRIDE_TRUE = 0x00000001,
  2551. } CRTC_STATIC_SCREEN_CONTROL_CRTC_STATIC_SCREEN_OVERRIDE;
  2552. /*
  2553. * CRTC_STATIC_SCREEN_CONTROL_CRTC_STATIC_SCREEN_OVERRIDE_VALUE enum
  2554. */
  2555. typedef enum CRTC_STATIC_SCREEN_CONTROL_CRTC_STATIC_SCREEN_OVERRIDE_VALUE {
  2556. CRTC_STATIC_SCREEN_CONTROL_CRTC_STATIC_SCREEN_OVERRIDE_VALUE_OFF = 0x00000000,
  2557. CRTC_STATIC_SCREEN_CONTROL_CRTC_STATIC_SCREEN_OVERRIDE_VALUE_ON = 0x00000001,
  2558. } CRTC_STATIC_SCREEN_CONTROL_CRTC_STATIC_SCREEN_OVERRIDE_VALUE;
  2559. /*
  2560. * CRTC_3D_STRUCTURE_CONTROL_CRTC_3D_STRUCTURE_EN enum
  2561. */
  2562. typedef enum CRTC_3D_STRUCTURE_CONTROL_CRTC_3D_STRUCTURE_EN {
  2563. CRTC_3D_STRUCTURE_CONTROL_CRTC_3D_STRUCTURE_EN_FALSE = 0x00000000,
  2564. CRTC_3D_STRUCTURE_CONTROL_CRTC_3D_STRUCTURE_EN_TRUE = 0x00000001,
  2565. } CRTC_3D_STRUCTURE_CONTROL_CRTC_3D_STRUCTURE_EN;
  2566. /*
  2567. * CRTC_3D_STRUCTURE_CONTROL_CRTC_3D_STRUCTURE_EN_DB enum
  2568. */
  2569. typedef enum CRTC_3D_STRUCTURE_CONTROL_CRTC_3D_STRUCTURE_EN_DB {
  2570. CRTC_3D_STRUCTURE_CONTROL_CRTC_3D_STRUCTURE_EN_DB_FALSE = 0x00000000,
  2571. CRTC_3D_STRUCTURE_CONTROL_CRTC_3D_STRUCTURE_EN_DB_TRUE = 0x00000001,
  2572. } CRTC_3D_STRUCTURE_CONTROL_CRTC_3D_STRUCTURE_EN_DB;
  2573. /*
  2574. * CRTC_3D_STRUCTURE_CONTROL_CRTC_3D_STRUCTURE_V_UPDATE_MODE enum
  2575. */
  2576. typedef enum CRTC_3D_STRUCTURE_CONTROL_CRTC_3D_STRUCTURE_V_UPDATE_MODE {
  2577. CRTC_3D_STRUCTURE_CONTROL_CRTC_3D_STRUCTURE_V_UPDATE_MODE_BLOCK_BOTH = 0x00000000,
  2578. CRTC_3D_STRUCTURE_CONTROL_CRTC_3D_STRUCTURE_V_UPDATE_MODE_BLOCK_INTERLACE = 0x00000001,
  2579. CRTC_3D_STRUCTURE_CONTROL_CRTC_3D_STRUCTURE_V_UPDATE_MODE_BLOCK_PROGRASSIVE = 0x00000002,
  2580. CRTC_3D_STRUCTURE_CONTROL_CRTC_3D_STRUCTURE_V_UPDATE_MODE_RESERVED = 0x00000003,
  2581. } CRTC_3D_STRUCTURE_CONTROL_CRTC_3D_STRUCTURE_V_UPDATE_MODE;
  2582. /*
  2583. * CRTC_3D_STRUCTURE_CONTROL_CRTC_3D_STRUCTURE_STEREO_SEL_OVR enum
  2584. */
  2585. typedef enum CRTC_3D_STRUCTURE_CONTROL_CRTC_3D_STRUCTURE_STEREO_SEL_OVR {
  2586. CRTC_3D_STRUCTURE_CONTROL_CRTC_3D_STRUCTURE_STEREO_SEL_OVR_FALSE = 0x00000000,
  2587. CRTC_3D_STRUCTURE_CONTROL_CRTC_3D_STRUCTURE_STEREO_SEL_OVR_TRUE = 0x00000001,
  2588. } CRTC_3D_STRUCTURE_CONTROL_CRTC_3D_STRUCTURE_STEREO_SEL_OVR;
  2589. /*
  2590. * CRTC_V_SYNC_A_POL enum
  2591. */
  2592. typedef enum CRTC_V_SYNC_A_POL {
  2593. CRTC_V_SYNC_A_POL_HIGH = 0x00000000,
  2594. CRTC_V_SYNC_A_POL_LOW = 0x00000001,
  2595. } CRTC_V_SYNC_A_POL;
  2596. /*
  2597. * CRTC_H_SYNC_A_POL enum
  2598. */
  2599. typedef enum CRTC_H_SYNC_A_POL {
  2600. CRTC_H_SYNC_A_POL_HIGH = 0x00000000,
  2601. CRTC_H_SYNC_A_POL_LOW = 0x00000001,
  2602. } CRTC_H_SYNC_A_POL;
  2603. /*
  2604. * CRTC_HORZ_REPETITION_COUNT enum
  2605. */
  2606. typedef enum CRTC_HORZ_REPETITION_COUNT {
  2607. CRTC_HORZ_REPETITION_COUNT_0 = 0x00000000,
  2608. CRTC_HORZ_REPETITION_COUNT_1 = 0x00000001,
  2609. CRTC_HORZ_REPETITION_COUNT_2 = 0x00000002,
  2610. CRTC_HORZ_REPETITION_COUNT_3 = 0x00000003,
  2611. CRTC_HORZ_REPETITION_COUNT_4 = 0x00000004,
  2612. CRTC_HORZ_REPETITION_COUNT_5 = 0x00000005,
  2613. CRTC_HORZ_REPETITION_COUNT_6 = 0x00000006,
  2614. CRTC_HORZ_REPETITION_COUNT_7 = 0x00000007,
  2615. CRTC_HORZ_REPETITION_COUNT_8 = 0x00000008,
  2616. CRTC_HORZ_REPETITION_COUNT_9 = 0x00000009,
  2617. CRTC_HORZ_REPETITION_COUNT_10 = 0x0000000a,
  2618. CRTC_HORZ_REPETITION_COUNT_11 = 0x0000000b,
  2619. CRTC_HORZ_REPETITION_COUNT_12 = 0x0000000c,
  2620. CRTC_HORZ_REPETITION_COUNT_13 = 0x0000000d,
  2621. CRTC_HORZ_REPETITION_COUNT_14 = 0x0000000e,
  2622. CRTC_HORZ_REPETITION_COUNT_15 = 0x0000000f,
  2623. } CRTC_HORZ_REPETITION_COUNT;
  2624. /*
  2625. * CRTC_DRR_MODE_DBUF_UPDATE_MODE enum
  2626. */
  2627. typedef enum CRTC_DRR_MODE_DBUF_UPDATE_MODE {
  2628. CRTC_DRR_MODE_DBUF_UPDATE_MODE_00_IMMEDIATE = 0x00000000,
  2629. CRTC_DRR_MODE_DBUF_UPDATE_MODE_01_MANUAL = 0x00000001,
  2630. CRTC_DRR_MODE_DBUF_UPDATE_MODE_10_DBUF = 0x00000002,
  2631. CRTC_DRR_MODE_DBUF_UPDATE_MODE_11_SYNCED_DBUF = 0x00000003,
  2632. } CRTC_DRR_MODE_DBUF_UPDATE_MODE;
  2633. /*******************************************************
  2634. * FMT Enums
  2635. *******************************************************/
  2636. /*
  2637. * FMT_CONTROL_PIXEL_ENCODING enum
  2638. */
  2639. typedef enum FMT_CONTROL_PIXEL_ENCODING {
  2640. FMT_CONTROL_PIXEL_ENCODING_RGB444_OR_YCBCR444 = 0x00000000,
  2641. FMT_CONTROL_PIXEL_ENCODING_YCBCR422 = 0x00000001,
  2642. FMT_CONTROL_PIXEL_ENCODING_YCBCR420 = 0x00000002,
  2643. FMT_CONTROL_PIXEL_ENCODING_RESERVED = 0x00000003,
  2644. } FMT_CONTROL_PIXEL_ENCODING;
  2645. /*
  2646. * FMT_CONTROL_SUBSAMPLING_MODE enum
  2647. */
  2648. typedef enum FMT_CONTROL_SUBSAMPLING_MODE {
  2649. FMT_CONTROL_SUBSAMPLING_MODE_DROP = 0x00000000,
  2650. FMT_CONTROL_SUBSAMPLING_MODE_AVERAGE = 0x00000001,
  2651. FMT_CONTROL_SUBSAMPLING_MOME_3_TAP = 0x00000002,
  2652. FMT_CONTROL_SUBSAMPLING_MOME_RESERVED = 0x00000003,
  2653. } FMT_CONTROL_SUBSAMPLING_MODE;
  2654. /*
  2655. * FMT_CONTROL_SUBSAMPLING_ORDER enum
  2656. */
  2657. typedef enum FMT_CONTROL_SUBSAMPLING_ORDER {
  2658. FMT_CONTROL_SUBSAMPLING_ORDER_CB_BEFORE_CR = 0x00000000,
  2659. FMT_CONTROL_SUBSAMPLING_ORDER_CR_BEFORE_CB = 0x00000001,
  2660. } FMT_CONTROL_SUBSAMPLING_ORDER;
  2661. /*
  2662. * FMT_CONTROL_CBCR_BIT_REDUCTION_BYPASS enum
  2663. */
  2664. typedef enum FMT_CONTROL_CBCR_BIT_REDUCTION_BYPASS {
  2665. FMT_CONTROL_CBCR_BIT_REDUCTION_BYPASS_DISABLE = 0x00000000,
  2666. FMT_CONTROL_CBCR_BIT_REDUCTION_BYPASS_ENABLE = 0x00000001,
  2667. } FMT_CONTROL_CBCR_BIT_REDUCTION_BYPASS;
  2668. /*
  2669. * FMT_BIT_DEPTH_CONTROL_TRUNCATE_MODE enum
  2670. */
  2671. typedef enum FMT_BIT_DEPTH_CONTROL_TRUNCATE_MODE {
  2672. FMT_BIT_DEPTH_CONTROL_TRUNCATE_MODE_TRUNCATION = 0x00000000,
  2673. FMT_BIT_DEPTH_CONTROL_TRUNCATE_MODE_ROUNDING = 0x00000001,
  2674. } FMT_BIT_DEPTH_CONTROL_TRUNCATE_MODE;
  2675. /*
  2676. * FMT_BIT_DEPTH_CONTROL_TRUNCATE_DEPTH enum
  2677. */
  2678. typedef enum FMT_BIT_DEPTH_CONTROL_TRUNCATE_DEPTH {
  2679. FMT_BIT_DEPTH_CONTROL_TRUNCATE_DEPTH_18BPP = 0x00000000,
  2680. FMT_BIT_DEPTH_CONTROL_TRUNCATE_DEPTH_24BPP = 0x00000001,
  2681. FMT_BIT_DEPTH_CONTROL_TRUNCATE_DEPTH_30BPP = 0x00000002,
  2682. } FMT_BIT_DEPTH_CONTROL_TRUNCATE_DEPTH;
  2683. /*
  2684. * FMT_BIT_DEPTH_CONTROL_SPATIAL_DITHER_DEPTH enum
  2685. */
  2686. typedef enum FMT_BIT_DEPTH_CONTROL_SPATIAL_DITHER_DEPTH {
  2687. FMT_BIT_DEPTH_CONTROL_SPATIAL_DITHER_DEPTH_18BPP = 0x00000000,
  2688. FMT_BIT_DEPTH_CONTROL_SPATIAL_DITHER_DEPTH_24BPP = 0x00000001,
  2689. FMT_BIT_DEPTH_CONTROL_SPATIAL_DITHER_DEPTH_30BPP = 0x00000002,
  2690. } FMT_BIT_DEPTH_CONTROL_SPATIAL_DITHER_DEPTH;
  2691. /*
  2692. * FMT_BIT_DEPTH_CONTROL_TEMPORAL_DITHER_DEPTH enum
  2693. */
  2694. typedef enum FMT_BIT_DEPTH_CONTROL_TEMPORAL_DITHER_DEPTH {
  2695. FMT_BIT_DEPTH_CONTROL_TEMPORAL_DITHER_DEPTH_18BPP = 0x00000000,
  2696. FMT_BIT_DEPTH_CONTROL_TEMPORAL_DITHER_DEPTH_24BPP = 0x00000001,
  2697. FMT_BIT_DEPTH_CONTROL_TEMPORAL_DITHER_DEPTH_30BPP = 0x00000002,
  2698. } FMT_BIT_DEPTH_CONTROL_TEMPORAL_DITHER_DEPTH;
  2699. /*
  2700. * FMT_BIT_DEPTH_CONTROL_TEMPORAL_LEVEL enum
  2701. */
  2702. typedef enum FMT_BIT_DEPTH_CONTROL_TEMPORAL_LEVEL {
  2703. FMT_BIT_DEPTH_CONTROL_TEMPORAL_LEVEL_GREY_LEVEL2 = 0x00000000,
  2704. FMT_BIT_DEPTH_CONTROL_TEMPORAL_LEVEL_GREY_LEVEL4 = 0x00000001,
  2705. } FMT_BIT_DEPTH_CONTROL_TEMPORAL_LEVEL;
  2706. /*
  2707. * FMT_BIT_DEPTH_CONTROL_25FRC_SEL enum
  2708. */
  2709. typedef enum FMT_BIT_DEPTH_CONTROL_25FRC_SEL {
  2710. FMT_BIT_DEPTH_CONTROL_25FRC_SEL_Ei = 0x00000000,
  2711. FMT_BIT_DEPTH_CONTROL_25FRC_SEL_Fi = 0x00000001,
  2712. FMT_BIT_DEPTH_CONTROL_25FRC_SEL_Gi = 0x00000002,
  2713. FMT_BIT_DEPTH_CONTROL_25FRC_SEL_RESERVED = 0x00000003,
  2714. } FMT_BIT_DEPTH_CONTROL_25FRC_SEL;
  2715. /*
  2716. * FMT_BIT_DEPTH_CONTROL_50FRC_SEL enum
  2717. */
  2718. typedef enum FMT_BIT_DEPTH_CONTROL_50FRC_SEL {
  2719. FMT_BIT_DEPTH_CONTROL_50FRC_SEL_A = 0x00000000,
  2720. FMT_BIT_DEPTH_CONTROL_50FRC_SEL_B = 0x00000001,
  2721. FMT_BIT_DEPTH_CONTROL_50FRC_SEL_C = 0x00000002,
  2722. FMT_BIT_DEPTH_CONTROL_50FRC_SEL_D = 0x00000003,
  2723. } FMT_BIT_DEPTH_CONTROL_50FRC_SEL;
  2724. /*
  2725. * FMT_BIT_DEPTH_CONTROL_75FRC_SEL enum
  2726. */
  2727. typedef enum FMT_BIT_DEPTH_CONTROL_75FRC_SEL {
  2728. FMT_BIT_DEPTH_CONTROL_75FRC_SEL_E = 0x00000000,
  2729. FMT_BIT_DEPTH_CONTROL_75FRC_SEL_F = 0x00000001,
  2730. FMT_BIT_DEPTH_CONTROL_75FRC_SEL_G = 0x00000002,
  2731. FMT_BIT_DEPTH_CONTROL_75FRC_SEL_RESERVED = 0x00000003,
  2732. } FMT_BIT_DEPTH_CONTROL_75FRC_SEL;
  2733. /*
  2734. * FMT_TEMPORAL_DITHER_PATTERN_CONTROL_SELECT enum
  2735. */
  2736. typedef enum FMT_TEMPORAL_DITHER_PATTERN_CONTROL_SELECT {
  2737. FMT_TEMPORAL_DITHER_PATTERN_CONTROL_SELECT_LEGACY_HARDCODED_PATTERN = 0x00000000,
  2738. FMT_TEMPORAL_DITHER_PATTERN_CONTROL_SELECT_PROGRAMMABLE_PATTERN = 0x00000001,
  2739. } FMT_TEMPORAL_DITHER_PATTERN_CONTROL_SELECT;
  2740. /*
  2741. * FMT_TEMPORAL_DITHER_PATTERN_CONTROL_RGB1_BGR0 enum
  2742. */
  2743. typedef enum FMT_TEMPORAL_DITHER_PATTERN_CONTROL_RGB1_BGR0 {
  2744. FMT_TEMPORAL_DITHER_PATTERN_CONTROL_RGB1_BGR0_BGR = 0x00000000,
  2745. FMT_TEMPORAL_DITHER_PATTERN_CONTROL_RGB1_BGR0_RGB = 0x00000001,
  2746. } FMT_TEMPORAL_DITHER_PATTERN_CONTROL_RGB1_BGR0;
  2747. /*
  2748. * FMT_CLAMP_CNTL_COLOR_FORMAT enum
  2749. */
  2750. typedef enum FMT_CLAMP_CNTL_COLOR_FORMAT {
  2751. FMT_CLAMP_CNTL_COLOR_FORMAT_6BPC = 0x00000000,
  2752. FMT_CLAMP_CNTL_COLOR_FORMAT_8BPC = 0x00000001,
  2753. FMT_CLAMP_CNTL_COLOR_FORMAT_10BPC = 0x00000002,
  2754. FMT_CLAMP_CNTL_COLOR_FORMAT_12BPC = 0x00000003,
  2755. FMT_CLAMP_CNTL_COLOR_FORMAT_RESERVED1 = 0x00000004,
  2756. FMT_CLAMP_CNTL_COLOR_FORMAT_RESERVED2 = 0x00000005,
  2757. FMT_CLAMP_CNTL_COLOR_FORMAT_RESERVED3 = 0x00000006,
  2758. FMT_CLAMP_CNTL_COLOR_FORMAT_PROGRAMMABLE = 0x00000007,
  2759. } FMT_CLAMP_CNTL_COLOR_FORMAT;
  2760. /*
  2761. * FMT_CRC_CNTL_CONT_EN enum
  2762. */
  2763. typedef enum FMT_CRC_CNTL_CONT_EN {
  2764. FMT_CRC_CNTL_CONT_EN_ONE_SHOT = 0x00000000,
  2765. FMT_CRC_CNTL_CONT_EN_CONT = 0x00000001,
  2766. } FMT_CRC_CNTL_CONT_EN;
  2767. /*
  2768. * FMT_CRC_CNTL_INCLUDE_OVERSCAN enum
  2769. */
  2770. typedef enum FMT_CRC_CNTL_INCLUDE_OVERSCAN {
  2771. FMT_CRC_CNTL_INCLUDE_OVERSCAN_NOT_INCLUDE = 0x00000000,
  2772. FMT_CRC_CNTL_INCLUDE_OVERSCAN_INCLUDE = 0x00000001,
  2773. } FMT_CRC_CNTL_INCLUDE_OVERSCAN;
  2774. /*
  2775. * FMT_CRC_CNTL_ONLY_BLANKB enum
  2776. */
  2777. typedef enum FMT_CRC_CNTL_ONLY_BLANKB {
  2778. FMT_CRC_CNTL_ONLY_BLANKB_ENTIRE_FIELD = 0x00000000,
  2779. FMT_CRC_CNTL_ONLY_BLANKB_NON_BLANK = 0x00000001,
  2780. } FMT_CRC_CNTL_ONLY_BLANKB;
  2781. /*
  2782. * FMT_CRC_CNTL_PSR_MODE_ENABLE enum
  2783. */
  2784. typedef enum FMT_CRC_CNTL_PSR_MODE_ENABLE {
  2785. FMT_CRC_CNTL_PSR_MODE_ENABLE_NORMAL = 0x00000000,
  2786. FMT_CRC_CNTL_PSR_MODE_ENABLE_EDP_PSR_CRC = 0x00000001,
  2787. } FMT_CRC_CNTL_PSR_MODE_ENABLE;
  2788. /*
  2789. * FMT_CRC_CNTL_INTERLACE_MODE enum
  2790. */
  2791. typedef enum FMT_CRC_CNTL_INTERLACE_MODE {
  2792. FMT_CRC_CNTL_INTERLACE_MODE_TOP = 0x00000000,
  2793. FMT_CRC_CNTL_INTERLACE_MODE_BOTTOM = 0x00000001,
  2794. FMT_CRC_CNTL_INTERLACE_MODE_BOTH_BOTTOM = 0x00000002,
  2795. FMT_CRC_CNTL_INTERLACE_MODE_BOTH_EACH = 0x00000003,
  2796. } FMT_CRC_CNTL_INTERLACE_MODE;
  2797. /*
  2798. * FMT_CRC_CNTL_EVEN_ODD_PIX_ENABLE enum
  2799. */
  2800. typedef enum FMT_CRC_CNTL_EVEN_ODD_PIX_ENABLE {
  2801. FMT_CRC_CNTL_EVEN_ODD_PIX_ENABLE_ALL = 0x00000000,
  2802. FMT_CRC_CNTL_EVEN_ODD_PIX_ENABLE_ODD_EVEN = 0x00000001,
  2803. } FMT_CRC_CNTL_EVEN_ODD_PIX_ENABLE;
  2804. /*
  2805. * FMT_CRC_CNTL_EVEN_ODD_PIX_SELECT enum
  2806. */
  2807. typedef enum FMT_CRC_CNTL_EVEN_ODD_PIX_SELECT {
  2808. FMT_CRC_CNTL_EVEN_ODD_PIX_SELECT_EVEN = 0x00000000,
  2809. FMT_CRC_CNTL_EVEN_ODD_PIX_SELECT_ODD = 0x00000001,
  2810. } FMT_CRC_CNTL_EVEN_ODD_PIX_SELECT;
  2811. /*
  2812. * FMT_DEBUG_CNTL_COLOR_SELECT enum
  2813. */
  2814. typedef enum FMT_DEBUG_CNTL_COLOR_SELECT {
  2815. FMT_DEBUG_CNTL_COLOR_SELECT_BLUE = 0x00000000,
  2816. FMT_DEBUG_CNTL_COLOR_SELECT_GREEN = 0x00000001,
  2817. FMT_DEBUG_CNTL_COLOR_SELECT_RED1 = 0x00000002,
  2818. FMT_DEBUG_CNTL_COLOR_SELECT_RED2 = 0x00000003,
  2819. } FMT_DEBUG_CNTL_COLOR_SELECT;
  2820. /*
  2821. * FMT_SPATIAL_DITHER_MODE enum
  2822. */
  2823. typedef enum FMT_SPATIAL_DITHER_MODE {
  2824. FMT_SPATIAL_DITHER_MODE_0 = 0x00000000,
  2825. FMT_SPATIAL_DITHER_MODE_1 = 0x00000001,
  2826. FMT_SPATIAL_DITHER_MODE_2 = 0x00000002,
  2827. FMT_SPATIAL_DITHER_MODE_3 = 0x00000003,
  2828. } FMT_SPATIAL_DITHER_MODE;
  2829. /*
  2830. * FMT_STEREOSYNC_OVR_POL enum
  2831. */
  2832. typedef enum FMT_STEREOSYNC_OVR_POL {
  2833. FMT_STEREOSYNC_OVR_POL_INVERTED = 0x00000000,
  2834. FMT_STEREOSYNC_OVR_POL_NOT_INVERTED = 0x00000001,
  2835. } FMT_STEREOSYNC_OVR_POL;
  2836. /*
  2837. * FMT_DYNAMIC_EXP_MODE enum
  2838. */
  2839. typedef enum FMT_DYNAMIC_EXP_MODE {
  2840. FMT_DYNAMIC_EXP_MODE_10to12 = 0x00000000,
  2841. FMT_DYNAMIC_EXP_MODE_8to12 = 0x00000001,
  2842. } FMT_DYNAMIC_EXP_MODE;
  2843. /*******************************************************
  2844. * HPD Enums
  2845. *******************************************************/
  2846. /*
  2847. * HPD_INT_CONTROL_ACK enum
  2848. */
  2849. typedef enum HPD_INT_CONTROL_ACK {
  2850. HPD_INT_CONTROL_ACK_0 = 0x00000000,
  2851. HPD_INT_CONTROL_ACK_1 = 0x00000001,
  2852. } HPD_INT_CONTROL_ACK;
  2853. /*
  2854. * HPD_INT_CONTROL_POLARITY enum
  2855. */
  2856. typedef enum HPD_INT_CONTROL_POLARITY {
  2857. HPD_INT_CONTROL_GEN_INT_ON_DISCON = 0x00000000,
  2858. HPD_INT_CONTROL_GEN_INT_ON_CON = 0x00000001,
  2859. } HPD_INT_CONTROL_POLARITY;
  2860. /*
  2861. * HPD_INT_CONTROL_RX_INT_ACK enum
  2862. */
  2863. typedef enum HPD_INT_CONTROL_RX_INT_ACK {
  2864. HPD_INT_CONTROL_RX_INT_ACK_0 = 0x00000000,
  2865. HPD_INT_CONTROL_RX_INT_ACK_1 = 0x00000001,
  2866. } HPD_INT_CONTROL_RX_INT_ACK;
  2867. /*******************************************************
  2868. * LB Enums
  2869. *******************************************************/
  2870. /*
  2871. * LB_DATA_FORMAT_PIXEL_DEPTH enum
  2872. */
  2873. typedef enum LB_DATA_FORMAT_PIXEL_DEPTH {
  2874. LB_DATA_FORMAT_PIXEL_DEPTH_30BPP = 0x00000000,
  2875. LB_DATA_FORMAT_PIXEL_DEPTH_24BPP = 0x00000001,
  2876. LB_DATA_FORMAT_PIXEL_DEPTH_18BPP = 0x00000002,
  2877. LB_DATA_FORMAT_PIXEL_DEPTH_36BPP = 0x00000003,
  2878. } LB_DATA_FORMAT_PIXEL_DEPTH;
  2879. /*
  2880. * LB_DATA_FORMAT_PIXEL_EXPAN_MODE enum
  2881. */
  2882. typedef enum LB_DATA_FORMAT_PIXEL_EXPAN_MODE {
  2883. LB_DATA_FORMAT_PIXEL_EXPAN_MODE_ZERO_PIXEL_EXPANSION = 0x00000000,
  2884. LB_DATA_FORMAT_PIXEL_EXPAN_MODE_DYNAMIC_PIXEL_EXPANSION = 0x00000001,
  2885. } LB_DATA_FORMAT_PIXEL_EXPAN_MODE;
  2886. /*
  2887. * LB_DATA_FORMAT_PIXEL_REDUCE_MODE enum
  2888. */
  2889. typedef enum LB_DATA_FORMAT_PIXEL_REDUCE_MODE {
  2890. LB_DATA_FORMAT_PIXEL_REDUCE_MODE_TRUNCATION = 0x00000000,
  2891. LB_DATA_FORMAT_PIXEL_REDUCE_MODE_ROUNDING = 0x00000001,
  2892. } LB_DATA_FORMAT_PIXEL_REDUCE_MODE;
  2893. /*
  2894. * LB_DATA_FORMAT_DYNAMIC_PIXEL_DEPTH enum
  2895. */
  2896. typedef enum LB_DATA_FORMAT_DYNAMIC_PIXEL_DEPTH {
  2897. LB_DATA_FORMAT_DYNAMIC_PIXEL_DEPTH_36BPP = 0x00000000,
  2898. LB_DATA_FORMAT_DYNAMIC_PIXEL_DEPTH_30BPP = 0x00000001,
  2899. } LB_DATA_FORMAT_DYNAMIC_PIXEL_DEPTH;
  2900. /*
  2901. * LB_DATA_FORMAT_INTERLEAVE_EN enum
  2902. */
  2903. typedef enum LB_DATA_FORMAT_INTERLEAVE_EN {
  2904. LB_DATA_FORMAT_INTERLEAVE_DISABLE = 0x00000000,
  2905. LB_DATA_FORMAT_INTERLEAVE_ENABLE = 0x00000001,
  2906. } LB_DATA_FORMAT_INTERLEAVE_EN;
  2907. /*
  2908. * LB_DATA_FORMAT_REQUEST_MODE enum
  2909. */
  2910. typedef enum LB_DATA_FORMAT_REQUEST_MODE {
  2911. LB_DATA_FORMAT_REQUEST_MODE_NORMAL = 0x00000000,
  2912. LB_DATA_FORMAT_REQUEST_MODE_START_OF_LINE = 0x00000001,
  2913. } LB_DATA_FORMAT_REQUEST_MODE;
  2914. /*
  2915. * LB_DATA_FORMAT_ALPHA_EN enum
  2916. */
  2917. typedef enum LB_DATA_FORMAT_ALPHA_EN {
  2918. LB_DATA_FORMAT_ALPHA_DISABLE = 0x00000000,
  2919. LB_DATA_FORMAT_ALPHA_ENABLE = 0x00000001,
  2920. } LB_DATA_FORMAT_ALPHA_EN;
  2921. /*
  2922. * LB_VLINE_START_END_VLINE_INV enum
  2923. */
  2924. typedef enum LB_VLINE_START_END_VLINE_INV {
  2925. LB_VLINE_START_END_VLINE_NORMAL = 0x00000000,
  2926. LB_VLINE_START_END_VLINE_INVERSE = 0x00000001,
  2927. } LB_VLINE_START_END_VLINE_INV;
  2928. /*
  2929. * LB_VLINE2_START_END_VLINE2_INV enum
  2930. */
  2931. typedef enum LB_VLINE2_START_END_VLINE2_INV {
  2932. LB_VLINE2_START_END_VLINE2_NORMAL = 0x00000000,
  2933. LB_VLINE2_START_END_VLINE2_INVERSE = 0x00000001,
  2934. } LB_VLINE2_START_END_VLINE2_INV;
  2935. /*
  2936. * LB_INTERRUPT_MASK_VBLANK_INTERRUPT_MASK enum
  2937. */
  2938. typedef enum LB_INTERRUPT_MASK_VBLANK_INTERRUPT_MASK {
  2939. LB_INTERRUPT_MASK_VBLANK_INTERRUPT_DISABLE = 0x00000000,
  2940. LB_INTERRUPT_MASK_VBLANK_INTERRUPT_ENABLE = 0x00000001,
  2941. } LB_INTERRUPT_MASK_VBLANK_INTERRUPT_MASK;
  2942. /*
  2943. * LB_INTERRUPT_MASK_VLINE_INTERRUPT_MASK enum
  2944. */
  2945. typedef enum LB_INTERRUPT_MASK_VLINE_INTERRUPT_MASK {
  2946. LB_INTERRUPT_MASK_VLINE_INTERRUPT_DISABLE = 0x00000000,
  2947. LB_INTERRUPT_MASK_VLINE_INTERRUPT_ENABLE = 0x00000001,
  2948. } LB_INTERRUPT_MASK_VLINE_INTERRUPT_MASK;
  2949. /*
  2950. * LB_INTERRUPT_MASK_VLINE2_INTERRUPT_MASK enum
  2951. */
  2952. typedef enum LB_INTERRUPT_MASK_VLINE2_INTERRUPT_MASK {
  2953. LB_INTERRUPT_MASK_VLINE2_INTERRUPT_DISABLE = 0x00000000,
  2954. LB_INTERRUPT_MASK_VLINE2_INTERRUPT_ENABLE = 0x00000001,
  2955. } LB_INTERRUPT_MASK_VLINE2_INTERRUPT_MASK;
  2956. /*
  2957. * LB_VLINE_STATUS_VLINE_ACK enum
  2958. */
  2959. typedef enum LB_VLINE_STATUS_VLINE_ACK {
  2960. LB_VLINE_STATUS_VLINE_NORMAL = 0x00000000,
  2961. LB_VLINE_STATUS_VLINE_CLEAR = 0x00000001,
  2962. } LB_VLINE_STATUS_VLINE_ACK;
  2963. /*
  2964. * LB_VLINE_STATUS_VLINE_INTERRUPT_TYPE enum
  2965. */
  2966. typedef enum LB_VLINE_STATUS_VLINE_INTERRUPT_TYPE {
  2967. LB_VLINE_STATUS_VLINE_INTERRUPT_TYPE_LEVEL_BASED = 0x00000000,
  2968. LB_VLINE_STATUS_VLINE_INTERRUPT_TYPE_PULSE_BASED = 0x00000001,
  2969. } LB_VLINE_STATUS_VLINE_INTERRUPT_TYPE;
  2970. /*
  2971. * LB_VLINE2_STATUS_VLINE2_ACK enum
  2972. */
  2973. typedef enum LB_VLINE2_STATUS_VLINE2_ACK {
  2974. LB_VLINE2_STATUS_VLINE2_NORMAL = 0x00000000,
  2975. LB_VLINE2_STATUS_VLINE2_CLEAR = 0x00000001,
  2976. } LB_VLINE2_STATUS_VLINE2_ACK;
  2977. /*
  2978. * LB_VLINE2_STATUS_VLINE2_INTERRUPT_TYPE enum
  2979. */
  2980. typedef enum LB_VLINE2_STATUS_VLINE2_INTERRUPT_TYPE {
  2981. LB_VLINE2_STATUS_VLINE2_INTERRUPT_TYPE_LEVEL_BASED = 0x00000000,
  2982. LB_VLINE2_STATUS_VLINE2_INTERRUPT_TYPE_PULSE_BASED = 0x00000001,
  2983. } LB_VLINE2_STATUS_VLINE2_INTERRUPT_TYPE;
  2984. /*
  2985. * LB_VBLANK_STATUS_VBLANK_ACK enum
  2986. */
  2987. typedef enum LB_VBLANK_STATUS_VBLANK_ACK {
  2988. LB_VBLANK_STATUS_VBLANK_NORMAL = 0x00000000,
  2989. LB_VBLANK_STATUS_VBLANK_CLEAR = 0x00000001,
  2990. } LB_VBLANK_STATUS_VBLANK_ACK;
  2991. /*
  2992. * LB_VBLANK_STATUS_VBLANK_INTERRUPT_TYPE enum
  2993. */
  2994. typedef enum LB_VBLANK_STATUS_VBLANK_INTERRUPT_TYPE {
  2995. LB_VBLANK_STATUS_VBLANK_INTERRUPT_TYPE_LEVEL_BASED = 0x00000000,
  2996. LB_VBLANK_STATUS_VBLANK_INTERRUPT_TYPE_PULSE_BASED = 0x00000001,
  2997. } LB_VBLANK_STATUS_VBLANK_INTERRUPT_TYPE;
  2998. /*
  2999. * LB_SYNC_RESET_SEL_LB_SYNC_RESET_SEL enum
  3000. */
  3001. typedef enum LB_SYNC_RESET_SEL_LB_SYNC_RESET_SEL {
  3002. LB_SYNC_RESET_SEL_LB_SYNC_RESET_SEL_DISABLE = 0x00000000,
  3003. LB_SYNC_RESET_SEL_LB_SYNC_RESET_SEL_FROM_VSYNC_VBLANK = 0x00000001,
  3004. LB_SYNC_RESET_SEL_LB_SYNC_RESET_SEL_FROM_POWERDOWN_RESET = 0x00000002,
  3005. LB_SYNC_RESET_SEL_LB_SYNC_RESET_SEL_FROM_VSYNC_VBLANK_POWERDOWN_RESET = 0x00000003,
  3006. } LB_SYNC_RESET_SEL_LB_SYNC_RESET_SEL;
  3007. /*
  3008. * LB_SYNC_RESET_SEL_LB_SYNC_RESET_SEL2 enum
  3009. */
  3010. typedef enum LB_SYNC_RESET_SEL_LB_SYNC_RESET_SEL2 {
  3011. LB_SYNC_RESET_SEL_LB_SYNC_RESET_SEL2_USE_VBLANK = 0x00000000,
  3012. LB_SYNC_RESET_SEL_LB_SYNC_RESET_SEL2_USE_VSYNC = 0x00000001,
  3013. } LB_SYNC_RESET_SEL_LB_SYNC_RESET_SEL2;
  3014. /*
  3015. * LB_SYNC_RESET_SEL_LB_SYNC_DURATION enum
  3016. */
  3017. typedef enum LB_SYNC_RESET_SEL_LB_SYNC_DURATION {
  3018. LB_SYNC_RESET_SEL_LB_SYNC_DURATION_16_CLOCKS = 0x00000000,
  3019. LB_SYNC_RESET_SEL_LB_SYNC_DURATION_32_CLOCKS = 0x00000001,
  3020. LB_SYNC_RESET_SEL_LB_SYNC_DURATION_64_CLOCKS = 0x00000002,
  3021. LB_SYNC_RESET_SEL_LB_SYNC_DURATION_128_CLOCKS = 0x00000003,
  3022. } LB_SYNC_RESET_SEL_LB_SYNC_DURATION;
  3023. /*
  3024. * LB_KEYER_COLOR_CTRL_LB_KEYER_COLOR_EN enum
  3025. */
  3026. typedef enum LB_KEYER_COLOR_CTRL_LB_KEYER_COLOR_EN {
  3027. LB_KEYER_COLOR_CTRL_LB_KEYER_COLOR_DISABLE = 0x00000000,
  3028. LB_KEYER_COLOR_CTRL_LB_KEYER_COLOR_ENABLE = 0x00000001,
  3029. } LB_KEYER_COLOR_CTRL_LB_KEYER_COLOR_EN;
  3030. /*
  3031. * LB_KEYER_COLOR_CTRL_LB_KEYER_COLOR_REP_EN enum
  3032. */
  3033. typedef enum LB_KEYER_COLOR_CTRL_LB_KEYER_COLOR_REP_EN {
  3034. LB_KEYER_COLOR_CTRL_LB_KEYER_COLOR_REPLACEMENT_DISABLE = 0x00000000,
  3035. LB_KEYER_COLOR_CTRL_LB_KEYER_COLOR_REPLACEMENT_ENABLE = 0x00000001,
  3036. } LB_KEYER_COLOR_CTRL_LB_KEYER_COLOR_REP_EN;
  3037. /*
  3038. * LB_BUFFER_STATUS_LB_BUFFER_EMPTY_ACK enum
  3039. */
  3040. typedef enum LB_BUFFER_STATUS_LB_BUFFER_EMPTY_ACK {
  3041. LB_BUFFER_STATUS_LB_BUFFER_EMPTY_NORMAL = 0x00000000,
  3042. LB_BUFFER_STATUS_LB_BUFFER_EMPTY_RESET = 0x00000001,
  3043. } LB_BUFFER_STATUS_LB_BUFFER_EMPTY_ACK;
  3044. /*
  3045. * LB_BUFFER_STATUS_LB_BUFFER_FULL_ACK enum
  3046. */
  3047. typedef enum LB_BUFFER_STATUS_LB_BUFFER_FULL_ACK {
  3048. LB_BUFFER_STATUS_LB_BUFFER_FULL_NORMAL = 0x00000000,
  3049. LB_BUFFER_STATUS_LB_BUFFER_FULL_RESET = 0x00000001,
  3050. } LB_BUFFER_STATUS_LB_BUFFER_FULL_ACK;
  3051. /*
  3052. * LB_MVP_AFR_FLIP_MODE_MVP_AFR_FLIP_MODE enum
  3053. */
  3054. typedef enum LB_MVP_AFR_FLIP_MODE_MVP_AFR_FLIP_MODE {
  3055. LB_MVP_AFR_FLIP_MODE_MVP_AFR_FLIP_MODE_REAL_FLIP = 0x00000002,
  3056. LB_MVP_AFR_FLIP_MODE_MVP_AFR_FLIP_MODE_DUMMY_FLIP = 0x00000003,
  3057. } LB_MVP_AFR_FLIP_MODE_MVP_AFR_FLIP_MODE;
  3058. /*
  3059. * LB_MVP_AFR_FLIP_FIFO_CNTL_MVP_AFR_FLIP_FIFO_RESET enum
  3060. */
  3061. typedef enum LB_MVP_AFR_FLIP_FIFO_CNTL_MVP_AFR_FLIP_FIFO_RESET {
  3062. LB_MVP_AFR_FLIP_FIFO_CNTL_MVP_AFR_FLIP_FIFO_NORMAL = 0x00000000,
  3063. LB_MVP_AFR_FLIP_FIFO_CNTL_MVP_AFR_FLIP_FIFO_RESET_ACTIVE = 0x00000001,
  3064. } LB_MVP_AFR_FLIP_FIFO_CNTL_MVP_AFR_FLIP_FIFO_RESET;
  3065. /*
  3066. * LB_MVP_AFR_FLIP_FIFO_CNTL_MVP_AFR_FLIP_FIFO_RESET_ACK enum
  3067. */
  3068. typedef enum LB_MVP_AFR_FLIP_FIFO_CNTL_MVP_AFR_FLIP_FIFO_RESET_ACK {
  3069. LB_MVP_AFR_FLIP_FIFO_CNTL_MVP_AFR_FLIP_FIFO_RESET_ACK_NOT_USED0 = 0x00000000,
  3070. LB_MVP_AFR_FLIP_FIFO_CNTL_MVP_AFR_FLIP_FIFO_RESET_ACK_NOT_USED1 = 0x00000001,
  3071. } LB_MVP_AFR_FLIP_FIFO_CNTL_MVP_AFR_FLIP_FIFO_RESET_ACK;
  3072. /*
  3073. * LB_MVP_FLIP_LINE_NUM_INSERT_MVP_FLIP_LINE_NUM_INSERT_MODE enum
  3074. */
  3075. typedef enum LB_MVP_FLIP_LINE_NUM_INSERT_MVP_FLIP_LINE_NUM_INSERT_MODE {
  3076. LB_MVP_FLIP_LINE_NUM_INSERT_MVP_FLIP_LINE_NUM_INSERT_MODE_NO_INSERT = 0x00000000,
  3077. LB_MVP_FLIP_LINE_NUM_INSERT_MVP_FLIP_LINE_NUM_INSERT_MODE_DEBUG = 0x00000001,
  3078. LB_MVP_FLIP_LINE_NUM_INSERT_MVP_FLIP_LINE_NUM_INSERT_MODE_HSYNC_MODE = 0x00000002,
  3079. } LB_MVP_FLIP_LINE_NUM_INSERT_MVP_FLIP_LINE_NUM_INSERT_MODE;
  3080. /*
  3081. * LB_MVP_FLIP_LINE_NUM_INSERT_MVP_FLIP_AUTO_ENABLE enum
  3082. */
  3083. typedef enum LB_MVP_FLIP_LINE_NUM_INSERT_MVP_FLIP_AUTO_ENABLE {
  3084. LB_MVP_FLIP_LINE_NUM_INSERT_MVP_FLIP_AUTO_DISABLE = 0x00000000,
  3085. LB_MVP_FLIP_LINE_NUM_INSERT_MVP_FLIP_AUTO_EN = 0x00000001,
  3086. } LB_MVP_FLIP_LINE_NUM_INSERT_MVP_FLIP_AUTO_ENABLE;
  3087. /*
  3088. * LB_DC_MVP_LB_CONTROL_MVP_SWAP_LOCK_IN_MODE enum
  3089. */
  3090. typedef enum LB_DC_MVP_LB_CONTROL_MVP_SWAP_LOCK_IN_MODE {
  3091. ALPHA_LB_DC_MVP_LB_CONTROL_MVP_SWAP_LOCK_IN_MODE_MASTER = 0x00000001,
  3092. ALPHA_LB_DC_MVP_LB_CONTROL_MVP_SWAP_LOCK_IN_MODE_SLAVE = 0x00000002,
  3093. } LB_DC_MVP_LB_CONTROL_MVP_SWAP_LOCK_IN_MODE;
  3094. /*
  3095. * LB_DC_MVP_LB_CONTROL_DC_MVP_SWAP_LOCK_OUT_SEL enum
  3096. */
  3097. typedef enum LB_DC_MVP_LB_CONTROL_DC_MVP_SWAP_LOCK_OUT_SEL {
  3098. LB_DC_MVP_LB_CONTROL_DC_MVP_SWAP_LOCK_OUT_SEL_NOT_USED0 = 0x00000000,
  3099. LB_DC_MVP_LB_CONTROL_DC_MVP_SWAP_LOCK_OUT_SEL_NOT_USED1 = 0x00000001,
  3100. } LB_DC_MVP_LB_CONTROL_DC_MVP_SWAP_LOCK_OUT_SEL;
  3101. /*
  3102. * LB_DC_MVP_LB_CONTROL_DC_MVP_SWAP_LOCK_OUT_FORCE_ONE enum
  3103. */
  3104. typedef enum LB_DC_MVP_LB_CONTROL_DC_MVP_SWAP_LOCK_OUT_FORCE_ONE {
  3105. LB_DC_MVP_LB_CONTROL_DC_MVP_SWAP_LOCK_OUT_NO_FORCE_ONE = 0x00000000,
  3106. LB_DC_MVP_LB_CONTROL_DC_MVP_SWAP_LOCK_OUT_FORCE_TO_ONE = 0x00000001,
  3107. } LB_DC_MVP_LB_CONTROL_DC_MVP_SWAP_LOCK_OUT_FORCE_ONE;
  3108. /*
  3109. * LB_DC_MVP_LB_CONTROL_DC_MVP_SWAP_LOCK_OUT_FORCE_ZERO enum
  3110. */
  3111. typedef enum LB_DC_MVP_LB_CONTROL_DC_MVP_SWAP_LOCK_OUT_FORCE_ZERO {
  3112. LB_DC_MVP_LB_CONTROL_DC_MVP_SWAP_LOCK_OUT_NO_FORCE_ZERO = 0x00000000,
  3113. LB_DC_MVP_LB_CONTROL_DC_MVP_SWAP_LOCK_OUT_FORCE_TO_ZERO = 0x00000001,
  3114. } LB_DC_MVP_LB_CONTROL_DC_MVP_SWAP_LOCK_OUT_FORCE_ZERO;
  3115. /*
  3116. * LB_TEST_DEBUG_INDEX_LB_TEST_DEBUG_WRITE_EN enum
  3117. */
  3118. typedef enum LB_TEST_DEBUG_INDEX_LB_TEST_DEBUG_WRITE_EN {
  3119. LB_TEST_DEBUG_INDEX_LB_TEST_DEBUG_WRITE_EN_NOT_USED0 = 0x00000000,
  3120. LB_TEST_DEBUG_INDEX_LB_TEST_DEBUG_WRITE_EN_NOT_USED1 = 0x00000001,
  3121. } LB_TEST_DEBUG_INDEX_LB_TEST_DEBUG_WRITE_EN;
  3122. /*******************************************************
  3123. * DIG Enums
  3124. *******************************************************/
  3125. /*
  3126. * HDMI_KEEPOUT_MODE enum
  3127. */
  3128. typedef enum HDMI_KEEPOUT_MODE {
  3129. HDMI_KEEPOUT_0_650PIX_AFTER_VSYNC = 0x00000000,
  3130. HDMI_KEEPOUT_509_650PIX_AFTER_VSYNC = 0x00000001,
  3131. } HDMI_KEEPOUT_MODE;
  3132. /*
  3133. * HDMI_DATA_SCRAMBLE_EN enum
  3134. */
  3135. typedef enum HDMI_DATA_SCRAMBLE_EN {
  3136. HDMI_DATA_SCRAMBLE_DISABLE = 0x00000000,
  3137. HDMI_DATA_SCRAMBLE_ENABLE = 0x00000001,
  3138. } HDMI_DATA_SCRAMBLE_EN;
  3139. /*
  3140. * HDMI_CLOCK_CHANNEL_RATE enum
  3141. */
  3142. typedef enum HDMI_CLOCK_CHANNEL_RATE {
  3143. HDMI_CLOCK_CHANNEL_FREQ_EQUAL_TO_CHAR_RATE = 0x00000000,
  3144. HDMI_CLOCK_CHANNEL_FREQ_QUARTER_TO_CHAR_RATE = 0x00000001,
  3145. } HDMI_CLOCK_CHANNEL_RATE;
  3146. /*
  3147. * HDMI_NO_EXTRA_NULL_PACKET_FILLED enum
  3148. */
  3149. typedef enum HDMI_NO_EXTRA_NULL_PACKET_FILLED {
  3150. HDMI_EXTRA_NULL_PACKET_FILLED_ENABLE = 0x00000000,
  3151. HDMI_EXTRA_NULL_PACKET_FILLED_DISABLE = 0x00000001,
  3152. } HDMI_NO_EXTRA_NULL_PACKET_FILLED;
  3153. /*
  3154. * HDMI_PACKET_GEN_VERSION enum
  3155. */
  3156. typedef enum HDMI_PACKET_GEN_VERSION {
  3157. HDMI_PACKET_GEN_VERSION_OLD = 0x00000000,
  3158. HDMI_PACKET_GEN_VERSION_NEW = 0x00000001,
  3159. } HDMI_PACKET_GEN_VERSION;
  3160. /*
  3161. * HDMI_ERROR_ACK enum
  3162. */
  3163. typedef enum HDMI_ERROR_ACK {
  3164. HDMI_ERROR_ACK_INT = 0x00000000,
  3165. HDMI_ERROR_NOT_ACK = 0x00000001,
  3166. } HDMI_ERROR_ACK;
  3167. /*
  3168. * HDMI_ERROR_MASK enum
  3169. */
  3170. typedef enum HDMI_ERROR_MASK {
  3171. HDMI_ERROR_MASK_INT = 0x00000000,
  3172. HDMI_ERROR_NOT_MASK = 0x00000001,
  3173. } HDMI_ERROR_MASK;
  3174. /*
  3175. * HDMI_DEEP_COLOR_DEPTH enum
  3176. */
  3177. typedef enum HDMI_DEEP_COLOR_DEPTH {
  3178. HDMI_DEEP_COLOR_DEPTH_24BPP = 0x00000000,
  3179. HDMI_DEEP_COLOR_DEPTH_30BPP = 0x00000001,
  3180. HDMI_DEEP_COLOR_DEPTH_36BPP = 0x00000002,
  3181. HDMI_DEEP_COLOR_DEPTH_RESERVED = 0x00000003,
  3182. } HDMI_DEEP_COLOR_DEPTH;
  3183. /*
  3184. * HDMI_AUDIO_DELAY_EN enum
  3185. */
  3186. typedef enum HDMI_AUDIO_DELAY_EN {
  3187. HDMI_AUDIO_DELAY_DISABLE = 0x00000000,
  3188. HDMI_AUDIO_DELAY_58CLK = 0x00000001,
  3189. HDMI_AUDIO_DELAY_56CLK = 0x00000002,
  3190. HDMI_AUDIO_DELAY_RESERVED = 0x00000003,
  3191. } HDMI_AUDIO_DELAY_EN;
  3192. /*
  3193. * HDMI_AUDIO_SEND_MAX_PACKETS enum
  3194. */
  3195. typedef enum HDMI_AUDIO_SEND_MAX_PACKETS {
  3196. HDMI_NOT_SEND_MAX_AUDIO_PACKETS = 0x00000000,
  3197. HDMI_SEND_MAX_AUDIO_PACKETS = 0x00000001,
  3198. } HDMI_AUDIO_SEND_MAX_PACKETS;
  3199. /*
  3200. * HDMI_ACR_SEND enum
  3201. */
  3202. typedef enum HDMI_ACR_SEND {
  3203. HDMI_ACR_NOT_SEND = 0x00000000,
  3204. HDMI_ACR_PKT_SEND = 0x00000001,
  3205. } HDMI_ACR_SEND;
  3206. /*
  3207. * HDMI_ACR_CONT enum
  3208. */
  3209. typedef enum HDMI_ACR_CONT {
  3210. HDMI_ACR_CONT_DISABLE = 0x00000000,
  3211. HDMI_ACR_CONT_ENABLE = 0x00000001,
  3212. } HDMI_ACR_CONT;
  3213. /*
  3214. * HDMI_ACR_SELECT enum
  3215. */
  3216. typedef enum HDMI_ACR_SELECT {
  3217. HDMI_ACR_SELECT_HW = 0x00000000,
  3218. HDMI_ACR_SELECT_32K = 0x00000001,
  3219. HDMI_ACR_SELECT_44K = 0x00000002,
  3220. HDMI_ACR_SELECT_48K = 0x00000003,
  3221. } HDMI_ACR_SELECT;
  3222. /*
  3223. * HDMI_ACR_SOURCE enum
  3224. */
  3225. typedef enum HDMI_ACR_SOURCE {
  3226. HDMI_ACR_SOURCE_HW = 0x00000000,
  3227. HDMI_ACR_SOURCE_SW = 0x00000001,
  3228. } HDMI_ACR_SOURCE;
  3229. /*
  3230. * HDMI_ACR_N_MULTIPLE enum
  3231. */
  3232. typedef enum HDMI_ACR_N_MULTIPLE {
  3233. HDMI_ACR_0_MULTIPLE_RESERVED = 0x00000000,
  3234. HDMI_ACR_1_MULTIPLE = 0x00000001,
  3235. HDMI_ACR_2_MULTIPLE = 0x00000002,
  3236. HDMI_ACR_3_MULTIPLE_RESERVED = 0x00000003,
  3237. HDMI_ACR_4_MULTIPLE = 0x00000004,
  3238. HDMI_ACR_5_MULTIPLE_RESERVED = 0x00000005,
  3239. HDMI_ACR_6_MULTIPLE_RESERVED = 0x00000006,
  3240. HDMI_ACR_7_MULTIPLE_RESERVED = 0x00000007,
  3241. } HDMI_ACR_N_MULTIPLE;
  3242. /*
  3243. * HDMI_ACR_AUDIO_PRIORITY enum
  3244. */
  3245. typedef enum HDMI_ACR_AUDIO_PRIORITY {
  3246. HDMI_ACR_PKT_HIGH_PRIORITY_THAN_AUDIO_SAMPLE = 0x00000000,
  3247. HDMI_AUDIO_SAMPLE_HIGH_PRIORITY_THAN_ACR_PKT = 0x00000001,
  3248. } HDMI_ACR_AUDIO_PRIORITY;
  3249. /*
  3250. * HDMI_NULL_SEND enum
  3251. */
  3252. typedef enum HDMI_NULL_SEND {
  3253. HDMI_NULL_NOT_SEND = 0x00000000,
  3254. HDMI_NULL_PKT_SEND = 0x00000001,
  3255. } HDMI_NULL_SEND;
  3256. /*
  3257. * HDMI_GC_SEND enum
  3258. */
  3259. typedef enum HDMI_GC_SEND {
  3260. HDMI_GC_NOT_SEND = 0x00000000,
  3261. HDMI_GC_PKT_SEND = 0x00000001,
  3262. } HDMI_GC_SEND;
  3263. /*
  3264. * HDMI_GC_CONT enum
  3265. */
  3266. typedef enum HDMI_GC_CONT {
  3267. HDMI_GC_CONT_DISABLE = 0x00000000,
  3268. HDMI_GC_CONT_ENABLE = 0x00000001,
  3269. } HDMI_GC_CONT;
  3270. /*
  3271. * HDMI_ISRC_SEND enum
  3272. */
  3273. typedef enum HDMI_ISRC_SEND {
  3274. HDMI_ISRC_NOT_SEND = 0x00000000,
  3275. HDMI_ISRC_PKT_SEND = 0x00000001,
  3276. } HDMI_ISRC_SEND;
  3277. /*
  3278. * HDMI_ISRC_CONT enum
  3279. */
  3280. typedef enum HDMI_ISRC_CONT {
  3281. HDMI_ISRC_CONT_DISABLE = 0x00000000,
  3282. HDMI_ISRC_CONT_ENABLE = 0x00000001,
  3283. } HDMI_ISRC_CONT;
  3284. /*
  3285. * HDMI_AVI_INFO_SEND enum
  3286. */
  3287. typedef enum HDMI_AVI_INFO_SEND {
  3288. HDMI_AVI_INFO_NOT_SEND = 0x00000000,
  3289. HDMI_AVI_INFO_PKT_SEND = 0x00000001,
  3290. } HDMI_AVI_INFO_SEND;
  3291. /*
  3292. * HDMI_AVI_INFO_CONT enum
  3293. */
  3294. typedef enum HDMI_AVI_INFO_CONT {
  3295. HDMI_AVI_INFO_CONT_DISABLE = 0x00000000,
  3296. HDMI_AVI_INFO_CONT_ENABLE = 0x00000001,
  3297. } HDMI_AVI_INFO_CONT;
  3298. /*
  3299. * HDMI_AUDIO_INFO_SEND enum
  3300. */
  3301. typedef enum HDMI_AUDIO_INFO_SEND {
  3302. HDMI_AUDIO_INFO_NOT_SEND = 0x00000000,
  3303. HDMI_AUDIO_INFO_PKT_SEND = 0x00000001,
  3304. } HDMI_AUDIO_INFO_SEND;
  3305. /*
  3306. * HDMI_AUDIO_INFO_CONT enum
  3307. */
  3308. typedef enum HDMI_AUDIO_INFO_CONT {
  3309. HDMI_AUDIO_INFO_CONT_DISABLE = 0x00000000,
  3310. HDMI_AUDIO_INFO_CONT_ENABLE = 0x00000001,
  3311. } HDMI_AUDIO_INFO_CONT;
  3312. /*
  3313. * HDMI_MPEG_INFO_SEND enum
  3314. */
  3315. typedef enum HDMI_MPEG_INFO_SEND {
  3316. HDMI_MPEG_INFO_NOT_SEND = 0x00000000,
  3317. HDMI_MPEG_INFO_PKT_SEND = 0x00000001,
  3318. } HDMI_MPEG_INFO_SEND;
  3319. /*
  3320. * HDMI_MPEG_INFO_CONT enum
  3321. */
  3322. typedef enum HDMI_MPEG_INFO_CONT {
  3323. HDMI_MPEG_INFO_CONT_DISABLE = 0x00000000,
  3324. HDMI_MPEG_INFO_CONT_ENABLE = 0x00000001,
  3325. } HDMI_MPEG_INFO_CONT;
  3326. /*
  3327. * HDMI_GENERIC0_SEND enum
  3328. */
  3329. typedef enum HDMI_GENERIC0_SEND {
  3330. HDMI_GENERIC0_NOT_SEND = 0x00000000,
  3331. HDMI_GENERIC0_PKT_SEND = 0x00000001,
  3332. } HDMI_GENERIC0_SEND;
  3333. /*
  3334. * HDMI_GENERIC0_CONT enum
  3335. */
  3336. typedef enum HDMI_GENERIC0_CONT {
  3337. HDMI_GENERIC0_CONT_DISABLE = 0x00000000,
  3338. HDMI_GENERIC0_CONT_ENABLE = 0x00000001,
  3339. } HDMI_GENERIC0_CONT;
  3340. /*
  3341. * HDMI_GENERIC1_SEND enum
  3342. */
  3343. typedef enum HDMI_GENERIC1_SEND {
  3344. HDMI_GENERIC1_NOT_SEND = 0x00000000,
  3345. HDMI_GENERIC1_PKT_SEND = 0x00000001,
  3346. } HDMI_GENERIC1_SEND;
  3347. /*
  3348. * HDMI_GENERIC1_CONT enum
  3349. */
  3350. typedef enum HDMI_GENERIC1_CONT {
  3351. HDMI_GENERIC1_CONT_DISABLE = 0x00000000,
  3352. HDMI_GENERIC1_CONT_ENABLE = 0x00000001,
  3353. } HDMI_GENERIC1_CONT;
  3354. /*
  3355. * HDMI_GC_AVMUTE_CONT enum
  3356. */
  3357. typedef enum HDMI_GC_AVMUTE_CONT {
  3358. HDMI_GC_AVMUTE_CONT_DISABLE = 0x00000000,
  3359. HDMI_GC_AVMUTE_CONT_ENABLE = 0x00000001,
  3360. } HDMI_GC_AVMUTE_CONT;
  3361. /*
  3362. * HDMI_PACKING_PHASE_OVERRIDE enum
  3363. */
  3364. typedef enum HDMI_PACKING_PHASE_OVERRIDE {
  3365. HDMI_PACKING_PHASE_SET_BY_HW = 0x00000000,
  3366. HDMI_PACKING_PHASE_SET_BY_SW = 0x00000001,
  3367. } HDMI_PACKING_PHASE_OVERRIDE;
  3368. /*
  3369. * HDMI_GENERIC2_SEND enum
  3370. */
  3371. typedef enum HDMI_GENERIC2_SEND {
  3372. HDMI_GENERIC2_NOT_SEND = 0x00000000,
  3373. HDMI_GENERIC2_PKT_SEND = 0x00000001,
  3374. } HDMI_GENERIC2_SEND;
  3375. /*
  3376. * HDMI_GENERIC2_CONT enum
  3377. */
  3378. typedef enum HDMI_GENERIC2_CONT {
  3379. HDMI_GENERIC2_CONT_DISABLE = 0x00000000,
  3380. HDMI_GENERIC2_CONT_ENABLE = 0x00000001,
  3381. } HDMI_GENERIC2_CONT;
  3382. /*
  3383. * HDMI_GENERIC3_SEND enum
  3384. */
  3385. typedef enum HDMI_GENERIC3_SEND {
  3386. HDMI_GENERIC3_NOT_SEND = 0x00000000,
  3387. HDMI_GENERIC3_PKT_SEND = 0x00000001,
  3388. } HDMI_GENERIC3_SEND;
  3389. /*
  3390. * HDMI_GENERIC3_CONT enum
  3391. */
  3392. typedef enum HDMI_GENERIC3_CONT {
  3393. HDMI_GENERIC3_CONT_DISABLE = 0x00000000,
  3394. HDMI_GENERIC3_CONT_ENABLE = 0x00000001,
  3395. } HDMI_GENERIC3_CONT;
  3396. /*
  3397. * TMDS_PIXEL_ENCODING enum
  3398. */
  3399. typedef enum TMDS_PIXEL_ENCODING {
  3400. TMDS_PIXEL_ENCODING_444_OR_420 = 0x00000000,
  3401. TMDS_PIXEL_ENCODING_422 = 0x00000001,
  3402. } TMDS_PIXEL_ENCODING;
  3403. /*
  3404. * TMDS_COLOR_FORMAT enum
  3405. */
  3406. typedef enum TMDS_COLOR_FORMAT {
  3407. TMDS_COLOR_FORMAT__24BPP__TWIN30BPP_MSB__DUAL48BPP = 0x00000000,
  3408. TMDS_COLOR_FORMAT_TWIN30BPP_LSB = 0x00000001,
  3409. TMDS_COLOR_FORMAT_DUAL30BPP = 0x00000002,
  3410. TMDS_COLOR_FORMAT_RESERVED = 0x00000003,
  3411. } TMDS_COLOR_FORMAT;
  3412. /*
  3413. * TMDS_STEREOSYNC_CTL_SEL_REG enum
  3414. */
  3415. typedef enum TMDS_STEREOSYNC_CTL_SEL_REG {
  3416. TMDS_STEREOSYNC_CTL0 = 0x00000000,
  3417. TMDS_STEREOSYNC_CTL1 = 0x00000001,
  3418. TMDS_STEREOSYNC_CTL2 = 0x00000002,
  3419. TMDS_STEREOSYNC_CTL3 = 0x00000003,
  3420. } TMDS_STEREOSYNC_CTL_SEL_REG;
  3421. /*
  3422. * TMDS_CTL0_DATA_SEL enum
  3423. */
  3424. typedef enum TMDS_CTL0_DATA_SEL {
  3425. TMDS_CTL0_DATA_SEL0_RESERVED = 0x00000000,
  3426. TMDS_CTL0_DATA_SEL1_DISPLAY_ENABLE = 0x00000001,
  3427. TMDS_CTL0_DATA_SEL2_VSYNC = 0x00000002,
  3428. TMDS_CTL0_DATA_SEL3_RESERVED = 0x00000003,
  3429. TMDS_CTL0_DATA_SEL4_HSYNC = 0x00000004,
  3430. TMDS_CTL0_DATA_SEL5_SEL7_RESERVED = 0x00000005,
  3431. TMDS_CTL0_DATA_SEL8_RANDOM_DATA = 0x00000006,
  3432. TMDS_CTL0_DATA_SEL9_SEL15_RANDOM_DATA = 0x00000007,
  3433. } TMDS_CTL0_DATA_SEL;
  3434. /*
  3435. * TMDS_CTL0_DATA_INVERT enum
  3436. */
  3437. typedef enum TMDS_CTL0_DATA_INVERT {
  3438. TMDS_CTL0_DATA_NORMAL = 0x00000000,
  3439. TMDS_CTL0_DATA_INVERT_EN = 0x00000001,
  3440. } TMDS_CTL0_DATA_INVERT;
  3441. /*
  3442. * TMDS_CTL0_DATA_MODULATION enum
  3443. */
  3444. typedef enum TMDS_CTL0_DATA_MODULATION {
  3445. TMDS_CTL0_DATA_MODULATION_DISABLE = 0x00000000,
  3446. TMDS_CTL0_DATA_MODULATION_BIT0 = 0x00000001,
  3447. TMDS_CTL0_DATA_MODULATION_BIT1 = 0x00000002,
  3448. TMDS_CTL0_DATA_MODULATION_BIT2 = 0x00000003,
  3449. } TMDS_CTL0_DATA_MODULATION;
  3450. /*
  3451. * TMDS_CTL0_PATTERN_OUT_EN enum
  3452. */
  3453. typedef enum TMDS_CTL0_PATTERN_OUT_EN {
  3454. TMDS_CTL0_PATTERN_OUT_DISABLE = 0x00000000,
  3455. TMDS_CTL0_PATTERN_OUT_ENABLE = 0x00000001,
  3456. } TMDS_CTL0_PATTERN_OUT_EN;
  3457. /*
  3458. * TMDS_CTL1_DATA_SEL enum
  3459. */
  3460. typedef enum TMDS_CTL1_DATA_SEL {
  3461. TMDS_CTL1_DATA_SEL0_RESERVED = 0x00000000,
  3462. TMDS_CTL1_DATA_SEL1_DISPLAY_ENABLE = 0x00000001,
  3463. TMDS_CTL1_DATA_SEL2_VSYNC = 0x00000002,
  3464. TMDS_CTL1_DATA_SEL3_RESERVED = 0x00000003,
  3465. TMDS_CTL1_DATA_SEL4_HSYNC = 0x00000004,
  3466. TMDS_CTL1_DATA_SEL5_SEL7_RESERVED = 0x00000005,
  3467. TMDS_CTL1_DATA_SEL8_BLANK_TIME = 0x00000006,
  3468. TMDS_CTL1_DATA_SEL9_SEL15_RESERVED = 0x00000007,
  3469. } TMDS_CTL1_DATA_SEL;
  3470. /*
  3471. * TMDS_CTL1_DATA_INVERT enum
  3472. */
  3473. typedef enum TMDS_CTL1_DATA_INVERT {
  3474. TMDS_CTL1_DATA_NORMAL = 0x00000000,
  3475. TMDS_CTL1_DATA_INVERT_EN = 0x00000001,
  3476. } TMDS_CTL1_DATA_INVERT;
  3477. /*
  3478. * TMDS_CTL1_DATA_MODULATION enum
  3479. */
  3480. typedef enum TMDS_CTL1_DATA_MODULATION {
  3481. TMDS_CTL1_DATA_MODULATION_DISABLE = 0x00000000,
  3482. TMDS_CTL1_DATA_MODULATION_BIT0 = 0x00000001,
  3483. TMDS_CTL1_DATA_MODULATION_BIT1 = 0x00000002,
  3484. TMDS_CTL1_DATA_MODULATION_BIT2 = 0x00000003,
  3485. } TMDS_CTL1_DATA_MODULATION;
  3486. /*
  3487. * TMDS_CTL1_PATTERN_OUT_EN enum
  3488. */
  3489. typedef enum TMDS_CTL1_PATTERN_OUT_EN {
  3490. TMDS_CTL1_PATTERN_OUT_DISABLE = 0x00000000,
  3491. TMDS_CTL1_PATTERN_OUT_ENABLE = 0x00000001,
  3492. } TMDS_CTL1_PATTERN_OUT_EN;
  3493. /*
  3494. * TMDS_CTL2_DATA_SEL enum
  3495. */
  3496. typedef enum TMDS_CTL2_DATA_SEL {
  3497. TMDS_CTL2_DATA_SEL0_RESERVED = 0x00000000,
  3498. TMDS_CTL2_DATA_SEL1_DISPLAY_ENABLE = 0x00000001,
  3499. TMDS_CTL2_DATA_SEL2_VSYNC = 0x00000002,
  3500. TMDS_CTL2_DATA_SEL3_RESERVED = 0x00000003,
  3501. TMDS_CTL2_DATA_SEL4_HSYNC = 0x00000004,
  3502. TMDS_CTL2_DATA_SEL5_SEL7_RESERVED = 0x00000005,
  3503. TMDS_CTL2_DATA_SEL8_BLANK_TIME = 0x00000006,
  3504. TMDS_CTL2_DATA_SEL9_SEL15_RESERVED = 0x00000007,
  3505. } TMDS_CTL2_DATA_SEL;
  3506. /*
  3507. * TMDS_CTL2_DATA_INVERT enum
  3508. */
  3509. typedef enum TMDS_CTL2_DATA_INVERT {
  3510. TMDS_CTL2_DATA_NORMAL = 0x00000000,
  3511. TMDS_CTL2_DATA_INVERT_EN = 0x00000001,
  3512. } TMDS_CTL2_DATA_INVERT;
  3513. /*
  3514. * TMDS_CTL2_DATA_MODULATION enum
  3515. */
  3516. typedef enum TMDS_CTL2_DATA_MODULATION {
  3517. TMDS_CTL2_DATA_MODULATION_DISABLE = 0x00000000,
  3518. TMDS_CTL2_DATA_MODULATION_BIT0 = 0x00000001,
  3519. TMDS_CTL2_DATA_MODULATION_BIT1 = 0x00000002,
  3520. TMDS_CTL2_DATA_MODULATION_BIT2 = 0x00000003,
  3521. } TMDS_CTL2_DATA_MODULATION;
  3522. /*
  3523. * TMDS_CTL2_PATTERN_OUT_EN enum
  3524. */
  3525. typedef enum TMDS_CTL2_PATTERN_OUT_EN {
  3526. TMDS_CTL2_PATTERN_OUT_DISABLE = 0x00000000,
  3527. TMDS_CTL2_PATTERN_OUT_ENABLE = 0x00000001,
  3528. } TMDS_CTL2_PATTERN_OUT_EN;
  3529. /*
  3530. * TMDS_CTL3_DATA_INVERT enum
  3531. */
  3532. typedef enum TMDS_CTL3_DATA_INVERT {
  3533. TMDS_CTL3_DATA_NORMAL = 0x00000000,
  3534. TMDS_CTL3_DATA_INVERT_EN = 0x00000001,
  3535. } TMDS_CTL3_DATA_INVERT;
  3536. /*
  3537. * TMDS_CTL3_DATA_MODULATION enum
  3538. */
  3539. typedef enum TMDS_CTL3_DATA_MODULATION {
  3540. TMDS_CTL3_DATA_MODULATION_DISABLE = 0x00000000,
  3541. TMDS_CTL3_DATA_MODULATION_BIT0 = 0x00000001,
  3542. TMDS_CTL3_DATA_MODULATION_BIT1 = 0x00000002,
  3543. TMDS_CTL3_DATA_MODULATION_BIT2 = 0x00000003,
  3544. } TMDS_CTL3_DATA_MODULATION;
  3545. /*
  3546. * TMDS_CTL3_PATTERN_OUT_EN enum
  3547. */
  3548. typedef enum TMDS_CTL3_PATTERN_OUT_EN {
  3549. TMDS_CTL3_PATTERN_OUT_DISABLE = 0x00000000,
  3550. TMDS_CTL3_PATTERN_OUT_ENABLE = 0x00000001,
  3551. } TMDS_CTL3_PATTERN_OUT_EN;
  3552. /*
  3553. * TMDS_CTL3_DATA_SEL enum
  3554. */
  3555. typedef enum TMDS_CTL3_DATA_SEL {
  3556. TMDS_CTL3_DATA_SEL0_RESERVED = 0x00000000,
  3557. TMDS_CTL3_DATA_SEL1_DISPLAY_ENABLE = 0x00000001,
  3558. TMDS_CTL3_DATA_SEL2_VSYNC = 0x00000002,
  3559. TMDS_CTL3_DATA_SEL3_RESERVED = 0x00000003,
  3560. TMDS_CTL3_DATA_SEL4_HSYNC = 0x00000004,
  3561. TMDS_CTL3_DATA_SEL5_SEL7_RESERVED = 0x00000005,
  3562. TMDS_CTL3_DATA_SEL8_BLANK_TIME = 0x00000006,
  3563. TMDS_CTL3_DATA_SEL9_SEL15_RESERVED = 0x00000007,
  3564. } TMDS_CTL3_DATA_SEL;
  3565. /*
  3566. * DIG_FE_CNTL_SOURCE_SELECT enum
  3567. */
  3568. typedef enum DIG_FE_CNTL_SOURCE_SELECT {
  3569. DIG_FE_SOURCE_FROM_FMT0 = 0x00000000,
  3570. DIG_FE_SOURCE_FROM_FMT1 = 0x00000001,
  3571. DIG_FE_SOURCE_FROM_FMT2 = 0x00000002,
  3572. DIG_FE_SOURCE_FROM_FMT3 = 0x00000003,
  3573. DIG_FE_SOURCE_FROM_FMT4 = 0x00000004,
  3574. DIG_FE_SOURCE_FROM_FMT5 = 0x00000005,
  3575. } DIG_FE_CNTL_SOURCE_SELECT;
  3576. /*
  3577. * DIG_FE_CNTL_STEREOSYNC_SELECT enum
  3578. */
  3579. typedef enum DIG_FE_CNTL_STEREOSYNC_SELECT {
  3580. DIG_FE_STEREOSYNC_FROM_FMT0 = 0x00000000,
  3581. DIG_FE_STEREOSYNC_FROM_FMT1 = 0x00000001,
  3582. DIG_FE_STEREOSYNC_FROM_FMT2 = 0x00000002,
  3583. DIG_FE_STEREOSYNC_FROM_FMT3 = 0x00000003,
  3584. DIG_FE_STEREOSYNC_FROM_FMT4 = 0x00000004,
  3585. DIG_FE_STEREOSYNC_FROM_FMT5 = 0x00000005,
  3586. } DIG_FE_CNTL_STEREOSYNC_SELECT;
  3587. /*
  3588. * DIG_FIFO_READ_CLOCK_SRC enum
  3589. */
  3590. typedef enum DIG_FIFO_READ_CLOCK_SRC {
  3591. DIG_FIFO_READ_CLOCK_SRC_FROM_DCCG = 0x00000000,
  3592. DIG_FIFO_READ_CLOCK_SRC_FROM_DISPLAY_PIPE = 0x00000001,
  3593. } DIG_FIFO_READ_CLOCK_SRC;
  3594. /*
  3595. * DIG_OUTPUT_CRC_CNTL_LINK_SEL enum
  3596. */
  3597. typedef enum DIG_OUTPUT_CRC_CNTL_LINK_SEL {
  3598. DIG_OUTPUT_CRC_ON_LINK0 = 0x00000000,
  3599. DIG_OUTPUT_CRC_ON_LINK1 = 0x00000001,
  3600. } DIG_OUTPUT_CRC_CNTL_LINK_SEL;
  3601. /*
  3602. * DIG_OUTPUT_CRC_DATA_SEL enum
  3603. */
  3604. typedef enum DIG_OUTPUT_CRC_DATA_SEL {
  3605. DIG_OUTPUT_CRC_FOR_FULLFRAME = 0x00000000,
  3606. DIG_OUTPUT_CRC_FOR_ACTIVEONLY = 0x00000001,
  3607. DIG_OUTPUT_CRC_FOR_VBI = 0x00000002,
  3608. DIG_OUTPUT_CRC_FOR_AUDIO = 0x00000003,
  3609. } DIG_OUTPUT_CRC_DATA_SEL;
  3610. /*
  3611. * DIG_TEST_PATTERN_TEST_PATTERN_OUT_EN enum
  3612. */
  3613. typedef enum DIG_TEST_PATTERN_TEST_PATTERN_OUT_EN {
  3614. DIG_IN_NORMAL_OPERATION = 0x00000000,
  3615. DIG_IN_DEBUG_MODE = 0x00000001,
  3616. } DIG_TEST_PATTERN_TEST_PATTERN_OUT_EN;
  3617. /*
  3618. * DIG_TEST_PATTERN_HALF_CLOCK_PATTERN_SEL enum
  3619. */
  3620. typedef enum DIG_TEST_PATTERN_HALF_CLOCK_PATTERN_SEL {
  3621. DIG_10BIT_TEST_PATTERN = 0x00000000,
  3622. DIG_ALTERNATING_TEST_PATTERN = 0x00000001,
  3623. } DIG_TEST_PATTERN_HALF_CLOCK_PATTERN_SEL;
  3624. /*
  3625. * DIG_TEST_PATTERN_RANDOM_PATTERN_OUT_EN enum
  3626. */
  3627. typedef enum DIG_TEST_PATTERN_RANDOM_PATTERN_OUT_EN {
  3628. DIG_TEST_PATTERN_NORMAL = 0x00000000,
  3629. DIG_TEST_PATTERN_RANDOM = 0x00000001,
  3630. } DIG_TEST_PATTERN_RANDOM_PATTERN_OUT_EN;
  3631. /*
  3632. * DIG_TEST_PATTERN_RANDOM_PATTERN_RESET enum
  3633. */
  3634. typedef enum DIG_TEST_PATTERN_RANDOM_PATTERN_RESET {
  3635. DIG_RANDOM_PATTERN_ENABLED = 0x00000000,
  3636. DIG_RANDOM_PATTERN_RESETED = 0x00000001,
  3637. } DIG_TEST_PATTERN_RANDOM_PATTERN_RESET;
  3638. /*
  3639. * DIG_TEST_PATTERN_EXTERNAL_RESET_EN enum
  3640. */
  3641. typedef enum DIG_TEST_PATTERN_EXTERNAL_RESET_EN {
  3642. DIG_TEST_PATTERN_EXTERNAL_RESET_ENABLE = 0x00000000,
  3643. DIG_TEST_PATTERN_EXTERNAL_RESET_BY_EXT_SIG = 0x00000001,
  3644. } DIG_TEST_PATTERN_EXTERNAL_RESET_EN;
  3645. /*
  3646. * DIG_RANDOM_PATTERN_SEED_RAN_PAT enum
  3647. */
  3648. typedef enum DIG_RANDOM_PATTERN_SEED_RAN_PAT {
  3649. DIG_RANDOM_PATTERN_SEED_RAN_PAT_ALL_PIXELS = 0x00000000,
  3650. DIG_RANDOM_PATTERN_SEED_RAN_PAT_DE_HIGH = 0x00000001,
  3651. } DIG_RANDOM_PATTERN_SEED_RAN_PAT;
  3652. /*
  3653. * DIG_FIFO_STATUS_USE_OVERWRITE_LEVEL enum
  3654. */
  3655. typedef enum DIG_FIFO_STATUS_USE_OVERWRITE_LEVEL {
  3656. DIG_FIFO_USE_OVERWRITE_LEVEL = 0x00000000,
  3657. DIG_FIFO_USE_CAL_AVERAGE_LEVEL = 0x00000001,
  3658. } DIG_FIFO_STATUS_USE_OVERWRITE_LEVEL;
  3659. /*
  3660. * DIG_FIFO_ERROR_ACK enum
  3661. */
  3662. typedef enum DIG_FIFO_ERROR_ACK {
  3663. DIG_FIFO_ERROR_ACK_INT = 0x00000000,
  3664. DIG_FIFO_ERROR_NOT_ACK = 0x00000001,
  3665. } DIG_FIFO_ERROR_ACK;
  3666. /*
  3667. * DIG_FIFO_STATUS_FORCE_RECAL_AVERAGE enum
  3668. */
  3669. typedef enum DIG_FIFO_STATUS_FORCE_RECAL_AVERAGE {
  3670. DIG_FIFO_NOT_FORCE_RECAL_AVERAGE = 0x00000000,
  3671. DIG_FIFO_FORCE_RECAL_AVERAGE_LEVEL = 0x00000001,
  3672. } DIG_FIFO_STATUS_FORCE_RECAL_AVERAGE;
  3673. /*
  3674. * DIG_FIFO_STATUS_FORCE_RECOMP_MINMAX enum
  3675. */
  3676. typedef enum DIG_FIFO_STATUS_FORCE_RECOMP_MINMAX {
  3677. DIG_FIFO_NOT_FORCE_RECOMP_MINMAX = 0x00000000,
  3678. DIG_FIFO_FORCE_RECOMP_MINMAX = 0x00000001,
  3679. } DIG_FIFO_STATUS_FORCE_RECOMP_MINMAX;
  3680. /*
  3681. * AFMT_INTERRUPT_STATUS_CHG_MASK enum
  3682. */
  3683. typedef enum AFMT_INTERRUPT_STATUS_CHG_MASK {
  3684. AFMT_INTERRUPT_DISABLE = 0x00000000,
  3685. AFMT_INTERRUPT_ENABLE = 0x00000001,
  3686. } AFMT_INTERRUPT_STATUS_CHG_MASK;
  3687. /*
  3688. * HDMI_GC_AVMUTE enum
  3689. */
  3690. typedef enum HDMI_GC_AVMUTE {
  3691. HDMI_GC_AVMUTE_SET = 0x00000000,
  3692. HDMI_GC_AVMUTE_UNSET = 0x00000001,
  3693. } HDMI_GC_AVMUTE;
  3694. /*
  3695. * HDMI_DEFAULT_PAHSE enum
  3696. */
  3697. typedef enum HDMI_DEFAULT_PAHSE {
  3698. HDMI_DEFAULT_PHASE_IS_0 = 0x00000000,
  3699. HDMI_DEFAULT_PHASE_IS_1 = 0x00000001,
  3700. } HDMI_DEFAULT_PAHSE;
  3701. /*
  3702. * AFMT_AUDIO_PACKET_CONTROL2_AUDIO_LAYOUT_OVRD enum
  3703. */
  3704. typedef enum AFMT_AUDIO_PACKET_CONTROL2_AUDIO_LAYOUT_OVRD {
  3705. AFMT_AUDIO_LAYOUT_DETERMINED_BY_AZ_AUDIO_CHANNEL_STATUS = 0x00000000,
  3706. AFMT_AUDIO_LAYOUT_OVRD_BY_REGISTER = 0x00000001,
  3707. } AFMT_AUDIO_PACKET_CONTROL2_AUDIO_LAYOUT_OVRD;
  3708. /*
  3709. * AUDIO_LAYOUT_SELECT enum
  3710. */
  3711. typedef enum AUDIO_LAYOUT_SELECT {
  3712. AUDIO_LAYOUT_0 = 0x00000000,
  3713. AUDIO_LAYOUT_1 = 0x00000001,
  3714. } AUDIO_LAYOUT_SELECT;
  3715. /*
  3716. * AFMT_AUDIO_CRC_CONTROL_CONT enum
  3717. */
  3718. typedef enum AFMT_AUDIO_CRC_CONTROL_CONT {
  3719. AFMT_AUDIO_CRC_ONESHOT = 0x00000000,
  3720. AFMT_AUDIO_CRC_AUTO_RESTART = 0x00000001,
  3721. } AFMT_AUDIO_CRC_CONTROL_CONT;
  3722. /*
  3723. * AFMT_AUDIO_CRC_CONTROL_SOURCE enum
  3724. */
  3725. typedef enum AFMT_AUDIO_CRC_CONTROL_SOURCE {
  3726. AFMT_AUDIO_CRC_SOURCE_FROM_FIFO_INPUT = 0x00000000,
  3727. AFMT_AUDIO_CRC_SOURCE_FROM_FIFO_OUTPUT = 0x00000001,
  3728. } AFMT_AUDIO_CRC_CONTROL_SOURCE;
  3729. /*
  3730. * AFMT_AUDIO_CRC_CONTROL_CH_SEL enum
  3731. */
  3732. typedef enum AFMT_AUDIO_CRC_CONTROL_CH_SEL {
  3733. AFMT_AUDIO_CRC_CH0_SIG = 0x00000000,
  3734. AFMT_AUDIO_CRC_CH1_SIG = 0x00000001,
  3735. AFMT_AUDIO_CRC_CH2_SIG = 0x00000002,
  3736. AFMT_AUDIO_CRC_CH3_SIG = 0x00000003,
  3737. AFMT_AUDIO_CRC_CH4_SIG = 0x00000004,
  3738. AFMT_AUDIO_CRC_CH5_SIG = 0x00000005,
  3739. AFMT_AUDIO_CRC_CH6_SIG = 0x00000006,
  3740. AFMT_AUDIO_CRC_CH7_SIG = 0x00000007,
  3741. AFMT_AUDIO_CRC_RESERVED_8 = 0x00000008,
  3742. AFMT_AUDIO_CRC_RESERVED_9 = 0x00000009,
  3743. AFMT_AUDIO_CRC_RESERVED_10 = 0x0000000a,
  3744. AFMT_AUDIO_CRC_RESERVED_11 = 0x0000000b,
  3745. AFMT_AUDIO_CRC_RESERVED_12 = 0x0000000c,
  3746. AFMT_AUDIO_CRC_RESERVED_13 = 0x0000000d,
  3747. AFMT_AUDIO_CRC_RESERVED_14 = 0x0000000e,
  3748. AFMT_AUDIO_CRC_AUDIO_SAMPLE_COUNT = 0x0000000f,
  3749. } AFMT_AUDIO_CRC_CONTROL_CH_SEL;
  3750. /*
  3751. * AFMT_RAMP_CONTROL0_SIGN enum
  3752. */
  3753. typedef enum AFMT_RAMP_CONTROL0_SIGN {
  3754. AFMT_RAMP_SIGNED = 0x00000000,
  3755. AFMT_RAMP_UNSIGNED = 0x00000001,
  3756. } AFMT_RAMP_CONTROL0_SIGN;
  3757. /*
  3758. * AFMT_AUDIO_PACKET_CONTROL_AUDIO_SAMPLE_SEND enum
  3759. */
  3760. typedef enum AFMT_AUDIO_PACKET_CONTROL_AUDIO_SAMPLE_SEND {
  3761. AFMT_AUDIO_PACKET_SENT_DISABLED = 0x00000000,
  3762. AFMT_AUDIO_PACKET_SENT_ENABLED = 0x00000001,
  3763. } AFMT_AUDIO_PACKET_CONTROL_AUDIO_SAMPLE_SEND;
  3764. /*
  3765. * AFMT_AUDIO_PACKET_CONTROL_RESET_FIFO_WHEN_AUDIO_DIS enum
  3766. */
  3767. typedef enum AFMT_AUDIO_PACKET_CONTROL_RESET_FIFO_WHEN_AUDIO_DIS {
  3768. AFMT_NOT_RESET_AUDIO_FIFO_WHEN_AUDIO_DISABLED_RESERVED = 0x00000000,
  3769. AFMT_RESET_AUDIO_FIFO_WHEN_AUDIO_DISABLED = 0x00000001,
  3770. } AFMT_AUDIO_PACKET_CONTROL_RESET_FIFO_WHEN_AUDIO_DIS;
  3771. /*
  3772. * AFMT_INFOFRAME_CONTROL0_AUDIO_INFO_SOURCE enum
  3773. */
  3774. typedef enum AFMT_INFOFRAME_CONTROL0_AUDIO_INFO_SOURCE {
  3775. AFMT_INFOFRAME_SOURCE_FROM_AZALIA_BLOCK = 0x00000000,
  3776. AFMT_INFOFRAME_SOURCE_FROM_AFMT_REGISTERS = 0x00000001,
  3777. } AFMT_INFOFRAME_CONTROL0_AUDIO_INFO_SOURCE;
  3778. /*
  3779. * AFMT_AUDIO_SRC_CONTROL_SELECT enum
  3780. */
  3781. typedef enum AFMT_AUDIO_SRC_CONTROL_SELECT {
  3782. AFMT_AUDIO_SRC_FROM_AZ_STREAM0 = 0x00000000,
  3783. AFMT_AUDIO_SRC_FROM_AZ_STREAM1 = 0x00000001,
  3784. AFMT_AUDIO_SRC_FROM_AZ_STREAM2 = 0x00000002,
  3785. AFMT_AUDIO_SRC_FROM_AZ_STREAM3 = 0x00000003,
  3786. AFMT_AUDIO_SRC_FROM_AZ_STREAM4 = 0x00000004,
  3787. AFMT_AUDIO_SRC_FROM_AZ_STREAM5 = 0x00000005,
  3788. AFMT_AUDIO_SRC_RESERVED = 0x00000006,
  3789. } AFMT_AUDIO_SRC_CONTROL_SELECT;
  3790. /*
  3791. * DIG_BE_CNTL_MODE enum
  3792. */
  3793. typedef enum DIG_BE_CNTL_MODE {
  3794. DIG_BE_DP_SST_MODE = 0x00000000,
  3795. DIG_BE_RESERVED1 = 0x00000001,
  3796. DIG_BE_TMDS_DVI_MODE = 0x00000002,
  3797. DIG_BE_TMDS_HDMI_MODE = 0x00000003,
  3798. DIG_BE_SDVO_RESERVED = 0x00000004,
  3799. DIG_BE_DP_MST_MODE = 0x00000005,
  3800. DIG_BE_RESERVED2 = 0x00000006,
  3801. DIG_BE_RESERVED3 = 0x00000007,
  3802. } DIG_BE_CNTL_MODE;
  3803. /*
  3804. * DIG_BE_CNTL_HPD_SELECT enum
  3805. */
  3806. typedef enum DIG_BE_CNTL_HPD_SELECT {
  3807. DIG_BE_CNTL_HPD1 = 0x00000000,
  3808. DIG_BE_CNTL_HPD2 = 0x00000001,
  3809. DIG_BE_CNTL_HPD3 = 0x00000002,
  3810. DIG_BE_CNTL_HPD4 = 0x00000003,
  3811. DIG_BE_CNTL_HPD5 = 0x00000004,
  3812. DIG_BE_CNTL_HPD6 = 0x00000005,
  3813. } DIG_BE_CNTL_HPD_SELECT;
  3814. /*
  3815. * LVTMA_RANDOM_PATTERN_SEED_RAN_PAT enum
  3816. */
  3817. typedef enum LVTMA_RANDOM_PATTERN_SEED_RAN_PAT {
  3818. LVTMA_RANDOM_PATTERN_SEED_ALL_PIXELS = 0x00000000,
  3819. LVTMA_RANDOM_PATTERN_SEED_ONLY_DE_HIGH = 0x00000001,
  3820. } LVTMA_RANDOM_PATTERN_SEED_RAN_PAT;
  3821. /*
  3822. * TMDS_SYNC_PHASE enum
  3823. */
  3824. typedef enum TMDS_SYNC_PHASE {
  3825. TMDS_NOT_SYNC_PHASE_ON_FRAME_START = 0x00000000,
  3826. TMDS_SYNC_PHASE_ON_FRAME_START = 0x00000001,
  3827. } TMDS_SYNC_PHASE;
  3828. /*
  3829. * TMDS_DATA_SYNCHRONIZATION_DSINTSEL enum
  3830. */
  3831. typedef enum TMDS_DATA_SYNCHRONIZATION_DSINTSEL {
  3832. TMDS_DATA_SYNCHRONIZATION_DSINTSEL_PCLK_TMDS = 0x00000000,
  3833. TMDS_DATA_SYNCHRONIZATION_DSINTSEL_TMDS_PLL = 0x00000001,
  3834. } TMDS_DATA_SYNCHRONIZATION_DSINTSEL;
  3835. /*
  3836. * TMDS_TRANSMITTER_ENABLE_HPD_MASK enum
  3837. */
  3838. typedef enum TMDS_TRANSMITTER_ENABLE_HPD_MASK {
  3839. TMDS_TRANSMITTER_HPD_MASK_NOT_OVERRIDE = 0x00000000,
  3840. TMDS_TRANSMITTER_HPD_MASK_OVERRIDE = 0x00000001,
  3841. } TMDS_TRANSMITTER_ENABLE_HPD_MASK;
  3842. /*
  3843. * TMDS_TRANSMITTER_ENABLE_LNKCEN_HPD_MASK enum
  3844. */
  3845. typedef enum TMDS_TRANSMITTER_ENABLE_LNKCEN_HPD_MASK {
  3846. TMDS_TRANSMITTER_LNKCEN_HPD_MASK_NOT_OVERRIDE = 0x00000000,
  3847. TMDS_TRANSMITTER_LNKCEN_HPD_MASK_OVERRIDE = 0x00000001,
  3848. } TMDS_TRANSMITTER_ENABLE_LNKCEN_HPD_MASK;
  3849. /*
  3850. * TMDS_TRANSMITTER_ENABLE_LNKDEN_HPD_MASK enum
  3851. */
  3852. typedef enum TMDS_TRANSMITTER_ENABLE_LNKDEN_HPD_MASK {
  3853. TMDS_TRANSMITTER_LNKDEN_HPD_MASK_NOT_OVERRIDE = 0x00000000,
  3854. TMDS_TRANSMITTER_LNKDEN_HPD_MASK_OVERRIDE = 0x00000001,
  3855. } TMDS_TRANSMITTER_ENABLE_LNKDEN_HPD_MASK;
  3856. /*
  3857. * TMDS_TRANSMITTER_CONTROL_PLL_ENABLE_HPD_MASK enum
  3858. */
  3859. typedef enum TMDS_TRANSMITTER_CONTROL_PLL_ENABLE_HPD_MASK {
  3860. TMDS_TRANSMITTER_HPD_NOT_OVERRIDE_PLL_ENABLE = 0x00000000,
  3861. TMDS_TRANSMITTER_HPD_OVERRIDE_PLL_ENABLE_ON_DISCON = 0x00000001,
  3862. TMDS_TRANSMITTER_HPD_OVERRIDE_PLL_ENABLE_ON_CON = 0x00000002,
  3863. TMDS_TRANSMITTER_HPD_OVERRIDE_PLL_ENABLE = 0x00000003,
  3864. } TMDS_TRANSMITTER_CONTROL_PLL_ENABLE_HPD_MASK;
  3865. /*
  3866. * TMDS_TRANSMITTER_CONTROL_IDSCKSELA enum
  3867. */
  3868. typedef enum TMDS_TRANSMITTER_CONTROL_IDSCKSELA {
  3869. TMDS_TRANSMITTER_IDSCKSELA_USE_IPIXCLK = 0x00000000,
  3870. TMDS_TRANSMITTER_IDSCKSELA_USE_IDCLK = 0x00000001,
  3871. } TMDS_TRANSMITTER_CONTROL_IDSCKSELA;
  3872. /*
  3873. * TMDS_TRANSMITTER_CONTROL_IDSCKSELB enum
  3874. */
  3875. typedef enum TMDS_TRANSMITTER_CONTROL_IDSCKSELB {
  3876. TMDS_TRANSMITTER_IDSCKSELB_USE_IPIXCLK = 0x00000000,
  3877. TMDS_TRANSMITTER_IDSCKSELB_USE_IDCLK = 0x00000001,
  3878. } TMDS_TRANSMITTER_CONTROL_IDSCKSELB;
  3879. /*
  3880. * TMDS_TRANSMITTER_CONTROL_PLL_PWRUP_SEQ_EN enum
  3881. */
  3882. typedef enum TMDS_TRANSMITTER_CONTROL_PLL_PWRUP_SEQ_EN {
  3883. TMDS_TRANSMITTER_PLL_PWRUP_SEQ_DISABLE = 0x00000000,
  3884. TMDS_TRANSMITTER_PLL_PWRUP_SEQ_ENABLE = 0x00000001,
  3885. } TMDS_TRANSMITTER_CONTROL_PLL_PWRUP_SEQ_EN;
  3886. /*
  3887. * TMDS_TRANSMITTER_CONTROL_PLL_RESET_HPD_MASK enum
  3888. */
  3889. typedef enum TMDS_TRANSMITTER_CONTROL_PLL_RESET_HPD_MASK {
  3890. TMDS_TRANSMITTER_PLL_NOT_RST_ON_HPD = 0x00000000,
  3891. TMDS_TRANSMITTER_PLL_RST_ON_HPD = 0x00000001,
  3892. } TMDS_TRANSMITTER_CONTROL_PLL_RESET_HPD_MASK;
  3893. /*
  3894. * TMDS_TRANSMITTER_CONTROL_TMCLK_FROM_PADS enum
  3895. */
  3896. typedef enum TMDS_TRANSMITTER_CONTROL_TMCLK_FROM_PADS {
  3897. TMDS_TRANSMITTER_TMCLK_FROM_TMDS_TMCLK = 0x00000000,
  3898. TMDS_TRANSMITTER_TMCLK_FROM_PADS = 0x00000001,
  3899. } TMDS_TRANSMITTER_CONTROL_TMCLK_FROM_PADS;
  3900. /*
  3901. * TMDS_TRANSMITTER_CONTROL_TDCLK_FROM_PADS enum
  3902. */
  3903. typedef enum TMDS_TRANSMITTER_CONTROL_TDCLK_FROM_PADS {
  3904. TMDS_TRANSMITTER_TDCLK_FROM_TMDS_TDCLK = 0x00000000,
  3905. TMDS_TRANSMITTER_TDCLK_FROM_PADS = 0x00000001,
  3906. } TMDS_TRANSMITTER_CONTROL_TDCLK_FROM_PADS;
  3907. /*
  3908. * TMDS_TRANSMITTER_CONTROL_PLLSEL_OVERWRITE_EN enum
  3909. */
  3910. typedef enum TMDS_TRANSMITTER_CONTROL_PLLSEL_OVERWRITE_EN {
  3911. TMDS_TRANSMITTER_PLLSEL_BY_HW = 0x00000000,
  3912. TMDS_TRANSMITTER_PLLSEL_OVERWRITE_BY_SW = 0x00000001,
  3913. } TMDS_TRANSMITTER_CONTROL_PLLSEL_OVERWRITE_EN;
  3914. /*
  3915. * TMDS_TRANSMITTER_CONTROL_BYPASS_PLLA enum
  3916. */
  3917. typedef enum TMDS_TRANSMITTER_CONTROL_BYPASS_PLLA {
  3918. TMDS_TRANSMITTER_BYPASS_PLLA_COHERENT = 0x00000000,
  3919. TMDS_TRANSMITTER_BYPASS_PLLA_INCOHERENT = 0x00000001,
  3920. } TMDS_TRANSMITTER_CONTROL_BYPASS_PLLA;
  3921. /*
  3922. * TMDS_TRANSMITTER_CONTROL_BYPASS_PLLB enum
  3923. */
  3924. typedef enum TMDS_TRANSMITTER_CONTROL_BYPASS_PLLB {
  3925. TMDS_TRANSMITTER_BYPASS_PLLB_COHERENT = 0x00000000,
  3926. TMDS_TRANSMITTER_BYPASS_PLLB_INCOHERENT = 0x00000001,
  3927. } TMDS_TRANSMITTER_CONTROL_BYPASS_PLLB;
  3928. /*
  3929. * TMDS_REG_TEST_OUTPUTA_CNTLA enum
  3930. */
  3931. typedef enum TMDS_REG_TEST_OUTPUTA_CNTLA {
  3932. TMDS_REG_TEST_OUTPUTA_CNTLA_OTDATA0 = 0x00000000,
  3933. TMDS_REG_TEST_OUTPUTA_CNTLA_OTDATA1 = 0x00000001,
  3934. TMDS_REG_TEST_OUTPUTA_CNTLA_OTDATA2 = 0x00000002,
  3935. TMDS_REG_TEST_OUTPUTA_CNTLA_NA = 0x00000003,
  3936. } TMDS_REG_TEST_OUTPUTA_CNTLA;
  3937. /*
  3938. * TMDS_REG_TEST_OUTPUTB_CNTLB enum
  3939. */
  3940. typedef enum TMDS_REG_TEST_OUTPUTB_CNTLB {
  3941. TMDS_REG_TEST_OUTPUTB_CNTLB_OTDATB0 = 0x00000000,
  3942. TMDS_REG_TEST_OUTPUTB_CNTLB_OTDATB1 = 0x00000001,
  3943. TMDS_REG_TEST_OUTPUTB_CNTLB_OTDATB2 = 0x00000002,
  3944. TMDS_REG_TEST_OUTPUTB_CNTLB_NA = 0x00000003,
  3945. } TMDS_REG_TEST_OUTPUTB_CNTLB;
  3946. /*******************************************************
  3947. * DCP Enums
  3948. *******************************************************/
  3949. /*
  3950. * DCP_GRPH_ENABLE enum
  3951. */
  3952. typedef enum DCP_GRPH_ENABLE {
  3953. DCP_GRPH_ENABLE_FALSE = 0x00000000,
  3954. DCP_GRPH_ENABLE_TRUE = 0x00000001,
  3955. } DCP_GRPH_ENABLE;
  3956. /*
  3957. * DCP_GRPH_KEYER_ALPHA_SEL enum
  3958. */
  3959. typedef enum DCP_GRPH_KEYER_ALPHA_SEL {
  3960. DCP_GRPH_KEYER_ALPHA_SEL_FALSE = 0x00000000,
  3961. DCP_GRPH_KEYER_ALPHA_SEL_TRUE = 0x00000001,
  3962. } DCP_GRPH_KEYER_ALPHA_SEL;
  3963. /*
  3964. * DCP_GRPH_DEPTH enum
  3965. */
  3966. typedef enum DCP_GRPH_DEPTH {
  3967. DCP_GRPH_DEPTH_8BPP = 0x00000000,
  3968. DCP_GRPH_DEPTH_16BPP = 0x00000001,
  3969. DCP_GRPH_DEPTH_32BPP = 0x00000002,
  3970. DCP_GRPH_DEPTH_64BPP = 0x00000003,
  3971. } DCP_GRPH_DEPTH;
  3972. /*
  3973. * DCP_GRPH_NUM_BANKS enum
  3974. */
  3975. typedef enum DCP_GRPH_NUM_BANKS {
  3976. DCP_GRPH_NUM_BANKS_1BANK = 0x00000000,
  3977. DCP_GRPH_NUM_BANKS_2BANK = 0x00000001,
  3978. DCP_GRPH_NUM_BANKS_4BANK = 0x00000002,
  3979. DCP_GRPH_NUM_BANKS_8BANK = 0x00000003,
  3980. DCP_GRPH_NUM_BANKS_16BANK = 0x00000004,
  3981. } DCP_GRPH_NUM_BANKS;
  3982. /*
  3983. * DCP_GRPH_NUM_PIPES enum
  3984. */
  3985. typedef enum DCP_GRPH_NUM_PIPES {
  3986. DCP_GRPH_NUM_PIPES_1PIPE = 0x00000000,
  3987. DCP_GRPH_NUM_PIPES_2PIPE = 0x00000001,
  3988. DCP_GRPH_NUM_PIPES_4PIPE = 0x00000002,
  3989. DCP_GRPH_NUM_PIPES_8PIPE = 0x00000003,
  3990. } DCP_GRPH_NUM_PIPES;
  3991. /*
  3992. * DCP_GRPH_FORMAT enum
  3993. */
  3994. typedef enum DCP_GRPH_FORMAT {
  3995. DCP_GRPH_FORMAT_8BPP = 0x00000000,
  3996. DCP_GRPH_FORMAT_16BPP = 0x00000001,
  3997. DCP_GRPH_FORMAT_32BPP = 0x00000002,
  3998. DCP_GRPH_FORMAT_64BPP = 0x00000003,
  3999. } DCP_GRPH_FORMAT;
  4000. /*
  4001. * DCP_GRPH_ADDRESS_TRANSLATION_ENABLE enum
  4002. */
  4003. typedef enum DCP_GRPH_ADDRESS_TRANSLATION_ENABLE {
  4004. DCP_GRPH_ADDRESS_TRANSLATION_ENABLE_FALSE = 0x00000000,
  4005. DCP_GRPH_ADDRESS_TRANSLATION_ENABLE_TRUE = 0x00000001,
  4006. } DCP_GRPH_ADDRESS_TRANSLATION_ENABLE;
  4007. /*
  4008. * DCP_GRPH_SW_MODE enum
  4009. */
  4010. typedef enum DCP_GRPH_SW_MODE {
  4011. DCP_GRPH_SW_MODE_0 = 0x00000000,
  4012. DCP_GRPH_SW_MODE_2 = 0x00000002,
  4013. DCP_GRPH_SW_MODE_3 = 0x00000003,
  4014. DCP_GRPH_SW_MODE_22 = 0x00000016,
  4015. DCP_GRPH_SW_MODE_23 = 0x00000017,
  4016. DCP_GRPH_SW_MODE_26 = 0x0000001a,
  4017. DCP_GRPH_SW_MODE_27 = 0x0000001b,
  4018. DCP_GRPH_SW_MODE_30 = 0x0000001e,
  4019. DCP_GRPH_SW_MODE_31 = 0x0000001f,
  4020. } DCP_GRPH_SW_MODE;
  4021. /*
  4022. * DCP_GRPH_COLOR_EXPANSION_MODE enum
  4023. */
  4024. typedef enum DCP_GRPH_COLOR_EXPANSION_MODE {
  4025. DCP_GRPH_COLOR_EXPANSION_MODE_DEXP = 0x00000000,
  4026. DCP_GRPH_COLOR_EXPANSION_MODE_ZEXP = 0x00000001,
  4027. } DCP_GRPH_COLOR_EXPANSION_MODE;
  4028. /*
  4029. * DCP_GRPH_LUT_10BIT_BYPASS_EN enum
  4030. */
  4031. typedef enum DCP_GRPH_LUT_10BIT_BYPASS_EN {
  4032. DCP_GRPH_LUT_10BIT_BYPASS_EN_FALSE = 0x00000000,
  4033. DCP_GRPH_LUT_10BIT_BYPASS_EN_TRUE = 0x00000001,
  4034. } DCP_GRPH_LUT_10BIT_BYPASS_EN;
  4035. /*
  4036. * DCP_GRPH_LUT_10BIT_BYPASS_DBL_BUF_EN enum
  4037. */
  4038. typedef enum DCP_GRPH_LUT_10BIT_BYPASS_DBL_BUF_EN {
  4039. DCP_GRPH_LUT_10BIT_BYPASS_DBL_BUF_EN_FALSE = 0x00000000,
  4040. DCP_GRPH_LUT_10BIT_BYPASS_DBL_BUF_EN_TRUE = 0x00000001,
  4041. } DCP_GRPH_LUT_10BIT_BYPASS_DBL_BUF_EN;
  4042. /*
  4043. * DCP_GRPH_ENDIAN_SWAP enum
  4044. */
  4045. typedef enum DCP_GRPH_ENDIAN_SWAP {
  4046. DCP_GRPH_ENDIAN_SWAP_NONE = 0x00000000,
  4047. DCP_GRPH_ENDIAN_SWAP_8IN16 = 0x00000001,
  4048. DCP_GRPH_ENDIAN_SWAP_8IN32 = 0x00000002,
  4049. DCP_GRPH_ENDIAN_SWAP_8IN64 = 0x00000003,
  4050. } DCP_GRPH_ENDIAN_SWAP;
  4051. /*
  4052. * DCP_GRPH_RED_CROSSBAR enum
  4053. */
  4054. typedef enum DCP_GRPH_RED_CROSSBAR {
  4055. DCP_GRPH_RED_CROSSBAR_FROM_R = 0x00000000,
  4056. DCP_GRPH_RED_CROSSBAR_FROM_G = 0x00000001,
  4057. DCP_GRPH_RED_CROSSBAR_FROM_B = 0x00000002,
  4058. DCP_GRPH_RED_CROSSBAR_FROM_A = 0x00000003,
  4059. } DCP_GRPH_RED_CROSSBAR;
  4060. /*
  4061. * DCP_GRPH_GREEN_CROSSBAR enum
  4062. */
  4063. typedef enum DCP_GRPH_GREEN_CROSSBAR {
  4064. DCP_GRPH_GREEN_CROSSBAR_FROM_G = 0x00000000,
  4065. DCP_GRPH_GREEN_CROSSBAR_FROM_B = 0x00000001,
  4066. DCP_GRPH_GREEN_CROSSBAR_FROM_A = 0x00000002,
  4067. DCP_GRPH_GREEN_CROSSBAR_FROM_R = 0x00000003,
  4068. } DCP_GRPH_GREEN_CROSSBAR;
  4069. /*
  4070. * DCP_GRPH_BLUE_CROSSBAR enum
  4071. */
  4072. typedef enum DCP_GRPH_BLUE_CROSSBAR {
  4073. DCP_GRPH_BLUE_CROSSBAR_FROM_B = 0x00000000,
  4074. DCP_GRPH_BLUE_CROSSBAR_FROM_A = 0x00000001,
  4075. DCP_GRPH_BLUE_CROSSBAR_FROM_R = 0x00000002,
  4076. DCP_GRPH_BLUE_CROSSBAR_FROM_G = 0x00000003,
  4077. } DCP_GRPH_BLUE_CROSSBAR;
  4078. /*
  4079. * DCP_GRPH_ALPHA_CROSSBAR enum
  4080. */
  4081. typedef enum DCP_GRPH_ALPHA_CROSSBAR {
  4082. DCP_GRPH_ALPHA_CROSSBAR_FROM_A = 0x00000000,
  4083. DCP_GRPH_ALPHA_CROSSBAR_FROM_R = 0x00000001,
  4084. DCP_GRPH_ALPHA_CROSSBAR_FROM_G = 0x00000002,
  4085. DCP_GRPH_ALPHA_CROSSBAR_FROM_B = 0x00000003,
  4086. } DCP_GRPH_ALPHA_CROSSBAR;
  4087. /*
  4088. * DCP_GRPH_PRIMARY_DFQ_ENABLE enum
  4089. */
  4090. typedef enum DCP_GRPH_PRIMARY_DFQ_ENABLE {
  4091. DCP_GRPH_PRIMARY_DFQ_ENABLE_FALSE = 0x00000000,
  4092. DCP_GRPH_PRIMARY_DFQ_ENABLE_TRUE = 0x00000001,
  4093. } DCP_GRPH_PRIMARY_DFQ_ENABLE;
  4094. /*
  4095. * DCP_GRPH_SECONDARY_DFQ_ENABLE enum
  4096. */
  4097. typedef enum DCP_GRPH_SECONDARY_DFQ_ENABLE {
  4098. DCP_GRPH_SECONDARY_DFQ_ENABLE_FALSE = 0x00000000,
  4099. DCP_GRPH_SECONDARY_DFQ_ENABLE_TRUE = 0x00000001,
  4100. } DCP_GRPH_SECONDARY_DFQ_ENABLE;
  4101. /*
  4102. * DCP_GRPH_INPUT_GAMMA_MODE enum
  4103. */
  4104. typedef enum DCP_GRPH_INPUT_GAMMA_MODE {
  4105. DCP_GRPH_INPUT_GAMMA_MODE_LUT = 0x00000000,
  4106. DCP_GRPH_INPUT_GAMMA_MODE_BYPASS = 0x00000001,
  4107. } DCP_GRPH_INPUT_GAMMA_MODE;
  4108. /*
  4109. * DCP_GRPH_MODE_UPDATE_PENDING enum
  4110. */
  4111. typedef enum DCP_GRPH_MODE_UPDATE_PENDING {
  4112. DCP_GRPH_MODE_UPDATE_PENDING_FALSE = 0x00000000,
  4113. DCP_GRPH_MODE_UPDATE_PENDING_TRUE = 0x00000001,
  4114. } DCP_GRPH_MODE_UPDATE_PENDING;
  4115. /*
  4116. * DCP_GRPH_MODE_UPDATE_TAKEN enum
  4117. */
  4118. typedef enum DCP_GRPH_MODE_UPDATE_TAKEN {
  4119. DCP_GRPH_MODE_UPDATE_TAKEN_FALSE = 0x00000000,
  4120. DCP_GRPH_MODE_UPDATE_TAKEN_TRUE = 0x00000001,
  4121. } DCP_GRPH_MODE_UPDATE_TAKEN;
  4122. /*
  4123. * DCP_GRPH_SURFACE_UPDATE_PENDING enum
  4124. */
  4125. typedef enum DCP_GRPH_SURFACE_UPDATE_PENDING {
  4126. DCP_GRPH_SURFACE_UPDATE_PENDING_FALSE = 0x00000000,
  4127. DCP_GRPH_SURFACE_UPDATE_PENDING_TRUE = 0x00000001,
  4128. } DCP_GRPH_SURFACE_UPDATE_PENDING;
  4129. /*
  4130. * DCP_GRPH_SURFACE_UPDATE_TAKEN enum
  4131. */
  4132. typedef enum DCP_GRPH_SURFACE_UPDATE_TAKEN {
  4133. DCP_GRPH_SURFACE_UPDATE_TAKEN_FALSE = 0x00000000,
  4134. DCP_GRPH_SURFACE_UPDATE_TAKEN_TRUE = 0x00000001,
  4135. } DCP_GRPH_SURFACE_UPDATE_TAKEN;
  4136. /*
  4137. * DCP_GRPH_SURFACE_XDMA_PENDING_ENABLE enum
  4138. */
  4139. typedef enum DCP_GRPH_SURFACE_XDMA_PENDING_ENABLE {
  4140. DCP_GRPH_SURFACE_XDMA_PENDING_ENABLE_FALSE = 0x00000000,
  4141. DCP_GRPH_SURFACE_XDMA_PENDING_ENABLE_TRUE = 0x00000001,
  4142. } DCP_GRPH_SURFACE_XDMA_PENDING_ENABLE;
  4143. /*
  4144. * DCP_GRPH_UPDATE_LOCK enum
  4145. */
  4146. typedef enum DCP_GRPH_UPDATE_LOCK {
  4147. DCP_GRPH_UPDATE_LOCK_FALSE = 0x00000000,
  4148. DCP_GRPH_UPDATE_LOCK_TRUE = 0x00000001,
  4149. } DCP_GRPH_UPDATE_LOCK;
  4150. /*
  4151. * DCP_GRPH_SURFACE_IGNORE_UPDATE_LOCK enum
  4152. */
  4153. typedef enum DCP_GRPH_SURFACE_IGNORE_UPDATE_LOCK {
  4154. DCP_GRPH_SURFACE_IGNORE_UPDATE_LOCK_FALSE = 0x00000000,
  4155. DCP_GRPH_SURFACE_IGNORE_UPDATE_LOCK_TRUE = 0x00000001,
  4156. } DCP_GRPH_SURFACE_IGNORE_UPDATE_LOCK;
  4157. /*
  4158. * DCP_GRPH_MODE_DISABLE_MULTIPLE_UPDATE enum
  4159. */
  4160. typedef enum DCP_GRPH_MODE_DISABLE_MULTIPLE_UPDATE {
  4161. DCP_GRPH_MODE_DISABLE_MULTIPLE_UPDATE_FALSE = 0x00000000,
  4162. DCP_GRPH_MODE_DISABLE_MULTIPLE_UPDATE_TRUE = 0x00000001,
  4163. } DCP_GRPH_MODE_DISABLE_MULTIPLE_UPDATE;
  4164. /*
  4165. * DCP_GRPH_SURFACE_DISABLE_MULTIPLE_UPDATE enum
  4166. */
  4167. typedef enum DCP_GRPH_SURFACE_DISABLE_MULTIPLE_UPDATE {
  4168. DCP_GRPH_SURFACE_DISABLE_MULTIPLE_UPDATE_FALSE = 0x00000000,
  4169. DCP_GRPH_SURFACE_DISABLE_MULTIPLE_UPDATE_TRUE = 0x00000001,
  4170. } DCP_GRPH_SURFACE_DISABLE_MULTIPLE_UPDATE;
  4171. /*
  4172. * DCP_GRPH_SURFACE_UPDATE_H_RETRACE_EN enum
  4173. */
  4174. typedef enum DCP_GRPH_SURFACE_UPDATE_H_RETRACE_EN {
  4175. DCP_GRPH_SURFACE_UPDATE_H_RETRACE_EN_FALSE = 0x00000000,
  4176. DCP_GRPH_SURFACE_UPDATE_H_RETRACE_EN_TRUE = 0x00000001,
  4177. } DCP_GRPH_SURFACE_UPDATE_H_RETRACE_EN;
  4178. /*
  4179. * DCP_GRPH_XDMA_SUPER_AA_EN enum
  4180. */
  4181. typedef enum DCP_GRPH_XDMA_SUPER_AA_EN {
  4182. DCP_GRPH_XDMA_SUPER_AA_EN_FALSE = 0x00000000,
  4183. DCP_GRPH_XDMA_SUPER_AA_EN_TRUE = 0x00000001,
  4184. } DCP_GRPH_XDMA_SUPER_AA_EN;
  4185. /*
  4186. * DCP_GRPH_DFQ_RESET enum
  4187. */
  4188. typedef enum DCP_GRPH_DFQ_RESET {
  4189. DCP_GRPH_DFQ_RESET_FALSE = 0x00000000,
  4190. DCP_GRPH_DFQ_RESET_TRUE = 0x00000001,
  4191. } DCP_GRPH_DFQ_RESET;
  4192. /*
  4193. * DCP_GRPH_DFQ_SIZE enum
  4194. */
  4195. typedef enum DCP_GRPH_DFQ_SIZE {
  4196. DCP_GRPH_DFQ_SIZE_DEEP1 = 0x00000000,
  4197. DCP_GRPH_DFQ_SIZE_DEEP2 = 0x00000001,
  4198. DCP_GRPH_DFQ_SIZE_DEEP3 = 0x00000002,
  4199. DCP_GRPH_DFQ_SIZE_DEEP4 = 0x00000003,
  4200. DCP_GRPH_DFQ_SIZE_DEEP5 = 0x00000004,
  4201. DCP_GRPH_DFQ_SIZE_DEEP6 = 0x00000005,
  4202. DCP_GRPH_DFQ_SIZE_DEEP7 = 0x00000006,
  4203. DCP_GRPH_DFQ_SIZE_DEEP8 = 0x00000007,
  4204. } DCP_GRPH_DFQ_SIZE;
  4205. /*
  4206. * DCP_GRPH_DFQ_MIN_FREE_ENTRIES enum
  4207. */
  4208. typedef enum DCP_GRPH_DFQ_MIN_FREE_ENTRIES {
  4209. DCP_GRPH_DFQ_MIN_FREE_ENTRIES_1 = 0x00000000,
  4210. DCP_GRPH_DFQ_MIN_FREE_ENTRIES_2 = 0x00000001,
  4211. DCP_GRPH_DFQ_MIN_FREE_ENTRIES_3 = 0x00000002,
  4212. DCP_GRPH_DFQ_MIN_FREE_ENTRIES_4 = 0x00000003,
  4213. DCP_GRPH_DFQ_MIN_FREE_ENTRIES_5 = 0x00000004,
  4214. DCP_GRPH_DFQ_MIN_FREE_ENTRIES_6 = 0x00000005,
  4215. DCP_GRPH_DFQ_MIN_FREE_ENTRIES_7 = 0x00000006,
  4216. DCP_GRPH_DFQ_MIN_FREE_ENTRIES_8 = 0x00000007,
  4217. } DCP_GRPH_DFQ_MIN_FREE_ENTRIES;
  4218. /*
  4219. * DCP_GRPH_DFQ_RESET_ACK enum
  4220. */
  4221. typedef enum DCP_GRPH_DFQ_RESET_ACK {
  4222. DCP_GRPH_DFQ_RESET_ACK_FALSE = 0x00000000,
  4223. DCP_GRPH_DFQ_RESET_ACK_TRUE = 0x00000001,
  4224. } DCP_GRPH_DFQ_RESET_ACK;
  4225. /*
  4226. * DCP_GRPH_PFLIP_INT_CLEAR enum
  4227. */
  4228. typedef enum DCP_GRPH_PFLIP_INT_CLEAR {
  4229. DCP_GRPH_PFLIP_INT_CLEAR_FALSE = 0x00000000,
  4230. DCP_GRPH_PFLIP_INT_CLEAR_TRUE = 0x00000001,
  4231. } DCP_GRPH_PFLIP_INT_CLEAR;
  4232. /*
  4233. * DCP_GRPH_PFLIP_INT_MASK enum
  4234. */
  4235. typedef enum DCP_GRPH_PFLIP_INT_MASK {
  4236. DCP_GRPH_PFLIP_INT_MASK_FALSE = 0x00000000,
  4237. DCP_GRPH_PFLIP_INT_MASK_TRUE = 0x00000001,
  4238. } DCP_GRPH_PFLIP_INT_MASK;
  4239. /*
  4240. * DCP_GRPH_PFLIP_INT_TYPE enum
  4241. */
  4242. typedef enum DCP_GRPH_PFLIP_INT_TYPE {
  4243. DCP_GRPH_PFLIP_INT_TYPE_LEGACY_LEVEL = 0x00000000,
  4244. DCP_GRPH_PFLIP_INT_TYPE_PULSE = 0x00000001,
  4245. } DCP_GRPH_PFLIP_INT_TYPE;
  4246. /*
  4247. * DCP_GRPH_PRESCALE_SELECT enum
  4248. */
  4249. typedef enum DCP_GRPH_PRESCALE_SELECT {
  4250. DCP_GRPH_PRESCALE_SELECT_FIXED = 0x00000000,
  4251. DCP_GRPH_PRESCALE_SELECT_FLOATING = 0x00000001,
  4252. } DCP_GRPH_PRESCALE_SELECT;
  4253. /*
  4254. * DCP_GRPH_PRESCALE_R_SIGN enum
  4255. */
  4256. typedef enum DCP_GRPH_PRESCALE_R_SIGN {
  4257. DCP_GRPH_PRESCALE_R_SIGN_UNSIGNED = 0x00000000,
  4258. DCP_GRPH_PRESCALE_R_SIGN_SIGNED = 0x00000001,
  4259. } DCP_GRPH_PRESCALE_R_SIGN;
  4260. /*
  4261. * DCP_GRPH_PRESCALE_G_SIGN enum
  4262. */
  4263. typedef enum DCP_GRPH_PRESCALE_G_SIGN {
  4264. DCP_GRPH_PRESCALE_G_SIGN_UNSIGNED = 0x00000000,
  4265. DCP_GRPH_PRESCALE_G_SIGN_SIGNED = 0x00000001,
  4266. } DCP_GRPH_PRESCALE_G_SIGN;
  4267. /*
  4268. * DCP_GRPH_PRESCALE_B_SIGN enum
  4269. */
  4270. typedef enum DCP_GRPH_PRESCALE_B_SIGN {
  4271. DCP_GRPH_PRESCALE_B_SIGN_UNSIGNED = 0x00000000,
  4272. DCP_GRPH_PRESCALE_B_SIGN_SIGNED = 0x00000001,
  4273. } DCP_GRPH_PRESCALE_B_SIGN;
  4274. /*
  4275. * DCP_GRPH_PRESCALE_BYPASS enum
  4276. */
  4277. typedef enum DCP_GRPH_PRESCALE_BYPASS {
  4278. DCP_GRPH_PRESCALE_BYPASS_FALSE = 0x00000000,
  4279. DCP_GRPH_PRESCALE_BYPASS_TRUE = 0x00000001,
  4280. } DCP_GRPH_PRESCALE_BYPASS;
  4281. /*
  4282. * DCP_INPUT_CSC_GRPH_MODE enum
  4283. */
  4284. typedef enum DCP_INPUT_CSC_GRPH_MODE {
  4285. DCP_INPUT_CSC_GRPH_MODE_BYPASS = 0x00000000,
  4286. DCP_INPUT_CSC_GRPH_MODE_INPUT_CSC_COEF = 0x00000001,
  4287. DCP_INPUT_CSC_GRPH_MODE_SHARED_COEF = 0x00000002,
  4288. DCP_INPUT_CSC_GRPH_MODE_RESERVED = 0x00000003,
  4289. } DCP_INPUT_CSC_GRPH_MODE;
  4290. /*
  4291. * DCP_OUTPUT_CSC_GRPH_MODE enum
  4292. */
  4293. typedef enum DCP_OUTPUT_CSC_GRPH_MODE {
  4294. DCP_OUTPUT_CSC_GRPH_MODE_BYPASS = 0x00000000,
  4295. DCP_OUTPUT_CSC_GRPH_MODE_RGB = 0x00000001,
  4296. DCP_OUTPUT_CSC_GRPH_MODE_YCBCR601 = 0x00000002,
  4297. DCP_OUTPUT_CSC_GRPH_MODE_YCBCR709 = 0x00000003,
  4298. DCP_OUTPUT_CSC_GRPH_MODE_OUTPUT_CSC_COEF = 0x00000004,
  4299. DCP_OUTPUT_CSC_GRPH_MODE_SHARED_COEF = 0x00000005,
  4300. DCP_OUTPUT_CSC_GRPH_MODE_RESERVED0 = 0x00000006,
  4301. DCP_OUTPUT_CSC_GRPH_MODE_RESERVED1 = 0x00000007,
  4302. } DCP_OUTPUT_CSC_GRPH_MODE;
  4303. /*
  4304. * DCP_DENORM_MODE enum
  4305. */
  4306. typedef enum DCP_DENORM_MODE {
  4307. DCP_DENORM_MODE_UNITY = 0x00000000,
  4308. DCP_DENORM_MODE_6BIT = 0x00000001,
  4309. DCP_DENORM_MODE_8BIT = 0x00000002,
  4310. DCP_DENORM_MODE_10BIT = 0x00000003,
  4311. DCP_DENORM_MODE_11BIT = 0x00000004,
  4312. DCP_DENORM_MODE_12BIT = 0x00000005,
  4313. DCP_DENORM_MODE_RESERVED0 = 0x00000006,
  4314. DCP_DENORM_MODE_RESERVED1 = 0x00000007,
  4315. } DCP_DENORM_MODE;
  4316. /*
  4317. * DCP_DENORM_14BIT_OUT enum
  4318. */
  4319. typedef enum DCP_DENORM_14BIT_OUT {
  4320. DCP_DENORM_14BIT_OUT_FALSE = 0x00000000,
  4321. DCP_DENORM_14BIT_OUT_TRUE = 0x00000001,
  4322. } DCP_DENORM_14BIT_OUT;
  4323. /*
  4324. * DCP_OUT_ROUND_TRUNC_MODE enum
  4325. */
  4326. typedef enum DCP_OUT_ROUND_TRUNC_MODE {
  4327. DCP_OUT_ROUND_TRUNC_MODE_TRUNCATE_12 = 0x00000000,
  4328. DCP_OUT_ROUND_TRUNC_MODE_TRUNCATE_11 = 0x00000001,
  4329. DCP_OUT_ROUND_TRUNC_MODE_TRUNCATE_10 = 0x00000002,
  4330. DCP_OUT_ROUND_TRUNC_MODE_TRUNCATE_9 = 0x00000003,
  4331. DCP_OUT_ROUND_TRUNC_MODE_TRUNCATE_8 = 0x00000004,
  4332. DCP_OUT_ROUND_TRUNC_MODE_TRUNCATE_RESERVED = 0x00000005,
  4333. DCP_OUT_ROUND_TRUNC_MODE_TRUNCATE_14 = 0x00000006,
  4334. DCP_OUT_ROUND_TRUNC_MODE_TRUNCATE_13 = 0x00000007,
  4335. DCP_OUT_ROUND_TRUNC_MODE_ROUND_12 = 0x00000008,
  4336. DCP_OUT_ROUND_TRUNC_MODE_ROUND_11 = 0x00000009,
  4337. DCP_OUT_ROUND_TRUNC_MODE_ROUND_10 = 0x0000000a,
  4338. DCP_OUT_ROUND_TRUNC_MODE_ROUND_9 = 0x0000000b,
  4339. DCP_OUT_ROUND_TRUNC_MODE_ROUND_8 = 0x0000000c,
  4340. DCP_OUT_ROUND_TRUNC_MODE_ROUND_RESERVED = 0x0000000d,
  4341. DCP_OUT_ROUND_TRUNC_MODE_ROUND_14 = 0x0000000e,
  4342. DCP_OUT_ROUND_TRUNC_MODE_ROUND_13 = 0x0000000f,
  4343. } DCP_OUT_ROUND_TRUNC_MODE;
  4344. /*
  4345. * DCP_KEY_MODE enum
  4346. */
  4347. typedef enum DCP_KEY_MODE {
  4348. DCP_KEY_MODE_ALPHA0 = 0x00000000,
  4349. DCP_KEY_MODE_ALPHA1 = 0x00000001,
  4350. DCP_KEY_MODE_IN_RANGE_ALPHA1 = 0x00000002,
  4351. DCP_KEY_MODE_IN_RANGE_ALPHA0 = 0x00000003,
  4352. } DCP_KEY_MODE;
  4353. /*
  4354. * DCP_GRPH_DEGAMMA_MODE enum
  4355. */
  4356. typedef enum DCP_GRPH_DEGAMMA_MODE {
  4357. DCP_GRPH_DEGAMMA_MODE_BYPASS = 0x00000000,
  4358. DCP_GRPH_DEGAMMA_MODE_ROMA = 0x00000001,
  4359. DCP_GRPH_DEGAMMA_MODE_ROMB = 0x00000002,
  4360. DCP_GRPH_DEGAMMA_MODE_RESERVED = 0x00000003,
  4361. } DCP_GRPH_DEGAMMA_MODE;
  4362. /*
  4363. * DCP_CURSOR_DEGAMMA_MODE enum
  4364. */
  4365. typedef enum DCP_CURSOR_DEGAMMA_MODE {
  4366. DCP_CURSOR_DEGAMMA_MODE_BYPASS = 0x00000000,
  4367. DCP_CURSOR_DEGAMMA_MODE_ROMA = 0x00000001,
  4368. DCP_CURSOR_DEGAMMA_MODE_ROMB = 0x00000002,
  4369. DCP_CURSOR_DEGAMMA_MODE_RESERVED = 0x00000003,
  4370. } DCP_CURSOR_DEGAMMA_MODE;
  4371. /*
  4372. * DCP_GRPH_GAMUT_REMAP_MODE enum
  4373. */
  4374. typedef enum DCP_GRPH_GAMUT_REMAP_MODE {
  4375. DCP_GRPH_GAMUT_REMAP_MODE_BYPASS = 0x00000000,
  4376. DCP_GRPH_GAMUT_REMAP_MODE_ROMA = 0x00000001,
  4377. DCP_GRPH_GAMUT_REMAP_MODE_ROMB = 0x00000002,
  4378. DCP_GRPH_GAMUT_REMAP_MODE_RESERVED = 0x00000003,
  4379. } DCP_GRPH_GAMUT_REMAP_MODE;
  4380. /*
  4381. * DCP_SPATIAL_DITHER_EN enum
  4382. */
  4383. typedef enum DCP_SPATIAL_DITHER_EN {
  4384. DCP_SPATIAL_DITHER_EN_FALSE = 0x00000000,
  4385. DCP_SPATIAL_DITHER_EN_TRUE = 0x00000001,
  4386. } DCP_SPATIAL_DITHER_EN;
  4387. /*
  4388. * DCP_SPATIAL_DITHER_MODE enum
  4389. */
  4390. typedef enum DCP_SPATIAL_DITHER_MODE {
  4391. DCP_SPATIAL_DITHER_MODE_BYPASS = 0x00000000,
  4392. DCP_SPATIAL_DITHER_MODE_ROMA = 0x00000001,
  4393. DCP_SPATIAL_DITHER_MODE_ROMB = 0x00000002,
  4394. DCP_SPATIAL_DITHER_MODE_RESERVED = 0x00000003,
  4395. } DCP_SPATIAL_DITHER_MODE;
  4396. /*
  4397. * DCP_SPATIAL_DITHER_DEPTH enum
  4398. */
  4399. typedef enum DCP_SPATIAL_DITHER_DEPTH {
  4400. DCP_SPATIAL_DITHER_DEPTH_30BPP = 0x00000000,
  4401. DCP_SPATIAL_DITHER_DEPTH_24BPP = 0x00000001,
  4402. DCP_SPATIAL_DITHER_DEPTH_36BPP = 0x00000002,
  4403. DCP_SPATIAL_DITHER_DEPTH_UNDEFINED = 0x00000003,
  4404. } DCP_SPATIAL_DITHER_DEPTH;
  4405. /*
  4406. * DCP_FRAME_RANDOM_ENABLE enum
  4407. */
  4408. typedef enum DCP_FRAME_RANDOM_ENABLE {
  4409. DCP_FRAME_RANDOM_ENABLE_FALSE = 0x00000000,
  4410. DCP_FRAME_RANDOM_ENABLE_TRUE = 0x00000001,
  4411. } DCP_FRAME_RANDOM_ENABLE;
  4412. /*
  4413. * DCP_RGB_RANDOM_ENABLE enum
  4414. */
  4415. typedef enum DCP_RGB_RANDOM_ENABLE {
  4416. DCP_RGB_RANDOM_ENABLE_FALSE = 0x00000000,
  4417. DCP_RGB_RANDOM_ENABLE_TRUE = 0x00000001,
  4418. } DCP_RGB_RANDOM_ENABLE;
  4419. /*
  4420. * DCP_HIGHPASS_RANDOM_ENABLE enum
  4421. */
  4422. typedef enum DCP_HIGHPASS_RANDOM_ENABLE {
  4423. DCP_HIGHPASS_RANDOM_ENABLE_FALSE = 0x00000000,
  4424. DCP_HIGHPASS_RANDOM_ENABLE_TRUE = 0x00000001,
  4425. } DCP_HIGHPASS_RANDOM_ENABLE;
  4426. /*
  4427. * DCP_CURSOR_EN enum
  4428. */
  4429. typedef enum DCP_CURSOR_EN {
  4430. DCP_CURSOR_EN_FALSE = 0x00000000,
  4431. DCP_CURSOR_EN_TRUE = 0x00000001,
  4432. } DCP_CURSOR_EN;
  4433. /*
  4434. * DCP_CUR_INV_TRANS_CLAMP enum
  4435. */
  4436. typedef enum DCP_CUR_INV_TRANS_CLAMP {
  4437. DCP_CUR_INV_TRANS_CLAMP_FALSE = 0x00000000,
  4438. DCP_CUR_INV_TRANS_CLAMP_TRUE = 0x00000001,
  4439. } DCP_CUR_INV_TRANS_CLAMP;
  4440. /*
  4441. * DCP_CURSOR_MODE enum
  4442. */
  4443. typedef enum DCP_CURSOR_MODE {
  4444. DCP_CURSOR_MODE_MONO_2BPP = 0x00000000,
  4445. DCP_CURSOR_MODE_24BPP_1BIT = 0x00000001,
  4446. DCP_CURSOR_MODE_24BPP_8BIT_PREMULTI = 0x00000002,
  4447. DCP_CURSOR_MODE_24BPP_8BIT_UNPREMULTI = 0x00000003,
  4448. } DCP_CURSOR_MODE;
  4449. /*
  4450. * DCP_CURSOR_MAX_OUTSTANDING_GROUP_NUM enum
  4451. */
  4452. typedef enum DCP_CURSOR_MAX_OUTSTANDING_GROUP_NUM {
  4453. DCP_CURSOR_MAX_OUTSTANDING_GROUP_NUM_ONE = 0x00000000,
  4454. DCP_CURSOR_MAX_OUTSTANDING_GROUP_NUM_TWO = 0x00000001,
  4455. } DCP_CURSOR_MAX_OUTSTANDING_GROUP_NUM;
  4456. /*
  4457. * DCP_CURSOR_2X_MAGNIFY enum
  4458. */
  4459. typedef enum DCP_CURSOR_2X_MAGNIFY {
  4460. DCP_CURSOR_2X_MAGNIFY_FALSE = 0x00000000,
  4461. DCP_CURSOR_2X_MAGNIFY_TRUE = 0x00000001,
  4462. } DCP_CURSOR_2X_MAGNIFY;
  4463. /*
  4464. * DCP_CURSOR_FORCE_MC_ON enum
  4465. */
  4466. typedef enum DCP_CURSOR_FORCE_MC_ON {
  4467. DCP_CURSOR_FORCE_MC_ON_FALSE = 0x00000000,
  4468. DCP_CURSOR_FORCE_MC_ON_TRUE = 0x00000001,
  4469. } DCP_CURSOR_FORCE_MC_ON;
  4470. /*
  4471. * DCP_CURSOR_URGENT_CONTROL enum
  4472. */
  4473. typedef enum DCP_CURSOR_URGENT_CONTROL {
  4474. DCP_CURSOR_URGENT_CONTROL_MODE_0 = 0x00000000,
  4475. DCP_CURSOR_URGENT_CONTROL_MODE_1 = 0x00000001,
  4476. DCP_CURSOR_URGENT_CONTROL_MODE_2 = 0x00000002,
  4477. DCP_CURSOR_URGENT_CONTROL_MODE_3 = 0x00000003,
  4478. DCP_CURSOR_URGENT_CONTROL_MODE_4 = 0x00000004,
  4479. } DCP_CURSOR_URGENT_CONTROL;
  4480. /*
  4481. * DCP_CURSOR_UPDATE_PENDING enum
  4482. */
  4483. typedef enum DCP_CURSOR_UPDATE_PENDING {
  4484. DCP_CURSOR_UPDATE_PENDING_FALSE = 0x00000000,
  4485. DCP_CURSOR_UPDATE_PENDING_TRUE = 0x00000001,
  4486. } DCP_CURSOR_UPDATE_PENDING;
  4487. /*
  4488. * DCP_CURSOR_UPDATE_TAKEN enum
  4489. */
  4490. typedef enum DCP_CURSOR_UPDATE_TAKEN {
  4491. DCP_CURSOR_UPDATE_TAKEN_FALSE = 0x00000000,
  4492. DCP_CURSOR_UPDATE_TAKEN_TRUE = 0x00000001,
  4493. } DCP_CURSOR_UPDATE_TAKEN;
  4494. /*
  4495. * DCP_CURSOR_UPDATE_LOCK enum
  4496. */
  4497. typedef enum DCP_CURSOR_UPDATE_LOCK {
  4498. DCP_CURSOR_UPDATE_LOCK_FALSE = 0x00000000,
  4499. DCP_CURSOR_UPDATE_LOCK_TRUE = 0x00000001,
  4500. } DCP_CURSOR_UPDATE_LOCK;
  4501. /*
  4502. * DCP_CURSOR_DISABLE_MULTIPLE_UPDATE enum
  4503. */
  4504. typedef enum DCP_CURSOR_DISABLE_MULTIPLE_UPDATE {
  4505. DCP_CURSOR_DISABLE_MULTIPLE_UPDATE_FALSE = 0x00000000,
  4506. DCP_CURSOR_DISABLE_MULTIPLE_UPDATE_TRUE = 0x00000001,
  4507. } DCP_CURSOR_DISABLE_MULTIPLE_UPDATE;
  4508. /*
  4509. * DCP_CURSOR_UPDATE_STEREO_MODE enum
  4510. */
  4511. typedef enum DCP_CURSOR_UPDATE_STEREO_MODE {
  4512. DCP_CURSOR_UPDATE_STEREO_MODE_BOTH = 0x00000000,
  4513. DCP_CURSOR_UPDATE_STEREO_MODE_SECONDARY_ONLY = 0x00000001,
  4514. DCP_CURSOR_UPDATE_STEREO_MODE_UNDEFINED = 0x00000002,
  4515. DCP_CURSOR_UPDATE_STEREO_MODE_PRIMARY_ONLY = 0x00000003,
  4516. } DCP_CURSOR_UPDATE_STEREO_MODE;
  4517. /*
  4518. * DCP_CUR2_INV_TRANS_CLAMP enum
  4519. */
  4520. typedef enum DCP_CUR2_INV_TRANS_CLAMP {
  4521. DCP_CUR2_INV_TRANS_CLAMP_FALSE = 0x00000000,
  4522. DCP_CUR2_INV_TRANS_CLAMP_TRUE = 0x00000001,
  4523. } DCP_CUR2_INV_TRANS_CLAMP;
  4524. /*
  4525. * DCP_CUR_REQUEST_FILTER_DIS enum
  4526. */
  4527. typedef enum DCP_CUR_REQUEST_FILTER_DIS {
  4528. DCP_CUR_REQUEST_FILTER_DIS_FALSE = 0x00000000,
  4529. DCP_CUR_REQUEST_FILTER_DIS_TRUE = 0x00000001,
  4530. } DCP_CUR_REQUEST_FILTER_DIS;
  4531. /*
  4532. * DCP_CURSOR_STEREO_EN enum
  4533. */
  4534. typedef enum DCP_CURSOR_STEREO_EN {
  4535. DCP_CURSOR_STEREO_EN_FALSE = 0x00000000,
  4536. DCP_CURSOR_STEREO_EN_TRUE = 0x00000001,
  4537. } DCP_CURSOR_STEREO_EN;
  4538. /*
  4539. * DCP_CURSOR_STEREO_OFFSET_YNX enum
  4540. */
  4541. typedef enum DCP_CURSOR_STEREO_OFFSET_YNX {
  4542. DCP_CURSOR_STEREO_OFFSET_YNX_X_POSITION = 0x00000000,
  4543. DCP_CURSOR_STEREO_OFFSET_YNX_Y_POSITION = 0x00000001,
  4544. } DCP_CURSOR_STEREO_OFFSET_YNX;
  4545. /*
  4546. * DCP_DC_LUT_RW_MODE enum
  4547. */
  4548. typedef enum DCP_DC_LUT_RW_MODE {
  4549. DCP_DC_LUT_RW_MODE_256_ENTRY = 0x00000000,
  4550. DCP_DC_LUT_RW_MODE_PWL = 0x00000001,
  4551. } DCP_DC_LUT_RW_MODE;
  4552. /*
  4553. * DCP_DC_LUT_VGA_ACCESS_ENABLE enum
  4554. */
  4555. typedef enum DCP_DC_LUT_VGA_ACCESS_ENABLE {
  4556. DCP_DC_LUT_VGA_ACCESS_ENABLE_FALSE = 0x00000000,
  4557. DCP_DC_LUT_VGA_ACCESS_ENABLE_TRUE = 0x00000001,
  4558. } DCP_DC_LUT_VGA_ACCESS_ENABLE;
  4559. /*
  4560. * DCP_DC_LUT_AUTOFILL enum
  4561. */
  4562. typedef enum DCP_DC_LUT_AUTOFILL {
  4563. DCP_DC_LUT_AUTOFILL_FALSE = 0x00000000,
  4564. DCP_DC_LUT_AUTOFILL_TRUE = 0x00000001,
  4565. } DCP_DC_LUT_AUTOFILL;
  4566. /*
  4567. * DCP_DC_LUT_AUTOFILL_DONE enum
  4568. */
  4569. typedef enum DCP_DC_LUT_AUTOFILL_DONE {
  4570. DCP_DC_LUT_AUTOFILL_DONE_FALSE = 0x00000000,
  4571. DCP_DC_LUT_AUTOFILL_DONE_TRUE = 0x00000001,
  4572. } DCP_DC_LUT_AUTOFILL_DONE;
  4573. /*
  4574. * DCP_DC_LUT_INC_B enum
  4575. */
  4576. typedef enum DCP_DC_LUT_INC_B {
  4577. DCP_DC_LUT_INC_B_NA = 0x00000000,
  4578. DCP_DC_LUT_INC_B_2 = 0x00000001,
  4579. DCP_DC_LUT_INC_B_4 = 0x00000002,
  4580. DCP_DC_LUT_INC_B_8 = 0x00000003,
  4581. DCP_DC_LUT_INC_B_16 = 0x00000004,
  4582. DCP_DC_LUT_INC_B_32 = 0x00000005,
  4583. DCP_DC_LUT_INC_B_64 = 0x00000006,
  4584. DCP_DC_LUT_INC_B_128 = 0x00000007,
  4585. DCP_DC_LUT_INC_B_256 = 0x00000008,
  4586. DCP_DC_LUT_INC_B_512 = 0x00000009,
  4587. } DCP_DC_LUT_INC_B;
  4588. /*
  4589. * DCP_DC_LUT_DATA_B_SIGNED_EN enum
  4590. */
  4591. typedef enum DCP_DC_LUT_DATA_B_SIGNED_EN {
  4592. DCP_DC_LUT_DATA_B_SIGNED_EN_FALSE = 0x00000000,
  4593. DCP_DC_LUT_DATA_B_SIGNED_EN_TRUE = 0x00000001,
  4594. } DCP_DC_LUT_DATA_B_SIGNED_EN;
  4595. /*
  4596. * DCP_DC_LUT_DATA_B_FLOAT_POINT_EN enum
  4597. */
  4598. typedef enum DCP_DC_LUT_DATA_B_FLOAT_POINT_EN {
  4599. DCP_DC_LUT_DATA_B_FLOAT_POINT_EN_FALSE = 0x00000000,
  4600. DCP_DC_LUT_DATA_B_FLOAT_POINT_EN_TRUE = 0x00000001,
  4601. } DCP_DC_LUT_DATA_B_FLOAT_POINT_EN;
  4602. /*
  4603. * DCP_DC_LUT_DATA_B_FORMAT enum
  4604. */
  4605. typedef enum DCP_DC_LUT_DATA_B_FORMAT {
  4606. DCP_DC_LUT_DATA_B_FORMAT_U0P10 = 0x00000000,
  4607. DCP_DC_LUT_DATA_B_FORMAT_S1P10 = 0x00000001,
  4608. DCP_DC_LUT_DATA_B_FORMAT_U1P11 = 0x00000002,
  4609. DCP_DC_LUT_DATA_B_FORMAT_U0P12 = 0x00000003,
  4610. } DCP_DC_LUT_DATA_B_FORMAT;
  4611. /*
  4612. * DCP_DC_LUT_INC_G enum
  4613. */
  4614. typedef enum DCP_DC_LUT_INC_G {
  4615. DCP_DC_LUT_INC_G_NA = 0x00000000,
  4616. DCP_DC_LUT_INC_G_2 = 0x00000001,
  4617. DCP_DC_LUT_INC_G_4 = 0x00000002,
  4618. DCP_DC_LUT_INC_G_8 = 0x00000003,
  4619. DCP_DC_LUT_INC_G_16 = 0x00000004,
  4620. DCP_DC_LUT_INC_G_32 = 0x00000005,
  4621. DCP_DC_LUT_INC_G_64 = 0x00000006,
  4622. DCP_DC_LUT_INC_G_128 = 0x00000007,
  4623. DCP_DC_LUT_INC_G_256 = 0x00000008,
  4624. DCP_DC_LUT_INC_G_512 = 0x00000009,
  4625. } DCP_DC_LUT_INC_G;
  4626. /*
  4627. * DCP_DC_LUT_DATA_G_SIGNED_EN enum
  4628. */
  4629. typedef enum DCP_DC_LUT_DATA_G_SIGNED_EN {
  4630. DCP_DC_LUT_DATA_G_SIGNED_EN_FALSE = 0x00000000,
  4631. DCP_DC_LUT_DATA_G_SIGNED_EN_TRUE = 0x00000001,
  4632. } DCP_DC_LUT_DATA_G_SIGNED_EN;
  4633. /*
  4634. * DCP_DC_LUT_DATA_G_FLOAT_POINT_EN enum
  4635. */
  4636. typedef enum DCP_DC_LUT_DATA_G_FLOAT_POINT_EN {
  4637. DCP_DC_LUT_DATA_G_FLOAT_POINT_EN_FALSE = 0x00000000,
  4638. DCP_DC_LUT_DATA_G_FLOAT_POINT_EN_TRUE = 0x00000001,
  4639. } DCP_DC_LUT_DATA_G_FLOAT_POINT_EN;
  4640. /*
  4641. * DCP_DC_LUT_DATA_G_FORMAT enum
  4642. */
  4643. typedef enum DCP_DC_LUT_DATA_G_FORMAT {
  4644. DCP_DC_LUT_DATA_G_FORMAT_U0P10 = 0x00000000,
  4645. DCP_DC_LUT_DATA_G_FORMAT_S1P10 = 0x00000001,
  4646. DCP_DC_LUT_DATA_G_FORMAT_U1P11 = 0x00000002,
  4647. DCP_DC_LUT_DATA_G_FORMAT_U0P12 = 0x00000003,
  4648. } DCP_DC_LUT_DATA_G_FORMAT;
  4649. /*
  4650. * DCP_DC_LUT_INC_R enum
  4651. */
  4652. typedef enum DCP_DC_LUT_INC_R {
  4653. DCP_DC_LUT_INC_R_NA = 0x00000000,
  4654. DCP_DC_LUT_INC_R_2 = 0x00000001,
  4655. DCP_DC_LUT_INC_R_4 = 0x00000002,
  4656. DCP_DC_LUT_INC_R_8 = 0x00000003,
  4657. DCP_DC_LUT_INC_R_16 = 0x00000004,
  4658. DCP_DC_LUT_INC_R_32 = 0x00000005,
  4659. DCP_DC_LUT_INC_R_64 = 0x00000006,
  4660. DCP_DC_LUT_INC_R_128 = 0x00000007,
  4661. DCP_DC_LUT_INC_R_256 = 0x00000008,
  4662. DCP_DC_LUT_INC_R_512 = 0x00000009,
  4663. } DCP_DC_LUT_INC_R;
  4664. /*
  4665. * DCP_DC_LUT_DATA_R_SIGNED_EN enum
  4666. */
  4667. typedef enum DCP_DC_LUT_DATA_R_SIGNED_EN {
  4668. DCP_DC_LUT_DATA_R_SIGNED_EN_FALSE = 0x00000000,
  4669. DCP_DC_LUT_DATA_R_SIGNED_EN_TRUE = 0x00000001,
  4670. } DCP_DC_LUT_DATA_R_SIGNED_EN;
  4671. /*
  4672. * DCP_DC_LUT_DATA_R_FLOAT_POINT_EN enum
  4673. */
  4674. typedef enum DCP_DC_LUT_DATA_R_FLOAT_POINT_EN {
  4675. DCP_DC_LUT_DATA_R_FLOAT_POINT_EN_FALSE = 0x00000000,
  4676. DCP_DC_LUT_DATA_R_FLOAT_POINT_EN_TRUE = 0x00000001,
  4677. } DCP_DC_LUT_DATA_R_FLOAT_POINT_EN;
  4678. /*
  4679. * DCP_DC_LUT_DATA_R_FORMAT enum
  4680. */
  4681. typedef enum DCP_DC_LUT_DATA_R_FORMAT {
  4682. DCP_DC_LUT_DATA_R_FORMAT_U0P10 = 0x00000000,
  4683. DCP_DC_LUT_DATA_R_FORMAT_S1P10 = 0x00000001,
  4684. DCP_DC_LUT_DATA_R_FORMAT_U1P11 = 0x00000002,
  4685. DCP_DC_LUT_DATA_R_FORMAT_U0P12 = 0x00000003,
  4686. } DCP_DC_LUT_DATA_R_FORMAT;
  4687. /*
  4688. * DCP_CRC_ENABLE enum
  4689. */
  4690. typedef enum DCP_CRC_ENABLE {
  4691. DCP_CRC_ENABLE_FALSE = 0x00000000,
  4692. DCP_CRC_ENABLE_TRUE = 0x00000001,
  4693. } DCP_CRC_ENABLE;
  4694. /*
  4695. * DCP_CRC_SOURCE_SEL enum
  4696. */
  4697. typedef enum DCP_CRC_SOURCE_SEL {
  4698. DCP_CRC_SOURCE_SEL_OUTPUT_PIX = 0x00000000,
  4699. DCP_CRC_SOURCE_SEL_INPUT_L32 = 0x00000001,
  4700. DCP_CRC_SOURCE_SEL_INPUT_H32 = 0x00000002,
  4701. DCP_CRC_SOURCE_SEL_OUTPUT_CNTL = 0x00000004,
  4702. } DCP_CRC_SOURCE_SEL;
  4703. /*
  4704. * DCP_CRC_LINE_SEL enum
  4705. */
  4706. typedef enum DCP_CRC_LINE_SEL {
  4707. DCP_CRC_LINE_SEL_RESERVED = 0x00000000,
  4708. DCP_CRC_LINE_SEL_EVEN = 0x00000001,
  4709. DCP_CRC_LINE_SEL_ODD = 0x00000002,
  4710. DCP_CRC_LINE_SEL_BOTH = 0x00000003,
  4711. } DCP_CRC_LINE_SEL;
  4712. /*
  4713. * DCP_GRPH_FLIP_RATE enum
  4714. */
  4715. typedef enum DCP_GRPH_FLIP_RATE {
  4716. DCP_GRPH_FLIP_RATE_1FRAME = 0x00000000,
  4717. DCP_GRPH_FLIP_RATE_2FRAME = 0x00000001,
  4718. DCP_GRPH_FLIP_RATE_3FRAME = 0x00000002,
  4719. DCP_GRPH_FLIP_RATE_4FRAME = 0x00000003,
  4720. DCP_GRPH_FLIP_RATE_5FRAME = 0x00000004,
  4721. DCP_GRPH_FLIP_RATE_6FRAME = 0x00000005,
  4722. DCP_GRPH_FLIP_RATE_7FRAME = 0x00000006,
  4723. DCP_GRPH_FLIP_RATE_8FRAME = 0x00000007,
  4724. } DCP_GRPH_FLIP_RATE;
  4725. /*
  4726. * DCP_GRPH_FLIP_RATE_ENABLE enum
  4727. */
  4728. typedef enum DCP_GRPH_FLIP_RATE_ENABLE {
  4729. DCP_GRPH_FLIP_RATE_ENABLE_FALSE = 0x00000000,
  4730. DCP_GRPH_FLIP_RATE_ENABLE_TRUE = 0x00000001,
  4731. } DCP_GRPH_FLIP_RATE_ENABLE;
  4732. /*
  4733. * DCP_GSL0_EN enum
  4734. */
  4735. typedef enum DCP_GSL0_EN {
  4736. DCP_GSL0_EN_FALSE = 0x00000000,
  4737. DCP_GSL0_EN_TRUE = 0x00000001,
  4738. } DCP_GSL0_EN;
  4739. /*
  4740. * DCP_GSL1_EN enum
  4741. */
  4742. typedef enum DCP_GSL1_EN {
  4743. DCP_GSL1_EN_FALSE = 0x00000000,
  4744. DCP_GSL1_EN_TRUE = 0x00000001,
  4745. } DCP_GSL1_EN;
  4746. /*
  4747. * DCP_GSL2_EN enum
  4748. */
  4749. typedef enum DCP_GSL2_EN {
  4750. DCP_GSL2_EN_FALSE = 0x00000000,
  4751. DCP_GSL2_EN_TRUE = 0x00000001,
  4752. } DCP_GSL2_EN;
  4753. /*
  4754. * DCP_GSL_MASTER_EN enum
  4755. */
  4756. typedef enum DCP_GSL_MASTER_EN {
  4757. DCP_GSL_MASTER_EN_FALSE = 0x00000000,
  4758. DCP_GSL_MASTER_EN_TRUE = 0x00000001,
  4759. } DCP_GSL_MASTER_EN;
  4760. /*
  4761. * DCP_GSL_XDMA_GROUP enum
  4762. */
  4763. typedef enum DCP_GSL_XDMA_GROUP {
  4764. DCP_GSL_XDMA_GROUP_VSYNC = 0x00000000,
  4765. DCP_GSL_XDMA_GROUP_HSYNC0 = 0x00000001,
  4766. DCP_GSL_XDMA_GROUP_HSYNC1 = 0x00000002,
  4767. DCP_GSL_XDMA_GROUP_HSYNC2 = 0x00000003,
  4768. } DCP_GSL_XDMA_GROUP;
  4769. /*
  4770. * DCP_GSL_XDMA_GROUP_UNDERFLOW_EN enum
  4771. */
  4772. typedef enum DCP_GSL_XDMA_GROUP_UNDERFLOW_EN {
  4773. DCP_GSL_XDMA_GROUP_UNDERFLOW_EN_FALSE = 0x00000000,
  4774. DCP_GSL_XDMA_GROUP_UNDERFLOW_EN_TRUE = 0x00000001,
  4775. } DCP_GSL_XDMA_GROUP_UNDERFLOW_EN;
  4776. /*
  4777. * DCP_GSL_SYNC_SOURCE enum
  4778. */
  4779. typedef enum DCP_GSL_SYNC_SOURCE {
  4780. DCP_GSL_SYNC_SOURCE_FLIP = 0x00000000,
  4781. DCP_GSL_SYNC_SOURCE_PHASE0 = 0x00000001,
  4782. DCP_GSL_SYNC_SOURCE_RESET = 0x00000002,
  4783. DCP_GSL_SYNC_SOURCE_PHASE1 = 0x00000003,
  4784. } DCP_GSL_SYNC_SOURCE;
  4785. /*
  4786. * DCP_GSL_USE_CHECKPOINT_WINDOW_IN_VSYNC enum
  4787. */
  4788. typedef enum DCP_GSL_USE_CHECKPOINT_WINDOW_IN_VSYNC {
  4789. DCP_GSL_USE_CHECKPOINT_WINDOW_IN_VSYNC_DIS = 0x00000000,
  4790. DCP_GSL_USE_CHECKPOINT_WINDOW_IN_VSYNC_EN = 0x00000001,
  4791. } DCP_GSL_USE_CHECKPOINT_WINDOW_IN_VSYNC;
  4792. /*
  4793. * DCP_GSL_DELAY_SURFACE_UPDATE_PENDING enum
  4794. */
  4795. typedef enum DCP_GSL_DELAY_SURFACE_UPDATE_PENDING {
  4796. DCP_GSL_DELAY_SURFACE_UPDATE_PENDING_FALSE = 0x00000000,
  4797. DCP_GSL_DELAY_SURFACE_UPDATE_PENDING_TRUE = 0x00000001,
  4798. } DCP_GSL_DELAY_SURFACE_UPDATE_PENDING;
  4799. /*
  4800. * DCP_TEST_DEBUG_WRITE_EN enum
  4801. */
  4802. typedef enum DCP_TEST_DEBUG_WRITE_EN {
  4803. DCP_TEST_DEBUG_WRITE_EN_FALSE = 0x00000000,
  4804. DCP_TEST_DEBUG_WRITE_EN_TRUE = 0x00000001,
  4805. } DCP_TEST_DEBUG_WRITE_EN;
  4806. /*
  4807. * DCP_GRPH_STEREOSYNC_FLIP_EN enum
  4808. */
  4809. typedef enum DCP_GRPH_STEREOSYNC_FLIP_EN {
  4810. DCP_GRPH_STEREOSYNC_FLIP_EN_FALSE = 0x00000000,
  4811. DCP_GRPH_STEREOSYNC_FLIP_EN_TRUE = 0x00000001,
  4812. } DCP_GRPH_STEREOSYNC_FLIP_EN;
  4813. /*
  4814. * DCP_GRPH_STEREOSYNC_FLIP_MODE enum
  4815. */
  4816. typedef enum DCP_GRPH_STEREOSYNC_FLIP_MODE {
  4817. DCP_GRPH_STEREOSYNC_FLIP_MODE_FLIP = 0x00000000,
  4818. DCP_GRPH_STEREOSYNC_FLIP_MODE_PHASE0 = 0x00000001,
  4819. DCP_GRPH_STEREOSYNC_FLIP_MODE_RESET = 0x00000002,
  4820. DCP_GRPH_STEREOSYNC_FLIP_MODE_PHASE1 = 0x00000003,
  4821. } DCP_GRPH_STEREOSYNC_FLIP_MODE;
  4822. /*
  4823. * DCP_GRPH_STEREOSYNC_SELECT_DISABLE enum
  4824. */
  4825. typedef enum DCP_GRPH_STEREOSYNC_SELECT_DISABLE {
  4826. DCP_GRPH_STEREOSYNC_SELECT_DISABLE_FALSE = 0x00000000,
  4827. DCP_GRPH_STEREOSYNC_SELECT_DISABLE_TRUE = 0x00000001,
  4828. } DCP_GRPH_STEREOSYNC_SELECT_DISABLE;
  4829. /*
  4830. * DCP_GRPH_ROTATION_ANGLE enum
  4831. */
  4832. typedef enum DCP_GRPH_ROTATION_ANGLE {
  4833. DCP_GRPH_ROTATION_ANGLE_0 = 0x00000000,
  4834. DCP_GRPH_ROTATION_ANGLE_90 = 0x00000001,
  4835. DCP_GRPH_ROTATION_ANGLE_180 = 0x00000002,
  4836. DCP_GRPH_ROTATION_ANGLE_270 = 0x00000003,
  4837. } DCP_GRPH_ROTATION_ANGLE;
  4838. /*
  4839. * DCP_GRPH_XDMA_CACHE_UNDERFLOW_CNT_EN enum
  4840. */
  4841. typedef enum DCP_GRPH_XDMA_CACHE_UNDERFLOW_CNT_EN {
  4842. DCP_GRPH_XDMA_CACHE_UNDERFLOW_CNT_EN_FALSE = 0x00000000,
  4843. DCP_GRPH_XDMA_CACHE_UNDERFLOW_CNT_EN_TRUE = 0x00000001,
  4844. } DCP_GRPH_XDMA_CACHE_UNDERFLOW_CNT_EN;
  4845. /*
  4846. * DCP_GRPH_XDMA_CACHE_UNDERFLOW_CNT_MODE enum
  4847. */
  4848. typedef enum DCP_GRPH_XDMA_CACHE_UNDERFLOW_CNT_MODE {
  4849. DCP_GRPH_XDMA_CACHE_UNDERFLOW_CNT_MODE_RELY_NUM = 0x00000000,
  4850. DCP_GRPH_XDMA_CACHE_UNDERFLOW_CNT_MODE_RELY_ENABLE = 0x00000001,
  4851. } DCP_GRPH_XDMA_CACHE_UNDERFLOW_CNT_MODE;
  4852. /*
  4853. * DCP_GRPH_REGAMMA_MODE enum
  4854. */
  4855. typedef enum DCP_GRPH_REGAMMA_MODE {
  4856. DCP_GRPH_REGAMMA_MODE_BYPASS = 0x00000000,
  4857. DCP_GRPH_REGAMMA_MODE_SRGB = 0x00000001,
  4858. DCP_GRPH_REGAMMA_MODE_XVYCC = 0x00000002,
  4859. DCP_GRPH_REGAMMA_MODE_PROGA = 0x00000003,
  4860. DCP_GRPH_REGAMMA_MODE_PROGB = 0x00000004,
  4861. } DCP_GRPH_REGAMMA_MODE;
  4862. /*
  4863. * DCP_ALPHA_ROUND_TRUNC_MODE enum
  4864. */
  4865. typedef enum DCP_ALPHA_ROUND_TRUNC_MODE {
  4866. DCP_ALPHA_ROUND_TRUNC_MODE_ROUND = 0x00000000,
  4867. DCP_ALPHA_ROUND_TRUNC_MODE_TRUNC = 0x00000001,
  4868. } DCP_ALPHA_ROUND_TRUNC_MODE;
  4869. /*
  4870. * DCP_CURSOR_ALPHA_BLND_ENA enum
  4871. */
  4872. typedef enum DCP_CURSOR_ALPHA_BLND_ENA {
  4873. DCP_CURSOR_ALPHA_BLND_ENA_FALSE = 0x00000000,
  4874. DCP_CURSOR_ALPHA_BLND_ENA_TRUE = 0x00000001,
  4875. } DCP_CURSOR_ALPHA_BLND_ENA;
  4876. /*
  4877. * DCP_GRPH_XDMA_CACHE_UNDERFLOW_FRAME_MASK enum
  4878. */
  4879. typedef enum DCP_GRPH_XDMA_CACHE_UNDERFLOW_FRAME_MASK {
  4880. DCP_GRPH_XDMA_CACHE_UNDERFLOW_FRAME_MASK_FALSE = 0x00000000,
  4881. DCP_GRPH_XDMA_CACHE_UNDERFLOW_FRAME_MASK_TRUE = 0x00000001,
  4882. } DCP_GRPH_XDMA_CACHE_UNDERFLOW_FRAME_MASK;
  4883. /*
  4884. * DCP_GRPH_XDMA_CACHE_UNDERFLOW_FRAME_ACK enum
  4885. */
  4886. typedef enum DCP_GRPH_XDMA_CACHE_UNDERFLOW_FRAME_ACK {
  4887. DCP_GRPH_XDMA_CACHE_UNDERFLOW_FRAME_ACK_FALSE = 0x00000000,
  4888. DCP_GRPH_XDMA_CACHE_UNDERFLOW_FRAME_ACK_TRUE = 0x00000001,
  4889. } DCP_GRPH_XDMA_CACHE_UNDERFLOW_FRAME_ACK;
  4890. /*
  4891. * DCP_GRPH_XDMA_CACHE_UNDERFLOW_INT_MASK enum
  4892. */
  4893. typedef enum DCP_GRPH_XDMA_CACHE_UNDERFLOW_INT_MASK {
  4894. DCP_GRPH_XDMA_CACHE_UNDERFLOW_INT_MASK_FALSE = 0x00000000,
  4895. DCP_GRPH_XDMA_CACHE_UNDERFLOW_INT_MASK_TRUE = 0x00000001,
  4896. } DCP_GRPH_XDMA_CACHE_UNDERFLOW_INT_MASK;
  4897. /*
  4898. * DCP_GRPH_XDMA_CACHE_UNDERFLOW_INT_ACK enum
  4899. */
  4900. typedef enum DCP_GRPH_XDMA_CACHE_UNDERFLOW_INT_ACK {
  4901. DCP_GRPH_XDMA_CACHE_UNDERFLOW_INT_ACK_FALSE = 0x00000000,
  4902. DCP_GRPH_XDMA_CACHE_UNDERFLOW_INT_ACK_TRUE = 0x00000001,
  4903. } DCP_GRPH_XDMA_CACHE_UNDERFLOW_INT_ACK;
  4904. /*
  4905. * DCP_GRPH_SURFACE_COUNTER_EN enum
  4906. */
  4907. typedef enum DCP_GRPH_SURFACE_COUNTER_EN {
  4908. DCP_GRPH_SURFACE_COUNTER_EN_DISABLE = 0x00000000,
  4909. DCP_GRPH_SURFACE_COUNTER_EN_ENABLE = 0x00000001,
  4910. } DCP_GRPH_SURFACE_COUNTER_EN;
  4911. /*
  4912. * DCP_GRPH_SURFACE_COUNTER_EVENT_SELECT enum
  4913. */
  4914. typedef enum DCP_GRPH_SURFACE_COUNTER_EVENT_SELECT {
  4915. DCP_GRPH_SURFACE_COUNTER_EVENT_SELECT_0 = 0x00000000,
  4916. DCP_GRPH_SURFACE_COUNTER_EVENT_SELECT_1 = 0x00000001,
  4917. DCP_GRPH_SURFACE_COUNTER_EVENT_SELECT_2 = 0x00000002,
  4918. DCP_GRPH_SURFACE_COUNTER_EVENT_SELECT_3 = 0x00000003,
  4919. DCP_GRPH_SURFACE_COUNTER_EVENT_SELECT_4 = 0x00000004,
  4920. DCP_GRPH_SURFACE_COUNTER_EVENT_SELECT_5 = 0x00000005,
  4921. DCP_GRPH_SURFACE_COUNTER_EVENT_SELECT_6 = 0x00000006,
  4922. DCP_GRPH_SURFACE_COUNTER_EVENT_SELECT_7 = 0x00000007,
  4923. DCP_GRPH_SURFACE_COUNTER_EVENT_SELECT_8 = 0x00000008,
  4924. DCP_GRPH_SURFACE_COUNTER_EVENT_SELECT_9 = 0x00000009,
  4925. DCP_GRPH_SURFACE_COUNTER_EVENT_SELECT_10 = 0x0000000a,
  4926. DCP_GRPH_SURFACE_COUNTER_EVENT_SELECT_11 = 0x0000000b,
  4927. } DCP_GRPH_SURFACE_COUNTER_EVENT_SELECT;
  4928. /*
  4929. * DCP_GRPH_SURFACE_COUNTER_ERR_WRAP_OCCURED enum
  4930. */
  4931. typedef enum DCP_GRPH_SURFACE_COUNTER_ERR_WRAP_OCCURED {
  4932. DCP_GRPH_SURFACE_COUNTER_ERR_WRAP_OCCURED_NO = 0x00000000,
  4933. DCP_GRPH_SURFACE_COUNTER_ERR_WRAP_OCCURED_YES = 0x00000001,
  4934. } DCP_GRPH_SURFACE_COUNTER_ERR_WRAP_OCCURED;
  4935. /*
  4936. * DCP_GRPH_XDMA_FLIP_TYPE_CLEAR enum
  4937. */
  4938. typedef enum DCP_GRPH_XDMA_FLIP_TYPE_CLEAR {
  4939. DCP_GRPH_XDMA_FLIP_TYPE_CLEAR_DISABLE = 0x00000000,
  4940. DCP_GRPH_XDMA_FLIP_TYPE_CLEAR_ENABLE = 0x00000001,
  4941. } DCP_GRPH_XDMA_FLIP_TYPE_CLEAR;
  4942. /*
  4943. * DCP_GRPH_XDMA_DRR_MODE_ENABLE enum
  4944. */
  4945. typedef enum DCP_GRPH_XDMA_DRR_MODE_ENABLE {
  4946. DCP_GRPH_XDMA_DRR_MODE_ENABLE_DISABLE = 0x00000000,
  4947. DCP_GRPH_XDMA_DRR_MODE_ENABLE_ENABLE = 0x00000001,
  4948. } DCP_GRPH_XDMA_DRR_MODE_ENABLE;
  4949. /*
  4950. * DCP_GRPH_XDMA_MULTIFLIP_ENABLE enum
  4951. */
  4952. typedef enum DCP_GRPH_XDMA_MULTIFLIP_ENABLE {
  4953. DCP_GRPH_XDMA_MULTIFLIP_ENABLE_DISABLE = 0x00000000,
  4954. DCP_GRPH_XDMA_MULTIFLIP_ENABLE_ENABLE = 0x00000001,
  4955. } DCP_GRPH_XDMA_MULTIFLIP_ENABLE;
  4956. /*
  4957. * DCP_GRPH_XDMA_FLIP_TIMEOUT_MASK enum
  4958. */
  4959. typedef enum DCP_GRPH_XDMA_FLIP_TIMEOUT_MASK {
  4960. DCP_GRPH_XDMA_FLIP_TIMEOUT_MASK_FALSE = 0x00000000,
  4961. DCP_GRPH_XDMA_FLIP_TIMEOUT_MASK_TRUE = 0x00000001,
  4962. } DCP_GRPH_XDMA_FLIP_TIMEOUT_MASK;
  4963. /*
  4964. * DCP_GRPH_XDMA_FLIP_TIMEOUT_ACK enum
  4965. */
  4966. typedef enum DCP_GRPH_XDMA_FLIP_TIMEOUT_ACK {
  4967. DCP_GRPH_XDMA_FLIP_TIMEOUT_ACK_FALSE = 0x00000000,
  4968. DCP_GRPH_XDMA_FLIP_TIMEOUT_ACK_TRUE = 0x00000001,
  4969. } DCP_GRPH_XDMA_FLIP_TIMEOUT_ACK;
  4970. /*******************************************************
  4971. * DC_PERFMON Enums
  4972. *******************************************************/
  4973. /*
  4974. * PERFCOUNTER_CVALUE_SEL enum
  4975. */
  4976. typedef enum PERFCOUNTER_CVALUE_SEL {
  4977. PERFCOUNTER_CVALUE_SEL_47_0 = 0x00000000,
  4978. PERFCOUNTER_CVALUE_SEL_15_0 = 0x00000001,
  4979. PERFCOUNTER_CVALUE_SEL_31_16 = 0x00000002,
  4980. PERFCOUNTER_CVALUE_SEL_47_32 = 0x00000003,
  4981. PERFCOUNTER_CVALUE_SEL_11_0 = 0x00000004,
  4982. PERFCOUNTER_CVALUE_SEL_23_12 = 0x00000005,
  4983. PERFCOUNTER_CVALUE_SEL_35_24 = 0x00000006,
  4984. PERFCOUNTER_CVALUE_SEL_47_36 = 0x00000007,
  4985. } PERFCOUNTER_CVALUE_SEL;
  4986. /*
  4987. * PERFCOUNTER_INC_MODE enum
  4988. */
  4989. typedef enum PERFCOUNTER_INC_MODE {
  4990. PERFCOUNTER_INC_MODE_MULTI_BIT = 0x00000000,
  4991. PERFCOUNTER_INC_MODE_BOTH_EDGE = 0x00000001,
  4992. PERFCOUNTER_INC_MODE_LSB = 0x00000002,
  4993. PERFCOUNTER_INC_MODE_POS_EDGE = 0x00000003,
  4994. PERFCOUNTER_INC_MODE_NEG_EDGE = 0x00000004,
  4995. } PERFCOUNTER_INC_MODE;
  4996. /*
  4997. * PERFCOUNTER_HW_CNTL_SEL enum
  4998. */
  4999. typedef enum PERFCOUNTER_HW_CNTL_SEL {
  5000. PERFCOUNTER_HW_CNTL_SEL_RUNEN = 0x00000000,
  5001. PERFCOUNTER_HW_CNTL_SEL_CNTOFF = 0x00000001,
  5002. } PERFCOUNTER_HW_CNTL_SEL;
  5003. /*
  5004. * PERFCOUNTER_RUNEN_MODE enum
  5005. */
  5006. typedef enum PERFCOUNTER_RUNEN_MODE {
  5007. PERFCOUNTER_RUNEN_MODE_LEVEL = 0x00000000,
  5008. PERFCOUNTER_RUNEN_MODE_EDGE = 0x00000001,
  5009. } PERFCOUNTER_RUNEN_MODE;
  5010. /*
  5011. * PERFCOUNTER_CNTOFF_START_DIS enum
  5012. */
  5013. typedef enum PERFCOUNTER_CNTOFF_START_DIS {
  5014. PERFCOUNTER_CNTOFF_START_ENABLE = 0x00000000,
  5015. PERFCOUNTER_CNTOFF_START_DISABLE = 0x00000001,
  5016. } PERFCOUNTER_CNTOFF_START_DIS;
  5017. /*
  5018. * PERFCOUNTER_RESTART_EN enum
  5019. */
  5020. typedef enum PERFCOUNTER_RESTART_EN {
  5021. PERFCOUNTER_RESTART_DISABLE = 0x00000000,
  5022. PERFCOUNTER_RESTART_ENABLE = 0x00000001,
  5023. } PERFCOUNTER_RESTART_EN;
  5024. /*
  5025. * PERFCOUNTER_INT_EN enum
  5026. */
  5027. typedef enum PERFCOUNTER_INT_EN {
  5028. PERFCOUNTER_INT_DISABLE = 0x00000000,
  5029. PERFCOUNTER_INT_ENABLE = 0x00000001,
  5030. } PERFCOUNTER_INT_EN;
  5031. /*
  5032. * PERFCOUNTER_OFF_MASK enum
  5033. */
  5034. typedef enum PERFCOUNTER_OFF_MASK {
  5035. PERFCOUNTER_OFF_MASK_DISABLE = 0x00000000,
  5036. PERFCOUNTER_OFF_MASK_ENABLE = 0x00000001,
  5037. } PERFCOUNTER_OFF_MASK;
  5038. /*
  5039. * PERFCOUNTER_ACTIVE enum
  5040. */
  5041. typedef enum PERFCOUNTER_ACTIVE {
  5042. PERFCOUNTER_IS_IDLE = 0x00000000,
  5043. PERFCOUNTER_IS_ACTIVE = 0x00000001,
  5044. } PERFCOUNTER_ACTIVE;
  5045. /*
  5046. * PERFCOUNTER_INT_TYPE enum
  5047. */
  5048. typedef enum PERFCOUNTER_INT_TYPE {
  5049. PERFCOUNTER_INT_TYPE_LEVEL = 0x00000000,
  5050. PERFCOUNTER_INT_TYPE_PULSE = 0x00000001,
  5051. } PERFCOUNTER_INT_TYPE;
  5052. /*
  5053. * PERFCOUNTER_COUNTED_VALUE_TYPE enum
  5054. */
  5055. typedef enum PERFCOUNTER_COUNTED_VALUE_TYPE {
  5056. PERFCOUNTER_COUNTED_VALUE_TYPE_ACC = 0x00000000,
  5057. PERFCOUNTER_COUNTED_VALUE_TYPE_MAX = 0x00000001,
  5058. PERFCOUNTER_COUNTED_VALUE_TYPE_MIN = 0x00000002,
  5059. } PERFCOUNTER_COUNTED_VALUE_TYPE;
  5060. /*
  5061. * PERFCOUNTER_CNTL_SEL enum
  5062. */
  5063. typedef enum PERFCOUNTER_CNTL_SEL {
  5064. PERFCOUNTER_CNTL_SEL_0 = 0x00000000,
  5065. PERFCOUNTER_CNTL_SEL_1 = 0x00000001,
  5066. PERFCOUNTER_CNTL_SEL_2 = 0x00000002,
  5067. PERFCOUNTER_CNTL_SEL_3 = 0x00000003,
  5068. PERFCOUNTER_CNTL_SEL_4 = 0x00000004,
  5069. PERFCOUNTER_CNTL_SEL_5 = 0x00000005,
  5070. PERFCOUNTER_CNTL_SEL_6 = 0x00000006,
  5071. PERFCOUNTER_CNTL_SEL_7 = 0x00000007,
  5072. } PERFCOUNTER_CNTL_SEL;
  5073. /*
  5074. * PERFCOUNTER_CNT0_STATE enum
  5075. */
  5076. typedef enum PERFCOUNTER_CNT0_STATE {
  5077. PERFCOUNTER_CNT0_STATE_RESET = 0x00000000,
  5078. PERFCOUNTER_CNT0_STATE_START = 0x00000001,
  5079. PERFCOUNTER_CNT0_STATE_FREEZE = 0x00000002,
  5080. PERFCOUNTER_CNT0_STATE_HW = 0x00000003,
  5081. } PERFCOUNTER_CNT0_STATE;
  5082. /*
  5083. * PERFCOUNTER_STATE_SEL0 enum
  5084. */
  5085. typedef enum PERFCOUNTER_STATE_SEL0 {
  5086. PERFCOUNTER_STATE_SEL0_GLOBAL = 0x00000000,
  5087. PERFCOUNTER_STATE_SEL0_LOCAL = 0x00000001,
  5088. } PERFCOUNTER_STATE_SEL0;
  5089. /*
  5090. * PERFCOUNTER_CNT1_STATE enum
  5091. */
  5092. typedef enum PERFCOUNTER_CNT1_STATE {
  5093. PERFCOUNTER_CNT1_STATE_RESET = 0x00000000,
  5094. PERFCOUNTER_CNT1_STATE_START = 0x00000001,
  5095. PERFCOUNTER_CNT1_STATE_FREEZE = 0x00000002,
  5096. PERFCOUNTER_CNT1_STATE_HW = 0x00000003,
  5097. } PERFCOUNTER_CNT1_STATE;
  5098. /*
  5099. * PERFCOUNTER_STATE_SEL1 enum
  5100. */
  5101. typedef enum PERFCOUNTER_STATE_SEL1 {
  5102. PERFCOUNTER_STATE_SEL1_GLOBAL = 0x00000000,
  5103. PERFCOUNTER_STATE_SEL1_LOCAL = 0x00000001,
  5104. } PERFCOUNTER_STATE_SEL1;
  5105. /*
  5106. * PERFCOUNTER_CNT2_STATE enum
  5107. */
  5108. typedef enum PERFCOUNTER_CNT2_STATE {
  5109. PERFCOUNTER_CNT2_STATE_RESET = 0x00000000,
  5110. PERFCOUNTER_CNT2_STATE_START = 0x00000001,
  5111. PERFCOUNTER_CNT2_STATE_FREEZE = 0x00000002,
  5112. PERFCOUNTER_CNT2_STATE_HW = 0x00000003,
  5113. } PERFCOUNTER_CNT2_STATE;
  5114. /*
  5115. * PERFCOUNTER_STATE_SEL2 enum
  5116. */
  5117. typedef enum PERFCOUNTER_STATE_SEL2 {
  5118. PERFCOUNTER_STATE_SEL2_GLOBAL = 0x00000000,
  5119. PERFCOUNTER_STATE_SEL2_LOCAL = 0x00000001,
  5120. } PERFCOUNTER_STATE_SEL2;
  5121. /*
  5122. * PERFCOUNTER_CNT3_STATE enum
  5123. */
  5124. typedef enum PERFCOUNTER_CNT3_STATE {
  5125. PERFCOUNTER_CNT3_STATE_RESET = 0x00000000,
  5126. PERFCOUNTER_CNT3_STATE_START = 0x00000001,
  5127. PERFCOUNTER_CNT3_STATE_FREEZE = 0x00000002,
  5128. PERFCOUNTER_CNT3_STATE_HW = 0x00000003,
  5129. } PERFCOUNTER_CNT3_STATE;
  5130. /*
  5131. * PERFCOUNTER_STATE_SEL3 enum
  5132. */
  5133. typedef enum PERFCOUNTER_STATE_SEL3 {
  5134. PERFCOUNTER_STATE_SEL3_GLOBAL = 0x00000000,
  5135. PERFCOUNTER_STATE_SEL3_LOCAL = 0x00000001,
  5136. } PERFCOUNTER_STATE_SEL3;
  5137. /*
  5138. * PERFCOUNTER_CNT4_STATE enum
  5139. */
  5140. typedef enum PERFCOUNTER_CNT4_STATE {
  5141. PERFCOUNTER_CNT4_STATE_RESET = 0x00000000,
  5142. PERFCOUNTER_CNT4_STATE_START = 0x00000001,
  5143. PERFCOUNTER_CNT4_STATE_FREEZE = 0x00000002,
  5144. PERFCOUNTER_CNT4_STATE_HW = 0x00000003,
  5145. } PERFCOUNTER_CNT4_STATE;
  5146. /*
  5147. * PERFCOUNTER_STATE_SEL4 enum
  5148. */
  5149. typedef enum PERFCOUNTER_STATE_SEL4 {
  5150. PERFCOUNTER_STATE_SEL4_GLOBAL = 0x00000000,
  5151. PERFCOUNTER_STATE_SEL4_LOCAL = 0x00000001,
  5152. } PERFCOUNTER_STATE_SEL4;
  5153. /*
  5154. * PERFCOUNTER_CNT5_STATE enum
  5155. */
  5156. typedef enum PERFCOUNTER_CNT5_STATE {
  5157. PERFCOUNTER_CNT5_STATE_RESET = 0x00000000,
  5158. PERFCOUNTER_CNT5_STATE_START = 0x00000001,
  5159. PERFCOUNTER_CNT5_STATE_FREEZE = 0x00000002,
  5160. PERFCOUNTER_CNT5_STATE_HW = 0x00000003,
  5161. } PERFCOUNTER_CNT5_STATE;
  5162. /*
  5163. * PERFCOUNTER_STATE_SEL5 enum
  5164. */
  5165. typedef enum PERFCOUNTER_STATE_SEL5 {
  5166. PERFCOUNTER_STATE_SEL5_GLOBAL = 0x00000000,
  5167. PERFCOUNTER_STATE_SEL5_LOCAL = 0x00000001,
  5168. } PERFCOUNTER_STATE_SEL5;
  5169. /*
  5170. * PERFCOUNTER_CNT6_STATE enum
  5171. */
  5172. typedef enum PERFCOUNTER_CNT6_STATE {
  5173. PERFCOUNTER_CNT6_STATE_RESET = 0x00000000,
  5174. PERFCOUNTER_CNT6_STATE_START = 0x00000001,
  5175. PERFCOUNTER_CNT6_STATE_FREEZE = 0x00000002,
  5176. PERFCOUNTER_CNT6_STATE_HW = 0x00000003,
  5177. } PERFCOUNTER_CNT6_STATE;
  5178. /*
  5179. * PERFCOUNTER_STATE_SEL6 enum
  5180. */
  5181. typedef enum PERFCOUNTER_STATE_SEL6 {
  5182. PERFCOUNTER_STATE_SEL6_GLOBAL = 0x00000000,
  5183. PERFCOUNTER_STATE_SEL6_LOCAL = 0x00000001,
  5184. } PERFCOUNTER_STATE_SEL6;
  5185. /*
  5186. * PERFCOUNTER_CNT7_STATE enum
  5187. */
  5188. typedef enum PERFCOUNTER_CNT7_STATE {
  5189. PERFCOUNTER_CNT7_STATE_RESET = 0x00000000,
  5190. PERFCOUNTER_CNT7_STATE_START = 0x00000001,
  5191. PERFCOUNTER_CNT7_STATE_FREEZE = 0x00000002,
  5192. PERFCOUNTER_CNT7_STATE_HW = 0x00000003,
  5193. } PERFCOUNTER_CNT7_STATE;
  5194. /*
  5195. * PERFCOUNTER_STATE_SEL7 enum
  5196. */
  5197. typedef enum PERFCOUNTER_STATE_SEL7 {
  5198. PERFCOUNTER_STATE_SEL7_GLOBAL = 0x00000000,
  5199. PERFCOUNTER_STATE_SEL7_LOCAL = 0x00000001,
  5200. } PERFCOUNTER_STATE_SEL7;
  5201. /*
  5202. * PERFMON_STATE enum
  5203. */
  5204. typedef enum PERFMON_STATE {
  5205. PERFMON_STATE_RESET = 0x00000000,
  5206. PERFMON_STATE_START = 0x00000001,
  5207. PERFMON_STATE_FREEZE = 0x00000002,
  5208. PERFMON_STATE_HW = 0x00000003,
  5209. } PERFMON_STATE;
  5210. /*
  5211. * PERFMON_CNTOFF_AND_OR enum
  5212. */
  5213. typedef enum PERFMON_CNTOFF_AND_OR {
  5214. PERFMON_CNTOFF_OR = 0x00000000,
  5215. PERFMON_CNTOFF_AND = 0x00000001,
  5216. } PERFMON_CNTOFF_AND_OR;
  5217. /*
  5218. * PERFMON_CNTOFF_INT_EN enum
  5219. */
  5220. typedef enum PERFMON_CNTOFF_INT_EN {
  5221. PERFMON_CNTOFF_INT_DISABLE = 0x00000000,
  5222. PERFMON_CNTOFF_INT_ENABLE = 0x00000001,
  5223. } PERFMON_CNTOFF_INT_EN;
  5224. /*
  5225. * PERFMON_CNTOFF_INT_TYPE enum
  5226. */
  5227. typedef enum PERFMON_CNTOFF_INT_TYPE {
  5228. PERFMON_CNTOFF_INT_TYPE_LEVEL = 0x00000000,
  5229. PERFMON_CNTOFF_INT_TYPE_PULSE = 0x00000001,
  5230. } PERFMON_CNTOFF_INT_TYPE;
  5231. /*******************************************************
  5232. * SCL Enums
  5233. *******************************************************/
  5234. /*
  5235. * SCL_C_RAM_TAP_PAIR_IDX enum
  5236. */
  5237. typedef enum SCL_C_RAM_TAP_PAIR_IDX {
  5238. SCL_C_RAM_TAP_PAIR_ID0 = 0x00000000,
  5239. SCL_C_RAM_TAP_PAIR_ID1 = 0x00000001,
  5240. SCL_C_RAM_TAP_PAIR_ID2 = 0x00000002,
  5241. SCL_C_RAM_TAP_PAIR_ID3 = 0x00000003,
  5242. SCL_C_RAM_TAP_PAIR_ID4 = 0x00000004,
  5243. } SCL_C_RAM_TAP_PAIR_IDX;
  5244. /*
  5245. * SCL_C_RAM_PHASE enum
  5246. */
  5247. typedef enum SCL_C_RAM_PHASE {
  5248. SCL_C_RAM_PHASE_0 = 0x00000000,
  5249. SCL_C_RAM_PHASE_1 = 0x00000001,
  5250. SCL_C_RAM_PHASE_2 = 0x00000002,
  5251. SCL_C_RAM_PHASE_3 = 0x00000003,
  5252. SCL_C_RAM_PHASE_4 = 0x00000004,
  5253. SCL_C_RAM_PHASE_5 = 0x00000005,
  5254. SCL_C_RAM_PHASE_6 = 0x00000006,
  5255. SCL_C_RAM_PHASE_7 = 0x00000007,
  5256. SCL_C_RAM_PHASE_8 = 0x00000008,
  5257. } SCL_C_RAM_PHASE;
  5258. /*
  5259. * SCL_C_RAM_FILTER_TYPE enum
  5260. */
  5261. typedef enum SCL_C_RAM_FILTER_TYPE {
  5262. SCL_C_RAM_FILTER_TYPE_VERT_LUMA_RGB_LUT = 0x00000000,
  5263. SCL_C_RAM_FILTER_TYPE_VERT_CHROMA_LUT = 0x00000001,
  5264. SCL_C_RAM_FILTER_TYPE_HORI_LUMA_RGB_LUT = 0x00000002,
  5265. SCL_C_RAM_FILTER_TYPE_HORI_CHROMA_LUT = 0x00000003,
  5266. } SCL_C_RAM_FILTER_TYPE;
  5267. /*
  5268. * SCL_MODE_SEL enum
  5269. */
  5270. typedef enum SCL_MODE_SEL {
  5271. SCL_MODE_RGB_BYPASS = 0x00000000,
  5272. SCL_MODE_RGB_SCALING = 0x00000001,
  5273. SCL_MODE_YCBCR_SCALING = 0x00000002,
  5274. SCL_MODE_YCBCR_BYPASS = 0x00000003,
  5275. } SCL_MODE_SEL;
  5276. /*
  5277. * SCL_PSCL_EN enum
  5278. */
  5279. typedef enum SCL_PSCL_EN {
  5280. SCL_PSCL_DISABLE = 0x00000000,
  5281. SCL_PSCL_ENANBLE = 0x00000001,
  5282. } SCL_PSCL_EN;
  5283. /*
  5284. * SCL_V_NUM_OF_TAPS enum
  5285. */
  5286. typedef enum SCL_V_NUM_OF_TAPS {
  5287. SCL_V_NUM_OF_TAPS_1 = 0x00000000,
  5288. SCL_V_NUM_OF_TAPS_2 = 0x00000001,
  5289. SCL_V_NUM_OF_TAPS_3 = 0x00000002,
  5290. SCL_V_NUM_OF_TAPS_4 = 0x00000003,
  5291. SCL_V_NUM_OF_TAPS_5 = 0x00000004,
  5292. SCL_V_NUM_OF_TAPS_6 = 0x00000005,
  5293. } SCL_V_NUM_OF_TAPS;
  5294. /*
  5295. * SCL_H_NUM_OF_TAPS enum
  5296. */
  5297. typedef enum SCL_H_NUM_OF_TAPS {
  5298. SCL_H_NUM_OF_TAPS_1 = 0x00000000,
  5299. SCL_H_NUM_OF_TAPS_2 = 0x00000001,
  5300. SCL_H_NUM_OF_TAPS_4 = 0x00000003,
  5301. SCL_H_NUM_OF_TAPS_6 = 0x00000005,
  5302. SCL_H_NUM_OF_TAPS_8 = 0x00000007,
  5303. SCL_H_NUM_OF_TAPS_10 = 0x00000009,
  5304. } SCL_H_NUM_OF_TAPS;
  5305. /*
  5306. * SCL_BOUNDARY_MODE enum
  5307. */
  5308. typedef enum SCL_BOUNDARY_MODE {
  5309. SCL_BOUNDARY_MODE_BLACK = 0x00000000,
  5310. SCL_BOUNDARY_MODE_EDGE = 0x00000001,
  5311. } SCL_BOUNDARY_MODE;
  5312. /*
  5313. * SCL_EARLY_EOL_MOD enum
  5314. */
  5315. typedef enum SCL_EARLY_EOL_MOD {
  5316. SCL_EARLY_EOL_MODE_CRTC = 0x00000000,
  5317. SCL_EARLY_EOL_MODE_INTERNAL = 0x00000001,
  5318. } SCL_EARLY_EOL_MOD;
  5319. /*
  5320. * SCL_BYPASS_MODE enum
  5321. */
  5322. typedef enum SCL_BYPASS_MODE {
  5323. SCL_BYPASS_MODE_MC_MR = 0x00000000,
  5324. SCL_BYPASS_MODE_AC_NR = 0x00000001,
  5325. SCL_BYPASS_MODE_AC_AR = 0x00000002,
  5326. SCL_BYPASS_MODE_RESERVED = 0x00000003,
  5327. } SCL_BYPASS_MODE;
  5328. /*
  5329. * SCL_V_MANUAL_REPLICATE_FACTOR enum
  5330. */
  5331. typedef enum SCL_V_MANUAL_REPLICATE_FACTOR {
  5332. SCL_V_MANUAL_REPLICATE_FACTOR_1 = 0x00000000,
  5333. SCL_V_MANUAL_REPLICATE_FACTOR_2 = 0x00000001,
  5334. SCL_V_MANUAL_REPLICATE_FACTOR_3 = 0x00000002,
  5335. SCL_V_MANUAL_REPLICATE_FACTOR_4 = 0x00000003,
  5336. SCL_V_MANUAL_REPLICATE_FACTOR_5 = 0x00000004,
  5337. SCL_V_MANUAL_REPLICATE_FACTOR_6 = 0x00000005,
  5338. SCL_V_MANUAL_REPLICATE_FACTOR_7 = 0x00000006,
  5339. SCL_V_MANUAL_REPLICATE_FACTOR_8 = 0x00000007,
  5340. SCL_V_MANUAL_REPLICATE_FACTOR_9 = 0x00000008,
  5341. SCL_V_MANUAL_REPLICATE_FACTOR_10 = 0x00000009,
  5342. SCL_V_MANUAL_REPLICATE_FACTOR_11 = 0x0000000a,
  5343. SCL_V_MANUAL_REPLICATE_FACTOR_12 = 0x0000000b,
  5344. SCL_V_MANUAL_REPLICATE_FACTOR_13 = 0x0000000c,
  5345. SCL_V_MANUAL_REPLICATE_FACTOR_14 = 0x0000000d,
  5346. SCL_V_MANUAL_REPLICATE_FACTOR_15 = 0x0000000e,
  5347. SCL_V_MANUAL_REPLICATE_FACTOR_16 = 0x0000000f,
  5348. } SCL_V_MANUAL_REPLICATE_FACTOR;
  5349. /*
  5350. * SCL_H_MANUAL_REPLICATE_FACTOR enum
  5351. */
  5352. typedef enum SCL_H_MANUAL_REPLICATE_FACTOR {
  5353. SCL_H_MANUAL_REPLICATE_FACTOR_1 = 0x00000000,
  5354. SCL_H_MANUAL_REPLICATE_FACTOR_2 = 0x00000001,
  5355. SCL_H_MANUAL_REPLICATE_FACTOR_3 = 0x00000002,
  5356. SCL_H_MANUAL_REPLICATE_FACTOR_4 = 0x00000003,
  5357. SCL_H_MANUAL_REPLICATE_FACTOR_5 = 0x00000004,
  5358. SCL_H_MANUAL_REPLICATE_FACTOR_6 = 0x00000005,
  5359. SCL_H_MANUAL_REPLICATE_FACTOR_7 = 0x00000006,
  5360. SCL_H_MANUAL_REPLICATE_FACTOR_8 = 0x00000007,
  5361. SCL_H_MANUAL_REPLICATE_FACTOR_9 = 0x00000008,
  5362. SCL_H_MANUAL_REPLICATE_FACTOR_10 = 0x00000009,
  5363. SCL_H_MANUAL_REPLICATE_FACTOR_11 = 0x0000000a,
  5364. SCL_H_MANUAL_REPLICATE_FACTOR_12 = 0x0000000b,
  5365. SCL_H_MANUAL_REPLICATE_FACTOR_13 = 0x0000000c,
  5366. SCL_H_MANUAL_REPLICATE_FACTOR_14 = 0x0000000d,
  5367. SCL_H_MANUAL_REPLICATE_FACTOR_15 = 0x0000000e,
  5368. SCL_H_MANUAL_REPLICATE_FACTOR_16 = 0x0000000f,
  5369. } SCL_H_MANUAL_REPLICATE_FACTOR;
  5370. /*
  5371. * SCL_V_CALC_AUTO_RATIO_EN enum
  5372. */
  5373. typedef enum SCL_V_CALC_AUTO_RATIO_EN {
  5374. SCL_V_CALC_AUTO_RATIO_DISABLE = 0x00000000,
  5375. SCL_V_CALC_AUTO_RATIO_ENABLE = 0x00000001,
  5376. } SCL_V_CALC_AUTO_RATIO_EN;
  5377. /*
  5378. * SCL_H_CALC_AUTO_RATIO_EN enum
  5379. */
  5380. typedef enum SCL_H_CALC_AUTO_RATIO_EN {
  5381. SCL_H_CALC_AUTO_RATIO_DISABLE = 0x00000000,
  5382. SCL_H_CALC_AUTO_RATIO_ENABLE = 0x00000001,
  5383. } SCL_H_CALC_AUTO_RATIO_EN;
  5384. /*
  5385. * SCL_H_FILTER_PICK_NEAREST enum
  5386. */
  5387. typedef enum SCL_H_FILTER_PICK_NEAREST {
  5388. SCL_H_FILTER_PICK_NEAREST_DISABLE = 0x00000000,
  5389. SCL_H_FILTER_PICK_NEAREST_ENABLE = 0x00000001,
  5390. } SCL_H_FILTER_PICK_NEAREST;
  5391. /*
  5392. * SCL_H_2TAP_HARDCODE_COEF_EN enum
  5393. */
  5394. typedef enum SCL_H_2TAP_HARDCODE_COEF_EN {
  5395. SCL_H_2TAP_HARDCODE_COEF_DISABLE = 0x00000000,
  5396. SCL_H_2TAP_HARDCODE_COEF_ENABLE = 0x00000001,
  5397. } SCL_H_2TAP_HARDCODE_COEF_EN;
  5398. /*
  5399. * SCL_V_FILTER_PICK_NEAREST enum
  5400. */
  5401. typedef enum SCL_V_FILTER_PICK_NEAREST {
  5402. SCL_V_FILTER_PICK_NEAREST_DISABLE = 0x00000000,
  5403. SCL_V_FILTER_PICK_NEAREST_ENABLE = 0x00000001,
  5404. } SCL_V_FILTER_PICK_NEAREST;
  5405. /*
  5406. * SCL_V_2TAP_HARDCODE_COEF_EN enum
  5407. */
  5408. typedef enum SCL_V_2TAP_HARDCODE_COEF_EN {
  5409. SCL_V_2TAP_HARDCODE_COEF_DISABLE = 0x00000000,
  5410. SCL_V_2TAP_HARDCODE_COEF_ENABLE = 0x00000001,
  5411. } SCL_V_2TAP_HARDCODE_COEF_EN;
  5412. /*
  5413. * SCL_UPDATE_TAKEN enum
  5414. */
  5415. typedef enum SCL_UPDATE_TAKEN {
  5416. SCL_UPDATE_TAKEN_NO = 0x00000000,
  5417. SCL_UPDATE_TAKEN_YES = 0x00000001,
  5418. } SCL_UPDATE_TAKEN;
  5419. /*
  5420. * SCL_UPDATE_LOCK enum
  5421. */
  5422. typedef enum SCL_UPDATE_LOCK {
  5423. SCL_UPDATE_UNLOCKED = 0x00000000,
  5424. SCL_UPDATE_LOCKED = 0x00000001,
  5425. } SCL_UPDATE_LOCK;
  5426. /*
  5427. * SCL_COEF_UPDATE_COMPLETE enum
  5428. */
  5429. typedef enum SCL_COEF_UPDATE_COMPLETE {
  5430. SCL_COEF_UPDATE_NOT_COMPLETED = 0x00000000,
  5431. SCL_COEF_UPDATE_COMPLETED = 0x00000001,
  5432. } SCL_COEF_UPDATE_COMPLETE;
  5433. /*
  5434. * SCL_HF_SHARP_SCALE_FACTOR enum
  5435. */
  5436. typedef enum SCL_HF_SHARP_SCALE_FACTOR {
  5437. SCL_HF_SHARP_SCALE_FACTOR_0 = 0x00000000,
  5438. SCL_HF_SHARP_SCALE_FACTOR_1 = 0x00000001,
  5439. SCL_HF_SHARP_SCALE_FACTOR_2 = 0x00000002,
  5440. SCL_HF_SHARP_SCALE_FACTOR_3 = 0x00000003,
  5441. SCL_HF_SHARP_SCALE_FACTOR_4 = 0x00000004,
  5442. SCL_HF_SHARP_SCALE_FACTOR_5 = 0x00000005,
  5443. SCL_HF_SHARP_SCALE_FACTOR_6 = 0x00000006,
  5444. SCL_HF_SHARP_SCALE_FACTOR_7 = 0x00000007,
  5445. } SCL_HF_SHARP_SCALE_FACTOR;
  5446. /*
  5447. * SCL_HF_SHARP_EN enum
  5448. */
  5449. typedef enum SCL_HF_SHARP_EN {
  5450. SCL_HF_SHARP_DISABLE = 0x00000000,
  5451. SCL_HF_SHARP_ENABLE = 0x00000001,
  5452. } SCL_HF_SHARP_EN;
  5453. /*
  5454. * SCL_VF_SHARP_SCALE_FACTOR enum
  5455. */
  5456. typedef enum SCL_VF_SHARP_SCALE_FACTOR {
  5457. SCL_VF_SHARP_SCALE_FACTOR_0 = 0x00000000,
  5458. SCL_VF_SHARP_SCALE_FACTOR_1 = 0x00000001,
  5459. SCL_VF_SHARP_SCALE_FACTOR_2 = 0x00000002,
  5460. SCL_VF_SHARP_SCALE_FACTOR_3 = 0x00000003,
  5461. SCL_VF_SHARP_SCALE_FACTOR_4 = 0x00000004,
  5462. SCL_VF_SHARP_SCALE_FACTOR_5 = 0x00000005,
  5463. SCL_VF_SHARP_SCALE_FACTOR_6 = 0x00000006,
  5464. SCL_VF_SHARP_SCALE_FACTOR_7 = 0x00000007,
  5465. } SCL_VF_SHARP_SCALE_FACTOR;
  5466. /*
  5467. * SCL_VF_SHARP_EN enum
  5468. */
  5469. typedef enum SCL_VF_SHARP_EN {
  5470. SCL_VF_SHARP_DISABLE = 0x00000000,
  5471. SCL_VF_SHARP_ENABLE = 0x00000001,
  5472. } SCL_VF_SHARP_EN;
  5473. /*
  5474. * SCL_ALU_DISABLE enum
  5475. */
  5476. typedef enum SCL_ALU_DISABLE {
  5477. SCL_ALU_ENABLED = 0x00000000,
  5478. SCL_ALU_DISABLED = 0x00000001,
  5479. } SCL_ALU_DISABLE;
  5480. /*
  5481. * SCL_HOST_CONFLICT_MASK enum
  5482. */
  5483. typedef enum SCL_HOST_CONFLICT_MASK {
  5484. SCL_HOST_CONFLICT_DISABLE_INTERRUPT = 0x00000000,
  5485. SCL_HOST_CONFLICT_ENABLE_INTERRUPT = 0x00000001,
  5486. } SCL_HOST_CONFLICT_MASK;
  5487. /*
  5488. * SCL_SCL_MODE_CHANGE_MASK enum
  5489. */
  5490. typedef enum SCL_SCL_MODE_CHANGE_MASK {
  5491. SCL_MODE_CHANGE_DISABLE_INTERRUPT = 0x00000000,
  5492. SCL_MODE_CHANGE_ENABLE_INTERRUPT = 0x00000001,
  5493. } SCL_SCL_MODE_CHANGE_MASK;
  5494. /*******************************************************
  5495. * SCLV Enums
  5496. *******************************************************/
  5497. /*
  5498. * SCLV_MODE_SEL enum
  5499. */
  5500. typedef enum SCLV_MODE_SEL {
  5501. SCLV_MODE_RGB_BYPASS = 0x00000000,
  5502. SCLV_MODE_RGB_SCALING = 0x00000001,
  5503. SCLV_MODE_YCBCR_SCALING = 0x00000002,
  5504. SCLV_MODE_YCBCR_BYPASS = 0x00000003,
  5505. } SCLV_MODE_SEL;
  5506. /*
  5507. * SCLV_INTERLACE_SOURCE enum
  5508. */
  5509. typedef enum SCLV_INTERLACE_SOURCE {
  5510. INTERLACE_SOURCE_PROGRESSIVE = 0x00000000,
  5511. INTERLACE_SOURCE_INTERLEAVE = 0x00000001,
  5512. INTERLACE_SOURCE_STACK = 0x00000002,
  5513. } SCLV_INTERLACE_SOURCE;
  5514. /*
  5515. * SCLV_UPDATE_LOCK enum
  5516. */
  5517. typedef enum SCLV_UPDATE_LOCK {
  5518. UPDATE_UNLOCKED = 0x00000000,
  5519. UPDATE_LOCKED = 0x00000001,
  5520. } SCLV_UPDATE_LOCK;
  5521. /*
  5522. * SCLV_COEF_UPDATE_COMPLETE enum
  5523. */
  5524. typedef enum SCLV_COEF_UPDATE_COMPLETE {
  5525. COEF_UPDATE_NOT_COMPLETE = 0x00000000,
  5526. COEF_UPDATE_COMPLETE = 0x00000001,
  5527. } SCLV_COEF_UPDATE_COMPLETE;
  5528. /*******************************************************
  5529. * DPRX_SD Enums
  5530. *******************************************************/
  5531. /*
  5532. * DPRX_SD_PIXEL_ENCODING enum
  5533. */
  5534. typedef enum DPRX_SD_PIXEL_ENCODING {
  5535. PIXEL_FORMAT_RGB_444 = 0x00000000,
  5536. PIXEL_FORMAT_YCBCR_444 = 0x00000001,
  5537. PIXEL_FORMAT_YCBCR_422 = 0x00000002,
  5538. PIXEL_FORMAT_Y_ONLY = 0x00000003,
  5539. } DPRX_SD_PIXEL_ENCODING;
  5540. /*
  5541. * DPRX_SD_COMPONENT_DEPTH enum
  5542. */
  5543. typedef enum DPRX_SD_COMPONENT_DEPTH {
  5544. COMPONENT_DEPTH_6BPC = 0x00000000,
  5545. COMPONENT_DEPTH_8BPC = 0x00000001,
  5546. COMPONENT_DEPTH_10BPC = 0x00000002,
  5547. COMPONENT_DEPTH_12BPC = 0x00000003,
  5548. COMPONENT_DEPTH_16BPC = 0x00000004,
  5549. } DPRX_SD_COMPONENT_DEPTH;
  5550. /*******************************************************
  5551. * AZF0STREAM Enums
  5552. *******************************************************/
  5553. /*
  5554. * AZ_LATENCY_COUNTER_CONTROL enum
  5555. */
  5556. typedef enum AZ_LATENCY_COUNTER_CONTROL {
  5557. AZ_LATENCY_COUNTER_NO_RESET = 0x00000000,
  5558. AZ_LATENCY_COUNTER_RESET_DONE = 0x00000001,
  5559. } AZ_LATENCY_COUNTER_CONTROL;
  5560. /*******************************************************
  5561. * BLND Enums
  5562. *******************************************************/
  5563. /*
  5564. * BLND_CONTROL_BLND_MODE enum
  5565. */
  5566. typedef enum BLND_CONTROL_BLND_MODE {
  5567. BLND_CONTROL_BLND_MODE_CURRENT_PIPE_ONLY = 0x00000000,
  5568. BLND_CONTROL_BLND_MODE_OTHER_PIPE_ONLY = 0x00000001,
  5569. BLND_CONTROL_BLND_MODE_ALPHA_BLENDING_MODE = 0x00000002,
  5570. BLND_CONTROL_BLND_MODE_OTHER_STEREO_TYPE = 0x00000003,
  5571. } BLND_CONTROL_BLND_MODE;
  5572. /*
  5573. * BLND_CONTROL_BLND_STEREO_TYPE enum
  5574. */
  5575. typedef enum BLND_CONTROL_BLND_STEREO_TYPE {
  5576. BLND_CONTROL_BLND_STEREO_TYPE_NON_SINGLE_PIPE_STEREO = 0x00000000,
  5577. BLND_CONTROL_BLND_STEREO_TYPE_SIDE_BY_SIDE_SINGLE_PIPE_STEREO = 0x00000001,
  5578. BLND_CONTROL_BLND_STEREO_TYPE_TOP_BOTTOM_SINGLE_PIPE_STEREO = 0x00000002,
  5579. BLND_CONTROL_BLND_STEREO_TYPE_UNUSED = 0x00000003,
  5580. } BLND_CONTROL_BLND_STEREO_TYPE;
  5581. /*
  5582. * BLND_CONTROL_BLND_STEREO_POLARITY enum
  5583. */
  5584. typedef enum BLND_CONTROL_BLND_STEREO_POLARITY {
  5585. BLND_CONTROL_BLND_STEREO_POLARITY_LOW = 0x00000000,
  5586. BLND_CONTROL_BLND_STEREO_POLARITY_HIGH = 0x00000001,
  5587. } BLND_CONTROL_BLND_STEREO_POLARITY;
  5588. /*
  5589. * BLND_CONTROL_BLND_FEEDTHROUGH_EN enum
  5590. */
  5591. typedef enum BLND_CONTROL_BLND_FEEDTHROUGH_EN {
  5592. BLND_CONTROL_BLND_FEEDTHROUGH_EN_FALSE = 0x00000000,
  5593. BLND_CONTROL_BLND_FEEDTHROUGH_EN_TRUE = 0x00000001,
  5594. } BLND_CONTROL_BLND_FEEDTHROUGH_EN;
  5595. /*
  5596. * BLND_CONTROL_BLND_ALPHA_MODE enum
  5597. */
  5598. typedef enum BLND_CONTROL_BLND_ALPHA_MODE {
  5599. BLND_CONTROL_BLND_ALPHA_MODE_CURRENT_PIXEL_ALPHA = 0x00000000,
  5600. BLND_CONTROL_BLND_ALPHA_MODE_PIXEL_ALPHA_COMBINED_GLOBAL_GAIN = 0x00000001,
  5601. BLND_CONTROL_BLND_ALPHA_MODE_GLOBAL_ALPHA_ONLY = 0x00000002,
  5602. BLND_CONTROL_BLND_ALPHA_MODE_UNUSED = 0x00000003,
  5603. } BLND_CONTROL_BLND_ALPHA_MODE;
  5604. /*
  5605. * BLND_CONTROL_BLND_ACTIVE_OVERLAP_ONLY enum
  5606. */
  5607. typedef enum BLND_CONTROL_BLND_ACTIVE_OVERLAP_ONLY {
  5608. BLND_CONTROL_BLND_ACTIVE_OVERLAY_ONLY_FALSE = 0x00000000,
  5609. BLND_CONTROL_BLND_ACTIVE_OVERLAY_ONLY_TRUE = 0x00000001,
  5610. } BLND_CONTROL_BLND_ACTIVE_OVERLAP_ONLY;
  5611. /*
  5612. * BLND_CONTROL_BLND_MULTIPLIED_MODE enum
  5613. */
  5614. typedef enum BLND_CONTROL_BLND_MULTIPLIED_MODE {
  5615. BLND_CONTROL_BLND_MULTIPLIED_MODE_FALSE = 0x00000000,
  5616. BLND_CONTROL_BLND_MULTIPLIED_MODE_TRUE = 0x00000001,
  5617. } BLND_CONTROL_BLND_MULTIPLIED_MODE;
  5618. /*
  5619. * BLND_SM_CONTROL2_SM_MODE enum
  5620. */
  5621. typedef enum BLND_SM_CONTROL2_SM_MODE {
  5622. BLND_SM_CONTROL2_SM_MODE_SINGLE_PLANE = 0x00000000,
  5623. BLND_SM_CONTROL2_SM_MODE_ROW_SUBSAMPLING = 0x00000002,
  5624. BLND_SM_CONTROL2_SM_MODE_COLUMN_SUBSAMPLING = 0x00000004,
  5625. BLND_SM_CONTROL2_SM_MODE_CHECKERBOARD_SUBSAMPLING = 0x00000006,
  5626. } BLND_SM_CONTROL2_SM_MODE;
  5627. /*
  5628. * BLND_SM_CONTROL2_SM_FRAME_ALTERNATE enum
  5629. */
  5630. typedef enum BLND_SM_CONTROL2_SM_FRAME_ALTERNATE {
  5631. BLND_SM_CONTROL2_SM_FRAME_ALTERNATE_FALSE = 0x00000000,
  5632. BLND_SM_CONTROL2_SM_FRAME_ALTERNATE_TRUE = 0x00000001,
  5633. } BLND_SM_CONTROL2_SM_FRAME_ALTERNATE;
  5634. /*
  5635. * BLND_SM_CONTROL2_SM_FIELD_ALTERNATE enum
  5636. */
  5637. typedef enum BLND_SM_CONTROL2_SM_FIELD_ALTERNATE {
  5638. BLND_SM_CONTROL2_SM_FIELD_ALTERNATE_FALSE = 0x00000000,
  5639. BLND_SM_CONTROL2_SM_FIELD_ALTERNATE_TRUE = 0x00000001,
  5640. } BLND_SM_CONTROL2_SM_FIELD_ALTERNATE;
  5641. /*
  5642. * BLND_SM_CONTROL2_SM_FORCE_NEXT_FRAME_POL enum
  5643. */
  5644. typedef enum BLND_SM_CONTROL2_SM_FORCE_NEXT_FRAME_POL {
  5645. BLND_SM_CONTROL2_SM_FORCE_NEXT_FRAME_POL_NO_FORCE = 0x00000000,
  5646. BLND_SM_CONTROL2_SM_FORCE_NEXT_FRAME_POL_RESERVED = 0x00000001,
  5647. BLND_SM_CONTROL2_SM_FORCE_NEXT_FRAME_POL_FORCE_LOW = 0x00000002,
  5648. BLND_SM_CONTROL2_SM_FORCE_NEXT_FRAME_POL_FORCE_HIGH = 0x00000003,
  5649. } BLND_SM_CONTROL2_SM_FORCE_NEXT_FRAME_POL;
  5650. /*
  5651. * BLND_SM_CONTROL2_SM_FORCE_NEXT_TOP_POL enum
  5652. */
  5653. typedef enum BLND_SM_CONTROL2_SM_FORCE_NEXT_TOP_POL {
  5654. BLND_SM_CONTROL2_SM_FORCE_NEXT_TOP_POL_NO_FORCE = 0x00000000,
  5655. BLND_SM_CONTROL2_SM_FORCE_NEXT_TOP_POL_RESERVED = 0x00000001,
  5656. BLND_SM_CONTROL2_SM_FORCE_NEXT_TOP_POL_FORCE_LOW = 0x00000002,
  5657. BLND_SM_CONTROL2_SM_FORCE_NEXT_TOP_POL_FORCE_HIGH = 0x00000003,
  5658. } BLND_SM_CONTROL2_SM_FORCE_NEXT_TOP_POL;
  5659. /*
  5660. * BLND_CONTROL2_PTI_ENABLE enum
  5661. */
  5662. typedef enum BLND_CONTROL2_PTI_ENABLE {
  5663. BLND_CONTROL2_PTI_ENABLE_FALSE = 0x00000000,
  5664. BLND_CONTROL2_PTI_ENABLE_TRUE = 0x00000001,
  5665. } BLND_CONTROL2_PTI_ENABLE;
  5666. /*
  5667. * BLND_CONTROL2_BLND_SUPERAA_DEGAMMA_EN enum
  5668. */
  5669. typedef enum BLND_CONTROL2_BLND_SUPERAA_DEGAMMA_EN {
  5670. BLND_CONTROL2_BLND_SUPERAA_DEGAMMA_EN_FALSE = 0x00000000,
  5671. BLND_CONTROL2_BLND_SUPERAA_DEGAMMA_EN_TRUE = 0x00000001,
  5672. } BLND_CONTROL2_BLND_SUPERAA_DEGAMMA_EN;
  5673. /*
  5674. * BLND_CONTROL2_BLND_SUPERAA_REGAMMA_EN enum
  5675. */
  5676. typedef enum BLND_CONTROL2_BLND_SUPERAA_REGAMMA_EN {
  5677. BLND_CONTROL2_BLND_SUPERAA_REGAMMA_EN_FALSE = 0x00000000,
  5678. BLND_CONTROL2_BLND_SUPERAA_REGAMMA_EN_TRUE = 0x00000001,
  5679. } BLND_CONTROL2_BLND_SUPERAA_REGAMMA_EN;
  5680. /*
  5681. * BLND_UNDERFLOW_INTERRUPT_BLND_UNDERFLOW_INT_ACK enum
  5682. */
  5683. typedef enum BLND_UNDERFLOW_INTERRUPT_BLND_UNDERFLOW_INT_ACK {
  5684. BLND_UNDERFLOW_INTERRUPT_BLND_UNDERFLOW_INT_ACK_FALSE = 0x00000000,
  5685. BLND_UNDERFLOW_INTERRUPT_BLND_UNDERFLOW_INT_ACK_TRUE = 0x00000001,
  5686. } BLND_UNDERFLOW_INTERRUPT_BLND_UNDERFLOW_INT_ACK;
  5687. /*
  5688. * BLND_UNDERFLOW_INTERRUPT_BLND_UNDERFLOW_INT_MASK enum
  5689. */
  5690. typedef enum BLND_UNDERFLOW_INTERRUPT_BLND_UNDERFLOW_INT_MASK {
  5691. BLND_UNDERFLOW_INTERRUPT_BLND_UNDERFLOW_INT_MASK_FALSE = 0x00000000,
  5692. BLND_UNDERFLOW_INTERRUPT_BLND_UNDERFLOW_INT_MASK_TRUE = 0x00000001,
  5693. } BLND_UNDERFLOW_INTERRUPT_BLND_UNDERFLOW_INT_MASK;
  5694. /*
  5695. * BLND_V_UPDATE_LOCK_BLND_DCP_GRPH_V_UPDATE_LOCK enum
  5696. */
  5697. typedef enum BLND_V_UPDATE_LOCK_BLND_DCP_GRPH_V_UPDATE_LOCK {
  5698. BLND_V_UPDATE_LOCK_BLND_DCP_GRPH_V_UPDATE_LOCK_FALSE = 0x00000000,
  5699. BLND_V_UPDATE_LOCK_BLND_DCP_GRPH_V_UPDATE_LOCK_TRUE = 0x00000001,
  5700. } BLND_V_UPDATE_LOCK_BLND_DCP_GRPH_V_UPDATE_LOCK;
  5701. /*
  5702. * BLND_V_UPDATE_LOCK_BLND_DCP_GRPH_SURF_V_UPDATE_LOCK enum
  5703. */
  5704. typedef enum BLND_V_UPDATE_LOCK_BLND_DCP_GRPH_SURF_V_UPDATE_LOCK {
  5705. BLND_V_UPDATE_LOCK_BLND_DCP_GRPH_SURF_V_UPDATE_LOCK_FALSE = 0x00000000,
  5706. BLND_V_UPDATE_LOCK_BLND_DCP_GRPH_SURF_V_UPDATE_LOCK_TRUE = 0x00000001,
  5707. } BLND_V_UPDATE_LOCK_BLND_DCP_GRPH_SURF_V_UPDATE_LOCK;
  5708. /*
  5709. * BLND_V_UPDATE_LOCK_BLND_DCP_CUR_V_UPDATE_LOCK enum
  5710. */
  5711. typedef enum BLND_V_UPDATE_LOCK_BLND_DCP_CUR_V_UPDATE_LOCK {
  5712. BLND_V_UPDATE_LOCK_BLND_DCP_CUR_V_UPDATE_LOCK_FALSE = 0x00000000,
  5713. BLND_V_UPDATE_LOCK_BLND_DCP_CUR_V_UPDATE_LOCK_TRUE = 0x00000001,
  5714. } BLND_V_UPDATE_LOCK_BLND_DCP_CUR_V_UPDATE_LOCK;
  5715. /*
  5716. * BLND_V_UPDATE_LOCK_BLND_DCP_CUR2_V_UPDATE_LOCK enum
  5717. */
  5718. typedef enum BLND_V_UPDATE_LOCK_BLND_DCP_CUR2_V_UPDATE_LOCK {
  5719. BLND_V_UPDATE_LOCK_BLND_DCP_CUR2_V_UPDATE_LOCK_FALSE = 0x00000000,
  5720. BLND_V_UPDATE_LOCK_BLND_DCP_CUR2_V_UPDATE_LOCK_TRUE = 0x00000001,
  5721. } BLND_V_UPDATE_LOCK_BLND_DCP_CUR2_V_UPDATE_LOCK;
  5722. /*
  5723. * BLND_V_UPDATE_LOCK_BLND_SCL_V_UPDATE_LOCK enum
  5724. */
  5725. typedef enum BLND_V_UPDATE_LOCK_BLND_SCL_V_UPDATE_LOCK {
  5726. BLND_V_UPDATE_LOCK_BLND_SCL_V_UPDATE_LOCK_FALSE = 0x00000000,
  5727. BLND_V_UPDATE_LOCK_BLND_SCL_V_UPDATE_LOCK_TRUE = 0x00000001,
  5728. } BLND_V_UPDATE_LOCK_BLND_SCL_V_UPDATE_LOCK;
  5729. /*
  5730. * BLND_V_UPDATE_LOCK_BLND_BLND_V_UPDATE_LOCK enum
  5731. */
  5732. typedef enum BLND_V_UPDATE_LOCK_BLND_BLND_V_UPDATE_LOCK {
  5733. BLND_V_UPDATE_LOCK_BLND_BLND_V_UPDATE_LOCK_FALSE = 0x00000000,
  5734. BLND_V_UPDATE_LOCK_BLND_BLND_V_UPDATE_LOCK_TRUE = 0x00000001,
  5735. } BLND_V_UPDATE_LOCK_BLND_BLND_V_UPDATE_LOCK;
  5736. /*
  5737. * BLND_V_UPDATE_LOCK_BLND_V_UPDATE_LOCK_MODE enum
  5738. */
  5739. typedef enum BLND_V_UPDATE_LOCK_BLND_V_UPDATE_LOCK_MODE {
  5740. BLND_V_UPDATE_LOCK_BLND_V_UPDATE_LOCK_MODE_FALSE = 0x00000000,
  5741. BLND_V_UPDATE_LOCK_BLND_V_UPDATE_LOCK_MODE_TRUE = 0x00000001,
  5742. } BLND_V_UPDATE_LOCK_BLND_V_UPDATE_LOCK_MODE;
  5743. /*
  5744. * BLND_DEBUG_BLND_CNV_MUX_SELECT enum
  5745. */
  5746. typedef enum BLND_DEBUG_BLND_CNV_MUX_SELECT {
  5747. BLND_DEBUG_BLND_CNV_MUX_SELECT_LOW = 0x00000000,
  5748. BLND_DEBUG_BLND_CNV_MUX_SELECT_HIGH = 0x00000001,
  5749. } BLND_DEBUG_BLND_CNV_MUX_SELECT;
  5750. /*
  5751. * BLND_TEST_DEBUG_INDEX_BLND_TEST_DEBUG_WRITE_EN enum
  5752. */
  5753. typedef enum BLND_TEST_DEBUG_INDEX_BLND_TEST_DEBUG_WRITE_EN {
  5754. BLND_TEST_DEBUG_INDEX_BLND_TEST_DEBUG_WRITE_EN_FALSE = 0x00000000,
  5755. BLND_TEST_DEBUG_INDEX_BLND_TEST_DEBUG_WRITE_EN_TRUE = 0x00000001,
  5756. } BLND_TEST_DEBUG_INDEX_BLND_TEST_DEBUG_WRITE_EN;
  5757. /*******************************************************
  5758. * AZF0ENDPOINT Enums
  5759. *******************************************************/
  5760. /*
  5761. * AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE enum
  5762. */
  5763. typedef enum AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE {
  5764. AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_OUTPUT_CONVERTER_RESERVED = 0x00000000,
  5765. AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_INPUT_CONVERTER_RESERVED = 0x00000001,
  5766. AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_MIXER_RESERVED = 0x00000002,
  5767. AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_SELECTOR_RESERVED = 0x00000003,
  5768. AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_PIN_RESERVED = 0x00000004,
  5769. AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_POWER_WIDGET_RESERVED = 0x00000005,
  5770. AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_VOLUME_KNOB_RESERVED = 0x00000006,
  5771. AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_BEEP_GENERATOR_RESERVED = 0x00000007,
  5772. AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_RESERVED_RESERVED = 0x00000008,
  5773. AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_VENDOR_DEFINED_RESERVED = 0x00000009,
  5774. } AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE;
  5775. /*
  5776. * AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_LR_SWAP enum
  5777. */
  5778. typedef enum AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_LR_SWAP {
  5779. AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NO_LR_SWAP_CAPABILITY = 0x00000000,
  5780. AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_HAVE_LR_SWAP_CAPABILITY = 0x00000001,
  5781. } AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_LR_SWAP;
  5782. /*
  5783. * AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_POWER_CONTROL enum
  5784. */
  5785. typedef enum AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_POWER_CONTROL {
  5786. AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NO_POWER_CONTROL_CAPABILITY = 0x00000000,
  5787. AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_HAVE_POWER_CONTROL_CAPABILITY = 0x00000001,
  5788. } AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_POWER_CONTROL;
  5789. /*
  5790. * AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_DIGITAL enum
  5791. */
  5792. typedef enum AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_DIGITAL {
  5793. AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_IS_ANALOG = 0x00000000,
  5794. AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_IS_DIGITAL = 0x00000001,
  5795. } AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_DIGITAL;
  5796. /*
  5797. * AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_CONNECTION_LIST enum
  5798. */
  5799. typedef enum AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_CONNECTION_LIST {
  5800. AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NO_CONNECTION_LIST = 0x00000000,
  5801. AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_HAVE_CONNECTION_LIST = 0x00000001,
  5802. } AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_CONNECTION_LIST;
  5803. /*
  5804. * AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_UNSOLICITED_RESPONSE_CAPABILITY enum
  5805. */
  5806. typedef enum AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_UNSOLICITED_RESPONSE_CAPABILITY {
  5807. AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NO_UNSOLICITED_RESPONSE_CAPABILITY = 0x00000000,
  5808. AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_HAVE_UNSOLICITED_RESPONSE_CAPABILITY = 0x00000001,
  5809. } AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_UNSOLICITED_RESPONSE_CAPABILITY;
  5810. /*
  5811. * AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_PROCESSING_WIDGET enum
  5812. */
  5813. typedef enum AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_PROCESSING_WIDGET {
  5814. AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_PROCESSING_WIDGET_NO_PROCESSING_CAPABILITIES = 0x00000000,
  5815. AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_PROCESSING_WIDGET_HAVE_PROCESSING_CAPABILITIES = 0x00000001,
  5816. } AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_PROCESSING_WIDGET;
  5817. /*
  5818. * AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_STRIPE enum
  5819. */
  5820. typedef enum AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_STRIPE {
  5821. AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NO_SUPPORT_STRIPING = 0x00000000,
  5822. AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_SUPPORT_STRIPING = 0x00000001,
  5823. } AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_STRIPE;
  5824. /*
  5825. * AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_FORMAT_OVERRIDE enum
  5826. */
  5827. typedef enum AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_FORMAT_OVERRIDE {
  5828. AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NO_FORMAT_OVERRIDE = 0x00000000,
  5829. AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_SUPPORT_FORMAT_OVERRIDE = 0x00000001,
  5830. } AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_FORMAT_OVERRIDE;
  5831. /*
  5832. * AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_AMPLIFIER_PARAMETER_OVERRIDE enum
  5833. */
  5834. typedef enum AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_AMPLIFIER_PARAMETER_OVERRIDE {
  5835. AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NO_AMPLIFIER_PARAMETER = 0x00000000,
  5836. AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_HAVE_AMPLIFIER_PARAMETER_OVERRIDE = 0x00000001,
  5837. } AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_AMPLIFIER_PARAMETER_OVERRIDE;
  5838. /*
  5839. * AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_OUTPUT_AMPLIFIER_PRESENT enum
  5840. */
  5841. typedef enum AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_OUTPUT_AMPLIFIER_PRESENT {
  5842. AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NO_OUTPUT_AMPLIFIER = 0x00000000,
  5843. AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_HAVE_OUTPUT_AMPLIFIER = 0x00000001,
  5844. } AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_OUTPUT_AMPLIFIER_PRESENT;
  5845. /*
  5846. * AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_INPUT_AMPLIFIER_PRESENT enum
  5847. */
  5848. typedef enum AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_INPUT_AMPLIFIER_PRESENT {
  5849. AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NO_INPUT_AMPLIFIER = 0x00000000,
  5850. AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_HAVE_INPUT_AMPLIFIER = 0x00000001,
  5851. } AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_INPUT_AMPLIFIER_PRESENT;
  5852. /*
  5853. * AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_AUDIO_CHANNEL_CAPABILITIES enum
  5854. */
  5855. typedef enum AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_AUDIO_CHANNEL_CAPABILITIES {
  5856. AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_AUDIO_CHANNEL_CAPABILITIES_MONOPHONIC = 0x00000000,
  5857. AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_AUDIO_CHANNEL_CAPABILITIES_STEREO = 0x00000001,
  5858. } AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_AUDIO_CHANNEL_CAPABILITIES;
  5859. /*
  5860. * AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE enum
  5861. */
  5862. typedef enum AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE {
  5863. AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_OUTPUT_CONVERTER_RESERVED = 0x00000000,
  5864. AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_INPUT_CONVERTER_RESERVED = 0x00000001,
  5865. AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_MIXER_RESERVED = 0x00000002,
  5866. AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_SELECTOR_RESERVED = 0x00000003,
  5867. AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_PIN_RESERVED = 0x00000004,
  5868. AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_POWER_WIDGET_RESERVED = 0x00000005,
  5869. AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_VOLUME_KNOB_RESERVED = 0x00000006,
  5870. AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_BEEP_GENERATOR_RESERVED = 0x00000007,
  5871. AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_RESERVED_RESERVED = 0x00000008,
  5872. AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_VENDOR_DEFINED_RESERVED = 0x00000009,
  5873. } AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE;
  5874. /*
  5875. * AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_LR_SWAP enum
  5876. */
  5877. typedef enum AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_LR_SWAP {
  5878. AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NO_LR_SWAP_CAPABILITY = 0x00000000,
  5879. AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_HAVE_LR_SWAP_CAPABILITY = 0x00000001,
  5880. } AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_LR_SWAP;
  5881. /*
  5882. * AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_POWER_CONTROL enum
  5883. */
  5884. typedef enum AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_POWER_CONTROL {
  5885. AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NO_POWER_CONTROL_CAPABILITY = 0x00000000,
  5886. AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_HAVE_POWER_CONTROL_CAPABILITY = 0x00000001,
  5887. } AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_POWER_CONTROL;
  5888. /*
  5889. * AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_DIGITAL enum
  5890. */
  5891. typedef enum AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_DIGITAL {
  5892. AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_IS_ANALOG = 0x00000000,
  5893. AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_IS_DIGITAL = 0x00000001,
  5894. } AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_DIGITAL;
  5895. /*
  5896. * AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_CONNECTION_LIST enum
  5897. */
  5898. typedef enum AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_CONNECTION_LIST {
  5899. AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NO_CONNECTION_LIST = 0x00000000,
  5900. AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_HAVE_CONNECTION_LIST = 0x00000001,
  5901. } AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_CONNECTION_LIST;
  5902. /*
  5903. * AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_UNSOLICITED_RESPONSE_CAPABILITY enum
  5904. */
  5905. typedef enum AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_UNSOLICITED_RESPONSE_CAPABILITY {
  5906. AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NO_UNSOLICITED_RESPONSE_CAPABILITY = 0x00000000,
  5907. AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_HAVE_UNSOLICITED_RESPONSE_CAPABILITY = 0x00000001,
  5908. } AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_UNSOLICITED_RESPONSE_CAPABILITY;
  5909. /*
  5910. * AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_PROCESSING_WIDGET enum
  5911. */
  5912. typedef enum AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_PROCESSING_WIDGET {
  5913. AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_PROCESSING_WIDGET_NO_PROCESSING_CAPABILITIES = 0x00000000,
  5914. AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_PROCESSING_WIDGET_HAVE_PROCESSING_CAPABILITIES = 0x00000001,
  5915. } AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_PROCESSING_WIDGET;
  5916. /*
  5917. * AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_STRIPE enum
  5918. */
  5919. typedef enum AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_STRIPE {
  5920. AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NO_SUPPORT_STRIPING = 0x00000000,
  5921. AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_SUPPORT_STRIPING = 0x00000001,
  5922. } AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_STRIPE;
  5923. /*
  5924. * AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_AMPLIFIER_PARAMETER_OVERRIDE enum
  5925. */
  5926. typedef enum AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_AMPLIFIER_PARAMETER_OVERRIDE {
  5927. AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NO_AMPLIFIER_PARAMETER = 0x00000000,
  5928. AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_HAVE_AMPLIFIER_PARAMETER_OVERRIDE = 0x00000001,
  5929. } AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_AMPLIFIER_PARAMETER_OVERRIDE;
  5930. /*
  5931. * AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_OUTPUT_AMPLIFIER_PRESENT enum
  5932. */
  5933. typedef enum AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_OUTPUT_AMPLIFIER_PRESENT {
  5934. AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NO_OUTPUT_AMPLIFIER = 0x00000000,
  5935. AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_HAVE_OUTPUT_AMPLIFIER = 0x00000001,
  5936. } AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_OUTPUT_AMPLIFIER_PRESENT;
  5937. /*
  5938. * AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_INPUT_AMPLIFIER_PRESENT enum
  5939. */
  5940. typedef enum AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_INPUT_AMPLIFIER_PRESENT {
  5941. AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NO_INPUT_AMPLIFIER_PRESENT = 0x00000000,
  5942. AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_HAVE_INPUT_AMPLIFIER = 0x00000001,
  5943. } AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_INPUT_AMPLIFIER_PRESENT;
  5944. /*
  5945. * AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_EAPD_CAPABLE enum
  5946. */
  5947. typedef enum AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_EAPD_CAPABLE {
  5948. AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_NO_EAPD_PIN = 0x00000000,
  5949. AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_HAVE_EAPD_PIN = 0x00000001,
  5950. } AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_EAPD_CAPABLE;
  5951. /*
  5952. * AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_BALANCED_I_O_PINS enum
  5953. */
  5954. typedef enum AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_BALANCED_I_O_PINS {
  5955. AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_I_O_PINS_ARE_NOT_BALANCED = 0x00000000,
  5956. AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_I_O_PINS_ARE_BALANCED = 0x00000001,
  5957. } AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_BALANCED_I_O_PINS;
  5958. /*
  5959. * AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_INPUT_CAPABLE enum
  5960. */
  5961. typedef enum AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_INPUT_CAPABLE {
  5962. AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_NO_INPUT_PIN = 0x00000000,
  5963. AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_HAVE_INPUT_PIN = 0x00000001,
  5964. } AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_INPUT_CAPABLE;
  5965. /*
  5966. * AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_OUTPUT_CAPABLE enum
  5967. */
  5968. typedef enum AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_OUTPUT_CAPABLE {
  5969. AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_NO_OUTPUT_PIN = 0x00000000,
  5970. AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_HAVE_OUTPUT_PIN = 0x00000001,
  5971. } AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_OUTPUT_CAPABLE;
  5972. /*
  5973. * AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_HEADPHONE_DRIVE_CAPABLE enum
  5974. */
  5975. typedef enum AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_HEADPHONE_DRIVE_CAPABLE {
  5976. AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_NO_HEADPHONE_DRIVE_CAPABILITY = 0x00000000,
  5977. AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_HAVE_HEADPHONE_DRIVE_CAPABILITY = 0x00000001,
  5978. } AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_HEADPHONE_DRIVE_CAPABLE;
  5979. /*
  5980. * AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_JACK_DETECTION_CAPABILITY enum
  5981. */
  5982. typedef enum AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_JACK_DETECTION_CAPABILITY {
  5983. AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_NO_JACK_DETECTION_CAPABILITY = 0x00000000,
  5984. AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_HAVE_JACK_DETECTION_CAPABILITY = 0x00000001,
  5985. } AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_JACK_DETECTION_CAPABILITY;
  5986. /*
  5987. * AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_TRIGGER_REQUIRED enum
  5988. */
  5989. typedef enum AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_TRIGGER_REQUIRED {
  5990. AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_NO_TRIGGER_REQUIRED_FOR_IMPEDANCE_MEASUREMENT = 0x00000000,
  5991. AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_TRIGGER_REQUIRED_FOR_IMPEDANCE_MEASUREMENT = 0x00000001,
  5992. } AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_TRIGGER_REQUIRED;
  5993. /*
  5994. * AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_IMPEDANCE_SENSE_CAPABLE enum
  5995. */
  5996. typedef enum AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_IMPEDANCE_SENSE_CAPABLE {
  5997. AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_NO_IMPEDANCE_SENSE_CAPABILITY = 0x00000000,
  5998. AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_HAVE_IMPEDANCE_SENSE_CAPABILITY = 0x00000001,
  5999. } AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_IMPEDANCE_SENSE_CAPABLE;
  6000. /*
  6001. * AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_MODE_MULTICHANNEL_MODE enum
  6002. */
  6003. typedef enum AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_MODE_MULTICHANNEL_MODE {
  6004. AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_MODE_MULTICHANNEL_PAIR_MODE = 0x00000000,
  6005. AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_MODE_MULTICHANNEL_SINGLE_MODE = 0x00000001,
  6006. } AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_MODE_MULTICHANNEL_MODE;
  6007. /*
  6008. * AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_HBR_HBR_CAPABLE enum
  6009. */
  6010. typedef enum AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_HBR_HBR_CAPABLE {
  6011. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_HBR_NO_HBR_CAPABLILITY = 0x00000000,
  6012. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_HBR_HAVE_HBR_CAPABLILITY = 0x00000001,
  6013. } AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_HBR_HBR_CAPABLE;
  6014. /*******************************************************
  6015. * AZF0INPUTENDPOINT Enums
  6016. *******************************************************/
  6017. /*
  6018. * AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE enum
  6019. */
  6020. typedef enum AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE {
  6021. AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_OUTPUT_CONVERTER_RESERVED = 0x00000000,
  6022. AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_INPUT_CONVERTER_RESERVED = 0x00000001,
  6023. AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_MIXER_RESERVED = 0x00000002,
  6024. AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_SELECTOR_RESERVED = 0x00000003,
  6025. AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_PIN_RESERVED = 0x00000004,
  6026. AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_POWER_WIDGET_RESERVED = 0x00000005,
  6027. AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_VOLUME_KNOB_RESERVED = 0x00000006,
  6028. AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_BEEP_GENERATOR_RESERVED = 0x00000007,
  6029. AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_RESERVED = 0x00000008,
  6030. AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_VENDOR_DEFINED_RESERVED = 0x00000009,
  6031. } AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE;
  6032. /*
  6033. * AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_LR_SWAP enum
  6034. */
  6035. typedef enum AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_LR_SWAP {
  6036. AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NO_LR_SWAP_CAPABILITY = 0x00000000,
  6037. AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_HAVE_LR_SWAP_CAPABILITY = 0x00000001,
  6038. } AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_LR_SWAP;
  6039. /*
  6040. * AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_POWER_CONTROL enum
  6041. */
  6042. typedef enum AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_POWER_CONTROL {
  6043. AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NO_POWER_CONTROL_CAPABILITY = 0x00000000,
  6044. AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_HAVE_POWER_CONTROL_CAPABILITY = 0x00000001,
  6045. } AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_POWER_CONTROL;
  6046. /*
  6047. * AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_DIGITAL enum
  6048. */
  6049. typedef enum AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_DIGITAL {
  6050. AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_CODEC_CONVERTER0_IS_ANALOG = 0x00000000,
  6051. AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_CODEC_CONVERTER0_IS_DIGITAL = 0x00000001,
  6052. } AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_DIGITAL;
  6053. /*
  6054. * AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_CONNECTION_LIST enum
  6055. */
  6056. typedef enum AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_CONNECTION_LIST {
  6057. AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NO_CONNECTION_LIST = 0x00000000,
  6058. AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_HAVE_CONNECTION_LIST = 0x00000001,
  6059. } AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_CONNECTION_LIST;
  6060. /*
  6061. * AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_UNSOLICITED_RESPONSE_CAPABILITY enum
  6062. */
  6063. typedef enum AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_UNSOLICITED_RESPONSE_CAPABILITY {
  6064. AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NO_UNSOLICITED_RESPONSE_CAPABILITY = 0x00000000,
  6065. AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_HAVE_UNSOLICITED_RESPONSE_CAPABILITY = 0x00000001,
  6066. } AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_UNSOLICITED_RESPONSE_CAPABILITY;
  6067. /*
  6068. * AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_PROCESSING_WIDGET enum
  6069. */
  6070. typedef enum AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_PROCESSING_WIDGET {
  6071. AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_PROCESSING_WIDGET_CODEC_CONVERTER0_HAVE_NO_PROCESSING_CAPABILITIES = 0x00000000,
  6072. AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_PROCESSING_WIDGET_CODEC_CONVERTER0_HAVE_PROCESSING_CAPABILITIES = 0x00000001,
  6073. } AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_PROCESSING_WIDGET;
  6074. /*
  6075. * AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_STRIPE enum
  6076. */
  6077. typedef enum AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_STRIPE {
  6078. AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NOT_SUPPORT_STRIPING = 0x00000000,
  6079. AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_SUPPORT_STRIPING = 0x00000001,
  6080. } AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_STRIPE;
  6081. /*
  6082. * AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_FORMAT_OVERRIDE enum
  6083. */
  6084. typedef enum AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_FORMAT_OVERRIDE {
  6085. AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NO_FORMAT_OVERRIDE = 0x00000000,
  6086. AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_HAVE_FORMAT_OVERRIDE = 0x00000001,
  6087. } AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_FORMAT_OVERRIDE;
  6088. /*
  6089. * AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_AMPLIFIER_PARAMETER_OVERRIDE enum
  6090. */
  6091. typedef enum AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_AMPLIFIER_PARAMETER_OVERRIDE {
  6092. AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NO_AMPLIFIER_PARAMETER = 0x00000000,
  6093. AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_HAVE_AMPLIFIER_PARAMETER = 0x00000001,
  6094. } AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_AMPLIFIER_PARAMETER_OVERRIDE;
  6095. /*
  6096. * AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_OUTPUT_AMPLIFIER_PRESENT enum
  6097. */
  6098. typedef enum AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_OUTPUT_AMPLIFIER_PRESENT {
  6099. AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NO_OUTPUT_AMPLIFIER = 0x00000000,
  6100. AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_HAVE_OUTPUT_AMPLIFIER = 0x00000001,
  6101. } AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_OUTPUT_AMPLIFIER_PRESENT;
  6102. /*
  6103. * AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_INPUT_AMPLIFIER_PRESENT enum
  6104. */
  6105. typedef enum AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_INPUT_AMPLIFIER_PRESENT {
  6106. AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NO_INPUT_AMPLIFIER = 0x00000000,
  6107. AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_HAVE_INPUT_AMPLIFIER = 0x00000001,
  6108. } AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_INPUT_AMPLIFIER_PRESENT;
  6109. /*
  6110. * AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_AUDIO_CHANNEL_CAPABILITIES enum
  6111. */
  6112. typedef enum AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_AUDIO_CHANNEL_CAPABILITIES {
  6113. AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_AUDIO_CHANNEL_CAPABILITIES_MONOPHONIC = 0x00000000,
  6114. AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_AUDIO_CHANNEL_CAPABILITIES_STEREO = 0x00000001,
  6115. } AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_AUDIO_CHANNEL_CAPABILITIES;
  6116. /*
  6117. * AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE enum
  6118. */
  6119. typedef enum AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE {
  6120. AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_OUTPUT_CONVERTER_RESERVED = 0x00000000,
  6121. AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_INPUT_CONVERTER_RESERVED = 0x00000001,
  6122. AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_MIXER_RESERVED = 0x00000002,
  6123. AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_SELECTOR_RESERVED = 0x00000003,
  6124. AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_PIN_RESERVED = 0x00000004,
  6125. AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_POWER_WIDGET_RESERVED = 0x00000005,
  6126. AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_VOLUME_KNOB_RESERVED = 0x00000006,
  6127. AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_BEEP_GENERATOR_RESERVED = 0x00000007,
  6128. AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_RESERVED = 0x00000008,
  6129. AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE_VENDOR_DEFINED_RESERVED = 0x00000009,
  6130. } AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE;
  6131. /*
  6132. * AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_LR_SWAP enum
  6133. */
  6134. typedef enum AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_LR_SWAP {
  6135. AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NO_LR_SWAP = 0x00000000,
  6136. AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_HAVE_LR_SWAP = 0x00000001,
  6137. } AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_LR_SWAP;
  6138. /*
  6139. * AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_POWER_CONTROL enum
  6140. */
  6141. typedef enum AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_POWER_CONTROL {
  6142. AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NO_POWER_CONTROL_CAPABILITY = 0x00000000,
  6143. AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_HAVE_POWER_CONTROL_CAPABILITY = 0x00000001,
  6144. } AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_POWER_CONTROL;
  6145. /*
  6146. * AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_DIGITAL enum
  6147. */
  6148. typedef enum AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_DIGITAL {
  6149. AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_IS_ANALOG = 0x00000000,
  6150. AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_IS_DIGITAL = 0x00000001,
  6151. } AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_DIGITAL;
  6152. /*
  6153. * AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_CONNECTION_LIST enum
  6154. */
  6155. typedef enum AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_CONNECTION_LIST {
  6156. AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NO_CONNECTION_LIST = 0x00000000,
  6157. AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_HAVE_CONNECTION_LIST = 0x00000001,
  6158. } AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_CONNECTION_LIST;
  6159. /*
  6160. * AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_UNSOLICITED_RESPONSE_CAPABILITY enum
  6161. */
  6162. typedef enum AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_UNSOLICITED_RESPONSE_CAPABILITY {
  6163. AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NO_UNSOLICITED_RESPONSE_CAPABILITY = 0x00000000,
  6164. AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_HAVE_UNSOLICITED_RESPONSE_CAPABILITY = 0x00000001,
  6165. } AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_UNSOLICITED_RESPONSE_CAPABILITY;
  6166. /*
  6167. * AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_PROCESSING_WIDGET enum
  6168. */
  6169. typedef enum AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_PROCESSING_WIDGET {
  6170. AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_PROCESSING_WIDGET_NO_PROCESING_CAPABILITIES = 0x00000000,
  6171. AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_PROCESSING_WIDGET_HAVE_PROCESING_CAPABILITIES = 0x00000001,
  6172. } AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_PROCESSING_WIDGET;
  6173. /*
  6174. * AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_STRIPE enum
  6175. */
  6176. typedef enum AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_STRIPE {
  6177. AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NO_SUPPORT_STRIPING = 0x00000000,
  6178. AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_SUPPORT_STRIPING = 0x00000001,
  6179. } AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_STRIPE;
  6180. /*
  6181. * AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_AMPLIFIER_PARAMETER_OVERRIDE enum
  6182. */
  6183. typedef enum AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_AMPLIFIER_PARAMETER_OVERRIDE {
  6184. AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NO_AMPLIFIER_PARAMETER = 0x00000000,
  6185. AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_HAVE_AMPLIFIER_PARAMETER_OVERRIDE = 0x00000001,
  6186. } AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_AMPLIFIER_PARAMETER_OVERRIDE;
  6187. /*
  6188. * AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_OUTPUT_AMPLIFIER_PRESENT enum
  6189. */
  6190. typedef enum AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_OUTPUT_AMPLIFIER_PRESENT {
  6191. AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NO_OUTPUT_AMPLIFIER = 0x00000000,
  6192. AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_HAVE_OUTPUT_AMPLIFIER = 0x00000001,
  6193. } AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_OUTPUT_AMPLIFIER_PRESENT;
  6194. /*
  6195. * AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_INPUT_AMPLIFIER_PRESENT enum
  6196. */
  6197. typedef enum AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_INPUT_AMPLIFIER_PRESENT {
  6198. AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_NO_INPUT_AMPLIFIER = 0x00000000,
  6199. AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_HAVE_INPUT_AMPLIFIER = 0x00000001,
  6200. } AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_INPUT_AMPLIFIER_PRESENT;
  6201. /*
  6202. * AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_DP enum
  6203. */
  6204. typedef enum AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_DP {
  6205. AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_DP_NOT_ENABLED = 0x00000000,
  6206. AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_DP_ENABLED = 0x00000001,
  6207. } AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_DP;
  6208. /*
  6209. * AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_EAPD_CAPABLE enum
  6210. */
  6211. typedef enum AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_EAPD_CAPABLE {
  6212. AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_EAPD_CAPABLE_NO_EAPD_PIN = 0x00000000,
  6213. AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_EAPD_CAPABLE_HAVE_EAPD_PIN = 0x00000001,
  6214. } AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_EAPD_CAPABLE;
  6215. /*
  6216. * AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_HDMI enum
  6217. */
  6218. typedef enum AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_HDMI {
  6219. AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_HDMI_NOT_ENABLED = 0x00000000,
  6220. AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_HDMI_ENABLED = 0x00000001,
  6221. } AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_HDMI;
  6222. /*
  6223. * AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_BALANCED_I_O_PINS enum
  6224. */
  6225. typedef enum AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_BALANCED_I_O_PINS {
  6226. AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_I_O_PINS_NOT_BALANCED = 0x00000000,
  6227. AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_I_O_PINS_ARE_BALANCED = 0x00000001,
  6228. } AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_BALANCED_I_O_PINS;
  6229. /*
  6230. * AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_INPUT_CAPABLE enum
  6231. */
  6232. typedef enum AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_INPUT_CAPABLE {
  6233. AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_NO_INPUT_PIN = 0x00000000,
  6234. AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_HAVE_INPUT_PIN = 0x00000001,
  6235. } AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_INPUT_CAPABLE;
  6236. /*
  6237. * AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_OUTPUT_CAPABLE enum
  6238. */
  6239. typedef enum AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_OUTPUT_CAPABLE {
  6240. AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_NO_OUTPUT_PIN = 0x00000000,
  6241. AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_HAVE_OUTPUT_PIN = 0x00000001,
  6242. } AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_OUTPUT_CAPABLE;
  6243. /*
  6244. * AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_HEADPHONE_DRIVE_CAPABLE enum
  6245. */
  6246. typedef enum AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_HEADPHONE_DRIVE_CAPABLE {
  6247. AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_NO_HEADPHONE_DRIVE_CAPABILITY = 0x00000000,
  6248. AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_HAVE_HEADPHONE_DRIVE_CAPABILITY = 0x00000001,
  6249. } AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_HEADPHONE_DRIVE_CAPABLE;
  6250. /*
  6251. * AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_JACK_DETECTION_CAPABILITY enum
  6252. */
  6253. typedef enum AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_JACK_DETECTION_CAPABILITY {
  6254. AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_NO_JACK_PRESENCE_DETECTION_CAPABILITY = 0x00000000,
  6255. AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_HAVE_JACK_PRESENCE_DETECTION_CAPABILITY = 0x00000001,
  6256. } AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_JACK_DETECTION_CAPABILITY;
  6257. /*
  6258. * AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_TRIGGER_REQUIRED enum
  6259. */
  6260. typedef enum AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_TRIGGER_REQUIRED {
  6261. AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_NO_TRIGGER_REQUIRED_FOR_IMPEDANCE_MEASUREMENT = 0x00000000,
  6262. AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_TRIGGER_REQUIRED_FOR_IMPEDANCE_MEASUREMENT = 0x00000001,
  6263. } AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_TRIGGER_REQUIRED;
  6264. /*
  6265. * AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_IMPEDANCE_SENSE_CAPABLE enum
  6266. */
  6267. typedef enum AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_IMPEDANCE_SENSE_CAPABLE {
  6268. AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_NO_IMPEDANCE_SENSE_CAPABILITY = 0x00000000,
  6269. AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_HAVE_IMPEDANCE_SENSE_CAPABILITY = 0x00000001,
  6270. } AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_IMPEDANCE_SENSE_CAPABLE;
  6271. /*
  6272. * AZALIA_F0_CODEC_INPUT_PIN_CONTROL_RESPONSE_HBR_HBR_CAPABLE enum
  6273. */
  6274. typedef enum AZALIA_F0_CODEC_INPUT_PIN_CONTROL_RESPONSE_HBR_HBR_CAPABLE {
  6275. AZALIA_F0_CODEC_INPUT_PIN_CONTROL_RESPONSE_HBR_NO_HBR_CAPABILITY = 0x00000000,
  6276. AZALIA_F0_CODEC_INPUT_PIN_CONTROL_RESPONSE_HBR_HAVE_HBR_CAPABILITY = 0x00000001,
  6277. } AZALIA_F0_CODEC_INPUT_PIN_CONTROL_RESPONSE_HBR_HBR_CAPABLE;
  6278. /*******************************************************
  6279. * UNP Enums
  6280. *******************************************************/
  6281. /*
  6282. * UNP_GRPH_EN enum
  6283. */
  6284. typedef enum UNP_GRPH_EN {
  6285. UNP_GRPH_DISABLED = 0x00000000,
  6286. UNP_GRPH_ENABLED = 0x00000001,
  6287. } UNP_GRPH_EN;
  6288. /*
  6289. * UNP_GRPH_DEPTH enum
  6290. */
  6291. typedef enum UNP_GRPH_DEPTH {
  6292. UNP_GRPH_8BPP = 0x00000000,
  6293. UNP_GRPH_16BPP = 0x00000001,
  6294. UNP_GRPH_32BPP = 0x00000002,
  6295. } UNP_GRPH_DEPTH;
  6296. /*
  6297. * UNP_GRPH_NUM_BANKS enum
  6298. */
  6299. typedef enum UNP_GRPH_NUM_BANKS {
  6300. UNP_GRPH_ADDR_SURF_2_BANK = 0x00000000,
  6301. UNP_GRPH_ADDR_SURF_4_BANK = 0x00000001,
  6302. UNP_GRPH_ADDR_SURF_8_BANK = 0x00000002,
  6303. UNP_GRPH_ADDR_SURF_16_BANK = 0x00000003,
  6304. } UNP_GRPH_NUM_BANKS;
  6305. /*
  6306. * UNP_GRPH_BANK_WIDTH enum
  6307. */
  6308. typedef enum UNP_GRPH_BANK_WIDTH {
  6309. UNP_GRPH_ADDR_SURF_BANK_WIDTH_1 = 0x00000000,
  6310. UNP_GRPH_ADDR_SURF_BANK_WIDTH_2 = 0x00000001,
  6311. UNP_GRPH_ADDR_SURF_BANK_WIDTH_4 = 0x00000002,
  6312. UNP_GRPH_ADDR_SURF_BANK_WIDTH_8 = 0x00000003,
  6313. } UNP_GRPH_BANK_WIDTH;
  6314. /*
  6315. * UNP_GRPH_BANK_HEIGHT enum
  6316. */
  6317. typedef enum UNP_GRPH_BANK_HEIGHT {
  6318. UNP_GRPH_ADDR_SURF_BANK_HEIGHT_1 = 0x00000000,
  6319. UNP_GRPH_ADDR_SURF_BANK_HEIGHT_2 = 0x00000001,
  6320. UNP_GRPH_ADDR_SURF_BANK_HEIGHT_4 = 0x00000002,
  6321. UNP_GRPH_ADDR_SURF_BANK_HEIGHT_8 = 0x00000003,
  6322. } UNP_GRPH_BANK_HEIGHT;
  6323. /*
  6324. * UNP_GRPH_TILE_SPLIT enum
  6325. */
  6326. typedef enum UNP_GRPH_TILE_SPLIT {
  6327. UNP_ADDR_SURF_TILE_SPLIT_64B = 0x00000000,
  6328. UNP_ADDR_SURF_TILE_SPLIT_128B = 0x00000001,
  6329. UNP_ADDR_SURF_TILE_SPLIT_256B = 0x00000002,
  6330. UNP_ADDR_SURF_TILE_SPLIT_512B = 0x00000003,
  6331. UNP_ADDR_SURF_TILE_SPLIT_1KB = 0x00000004,
  6332. UNP_ADDR_SURF_TILE_SPLIT_2KB = 0x00000005,
  6333. UNP_ADDR_SURF_TILE_SPLIT_4KB = 0x00000006,
  6334. } UNP_GRPH_TILE_SPLIT;
  6335. /*
  6336. * UNP_GRPH_ADDRESS_TRANSLATION_ENABLE enum
  6337. */
  6338. typedef enum UNP_GRPH_ADDRESS_TRANSLATION_ENABLE {
  6339. UNP_GRPH_ADDRESS_TRANSLATION_ENABLE0 = 0x00000000,
  6340. UNP_GRPH_ADDRESS_TRANSLATION_ENABLE1 = 0x00000001,
  6341. } UNP_GRPH_ADDRESS_TRANSLATION_ENABLE;
  6342. /*
  6343. * UNP_GRPH_MACRO_TILE_ASPECT enum
  6344. */
  6345. typedef enum UNP_GRPH_MACRO_TILE_ASPECT {
  6346. UNP_ADDR_SURF_MACRO_ASPECT_1 = 0x00000000,
  6347. UNP_ADDR_SURF_MACRO_ASPECT_2 = 0x00000001,
  6348. UNP_ADDR_SURF_MACRO_ASPECT_4 = 0x00000002,
  6349. UNP_ADDR_SURF_MACRO_ASPECT_8 = 0x00000003,
  6350. } UNP_GRPH_MACRO_TILE_ASPECT;
  6351. /*
  6352. * UNP_GRPH_COLOR_EXPANSION_MODE enum
  6353. */
  6354. typedef enum UNP_GRPH_COLOR_EXPANSION_MODE {
  6355. UNP_GRPH_DYNAMIC_EXPANSION = 0x00000000,
  6356. UNP_GRPH_ZERO_EXPANSION = 0x00000001,
  6357. } UNP_GRPH_COLOR_EXPANSION_MODE;
  6358. /*
  6359. * UNP_VIDEO_FORMAT enum
  6360. */
  6361. typedef enum UNP_VIDEO_FORMAT {
  6362. UNP_VIDEO_FORMAT0 = 0x00000000,
  6363. UNP_VIDEO_FORMAT1 = 0x00000001,
  6364. UNP_VIDEO_FORMAT_YUV420_YCbCr = 0x00000002,
  6365. UNP_VIDEO_FORMAT_YUV420_YCrCb = 0x00000003,
  6366. UNP_VIDEO_FORMAT_YUV422_YCb = 0x00000004,
  6367. UNP_VIDEO_FORMAT_YUV422_YCr = 0x00000005,
  6368. UNP_VIDEO_FORMAT_YUV422_CbY = 0x00000006,
  6369. UNP_VIDEO_FORMAT_YUV422_CrY = 0x00000007,
  6370. } UNP_VIDEO_FORMAT;
  6371. /*
  6372. * UNP_GRPH_ENDIAN_SWAP enum
  6373. */
  6374. typedef enum UNP_GRPH_ENDIAN_SWAP {
  6375. UNP_GRPH_ENDIAN_SWAP_NONE = 0x00000000,
  6376. UNP_GRPH_ENDIAN_SWAP_8IN16 = 0x00000001,
  6377. UNP_GRPH_ENDIAN_SWAP_8IN32 = 0x00000002,
  6378. UNP_GRPH_ENDIAN_SWAP_8IN43 = 0x00000003,
  6379. } UNP_GRPH_ENDIAN_SWAP;
  6380. /*
  6381. * UNP_GRPH_RED_CROSSBAR enum
  6382. */
  6383. typedef enum UNP_GRPH_RED_CROSSBAR {
  6384. UNP_GRPH_RED_CROSSBAR_R_Cr = 0x00000000,
  6385. UNP_GRPH_RED_CROSSBAR_G_Y = 0x00000001,
  6386. UNP_GRPH_RED_CROSSBAR_B_Cb = 0x00000002,
  6387. UNP_GRPH_RED_CROSSBAR_A = 0x00000003,
  6388. } UNP_GRPH_RED_CROSSBAR;
  6389. /*
  6390. * UNP_GRPH_GREEN_CROSSBAR enum
  6391. */
  6392. typedef enum UNP_GRPH_GREEN_CROSSBAR {
  6393. UNP_UNP_GRPH_GREEN_CROSSBAR_GY_AND_Y = 0x00000000,
  6394. UNP_UNP_GRPH_GREEN_CROSSBAR_B_Cb_AND_C = 0x00000001,
  6395. UNP_UNP_GRPH_GREEN_CROSSBAR_A = 0x00000002,
  6396. UNP_UNP_GRPH_GREEN_CROSSBAR_R_Cr = 0x00000003,
  6397. } UNP_GRPH_GREEN_CROSSBAR;
  6398. /*
  6399. * UNP_GRPH_BLUE_CROSSBAR enum
  6400. */
  6401. typedef enum UNP_GRPH_BLUE_CROSSBAR {
  6402. UNP_GRPH_BLUE_CROSSBAR_B_Cb_AND_C = 0x00000000,
  6403. UNP_GRPH_BLUE_CROSSBAR_A = 0x00000001,
  6404. UNP_GRPH_BLUE_CROSSBAR_R_Cr = 0x00000002,
  6405. UNP_GRPH_BLUE_CROSSBAR_GY_AND_Y = 0x00000003,
  6406. } UNP_GRPH_BLUE_CROSSBAR;
  6407. /*
  6408. * UNP_GRPH_MODE_UPDATE_LOCKG enum
  6409. */
  6410. typedef enum UNP_GRPH_MODE_UPDATE_LOCKG {
  6411. UNP_GRPH_UPDATE_LOCK_0 = 0x00000000,
  6412. UNP_GRPH_UPDATE_LOCK_1 = 0x00000001,
  6413. } UNP_GRPH_MODE_UPDATE_LOCKG;
  6414. /*
  6415. * UNP_GRPH_SURFACE_IGNORE_UPDATE_LOCK enum
  6416. */
  6417. typedef enum UNP_GRPH_SURFACE_IGNORE_UPDATE_LOCK {
  6418. UNP_GRPH_SURFACE_IGNORE_UPDATE_LOCK_0 = 0x00000000,
  6419. UNP_GRPH_SURFACE_IGNORE_UPDATE_LOCK_1 = 0x00000001,
  6420. } UNP_GRPH_SURFACE_IGNORE_UPDATE_LOCK;
  6421. /*
  6422. * UNP_GRPH_MODE_DISABLE_MULTIPLE_UPDATE enum
  6423. */
  6424. typedef enum UNP_GRPH_MODE_DISABLE_MULTIPLE_UPDATE {
  6425. UNP_GRPH_MODE_DISABLE_MULTIPLE_UPDATE_0 = 0x00000000,
  6426. UNP_GRPH_MODE_DISABLE_MULTIPLE_UPDATE_1 = 0x00000001,
  6427. } UNP_GRPH_MODE_DISABLE_MULTIPLE_UPDATE;
  6428. /*
  6429. * UNP_GRPH_SURFACE_DISABLE_MULTIPLE_UPDATE enum
  6430. */
  6431. typedef enum UNP_GRPH_SURFACE_DISABLE_MULTIPLE_UPDATE {
  6432. UNP_GRPH_SURFACE_DISABLE_MULTIPLE_UPDATE_0 = 0x00000000,
  6433. UNP_GRPH_SURFACE_DISABLE_MULTIPLE_UPDATE_1 = 0x00000001,
  6434. } UNP_GRPH_SURFACE_DISABLE_MULTIPLE_UPDATE;
  6435. /*
  6436. * UNP_GRPH_STEREOSYNC_FLIP_EN enum
  6437. */
  6438. typedef enum UNP_GRPH_STEREOSYNC_FLIP_EN {
  6439. UNP_GRPH_STEREOSYNC_FLIP_DISABLE = 0x00000000,
  6440. UNP_GRPH_STEREOSYNC_FLIP_ENABLE = 0x00000001,
  6441. } UNP_GRPH_STEREOSYNC_FLIP_EN;
  6442. /*
  6443. * UNP_GRPH_STEREOSYNC_FLIP_MODE enum
  6444. */
  6445. typedef enum UNP_GRPH_STEREOSYNC_FLIP_MODE {
  6446. UNP_GRPH_STEREOSYNC_FLIP_MODE_0 = 0x00000000,
  6447. UNP_GRPH_STEREOSYNC_FLIP_MODE_1 = 0x00000001,
  6448. UNP_GRPH_STEREOSYNC_FLIP_MODE_2 = 0x00000002,
  6449. UNP_GRPH_STEREOSYNC_FLIP_MODE_3 = 0x00000003,
  6450. } UNP_GRPH_STEREOSYNC_FLIP_MODE;
  6451. /*
  6452. * UNP_GRPH_STACK_INTERLACE_FLIP_EN enum
  6453. */
  6454. typedef enum UNP_GRPH_STACK_INTERLACE_FLIP_EN {
  6455. UNP_GRPH_STACK_INTERLACE_FLIP_DISABLE = 0x00000000,
  6456. UNP_GRPH_STACK_INTERLACE_FLIP_ENABLE = 0x00000001,
  6457. } UNP_GRPH_STACK_INTERLACE_FLIP_EN;
  6458. /*
  6459. * UNP_GRPH_STACK_INTERLACE_FLIP_MODE enum
  6460. */
  6461. typedef enum UNP_GRPH_STACK_INTERLACE_FLIP_MODE {
  6462. UNP_GRPH_STACK_INTERLACE_FLIP_MODE_0 = 0x00000000,
  6463. UNP_GRPH_STACK_INTERLACE_FLIP_MODE_1 = 0x00000001,
  6464. UNP_GRPH_STACK_INTERLACE_FLIP_MODE_2 = 0x00000002,
  6465. UNP_GRPH_STACK_INTERLACE_FLIP_MODE_3 = 0x00000003,
  6466. } UNP_GRPH_STACK_INTERLACE_FLIP_MODE;
  6467. /*
  6468. * UNP_GRPH_STEREOSYNC_SELECT_DISABLE enum
  6469. */
  6470. typedef enum UNP_GRPH_STEREOSYNC_SELECT_DISABLE {
  6471. UNP_GRPH_STEREOSYNC_SELECT_EN = 0x00000000,
  6472. UNP_GRPH_STEREOSYNC_SELECT_DIS = 0x00000001,
  6473. } UNP_GRPH_STEREOSYNC_SELECT_DISABLE;
  6474. /*
  6475. * UNP_CRC_SOURCE_SEL enum
  6476. */
  6477. typedef enum UNP_CRC_SOURCE_SEL {
  6478. UNP_CRC_SOURCE_SEL_NP_TO_LBV = 0x00000000,
  6479. UNP_CRC_SOURCE_SEL_LOWER32 = 0x00000001,
  6480. UNP_CRC_SOURCE_SEL_RESERVED = 0x00000002,
  6481. UNP_CRC_SOURCE_SEL_LOWER16 = 0x00000003,
  6482. UNP_CRC_SOURCE_SEL_UNP_TO_LBV = 0x00000004,
  6483. } UNP_CRC_SOURCE_SEL;
  6484. /*
  6485. * UNP_CRC_LINE_SEL enum
  6486. */
  6487. typedef enum UNP_CRC_LINE_SEL {
  6488. UNP_CRC_LINE_SEL_RESERVED = 0x00000000,
  6489. UNP_CRC_LINE_SEL_EVEN_ONLY = 0x00000001,
  6490. UNP_CRC_LINE_SEL_ODD_ONLY = 0x00000002,
  6491. UNP_CRC_LINE_SEL_ODD_EVEN = 0x00000003,
  6492. } UNP_CRC_LINE_SEL;
  6493. /*
  6494. * UNP_ROTATION_ANGLE enum
  6495. */
  6496. typedef enum UNP_ROTATION_ANGLE {
  6497. UNP_ROTATION_ANGLE_0 = 0x00000000,
  6498. UNP_ROTATION_ANGLE_90 = 0x00000001,
  6499. UNP_ROTATION_ANGLE_180 = 0x00000002,
  6500. UNP_ROTATION_ANGLE_270 = 0x00000003,
  6501. UNP_ROTATION_ANGLE_0m = 0x00000004,
  6502. UNP_ROTATION_ANGLE_90m = 0x00000005,
  6503. UNP_ROTATION_ANGLE_180m = 0x00000006,
  6504. UNP_ROTATION_ANGLE_270m = 0x00000007,
  6505. } UNP_ROTATION_ANGLE;
  6506. /*
  6507. * UNP_PIXEL_DROP enum
  6508. */
  6509. typedef enum UNP_PIXEL_DROP {
  6510. UNP_PIXEL_NO_DROP = 0x00000000,
  6511. UNP_PIXEL_DROPPING = 0x00000001,
  6512. } UNP_PIXEL_DROP;
  6513. /*
  6514. * UNP_BUFFER_MODE enum
  6515. */
  6516. typedef enum UNP_BUFFER_MODE {
  6517. UNP_BUFFER_MODE_LUMA = 0x00000000,
  6518. UNP_BUFFER_MODE_LUMA_CHROMA = 0x00000001,
  6519. } UNP_BUFFER_MODE;
  6520. /*******************************************************
  6521. * DP Enums
  6522. *******************************************************/
  6523. /*
  6524. * DP_LINK_TRAINING_COMPLETE enum
  6525. */
  6526. typedef enum DP_LINK_TRAINING_COMPLETE {
  6527. DP_LINK_TRAINING_NOT_COMPLETE = 0x00000000,
  6528. DP_LINK_TRAINING_ALREADY_COMPLETE = 0x00000001,
  6529. } DP_LINK_TRAINING_COMPLETE;
  6530. /*
  6531. * DP_EMBEDDED_PANEL_MODE enum
  6532. */
  6533. typedef enum DP_EMBEDDED_PANEL_MODE {
  6534. DP_EXTERNAL_PANEL = 0x00000000,
  6535. DP_EMBEDDED_PANEL = 0x00000001,
  6536. } DP_EMBEDDED_PANEL_MODE;
  6537. /*
  6538. * DP_PIXEL_ENCODING enum
  6539. */
  6540. typedef enum DP_PIXEL_ENCODING {
  6541. DP_PIXEL_ENCODING_RGB444 = 0x00000000,
  6542. DP_PIXEL_ENCODING_YCBCR422 = 0x00000001,
  6543. DP_PIXEL_ENCODING_YCBCR444 = 0x00000002,
  6544. DP_PIXEL_ENCODING_RGB_WIDE_GAMUT = 0x00000003,
  6545. DP_PIXEL_ENCODING_Y_ONLY = 0x00000004,
  6546. DP_PIXEL_ENCODING_YCBCR420 = 0x00000005,
  6547. DP_PIXEL_ENCODING_RESERVED = 0x00000006,
  6548. } DP_PIXEL_ENCODING;
  6549. /*
  6550. * DP_DYN_RANGE enum
  6551. */
  6552. typedef enum DP_DYN_RANGE {
  6553. DP_DYN_VESA_RANGE = 0x00000000,
  6554. DP_DYN_CEA_RANGE = 0x00000001,
  6555. } DP_DYN_RANGE;
  6556. /*
  6557. * DP_YCBCR_RANGE enum
  6558. */
  6559. typedef enum DP_YCBCR_RANGE {
  6560. DP_YCBCR_RANGE_BT601_5 = 0x00000000,
  6561. DP_YCBCR_RANGE_BT709_5 = 0x00000001,
  6562. } DP_YCBCR_RANGE;
  6563. /*
  6564. * DP_COMPONENT_DEPTH enum
  6565. */
  6566. typedef enum DP_COMPONENT_DEPTH {
  6567. DP_COMPONENT_DEPTH_6BPC = 0x00000000,
  6568. DP_COMPONENT_DEPTH_8BPC = 0x00000001,
  6569. DP_COMPONENT_DEPTH_10BPC = 0x00000002,
  6570. DP_COMPONENT_DEPTH_12BPC = 0x00000003,
  6571. DP_COMPONENT_DEPTH_16BPC_RESERVED = 0x00000004,
  6572. DP_COMPONENT_DEPTH_RESERVED = 0x00000005,
  6573. } DP_COMPONENT_DEPTH;
  6574. /*
  6575. * DP_MSA_MISC0_OVERRIDE_ENABLE enum
  6576. */
  6577. typedef enum DP_MSA_MISC0_OVERRIDE_ENABLE {
  6578. MSA_MISC0_OVERRIDE_DISABLE = 0x00000000,
  6579. MSA_MISC0_OVERRIDE_ENABLE = 0x00000001,
  6580. } DP_MSA_MISC0_OVERRIDE_ENABLE;
  6581. /*
  6582. * DP_MSA_MISC1_BIT7_OVERRIDE_ENABLE enum
  6583. */
  6584. typedef enum DP_MSA_MISC1_BIT7_OVERRIDE_ENABLE {
  6585. MSA_MISC1_BIT7_OVERRIDE_DISABLE = 0x00000000,
  6586. MSA_MISC1_BIT7_OVERRIDE_ENABLE = 0x00000001,
  6587. } DP_MSA_MISC1_BIT7_OVERRIDE_ENABLE;
  6588. /*
  6589. * DP_UDI_LANES enum
  6590. */
  6591. typedef enum DP_UDI_LANES {
  6592. DP_UDI_1_LANE = 0x00000000,
  6593. DP_UDI_2_LANES = 0x00000001,
  6594. DP_UDI_LANES_RESERVED = 0x00000002,
  6595. DP_UDI_4_LANES = 0x00000003,
  6596. } DP_UDI_LANES;
  6597. /*
  6598. * DP_VID_STREAM_DIS_DEFER enum
  6599. */
  6600. typedef enum DP_VID_STREAM_DIS_DEFER {
  6601. DP_VID_STREAM_DIS_NO_DEFER = 0x00000000,
  6602. DP_VID_STREAM_DIS_DEFER_TO_HBLANK = 0x00000001,
  6603. DP_VID_STREAM_DIS_DEFER_TO_VBLANK = 0x00000002,
  6604. } DP_VID_STREAM_DIS_DEFER;
  6605. /*
  6606. * DP_STEER_OVERFLOW_ACK enum
  6607. */
  6608. typedef enum DP_STEER_OVERFLOW_ACK {
  6609. DP_STEER_OVERFLOW_ACK_NO_EFFECT = 0x00000000,
  6610. DP_STEER_OVERFLOW_ACK_CLR_INTERRUPT = 0x00000001,
  6611. } DP_STEER_OVERFLOW_ACK;
  6612. /*
  6613. * DP_STEER_OVERFLOW_MASK enum
  6614. */
  6615. typedef enum DP_STEER_OVERFLOW_MASK {
  6616. DP_STEER_OVERFLOW_MASKED = 0x00000000,
  6617. DP_STEER_OVERFLOW_UNMASK = 0x00000001,
  6618. } DP_STEER_OVERFLOW_MASK;
  6619. /*
  6620. * DP_TU_OVERFLOW_ACK enum
  6621. */
  6622. typedef enum DP_TU_OVERFLOW_ACK {
  6623. DP_TU_OVERFLOW_ACK_NO_EFFECT = 0x00000000,
  6624. DP_TU_OVERFLOW_ACK_CLR_INTERRUPT = 0x00000001,
  6625. } DP_TU_OVERFLOW_ACK;
  6626. /*
  6627. * DPHY_ALT_SCRAMBLER_RESET_EN enum
  6628. */
  6629. typedef enum DPHY_ALT_SCRAMBLER_RESET_EN {
  6630. DPHY_ALT_SCRAMBLER_REGULAR_RESET_VALUE = 0x00000000,
  6631. DPHY_ALT_SCRAMBLER_INTERNAL_RESET_SOLUTION = 0x00000001,
  6632. } DPHY_ALT_SCRAMBLER_RESET_EN;
  6633. /*
  6634. * DPHY_ALT_SCRAMBLER_RESET_SEL enum
  6635. */
  6636. typedef enum DPHY_ALT_SCRAMBLER_RESET_SEL {
  6637. DPHY_ALT_SCRAMBLER_RESET_SEL_EDP_RESET_VALUE = 0x00000000,
  6638. DPHY_ALT_SCRAMBLER_RESET_SEL_CUSTOM_RESET_VALUE = 0x00000001,
  6639. } DPHY_ALT_SCRAMBLER_RESET_SEL;
  6640. /*
  6641. * DP_VID_TIMING_MODE enum
  6642. */
  6643. typedef enum DP_VID_TIMING_MODE {
  6644. DP_VID_TIMING_MODE_ASYNC = 0x00000000,
  6645. DP_VID_TIMING_MODE_SYNC = 0x00000001,
  6646. } DP_VID_TIMING_MODE;
  6647. /*
  6648. * DP_VID_M_N_DOUBLE_BUFFER_MODE enum
  6649. */
  6650. typedef enum DP_VID_M_N_DOUBLE_BUFFER_MODE {
  6651. DP_VID_M_N_DOUBLE_BUFFER_AFTER_VID_M_UPDATE = 0x00000000,
  6652. DP_VID_M_N_DOUBLE_BUFFER_AT_FRAME_START = 0x00000001,
  6653. } DP_VID_M_N_DOUBLE_BUFFER_MODE;
  6654. /*
  6655. * DP_VID_M_N_GEN_EN enum
  6656. */
  6657. typedef enum DP_VID_M_N_GEN_EN {
  6658. DP_VID_M_N_PROGRAMMED_VIA_REG = 0x00000000,
  6659. DP_VID_M_N_CALC_AUTO = 0x00000001,
  6660. } DP_VID_M_N_GEN_EN;
  6661. /*
  6662. * DP_VID_M_DOUBLE_VALUE_EN enum
  6663. */
  6664. typedef enum DP_VID_M_DOUBLE_VALUE_EN {
  6665. DP_VID_M_INPUT_PIXEL_RATE = 0x00000000,
  6666. DP_VID_M_DOUBLE_INPUT_PIXEL_RATE = 0x00000001,
  6667. } DP_VID_M_DOUBLE_VALUE_EN;
  6668. /*
  6669. * DP_VID_ENHANCED_FRAME_MODE enum
  6670. */
  6671. typedef enum DP_VID_ENHANCED_FRAME_MODE {
  6672. VID_NORMAL_FRAME_MODE = 0x00000000,
  6673. VID_ENHANCED_MODE = 0x00000001,
  6674. } DP_VID_ENHANCED_FRAME_MODE;
  6675. /*
  6676. * DP_VID_MSA_TOP_FIELD_MODE enum
  6677. */
  6678. typedef enum DP_VID_MSA_TOP_FIELD_MODE {
  6679. DP_TOP_FIELD_ONLY = 0x00000000,
  6680. DP_TOP_PLUS_BOTTOM_FIELD = 0x00000001,
  6681. } DP_VID_MSA_TOP_FIELD_MODE;
  6682. /*
  6683. * DP_VID_VBID_FIELD_POL enum
  6684. */
  6685. typedef enum DP_VID_VBID_FIELD_POL {
  6686. DP_VID_VBID_FIELD_POL_NORMAL = 0x00000000,
  6687. DP_VID_VBID_FIELD_POL_INV = 0x00000001,
  6688. } DP_VID_VBID_FIELD_POL;
  6689. /*
  6690. * DP_VID_STREAM_DISABLE_ACK enum
  6691. */
  6692. typedef enum DP_VID_STREAM_DISABLE_ACK {
  6693. ID_STREAM_DISABLE_NO_ACK = 0x00000000,
  6694. ID_STREAM_DISABLE_ACKED = 0x00000001,
  6695. } DP_VID_STREAM_DISABLE_ACK;
  6696. /*
  6697. * DP_VID_STREAM_DISABLE_MASK enum
  6698. */
  6699. typedef enum DP_VID_STREAM_DISABLE_MASK {
  6700. VID_STREAM_DISABLE_MASKED = 0x00000000,
  6701. VID_STREAM_DISABLE_UNMASK = 0x00000001,
  6702. } DP_VID_STREAM_DISABLE_MASK;
  6703. /*
  6704. * DPHY_ATEST_SEL_LANE0 enum
  6705. */
  6706. typedef enum DPHY_ATEST_SEL_LANE0 {
  6707. DPHY_ATEST_LANE0_PRBS_PATTERN = 0x00000000,
  6708. DPHY_ATEST_LANE0_REG_PATTERN = 0x00000001,
  6709. } DPHY_ATEST_SEL_LANE0;
  6710. /*
  6711. * DPHY_ATEST_SEL_LANE1 enum
  6712. */
  6713. typedef enum DPHY_ATEST_SEL_LANE1 {
  6714. DPHY_ATEST_LANE1_PRBS_PATTERN = 0x00000000,
  6715. DPHY_ATEST_LANE1_REG_PATTERN = 0x00000001,
  6716. } DPHY_ATEST_SEL_LANE1;
  6717. /*
  6718. * DPHY_ATEST_SEL_LANE2 enum
  6719. */
  6720. typedef enum DPHY_ATEST_SEL_LANE2 {
  6721. DPHY_ATEST_LANE2_PRBS_PATTERN = 0x00000000,
  6722. DPHY_ATEST_LANE2_REG_PATTERN = 0x00000001,
  6723. } DPHY_ATEST_SEL_LANE2;
  6724. /*
  6725. * DPHY_ATEST_SEL_LANE3 enum
  6726. */
  6727. typedef enum DPHY_ATEST_SEL_LANE3 {
  6728. DPHY_ATEST_LANE3_PRBS_PATTERN = 0x00000000,
  6729. DPHY_ATEST_LANE3_REG_PATTERN = 0x00000001,
  6730. } DPHY_ATEST_SEL_LANE3;
  6731. /*
  6732. * DPHY_SCRAMBLER_SEL enum
  6733. */
  6734. typedef enum DPHY_SCRAMBLER_SEL {
  6735. DPHY_SCRAMBLER_SEL_LANE_DATA = 0x00000000,
  6736. DPHY_SCRAMBLER_SEL_DBG_DATA = 0x00000001,
  6737. } DPHY_SCRAMBLER_SEL;
  6738. /*
  6739. * DPHY_BYPASS enum
  6740. */
  6741. typedef enum DPHY_BYPASS {
  6742. DPHY_8B10B_OUTPUT = 0x00000000,
  6743. DPHY_DBG_OUTPUT = 0x00000001,
  6744. } DPHY_BYPASS;
  6745. /*
  6746. * DPHY_SKEW_BYPASS enum
  6747. */
  6748. typedef enum DPHY_SKEW_BYPASS {
  6749. DPHY_WITH_SKEW = 0x00000000,
  6750. DPHY_NO_SKEW = 0x00000001,
  6751. } DPHY_SKEW_BYPASS;
  6752. /*
  6753. * DPHY_TRAINING_PATTERN_SEL enum
  6754. */
  6755. typedef enum DPHY_TRAINING_PATTERN_SEL {
  6756. DPHY_TRAINING_PATTERN_1 = 0x00000000,
  6757. DPHY_TRAINING_PATTERN_2 = 0x00000001,
  6758. DPHY_TRAINING_PATTERN_3 = 0x00000002,
  6759. DPHY_TRAINING_PATTERN_4 = 0x00000003,
  6760. } DPHY_TRAINING_PATTERN_SEL;
  6761. /*
  6762. * DPHY_8B10B_RESET enum
  6763. */
  6764. typedef enum DPHY_8B10B_RESET {
  6765. DPHY_8B10B_NOT_RESET = 0x00000000,
  6766. DPHY_8B10B_RESETET = 0x00000001,
  6767. } DPHY_8B10B_RESET;
  6768. /*
  6769. * DP_DPHY_8B10B_EXT_DISP enum
  6770. */
  6771. typedef enum DP_DPHY_8B10B_EXT_DISP {
  6772. DP_DPHY_8B10B_EXT_DISP_ZERO = 0x00000000,
  6773. DP_DPHY_8B10B_EXT_DISP_ONE = 0x00000001,
  6774. } DP_DPHY_8B10B_EXT_DISP;
  6775. /*
  6776. * DPHY_8B10B_CUR_DISP enum
  6777. */
  6778. typedef enum DPHY_8B10B_CUR_DISP {
  6779. DPHY_8B10B_CUR_DISP_ZERO = 0x00000000,
  6780. DPHY_8B10B_CUR_DISP_ONE = 0x00000001,
  6781. } DPHY_8B10B_CUR_DISP;
  6782. /*
  6783. * DPHY_PRBS_EN enum
  6784. */
  6785. typedef enum DPHY_PRBS_EN {
  6786. DPHY_PRBS_DISABLE = 0x00000000,
  6787. DPHY_PRBS_ENABLE = 0x00000001,
  6788. } DPHY_PRBS_EN;
  6789. /*
  6790. * DPHY_PRBS_SEL enum
  6791. */
  6792. typedef enum DPHY_PRBS_SEL {
  6793. DPHY_PRBS7_SELECTED = 0x00000000,
  6794. DPHY_PRBS23_SELECTED = 0x00000001,
  6795. DPHY_PRBS11_SELECTED = 0x00000002,
  6796. } DPHY_PRBS_SEL;
  6797. /*
  6798. * DPHY_SCRAMBLER_DIS enum
  6799. */
  6800. typedef enum DPHY_SCRAMBLER_DIS {
  6801. DPHY_SCR_ENABLED = 0x00000000,
  6802. DPHY_SCR_DISABLED = 0x00000001,
  6803. } DPHY_SCRAMBLER_DIS;
  6804. /*
  6805. * DPHY_SCRAMBLER_ADVANCE enum
  6806. */
  6807. typedef enum DPHY_SCRAMBLER_ADVANCE {
  6808. DPHY_DPHY_SCRAMBLER_ADVANCE_ON_DATA_SYMBOL_ONLY = 0x00000000,
  6809. DPHY_SCRAMBLER_ADVANCE_ON_BOTH_DATA_AND_CTRL = 0x00000001,
  6810. } DPHY_SCRAMBLER_ADVANCE;
  6811. /*
  6812. * DPHY_SCRAMBLER_KCODE enum
  6813. */
  6814. typedef enum DPHY_SCRAMBLER_KCODE {
  6815. DPHY_SCRAMBLER_KCODE_DISABLED = 0x00000000,
  6816. DPHY_SCRAMBLER_KCODE_ENABLED = 0x00000001,
  6817. } DPHY_SCRAMBLER_KCODE;
  6818. /*
  6819. * DPHY_LOAD_BS_COUNT_START enum
  6820. */
  6821. typedef enum DPHY_LOAD_BS_COUNT_START {
  6822. DPHY_LOAD_BS_COUNT_STARTED = 0x00000000,
  6823. DPHY_LOAD_BS_COUNT_NOT_STARTED = 0x00000001,
  6824. } DPHY_LOAD_BS_COUNT_START;
  6825. /*
  6826. * DPHY_CRC_EN enum
  6827. */
  6828. typedef enum DPHY_CRC_EN {
  6829. DPHY_CRC_DISABLED = 0x00000000,
  6830. DPHY_CRC_ENABLED = 0x00000001,
  6831. } DPHY_CRC_EN;
  6832. /*
  6833. * DPHY_CRC_CONT_EN enum
  6834. */
  6835. typedef enum DPHY_CRC_CONT_EN {
  6836. DPHY_CRC_ONE_SHOT = 0x00000000,
  6837. DPHY_CRC_CONTINUOUS = 0x00000001,
  6838. } DPHY_CRC_CONT_EN;
  6839. /*
  6840. * DPHY_CRC_FIELD enum
  6841. */
  6842. typedef enum DPHY_CRC_FIELD {
  6843. DPHY_CRC_START_FROM_TOP_FIELD = 0x00000000,
  6844. DPHY_CRC_START_FROM_BOTTOM_FIELD = 0x00000001,
  6845. } DPHY_CRC_FIELD;
  6846. /*
  6847. * DPHY_CRC_SEL enum
  6848. */
  6849. typedef enum DPHY_CRC_SEL {
  6850. DPHY_CRC_LANE0_SELECTED = 0x00000000,
  6851. DPHY_CRC_LANE1_SELECTED = 0x00000001,
  6852. DPHY_CRC_LANE2_SELECTED = 0x00000002,
  6853. DPHY_CRC_LANE3_SELECTED = 0x00000003,
  6854. } DPHY_CRC_SEL;
  6855. /*
  6856. * DPHY_RX_FAST_TRAINING_CAPABLE enum
  6857. */
  6858. typedef enum DPHY_RX_FAST_TRAINING_CAPABLE {
  6859. DPHY_FAST_TRAINING_NOT_CAPABLE_0 = 0x00000000,
  6860. DPHY_FAST_TRAINING_CAPABLE = 0x00000001,
  6861. } DPHY_RX_FAST_TRAINING_CAPABLE;
  6862. /*
  6863. * DP_SEC_COLLISION_ACK enum
  6864. */
  6865. typedef enum DP_SEC_COLLISION_ACK {
  6866. DP_SEC_COLLISION_ACK_NO_EFFECT = 0x00000000,
  6867. DP_SEC_COLLISION_ACK_CLR_FLAG = 0x00000001,
  6868. } DP_SEC_COLLISION_ACK;
  6869. /*
  6870. * DP_SEC_AUDIO_MUTE enum
  6871. */
  6872. typedef enum DP_SEC_AUDIO_MUTE {
  6873. DP_SEC_AUDIO_MUTE_HW_CTRL = 0x00000000,
  6874. DP_SEC_AUDIO_MUTE_SW_CTRL = 0x00000001,
  6875. } DP_SEC_AUDIO_MUTE;
  6876. /*
  6877. * DP_SEC_TIMESTAMP_MODE enum
  6878. */
  6879. typedef enum DP_SEC_TIMESTAMP_MODE {
  6880. DP_SEC_TIMESTAMP_PROGRAMMABLE_MODE = 0x00000000,
  6881. DP_SEC_TIMESTAMP_AUTO_CALC_MODE = 0x00000001,
  6882. } DP_SEC_TIMESTAMP_MODE;
  6883. /*
  6884. * DP_SEC_ASP_PRIORITY enum
  6885. */
  6886. typedef enum DP_SEC_ASP_PRIORITY {
  6887. DP_SEC_ASP_LOW_PRIORITY = 0x00000000,
  6888. DP_SEC_ASP_HIGH_PRIORITY = 0x00000001,
  6889. } DP_SEC_ASP_PRIORITY;
  6890. /*
  6891. * DP_SEC_ASP_CHANNEL_COUNT_OVERRIDE enum
  6892. */
  6893. typedef enum DP_SEC_ASP_CHANNEL_COUNT_OVERRIDE {
  6894. DP_SEC_ASP_CHANNEL_COUNT_FROM_AZ = 0x00000000,
  6895. DP_SEC_ASP_CHANNEL_COUNT_OVERRIDE_ENABLED = 0x00000001,
  6896. } DP_SEC_ASP_CHANNEL_COUNT_OVERRIDE;
  6897. /*
  6898. * DP_MSE_SAT_UPDATE_ACT enum
  6899. */
  6900. typedef enum DP_MSE_SAT_UPDATE_ACT {
  6901. DP_MSE_SAT_UPDATE_NO_ACTION = 0x00000000,
  6902. DP_MSE_SAT_UPDATE_WITH_TRIGGER = 0x00000001,
  6903. DP_MSE_SAT_UPDATE_WITHOUT_TRIGGER = 0x00000002,
  6904. } DP_MSE_SAT_UPDATE_ACT;
  6905. /*
  6906. * DP_MSE_LINK_LINE enum
  6907. */
  6908. typedef enum DP_MSE_LINK_LINE {
  6909. DP_MSE_LINK_LINE_32_MTP_LONG = 0x00000000,
  6910. DP_MSE_LINK_LINE_64_MTP_LONG = 0x00000001,
  6911. DP_MSE_LINK_LINE_128_MTP_LONG = 0x00000002,
  6912. DP_MSE_LINK_LINE_256_MTP_LONG = 0x00000003,
  6913. } DP_MSE_LINK_LINE;
  6914. /*
  6915. * DP_MSE_BLANK_CODE enum
  6916. */
  6917. typedef enum DP_MSE_BLANK_CODE {
  6918. DP_MSE_BLANK_CODE_SF_FILLED = 0x00000000,
  6919. DP_MSE_BLANK_CODE_ZERO_FILLED = 0x00000001,
  6920. } DP_MSE_BLANK_CODE;
  6921. /*
  6922. * DP_MSE_TIMESTAMP_MODE enum
  6923. */
  6924. typedef enum DP_MSE_TIMESTAMP_MODE {
  6925. DP_MSE_TIMESTAMP_CALC_BASED_ON_LINK_RATE = 0x00000000,
  6926. DP_MSE_TIMESTAMP_CALC_BASED_ON_VC_RATE = 0x00000001,
  6927. } DP_MSE_TIMESTAMP_MODE;
  6928. /*
  6929. * DP_MSE_ZERO_ENCODER enum
  6930. */
  6931. typedef enum DP_MSE_ZERO_ENCODER {
  6932. DP_MSE_NOT_ZERO_FE_ENCODER = 0x00000000,
  6933. DP_MSE_ZERO_FE_ENCODER = 0x00000001,
  6934. } DP_MSE_ZERO_ENCODER;
  6935. /*
  6936. * DP_MSE_OUTPUT_DPDBG_DATA enum
  6937. */
  6938. typedef enum DP_MSE_OUTPUT_DPDBG_DATA {
  6939. DP_MSE_OUTPUT_DPDBG_DATA_DIS = 0x00000000,
  6940. DP_MSE_OUTPUT_DPDBG_DATA_EN = 0x00000001,
  6941. } DP_MSE_OUTPUT_DPDBG_DATA;
  6942. /*
  6943. * DP_DPHY_HBR2_PATTERN_CONTROL_MODE enum
  6944. */
  6945. typedef enum DP_DPHY_HBR2_PATTERN_CONTROL_MODE {
  6946. DP_DPHY_HBR2_PASS_THROUGH = 0x00000000,
  6947. DP_DPHY_HBR2_PATTERN_1 = 0x00000001,
  6948. DP_DPHY_HBR2_PATTERN_2_NEG = 0x00000002,
  6949. DP_DPHY_HBR2_PATTERN_3 = 0x00000003,
  6950. DP_DPHY_HBR2_PATTERN_2_POS = 0x00000006,
  6951. } DP_DPHY_HBR2_PATTERN_CONTROL_MODE;
  6952. /*
  6953. * DPHY_CRC_MST_PHASE_ERROR_ACK enum
  6954. */
  6955. typedef enum DPHY_CRC_MST_PHASE_ERROR_ACK {
  6956. DPHY_CRC_MST_PHASE_ERROR_NO_ACK = 0x00000000,
  6957. DPHY_CRC_MST_PHASE_ERROR_ACKED = 0x00000001,
  6958. } DPHY_CRC_MST_PHASE_ERROR_ACK;
  6959. /*
  6960. * DPHY_SW_FAST_TRAINING_START enum
  6961. */
  6962. typedef enum DPHY_SW_FAST_TRAINING_START {
  6963. DPHY_SW_FAST_TRAINING_NOT_STARTED = 0x00000000,
  6964. DPHY_SW_FAST_TRAINING_STARTED = 0x00000001,
  6965. } DPHY_SW_FAST_TRAINING_START;
  6966. /*
  6967. * DP_DPHY_FAST_TRAINING_VBLANK_EDGE_DETECT_EN enum
  6968. */
  6969. typedef enum DP_DPHY_FAST_TRAINING_VBLANK_EDGE_DETECT_EN {
  6970. DP_DPHY_FAST_TRAINING_VBLANK_EDGE_DETECT_DISABLED = 0x00000000,
  6971. DP_DPHY_FAST_TRAINING_VBLANK_EDGE_DETECT_ENABLED = 0x00000001,
  6972. } DP_DPHY_FAST_TRAINING_VBLANK_EDGE_DETECT_EN;
  6973. /*
  6974. * DP_DPHY_FAST_TRAINING_COMPLETE_MASK enum
  6975. */
  6976. typedef enum DP_DPHY_FAST_TRAINING_COMPLETE_MASK {
  6977. DP_DPHY_FAST_TRAINING_COMPLETE_MASKED = 0x00000000,
  6978. DP_DPHY_FAST_TRAINING_COMPLETE_NOT_MASKED = 0x00000001,
  6979. } DP_DPHY_FAST_TRAINING_COMPLETE_MASK;
  6980. /*
  6981. * DP_DPHY_FAST_TRAINING_COMPLETE_ACK enum
  6982. */
  6983. typedef enum DP_DPHY_FAST_TRAINING_COMPLETE_ACK {
  6984. DP_DPHY_FAST_TRAINING_COMPLETE_NOT_ACKED = 0x00000000,
  6985. DP_DPHY_FAST_TRAINING_COMPLETE_ACKED = 0x00000001,
  6986. } DP_DPHY_FAST_TRAINING_COMPLETE_ACK;
  6987. /*
  6988. * DP_MSA_V_TIMING_OVERRIDE_EN enum
  6989. */
  6990. typedef enum DP_MSA_V_TIMING_OVERRIDE_EN {
  6991. MSA_V_TIMING_OVERRIDE_DISABLED = 0x00000000,
  6992. MSA_V_TIMING_OVERRIDE_ENABLED = 0x00000001,
  6993. } DP_MSA_V_TIMING_OVERRIDE_EN;
  6994. /*
  6995. * DP_SEC_GSP0_PRIORITY enum
  6996. */
  6997. typedef enum DP_SEC_GSP0_PRIORITY {
  6998. SEC_GSP0_PRIORITY_LOW = 0x00000000,
  6999. SEC_GSP0_PRIORITY_HIGH = 0x00000001,
  7000. } DP_SEC_GSP0_PRIORITY;
  7001. /*
  7002. * DP_SEC_GSP0_SEND enum
  7003. */
  7004. typedef enum DP_SEC_GSP0_SEND {
  7005. NOT_SENT = 0x00000000,
  7006. FORCE_SENT = 0x00000001,
  7007. } DP_SEC_GSP0_SEND;
  7008. /*******************************************************
  7009. * COL_MAN Enums
  7010. *******************************************************/
  7011. /*
  7012. * COL_MAN_UPDATE_LOCK enum
  7013. */
  7014. typedef enum COL_MAN_UPDATE_LOCK {
  7015. COL_MAN_UPDATE_UNLOCKED = 0x00000000,
  7016. COL_MAN_UPDATE_LOCKED = 0x00000001,
  7017. } COL_MAN_UPDATE_LOCK;
  7018. /*
  7019. * COL_MAN_DISABLE_MULTIPLE_UPDATE enum
  7020. */
  7021. typedef enum COL_MAN_DISABLE_MULTIPLE_UPDATE {
  7022. COL_MAN_MULTIPLE_UPDATE = 0x00000000,
  7023. COL_MAN_MULTIPLE_UPDAT_EDISABLE = 0x00000001,
  7024. } COL_MAN_DISABLE_MULTIPLE_UPDATE;
  7025. /*
  7026. * COL_MAN_INPUTCSC_MODE enum
  7027. */
  7028. typedef enum COL_MAN_INPUTCSC_MODE {
  7029. INPUTCSC_MODE_BYPASS = 0x00000000,
  7030. INPUTCSC_MODE_A = 0x00000001,
  7031. INPUTCSC_MODE_B = 0x00000002,
  7032. INPUTCSC_MODE_UNITY = 0x00000003,
  7033. } COL_MAN_INPUTCSC_MODE;
  7034. /*
  7035. * COL_MAN_INPUTCSC_TYPE enum
  7036. */
  7037. typedef enum COL_MAN_INPUTCSC_TYPE {
  7038. INPUTCSC_TYPE_12_0 = 0x00000000,
  7039. INPUTCSC_TYPE_10_2 = 0x00000001,
  7040. INPUTCSC_TYPE_8_4 = 0x00000002,
  7041. } COL_MAN_INPUTCSC_TYPE;
  7042. /*
  7043. * COL_MAN_INPUTCSC_CONVERT enum
  7044. */
  7045. typedef enum COL_MAN_INPUTCSC_CONVERT {
  7046. INPUTCSC_ROUND = 0x00000000,
  7047. INPUTCSC_TRUNCATE = 0x00000001,
  7048. } COL_MAN_INPUTCSC_CONVERT;
  7049. /*
  7050. * COL_MAN_PRESCALE_MODE enum
  7051. */
  7052. typedef enum COL_MAN_PRESCALE_MODE {
  7053. PRESCALE_MODE_BYPASS = 0x00000000,
  7054. PRESCALE_MODE_PROGRAM = 0x00000001,
  7055. PRESCALE_MODE_UNITY = 0x00000002,
  7056. } COL_MAN_PRESCALE_MODE;
  7057. /*
  7058. * COL_MAN_INPUT_GAMMA_MODE enum
  7059. */
  7060. typedef enum COL_MAN_INPUT_GAMMA_MODE {
  7061. INGAMMA_MODE_BYPASS = 0x00000000,
  7062. INGAMMA_MODE_FIX = 0x00000001,
  7063. INGAMMA_MODE_FLOAT = 0x00000002,
  7064. } COL_MAN_INPUT_GAMMA_MODE;
  7065. /*
  7066. * COL_MAN_OUTPUT_CSC_MODE enum
  7067. */
  7068. typedef enum COL_MAN_OUTPUT_CSC_MODE {
  7069. COL_MAN_OUTPUT_CSC_BYPASS = 0x00000000,
  7070. COL_MAN_OUTPUT_CSC_RGB = 0x00000001,
  7071. COL_MAN_OUTPUT_CSC_YCrCb601 = 0x00000002,
  7072. COL_MAN_OUTPUT_CSC_YCrCb709 = 0x00000003,
  7073. COL_MAN_OUTPUT_CSC_A = 0x00000004,
  7074. COL_MAN_OUTPUT_CSC_B = 0x00000005,
  7075. COL_MAN_OUTPUT_CSC_UNITY = 0x00000006,
  7076. } COL_MAN_OUTPUT_CSC_MODE;
  7077. /*
  7078. * COL_MAN_DENORM_CLAMP_CONTROL enum
  7079. */
  7080. typedef enum COL_MAN_DENORM_CLAMP_CONTROL {
  7081. DENORM_CLAMP_MODE_UNITY = 0x00000000,
  7082. DENORM_CLAMP_MODE_8 = 0x00000001,
  7083. DENORM_CLAMP_MODE_10 = 0x00000002,
  7084. DENORM_CLAMP_MODE_12 = 0x00000003,
  7085. } COL_MAN_DENORM_CLAMP_CONTROL;
  7086. /*
  7087. * COL_MAN_REGAMMA_MODE_CONTROL enum
  7088. */
  7089. typedef enum COL_MAN_REGAMMA_MODE_CONTROL {
  7090. COL_MAN_REGAMMA_MODE_BYPASS = 0x00000000,
  7091. COL_MAN_REGAMMA_MODE_ROM_A = 0x00000001,
  7092. COL_MAN_REGAMMA_MODE_ROM_B = 0x00000002,
  7093. COL_MAN_REGAMMA_MODE_A = 0x00000003,
  7094. COL_MAN_REGAMMA_MODE_B = 0x00000004,
  7095. } COL_MAN_REGAMMA_MODE_CONTROL;
  7096. /*
  7097. * COL_MAN_GLOBAL_PASSTHROUGH_ENABLE enum
  7098. */
  7099. typedef enum COL_MAN_GLOBAL_PASSTHROUGH_ENABLE {
  7100. CM_GLOBAL_PASSTHROUGH_DISBALE = 0x00000000,
  7101. CM_GLOBAL_PASSTHROUGH_ENABLE = 0x00000001,
  7102. } COL_MAN_GLOBAL_PASSTHROUGH_ENABLE;
  7103. /*
  7104. * COL_MAN_DEGAMMA_MODE enum
  7105. */
  7106. typedef enum COL_MAN_DEGAMMA_MODE {
  7107. DEGAMMA_MODE_BYPASS = 0x00000000,
  7108. DEGAMMA_MODE_A = 0x00000001,
  7109. DEGAMMA_MODE_B = 0x00000002,
  7110. } COL_MAN_DEGAMMA_MODE;
  7111. /*
  7112. * COL_MAN_GAMUT_REMAP_MODE enum
  7113. */
  7114. typedef enum COL_MAN_GAMUT_REMAP_MODE {
  7115. GAMUT_REMAP_MODE_BYPASS = 0x00000000,
  7116. GAMUT_REMAP_MODE_1 = 0x00000001,
  7117. GAMUT_REMAP_MODE_2 = 0x00000002,
  7118. GAMUT_REMAP_MODE_3 = 0x00000003,
  7119. } COL_MAN_GAMUT_REMAP_MODE;
  7120. /*******************************************************
  7121. * MCIF_WB Enums
  7122. *******************************************************/
  7123. /*******************************************************
  7124. * DP_AUX Enums
  7125. *******************************************************/
  7126. /*
  7127. * DP_AUX_CONTROL_HPD_SEL enum
  7128. */
  7129. typedef enum DP_AUX_CONTROL_HPD_SEL {
  7130. DP_AUX_CONTROL_HPD1_SELECTED = 0x00000000,
  7131. DP_AUX_CONTROL_HPD2_SELECTED = 0x00000001,
  7132. DP_AUX_CONTROL_HPD3_SELECTED = 0x00000002,
  7133. DP_AUX_CONTROL_HPD4_SELECTED = 0x00000003,
  7134. DP_AUX_CONTROL_HPD5_SELECTED = 0x00000004,
  7135. DP_AUX_CONTROL_HPD6_SELECTED = 0x00000005,
  7136. } DP_AUX_CONTROL_HPD_SEL;
  7137. /*
  7138. * DP_AUX_CONTROL_TEST_MODE enum
  7139. */
  7140. typedef enum DP_AUX_CONTROL_TEST_MODE {
  7141. DP_AUX_CONTROL_TEST_MODE_DISABLE = 0x00000000,
  7142. DP_AUX_CONTROL_TEST_MODE_ENABLE = 0x00000001,
  7143. } DP_AUX_CONTROL_TEST_MODE;
  7144. /*
  7145. * DP_AUX_SW_CONTROL_SW_GO enum
  7146. */
  7147. typedef enum DP_AUX_SW_CONTROL_SW_GO {
  7148. DP_AUX_SW_CONTROL_SW__NOT_GO = 0x00000000,
  7149. DP_AUX_SW_CONTROL_SW__GO = 0x00000001,
  7150. } DP_AUX_SW_CONTROL_SW_GO;
  7151. /*
  7152. * DP_AUX_SW_CONTROL_LS_READ_TRIG enum
  7153. */
  7154. typedef enum DP_AUX_SW_CONTROL_LS_READ_TRIG {
  7155. DP_AUX_SW_CONTROL_LS_READ__NOT_TRIG = 0x00000000,
  7156. DP_AUX_SW_CONTROL_LS_READ__TRIG = 0x00000001,
  7157. } DP_AUX_SW_CONTROL_LS_READ_TRIG;
  7158. /*
  7159. * DP_AUX_ARB_CONTROL_ARB_PRIORITY enum
  7160. */
  7161. typedef enum DP_AUX_ARB_CONTROL_ARB_PRIORITY {
  7162. DP_AUX_ARB_CONTROL_ARB_PRIORITY__GTC_LS_SW = 0x00000000,
  7163. DP_AUX_ARB_CONTROL_ARB_PRIORITY__LS_GTC_SW = 0x00000001,
  7164. DP_AUX_ARB_CONTROL_ARB_PRIORITY__SW_LS_GTC = 0x00000002,
  7165. DP_AUX_ARB_CONTROL_ARB_PRIORITY__SW_GTC_LS = 0x00000003,
  7166. } DP_AUX_ARB_CONTROL_ARB_PRIORITY;
  7167. /*
  7168. * DP_AUX_ARB_CONTROL_USE_AUX_REG_REQ enum
  7169. */
  7170. typedef enum DP_AUX_ARB_CONTROL_USE_AUX_REG_REQ {
  7171. DP_AUX_ARB_CONTROL__NOT_USE_AUX_REG_REQ = 0x00000000,
  7172. DP_AUX_ARB_CONTROL__USE_AUX_REG_REQ = 0x00000001,
  7173. } DP_AUX_ARB_CONTROL_USE_AUX_REG_REQ;
  7174. /*
  7175. * DP_AUX_ARB_CONTROL_DONE_USING_AUX_REG enum
  7176. */
  7177. typedef enum DP_AUX_ARB_CONTROL_DONE_USING_AUX_REG {
  7178. DP_AUX_ARB_CONTROL__DONE_NOT_USING_AUX_REG = 0x00000000,
  7179. DP_AUX_ARB_CONTROL__DONE_USING_AUX_REG = 0x00000001,
  7180. } DP_AUX_ARB_CONTROL_DONE_USING_AUX_REG;
  7181. /*
  7182. * DP_AUX_INT_ACK enum
  7183. */
  7184. typedef enum DP_AUX_INT_ACK {
  7185. DP_AUX_INT__NOT_ACK = 0x00000000,
  7186. DP_AUX_INT__ACK = 0x00000001,
  7187. } DP_AUX_INT_ACK;
  7188. /*
  7189. * DP_AUX_LS_UPDATE_ACK enum
  7190. */
  7191. typedef enum DP_AUX_LS_UPDATE_ACK {
  7192. DP_AUX_INT_LS_UPDATE_NOT_ACK = 0x00000000,
  7193. DP_AUX_INT_LS_UPDATE_ACK = 0x00000001,
  7194. } DP_AUX_LS_UPDATE_ACK;
  7195. /*
  7196. * DP_AUX_DPHY_TX_REF_CONTROL_TX_REF_SEL enum
  7197. */
  7198. typedef enum DP_AUX_DPHY_TX_REF_CONTROL_TX_REF_SEL {
  7199. DP_AUX_DPHY_TX_REF_CONTROL_TX_REF_SEL__DIVIDED_SYM_CLK = 0x00000000,
  7200. DP_AUX_DPHY_TX_REF_CONTROL_TX_REF_SEL__FROM_DCCG_MICROSECOND_REF = 0x00000001,
  7201. } DP_AUX_DPHY_TX_REF_CONTROL_TX_REF_SEL;
  7202. /*
  7203. * DP_AUX_DPHY_TX_REF_CONTROL_TX_RATE enum
  7204. */
  7205. typedef enum DP_AUX_DPHY_TX_REF_CONTROL_TX_RATE {
  7206. DP_AUX_DPHY_TX_REF_CONTROL_TX_RATE__1MHZ = 0x00000000,
  7207. DP_AUX_DPHY_TX_REF_CONTROL_TX_RATE__2MHZ = 0x00000001,
  7208. DP_AUX_DPHY_TX_REF_CONTROL_TX_RATE__4MHZ = 0x00000002,
  7209. DP_AUX_DPHY_TX_REF_CONTROL_TX_RATE__8MHZ = 0x00000003,
  7210. } DP_AUX_DPHY_TX_REF_CONTROL_TX_RATE;
  7211. /*
  7212. * DP_AUX_DPHY_TX_CONTROL_PRECHARGE_LEN enum
  7213. */
  7214. typedef enum DP_AUX_DPHY_TX_CONTROL_PRECHARGE_LEN {
  7215. DP_AUX_DPHY_TX_CONTROL_PRECHARGE_LEN__0US = 0x00000000,
  7216. DP_AUX_DPHY_TX_CONTROL_PRECHARGE_LEN__8US = 0x00000001,
  7217. DP_AUX_DPHY_TX_CONTROL_PRECHARGE_LEN__16US = 0x00000002,
  7218. DP_AUX_DPHY_TX_CONTROL_PRECHARGE_LEN__24US = 0x00000003,
  7219. DP_AUX_DPHY_TX_CONTROL_PRECHARGE_LEN__32US = 0x00000004,
  7220. DP_AUX_DPHY_TX_CONTROL_PRECHARGE_LEN__40US = 0x00000005,
  7221. DP_AUX_DPHY_TX_CONTROL_PRECHARGE_LEN__48US = 0x00000006,
  7222. DP_AUX_DPHY_TX_CONTROL_PRECHARGE_LEN__56US = 0x00000007,
  7223. } DP_AUX_DPHY_TX_CONTROL_PRECHARGE_LEN;
  7224. /*
  7225. * DP_AUX_DPHY_TX_CONTROL_MODE_DET_CHECK_DELAY enum
  7226. */
  7227. typedef enum DP_AUX_DPHY_TX_CONTROL_MODE_DET_CHECK_DELAY {
  7228. DP_AUX_DPHY_TX_CONTROL_MODE_DET_CHECK_DELAY__0 = 0x00000000,
  7229. DP_AUX_DPHY_TX_CONTROL_MODE_DET_CHECK_DELAY__16US = 0x00000001,
  7230. DP_AUX_DPHY_TX_CONTROL_MODE_DET_CHECK_DELAY__32US = 0x00000002,
  7231. DP_AUX_DPHY_TX_CONTROL_MODE_DET_CHECK_DELAY__64US = 0x00000003,
  7232. DP_AUX_DPHY_TX_CONTROL_MODE_DET_CHECK_DELAY__128US = 0x00000004,
  7233. DP_AUX_DPHY_TX_CONTROL_MODE_DET_CHECK_DELAY__256US = 0x00000005,
  7234. } DP_AUX_DPHY_TX_CONTROL_MODE_DET_CHECK_DELAY;
  7235. /*
  7236. * DP_AUX_DPHY_RX_CONTROL_START_WINDOW enum
  7237. */
  7238. typedef enum DP_AUX_DPHY_RX_CONTROL_START_WINDOW {
  7239. DP_AUX_DPHY_RX_CONTROL_START_WINDOW__1TO2_PERIOD = 0x00000000,
  7240. DP_AUX_DPHY_RX_CONTROL_START_WINDOW__1TO4_PERIOD = 0x00000001,
  7241. DP_AUX_DPHY_RX_CONTROL_START_WINDOW__1TO8_PERIOD = 0x00000002,
  7242. DP_AUX_DPHY_RX_CONTROL_START_WINDOW__1TO16_PERIOD = 0x00000003,
  7243. DP_AUX_DPHY_RX_CONTROL_START_WINDOW__1TO32_PERIOD = 0x00000004,
  7244. DP_AUX_DPHY_RX_CONTROL_START_WINDOW__1TO64_PERIOD = 0x00000005,
  7245. DP_AUX_DPHY_RX_CONTROL_START_WINDOW__1TO128_PERIOD = 0x00000006,
  7246. DP_AUX_DPHY_RX_CONTROL_START_WINDOW__1TO256_PERIOD = 0x00000007,
  7247. } DP_AUX_DPHY_RX_CONTROL_START_WINDOW;
  7248. /*
  7249. * DP_AUX_DPHY_RX_CONTROL_RECEIVE_WINDOW enum
  7250. */
  7251. typedef enum DP_AUX_DPHY_RX_CONTROL_RECEIVE_WINDOW {
  7252. DP_AUX_DPHY_RX_CONTROL_RECEIVE_WINDOW__1TO2_PERIOD = 0x00000000,
  7253. DP_AUX_DPHY_RX_CONTROL_RECEIVE_WINDOW__1TO4_PERIOD = 0x00000001,
  7254. DP_AUX_DPHY_RX_CONTROL_RECEIVE_WINDOW__1TO8_PERIOD = 0x00000002,
  7255. DP_AUX_DPHY_RX_CONTROL_RECEIVE_WINDOW__1TO16_PERIOD = 0x00000003,
  7256. DP_AUX_DPHY_RX_CONTROL_RECEIVE_WINDOW__1TO32_PERIOD = 0x00000004,
  7257. DP_AUX_DPHY_RX_CONTROL_RECEIVE_WINDOW__1TO64_PERIOD = 0x00000005,
  7258. DP_AUX_DPHY_RX_CONTROL_RECEIVE_WINDOW__1TO128_PERIOD = 0x00000006,
  7259. DP_AUX_DPHY_RX_CONTROL_RECEIVE_WINDOW__1TO256_PERIOD = 0x00000007,
  7260. } DP_AUX_DPHY_RX_CONTROL_RECEIVE_WINDOW;
  7261. /*
  7262. * DP_AUX_DPHY_RX_CONTROL_HALF_SYM_DETECT_LEN enum
  7263. */
  7264. typedef enum DP_AUX_DPHY_RX_CONTROL_HALF_SYM_DETECT_LEN {
  7265. DP_AUX_DPHY_RX_CONTROL_HALF_SYM_DETECT_LEN__6_EDGES = 0x00000000,
  7266. DP_AUX_DPHY_RX_CONTROL_HALF_SYM_DETECT_LEN__10_EDGES = 0x00000001,
  7267. DP_AUX_DPHY_RX_CONTROL_HALF_SYM_DETECT_LEN__18_EDGES = 0x00000002,
  7268. DP_AUX_DPHY_RX_CONTROL_HALF_SYM_DETECT_LEN__RESERVED = 0x00000003,
  7269. } DP_AUX_DPHY_RX_CONTROL_HALF_SYM_DETECT_LEN;
  7270. /*
  7271. * DP_AUX_DPHY_RX_CONTROL_ALLOW_BELOW_THRESHOLD_PHASE_DETECT enum
  7272. */
  7273. typedef enum DP_AUX_DPHY_RX_CONTROL_ALLOW_BELOW_THRESHOLD_PHASE_DETECT {
  7274. DP_AUX_DPHY_RX_CONTROL__NOT_ALLOW_BELOW_THRESHOLD_PHASE_DETECT = 0x00000000,
  7275. DP_AUX_DPHY_RX_CONTROL__ALLOW_BELOW_THRESHOLD_PHASE_DETECT = 0x00000001,
  7276. } DP_AUX_DPHY_RX_CONTROL_ALLOW_BELOW_THRESHOLD_PHASE_DETECT;
  7277. /*
  7278. * DP_AUX_DPHY_RX_CONTROL_ALLOW_BELOW_THRESHOLD_START enum
  7279. */
  7280. typedef enum DP_AUX_DPHY_RX_CONTROL_ALLOW_BELOW_THRESHOLD_START {
  7281. DP_AUX_DPHY_RX_CONTROL__NOT_ALLOW_BELOW_THRESHOLD_START = 0x00000000,
  7282. DP_AUX_DPHY_RX_CONTROL__ALLOW_BELOW_THRESHOLD_START = 0x00000001,
  7283. } DP_AUX_DPHY_RX_CONTROL_ALLOW_BELOW_THRESHOLD_START;
  7284. /*
  7285. * DP_AUX_DPHY_RX_CONTROL_ALLOW_BELOW_THRESHOLD_STOP enum
  7286. */
  7287. typedef enum DP_AUX_DPHY_RX_CONTROL_ALLOW_BELOW_THRESHOLD_STOP {
  7288. DP_AUX_DPHY_RX_CONTROL__NOT_ALLOW_BELOW_THRESHOLD_STOP = 0x00000000,
  7289. DP_AUX_DPHY_RX_CONTROL__ALLOW_BELOW_THRESHOLD_STOP = 0x00000001,
  7290. } DP_AUX_DPHY_RX_CONTROL_ALLOW_BELOW_THRESHOLD_STOP;
  7291. /*
  7292. * DP_AUX_DPHY_RX_CONTROL_PHASE_DETECT_LEN enum
  7293. */
  7294. typedef enum DP_AUX_DPHY_RX_CONTROL_PHASE_DETECT_LEN {
  7295. DP_AUX_DPHY_RX_CONTROL_PHASE_DETECT_LEN__2_HALF_SYMBOLS = 0x00000000,
  7296. DP_AUX_DPHY_RX_CONTROL_PHASE_DETECT_LEN__4_HALF_SYMBOLS = 0x00000001,
  7297. DP_AUX_DPHY_RX_CONTROL_PHASE_DETECT_LEN__6_HALF_SYMBOLS = 0x00000002,
  7298. DP_AUX_DPHY_RX_CONTROL_PHASE_DETECT_LEN__8_HALF_SYMBOLS = 0x00000003,
  7299. } DP_AUX_DPHY_RX_CONTROL_PHASE_DETECT_LEN;
  7300. /*
  7301. * DP_AUX_DPHY_RX_CONTROL_TIMEOUT_LEN enum
  7302. */
  7303. typedef enum DP_AUX_DPHY_RX_CONTROL_TIMEOUT_LEN {
  7304. DP_AUX_DPHY_RX_CONTROL_TIMEOUT_LEN_450US = 0x00000000,
  7305. DP_AUX_DPHY_RX_CONTROL_TIMEOUT_LEN_500US = 0x00000001,
  7306. DP_AUX_DPHY_RX_CONTROL_TIMEOUT_LEN_550US = 0x00000002,
  7307. DP_AUX_DPHY_RX_CONTROL_TIMEOUT_LEN_600US = 0x00000003,
  7308. DP_AUX_DPHY_RX_CONTROL_TIMEOUT_LEN_650US = 0x00000004,
  7309. DP_AUX_DPHY_RX_CONTROL_TIMEOUT_LEN_700US = 0x00000005,
  7310. DP_AUX_DPHY_RX_CONTROL_TIMEOUT_LEN_750US = 0x00000006,
  7311. DP_AUX_DPHY_RX_CONTROL_TIMEOUT_LEN_800US = 0x00000007,
  7312. } DP_AUX_DPHY_RX_CONTROL_TIMEOUT_LEN;
  7313. /*
  7314. * DP_AUX_DPHY_RX_DETECTION_THRESHOLD enum
  7315. */
  7316. typedef enum DP_AUX_DPHY_RX_DETECTION_THRESHOLD {
  7317. DP_AUX_DPHY_RX_DETECTION_THRESHOLD__1to2 = 0x00000000,
  7318. DP_AUX_DPHY_RX_DETECTION_THRESHOLD__3to4 = 0x00000001,
  7319. DP_AUX_DPHY_RX_DETECTION_THRESHOLD__7to8 = 0x00000002,
  7320. DP_AUX_DPHY_RX_DETECTION_THRESHOLD__15to16 = 0x00000003,
  7321. DP_AUX_DPHY_RX_DETECTION_THRESHOLD__31to32 = 0x00000004,
  7322. DP_AUX_DPHY_RX_DETECTION_THRESHOLD__63to64 = 0x00000005,
  7323. DP_AUX_DPHY_RX_DETECTION_THRESHOLD__127to128 = 0x00000006,
  7324. DP_AUX_DPHY_RX_DETECTION_THRESHOLD__255to256 = 0x00000007,
  7325. } DP_AUX_DPHY_RX_DETECTION_THRESHOLD;
  7326. /*
  7327. * DP_AUX_GTC_SYNC_CONTROL_GTC_SYNC_BLOCK_REQ enum
  7328. */
  7329. typedef enum DP_AUX_GTC_SYNC_CONTROL_GTC_SYNC_BLOCK_REQ {
  7330. DP_AUX_GTC_SYNC_CONTROL_GTC_SYNC_ALLOW_REQ_FROM_OTHER_AUX = 0x00000000,
  7331. DP_AUX_GTC_SYNC_CONTROL_GTC_SYNC_BLOCK_REQ_FROM_OTHER_AUX = 0x00000001,
  7332. } DP_AUX_GTC_SYNC_CONTROL_GTC_SYNC_BLOCK_REQ;
  7333. /*
  7334. * DP_AUX_GTC_SYNC_CONTROL_INTERVAL_RESET_WINDOW enum
  7335. */
  7336. typedef enum DP_AUX_GTC_SYNC_CONTROL_INTERVAL_RESET_WINDOW {
  7337. DP_AUX_GTC_SYNC_CONTROL_INTERVAL_RESET_WINDOW__300US = 0x00000000,
  7338. DP_AUX_GTC_SYNC_CONTROL_INTERVAL_RESET_WINDOW__400US = 0x00000001,
  7339. DP_AUX_GTC_SYNC_CONTROL_INTERVAL_RESET_WINDOW__500US = 0x00000002,
  7340. DP_AUX_GTC_SYNC_CONTROL_INTERVAL_RESET_WINDOW__600US = 0x00000003,
  7341. } DP_AUX_GTC_SYNC_CONTROL_INTERVAL_RESET_WINDOW;
  7342. /*
  7343. * DP_AUX_GTC_SYNC_CONTROL_OFFSET_CALC_MAX_ATTEMPT enum
  7344. */
  7345. typedef enum DP_AUX_GTC_SYNC_CONTROL_OFFSET_CALC_MAX_ATTEMPT {
  7346. DP_AUX_GTC_SYNC_CONTROL_OFFSET_CALC_MAX_ATTEMPT__4_ATTAMPS = 0x00000000,
  7347. DP_AUX_GTC_SYNC_CONTROL_OFFSET_CALC_MAX_ATTEMPT__8_ATTAMPS = 0x00000001,
  7348. DP_AUX_GTC_SYNC_CONTROL_OFFSET_CALC_MAX_ATTEMPT__16_ATTAMPS = 0x00000002,
  7349. DP_AUX_GTC_SYNC_CONTROL_OFFSET_CALC_MAX_ATTEMPT__RESERVED = 0x00000003,
  7350. } DP_AUX_GTC_SYNC_CONTROL_OFFSET_CALC_MAX_ATTEMPT;
  7351. /*
  7352. * DP_AUX_GTC_SYNC_ERROR_CONTROL_LOCK_ACQ_TIMEOUT_LEN enum
  7353. */
  7354. typedef enum DP_AUX_GTC_SYNC_ERROR_CONTROL_LOCK_ACQ_TIMEOUT_LEN {
  7355. DP_AUX_GTC_SYNC_ERROR_CONTROL_LOCK_ACQ_TIMEOUT_LEN__0 = 0x00000000,
  7356. DP_AUX_GTC_SYNC_ERROR_CONTROL_LOCK_ACQ_TIMEOUT_LEN__64 = 0x00000001,
  7357. DP_AUX_GTC_SYNC_ERROR_CONTROL_LOCK_ACQ_TIMEOUT_LEN__128 = 0x00000002,
  7358. DP_AUX_GTC_SYNC_ERROR_CONTROL_LOCK_ACQ_TIMEOUT_LEN__256 = 0x00000003,
  7359. } DP_AUX_GTC_SYNC_ERROR_CONTROL_LOCK_ACQ_TIMEOUT_LEN;
  7360. /*
  7361. * DP_AUX_ERR_OCCURRED_ACK enum
  7362. */
  7363. typedef enum DP_AUX_ERR_OCCURRED_ACK {
  7364. DP_AUX_ERR_OCCURRED__NOT_ACK = 0x00000000,
  7365. DP_AUX_ERR_OCCURRED__ACK = 0x00000001,
  7366. } DP_AUX_ERR_OCCURRED_ACK;
  7367. /*
  7368. * DP_AUX_POTENTIAL_ERR_REACHED_ACK enum
  7369. */
  7370. typedef enum DP_AUX_POTENTIAL_ERR_REACHED_ACK {
  7371. DP_AUX_POTENTIAL_ERR_REACHED__NOT_ACK = 0x00000000,
  7372. DP_AUX_POTENTIAL_ERR_REACHED__ACK = 0x00000001,
  7373. } DP_AUX_POTENTIAL_ERR_REACHED_ACK;
  7374. /*
  7375. * DP_AUX_DEFINITE_ERR_REACHED_ACK enum
  7376. */
  7377. typedef enum DP_AUX_DEFINITE_ERR_REACHED_ACK {
  7378. ALPHA_DP_AUX_DEFINITE_ERR_REACHED_NOT_ACK = 0x00000000,
  7379. ALPHA_DP_AUX_DEFINITE_ERR_REACHED_ACK = 0x00000001,
  7380. } DP_AUX_DEFINITE_ERR_REACHED_ACK;
  7381. /*
  7382. * DP_AUX_RESET enum
  7383. */
  7384. typedef enum DP_AUX_RESET {
  7385. DP_AUX_RESET_DEASSERTED = 0x00000000,
  7386. DP_AUX_RESET_ASSERTED = 0x00000001,
  7387. } DP_AUX_RESET;
  7388. /*
  7389. * DP_AUX_RESET_DONE enum
  7390. */
  7391. typedef enum DP_AUX_RESET_DONE {
  7392. DP_AUX_RESET_SEQUENCE_NOT_DONE = 0x00000000,
  7393. DP_AUX_RESET_SEQUENCE_DONE = 0x00000001,
  7394. } DP_AUX_RESET_DONE;
  7395. /*******************************************************
  7396. * DSI Enums
  7397. *******************************************************/
  7398. /*
  7399. * DSI_COMMAND_MODE_SRC_FORMAT enum
  7400. */
  7401. typedef enum DSI_COMMAND_MODE_SRC_FORMAT {
  7402. DSI_COMMAND_SRC_FORMAT_RGB8BIT = 0x00000002,
  7403. DSI_COMMAND_SRC_FORMAT_RGB332 = 0x00000003,
  7404. DSI_COMMAND_SRC_FORMAT_RGB444 = 0x00000004,
  7405. DSI_COMMAND_SRC_FORMAT_RGB555 = 0x00000005,
  7406. DSI_COMMAND_SRC_FORMAT_RGB565 = 0x00000006,
  7407. DSI_COMMAND_SRC_FORMAT_RGB888 = 0x00000008,
  7408. } DSI_COMMAND_MODE_SRC_FORMAT;
  7409. /*
  7410. * DSI_COMMAND_MODE_DST_FORMAT enum
  7411. */
  7412. typedef enum DSI_COMMAND_MODE_DST_FORMAT {
  7413. DSI_COMMAND_DST_FORMAT_RGB111 = 0x00000000,
  7414. DSI_COMMAND_DST_FORMAT_RGB332 = 0x00000003,
  7415. DSI_COMMAND_DST_FORMAT_RGB444 = 0x00000004,
  7416. DSI_COMMAND_DST_FORMAT_RGB565 = 0x00000006,
  7417. DSI_COMMAND_DST_FORMAT_RGB666 = 0x00000007,
  7418. DSI_COMMAND_DST_FORMAT_RGB888 = 0x00000008,
  7419. } DSI_COMMAND_MODE_DST_FORMAT;
  7420. /*
  7421. * DSI_FLAG_CLR enum
  7422. */
  7423. typedef enum DSI_FLAG_CLR {
  7424. DSI_FLAG_NO_CLEAR = 0x00000000,
  7425. DSI_FLAG_CLEAR = 0x00000001,
  7426. } DSI_FLAG_CLR;
  7427. /*
  7428. * DSI_BIT_SWAP enum
  7429. */
  7430. typedef enum DSI_BIT_SWAP {
  7431. DSI_BIT_SWAP_DISABLE = 0x00000000,
  7432. DSI_BIT_SWAP_ENABLE = 0x00000001,
  7433. } DSI_BIT_SWAP;
  7434. /*
  7435. * DSI_CLK_GATING enum
  7436. */
  7437. typedef enum DSI_CLK_GATING {
  7438. DSI_CLK_GATING_ENABLE = 0x00000000,
  7439. DSI_CLK_GATING_DISABLE = 0x00000001,
  7440. } DSI_CLK_GATING;
  7441. /*
  7442. * DSI_LANE_ULPS_REQUEST enum
  7443. */
  7444. typedef enum DSI_LANE_ULPS_REQUEST {
  7445. DSI_LANE_ULPS_REQUEST_DEASSERT = 0x00000000,
  7446. DSI_LANE_ULPS_REQUEST_ASSERT = 0x00000001,
  7447. } DSI_LANE_ULPS_REQUEST;
  7448. /*
  7449. * DSI_LANE_ULPS_EXIT enum
  7450. */
  7451. typedef enum DSI_LANE_ULPS_EXIT {
  7452. DSI_LANE_ULPS_EXIT_DEASSERT = 0x00000000,
  7453. DSI_LANE_ULPS_EXIT_ASSERT = 0x00000001,
  7454. } DSI_LANE_ULPS_EXIT;
  7455. /*
  7456. * DSI_LANE_FORCE_TX_STOP enum
  7457. */
  7458. typedef enum DSI_LANE_FORCE_TX_STOP {
  7459. DSI_LANE_FORCE_TX_STOP_DEASSERT = 0x00000000,
  7460. DSI_LANE_FORCE_TX_STOP_ASSERT = 0x00000001,
  7461. } DSI_LANE_FORCE_TX_STOP;
  7462. /*
  7463. * DSI_CLOCK_LANE_HS_FORCE_REQUEST enum
  7464. */
  7465. typedef enum DSI_CLOCK_LANE_HS_FORCE_REQUEST {
  7466. DSI_CLOCK_LANE_HS_FORCE_REQUEST_DEASSERT = 0x00000000,
  7467. DSI_CLOCK_LANE_HS_FORCE_REQUEST_ASSERT = 0x00000001,
  7468. } DSI_CLOCK_LANE_HS_FORCE_REQUEST;
  7469. /*
  7470. * DSI_CONTROLLER_EN enum
  7471. */
  7472. typedef enum DSI_CONTROLLER_EN {
  7473. DSI_CONTROLLER_DISABLE = 0x00000000,
  7474. DSI_CONTROLLER_ENABLE = 0x00000001,
  7475. } DSI_CONTROLLER_EN;
  7476. /*
  7477. * DSI_VIDEO_MODE_EN enum
  7478. */
  7479. typedef enum DSI_VIDEO_MODE_EN {
  7480. DSI_VIDEO_MODE_DISABLE = 0x00000000,
  7481. DSI_VIDEO_MODE_ENABLE = 0x00000001,
  7482. } DSI_VIDEO_MODE_EN;
  7483. /*
  7484. * DSI_CMD_MODE_EN enum
  7485. */
  7486. typedef enum DSI_CMD_MODE_EN {
  7487. DSI_CMD_MODE_DISABLE = 0x00000000,
  7488. DSI_CMD_MODE_ENABLE = 0x00000001,
  7489. } DSI_CMD_MODE_EN;
  7490. /*
  7491. * DSI_DATA_LANE0_EN enum
  7492. */
  7493. typedef enum DSI_DATA_LANE0_EN {
  7494. DSI_DATA_LANE0_DISABLE = 0x00000000,
  7495. DSI_DATA_LANE0_ENABLE = 0x00000001,
  7496. } DSI_DATA_LANE0_EN;
  7497. /*
  7498. * DSI_DATA_LANE1_EN enum
  7499. */
  7500. typedef enum DSI_DATA_LANE1_EN {
  7501. DSI_DATA_LANE1_DISABLE = 0x00000000,
  7502. DSI_DATA_LANE1_ENABLE = 0x00000001,
  7503. } DSI_DATA_LANE1_EN;
  7504. /*
  7505. * DSI_DATA_LANE2_EN enum
  7506. */
  7507. typedef enum DSI_DATA_LANE2_EN {
  7508. DSI_DATA_LANE2_DISABLE = 0x00000000,
  7509. DSI_DATA_LANE2_ENABLE = 0x00000001,
  7510. } DSI_DATA_LANE2_EN;
  7511. /*
  7512. * DSI_DATA_LANE3_EN enum
  7513. */
  7514. typedef enum DSI_DATA_LANE3_EN {
  7515. DSI_DATA_LANE3_DISABLE = 0x00000000,
  7516. DSI_DATA_LANE3_ENABLE = 0x00000001,
  7517. } DSI_DATA_LANE3_EN;
  7518. /*
  7519. * DSI_CLOCK_LANE_EN enum
  7520. */
  7521. typedef enum DSI_CLOCK_LANE_EN {
  7522. DSI_CLOCK_LANE_DISABLE = 0x00000000,
  7523. DSI_CLOCK_LANE_ENABLE = 0x00000001,
  7524. } DSI_CLOCK_LANE_EN;
  7525. /*
  7526. * DSI_PHY_DATA_LANE0_EN enum
  7527. */
  7528. typedef enum DSI_PHY_DATA_LANE0_EN {
  7529. DSI_PHY_DATA_LANE0_DISABLE = 0x00000000,
  7530. DSI_PHY_DATA_LANE0_ENABLE = 0x00000001,
  7531. } DSI_PHY_DATA_LANE0_EN;
  7532. /*
  7533. * DSI_PHY_DATA_LANE1_EN enum
  7534. */
  7535. typedef enum DSI_PHY_DATA_LANE1_EN {
  7536. DSI_PHY_DATA_LANE1_DISABLE = 0x00000000,
  7537. DSI_PHY_DATA_LANE1_ENABLE = 0x00000001,
  7538. } DSI_PHY_DATA_LANE1_EN;
  7539. /*
  7540. * DSI_PHY_DATA_LANE2_EN enum
  7541. */
  7542. typedef enum DSI_PHY_DATA_LANE2_EN {
  7543. DSI_PHY_DATA_LANE2_DISABLE = 0x00000000,
  7544. DSI_PHY_DATA_LANE2_ENABLE = 0x00000001,
  7545. } DSI_PHY_DATA_LANE2_EN;
  7546. /*
  7547. * DSI_PHY_DATA_LANE3_EN enum
  7548. */
  7549. typedef enum DSI_PHY_DATA_LANE3_EN {
  7550. DSI_PHY_DATA_LANE3_DISABLE = 0x00000000,
  7551. DSI_PHY_DATA_LANE3_ENABLE = 0x00000001,
  7552. } DSI_PHY_DATA_LANE3_EN;
  7553. /*
  7554. * DSI_RESET_DISPCLK enum
  7555. */
  7556. typedef enum DSI_RESET_DISPCLK {
  7557. DSI_NO_RESET_ON_DISPCLK_DOMAIN_LOGIC = 0x00000000,
  7558. DSI_RESET_ON_DISPCLK_DOMAIN_LOGIC = 0x00000001,
  7559. } DSI_RESET_DISPCLK;
  7560. /*
  7561. * DSI_RESET_DSICLK enum
  7562. */
  7563. typedef enum DSI_RESET_DSICLK {
  7564. DSI_NO_RESET_ON_DSICLK_DOMAIN_LOGIC = 0x00000000,
  7565. DSI_RESET_ON_DSICLK_DOMAIN_LOGIC = 0x00000001,
  7566. } DSI_RESET_DSICLK;
  7567. /*
  7568. * DSI_RESET_BYTECLK enum
  7569. */
  7570. typedef enum DSI_RESET_BYTECLK {
  7571. DSI_NO_RESET_ON_BYTECLK_DOMAIN_LOGIC = 0x00000000,
  7572. DSI_RESET_ON_BYTECLK_DOMAIN_LOGIC = 0x00000001,
  7573. } DSI_RESET_BYTECLK;
  7574. /*
  7575. * DSI_RESET_ESCCLK enum
  7576. */
  7577. typedef enum DSI_RESET_ESCCLK {
  7578. DSI_NO_RESET_ON_ESCCLK_DOMAIN_LOGIC = 0x00000000,
  7579. DSI_RESET_ON_ESCCLK_DOMAIN_LOGIC = 0x00000001,
  7580. } DSI_RESET_ESCCLK;
  7581. /*
  7582. * DSI_CRTC_SEL enum
  7583. */
  7584. typedef enum DSI_CRTC_SEL {
  7585. DSI_GET_PIXEL_STREAM_FROM_FMT0 = 0x00000000,
  7586. DSI_GET_PIXEL_STREAM_FROM_FMT1 = 0x00000001,
  7587. DSI_GET_PIXEL_STREAM_FROM_FMT2 = 0x00000002,
  7588. DSI_GET_PIXEL_STREAM_FROM_FMT3 = 0x00000003,
  7589. DSI_GET_PIXEL_STREAM_FROM_FMT4 = 0x00000004,
  7590. DSI_GET_PIXEL_STREAM_FROM_FMT5 = 0x00000005,
  7591. } DSI_CRTC_SEL;
  7592. /*
  7593. * DSI_PACKET_BYTE_MSB_LSB_FLIP enum
  7594. */
  7595. typedef enum DSI_PACKET_BYTE_MSB_LSB_FLIP {
  7596. DSI_PACKET_BYTE_MSB_LSB_FLIP_NO_SWAP = 0x00000000,
  7597. DSI_PACKET_BYTE_MSB_LSB_FLIP_SWAP = 0x00000001,
  7598. } DSI_PACKET_BYTE_MSB_LSB_FLIP;
  7599. /*
  7600. * DSI_VIDEO_MODE_DST_FORMAT enum
  7601. */
  7602. typedef enum DSI_VIDEO_MODE_DST_FORMAT {
  7603. DSI_VIDEO_DST_FORMAT_RGB565 = 0x00000000,
  7604. DSI_VIDEO_DST_FORMAT_RGB666_PACKED = 0x00000001,
  7605. DSI_VIDEO_DST_FORMAT_RGB666_LOOSELY_PACKED = 0x00000002,
  7606. DSI_VIDEO_DST_FORMAT_RGB888 = 0x00000003,
  7607. } DSI_VIDEO_MODE_DST_FORMAT;
  7608. /*
  7609. * DSI_VIDEO_TRAFFIC_MODE enum
  7610. */
  7611. typedef enum DSI_VIDEO_TRAFFIC_MODE {
  7612. DSI_TRAFFIC_MODE_SYNC_PULSES = 0x00000000,
  7613. DSI_TRAFFIC_MODE_SYNC_EVENTS = 0x00000001,
  7614. DSI_TRAFFIC_MODE_BURST = 0x00000002,
  7615. DSI_TRAFFIC_MODE_RESERVED = 0x00000003,
  7616. } DSI_VIDEO_TRAFFIC_MODE;
  7617. /*
  7618. * DSI_VIDEO_BLLP_PWR_MODE enum
  7619. */
  7620. typedef enum DSI_VIDEO_BLLP_PWR_MODE {
  7621. DSI_VIDEO_BLLP_PWR_MODE_HS = 0x00000000,
  7622. DSI_VIDEO_BLLP_PWR_MODE_LP = 0x00000001,
  7623. } DSI_VIDEO_BLLP_PWR_MODE;
  7624. /*
  7625. * DSI_VIDEO_EOF_BLLP_PWR_MODE enum
  7626. */
  7627. typedef enum DSI_VIDEO_EOF_BLLP_PWR_MODE {
  7628. DSI_VIDEO_EOF_BLLP_PWR_MODE_HS = 0x00000000,
  7629. DSI_VIDEO_EOF_BLLP_PWR_MODE_LP = 0x00000001,
  7630. } DSI_VIDEO_EOF_BLLP_PWR_MODE;
  7631. /*
  7632. * DSI_VIDEO_PWR_MODE enum
  7633. */
  7634. typedef enum DSI_VIDEO_PWR_MODE {
  7635. DSI_VIDEO_PWR_MODE_HS = 0x00000000,
  7636. DSI_VIDEO_PWR_MODE_LP = 0x00000001,
  7637. } DSI_VIDEO_PWR_MODE;
  7638. /*
  7639. * DSI_VIDEO_PULSE_MODE_OPT enum
  7640. */
  7641. typedef enum DSI_VIDEO_PULSE_MODE_OPT {
  7642. PULSE_MODE_OPT_NO_HSA = 0x00000000,
  7643. PULSE_MODE_OPT_SEND = 0x00000001,
  7644. } DSI_VIDEO_PULSE_MODE_OPT;
  7645. /*
  7646. * DSI_RGB_SWAP enum
  7647. */
  7648. typedef enum DSI_RGB_SWAP {
  7649. DSI_SWAP_RGB = 0x00000000,
  7650. DSI_SWAP_RBG = 0x00000001,
  7651. DSI_SWAP_BGR = 0x00000002,
  7652. DSI_SWAP_BRG = 0x00000003,
  7653. DSI_SWAP_GRB = 0x00000004,
  7654. DSI_SWAP_GBR = 0x00000005,
  7655. } DSI_RGB_SWAP;
  7656. /*
  7657. * DSI_CMD_PACKET_TYPE enum
  7658. */
  7659. typedef enum DSI_CMD_PACKET_TYPE {
  7660. DSI_CMD_PACKET_TYPE_SHORT = 0x00000000,
  7661. DSI_CMD_PACKET_TYPE_LONG = 0x00000001,
  7662. } DSI_CMD_PACKET_TYPE;
  7663. /*
  7664. * DSI_CMD_PWR_MODE enum
  7665. */
  7666. typedef enum DSI_CMD_PWR_MODE {
  7667. DSI_CMD_PWR_MODE_HS = 0x00000000,
  7668. DSI_CMD_PWR_MODE_LP = 0x00000001,
  7669. } DSI_CMD_PWR_MODE;
  7670. /*
  7671. * DSI_CMD_EMBEDDED_MODE enum
  7672. */
  7673. typedef enum DSI_CMD_EMBEDDED_MODE {
  7674. CMD_EMBEDDED_MODE_DISABLE = 0x00000000,
  7675. CMD_EMBEDDED_MODE_ENABLE = 0x00000001,
  7676. } DSI_CMD_EMBEDDED_MODE;
  7677. /*
  7678. * DSI_CMD_ORDER enum
  7679. */
  7680. typedef enum DSI_CMD_ORDER {
  7681. DSI_CMD_ORDER_COMMAND_FIRST = 0x00000000,
  7682. DSI_CMD_ORDER_DATA_FIRST = 0x00000001,
  7683. } DSI_CMD_ORDER;
  7684. /*
  7685. * DSI_DATA_BUFFER_ID enum
  7686. */
  7687. typedef enum DSI_DATA_BUFFER_ID {
  7688. DSI_DATA_BUFFER_OFFSET0 = 0x00000000,
  7689. DSI_DATA_BUFFER_OFFSET1 = 0x00000001,
  7690. } DSI_DATA_BUFFER_ID;
  7691. /*
  7692. * DSI_DWORD_BYTE_SWAP enum
  7693. */
  7694. typedef enum DSI_DWORD_BYTE_SWAP {
  7695. DWORD_BYTE_SWAP_NO_SWAP = 0x00000000,
  7696. DWORD_BYTE_SWAP_BYTE_SWAP = 0x00000001,
  7697. DWORD_BYTE_SWAP_WORD_SWAP = 0x00000002,
  7698. DWORD_BYTE_SWAP_BOTH_SWAP = 0x00000003,
  7699. } DSI_DWORD_BYTE_SWAP;
  7700. /*
  7701. * DSI_INSERT_DCS_COMMAND enum
  7702. */
  7703. typedef enum DSI_INSERT_DCS_COMMAND {
  7704. DSI_INSERT_DCS_COMMAND_DISABLE = 0x00000000,
  7705. DSI_INSERT_DCS_COMMAND_ENABLE = 0x00000001,
  7706. } DSI_INSERT_DCS_COMMAND;
  7707. /*
  7708. * DSI_DMAFIFO_WRITE_WATERMARK enum
  7709. */
  7710. typedef enum DSI_DMAFIFO_WRITE_WATERMARK {
  7711. DSI_DMAFIFO_WRITE_WATERMARK_HALF = 0x00000000,
  7712. DSI_DMAFIFO_WRITE_WATERMARK_FOURTH = 0x00000001,
  7713. DSI_DMAFIFO_WRITE_WATERMARK_EIGHTH = 0x00000002,
  7714. DSI_DMAFIFO_WRITE_WATERMARK_SIXTEENTH = 0x00000003,
  7715. } DSI_DMAFIFO_WRITE_WATERMARK;
  7716. /*
  7717. * DSI_DMAFIFO_READ_WATERMARK enum
  7718. */
  7719. typedef enum DSI_DMAFIFO_READ_WATERMARK {
  7720. DSI_DMAFIFO_READ_WATERMARK_HALF = 0x00000000,
  7721. DSI_DMAFIFO_READ_WATERMARK_FOURTH = 0x00000001,
  7722. DSI_DMAFIFO_READ_WATERMARK_EIGHTH = 0x00000002,
  7723. DSI_DMAFIFO_READ_WATERMARK_SIXTEENTH = 0x00000003,
  7724. } DSI_DMAFIFO_READ_WATERMARK;
  7725. /*
  7726. * DSI_USE_DENG_LENGTH enum
  7727. */
  7728. typedef enum DSI_USE_DENG_LENGTH {
  7729. DSI_USE_DENG_LENGTH_DISABLE = 0x00000000,
  7730. DSI_USE_DENG_LENGTH_ENABLE = 0x00000001,
  7731. } DSI_USE_DENG_LENGTH;
  7732. /*
  7733. * DSI_COMMAND_TRIGGER_MODE enum
  7734. */
  7735. typedef enum DSI_COMMAND_TRIGGER_MODE {
  7736. DSI_COMMAND_TRIGGER_MODE_AUTO = 0x00000000,
  7737. DSI_COMMAND_TRIGGER_MODE_MANUAL = 0x00000001,
  7738. } DSI_COMMAND_TRIGGER_MODE;
  7739. /*
  7740. * DSI_COMMAND_TRIGGER_SEL enum
  7741. */
  7742. typedef enum DSI_COMMAND_TRIGGER_SEL {
  7743. DSI_COMMAND_TRIGGER_SEL_NONE = 0x00000000,
  7744. DSI_COMMAND_TRIGGER_SEL_CRTC = 0x00000001,
  7745. DSI_COMMAND_TRIGGER_SEL_TE = 0x00000002,
  7746. DSI_COMMAND_TRIGGER_SEL_HW = 0x00000003,
  7747. } DSI_COMMAND_TRIGGER_SEL;
  7748. /*
  7749. * DSI_HW_SOURCE_SEL enum
  7750. */
  7751. typedef enum DSI_HW_SOURCE_SEL {
  7752. HW_SOURCE_SEL_NONE = 0x00000000,
  7753. HW_SOURCE_SEL_DSC_VUP = 0x00000001,
  7754. HW_SOURCE_SEL_DSC_VLP = 0x00000002,
  7755. HW_SOURCE_SEL_DSC_JPEG = 0x00000003,
  7756. } DSI_HW_SOURCE_SEL;
  7757. /*
  7758. * DSI_COMMAND_TRIGGER_ORDER enum
  7759. */
  7760. typedef enum DSI_COMMAND_TRIGGER_ORDER {
  7761. DSI_COMMAND_TRIGGER_ORDER_DMA = 0x00000000,
  7762. DSI_COMMAND_TRIGGER_ORDER_DENG = 0x00000001,
  7763. } DSI_COMMAND_TRIGGER_ORDER;
  7764. /*
  7765. * DSI_TE_SRC_SEL enum
  7766. */
  7767. typedef enum DSI_TE_SRC_SEL {
  7768. DSI_TE_SEL_LINK = 0x00000000,
  7769. DSI_TE_SEL_PIN = 0x00000001,
  7770. } DSI_TE_SRC_SEL;
  7771. /*
  7772. * DSI_EXT_TE_MUX enum
  7773. */
  7774. typedef enum DSI_EXT_TE_MUX {
  7775. DSI_XT_TE_MUX_LCDD17 = 0x00000000,
  7776. DSI_XT_TE_MUX_DCLK = 0x00000001,
  7777. DSI_XT_TE_MUX_SS = 0x00000002,
  7778. DSI_XT_TE_MUX_GCLK = 0x00000003,
  7779. DSI_XT_TE_MUX_GOE = 0x00000004,
  7780. DSI_XT_TE_MUX_DINV = 0x00000005,
  7781. DSI_XT_TE_MUX_FRAME = 0x00000006,
  7782. DSI_XT_TE_MUX_GPIO4 = 0x00000007,
  7783. DSI_XT_TE_MUX_GPIO5 = 0x00000008,
  7784. } DSI_EXT_TE_MUX;
  7785. /*
  7786. * DSI_EXT_TE_MODE enum
  7787. */
  7788. typedef enum DSI_EXT_TE_MODE {
  7789. DSI_EXT_TE_MODE_VSYNC_EDGE = 0x00000000,
  7790. DSI_EXT_TE_MODE_VSYNC_WIDTH = 0x00000001,
  7791. DSI_EXT_TE_MODE_HVSYNC_EDGE = 0x00000002,
  7792. DSI_EXT_TE_MODE_HVSYNC_WIDTH = 0x00000003,
  7793. } DSI_EXT_TE_MODE;
  7794. /*
  7795. * DSI_EXT_RESET_POL enum
  7796. */
  7797. typedef enum DSI_EXT_RESET_POL {
  7798. DSI_EXT_RESET_POL_HIGH = 0x00000000,
  7799. DSI_EXT_RESET_POL_LOW = 0x00000001,
  7800. } DSI_EXT_RESET_POL;
  7801. /*
  7802. * DSI_EXT_TE_POL enum
  7803. */
  7804. typedef enum DSI_EXT_TE_POL {
  7805. DSI_EXT_TE_POL_RISING = 0x00000000,
  7806. DSI_EXT_TE_POL_FALLING = 0x00000001,
  7807. } DSI_EXT_TE_POL;
  7808. /*
  7809. * DSI_RESET_PANEL enum
  7810. */
  7811. typedef enum DSI_RESET_PANEL {
  7812. DSI_RESET_PANEL_DEASSERT = 0x00000000,
  7813. DSI_RESET_PANEL_ASSERT = 0x00000001,
  7814. } DSI_RESET_PANEL;
  7815. /*
  7816. * DSI_CRC_ENABLE enum
  7817. */
  7818. typedef enum DSI_CRC_ENABLE {
  7819. DSI_CRC_CAL_DISABLE = 0x00000000,
  7820. DSI_CRC_CAL_ENABLE = 0x00000001,
  7821. } DSI_CRC_ENABLE;
  7822. /*
  7823. * DSI_TX_EOT_APPEND enum
  7824. */
  7825. typedef enum DSI_TX_EOT_APPEND {
  7826. DSI_TX_EOT_APPEND_DISABLE = 0x00000000,
  7827. DSI_TX_EOT_APPEND_ENABLE = 0x00000001,
  7828. } DSI_TX_EOT_APPEND;
  7829. /*
  7830. * DSI_RX_EOT_IGNORE enum
  7831. */
  7832. typedef enum DSI_RX_EOT_IGNORE {
  7833. DSI_RX_EOT_IGNORE_DISABLE = 0x00000000,
  7834. DSI_RX_EOT_IGNORE_ENABLE = 0x00000001,
  7835. } DSI_RX_EOT_IGNORE;
  7836. /*
  7837. * DSI_MIPI_BIST_RESET enum
  7838. */
  7839. typedef enum DSI_MIPI_BIST_RESET {
  7840. DSI_MIPI_BIST_RESET_DEASSERT = 0x00000000,
  7841. DSI_MIPI_BIST_RESET_ASSERT = 0x00000001,
  7842. } DSI_MIPI_BIST_RESET;
  7843. /*
  7844. * DSI_MIPI_BIST_VIDEO_FRMT enum
  7845. */
  7846. typedef enum DSI_MIPI_BIST_VIDEO_FRMT {
  7847. DSI_MIPI_BIST_VIDEO_FRMT_YUV422 = 0x00000000,
  7848. DSI_MIPI_BIST_VIDEO_FRMT_RAW8 = 0x00000001,
  7849. } DSI_MIPI_BIST_VIDEO_FRMT;
  7850. /*
  7851. * DSI_MIPI_BIST_START enum
  7852. */
  7853. typedef enum DSI_MIPI_BIST_START {
  7854. DSI_MIPI_BIST_START_DEASSERT = 0x00000000,
  7855. DSI_MIPI_BIST_START_ASSERT = 0x00000001,
  7856. } DSI_MIPI_BIST_START;
  7857. /*
  7858. * DSI_DBG_CLK_SEL enum
  7859. */
  7860. typedef enum DSI_DBG_CLK_SEL {
  7861. DSI_TEST_CLK_SEL_DISPCLK_P = 0x00000000,
  7862. DSI_TEST_CLK_SEL_DISPCLK_G = 0x00000001,
  7863. DSI_TEST_CLK_SEL_DISPCLK_R = 0x00000002,
  7864. DSI_TEST_CLK_SEL_ESCCLK_G = 0x00000003,
  7865. DSI_TEST_CLK_SEL_BYTECLK_G = 0x00000004,
  7866. DSI_TEST_CLK_SEL_DSICLK_P = 0x00000005,
  7867. DSI_TEST_CLK_SEL_DSICLK_R = 0x00000006,
  7868. DSI_TEST_CLK_SEL_DSICLK_G = 0x00000007,
  7869. DSI_TEST_CLK_SEL_DSICLK_TRN = 0x00000008,
  7870. } DSI_DBG_CLK_SEL;
  7871. /*
  7872. * DSI_DENG_FIFO_USE_OVERWRITE_LEVEL enum
  7873. */
  7874. typedef enum DSI_DENG_FIFO_USE_OVERWRITE_LEVEL {
  7875. DSI_DENG_FIFO_LEVEL_OVERWRITE = 0x00000000,
  7876. DSI_DENG_FIFO_LEVEL_CAL_AVERAGE = 0x00000001,
  7877. } DSI_DENG_FIFO_USE_OVERWRITE_LEVEL;
  7878. /*
  7879. * DSI_DENG_FIFO_FORCE_RECAL_AVERAGE enum
  7880. */
  7881. typedef enum DSI_DENG_FIFO_FORCE_RECAL_AVERAGE {
  7882. DSI_DENG_FIFO_FORCE_RECAL_AVERAGE_DEASSERT = 0x00000000,
  7883. DSI_DENG_FIFO_FORCE_RECAL_AVERAGE_ASSERT = 0x00000001,
  7884. } DSI_DENG_FIFO_FORCE_RECAL_AVERAGE;
  7885. /*
  7886. * DSI_DENG_FIFO_FORCE_RECOMP_MINMAX enum
  7887. */
  7888. typedef enum DSI_DENG_FIFO_FORCE_RECOMP_MINMAX {
  7889. DSI_DENG_FIFO_FORCE_RECOMP_MINMAX_DEASSERT = 0x00000000,
  7890. DSI_DENG_FIFO_FORCE_RECOMP_MINMAX_ASSERT = 0x00000001,
  7891. } DSI_DENG_FIFO_FORCE_RECOMP_MINMAX;
  7892. /*
  7893. * DSI_DENG_FIFO_START enum
  7894. */
  7895. typedef enum DSI_DENG_FIFO_START {
  7896. DSI_DENG_FIFO_START_DEASSERT = 0x00000000,
  7897. DSI_DENG_FIFO_START_ASSERT = 0x00000001,
  7898. } DSI_DENG_FIFO_START;
  7899. /*
  7900. * DSI_USE_CMDFIFO enum
  7901. */
  7902. typedef enum DSI_USE_CMDFIFO {
  7903. DSI_CMD_USE_DMAFIFO = 0x00000000,
  7904. DSI_CMD_USE_CMDFIFO = 0x00000001,
  7905. } DSI_USE_CMDFIFO;
  7906. /*
  7907. * DSI_CRTC_FREEZE_TRIG enum
  7908. */
  7909. typedef enum DSI_CRTC_FREEZE_TRIG {
  7910. DSI_CRTC_FREEZE_TRIG_DEASSERT = 0x00000000,
  7911. DSI_CRTC_FREEZE_TRIG_ASSERT = 0x00000001,
  7912. } DSI_CRTC_FREEZE_TRIG;
  7913. /*
  7914. * DSI_PERF_LATENCY_SEL enum
  7915. */
  7916. typedef enum DSI_PERF_LATENCY_SEL {
  7917. DSI_PERF_LATENCY_SEL_DATA_LANE0 = 0x00000000,
  7918. DSI_PERF_LATENCY_SEL_DATA_LANE1 = 0x00000001,
  7919. DSI_PERF_LATENCY_SEL_DATA_LANE2 = 0x00000002,
  7920. DSI_PERF_LATENCY_SEL_DATA_LANE3 = 0x00000003,
  7921. } DSI_PERF_LATENCY_SEL;
  7922. /*
  7923. * DSI_DEBUG_DSICLK_SEL enum
  7924. */
  7925. typedef enum DSI_DEBUG_DSICLK_SEL {
  7926. DSI_DEBUG_DSICLK_SEL_VIDEO_ENGINE = 0x00000000,
  7927. DSI_DEBUG_DSICLK_SEL_CMD_ENGINE = 0x00000001,
  7928. DSI_DEBUG_DSICLK_SEL_RESYNC_FIFO = 0x00000002,
  7929. DSI_DEBUG_DSICLK_SEL_CMDFIFO = 0x00000003,
  7930. DSI_DEBUG_DSICLK_SEL_CMDBUFFER = 0x00000004,
  7931. DSI_DEBUG_DSICLK_SEL_AFIFO = 0x00000005,
  7932. DSI_DEBUG_DSICLK_SEL_LANECTRL = 0x00000006,
  7933. } DSI_DEBUG_DSICLK_SEL;
  7934. /*
  7935. * DSI_DEBUG_BYTECLK_SEL enum
  7936. */
  7937. typedef enum DSI_DEBUG_BYTECLK_SEL {
  7938. DSI_DEBUG_BYTECLK_SEL_AFIFO = 0x00000000,
  7939. DSI_DEBUG_BYTECLK_SEL_LANEFIFO0 = 0x00000001,
  7940. DSI_DEBUG_BYTECLK_SEL_LANEFIFO1 = 0x00000002,
  7941. DSI_DEBUG_BYTECLK_SEL_LANEFIFO2 = 0x00000003,
  7942. DSI_DEBUG_BYTECLK_SEL_LANEFIFO3 = 0x00000004,
  7943. DSI_DEBUG_BYTECLK_SEL_LANEBUF0 = 0x00000005,
  7944. DSI_DEBUG_BYTECLK_SEL_LANEBUF1 = 0x00000006,
  7945. DSI_DEBUG_BYTECLK_SEL_LANEBUF2 = 0x00000007,
  7946. DSI_DEBUG_BYTECLK_SEL_LANEBUF3 = 0x00000008,
  7947. DSI_DEBUG_BYTECLK_SEL_PINGPONG0 = 0x00000009,
  7948. DSI_DEBUG_BYTECLK_SEL_PINGPONG1 = 0x0000000a,
  7949. DSI_DEBUG_BYTECLK_SEL_PINGPING2 = 0x0000000b,
  7950. DSI_DEBUG_BYTECLK_SEL_PINGPING3 = 0x0000000c,
  7951. DSI_DEBUG_BYTECLK_SEL_EOT = 0x0000000d,
  7952. DSI_DEBUG_BYTECLK_SEL_LANECTRL = 0x0000000e,
  7953. } DSI_DEBUG_BYTECLK_SEL;
  7954. /*******************************************************
  7955. * DCIO_CHIP Enums
  7956. *******************************************************/
  7957. /*
  7958. * DCIOCHIP_HPD_SEL enum
  7959. */
  7960. typedef enum DCIOCHIP_HPD_SEL {
  7961. DCIOCHIP_HPD_SEL_ASYNC = 0x00000000,
  7962. DCIOCHIP_HPD_SEL_CLOCKED = 0x00000001,
  7963. } DCIOCHIP_HPD_SEL;
  7964. /*
  7965. * DCIOCHIP_PAD_MODE enum
  7966. */
  7967. typedef enum DCIOCHIP_PAD_MODE {
  7968. DCIOCHIP_PAD_MODE_DDC = 0x00000000,
  7969. DCIOCHIP_PAD_MODE_DP = 0x00000001,
  7970. } DCIOCHIP_PAD_MODE;
  7971. /*
  7972. * DCIOCHIP_AUXSLAVE_PAD_MODE enum
  7973. */
  7974. typedef enum DCIOCHIP_AUXSLAVE_PAD_MODE {
  7975. DCIOCHIP_AUXSLAVE_PAD_MODE_I2C = 0x00000000,
  7976. DCIOCHIP_AUXSLAVE_PAD_MODE_AUX = 0x00000001,
  7977. } DCIOCHIP_AUXSLAVE_PAD_MODE;
  7978. /*
  7979. * DCIOCHIP_INVERT enum
  7980. */
  7981. typedef enum DCIOCHIP_INVERT {
  7982. DCIOCHIP_POL_NON_INVERT = 0x00000000,
  7983. DCIOCHIP_POL_INVERT = 0x00000001,
  7984. } DCIOCHIP_INVERT;
  7985. /*
  7986. * DCIOCHIP_PD_EN enum
  7987. */
  7988. typedef enum DCIOCHIP_PD_EN {
  7989. DCIOCHIP_PD_EN_NOTALLOW = 0x00000000,
  7990. DCIOCHIP_PD_EN_ALLOW = 0x00000001,
  7991. } DCIOCHIP_PD_EN;
  7992. /*
  7993. * DCIOCHIP_GPIO_MASK_EN enum
  7994. */
  7995. typedef enum DCIOCHIP_GPIO_MASK_EN {
  7996. DCIOCHIP_GPIO_MASK_EN_HARDWARE = 0x00000000,
  7997. DCIOCHIP_GPIO_MASK_EN_SOFTWARE = 0x00000001,
  7998. } DCIOCHIP_GPIO_MASK_EN;
  7999. /*
  8000. * DCIOCHIP_MASK enum
  8001. */
  8002. typedef enum DCIOCHIP_MASK {
  8003. DCIOCHIP_MASK_DISABLE = 0x00000000,
  8004. DCIOCHIP_MASK_ENABLE = 0x00000001,
  8005. } DCIOCHIP_MASK;
  8006. /*
  8007. * DCIOCHIP_GPIO_I2C_MASK enum
  8008. */
  8009. typedef enum DCIOCHIP_GPIO_I2C_MASK {
  8010. DCIOCHIP_GPIO_I2C_MASK_DISABLE = 0x00000000,
  8011. DCIOCHIP_GPIO_I2C_MASK_ENABLE = 0x00000001,
  8012. } DCIOCHIP_GPIO_I2C_MASK;
  8013. /*
  8014. * DCIOCHIP_GPIO_I2C_DRIVE enum
  8015. */
  8016. typedef enum DCIOCHIP_GPIO_I2C_DRIVE {
  8017. DCIOCHIP_GPIO_I2C_DRIVE_LOW = 0x00000000,
  8018. DCIOCHIP_GPIO_I2C_DRIVE_HIGH = 0x00000001,
  8019. } DCIOCHIP_GPIO_I2C_DRIVE;
  8020. /*
  8021. * DCIOCHIP_GPIO_I2C_EN enum
  8022. */
  8023. typedef enum DCIOCHIP_GPIO_I2C_EN {
  8024. DCIOCHIP_GPIO_I2C_DISABLE = 0x00000000,
  8025. DCIOCHIP_GPIO_I2C_ENABLE = 0x00000001,
  8026. } DCIOCHIP_GPIO_I2C_EN;
  8027. /*
  8028. * DCIOCHIP_MASK_4BIT enum
  8029. */
  8030. typedef enum DCIOCHIP_MASK_4BIT {
  8031. DCIOCHIP_MASK_4BIT_DISABLE = 0x00000000,
  8032. DCIOCHIP_MASK_4BIT_ENABLE = 0x0000000f,
  8033. } DCIOCHIP_MASK_4BIT;
  8034. /*
  8035. * DCIOCHIP_ENABLE_4BIT enum
  8036. */
  8037. typedef enum DCIOCHIP_ENABLE_4BIT {
  8038. DCIOCHIP_4BIT_DISABLE = 0x00000000,
  8039. DCIOCHIP_4BIT_ENABLE = 0x0000000f,
  8040. } DCIOCHIP_ENABLE_4BIT;
  8041. /*
  8042. * DCIOCHIP_MASK_5BIT enum
  8043. */
  8044. typedef enum DCIOCHIP_MASK_5BIT {
  8045. DCIOCHIP_MASIK_5BIT_DISABLE = 0x00000000,
  8046. DCIOCHIP_MASIK_5BIT_ENABLE = 0x0000001f,
  8047. } DCIOCHIP_MASK_5BIT;
  8048. /*
  8049. * DCIOCHIP_ENABLE_5BIT enum
  8050. */
  8051. typedef enum DCIOCHIP_ENABLE_5BIT {
  8052. DCIOCHIP_5BIT_DISABLE = 0x00000000,
  8053. DCIOCHIP_5BIT_ENABLE = 0x0000001f,
  8054. } DCIOCHIP_ENABLE_5BIT;
  8055. /*
  8056. * DCIOCHIP_MASK_2BIT enum
  8057. */
  8058. typedef enum DCIOCHIP_MASK_2BIT {
  8059. DCIOCHIP_MASK_2BIT_DISABLE = 0x00000000,
  8060. DCIOCHIP_MASK_2BIT_ENABLE = 0x00000003,
  8061. } DCIOCHIP_MASK_2BIT;
  8062. /*
  8063. * DCIOCHIP_ENABLE_2BIT enum
  8064. */
  8065. typedef enum DCIOCHIP_ENABLE_2BIT {
  8066. DCIOCHIP_2BIT_DISABLE = 0x00000000,
  8067. DCIOCHIP_2BIT_ENABLE = 0x00000003,
  8068. } DCIOCHIP_ENABLE_2BIT;
  8069. /*
  8070. * DCIOCHIP_REF_27_SRC_SEL enum
  8071. */
  8072. typedef enum DCIOCHIP_REF_27_SRC_SEL {
  8073. DCIOCHIP_REF_27_SRC_SEL_XTAL_DIVIDER = 0x00000000,
  8074. DCIOCHIP_REF_27_SRC_SEL_DISP_CLKIN2_DIVIDER = 0x00000001,
  8075. DCIOCHIP_REF_27_SRC_SEL_XTAL_BYPASS = 0x00000002,
  8076. DCIOCHIP_REF_27_SRC_SEL_DISP_CLKIN2_BYPASS = 0x00000003,
  8077. } DCIOCHIP_REF_27_SRC_SEL;
  8078. /*
  8079. * DCIOCHIP_DVO_VREFPON enum
  8080. */
  8081. typedef enum DCIOCHIP_DVO_VREFPON {
  8082. DCIOCHIP_DVO_VREFPON_DISABLE = 0x00000000,
  8083. DCIOCHIP_DVO_VREFPON_ENABLE = 0x00000001,
  8084. } DCIOCHIP_DVO_VREFPON;
  8085. /*
  8086. * DCIOCHIP_DVO_VREFSEL enum
  8087. */
  8088. typedef enum DCIOCHIP_DVO_VREFSEL {
  8089. DCIOCHIP_DVO_VREFSEL_ONCHIP = 0x00000000,
  8090. DCIOCHIP_DVO_VREFSEL_EXTERNAL = 0x00000001,
  8091. } DCIOCHIP_DVO_VREFSEL;
  8092. /*
  8093. * DCIOCHIP_SPDIF1_IMODE enum
  8094. */
  8095. typedef enum DCIOCHIP_SPDIF1_IMODE {
  8096. DCIOCHIP_SPDIF1_IMODE_OE_A = 0x00000000,
  8097. DCIOCHIP_SPDIF1_IMODE_TSTE_TSTO = 0x00000001,
  8098. } DCIOCHIP_SPDIF1_IMODE;
  8099. /*
  8100. * DCIOCHIP_AUX_FALLSLEWSEL enum
  8101. */
  8102. typedef enum DCIOCHIP_AUX_FALLSLEWSEL {
  8103. DCIOCHIP_AUX_FALLSLEWSEL_LOW = 0x00000000,
  8104. DCIOCHIP_AUX_FALLSLEWSEL_HIGH0 = 0x00000001,
  8105. DCIOCHIP_AUX_FALLSLEWSEL_HIGH1 = 0x00000002,
  8106. DCIOCHIP_AUX_FALLSLEWSEL_ULTRAHIGH = 0x00000003,
  8107. } DCIOCHIP_AUX_FALLSLEWSEL;
  8108. /*
  8109. * DCIOCHIP_AUX_SPIKESEL enum
  8110. */
  8111. typedef enum DCIOCHIP_AUX_SPIKESEL {
  8112. DCIOCHIP_AUX_SPIKESEL_50NS = 0x00000000,
  8113. DCIOCHIP_AUX_SPIKESEL_10NS = 0x00000001,
  8114. } DCIOCHIP_AUX_SPIKESEL;
  8115. /*
  8116. * DCIOCHIP_AUX_CSEL0P9 enum
  8117. */
  8118. typedef enum DCIOCHIP_AUX_CSEL0P9 {
  8119. DCIOCHIP_AUX_CSEL_DEC1P0 = 0x00000000,
  8120. DCIOCHIP_AUX_CSEL_DEC0P9 = 0x00000001,
  8121. } DCIOCHIP_AUX_CSEL0P9;
  8122. /*
  8123. * DCIOCHIP_AUX_CSEL1P1 enum
  8124. */
  8125. typedef enum DCIOCHIP_AUX_CSEL1P1 {
  8126. DCIOCHIP_AUX_CSEL_INC1P0 = 0x00000000,
  8127. DCIOCHIP_AUX_CSEL_INC1P1 = 0x00000001,
  8128. } DCIOCHIP_AUX_CSEL1P1;
  8129. /*
  8130. * DCIOCHIP_AUX_RSEL0P9 enum
  8131. */
  8132. typedef enum DCIOCHIP_AUX_RSEL0P9 {
  8133. DCIOCHIP_AUX_RSEL_DEC1P0 = 0x00000000,
  8134. DCIOCHIP_AUX_RSEL_DEC0P9 = 0x00000001,
  8135. } DCIOCHIP_AUX_RSEL0P9;
  8136. /*
  8137. * DCIOCHIP_AUX_RSEL1P1 enum
  8138. */
  8139. typedef enum DCIOCHIP_AUX_RSEL1P1 {
  8140. DCIOCHIP_AUX_RSEL_INC1P0 = 0x00000000,
  8141. DCIOCHIP_AUX_RSEL_INC1P1 = 0x00000001,
  8142. } DCIOCHIP_AUX_RSEL1P1;
  8143. /*******************************************************
  8144. * AZCONTROLLER Enums
  8145. *******************************************************/
  8146. /*
  8147. * GENERIC_AZ_CONTROLLER_REGISTER_ENABLE_CONTROL enum
  8148. */
  8149. typedef enum GENERIC_AZ_CONTROLLER_REGISTER_ENABLE_CONTROL {
  8150. GENERIC_AZ_CONTROLLER_REGISTER_DISABLE = 0x00000000,
  8151. GENERIC_AZ_CONTROLLER_REGISTER_ENABLE = 0x00000001,
  8152. } GENERIC_AZ_CONTROLLER_REGISTER_ENABLE_CONTROL;
  8153. /*
  8154. * GENERIC_AZ_CONTROLLER_REGISTER_ENABLE_CONTROL_RESERVED enum
  8155. */
  8156. typedef enum GENERIC_AZ_CONTROLLER_REGISTER_ENABLE_CONTROL_RESERVED {
  8157. GENERIC_AZ_CONTROLLER_REGISTER_DISABLE_RESERVED = 0x00000000,
  8158. GENERIC_AZ_CONTROLLER_REGISTER_ENABLE_RESERVED = 0x00000001,
  8159. } GENERIC_AZ_CONTROLLER_REGISTER_ENABLE_CONTROL_RESERVED;
  8160. /*
  8161. * GENERIC_AZ_CONTROLLER_REGISTER_STATUS enum
  8162. */
  8163. typedef enum GENERIC_AZ_CONTROLLER_REGISTER_STATUS {
  8164. GENERIC_AZ_CONTROLLER_REGISTER_STATUS_NOT_SET = 0x00000000,
  8165. GENERIC_AZ_CONTROLLER_REGISTER_STATUS_SET = 0x00000001,
  8166. } GENERIC_AZ_CONTROLLER_REGISTER_STATUS;
  8167. /*
  8168. * GENERIC_AZ_CONTROLLER_REGISTER_STATUS_RESERVED enum
  8169. */
  8170. typedef enum GENERIC_AZ_CONTROLLER_REGISTER_STATUS_RESERVED {
  8171. GENERIC_AZ_CONTROLLER_REGISTER_STATUS_NOT_SET_RESERVED = 0x00000000,
  8172. GENERIC_AZ_CONTROLLER_REGISTER_STATUS_SET_RESERVED = 0x00000001,
  8173. } GENERIC_AZ_CONTROLLER_REGISTER_STATUS_RESERVED;
  8174. /*
  8175. * AZ_GLOBAL_CAPABILITIES enum
  8176. */
  8177. typedef enum AZ_GLOBAL_CAPABILITIES {
  8178. AZ_GLOBAL_CAPABILITIES_SIXTY_FOUR_BIT_ADDRESS_NOT_SUPPORTED = 0x00000000,
  8179. AZ_GLOBAL_CAPABILITIES_SIXTY_FOUR_BIT_ADDRESS_SUPPORTED = 0x00000001,
  8180. } AZ_GLOBAL_CAPABILITIES;
  8181. /*
  8182. * GLOBAL_CONTROL_ACCEPT_UNSOLICITED_RESPONSE enum
  8183. */
  8184. typedef enum GLOBAL_CONTROL_ACCEPT_UNSOLICITED_RESPONSE {
  8185. ACCEPT_UNSOLICITED_RESPONSE_NOT_ENABLE = 0x00000000,
  8186. ACCEPT_UNSOLICITED_RESPONSE_ENABLE = 0x00000001,
  8187. } GLOBAL_CONTROL_ACCEPT_UNSOLICITED_RESPONSE;
  8188. /*
  8189. * GLOBAL_CONTROL_FLUSH_CONTROL enum
  8190. */
  8191. typedef enum GLOBAL_CONTROL_FLUSH_CONTROL {
  8192. FLUSH_CONTROL_FLUSH_NOT_STARTED = 0x00000000,
  8193. FLUSH_CONTROL_FLUSH_STARTED = 0x00000001,
  8194. } GLOBAL_CONTROL_FLUSH_CONTROL;
  8195. /*
  8196. * GLOBAL_CONTROL_CONTROLLER_RESET enum
  8197. */
  8198. typedef enum GLOBAL_CONTROL_CONTROLLER_RESET {
  8199. CONTROLLER_RESET_AZ_CONTROLLER_IN_RESET = 0x00000000,
  8200. CONTROLLER_RESET_AZ_CONTROLLER_NOT_IN_RESET = 0x00000001,
  8201. } GLOBAL_CONTROL_CONTROLLER_RESET;
  8202. /*
  8203. * AZ_STATE_CHANGE_STATUS enum
  8204. */
  8205. typedef enum AZ_STATE_CHANGE_STATUS {
  8206. AZ_STATE_CHANGE_STATUS_CODEC_NOT_PRESENT = 0x00000000,
  8207. AZ_STATE_CHANGE_STATUS_CODEC_PRESENT = 0x00000001,
  8208. } AZ_STATE_CHANGE_STATUS;
  8209. /*
  8210. * GLOBAL_STATUS_FLUSH_STATUS enum
  8211. */
  8212. typedef enum GLOBAL_STATUS_FLUSH_STATUS {
  8213. GLOBAL_STATUS_FLUSH_STATUS_FLUSH_NOT_ENDED = 0x00000000,
  8214. GLOBAL_STATUS_FLUSH_STATUS_FLUSH_ENDED = 0x00000001,
  8215. } GLOBAL_STATUS_FLUSH_STATUS;
  8216. /*
  8217. * STREAM_0_SYNCHRONIZATION enum
  8218. */
  8219. typedef enum STREAM_0_SYNCHRONIZATION {
  8220. STREAM_0_SYNCHRONIZATION_STEAM_NOT_STOPPED = 0x00000000,
  8221. STREAM_0_SYNCHRONIZATION_STEAM_STOPPED = 0x00000001,
  8222. } STREAM_0_SYNCHRONIZATION;
  8223. /*
  8224. * STREAM_1_SYNCHRONIZATION enum
  8225. */
  8226. typedef enum STREAM_1_SYNCHRONIZATION {
  8227. STREAM_1_SYNCHRONIZATION_STEAM_NOT_STOPPED = 0x00000000,
  8228. STREAM_1_SYNCHRONIZATION_STEAM_STOPPED = 0x00000001,
  8229. } STREAM_1_SYNCHRONIZATION;
  8230. /*
  8231. * STREAM_2_SYNCHRONIZATION enum
  8232. */
  8233. typedef enum STREAM_2_SYNCHRONIZATION {
  8234. STREAM_2_SYNCHRONIZATION_STEAM_NOT_STOPPED = 0x00000000,
  8235. STREAM_2_SYNCHRONIZATION_STEAM_STOPPED = 0x00000001,
  8236. } STREAM_2_SYNCHRONIZATION;
  8237. /*
  8238. * STREAM_3_SYNCHRONIZATION enum
  8239. */
  8240. typedef enum STREAM_3_SYNCHRONIZATION {
  8241. STREAM_3_SYNCHRONIZATION_STEAM_NOT_STOPPED = 0x00000000,
  8242. STREAM_3_SYNCHRONIZATION_STEAM_STOPPED = 0x00000001,
  8243. } STREAM_3_SYNCHRONIZATION;
  8244. /*
  8245. * STREAM_4_SYNCHRONIZATION enum
  8246. */
  8247. typedef enum STREAM_4_SYNCHRONIZATION {
  8248. STREAM_4_SYNCHRONIZATION_STEAM_NOT_STOPPED = 0x00000000,
  8249. STREAM_4_SYNCHRONIZATION_STEAM_STOPPED = 0x00000001,
  8250. } STREAM_4_SYNCHRONIZATION;
  8251. /*
  8252. * STREAM_5_SYNCHRONIZATION enum
  8253. */
  8254. typedef enum STREAM_5_SYNCHRONIZATION {
  8255. STREAM_5_SYNCHRONIZATION_STEAM_NOT_STOPPED = 0x00000000,
  8256. STREAM_5_SYNCHRONIZATION_STEAM_STOPPED = 0x00000001,
  8257. } STREAM_5_SYNCHRONIZATION;
  8258. /*
  8259. * STREAM_6_SYNCHRONIZATION enum
  8260. */
  8261. typedef enum STREAM_6_SYNCHRONIZATION {
  8262. STREAM_6_SYNCHRONIZATION_STEAM_NOT_STOPPED_RESERVED = 0x00000000,
  8263. STREAM_6_SYNCHRONIZATION_STEAM_STOPPED_RESERVED = 0x00000001,
  8264. } STREAM_6_SYNCHRONIZATION;
  8265. /*
  8266. * STREAM_7_SYNCHRONIZATION enum
  8267. */
  8268. typedef enum STREAM_7_SYNCHRONIZATION {
  8269. STREAM_7_SYNCHRONIZATION_STEAM_NOT_STOPPED_RESERVED = 0x00000000,
  8270. STREAM_7_SYNCHRONIZATION_STEAM_STOPPED_RESERVED = 0x00000001,
  8271. } STREAM_7_SYNCHRONIZATION;
  8272. /*
  8273. * STREAM_8_SYNCHRONIZATION enum
  8274. */
  8275. typedef enum STREAM_8_SYNCHRONIZATION {
  8276. STREAM_8_SYNCHRONIZATION_STEAM_NOT_STOPPED_RESERVED = 0x00000000,
  8277. STREAM_8_SYNCHRONIZATION_STEAM_STOPPED_RESERVED = 0x00000001,
  8278. } STREAM_8_SYNCHRONIZATION;
  8279. /*
  8280. * STREAM_9_SYNCHRONIZATION enum
  8281. */
  8282. typedef enum STREAM_9_SYNCHRONIZATION {
  8283. STREAM_9_SYNCHRONIZATION_STEAM_NOT_STOPPED_RESERVED = 0x00000000,
  8284. STREAM_9_SYNCHRONIZATION_STEAM_STOPPED_RESERVED = 0x00000001,
  8285. } STREAM_9_SYNCHRONIZATION;
  8286. /*
  8287. * STREAM_10_SYNCHRONIZATION enum
  8288. */
  8289. typedef enum STREAM_10_SYNCHRONIZATION {
  8290. STREAM_10_SYNCHRONIZATION_STEAM_NOT_STOPPED_RESERVED = 0x00000000,
  8291. STREAM_10_SYNCHRONIZATION_STEAM_STOPPED_RESERVED = 0x00000001,
  8292. } STREAM_10_SYNCHRONIZATION;
  8293. /*
  8294. * STREAM_11_SYNCHRONIZATION enum
  8295. */
  8296. typedef enum STREAM_11_SYNCHRONIZATION {
  8297. STREAM_11_SYNCHRONIZATION_STEAM_NOT_STOPPED_RESERVED = 0x00000000,
  8298. STREAM_11_SYNCHRONIZATION_STEAM_STOPPED_RESERVED = 0x00000001,
  8299. } STREAM_11_SYNCHRONIZATION;
  8300. /*
  8301. * STREAM_12_SYNCHRONIZATION enum
  8302. */
  8303. typedef enum STREAM_12_SYNCHRONIZATION {
  8304. STREAM_12_SYNCHRONIZATION_STEAM_NOT_STOPPED_RESERVED = 0x00000000,
  8305. STREAM_12_SYNCHRONIZATION_STEAM_STOPPED_RESERVED = 0x00000001,
  8306. } STREAM_12_SYNCHRONIZATION;
  8307. /*
  8308. * STREAM_13_SYNCHRONIZATION enum
  8309. */
  8310. typedef enum STREAM_13_SYNCHRONIZATION {
  8311. STREAM_13_SYNCHRONIZATION_STEAM_NOT_STOPPED_RESERVED = 0x00000000,
  8312. STREAM_13_SYNCHRONIZATION_STEAM_STOPPED_RESERVED = 0x00000001,
  8313. } STREAM_13_SYNCHRONIZATION;
  8314. /*
  8315. * STREAM_14_SYNCHRONIZATION enum
  8316. */
  8317. typedef enum STREAM_14_SYNCHRONIZATION {
  8318. STREAM_14_SYNCHRONIZATION_STEAM_NOT_STOPPED_RESERVED = 0x00000000,
  8319. STREAM_14_SYNCHRONIZATION_STEAM_STOPPED_RESERVED = 0x00000001,
  8320. } STREAM_14_SYNCHRONIZATION;
  8321. /*
  8322. * STREAM_15_SYNCHRONIZATION enum
  8323. */
  8324. typedef enum STREAM_15_SYNCHRONIZATION {
  8325. STREAM_15_SYNCHRONIZATION_STEAM_NOT_STOPPED_RESERVED = 0x00000000,
  8326. STREAM_15_SYNCHRONIZATION_STEAM_STOPPED_RESERVED = 0x00000001,
  8327. } STREAM_15_SYNCHRONIZATION;
  8328. /*
  8329. * CORB_READ_POINTER_RESET enum
  8330. */
  8331. typedef enum CORB_READ_POINTER_RESET {
  8332. CORB_READ_POINTER_RESET_CORB_DMA_IS_NOT_RESET = 0x00000000,
  8333. CORB_READ_POINTER_RESET_CORB_DMA_IS_RESET = 0x00000001,
  8334. } CORB_READ_POINTER_RESET;
  8335. /*
  8336. * AZ_CORB_SIZE enum
  8337. */
  8338. typedef enum AZ_CORB_SIZE {
  8339. AZ_CORB_SIZE_2ENTRIES_RESERVED = 0x00000000,
  8340. AZ_CORB_SIZE_16ENTRIES_RESERVED = 0x00000001,
  8341. AZ_CORB_SIZE_256ENTRIES = 0x00000002,
  8342. AZ_CORB_SIZE_RESERVED = 0x00000003,
  8343. } AZ_CORB_SIZE;
  8344. /*
  8345. * AZ_RIRB_WRITE_POINTER_RESET enum
  8346. */
  8347. typedef enum AZ_RIRB_WRITE_POINTER_RESET {
  8348. AZ_RIRB_WRITE_POINTER_NOT_RESET = 0x00000000,
  8349. AZ_RIRB_WRITE_POINTER_DO_RESET = 0x00000001,
  8350. } AZ_RIRB_WRITE_POINTER_RESET;
  8351. /*
  8352. * RIRB_CONTROL_RESPONSE_OVERRUN_INTERRUPT_CONTROL enum
  8353. */
  8354. typedef enum RIRB_CONTROL_RESPONSE_OVERRUN_INTERRUPT_CONTROL {
  8355. RIRB_CONTROL_RESPONSE_OVERRUN_INTERRUPT_CONTROL_INTERRUPT_DISABLED = 0x00000000,
  8356. RIRB_CONTROL_RESPONSE_OVERRUN_INTERRUPT_CONTROL_INTERRUPT_ENABLED = 0x00000001,
  8357. } RIRB_CONTROL_RESPONSE_OVERRUN_INTERRUPT_CONTROL;
  8358. /*
  8359. * RIRB_CONTROL_RESPONSE_INTERRUPT_CONTROL enum
  8360. */
  8361. typedef enum RIRB_CONTROL_RESPONSE_INTERRUPT_CONTROL {
  8362. RIRB_CONTROL_RESPONSE_INTERRUPT_CONTROL_INTERRUPT_DISABLED = 0x00000000,
  8363. RIRB_CONTROL_RESPONSE_INTERRUPT_CONTROL_INTERRUPT_ENABLED = 0x00000001,
  8364. } RIRB_CONTROL_RESPONSE_INTERRUPT_CONTROL;
  8365. /*
  8366. * AZ_RIRB_SIZE enum
  8367. */
  8368. typedef enum AZ_RIRB_SIZE {
  8369. AZ_RIRB_SIZE_2ENTRIES_RESERVED = 0x00000000,
  8370. AZ_RIRB_SIZE_16ENTRIES_RESERVED = 0x00000001,
  8371. AZ_RIRB_SIZE_256ENTRIES = 0x00000002,
  8372. AZ_RIRB_SIZE_UNDEFINED = 0x00000003,
  8373. } AZ_RIRB_SIZE;
  8374. /*
  8375. * IMMEDIATE_COMMAND_STATUS_IMMEDIATE_RESULT_VALID enum
  8376. */
  8377. typedef enum IMMEDIATE_COMMAND_STATUS_IMMEDIATE_RESULT_VALID {
  8378. IMMEDIATE_COMMAND_STATUS_IMMEDIATE_RESULT_VALID_NO_IMMEDIATE_RESPONSE_VALID = 0x00000000,
  8379. IMMEDIATE_COMMAND_STATUS_IMMEDIATE_RESULT_VALID_IMMEDIATE_RESPONSE_VALID = 0x00000001,
  8380. } IMMEDIATE_COMMAND_STATUS_IMMEDIATE_RESULT_VALID;
  8381. /*
  8382. * IMMEDIATE_COMMAND_STATUS_IMMEDIATE_COMMAND_BUSY enum
  8383. */
  8384. typedef enum IMMEDIATE_COMMAND_STATUS_IMMEDIATE_COMMAND_BUSY {
  8385. IMMEDIATE_COMMAND_STATUS_IMMEDIATE_COMMAND_NOT_BUSY = 0x00000000,
  8386. IMMEDIATE_COMMAND_STATUS_IMMEDIATE_COMMAND_IS_BUSY = 0x00000001,
  8387. } IMMEDIATE_COMMAND_STATUS_IMMEDIATE_COMMAND_BUSY;
  8388. /*
  8389. * DMA_POSITION_LOWER_BASE_ADDRESS_BUFFER_ENABLE enum
  8390. */
  8391. typedef enum DMA_POSITION_LOWER_BASE_ADDRESS_BUFFER_ENABLE {
  8392. DMA_POSITION_LOWER_BASE_ADDRESS_BUFFER_ENABLE_DMA_DISABLE = 0x00000000,
  8393. DMA_POSITION_LOWER_BASE_ADDRESS_BUFFER_ENABLE_DMA_ENABLE = 0x00000001,
  8394. } DMA_POSITION_LOWER_BASE_ADDRESS_BUFFER_ENABLE;
  8395. /*******************************************************
  8396. * AZENDPOINT Enums
  8397. *******************************************************/
  8398. /*
  8399. * AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_STREAM_TYPE enum
  8400. */
  8401. typedef enum AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_STREAM_TYPE {
  8402. AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_STREAM_TYPE_PCM = 0x00000000,
  8403. AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_STREAM_TYPE_NOT_PCM = 0x00000001,
  8404. } AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_STREAM_TYPE;
  8405. /*
  8406. * AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_RATE enum
  8407. */
  8408. typedef enum AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_RATE {
  8409. AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_RATE_48KHZ = 0x00000000,
  8410. AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_RATE_44P1KHZ = 0x00000001,
  8411. } AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_RATE;
  8412. /*
  8413. * AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_MULTIPLE enum
  8414. */
  8415. typedef enum AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_MULTIPLE {
  8416. AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_MULTIPLE_BY1 = 0x00000000,
  8417. AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_MULTIPLE_BY2 = 0x00000001,
  8418. AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_MULTIPLE_BY3_RESERVED = 0x00000002,
  8419. AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_MULTIPLE_BY4 = 0x00000003,
  8420. AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_MULTIPLE_RESERVED = 0x00000004,
  8421. } AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_MULTIPLE;
  8422. /*
  8423. * AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_DIVISOR enum
  8424. */
  8425. typedef enum AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_DIVISOR {
  8426. AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_DIVISOR_BY1 = 0x00000000,
  8427. AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_DIVISOR_BY2_RESERVED = 0x00000001,
  8428. AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_DIVISOR_BY3 = 0x00000002,
  8429. AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_DIVISOR_BY4_RESERVED = 0x00000003,
  8430. AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_DIVISOR_BY5_RESERVED = 0x00000004,
  8431. AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_DIVISOR_BY6_RESERVED = 0x00000005,
  8432. AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_DIVISOR_BY7_RESERVED = 0x00000006,
  8433. AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_DIVISOR_BY8_RESERVED = 0x00000007,
  8434. } AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_DIVISOR;
  8435. /*
  8436. * AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_BITS_PER_SAMPLE enum
  8437. */
  8438. typedef enum AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_BITS_PER_SAMPLE {
  8439. AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_BITS_PER_SAMPLE_8_RESERVED = 0x00000000,
  8440. AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_BITS_PER_SAMPLE_16 = 0x00000001,
  8441. AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_BITS_PER_SAMPLE_20 = 0x00000002,
  8442. AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_BITS_PER_SAMPLE_24 = 0x00000003,
  8443. AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_BITS_PER_SAMPLE_32_RESERVED = 0x00000004,
  8444. AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_BITS_PER_SAMPLE_RESERVED = 0x00000005,
  8445. } AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_BITS_PER_SAMPLE;
  8446. /*
  8447. * AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_NUMBER_OF_CHANNELS enum
  8448. */
  8449. typedef enum AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_NUMBER_OF_CHANNELS {
  8450. AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_NUMBER_OF_CHANNELS_1 = 0x00000000,
  8451. AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_NUMBER_OF_CHANNELS_2 = 0x00000001,
  8452. AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_NUMBER_OF_CHANNELS_3 = 0x00000002,
  8453. AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_NUMBER_OF_CHANNELS_4 = 0x00000003,
  8454. AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_NUMBER_OF_CHANNELS_5 = 0x00000004,
  8455. AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_NUMBER_OF_CHANNELS_6 = 0x00000005,
  8456. AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_NUMBER_OF_CHANNELS_7 = 0x00000006,
  8457. AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_NUMBER_OF_CHANNELS_8 = 0x00000007,
  8458. AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_NUMBER_OF_CHANNELS_RESERVED = 0x00000008,
  8459. } AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_NUMBER_OF_CHANNELS;
  8460. /*
  8461. * AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_L enum
  8462. */
  8463. typedef enum AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_L {
  8464. AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_L_BIT7_NOT_SET = 0x00000000,
  8465. AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_L_BIT7_IS_SET = 0x00000001,
  8466. } AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_L;
  8467. /*
  8468. * AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_PRO enum
  8469. */
  8470. typedef enum AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_PRO {
  8471. AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_PRO_BIT_A_NOT_SET = 0x00000000,
  8472. AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_PRO_BIT_A_IS_SET = 0x00000001,
  8473. } AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_PRO;
  8474. /*
  8475. * AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_NON_AUDIO enum
  8476. */
  8477. typedef enum AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_NON_AUDIO {
  8478. AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_NON_AUDIO_BIT_B_NOT_SET = 0x00000000,
  8479. AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_NON_AUDIO_BIT_B_IS_SET = 0x00000001,
  8480. } AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_NON_AUDIO;
  8481. /*
  8482. * AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_COPY enum
  8483. */
  8484. typedef enum AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_COPY {
  8485. AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_COPY_BIT_C_IS_SET = 0x00000000,
  8486. AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_COPY_BIT_C_NOT_SET = 0x00000001,
  8487. } AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_COPY;
  8488. /*
  8489. * AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_PRE enum
  8490. */
  8491. typedef enum AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_PRE {
  8492. AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_PRE_LSB_OF_D_NOT_SET = 0x00000000,
  8493. AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_PRE_LSB_OF_D_IS_SET = 0x00000001,
  8494. } AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_PRE;
  8495. /*
  8496. * AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_VCFG enum
  8497. */
  8498. typedef enum AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_VCFG {
  8499. AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_VALIDITY_CFG_NOT_ON = 0x00000000,
  8500. AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_VALIDITY_CFG_ON = 0x00000001,
  8501. } AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_VCFG;
  8502. /*
  8503. * AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_V enum
  8504. */
  8505. typedef enum AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_V {
  8506. AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_V_BIT28_IS_ZERO = 0x00000000,
  8507. AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_V_BIT28_IS_ONE = 0x00000001,
  8508. } AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_V;
  8509. /*
  8510. * AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_DIGEN enum
  8511. */
  8512. typedef enum AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_DIGEN {
  8513. AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_DIGEN_DIGITAL_TRANSMISSION_DISABLED = 0x00000000,
  8514. AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_DIGEN_DIGITAL_TRANSMISSION_ENABLED = 0x00000001,
  8515. } AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_DIGEN;
  8516. /*
  8517. * AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_3_KEEPALIVE enum
  8518. */
  8519. typedef enum AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_3_KEEPALIVE {
  8520. AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_3_KEEPALIVE_SILENT_STREAM_NOT_ENABLE = 0x00000000,
  8521. AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_3_KEEPALIVE_SILENT_STREAM_ENABLE = 0x00000001,
  8522. } AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_3_KEEPALIVE;
  8523. /*
  8524. * AZALIA_F2_CODEC_PIN_CONTROL_WIDGET_CONTROL_OUT_ENABLE enum
  8525. */
  8526. typedef enum AZALIA_F2_CODEC_PIN_CONTROL_WIDGET_CONTROL_OUT_ENABLE {
  8527. AZALIA_F2_CODEC_PIN_CONTROL_WIDGET_CONTROL_OUT_ENABLE_PIN_SHUT_OFF = 0x00000000,
  8528. AZALIA_F2_CODEC_PIN_CONTROL_WIDGET_CONTROL_OUT_ENABLE_PIN_DRIVEN = 0x00000001,
  8529. } AZALIA_F2_CODEC_PIN_CONTROL_WIDGET_CONTROL_OUT_ENABLE;
  8530. /*
  8531. * AZALIA_F2_CODEC_PIN_CONTROL_UNSOLICITED_RESPONSE_ENABLE enum
  8532. */
  8533. typedef enum AZALIA_F2_CODEC_PIN_CONTROL_UNSOLICITED_RESPONSE_ENABLE {
  8534. AZALIA_F2_CODEC_PIN_CONTROL_UNSOLICITED_RESPONSE_DISABLED = 0x00000000,
  8535. AZALIA_F2_CODEC_PIN_CONTROL_UNSOLICITED_RESPONSE_ENABLED = 0x00000001,
  8536. } AZALIA_F2_CODEC_PIN_CONTROL_UNSOLICITED_RESPONSE_ENABLE;
  8537. /*
  8538. * AZALIA_F2_CODEC_PIN_CONTROL_DOWN_MIX_INFO_DOWN_MIX_INHIBIT enum
  8539. */
  8540. typedef enum AZALIA_F2_CODEC_PIN_CONTROL_DOWN_MIX_INFO_DOWN_MIX_INHIBIT {
  8541. AZALIA_F2_CODEC_PIN_CONTROL_DOWN_MIX_NO_INFO_OR_PERMITTED = 0x00000000,
  8542. AZALIA_F2_CODEC_PIN_CONTROL_DOWN_MIX_FORBIDDEN = 0x00000001,
  8543. } AZALIA_F2_CODEC_PIN_CONTROL_DOWN_MIX_INFO_DOWN_MIX_INHIBIT;
  8544. /*
  8545. * AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL01_ENABLE_MULTICHANNEL01_MUTE enum
  8546. */
  8547. typedef enum AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL01_ENABLE_MULTICHANNEL01_MUTE {
  8548. AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL01_ENABLE_MULTICHANNEL01_NOT_MUTED = 0x00000000,
  8549. AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL01_ENABLE_MULTICHANNEL01_MUTED = 0x00000001,
  8550. } AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL01_ENABLE_MULTICHANNEL01_MUTE;
  8551. /*
  8552. * AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL23_ENABLE_MULTICHANNEL23_MUTE enum
  8553. */
  8554. typedef enum AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL23_ENABLE_MULTICHANNEL23_MUTE {
  8555. AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL23_ENABLE_MULTICHANNEL23_NOT_MUTED = 0x00000000,
  8556. AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL23_ENABLE_MULTICHANNEL23_MUTED = 0x00000001,
  8557. } AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL23_ENABLE_MULTICHANNEL23_MUTE;
  8558. /*
  8559. * AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL45_ENABLE_MULTICHANNEL45_MUTE enum
  8560. */
  8561. typedef enum AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL45_ENABLE_MULTICHANNEL45_MUTE {
  8562. AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL45_ENABLE_MULTICHANNEL45_NOT_MUTED = 0x00000000,
  8563. AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL45_ENABLE_MULTICHANNEL45_MUTED = 0x00000001,
  8564. } AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL45_ENABLE_MULTICHANNEL45_MUTE;
  8565. /*
  8566. * AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL67_ENABLE_MULTICHANNEL67_MUTE enum
  8567. */
  8568. typedef enum AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL67_ENABLE_MULTICHANNEL67_MUTE {
  8569. AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL67_ENABLE_MULTICHANNEL67_NOT_MUTED = 0x00000000,
  8570. AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL67_ENABLE_MULTICHANNEL67_MUTED = 0x00000001,
  8571. } AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL67_ENABLE_MULTICHANNEL67_MUTE;
  8572. /*
  8573. * AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL1_ENABLE_MULTICHANNEL1_MUTE enum
  8574. */
  8575. typedef enum AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL1_ENABLE_MULTICHANNEL1_MUTE {
  8576. AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL1_ENABLE_MULTICHANNEL1_NOT_MUTED = 0x00000000,
  8577. AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL1_ENABLE_MULTICHANNEL1_MUTED = 0x00000001,
  8578. } AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL1_ENABLE_MULTICHANNEL1_MUTE;
  8579. /*
  8580. * AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL3_ENABLE_MULTICHANNEL3_MUTE enum
  8581. */
  8582. typedef enum AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL3_ENABLE_MULTICHANNEL3_MUTE {
  8583. AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL3_ENABLE_MULTICHANNEL3_NOT_MUTED = 0x00000000,
  8584. AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL3_ENABLE_MULTICHANNEL3_MUTED = 0x00000001,
  8585. } AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL3_ENABLE_MULTICHANNEL3_MUTE;
  8586. /*
  8587. * AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL5_ENABLE_MULTICHANNEL5_MUTE enum
  8588. */
  8589. typedef enum AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL5_ENABLE_MULTICHANNEL5_MUTE {
  8590. AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL5_ENABLE_MULTICHANNEL5_NOT_MUTED = 0x00000000,
  8591. AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL5_ENABLE_MULTICHANNEL5_MUTED = 0x00000001,
  8592. } AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL5_ENABLE_MULTICHANNEL5_MUTE;
  8593. /*
  8594. * AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL7_ENABLE_MULTICHANNEL7_MUTE enum
  8595. */
  8596. typedef enum AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL7_ENABLE_MULTICHANNEL7_MUTE {
  8597. AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL7_ENABLE_MULTICHANNEL7_NOT_MUTED = 0x00000000,
  8598. AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL7_ENABLE_MULTICHANNEL7_MUTED = 0x00000001,
  8599. } AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL7_ENABLE_MULTICHANNEL7_MUTE;
  8600. /*
  8601. * AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL_MODE_MULTICHANNEL_MODE enum
  8602. */
  8603. typedef enum AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL_MODE_MULTICHANNEL_MODE {
  8604. AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL_MODE_MULTICHANNEL_PAIR_MODE = 0x00000000,
  8605. AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL_MODE_MULTICHANNEL_SINGLE_MODE = 0x00000001,
  8606. } AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL_MODE_MULTICHANNEL_MODE;
  8607. /*******************************************************
  8608. * AZF0CONTROLLER Enums
  8609. *******************************************************/
  8610. /*
  8611. * AZALIA_SOFT_RESET_REFCLK_SOFT_RESET enum
  8612. */
  8613. typedef enum AZALIA_SOFT_RESET_REFCLK_SOFT_RESET {
  8614. AZALIA_SOFT_RESET_REFCLK_SOFT_RESET_NOT_RESET = 0x00000000,
  8615. AZALIA_SOFT_RESET_REFCLK_SOFT_RESET_RESET_REFCLK_LOGIC = 0x00000001,
  8616. } AZALIA_SOFT_RESET_REFCLK_SOFT_RESET;
  8617. /*******************************************************
  8618. * AZF0ROOT Enums
  8619. *******************************************************/
  8620. /*
  8621. * CC_RCU_DC_AUDIO_PORT_CONNECTIVITY_PORT_CONNECTIVITY enum
  8622. */
  8623. typedef enum CC_RCU_DC_AUDIO_PORT_CONNECTIVITY_PORT_CONNECTIVITY {
  8624. CC_RCU_DC_AUDIO_PORT_CONNECTIVITY_PORT_CONNECTIVITY_ALL = 0x00000000,
  8625. CC_RCU_DC_AUDIO_PORT_CONNECTIVITY_PORT_CONNECTIVITY_6 = 0x00000001,
  8626. CC_RCU_DC_AUDIO_PORT_CONNECTIVITY_PORT_CONNECTIVITY_5 = 0x00000002,
  8627. CC_RCU_DC_AUDIO_PORT_CONNECTIVITY_PORT_CONNECTIVITY_4 = 0x00000003,
  8628. CC_RCU_DC_AUDIO_PORT_CONNECTIVITY_PORT_CONNECTIVITY_3 = 0x00000004,
  8629. CC_RCU_DC_AUDIO_PORT_CONNECTIVITY_PORT_CONNECTIVITY_2 = 0x00000005,
  8630. CC_RCU_DC_AUDIO_PORT_CONNECTIVITY_PORT_CONNECTIVITY_1 = 0x00000006,
  8631. CC_RCU_DC_AUDIO_PORT_CONNECTIVITY_PORT_CONNECTIVITY_0 = 0x00000007,
  8632. } CC_RCU_DC_AUDIO_PORT_CONNECTIVITY_PORT_CONNECTIVITY;
  8633. /*
  8634. * CC_RCU_DC_AUDIO_INPUT_PORT_CONNECTIVITY_INPUT_PORT_CONNECTIVITY enum
  8635. */
  8636. typedef enum CC_RCU_DC_AUDIO_INPUT_PORT_CONNECTIVITY_INPUT_PORT_CONNECTIVITY {
  8637. CC_RCU_DC_AUDIO_INPUT_PORT_CONNECTIVITY_INPUT_PORT_CONNECTIVITY_ALL = 0x00000000,
  8638. CC_RCU_DC_AUDIO_INPUT_PORT_CONNECTIVITY_INPUT_PORT_CONNECTIVITY_6 = 0x00000001,
  8639. CC_RCU_DC_AUDIO_INPUT_PORT_CONNECTIVITY_INPUT_PORT_CONNECTIVITY_5 = 0x00000002,
  8640. CC_RCU_DC_AUDIO_INPUT_PORT_CONNECTIVITY_INPUT_PORT_CONNECTIVITY_4 = 0x00000003,
  8641. CC_RCU_DC_AUDIO_INPUT_PORT_CONNECTIVITY_INPUT_PORT_CONNECTIVITY_3 = 0x00000004,
  8642. CC_RCU_DC_AUDIO_INPUT_PORT_CONNECTIVITY_INPUT_PORT_CONNECTIVITY_2 = 0x00000005,
  8643. CC_RCU_DC_AUDIO_INPUT_PORT_CONNECTIVITY_INPUT_PORT_CONNECTIVITY_1 = 0x00000006,
  8644. CC_RCU_DC_AUDIO_INPUT_PORT_CONNECTIVITY_INPUT_PORT_CONNECTIVITY_0 = 0x00000007,
  8645. } CC_RCU_DC_AUDIO_INPUT_PORT_CONNECTIVITY_INPUT_PORT_CONNECTIVITY;
  8646. /*******************************************************
  8647. * AZINPUTENDPOINT Enums
  8648. *******************************************************/
  8649. /*
  8650. * AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_STREAM_TYPE enum
  8651. */
  8652. typedef enum AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_STREAM_TYPE {
  8653. AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_STREAM_TYPE_PCM = 0x00000000,
  8654. AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_STREAM_TYPE_NOT_PCM = 0x00000001,
  8655. } AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_STREAM_TYPE;
  8656. /*
  8657. * AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_RATE enum
  8658. */
  8659. typedef enum AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_RATE {
  8660. AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_RATE_48KHZ = 0x00000000,
  8661. AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_RATE_44P1KHZ = 0x00000001,
  8662. } AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_RATE;
  8663. /*
  8664. * AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_MULTIPLE enum
  8665. */
  8666. typedef enum AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_MULTIPLE {
  8667. AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_MULTIPLE_BY1 = 0x00000000,
  8668. AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_MULTIPLE_BY2 = 0x00000001,
  8669. AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_MULTIPLE_BY3_RESERVED = 0x00000002,
  8670. AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_MULTIPLE_BY4 = 0x00000003,
  8671. AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_MULTIPLE_RESERVED = 0x00000004,
  8672. } AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_MULTIPLE;
  8673. /*
  8674. * AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_DIVISOR enum
  8675. */
  8676. typedef enum AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_DIVISOR {
  8677. AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_DIVISOR_BY1 = 0x00000000,
  8678. AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_DIVISOR_BY2_RESERVED = 0x00000001,
  8679. AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_DIVISOR_BY3 = 0x00000002,
  8680. AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_DIVISOR_BY4_RESERVED = 0x00000003,
  8681. AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_DIVISOR_BY5_RESERVED = 0x00000004,
  8682. AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_DIVISOR_BY6_RESERVED = 0x00000005,
  8683. AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_DIVISOR_BY7_RESERVED = 0x00000006,
  8684. AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_DIVISOR_BY8_RESERVED = 0x00000007,
  8685. } AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_DIVISOR;
  8686. /*
  8687. * AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_BITS_PER_SAMPLE enum
  8688. */
  8689. typedef enum AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_BITS_PER_SAMPLE {
  8690. AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_BITS_PER_SAMPLE_8_RESERVED = 0x00000000,
  8691. AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_BITS_PER_SAMPLE_16 = 0x00000001,
  8692. AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_BITS_PER_SAMPLE_20 = 0x00000002,
  8693. AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_BITS_PER_SAMPLE_24 = 0x00000003,
  8694. AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_BITS_PER_SAMPLE_32_RESERVED = 0x00000004,
  8695. AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_BITS_PER_SAMPLE_RESERVED = 0x00000005,
  8696. } AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_BITS_PER_SAMPLE;
  8697. /*
  8698. * AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_NUMBER_OF_CHANNELS enum
  8699. */
  8700. typedef enum AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_NUMBER_OF_CHANNELS {
  8701. AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_NUMBER_OF_CHANNELS_1 = 0x00000000,
  8702. AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_NUMBER_OF_CHANNELS_2 = 0x00000001,
  8703. AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_NUMBER_OF_CHANNELS_3 = 0x00000002,
  8704. AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_NUMBER_OF_CHANNELS_4 = 0x00000003,
  8705. AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_NUMBER_OF_CHANNELS_5 = 0x00000004,
  8706. AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_NUMBER_OF_CHANNELS_6 = 0x00000005,
  8707. AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_NUMBER_OF_CHANNELS_7 = 0x00000006,
  8708. AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_NUMBER_OF_CHANNELS_8 = 0x00000007,
  8709. AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_NUMBER_OF_CHANNELS_RESERVED = 0x00000008,
  8710. } AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_NUMBER_OF_CHANNELS;
  8711. /*
  8712. * AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_DIGITAL_CONVERTER_DIGEN enum
  8713. */
  8714. typedef enum AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_DIGITAL_CONVERTER_DIGEN {
  8715. AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_DIGITAL_CONVERTER_DIGEN_DIGITAL_TRANSMISSION_DISABLED = 0x00000000,
  8716. AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_DIGITAL_CONVERTER_DIGEN_DIGITAL_TRANSMISSION_ENABLED = 0x00000001,
  8717. } AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_DIGITAL_CONVERTER_DIGEN;
  8718. /*
  8719. * AZALIA_F2_CODEC_INPUT_PIN_CONTROL_WIDGET_CONTROL_IN_ENABLE enum
  8720. */
  8721. typedef enum AZALIA_F2_CODEC_INPUT_PIN_CONTROL_WIDGET_CONTROL_IN_ENABLE {
  8722. AZALIA_F2_CODEC_INPUT_PIN_CONTROL_WIDGET_CONTROL_IN_ENABLE_PIN_SHUT_OFF = 0x00000000,
  8723. AZALIA_F2_CODEC_INPUT_PIN_CONTROL_WIDGET_CONTROL_IN_ENABLE_PIN_DRIVEN = 0x00000001,
  8724. } AZALIA_F2_CODEC_INPUT_PIN_CONTROL_WIDGET_CONTROL_IN_ENABLE;
  8725. /*
  8726. * AZALIA_F2_CODEC_INPUT_PIN_CONTROL_UNSOLICITED_RESPONSE_ENABLE enum
  8727. */
  8728. typedef enum AZALIA_F2_CODEC_INPUT_PIN_CONTROL_UNSOLICITED_RESPONSE_ENABLE {
  8729. AZALIA_F2_CODEC_INPUT_PIN_CONTROL_UNSOLICITED_RESPONSE_DISABLED = 0x00000000,
  8730. AZALIA_F2_CODEC_INPUT_PIN_CONTROL_UNSOLICITED_RESPONSE_ENABLED = 0x00000001,
  8731. } AZALIA_F2_CODEC_INPUT_PIN_CONTROL_UNSOLICITED_RESPONSE_ENABLE;
  8732. /*
  8733. * AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL0_ENABLE_MULTICHANNEL0_MUTE enum
  8734. */
  8735. typedef enum AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL0_ENABLE_MULTICHANNEL0_MUTE {
  8736. AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL0_ENABLE_MULTICHANNEL0_NOT_MUTED = 0x00000000,
  8737. AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL0_ENABLE_MULTICHANNEL0_MUTED = 0x00000001,
  8738. } AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL0_ENABLE_MULTICHANNEL0_MUTE;
  8739. /*
  8740. * AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL1_ENABLE_MULTICHANNEL1_MUTE enum
  8741. */
  8742. typedef enum AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL1_ENABLE_MULTICHANNEL1_MUTE {
  8743. AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL1_ENABLE_MULTICHANNEL1_NOT_MUTED = 0x00000000,
  8744. AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL1_ENABLE_MULTICHANNEL1_MUTED = 0x00000001,
  8745. } AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL1_ENABLE_MULTICHANNEL1_MUTE;
  8746. /*
  8747. * AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL2_ENABLE_MULTICHANNEL2_MUTE enum
  8748. */
  8749. typedef enum AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL2_ENABLE_MULTICHANNEL2_MUTE {
  8750. AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL2_ENABLE_MULTICHANNEL2_NOT_MUTED = 0x00000000,
  8751. AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL2_ENABLE_MULTICHANNEL2_MUTED = 0x00000001,
  8752. } AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL2_ENABLE_MULTICHANNEL2_MUTE;
  8753. /*
  8754. * AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL3_ENABLE_MULTICHANNEL3_MUTE enum
  8755. */
  8756. typedef enum AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL3_ENABLE_MULTICHANNEL3_MUTE {
  8757. AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL3_ENABLE_MULTICHANNEL3_NOT_MUTED = 0x00000000,
  8758. AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL3_ENABLE_MULTICHANNEL3_MUTED = 0x00000001,
  8759. } AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL3_ENABLE_MULTICHANNEL3_MUTE;
  8760. /*
  8761. * AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL4_ENABLE_MULTICHANNEL4_MUTE enum
  8762. */
  8763. typedef enum AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL4_ENABLE_MULTICHANNEL4_MUTE {
  8764. AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL4_ENABLE_MULTICHANNEL4_NOT_MUTED = 0x00000000,
  8765. AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL4_ENABLE_MULTICHANNEL4_MUTED = 0x00000001,
  8766. } AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL4_ENABLE_MULTICHANNEL4_MUTE;
  8767. /*
  8768. * AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL5_ENABLE_MULTICHANNEL5_MUTE enum
  8769. */
  8770. typedef enum AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL5_ENABLE_MULTICHANNEL5_MUTE {
  8771. AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL5_ENABLE_MULTICHANNEL5_NOT_MUTED = 0x00000000,
  8772. AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL5_ENABLE_MULTICHANNEL5_MUTED = 0x00000001,
  8773. } AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL5_ENABLE_MULTICHANNEL5_MUTE;
  8774. /*
  8775. * AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL6_ENABLE_MULTICHANNEL6_MUTE enum
  8776. */
  8777. typedef enum AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL6_ENABLE_MULTICHANNEL6_MUTE {
  8778. AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL6_ENABLE_MULTICHANNEL6_NOT_MUTED = 0x00000000,
  8779. AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL6_ENABLE_MULTICHANNEL6_MUTED = 0x00000001,
  8780. } AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL6_ENABLE_MULTICHANNEL6_MUTE;
  8781. /*
  8782. * AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL7_ENABLE_MULTICHANNEL7_MUTE enum
  8783. */
  8784. typedef enum AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL7_ENABLE_MULTICHANNEL7_MUTE {
  8785. AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL7_ENABLE_MULTICHANNEL7_NOT_MUTED = 0x00000000,
  8786. AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL7_ENABLE_MULTICHANNEL7_MUTED = 0x00000001,
  8787. } AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL7_ENABLE_MULTICHANNEL7_MUTE;
  8788. /*******************************************************
  8789. * AZROOT Enums
  8790. *******************************************************/
  8791. /*
  8792. * AZALIA_F2_CODEC_FUNCTION_CONTROL_RESET_CODEC_RESET enum
  8793. */
  8794. typedef enum AZALIA_F2_CODEC_FUNCTION_CONTROL_RESET_CODEC_RESET {
  8795. AZALIA_F2_CODEC_FUNCTION_CONTROL_RESET_CODEC_NOT_RESET = 0x00000000,
  8796. AZALIA_F2_CODEC_FUNCTION_CONTROL_RESET_CODEC_DO_RESET = 0x00000001,
  8797. } AZALIA_F2_CODEC_FUNCTION_CONTROL_RESET_CODEC_RESET;
  8798. /*******************************************************
  8799. * DCCG Enums
  8800. *******************************************************/
  8801. /*
  8802. * ENABLE enum
  8803. */
  8804. typedef enum ENABLE {
  8805. DISABLE_THE_FEATURE = 0x00000000,
  8806. ENABLE_THE_FEATURE = 0x00000001,
  8807. } ENABLE;
  8808. /*
  8809. * ENABLE_CLOCK enum
  8810. */
  8811. typedef enum ENABLE_CLOCK {
  8812. DISABLE_THE_CLOCK = 0x00000000,
  8813. ENABLE_THE_CLOCK = 0x00000001,
  8814. } ENABLE_CLOCK;
  8815. /*
  8816. * FORCE_VBI enum
  8817. */
  8818. typedef enum FORCE_VBI {
  8819. FORCE_VBI_LOW = 0x00000000,
  8820. FORCE_VBI_HIGH = 0x00000001,
  8821. } FORCE_VBI;
  8822. /*
  8823. * OVERRIDE_CGTT_SCLK enum
  8824. */
  8825. typedef enum OVERRIDE_CGTT_SCLK {
  8826. OVERRIDE_CGTT_SCLK_NOOP = 0x00000000,
  8827. SET_OVERRIDE_CGTT_SCLK = 0x00000001,
  8828. } OVERRIDE_CGTT_SCLK;
  8829. /*
  8830. * CLEAR_SMU_INTR enum
  8831. */
  8832. typedef enum CLEAR_SMU_INTR {
  8833. SMU_INTR_STATUS_NOOP = 0x00000000,
  8834. SMU_INTR_STATUS_CLEAR = 0x00000001,
  8835. } CLEAR_SMU_INTR;
  8836. /*
  8837. * STATIC_SCREEN_SMU_INTR enum
  8838. */
  8839. typedef enum STATIC_SCREEN_SMU_INTR {
  8840. STATIC_SCREEN_SMU_INTR_NOOP = 0x00000000,
  8841. SET_STATIC_SCREEN_SMU_INTR = 0x00000001,
  8842. } STATIC_SCREEN_SMU_INTR;
  8843. /*
  8844. * JITTER_REMOVE_DISABLE enum
  8845. */
  8846. typedef enum JITTER_REMOVE_DISABLE {
  8847. ENABLE_JITTER_REMOVAL = 0x00000000,
  8848. DISABLE_JITTER_REMOVAL = 0x00000001,
  8849. } JITTER_REMOVE_DISABLE;
  8850. /*
  8851. * DS_REF_SRC enum
  8852. */
  8853. typedef enum DS_REF_SRC {
  8854. DS_REF_IS_XTALIN = 0x00000000,
  8855. DS_REF_IS_EXT_GENLOCK = 0x00000001,
  8856. DS_REF_IS_PCIE = 0x00000002,
  8857. } DS_REF_SRC;
  8858. /*
  8859. * DISABLE_CLOCK_GATING enum
  8860. */
  8861. typedef enum DISABLE_CLOCK_GATING {
  8862. CLOCK_GATING_ENABLED = 0x00000000,
  8863. CLOCK_GATING_DISABLED = 0x00000001,
  8864. } DISABLE_CLOCK_GATING;
  8865. /*
  8866. * DISABLE_CLOCK_GATING_IN_DCO enum
  8867. */
  8868. typedef enum DISABLE_CLOCK_GATING_IN_DCO {
  8869. CLOCK_GATING_ENABLED_IN_DCO = 0x00000000,
  8870. CLOCK_GATING_DISABLED_IN_DCO = 0x00000001,
  8871. } DISABLE_CLOCK_GATING_IN_DCO;
  8872. /*
  8873. * DCCG_DEEP_COLOR_CNTL enum
  8874. */
  8875. typedef enum DCCG_DEEP_COLOR_CNTL {
  8876. DCCG_DEEP_COLOR_DTO_DISABLE = 0x00000000,
  8877. DCCG_DEEP_COLOR_DTO_5_4_RATIO = 0x00000001,
  8878. DCCG_DEEP_COLOR_DTO_3_2_RATIO = 0x00000002,
  8879. DCCG_DEEP_COLOR_DTO_2_1_RATIO = 0x00000003,
  8880. } DCCG_DEEP_COLOR_CNTL;
  8881. /*
  8882. * REFCLK_CLOCK_EN enum
  8883. */
  8884. typedef enum REFCLK_CLOCK_EN {
  8885. REFCLK_CLOCK_EN_XTALIN_CLK = 0x00000000,
  8886. REFCLK_CLOCK_EN_ALLOW_SRC_SEL = 0x00000001,
  8887. } REFCLK_CLOCK_EN;
  8888. /*
  8889. * REFCLK_SRC_SEL enum
  8890. */
  8891. typedef enum REFCLK_SRC_SEL {
  8892. REFCLK_SRC_SEL_PCIE_REFCLK = 0x00000000,
  8893. REFCLK_SRC_SEL_CPL_REFCLK = 0x00000001,
  8894. } REFCLK_SRC_SEL;
  8895. /*
  8896. * DPREFCLK_SRC_SEL enum
  8897. */
  8898. typedef enum DPREFCLK_SRC_SEL {
  8899. DPREFCLK_SRC_SEL_CK = 0x00000000,
  8900. DPREFCLK_SRC_SEL_P0PLL = 0x00000001,
  8901. DPREFCLK_SRC_SEL_P1PLL = 0x00000002,
  8902. DPREFCLK_SRC_SEL_P2PLL = 0x00000003,
  8903. DPREFCLK_SRC_SEL_P3PLL = 0x00000004,
  8904. } DPREFCLK_SRC_SEL;
  8905. /*
  8906. * XTAL_REF_SEL enum
  8907. */
  8908. typedef enum XTAL_REF_SEL {
  8909. XTAL_REF_SEL_1X = 0x00000000,
  8910. XTAL_REF_SEL_2X = 0x00000001,
  8911. } XTAL_REF_SEL;
  8912. /*
  8913. * XTAL_REF_CLOCK_SOURCE_SEL enum
  8914. */
  8915. typedef enum XTAL_REF_CLOCK_SOURCE_SEL {
  8916. XTAL_REF_CLOCK_SOURCE_SEL_XTALIN = 0x00000000,
  8917. XTAL_REF_CLOCK_SOURCE_SEL_PPLL = 0x00000001,
  8918. } XTAL_REF_CLOCK_SOURCE_SEL;
  8919. /*
  8920. * MICROSECOND_TIME_BASE_CLOCK_SOURCE_SEL enum
  8921. */
  8922. typedef enum MICROSECOND_TIME_BASE_CLOCK_SOURCE_SEL {
  8923. MICROSECOND_TIME_BASE_CLOCK_IS_XTALIN = 0x00000000,
  8924. MICROSECOND_TIME_BASE_CLOCK_IS_PPLL_REFCLK = 0x00000001,
  8925. } MICROSECOND_TIME_BASE_CLOCK_SOURCE_SEL;
  8926. /*
  8927. * ALLOW_SR_ON_TRANS_REQ enum
  8928. */
  8929. typedef enum ALLOW_SR_ON_TRANS_REQ {
  8930. ALLOW_SR_ON_TRANS_REQ_ENABLE = 0x00000000,
  8931. ALLOW_SR_ON_TRANS_REQ_DISABLE = 0x00000001,
  8932. } ALLOW_SR_ON_TRANS_REQ;
  8933. /*
  8934. * MILLISECOND_TIME_BASE_CLOCK_SOURCE_SEL enum
  8935. */
  8936. typedef enum MILLISECOND_TIME_BASE_CLOCK_SOURCE_SEL {
  8937. MILLISECOND_TIME_BASE_CLOCK_IS_XTALIN = 0x00000000,
  8938. MILLISECOND_TIME_BASE_CLOCK_IS_PPLL_REFCLK = 0x00000001,
  8939. } MILLISECOND_TIME_BASE_CLOCK_SOURCE_SEL;
  8940. /*
  8941. * PIPE_PIXEL_RATE_SOURCE enum
  8942. */
  8943. typedef enum PIPE_PIXEL_RATE_SOURCE {
  8944. PIPE_PIXEL_RATE_SOURCE_P0PLL = 0x00000000,
  8945. PIPE_PIXEL_RATE_SOURCE_P1PLL = 0x00000001,
  8946. PIPE_PIXEL_RATE_SOURCE_P2PLL = 0x00000002,
  8947. } PIPE_PIXEL_RATE_SOURCE;
  8948. /*
  8949. * PIPE_PHYPLL_PIXEL_RATE_SOURCE enum
  8950. */
  8951. typedef enum PIPE_PHYPLL_PIXEL_RATE_SOURCE {
  8952. PIPE_PHYPLL_PIXEL_RATE_SOURCE_UNIPHYA = 0x00000000,
  8953. PIPE_PHYPLL_PIXEL_RATE_SOURCE_UNIPHYB = 0x00000001,
  8954. PIPE_PHYPLL_PIXEL_RATE_SOURCE_UNIPHYC = 0x00000002,
  8955. PIPE_PHYPLL_PIXEL_RATE_SOURCE_UNIPHYD = 0x00000003,
  8956. PIPE_PHYPLL_PIXEL_RATE_SOURCE_UNIPHYE = 0x00000004,
  8957. PIPE_PHYPLL_PIXEL_RATE_SOURCE_UNIPHYF = 0x00000005,
  8958. PIPE_PHYPLL_PIXEL_RATE_SOURCE_UNIPHYG = 0x00000006,
  8959. } PIPE_PHYPLL_PIXEL_RATE_SOURCE;
  8960. /*
  8961. * PIPE_PIXEL_RATE_PLL_SOURCE enum
  8962. */
  8963. typedef enum PIPE_PIXEL_RATE_PLL_SOURCE {
  8964. PIPE_PIXEL_RATE_PLL_SOURCE_PHYPLL = 0x00000000,
  8965. PIPE_PIXEL_RATE_PLL_SOURCE_DISPPLL = 0x00000001,
  8966. } PIPE_PIXEL_RATE_PLL_SOURCE;
  8967. /*
  8968. * DP_DTO_DS_DISABLE enum
  8969. */
  8970. typedef enum DP_DTO_DS_DISABLE {
  8971. DP_DTO_DESPREAD_DISABLE = 0x00000000,
  8972. DP_DTO_DESPREAD_ENABLE = 0x00000001,
  8973. } DP_DTO_DS_DISABLE;
  8974. /*
  8975. * CRTC_ADD_PIXEL enum
  8976. */
  8977. typedef enum CRTC_ADD_PIXEL {
  8978. CRTC_ADD_PIXEL_NOOP = 0x00000000,
  8979. CRTC_ADD_PIXEL_FORCE = 0x00000001,
  8980. } CRTC_ADD_PIXEL;
  8981. /*
  8982. * CRTC_DROP_PIXEL enum
  8983. */
  8984. typedef enum CRTC_DROP_PIXEL {
  8985. CRTC_DROP_PIXEL_NOOP = 0x00000000,
  8986. CRTC_DROP_PIXEL_FORCE = 0x00000001,
  8987. } CRTC_DROP_PIXEL;
  8988. /*
  8989. * SYMCLK_FE_FORCE_EN enum
  8990. */
  8991. typedef enum SYMCLK_FE_FORCE_EN {
  8992. SYMCLK_FE_FORCE_EN_DISABLE = 0x00000000,
  8993. SYMCLK_FE_FORCE_EN_ENABLE = 0x00000001,
  8994. } SYMCLK_FE_FORCE_EN;
  8995. /*
  8996. * SYMCLK_FE_FORCE_SRC enum
  8997. */
  8998. typedef enum SYMCLK_FE_FORCE_SRC {
  8999. SYMCLK_FE_FORCE_SRC_UNIPHYA = 0x00000000,
  9000. SYMCLK_FE_FORCE_SRC_UNIPHYB = 0x00000001,
  9001. SYMCLK_FE_FORCE_SRC_UNIPHYC = 0x00000002,
  9002. SYMCLK_FE_FORCE_SRC_UNIPHYD = 0x00000003,
  9003. SYMCLK_FE_FORCE_SRC_UNIPHYE = 0x00000004,
  9004. SYMCLK_FE_FORCE_SRC_UNIPHYF = 0x00000005,
  9005. SYMCLK_FE_FORCE_SRC_UNIPHYG = 0x00000006,
  9006. } SYMCLK_FE_FORCE_SRC;
  9007. /*
  9008. * DPDBG_CLK_FORCE_EN enum
  9009. */
  9010. typedef enum DPDBG_CLK_FORCE_EN {
  9011. DPDBG_CLK_FORCE_EN_DISABLE = 0x00000000,
  9012. DPDBG_CLK_FORCE_EN_ENABLE = 0x00000001,
  9013. } DPDBG_CLK_FORCE_EN;
  9014. /*
  9015. * DVOACLK_COARSE_SKEW_CNTL enum
  9016. */
  9017. typedef enum DVOACLK_COARSE_SKEW_CNTL {
  9018. DVOACLK_COARSE_SKEW_CNTL_NO_ADJUSTMENT = 0x00000000,
  9019. DVOACLK_COARSE_SKEW_CNTL_DELAY_1_STEP = 0x00000001,
  9020. DVOACLK_COARSE_SKEW_CNTL_DELAY_2_STEPS = 0x00000002,
  9021. DVOACLK_COARSE_SKEW_CNTL_DELAY_3_STEPS = 0x00000003,
  9022. DVOACLK_COARSE_SKEW_CNTL_DELAY_4_STEPS = 0x00000004,
  9023. DVOACLK_COARSE_SKEW_CNTL_DELAY_5_STEPS = 0x00000005,
  9024. DVOACLK_COARSE_SKEW_CNTL_DELAY_6_STEPS = 0x00000006,
  9025. DVOACLK_COARSE_SKEW_CNTL_DELAY_7_STEPS = 0x00000007,
  9026. DVOACLK_COARSE_SKEW_CNTL_DELAY_8_STEPS = 0x00000008,
  9027. DVOACLK_COARSE_SKEW_CNTL_DELAY_9_STEPS = 0x00000009,
  9028. DVOACLK_COARSE_SKEW_CNTL_DELAY_10_STEPS = 0x0000000a,
  9029. DVOACLK_COARSE_SKEW_CNTL_DELAY_11_STEPS = 0x0000000b,
  9030. DVOACLK_COARSE_SKEW_CNTL_DELAY_12_STEPS = 0x0000000c,
  9031. DVOACLK_COARSE_SKEW_CNTL_DELAY_13_STEPS = 0x0000000d,
  9032. DVOACLK_COARSE_SKEW_CNTL_DELAY_14_STEPS = 0x0000000e,
  9033. DVOACLK_COARSE_SKEW_CNTL_DELAY_15_STEPS = 0x0000000f,
  9034. DVOACLK_COARSE_SKEW_CNTL_EARLY_1_STEP = 0x00000010,
  9035. DVOACLK_COARSE_SKEW_CNTL_EARLY_2_STEPS = 0x00000011,
  9036. DVOACLK_COARSE_SKEW_CNTL_EARLY_3_STEPS = 0x00000012,
  9037. DVOACLK_COARSE_SKEW_CNTL_EARLY_4_STEPS = 0x00000013,
  9038. DVOACLK_COARSE_SKEW_CNTL_EARLY_5_STEPS = 0x00000014,
  9039. DVOACLK_COARSE_SKEW_CNTL_EARLY_6_STEPS = 0x00000015,
  9040. DVOACLK_COARSE_SKEW_CNTL_EARLY_7_STEPS = 0x00000016,
  9041. DVOACLK_COARSE_SKEW_CNTL_EARLY_8_STEPS = 0x00000017,
  9042. DVOACLK_COARSE_SKEW_CNTL_EARLY_9_STEPS = 0x00000018,
  9043. DVOACLK_COARSE_SKEW_CNTL_EARLY_10_STEPS = 0x00000019,
  9044. DVOACLK_COARSE_SKEW_CNTL_EARLY_11_STEPS = 0x0000001a,
  9045. DVOACLK_COARSE_SKEW_CNTL_EARLY_12_STEPS = 0x0000001b,
  9046. DVOACLK_COARSE_SKEW_CNTL_EARLY_13_STEPS = 0x0000001c,
  9047. DVOACLK_COARSE_SKEW_CNTL_EARLY_14_STEPS = 0x0000001d,
  9048. DVOACLK_COARSE_SKEW_CNTL_EARLY_15_STEPS = 0x0000001e,
  9049. } DVOACLK_COARSE_SKEW_CNTL;
  9050. /*
  9051. * DVOACLK_FINE_SKEW_CNTL enum
  9052. */
  9053. typedef enum DVOACLK_FINE_SKEW_CNTL {
  9054. DVOACLK_FINE_SKEW_CNTL_NO_ADJUSTMENT = 0x00000000,
  9055. DVOACLK_FINE_SKEW_CNTL_DELAY_1_STEP = 0x00000001,
  9056. DVOACLK_FINE_SKEW_CNTL_DELAY_2_STEPS = 0x00000002,
  9057. DVOACLK_FINE_SKEW_CNTL_DELAY_3_STEPS = 0x00000003,
  9058. DVOACLK_FINE_SKEW_CNTL_EARLY_1_STEP = 0x00000004,
  9059. DVOACLK_FINE_SKEW_CNTL_EARLY_2_STEPS = 0x00000005,
  9060. DVOACLK_FINE_SKEW_CNTL_EARLY_3_STEPS = 0x00000006,
  9061. DVOACLK_FINE_SKEW_CNTL_EARLY_4_STEPS = 0x00000007,
  9062. } DVOACLK_FINE_SKEW_CNTL;
  9063. /*
  9064. * DVOACLKD_IN_PHASE enum
  9065. */
  9066. typedef enum DVOACLKD_IN_PHASE {
  9067. DVOACLKD_IN_OPPOSITE_PHASE_WITH_PCLK_DVO = 0x00000000,
  9068. DVOACLKD_IN_PHASE_WITH_PCLK_DVO = 0x00000001,
  9069. } DVOACLKD_IN_PHASE;
  9070. /*
  9071. * DVOACLKC_IN_PHASE enum
  9072. */
  9073. typedef enum DVOACLKC_IN_PHASE {
  9074. DVOACLKC_IN_OPPOSITE_PHASE_WITH_PCLK_DVO = 0x00000000,
  9075. DVOACLKC_IN_PHASE_WITH_PCLK_DVO = 0x00000001,
  9076. } DVOACLKC_IN_PHASE;
  9077. /*
  9078. * DVOACLKC_MVP_IN_PHASE enum
  9079. */
  9080. typedef enum DVOACLKC_MVP_IN_PHASE {
  9081. DVOACLKC_MVP_IN_OPPOSITE_PHASE_WITH_PCLK_DVO = 0x00000000,
  9082. DVOACLKC_MVP_IN_PHASE_WITH_PCLK_DVO = 0x00000001,
  9083. } DVOACLKC_MVP_IN_PHASE;
  9084. /*
  9085. * DVOACLKC_MVP_SKEW_PHASE_OVERRIDE enum
  9086. */
  9087. typedef enum DVOACLKC_MVP_SKEW_PHASE_OVERRIDE {
  9088. DVOACLKC_MVP_SKEW_PHASE_OVERRIDE_DISABLE = 0x00000000,
  9089. DVOACLKC_MVP_SKEW_PHASE_OVERRIDE_ENABLE = 0x00000001,
  9090. } DVOACLKC_MVP_SKEW_PHASE_OVERRIDE;
  9091. /*
  9092. * MVP_CLK_SRC_SEL enum
  9093. */
  9094. typedef enum MVP_CLK_SRC_SEL {
  9095. MVP_CLK_SRC_SEL_RSRV = 0x00000000,
  9096. MVP_CLK_SRC_SEL_IO_1 = 0x00000001,
  9097. MVP_CLK_SRC_SEL_IO_2 = 0x00000002,
  9098. MVP_CLK_SRC_SEL_REFCLK = 0x00000003,
  9099. } MVP_CLK_SRC_SEL;
  9100. /*
  9101. * DCCG_AUDIO_DTO0_SOURCE_SEL enum
  9102. */
  9103. typedef enum DCCG_AUDIO_DTO0_SOURCE_SEL {
  9104. DCCG_AUDIO_DTO0_SOURCE_SEL_CRTC0 = 0x00000000,
  9105. DCCG_AUDIO_DTO0_SOURCE_SEL_CRTC1 = 0x00000001,
  9106. DCCG_AUDIO_DTO0_SOURCE_SEL_CRTC2 = 0x00000002,
  9107. DCCG_AUDIO_DTO0_SOURCE_SEL_CRTC3 = 0x00000003,
  9108. DCCG_AUDIO_DTO0_SOURCE_SEL_CRTC4 = 0x00000004,
  9109. DCCG_AUDIO_DTO0_SOURCE_SEL_CRTC5 = 0x00000005,
  9110. DCCG_AUDIO_DTO0_SOURCE_SEL_RESERVED = 0x00000006,
  9111. } DCCG_AUDIO_DTO0_SOURCE_SEL;
  9112. /*
  9113. * DCCG_AUDIO_DTO_SEL enum
  9114. */
  9115. typedef enum DCCG_AUDIO_DTO_SEL {
  9116. DCCG_AUDIO_DTO_SEL_AUDIO_DTO0 = 0x00000000,
  9117. DCCG_AUDIO_DTO_SEL_AUDIO_DTO1 = 0x00000001,
  9118. DCCG_AUDIO_DTO_SEL_NO_AUDIO_DTO = 0x00000002,
  9119. } DCCG_AUDIO_DTO_SEL;
  9120. /*
  9121. * DCCG_AUDIO_DTO2_SOURCE_SEL enum
  9122. */
  9123. typedef enum DCCG_AUDIO_DTO2_SOURCE_SEL {
  9124. DCCG_AUDIO_DTO2_SOURCE_SEL_AMCLK0 = 0x00000000,
  9125. DCCG_AUDIO_DTO2_SOURCE_SEL_AMCLK1 = 0x00000001,
  9126. } DCCG_AUDIO_DTO2_SOURCE_SEL;
  9127. /*
  9128. * DCCG_AUDIO_DTO_USE_512FBR_DTO enum
  9129. */
  9130. typedef enum DCCG_AUDIO_DTO_USE_512FBR_DTO {
  9131. DCCG_AUDIO_DTO_USE_128FBR_FOR_DP = 0x00000000,
  9132. DCCG_AUDIO_DTO_USE_512FBR_FOR_DP = 0x00000001,
  9133. } DCCG_AUDIO_DTO_USE_512FBR_DTO;
  9134. /*
  9135. * DCCG_DBG_EN enum
  9136. */
  9137. typedef enum DCCG_DBG_EN {
  9138. DCCG_DBG_EN_DISABLE = 0x00000000,
  9139. DCCG_DBG_EN_ENABLE = 0x00000001,
  9140. } DCCG_DBG_EN;
  9141. /*
  9142. * DCCG_DBG_BLOCK_SEL enum
  9143. */
  9144. typedef enum DCCG_DBG_BLOCK_SEL {
  9145. DCCG_DBG_BLOCK_SEL_DCCG = 0x00000000,
  9146. DCCG_DBG_BLOCK_SEL_PMON = 0x00000001,
  9147. DCCG_DBG_BLOCK_SEL_PMON2 = 0x00000002,
  9148. } DCCG_DBG_BLOCK_SEL;
  9149. /*
  9150. * DISPCLK_FREQ_RAMP_DONE enum
  9151. */
  9152. typedef enum DISPCLK_FREQ_RAMP_DONE {
  9153. DISPCLK_FREQ_RAMP_IN_PROGRESS = 0x00000000,
  9154. DISPCLK_FREQ_RAMP_COMPLETED = 0x00000001,
  9155. } DISPCLK_FREQ_RAMP_DONE;
  9156. /*
  9157. * DCCG_FIFO_ERRDET_RESET enum
  9158. */
  9159. typedef enum DCCG_FIFO_ERRDET_RESET {
  9160. DCCG_FIFO_ERRDET_RESET_NOOP = 0x00000000,
  9161. DCCG_FIFO_ERRDET_RESET_FORCE = 0x00000001,
  9162. } DCCG_FIFO_ERRDET_RESET;
  9163. /*
  9164. * DCCG_FIFO_ERRDET_STATE enum
  9165. */
  9166. typedef enum DCCG_FIFO_ERRDET_STATE {
  9167. DCCG_FIFO_ERRDET_STATE_DETECTION = 0x00000000,
  9168. DCCG_FIFO_ERRDET_STATE_CALIBRATION = 0x00000001,
  9169. } DCCG_FIFO_ERRDET_STATE;
  9170. /*
  9171. * DCCG_FIFO_ERRDET_OVR_EN enum
  9172. */
  9173. typedef enum DCCG_FIFO_ERRDET_OVR_EN {
  9174. DCCG_FIFO_ERRDET_OVR_DISABLE = 0x00000000,
  9175. DCCG_FIFO_ERRDET_OVR_ENABLE = 0x00000001,
  9176. } DCCG_FIFO_ERRDET_OVR_EN;
  9177. /*
  9178. * DISPCLK_CHG_FWD_CORR_DISABLE enum
  9179. */
  9180. typedef enum DISPCLK_CHG_FWD_CORR_DISABLE {
  9181. DISPCLK_CHG_FWD_CORR_ENABLE_AT_BEGINNING = 0x00000000,
  9182. DISPCLK_CHG_FWD_CORR_DISABLE_AT_BEGINNING = 0x00000001,
  9183. } DISPCLK_CHG_FWD_CORR_DISABLE;
  9184. /*
  9185. * DC_MEM_GLOBAL_PWR_REQ_DIS enum
  9186. */
  9187. typedef enum DC_MEM_GLOBAL_PWR_REQ_DIS {
  9188. DC_MEM_GLOBAL_PWR_REQ_ENABLE = 0x00000000,
  9189. DC_MEM_GLOBAL_PWR_REQ_DISABLE = 0x00000001,
  9190. } DC_MEM_GLOBAL_PWR_REQ_DIS;
  9191. /*
  9192. * DCCG_PERF_RUN enum
  9193. */
  9194. typedef enum DCCG_PERF_RUN {
  9195. DCCG_PERF_RUN_NOOP = 0x00000000,
  9196. DCCG_PERF_RUN_START = 0x00000001,
  9197. } DCCG_PERF_RUN;
  9198. /*
  9199. * DCCG_PERF_MODE_VSYNC enum
  9200. */
  9201. typedef enum DCCG_PERF_MODE_VSYNC {
  9202. DCCG_PERF_MODE_VSYNC_NOOP = 0x00000000,
  9203. DCCG_PERF_MODE_VSYNC_START = 0x00000001,
  9204. } DCCG_PERF_MODE_VSYNC;
  9205. /*
  9206. * DCCG_PERF_MODE_HSYNC enum
  9207. */
  9208. typedef enum DCCG_PERF_MODE_HSYNC {
  9209. DCCG_PERF_MODE_HSYNC_NOOP = 0x00000000,
  9210. DCCG_PERF_MODE_HSYNC_START = 0x00000001,
  9211. } DCCG_PERF_MODE_HSYNC;
  9212. /*
  9213. * DCCG_PERF_CRTC_SELECT enum
  9214. */
  9215. typedef enum DCCG_PERF_CRTC_SELECT {
  9216. DCCG_PERF_SEL_CRTC0 = 0x00000000,
  9217. DCCG_PERF_SEL_CRTC1 = 0x00000001,
  9218. DCCG_PERF_SEL_CRTC2 = 0x00000002,
  9219. DCCG_PERF_SEL_CRTC3 = 0x00000003,
  9220. DCCG_PERF_SEL_CRTC4 = 0x00000004,
  9221. DCCG_PERF_SEL_CRTC5 = 0x00000005,
  9222. } DCCG_PERF_CRTC_SELECT;
  9223. /*
  9224. * CLOCK_BRANCH_SOFT_RESET enum
  9225. */
  9226. typedef enum CLOCK_BRANCH_SOFT_RESET {
  9227. CLOCK_BRANCH_SOFT_RESET_NOOP = 0x00000000,
  9228. CLOCK_BRANCH_SOFT_RESET_FORCE = 0x00000001,
  9229. } CLOCK_BRANCH_SOFT_RESET;
  9230. /*
  9231. * PLL_CFG_IF_SOFT_RESET enum
  9232. */
  9233. typedef enum PLL_CFG_IF_SOFT_RESET {
  9234. PLL_CFG_IF_SOFT_RESET_NOOP = 0x00000000,
  9235. PLL_CFG_IF_SOFT_RESET_FORCE = 0x00000001,
  9236. } PLL_CFG_IF_SOFT_RESET;
  9237. /*
  9238. * DVO_ENABLE_RST enum
  9239. */
  9240. typedef enum DVO_ENABLE_RST {
  9241. DVO_ENABLE_RST_DISABLE = 0x00000000,
  9242. DVO_ENABLE_RST_ENABLE = 0x00000001,
  9243. } DVO_ENABLE_RST;
  9244. /*******************************************************
  9245. * DCI Enums
  9246. *******************************************************/
  9247. /*
  9248. * LptNumPipes enum
  9249. */
  9250. typedef enum LptNumPipes {
  9251. LPT_NUM_PIPES_1CH = 0x00000000,
  9252. LPT_NUM_PIPES_2CH = 0x00000001,
  9253. LPT_NUM_PIPES_4CH = 0x00000002,
  9254. LPT_NUM_PIPES_8CH = 0x00000003,
  9255. } LptNumPipes;
  9256. /*
  9257. * LptNumBanks enum
  9258. */
  9259. typedef enum LptNumBanks {
  9260. LPT_NUM_BANKS_2BANK = 0x00000000,
  9261. LPT_NUM_BANKS_4BANK = 0x00000001,
  9262. LPT_NUM_BANKS_8BANK = 0x00000002,
  9263. LPT_NUM_BANKS_16BANK = 0x00000003,
  9264. LPT_NUM_BANKS_32BANK = 0x00000004,
  9265. } LptNumBanks;
  9266. /*
  9267. * OVERRIDE_CGTT_DCEFCLK enum
  9268. */
  9269. typedef enum OVERRIDE_CGTT_DCEFCLK {
  9270. OVERRIDE_CGTT_DCEFCLK_NOOP = 0x00000000,
  9271. SET_OVERRIDE_CGTT_DCEFCLK = 0x00000001,
  9272. } OVERRIDE_CGTT_DCEFCLK;
  9273. /*******************************************************
  9274. * DCIO Enums
  9275. *******************************************************/
  9276. /*
  9277. * DCIO_DC_GENERICA_SEL enum
  9278. */
  9279. typedef enum DCIO_DC_GENERICA_SEL {
  9280. DCIO_GENERICA_SEL_DACA_STEREOSYNC = 0x00000000,
  9281. DCIO_GENERICA_SEL_STEREOSYNC = 0x00000001,
  9282. DCIO_GENERICA_SEL_DACA_PIXCLK = 0x00000002,
  9283. DCIO_GENERICA_SEL_DACB_PIXCLK = 0x00000003,
  9284. DCIO_GENERICA_SEL_DVOA_CTL3 = 0x00000004,
  9285. DCIO_GENERICA_SEL_P1_PLLCLK = 0x00000005,
  9286. DCIO_GENERICA_SEL_P2_PLLCLK = 0x00000006,
  9287. DCIO_GENERICA_SEL_DVOA_STEREOSYNC = 0x00000007,
  9288. DCIO_GENERICA_SEL_DACA_FIELD_NUMBER = 0x00000008,
  9289. DCIO_GENERICA_SEL_DACB_FIELD_NUMBER = 0x00000009,
  9290. DCIO_GENERICA_SEL_GENERICA_DCCG = 0x0000000a,
  9291. DCIO_GENERICA_SEL_SYNCEN = 0x0000000b,
  9292. DCIO_GENERICA_SEL_UNIPHY_REFDIV_CLK = 0x0000000c,
  9293. DCIO_GENERICA_SEL_UNIPHY_FBDIV_CLK = 0x0000000d,
  9294. DCIO_GENERICA_SEL_UNIPHY_FBDIV_SSC_CLK = 0x0000000e,
  9295. DCIO_GENERICA_SEL_UNIPHY_FBDIV_CLK_DIV2 = 0x0000000f,
  9296. DCIO_GENERICA_SEL_GENERICA_DPRX = 0x00000010,
  9297. DCIO_GENERICA_SEL_GENERICB_DPRX = 0x00000011,
  9298. } DCIO_DC_GENERICA_SEL;
  9299. /*
  9300. * DCIO_DC_GENERIC_UNIPHY_REFDIV_CLK_SEL enum
  9301. */
  9302. typedef enum DCIO_DC_GENERIC_UNIPHY_REFDIV_CLK_SEL {
  9303. DCIO_UNIPHYA_TEST_REFDIV_CLK = 0x00000000,
  9304. DCIO_UNIPHYB_TEST_REFDIV_CLK = 0x00000001,
  9305. DCIO_UNIPHYC_TEST_REFDIV_CLK = 0x00000002,
  9306. DCIO_UNIPHYD_TEST_REFDIV_CLK = 0x00000003,
  9307. DCIO_UNIPHYE_TEST_REFDIV_CLK = 0x00000004,
  9308. DCIO_UNIPHYF_TEST_REFDIV_CLK = 0x00000005,
  9309. DCIO_UNIPHYG_TEST_REFDIV_CLK = 0x00000006,
  9310. DCIO_UNIPHYLPA_TEST_REFDIV_CLK = 0x00000007,
  9311. DCIO_UNIPHYLPB_TEST_REFDIV_CLK = 0x00000008,
  9312. } DCIO_DC_GENERIC_UNIPHY_REFDIV_CLK_SEL;
  9313. /*
  9314. * DCIO_DC_GENERIC_UNIPHY_FBDIV_CLK_SEL enum
  9315. */
  9316. typedef enum DCIO_DC_GENERIC_UNIPHY_FBDIV_CLK_SEL {
  9317. DCIO_UNIPHYA_FBDIV_CLK = 0x00000000,
  9318. DCIO_UNIPHYB_FBDIV_CLK = 0x00000001,
  9319. DCIO_UNIPHYC_FBDIV_CLK = 0x00000002,
  9320. DCIO_UNIPHYD_FBDIV_CLK = 0x00000003,
  9321. DCIO_UNIPHYE_FBDIV_CLK = 0x00000004,
  9322. DCIO_UNIPHYF_FBDIV_CLK = 0x00000005,
  9323. DCIO_UNIPHYG_FBDIV_CLK = 0x00000006,
  9324. DCIO_UNIPHYLPA_FBDIV_CLK = 0x00000007,
  9325. DCIO_UNIPHYLPB_FBDIV_CLK = 0x00000008,
  9326. } DCIO_DC_GENERIC_UNIPHY_FBDIV_CLK_SEL;
  9327. /*
  9328. * DCIO_DC_GENERIC_UNIPHY_FBDIV_SSC_CLK_SEL enum
  9329. */
  9330. typedef enum DCIO_DC_GENERIC_UNIPHY_FBDIV_SSC_CLK_SEL {
  9331. DCIO_UNIPHYA_FBDIV_SSC_CLK = 0x00000000,
  9332. DCIO_UNIPHYB_FBDIV_SSC_CLK = 0x00000001,
  9333. DCIO_UNIPHYC_FBDIV_SSC_CLK = 0x00000002,
  9334. DCIO_UNIPHYD_FBDIV_SSC_CLK = 0x00000003,
  9335. DCIO_UNIPHYE_FBDIV_SSC_CLK = 0x00000004,
  9336. DCIO_UNIPHYF_FBDIV_SSC_CLK = 0x00000005,
  9337. DCIO_UNIPHYG_FBDIV_SSC_CLK = 0x00000006,
  9338. DCIO_UNIPHYLPA_FBDIV_SSC_CLK = 0x00000007,
  9339. DCIO_UNIPHYLPB_FBDIV_SSC_CLK = 0x00000008,
  9340. } DCIO_DC_GENERIC_UNIPHY_FBDIV_SSC_CLK_SEL;
  9341. /*
  9342. * DCIO_DC_GENERIC_UNIPHY_FBDIV_CLK_DIV2_SEL enum
  9343. */
  9344. typedef enum DCIO_DC_GENERIC_UNIPHY_FBDIV_CLK_DIV2_SEL {
  9345. DCIO_UNIPHYA_TEST_FBDIV_CLK_DIV2 = 0x00000000,
  9346. DCIO_UNIPHYB_TEST_FBDIV_CLK_DIV2 = 0x00000001,
  9347. DCIO_UNIPHYC_TEST_FBDIV_CLK_DIV2 = 0x00000002,
  9348. DCIO_UNIPHYD_TEST_FBDIV_CLK_DIV2 = 0x00000003,
  9349. DCIO_UNIPHYE_TEST_FBDIV_CLK_DIV2 = 0x00000004,
  9350. DCIO_UNIPHYF_TEST_FBDIV_CLK_DIV2 = 0x00000005,
  9351. DCIO_UNIPHYG_TEST_FBDIV_CLK_DIV2 = 0x00000006,
  9352. DCIO_UNIPHYLPA_TEST_FBDIV_CLK_DIV2 = 0x00000007,
  9353. DCIO_UNIPHYLPB_TEST_FBDIV_CLK_DIV2 = 0x00000008,
  9354. } DCIO_DC_GENERIC_UNIPHY_FBDIV_CLK_DIV2_SEL;
  9355. /*
  9356. * DCIO_DC_GENERICB_SEL enum
  9357. */
  9358. typedef enum DCIO_DC_GENERICB_SEL {
  9359. DCIO_GENERICB_SEL_DACA_STEREOSYNC = 0x00000000,
  9360. DCIO_GENERICB_SEL_STEREOSYNC = 0x00000001,
  9361. DCIO_GENERICB_SEL_DACA_PIXCLK = 0x00000002,
  9362. DCIO_GENERICB_SEL_DACB_PIXCLK = 0x00000003,
  9363. DCIO_GENERICB_SEL_DVOA_CTL3 = 0x00000004,
  9364. DCIO_GENERICB_SEL_P1_PLLCLK = 0x00000005,
  9365. DCIO_GENERICB_SEL_P2_PLLCLK = 0x00000006,
  9366. DCIO_GENERICB_SEL_DVOA_STEREOSYNC = 0x00000007,
  9367. DCIO_GENERICB_SEL_DACA_FIELD_NUMBER = 0x00000008,
  9368. DCIO_GENERICB_SEL_DACB_FIELD_NUMBER = 0x00000009,
  9369. DCIO_GENERICB_SEL_GENERICB_DCCG = 0x0000000a,
  9370. DCIO_GENERICB_SEL_SYNCEN = 0x0000000b,
  9371. DCIO_GENERICB_SEL_UNIPHY_REFDIV_CLK = 0x0000000c,
  9372. DCIO_GENERICB_SEL_UNIPHY_FBDIV_CLK = 0x0000000d,
  9373. DCIO_GENERICB_SEL_UNIPHY_FBDIV_SSC_CLK = 0x0000000e,
  9374. DCIO_GENERICB_SEL_UNIPHY_FBDIV_CLK_DIV2 = 0x0000000f,
  9375. } DCIO_DC_GENERICB_SEL;
  9376. /*
  9377. * DCIO_DC_PAD_EXTERN_SIG_SEL enum
  9378. */
  9379. typedef enum DCIO_DC_PAD_EXTERN_SIG_SEL {
  9380. DCIO_DC_PAD_EXTERN_SIG_SEL_MVP = 0x00000000,
  9381. DCIO_DC_PAD_EXTERN_SIG_SEL_VSYNCA = 0x00000001,
  9382. DCIO_DC_PAD_EXTERN_SIG_SEL_GENLK_CLK = 0x00000002,
  9383. DCIO_DC_PAD_EXTERN_SIG_SEL_GENLK_VSYNC = 0x00000003,
  9384. DCIO_DC_PAD_EXTERN_SIG_SEL_GENERICA = 0x00000004,
  9385. DCIO_DC_PAD_EXTERN_SIG_SEL_GENERICB = 0x00000005,
  9386. DCIO_DC_PAD_EXTERN_SIG_SEL_GENERICC = 0x00000006,
  9387. DCIO_DC_PAD_EXTERN_SIG_SEL_HPD1 = 0x00000007,
  9388. DCIO_DC_PAD_EXTERN_SIG_SEL_HPD2 = 0x00000008,
  9389. DCIO_DC_PAD_EXTERN_SIG_SEL_DDC1CLK = 0x00000009,
  9390. DCIO_DC_PAD_EXTERN_SIG_SEL_DDC1DATA = 0x0000000a,
  9391. DCIO_DC_PAD_EXTERN_SIG_SEL_DDC2CLK = 0x0000000b,
  9392. DCIO_DC_PAD_EXTERN_SIG_SEL_DDC2DATA = 0x0000000c,
  9393. DCIO_DC_PAD_EXTERN_SIG_SEL_VHAD1 = 0x0000000d,
  9394. DCIO_DC_PAD_EXTERN_SIG_SEL_VHAD0 = 0x0000000e,
  9395. DCIO_DC_PAD_EXTERN_SIG_SEL_VPHCTL = 0x0000000f,
  9396. } DCIO_DC_PAD_EXTERN_SIG_SEL;
  9397. /*
  9398. * DCIO_DC_PAD_EXTERN_SIG_MVP_PIXEL_SRC_STATUS enum
  9399. */
  9400. typedef enum DCIO_DC_PAD_EXTERN_SIG_MVP_PIXEL_SRC_STATUS {
  9401. DCIO_MVP_PIXEL_SRC_STATUS_HSYNCA = 0x00000000,
  9402. DCIO_MVP_PIXEL_SRC_STATUS_HSYNCA_DUPLICATE = 0x00000001,
  9403. DCIO_MVP_PIXEL_SRC_STATUS_CRTC = 0x00000002,
  9404. DCIO_MVP_PIXEL_SRC_STATUS_LB = 0x00000003,
  9405. } DCIO_DC_PAD_EXTERN_SIG_MVP_PIXEL_SRC_STATUS;
  9406. /*
  9407. * DCIO_DC_REF_CLK_CNTL_HSYNCA_OUTPUT_SEL enum
  9408. */
  9409. typedef enum DCIO_DC_REF_CLK_CNTL_HSYNCA_OUTPUT_SEL {
  9410. DCIO_HSYNCA_OUTPUT_SEL_DISABLE = 0x00000000,
  9411. DCIO_HSYNCA_OUTPUT_SEL_PPLL1 = 0x00000001,
  9412. DCIO_HSYNCA_OUTPUT_SEL_PPLL2 = 0x00000002,
  9413. DCIO_HSYNCA_OUTPUT_SEL_RESERVED = 0x00000003,
  9414. } DCIO_DC_REF_CLK_CNTL_HSYNCA_OUTPUT_SEL;
  9415. /*
  9416. * DCIO_DC_REF_CLK_CNTL_GENLK_CLK_OUTPUT_SEL enum
  9417. */
  9418. typedef enum DCIO_DC_REF_CLK_CNTL_GENLK_CLK_OUTPUT_SEL {
  9419. DCIO_GENLK_CLK_OUTPUT_SEL_DISABLE = 0x00000000,
  9420. DCIO_GENLK_CLK_OUTPUT_SEL_PPLL1 = 0x00000001,
  9421. DCIO_GENLK_CLK_OUTPUT_SEL_PPLL2 = 0x00000002,
  9422. DCIO_GENLK_CLK_OUTPUT_SEL_RESERVED_VALUE3 = 0x00000003,
  9423. } DCIO_DC_REF_CLK_CNTL_GENLK_CLK_OUTPUT_SEL;
  9424. /*
  9425. * DCIO_DC_GPIO_VIP_DEBUG enum
  9426. */
  9427. typedef enum DCIO_DC_GPIO_VIP_DEBUG {
  9428. DCIO_DC_GPIO_VIP_DEBUG_NORMAL = 0x00000000,
  9429. DCIO_DC_GPIO_VIP_DEBUG_CG_BIG = 0x00000001,
  9430. } DCIO_DC_GPIO_VIP_DEBUG;
  9431. /*
  9432. * DCIO_DC_GPIO_MACRO_DEBUG enum
  9433. */
  9434. typedef enum DCIO_DC_GPIO_MACRO_DEBUG {
  9435. DCIO_DC_GPIO_MACRO_DEBUG_NORMAL = 0x00000000,
  9436. DCIO_DC_GPIO_MACRO_DEBUG_CHIP_BIF = 0x00000001,
  9437. DCIO_DC_GPIO_MACRO_DEBUG_RESERVED_VALUE2 = 0x00000002,
  9438. DCIO_DC_GPIO_MACRO_DEBUG_RESERVED_VALUE3 = 0x00000003,
  9439. } DCIO_DC_GPIO_MACRO_DEBUG;
  9440. /*
  9441. * DCIO_DC_GPIO_CHIP_DEBUG_OUT_PIN_SEL enum
  9442. */
  9443. typedef enum DCIO_DC_GPIO_CHIP_DEBUG_OUT_PIN_SEL {
  9444. DCIO_DC_GPIO_CHIP_DEBUG_OUT_PIN_SEL_NORMAL = 0x00000000,
  9445. DCIO_DC_GPIO_CHIP_DEBUG_OUT_PIN_SEL_SWAP = 0x00000001,
  9446. } DCIO_DC_GPIO_CHIP_DEBUG_OUT_PIN_SEL;
  9447. /*
  9448. * DCIO_DC_GPIO_DEBUG_BUS_FLOP_EN enum
  9449. */
  9450. typedef enum DCIO_DC_GPIO_DEBUG_BUS_FLOP_EN {
  9451. DCIO_DC_GPIO_DEBUG_BUS_FLOP_EN_BYPASS = 0x00000000,
  9452. DCIO_DC_GPIO_DEBUG_BUS_FLOP_EN_ENABLE = 0x00000001,
  9453. } DCIO_DC_GPIO_DEBUG_BUS_FLOP_EN;
  9454. /*
  9455. * DCIO_DC_GPIO_DEBUG_DPRX_LOOPBACK_ENABLE enum
  9456. */
  9457. typedef enum DCIO_DC_GPIO_DEBUG_DPRX_LOOPBACK_ENABLE {
  9458. DCIO_DPRX_LOOPBACK_ENABLE_NORMAL = 0x00000000,
  9459. DCIO_DPRX_LOOPBACK_ENABLE_LOOP = 0x00000001,
  9460. } DCIO_DC_GPIO_DEBUG_DPRX_LOOPBACK_ENABLE;
  9461. /*
  9462. * DCIO_UNIPHY_LINK_CNTL_MINIMUM_PIXVLD_LOW_DURATION enum
  9463. */
  9464. typedef enum DCIO_UNIPHY_LINK_CNTL_MINIMUM_PIXVLD_LOW_DURATION {
  9465. DCIO_UNIPHY_MINIMUM_PIXVLD_LOW_DURATION_3_CLOCKS = 0x00000000,
  9466. DCIO_UNIPHY_MINIMUM_PIXVLD_LOW_DURATION_7_CLOCKS = 0x00000001,
  9467. DCIO_UNIPHY_MINIMUM_PIXVLD_LOW_DURATION_11_CLOCKS = 0x00000002,
  9468. DCIO_UNIPHY_MINIMUM_PIXVLD_LOW_DURATION_15_CLOCKS = 0x00000003,
  9469. DCIO_UNIPHY_MINIMUM_PIXVLD_LOW_DURATION_19_CLOCKS = 0x00000004,
  9470. DCIO_UNIPHY_MINIMUM_PIXVLD_LOW_DURATION_23_CLOCKS = 0x00000005,
  9471. DCIO_UNIPHY_MINIMUM_PIXVLD_LOW_DURATION_27_CLOCKS = 0x00000006,
  9472. DCIO_UNIPHY_MINIMUM_PIXVLD_LOW_DURATION_31_CLOCKS = 0x00000007,
  9473. } DCIO_UNIPHY_LINK_CNTL_MINIMUM_PIXVLD_LOW_DURATION;
  9474. /*
  9475. * DCIO_UNIPHY_LINK_CNTL_CHANNEL_INVERT enum
  9476. */
  9477. typedef enum DCIO_UNIPHY_LINK_CNTL_CHANNEL_INVERT {
  9478. DCIO_UNIPHY_CHANNEL_NO_INVERSION = 0x00000000,
  9479. DCIO_UNIPHY_CHANNEL_INVERTED = 0x00000001,
  9480. } DCIO_UNIPHY_LINK_CNTL_CHANNEL_INVERT;
  9481. /*
  9482. * DCIO_UNIPHY_LINK_CNTL_ENABLE_HPD_MASK enum
  9483. */
  9484. typedef enum DCIO_UNIPHY_LINK_CNTL_ENABLE_HPD_MASK {
  9485. DCIO_UNIPHY_LINK_ENABLE_HPD_MASK_DISALLOW = 0x00000000,
  9486. DCIO_UNIPHY_LINK_ENABLE_HPD_MASK_ALLOW = 0x00000001,
  9487. DCIO_UNIPHY_LINK_ENABLE_HPD_MASK_ALLOW_DEBOUNCED = 0x00000002,
  9488. DCIO_UNIPHY_LINK_ENABLE_HPD_MASK_ALLOW_TOGGLE_FILTERED = 0x00000003,
  9489. } DCIO_UNIPHY_LINK_CNTL_ENABLE_HPD_MASK;
  9490. /*
  9491. * DCIO_UNIPHY_CHANNEL_XBAR_SOURCE enum
  9492. */
  9493. typedef enum DCIO_UNIPHY_CHANNEL_XBAR_SOURCE {
  9494. DCIO_UNIPHY_CHANNEL_XBAR_SOURCE_CH0 = 0x00000000,
  9495. DCIO_UNIPHY_CHANNEL_XBAR_SOURCE_CH1 = 0x00000001,
  9496. DCIO_UNIPHY_CHANNEL_XBAR_SOURCE_CH2 = 0x00000002,
  9497. DCIO_UNIPHY_CHANNEL_XBAR_SOURCE_CH3 = 0x00000003,
  9498. } DCIO_UNIPHY_CHANNEL_XBAR_SOURCE;
  9499. /*
  9500. * DCIO_DC_DVODATA_CONFIG_VIP_MUX_EN enum
  9501. */
  9502. typedef enum DCIO_DC_DVODATA_CONFIG_VIP_MUX_EN {
  9503. DCIO_VIP_MUX_EN_DVO = 0x00000000,
  9504. DCIO_VIP_MUX_EN_VIP = 0x00000001,
  9505. } DCIO_DC_DVODATA_CONFIG_VIP_MUX_EN;
  9506. /*
  9507. * DCIO_DC_DVODATA_CONFIG_VIP_ALTER_MAPPING_EN enum
  9508. */
  9509. typedef enum DCIO_DC_DVODATA_CONFIG_VIP_ALTER_MAPPING_EN {
  9510. DCIO_VIP_ALTER_MAPPING_EN_DEFAULT = 0x00000000,
  9511. DCIO_VIP_ALTER_MAPPING_EN_ALTERNATIVE = 0x00000001,
  9512. } DCIO_DC_DVODATA_CONFIG_VIP_ALTER_MAPPING_EN;
  9513. /*
  9514. * DCIO_DC_DVODATA_CONFIG_DVO_ALTER_MAPPING_EN enum
  9515. */
  9516. typedef enum DCIO_DC_DVODATA_CONFIG_DVO_ALTER_MAPPING_EN {
  9517. DCIO_DVO_ALTER_MAPPING_EN_DEFAULT = 0x00000000,
  9518. DCIO_DVO_ALTER_MAPPING_EN_ALTERNATIVE = 0x00000001,
  9519. } DCIO_DC_DVODATA_CONFIG_DVO_ALTER_MAPPING_EN;
  9520. /*
  9521. * DCIO_LVTMA_PWRSEQ_CNTL_DISABLE_SYNCEN_CONTROL_OF_TX_EN enum
  9522. */
  9523. typedef enum DCIO_LVTMA_PWRSEQ_CNTL_DISABLE_SYNCEN_CONTROL_OF_TX_EN {
  9524. DCIO_LVTMA_PWRSEQ_DISABLE_SYNCEN_CONTROL_OF_TX_ENABLE = 0x00000000,
  9525. DCIO_LVTMA_PWRSEQ_DISABLE_SYNCEN_CONTROL_OF_TX_DISABLE = 0x00000001,
  9526. } DCIO_LVTMA_PWRSEQ_CNTL_DISABLE_SYNCEN_CONTROL_OF_TX_EN;
  9527. /*
  9528. * DCIO_LVTMA_PWRSEQ_CNTL_TARGET_STATE enum
  9529. */
  9530. typedef enum DCIO_LVTMA_PWRSEQ_CNTL_TARGET_STATE {
  9531. DCIO_LVTMA_PWRSEQ_TARGET_STATE_LCD_OFF = 0x00000000,
  9532. DCIO_LVTMA_PWRSEQ_TARGET_STATE_LCD_ON = 0x00000001,
  9533. } DCIO_LVTMA_PWRSEQ_CNTL_TARGET_STATE;
  9534. /*
  9535. * DCIO_LVTMA_PWRSEQ_CNTL_LVTMA_SYNCEN_POL enum
  9536. */
  9537. typedef enum DCIO_LVTMA_PWRSEQ_CNTL_LVTMA_SYNCEN_POL {
  9538. DCIO_LVTMA_SYNCEN_POL_NON_INVERT = 0x00000000,
  9539. DCIO_LVTMA_SYNCEN_POL_INVERT = 0x00000001,
  9540. } DCIO_LVTMA_PWRSEQ_CNTL_LVTMA_SYNCEN_POL;
  9541. /*
  9542. * DCIO_LVTMA_PWRSEQ_CNTL_LVTMA_DIGON enum
  9543. */
  9544. typedef enum DCIO_LVTMA_PWRSEQ_CNTL_LVTMA_DIGON {
  9545. DCIO_LVTMA_DIGON_OFF = 0x00000000,
  9546. DCIO_LVTMA_DIGON_ON = 0x00000001,
  9547. } DCIO_LVTMA_PWRSEQ_CNTL_LVTMA_DIGON;
  9548. /*
  9549. * DCIO_LVTMA_PWRSEQ_CNTL_LVTMA_DIGON_POL enum
  9550. */
  9551. typedef enum DCIO_LVTMA_PWRSEQ_CNTL_LVTMA_DIGON_POL {
  9552. DCIO_LVTMA_DIGON_POL_NON_INVERT = 0x00000000,
  9553. DCIO_LVTMA_DIGON_POL_INVERT = 0x00000001,
  9554. } DCIO_LVTMA_PWRSEQ_CNTL_LVTMA_DIGON_POL;
  9555. /*
  9556. * DCIO_LVTMA_PWRSEQ_CNTL_LVTMA_BLON enum
  9557. */
  9558. typedef enum DCIO_LVTMA_PWRSEQ_CNTL_LVTMA_BLON {
  9559. DCIO_LVTMA_BLON_OFF = 0x00000000,
  9560. DCIO_LVTMA_BLON_ON = 0x00000001,
  9561. } DCIO_LVTMA_PWRSEQ_CNTL_LVTMA_BLON;
  9562. /*
  9563. * DCIO_LVTMA_PWRSEQ_CNTL_LVTMA_BLON_POL enum
  9564. */
  9565. typedef enum DCIO_LVTMA_PWRSEQ_CNTL_LVTMA_BLON_POL {
  9566. DCIO_LVTMA_BLON_POL_NON_INVERT = 0x00000000,
  9567. DCIO_LVTMA_BLON_POL_INVERT = 0x00000001,
  9568. } DCIO_LVTMA_PWRSEQ_CNTL_LVTMA_BLON_POL;
  9569. /*
  9570. * DCIO_LVTMA_PWRSEQ_DELAY2_LVTMA_VARY_BL_OVERRIDE_EN enum
  9571. */
  9572. typedef enum DCIO_LVTMA_PWRSEQ_DELAY2_LVTMA_VARY_BL_OVERRIDE_EN {
  9573. DCIO_LVTMA_VARY_BL_OVERRIDE_EN_BLON = 0x00000000,
  9574. DCIO_LVTMA_VARY_BL_OVERRIDE_EN_SEPARATE = 0x00000001,
  9575. } DCIO_LVTMA_PWRSEQ_DELAY2_LVTMA_VARY_BL_OVERRIDE_EN;
  9576. /*
  9577. * DCIO_BL_PWM_CNTL_BL_PWM_FRACTIONAL_EN enum
  9578. */
  9579. typedef enum DCIO_BL_PWM_CNTL_BL_PWM_FRACTIONAL_EN {
  9580. DCIO_BL_PWM_FRACTIONAL_DISABLE = 0x00000000,
  9581. DCIO_BL_PWM_FRACTIONAL_ENABLE = 0x00000001,
  9582. } DCIO_BL_PWM_CNTL_BL_PWM_FRACTIONAL_EN;
  9583. /*
  9584. * DCIO_BL_PWM_CNTL_BL_PWM_EN enum
  9585. */
  9586. typedef enum DCIO_BL_PWM_CNTL_BL_PWM_EN {
  9587. DCIO_BL_PWM_DISABLE = 0x00000000,
  9588. DCIO_BL_PWM_ENABLE = 0x00000001,
  9589. } DCIO_BL_PWM_CNTL_BL_PWM_EN;
  9590. /*
  9591. * DCIO_BL_PWM_CNTL2_DBG_BL_PWM_INPUT_REFCLK_SELECT enum
  9592. */
  9593. typedef enum DCIO_BL_PWM_CNTL2_DBG_BL_PWM_INPUT_REFCLK_SELECT {
  9594. DCIO_DBG_BL_PWM_INPUT_REFCLK_SELECT_NORMAL = 0x00000000,
  9595. DCIO_DBG_BL_PWM_INPUT_REFCLK_SELECT_DEBUG1 = 0x00000001,
  9596. DCIO_DBG_BL_PWM_INPUT_REFCLK_SELECT_DEBUG2 = 0x00000002,
  9597. DCIO_DBG_BL_PWM_INPUT_REFCLK_SELECT_DEBUG3 = 0x00000003,
  9598. } DCIO_BL_PWM_CNTL2_DBG_BL_PWM_INPUT_REFCLK_SELECT;
  9599. /*
  9600. * DCIO_BL_PWM_CNTL2_BL_PWM_OVERRIDE_BL_OUT_ENABLE enum
  9601. */
  9602. typedef enum DCIO_BL_PWM_CNTL2_BL_PWM_OVERRIDE_BL_OUT_ENABLE {
  9603. DCIO_BL_PWM_OVERRIDE_BL_OUT_DISABLE = 0x00000000,
  9604. DCIO_BL_PWM_OVERRIDE_BL_OUT_ENABLE = 0x00000001,
  9605. } DCIO_BL_PWM_CNTL2_BL_PWM_OVERRIDE_BL_OUT_ENABLE;
  9606. /*
  9607. * DCIO_BL_PWM_CNTL2_BL_PWM_OVERRIDE_LVTMA_PWRSEQ_EN enum
  9608. */
  9609. typedef enum DCIO_BL_PWM_CNTL2_BL_PWM_OVERRIDE_LVTMA_PWRSEQ_EN {
  9610. DCIO_BL_PWM_OVERRIDE_LVTMA_PWRSEQ_EN_NORMAL = 0x00000000,
  9611. DCIO_BL_PWM_OVERRIDE_LVTMA_PWRSEQ_EN_PWM = 0x00000001,
  9612. } DCIO_BL_PWM_CNTL2_BL_PWM_OVERRIDE_LVTMA_PWRSEQ_EN;
  9613. /*
  9614. * DCIO_BL_PWM_GRP1_REG_LOCK enum
  9615. */
  9616. typedef enum DCIO_BL_PWM_GRP1_REG_LOCK {
  9617. DCIO_BL_PWM_GRP1_REG_LOCK_DISABLE = 0x00000000,
  9618. DCIO_BL_PWM_GRP1_REG_LOCK_ENABLE = 0x00000001,
  9619. } DCIO_BL_PWM_GRP1_REG_LOCK;
  9620. /*
  9621. * DCIO_BL_PWM_GRP1_UPDATE_AT_FRAME_START enum
  9622. */
  9623. typedef enum DCIO_BL_PWM_GRP1_UPDATE_AT_FRAME_START {
  9624. DCIO_BL_PWM_GRP1_UPDATE_AT_FRAME_START_DISABLE = 0x00000000,
  9625. DCIO_BL_PWM_GRP1_UPDATE_AT_FRAME_START_ENABLE = 0x00000001,
  9626. } DCIO_BL_PWM_GRP1_UPDATE_AT_FRAME_START;
  9627. /*
  9628. * DCIO_BL_PWM_GRP1_FRAME_START_DISP_SEL enum
  9629. */
  9630. typedef enum DCIO_BL_PWM_GRP1_FRAME_START_DISP_SEL {
  9631. DCIO_BL_PWM_GRP1_FRAME_START_DISP_SEL_CONTROLLER1 = 0x00000000,
  9632. DCIO_BL_PWM_GRP1_FRAME_START_DISP_SEL_CONTROLLER2 = 0x00000001,
  9633. DCIO_BL_PWM_GRP1_FRAME_START_DISP_SEL_CONTROLLER3 = 0x00000002,
  9634. DCIO_BL_PWM_GRP1_FRAME_START_DISP_SEL_CONTROLLER4 = 0x00000003,
  9635. DCIO_BL_PWM_GRP1_FRAME_START_DISP_SEL_CONTROLLER5 = 0x00000004,
  9636. DCIO_BL_PWM_GRP1_FRAME_START_DISP_SEL_CONTROLLER6 = 0x00000005,
  9637. } DCIO_BL_PWM_GRP1_FRAME_START_DISP_SEL;
  9638. /*
  9639. * DCIO_BL_PWM_GRP1_READBACK_DB_REG_VALUE_EN enum
  9640. */
  9641. typedef enum DCIO_BL_PWM_GRP1_READBACK_DB_REG_VALUE_EN {
  9642. DCIO_BL_PWM_GRP1_READBACK_DB_REG_VALUE_EN_BL_PWM = 0x00000000,
  9643. DCIO_BL_PWM_GRP1_READBACK_DB_REG_VALUE_EN_BL1_PWM = 0x00000001,
  9644. } DCIO_BL_PWM_GRP1_READBACK_DB_REG_VALUE_EN;
  9645. /*
  9646. * DCIO_BL_PWM_GRP1_IGNORE_MASTER_LOCK_EN enum
  9647. */
  9648. typedef enum DCIO_BL_PWM_GRP1_IGNORE_MASTER_LOCK_EN {
  9649. DCIO_BL_PWM_GRP1_IGNORE_MASTER_LOCK_ENABLE = 0x00000000,
  9650. DCIO_BL_PWM_GRP1_IGNORE_MASTER_LOCK_DISABLE = 0x00000001,
  9651. } DCIO_BL_PWM_GRP1_IGNORE_MASTER_LOCK_EN;
  9652. /*
  9653. * DCIO_GSL_SEL enum
  9654. */
  9655. typedef enum DCIO_GSL_SEL {
  9656. DCIO_GSL_SEL_GROUP_0 = 0x00000000,
  9657. DCIO_GSL_SEL_GROUP_1 = 0x00000001,
  9658. DCIO_GSL_SEL_GROUP_2 = 0x00000002,
  9659. } DCIO_GSL_SEL;
  9660. /*
  9661. * DCIO_GENLK_CLK_GSL_MASK enum
  9662. */
  9663. typedef enum DCIO_GENLK_CLK_GSL_MASK {
  9664. DCIO_GENLK_CLK_GSL_MASK_NO = 0x00000000,
  9665. DCIO_GENLK_CLK_GSL_MASK_TIMING = 0x00000001,
  9666. DCIO_GENLK_CLK_GSL_MASK_STEREO = 0x00000002,
  9667. } DCIO_GENLK_CLK_GSL_MASK;
  9668. /*
  9669. * DCIO_GENLK_VSYNC_GSL_MASK enum
  9670. */
  9671. typedef enum DCIO_GENLK_VSYNC_GSL_MASK {
  9672. DCIO_GENLK_VSYNC_GSL_MASK_NO = 0x00000000,
  9673. DCIO_GENLK_VSYNC_GSL_MASK_TIMING = 0x00000001,
  9674. DCIO_GENLK_VSYNC_GSL_MASK_STEREO = 0x00000002,
  9675. } DCIO_GENLK_VSYNC_GSL_MASK;
  9676. /*
  9677. * DCIO_SWAPLOCK_A_GSL_MASK enum
  9678. */
  9679. typedef enum DCIO_SWAPLOCK_A_GSL_MASK {
  9680. DCIO_SWAPLOCK_A_GSL_MASK_NO = 0x00000000,
  9681. DCIO_SWAPLOCK_A_GSL_MASK_TIMING = 0x00000001,
  9682. DCIO_SWAPLOCK_A_GSL_MASK_STEREO = 0x00000002,
  9683. } DCIO_SWAPLOCK_A_GSL_MASK;
  9684. /*
  9685. * DCIO_SWAPLOCK_B_GSL_MASK enum
  9686. */
  9687. typedef enum DCIO_SWAPLOCK_B_GSL_MASK {
  9688. DCIO_SWAPLOCK_B_GSL_MASK_NO = 0x00000000,
  9689. DCIO_SWAPLOCK_B_GSL_MASK_TIMING = 0x00000001,
  9690. DCIO_SWAPLOCK_B_GSL_MASK_STEREO = 0x00000002,
  9691. } DCIO_SWAPLOCK_B_GSL_MASK;
  9692. /*
  9693. * DCIO_GSL_VSYNC_SEL enum
  9694. */
  9695. typedef enum DCIO_GSL_VSYNC_SEL {
  9696. DCIO_GSL_VSYNC_SEL_PIPE0 = 0x00000000,
  9697. DCIO_GSL_VSYNC_SEL_PIPE1 = 0x00000001,
  9698. DCIO_GSL_VSYNC_SEL_PIPE2 = 0x00000002,
  9699. DCIO_GSL_VSYNC_SEL_PIPE3 = 0x00000003,
  9700. DCIO_GSL_VSYNC_SEL_PIPE4 = 0x00000004,
  9701. DCIO_GSL_VSYNC_SEL_PIPE5 = 0x00000005,
  9702. } DCIO_GSL_VSYNC_SEL;
  9703. /*
  9704. * DCIO_GSL0_TIMING_SYNC_SEL enum
  9705. */
  9706. typedef enum DCIO_GSL0_TIMING_SYNC_SEL {
  9707. DCIO_GSL0_TIMING_SYNC_SEL_PIPE = 0x00000000,
  9708. DCIO_GSL0_TIMING_SYNC_SEL_GENCLK_VSYNC = 0x00000001,
  9709. DCIO_GSL0_TIMING_SYNC_SEL_GENCLK_CLK = 0x00000002,
  9710. DCIO_GSL0_TIMING_SYNC_SEL_SWAPLOCK_A = 0x00000003,
  9711. DCIO_GSL0_TIMING_SYNC_SEL_SWAPLOCK_B = 0x00000004,
  9712. } DCIO_GSL0_TIMING_SYNC_SEL;
  9713. /*
  9714. * DCIO_GSL0_GLOBAL_UNLOCK_SEL enum
  9715. */
  9716. typedef enum DCIO_GSL0_GLOBAL_UNLOCK_SEL {
  9717. DCIO_GSL0_GLOBAL_UNLOCK_SEL_INVERSION = 0x00000000,
  9718. DCIO_GSL0_GLOBAL_UNLOCK_SEL_GENCLK_VSYNC = 0x00000001,
  9719. DCIO_GSL0_GLOBAL_UNLOCK_SEL_GENLK_CLK = 0x00000002,
  9720. DCIO_GSL0_GLOBAL_UNLOCK_SEL_SWAPLOCK_A = 0x00000003,
  9721. DCIO_GSL0_GLOBAL_UNLOCK_SEL_SWAPLOCK_B = 0x00000004,
  9722. } DCIO_GSL0_GLOBAL_UNLOCK_SEL;
  9723. /*
  9724. * DCIO_GSL1_TIMING_SYNC_SEL enum
  9725. */
  9726. typedef enum DCIO_GSL1_TIMING_SYNC_SEL {
  9727. DCIO_GSL1_TIMING_SYNC_SEL_PIPE = 0x00000000,
  9728. DCIO_GSL1_TIMING_SYNC_SEL_GENCLK_VSYNC = 0x00000001,
  9729. DCIO_GSL1_TIMING_SYNC_SEL_GENCLK_CLK = 0x00000002,
  9730. DCIO_GSL1_TIMING_SYNC_SEL_SWAPLOCK_A = 0x00000003,
  9731. DCIO_GSL1_TIMING_SYNC_SEL_SWAPLOCK_B = 0x00000004,
  9732. } DCIO_GSL1_TIMING_SYNC_SEL;
  9733. /*
  9734. * DCIO_GSL1_GLOBAL_UNLOCK_SEL enum
  9735. */
  9736. typedef enum DCIO_GSL1_GLOBAL_UNLOCK_SEL {
  9737. DCIO_GSL1_GLOBAL_UNLOCK_SEL_INVERSION = 0x00000000,
  9738. DCIO_GSL1_GLOBAL_UNLOCK_SEL_GENCLK_VSYNC = 0x00000001,
  9739. DCIO_GSL1_GLOBAL_UNLOCK_SEL_GENLK_CLK = 0x00000002,
  9740. DCIO_GSL1_GLOBAL_UNLOCK_SEL_SWAPLOCK_A = 0x00000003,
  9741. DCIO_GSL1_GLOBAL_UNLOCK_SEL_SWAPLOCK_B = 0x00000004,
  9742. } DCIO_GSL1_GLOBAL_UNLOCK_SEL;
  9743. /*
  9744. * DCIO_GSL2_TIMING_SYNC_SEL enum
  9745. */
  9746. typedef enum DCIO_GSL2_TIMING_SYNC_SEL {
  9747. DCIO_GSL2_TIMING_SYNC_SEL_PIPE = 0x00000000,
  9748. DCIO_GSL2_TIMING_SYNC_SEL_GENCLK_VSYNC = 0x00000001,
  9749. DCIO_GSL2_TIMING_SYNC_SEL_GENCLK_CLK = 0x00000002,
  9750. DCIO_GSL2_TIMING_SYNC_SEL_SWAPLOCK_A = 0x00000003,
  9751. DCIO_GSL2_TIMING_SYNC_SEL_SWAPLOCK_B = 0x00000004,
  9752. } DCIO_GSL2_TIMING_SYNC_SEL;
  9753. /*
  9754. * DCIO_GSL2_GLOBAL_UNLOCK_SEL enum
  9755. */
  9756. typedef enum DCIO_GSL2_GLOBAL_UNLOCK_SEL {
  9757. DCIO_GSL2_GLOBAL_UNLOCK_SEL_INVERSION = 0x00000000,
  9758. DCIO_GSL2_GLOBAL_UNLOCK_SEL_GENCLK_VSYNC = 0x00000001,
  9759. DCIO_GSL2_GLOBAL_UNLOCK_SEL_GENLK_CLK = 0x00000002,
  9760. DCIO_GSL2_GLOBAL_UNLOCK_SEL_SWAPLOCK_A = 0x00000003,
  9761. DCIO_GSL2_GLOBAL_UNLOCK_SEL_SWAPLOCK_B = 0x00000004,
  9762. } DCIO_GSL2_GLOBAL_UNLOCK_SEL;
  9763. /*
  9764. * DCIO_DC_GPU_TIMER_START_POSITION enum
  9765. */
  9766. typedef enum DCIO_DC_GPU_TIMER_START_POSITION {
  9767. DCIO_GPU_TIMER_START_0_END_27 = 0x00000000,
  9768. DCIO_GPU_TIMER_START_1_END_28 = 0x00000001,
  9769. DCIO_GPU_TIMER_START_2_END_29 = 0x00000002,
  9770. DCIO_GPU_TIMER_START_3_END_30 = 0x00000003,
  9771. DCIO_GPU_TIMER_START_4_END_31 = 0x00000004,
  9772. DCIO_GPU_TIMER_START_6_END_33 = 0x00000005,
  9773. DCIO_GPU_TIMER_START_8_END_35 = 0x00000006,
  9774. DCIO_GPU_TIMER_START_10_END_37 = 0x00000007,
  9775. } DCIO_DC_GPU_TIMER_START_POSITION;
  9776. /*
  9777. * DCIO_CLOCK_CNTL_DCIO_TEST_CLK_SEL enum
  9778. */
  9779. typedef enum DCIO_CLOCK_CNTL_DCIO_TEST_CLK_SEL {
  9780. DCIO_TEST_CLK_SEL_DISPCLK = 0x00000000,
  9781. DCIO_TEST_CLK_SEL_GATED_DISPCLK = 0x00000001,
  9782. DCIO_TEST_CLK_SEL_SCLK = 0x00000002,
  9783. } DCIO_CLOCK_CNTL_DCIO_TEST_CLK_SEL;
  9784. /*
  9785. * DCIO_CLOCK_CNTL_DISPCLK_R_DCIO_GATE_DIS enum
  9786. */
  9787. typedef enum DCIO_CLOCK_CNTL_DISPCLK_R_DCIO_GATE_DIS {
  9788. DCIO_DISPCLK_R_DCIO_GATE_DISABLE = 0x00000000,
  9789. DCIO_DISPCLK_R_DCIO_GATE_ENABLE = 0x00000001,
  9790. } DCIO_CLOCK_CNTL_DISPCLK_R_DCIO_GATE_DIS;
  9791. /*
  9792. * DCIO_DCO_DCFE_EXT_VSYNC_MUX enum
  9793. */
  9794. typedef enum DCIO_DCO_DCFE_EXT_VSYNC_MUX {
  9795. DCIO_EXT_VSYNC_MUX_SWAPLOCKB = 0x00000000,
  9796. DCIO_EXT_VSYNC_MUX_CRTC0 = 0x00000001,
  9797. DCIO_EXT_VSYNC_MUX_CRTC1 = 0x00000002,
  9798. DCIO_EXT_VSYNC_MUX_CRTC2 = 0x00000003,
  9799. DCIO_EXT_VSYNC_MUX_CRTC3 = 0x00000004,
  9800. DCIO_EXT_VSYNC_MUX_CRTC4 = 0x00000005,
  9801. DCIO_EXT_VSYNC_MUX_CRTC5 = 0x00000006,
  9802. DCIO_EXT_VSYNC_MUX_GENERICB = 0x00000007,
  9803. } DCIO_DCO_DCFE_EXT_VSYNC_MUX;
  9804. /*
  9805. * DCIO_DCO_EXT_VSYNC_MASK enum
  9806. */
  9807. typedef enum DCIO_DCO_EXT_VSYNC_MASK {
  9808. DCIO_EXT_VSYNC_MASK_NONE = 0x00000000,
  9809. DCIO_EXT_VSYNC_MASK_PIPE0 = 0x00000001,
  9810. DCIO_EXT_VSYNC_MASK_PIPE1 = 0x00000002,
  9811. DCIO_EXT_VSYNC_MASK_PIPE2 = 0x00000003,
  9812. DCIO_EXT_VSYNC_MASK_PIPE3 = 0x00000004,
  9813. DCIO_EXT_VSYNC_MASK_PIPE4 = 0x00000005,
  9814. DCIO_EXT_VSYNC_MASK_PIPE5 = 0x00000006,
  9815. DCIO_EXT_VSYNC_MASK_NONE_DUPLICATE = 0x00000007,
  9816. } DCIO_DCO_EXT_VSYNC_MASK;
  9817. /*
  9818. * DCIO_DSYNC_SOFT_RESET enum
  9819. */
  9820. typedef enum DCIO_DSYNC_SOFT_RESET {
  9821. DCIO_DSYNC_SOFT_RESET_DEASSERT = 0x00000000,
  9822. DCIO_DSYNC_SOFT_RESET_ASSERT = 0x00000001,
  9823. } DCIO_DSYNC_SOFT_RESET;
  9824. /*
  9825. * DCIO_DACA_SOFT_RESET enum
  9826. */
  9827. typedef enum DCIO_DACA_SOFT_RESET {
  9828. DCIO_DACA_SOFT_RESET_DEASSERT = 0x00000000,
  9829. DCIO_DACA_SOFT_RESET_ASSERT = 0x00000001,
  9830. } DCIO_DACA_SOFT_RESET;
  9831. /*
  9832. * DCIO_DCRXPHY_SOFT_RESET enum
  9833. */
  9834. typedef enum DCIO_DCRXPHY_SOFT_RESET {
  9835. DCIO_DCRXPHY_SOFT_RESET_DEASSERT = 0x00000000,
  9836. DCIO_DCRXPHY_SOFT_RESET_ASSERT = 0x00000001,
  9837. } DCIO_DCRXPHY_SOFT_RESET;
  9838. /*
  9839. * DCIO_DPHY_LANE_SEL enum
  9840. */
  9841. typedef enum DCIO_DPHY_LANE_SEL {
  9842. DCIO_DPHY_LANE_SEL_LANE0 = 0x00000000,
  9843. DCIO_DPHY_LANE_SEL_LANE1 = 0x00000001,
  9844. DCIO_DPHY_LANE_SEL_LANE2 = 0x00000002,
  9845. DCIO_DPHY_LANE_SEL_LANE3 = 0x00000003,
  9846. } DCIO_DPHY_LANE_SEL;
  9847. /*
  9848. * DCIO_DPCS_INTERRUPT_TYPE enum
  9849. */
  9850. typedef enum DCIO_DPCS_INTERRUPT_TYPE {
  9851. DCIO_DPCS_INTERRUPT_TYPE_LEVEL_BASED = 0x00000000,
  9852. DCIO_DPCS_INTERRUPT_TYPE_PULSE_BASED = 0x00000001,
  9853. } DCIO_DPCS_INTERRUPT_TYPE;
  9854. /*
  9855. * DCIO_DPCS_INTERRUPT_MASK enum
  9856. */
  9857. typedef enum DCIO_DPCS_INTERRUPT_MASK {
  9858. DCIO_DPCS_INTERRUPT_DISABLE = 0x00000000,
  9859. DCIO_DPCS_INTERRUPT_ENABLE = 0x00000001,
  9860. } DCIO_DPCS_INTERRUPT_MASK;
  9861. /*
  9862. * DCIO_DC_GPU_TIMER_READ_SELECT enum
  9863. */
  9864. typedef enum DCIO_DC_GPU_TIMER_READ_SELECT {
  9865. DCIO_GPU_TIMER_READ_SELECT_LOWER_D1_V_UPDATE = 0x00000000,
  9866. DCIO_GPU_TIMER_READ_SELECT_UPPER_D1_V_UPDATE = 0x00000001,
  9867. DCIO_GPU_TIMER_READ_SELECT_LOWER_D2_V_UPDATE = 0x00000002,
  9868. DCIO_GPU_TIMER_READ_SELECT_UPPER_D2_V_UPDATE = 0x00000003,
  9869. DCIO_GPU_TIMER_READ_SELECT_LOWER_D3_V_UPDATE = 0x00000004,
  9870. DCIO_GPU_TIMER_READ_SELECT_UPPER_D3_V_UPDATE = 0x00000005,
  9871. DCIO_GPU_TIMER_READ_SELECT_LOWER_D4_V_UPDATE = 0x00000006,
  9872. DCIO_GPU_TIMER_READ_SELECT_UPPER_D4_V_UPDATE = 0x00000007,
  9873. DCIO_GPU_TIMER_READ_SELECT_LOWER_D5_V_UPDATE = 0x00000008,
  9874. DCIO_GPU_TIMER_READ_SELECT_UPPER_D5_V_UPDATE = 0x00000009,
  9875. DCIO_GPU_TIMER_READ_SELECT_LOWER_D6_V_UPDATE = 0x0000000a,
  9876. DCIO_GPU_TIMER_READ_SELECT_UPPER_D6_V_UPDATE = 0x0000000b,
  9877. DCIO_GPU_TIMER_READ_SELECT_LOWER_D1_P_FLIP = 0x0000000c,
  9878. DCIO_GPU_TIMER_READ_SELECT_UPPER_D1_P_FLIP = 0x0000000d,
  9879. DCIO_GPU_TIMER_READ_SELECT_LOWER_D2_P_FLIP = 0x0000000e,
  9880. DCIO_GPU_TIMER_READ_SELECT_UPPER_D2_P_FLIP = 0x0000000f,
  9881. DCIO_GPU_TIMER_READ_SELECT_LOWER_D3_P_FLIP = 0x00000010,
  9882. DCIO_GPU_TIMER_READ_SELECT_UPPER_D3_P_FLIP = 0x00000011,
  9883. DCIO_GPU_TIMER_READ_SELECT_LOWER_D4_P_FLIP = 0x00000012,
  9884. DCIO_GPU_TIMER_READ_SELECT_UPPER_D4_P_FLIP = 0x00000013,
  9885. DCIO_GPU_TIMER_READ_SELECT_LOWER_D5_P_FLIP = 0x00000014,
  9886. DCIO_GPU_TIMER_READ_SELECT_UPPER_D5_P_FLIP = 0x00000015,
  9887. DCIO_GPU_TIMER_READ_SELECT_LOWER_D6_P_FLIP = 0x00000016,
  9888. DCIO_GPU_TIMER_READ_SELECT_UPPER_D6_P_FLIP = 0x00000017,
  9889. DCIO_GPU_TIMER_READ_SELECT_LOWER_D1_VSYNC_NOM = 0x00000018,
  9890. DCIO_GPU_TIMER_READ_SELECT_UPPER_D1_VSYNC_NOM = 0x00000019,
  9891. DCIO_GPU_TIMER_READ_SELECT_LOWER_D2_VSYNC_NOM = 0x0000001a,
  9892. DCIO_GPU_TIMER_READ_SELECT_UPPER_D2_VSYNC_NOM = 0x0000001b,
  9893. DCIO_GPU_TIMER_READ_SELECT_LOWER_D3_VSYNC_NOM = 0x0000001c,
  9894. DCIO_GPU_TIMER_READ_SELECT_UPPER_D3_VSYNC_NOM = 0x0000001d,
  9895. DCIO_GPU_TIMER_READ_SELECT_LOWER_D4_VSYNC_NOM = 0x0000001e,
  9896. DCIO_GPU_TIMER_READ_SELECT_UPPER_D4_VSYNC_NOM = 0x0000001f,
  9897. DCIO_GPU_TIMER_READ_SELECT_LOWER_D5_VSYNC_NOM = 0x00000020,
  9898. DCIO_GPU_TIMER_READ_SELECT_UPPER_D5_VSYNC_NOM = 0x00000021,
  9899. DCIO_GPU_TIMER_READ_SELECT_LOWER_D6_VSYNC_NOM = 0x00000022,
  9900. DCIO_GPU_TIMER_READ_SELECT_UPPER_D6_VSYNC_NOM = 0x00000023,
  9901. } DCIO_DC_GPU_TIMER_READ_SELECT;
  9902. /*
  9903. * DCIO_IMPCAL_STEP_DELAY enum
  9904. */
  9905. typedef enum DCIO_IMPCAL_STEP_DELAY {
  9906. DCIO_IMPCAL_STEP_DELAY_1us = 0x00000000,
  9907. DCIO_IMPCAL_STEP_DELAY_2us = 0x00000001,
  9908. DCIO_IMPCAL_STEP_DELAY_3us = 0x00000002,
  9909. DCIO_IMPCAL_STEP_DELAY_4us = 0x00000003,
  9910. DCIO_IMPCAL_STEP_DELAY_5us = 0x00000004,
  9911. DCIO_IMPCAL_STEP_DELAY_6us = 0x00000005,
  9912. DCIO_IMPCAL_STEP_DELAY_7us = 0x00000006,
  9913. DCIO_IMPCAL_STEP_DELAY_8us = 0x00000007,
  9914. DCIO_IMPCAL_STEP_DELAY_9us = 0x00000008,
  9915. DCIO_IMPCAL_STEP_DELAY_10us = 0x00000009,
  9916. DCIO_IMPCAL_STEP_DELAY_11us = 0x0000000a,
  9917. DCIO_IMPCAL_STEP_DELAY_12us = 0x0000000b,
  9918. DCIO_IMPCAL_STEP_DELAY_13us = 0x0000000c,
  9919. DCIO_IMPCAL_STEP_DELAY_14us = 0x0000000d,
  9920. DCIO_IMPCAL_STEP_DELAY_15us = 0x0000000e,
  9921. DCIO_IMPCAL_STEP_DELAY_16us = 0x0000000f,
  9922. } DCIO_IMPCAL_STEP_DELAY;
  9923. /*
  9924. * DCIO_UNIPHY_IMPCAL_SEL enum
  9925. */
  9926. typedef enum DCIO_UNIPHY_IMPCAL_SEL {
  9927. DCIO_UNIPHY_IMPCAL_SEL_TEMPERATURE = 0x00000000,
  9928. DCIO_UNIPHY_IMPCAL_SEL_BINARY = 0x00000001,
  9929. } DCIO_UNIPHY_IMPCAL_SEL;
  9930. /*
  9931. * DCIO_DBG_ASYNC_BLOCK_SEL enum
  9932. */
  9933. typedef enum DCIO_DBG_ASYNC_BLOCK_SEL {
  9934. DCIO_DBG_ASYNC_BLOCK_SEL_OVERRIDE = 0x00000000,
  9935. DCIO_DBG_ASYNC_BLOCK_SEL_DCCG = 0x00000001,
  9936. DCIO_DBG_ASYNC_BLOCK_SEL_DCIO = 0x00000002,
  9937. DCIO_DBG_ASYNC_BLOCK_SEL_DCO = 0x00000003,
  9938. } DCIO_DBG_ASYNC_BLOCK_SEL;
  9939. /*
  9940. * DCIO_DBG_ASYNC_4BIT_SEL enum
  9941. */
  9942. typedef enum DCIO_DBG_ASYNC_4BIT_SEL {
  9943. DCIO_DBG_ASYNC_4BIT_SEL_3TO0 = 0x00000000,
  9944. DCIO_DBG_ASYNC_4BIT_SEL_7TO4 = 0x00000001,
  9945. DCIO_DBG_ASYNC_4BIT_SEL_11TO8 = 0x00000002,
  9946. DCIO_DBG_ASYNC_4BIT_SEL_15TO12 = 0x00000003,
  9947. DCIO_DBG_ASYNC_4BIT_SEL_19TO16 = 0x00000004,
  9948. DCIO_DBG_ASYNC_4BIT_SEL_23TO20 = 0x00000005,
  9949. DCIO_DBG_ASYNC_4BIT_SEL_27TO24 = 0x00000006,
  9950. DCIO_DBG_ASYNC_4BIT_SEL_31TO28 = 0x00000007,
  9951. } DCIO_DBG_ASYNC_4BIT_SEL;
  9952. /*******************************************************
  9953. * AOUT Enums
  9954. *******************************************************/
  9955. /*
  9956. * AOUT_EN enum
  9957. */
  9958. typedef enum AOUT_EN {
  9959. AOUT_DISABLE = 0x00000000,
  9960. AOUT_ENABLE = 0x00000001,
  9961. } AOUT_EN;
  9962. /*
  9963. * AOUT_FIFO_START_ADDR enum
  9964. */
  9965. typedef enum AOUT_FIFO_START_ADDR {
  9966. AOUT_FIFO_START_ADDR_2 = 0x00000000,
  9967. AOUT_FIFO_START_ADDR_3 = 0x00000001,
  9968. } AOUT_FIFO_START_ADDR;
  9969. /*
  9970. * AOUT_CRC_TEST_EN enum
  9971. */
  9972. typedef enum AOUT_CRC_TEST_EN {
  9973. AOUT_CRC_DISABLE = 0x00000000,
  9974. AOUT_CRC_ENABLE = 0x00000001,
  9975. } AOUT_CRC_TEST_EN;
  9976. /*
  9977. * AOUT_CRC_SOFT_RESET enum
  9978. */
  9979. typedef enum AOUT_CRC_SOFT_RESET {
  9980. AOUT_CRC_NO_RESET = 0x00000000,
  9981. AOUT_CRC_RESET = 0x00000001,
  9982. } AOUT_CRC_SOFT_RESET;
  9983. /*
  9984. * AOUT_CRC_CONT_EN enum
  9985. */
  9986. typedef enum AOUT_CRC_CONT_EN {
  9987. AOUT_CRC_ONE_SHOT = 0x00000000,
  9988. AOUT_CRC_CONT = 0x00000001,
  9989. } AOUT_CRC_CONT_EN;
  9990. /*
  9991. * I2S_WORD_SIZE enum
  9992. */
  9993. typedef enum I2S_WORD_SIZE {
  9994. I2S_WORD_SIZE_32 = 0x00000000,
  9995. I2S_WORD_SIZE_16 = 0x00000001,
  9996. } I2S_WORD_SIZE;
  9997. /*
  9998. * I2S_SAMPLE_ALIGNMENT enum
  9999. */
  10000. typedef enum I2S_SAMPLE_ALIGNMENT {
  10001. I2S_SAMPLE_LEFT_ALIGNED = 0x00000000,
  10002. I2S_SAMPLE_RIGHT_ALIGNED = 0x00000001,
  10003. } I2S_SAMPLE_ALIGNMENT;
  10004. /*
  10005. * I2S_SAMPLE_BIT_ORDER enum
  10006. */
  10007. typedef enum I2S_SAMPLE_BIT_ORDER {
  10008. I2S_SAMPLE_BIT_ORDER_MSB = 0x00000000,
  10009. I2S_SAMPLE_BIT_ORDER_LSB = 0x00000001,
  10010. } I2S_SAMPLE_BIT_ORDER;
  10011. /*
  10012. * I2S_LRCLK_POLARITY enum
  10013. */
  10014. typedef enum I2S_LRCLK_POLARITY {
  10015. I2S_LRCLK_LOW_LEFT = 0x00000000,
  10016. I2S_LRCLK_HIGH_LEFT = 0x00000001,
  10017. } I2S_LRCLK_POLARITY;
  10018. /*
  10019. * I2S_WORD_ALIGNMENT enum
  10020. */
  10021. typedef enum I2S_WORD_ALIGNMENT {
  10022. I2S_WORD_ALTERNATE_ALIGNMENT = 0x00000000,
  10023. I2S_WORD_I2S_ALIGNMENT = 0x00000001,
  10024. } I2S_WORD_ALIGNMENT;
  10025. /*
  10026. * SPDIF_INVERT_EN enum
  10027. */
  10028. typedef enum SPDIF_INVERT_EN {
  10029. SPDIF_INVERT_DISABLE = 0x00000000,
  10030. SPDIF_INVERT_ENABLE = 0x00000001,
  10031. } SPDIF_INVERT_EN;
  10032. /*******************************************************
  10033. * DCO Enums
  10034. *******************************************************/
  10035. /*
  10036. * DPDBG_EN enum
  10037. */
  10038. typedef enum DPDBG_EN {
  10039. DPDBG_DISABLE = 0x00000000,
  10040. DPDBG_ENABLE = 0x00000001,
  10041. } DPDBG_EN;
  10042. /*
  10043. * DPDBG_INPUT_EN enum
  10044. */
  10045. typedef enum DPDBG_INPUT_EN {
  10046. DPDBG_INPUT_DISABLE = 0x00000000,
  10047. DPDBG_INPUT_ENABLE = 0x00000001,
  10048. } DPDBG_INPUT_EN;
  10049. /*
  10050. * DPDBG_ERROR_DETECTION_MODE enum
  10051. */
  10052. typedef enum DPDBG_ERROR_DETECTION_MODE {
  10053. DPDBG_ERROR_DETECTION_MODE_CSC = 0x00000000,
  10054. DPDBG_ERROR_DETECTION_MODE_RS_ENCODING = 0x00000001,
  10055. } DPDBG_ERROR_DETECTION_MODE;
  10056. /*
  10057. * DPDBG_FIFO_OVERFLOW_INTERRUPT_MASK enum
  10058. */
  10059. typedef enum DPDBG_FIFO_OVERFLOW_INTERRUPT_MASK {
  10060. DPDBG_FIFO_OVERFLOW_INT_DISABLE = 0x00000000,
  10061. DPDBG_FIFO_OVERFLOW_INT_ENABLE = 0x00000001,
  10062. } DPDBG_FIFO_OVERFLOW_INTERRUPT_MASK;
  10063. /*
  10064. * DPDBG_FIFO_OVERFLOW_INTERRUPT_TYPE enum
  10065. */
  10066. typedef enum DPDBG_FIFO_OVERFLOW_INTERRUPT_TYPE {
  10067. DPDBG_FIFO_OVERFLOW_INT_LEVEL_BASED = 0x00000000,
  10068. DPDBG_FIFO_OVERFLOW_INT_PULSE_BASED = 0x00000001,
  10069. } DPDBG_FIFO_OVERFLOW_INTERRUPT_TYPE;
  10070. /*
  10071. * DPDBG_FIFO_OVERFLOW_INTERRUPT_ACK enum
  10072. */
  10073. typedef enum DPDBG_FIFO_OVERFLOW_INTERRUPT_ACK {
  10074. DPDBG_FIFO_OVERFLOW_INT_NO_ACK = 0x00000000,
  10075. DPDBG_FIFO_OVERFLOW_INT_CLEAR = 0x00000001,
  10076. } DPDBG_FIFO_OVERFLOW_INTERRUPT_ACK;
  10077. /*
  10078. * PM_ASSERT_RESET enum
  10079. */
  10080. typedef enum PM_ASSERT_RESET {
  10081. PM_ASSERT_RESET_0 = 0x00000000,
  10082. PM_ASSERT_RESET_1 = 0x00000001,
  10083. } PM_ASSERT_RESET;
  10084. /*
  10085. * DAC_MUX_SELECT enum
  10086. */
  10087. typedef enum DAC_MUX_SELECT {
  10088. DAC_MUX_SELECT_DACA = 0x00000000,
  10089. DAC_MUX_SELECT_DACB = 0x00000001,
  10090. } DAC_MUX_SELECT;
  10091. /*
  10092. * TMDS_DVO_MUX_SELECT enum
  10093. */
  10094. typedef enum TMDS_DVO_MUX_SELECT {
  10095. TMDS_DVO_MUX_SELECT_B = 0x00000000,
  10096. TMDS_DVO_MUX_SELECT_G = 0x00000001,
  10097. TMDS_DVO_MUX_SELECT_R = 0x00000002,
  10098. TMDS_DVO_MUX_SELECT_RESERVED = 0x00000003,
  10099. } TMDS_DVO_MUX_SELECT;
  10100. /*
  10101. * DACA_SOFT_RESET enum
  10102. */
  10103. typedef enum DACA_SOFT_RESET {
  10104. DACA_SOFT_RESET_0 = 0x00000000,
  10105. DACA_SOFT_RESET_1 = 0x00000001,
  10106. } DACA_SOFT_RESET;
  10107. /*
  10108. * I2S0_SPDIF0_SOFT_RESET enum
  10109. */
  10110. typedef enum I2S0_SPDIF0_SOFT_RESET {
  10111. I2S0_SPDIF0_SOFT_RESET_0 = 0x00000000,
  10112. I2S0_SPDIF0_SOFT_RESET_1 = 0x00000001,
  10113. } I2S0_SPDIF0_SOFT_RESET;
  10114. /*
  10115. * I2S1_SOFT_RESET enum
  10116. */
  10117. typedef enum I2S1_SOFT_RESET {
  10118. I2S1_SOFT_RESET_0 = 0x00000000,
  10119. I2S1_SOFT_RESET_1 = 0x00000001,
  10120. } I2S1_SOFT_RESET;
  10121. /*
  10122. * SPDIF1_SOFT_RESET enum
  10123. */
  10124. typedef enum SPDIF1_SOFT_RESET {
  10125. SPDIF1_SOFT_RESET_0 = 0x00000000,
  10126. SPDIF1_SOFT_RESET_1 = 0x00000001,
  10127. } SPDIF1_SOFT_RESET;
  10128. /*
  10129. * DB_CLK_SOFT_RESET enum
  10130. */
  10131. typedef enum DB_CLK_SOFT_RESET {
  10132. DB_CLK_SOFT_RESET_0 = 0x00000000,
  10133. DB_CLK_SOFT_RESET_1 = 0x00000001,
  10134. } DB_CLK_SOFT_RESET;
  10135. /*
  10136. * FMT0_SOFT_RESET enum
  10137. */
  10138. typedef enum FMT0_SOFT_RESET {
  10139. FMT0_SOFT_RESET_0 = 0x00000000,
  10140. FMT0_SOFT_RESET_1 = 0x00000001,
  10141. } FMT0_SOFT_RESET;
  10142. /*
  10143. * FMT1_SOFT_RESET enum
  10144. */
  10145. typedef enum FMT1_SOFT_RESET {
  10146. FMT1_SOFT_RESET_0 = 0x00000000,
  10147. FMT1_SOFT_RESET_1 = 0x00000001,
  10148. } FMT1_SOFT_RESET;
  10149. /*
  10150. * FMT2_SOFT_RESET enum
  10151. */
  10152. typedef enum FMT2_SOFT_RESET {
  10153. FMT2_SOFT_RESET_0 = 0x00000000,
  10154. FMT2_SOFT_RESET_1 = 0x00000001,
  10155. } FMT2_SOFT_RESET;
  10156. /*
  10157. * FMT3_SOFT_RESET enum
  10158. */
  10159. typedef enum FMT3_SOFT_RESET {
  10160. FMT3_SOFT_RESET_0 = 0x00000000,
  10161. FMT3_SOFT_RESET_1 = 0x00000001,
  10162. } FMT3_SOFT_RESET;
  10163. /*
  10164. * FMT4_SOFT_RESET enum
  10165. */
  10166. typedef enum FMT4_SOFT_RESET {
  10167. FMT4_SOFT_RESET_0 = 0x00000000,
  10168. FMT4_SOFT_RESET_1 = 0x00000001,
  10169. } FMT4_SOFT_RESET;
  10170. /*
  10171. * FMT5_SOFT_RESET enum
  10172. */
  10173. typedef enum FMT5_SOFT_RESET {
  10174. FMT5_SOFT_RESET_0 = 0x00000000,
  10175. FMT5_SOFT_RESET_1 = 0x00000001,
  10176. } FMT5_SOFT_RESET;
  10177. /*
  10178. * MVP_SOFT_RESET enum
  10179. */
  10180. typedef enum MVP_SOFT_RESET {
  10181. MVP_SOFT_RESET_0 = 0x00000000,
  10182. MVP_SOFT_RESET_1 = 0x00000001,
  10183. } MVP_SOFT_RESET;
  10184. /*
  10185. * ABM_SOFT_RESET enum
  10186. */
  10187. typedef enum ABM_SOFT_RESET {
  10188. ABM_SOFT_RESET_0 = 0x00000000,
  10189. ABM_SOFT_RESET_1 = 0x00000001,
  10190. } ABM_SOFT_RESET;
  10191. /*
  10192. * DVO_SOFT_RESET enum
  10193. */
  10194. typedef enum DVO_SOFT_RESET {
  10195. DVO_SOFT_RESET_0 = 0x00000000,
  10196. DVO_SOFT_RESET_1 = 0x00000001,
  10197. } DVO_SOFT_RESET;
  10198. /*
  10199. * DIGA_FE_SOFT_RESET enum
  10200. */
  10201. typedef enum DIGA_FE_SOFT_RESET {
  10202. DIGA_FE_SOFT_RESET_0 = 0x00000000,
  10203. DIGA_FE_SOFT_RESET_1 = 0x00000001,
  10204. } DIGA_FE_SOFT_RESET;
  10205. /*
  10206. * DIGA_BE_SOFT_RESET enum
  10207. */
  10208. typedef enum DIGA_BE_SOFT_RESET {
  10209. DIGA_BE_SOFT_RESET_0 = 0x00000000,
  10210. DIGA_BE_SOFT_RESET_1 = 0x00000001,
  10211. } DIGA_BE_SOFT_RESET;
  10212. /*
  10213. * DIGB_FE_SOFT_RESET enum
  10214. */
  10215. typedef enum DIGB_FE_SOFT_RESET {
  10216. DIGB_FE_SOFT_RESET_0 = 0x00000000,
  10217. DIGB_FE_SOFT_RESET_1 = 0x00000001,
  10218. } DIGB_FE_SOFT_RESET;
  10219. /*
  10220. * DIGB_BE_SOFT_RESET enum
  10221. */
  10222. typedef enum DIGB_BE_SOFT_RESET {
  10223. DIGB_BE_SOFT_RESET_0 = 0x00000000,
  10224. DIGB_BE_SOFT_RESET_1 = 0x00000001,
  10225. } DIGB_BE_SOFT_RESET;
  10226. /*
  10227. * DIGC_FE_SOFT_RESET enum
  10228. */
  10229. typedef enum DIGC_FE_SOFT_RESET {
  10230. DIGC_FE_SOFT_RESET_0 = 0x00000000,
  10231. DIGC_FE_SOFT_RESET_1 = 0x00000001,
  10232. } DIGC_FE_SOFT_RESET;
  10233. /*
  10234. * DIGC_BE_SOFT_RESET enum
  10235. */
  10236. typedef enum DIGC_BE_SOFT_RESET {
  10237. DIGC_BE_SOFT_RESET_0 = 0x00000000,
  10238. DIGC_BE_SOFT_RESET_1 = 0x00000001,
  10239. } DIGC_BE_SOFT_RESET;
  10240. /*
  10241. * DIGD_FE_SOFT_RESET enum
  10242. */
  10243. typedef enum DIGD_FE_SOFT_RESET {
  10244. DIGD_FE_SOFT_RESET_0 = 0x00000000,
  10245. DIGD_FE_SOFT_RESET_1 = 0x00000001,
  10246. } DIGD_FE_SOFT_RESET;
  10247. /*
  10248. * DIGD_BE_SOFT_RESET enum
  10249. */
  10250. typedef enum DIGD_BE_SOFT_RESET {
  10251. DIGD_BE_SOFT_RESET_0 = 0x00000000,
  10252. DIGD_BE_SOFT_RESET_1 = 0x00000001,
  10253. } DIGD_BE_SOFT_RESET;
  10254. /*
  10255. * DIGE_FE_SOFT_RESET enum
  10256. */
  10257. typedef enum DIGE_FE_SOFT_RESET {
  10258. DIGE_FE_SOFT_RESET_0 = 0x00000000,
  10259. DIGE_FE_SOFT_RESET_1 = 0x00000001,
  10260. } DIGE_FE_SOFT_RESET;
  10261. /*
  10262. * DIGE_BE_SOFT_RESET enum
  10263. */
  10264. typedef enum DIGE_BE_SOFT_RESET {
  10265. DIGE_BE_SOFT_RESET_0 = 0x00000000,
  10266. DIGE_BE_SOFT_RESET_1 = 0x00000001,
  10267. } DIGE_BE_SOFT_RESET;
  10268. /*
  10269. * DIGF_FE_SOFT_RESET enum
  10270. */
  10271. typedef enum DIGF_FE_SOFT_RESET {
  10272. DIGF_FE_SOFT_RESET_0 = 0x00000000,
  10273. DIGF_FE_SOFT_RESET_1 = 0x00000001,
  10274. } DIGF_FE_SOFT_RESET;
  10275. /*
  10276. * DIGF_BE_SOFT_RESET enum
  10277. */
  10278. typedef enum DIGF_BE_SOFT_RESET {
  10279. DIGF_BE_SOFT_RESET_0 = 0x00000000,
  10280. DIGF_BE_SOFT_RESET_1 = 0x00000001,
  10281. } DIGF_BE_SOFT_RESET;
  10282. /*
  10283. * DIGG_FE_SOFT_RESET enum
  10284. */
  10285. typedef enum DIGG_FE_SOFT_RESET {
  10286. DIGG_FE_SOFT_RESET_0 = 0x00000000,
  10287. DIGG_FE_SOFT_RESET_1 = 0x00000001,
  10288. } DIGG_FE_SOFT_RESET;
  10289. /*
  10290. * DIGG_BE_SOFT_RESET enum
  10291. */
  10292. typedef enum DIGG_BE_SOFT_RESET {
  10293. DIGG_BE_SOFT_RESET_0 = 0x00000000,
  10294. DIGG_BE_SOFT_RESET_1 = 0x00000001,
  10295. } DIGG_BE_SOFT_RESET;
  10296. /*
  10297. * DPDBG_SOFT_RESET enum
  10298. */
  10299. typedef enum DPDBG_SOFT_RESET {
  10300. DPDBG_SOFT_RESET_0 = 0x00000000,
  10301. DPDBG_SOFT_RESET_1 = 0x00000001,
  10302. } DPDBG_SOFT_RESET;
  10303. /*
  10304. * DIGLPA_FE_SOFT_RESET enum
  10305. */
  10306. typedef enum DIGLPA_FE_SOFT_RESET {
  10307. DIGLPA_FE_SOFT_RESET_0 = 0x00000000,
  10308. DIGLPA_FE_SOFT_RESET_1 = 0x00000001,
  10309. } DIGLPA_FE_SOFT_RESET;
  10310. /*
  10311. * DIGLPA_BE_SOFT_RESET enum
  10312. */
  10313. typedef enum DIGLPA_BE_SOFT_RESET {
  10314. DIGLPA_BE_SOFT_RESET_0 = 0x00000000,
  10315. DIGLPA_BE_SOFT_RESET_1 = 0x00000001,
  10316. } DIGLPA_BE_SOFT_RESET;
  10317. /*
  10318. * DIGLPB_FE_SOFT_RESET enum
  10319. */
  10320. typedef enum DIGLPB_FE_SOFT_RESET {
  10321. DIGLPB_FE_SOFT_RESET_0 = 0x00000000,
  10322. DIGLPB_FE_SOFT_RESET_1 = 0x00000001,
  10323. } DIGLPB_FE_SOFT_RESET;
  10324. /*
  10325. * DIGLPB_BE_SOFT_RESET enum
  10326. */
  10327. typedef enum DIGLPB_BE_SOFT_RESET {
  10328. DIGLPB_BE_SOFT_RESET_0 = 0x00000000,
  10329. DIGLPB_BE_SOFT_RESET_1 = 0x00000001,
  10330. } DIGLPB_BE_SOFT_RESET;
  10331. /*
  10332. * GENERICA_STEREOSYNC_SEL enum
  10333. */
  10334. typedef enum GENERICA_STEREOSYNC_SEL {
  10335. GENERICA_STEREOSYNC_SEL_D1 = 0x00000000,
  10336. GENERICA_STEREOSYNC_SEL_D2 = 0x00000001,
  10337. GENERICA_STEREOSYNC_SEL_D3 = 0x00000002,
  10338. GENERICA_STEREOSYNC_SEL_D4 = 0x00000003,
  10339. GENERICA_STEREOSYNC_SEL_D5 = 0x00000004,
  10340. GENERICA_STEREOSYNC_SEL_D6 = 0x00000005,
  10341. GENERICA_STEREOSYNC_SEL_RESERVED = 0x00000006,
  10342. } GENERICA_STEREOSYNC_SEL;
  10343. /*
  10344. * GENERICB_STEREOSYNC_SEL enum
  10345. */
  10346. typedef enum GENERICB_STEREOSYNC_SEL {
  10347. GENERICB_STEREOSYNC_SEL_D1 = 0x00000000,
  10348. GENERICB_STEREOSYNC_SEL_D2 = 0x00000001,
  10349. GENERICB_STEREOSYNC_SEL_D3 = 0x00000002,
  10350. GENERICB_STEREOSYNC_SEL_D4 = 0x00000003,
  10351. GENERICB_STEREOSYNC_SEL_D5 = 0x00000004,
  10352. GENERICB_STEREOSYNC_SEL_D6 = 0x00000005,
  10353. GENERICB_STEREOSYNC_SEL_RESERVED = 0x00000006,
  10354. } GENERICB_STEREOSYNC_SEL;
  10355. /*
  10356. * DCO_DBG_BLOCK_SEL enum
  10357. */
  10358. typedef enum DCO_DBG_BLOCK_SEL {
  10359. DCO_DBG_BLOCK_SEL_DCO = 0x00000000,
  10360. DCO_DBG_BLOCK_SEL_ABM = 0x00000001,
  10361. DCO_DBG_BLOCK_SEL_DVO = 0x00000002,
  10362. DCO_DBG_BLOCK_SEL_DAC = 0x00000003,
  10363. DCO_DBG_BLOCK_SEL_MVP = 0x00000004,
  10364. DCO_DBG_BLOCK_SEL_FMT0 = 0x00000005,
  10365. DCO_DBG_BLOCK_SEL_FMT1 = 0x00000006,
  10366. DCO_DBG_BLOCK_SEL_FMT2 = 0x00000007,
  10367. DCO_DBG_BLOCK_SEL_FMT3 = 0x00000008,
  10368. DCO_DBG_BLOCK_SEL_FMT4 = 0x00000009,
  10369. DCO_DBG_BLOCK_SEL_FMT5 = 0x0000000a,
  10370. DCO_DBG_BLOCK_SEL_DIGFE_A = 0x0000000b,
  10371. DCO_DBG_BLOCK_SEL_DIGFE_B = 0x0000000c,
  10372. DCO_DBG_BLOCK_SEL_DIGFE_C = 0x0000000d,
  10373. DCO_DBG_BLOCK_SEL_DIGFE_D = 0x0000000e,
  10374. DCO_DBG_BLOCK_SEL_DIGFE_E = 0x0000000f,
  10375. DCO_DBG_BLOCK_SEL_DIGFE_F = 0x00000010,
  10376. DCO_DBG_BLOCK_SEL_DIGFE_G = 0x00000011,
  10377. DCO_DBG_BLOCK_SEL_DIGA = 0x00000012,
  10378. DCO_DBG_BLOCK_SEL_DIGB = 0x00000013,
  10379. DCO_DBG_BLOCK_SEL_DIGC = 0x00000014,
  10380. DCO_DBG_BLOCK_SEL_DIGD = 0x00000015,
  10381. DCO_DBG_BLOCK_SEL_DIGE = 0x00000016,
  10382. DCO_DBG_BLOCK_SEL_DIGF = 0x00000017,
  10383. DCO_DBG_BLOCK_SEL_DIGG = 0x00000018,
  10384. DCO_DBG_BLOCK_SEL_DPFE_A = 0x00000019,
  10385. DCO_DBG_BLOCK_SEL_DPFE_B = 0x0000001a,
  10386. DCO_DBG_BLOCK_SEL_DPFE_C = 0x0000001b,
  10387. DCO_DBG_BLOCK_SEL_DPFE_D = 0x0000001c,
  10388. DCO_DBG_BLOCK_SEL_DPFE_E = 0x0000001d,
  10389. DCO_DBG_BLOCK_SEL_DPFE_F = 0x0000001e,
  10390. DCO_DBG_BLOCK_SEL_DPFE_G = 0x0000001f,
  10391. DCO_DBG_BLOCK_SEL_DPA = 0x00000020,
  10392. DCO_DBG_BLOCK_SEL_DPB = 0x00000021,
  10393. DCO_DBG_BLOCK_SEL_DPC = 0x00000022,
  10394. DCO_DBG_BLOCK_SEL_DPD = 0x00000023,
  10395. DCO_DBG_BLOCK_SEL_DPE = 0x00000024,
  10396. DCO_DBG_BLOCK_SEL_DPF = 0x00000025,
  10397. DCO_DBG_BLOCK_SEL_DPG = 0x00000026,
  10398. DCO_DBG_BLOCK_SEL_AUX0 = 0x00000027,
  10399. DCO_DBG_BLOCK_SEL_AUX1 = 0x00000028,
  10400. DCO_DBG_BLOCK_SEL_AUX2 = 0x00000029,
  10401. DCO_DBG_BLOCK_SEL_AUX3 = 0x0000002a,
  10402. DCO_DBG_BLOCK_SEL_AUX4 = 0x0000002b,
  10403. DCO_DBG_BLOCK_SEL_AUX5 = 0x0000002c,
  10404. DCO_DBG_BLOCK_SEL_PERFMON_DCO = 0x0000002d,
  10405. DCO_DBG_BLOCK_SEL_AUDIO_OUT = 0x0000002e,
  10406. DCO_DBG_BLOCK_SEL_DIGLPFEA = 0x0000002f,
  10407. DCO_DBG_BLOCK_SEL_DIGLPFEB = 0x00000030,
  10408. DCO_DBG_BLOCK_SEL_DIGLPA = 0x00000031,
  10409. DCO_DBG_BLOCK_SEL_DIGLPB = 0x00000032,
  10410. DCO_DBG_BLOCK_SEL_DPLPFEA = 0x00000033,
  10411. DCO_DBG_BLOCK_SEL_DPLPFEB = 0x00000034,
  10412. DCO_DBG_BLOCK_SEL_DPLPA = 0x00000035,
  10413. DCO_DBG_BLOCK_SEL_DPLPB = 0x00000036,
  10414. } DCO_DBG_BLOCK_SEL;
  10415. /*
  10416. * DCO_HDMI_RXSTATUS_TIMER_CONTROL_DCO_HDMI_RXSTATUS_TIMER_TYPE enum
  10417. */
  10418. typedef enum DCO_HDMI_RXSTATUS_TIMER_CONTROL_DCO_HDMI_RXSTATUS_TIMER_TYPE {
  10419. DCO_HDMI_RXSTATUS_TIMER_TYPE_LEVEL = 0x00000000,
  10420. DCO_HDMI_RXSTATUS_TIMER_TYPE_PULSE = 0x00000001,
  10421. } DCO_HDMI_RXSTATUS_TIMER_CONTROL_DCO_HDMI_RXSTATUS_TIMER_TYPE;
  10422. /*
  10423. * FMT420_MEMORY_SOURCE_SEL enum
  10424. */
  10425. typedef enum FMT420_MEMORY_SOURCE_SEL {
  10426. FMT420_MEMORY_SOURCE_SEL_FMT0 = 0x00000000,
  10427. FMT420_MEMORY_SOURCE_SEL_FMT1 = 0x00000001,
  10428. FMT420_MEMORY_SOURCE_SEL_FMT2 = 0x00000002,
  10429. FMT420_MEMORY_SOURCE_SEL_FMT3 = 0x00000003,
  10430. FMT420_MEMORY_SOURCE_SEL_FMT4 = 0x00000004,
  10431. FMT420_MEMORY_SOURCE_SEL_FMT5 = 0x00000005,
  10432. FMT420_MEMORY_SOURCE_SEL_FMT_RESERVED = 0x00000006,
  10433. } FMT420_MEMORY_SOURCE_SEL;
  10434. /*******************************************************
  10435. * DOUT_I2C Enums
  10436. *******************************************************/
  10437. /*
  10438. * DOUT_I2C_CONTROL_GO enum
  10439. */
  10440. typedef enum DOUT_I2C_CONTROL_GO {
  10441. DOUT_I2C_CONTROL_STOP_TRANSFER = 0x00000000,
  10442. DOUT_I2C_CONTROL_START_TRANSFER = 0x00000001,
  10443. } DOUT_I2C_CONTROL_GO;
  10444. /*
  10445. * DOUT_I2C_CONTROL_SOFT_RESET enum
  10446. */
  10447. typedef enum DOUT_I2C_CONTROL_SOFT_RESET {
  10448. DOUT_I2C_CONTROL_NOT_RESET_I2C_CONTROLLER = 0x00000000,
  10449. DOUT_I2C_CONTROL_RESET_I2C_CONTROLLER = 0x00000001,
  10450. } DOUT_I2C_CONTROL_SOFT_RESET;
  10451. /*
  10452. * DOUT_I2C_CONTROL_SEND_RESET enum
  10453. */
  10454. typedef enum DOUT_I2C_CONTROL_SEND_RESET {
  10455. DOUT_I2C_CONTROL__NOT_SEND_RESET = 0x00000000,
  10456. DOUT_I2C_CONTROL__SEND_RESET = 0x00000001,
  10457. } DOUT_I2C_CONTROL_SEND_RESET;
  10458. /*
  10459. * DOUT_I2C_CONTROL_SW_STATUS_RESET enum
  10460. */
  10461. typedef enum DOUT_I2C_CONTROL_SW_STATUS_RESET {
  10462. DOUT_I2C_CONTROL_NOT_RESET_SW_STATUS = 0x00000000,
  10463. DOUT_I2C_CONTROL_RESET_SW_STATUS = 0x00000001,
  10464. } DOUT_I2C_CONTROL_SW_STATUS_RESET;
  10465. /*
  10466. * DOUT_I2C_CONTROL_DDC_SELECT enum
  10467. */
  10468. typedef enum DOUT_I2C_CONTROL_DDC_SELECT {
  10469. DOUT_I2C_CONTROL_SELECT_DDC1 = 0x00000000,
  10470. DOUT_I2C_CONTROL_SELECT_DDC2 = 0x00000001,
  10471. DOUT_I2C_CONTROL_SELECT_DDC3 = 0x00000002,
  10472. DOUT_I2C_CONTROL_SELECT_DDC4 = 0x00000003,
  10473. DOUT_I2C_CONTROL_SELECT_DDC5 = 0x00000004,
  10474. DOUT_I2C_CONTROL_SELECT_DDC6 = 0x00000005,
  10475. DOUT_I2C_CONTROL_SELECT_DDCVGA = 0x00000006,
  10476. } DOUT_I2C_CONTROL_DDC_SELECT;
  10477. /*
  10478. * DOUT_I2C_CONTROL_TRANSACTION_COUNT enum
  10479. */
  10480. typedef enum DOUT_I2C_CONTROL_TRANSACTION_COUNT {
  10481. DOUT_I2C_CONTROL_TRANS0 = 0x00000000,
  10482. DOUT_I2C_CONTROL_TRANS0_TRANS1 = 0x00000001,
  10483. DOUT_I2C_CONTROL_TRANS0_TRANS1_TRANS2 = 0x00000002,
  10484. DOUT_I2C_CONTROL_TRANS0_TRANS1_TRANS2_TRANS3 = 0x00000003,
  10485. } DOUT_I2C_CONTROL_TRANSACTION_COUNT;
  10486. /*
  10487. * DOUT_I2C_CONTROL_DBG_REF_SEL enum
  10488. */
  10489. typedef enum DOUT_I2C_CONTROL_DBG_REF_SEL {
  10490. DOUT_I2C_CONTROL_NORMAL_DEBUG = 0x00000000,
  10491. DOUT_I2C_CONTROL_FAST_REFERENCE_DEBUG = 0x00000001,
  10492. } DOUT_I2C_CONTROL_DBG_REF_SEL;
  10493. /*
  10494. * DOUT_I2C_ARBITRATION_SW_PRIORITY enum
  10495. */
  10496. typedef enum DOUT_I2C_ARBITRATION_SW_PRIORITY {
  10497. DOUT_I2C_ARBITRATION_SW_PRIORITY_NORMAL = 0x00000000,
  10498. DOUT_I2C_ARBITRATION_SW_PRIORITY_HIGH = 0x00000001,
  10499. DOUT_I2C_ARBITRATION_SW_PRIORITY_0_RESERVED = 0x00000002,
  10500. DOUT_I2C_ARBITRATION_SW_PRIORITY_1_RESERVED = 0x00000003,
  10501. } DOUT_I2C_ARBITRATION_SW_PRIORITY;
  10502. /*
  10503. * DOUT_I2C_ARBITRATION_NO_QUEUED_SW_GO enum
  10504. */
  10505. typedef enum DOUT_I2C_ARBITRATION_NO_QUEUED_SW_GO {
  10506. DOUT_I2C_ARBITRATION_SW_QUEUE_ENABLED = 0x00000000,
  10507. DOUT_I2C_ARBITRATION_SW_QUEUE_DISABLED = 0x00000001,
  10508. } DOUT_I2C_ARBITRATION_NO_QUEUED_SW_GO;
  10509. /*
  10510. * DOUT_I2C_ARBITRATION_ABORT_XFER enum
  10511. */
  10512. typedef enum DOUT_I2C_ARBITRATION_ABORT_XFER {
  10513. DOUT_I2C_ARBITRATION_NOT_ABORT_CURRENT_TRANSFER = 0x00000000,
  10514. DOUT_I2C_ARBITRATION_ABORT_CURRENT_TRANSFER = 0x00000001,
  10515. } DOUT_I2C_ARBITRATION_ABORT_XFER;
  10516. /*
  10517. * DOUT_I2C_ARBITRATION_USE_I2C_REG_REQ enum
  10518. */
  10519. typedef enum DOUT_I2C_ARBITRATION_USE_I2C_REG_REQ {
  10520. DOUT_I2C_ARBITRATION__NOT_USE_I2C_REG_REQ = 0x00000000,
  10521. DOUT_I2C_ARBITRATION__USE_I2C_REG_REQ = 0x00000001,
  10522. } DOUT_I2C_ARBITRATION_USE_I2C_REG_REQ;
  10523. /*
  10524. * DOUT_I2C_ARBITRATION_DONE_USING_I2C_REG enum
  10525. */
  10526. typedef enum DOUT_I2C_ARBITRATION_DONE_USING_I2C_REG {
  10527. DOUT_I2C_ARBITRATION_DONE__NOT_USING_I2C_REG = 0x00000000,
  10528. DOUT_I2C_ARBITRATION_DONE__USING_I2C_REG = 0x00000001,
  10529. } DOUT_I2C_ARBITRATION_DONE_USING_I2C_REG;
  10530. /*
  10531. * DOUT_I2C_ACK enum
  10532. */
  10533. typedef enum DOUT_I2C_ACK {
  10534. DOUT_I2C_NO_ACK = 0x00000000,
  10535. DOUT_I2C_ACK_TO_CLEAN = 0x00000001,
  10536. } DOUT_I2C_ACK;
  10537. /*
  10538. * DOUT_I2C_DDC_SPEED_THRESHOLD enum
  10539. */
  10540. typedef enum DOUT_I2C_DDC_SPEED_THRESHOLD {
  10541. DOUT_I2C_DDC_SPEED_THRESHOLD_BIG_THAN_ZERO = 0x00000000,
  10542. DOUT_I2C_DDC_SPEED_THRESHOLD_QUATER_OF_TOTAL_SAMPLE = 0x00000001,
  10543. DOUT_I2C_DDC_SPEED_THRESHOLD_HALF_OF_TOTAL_SAMPLE = 0x00000002,
  10544. DOUT_I2C_DDC_SPEED_THRESHOLD_THREE_QUATERS_OF_TOTAL_SAMPLE = 0x00000003,
  10545. } DOUT_I2C_DDC_SPEED_THRESHOLD;
  10546. /*
  10547. * DOUT_I2C_DDC_SETUP_DATA_DRIVE_EN enum
  10548. */
  10549. typedef enum DOUT_I2C_DDC_SETUP_DATA_DRIVE_EN {
  10550. DOUT_I2C_DDC_SETUP_DATA_DRIVE_BY_EXTERNAL_RESISTOR = 0x00000000,
  10551. DOUT_I2C_DDC_SETUP_I2C_PAD_DRIVE_SDA = 0x00000001,
  10552. } DOUT_I2C_DDC_SETUP_DATA_DRIVE_EN;
  10553. /*
  10554. * DOUT_I2C_DDC_SETUP_DATA_DRIVE_SEL enum
  10555. */
  10556. typedef enum DOUT_I2C_DDC_SETUP_DATA_DRIVE_SEL {
  10557. DOUT_I2C_DDC_SETUP_DATA_DRIVE_FOR_10MCLKS = 0x00000000,
  10558. DOUT_I2C_DDC_SETUP_DATA_DRIVE_FOR_20MCLKS = 0x00000001,
  10559. } DOUT_I2C_DDC_SETUP_DATA_DRIVE_SEL;
  10560. /*
  10561. * DOUT_I2C_DDC_SETUP_EDID_DETECT_MODE enum
  10562. */
  10563. typedef enum DOUT_I2C_DDC_SETUP_EDID_DETECT_MODE {
  10564. DOUT_I2C_DDC_SETUP_EDID_DETECT_CONNECT = 0x00000000,
  10565. DOUT_I2C_DDC_SETUP_EDID_DETECT_DISCONNECT = 0x00000001,
  10566. } DOUT_I2C_DDC_SETUP_EDID_DETECT_MODE;
  10567. /*
  10568. * DOUT_I2C_DDC_SETUP_CLK_DRIVE_EN enum
  10569. */
  10570. typedef enum DOUT_I2C_DDC_SETUP_CLK_DRIVE_EN {
  10571. DOUT_I2C_DDC_SETUP_CLK_DRIVE_BY_EXTERNAL_RESISTOR = 0x00000000,
  10572. DOUT_I2C_DDC_SETUP_I2C_PAD_DRIVE_SCL = 0x00000001,
  10573. } DOUT_I2C_DDC_SETUP_CLK_DRIVE_EN;
  10574. /*
  10575. * DOUT_I2C_TRANSACTION_STOP_ON_NACK enum
  10576. */
  10577. typedef enum DOUT_I2C_TRANSACTION_STOP_ON_NACK {
  10578. DOUT_I2C_TRANSACTION_STOP_CURRENT_TRANS = 0x00000000,
  10579. DOUT_I2C_TRANSACTION_STOP_ALL_TRANS = 0x00000001,
  10580. } DOUT_I2C_TRANSACTION_STOP_ON_NACK;
  10581. /*
  10582. * DOUT_I2C_DATA_INDEX_WRITE enum
  10583. */
  10584. typedef enum DOUT_I2C_DATA_INDEX_WRITE {
  10585. DOUT_I2C_DATA__NOT_INDEX_WRITE = 0x00000000,
  10586. DOUT_I2C_DATA__INDEX_WRITE = 0x00000001,
  10587. } DOUT_I2C_DATA_INDEX_WRITE;
  10588. /*
  10589. * DOUT_I2C_EDID_DETECT_CTRL_SEND_RESET enum
  10590. */
  10591. typedef enum DOUT_I2C_EDID_DETECT_CTRL_SEND_RESET {
  10592. DOUT_I2C_EDID_NOT_SEND_RESET_BEFORE_EDID_READ_TRACTION = 0x00000000,
  10593. DOUT_I2C_EDID_SEND_RESET_BEFORE_EDID_READ_TRACTION = 0x00000001,
  10594. } DOUT_I2C_EDID_DETECT_CTRL_SEND_RESET;
  10595. /*
  10596. * DOUT_I2C_READ_REQUEST_INTERRUPT_TYPE enum
  10597. */
  10598. typedef enum DOUT_I2C_READ_REQUEST_INTERRUPT_TYPE {
  10599. DOUT_I2C_READ_REQUEST_INTERRUPT_TYPE__LEVEL = 0x00000000,
  10600. DOUT_I2C_READ_REQUEST_INTERRUPT_TYPE__PULSE = 0x00000001,
  10601. } DOUT_I2C_READ_REQUEST_INTERRUPT_TYPE;
  10602. /*******************************************************
  10603. * FBC Enums
  10604. *******************************************************/
  10605. /*
  10606. * FBC_IDLE_MASK_MASK_BITS enum
  10607. */
  10608. typedef enum FBC_IDLE_MASK_MASK_BITS {
  10609. FBC_IDLE_MASK_DISP_REG_UPDATE = 0x00000000,
  10610. FBC_IDLE_MASK_RESERVED1 = 0x00000001,
  10611. FBC_IDLE_MASK_FBC_GRPH_COMP_EN = 0x00000002,
  10612. FBC_IDLE_MASK_FBC_MIN_COMPRESSION = 0x00000003,
  10613. FBC_IDLE_MASK_FBC_ALPHA_COMP_EN = 0x00000004,
  10614. FBC_IDLE_MASK_FBC_ZERO_ALPHA_CHUNK_SKIP_EN = 0x00000005,
  10615. FBC_IDLE_MASK_FBC_FORCE_COPY_TO_COMP_BUF = 0x00000006,
  10616. FBC_IDLE_MASK_RESERVED7 = 0x00000007,
  10617. FBC_IDLE_MASK_RESERVED8 = 0x00000008,
  10618. FBC_IDLE_MASK_RESERVED9 = 0x00000009,
  10619. FBC_IDLE_MASK_RESERVED10 = 0x0000000a,
  10620. FBC_IDLE_MASK_RESERVED11 = 0x0000000b,
  10621. FBC_IDLE_MASK_RESERVED12 = 0x0000000c,
  10622. FBC_IDLE_MASK_RESERVED13 = 0x0000000d,
  10623. FBC_IDLE_MASK_RESERVED14 = 0x0000000e,
  10624. FBC_IDLE_MASK_RESERVED15 = 0x0000000f,
  10625. FBC_IDLE_MASK_RESERVED16 = 0x00000010,
  10626. FBC_IDLE_MASK_RESERVED17 = 0x00000011,
  10627. FBC_IDLE_MASK_RESERVED18 = 0x00000012,
  10628. FBC_IDLE_MASK_RESERVED19 = 0x00000013,
  10629. FBC_IDLE_MASK_RESERVED20 = 0x00000014,
  10630. FBC_IDLE_MASK_RESERVED21 = 0x00000015,
  10631. FBC_IDLE_MASK_RESERVED22 = 0x00000016,
  10632. FBC_IDLE_MASK_RESERVED23 = 0x00000017,
  10633. FBC_IDLE_MASK_MC_HIT_REGION_0 = 0x00000018,
  10634. FBC_IDLE_MASK_MC_HIT_REGION_1 = 0x00000019,
  10635. FBC_IDLE_MASK_MC_HIT_REGION_2 = 0x0000001a,
  10636. FBC_IDLE_MASK_MC_HIT_REGION_3 = 0x0000001b,
  10637. FBC_IDLE_MASK_MC_WRITE = 0x0000001c,
  10638. FBC_IDLE_MASK_RESERVED29 = 0x0000001d,
  10639. FBC_IDLE_MASK_RESERVED30 = 0x0000001e,
  10640. FBC_IDLE_MASK_RESERVED31 = 0x0000001f,
  10641. } FBC_IDLE_MASK_MASK_BITS;
  10642. /*******************************************************
  10643. * DPCSRX Enums
  10644. *******************************************************/
  10645. /*
  10646. * DPCSRX_RX_CLOCK_CNTL_DPCS_SYMCLK_RX_SEL enum
  10647. */
  10648. typedef enum DPCSRX_RX_CLOCK_CNTL_DPCS_SYMCLK_RX_SEL {
  10649. DPCSRX_BPHY_PCS_RX0_CLK = 0x00000000,
  10650. DPCSRX_BPHY_PCS_RX1_CLK = 0x00000001,
  10651. DPCSRX_BPHY_PCS_RX2_CLK = 0x00000002,
  10652. DPCSRX_BPHY_PCS_RX3_CLK = 0x00000003,
  10653. } DPCSRX_RX_CLOCK_CNTL_DPCS_SYMCLK_RX_SEL;
  10654. /*
  10655. * DPCSRX_DBG_CFGCLK_SEL enum
  10656. */
  10657. typedef enum DPCSRX_DBG_CFGCLK_SEL {
  10658. DPCSRX_DBG_CFGCLK_SEL_DC_DPCS_INF = 0x00000000,
  10659. DPCSRX_DBG_CFGCLK_SEL_DPCS_BPHY_INF = 0x00000001,
  10660. DPCSRX_DBG_CFGCLK_SEL_CBUS_SLAVE = 0x00000002,
  10661. DPCSRX_DBG_CFGCLK_SEL_CBUS_MASTER = 0x00000003,
  10662. } DPCSRX_DBG_CFGCLK_SEL;
  10663. /*
  10664. * DPCSRX_RX_SYMCLK_SEL enum
  10665. */
  10666. typedef enum DPCSRX_RX_SYMCLK_SEL {
  10667. DPCSRX_DBG_RX_SYMCLK_SEL_OUT0 = 0x00000000,
  10668. DPCSRX_DBG_RX_SYMCLK_SEL_OUT1 = 0x00000001,
  10669. DPCSRX_DBG_RX_SYMCLK_SEL_INT = 0x00000002,
  10670. } DPCSRX_RX_SYMCLK_SEL;
  10671. /*******************************************************
  10672. * DPCSTX Enums
  10673. *******************************************************/
  10674. /*
  10675. * DPCSTX_DBG_CFGCLK_SEL enum
  10676. */
  10677. typedef enum DPCSTX_DBG_CFGCLK_SEL {
  10678. DPCSTX_DBG_CFGCLK_SEL_DC_DPCS_INF = 0x00000000,
  10679. DPCSTX_DBG_CFGCLK_SEL_DPCS_BPHY_INF = 0x00000001,
  10680. DPCSTX_DBG_CFGCLK_SEL_CBUS_SLAVE = 0x00000002,
  10681. DPCSTX_DBG_CFGCLK_SEL_CBUS_MASTER = 0x00000003,
  10682. } DPCSTX_DBG_CFGCLK_SEL;
  10683. /*
  10684. * DPCSTX_TX_SYMCLK_SEL enum
  10685. */
  10686. typedef enum DPCSTX_TX_SYMCLK_SEL {
  10687. DPCSTX_DBG_TX_SYMCLK_SEL_IN0 = 0x00000000,
  10688. DPCSTX_DBG_TX_SYMCLK_SEL_IN1 = 0x00000001,
  10689. DPCSTX_DBG_TX_SYMCLK_SEL_FIFO_WR = 0x00000002,
  10690. } DPCSTX_TX_SYMCLK_SEL;
  10691. /*
  10692. * DPCSTX_TX_SYMCLK_DIV2_SEL enum
  10693. */
  10694. typedef enum DPCSTX_TX_SYMCLK_DIV2_SEL {
  10695. DPCSTX_DBG_TX_SYMCLK_DIV2_SEL_OUT0 = 0x00000000,
  10696. DPCSTX_DBG_TX_SYMCLK_DIV2_SEL_OUT1 = 0x00000001,
  10697. DPCSTX_DBG_TX_SYMCLK_DIV2_SEL_OUT2 = 0x00000002,
  10698. DPCSTX_DBG_TX_SYMCLK_DIV2_SEL_OUT3 = 0x00000003,
  10699. DPCSTX_DBG_TX_SYMCLK_DIV2_SEL_FIFO_RD = 0x00000004,
  10700. DPCSTX_DBG_TX_SYMCLK_DIV2_SEL_INT = 0x00000005,
  10701. } DPCSTX_TX_SYMCLK_DIV2_SEL;
  10702. /*******************************************************
  10703. * CB Enums
  10704. *******************************************************/
  10705. /*
  10706. * SurfaceNumber enum
  10707. */
  10708. typedef enum SurfaceNumber {
  10709. NUMBER_UNORM = 0x00000000,
  10710. NUMBER_SNORM = 0x00000001,
  10711. NUMBER_USCALED = 0x00000002,
  10712. NUMBER_SSCALED = 0x00000003,
  10713. NUMBER_UINT = 0x00000004,
  10714. NUMBER_SINT = 0x00000005,
  10715. NUMBER_SRGB = 0x00000006,
  10716. NUMBER_FLOAT = 0x00000007,
  10717. } SurfaceNumber;
  10718. /*
  10719. * SurfaceSwap enum
  10720. */
  10721. typedef enum SurfaceSwap {
  10722. SWAP_STD = 0x00000000,
  10723. SWAP_ALT = 0x00000001,
  10724. SWAP_STD_REV = 0x00000002,
  10725. SWAP_ALT_REV = 0x00000003,
  10726. } SurfaceSwap;
  10727. /*
  10728. * CBMode enum
  10729. */
  10730. typedef enum CBMode {
  10731. CB_DISABLE = 0x00000000,
  10732. CB_NORMAL = 0x00000001,
  10733. CB_ELIMINATE_FAST_CLEAR = 0x00000002,
  10734. CB_RESOLVE = 0x00000003,
  10735. CB_DECOMPRESS = 0x00000004,
  10736. CB_FMASK_DECOMPRESS = 0x00000005,
  10737. CB_DCC_DECOMPRESS = 0x00000006,
  10738. } CBMode;
  10739. /*
  10740. * RoundMode enum
  10741. */
  10742. typedef enum RoundMode {
  10743. ROUND_BY_HALF = 0x00000000,
  10744. ROUND_TRUNCATE = 0x00000001,
  10745. } RoundMode;
  10746. /*
  10747. * SourceFormat enum
  10748. */
  10749. typedef enum SourceFormat {
  10750. EXPORT_4C_32BPC = 0x00000000,
  10751. EXPORT_4C_16BPC = 0x00000001,
  10752. EXPORT_2C_32BPC_GR = 0x00000002,
  10753. EXPORT_2C_32BPC_AR = 0x00000003,
  10754. } SourceFormat;
  10755. /*
  10756. * BlendOp enum
  10757. */
  10758. typedef enum BlendOp {
  10759. BLEND_ZERO = 0x00000000,
  10760. BLEND_ONE = 0x00000001,
  10761. BLEND_SRC_COLOR = 0x00000002,
  10762. BLEND_ONE_MINUS_SRC_COLOR = 0x00000003,
  10763. BLEND_SRC_ALPHA = 0x00000004,
  10764. BLEND_ONE_MINUS_SRC_ALPHA = 0x00000005,
  10765. BLEND_DST_ALPHA = 0x00000006,
  10766. BLEND_ONE_MINUS_DST_ALPHA = 0x00000007,
  10767. BLEND_DST_COLOR = 0x00000008,
  10768. BLEND_ONE_MINUS_DST_COLOR = 0x00000009,
  10769. BLEND_SRC_ALPHA_SATURATE = 0x0000000a,
  10770. BLEND_BOTH_SRC_ALPHA = 0x0000000b,
  10771. BLEND_BOTH_INV_SRC_ALPHA = 0x0000000c,
  10772. BLEND_CONSTANT_COLOR = 0x0000000d,
  10773. BLEND_ONE_MINUS_CONSTANT_COLOR = 0x0000000e,
  10774. BLEND_SRC1_COLOR = 0x0000000f,
  10775. BLEND_INV_SRC1_COLOR = 0x00000010,
  10776. BLEND_SRC1_ALPHA = 0x00000011,
  10777. BLEND_INV_SRC1_ALPHA = 0x00000012,
  10778. BLEND_CONSTANT_ALPHA = 0x00000013,
  10779. BLEND_ONE_MINUS_CONSTANT_ALPHA = 0x00000014,
  10780. } BlendOp;
  10781. /*
  10782. * CombFunc enum
  10783. */
  10784. typedef enum CombFunc {
  10785. COMB_DST_PLUS_SRC = 0x00000000,
  10786. COMB_SRC_MINUS_DST = 0x00000001,
  10787. COMB_MIN_DST_SRC = 0x00000002,
  10788. COMB_MAX_DST_SRC = 0x00000003,
  10789. COMB_DST_MINUS_SRC = 0x00000004,
  10790. } CombFunc;
  10791. /*
  10792. * BlendOpt enum
  10793. */
  10794. typedef enum BlendOpt {
  10795. FORCE_OPT_AUTO = 0x00000000,
  10796. FORCE_OPT_DISABLE = 0x00000001,
  10797. FORCE_OPT_ENABLE_IF_SRC_A_0 = 0x00000002,
  10798. FORCE_OPT_ENABLE_IF_SRC_RGB_0 = 0x00000003,
  10799. FORCE_OPT_ENABLE_IF_SRC_ARGB_0 = 0x00000004,
  10800. FORCE_OPT_ENABLE_IF_SRC_A_1 = 0x00000005,
  10801. FORCE_OPT_ENABLE_IF_SRC_RGB_1 = 0x00000006,
  10802. FORCE_OPT_ENABLE_IF_SRC_ARGB_1 = 0x00000007,
  10803. } BlendOpt;
  10804. /*
  10805. * CmaskCode enum
  10806. */
  10807. typedef enum CmaskCode {
  10808. CMASK_CLR00_F0 = 0x00000000,
  10809. CMASK_CLR00_F1 = 0x00000001,
  10810. CMASK_CLR00_F2 = 0x00000002,
  10811. CMASK_CLR00_FX = 0x00000003,
  10812. CMASK_CLR01_F0 = 0x00000004,
  10813. CMASK_CLR01_F1 = 0x00000005,
  10814. CMASK_CLR01_F2 = 0x00000006,
  10815. CMASK_CLR01_FX = 0x00000007,
  10816. CMASK_CLR10_F0 = 0x00000008,
  10817. CMASK_CLR10_F1 = 0x00000009,
  10818. CMASK_CLR10_F2 = 0x0000000a,
  10819. CMASK_CLR10_FX = 0x0000000b,
  10820. CMASK_CLR11_F0 = 0x0000000c,
  10821. CMASK_CLR11_F1 = 0x0000000d,
  10822. CMASK_CLR11_F2 = 0x0000000e,
  10823. CMASK_CLR11_FX = 0x0000000f,
  10824. } CmaskCode;
  10825. /*
  10826. * CmaskAddr enum
  10827. */
  10828. typedef enum CmaskAddr {
  10829. CMASK_ADDR_TILED = 0x00000000,
  10830. CMASK_ADDR_LINEAR = 0x00000001,
  10831. CMASK_ADDR_COMPATIBLE = 0x00000002,
  10832. } CmaskAddr;
  10833. /*
  10834. * MemArbMode enum
  10835. */
  10836. typedef enum MemArbMode {
  10837. MEM_ARB_MODE_FIXED = 0x00000000,
  10838. MEM_ARB_MODE_AGE = 0x00000001,
  10839. MEM_ARB_MODE_WEIGHT = 0x00000002,
  10840. MEM_ARB_MODE_BOTH = 0x00000003,
  10841. } MemArbMode;
  10842. /*
  10843. * CBPerfSel enum
  10844. */
  10845. typedef enum CBPerfSel {
  10846. CB_PERF_SEL_NONE = 0x00000000,
  10847. CB_PERF_SEL_BUSY = 0x00000001,
  10848. CB_PERF_SEL_CORE_SCLK_VLD = 0x00000002,
  10849. CB_PERF_SEL_REG_SCLK0_VLD = 0x00000003,
  10850. CB_PERF_SEL_REG_SCLK1_VLD = 0x00000004,
  10851. CB_PERF_SEL_DRAWN_QUAD = 0x00000005,
  10852. CB_PERF_SEL_DRAWN_PIXEL = 0x00000006,
  10853. CB_PERF_SEL_DRAWN_QUAD_FRAGMENT = 0x00000007,
  10854. CB_PERF_SEL_DRAWN_TILE = 0x00000008,
  10855. CB_PERF_SEL_DB_CB_TILE_VALID_READY = 0x00000009,
  10856. CB_PERF_SEL_DB_CB_TILE_VALID_READYB = 0x0000000a,
  10857. CB_PERF_SEL_DB_CB_TILE_VALIDB_READY = 0x0000000b,
  10858. CB_PERF_SEL_DB_CB_TILE_VALIDB_READYB = 0x0000000c,
  10859. CB_PERF_SEL_CM_FC_TILE_VALID_READY = 0x0000000d,
  10860. CB_PERF_SEL_CM_FC_TILE_VALID_READYB = 0x0000000e,
  10861. CB_PERF_SEL_CM_FC_TILE_VALIDB_READY = 0x0000000f,
  10862. CB_PERF_SEL_CM_FC_TILE_VALIDB_READYB = 0x00000010,
  10863. CB_PERF_SEL_MERGE_TILE_ONLY_VALID_READY = 0x00000011,
  10864. CB_PERF_SEL_MERGE_TILE_ONLY_VALID_READYB = 0x00000012,
  10865. CB_PERF_SEL_DB_CB_LQUAD_VALID_READY = 0x00000013,
  10866. CB_PERF_SEL_DB_CB_LQUAD_VALID_READYB = 0x00000014,
  10867. CB_PERF_SEL_DB_CB_LQUAD_VALIDB_READY = 0x00000015,
  10868. CB_PERF_SEL_DB_CB_LQUAD_VALIDB_READYB = 0x00000016,
  10869. CB_PERF_SEL_LQUAD_NO_TILE = 0x00000017,
  10870. CB_PERF_SEL_LQUAD_FORMAT_IS_EXPORT_32_R = 0x00000018,
  10871. CB_PERF_SEL_LQUAD_FORMAT_IS_EXPORT_32_AR = 0x00000019,
  10872. CB_PERF_SEL_LQUAD_FORMAT_IS_EXPORT_32_GR = 0x0000001a,
  10873. CB_PERF_SEL_LQUAD_FORMAT_IS_EXPORT_32_ABGR = 0x0000001b,
  10874. CB_PERF_SEL_LQUAD_FORMAT_IS_EXPORT_FP16_ABGR = 0x0000001c,
  10875. CB_PERF_SEL_LQUAD_FORMAT_IS_EXPORT_SIGNED16_ABGR = 0x0000001d,
  10876. CB_PERF_SEL_LQUAD_FORMAT_IS_EXPORT_UNSIGNED16_ABGR = 0x0000001e,
  10877. CB_PERF_SEL_QUAD_KILLED_BY_EXTRA_PIXEL_EXPORT = 0x0000001f,
  10878. CB_PERF_SEL_QUAD_KILLED_BY_COLOR_INVALID = 0x00000020,
  10879. CB_PERF_SEL_QUAD_KILLED_BY_NULL_TARGET_SHADER_MASK = 0x00000021,
  10880. CB_PERF_SEL_QUAD_KILLED_BY_NULL_SAMPLE_MASK = 0x00000022,
  10881. CB_PERF_SEL_QUAD_KILLED_BY_DISCARD_PIXEL = 0x00000023,
  10882. CB_PERF_SEL_FC_CLEAR_QUAD_VALID_READY = 0x00000024,
  10883. CB_PERF_SEL_FC_CLEAR_QUAD_VALID_READYB = 0x00000025,
  10884. CB_PERF_SEL_FC_CLEAR_QUAD_VALIDB_READY = 0x00000026,
  10885. CB_PERF_SEL_FC_CLEAR_QUAD_VALIDB_READYB = 0x00000027,
  10886. CB_PERF_SEL_FOP_IN_VALID_READY = 0x00000028,
  10887. CB_PERF_SEL_FOP_IN_VALID_READYB = 0x00000029,
  10888. CB_PERF_SEL_FOP_IN_VALIDB_READY = 0x0000002a,
  10889. CB_PERF_SEL_FOP_IN_VALIDB_READYB = 0x0000002b,
  10890. CB_PERF_SEL_FC_CC_QUADFRAG_VALID_READY = 0x0000002c,
  10891. CB_PERF_SEL_FC_CC_QUADFRAG_VALID_READYB = 0x0000002d,
  10892. CB_PERF_SEL_FC_CC_QUADFRAG_VALIDB_READY = 0x0000002e,
  10893. CB_PERF_SEL_FC_CC_QUADFRAG_VALIDB_READYB = 0x0000002f,
  10894. CB_PERF_SEL_CC_IB_SR_FRAG_VALID_READY = 0x00000030,
  10895. CB_PERF_SEL_CC_IB_SR_FRAG_VALID_READYB = 0x00000031,
  10896. CB_PERF_SEL_CC_IB_SR_FRAG_VALIDB_READY = 0x00000032,
  10897. CB_PERF_SEL_CC_IB_SR_FRAG_VALIDB_READYB = 0x00000033,
  10898. CB_PERF_SEL_CC_IB_TB_FRAG_VALID_READY = 0x00000034,
  10899. CB_PERF_SEL_CC_IB_TB_FRAG_VALID_READYB = 0x00000035,
  10900. CB_PERF_SEL_CC_IB_TB_FRAG_VALIDB_READY = 0x00000036,
  10901. CB_PERF_SEL_CC_IB_TB_FRAG_VALIDB_READYB = 0x00000037,
  10902. CB_PERF_SEL_CC_RB_BC_EVENFRAG_VALID_READY = 0x00000038,
  10903. CB_PERF_SEL_CC_RB_BC_EVENFRAG_VALID_READYB = 0x00000039,
  10904. CB_PERF_SEL_CC_RB_BC_EVENFRAG_VALIDB_READY = 0x0000003a,
  10905. CB_PERF_SEL_CC_RB_BC_EVENFRAG_VALIDB_READYB = 0x0000003b,
  10906. CB_PERF_SEL_CC_RB_BC_ODDFRAG_VALID_READY = 0x0000003c,
  10907. CB_PERF_SEL_CC_RB_BC_ODDFRAG_VALID_READYB = 0x0000003d,
  10908. CB_PERF_SEL_CC_RB_BC_ODDFRAG_VALIDB_READY = 0x0000003e,
  10909. CB_PERF_SEL_CC_RB_BC_ODDFRAG_VALIDB_READYB = 0x0000003f,
  10910. CB_PERF_SEL_CC_BC_CS_FRAG_VALID = 0x00000040,
  10911. CB_PERF_SEL_CM_CACHE_HIT = 0x00000041,
  10912. CB_PERF_SEL_CM_CACHE_TAG_MISS = 0x00000042,
  10913. CB_PERF_SEL_CM_CACHE_SECTOR_MISS = 0x00000043,
  10914. CB_PERF_SEL_CM_CACHE_REEVICTION_STALL = 0x00000044,
  10915. CB_PERF_SEL_CM_CACHE_EVICT_NONZERO_INFLIGHT_STALL = 0x00000045,
  10916. CB_PERF_SEL_CM_CACHE_REPLACE_PENDING_EVICT_STALL = 0x00000046,
  10917. CB_PERF_SEL_CM_CACHE_INFLIGHT_COUNTER_MAXIMUM_STALL = 0x00000047,
  10918. CB_PERF_SEL_CM_CACHE_READ_OUTPUT_STALL = 0x00000048,
  10919. CB_PERF_SEL_CM_CACHE_WRITE_OUTPUT_STALL = 0x00000049,
  10920. CB_PERF_SEL_CM_CACHE_ACK_OUTPUT_STALL = 0x0000004a,
  10921. CB_PERF_SEL_CM_CACHE_STALL = 0x0000004b,
  10922. CB_PERF_SEL_CM_CACHE_FLUSH = 0x0000004c,
  10923. CB_PERF_SEL_CM_CACHE_TAGS_FLUSHED = 0x0000004d,
  10924. CB_PERF_SEL_CM_CACHE_SECTORS_FLUSHED = 0x0000004e,
  10925. CB_PERF_SEL_CM_CACHE_DIRTY_SECTORS_FLUSHED = 0x0000004f,
  10926. CB_PERF_SEL_FC_CACHE_HIT = 0x00000050,
  10927. CB_PERF_SEL_FC_CACHE_TAG_MISS = 0x00000051,
  10928. CB_PERF_SEL_FC_CACHE_SECTOR_MISS = 0x00000052,
  10929. CB_PERF_SEL_FC_CACHE_REEVICTION_STALL = 0x00000053,
  10930. CB_PERF_SEL_FC_CACHE_EVICT_NONZERO_INFLIGHT_STALL = 0x00000054,
  10931. CB_PERF_SEL_FC_CACHE_REPLACE_PENDING_EVICT_STALL = 0x00000055,
  10932. CB_PERF_SEL_FC_CACHE_INFLIGHT_COUNTER_MAXIMUM_STALL = 0x00000056,
  10933. CB_PERF_SEL_FC_CACHE_READ_OUTPUT_STALL = 0x00000057,
  10934. CB_PERF_SEL_FC_CACHE_WRITE_OUTPUT_STALL = 0x00000058,
  10935. CB_PERF_SEL_FC_CACHE_ACK_OUTPUT_STALL = 0x00000059,
  10936. CB_PERF_SEL_FC_CACHE_STALL = 0x0000005a,
  10937. CB_PERF_SEL_FC_CACHE_FLUSH = 0x0000005b,
  10938. CB_PERF_SEL_FC_CACHE_TAGS_FLUSHED = 0x0000005c,
  10939. CB_PERF_SEL_FC_CACHE_SECTORS_FLUSHED = 0x0000005d,
  10940. CB_PERF_SEL_FC_CACHE_DIRTY_SECTORS_FLUSHED = 0x0000005e,
  10941. CB_PERF_SEL_CC_CACHE_HIT = 0x0000005f,
  10942. CB_PERF_SEL_CC_CACHE_TAG_MISS = 0x00000060,
  10943. CB_PERF_SEL_CC_CACHE_SECTOR_MISS = 0x00000061,
  10944. CB_PERF_SEL_CC_CACHE_REEVICTION_STALL = 0x00000062,
  10945. CB_PERF_SEL_CC_CACHE_EVICT_NONZERO_INFLIGHT_STALL = 0x00000063,
  10946. CB_PERF_SEL_CC_CACHE_REPLACE_PENDING_EVICT_STALL = 0x00000064,
  10947. CB_PERF_SEL_CC_CACHE_INFLIGHT_COUNTER_MAXIMUM_STALL = 0x00000065,
  10948. CB_PERF_SEL_CC_CACHE_READ_OUTPUT_STALL = 0x00000066,
  10949. CB_PERF_SEL_CC_CACHE_WRITE_OUTPUT_STALL = 0x00000067,
  10950. CB_PERF_SEL_CC_CACHE_ACK_OUTPUT_STALL = 0x00000068,
  10951. CB_PERF_SEL_CC_CACHE_STALL = 0x00000069,
  10952. CB_PERF_SEL_CC_CACHE_FLUSH = 0x0000006a,
  10953. CB_PERF_SEL_CC_CACHE_TAGS_FLUSHED = 0x0000006b,
  10954. CB_PERF_SEL_CC_CACHE_SECTORS_FLUSHED = 0x0000006c,
  10955. CB_PERF_SEL_CC_CACHE_DIRTY_SECTORS_FLUSHED = 0x0000006d,
  10956. CB_PERF_SEL_CC_CACHE_WA_TO_RMW_CONVERSION = 0x0000006e,
  10957. CB_PERF_SEL_CC_CACHE_READS_SAVED_DUE_TO_DCC = 0x0000006f,
  10958. CB_PERF_SEL_CB_TAP_WRREQ_VALID_READY = 0x00000070,
  10959. CB_PERF_SEL_CB_TAP_WRREQ_VALID_READYB = 0x00000071,
  10960. CB_PERF_SEL_CB_TAP_WRREQ_VALIDB_READY = 0x00000072,
  10961. CB_PERF_SEL_CB_TAP_WRREQ_VALIDB_READYB = 0x00000073,
  10962. CB_PERF_SEL_CM_MC_WRITE_REQUEST = 0x00000074,
  10963. CB_PERF_SEL_FC_MC_WRITE_REQUEST = 0x00000075,
  10964. CB_PERF_SEL_CC_MC_WRITE_REQUEST = 0x00000076,
  10965. CB_PERF_SEL_CM_MC_WRITE_REQUESTS_IN_FLIGHT = 0x00000077,
  10966. CB_PERF_SEL_FC_MC_WRITE_REQUESTS_IN_FLIGHT = 0x00000078,
  10967. CB_PERF_SEL_CC_MC_WRITE_REQUESTS_IN_FLIGHT = 0x00000079,
  10968. CB_PERF_SEL_CB_TAP_RDREQ_VALID_READY = 0x0000007a,
  10969. CB_PERF_SEL_CB_TAP_RDREQ_VALID_READYB = 0x0000007b,
  10970. CB_PERF_SEL_CB_TAP_RDREQ_VALIDB_READY = 0x0000007c,
  10971. CB_PERF_SEL_CB_TAP_RDREQ_VALIDB_READYB = 0x0000007d,
  10972. CB_PERF_SEL_CM_MC_READ_REQUEST = 0x0000007e,
  10973. CB_PERF_SEL_FC_MC_READ_REQUEST = 0x0000007f,
  10974. CB_PERF_SEL_CC_MC_READ_REQUEST = 0x00000080,
  10975. CB_PERF_SEL_CM_MC_READ_REQUESTS_IN_FLIGHT = 0x00000081,
  10976. CB_PERF_SEL_FC_MC_READ_REQUESTS_IN_FLIGHT = 0x00000082,
  10977. CB_PERF_SEL_CC_MC_READ_REQUESTS_IN_FLIGHT = 0x00000083,
  10978. CB_PERF_SEL_CM_TQ_FULL = 0x00000084,
  10979. CB_PERF_SEL_CM_TQ_FIFO_TILE_RESIDENCY_STALL = 0x00000085,
  10980. CB_PERF_SEL_FC_QUAD_RDLAT_FIFO_FULL = 0x00000086,
  10981. CB_PERF_SEL_FC_TILE_RDLAT_FIFO_FULL = 0x00000087,
  10982. CB_PERF_SEL_FC_RDLAT_FIFO_QUAD_RESIDENCY_STALL = 0x00000088,
  10983. CB_PERF_SEL_FOP_FMASK_RAW_STALL = 0x00000089,
  10984. CB_PERF_SEL_FOP_FMASK_BYPASS_STALL = 0x0000008a,
  10985. CB_PERF_SEL_CC_SF_FULL = 0x0000008b,
  10986. CB_PERF_SEL_CC_RB_FULL = 0x0000008c,
  10987. CB_PERF_SEL_CC_EVENFIFO_QUAD_RESIDENCY_STALL = 0x0000008d,
  10988. CB_PERF_SEL_CC_ODDFIFO_QUAD_RESIDENCY_STALL = 0x0000008e,
  10989. CB_PERF_SEL_BLENDER_RAW_HAZARD_STALL = 0x0000008f,
  10990. CB_PERF_SEL_EVENT = 0x00000090,
  10991. CB_PERF_SEL_EVENT_CACHE_FLUSH_TS = 0x00000091,
  10992. CB_PERF_SEL_EVENT_CONTEXT_DONE = 0x00000092,
  10993. CB_PERF_SEL_EVENT_CACHE_FLUSH = 0x00000093,
  10994. CB_PERF_SEL_EVENT_CACHE_FLUSH_AND_INV_TS_EVENT = 0x00000094,
  10995. CB_PERF_SEL_EVENT_CACHE_FLUSH_AND_INV_EVENT = 0x00000095,
  10996. CB_PERF_SEL_EVENT_FLUSH_AND_INV_CB_DATA_TS = 0x00000096,
  10997. CB_PERF_SEL_EVENT_FLUSH_AND_INV_CB_META = 0x00000097,
  10998. CB_PERF_SEL_CC_SURFACE_SYNC = 0x00000098,
  10999. CB_PERF_SEL_CMASK_READ_DATA_0xC = 0x00000099,
  11000. CB_PERF_SEL_CMASK_READ_DATA_0xD = 0x0000009a,
  11001. CB_PERF_SEL_CMASK_READ_DATA_0xE = 0x0000009b,
  11002. CB_PERF_SEL_CMASK_READ_DATA_0xF = 0x0000009c,
  11003. CB_PERF_SEL_CMASK_WRITE_DATA_0xC = 0x0000009d,
  11004. CB_PERF_SEL_CMASK_WRITE_DATA_0xD = 0x0000009e,
  11005. CB_PERF_SEL_CMASK_WRITE_DATA_0xE = 0x0000009f,
  11006. CB_PERF_SEL_CMASK_WRITE_DATA_0xF = 0x000000a0,
  11007. CB_PERF_SEL_TWO_PROBE_QUAD_FRAGMENT = 0x000000a1,
  11008. CB_PERF_SEL_EXPORT_32_ABGR_QUAD_FRAGMENT = 0x000000a2,
  11009. CB_PERF_SEL_DUAL_SOURCE_COLOR_QUAD_FRAGMENT = 0x000000a3,
  11010. CB_PERF_SEL_QUAD_HAS_1_FRAGMENT_BEFORE_UPDATE = 0x000000a4,
  11011. CB_PERF_SEL_QUAD_HAS_2_FRAGMENTS_BEFORE_UPDATE = 0x000000a5,
  11012. CB_PERF_SEL_QUAD_HAS_3_FRAGMENTS_BEFORE_UPDATE = 0x000000a6,
  11013. CB_PERF_SEL_QUAD_HAS_4_FRAGMENTS_BEFORE_UPDATE = 0x000000a7,
  11014. CB_PERF_SEL_QUAD_HAS_5_FRAGMENTS_BEFORE_UPDATE = 0x000000a8,
  11015. CB_PERF_SEL_QUAD_HAS_6_FRAGMENTS_BEFORE_UPDATE = 0x000000a9,
  11016. CB_PERF_SEL_QUAD_HAS_7_FRAGMENTS_BEFORE_UPDATE = 0x000000aa,
  11017. CB_PERF_SEL_QUAD_HAS_8_FRAGMENTS_BEFORE_UPDATE = 0x000000ab,
  11018. CB_PERF_SEL_QUAD_HAS_1_FRAGMENT_AFTER_UPDATE = 0x000000ac,
  11019. CB_PERF_SEL_QUAD_HAS_2_FRAGMENTS_AFTER_UPDATE = 0x000000ad,
  11020. CB_PERF_SEL_QUAD_HAS_3_FRAGMENTS_AFTER_UPDATE = 0x000000ae,
  11021. CB_PERF_SEL_QUAD_HAS_4_FRAGMENTS_AFTER_UPDATE = 0x000000af,
  11022. CB_PERF_SEL_QUAD_HAS_5_FRAGMENTS_AFTER_UPDATE = 0x000000b0,
  11023. CB_PERF_SEL_QUAD_HAS_6_FRAGMENTS_AFTER_UPDATE = 0x000000b1,
  11024. CB_PERF_SEL_QUAD_HAS_7_FRAGMENTS_AFTER_UPDATE = 0x000000b2,
  11025. CB_PERF_SEL_QUAD_HAS_8_FRAGMENTS_AFTER_UPDATE = 0x000000b3,
  11026. CB_PERF_SEL_QUAD_ADDED_1_FRAGMENT = 0x000000b4,
  11027. CB_PERF_SEL_QUAD_ADDED_2_FRAGMENTS = 0x000000b5,
  11028. CB_PERF_SEL_QUAD_ADDED_3_FRAGMENTS = 0x000000b6,
  11029. CB_PERF_SEL_QUAD_ADDED_4_FRAGMENTS = 0x000000b7,
  11030. CB_PERF_SEL_QUAD_ADDED_5_FRAGMENTS = 0x000000b8,
  11031. CB_PERF_SEL_QUAD_ADDED_6_FRAGMENTS = 0x000000b9,
  11032. CB_PERF_SEL_QUAD_ADDED_7_FRAGMENTS = 0x000000ba,
  11033. CB_PERF_SEL_QUAD_REMOVED_1_FRAGMENT = 0x000000bb,
  11034. CB_PERF_SEL_QUAD_REMOVED_2_FRAGMENTS = 0x000000bc,
  11035. CB_PERF_SEL_QUAD_REMOVED_3_FRAGMENTS = 0x000000bd,
  11036. CB_PERF_SEL_QUAD_REMOVED_4_FRAGMENTS = 0x000000be,
  11037. CB_PERF_SEL_QUAD_REMOVED_5_FRAGMENTS = 0x000000bf,
  11038. CB_PERF_SEL_QUAD_REMOVED_6_FRAGMENTS = 0x000000c0,
  11039. CB_PERF_SEL_QUAD_REMOVED_7_FRAGMENTS = 0x000000c1,
  11040. CB_PERF_SEL_QUAD_READS_FRAGMENT_0 = 0x000000c2,
  11041. CB_PERF_SEL_QUAD_READS_FRAGMENT_1 = 0x000000c3,
  11042. CB_PERF_SEL_QUAD_READS_FRAGMENT_2 = 0x000000c4,
  11043. CB_PERF_SEL_QUAD_READS_FRAGMENT_3 = 0x000000c5,
  11044. CB_PERF_SEL_QUAD_READS_FRAGMENT_4 = 0x000000c6,
  11045. CB_PERF_SEL_QUAD_READS_FRAGMENT_5 = 0x000000c7,
  11046. CB_PERF_SEL_QUAD_READS_FRAGMENT_6 = 0x000000c8,
  11047. CB_PERF_SEL_QUAD_READS_FRAGMENT_7 = 0x000000c9,
  11048. CB_PERF_SEL_QUAD_WRITES_FRAGMENT_0 = 0x000000ca,
  11049. CB_PERF_SEL_QUAD_WRITES_FRAGMENT_1 = 0x000000cb,
  11050. CB_PERF_SEL_QUAD_WRITES_FRAGMENT_2 = 0x000000cc,
  11051. CB_PERF_SEL_QUAD_WRITES_FRAGMENT_3 = 0x000000cd,
  11052. CB_PERF_SEL_QUAD_WRITES_FRAGMENT_4 = 0x000000ce,
  11053. CB_PERF_SEL_QUAD_WRITES_FRAGMENT_5 = 0x000000cf,
  11054. CB_PERF_SEL_QUAD_WRITES_FRAGMENT_6 = 0x000000d0,
  11055. CB_PERF_SEL_QUAD_WRITES_FRAGMENT_7 = 0x000000d1,
  11056. CB_PERF_SEL_QUAD_BLEND_OPT_DONT_READ_DST = 0x000000d2,
  11057. CB_PERF_SEL_QUAD_BLEND_OPT_BLEND_BYPASS = 0x000000d3,
  11058. CB_PERF_SEL_QUAD_BLEND_OPT_DISCARD_PIXELS = 0x000000d4,
  11059. CB_PERF_SEL_QUAD_DST_READ_COULD_HAVE_BEEN_OPTIMIZED = 0x000000d5,
  11060. CB_PERF_SEL_QUAD_BLENDING_COULD_HAVE_BEEN_BYPASSED = 0x000000d6,
  11061. CB_PERF_SEL_QUAD_COULD_HAVE_BEEN_DISCARDED = 0x000000d7,
  11062. CB_PERF_SEL_BLEND_OPT_PIXELS_RESULT_EQ_DEST = 0x000000d8,
  11063. CB_PERF_SEL_DRAWN_BUSY = 0x000000d9,
  11064. CB_PERF_SEL_TILE_TO_CMR_REGION_BUSY = 0x000000da,
  11065. CB_PERF_SEL_CMR_TO_FCR_REGION_BUSY = 0x000000db,
  11066. CB_PERF_SEL_FCR_TO_CCR_REGION_BUSY = 0x000000dc,
  11067. CB_PERF_SEL_CCR_TO_CCW_REGION_BUSY = 0x000000dd,
  11068. CB_PERF_SEL_FC_PF_SLOW_MODE_QUAD_EMPTY_HALF_DROPPED = 0x000000de,
  11069. CB_PERF_SEL_FC_SEQUENCER_CLEAR = 0x000000df,
  11070. CB_PERF_SEL_FC_SEQUENCER_ELIMINATE_FAST_CLEAR = 0x000000e0,
  11071. CB_PERF_SEL_FC_SEQUENCER_FMASK_DECOMPRESS = 0x000000e1,
  11072. CB_PERF_SEL_FC_SEQUENCER_FMASK_COMPRESSION_DISABLE = 0x000000e2,
  11073. CB_PERF_SEL_FC_KEYID_RDLAT_FIFO_FULL = 0x000000e3,
  11074. CB_PERF_SEL_FC_DOC_IS_STALLED = 0x000000e4,
  11075. CB_PERF_SEL_FC_DOC_MRTS_NOT_COMBINED = 0x000000e5,
  11076. CB_PERF_SEL_FC_DOC_MRTS_COMBINED = 0x000000e6,
  11077. CB_PERF_SEL_FC_DOC_QTILE_CAM_MISS = 0x000000e7,
  11078. CB_PERF_SEL_FC_DOC_QTILE_CAM_HIT = 0x000000e8,
  11079. CB_PERF_SEL_FC_DOC_CLINE_CAM_MISS = 0x000000e9,
  11080. CB_PERF_SEL_FC_DOC_CLINE_CAM_HIT = 0x000000ea,
  11081. CB_PERF_SEL_FC_DOC_QUAD_PTR_FIFO_IS_FULL = 0x000000eb,
  11082. CB_PERF_SEL_FC_DOC_OVERWROTE_1_SECTOR = 0x000000ec,
  11083. CB_PERF_SEL_FC_DOC_OVERWROTE_2_SECTORS = 0x000000ed,
  11084. CB_PERF_SEL_FC_DOC_OVERWROTE_3_SECTORS = 0x000000ee,
  11085. CB_PERF_SEL_FC_DOC_OVERWROTE_4_SECTORS = 0x000000ef,
  11086. CB_PERF_SEL_FC_DOC_TOTAL_OVERWRITTEN_SECTORS = 0x000000f0,
  11087. CB_PERF_SEL_FC_DCC_CACHE_HIT = 0x000000f1,
  11088. CB_PERF_SEL_FC_DCC_CACHE_TAG_MISS = 0x000000f2,
  11089. CB_PERF_SEL_FC_DCC_CACHE_SECTOR_MISS = 0x000000f3,
  11090. CB_PERF_SEL_FC_DCC_CACHE_REEVICTION_STALL = 0x000000f4,
  11091. CB_PERF_SEL_FC_DCC_CACHE_EVICT_NONZERO_INFLIGHT_STALL = 0x000000f5,
  11092. CB_PERF_SEL_FC_DCC_CACHE_REPLACE_PENDING_EVICT_STALL = 0x000000f6,
  11093. CB_PERF_SEL_FC_DCC_CACHE_INFLIGHT_COUNTER_MAXIMUM_STALL = 0x000000f7,
  11094. CB_PERF_SEL_FC_DCC_CACHE_READ_OUTPUT_STALL = 0x000000f8,
  11095. CB_PERF_SEL_FC_DCC_CACHE_WRITE_OUTPUT_STALL = 0x000000f9,
  11096. CB_PERF_SEL_FC_DCC_CACHE_ACK_OUTPUT_STALL = 0x000000fa,
  11097. CB_PERF_SEL_FC_DCC_CACHE_STALL = 0x000000fb,
  11098. CB_PERF_SEL_FC_DCC_CACHE_FLUSH = 0x000000fc,
  11099. CB_PERF_SEL_FC_DCC_CACHE_TAGS_FLUSHED = 0x000000fd,
  11100. CB_PERF_SEL_FC_DCC_CACHE_SECTORS_FLUSHED = 0x000000fe,
  11101. CB_PERF_SEL_FC_DCC_CACHE_DIRTY_SECTORS_FLUSHED = 0x000000ff,
  11102. CB_PERF_SEL_CC_DCC_BEYOND_TILE_SPLIT = 0x00000100,
  11103. CB_PERF_SEL_FC_MC_DCC_WRITE_REQUEST = 0x00000101,
  11104. CB_PERF_SEL_FC_MC_DCC_WRITE_REQUESTS_IN_FLIGHT = 0x00000102,
  11105. CB_PERF_SEL_FC_MC_DCC_READ_REQUEST = 0x00000103,
  11106. CB_PERF_SEL_FC_MC_DCC_READ_REQUESTS_IN_FLIGHT = 0x00000104,
  11107. CB_PERF_SEL_CC_DCC_RDREQ_STALL = 0x00000105,
  11108. CB_PERF_SEL_CC_DCC_DECOMPRESS_TIDS_IN = 0x00000106,
  11109. CB_PERF_SEL_CC_DCC_DECOMPRESS_TIDS_OUT = 0x00000107,
  11110. CB_PERF_SEL_CC_DCC_COMPRESS_TIDS_IN = 0x00000108,
  11111. CB_PERF_SEL_CC_DCC_COMPRESS_TIDS_OUT = 0x00000109,
  11112. CB_PERF_SEL_FC_DCC_KEY_VALUE__CLEAR = 0x0000010a,
  11113. CB_PERF_SEL_CC_DCC_KEY_VALUE__4_BLOCKS__2TO1 = 0x0000010b,
  11114. CB_PERF_SEL_CC_DCC_KEY_VALUE__3BLOCKS_2TO1__1BLOCK_2TO2 = 0x0000010c,
  11115. CB_PERF_SEL_CC_DCC_KEY_VALUE__2BLOCKS_2TO1__1BLOCK_2TO2__1BLOCK_2TO1 = 0x0000010d,
  11116. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_2TO1__1BLOCK_2TO2__2BLOCKS_2TO1 = 0x0000010e,
  11117. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_2TO2__3BLOCKS_2TO1 = 0x0000010f,
  11118. CB_PERF_SEL_CC_DCC_KEY_VALUE__2BLOCKS_2TO1__2BLOCKS_2TO2 = 0x00000110,
  11119. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_2TO1__2BLOCKS_2TO2__1BLOCK_2TO1 = 0x00000111,
  11120. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_2TO1__1BLOCK_2TO2__1BLOCK_2TO1__1BLOCK_2TO2 = 0x00000112,
  11121. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_2TO2__1BLOCK_2TO1__1BLOCK_2TO2__1BLOCK_2TO1 = 0x00000113,
  11122. CB_PERF_SEL_CC_DCC_KEY_VALUE__2BLOCKS_2TO2__2BLOCKS_2TO1 = 0x00000114,
  11123. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_2TO2__2BLOCKS_2TO1__1BLOCK_2TO2 = 0x00000115,
  11124. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_2TO1__3BLOCKS_2TO2 = 0x00000116,
  11125. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_2TO2__1BLOCK_2TO1__2BLOCKS_2TO2 = 0x00000117,
  11126. CB_PERF_SEL_CC_DCC_KEY_VALUE__2BLOCKS_2TO2__1BLOCK_2TO1__1BLOCK_2TO2 = 0x00000118,
  11127. CB_PERF_SEL_CC_DCC_KEY_VALUE__3BLOCKS_2TO2__1BLOCK_2TO1 = 0x00000119,
  11128. CB_PERF_SEL_CC_DCC_KEY_VALUE__2BLOCKS_4TO1 = 0x0000011a,
  11129. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_4TO1__1BLOCK_4TO2 = 0x0000011b,
  11130. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_4TO1__1BLOCK_4TO3 = 0x0000011c,
  11131. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_4TO1__1BLOCK_4TO4 = 0x0000011d,
  11132. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_4TO2__1BLOCK_4TO1 = 0x0000011e,
  11133. CB_PERF_SEL_CC_DCC_KEY_VALUE__2BLOCKS_4TO2 = 0x0000011f,
  11134. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_4TO2__1BLOCK_4TO3 = 0x00000120,
  11135. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_4TO2__1BLOCK_4TO4 = 0x00000121,
  11136. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_4TO3__1BLOCK_4TO1 = 0x00000122,
  11137. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_4TO3__1BLOCK_4TO2 = 0x00000123,
  11138. CB_PERF_SEL_CC_DCC_KEY_VALUE__2BLOCKS_4TO3 = 0x00000124,
  11139. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_4TO3__1BLOCK_4TO4 = 0x00000125,
  11140. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_4TO4__1BLOCK_4TO1 = 0x00000126,
  11141. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_4TO4__1BLOCK_4TO2 = 0x00000127,
  11142. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_4TO4__1BLOCK_4TO3 = 0x00000128,
  11143. CB_PERF_SEL_CC_DCC_KEY_VALUE__2BLOCKS_2TO1__1BLOCK_4TO1 = 0x00000129,
  11144. CB_PERF_SEL_CC_DCC_KEY_VALUE__2BLOCKS_2TO1__1BLOCK_4TO2 = 0x0000012a,
  11145. CB_PERF_SEL_CC_DCC_KEY_VALUE__2BLOCKS_2TO1__1BLOCK_4TO3 = 0x0000012b,
  11146. CB_PERF_SEL_CC_DCC_KEY_VALUE__2BLOCKS_2TO1__1BLOCK_4TO4 = 0x0000012c,
  11147. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_2TO1__1BLOCK_2TO2__1BLOCK_4TO1 = 0x0000012d,
  11148. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_2TO1__1BLOCK_2TO2__1BLOCK_4TO2 = 0x0000012e,
  11149. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_2TO1__1BLOCK_2TO2__1BLOCK_4TO3 = 0x0000012f,
  11150. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_2TO1__1BLOCK_2TO2__1BLOCK_4TO4 = 0x00000130,
  11151. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_2TO2__1BLOCK_2TO1__1BLOCK_4TO1 = 0x00000131,
  11152. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_2TO2__1BLOCK_2TO1__1BLOCK_4TO2 = 0x00000132,
  11153. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_2TO2__1BLOCK_2TO1__1BLOCK_4TO3 = 0x00000133,
  11154. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_2TO2__1BLOCK_2TO1__1BLOCK_4TO4 = 0x00000134,
  11155. CB_PERF_SEL_CC_DCC_KEY_VALUE__2BLOCKS_2TO2__1BLOCK_4TO1 = 0x00000135,
  11156. CB_PERF_SEL_CC_DCC_KEY_VALUE__2BLOCKS_2TO2__1BLOCK_4TO2 = 0x00000136,
  11157. CB_PERF_SEL_CC_DCC_KEY_VALUE__2BLOCKS_2TO2__1BLOCK_4TO3 = 0x00000137,
  11158. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_2TO1__1BLOCK_4TO1__1BLOCK_2TO1 = 0x00000138,
  11159. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_2TO1__1BLOCK_4TO2__1BLOCK_2TO1 = 0x00000139,
  11160. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_2TO1__1BLOCK_4TO3__1BLOCK_2TO1 = 0x0000013a,
  11161. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_2TO1__1BLOCK_4TO4__1BLOCK_2TO1 = 0x0000013b,
  11162. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_2TO2__1BLOCK_4TO1__1BLOCK_2TO1 = 0x0000013c,
  11163. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_2TO2__1BLOCK_4TO2__1BLOCK_2TO1 = 0x0000013d,
  11164. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_2TO2__1BLOCK_4TO3__1BLOCK_2TO1 = 0x0000013e,
  11165. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_2TO2__1BLOCK_4TO4__1BLOCK_2TO1 = 0x0000013f,
  11166. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_2TO1__1BLOCK_4TO1__1BLOCK_2TO2 = 0x00000140,
  11167. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_2TO1__1BLOCK_4TO2__1BLOCK_2TO2 = 0x00000141,
  11168. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_2TO1__1BLOCK_4TO3__1BLOCK_2TO2 = 0x00000142,
  11169. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_2TO1__1BLOCK_4TO4__1BLOCK_2TO2 = 0x00000143,
  11170. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_2TO2__1BLOCK_4TO1__1BLOCK_2TO2 = 0x00000144,
  11171. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_2TO2__1BLOCK_4TO2__1BLOCK_2TO2 = 0x00000145,
  11172. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_2TO2__1BLOCK_4TO3__1BLOCK_2TO2 = 0x00000146,
  11173. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_4TO1__2BLOCKS_2TO1 = 0x00000147,
  11174. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_4TO2__2BLOCKS_2TO1 = 0x00000148,
  11175. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_4TO3__2BLOCKS_2TO1 = 0x00000149,
  11176. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_4TO4__2BLOCKS_2TO1 = 0x0000014a,
  11177. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_4TO1__2BLOCKS_2TO2 = 0x0000014b,
  11178. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_4TO2__2BLOCKS_2TO2 = 0x0000014c,
  11179. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_4TO3__2BLOCKS_2TO2 = 0x0000014d,
  11180. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_4TO1__1BLOCK_2TO1__1BLOCK_2TO2 = 0x0000014e,
  11181. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_4TO2__1BLOCK_2TO1__1BLOCK_2TO2 = 0x0000014f,
  11182. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_4TO3__1BLOCK_2TO1__1BLOCK_2TO2 = 0x00000150,
  11183. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_4TO4__1BLOCK_2TO1__1BLOCK_2TO2 = 0x00000151,
  11184. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_4TO1__1BLOCK_2TO2__1BLOCK_2TO1 = 0x00000152,
  11185. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_4TO2__1BLOCK_2TO2__1BLOCK_2TO1 = 0x00000153,
  11186. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_4TO3__1BLOCK_2TO2__1BLOCK_2TO1 = 0x00000154,
  11187. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_4TO4__1BLOCK_2TO2__1BLOCK_2TO1 = 0x00000155,
  11188. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_2TO1__1BLOCK_6TO1 = 0x00000156,
  11189. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_2TO1__1BLOCK_6TO2 = 0x00000157,
  11190. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_2TO1__1BLOCK_6TO3 = 0x00000158,
  11191. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_2TO1__1BLOCK_6TO4 = 0x00000159,
  11192. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_2TO1__1BLOCK_6TO5 = 0x0000015a,
  11193. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_2TO1__1BLOCK_6TO6 = 0x0000015b,
  11194. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_2TO1__INV0 = 0x0000015c,
  11195. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_2TO1__INV1 = 0x0000015d,
  11196. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_2TO2__1BLOCK_6TO1 = 0x0000015e,
  11197. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_2TO2__1BLOCK_6TO2 = 0x0000015f,
  11198. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_2TO2__1BLOCK_6TO3 = 0x00000160,
  11199. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_2TO2__1BLOCK_6TO4 = 0x00000161,
  11200. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_2TO2__1BLOCK_6TO5 = 0x00000162,
  11201. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_2TO2__INV0 = 0x00000163,
  11202. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_2TO2__INV1 = 0x00000164,
  11203. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_6TO1__1BLOCK_2TO1 = 0x00000165,
  11204. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_6TO2__1BLOCK_2TO1 = 0x00000166,
  11205. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_6TO3__1BLOCK_2TO1 = 0x00000167,
  11206. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_6TO4__1BLOCK_2TO1 = 0x00000168,
  11207. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_6TO5__1BLOCK_2TO1 = 0x00000169,
  11208. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_6TO6__1BLOCK_2TO1 = 0x0000016a,
  11209. CB_PERF_SEL_CC_DCC_KEY_VALUE__INV0__1BLOCK_2TO1 = 0x0000016b,
  11210. CB_PERF_SEL_CC_DCC_KEY_VALUE__INV1__1BLOCK_2TO1 = 0x0000016c,
  11211. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_6TO1__1BLOCK_2TO2 = 0x0000016d,
  11212. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_6TO2__1BLOCK_2TO2 = 0x0000016e,
  11213. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_6TO3__1BLOCK_2TO2 = 0x0000016f,
  11214. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_6TO4__1BLOCK_2TO2 = 0x00000170,
  11215. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_6TO5__1BLOCK_2TO2 = 0x00000171,
  11216. CB_PERF_SEL_CC_DCC_KEY_VALUE__INV0__1BLOCK_2TO2 = 0x00000172,
  11217. CB_PERF_SEL_CC_DCC_KEY_VALUE__INV1__1BLOCK_2TO2 = 0x00000173,
  11218. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_8TO1 = 0x00000174,
  11219. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_8TO2 = 0x00000175,
  11220. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_8TO3 = 0x00000176,
  11221. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_8TO4 = 0x00000177,
  11222. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_8TO5 = 0x00000178,
  11223. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_8TO6 = 0x00000179,
  11224. CB_PERF_SEL_CC_DCC_KEY_VALUE__1BLOCK_8TO7 = 0x0000017a,
  11225. CB_PERF_SEL_CC_DCC_KEY_VALUE__UNCOMPRESSED = 0x0000017b,
  11226. CB_PERF_SEL_CC_DCC_COMPRESS_RATIO_2TO1 = 0x0000017c,
  11227. CB_PERF_SEL_CC_DCC_COMPRESS_RATIO_4TO1 = 0x0000017d,
  11228. CB_PERF_SEL_CC_DCC_COMPRESS_RATIO_4TO2 = 0x0000017e,
  11229. CB_PERF_SEL_CC_DCC_COMPRESS_RATIO_4TO3 = 0x0000017f,
  11230. CB_PERF_SEL_CC_DCC_COMPRESS_RATIO_6TO1 = 0x00000180,
  11231. CB_PERF_SEL_CC_DCC_COMPRESS_RATIO_6TO2 = 0x00000181,
  11232. CB_PERF_SEL_CC_DCC_COMPRESS_RATIO_6TO3 = 0x00000182,
  11233. CB_PERF_SEL_CC_DCC_COMPRESS_RATIO_6TO4 = 0x00000183,
  11234. CB_PERF_SEL_CC_DCC_COMPRESS_RATIO_6TO5 = 0x00000184,
  11235. CB_PERF_SEL_CC_DCC_COMPRESS_RATIO_8TO1 = 0x00000185,
  11236. CB_PERF_SEL_CC_DCC_COMPRESS_RATIO_8TO2 = 0x00000186,
  11237. CB_PERF_SEL_CC_DCC_COMPRESS_RATIO_8TO3 = 0x00000187,
  11238. CB_PERF_SEL_CC_DCC_COMPRESS_RATIO_8TO4 = 0x00000188,
  11239. CB_PERF_SEL_CC_DCC_COMPRESS_RATIO_8TO5 = 0x00000189,
  11240. CB_PERF_SEL_CC_DCC_COMPRESS_RATIO_8TO6 = 0x0000018a,
  11241. CB_PERF_SEL_CC_DCC_COMPRESS_RATIO_8TO7 = 0x0000018b,
  11242. CB_PERF_SEL_RBP_EXPORT_8PIX_LIT_BOTH = 0x0000018c,
  11243. CB_PERF_SEL_RBP_EXPORT_8PIX_LIT_LEFT = 0x0000018d,
  11244. CB_PERF_SEL_RBP_EXPORT_8PIX_LIT_RIGHT = 0x0000018e,
  11245. CB_PERF_SEL_RBP_SPLIT_MICROTILE = 0x0000018f,
  11246. CB_PERF_SEL_RBP_SPLIT_AA_SAMPLE_MASK = 0x00000190,
  11247. CB_PERF_SEL_RBP_SPLIT_PARTIAL_TARGET_MASK = 0x00000191,
  11248. CB_PERF_SEL_RBP_SPLIT_LINEAR_ADDRESSING = 0x00000192,
  11249. CB_PERF_SEL_RBP_SPLIT_AA_NO_FMASK_COMPRESS = 0x00000193,
  11250. CB_PERF_SEL_RBP_INSERT_MISSING_LAST_QUAD = 0x00000194,
  11251. } CBPerfSel;
  11252. /*
  11253. * CBPerfOpFilterSel enum
  11254. */
  11255. typedef enum CBPerfOpFilterSel {
  11256. CB_PERF_OP_FILTER_SEL_WRITE_ONLY = 0x00000000,
  11257. CB_PERF_OP_FILTER_SEL_NEEDS_DESTINATION = 0x00000001,
  11258. CB_PERF_OP_FILTER_SEL_RESOLVE = 0x00000002,
  11259. CB_PERF_OP_FILTER_SEL_DECOMPRESS = 0x00000003,
  11260. CB_PERF_OP_FILTER_SEL_FMASK_DECOMPRESS = 0x00000004,
  11261. CB_PERF_OP_FILTER_SEL_ELIMINATE_FAST_CLEAR = 0x00000005,
  11262. } CBPerfOpFilterSel;
  11263. /*
  11264. * CBPerfClearFilterSel enum
  11265. */
  11266. typedef enum CBPerfClearFilterSel {
  11267. CB_PERF_CLEAR_FILTER_SEL_NONCLEAR = 0x00000000,
  11268. CB_PERF_CLEAR_FILTER_SEL_CLEAR = 0x00000001,
  11269. } CBPerfClearFilterSel;
  11270. /*******************************************************
  11271. * TC Enums
  11272. *******************************************************/
  11273. /*
  11274. * TC_OP_MASKS enum
  11275. */
  11276. typedef enum TC_OP_MASKS {
  11277. TC_OP_MASK_FLUSH_DENROM = 0x00000008,
  11278. TC_OP_MASK_64 = 0x00000020,
  11279. TC_OP_MASK_NO_RTN = 0x00000040,
  11280. } TC_OP_MASKS;
  11281. /*
  11282. * TC_OP enum
  11283. */
  11284. typedef enum TC_OP {
  11285. TC_OP_READ = 0x00000000,
  11286. TC_OP_ATOMIC_FCMPSWAP_RTN_32 = 0x00000001,
  11287. TC_OP_ATOMIC_FMIN_RTN_32 = 0x00000002,
  11288. TC_OP_ATOMIC_FMAX_RTN_32 = 0x00000003,
  11289. TC_OP_RESERVED_FOP_RTN_32_0 = 0x00000004,
  11290. TC_OP_RESERVED_FOP_RTN_32_1 = 0x00000005,
  11291. TC_OP_RESERVED_FOP_RTN_32_2 = 0x00000006,
  11292. TC_OP_ATOMIC_SWAP_RTN_32 = 0x00000007,
  11293. TC_OP_ATOMIC_CMPSWAP_RTN_32 = 0x00000008,
  11294. TC_OP_ATOMIC_FCMPSWAP_FLUSH_DENORM_RTN_32 = 0x00000009,
  11295. TC_OP_ATOMIC_FMIN_FLUSH_DENORM_RTN_32 = 0x0000000a,
  11296. TC_OP_ATOMIC_FMAX_FLUSH_DENORM_RTN_32 = 0x0000000b,
  11297. TC_OP_PROBE_FILTER = 0x0000000c,
  11298. TC_OP_RESERVED_FOP_FLUSH_DENORM_RTN_32_1 = 0x0000000d,
  11299. TC_OP_RESERVED_FOP_FLUSH_DENORM_RTN_32_2 = 0x0000000e,
  11300. TC_OP_ATOMIC_ADD_RTN_32 = 0x0000000f,
  11301. TC_OP_ATOMIC_SUB_RTN_32 = 0x00000010,
  11302. TC_OP_ATOMIC_SMIN_RTN_32 = 0x00000011,
  11303. TC_OP_ATOMIC_UMIN_RTN_32 = 0x00000012,
  11304. TC_OP_ATOMIC_SMAX_RTN_32 = 0x00000013,
  11305. TC_OP_ATOMIC_UMAX_RTN_32 = 0x00000014,
  11306. TC_OP_ATOMIC_AND_RTN_32 = 0x00000015,
  11307. TC_OP_ATOMIC_OR_RTN_32 = 0x00000016,
  11308. TC_OP_ATOMIC_XOR_RTN_32 = 0x00000017,
  11309. TC_OP_ATOMIC_INC_RTN_32 = 0x00000018,
  11310. TC_OP_ATOMIC_DEC_RTN_32 = 0x00000019,
  11311. TC_OP_WBINVL1_VOL = 0x0000001a,
  11312. TC_OP_WBINVL1_SD = 0x0000001b,
  11313. TC_OP_RESERVED_NON_FLOAT_RTN_32_0 = 0x0000001c,
  11314. TC_OP_RESERVED_NON_FLOAT_RTN_32_1 = 0x0000001d,
  11315. TC_OP_RESERVED_NON_FLOAT_RTN_32_2 = 0x0000001e,
  11316. TC_OP_RESERVED_NON_FLOAT_RTN_32_3 = 0x0000001f,
  11317. TC_OP_WRITE = 0x00000020,
  11318. TC_OP_ATOMIC_FCMPSWAP_RTN_64 = 0x00000021,
  11319. TC_OP_ATOMIC_FMIN_RTN_64 = 0x00000022,
  11320. TC_OP_ATOMIC_FMAX_RTN_64 = 0x00000023,
  11321. TC_OP_RESERVED_FOP_RTN_64_0 = 0x00000024,
  11322. TC_OP_RESERVED_FOP_RTN_64_1 = 0x00000025,
  11323. TC_OP_RESERVED_FOP_RTN_64_2 = 0x00000026,
  11324. TC_OP_ATOMIC_SWAP_RTN_64 = 0x00000027,
  11325. TC_OP_ATOMIC_CMPSWAP_RTN_64 = 0x00000028,
  11326. TC_OP_ATOMIC_FCMPSWAP_FLUSH_DENORM_RTN_64 = 0x00000029,
  11327. TC_OP_ATOMIC_FMIN_FLUSH_DENORM_RTN_64 = 0x0000002a,
  11328. TC_OP_ATOMIC_FMAX_FLUSH_DENORM_RTN_64 = 0x0000002b,
  11329. TC_OP_WBINVL2_SD = 0x0000002c,
  11330. TC_OP_RESERVED_FOP_FLUSH_DENORM_RTN_64_0 = 0x0000002d,
  11331. TC_OP_RESERVED_FOP_FLUSH_DENORM_RTN_64_1 = 0x0000002e,
  11332. TC_OP_ATOMIC_ADD_RTN_64 = 0x0000002f,
  11333. TC_OP_ATOMIC_SUB_RTN_64 = 0x00000030,
  11334. TC_OP_ATOMIC_SMIN_RTN_64 = 0x00000031,
  11335. TC_OP_ATOMIC_UMIN_RTN_64 = 0x00000032,
  11336. TC_OP_ATOMIC_SMAX_RTN_64 = 0x00000033,
  11337. TC_OP_ATOMIC_UMAX_RTN_64 = 0x00000034,
  11338. TC_OP_ATOMIC_AND_RTN_64 = 0x00000035,
  11339. TC_OP_ATOMIC_OR_RTN_64 = 0x00000036,
  11340. TC_OP_ATOMIC_XOR_RTN_64 = 0x00000037,
  11341. TC_OP_ATOMIC_INC_RTN_64 = 0x00000038,
  11342. TC_OP_ATOMIC_DEC_RTN_64 = 0x00000039,
  11343. TC_OP_WBL2_NC = 0x0000003a,
  11344. TC_OP_WBL2_WC = 0x0000003b,
  11345. TC_OP_RESERVED_NON_FLOAT_RTN_64_1 = 0x0000003c,
  11346. TC_OP_RESERVED_NON_FLOAT_RTN_64_2 = 0x0000003d,
  11347. TC_OP_RESERVED_NON_FLOAT_RTN_64_3 = 0x0000003e,
  11348. TC_OP_RESERVED_NON_FLOAT_RTN_64_4 = 0x0000003f,
  11349. TC_OP_WBINVL1 = 0x00000040,
  11350. TC_OP_ATOMIC_FCMPSWAP_32 = 0x00000041,
  11351. TC_OP_ATOMIC_FMIN_32 = 0x00000042,
  11352. TC_OP_ATOMIC_FMAX_32 = 0x00000043,
  11353. TC_OP_RESERVED_FOP_32_0 = 0x00000044,
  11354. TC_OP_RESERVED_FOP_32_1 = 0x00000045,
  11355. TC_OP_RESERVED_FOP_32_2 = 0x00000046,
  11356. TC_OP_ATOMIC_SWAP_32 = 0x00000047,
  11357. TC_OP_ATOMIC_CMPSWAP_32 = 0x00000048,
  11358. TC_OP_ATOMIC_FCMPSWAP_FLUSH_DENORM_32 = 0x00000049,
  11359. TC_OP_ATOMIC_FMIN_FLUSH_DENORM_32 = 0x0000004a,
  11360. TC_OP_ATOMIC_FMAX_FLUSH_DENORM_32 = 0x0000004b,
  11361. TC_OP_INV_METADATA = 0x0000004c,
  11362. TC_OP_RESERVED_FOP_FLUSH_DENORM_32_1 = 0x0000004d,
  11363. TC_OP_RESERVED_FOP_FLUSH_DENORM_32_2 = 0x0000004e,
  11364. TC_OP_ATOMIC_ADD_32 = 0x0000004f,
  11365. TC_OP_ATOMIC_SUB_32 = 0x00000050,
  11366. TC_OP_ATOMIC_SMIN_32 = 0x00000051,
  11367. TC_OP_ATOMIC_UMIN_32 = 0x00000052,
  11368. TC_OP_ATOMIC_SMAX_32 = 0x00000053,
  11369. TC_OP_ATOMIC_UMAX_32 = 0x00000054,
  11370. TC_OP_ATOMIC_AND_32 = 0x00000055,
  11371. TC_OP_ATOMIC_OR_32 = 0x00000056,
  11372. TC_OP_ATOMIC_XOR_32 = 0x00000057,
  11373. TC_OP_ATOMIC_INC_32 = 0x00000058,
  11374. TC_OP_ATOMIC_DEC_32 = 0x00000059,
  11375. TC_OP_INVL2_NC = 0x0000005a,
  11376. TC_OP_NOP_RTN0 = 0x0000005b,
  11377. TC_OP_RESERVED_NON_FLOAT_32_1 = 0x0000005c,
  11378. TC_OP_RESERVED_NON_FLOAT_32_2 = 0x0000005d,
  11379. TC_OP_RESERVED_NON_FLOAT_32_3 = 0x0000005e,
  11380. TC_OP_RESERVED_NON_FLOAT_32_4 = 0x0000005f,
  11381. TC_OP_WBINVL2 = 0x00000060,
  11382. TC_OP_ATOMIC_FCMPSWAP_64 = 0x00000061,
  11383. TC_OP_ATOMIC_FMIN_64 = 0x00000062,
  11384. TC_OP_ATOMIC_FMAX_64 = 0x00000063,
  11385. TC_OP_RESERVED_FOP_64_0 = 0x00000064,
  11386. TC_OP_RESERVED_FOP_64_1 = 0x00000065,
  11387. TC_OP_RESERVED_FOP_64_2 = 0x00000066,
  11388. TC_OP_ATOMIC_SWAP_64 = 0x00000067,
  11389. TC_OP_ATOMIC_CMPSWAP_64 = 0x00000068,
  11390. TC_OP_ATOMIC_FCMPSWAP_FLUSH_DENORM_64 = 0x00000069,
  11391. TC_OP_ATOMIC_FMIN_FLUSH_DENORM_64 = 0x0000006a,
  11392. TC_OP_ATOMIC_FMAX_FLUSH_DENORM_64 = 0x0000006b,
  11393. TC_OP_RESERVED_FOP_FLUSH_DENORM_64_0 = 0x0000006c,
  11394. TC_OP_RESERVED_FOP_FLUSH_DENORM_64_1 = 0x0000006d,
  11395. TC_OP_RESERVED_FOP_FLUSH_DENORM_64_2 = 0x0000006e,
  11396. TC_OP_ATOMIC_ADD_64 = 0x0000006f,
  11397. TC_OP_ATOMIC_SUB_64 = 0x00000070,
  11398. TC_OP_ATOMIC_SMIN_64 = 0x00000071,
  11399. TC_OP_ATOMIC_UMIN_64 = 0x00000072,
  11400. TC_OP_ATOMIC_SMAX_64 = 0x00000073,
  11401. TC_OP_ATOMIC_UMAX_64 = 0x00000074,
  11402. TC_OP_ATOMIC_AND_64 = 0x00000075,
  11403. TC_OP_ATOMIC_OR_64 = 0x00000076,
  11404. TC_OP_ATOMIC_XOR_64 = 0x00000077,
  11405. TC_OP_ATOMIC_INC_64 = 0x00000078,
  11406. TC_OP_ATOMIC_DEC_64 = 0x00000079,
  11407. TC_OP_WBINVL2_NC = 0x0000007a,
  11408. TC_OP_NOP_ACK = 0x0000007b,
  11409. TC_OP_RESERVED_NON_FLOAT_64_1 = 0x0000007c,
  11410. TC_OP_RESERVED_NON_FLOAT_64_2 = 0x0000007d,
  11411. TC_OP_RESERVED_NON_FLOAT_64_3 = 0x0000007e,
  11412. TC_OP_RESERVED_NON_FLOAT_64_4 = 0x0000007f,
  11413. } TC_OP;
  11414. /*
  11415. * TC_CHUB_REQ_CREDITS_ENUM enum
  11416. */
  11417. typedef enum TC_CHUB_REQ_CREDITS_ENUM {
  11418. TC_CHUB_REQ_CREDITS = 0x00000010,
  11419. } TC_CHUB_REQ_CREDITS_ENUM;
  11420. /*
  11421. * CHUB_TC_RET_CREDITS_ENUM enum
  11422. */
  11423. typedef enum CHUB_TC_RET_CREDITS_ENUM {
  11424. CHUB_TC_RET_CREDITS = 0x00000020,
  11425. } CHUB_TC_RET_CREDITS_ENUM;
  11426. /*
  11427. * TC_NACKS enum
  11428. */
  11429. typedef enum TC_NACKS {
  11430. TC_NACK_NO_FAULT = 0x00000000,
  11431. TC_NACK_PAGE_FAULT = 0x00000001,
  11432. TC_NACK_PROTECTION_FAULT = 0x00000002,
  11433. TC_NACK_DATA_ERROR = 0x00000003,
  11434. } TC_NACKS;
  11435. /*
  11436. * TC_EA_CID enum
  11437. */
  11438. typedef enum TC_EA_CID {
  11439. TC_EA_CID_RT = 0x00000000,
  11440. TC_EA_CID_FMASK = 0x00000001,
  11441. TC_EA_CID_DCC = 0x00000002,
  11442. TC_EA_CID_TCPMETA = 0x00000003,
  11443. TC_EA_CID_Z = 0x00000004,
  11444. TC_EA_CID_STENCIL = 0x00000005,
  11445. TC_EA_CID_HTILE = 0x00000006,
  11446. TC_EA_CID_MISC = 0x00000007,
  11447. TC_EA_CID_TCP = 0x00000008,
  11448. TC_EA_CID_SQC = 0x00000009,
  11449. TC_EA_CID_CPF = 0x0000000a,
  11450. TC_EA_CID_CPG = 0x0000000b,
  11451. TC_EA_CID_IA = 0x0000000c,
  11452. TC_EA_CID_WD = 0x0000000d,
  11453. TC_EA_CID_PA = 0x0000000e,
  11454. TC_EA_CID_UTCL2_TPI = 0x0000000f,
  11455. } TC_EA_CID;
  11456. /*******************************************************
  11457. * SPI Enums
  11458. *******************************************************/
  11459. /*
  11460. * SPI_SAMPLE_CNTL enum
  11461. */
  11462. typedef enum SPI_SAMPLE_CNTL {
  11463. CENTROIDS_ONLY = 0x00000000,
  11464. CENTERS_ONLY = 0x00000001,
  11465. CENTROIDS_AND_CENTERS = 0x00000002,
  11466. UNDEF = 0x00000003,
  11467. } SPI_SAMPLE_CNTL;
  11468. /*
  11469. * SPI_FOG_MODE enum
  11470. */
  11471. typedef enum SPI_FOG_MODE {
  11472. SPI_FOG_NONE = 0x00000000,
  11473. SPI_FOG_EXP = 0x00000001,
  11474. SPI_FOG_EXP2 = 0x00000002,
  11475. SPI_FOG_LINEAR = 0x00000003,
  11476. } SPI_FOG_MODE;
  11477. /*
  11478. * SPI_PNT_SPRITE_OVERRIDE enum
  11479. */
  11480. typedef enum SPI_PNT_SPRITE_OVERRIDE {
  11481. SPI_PNT_SPRITE_SEL_0 = 0x00000000,
  11482. SPI_PNT_SPRITE_SEL_1 = 0x00000001,
  11483. SPI_PNT_SPRITE_SEL_S = 0x00000002,
  11484. SPI_PNT_SPRITE_SEL_T = 0x00000003,
  11485. SPI_PNT_SPRITE_SEL_NONE = 0x00000004,
  11486. } SPI_PNT_SPRITE_OVERRIDE;
  11487. /*
  11488. * SPI_PERFCNT_SEL enum
  11489. */
  11490. typedef enum SPI_PERFCNT_SEL {
  11491. SPI_PERF_VS_WINDOW_VALID = 0x00000000,
  11492. SPI_PERF_VS_BUSY = 0x00000001,
  11493. SPI_PERF_VS_FIRST_WAVE = 0x00000002,
  11494. SPI_PERF_VS_LAST_WAVE = 0x00000003,
  11495. SPI_PERF_VS_LSHS_DEALLOC = 0x00000004,
  11496. SPI_PERF_VS_PC_STALL = 0x00000005,
  11497. SPI_PERF_VS_POS0_STALL = 0x00000006,
  11498. SPI_PERF_VS_POS1_STALL = 0x00000007,
  11499. SPI_PERF_VS_CRAWLER_STALL = 0x00000008,
  11500. SPI_PERF_VS_EVENT_WAVE = 0x00000009,
  11501. SPI_PERF_VS_WAVE = 0x0000000a,
  11502. SPI_PERF_VS_PERS_UPD_FULL0 = 0x0000000b,
  11503. SPI_PERF_VS_PERS_UPD_FULL1 = 0x0000000c,
  11504. SPI_PERF_VS_LATE_ALLOC_FULL = 0x0000000d,
  11505. SPI_PERF_VS_FIRST_SUBGRP = 0x0000000e,
  11506. SPI_PERF_VS_LAST_SUBGRP = 0x0000000f,
  11507. SPI_PERF_GS_WINDOW_VALID = 0x00000010,
  11508. SPI_PERF_GS_BUSY = 0x00000011,
  11509. SPI_PERF_GS_CRAWLER_STALL = 0x00000012,
  11510. SPI_PERF_GS_EVENT_WAVE = 0x00000013,
  11511. SPI_PERF_GS_WAVE = 0x00000014,
  11512. SPI_PERF_GS_PERS_UPD_FULL0 = 0x00000015,
  11513. SPI_PERF_GS_PERS_UPD_FULL1 = 0x00000016,
  11514. SPI_PERF_GS_FIRST_SUBGRP = 0x00000017,
  11515. SPI_PERF_GS_LAST_SUBGRP = 0x00000018,
  11516. SPI_PERF_ES_WINDOW_VALID = 0x00000019,
  11517. SPI_PERF_ES_BUSY = 0x0000001a,
  11518. SPI_PERF_ES_CRAWLER_STALL = 0x0000001b,
  11519. SPI_PERF_ES_FIRST_WAVE = 0x0000001c,
  11520. SPI_PERF_ES_LAST_WAVE = 0x0000001d,
  11521. SPI_PERF_ES_LSHS_DEALLOC = 0x0000001e,
  11522. SPI_PERF_ES_EVENT_WAVE = 0x0000001f,
  11523. SPI_PERF_ES_WAVE = 0x00000020,
  11524. SPI_PERF_ES_PERS_UPD_FULL0 = 0x00000021,
  11525. SPI_PERF_ES_PERS_UPD_FULL1 = 0x00000022,
  11526. SPI_PERF_ES_FIRST_SUBGRP = 0x00000023,
  11527. SPI_PERF_ES_LAST_SUBGRP = 0x00000024,
  11528. SPI_PERF_HS_WINDOW_VALID = 0x00000025,
  11529. SPI_PERF_HS_BUSY = 0x00000026,
  11530. SPI_PERF_HS_CRAWLER_STALL = 0x00000027,
  11531. SPI_PERF_HS_FIRST_WAVE = 0x00000028,
  11532. SPI_PERF_HS_LAST_WAVE = 0x00000029,
  11533. SPI_PERF_HS_LSHS_DEALLOC = 0x0000002a,
  11534. SPI_PERF_HS_EVENT_WAVE = 0x0000002b,
  11535. SPI_PERF_HS_WAVE = 0x0000002c,
  11536. SPI_PERF_HS_PERS_UPD_FULL0 = 0x0000002d,
  11537. SPI_PERF_HS_PERS_UPD_FULL1 = 0x0000002e,
  11538. SPI_PERF_LS_WINDOW_VALID = 0x0000002f,
  11539. SPI_PERF_LS_BUSY = 0x00000030,
  11540. SPI_PERF_LS_CRAWLER_STALL = 0x00000031,
  11541. SPI_PERF_LS_FIRST_WAVE = 0x00000032,
  11542. SPI_PERF_LS_LAST_WAVE = 0x00000033,
  11543. SPI_PERF_OFFCHIP_LDS_STALL_LS = 0x00000034,
  11544. SPI_PERF_LS_EVENT_WAVE = 0x00000035,
  11545. SPI_PERF_LS_WAVE = 0x00000036,
  11546. SPI_PERF_LS_PERS_UPD_FULL0 = 0x00000037,
  11547. SPI_PERF_LS_PERS_UPD_FULL1 = 0x00000038,
  11548. SPI_PERF_CSG_WINDOW_VALID = 0x00000039,
  11549. SPI_PERF_CSG_BUSY = 0x0000003a,
  11550. SPI_PERF_CSG_NUM_THREADGROUPS = 0x0000003b,
  11551. SPI_PERF_CSG_CRAWLER_STALL = 0x0000003c,
  11552. SPI_PERF_CSG_EVENT_WAVE = 0x0000003d,
  11553. SPI_PERF_CSG_WAVE = 0x0000003e,
  11554. SPI_PERF_CSN_WINDOW_VALID = 0x0000003f,
  11555. SPI_PERF_CSN_BUSY = 0x00000040,
  11556. SPI_PERF_CSN_NUM_THREADGROUPS = 0x00000041,
  11557. SPI_PERF_CSN_CRAWLER_STALL = 0x00000042,
  11558. SPI_PERF_CSN_EVENT_WAVE = 0x00000043,
  11559. SPI_PERF_CSN_WAVE = 0x00000044,
  11560. SPI_PERF_PS_CTL_WINDOW_VALID = 0x00000045,
  11561. SPI_PERF_PS_CTL_BUSY = 0x00000046,
  11562. SPI_PERF_PS_CTL_ACTIVE = 0x00000047,
  11563. SPI_PERF_PS_CTL_DEALLOC_BIN0 = 0x00000048,
  11564. SPI_PERF_PS_CTL_FPOS_BIN1_STALL = 0x00000049,
  11565. SPI_PERF_PS_CTL_EVENT_WAVE = 0x0000004a,
  11566. SPI_PERF_PS_CTL_WAVE = 0x0000004b,
  11567. SPI_PERF_PS_CTL_OPT_WAVE = 0x0000004c,
  11568. SPI_PERF_PS_CTL_PASS_BIN0 = 0x0000004d,
  11569. SPI_PERF_PS_CTL_PASS_BIN1 = 0x0000004e,
  11570. SPI_PERF_PS_CTL_FPOS_BIN2 = 0x0000004f,
  11571. SPI_PERF_PS_CTL_PRIM_BIN0 = 0x00000050,
  11572. SPI_PERF_PS_CTL_PRIM_BIN1 = 0x00000051,
  11573. SPI_PERF_PS_CTL_CNF_BIN2 = 0x00000052,
  11574. SPI_PERF_PS_CTL_CNF_BIN3 = 0x00000053,
  11575. SPI_PERF_PS_CTL_CRAWLER_STALL = 0x00000054,
  11576. SPI_PERF_PS_CTL_LDS_RES_FULL = 0x00000055,
  11577. SPI_PERF_PS_PERS_UPD_FULL0 = 0x00000056,
  11578. SPI_PERF_PS_PERS_UPD_FULL1 = 0x00000057,
  11579. SPI_PERF_PIX_ALLOC_PEND_CNT = 0x00000058,
  11580. SPI_PERF_PIX_ALLOC_SCB_STALL = 0x00000059,
  11581. SPI_PERF_PIX_ALLOC_DB0_STALL = 0x0000005a,
  11582. SPI_PERF_PIX_ALLOC_DB1_STALL = 0x0000005b,
  11583. SPI_PERF_PIX_ALLOC_DB2_STALL = 0x0000005c,
  11584. SPI_PERF_PIX_ALLOC_DB3_STALL = 0x0000005d,
  11585. SPI_PERF_LDS0_PC_VALID = 0x0000005e,
  11586. SPI_PERF_LDS1_PC_VALID = 0x0000005f,
  11587. SPI_PERF_RA_PIPE_REQ_BIN2 = 0x00000060,
  11588. SPI_PERF_RA_TASK_REQ_BIN3 = 0x00000061,
  11589. SPI_PERF_RA_WR_CTL_FULL = 0x00000062,
  11590. SPI_PERF_RA_REQ_NO_ALLOC = 0x00000063,
  11591. SPI_PERF_RA_REQ_NO_ALLOC_PS = 0x00000064,
  11592. SPI_PERF_RA_REQ_NO_ALLOC_VS = 0x00000065,
  11593. SPI_PERF_RA_REQ_NO_ALLOC_GS = 0x00000066,
  11594. SPI_PERF_RA_REQ_NO_ALLOC_ES = 0x00000067,
  11595. SPI_PERF_RA_REQ_NO_ALLOC_HS = 0x00000068,
  11596. SPI_PERF_RA_REQ_NO_ALLOC_LS = 0x00000069,
  11597. SPI_PERF_RA_REQ_NO_ALLOC_CSG = 0x0000006a,
  11598. SPI_PERF_RA_REQ_NO_ALLOC_CSN = 0x0000006b,
  11599. SPI_PERF_RA_RES_STALL_PS = 0x0000006c,
  11600. SPI_PERF_RA_RES_STALL_VS = 0x0000006d,
  11601. SPI_PERF_RA_RES_STALL_GS = 0x0000006e,
  11602. SPI_PERF_RA_RES_STALL_ES = 0x0000006f,
  11603. SPI_PERF_RA_RES_STALL_HS = 0x00000070,
  11604. SPI_PERF_RA_RES_STALL_LS = 0x00000071,
  11605. SPI_PERF_RA_RES_STALL_CSG = 0x00000072,
  11606. SPI_PERF_RA_RES_STALL_CSN = 0x00000073,
  11607. SPI_PERF_RA_TMP_STALL_PS = 0x00000074,
  11608. SPI_PERF_RA_TMP_STALL_VS = 0x00000075,
  11609. SPI_PERF_RA_TMP_STALL_GS = 0x00000076,
  11610. SPI_PERF_RA_TMP_STALL_ES = 0x00000077,
  11611. SPI_PERF_RA_TMP_STALL_HS = 0x00000078,
  11612. SPI_PERF_RA_TMP_STALL_LS = 0x00000079,
  11613. SPI_PERF_RA_TMP_STALL_CSG = 0x0000007a,
  11614. SPI_PERF_RA_TMP_STALL_CSN = 0x0000007b,
  11615. SPI_PERF_RA_WAVE_SIMD_FULL_PS = 0x0000007c,
  11616. SPI_PERF_RA_WAVE_SIMD_FULL_VS = 0x0000007d,
  11617. SPI_PERF_RA_WAVE_SIMD_FULL_GS = 0x0000007e,
  11618. SPI_PERF_RA_WAVE_SIMD_FULL_ES = 0x0000007f,
  11619. SPI_PERF_RA_WAVE_SIMD_FULL_HS = 0x00000080,
  11620. SPI_PERF_RA_WAVE_SIMD_FULL_LS = 0x00000081,
  11621. SPI_PERF_RA_WAVE_SIMD_FULL_CSG = 0x00000082,
  11622. SPI_PERF_RA_WAVE_SIMD_FULL_CSN = 0x00000083,
  11623. SPI_PERF_RA_VGPR_SIMD_FULL_PS = 0x00000084,
  11624. SPI_PERF_RA_VGPR_SIMD_FULL_VS = 0x00000085,
  11625. SPI_PERF_RA_VGPR_SIMD_FULL_GS = 0x00000086,
  11626. SPI_PERF_RA_VGPR_SIMD_FULL_ES = 0x00000087,
  11627. SPI_PERF_RA_VGPR_SIMD_FULL_HS = 0x00000088,
  11628. SPI_PERF_RA_VGPR_SIMD_FULL_LS = 0x00000089,
  11629. SPI_PERF_RA_VGPR_SIMD_FULL_CSG = 0x0000008a,
  11630. SPI_PERF_RA_VGPR_SIMD_FULL_CSN = 0x0000008b,
  11631. SPI_PERF_RA_SGPR_SIMD_FULL_PS = 0x0000008c,
  11632. SPI_PERF_RA_SGPR_SIMD_FULL_VS = 0x0000008d,
  11633. SPI_PERF_RA_SGPR_SIMD_FULL_GS = 0x0000008e,
  11634. SPI_PERF_RA_SGPR_SIMD_FULL_ES = 0x0000008f,
  11635. SPI_PERF_RA_SGPR_SIMD_FULL_HS = 0x00000090,
  11636. SPI_PERF_RA_SGPR_SIMD_FULL_LS = 0x00000091,
  11637. SPI_PERF_RA_SGPR_SIMD_FULL_CSG = 0x00000092,
  11638. SPI_PERF_RA_SGPR_SIMD_FULL_CSN = 0x00000093,
  11639. SPI_PERF_RA_LDS_CU_FULL_PS = 0x00000094,
  11640. SPI_PERF_RA_LDS_CU_FULL_LS = 0x00000095,
  11641. SPI_PERF_RA_LDS_CU_FULL_ES = 0x00000096,
  11642. SPI_PERF_RA_LDS_CU_FULL_CSG = 0x00000097,
  11643. SPI_PERF_RA_LDS_CU_FULL_CSN = 0x00000098,
  11644. SPI_PERF_RA_BAR_CU_FULL_HS = 0x00000099,
  11645. SPI_PERF_RA_BAR_CU_FULL_CSG = 0x0000009a,
  11646. SPI_PERF_RA_BAR_CU_FULL_CSN = 0x0000009b,
  11647. SPI_PERF_RA_BULKY_CU_FULL_CSG = 0x0000009c,
  11648. SPI_PERF_RA_BULKY_CU_FULL_CSN = 0x0000009d,
  11649. SPI_PERF_RA_TGLIM_CU_FULL_CSG = 0x0000009e,
  11650. SPI_PERF_RA_TGLIM_CU_FULL_CSN = 0x0000009f,
  11651. SPI_PERF_RA_WVLIM_STALL_PS = 0x000000a0,
  11652. SPI_PERF_RA_WVLIM_STALL_VS = 0x000000a1,
  11653. SPI_PERF_RA_WVLIM_STALL_GS = 0x000000a2,
  11654. SPI_PERF_RA_WVLIM_STALL_ES = 0x000000a3,
  11655. SPI_PERF_RA_WVLIM_STALL_HS = 0x000000a4,
  11656. SPI_PERF_RA_WVLIM_STALL_LS = 0x000000a5,
  11657. SPI_PERF_RA_WVLIM_STALL_CSG = 0x000000a6,
  11658. SPI_PERF_RA_WVLIM_STALL_CSN = 0x000000a7,
  11659. SPI_PERF_RA_PS_LOCK_NA = 0x000000a8,
  11660. SPI_PERF_RA_VS_LOCK = 0x000000a9,
  11661. SPI_PERF_RA_GS_LOCK = 0x000000aa,
  11662. SPI_PERF_RA_ES_LOCK = 0x000000ab,
  11663. SPI_PERF_RA_HS_LOCK = 0x000000ac,
  11664. SPI_PERF_RA_LS_LOCK = 0x000000ad,
  11665. SPI_PERF_RA_CSG_LOCK = 0x000000ae,
  11666. SPI_PERF_RA_CSN_LOCK = 0x000000af,
  11667. SPI_PERF_RA_RSV_UPD = 0x000000b0,
  11668. SPI_PERF_EXP_ARB_COL_CNT = 0x000000b1,
  11669. SPI_PERF_EXP_ARB_PAR_CNT = 0x000000b2,
  11670. SPI_PERF_EXP_ARB_POS_CNT = 0x000000b3,
  11671. SPI_PERF_EXP_ARB_GDS_CNT = 0x000000b4,
  11672. SPI_PERF_CLKGATE_BUSY_STALL = 0x000000b5,
  11673. SPI_PERF_CLKGATE_ACTIVE_STALL = 0x000000b6,
  11674. SPI_PERF_CLKGATE_ALL_CLOCKS_ON = 0x000000b7,
  11675. SPI_PERF_CLKGATE_CGTT_DYN_ON = 0x000000b8,
  11676. SPI_PERF_CLKGATE_CGTT_REG_ON = 0x000000b9,
  11677. SPI_PERF_NUM_VS_POS_EXPORTS = 0x000000ba,
  11678. SPI_PERF_NUM_VS_PARAM_EXPORTS = 0x000000bb,
  11679. SPI_PERF_NUM_PS_COL_EXPORTS = 0x000000bc,
  11680. SPI_PERF_ES_GRP_FIFO_FULL = 0x000000bd,
  11681. SPI_PERF_GS_GRP_FIFO_FULL = 0x000000be,
  11682. SPI_PERF_HS_GRP_FIFO_FULL = 0x000000bf,
  11683. SPI_PERF_LS_GRP_FIFO_FULL = 0x000000c0,
  11684. SPI_PERF_VS_ALLOC_CNT = 0x000000c1,
  11685. SPI_PERF_VS_LATE_ALLOC_ACCUM = 0x000000c2,
  11686. SPI_PERF_PC_ALLOC_CNT = 0x000000c3,
  11687. SPI_PERF_PC_ALLOC_ACCUM = 0x000000c4,
  11688. } SPI_PERFCNT_SEL;
  11689. /*
  11690. * SPI_SHADER_FORMAT enum
  11691. */
  11692. typedef enum SPI_SHADER_FORMAT {
  11693. SPI_SHADER_NONE = 0x00000000,
  11694. SPI_SHADER_1COMP = 0x00000001,
  11695. SPI_SHADER_2COMP = 0x00000002,
  11696. SPI_SHADER_4COMPRESS = 0x00000003,
  11697. SPI_SHADER_4COMP = 0x00000004,
  11698. } SPI_SHADER_FORMAT;
  11699. /*
  11700. * SPI_SHADER_EX_FORMAT enum
  11701. */
  11702. typedef enum SPI_SHADER_EX_FORMAT {
  11703. SPI_SHADER_ZERO = 0x00000000,
  11704. SPI_SHADER_32_R = 0x00000001,
  11705. SPI_SHADER_32_GR = 0x00000002,
  11706. SPI_SHADER_32_AR = 0x00000003,
  11707. SPI_SHADER_FP16_ABGR = 0x00000004,
  11708. SPI_SHADER_UNORM16_ABGR = 0x00000005,
  11709. SPI_SHADER_SNORM16_ABGR = 0x00000006,
  11710. SPI_SHADER_UINT16_ABGR = 0x00000007,
  11711. SPI_SHADER_SINT16_ABGR = 0x00000008,
  11712. SPI_SHADER_32_ABGR = 0x00000009,
  11713. } SPI_SHADER_EX_FORMAT;
  11714. /*
  11715. * CLKGATE_SM_MODE enum
  11716. */
  11717. typedef enum CLKGATE_SM_MODE {
  11718. ON_SEQ = 0x00000000,
  11719. OFF_SEQ = 0x00000001,
  11720. PROG_SEQ = 0x00000002,
  11721. READ_SEQ = 0x00000003,
  11722. SM_MODE_RESERVED = 0x00000004,
  11723. } CLKGATE_SM_MODE;
  11724. /*
  11725. * CLKGATE_BASE_MODE enum
  11726. */
  11727. typedef enum CLKGATE_BASE_MODE {
  11728. MULT_8 = 0x00000000,
  11729. MULT_16 = 0x00000001,
  11730. } CLKGATE_BASE_MODE;
  11731. /*******************************************************
  11732. * SQ Enums
  11733. *******************************************************/
  11734. /*
  11735. * SQ_TEX_CLAMP enum
  11736. */
  11737. typedef enum SQ_TEX_CLAMP {
  11738. SQ_TEX_WRAP = 0x00000000,
  11739. SQ_TEX_MIRROR = 0x00000001,
  11740. SQ_TEX_CLAMP_LAST_TEXEL = 0x00000002,
  11741. SQ_TEX_MIRROR_ONCE_LAST_TEXEL = 0x00000003,
  11742. SQ_TEX_CLAMP_HALF_BORDER = 0x00000004,
  11743. SQ_TEX_MIRROR_ONCE_HALF_BORDER = 0x00000005,
  11744. SQ_TEX_CLAMP_BORDER = 0x00000006,
  11745. SQ_TEX_MIRROR_ONCE_BORDER = 0x00000007,
  11746. } SQ_TEX_CLAMP;
  11747. /*
  11748. * SQ_TEX_XY_FILTER enum
  11749. */
  11750. typedef enum SQ_TEX_XY_FILTER {
  11751. SQ_TEX_XY_FILTER_POINT = 0x00000000,
  11752. SQ_TEX_XY_FILTER_BILINEAR = 0x00000001,
  11753. SQ_TEX_XY_FILTER_ANISO_POINT = 0x00000002,
  11754. SQ_TEX_XY_FILTER_ANISO_BILINEAR = 0x00000003,
  11755. } SQ_TEX_XY_FILTER;
  11756. /*
  11757. * SQ_TEX_Z_FILTER enum
  11758. */
  11759. typedef enum SQ_TEX_Z_FILTER {
  11760. SQ_TEX_Z_FILTER_NONE = 0x00000000,
  11761. SQ_TEX_Z_FILTER_POINT = 0x00000001,
  11762. SQ_TEX_Z_FILTER_LINEAR = 0x00000002,
  11763. } SQ_TEX_Z_FILTER;
  11764. /*
  11765. * SQ_TEX_MIP_FILTER enum
  11766. */
  11767. typedef enum SQ_TEX_MIP_FILTER {
  11768. SQ_TEX_MIP_FILTER_NONE = 0x00000000,
  11769. SQ_TEX_MIP_FILTER_POINT = 0x00000001,
  11770. SQ_TEX_MIP_FILTER_LINEAR = 0x00000002,
  11771. SQ_TEX_MIP_FILTER_POINT_ANISO_ADJ = 0x00000003,
  11772. } SQ_TEX_MIP_FILTER;
  11773. /*
  11774. * SQ_TEX_ANISO_RATIO enum
  11775. */
  11776. typedef enum SQ_TEX_ANISO_RATIO {
  11777. SQ_TEX_ANISO_RATIO_1 = 0x00000000,
  11778. SQ_TEX_ANISO_RATIO_2 = 0x00000001,
  11779. SQ_TEX_ANISO_RATIO_4 = 0x00000002,
  11780. SQ_TEX_ANISO_RATIO_8 = 0x00000003,
  11781. SQ_TEX_ANISO_RATIO_16 = 0x00000004,
  11782. } SQ_TEX_ANISO_RATIO;
  11783. /*
  11784. * SQ_TEX_DEPTH_COMPARE enum
  11785. */
  11786. typedef enum SQ_TEX_DEPTH_COMPARE {
  11787. SQ_TEX_DEPTH_COMPARE_NEVER = 0x00000000,
  11788. SQ_TEX_DEPTH_COMPARE_LESS = 0x00000001,
  11789. SQ_TEX_DEPTH_COMPARE_EQUAL = 0x00000002,
  11790. SQ_TEX_DEPTH_COMPARE_LESSEQUAL = 0x00000003,
  11791. SQ_TEX_DEPTH_COMPARE_GREATER = 0x00000004,
  11792. SQ_TEX_DEPTH_COMPARE_NOTEQUAL = 0x00000005,
  11793. SQ_TEX_DEPTH_COMPARE_GREATEREQUAL = 0x00000006,
  11794. SQ_TEX_DEPTH_COMPARE_ALWAYS = 0x00000007,
  11795. } SQ_TEX_DEPTH_COMPARE;
  11796. /*
  11797. * SQ_TEX_BORDER_COLOR enum
  11798. */
  11799. typedef enum SQ_TEX_BORDER_COLOR {
  11800. SQ_TEX_BORDER_COLOR_TRANS_BLACK = 0x00000000,
  11801. SQ_TEX_BORDER_COLOR_OPAQUE_BLACK = 0x00000001,
  11802. SQ_TEX_BORDER_COLOR_OPAQUE_WHITE = 0x00000002,
  11803. SQ_TEX_BORDER_COLOR_REGISTER = 0x00000003,
  11804. } SQ_TEX_BORDER_COLOR;
  11805. /*
  11806. * SQ_RSRC_BUF_TYPE enum
  11807. */
  11808. typedef enum SQ_RSRC_BUF_TYPE {
  11809. SQ_RSRC_BUF = 0x00000000,
  11810. SQ_RSRC_BUF_RSVD_1 = 0x00000001,
  11811. SQ_RSRC_BUF_RSVD_2 = 0x00000002,
  11812. SQ_RSRC_BUF_RSVD_3 = 0x00000003,
  11813. } SQ_RSRC_BUF_TYPE;
  11814. /*
  11815. * SQ_RSRC_IMG_TYPE enum
  11816. */
  11817. typedef enum SQ_RSRC_IMG_TYPE {
  11818. SQ_RSRC_IMG_RSVD_0 = 0x00000000,
  11819. SQ_RSRC_IMG_RSVD_1 = 0x00000001,
  11820. SQ_RSRC_IMG_RSVD_2 = 0x00000002,
  11821. SQ_RSRC_IMG_RSVD_3 = 0x00000003,
  11822. SQ_RSRC_IMG_RSVD_4 = 0x00000004,
  11823. SQ_RSRC_IMG_RSVD_5 = 0x00000005,
  11824. SQ_RSRC_IMG_RSVD_6 = 0x00000006,
  11825. SQ_RSRC_IMG_RSVD_7 = 0x00000007,
  11826. SQ_RSRC_IMG_1D = 0x00000008,
  11827. SQ_RSRC_IMG_2D = 0x00000009,
  11828. SQ_RSRC_IMG_3D = 0x0000000a,
  11829. SQ_RSRC_IMG_CUBE = 0x0000000b,
  11830. SQ_RSRC_IMG_1D_ARRAY = 0x0000000c,
  11831. SQ_RSRC_IMG_2D_ARRAY = 0x0000000d,
  11832. SQ_RSRC_IMG_2D_MSAA = 0x0000000e,
  11833. SQ_RSRC_IMG_2D_MSAA_ARRAY = 0x0000000f,
  11834. } SQ_RSRC_IMG_TYPE;
  11835. /*
  11836. * SQ_RSRC_FLAT_TYPE enum
  11837. */
  11838. typedef enum SQ_RSRC_FLAT_TYPE {
  11839. SQ_RSRC_FLAT_RSVD_0 = 0x00000000,
  11840. SQ_RSRC_FLAT = 0x00000001,
  11841. SQ_RSRC_FLAT_RSVD_2 = 0x00000002,
  11842. SQ_RSRC_FLAT_RSVD_3 = 0x00000003,
  11843. } SQ_RSRC_FLAT_TYPE;
  11844. /*
  11845. * SQ_IMG_FILTER_TYPE enum
  11846. */
  11847. typedef enum SQ_IMG_FILTER_TYPE {
  11848. SQ_IMG_FILTER_MODE_BLEND = 0x00000000,
  11849. SQ_IMG_FILTER_MODE_MIN = 0x00000001,
  11850. SQ_IMG_FILTER_MODE_MAX = 0x00000002,
  11851. } SQ_IMG_FILTER_TYPE;
  11852. /*
  11853. * SQ_SEL_XYZW01 enum
  11854. */
  11855. typedef enum SQ_SEL_XYZW01 {
  11856. SQ_SEL_0 = 0x00000000,
  11857. SQ_SEL_1 = 0x00000001,
  11858. SQ_SEL_RESERVED_0 = 0x00000002,
  11859. SQ_SEL_RESERVED_1 = 0x00000003,
  11860. SQ_SEL_X = 0x00000004,
  11861. SQ_SEL_Y = 0x00000005,
  11862. SQ_SEL_Z = 0x00000006,
  11863. SQ_SEL_W = 0x00000007,
  11864. } SQ_SEL_XYZW01;
  11865. /*
  11866. * SQ_WAVE_TYPE enum
  11867. */
  11868. typedef enum SQ_WAVE_TYPE {
  11869. SQ_WAVE_TYPE_PS = 0x00000000,
  11870. SQ_WAVE_TYPE_VS = 0x00000001,
  11871. SQ_WAVE_TYPE_GS = 0x00000002,
  11872. SQ_WAVE_TYPE_ES = 0x00000003,
  11873. SQ_WAVE_TYPE_HS = 0x00000004,
  11874. SQ_WAVE_TYPE_LS = 0x00000005,
  11875. SQ_WAVE_TYPE_CS = 0x00000006,
  11876. SQ_WAVE_TYPE_PS1 = 0x00000007,
  11877. } SQ_WAVE_TYPE;
  11878. /*
  11879. * SQ_THREAD_TRACE_TOKEN_TYPE enum
  11880. */
  11881. typedef enum SQ_THREAD_TRACE_TOKEN_TYPE {
  11882. SQ_THREAD_TRACE_TOKEN_MISC = 0x00000000,
  11883. SQ_THREAD_TRACE_TOKEN_TIMESTAMP = 0x00000001,
  11884. SQ_THREAD_TRACE_TOKEN_REG = 0x00000002,
  11885. SQ_THREAD_TRACE_TOKEN_WAVE_START = 0x00000003,
  11886. SQ_THREAD_TRACE_TOKEN_WAVE_ALLOC = 0x00000004,
  11887. SQ_THREAD_TRACE_TOKEN_REG_CSPRIV = 0x00000005,
  11888. SQ_THREAD_TRACE_TOKEN_WAVE_END = 0x00000006,
  11889. SQ_THREAD_TRACE_TOKEN_EVENT = 0x00000007,
  11890. SQ_THREAD_TRACE_TOKEN_EVENT_CS = 0x00000008,
  11891. SQ_THREAD_TRACE_TOKEN_EVENT_GFX1 = 0x00000009,
  11892. SQ_THREAD_TRACE_TOKEN_INST = 0x0000000a,
  11893. SQ_THREAD_TRACE_TOKEN_INST_PC = 0x0000000b,
  11894. SQ_THREAD_TRACE_TOKEN_INST_USERDATA = 0x0000000c,
  11895. SQ_THREAD_TRACE_TOKEN_ISSUE = 0x0000000d,
  11896. SQ_THREAD_TRACE_TOKEN_PERF = 0x0000000e,
  11897. SQ_THREAD_TRACE_TOKEN_REG_CS = 0x0000000f,
  11898. } SQ_THREAD_TRACE_TOKEN_TYPE;
  11899. /*
  11900. * SQ_THREAD_TRACE_MISC_TOKEN_TYPE enum
  11901. */
  11902. typedef enum SQ_THREAD_TRACE_MISC_TOKEN_TYPE {
  11903. SQ_THREAD_TRACE_MISC_TOKEN_TIME = 0x00000000,
  11904. SQ_THREAD_TRACE_MISC_TOKEN_TIME_RESET = 0x00000001,
  11905. SQ_THREAD_TRACE_MISC_TOKEN_PACKET_LOST = 0x00000002,
  11906. SQ_THREAD_TRACE_MISC_TOKEN_SURF_SYNC = 0x00000003,
  11907. SQ_THREAD_TRACE_MISC_TOKEN_TTRACE_STALL_BEGIN = 0x00000004,
  11908. SQ_THREAD_TRACE_MISC_TOKEN_TTRACE_STALL_END = 0x00000005,
  11909. SQ_THREAD_TRACE_MISC_TOKEN_SAVECTX = 0x00000006,
  11910. SQ_THREAD_TRACE_MISC_TOKEN_SHOOT_DOWN = 0x00000007,
  11911. } SQ_THREAD_TRACE_MISC_TOKEN_TYPE;
  11912. /*
  11913. * SQ_THREAD_TRACE_INST_TYPE enum
  11914. */
  11915. typedef enum SQ_THREAD_TRACE_INST_TYPE {
  11916. SQ_THREAD_TRACE_INST_TYPE_SMEM_RD = 0x00000000,
  11917. SQ_THREAD_TRACE_INST_TYPE_SALU_32 = 0x00000001,
  11918. SQ_THREAD_TRACE_INST_TYPE_VMEM_RD = 0x00000002,
  11919. SQ_THREAD_TRACE_INST_TYPE_VMEM_WR = 0x00000003,
  11920. SQ_THREAD_TRACE_INST_TYPE_FLAT_WR = 0x00000004,
  11921. SQ_THREAD_TRACE_INST_TYPE_VALU_32 = 0x00000005,
  11922. SQ_THREAD_TRACE_INST_TYPE_LDS = 0x00000006,
  11923. SQ_THREAD_TRACE_INST_TYPE_PC = 0x00000007,
  11924. SQ_THREAD_TRACE_INST_TYPE_EXPREQ_GDS = 0x00000008,
  11925. SQ_THREAD_TRACE_INST_TYPE_EXPREQ_GFX = 0x00000009,
  11926. SQ_THREAD_TRACE_INST_TYPE_EXPGNT_PAR_COL = 0x0000000a,
  11927. SQ_THREAD_TRACE_INST_TYPE_EXPGNT_POS_GDS = 0x0000000b,
  11928. SQ_THREAD_TRACE_INST_TYPE_JUMP = 0x0000000c,
  11929. SQ_THREAD_TRACE_INST_TYPE_NEXT = 0x0000000d,
  11930. SQ_THREAD_TRACE_INST_TYPE_FLAT_RD = 0x0000000e,
  11931. SQ_THREAD_TRACE_INST_TYPE_OTHER_MSG = 0x0000000f,
  11932. SQ_THREAD_TRACE_INST_TYPE_SMEM_WR = 0x00000010,
  11933. SQ_THREAD_TRACE_INST_TYPE_SALU_64 = 0x00000011,
  11934. SQ_THREAD_TRACE_INST_TYPE_VALU_64 = 0x00000012,
  11935. SQ_THREAD_TRACE_INST_TYPE_SMEM_RD_REPLAY = 0x00000013,
  11936. SQ_THREAD_TRACE_INST_TYPE_SMEM_WR_REPLAY = 0x00000014,
  11937. SQ_THREAD_TRACE_INST_TYPE_VMEM_RD_REPLAY = 0x00000015,
  11938. SQ_THREAD_TRACE_INST_TYPE_VMEM_WR_REPLAY = 0x00000016,
  11939. SQ_THREAD_TRACE_INST_TYPE_FLAT_RD_REPLAY = 0x00000017,
  11940. SQ_THREAD_TRACE_INST_TYPE_FLAT_WR_REPLAY = 0x00000018,
  11941. SQ_THREAD_TRACE_INST_TYPE_FATAL_HALT = 0x00000019,
  11942. } SQ_THREAD_TRACE_INST_TYPE;
  11943. /*
  11944. * SQ_THREAD_TRACE_REG_TYPE enum
  11945. */
  11946. typedef enum SQ_THREAD_TRACE_REG_TYPE {
  11947. SQ_THREAD_TRACE_REG_TYPE_EVENT = 0x00000000,
  11948. SQ_THREAD_TRACE_REG_TYPE_DRAW = 0x00000001,
  11949. SQ_THREAD_TRACE_REG_TYPE_DISPATCH = 0x00000002,
  11950. SQ_THREAD_TRACE_REG_TYPE_USERDATA = 0x00000003,
  11951. SQ_THREAD_TRACE_REG_TYPE_MARKER = 0x00000004,
  11952. SQ_THREAD_TRACE_REG_TYPE_GFXDEC = 0x00000005,
  11953. SQ_THREAD_TRACE_REG_TYPE_SHDEC = 0x00000006,
  11954. SQ_THREAD_TRACE_REG_TYPE_OTHER = 0x00000007,
  11955. } SQ_THREAD_TRACE_REG_TYPE;
  11956. /*
  11957. * SQ_THREAD_TRACE_REG_OP enum
  11958. */
  11959. typedef enum SQ_THREAD_TRACE_REG_OP {
  11960. SQ_THREAD_TRACE_REG_OP_READ = 0x00000000,
  11961. SQ_THREAD_TRACE_REG_OP_WRITE = 0x00000001,
  11962. } SQ_THREAD_TRACE_REG_OP;
  11963. /*
  11964. * SQ_THREAD_TRACE_MODE_SEL enum
  11965. */
  11966. typedef enum SQ_THREAD_TRACE_MODE_SEL {
  11967. SQ_THREAD_TRACE_MODE_OFF = 0x00000000,
  11968. SQ_THREAD_TRACE_MODE_ON = 0x00000001,
  11969. } SQ_THREAD_TRACE_MODE_SEL;
  11970. /*
  11971. * SQ_THREAD_TRACE_CAPTURE_MODE enum
  11972. */
  11973. typedef enum SQ_THREAD_TRACE_CAPTURE_MODE {
  11974. SQ_THREAD_TRACE_CAPTURE_MODE_ALL = 0x00000000,
  11975. SQ_THREAD_TRACE_CAPTURE_MODE_SELECT = 0x00000001,
  11976. SQ_THREAD_TRACE_CAPTURE_MODE_SELECT_DETAIL = 0x00000002,
  11977. } SQ_THREAD_TRACE_CAPTURE_MODE;
  11978. /*
  11979. * SQ_THREAD_TRACE_VM_ID_MASK enum
  11980. */
  11981. typedef enum SQ_THREAD_TRACE_VM_ID_MASK {
  11982. SQ_THREAD_TRACE_VM_ID_MASK_SINGLE = 0x00000000,
  11983. SQ_THREAD_TRACE_VM_ID_MASK_ALL = 0x00000001,
  11984. SQ_THREAD_TRACE_VM_ID_MASK_SINGLE_DETAIL = 0x00000002,
  11985. } SQ_THREAD_TRACE_VM_ID_MASK;
  11986. /*
  11987. * SQ_THREAD_TRACE_WAVE_MASK enum
  11988. */
  11989. typedef enum SQ_THREAD_TRACE_WAVE_MASK {
  11990. SQ_THREAD_TRACE_WAVE_MASK_NONE = 0x00000000,
  11991. SQ_THREAD_TRACE_WAVE_MASK_ALL = 0x00000001,
  11992. } SQ_THREAD_TRACE_WAVE_MASK;
  11993. /*
  11994. * SQ_THREAD_TRACE_ISSUE enum
  11995. */
  11996. typedef enum SQ_THREAD_TRACE_ISSUE {
  11997. SQ_THREAD_TRACE_ISSUE_NULL = 0x00000000,
  11998. SQ_THREAD_TRACE_ISSUE_STALL = 0x00000001,
  11999. SQ_THREAD_TRACE_ISSUE_INST = 0x00000002,
  12000. SQ_THREAD_TRACE_ISSUE_IMMED = 0x00000003,
  12001. } SQ_THREAD_TRACE_ISSUE;
  12002. /*
  12003. * SQ_THREAD_TRACE_ISSUE_MASK enum
  12004. */
  12005. typedef enum SQ_THREAD_TRACE_ISSUE_MASK {
  12006. SQ_THREAD_TRACE_ISSUE_MASK_ALL = 0x00000000,
  12007. SQ_THREAD_TRACE_ISSUE_MASK_STALLED = 0x00000001,
  12008. SQ_THREAD_TRACE_ISSUE_MASK_STALLED_AND_IMMED = 0x00000002,
  12009. SQ_THREAD_TRACE_ISSUE_MASK_IMMED = 0x00000003,
  12010. } SQ_THREAD_TRACE_ISSUE_MASK;
  12011. /*
  12012. * SQ_PERF_SEL enum
  12013. */
  12014. typedef enum SQ_PERF_SEL {
  12015. SQ_PERF_SEL_NONE = 0x00000000,
  12016. SQ_PERF_SEL_ACCUM_PREV = 0x00000001,
  12017. SQ_PERF_SEL_CYCLES = 0x00000002,
  12018. SQ_PERF_SEL_BUSY_CYCLES = 0x00000003,
  12019. SQ_PERF_SEL_WAVES = 0x00000004,
  12020. SQ_PERF_SEL_LEVEL_WAVES = 0x00000005,
  12021. SQ_PERF_SEL_WAVES_EQ_64 = 0x00000006,
  12022. SQ_PERF_SEL_WAVES_LT_64 = 0x00000007,
  12023. SQ_PERF_SEL_WAVES_LT_48 = 0x00000008,
  12024. SQ_PERF_SEL_WAVES_LT_32 = 0x00000009,
  12025. SQ_PERF_SEL_WAVES_LT_16 = 0x0000000a,
  12026. SQ_PERF_SEL_WAVES_CU = 0x0000000b,
  12027. SQ_PERF_SEL_LEVEL_WAVES_CU = 0x0000000c,
  12028. SQ_PERF_SEL_BUSY_CU_CYCLES = 0x0000000d,
  12029. SQ_PERF_SEL_ITEMS = 0x0000000e,
  12030. SQ_PERF_SEL_QUADS = 0x0000000f,
  12031. SQ_PERF_SEL_EVENTS = 0x00000010,
  12032. SQ_PERF_SEL_SURF_SYNCS = 0x00000011,
  12033. SQ_PERF_SEL_TTRACE_REQS = 0x00000012,
  12034. SQ_PERF_SEL_TTRACE_INFLIGHT_REQS = 0x00000013,
  12035. SQ_PERF_SEL_TTRACE_STALL = 0x00000014,
  12036. SQ_PERF_SEL_MSG_CNTR = 0x00000015,
  12037. SQ_PERF_SEL_MSG_PERF = 0x00000016,
  12038. SQ_PERF_SEL_MSG_GSCNT = 0x00000017,
  12039. SQ_PERF_SEL_MSG_INTERRUPT = 0x00000018,
  12040. SQ_PERF_SEL_INSTS = 0x00000019,
  12041. SQ_PERF_SEL_INSTS_VALU = 0x0000001a,
  12042. SQ_PERF_SEL_INSTS_VMEM_WR = 0x0000001b,
  12043. SQ_PERF_SEL_INSTS_VMEM_RD = 0x0000001c,
  12044. SQ_PERF_SEL_INSTS_VMEM = 0x0000001d,
  12045. SQ_PERF_SEL_INSTS_SALU = 0x0000001e,
  12046. SQ_PERF_SEL_INSTS_SMEM = 0x0000001f,
  12047. SQ_PERF_SEL_INSTS_FLAT = 0x00000020,
  12048. SQ_PERF_SEL_INSTS_FLAT_LDS_ONLY = 0x00000021,
  12049. SQ_PERF_SEL_INSTS_LDS = 0x00000022,
  12050. SQ_PERF_SEL_INSTS_GDS = 0x00000023,
  12051. SQ_PERF_SEL_INSTS_EXP = 0x00000024,
  12052. SQ_PERF_SEL_INSTS_EXP_GDS = 0x00000025,
  12053. SQ_PERF_SEL_INSTS_BRANCH = 0x00000026,
  12054. SQ_PERF_SEL_INSTS_SENDMSG = 0x00000027,
  12055. SQ_PERF_SEL_INSTS_VSKIPPED = 0x00000028,
  12056. SQ_PERF_SEL_INST_LEVEL_VMEM = 0x00000029,
  12057. SQ_PERF_SEL_INST_LEVEL_SMEM = 0x0000002a,
  12058. SQ_PERF_SEL_INST_LEVEL_LDS = 0x0000002b,
  12059. SQ_PERF_SEL_INST_LEVEL_GDS = 0x0000002c,
  12060. SQ_PERF_SEL_INST_LEVEL_EXP = 0x0000002d,
  12061. SQ_PERF_SEL_WAVE_CYCLES = 0x0000002e,
  12062. SQ_PERF_SEL_WAVE_READY = 0x0000002f,
  12063. SQ_PERF_SEL_WAIT_CNT_VM = 0x00000030,
  12064. SQ_PERF_SEL_WAIT_CNT_LGKM = 0x00000031,
  12065. SQ_PERF_SEL_WAIT_CNT_EXP = 0x00000032,
  12066. SQ_PERF_SEL_WAIT_CNT_ANY = 0x00000033,
  12067. SQ_PERF_SEL_WAIT_BARRIER = 0x00000034,
  12068. SQ_PERF_SEL_WAIT_EXP_ALLOC = 0x00000035,
  12069. SQ_PERF_SEL_WAIT_SLEEP = 0x00000036,
  12070. SQ_PERF_SEL_WAIT_SLEEP_XNACK = 0x00000037,
  12071. SQ_PERF_SEL_WAIT_OTHER = 0x00000038,
  12072. SQ_PERF_SEL_WAIT_ANY = 0x00000039,
  12073. SQ_PERF_SEL_WAIT_TTRACE = 0x0000003a,
  12074. SQ_PERF_SEL_WAIT_IFETCH = 0x0000003b,
  12075. SQ_PERF_SEL_WAIT_INST_ANY = 0x0000003c,
  12076. SQ_PERF_SEL_WAIT_INST_VMEM = 0x0000003d,
  12077. SQ_PERF_SEL_WAIT_INST_SCA = 0x0000003e,
  12078. SQ_PERF_SEL_WAIT_INST_LDS = 0x0000003f,
  12079. SQ_PERF_SEL_WAIT_INST_VALU = 0x00000040,
  12080. SQ_PERF_SEL_WAIT_INST_EXP_GDS = 0x00000041,
  12081. SQ_PERF_SEL_WAIT_INST_MISC = 0x00000042,
  12082. SQ_PERF_SEL_WAIT_INST_FLAT = 0x00000043,
  12083. SQ_PERF_SEL_ACTIVE_INST_ANY = 0x00000044,
  12084. SQ_PERF_SEL_ACTIVE_INST_VMEM = 0x00000045,
  12085. SQ_PERF_SEL_ACTIVE_INST_LDS = 0x00000046,
  12086. SQ_PERF_SEL_ACTIVE_INST_VALU = 0x00000047,
  12087. SQ_PERF_SEL_ACTIVE_INST_SCA = 0x00000048,
  12088. SQ_PERF_SEL_ACTIVE_INST_EXP_GDS = 0x00000049,
  12089. SQ_PERF_SEL_ACTIVE_INST_MISC = 0x0000004a,
  12090. SQ_PERF_SEL_ACTIVE_INST_FLAT = 0x0000004b,
  12091. SQ_PERF_SEL_INST_CYCLES_VMEM_WR = 0x0000004c,
  12092. SQ_PERF_SEL_INST_CYCLES_VMEM_RD = 0x0000004d,
  12093. SQ_PERF_SEL_INST_CYCLES_VMEM_ADDR = 0x0000004e,
  12094. SQ_PERF_SEL_INST_CYCLES_VMEM_DATA = 0x0000004f,
  12095. SQ_PERF_SEL_INST_CYCLES_VMEM_CMD = 0x00000050,
  12096. SQ_PERF_SEL_INST_CYCLES_EXP = 0x00000051,
  12097. SQ_PERF_SEL_INST_CYCLES_GDS = 0x00000052,
  12098. SQ_PERF_SEL_INST_CYCLES_SMEM = 0x00000053,
  12099. SQ_PERF_SEL_INST_CYCLES_SALU = 0x00000054,
  12100. SQ_PERF_SEL_THREAD_CYCLES_VALU = 0x00000055,
  12101. SQ_PERF_SEL_THREAD_CYCLES_VALU_MAX = 0x00000056,
  12102. SQ_PERF_SEL_IFETCH = 0x00000057,
  12103. SQ_PERF_SEL_IFETCH_LEVEL = 0x00000058,
  12104. SQ_PERF_SEL_CBRANCH_FORK = 0x00000059,
  12105. SQ_PERF_SEL_CBRANCH_FORK_SPLIT = 0x0000005a,
  12106. SQ_PERF_SEL_VALU_LDS_DIRECT_RD = 0x0000005b,
  12107. SQ_PERF_SEL_VALU_LDS_INTERP_OP = 0x0000005c,
  12108. SQ_PERF_SEL_LDS_BANK_CONFLICT = 0x0000005d,
  12109. SQ_PERF_SEL_LDS_ADDR_CONFLICT = 0x0000005e,
  12110. SQ_PERF_SEL_LDS_UNALIGNED_STALL = 0x0000005f,
  12111. SQ_PERF_SEL_LDS_MEM_VIOLATIONS = 0x00000060,
  12112. SQ_PERF_SEL_LDS_ATOMIC_RETURN = 0x00000061,
  12113. SQ_PERF_SEL_LDS_IDX_ACTIVE = 0x00000062,
  12114. SQ_PERF_SEL_VALU_DEP_STALL = 0x00000063,
  12115. SQ_PERF_SEL_VALU_STARVE = 0x00000064,
  12116. SQ_PERF_SEL_EXP_REQ_FIFO_FULL = 0x00000065,
  12117. SQ_PERF_SEL_LDS_DATA_FIFO_FULL = 0x00000066,
  12118. SQ_PERF_SEL_LDS_CMD_FIFO_FULL = 0x00000067,
  12119. SQ_PERF_SEL_VMEM_TA_ADDR_FIFO_FULL = 0x00000068,
  12120. SQ_PERF_SEL_VMEM_TA_CMD_FIFO_FULL = 0x00000069,
  12121. SQ_PERF_SEL_VMEM_EX_DATA_REG_BUSY = 0x0000006a,
  12122. SQ_PERF_SEL_VMEM_WR_TA_DATA_FIFO_FULL = 0x0000006b,
  12123. SQ_PERF_SEL_VALU_SRC_C_CONFLICT = 0x0000006c,
  12124. SQ_PERF_SEL_VMEM_RD_SRC_CD_CONFLICT = 0x0000006d,
  12125. SQ_PERF_SEL_VMEM_WR_SRC_CD_CONFLICT = 0x0000006e,
  12126. SQ_PERF_SEL_FLAT_SRC_CD_CONFLICT = 0x0000006f,
  12127. SQ_PERF_SEL_LDS_SRC_CD_CONFLICT = 0x00000070,
  12128. SQ_PERF_SEL_SRC_CD_BUSY = 0x00000071,
  12129. SQ_PERF_SEL_PT_POWER_STALL = 0x00000072,
  12130. SQ_PERF_SEL_USER0 = 0x00000073,
  12131. SQ_PERF_SEL_USER1 = 0x00000074,
  12132. SQ_PERF_SEL_USER2 = 0x00000075,
  12133. SQ_PERF_SEL_USER3 = 0x00000076,
  12134. SQ_PERF_SEL_USER4 = 0x00000077,
  12135. SQ_PERF_SEL_USER5 = 0x00000078,
  12136. SQ_PERF_SEL_USER6 = 0x00000079,
  12137. SQ_PERF_SEL_USER7 = 0x0000007a,
  12138. SQ_PERF_SEL_USER8 = 0x0000007b,
  12139. SQ_PERF_SEL_USER9 = 0x0000007c,
  12140. SQ_PERF_SEL_USER10 = 0x0000007d,
  12141. SQ_PERF_SEL_USER11 = 0x0000007e,
  12142. SQ_PERF_SEL_USER12 = 0x0000007f,
  12143. SQ_PERF_SEL_USER13 = 0x00000080,
  12144. SQ_PERF_SEL_USER14 = 0x00000081,
  12145. SQ_PERF_SEL_USER15 = 0x00000082,
  12146. SQ_PERF_SEL_USER_LEVEL0 = 0x00000083,
  12147. SQ_PERF_SEL_USER_LEVEL1 = 0x00000084,
  12148. SQ_PERF_SEL_USER_LEVEL2 = 0x00000085,
  12149. SQ_PERF_SEL_USER_LEVEL3 = 0x00000086,
  12150. SQ_PERF_SEL_USER_LEVEL4 = 0x00000087,
  12151. SQ_PERF_SEL_USER_LEVEL5 = 0x00000088,
  12152. SQ_PERF_SEL_USER_LEVEL6 = 0x00000089,
  12153. SQ_PERF_SEL_USER_LEVEL7 = 0x0000008a,
  12154. SQ_PERF_SEL_USER_LEVEL8 = 0x0000008b,
  12155. SQ_PERF_SEL_USER_LEVEL9 = 0x0000008c,
  12156. SQ_PERF_SEL_USER_LEVEL10 = 0x0000008d,
  12157. SQ_PERF_SEL_USER_LEVEL11 = 0x0000008e,
  12158. SQ_PERF_SEL_USER_LEVEL12 = 0x0000008f,
  12159. SQ_PERF_SEL_USER_LEVEL13 = 0x00000090,
  12160. SQ_PERF_SEL_USER_LEVEL14 = 0x00000091,
  12161. SQ_PERF_SEL_USER_LEVEL15 = 0x00000092,
  12162. SQ_PERF_SEL_POWER_VALU = 0x00000093,
  12163. SQ_PERF_SEL_POWER_VALU0 = 0x00000094,
  12164. SQ_PERF_SEL_POWER_VALU1 = 0x00000095,
  12165. SQ_PERF_SEL_POWER_VALU2 = 0x00000096,
  12166. SQ_PERF_SEL_POWER_GPR_RD = 0x00000097,
  12167. SQ_PERF_SEL_POWER_GPR_WR = 0x00000098,
  12168. SQ_PERF_SEL_POWER_LDS_BUSY = 0x00000099,
  12169. SQ_PERF_SEL_POWER_ALU_BUSY = 0x0000009a,
  12170. SQ_PERF_SEL_POWER_TEX_BUSY = 0x0000009b,
  12171. SQ_PERF_SEL_ACCUM_PREV_HIRES = 0x0000009c,
  12172. SQ_PERF_SEL_WAVES_RESTORED = 0x0000009d,
  12173. SQ_PERF_SEL_WAVES_SAVED = 0x0000009e,
  12174. SQ_PERF_SEL_INSTS_SMEM_NORM = 0x0000009f,
  12175. SQ_PERF_SEL_ATC_INSTS_VMEM = 0x000000a0,
  12176. SQ_PERF_SEL_ATC_INST_LEVEL_VMEM = 0x000000a1,
  12177. SQ_PERF_SEL_ATC_XNACK_FIRST = 0x000000a2,
  12178. SQ_PERF_SEL_ATC_XNACK_ALL = 0x000000a3,
  12179. SQ_PERF_SEL_ATC_XNACK_FIFO_FULL = 0x000000a4,
  12180. SQ_PERF_SEL_ATC_INSTS_SMEM = 0x000000a5,
  12181. SQ_PERF_SEL_ATC_INST_LEVEL_SMEM = 0x000000a6,
  12182. SQ_PERF_SEL_IFETCH_XNACK = 0x000000a7,
  12183. SQ_PERF_SEL_TLB_SHOOTDOWN = 0x000000a8,
  12184. SQ_PERF_SEL_TLB_SHOOTDOWN_CYCLES = 0x000000a9,
  12185. SQ_PERF_SEL_INSTS_VMEM_WR_REPLAY = 0x000000aa,
  12186. SQ_PERF_SEL_INSTS_VMEM_RD_REPLAY = 0x000000ab,
  12187. SQ_PERF_SEL_INSTS_VMEM_REPLAY = 0x000000ac,
  12188. SQ_PERF_SEL_INSTS_SMEM_REPLAY = 0x000000ad,
  12189. SQ_PERF_SEL_INSTS_SMEM_NORM_REPLAY = 0x000000ae,
  12190. SQ_PERF_SEL_INSTS_FLAT_REPLAY = 0x000000af,
  12191. SQ_PERF_SEL_ATC_INSTS_VMEM_REPLAY = 0x000000b0,
  12192. SQ_PERF_SEL_ATC_INSTS_SMEM_REPLAY = 0x000000b1,
  12193. SQ_PERF_SEL_UTCL1_TRANSLATION_MISS = 0x000000b2,
  12194. SQ_PERF_SEL_UTCL1_PERMISSION_MISS = 0x000000b3,
  12195. SQ_PERF_SEL_UTCL1_REQUEST = 0x000000b4,
  12196. SQ_PERF_SEL_UTCL1_STALL_MISSFIFO_FULL = 0x000000b5,
  12197. SQ_PERF_SEL_UTCL1_STALL_INFLIGHT_MAX = 0x000000b6,
  12198. SQ_PERF_SEL_UTCL1_STALL_LRU_INFLIGHT = 0x000000b7,
  12199. SQ_PERF_SEL_UTCL1_LFIFO_FULL = 0x000000b8,
  12200. SQ_PERF_SEL_UTCL1_STALL_LFIFO_NOT_RES = 0x000000b9,
  12201. SQ_PERF_SEL_UTCL1_STALL_UTCL2_REQ_OUT_OF_CREDITS = 0x000000ba,
  12202. SQ_PERF_SEL_DUMMY_END = 0x000000bb,
  12203. SQ_PERF_SEL_DUMMY_LAST = 0x000000ff,
  12204. SQC_PERF_SEL_ICACHE_INPUT_VALID_READY = 0x00000100,
  12205. SQC_PERF_SEL_ICACHE_INPUT_VALID_READYB = 0x00000101,
  12206. SQC_PERF_SEL_ICACHE_INPUT_VALIDB = 0x00000102,
  12207. SQC_PERF_SEL_DCACHE_INPUT_VALID_READY = 0x00000103,
  12208. SQC_PERF_SEL_DCACHE_INPUT_VALID_READYB = 0x00000104,
  12209. SQC_PERF_SEL_DCACHE_INPUT_VALIDB = 0x00000105,
  12210. SQC_PERF_SEL_TC_REQ = 0x00000106,
  12211. SQC_PERF_SEL_TC_INST_REQ = 0x00000107,
  12212. SQC_PERF_SEL_TC_DATA_READ_REQ = 0x00000108,
  12213. SQC_PERF_SEL_TC_DATA_WRITE_REQ = 0x00000109,
  12214. SQC_PERF_SEL_TC_DATA_ATOMIC_REQ = 0x0000010a,
  12215. SQC_PERF_SEL_TC_STALL = 0x0000010b,
  12216. SQC_PERF_SEL_TC_STARVE = 0x0000010c,
  12217. SQC_PERF_SEL_ICACHE_BUSY_CYCLES = 0x0000010d,
  12218. SQC_PERF_SEL_ICACHE_REQ = 0x0000010e,
  12219. SQC_PERF_SEL_ICACHE_HITS = 0x0000010f,
  12220. SQC_PERF_SEL_ICACHE_MISSES = 0x00000110,
  12221. SQC_PERF_SEL_ICACHE_MISSES_DUPLICATE = 0x00000111,
  12222. SQC_PERF_SEL_ICACHE_INVAL_INST = 0x00000112,
  12223. SQC_PERF_SEL_ICACHE_INVAL_ASYNC = 0x00000113,
  12224. SQC_PERF_SEL_ICACHE_INPUT_STALL_ARB_NO_GRANT = 0x00000114,
  12225. SQC_PERF_SEL_ICACHE_INPUT_STALL_BANK_READYB = 0x00000115,
  12226. SQC_PERF_SEL_ICACHE_CACHE_STALLED = 0x00000116,
  12227. SQC_PERF_SEL_ICACHE_CACHE_STALL_INFLIGHT_NONZERO = 0x00000117,
  12228. SQC_PERF_SEL_ICACHE_CACHE_STALL_INFLIGHT_MAX = 0x00000118,
  12229. SQC_PERF_SEL_ICACHE_CACHE_STALL_OUTPUT = 0x00000119,
  12230. SQC_PERF_SEL_ICACHE_CACHE_STALL_OUTPUT_MISS_FIFO = 0x0000011a,
  12231. SQC_PERF_SEL_ICACHE_CACHE_STALL_OUTPUT_HIT_FIFO = 0x0000011b,
  12232. SQC_PERF_SEL_ICACHE_CACHE_STALL_OUTPUT_TC_IF = 0x0000011c,
  12233. SQC_PERF_SEL_ICACHE_STALL_OUTXBAR_ARB_NO_GRANT = 0x0000011d,
  12234. SQC_PERF_SEL_ICACHE_PREFETCH_1 = 0x0000011e,
  12235. SQC_PERF_SEL_ICACHE_PREFETCH_2 = 0x0000011f,
  12236. SQC_PERF_SEL_ICACHE_PREFETCH_FILTERED = 0x00000120,
  12237. SQC_PERF_SEL_DCACHE_BUSY_CYCLES = 0x00000121,
  12238. SQC_PERF_SEL_DCACHE_REQ = 0x00000122,
  12239. SQC_PERF_SEL_DCACHE_HITS = 0x00000123,
  12240. SQC_PERF_SEL_DCACHE_MISSES = 0x00000124,
  12241. SQC_PERF_SEL_DCACHE_MISSES_DUPLICATE = 0x00000125,
  12242. SQC_PERF_SEL_DCACHE_HIT_LRU_READ = 0x00000126,
  12243. SQC_PERF_SEL_DCACHE_MISS_EVICT_READ = 0x00000127,
  12244. SQC_PERF_SEL_DCACHE_WC_LRU_WRITE = 0x00000128,
  12245. SQC_PERF_SEL_DCACHE_WT_EVICT_WRITE = 0x00000129,
  12246. SQC_PERF_SEL_DCACHE_ATOMIC = 0x0000012a,
  12247. SQC_PERF_SEL_DCACHE_VOLATILE = 0x0000012b,
  12248. SQC_PERF_SEL_DCACHE_INVAL_INST = 0x0000012c,
  12249. SQC_PERF_SEL_DCACHE_INVAL_ASYNC = 0x0000012d,
  12250. SQC_PERF_SEL_DCACHE_INVAL_VOLATILE_INST = 0x0000012e,
  12251. SQC_PERF_SEL_DCACHE_INVAL_VOLATILE_ASYNC = 0x0000012f,
  12252. SQC_PERF_SEL_DCACHE_WB_INST = 0x00000130,
  12253. SQC_PERF_SEL_DCACHE_WB_ASYNC = 0x00000131,
  12254. SQC_PERF_SEL_DCACHE_WB_VOLATILE_INST = 0x00000132,
  12255. SQC_PERF_SEL_DCACHE_WB_VOLATILE_ASYNC = 0x00000133,
  12256. SQC_PERF_SEL_DCACHE_INPUT_STALL_ARB_NO_GRANT = 0x00000134,
  12257. SQC_PERF_SEL_DCACHE_INPUT_STALL_BANK_READYB = 0x00000135,
  12258. SQC_PERF_SEL_DCACHE_CACHE_STALLED = 0x00000136,
  12259. SQC_PERF_SEL_DCACHE_CACHE_STALL_INFLIGHT_MAX = 0x00000137,
  12260. SQC_PERF_SEL_DCACHE_CACHE_STALL_OUTPUT = 0x00000138,
  12261. SQC_PERF_SEL_DCACHE_CACHE_STALL_EVICT = 0x00000139,
  12262. SQC_PERF_SEL_DCACHE_CACHE_STALL_UNORDERED = 0x0000013a,
  12263. SQC_PERF_SEL_DCACHE_CACHE_STALL_ALLOC_UNAVAILABLE = 0x0000013b,
  12264. SQC_PERF_SEL_DCACHE_CACHE_STALL_FORCE_EVICT = 0x0000013c,
  12265. SQC_PERF_SEL_DCACHE_CACHE_STALL_MULTI_FLUSH = 0x0000013d,
  12266. SQC_PERF_SEL_DCACHE_CACHE_STALL_FLUSH_DONE = 0x0000013e,
  12267. SQC_PERF_SEL_DCACHE_CACHE_STALL_OUTPUT_MISS_FIFO = 0x0000013f,
  12268. SQC_PERF_SEL_DCACHE_CACHE_STALL_OUTPUT_HIT_FIFO = 0x00000140,
  12269. SQC_PERF_SEL_DCACHE_CACHE_STALL_OUTPUT_TC_IF = 0x00000141,
  12270. SQC_PERF_SEL_DCACHE_STALL_OUTXBAR_ARB_NO_GRANT = 0x00000142,
  12271. SQC_PERF_SEL_DCACHE_REQ_READ_1 = 0x00000143,
  12272. SQC_PERF_SEL_DCACHE_REQ_READ_2 = 0x00000144,
  12273. SQC_PERF_SEL_DCACHE_REQ_READ_4 = 0x00000145,
  12274. SQC_PERF_SEL_DCACHE_REQ_READ_8 = 0x00000146,
  12275. SQC_PERF_SEL_DCACHE_REQ_READ_16 = 0x00000147,
  12276. SQC_PERF_SEL_DCACHE_REQ_TIME = 0x00000148,
  12277. SQC_PERF_SEL_DCACHE_REQ_WRITE_1 = 0x00000149,
  12278. SQC_PERF_SEL_DCACHE_REQ_WRITE_2 = 0x0000014a,
  12279. SQC_PERF_SEL_DCACHE_REQ_WRITE_4 = 0x0000014b,
  12280. SQC_PERF_SEL_DCACHE_REQ_ATC_PROBE = 0x0000014c,
  12281. SQC_PERF_SEL_SQ_DCACHE_REQS = 0x0000014d,
  12282. SQC_PERF_SEL_DCACHE_FLAT_REQ = 0x0000014e,
  12283. SQC_PERF_SEL_DCACHE_NONFLAT_REQ = 0x0000014f,
  12284. SQC_PERF_SEL_ICACHE_INFLIGHT_LEVEL = 0x00000150,
  12285. SQC_PERF_SEL_DCACHE_INFLIGHT_LEVEL = 0x00000151,
  12286. SQC_PERF_SEL_TC_INFLIGHT_LEVEL = 0x00000152,
  12287. SQC_PERF_SEL_ICACHE_TC_INFLIGHT_LEVEL = 0x00000153,
  12288. SQC_PERF_SEL_DCACHE_TC_INFLIGHT_LEVEL = 0x00000154,
  12289. SQC_PERF_SEL_ICACHE_GATCL1_TRANSLATION_MISS = 0x00000155,
  12290. SQC_PERF_SEL_ICACHE_GATCL1_PERMISSION_MISS = 0x00000156,
  12291. SQC_PERF_SEL_ICACHE_GATCL1_REQUEST = 0x00000157,
  12292. SQC_PERF_SEL_ICACHE_GATCL1_STALL_INFLIGHT_MAX = 0x00000158,
  12293. SQC_PERF_SEL_ICACHE_GATCL1_STALL_LRU_INFLIGHT = 0x00000159,
  12294. SQC_PERF_SEL_ICACHE_GATCL1_LFIFO_FULL = 0x0000015a,
  12295. SQC_PERF_SEL_ICACHE_GATCL1_STALL_LFIFO_NOT_RES = 0x0000015b,
  12296. SQC_PERF_SEL_ICACHE_GATCL1_STALL_ATCL2_REQ_OUT_OF_CREDITS = 0x0000015c,
  12297. SQC_PERF_SEL_ICACHE_GATCL1_ATCL2_INFLIGHT = 0x0000015d,
  12298. SQC_PERF_SEL_ICACHE_GATCL1_STALL_MISSFIFO_FULL = 0x0000015e,
  12299. SQC_PERF_SEL_DCACHE_GATCL1_TRANSLATION_MISS = 0x0000015f,
  12300. SQC_PERF_SEL_DCACHE_GATCL1_PERMISSION_MISS = 0x00000160,
  12301. SQC_PERF_SEL_DCACHE_GATCL1_REQUEST = 0x00000161,
  12302. SQC_PERF_SEL_DCACHE_GATCL1_STALL_INFLIGHT_MAX = 0x00000162,
  12303. SQC_PERF_SEL_DCACHE_GATCL1_STALL_LRU_INFLIGHT = 0x00000163,
  12304. SQC_PERF_SEL_DCACHE_GATCL1_LFIFO_FULL = 0x00000164,
  12305. SQC_PERF_SEL_DCACHE_GATCL1_STALL_LFIFO_NOT_RES = 0x00000165,
  12306. SQC_PERF_SEL_DCACHE_GATCL1_STALL_ATCL2_REQ_OUT_OF_CREDITS = 0x00000166,
  12307. SQC_PERF_SEL_DCACHE_GATCL1_ATCL2_INFLIGHT = 0x00000167,
  12308. SQC_PERF_SEL_DCACHE_GATCL1_STALL_MISSFIFO_FULL = 0x00000168,
  12309. SQC_PERF_SEL_DCACHE_GATCL1_STALL_MULTI_MISS = 0x00000169,
  12310. SQC_PERF_SEL_DCACHE_GATCL1_HIT_FIFO_FULL = 0x0000016a,
  12311. SQC_PERF_SEL_DUMMY_LAST = 0x0000016b,
  12312. } SQ_PERF_SEL;
  12313. /*
  12314. * SQ_CAC_POWER_SEL enum
  12315. */
  12316. typedef enum SQ_CAC_POWER_SEL {
  12317. SQ_CAC_POWER_VALU = 0x00000000,
  12318. SQ_CAC_POWER_VALU0 = 0x00000001,
  12319. SQ_CAC_POWER_VALU1 = 0x00000002,
  12320. SQ_CAC_POWER_VALU2 = 0x00000003,
  12321. SQ_CAC_POWER_GPR_RD = 0x00000004,
  12322. SQ_CAC_POWER_GPR_WR = 0x00000005,
  12323. SQ_CAC_POWER_LDS_BUSY = 0x00000006,
  12324. SQ_CAC_POWER_ALU_BUSY = 0x00000007,
  12325. SQ_CAC_POWER_TEX_BUSY = 0x00000008,
  12326. } SQ_CAC_POWER_SEL;
  12327. /*
  12328. * SQ_IND_CMD_CMD enum
  12329. */
  12330. typedef enum SQ_IND_CMD_CMD {
  12331. SQ_IND_CMD_CMD_NULL = 0x00000000,
  12332. SQ_IND_CMD_CMD_SETHALT = 0x00000001,
  12333. SQ_IND_CMD_CMD_SAVECTX = 0x00000002,
  12334. SQ_IND_CMD_CMD_KILL = 0x00000003,
  12335. SQ_IND_CMD_CMD_DEBUG = 0x00000004,
  12336. SQ_IND_CMD_CMD_TRAP = 0x00000005,
  12337. SQ_IND_CMD_CMD_SET_SPI_PRIO = 0x00000006,
  12338. SQ_IND_CMD_CMD_SETFATALHALT = 0x00000007,
  12339. } SQ_IND_CMD_CMD;
  12340. /*
  12341. * SQ_IND_CMD_MODE enum
  12342. */
  12343. typedef enum SQ_IND_CMD_MODE {
  12344. SQ_IND_CMD_MODE_SINGLE = 0x00000000,
  12345. SQ_IND_CMD_MODE_BROADCAST = 0x00000001,
  12346. SQ_IND_CMD_MODE_BROADCAST_QUEUE = 0x00000002,
  12347. SQ_IND_CMD_MODE_BROADCAST_PIPE = 0x00000003,
  12348. SQ_IND_CMD_MODE_BROADCAST_ME = 0x00000004,
  12349. } SQ_IND_CMD_MODE;
  12350. /*
  12351. * SQ_EDC_INFO_SOURCE enum
  12352. */
  12353. typedef enum SQ_EDC_INFO_SOURCE {
  12354. SQ_EDC_INFO_SOURCE_INVALID = 0x00000000,
  12355. SQ_EDC_INFO_SOURCE_INST = 0x00000001,
  12356. SQ_EDC_INFO_SOURCE_SGPR = 0x00000002,
  12357. SQ_EDC_INFO_SOURCE_VGPR = 0x00000003,
  12358. SQ_EDC_INFO_SOURCE_LDS = 0x00000004,
  12359. SQ_EDC_INFO_SOURCE_GDS = 0x00000005,
  12360. SQ_EDC_INFO_SOURCE_TA = 0x00000006,
  12361. } SQ_EDC_INFO_SOURCE;
  12362. /*
  12363. * SQ_ROUND_MODE enum
  12364. */
  12365. typedef enum SQ_ROUND_MODE {
  12366. SQ_ROUND_NEAREST_EVEN = 0x00000000,
  12367. SQ_ROUND_PLUS_INFINITY = 0x00000001,
  12368. SQ_ROUND_MINUS_INFINITY = 0x00000002,
  12369. SQ_ROUND_TO_ZERO = 0x00000003,
  12370. } SQ_ROUND_MODE;
  12371. /*
  12372. * SQ_INTERRUPT_WORD_ENCODING enum
  12373. */
  12374. typedef enum SQ_INTERRUPT_WORD_ENCODING {
  12375. SQ_INTERRUPT_WORD_ENCODING_AUTO = 0x00000000,
  12376. SQ_INTERRUPT_WORD_ENCODING_INST = 0x00000001,
  12377. SQ_INTERRUPT_WORD_ENCODING_ERROR = 0x00000002,
  12378. } SQ_INTERRUPT_WORD_ENCODING;
  12379. /*
  12380. * ENUM_SQ_EXPORT_RAT_INST enum
  12381. */
  12382. typedef enum ENUM_SQ_EXPORT_RAT_INST {
  12383. SQ_EXPORT_RAT_INST_NOP = 0x00000000,
  12384. SQ_EXPORT_RAT_INST_STORE_TYPED = 0x00000001,
  12385. SQ_EXPORT_RAT_INST_STORE_RAW = 0x00000002,
  12386. SQ_EXPORT_RAT_INST_STORE_RAW_FDENORM = 0x00000003,
  12387. SQ_EXPORT_RAT_INST_CMPXCHG_INT = 0x00000004,
  12388. SQ_EXPORT_RAT_INST_CMPXCHG_FLT = 0x00000005,
  12389. SQ_EXPORT_RAT_INST_CMPXCHG_FDENORM = 0x00000006,
  12390. SQ_EXPORT_RAT_INST_ADD = 0x00000007,
  12391. SQ_EXPORT_RAT_INST_SUB = 0x00000008,
  12392. SQ_EXPORT_RAT_INST_RSUB = 0x00000009,
  12393. SQ_EXPORT_RAT_INST_MIN_INT = 0x0000000a,
  12394. SQ_EXPORT_RAT_INST_MIN_UINT = 0x0000000b,
  12395. SQ_EXPORT_RAT_INST_MAX_INT = 0x0000000c,
  12396. SQ_EXPORT_RAT_INST_MAX_UINT = 0x0000000d,
  12397. SQ_EXPORT_RAT_INST_AND = 0x0000000e,
  12398. SQ_EXPORT_RAT_INST_OR = 0x0000000f,
  12399. SQ_EXPORT_RAT_INST_XOR = 0x00000010,
  12400. SQ_EXPORT_RAT_INST_MSKOR = 0x00000011,
  12401. SQ_EXPORT_RAT_INST_INC_UINT = 0x00000012,
  12402. SQ_EXPORT_RAT_INST_DEC_UINT = 0x00000013,
  12403. SQ_EXPORT_RAT_INST_STORE_DWORD = 0x00000014,
  12404. SQ_EXPORT_RAT_INST_STORE_SHORT = 0x00000015,
  12405. SQ_EXPORT_RAT_INST_STORE_BYTE = 0x00000016,
  12406. SQ_EXPORT_RAT_INST_NOP_RTN = 0x00000020,
  12407. SQ_EXPORT_RAT_INST_XCHG_RTN = 0x00000022,
  12408. SQ_EXPORT_RAT_INST_XCHG_FDENORM_RTN = 0x00000023,
  12409. SQ_EXPORT_RAT_INST_CMPXCHG_INT_RTN = 0x00000024,
  12410. SQ_EXPORT_RAT_INST_CMPXCHG_FLT_RTN = 0x00000025,
  12411. SQ_EXPORT_RAT_INST_CMPXCHG_FDENORM_RTN = 0x00000026,
  12412. SQ_EXPORT_RAT_INST_ADD_RTN = 0x00000027,
  12413. SQ_EXPORT_RAT_INST_SUB_RTN = 0x00000028,
  12414. SQ_EXPORT_RAT_INST_RSUB_RTN = 0x00000029,
  12415. SQ_EXPORT_RAT_INST_MIN_INT_RTN = 0x0000002a,
  12416. SQ_EXPORT_RAT_INST_MIN_UINT_RTN = 0x0000002b,
  12417. SQ_EXPORT_RAT_INST_MAX_INT_RTN = 0x0000002c,
  12418. SQ_EXPORT_RAT_INST_MAX_UINT_RTN = 0x0000002d,
  12419. SQ_EXPORT_RAT_INST_AND_RTN = 0x0000002e,
  12420. SQ_EXPORT_RAT_INST_OR_RTN = 0x0000002f,
  12421. SQ_EXPORT_RAT_INST_XOR_RTN = 0x00000030,
  12422. SQ_EXPORT_RAT_INST_MSKOR_RTN = 0x00000031,
  12423. SQ_EXPORT_RAT_INST_INC_UINT_RTN = 0x00000032,
  12424. SQ_EXPORT_RAT_INST_DEC_UINT_RTN = 0x00000033,
  12425. } ENUM_SQ_EXPORT_RAT_INST;
  12426. /*
  12427. * SQ_IBUF_ST enum
  12428. */
  12429. typedef enum SQ_IBUF_ST {
  12430. SQ_IBUF_IB_IDLE = 0x00000000,
  12431. SQ_IBUF_IB_INI_WAIT_GNT = 0x00000001,
  12432. SQ_IBUF_IB_INI_WAIT_DRET = 0x00000002,
  12433. SQ_IBUF_IB_LE_4DW = 0x00000003,
  12434. SQ_IBUF_IB_WAIT_DRET = 0x00000004,
  12435. SQ_IBUF_IB_EMPTY_WAIT_DRET = 0x00000005,
  12436. SQ_IBUF_IB_DRET = 0x00000006,
  12437. SQ_IBUF_IB_EMPTY_WAIT_GNT = 0x00000007,
  12438. } SQ_IBUF_ST;
  12439. /*
  12440. * SQ_INST_STR_ST enum
  12441. */
  12442. typedef enum SQ_INST_STR_ST {
  12443. SQ_INST_STR_IB_WAVE_NORML = 0x00000000,
  12444. SQ_INST_STR_IB_WAVE2ID_NORMAL_INST_AV = 0x00000001,
  12445. SQ_INST_STR_IB_WAVE_INTERNAL_INST_AV = 0x00000002,
  12446. SQ_INST_STR_IB_WAVE_INST_SKIP_AV = 0x00000003,
  12447. SQ_INST_STR_IB_WAVE_SETVSKIP_ST0 = 0x00000004,
  12448. SQ_INST_STR_IB_WAVE_SETVSKIP_ST1 = 0x00000005,
  12449. SQ_INST_STR_IB_WAVE_NOP_SLEEP_WAIT = 0x00000006,
  12450. SQ_INST_STR_IB_WAVE_PC_FROM_SGPR_MSG_WAIT = 0x00000007,
  12451. } SQ_INST_STR_ST;
  12452. /*
  12453. * SQ_WAVE_IB_ECC_ST enum
  12454. */
  12455. typedef enum SQ_WAVE_IB_ECC_ST {
  12456. SQ_WAVE_IB_ECC_CLEAN = 0x00000000,
  12457. SQ_WAVE_IB_ECC_ERR_CONTINUE = 0x00000001,
  12458. SQ_WAVE_IB_ECC_ERR_HALT = 0x00000002,
  12459. SQ_WAVE_IB_ECC_WITH_ERR_MSG = 0x00000003,
  12460. } SQ_WAVE_IB_ECC_ST;
  12461. /*
  12462. * SH_MEM_ADDRESS_MODE enum
  12463. */
  12464. typedef enum SH_MEM_ADDRESS_MODE {
  12465. SH_MEM_ADDRESS_MODE_64 = 0x00000000,
  12466. SH_MEM_ADDRESS_MODE_32 = 0x00000001,
  12467. } SH_MEM_ADDRESS_MODE;
  12468. /*
  12469. * SH_MEM_ALIGNMENT_MODE enum
  12470. */
  12471. typedef enum SH_MEM_ALIGNMENT_MODE {
  12472. SH_MEM_ALIGNMENT_MODE_DWORD = 0x00000000,
  12473. SH_MEM_ALIGNMENT_MODE_DWORD_STRICT = 0x00000001,
  12474. SH_MEM_ALIGNMENT_MODE_STRICT = 0x00000002,
  12475. SH_MEM_ALIGNMENT_MODE_UNALIGNED = 0x00000003,
  12476. } SH_MEM_ALIGNMENT_MODE;
  12477. /*
  12478. * SQ_THREAD_TRACE_WAVE_START_COUNT_PREFIX enum
  12479. */
  12480. typedef enum SQ_THREAD_TRACE_WAVE_START_COUNT_PREFIX {
  12481. SQ_THREAD_TRACE_WAVE_START_COUNT_PREFIX_WREXEC = 0x00000018,
  12482. SQ_THREAD_TRACE_WAVE_START_COUNT_PREFIX_RESTORE = 0x00000019,
  12483. } SQ_THREAD_TRACE_WAVE_START_COUNT_PREFIX;
  12484. /*
  12485. * SQ_LB_CTR_SEL_VALUES enum
  12486. */
  12487. typedef enum SQ_LB_CTR_SEL_VALUES {
  12488. SQ_LB_CTR_SEL_ALU_CYCLES = 0x00000000,
  12489. SQ_LB_CTR_SEL_ALU_STALLS = 0x00000001,
  12490. SQ_LB_CTR_SEL_TEX_CYCLES = 0x00000002,
  12491. SQ_LB_CTR_SEL_TEX_STALLS = 0x00000003,
  12492. SQ_LB_CTR_SEL_SALU_CYCLES = 0x00000004,
  12493. SQ_LB_CTR_SEL_SCALAR_STALLS = 0x00000005,
  12494. SQ_LB_CTR_SEL_SMEM_CYCLES = 0x00000006,
  12495. SQ_LB_CTR_SEL_ICACHE_STALLS = 0x00000007,
  12496. SQ_LB_CTR_SEL_DCACHE_STALLS = 0x00000008,
  12497. SQ_LB_CTR_SEL_RESERVED0 = 0x00000009,
  12498. SQ_LB_CTR_SEL_RESERVED1 = 0x0000000a,
  12499. SQ_LB_CTR_SEL_RESERVED2 = 0x0000000b,
  12500. SQ_LB_CTR_SEL_RESERVED3 = 0x0000000c,
  12501. SQ_LB_CTR_SEL_RESERVED4 = 0x0000000d,
  12502. SQ_LB_CTR_SEL_RESERVED5 = 0x0000000e,
  12503. SQ_LB_CTR_SEL_RESERVED6 = 0x0000000f,
  12504. } SQ_LB_CTR_SEL_VALUES;
  12505. /*
  12506. * SQ_WAVE_TYPE value
  12507. */
  12508. #define SQ_WAVE_TYPE_PS0 0x00000000
  12509. /*
  12510. * SQIND_PARTITIONS value
  12511. */
  12512. #define SQIND_GLOBAL_REGS_OFFSET 0x00000000
  12513. #define SQIND_GLOBAL_REGS_SIZE 0x00000008
  12514. #define SQIND_LOCAL_REGS_OFFSET 0x00000008
  12515. #define SQIND_LOCAL_REGS_SIZE 0x00000008
  12516. #define SQIND_WAVE_HWREGS_OFFSET 0x00000010
  12517. #define SQIND_WAVE_HWREGS_SIZE 0x000001f0
  12518. #define SQIND_WAVE_SGPRS_OFFSET 0x00000200
  12519. #define SQIND_WAVE_SGPRS_SIZE 0x00000200
  12520. #define SQIND_WAVE_VGPRS_OFFSET 0x00000400
  12521. #define SQIND_WAVE_VGPRS_SIZE 0x00000100
  12522. /*
  12523. * SQ_GFXDEC value
  12524. */
  12525. #define SQ_GFXDEC_BEGIN 0x0000a000
  12526. #define SQ_GFXDEC_END 0x0000c000
  12527. #define SQ_GFXDEC_STATE_ID_SHIFT 0x0000000a
  12528. /*
  12529. * SQDEC value
  12530. */
  12531. #define SQDEC_BEGIN 0x00002300
  12532. #define SQDEC_END 0x000023ff
  12533. /*
  12534. * SQPERFSDEC value
  12535. */
  12536. #define SQPERFSDEC_BEGIN 0x0000d9c0
  12537. #define SQPERFSDEC_END 0x0000da40
  12538. /*
  12539. * SQPERFDDEC value
  12540. */
  12541. #define SQPERFDDEC_BEGIN 0x0000d1c0
  12542. #define SQPERFDDEC_END 0x0000d240
  12543. /*
  12544. * SQGFXUDEC value
  12545. */
  12546. #define SQGFXUDEC_BEGIN 0x0000c330
  12547. #define SQGFXUDEC_END 0x0000c380
  12548. /*
  12549. * SQPWRDEC value
  12550. */
  12551. #define SQPWRDEC_BEGIN 0x0000f08c
  12552. #define SQPWRDEC_END 0x0000f094
  12553. /*
  12554. * SQ_DISPATCHER value
  12555. */
  12556. #define SQ_DISPATCHER_GFX_MIN 0x00000010
  12557. #define SQ_DISPATCHER_GFX_CNT_PER_RING 0x00000008
  12558. /*
  12559. * SQ_MAX value
  12560. */
  12561. #define SQ_MAX_PGM_SGPRS 0x00000068
  12562. #define SQ_MAX_PGM_VGPRS 0x00000100
  12563. /*
  12564. * SQ_THREAD_TRACE_TIME_UNIT value
  12565. */
  12566. #define SQ_THREAD_TRACE_TIME_UNIT 0x00000004
  12567. /*
  12568. * SQ_EXCP_BITS value
  12569. */
  12570. #define SQ_EX_MODE_EXCP_VALU_BASE 0x00000000
  12571. #define SQ_EX_MODE_EXCP_VALU_SIZE 0x00000007
  12572. #define SQ_EX_MODE_EXCP_INVALID 0x00000000
  12573. #define SQ_EX_MODE_EXCP_INPUT_DENORM 0x00000001
  12574. #define SQ_EX_MODE_EXCP_DIV0 0x00000002
  12575. #define SQ_EX_MODE_EXCP_OVERFLOW 0x00000003
  12576. #define SQ_EX_MODE_EXCP_UNDERFLOW 0x00000004
  12577. #define SQ_EX_MODE_EXCP_INEXACT 0x00000005
  12578. #define SQ_EX_MODE_EXCP_INT_DIV0 0x00000006
  12579. #define SQ_EX_MODE_EXCP_ADDR_WATCH0 0x00000007
  12580. #define SQ_EX_MODE_EXCP_MEM_VIOL 0x00000008
  12581. /*
  12582. * SQ_EXCP_HI_BITS value
  12583. */
  12584. #define SQ_EX_MODE_EXCP_HI_ADDR_WATCH1 0x00000000
  12585. #define SQ_EX_MODE_EXCP_HI_ADDR_WATCH2 0x00000001
  12586. #define SQ_EX_MODE_EXCP_HI_ADDR_WATCH3 0x00000002
  12587. /*
  12588. * HW_INSERTED_INST_ID value
  12589. */
  12590. #define INST_ID_PRIV_START 0x80000000
  12591. #define INST_ID_ECC_INTERRUPT_MSG 0xfffffff0
  12592. #define INST_ID_TTRACE_NEW_PC_MSG 0xfffffff1
  12593. #define INST_ID_HW_TRAP 0xfffffff2
  12594. #define INST_ID_KILL_SEQ 0xfffffff3
  12595. #define INST_ID_SPI_WREXEC 0xfffffff4
  12596. #define INST_ID_HOST_REG_TRAP_MSG 0xfffffffe
  12597. /*
  12598. * SIMM16_WAITCNT_PARTITIONS value
  12599. */
  12600. #define SIMM16_WAITCNT_VM_CNT_START 0x00000000
  12601. #define SIMM16_WAITCNT_VM_CNT_SIZE 0x00000004
  12602. #define SIMM16_WAITCNT_EXP_CNT_START 0x00000004
  12603. #define SIMM16_WAITCNT_EXP_CNT_SIZE 0x00000003
  12604. #define SIMM16_WAITCNT_LGKM_CNT_START 0x00000008
  12605. #define SIMM16_WAITCNT_LGKM_CNT_SIZE 0x00000004
  12606. #define SIMM16_WAITCNT_VM_CNT_HI_START 0x0000000e
  12607. #define SIMM16_WAITCNT_VM_CNT_HI_SIZE 0x00000002
  12608. /*
  12609. * SQ_EDC_FUE_CNTL_BITS value
  12610. */
  12611. #define SQ_EDC_FUE_CNTL_SQ 0x00000000
  12612. #define SQ_EDC_FUE_CNTL_LDS 0x00000001
  12613. #define SQ_EDC_FUE_CNTL_SIMD0 0x00000002
  12614. #define SQ_EDC_FUE_CNTL_SIMD1 0x00000003
  12615. #define SQ_EDC_FUE_CNTL_SIMD2 0x00000004
  12616. #define SQ_EDC_FUE_CNTL_SIMD3 0x00000005
  12617. #define SQ_EDC_FUE_CNTL_TA 0x00000006
  12618. #define SQ_EDC_FUE_CNTL_TD 0x00000007
  12619. #define SQ_EDC_FUE_CNTL_TCP 0x00000008
  12620. /*******************************************************
  12621. * COMP Enums
  12622. *******************************************************/
  12623. /*
  12624. * CSDATA_TYPE enum
  12625. */
  12626. typedef enum CSDATA_TYPE {
  12627. CSDATA_TYPE_TG = 0x00000000,
  12628. CSDATA_TYPE_STATE = 0x00000001,
  12629. CSDATA_TYPE_EVENT = 0x00000002,
  12630. CSDATA_TYPE_PRIVATE = 0x00000003,
  12631. } CSDATA_TYPE;
  12632. /*
  12633. * CSDATA_TYPE_WIDTH value
  12634. */
  12635. #define CSDATA_TYPE_WIDTH 0x00000002
  12636. /*
  12637. * CSDATA_ADDR_WIDTH value
  12638. */
  12639. #define CSDATA_ADDR_WIDTH 0x00000007
  12640. /*
  12641. * CSDATA_DATA_WIDTH value
  12642. */
  12643. #define CSDATA_DATA_WIDTH 0x00000020
  12644. /*******************************************************
  12645. * VGT Enums
  12646. *******************************************************/
  12647. /*
  12648. * VGT_OUT_PRIM_TYPE enum
  12649. */
  12650. typedef enum VGT_OUT_PRIM_TYPE {
  12651. VGT_OUT_POINT = 0x00000000,
  12652. VGT_OUT_LINE = 0x00000001,
  12653. VGT_OUT_TRI = 0x00000002,
  12654. VGT_OUT_RECT_V0 = 0x00000003,
  12655. VGT_OUT_RECT_V1 = 0x00000004,
  12656. VGT_OUT_RECT_V2 = 0x00000005,
  12657. VGT_OUT_RECT_V3 = 0x00000006,
  12658. VGT_OUT_2D_RECT = 0x00000007,
  12659. VGT_TE_QUAD = 0x00000008,
  12660. VGT_TE_PRIM_INDEX_LINE = 0x00000009,
  12661. VGT_TE_PRIM_INDEX_TRI = 0x0000000a,
  12662. VGT_TE_PRIM_INDEX_QUAD = 0x0000000b,
  12663. VGT_OUT_LINE_ADJ = 0x0000000c,
  12664. VGT_OUT_TRI_ADJ = 0x0000000d,
  12665. VGT_OUT_PATCH = 0x0000000e,
  12666. } VGT_OUT_PRIM_TYPE;
  12667. /*
  12668. * VGT_DI_PRIM_TYPE enum
  12669. */
  12670. typedef enum VGT_DI_PRIM_TYPE {
  12671. DI_PT_NONE = 0x00000000,
  12672. DI_PT_POINTLIST = 0x00000001,
  12673. DI_PT_LINELIST = 0x00000002,
  12674. DI_PT_LINESTRIP = 0x00000003,
  12675. DI_PT_TRILIST = 0x00000004,
  12676. DI_PT_TRIFAN = 0x00000005,
  12677. DI_PT_TRISTRIP = 0x00000006,
  12678. DI_PT_2D_RECTANGLE = 0x00000007,
  12679. DI_PT_UNUSED_1 = 0x00000008,
  12680. DI_PT_PATCH = 0x00000009,
  12681. DI_PT_LINELIST_ADJ = 0x0000000a,
  12682. DI_PT_LINESTRIP_ADJ = 0x0000000b,
  12683. DI_PT_TRILIST_ADJ = 0x0000000c,
  12684. DI_PT_TRISTRIP_ADJ = 0x0000000d,
  12685. DI_PT_UNUSED_3 = 0x0000000e,
  12686. DI_PT_UNUSED_4 = 0x0000000f,
  12687. DI_PT_TRI_WITH_WFLAGS = 0x00000010,
  12688. DI_PT_RECTLIST = 0x00000011,
  12689. DI_PT_LINELOOP = 0x00000012,
  12690. DI_PT_QUADLIST = 0x00000013,
  12691. DI_PT_QUADSTRIP = 0x00000014,
  12692. DI_PT_POLYGON = 0x00000015,
  12693. } VGT_DI_PRIM_TYPE;
  12694. /*
  12695. * VGT_DI_SOURCE_SELECT enum
  12696. */
  12697. typedef enum VGT_DI_SOURCE_SELECT {
  12698. DI_SRC_SEL_DMA = 0x00000000,
  12699. DI_SRC_SEL_IMMEDIATE = 0x00000001,
  12700. DI_SRC_SEL_AUTO_INDEX = 0x00000002,
  12701. DI_SRC_SEL_RESERVED = 0x00000003,
  12702. } VGT_DI_SOURCE_SELECT;
  12703. /*
  12704. * VGT_DI_MAJOR_MODE_SELECT enum
  12705. */
  12706. typedef enum VGT_DI_MAJOR_MODE_SELECT {
  12707. DI_MAJOR_MODE_0 = 0x00000000,
  12708. DI_MAJOR_MODE_1 = 0x00000001,
  12709. } VGT_DI_MAJOR_MODE_SELECT;
  12710. /*
  12711. * VGT_DI_INDEX_SIZE enum
  12712. */
  12713. typedef enum VGT_DI_INDEX_SIZE {
  12714. DI_INDEX_SIZE_16_BIT = 0x00000000,
  12715. DI_INDEX_SIZE_32_BIT = 0x00000001,
  12716. DI_INDEX_SIZE_8_BIT = 0x00000002,
  12717. } VGT_DI_INDEX_SIZE;
  12718. /*
  12719. * VGT_EVENT_TYPE enum
  12720. */
  12721. typedef enum VGT_EVENT_TYPE {
  12722. Reserved_0x00 = 0x00000000,
  12723. SAMPLE_STREAMOUTSTATS1 = 0x00000001,
  12724. SAMPLE_STREAMOUTSTATS2 = 0x00000002,
  12725. SAMPLE_STREAMOUTSTATS3 = 0x00000003,
  12726. CACHE_FLUSH_TS = 0x00000004,
  12727. CONTEXT_DONE = 0x00000005,
  12728. CACHE_FLUSH = 0x00000006,
  12729. CS_PARTIAL_FLUSH = 0x00000007,
  12730. VGT_STREAMOUT_SYNC = 0x00000008,
  12731. Reserved_0x09 = 0x00000009,
  12732. VGT_STREAMOUT_RESET = 0x0000000a,
  12733. END_OF_PIPE_INCR_DE = 0x0000000b,
  12734. END_OF_PIPE_IB_END = 0x0000000c,
  12735. RST_PIX_CNT = 0x0000000d,
  12736. BREAK_BATCH = 0x0000000e,
  12737. VS_PARTIAL_FLUSH = 0x0000000f,
  12738. PS_PARTIAL_FLUSH = 0x00000010,
  12739. FLUSH_HS_OUTPUT = 0x00000011,
  12740. FLUSH_DFSM = 0x00000012,
  12741. RESET_TO_LOWEST_VGT = 0x00000013,
  12742. CACHE_FLUSH_AND_INV_TS_EVENT = 0x00000014,
  12743. ZPASS_DONE = 0x00000015,
  12744. CACHE_FLUSH_AND_INV_EVENT = 0x00000016,
  12745. PERFCOUNTER_START = 0x00000017,
  12746. PERFCOUNTER_STOP = 0x00000018,
  12747. PIPELINESTAT_START = 0x00000019,
  12748. PIPELINESTAT_STOP = 0x0000001a,
  12749. PERFCOUNTER_SAMPLE = 0x0000001b,
  12750. Available_0x1c = 0x0000001c,
  12751. Available_0x1d = 0x0000001d,
  12752. SAMPLE_PIPELINESTAT = 0x0000001e,
  12753. SO_VGTSTREAMOUT_FLUSH = 0x0000001f,
  12754. SAMPLE_STREAMOUTSTATS = 0x00000020,
  12755. RESET_VTX_CNT = 0x00000021,
  12756. BLOCK_CONTEXT_DONE = 0x00000022,
  12757. CS_CONTEXT_DONE = 0x00000023,
  12758. VGT_FLUSH = 0x00000024,
  12759. TGID_ROLLOVER = 0x00000025,
  12760. SQ_NON_EVENT = 0x00000026,
  12761. SC_SEND_DB_VPZ = 0x00000027,
  12762. BOTTOM_OF_PIPE_TS = 0x00000028,
  12763. FLUSH_SX_TS = 0x00000029,
  12764. DB_CACHE_FLUSH_AND_INV = 0x0000002a,
  12765. FLUSH_AND_INV_DB_DATA_TS = 0x0000002b,
  12766. FLUSH_AND_INV_DB_META = 0x0000002c,
  12767. FLUSH_AND_INV_CB_DATA_TS = 0x0000002d,
  12768. FLUSH_AND_INV_CB_META = 0x0000002e,
  12769. CS_DONE = 0x0000002f,
  12770. PS_DONE = 0x00000030,
  12771. FLUSH_AND_INV_CB_PIXEL_DATA = 0x00000031,
  12772. SX_CB_RAT_ACK_REQUEST = 0x00000032,
  12773. THREAD_TRACE_START = 0x00000033,
  12774. THREAD_TRACE_STOP = 0x00000034,
  12775. THREAD_TRACE_MARKER = 0x00000035,
  12776. THREAD_TRACE_FLUSH = 0x00000036,
  12777. THREAD_TRACE_FINISH = 0x00000037,
  12778. PIXEL_PIPE_STAT_CONTROL = 0x00000038,
  12779. PIXEL_PIPE_STAT_DUMP = 0x00000039,
  12780. PIXEL_PIPE_STAT_RESET = 0x0000003a,
  12781. CONTEXT_SUSPEND = 0x0000003b,
  12782. OFFCHIP_HS_DEALLOC = 0x0000003c,
  12783. ENABLE_NGG_PIPELINE = 0x0000003d,
  12784. ENABLE_LEGACY_PIPELINE = 0x0000003e,
  12785. Reserved_0x3f = 0x0000003f,
  12786. } VGT_EVENT_TYPE;
  12787. /*
  12788. * VGT_DMA_SWAP_MODE enum
  12789. */
  12790. typedef enum VGT_DMA_SWAP_MODE {
  12791. VGT_DMA_SWAP_NONE = 0x00000000,
  12792. VGT_DMA_SWAP_16_BIT = 0x00000001,
  12793. VGT_DMA_SWAP_32_BIT = 0x00000002,
  12794. VGT_DMA_SWAP_WORD = 0x00000003,
  12795. } VGT_DMA_SWAP_MODE;
  12796. /*
  12797. * VGT_INDEX_TYPE_MODE enum
  12798. */
  12799. typedef enum VGT_INDEX_TYPE_MODE {
  12800. VGT_INDEX_16 = 0x00000000,
  12801. VGT_INDEX_32 = 0x00000001,
  12802. VGT_INDEX_8 = 0x00000002,
  12803. } VGT_INDEX_TYPE_MODE;
  12804. /*
  12805. * VGT_DMA_BUF_TYPE enum
  12806. */
  12807. typedef enum VGT_DMA_BUF_TYPE {
  12808. VGT_DMA_BUF_MEM = 0x00000000,
  12809. VGT_DMA_BUF_RING = 0x00000001,
  12810. VGT_DMA_BUF_SETUP = 0x00000002,
  12811. VGT_DMA_PTR_UPDATE = 0x00000003,
  12812. } VGT_DMA_BUF_TYPE;
  12813. /*
  12814. * VGT_OUTPATH_SELECT enum
  12815. */
  12816. typedef enum VGT_OUTPATH_SELECT {
  12817. VGT_OUTPATH_VTX_REUSE = 0x00000000,
  12818. VGT_OUTPATH_TESS_EN = 0x00000001,
  12819. VGT_OUTPATH_PASSTHRU = 0x00000002,
  12820. VGT_OUTPATH_GS_BLOCK = 0x00000003,
  12821. VGT_OUTPATH_HS_BLOCK = 0x00000004,
  12822. VGT_OUTPATH_PRIM_GEN = 0x00000005,
  12823. } VGT_OUTPATH_SELECT;
  12824. /*
  12825. * VGT_GRP_PRIM_TYPE enum
  12826. */
  12827. typedef enum VGT_GRP_PRIM_TYPE {
  12828. VGT_GRP_3D_POINT = 0x00000000,
  12829. VGT_GRP_3D_LINE = 0x00000001,
  12830. VGT_GRP_3D_TRI = 0x00000002,
  12831. VGT_GRP_3D_RECT = 0x00000003,
  12832. VGT_GRP_3D_QUAD = 0x00000004,
  12833. VGT_GRP_2D_COPY_RECT_V0 = 0x00000005,
  12834. VGT_GRP_2D_COPY_RECT_V1 = 0x00000006,
  12835. VGT_GRP_2D_COPY_RECT_V2 = 0x00000007,
  12836. VGT_GRP_2D_COPY_RECT_V3 = 0x00000008,
  12837. VGT_GRP_2D_FILL_RECT = 0x00000009,
  12838. VGT_GRP_2D_LINE = 0x0000000a,
  12839. VGT_GRP_2D_TRI = 0x0000000b,
  12840. VGT_GRP_PRIM_INDEX_LINE = 0x0000000c,
  12841. VGT_GRP_PRIM_INDEX_TRI = 0x0000000d,
  12842. VGT_GRP_PRIM_INDEX_QUAD = 0x0000000e,
  12843. VGT_GRP_3D_LINE_ADJ = 0x0000000f,
  12844. VGT_GRP_3D_TRI_ADJ = 0x00000010,
  12845. VGT_GRP_3D_PATCH = 0x00000011,
  12846. VGT_GRP_2D_RECT = 0x00000012,
  12847. } VGT_GRP_PRIM_TYPE;
  12848. /*
  12849. * VGT_GRP_PRIM_ORDER enum
  12850. */
  12851. typedef enum VGT_GRP_PRIM_ORDER {
  12852. VGT_GRP_LIST = 0x00000000,
  12853. VGT_GRP_STRIP = 0x00000001,
  12854. VGT_GRP_FAN = 0x00000002,
  12855. VGT_GRP_LOOP = 0x00000003,
  12856. VGT_GRP_POLYGON = 0x00000004,
  12857. } VGT_GRP_PRIM_ORDER;
  12858. /*
  12859. * VGT_GROUP_CONV_SEL enum
  12860. */
  12861. typedef enum VGT_GROUP_CONV_SEL {
  12862. VGT_GRP_INDEX_16 = 0x00000000,
  12863. VGT_GRP_INDEX_32 = 0x00000001,
  12864. VGT_GRP_UINT_16 = 0x00000002,
  12865. VGT_GRP_UINT_32 = 0x00000003,
  12866. VGT_GRP_SINT_16 = 0x00000004,
  12867. VGT_GRP_SINT_32 = 0x00000005,
  12868. VGT_GRP_FLOAT_32 = 0x00000006,
  12869. VGT_GRP_AUTO_PRIM = 0x00000007,
  12870. VGT_GRP_FIX_1_23_TO_FLOAT = 0x00000008,
  12871. } VGT_GROUP_CONV_SEL;
  12872. /*
  12873. * VGT_GS_MODE_TYPE enum
  12874. */
  12875. typedef enum VGT_GS_MODE_TYPE {
  12876. GS_OFF = 0x00000000,
  12877. GS_SCENARIO_A = 0x00000001,
  12878. GS_SCENARIO_B = 0x00000002,
  12879. GS_SCENARIO_G = 0x00000003,
  12880. GS_SCENARIO_C = 0x00000004,
  12881. SPRITE_EN = 0x00000005,
  12882. } VGT_GS_MODE_TYPE;
  12883. /*
  12884. * VGT_GS_CUT_MODE enum
  12885. */
  12886. typedef enum VGT_GS_CUT_MODE {
  12887. GS_CUT_1024 = 0x00000000,
  12888. GS_CUT_512 = 0x00000001,
  12889. GS_CUT_256 = 0x00000002,
  12890. GS_CUT_128 = 0x00000003,
  12891. } VGT_GS_CUT_MODE;
  12892. /*
  12893. * VGT_GS_OUTPRIM_TYPE enum
  12894. */
  12895. typedef enum VGT_GS_OUTPRIM_TYPE {
  12896. POINTLIST = 0x00000000,
  12897. LINESTRIP = 0x00000001,
  12898. TRISTRIP = 0x00000002,
  12899. RECTLIST = 0x00000003,
  12900. } VGT_GS_OUTPRIM_TYPE;
  12901. /*
  12902. * VGT_CACHE_INVALID_MODE enum
  12903. */
  12904. typedef enum VGT_CACHE_INVALID_MODE {
  12905. VC_ONLY = 0x00000000,
  12906. TC_ONLY = 0x00000001,
  12907. VC_AND_TC = 0x00000002,
  12908. } VGT_CACHE_INVALID_MODE;
  12909. /*
  12910. * VGT_TESS_TYPE enum
  12911. */
  12912. typedef enum VGT_TESS_TYPE {
  12913. TESS_ISOLINE = 0x00000000,
  12914. TESS_TRIANGLE = 0x00000001,
  12915. TESS_QUAD = 0x00000002,
  12916. } VGT_TESS_TYPE;
  12917. /*
  12918. * VGT_TESS_PARTITION enum
  12919. */
  12920. typedef enum VGT_TESS_PARTITION {
  12921. PART_INTEGER = 0x00000000,
  12922. PART_POW2 = 0x00000001,
  12923. PART_FRAC_ODD = 0x00000002,
  12924. PART_FRAC_EVEN = 0x00000003,
  12925. } VGT_TESS_PARTITION;
  12926. /*
  12927. * VGT_TESS_TOPOLOGY enum
  12928. */
  12929. typedef enum VGT_TESS_TOPOLOGY {
  12930. OUTPUT_POINT = 0x00000000,
  12931. OUTPUT_LINE = 0x00000001,
  12932. OUTPUT_TRIANGLE_CW = 0x00000002,
  12933. OUTPUT_TRIANGLE_CCW = 0x00000003,
  12934. } VGT_TESS_TOPOLOGY;
  12935. /*
  12936. * VGT_RDREQ_POLICY enum
  12937. */
  12938. typedef enum VGT_RDREQ_POLICY {
  12939. VGT_POLICY_LRU = 0x00000000,
  12940. VGT_POLICY_STREAM = 0x00000001,
  12941. } VGT_RDREQ_POLICY;
  12942. /*
  12943. * VGT_DIST_MODE enum
  12944. */
  12945. typedef enum VGT_DIST_MODE {
  12946. NO_DIST = 0x00000000,
  12947. PATCHES = 0x00000001,
  12948. DONUTS = 0x00000002,
  12949. TRAPEZOIDS = 0x00000003,
  12950. } VGT_DIST_MODE;
  12951. /*
  12952. * VGT_STAGES_LS_EN enum
  12953. */
  12954. typedef enum VGT_STAGES_LS_EN {
  12955. LS_STAGE_OFF = 0x00000000,
  12956. LS_STAGE_ON = 0x00000001,
  12957. CS_STAGE_ON = 0x00000002,
  12958. RESERVED_LS = 0x00000003,
  12959. } VGT_STAGES_LS_EN;
  12960. /*
  12961. * VGT_STAGES_HS_EN enum
  12962. */
  12963. typedef enum VGT_STAGES_HS_EN {
  12964. HS_STAGE_OFF = 0x00000000,
  12965. HS_STAGE_ON = 0x00000001,
  12966. } VGT_STAGES_HS_EN;
  12967. /*
  12968. * VGT_STAGES_ES_EN enum
  12969. */
  12970. typedef enum VGT_STAGES_ES_EN {
  12971. ES_STAGE_OFF = 0x00000000,
  12972. ES_STAGE_DS = 0x00000001,
  12973. ES_STAGE_REAL = 0x00000002,
  12974. RESERVED_ES = 0x00000003,
  12975. } VGT_STAGES_ES_EN;
  12976. /*
  12977. * VGT_STAGES_GS_EN enum
  12978. */
  12979. typedef enum VGT_STAGES_GS_EN {
  12980. GS_STAGE_OFF = 0x00000000,
  12981. GS_STAGE_ON = 0x00000001,
  12982. } VGT_STAGES_GS_EN;
  12983. /*
  12984. * VGT_STAGES_VS_EN enum
  12985. */
  12986. typedef enum VGT_STAGES_VS_EN {
  12987. VS_STAGE_REAL = 0x00000000,
  12988. VS_STAGE_DS = 0x00000001,
  12989. VS_STAGE_COPY_SHADER = 0x00000002,
  12990. RESERVED_VS = 0x00000003,
  12991. } VGT_STAGES_VS_EN;
  12992. /*
  12993. * VGT_PERFCOUNT_SELECT enum
  12994. */
  12995. typedef enum VGT_PERFCOUNT_SELECT {
  12996. vgt_perf_VGT_SPI_ESTHREAD_EVENT_WINDOW_ACTIVE = 0x00000000,
  12997. vgt_perf_VGT_SPI_ESVERT_VALID = 0x00000001,
  12998. vgt_perf_VGT_SPI_ESVERT_EOV = 0x00000002,
  12999. vgt_perf_VGT_SPI_ESVERT_STALLED = 0x00000003,
  13000. vgt_perf_VGT_SPI_ESVERT_STARVED_BUSY = 0x00000004,
  13001. vgt_perf_VGT_SPI_ESVERT_STARVED_IDLE = 0x00000005,
  13002. vgt_perf_VGT_SPI_ESVERT_STATIC = 0x00000006,
  13003. vgt_perf_VGT_SPI_ESTHREAD_IS_EVENT = 0x00000007,
  13004. vgt_perf_VGT_SPI_ESTHREAD_SEND = 0x00000008,
  13005. vgt_perf_VGT_SPI_GSPRIM_VALID = 0x00000009,
  13006. vgt_perf_VGT_SPI_GSPRIM_EOV = 0x0000000a,
  13007. vgt_perf_VGT_SPI_GSPRIM_CONT = 0x0000000b,
  13008. vgt_perf_VGT_SPI_GSPRIM_STALLED = 0x0000000c,
  13009. vgt_perf_VGT_SPI_GSPRIM_STARVED_BUSY = 0x0000000d,
  13010. vgt_perf_VGT_SPI_GSPRIM_STARVED_IDLE = 0x0000000e,
  13011. vgt_perf_VGT_SPI_GSPRIM_STATIC = 0x0000000f,
  13012. vgt_perf_VGT_SPI_GSTHREAD_EVENT_WINDOW_ACTIVE = 0x00000010,
  13013. vgt_perf_VGT_SPI_GSTHREAD_IS_EVENT = 0x00000011,
  13014. vgt_perf_VGT_SPI_GSTHREAD_SEND = 0x00000012,
  13015. vgt_perf_VGT_SPI_VSTHREAD_EVENT_WINDOW_ACTIVE = 0x00000013,
  13016. vgt_perf_VGT_SPI_VSVERT_SEND = 0x00000014,
  13017. vgt_perf_VGT_SPI_VSVERT_EOV = 0x00000015,
  13018. vgt_perf_VGT_SPI_VSVERT_STALLED = 0x00000016,
  13019. vgt_perf_VGT_SPI_VSVERT_STARVED_BUSY = 0x00000017,
  13020. vgt_perf_VGT_SPI_VSVERT_STARVED_IDLE = 0x00000018,
  13021. vgt_perf_VGT_SPI_VSVERT_STATIC = 0x00000019,
  13022. vgt_perf_VGT_SPI_VSTHREAD_IS_EVENT = 0x0000001a,
  13023. vgt_perf_VGT_SPI_VSTHREAD_SEND = 0x0000001b,
  13024. vgt_perf_VGT_PA_EVENT_WINDOW_ACTIVE = 0x0000001c,
  13025. vgt_perf_VGT_PA_CLIPV_SEND = 0x0000001d,
  13026. vgt_perf_VGT_PA_CLIPV_FIRSTVERT = 0x0000001e,
  13027. vgt_perf_VGT_PA_CLIPV_STALLED = 0x0000001f,
  13028. vgt_perf_VGT_PA_CLIPV_STARVED_BUSY = 0x00000020,
  13029. vgt_perf_VGT_PA_CLIPV_STARVED_IDLE = 0x00000021,
  13030. vgt_perf_VGT_PA_CLIPV_STATIC = 0x00000022,
  13031. vgt_perf_VGT_PA_CLIPP_SEND = 0x00000023,
  13032. vgt_perf_VGT_PA_CLIPP_EOP = 0x00000024,
  13033. vgt_perf_VGT_PA_CLIPP_IS_EVENT = 0x00000025,
  13034. vgt_perf_VGT_PA_CLIPP_NULL_PRIM = 0x00000026,
  13035. vgt_perf_VGT_PA_CLIPP_NEW_VTX_VECT = 0x00000027,
  13036. vgt_perf_VGT_PA_CLIPP_STALLED = 0x00000028,
  13037. vgt_perf_VGT_PA_CLIPP_STARVED_BUSY = 0x00000029,
  13038. vgt_perf_VGT_PA_CLIPP_STARVED_IDLE = 0x0000002a,
  13039. vgt_perf_VGT_PA_CLIPP_STATIC = 0x0000002b,
  13040. vgt_perf_VGT_PA_CLIPS_SEND = 0x0000002c,
  13041. vgt_perf_VGT_PA_CLIPS_STALLED = 0x0000002d,
  13042. vgt_perf_VGT_PA_CLIPS_STARVED_BUSY = 0x0000002e,
  13043. vgt_perf_VGT_PA_CLIPS_STARVED_IDLE = 0x0000002f,
  13044. vgt_perf_VGT_PA_CLIPS_STATIC = 0x00000030,
  13045. vgt_perf_vsvert_ds_send = 0x00000031,
  13046. vgt_perf_vsvert_api_send = 0x00000032,
  13047. vgt_perf_hs_tif_stall = 0x00000033,
  13048. vgt_perf_hs_input_stall = 0x00000034,
  13049. vgt_perf_hs_interface_stall = 0x00000035,
  13050. vgt_perf_hs_tfm_stall = 0x00000036,
  13051. vgt_perf_te11_starved = 0x00000037,
  13052. vgt_perf_gs_event_stall = 0x00000038,
  13053. vgt_perf_vgt_pa_clipp_send_not_event = 0x00000039,
  13054. vgt_perf_vgt_pa_clipp_valid_prim = 0x0000003a,
  13055. vgt_perf_reused_es_indices = 0x0000003b,
  13056. vgt_perf_vs_cache_hits = 0x0000003c,
  13057. vgt_perf_gs_cache_hits = 0x0000003d,
  13058. vgt_perf_ds_cache_hits = 0x0000003e,
  13059. vgt_perf_total_cache_hits = 0x0000003f,
  13060. vgt_perf_vgt_busy = 0x00000040,
  13061. vgt_perf_vgt_gs_busy = 0x00000041,
  13062. vgt_perf_esvert_stalled_es_tbl = 0x00000042,
  13063. vgt_perf_esvert_stalled_gs_tbl = 0x00000043,
  13064. vgt_perf_esvert_stalled_gs_event = 0x00000044,
  13065. vgt_perf_esvert_stalled_gsprim = 0x00000045,
  13066. vgt_perf_gsprim_stalled_es_tbl = 0x00000046,
  13067. vgt_perf_gsprim_stalled_gs_tbl = 0x00000047,
  13068. vgt_perf_gsprim_stalled_gs_event = 0x00000048,
  13069. vgt_perf_gsprim_stalled_esvert = 0x00000049,
  13070. vgt_perf_esthread_stalled_es_rb_full = 0x0000004a,
  13071. vgt_perf_esthread_stalled_spi_bp = 0x0000004b,
  13072. vgt_perf_counters_avail_stalled = 0x0000004c,
  13073. vgt_perf_gs_rb_space_avail_stalled = 0x0000004d,
  13074. vgt_perf_gs_issue_rtr_stalled = 0x0000004e,
  13075. vgt_perf_gsthread_stalled = 0x0000004f,
  13076. vgt_perf_strmout_stalled = 0x00000050,
  13077. vgt_perf_wait_for_es_done_stalled = 0x00000051,
  13078. vgt_perf_cm_stalled_by_gog = 0x00000052,
  13079. vgt_perf_cm_reading_stalled = 0x00000053,
  13080. vgt_perf_cm_stalled_by_gsfetch_done = 0x00000054,
  13081. vgt_perf_gog_vs_tbl_stalled = 0x00000055,
  13082. vgt_perf_gog_out_indx_stalled = 0x00000056,
  13083. vgt_perf_gog_out_prim_stalled = 0x00000057,
  13084. vgt_perf_waveid_stalled = 0x00000058,
  13085. vgt_perf_gog_busy = 0x00000059,
  13086. vgt_perf_reused_vs_indices = 0x0000005a,
  13087. vgt_perf_sclk_reg_vld_event = 0x0000005b,
  13088. vgt_perf_vs_conflicting_indices = 0x0000005c,
  13089. vgt_perf_sclk_core_vld_event = 0x0000005d,
  13090. vgt_perf_hswave_stalled = 0x0000005e,
  13091. vgt_perf_sclk_gs_vld_event = 0x0000005f,
  13092. vgt_perf_VGT_SPI_LSVERT_VALID = 0x00000060,
  13093. vgt_perf_VGT_SPI_LSVERT_EOV = 0x00000061,
  13094. vgt_perf_VGT_SPI_LSVERT_STALLED = 0x00000062,
  13095. vgt_perf_VGT_SPI_LSVERT_STARVED_BUSY = 0x00000063,
  13096. vgt_perf_VGT_SPI_LSVERT_STARVED_IDLE = 0x00000064,
  13097. vgt_perf_VGT_SPI_LSVERT_STATIC = 0x00000065,
  13098. vgt_perf_VGT_SPI_LSWAVE_EVENT_WINDOW_ACTIVE = 0x00000066,
  13099. vgt_perf_VGT_SPI_LSWAVE_IS_EVENT = 0x00000067,
  13100. vgt_perf_VGT_SPI_LSWAVE_SEND = 0x00000068,
  13101. vgt_perf_VGT_SPI_HSVERT_VALID = 0x00000069,
  13102. vgt_perf_VGT_SPI_HSVERT_EOV = 0x0000006a,
  13103. vgt_perf_VGT_SPI_HSVERT_STALLED = 0x0000006b,
  13104. vgt_perf_VGT_SPI_HSVERT_STARVED_BUSY = 0x0000006c,
  13105. vgt_perf_VGT_SPI_HSVERT_STARVED_IDLE = 0x0000006d,
  13106. vgt_perf_VGT_SPI_HSVERT_STATIC = 0x0000006e,
  13107. vgt_perf_VGT_SPI_HSWAVE_EVENT_WINDOW_ACTIVE = 0x0000006f,
  13108. vgt_perf_VGT_SPI_HSWAVE_IS_EVENT = 0x00000070,
  13109. vgt_perf_VGT_SPI_HSWAVE_SEND = 0x00000071,
  13110. vgt_perf_ds_prims = 0x00000072,
  13111. vgt_perf_ds_RESERVED = 0x00000073,
  13112. vgt_perf_ls_thread_groups = 0x00000074,
  13113. vgt_perf_hs_thread_groups = 0x00000075,
  13114. vgt_perf_es_thread_groups = 0x00000076,
  13115. vgt_perf_vs_thread_groups = 0x00000077,
  13116. vgt_perf_ls_done_latency = 0x00000078,
  13117. vgt_perf_hs_done_latency = 0x00000079,
  13118. vgt_perf_es_done_latency = 0x0000007a,
  13119. vgt_perf_gs_done_latency = 0x0000007b,
  13120. vgt_perf_vgt_hs_busy = 0x0000007c,
  13121. vgt_perf_vgt_te11_busy = 0x0000007d,
  13122. vgt_perf_ls_flush = 0x0000007e,
  13123. vgt_perf_hs_flush = 0x0000007f,
  13124. vgt_perf_es_flush = 0x00000080,
  13125. vgt_perf_vgt_pa_clipp_eopg = 0x00000081,
  13126. vgt_perf_ls_done = 0x00000082,
  13127. vgt_perf_hs_done = 0x00000083,
  13128. vgt_perf_es_done = 0x00000084,
  13129. vgt_perf_gs_done = 0x00000085,
  13130. vgt_perf_vsfetch_done = 0x00000086,
  13131. vgt_perf_gs_done_received = 0x00000087,
  13132. vgt_perf_es_ring_high_water_mark = 0x00000088,
  13133. vgt_perf_gs_ring_high_water_mark = 0x00000089,
  13134. vgt_perf_vs_table_high_water_mark = 0x0000008a,
  13135. vgt_perf_hs_tgs_active_high_water_mark = 0x0000008b,
  13136. vgt_perf_pa_clipp_dealloc = 0x0000008c,
  13137. vgt_perf_cut_mem_flush_stalled = 0x0000008d,
  13138. vgt_perf_vsvert_work_received = 0x0000008e,
  13139. vgt_perf_vgt_pa_clipp_starved_after_work = 0x0000008f,
  13140. vgt_perf_te11_con_starved_after_work = 0x00000090,
  13141. vgt_perf_hs_waiting_on_ls_done_stall = 0x00000091,
  13142. vgt_spi_vsvert_valid = 0x00000092,
  13143. } VGT_PERFCOUNT_SELECT;
  13144. /*
  13145. * IA_PERFCOUNT_SELECT enum
  13146. */
  13147. typedef enum IA_PERFCOUNT_SELECT {
  13148. ia_perf_GRP_INPUT_EVENT_WINDOW_ACTIVE = 0x00000000,
  13149. ia_perf_dma_data_fifo_full = 0x00000001,
  13150. ia_perf_RESERVED1 = 0x00000002,
  13151. ia_perf_RESERVED2 = 0x00000003,
  13152. ia_perf_RESERVED3 = 0x00000004,
  13153. ia_perf_RESERVED4 = 0x00000005,
  13154. ia_perf_RESERVED5 = 0x00000006,
  13155. ia_perf_MC_LAT_BIN_0 = 0x00000007,
  13156. ia_perf_MC_LAT_BIN_1 = 0x00000008,
  13157. ia_perf_MC_LAT_BIN_2 = 0x00000009,
  13158. ia_perf_MC_LAT_BIN_3 = 0x0000000a,
  13159. ia_perf_MC_LAT_BIN_4 = 0x0000000b,
  13160. ia_perf_MC_LAT_BIN_5 = 0x0000000c,
  13161. ia_perf_MC_LAT_BIN_6 = 0x0000000d,
  13162. ia_perf_MC_LAT_BIN_7 = 0x0000000e,
  13163. ia_perf_ia_busy = 0x0000000f,
  13164. ia_perf_ia_sclk_reg_vld_event = 0x00000010,
  13165. ia_perf_RESERVED6 = 0x00000011,
  13166. ia_perf_ia_sclk_core_vld_event = 0x00000012,
  13167. ia_perf_RESERVED7 = 0x00000013,
  13168. ia_perf_ia_dma_return = 0x00000014,
  13169. ia_perf_ia_stalled = 0x00000015,
  13170. ia_perf_shift_starved_pipe0_event = 0x00000016,
  13171. ia_perf_shift_starved_pipe1_event = 0x00000017,
  13172. } IA_PERFCOUNT_SELECT;
  13173. /*
  13174. * WD_PERFCOUNT_SELECT enum
  13175. */
  13176. typedef enum WD_PERFCOUNT_SELECT {
  13177. wd_perf_RBIU_FIFOS_EVENT_WINDOW_ACTIVE = 0x00000000,
  13178. wd_perf_RBIU_DR_FIFO_STARVED = 0x00000001,
  13179. wd_perf_RBIU_DR_FIFO_STALLED = 0x00000002,
  13180. wd_perf_RBIU_DI_FIFO_STARVED = 0x00000003,
  13181. wd_perf_RBIU_DI_FIFO_STALLED = 0x00000004,
  13182. wd_perf_wd_busy = 0x00000005,
  13183. wd_perf_wd_sclk_reg_vld_event = 0x00000006,
  13184. wd_perf_wd_sclk_input_vld_event = 0x00000007,
  13185. wd_perf_wd_sclk_core_vld_event = 0x00000008,
  13186. wd_perf_wd_stalled = 0x00000009,
  13187. wd_perf_inside_tf_bin_0 = 0x0000000a,
  13188. wd_perf_inside_tf_bin_1 = 0x0000000b,
  13189. wd_perf_inside_tf_bin_2 = 0x0000000c,
  13190. wd_perf_inside_tf_bin_3 = 0x0000000d,
  13191. wd_perf_inside_tf_bin_4 = 0x0000000e,
  13192. wd_perf_inside_tf_bin_5 = 0x0000000f,
  13193. wd_perf_inside_tf_bin_6 = 0x00000010,
  13194. wd_perf_inside_tf_bin_7 = 0x00000011,
  13195. wd_perf_inside_tf_bin_8 = 0x00000012,
  13196. wd_perf_tfreq_lat_bin_0 = 0x00000013,
  13197. wd_perf_tfreq_lat_bin_1 = 0x00000014,
  13198. wd_perf_tfreq_lat_bin_2 = 0x00000015,
  13199. wd_perf_tfreq_lat_bin_3 = 0x00000016,
  13200. wd_perf_tfreq_lat_bin_4 = 0x00000017,
  13201. wd_perf_tfreq_lat_bin_5 = 0x00000018,
  13202. wd_perf_tfreq_lat_bin_6 = 0x00000019,
  13203. wd_perf_tfreq_lat_bin_7 = 0x0000001a,
  13204. wd_starved_on_hs_done = 0x0000001b,
  13205. wd_perf_se0_hs_done_latency = 0x0000001c,
  13206. wd_perf_se1_hs_done_latency = 0x0000001d,
  13207. wd_perf_se2_hs_done_latency = 0x0000001e,
  13208. wd_perf_se3_hs_done_latency = 0x0000001f,
  13209. wd_perf_hs_done_se0 = 0x00000020,
  13210. wd_perf_hs_done_se1 = 0x00000021,
  13211. wd_perf_hs_done_se2 = 0x00000022,
  13212. wd_perf_hs_done_se3 = 0x00000023,
  13213. wd_perf_null_patches = 0x00000024,
  13214. } WD_PERFCOUNT_SELECT;
  13215. /*
  13216. * WD_IA_DRAW_TYPE enum
  13217. */
  13218. typedef enum WD_IA_DRAW_TYPE {
  13219. WD_IA_DRAW_TYPE_DI_MM0 = 0x00000000,
  13220. WD_IA_DRAW_TYPE_REG_XFER = 0x00000001,
  13221. WD_IA_DRAW_TYPE_EVENT_INIT = 0x00000002,
  13222. WD_IA_DRAW_TYPE_EVENT_ADDR = 0x00000003,
  13223. WD_IA_DRAW_TYPE_MIN_INDX = 0x00000004,
  13224. WD_IA_DRAW_TYPE_MAX_INDX = 0x00000005,
  13225. WD_IA_DRAW_TYPE_INDX_OFF = 0x00000006,
  13226. WD_IA_DRAW_TYPE_IMM_DATA = 0x00000007,
  13227. } WD_IA_DRAW_TYPE;
  13228. /*
  13229. * WD_IA_DRAW_REG_XFER enum
  13230. */
  13231. typedef enum WD_IA_DRAW_REG_XFER {
  13232. WD_IA_DRAW_REG_XFER_IA_MULTI_VGT_PARAM = 0x00000000,
  13233. WD_IA_DRAW_REG_XFER_VGT_MULTI_PRIM_IB_RESET_EN = 0x00000001,
  13234. } WD_IA_DRAW_REG_XFER;
  13235. /*
  13236. * WD_IA_DRAW_SOURCE enum
  13237. */
  13238. typedef enum WD_IA_DRAW_SOURCE {
  13239. WD_IA_DRAW_SOURCE_DMA = 0x00000000,
  13240. WD_IA_DRAW_SOURCE_IMMD = 0x00000001,
  13241. WD_IA_DRAW_SOURCE_AUTO = 0x00000002,
  13242. WD_IA_DRAW_SOURCE_OPAQ = 0x00000003,
  13243. } WD_IA_DRAW_SOURCE;
  13244. /*
  13245. * GS_THREADID_SIZE value
  13246. */
  13247. #define GSTHREADID_SIZE 0x00000002
  13248. /*******************************************************
  13249. * GB Enums
  13250. *******************************************************/
  13251. /*
  13252. * GB_EDC_DED_MODE enum
  13253. */
  13254. typedef enum GB_EDC_DED_MODE {
  13255. GB_EDC_DED_MODE_LOG = 0x00000000,
  13256. GB_EDC_DED_MODE_HALT = 0x00000001,
  13257. GB_EDC_DED_MODE_INT_HALT = 0x00000002,
  13258. } GB_EDC_DED_MODE;
  13259. /*
  13260. * VALUE_GB_TILING_CONFIG_TABLE_SIZE value
  13261. */
  13262. #define GB_TILING_CONFIG_TABLE_SIZE 0x00000020
  13263. /*
  13264. * VALUE_GB_TILING_CONFIG_MACROTABLE_SIZE value
  13265. */
  13266. #define GB_TILING_CONFIG_MACROTABLE_SIZE 0x00000010
  13267. /*******************************************************
  13268. * TP Enums
  13269. *******************************************************/
  13270. /*
  13271. * TA_TC_ADDR_MODES enum
  13272. */
  13273. typedef enum TA_TC_ADDR_MODES {
  13274. TA_TC_ADDR_MODE_DEFAULT = 0x00000000,
  13275. TA_TC_ADDR_MODE_COMP0 = 0x00000001,
  13276. TA_TC_ADDR_MODE_COMP1 = 0x00000002,
  13277. TA_TC_ADDR_MODE_COMP2 = 0x00000003,
  13278. TA_TC_ADDR_MODE_COMP3 = 0x00000004,
  13279. TA_TC_ADDR_MODE_UNALIGNED = 0x00000005,
  13280. TA_TC_ADDR_MODE_BORDER_COLOR = 0x00000006,
  13281. } TA_TC_ADDR_MODES;
  13282. /*
  13283. * TA_PERFCOUNT_SEL enum
  13284. */
  13285. typedef enum TA_PERFCOUNT_SEL {
  13286. TA_PERF_SEL_NULL = 0x00000000,
  13287. TA_PERF_SEL_sh_fifo_busy = 0x00000001,
  13288. TA_PERF_SEL_sh_fifo_cmd_busy = 0x00000002,
  13289. TA_PERF_SEL_sh_fifo_addr_busy = 0x00000003,
  13290. TA_PERF_SEL_sh_fifo_data_busy = 0x00000004,
  13291. TA_PERF_SEL_sh_fifo_data_sfifo_busy = 0x00000005,
  13292. TA_PERF_SEL_sh_fifo_data_tfifo_busy = 0x00000006,
  13293. TA_PERF_SEL_gradient_busy = 0x00000007,
  13294. TA_PERF_SEL_gradient_fifo_busy = 0x00000008,
  13295. TA_PERF_SEL_lod_busy = 0x00000009,
  13296. TA_PERF_SEL_lod_fifo_busy = 0x0000000a,
  13297. TA_PERF_SEL_addresser_busy = 0x0000000b,
  13298. TA_PERF_SEL_addresser_fifo_busy = 0x0000000c,
  13299. TA_PERF_SEL_aligner_busy = 0x0000000d,
  13300. TA_PERF_SEL_write_path_busy = 0x0000000e,
  13301. TA_PERF_SEL_ta_busy = 0x0000000f,
  13302. TA_PERF_SEL_sq_ta_cmd_cycles = 0x00000010,
  13303. TA_PERF_SEL_sp_ta_addr_cycles = 0x00000011,
  13304. TA_PERF_SEL_sp_ta_data_cycles = 0x00000012,
  13305. TA_PERF_SEL_ta_fa_data_state_cycles = 0x00000013,
  13306. TA_PERF_SEL_sh_fifo_addr_waiting_on_cmd_cycles = 0x00000014,
  13307. TA_PERF_SEL_sh_fifo_cmd_waiting_on_addr_cycles = 0x00000015,
  13308. TA_PERF_SEL_sh_fifo_addr_starved_while_busy_cycles = 0x00000016,
  13309. TA_PERF_SEL_sh_fifo_cmd_starved_while_busy_cycles = 0x00000017,
  13310. TA_PERF_SEL_sh_fifo_data_waiting_on_data_state_cycles = 0x00000018,
  13311. TA_PERF_SEL_sh_fifo_data_state_waiting_on_data_cycles = 0x00000019,
  13312. TA_PERF_SEL_sh_fifo_data_starved_while_busy_cycles = 0x0000001a,
  13313. TA_PERF_SEL_sh_fifo_data_state_starved_while_busy_cycles = 0x0000001b,
  13314. TA_PERF_SEL_RESERVED_28 = 0x0000001c,
  13315. TA_PERF_SEL_RESERVED_29 = 0x0000001d,
  13316. TA_PERF_SEL_sh_fifo_addr_cycles = 0x0000001e,
  13317. TA_PERF_SEL_sh_fifo_data_cycles = 0x0000001f,
  13318. TA_PERF_SEL_total_wavefronts = 0x00000020,
  13319. TA_PERF_SEL_gradient_cycles = 0x00000021,
  13320. TA_PERF_SEL_walker_cycles = 0x00000022,
  13321. TA_PERF_SEL_aligner_cycles = 0x00000023,
  13322. TA_PERF_SEL_image_wavefronts = 0x00000024,
  13323. TA_PERF_SEL_image_read_wavefronts = 0x00000025,
  13324. TA_PERF_SEL_image_write_wavefronts = 0x00000026,
  13325. TA_PERF_SEL_image_atomic_wavefronts = 0x00000027,
  13326. TA_PERF_SEL_image_total_cycles = 0x00000028,
  13327. TA_PERF_SEL_RESERVED_41 = 0x00000029,
  13328. TA_PERF_SEL_RESERVED_42 = 0x0000002a,
  13329. TA_PERF_SEL_RESERVED_43 = 0x0000002b,
  13330. TA_PERF_SEL_buffer_wavefronts = 0x0000002c,
  13331. TA_PERF_SEL_buffer_read_wavefronts = 0x0000002d,
  13332. TA_PERF_SEL_buffer_write_wavefronts = 0x0000002e,
  13333. TA_PERF_SEL_buffer_atomic_wavefronts = 0x0000002f,
  13334. TA_PERF_SEL_buffer_coalescable_wavefronts = 0x00000030,
  13335. TA_PERF_SEL_buffer_total_cycles = 0x00000031,
  13336. TA_PERF_SEL_buffer_coalescable_addr_multicycled_cycles = 0x00000032,
  13337. TA_PERF_SEL_buffer_coalescable_clamp_16kdword_multicycled_cycles = 0x00000033,
  13338. TA_PERF_SEL_buffer_coalesced_read_cycles = 0x00000034,
  13339. TA_PERF_SEL_buffer_coalesced_write_cycles = 0x00000035,
  13340. TA_PERF_SEL_addr_stalled_by_tc_cycles = 0x00000036,
  13341. TA_PERF_SEL_addr_stalled_by_td_cycles = 0x00000037,
  13342. TA_PERF_SEL_data_stalled_by_tc_cycles = 0x00000038,
  13343. TA_PERF_SEL_addresser_stalled_by_aligner_only_cycles = 0x00000039,
  13344. TA_PERF_SEL_addresser_stalled_cycles = 0x0000003a,
  13345. TA_PERF_SEL_aniso_stalled_by_addresser_only_cycles = 0x0000003b,
  13346. TA_PERF_SEL_aniso_stalled_cycles = 0x0000003c,
  13347. TA_PERF_SEL_deriv_stalled_by_aniso_only_cycles = 0x0000003d,
  13348. TA_PERF_SEL_deriv_stalled_cycles = 0x0000003e,
  13349. TA_PERF_SEL_aniso_gt1_cycle_quads = 0x0000003f,
  13350. TA_PERF_SEL_color_1_cycle_pixels = 0x00000040,
  13351. TA_PERF_SEL_color_2_cycle_pixels = 0x00000041,
  13352. TA_PERF_SEL_color_3_cycle_pixels = 0x00000042,
  13353. TA_PERF_SEL_color_4_cycle_pixels = 0x00000043,
  13354. TA_PERF_SEL_mip_1_cycle_pixels = 0x00000044,
  13355. TA_PERF_SEL_mip_2_cycle_pixels = 0x00000045,
  13356. TA_PERF_SEL_vol_1_cycle_pixels = 0x00000046,
  13357. TA_PERF_SEL_vol_2_cycle_pixels = 0x00000047,
  13358. TA_PERF_SEL_bilin_point_1_cycle_pixels = 0x00000048,
  13359. TA_PERF_SEL_mipmap_lod_0_samples = 0x00000049,
  13360. TA_PERF_SEL_mipmap_lod_1_samples = 0x0000004a,
  13361. TA_PERF_SEL_mipmap_lod_2_samples = 0x0000004b,
  13362. TA_PERF_SEL_mipmap_lod_3_samples = 0x0000004c,
  13363. TA_PERF_SEL_mipmap_lod_4_samples = 0x0000004d,
  13364. TA_PERF_SEL_mipmap_lod_5_samples = 0x0000004e,
  13365. TA_PERF_SEL_mipmap_lod_6_samples = 0x0000004f,
  13366. TA_PERF_SEL_mipmap_lod_7_samples = 0x00000050,
  13367. TA_PERF_SEL_mipmap_lod_8_samples = 0x00000051,
  13368. TA_PERF_SEL_mipmap_lod_9_samples = 0x00000052,
  13369. TA_PERF_SEL_mipmap_lod_10_samples = 0x00000053,
  13370. TA_PERF_SEL_mipmap_lod_11_samples = 0x00000054,
  13371. TA_PERF_SEL_mipmap_lod_12_samples = 0x00000055,
  13372. TA_PERF_SEL_mipmap_lod_13_samples = 0x00000056,
  13373. TA_PERF_SEL_mipmap_lod_14_samples = 0x00000057,
  13374. TA_PERF_SEL_mipmap_invalid_samples = 0x00000058,
  13375. TA_PERF_SEL_aniso_1_cycle_quads = 0x00000059,
  13376. TA_PERF_SEL_aniso_2_cycle_quads = 0x0000005a,
  13377. TA_PERF_SEL_aniso_4_cycle_quads = 0x0000005b,
  13378. TA_PERF_SEL_aniso_6_cycle_quads = 0x0000005c,
  13379. TA_PERF_SEL_aniso_8_cycle_quads = 0x0000005d,
  13380. TA_PERF_SEL_aniso_10_cycle_quads = 0x0000005e,
  13381. TA_PERF_SEL_aniso_12_cycle_quads = 0x0000005f,
  13382. TA_PERF_SEL_aniso_14_cycle_quads = 0x00000060,
  13383. TA_PERF_SEL_aniso_16_cycle_quads = 0x00000061,
  13384. TA_PERF_SEL_write_path_input_cycles = 0x00000062,
  13385. TA_PERF_SEL_write_path_output_cycles = 0x00000063,
  13386. TA_PERF_SEL_flat_wavefronts = 0x00000064,
  13387. TA_PERF_SEL_flat_read_wavefronts = 0x00000065,
  13388. TA_PERF_SEL_flat_write_wavefronts = 0x00000066,
  13389. TA_PERF_SEL_flat_atomic_wavefronts = 0x00000067,
  13390. TA_PERF_SEL_flat_coalesceable_wavefronts = 0x00000068,
  13391. TA_PERF_SEL_reg_sclk_vld = 0x00000069,
  13392. TA_PERF_SEL_local_cg_dyn_sclk_grp0_en = 0x0000006a,
  13393. TA_PERF_SEL_local_cg_dyn_sclk_grp1_en = 0x0000006b,
  13394. TA_PERF_SEL_local_cg_dyn_sclk_grp1_mems_en = 0x0000006c,
  13395. TA_PERF_SEL_local_cg_dyn_sclk_grp4_en = 0x0000006d,
  13396. TA_PERF_SEL_local_cg_dyn_sclk_grp5_en = 0x0000006e,
  13397. TA_PERF_SEL_xnack_on_phase0 = 0x0000006f,
  13398. TA_PERF_SEL_xnack_on_phase1 = 0x00000070,
  13399. TA_PERF_SEL_xnack_on_phase2 = 0x00000071,
  13400. TA_PERF_SEL_xnack_on_phase3 = 0x00000072,
  13401. TA_PERF_SEL_first_xnack_on_phase0 = 0x00000073,
  13402. TA_PERF_SEL_first_xnack_on_phase1 = 0x00000074,
  13403. TA_PERF_SEL_first_xnack_on_phase2 = 0x00000075,
  13404. TA_PERF_SEL_first_xnack_on_phase3 = 0x00000076,
  13405. } TA_PERFCOUNT_SEL;
  13406. /*
  13407. * TD_PERFCOUNT_SEL enum
  13408. */
  13409. typedef enum TD_PERFCOUNT_SEL {
  13410. TD_PERF_SEL_none = 0x00000000,
  13411. TD_PERF_SEL_td_busy = 0x00000001,
  13412. TD_PERF_SEL_input_busy = 0x00000002,
  13413. TD_PERF_SEL_output_busy = 0x00000003,
  13414. TD_PERF_SEL_lerp_busy = 0x00000004,
  13415. TD_PERF_SEL_reg_sclk_vld = 0x00000005,
  13416. TD_PERF_SEL_local_cg_dyn_sclk_grp0_en = 0x00000006,
  13417. TD_PERF_SEL_local_cg_dyn_sclk_grp1_en = 0x00000007,
  13418. TD_PERF_SEL_local_cg_dyn_sclk_grp4_en = 0x00000008,
  13419. TD_PERF_SEL_local_cg_dyn_sclk_grp5_en = 0x00000009,
  13420. TD_PERF_SEL_tc_td_fifo_full = 0x0000000a,
  13421. TD_PERF_SEL_constant_state_full = 0x0000000b,
  13422. TD_PERF_SEL_sample_state_full = 0x0000000c,
  13423. TD_PERF_SEL_output_fifo_full = 0x0000000d,
  13424. TD_PERF_SEL_RESERVED_14 = 0x0000000e,
  13425. TD_PERF_SEL_tc_stall = 0x0000000f,
  13426. TD_PERF_SEL_pc_stall = 0x00000010,
  13427. TD_PERF_SEL_gds_stall = 0x00000011,
  13428. TD_PERF_SEL_RESERVED_18 = 0x00000012,
  13429. TD_PERF_SEL_RESERVED_19 = 0x00000013,
  13430. TD_PERF_SEL_gather4_wavefront = 0x00000014,
  13431. TD_PERF_SEL_gather4h_wavefront = 0x00000015,
  13432. TD_PERF_SEL_gather4h_packed_wavefront = 0x00000016,
  13433. TD_PERF_SEL_gather8h_packed_wavefront = 0x00000017,
  13434. TD_PERF_SEL_sample_c_wavefront = 0x00000018,
  13435. TD_PERF_SEL_load_wavefront = 0x00000019,
  13436. TD_PERF_SEL_atomic_wavefront = 0x0000001a,
  13437. TD_PERF_SEL_store_wavefront = 0x0000001b,
  13438. TD_PERF_SEL_ldfptr_wavefront = 0x0000001c,
  13439. TD_PERF_SEL_d16_en_wavefront = 0x0000001d,
  13440. TD_PERF_SEL_bypass_filter_wavefront = 0x0000001e,
  13441. TD_PERF_SEL_min_max_filter_wavefront = 0x0000001f,
  13442. TD_PERF_SEL_coalescable_wavefront = 0x00000020,
  13443. TD_PERF_SEL_coalesced_phase = 0x00000021,
  13444. TD_PERF_SEL_four_phase_wavefront = 0x00000022,
  13445. TD_PERF_SEL_eight_phase_wavefront = 0x00000023,
  13446. TD_PERF_SEL_sixteen_phase_wavefront = 0x00000024,
  13447. TD_PERF_SEL_four_phase_forward_wavefront = 0x00000025,
  13448. TD_PERF_SEL_write_ack_wavefront = 0x00000026,
  13449. TD_PERF_SEL_RESERVED_39 = 0x00000027,
  13450. TD_PERF_SEL_user_defined_border = 0x00000028,
  13451. TD_PERF_SEL_white_border = 0x00000029,
  13452. TD_PERF_SEL_opaque_black_border = 0x0000002a,
  13453. TD_PERF_SEL_RESERVED_43 = 0x0000002b,
  13454. TD_PERF_SEL_RESERVED_44 = 0x0000002c,
  13455. TD_PERF_SEL_nack = 0x0000002d,
  13456. TD_PERF_SEL_td_sp_traffic = 0x0000002e,
  13457. TD_PERF_SEL_consume_gds_traffic = 0x0000002f,
  13458. TD_PERF_SEL_addresscmd_poison = 0x00000030,
  13459. TD_PERF_SEL_data_poison = 0x00000031,
  13460. TD_PERF_SEL_start_cycle_0 = 0x00000032,
  13461. TD_PERF_SEL_start_cycle_1 = 0x00000033,
  13462. TD_PERF_SEL_start_cycle_2 = 0x00000034,
  13463. TD_PERF_SEL_start_cycle_3 = 0x00000035,
  13464. TD_PERF_SEL_null_cycle_output = 0x00000036,
  13465. TD_PERF_SEL_d16_data_packed = 0x00000037,
  13466. TD_PERF_SEL_texels_zeroed_out_by_blend_zero_prt = 0x00000038,
  13467. } TD_PERFCOUNT_SEL;
  13468. /*
  13469. * TCP_PERFCOUNT_SELECT enum
  13470. */
  13471. typedef enum TCP_PERFCOUNT_SELECT {
  13472. TCP_PERF_SEL_TA_TCP_ADDR_STARVE_CYCLES = 0x00000000,
  13473. TCP_PERF_SEL_TA_TCP_DATA_STARVE_CYCLES = 0x00000001,
  13474. TCP_PERF_SEL_TCP_TA_ADDR_STALL_CYCLES = 0x00000002,
  13475. TCP_PERF_SEL_TCP_TA_DATA_STALL_CYCLES = 0x00000003,
  13476. TCP_PERF_SEL_TD_TCP_STALL_CYCLES = 0x00000004,
  13477. TCP_PERF_SEL_TCR_TCP_STALL_CYCLES = 0x00000005,
  13478. TCP_PERF_SEL_LOD_STALL_CYCLES = 0x00000006,
  13479. TCP_PERF_SEL_READ_TAGCONFLICT_STALL_CYCLES = 0x00000007,
  13480. TCP_PERF_SEL_WRITE_TAGCONFLICT_STALL_CYCLES = 0x00000008,
  13481. TCP_PERF_SEL_ATOMIC_TAGCONFLICT_STALL_CYCLES = 0x00000009,
  13482. TCP_PERF_SEL_ALLOC_STALL_CYCLES = 0x0000000a,
  13483. TCP_PERF_SEL_LFIFO_STALL_CYCLES = 0x0000000b,
  13484. TCP_PERF_SEL_RFIFO_STALL_CYCLES = 0x0000000c,
  13485. TCP_PERF_SEL_TCR_RDRET_STALL = 0x0000000d,
  13486. TCP_PERF_SEL_WRITE_CONFLICT_STALL = 0x0000000e,
  13487. TCP_PERF_SEL_HOLE_READ_STALL = 0x0000000f,
  13488. TCP_PERF_SEL_READCONFLICT_STALL_CYCLES = 0x00000010,
  13489. TCP_PERF_SEL_PENDING_STALL_CYCLES = 0x00000011,
  13490. TCP_PERF_SEL_READFIFO_STALL_CYCLES = 0x00000012,
  13491. TCP_PERF_SEL_TCP_LATENCY = 0x00000013,
  13492. TCP_PERF_SEL_TCC_READ_REQ_LATENCY = 0x00000014,
  13493. TCP_PERF_SEL_TCC_WRITE_REQ_LATENCY = 0x00000015,
  13494. TCP_PERF_SEL_TCC_WRITE_REQ_HOLE_LATENCY = 0x00000016,
  13495. TCP_PERF_SEL_TCC_READ_REQ = 0x00000017,
  13496. TCP_PERF_SEL_TCC_WRITE_REQ = 0x00000018,
  13497. TCP_PERF_SEL_TCC_ATOMIC_WITH_RET_REQ = 0x00000019,
  13498. TCP_PERF_SEL_TCC_ATOMIC_WITHOUT_RET_REQ = 0x0000001a,
  13499. TCP_PERF_SEL_TOTAL_LOCAL_READ = 0x0000001b,
  13500. TCP_PERF_SEL_TOTAL_GLOBAL_READ = 0x0000001c,
  13501. TCP_PERF_SEL_TOTAL_LOCAL_WRITE = 0x0000001d,
  13502. TCP_PERF_SEL_TOTAL_GLOBAL_WRITE = 0x0000001e,
  13503. TCP_PERF_SEL_TOTAL_ATOMIC_WITH_RET = 0x0000001f,
  13504. TCP_PERF_SEL_TOTAL_ATOMIC_WITHOUT_RET = 0x00000020,
  13505. TCP_PERF_SEL_TOTAL_WBINVL1 = 0x00000021,
  13506. TCP_PERF_SEL_IMG_READ_FMT_1 = 0x00000022,
  13507. TCP_PERF_SEL_IMG_READ_FMT_8 = 0x00000023,
  13508. TCP_PERF_SEL_IMG_READ_FMT_16 = 0x00000024,
  13509. TCP_PERF_SEL_IMG_READ_FMT_32 = 0x00000025,
  13510. TCP_PERF_SEL_IMG_READ_FMT_32_AS_8 = 0x00000026,
  13511. TCP_PERF_SEL_IMG_READ_FMT_32_AS_16 = 0x00000027,
  13512. TCP_PERF_SEL_IMG_READ_FMT_32_AS_128 = 0x00000028,
  13513. TCP_PERF_SEL_IMG_READ_FMT_64_2_CYCLE = 0x00000029,
  13514. TCP_PERF_SEL_IMG_READ_FMT_64_1_CYCLE = 0x0000002a,
  13515. TCP_PERF_SEL_IMG_READ_FMT_96 = 0x0000002b,
  13516. TCP_PERF_SEL_IMG_READ_FMT_128_4_CYCLE = 0x0000002c,
  13517. TCP_PERF_SEL_IMG_READ_FMT_128_1_CYCLE = 0x0000002d,
  13518. TCP_PERF_SEL_IMG_READ_FMT_BC1 = 0x0000002e,
  13519. TCP_PERF_SEL_IMG_READ_FMT_BC2 = 0x0000002f,
  13520. TCP_PERF_SEL_IMG_READ_FMT_BC3 = 0x00000030,
  13521. TCP_PERF_SEL_IMG_READ_FMT_BC4 = 0x00000031,
  13522. TCP_PERF_SEL_IMG_READ_FMT_BC5 = 0x00000032,
  13523. TCP_PERF_SEL_IMG_READ_FMT_BC6 = 0x00000033,
  13524. TCP_PERF_SEL_IMG_READ_FMT_BC7 = 0x00000034,
  13525. TCP_PERF_SEL_IMG_READ_FMT_I8 = 0x00000035,
  13526. TCP_PERF_SEL_IMG_READ_FMT_I16 = 0x00000036,
  13527. TCP_PERF_SEL_IMG_READ_FMT_I32 = 0x00000037,
  13528. TCP_PERF_SEL_IMG_READ_FMT_I32_AS_8 = 0x00000038,
  13529. TCP_PERF_SEL_IMG_READ_FMT_I32_AS_16 = 0x00000039,
  13530. TCP_PERF_SEL_IMG_READ_FMT_D8 = 0x0000003a,
  13531. TCP_PERF_SEL_IMG_READ_FMT_D16 = 0x0000003b,
  13532. TCP_PERF_SEL_IMG_READ_FMT_D32 = 0x0000003c,
  13533. TCP_PERF_SEL_IMG_WRITE_FMT_8 = 0x0000003d,
  13534. TCP_PERF_SEL_IMG_WRITE_FMT_16 = 0x0000003e,
  13535. TCP_PERF_SEL_IMG_WRITE_FMT_32 = 0x0000003f,
  13536. TCP_PERF_SEL_IMG_WRITE_FMT_64 = 0x00000040,
  13537. TCP_PERF_SEL_IMG_WRITE_FMT_128 = 0x00000041,
  13538. TCP_PERF_SEL_IMG_WRITE_FMT_D8 = 0x00000042,
  13539. TCP_PERF_SEL_IMG_WRITE_FMT_D16 = 0x00000043,
  13540. TCP_PERF_SEL_IMG_WRITE_FMT_D32 = 0x00000044,
  13541. TCP_PERF_SEL_IMG_ATOMIC_WITH_RET_FMT_32 = 0x00000045,
  13542. TCP_PERF_SEL_IMG_ATOMIC_WITHOUT_RET_FMT_32 = 0x00000046,
  13543. TCP_PERF_SEL_IMG_ATOMIC_WITH_RET_FMT_64 = 0x00000047,
  13544. TCP_PERF_SEL_IMG_ATOMIC_WITHOUT_RET_FMT_64 = 0x00000048,
  13545. TCP_PERF_SEL_BUF_READ_FMT_8 = 0x00000049,
  13546. TCP_PERF_SEL_BUF_READ_FMT_16 = 0x0000004a,
  13547. TCP_PERF_SEL_BUF_READ_FMT_32 = 0x0000004b,
  13548. TCP_PERF_SEL_BUF_WRITE_FMT_8 = 0x0000004c,
  13549. TCP_PERF_SEL_BUF_WRITE_FMT_16 = 0x0000004d,
  13550. TCP_PERF_SEL_BUF_WRITE_FMT_32 = 0x0000004e,
  13551. TCP_PERF_SEL_BUF_ATOMIC_WITH_RET_FMT_32 = 0x0000004f,
  13552. TCP_PERF_SEL_BUF_ATOMIC_WITHOUT_RET_FMT_32 = 0x00000050,
  13553. TCP_PERF_SEL_BUF_ATOMIC_WITH_RET_FMT_64 = 0x00000051,
  13554. TCP_PERF_SEL_BUF_ATOMIC_WITHOUT_RET_FMT_64 = 0x00000052,
  13555. TCP_PERF_SEL_ARR_LINEAR_GENERAL = 0x00000053,
  13556. TCP_PERF_SEL_ARR_LINEAR_ALIGNED = 0x00000054,
  13557. TCP_PERF_SEL_ARR_1D_THIN1 = 0x00000055,
  13558. TCP_PERF_SEL_ARR_1D_THICK = 0x00000056,
  13559. TCP_PERF_SEL_ARR_2D_THIN1 = 0x00000057,
  13560. TCP_PERF_SEL_ARR_2D_THICK = 0x00000058,
  13561. TCP_PERF_SEL_ARR_2D_XTHICK = 0x00000059,
  13562. TCP_PERF_SEL_ARR_3D_THIN1 = 0x0000005a,
  13563. TCP_PERF_SEL_ARR_3D_THICK = 0x0000005b,
  13564. TCP_PERF_SEL_ARR_3D_XTHICK = 0x0000005c,
  13565. TCP_PERF_SEL_DIM_1D = 0x0000005d,
  13566. TCP_PERF_SEL_DIM_2D = 0x0000005e,
  13567. TCP_PERF_SEL_DIM_3D = 0x0000005f,
  13568. TCP_PERF_SEL_DIM_1D_ARRAY = 0x00000060,
  13569. TCP_PERF_SEL_DIM_2D_ARRAY = 0x00000061,
  13570. TCP_PERF_SEL_DIM_2D_MSAA = 0x00000062,
  13571. TCP_PERF_SEL_DIM_2D_ARRAY_MSAA = 0x00000063,
  13572. TCP_PERF_SEL_DIM_CUBE_ARRAY = 0x00000064,
  13573. TCP_PERF_SEL_CP_TCP_INVALIDATE = 0x00000065,
  13574. TCP_PERF_SEL_TA_TCP_STATE_READ = 0x00000066,
  13575. TCP_PERF_SEL_TAGRAM0_REQ = 0x00000067,
  13576. TCP_PERF_SEL_TAGRAM1_REQ = 0x00000068,
  13577. TCP_PERF_SEL_TAGRAM2_REQ = 0x00000069,
  13578. TCP_PERF_SEL_TAGRAM3_REQ = 0x0000006a,
  13579. TCP_PERF_SEL_GATE_EN1 = 0x0000006b,
  13580. TCP_PERF_SEL_GATE_EN2 = 0x0000006c,
  13581. TCP_PERF_SEL_CORE_REG_SCLK_VLD = 0x0000006d,
  13582. TCP_PERF_SEL_TCC_REQ = 0x0000006e,
  13583. TCP_PERF_SEL_TCC_NON_READ_REQ = 0x0000006f,
  13584. TCP_PERF_SEL_TCC_BYPASS_READ_REQ = 0x00000070,
  13585. TCP_PERF_SEL_TCC_MISS_EVICT_READ_REQ = 0x00000071,
  13586. TCP_PERF_SEL_TCC_VOLATILE_READ_REQ = 0x00000072,
  13587. TCP_PERF_SEL_TCC_VOLATILE_BYPASS_READ_REQ = 0x00000073,
  13588. TCP_PERF_SEL_TCC_VOLATILE_MISS_EVICT_READ_REQ = 0x00000074,
  13589. TCP_PERF_SEL_TCC_BYPASS_WRITE_REQ = 0x00000075,
  13590. TCP_PERF_SEL_TCC_MISS_EVICT_WRITE_REQ = 0x00000076,
  13591. TCP_PERF_SEL_TCC_VOLATILE_BYPASS_WRITE_REQ = 0x00000077,
  13592. TCP_PERF_SEL_TCC_VOLATILE_WRITE_REQ = 0x00000078,
  13593. TCP_PERF_SEL_TCC_VOLATILE_MISS_EVICT_WRITE_REQ = 0x00000079,
  13594. TCP_PERF_SEL_TCC_BYPASS_ATOMIC_REQ = 0x0000007a,
  13595. TCP_PERF_SEL_TCC_ATOMIC_REQ = 0x0000007b,
  13596. TCP_PERF_SEL_TCC_VOLATILE_ATOMIC_REQ = 0x0000007c,
  13597. TCP_PERF_SEL_TCC_DATA_BUS_BUSY = 0x0000007d,
  13598. TCP_PERF_SEL_TOTAL_ACCESSES = 0x0000007e,
  13599. TCP_PERF_SEL_TOTAL_READ = 0x0000007f,
  13600. TCP_PERF_SEL_TOTAL_HIT_LRU_READ = 0x00000080,
  13601. TCP_PERF_SEL_TOTAL_HIT_EVICT_READ = 0x00000081,
  13602. TCP_PERF_SEL_TOTAL_MISS_LRU_READ = 0x00000082,
  13603. TCP_PERF_SEL_TOTAL_MISS_EVICT_READ = 0x00000083,
  13604. TCP_PERF_SEL_TOTAL_NON_READ = 0x00000084,
  13605. TCP_PERF_SEL_TOTAL_WRITE = 0x00000085,
  13606. TCP_PERF_SEL_TOTAL_MISS_LRU_WRITE = 0x00000086,
  13607. TCP_PERF_SEL_TOTAL_MISS_EVICT_WRITE = 0x00000087,
  13608. TCP_PERF_SEL_TOTAL_WBINVL1_VOL = 0x00000088,
  13609. TCP_PERF_SEL_TOTAL_WRITEBACK_INVALIDATES = 0x00000089,
  13610. TCP_PERF_SEL_DISPLAY_MICROTILING = 0x0000008a,
  13611. TCP_PERF_SEL_THIN_MICROTILING = 0x0000008b,
  13612. TCP_PERF_SEL_DEPTH_MICROTILING = 0x0000008c,
  13613. TCP_PERF_SEL_ARR_PRT_THIN1 = 0x0000008d,
  13614. TCP_PERF_SEL_ARR_PRT_2D_THIN1 = 0x0000008e,
  13615. TCP_PERF_SEL_ARR_PRT_3D_THIN1 = 0x0000008f,
  13616. TCP_PERF_SEL_ARR_PRT_THICK = 0x00000090,
  13617. TCP_PERF_SEL_ARR_PRT_2D_THICK = 0x00000091,
  13618. TCP_PERF_SEL_ARR_PRT_3D_THICK = 0x00000092,
  13619. TCP_PERF_SEL_CP_TCP_INVALIDATE_VOL = 0x00000093,
  13620. TCP_PERF_SEL_SQ_TCP_INVALIDATE_VOL = 0x00000094,
  13621. TCP_PERF_SEL_UNALIGNED = 0x00000095,
  13622. TCP_PERF_SEL_ROTATED_MICROTILING = 0x00000096,
  13623. TCP_PERF_SEL_THICK_MICROTILING = 0x00000097,
  13624. TCP_PERF_SEL_ATC = 0x00000098,
  13625. TCP_PERF_SEL_POWER_STALL = 0x00000099,
  13626. TCP_PERF_SEL_RESERVED_154 = 0x0000009a,
  13627. TCP_PERF_SEL_TCC_LRU_REQ = 0x0000009b,
  13628. TCP_PERF_SEL_TCC_STREAM_REQ = 0x0000009c,
  13629. TCP_PERF_SEL_TCC_NC_READ_REQ = 0x0000009d,
  13630. TCP_PERF_SEL_TCC_NC_WRITE_REQ = 0x0000009e,
  13631. TCP_PERF_SEL_TCC_NC_ATOMIC_REQ = 0x0000009f,
  13632. TCP_PERF_SEL_TCC_UC_READ_REQ = 0x000000a0,
  13633. TCP_PERF_SEL_TCC_UC_WRITE_REQ = 0x000000a1,
  13634. TCP_PERF_SEL_TCC_UC_ATOMIC_REQ = 0x000000a2,
  13635. TCP_PERF_SEL_TCC_CC_READ_REQ = 0x000000a3,
  13636. TCP_PERF_SEL_TCC_CC_WRITE_REQ = 0x000000a4,
  13637. TCP_PERF_SEL_TCC_CC_ATOMIC_REQ = 0x000000a5,
  13638. TCP_PERF_SEL_TCC_DCC_REQ = 0x000000a6,
  13639. TCP_PERF_SEL_TCC_PHYSICAL_REQ = 0x000000a7,
  13640. TCP_PERF_SEL_UNORDERED_MTYPE_STALL = 0x000000a8,
  13641. TCP_PERF_SEL_VOLATILE = 0x000000a9,
  13642. TCP_PERF_SEL_TC_TA_XNACK_STALL = 0x000000aa,
  13643. TCP_PERF_SEL_UTCL1_SERIALIZATION_STALL = 0x000000ab,
  13644. TCP_PERF_SEL_SHOOTDOWN = 0x000000ac,
  13645. TCP_PERF_SEL_UTCL1_TRANSLATION_MISS = 0x000000ad,
  13646. TCP_PERF_SEL_UTCL1_PERMISSION_MISS = 0x000000ae,
  13647. TCP_PERF_SEL_UTCL1_REQUEST = 0x000000af,
  13648. TCP_PERF_SEL_UTCL1_STALL_INFLIGHT_MAX = 0x000000b0,
  13649. TCP_PERF_SEL_UTCL1_STALL_LRU_INFLIGHT = 0x000000b1,
  13650. TCP_PERF_SEL_UTCL1_LFIFO_FULL = 0x000000b2,
  13651. TCP_PERF_SEL_UTCL1_STALL_LFIFO_NOT_RES = 0x000000b3,
  13652. TCP_PERF_SEL_UTCL1_STALL_UTCL2_REQ_OUT_OF_CREDITS = 0x000000b4,
  13653. TCP_PERF_SEL_UTCL1_UTCL2_INFLIGHT = 0x000000b5,
  13654. TCP_PERF_SEL_UTCL1_STALL_MISSFIFO_FULL = 0x000000b6,
  13655. TCP_PERF_SEL_IMG_READ_FMT_ETC2_RGB = 0x000000b7,
  13656. TCP_PERF_SEL_IMG_READ_FMT_ETC2_RGBA = 0x000000b8,
  13657. TCP_PERF_SEL_IMG_READ_FMT_ETC2_RGBA1 = 0x000000b9,
  13658. TCP_PERF_SEL_IMG_READ_FMT_ETC2_R = 0x000000ba,
  13659. TCP_PERF_SEL_IMG_READ_FMT_ETC2_RG = 0x000000bb,
  13660. TCP_PERF_SEL_IMG_READ_FMT_8_AS_32 = 0x000000bc,
  13661. TCP_PERF_SEL_IMG_READ_FMT_8_AS_64 = 0x000000bd,
  13662. TCP_PERF_SEL_IMG_READ_FMT_16_AS_64 = 0x000000be,
  13663. TCP_PERF_SEL_IMG_READ_FMT_16_AS_128 = 0x000000bf,
  13664. TCP_PERF_SEL_IMG_WRITE_FMT_8_AS_32 = 0x000000c0,
  13665. TCP_PERF_SEL_IMG_WRITE_FMT_8_AS_64 = 0x000000c1,
  13666. TCP_PERF_SEL_IMG_WRITE_FMT_16_AS_64 = 0x000000c2,
  13667. TCP_PERF_SEL_IMG_WRITE_FMT_16_AS_128 = 0x000000c3,
  13668. } TCP_PERFCOUNT_SELECT;
  13669. /*
  13670. * TCP_CACHE_POLICIES enum
  13671. */
  13672. typedef enum TCP_CACHE_POLICIES {
  13673. TCP_CACHE_POLICY_MISS_LRU = 0x00000000,
  13674. TCP_CACHE_POLICY_MISS_EVICT = 0x00000001,
  13675. TCP_CACHE_POLICY_HIT_LRU = 0x00000002,
  13676. TCP_CACHE_POLICY_HIT_EVICT = 0x00000003,
  13677. } TCP_CACHE_POLICIES;
  13678. /*
  13679. * TCP_CACHE_STORE_POLICIES enum
  13680. */
  13681. typedef enum TCP_CACHE_STORE_POLICIES {
  13682. TCP_CACHE_STORE_POLICY_WT_LRU = 0x00000000,
  13683. TCP_CACHE_STORE_POLICY_WT_EVICT = 0x00000001,
  13684. } TCP_CACHE_STORE_POLICIES;
  13685. /*
  13686. * TCP_WATCH_MODES enum
  13687. */
  13688. typedef enum TCP_WATCH_MODES {
  13689. TCP_WATCH_MODE_READ = 0x00000000,
  13690. TCP_WATCH_MODE_NONREAD = 0x00000001,
  13691. TCP_WATCH_MODE_ATOMIC = 0x00000002,
  13692. TCP_WATCH_MODE_ALL = 0x00000003,
  13693. } TCP_WATCH_MODES;
  13694. /*
  13695. * TCP_DSM_DATA_SEL enum
  13696. */
  13697. typedef enum TCP_DSM_DATA_SEL {
  13698. TCP_DSM_DISABLE = 0x00000000,
  13699. TCP_DSM_SEL0 = 0x00000001,
  13700. TCP_DSM_SEL1 = 0x00000002,
  13701. TCP_DSM_SEL_BOTH = 0x00000003,
  13702. } TCP_DSM_DATA_SEL;
  13703. /*
  13704. * TCP_DSM_SINGLE_WRITE enum
  13705. */
  13706. typedef enum TCP_DSM_SINGLE_WRITE {
  13707. TCP_DSM_SINGLE_WRITE_DIS = 0x00000000,
  13708. TCP_DSM_SINGLE_WRITE_EN = 0x00000001,
  13709. } TCP_DSM_SINGLE_WRITE;
  13710. /*
  13711. * TCP_DSM_INJECT_SEL enum
  13712. */
  13713. typedef enum TCP_DSM_INJECT_SEL {
  13714. TCP_DSM_INJECT_SEL0 = 0x00000000,
  13715. TCP_DSM_INJECT_SEL1 = 0x00000001,
  13716. TCP_DSM_INJECT_SEL2 = 0x00000002,
  13717. TCP_DSM_INJECT_SEL3 = 0x00000003,
  13718. } TCP_DSM_INJECT_SEL;
  13719. /*******************************************************
  13720. * TCC Enums
  13721. *******************************************************/
  13722. /*
  13723. * TCC_PERF_SEL enum
  13724. */
  13725. typedef enum TCC_PERF_SEL {
  13726. TCC_PERF_SEL_NONE = 0x00000000,
  13727. TCC_PERF_SEL_CYCLE = 0x00000001,
  13728. TCC_PERF_SEL_BUSY = 0x00000002,
  13729. TCC_PERF_SEL_REQ = 0x00000003,
  13730. TCC_PERF_SEL_STREAMING_REQ = 0x00000004,
  13731. TCC_PERF_SEL_EXE_REQ = 0x00000005,
  13732. TCC_PERF_SEL_COMPRESSED_REQ = 0x00000006,
  13733. TCC_PERF_SEL_COMPRESSED_0_REQ = 0x00000007,
  13734. TCC_PERF_SEL_METADATA_REQ = 0x00000008,
  13735. TCC_PERF_SEL_NC_VIRTUAL_REQ = 0x00000009,
  13736. TCC_PERF_SEL_UC_VIRTUAL_REQ = 0x0000000a,
  13737. TCC_PERF_SEL_CC_PHYSICAL_REQ = 0x0000000b,
  13738. TCC_PERF_SEL_PROBE = 0x0000000c,
  13739. TCC_PERF_SEL_PROBE_ALL = 0x0000000d,
  13740. TCC_PERF_SEL_READ = 0x0000000e,
  13741. TCC_PERF_SEL_WRITE = 0x0000000f,
  13742. TCC_PERF_SEL_ATOMIC = 0x00000010,
  13743. TCC_PERF_SEL_HIT = 0x00000011,
  13744. TCC_PERF_SEL_SECTOR_HIT = 0x00000012,
  13745. TCC_PERF_SEL_MISS = 0x00000013,
  13746. TCC_PERF_SEL_DEWRITE_ALLOCATE_HIT = 0x00000014,
  13747. TCC_PERF_SEL_FULLY_WRITTEN_HIT = 0x00000015,
  13748. TCC_PERF_SEL_WRITEBACK = 0x00000016,
  13749. TCC_PERF_SEL_LATENCY_FIFO_FULL = 0x00000017,
  13750. TCC_PERF_SEL_SRC_FIFO_FULL = 0x00000018,
  13751. TCC_PERF_SEL_HOLE_FIFO_FULL = 0x00000019,
  13752. TCC_PERF_SEL_EA_WRREQ = 0x0000001a,
  13753. TCC_PERF_SEL_EA_WRREQ_64B = 0x0000001b,
  13754. TCC_PERF_SEL_EA_WRREQ_PROBE_COMMAND = 0x0000001c,
  13755. TCC_PERF_SEL_EA_WR_UNCACHED_32B = 0x0000001d,
  13756. TCC_PERF_SEL_EA_WRREQ_STALL = 0x0000001e,
  13757. TCC_PERF_SEL_EA_WRREQ_CREDIT_STALL = 0x0000001f,
  13758. TCC_PERF_SEL_TOO_MANY_EA_WRREQS_STALL = 0x00000020,
  13759. TCC_PERF_SEL_EA_WRREQ_LEVEL = 0x00000021,
  13760. TCC_PERF_SEL_EA_ATOMIC = 0x00000022,
  13761. TCC_PERF_SEL_EA_ATOMIC_LEVEL = 0x00000023,
  13762. TCC_PERF_SEL_EA_RDREQ = 0x00000024,
  13763. TCC_PERF_SEL_EA_RDREQ_32B = 0x00000025,
  13764. TCC_PERF_SEL_EA_RD_UNCACHED_32B = 0x00000026,
  13765. TCC_PERF_SEL_EA_RD_MDC_32B = 0x00000027,
  13766. TCC_PERF_SEL_EA_RD_COMPRESSED_32B = 0x00000028,
  13767. TCC_PERF_SEL_EA_RDREQ_CREDIT_STALL = 0x00000029,
  13768. TCC_PERF_SEL_EA_RDREQ_LEVEL = 0x0000002a,
  13769. TCC_PERF_SEL_TAG_STALL = 0x0000002b,
  13770. TCC_PERF_SEL_TAG_WRITEBACK_FIFO_FULL_STALL = 0x0000002c,
  13771. TCC_PERF_SEL_TAG_MISS_NOTHING_REPLACEABLE_STALL = 0x0000002d,
  13772. TCC_PERF_SEL_TAG_UNCACHED_WRITE_ATOMIC_FIFO_FULL_STALL = 0x0000002e,
  13773. TCC_PERF_SEL_TAG_NO_UNCACHED_WRITE_ATOMIC_ENTRIES_STALL = 0x0000002f,
  13774. TCC_PERF_SEL_TAG_PROBE_STALL = 0x00000030,
  13775. TCC_PERF_SEL_TAG_PROBE_FILTER_STALL = 0x00000031,
  13776. TCC_PERF_SEL_READ_RETURN_TIMEOUT = 0x00000032,
  13777. TCC_PERF_SEL_WRITEBACK_READ_TIMEOUT = 0x00000033,
  13778. TCC_PERF_SEL_READ_RETURN_FULL_BUBBLE = 0x00000034,
  13779. TCC_PERF_SEL_BUBBLE = 0x00000035,
  13780. TCC_PERF_SEL_RETURN_ACK = 0x00000036,
  13781. TCC_PERF_SEL_RETURN_DATA = 0x00000037,
  13782. TCC_PERF_SEL_RETURN_HOLE = 0x00000038,
  13783. TCC_PERF_SEL_RETURN_ACK_HOLE = 0x00000039,
  13784. TCC_PERF_SEL_IB_REQ = 0x0000003a,
  13785. TCC_PERF_SEL_IB_STALL = 0x0000003b,
  13786. TCC_PERF_SEL_IB_TAG_STALL = 0x0000003c,
  13787. TCC_PERF_SEL_IB_MDC_STALL = 0x0000003d,
  13788. TCC_PERF_SEL_TCA_LEVEL = 0x0000003e,
  13789. TCC_PERF_SEL_HOLE_LEVEL = 0x0000003f,
  13790. TCC_PERF_SEL_NORMAL_WRITEBACK = 0x00000040,
  13791. TCC_PERF_SEL_TC_OP_WBL2_NC_WRITEBACK = 0x00000041,
  13792. TCC_PERF_SEL_TC_OP_WBL2_WC_WRITEBACK = 0x00000042,
  13793. TCC_PERF_SEL_TC_OP_WBINVL2_WRITEBACK = 0x00000043,
  13794. TCC_PERF_SEL_TC_OP_WBINVL2_NC_WRITEBACK = 0x00000044,
  13795. TCC_PERF_SEL_TC_OP_WBINVL2_SD_WRITEBACK = 0x00000045,
  13796. TCC_PERF_SEL_ALL_TC_OP_WB_WRITEBACK = 0x00000046,
  13797. TCC_PERF_SEL_NORMAL_EVICT = 0x00000047,
  13798. TCC_PERF_SEL_TC_OP_WBL2_NC_EVICT = 0x00000048,
  13799. TCC_PERF_SEL_TC_OP_WBL2_WC_EVICT = 0x00000049,
  13800. TCC_PERF_SEL_TC_OP_INVL2_NC_EVICT = 0x0000004a,
  13801. TCC_PERF_SEL_TC_OP_WBINVL2_EVICT = 0x0000004b,
  13802. TCC_PERF_SEL_TC_OP_WBINVL2_NC_EVICT = 0x0000004c,
  13803. TCC_PERF_SEL_TC_OP_WBINVL2_SD_EVICT = 0x0000004d,
  13804. TCC_PERF_SEL_ALL_TC_OP_INV_EVICT = 0x0000004e,
  13805. TCC_PERF_SEL_PROBE_EVICT = 0x0000004f,
  13806. TCC_PERF_SEL_TC_OP_WBL2_NC_CYCLE = 0x00000050,
  13807. TCC_PERF_SEL_TC_OP_WBL2_WC_CYCLE = 0x00000051,
  13808. TCC_PERF_SEL_TC_OP_INVL2_NC_CYCLE = 0x00000052,
  13809. TCC_PERF_SEL_TC_OP_WBINVL2_CYCLE = 0x00000053,
  13810. TCC_PERF_SEL_TC_OP_WBINVL2_NC_CYCLE = 0x00000054,
  13811. TCC_PERF_SEL_TC_OP_WBINVL2_SD_CYCLE = 0x00000055,
  13812. TCC_PERF_SEL_ALL_TC_OP_WB_OR_INV_CYCLE = 0x00000056,
  13813. TCC_PERF_SEL_TC_OP_WBL2_NC_START = 0x00000057,
  13814. TCC_PERF_SEL_TC_OP_WBL2_WC_START = 0x00000058,
  13815. TCC_PERF_SEL_TC_OP_INVL2_NC_START = 0x00000059,
  13816. TCC_PERF_SEL_TC_OP_WBINVL2_START = 0x0000005a,
  13817. TCC_PERF_SEL_TC_OP_WBINVL2_NC_START = 0x0000005b,
  13818. TCC_PERF_SEL_TC_OP_WBINVL2_SD_START = 0x0000005c,
  13819. TCC_PERF_SEL_ALL_TC_OP_WB_OR_INV_START = 0x0000005d,
  13820. TCC_PERF_SEL_TC_OP_WBL2_NC_FINISH = 0x0000005e,
  13821. TCC_PERF_SEL_TC_OP_WBL2_WC_FINISH = 0x0000005f,
  13822. TCC_PERF_SEL_TC_OP_INVL2_NC_FINISH = 0x00000060,
  13823. TCC_PERF_SEL_TC_OP_WBINVL2_FINISH = 0x00000061,
  13824. TCC_PERF_SEL_TC_OP_WBINVL2_NC_FINISH = 0x00000062,
  13825. TCC_PERF_SEL_TC_OP_WBINVL2_SD_FINISH = 0x00000063,
  13826. TCC_PERF_SEL_ALL_TC_OP_WB_OR_INV_FINISH = 0x00000064,
  13827. TCC_PERF_SEL_MDC_REQ = 0x00000065,
  13828. TCC_PERF_SEL_MDC_LEVEL = 0x00000066,
  13829. TCC_PERF_SEL_MDC_TAG_HIT = 0x00000067,
  13830. TCC_PERF_SEL_MDC_SECTOR_HIT = 0x00000068,
  13831. TCC_PERF_SEL_MDC_SECTOR_MISS = 0x00000069,
  13832. TCC_PERF_SEL_MDC_TAG_STALL = 0x0000006a,
  13833. TCC_PERF_SEL_MDC_TAG_REPLACEMENT_LINE_IN_USE_STALL = 0x0000006b,
  13834. TCC_PERF_SEL_MDC_TAG_DESECTORIZATION_FIFO_FULL_STALL = 0x0000006c,
  13835. TCC_PERF_SEL_MDC_TAG_WAITING_FOR_INVALIDATE_COMPLETION_STALL = 0x0000006d,
  13836. TCC_PERF_SEL_PROBE_FILTER_DISABLE_TRANSITION = 0x0000006e,
  13837. TCC_PERF_SEL_PROBE_FILTER_DISABLED = 0x0000006f,
  13838. TCC_PERF_SEL_CLIENT0_REQ = 0x00000080,
  13839. TCC_PERF_SEL_CLIENT1_REQ = 0x00000081,
  13840. TCC_PERF_SEL_CLIENT2_REQ = 0x00000082,
  13841. TCC_PERF_SEL_CLIENT3_REQ = 0x00000083,
  13842. TCC_PERF_SEL_CLIENT4_REQ = 0x00000084,
  13843. TCC_PERF_SEL_CLIENT5_REQ = 0x00000085,
  13844. TCC_PERF_SEL_CLIENT6_REQ = 0x00000086,
  13845. TCC_PERF_SEL_CLIENT7_REQ = 0x00000087,
  13846. TCC_PERF_SEL_CLIENT8_REQ = 0x00000088,
  13847. TCC_PERF_SEL_CLIENT9_REQ = 0x00000089,
  13848. TCC_PERF_SEL_CLIENT10_REQ = 0x0000008a,
  13849. TCC_PERF_SEL_CLIENT11_REQ = 0x0000008b,
  13850. TCC_PERF_SEL_CLIENT12_REQ = 0x0000008c,
  13851. TCC_PERF_SEL_CLIENT13_REQ = 0x0000008d,
  13852. TCC_PERF_SEL_CLIENT14_REQ = 0x0000008e,
  13853. TCC_PERF_SEL_CLIENT15_REQ = 0x0000008f,
  13854. TCC_PERF_SEL_CLIENT16_REQ = 0x00000090,
  13855. TCC_PERF_SEL_CLIENT17_REQ = 0x00000091,
  13856. TCC_PERF_SEL_CLIENT18_REQ = 0x00000092,
  13857. TCC_PERF_SEL_CLIENT19_REQ = 0x00000093,
  13858. TCC_PERF_SEL_CLIENT20_REQ = 0x00000094,
  13859. TCC_PERF_SEL_CLIENT21_REQ = 0x00000095,
  13860. TCC_PERF_SEL_CLIENT22_REQ = 0x00000096,
  13861. TCC_PERF_SEL_CLIENT23_REQ = 0x00000097,
  13862. TCC_PERF_SEL_CLIENT24_REQ = 0x00000098,
  13863. TCC_PERF_SEL_CLIENT25_REQ = 0x00000099,
  13864. TCC_PERF_SEL_CLIENT26_REQ = 0x0000009a,
  13865. TCC_PERF_SEL_CLIENT27_REQ = 0x0000009b,
  13866. TCC_PERF_SEL_CLIENT28_REQ = 0x0000009c,
  13867. TCC_PERF_SEL_CLIENT29_REQ = 0x0000009d,
  13868. TCC_PERF_SEL_CLIENT30_REQ = 0x0000009e,
  13869. TCC_PERF_SEL_CLIENT31_REQ = 0x0000009f,
  13870. TCC_PERF_SEL_CLIENT32_REQ = 0x000000a0,
  13871. TCC_PERF_SEL_CLIENT33_REQ = 0x000000a1,
  13872. TCC_PERF_SEL_CLIENT34_REQ = 0x000000a2,
  13873. TCC_PERF_SEL_CLIENT35_REQ = 0x000000a3,
  13874. TCC_PERF_SEL_CLIENT36_REQ = 0x000000a4,
  13875. TCC_PERF_SEL_CLIENT37_REQ = 0x000000a5,
  13876. TCC_PERF_SEL_CLIENT38_REQ = 0x000000a6,
  13877. TCC_PERF_SEL_CLIENT39_REQ = 0x000000a7,
  13878. TCC_PERF_SEL_CLIENT40_REQ = 0x000000a8,
  13879. TCC_PERF_SEL_CLIENT41_REQ = 0x000000a9,
  13880. TCC_PERF_SEL_CLIENT42_REQ = 0x000000aa,
  13881. TCC_PERF_SEL_CLIENT43_REQ = 0x000000ab,
  13882. TCC_PERF_SEL_CLIENT44_REQ = 0x000000ac,
  13883. TCC_PERF_SEL_CLIENT45_REQ = 0x000000ad,
  13884. TCC_PERF_SEL_CLIENT46_REQ = 0x000000ae,
  13885. TCC_PERF_SEL_CLIENT47_REQ = 0x000000af,
  13886. TCC_PERF_SEL_CLIENT48_REQ = 0x000000b0,
  13887. TCC_PERF_SEL_CLIENT49_REQ = 0x000000b1,
  13888. TCC_PERF_SEL_CLIENT50_REQ = 0x000000b2,
  13889. TCC_PERF_SEL_CLIENT51_REQ = 0x000000b3,
  13890. TCC_PERF_SEL_CLIENT52_REQ = 0x000000b4,
  13891. TCC_PERF_SEL_CLIENT53_REQ = 0x000000b5,
  13892. TCC_PERF_SEL_CLIENT54_REQ = 0x000000b6,
  13893. TCC_PERF_SEL_CLIENT55_REQ = 0x000000b7,
  13894. TCC_PERF_SEL_CLIENT56_REQ = 0x000000b8,
  13895. TCC_PERF_SEL_CLIENT57_REQ = 0x000000b9,
  13896. TCC_PERF_SEL_CLIENT58_REQ = 0x000000ba,
  13897. TCC_PERF_SEL_CLIENT59_REQ = 0x000000bb,
  13898. TCC_PERF_SEL_CLIENT60_REQ = 0x000000bc,
  13899. TCC_PERF_SEL_CLIENT61_REQ = 0x000000bd,
  13900. TCC_PERF_SEL_CLIENT62_REQ = 0x000000be,
  13901. TCC_PERF_SEL_CLIENT63_REQ = 0x000000bf,
  13902. TCC_PERF_SEL_CLIENT64_REQ = 0x000000c0,
  13903. TCC_PERF_SEL_CLIENT65_REQ = 0x000000c1,
  13904. TCC_PERF_SEL_CLIENT66_REQ = 0x000000c2,
  13905. TCC_PERF_SEL_CLIENT67_REQ = 0x000000c3,
  13906. TCC_PERF_SEL_CLIENT68_REQ = 0x000000c4,
  13907. TCC_PERF_SEL_CLIENT69_REQ = 0x000000c5,
  13908. TCC_PERF_SEL_CLIENT70_REQ = 0x000000c6,
  13909. TCC_PERF_SEL_CLIENT71_REQ = 0x000000c7,
  13910. TCC_PERF_SEL_CLIENT72_REQ = 0x000000c8,
  13911. TCC_PERF_SEL_CLIENT73_REQ = 0x000000c9,
  13912. TCC_PERF_SEL_CLIENT74_REQ = 0x000000ca,
  13913. TCC_PERF_SEL_CLIENT75_REQ = 0x000000cb,
  13914. TCC_PERF_SEL_CLIENT76_REQ = 0x000000cc,
  13915. TCC_PERF_SEL_CLIENT77_REQ = 0x000000cd,
  13916. TCC_PERF_SEL_CLIENT78_REQ = 0x000000ce,
  13917. TCC_PERF_SEL_CLIENT79_REQ = 0x000000cf,
  13918. TCC_PERF_SEL_CLIENT80_REQ = 0x000000d0,
  13919. TCC_PERF_SEL_CLIENT81_REQ = 0x000000d1,
  13920. TCC_PERF_SEL_CLIENT82_REQ = 0x000000d2,
  13921. TCC_PERF_SEL_CLIENT83_REQ = 0x000000d3,
  13922. TCC_PERF_SEL_CLIENT84_REQ = 0x000000d4,
  13923. TCC_PERF_SEL_CLIENT85_REQ = 0x000000d5,
  13924. TCC_PERF_SEL_CLIENT86_REQ = 0x000000d6,
  13925. TCC_PERF_SEL_CLIENT87_REQ = 0x000000d7,
  13926. TCC_PERF_SEL_CLIENT88_REQ = 0x000000d8,
  13927. TCC_PERF_SEL_CLIENT89_REQ = 0x000000d9,
  13928. TCC_PERF_SEL_CLIENT90_REQ = 0x000000da,
  13929. TCC_PERF_SEL_CLIENT91_REQ = 0x000000db,
  13930. TCC_PERF_SEL_CLIENT92_REQ = 0x000000dc,
  13931. TCC_PERF_SEL_CLIENT93_REQ = 0x000000dd,
  13932. TCC_PERF_SEL_CLIENT94_REQ = 0x000000de,
  13933. TCC_PERF_SEL_CLIENT95_REQ = 0x000000df,
  13934. TCC_PERF_SEL_CLIENT96_REQ = 0x000000e0,
  13935. TCC_PERF_SEL_CLIENT97_REQ = 0x000000e1,
  13936. TCC_PERF_SEL_CLIENT98_REQ = 0x000000e2,
  13937. TCC_PERF_SEL_CLIENT99_REQ = 0x000000e3,
  13938. TCC_PERF_SEL_CLIENT100_REQ = 0x000000e4,
  13939. TCC_PERF_SEL_CLIENT101_REQ = 0x000000e5,
  13940. TCC_PERF_SEL_CLIENT102_REQ = 0x000000e6,
  13941. TCC_PERF_SEL_CLIENT103_REQ = 0x000000e7,
  13942. TCC_PERF_SEL_CLIENT104_REQ = 0x000000e8,
  13943. TCC_PERF_SEL_CLIENT105_REQ = 0x000000e9,
  13944. TCC_PERF_SEL_CLIENT106_REQ = 0x000000ea,
  13945. TCC_PERF_SEL_CLIENT107_REQ = 0x000000eb,
  13946. TCC_PERF_SEL_CLIENT108_REQ = 0x000000ec,
  13947. TCC_PERF_SEL_CLIENT109_REQ = 0x000000ed,
  13948. TCC_PERF_SEL_CLIENT110_REQ = 0x000000ee,
  13949. TCC_PERF_SEL_CLIENT111_REQ = 0x000000ef,
  13950. TCC_PERF_SEL_CLIENT112_REQ = 0x000000f0,
  13951. TCC_PERF_SEL_CLIENT113_REQ = 0x000000f1,
  13952. TCC_PERF_SEL_CLIENT114_REQ = 0x000000f2,
  13953. TCC_PERF_SEL_CLIENT115_REQ = 0x000000f3,
  13954. TCC_PERF_SEL_CLIENT116_REQ = 0x000000f4,
  13955. TCC_PERF_SEL_CLIENT117_REQ = 0x000000f5,
  13956. TCC_PERF_SEL_CLIENT118_REQ = 0x000000f6,
  13957. TCC_PERF_SEL_CLIENT119_REQ = 0x000000f7,
  13958. TCC_PERF_SEL_CLIENT120_REQ = 0x000000f8,
  13959. TCC_PERF_SEL_CLIENT121_REQ = 0x000000f9,
  13960. TCC_PERF_SEL_CLIENT122_REQ = 0x000000fa,
  13961. TCC_PERF_SEL_CLIENT123_REQ = 0x000000fb,
  13962. TCC_PERF_SEL_CLIENT124_REQ = 0x000000fc,
  13963. TCC_PERF_SEL_CLIENT125_REQ = 0x000000fd,
  13964. TCC_PERF_SEL_CLIENT126_REQ = 0x000000fe,
  13965. TCC_PERF_SEL_CLIENT127_REQ = 0x000000ff,
  13966. } TCC_PERF_SEL;
  13967. /*
  13968. * TCA_PERF_SEL enum
  13969. */
  13970. typedef enum TCA_PERF_SEL {
  13971. TCA_PERF_SEL_NONE = 0x00000000,
  13972. TCA_PERF_SEL_CYCLE = 0x00000001,
  13973. TCA_PERF_SEL_BUSY = 0x00000002,
  13974. TCA_PERF_SEL_FORCED_HOLE_TCC0 = 0x00000003,
  13975. TCA_PERF_SEL_FORCED_HOLE_TCC1 = 0x00000004,
  13976. TCA_PERF_SEL_FORCED_HOLE_TCC2 = 0x00000005,
  13977. TCA_PERF_SEL_FORCED_HOLE_TCC3 = 0x00000006,
  13978. TCA_PERF_SEL_FORCED_HOLE_TCC4 = 0x00000007,
  13979. TCA_PERF_SEL_FORCED_HOLE_TCC5 = 0x00000008,
  13980. TCA_PERF_SEL_FORCED_HOLE_TCC6 = 0x00000009,
  13981. TCA_PERF_SEL_FORCED_HOLE_TCC7 = 0x0000000a,
  13982. TCA_PERF_SEL_REQ_TCC0 = 0x0000000b,
  13983. TCA_PERF_SEL_REQ_TCC1 = 0x0000000c,
  13984. TCA_PERF_SEL_REQ_TCC2 = 0x0000000d,
  13985. TCA_PERF_SEL_REQ_TCC3 = 0x0000000e,
  13986. TCA_PERF_SEL_REQ_TCC4 = 0x0000000f,
  13987. TCA_PERF_SEL_REQ_TCC5 = 0x00000010,
  13988. TCA_PERF_SEL_REQ_TCC6 = 0x00000011,
  13989. TCA_PERF_SEL_REQ_TCC7 = 0x00000012,
  13990. TCA_PERF_SEL_CROSSBAR_DOUBLE_ARB_TCC0 = 0x00000013,
  13991. TCA_PERF_SEL_CROSSBAR_DOUBLE_ARB_TCC1 = 0x00000014,
  13992. TCA_PERF_SEL_CROSSBAR_DOUBLE_ARB_TCC2 = 0x00000015,
  13993. TCA_PERF_SEL_CROSSBAR_DOUBLE_ARB_TCC3 = 0x00000016,
  13994. TCA_PERF_SEL_CROSSBAR_DOUBLE_ARB_TCC4 = 0x00000017,
  13995. TCA_PERF_SEL_CROSSBAR_DOUBLE_ARB_TCC5 = 0x00000018,
  13996. TCA_PERF_SEL_CROSSBAR_DOUBLE_ARB_TCC6 = 0x00000019,
  13997. TCA_PERF_SEL_CROSSBAR_DOUBLE_ARB_TCC7 = 0x0000001a,
  13998. TCA_PERF_SEL_CROSSBAR_STALL_TCC0 = 0x0000001b,
  13999. TCA_PERF_SEL_CROSSBAR_STALL_TCC1 = 0x0000001c,
  14000. TCA_PERF_SEL_CROSSBAR_STALL_TCC2 = 0x0000001d,
  14001. TCA_PERF_SEL_CROSSBAR_STALL_TCC3 = 0x0000001e,
  14002. TCA_PERF_SEL_CROSSBAR_STALL_TCC4 = 0x0000001f,
  14003. TCA_PERF_SEL_CROSSBAR_STALL_TCC5 = 0x00000020,
  14004. TCA_PERF_SEL_CROSSBAR_STALL_TCC6 = 0x00000021,
  14005. TCA_PERF_SEL_CROSSBAR_STALL_TCC7 = 0x00000022,
  14006. } TCA_PERF_SEL;
  14007. /*******************************************************
  14008. * GRBM Enums
  14009. *******************************************************/
  14010. /*
  14011. * GRBM_PERF_SEL enum
  14012. */
  14013. typedef enum GRBM_PERF_SEL {
  14014. GRBM_PERF_SEL_COUNT = 0x00000000,
  14015. GRBM_PERF_SEL_USER_DEFINED = 0x00000001,
  14016. GRBM_PERF_SEL_GUI_ACTIVE = 0x00000002,
  14017. GRBM_PERF_SEL_CP_BUSY = 0x00000003,
  14018. GRBM_PERF_SEL_CP_COHER_BUSY = 0x00000004,
  14019. GRBM_PERF_SEL_CP_DMA_BUSY = 0x00000005,
  14020. GRBM_PERF_SEL_CB_BUSY = 0x00000006,
  14021. GRBM_PERF_SEL_DB_BUSY = 0x00000007,
  14022. GRBM_PERF_SEL_PA_BUSY = 0x00000008,
  14023. GRBM_PERF_SEL_SC_BUSY = 0x00000009,
  14024. GRBM_PERF_SEL_RESERVED_6 = 0x0000000a,
  14025. GRBM_PERF_SEL_SPI_BUSY = 0x0000000b,
  14026. GRBM_PERF_SEL_SX_BUSY = 0x0000000c,
  14027. GRBM_PERF_SEL_TA_BUSY = 0x0000000d,
  14028. GRBM_PERF_SEL_CB_CLEAN = 0x0000000e,
  14029. GRBM_PERF_SEL_DB_CLEAN = 0x0000000f,
  14030. GRBM_PERF_SEL_RESERVED_5 = 0x00000010,
  14031. GRBM_PERF_SEL_VGT_BUSY = 0x00000011,
  14032. GRBM_PERF_SEL_RESERVED_4 = 0x00000012,
  14033. GRBM_PERF_SEL_RESERVED_3 = 0x00000013,
  14034. GRBM_PERF_SEL_RESERVED_2 = 0x00000014,
  14035. GRBM_PERF_SEL_RESERVED_1 = 0x00000015,
  14036. GRBM_PERF_SEL_RESERVED_0 = 0x00000016,
  14037. GRBM_PERF_SEL_IA_BUSY = 0x00000017,
  14038. GRBM_PERF_SEL_IA_NO_DMA_BUSY = 0x00000018,
  14039. GRBM_PERF_SEL_GDS_BUSY = 0x00000019,
  14040. GRBM_PERF_SEL_BCI_BUSY = 0x0000001a,
  14041. GRBM_PERF_SEL_RLC_BUSY = 0x0000001b,
  14042. GRBM_PERF_SEL_TC_BUSY = 0x0000001c,
  14043. GRBM_PERF_SEL_CPG_BUSY = 0x0000001d,
  14044. GRBM_PERF_SEL_CPC_BUSY = 0x0000001e,
  14045. GRBM_PERF_SEL_CPF_BUSY = 0x0000001f,
  14046. GRBM_PERF_SEL_WD_BUSY = 0x00000020,
  14047. GRBM_PERF_SEL_WD_NO_DMA_BUSY = 0x00000021,
  14048. GRBM_PERF_SEL_UTCL2_BUSY = 0x00000022,
  14049. GRBM_PERF_SEL_EA_BUSY = 0x00000023,
  14050. GRBM_PERF_SEL_RMI_BUSY = 0x00000024,
  14051. GRBM_PERF_SEL_CPAXI_BUSY = 0x00000025,
  14052. } GRBM_PERF_SEL;
  14053. /*
  14054. * GRBM_SE0_PERF_SEL enum
  14055. */
  14056. typedef enum GRBM_SE0_PERF_SEL {
  14057. GRBM_SE0_PERF_SEL_COUNT = 0x00000000,
  14058. GRBM_SE0_PERF_SEL_USER_DEFINED = 0x00000001,
  14059. GRBM_SE0_PERF_SEL_CB_BUSY = 0x00000002,
  14060. GRBM_SE0_PERF_SEL_DB_BUSY = 0x00000003,
  14061. GRBM_SE0_PERF_SEL_SC_BUSY = 0x00000004,
  14062. GRBM_SE0_PERF_SEL_RESERVED_1 = 0x00000005,
  14063. GRBM_SE0_PERF_SEL_SPI_BUSY = 0x00000006,
  14064. GRBM_SE0_PERF_SEL_SX_BUSY = 0x00000007,
  14065. GRBM_SE0_PERF_SEL_TA_BUSY = 0x00000008,
  14066. GRBM_SE0_PERF_SEL_CB_CLEAN = 0x00000009,
  14067. GRBM_SE0_PERF_SEL_DB_CLEAN = 0x0000000a,
  14068. GRBM_SE0_PERF_SEL_RESERVED_0 = 0x0000000b,
  14069. GRBM_SE0_PERF_SEL_PA_BUSY = 0x0000000c,
  14070. GRBM_SE0_PERF_SEL_VGT_BUSY = 0x0000000d,
  14071. GRBM_SE0_PERF_SEL_BCI_BUSY = 0x0000000e,
  14072. GRBM_SE0_PERF_SEL_RMI_BUSY = 0x0000000f,
  14073. } GRBM_SE0_PERF_SEL;
  14074. /*
  14075. * GRBM_SE1_PERF_SEL enum
  14076. */
  14077. typedef enum GRBM_SE1_PERF_SEL {
  14078. GRBM_SE1_PERF_SEL_COUNT = 0x00000000,
  14079. GRBM_SE1_PERF_SEL_USER_DEFINED = 0x00000001,
  14080. GRBM_SE1_PERF_SEL_CB_BUSY = 0x00000002,
  14081. GRBM_SE1_PERF_SEL_DB_BUSY = 0x00000003,
  14082. GRBM_SE1_PERF_SEL_SC_BUSY = 0x00000004,
  14083. GRBM_SE1_PERF_SEL_RESERVED_1 = 0x00000005,
  14084. GRBM_SE1_PERF_SEL_SPI_BUSY = 0x00000006,
  14085. GRBM_SE1_PERF_SEL_SX_BUSY = 0x00000007,
  14086. GRBM_SE1_PERF_SEL_TA_BUSY = 0x00000008,
  14087. GRBM_SE1_PERF_SEL_CB_CLEAN = 0x00000009,
  14088. GRBM_SE1_PERF_SEL_DB_CLEAN = 0x0000000a,
  14089. GRBM_SE1_PERF_SEL_RESERVED_0 = 0x0000000b,
  14090. GRBM_SE1_PERF_SEL_PA_BUSY = 0x0000000c,
  14091. GRBM_SE1_PERF_SEL_VGT_BUSY = 0x0000000d,
  14092. GRBM_SE1_PERF_SEL_BCI_BUSY = 0x0000000e,
  14093. GRBM_SE1_PERF_SEL_RMI_BUSY = 0x0000000f,
  14094. } GRBM_SE1_PERF_SEL;
  14095. /*
  14096. * GRBM_SE2_PERF_SEL enum
  14097. */
  14098. typedef enum GRBM_SE2_PERF_SEL {
  14099. GRBM_SE2_PERF_SEL_COUNT = 0x00000000,
  14100. GRBM_SE2_PERF_SEL_USER_DEFINED = 0x00000001,
  14101. GRBM_SE2_PERF_SEL_CB_BUSY = 0x00000002,
  14102. GRBM_SE2_PERF_SEL_DB_BUSY = 0x00000003,
  14103. GRBM_SE2_PERF_SEL_SC_BUSY = 0x00000004,
  14104. GRBM_SE2_PERF_SEL_RESERVED_1 = 0x00000005,
  14105. GRBM_SE2_PERF_SEL_SPI_BUSY = 0x00000006,
  14106. GRBM_SE2_PERF_SEL_SX_BUSY = 0x00000007,
  14107. GRBM_SE2_PERF_SEL_TA_BUSY = 0x00000008,
  14108. GRBM_SE2_PERF_SEL_CB_CLEAN = 0x00000009,
  14109. GRBM_SE2_PERF_SEL_DB_CLEAN = 0x0000000a,
  14110. GRBM_SE2_PERF_SEL_RESERVED_0 = 0x0000000b,
  14111. GRBM_SE2_PERF_SEL_PA_BUSY = 0x0000000c,
  14112. GRBM_SE2_PERF_SEL_VGT_BUSY = 0x0000000d,
  14113. GRBM_SE2_PERF_SEL_BCI_BUSY = 0x0000000e,
  14114. GRBM_SE2_PERF_SEL_RMI_BUSY = 0x0000000f,
  14115. } GRBM_SE2_PERF_SEL;
  14116. /*
  14117. * GRBM_SE3_PERF_SEL enum
  14118. */
  14119. typedef enum GRBM_SE3_PERF_SEL {
  14120. GRBM_SE3_PERF_SEL_COUNT = 0x00000000,
  14121. GRBM_SE3_PERF_SEL_USER_DEFINED = 0x00000001,
  14122. GRBM_SE3_PERF_SEL_CB_BUSY = 0x00000002,
  14123. GRBM_SE3_PERF_SEL_DB_BUSY = 0x00000003,
  14124. GRBM_SE3_PERF_SEL_SC_BUSY = 0x00000004,
  14125. GRBM_SE3_PERF_SEL_RESERVED_1 = 0x00000005,
  14126. GRBM_SE3_PERF_SEL_SPI_BUSY = 0x00000006,
  14127. GRBM_SE3_PERF_SEL_SX_BUSY = 0x00000007,
  14128. GRBM_SE3_PERF_SEL_TA_BUSY = 0x00000008,
  14129. GRBM_SE3_PERF_SEL_CB_CLEAN = 0x00000009,
  14130. GRBM_SE3_PERF_SEL_DB_CLEAN = 0x0000000a,
  14131. GRBM_SE3_PERF_SEL_RESERVED_0 = 0x0000000b,
  14132. GRBM_SE3_PERF_SEL_PA_BUSY = 0x0000000c,
  14133. GRBM_SE3_PERF_SEL_VGT_BUSY = 0x0000000d,
  14134. GRBM_SE3_PERF_SEL_BCI_BUSY = 0x0000000e,
  14135. GRBM_SE3_PERF_SEL_RMI_BUSY = 0x0000000f,
  14136. } GRBM_SE3_PERF_SEL;
  14137. /*******************************************************
  14138. * CP Enums
  14139. *******************************************************/
  14140. /*
  14141. * CP_RING_ID enum
  14142. */
  14143. typedef enum CP_RING_ID {
  14144. RINGID0 = 0x00000000,
  14145. RINGID1 = 0x00000001,
  14146. RINGID2 = 0x00000002,
  14147. RINGID3 = 0x00000003,
  14148. } CP_RING_ID;
  14149. /*
  14150. * CP_PIPE_ID enum
  14151. */
  14152. typedef enum CP_PIPE_ID {
  14153. PIPE_ID0 = 0x00000000,
  14154. PIPE_ID1 = 0x00000001,
  14155. PIPE_ID2 = 0x00000002,
  14156. PIPE_ID3 = 0x00000003,
  14157. } CP_PIPE_ID;
  14158. /*
  14159. * CP_ME_ID enum
  14160. */
  14161. typedef enum CP_ME_ID {
  14162. ME_ID0 = 0x00000000,
  14163. ME_ID1 = 0x00000001,
  14164. ME_ID2 = 0x00000002,
  14165. ME_ID3 = 0x00000003,
  14166. } CP_ME_ID;
  14167. /*
  14168. * SPM_PERFMON_STATE enum
  14169. */
  14170. typedef enum SPM_PERFMON_STATE {
  14171. STRM_PERFMON_STATE_DISABLE_AND_RESET = 0x00000000,
  14172. STRM_PERFMON_STATE_START_COUNTING = 0x00000001,
  14173. STRM_PERFMON_STATE_STOP_COUNTING = 0x00000002,
  14174. STRM_PERFMON_STATE_RESERVED_3 = 0x00000003,
  14175. STRM_PERFMON_STATE_DISABLE_AND_RESET_PHANTOM = 0x00000004,
  14176. STRM_PERFMON_STATE_COUNT_AND_DUMP_PHANTOM = 0x00000005,
  14177. } SPM_PERFMON_STATE;
  14178. /*
  14179. * CP_PERFMON_STATE enum
  14180. */
  14181. typedef enum CP_PERFMON_STATE {
  14182. CP_PERFMON_STATE_DISABLE_AND_RESET = 0x00000000,
  14183. CP_PERFMON_STATE_START_COUNTING = 0x00000001,
  14184. CP_PERFMON_STATE_STOP_COUNTING = 0x00000002,
  14185. CP_PERFMON_STATE_RESERVED_3 = 0x00000003,
  14186. CP_PERFMON_STATE_DISABLE_AND_RESET_PHANTOM = 0x00000004,
  14187. CP_PERFMON_STATE_COUNT_AND_DUMP_PHANTOM = 0x00000005,
  14188. } CP_PERFMON_STATE;
  14189. /*
  14190. * CP_PERFMON_ENABLE_MODE enum
  14191. */
  14192. typedef enum CP_PERFMON_ENABLE_MODE {
  14193. CP_PERFMON_ENABLE_MODE_ALWAYS_COUNT = 0x00000000,
  14194. CP_PERFMON_ENABLE_MODE_RESERVED_1 = 0x00000001,
  14195. CP_PERFMON_ENABLE_MODE_COUNT_CONTEXT_TRUE = 0x00000002,
  14196. CP_PERFMON_ENABLE_MODE_COUNT_CONTEXT_FALSE = 0x00000003,
  14197. } CP_PERFMON_ENABLE_MODE;
  14198. /*
  14199. * CPG_PERFCOUNT_SEL enum
  14200. */
  14201. typedef enum CPG_PERFCOUNT_SEL {
  14202. CPG_PERF_SEL_ALWAYS_COUNT = 0x00000000,
  14203. CPG_PERF_SEL_RBIU_FIFO_FULL = 0x00000001,
  14204. CPG_PERF_SEL_CSF_RTS_BUT_MIU_NOT_RTR = 0x00000002,
  14205. CPG_PERF_SEL_CSF_ST_BASE_SIZE_FIFO_FULL = 0x00000003,
  14206. CPG_PERF_SEL_CP_GRBM_DWORDS_SENT = 0x00000004,
  14207. CPG_PERF_SEL_ME_PARSER_BUSY = 0x00000005,
  14208. CPG_PERF_SEL_COUNT_TYPE0_PACKETS = 0x00000006,
  14209. CPG_PERF_SEL_COUNT_TYPE3_PACKETS = 0x00000007,
  14210. CPG_PERF_SEL_CSF_FETCHING_CMD_BUFFERS = 0x00000008,
  14211. CPG_PERF_SEL_CP_GRBM_OUT_OF_CREDITS = 0x00000009,
  14212. CPG_PERF_SEL_CP_PFP_GRBM_OUT_OF_CREDITS = 0x0000000a,
  14213. CPG_PERF_SEL_CP_GDS_GRBM_OUT_OF_CREDITS = 0x0000000b,
  14214. CPG_PERF_SEL_RCIU_STALLED_ON_ME_READ = 0x0000000c,
  14215. CPG_PERF_SEL_RCIU_STALLED_ON_DMA_READ = 0x0000000d,
  14216. CPG_PERF_SEL_SSU_STALLED_ON_ACTIVE_CNTX = 0x0000000e,
  14217. CPG_PERF_SEL_SSU_STALLED_ON_CLEAN_SIGNALS = 0x0000000f,
  14218. CPG_PERF_SEL_QU_STALLED_ON_EOP_DONE_PULSE = 0x00000010,
  14219. CPG_PERF_SEL_QU_STALLED_ON_EOP_DONE_WR_CONFIRM = 0x00000011,
  14220. CPG_PERF_SEL_PFP_STALLED_ON_CSF_READY = 0x00000012,
  14221. CPG_PERF_SEL_PFP_STALLED_ON_MEQ_READY = 0x00000013,
  14222. CPG_PERF_SEL_PFP_STALLED_ON_RCIU_READY = 0x00000014,
  14223. CPG_PERF_SEL_PFP_STALLED_FOR_DATA_FROM_ROQ = 0x00000015,
  14224. CPG_PERF_SEL_ME_STALLED_FOR_DATA_FROM_PFP = 0x00000016,
  14225. CPG_PERF_SEL_ME_STALLED_FOR_DATA_FROM_STQ = 0x00000017,
  14226. CPG_PERF_SEL_ME_STALLED_ON_NO_AVAIL_GFX_CNTX = 0x00000018,
  14227. CPG_PERF_SEL_ME_STALLED_WRITING_TO_RCIU = 0x00000019,
  14228. CPG_PERF_SEL_ME_STALLED_WRITING_CONSTANTS = 0x0000001a,
  14229. CPG_PERF_SEL_ME_STALLED_ON_PARTIAL_FLUSH = 0x0000001b,
  14230. CPG_PERF_SEL_ME_WAIT_ON_CE_COUNTER = 0x0000001c,
  14231. CPG_PERF_SEL_ME_WAIT_ON_AVAIL_BUFFER = 0x0000001d,
  14232. CPG_PERF_SEL_SEMAPHORE_BUSY_POLLING_FOR_PASS = 0x0000001e,
  14233. CPG_PERF_SEL_LOAD_STALLED_ON_SET_COHERENCY = 0x0000001f,
  14234. CPG_PERF_SEL_DYNAMIC_CLK_VALID = 0x00000020,
  14235. CPG_PERF_SEL_REGISTER_CLK_VALID = 0x00000021,
  14236. CPG_PERF_SEL_MIU_WRITE_REQUEST_SENT = 0x00000022,
  14237. CPG_PERF_SEL_MIU_READ_REQUEST_SENT = 0x00000023,
  14238. CPG_PERF_SEL_CE_STALL_RAM_DUMP = 0x00000024,
  14239. CPG_PERF_SEL_CE_STALL_RAM_WRITE = 0x00000025,
  14240. CPG_PERF_SEL_CE_STALL_ON_INC_FIFO = 0x00000026,
  14241. CPG_PERF_SEL_CE_STALL_ON_WR_RAM_FIFO = 0x00000027,
  14242. CPG_PERF_SEL_CE_STALL_ON_DATA_FROM_MIU = 0x00000028,
  14243. CPG_PERF_SEL_CE_STALL_ON_DATA_FROM_ROQ = 0x00000029,
  14244. CPG_PERF_SEL_CE_STALL_ON_CE_BUFFER_FLAG = 0x0000002a,
  14245. CPG_PERF_SEL_CE_STALL_ON_DE_COUNTER = 0x0000002b,
  14246. CPG_PERF_SEL_TCIU_STALL_WAIT_ON_FREE = 0x0000002c,
  14247. CPG_PERF_SEL_TCIU_STALL_WAIT_ON_TAGS = 0x0000002d,
  14248. CPG_PERF_SEL_UTCL2IU_STALL_WAIT_ON_FREE = 0x0000002e,
  14249. CPG_PERF_SEL_UTCL2IU_STALL_WAIT_ON_TAGS = 0x0000002f,
  14250. CPG_PERF_SEL_UTCL1_STALL_ON_TRANSLATION = 0x00000030,
  14251. } CPG_PERFCOUNT_SEL;
  14252. /*
  14253. * CPF_PERFCOUNT_SEL enum
  14254. */
  14255. typedef enum CPF_PERFCOUNT_SEL {
  14256. CPF_PERF_SEL_ALWAYS_COUNT = 0x00000000,
  14257. CPF_PERF_SEL_MIU_STALLED_WAITING_RDREQ_FREE = 0x00000001,
  14258. CPF_PERF_SEL_TCIU_STALLED_WAITING_ON_FREE = 0x00000002,
  14259. CPF_PERF_SEL_TCIU_STALLED_WAITING_ON_TAGS = 0x00000003,
  14260. CPF_PERF_SEL_CSF_BUSY_FOR_FETCHING_RING = 0x00000004,
  14261. CPF_PERF_SEL_CSF_BUSY_FOR_FETCHING_IB1 = 0x00000005,
  14262. CPF_PERF_SEL_CSF_BUSY_FOR_FETCHING_IB2 = 0x00000006,
  14263. CPF_PERF_SEL_CSF_BUSY_FOR_FECTHINC_STATE = 0x00000007,
  14264. CPF_PERF_SEL_MIU_BUSY_FOR_OUTSTANDING_TAGS = 0x00000008,
  14265. CPF_PERF_SEL_CSF_RTS_MIU_NOT_RTR = 0x00000009,
  14266. CPF_PERF_SEL_CSF_STATE_FIFO_NOT_RTR = 0x0000000a,
  14267. CPF_PERF_SEL_CSF_FETCHING_CMD_BUFFERS = 0x0000000b,
  14268. CPF_PERF_SEL_GRBM_DWORDS_SENT = 0x0000000c,
  14269. CPF_PERF_SEL_DYNAMIC_CLOCK_VALID = 0x0000000d,
  14270. CPF_PERF_SEL_REGISTER_CLOCK_VALID = 0x0000000e,
  14271. CPF_PERF_SEL_MIU_WRITE_REQUEST_SEND = 0x0000000f,
  14272. CPF_PERF_SEL_MIU_READ_REQUEST_SEND = 0x00000010,
  14273. CPF_PERF_SEL_UTCL2IU_STALL_WAIT_ON_FREE = 0x00000011,
  14274. CPF_PERF_SEL_UTCL2IU_STALL_WAIT_ON_TAGS = 0x00000012,
  14275. CPF_PERF_SEL_UTCL1_STALL_ON_TRANSLATION = 0x00000013,
  14276. CPF_PERF_SEL_RCIU_STALL_WAIT_ON_FREE = 0x00000014,
  14277. } CPF_PERFCOUNT_SEL;
  14278. /*
  14279. * CPC_PERFCOUNT_SEL enum
  14280. */
  14281. typedef enum CPC_PERFCOUNT_SEL {
  14282. CPC_PERF_SEL_ALWAYS_COUNT = 0x00000000,
  14283. CPC_PERF_SEL_RCIU_STALL_WAIT_ON_FREE = 0x00000001,
  14284. CPC_PERF_SEL_RCIU_STALL_PRIV_VIOLATION = 0x00000002,
  14285. CPC_PERF_SEL_MIU_STALL_ON_RDREQ_FREE = 0x00000003,
  14286. CPC_PERF_SEL_MIU_STALL_ON_WRREQ_FREE = 0x00000004,
  14287. CPC_PERF_SEL_TCIU_STALL_WAIT_ON_FREE = 0x00000005,
  14288. CPC_PERF_SEL_ME1_STALL_WAIT_ON_RCIU_READY = 0x00000006,
  14289. CPC_PERF_SEL_ME1_STALL_WAIT_ON_RCIU_READY_PERF = 0x00000007,
  14290. CPC_PERF_SEL_ME1_STALL_WAIT_ON_RCIU_READ = 0x00000008,
  14291. CPC_PERF_SEL_ME1_STALL_WAIT_ON_MIU_READ = 0x00000009,
  14292. CPC_PERF_SEL_ME1_STALL_WAIT_ON_MIU_WRITE = 0x0000000a,
  14293. CPC_PERF_SEL_ME1_STALL_ON_DATA_FROM_ROQ = 0x0000000b,
  14294. CPC_PERF_SEL_ME1_STALL_ON_DATA_FROM_ROQ_PERF = 0x0000000c,
  14295. CPC_PERF_SEL_ME1_BUSY_FOR_PACKET_DECODE = 0x0000000d,
  14296. CPC_PERF_SEL_ME2_STALL_WAIT_ON_RCIU_READY = 0x0000000e,
  14297. CPC_PERF_SEL_ME2_STALL_WAIT_ON_RCIU_READY_PERF = 0x0000000f,
  14298. CPC_PERF_SEL_ME2_STALL_WAIT_ON_RCIU_READ = 0x00000010,
  14299. CPC_PERF_SEL_ME2_STALL_WAIT_ON_MIU_READ = 0x00000011,
  14300. CPC_PERF_SEL_ME2_STALL_WAIT_ON_MIU_WRITE = 0x00000012,
  14301. CPC_PERF_SEL_ME2_STALL_ON_DATA_FROM_ROQ = 0x00000013,
  14302. CPC_PERF_SEL_ME2_STALL_ON_DATA_FROM_ROQ_PERF = 0x00000014,
  14303. CPC_PERF_SEL_ME2_BUSY_FOR_PACKET_DECODE = 0x00000015,
  14304. CPC_PERF_SEL_UTCL2IU_STALL_WAIT_ON_FREE = 0x00000016,
  14305. CPC_PERF_SEL_UTCL2IU_STALL_WAIT_ON_TAGS = 0x00000017,
  14306. CPC_PERF_SEL_UTCL1_STALL_ON_TRANSLATION = 0x00000018,
  14307. } CPC_PERFCOUNT_SEL;
  14308. /*
  14309. * CP_ALPHA_TAG_RAM_SEL enum
  14310. */
  14311. typedef enum CP_ALPHA_TAG_RAM_SEL {
  14312. CPG_TAG_RAM = 0x00000000,
  14313. CPC_TAG_RAM = 0x00000001,
  14314. CPF_TAG_RAM = 0x00000002,
  14315. RSV_TAG_RAM = 0x00000003,
  14316. } CP_ALPHA_TAG_RAM_SEL;
  14317. /*
  14318. * SEM_RESPONSE value
  14319. */
  14320. #define SEM_ECC_ERROR 0x00000000
  14321. #define SEM_TRANS_ERROR 0x00000001
  14322. #define SEM_FAILED 0x00000002
  14323. #define SEM_PASSED 0x00000003
  14324. /*
  14325. * IQ_RETRY_TYPE value
  14326. */
  14327. #define IQ_QUEUE_SLEEP 0x00000000
  14328. #define IQ_OFFLOAD_RETRY 0x00000001
  14329. #define IQ_SCH_WAVE_MSG 0x00000002
  14330. #define IQ_SEM_REARM 0x00000003
  14331. #define IQ_DEQUEUE_RETRY 0x00000004
  14332. /*
  14333. * IQ_INTR_TYPE value
  14334. */
  14335. #define IQ_INTR_TYPE_PQ 0x00000000
  14336. #define IQ_INTR_TYPE_IB 0x00000001
  14337. #define IQ_INTR_TYPE_MQD 0x00000002
  14338. /*
  14339. * VMID_SIZE value
  14340. */
  14341. #define VMID_SZ 0x00000004
  14342. /*
  14343. * CONFIG_SPACE value
  14344. */
  14345. #define CONFIG_SPACE_START 0x00002000
  14346. #define CONFIG_SPACE_END 0x00009fff
  14347. /*
  14348. * CONFIG_SPACE1 value
  14349. */
  14350. #define CONFIG_SPACE1_START 0x00002000
  14351. #define CONFIG_SPACE1_END 0x00002bff
  14352. /*
  14353. * CONFIG_SPACE2 value
  14354. */
  14355. #define CONFIG_SPACE2_START 0x00003000
  14356. #define CONFIG_SPACE2_END 0x00009fff
  14357. /*
  14358. * UCONFIG_SPACE value
  14359. */
  14360. #define UCONFIG_SPACE_START 0x0000c000
  14361. #define UCONFIG_SPACE_END 0x0000ffff
  14362. /*
  14363. * PERSISTENT_SPACE value
  14364. */
  14365. #define PERSISTENT_SPACE_START 0x00002c00
  14366. #define PERSISTENT_SPACE_END 0x00002fff
  14367. /*
  14368. * CONTEXT_SPACE value
  14369. */
  14370. #define CONTEXT_SPACE_START 0x0000a000
  14371. #define CONTEXT_SPACE_END 0x0000bfff
  14372. /*******************************************************
  14373. * SQ_UC Enums
  14374. *******************************************************/
  14375. /*
  14376. * VALUE_SQ_ENC_SOP1 value
  14377. */
  14378. #define SQ_ENC_SOP1_BITS 0xbe800000
  14379. #define SQ_ENC_SOP1_MASK 0xff800000
  14380. #define SQ_ENC_SOP1_FIELD 0x0000017d
  14381. /*
  14382. * VALUE_SQ_ENC_SOPC value
  14383. */
  14384. #define SQ_ENC_SOPC_BITS 0xbf000000
  14385. #define SQ_ENC_SOPC_MASK 0xff800000
  14386. #define SQ_ENC_SOPC_FIELD 0x0000017e
  14387. /*
  14388. * VALUE_SQ_ENC_SOPP value
  14389. */
  14390. #define SQ_ENC_SOPP_BITS 0xbf800000
  14391. #define SQ_ENC_SOPP_MASK 0xff800000
  14392. #define SQ_ENC_SOPP_FIELD 0x0000017f
  14393. /*
  14394. * VALUE_SQ_ENC_SOPK value
  14395. */
  14396. #define SQ_ENC_SOPK_BITS 0xb0000000
  14397. #define SQ_ENC_SOPK_MASK 0xf0000000
  14398. #define SQ_ENC_SOPK_FIELD 0x0000000b
  14399. /*
  14400. * VALUE_SQ_ENC_SOP2 value
  14401. */
  14402. #define SQ_ENC_SOP2_BITS 0x80000000
  14403. #define SQ_ENC_SOP2_MASK 0xc0000000
  14404. #define SQ_ENC_SOP2_FIELD 0x00000002
  14405. /*
  14406. * VALUE_SQ_ENC_SMEM value
  14407. */
  14408. #define SQ_ENC_SMEM_BITS 0xc0000000
  14409. #define SQ_ENC_SMEM_MASK 0xfc000000
  14410. #define SQ_ENC_SMEM_FIELD 0x00000030
  14411. /*
  14412. * VALUE_SQ_ENC_VOP1 value
  14413. */
  14414. #define SQ_ENC_VOP1_BITS 0x7e000000
  14415. #define SQ_ENC_VOP1_MASK 0xfe000000
  14416. #define SQ_ENC_VOP1_FIELD 0x0000003f
  14417. /*
  14418. * VALUE_SQ_ENC_VOPC value
  14419. */
  14420. #define SQ_ENC_VOPC_BITS 0x7c000000
  14421. #define SQ_ENC_VOPC_MASK 0xfe000000
  14422. #define SQ_ENC_VOPC_FIELD 0x0000003e
  14423. /*
  14424. * VALUE_SQ_ENC_VOP2 value
  14425. */
  14426. #define SQ_ENC_VOP2_BITS 0x00000000
  14427. #define SQ_ENC_VOP2_MASK 0x80000000
  14428. #define SQ_ENC_VOP2_FIELD 0x00000000
  14429. /*
  14430. * VALUE_SQ_ENC_VINTRP value
  14431. */
  14432. #define SQ_ENC_VINTRP_BITS 0xd4000000
  14433. #define SQ_ENC_VINTRP_MASK 0xfc000000
  14434. #define SQ_ENC_VINTRP_FIELD 0x00000035
  14435. /*
  14436. * VALUE_SQ_ENC_VOP3P value
  14437. */
  14438. #define SQ_ENC_VOP3P_BITS 0xd3800000
  14439. #define SQ_ENC_VOP3P_MASK 0xff800000
  14440. #define SQ_ENC_VOP3P_FIELD 0x000001a7
  14441. /*
  14442. * VALUE_SQ_ENC_VOP3 value
  14443. */
  14444. #define SQ_ENC_VOP3_BITS 0xd0000000
  14445. #define SQ_ENC_VOP3_MASK 0xfc000000
  14446. #define SQ_ENC_VOP3_FIELD 0x00000034
  14447. /*
  14448. * VALUE_SQ_ENC_DS value
  14449. */
  14450. #define SQ_ENC_DS_BITS 0xd8000000
  14451. #define SQ_ENC_DS_MASK 0xfc000000
  14452. #define SQ_ENC_DS_FIELD 0x00000036
  14453. /*
  14454. * VALUE_SQ_ENC_MUBUF value
  14455. */
  14456. #define SQ_ENC_MUBUF_BITS 0xe0000000
  14457. #define SQ_ENC_MUBUF_MASK 0xfc000000
  14458. #define SQ_ENC_MUBUF_FIELD 0x00000038
  14459. /*
  14460. * VALUE_SQ_ENC_MTBUF value
  14461. */
  14462. #define SQ_ENC_MTBUF_BITS 0xe8000000
  14463. #define SQ_ENC_MTBUF_MASK 0xfc000000
  14464. #define SQ_ENC_MTBUF_FIELD 0x0000003a
  14465. /*
  14466. * VALUE_SQ_ENC_MIMG value
  14467. */
  14468. #define SQ_ENC_MIMG_BITS 0xf0000000
  14469. #define SQ_ENC_MIMG_MASK 0xfc000000
  14470. #define SQ_ENC_MIMG_FIELD 0x0000003c
  14471. /*
  14472. * VALUE_SQ_ENC_EXP value
  14473. */
  14474. #define SQ_ENC_EXP_BITS 0xc4000000
  14475. #define SQ_ENC_EXP_MASK 0xfc000000
  14476. #define SQ_ENC_EXP_FIELD 0x00000031
  14477. /*
  14478. * VALUE_SQ_ENC_FLAT value
  14479. */
  14480. #define SQ_ENC_FLAT_BITS 0xdc000000
  14481. #define SQ_ENC_FLAT_MASK 0xfc000000
  14482. #define SQ_ENC_FLAT_FIELD 0x00000037
  14483. /*
  14484. * VALUE_SQ_V_OP3_INTRP_COUNT value
  14485. */
  14486. #define SQ_V_OP3_INTRP_COUNT 0x0000000c
  14487. /*
  14488. * VALUE_SQ_SENDMSG_SYSTEM_SIZE value
  14489. */
  14490. #define SQ_SENDMSG_SYSTEM_SIZE 0x00000003
  14491. /*
  14492. * VALUE_SQ_HWREG_ID_SIZE value
  14493. */
  14494. #define SQ_HWREG_ID_SIZE 0x00000006
  14495. /*
  14496. * VALUE_SQ_V_OPC_COUNT value
  14497. */
  14498. #define SQ_V_OPC_COUNT 0x00000100
  14499. /*
  14500. * VALUE_SQ_NUM_VGPR value
  14501. */
  14502. #define SQ_NUM_VGPR 0x00000100
  14503. /*
  14504. * VALUE_SQ_WAITCNT_LGKM_SHIFT value
  14505. */
  14506. #define SQ_WAITCNT_LGKM_SHIFT 0x00000008
  14507. /*
  14508. * VALUE_SQ_HWREG_ID_SHIFT value
  14509. */
  14510. #define SQ_HWREG_ID_SHIFT 0x00000000
  14511. /*
  14512. * VALUE_SQ_EXP_NUM_POS value
  14513. */
  14514. #define SQ_EXP_NUM_POS 0x00000004
  14515. /*
  14516. * VALUE_SQ_XLATE_VOP3_TO_VOPC_OFFSET value
  14517. */
  14518. #define SQ_XLATE_VOP3_TO_VOPC_OFFSET 0x00000000
  14519. /*
  14520. * VALUE_SQ_V_OP3_2IN_OFFSET value
  14521. */
  14522. #define SQ_V_OP3_2IN_OFFSET 0x00000280
  14523. /*
  14524. * VALUE_SQ_XLATE_VOP3_TO_VOP2_OFFSET value
  14525. */
  14526. #define SQ_XLATE_VOP3_TO_VOP2_OFFSET 0x00000100
  14527. /*
  14528. * VALUE_SQ_EXP_NUM_MRT value
  14529. */
  14530. #define SQ_EXP_NUM_MRT 0x00000008
  14531. /*
  14532. * VALUE_SQ_NUM_TTMP value
  14533. */
  14534. #define SQ_NUM_TTMP 0x00000010
  14535. /*
  14536. * VALUE_SQ_SENDMSG_STREAMID_SHIFT value
  14537. */
  14538. #define SQ_SENDMSG_STREAMID_SHIFT 0x00000008
  14539. /*
  14540. * VALUE_SQ_V_OP1_COUNT value
  14541. */
  14542. #define SQ_V_OP1_COUNT 0x00000080
  14543. /*
  14544. * VALUE_SQ_WAITCNT_LGKM_SIZE value
  14545. */
  14546. #define SQ_WAITCNT_LGKM_SIZE 0x00000004
  14547. /*
  14548. * VALUE_SQ_XLATE_VOP3_TO_VOPC_COUNT value
  14549. */
  14550. #define SQ_XLATE_VOP3_TO_VOPC_COUNT 0x00000100
  14551. /*
  14552. * VALUE_SQ_SENDMSG_MSG_SHIFT value
  14553. */
  14554. #define SQ_SENDMSG_MSG_SHIFT 0x00000000
  14555. /*
  14556. * VALUE_SQ_V_OP3_3IN_OFFSET value
  14557. */
  14558. #define SQ_V_OP3_3IN_OFFSET 0x000001c0
  14559. /*
  14560. * VALUE_SQ_HWREG_OFFSET_SHIFT value
  14561. */
  14562. #define SQ_HWREG_OFFSET_SHIFT 0x00000006
  14563. /*
  14564. * VALUE_SQ_HWREG_SIZE_SHIFT value
  14565. */
  14566. #define SQ_HWREG_SIZE_SHIFT 0x0000000b
  14567. /*
  14568. * VALUE_SQ_HWREG_OFFSET_SIZE value
  14569. */
  14570. #define SQ_HWREG_OFFSET_SIZE 0x00000005
  14571. /*
  14572. * VALUE_SQ_V_OP3_3IN_COUNT value
  14573. */
  14574. #define SQ_V_OP3_3IN_COUNT 0x000000b0
  14575. /*
  14576. * VALUE_SQ_SENDMSG_MSG_SIZE value
  14577. */
  14578. #define SQ_SENDMSG_MSG_SIZE 0x00000004
  14579. /*
  14580. * VALUE_SQ_XLATE_VOP3_TO_VOP1_COUNT value
  14581. */
  14582. #define SQ_XLATE_VOP3_TO_VOP1_COUNT 0x00000080
  14583. /*
  14584. * VALUE_SQ_EXP_NUM_GDS value
  14585. */
  14586. #define SQ_EXP_NUM_GDS 0x00000005
  14587. /*
  14588. * VALUE_SQ_V_OP2_COUNT value
  14589. */
  14590. #define SQ_V_OP2_COUNT 0x00000040
  14591. /*
  14592. * VALUE_SQ_SENDMSG_GSOP_SIZE value
  14593. */
  14594. #define SQ_SENDMSG_GSOP_SIZE 0x00000002
  14595. /*
  14596. * VALUE_SQ_WAITCNT_VM_SHIFT value
  14597. */
  14598. #define SQ_WAITCNT_VM_SHIFT 0x00000000
  14599. /*
  14600. * VALUE_SQ_XLATE_VOP3_TO_VOP3P_COUNT value
  14601. */
  14602. #define SQ_XLATE_VOP3_TO_VOP3P_COUNT 0x00000080
  14603. /*
  14604. * VALUE_SQ_V_OP3_2IN_COUNT value
  14605. */
  14606. #define SQ_V_OP3_2IN_COUNT 0x00000080
  14607. /*
  14608. * VALUE_SQ_SENDMSG_SYSTEM_SHIFT value
  14609. */
  14610. #define SQ_SENDMSG_SYSTEM_SHIFT 0x00000004
  14611. /*
  14612. * VALUE_SQ_WAITCNT_VM_SIZE value
  14613. */
  14614. #define SQ_WAITCNT_VM_SIZE 0x00000004
  14615. /*
  14616. * VALUE_SQ_XLATE_VOP3_TO_VOP3P_OFFSET value
  14617. */
  14618. #define SQ_XLATE_VOP3_TO_VOP3P_OFFSET 0x00000380
  14619. /*
  14620. * VALUE_SQ_WAITCNT_EXP_SHIFT value
  14621. */
  14622. #define SQ_WAITCNT_EXP_SHIFT 0x00000004
  14623. /*
  14624. * VALUE_SQ_XLATE_VOP3_TO_VOP2_COUNT value
  14625. */
  14626. #define SQ_XLATE_VOP3_TO_VOP2_COUNT 0x00000040
  14627. /*
  14628. * VALUE_SQ_EXP_NUM_PARAM value
  14629. */
  14630. #define SQ_EXP_NUM_PARAM 0x00000020
  14631. /*
  14632. * VALUE_SQ_HWREG_SIZE_SIZE value
  14633. */
  14634. #define SQ_HWREG_SIZE_SIZE 0x00000005
  14635. /*
  14636. * VALUE_SQ_WAITCNT_EXP_SIZE value
  14637. */
  14638. #define SQ_WAITCNT_EXP_SIZE 0x00000003
  14639. /*
  14640. * VALUE_SQ_V_OP3_INTRP_OFFSET value
  14641. */
  14642. #define SQ_V_OP3_INTRP_OFFSET 0x00000274
  14643. /*
  14644. * VALUE_SQ_SENDMSG_GSOP_SHIFT value
  14645. */
  14646. #define SQ_SENDMSG_GSOP_SHIFT 0x00000004
  14647. /*
  14648. * VALUE_SQ_XLATE_VOP3_TO_VINTRP_OFFSET value
  14649. */
  14650. #define SQ_XLATE_VOP3_TO_VINTRP_OFFSET 0x00000270
  14651. /*
  14652. * VALUE_SQ_NUM_ATTR value
  14653. */
  14654. #define SQ_NUM_ATTR 0x00000021
  14655. /*
  14656. * VALUE_SQ_NUM_SGPR value
  14657. */
  14658. #define SQ_NUM_SGPR 0x00000066
  14659. /*
  14660. * VALUE_SQ_SRC_VGPR_BIT value
  14661. */
  14662. #define SQ_SRC_VGPR_BIT 0x00000100
  14663. /*
  14664. * VALUE_SQ_V_INTRP_COUNT value
  14665. */
  14666. #define SQ_V_INTRP_COUNT 0x00000004
  14667. /*
  14668. * VALUE_SQ_SENDMSG_STREAMID_SIZE value
  14669. */
  14670. #define SQ_SENDMSG_STREAMID_SIZE 0x00000002
  14671. /*
  14672. * VALUE_SQ_V_OP3P_COUNT value
  14673. */
  14674. #define SQ_V_OP3P_COUNT 0x00000080
  14675. /*
  14676. * VALUE_SQ_XLATE_VOP3_TO_VOP1_OFFSET value
  14677. */
  14678. #define SQ_XLATE_VOP3_TO_VOP1_OFFSET 0x00000140
  14679. /*
  14680. * VALUE_SQ_XLATE_VOP3_TO_VINTRP_COUNT value
  14681. */
  14682. #define SQ_XLATE_VOP3_TO_VINTRP_COUNT 0x00000004
  14683. /*
  14684. * VALUE_SQ_SSRC_SPECIAL_DPP value
  14685. */
  14686. #define SQ_SRC_DPP 0x000000fa
  14687. /*
  14688. * VALUE_SQ_OP_MTBUF value
  14689. */
  14690. #define SQ_TBUFFER_LOAD_FORMAT_X 0x00000000
  14691. #define SQ_TBUFFER_LOAD_FORMAT_XY 0x00000001
  14692. #define SQ_TBUFFER_LOAD_FORMAT_XYZ 0x00000002
  14693. #define SQ_TBUFFER_LOAD_FORMAT_XYZW 0x00000003
  14694. #define SQ_TBUFFER_STORE_FORMAT_X 0x00000004
  14695. #define SQ_TBUFFER_STORE_FORMAT_XY 0x00000005
  14696. #define SQ_TBUFFER_STORE_FORMAT_XYZ 0x00000006
  14697. #define SQ_TBUFFER_STORE_FORMAT_XYZW 0x00000007
  14698. #define SQ_TBUFFER_LOAD_FORMAT_D16_X 0x00000008
  14699. #define SQ_TBUFFER_LOAD_FORMAT_D16_XY 0x00000009
  14700. #define SQ_TBUFFER_LOAD_FORMAT_D16_XYZ 0x0000000a
  14701. #define SQ_TBUFFER_LOAD_FORMAT_D16_XYZW 0x0000000b
  14702. #define SQ_TBUFFER_STORE_FORMAT_D16_X 0x0000000c
  14703. #define SQ_TBUFFER_STORE_FORMAT_D16_XY 0x0000000d
  14704. #define SQ_TBUFFER_STORE_FORMAT_D16_XYZ 0x0000000e
  14705. #define SQ_TBUFFER_STORE_FORMAT_D16_XYZW 0x0000000f
  14706. /*
  14707. * VALUE_SQ_OP_FLAT_GLBL value
  14708. */
  14709. #define SQ_GLOBAL_LOAD_UBYTE 0x00000010
  14710. #define SQ_GLOBAL_LOAD_SBYTE 0x00000011
  14711. #define SQ_GLOBAL_LOAD_USHORT 0x00000012
  14712. #define SQ_GLOBAL_LOAD_SSHORT 0x00000013
  14713. #define SQ_GLOBAL_LOAD_DWORD 0x00000014
  14714. #define SQ_GLOBAL_LOAD_DWORDX2 0x00000015
  14715. #define SQ_GLOBAL_LOAD_DWORDX3 0x00000016
  14716. #define SQ_GLOBAL_LOAD_DWORDX4 0x00000017
  14717. #define SQ_GLOBAL_STORE_BYTE 0x00000018
  14718. #define SQ_GLOBAL_STORE_SHORT 0x0000001a
  14719. #define SQ_GLOBAL_STORE_DWORD 0x0000001c
  14720. #define SQ_GLOBAL_STORE_DWORDX2 0x0000001d
  14721. #define SQ_GLOBAL_STORE_DWORDX3 0x0000001e
  14722. #define SQ_GLOBAL_STORE_DWORDX4 0x0000001f
  14723. #define SQ_GLOBAL_ATOMIC_SWAP 0x00000040
  14724. #define SQ_GLOBAL_ATOMIC_CMPSWAP 0x00000041
  14725. #define SQ_GLOBAL_ATOMIC_ADD 0x00000042
  14726. #define SQ_GLOBAL_ATOMIC_SUB 0x00000043
  14727. #define SQ_GLOBAL_ATOMIC_SMIN 0x00000044
  14728. #define SQ_GLOBAL_ATOMIC_UMIN 0x00000045
  14729. #define SQ_GLOBAL_ATOMIC_SMAX 0x00000046
  14730. #define SQ_GLOBAL_ATOMIC_UMAX 0x00000047
  14731. #define SQ_GLOBAL_ATOMIC_AND 0x00000048
  14732. #define SQ_GLOBAL_ATOMIC_OR 0x00000049
  14733. #define SQ_GLOBAL_ATOMIC_XOR 0x0000004a
  14734. #define SQ_GLOBAL_ATOMIC_INC 0x0000004b
  14735. #define SQ_GLOBAL_ATOMIC_DEC 0x0000004c
  14736. #define SQ_GLOBAL_ATOMIC_SWAP_X2 0x00000060
  14737. #define SQ_GLOBAL_ATOMIC_CMPSWAP_X2 0x00000061
  14738. #define SQ_GLOBAL_ATOMIC_ADD_X2 0x00000062
  14739. #define SQ_GLOBAL_ATOMIC_SUB_X2 0x00000063
  14740. #define SQ_GLOBAL_ATOMIC_SMIN_X2 0x00000064
  14741. #define SQ_GLOBAL_ATOMIC_UMIN_X2 0x00000065
  14742. #define SQ_GLOBAL_ATOMIC_SMAX_X2 0x00000066
  14743. #define SQ_GLOBAL_ATOMIC_UMAX_X2 0x00000067
  14744. #define SQ_GLOBAL_ATOMIC_AND_X2 0x00000068
  14745. #define SQ_GLOBAL_ATOMIC_OR_X2 0x00000069
  14746. #define SQ_GLOBAL_ATOMIC_XOR_X2 0x0000006a
  14747. #define SQ_GLOBAL_ATOMIC_INC_X2 0x0000006b
  14748. #define SQ_GLOBAL_ATOMIC_DEC_X2 0x0000006c
  14749. /*
  14750. * VALUE_SQ_VGPR value
  14751. */
  14752. #define SQ_VGPR0 0x00000000
  14753. /*
  14754. * VALUE_SQ_OP_FLAT_SCRATCH value
  14755. */
  14756. #define SQ_SCRATCH_LOAD_UBYTE 0x00000010
  14757. #define SQ_SCRATCH_LOAD_SBYTE 0x00000011
  14758. #define SQ_SCRATCH_LOAD_USHORT 0x00000012
  14759. #define SQ_SCRATCH_LOAD_SSHORT 0x00000013
  14760. #define SQ_SCRATCH_LOAD_DWORD 0x00000014
  14761. #define SQ_SCRATCH_LOAD_DWORDX2 0x00000015
  14762. #define SQ_SCRATCH_LOAD_DWORDX3 0x00000016
  14763. #define SQ_SCRATCH_LOAD_DWORDX4 0x00000017
  14764. #define SQ_SCRATCH_STORE_BYTE 0x00000018
  14765. #define SQ_SCRATCH_STORE_SHORT 0x0000001a
  14766. #define SQ_SCRATCH_STORE_DWORD 0x0000001c
  14767. #define SQ_SCRATCH_STORE_DWORDX2 0x0000001d
  14768. #define SQ_SCRATCH_STORE_DWORDX3 0x0000001e
  14769. #define SQ_SCRATCH_STORE_DWORDX4 0x0000001f
  14770. /*
  14771. * VALUE_SQ_VCC value
  14772. */
  14773. #define SQ_VCC_ALL 0x00000000
  14774. /*
  14775. * VALUE_SQ_SSRC_0_63_INLINES value
  14776. */
  14777. #define SQ_SRC_0 0x00000080
  14778. #define SQ_SRC_1_INT 0x00000081
  14779. #define SQ_SRC_2_INT 0x00000082
  14780. #define SQ_SRC_3_INT 0x00000083
  14781. #define SQ_SRC_4_INT 0x00000084
  14782. #define SQ_SRC_5_INT 0x00000085
  14783. #define SQ_SRC_6_INT 0x00000086
  14784. #define SQ_SRC_7_INT 0x00000087
  14785. #define SQ_SRC_8_INT 0x00000088
  14786. #define SQ_SRC_9_INT 0x00000089
  14787. #define SQ_SRC_10_INT 0x0000008a
  14788. #define SQ_SRC_11_INT 0x0000008b
  14789. #define SQ_SRC_12_INT 0x0000008c
  14790. #define SQ_SRC_13_INT 0x0000008d
  14791. #define SQ_SRC_14_INT 0x0000008e
  14792. #define SQ_SRC_15_INT 0x0000008f
  14793. #define SQ_SRC_16_INT 0x00000090
  14794. #define SQ_SRC_17_INT 0x00000091
  14795. #define SQ_SRC_18_INT 0x00000092
  14796. #define SQ_SRC_19_INT 0x00000093
  14797. #define SQ_SRC_20_INT 0x00000094
  14798. #define SQ_SRC_21_INT 0x00000095
  14799. #define SQ_SRC_22_INT 0x00000096
  14800. #define SQ_SRC_23_INT 0x00000097
  14801. #define SQ_SRC_24_INT 0x00000098
  14802. #define SQ_SRC_25_INT 0x00000099
  14803. #define SQ_SRC_26_INT 0x0000009a
  14804. #define SQ_SRC_27_INT 0x0000009b
  14805. #define SQ_SRC_28_INT 0x0000009c
  14806. #define SQ_SRC_29_INT 0x0000009d
  14807. #define SQ_SRC_30_INT 0x0000009e
  14808. #define SQ_SRC_31_INT 0x0000009f
  14809. #define SQ_SRC_32_INT 0x000000a0
  14810. #define SQ_SRC_33_INT 0x000000a1
  14811. #define SQ_SRC_34_INT 0x000000a2
  14812. #define SQ_SRC_35_INT 0x000000a3
  14813. #define SQ_SRC_36_INT 0x000000a4
  14814. #define SQ_SRC_37_INT 0x000000a5
  14815. #define SQ_SRC_38_INT 0x000000a6
  14816. #define SQ_SRC_39_INT 0x000000a7
  14817. #define SQ_SRC_40_INT 0x000000a8
  14818. #define SQ_SRC_41_INT 0x000000a9
  14819. #define SQ_SRC_42_INT 0x000000aa
  14820. #define SQ_SRC_43_INT 0x000000ab
  14821. #define SQ_SRC_44_INT 0x000000ac
  14822. #define SQ_SRC_45_INT 0x000000ad
  14823. #define SQ_SRC_46_INT 0x000000ae
  14824. #define SQ_SRC_47_INT 0x000000af
  14825. #define SQ_SRC_48_INT 0x000000b0
  14826. #define SQ_SRC_49_INT 0x000000b1
  14827. #define SQ_SRC_50_INT 0x000000b2
  14828. #define SQ_SRC_51_INT 0x000000b3
  14829. #define SQ_SRC_52_INT 0x000000b4
  14830. #define SQ_SRC_53_INT 0x000000b5
  14831. #define SQ_SRC_54_INT 0x000000b6
  14832. #define SQ_SRC_55_INT 0x000000b7
  14833. #define SQ_SRC_56_INT 0x000000b8
  14834. #define SQ_SRC_57_INT 0x000000b9
  14835. #define SQ_SRC_58_INT 0x000000ba
  14836. #define SQ_SRC_59_INT 0x000000bb
  14837. #define SQ_SRC_60_INT 0x000000bc
  14838. #define SQ_SRC_61_INT 0x000000bd
  14839. #define SQ_SRC_62_INT 0x000000be
  14840. #define SQ_SRC_63_INT 0x000000bf
  14841. /*
  14842. * VALUE_SQ_OP_MIMG value
  14843. */
  14844. #define SQ_IMAGE_LOAD 0x00000000
  14845. #define SQ_IMAGE_LOAD_MIP 0x00000001
  14846. #define SQ_IMAGE_LOAD_PCK 0x00000002
  14847. #define SQ_IMAGE_LOAD_PCK_SGN 0x00000003
  14848. #define SQ_IMAGE_LOAD_MIP_PCK 0x00000004
  14849. #define SQ_IMAGE_LOAD_MIP_PCK_SGN 0x00000005
  14850. #define SQ_IMAGE_STORE 0x00000008
  14851. #define SQ_IMAGE_STORE_MIP 0x00000009
  14852. #define SQ_IMAGE_STORE_PCK 0x0000000a
  14853. #define SQ_IMAGE_STORE_MIP_PCK 0x0000000b
  14854. #define SQ_IMAGE_GET_RESINFO 0x0000000e
  14855. #define SQ_IMAGE_ATOMIC_SWAP 0x00000010
  14856. #define SQ_IMAGE_ATOMIC_CMPSWAP 0x00000011
  14857. #define SQ_IMAGE_ATOMIC_ADD 0x00000012
  14858. #define SQ_IMAGE_ATOMIC_SUB 0x00000013
  14859. #define SQ_IMAGE_ATOMIC_SMIN 0x00000014
  14860. #define SQ_IMAGE_ATOMIC_UMIN 0x00000015
  14861. #define SQ_IMAGE_ATOMIC_SMAX 0x00000016
  14862. #define SQ_IMAGE_ATOMIC_UMAX 0x00000017
  14863. #define SQ_IMAGE_ATOMIC_AND 0x00000018
  14864. #define SQ_IMAGE_ATOMIC_OR 0x00000019
  14865. #define SQ_IMAGE_ATOMIC_XOR 0x0000001a
  14866. #define SQ_IMAGE_ATOMIC_INC 0x0000001b
  14867. #define SQ_IMAGE_ATOMIC_DEC 0x0000001c
  14868. #define SQ_IMAGE_SAMPLE 0x00000020
  14869. #define SQ_IMAGE_SAMPLE_CL 0x00000021
  14870. #define SQ_IMAGE_SAMPLE_D 0x00000022
  14871. #define SQ_IMAGE_SAMPLE_D_CL 0x00000023
  14872. #define SQ_IMAGE_SAMPLE_L 0x00000024
  14873. #define SQ_IMAGE_SAMPLE_B 0x00000025
  14874. #define SQ_IMAGE_SAMPLE_B_CL 0x00000026
  14875. #define SQ_IMAGE_SAMPLE_LZ 0x00000027
  14876. #define SQ_IMAGE_SAMPLE_C 0x00000028
  14877. #define SQ_IMAGE_SAMPLE_C_CL 0x00000029
  14878. #define SQ_IMAGE_SAMPLE_C_D 0x0000002a
  14879. #define SQ_IMAGE_SAMPLE_C_D_CL 0x0000002b
  14880. #define SQ_IMAGE_SAMPLE_C_L 0x0000002c
  14881. #define SQ_IMAGE_SAMPLE_C_B 0x0000002d
  14882. #define SQ_IMAGE_SAMPLE_C_B_CL 0x0000002e
  14883. #define SQ_IMAGE_SAMPLE_C_LZ 0x0000002f
  14884. #define SQ_IMAGE_SAMPLE_O 0x00000030
  14885. #define SQ_IMAGE_SAMPLE_CL_O 0x00000031
  14886. #define SQ_IMAGE_SAMPLE_D_O 0x00000032
  14887. #define SQ_IMAGE_SAMPLE_D_CL_O 0x00000033
  14888. #define SQ_IMAGE_SAMPLE_L_O 0x00000034
  14889. #define SQ_IMAGE_SAMPLE_B_O 0x00000035
  14890. #define SQ_IMAGE_SAMPLE_B_CL_O 0x00000036
  14891. #define SQ_IMAGE_SAMPLE_LZ_O 0x00000037
  14892. #define SQ_IMAGE_SAMPLE_C_O 0x00000038
  14893. #define SQ_IMAGE_SAMPLE_C_CL_O 0x00000039
  14894. #define SQ_IMAGE_SAMPLE_C_D_O 0x0000003a
  14895. #define SQ_IMAGE_SAMPLE_C_D_CL_O 0x0000003b
  14896. #define SQ_IMAGE_SAMPLE_C_L_O 0x0000003c
  14897. #define SQ_IMAGE_SAMPLE_C_B_O 0x0000003d
  14898. #define SQ_IMAGE_SAMPLE_C_B_CL_O 0x0000003e
  14899. #define SQ_IMAGE_SAMPLE_C_LZ_O 0x0000003f
  14900. #define SQ_IMAGE_GATHER4 0x00000040
  14901. #define SQ_IMAGE_GATHER4_CL 0x00000041
  14902. #define SQ_IMAGE_GATHER4H 0x00000042
  14903. #define SQ_IMAGE_GATHER4_L 0x00000044
  14904. #define SQ_IMAGE_GATHER4_B 0x00000045
  14905. #define SQ_IMAGE_GATHER4_B_CL 0x00000046
  14906. #define SQ_IMAGE_GATHER4_LZ 0x00000047
  14907. #define SQ_IMAGE_GATHER4_C 0x00000048
  14908. #define SQ_IMAGE_GATHER4_C_CL 0x00000049
  14909. #define SQ_IMAGE_GATHER4H_PCK 0x0000004a
  14910. #define SQ_IMAGE_GATHER8H_PCK 0x0000004b
  14911. #define SQ_IMAGE_GATHER4_C_L 0x0000004c
  14912. #define SQ_IMAGE_GATHER4_C_B 0x0000004d
  14913. #define SQ_IMAGE_GATHER4_C_B_CL 0x0000004e
  14914. #define SQ_IMAGE_GATHER4_C_LZ 0x0000004f
  14915. #define SQ_IMAGE_GATHER4_O 0x00000050
  14916. #define SQ_IMAGE_GATHER4_CL_O 0x00000051
  14917. #define SQ_IMAGE_GATHER4_L_O 0x00000054
  14918. #define SQ_IMAGE_GATHER4_B_O 0x00000055
  14919. #define SQ_IMAGE_GATHER4_B_CL_O 0x00000056
  14920. #define SQ_IMAGE_GATHER4_LZ_O 0x00000057
  14921. #define SQ_IMAGE_GATHER4_C_O 0x00000058
  14922. #define SQ_IMAGE_GATHER4_C_CL_O 0x00000059
  14923. #define SQ_IMAGE_GATHER4_C_L_O 0x0000005c
  14924. #define SQ_IMAGE_GATHER4_C_B_O 0x0000005d
  14925. #define SQ_IMAGE_GATHER4_C_B_CL_O 0x0000005e
  14926. #define SQ_IMAGE_GATHER4_C_LZ_O 0x0000005f
  14927. #define SQ_IMAGE_GET_LOD 0x00000060
  14928. #define SQ_IMAGE_SAMPLE_CD 0x00000068
  14929. #define SQ_IMAGE_SAMPLE_CD_CL 0x00000069
  14930. #define SQ_IMAGE_SAMPLE_C_CD 0x0000006a
  14931. #define SQ_IMAGE_SAMPLE_C_CD_CL 0x0000006b
  14932. #define SQ_IMAGE_SAMPLE_CD_O 0x0000006c
  14933. #define SQ_IMAGE_SAMPLE_CD_CL_O 0x0000006d
  14934. #define SQ_IMAGE_SAMPLE_C_CD_O 0x0000006e
  14935. #define SQ_IMAGE_SAMPLE_C_CD_CL_O 0x0000006f
  14936. #define SQ_IMAGE_RSRC256 0x0000007e
  14937. #define SQ_IMAGE_SAMPLER 0x0000007f
  14938. /*
  14939. * VALUE_SQ_HW_REG value
  14940. */
  14941. #define SQ_HW_REG_MODE 0x00000001
  14942. #define SQ_HW_REG_STATUS 0x00000002
  14943. #define SQ_HW_REG_TRAPSTS 0x00000003
  14944. #define SQ_HW_REG_HW_ID 0x00000004
  14945. #define SQ_HW_REG_GPR_ALLOC 0x00000005
  14946. #define SQ_HW_REG_LDS_ALLOC 0x00000006
  14947. #define SQ_HW_REG_IB_STS 0x00000007
  14948. #define SQ_HW_REG_PC_LO 0x00000008
  14949. #define SQ_HW_REG_PC_HI 0x00000009
  14950. #define SQ_HW_REG_INST_DW0 0x0000000a
  14951. #define SQ_HW_REG_INST_DW1 0x0000000b
  14952. #define SQ_HW_REG_IB_DBG0 0x0000000c
  14953. #define SQ_HW_REG_IB_DBG1 0x0000000d
  14954. #define SQ_HW_REG_FLUSH_IB 0x0000000e
  14955. #define SQ_HW_REG_SH_MEM_BASES 0x0000000f
  14956. #define SQ_HW_REG_SQ_SHADER_TBA_LO 0x00000010
  14957. #define SQ_HW_REG_SQ_SHADER_TBA_HI 0x00000011
  14958. #define SQ_HW_REG_SQ_SHADER_TMA_LO 0x00000012
  14959. #define SQ_HW_REG_SQ_SHADER_TMA_HI 0x00000013
  14960. /*
  14961. * VALUE_SQ_OP_SOP1 value
  14962. */
  14963. #define SQ_S_MOV_B32 0x00000000
  14964. #define SQ_S_MOV_B64 0x00000001
  14965. #define SQ_S_CMOV_B32 0x00000002
  14966. #define SQ_S_CMOV_B64 0x00000003
  14967. #define SQ_S_NOT_B32 0x00000004
  14968. #define SQ_S_NOT_B64 0x00000005
  14969. #define SQ_S_WQM_B32 0x00000006
  14970. #define SQ_S_WQM_B64 0x00000007
  14971. #define SQ_S_BREV_B32 0x00000008
  14972. #define SQ_S_BREV_B64 0x00000009
  14973. #define SQ_S_BCNT0_I32_B32 0x0000000a
  14974. #define SQ_S_BCNT0_I32_B64 0x0000000b
  14975. #define SQ_S_BCNT1_I32_B32 0x0000000c
  14976. #define SQ_S_BCNT1_I32_B64 0x0000000d
  14977. #define SQ_S_FF0_I32_B32 0x0000000e
  14978. #define SQ_S_FF0_I32_B64 0x0000000f
  14979. #define SQ_S_FF1_I32_B32 0x00000010
  14980. #define SQ_S_FF1_I32_B64 0x00000011
  14981. #define SQ_S_FLBIT_I32_B32 0x00000012
  14982. #define SQ_S_FLBIT_I32_B64 0x00000013
  14983. #define SQ_S_FLBIT_I32 0x00000014
  14984. #define SQ_S_FLBIT_I32_I64 0x00000015
  14985. #define SQ_S_SEXT_I32_I8 0x00000016
  14986. #define SQ_S_SEXT_I32_I16 0x00000017
  14987. #define SQ_S_BITSET0_B32 0x00000018
  14988. #define SQ_S_BITSET0_B64 0x00000019
  14989. #define SQ_S_BITSET1_B32 0x0000001a
  14990. #define SQ_S_BITSET1_B64 0x0000001b
  14991. #define SQ_S_GETPC_B64 0x0000001c
  14992. #define SQ_S_SETPC_B64 0x0000001d
  14993. #define SQ_S_SWAPPC_B64 0x0000001e
  14994. #define SQ_S_RFE_B64 0x0000001f
  14995. #define SQ_S_AND_SAVEEXEC_B64 0x00000020
  14996. #define SQ_S_OR_SAVEEXEC_B64 0x00000021
  14997. #define SQ_S_XOR_SAVEEXEC_B64 0x00000022
  14998. #define SQ_S_ANDN2_SAVEEXEC_B64 0x00000023
  14999. #define SQ_S_ORN2_SAVEEXEC_B64 0x00000024
  15000. #define SQ_S_NAND_SAVEEXEC_B64 0x00000025
  15001. #define SQ_S_NOR_SAVEEXEC_B64 0x00000026
  15002. #define SQ_S_XNOR_SAVEEXEC_B64 0x00000027
  15003. #define SQ_S_QUADMASK_B32 0x00000028
  15004. #define SQ_S_QUADMASK_B64 0x00000029
  15005. #define SQ_S_MOVRELS_B32 0x0000002a
  15006. #define SQ_S_MOVRELS_B64 0x0000002b
  15007. #define SQ_S_MOVRELD_B32 0x0000002c
  15008. #define SQ_S_MOVRELD_B64 0x0000002d
  15009. #define SQ_S_CBRANCH_JOIN 0x0000002e
  15010. #define SQ_S_MOV_REGRD_B32 0x0000002f
  15011. #define SQ_S_ABS_I32 0x00000030
  15012. #define SQ_S_MOV_FED_B32 0x00000031
  15013. #define SQ_S_SET_GPR_IDX_IDX 0x00000032
  15014. #define SQ_S_ANDN1_SAVEEXEC_B64 0x00000033
  15015. #define SQ_S_ORN1_SAVEEXEC_B64 0x00000034
  15016. #define SQ_S_ANDN1_WREXEC_B64 0x00000035
  15017. #define SQ_S_ANDN2_WREXEC_B64 0x00000036
  15018. #define SQ_S_BITREPLICATE_B64_B32 0x00000037
  15019. /*
  15020. * VALUE_SQ_CNT value
  15021. */
  15022. #define SQ_CNT1 0x00000000
  15023. #define SQ_CNT2 0x00000001
  15024. #define SQ_CNT3 0x00000002
  15025. #define SQ_CNT4 0x00000003
  15026. /*
  15027. * VALUE_SQ_OP_VOP3 value
  15028. */
  15029. #define SQ_V_MAD_LEGACY_F32 0x000001c0
  15030. #define SQ_V_MAD_F32 0x000001c1
  15031. #define SQ_V_MAD_I32_I24 0x000001c2
  15032. #define SQ_V_MAD_U32_U24 0x000001c3
  15033. #define SQ_V_CUBEID_F32 0x000001c4
  15034. #define SQ_V_CUBESC_F32 0x000001c5
  15035. #define SQ_V_CUBETC_F32 0x000001c6
  15036. #define SQ_V_CUBEMA_F32 0x000001c7
  15037. #define SQ_V_BFE_U32 0x000001c8
  15038. #define SQ_V_BFE_I32 0x000001c9
  15039. #define SQ_V_BFI_B32 0x000001ca
  15040. #define SQ_V_FMA_F32 0x000001cb
  15041. #define SQ_V_FMA_F64 0x000001cc
  15042. #define SQ_V_LERP_U8 0x000001cd
  15043. #define SQ_V_ALIGNBIT_B32 0x000001ce
  15044. #define SQ_V_ALIGNBYTE_B32 0x000001cf
  15045. #define SQ_V_MIN3_F32 0x000001d0
  15046. #define SQ_V_MIN3_I32 0x000001d1
  15047. #define SQ_V_MIN3_U32 0x000001d2
  15048. #define SQ_V_MAX3_F32 0x000001d3
  15049. #define SQ_V_MAX3_I32 0x000001d4
  15050. #define SQ_V_MAX3_U32 0x000001d5
  15051. #define SQ_V_MED3_F32 0x000001d6
  15052. #define SQ_V_MED3_I32 0x000001d7
  15053. #define SQ_V_MED3_U32 0x000001d8
  15054. #define SQ_V_SAD_U8 0x000001d9
  15055. #define SQ_V_SAD_HI_U8 0x000001da
  15056. #define SQ_V_SAD_U16 0x000001db
  15057. #define SQ_V_SAD_U32 0x000001dc
  15058. #define SQ_V_CVT_PK_U8_F32 0x000001dd
  15059. #define SQ_V_DIV_FIXUP_F32 0x000001de
  15060. #define SQ_V_DIV_FIXUP_F64 0x000001df
  15061. #define SQ_V_DIV_SCALE_F32 0x000001e0
  15062. #define SQ_V_DIV_SCALE_F64 0x000001e1
  15063. #define SQ_V_DIV_FMAS_F32 0x000001e2
  15064. #define SQ_V_DIV_FMAS_F64 0x000001e3
  15065. #define SQ_V_MSAD_U8 0x000001e4
  15066. #define SQ_V_QSAD_PK_U16_U8 0x000001e5
  15067. #define SQ_V_MQSAD_PK_U16_U8 0x000001e6
  15068. #define SQ_V_MQSAD_U32_U8 0x000001e7
  15069. #define SQ_V_MAD_U64_U32 0x000001e8
  15070. #define SQ_V_MAD_I64_I32 0x000001e9
  15071. #define SQ_V_MAD_LEGACY_F16 0x000001ea
  15072. #define SQ_V_MAD_LEGACY_U16 0x000001eb
  15073. #define SQ_V_MAD_LEGACY_I16 0x000001ec
  15074. #define SQ_V_PERM_B32 0x000001ed
  15075. #define SQ_V_FMA_LEGACY_F16 0x000001ee
  15076. #define SQ_V_DIV_FIXUP_LEGACY_F16 0x000001ef
  15077. #define SQ_V_CVT_PKACCUM_U8_F32 0x000001f0
  15078. #define SQ_V_MAD_U32_U16 0x000001f1
  15079. #define SQ_V_MAD_I32_I16 0x000001f2
  15080. #define SQ_V_XAD_U32 0x000001f3
  15081. #define SQ_V_MIN3_F16 0x000001f4
  15082. #define SQ_V_MIN3_I16 0x000001f5
  15083. #define SQ_V_MIN3_U16 0x000001f6
  15084. #define SQ_V_MAX3_F16 0x000001f7
  15085. #define SQ_V_MAX3_I16 0x000001f8
  15086. #define SQ_V_MAX3_U16 0x000001f9
  15087. #define SQ_V_MED3_F16 0x000001fa
  15088. #define SQ_V_MED3_I16 0x000001fb
  15089. #define SQ_V_MED3_U16 0x000001fc
  15090. #define SQ_V_LSHL_ADD_U32 0x000001fd
  15091. #define SQ_V_ADD_LSHL_U32 0x000001fe
  15092. #define SQ_V_ADD3_U32 0x000001ff
  15093. #define SQ_V_LSHL_OR_B32 0x00000200
  15094. #define SQ_V_AND_OR_B32 0x00000201
  15095. #define SQ_V_OR3_B32 0x00000202
  15096. #define SQ_V_MAD_F16 0x00000203
  15097. #define SQ_V_MAD_U16 0x00000204
  15098. #define SQ_V_MAD_I16 0x00000205
  15099. #define SQ_V_FMA_F16 0x00000206
  15100. #define SQ_V_DIV_FIXUP_F16 0x00000207
  15101. #define SQ_V_INTERP_P1LL_F16 0x00000274
  15102. #define SQ_V_INTERP_P1LV_F16 0x00000275
  15103. #define SQ_V_INTERP_P2_LEGACY_F16 0x00000276
  15104. #define SQ_V_INTERP_P2_F16 0x00000277
  15105. #define SQ_V_ADD_F64 0x00000280
  15106. #define SQ_V_MUL_F64 0x00000281
  15107. #define SQ_V_MIN_F64 0x00000282
  15108. #define SQ_V_MAX_F64 0x00000283
  15109. #define SQ_V_LDEXP_F64 0x00000284
  15110. #define SQ_V_MUL_LO_U32 0x00000285
  15111. #define SQ_V_MUL_HI_U32 0x00000286
  15112. #define SQ_V_MUL_HI_I32 0x00000287
  15113. #define SQ_V_LDEXP_F32 0x00000288
  15114. #define SQ_V_READLANE_B32 0x00000289
  15115. #define SQ_V_WRITELANE_B32 0x0000028a
  15116. #define SQ_V_BCNT_U32_B32 0x0000028b
  15117. #define SQ_V_MBCNT_LO_U32_B32 0x0000028c
  15118. #define SQ_V_MBCNT_HI_U32_B32 0x0000028d
  15119. #define SQ_V_MAC_LEGACY_F32 0x0000028e
  15120. #define SQ_V_LSHLREV_B64 0x0000028f
  15121. #define SQ_V_LSHRREV_B64 0x00000290
  15122. #define SQ_V_ASHRREV_I64 0x00000291
  15123. #define SQ_V_TRIG_PREOP_F64 0x00000292
  15124. #define SQ_V_BFM_B32 0x00000293
  15125. #define SQ_V_CVT_PKNORM_I16_F32 0x00000294
  15126. #define SQ_V_CVT_PKNORM_U16_F32 0x00000295
  15127. #define SQ_V_CVT_PKRTZ_F16_F32 0x00000296
  15128. #define SQ_V_CVT_PK_U16_U32 0x00000297
  15129. #define SQ_V_CVT_PK_I16_I32 0x00000298
  15130. #define SQ_V_CVT_PKNORM_I16_F16 0x00000299
  15131. #define SQ_V_CVT_PKNORM_U16_F16 0x0000029a
  15132. #define SQ_V_READLANE_REGRD_B32 0x0000029b
  15133. #define SQ_V_ADD_I32 0x0000029c
  15134. #define SQ_V_SUB_I32 0x0000029d
  15135. #define SQ_V_ADD_I16 0x0000029e
  15136. #define SQ_V_SUB_I16 0x0000029f
  15137. #define SQ_V_PACK_B32_F16 0x000002a0
  15138. /*
  15139. * VALUE_SQ_SSRC_SPECIAL_LIT value
  15140. */
  15141. #define SQ_SRC_LITERAL 0x000000ff
  15142. /*
  15143. * VALUE_SQ_DPP_CTRL value
  15144. */
  15145. #define SQ_DPP_QUAD_PERM 0x00000000
  15146. #define SQ_DPP_ROW_SL1 0x00000101
  15147. #define SQ_DPP_ROW_SL2 0x00000102
  15148. #define SQ_DPP_ROW_SL3 0x00000103
  15149. #define SQ_DPP_ROW_SL4 0x00000104
  15150. #define SQ_DPP_ROW_SL5 0x00000105
  15151. #define SQ_DPP_ROW_SL6 0x00000106
  15152. #define SQ_DPP_ROW_SL7 0x00000107
  15153. #define SQ_DPP_ROW_SL8 0x00000108
  15154. #define SQ_DPP_ROW_SL9 0x00000109
  15155. #define SQ_DPP_ROW_SL10 0x0000010a
  15156. #define SQ_DPP_ROW_SL11 0x0000010b
  15157. #define SQ_DPP_ROW_SL12 0x0000010c
  15158. #define SQ_DPP_ROW_SL13 0x0000010d
  15159. #define SQ_DPP_ROW_SL14 0x0000010e
  15160. #define SQ_DPP_ROW_SL15 0x0000010f
  15161. #define SQ_DPP_ROW_SR1 0x00000111
  15162. #define SQ_DPP_ROW_SR2 0x00000112
  15163. #define SQ_DPP_ROW_SR3 0x00000113
  15164. #define SQ_DPP_ROW_SR4 0x00000114
  15165. #define SQ_DPP_ROW_SR5 0x00000115
  15166. #define SQ_DPP_ROW_SR6 0x00000116
  15167. #define SQ_DPP_ROW_SR7 0x00000117
  15168. #define SQ_DPP_ROW_SR8 0x00000118
  15169. #define SQ_DPP_ROW_SR9 0x00000119
  15170. #define SQ_DPP_ROW_SR10 0x0000011a
  15171. #define SQ_DPP_ROW_SR11 0x0000011b
  15172. #define SQ_DPP_ROW_SR12 0x0000011c
  15173. #define SQ_DPP_ROW_SR13 0x0000011d
  15174. #define SQ_DPP_ROW_SR14 0x0000011e
  15175. #define SQ_DPP_ROW_SR15 0x0000011f
  15176. #define SQ_DPP_ROW_RR1 0x00000121
  15177. #define SQ_DPP_ROW_RR2 0x00000122
  15178. #define SQ_DPP_ROW_RR3 0x00000123
  15179. #define SQ_DPP_ROW_RR4 0x00000124
  15180. #define SQ_DPP_ROW_RR5 0x00000125
  15181. #define SQ_DPP_ROW_RR6 0x00000126
  15182. #define SQ_DPP_ROW_RR7 0x00000127
  15183. #define SQ_DPP_ROW_RR8 0x00000128
  15184. #define SQ_DPP_ROW_RR9 0x00000129
  15185. #define SQ_DPP_ROW_RR10 0x0000012a
  15186. #define SQ_DPP_ROW_RR11 0x0000012b
  15187. #define SQ_DPP_ROW_RR12 0x0000012c
  15188. #define SQ_DPP_ROW_RR13 0x0000012d
  15189. #define SQ_DPP_ROW_RR14 0x0000012e
  15190. #define SQ_DPP_ROW_RR15 0x0000012f
  15191. #define SQ_DPP_WF_SL1 0x00000130
  15192. #define SQ_DPP_WF_RL1 0x00000134
  15193. #define SQ_DPP_WF_SR1 0x00000138
  15194. #define SQ_DPP_WF_RR1 0x0000013c
  15195. #define SQ_DPP_ROW_MIRROR 0x00000140
  15196. #define SQ_DPP_ROW_HALF_MIRROR 0x00000141
  15197. #define SQ_DPP_ROW_BCAST15 0x00000142
  15198. #define SQ_DPP_ROW_BCAST31 0x00000143
  15199. /*
  15200. * VALUE_SQ_FLAT_SCRATCH_LOHI value
  15201. */
  15202. #define SQ_FLAT_SCRATCH_LO 0x00000066
  15203. #define SQ_FLAT_SCRATCH_HI 0x00000067
  15204. /*
  15205. * VALUE_SQ_OP_VOP1 value
  15206. */
  15207. #define SQ_V_NOP 0x00000000
  15208. #define SQ_V_MOV_B32 0x00000001
  15209. #define SQ_V_READFIRSTLANE_B32 0x00000002
  15210. #define SQ_V_CVT_I32_F64 0x00000003
  15211. #define SQ_V_CVT_F64_I32 0x00000004
  15212. #define SQ_V_CVT_F32_I32 0x00000005
  15213. #define SQ_V_CVT_F32_U32 0x00000006
  15214. #define SQ_V_CVT_U32_F32 0x00000007
  15215. #define SQ_V_CVT_I32_F32 0x00000008
  15216. #define SQ_V_MOV_FED_B32 0x00000009
  15217. #define SQ_V_CVT_F16_F32 0x0000000a
  15218. #define SQ_V_CVT_F32_F16 0x0000000b
  15219. #define SQ_V_CVT_RPI_I32_F32 0x0000000c
  15220. #define SQ_V_CVT_FLR_I32_F32 0x0000000d
  15221. #define SQ_V_CVT_OFF_F32_I4 0x0000000e
  15222. #define SQ_V_CVT_F32_F64 0x0000000f
  15223. #define SQ_V_CVT_F64_F32 0x00000010
  15224. #define SQ_V_CVT_F32_UBYTE0 0x00000011
  15225. #define SQ_V_CVT_F32_UBYTE1 0x00000012
  15226. #define SQ_V_CVT_F32_UBYTE2 0x00000013
  15227. #define SQ_V_CVT_F32_UBYTE3 0x00000014
  15228. #define SQ_V_CVT_U32_F64 0x00000015
  15229. #define SQ_V_CVT_F64_U32 0x00000016
  15230. #define SQ_V_TRUNC_F64 0x00000017
  15231. #define SQ_V_CEIL_F64 0x00000018
  15232. #define SQ_V_RNDNE_F64 0x00000019
  15233. #define SQ_V_FLOOR_F64 0x0000001a
  15234. #define SQ_V_FRACT_F32 0x0000001b
  15235. #define SQ_V_TRUNC_F32 0x0000001c
  15236. #define SQ_V_CEIL_F32 0x0000001d
  15237. #define SQ_V_RNDNE_F32 0x0000001e
  15238. #define SQ_V_FLOOR_F32 0x0000001f
  15239. #define SQ_V_EXP_F32 0x00000020
  15240. #define SQ_V_LOG_F32 0x00000021
  15241. #define SQ_V_RCP_F32 0x00000022
  15242. #define SQ_V_RCP_IFLAG_F32 0x00000023
  15243. #define SQ_V_RSQ_F32 0x00000024
  15244. #define SQ_V_RCP_F64 0x00000025
  15245. #define SQ_V_RSQ_F64 0x00000026
  15246. #define SQ_V_SQRT_F32 0x00000027
  15247. #define SQ_V_SQRT_F64 0x00000028
  15248. #define SQ_V_SIN_F32 0x00000029
  15249. #define SQ_V_COS_F32 0x0000002a
  15250. #define SQ_V_NOT_B32 0x0000002b
  15251. #define SQ_V_BFREV_B32 0x0000002c
  15252. #define SQ_V_FFBH_U32 0x0000002d
  15253. #define SQ_V_FFBL_B32 0x0000002e
  15254. #define SQ_V_FFBH_I32 0x0000002f
  15255. #define SQ_V_FREXP_EXP_I32_F64 0x00000030
  15256. #define SQ_V_FREXP_MANT_F64 0x00000031
  15257. #define SQ_V_FRACT_F64 0x00000032
  15258. #define SQ_V_FREXP_EXP_I32_F32 0x00000033
  15259. #define SQ_V_FREXP_MANT_F32 0x00000034
  15260. #define SQ_V_CLREXCP 0x00000035
  15261. #define SQ_V_MOV_PRSV_B32 0x00000036
  15262. #define SQ_V_CVT_F16_U16 0x00000039
  15263. #define SQ_V_CVT_F16_I16 0x0000003a
  15264. #define SQ_V_CVT_U16_F16 0x0000003b
  15265. #define SQ_V_CVT_I16_F16 0x0000003c
  15266. #define SQ_V_RCP_F16 0x0000003d
  15267. #define SQ_V_SQRT_F16 0x0000003e
  15268. #define SQ_V_RSQ_F16 0x0000003f
  15269. #define SQ_V_LOG_F16 0x00000040
  15270. #define SQ_V_EXP_F16 0x00000041
  15271. #define SQ_V_FREXP_MANT_F16 0x00000042
  15272. #define SQ_V_FREXP_EXP_I16_F16 0x00000043
  15273. #define SQ_V_FLOOR_F16 0x00000044
  15274. #define SQ_V_CEIL_F16 0x00000045
  15275. #define SQ_V_TRUNC_F16 0x00000046
  15276. #define SQ_V_RNDNE_F16 0x00000047
  15277. #define SQ_V_FRACT_F16 0x00000048
  15278. #define SQ_V_SIN_F16 0x00000049
  15279. #define SQ_V_COS_F16 0x0000004a
  15280. #define SQ_V_EXP_LEGACY_F32 0x0000004b
  15281. #define SQ_V_LOG_LEGACY_F32 0x0000004c
  15282. #define SQ_V_CVT_NORM_I16_F16 0x0000004d
  15283. #define SQ_V_CVT_NORM_U16_F16 0x0000004e
  15284. #define SQ_V_SAT_PK_U8_I16 0x0000004f
  15285. #define SQ_V_WRITELANE_IMM32 0x00000050
  15286. #define SQ_V_SWAP_B32 0x00000051
  15287. /*
  15288. * VALUE_SQ_OP_FLAT value
  15289. */
  15290. #define SQ_FLAT_LOAD_UBYTE 0x00000010
  15291. #define SQ_FLAT_LOAD_SBYTE 0x00000011
  15292. #define SQ_FLAT_LOAD_USHORT 0x00000012
  15293. #define SQ_FLAT_LOAD_SSHORT 0x00000013
  15294. #define SQ_FLAT_LOAD_DWORD 0x00000014
  15295. #define SQ_FLAT_LOAD_DWORDX2 0x00000015
  15296. #define SQ_FLAT_LOAD_DWORDX3 0x00000016
  15297. #define SQ_FLAT_LOAD_DWORDX4 0x00000017
  15298. #define SQ_FLAT_STORE_BYTE 0x00000018
  15299. #define SQ_FLAT_STORE_SHORT 0x0000001a
  15300. #define SQ_FLAT_STORE_DWORD 0x0000001c
  15301. #define SQ_FLAT_STORE_DWORDX2 0x0000001d
  15302. #define SQ_FLAT_STORE_DWORDX3 0x0000001e
  15303. #define SQ_FLAT_STORE_DWORDX4 0x0000001f
  15304. #define SQ_FLAT_ATOMIC_SWAP 0x00000040
  15305. #define SQ_FLAT_ATOMIC_CMPSWAP 0x00000041
  15306. #define SQ_FLAT_ATOMIC_ADD 0x00000042
  15307. #define SQ_FLAT_ATOMIC_SUB 0x00000043
  15308. #define SQ_FLAT_ATOMIC_SMIN 0x00000044
  15309. #define SQ_FLAT_ATOMIC_UMIN 0x00000045
  15310. #define SQ_FLAT_ATOMIC_SMAX 0x00000046
  15311. #define SQ_FLAT_ATOMIC_UMAX 0x00000047
  15312. #define SQ_FLAT_ATOMIC_AND 0x00000048
  15313. #define SQ_FLAT_ATOMIC_OR 0x00000049
  15314. #define SQ_FLAT_ATOMIC_XOR 0x0000004a
  15315. #define SQ_FLAT_ATOMIC_INC 0x0000004b
  15316. #define SQ_FLAT_ATOMIC_DEC 0x0000004c
  15317. #define SQ_FLAT_ATOMIC_SWAP_X2 0x00000060
  15318. #define SQ_FLAT_ATOMIC_CMPSWAP_X2 0x00000061
  15319. #define SQ_FLAT_ATOMIC_ADD_X2 0x00000062
  15320. #define SQ_FLAT_ATOMIC_SUB_X2 0x00000063
  15321. #define SQ_FLAT_ATOMIC_SMIN_X2 0x00000064
  15322. #define SQ_FLAT_ATOMIC_UMIN_X2 0x00000065
  15323. #define SQ_FLAT_ATOMIC_SMAX_X2 0x00000066
  15324. #define SQ_FLAT_ATOMIC_UMAX_X2 0x00000067
  15325. #define SQ_FLAT_ATOMIC_AND_X2 0x00000068
  15326. #define SQ_FLAT_ATOMIC_OR_X2 0x00000069
  15327. #define SQ_FLAT_ATOMIC_XOR_X2 0x0000006a
  15328. #define SQ_FLAT_ATOMIC_INC_X2 0x0000006b
  15329. #define SQ_FLAT_ATOMIC_DEC_X2 0x0000006c
  15330. /*
  15331. * VALUE_SQ_OP_DS value
  15332. */
  15333. #define SQ_DS_ADD_U32 0x00000000
  15334. #define SQ_DS_SUB_U32 0x00000001
  15335. #define SQ_DS_RSUB_U32 0x00000002
  15336. #define SQ_DS_INC_U32 0x00000003
  15337. #define SQ_DS_DEC_U32 0x00000004
  15338. #define SQ_DS_MIN_I32 0x00000005
  15339. #define SQ_DS_MAX_I32 0x00000006
  15340. #define SQ_DS_MIN_U32 0x00000007
  15341. #define SQ_DS_MAX_U32 0x00000008
  15342. #define SQ_DS_AND_B32 0x00000009
  15343. #define SQ_DS_OR_B32 0x0000000a
  15344. #define SQ_DS_XOR_B32 0x0000000b
  15345. #define SQ_DS_MSKOR_B32 0x0000000c
  15346. #define SQ_DS_WRITE_B32 0x0000000d
  15347. #define SQ_DS_WRITE2_B32 0x0000000e
  15348. #define SQ_DS_WRITE2ST64_B32 0x0000000f
  15349. #define SQ_DS_CMPST_B32 0x00000010
  15350. #define SQ_DS_CMPST_F32 0x00000011
  15351. #define SQ_DS_MIN_F32 0x00000012
  15352. #define SQ_DS_MAX_F32 0x00000013
  15353. #define SQ_DS_NOP 0x00000014
  15354. #define SQ_DS_ADD_F32 0x00000015
  15355. #define SQ_DS_WRITE_ADDTID_B32 0x0000001d
  15356. #define SQ_DS_WRITE_B8 0x0000001e
  15357. #define SQ_DS_WRITE_B16 0x0000001f
  15358. #define SQ_DS_ADD_RTN_U32 0x00000020
  15359. #define SQ_DS_SUB_RTN_U32 0x00000021
  15360. #define SQ_DS_RSUB_RTN_U32 0x00000022
  15361. #define SQ_DS_INC_RTN_U32 0x00000023
  15362. #define SQ_DS_DEC_RTN_U32 0x00000024
  15363. #define SQ_DS_MIN_RTN_I32 0x00000025
  15364. #define SQ_DS_MAX_RTN_I32 0x00000026
  15365. #define SQ_DS_MIN_RTN_U32 0x00000027
  15366. #define SQ_DS_MAX_RTN_U32 0x00000028
  15367. #define SQ_DS_AND_RTN_B32 0x00000029
  15368. #define SQ_DS_OR_RTN_B32 0x0000002a
  15369. #define SQ_DS_XOR_RTN_B32 0x0000002b
  15370. #define SQ_DS_MSKOR_RTN_B32 0x0000002c
  15371. #define SQ_DS_WRXCHG_RTN_B32 0x0000002d
  15372. #define SQ_DS_WRXCHG2_RTN_B32 0x0000002e
  15373. #define SQ_DS_WRXCHG2ST64_RTN_B32 0x0000002f
  15374. #define SQ_DS_CMPST_RTN_B32 0x00000030
  15375. #define SQ_DS_CMPST_RTN_F32 0x00000031
  15376. #define SQ_DS_MIN_RTN_F32 0x00000032
  15377. #define SQ_DS_MAX_RTN_F32 0x00000033
  15378. #define SQ_DS_WRAP_RTN_B32 0x00000034
  15379. #define SQ_DS_ADD_RTN_F32 0x00000035
  15380. #define SQ_DS_READ_B32 0x00000036
  15381. #define SQ_DS_READ2_B32 0x00000037
  15382. #define SQ_DS_READ2ST64_B32 0x00000038
  15383. #define SQ_DS_READ_I8 0x00000039
  15384. #define SQ_DS_READ_U8 0x0000003a
  15385. #define SQ_DS_READ_I16 0x0000003b
  15386. #define SQ_DS_READ_U16 0x0000003c
  15387. #define SQ_DS_SWIZZLE_B32 0x0000003d
  15388. #define SQ_DS_PERMUTE_B32 0x0000003e
  15389. #define SQ_DS_BPERMUTE_B32 0x0000003f
  15390. #define SQ_DS_ADD_U64 0x00000040
  15391. #define SQ_DS_SUB_U64 0x00000041
  15392. #define SQ_DS_RSUB_U64 0x00000042
  15393. #define SQ_DS_INC_U64 0x00000043
  15394. #define SQ_DS_DEC_U64 0x00000044
  15395. #define SQ_DS_MIN_I64 0x00000045
  15396. #define SQ_DS_MAX_I64 0x00000046
  15397. #define SQ_DS_MIN_U64 0x00000047
  15398. #define SQ_DS_MAX_U64 0x00000048
  15399. #define SQ_DS_AND_B64 0x00000049
  15400. #define SQ_DS_OR_B64 0x0000004a
  15401. #define SQ_DS_XOR_B64 0x0000004b
  15402. #define SQ_DS_MSKOR_B64 0x0000004c
  15403. #define SQ_DS_WRITE_B64 0x0000004d
  15404. #define SQ_DS_WRITE2_B64 0x0000004e
  15405. #define SQ_DS_WRITE2ST64_B64 0x0000004f
  15406. #define SQ_DS_CMPST_B64 0x00000050
  15407. #define SQ_DS_CMPST_F64 0x00000051
  15408. #define SQ_DS_MIN_F64 0x00000052
  15409. #define SQ_DS_MAX_F64 0x00000053
  15410. #define SQ_DS_ADD_RTN_U64 0x00000060
  15411. #define SQ_DS_SUB_RTN_U64 0x00000061
  15412. #define SQ_DS_RSUB_RTN_U64 0x00000062
  15413. #define SQ_DS_INC_RTN_U64 0x00000063
  15414. #define SQ_DS_DEC_RTN_U64 0x00000064
  15415. #define SQ_DS_MIN_RTN_I64 0x00000065
  15416. #define SQ_DS_MAX_RTN_I64 0x00000066
  15417. #define SQ_DS_MIN_RTN_U64 0x00000067
  15418. #define SQ_DS_MAX_RTN_U64 0x00000068
  15419. #define SQ_DS_AND_RTN_B64 0x00000069
  15420. #define SQ_DS_OR_RTN_B64 0x0000006a
  15421. #define SQ_DS_XOR_RTN_B64 0x0000006b
  15422. #define SQ_DS_MSKOR_RTN_B64 0x0000006c
  15423. #define SQ_DS_WRXCHG_RTN_B64 0x0000006d
  15424. #define SQ_DS_WRXCHG2_RTN_B64 0x0000006e
  15425. #define SQ_DS_WRXCHG2ST64_RTN_B64 0x0000006f
  15426. #define SQ_DS_CMPST_RTN_B64 0x00000070
  15427. #define SQ_DS_CMPST_RTN_F64 0x00000071
  15428. #define SQ_DS_MIN_RTN_F64 0x00000072
  15429. #define SQ_DS_MAX_RTN_F64 0x00000073
  15430. #define SQ_DS_READ_B64 0x00000076
  15431. #define SQ_DS_READ2_B64 0x00000077
  15432. #define SQ_DS_READ2ST64_B64 0x00000078
  15433. #define SQ_DS_CONDXCHG32_RTN_B64 0x0000007e
  15434. #define SQ_DS_ADD_SRC2_U32 0x00000080
  15435. #define SQ_DS_SUB_SRC2_U32 0x00000081
  15436. #define SQ_DS_RSUB_SRC2_U32 0x00000082
  15437. #define SQ_DS_INC_SRC2_U32 0x00000083
  15438. #define SQ_DS_DEC_SRC2_U32 0x00000084
  15439. #define SQ_DS_MIN_SRC2_I32 0x00000085
  15440. #define SQ_DS_MAX_SRC2_I32 0x00000086
  15441. #define SQ_DS_MIN_SRC2_U32 0x00000087
  15442. #define SQ_DS_MAX_SRC2_U32 0x00000088
  15443. #define SQ_DS_AND_SRC2_B32 0x00000089
  15444. #define SQ_DS_OR_SRC2_B32 0x0000008a
  15445. #define SQ_DS_XOR_SRC2_B32 0x0000008b
  15446. #define SQ_DS_WRITE_SRC2_B32 0x0000008d
  15447. #define SQ_DS_MIN_SRC2_F32 0x00000092
  15448. #define SQ_DS_MAX_SRC2_F32 0x00000093
  15449. #define SQ_DS_ADD_SRC2_F32 0x00000095
  15450. #define SQ_DS_GWS_SEMA_RELEASE_ALL 0x00000098
  15451. #define SQ_DS_GWS_INIT 0x00000099
  15452. #define SQ_DS_GWS_SEMA_V 0x0000009a
  15453. #define SQ_DS_GWS_SEMA_BR 0x0000009b
  15454. #define SQ_DS_GWS_SEMA_P 0x0000009c
  15455. #define SQ_DS_GWS_BARRIER 0x0000009d
  15456. #define SQ_DS_READ_ADDTID_B32 0x000000b6
  15457. #define SQ_DS_CONSUME 0x000000bd
  15458. #define SQ_DS_APPEND 0x000000be
  15459. #define SQ_DS_ORDERED_COUNT 0x000000bf
  15460. #define SQ_DS_ADD_SRC2_U64 0x000000c0
  15461. #define SQ_DS_SUB_SRC2_U64 0x000000c1
  15462. #define SQ_DS_RSUB_SRC2_U64 0x000000c2
  15463. #define SQ_DS_INC_SRC2_U64 0x000000c3
  15464. #define SQ_DS_DEC_SRC2_U64 0x000000c4
  15465. #define SQ_DS_MIN_SRC2_I64 0x000000c5
  15466. #define SQ_DS_MAX_SRC2_I64 0x000000c6
  15467. #define SQ_DS_MIN_SRC2_U64 0x000000c7
  15468. #define SQ_DS_MAX_SRC2_U64 0x000000c8
  15469. #define SQ_DS_AND_SRC2_B64 0x000000c9
  15470. #define SQ_DS_OR_SRC2_B64 0x000000ca
  15471. #define SQ_DS_XOR_SRC2_B64 0x000000cb
  15472. #define SQ_DS_WRITE_SRC2_B64 0x000000cd
  15473. #define SQ_DS_MIN_SRC2_F64 0x000000d2
  15474. #define SQ_DS_MAX_SRC2_F64 0x000000d3
  15475. #define SQ_DS_WRITE_B96 0x000000de
  15476. #define SQ_DS_WRITE_B128 0x000000df
  15477. #define SQ_DS_CONDXCHG32_RTN_B128 0x000000fd
  15478. #define SQ_DS_READ_B96 0x000000fe
  15479. #define SQ_DS_READ_B128 0x000000ff
  15480. /*
  15481. * VALUE_SQ_OP_SMEM value
  15482. */
  15483. #define SQ_S_LOAD_DWORD 0x00000000
  15484. #define SQ_S_LOAD_DWORDX2 0x00000001
  15485. #define SQ_S_LOAD_DWORDX4 0x00000002
  15486. #define SQ_S_LOAD_DWORDX8 0x00000003
  15487. #define SQ_S_LOAD_DWORDX16 0x00000004
  15488. #define SQ_S_SCRATCH_LOAD_DWORD 0x00000005
  15489. #define SQ_S_SCRATCH_LOAD_DWORDX2 0x00000006
  15490. #define SQ_S_SCRATCH_LOAD_DWORDX4 0x00000007
  15491. #define SQ_S_BUFFER_LOAD_DWORD 0x00000008
  15492. #define SQ_S_BUFFER_LOAD_DWORDX2 0x00000009
  15493. #define SQ_S_BUFFER_LOAD_DWORDX4 0x0000000a
  15494. #define SQ_S_BUFFER_LOAD_DWORDX8 0x0000000b
  15495. #define SQ_S_BUFFER_LOAD_DWORDX16 0x0000000c
  15496. #define SQ_S_STORE_DWORD 0x00000010
  15497. #define SQ_S_STORE_DWORDX2 0x00000011
  15498. #define SQ_S_STORE_DWORDX4 0x00000012
  15499. #define SQ_S_SCRATCH_STORE_DWORD 0x00000015
  15500. #define SQ_S_SCRATCH_STORE_DWORDX2 0x00000016
  15501. #define SQ_S_SCRATCH_STORE_DWORDX4 0x00000017
  15502. #define SQ_S_BUFFER_STORE_DWORD 0x00000018
  15503. #define SQ_S_BUFFER_STORE_DWORDX2 0x00000019
  15504. #define SQ_S_BUFFER_STORE_DWORDX4 0x0000001a
  15505. #define SQ_S_DCACHE_INV 0x00000020
  15506. #define SQ_S_DCACHE_WB 0x00000021
  15507. #define SQ_S_DCACHE_INV_VOL 0x00000022
  15508. #define SQ_S_DCACHE_WB_VOL 0x00000023
  15509. #define SQ_S_MEMTIME 0x00000024
  15510. #define SQ_S_MEMREALTIME 0x00000025
  15511. #define SQ_S_ATC_PROBE 0x00000026
  15512. #define SQ_S_ATC_PROBE_BUFFER 0x00000027
  15513. #define SQ_S_BUFFER_ATOMIC_SWAP 0x00000040
  15514. #define SQ_S_BUFFER_ATOMIC_CMPSWAP 0x00000041
  15515. #define SQ_S_BUFFER_ATOMIC_ADD 0x00000042
  15516. #define SQ_S_BUFFER_ATOMIC_SUB 0x00000043
  15517. #define SQ_S_BUFFER_ATOMIC_SMIN 0x00000044
  15518. #define SQ_S_BUFFER_ATOMIC_UMIN 0x00000045
  15519. #define SQ_S_BUFFER_ATOMIC_SMAX 0x00000046
  15520. #define SQ_S_BUFFER_ATOMIC_UMAX 0x00000047
  15521. #define SQ_S_BUFFER_ATOMIC_AND 0x00000048
  15522. #define SQ_S_BUFFER_ATOMIC_OR 0x00000049
  15523. #define SQ_S_BUFFER_ATOMIC_XOR 0x0000004a
  15524. #define SQ_S_BUFFER_ATOMIC_INC 0x0000004b
  15525. #define SQ_S_BUFFER_ATOMIC_DEC 0x0000004c
  15526. #define SQ_S_BUFFER_ATOMIC_SWAP_X2 0x00000060
  15527. #define SQ_S_BUFFER_ATOMIC_CMPSWAP_X2 0x00000061
  15528. #define SQ_S_BUFFER_ATOMIC_ADD_X2 0x00000062
  15529. #define SQ_S_BUFFER_ATOMIC_SUB_X2 0x00000063
  15530. #define SQ_S_BUFFER_ATOMIC_SMIN_X2 0x00000064
  15531. #define SQ_S_BUFFER_ATOMIC_UMIN_X2 0x00000065
  15532. #define SQ_S_BUFFER_ATOMIC_SMAX_X2 0x00000066
  15533. #define SQ_S_BUFFER_ATOMIC_UMAX_X2 0x00000067
  15534. #define SQ_S_BUFFER_ATOMIC_AND_X2 0x00000068
  15535. #define SQ_S_BUFFER_ATOMIC_OR_X2 0x00000069
  15536. #define SQ_S_BUFFER_ATOMIC_XOR_X2 0x0000006a
  15537. #define SQ_S_BUFFER_ATOMIC_INC_X2 0x0000006b
  15538. #define SQ_S_BUFFER_ATOMIC_DEC_X2 0x0000006c
  15539. #define SQ_S_ATOMIC_SWAP 0x00000080
  15540. #define SQ_S_ATOMIC_CMPSWAP 0x00000081
  15541. #define SQ_S_ATOMIC_ADD 0x00000082
  15542. #define SQ_S_ATOMIC_SUB 0x00000083
  15543. #define SQ_S_ATOMIC_SMIN 0x00000084
  15544. #define SQ_S_ATOMIC_UMIN 0x00000085
  15545. #define SQ_S_ATOMIC_SMAX 0x00000086
  15546. #define SQ_S_ATOMIC_UMAX 0x00000087
  15547. #define SQ_S_ATOMIC_AND 0x00000088
  15548. #define SQ_S_ATOMIC_OR 0x00000089
  15549. #define SQ_S_ATOMIC_XOR 0x0000008a
  15550. #define SQ_S_ATOMIC_INC 0x0000008b
  15551. #define SQ_S_ATOMIC_DEC 0x0000008c
  15552. #define SQ_S_ATOMIC_SWAP_X2 0x000000a0
  15553. #define SQ_S_ATOMIC_CMPSWAP_X2 0x000000a1
  15554. #define SQ_S_ATOMIC_ADD_X2 0x000000a2
  15555. #define SQ_S_ATOMIC_SUB_X2 0x000000a3
  15556. #define SQ_S_ATOMIC_SMIN_X2 0x000000a4
  15557. #define SQ_S_ATOMIC_UMIN_X2 0x000000a5
  15558. #define SQ_S_ATOMIC_SMAX_X2 0x000000a6
  15559. #define SQ_S_ATOMIC_UMAX_X2 0x000000a7
  15560. #define SQ_S_ATOMIC_AND_X2 0x000000a8
  15561. #define SQ_S_ATOMIC_OR_X2 0x000000a9
  15562. #define SQ_S_ATOMIC_XOR_X2 0x000000aa
  15563. #define SQ_S_ATOMIC_INC_X2 0x000000ab
  15564. #define SQ_S_ATOMIC_DEC_X2 0x000000ac
  15565. /*
  15566. * VALUE_SQ_OP_VOP2 value
  15567. */
  15568. #define SQ_V_CNDMASK_B32 0x00000000
  15569. #define SQ_V_ADD_F32 0x00000001
  15570. #define SQ_V_SUB_F32 0x00000002
  15571. #define SQ_V_SUBREV_F32 0x00000003
  15572. #define SQ_V_MUL_LEGACY_F32 0x00000004
  15573. #define SQ_V_MUL_F32 0x00000005
  15574. #define SQ_V_MUL_I32_I24 0x00000006
  15575. #define SQ_V_MUL_HI_I32_I24 0x00000007
  15576. #define SQ_V_MUL_U32_U24 0x00000008
  15577. #define SQ_V_MUL_HI_U32_U24 0x00000009
  15578. #define SQ_V_MIN_F32 0x0000000a
  15579. #define SQ_V_MAX_F32 0x0000000b
  15580. #define SQ_V_MIN_I32 0x0000000c
  15581. #define SQ_V_MAX_I32 0x0000000d
  15582. #define SQ_V_MIN_U32 0x0000000e
  15583. #define SQ_V_MAX_U32 0x0000000f
  15584. #define SQ_V_LSHRREV_B32 0x00000010
  15585. #define SQ_V_ASHRREV_I32 0x00000011
  15586. #define SQ_V_LSHLREV_B32 0x00000012
  15587. #define SQ_V_AND_B32 0x00000013
  15588. #define SQ_V_OR_B32 0x00000014
  15589. #define SQ_V_XOR_B32 0x00000015
  15590. #define SQ_V_MAC_F32 0x00000016
  15591. #define SQ_V_MADMK_F32 0x00000017
  15592. #define SQ_V_MADAK_F32 0x00000018
  15593. #define SQ_V_ADD_CO_U32 0x00000019
  15594. #define SQ_V_SUB_CO_U32 0x0000001a
  15595. #define SQ_V_SUBREV_CO_U32 0x0000001b
  15596. #define SQ_V_ADDC_CO_U32 0x0000001c
  15597. #define SQ_V_SUBB_CO_U32 0x0000001d
  15598. #define SQ_V_SUBBREV_CO_U32 0x0000001e
  15599. #define SQ_V_ADD_F16 0x0000001f
  15600. #define SQ_V_SUB_F16 0x00000020
  15601. #define SQ_V_SUBREV_F16 0x00000021
  15602. #define SQ_V_MUL_F16 0x00000022
  15603. #define SQ_V_MAC_F16 0x00000023
  15604. #define SQ_V_MADMK_F16 0x00000024
  15605. #define SQ_V_MADAK_F16 0x00000025
  15606. #define SQ_V_ADD_U16 0x00000026
  15607. #define SQ_V_SUB_U16 0x00000027
  15608. #define SQ_V_SUBREV_U16 0x00000028
  15609. #define SQ_V_MUL_LO_U16 0x00000029
  15610. #define SQ_V_LSHLREV_B16 0x0000002a
  15611. #define SQ_V_LSHRREV_B16 0x0000002b
  15612. #define SQ_V_ASHRREV_I16 0x0000002c
  15613. #define SQ_V_MAX_F16 0x0000002d
  15614. #define SQ_V_MIN_F16 0x0000002e
  15615. #define SQ_V_MAX_U16 0x0000002f
  15616. #define SQ_V_MAX_I16 0x00000030
  15617. #define SQ_V_MIN_U16 0x00000031
  15618. #define SQ_V_MIN_I16 0x00000032
  15619. #define SQ_V_LDEXP_F16 0x00000033
  15620. #define SQ_V_ADD_U32 0x00000034
  15621. #define SQ_V_SUB_U32 0x00000035
  15622. #define SQ_V_SUBREV_U32 0x00000036
  15623. /*
  15624. * VALUE_SQ_SYSMSG_OP value
  15625. */
  15626. #define SQ_SYSMSG_OP_ECC_ERR_INTERRUPT 0x00000001
  15627. #define SQ_SYSMSG_OP_REG_RD 0x00000002
  15628. #define SQ_SYSMSG_OP_HOST_TRAP_ACK 0x00000003
  15629. #define SQ_SYSMSG_OP_TTRACE_PC 0x00000004
  15630. #define SQ_SYSMSG_OP_ILLEGAL_INST_INTERRUPT 0x00000005
  15631. #define SQ_SYSMSG_OP_MEMVIOL_INTERRUPT 0x00000006
  15632. /*
  15633. * VALUE_SQ_SSRC_SPECIAL_VCCZ value
  15634. */
  15635. #define SQ_SRC_VCCZ 0x000000fb
  15636. /*
  15637. * VALUE_SQ_CHAN value
  15638. */
  15639. #define SQ_CHAN_X 0x00000000
  15640. #define SQ_CHAN_Y 0x00000001
  15641. #define SQ_CHAN_Z 0x00000002
  15642. #define SQ_CHAN_W 0x00000003
  15643. /*
  15644. * VALUE_SQ_OP_SOPK value
  15645. */
  15646. #define SQ_S_MOVK_I32 0x00000000
  15647. #define SQ_S_CMOVK_I32 0x00000001
  15648. #define SQ_S_CMPK_EQ_I32 0x00000002
  15649. #define SQ_S_CMPK_LG_I32 0x00000003
  15650. #define SQ_S_CMPK_GT_I32 0x00000004
  15651. #define SQ_S_CMPK_GE_I32 0x00000005
  15652. #define SQ_S_CMPK_LT_I32 0x00000006
  15653. #define SQ_S_CMPK_LE_I32 0x00000007
  15654. #define SQ_S_CMPK_EQ_U32 0x00000008
  15655. #define SQ_S_CMPK_LG_U32 0x00000009
  15656. #define SQ_S_CMPK_GT_U32 0x0000000a
  15657. #define SQ_S_CMPK_GE_U32 0x0000000b
  15658. #define SQ_S_CMPK_LT_U32 0x0000000c
  15659. #define SQ_S_CMPK_LE_U32 0x0000000d
  15660. #define SQ_S_ADDK_I32 0x0000000e
  15661. #define SQ_S_MULK_I32 0x0000000f
  15662. #define SQ_S_CBRANCH_I_FORK 0x00000010
  15663. #define SQ_S_GETREG_B32 0x00000011
  15664. #define SQ_S_SETREG_B32 0x00000012
  15665. #define SQ_S_GETREG_REGRD_B32 0x00000013
  15666. #define SQ_S_SETREG_IMM32_B32 0x00000014
  15667. #define SQ_S_CALL_B64 0x00000015
  15668. /*
  15669. * VALUE_SQ_DPP_CTRL_L_1_15 value
  15670. */
  15671. #define SQ_L1 0x00000001
  15672. #define SQ_L2 0x00000002
  15673. #define SQ_L3 0x00000003
  15674. #define SQ_L4 0x00000004
  15675. #define SQ_L5 0x00000005
  15676. #define SQ_L6 0x00000006
  15677. #define SQ_L7 0x00000007
  15678. #define SQ_L8 0x00000008
  15679. #define SQ_L9 0x00000009
  15680. #define SQ_L10 0x0000000a
  15681. #define SQ_L11 0x0000000b
  15682. #define SQ_L12 0x0000000c
  15683. #define SQ_L13 0x0000000d
  15684. #define SQ_L14 0x0000000e
  15685. #define SQ_L15 0x0000000f
  15686. /*
  15687. * VALUE_SQ_SGPR value
  15688. */
  15689. #define SQ_SGPR0 0x00000000
  15690. /*
  15691. * VALUE_SQ_OP_VOP3P value
  15692. */
  15693. #define SQ_V_PK_MAD_I16 0x00000000
  15694. #define SQ_V_PK_MUL_LO_U16 0x00000001
  15695. #define SQ_V_PK_ADD_I16 0x00000002
  15696. #define SQ_V_PK_SUB_I16 0x00000003
  15697. #define SQ_V_PK_LSHLREV_B16 0x00000004
  15698. #define SQ_V_PK_LSHRREV_B16 0x00000005
  15699. #define SQ_V_PK_ASHRREV_I16 0x00000006
  15700. #define SQ_V_PK_MAX_I16 0x00000007
  15701. #define SQ_V_PK_MIN_I16 0x00000008
  15702. #define SQ_V_PK_MAD_U16 0x00000009
  15703. #define SQ_V_PK_ADD_U16 0x0000000a
  15704. #define SQ_V_PK_SUB_U16 0x0000000b
  15705. #define SQ_V_PK_MAX_U16 0x0000000c
  15706. #define SQ_V_PK_MIN_U16 0x0000000d
  15707. #define SQ_V_PK_MAD_F16 0x0000000e
  15708. #define SQ_V_PK_ADD_F16 0x0000000f
  15709. #define SQ_V_PK_MUL_F16 0x00000010
  15710. #define SQ_V_PK_MIN_F16 0x00000011
  15711. #define SQ_V_PK_MAX_F16 0x00000012
  15712. #define SQ_V_MAD_MIX_F32 0x00000020
  15713. #define SQ_V_MAD_MIXLO_F16 0x00000021
  15714. #define SQ_V_MAD_MIXHI_F16 0x00000022
  15715. /*
  15716. * VALUE_SQ_OP_VINTRP value
  15717. */
  15718. #define SQ_V_INTERP_P1_F32 0x00000000
  15719. #define SQ_V_INTERP_P2_F32 0x00000001
  15720. #define SQ_V_INTERP_MOV_F32 0x00000002
  15721. /*
  15722. * VALUE_SQ_DPP_CTRL_R_1_15 value
  15723. */
  15724. #define SQ_R1 0x00000001
  15725. #define SQ_R2 0x00000002
  15726. #define SQ_R3 0x00000003
  15727. #define SQ_R4 0x00000004
  15728. #define SQ_R5 0x00000005
  15729. #define SQ_R6 0x00000006
  15730. #define SQ_R7 0x00000007
  15731. #define SQ_R8 0x00000008
  15732. #define SQ_R9 0x00000009
  15733. #define SQ_R10 0x0000000a
  15734. #define SQ_R11 0x0000000b
  15735. #define SQ_R12 0x0000000c
  15736. #define SQ_R13 0x0000000d
  15737. #define SQ_R14 0x0000000e
  15738. #define SQ_R15 0x0000000f
  15739. /*
  15740. * VALUE_SQ_OP_SOP2 value
  15741. */
  15742. #define SQ_S_ADD_U32 0x00000000
  15743. #define SQ_S_SUB_U32 0x00000001
  15744. #define SQ_S_ADD_I32 0x00000002
  15745. #define SQ_S_SUB_I32 0x00000003
  15746. #define SQ_S_ADDC_U32 0x00000004
  15747. #define SQ_S_SUBB_U32 0x00000005
  15748. #define SQ_S_MIN_I32 0x00000006
  15749. #define SQ_S_MIN_U32 0x00000007
  15750. #define SQ_S_MAX_I32 0x00000008
  15751. #define SQ_S_MAX_U32 0x00000009
  15752. #define SQ_S_CSELECT_B32 0x0000000a
  15753. #define SQ_S_CSELECT_B64 0x0000000b
  15754. #define SQ_S_AND_B32 0x0000000c
  15755. #define SQ_S_AND_B64 0x0000000d
  15756. #define SQ_S_OR_B32 0x0000000e
  15757. #define SQ_S_OR_B64 0x0000000f
  15758. #define SQ_S_XOR_B32 0x00000010
  15759. #define SQ_S_XOR_B64 0x00000011
  15760. #define SQ_S_ANDN2_B32 0x00000012
  15761. #define SQ_S_ANDN2_B64 0x00000013
  15762. #define SQ_S_ORN2_B32 0x00000014
  15763. #define SQ_S_ORN2_B64 0x00000015
  15764. #define SQ_S_NAND_B32 0x00000016
  15765. #define SQ_S_NAND_B64 0x00000017
  15766. #define SQ_S_NOR_B32 0x00000018
  15767. #define SQ_S_NOR_B64 0x00000019
  15768. #define SQ_S_XNOR_B32 0x0000001a
  15769. #define SQ_S_XNOR_B64 0x0000001b
  15770. #define SQ_S_LSHL_B32 0x0000001c
  15771. #define SQ_S_LSHL_B64 0x0000001d
  15772. #define SQ_S_LSHR_B32 0x0000001e
  15773. #define SQ_S_LSHR_B64 0x0000001f
  15774. #define SQ_S_ASHR_I32 0x00000020
  15775. #define SQ_S_ASHR_I64 0x00000021
  15776. #define SQ_S_BFM_B32 0x00000022
  15777. #define SQ_S_BFM_B64 0x00000023
  15778. #define SQ_S_MUL_I32 0x00000024
  15779. #define SQ_S_BFE_U32 0x00000025
  15780. #define SQ_S_BFE_I32 0x00000026
  15781. #define SQ_S_BFE_U64 0x00000027
  15782. #define SQ_S_BFE_I64 0x00000028
  15783. #define SQ_S_CBRANCH_G_FORK 0x00000029
  15784. #define SQ_S_ABSDIFF_I32 0x0000002a
  15785. #define SQ_S_RFE_RESTORE_B64 0x0000002b
  15786. #define SQ_S_MUL_HI_U32 0x0000002c
  15787. #define SQ_S_MUL_HI_I32 0x0000002d
  15788. #define SQ_S_LSHL1_ADD_U32 0x0000002e
  15789. #define SQ_S_LSHL2_ADD_U32 0x0000002f
  15790. #define SQ_S_LSHL3_ADD_U32 0x00000030
  15791. #define SQ_S_LSHL4_ADD_U32 0x00000031
  15792. #define SQ_S_PACK_LL_B32_B16 0x00000032
  15793. #define SQ_S_PACK_LH_B32_B16 0x00000033
  15794. #define SQ_S_PACK_HH_B32_B16 0x00000034
  15795. /*
  15796. * VALUE_SQ_SEG value
  15797. */
  15798. #define SQ_FLAT 0x00000000
  15799. #define SQ_SCRATCH 0x00000001
  15800. #define SQ_GLOBAL 0x00000002
  15801. /*
  15802. * VALUE_SQ_SDST_EXEC value
  15803. */
  15804. #define SQ_EXEC_LO 0x0000007e
  15805. #define SQ_EXEC_HI 0x0000007f
  15806. /*
  15807. * VALUE_SQ_SSRC_SPECIAL_NOLIT value
  15808. */
  15809. #define SQ_SRC_64_INT 0x000000c0
  15810. #define SQ_SRC_M_1_INT 0x000000c1
  15811. #define SQ_SRC_M_2_INT 0x000000c2
  15812. #define SQ_SRC_M_3_INT 0x000000c3
  15813. #define SQ_SRC_M_4_INT 0x000000c4
  15814. #define SQ_SRC_M_5_INT 0x000000c5
  15815. #define SQ_SRC_M_6_INT 0x000000c6
  15816. #define SQ_SRC_M_7_INT 0x000000c7
  15817. #define SQ_SRC_M_8_INT 0x000000c8
  15818. #define SQ_SRC_M_9_INT 0x000000c9
  15819. #define SQ_SRC_M_10_INT 0x000000ca
  15820. #define SQ_SRC_M_11_INT 0x000000cb
  15821. #define SQ_SRC_M_12_INT 0x000000cc
  15822. #define SQ_SRC_M_13_INT 0x000000cd
  15823. #define SQ_SRC_M_14_INT 0x000000ce
  15824. #define SQ_SRC_M_15_INT 0x000000cf
  15825. #define SQ_SRC_M_16_INT 0x000000d0
  15826. #define SQ_SRC_0_5 0x000000f0
  15827. #define SQ_SRC_M_0_5 0x000000f1
  15828. #define SQ_SRC_1 0x000000f2
  15829. #define SQ_SRC_M_1 0x000000f3
  15830. #define SQ_SRC_2 0x000000f4
  15831. #define SQ_SRC_M_2 0x000000f5
  15832. #define SQ_SRC_4 0x000000f6
  15833. #define SQ_SRC_M_4 0x000000f7
  15834. #define SQ_SRC_INV_2PI 0x000000f8
  15835. /*
  15836. * VALUE_SQ_VCC_LOHI value
  15837. */
  15838. #define SQ_VCC_LO 0x0000006a
  15839. #define SQ_VCC_HI 0x0000006b
  15840. /*
  15841. * VALUE_SQ_TGT value
  15842. */
  15843. #define SQ_EXP_MRT0 0x00000000
  15844. #define SQ_EXP_MRTZ 0x00000008
  15845. #define SQ_EXP_NULL 0x00000009
  15846. #define SQ_EXP_POS0 0x0000000c
  15847. #define SQ_EXP_PARAM0 0x00000020
  15848. /*
  15849. * VALUE_SQ_OP_SOPP value
  15850. */
  15851. #define SQ_S_NOP 0x00000000
  15852. #define SQ_S_ENDPGM 0x00000001
  15853. #define SQ_S_BRANCH 0x00000002
  15854. #define SQ_S_WAKEUP 0x00000003
  15855. #define SQ_S_CBRANCH_SCC0 0x00000004
  15856. #define SQ_S_CBRANCH_SCC1 0x00000005
  15857. #define SQ_S_CBRANCH_VCCZ 0x00000006
  15858. #define SQ_S_CBRANCH_VCCNZ 0x00000007
  15859. #define SQ_S_CBRANCH_EXECZ 0x00000008
  15860. #define SQ_S_CBRANCH_EXECNZ 0x00000009
  15861. #define SQ_S_BARRIER 0x0000000a
  15862. #define SQ_S_SETKILL 0x0000000b
  15863. #define SQ_S_WAITCNT 0x0000000c
  15864. #define SQ_S_SETHALT 0x0000000d
  15865. #define SQ_S_SLEEP 0x0000000e
  15866. #define SQ_S_SETPRIO 0x0000000f
  15867. #define SQ_S_SENDMSG 0x00000010
  15868. #define SQ_S_SENDMSGHALT 0x00000011
  15869. #define SQ_S_TRAP 0x00000012
  15870. #define SQ_S_ICACHE_INV 0x00000013
  15871. #define SQ_S_INCPERFLEVEL 0x00000014
  15872. #define SQ_S_DECPERFLEVEL 0x00000015
  15873. #define SQ_S_TTRACEDATA 0x00000016
  15874. #define SQ_S_CBRANCH_CDBGSYS 0x00000017
  15875. #define SQ_S_CBRANCH_CDBGUSER 0x00000018
  15876. #define SQ_S_CBRANCH_CDBGSYS_OR_USER 0x00000019
  15877. #define SQ_S_CBRANCH_CDBGSYS_AND_USER 0x0000001a
  15878. #define SQ_S_ENDPGM_SAVED 0x0000001b
  15879. #define SQ_S_SET_GPR_IDX_OFF 0x0000001c
  15880. #define SQ_S_SET_GPR_IDX_MODE 0x0000001d
  15881. #define SQ_S_ENDPGM_ORDERED_PS_DONE 0x0000001e
  15882. /*
  15883. * VALUE_SQ_OP_EXP value
  15884. */
  15885. #define SQ_EXP 0x00000000
  15886. /*
  15887. * VALUE_SQ_SSRC_SPECIAL_POPS_EXITING_WAVE_ID value
  15888. */
  15889. #define SQ_SRC_POPS_EXITING_WAVE_ID 0x000000ef
  15890. /*
  15891. * VALUE_SQ_XNACK_MASK_LOHI value
  15892. */
  15893. #define SQ_XNACK_MASK_LO 0x00000068
  15894. #define SQ_XNACK_MASK_HI 0x00000069
  15895. /*
  15896. * VALUE_SQ_OMOD value
  15897. */
  15898. #define SQ_OMOD_OFF 0x00000000
  15899. #define SQ_OMOD_M2 0x00000001
  15900. #define SQ_OMOD_M4 0x00000002
  15901. #define SQ_OMOD_D2 0x00000003
  15902. /*
  15903. * VALUE_SQ_SSRC_SPECIAL_EXECZ value
  15904. */
  15905. #define SQ_SRC_EXECZ 0x000000fc
  15906. /*
  15907. * VALUE_SQ_COMPI value
  15908. */
  15909. #define SQ_F 0x00000000
  15910. #define SQ_LT 0x00000001
  15911. #define SQ_EQ 0x00000002
  15912. #define SQ_LE 0x00000003
  15913. #define SQ_GT 0x00000004
  15914. #define SQ_NE 0x00000005
  15915. #define SQ_GE 0x00000006
  15916. #define SQ_T 0x00000007
  15917. /*
  15918. * VALUE_SQ_DPP_BOUND_CTRL value
  15919. */
  15920. #define SQ_DPP_BOUND_OFF 0x00000000
  15921. #define SQ_DPP_BOUND_ZERO 0x00000001
  15922. /*
  15923. * VALUE_SQ_SDST_M0 value
  15924. */
  15925. #define SQ_M0 0x0000007c
  15926. /*
  15927. * VALUE_SQ_MSG value
  15928. */
  15929. #define SQ_MSG_INTERRUPT 0x00000001
  15930. #define SQ_MSG_GS 0x00000002
  15931. #define SQ_MSG_GS_DONE 0x00000003
  15932. #define SQ_MSG_SAVEWAVE 0x00000004
  15933. #define SQ_MSG_STALL_WAVE_GEN 0x00000005
  15934. #define SQ_MSG_HALT_WAVES 0x00000006
  15935. #define SQ_MSG_ORDERED_PS_DONE 0x00000007
  15936. #define SQ_MSG_EARLY_PRIM_DEALLOC 0x00000008
  15937. #define SQ_MSG_GS_ALLOC_REQ 0x00000009
  15938. #define SQ_MSG_SYSMSG 0x0000000f
  15939. /*
  15940. * VALUE_SQ_PARAM value
  15941. */
  15942. #define SQ_PARAM_P10 0x00000000
  15943. #define SQ_PARAM_P20 0x00000001
  15944. #define SQ_PARAM_P0 0x00000002
  15945. /*
  15946. * VALUE_SQ_OPU_VOP3 value
  15947. */
  15948. #define SQ_V_OPC_OFFSET 0x00000000
  15949. #define SQ_V_OP2_OFFSET 0x00000100
  15950. #define SQ_V_OP1_OFFSET 0x00000140
  15951. #define SQ_V_INTRP_OFFSET 0x00000270
  15952. #define SQ_V_OP3P_OFFSET 0x00000380
  15953. /*
  15954. * VALUE_SQ_SSRC_SPECIAL_SDWA value
  15955. */
  15956. #define SQ_SRC_SDWA 0x000000f9
  15957. /*
  15958. * VALUE_SQ_SSRC_SPECIAL_APERTURE value
  15959. */
  15960. #define SQ_SRC_SHARED_BASE 0x000000eb
  15961. #define SQ_SRC_SHARED_LIMIT 0x000000ec
  15962. #define SQ_SRC_PRIVATE_BASE 0x000000ed
  15963. #define SQ_SRC_PRIVATE_LIMIT 0x000000ee
  15964. /*
  15965. * VALUE_SQ_COMPF value
  15966. */
  15967. #define SQ_F 0x00000000
  15968. #define SQ_LT 0x00000001
  15969. #define SQ_EQ 0x00000002
  15970. #define SQ_LE 0x00000003
  15971. #define SQ_GT 0x00000004
  15972. #define SQ_LG 0x00000005
  15973. #define SQ_GE 0x00000006
  15974. #define SQ_O 0x00000007
  15975. #define SQ_U 0x00000008
  15976. #define SQ_NGE 0x00000009
  15977. #define SQ_NLG 0x0000000a
  15978. #define SQ_NGT 0x0000000b
  15979. #define SQ_NLE 0x0000000c
  15980. #define SQ_NEQ 0x0000000d
  15981. #define SQ_NLT 0x0000000e
  15982. #define SQ_TRU 0x0000000f
  15983. /*
  15984. * VALUE_SQ_SDWA_UNUSED value
  15985. */
  15986. #define SQ_SDWA_UNUSED_PAD 0x00000000
  15987. #define SQ_SDWA_UNUSED_SEXT 0x00000001
  15988. #define SQ_SDWA_UNUSED_PRESERVE 0x00000002
  15989. /*
  15990. * VALUE_SQ_SSRC_SPECIAL_SCC value
  15991. */
  15992. #define SQ_SRC_SCC 0x000000fd
  15993. /*
  15994. * VALUE_SQ_OP_VOPC value
  15995. */
  15996. #define SQ_V_CMP_CLASS_F32 0x00000010
  15997. #define SQ_V_CMPX_CLASS_F32 0x00000011
  15998. #define SQ_V_CMP_CLASS_F64 0x00000012
  15999. #define SQ_V_CMPX_CLASS_F64 0x00000013
  16000. #define SQ_V_CMP_CLASS_F16 0x00000014
  16001. #define SQ_V_CMPX_CLASS_F16 0x00000015
  16002. #define SQ_V_CMP_F_F16 0x00000020
  16003. #define SQ_V_CMP_LT_F16 0x00000021
  16004. #define SQ_V_CMP_EQ_F16 0x00000022
  16005. #define SQ_V_CMP_LE_F16 0x00000023
  16006. #define SQ_V_CMP_GT_F16 0x00000024
  16007. #define SQ_V_CMP_LG_F16 0x00000025
  16008. #define SQ_V_CMP_GE_F16 0x00000026
  16009. #define SQ_V_CMP_O_F16 0x00000027
  16010. #define SQ_V_CMP_U_F16 0x00000028
  16011. #define SQ_V_CMP_NGE_F16 0x00000029
  16012. #define SQ_V_CMP_NLG_F16 0x0000002a
  16013. #define SQ_V_CMP_NGT_F16 0x0000002b
  16014. #define SQ_V_CMP_NLE_F16 0x0000002c
  16015. #define SQ_V_CMP_NEQ_F16 0x0000002d
  16016. #define SQ_V_CMP_NLT_F16 0x0000002e
  16017. #define SQ_V_CMP_TRU_F16 0x0000002f
  16018. #define SQ_V_CMPX_F_F16 0x00000030
  16019. #define SQ_V_CMPX_LT_F16 0x00000031
  16020. #define SQ_V_CMPX_EQ_F16 0x00000032
  16021. #define SQ_V_CMPX_LE_F16 0x00000033
  16022. #define SQ_V_CMPX_GT_F16 0x00000034
  16023. #define SQ_V_CMPX_LG_F16 0x00000035
  16024. #define SQ_V_CMPX_GE_F16 0x00000036
  16025. #define SQ_V_CMPX_O_F16 0x00000037
  16026. #define SQ_V_CMPX_U_F16 0x00000038
  16027. #define SQ_V_CMPX_NGE_F16 0x00000039
  16028. #define SQ_V_CMPX_NLG_F16 0x0000003a
  16029. #define SQ_V_CMPX_NGT_F16 0x0000003b
  16030. #define SQ_V_CMPX_NLE_F16 0x0000003c
  16031. #define SQ_V_CMPX_NEQ_F16 0x0000003d
  16032. #define SQ_V_CMPX_NLT_F16 0x0000003e
  16033. #define SQ_V_CMPX_TRU_F16 0x0000003f
  16034. #define SQ_V_CMP_F_F32 0x00000040
  16035. #define SQ_V_CMP_LT_F32 0x00000041
  16036. #define SQ_V_CMP_EQ_F32 0x00000042
  16037. #define SQ_V_CMP_LE_F32 0x00000043
  16038. #define SQ_V_CMP_GT_F32 0x00000044
  16039. #define SQ_V_CMP_LG_F32 0x00000045
  16040. #define SQ_V_CMP_GE_F32 0x00000046
  16041. #define SQ_V_CMP_O_F32 0x00000047
  16042. #define SQ_V_CMP_U_F32 0x00000048
  16043. #define SQ_V_CMP_NGE_F32 0x00000049
  16044. #define SQ_V_CMP_NLG_F32 0x0000004a
  16045. #define SQ_V_CMP_NGT_F32 0x0000004b
  16046. #define SQ_V_CMP_NLE_F32 0x0000004c
  16047. #define SQ_V_CMP_NEQ_F32 0x0000004d
  16048. #define SQ_V_CMP_NLT_F32 0x0000004e
  16049. #define SQ_V_CMP_TRU_F32 0x0000004f
  16050. #define SQ_V_CMPX_F_F32 0x00000050
  16051. #define SQ_V_CMPX_LT_F32 0x00000051
  16052. #define SQ_V_CMPX_EQ_F32 0x00000052
  16053. #define SQ_V_CMPX_LE_F32 0x00000053
  16054. #define SQ_V_CMPX_GT_F32 0x00000054
  16055. #define SQ_V_CMPX_LG_F32 0x00000055
  16056. #define SQ_V_CMPX_GE_F32 0x00000056
  16057. #define SQ_V_CMPX_O_F32 0x00000057
  16058. #define SQ_V_CMPX_U_F32 0x00000058
  16059. #define SQ_V_CMPX_NGE_F32 0x00000059
  16060. #define SQ_V_CMPX_NLG_F32 0x0000005a
  16061. #define SQ_V_CMPX_NGT_F32 0x0000005b
  16062. #define SQ_V_CMPX_NLE_F32 0x0000005c
  16063. #define SQ_V_CMPX_NEQ_F32 0x0000005d
  16064. #define SQ_V_CMPX_NLT_F32 0x0000005e
  16065. #define SQ_V_CMPX_TRU_F32 0x0000005f
  16066. #define SQ_V_CMP_F_F64 0x00000060
  16067. #define SQ_V_CMP_LT_F64 0x00000061
  16068. #define SQ_V_CMP_EQ_F64 0x00000062
  16069. #define SQ_V_CMP_LE_F64 0x00000063
  16070. #define SQ_V_CMP_GT_F64 0x00000064
  16071. #define SQ_V_CMP_LG_F64 0x00000065
  16072. #define SQ_V_CMP_GE_F64 0x00000066
  16073. #define SQ_V_CMP_O_F64 0x00000067
  16074. #define SQ_V_CMP_U_F64 0x00000068
  16075. #define SQ_V_CMP_NGE_F64 0x00000069
  16076. #define SQ_V_CMP_NLG_F64 0x0000006a
  16077. #define SQ_V_CMP_NGT_F64 0x0000006b
  16078. #define SQ_V_CMP_NLE_F64 0x0000006c
  16079. #define SQ_V_CMP_NEQ_F64 0x0000006d
  16080. #define SQ_V_CMP_NLT_F64 0x0000006e
  16081. #define SQ_V_CMP_TRU_F64 0x0000006f
  16082. #define SQ_V_CMPX_F_F64 0x00000070
  16083. #define SQ_V_CMPX_LT_F64 0x00000071
  16084. #define SQ_V_CMPX_EQ_F64 0x00000072
  16085. #define SQ_V_CMPX_LE_F64 0x00000073
  16086. #define SQ_V_CMPX_GT_F64 0x00000074
  16087. #define SQ_V_CMPX_LG_F64 0x00000075
  16088. #define SQ_V_CMPX_GE_F64 0x00000076
  16089. #define SQ_V_CMPX_O_F64 0x00000077
  16090. #define SQ_V_CMPX_U_F64 0x00000078
  16091. #define SQ_V_CMPX_NGE_F64 0x00000079
  16092. #define SQ_V_CMPX_NLG_F64 0x0000007a
  16093. #define SQ_V_CMPX_NGT_F64 0x0000007b
  16094. #define SQ_V_CMPX_NLE_F64 0x0000007c
  16095. #define SQ_V_CMPX_NEQ_F64 0x0000007d
  16096. #define SQ_V_CMPX_NLT_F64 0x0000007e
  16097. #define SQ_V_CMPX_TRU_F64 0x0000007f
  16098. #define SQ_V_CMP_F_I16 0x000000a0
  16099. #define SQ_V_CMP_LT_I16 0x000000a1
  16100. #define SQ_V_CMP_EQ_I16 0x000000a2
  16101. #define SQ_V_CMP_LE_I16 0x000000a3
  16102. #define SQ_V_CMP_GT_I16 0x000000a4
  16103. #define SQ_V_CMP_NE_I16 0x000000a5
  16104. #define SQ_V_CMP_GE_I16 0x000000a6
  16105. #define SQ_V_CMP_T_I16 0x000000a7
  16106. #define SQ_V_CMP_F_U16 0x000000a8
  16107. #define SQ_V_CMP_LT_U16 0x000000a9
  16108. #define SQ_V_CMP_EQ_U16 0x000000aa
  16109. #define SQ_V_CMP_LE_U16 0x000000ab
  16110. #define SQ_V_CMP_GT_U16 0x000000ac
  16111. #define SQ_V_CMP_NE_U16 0x000000ad
  16112. #define SQ_V_CMP_GE_U16 0x000000ae
  16113. #define SQ_V_CMP_T_U16 0x000000af
  16114. #define SQ_V_CMPX_F_I16 0x000000b0
  16115. #define SQ_V_CMPX_LT_I16 0x000000b1
  16116. #define SQ_V_CMPX_EQ_I16 0x000000b2
  16117. #define SQ_V_CMPX_LE_I16 0x000000b3
  16118. #define SQ_V_CMPX_GT_I16 0x000000b4
  16119. #define SQ_V_CMPX_NE_I16 0x000000b5
  16120. #define SQ_V_CMPX_GE_I16 0x000000b6
  16121. #define SQ_V_CMPX_T_I16 0x000000b7
  16122. #define SQ_V_CMPX_F_U16 0x000000b8
  16123. #define SQ_V_CMPX_LT_U16 0x000000b9
  16124. #define SQ_V_CMPX_EQ_U16 0x000000ba
  16125. #define SQ_V_CMPX_LE_U16 0x000000bb
  16126. #define SQ_V_CMPX_GT_U16 0x000000bc
  16127. #define SQ_V_CMPX_NE_U16 0x000000bd
  16128. #define SQ_V_CMPX_GE_U16 0x000000be
  16129. #define SQ_V_CMPX_T_U16 0x000000bf
  16130. #define SQ_V_CMP_F_I32 0x000000c0
  16131. #define SQ_V_CMP_LT_I32 0x000000c1
  16132. #define SQ_V_CMP_EQ_I32 0x000000c2
  16133. #define SQ_V_CMP_LE_I32 0x000000c3
  16134. #define SQ_V_CMP_GT_I32 0x000000c4
  16135. #define SQ_V_CMP_NE_I32 0x000000c5
  16136. #define SQ_V_CMP_GE_I32 0x000000c6
  16137. #define SQ_V_CMP_T_I32 0x000000c7
  16138. #define SQ_V_CMP_F_U32 0x000000c8
  16139. #define SQ_V_CMP_LT_U32 0x000000c9
  16140. #define SQ_V_CMP_EQ_U32 0x000000ca
  16141. #define SQ_V_CMP_LE_U32 0x000000cb
  16142. #define SQ_V_CMP_GT_U32 0x000000cc
  16143. #define SQ_V_CMP_NE_U32 0x000000cd
  16144. #define SQ_V_CMP_GE_U32 0x000000ce
  16145. #define SQ_V_CMP_T_U32 0x000000cf
  16146. #define SQ_V_CMPX_F_I32 0x000000d0
  16147. #define SQ_V_CMPX_LT_I32 0x000000d1
  16148. #define SQ_V_CMPX_EQ_I32 0x000000d2
  16149. #define SQ_V_CMPX_LE_I32 0x000000d3
  16150. #define SQ_V_CMPX_GT_I32 0x000000d4
  16151. #define SQ_V_CMPX_NE_I32 0x000000d5
  16152. #define SQ_V_CMPX_GE_I32 0x000000d6
  16153. #define SQ_V_CMPX_T_I32 0x000000d7
  16154. #define SQ_V_CMPX_F_U32 0x000000d8
  16155. #define SQ_V_CMPX_LT_U32 0x000000d9
  16156. #define SQ_V_CMPX_EQ_U32 0x000000da
  16157. #define SQ_V_CMPX_LE_U32 0x000000db
  16158. #define SQ_V_CMPX_GT_U32 0x000000dc
  16159. #define SQ_V_CMPX_NE_U32 0x000000dd
  16160. #define SQ_V_CMPX_GE_U32 0x000000de
  16161. #define SQ_V_CMPX_T_U32 0x000000df
  16162. #define SQ_V_CMP_F_I64 0x000000e0
  16163. #define SQ_V_CMP_LT_I64 0x000000e1
  16164. #define SQ_V_CMP_EQ_I64 0x000000e2
  16165. #define SQ_V_CMP_LE_I64 0x000000e3
  16166. #define SQ_V_CMP_GT_I64 0x000000e4
  16167. #define SQ_V_CMP_NE_I64 0x000000e5
  16168. #define SQ_V_CMP_GE_I64 0x000000e6
  16169. #define SQ_V_CMP_T_I64 0x000000e7
  16170. #define SQ_V_CMP_F_U64 0x000000e8
  16171. #define SQ_V_CMP_LT_U64 0x000000e9
  16172. #define SQ_V_CMP_EQ_U64 0x000000ea
  16173. #define SQ_V_CMP_LE_U64 0x000000eb
  16174. #define SQ_V_CMP_GT_U64 0x000000ec
  16175. #define SQ_V_CMP_NE_U64 0x000000ed
  16176. #define SQ_V_CMP_GE_U64 0x000000ee
  16177. #define SQ_V_CMP_T_U64 0x000000ef
  16178. #define SQ_V_CMPX_F_I64 0x000000f0
  16179. #define SQ_V_CMPX_LT_I64 0x000000f1
  16180. #define SQ_V_CMPX_EQ_I64 0x000000f2
  16181. #define SQ_V_CMPX_LE_I64 0x000000f3
  16182. #define SQ_V_CMPX_GT_I64 0x000000f4
  16183. #define SQ_V_CMPX_NE_I64 0x000000f5
  16184. #define SQ_V_CMPX_GE_I64 0x000000f6
  16185. #define SQ_V_CMPX_T_I64 0x000000f7
  16186. #define SQ_V_CMPX_F_U64 0x000000f8
  16187. #define SQ_V_CMPX_LT_U64 0x000000f9
  16188. #define SQ_V_CMPX_EQ_U64 0x000000fa
  16189. #define SQ_V_CMPX_LE_U64 0x000000fb
  16190. #define SQ_V_CMPX_GT_U64 0x000000fc
  16191. #define SQ_V_CMPX_NE_U64 0x000000fd
  16192. #define SQ_V_CMPX_GE_U64 0x000000fe
  16193. #define SQ_V_CMPX_T_U64 0x000000ff
  16194. /*
  16195. * VALUE_SQ_GS_OP value
  16196. */
  16197. #define SQ_GS_OP_NOP 0x00000000
  16198. #define SQ_GS_OP_CUT 0x00000001
  16199. #define SQ_GS_OP_EMIT 0x00000002
  16200. #define SQ_GS_OP_EMIT_CUT 0x00000003
  16201. /*
  16202. * VALUE_SQ_SSRC_SPECIAL_LDS value
  16203. */
  16204. #define SQ_SRC_LDS_DIRECT 0x000000fe
  16205. /*
  16206. * VALUE_SQ_ATTR value
  16207. */
  16208. #define SQ_ATTR0 0x00000000
  16209. /*
  16210. * VALUE_SQ_TGT_INTERNAL value
  16211. */
  16212. #define SQ_EXP_GDS0 0x00000018
  16213. /*
  16214. * VALUE_SQ_OP_SOPC value
  16215. */
  16216. #define SQ_S_CMP_EQ_I32 0x00000000
  16217. #define SQ_S_CMP_LG_I32 0x00000001
  16218. #define SQ_S_CMP_GT_I32 0x00000002
  16219. #define SQ_S_CMP_GE_I32 0x00000003
  16220. #define SQ_S_CMP_LT_I32 0x00000004
  16221. #define SQ_S_CMP_LE_I32 0x00000005
  16222. #define SQ_S_CMP_EQ_U32 0x00000006
  16223. #define SQ_S_CMP_LG_U32 0x00000007
  16224. #define SQ_S_CMP_GT_U32 0x00000008
  16225. #define SQ_S_CMP_GE_U32 0x00000009
  16226. #define SQ_S_CMP_LT_U32 0x0000000a
  16227. #define SQ_S_CMP_LE_U32 0x0000000b
  16228. #define SQ_S_BITCMP0_B32 0x0000000c
  16229. #define SQ_S_BITCMP1_B32 0x0000000d
  16230. #define SQ_S_BITCMP0_B64 0x0000000e
  16231. #define SQ_S_BITCMP1_B64 0x0000000f
  16232. #define SQ_S_SETVSKIP 0x00000010
  16233. #define SQ_S_SET_GPR_IDX_ON 0x00000011
  16234. #define SQ_S_CMP_EQ_U64 0x00000012
  16235. #define SQ_S_CMP_LG_U64 0x00000013
  16236. /*
  16237. * VALUE_SQ_TRAP value
  16238. */
  16239. #define SQ_TTMP0 0x0000006c
  16240. #define SQ_TTMP1 0x0000006d
  16241. #define SQ_TTMP2 0x0000006e
  16242. #define SQ_TTMP3 0x0000006f
  16243. #define SQ_TTMP4 0x00000070
  16244. #define SQ_TTMP5 0x00000071
  16245. #define SQ_TTMP6 0x00000072
  16246. #define SQ_TTMP7 0x00000073
  16247. #define SQ_TTMP8 0x00000074
  16248. #define SQ_TTMP9 0x00000075
  16249. #define SQ_TTMP10 0x00000076
  16250. #define SQ_TTMP11 0x00000077
  16251. #define SQ_TTMP12 0x00000078
  16252. #define SQ_TTMP13 0x00000079
  16253. #define SQ_TTMP14 0x0000007a
  16254. #define SQ_TTMP15 0x0000007b
  16255. /*
  16256. * VALUE_SQ_SRC_VGPR value
  16257. */
  16258. #define SQ_SRC_VGPR0 0x00000100
  16259. /*
  16260. * VALUE_SQ_OP_MUBUF value
  16261. */
  16262. #define SQ_BUFFER_LOAD_FORMAT_X 0x00000000
  16263. #define SQ_BUFFER_LOAD_FORMAT_XY 0x00000001
  16264. #define SQ_BUFFER_LOAD_FORMAT_XYZ 0x00000002
  16265. #define SQ_BUFFER_LOAD_FORMAT_XYZW 0x00000003
  16266. #define SQ_BUFFER_STORE_FORMAT_X 0x00000004
  16267. #define SQ_BUFFER_STORE_FORMAT_XY 0x00000005
  16268. #define SQ_BUFFER_STORE_FORMAT_XYZ 0x00000006
  16269. #define SQ_BUFFER_STORE_FORMAT_XYZW 0x00000007
  16270. #define SQ_BUFFER_LOAD_FORMAT_D16_X 0x00000008
  16271. #define SQ_BUFFER_LOAD_FORMAT_D16_XY 0x00000009
  16272. #define SQ_BUFFER_LOAD_FORMAT_D16_XYZ 0x0000000a
  16273. #define SQ_BUFFER_LOAD_FORMAT_D16_XYZW 0x0000000b
  16274. #define SQ_BUFFER_STORE_FORMAT_D16_X 0x0000000c
  16275. #define SQ_BUFFER_STORE_FORMAT_D16_XY 0x0000000d
  16276. #define SQ_BUFFER_STORE_FORMAT_D16_XYZ 0x0000000e
  16277. #define SQ_BUFFER_STORE_FORMAT_D16_XYZW 0x0000000f
  16278. #define SQ_BUFFER_LOAD_UBYTE 0x00000010
  16279. #define SQ_BUFFER_LOAD_SBYTE 0x00000011
  16280. #define SQ_BUFFER_LOAD_USHORT 0x00000012
  16281. #define SQ_BUFFER_LOAD_SSHORT 0x00000013
  16282. #define SQ_BUFFER_LOAD_DWORD 0x00000014
  16283. #define SQ_BUFFER_LOAD_DWORDX2 0x00000015
  16284. #define SQ_BUFFER_LOAD_DWORDX3 0x00000016
  16285. #define SQ_BUFFER_LOAD_DWORDX4 0x00000017
  16286. #define SQ_BUFFER_STORE_BYTE 0x00000018
  16287. #define SQ_BUFFER_STORE_SHORT 0x0000001a
  16288. #define SQ_BUFFER_STORE_DWORD 0x0000001c
  16289. #define SQ_BUFFER_STORE_DWORDX2 0x0000001d
  16290. #define SQ_BUFFER_STORE_DWORDX3 0x0000001e
  16291. #define SQ_BUFFER_STORE_DWORDX4 0x0000001f
  16292. #define SQ_BUFFER_STORE_LDS_DWORD 0x0000003d
  16293. #define SQ_BUFFER_WBINVL1 0x0000003e
  16294. #define SQ_BUFFER_WBINVL1_VOL 0x0000003f
  16295. #define SQ_BUFFER_ATOMIC_SWAP 0x00000040
  16296. #define SQ_BUFFER_ATOMIC_CMPSWAP 0x00000041
  16297. #define SQ_BUFFER_ATOMIC_ADD 0x00000042
  16298. #define SQ_BUFFER_ATOMIC_SUB 0x00000043
  16299. #define SQ_BUFFER_ATOMIC_SMIN 0x00000044
  16300. #define SQ_BUFFER_ATOMIC_UMIN 0x00000045
  16301. #define SQ_BUFFER_ATOMIC_SMAX 0x00000046
  16302. #define SQ_BUFFER_ATOMIC_UMAX 0x00000047
  16303. #define SQ_BUFFER_ATOMIC_AND 0x00000048
  16304. #define SQ_BUFFER_ATOMIC_OR 0x00000049
  16305. #define SQ_BUFFER_ATOMIC_XOR 0x0000004a
  16306. #define SQ_BUFFER_ATOMIC_INC 0x0000004b
  16307. #define SQ_BUFFER_ATOMIC_DEC 0x0000004c
  16308. #define SQ_BUFFER_ATOMIC_SWAP_X2 0x00000060
  16309. #define SQ_BUFFER_ATOMIC_CMPSWAP_X2 0x00000061
  16310. #define SQ_BUFFER_ATOMIC_ADD_X2 0x00000062
  16311. #define SQ_BUFFER_ATOMIC_SUB_X2 0x00000063
  16312. #define SQ_BUFFER_ATOMIC_SMIN_X2 0x00000064
  16313. #define SQ_BUFFER_ATOMIC_UMIN_X2 0x00000065
  16314. #define SQ_BUFFER_ATOMIC_SMAX_X2 0x00000066
  16315. #define SQ_BUFFER_ATOMIC_UMAX_X2 0x00000067
  16316. #define SQ_BUFFER_ATOMIC_AND_X2 0x00000068
  16317. #define SQ_BUFFER_ATOMIC_OR_X2 0x00000069
  16318. #define SQ_BUFFER_ATOMIC_XOR_X2 0x0000006a
  16319. #define SQ_BUFFER_ATOMIC_INC_X2 0x0000006b
  16320. #define SQ_BUFFER_ATOMIC_DEC_X2 0x0000006c
  16321. /*
  16322. * VALUE_SQ_SDWA_SEL value
  16323. */
  16324. #define SQ_SDWA_BYTE_0 0x00000000
  16325. #define SQ_SDWA_BYTE_1 0x00000001
  16326. #define SQ_SDWA_BYTE_2 0x00000002
  16327. #define SQ_SDWA_BYTE_3 0x00000003
  16328. #define SQ_SDWA_WORD_0 0x00000004
  16329. #define SQ_SDWA_WORD_1 0x00000005
  16330. #define SQ_SDWA_DWORD 0x00000006
  16331. /*******************************************************
  16332. * SX Enums
  16333. *******************************************************/
  16334. /*
  16335. * SX_BLEND_OPT enum
  16336. */
  16337. typedef enum SX_BLEND_OPT {
  16338. BLEND_OPT_PRESERVE_NONE_IGNORE_ALL = 0x00000000,
  16339. BLEND_OPT_PRESERVE_ALL_IGNORE_NONE = 0x00000001,
  16340. BLEND_OPT_PRESERVE_C1_IGNORE_C0 = 0x00000002,
  16341. BLEND_OPT_PRESERVE_C0_IGNORE_C1 = 0x00000003,
  16342. BLEND_OPT_PRESERVE_A1_IGNORE_A0 = 0x00000004,
  16343. BLEND_OPT_PRESERVE_A0_IGNORE_A1 = 0x00000005,
  16344. BLEND_OPT_PRESERVE_NONE_IGNORE_A0 = 0x00000006,
  16345. BLEND_OPT_PRESERVE_NONE_IGNORE_NONE = 0x00000007,
  16346. } SX_BLEND_OPT;
  16347. /*
  16348. * SX_OPT_COMB_FCN enum
  16349. */
  16350. typedef enum SX_OPT_COMB_FCN {
  16351. OPT_COMB_NONE = 0x00000000,
  16352. OPT_COMB_ADD = 0x00000001,
  16353. OPT_COMB_SUBTRACT = 0x00000002,
  16354. OPT_COMB_MIN = 0x00000003,
  16355. OPT_COMB_MAX = 0x00000004,
  16356. OPT_COMB_REVSUBTRACT = 0x00000005,
  16357. OPT_COMB_BLEND_DISABLED = 0x00000006,
  16358. OPT_COMB_SAFE_ADD = 0x00000007,
  16359. } SX_OPT_COMB_FCN;
  16360. /*
  16361. * SX_DOWNCONVERT_FORMAT enum
  16362. */
  16363. typedef enum SX_DOWNCONVERT_FORMAT {
  16364. SX_RT_EXPORT_NO_CONVERSION = 0x00000000,
  16365. SX_RT_EXPORT_32_R = 0x00000001,
  16366. SX_RT_EXPORT_32_A = 0x00000002,
  16367. SX_RT_EXPORT_10_11_11 = 0x00000003,
  16368. SX_RT_EXPORT_2_10_10_10 = 0x00000004,
  16369. SX_RT_EXPORT_8_8_8_8 = 0x00000005,
  16370. SX_RT_EXPORT_5_6_5 = 0x00000006,
  16371. SX_RT_EXPORT_1_5_5_5 = 0x00000007,
  16372. SX_RT_EXPORT_4_4_4_4 = 0x00000008,
  16373. SX_RT_EXPORT_16_16_GR = 0x00000009,
  16374. SX_RT_EXPORT_16_16_AR = 0x0000000a,
  16375. } SX_DOWNCONVERT_FORMAT;
  16376. /*
  16377. * SX_PERFCOUNTER_VALS enum
  16378. */
  16379. typedef enum SX_PERFCOUNTER_VALS {
  16380. SX_PERF_SEL_PA_IDLE_CYCLES = 0x00000000,
  16381. SX_PERF_SEL_PA_REQ = 0x00000001,
  16382. SX_PERF_SEL_PA_POS = 0x00000002,
  16383. SX_PERF_SEL_CLOCK = 0x00000003,
  16384. SX_PERF_SEL_GATE_EN1 = 0x00000004,
  16385. SX_PERF_SEL_GATE_EN2 = 0x00000005,
  16386. SX_PERF_SEL_GATE_EN3 = 0x00000006,
  16387. SX_PERF_SEL_GATE_EN4 = 0x00000007,
  16388. SX_PERF_SEL_SH_POS_STARVE = 0x00000008,
  16389. SX_PERF_SEL_SH_COLOR_STARVE = 0x00000009,
  16390. SX_PERF_SEL_SH_POS_STALL = 0x0000000a,
  16391. SX_PERF_SEL_SH_COLOR_STALL = 0x0000000b,
  16392. SX_PERF_SEL_DB0_PIXELS = 0x0000000c,
  16393. SX_PERF_SEL_DB0_HALF_QUADS = 0x0000000d,
  16394. SX_PERF_SEL_DB0_PIXEL_STALL = 0x0000000e,
  16395. SX_PERF_SEL_DB0_PIXEL_IDLE = 0x0000000f,
  16396. SX_PERF_SEL_DB0_PRED_PIXELS = 0x00000010,
  16397. SX_PERF_SEL_DB1_PIXELS = 0x00000011,
  16398. SX_PERF_SEL_DB1_HALF_QUADS = 0x00000012,
  16399. SX_PERF_SEL_DB1_PIXEL_STALL = 0x00000013,
  16400. SX_PERF_SEL_DB1_PIXEL_IDLE = 0x00000014,
  16401. SX_PERF_SEL_DB1_PRED_PIXELS = 0x00000015,
  16402. SX_PERF_SEL_DB2_PIXELS = 0x00000016,
  16403. SX_PERF_SEL_DB2_HALF_QUADS = 0x00000017,
  16404. SX_PERF_SEL_DB2_PIXEL_STALL = 0x00000018,
  16405. SX_PERF_SEL_DB2_PIXEL_IDLE = 0x00000019,
  16406. SX_PERF_SEL_DB2_PRED_PIXELS = 0x0000001a,
  16407. SX_PERF_SEL_DB3_PIXELS = 0x0000001b,
  16408. SX_PERF_SEL_DB3_HALF_QUADS = 0x0000001c,
  16409. SX_PERF_SEL_DB3_PIXEL_STALL = 0x0000001d,
  16410. SX_PERF_SEL_DB3_PIXEL_IDLE = 0x0000001e,
  16411. SX_PERF_SEL_DB3_PRED_PIXELS = 0x0000001f,
  16412. SX_PERF_SEL_COL_BUSY = 0x00000020,
  16413. SX_PERF_SEL_POS_BUSY = 0x00000021,
  16414. SX_PERF_SEL_DB0_A2M_DISCARD_QUADS = 0x00000022,
  16415. SX_PERF_SEL_DB0_MRT0_BLEND_BYPASS = 0x00000023,
  16416. SX_PERF_SEL_DB0_MRT0_DONT_RD_DEST = 0x00000024,
  16417. SX_PERF_SEL_DB0_MRT0_DISCARD_SRC = 0x00000025,
  16418. SX_PERF_SEL_DB0_MRT0_SINGLE_QUADS = 0x00000026,
  16419. SX_PERF_SEL_DB0_MRT0_DOUBLE_QUADS = 0x00000027,
  16420. SX_PERF_SEL_DB0_MRT1_BLEND_BYPASS = 0x00000028,
  16421. SX_PERF_SEL_DB0_MRT1_DONT_RD_DEST = 0x00000029,
  16422. SX_PERF_SEL_DB0_MRT1_DISCARD_SRC = 0x0000002a,
  16423. SX_PERF_SEL_DB0_MRT1_SINGLE_QUADS = 0x0000002b,
  16424. SX_PERF_SEL_DB0_MRT1_DOUBLE_QUADS = 0x0000002c,
  16425. SX_PERF_SEL_DB0_MRT2_BLEND_BYPASS = 0x0000002d,
  16426. SX_PERF_SEL_DB0_MRT2_DONT_RD_DEST = 0x0000002e,
  16427. SX_PERF_SEL_DB0_MRT2_DISCARD_SRC = 0x0000002f,
  16428. SX_PERF_SEL_DB0_MRT2_SINGLE_QUADS = 0x00000030,
  16429. SX_PERF_SEL_DB0_MRT2_DOUBLE_QUADS = 0x00000031,
  16430. SX_PERF_SEL_DB0_MRT3_BLEND_BYPASS = 0x00000032,
  16431. SX_PERF_SEL_DB0_MRT3_DONT_RD_DEST = 0x00000033,
  16432. SX_PERF_SEL_DB0_MRT3_DISCARD_SRC = 0x00000034,
  16433. SX_PERF_SEL_DB0_MRT3_SINGLE_QUADS = 0x00000035,
  16434. SX_PERF_SEL_DB0_MRT3_DOUBLE_QUADS = 0x00000036,
  16435. SX_PERF_SEL_DB0_MRT4_BLEND_BYPASS = 0x00000037,
  16436. SX_PERF_SEL_DB0_MRT4_DONT_RD_DEST = 0x00000038,
  16437. SX_PERF_SEL_DB0_MRT4_DISCARD_SRC = 0x00000039,
  16438. SX_PERF_SEL_DB0_MRT4_SINGLE_QUADS = 0x0000003a,
  16439. SX_PERF_SEL_DB0_MRT4_DOUBLE_QUADS = 0x0000003b,
  16440. SX_PERF_SEL_DB0_MRT5_BLEND_BYPASS = 0x0000003c,
  16441. SX_PERF_SEL_DB0_MRT5_DONT_RD_DEST = 0x0000003d,
  16442. SX_PERF_SEL_DB0_MRT5_DISCARD_SRC = 0x0000003e,
  16443. SX_PERF_SEL_DB0_MRT5_SINGLE_QUADS = 0x0000003f,
  16444. SX_PERF_SEL_DB0_MRT5_DOUBLE_QUADS = 0x00000040,
  16445. SX_PERF_SEL_DB0_MRT6_BLEND_BYPASS = 0x00000041,
  16446. SX_PERF_SEL_DB0_MRT6_DONT_RD_DEST = 0x00000042,
  16447. SX_PERF_SEL_DB0_MRT6_DISCARD_SRC = 0x00000043,
  16448. SX_PERF_SEL_DB0_MRT6_SINGLE_QUADS = 0x00000044,
  16449. SX_PERF_SEL_DB0_MRT6_DOUBLE_QUADS = 0x00000045,
  16450. SX_PERF_SEL_DB0_MRT7_BLEND_BYPASS = 0x00000046,
  16451. SX_PERF_SEL_DB0_MRT7_DONT_RD_DEST = 0x00000047,
  16452. SX_PERF_SEL_DB0_MRT7_DISCARD_SRC = 0x00000048,
  16453. SX_PERF_SEL_DB0_MRT7_SINGLE_QUADS = 0x00000049,
  16454. SX_PERF_SEL_DB0_MRT7_DOUBLE_QUADS = 0x0000004a,
  16455. SX_PERF_SEL_DB1_A2M_DISCARD_QUADS = 0x0000004b,
  16456. SX_PERF_SEL_DB1_MRT0_BLEND_BYPASS = 0x0000004c,
  16457. SX_PERF_SEL_DB1_MRT0_DONT_RD_DEST = 0x0000004d,
  16458. SX_PERF_SEL_DB1_MRT0_DISCARD_SRC = 0x0000004e,
  16459. SX_PERF_SEL_DB1_MRT0_SINGLE_QUADS = 0x0000004f,
  16460. SX_PERF_SEL_DB1_MRT0_DOUBLE_QUADS = 0x00000050,
  16461. SX_PERF_SEL_DB1_MRT1_BLEND_BYPASS = 0x00000051,
  16462. SX_PERF_SEL_DB1_MRT1_DONT_RD_DEST = 0x00000052,
  16463. SX_PERF_SEL_DB1_MRT1_DISCARD_SRC = 0x00000053,
  16464. SX_PERF_SEL_DB1_MRT1_SINGLE_QUADS = 0x00000054,
  16465. SX_PERF_SEL_DB1_MRT1_DOUBLE_QUADS = 0x00000055,
  16466. SX_PERF_SEL_DB1_MRT2_BLEND_BYPASS = 0x00000056,
  16467. SX_PERF_SEL_DB1_MRT2_DONT_RD_DEST = 0x00000057,
  16468. SX_PERF_SEL_DB1_MRT2_DISCARD_SRC = 0x00000058,
  16469. SX_PERF_SEL_DB1_MRT2_SINGLE_QUADS = 0x00000059,
  16470. SX_PERF_SEL_DB1_MRT2_DOUBLE_QUADS = 0x0000005a,
  16471. SX_PERF_SEL_DB1_MRT3_BLEND_BYPASS = 0x0000005b,
  16472. SX_PERF_SEL_DB1_MRT3_DONT_RD_DEST = 0x0000005c,
  16473. SX_PERF_SEL_DB1_MRT3_DISCARD_SRC = 0x0000005d,
  16474. SX_PERF_SEL_DB1_MRT3_SINGLE_QUADS = 0x0000005e,
  16475. SX_PERF_SEL_DB1_MRT3_DOUBLE_QUADS = 0x0000005f,
  16476. SX_PERF_SEL_DB1_MRT4_BLEND_BYPASS = 0x00000060,
  16477. SX_PERF_SEL_DB1_MRT4_DONT_RD_DEST = 0x00000061,
  16478. SX_PERF_SEL_DB1_MRT4_DISCARD_SRC = 0x00000062,
  16479. SX_PERF_SEL_DB1_MRT4_SINGLE_QUADS = 0x00000063,
  16480. SX_PERF_SEL_DB1_MRT4_DOUBLE_QUADS = 0x00000064,
  16481. SX_PERF_SEL_DB1_MRT5_BLEND_BYPASS = 0x00000065,
  16482. SX_PERF_SEL_DB1_MRT5_DONT_RD_DEST = 0x00000066,
  16483. SX_PERF_SEL_DB1_MRT5_DISCARD_SRC = 0x00000067,
  16484. SX_PERF_SEL_DB1_MRT5_SINGLE_QUADS = 0x00000068,
  16485. SX_PERF_SEL_DB1_MRT5_DOUBLE_QUADS = 0x00000069,
  16486. SX_PERF_SEL_DB1_MRT6_BLEND_BYPASS = 0x0000006a,
  16487. SX_PERF_SEL_DB1_MRT6_DONT_RD_DEST = 0x0000006b,
  16488. SX_PERF_SEL_DB1_MRT6_DISCARD_SRC = 0x0000006c,
  16489. SX_PERF_SEL_DB1_MRT6_SINGLE_QUADS = 0x0000006d,
  16490. SX_PERF_SEL_DB1_MRT6_DOUBLE_QUADS = 0x0000006e,
  16491. SX_PERF_SEL_DB1_MRT7_BLEND_BYPASS = 0x0000006f,
  16492. SX_PERF_SEL_DB1_MRT7_DONT_RD_DEST = 0x00000070,
  16493. SX_PERF_SEL_DB1_MRT7_DISCARD_SRC = 0x00000071,
  16494. SX_PERF_SEL_DB1_MRT7_SINGLE_QUADS = 0x00000072,
  16495. SX_PERF_SEL_DB1_MRT7_DOUBLE_QUADS = 0x00000073,
  16496. SX_PERF_SEL_DB2_A2M_DISCARD_QUADS = 0x00000074,
  16497. SX_PERF_SEL_DB2_MRT0_BLEND_BYPASS = 0x00000075,
  16498. SX_PERF_SEL_DB2_MRT0_DONT_RD_DEST = 0x00000076,
  16499. SX_PERF_SEL_DB2_MRT0_DISCARD_SRC = 0x00000077,
  16500. SX_PERF_SEL_DB2_MRT0_SINGLE_QUADS = 0x00000078,
  16501. SX_PERF_SEL_DB2_MRT0_DOUBLE_QUADS = 0x00000079,
  16502. SX_PERF_SEL_DB2_MRT1_BLEND_BYPASS = 0x0000007a,
  16503. SX_PERF_SEL_DB2_MRT1_DONT_RD_DEST = 0x0000007b,
  16504. SX_PERF_SEL_DB2_MRT1_DISCARD_SRC = 0x0000007c,
  16505. SX_PERF_SEL_DB2_MRT1_SINGLE_QUADS = 0x0000007d,
  16506. SX_PERF_SEL_DB2_MRT1_DOUBLE_QUADS = 0x0000007e,
  16507. SX_PERF_SEL_DB2_MRT2_BLEND_BYPASS = 0x0000007f,
  16508. SX_PERF_SEL_DB2_MRT2_DONT_RD_DEST = 0x00000080,
  16509. SX_PERF_SEL_DB2_MRT2_DISCARD_SRC = 0x00000081,
  16510. SX_PERF_SEL_DB2_MRT2_SINGLE_QUADS = 0x00000082,
  16511. SX_PERF_SEL_DB2_MRT2_DOUBLE_QUADS = 0x00000083,
  16512. SX_PERF_SEL_DB2_MRT3_BLEND_BYPASS = 0x00000084,
  16513. SX_PERF_SEL_DB2_MRT3_DONT_RD_DEST = 0x00000085,
  16514. SX_PERF_SEL_DB2_MRT3_DISCARD_SRC = 0x00000086,
  16515. SX_PERF_SEL_DB2_MRT3_SINGLE_QUADS = 0x00000087,
  16516. SX_PERF_SEL_DB2_MRT3_DOUBLE_QUADS = 0x00000088,
  16517. SX_PERF_SEL_DB2_MRT4_BLEND_BYPASS = 0x00000089,
  16518. SX_PERF_SEL_DB2_MRT4_DONT_RD_DEST = 0x0000008a,
  16519. SX_PERF_SEL_DB2_MRT4_DISCARD_SRC = 0x0000008b,
  16520. SX_PERF_SEL_DB2_MRT4_SINGLE_QUADS = 0x0000008c,
  16521. SX_PERF_SEL_DB2_MRT4_DOUBLE_QUADS = 0x0000008d,
  16522. SX_PERF_SEL_DB2_MRT5_BLEND_BYPASS = 0x0000008e,
  16523. SX_PERF_SEL_DB2_MRT5_DONT_RD_DEST = 0x0000008f,
  16524. SX_PERF_SEL_DB2_MRT5_DISCARD_SRC = 0x00000090,
  16525. SX_PERF_SEL_DB2_MRT5_SINGLE_QUADS = 0x00000091,
  16526. SX_PERF_SEL_DB2_MRT5_DOUBLE_QUADS = 0x00000092,
  16527. SX_PERF_SEL_DB2_MRT6_BLEND_BYPASS = 0x00000093,
  16528. SX_PERF_SEL_DB2_MRT6_DONT_RD_DEST = 0x00000094,
  16529. SX_PERF_SEL_DB2_MRT6_DISCARD_SRC = 0x00000095,
  16530. SX_PERF_SEL_DB2_MRT6_SINGLE_QUADS = 0x00000096,
  16531. SX_PERF_SEL_DB2_MRT6_DOUBLE_QUADS = 0x00000097,
  16532. SX_PERF_SEL_DB2_MRT7_BLEND_BYPASS = 0x00000098,
  16533. SX_PERF_SEL_DB2_MRT7_DONT_RD_DEST = 0x00000099,
  16534. SX_PERF_SEL_DB2_MRT7_DISCARD_SRC = 0x0000009a,
  16535. SX_PERF_SEL_DB2_MRT7_SINGLE_QUADS = 0x0000009b,
  16536. SX_PERF_SEL_DB2_MRT7_DOUBLE_QUADS = 0x0000009c,
  16537. SX_PERF_SEL_DB3_A2M_DISCARD_QUADS = 0x0000009d,
  16538. SX_PERF_SEL_DB3_MRT0_BLEND_BYPASS = 0x0000009e,
  16539. SX_PERF_SEL_DB3_MRT0_DONT_RD_DEST = 0x0000009f,
  16540. SX_PERF_SEL_DB3_MRT0_DISCARD_SRC = 0x000000a0,
  16541. SX_PERF_SEL_DB3_MRT0_SINGLE_QUADS = 0x000000a1,
  16542. SX_PERF_SEL_DB3_MRT0_DOUBLE_QUADS = 0x000000a2,
  16543. SX_PERF_SEL_DB3_MRT1_BLEND_BYPASS = 0x000000a3,
  16544. SX_PERF_SEL_DB3_MRT1_DONT_RD_DEST = 0x000000a4,
  16545. SX_PERF_SEL_DB3_MRT1_DISCARD_SRC = 0x000000a5,
  16546. SX_PERF_SEL_DB3_MRT1_SINGLE_QUADS = 0x000000a6,
  16547. SX_PERF_SEL_DB3_MRT1_DOUBLE_QUADS = 0x000000a7,
  16548. SX_PERF_SEL_DB3_MRT2_BLEND_BYPASS = 0x000000a8,
  16549. SX_PERF_SEL_DB3_MRT2_DONT_RD_DEST = 0x000000a9,
  16550. SX_PERF_SEL_DB3_MRT2_DISCARD_SRC = 0x000000aa,
  16551. SX_PERF_SEL_DB3_MRT2_SINGLE_QUADS = 0x000000ab,
  16552. SX_PERF_SEL_DB3_MRT2_DOUBLE_QUADS = 0x000000ac,
  16553. SX_PERF_SEL_DB3_MRT3_BLEND_BYPASS = 0x000000ad,
  16554. SX_PERF_SEL_DB3_MRT3_DONT_RD_DEST = 0x000000ae,
  16555. SX_PERF_SEL_DB3_MRT3_DISCARD_SRC = 0x000000af,
  16556. SX_PERF_SEL_DB3_MRT3_SINGLE_QUADS = 0x000000b0,
  16557. SX_PERF_SEL_DB3_MRT3_DOUBLE_QUADS = 0x000000b1,
  16558. SX_PERF_SEL_DB3_MRT4_BLEND_BYPASS = 0x000000b2,
  16559. SX_PERF_SEL_DB3_MRT4_DONT_RD_DEST = 0x000000b3,
  16560. SX_PERF_SEL_DB3_MRT4_DISCARD_SRC = 0x000000b4,
  16561. SX_PERF_SEL_DB3_MRT4_SINGLE_QUADS = 0x000000b5,
  16562. SX_PERF_SEL_DB3_MRT4_DOUBLE_QUADS = 0x000000b6,
  16563. SX_PERF_SEL_DB3_MRT5_BLEND_BYPASS = 0x000000b7,
  16564. SX_PERF_SEL_DB3_MRT5_DONT_RD_DEST = 0x000000b8,
  16565. SX_PERF_SEL_DB3_MRT5_DISCARD_SRC = 0x000000b9,
  16566. SX_PERF_SEL_DB3_MRT5_SINGLE_QUADS = 0x000000ba,
  16567. SX_PERF_SEL_DB3_MRT5_DOUBLE_QUADS = 0x000000bb,
  16568. SX_PERF_SEL_DB3_MRT6_BLEND_BYPASS = 0x000000bc,
  16569. SX_PERF_SEL_DB3_MRT6_DONT_RD_DEST = 0x000000bd,
  16570. SX_PERF_SEL_DB3_MRT6_DISCARD_SRC = 0x000000be,
  16571. SX_PERF_SEL_DB3_MRT6_SINGLE_QUADS = 0x000000bf,
  16572. SX_PERF_SEL_DB3_MRT6_DOUBLE_QUADS = 0x000000c0,
  16573. SX_PERF_SEL_DB3_MRT7_BLEND_BYPASS = 0x000000c1,
  16574. SX_PERF_SEL_DB3_MRT7_DONT_RD_DEST = 0x000000c2,
  16575. SX_PERF_SEL_DB3_MRT7_DISCARD_SRC = 0x000000c3,
  16576. SX_PERF_SEL_DB3_MRT7_SINGLE_QUADS = 0x000000c4,
  16577. SX_PERF_SEL_DB3_MRT7_DOUBLE_QUADS = 0x000000c5,
  16578. } SX_PERFCOUNTER_VALS;
  16579. /*******************************************************
  16580. * DB Enums
  16581. *******************************************************/
  16582. /*
  16583. * ForceControl enum
  16584. */
  16585. typedef enum ForceControl {
  16586. FORCE_OFF = 0x00000000,
  16587. FORCE_ENABLE = 0x00000001,
  16588. FORCE_DISABLE = 0x00000002,
  16589. FORCE_RESERVED = 0x00000003,
  16590. } ForceControl;
  16591. /*
  16592. * ZSamplePosition enum
  16593. */
  16594. typedef enum ZSamplePosition {
  16595. Z_SAMPLE_CENTER = 0x00000000,
  16596. Z_SAMPLE_CENTROID = 0x00000001,
  16597. } ZSamplePosition;
  16598. /*
  16599. * ZOrder enum
  16600. */
  16601. typedef enum ZOrder {
  16602. LATE_Z = 0x00000000,
  16603. EARLY_Z_THEN_LATE_Z = 0x00000001,
  16604. RE_Z = 0x00000002,
  16605. EARLY_Z_THEN_RE_Z = 0x00000003,
  16606. } ZOrder;
  16607. /*
  16608. * ZpassControl enum
  16609. */
  16610. typedef enum ZpassControl {
  16611. ZPASS_DISABLE = 0x00000000,
  16612. ZPASS_SAMPLES = 0x00000001,
  16613. ZPASS_PIXELS = 0x00000002,
  16614. } ZpassControl;
  16615. /*
  16616. * ZModeForce enum
  16617. */
  16618. typedef enum ZModeForce {
  16619. NO_FORCE = 0x00000000,
  16620. FORCE_EARLY_Z = 0x00000001,
  16621. FORCE_LATE_Z = 0x00000002,
  16622. FORCE_RE_Z = 0x00000003,
  16623. } ZModeForce;
  16624. /*
  16625. * ZLimitSumm enum
  16626. */
  16627. typedef enum ZLimitSumm {
  16628. FORCE_SUMM_OFF = 0x00000000,
  16629. FORCE_SUMM_MINZ = 0x00000001,
  16630. FORCE_SUMM_MAXZ = 0x00000002,
  16631. FORCE_SUMM_BOTH = 0x00000003,
  16632. } ZLimitSumm;
  16633. /*
  16634. * CompareFrag enum
  16635. */
  16636. typedef enum CompareFrag {
  16637. FRAG_NEVER = 0x00000000,
  16638. FRAG_LESS = 0x00000001,
  16639. FRAG_EQUAL = 0x00000002,
  16640. FRAG_LEQUAL = 0x00000003,
  16641. FRAG_GREATER = 0x00000004,
  16642. FRAG_NOTEQUAL = 0x00000005,
  16643. FRAG_GEQUAL = 0x00000006,
  16644. FRAG_ALWAYS = 0x00000007,
  16645. } CompareFrag;
  16646. /*
  16647. * StencilOp enum
  16648. */
  16649. typedef enum StencilOp {
  16650. STENCIL_KEEP = 0x00000000,
  16651. STENCIL_ZERO = 0x00000001,
  16652. STENCIL_ONES = 0x00000002,
  16653. STENCIL_REPLACE_TEST = 0x00000003,
  16654. STENCIL_REPLACE_OP = 0x00000004,
  16655. STENCIL_ADD_CLAMP = 0x00000005,
  16656. STENCIL_SUB_CLAMP = 0x00000006,
  16657. STENCIL_INVERT = 0x00000007,
  16658. STENCIL_ADD_WRAP = 0x00000008,
  16659. STENCIL_SUB_WRAP = 0x00000009,
  16660. STENCIL_AND = 0x0000000a,
  16661. STENCIL_OR = 0x0000000b,
  16662. STENCIL_XOR = 0x0000000c,
  16663. STENCIL_NAND = 0x0000000d,
  16664. STENCIL_NOR = 0x0000000e,
  16665. STENCIL_XNOR = 0x0000000f,
  16666. } StencilOp;
  16667. /*
  16668. * ConservativeZExport enum
  16669. */
  16670. typedef enum ConservativeZExport {
  16671. EXPORT_ANY_Z = 0x00000000,
  16672. EXPORT_LESS_THAN_Z = 0x00000001,
  16673. EXPORT_GREATER_THAN_Z = 0x00000002,
  16674. EXPORT_RESERVED = 0x00000003,
  16675. } ConservativeZExport;
  16676. /*
  16677. * DbPSLControl enum
  16678. */
  16679. typedef enum DbPSLControl {
  16680. PSLC_AUTO = 0x00000000,
  16681. PSLC_ON_HANG_ONLY = 0x00000001,
  16682. PSLC_ASAP = 0x00000002,
  16683. PSLC_COUNTDOWN = 0x00000003,
  16684. } DbPSLControl;
  16685. /*
  16686. * DbPRTFaultBehavior enum
  16687. */
  16688. typedef enum DbPRTFaultBehavior {
  16689. FAULT_ZERO = 0x00000000,
  16690. FAULT_ONE = 0x00000001,
  16691. FAULT_FAIL = 0x00000002,
  16692. FAULT_PASS = 0x00000003,
  16693. } DbPRTFaultBehavior;
  16694. /*
  16695. * PerfCounter_Vals enum
  16696. */
  16697. typedef enum PerfCounter_Vals {
  16698. DB_PERF_SEL_SC_DB_tile_sends = 0x00000000,
  16699. DB_PERF_SEL_SC_DB_tile_busy = 0x00000001,
  16700. DB_PERF_SEL_SC_DB_tile_stalls = 0x00000002,
  16701. DB_PERF_SEL_SC_DB_tile_events = 0x00000003,
  16702. DB_PERF_SEL_SC_DB_tile_tiles = 0x00000004,
  16703. DB_PERF_SEL_SC_DB_tile_covered = 0x00000005,
  16704. DB_PERF_SEL_hiz_tc_read_starved = 0x00000006,
  16705. DB_PERF_SEL_hiz_tc_write_stall = 0x00000007,
  16706. DB_PERF_SEL_hiz_qtiles_culled = 0x00000008,
  16707. DB_PERF_SEL_his_qtiles_culled = 0x00000009,
  16708. DB_PERF_SEL_DB_SC_tile_sends = 0x0000000a,
  16709. DB_PERF_SEL_DB_SC_tile_busy = 0x0000000b,
  16710. DB_PERF_SEL_DB_SC_tile_stalls = 0x0000000c,
  16711. DB_PERF_SEL_DB_SC_tile_df_stalls = 0x0000000d,
  16712. DB_PERF_SEL_DB_SC_tile_tiles = 0x0000000e,
  16713. DB_PERF_SEL_DB_SC_tile_culled = 0x0000000f,
  16714. DB_PERF_SEL_DB_SC_tile_hier_kill = 0x00000010,
  16715. DB_PERF_SEL_DB_SC_tile_fast_ops = 0x00000011,
  16716. DB_PERF_SEL_DB_SC_tile_no_ops = 0x00000012,
  16717. DB_PERF_SEL_DB_SC_tile_tile_rate = 0x00000013,
  16718. DB_PERF_SEL_DB_SC_tile_ssaa_kill = 0x00000014,
  16719. DB_PERF_SEL_DB_SC_tile_fast_z_ops = 0x00000015,
  16720. DB_PERF_SEL_DB_SC_tile_fast_stencil_ops = 0x00000016,
  16721. DB_PERF_SEL_SC_DB_quad_sends = 0x00000017,
  16722. DB_PERF_SEL_SC_DB_quad_busy = 0x00000018,
  16723. DB_PERF_SEL_SC_DB_quad_squads = 0x00000019,
  16724. DB_PERF_SEL_SC_DB_quad_tiles = 0x0000001a,
  16725. DB_PERF_SEL_SC_DB_quad_pixels = 0x0000001b,
  16726. DB_PERF_SEL_SC_DB_quad_killed_tiles = 0x0000001c,
  16727. DB_PERF_SEL_DB_SC_quad_sends = 0x0000001d,
  16728. DB_PERF_SEL_DB_SC_quad_busy = 0x0000001e,
  16729. DB_PERF_SEL_DB_SC_quad_stalls = 0x0000001f,
  16730. DB_PERF_SEL_DB_SC_quad_tiles = 0x00000020,
  16731. DB_PERF_SEL_DB_SC_quad_lit_quad = 0x00000021,
  16732. DB_PERF_SEL_DB_CB_tile_sends = 0x00000022,
  16733. DB_PERF_SEL_DB_CB_tile_busy = 0x00000023,
  16734. DB_PERF_SEL_DB_CB_tile_stalls = 0x00000024,
  16735. DB_PERF_SEL_SX_DB_quad_sends = 0x00000025,
  16736. DB_PERF_SEL_SX_DB_quad_busy = 0x00000026,
  16737. DB_PERF_SEL_SX_DB_quad_stalls = 0x00000027,
  16738. DB_PERF_SEL_SX_DB_quad_quads = 0x00000028,
  16739. DB_PERF_SEL_SX_DB_quad_pixels = 0x00000029,
  16740. DB_PERF_SEL_SX_DB_quad_exports = 0x0000002a,
  16741. DB_PERF_SEL_SH_quads_outstanding_sum = 0x0000002b,
  16742. DB_PERF_SEL_DB_CB_lquad_sends = 0x0000002c,
  16743. DB_PERF_SEL_DB_CB_lquad_busy = 0x0000002d,
  16744. DB_PERF_SEL_DB_CB_lquad_stalls = 0x0000002e,
  16745. DB_PERF_SEL_DB_CB_lquad_quads = 0x0000002f,
  16746. DB_PERF_SEL_tile_rd_sends = 0x00000030,
  16747. DB_PERF_SEL_mi_tile_rd_outstanding_sum = 0x00000031,
  16748. DB_PERF_SEL_quad_rd_sends = 0x00000032,
  16749. DB_PERF_SEL_quad_rd_busy = 0x00000033,
  16750. DB_PERF_SEL_quad_rd_mi_stall = 0x00000034,
  16751. DB_PERF_SEL_quad_rd_rw_collision = 0x00000035,
  16752. DB_PERF_SEL_quad_rd_tag_stall = 0x00000036,
  16753. DB_PERF_SEL_quad_rd_32byte_reqs = 0x00000037,
  16754. DB_PERF_SEL_quad_rd_panic = 0x00000038,
  16755. DB_PERF_SEL_mi_quad_rd_outstanding_sum = 0x00000039,
  16756. DB_PERF_SEL_quad_rdret_sends = 0x0000003a,
  16757. DB_PERF_SEL_quad_rdret_busy = 0x0000003b,
  16758. DB_PERF_SEL_tile_wr_sends = 0x0000003c,
  16759. DB_PERF_SEL_tile_wr_acks = 0x0000003d,
  16760. DB_PERF_SEL_mi_tile_wr_outstanding_sum = 0x0000003e,
  16761. DB_PERF_SEL_quad_wr_sends = 0x0000003f,
  16762. DB_PERF_SEL_quad_wr_busy = 0x00000040,
  16763. DB_PERF_SEL_quad_wr_mi_stall = 0x00000041,
  16764. DB_PERF_SEL_quad_wr_coherency_stall = 0x00000042,
  16765. DB_PERF_SEL_quad_wr_acks = 0x00000043,
  16766. DB_PERF_SEL_mi_quad_wr_outstanding_sum = 0x00000044,
  16767. DB_PERF_SEL_Tile_Cache_misses = 0x00000045,
  16768. DB_PERF_SEL_Tile_Cache_hits = 0x00000046,
  16769. DB_PERF_SEL_Tile_Cache_flushes = 0x00000047,
  16770. DB_PERF_SEL_Tile_Cache_surface_stall = 0x00000048,
  16771. DB_PERF_SEL_Tile_Cache_starves = 0x00000049,
  16772. DB_PERF_SEL_Tile_Cache_mem_return_starve = 0x0000004a,
  16773. DB_PERF_SEL_tcp_dispatcher_reads = 0x0000004b,
  16774. DB_PERF_SEL_tcp_prefetcher_reads = 0x0000004c,
  16775. DB_PERF_SEL_tcp_preloader_reads = 0x0000004d,
  16776. DB_PERF_SEL_tcp_dispatcher_flushes = 0x0000004e,
  16777. DB_PERF_SEL_tcp_prefetcher_flushes = 0x0000004f,
  16778. DB_PERF_SEL_tcp_preloader_flushes = 0x00000050,
  16779. DB_PERF_SEL_Depth_Tile_Cache_sends = 0x00000051,
  16780. DB_PERF_SEL_Depth_Tile_Cache_busy = 0x00000052,
  16781. DB_PERF_SEL_Depth_Tile_Cache_starves = 0x00000053,
  16782. DB_PERF_SEL_Depth_Tile_Cache_dtile_locked = 0x00000054,
  16783. DB_PERF_SEL_Depth_Tile_Cache_alloc_stall = 0x00000055,
  16784. DB_PERF_SEL_Depth_Tile_Cache_misses = 0x00000056,
  16785. DB_PERF_SEL_Depth_Tile_Cache_hits = 0x00000057,
  16786. DB_PERF_SEL_Depth_Tile_Cache_flushes = 0x00000058,
  16787. DB_PERF_SEL_Depth_Tile_Cache_noop_tile = 0x00000059,
  16788. DB_PERF_SEL_Depth_Tile_Cache_detailed_noop = 0x0000005a,
  16789. DB_PERF_SEL_Depth_Tile_Cache_event = 0x0000005b,
  16790. DB_PERF_SEL_Depth_Tile_Cache_tile_frees = 0x0000005c,
  16791. DB_PERF_SEL_Depth_Tile_Cache_data_frees = 0x0000005d,
  16792. DB_PERF_SEL_Depth_Tile_Cache_mem_return_starve = 0x0000005e,
  16793. DB_PERF_SEL_Stencil_Cache_misses = 0x0000005f,
  16794. DB_PERF_SEL_Stencil_Cache_hits = 0x00000060,
  16795. DB_PERF_SEL_Stencil_Cache_flushes = 0x00000061,
  16796. DB_PERF_SEL_Stencil_Cache_starves = 0x00000062,
  16797. DB_PERF_SEL_Stencil_Cache_frees = 0x00000063,
  16798. DB_PERF_SEL_Z_Cache_separate_Z_misses = 0x00000064,
  16799. DB_PERF_SEL_Z_Cache_separate_Z_hits = 0x00000065,
  16800. DB_PERF_SEL_Z_Cache_separate_Z_flushes = 0x00000066,
  16801. DB_PERF_SEL_Z_Cache_separate_Z_starves = 0x00000067,
  16802. DB_PERF_SEL_Z_Cache_pmask_misses = 0x00000068,
  16803. DB_PERF_SEL_Z_Cache_pmask_hits = 0x00000069,
  16804. DB_PERF_SEL_Z_Cache_pmask_flushes = 0x0000006a,
  16805. DB_PERF_SEL_Z_Cache_pmask_starves = 0x0000006b,
  16806. DB_PERF_SEL_Z_Cache_frees = 0x0000006c,
  16807. DB_PERF_SEL_Plane_Cache_misses = 0x0000006d,
  16808. DB_PERF_SEL_Plane_Cache_hits = 0x0000006e,
  16809. DB_PERF_SEL_Plane_Cache_flushes = 0x0000006f,
  16810. DB_PERF_SEL_Plane_Cache_starves = 0x00000070,
  16811. DB_PERF_SEL_Plane_Cache_frees = 0x00000071,
  16812. DB_PERF_SEL_flush_expanded_stencil = 0x00000072,
  16813. DB_PERF_SEL_flush_compressed_stencil = 0x00000073,
  16814. DB_PERF_SEL_flush_single_stencil = 0x00000074,
  16815. DB_PERF_SEL_planes_flushed = 0x00000075,
  16816. DB_PERF_SEL_flush_1plane = 0x00000076,
  16817. DB_PERF_SEL_flush_2plane = 0x00000077,
  16818. DB_PERF_SEL_flush_3plane = 0x00000078,
  16819. DB_PERF_SEL_flush_4plane = 0x00000079,
  16820. DB_PERF_SEL_flush_5plane = 0x0000007a,
  16821. DB_PERF_SEL_flush_6plane = 0x0000007b,
  16822. DB_PERF_SEL_flush_7plane = 0x0000007c,
  16823. DB_PERF_SEL_flush_8plane = 0x0000007d,
  16824. DB_PERF_SEL_flush_9plane = 0x0000007e,
  16825. DB_PERF_SEL_flush_10plane = 0x0000007f,
  16826. DB_PERF_SEL_flush_11plane = 0x00000080,
  16827. DB_PERF_SEL_flush_12plane = 0x00000081,
  16828. DB_PERF_SEL_flush_13plane = 0x00000082,
  16829. DB_PERF_SEL_flush_14plane = 0x00000083,
  16830. DB_PERF_SEL_flush_15plane = 0x00000084,
  16831. DB_PERF_SEL_flush_16plane = 0x00000085,
  16832. DB_PERF_SEL_flush_expanded_z = 0x00000086,
  16833. DB_PERF_SEL_earlyZ_waiting_for_postZ_done = 0x00000087,
  16834. DB_PERF_SEL_reZ_waiting_for_postZ_done = 0x00000088,
  16835. DB_PERF_SEL_dk_tile_sends = 0x00000089,
  16836. DB_PERF_SEL_dk_tile_busy = 0x0000008a,
  16837. DB_PERF_SEL_dk_tile_quad_starves = 0x0000008b,
  16838. DB_PERF_SEL_dk_tile_stalls = 0x0000008c,
  16839. DB_PERF_SEL_dk_squad_sends = 0x0000008d,
  16840. DB_PERF_SEL_dk_squad_busy = 0x0000008e,
  16841. DB_PERF_SEL_dk_squad_stalls = 0x0000008f,
  16842. DB_PERF_SEL_Op_Pipe_Busy = 0x00000090,
  16843. DB_PERF_SEL_Op_Pipe_MC_Read_stall = 0x00000091,
  16844. DB_PERF_SEL_qc_busy = 0x00000092,
  16845. DB_PERF_SEL_qc_xfc = 0x00000093,
  16846. DB_PERF_SEL_qc_conflicts = 0x00000094,
  16847. DB_PERF_SEL_qc_full_stall = 0x00000095,
  16848. DB_PERF_SEL_qc_in_preZ_tile_stalls_postZ = 0x00000096,
  16849. DB_PERF_SEL_qc_in_postZ_tile_stalls_preZ = 0x00000097,
  16850. DB_PERF_SEL_tsc_insert_summarize_stall = 0x00000098,
  16851. DB_PERF_SEL_tl_busy = 0x00000099,
  16852. DB_PERF_SEL_tl_dtc_read_starved = 0x0000009a,
  16853. DB_PERF_SEL_tl_z_fetch_stall = 0x0000009b,
  16854. DB_PERF_SEL_tl_stencil_stall = 0x0000009c,
  16855. DB_PERF_SEL_tl_z_decompress_stall = 0x0000009d,
  16856. DB_PERF_SEL_tl_stencil_locked_stall = 0x0000009e,
  16857. DB_PERF_SEL_tl_events = 0x0000009f,
  16858. DB_PERF_SEL_tl_summarize_squads = 0x000000a0,
  16859. DB_PERF_SEL_tl_flush_expand_squads = 0x000000a1,
  16860. DB_PERF_SEL_tl_expand_squads = 0x000000a2,
  16861. DB_PERF_SEL_tl_preZ_squads = 0x000000a3,
  16862. DB_PERF_SEL_tl_postZ_squads = 0x000000a4,
  16863. DB_PERF_SEL_tl_preZ_noop_squads = 0x000000a5,
  16864. DB_PERF_SEL_tl_postZ_noop_squads = 0x000000a6,
  16865. DB_PERF_SEL_tl_tile_ops = 0x000000a7,
  16866. DB_PERF_SEL_tl_in_xfc = 0x000000a8,
  16867. DB_PERF_SEL_tl_in_single_stencil_expand_stall = 0x000000a9,
  16868. DB_PERF_SEL_tl_in_fast_z_stall = 0x000000aa,
  16869. DB_PERF_SEL_tl_out_xfc = 0x000000ab,
  16870. DB_PERF_SEL_tl_out_squads = 0x000000ac,
  16871. DB_PERF_SEL_zf_plane_multicycle = 0x000000ad,
  16872. DB_PERF_SEL_PostZ_Samples_passing_Z = 0x000000ae,
  16873. DB_PERF_SEL_PostZ_Samples_failing_Z = 0x000000af,
  16874. DB_PERF_SEL_PostZ_Samples_failing_S = 0x000000b0,
  16875. DB_PERF_SEL_PreZ_Samples_passing_Z = 0x000000b1,
  16876. DB_PERF_SEL_PreZ_Samples_failing_Z = 0x000000b2,
  16877. DB_PERF_SEL_PreZ_Samples_failing_S = 0x000000b3,
  16878. DB_PERF_SEL_ts_tc_update_stall = 0x000000b4,
  16879. DB_PERF_SEL_sc_kick_start = 0x000000b5,
  16880. DB_PERF_SEL_sc_kick_end = 0x000000b6,
  16881. DB_PERF_SEL_clock_reg_active = 0x000000b7,
  16882. DB_PERF_SEL_clock_main_active = 0x000000b8,
  16883. DB_PERF_SEL_clock_mem_export_active = 0x000000b9,
  16884. DB_PERF_SEL_esr_ps_out_busy = 0x000000ba,
  16885. DB_PERF_SEL_esr_ps_lqf_busy = 0x000000bb,
  16886. DB_PERF_SEL_esr_ps_lqf_stall = 0x000000bc,
  16887. DB_PERF_SEL_etr_out_send = 0x000000bd,
  16888. DB_PERF_SEL_etr_out_busy = 0x000000be,
  16889. DB_PERF_SEL_etr_out_ltile_probe_fifo_full_stall = 0x000000bf,
  16890. DB_PERF_SEL_etr_out_cb_tile_stall = 0x000000c0,
  16891. DB_PERF_SEL_etr_out_esr_stall = 0x000000c1,
  16892. DB_PERF_SEL_esr_ps_sqq_busy = 0x000000c2,
  16893. DB_PERF_SEL_esr_ps_sqq_stall = 0x000000c3,
  16894. DB_PERF_SEL_esr_eot_fwd_busy = 0x000000c4,
  16895. DB_PERF_SEL_esr_eot_fwd_holding_squad = 0x000000c5,
  16896. DB_PERF_SEL_esr_eot_fwd_forward = 0x000000c6,
  16897. DB_PERF_SEL_esr_sqq_zi_busy = 0x000000c7,
  16898. DB_PERF_SEL_esr_sqq_zi_stall = 0x000000c8,
  16899. DB_PERF_SEL_postzl_sq_pt_busy = 0x000000c9,
  16900. DB_PERF_SEL_postzl_sq_pt_stall = 0x000000ca,
  16901. DB_PERF_SEL_postzl_se_busy = 0x000000cb,
  16902. DB_PERF_SEL_postzl_se_stall = 0x000000cc,
  16903. DB_PERF_SEL_postzl_partial_launch = 0x000000cd,
  16904. DB_PERF_SEL_postzl_full_launch = 0x000000ce,
  16905. DB_PERF_SEL_postzl_partial_waiting = 0x000000cf,
  16906. DB_PERF_SEL_postzl_tile_mem_stall = 0x000000d0,
  16907. DB_PERF_SEL_postzl_tile_init_stall = 0x000000d1,
  16908. DB_PEFF_SEL_prezl_tile_mem_stall = 0x000000d2,
  16909. DB_PERF_SEL_prezl_tile_init_stall = 0x000000d3,
  16910. DB_PERF_SEL_dtt_sm_clash_stall = 0x000000d4,
  16911. DB_PERF_SEL_dtt_sm_slot_stall = 0x000000d5,
  16912. DB_PERF_SEL_dtt_sm_miss_stall = 0x000000d6,
  16913. DB_PERF_SEL_mi_rdreq_busy = 0x000000d7,
  16914. DB_PERF_SEL_mi_rdreq_stall = 0x000000d8,
  16915. DB_PERF_SEL_mi_wrreq_busy = 0x000000d9,
  16916. DB_PERF_SEL_mi_wrreq_stall = 0x000000da,
  16917. DB_PERF_SEL_recomp_tile_to_1zplane_no_fastop = 0x000000db,
  16918. DB_PERF_SEL_dkg_tile_rate_tile = 0x000000dc,
  16919. DB_PERF_SEL_prezl_src_in_sends = 0x000000dd,
  16920. DB_PERF_SEL_prezl_src_in_stall = 0x000000de,
  16921. DB_PERF_SEL_prezl_src_in_squads = 0x000000df,
  16922. DB_PERF_SEL_prezl_src_in_squads_unrolled = 0x000000e0,
  16923. DB_PERF_SEL_prezl_src_in_tile_rate = 0x000000e1,
  16924. DB_PERF_SEL_prezl_src_in_tile_rate_unrolled = 0x000000e2,
  16925. DB_PERF_SEL_prezl_src_out_stall = 0x000000e3,
  16926. DB_PERF_SEL_postzl_src_in_sends = 0x000000e4,
  16927. DB_PERF_SEL_postzl_src_in_stall = 0x000000e5,
  16928. DB_PERF_SEL_postzl_src_in_squads = 0x000000e6,
  16929. DB_PERF_SEL_postzl_src_in_squads_unrolled = 0x000000e7,
  16930. DB_PERF_SEL_postzl_src_in_tile_rate = 0x000000e8,
  16931. DB_PERF_SEL_postzl_src_in_tile_rate_unrolled = 0x000000e9,
  16932. DB_PERF_SEL_postzl_src_out_stall = 0x000000ea,
  16933. DB_PERF_SEL_esr_ps_src_in_sends = 0x000000eb,
  16934. DB_PERF_SEL_esr_ps_src_in_stall = 0x000000ec,
  16935. DB_PERF_SEL_esr_ps_src_in_squads = 0x000000ed,
  16936. DB_PERF_SEL_esr_ps_src_in_squads_unrolled = 0x000000ee,
  16937. DB_PERF_SEL_esr_ps_src_in_tile_rate = 0x000000ef,
  16938. DB_PERF_SEL_esr_ps_src_in_tile_rate_unrolled = 0x000000f0,
  16939. DB_PERF_SEL_esr_ps_src_in_tile_rate_unrolled_to_pixel_rate = 0x000000f1,
  16940. DB_PERF_SEL_esr_ps_src_out_stall = 0x000000f2,
  16941. DB_PERF_SEL_depth_bounds_qtiles_culled = 0x000000f3,
  16942. DB_PERF_SEL_PreZ_Samples_failing_DB = 0x000000f4,
  16943. DB_PERF_SEL_PostZ_Samples_failing_DB = 0x000000f5,
  16944. DB_PERF_SEL_flush_compressed = 0x000000f6,
  16945. DB_PERF_SEL_flush_plane_le4 = 0x000000f7,
  16946. DB_PERF_SEL_tiles_z_fully_summarized = 0x000000f8,
  16947. DB_PERF_SEL_tiles_stencil_fully_summarized = 0x000000f9,
  16948. DB_PERF_SEL_tiles_z_clear_on_expclear = 0x000000fa,
  16949. DB_PERF_SEL_tiles_s_clear_on_expclear = 0x000000fb,
  16950. DB_PERF_SEL_tiles_decomp_on_expclear = 0x000000fc,
  16951. DB_PERF_SEL_tiles_compressed_to_decompressed = 0x000000fd,
  16952. DB_PERF_SEL_Op_Pipe_Prez_Busy = 0x000000fe,
  16953. DB_PERF_SEL_Op_Pipe_Postz_Busy = 0x000000ff,
  16954. DB_PERF_SEL_di_dt_stall = 0x00000100,
  16955. DB_PERF_SEL_DB_SC_quad_double_quad = 0x00000101,
  16956. DB_PERF_SEL_SX_DB_quad_export_quads = 0x00000102,
  16957. DB_PERF_SEL_SX_DB_quad_double_format = 0x00000103,
  16958. DB_PERF_SEL_SX_DB_quad_fast_format = 0x00000104,
  16959. DB_PERF_SEL_SX_DB_quad_slow_format = 0x00000105,
  16960. DB_PERF_SEL_DB_CB_lquad_export_quads = 0x00000106,
  16961. DB_PERF_SEL_DB_CB_lquad_double_format = 0x00000107,
  16962. DB_PERF_SEL_DB_CB_lquad_fast_format = 0x00000108,
  16963. DB_PERF_SEL_DB_CB_lquad_slow_format = 0x00000109,
  16964. DB_PERF_SEL_CB_DB_rdreq_sends = 0x0000010a,
  16965. DB_PERF_SEL_CB_DB_rdreq_prt_sends = 0x0000010b,
  16966. DB_PERF_SEL_CB_DB_wrreq_sends = 0x0000010c,
  16967. DB_PERF_SEL_CB_DB_wrreq_prt_sends = 0x0000010d,
  16968. DB_PERF_SEL_DB_CB_rdret_ack = 0x0000010e,
  16969. DB_PERF_SEL_DB_CB_rdret_nack = 0x0000010f,
  16970. DB_PERF_SEL_DB_CB_wrret_ack = 0x00000110,
  16971. DB_PERF_SEL_DB_CB_wrret_nack = 0x00000111,
  16972. DB_PERF_SEL_DFSM_squads_in = 0x00000112,
  16973. DB_PERF_SEL_DFSM_full_cleared_squads_out = 0x00000113,
  16974. DB_PERF_SEL_DFSM_quads_in = 0x00000114,
  16975. DB_PERF_SEL_DFSM_fully_cleared_quads_out = 0x00000115,
  16976. DB_PERF_SEL_DFSM_lit_pixels_in = 0x00000116,
  16977. DB_PERF_SEL_DFSM_fully_cleared_pixels_out = 0x00000117,
  16978. DB_PERF_SEL_DFSM_lit_samples_in = 0x00000118,
  16979. DB_PERF_SEL_DFSM_lit_samples_out = 0x00000119,
  16980. DB_PERF_SEL_DFSM_cycles_above_watermark = 0x0000011a,
  16981. DB_PERF_SEL_DFSM_cant_accept_squads_but_not_stalled_by_downstream = 0x0000011b,
  16982. DB_PERF_SEL_DFSM_stalled_by_downstream = 0x0000011c,
  16983. DB_PERF_SEL_DFSM_evicted_squads_above_watermark = 0x0000011d,
  16984. DB_PERF_SEL_DFSM_collisions_due_to_POPS_overflow = 0x0000011e,
  16985. DB_PERF_SEL_DFSM_collisions_detected_within_POPS_FIFO = 0x0000011f,
  16986. DB_PERF_SEL_DFSM_evicted_squads_due_to_prim_watermark = 0x00000120,
  16987. } PerfCounter_Vals;
  16988. /*
  16989. * RingCounterControl enum
  16990. */
  16991. typedef enum RingCounterControl {
  16992. COUNTER_RING_SPLIT = 0x00000000,
  16993. COUNTER_RING_0 = 0x00000001,
  16994. COUNTER_RING_1 = 0x00000002,
  16995. } RingCounterControl;
  16996. /*
  16997. * DbMemArbWatermarks enum
  16998. */
  16999. typedef enum DbMemArbWatermarks {
  17000. TRANSFERRED_64_BYTES = 0x00000000,
  17001. TRANSFERRED_128_BYTES = 0x00000001,
  17002. TRANSFERRED_256_BYTES = 0x00000002,
  17003. TRANSFERRED_512_BYTES = 0x00000003,
  17004. TRANSFERRED_1024_BYTES = 0x00000004,
  17005. TRANSFERRED_2048_BYTES = 0x00000005,
  17006. TRANSFERRED_4096_BYTES = 0x00000006,
  17007. TRANSFERRED_8192_BYTES = 0x00000007,
  17008. } DbMemArbWatermarks;
  17009. /*
  17010. * DFSMFlushEvents enum
  17011. */
  17012. typedef enum DFSMFlushEvents {
  17013. DB_FLUSH_AND_INV_DB_DATA_TS = 0x00000000,
  17014. DB_FLUSH_AND_INV_DB_META = 0x00000001,
  17015. DB_CACHE_FLUSH = 0x00000002,
  17016. DB_CACHE_FLUSH_TS = 0x00000003,
  17017. DB_CACHE_FLUSH_AND_INV_EVENT = 0x00000004,
  17018. DB_CACHE_FLUSH_AND_INV_TS_EVENT = 0x00000005,
  17019. } DFSMFlushEvents;
  17020. /*
  17021. * PixelPipeCounterId enum
  17022. */
  17023. typedef enum PixelPipeCounterId {
  17024. PIXEL_PIPE_OCCLUSION_COUNT_0 = 0x00000000,
  17025. PIXEL_PIPE_OCCLUSION_COUNT_1 = 0x00000001,
  17026. PIXEL_PIPE_OCCLUSION_COUNT_2 = 0x00000002,
  17027. PIXEL_PIPE_OCCLUSION_COUNT_3 = 0x00000003,
  17028. PIXEL_PIPE_SCREEN_MIN_EXTENTS_0 = 0x00000004,
  17029. PIXEL_PIPE_SCREEN_MAX_EXTENTS_0 = 0x00000005,
  17030. PIXEL_PIPE_SCREEN_MIN_EXTENTS_1 = 0x00000006,
  17031. PIXEL_PIPE_SCREEN_MAX_EXTENTS_1 = 0x00000007,
  17032. } PixelPipeCounterId;
  17033. /*
  17034. * PixelPipeStride enum
  17035. */
  17036. typedef enum PixelPipeStride {
  17037. PIXEL_PIPE_STRIDE_32_BITS = 0x00000000,
  17038. PIXEL_PIPE_STRIDE_64_BITS = 0x00000001,
  17039. PIXEL_PIPE_STRIDE_128_BITS = 0x00000002,
  17040. PIXEL_PIPE_STRIDE_256_BITS = 0x00000003,
  17041. } PixelPipeStride;
  17042. /*******************************************************
  17043. * TA Enums
  17044. *******************************************************/
  17045. /*
  17046. * TEX_BORDER_COLOR_TYPE enum
  17047. */
  17048. typedef enum TEX_BORDER_COLOR_TYPE {
  17049. TEX_BorderColor_TransparentBlack = 0x00000000,
  17050. TEX_BorderColor_OpaqueBlack = 0x00000001,
  17051. TEX_BorderColor_OpaqueWhite = 0x00000002,
  17052. TEX_BorderColor_Register = 0x00000003,
  17053. } TEX_BORDER_COLOR_TYPE;
  17054. /*
  17055. * TEX_CHROMA_KEY enum
  17056. */
  17057. typedef enum TEX_CHROMA_KEY {
  17058. TEX_ChromaKey_Disabled = 0x00000000,
  17059. TEX_ChromaKey_Kill = 0x00000001,
  17060. TEX_ChromaKey_Blend = 0x00000002,
  17061. TEX_ChromaKey_RESERVED_3 = 0x00000003,
  17062. } TEX_CHROMA_KEY;
  17063. /*
  17064. * TEX_CLAMP enum
  17065. */
  17066. typedef enum TEX_CLAMP {
  17067. TEX_Clamp_Repeat = 0x00000000,
  17068. TEX_Clamp_Mirror = 0x00000001,
  17069. TEX_Clamp_ClampToLast = 0x00000002,
  17070. TEX_Clamp_MirrorOnceToLast = 0x00000003,
  17071. TEX_Clamp_ClampHalfToBorder = 0x00000004,
  17072. TEX_Clamp_MirrorOnceHalfToBorder = 0x00000005,
  17073. TEX_Clamp_ClampToBorder = 0x00000006,
  17074. TEX_Clamp_MirrorOnceToBorder = 0x00000007,
  17075. } TEX_CLAMP;
  17076. /*
  17077. * TEX_COORD_TYPE enum
  17078. */
  17079. typedef enum TEX_COORD_TYPE {
  17080. TEX_CoordType_Unnormalized = 0x00000000,
  17081. TEX_CoordType_Normalized = 0x00000001,
  17082. } TEX_COORD_TYPE;
  17083. /*
  17084. * TEX_DEPTH_COMPARE_FUNCTION enum
  17085. */
  17086. typedef enum TEX_DEPTH_COMPARE_FUNCTION {
  17087. TEX_DepthCompareFunction_Never = 0x00000000,
  17088. TEX_DepthCompareFunction_Less = 0x00000001,
  17089. TEX_DepthCompareFunction_Equal = 0x00000002,
  17090. TEX_DepthCompareFunction_LessEqual = 0x00000003,
  17091. TEX_DepthCompareFunction_Greater = 0x00000004,
  17092. TEX_DepthCompareFunction_NotEqual = 0x00000005,
  17093. TEX_DepthCompareFunction_GreaterEqual = 0x00000006,
  17094. TEX_DepthCompareFunction_Always = 0x00000007,
  17095. } TEX_DEPTH_COMPARE_FUNCTION;
  17096. /*
  17097. * TEX_DIM enum
  17098. */
  17099. typedef enum TEX_DIM {
  17100. TEX_Dim_1D = 0x00000000,
  17101. TEX_Dim_2D = 0x00000001,
  17102. TEX_Dim_3D = 0x00000002,
  17103. TEX_Dim_CubeMap = 0x00000003,
  17104. TEX_Dim_1DArray = 0x00000004,
  17105. TEX_Dim_2DArray = 0x00000005,
  17106. TEX_Dim_2D_MSAA = 0x00000006,
  17107. TEX_Dim_2DArray_MSAA = 0x00000007,
  17108. } TEX_DIM;
  17109. /*
  17110. * TEX_FORMAT_COMP enum
  17111. */
  17112. typedef enum TEX_FORMAT_COMP {
  17113. TEX_FormatComp_Unsigned = 0x00000000,
  17114. TEX_FormatComp_Signed = 0x00000001,
  17115. TEX_FormatComp_UnsignedBiased = 0x00000002,
  17116. TEX_FormatComp_RESERVED_3 = 0x00000003,
  17117. } TEX_FORMAT_COMP;
  17118. /*
  17119. * TEX_MAX_ANISO_RATIO enum
  17120. */
  17121. typedef enum TEX_MAX_ANISO_RATIO {
  17122. TEX_MaxAnisoRatio_1to1 = 0x00000000,
  17123. TEX_MaxAnisoRatio_2to1 = 0x00000001,
  17124. TEX_MaxAnisoRatio_4to1 = 0x00000002,
  17125. TEX_MaxAnisoRatio_8to1 = 0x00000003,
  17126. TEX_MaxAnisoRatio_16to1 = 0x00000004,
  17127. TEX_MaxAnisoRatio_RESERVED_5 = 0x00000005,
  17128. TEX_MaxAnisoRatio_RESERVED_6 = 0x00000006,
  17129. TEX_MaxAnisoRatio_RESERVED_7 = 0x00000007,
  17130. } TEX_MAX_ANISO_RATIO;
  17131. /*
  17132. * TEX_MIP_FILTER enum
  17133. */
  17134. typedef enum TEX_MIP_FILTER {
  17135. TEX_MipFilter_None = 0x00000000,
  17136. TEX_MipFilter_Point = 0x00000001,
  17137. TEX_MipFilter_Linear = 0x00000002,
  17138. TEX_MipFilter_Point_Aniso_Adj = 0x00000003,
  17139. } TEX_MIP_FILTER;
  17140. /*
  17141. * TEX_REQUEST_SIZE enum
  17142. */
  17143. typedef enum TEX_REQUEST_SIZE {
  17144. TEX_RequestSize_32B = 0x00000000,
  17145. TEX_RequestSize_64B = 0x00000001,
  17146. TEX_RequestSize_128B = 0x00000002,
  17147. TEX_RequestSize_2X64B = 0x00000003,
  17148. } TEX_REQUEST_SIZE;
  17149. /*
  17150. * TEX_SAMPLER_TYPE enum
  17151. */
  17152. typedef enum TEX_SAMPLER_TYPE {
  17153. TEX_SamplerType_Invalid = 0x00000000,
  17154. TEX_SamplerType_Valid = 0x00000001,
  17155. } TEX_SAMPLER_TYPE;
  17156. /*
  17157. * TEX_XY_FILTER enum
  17158. */
  17159. typedef enum TEX_XY_FILTER {
  17160. TEX_XYFilter_Point = 0x00000000,
  17161. TEX_XYFilter_Linear = 0x00000001,
  17162. TEX_XYFilter_AnisoPoint = 0x00000002,
  17163. TEX_XYFilter_AnisoLinear = 0x00000003,
  17164. } TEX_XY_FILTER;
  17165. /*
  17166. * TEX_Z_FILTER enum
  17167. */
  17168. typedef enum TEX_Z_FILTER {
  17169. TEX_ZFilter_None = 0x00000000,
  17170. TEX_ZFilter_Point = 0x00000001,
  17171. TEX_ZFilter_Linear = 0x00000002,
  17172. TEX_ZFilter_RESERVED_3 = 0x00000003,
  17173. } TEX_Z_FILTER;
  17174. /*
  17175. * VTX_CLAMP enum
  17176. */
  17177. typedef enum VTX_CLAMP {
  17178. VTX_Clamp_ClampToZero = 0x00000000,
  17179. VTX_Clamp_ClampToNAN = 0x00000001,
  17180. } VTX_CLAMP;
  17181. /*
  17182. * VTX_FETCH_TYPE enum
  17183. */
  17184. typedef enum VTX_FETCH_TYPE {
  17185. VTX_FetchType_VertexData = 0x00000000,
  17186. VTX_FetchType_InstanceData = 0x00000001,
  17187. VTX_FetchType_NoIndexOffset = 0x00000002,
  17188. VTX_FetchType_RESERVED_3 = 0x00000003,
  17189. } VTX_FETCH_TYPE;
  17190. /*
  17191. * VTX_FORMAT_COMP_ALL enum
  17192. */
  17193. typedef enum VTX_FORMAT_COMP_ALL {
  17194. VTX_FormatCompAll_Unsigned = 0x00000000,
  17195. VTX_FormatCompAll_Signed = 0x00000001,
  17196. } VTX_FORMAT_COMP_ALL;
  17197. /*
  17198. * VTX_MEM_REQUEST_SIZE enum
  17199. */
  17200. typedef enum VTX_MEM_REQUEST_SIZE {
  17201. VTX_MemRequestSize_32B = 0x00000000,
  17202. VTX_MemRequestSize_64B = 0x00000001,
  17203. } VTX_MEM_REQUEST_SIZE;
  17204. /*
  17205. * TVX_DATA_FORMAT enum
  17206. */
  17207. typedef enum TVX_DATA_FORMAT {
  17208. TVX_FMT_INVALID = 0x00000000,
  17209. TVX_FMT_8 = 0x00000001,
  17210. TVX_FMT_4_4 = 0x00000002,
  17211. TVX_FMT_3_3_2 = 0x00000003,
  17212. TVX_FMT_RESERVED_4 = 0x00000004,
  17213. TVX_FMT_16 = 0x00000005,
  17214. TVX_FMT_16_FLOAT = 0x00000006,
  17215. TVX_FMT_8_8 = 0x00000007,
  17216. TVX_FMT_5_6_5 = 0x00000008,
  17217. TVX_FMT_6_5_5 = 0x00000009,
  17218. TVX_FMT_1_5_5_5 = 0x0000000a,
  17219. TVX_FMT_4_4_4_4 = 0x0000000b,
  17220. TVX_FMT_5_5_5_1 = 0x0000000c,
  17221. TVX_FMT_32 = 0x0000000d,
  17222. TVX_FMT_32_FLOAT = 0x0000000e,
  17223. TVX_FMT_16_16 = 0x0000000f,
  17224. TVX_FMT_16_16_FLOAT = 0x00000010,
  17225. TVX_FMT_8_24 = 0x00000011,
  17226. TVX_FMT_8_24_FLOAT = 0x00000012,
  17227. TVX_FMT_24_8 = 0x00000013,
  17228. TVX_FMT_24_8_FLOAT = 0x00000014,
  17229. TVX_FMT_10_11_11 = 0x00000015,
  17230. TVX_FMT_10_11_11_FLOAT = 0x00000016,
  17231. TVX_FMT_11_11_10 = 0x00000017,
  17232. TVX_FMT_11_11_10_FLOAT = 0x00000018,
  17233. TVX_FMT_2_10_10_10 = 0x00000019,
  17234. TVX_FMT_8_8_8_8 = 0x0000001a,
  17235. TVX_FMT_10_10_10_2 = 0x0000001b,
  17236. TVX_FMT_X24_8_32_FLOAT = 0x0000001c,
  17237. TVX_FMT_32_32 = 0x0000001d,
  17238. TVX_FMT_32_32_FLOAT = 0x0000001e,
  17239. TVX_FMT_16_16_16_16 = 0x0000001f,
  17240. TVX_FMT_16_16_16_16_FLOAT = 0x00000020,
  17241. TVX_FMT_RESERVED_33 = 0x00000021,
  17242. TVX_FMT_32_32_32_32 = 0x00000022,
  17243. TVX_FMT_32_32_32_32_FLOAT = 0x00000023,
  17244. TVX_FMT_RESERVED_36 = 0x00000024,
  17245. TVX_FMT_1 = 0x00000025,
  17246. TVX_FMT_1_REVERSED = 0x00000026,
  17247. TVX_FMT_GB_GR = 0x00000027,
  17248. TVX_FMT_BG_RG = 0x00000028,
  17249. TVX_FMT_32_AS_8 = 0x00000029,
  17250. TVX_FMT_32_AS_8_8 = 0x0000002a,
  17251. TVX_FMT_5_9_9_9_SHAREDEXP = 0x0000002b,
  17252. TVX_FMT_8_8_8 = 0x0000002c,
  17253. TVX_FMT_16_16_16 = 0x0000002d,
  17254. TVX_FMT_16_16_16_FLOAT = 0x0000002e,
  17255. TVX_FMT_32_32_32 = 0x0000002f,
  17256. TVX_FMT_32_32_32_FLOAT = 0x00000030,
  17257. TVX_FMT_BC1 = 0x00000031,
  17258. TVX_FMT_BC2 = 0x00000032,
  17259. TVX_FMT_BC3 = 0x00000033,
  17260. TVX_FMT_BC4 = 0x00000034,
  17261. TVX_FMT_BC5 = 0x00000035,
  17262. TVX_FMT_APC0 = 0x00000036,
  17263. TVX_FMT_APC1 = 0x00000037,
  17264. TVX_FMT_APC2 = 0x00000038,
  17265. TVX_FMT_APC3 = 0x00000039,
  17266. TVX_FMT_APC4 = 0x0000003a,
  17267. TVX_FMT_APC5 = 0x0000003b,
  17268. TVX_FMT_APC6 = 0x0000003c,
  17269. TVX_FMT_APC7 = 0x0000003d,
  17270. TVX_FMT_CTX1 = 0x0000003e,
  17271. TVX_FMT_RESERVED_63 = 0x0000003f,
  17272. } TVX_DATA_FORMAT;
  17273. /*
  17274. * TVX_DST_SEL enum
  17275. */
  17276. typedef enum TVX_DST_SEL {
  17277. TVX_DstSel_X = 0x00000000,
  17278. TVX_DstSel_Y = 0x00000001,
  17279. TVX_DstSel_Z = 0x00000002,
  17280. TVX_DstSel_W = 0x00000003,
  17281. TVX_DstSel_0f = 0x00000004,
  17282. TVX_DstSel_1f = 0x00000005,
  17283. TVX_DstSel_RESERVED_6 = 0x00000006,
  17284. TVX_DstSel_Mask = 0x00000007,
  17285. } TVX_DST_SEL;
  17286. /*
  17287. * TVX_ENDIAN_SWAP enum
  17288. */
  17289. typedef enum TVX_ENDIAN_SWAP {
  17290. TVX_EndianSwap_None = 0x00000000,
  17291. TVX_EndianSwap_8in16 = 0x00000001,
  17292. TVX_EndianSwap_8in32 = 0x00000002,
  17293. TVX_EndianSwap_8in64 = 0x00000003,
  17294. } TVX_ENDIAN_SWAP;
  17295. /*
  17296. * TVX_INST enum
  17297. */
  17298. typedef enum TVX_INST {
  17299. TVX_Inst_NormalVertexFetch = 0x00000000,
  17300. TVX_Inst_SemanticVertexFetch = 0x00000001,
  17301. TVX_Inst_RESERVED_2 = 0x00000002,
  17302. TVX_Inst_LD = 0x00000003,
  17303. TVX_Inst_GetTextureResInfo = 0x00000004,
  17304. TVX_Inst_GetNumberOfSamples = 0x00000005,
  17305. TVX_Inst_GetLOD = 0x00000006,
  17306. TVX_Inst_GetGradientsH = 0x00000007,
  17307. TVX_Inst_GetGradientsV = 0x00000008,
  17308. TVX_Inst_SetTextureOffsets = 0x00000009,
  17309. TVX_Inst_KeepGradients = 0x0000000a,
  17310. TVX_Inst_SetGradientsH = 0x0000000b,
  17311. TVX_Inst_SetGradientsV = 0x0000000c,
  17312. TVX_Inst_Pass = 0x0000000d,
  17313. TVX_Inst_GetBufferResInfo = 0x0000000e,
  17314. TVX_Inst_RESERVED_15 = 0x0000000f,
  17315. TVX_Inst_Sample = 0x00000010,
  17316. TVX_Inst_Sample_L = 0x00000011,
  17317. TVX_Inst_Sample_LB = 0x00000012,
  17318. TVX_Inst_Sample_LZ = 0x00000013,
  17319. TVX_Inst_Sample_G = 0x00000014,
  17320. TVX_Inst_Gather4 = 0x00000015,
  17321. TVX_Inst_Sample_G_LB = 0x00000016,
  17322. TVX_Inst_Gather4_O = 0x00000017,
  17323. TVX_Inst_Sample_C = 0x00000018,
  17324. TVX_Inst_Sample_C_L = 0x00000019,
  17325. TVX_Inst_Sample_C_LB = 0x0000001a,
  17326. TVX_Inst_Sample_C_LZ = 0x0000001b,
  17327. TVX_Inst_Sample_C_G = 0x0000001c,
  17328. TVX_Inst_Gather4_C = 0x0000001d,
  17329. TVX_Inst_Sample_C_G_LB = 0x0000001e,
  17330. TVX_Inst_Gather4_C_O = 0x0000001f,
  17331. } TVX_INST;
  17332. /*
  17333. * TVX_NUM_FORMAT_ALL enum
  17334. */
  17335. typedef enum TVX_NUM_FORMAT_ALL {
  17336. TVX_NumFormatAll_Norm = 0x00000000,
  17337. TVX_NumFormatAll_Int = 0x00000001,
  17338. TVX_NumFormatAll_Scaled = 0x00000002,
  17339. TVX_NumFormatAll_RESERVED_3 = 0x00000003,
  17340. } TVX_NUM_FORMAT_ALL;
  17341. /*
  17342. * TVX_SRC_SEL enum
  17343. */
  17344. typedef enum TVX_SRC_SEL {
  17345. TVX_SrcSel_X = 0x00000000,
  17346. TVX_SrcSel_Y = 0x00000001,
  17347. TVX_SrcSel_Z = 0x00000002,
  17348. TVX_SrcSel_W = 0x00000003,
  17349. TVX_SrcSel_0f = 0x00000004,
  17350. TVX_SrcSel_1f = 0x00000005,
  17351. } TVX_SRC_SEL;
  17352. /*
  17353. * TVX_SRF_MODE_ALL enum
  17354. */
  17355. typedef enum TVX_SRF_MODE_ALL {
  17356. TVX_SRFModeAll_ZCMO = 0x00000000,
  17357. TVX_SRFModeAll_NZ = 0x00000001,
  17358. } TVX_SRF_MODE_ALL;
  17359. /*
  17360. * TVX_TYPE enum
  17361. */
  17362. typedef enum TVX_TYPE {
  17363. TVX_Type_InvalidTextureResource = 0x00000000,
  17364. TVX_Type_InvalidVertexBuffer = 0x00000001,
  17365. TVX_Type_ValidTextureResource = 0x00000002,
  17366. TVX_Type_ValidVertexBuffer = 0x00000003,
  17367. } TVX_TYPE;
  17368. /*******************************************************
  17369. * PA Enums
  17370. *******************************************************/
  17371. /*
  17372. * SU_PERFCNT_SEL enum
  17373. */
  17374. typedef enum SU_PERFCNT_SEL {
  17375. PERF_PAPC_PASX_REQ = 0x00000000,
  17376. PERF_PAPC_PASX_DISABLE_PIPE = 0x00000001,
  17377. PERF_PAPC_PASX_FIRST_VECTOR = 0x00000002,
  17378. PERF_PAPC_PASX_SECOND_VECTOR = 0x00000003,
  17379. PERF_PAPC_PASX_FIRST_DEAD = 0x00000004,
  17380. PERF_PAPC_PASX_SECOND_DEAD = 0x00000005,
  17381. PERF_PAPC_PASX_VTX_KILL_DISCARD = 0x00000006,
  17382. PERF_PAPC_PASX_VTX_NAN_DISCARD = 0x00000007,
  17383. PERF_PAPC_PA_INPUT_PRIM = 0x00000008,
  17384. PERF_PAPC_PA_INPUT_NULL_PRIM = 0x00000009,
  17385. PERF_PAPC_PA_INPUT_EVENT_FLAG = 0x0000000a,
  17386. PERF_PAPC_PA_INPUT_FIRST_PRIM_SLOT = 0x0000000b,
  17387. PERF_PAPC_PA_INPUT_END_OF_PACKET = 0x0000000c,
  17388. PERF_PAPC_PA_INPUT_EXTENDED_EVENT = 0x0000000d,
  17389. PERF_PAPC_CLPR_CULL_PRIM = 0x0000000e,
  17390. PERF_PAPC_CLPR_VVUCP_CULL_PRIM = 0x0000000f,
  17391. PERF_PAPC_CLPR_VV_CULL_PRIM = 0x00000010,
  17392. PERF_PAPC_CLPR_UCP_CULL_PRIM = 0x00000011,
  17393. PERF_PAPC_CLPR_VTX_KILL_CULL_PRIM = 0x00000012,
  17394. PERF_PAPC_CLPR_VTX_NAN_CULL_PRIM = 0x00000013,
  17395. PERF_PAPC_CLPR_CULL_TO_NULL_PRIM = 0x00000014,
  17396. PERF_PAPC_CLPR_VVUCP_CLIP_PRIM = 0x00000015,
  17397. PERF_PAPC_CLPR_VV_CLIP_PRIM = 0x00000016,
  17398. PERF_PAPC_CLPR_UCP_CLIP_PRIM = 0x00000017,
  17399. PERF_PAPC_CLPR_POINT_CLIP_CANDIDATE = 0x00000018,
  17400. PERF_PAPC_CLPR_CLIP_PLANE_CNT_1 = 0x00000019,
  17401. PERF_PAPC_CLPR_CLIP_PLANE_CNT_2 = 0x0000001a,
  17402. PERF_PAPC_CLPR_CLIP_PLANE_CNT_3 = 0x0000001b,
  17403. PERF_PAPC_CLPR_CLIP_PLANE_CNT_4 = 0x0000001c,
  17404. PERF_PAPC_CLPR_CLIP_PLANE_CNT_5_8 = 0x0000001d,
  17405. PERF_PAPC_CLPR_CLIP_PLANE_CNT_9_12 = 0x0000001e,
  17406. PERF_PAPC_CLPR_CLIP_PLANE_NEAR = 0x0000001f,
  17407. PERF_PAPC_CLPR_CLIP_PLANE_FAR = 0x00000020,
  17408. PERF_PAPC_CLPR_CLIP_PLANE_LEFT = 0x00000021,
  17409. PERF_PAPC_CLPR_CLIP_PLANE_RIGHT = 0x00000022,
  17410. PERF_PAPC_CLPR_CLIP_PLANE_TOP = 0x00000023,
  17411. PERF_PAPC_CLPR_CLIP_PLANE_BOTTOM = 0x00000024,
  17412. PERF_PAPC_CLPR_GSC_KILL_CULL_PRIM = 0x00000025,
  17413. PERF_PAPC_CLPR_RASTER_KILL_CULL_PRIM = 0x00000026,
  17414. PERF_PAPC_CLSM_NULL_PRIM = 0x00000027,
  17415. PERF_PAPC_CLSM_TOTALLY_VISIBLE_PRIM = 0x00000028,
  17416. PERF_PAPC_CLSM_CULL_TO_NULL_PRIM = 0x00000029,
  17417. PERF_PAPC_CLSM_OUT_PRIM_CNT_1 = 0x0000002a,
  17418. PERF_PAPC_CLSM_OUT_PRIM_CNT_2 = 0x0000002b,
  17419. PERF_PAPC_CLSM_OUT_PRIM_CNT_3 = 0x0000002c,
  17420. PERF_PAPC_CLSM_OUT_PRIM_CNT_4 = 0x0000002d,
  17421. PERF_PAPC_CLSM_OUT_PRIM_CNT_5_8 = 0x0000002e,
  17422. PERF_PAPC_CLSM_OUT_PRIM_CNT_9_13 = 0x0000002f,
  17423. PERF_PAPC_CLIPGA_VTE_KILL_PRIM = 0x00000030,
  17424. PERF_PAPC_SU_INPUT_PRIM = 0x00000031,
  17425. PERF_PAPC_SU_INPUT_CLIP_PRIM = 0x00000032,
  17426. PERF_PAPC_SU_INPUT_NULL_PRIM = 0x00000033,
  17427. PERF_PAPC_SU_INPUT_PRIM_DUAL = 0x00000034,
  17428. PERF_PAPC_SU_INPUT_CLIP_PRIM_DUAL = 0x00000035,
  17429. PERF_PAPC_SU_ZERO_AREA_CULL_PRIM = 0x00000036,
  17430. PERF_PAPC_SU_BACK_FACE_CULL_PRIM = 0x00000037,
  17431. PERF_PAPC_SU_FRONT_FACE_CULL_PRIM = 0x00000038,
  17432. PERF_PAPC_SU_POLYMODE_FACE_CULL = 0x00000039,
  17433. PERF_PAPC_SU_POLYMODE_BACK_CULL = 0x0000003a,
  17434. PERF_PAPC_SU_POLYMODE_FRONT_CULL = 0x0000003b,
  17435. PERF_PAPC_SU_POLYMODE_INVALID_FILL = 0x0000003c,
  17436. PERF_PAPC_SU_OUTPUT_PRIM = 0x0000003d,
  17437. PERF_PAPC_SU_OUTPUT_CLIP_PRIM = 0x0000003e,
  17438. PERF_PAPC_SU_OUTPUT_NULL_PRIM = 0x0000003f,
  17439. PERF_PAPC_SU_OUTPUT_EVENT_FLAG = 0x00000040,
  17440. PERF_PAPC_SU_OUTPUT_FIRST_PRIM_SLOT = 0x00000041,
  17441. PERF_PAPC_SU_OUTPUT_END_OF_PACKET = 0x00000042,
  17442. PERF_PAPC_SU_OUTPUT_POLYMODE_FACE = 0x00000043,
  17443. PERF_PAPC_SU_OUTPUT_POLYMODE_BACK = 0x00000044,
  17444. PERF_PAPC_SU_OUTPUT_POLYMODE_FRONT = 0x00000045,
  17445. PERF_PAPC_SU_OUT_CLIP_POLYMODE_FACE = 0x00000046,
  17446. PERF_PAPC_SU_OUT_CLIP_POLYMODE_BACK = 0x00000047,
  17447. PERF_PAPC_SU_OUT_CLIP_POLYMODE_FRONT = 0x00000048,
  17448. PERF_PAPC_SU_OUTPUT_PRIM_DUAL = 0x00000049,
  17449. PERF_PAPC_SU_OUTPUT_CLIP_PRIM_DUAL = 0x0000004a,
  17450. PERF_PAPC_SU_OUTPUT_POLYMODE_DUAL = 0x0000004b,
  17451. PERF_PAPC_SU_OUTPUT_CLIP_POLYMODE_DUAL = 0x0000004c,
  17452. PERF_PAPC_PASX_REQ_IDLE = 0x0000004d,
  17453. PERF_PAPC_PASX_REQ_BUSY = 0x0000004e,
  17454. PERF_PAPC_PASX_REQ_STALLED = 0x0000004f,
  17455. PERF_PAPC_PASX_REC_IDLE = 0x00000050,
  17456. PERF_PAPC_PASX_REC_BUSY = 0x00000051,
  17457. PERF_PAPC_PASX_REC_STARVED_SX = 0x00000052,
  17458. PERF_PAPC_PASX_REC_STALLED = 0x00000053,
  17459. PERF_PAPC_PASX_REC_STALLED_POS_MEM = 0x00000054,
  17460. PERF_PAPC_PASX_REC_STALLED_CCGSM_IN = 0x00000055,
  17461. PERF_PAPC_CCGSM_IDLE = 0x00000056,
  17462. PERF_PAPC_CCGSM_BUSY = 0x00000057,
  17463. PERF_PAPC_CCGSM_STALLED = 0x00000058,
  17464. PERF_PAPC_CLPRIM_IDLE = 0x00000059,
  17465. PERF_PAPC_CLPRIM_BUSY = 0x0000005a,
  17466. PERF_PAPC_CLPRIM_STALLED = 0x0000005b,
  17467. PERF_PAPC_CLPRIM_STARVED_CCGSM = 0x0000005c,
  17468. PERF_PAPC_CLIPSM_IDLE = 0x0000005d,
  17469. PERF_PAPC_CLIPSM_BUSY = 0x0000005e,
  17470. PERF_PAPC_CLIPSM_WAIT_CLIP_VERT_ENGH = 0x0000005f,
  17471. PERF_PAPC_CLIPSM_WAIT_HIGH_PRI_SEQ = 0x00000060,
  17472. PERF_PAPC_CLIPSM_WAIT_CLIPGA = 0x00000061,
  17473. PERF_PAPC_CLIPSM_WAIT_AVAIL_VTE_CLIP = 0x00000062,
  17474. PERF_PAPC_CLIPSM_WAIT_CLIP_OUTSM = 0x00000063,
  17475. PERF_PAPC_CLIPGA_IDLE = 0x00000064,
  17476. PERF_PAPC_CLIPGA_BUSY = 0x00000065,
  17477. PERF_PAPC_CLIPGA_STARVED_VTE_CLIP = 0x00000066,
  17478. PERF_PAPC_CLIPGA_STALLED = 0x00000067,
  17479. PERF_PAPC_CLIP_IDLE = 0x00000068,
  17480. PERF_PAPC_CLIP_BUSY = 0x00000069,
  17481. PERF_PAPC_SU_IDLE = 0x0000006a,
  17482. PERF_PAPC_SU_BUSY = 0x0000006b,
  17483. PERF_PAPC_SU_STARVED_CLIP = 0x0000006c,
  17484. PERF_PAPC_SU_STALLED_SC = 0x0000006d,
  17485. PERF_PAPC_CL_DYN_SCLK_VLD = 0x0000006e,
  17486. PERF_PAPC_SU_DYN_SCLK_VLD = 0x0000006f,
  17487. PERF_PAPC_PA_REG_SCLK_VLD = 0x00000070,
  17488. PERF_PAPC_SU_MULTI_GPU_PRIM_FILTER_CULL = 0x00000071,
  17489. PERF_PAPC_PASX_SE0_REQ = 0x00000072,
  17490. PERF_PAPC_PASX_SE1_REQ = 0x00000073,
  17491. PERF_PAPC_PASX_SE0_FIRST_VECTOR = 0x00000074,
  17492. PERF_PAPC_PASX_SE0_SECOND_VECTOR = 0x00000075,
  17493. PERF_PAPC_PASX_SE1_FIRST_VECTOR = 0x00000076,
  17494. PERF_PAPC_PASX_SE1_SECOND_VECTOR = 0x00000077,
  17495. PERF_PAPC_SU_SE0_PRIM_FILTER_CULL = 0x00000078,
  17496. PERF_PAPC_SU_SE1_PRIM_FILTER_CULL = 0x00000079,
  17497. PERF_PAPC_SU_SE01_PRIM_FILTER_CULL = 0x0000007a,
  17498. PERF_PAPC_SU_SE0_OUTPUT_PRIM = 0x0000007b,
  17499. PERF_PAPC_SU_SE1_OUTPUT_PRIM = 0x0000007c,
  17500. PERF_PAPC_SU_SE01_OUTPUT_PRIM = 0x0000007d,
  17501. PERF_PAPC_SU_SE0_OUTPUT_NULL_PRIM = 0x0000007e,
  17502. PERF_PAPC_SU_SE1_OUTPUT_NULL_PRIM = 0x0000007f,
  17503. PERF_PAPC_SU_SE01_OUTPUT_NULL_PRIM = 0x00000080,
  17504. PERF_PAPC_SU_SE0_OUTPUT_FIRST_PRIM_SLOT = 0x00000081,
  17505. PERF_PAPC_SU_SE1_OUTPUT_FIRST_PRIM_SLOT = 0x00000082,
  17506. PERF_PAPC_SU_SE0_STALLED_SC = 0x00000083,
  17507. PERF_PAPC_SU_SE1_STALLED_SC = 0x00000084,
  17508. PERF_PAPC_SU_SE01_STALLED_SC = 0x00000085,
  17509. PERF_PAPC_CLSM_CLIPPING_PRIM = 0x00000086,
  17510. PERF_PAPC_SU_CULLED_PRIM = 0x00000087,
  17511. PERF_PAPC_SU_OUTPUT_EOPG = 0x00000088,
  17512. PERF_PAPC_SU_SE2_PRIM_FILTER_CULL = 0x00000089,
  17513. PERF_PAPC_SU_SE3_PRIM_FILTER_CULL = 0x0000008a,
  17514. PERF_PAPC_SU_SE2_OUTPUT_PRIM = 0x0000008b,
  17515. PERF_PAPC_SU_SE3_OUTPUT_PRIM = 0x0000008c,
  17516. PERF_PAPC_SU_SE2_OUTPUT_NULL_PRIM = 0x0000008d,
  17517. PERF_PAPC_SU_SE3_OUTPUT_NULL_PRIM = 0x0000008e,
  17518. PERF_PAPC_SU_SE0_OUTPUT_END_OF_PACKET = 0x0000008f,
  17519. PERF_PAPC_SU_SE1_OUTPUT_END_OF_PACKET = 0x00000090,
  17520. PERF_PAPC_SU_SE2_OUTPUT_END_OF_PACKET = 0x00000091,
  17521. PERF_PAPC_SU_SE3_OUTPUT_END_OF_PACKET = 0x00000092,
  17522. PERF_PAPC_SU_SE0_OUTPUT_EOPG = 0x00000093,
  17523. PERF_PAPC_SU_SE1_OUTPUT_EOPG = 0x00000094,
  17524. PERF_PAPC_SU_SE2_OUTPUT_EOPG = 0x00000095,
  17525. PERF_PAPC_SU_SE3_OUTPUT_EOPG = 0x00000096,
  17526. PERF_PAPC_SU_SE2_STALLED_SC = 0x00000097,
  17527. PERF_PAPC_SU_SE3_STALLED_SC = 0x00000098,
  17528. } SU_PERFCNT_SEL;
  17529. /*
  17530. * SC_PERFCNT_SEL enum
  17531. */
  17532. typedef enum SC_PERFCNT_SEL {
  17533. SC_SRPS_WINDOW_VALID = 0x00000000,
  17534. SC_PSSW_WINDOW_VALID = 0x00000001,
  17535. SC_TPQZ_WINDOW_VALID = 0x00000002,
  17536. SC_QZQP_WINDOW_VALID = 0x00000003,
  17537. SC_TRPK_WINDOW_VALID = 0x00000004,
  17538. SC_SRPS_WINDOW_VALID_BUSY = 0x00000005,
  17539. SC_PSSW_WINDOW_VALID_BUSY = 0x00000006,
  17540. SC_TPQZ_WINDOW_VALID_BUSY = 0x00000007,
  17541. SC_QZQP_WINDOW_VALID_BUSY = 0x00000008,
  17542. SC_TRPK_WINDOW_VALID_BUSY = 0x00000009,
  17543. SC_STARVED_BY_PA = 0x0000000a,
  17544. SC_STALLED_BY_PRIMFIFO = 0x0000000b,
  17545. SC_STALLED_BY_DB_TILE = 0x0000000c,
  17546. SC_STARVED_BY_DB_TILE = 0x0000000d,
  17547. SC_STALLED_BY_TILEORDERFIFO = 0x0000000e,
  17548. SC_STALLED_BY_TILEFIFO = 0x0000000f,
  17549. SC_STALLED_BY_DB_QUAD = 0x00000010,
  17550. SC_STARVED_BY_DB_QUAD = 0x00000011,
  17551. SC_STALLED_BY_QUADFIFO = 0x00000012,
  17552. SC_STALLED_BY_BCI = 0x00000013,
  17553. SC_STALLED_BY_SPI = 0x00000014,
  17554. SC_SCISSOR_DISCARD = 0x00000015,
  17555. SC_BB_DISCARD = 0x00000016,
  17556. SC_SUPERTILE_COUNT = 0x00000017,
  17557. SC_SUPERTILE_PER_PRIM_H0 = 0x00000018,
  17558. SC_SUPERTILE_PER_PRIM_H1 = 0x00000019,
  17559. SC_SUPERTILE_PER_PRIM_H2 = 0x0000001a,
  17560. SC_SUPERTILE_PER_PRIM_H3 = 0x0000001b,
  17561. SC_SUPERTILE_PER_PRIM_H4 = 0x0000001c,
  17562. SC_SUPERTILE_PER_PRIM_H5 = 0x0000001d,
  17563. SC_SUPERTILE_PER_PRIM_H6 = 0x0000001e,
  17564. SC_SUPERTILE_PER_PRIM_H7 = 0x0000001f,
  17565. SC_SUPERTILE_PER_PRIM_H8 = 0x00000020,
  17566. SC_SUPERTILE_PER_PRIM_H9 = 0x00000021,
  17567. SC_SUPERTILE_PER_PRIM_H10 = 0x00000022,
  17568. SC_SUPERTILE_PER_PRIM_H11 = 0x00000023,
  17569. SC_SUPERTILE_PER_PRIM_H12 = 0x00000024,
  17570. SC_SUPERTILE_PER_PRIM_H13 = 0x00000025,
  17571. SC_SUPERTILE_PER_PRIM_H14 = 0x00000026,
  17572. SC_SUPERTILE_PER_PRIM_H15 = 0x00000027,
  17573. SC_SUPERTILE_PER_PRIM_H16 = 0x00000028,
  17574. SC_TILE_PER_PRIM_H0 = 0x00000029,
  17575. SC_TILE_PER_PRIM_H1 = 0x0000002a,
  17576. SC_TILE_PER_PRIM_H2 = 0x0000002b,
  17577. SC_TILE_PER_PRIM_H3 = 0x0000002c,
  17578. SC_TILE_PER_PRIM_H4 = 0x0000002d,
  17579. SC_TILE_PER_PRIM_H5 = 0x0000002e,
  17580. SC_TILE_PER_PRIM_H6 = 0x0000002f,
  17581. SC_TILE_PER_PRIM_H7 = 0x00000030,
  17582. SC_TILE_PER_PRIM_H8 = 0x00000031,
  17583. SC_TILE_PER_PRIM_H9 = 0x00000032,
  17584. SC_TILE_PER_PRIM_H10 = 0x00000033,
  17585. SC_TILE_PER_PRIM_H11 = 0x00000034,
  17586. SC_TILE_PER_PRIM_H12 = 0x00000035,
  17587. SC_TILE_PER_PRIM_H13 = 0x00000036,
  17588. SC_TILE_PER_PRIM_H14 = 0x00000037,
  17589. SC_TILE_PER_PRIM_H15 = 0x00000038,
  17590. SC_TILE_PER_PRIM_H16 = 0x00000039,
  17591. SC_TILE_PER_SUPERTILE_H0 = 0x0000003a,
  17592. SC_TILE_PER_SUPERTILE_H1 = 0x0000003b,
  17593. SC_TILE_PER_SUPERTILE_H2 = 0x0000003c,
  17594. SC_TILE_PER_SUPERTILE_H3 = 0x0000003d,
  17595. SC_TILE_PER_SUPERTILE_H4 = 0x0000003e,
  17596. SC_TILE_PER_SUPERTILE_H5 = 0x0000003f,
  17597. SC_TILE_PER_SUPERTILE_H6 = 0x00000040,
  17598. SC_TILE_PER_SUPERTILE_H7 = 0x00000041,
  17599. SC_TILE_PER_SUPERTILE_H8 = 0x00000042,
  17600. SC_TILE_PER_SUPERTILE_H9 = 0x00000043,
  17601. SC_TILE_PER_SUPERTILE_H10 = 0x00000044,
  17602. SC_TILE_PER_SUPERTILE_H11 = 0x00000045,
  17603. SC_TILE_PER_SUPERTILE_H12 = 0x00000046,
  17604. SC_TILE_PER_SUPERTILE_H13 = 0x00000047,
  17605. SC_TILE_PER_SUPERTILE_H14 = 0x00000048,
  17606. SC_TILE_PER_SUPERTILE_H15 = 0x00000049,
  17607. SC_TILE_PER_SUPERTILE_H16 = 0x0000004a,
  17608. SC_TILE_PICKED_H1 = 0x0000004b,
  17609. SC_TILE_PICKED_H2 = 0x0000004c,
  17610. SC_TILE_PICKED_H3 = 0x0000004d,
  17611. SC_TILE_PICKED_H4 = 0x0000004e,
  17612. SC_QZ0_MULTI_GPU_TILE_DISCARD = 0x0000004f,
  17613. SC_QZ1_MULTI_GPU_TILE_DISCARD = 0x00000050,
  17614. SC_QZ2_MULTI_GPU_TILE_DISCARD = 0x00000051,
  17615. SC_QZ3_MULTI_GPU_TILE_DISCARD = 0x00000052,
  17616. SC_QZ0_TILE_COUNT = 0x00000053,
  17617. SC_QZ1_TILE_COUNT = 0x00000054,
  17618. SC_QZ2_TILE_COUNT = 0x00000055,
  17619. SC_QZ3_TILE_COUNT = 0x00000056,
  17620. SC_QZ0_TILE_COVERED_COUNT = 0x00000057,
  17621. SC_QZ1_TILE_COVERED_COUNT = 0x00000058,
  17622. SC_QZ2_TILE_COVERED_COUNT = 0x00000059,
  17623. SC_QZ3_TILE_COVERED_COUNT = 0x0000005a,
  17624. SC_QZ0_TILE_NOT_COVERED_COUNT = 0x0000005b,
  17625. SC_QZ1_TILE_NOT_COVERED_COUNT = 0x0000005c,
  17626. SC_QZ2_TILE_NOT_COVERED_COUNT = 0x0000005d,
  17627. SC_QZ3_TILE_NOT_COVERED_COUNT = 0x0000005e,
  17628. SC_QZ0_QUAD_PER_TILE_H0 = 0x0000005f,
  17629. SC_QZ0_QUAD_PER_TILE_H1 = 0x00000060,
  17630. SC_QZ0_QUAD_PER_TILE_H2 = 0x00000061,
  17631. SC_QZ0_QUAD_PER_TILE_H3 = 0x00000062,
  17632. SC_QZ0_QUAD_PER_TILE_H4 = 0x00000063,
  17633. SC_QZ0_QUAD_PER_TILE_H5 = 0x00000064,
  17634. SC_QZ0_QUAD_PER_TILE_H6 = 0x00000065,
  17635. SC_QZ0_QUAD_PER_TILE_H7 = 0x00000066,
  17636. SC_QZ0_QUAD_PER_TILE_H8 = 0x00000067,
  17637. SC_QZ0_QUAD_PER_TILE_H9 = 0x00000068,
  17638. SC_QZ0_QUAD_PER_TILE_H10 = 0x00000069,
  17639. SC_QZ0_QUAD_PER_TILE_H11 = 0x0000006a,
  17640. SC_QZ0_QUAD_PER_TILE_H12 = 0x0000006b,
  17641. SC_QZ0_QUAD_PER_TILE_H13 = 0x0000006c,
  17642. SC_QZ0_QUAD_PER_TILE_H14 = 0x0000006d,
  17643. SC_QZ0_QUAD_PER_TILE_H15 = 0x0000006e,
  17644. SC_QZ0_QUAD_PER_TILE_H16 = 0x0000006f,
  17645. SC_QZ1_QUAD_PER_TILE_H0 = 0x00000070,
  17646. SC_QZ1_QUAD_PER_TILE_H1 = 0x00000071,
  17647. SC_QZ1_QUAD_PER_TILE_H2 = 0x00000072,
  17648. SC_QZ1_QUAD_PER_TILE_H3 = 0x00000073,
  17649. SC_QZ1_QUAD_PER_TILE_H4 = 0x00000074,
  17650. SC_QZ1_QUAD_PER_TILE_H5 = 0x00000075,
  17651. SC_QZ1_QUAD_PER_TILE_H6 = 0x00000076,
  17652. SC_QZ1_QUAD_PER_TILE_H7 = 0x00000077,
  17653. SC_QZ1_QUAD_PER_TILE_H8 = 0x00000078,
  17654. SC_QZ1_QUAD_PER_TILE_H9 = 0x00000079,
  17655. SC_QZ1_QUAD_PER_TILE_H10 = 0x0000007a,
  17656. SC_QZ1_QUAD_PER_TILE_H11 = 0x0000007b,
  17657. SC_QZ1_QUAD_PER_TILE_H12 = 0x0000007c,
  17658. SC_QZ1_QUAD_PER_TILE_H13 = 0x0000007d,
  17659. SC_QZ1_QUAD_PER_TILE_H14 = 0x0000007e,
  17660. SC_QZ1_QUAD_PER_TILE_H15 = 0x0000007f,
  17661. SC_QZ1_QUAD_PER_TILE_H16 = 0x00000080,
  17662. SC_QZ2_QUAD_PER_TILE_H0 = 0x00000081,
  17663. SC_QZ2_QUAD_PER_TILE_H1 = 0x00000082,
  17664. SC_QZ2_QUAD_PER_TILE_H2 = 0x00000083,
  17665. SC_QZ2_QUAD_PER_TILE_H3 = 0x00000084,
  17666. SC_QZ2_QUAD_PER_TILE_H4 = 0x00000085,
  17667. SC_QZ2_QUAD_PER_TILE_H5 = 0x00000086,
  17668. SC_QZ2_QUAD_PER_TILE_H6 = 0x00000087,
  17669. SC_QZ2_QUAD_PER_TILE_H7 = 0x00000088,
  17670. SC_QZ2_QUAD_PER_TILE_H8 = 0x00000089,
  17671. SC_QZ2_QUAD_PER_TILE_H9 = 0x0000008a,
  17672. SC_QZ2_QUAD_PER_TILE_H10 = 0x0000008b,
  17673. SC_QZ2_QUAD_PER_TILE_H11 = 0x0000008c,
  17674. SC_QZ2_QUAD_PER_TILE_H12 = 0x0000008d,
  17675. SC_QZ2_QUAD_PER_TILE_H13 = 0x0000008e,
  17676. SC_QZ2_QUAD_PER_TILE_H14 = 0x0000008f,
  17677. SC_QZ2_QUAD_PER_TILE_H15 = 0x00000090,
  17678. SC_QZ2_QUAD_PER_TILE_H16 = 0x00000091,
  17679. SC_QZ3_QUAD_PER_TILE_H0 = 0x00000092,
  17680. SC_QZ3_QUAD_PER_TILE_H1 = 0x00000093,
  17681. SC_QZ3_QUAD_PER_TILE_H2 = 0x00000094,
  17682. SC_QZ3_QUAD_PER_TILE_H3 = 0x00000095,
  17683. SC_QZ3_QUAD_PER_TILE_H4 = 0x00000096,
  17684. SC_QZ3_QUAD_PER_TILE_H5 = 0x00000097,
  17685. SC_QZ3_QUAD_PER_TILE_H6 = 0x00000098,
  17686. SC_QZ3_QUAD_PER_TILE_H7 = 0x00000099,
  17687. SC_QZ3_QUAD_PER_TILE_H8 = 0x0000009a,
  17688. SC_QZ3_QUAD_PER_TILE_H9 = 0x0000009b,
  17689. SC_QZ3_QUAD_PER_TILE_H10 = 0x0000009c,
  17690. SC_QZ3_QUAD_PER_TILE_H11 = 0x0000009d,
  17691. SC_QZ3_QUAD_PER_TILE_H12 = 0x0000009e,
  17692. SC_QZ3_QUAD_PER_TILE_H13 = 0x0000009f,
  17693. SC_QZ3_QUAD_PER_TILE_H14 = 0x000000a0,
  17694. SC_QZ3_QUAD_PER_TILE_H15 = 0x000000a1,
  17695. SC_QZ3_QUAD_PER_TILE_H16 = 0x000000a2,
  17696. SC_QZ0_QUAD_COUNT = 0x000000a3,
  17697. SC_QZ1_QUAD_COUNT = 0x000000a4,
  17698. SC_QZ2_QUAD_COUNT = 0x000000a5,
  17699. SC_QZ3_QUAD_COUNT = 0x000000a6,
  17700. SC_P0_HIZ_TILE_COUNT = 0x000000a7,
  17701. SC_P1_HIZ_TILE_COUNT = 0x000000a8,
  17702. SC_P2_HIZ_TILE_COUNT = 0x000000a9,
  17703. SC_P3_HIZ_TILE_COUNT = 0x000000aa,
  17704. SC_P0_HIZ_QUAD_PER_TILE_H0 = 0x000000ab,
  17705. SC_P0_HIZ_QUAD_PER_TILE_H1 = 0x000000ac,
  17706. SC_P0_HIZ_QUAD_PER_TILE_H2 = 0x000000ad,
  17707. SC_P0_HIZ_QUAD_PER_TILE_H3 = 0x000000ae,
  17708. SC_P0_HIZ_QUAD_PER_TILE_H4 = 0x000000af,
  17709. SC_P0_HIZ_QUAD_PER_TILE_H5 = 0x000000b0,
  17710. SC_P0_HIZ_QUAD_PER_TILE_H6 = 0x000000b1,
  17711. SC_P0_HIZ_QUAD_PER_TILE_H7 = 0x000000b2,
  17712. SC_P0_HIZ_QUAD_PER_TILE_H8 = 0x000000b3,
  17713. SC_P0_HIZ_QUAD_PER_TILE_H9 = 0x000000b4,
  17714. SC_P0_HIZ_QUAD_PER_TILE_H10 = 0x000000b5,
  17715. SC_P0_HIZ_QUAD_PER_TILE_H11 = 0x000000b6,
  17716. SC_P0_HIZ_QUAD_PER_TILE_H12 = 0x000000b7,
  17717. SC_P0_HIZ_QUAD_PER_TILE_H13 = 0x000000b8,
  17718. SC_P0_HIZ_QUAD_PER_TILE_H14 = 0x000000b9,
  17719. SC_P0_HIZ_QUAD_PER_TILE_H15 = 0x000000ba,
  17720. SC_P0_HIZ_QUAD_PER_TILE_H16 = 0x000000bb,
  17721. SC_P1_HIZ_QUAD_PER_TILE_H0 = 0x000000bc,
  17722. SC_P1_HIZ_QUAD_PER_TILE_H1 = 0x000000bd,
  17723. SC_P1_HIZ_QUAD_PER_TILE_H2 = 0x000000be,
  17724. SC_P1_HIZ_QUAD_PER_TILE_H3 = 0x000000bf,
  17725. SC_P1_HIZ_QUAD_PER_TILE_H4 = 0x000000c0,
  17726. SC_P1_HIZ_QUAD_PER_TILE_H5 = 0x000000c1,
  17727. SC_P1_HIZ_QUAD_PER_TILE_H6 = 0x000000c2,
  17728. SC_P1_HIZ_QUAD_PER_TILE_H7 = 0x000000c3,
  17729. SC_P1_HIZ_QUAD_PER_TILE_H8 = 0x000000c4,
  17730. SC_P1_HIZ_QUAD_PER_TILE_H9 = 0x000000c5,
  17731. SC_P1_HIZ_QUAD_PER_TILE_H10 = 0x000000c6,
  17732. SC_P1_HIZ_QUAD_PER_TILE_H11 = 0x000000c7,
  17733. SC_P1_HIZ_QUAD_PER_TILE_H12 = 0x000000c8,
  17734. SC_P1_HIZ_QUAD_PER_TILE_H13 = 0x000000c9,
  17735. SC_P1_HIZ_QUAD_PER_TILE_H14 = 0x000000ca,
  17736. SC_P1_HIZ_QUAD_PER_TILE_H15 = 0x000000cb,
  17737. SC_P1_HIZ_QUAD_PER_TILE_H16 = 0x000000cc,
  17738. SC_P2_HIZ_QUAD_PER_TILE_H0 = 0x000000cd,
  17739. SC_P2_HIZ_QUAD_PER_TILE_H1 = 0x000000ce,
  17740. SC_P2_HIZ_QUAD_PER_TILE_H2 = 0x000000cf,
  17741. SC_P2_HIZ_QUAD_PER_TILE_H3 = 0x000000d0,
  17742. SC_P2_HIZ_QUAD_PER_TILE_H4 = 0x000000d1,
  17743. SC_P2_HIZ_QUAD_PER_TILE_H5 = 0x000000d2,
  17744. SC_P2_HIZ_QUAD_PER_TILE_H6 = 0x000000d3,
  17745. SC_P2_HIZ_QUAD_PER_TILE_H7 = 0x000000d4,
  17746. SC_P2_HIZ_QUAD_PER_TILE_H8 = 0x000000d5,
  17747. SC_P2_HIZ_QUAD_PER_TILE_H9 = 0x000000d6,
  17748. SC_P2_HIZ_QUAD_PER_TILE_H10 = 0x000000d7,
  17749. SC_P2_HIZ_QUAD_PER_TILE_H11 = 0x000000d8,
  17750. SC_P2_HIZ_QUAD_PER_TILE_H12 = 0x000000d9,
  17751. SC_P2_HIZ_QUAD_PER_TILE_H13 = 0x000000da,
  17752. SC_P2_HIZ_QUAD_PER_TILE_H14 = 0x000000db,
  17753. SC_P2_HIZ_QUAD_PER_TILE_H15 = 0x000000dc,
  17754. SC_P2_HIZ_QUAD_PER_TILE_H16 = 0x000000dd,
  17755. SC_P3_HIZ_QUAD_PER_TILE_H0 = 0x000000de,
  17756. SC_P3_HIZ_QUAD_PER_TILE_H1 = 0x000000df,
  17757. SC_P3_HIZ_QUAD_PER_TILE_H2 = 0x000000e0,
  17758. SC_P3_HIZ_QUAD_PER_TILE_H3 = 0x000000e1,
  17759. SC_P3_HIZ_QUAD_PER_TILE_H4 = 0x000000e2,
  17760. SC_P3_HIZ_QUAD_PER_TILE_H5 = 0x000000e3,
  17761. SC_P3_HIZ_QUAD_PER_TILE_H6 = 0x000000e4,
  17762. SC_P3_HIZ_QUAD_PER_TILE_H7 = 0x000000e5,
  17763. SC_P3_HIZ_QUAD_PER_TILE_H8 = 0x000000e6,
  17764. SC_P3_HIZ_QUAD_PER_TILE_H9 = 0x000000e7,
  17765. SC_P3_HIZ_QUAD_PER_TILE_H10 = 0x000000e8,
  17766. SC_P3_HIZ_QUAD_PER_TILE_H11 = 0x000000e9,
  17767. SC_P3_HIZ_QUAD_PER_TILE_H12 = 0x000000ea,
  17768. SC_P3_HIZ_QUAD_PER_TILE_H13 = 0x000000eb,
  17769. SC_P3_HIZ_QUAD_PER_TILE_H14 = 0x000000ec,
  17770. SC_P3_HIZ_QUAD_PER_TILE_H15 = 0x000000ed,
  17771. SC_P3_HIZ_QUAD_PER_TILE_H16 = 0x000000ee,
  17772. SC_P0_HIZ_QUAD_COUNT = 0x000000ef,
  17773. SC_P1_HIZ_QUAD_COUNT = 0x000000f0,
  17774. SC_P2_HIZ_QUAD_COUNT = 0x000000f1,
  17775. SC_P3_HIZ_QUAD_COUNT = 0x000000f2,
  17776. SC_P0_DETAIL_QUAD_COUNT = 0x000000f3,
  17777. SC_P1_DETAIL_QUAD_COUNT = 0x000000f4,
  17778. SC_P2_DETAIL_QUAD_COUNT = 0x000000f5,
  17779. SC_P3_DETAIL_QUAD_COUNT = 0x000000f6,
  17780. SC_P0_DETAIL_QUAD_WITH_1_PIX = 0x000000f7,
  17781. SC_P0_DETAIL_QUAD_WITH_2_PIX = 0x000000f8,
  17782. SC_P0_DETAIL_QUAD_WITH_3_PIX = 0x000000f9,
  17783. SC_P0_DETAIL_QUAD_WITH_4_PIX = 0x000000fa,
  17784. SC_P1_DETAIL_QUAD_WITH_1_PIX = 0x000000fb,
  17785. SC_P1_DETAIL_QUAD_WITH_2_PIX = 0x000000fc,
  17786. SC_P1_DETAIL_QUAD_WITH_3_PIX = 0x000000fd,
  17787. SC_P1_DETAIL_QUAD_WITH_4_PIX = 0x000000fe,
  17788. SC_P2_DETAIL_QUAD_WITH_1_PIX = 0x000000ff,
  17789. SC_P2_DETAIL_QUAD_WITH_2_PIX = 0x00000100,
  17790. SC_P2_DETAIL_QUAD_WITH_3_PIX = 0x00000101,
  17791. SC_P2_DETAIL_QUAD_WITH_4_PIX = 0x00000102,
  17792. SC_P3_DETAIL_QUAD_WITH_1_PIX = 0x00000103,
  17793. SC_P3_DETAIL_QUAD_WITH_2_PIX = 0x00000104,
  17794. SC_P3_DETAIL_QUAD_WITH_3_PIX = 0x00000105,
  17795. SC_P3_DETAIL_QUAD_WITH_4_PIX = 0x00000106,
  17796. SC_EARLYZ_QUAD_COUNT = 0x00000107,
  17797. SC_EARLYZ_QUAD_WITH_1_PIX = 0x00000108,
  17798. SC_EARLYZ_QUAD_WITH_2_PIX = 0x00000109,
  17799. SC_EARLYZ_QUAD_WITH_3_PIX = 0x0000010a,
  17800. SC_EARLYZ_QUAD_WITH_4_PIX = 0x0000010b,
  17801. SC_PKR_QUAD_PER_ROW_H1 = 0x0000010c,
  17802. SC_PKR_QUAD_PER_ROW_H2 = 0x0000010d,
  17803. SC_PKR_4X2_QUAD_SPLIT = 0x0000010e,
  17804. SC_PKR_4X2_FILL_QUAD = 0x0000010f,
  17805. SC_PKR_END_OF_VECTOR = 0x00000110,
  17806. SC_PKR_CONTROL_XFER = 0x00000111,
  17807. SC_PKR_DBHANG_FORCE_EOV = 0x00000112,
  17808. SC_REG_SCLK_BUSY = 0x00000113,
  17809. SC_GRP0_DYN_SCLK_BUSY = 0x00000114,
  17810. SC_GRP1_DYN_SCLK_BUSY = 0x00000115,
  17811. SC_GRP2_DYN_SCLK_BUSY = 0x00000116,
  17812. SC_GRP3_DYN_SCLK_BUSY = 0x00000117,
  17813. SC_GRP4_DYN_SCLK_BUSY = 0x00000118,
  17814. SC_PA0_SC_DATA_FIFO_RD = 0x00000119,
  17815. SC_PA0_SC_DATA_FIFO_WE = 0x0000011a,
  17816. SC_PA1_SC_DATA_FIFO_RD = 0x0000011b,
  17817. SC_PA1_SC_DATA_FIFO_WE = 0x0000011c,
  17818. SC_PS_ARB_XFC_ALL_EVENT_OR_PRIM_CYCLES = 0x0000011d,
  17819. SC_PS_ARB_XFC_ONLY_PRIM_CYCLES = 0x0000011e,
  17820. SC_PS_ARB_XFC_ONLY_ONE_INC_PER_PRIM = 0x0000011f,
  17821. SC_PS_ARB_STALLED_FROM_BELOW = 0x00000120,
  17822. SC_PS_ARB_STARVED_FROM_ABOVE = 0x00000121,
  17823. SC_PS_ARB_SC_BUSY = 0x00000122,
  17824. SC_PS_ARB_PA_SC_BUSY = 0x00000123,
  17825. SC_PA2_SC_DATA_FIFO_RD = 0x00000124,
  17826. SC_PA2_SC_DATA_FIFO_WE = 0x00000125,
  17827. SC_PA3_SC_DATA_FIFO_RD = 0x00000126,
  17828. SC_PA3_SC_DATA_FIFO_WE = 0x00000127,
  17829. SC_PA_SC_DEALLOC_0_0_WE = 0x00000128,
  17830. SC_PA_SC_DEALLOC_0_1_WE = 0x00000129,
  17831. SC_PA_SC_DEALLOC_1_0_WE = 0x0000012a,
  17832. SC_PA_SC_DEALLOC_1_1_WE = 0x0000012b,
  17833. SC_PA_SC_DEALLOC_2_0_WE = 0x0000012c,
  17834. SC_PA_SC_DEALLOC_2_1_WE = 0x0000012d,
  17835. SC_PA_SC_DEALLOC_3_0_WE = 0x0000012e,
  17836. SC_PA_SC_DEALLOC_3_1_WE = 0x0000012f,
  17837. SC_PA0_SC_EOP_WE = 0x00000130,
  17838. SC_PA0_SC_EOPG_WE = 0x00000131,
  17839. SC_PA0_SC_EVENT_WE = 0x00000132,
  17840. SC_PA1_SC_EOP_WE = 0x00000133,
  17841. SC_PA1_SC_EOPG_WE = 0x00000134,
  17842. SC_PA1_SC_EVENT_WE = 0x00000135,
  17843. SC_PA2_SC_EOP_WE = 0x00000136,
  17844. SC_PA2_SC_EOPG_WE = 0x00000137,
  17845. SC_PA2_SC_EVENT_WE = 0x00000138,
  17846. SC_PA3_SC_EOP_WE = 0x00000139,
  17847. SC_PA3_SC_EOPG_WE = 0x0000013a,
  17848. SC_PA3_SC_EVENT_WE = 0x0000013b,
  17849. SC_PS_ARB_OOO_THRESHOLD_SWITCH_TO_DESIRED_FIFO = 0x0000013c,
  17850. SC_PS_ARB_OOO_FIFO_EMPTY_SWITCH = 0x0000013d,
  17851. SC_PS_ARB_NULL_PRIM_BUBBLE_POP = 0x0000013e,
  17852. SC_PS_ARB_EOP_POP_SYNC_POP = 0x0000013f,
  17853. SC_PS_ARB_EVENT_SYNC_POP = 0x00000140,
  17854. SC_SC_PS_ENG_MULTICYCLE_BUBBLE = 0x00000141,
  17855. SC_PA0_SC_FPOV_WE = 0x00000142,
  17856. SC_PA1_SC_FPOV_WE = 0x00000143,
  17857. SC_PA2_SC_FPOV_WE = 0x00000144,
  17858. SC_PA3_SC_FPOV_WE = 0x00000145,
  17859. SC_PA0_SC_LPOV_WE = 0x00000146,
  17860. SC_PA1_SC_LPOV_WE = 0x00000147,
  17861. SC_PA2_SC_LPOV_WE = 0x00000148,
  17862. SC_PA3_SC_LPOV_WE = 0x00000149,
  17863. SC_SC_SPI_DEALLOC_0_0 = 0x0000014a,
  17864. SC_SC_SPI_DEALLOC_0_1 = 0x0000014b,
  17865. SC_SC_SPI_DEALLOC_0_2 = 0x0000014c,
  17866. SC_SC_SPI_DEALLOC_1_0 = 0x0000014d,
  17867. SC_SC_SPI_DEALLOC_1_1 = 0x0000014e,
  17868. SC_SC_SPI_DEALLOC_1_2 = 0x0000014f,
  17869. SC_SC_SPI_DEALLOC_2_0 = 0x00000150,
  17870. SC_SC_SPI_DEALLOC_2_1 = 0x00000151,
  17871. SC_SC_SPI_DEALLOC_2_2 = 0x00000152,
  17872. SC_SC_SPI_DEALLOC_3_0 = 0x00000153,
  17873. SC_SC_SPI_DEALLOC_3_1 = 0x00000154,
  17874. SC_SC_SPI_DEALLOC_3_2 = 0x00000155,
  17875. SC_SC_SPI_FPOV_0 = 0x00000156,
  17876. SC_SC_SPI_FPOV_1 = 0x00000157,
  17877. SC_SC_SPI_FPOV_2 = 0x00000158,
  17878. SC_SC_SPI_FPOV_3 = 0x00000159,
  17879. SC_SC_SPI_EVENT = 0x0000015a,
  17880. SC_PS_TS_EVENT_FIFO_PUSH = 0x0000015b,
  17881. SC_PS_TS_EVENT_FIFO_POP = 0x0000015c,
  17882. SC_PS_CTX_DONE_FIFO_PUSH = 0x0000015d,
  17883. SC_PS_CTX_DONE_FIFO_POP = 0x0000015e,
  17884. SC_MULTICYCLE_BUBBLE_FREEZE = 0x0000015f,
  17885. SC_EOP_SYNC_WINDOW = 0x00000160,
  17886. SC_PA0_SC_NULL_WE = 0x00000161,
  17887. SC_PA0_SC_NULL_DEALLOC_WE = 0x00000162,
  17888. SC_PA0_SC_DATA_FIFO_EOPG_RD = 0x00000163,
  17889. SC_PA0_SC_DATA_FIFO_EOP_RD = 0x00000164,
  17890. SC_PA0_SC_DEALLOC_0_RD = 0x00000165,
  17891. SC_PA0_SC_DEALLOC_1_RD = 0x00000166,
  17892. SC_PA1_SC_DATA_FIFO_EOPG_RD = 0x00000167,
  17893. SC_PA1_SC_DATA_FIFO_EOP_RD = 0x00000168,
  17894. SC_PA1_SC_DEALLOC_0_RD = 0x00000169,
  17895. SC_PA1_SC_DEALLOC_1_RD = 0x0000016a,
  17896. SC_PA1_SC_NULL_WE = 0x0000016b,
  17897. SC_PA1_SC_NULL_DEALLOC_WE = 0x0000016c,
  17898. SC_PA2_SC_DATA_FIFO_EOPG_RD = 0x0000016d,
  17899. SC_PA2_SC_DATA_FIFO_EOP_RD = 0x0000016e,
  17900. SC_PA2_SC_DEALLOC_0_RD = 0x0000016f,
  17901. SC_PA2_SC_DEALLOC_1_RD = 0x00000170,
  17902. SC_PA2_SC_NULL_WE = 0x00000171,
  17903. SC_PA2_SC_NULL_DEALLOC_WE = 0x00000172,
  17904. SC_PA3_SC_DATA_FIFO_EOPG_RD = 0x00000173,
  17905. SC_PA3_SC_DATA_FIFO_EOP_RD = 0x00000174,
  17906. SC_PA3_SC_DEALLOC_0_RD = 0x00000175,
  17907. SC_PA3_SC_DEALLOC_1_RD = 0x00000176,
  17908. SC_PA3_SC_NULL_WE = 0x00000177,
  17909. SC_PA3_SC_NULL_DEALLOC_WE = 0x00000178,
  17910. SC_PS_PA0_SC_FIFO_EMPTY = 0x00000179,
  17911. SC_PS_PA0_SC_FIFO_FULL = 0x0000017a,
  17912. SC_PA0_PS_DATA_SEND = 0x0000017b,
  17913. SC_PS_PA1_SC_FIFO_EMPTY = 0x0000017c,
  17914. SC_PS_PA1_SC_FIFO_FULL = 0x0000017d,
  17915. SC_PA1_PS_DATA_SEND = 0x0000017e,
  17916. SC_PS_PA2_SC_FIFO_EMPTY = 0x0000017f,
  17917. SC_PS_PA2_SC_FIFO_FULL = 0x00000180,
  17918. SC_PA2_PS_DATA_SEND = 0x00000181,
  17919. SC_PS_PA3_SC_FIFO_EMPTY = 0x00000182,
  17920. SC_PS_PA3_SC_FIFO_FULL = 0x00000183,
  17921. SC_PA3_PS_DATA_SEND = 0x00000184,
  17922. SC_BUSY_PROCESSING_MULTICYCLE_PRIM = 0x00000185,
  17923. SC_BUSY_CNT_NOT_ZERO = 0x00000186,
  17924. SC_BM_BUSY = 0x00000187,
  17925. SC_BACKEND_BUSY = 0x00000188,
  17926. SC_SCF_SCB_INTERFACE_BUSY = 0x00000189,
  17927. SC_SCB_BUSY = 0x0000018a,
  17928. SC_STARVED_BY_PA_WITH_UNSELECTED_PA_NOT_EMPTY = 0x0000018b,
  17929. SC_STARVED_BY_PA_WITH_UNSELECTED_PA_FULL = 0x0000018c,
  17930. SC_PBB_BIN_HIST_NUM_PRIMS = 0x0000018d,
  17931. SC_PBB_BATCH_HIST_NUM_PRIMS = 0x0000018e,
  17932. SC_PBB_BIN_HIST_NUM_CONTEXTS = 0x0000018f,
  17933. SC_PBB_BATCH_HIST_NUM_CONTEXTS = 0x00000190,
  17934. SC_PBB_BIN_HIST_NUM_PERSISTENT_STATES = 0x00000191,
  17935. SC_PBB_BATCH_HIST_NUM_PERSISTENT_STATES = 0x00000192,
  17936. SC_PBB_BATCH_HIST_NUM_PS_WAVE_BREAKS = 0x00000193,
  17937. SC_PBB_BATCH_HIST_NUM_TRIV_REJECTED_PRIMS = 0x00000194,
  17938. SC_PBB_BATCH_HIST_NUM_ROWS_PER_PRIM = 0x00000195,
  17939. SC_PBB_BATCH_HIST_NUM_COLUMNS_PER_ROW = 0x00000196,
  17940. SC_PBB_BUSY = 0x00000197,
  17941. SC_PBB_BUSY_AND_RTR = 0x00000198,
  17942. SC_PBB_STALLS_PA_DUE_TO_NO_TILES = 0x00000199,
  17943. SC_PBB_NUM_BINS = 0x0000019a,
  17944. SC_PBB_END_OF_BIN = 0x0000019b,
  17945. SC_PBB_END_OF_BATCH = 0x0000019c,
  17946. SC_PBB_PRIMBIN_PROCESSED = 0x0000019d,
  17947. SC_PBB_PRIM_ADDED_TO_BATCH = 0x0000019e,
  17948. SC_PBB_NONBINNED_PRIM = 0x0000019f,
  17949. SC_PBB_TOTAL_REAL_PRIMS_OUT_OF_PBB = 0x000001a0,
  17950. SC_PBB_TOTAL_NULL_PRIMS_OUT_OF_PBB = 0x000001a1,
  17951. SC_PBB_IDLE_CLK_DUE_TO_ROW_TO_COLUMN_TRANSITION = 0x000001a2,
  17952. SC_PBB_IDLE_CLK_DUE_TO_FALSE_POSITIVE_ON_ROW = 0x000001a3,
  17953. SC_PBB_IDLE_CLK_DUE_TO_FALSE_POSITIVE_ON_COLUMN = 0x000001a4,
  17954. SC_PBB_BATCH_BREAK_DUE_TO_PERSISTENT_STATE = 0x000001a5,
  17955. SC_PBB_BATCH_BREAK_DUE_TO_CONTEXT_STATE = 0x000001a6,
  17956. SC_PBB_BATCH_BREAK_DUE_TO_PRIM = 0x000001a7,
  17957. SC_PBB_BATCH_BREAK_DUE_TO_PC_STORAGE = 0x000001a8,
  17958. SC_PBB_BATCH_BREAK_DUE_TO_EVENT = 0x000001a9,
  17959. SC_PBB_BATCH_BREAK_DUE_TO_FPOV_LIMIT = 0x000001aa,
  17960. SC_POPS_INTRA_WAVE_OVERLAPS = 0x000001ab,
  17961. SC_POPS_FORCE_EOV = 0x000001ac,
  17962. SC_PKR_QUAD_OVERLAP_NOT_FOUND_IN_WAVE_TABLE = 0x000001ad,
  17963. SC_PKR_QUAD_OVERLAP_FOUND_IN_WAVE_TABLE = 0x000001ae,
  17964. } SC_PERFCNT_SEL;
  17965. /*
  17966. * SePairXsel enum
  17967. */
  17968. typedef enum SePairXsel {
  17969. RASTER_CONFIG_SE_PAIR_XSEL_8_WIDE_TILE = 0x00000000,
  17970. RASTER_CONFIG_SE_PAIR_XSEL_16_WIDE_TILE = 0x00000001,
  17971. RASTER_CONFIG_SE_PAIR_XSEL_32_WIDE_TILE = 0x00000002,
  17972. RASTER_CONFIG_SE_PAIR_XSEL_64_WIDE_TILE = 0x00000003,
  17973. RASTER_CONFIG_SE_PAIR_XSEL_128_WIDE_TILE = 0x00000004,
  17974. } SePairXsel;
  17975. /*
  17976. * SePairYsel enum
  17977. */
  17978. typedef enum SePairYsel {
  17979. RASTER_CONFIG_SE_PAIR_YSEL_8_WIDE_TILE = 0x00000000,
  17980. RASTER_CONFIG_SE_PAIR_YSEL_16_WIDE_TILE = 0x00000001,
  17981. RASTER_CONFIG_SE_PAIR_YSEL_32_WIDE_TILE = 0x00000002,
  17982. RASTER_CONFIG_SE_PAIR_YSEL_64_WIDE_TILE = 0x00000003,
  17983. RASTER_CONFIG_SE_PAIR_YSEL_128_WIDE_TILE = 0x00000004,
  17984. } SePairYsel;
  17985. /*
  17986. * SePairMap enum
  17987. */
  17988. typedef enum SePairMap {
  17989. RASTER_CONFIG_SE_PAIR_MAP_0 = 0x00000000,
  17990. RASTER_CONFIG_SE_PAIR_MAP_1 = 0x00000001,
  17991. RASTER_CONFIG_SE_PAIR_MAP_2 = 0x00000002,
  17992. RASTER_CONFIG_SE_PAIR_MAP_3 = 0x00000003,
  17993. } SePairMap;
  17994. /*
  17995. * SeXsel enum
  17996. */
  17997. typedef enum SeXsel {
  17998. RASTER_CONFIG_SE_XSEL_8_WIDE_TILE = 0x00000000,
  17999. RASTER_CONFIG_SE_XSEL_16_WIDE_TILE = 0x00000001,
  18000. RASTER_CONFIG_SE_XSEL_32_WIDE_TILE = 0x00000002,
  18001. RASTER_CONFIG_SE_XSEL_64_WIDE_TILE = 0x00000003,
  18002. RASTER_CONFIG_SE_XSEL_128_WIDE_TILE = 0x00000004,
  18003. } SeXsel;
  18004. /*
  18005. * SeYsel enum
  18006. */
  18007. typedef enum SeYsel {
  18008. RASTER_CONFIG_SE_YSEL_8_WIDE_TILE = 0x00000000,
  18009. RASTER_CONFIG_SE_YSEL_16_WIDE_TILE = 0x00000001,
  18010. RASTER_CONFIG_SE_YSEL_32_WIDE_TILE = 0x00000002,
  18011. RASTER_CONFIG_SE_YSEL_64_WIDE_TILE = 0x00000003,
  18012. RASTER_CONFIG_SE_YSEL_128_WIDE_TILE = 0x00000004,
  18013. } SeYsel;
  18014. /*
  18015. * SeMap enum
  18016. */
  18017. typedef enum SeMap {
  18018. RASTER_CONFIG_SE_MAP_0 = 0x00000000,
  18019. RASTER_CONFIG_SE_MAP_1 = 0x00000001,
  18020. RASTER_CONFIG_SE_MAP_2 = 0x00000002,
  18021. RASTER_CONFIG_SE_MAP_3 = 0x00000003,
  18022. } SeMap;
  18023. /*
  18024. * ScXsel enum
  18025. */
  18026. typedef enum ScXsel {
  18027. RASTER_CONFIG_SC_XSEL_8_WIDE_TILE = 0x00000000,
  18028. RASTER_CONFIG_SC_XSEL_16_WIDE_TILE = 0x00000001,
  18029. RASTER_CONFIG_SC_XSEL_32_WIDE_TILE = 0x00000002,
  18030. RASTER_CONFIG_SC_XSEL_64_WIDE_TILE = 0x00000003,
  18031. } ScXsel;
  18032. /*
  18033. * ScYsel enum
  18034. */
  18035. typedef enum ScYsel {
  18036. RASTER_CONFIG_SC_YSEL_8_WIDE_TILE = 0x00000000,
  18037. RASTER_CONFIG_SC_YSEL_16_WIDE_TILE = 0x00000001,
  18038. RASTER_CONFIG_SC_YSEL_32_WIDE_TILE = 0x00000002,
  18039. RASTER_CONFIG_SC_YSEL_64_WIDE_TILE = 0x00000003,
  18040. } ScYsel;
  18041. /*
  18042. * ScMap enum
  18043. */
  18044. typedef enum ScMap {
  18045. RASTER_CONFIG_SC_MAP_0 = 0x00000000,
  18046. RASTER_CONFIG_SC_MAP_1 = 0x00000001,
  18047. RASTER_CONFIG_SC_MAP_2 = 0x00000002,
  18048. RASTER_CONFIG_SC_MAP_3 = 0x00000003,
  18049. } ScMap;
  18050. /*
  18051. * PkrXsel2 enum
  18052. */
  18053. typedef enum PkrXsel2 {
  18054. RASTER_CONFIG_PKR_XSEL2_0 = 0x00000000,
  18055. RASTER_CONFIG_PKR_XSEL2_1 = 0x00000001,
  18056. RASTER_CONFIG_PKR_XSEL2_2 = 0x00000002,
  18057. RASTER_CONFIG_PKR_XSEL2_3 = 0x00000003,
  18058. } PkrXsel2;
  18059. /*
  18060. * PkrXsel enum
  18061. */
  18062. typedef enum PkrXsel {
  18063. RASTER_CONFIG_PKR_XSEL_0 = 0x00000000,
  18064. RASTER_CONFIG_PKR_XSEL_1 = 0x00000001,
  18065. RASTER_CONFIG_PKR_XSEL_2 = 0x00000002,
  18066. RASTER_CONFIG_PKR_XSEL_3 = 0x00000003,
  18067. } PkrXsel;
  18068. /*
  18069. * PkrYsel enum
  18070. */
  18071. typedef enum PkrYsel {
  18072. RASTER_CONFIG_PKR_YSEL_0 = 0x00000000,
  18073. RASTER_CONFIG_PKR_YSEL_1 = 0x00000001,
  18074. RASTER_CONFIG_PKR_YSEL_2 = 0x00000002,
  18075. RASTER_CONFIG_PKR_YSEL_3 = 0x00000003,
  18076. } PkrYsel;
  18077. /*
  18078. * PkrMap enum
  18079. */
  18080. typedef enum PkrMap {
  18081. RASTER_CONFIG_PKR_MAP_0 = 0x00000000,
  18082. RASTER_CONFIG_PKR_MAP_1 = 0x00000001,
  18083. RASTER_CONFIG_PKR_MAP_2 = 0x00000002,
  18084. RASTER_CONFIG_PKR_MAP_3 = 0x00000003,
  18085. } PkrMap;
  18086. /*
  18087. * RbXsel enum
  18088. */
  18089. typedef enum RbXsel {
  18090. RASTER_CONFIG_RB_XSEL_0 = 0x00000000,
  18091. RASTER_CONFIG_RB_XSEL_1 = 0x00000001,
  18092. } RbXsel;
  18093. /*
  18094. * RbYsel enum
  18095. */
  18096. typedef enum RbYsel {
  18097. RASTER_CONFIG_RB_YSEL_0 = 0x00000000,
  18098. RASTER_CONFIG_RB_YSEL_1 = 0x00000001,
  18099. } RbYsel;
  18100. /*
  18101. * RbXsel2 enum
  18102. */
  18103. typedef enum RbXsel2 {
  18104. RASTER_CONFIG_RB_XSEL2_0 = 0x00000000,
  18105. RASTER_CONFIG_RB_XSEL2_1 = 0x00000001,
  18106. RASTER_CONFIG_RB_XSEL2_2 = 0x00000002,
  18107. RASTER_CONFIG_RB_XSEL2_3 = 0x00000003,
  18108. } RbXsel2;
  18109. /*
  18110. * RbMap enum
  18111. */
  18112. typedef enum RbMap {
  18113. RASTER_CONFIG_RB_MAP_0 = 0x00000000,
  18114. RASTER_CONFIG_RB_MAP_1 = 0x00000001,
  18115. RASTER_CONFIG_RB_MAP_2 = 0x00000002,
  18116. RASTER_CONFIG_RB_MAP_3 = 0x00000003,
  18117. } RbMap;
  18118. /*
  18119. * BinningMode enum
  18120. */
  18121. typedef enum BinningMode {
  18122. BINNING_ALLOWED = 0x00000000,
  18123. FORCE_BINNING_ON = 0x00000001,
  18124. DISABLE_BINNING_USE_NEW_SC = 0x00000002,
  18125. DISABLE_BINNING_USE_LEGACY_SC = 0x00000003,
  18126. } BinningMode;
  18127. /*
  18128. * BinEventCntl enum
  18129. */
  18130. typedef enum BinEventCntl {
  18131. BINNER_BREAK_BATCH = 0x00000000,
  18132. BINNER_PIPELINE = 0x00000001,
  18133. BINNER_DROP_ASSERT = 0x00000002,
  18134. } BinEventCntl;
  18135. /*
  18136. * CovToShaderSel enum
  18137. */
  18138. typedef enum CovToShaderSel {
  18139. INPUT_COVERAGE = 0x00000000,
  18140. INPUT_INNER_COVERAGE = 0x00000001,
  18141. INPUT_DEPTH_COVERAGE = 0x00000002,
  18142. RAW = 0x00000003,
  18143. } CovToShaderSel;
  18144. /*******************************************************
  18145. * RMI Enums
  18146. *******************************************************/
  18147. /*
  18148. * RMIPerfSel enum
  18149. */
  18150. typedef enum RMIPerfSel {
  18151. RMI_PERF_SEL_NONE = 0x00000000,
  18152. RMI_PERF_SEL_BUSY = 0x00000001,
  18153. RMI_PERF_SEL_REG_CLK_VLD = 0x00000002,
  18154. RMI_PERF_SEL_DYN_CLK_CMN_VLD = 0x00000003,
  18155. RMI_PERF_SEL_DYN_CLK_RB_VLD = 0x00000004,
  18156. RMI_PERF_SEL_DYN_CLK_PERF_VLD = 0x00000005,
  18157. RMI_PERF_SEL_PERF_WINDOW = 0x00000006,
  18158. RMI_PERF_SEL_EVENT_SEND = 0x00000007,
  18159. RMI_PERF_SEL_RMI_INVALIDATION_ATC_REQ_VMID0 = 0x00000008,
  18160. RMI_PERF_SEL_RMI_INVALIDATION_ATC_REQ_VMID1 = 0x00000009,
  18161. RMI_PERF_SEL_RMI_INVALIDATION_ATC_REQ_VMID2 = 0x0000000a,
  18162. RMI_PERF_SEL_RMI_INVALIDATION_ATC_REQ_VMID3 = 0x0000000b,
  18163. RMI_PERF_SEL_RMI_INVALIDATION_ATC_REQ_VMID4 = 0x0000000c,
  18164. RMI_PERF_SEL_RMI_INVALIDATION_ATC_REQ_VMID5 = 0x0000000d,
  18165. RMI_PERF_SEL_RMI_INVALIDATION_ATC_REQ_VMID6 = 0x0000000e,
  18166. RMI_PERF_SEL_RMI_INVALIDATION_ATC_REQ_VMID7 = 0x0000000f,
  18167. RMI_PERF_SEL_RMI_INVALIDATION_ATC_REQ_VMID8 = 0x00000010,
  18168. RMI_PERF_SEL_RMI_INVALIDATION_ATC_REQ_VMID9 = 0x00000011,
  18169. RMI_PERF_SEL_RMI_INVALIDATION_ATC_REQ_VMID10 = 0x00000012,
  18170. RMI_PERF_SEL_RMI_INVALIDATION_ATC_REQ_VMID11 = 0x00000013,
  18171. RMI_PERF_SEL_RMI_INVALIDATION_ATC_REQ_VMID12 = 0x00000014,
  18172. RMI_PERF_SEL_RMI_INVALIDATION_ATC_REQ_VMID13 = 0x00000015,
  18173. RMI_PERF_SEL_RMI_INVALIDATION_ATC_REQ_VMID14 = 0x00000016,
  18174. RMI_PERF_SEL_RMI_INVALIDATION_ATC_REQ_VMID15 = 0x00000017,
  18175. RMI_PERF_SEL_RMI_INVALIDATION_ATC_REQ_VMID_ALL = 0x00000018,
  18176. RMI_PERF_SEL_RMI_INVALIDATION_REQ_START_FINISH_VMID0 = 0x00000019,
  18177. RMI_PERF_SEL_RMI_INVALIDATION_REQ_START_FINISH_VMID1 = 0x0000001a,
  18178. RMI_PERF_SEL_RMI_INVALIDATION_REQ_START_FINISH_VMID2 = 0x0000001b,
  18179. RMI_PERF_SEL_RMI_INVALIDATION_REQ_START_FINISH_VMID3 = 0x0000001c,
  18180. RMI_PERF_SEL_RMI_INVALIDATION_REQ_START_FINISH_VMID4 = 0x0000001d,
  18181. RMI_PERF_SEL_RMI_INVALIDATION_REQ_START_FINISH_VMID5 = 0x0000001e,
  18182. RMI_PERF_SEL_RMI_INVALIDATION_REQ_START_FINISH_VMID6 = 0x0000001f,
  18183. RMI_PERF_SEL_RMI_INVALIDATION_REQ_START_FINISH_VMID7 = 0x00000020,
  18184. RMI_PERF_SEL_RMI_INVALIDATION_REQ_START_FINISH_VMID8 = 0x00000021,
  18185. RMI_PERF_SEL_RMI_INVALIDATION_REQ_START_FINISH_VMID9 = 0x00000022,
  18186. RMI_PERF_SEL_RMI_INVALIDATION_REQ_START_FINISH_VMID10 = 0x00000023,
  18187. RMI_PERF_SEL_RMI_INVALIDATION_REQ_START_FINISH_VMID11 = 0x00000024,
  18188. RMI_PERF_SEL_RMI_INVALIDATION_REQ_START_FINISH_VMID12 = 0x00000025,
  18189. RMI_PERF_SEL_RMI_INVALIDATION_REQ_START_FINISH_VMID13 = 0x00000026,
  18190. RMI_PERF_SEL_RMI_INVALIDATION_REQ_START_FINISH_VMID14 = 0x00000027,
  18191. RMI_PERF_SEL_RMI_INVALIDATION_REQ_START_FINISH_VMID15 = 0x00000028,
  18192. RMI_PERF_SEL_RMI_INVALIDATION_REQ_START_FINISH_VMID_ALL = 0x00000029,
  18193. RMI_PERF_SEL_UTCL1_TRANSLATION_MISS = 0x0000002a,
  18194. RMI_PERF_SEL_UTCL1_PERMISSION_MISS = 0x0000002b,
  18195. RMI_PERF_SEL_UTCL1_REQUEST = 0x0000002c,
  18196. RMI_PERF_SEL_UTCL1_STALL_INFLIGHT_MAX = 0x0000002d,
  18197. RMI_PERF_SEL_UTCL1_STALL_LRU_INFLIGHT = 0x0000002e,
  18198. RMI_PERF_SEL_UTCL1_LFIFO_FULL = 0x0000002f,
  18199. RMI_PERF_SEL_UTCL1_STALL_LFIFO_NOT_RES = 0x00000030,
  18200. RMI_PERF_SEL_UTCL1_STALL_UTCL2_REQ_OUT_OF_CREDITS = 0x00000031,
  18201. RMI_PERF_SEL_UTCL1_STALL_MISSFIFO_FULL = 0x00000032,
  18202. RMI_PERF_SEL_UTCL1_HIT_FIFO_FULL = 0x00000033,
  18203. RMI_PERF_SEL_UTCL1_STALL_MULTI_MISS = 0x00000034,
  18204. RMI_PERF_SEL_RB_RMI_WRREQ_ALL_CID = 0x00000035,
  18205. RMI_PERF_SEL_RB_RMI_WRREQ_BUSY = 0x00000036,
  18206. RMI_PERF_SEL_RB_RMI_WRREQ_CID0 = 0x00000037,
  18207. RMI_PERF_SEL_RB_RMI_WRREQ_CID1 = 0x00000038,
  18208. RMI_PERF_SEL_RB_RMI_WRREQ_CID2 = 0x00000039,
  18209. RMI_PERF_SEL_RB_RMI_WRREQ_CID3 = 0x0000003a,
  18210. RMI_PERF_SEL_RB_RMI_WRREQ_CID4 = 0x0000003b,
  18211. RMI_PERF_SEL_RB_RMI_WRREQ_CID5 = 0x0000003c,
  18212. RMI_PERF_SEL_RB_RMI_WRREQ_CID6 = 0x0000003d,
  18213. RMI_PERF_SEL_RB_RMI_WRREQ_CID7 = 0x0000003e,
  18214. RMI_PERF_SEL_RB_RMI_WRREQ_INFLIGHT_ALL_ORONE_CID = 0x0000003f,
  18215. RMI_PERF_SEL_RB_RMI_WRREQ_BURST_LENGTH_ALL_ORONE_CID = 0x00000040,
  18216. RMI_PERF_SEL_RB_RMI_WRREQ_BURST_ALL_ORONE_CID = 0x00000041,
  18217. RMI_PERF_SEL_RB_RMI_WRREQ_RESIDENCY = 0x00000042,
  18218. RMI_PERF_SEL_RMI_RB_WRRET_VALID_ALL_CID = 0x00000043,
  18219. RMI_PERF_SEL_RMI_RB_WRRET_VALID_CID0 = 0x00000044,
  18220. RMI_PERF_SEL_RMI_RB_WRRET_VALID_CID1 = 0x00000045,
  18221. RMI_PERF_SEL_RMI_RB_WRRET_VALID_CID2 = 0x00000046,
  18222. RMI_PERF_SEL_RMI_RB_WRRET_VALID_CID3 = 0x00000047,
  18223. RMI_PERF_SEL_RMI_RB_WRRET_VALID_CID4 = 0x00000048,
  18224. RMI_PERF_SEL_RMI_RB_WRRET_VALID_CID5 = 0x00000049,
  18225. RMI_PERF_SEL_RMI_RB_WRRET_VALID_CID6 = 0x0000004a,
  18226. RMI_PERF_SEL_RMI_RB_WRRET_VALID_CID7 = 0x0000004b,
  18227. RMI_PERF_SEL_RMI_RB_WRRET_VALID_NACK0 = 0x0000004c,
  18228. RMI_PERF_SEL_RMI_RB_WRRET_VALID_NACK1 = 0x0000004d,
  18229. RMI_PERF_SEL_RMI_RB_WRRET_VALID_NACK2 = 0x0000004e,
  18230. RMI_PERF_SEL_RMI_RB_WRRET_VALID_NACK3 = 0x0000004f,
  18231. RMI_PERF_SEL_RB_RMI_32BRDREQ_ALL_CID = 0x00000050,
  18232. RMI_PERF_SEL_RB_RMI_RDREQ_ALL_CID = 0x00000051,
  18233. RMI_PERF_SEL_RB_RMI_RDREQ_BUSY = 0x00000052,
  18234. RMI_PERF_SEL_RB_RMI_32BRDREQ_CID0 = 0x00000053,
  18235. RMI_PERF_SEL_RB_RMI_32BRDREQ_CID1 = 0x00000054,
  18236. RMI_PERF_SEL_RB_RMI_32BRDREQ_CID2 = 0x00000055,
  18237. RMI_PERF_SEL_RB_RMI_32BRDREQ_CID3 = 0x00000056,
  18238. RMI_PERF_SEL_RB_RMI_32BRDREQ_CID4 = 0x00000057,
  18239. RMI_PERF_SEL_RB_RMI_32BRDREQ_CID5 = 0x00000058,
  18240. RMI_PERF_SEL_RB_RMI_32BRDREQ_CID6 = 0x00000059,
  18241. RMI_PERF_SEL_RB_RMI_32BRDREQ_CID7 = 0x0000005a,
  18242. RMI_PERF_SEL_RB_RMI_RDREQ_CID0 = 0x0000005b,
  18243. RMI_PERF_SEL_RB_RMI_RDREQ_CID1 = 0x0000005c,
  18244. RMI_PERF_SEL_RB_RMI_RDREQ_CID2 = 0x0000005d,
  18245. RMI_PERF_SEL_RB_RMI_RDREQ_CID3 = 0x0000005e,
  18246. RMI_PERF_SEL_RB_RMI_RDREQ_CID4 = 0x0000005f,
  18247. RMI_PERF_SEL_RB_RMI_RDREQ_CID5 = 0x00000060,
  18248. RMI_PERF_SEL_RB_RMI_RDREQ_CID6 = 0x00000061,
  18249. RMI_PERF_SEL_RB_RMI_RDREQ_CID7 = 0x00000062,
  18250. RMI_PERF_SEL_RB_RMI_32BRDREQ_INFLIGHT_ALL_ORONE_CID = 0x00000063,
  18251. RMI_PERF_SEL_RB_RMI_RDREQ_BURST_LENGTH_ALL_ORONE_CID = 0x00000064,
  18252. RMI_PERF_SEL_RB_RMI_RDREQ_BURST_ALL_ORONE_CID = 0x00000065,
  18253. RMI_PERF_SEL_RB_RMI_RDREQ_RESIDENCY = 0x00000066,
  18254. RMI_PERF_SEL_RMI_RB_32BRDRET_VALID_ALL_CID = 0x00000067,
  18255. RMI_PERF_SEL_RMI_RB_32BRDRET_VALID_CID0 = 0x00000068,
  18256. RMI_PERF_SEL_RMI_RB_32BRDRET_VALID_CID1 = 0x00000069,
  18257. RMI_PERF_SEL_RMI_RB_32BRDRET_VALID_CID2 = 0x0000006a,
  18258. RMI_PERF_SEL_RMI_RB_32BRDRET_VALID_CID3 = 0x0000006b,
  18259. RMI_PERF_SEL_RMI_RB_32BRDRET_VALID_CID4 = 0x0000006c,
  18260. RMI_PERF_SEL_RMI_RB_32BRDRET_VALID_CID5 = 0x0000006d,
  18261. RMI_PERF_SEL_RMI_RB_32BRDRET_VALID_CID6 = 0x0000006e,
  18262. RMI_PERF_SEL_RMI_RB_32BRDRET_VALID_CID7 = 0x0000006f,
  18263. RMI_PERF_SEL_RMI_RB_32BRDRET_VALID_NACK0 = 0x00000070,
  18264. RMI_PERF_SEL_RMI_RB_32BRDRET_VALID_NACK1 = 0x00000071,
  18265. RMI_PERF_SEL_RMI_RB_32BRDRET_VALID_NACK2 = 0x00000072,
  18266. RMI_PERF_SEL_RMI_RB_32BRDRET_VALID_NACK3 = 0x00000073,
  18267. RMI_PERF_SEL_RMI_TC_WRREQ_ALL_CID = 0x00000074,
  18268. RMI_PERF_SEL_RMI_TC_REQ_BUSY = 0x00000075,
  18269. RMI_PERF_SEL_RMI_TC_WRREQ_CID0 = 0x00000076,
  18270. RMI_PERF_SEL_RMI_TC_WRREQ_CID1 = 0x00000077,
  18271. RMI_PERF_SEL_RMI_TC_WRREQ_CID2 = 0x00000078,
  18272. RMI_PERF_SEL_RMI_TC_WRREQ_CID3 = 0x00000079,
  18273. RMI_PERF_SEL_RMI_TC_WRREQ_CID4 = 0x0000007a,
  18274. RMI_PERF_SEL_RMI_TC_WRREQ_CID5 = 0x0000007b,
  18275. RMI_PERF_SEL_RMI_TC_WRREQ_CID6 = 0x0000007c,
  18276. RMI_PERF_SEL_RMI_TC_WRREQ_CID7 = 0x0000007d,
  18277. RMI_PERF_SEL_RMI_TC_WRREQ_INFLIGHT_ALL_CID = 0x0000007e,
  18278. RMI_PERF_SEL_TC_RMI_WRRET_VALID_ALL_CID = 0x0000007f,
  18279. RMI_PERF_SEL_RMI_TC_RDREQ_ALL_CID = 0x00000080,
  18280. RMI_PERF_SEL_RMI_TC_RDREQ_CID0 = 0x00000081,
  18281. RMI_PERF_SEL_RMI_TC_RDREQ_CID1 = 0x00000082,
  18282. RMI_PERF_SEL_RMI_TC_RDREQ_CID2 = 0x00000083,
  18283. RMI_PERF_SEL_RMI_TC_RDREQ_CID3 = 0x00000084,
  18284. RMI_PERF_SEL_RMI_TC_RDREQ_CID4 = 0x00000085,
  18285. RMI_PERF_SEL_RMI_TC_RDREQ_CID5 = 0x00000086,
  18286. RMI_PERF_SEL_RMI_TC_RDREQ_CID6 = 0x00000087,
  18287. RMI_PERF_SEL_RMI_TC_RDREQ_CID7 = 0x00000088,
  18288. RMI_PERF_SEL_RMI_TC_RDREQ_INFLIGHT_ALL_CID = 0x00000089,
  18289. RMI_PERF_SEL_TC_RMI_RDRET_VALID_ALL_CID = 0x0000008a,
  18290. RMI_PERF_SEL_UTCL1_BUSY = 0x0000008b,
  18291. RMI_PERF_SEL_RMI_UTC_REQ = 0x0000008c,
  18292. RMI_PERF_SEL_RMI_UTC_BUSY = 0x0000008d,
  18293. RMI_PERF_SEL_UTCL1_UTCL2_REQ = 0x0000008e,
  18294. RMI_PERF_SEL_PROBE_UTCL1_XNACK_RETRY = 0x0000008f,
  18295. RMI_PERF_SEL_PROBE_UTCL1_ALL_FAULT = 0x00000090,
  18296. RMI_PERF_SEL_PROBE_UTCL1_PRT_FAULT = 0x00000091,
  18297. RMI_PERF_SEL_PROBE_UTCL1_XNACK_NORETRY_FAULT = 0x00000092,
  18298. RMI_PERF_SEL_XNACK_FIFO_NUM_USED = 0x00000093,
  18299. RMI_PERF_SEL_LAT_FIFO_NUM_USED = 0x00000094,
  18300. RMI_PERF_SEL_LAT_FIFO_BLOCKING_REQ = 0x00000095,
  18301. RMI_PERF_SEL_LAT_FIFO_NONBLOCKING_REQ = 0x00000096,
  18302. RMI_PERF_SEL_XNACK_FIFO_FULL = 0x00000097,
  18303. RMI_PERF_SEL_XNACK_FIFO_BUSY = 0x00000098,
  18304. RMI_PERF_SEL_LAT_FIFO_FULL = 0x00000099,
  18305. RMI_PERF_SEL_SKID_FIFO_DEPTH = 0x0000009a,
  18306. RMI_PERF_SEL_TCIW_INFLIGHT_COUNT = 0x0000009b,
  18307. RMI_PERF_SEL_PRT_FIFO_NUM_USED = 0x0000009c,
  18308. RMI_PERF_SEL_PRT_FIFO_REQ = 0x0000009d,
  18309. RMI_PERF_SEL_PRT_FIFO_BUSY = 0x0000009e,
  18310. RMI_PERF_SEL_TCIW_REQ = 0x0000009f,
  18311. RMI_PERF_SEL_TCIW_BUSY = 0x000000a0,
  18312. RMI_PERF_SEL_SKID_FIFO_REQ = 0x000000a1,
  18313. RMI_PERF_SEL_SKID_FIFO_BUSY = 0x000000a2,
  18314. RMI_PERF_SEL_DEMUX_TCIW_RESIDENCY_NACK0 = 0x000000a3,
  18315. RMI_PERF_SEL_DEMUX_TCIW_RESIDENCY_NACK1 = 0x000000a4,
  18316. RMI_PERF_SEL_DEMUX_TCIW_RESIDENCY_NACK2 = 0x000000a5,
  18317. RMI_PERF_SEL_DEMUX_TCIW_RESIDENCY_NACK3 = 0x000000a6,
  18318. RMI_PERF_SEL_XBAR_PROBEGEN_RTS_RTR = 0x000000a7,
  18319. RMI_PERF_SEL_XBAR_PROBEGEN_RTSB_RTR = 0x000000a8,
  18320. RMI_PERF_SEL_XBAR_PROBEGEN_RTS_RTRB = 0x000000a9,
  18321. RMI_PERF_SEL_XBAR_PROBEGEN_RTSB_RTRB = 0x000000aa,
  18322. RMI_PERF_SEL_DEMUX_TCIW_FORMATTER_RTS_RTR = 0x000000ab,
  18323. RMI_PERF_SEL_DEMUX_TCIW_FORMATTER_RTSB_RTR = 0x000000ac,
  18324. RMI_PERF_SEL_DEMUX_TCIW_FORMATTER_RTS_RTRB = 0x000000ad,
  18325. RMI_PERF_SEL_DEMUX_TCIW_FORMATTER_RTSB_RTRB = 0x000000ae,
  18326. RMI_PERF_SEL_WRREQCONSUMER_XBAR_WRREQ_RTS_RTR = 0x000000af,
  18327. RMI_PERF_SEL_WRREQCONSUMER_XBAR_WRREQ_RTSB_RTR = 0x000000b0,
  18328. RMI_PERF_SEL_WRREQCONSUMER_XBAR_WRREQ_RTS_RTRB = 0x000000b1,
  18329. RMI_PERF_SEL_WRREQCONSUMER_XBAR_WRREQ_RTSB_RTRB = 0x000000b2,
  18330. RMI_PERF_SEL_RDREQCONSUMER_XBAR_RDREQ_RTS_RTR = 0x000000b3,
  18331. RMI_PERF_SEL_RDREQCONSUMER_XBAR_RDREQ_RTSB_RTR = 0x000000b4,
  18332. RMI_PERF_SEL_RDREQCONSUMER_XBAR_RDREQ_RTS_RTRB = 0x000000b5,
  18333. RMI_PERF_SEL_RDREQCONSUMER_XBAR_RDREQ_RTSB_RTRB = 0x000000b6,
  18334. RMI_PERF_SEL_POP_DEMUX_RTS_RTR = 0x000000b7,
  18335. RMI_PERF_SEL_POP_DEMUX_RTSB_RTR = 0x000000b8,
  18336. RMI_PERF_SEL_POP_DEMUX_RTS_RTRB = 0x000000b9,
  18337. RMI_PERF_SEL_POP_DEMUX_RTSB_RTRB = 0x000000ba,
  18338. RMI_PERF_SEL_PROBEGEN_UTC_RTS_RTR = 0x000000bb,
  18339. RMI_PERF_SEL_PROBEGEN_UTC_RTSB_RTR = 0x000000bc,
  18340. RMI_PERF_SEL_PROBEGEN_UTC_RTS_RTRB = 0x000000bd,
  18341. RMI_PERF_SEL_PROBEGEN_UTC_RTSB_RTRB = 0x000000be,
  18342. RMI_PERF_SEL_UTC_POP_RTS_RTR = 0x000000bf,
  18343. RMI_PERF_SEL_UTC_POP_RTSB_RTR = 0x000000c0,
  18344. RMI_PERF_SEL_UTC_POP_RTS_RTRB = 0x000000c1,
  18345. RMI_PERF_SEL_UTC_POP_RTSB_RTRB = 0x000000c2,
  18346. RMI_PERF_SEL_POP_XNACK_RTS_RTR = 0x000000c3,
  18347. RMI_PERF_SEL_POP_XNACK_RTSB_RTR = 0x000000c4,
  18348. RMI_PERF_SEL_POP_XNACK_RTS_RTRB = 0x000000c5,
  18349. RMI_PERF_SEL_POP_XNACK_RTSB_RTRB = 0x000000c6,
  18350. RMI_PERF_SEL_XNACK_PROBEGEN_RTS_RTR = 0x000000c7,
  18351. RMI_PERF_SEL_XNACK_PROBEGEN_RTSB_RTR = 0x000000c8,
  18352. RMI_PERF_SEL_XNACK_PROBEGEN_RTS_RTRB = 0x000000c9,
  18353. RMI_PERF_SEL_XNACK_PROBEGEN_RTSB_RTRB = 0x000000ca,
  18354. RMI_PERF_SEL_PRTFIFO_RTNFORMATTER_RTS_RTR = 0x000000cb,
  18355. RMI_PERF_SEL_PRTFIFO_RTNFORMATTER_RTSB_RTR = 0x000000cc,
  18356. RMI_PERF_SEL_PRTFIFO_RTNFORMATTER_RTS_RTRB = 0x000000cd,
  18357. RMI_PERF_SEL_PRTFIFO_RTNFORMATTER_RTSB_RTRB = 0x000000ce,
  18358. RMI_PERF_SEL_SKID_FIFO_IN_RTS = 0x000000cf,
  18359. RMI_PERF_SEL_SKID_FIFO_IN_RTSB = 0x000000d0,
  18360. RMI_PERF_SEL_SKID_FIFO_OUT_RTS = 0x000000d1,
  18361. RMI_PERF_SEL_SKID_FIFO_OUT_RTSB = 0x000000d2,
  18362. RMI_PERF_SEL_XBAR_PROBEGEN_READ_RTS_RTR = 0x000000d3,
  18363. RMI_PERF_SEL_XBAR_PROBEGEN_WRITE_RTS_RTR = 0x000000d4,
  18364. RMI_PERF_SEL_XBAR_PROBEGEN_IN0_RTS_RTR = 0x000000d5,
  18365. RMI_PERF_SEL_XBAR_PROBEGEN_IN1_RTS_RTR = 0x000000d6,
  18366. RMI_PERF_SEL_XBAR_PROBEGEN_CB_RTS_RTR = 0x000000d7,
  18367. RMI_PERF_SEL_XBAR_PROBEGEN_DB_RTS_RTR = 0x000000d8,
  18368. RMI_PERF_SEL_REORDER_FIFO_REQ = 0x000000d9,
  18369. RMI_PERF_SEL_REORDER_FIFO_BUSY = 0x000000da,
  18370. RMI_PERF_SEL_RMI_RB_EARLY_WRACK_ALL_CID = 0x000000db,
  18371. RMI_PERF_SEL_RMI_RB_EARLY_WRACK_CID0 = 0x000000dc,
  18372. RMI_PERF_SEL_RMI_RB_EARLY_WRACK_CID1 = 0x000000dd,
  18373. RMI_PERF_SEL_RMI_RB_EARLY_WRACK_CID2 = 0x000000de,
  18374. RMI_PERF_SEL_RMI_RB_EARLY_WRACK_CID3 = 0x000000df,
  18375. RMI_PERF_SEL_RMI_RB_EARLY_WRACK_CID4 = 0x000000e0,
  18376. RMI_PERF_SEL_RMI_RB_EARLY_WRACK_CID5 = 0x000000e1,
  18377. RMI_PERF_SEL_RMI_RB_EARLY_WRACK_CID6 = 0x000000e2,
  18378. RMI_PERF_SEL_RMI_RB_EARLY_WRACK_CID7 = 0x000000e3,
  18379. RMI_PERF_SEL_RMI_RB_EARLY_WRACK_NACK0 = 0x000000e4,
  18380. RMI_PERF_SEL_RMI_RB_EARLY_WRACK_NACK1 = 0x000000e5,
  18381. RMI_PERF_SEL_RMI_RB_EARLY_WRACK_NACK2 = 0x000000e6,
  18382. RMI_PERF_SEL_RMI_RB_EARLY_WRACK_NACK3 = 0x000000e7,
  18383. } RMIPerfSel;
  18384. /*******************************************************
  18385. * IH Enums
  18386. *******************************************************/
  18387. /*
  18388. * IH_PERF_SEL enum
  18389. */
  18390. typedef enum IH_PERF_SEL {
  18391. IH_PERF_SEL_CYCLE = 0x00000000,
  18392. IH_PERF_SEL_IDLE = 0x00000001,
  18393. IH_PERF_SEL_INPUT_IDLE = 0x00000002,
  18394. IH_PERF_SEL_BUFFER_IDLE = 0x00000003,
  18395. IH_PERF_SEL_RB0_FULL = 0x00000004,
  18396. IH_PERF_SEL_RB0_OVERFLOW = 0x00000005,
  18397. IH_PERF_SEL_RB0_WPTR_WRITEBACK = 0x00000006,
  18398. IH_PERF_SEL_RB0_WPTR_WRAP = 0x00000007,
  18399. IH_PERF_SEL_RB0_RPTR_WRAP = 0x00000008,
  18400. IH_PERF_SEL_MC_WR_IDLE = 0x00000009,
  18401. IH_PERF_SEL_MC_WR_COUNT = 0x0000000a,
  18402. IH_PERF_SEL_MC_WR_STALL = 0x0000000b,
  18403. IH_PERF_SEL_MC_WR_CLEAN_PENDING = 0x0000000c,
  18404. IH_PERF_SEL_MC_WR_CLEAN_STALL = 0x0000000d,
  18405. IH_PERF_SEL_BIF_LINE0_RISING = 0x0000000e,
  18406. IH_PERF_SEL_BIF_LINE0_FALLING = 0x0000000f,
  18407. IH_PERF_SEL_RB1_FULL = 0x00000010,
  18408. IH_PERF_SEL_RB1_OVERFLOW = 0x00000011,
  18409. Reserved18 = 0x00000012,
  18410. IH_PERF_SEL_RB1_WPTR_WRAP = 0x00000013,
  18411. IH_PERF_SEL_RB1_RPTR_WRAP = 0x00000014,
  18412. IH_PERF_SEL_RB2_FULL = 0x00000015,
  18413. IH_PERF_SEL_RB2_OVERFLOW = 0x00000016,
  18414. Reserved23 = 0x00000017,
  18415. IH_PERF_SEL_RB2_WPTR_WRAP = 0x00000018,
  18416. IH_PERF_SEL_RB2_RPTR_WRAP = 0x00000019,
  18417. Reserved26 = 0x0000001a,
  18418. Reserved27 = 0x0000001b,
  18419. Reserved28 = 0x0000001c,
  18420. Reserved29 = 0x0000001d,
  18421. IH_PERF_SEL_RB0_FULL_VF0 = 0x0000001e,
  18422. IH_PERF_SEL_RB0_FULL_VF1 = 0x0000001f,
  18423. IH_PERF_SEL_RB0_FULL_VF2 = 0x00000020,
  18424. IH_PERF_SEL_RB0_FULL_VF3 = 0x00000021,
  18425. IH_PERF_SEL_RB0_FULL_VF4 = 0x00000022,
  18426. IH_PERF_SEL_RB0_FULL_VF5 = 0x00000023,
  18427. IH_PERF_SEL_RB0_FULL_VF6 = 0x00000024,
  18428. IH_PERF_SEL_RB0_FULL_VF7 = 0x00000025,
  18429. IH_PERF_SEL_RB0_FULL_VF8 = 0x00000026,
  18430. IH_PERF_SEL_RB0_FULL_VF9 = 0x00000027,
  18431. IH_PERF_SEL_RB0_FULL_VF10 = 0x00000028,
  18432. IH_PERF_SEL_RB0_FULL_VF11 = 0x00000029,
  18433. IH_PERF_SEL_RB0_FULL_VF12 = 0x0000002a,
  18434. IH_PERF_SEL_RB0_FULL_VF13 = 0x0000002b,
  18435. IH_PERF_SEL_RB0_FULL_VF14 = 0x0000002c,
  18436. IH_PERF_SEL_RB0_FULL_VF15 = 0x0000002d,
  18437. IH_PERF_SEL_RB0_OVERFLOW_VF0 = 0x0000002e,
  18438. IH_PERF_SEL_RB0_OVERFLOW_VF1 = 0x0000002f,
  18439. IH_PERF_SEL_RB0_OVERFLOW_VF2 = 0x00000030,
  18440. IH_PERF_SEL_RB0_OVERFLOW_VF3 = 0x00000031,
  18441. IH_PERF_SEL_RB0_OVERFLOW_VF4 = 0x00000032,
  18442. IH_PERF_SEL_RB0_OVERFLOW_VF5 = 0x00000033,
  18443. IH_PERF_SEL_RB0_OVERFLOW_VF6 = 0x00000034,
  18444. IH_PERF_SEL_RB0_OVERFLOW_VF7 = 0x00000035,
  18445. IH_PERF_SEL_RB0_OVERFLOW_VF8 = 0x00000036,
  18446. IH_PERF_SEL_RB0_OVERFLOW_VF9 = 0x00000037,
  18447. IH_PERF_SEL_RB0_OVERFLOW_VF10 = 0x00000038,
  18448. IH_PERF_SEL_RB0_OVERFLOW_VF11 = 0x00000039,
  18449. IH_PERF_SEL_RB0_OVERFLOW_VF12 = 0x0000003a,
  18450. IH_PERF_SEL_RB0_OVERFLOW_VF13 = 0x0000003b,
  18451. IH_PERF_SEL_RB0_OVERFLOW_VF14 = 0x0000003c,
  18452. IH_PERF_SEL_RB0_OVERFLOW_VF15 = 0x0000003d,
  18453. IH_PERF_SEL_RB0_WPTR_WRITEBACK_VF0 = 0x0000003e,
  18454. IH_PERF_SEL_RB0_WPTR_WRITEBACK_VF1 = 0x0000003f,
  18455. IH_PERF_SEL_RB0_WPTR_WRITEBACK_VF2 = 0x00000040,
  18456. IH_PERF_SEL_RB0_WPTR_WRITEBACK_VF3 = 0x00000041,
  18457. IH_PERF_SEL_RB0_WPTR_WRITEBACK_VF4 = 0x00000042,
  18458. IH_PERF_SEL_RB0_WPTR_WRITEBACK_VF5 = 0x00000043,
  18459. IH_PERF_SEL_RB0_WPTR_WRITEBACK_VF6 = 0x00000044,
  18460. IH_PERF_SEL_RB0_WPTR_WRITEBACK_VF7 = 0x00000045,
  18461. IH_PERF_SEL_RB0_WPTR_WRITEBACK_VF8 = 0x00000046,
  18462. IH_PERF_SEL_RB0_WPTR_WRITEBACK_VF9 = 0x00000047,
  18463. IH_PERF_SEL_RB0_WPTR_WRITEBACK_VF10 = 0x00000048,
  18464. IH_PERF_SEL_RB0_WPTR_WRITEBACK_VF11 = 0x00000049,
  18465. IH_PERF_SEL_RB0_WPTR_WRITEBACK_VF12 = 0x0000004a,
  18466. IH_PERF_SEL_RB0_WPTR_WRITEBACK_VF13 = 0x0000004b,
  18467. IH_PERF_SEL_RB0_WPTR_WRITEBACK_VF14 = 0x0000004c,
  18468. IH_PERF_SEL_RB0_WPTR_WRITEBACK_VF15 = 0x0000004d,
  18469. IH_PERF_SEL_RB0_WPTR_WRAP_VF0 = 0x0000004e,
  18470. IH_PERF_SEL_RB0_WPTR_WRAP_VF1 = 0x0000004f,
  18471. IH_PERF_SEL_RB0_WPTR_WRAP_VF2 = 0x00000050,
  18472. IH_PERF_SEL_RB0_WPTR_WRAP_VF3 = 0x00000051,
  18473. IH_PERF_SEL_RB0_WPTR_WRAP_VF4 = 0x00000052,
  18474. IH_PERF_SEL_RB0_WPTR_WRAP_VF5 = 0x00000053,
  18475. IH_PERF_SEL_RB0_WPTR_WRAP_VF6 = 0x00000054,
  18476. IH_PERF_SEL_RB0_WPTR_WRAP_VF7 = 0x00000055,
  18477. IH_PERF_SEL_RB0_WPTR_WRAP_VF8 = 0x00000056,
  18478. IH_PERF_SEL_RB0_WPTR_WRAP_VF9 = 0x00000057,
  18479. IH_PERF_SEL_RB0_WPTR_WRAP_VF10 = 0x00000058,
  18480. IH_PERF_SEL_RB0_WPTR_WRAP_VF11 = 0x00000059,
  18481. IH_PERF_SEL_RB0_WPTR_WRAP_VF12 = 0x0000005a,
  18482. IH_PERF_SEL_RB0_WPTR_WRAP_VF13 = 0x0000005b,
  18483. IH_PERF_SEL_RB0_WPTR_WRAP_VF14 = 0x0000005c,
  18484. IH_PERF_SEL_RB0_WPTR_WRAP_VF15 = 0x0000005d,
  18485. IH_PERF_SEL_RB0_RPTR_WRAP_VF0 = 0x0000005e,
  18486. IH_PERF_SEL_RB0_RPTR_WRAP_VF1 = 0x0000005f,
  18487. IH_PERF_SEL_RB0_RPTR_WRAP_VF2 = 0x00000060,
  18488. IH_PERF_SEL_RB0_RPTR_WRAP_VF3 = 0x00000061,
  18489. IH_PERF_SEL_RB0_RPTR_WRAP_VF4 = 0x00000062,
  18490. IH_PERF_SEL_RB0_RPTR_WRAP_VF5 = 0x00000063,
  18491. IH_PERF_SEL_RB0_RPTR_WRAP_VF6 = 0x00000064,
  18492. IH_PERF_SEL_RB0_RPTR_WRAP_VF7 = 0x00000065,
  18493. IH_PERF_SEL_RB0_RPTR_WRAP_VF8 = 0x00000066,
  18494. IH_PERF_SEL_RB0_RPTR_WRAP_VF9 = 0x00000067,
  18495. IH_PERF_SEL_RB0_RPTR_WRAP_VF10 = 0x00000068,
  18496. IH_PERF_SEL_RB0_RPTR_WRAP_VF11 = 0x00000069,
  18497. IH_PERF_SEL_RB0_RPTR_WRAP_VF12 = 0x0000006a,
  18498. IH_PERF_SEL_RB0_RPTR_WRAP_VF13 = 0x0000006b,
  18499. IH_PERF_SEL_RB0_RPTR_WRAP_VF14 = 0x0000006c,
  18500. IH_PERF_SEL_RB0_RPTR_WRAP_VF15 = 0x0000006d,
  18501. IH_PERF_SEL_BIF_LINE0_RISING_VF0 = 0x0000006e,
  18502. IH_PERF_SEL_BIF_LINE0_RISING_VF1 = 0x0000006f,
  18503. IH_PERF_SEL_BIF_LINE0_RISING_VF2 = 0x00000070,
  18504. IH_PERF_SEL_BIF_LINE0_RISING_VF3 = 0x00000071,
  18505. IH_PERF_SEL_BIF_LINE0_RISING_VF4 = 0x00000072,
  18506. IH_PERF_SEL_BIF_LINE0_RISING_VF5 = 0x00000073,
  18507. IH_PERF_SEL_BIF_LINE0_RISING_VF6 = 0x00000074,
  18508. IH_PERF_SEL_BIF_LINE0_RISING_VF7 = 0x00000075,
  18509. IH_PERF_SEL_BIF_LINE0_RISING_VF8 = 0x00000076,
  18510. IH_PERF_SEL_BIF_LINE0_RISING_VF9 = 0x00000077,
  18511. IH_PERF_SEL_BIF_LINE0_RISING_VF10 = 0x00000078,
  18512. IH_PERF_SEL_BIF_LINE0_RISING_VF11 = 0x00000079,
  18513. IH_PERF_SEL_BIF_LINE0_RISING_VF12 = 0x0000007a,
  18514. IH_PERF_SEL_BIF_LINE0_RISING_VF13 = 0x0000007b,
  18515. IH_PERF_SEL_BIF_LINE0_RISING_VF14 = 0x0000007c,
  18516. IH_PERF_SEL_BIF_LINE0_RISING_VF15 = 0x0000007d,
  18517. IH_PERF_SEL_BIF_LINE0_FALLING_VF0 = 0x0000007e,
  18518. IH_PERF_SEL_BIF_LINE0_FALLING_VF1 = 0x0000007f,
  18519. IH_PERF_SEL_BIF_LINE0_FALLING_VF2 = 0x00000080,
  18520. IH_PERF_SEL_BIF_LINE0_FALLING_VF3 = 0x00000081,
  18521. IH_PERF_SEL_BIF_LINE0_FALLING_VF4 = 0x00000082,
  18522. IH_PERF_SEL_BIF_LINE0_FALLING_VF5 = 0x00000083,
  18523. IH_PERF_SEL_BIF_LINE0_FALLING_VF6 = 0x00000084,
  18524. IH_PERF_SEL_BIF_LINE0_FALLING_VF7 = 0x00000085,
  18525. IH_PERF_SEL_BIF_LINE0_FALLING_VF8 = 0x00000086,
  18526. IH_PERF_SEL_BIF_LINE0_FALLING_VF9 = 0x00000087,
  18527. IH_PERF_SEL_BIF_LINE0_FALLING_VF10 = 0x00000088,
  18528. IH_PERF_SEL_BIF_LINE0_FALLING_VF11 = 0x00000089,
  18529. IH_PERF_SEL_BIF_LINE0_FALLING_VF12 = 0x0000008a,
  18530. IH_PERF_SEL_BIF_LINE0_FALLING_VF13 = 0x0000008b,
  18531. IH_PERF_SEL_BIF_LINE0_FALLING_VF14 = 0x0000008c,
  18532. IH_PERF_SEL_BIF_LINE0_FALLING_VF15 = 0x0000008d,
  18533. Reserved142 = 0x0000008e,
  18534. Reserved143 = 0x0000008f,
  18535. Reserved144 = 0x00000090,
  18536. Reserved145 = 0x00000091,
  18537. Reserved146 = 0x00000092,
  18538. Reserved147 = 0x00000093,
  18539. Reserved148 = 0x00000094,
  18540. Reserved149 = 0x00000095,
  18541. IH_PERF_SEL_CLIENT0_INT = 0x00000096,
  18542. IH_PERF_SEL_CLIENT1_INT = 0x00000097,
  18543. IH_PERF_SEL_CLIENT2_INT = 0x00000098,
  18544. IH_PERF_SEL_CLIENT3_INT = 0x00000099,
  18545. IH_PERF_SEL_CLIENT4_INT = 0x0000009a,
  18546. IH_PERF_SEL_CLIENT5_INT = 0x0000009b,
  18547. IH_PERF_SEL_CLIENT6_INT = 0x0000009c,
  18548. IH_PERF_SEL_CLIENT7_INT = 0x0000009d,
  18549. IH_PERF_SEL_CLIENT8_INT = 0x0000009e,
  18550. IH_PERF_SEL_CLIENT9_INT = 0x0000009f,
  18551. IH_PERF_SEL_CLIENT10_INT = 0x000000a0,
  18552. IH_PERF_SEL_CLIENT11_INT = 0x000000a1,
  18553. IH_PERF_SEL_CLIENT12_INT = 0x000000a2,
  18554. IH_PERF_SEL_CLIENT13_INT = 0x000000a3,
  18555. IH_PERF_SEL_CLIENT14_INT = 0x000000a4,
  18556. IH_PERF_SEL_CLIENT15_INT = 0x000000a5,
  18557. IH_PERF_SEL_CLIENT16_INT = 0x000000a6,
  18558. IH_PERF_SEL_CLIENT17_INT = 0x000000a7,
  18559. IH_PERF_SEL_CLIENT18_INT = 0x000000a8,
  18560. IH_PERF_SEL_CLIENT19_INT = 0x000000a9,
  18561. IH_PERF_SEL_CLIENT20_INT = 0x000000aa,
  18562. IH_PERF_SEL_CLIENT21_INT = 0x000000ab,
  18563. IH_PERF_SEL_CLIENT22_INT = 0x000000ac,
  18564. IH_PERF_SEL_CLIENT23_INT = 0x000000ad,
  18565. IH_PERF_SEL_CLIENT24_INT = 0x000000ae,
  18566. IH_PERF_SEL_CLIENT25_INT = 0x000000af,
  18567. IH_PERF_SEL_CLIENT26_INT = 0x000000b0,
  18568. IH_PERF_SEL_CLIENT27_INT = 0x000000b1,
  18569. IH_PERF_SEL_CLIENT28_INT = 0x000000b2,
  18570. IH_PERF_SEL_CLIENT29_INT = 0x000000b3,
  18571. IH_PERF_SEL_CLIENT30_INT = 0x000000b4,
  18572. IH_PERF_SEL_CLIENT31_INT = 0x000000b5,
  18573. Reserved182 = 0x000000b6,
  18574. Reserved183 = 0x000000b7,
  18575. Reserved184 = 0x000000b8,
  18576. Reserved185 = 0x000000b9,
  18577. Reserved186 = 0x000000ba,
  18578. Reserved187 = 0x000000bb,
  18579. Reserved188 = 0x000000bc,
  18580. Reserved189 = 0x000000bd,
  18581. Reserved190 = 0x000000be,
  18582. Reserved191 = 0x000000bf,
  18583. Reserved192 = 0x000000c0,
  18584. Reserved193 = 0x000000c1,
  18585. Reserved194 = 0x000000c2,
  18586. Reserved195 = 0x000000c3,
  18587. Reserved196 = 0x000000c4,
  18588. Reserved197 = 0x000000c5,
  18589. Reserved198 = 0x000000c6,
  18590. Reserved199 = 0x000000c7,
  18591. Reserved200 = 0x000000c8,
  18592. Reserved201 = 0x000000c9,
  18593. Reserved202 = 0x000000ca,
  18594. Reserved203 = 0x000000cb,
  18595. Reserved204 = 0x000000cc,
  18596. Reserved205 = 0x000000cd,
  18597. Reserved206 = 0x000000ce,
  18598. Reserved207 = 0x000000cf,
  18599. Reserved208 = 0x000000d0,
  18600. Reserved209 = 0x000000d1,
  18601. Reserved210 = 0x000000d2,
  18602. Reserved211 = 0x000000d3,
  18603. Reserved212 = 0x000000d4,
  18604. Reserved213 = 0x000000d5,
  18605. Reserved214 = 0x000000d6,
  18606. Reserved215 = 0x000000d7,
  18607. Reserved216 = 0x000000d8,
  18608. Reserved217 = 0x000000d9,
  18609. Reserved218 = 0x000000da,
  18610. Reserved219 = 0x000000db,
  18611. IH_PERF_SEL_RB1_FULL_VF0 = 0x000000dc,
  18612. IH_PERF_SEL_RB1_FULL_VF1 = 0x000000dd,
  18613. IH_PERF_SEL_RB1_FULL_VF2 = 0x000000de,
  18614. IH_PERF_SEL_RB1_FULL_VF3 = 0x000000df,
  18615. IH_PERF_SEL_RB1_FULL_VF4 = 0x000000e0,
  18616. IH_PERF_SEL_RB1_FULL_VF5 = 0x000000e1,
  18617. IH_PERF_SEL_RB1_FULL_VF6 = 0x000000e2,
  18618. IH_PERF_SEL_RB1_FULL_VF7 = 0x000000e3,
  18619. IH_PERF_SEL_RB1_FULL_VF8 = 0x000000e4,
  18620. IH_PERF_SEL_RB1_FULL_VF9 = 0x000000e5,
  18621. IH_PERF_SEL_RB1_FULL_VF10 = 0x000000e6,
  18622. IH_PERF_SEL_RB1_FULL_VF11 = 0x000000e7,
  18623. IH_PERF_SEL_RB1_FULL_VF12 = 0x000000e8,
  18624. IH_PERF_SEL_RB1_FULL_VF13 = 0x000000e9,
  18625. IH_PERF_SEL_RB1_FULL_VF14 = 0x000000ea,
  18626. IH_PERF_SEL_RB1_FULL_VF15 = 0x000000eb,
  18627. IH_PERF_SEL_RB1_OVERFLOW_VF0 = 0x000000ec,
  18628. IH_PERF_SEL_RB1_OVERFLOW_VF1 = 0x000000ed,
  18629. IH_PERF_SEL_RB1_OVERFLOW_VF2 = 0x000000ee,
  18630. IH_PERF_SEL_RB1_OVERFLOW_VF3 = 0x000000ef,
  18631. IH_PERF_SEL_RB1_OVERFLOW_VF4 = 0x000000f0,
  18632. IH_PERF_SEL_RB1_OVERFLOW_VF5 = 0x000000f1,
  18633. IH_PERF_SEL_RB1_OVERFLOW_VF6 = 0x000000f2,
  18634. IH_PERF_SEL_RB1_OVERFLOW_VF7 = 0x000000f3,
  18635. IH_PERF_SEL_RB1_OVERFLOW_VF8 = 0x000000f4,
  18636. IH_PERF_SEL_RB1_OVERFLOW_VF9 = 0x000000f5,
  18637. IH_PERF_SEL_RB1_OVERFLOW_VF10 = 0x000000f6,
  18638. IH_PERF_SEL_RB1_OVERFLOW_VF11 = 0x000000f7,
  18639. IH_PERF_SEL_RB1_OVERFLOW_VF12 = 0x000000f8,
  18640. IH_PERF_SEL_RB1_OVERFLOW_VF13 = 0x000000f9,
  18641. IH_PERF_SEL_RB1_OVERFLOW_VF14 = 0x000000fa,
  18642. IH_PERF_SEL_RB1_OVERFLOW_VF15 = 0x000000fb,
  18643. Reserved252 = 0x000000fc,
  18644. Reserved253 = 0x000000fd,
  18645. Reserved254 = 0x000000fe,
  18646. Reserved255 = 0x000000ff,
  18647. Reserved256 = 0x00000100,
  18648. Reserved257 = 0x00000101,
  18649. Reserved258 = 0x00000102,
  18650. Reserved259 = 0x00000103,
  18651. Reserved260 = 0x00000104,
  18652. Reserved261 = 0x00000105,
  18653. Reserved262 = 0x00000106,
  18654. Reserved263 = 0x00000107,
  18655. Reserved264 = 0x00000108,
  18656. Reserved265 = 0x00000109,
  18657. Reserved266 = 0x0000010a,
  18658. Reserved267 = 0x0000010b,
  18659. IH_PERF_SEL_RB1_WPTR_WRAP_VF0 = 0x0000010c,
  18660. IH_PERF_SEL_RB1_WPTR_WRAP_VF1 = 0x0000010d,
  18661. IH_PERF_SEL_RB1_WPTR_WRAP_VF2 = 0x0000010e,
  18662. IH_PERF_SEL_RB1_WPTR_WRAP_VF3 = 0x0000010f,
  18663. IH_PERF_SEL_RB1_WPTR_WRAP_VF4 = 0x00000110,
  18664. IH_PERF_SEL_RB1_WPTR_WRAP_VF5 = 0x00000111,
  18665. IH_PERF_SEL_RB1_WPTR_WRAP_VF6 = 0x00000112,
  18666. IH_PERF_SEL_RB1_WPTR_WRAP_VF7 = 0x00000113,
  18667. IH_PERF_SEL_RB1_WPTR_WRAP_VF8 = 0x00000114,
  18668. IH_PERF_SEL_RB1_WPTR_WRAP_VF9 = 0x00000115,
  18669. IH_PERF_SEL_RB1_WPTR_WRAP_VF10 = 0x00000116,
  18670. IH_PERF_SEL_RB1_WPTR_WRAP_VF11 = 0x00000117,
  18671. IH_PERF_SEL_RB1_WPTR_WRAP_VF12 = 0x00000118,
  18672. IH_PERF_SEL_RB1_WPTR_WRAP_VF13 = 0x00000119,
  18673. IH_PERF_SEL_RB1_WPTR_WRAP_VF14 = 0x0000011a,
  18674. IH_PERF_SEL_RB1_WPTR_WRAP_VF15 = 0x0000011b,
  18675. IH_PERF_SEL_RB1_RPTR_WRAP_VF0 = 0x0000011c,
  18676. IH_PERF_SEL_RB1_RPTR_WRAP_VF1 = 0x0000011d,
  18677. IH_PERF_SEL_RB1_RPTR_WRAP_VF2 = 0x0000011e,
  18678. IH_PERF_SEL_RB1_RPTR_WRAP_VF3 = 0x0000011f,
  18679. IH_PERF_SEL_RB1_RPTR_WRAP_VF4 = 0x00000120,
  18680. IH_PERF_SEL_RB1_RPTR_WRAP_VF5 = 0x00000121,
  18681. IH_PERF_SEL_RB1_RPTR_WRAP_VF6 = 0x00000122,
  18682. IH_PERF_SEL_RB1_RPTR_WRAP_VF7 = 0x00000123,
  18683. IH_PERF_SEL_RB1_RPTR_WRAP_VF8 = 0x00000124,
  18684. IH_PERF_SEL_RB1_RPTR_WRAP_VF9 = 0x00000125,
  18685. IH_PERF_SEL_RB1_RPTR_WRAP_VF10 = 0x00000126,
  18686. IH_PERF_SEL_RB1_RPTR_WRAP_VF11 = 0x00000127,
  18687. IH_PERF_SEL_RB1_RPTR_WRAP_VF12 = 0x00000128,
  18688. IH_PERF_SEL_RB1_RPTR_WRAP_VF13 = 0x00000129,
  18689. IH_PERF_SEL_RB1_RPTR_WRAP_VF14 = 0x0000012a,
  18690. IH_PERF_SEL_RB1_RPTR_WRAP_VF15 = 0x0000012b,
  18691. Reserved300 = 0x0000012c,
  18692. Reserved301 = 0x0000012d,
  18693. Reserved302 = 0x0000012e,
  18694. Reserved303 = 0x0000012f,
  18695. Reserved304 = 0x00000130,
  18696. Reserved305 = 0x00000131,
  18697. Reserved306 = 0x00000132,
  18698. Reserved307 = 0x00000133,
  18699. Reserved308 = 0x00000134,
  18700. Reserved309 = 0x00000135,
  18701. Reserved310 = 0x00000136,
  18702. Reserved311 = 0x00000137,
  18703. Reserved312 = 0x00000138,
  18704. Reserved313 = 0x00000139,
  18705. Reserved314 = 0x0000013a,
  18706. Reserved315 = 0x0000013b,
  18707. Reserved316 = 0x0000013c,
  18708. Reserved317 = 0x0000013d,
  18709. Reserved318 = 0x0000013e,
  18710. Reserved319 = 0x0000013f,
  18711. Reserved320 = 0x00000140,
  18712. Reserved321 = 0x00000141,
  18713. Reserved322 = 0x00000142,
  18714. Reserved323 = 0x00000143,
  18715. Reserved324 = 0x00000144,
  18716. Reserved325 = 0x00000145,
  18717. Reserved326 = 0x00000146,
  18718. Reserved327 = 0x00000147,
  18719. Reserved328 = 0x00000148,
  18720. Reserved329 = 0x00000149,
  18721. Reserved330 = 0x0000014a,
  18722. Reserved331 = 0x0000014b,
  18723. IH_PERF_SEL_RB2_FULL_VF0 = 0x0000014c,
  18724. IH_PERF_SEL_RB2_FULL_VF1 = 0x0000014d,
  18725. IH_PERF_SEL_RB2_FULL_VF2 = 0x0000014e,
  18726. IH_PERF_SEL_RB2_FULL_VF3 = 0x0000014f,
  18727. IH_PERF_SEL_RB2_FULL_VF4 = 0x00000150,
  18728. IH_PERF_SEL_RB2_FULL_VF5 = 0x00000151,
  18729. IH_PERF_SEL_RB2_FULL_VF6 = 0x00000152,
  18730. IH_PERF_SEL_RB2_FULL_VF7 = 0x00000153,
  18731. IH_PERF_SEL_RB2_FULL_VF8 = 0x00000154,
  18732. IH_PERF_SEL_RB2_FULL_VF9 = 0x00000155,
  18733. IH_PERF_SEL_RB2_FULL_VF10 = 0x00000156,
  18734. IH_PERF_SEL_RB2_FULL_VF11 = 0x00000157,
  18735. IH_PERF_SEL_RB2_FULL_VF12 = 0x00000158,
  18736. IH_PERF_SEL_RB2_FULL_VF13 = 0x00000159,
  18737. IH_PERF_SEL_RB2_FULL_VF14 = 0x0000015a,
  18738. IH_PERF_SEL_RB2_FULL_VF15 = 0x0000015b,
  18739. IH_PERF_SEL_RB2_OVERFLOW_VF0 = 0x0000015c,
  18740. IH_PERF_SEL_RB2_OVERFLOW_VF1 = 0x0000015d,
  18741. IH_PERF_SEL_RB2_OVERFLOW_VF2 = 0x0000015e,
  18742. IH_PERF_SEL_RB2_OVERFLOW_VF3 = 0x0000015f,
  18743. IH_PERF_SEL_RB2_OVERFLOW_VF4 = 0x00000160,
  18744. IH_PERF_SEL_RB2_OVERFLOW_VF5 = 0x00000161,
  18745. IH_PERF_SEL_RB2_OVERFLOW_VF6 = 0x00000162,
  18746. IH_PERF_SEL_RB2_OVERFLOW_VF7 = 0x00000163,
  18747. IH_PERF_SEL_RB2_OVERFLOW_VF8 = 0x00000164,
  18748. IH_PERF_SEL_RB2_OVERFLOW_VF9 = 0x00000165,
  18749. IH_PERF_SEL_RB2_OVERFLOW_VF10 = 0x00000166,
  18750. IH_PERF_SEL_RB2_OVERFLOW_VF11 = 0x00000167,
  18751. IH_PERF_SEL_RB2_OVERFLOW_VF12 = 0x00000168,
  18752. IH_PERF_SEL_RB2_OVERFLOW_VF13 = 0x00000169,
  18753. IH_PERF_SEL_RB2_OVERFLOW_VF14 = 0x0000016a,
  18754. IH_PERF_SEL_RB2_OVERFLOW_VF15 = 0x0000016b,
  18755. Reserved364 = 0x0000016c,
  18756. Reserved365 = 0x0000016d,
  18757. Reserved366 = 0x0000016e,
  18758. Reserved367 = 0x0000016f,
  18759. Reserved368 = 0x00000170,
  18760. Reserved369 = 0x00000171,
  18761. Reserved370 = 0x00000172,
  18762. Reserved371 = 0x00000173,
  18763. Reserved372 = 0x00000174,
  18764. Reserved373 = 0x00000175,
  18765. Reserved374 = 0x00000176,
  18766. Reserved375 = 0x00000177,
  18767. Reserved376 = 0x00000178,
  18768. Reserved377 = 0x00000179,
  18769. Reserved378 = 0x0000017a,
  18770. Reserved379 = 0x0000017b,
  18771. IH_PERF_SEL_RB2_WPTR_WRAP_VF0 = 0x0000017c,
  18772. IH_PERF_SEL_RB2_WPTR_WRAP_VF1 = 0x0000017d,
  18773. IH_PERF_SEL_RB2_WPTR_WRAP_VF2 = 0x0000017e,
  18774. IH_PERF_SEL_RB2_WPTR_WRAP_VF3 = 0x0000017f,
  18775. IH_PERF_SEL_RB2_WPTR_WRAP_VF4 = 0x00000180,
  18776. IH_PERF_SEL_RB2_WPTR_WRAP_VF5 = 0x00000181,
  18777. IH_PERF_SEL_RB2_WPTR_WRAP_VF6 = 0x00000182,
  18778. IH_PERF_SEL_RB2_WPTR_WRAP_VF7 = 0x00000183,
  18779. IH_PERF_SEL_RB2_WPTR_WRAP_VF8 = 0x00000184,
  18780. IH_PERF_SEL_RB2_WPTR_WRAP_VF9 = 0x00000185,
  18781. IH_PERF_SEL_RB2_WPTR_WRAP_VF10 = 0x00000186,
  18782. IH_PERF_SEL_RB2_WPTR_WRAP_VF11 = 0x00000187,
  18783. IH_PERF_SEL_RB2_WPTR_WRAP_VF12 = 0x00000188,
  18784. IH_PERF_SEL_RB2_WPTR_WRAP_VF13 = 0x00000189,
  18785. IH_PERF_SEL_RB2_WPTR_WRAP_VF14 = 0x0000018a,
  18786. IH_PERF_SEL_RB2_WPTR_WRAP_VF15 = 0x0000018b,
  18787. IH_PERF_SEL_RB2_RPTR_WRAP_VF0 = 0x0000018c,
  18788. IH_PERF_SEL_RB2_RPTR_WRAP_VF1 = 0x0000018d,
  18789. IH_PERF_SEL_RB2_RPTR_WRAP_VF2 = 0x0000018e,
  18790. IH_PERF_SEL_RB2_RPTR_WRAP_VF3 = 0x0000018f,
  18791. IH_PERF_SEL_RB2_RPTR_WRAP_VF4 = 0x00000190,
  18792. IH_PERF_SEL_RB2_RPTR_WRAP_VF5 = 0x00000191,
  18793. IH_PERF_SEL_RB2_RPTR_WRAP_VF6 = 0x00000192,
  18794. IH_PERF_SEL_RB2_RPTR_WRAP_VF7 = 0x00000193,
  18795. IH_PERF_SEL_RB2_RPTR_WRAP_VF8 = 0x00000194,
  18796. IH_PERF_SEL_RB2_RPTR_WRAP_VF9 = 0x00000195,
  18797. IH_PERF_SEL_RB2_RPTR_WRAP_VF10 = 0x00000196,
  18798. IH_PERF_SEL_RB2_RPTR_WRAP_VF11 = 0x00000197,
  18799. IH_PERF_SEL_RB2_RPTR_WRAP_VF12 = 0x00000198,
  18800. IH_PERF_SEL_RB2_RPTR_WRAP_VF13 = 0x00000199,
  18801. IH_PERF_SEL_RB2_RPTR_WRAP_VF14 = 0x0000019a,
  18802. IH_PERF_SEL_RB2_RPTR_WRAP_VF15 = 0x0000019b,
  18803. Reserved412 = 0x0000019c,
  18804. Reserved413 = 0x0000019d,
  18805. Reserved414 = 0x0000019e,
  18806. Reserved415 = 0x0000019f,
  18807. Reserved416 = 0x000001a0,
  18808. Reserved417 = 0x000001a1,
  18809. Reserved418 = 0x000001a2,
  18810. Reserved419 = 0x000001a3,
  18811. Reserved420 = 0x000001a4,
  18812. Reserved421 = 0x000001a5,
  18813. Reserved422 = 0x000001a6,
  18814. Reserved423 = 0x000001a7,
  18815. Reserved424 = 0x000001a8,
  18816. Reserved425 = 0x000001a9,
  18817. Reserved426 = 0x000001aa,
  18818. Reserved427 = 0x000001ab,
  18819. Reserved428 = 0x000001ac,
  18820. Reserved429 = 0x000001ad,
  18821. Reserved430 = 0x000001ae,
  18822. Reserved431 = 0x000001af,
  18823. Reserved432 = 0x000001b0,
  18824. Reserved433 = 0x000001b1,
  18825. Reserved434 = 0x000001b2,
  18826. Reserved435 = 0x000001b3,
  18827. Reserved436 = 0x000001b4,
  18828. Reserved437 = 0x000001b5,
  18829. Reserved438 = 0x000001b6,
  18830. Reserved439 = 0x000001b7,
  18831. Reserved440 = 0x000001b8,
  18832. Reserved441 = 0x000001b9,
  18833. Reserved442 = 0x000001ba,
  18834. Reserved443 = 0x000001bb,
  18835. Reserved444 = 0x000001bc,
  18836. Reserved445 = 0x000001bd,
  18837. Reserved446 = 0x000001be,
  18838. Reserved447 = 0x000001bf,
  18839. Reserved448 = 0x000001c0,
  18840. Reserved449 = 0x000001c1,
  18841. Reserved450 = 0x000001c2,
  18842. Reserved451 = 0x000001c3,
  18843. Reserved452 = 0x000001c4,
  18844. Reserved453 = 0x000001c5,
  18845. Reserved454 = 0x000001c6,
  18846. Reserved455 = 0x000001c7,
  18847. Reserved456 = 0x000001c8,
  18848. Reserved457 = 0x000001c9,
  18849. Reserved458 = 0x000001ca,
  18850. Reserved459 = 0x000001cb,
  18851. Reserved460 = 0x000001cc,
  18852. Reserved461 = 0x000001cd,
  18853. Reserved462 = 0x000001ce,
  18854. Reserved463 = 0x000001cf,
  18855. Reserved464 = 0x000001d0,
  18856. Reserved465 = 0x000001d1,
  18857. Reserved466 = 0x000001d2,
  18858. Reserved467 = 0x000001d3,
  18859. Reserved468 = 0x000001d4,
  18860. Reserved469 = 0x000001d5,
  18861. Reserved470 = 0x000001d6,
  18862. Reserved471 = 0x000001d7,
  18863. Reserved472 = 0x000001d8,
  18864. Reserved473 = 0x000001d9,
  18865. Reserved474 = 0x000001da,
  18866. Reserved475 = 0x000001db,
  18867. Reserved476 = 0x000001dc,
  18868. Reserved477 = 0x000001dd,
  18869. Reserved478 = 0x000001de,
  18870. Reserved479 = 0x000001df,
  18871. Reserved480 = 0x000001e0,
  18872. Reserved481 = 0x000001e1,
  18873. Reserved482 = 0x000001e2,
  18874. Reserved483 = 0x000001e3,
  18875. Reserved484 = 0x000001e4,
  18876. Reserved485 = 0x000001e5,
  18877. Reserved486 = 0x000001e6,
  18878. Reserved487 = 0x000001e7,
  18879. Reserved488 = 0x000001e8,
  18880. Reserved489 = 0x000001e9,
  18881. Reserved490 = 0x000001ea,
  18882. Reserved491 = 0x000001eb,
  18883. Reserved492 = 0x000001ec,
  18884. Reserved493 = 0x000001ed,
  18885. Reserved494 = 0x000001ee,
  18886. Reserved495 = 0x000001ef,
  18887. Reserved496 = 0x000001f0,
  18888. Reserved497 = 0x000001f1,
  18889. Reserved498 = 0x000001f2,
  18890. Reserved499 = 0x000001f3,
  18891. Reserved500 = 0x000001f4,
  18892. Reserved501 = 0x000001f5,
  18893. Reserved502 = 0x000001f6,
  18894. Reserved503 = 0x000001f7,
  18895. Reserved504 = 0x000001f8,
  18896. Reserved505 = 0x000001f9,
  18897. Reserved506 = 0x000001fa,
  18898. Reserved507 = 0x000001fb,
  18899. Reserved508 = 0x000001fc,
  18900. Reserved509 = 0x000001fd,
  18901. Reserved510 = 0x000001fe,
  18902. Reserved511 = 0x000001ff,
  18903. } IH_PERF_SEL;
  18904. /*******************************************************
  18905. * SEM Enums
  18906. *******************************************************/
  18907. /*
  18908. * SEM_PERF_SEL enum
  18909. */
  18910. typedef enum SEM_PERF_SEL {
  18911. SEM_PERF_SEL_CYCLE = 0x00000000,
  18912. SEM_PERF_SEL_IDLE = 0x00000001,
  18913. SEM_PERF_SEL_SDMA0_REQ_SIGNAL = 0x00000002,
  18914. SEM_PERF_SEL_SDMA1_REQ_SIGNAL = 0x00000003,
  18915. SEM_PERF_SEL_UVD_REQ_SIGNAL = 0x00000004,
  18916. SEM_PERF_SEL_VCE0_REQ_SIGNAL = 0x00000005,
  18917. SEM_PERF_SEL_ACP_REQ_SIGNAL = 0x00000006,
  18918. SEM_PERF_SEL_ISP_REQ_SIGNAL = 0x00000007,
  18919. SEM_PERF_SEL_VCE1_REQ_SIGNAL = 0x00000008,
  18920. SEM_PERF_SEL_VP8_REQ_SIGNAL = 0x00000009,
  18921. SEM_PERF_SEL_CPG_E0_REQ_SIGNAL = 0x0000000a,
  18922. SEM_PERF_SEL_CPG_E1_REQ_SIGNAL = 0x0000000b,
  18923. SEM_PERF_SEL_CPC1_IMME_E0_REQ_SIGNAL = 0x0000000c,
  18924. SEM_PERF_SEL_CPC1_IMME_E1_REQ_SIGNAL = 0x0000000d,
  18925. SEM_PERF_SEL_CPC1_IMME_E2_REQ_SIGNAL = 0x0000000e,
  18926. SEM_PERF_SEL_CPC1_IMME_E3_REQ_SIGNAL = 0x0000000f,
  18927. SEM_PERF_SEL_CPC2_IMME_E0_REQ_SIGNAL = 0x00000010,
  18928. SEM_PERF_SEL_CPC2_IMME_E1_REQ_SIGNAL = 0x00000011,
  18929. SEM_PERF_SEL_CPC2_IMME_E2_REQ_SIGNAL = 0x00000012,
  18930. SEM_PERF_SEL_CPC2_IMME_E3_REQ_SIGNAL = 0x00000013,
  18931. SEM_PERF_SEL_SDMA0_REQ_WAIT = 0x00000014,
  18932. SEM_PERF_SEL_SDMA1_REQ_WAIT = 0x00000015,
  18933. SEM_PERF_SEL_UVD_REQ_WAIT = 0x00000016,
  18934. SEM_PERF_SEL_VCE0_REQ_WAIT = 0x00000017,
  18935. SEM_PERF_SEL_ACP_REQ_WAIT = 0x00000018,
  18936. SEM_PERF_SEL_ISP_REQ_WAIT = 0x00000019,
  18937. SEM_PERF_SEL_VCE1_REQ_WAIT = 0x0000001a,
  18938. SEM_PERF_SEL_VP8_REQ_WAIT = 0x0000001b,
  18939. SEM_PERF_SEL_CPG_E0_REQ_WAIT = 0x0000001c,
  18940. SEM_PERF_SEL_CPG_E1_REQ_WAIT = 0x0000001d,
  18941. SEM_PERF_SEL_CPC1_IMME_E0_REQ_WAIT = 0x0000001e,
  18942. SEM_PERF_SEL_CPC1_IMME_E1_REQ_WAIT = 0x0000001f,
  18943. SEM_PERF_SEL_CPC1_IMME_E2_REQ_WAIT = 0x00000020,
  18944. SEM_PERF_SEL_CPC1_IMME_E3_REQ_WAIT = 0x00000021,
  18945. SEM_PERF_SEL_CPC2_IMME_E0_REQ_WAIT = 0x00000022,
  18946. SEM_PERF_SEL_CPC2_IMME_E1_REQ_WAIT = 0x00000023,
  18947. SEM_PERF_SEL_CPC2_IMME_E2_REQ_WAIT = 0x00000024,
  18948. SEM_PERF_SEL_CPC2_IMME_E3_REQ_WAIT = 0x00000025,
  18949. SEM_PERF_SEL_CPC1_OFFL_E0_REQ_WAIT = 0x00000026,
  18950. SEM_PERF_SEL_CPC1_OFFL_E1_REQ_WAIT = 0x00000027,
  18951. SEM_PERF_SEL_CPC1_OFFL_E2_REQ_WAIT = 0x00000028,
  18952. SEM_PERF_SEL_CPC1_OFFL_E3_REQ_WAIT = 0x00000029,
  18953. SEM_PERF_SEL_CPC1_OFFL_E4_REQ_WAIT = 0x0000002a,
  18954. SEM_PERF_SEL_CPC1_OFFL_E5_REQ_WAIT = 0x0000002b,
  18955. SEM_PERF_SEL_CPC1_OFFL_E6_REQ_WAIT = 0x0000002c,
  18956. SEM_PERF_SEL_CPC1_OFFL_E7_REQ_WAIT = 0x0000002d,
  18957. SEM_PERF_SEL_CPC1_OFFL_E8_REQ_WAIT = 0x0000002e,
  18958. SEM_PERF_SEL_CPC1_OFFL_E9_REQ_WAIT = 0x0000002f,
  18959. SEM_PERF_SEL_CPC1_OFFL_E10_REQ_WAIT = 0x00000030,
  18960. SEM_PERF_SEL_CPC1_OFFL_E11_REQ_WAIT = 0x00000031,
  18961. SEM_PERF_SEL_CPC1_OFFL_E12_REQ_WAIT = 0x00000032,
  18962. SEM_PERF_SEL_CPC1_OFFL_E13_REQ_WAIT = 0x00000033,
  18963. SEM_PERF_SEL_CPC1_OFFL_E14_REQ_WAIT = 0x00000034,
  18964. SEM_PERF_SEL_CPC1_OFFL_E15_REQ_WAIT = 0x00000035,
  18965. SEM_PERF_SEL_CPC1_OFFL_E16_REQ_WAIT = 0x00000036,
  18966. SEM_PERF_SEL_CPC1_OFFL_E17_REQ_WAIT = 0x00000037,
  18967. SEM_PERF_SEL_CPC1_OFFL_E18_REQ_WAIT = 0x00000038,
  18968. SEM_PERF_SEL_CPC1_OFFL_E19_REQ_WAIT = 0x00000039,
  18969. SEM_PERF_SEL_CPC1_OFFL_E20_REQ_WAIT = 0x0000003a,
  18970. SEM_PERF_SEL_CPC1_OFFL_E21_REQ_WAIT = 0x0000003b,
  18971. SEM_PERF_SEL_CPC1_OFFL_E22_REQ_WAIT = 0x0000003c,
  18972. SEM_PERF_SEL_CPC1_OFFL_E23_REQ_WAIT = 0x0000003d,
  18973. SEM_PERF_SEL_CPC1_OFFL_E24_REQ_WAIT = 0x0000003e,
  18974. SEM_PERF_SEL_CPC1_OFFL_E25_REQ_WAIT = 0x0000003f,
  18975. SEM_PERF_SEL_CPC1_OFFL_E26_REQ_WAIT = 0x00000040,
  18976. SEM_PERF_SEL_CPC1_OFFL_E27_REQ_WAIT = 0x00000041,
  18977. SEM_PERF_SEL_CPC1_OFFL_E28_REQ_WAIT = 0x00000042,
  18978. SEM_PERF_SEL_CPC1_OFFL_E29_REQ_WAIT = 0x00000043,
  18979. SEM_PERF_SEL_CPC1_OFFL_E30_REQ_WAIT = 0x00000044,
  18980. SEM_PERF_SEL_CPC1_OFFL_E31_REQ_WAIT = 0x00000045,
  18981. SEM_PERF_SEL_CPC2_OFFL_E0_REQ_WAIT = 0x00000046,
  18982. SEM_PERF_SEL_CPC2_OFFL_E1_REQ_WAIT = 0x00000047,
  18983. SEM_PERF_SEL_CPC2_OFFL_E2_REQ_WAIT = 0x00000048,
  18984. SEM_PERF_SEL_CPC2_OFFL_E3_REQ_WAIT = 0x00000049,
  18985. SEM_PERF_SEL_CPC2_OFFL_E4_REQ_WAIT = 0x0000004a,
  18986. SEM_PERF_SEL_CPC2_OFFL_E5_REQ_WAIT = 0x0000004b,
  18987. SEM_PERF_SEL_CPC2_OFFL_E6_REQ_WAIT = 0x0000004c,
  18988. SEM_PERF_SEL_CPC2_OFFL_E7_REQ_WAIT = 0x0000004d,
  18989. SEM_PERF_SEL_CPC2_OFFL_E8_REQ_WAIT = 0x0000004e,
  18990. SEM_PERF_SEL_CPC2_OFFL_E9_REQ_WAIT = 0x0000004f,
  18991. SEM_PERF_SEL_CPC2_OFFL_E10_REQ_WAIT = 0x00000050,
  18992. SEM_PERF_SEL_CPC2_OFFL_E11_REQ_WAIT = 0x00000051,
  18993. SEM_PERF_SEL_CPC2_OFFL_E12_REQ_WAIT = 0x00000052,
  18994. SEM_PERF_SEL_CPC2_OFFL_E13_REQ_WAIT = 0x00000053,
  18995. SEM_PERF_SEL_CPC2_OFFL_E14_REQ_WAIT = 0x00000054,
  18996. SEM_PERF_SEL_CPC2_OFFL_E15_REQ_WAIT = 0x00000055,
  18997. SEM_PERF_SEL_CPC2_OFFL_E16_REQ_WAIT = 0x00000056,
  18998. SEM_PERF_SEL_CPC2_OFFL_E17_REQ_WAIT = 0x00000057,
  18999. SEM_PERF_SEL_CPC2_OFFL_E18_REQ_WAIT = 0x00000058,
  19000. SEM_PERF_SEL_CPC2_OFFL_E19_REQ_WAIT = 0x00000059,
  19001. SEM_PERF_SEL_CPC2_OFFL_E20_REQ_WAIT = 0x0000005a,
  19002. SEM_PERF_SEL_CPC2_OFFL_E21_REQ_WAIT = 0x0000005b,
  19003. SEM_PERF_SEL_CPC2_OFFL_E22_REQ_WAIT = 0x0000005c,
  19004. SEM_PERF_SEL_CPC2_OFFL_E23_REQ_WAIT = 0x0000005d,
  19005. SEM_PERF_SEL_CPC2_OFFL_E24_REQ_WAIT = 0x0000005e,
  19006. SEM_PERF_SEL_CPC2_OFFL_E25_REQ_WAIT = 0x0000005f,
  19007. SEM_PERF_SEL_CPC2_OFFL_E26_REQ_WAIT = 0x00000060,
  19008. SEM_PERF_SEL_CPC2_OFFL_E27_REQ_WAIT = 0x00000061,
  19009. SEM_PERF_SEL_CPC2_OFFL_E28_REQ_WAIT = 0x00000062,
  19010. SEM_PERF_SEL_CPC2_OFFL_E29_REQ_WAIT = 0x00000063,
  19011. SEM_PERF_SEL_CPC2_OFFL_E30_REQ_WAIT = 0x00000064,
  19012. SEM_PERF_SEL_CPC2_OFFL_E31_REQ_WAIT = 0x00000065,
  19013. SEM_PERF_SEL_CPC1_OFFL_E0_POLL_WAIT = 0x00000066,
  19014. SEM_PERF_SEL_CPC1_OFFL_E1_POLL_WAIT = 0x00000067,
  19015. SEM_PERF_SEL_CPC1_OFFL_E2_POLL_WAIT = 0x00000068,
  19016. SEM_PERF_SEL_CPC1_OFFL_E3_POLL_WAIT = 0x00000069,
  19017. SEM_PERF_SEL_CPC1_OFFL_E4_POLL_WAIT = 0x0000006a,
  19018. SEM_PERF_SEL_CPC1_OFFL_E5_POLL_WAIT = 0x0000006b,
  19019. SEM_PERF_SEL_CPC1_OFFL_E6_POLL_WAIT = 0x0000006c,
  19020. SEM_PERF_SEL_CPC1_OFFL_E7_POLL_WAIT = 0x0000006d,
  19021. SEM_PERF_SEL_CPC1_OFFL_E8_POLL_WAIT = 0x0000006e,
  19022. SEM_PERF_SEL_CPC1_OFFL_E9_POLL_WAIT = 0x0000006f,
  19023. SEM_PERF_SEL_CPC1_OFFL_E10_POLL_WAIT = 0x00000070,
  19024. SEM_PERF_SEL_CPC1_OFFL_E11_POLL_WAIT = 0x00000071,
  19025. SEM_PERF_SEL_CPC1_OFFL_E12_POLL_WAIT = 0x00000072,
  19026. SEM_PERF_SEL_CPC1_OFFL_E13_POLL_WAIT = 0x00000073,
  19027. SEM_PERF_SEL_CPC1_OFFL_E14_POLL_WAIT = 0x00000074,
  19028. SEM_PERF_SEL_CPC1_OFFL_E15_POLL_WAIT = 0x00000075,
  19029. SEM_PERF_SEL_CPC1_OFFL_E16_POLL_WAIT = 0x00000076,
  19030. SEM_PERF_SEL_CPC1_OFFL_E17_POLL_WAIT = 0x00000077,
  19031. SEM_PERF_SEL_CPC1_OFFL_E18_POLL_WAIT = 0x00000078,
  19032. SEM_PERF_SEL_CPC1_OFFL_E19_POLL_WAIT = 0x00000079,
  19033. SEM_PERF_SEL_CPC1_OFFL_E20_POLL_WAIT = 0x0000007a,
  19034. SEM_PERF_SEL_CPC1_OFFL_E21_POLL_WAIT = 0x0000007b,
  19035. SEM_PERF_SEL_CPC1_OFFL_E22_POLL_WAIT = 0x0000007c,
  19036. SEM_PERF_SEL_CPC1_OFFL_E23_POLL_WAIT = 0x0000007d,
  19037. SEM_PERF_SEL_CPC1_OFFL_E24_POLL_WAIT = 0x0000007e,
  19038. SEM_PERF_SEL_CPC1_OFFL_E25_POLL_WAIT = 0x0000007f,
  19039. SEM_PERF_SEL_CPC1_OFFL_E26_POLL_WAIT = 0x00000080,
  19040. SEM_PERF_SEL_CPC1_OFFL_E27_POLL_WAIT = 0x00000081,
  19041. SEM_PERF_SEL_CPC1_OFFL_E28_POLL_WAIT = 0x00000082,
  19042. SEM_PERF_SEL_CPC1_OFFL_E29_POLL_WAIT = 0x00000083,
  19043. SEM_PERF_SEL_CPC1_OFFL_E30_POLL_WAIT = 0x00000084,
  19044. SEM_PERF_SEL_CPC1_OFFL_E31_POLL_WAIT = 0x00000085,
  19045. SEM_PERF_SEL_CPC2_OFFL_E0_POLL_WAIT = 0x00000086,
  19046. SEM_PERF_SEL_CPC2_OFFL_E1_POLL_WAIT = 0x00000087,
  19047. SEM_PERF_SEL_CPC2_OFFL_E2_POLL_WAIT = 0x00000088,
  19048. SEM_PERF_SEL_CPC2_OFFL_E3_POLL_WAIT = 0x00000089,
  19049. SEM_PERF_SEL_CPC2_OFFL_E4_POLL_WAIT = 0x0000008a,
  19050. SEM_PERF_SEL_CPC2_OFFL_E5_POLL_WAIT = 0x0000008b,
  19051. SEM_PERF_SEL_CPC2_OFFL_E6_POLL_WAIT = 0x0000008c,
  19052. SEM_PERF_SEL_CPC2_OFFL_E7_POLL_WAIT = 0x0000008d,
  19053. SEM_PERF_SEL_CPC2_OFFL_E8_POLL_WAIT = 0x0000008e,
  19054. SEM_PERF_SEL_CPC2_OFFL_E9_POLL_WAIT = 0x0000008f,
  19055. SEM_PERF_SEL_CPC2_OFFL_E10_POLL_WAIT = 0x00000090,
  19056. SEM_PERF_SEL_CPC2_OFFL_E11_POLL_WAIT = 0x00000091,
  19057. SEM_PERF_SEL_CPC2_OFFL_E12_POLL_WAIT = 0x00000092,
  19058. SEM_PERF_SEL_CPC2_OFFL_E13_POLL_WAIT = 0x00000093,
  19059. SEM_PERF_SEL_CPC2_OFFL_E14_POLL_WAIT = 0x00000094,
  19060. SEM_PERF_SEL_CPC2_OFFL_E15_POLL_WAIT = 0x00000095,
  19061. SEM_PERF_SEL_CPC2_OFFL_E16_POLL_WAIT = 0x00000096,
  19062. SEM_PERF_SEL_CPC2_OFFL_E17_POLL_WAIT = 0x00000097,
  19063. SEM_PERF_SEL_CPC2_OFFL_E18_POLL_WAIT = 0x00000098,
  19064. SEM_PERF_SEL_CPC2_OFFL_E19_POLL_WAIT = 0x00000099,
  19065. SEM_PERF_SEL_CPC2_OFFL_E20_POLL_WAIT = 0x0000009a,
  19066. SEM_PERF_SEL_CPC2_OFFL_E21_POLL_WAIT = 0x0000009b,
  19067. SEM_PERF_SEL_CPC2_OFFL_E22_POLL_WAIT = 0x0000009c,
  19068. SEM_PERF_SEL_CPC2_OFFL_E23_POLL_WAIT = 0x0000009d,
  19069. SEM_PERF_SEL_CPC2_OFFL_E24_POLL_WAIT = 0x0000009e,
  19070. SEM_PERF_SEL_CPC2_OFFL_E25_POLL_WAIT = 0x0000009f,
  19071. SEM_PERF_SEL_CPC2_OFFL_E26_POLL_WAIT = 0x000000a0,
  19072. SEM_PERF_SEL_CPC2_OFFL_E27_POLL_WAIT = 0x000000a1,
  19073. SEM_PERF_SEL_CPC2_OFFL_E28_POLL_WAIT = 0x000000a2,
  19074. SEM_PERF_SEL_CPC2_OFFL_E29_POLL_WAIT = 0x000000a3,
  19075. SEM_PERF_SEL_CPC2_OFFL_E30_POLL_WAIT = 0x000000a4,
  19076. SEM_PERF_SEL_CPC2_OFFL_E31_POLL_WAIT = 0x000000a5,
  19077. SEM_PERF_SEL_MC_RD_REQ = 0x000000a6,
  19078. SEM_PERF_SEL_MC_RD_RET = 0x000000a7,
  19079. SEM_PERF_SEL_MC_WR_REQ = 0x000000a8,
  19080. SEM_PERF_SEL_MC_WR_RET = 0x000000a9,
  19081. SEM_PERF_SEL_ATC_REQ = 0x000000aa,
  19082. SEM_PERF_SEL_ATC_RET = 0x000000ab,
  19083. SEM_PERF_SEL_ATC_XNACK = 0x000000ac,
  19084. SEM_PERF_SEL_ATC_INVALIDATION = 0x000000ad,
  19085. } SEM_PERF_SEL;
  19086. /*******************************************************
  19087. * SDMA Enums
  19088. *******************************************************/
  19089. /*
  19090. * SDMA_PERF_SEL enum
  19091. */
  19092. typedef enum SDMA_PERF_SEL {
  19093. SDMA_PERF_SEL_CYCLE = 0x00000000,
  19094. SDMA_PERF_SEL_IDLE = 0x00000001,
  19095. SDMA_PERF_SEL_REG_IDLE = 0x00000002,
  19096. SDMA_PERF_SEL_RB_EMPTY = 0x00000003,
  19097. SDMA_PERF_SEL_RB_FULL = 0x00000004,
  19098. SDMA_PERF_SEL_RB_WPTR_WRAP = 0x00000005,
  19099. SDMA_PERF_SEL_RB_RPTR_WRAP = 0x00000006,
  19100. SDMA_PERF_SEL_RB_WPTR_POLL_READ = 0x00000007,
  19101. SDMA_PERF_SEL_RB_RPTR_WB = 0x00000008,
  19102. SDMA_PERF_SEL_RB_CMD_IDLE = 0x00000009,
  19103. SDMA_PERF_SEL_RB_CMD_FULL = 0x0000000a,
  19104. SDMA_PERF_SEL_IB_CMD_IDLE = 0x0000000b,
  19105. SDMA_PERF_SEL_IB_CMD_FULL = 0x0000000c,
  19106. SDMA_PERF_SEL_EX_IDLE = 0x0000000d,
  19107. SDMA_PERF_SEL_SRBM_REG_SEND = 0x0000000e,
  19108. SDMA_PERF_SEL_EX_IDLE_POLL_TIMER_EXPIRE = 0x0000000f,
  19109. SDMA_PERF_SEL_MC_WR_IDLE = 0x00000010,
  19110. SDMA_PERF_SEL_MC_WR_COUNT = 0x00000011,
  19111. SDMA_PERF_SEL_MC_RD_IDLE = 0x00000012,
  19112. SDMA_PERF_SEL_MC_RD_COUNT = 0x00000013,
  19113. SDMA_PERF_SEL_MC_RD_RET_STALL = 0x00000014,
  19114. SDMA_PERF_SEL_MC_RD_NO_POLL_IDLE = 0x00000015,
  19115. SDMA_PERF_SEL_SEM_IDLE = 0x00000018,
  19116. SDMA_PERF_SEL_SEM_REQ_STALL = 0x00000019,
  19117. SDMA_PERF_SEL_SEM_REQ_COUNT = 0x0000001a,
  19118. SDMA_PERF_SEL_SEM_RESP_INCOMPLETE = 0x0000001b,
  19119. SDMA_PERF_SEL_SEM_RESP_FAIL = 0x0000001c,
  19120. SDMA_PERF_SEL_SEM_RESP_PASS = 0x0000001d,
  19121. SDMA_PERF_SEL_INT_IDLE = 0x0000001e,
  19122. SDMA_PERF_SEL_INT_REQ_STALL = 0x0000001f,
  19123. SDMA_PERF_SEL_INT_REQ_COUNT = 0x00000020,
  19124. SDMA_PERF_SEL_INT_RESP_ACCEPTED = 0x00000021,
  19125. SDMA_PERF_SEL_INT_RESP_RETRY = 0x00000022,
  19126. SDMA_PERF_SEL_NUM_PACKET = 0x00000023,
  19127. SDMA_PERF_SEL_CE_WREQ_IDLE = 0x00000025,
  19128. SDMA_PERF_SEL_CE_WR_IDLE = 0x00000026,
  19129. SDMA_PERF_SEL_CE_SPLIT_IDLE = 0x00000027,
  19130. SDMA_PERF_SEL_CE_RREQ_IDLE = 0x00000028,
  19131. SDMA_PERF_SEL_CE_OUT_IDLE = 0x00000029,
  19132. SDMA_PERF_SEL_CE_IN_IDLE = 0x0000002a,
  19133. SDMA_PERF_SEL_CE_DST_IDLE = 0x0000002b,
  19134. SDMA_PERF_SEL_CE_AFIFO_FULL = 0x0000002e,
  19135. SDMA_PERF_SEL_CE_INFO_FULL = 0x00000031,
  19136. SDMA_PERF_SEL_CE_INFO1_FULL = 0x00000032,
  19137. SDMA_PERF_SEL_CE_RD_STALL = 0x00000033,
  19138. SDMA_PERF_SEL_CE_WR_STALL = 0x00000034,
  19139. SDMA_PERF_SEL_GFX_SELECT = 0x00000035,
  19140. SDMA_PERF_SEL_RLC0_SELECT = 0x00000036,
  19141. SDMA_PERF_SEL_RLC1_SELECT = 0x00000037,
  19142. SDMA_PERF_SEL_PAGE_SELECT = 0x00000038,
  19143. SDMA_PERF_SEL_CTX_CHANGE = 0x00000039,
  19144. SDMA_PERF_SEL_CTX_CHANGE_EXPIRED = 0x0000003a,
  19145. SDMA_PERF_SEL_CTX_CHANGE_EXCEPTION = 0x0000003b,
  19146. SDMA_PERF_SEL_DOORBELL = 0x0000003c,
  19147. SDMA_PERF_SEL_RD_BA_RTR = 0x0000003d,
  19148. SDMA_PERF_SEL_WR_BA_RTR = 0x0000003e,
  19149. SDMA_PERF_SEL_F32_L1_WR_VLD = 0x0000003f,
  19150. SDMA_PERF_SEL_CE_L1_WR_VLD = 0x00000040,
  19151. SDMA_PERF_SEL_CE_L1_STALL = 0x00000041,
  19152. SDMA_PERF_SEL_SDMA_INVACK_NFLUSH = 0x00000042,
  19153. SDMA_PERF_SEL_SDMA_INVACK_FLUSH = 0x00000043,
  19154. SDMA_PERF_SEL_ATCL2_INVREQ_NFLUSH = 0x00000044,
  19155. SDMA_PERF_SEL_ATCL2_INVREQ_FLUSH = 0x00000045,
  19156. SDMA_PERF_SEL_ATCL2_RET_XNACK = 0x00000046,
  19157. SDMA_PERF_SEL_ATCL2_RET_ACK = 0x00000047,
  19158. SDMA_PERF_SEL_ATCL2_FREE = 0x00000048,
  19159. SDMA_PERF_SEL_SDMA_ATCL2_SEND = 0x00000049,
  19160. SDMA_PERF_SEL_DMA_L1_WR_SEND = 0x0000004a,
  19161. SDMA_PERF_SEL_DMA_L1_RD_SEND = 0x0000004b,
  19162. SDMA_PERF_SEL_DMA_MC_WR_SEND = 0x0000004c,
  19163. SDMA_PERF_SEL_DMA_MC_RD_SEND = 0x0000004d,
  19164. SDMA_PERF_SEL_L1_WR_FIFO_IDLE = 0x0000004e,
  19165. SDMA_PERF_SEL_L1_RD_FIFO_IDLE = 0x0000004f,
  19166. SDMA_PERF_SEL_L1_WRL2_IDLE = 0x00000050,
  19167. SDMA_PERF_SEL_L1_RDL2_IDLE = 0x00000051,
  19168. SDMA_PERF_SEL_L1_WRMC_IDLE = 0x00000052,
  19169. SDMA_PERF_SEL_L1_RDMC_IDLE = 0x00000053,
  19170. SDMA_PERF_SEL_L1_WR_INV_IDLE = 0x00000054,
  19171. SDMA_PERF_SEL_L1_RD_INV_IDLE = 0x00000055,
  19172. SDMA_PERF_SEL_L1_WR_INV_EN = 0x00000056,
  19173. SDMA_PERF_SEL_L1_RD_INV_EN = 0x00000057,
  19174. SDMA_PERF_SEL_L1_WR_WAIT_INVADR = 0x00000058,
  19175. SDMA_PERF_SEL_L1_RD_WAIT_INVADR = 0x00000059,
  19176. SDMA_PERF_SEL_IS_INVREQ_ADDR_WR = 0x0000005a,
  19177. SDMA_PERF_SEL_IS_INVREQ_ADDR_RD = 0x0000005b,
  19178. SDMA_PERF_SEL_L1_WR_XNACK_TIMEOUT = 0x0000005c,
  19179. SDMA_PERF_SEL_L1_RD_XNACK_TIMEOUT = 0x0000005d,
  19180. SDMA_PERF_SEL_L1_INV_MIDDLE = 0x0000005e,
  19181. SDMA_PERF_SEL_UTCL1_TAG_DELAY_COUNTER = 0x000000fe,
  19182. SDMA_PERF_SEL_MMHUB_TAG_DELAY_COUNTER = 0x000000ff,
  19183. } SDMA_PERF_SEL;
  19184. /*******************************************************
  19185. * SMUIO Enums
  19186. *******************************************************/
  19187. /*
  19188. * ROM_SIGNATURE value
  19189. */
  19190. #define ROM_SIGNATURE 0x0000aa55
  19191. /*******************************************************
  19192. * XDMA_CMN Enums
  19193. *******************************************************/
  19194. /*
  19195. * ENUM_XDMA_LOCAL_SW_MODE enum
  19196. */
  19197. typedef enum ENUM_XDMA_LOCAL_SW_MODE {
  19198. XDMA_LOCAL_SW_MODE_SW_256B_D = 0x00000002,
  19199. XDMA_LOCAL_SW_MODE_SW_64KB_D = 0x0000000a,
  19200. XDMA_LOCAL_SW_MODE_SW_64KB_D_X = 0x0000001a,
  19201. } ENUM_XDMA_LOCAL_SW_MODE;
  19202. /*******************************************************
  19203. * XDMA_SLV Enums
  19204. *******************************************************/
  19205. /*
  19206. * ENUM_XDMA_SLV_ALPHA_POSITION enum
  19207. */
  19208. typedef enum ENUM_XDMA_SLV_ALPHA_POSITION {
  19209. XDMA_SLV_ALPHA_POSITION_7_0 = 0x00000000,
  19210. XDMA_SLV_ALPHA_POSITION_15_8 = 0x00000001,
  19211. XDMA_SLV_ALPHA_POSITION_23_16 = 0x00000002,
  19212. XDMA_SLV_ALPHA_POSITION_31_24 = 0x00000003,
  19213. } ENUM_XDMA_SLV_ALPHA_POSITION;
  19214. /*******************************************************
  19215. * XDMA_MSTR Enums
  19216. *******************************************************/
  19217. /*
  19218. * ENUM_XDMA_MSTR_ALPHA_POSITION enum
  19219. */
  19220. typedef enum ENUM_XDMA_MSTR_ALPHA_POSITION {
  19221. XDMA_MSTR_ALPHA_POSITION_7_0 = 0x00000000,
  19222. XDMA_MSTR_ALPHA_POSITION_15_8 = 0x00000001,
  19223. XDMA_MSTR_ALPHA_POSITION_23_16 = 0x00000002,
  19224. XDMA_MSTR_ALPHA_POSITION_31_24 = 0x00000003,
  19225. } ENUM_XDMA_MSTR_ALPHA_POSITION;
  19226. /*
  19227. * ENUM_XDMA_MSTR_VSYNC_GSL_CHECK_SEL enum
  19228. */
  19229. typedef enum ENUM_XDMA_MSTR_VSYNC_GSL_CHECK_SEL {
  19230. XDMA_MSTR_VSYNC_GSL_CHECK_SEL_PIPE0 = 0x00000000,
  19231. XDMA_MSTR_VSYNC_GSL_CHECK_SEL_PIPE1 = 0x00000001,
  19232. XDMA_MSTR_VSYNC_GSL_CHECK_SEL_PIPE2 = 0x00000002,
  19233. XDMA_MSTR_VSYNC_GSL_CHECK_SEL_PIPE3 = 0x00000003,
  19234. XDMA_MSTR_VSYNC_GSL_CHECK_SEL_PIPE4 = 0x00000004,
  19235. XDMA_MSTR_VSYNC_GSL_CHECK_SEL_PIPE5 = 0x00000005,
  19236. } ENUM_XDMA_MSTR_VSYNC_GSL_CHECK_SEL;
  19237. #endif /*_vega10_ENUM_HEADER*/