kgd_kfd_interface.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. */
  22. /*
  23. * This file defines the private interface between the
  24. * AMD kernel graphics drivers and the AMD KFD.
  25. */
  26. #ifndef KGD_KFD_INTERFACE_H_INCLUDED
  27. #define KGD_KFD_INTERFACE_H_INCLUDED
  28. #include <linux/types.h>
  29. #include <linux/bitmap.h>
  30. #include <linux/dma-fence.h>
  31. struct pci_dev;
  32. #define KFD_INTERFACE_VERSION 2
  33. #define KGD_MAX_QUEUES 128
  34. struct kfd_dev;
  35. struct kgd_dev;
  36. struct kgd_mem;
  37. enum kfd_preempt_type {
  38. KFD_PREEMPT_TYPE_WAVEFRONT_DRAIN = 0,
  39. KFD_PREEMPT_TYPE_WAVEFRONT_RESET,
  40. };
  41. struct kfd_cu_info {
  42. uint32_t num_shader_engines;
  43. uint32_t num_shader_arrays_per_engine;
  44. uint32_t num_cu_per_sh;
  45. uint32_t cu_active_number;
  46. uint32_t cu_ao_mask;
  47. uint32_t simd_per_cu;
  48. uint32_t max_waves_per_simd;
  49. uint32_t wave_front_size;
  50. uint32_t max_scratch_slots_per_cu;
  51. uint32_t lds_size;
  52. uint32_t cu_bitmap[4][4];
  53. };
  54. /* For getting GPU local memory information from KGD */
  55. struct kfd_local_mem_info {
  56. uint64_t local_mem_size_private;
  57. uint64_t local_mem_size_public;
  58. uint32_t vram_width;
  59. uint32_t mem_clk_max;
  60. };
  61. enum kgd_memory_pool {
  62. KGD_POOL_SYSTEM_CACHEABLE = 1,
  63. KGD_POOL_SYSTEM_WRITECOMBINE = 2,
  64. KGD_POOL_FRAMEBUFFER = 3,
  65. };
  66. enum kgd_engine_type {
  67. KGD_ENGINE_PFP = 1,
  68. KGD_ENGINE_ME,
  69. KGD_ENGINE_CE,
  70. KGD_ENGINE_MEC1,
  71. KGD_ENGINE_MEC2,
  72. KGD_ENGINE_RLC,
  73. KGD_ENGINE_SDMA1,
  74. KGD_ENGINE_SDMA2,
  75. KGD_ENGINE_MAX
  76. };
  77. struct kgd2kfd_shared_resources {
  78. /* Bit n == 1 means VMID n is available for KFD. */
  79. unsigned int compute_vmid_bitmap;
  80. /* number of pipes per mec */
  81. uint32_t num_pipe_per_mec;
  82. /* number of queues per pipe */
  83. uint32_t num_queue_per_pipe;
  84. /* Bit n == 1 means Queue n is available for KFD */
  85. DECLARE_BITMAP(queue_bitmap, KGD_MAX_QUEUES);
  86. /* Doorbell assignments (SOC15 and later chips only). Only
  87. * specific doorbells are routed to each SDMA engine. Others
  88. * are routed to IH and VCN. They are not usable by the CP.
  89. *
  90. * Any doorbell number D that satisfies the following condition
  91. * is reserved: (D & reserved_doorbell_mask) == reserved_doorbell_val
  92. *
  93. * KFD currently uses 1024 (= 0x3ff) doorbells per process. If
  94. * doorbells 0x0f0-0x0f7 and 0x2f-0x2f7 are reserved, that means
  95. * mask would be set to 0x1f8 and val set to 0x0f0.
  96. */
  97. unsigned int sdma_doorbell[2][2];
  98. unsigned int reserved_doorbell_mask;
  99. unsigned int reserved_doorbell_val;
  100. /* Base address of doorbell aperture. */
  101. phys_addr_t doorbell_physical_address;
  102. /* Size in bytes of doorbell aperture. */
  103. size_t doorbell_aperture_size;
  104. /* Number of bytes at start of aperture reserved for KGD. */
  105. size_t doorbell_start_offset;
  106. /* GPUVM address space size in bytes */
  107. uint64_t gpuvm_size;
  108. /* Minor device number of the render node */
  109. int drm_render_minor;
  110. };
  111. struct tile_config {
  112. uint32_t *tile_config_ptr;
  113. uint32_t *macro_tile_config_ptr;
  114. uint32_t num_tile_configs;
  115. uint32_t num_macro_tile_configs;
  116. uint32_t gb_addr_config;
  117. uint32_t num_banks;
  118. uint32_t num_ranks;
  119. };
  120. /*
  121. * Allocation flag domains
  122. * NOTE: This must match the corresponding definitions in kfd_ioctl.h.
  123. */
  124. #define ALLOC_MEM_FLAGS_VRAM (1 << 0)
  125. #define ALLOC_MEM_FLAGS_GTT (1 << 1)
  126. #define ALLOC_MEM_FLAGS_USERPTR (1 << 2) /* TODO */
  127. #define ALLOC_MEM_FLAGS_DOORBELL (1 << 3) /* TODO */
  128. /*
  129. * Allocation flags attributes/access options.
  130. * NOTE: This must match the corresponding definitions in kfd_ioctl.h.
  131. */
  132. #define ALLOC_MEM_FLAGS_WRITABLE (1 << 31)
  133. #define ALLOC_MEM_FLAGS_EXECUTABLE (1 << 30)
  134. #define ALLOC_MEM_FLAGS_PUBLIC (1 << 29)
  135. #define ALLOC_MEM_FLAGS_NO_SUBSTITUTE (1 << 28) /* TODO */
  136. #define ALLOC_MEM_FLAGS_AQL_QUEUE_MEM (1 << 27)
  137. #define ALLOC_MEM_FLAGS_COHERENT (1 << 26) /* For GFXv9 or later */
  138. /**
  139. * struct kfd2kgd_calls
  140. *
  141. * @init_gtt_mem_allocation: Allocate a buffer on the gart aperture.
  142. * The buffer can be used for mqds, hpds, kernel queue, fence and runlists
  143. *
  144. * @free_gtt_mem: Frees a buffer that was allocated on the gart aperture
  145. *
  146. * @get_local_mem_info: Retrieves information about GPU local memory
  147. *
  148. * @get_gpu_clock_counter: Retrieves GPU clock counter
  149. *
  150. * @get_max_engine_clock_in_mhz: Retrieves maximum GPU clock in MHz
  151. *
  152. * @alloc_pasid: Allocate a PASID
  153. * @free_pasid: Free a PASID
  154. *
  155. * @program_sh_mem_settings: A function that should initiate the memory
  156. * properties such as main aperture memory type (cache / non cached) and
  157. * secondary aperture base address, size and memory type.
  158. * This function is used only for no cp scheduling mode.
  159. *
  160. * @set_pasid_vmid_mapping: Exposes pasid/vmid pair to the H/W for no cp
  161. * scheduling mode. Only used for no cp scheduling mode.
  162. *
  163. * @hqd_load: Loads the mqd structure to a H/W hqd slot. used only for no cp
  164. * sceduling mode.
  165. *
  166. * @hqd_sdma_load: Loads the SDMA mqd structure to a H/W SDMA hqd slot.
  167. * used only for no HWS mode.
  168. *
  169. * @hqd_dump: Dumps CPC HQD registers to an array of address-value pairs.
  170. * Array is allocated with kmalloc, needs to be freed with kfree by caller.
  171. *
  172. * @hqd_sdma_dump: Dumps SDMA HQD registers to an array of address-value pairs.
  173. * Array is allocated with kmalloc, needs to be freed with kfree by caller.
  174. *
  175. * @hqd_is_occupies: Checks if a hqd slot is occupied.
  176. *
  177. * @hqd_destroy: Destructs and preempts the queue assigned to that hqd slot.
  178. *
  179. * @hqd_sdma_is_occupied: Checks if an SDMA hqd slot is occupied.
  180. *
  181. * @hqd_sdma_destroy: Destructs and preempts the SDMA queue assigned to that
  182. * SDMA hqd slot.
  183. *
  184. * @get_fw_version: Returns FW versions from the header
  185. *
  186. * @set_scratch_backing_va: Sets VA for scratch backing memory of a VMID.
  187. * Only used for no cp scheduling mode
  188. *
  189. * @get_tile_config: Returns GPU-specific tiling mode information
  190. *
  191. * @get_cu_info: Retrieves activated cu info
  192. *
  193. * @get_vram_usage: Returns current VRAM usage
  194. *
  195. * @create_process_vm: Create a VM address space for a given process and GPU
  196. *
  197. * @destroy_process_vm: Destroy a VM
  198. *
  199. * @get_process_page_dir: Get physical address of a VM page directory
  200. *
  201. * @set_vm_context_page_table_base: Program page table base for a VMID
  202. *
  203. * @alloc_memory_of_gpu: Allocate GPUVM memory
  204. *
  205. * @free_memory_of_gpu: Free GPUVM memory
  206. *
  207. * @map_memory_to_gpu: Map GPUVM memory into a specific VM address
  208. * space. Allocates and updates page tables and page directories as
  209. * needed. This function may return before all page table updates have
  210. * completed. This allows multiple map operations (on multiple GPUs)
  211. * to happen concurrently. Use sync_memory to synchronize with all
  212. * pending updates.
  213. *
  214. * @unmap_memor_to_gpu: Unmap GPUVM memory from a specific VM address space
  215. *
  216. * @sync_memory: Wait for pending page table updates to complete
  217. *
  218. * @map_gtt_bo_to_kernel: Map a GTT BO for kernel access
  219. * Pins the BO, maps it to kernel address space. Such BOs are never evicted.
  220. * The kernel virtual address remains valid until the BO is freed.
  221. *
  222. * @restore_process_bos: Restore all BOs that belong to the
  223. * process. This is intended for restoring memory mappings after a TTM
  224. * eviction.
  225. *
  226. * @invalidate_tlbs: Invalidate TLBs for a specific PASID
  227. *
  228. * @invalidate_tlbs_vmid: Invalidate TLBs for a specific VMID
  229. *
  230. * @submit_ib: Submits an IB to the engine specified by inserting the
  231. * IB to the corresponding ring (ring type). The IB is executed with the
  232. * specified VMID in a user mode context.
  233. *
  234. * This structure contains function pointers to services that the kgd driver
  235. * provides to amdkfd driver.
  236. *
  237. */
  238. struct kfd2kgd_calls {
  239. int (*init_gtt_mem_allocation)(struct kgd_dev *kgd, size_t size,
  240. void **mem_obj, uint64_t *gpu_addr,
  241. void **cpu_ptr);
  242. void (*free_gtt_mem)(struct kgd_dev *kgd, void *mem_obj);
  243. void (*get_local_mem_info)(struct kgd_dev *kgd,
  244. struct kfd_local_mem_info *mem_info);
  245. uint64_t (*get_gpu_clock_counter)(struct kgd_dev *kgd);
  246. uint32_t (*get_max_engine_clock_in_mhz)(struct kgd_dev *kgd);
  247. int (*alloc_pasid)(unsigned int bits);
  248. void (*free_pasid)(unsigned int pasid);
  249. /* Register access functions */
  250. void (*program_sh_mem_settings)(struct kgd_dev *kgd, uint32_t vmid,
  251. uint32_t sh_mem_config, uint32_t sh_mem_ape1_base,
  252. uint32_t sh_mem_ape1_limit, uint32_t sh_mem_bases);
  253. int (*set_pasid_vmid_mapping)(struct kgd_dev *kgd, unsigned int pasid,
  254. unsigned int vmid);
  255. int (*init_interrupts)(struct kgd_dev *kgd, uint32_t pipe_id);
  256. int (*hqd_load)(struct kgd_dev *kgd, void *mqd, uint32_t pipe_id,
  257. uint32_t queue_id, uint32_t __user *wptr,
  258. uint32_t wptr_shift, uint32_t wptr_mask,
  259. struct mm_struct *mm);
  260. int (*hqd_sdma_load)(struct kgd_dev *kgd, void *mqd,
  261. uint32_t __user *wptr, struct mm_struct *mm);
  262. int (*hqd_dump)(struct kgd_dev *kgd,
  263. uint32_t pipe_id, uint32_t queue_id,
  264. uint32_t (**dump)[2], uint32_t *n_regs);
  265. int (*hqd_sdma_dump)(struct kgd_dev *kgd,
  266. uint32_t engine_id, uint32_t queue_id,
  267. uint32_t (**dump)[2], uint32_t *n_regs);
  268. bool (*hqd_is_occupied)(struct kgd_dev *kgd, uint64_t queue_address,
  269. uint32_t pipe_id, uint32_t queue_id);
  270. int (*hqd_destroy)(struct kgd_dev *kgd, void *mqd, uint32_t reset_type,
  271. unsigned int timeout, uint32_t pipe_id,
  272. uint32_t queue_id);
  273. bool (*hqd_sdma_is_occupied)(struct kgd_dev *kgd, void *mqd);
  274. int (*hqd_sdma_destroy)(struct kgd_dev *kgd, void *mqd,
  275. unsigned int timeout);
  276. int (*address_watch_disable)(struct kgd_dev *kgd);
  277. int (*address_watch_execute)(struct kgd_dev *kgd,
  278. unsigned int watch_point_id,
  279. uint32_t cntl_val,
  280. uint32_t addr_hi,
  281. uint32_t addr_lo);
  282. int (*wave_control_execute)(struct kgd_dev *kgd,
  283. uint32_t gfx_index_val,
  284. uint32_t sq_cmd);
  285. uint32_t (*address_watch_get_offset)(struct kgd_dev *kgd,
  286. unsigned int watch_point_id,
  287. unsigned int reg_offset);
  288. bool (*get_atc_vmid_pasid_mapping_valid)(
  289. struct kgd_dev *kgd,
  290. uint8_t vmid);
  291. uint16_t (*get_atc_vmid_pasid_mapping_pasid)(
  292. struct kgd_dev *kgd,
  293. uint8_t vmid);
  294. uint16_t (*get_fw_version)(struct kgd_dev *kgd,
  295. enum kgd_engine_type type);
  296. void (*set_scratch_backing_va)(struct kgd_dev *kgd,
  297. uint64_t va, uint32_t vmid);
  298. int (*get_tile_config)(struct kgd_dev *kgd, struct tile_config *config);
  299. void (*get_cu_info)(struct kgd_dev *kgd,
  300. struct kfd_cu_info *cu_info);
  301. uint64_t (*get_vram_usage)(struct kgd_dev *kgd);
  302. int (*create_process_vm)(struct kgd_dev *kgd, void **vm,
  303. void **process_info, struct dma_fence **ef);
  304. int (*acquire_process_vm)(struct kgd_dev *kgd, struct file *filp,
  305. void **vm, void **process_info, struct dma_fence **ef);
  306. void (*destroy_process_vm)(struct kgd_dev *kgd, void *vm);
  307. uint32_t (*get_process_page_dir)(void *vm);
  308. void (*set_vm_context_page_table_base)(struct kgd_dev *kgd,
  309. uint32_t vmid, uint32_t page_table_base);
  310. int (*alloc_memory_of_gpu)(struct kgd_dev *kgd, uint64_t va,
  311. uint64_t size, void *vm,
  312. struct kgd_mem **mem, uint64_t *offset,
  313. uint32_t flags);
  314. int (*free_memory_of_gpu)(struct kgd_dev *kgd, struct kgd_mem *mem);
  315. int (*map_memory_to_gpu)(struct kgd_dev *kgd, struct kgd_mem *mem,
  316. void *vm);
  317. int (*unmap_memory_to_gpu)(struct kgd_dev *kgd, struct kgd_mem *mem,
  318. void *vm);
  319. int (*sync_memory)(struct kgd_dev *kgd, struct kgd_mem *mem, bool intr);
  320. int (*map_gtt_bo_to_kernel)(struct kgd_dev *kgd, struct kgd_mem *mem,
  321. void **kptr, uint64_t *size);
  322. int (*restore_process_bos)(void *process_info, struct dma_fence **ef);
  323. int (*invalidate_tlbs)(struct kgd_dev *kgd, uint16_t pasid);
  324. int (*invalidate_tlbs_vmid)(struct kgd_dev *kgd, uint16_t vmid);
  325. int (*submit_ib)(struct kgd_dev *kgd, enum kgd_engine_type engine,
  326. uint32_t vmid, uint64_t gpu_addr,
  327. uint32_t *ib_cmd, uint32_t ib_len);
  328. };
  329. /**
  330. * struct kgd2kfd_calls
  331. *
  332. * @exit: Notifies amdkfd that kgd module is unloaded
  333. *
  334. * @probe: Notifies amdkfd about a probe done on a device in the kgd driver.
  335. *
  336. * @device_init: Initialize the newly probed device (if it is a device that
  337. * amdkfd supports)
  338. *
  339. * @device_exit: Notifies amdkfd about a removal of a kgd device
  340. *
  341. * @suspend: Notifies amdkfd about a suspend action done to a kgd device
  342. *
  343. * @resume: Notifies amdkfd about a resume action done to a kgd device
  344. *
  345. * @quiesce_mm: Quiesce all user queue access to specified MM address space
  346. *
  347. * @resume_mm: Resume user queue access to specified MM address space
  348. *
  349. * @schedule_evict_and_restore_process: Schedules work queue that will prepare
  350. * for safe eviction of KFD BOs that belong to the specified process.
  351. *
  352. * This structure contains function callback pointers so the kgd driver
  353. * will notify to the amdkfd about certain status changes.
  354. *
  355. */
  356. struct kgd2kfd_calls {
  357. void (*exit)(void);
  358. struct kfd_dev* (*probe)(struct kgd_dev *kgd, struct pci_dev *pdev,
  359. const struct kfd2kgd_calls *f2g);
  360. bool (*device_init)(struct kfd_dev *kfd,
  361. const struct kgd2kfd_shared_resources *gpu_resources);
  362. void (*device_exit)(struct kfd_dev *kfd);
  363. void (*interrupt)(struct kfd_dev *kfd, const void *ih_ring_entry);
  364. void (*suspend)(struct kfd_dev *kfd);
  365. int (*resume)(struct kfd_dev *kfd);
  366. int (*quiesce_mm)(struct mm_struct *mm);
  367. int (*resume_mm)(struct mm_struct *mm);
  368. int (*schedule_evict_and_restore_process)(struct mm_struct *mm,
  369. struct dma_fence *fence);
  370. };
  371. int kgd2kfd_init(unsigned interface_version,
  372. const struct kgd2kfd_calls **g2f);
  373. #endif /* KGD_KFD_INTERFACE_H_INCLUDED */