dce112_resource.c 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254
  1. /*
  2. * Copyright 2012-15 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: AMD
  23. *
  24. */
  25. #include "dm_services.h"
  26. #include "link_encoder.h"
  27. #include "stream_encoder.h"
  28. #include "resource.h"
  29. #include "include/irq_service_interface.h"
  30. #include "dce110/dce110_resource.h"
  31. #include "dce110/dce110_timing_generator.h"
  32. #include "irq/dce110/irq_service_dce110.h"
  33. #include "dce/dce_mem_input.h"
  34. #include "dce/dce_transform.h"
  35. #include "dce/dce_link_encoder.h"
  36. #include "dce/dce_stream_encoder.h"
  37. #include "dce/dce_audio.h"
  38. #include "dce/dce_opp.h"
  39. #include "dce/dce_ipp.h"
  40. #include "dce/dce_clocks.h"
  41. #include "dce/dce_clock_source.h"
  42. #include "dce/dce_hwseq.h"
  43. #include "dce112/dce112_hw_sequencer.h"
  44. #include "dce/dce_abm.h"
  45. #include "dce/dce_dmcu.h"
  46. #include "reg_helper.h"
  47. #include "dce/dce_11_2_d.h"
  48. #include "dce/dce_11_2_sh_mask.h"
  49. #include "dce100/dce100_resource.h"
  50. #define DC_LOGGER \
  51. dc->ctx->logger
  52. #ifndef mmDP_DPHY_INTERNAL_CTRL
  53. #define mmDP_DPHY_INTERNAL_CTRL 0x4aa7
  54. #define mmDP0_DP_DPHY_INTERNAL_CTRL 0x4aa7
  55. #define mmDP1_DP_DPHY_INTERNAL_CTRL 0x4ba7
  56. #define mmDP2_DP_DPHY_INTERNAL_CTRL 0x4ca7
  57. #define mmDP3_DP_DPHY_INTERNAL_CTRL 0x4da7
  58. #define mmDP4_DP_DPHY_INTERNAL_CTRL 0x4ea7
  59. #define mmDP5_DP_DPHY_INTERNAL_CTRL 0x4fa7
  60. #define mmDP6_DP_DPHY_INTERNAL_CTRL 0x54a7
  61. #define mmDP7_DP_DPHY_INTERNAL_CTRL 0x56a7
  62. #define mmDP8_DP_DPHY_INTERNAL_CTRL 0x57a7
  63. #endif
  64. #ifndef mmBIOS_SCRATCH_2
  65. #define mmBIOS_SCRATCH_2 0x05CB
  66. #define mmBIOS_SCRATCH_6 0x05CF
  67. #endif
  68. #ifndef mmDP_DPHY_BS_SR_SWAP_CNTL
  69. #define mmDP_DPHY_BS_SR_SWAP_CNTL 0x4ADC
  70. #define mmDP0_DP_DPHY_BS_SR_SWAP_CNTL 0x4ADC
  71. #define mmDP1_DP_DPHY_BS_SR_SWAP_CNTL 0x4BDC
  72. #define mmDP2_DP_DPHY_BS_SR_SWAP_CNTL 0x4CDC
  73. #define mmDP3_DP_DPHY_BS_SR_SWAP_CNTL 0x4DDC
  74. #define mmDP4_DP_DPHY_BS_SR_SWAP_CNTL 0x4EDC
  75. #define mmDP5_DP_DPHY_BS_SR_SWAP_CNTL 0x4FDC
  76. #define mmDP6_DP_DPHY_BS_SR_SWAP_CNTL 0x54DC
  77. #endif
  78. #ifndef mmDP_DPHY_FAST_TRAINING
  79. #define mmDP_DPHY_FAST_TRAINING 0x4ABC
  80. #define mmDP0_DP_DPHY_FAST_TRAINING 0x4ABC
  81. #define mmDP1_DP_DPHY_FAST_TRAINING 0x4BBC
  82. #define mmDP2_DP_DPHY_FAST_TRAINING 0x4CBC
  83. #define mmDP3_DP_DPHY_FAST_TRAINING 0x4DBC
  84. #define mmDP4_DP_DPHY_FAST_TRAINING 0x4EBC
  85. #define mmDP5_DP_DPHY_FAST_TRAINING 0x4FBC
  86. #define mmDP6_DP_DPHY_FAST_TRAINING 0x54BC
  87. #endif
  88. enum dce112_clk_src_array_id {
  89. DCE112_CLK_SRC_PLL0,
  90. DCE112_CLK_SRC_PLL1,
  91. DCE112_CLK_SRC_PLL2,
  92. DCE112_CLK_SRC_PLL3,
  93. DCE112_CLK_SRC_PLL4,
  94. DCE112_CLK_SRC_PLL5,
  95. DCE112_CLK_SRC_TOTAL
  96. };
  97. static const struct dce110_timing_generator_offsets dce112_tg_offsets[] = {
  98. {
  99. .crtc = (mmCRTC0_CRTC_CONTROL - mmCRTC_CONTROL),
  100. .dcp = (mmDCP0_GRPH_CONTROL - mmGRPH_CONTROL),
  101. },
  102. {
  103. .crtc = (mmCRTC1_CRTC_CONTROL - mmCRTC_CONTROL),
  104. .dcp = (mmDCP1_GRPH_CONTROL - mmGRPH_CONTROL),
  105. },
  106. {
  107. .crtc = (mmCRTC2_CRTC_CONTROL - mmCRTC_CONTROL),
  108. .dcp = (mmDCP2_GRPH_CONTROL - mmGRPH_CONTROL),
  109. },
  110. {
  111. .crtc = (mmCRTC3_CRTC_CONTROL - mmCRTC_CONTROL),
  112. .dcp = (mmDCP3_GRPH_CONTROL - mmGRPH_CONTROL),
  113. },
  114. {
  115. .crtc = (mmCRTC4_CRTC_CONTROL - mmCRTC_CONTROL),
  116. .dcp = (mmDCP4_GRPH_CONTROL - mmGRPH_CONTROL),
  117. },
  118. {
  119. .crtc = (mmCRTC5_CRTC_CONTROL - mmCRTC_CONTROL),
  120. .dcp = (mmDCP5_GRPH_CONTROL - mmGRPH_CONTROL),
  121. }
  122. };
  123. /* set register offset */
  124. #define SR(reg_name)\
  125. .reg_name = mm ## reg_name
  126. /* set register offset with instance */
  127. #define SRI(reg_name, block, id)\
  128. .reg_name = mm ## block ## id ## _ ## reg_name
  129. static const struct dce_disp_clk_registers disp_clk_regs = {
  130. CLK_COMMON_REG_LIST_DCE_BASE()
  131. };
  132. static const struct dce_disp_clk_shift disp_clk_shift = {
  133. CLK_COMMON_MASK_SH_LIST_DCE_COMMON_BASE(__SHIFT)
  134. };
  135. static const struct dce_disp_clk_mask disp_clk_mask = {
  136. CLK_COMMON_MASK_SH_LIST_DCE_COMMON_BASE(_MASK)
  137. };
  138. static const struct dce_dmcu_registers dmcu_regs = {
  139. DMCU_DCE110_COMMON_REG_LIST()
  140. };
  141. static const struct dce_dmcu_shift dmcu_shift = {
  142. DMCU_MASK_SH_LIST_DCE110(__SHIFT)
  143. };
  144. static const struct dce_dmcu_mask dmcu_mask = {
  145. DMCU_MASK_SH_LIST_DCE110(_MASK)
  146. };
  147. static const struct dce_abm_registers abm_regs = {
  148. ABM_DCE110_COMMON_REG_LIST()
  149. };
  150. static const struct dce_abm_shift abm_shift = {
  151. ABM_MASK_SH_LIST_DCE110(__SHIFT)
  152. };
  153. static const struct dce_abm_mask abm_mask = {
  154. ABM_MASK_SH_LIST_DCE110(_MASK)
  155. };
  156. #define ipp_regs(id)\
  157. [id] = {\
  158. IPP_DCE110_REG_LIST_DCE_BASE(id)\
  159. }
  160. static const struct dce_ipp_registers ipp_regs[] = {
  161. ipp_regs(0),
  162. ipp_regs(1),
  163. ipp_regs(2),
  164. ipp_regs(3),
  165. ipp_regs(4),
  166. ipp_regs(5)
  167. };
  168. static const struct dce_ipp_shift ipp_shift = {
  169. IPP_DCE100_MASK_SH_LIST_DCE_COMMON_BASE(__SHIFT)
  170. };
  171. static const struct dce_ipp_mask ipp_mask = {
  172. IPP_DCE100_MASK_SH_LIST_DCE_COMMON_BASE(_MASK)
  173. };
  174. #define transform_regs(id)\
  175. [id] = {\
  176. XFM_COMMON_REG_LIST_DCE110(id)\
  177. }
  178. static const struct dce_transform_registers xfm_regs[] = {
  179. transform_regs(0),
  180. transform_regs(1),
  181. transform_regs(2),
  182. transform_regs(3),
  183. transform_regs(4),
  184. transform_regs(5)
  185. };
  186. static const struct dce_transform_shift xfm_shift = {
  187. XFM_COMMON_MASK_SH_LIST_DCE110(__SHIFT)
  188. };
  189. static const struct dce_transform_mask xfm_mask = {
  190. XFM_COMMON_MASK_SH_LIST_DCE110(_MASK)
  191. };
  192. #define aux_regs(id)\
  193. [id] = {\
  194. AUX_REG_LIST(id)\
  195. }
  196. static const struct dce110_link_enc_aux_registers link_enc_aux_regs[] = {
  197. aux_regs(0),
  198. aux_regs(1),
  199. aux_regs(2),
  200. aux_regs(3),
  201. aux_regs(4),
  202. aux_regs(5)
  203. };
  204. #define hpd_regs(id)\
  205. [id] = {\
  206. HPD_REG_LIST(id)\
  207. }
  208. static const struct dce110_link_enc_hpd_registers link_enc_hpd_regs[] = {
  209. hpd_regs(0),
  210. hpd_regs(1),
  211. hpd_regs(2),
  212. hpd_regs(3),
  213. hpd_regs(4),
  214. hpd_regs(5)
  215. };
  216. #define link_regs(id)\
  217. [id] = {\
  218. LE_DCE110_REG_LIST(id)\
  219. }
  220. static const struct dce110_link_enc_registers link_enc_regs[] = {
  221. link_regs(0),
  222. link_regs(1),
  223. link_regs(2),
  224. link_regs(3),
  225. link_regs(4),
  226. link_regs(5),
  227. link_regs(6),
  228. };
  229. #define stream_enc_regs(id)\
  230. [id] = {\
  231. SE_COMMON_REG_LIST(id),\
  232. .TMDS_CNTL = 0,\
  233. }
  234. static const struct dce110_stream_enc_registers stream_enc_regs[] = {
  235. stream_enc_regs(0),
  236. stream_enc_regs(1),
  237. stream_enc_regs(2),
  238. stream_enc_regs(3),
  239. stream_enc_regs(4),
  240. stream_enc_regs(5)
  241. };
  242. static const struct dce_stream_encoder_shift se_shift = {
  243. SE_COMMON_MASK_SH_LIST_DCE112(__SHIFT)
  244. };
  245. static const struct dce_stream_encoder_mask se_mask = {
  246. SE_COMMON_MASK_SH_LIST_DCE112(_MASK)
  247. };
  248. #define opp_regs(id)\
  249. [id] = {\
  250. OPP_DCE_112_REG_LIST(id),\
  251. }
  252. static const struct dce_opp_registers opp_regs[] = {
  253. opp_regs(0),
  254. opp_regs(1),
  255. opp_regs(2),
  256. opp_regs(3),
  257. opp_regs(4),
  258. opp_regs(5)
  259. };
  260. static const struct dce_opp_shift opp_shift = {
  261. OPP_COMMON_MASK_SH_LIST_DCE_112(__SHIFT)
  262. };
  263. static const struct dce_opp_mask opp_mask = {
  264. OPP_COMMON_MASK_SH_LIST_DCE_112(_MASK)
  265. };
  266. #define audio_regs(id)\
  267. [id] = {\
  268. AUD_COMMON_REG_LIST(id)\
  269. }
  270. static const struct dce_audio_registers audio_regs[] = {
  271. audio_regs(0),
  272. audio_regs(1),
  273. audio_regs(2),
  274. audio_regs(3),
  275. audio_regs(4),
  276. audio_regs(5)
  277. };
  278. static const struct dce_audio_shift audio_shift = {
  279. AUD_COMMON_MASK_SH_LIST(__SHIFT)
  280. };
  281. static const struct dce_aduio_mask audio_mask = {
  282. AUD_COMMON_MASK_SH_LIST(_MASK)
  283. };
  284. #define clk_src_regs(index, id)\
  285. [index] = {\
  286. CS_COMMON_REG_LIST_DCE_112(id),\
  287. }
  288. static const struct dce110_clk_src_regs clk_src_regs[] = {
  289. clk_src_regs(0, A),
  290. clk_src_regs(1, B),
  291. clk_src_regs(2, C),
  292. clk_src_regs(3, D),
  293. clk_src_regs(4, E),
  294. clk_src_regs(5, F)
  295. };
  296. static const struct dce110_clk_src_shift cs_shift = {
  297. CS_COMMON_MASK_SH_LIST_DCE_112(__SHIFT)
  298. };
  299. static const struct dce110_clk_src_mask cs_mask = {
  300. CS_COMMON_MASK_SH_LIST_DCE_112(_MASK)
  301. };
  302. static const struct bios_registers bios_regs = {
  303. .BIOS_SCRATCH_6 = mmBIOS_SCRATCH_6
  304. };
  305. static const struct resource_caps polaris_10_resource_cap = {
  306. .num_timing_generator = 6,
  307. .num_audio = 6,
  308. .num_stream_encoder = 6,
  309. .num_pll = 8, /* why 8? 6 combo PHY PLL + 2 regular PLLs? */
  310. };
  311. static const struct resource_caps polaris_11_resource_cap = {
  312. .num_timing_generator = 5,
  313. .num_audio = 5,
  314. .num_stream_encoder = 5,
  315. .num_pll = 8, /* why 8? 6 combo PHY PLL + 2 regular PLLs? */
  316. };
  317. #define CTX ctx
  318. #define REG(reg) mm ## reg
  319. #ifndef mmCC_DC_HDMI_STRAPS
  320. #define mmCC_DC_HDMI_STRAPS 0x4819
  321. #define CC_DC_HDMI_STRAPS__HDMI_DISABLE_MASK 0x40
  322. #define CC_DC_HDMI_STRAPS__HDMI_DISABLE__SHIFT 0x6
  323. #define CC_DC_HDMI_STRAPS__AUDIO_STREAM_NUMBER_MASK 0x700
  324. #define CC_DC_HDMI_STRAPS__AUDIO_STREAM_NUMBER__SHIFT 0x8
  325. #endif
  326. static void read_dce_straps(
  327. struct dc_context *ctx,
  328. struct resource_straps *straps)
  329. {
  330. REG_GET_2(CC_DC_HDMI_STRAPS,
  331. HDMI_DISABLE, &straps->hdmi_disable,
  332. AUDIO_STREAM_NUMBER, &straps->audio_stream_number);
  333. REG_GET(DC_PINSTRAPS, DC_PINSTRAPS_AUDIO, &straps->dc_pinstraps_audio);
  334. }
  335. static struct audio *create_audio(
  336. struct dc_context *ctx, unsigned int inst)
  337. {
  338. return dce_audio_create(ctx, inst,
  339. &audio_regs[inst], &audio_shift, &audio_mask);
  340. }
  341. static struct timing_generator *dce112_timing_generator_create(
  342. struct dc_context *ctx,
  343. uint32_t instance,
  344. const struct dce110_timing_generator_offsets *offsets)
  345. {
  346. struct dce110_timing_generator *tg110 =
  347. kzalloc(sizeof(struct dce110_timing_generator), GFP_KERNEL);
  348. if (!tg110)
  349. return NULL;
  350. dce110_timing_generator_construct(tg110, ctx, instance, offsets);
  351. return &tg110->base;
  352. }
  353. static struct stream_encoder *dce112_stream_encoder_create(
  354. enum engine_id eng_id,
  355. struct dc_context *ctx)
  356. {
  357. struct dce110_stream_encoder *enc110 =
  358. kzalloc(sizeof(struct dce110_stream_encoder), GFP_KERNEL);
  359. if (!enc110)
  360. return NULL;
  361. dce110_stream_encoder_construct(enc110, ctx, ctx->dc_bios, eng_id,
  362. &stream_enc_regs[eng_id],
  363. &se_shift, &se_mask);
  364. return &enc110->base;
  365. }
  366. #define SRII(reg_name, block, id)\
  367. .reg_name[id] = mm ## block ## id ## _ ## reg_name
  368. static const struct dce_hwseq_registers hwseq_reg = {
  369. HWSEQ_DCE112_REG_LIST()
  370. };
  371. static const struct dce_hwseq_shift hwseq_shift = {
  372. HWSEQ_DCE112_MASK_SH_LIST(__SHIFT)
  373. };
  374. static const struct dce_hwseq_mask hwseq_mask = {
  375. HWSEQ_DCE112_MASK_SH_LIST(_MASK)
  376. };
  377. static struct dce_hwseq *dce112_hwseq_create(
  378. struct dc_context *ctx)
  379. {
  380. struct dce_hwseq *hws = kzalloc(sizeof(struct dce_hwseq), GFP_KERNEL);
  381. if (hws) {
  382. hws->ctx = ctx;
  383. hws->regs = &hwseq_reg;
  384. hws->shifts = &hwseq_shift;
  385. hws->masks = &hwseq_mask;
  386. }
  387. return hws;
  388. }
  389. static const struct resource_create_funcs res_create_funcs = {
  390. .read_dce_straps = read_dce_straps,
  391. .create_audio = create_audio,
  392. .create_stream_encoder = dce112_stream_encoder_create,
  393. .create_hwseq = dce112_hwseq_create,
  394. };
  395. #define mi_inst_regs(id) { MI_DCE11_2_REG_LIST(id) }
  396. static const struct dce_mem_input_registers mi_regs[] = {
  397. mi_inst_regs(0),
  398. mi_inst_regs(1),
  399. mi_inst_regs(2),
  400. mi_inst_regs(3),
  401. mi_inst_regs(4),
  402. mi_inst_regs(5),
  403. };
  404. static const struct dce_mem_input_shift mi_shifts = {
  405. MI_DCE11_2_MASK_SH_LIST(__SHIFT)
  406. };
  407. static const struct dce_mem_input_mask mi_masks = {
  408. MI_DCE11_2_MASK_SH_LIST(_MASK)
  409. };
  410. static struct mem_input *dce112_mem_input_create(
  411. struct dc_context *ctx,
  412. uint32_t inst)
  413. {
  414. struct dce_mem_input *dce_mi = kzalloc(sizeof(struct dce_mem_input),
  415. GFP_KERNEL);
  416. if (!dce_mi) {
  417. BREAK_TO_DEBUGGER();
  418. return NULL;
  419. }
  420. dce112_mem_input_construct(dce_mi, ctx, inst, &mi_regs[inst], &mi_shifts, &mi_masks);
  421. return &dce_mi->base;
  422. }
  423. static void dce112_transform_destroy(struct transform **xfm)
  424. {
  425. kfree(TO_DCE_TRANSFORM(*xfm));
  426. *xfm = NULL;
  427. }
  428. static struct transform *dce112_transform_create(
  429. struct dc_context *ctx,
  430. uint32_t inst)
  431. {
  432. struct dce_transform *transform =
  433. kzalloc(sizeof(struct dce_transform), GFP_KERNEL);
  434. if (!transform)
  435. return NULL;
  436. dce_transform_construct(transform, ctx, inst,
  437. &xfm_regs[inst], &xfm_shift, &xfm_mask);
  438. transform->lb_memory_size = 0x1404; /*5124*/
  439. return &transform->base;
  440. }
  441. static const struct encoder_feature_support link_enc_feature = {
  442. .max_hdmi_deep_color = COLOR_DEPTH_121212,
  443. .max_hdmi_pixel_clock = 600000,
  444. .ycbcr420_supported = true,
  445. .flags.bits.IS_HBR2_CAPABLE = true,
  446. .flags.bits.IS_HBR3_CAPABLE = true,
  447. .flags.bits.IS_TPS3_CAPABLE = true,
  448. .flags.bits.IS_TPS4_CAPABLE = true,
  449. .flags.bits.IS_YCBCR_CAPABLE = true
  450. };
  451. struct link_encoder *dce112_link_encoder_create(
  452. const struct encoder_init_data *enc_init_data)
  453. {
  454. struct dce110_link_encoder *enc110 =
  455. kzalloc(sizeof(struct dce110_link_encoder), GFP_KERNEL);
  456. if (!enc110)
  457. return NULL;
  458. dce110_link_encoder_construct(enc110,
  459. enc_init_data,
  460. &link_enc_feature,
  461. &link_enc_regs[enc_init_data->transmitter],
  462. &link_enc_aux_regs[enc_init_data->channel - 1],
  463. &link_enc_hpd_regs[enc_init_data->hpd_source]);
  464. return &enc110->base;
  465. }
  466. static struct input_pixel_processor *dce112_ipp_create(
  467. struct dc_context *ctx, uint32_t inst)
  468. {
  469. struct dce_ipp *ipp = kzalloc(sizeof(struct dce_ipp), GFP_KERNEL);
  470. if (!ipp) {
  471. BREAK_TO_DEBUGGER();
  472. return NULL;
  473. }
  474. dce_ipp_construct(ipp, ctx, inst,
  475. &ipp_regs[inst], &ipp_shift, &ipp_mask);
  476. return &ipp->base;
  477. }
  478. struct output_pixel_processor *dce112_opp_create(
  479. struct dc_context *ctx,
  480. uint32_t inst)
  481. {
  482. struct dce110_opp *opp =
  483. kzalloc(sizeof(struct dce110_opp), GFP_KERNEL);
  484. if (!opp)
  485. return NULL;
  486. dce110_opp_construct(opp,
  487. ctx, inst, &opp_regs[inst], &opp_shift, &opp_mask);
  488. return &opp->base;
  489. }
  490. struct clock_source *dce112_clock_source_create(
  491. struct dc_context *ctx,
  492. struct dc_bios *bios,
  493. enum clock_source_id id,
  494. const struct dce110_clk_src_regs *regs,
  495. bool dp_clk_src)
  496. {
  497. struct dce110_clk_src *clk_src =
  498. kzalloc(sizeof(struct dce110_clk_src), GFP_KERNEL);
  499. if (!clk_src)
  500. return NULL;
  501. if (dce110_clk_src_construct(clk_src, ctx, bios, id,
  502. regs, &cs_shift, &cs_mask)) {
  503. clk_src->base.dp_clk_src = dp_clk_src;
  504. return &clk_src->base;
  505. }
  506. BREAK_TO_DEBUGGER();
  507. return NULL;
  508. }
  509. void dce112_clock_source_destroy(struct clock_source **clk_src)
  510. {
  511. kfree(TO_DCE110_CLK_SRC(*clk_src));
  512. *clk_src = NULL;
  513. }
  514. static void destruct(struct dce110_resource_pool *pool)
  515. {
  516. unsigned int i;
  517. for (i = 0; i < pool->base.pipe_count; i++) {
  518. if (pool->base.opps[i] != NULL)
  519. dce110_opp_destroy(&pool->base.opps[i]);
  520. if (pool->base.transforms[i] != NULL)
  521. dce112_transform_destroy(&pool->base.transforms[i]);
  522. if (pool->base.ipps[i] != NULL)
  523. dce_ipp_destroy(&pool->base.ipps[i]);
  524. if (pool->base.mis[i] != NULL) {
  525. kfree(TO_DCE_MEM_INPUT(pool->base.mis[i]));
  526. pool->base.mis[i] = NULL;
  527. }
  528. if (pool->base.timing_generators[i] != NULL) {
  529. kfree(DCE110TG_FROM_TG(pool->base.timing_generators[i]));
  530. pool->base.timing_generators[i] = NULL;
  531. }
  532. }
  533. for (i = 0; i < pool->base.stream_enc_count; i++) {
  534. if (pool->base.stream_enc[i] != NULL)
  535. kfree(DCE110STRENC_FROM_STRENC(pool->base.stream_enc[i]));
  536. }
  537. for (i = 0; i < pool->base.clk_src_count; i++) {
  538. if (pool->base.clock_sources[i] != NULL) {
  539. dce112_clock_source_destroy(&pool->base.clock_sources[i]);
  540. }
  541. }
  542. if (pool->base.dp_clock_source != NULL)
  543. dce112_clock_source_destroy(&pool->base.dp_clock_source);
  544. for (i = 0; i < pool->base.audio_count; i++) {
  545. if (pool->base.audios[i] != NULL) {
  546. dce_aud_destroy(&pool->base.audios[i]);
  547. }
  548. }
  549. if (pool->base.abm != NULL)
  550. dce_abm_destroy(&pool->base.abm);
  551. if (pool->base.dmcu != NULL)
  552. dce_dmcu_destroy(&pool->base.dmcu);
  553. if (pool->base.display_clock != NULL)
  554. dce_disp_clk_destroy(&pool->base.display_clock);
  555. if (pool->base.irqs != NULL) {
  556. dal_irq_service_destroy(&pool->base.irqs);
  557. }
  558. }
  559. static struct clock_source *find_matching_pll(
  560. struct resource_context *res_ctx,
  561. const struct resource_pool *pool,
  562. const struct dc_stream_state *const stream)
  563. {
  564. switch (stream->sink->link->link_enc->transmitter) {
  565. case TRANSMITTER_UNIPHY_A:
  566. return pool->clock_sources[DCE112_CLK_SRC_PLL0];
  567. case TRANSMITTER_UNIPHY_B:
  568. return pool->clock_sources[DCE112_CLK_SRC_PLL1];
  569. case TRANSMITTER_UNIPHY_C:
  570. return pool->clock_sources[DCE112_CLK_SRC_PLL2];
  571. case TRANSMITTER_UNIPHY_D:
  572. return pool->clock_sources[DCE112_CLK_SRC_PLL3];
  573. case TRANSMITTER_UNIPHY_E:
  574. return pool->clock_sources[DCE112_CLK_SRC_PLL4];
  575. case TRANSMITTER_UNIPHY_F:
  576. return pool->clock_sources[DCE112_CLK_SRC_PLL5];
  577. default:
  578. return NULL;
  579. };
  580. return 0;
  581. }
  582. static enum dc_status build_mapped_resource(
  583. const struct dc *dc,
  584. struct dc_state *context,
  585. struct dc_stream_state *stream)
  586. {
  587. struct pipe_ctx *pipe_ctx = resource_get_head_pipe_for_stream(&context->res_ctx, stream);
  588. if (!pipe_ctx)
  589. return DC_ERROR_UNEXPECTED;
  590. dce110_resource_build_pipe_hw_param(pipe_ctx);
  591. resource_build_info_frame(pipe_ctx);
  592. return DC_OK;
  593. }
  594. bool dce112_validate_bandwidth(
  595. struct dc *dc,
  596. struct dc_state *context)
  597. {
  598. bool result = false;
  599. DC_LOG_BANDWIDTH_CALCS(
  600. "%s: start",
  601. __func__);
  602. if (bw_calcs(
  603. dc->ctx,
  604. dc->bw_dceip,
  605. dc->bw_vbios,
  606. context->res_ctx.pipe_ctx,
  607. dc->res_pool->pipe_count,
  608. &context->bw.dce))
  609. result = true;
  610. if (!result)
  611. DC_LOG_BANDWIDTH_VALIDATION(
  612. "%s: Bandwidth validation failed!",
  613. __func__);
  614. if (memcmp(&dc->current_state->bw.dce,
  615. &context->bw.dce, sizeof(context->bw.dce))) {
  616. struct log_entry log_entry;
  617. dm_logger_open(
  618. dc->ctx->logger,
  619. &log_entry,
  620. LOG_BANDWIDTH_CALCS);
  621. dm_logger_append(&log_entry, "%s: finish,\n"
  622. "nbpMark_b: %d nbpMark_a: %d urgentMark_b: %d urgentMark_a: %d\n"
  623. "stutMark_b: %d stutMark_a: %d\n",
  624. __func__,
  625. context->bw.dce.nbp_state_change_wm_ns[0].b_mark,
  626. context->bw.dce.nbp_state_change_wm_ns[0].a_mark,
  627. context->bw.dce.urgent_wm_ns[0].b_mark,
  628. context->bw.dce.urgent_wm_ns[0].a_mark,
  629. context->bw.dce.stutter_exit_wm_ns[0].b_mark,
  630. context->bw.dce.stutter_exit_wm_ns[0].a_mark);
  631. dm_logger_append(&log_entry,
  632. "nbpMark_b: %d nbpMark_a: %d urgentMark_b: %d urgentMark_a: %d\n"
  633. "stutMark_b: %d stutMark_a: %d\n",
  634. context->bw.dce.nbp_state_change_wm_ns[1].b_mark,
  635. context->bw.dce.nbp_state_change_wm_ns[1].a_mark,
  636. context->bw.dce.urgent_wm_ns[1].b_mark,
  637. context->bw.dce.urgent_wm_ns[1].a_mark,
  638. context->bw.dce.stutter_exit_wm_ns[1].b_mark,
  639. context->bw.dce.stutter_exit_wm_ns[1].a_mark);
  640. dm_logger_append(&log_entry,
  641. "nbpMark_b: %d nbpMark_a: %d urgentMark_b: %d urgentMark_a: %d\n"
  642. "stutMark_b: %d stutMark_a: %d stutter_mode_enable: %d\n",
  643. context->bw.dce.nbp_state_change_wm_ns[2].b_mark,
  644. context->bw.dce.nbp_state_change_wm_ns[2].a_mark,
  645. context->bw.dce.urgent_wm_ns[2].b_mark,
  646. context->bw.dce.urgent_wm_ns[2].a_mark,
  647. context->bw.dce.stutter_exit_wm_ns[2].b_mark,
  648. context->bw.dce.stutter_exit_wm_ns[2].a_mark,
  649. context->bw.dce.stutter_mode_enable);
  650. dm_logger_append(&log_entry,
  651. "cstate: %d pstate: %d nbpstate: %d sync: %d dispclk: %d\n"
  652. "sclk: %d sclk_sleep: %d yclk: %d blackout_recovery_time_us: %d\n",
  653. context->bw.dce.cpuc_state_change_enable,
  654. context->bw.dce.cpup_state_change_enable,
  655. context->bw.dce.nbp_state_change_enable,
  656. context->bw.dce.all_displays_in_sync,
  657. context->bw.dce.dispclk_khz,
  658. context->bw.dce.sclk_khz,
  659. context->bw.dce.sclk_deep_sleep_khz,
  660. context->bw.dce.yclk_khz,
  661. context->bw.dce.blackout_recovery_time_us);
  662. dm_logger_close(&log_entry);
  663. }
  664. return result;
  665. }
  666. enum dc_status resource_map_phy_clock_resources(
  667. const struct dc *dc,
  668. struct dc_state *context,
  669. struct dc_stream_state *stream)
  670. {
  671. /* acquire new resources */
  672. struct pipe_ctx *pipe_ctx = resource_get_head_pipe_for_stream(
  673. &context->res_ctx, stream);
  674. if (!pipe_ctx)
  675. return DC_ERROR_UNEXPECTED;
  676. if (dc_is_dp_signal(pipe_ctx->stream->signal)
  677. || pipe_ctx->stream->signal == SIGNAL_TYPE_VIRTUAL)
  678. pipe_ctx->clock_source =
  679. dc->res_pool->dp_clock_source;
  680. else
  681. pipe_ctx->clock_source = find_matching_pll(
  682. &context->res_ctx, dc->res_pool,
  683. stream);
  684. if (pipe_ctx->clock_source == NULL)
  685. return DC_NO_CLOCK_SOURCE_RESOURCE;
  686. resource_reference_clock_source(
  687. &context->res_ctx,
  688. dc->res_pool,
  689. pipe_ctx->clock_source);
  690. return DC_OK;
  691. }
  692. static bool dce112_validate_surface_sets(
  693. struct dc_state *context)
  694. {
  695. int i;
  696. for (i = 0; i < context->stream_count; i++) {
  697. if (context->stream_status[i].plane_count == 0)
  698. continue;
  699. if (context->stream_status[i].plane_count > 1)
  700. return false;
  701. if (context->stream_status[i].plane_states[0]->format
  702. >= SURFACE_PIXEL_FORMAT_VIDEO_BEGIN)
  703. return false;
  704. }
  705. return true;
  706. }
  707. enum dc_status dce112_add_stream_to_ctx(
  708. struct dc *dc,
  709. struct dc_state *new_ctx,
  710. struct dc_stream_state *dc_stream)
  711. {
  712. enum dc_status result = DC_ERROR_UNEXPECTED;
  713. result = resource_map_pool_resources(dc, new_ctx, dc_stream);
  714. if (result == DC_OK)
  715. result = resource_map_phy_clock_resources(dc, new_ctx, dc_stream);
  716. if (result == DC_OK)
  717. result = build_mapped_resource(dc, new_ctx, dc_stream);
  718. return result;
  719. }
  720. enum dc_status dce112_validate_global(
  721. struct dc *dc,
  722. struct dc_state *context)
  723. {
  724. if (!dce112_validate_surface_sets(context))
  725. return DC_FAIL_SURFACE_VALIDATE;
  726. return DC_OK;
  727. }
  728. static void dce112_destroy_resource_pool(struct resource_pool **pool)
  729. {
  730. struct dce110_resource_pool *dce110_pool = TO_DCE110_RES_POOL(*pool);
  731. destruct(dce110_pool);
  732. kfree(dce110_pool);
  733. *pool = NULL;
  734. }
  735. static const struct resource_funcs dce112_res_pool_funcs = {
  736. .destroy = dce112_destroy_resource_pool,
  737. .link_enc_create = dce112_link_encoder_create,
  738. .validate_bandwidth = dce112_validate_bandwidth,
  739. .validate_plane = dce100_validate_plane,
  740. .add_stream_to_ctx = dce112_add_stream_to_ctx,
  741. .validate_global = dce112_validate_global
  742. };
  743. static void bw_calcs_data_update_from_pplib(struct dc *dc)
  744. {
  745. struct dm_pp_clock_levels_with_latency eng_clks = {0};
  746. struct dm_pp_clock_levels_with_latency mem_clks = {0};
  747. struct dm_pp_wm_sets_with_clock_ranges clk_ranges = {0};
  748. struct dm_pp_clock_levels clks = {0};
  749. /*do system clock TODO PPLIB: after PPLIB implement,
  750. * then remove old way
  751. */
  752. if (!dm_pp_get_clock_levels_by_type_with_latency(
  753. dc->ctx,
  754. DM_PP_CLOCK_TYPE_ENGINE_CLK,
  755. &eng_clks)) {
  756. /* This is only for temporary */
  757. dm_pp_get_clock_levels_by_type(
  758. dc->ctx,
  759. DM_PP_CLOCK_TYPE_ENGINE_CLK,
  760. &clks);
  761. /* convert all the clock fro kHz to fix point mHz */
  762. dc->bw_vbios->high_sclk = bw_frc_to_fixed(
  763. clks.clocks_in_khz[clks.num_levels-1], 1000);
  764. dc->bw_vbios->mid1_sclk = bw_frc_to_fixed(
  765. clks.clocks_in_khz[clks.num_levels/8], 1000);
  766. dc->bw_vbios->mid2_sclk = bw_frc_to_fixed(
  767. clks.clocks_in_khz[clks.num_levels*2/8], 1000);
  768. dc->bw_vbios->mid3_sclk = bw_frc_to_fixed(
  769. clks.clocks_in_khz[clks.num_levels*3/8], 1000);
  770. dc->bw_vbios->mid4_sclk = bw_frc_to_fixed(
  771. clks.clocks_in_khz[clks.num_levels*4/8], 1000);
  772. dc->bw_vbios->mid5_sclk = bw_frc_to_fixed(
  773. clks.clocks_in_khz[clks.num_levels*5/8], 1000);
  774. dc->bw_vbios->mid6_sclk = bw_frc_to_fixed(
  775. clks.clocks_in_khz[clks.num_levels*6/8], 1000);
  776. dc->bw_vbios->low_sclk = bw_frc_to_fixed(
  777. clks.clocks_in_khz[0], 1000);
  778. /*do memory clock*/
  779. dm_pp_get_clock_levels_by_type(
  780. dc->ctx,
  781. DM_PP_CLOCK_TYPE_MEMORY_CLK,
  782. &clks);
  783. dc->bw_vbios->low_yclk = bw_frc_to_fixed(
  784. clks.clocks_in_khz[0] * MEMORY_TYPE_MULTIPLIER, 1000);
  785. dc->bw_vbios->mid_yclk = bw_frc_to_fixed(
  786. clks.clocks_in_khz[clks.num_levels>>1] * MEMORY_TYPE_MULTIPLIER,
  787. 1000);
  788. dc->bw_vbios->high_yclk = bw_frc_to_fixed(
  789. clks.clocks_in_khz[clks.num_levels-1] * MEMORY_TYPE_MULTIPLIER,
  790. 1000);
  791. return;
  792. }
  793. /* convert all the clock fro kHz to fix point mHz TODO: wloop data */
  794. dc->bw_vbios->high_sclk = bw_frc_to_fixed(
  795. eng_clks.data[eng_clks.num_levels-1].clocks_in_khz, 1000);
  796. dc->bw_vbios->mid1_sclk = bw_frc_to_fixed(
  797. eng_clks.data[eng_clks.num_levels/8].clocks_in_khz, 1000);
  798. dc->bw_vbios->mid2_sclk = bw_frc_to_fixed(
  799. eng_clks.data[eng_clks.num_levels*2/8].clocks_in_khz, 1000);
  800. dc->bw_vbios->mid3_sclk = bw_frc_to_fixed(
  801. eng_clks.data[eng_clks.num_levels*3/8].clocks_in_khz, 1000);
  802. dc->bw_vbios->mid4_sclk = bw_frc_to_fixed(
  803. eng_clks.data[eng_clks.num_levels*4/8].clocks_in_khz, 1000);
  804. dc->bw_vbios->mid5_sclk = bw_frc_to_fixed(
  805. eng_clks.data[eng_clks.num_levels*5/8].clocks_in_khz, 1000);
  806. dc->bw_vbios->mid6_sclk = bw_frc_to_fixed(
  807. eng_clks.data[eng_clks.num_levels*6/8].clocks_in_khz, 1000);
  808. dc->bw_vbios->low_sclk = bw_frc_to_fixed(
  809. eng_clks.data[0].clocks_in_khz, 1000);
  810. /*do memory clock*/
  811. dm_pp_get_clock_levels_by_type_with_latency(
  812. dc->ctx,
  813. DM_PP_CLOCK_TYPE_MEMORY_CLK,
  814. &mem_clks);
  815. /* we don't need to call PPLIB for validation clock since they
  816. * also give us the highest sclk and highest mclk (UMA clock).
  817. * ALSO always convert UMA clock (from PPLIB) to YCLK (HW formula):
  818. * YCLK = UMACLK*m_memoryTypeMultiplier
  819. */
  820. dc->bw_vbios->low_yclk = bw_frc_to_fixed(
  821. mem_clks.data[0].clocks_in_khz * MEMORY_TYPE_MULTIPLIER, 1000);
  822. dc->bw_vbios->mid_yclk = bw_frc_to_fixed(
  823. mem_clks.data[mem_clks.num_levels>>1].clocks_in_khz * MEMORY_TYPE_MULTIPLIER,
  824. 1000);
  825. dc->bw_vbios->high_yclk = bw_frc_to_fixed(
  826. mem_clks.data[mem_clks.num_levels-1].clocks_in_khz * MEMORY_TYPE_MULTIPLIER,
  827. 1000);
  828. /* Now notify PPLib/SMU about which Watermarks sets they should select
  829. * depending on DPM state they are in. And update BW MGR GFX Engine and
  830. * Memory clock member variables for Watermarks calculations for each
  831. * Watermark Set
  832. */
  833. clk_ranges.num_wm_sets = 4;
  834. clk_ranges.wm_clk_ranges[0].wm_set_id = WM_SET_A;
  835. clk_ranges.wm_clk_ranges[0].wm_min_eng_clk_in_khz =
  836. eng_clks.data[0].clocks_in_khz;
  837. clk_ranges.wm_clk_ranges[0].wm_max_eng_clk_in_khz =
  838. eng_clks.data[eng_clks.num_levels*3/8].clocks_in_khz - 1;
  839. clk_ranges.wm_clk_ranges[0].wm_min_memg_clk_in_khz =
  840. mem_clks.data[0].clocks_in_khz;
  841. clk_ranges.wm_clk_ranges[0].wm_max_mem_clk_in_khz =
  842. mem_clks.data[mem_clks.num_levels>>1].clocks_in_khz - 1;
  843. clk_ranges.wm_clk_ranges[1].wm_set_id = WM_SET_B;
  844. clk_ranges.wm_clk_ranges[1].wm_min_eng_clk_in_khz =
  845. eng_clks.data[eng_clks.num_levels*3/8].clocks_in_khz;
  846. /* 5 GHz instead of data[7].clockInKHz to cover Overdrive */
  847. clk_ranges.wm_clk_ranges[1].wm_max_eng_clk_in_khz = 5000000;
  848. clk_ranges.wm_clk_ranges[1].wm_min_memg_clk_in_khz =
  849. mem_clks.data[0].clocks_in_khz;
  850. clk_ranges.wm_clk_ranges[1].wm_max_mem_clk_in_khz =
  851. mem_clks.data[mem_clks.num_levels>>1].clocks_in_khz - 1;
  852. clk_ranges.wm_clk_ranges[2].wm_set_id = WM_SET_C;
  853. clk_ranges.wm_clk_ranges[2].wm_min_eng_clk_in_khz =
  854. eng_clks.data[0].clocks_in_khz;
  855. clk_ranges.wm_clk_ranges[2].wm_max_eng_clk_in_khz =
  856. eng_clks.data[eng_clks.num_levels*3/8].clocks_in_khz - 1;
  857. clk_ranges.wm_clk_ranges[2].wm_min_memg_clk_in_khz =
  858. mem_clks.data[mem_clks.num_levels>>1].clocks_in_khz;
  859. /* 5 GHz instead of data[2].clockInKHz to cover Overdrive */
  860. clk_ranges.wm_clk_ranges[2].wm_max_mem_clk_in_khz = 5000000;
  861. clk_ranges.wm_clk_ranges[3].wm_set_id = WM_SET_D;
  862. clk_ranges.wm_clk_ranges[3].wm_min_eng_clk_in_khz =
  863. eng_clks.data[eng_clks.num_levels*3/8].clocks_in_khz;
  864. /* 5 GHz instead of data[7].clockInKHz to cover Overdrive */
  865. clk_ranges.wm_clk_ranges[3].wm_max_eng_clk_in_khz = 5000000;
  866. clk_ranges.wm_clk_ranges[3].wm_min_memg_clk_in_khz =
  867. mem_clks.data[mem_clks.num_levels>>1].clocks_in_khz;
  868. /* 5 GHz instead of data[2].clockInKHz to cover Overdrive */
  869. clk_ranges.wm_clk_ranges[3].wm_max_mem_clk_in_khz = 5000000;
  870. /* Notify PP Lib/SMU which Watermarks to use for which clock ranges */
  871. dm_pp_notify_wm_clock_changes(dc->ctx, &clk_ranges);
  872. }
  873. const struct resource_caps *dce112_resource_cap(
  874. struct hw_asic_id *asic_id)
  875. {
  876. if (ASIC_REV_IS_POLARIS11_M(asic_id->hw_internal_rev) ||
  877. ASIC_REV_IS_POLARIS12_V(asic_id->hw_internal_rev))
  878. return &polaris_11_resource_cap;
  879. else
  880. return &polaris_10_resource_cap;
  881. }
  882. static bool construct(
  883. uint8_t num_virtual_links,
  884. struct dc *dc,
  885. struct dce110_resource_pool *pool)
  886. {
  887. unsigned int i;
  888. struct dc_context *ctx = dc->ctx;
  889. struct dm_pp_static_clock_info static_clk_info = {0};
  890. ctx->dc_bios->regs = &bios_regs;
  891. pool->base.res_cap = dce112_resource_cap(&ctx->asic_id);
  892. pool->base.funcs = &dce112_res_pool_funcs;
  893. /*************************************************
  894. * Resource + asic cap harcoding *
  895. *************************************************/
  896. pool->base.underlay_pipe_index = NO_UNDERLAY_PIPE;
  897. pool->base.pipe_count = pool->base.res_cap->num_timing_generator;
  898. pool->base.timing_generator_count = pool->base.res_cap->num_timing_generator;
  899. dc->caps.max_downscale_ratio = 200;
  900. dc->caps.i2c_speed_in_khz = 100;
  901. dc->caps.max_cursor_size = 128;
  902. dc->caps.dual_link_dvi = true;
  903. /*************************************************
  904. * Create resources *
  905. *************************************************/
  906. pool->base.clock_sources[DCE112_CLK_SRC_PLL0] =
  907. dce112_clock_source_create(
  908. ctx, ctx->dc_bios,
  909. CLOCK_SOURCE_COMBO_PHY_PLL0,
  910. &clk_src_regs[0], false);
  911. pool->base.clock_sources[DCE112_CLK_SRC_PLL1] =
  912. dce112_clock_source_create(
  913. ctx, ctx->dc_bios,
  914. CLOCK_SOURCE_COMBO_PHY_PLL1,
  915. &clk_src_regs[1], false);
  916. pool->base.clock_sources[DCE112_CLK_SRC_PLL2] =
  917. dce112_clock_source_create(
  918. ctx, ctx->dc_bios,
  919. CLOCK_SOURCE_COMBO_PHY_PLL2,
  920. &clk_src_regs[2], false);
  921. pool->base.clock_sources[DCE112_CLK_SRC_PLL3] =
  922. dce112_clock_source_create(
  923. ctx, ctx->dc_bios,
  924. CLOCK_SOURCE_COMBO_PHY_PLL3,
  925. &clk_src_regs[3], false);
  926. pool->base.clock_sources[DCE112_CLK_SRC_PLL4] =
  927. dce112_clock_source_create(
  928. ctx, ctx->dc_bios,
  929. CLOCK_SOURCE_COMBO_PHY_PLL4,
  930. &clk_src_regs[4], false);
  931. pool->base.clock_sources[DCE112_CLK_SRC_PLL5] =
  932. dce112_clock_source_create(
  933. ctx, ctx->dc_bios,
  934. CLOCK_SOURCE_COMBO_PHY_PLL5,
  935. &clk_src_regs[5], false);
  936. pool->base.clk_src_count = DCE112_CLK_SRC_TOTAL;
  937. pool->base.dp_clock_source = dce112_clock_source_create(
  938. ctx, ctx->dc_bios,
  939. CLOCK_SOURCE_ID_DP_DTO, &clk_src_regs[0], true);
  940. for (i = 0; i < pool->base.clk_src_count; i++) {
  941. if (pool->base.clock_sources[i] == NULL) {
  942. dm_error("DC: failed to create clock sources!\n");
  943. BREAK_TO_DEBUGGER();
  944. goto res_create_fail;
  945. }
  946. }
  947. pool->base.display_clock = dce112_disp_clk_create(ctx,
  948. &disp_clk_regs,
  949. &disp_clk_shift,
  950. &disp_clk_mask);
  951. if (pool->base.display_clock == NULL) {
  952. dm_error("DC: failed to create display clock!\n");
  953. BREAK_TO_DEBUGGER();
  954. goto res_create_fail;
  955. }
  956. pool->base.dmcu = dce_dmcu_create(ctx,
  957. &dmcu_regs,
  958. &dmcu_shift,
  959. &dmcu_mask);
  960. if (pool->base.dmcu == NULL) {
  961. dm_error("DC: failed to create dmcu!\n");
  962. BREAK_TO_DEBUGGER();
  963. goto res_create_fail;
  964. }
  965. pool->base.abm = dce_abm_create(ctx,
  966. &abm_regs,
  967. &abm_shift,
  968. &abm_mask);
  969. if (pool->base.abm == NULL) {
  970. dm_error("DC: failed to create abm!\n");
  971. BREAK_TO_DEBUGGER();
  972. goto res_create_fail;
  973. }
  974. /* get static clock information for PPLIB or firmware, save
  975. * max_clock_state
  976. */
  977. if (dm_pp_get_static_clocks(ctx, &static_clk_info))
  978. pool->base.display_clock->max_clks_state =
  979. static_clk_info.max_clocks_state;
  980. {
  981. struct irq_service_init_data init_data;
  982. init_data.ctx = dc->ctx;
  983. pool->base.irqs = dal_irq_service_dce110_create(&init_data);
  984. if (!pool->base.irqs)
  985. goto res_create_fail;
  986. }
  987. for (i = 0; i < pool->base.pipe_count; i++) {
  988. pool->base.timing_generators[i] =
  989. dce112_timing_generator_create(
  990. ctx,
  991. i,
  992. &dce112_tg_offsets[i]);
  993. if (pool->base.timing_generators[i] == NULL) {
  994. BREAK_TO_DEBUGGER();
  995. dm_error("DC: failed to create tg!\n");
  996. goto res_create_fail;
  997. }
  998. pool->base.mis[i] = dce112_mem_input_create(ctx, i);
  999. if (pool->base.mis[i] == NULL) {
  1000. BREAK_TO_DEBUGGER();
  1001. dm_error(
  1002. "DC: failed to create memory input!\n");
  1003. goto res_create_fail;
  1004. }
  1005. pool->base.ipps[i] = dce112_ipp_create(ctx, i);
  1006. if (pool->base.ipps[i] == NULL) {
  1007. BREAK_TO_DEBUGGER();
  1008. dm_error(
  1009. "DC:failed to create input pixel processor!\n");
  1010. goto res_create_fail;
  1011. }
  1012. pool->base.transforms[i] = dce112_transform_create(ctx, i);
  1013. if (pool->base.transforms[i] == NULL) {
  1014. BREAK_TO_DEBUGGER();
  1015. dm_error(
  1016. "DC: failed to create transform!\n");
  1017. goto res_create_fail;
  1018. }
  1019. pool->base.opps[i] = dce112_opp_create(
  1020. ctx,
  1021. i);
  1022. if (pool->base.opps[i] == NULL) {
  1023. BREAK_TO_DEBUGGER();
  1024. dm_error(
  1025. "DC:failed to create output pixel processor!\n");
  1026. goto res_create_fail;
  1027. }
  1028. }
  1029. if (!resource_construct(num_virtual_links, dc, &pool->base,
  1030. &res_create_funcs))
  1031. goto res_create_fail;
  1032. dc->caps.max_planes = pool->base.pipe_count;
  1033. /* Create hardware sequencer */
  1034. dce112_hw_sequencer_construct(dc);
  1035. bw_calcs_init(dc->bw_dceip, dc->bw_vbios, dc->ctx->asic_id);
  1036. bw_calcs_data_update_from_pplib(dc);
  1037. return true;
  1038. res_create_fail:
  1039. destruct(pool);
  1040. return false;
  1041. }
  1042. struct resource_pool *dce112_create_resource_pool(
  1043. uint8_t num_virtual_links,
  1044. struct dc *dc)
  1045. {
  1046. struct dce110_resource_pool *pool =
  1047. kzalloc(sizeof(struct dce110_resource_pool), GFP_KERNEL);
  1048. if (!pool)
  1049. return NULL;
  1050. if (construct(num_virtual_links, dc, pool))
  1051. return &pool->base;
  1052. BREAK_TO_DEBUGGER();
  1053. return NULL;
  1054. }