dce100_resource.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952
  1. /*
  2. * Copyright 2012-15 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: AMD
  23. *
  24. */
  25. #include "dm_services.h"
  26. #include "link_encoder.h"
  27. #include "stream_encoder.h"
  28. #include "resource.h"
  29. #include "include/irq_service_interface.h"
  30. #include "../virtual/virtual_stream_encoder.h"
  31. #include "dce110/dce110_resource.h"
  32. #include "dce110/dce110_timing_generator.h"
  33. #include "irq/dce110/irq_service_dce110.h"
  34. #include "dce/dce_link_encoder.h"
  35. #include "dce/dce_stream_encoder.h"
  36. #include "dce/dce_mem_input.h"
  37. #include "dce/dce_ipp.h"
  38. #include "dce/dce_transform.h"
  39. #include "dce/dce_opp.h"
  40. #include "dce/dce_clocks.h"
  41. #include "dce/dce_clock_source.h"
  42. #include "dce/dce_audio.h"
  43. #include "dce/dce_hwseq.h"
  44. #include "dce100/dce100_hw_sequencer.h"
  45. #include "reg_helper.h"
  46. #include "dce/dce_10_0_d.h"
  47. #include "dce/dce_10_0_sh_mask.h"
  48. #include "dce/dce_dmcu.h"
  49. #include "dce/dce_abm.h"
  50. #ifndef mmMC_HUB_RDREQ_DMIF_LIMIT
  51. #include "gmc/gmc_8_2_d.h"
  52. #include "gmc/gmc_8_2_sh_mask.h"
  53. #endif
  54. #ifndef mmDP_DPHY_INTERNAL_CTRL
  55. #define mmDP_DPHY_INTERNAL_CTRL 0x4aa7
  56. #define mmDP0_DP_DPHY_INTERNAL_CTRL 0x4aa7
  57. #define mmDP1_DP_DPHY_INTERNAL_CTRL 0x4ba7
  58. #define mmDP2_DP_DPHY_INTERNAL_CTRL 0x4ca7
  59. #define mmDP3_DP_DPHY_INTERNAL_CTRL 0x4da7
  60. #define mmDP4_DP_DPHY_INTERNAL_CTRL 0x4ea7
  61. #define mmDP5_DP_DPHY_INTERNAL_CTRL 0x4fa7
  62. #define mmDP6_DP_DPHY_INTERNAL_CTRL 0x54a7
  63. #define mmDP7_DP_DPHY_INTERNAL_CTRL 0x56a7
  64. #define mmDP8_DP_DPHY_INTERNAL_CTRL 0x57a7
  65. #endif
  66. #ifndef mmBIOS_SCRATCH_2
  67. #define mmBIOS_SCRATCH_2 0x05CB
  68. #define mmBIOS_SCRATCH_6 0x05CF
  69. #endif
  70. #ifndef mmDP_DPHY_BS_SR_SWAP_CNTL
  71. #define mmDP_DPHY_BS_SR_SWAP_CNTL 0x4ADC
  72. #define mmDP0_DP_DPHY_BS_SR_SWAP_CNTL 0x4ADC
  73. #define mmDP1_DP_DPHY_BS_SR_SWAP_CNTL 0x4BDC
  74. #define mmDP2_DP_DPHY_BS_SR_SWAP_CNTL 0x4CDC
  75. #define mmDP3_DP_DPHY_BS_SR_SWAP_CNTL 0x4DDC
  76. #define mmDP4_DP_DPHY_BS_SR_SWAP_CNTL 0x4EDC
  77. #define mmDP5_DP_DPHY_BS_SR_SWAP_CNTL 0x4FDC
  78. #define mmDP6_DP_DPHY_BS_SR_SWAP_CNTL 0x54DC
  79. #endif
  80. #ifndef mmDP_DPHY_FAST_TRAINING
  81. #define mmDP_DPHY_FAST_TRAINING 0x4ABC
  82. #define mmDP0_DP_DPHY_FAST_TRAINING 0x4ABC
  83. #define mmDP1_DP_DPHY_FAST_TRAINING 0x4BBC
  84. #define mmDP2_DP_DPHY_FAST_TRAINING 0x4CBC
  85. #define mmDP3_DP_DPHY_FAST_TRAINING 0x4DBC
  86. #define mmDP4_DP_DPHY_FAST_TRAINING 0x4EBC
  87. #define mmDP5_DP_DPHY_FAST_TRAINING 0x4FBC
  88. #define mmDP6_DP_DPHY_FAST_TRAINING 0x54BC
  89. #endif
  90. static const struct dce110_timing_generator_offsets dce100_tg_offsets[] = {
  91. {
  92. .crtc = (mmCRTC0_CRTC_CONTROL - mmCRTC_CONTROL),
  93. .dcp = (mmDCP0_GRPH_CONTROL - mmGRPH_CONTROL),
  94. },
  95. {
  96. .crtc = (mmCRTC1_CRTC_CONTROL - mmCRTC_CONTROL),
  97. .dcp = (mmDCP1_GRPH_CONTROL - mmGRPH_CONTROL),
  98. },
  99. {
  100. .crtc = (mmCRTC2_CRTC_CONTROL - mmCRTC_CONTROL),
  101. .dcp = (mmDCP2_GRPH_CONTROL - mmGRPH_CONTROL),
  102. },
  103. {
  104. .crtc = (mmCRTC3_CRTC_CONTROL - mmCRTC_CONTROL),
  105. .dcp = (mmDCP3_GRPH_CONTROL - mmGRPH_CONTROL),
  106. },
  107. {
  108. .crtc = (mmCRTC4_CRTC_CONTROL - mmCRTC_CONTROL),
  109. .dcp = (mmDCP4_GRPH_CONTROL - mmGRPH_CONTROL),
  110. },
  111. {
  112. .crtc = (mmCRTC5_CRTC_CONTROL - mmCRTC_CONTROL),
  113. .dcp = (mmDCP5_GRPH_CONTROL - mmGRPH_CONTROL),
  114. }
  115. };
  116. /* set register offset */
  117. #define SR(reg_name)\
  118. .reg_name = mm ## reg_name
  119. /* set register offset with instance */
  120. #define SRI(reg_name, block, id)\
  121. .reg_name = mm ## block ## id ## _ ## reg_name
  122. static const struct dce_disp_clk_registers disp_clk_regs = {
  123. CLK_COMMON_REG_LIST_DCE_BASE()
  124. };
  125. static const struct dce_disp_clk_shift disp_clk_shift = {
  126. CLK_COMMON_MASK_SH_LIST_DCE_COMMON_BASE(__SHIFT)
  127. };
  128. static const struct dce_disp_clk_mask disp_clk_mask = {
  129. CLK_COMMON_MASK_SH_LIST_DCE_COMMON_BASE(_MASK)
  130. };
  131. #define ipp_regs(id)\
  132. [id] = {\
  133. IPP_DCE100_REG_LIST_DCE_BASE(id)\
  134. }
  135. static const struct dce_ipp_registers ipp_regs[] = {
  136. ipp_regs(0),
  137. ipp_regs(1),
  138. ipp_regs(2),
  139. ipp_regs(3),
  140. ipp_regs(4),
  141. ipp_regs(5)
  142. };
  143. static const struct dce_ipp_shift ipp_shift = {
  144. IPP_DCE100_MASK_SH_LIST_DCE_COMMON_BASE(__SHIFT)
  145. };
  146. static const struct dce_ipp_mask ipp_mask = {
  147. IPP_DCE100_MASK_SH_LIST_DCE_COMMON_BASE(_MASK)
  148. };
  149. #define transform_regs(id)\
  150. [id] = {\
  151. XFM_COMMON_REG_LIST_DCE100(id)\
  152. }
  153. static const struct dce_transform_registers xfm_regs[] = {
  154. transform_regs(0),
  155. transform_regs(1),
  156. transform_regs(2),
  157. transform_regs(3),
  158. transform_regs(4),
  159. transform_regs(5)
  160. };
  161. static const struct dce_transform_shift xfm_shift = {
  162. XFM_COMMON_MASK_SH_LIST_DCE110(__SHIFT)
  163. };
  164. static const struct dce_transform_mask xfm_mask = {
  165. XFM_COMMON_MASK_SH_LIST_DCE110(_MASK)
  166. };
  167. #define aux_regs(id)\
  168. [id] = {\
  169. AUX_REG_LIST(id)\
  170. }
  171. static const struct dce110_link_enc_aux_registers link_enc_aux_regs[] = {
  172. aux_regs(0),
  173. aux_regs(1),
  174. aux_regs(2),
  175. aux_regs(3),
  176. aux_regs(4),
  177. aux_regs(5)
  178. };
  179. #define hpd_regs(id)\
  180. [id] = {\
  181. HPD_REG_LIST(id)\
  182. }
  183. static const struct dce110_link_enc_hpd_registers link_enc_hpd_regs[] = {
  184. hpd_regs(0),
  185. hpd_regs(1),
  186. hpd_regs(2),
  187. hpd_regs(3),
  188. hpd_regs(4),
  189. hpd_regs(5)
  190. };
  191. #define link_regs(id)\
  192. [id] = {\
  193. LE_DCE100_REG_LIST(id)\
  194. }
  195. static const struct dce110_link_enc_registers link_enc_regs[] = {
  196. link_regs(0),
  197. link_regs(1),
  198. link_regs(2),
  199. link_regs(3),
  200. link_regs(4),
  201. link_regs(5),
  202. link_regs(6),
  203. };
  204. #define stream_enc_regs(id)\
  205. [id] = {\
  206. SE_COMMON_REG_LIST_DCE_BASE(id),\
  207. .AFMT_CNTL = 0,\
  208. }
  209. static const struct dce110_stream_enc_registers stream_enc_regs[] = {
  210. stream_enc_regs(0),
  211. stream_enc_regs(1),
  212. stream_enc_regs(2),
  213. stream_enc_regs(3),
  214. stream_enc_regs(4),
  215. stream_enc_regs(5),
  216. stream_enc_regs(6)
  217. };
  218. static const struct dce_stream_encoder_shift se_shift = {
  219. SE_COMMON_MASK_SH_LIST_DCE80_100(__SHIFT)
  220. };
  221. static const struct dce_stream_encoder_mask se_mask = {
  222. SE_COMMON_MASK_SH_LIST_DCE80_100(_MASK)
  223. };
  224. #define opp_regs(id)\
  225. [id] = {\
  226. OPP_DCE_100_REG_LIST(id),\
  227. }
  228. static const struct dce_opp_registers opp_regs[] = {
  229. opp_regs(0),
  230. opp_regs(1),
  231. opp_regs(2),
  232. opp_regs(3),
  233. opp_regs(4),
  234. opp_regs(5)
  235. };
  236. static const struct dce_opp_shift opp_shift = {
  237. OPP_COMMON_MASK_SH_LIST_DCE_100(__SHIFT)
  238. };
  239. static const struct dce_opp_mask opp_mask = {
  240. OPP_COMMON_MASK_SH_LIST_DCE_100(_MASK)
  241. };
  242. #define audio_regs(id)\
  243. [id] = {\
  244. AUD_COMMON_REG_LIST(id)\
  245. }
  246. static const struct dce_audio_registers audio_regs[] = {
  247. audio_regs(0),
  248. audio_regs(1),
  249. audio_regs(2),
  250. audio_regs(3),
  251. audio_regs(4),
  252. audio_regs(5),
  253. audio_regs(6),
  254. };
  255. static const struct dce_audio_shift audio_shift = {
  256. AUD_COMMON_MASK_SH_LIST(__SHIFT)
  257. };
  258. static const struct dce_aduio_mask audio_mask = {
  259. AUD_COMMON_MASK_SH_LIST(_MASK)
  260. };
  261. #define clk_src_regs(id)\
  262. [id] = {\
  263. CS_COMMON_REG_LIST_DCE_100_110(id),\
  264. }
  265. static const struct dce110_clk_src_regs clk_src_regs[] = {
  266. clk_src_regs(0),
  267. clk_src_regs(1),
  268. clk_src_regs(2)
  269. };
  270. static const struct dce110_clk_src_shift cs_shift = {
  271. CS_COMMON_MASK_SH_LIST_DCE_COMMON_BASE(__SHIFT)
  272. };
  273. static const struct dce110_clk_src_mask cs_mask = {
  274. CS_COMMON_MASK_SH_LIST_DCE_COMMON_BASE(_MASK)
  275. };
  276. static const struct dce_dmcu_registers dmcu_regs = {
  277. DMCU_DCE110_COMMON_REG_LIST()
  278. };
  279. static const struct dce_dmcu_shift dmcu_shift = {
  280. DMCU_MASK_SH_LIST_DCE110(__SHIFT)
  281. };
  282. static const struct dce_dmcu_mask dmcu_mask = {
  283. DMCU_MASK_SH_LIST_DCE110(_MASK)
  284. };
  285. static const struct dce_abm_registers abm_regs = {
  286. ABM_DCE110_COMMON_REG_LIST()
  287. };
  288. static const struct dce_abm_shift abm_shift = {
  289. ABM_MASK_SH_LIST_DCE110(__SHIFT)
  290. };
  291. static const struct dce_abm_mask abm_mask = {
  292. ABM_MASK_SH_LIST_DCE110(_MASK)
  293. };
  294. #define DCFE_MEM_PWR_CTRL_REG_BASE 0x1b03
  295. static const struct bios_registers bios_regs = {
  296. .BIOS_SCRATCH_6 = mmBIOS_SCRATCH_6
  297. };
  298. static const struct resource_caps res_cap = {
  299. .num_timing_generator = 6,
  300. .num_audio = 6,
  301. .num_stream_encoder = 6,
  302. .num_pll = 3
  303. };
  304. #define CTX ctx
  305. #define REG(reg) mm ## reg
  306. #ifndef mmCC_DC_HDMI_STRAPS
  307. #define mmCC_DC_HDMI_STRAPS 0x1918
  308. #define CC_DC_HDMI_STRAPS__HDMI_DISABLE_MASK 0x40
  309. #define CC_DC_HDMI_STRAPS__HDMI_DISABLE__SHIFT 0x6
  310. #define CC_DC_HDMI_STRAPS__AUDIO_STREAM_NUMBER_MASK 0x700
  311. #define CC_DC_HDMI_STRAPS__AUDIO_STREAM_NUMBER__SHIFT 0x8
  312. #endif
  313. static void read_dce_straps(
  314. struct dc_context *ctx,
  315. struct resource_straps *straps)
  316. {
  317. REG_GET_2(CC_DC_HDMI_STRAPS,
  318. HDMI_DISABLE, &straps->hdmi_disable,
  319. AUDIO_STREAM_NUMBER, &straps->audio_stream_number);
  320. REG_GET(DC_PINSTRAPS, DC_PINSTRAPS_AUDIO, &straps->dc_pinstraps_audio);
  321. }
  322. static struct audio *create_audio(
  323. struct dc_context *ctx, unsigned int inst)
  324. {
  325. return dce_audio_create(ctx, inst,
  326. &audio_regs[inst], &audio_shift, &audio_mask);
  327. }
  328. static struct timing_generator *dce100_timing_generator_create(
  329. struct dc_context *ctx,
  330. uint32_t instance,
  331. const struct dce110_timing_generator_offsets *offsets)
  332. {
  333. struct dce110_timing_generator *tg110 =
  334. kzalloc(sizeof(struct dce110_timing_generator), GFP_KERNEL);
  335. if (!tg110)
  336. return NULL;
  337. dce110_timing_generator_construct(tg110, ctx, instance, offsets);
  338. return &tg110->base;
  339. }
  340. static struct stream_encoder *dce100_stream_encoder_create(
  341. enum engine_id eng_id,
  342. struct dc_context *ctx)
  343. {
  344. struct dce110_stream_encoder *enc110 =
  345. kzalloc(sizeof(struct dce110_stream_encoder), GFP_KERNEL);
  346. if (!enc110)
  347. return NULL;
  348. dce110_stream_encoder_construct(enc110, ctx, ctx->dc_bios, eng_id,
  349. &stream_enc_regs[eng_id], &se_shift, &se_mask);
  350. return &enc110->base;
  351. }
  352. #define SRII(reg_name, block, id)\
  353. .reg_name[id] = mm ## block ## id ## _ ## reg_name
  354. static const struct dce_hwseq_registers hwseq_reg = {
  355. HWSEQ_DCE10_REG_LIST()
  356. };
  357. static const struct dce_hwseq_shift hwseq_shift = {
  358. HWSEQ_DCE10_MASK_SH_LIST(__SHIFT)
  359. };
  360. static const struct dce_hwseq_mask hwseq_mask = {
  361. HWSEQ_DCE10_MASK_SH_LIST(_MASK)
  362. };
  363. static struct dce_hwseq *dce100_hwseq_create(
  364. struct dc_context *ctx)
  365. {
  366. struct dce_hwseq *hws = kzalloc(sizeof(struct dce_hwseq), GFP_KERNEL);
  367. if (hws) {
  368. hws->ctx = ctx;
  369. hws->regs = &hwseq_reg;
  370. hws->shifts = &hwseq_shift;
  371. hws->masks = &hwseq_mask;
  372. }
  373. return hws;
  374. }
  375. static const struct resource_create_funcs res_create_funcs = {
  376. .read_dce_straps = read_dce_straps,
  377. .create_audio = create_audio,
  378. .create_stream_encoder = dce100_stream_encoder_create,
  379. .create_hwseq = dce100_hwseq_create,
  380. };
  381. #define mi_inst_regs(id) { \
  382. MI_DCE8_REG_LIST(id), \
  383. .MC_HUB_RDREQ_DMIF_LIMIT = mmMC_HUB_RDREQ_DMIF_LIMIT \
  384. }
  385. static const struct dce_mem_input_registers mi_regs[] = {
  386. mi_inst_regs(0),
  387. mi_inst_regs(1),
  388. mi_inst_regs(2),
  389. mi_inst_regs(3),
  390. mi_inst_regs(4),
  391. mi_inst_regs(5),
  392. };
  393. static const struct dce_mem_input_shift mi_shifts = {
  394. MI_DCE8_MASK_SH_LIST(__SHIFT),
  395. .ENABLE = MC_HUB_RDREQ_DMIF_LIMIT__ENABLE__SHIFT
  396. };
  397. static const struct dce_mem_input_mask mi_masks = {
  398. MI_DCE8_MASK_SH_LIST(_MASK),
  399. .ENABLE = MC_HUB_RDREQ_DMIF_LIMIT__ENABLE_MASK
  400. };
  401. static struct mem_input *dce100_mem_input_create(
  402. struct dc_context *ctx,
  403. uint32_t inst)
  404. {
  405. struct dce_mem_input *dce_mi = kzalloc(sizeof(struct dce_mem_input),
  406. GFP_KERNEL);
  407. if (!dce_mi) {
  408. BREAK_TO_DEBUGGER();
  409. return NULL;
  410. }
  411. dce_mem_input_construct(dce_mi, ctx, inst, &mi_regs[inst], &mi_shifts, &mi_masks);
  412. dce_mi->wa.single_head_rdreq_dmif_limit = 2;
  413. return &dce_mi->base;
  414. }
  415. static void dce100_transform_destroy(struct transform **xfm)
  416. {
  417. kfree(TO_DCE_TRANSFORM(*xfm));
  418. *xfm = NULL;
  419. }
  420. static struct transform *dce100_transform_create(
  421. struct dc_context *ctx,
  422. uint32_t inst)
  423. {
  424. struct dce_transform *transform =
  425. kzalloc(sizeof(struct dce_transform), GFP_KERNEL);
  426. if (!transform)
  427. return NULL;
  428. dce_transform_construct(transform, ctx, inst,
  429. &xfm_regs[inst], &xfm_shift, &xfm_mask);
  430. return &transform->base;
  431. }
  432. static struct input_pixel_processor *dce100_ipp_create(
  433. struct dc_context *ctx, uint32_t inst)
  434. {
  435. struct dce_ipp *ipp = kzalloc(sizeof(struct dce_ipp), GFP_KERNEL);
  436. if (!ipp) {
  437. BREAK_TO_DEBUGGER();
  438. return NULL;
  439. }
  440. dce_ipp_construct(ipp, ctx, inst,
  441. &ipp_regs[inst], &ipp_shift, &ipp_mask);
  442. return &ipp->base;
  443. }
  444. static const struct encoder_feature_support link_enc_feature = {
  445. .max_hdmi_deep_color = COLOR_DEPTH_121212,
  446. .max_hdmi_pixel_clock = 300000,
  447. .flags.bits.IS_HBR2_CAPABLE = true,
  448. .flags.bits.IS_TPS3_CAPABLE = true,
  449. .flags.bits.IS_YCBCR_CAPABLE = true
  450. };
  451. struct link_encoder *dce100_link_encoder_create(
  452. const struct encoder_init_data *enc_init_data)
  453. {
  454. struct dce110_link_encoder *enc110 =
  455. kzalloc(sizeof(struct dce110_link_encoder), GFP_KERNEL);
  456. if (!enc110)
  457. return NULL;
  458. dce110_link_encoder_construct(enc110,
  459. enc_init_data,
  460. &link_enc_feature,
  461. &link_enc_regs[enc_init_data->transmitter],
  462. &link_enc_aux_regs[enc_init_data->channel - 1],
  463. &link_enc_hpd_regs[enc_init_data->hpd_source]);
  464. return &enc110->base;
  465. }
  466. struct output_pixel_processor *dce100_opp_create(
  467. struct dc_context *ctx,
  468. uint32_t inst)
  469. {
  470. struct dce110_opp *opp =
  471. kzalloc(sizeof(struct dce110_opp), GFP_KERNEL);
  472. if (!opp)
  473. return NULL;
  474. dce110_opp_construct(opp,
  475. ctx, inst, &opp_regs[inst], &opp_shift, &opp_mask);
  476. return &opp->base;
  477. }
  478. struct clock_source *dce100_clock_source_create(
  479. struct dc_context *ctx,
  480. struct dc_bios *bios,
  481. enum clock_source_id id,
  482. const struct dce110_clk_src_regs *regs,
  483. bool dp_clk_src)
  484. {
  485. struct dce110_clk_src *clk_src =
  486. kzalloc(sizeof(struct dce110_clk_src), GFP_KERNEL);
  487. if (!clk_src)
  488. return NULL;
  489. if (dce110_clk_src_construct(clk_src, ctx, bios, id,
  490. regs, &cs_shift, &cs_mask)) {
  491. clk_src->base.dp_clk_src = dp_clk_src;
  492. return &clk_src->base;
  493. }
  494. BREAK_TO_DEBUGGER();
  495. return NULL;
  496. }
  497. void dce100_clock_source_destroy(struct clock_source **clk_src)
  498. {
  499. kfree(TO_DCE110_CLK_SRC(*clk_src));
  500. *clk_src = NULL;
  501. }
  502. static void destruct(struct dce110_resource_pool *pool)
  503. {
  504. unsigned int i;
  505. for (i = 0; i < pool->base.pipe_count; i++) {
  506. if (pool->base.opps[i] != NULL)
  507. dce110_opp_destroy(&pool->base.opps[i]);
  508. if (pool->base.transforms[i] != NULL)
  509. dce100_transform_destroy(&pool->base.transforms[i]);
  510. if (pool->base.ipps[i] != NULL)
  511. dce_ipp_destroy(&pool->base.ipps[i]);
  512. if (pool->base.mis[i] != NULL) {
  513. kfree(TO_DCE_MEM_INPUT(pool->base.mis[i]));
  514. pool->base.mis[i] = NULL;
  515. }
  516. if (pool->base.timing_generators[i] != NULL) {
  517. kfree(DCE110TG_FROM_TG(pool->base.timing_generators[i]));
  518. pool->base.timing_generators[i] = NULL;
  519. }
  520. }
  521. for (i = 0; i < pool->base.stream_enc_count; i++) {
  522. if (pool->base.stream_enc[i] != NULL)
  523. kfree(DCE110STRENC_FROM_STRENC(pool->base.stream_enc[i]));
  524. }
  525. for (i = 0; i < pool->base.clk_src_count; i++) {
  526. if (pool->base.clock_sources[i] != NULL)
  527. dce100_clock_source_destroy(&pool->base.clock_sources[i]);
  528. }
  529. if (pool->base.dp_clock_source != NULL)
  530. dce100_clock_source_destroy(&pool->base.dp_clock_source);
  531. for (i = 0; i < pool->base.audio_count; i++) {
  532. if (pool->base.audios[i] != NULL)
  533. dce_aud_destroy(&pool->base.audios[i]);
  534. }
  535. if (pool->base.display_clock != NULL)
  536. dce_disp_clk_destroy(&pool->base.display_clock);
  537. if (pool->base.abm != NULL)
  538. dce_abm_destroy(&pool->base.abm);
  539. if (pool->base.dmcu != NULL)
  540. dce_dmcu_destroy(&pool->base.dmcu);
  541. if (pool->base.irqs != NULL)
  542. dal_irq_service_destroy(&pool->base.irqs);
  543. }
  544. static enum dc_status build_mapped_resource(
  545. const struct dc *dc,
  546. struct dc_state *context,
  547. struct dc_stream_state *stream)
  548. {
  549. struct pipe_ctx *pipe_ctx = resource_get_head_pipe_for_stream(&context->res_ctx, stream);
  550. if (!pipe_ctx)
  551. return DC_ERROR_UNEXPECTED;
  552. dce110_resource_build_pipe_hw_param(pipe_ctx);
  553. resource_build_info_frame(pipe_ctx);
  554. return DC_OK;
  555. }
  556. bool dce100_validate_bandwidth(
  557. struct dc *dc,
  558. struct dc_state *context)
  559. {
  560. /* TODO implement when needed but for now hardcode max value*/
  561. context->bw.dce.dispclk_khz = 681000;
  562. context->bw.dce.yclk_khz = 250000 * MEMORY_TYPE_MULTIPLIER;
  563. return true;
  564. }
  565. static bool dce100_validate_surface_sets(
  566. struct dc_state *context)
  567. {
  568. int i;
  569. for (i = 0; i < context->stream_count; i++) {
  570. if (context->stream_status[i].plane_count == 0)
  571. continue;
  572. if (context->stream_status[i].plane_count > 1)
  573. return false;
  574. if (context->stream_status[i].plane_states[0]->format
  575. >= SURFACE_PIXEL_FORMAT_VIDEO_BEGIN)
  576. return false;
  577. }
  578. return true;
  579. }
  580. enum dc_status dce100_validate_global(
  581. struct dc *dc,
  582. struct dc_state *context)
  583. {
  584. if (!dce100_validate_surface_sets(context))
  585. return DC_FAIL_SURFACE_VALIDATE;
  586. return DC_OK;
  587. }
  588. enum dc_status dce100_add_stream_to_ctx(
  589. struct dc *dc,
  590. struct dc_state *new_ctx,
  591. struct dc_stream_state *dc_stream)
  592. {
  593. enum dc_status result = DC_ERROR_UNEXPECTED;
  594. result = resource_map_pool_resources(dc, new_ctx, dc_stream);
  595. if (result == DC_OK)
  596. result = resource_map_clock_resources(dc, new_ctx, dc_stream);
  597. if (result == DC_OK)
  598. result = build_mapped_resource(dc, new_ctx, dc_stream);
  599. return result;
  600. }
  601. static void dce100_destroy_resource_pool(struct resource_pool **pool)
  602. {
  603. struct dce110_resource_pool *dce110_pool = TO_DCE110_RES_POOL(*pool);
  604. destruct(dce110_pool);
  605. kfree(dce110_pool);
  606. *pool = NULL;
  607. }
  608. enum dc_status dce100_validate_plane(const struct dc_plane_state *plane_state, struct dc_caps *caps)
  609. {
  610. if (plane_state->format < SURFACE_PIXEL_FORMAT_VIDEO_BEGIN)
  611. return DC_OK;
  612. return DC_FAIL_SURFACE_VALIDATE;
  613. }
  614. static const struct resource_funcs dce100_res_pool_funcs = {
  615. .destroy = dce100_destroy_resource_pool,
  616. .link_enc_create = dce100_link_encoder_create,
  617. .validate_bandwidth = dce100_validate_bandwidth,
  618. .validate_plane = dce100_validate_plane,
  619. .add_stream_to_ctx = dce100_add_stream_to_ctx,
  620. .validate_global = dce100_validate_global
  621. };
  622. static bool construct(
  623. uint8_t num_virtual_links,
  624. struct dc *dc,
  625. struct dce110_resource_pool *pool)
  626. {
  627. unsigned int i;
  628. struct dc_context *ctx = dc->ctx;
  629. struct dc_firmware_info info;
  630. struct dc_bios *bp;
  631. struct dm_pp_static_clock_info static_clk_info = {0};
  632. ctx->dc_bios->regs = &bios_regs;
  633. pool->base.res_cap = &res_cap;
  634. pool->base.funcs = &dce100_res_pool_funcs;
  635. pool->base.underlay_pipe_index = NO_UNDERLAY_PIPE;
  636. bp = ctx->dc_bios;
  637. if ((bp->funcs->get_firmware_info(bp, &info) == BP_RESULT_OK) &&
  638. info.external_clock_source_frequency_for_dp != 0) {
  639. pool->base.dp_clock_source =
  640. dce100_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_EXTERNAL, NULL, true);
  641. pool->base.clock_sources[0] =
  642. dce100_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL0, &clk_src_regs[0], false);
  643. pool->base.clock_sources[1] =
  644. dce100_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL1, &clk_src_regs[1], false);
  645. pool->base.clock_sources[2] =
  646. dce100_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL2, &clk_src_regs[2], false);
  647. pool->base.clk_src_count = 3;
  648. } else {
  649. pool->base.dp_clock_source =
  650. dce100_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL0, &clk_src_regs[0], true);
  651. pool->base.clock_sources[0] =
  652. dce100_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL1, &clk_src_regs[1], false);
  653. pool->base.clock_sources[1] =
  654. dce100_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL2, &clk_src_regs[2], false);
  655. pool->base.clk_src_count = 2;
  656. }
  657. if (pool->base.dp_clock_source == NULL) {
  658. dm_error("DC: failed to create dp clock source!\n");
  659. BREAK_TO_DEBUGGER();
  660. goto res_create_fail;
  661. }
  662. for (i = 0; i < pool->base.clk_src_count; i++) {
  663. if (pool->base.clock_sources[i] == NULL) {
  664. dm_error("DC: failed to create clock sources!\n");
  665. BREAK_TO_DEBUGGER();
  666. goto res_create_fail;
  667. }
  668. }
  669. pool->base.display_clock = dce_disp_clk_create(ctx,
  670. &disp_clk_regs,
  671. &disp_clk_shift,
  672. &disp_clk_mask);
  673. if (pool->base.display_clock == NULL) {
  674. dm_error("DC: failed to create display clock!\n");
  675. BREAK_TO_DEBUGGER();
  676. goto res_create_fail;
  677. }
  678. pool->base.dmcu = dce_dmcu_create(ctx,
  679. &dmcu_regs,
  680. &dmcu_shift,
  681. &dmcu_mask);
  682. if (pool->base.dmcu == NULL) {
  683. dm_error("DC: failed to create dmcu!\n");
  684. BREAK_TO_DEBUGGER();
  685. goto res_create_fail;
  686. }
  687. pool->base.abm = dce_abm_create(ctx,
  688. &abm_regs,
  689. &abm_shift,
  690. &abm_mask);
  691. if (pool->base.abm == NULL) {
  692. dm_error("DC: failed to create abm!\n");
  693. BREAK_TO_DEBUGGER();
  694. goto res_create_fail;
  695. }
  696. /* get static clock information for PPLIB or firmware, save
  697. * max_clock_state
  698. */
  699. if (dm_pp_get_static_clocks(ctx, &static_clk_info))
  700. pool->base.display_clock->max_clks_state =
  701. static_clk_info.max_clocks_state;
  702. {
  703. struct irq_service_init_data init_data;
  704. init_data.ctx = dc->ctx;
  705. pool->base.irqs = dal_irq_service_dce110_create(&init_data);
  706. if (!pool->base.irqs)
  707. goto res_create_fail;
  708. }
  709. /*************************************************
  710. * Resource + asic cap harcoding *
  711. *************************************************/
  712. pool->base.underlay_pipe_index = NO_UNDERLAY_PIPE;
  713. pool->base.pipe_count = res_cap.num_timing_generator;
  714. pool->base.timing_generator_count = pool->base.res_cap->num_timing_generator;
  715. dc->caps.max_downscale_ratio = 200;
  716. dc->caps.i2c_speed_in_khz = 40;
  717. dc->caps.max_cursor_size = 128;
  718. dc->caps.dual_link_dvi = true;
  719. for (i = 0; i < pool->base.pipe_count; i++) {
  720. pool->base.timing_generators[i] =
  721. dce100_timing_generator_create(
  722. ctx,
  723. i,
  724. &dce100_tg_offsets[i]);
  725. if (pool->base.timing_generators[i] == NULL) {
  726. BREAK_TO_DEBUGGER();
  727. dm_error("DC: failed to create tg!\n");
  728. goto res_create_fail;
  729. }
  730. pool->base.mis[i] = dce100_mem_input_create(ctx, i);
  731. if (pool->base.mis[i] == NULL) {
  732. BREAK_TO_DEBUGGER();
  733. dm_error(
  734. "DC: failed to create memory input!\n");
  735. goto res_create_fail;
  736. }
  737. pool->base.ipps[i] = dce100_ipp_create(ctx, i);
  738. if (pool->base.ipps[i] == NULL) {
  739. BREAK_TO_DEBUGGER();
  740. dm_error(
  741. "DC: failed to create input pixel processor!\n");
  742. goto res_create_fail;
  743. }
  744. pool->base.transforms[i] = dce100_transform_create(ctx, i);
  745. if (pool->base.transforms[i] == NULL) {
  746. BREAK_TO_DEBUGGER();
  747. dm_error(
  748. "DC: failed to create transform!\n");
  749. goto res_create_fail;
  750. }
  751. pool->base.opps[i] = dce100_opp_create(ctx, i);
  752. if (pool->base.opps[i] == NULL) {
  753. BREAK_TO_DEBUGGER();
  754. dm_error(
  755. "DC: failed to create output pixel processor!\n");
  756. goto res_create_fail;
  757. }
  758. }
  759. dc->caps.max_planes = pool->base.pipe_count;
  760. if (!resource_construct(num_virtual_links, dc, &pool->base,
  761. &res_create_funcs))
  762. goto res_create_fail;
  763. /* Create hardware sequencer */
  764. dce100_hw_sequencer_construct(dc);
  765. return true;
  766. res_create_fail:
  767. destruct(pool);
  768. return false;
  769. }
  770. struct resource_pool *dce100_create_resource_pool(
  771. uint8_t num_virtual_links,
  772. struct dc *dc)
  773. {
  774. struct dce110_resource_pool *pool =
  775. kzalloc(sizeof(struct dce110_resource_pool), GFP_KERNEL);
  776. if (!pool)
  777. return NULL;
  778. if (construct(num_virtual_links, dc, pool))
  779. return &pool->base;
  780. BREAK_TO_DEBUGGER();
  781. return NULL;
  782. }