dce_opp.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310
  1. /* Copyright 2012-15 Advanced Micro Devices, Inc.
  2. *
  3. * Permission is hereby granted, free of charge, to any person obtaining a
  4. * copy of this software and associated documentation files (the "Software"),
  5. * to deal in the Software without restriction, including without limitation
  6. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  7. * and/or sell copies of the Software, and to permit persons to whom the
  8. * Software is furnished to do so, subject to the following conditions:
  9. *
  10. * The above copyright notice and this permission notice shall be included in
  11. * all copies or substantial portions of the Software.
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  17. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  18. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  19. * OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * Authors: AMD
  22. *
  23. */
  24. #ifndef __DC_OPP_DCE_H__
  25. #define __DC_OPP_DCE_H__
  26. #include "dc_types.h"
  27. #include "opp.h"
  28. #include "core_types.h"
  29. #define FROM_DCE11_OPP(opp)\
  30. container_of(opp, struct dce110_opp, base)
  31. enum dce110_opp_reg_type {
  32. DCE110_OPP_REG_DCP = 0,
  33. DCE110_OPP_REG_DCFE,
  34. DCE110_OPP_REG_FMT,
  35. DCE110_OPP_REG_MAX
  36. };
  37. #define OPP_COMMON_REG_LIST_BASE(id) \
  38. SRI(FMT_DYNAMIC_EXP_CNTL, FMT, id), \
  39. SRI(FMT_BIT_DEPTH_CONTROL, FMT, id), \
  40. SRI(FMT_CONTROL, FMT, id), \
  41. SRI(FMT_DITHER_RAND_R_SEED, FMT, id), \
  42. SRI(FMT_DITHER_RAND_G_SEED, FMT, id), \
  43. SRI(FMT_DITHER_RAND_B_SEED, FMT, id), \
  44. SRI(FMT_CLAMP_CNTL, FMT, id), \
  45. SRI(FMT_CLAMP_COMPONENT_R, FMT, id), \
  46. SRI(FMT_CLAMP_COMPONENT_G, FMT, id), \
  47. SRI(FMT_CLAMP_COMPONENT_B, FMT, id)
  48. #define OPP_DCE_80_REG_LIST(id) \
  49. OPP_COMMON_REG_LIST_BASE(id), \
  50. SRI(FMT_TEMPORAL_DITHER_PATTERN_CONTROL, FMT, id), \
  51. SRI(FMT_TEMPORAL_DITHER_PROGRAMMABLE_PATTERN_S_MATRIX, FMT, id), \
  52. SRI(FMT_TEMPORAL_DITHER_PROGRAMMABLE_PATTERN_T_MATRIX, FMT, id)
  53. #define OPP_DCE_100_REG_LIST(id) \
  54. OPP_COMMON_REG_LIST_BASE(id), \
  55. SRI(FMT_TEMPORAL_DITHER_PATTERN_CONTROL, FMT, id), \
  56. SRI(FMT_TEMPORAL_DITHER_PROGRAMMABLE_PATTERN_S_MATRIX, FMT, id), \
  57. SRI(FMT_TEMPORAL_DITHER_PROGRAMMABLE_PATTERN_T_MATRIX, FMT, id)
  58. #define OPP_DCE_110_REG_LIST(id) \
  59. OPP_COMMON_REG_LIST_BASE(id), \
  60. SRI(FMT_TEMPORAL_DITHER_PATTERN_CONTROL, FMT, id), \
  61. SRI(FMT_TEMPORAL_DITHER_PROGRAMMABLE_PATTERN_S_MATRIX, FMT, id), \
  62. SRI(FMT_TEMPORAL_DITHER_PROGRAMMABLE_PATTERN_T_MATRIX, FMT, id)
  63. #define OPP_DCE_112_REG_LIST(id) \
  64. OPP_COMMON_REG_LIST_BASE(id), \
  65. SRI(FMT_TEMPORAL_DITHER_PATTERN_CONTROL, FMT, id), \
  66. SRI(FMT_TEMPORAL_DITHER_PROGRAMMABLE_PATTERN_S_MATRIX, FMT, id), \
  67. SRI(FMT_TEMPORAL_DITHER_PROGRAMMABLE_PATTERN_T_MATRIX, FMT, id), \
  68. SRI(CONTROL, FMT_MEMORY, id)
  69. #define OPP_DCE_120_REG_LIST(id) \
  70. OPP_COMMON_REG_LIST_BASE(id), \
  71. SRI(CONTROL, FMT_MEMORY, id)
  72. #define OPP_SF(reg_name, field_name, post_fix)\
  73. .field_name = reg_name ## __ ## field_name ## post_fix
  74. #define OPP_COMMON_MASK_SH_LIST_DCE_COMMON_BASE(mask_sh)\
  75. OPP_SF(FMT_DYNAMIC_EXP_CNTL, FMT_DYNAMIC_EXP_EN, mask_sh),\
  76. OPP_SF(FMT_DYNAMIC_EXP_CNTL, FMT_DYNAMIC_EXP_MODE, mask_sh),\
  77. OPP_SF(FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_EN, mask_sh),\
  78. OPP_SF(FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_DEPTH, mask_sh),\
  79. OPP_SF(FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_MODE, mask_sh),\
  80. OPP_SF(FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_EN, mask_sh),\
  81. OPP_SF(FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_DEPTH, mask_sh),\
  82. OPP_SF(FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_MODE, mask_sh),\
  83. OPP_SF(FMT_BIT_DEPTH_CONTROL, FMT_HIGHPASS_RANDOM_ENABLE, mask_sh),\
  84. OPP_SF(FMT_BIT_DEPTH_CONTROL, FMT_FRAME_RANDOM_ENABLE, mask_sh),\
  85. OPP_SF(FMT_BIT_DEPTH_CONTROL, FMT_RGB_RANDOM_ENABLE, mask_sh),\
  86. OPP_SF(FMT_BIT_DEPTH_CONTROL, FMT_TEMPORAL_DITHER_EN, mask_sh),\
  87. OPP_SF(FMT_DITHER_RAND_R_SEED, FMT_RAND_R_SEED, mask_sh),\
  88. OPP_SF(FMT_DITHER_RAND_G_SEED, FMT_RAND_G_SEED, mask_sh),\
  89. OPP_SF(FMT_DITHER_RAND_B_SEED, FMT_RAND_B_SEED, mask_sh),\
  90. OPP_SF(FMT_BIT_DEPTH_CONTROL, FMT_TEMPORAL_DITHER_EN, mask_sh),\
  91. OPP_SF(FMT_BIT_DEPTH_CONTROL, FMT_TEMPORAL_DITHER_RESET, mask_sh),\
  92. OPP_SF(FMT_BIT_DEPTH_CONTROL, FMT_TEMPORAL_DITHER_OFFSET, mask_sh),\
  93. OPP_SF(FMT_BIT_DEPTH_CONTROL, FMT_TEMPORAL_DITHER_DEPTH, mask_sh),\
  94. OPP_SF(FMT_BIT_DEPTH_CONTROL, FMT_TEMPORAL_LEVEL, mask_sh),\
  95. OPP_SF(FMT_BIT_DEPTH_CONTROL, FMT_25FRC_SEL, mask_sh),\
  96. OPP_SF(FMT_BIT_DEPTH_CONTROL, FMT_50FRC_SEL, mask_sh),\
  97. OPP_SF(FMT_BIT_DEPTH_CONTROL, FMT_75FRC_SEL, mask_sh),\
  98. OPP_SF(FMT_CONTROL, FMT_SRC_SELECT, mask_sh),\
  99. OPP_SF(FMT_CLAMP_CNTL, FMT_CLAMP_DATA_EN, mask_sh),\
  100. OPP_SF(FMT_CLAMP_CNTL, FMT_CLAMP_COLOR_FORMAT, mask_sh),\
  101. OPP_SF(FMT_CLAMP_COMPONENT_R, FMT_CLAMP_LOWER_R, mask_sh),\
  102. OPP_SF(FMT_CLAMP_COMPONENT_R, FMT_CLAMP_UPPER_R, mask_sh),\
  103. OPP_SF(FMT_CLAMP_COMPONENT_G, FMT_CLAMP_LOWER_G, mask_sh),\
  104. OPP_SF(FMT_CLAMP_COMPONENT_G, FMT_CLAMP_UPPER_G, mask_sh),\
  105. OPP_SF(FMT_CLAMP_COMPONENT_B, FMT_CLAMP_LOWER_B, mask_sh),\
  106. OPP_SF(FMT_CLAMP_COMPONENT_B, FMT_CLAMP_UPPER_B, mask_sh),\
  107. OPP_SF(FMT_CONTROL, FMT_PIXEL_ENCODING, mask_sh),\
  108. OPP_SF(FMT_CONTROL, FMT_SUBSAMPLING_MODE, mask_sh),\
  109. OPP_SF(FMT_CONTROL, FMT_SUBSAMPLING_ORDER, mask_sh)
  110. #define OPP_COMMON_MASK_SH_LIST_DCE_110(mask_sh)\
  111. OPP_COMMON_MASK_SH_LIST_DCE_COMMON_BASE(mask_sh),\
  112. OPP_SF(FMT_CONTROL, FMT_SPATIAL_DITHER_FRAME_COUNTER_MAX, mask_sh),\
  113. OPP_SF(FMT_CONTROL, FMT_SPATIAL_DITHER_FRAME_COUNTER_BIT_SWAP, mask_sh),\
  114. OPP_SF(FMT_CONTROL, FMT_STEREOSYNC_OVERRIDE, mask_sh)
  115. #define OPP_COMMON_MASK_SH_LIST_DCE_100(mask_sh)\
  116. OPP_COMMON_MASK_SH_LIST_DCE_COMMON_BASE(mask_sh),\
  117. OPP_SF(FMT_CONTROL, FMT_SPATIAL_DITHER_FRAME_COUNTER_MAX, mask_sh),\
  118. OPP_SF(FMT_CONTROL, FMT_SPATIAL_DITHER_FRAME_COUNTER_BIT_SWAP, mask_sh),\
  119. OPP_SF(FMT_CONTROL, FMT_STEREOSYNC_OVERRIDE, mask_sh)
  120. #define OPP_COMMON_MASK_SH_LIST_DCE_112(mask_sh)\
  121. OPP_COMMON_MASK_SH_LIST_DCE_COMMON_BASE(mask_sh),\
  122. OPP_SF(FMT_MEMORY0_CONTROL, FMT420_MEM0_SOURCE_SEL, mask_sh),\
  123. OPP_SF(FMT_MEMORY0_CONTROL, FMT420_MEM0_PWR_FORCE, mask_sh),\
  124. OPP_SF(FMT_CONTROL, FMT_420_PIXEL_PHASE_LOCKED_CLEAR, mask_sh),\
  125. OPP_SF(FMT_CONTROL, FMT_420_PIXEL_PHASE_LOCKED, mask_sh),\
  126. OPP_SF(FMT_CONTROL, FMT_CBCR_BIT_REDUCTION_BYPASS, mask_sh),\
  127. OPP_SF(FMT_CONTROL, FMT_SPATIAL_DITHER_FRAME_COUNTER_MAX, mask_sh),\
  128. OPP_SF(FMT_CONTROL, FMT_SPATIAL_DITHER_FRAME_COUNTER_BIT_SWAP, mask_sh),\
  129. OPP_SF(FMT_CONTROL, FMT_STEREOSYNC_OVERRIDE, mask_sh)
  130. #define OPP_COMMON_MASK_SH_LIST_DCE_80(mask_sh)\
  131. OPP_COMMON_MASK_SH_LIST_DCE_COMMON_BASE(mask_sh)
  132. #define OPP_COMMON_MASK_SH_LIST_DCE_120(mask_sh)\
  133. OPP_SF(FMT0_FMT_DYNAMIC_EXP_CNTL, FMT_DYNAMIC_EXP_EN, mask_sh),\
  134. OPP_SF(FMT0_FMT_DYNAMIC_EXP_CNTL, FMT_DYNAMIC_EXP_MODE, mask_sh),\
  135. OPP_SF(FMT0_FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_EN, mask_sh),\
  136. OPP_SF(FMT0_FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_DEPTH, mask_sh),\
  137. OPP_SF(FMT0_FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_MODE, mask_sh),\
  138. OPP_SF(FMT0_FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_EN, mask_sh),\
  139. OPP_SF(FMT0_FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_DEPTH, mask_sh),\
  140. OPP_SF(FMT0_FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_MODE, mask_sh),\
  141. OPP_SF(FMT0_FMT_BIT_DEPTH_CONTROL, FMT_TEMPORAL_DITHER_EN, mask_sh),\
  142. OPP_SF(FMT0_FMT_BIT_DEPTH_CONTROL, FMT_TEMPORAL_DITHER_RESET, mask_sh),\
  143. OPP_SF(FMT0_FMT_BIT_DEPTH_CONTROL, FMT_TEMPORAL_DITHER_OFFSET, mask_sh),\
  144. OPP_SF(FMT0_FMT_BIT_DEPTH_CONTROL, FMT_TEMPORAL_DITHER_DEPTH, mask_sh),\
  145. OPP_SF(FMT0_FMT_BIT_DEPTH_CONTROL, FMT_TEMPORAL_LEVEL, mask_sh),\
  146. OPP_SF(FMT0_FMT_BIT_DEPTH_CONTROL, FMT_25FRC_SEL, mask_sh),\
  147. OPP_SF(FMT0_FMT_BIT_DEPTH_CONTROL, FMT_50FRC_SEL, mask_sh),\
  148. OPP_SF(FMT0_FMT_BIT_DEPTH_CONTROL, FMT_75FRC_SEL, mask_sh),\
  149. OPP_SF(FMT0_FMT_BIT_DEPTH_CONTROL, FMT_HIGHPASS_RANDOM_ENABLE, mask_sh),\
  150. OPP_SF(FMT0_FMT_BIT_DEPTH_CONTROL, FMT_FRAME_RANDOM_ENABLE, mask_sh),\
  151. OPP_SF(FMT0_FMT_BIT_DEPTH_CONTROL, FMT_RGB_RANDOM_ENABLE, mask_sh),\
  152. OPP_SF(FMT0_FMT_BIT_DEPTH_CONTROL, FMT_TEMPORAL_DITHER_EN, mask_sh),\
  153. OPP_SF(FMT0_FMT_CONTROL, FMT_SPATIAL_DITHER_FRAME_COUNTER_MAX, mask_sh),\
  154. OPP_SF(FMT0_FMT_CONTROL, FMT_SPATIAL_DITHER_FRAME_COUNTER_BIT_SWAP, mask_sh),\
  155. OPP_SF(FMT0_FMT_CONTROL, FMT_STEREOSYNC_OVERRIDE, mask_sh),\
  156. OPP_SF(FMT0_FMT_DITHER_RAND_R_SEED, FMT_RAND_R_SEED, mask_sh),\
  157. OPP_SF(FMT0_FMT_DITHER_RAND_G_SEED, FMT_RAND_G_SEED, mask_sh),\
  158. OPP_SF(FMT0_FMT_DITHER_RAND_B_SEED, FMT_RAND_B_SEED, mask_sh),\
  159. OPP_SF(FMT_MEMORY0_CONTROL, FMT420_MEM0_SOURCE_SEL, mask_sh),\
  160. OPP_SF(FMT_MEMORY0_CONTROL, FMT420_MEM0_PWR_FORCE, mask_sh),\
  161. OPP_SF(FMT0_FMT_CONTROL, FMT_SRC_SELECT, mask_sh),\
  162. OPP_SF(FMT0_FMT_CONTROL, FMT_420_PIXEL_PHASE_LOCKED_CLEAR, mask_sh),\
  163. OPP_SF(FMT0_FMT_CONTROL, FMT_420_PIXEL_PHASE_LOCKED, mask_sh),\
  164. OPP_SF(FMT0_FMT_CLAMP_CNTL, FMT_CLAMP_DATA_EN, mask_sh),\
  165. OPP_SF(FMT0_FMT_CLAMP_CNTL, FMT_CLAMP_COLOR_FORMAT, mask_sh),\
  166. OPP_SF(FMT0_FMT_CLAMP_COMPONENT_R, FMT_CLAMP_LOWER_R, mask_sh),\
  167. OPP_SF(FMT0_FMT_CLAMP_COMPONENT_R, FMT_CLAMP_UPPER_R, mask_sh),\
  168. OPP_SF(FMT0_FMT_CLAMP_COMPONENT_G, FMT_CLAMP_LOWER_G, mask_sh),\
  169. OPP_SF(FMT0_FMT_CLAMP_COMPONENT_G, FMT_CLAMP_UPPER_G, mask_sh),\
  170. OPP_SF(FMT0_FMT_CLAMP_COMPONENT_B, FMT_CLAMP_LOWER_B, mask_sh),\
  171. OPP_SF(FMT0_FMT_CLAMP_COMPONENT_B, FMT_CLAMP_UPPER_B, mask_sh),\
  172. OPP_SF(FMT0_FMT_CONTROL, FMT_PIXEL_ENCODING, mask_sh),\
  173. OPP_SF(FMT0_FMT_CONTROL, FMT_SUBSAMPLING_MODE, mask_sh),\
  174. OPP_SF(FMT0_FMT_CONTROL, FMT_SUBSAMPLING_ORDER, mask_sh),\
  175. OPP_SF(FMT0_FMT_CONTROL, FMT_CBCR_BIT_REDUCTION_BYPASS, mask_sh)
  176. #define OPP_REG_FIELD_LIST(type) \
  177. type FMT_DYNAMIC_EXP_EN; \
  178. type FMT_DYNAMIC_EXP_MODE; \
  179. type FMT_TRUNCATE_EN; \
  180. type FMT_TRUNCATE_DEPTH; \
  181. type FMT_TRUNCATE_MODE; \
  182. type FMT_SPATIAL_DITHER_EN; \
  183. type FMT_SPATIAL_DITHER_DEPTH; \
  184. type FMT_SPATIAL_DITHER_MODE; \
  185. type FMT_TEMPORAL_DITHER_EN; \
  186. type FMT_TEMPORAL_DITHER_RESET; \
  187. type FMT_TEMPORAL_DITHER_OFFSET; \
  188. type FMT_TEMPORAL_DITHER_DEPTH; \
  189. type FMT_TEMPORAL_LEVEL; \
  190. type FMT_25FRC_SEL; \
  191. type FMT_50FRC_SEL; \
  192. type FMT_75FRC_SEL; \
  193. type FMT_HIGHPASS_RANDOM_ENABLE; \
  194. type FMT_FRAME_RANDOM_ENABLE; \
  195. type FMT_RGB_RANDOM_ENABLE; \
  196. type FMT_SPATIAL_DITHER_FRAME_COUNTER_MAX; \
  197. type FMT_SPATIAL_DITHER_FRAME_COUNTER_BIT_SWAP; \
  198. type FMT_STEREOSYNC_OVERRIDE; \
  199. type FMT_RAND_R_SEED; \
  200. type FMT_RAND_G_SEED; \
  201. type FMT_RAND_B_SEED; \
  202. type FMT420_MEM0_SOURCE_SEL; \
  203. type FMT420_MEM0_PWR_FORCE; \
  204. type FMT_SRC_SELECT; \
  205. type FMT_420_PIXEL_PHASE_LOCKED_CLEAR; \
  206. type FMT_420_PIXEL_PHASE_LOCKED; \
  207. type FMT_CLAMP_DATA_EN; \
  208. type FMT_CLAMP_COLOR_FORMAT; \
  209. type FMT_CLAMP_LOWER_R; \
  210. type FMT_CLAMP_UPPER_R; \
  211. type FMT_CLAMP_LOWER_G; \
  212. type FMT_CLAMP_UPPER_G; \
  213. type FMT_CLAMP_LOWER_B; \
  214. type FMT_CLAMP_UPPER_B; \
  215. type FMT_PIXEL_ENCODING; \
  216. type FMT_SUBSAMPLING_ORDER; \
  217. type FMT_SUBSAMPLING_MODE; \
  218. type FMT_CBCR_BIT_REDUCTION_BYPASS;\
  219. struct dce_opp_shift {
  220. OPP_REG_FIELD_LIST(uint8_t)
  221. };
  222. struct dce_opp_mask {
  223. OPP_REG_FIELD_LIST(uint32_t)
  224. };
  225. struct dce_opp_registers {
  226. uint32_t FMT_DYNAMIC_EXP_CNTL;
  227. uint32_t FMT_BIT_DEPTH_CONTROL;
  228. uint32_t FMT_CONTROL;
  229. uint32_t FMT_DITHER_RAND_R_SEED;
  230. uint32_t FMT_DITHER_RAND_G_SEED;
  231. uint32_t FMT_DITHER_RAND_B_SEED;
  232. uint32_t FMT_TEMPORAL_DITHER_PATTERN_CONTROL;
  233. uint32_t FMT_TEMPORAL_DITHER_PROGRAMMABLE_PATTERN_S_MATRIX;
  234. uint32_t FMT_TEMPORAL_DITHER_PROGRAMMABLE_PATTERN_T_MATRIX;
  235. uint32_t CONTROL;
  236. uint32_t FMT_CLAMP_CNTL;
  237. uint32_t FMT_CLAMP_COMPONENT_R;
  238. uint32_t FMT_CLAMP_COMPONENT_G;
  239. uint32_t FMT_CLAMP_COMPONENT_B;
  240. };
  241. /* OPP RELATED */
  242. #define TO_DCE110_OPP(opp)\
  243. container_of(opp, struct dce110_opp, base)
  244. struct dce110_opp {
  245. struct output_pixel_processor base;
  246. const struct dce_opp_registers *regs;
  247. const struct dce_opp_shift *opp_shift;
  248. const struct dce_opp_mask *opp_mask;
  249. };
  250. void dce110_opp_construct(struct dce110_opp *opp110,
  251. struct dc_context *ctx,
  252. uint32_t inst,
  253. const struct dce_opp_registers *regs,
  254. const struct dce_opp_shift *opp_shift,
  255. const struct dce_opp_mask *opp_mask);
  256. void dce110_opp_destroy(struct output_pixel_processor **opp);
  257. /* FORMATTER RELATED */
  258. void dce110_opp_program_bit_depth_reduction(
  259. struct output_pixel_processor *opp,
  260. const struct bit_depth_reduction_params *params);
  261. void dce110_opp_program_clamping_and_pixel_encoding(
  262. struct output_pixel_processor *opp,
  263. const struct clamping_and_pixel_encoding_params *params);
  264. void dce110_opp_set_dyn_expansion(
  265. struct output_pixel_processor *opp,
  266. enum dc_color_space color_sp,
  267. enum dc_color_depth color_dpth,
  268. enum signal_type signal);
  269. void dce110_opp_program_fmt(
  270. struct output_pixel_processor *opp,
  271. struct bit_depth_reduction_params *fmt_bit_depth,
  272. struct clamping_and_pixel_encoding_params *clamping);
  273. void dce110_opp_set_clamping(
  274. struct dce110_opp *opp110,
  275. const struct clamping_and_pixel_encoding_params *params);
  276. #endif