dce_ipp.h 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238
  1. /*
  2. * Copyright 2017 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: AMD
  23. *
  24. */
  25. #ifndef _DCE_IPP_H_
  26. #define _DCE_IPP_H_
  27. #include "ipp.h"
  28. #define TO_DCE_IPP(ipp)\
  29. container_of(ipp, struct dce_ipp, base)
  30. #define IPP_COMMON_REG_LIST_DCE_BASE(id) \
  31. SRI(CUR_UPDATE, DCP, id), \
  32. SRI(CUR_CONTROL, DCP, id), \
  33. SRI(CUR_POSITION, DCP, id), \
  34. SRI(CUR_HOT_SPOT, DCP, id), \
  35. SRI(CUR_COLOR1, DCP, id), \
  36. SRI(CUR_COLOR2, DCP, id), \
  37. SRI(CUR_SIZE, DCP, id), \
  38. SRI(CUR_SURFACE_ADDRESS_HIGH, DCP, id), \
  39. SRI(CUR_SURFACE_ADDRESS, DCP, id), \
  40. SRI(PRESCALE_GRPH_CONTROL, DCP, id), \
  41. SRI(PRESCALE_VALUES_GRPH_R, DCP, id), \
  42. SRI(PRESCALE_VALUES_GRPH_G, DCP, id), \
  43. SRI(PRESCALE_VALUES_GRPH_B, DCP, id), \
  44. SRI(INPUT_GAMMA_CONTROL, DCP, id), \
  45. SRI(DC_LUT_WRITE_EN_MASK, DCP, id), \
  46. SRI(DC_LUT_RW_MODE, DCP, id), \
  47. SRI(DC_LUT_CONTROL, DCP, id), \
  48. SRI(DC_LUT_RW_INDEX, DCP, id), \
  49. SRI(DC_LUT_SEQ_COLOR, DCP, id), \
  50. SRI(DEGAMMA_CONTROL, DCP, id)
  51. #define IPP_DCE100_REG_LIST_DCE_BASE(id) \
  52. IPP_COMMON_REG_LIST_DCE_BASE(id), \
  53. SRI(DCFE_MEM_PWR_CTRL, CRTC, id)
  54. #define IPP_DCE110_REG_LIST_DCE_BASE(id) \
  55. IPP_COMMON_REG_LIST_DCE_BASE(id), \
  56. SRI(DCFE_MEM_PWR_CTRL, DCFE, id)
  57. #define IPP_SF(reg_name, field_name, post_fix)\
  58. .field_name = reg_name ## __ ## field_name ## post_fix
  59. #define IPP_COMMON_MASK_SH_LIST_DCE_COMMON_BASE(mask_sh) \
  60. IPP_SF(CUR_UPDATE, CURSOR_UPDATE_LOCK, mask_sh), \
  61. IPP_SF(CUR_CONTROL, CURSOR_EN, mask_sh), \
  62. IPP_SF(CUR_CONTROL, CURSOR_MODE, mask_sh), \
  63. IPP_SF(CUR_CONTROL, CURSOR_2X_MAGNIFY, mask_sh), \
  64. IPP_SF(CUR_CONTROL, CUR_INV_TRANS_CLAMP, mask_sh), \
  65. IPP_SF(CUR_POSITION, CURSOR_X_POSITION, mask_sh), \
  66. IPP_SF(CUR_POSITION, CURSOR_Y_POSITION, mask_sh), \
  67. IPP_SF(CUR_HOT_SPOT, CURSOR_HOT_SPOT_X, mask_sh), \
  68. IPP_SF(CUR_HOT_SPOT, CURSOR_HOT_SPOT_Y, mask_sh), \
  69. IPP_SF(CUR_COLOR1, CUR_COLOR1_BLUE, mask_sh), \
  70. IPP_SF(CUR_COLOR1, CUR_COLOR1_GREEN, mask_sh), \
  71. IPP_SF(CUR_COLOR1, CUR_COLOR1_RED, mask_sh), \
  72. IPP_SF(CUR_COLOR2, CUR_COLOR2_BLUE, mask_sh), \
  73. IPP_SF(CUR_COLOR2, CUR_COLOR2_GREEN, mask_sh), \
  74. IPP_SF(CUR_COLOR2, CUR_COLOR2_RED, mask_sh), \
  75. IPP_SF(CUR_SIZE, CURSOR_WIDTH, mask_sh), \
  76. IPP_SF(CUR_SIZE, CURSOR_HEIGHT, mask_sh), \
  77. IPP_SF(CUR_SURFACE_ADDRESS_HIGH, CURSOR_SURFACE_ADDRESS_HIGH, mask_sh), \
  78. IPP_SF(CUR_SURFACE_ADDRESS, CURSOR_SURFACE_ADDRESS, mask_sh), \
  79. IPP_SF(PRESCALE_GRPH_CONTROL, GRPH_PRESCALE_BYPASS, mask_sh), \
  80. IPP_SF(PRESCALE_VALUES_GRPH_R, GRPH_PRESCALE_SCALE_R, mask_sh), \
  81. IPP_SF(PRESCALE_VALUES_GRPH_R, GRPH_PRESCALE_BIAS_R, mask_sh), \
  82. IPP_SF(PRESCALE_VALUES_GRPH_G, GRPH_PRESCALE_SCALE_G, mask_sh), \
  83. IPP_SF(PRESCALE_VALUES_GRPH_G, GRPH_PRESCALE_BIAS_G, mask_sh), \
  84. IPP_SF(PRESCALE_VALUES_GRPH_B, GRPH_PRESCALE_SCALE_B, mask_sh), \
  85. IPP_SF(PRESCALE_VALUES_GRPH_B, GRPH_PRESCALE_BIAS_B, mask_sh), \
  86. IPP_SF(INPUT_GAMMA_CONTROL, GRPH_INPUT_GAMMA_MODE, mask_sh), \
  87. IPP_SF(DC_LUT_WRITE_EN_MASK, DC_LUT_WRITE_EN_MASK, mask_sh), \
  88. IPP_SF(DC_LUT_RW_MODE, DC_LUT_RW_MODE, mask_sh), \
  89. IPP_SF(DC_LUT_CONTROL, DC_LUT_DATA_R_FORMAT, mask_sh), \
  90. IPP_SF(DC_LUT_CONTROL, DC_LUT_DATA_G_FORMAT, mask_sh), \
  91. IPP_SF(DC_LUT_CONTROL, DC_LUT_DATA_B_FORMAT, mask_sh), \
  92. IPP_SF(DC_LUT_RW_INDEX, DC_LUT_RW_INDEX, mask_sh), \
  93. IPP_SF(DC_LUT_SEQ_COLOR, DC_LUT_SEQ_COLOR, mask_sh), \
  94. IPP_SF(DEGAMMA_CONTROL, GRPH_DEGAMMA_MODE, mask_sh), \
  95. IPP_SF(DEGAMMA_CONTROL, CURSOR_DEGAMMA_MODE, mask_sh), \
  96. IPP_SF(DEGAMMA_CONTROL, CURSOR2_DEGAMMA_MODE, mask_sh)
  97. #define IPP_DCE100_MASK_SH_LIST_DCE_COMMON_BASE(mask_sh) \
  98. IPP_COMMON_MASK_SH_LIST_DCE_COMMON_BASE(mask_sh), \
  99. IPP_SF(DCFE_MEM_PWR_CTRL, DCP_LUT_MEM_PWR_DIS, mask_sh)
  100. #define IPP_DCE120_MASK_SH_LIST_SOC_BASE(mask_sh) \
  101. IPP_SF(DCP0_CUR_UPDATE, CURSOR_UPDATE_LOCK, mask_sh), \
  102. IPP_SF(DCP0_CUR_CONTROL, CURSOR_EN, mask_sh), \
  103. IPP_SF(DCP0_CUR_CONTROL, CURSOR_MODE, mask_sh), \
  104. IPP_SF(DCP0_CUR_CONTROL, CURSOR_2X_MAGNIFY, mask_sh), \
  105. IPP_SF(DCP0_CUR_CONTROL, CUR_INV_TRANS_CLAMP, mask_sh), \
  106. IPP_SF(DCP0_CUR_POSITION, CURSOR_X_POSITION, mask_sh), \
  107. IPP_SF(DCP0_CUR_POSITION, CURSOR_Y_POSITION, mask_sh), \
  108. IPP_SF(DCP0_CUR_HOT_SPOT, CURSOR_HOT_SPOT_X, mask_sh), \
  109. IPP_SF(DCP0_CUR_HOT_SPOT, CURSOR_HOT_SPOT_Y, mask_sh), \
  110. IPP_SF(DCP0_CUR_COLOR1, CUR_COLOR1_BLUE, mask_sh), \
  111. IPP_SF(DCP0_CUR_COLOR1, CUR_COLOR1_GREEN, mask_sh), \
  112. IPP_SF(DCP0_CUR_COLOR1, CUR_COLOR1_RED, mask_sh), \
  113. IPP_SF(DCP0_CUR_COLOR2, CUR_COLOR2_BLUE, mask_sh), \
  114. IPP_SF(DCP0_CUR_COLOR2, CUR_COLOR2_GREEN, mask_sh), \
  115. IPP_SF(DCP0_CUR_COLOR2, CUR_COLOR2_RED, mask_sh), \
  116. IPP_SF(DCP0_CUR_SIZE, CURSOR_WIDTH, mask_sh), \
  117. IPP_SF(DCP0_CUR_SIZE, CURSOR_HEIGHT, mask_sh), \
  118. IPP_SF(DCP0_CUR_SURFACE_ADDRESS_HIGH, CURSOR_SURFACE_ADDRESS_HIGH, mask_sh), \
  119. IPP_SF(DCP0_CUR_SURFACE_ADDRESS, CURSOR_SURFACE_ADDRESS, mask_sh), \
  120. IPP_SF(DCP0_PRESCALE_GRPH_CONTROL, GRPH_PRESCALE_BYPASS, mask_sh), \
  121. IPP_SF(DCP0_PRESCALE_VALUES_GRPH_R, GRPH_PRESCALE_SCALE_R, mask_sh), \
  122. IPP_SF(DCP0_PRESCALE_VALUES_GRPH_R, GRPH_PRESCALE_BIAS_R, mask_sh), \
  123. IPP_SF(DCP0_PRESCALE_VALUES_GRPH_G, GRPH_PRESCALE_SCALE_G, mask_sh), \
  124. IPP_SF(DCP0_PRESCALE_VALUES_GRPH_G, GRPH_PRESCALE_BIAS_G, mask_sh), \
  125. IPP_SF(DCP0_PRESCALE_VALUES_GRPH_B, GRPH_PRESCALE_SCALE_B, mask_sh), \
  126. IPP_SF(DCP0_PRESCALE_VALUES_GRPH_B, GRPH_PRESCALE_BIAS_B, mask_sh), \
  127. IPP_SF(DCP0_INPUT_GAMMA_CONTROL, GRPH_INPUT_GAMMA_MODE, mask_sh), \
  128. IPP_SF(DCFE0_DCFE_MEM_PWR_CTRL, DCP_LUT_MEM_PWR_DIS, mask_sh), \
  129. IPP_SF(DCP0_DC_LUT_WRITE_EN_MASK, DC_LUT_WRITE_EN_MASK, mask_sh), \
  130. IPP_SF(DCP0_DC_LUT_RW_MODE, DC_LUT_RW_MODE, mask_sh), \
  131. IPP_SF(DCP0_DC_LUT_CONTROL, DC_LUT_DATA_R_FORMAT, mask_sh), \
  132. IPP_SF(DCP0_DC_LUT_CONTROL, DC_LUT_DATA_G_FORMAT, mask_sh), \
  133. IPP_SF(DCP0_DC_LUT_CONTROL, DC_LUT_DATA_B_FORMAT, mask_sh), \
  134. IPP_SF(DCP0_DC_LUT_RW_INDEX, DC_LUT_RW_INDEX, mask_sh), \
  135. IPP_SF(DCP0_DC_LUT_SEQ_COLOR, DC_LUT_SEQ_COLOR, mask_sh), \
  136. IPP_SF(DCP0_DEGAMMA_CONTROL, GRPH_DEGAMMA_MODE, mask_sh), \
  137. IPP_SF(DCP0_DEGAMMA_CONTROL, CURSOR_DEGAMMA_MODE, mask_sh), \
  138. IPP_SF(DCP0_DEGAMMA_CONTROL, CURSOR2_DEGAMMA_MODE, mask_sh)
  139. #define IPP_REG_FIELD_LIST(type) \
  140. type CURSOR_UPDATE_LOCK; \
  141. type CURSOR_EN; \
  142. type CURSOR_X_POSITION; \
  143. type CURSOR_Y_POSITION; \
  144. type CURSOR_HOT_SPOT_X; \
  145. type CURSOR_HOT_SPOT_Y; \
  146. type CURSOR_MODE; \
  147. type CURSOR_2X_MAGNIFY; \
  148. type CUR_INV_TRANS_CLAMP; \
  149. type CUR_COLOR1_BLUE; \
  150. type CUR_COLOR1_GREEN; \
  151. type CUR_COLOR1_RED; \
  152. type CUR_COLOR2_BLUE; \
  153. type CUR_COLOR2_GREEN; \
  154. type CUR_COLOR2_RED; \
  155. type CURSOR_WIDTH; \
  156. type CURSOR_HEIGHT; \
  157. type CURSOR_SURFACE_ADDRESS_HIGH; \
  158. type CURSOR_SURFACE_ADDRESS; \
  159. type GRPH_PRESCALE_BYPASS; \
  160. type GRPH_PRESCALE_SCALE_R; \
  161. type GRPH_PRESCALE_BIAS_R; \
  162. type GRPH_PRESCALE_SCALE_G; \
  163. type GRPH_PRESCALE_BIAS_G; \
  164. type GRPH_PRESCALE_SCALE_B; \
  165. type GRPH_PRESCALE_BIAS_B; \
  166. type GRPH_INPUT_GAMMA_MODE; \
  167. type DCP_LUT_MEM_PWR_DIS; \
  168. type DC_LUT_WRITE_EN_MASK; \
  169. type DC_LUT_RW_MODE; \
  170. type DC_LUT_DATA_R_FORMAT; \
  171. type DC_LUT_DATA_G_FORMAT; \
  172. type DC_LUT_DATA_B_FORMAT; \
  173. type DC_LUT_RW_INDEX; \
  174. type DC_LUT_SEQ_COLOR; \
  175. type GRPH_DEGAMMA_MODE; \
  176. type CURSOR_DEGAMMA_MODE; \
  177. type CURSOR2_DEGAMMA_MODE
  178. struct dce_ipp_shift {
  179. IPP_REG_FIELD_LIST(uint8_t);
  180. };
  181. struct dce_ipp_mask {
  182. IPP_REG_FIELD_LIST(uint32_t);
  183. };
  184. struct dce_ipp_registers {
  185. uint32_t CUR_UPDATE;
  186. uint32_t CUR_CONTROL;
  187. uint32_t CUR_POSITION;
  188. uint32_t CUR_HOT_SPOT;
  189. uint32_t CUR_COLOR1;
  190. uint32_t CUR_COLOR2;
  191. uint32_t CUR_SIZE;
  192. uint32_t CUR_SURFACE_ADDRESS_HIGH;
  193. uint32_t CUR_SURFACE_ADDRESS;
  194. uint32_t PRESCALE_GRPH_CONTROL;
  195. uint32_t PRESCALE_VALUES_GRPH_R;
  196. uint32_t PRESCALE_VALUES_GRPH_G;
  197. uint32_t PRESCALE_VALUES_GRPH_B;
  198. uint32_t INPUT_GAMMA_CONTROL;
  199. uint32_t DCFE_MEM_PWR_CTRL;
  200. uint32_t DC_LUT_WRITE_EN_MASK;
  201. uint32_t DC_LUT_RW_MODE;
  202. uint32_t DC_LUT_CONTROL;
  203. uint32_t DC_LUT_RW_INDEX;
  204. uint32_t DC_LUT_SEQ_COLOR;
  205. uint32_t DEGAMMA_CONTROL;
  206. };
  207. struct dce_ipp {
  208. struct input_pixel_processor base;
  209. const struct dce_ipp_registers *regs;
  210. const struct dce_ipp_shift *ipp_shift;
  211. const struct dce_ipp_mask *ipp_mask;
  212. };
  213. void dce_ipp_construct(struct dce_ipp *ipp_dce,
  214. struct dc_context *ctx,
  215. int inst,
  216. const struct dce_ipp_registers *regs,
  217. const struct dce_ipp_shift *ipp_shift,
  218. const struct dce_ipp_mask *ipp_mask);
  219. void dce_ipp_destroy(struct input_pixel_processor **ipp);
  220. #endif /* _DCE_IPP_H_ */